igb: fix race conditions on queuing skb for HW time stamp
[deliverable/linux.git] / drivers / net / ethernet / intel / igb / igb.h
CommitLineData
9d5c8243
AK
1/*******************************************************************************
2
3 Intel(R) Gigabit Ethernet Linux driver
74cfb2e1 4 Copyright(c) 2007-2014 Intel Corporation.
9d5c8243
AK
5
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
74cfb2e1 16 this program; if not, see <http://www.gnu.org/licenses/>.
9d5c8243
AK
17
18 The full GNU General Public License is included in this distribution in
19 the file called "COPYING".
20
21 Contact Information:
22 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24
25*******************************************************************************/
26
27
28/* Linux PRO/1000 Ethernet Driver main header file */
29
30#ifndef _IGB_H_
31#define _IGB_H_
32
33#include "e1000_mac.h"
34#include "e1000_82575.h"
35
38c845c7 36#include <linux/clocksource.h>
33af6bcc 37#include <linux/net_tstamp.h>
d339b133 38#include <linux/ptp_clock_kernel.h>
b2cb09b1
JP
39#include <linux/bitops.h>
40#include <linux/if_vlan.h>
441fc6fd
CW
41#include <linux/i2c.h>
42#include <linux/i2c-algo-bit.h>
cd14ef54 43#include <linux/pci.h>
f4c01e96 44#include <linux/mdio.h>
38c845c7 45
9d5c8243
AK
46struct igb_adapter;
47
b980ac18 48#define E1000_PCS_CFG_IGN_SD 1
3860a0bf 49
0ba82994 50/* Interrupt defines */
b980ac18
JK
51#define IGB_START_ITR 648 /* ~6000 ints/sec */
52#define IGB_4K_ITR 980
53#define IGB_20K_ITR 196
54#define IGB_70K_ITR 56
9d5c8243 55
9d5c8243 56/* TX/RX descriptor defines */
b980ac18
JK
57#define IGB_DEFAULT_TXD 256
58#define IGB_DEFAULT_TX_WORK 128
59#define IGB_MIN_TXD 80
60#define IGB_MAX_TXD 4096
9d5c8243 61
b980ac18
JK
62#define IGB_DEFAULT_RXD 256
63#define IGB_MIN_RXD 80
64#define IGB_MAX_RXD 4096
9d5c8243 65
b980ac18
JK
66#define IGB_DEFAULT_ITR 3 /* dynamic */
67#define IGB_MAX_ITR_USECS 10000
68#define IGB_MIN_ITR_USECS 10
69#define NON_Q_VECTORS 1
70#define MAX_Q_VECTORS 8
cd14ef54 71#define MAX_MSIX_ENTRIES 10
9d5c8243
AK
72
73/* Transmit and receive queues */
b980ac18
JK
74#define IGB_MAX_RX_QUEUES 8
75#define IGB_MAX_RX_QUEUES_82575 4
76#define IGB_MAX_RX_QUEUES_I211 2
77#define IGB_MAX_TX_QUEUES 8
78#define IGB_MAX_VF_MC_ENTRIES 30
79#define IGB_MAX_VF_FUNCTIONS 8
80#define IGB_MAX_VFTA_ENTRIES 128
81#define IGB_82576_VF_DEV_ID 0x10CA
82#define IGB_I350_VF_DEV_ID 0x1520
4ae196df 83
d67974f0 84/* NVM version defines */
b980ac18
JK
85#define IGB_MAJOR_MASK 0xF000
86#define IGB_MINOR_MASK 0x0FF0
87#define IGB_BUILD_MASK 0x000F
88#define IGB_COMB_VER_MASK 0x00FF
89#define IGB_MAJOR_SHIFT 12
90#define IGB_MINOR_SHIFT 4
91#define IGB_COMB_VER_SHFT 8
92#define IGB_NVM_VER_INVALID 0xFFFF
93#define IGB_ETRACK_SHIFT 16
94#define NVM_ETRACK_WORD 0x0042
95#define NVM_COMB_VER_OFF 0x0083
96#define NVM_COMB_VER_PTR 0x003d
d67974f0 97
4ae196df
AD
98struct vf_data_storage {
99 unsigned char vf_mac_addresses[ETH_ALEN];
100 u16 vf_mc_hashes[IGB_MAX_VF_MC_ENTRIES];
101 u16 num_vf_mc_hashes;
ae641bdc 102 u16 vlans_enabled;
f2ca0dbe
AD
103 u32 flags;
104 unsigned long last_nack;
8151d294
WM
105 u16 pf_vlan; /* When set, guest VLAN config not allowed. */
106 u16 pf_qos;
17dc566c 107 u16 tx_rate;
70ea4783 108 bool spoofchk_enabled;
4ae196df
AD
109};
110
f2ca0dbe 111#define IGB_VF_FLAG_CTS 0x00000001 /* VF is clear to send data */
7d5753f0
AD
112#define IGB_VF_FLAG_UNI_PROMISC 0x00000002 /* VF has unicast promisc */
113#define IGB_VF_FLAG_MULTI_PROMISC 0x00000004 /* VF has multicast promisc */
8151d294 114#define IGB_VF_FLAG_PF_SET_MAC 0x00000008 /* PF has set MAC address */
f2ca0dbe 115
9d5c8243
AK
116/* RX descriptor control thresholds.
117 * PTHRESH - MAC will consider prefetch if it has fewer than this number of
118 * descriptors available in its onboard memory.
119 * Setting this to 0 disables RX descriptor prefetch.
120 * HTHRESH - MAC will only prefetch if there are at least this many descriptors
121 * available in host memory.
122 * If PTHRESH is 0, this should also be 0.
123 * WTHRESH - RX descriptor writeback threshold - MAC will delay writing back
124 * descriptors until either it has this many to write back, or the
125 * ITR timer expires.
126 */
ceb5f13b 127#define IGB_RX_PTHRESH ((hw->mac.type == e1000_i354) ? 12 : 8)
b980ac18 128#define IGB_RX_HTHRESH 8
ceb5f13b 129#define IGB_TX_PTHRESH ((hw->mac.type == e1000_i354) ? 20 : 8)
b980ac18
JK
130#define IGB_TX_HTHRESH 1
131#define IGB_RX_WTHRESH ((hw->mac.type == e1000_82576 && \
cd14ef54 132 (adapter->flags & IGB_FLAG_HAS_MSIX)) ? 1 : 4)
b980ac18 133#define IGB_TX_WTHRESH ((hw->mac.type == e1000_82576 && \
cd14ef54 134 (adapter->flags & IGB_FLAG_HAS_MSIX)) ? 1 : 16)
9d5c8243
AK
135
136/* this is the size past which hardware will drop packets when setting LPE=0 */
137#define MAXIMUM_ETHERNET_VLAN_SIZE 1522
138
139/* Supported Rx Buffer Sizes */
de78d1f9
AD
140#define IGB_RXBUFFER_256 256
141#define IGB_RXBUFFER_2048 2048
142#define IGB_RX_HDR_LEN IGB_RXBUFFER_256
143#define IGB_RX_BUFSZ IGB_RXBUFFER_2048
9d5c8243 144
9d5c8243 145/* How many Rx Buffers do we bundle into one write to the hardware ? */
b980ac18 146#define IGB_RX_BUFFER_WRITE 16 /* Must be power of 2 */
9d5c8243 147
b980ac18
JK
148#define AUTO_ALL_MODES 0
149#define IGB_EEPROM_APME 0x0400
9d5c8243
AK
150
151#ifndef IGB_MASTER_SLAVE
152/* Switch to override PHY master/slave setting */
153#define IGB_MASTER_SLAVE e1000_ms_hw_default
154#endif
155
b980ac18 156#define IGB_MNG_VLAN_NONE -1
9d5c8243 157
1d9daf45
AD
158enum igb_tx_flags {
159 /* cmd_type flags */
160 IGB_TX_FLAGS_VLAN = 0x01,
161 IGB_TX_FLAGS_TSO = 0x02,
162 IGB_TX_FLAGS_TSTAMP = 0x04,
163
164 /* olinfo flags */
165 IGB_TX_FLAGS_IPV4 = 0x10,
166 IGB_TX_FLAGS_CSUM = 0x20,
167};
168
169/* VLAN info */
b980ac18 170#define IGB_TX_FLAGS_VLAN_MASK 0xffff0000
2bbfebe2
AD
171#define IGB_TX_FLAGS_VLAN_SHIFT 16
172
b980ac18 173/* The largest size we can write to the descriptor is 65535. In order to
21ba6fe1
AD
174 * maintain a power of two alignment we have to limit ourselves to 32K.
175 */
176#define IGB_MAX_TXD_PWR 15
177#define IGB_MAX_DATA_PER_TXD (1 << IGB_MAX_TXD_PWR)
178
179/* Tx Descriptors needed, worst case */
180#define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IGB_MAX_DATA_PER_TXD)
181#define DESC_NEEDED (MAX_SKB_FRAGS + 4)
182
f69aa390
AA
183/* EEPROM byte offsets */
184#define IGB_SFF_8472_SWAP 0x5C
185#define IGB_SFF_8472_COMP 0x5E
186
187/* Bitmasks */
188#define IGB_SFF_ADDRESSING_MODE 0x4
189#define IGB_SFF_8472_UNSUP 0x00
190
9d5c8243 191/* wrapper around a pointer to a socket buffer,
b980ac18
JK
192 * so a DMA handle can be stored along with the buffer
193 */
06034649 194struct igb_tx_buffer {
8542db05 195 union e1000_adv_tx_desc *next_to_watch;
06034649 196 unsigned long time_stamp;
06034649
AD
197 struct sk_buff *skb;
198 unsigned int bytecount;
199 u16 gso_segs;
7af40ad9 200 __be16 protocol;
c9f14bf3
AD
201 DEFINE_DMA_UNMAP_ADDR(dma);
202 DEFINE_DMA_UNMAP_LEN(len);
ebe42d16 203 u32 tx_flags;
06034649
AD
204};
205
206struct igb_rx_buffer {
9d5c8243 207 dma_addr_t dma;
06034649 208 struct page *page;
1a1c225b 209 unsigned int page_offset;
9d5c8243
AK
210};
211
8c0ab70a 212struct igb_tx_queue_stats {
9d5c8243
AK
213 u64 packets;
214 u64 bytes;
04a5fcaa 215 u64 restart_queue;
12dcd86b 216 u64 restart_queue2;
9d5c8243
AK
217};
218
8c0ab70a
JDB
219struct igb_rx_queue_stats {
220 u64 packets;
221 u64 bytes;
222 u64 drops;
04a5fcaa
AD
223 u64 csum_err;
224 u64 alloc_failed;
8c0ab70a
JDB
225};
226
0ba82994
AD
227struct igb_ring_container {
228 struct igb_ring *ring; /* pointer to linked list of rings */
229 unsigned int total_bytes; /* total bytes processed this int */
230 unsigned int total_packets; /* total packets processed this int */
231 u16 work_limit; /* total work allowed per interrupt */
232 u8 count; /* total number of rings in vector */
233 u8 itr; /* current ITR setting for ring */
234};
235
047e0030 236struct igb_ring {
238ac817
AD
237 struct igb_q_vector *q_vector; /* backlink to q_vector */
238 struct net_device *netdev; /* back pointer to net_device */
239 struct device *dev; /* device pointer for dma mapping */
06034649
AD
240 union { /* array of buffer info structs */
241 struct igb_tx_buffer *tx_buffer_info;
242 struct igb_rx_buffer *rx_buffer_info;
243 };
fc580751 244 unsigned long last_rx_timestamp;
238ac817
AD
245 void *desc; /* descriptor ring memory */
246 unsigned long flags; /* ring specific flags */
247 void __iomem *tail; /* pointer to ring tail register */
5536d210
AD
248 dma_addr_t dma; /* phys address of the ring */
249 unsigned int size; /* length of desc. ring in bytes */
238ac817
AD
250
251 u16 count; /* number of desc. in the ring */
252 u8 queue_index; /* logical index of the ring*/
253 u8 reg_idx; /* physical index of the ring */
238ac817
AD
254
255 /* everything past this point are written often */
5536d210 256 u16 next_to_clean;
9d5c8243 257 u16 next_to_use;
cbc8e55f 258 u16 next_to_alloc;
9d5c8243 259
9d5c8243
AK
260 union {
261 /* TX */
262 struct {
8c0ab70a 263 struct igb_tx_queue_stats tx_stats;
12dcd86b
ED
264 struct u64_stats_sync tx_syncp;
265 struct u64_stats_sync tx_syncp2;
9d5c8243
AK
266 };
267 /* RX */
268 struct {
1a1c225b 269 struct sk_buff *skb;
8c0ab70a 270 struct igb_rx_queue_stats rx_stats;
12dcd86b 271 struct u64_stats_sync rx_syncp;
9d5c8243
AK
272 };
273 };
5536d210
AD
274} ____cacheline_internodealigned_in_smp;
275
276struct igb_q_vector {
277 struct igb_adapter *adapter; /* backlink */
278 int cpu; /* CPU for DCA */
279 u32 eims_value; /* EIMS mask value */
280
281 u16 itr_val;
282 u8 set_itr;
283 void __iomem *itr_register;
284
285 struct igb_ring_container rx, tx;
286
287 struct napi_struct napi;
288 struct rcu_head rcu; /* to avoid race with update stats on free */
289 char name[IFNAMSIZ + 9];
290
291 /* for dynamic allocation of rings associated with this q_vector */
292 struct igb_ring ring[0] ____cacheline_internodealigned_in_smp;
9d5c8243
AK
293};
294
866cff06 295enum e1000_ring_flags_t {
866cff06 296 IGB_RING_FLAG_RX_SCTP_CSUM,
8be10e91 297 IGB_RING_FLAG_RX_LB_VLAN_BSWAP,
866cff06
AD
298 IGB_RING_FLAG_TX_CTX_IDX,
299 IGB_RING_FLAG_TX_DETECT_HANG
300};
85ad76b2 301
e032afc8 302#define IGB_TXD_DCMD (E1000_ADVTXD_DCMD_EOP | E1000_ADVTXD_DCMD_RS)
85ad76b2 303
b980ac18 304#define IGB_RX_DESC(R, i) \
60136906 305 (&(((union e1000_adv_rx_desc *)((R)->desc))[i]))
b980ac18 306#define IGB_TX_DESC(R, i) \
60136906 307 (&(((union e1000_adv_tx_desc *)((R)->desc))[i]))
b980ac18 308#define IGB_TX_CTXTDESC(R, i) \
60136906 309 (&(((struct e1000_adv_tx_context_desc *)((R)->desc))[i]))
9d5c8243 310
3ceb90fd
AD
311/* igb_test_staterr - tests bits within Rx descriptor status and error fields */
312static inline __le32 igb_test_staterr(union e1000_adv_rx_desc *rx_desc,
313 const u32 stat_err_bits)
314{
315 return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
316}
317
d7ee5b3a
AD
318/* igb_desc_unused - calculate if we have unused descriptors */
319static inline int igb_desc_unused(struct igb_ring *ring)
320{
321 if (ring->next_to_clean > ring->next_to_use)
322 return ring->next_to_clean - ring->next_to_use - 1;
323
324 return ring->count + ring->next_to_clean - ring->next_to_use - 1;
325}
326
e428893b
CW
327#ifdef CONFIG_IGB_HWMON
328
329#define IGB_HWMON_TYPE_LOC 0
330#define IGB_HWMON_TYPE_TEMP 1
331#define IGB_HWMON_TYPE_CAUTION 2
332#define IGB_HWMON_TYPE_MAX 3
333
334struct hwmon_attr {
335 struct device_attribute dev_attr;
336 struct e1000_hw *hw;
337 struct e1000_thermal_diode_data *sensor;
338 char name[12];
339 };
340
341struct hwmon_buff {
e3670b81
GR
342 struct attribute_group group;
343 const struct attribute_group *groups[2];
344 struct attribute *attrs[E1000_MAX_SENSORS * 4 + 1];
345 struct hwmon_attr hwmon_list[E1000_MAX_SENSORS * 4];
e428893b
CW
346 unsigned int n_hwmon;
347 };
348#endif
349
c342b39e
LMV
350#define IGB_RETA_SIZE 128
351
9d5c8243 352/* board specific private data structure */
9d5c8243 353struct igb_adapter {
b2cb09b1 354 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
238ac817
AD
355
356 struct net_device *netdev;
357
358 unsigned long state;
359 unsigned int flags;
360
361 unsigned int num_q_vectors;
cd14ef54 362 struct msix_entry msix_entries[MAX_MSIX_ENTRIES];
2e5655e7 363
9d5c8243 364 /* Interrupt Throttle Rate */
4fc82adf
AD
365 u32 rx_itr_setting;
366 u32 tx_itr_setting;
9d5c8243
AK
367 u16 tx_itr;
368 u16 rx_itr;
9d5c8243 369
9d5c8243 370 /* TX */
13fde97a 371 u16 tx_work_limit;
9d5c8243 372 u32 tx_timeout_count;
238ac817
AD
373 int num_tx_queues;
374 struct igb_ring *tx_ring[16];
9d5c8243
AK
375
376 /* RX */
9d5c8243 377 int num_rx_queues;
238ac817 378 struct igb_ring *rx_ring[16];
9d5c8243 379
9d5c8243
AK
380 u32 max_frame_size;
381 u32 min_frame_size;
382
238ac817
AD
383 struct timer_list watchdog_timer;
384 struct timer_list phy_info_timer;
385
386 u16 mng_vlan_id;
387 u32 bd_number;
388 u32 wol;
389 u32 en_mng_pt;
390 u16 link_speed;
391 u16 link_duplex;
392
393 struct work_struct reset_task;
394 struct work_struct watchdog_task;
395 bool fc_autoneg;
396 u8 tx_timeout_factor;
397 struct timer_list blink_timer;
398 unsigned long led_status;
399
9d5c8243 400 /* OS defined structs */
9d5c8243 401 struct pci_dev *pdev;
9d5c8243 402
12dcd86b
ED
403 spinlock_t stats64_lock;
404 struct rtnl_link_stats64 stats64;
405
9d5c8243
AK
406 /* structs defined in e1000_hw.h */
407 struct e1000_hw hw;
408 struct e1000_hw_stats stats;
409 struct e1000_phy_info phy_info;
410 struct e1000_phy_stats phy_stats;
411
412 u32 test_icr;
413 struct igb_ring test_tx_ring;
414 struct igb_ring test_rx_ring;
415
416 int msg_enable;
047e0030 417
047e0030 418 struct igb_q_vector *q_vector[MAX_Q_VECTORS];
9d5c8243 419 u32 eims_enable_mask;
844290e5 420 u32 eims_other;
9d5c8243
AK
421
422 /* to not mess up cache alignment, always add to the bottom */
2e5655e7
AD
423 u16 tx_ring_count;
424 u16 rx_ring_count;
1bfaf07b 425 unsigned int vfs_allocated_count;
4ae196df 426 struct vf_data_storage *vf_data;
17dc566c 427 int vf_rate_link_speed;
a99955fc 428 u32 rss_queues;
13800469 429 u32 wvbr;
1128c756 430 u32 *shadow_vfta;
d339b133
RC
431
432 struct ptp_clock *ptp_clock;
a79f4f88
MV
433 struct ptp_clock_info ptp_caps;
434 struct delayed_work ptp_overflow_work;
1f6e8178
MV
435 struct work_struct ptp_tx_work;
436 struct sk_buff *ptp_tx_skb;
6ab5f7b2 437 struct hwtstamp_config tstamp_config;
428f1f71 438 unsigned long ptp_tx_start;
fc580751 439 unsigned long last_rx_ptp_check;
d339b133
RC
440 spinlock_t tmreg_lock;
441 struct cyclecounter cc;
442 struct timecounter tc;
428f1f71 443 u32 tx_hwtstamp_timeouts;
fc580751 444 u32 rx_hwtstamp_cleared;
3c89f6d0 445
d67974f0 446 char fw_version[32];
e428893b 447#ifdef CONFIG_IGB_HWMON
e3670b81 448 struct hwmon_buff *igb_hwmon_buff;
e428893b
CW
449 bool ets;
450#endif
441fc6fd
CW
451 struct i2c_algo_bit_data i2c_algo;
452 struct i2c_adapter i2c_adap;
603e86fa 453 struct i2c_client *i2c_client;
ed12cc9a
LMV
454 u32 rss_indir_tbl_init;
455 u8 rss_indir_tbl[IGB_RETA_SIZE];
aa9b8cc4
AA
456
457 unsigned long link_check_timeout;
56cec249
CW
458 int copper_tries;
459 struct e1000_info ei;
f4c01e96 460 u16 eee_advert;
9d5c8243
AK
461};
462
039454a8
AA
463#define IGB_FLAG_HAS_MSI (1 << 0)
464#define IGB_FLAG_DCA_ENABLED (1 << 1)
465#define IGB_FLAG_QUAD_PORT_A (1 << 2)
466#define IGB_FLAG_QUEUE_PAIRS (1 << 3)
467#define IGB_FLAG_DMAC (1 << 4)
468#define IGB_FLAG_PTP (1 << 5)
469#define IGB_FLAG_RSS_FIELD_IPV4_UDP (1 << 6)
470#define IGB_FLAG_RSS_FIELD_IPV6_UDP (1 << 7)
63d4a8f9 471#define IGB_FLAG_WOL_SUPPORTED (1 << 8)
aa9b8cc4 472#define IGB_FLAG_NEED_LINK_UPDATE (1 << 9)
2bdfc4e2 473#define IGB_FLAG_MEDIA_RESET (1 << 10)
56cec249
CW
474#define IGB_FLAG_MAS_CAPABLE (1 << 11)
475#define IGB_FLAG_MAS_ENABLE (1 << 12)
cd14ef54 476#define IGB_FLAG_HAS_MSIX (1 << 13)
f4c01e96 477#define IGB_FLAG_EEE (1 << 14)
56cec249
CW
478
479/* Media Auto Sense */
480#define IGB_MAS_ENABLE_0 0X0001
481#define IGB_MAS_ENABLE_1 0X0002
482#define IGB_MAS_ENABLE_2 0X0004
483#define IGB_MAS_ENABLE_3 0X0008
831ec0b4
CW
484
485/* DMA Coalescing defines */
b980ac18
JK
486#define IGB_MIN_TXPBSIZE 20408
487#define IGB_TX_BUF_4096 4096
488#define IGB_DMCTLX_DCFLUSH_DIS 0x80000000 /* Disable DMA Coal Flush */
7dfc16fa 489
b980ac18
JK
490#define IGB_82576_TSYNC_SHIFT 19
491#define IGB_TS_HDR_LEN 16
9d5c8243
AK
492enum e1000_state_t {
493 __IGB_TESTING,
494 __IGB_RESETTING,
ed4420a3
JK
495 __IGB_DOWN,
496 __IGB_PTP_TX_IN_PROGRESS,
9d5c8243
AK
497};
498
499enum igb_boards {
500 board_82575,
501};
502
503extern char igb_driver_name[];
504extern char igb_driver_version[];
505
5ccc921a
JP
506int igb_up(struct igb_adapter *);
507void igb_down(struct igb_adapter *);
508void igb_reinit_locked(struct igb_adapter *);
509void igb_reset(struct igb_adapter *);
907b7835 510int igb_reinit_queues(struct igb_adapter *);
5ccc921a
JP
511void igb_write_rss_indir_tbl(struct igb_adapter *);
512int igb_set_spd_dplx(struct igb_adapter *, u32, u8);
513int igb_setup_tx_resources(struct igb_ring *);
514int igb_setup_rx_resources(struct igb_ring *);
515void igb_free_tx_resources(struct igb_ring *);
516void igb_free_rx_resources(struct igb_ring *);
517void igb_configure_tx_ring(struct igb_adapter *, struct igb_ring *);
518void igb_configure_rx_ring(struct igb_adapter *, struct igb_ring *);
519void igb_setup_tctl(struct igb_adapter *);
520void igb_setup_rctl(struct igb_adapter *);
521netdev_tx_t igb_xmit_frame_ring(struct sk_buff *, struct igb_ring *);
522void igb_unmap_and_free_tx_resource(struct igb_ring *, struct igb_tx_buffer *);
523void igb_alloc_rx_buffers(struct igb_ring *, u16);
524void igb_update_stats(struct igb_adapter *, struct rtnl_link_stats64 *);
525bool igb_has_link(struct igb_adapter *adapter);
526void igb_set_ethtool_ops(struct net_device *);
527void igb_power_up_link(struct igb_adapter *);
528void igb_set_fw_version(struct igb_adapter *);
529void igb_ptp_init(struct igb_adapter *adapter);
530void igb_ptp_stop(struct igb_adapter *adapter);
531void igb_ptp_reset(struct igb_adapter *adapter);
5ccc921a 532void igb_ptp_rx_hang(struct igb_adapter *adapter);
5ccc921a
JP
533void igb_ptp_rx_rgtstamp(struct igb_q_vector *q_vector, struct sk_buff *skb);
534void igb_ptp_rx_pktstamp(struct igb_q_vector *q_vector, unsigned char *va,
535 struct sk_buff *skb);
20a48412 536static inline void igb_ptp_rx_hwtstamp(struct igb_ring *rx_ring,
b534550a
AD
537 union e1000_adv_rx_desc *rx_desc,
538 struct sk_buff *skb)
539{
1a1c225b
AD
540 if (igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TS) &&
541 !igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TSIP))
20a48412
MV
542 igb_ptp_rx_rgtstamp(rx_ring->q_vector, skb);
543
544 /* Update the last_rx_timestamp timer in order to enable watchdog check
545 * for error case of latched timestamp on a dropped packet.
546 */
547 rx_ring->last_rx_timestamp = jiffies;
b534550a 548}
1a1c225b 549
6ab5f7b2
JK
550int igb_ptp_set_ts_config(struct net_device *netdev, struct ifreq *ifr);
551int igb_ptp_get_ts_config(struct net_device *netdev, struct ifreq *ifr);
e428893b 552#ifdef CONFIG_IGB_HWMON
5ccc921a
JP
553void igb_sysfs_exit(struct igb_adapter *adapter);
554int igb_sysfs_init(struct igb_adapter *adapter);
e428893b 555#endif
f5f4cf08
AD
556static inline s32 igb_reset_phy(struct e1000_hw *hw)
557{
a8d2a0c2
AD
558 if (hw->phy.ops.reset)
559 return hw->phy.ops.reset(hw);
f5f4cf08
AD
560
561 return 0;
562}
563
564static inline s32 igb_read_phy_reg(struct e1000_hw *hw, u32 offset, u16 *data)
565{
a8d2a0c2
AD
566 if (hw->phy.ops.read_reg)
567 return hw->phy.ops.read_reg(hw, offset, data);
f5f4cf08
AD
568
569 return 0;
570}
571
572static inline s32 igb_write_phy_reg(struct e1000_hw *hw, u32 offset, u16 data)
573{
a8d2a0c2
AD
574 if (hw->phy.ops.write_reg)
575 return hw->phy.ops.write_reg(hw, offset, data);
f5f4cf08
AD
576
577 return 0;
578}
579
580static inline s32 igb_get_phy_info(struct e1000_hw *hw)
581{
582 if (hw->phy.ops.get_phy_info)
583 return hw->phy.ops.get_phy_info(hw);
584
585 return 0;
586}
587
bdbc0631
ED
588static inline struct netdev_queue *txring_txq(const struct igb_ring *tx_ring)
589{
590 return netdev_get_tx_queue(tx_ring->netdev, tx_ring->queue_index);
591}
592
9d5c8243 593#endif /* _IGB_H_ */
This page took 0.687786 seconds and 5 git commands to generate.