Commit | Line | Data |
---|---|---|
9a799d71 AK |
1 | /******************************************************************************* |
2 | ||
3 | Intel 10 Gigabit PCI Express Linux driver | |
0391bbe3 | 4 | Copyright(c) 1999 - 2014 Intel Corporation. |
9a799d71 AK |
5 | |
6 | This program is free software; you can redistribute it and/or modify it | |
7 | under the terms and conditions of the GNU General Public License, | |
8 | version 2, as published by the Free Software Foundation. | |
9 | ||
10 | This program is distributed in the hope it will be useful, but WITHOUT | |
11 | ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | |
12 | FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for | |
13 | more details. | |
14 | ||
15 | You should have received a copy of the GNU General Public License along with | |
16 | this program; if not, write to the Free Software Foundation, Inc., | |
17 | 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA. | |
18 | ||
19 | The full GNU General Public License is included in this distribution in | |
20 | the file called "COPYING". | |
21 | ||
22 | Contact Information: | |
b89aae71 | 23 | Linux NICS <linux.nics@intel.com> |
9a799d71 AK |
24 | e1000-devel Mailing List <e1000-devel@lists.sourceforge.net> |
25 | Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 | |
26 | ||
27 | *******************************************************************************/ | |
28 | ||
29 | #include <linux/types.h> | |
30 | #include <linux/module.h> | |
31 | #include <linux/pci.h> | |
32 | #include <linux/netdevice.h> | |
33 | #include <linux/vmalloc.h> | |
34 | #include <linux/string.h> | |
35 | #include <linux/in.h> | |
a6b7a407 | 36 | #include <linux/interrupt.h> |
9a799d71 AK |
37 | #include <linux/ip.h> |
38 | #include <linux/tcp.h> | |
897ab156 | 39 | #include <linux/sctp.h> |
60127865 | 40 | #include <linux/pkt_sched.h> |
9a799d71 | 41 | #include <linux/ipv6.h> |
5a0e3ad6 | 42 | #include <linux/slab.h> |
9a799d71 AK |
43 | #include <net/checksum.h> |
44 | #include <net/ip6_checksum.h> | |
c762dff2 | 45 | #include <linux/etherdevice.h> |
9a799d71 | 46 | #include <linux/ethtool.h> |
01789349 | 47 | #include <linux/if.h> |
9a799d71 | 48 | #include <linux/if_vlan.h> |
2a47fa45 | 49 | #include <linux/if_macvlan.h> |
815cccbf | 50 | #include <linux/if_bridge.h> |
70c71606 | 51 | #include <linux/prefetch.h> |
eacd73f7 | 52 | #include <scsi/fc/fc_fcoe.h> |
9a799d71 | 53 | |
c762dff2 MP |
54 | #ifdef CONFIG_OF |
55 | #include <linux/of_net.h> | |
56 | #endif | |
57 | ||
58 | #ifdef CONFIG_SPARC | |
59 | #include <asm/idprom.h> | |
60 | #include <asm/prom.h> | |
61 | #endif | |
62 | ||
9a799d71 AK |
63 | #include "ixgbe.h" |
64 | #include "ixgbe_common.h" | |
ee5f784a | 65 | #include "ixgbe_dcb_82599.h" |
1cdd1ec8 | 66 | #include "ixgbe_sriov.h" |
9a799d71 AK |
67 | |
68 | char ixgbe_driver_name[] = "ixgbe"; | |
9c8eb720 | 69 | static const char ixgbe_driver_string[] = |
e8e9f696 | 70 | "Intel(R) 10 Gigabit PCI Express Network Driver"; |
8af3c33f | 71 | #ifdef IXGBE_FCOE |
ea81875a NP |
72 | char ixgbe_default_device_descr[] = |
73 | "Intel(R) 10 Gigabit Network Connection"; | |
8af3c33f JK |
74 | #else |
75 | static char ixgbe_default_device_descr[] = | |
76 | "Intel(R) 10 Gigabit Network Connection"; | |
77 | #endif | |
f341c4e0 | 78 | #define DRV_VERSION "3.19.1-k" |
9c8eb720 | 79 | const char ixgbe_driver_version[] = DRV_VERSION; |
a52055e0 | 80 | static const char ixgbe_copyright[] = |
0391bbe3 | 81 | "Copyright (c) 1999-2014 Intel Corporation."; |
9a799d71 AK |
82 | |
83 | static const struct ixgbe_info *ixgbe_info_tbl[] = { | |
b4617240 | 84 | [board_82598] = &ixgbe_82598_info, |
e8e26350 | 85 | [board_82599] = &ixgbe_82599_info, |
fe15e8e1 | 86 | [board_X540] = &ixgbe_X540_info, |
9a799d71 AK |
87 | }; |
88 | ||
89 | /* ixgbe_pci_tbl - PCI Device ID Table | |
90 | * | |
91 | * Wildcard entries (PCI_ANY_ID) should come last | |
92 | * Last entry must be all 0s | |
93 | * | |
94 | * { Vendor ID, Device ID, SubVendor ID, SubDevice ID, | |
95 | * Class, Class Mask, private data (not used) } | |
96 | */ | |
9baa3c34 | 97 | static const struct pci_device_id ixgbe_pci_tbl[] = { |
54239c67 AD |
98 | {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598), board_82598 }, |
99 | {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT), board_82598 }, | |
100 | {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT), board_82598 }, | |
101 | {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT), board_82598 }, | |
102 | {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2), board_82598 }, | |
103 | {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4), board_82598 }, | |
104 | {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT), board_82598 }, | |
105 | {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT), board_82598 }, | |
106 | {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM), board_82598 }, | |
107 | {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR), board_82598 }, | |
108 | {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM), board_82598 }, | |
109 | {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX), board_82598 }, | |
110 | {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4), board_82599 }, | |
111 | {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM), board_82599 }, | |
112 | {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR), board_82599 }, | |
113 | {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP), board_82599 }, | |
114 | {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM), board_82599 }, | |
115 | {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ), board_82599 }, | |
116 | {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4), board_82599 }, | |
117 | {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_BACKPLANE_FCOE), board_82599 }, | |
118 | {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_FCOE), board_82599 }, | |
119 | {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM), board_82599 }, | |
120 | {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE), board_82599 }, | |
121 | {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T), board_X540 }, | |
122 | {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF2), board_82599 }, | |
123 | {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_LS), board_82599 }, | |
8f58332b | 124 | {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_QSFP_SF_QP), board_82599 }, |
7d145282 | 125 | {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599EN_SFP), board_82599 }, |
9e791e4a | 126 | {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF_QP), board_82599 }, |
df376f0d | 127 | {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T1), board_X540 }, |
9a799d71 AK |
128 | /* required last entry */ |
129 | {0, } | |
130 | }; | |
131 | MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl); | |
132 | ||
5dd2d332 | 133 | #ifdef CONFIG_IXGBE_DCA |
bd0362dd | 134 | static int ixgbe_notify_dca(struct notifier_block *, unsigned long event, |
e8e9f696 | 135 | void *p); |
bd0362dd JC |
136 | static struct notifier_block dca_notifier = { |
137 | .notifier_call = ixgbe_notify_dca, | |
138 | .next = NULL, | |
139 | .priority = 0 | |
140 | }; | |
141 | #endif | |
142 | ||
1cdd1ec8 GR |
143 | #ifdef CONFIG_PCI_IOV |
144 | static unsigned int max_vfs; | |
145 | module_param(max_vfs, uint, 0); | |
e8e9f696 | 146 | MODULE_PARM_DESC(max_vfs, |
170e8543 | 147 | "Maximum number of virtual functions to allocate per physical function - default is zero and maximum value is 63. (Deprecated)"); |
1cdd1ec8 GR |
148 | #endif /* CONFIG_PCI_IOV */ |
149 | ||
8ef78adc PWJ |
150 | static unsigned int allow_unsupported_sfp; |
151 | module_param(allow_unsupported_sfp, uint, 0); | |
152 | MODULE_PARM_DESC(allow_unsupported_sfp, | |
153 | "Allow unsupported and untested SFP+ modules on 82599-based adapters"); | |
154 | ||
b3f4d599 | 155 | #define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV|NETIF_MSG_PROBE|NETIF_MSG_LINK) |
156 | static int debug = -1; | |
157 | module_param(debug, int, 0); | |
158 | MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)"); | |
159 | ||
9a799d71 AK |
160 | MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>"); |
161 | MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver"); | |
162 | MODULE_LICENSE("GPL"); | |
163 | MODULE_VERSION(DRV_VERSION); | |
164 | ||
14438464 MR |
165 | static bool ixgbe_check_cfg_remove(struct ixgbe_hw *hw, struct pci_dev *pdev); |
166 | ||
b8e82001 JK |
167 | static int ixgbe_read_pci_cfg_word_parent(struct ixgbe_adapter *adapter, |
168 | u32 reg, u16 *value) | |
169 | { | |
b8e82001 JK |
170 | struct pci_dev *parent_dev; |
171 | struct pci_bus *parent_bus; | |
172 | ||
173 | parent_bus = adapter->pdev->bus->parent; | |
174 | if (!parent_bus) | |
175 | return -1; | |
176 | ||
177 | parent_dev = parent_bus->self; | |
178 | if (!parent_dev) | |
179 | return -1; | |
180 | ||
c0798edf | 181 | if (!pci_is_pcie(parent_dev)) |
b8e82001 JK |
182 | return -1; |
183 | ||
c0798edf | 184 | pcie_capability_read_word(parent_dev, reg, value); |
14438464 MR |
185 | if (*value == IXGBE_FAILED_READ_CFG_WORD && |
186 | ixgbe_check_cfg_remove(&adapter->hw, parent_dev)) | |
187 | return -1; | |
b8e82001 JK |
188 | return 0; |
189 | } | |
190 | ||
191 | static s32 ixgbe_get_parent_bus_info(struct ixgbe_adapter *adapter) | |
192 | { | |
193 | struct ixgbe_hw *hw = &adapter->hw; | |
194 | u16 link_status = 0; | |
195 | int err; | |
196 | ||
197 | hw->bus.type = ixgbe_bus_type_pci_express; | |
198 | ||
199 | /* Get the negotiated link width and speed from PCI config space of the | |
200 | * parent, as this device is behind a switch | |
201 | */ | |
202 | err = ixgbe_read_pci_cfg_word_parent(adapter, 18, &link_status); | |
203 | ||
204 | /* assume caller will handle error case */ | |
205 | if (err) | |
206 | return err; | |
207 | ||
208 | hw->bus.width = ixgbe_convert_bus_width(link_status); | |
209 | hw->bus.speed = ixgbe_convert_bus_speed(link_status); | |
210 | ||
211 | return 0; | |
212 | } | |
213 | ||
e027d1ae JK |
214 | /** |
215 | * ixgbe_check_from_parent - Determine whether PCIe info should come from parent | |
216 | * @hw: hw specific details | |
217 | * | |
218 | * This function is used by probe to determine whether a device's PCI-Express | |
219 | * bandwidth details should be gathered from the parent bus instead of from the | |
220 | * device. Used to ensure that various locations all have the correct device ID | |
221 | * checks. | |
222 | */ | |
223 | static inline bool ixgbe_pcie_from_parent(struct ixgbe_hw *hw) | |
224 | { | |
225 | switch (hw->device_id) { | |
226 | case IXGBE_DEV_ID_82599_SFP_SF_QP: | |
8f58332b | 227 | case IXGBE_DEV_ID_82599_QSFP_SF_QP: |
e027d1ae JK |
228 | return true; |
229 | default: | |
230 | return false; | |
231 | } | |
232 | } | |
233 | ||
234 | static void ixgbe_check_minimum_link(struct ixgbe_adapter *adapter, | |
235 | int expected_gts) | |
236 | { | |
237 | int max_gts = 0; | |
238 | enum pci_bus_speed speed = PCI_SPEED_UNKNOWN; | |
239 | enum pcie_link_width width = PCIE_LNK_WIDTH_UNKNOWN; | |
240 | struct pci_dev *pdev; | |
241 | ||
242 | /* determine whether to use the the parent device | |
243 | */ | |
244 | if (ixgbe_pcie_from_parent(&adapter->hw)) | |
245 | pdev = adapter->pdev->bus->parent->self; | |
246 | else | |
247 | pdev = adapter->pdev; | |
248 | ||
249 | if (pcie_get_minimum_link(pdev, &speed, &width) || | |
250 | speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN) { | |
251 | e_dev_warn("Unable to determine PCI Express bandwidth.\n"); | |
252 | return; | |
253 | } | |
254 | ||
255 | switch (speed) { | |
256 | case PCIE_SPEED_2_5GT: | |
257 | /* 8b/10b encoding reduces max throughput by 20% */ | |
258 | max_gts = 2 * width; | |
259 | break; | |
260 | case PCIE_SPEED_5_0GT: | |
261 | /* 8b/10b encoding reduces max throughput by 20% */ | |
262 | max_gts = 4 * width; | |
263 | break; | |
264 | case PCIE_SPEED_8_0GT: | |
9f0a433c | 265 | /* 128b/130b encoding reduces throughput by less than 2% */ |
e027d1ae JK |
266 | max_gts = 8 * width; |
267 | break; | |
268 | default: | |
269 | e_dev_warn("Unable to determine PCI Express bandwidth.\n"); | |
270 | return; | |
271 | } | |
272 | ||
273 | e_dev_info("PCI Express bandwidth of %dGT/s available\n", | |
274 | max_gts); | |
275 | e_dev_info("(Speed:%s, Width: x%d, Encoding Loss:%s)\n", | |
276 | (speed == PCIE_SPEED_8_0GT ? "8.0GT/s" : | |
277 | speed == PCIE_SPEED_5_0GT ? "5.0GT/s" : | |
278 | speed == PCIE_SPEED_2_5GT ? "2.5GT/s" : | |
279 | "Unknown"), | |
280 | width, | |
281 | (speed == PCIE_SPEED_2_5GT ? "20%" : | |
282 | speed == PCIE_SPEED_5_0GT ? "20%" : | |
9f0a433c | 283 | speed == PCIE_SPEED_8_0GT ? "<2%" : |
e027d1ae JK |
284 | "Unknown")); |
285 | ||
286 | if (max_gts < expected_gts) { | |
287 | e_dev_warn("This is not sufficient for optimal performance of this card.\n"); | |
288 | e_dev_warn("For optimal performance, at least %dGT/s of bandwidth is required.\n", | |
289 | expected_gts); | |
290 | e_dev_warn("A slot with more lanes and/or higher speed is suggested.\n"); | |
291 | } | |
292 | } | |
293 | ||
7086400d AD |
294 | static void ixgbe_service_event_schedule(struct ixgbe_adapter *adapter) |
295 | { | |
296 | if (!test_bit(__IXGBE_DOWN, &adapter->state) && | |
09f40aed | 297 | !test_bit(__IXGBE_REMOVING, &adapter->state) && |
7086400d AD |
298 | !test_and_set_bit(__IXGBE_SERVICE_SCHED, &adapter->state)) |
299 | schedule_work(&adapter->service_task); | |
300 | } | |
301 | ||
2a1a091c MR |
302 | static void ixgbe_remove_adapter(struct ixgbe_hw *hw) |
303 | { | |
304 | struct ixgbe_adapter *adapter = hw->back; | |
305 | ||
306 | if (!hw->hw_addr) | |
307 | return; | |
308 | hw->hw_addr = NULL; | |
309 | e_dev_err("Adapter removed\n"); | |
58cf663f MR |
310 | if (test_bit(__IXGBE_SERVICE_INITED, &adapter->state)) |
311 | ixgbe_service_event_schedule(adapter); | |
2a1a091c MR |
312 | } |
313 | ||
f8e2472f | 314 | static void ixgbe_check_remove(struct ixgbe_hw *hw, u32 reg) |
2a1a091c MR |
315 | { |
316 | u32 value; | |
317 | ||
318 | /* The following check not only optimizes a bit by not | |
319 | * performing a read on the status register when the | |
320 | * register just read was a status register read that | |
321 | * returned IXGBE_FAILED_READ_REG. It also blocks any | |
322 | * potential recursion. | |
323 | */ | |
324 | if (reg == IXGBE_STATUS) { | |
325 | ixgbe_remove_adapter(hw); | |
326 | return; | |
327 | } | |
328 | value = ixgbe_read_reg(hw, IXGBE_STATUS); | |
329 | if (value == IXGBE_FAILED_READ_REG) | |
330 | ixgbe_remove_adapter(hw); | |
331 | } | |
332 | ||
f8e2472f MR |
333 | /** |
334 | * ixgbe_read_reg - Read from device register | |
335 | * @hw: hw specific details | |
336 | * @reg: offset of register to read | |
337 | * | |
338 | * Returns : value read or IXGBE_FAILED_READ_REG if removed | |
339 | * | |
340 | * This function is used to read device registers. It checks for device | |
341 | * removal by confirming any read that returns all ones by checking the | |
342 | * status register value for all ones. This function avoids reading from | |
343 | * the hardware if a removal was previously detected in which case it | |
344 | * returns IXGBE_FAILED_READ_REG (all ones). | |
345 | */ | |
346 | u32 ixgbe_read_reg(struct ixgbe_hw *hw, u32 reg) | |
347 | { | |
348 | u8 __iomem *reg_addr = ACCESS_ONCE(hw->hw_addr); | |
349 | u32 value; | |
350 | ||
351 | if (ixgbe_removed(reg_addr)) | |
352 | return IXGBE_FAILED_READ_REG; | |
353 | value = readl(reg_addr + reg); | |
354 | if (unlikely(value == IXGBE_FAILED_READ_REG)) | |
355 | ixgbe_check_remove(hw, reg); | |
356 | return value; | |
357 | } | |
358 | ||
14438464 MR |
359 | static bool ixgbe_check_cfg_remove(struct ixgbe_hw *hw, struct pci_dev *pdev) |
360 | { | |
361 | u16 value; | |
362 | ||
363 | pci_read_config_word(pdev, PCI_VENDOR_ID, &value); | |
364 | if (value == IXGBE_FAILED_READ_CFG_WORD) { | |
365 | ixgbe_remove_adapter(hw); | |
366 | return true; | |
367 | } | |
368 | return false; | |
369 | } | |
370 | ||
371 | u16 ixgbe_read_pci_cfg_word(struct ixgbe_hw *hw, u32 reg) | |
372 | { | |
373 | struct ixgbe_adapter *adapter = hw->back; | |
374 | u16 value; | |
375 | ||
376 | if (ixgbe_removed(hw->hw_addr)) | |
377 | return IXGBE_FAILED_READ_CFG_WORD; | |
378 | pci_read_config_word(adapter->pdev, reg, &value); | |
379 | if (value == IXGBE_FAILED_READ_CFG_WORD && | |
380 | ixgbe_check_cfg_remove(hw, adapter->pdev)) | |
381 | return IXGBE_FAILED_READ_CFG_WORD; | |
382 | return value; | |
383 | } | |
384 | ||
385 | #ifdef CONFIG_PCI_IOV | |
386 | static u32 ixgbe_read_pci_cfg_dword(struct ixgbe_hw *hw, u32 reg) | |
387 | { | |
388 | struct ixgbe_adapter *adapter = hw->back; | |
389 | u32 value; | |
390 | ||
391 | if (ixgbe_removed(hw->hw_addr)) | |
392 | return IXGBE_FAILED_READ_CFG_DWORD; | |
393 | pci_read_config_dword(adapter->pdev, reg, &value); | |
394 | if (value == IXGBE_FAILED_READ_CFG_DWORD && | |
395 | ixgbe_check_cfg_remove(hw, adapter->pdev)) | |
396 | return IXGBE_FAILED_READ_CFG_DWORD; | |
397 | return value; | |
398 | } | |
399 | #endif /* CONFIG_PCI_IOV */ | |
400 | ||
ed19231c JK |
401 | void ixgbe_write_pci_cfg_word(struct ixgbe_hw *hw, u32 reg, u16 value) |
402 | { | |
403 | struct ixgbe_adapter *adapter = hw->back; | |
404 | ||
405 | if (ixgbe_removed(hw->hw_addr)) | |
406 | return; | |
407 | pci_write_config_word(adapter->pdev, reg, value); | |
408 | } | |
409 | ||
7086400d AD |
410 | static void ixgbe_service_event_complete(struct ixgbe_adapter *adapter) |
411 | { | |
412 | BUG_ON(!test_bit(__IXGBE_SERVICE_SCHED, &adapter->state)); | |
413 | ||
52f33af8 | 414 | /* flush memory to make sure state is correct before next watchdog */ |
4e857c58 | 415 | smp_mb__before_atomic(); |
7086400d AD |
416 | clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state); |
417 | } | |
418 | ||
dcd79aeb TI |
419 | struct ixgbe_reg_info { |
420 | u32 ofs; | |
421 | char *name; | |
422 | }; | |
423 | ||
424 | static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = { | |
425 | ||
426 | /* General Registers */ | |
427 | {IXGBE_CTRL, "CTRL"}, | |
428 | {IXGBE_STATUS, "STATUS"}, | |
429 | {IXGBE_CTRL_EXT, "CTRL_EXT"}, | |
430 | ||
431 | /* Interrupt Registers */ | |
432 | {IXGBE_EICR, "EICR"}, | |
433 | ||
434 | /* RX Registers */ | |
435 | {IXGBE_SRRCTL(0), "SRRCTL"}, | |
436 | {IXGBE_DCA_RXCTRL(0), "DRXCTL"}, | |
437 | {IXGBE_RDLEN(0), "RDLEN"}, | |
438 | {IXGBE_RDH(0), "RDH"}, | |
439 | {IXGBE_RDT(0), "RDT"}, | |
440 | {IXGBE_RXDCTL(0), "RXDCTL"}, | |
441 | {IXGBE_RDBAL(0), "RDBAL"}, | |
442 | {IXGBE_RDBAH(0), "RDBAH"}, | |
443 | ||
444 | /* TX Registers */ | |
445 | {IXGBE_TDBAL(0), "TDBAL"}, | |
446 | {IXGBE_TDBAH(0), "TDBAH"}, | |
447 | {IXGBE_TDLEN(0), "TDLEN"}, | |
448 | {IXGBE_TDH(0), "TDH"}, | |
449 | {IXGBE_TDT(0), "TDT"}, | |
450 | {IXGBE_TXDCTL(0), "TXDCTL"}, | |
451 | ||
452 | /* List Terminator */ | |
ca8dfe25 | 453 | { .name = NULL } |
dcd79aeb TI |
454 | }; |
455 | ||
456 | ||
457 | /* | |
458 | * ixgbe_regdump - register printout routine | |
459 | */ | |
460 | static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo) | |
461 | { | |
462 | int i = 0, j = 0; | |
463 | char rname[16]; | |
464 | u32 regs[64]; | |
465 | ||
466 | switch (reginfo->ofs) { | |
467 | case IXGBE_SRRCTL(0): | |
468 | for (i = 0; i < 64; i++) | |
469 | regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i)); | |
470 | break; | |
471 | case IXGBE_DCA_RXCTRL(0): | |
472 | for (i = 0; i < 64; i++) | |
473 | regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i)); | |
474 | break; | |
475 | case IXGBE_RDLEN(0): | |
476 | for (i = 0; i < 64; i++) | |
477 | regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i)); | |
478 | break; | |
479 | case IXGBE_RDH(0): | |
480 | for (i = 0; i < 64; i++) | |
481 | regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i)); | |
482 | break; | |
483 | case IXGBE_RDT(0): | |
484 | for (i = 0; i < 64; i++) | |
485 | regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i)); | |
486 | break; | |
487 | case IXGBE_RXDCTL(0): | |
488 | for (i = 0; i < 64; i++) | |
489 | regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i)); | |
490 | break; | |
491 | case IXGBE_RDBAL(0): | |
492 | for (i = 0; i < 64; i++) | |
493 | regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i)); | |
494 | break; | |
495 | case IXGBE_RDBAH(0): | |
496 | for (i = 0; i < 64; i++) | |
497 | regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i)); | |
498 | break; | |
499 | case IXGBE_TDBAL(0): | |
500 | for (i = 0; i < 64; i++) | |
501 | regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i)); | |
502 | break; | |
503 | case IXGBE_TDBAH(0): | |
504 | for (i = 0; i < 64; i++) | |
505 | regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i)); | |
506 | break; | |
507 | case IXGBE_TDLEN(0): | |
508 | for (i = 0; i < 64; i++) | |
509 | regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i)); | |
510 | break; | |
511 | case IXGBE_TDH(0): | |
512 | for (i = 0; i < 64; i++) | |
513 | regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i)); | |
514 | break; | |
515 | case IXGBE_TDT(0): | |
516 | for (i = 0; i < 64; i++) | |
517 | regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i)); | |
518 | break; | |
519 | case IXGBE_TXDCTL(0): | |
520 | for (i = 0; i < 64; i++) | |
521 | regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i)); | |
522 | break; | |
523 | default: | |
c7689578 | 524 | pr_info("%-15s %08x\n", reginfo->name, |
dcd79aeb TI |
525 | IXGBE_READ_REG(hw, reginfo->ofs)); |
526 | return; | |
527 | } | |
528 | ||
529 | for (i = 0; i < 8; i++) { | |
530 | snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7); | |
c7689578 | 531 | pr_err("%-15s", rname); |
dcd79aeb | 532 | for (j = 0; j < 8; j++) |
c7689578 JP |
533 | pr_cont(" %08x", regs[i*8+j]); |
534 | pr_cont("\n"); | |
dcd79aeb TI |
535 | } |
536 | ||
537 | } | |
538 | ||
539 | /* | |
540 | * ixgbe_dump - Print registers, tx-rings and rx-rings | |
541 | */ | |
542 | static void ixgbe_dump(struct ixgbe_adapter *adapter) | |
543 | { | |
544 | struct net_device *netdev = adapter->netdev; | |
545 | struct ixgbe_hw *hw = &adapter->hw; | |
546 | struct ixgbe_reg_info *reginfo; | |
547 | int n = 0; | |
548 | struct ixgbe_ring *tx_ring; | |
729739b7 | 549 | struct ixgbe_tx_buffer *tx_buffer; |
dcd79aeb TI |
550 | union ixgbe_adv_tx_desc *tx_desc; |
551 | struct my_u0 { u64 a; u64 b; } *u0; | |
552 | struct ixgbe_ring *rx_ring; | |
553 | union ixgbe_adv_rx_desc *rx_desc; | |
554 | struct ixgbe_rx_buffer *rx_buffer_info; | |
555 | u32 staterr; | |
556 | int i = 0; | |
557 | ||
558 | if (!netif_msg_hw(adapter)) | |
559 | return; | |
560 | ||
561 | /* Print netdevice Info */ | |
562 | if (netdev) { | |
563 | dev_info(&adapter->pdev->dev, "Net device Info\n"); | |
c7689578 | 564 | pr_info("Device Name state " |
dcd79aeb | 565 | "trans_start last_rx\n"); |
c7689578 JP |
566 | pr_info("%-15s %016lX %016lX %016lX\n", |
567 | netdev->name, | |
568 | netdev->state, | |
569 | netdev->trans_start, | |
570 | netdev->last_rx); | |
dcd79aeb TI |
571 | } |
572 | ||
573 | /* Print Registers */ | |
574 | dev_info(&adapter->pdev->dev, "Register Dump\n"); | |
c7689578 | 575 | pr_info(" Register Name Value\n"); |
dcd79aeb TI |
576 | for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl; |
577 | reginfo->name; reginfo++) { | |
578 | ixgbe_regdump(hw, reginfo); | |
579 | } | |
580 | ||
581 | /* Print TX Ring Summary */ | |
582 | if (!netdev || !netif_running(netdev)) | |
e90dd264 | 583 | return; |
dcd79aeb TI |
584 | |
585 | dev_info(&adapter->pdev->dev, "TX Rings Summary\n"); | |
8ad88e37 JH |
586 | pr_info(" %s %s %s %s\n", |
587 | "Queue [NTU] [NTC] [bi(ntc)->dma ]", | |
588 | "leng", "ntw", "timestamp"); | |
dcd79aeb TI |
589 | for (n = 0; n < adapter->num_tx_queues; n++) { |
590 | tx_ring = adapter->tx_ring[n]; | |
729739b7 | 591 | tx_buffer = &tx_ring->tx_buffer_info[tx_ring->next_to_clean]; |
8ad88e37 | 592 | pr_info(" %5d %5X %5X %016llX %08X %p %016llX\n", |
dcd79aeb | 593 | n, tx_ring->next_to_use, tx_ring->next_to_clean, |
729739b7 AD |
594 | (u64)dma_unmap_addr(tx_buffer, dma), |
595 | dma_unmap_len(tx_buffer, len), | |
596 | tx_buffer->next_to_watch, | |
597 | (u64)tx_buffer->time_stamp); | |
dcd79aeb TI |
598 | } |
599 | ||
600 | /* Print TX Rings */ | |
601 | if (!netif_msg_tx_done(adapter)) | |
602 | goto rx_ring_summary; | |
603 | ||
604 | dev_info(&adapter->pdev->dev, "TX Rings Dump\n"); | |
605 | ||
606 | /* Transmit Descriptor Formats | |
607 | * | |
39ac868a | 608 | * 82598 Advanced Transmit Descriptor |
dcd79aeb TI |
609 | * +--------------------------------------------------------------+ |
610 | * 0 | Buffer Address [63:0] | | |
611 | * +--------------------------------------------------------------+ | |
39ac868a | 612 | * 8 | PAYLEN | POPTS | IDX | STA | DCMD |DTYP | RSV | DTALEN | |
dcd79aeb TI |
613 | * +--------------------------------------------------------------+ |
614 | * 63 46 45 40 39 36 35 32 31 24 23 20 19 0 | |
39ac868a JH |
615 | * |
616 | * 82598 Advanced Transmit Descriptor (Write-Back Format) | |
617 | * +--------------------------------------------------------------+ | |
618 | * 0 | RSV [63:0] | | |
619 | * +--------------------------------------------------------------+ | |
620 | * 8 | RSV | STA | NXTSEQ | | |
621 | * +--------------------------------------------------------------+ | |
622 | * 63 36 35 32 31 0 | |
623 | * | |
624 | * 82599+ Advanced Transmit Descriptor | |
625 | * +--------------------------------------------------------------+ | |
626 | * 0 | Buffer Address [63:0] | | |
627 | * +--------------------------------------------------------------+ | |
628 | * 8 |PAYLEN |POPTS|CC|IDX |STA |DCMD |DTYP |MAC |RSV |DTALEN | | |
629 | * +--------------------------------------------------------------+ | |
630 | * 63 46 45 40 39 38 36 35 32 31 24 23 20 19 18 17 16 15 0 | |
631 | * | |
632 | * 82599+ Advanced Transmit Descriptor (Write-Back Format) | |
633 | * +--------------------------------------------------------------+ | |
634 | * 0 | RSV [63:0] | | |
635 | * +--------------------------------------------------------------+ | |
636 | * 8 | RSV | STA | RSV | | |
637 | * +--------------------------------------------------------------+ | |
638 | * 63 36 35 32 31 0 | |
dcd79aeb TI |
639 | */ |
640 | ||
641 | for (n = 0; n < adapter->num_tx_queues; n++) { | |
642 | tx_ring = adapter->tx_ring[n]; | |
c7689578 JP |
643 | pr_info("------------------------------------\n"); |
644 | pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index); | |
645 | pr_info("------------------------------------\n"); | |
8ad88e37 JH |
646 | pr_info("%s%s %s %s %s %s\n", |
647 | "T [desc] [address 63:0 ] ", | |
648 | "[PlPOIdStDDt Ln] [bi->dma ] ", | |
649 | "leng", "ntw", "timestamp", "bi->skb"); | |
dcd79aeb TI |
650 | |
651 | for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) { | |
e4f74028 | 652 | tx_desc = IXGBE_TX_DESC(tx_ring, i); |
729739b7 | 653 | tx_buffer = &tx_ring->tx_buffer_info[i]; |
dcd79aeb | 654 | u0 = (struct my_u0 *)tx_desc; |
8ad88e37 JH |
655 | if (dma_unmap_len(tx_buffer, len) > 0) { |
656 | pr_info("T [0x%03X] %016llX %016llX %016llX %08X %p %016llX %p", | |
657 | i, | |
658 | le64_to_cpu(u0->a), | |
659 | le64_to_cpu(u0->b), | |
660 | (u64)dma_unmap_addr(tx_buffer, dma), | |
729739b7 | 661 | dma_unmap_len(tx_buffer, len), |
8ad88e37 JH |
662 | tx_buffer->next_to_watch, |
663 | (u64)tx_buffer->time_stamp, | |
664 | tx_buffer->skb); | |
665 | if (i == tx_ring->next_to_use && | |
666 | i == tx_ring->next_to_clean) | |
667 | pr_cont(" NTC/U\n"); | |
668 | else if (i == tx_ring->next_to_use) | |
669 | pr_cont(" NTU\n"); | |
670 | else if (i == tx_ring->next_to_clean) | |
671 | pr_cont(" NTC\n"); | |
672 | else | |
673 | pr_cont("\n"); | |
674 | ||
675 | if (netif_msg_pktdata(adapter) && | |
676 | tx_buffer->skb) | |
677 | print_hex_dump(KERN_INFO, "", | |
678 | DUMP_PREFIX_ADDRESS, 16, 1, | |
679 | tx_buffer->skb->data, | |
680 | dma_unmap_len(tx_buffer, len), | |
681 | true); | |
682 | } | |
dcd79aeb TI |
683 | } |
684 | } | |
685 | ||
686 | /* Print RX Rings Summary */ | |
687 | rx_ring_summary: | |
688 | dev_info(&adapter->pdev->dev, "RX Rings Summary\n"); | |
c7689578 | 689 | pr_info("Queue [NTU] [NTC]\n"); |
dcd79aeb TI |
690 | for (n = 0; n < adapter->num_rx_queues; n++) { |
691 | rx_ring = adapter->rx_ring[n]; | |
c7689578 JP |
692 | pr_info("%5d %5X %5X\n", |
693 | n, rx_ring->next_to_use, rx_ring->next_to_clean); | |
dcd79aeb TI |
694 | } |
695 | ||
696 | /* Print RX Rings */ | |
697 | if (!netif_msg_rx_status(adapter)) | |
e90dd264 | 698 | return; |
dcd79aeb TI |
699 | |
700 | dev_info(&adapter->pdev->dev, "RX Rings Dump\n"); | |
701 | ||
39ac868a JH |
702 | /* Receive Descriptor Formats |
703 | * | |
704 | * 82598 Advanced Receive Descriptor (Read) Format | |
dcd79aeb TI |
705 | * 63 1 0 |
706 | * +-----------------------------------------------------+ | |
707 | * 0 | Packet Buffer Address [63:1] |A0/NSE| | |
708 | * +----------------------------------------------+------+ | |
709 | * 8 | Header Buffer Address [63:1] | DD | | |
710 | * +-----------------------------------------------------+ | |
711 | * | |
712 | * | |
39ac868a | 713 | * 82598 Advanced Receive Descriptor (Write-Back) Format |
dcd79aeb TI |
714 | * |
715 | * 63 48 47 32 31 30 21 20 16 15 4 3 0 | |
716 | * +------------------------------------------------------+ | |
39ac868a JH |
717 | * 0 | RSS Hash / |SPH| HDR_LEN | RSV |Packet| RSS | |
718 | * | Packet | IP | | | | Type | Type | | |
719 | * | Checksum | Ident | | | | | | | |
dcd79aeb TI |
720 | * +------------------------------------------------------+ |
721 | * 8 | VLAN Tag | Length | Extended Error | Extended Status | | |
722 | * +------------------------------------------------------+ | |
723 | * 63 48 47 32 31 20 19 0 | |
39ac868a JH |
724 | * |
725 | * 82599+ Advanced Receive Descriptor (Read) Format | |
726 | * 63 1 0 | |
727 | * +-----------------------------------------------------+ | |
728 | * 0 | Packet Buffer Address [63:1] |A0/NSE| | |
729 | * +----------------------------------------------+------+ | |
730 | * 8 | Header Buffer Address [63:1] | DD | | |
731 | * +-----------------------------------------------------+ | |
732 | * | |
733 | * | |
734 | * 82599+ Advanced Receive Descriptor (Write-Back) Format | |
735 | * | |
736 | * 63 48 47 32 31 30 21 20 17 16 4 3 0 | |
737 | * +------------------------------------------------------+ | |
738 | * 0 |RSS / Frag Checksum|SPH| HDR_LEN |RSC- |Packet| RSS | | |
739 | * |/ RTT / PCoE_PARAM | | | CNT | Type | Type | | |
740 | * |/ Flow Dir Flt ID | | | | | | | |
741 | * +------------------------------------------------------+ | |
742 | * 8 | VLAN Tag | Length |Extended Error| Xtnd Status/NEXTP | | |
743 | * +------------------------------------------------------+ | |
744 | * 63 48 47 32 31 20 19 0 | |
dcd79aeb | 745 | */ |
39ac868a | 746 | |
dcd79aeb TI |
747 | for (n = 0; n < adapter->num_rx_queues; n++) { |
748 | rx_ring = adapter->rx_ring[n]; | |
c7689578 JP |
749 | pr_info("------------------------------------\n"); |
750 | pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index); | |
751 | pr_info("------------------------------------\n"); | |
8ad88e37 JH |
752 | pr_info("%s%s%s", |
753 | "R [desc] [ PktBuf A0] ", | |
754 | "[ HeadBuf DD] [bi->dma ] [bi->skb ] ", | |
dcd79aeb | 755 | "<-- Adv Rx Read format\n"); |
8ad88e37 JH |
756 | pr_info("%s%s%s", |
757 | "RWB[desc] [PcsmIpSHl PtRs] ", | |
758 | "[vl er S cks ln] ---------------- [bi->skb ] ", | |
dcd79aeb TI |
759 | "<-- Adv Rx Write-Back format\n"); |
760 | ||
761 | for (i = 0; i < rx_ring->count; i++) { | |
762 | rx_buffer_info = &rx_ring->rx_buffer_info[i]; | |
e4f74028 | 763 | rx_desc = IXGBE_RX_DESC(rx_ring, i); |
dcd79aeb TI |
764 | u0 = (struct my_u0 *)rx_desc; |
765 | staterr = le32_to_cpu(rx_desc->wb.upper.status_error); | |
766 | if (staterr & IXGBE_RXD_STAT_DD) { | |
767 | /* Descriptor Done */ | |
c7689578 | 768 | pr_info("RWB[0x%03X] %016llX " |
dcd79aeb TI |
769 | "%016llX ---------------- %p", i, |
770 | le64_to_cpu(u0->a), | |
771 | le64_to_cpu(u0->b), | |
772 | rx_buffer_info->skb); | |
773 | } else { | |
c7689578 | 774 | pr_info("R [0x%03X] %016llX " |
dcd79aeb TI |
775 | "%016llX %016llX %p", i, |
776 | le64_to_cpu(u0->a), | |
777 | le64_to_cpu(u0->b), | |
778 | (u64)rx_buffer_info->dma, | |
779 | rx_buffer_info->skb); | |
780 | ||
9c50c035 ET |
781 | if (netif_msg_pktdata(adapter) && |
782 | rx_buffer_info->dma) { | |
dcd79aeb TI |
783 | print_hex_dump(KERN_INFO, "", |
784 | DUMP_PREFIX_ADDRESS, 16, 1, | |
9c50c035 ET |
785 | page_address(rx_buffer_info->page) + |
786 | rx_buffer_info->page_offset, | |
f800326d | 787 | ixgbe_rx_bufsz(rx_ring), true); |
dcd79aeb TI |
788 | } |
789 | } | |
790 | ||
791 | if (i == rx_ring->next_to_use) | |
c7689578 | 792 | pr_cont(" NTU\n"); |
dcd79aeb | 793 | else if (i == rx_ring->next_to_clean) |
c7689578 | 794 | pr_cont(" NTC\n"); |
dcd79aeb | 795 | else |
c7689578 | 796 | pr_cont("\n"); |
dcd79aeb TI |
797 | |
798 | } | |
799 | } | |
dcd79aeb TI |
800 | } |
801 | ||
5eba3699 AV |
802 | static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter) |
803 | { | |
804 | u32 ctrl_ext; | |
805 | ||
806 | /* Let firmware take over control of h/w */ | |
807 | ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT); | |
808 | IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT, | |
e8e9f696 | 809 | ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD); |
5eba3699 AV |
810 | } |
811 | ||
812 | static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter) | |
813 | { | |
814 | u32 ctrl_ext; | |
815 | ||
816 | /* Let firmware know the driver has taken over */ | |
817 | ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT); | |
818 | IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT, | |
e8e9f696 | 819 | ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD); |
5eba3699 | 820 | } |
9a799d71 | 821 | |
49ce9c2c | 822 | /** |
e8e26350 PW |
823 | * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors |
824 | * @adapter: pointer to adapter struct | |
825 | * @direction: 0 for Rx, 1 for Tx, -1 for other causes | |
826 | * @queue: queue to map the corresponding interrupt to | |
827 | * @msix_vector: the vector to map to the corresponding queue | |
828 | * | |
829 | */ | |
830 | static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction, | |
e8e9f696 | 831 | u8 queue, u8 msix_vector) |
9a799d71 AK |
832 | { |
833 | u32 ivar, index; | |
e8e26350 PW |
834 | struct ixgbe_hw *hw = &adapter->hw; |
835 | switch (hw->mac.type) { | |
836 | case ixgbe_mac_82598EB: | |
837 | msix_vector |= IXGBE_IVAR_ALLOC_VAL; | |
838 | if (direction == -1) | |
839 | direction = 0; | |
840 | index = (((direction * 64) + queue) >> 2) & 0x1F; | |
841 | ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index)); | |
842 | ivar &= ~(0xFF << (8 * (queue & 0x3))); | |
843 | ivar |= (msix_vector << (8 * (queue & 0x3))); | |
844 | IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar); | |
845 | break; | |
846 | case ixgbe_mac_82599EB: | |
b93a2226 | 847 | case ixgbe_mac_X540: |
9a75a1ac DS |
848 | case ixgbe_mac_X550: |
849 | case ixgbe_mac_X550EM_x: | |
e8e26350 PW |
850 | if (direction == -1) { |
851 | /* other causes */ | |
852 | msix_vector |= IXGBE_IVAR_ALLOC_VAL; | |
853 | index = ((queue & 1) * 8); | |
854 | ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC); | |
855 | ivar &= ~(0xFF << index); | |
856 | ivar |= (msix_vector << index); | |
857 | IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar); | |
858 | break; | |
859 | } else { | |
860 | /* tx or rx causes */ | |
861 | msix_vector |= IXGBE_IVAR_ALLOC_VAL; | |
862 | index = ((16 * (queue & 1)) + (8 * direction)); | |
863 | ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1)); | |
864 | ivar &= ~(0xFF << index); | |
865 | ivar |= (msix_vector << index); | |
866 | IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar); | |
867 | break; | |
868 | } | |
869 | default: | |
870 | break; | |
871 | } | |
9a799d71 AK |
872 | } |
873 | ||
fe49f04a | 874 | static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter, |
e8e9f696 | 875 | u64 qmask) |
fe49f04a AD |
876 | { |
877 | u32 mask; | |
878 | ||
bd508178 AD |
879 | switch (adapter->hw.mac.type) { |
880 | case ixgbe_mac_82598EB: | |
fe49f04a AD |
881 | mask = (IXGBE_EIMS_RTX_QUEUE & qmask); |
882 | IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask); | |
bd508178 AD |
883 | break; |
884 | case ixgbe_mac_82599EB: | |
b93a2226 | 885 | case ixgbe_mac_X540: |
9a75a1ac DS |
886 | case ixgbe_mac_X550: |
887 | case ixgbe_mac_X550EM_x: | |
fe49f04a AD |
888 | mask = (qmask & 0xFFFFFFFF); |
889 | IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask); | |
890 | mask = (qmask >> 32); | |
891 | IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask); | |
bd508178 AD |
892 | break; |
893 | default: | |
894 | break; | |
fe49f04a AD |
895 | } |
896 | } | |
897 | ||
729739b7 AD |
898 | void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *ring, |
899 | struct ixgbe_tx_buffer *tx_buffer) | |
9a799d71 | 900 | { |
729739b7 AD |
901 | if (tx_buffer->skb) { |
902 | dev_kfree_skb_any(tx_buffer->skb); | |
903 | if (dma_unmap_len(tx_buffer, len)) | |
d3d00239 | 904 | dma_unmap_single(ring->dev, |
729739b7 AD |
905 | dma_unmap_addr(tx_buffer, dma), |
906 | dma_unmap_len(tx_buffer, len), | |
907 | DMA_TO_DEVICE); | |
908 | } else if (dma_unmap_len(tx_buffer, len)) { | |
909 | dma_unmap_page(ring->dev, | |
910 | dma_unmap_addr(tx_buffer, dma), | |
911 | dma_unmap_len(tx_buffer, len), | |
912 | DMA_TO_DEVICE); | |
e5a43549 | 913 | } |
729739b7 AD |
914 | tx_buffer->next_to_watch = NULL; |
915 | tx_buffer->skb = NULL; | |
916 | dma_unmap_len_set(tx_buffer, len, 0); | |
917 | /* tx_buffer must be completely set up in the transmit path */ | |
9a799d71 AK |
918 | } |
919 | ||
943561d3 | 920 | static void ixgbe_update_xoff_rx_lfc(struct ixgbe_adapter *adapter) |
c84d324c JF |
921 | { |
922 | struct ixgbe_hw *hw = &adapter->hw; | |
923 | struct ixgbe_hw_stats *hwstats = &adapter->stats; | |
c84d324c | 924 | int i; |
943561d3 | 925 | u32 data; |
c84d324c | 926 | |
943561d3 AD |
927 | if ((hw->fc.current_mode != ixgbe_fc_full) && |
928 | (hw->fc.current_mode != ixgbe_fc_rx_pause)) | |
929 | return; | |
c84d324c | 930 | |
943561d3 AD |
931 | switch (hw->mac.type) { |
932 | case ixgbe_mac_82598EB: | |
933 | data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXC); | |
934 | break; | |
935 | default: | |
936 | data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT); | |
937 | } | |
938 | hwstats->lxoffrxc += data; | |
c84d324c | 939 | |
943561d3 AD |
940 | /* refill credits (no tx hang) if we received xoff */ |
941 | if (!data) | |
c84d324c | 942 | return; |
943561d3 AD |
943 | |
944 | for (i = 0; i < adapter->num_tx_queues; i++) | |
945 | clear_bit(__IXGBE_HANG_CHECK_ARMED, | |
946 | &adapter->tx_ring[i]->state); | |
947 | } | |
948 | ||
949 | static void ixgbe_update_xoff_received(struct ixgbe_adapter *adapter) | |
950 | { | |
951 | struct ixgbe_hw *hw = &adapter->hw; | |
952 | struct ixgbe_hw_stats *hwstats = &adapter->stats; | |
953 | u32 xoff[8] = {0}; | |
2afaa00d | 954 | u8 tc; |
943561d3 AD |
955 | int i; |
956 | bool pfc_en = adapter->dcb_cfg.pfc_mode_enable; | |
957 | ||
958 | if (adapter->ixgbe_ieee_pfc) | |
959 | pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en); | |
960 | ||
961 | if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED) || !pfc_en) { | |
962 | ixgbe_update_xoff_rx_lfc(adapter); | |
c84d324c | 963 | return; |
943561d3 | 964 | } |
c84d324c JF |
965 | |
966 | /* update stats for each tc, only valid with PFC enabled */ | |
967 | for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) { | |
2afaa00d PN |
968 | u32 pxoffrxc; |
969 | ||
c84d324c JF |
970 | switch (hw->mac.type) { |
971 | case ixgbe_mac_82598EB: | |
2afaa00d | 972 | pxoffrxc = IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i)); |
bd508178 | 973 | break; |
c84d324c | 974 | default: |
2afaa00d | 975 | pxoffrxc = IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i)); |
26f23d82 | 976 | } |
2afaa00d PN |
977 | hwstats->pxoffrxc[i] += pxoffrxc; |
978 | /* Get the TC for given UP */ | |
979 | tc = netdev_get_prio_tc_map(adapter->netdev, i); | |
980 | xoff[tc] += pxoffrxc; | |
c84d324c JF |
981 | } |
982 | ||
983 | /* disarm tx queues that have received xoff frames */ | |
984 | for (i = 0; i < adapter->num_tx_queues; i++) { | |
985 | struct ixgbe_ring *tx_ring = adapter->tx_ring[i]; | |
c84d324c | 986 | |
2afaa00d | 987 | tc = tx_ring->dcb_tc; |
c84d324c JF |
988 | if (xoff[tc]) |
989 | clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state); | |
26f23d82 | 990 | } |
26f23d82 YZ |
991 | } |
992 | ||
c84d324c | 993 | static u64 ixgbe_get_tx_completed(struct ixgbe_ring *ring) |
9a799d71 | 994 | { |
7d7ce682 | 995 | return ring->stats.packets; |
c84d324c JF |
996 | } |
997 | ||
998 | static u64 ixgbe_get_tx_pending(struct ixgbe_ring *ring) | |
999 | { | |
2a47fa45 JF |
1000 | struct ixgbe_adapter *adapter; |
1001 | struct ixgbe_hw *hw; | |
1002 | u32 head, tail; | |
1003 | ||
1004 | if (ring->l2_accel_priv) | |
1005 | adapter = ring->l2_accel_priv->real_adapter; | |
1006 | else | |
1007 | adapter = netdev_priv(ring->netdev); | |
e01c31a5 | 1008 | |
2a47fa45 JF |
1009 | hw = &adapter->hw; |
1010 | head = IXGBE_READ_REG(hw, IXGBE_TDH(ring->reg_idx)); | |
1011 | tail = IXGBE_READ_REG(hw, IXGBE_TDT(ring->reg_idx)); | |
c84d324c JF |
1012 | |
1013 | if (head != tail) | |
1014 | return (head < tail) ? | |
1015 | tail - head : (tail + ring->count - head); | |
1016 | ||
1017 | return 0; | |
1018 | } | |
1019 | ||
1020 | static inline bool ixgbe_check_tx_hang(struct ixgbe_ring *tx_ring) | |
1021 | { | |
1022 | u32 tx_done = ixgbe_get_tx_completed(tx_ring); | |
1023 | u32 tx_done_old = tx_ring->tx_stats.tx_done_old; | |
1024 | u32 tx_pending = ixgbe_get_tx_pending(tx_ring); | |
c84d324c | 1025 | |
7d637bcc | 1026 | clear_check_for_tx_hang(tx_ring); |
c84d324c JF |
1027 | |
1028 | /* | |
1029 | * Check for a hung queue, but be thorough. This verifies | |
1030 | * that a transmit has been completed since the previous | |
1031 | * check AND there is at least one packet pending. The | |
1032 | * ARMED bit is set to indicate a potential hang. The | |
1033 | * bit is cleared if a pause frame is received to remove | |
1034 | * false hang detection due to PFC or 802.3x frames. By | |
1035 | * requiring this to fail twice we avoid races with | |
1036 | * pfc clearing the ARMED bit and conditions where we | |
1037 | * run the check_tx_hang logic with a transmit completion | |
1038 | * pending but without time to complete it yet. | |
1039 | */ | |
e90dd264 | 1040 | if (tx_done_old == tx_done && tx_pending) |
c84d324c | 1041 | /* make sure it is true for two checks in a row */ |
e90dd264 MR |
1042 | return test_and_set_bit(__IXGBE_HANG_CHECK_ARMED, |
1043 | &tx_ring->state); | |
1044 | /* update completed stats and continue */ | |
1045 | tx_ring->tx_stats.tx_done_old = tx_done; | |
1046 | /* reset the countdown */ | |
1047 | clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state); | |
9a799d71 | 1048 | |
e90dd264 | 1049 | return false; |
9a799d71 AK |
1050 | } |
1051 | ||
c83c6cbd AD |
1052 | /** |
1053 | * ixgbe_tx_timeout_reset - initiate reset due to Tx timeout | |
1054 | * @adapter: driver private struct | |
1055 | **/ | |
1056 | static void ixgbe_tx_timeout_reset(struct ixgbe_adapter *adapter) | |
1057 | { | |
1058 | ||
1059 | /* Do the reset outside of interrupt context */ | |
1060 | if (!test_bit(__IXGBE_DOWN, &adapter->state)) { | |
1061 | adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED; | |
12ff3f3b | 1062 | e_warn(drv, "initiating reset due to tx timeout\n"); |
c83c6cbd AD |
1063 | ixgbe_service_event_schedule(adapter); |
1064 | } | |
1065 | } | |
e01c31a5 | 1066 | |
9a799d71 AK |
1067 | /** |
1068 | * ixgbe_clean_tx_irq - Reclaim resources after transmit completes | |
fe49f04a | 1069 | * @q_vector: structure containing interrupt and ring information |
e01c31a5 | 1070 | * @tx_ring: tx ring to clean |
9a799d71 | 1071 | **/ |
fe49f04a | 1072 | static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector, |
e8e9f696 | 1073 | struct ixgbe_ring *tx_ring) |
9a799d71 | 1074 | { |
fe49f04a | 1075 | struct ixgbe_adapter *adapter = q_vector->adapter; |
d3d00239 AD |
1076 | struct ixgbe_tx_buffer *tx_buffer; |
1077 | union ixgbe_adv_tx_desc *tx_desc; | |
e01c31a5 | 1078 | unsigned int total_bytes = 0, total_packets = 0; |
59224555 | 1079 | unsigned int budget = q_vector->tx.work_limit; |
729739b7 AD |
1080 | unsigned int i = tx_ring->next_to_clean; |
1081 | ||
1082 | if (test_bit(__IXGBE_DOWN, &adapter->state)) | |
1083 | return true; | |
9a799d71 | 1084 | |
d3d00239 | 1085 | tx_buffer = &tx_ring->tx_buffer_info[i]; |
e4f74028 | 1086 | tx_desc = IXGBE_TX_DESC(tx_ring, i); |
729739b7 | 1087 | i -= tx_ring->count; |
12207e49 | 1088 | |
729739b7 | 1089 | do { |
d3d00239 AD |
1090 | union ixgbe_adv_tx_desc *eop_desc = tx_buffer->next_to_watch; |
1091 | ||
1092 | /* if next_to_watch is not set then there is no work pending */ | |
1093 | if (!eop_desc) | |
1094 | break; | |
1095 | ||
7f83a9e6 | 1096 | /* prevent any other reads prior to eop_desc */ |
7e63bf49 | 1097 | read_barrier_depends(); |
7f83a9e6 | 1098 | |
d3d00239 AD |
1099 | /* if DD is not set pending work has not been completed */ |
1100 | if (!(eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD))) | |
1101 | break; | |
8ad494b0 | 1102 | |
d3d00239 AD |
1103 | /* clear next_to_watch to prevent false hangs */ |
1104 | tx_buffer->next_to_watch = NULL; | |
8ad494b0 | 1105 | |
091a6246 AD |
1106 | /* update the statistics for this packet */ |
1107 | total_bytes += tx_buffer->bytecount; | |
1108 | total_packets += tx_buffer->gso_segs; | |
1109 | ||
fd0db0ed | 1110 | /* free the skb */ |
fe1f2a97 | 1111 | dev_consume_skb_any(tx_buffer->skb); |
fd0db0ed | 1112 | |
729739b7 AD |
1113 | /* unmap skb header data */ |
1114 | dma_unmap_single(tx_ring->dev, | |
1115 | dma_unmap_addr(tx_buffer, dma), | |
1116 | dma_unmap_len(tx_buffer, len), | |
1117 | DMA_TO_DEVICE); | |
1118 | ||
fd0db0ed AD |
1119 | /* clear tx_buffer data */ |
1120 | tx_buffer->skb = NULL; | |
729739b7 | 1121 | dma_unmap_len_set(tx_buffer, len, 0); |
fd0db0ed | 1122 | |
729739b7 AD |
1123 | /* unmap remaining buffers */ |
1124 | while (tx_desc != eop_desc) { | |
d3d00239 AD |
1125 | tx_buffer++; |
1126 | tx_desc++; | |
8ad494b0 | 1127 | i++; |
729739b7 AD |
1128 | if (unlikely(!i)) { |
1129 | i -= tx_ring->count; | |
d3d00239 | 1130 | tx_buffer = tx_ring->tx_buffer_info; |
e4f74028 | 1131 | tx_desc = IXGBE_TX_DESC(tx_ring, 0); |
e092be60 | 1132 | } |
e01c31a5 | 1133 | |
729739b7 AD |
1134 | /* unmap any remaining paged data */ |
1135 | if (dma_unmap_len(tx_buffer, len)) { | |
1136 | dma_unmap_page(tx_ring->dev, | |
1137 | dma_unmap_addr(tx_buffer, dma), | |
1138 | dma_unmap_len(tx_buffer, len), | |
1139 | DMA_TO_DEVICE); | |
1140 | dma_unmap_len_set(tx_buffer, len, 0); | |
1141 | } | |
1142 | } | |
1143 | ||
1144 | /* move us one more past the eop_desc for start of next pkt */ | |
1145 | tx_buffer++; | |
1146 | tx_desc++; | |
1147 | i++; | |
1148 | if (unlikely(!i)) { | |
1149 | i -= tx_ring->count; | |
1150 | tx_buffer = tx_ring->tx_buffer_info; | |
1151 | tx_desc = IXGBE_TX_DESC(tx_ring, 0); | |
1152 | } | |
1153 | ||
1154 | /* issue prefetch for next Tx descriptor */ | |
1155 | prefetch(tx_desc); | |
12207e49 | 1156 | |
729739b7 AD |
1157 | /* update budget accounting */ |
1158 | budget--; | |
1159 | } while (likely(budget)); | |
1160 | ||
1161 | i += tx_ring->count; | |
9a799d71 | 1162 | tx_ring->next_to_clean = i; |
d3d00239 | 1163 | u64_stats_update_begin(&tx_ring->syncp); |
b953799e | 1164 | tx_ring->stats.bytes += total_bytes; |
bd198058 | 1165 | tx_ring->stats.packets += total_packets; |
d3d00239 | 1166 | u64_stats_update_end(&tx_ring->syncp); |
bd198058 AD |
1167 | q_vector->tx.total_bytes += total_bytes; |
1168 | q_vector->tx.total_packets += total_packets; | |
b953799e | 1169 | |
c84d324c JF |
1170 | if (check_for_tx_hang(tx_ring) && ixgbe_check_tx_hang(tx_ring)) { |
1171 | /* schedule immediate reset if we believe we hung */ | |
1172 | struct ixgbe_hw *hw = &adapter->hw; | |
c84d324c JF |
1173 | e_err(drv, "Detected Tx Unit Hang\n" |
1174 | " Tx Queue <%d>\n" | |
1175 | " TDH, TDT <%x>, <%x>\n" | |
1176 | " next_to_use <%x>\n" | |
1177 | " next_to_clean <%x>\n" | |
1178 | "tx_buffer_info[next_to_clean]\n" | |
1179 | " time_stamp <%lx>\n" | |
1180 | " jiffies <%lx>\n", | |
1181 | tx_ring->queue_index, | |
1182 | IXGBE_READ_REG(hw, IXGBE_TDH(tx_ring->reg_idx)), | |
1183 | IXGBE_READ_REG(hw, IXGBE_TDT(tx_ring->reg_idx)), | |
d3d00239 AD |
1184 | tx_ring->next_to_use, i, |
1185 | tx_ring->tx_buffer_info[i].time_stamp, jiffies); | |
c84d324c JF |
1186 | |
1187 | netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index); | |
1188 | ||
1189 | e_info(probe, | |
1190 | "tx hang %d detected on queue %d, resetting adapter\n", | |
1191 | adapter->tx_timeout_count + 1, tx_ring->queue_index); | |
1192 | ||
b953799e | 1193 | /* schedule immediate reset if we believe we hung */ |
c83c6cbd | 1194 | ixgbe_tx_timeout_reset(adapter); |
b953799e AD |
1195 | |
1196 | /* the adapter is about to reset, no point in enabling stuff */ | |
59224555 | 1197 | return true; |
b953799e | 1198 | } |
9a799d71 | 1199 | |
b2d96e0a AD |
1200 | netdev_tx_completed_queue(txring_txq(tx_ring), |
1201 | total_packets, total_bytes); | |
1202 | ||
e092be60 | 1203 | #define TX_WAKE_THRESHOLD (DESC_NEEDED * 2) |
30065e63 | 1204 | if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) && |
7d4987de | 1205 | (ixgbe_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD))) { |
e092be60 AV |
1206 | /* Make sure that anybody stopping the queue after this |
1207 | * sees the new next_to_clean. | |
1208 | */ | |
1209 | smp_mb(); | |
729739b7 AD |
1210 | if (__netif_subqueue_stopped(tx_ring->netdev, |
1211 | tx_ring->queue_index) | |
1212 | && !test_bit(__IXGBE_DOWN, &adapter->state)) { | |
1213 | netif_wake_subqueue(tx_ring->netdev, | |
1214 | tx_ring->queue_index); | |
5b7da515 | 1215 | ++tx_ring->tx_stats.restart_queue; |
30eba97a | 1216 | } |
e092be60 | 1217 | } |
9a799d71 | 1218 | |
59224555 | 1219 | return !!budget; |
9a799d71 AK |
1220 | } |
1221 | ||
5dd2d332 | 1222 | #ifdef CONFIG_IXGBE_DCA |
bdda1a61 AD |
1223 | static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter, |
1224 | struct ixgbe_ring *tx_ring, | |
33cf09c9 | 1225 | int cpu) |
bd0362dd | 1226 | { |
33cf09c9 | 1227 | struct ixgbe_hw *hw = &adapter->hw; |
bdda1a61 AD |
1228 | u32 txctrl = dca3_get_tag(tx_ring->dev, cpu); |
1229 | u16 reg_offset; | |
33cf09c9 | 1230 | |
33cf09c9 AD |
1231 | switch (hw->mac.type) { |
1232 | case ixgbe_mac_82598EB: | |
bdda1a61 | 1233 | reg_offset = IXGBE_DCA_TXCTRL(tx_ring->reg_idx); |
33cf09c9 AD |
1234 | break; |
1235 | case ixgbe_mac_82599EB: | |
b93a2226 | 1236 | case ixgbe_mac_X540: |
bdda1a61 AD |
1237 | reg_offset = IXGBE_DCA_TXCTRL_82599(tx_ring->reg_idx); |
1238 | txctrl <<= IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599; | |
33cf09c9 AD |
1239 | break; |
1240 | default: | |
bdda1a61 AD |
1241 | /* for unknown hardware do not write register */ |
1242 | return; | |
bd0362dd | 1243 | } |
bdda1a61 AD |
1244 | |
1245 | /* | |
1246 | * We can enable relaxed ordering for reads, but not writes when | |
1247 | * DCA is enabled. This is due to a known issue in some chipsets | |
1248 | * which will cause the DCA tag to be cleared. | |
1249 | */ | |
1250 | txctrl |= IXGBE_DCA_TXCTRL_DESC_RRO_EN | | |
1251 | IXGBE_DCA_TXCTRL_DATA_RRO_EN | | |
1252 | IXGBE_DCA_TXCTRL_DESC_DCA_EN; | |
1253 | ||
1254 | IXGBE_WRITE_REG(hw, reg_offset, txctrl); | |
bd0362dd JC |
1255 | } |
1256 | ||
bdda1a61 AD |
1257 | static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter, |
1258 | struct ixgbe_ring *rx_ring, | |
33cf09c9 | 1259 | int cpu) |
bd0362dd | 1260 | { |
33cf09c9 | 1261 | struct ixgbe_hw *hw = &adapter->hw; |
bdda1a61 AD |
1262 | u32 rxctrl = dca3_get_tag(rx_ring->dev, cpu); |
1263 | u8 reg_idx = rx_ring->reg_idx; | |
1264 | ||
33cf09c9 AD |
1265 | |
1266 | switch (hw->mac.type) { | |
33cf09c9 | 1267 | case ixgbe_mac_82599EB: |
b93a2226 | 1268 | case ixgbe_mac_X540: |
bdda1a61 | 1269 | rxctrl <<= IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599; |
33cf09c9 AD |
1270 | break; |
1271 | default: | |
1272 | break; | |
1273 | } | |
bdda1a61 AD |
1274 | |
1275 | /* | |
1276 | * We can enable relaxed ordering for reads, but not writes when | |
1277 | * DCA is enabled. This is due to a known issue in some chipsets | |
1278 | * which will cause the DCA tag to be cleared. | |
1279 | */ | |
1280 | rxctrl |= IXGBE_DCA_RXCTRL_DESC_RRO_EN | | |
bdda1a61 AD |
1281 | IXGBE_DCA_RXCTRL_DESC_DCA_EN; |
1282 | ||
1283 | IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(reg_idx), rxctrl); | |
33cf09c9 AD |
1284 | } |
1285 | ||
1286 | static void ixgbe_update_dca(struct ixgbe_q_vector *q_vector) | |
1287 | { | |
1288 | struct ixgbe_adapter *adapter = q_vector->adapter; | |
efe3d3c8 | 1289 | struct ixgbe_ring *ring; |
bd0362dd | 1290 | int cpu = get_cpu(); |
bd0362dd | 1291 | |
33cf09c9 AD |
1292 | if (q_vector->cpu == cpu) |
1293 | goto out_no_update; | |
1294 | ||
a557928e | 1295 | ixgbe_for_each_ring(ring, q_vector->tx) |
efe3d3c8 | 1296 | ixgbe_update_tx_dca(adapter, ring, cpu); |
33cf09c9 | 1297 | |
a557928e | 1298 | ixgbe_for_each_ring(ring, q_vector->rx) |
efe3d3c8 | 1299 | ixgbe_update_rx_dca(adapter, ring, cpu); |
33cf09c9 AD |
1300 | |
1301 | q_vector->cpu = cpu; | |
1302 | out_no_update: | |
bd0362dd JC |
1303 | put_cpu(); |
1304 | } | |
1305 | ||
1306 | static void ixgbe_setup_dca(struct ixgbe_adapter *adapter) | |
1307 | { | |
1308 | int i; | |
1309 | ||
1310 | if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED)) | |
1311 | return; | |
1312 | ||
e35ec126 AD |
1313 | /* always use CB2 mode, difference is masked in the CB driver */ |
1314 | IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 2); | |
1315 | ||
49c7ffbe | 1316 | for (i = 0; i < adapter->num_q_vectors; i++) { |
33cf09c9 AD |
1317 | adapter->q_vector[i]->cpu = -1; |
1318 | ixgbe_update_dca(adapter->q_vector[i]); | |
bd0362dd JC |
1319 | } |
1320 | } | |
1321 | ||
1322 | static int __ixgbe_notify_dca(struct device *dev, void *data) | |
1323 | { | |
c60fbb00 | 1324 | struct ixgbe_adapter *adapter = dev_get_drvdata(dev); |
bd0362dd JC |
1325 | unsigned long event = *(unsigned long *)data; |
1326 | ||
2a72c31e | 1327 | if (!(adapter->flags & IXGBE_FLAG_DCA_CAPABLE)) |
33cf09c9 AD |
1328 | return 0; |
1329 | ||
bd0362dd JC |
1330 | switch (event) { |
1331 | case DCA_PROVIDER_ADD: | |
96b0e0f6 JB |
1332 | /* if we're already enabled, don't do it again */ |
1333 | if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) | |
1334 | break; | |
652f093f | 1335 | if (dca_add_requester(dev) == 0) { |
96b0e0f6 | 1336 | adapter->flags |= IXGBE_FLAG_DCA_ENABLED; |
bd0362dd JC |
1337 | ixgbe_setup_dca(adapter); |
1338 | break; | |
1339 | } | |
1340 | /* Fall Through since DCA is disabled. */ | |
1341 | case DCA_PROVIDER_REMOVE: | |
1342 | if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) { | |
1343 | dca_remove_requester(dev); | |
1344 | adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED; | |
1345 | IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1); | |
1346 | } | |
1347 | break; | |
1348 | } | |
1349 | ||
652f093f | 1350 | return 0; |
bd0362dd | 1351 | } |
67a74ee2 | 1352 | |
bdda1a61 | 1353 | #endif /* CONFIG_IXGBE_DCA */ |
8a0da21b AD |
1354 | static inline void ixgbe_rx_hash(struct ixgbe_ring *ring, |
1355 | union ixgbe_adv_rx_desc *rx_desc, | |
67a74ee2 ET |
1356 | struct sk_buff *skb) |
1357 | { | |
8a0da21b | 1358 | if (ring->netdev->features & NETIF_F_RXHASH) |
38da9853 TH |
1359 | skb_set_hash(skb, |
1360 | le32_to_cpu(rx_desc->wb.lower.hi_dword.rss), | |
1361 | PKT_HASH_TYPE_L3); | |
67a74ee2 ET |
1362 | } |
1363 | ||
f800326d | 1364 | #ifdef IXGBE_FCOE |
ff886dfc AD |
1365 | /** |
1366 | * ixgbe_rx_is_fcoe - check the rx desc for incoming pkt type | |
57efd44c | 1367 | * @ring: structure containing ring specific data |
ff886dfc AD |
1368 | * @rx_desc: advanced rx descriptor |
1369 | * | |
1370 | * Returns : true if it is FCoE pkt | |
1371 | */ | |
57efd44c | 1372 | static inline bool ixgbe_rx_is_fcoe(struct ixgbe_ring *ring, |
ff886dfc AD |
1373 | union ixgbe_adv_rx_desc *rx_desc) |
1374 | { | |
1375 | __le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info; | |
1376 | ||
57efd44c | 1377 | return test_bit(__IXGBE_RX_FCOE, &ring->state) && |
ff886dfc AD |
1378 | ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_ETQF_MASK)) == |
1379 | (cpu_to_le16(IXGBE_ETQF_FILTER_FCOE << | |
1380 | IXGBE_RXDADV_PKTTYPE_ETQF_SHIFT))); | |
1381 | } | |
1382 | ||
f800326d | 1383 | #endif /* IXGBE_FCOE */ |
e59bd25d AV |
1384 | /** |
1385 | * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum | |
8a0da21b AD |
1386 | * @ring: structure containing ring specific data |
1387 | * @rx_desc: current Rx descriptor being processed | |
e59bd25d AV |
1388 | * @skb: skb currently being received and modified |
1389 | **/ | |
8a0da21b | 1390 | static inline void ixgbe_rx_checksum(struct ixgbe_ring *ring, |
8bae1b2b | 1391 | union ixgbe_adv_rx_desc *rx_desc, |
f56e0cb1 | 1392 | struct sk_buff *skb) |
9a799d71 | 1393 | { |
8a0da21b | 1394 | skb_checksum_none_assert(skb); |
9a799d71 | 1395 | |
712744be | 1396 | /* Rx csum disabled */ |
8a0da21b | 1397 | if (!(ring->netdev->features & NETIF_F_RXCSUM)) |
9a799d71 | 1398 | return; |
e59bd25d AV |
1399 | |
1400 | /* if IP and error */ | |
f56e0cb1 AD |
1401 | if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_IPCS) && |
1402 | ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_IPE)) { | |
8a0da21b | 1403 | ring->rx_stats.csum_err++; |
9a799d71 AK |
1404 | return; |
1405 | } | |
e59bd25d | 1406 | |
f56e0cb1 | 1407 | if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_L4CS)) |
e59bd25d AV |
1408 | return; |
1409 | ||
f56e0cb1 | 1410 | if (ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_TCPE)) { |
f800326d | 1411 | __le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info; |
8bae1b2b DS |
1412 | |
1413 | /* | |
1414 | * 82599 errata, UDP frames with a 0 checksum can be marked as | |
1415 | * checksum errors. | |
1416 | */ | |
8a0da21b AD |
1417 | if ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_UDP)) && |
1418 | test_bit(__IXGBE_RX_CSUM_UDP_ZERO_ERR, &ring->state)) | |
8bae1b2b DS |
1419 | return; |
1420 | ||
8a0da21b | 1421 | ring->rx_stats.csum_err++; |
e59bd25d AV |
1422 | return; |
1423 | } | |
1424 | ||
9a799d71 | 1425 | /* It must be a TCP or UDP packet with a valid checksum */ |
e59bd25d | 1426 | skb->ip_summed = CHECKSUM_UNNECESSARY; |
9a799d71 AK |
1427 | } |
1428 | ||
f990b79b AD |
1429 | static bool ixgbe_alloc_mapped_page(struct ixgbe_ring *rx_ring, |
1430 | struct ixgbe_rx_buffer *bi) | |
1431 | { | |
1432 | struct page *page = bi->page; | |
18cb652a | 1433 | dma_addr_t dma; |
f990b79b | 1434 | |
f800326d | 1435 | /* since we are recycling buffers we should seldom need to alloc */ |
18cb652a | 1436 | if (likely(page)) |
f990b79b AD |
1437 | return true; |
1438 | ||
f800326d | 1439 | /* alloc new page for storage */ |
18cb652a AD |
1440 | page = dev_alloc_pages(ixgbe_rx_pg_order(rx_ring)); |
1441 | if (unlikely(!page)) { | |
1442 | rx_ring->rx_stats.alloc_rx_page_failed++; | |
1443 | return false; | |
f990b79b AD |
1444 | } |
1445 | ||
f800326d AD |
1446 | /* map page for use */ |
1447 | dma = dma_map_page(rx_ring->dev, page, 0, | |
1448 | ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE); | |
1449 | ||
1450 | /* | |
1451 | * if mapping failed free memory back to system since | |
1452 | * there isn't much point in holding memory we can't use | |
1453 | */ | |
1454 | if (dma_mapping_error(rx_ring->dev, dma)) { | |
dd411ec4 | 1455 | __free_pages(page, ixgbe_rx_pg_order(rx_ring)); |
f990b79b | 1456 | |
f990b79b AD |
1457 | rx_ring->rx_stats.alloc_rx_page_failed++; |
1458 | return false; | |
1459 | } | |
1460 | ||
f800326d | 1461 | bi->dma = dma; |
18cb652a | 1462 | bi->page = page; |
afaa9459 | 1463 | bi->page_offset = 0; |
f800326d | 1464 | |
f990b79b AD |
1465 | return true; |
1466 | } | |
1467 | ||
9a799d71 | 1468 | /** |
f990b79b | 1469 | * ixgbe_alloc_rx_buffers - Replace used receive buffers |
fc77dc3c AD |
1470 | * @rx_ring: ring to place buffers on |
1471 | * @cleaned_count: number of buffers to replace | |
9a799d71 | 1472 | **/ |
fc77dc3c | 1473 | void ixgbe_alloc_rx_buffers(struct ixgbe_ring *rx_ring, u16 cleaned_count) |
9a799d71 | 1474 | { |
9a799d71 | 1475 | union ixgbe_adv_rx_desc *rx_desc; |
3a581073 | 1476 | struct ixgbe_rx_buffer *bi; |
d5f398ed | 1477 | u16 i = rx_ring->next_to_use; |
9a799d71 | 1478 | |
f800326d AD |
1479 | /* nothing to do */ |
1480 | if (!cleaned_count) | |
fc77dc3c AD |
1481 | return; |
1482 | ||
e4f74028 | 1483 | rx_desc = IXGBE_RX_DESC(rx_ring, i); |
f990b79b AD |
1484 | bi = &rx_ring->rx_buffer_info[i]; |
1485 | i -= rx_ring->count; | |
9a799d71 | 1486 | |
f800326d AD |
1487 | do { |
1488 | if (!ixgbe_alloc_mapped_page(rx_ring, bi)) | |
f990b79b | 1489 | break; |
d5f398ed | 1490 | |
f800326d AD |
1491 | /* |
1492 | * Refresh the desc even if buffer_addrs didn't change | |
1493 | * because each write-back erases this info. | |
1494 | */ | |
1495 | rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset); | |
9a799d71 | 1496 | |
f990b79b AD |
1497 | rx_desc++; |
1498 | bi++; | |
9a799d71 | 1499 | i++; |
f990b79b | 1500 | if (unlikely(!i)) { |
e4f74028 | 1501 | rx_desc = IXGBE_RX_DESC(rx_ring, 0); |
f990b79b AD |
1502 | bi = rx_ring->rx_buffer_info; |
1503 | i -= rx_ring->count; | |
1504 | } | |
1505 | ||
18cb652a AD |
1506 | /* clear the status bits for the next_to_use descriptor */ |
1507 | rx_desc->wb.upper.status_error = 0; | |
f800326d AD |
1508 | |
1509 | cleaned_count--; | |
1510 | } while (cleaned_count); | |
7c6e0a43 | 1511 | |
f990b79b AD |
1512 | i += rx_ring->count; |
1513 | ||
ad435ec6 AD |
1514 | if (rx_ring->next_to_use != i) { |
1515 | rx_ring->next_to_use = i; | |
1516 | ||
1517 | /* update next to alloc since we have filled the ring */ | |
1518 | rx_ring->next_to_alloc = i; | |
1519 | ||
1520 | /* Force memory writes to complete before letting h/w | |
1521 | * know there are new descriptors to fetch. (Only | |
1522 | * applicable for weak-ordered memory model archs, | |
1523 | * such as IA-64). | |
1524 | */ | |
1525 | wmb(); | |
1526 | writel(i, rx_ring->tail); | |
1527 | } | |
9a799d71 AK |
1528 | } |
1529 | ||
1d2024f6 AD |
1530 | static void ixgbe_set_rsc_gso_size(struct ixgbe_ring *ring, |
1531 | struct sk_buff *skb) | |
1532 | { | |
f800326d | 1533 | u16 hdr_len = skb_headlen(skb); |
1d2024f6 AD |
1534 | |
1535 | /* set gso_size to avoid messing up TCP MSS */ | |
1536 | skb_shinfo(skb)->gso_size = DIV_ROUND_UP((skb->len - hdr_len), | |
1537 | IXGBE_CB(skb)->append_cnt); | |
96be80ab | 1538 | skb_shinfo(skb)->gso_type = SKB_GSO_TCPV4; |
1d2024f6 AD |
1539 | } |
1540 | ||
1541 | static void ixgbe_update_rsc_stats(struct ixgbe_ring *rx_ring, | |
1542 | struct sk_buff *skb) | |
1543 | { | |
1544 | /* if append_cnt is 0 then frame is not RSC */ | |
1545 | if (!IXGBE_CB(skb)->append_cnt) | |
1546 | return; | |
1547 | ||
1548 | rx_ring->rx_stats.rsc_count += IXGBE_CB(skb)->append_cnt; | |
1549 | rx_ring->rx_stats.rsc_flush++; | |
1550 | ||
1551 | ixgbe_set_rsc_gso_size(rx_ring, skb); | |
1552 | ||
1553 | /* gso_size is computed using append_cnt so always clear it last */ | |
1554 | IXGBE_CB(skb)->append_cnt = 0; | |
1555 | } | |
1556 | ||
8a0da21b AD |
1557 | /** |
1558 | * ixgbe_process_skb_fields - Populate skb header fields from Rx descriptor | |
1559 | * @rx_ring: rx descriptor ring packet is being transacted on | |
1560 | * @rx_desc: pointer to the EOP Rx descriptor | |
1561 | * @skb: pointer to current skb being populated | |
f8212f97 | 1562 | * |
8a0da21b AD |
1563 | * This function checks the ring, descriptor, and packet information in |
1564 | * order to populate the hash, checksum, VLAN, timestamp, protocol, and | |
1565 | * other fields within the skb. | |
f8212f97 | 1566 | **/ |
8a0da21b AD |
1567 | static void ixgbe_process_skb_fields(struct ixgbe_ring *rx_ring, |
1568 | union ixgbe_adv_rx_desc *rx_desc, | |
1569 | struct sk_buff *skb) | |
f8212f97 | 1570 | { |
43e95f11 JF |
1571 | struct net_device *dev = rx_ring->netdev; |
1572 | ||
8a0da21b AD |
1573 | ixgbe_update_rsc_stats(rx_ring, skb); |
1574 | ||
1575 | ixgbe_rx_hash(rx_ring, rx_desc, skb); | |
f8212f97 | 1576 | |
8a0da21b AD |
1577 | ixgbe_rx_checksum(rx_ring, rx_desc, skb); |
1578 | ||
eda183c2 JK |
1579 | if (unlikely(ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_STAT_TS))) |
1580 | ixgbe_ptp_rx_hwtstamp(rx_ring->q_vector->adapter, skb); | |
3a6a4eda | 1581 | |
f646968f | 1582 | if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) && |
43e95f11 | 1583 | ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_VP)) { |
8a0da21b | 1584 | u16 vid = le16_to_cpu(rx_desc->wb.upper.vlan); |
86a9bad3 | 1585 | __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vid); |
f8212f97 AD |
1586 | } |
1587 | ||
8a0da21b | 1588 | skb_record_rx_queue(skb, rx_ring->queue_index); |
aa80175a | 1589 | |
43e95f11 | 1590 | skb->protocol = eth_type_trans(skb, dev); |
f8212f97 AD |
1591 | } |
1592 | ||
8a0da21b AD |
1593 | static void ixgbe_rx_skb(struct ixgbe_q_vector *q_vector, |
1594 | struct sk_buff *skb) | |
aa80175a | 1595 | { |
8a0da21b AD |
1596 | struct ixgbe_adapter *adapter = q_vector->adapter; |
1597 | ||
b4640030 | 1598 | if (ixgbe_qv_busy_polling(q_vector)) |
5a85e737 ET |
1599 | netif_receive_skb(skb); |
1600 | else if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL)) | |
8a0da21b AD |
1601 | napi_gro_receive(&q_vector->napi, skb); |
1602 | else | |
1603 | netif_rx(skb); | |
aa80175a | 1604 | } |
43634e82 | 1605 | |
f800326d AD |
1606 | /** |
1607 | * ixgbe_is_non_eop - process handling of non-EOP buffers | |
1608 | * @rx_ring: Rx ring being processed | |
1609 | * @rx_desc: Rx descriptor for current buffer | |
1610 | * @skb: Current socket buffer containing buffer in progress | |
1611 | * | |
1612 | * This function updates next to clean. If the buffer is an EOP buffer | |
1613 | * this function exits returning false, otherwise it will place the | |
1614 | * sk_buff in the next buffer to be chained and return true indicating | |
1615 | * that this is in fact a non-EOP buffer. | |
1616 | **/ | |
1617 | static bool ixgbe_is_non_eop(struct ixgbe_ring *rx_ring, | |
1618 | union ixgbe_adv_rx_desc *rx_desc, | |
1619 | struct sk_buff *skb) | |
1620 | { | |
1621 | u32 ntc = rx_ring->next_to_clean + 1; | |
1622 | ||
1623 | /* fetch, update, and store next to clean */ | |
1624 | ntc = (ntc < rx_ring->count) ? ntc : 0; | |
1625 | rx_ring->next_to_clean = ntc; | |
1626 | ||
1627 | prefetch(IXGBE_RX_DESC(rx_ring, ntc)); | |
1628 | ||
5a02cbd1 AD |
1629 | /* update RSC append count if present */ |
1630 | if (ring_is_rsc_enabled(rx_ring)) { | |
1631 | __le32 rsc_enabled = rx_desc->wb.lower.lo_dword.data & | |
1632 | cpu_to_le32(IXGBE_RXDADV_RSCCNT_MASK); | |
1633 | ||
1634 | if (unlikely(rsc_enabled)) { | |
1635 | u32 rsc_cnt = le32_to_cpu(rsc_enabled); | |
1636 | ||
1637 | rsc_cnt >>= IXGBE_RXDADV_RSCCNT_SHIFT; | |
1638 | IXGBE_CB(skb)->append_cnt += rsc_cnt - 1; | |
f800326d | 1639 | |
5a02cbd1 AD |
1640 | /* update ntc based on RSC value */ |
1641 | ntc = le32_to_cpu(rx_desc->wb.upper.status_error); | |
1642 | ntc &= IXGBE_RXDADV_NEXTP_MASK; | |
1643 | ntc >>= IXGBE_RXDADV_NEXTP_SHIFT; | |
1644 | } | |
f800326d AD |
1645 | } |
1646 | ||
5a02cbd1 AD |
1647 | /* if we are the last buffer then there is nothing else to do */ |
1648 | if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP))) | |
1649 | return false; | |
1650 | ||
f800326d AD |
1651 | /* place skb in next buffer to be received */ |
1652 | rx_ring->rx_buffer_info[ntc].skb = skb; | |
1653 | rx_ring->rx_stats.non_eop_descs++; | |
1654 | ||
1655 | return true; | |
1656 | } | |
1657 | ||
19861ce2 AD |
1658 | /** |
1659 | * ixgbe_pull_tail - ixgbe specific version of skb_pull_tail | |
1660 | * @rx_ring: rx descriptor ring packet is being transacted on | |
1661 | * @skb: pointer to current skb being adjusted | |
1662 | * | |
1663 | * This function is an ixgbe specific version of __pskb_pull_tail. The | |
1664 | * main difference between this version and the original function is that | |
1665 | * this function can make several assumptions about the state of things | |
1666 | * that allow for significant optimizations versus the standard function. | |
1667 | * As a result we can do things like drop a frag and maintain an accurate | |
1668 | * truesize for the skb. | |
1669 | */ | |
1670 | static void ixgbe_pull_tail(struct ixgbe_ring *rx_ring, | |
1671 | struct sk_buff *skb) | |
1672 | { | |
1673 | struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0]; | |
1674 | unsigned char *va; | |
1675 | unsigned int pull_len; | |
1676 | ||
1677 | /* | |
1678 | * it is valid to use page_address instead of kmap since we are | |
1679 | * working with pages allocated out of the lomem pool per | |
1680 | * alloc_page(GFP_ATOMIC) | |
1681 | */ | |
1682 | va = skb_frag_address(frag); | |
1683 | ||
1684 | /* | |
1685 | * we need the header to contain the greater of either ETH_HLEN or | |
1686 | * 60 bytes if the skb->len is less than 60 for skb_pad. | |
1687 | */ | |
8496e338 | 1688 | pull_len = eth_get_headlen(va, IXGBE_RX_HDR_SIZE); |
19861ce2 AD |
1689 | |
1690 | /* align pull length to size of long to optimize memcpy performance */ | |
1691 | skb_copy_to_linear_data(skb, va, ALIGN(pull_len, sizeof(long))); | |
1692 | ||
1693 | /* update all of the pointers */ | |
1694 | skb_frag_size_sub(frag, pull_len); | |
1695 | frag->page_offset += pull_len; | |
1696 | skb->data_len -= pull_len; | |
1697 | skb->tail += pull_len; | |
19861ce2 AD |
1698 | } |
1699 | ||
42073d91 AD |
1700 | /** |
1701 | * ixgbe_dma_sync_frag - perform DMA sync for first frag of SKB | |
1702 | * @rx_ring: rx descriptor ring packet is being transacted on | |
1703 | * @skb: pointer to current skb being updated | |
1704 | * | |
1705 | * This function provides a basic DMA sync up for the first fragment of an | |
1706 | * skb. The reason for doing this is that the first fragment cannot be | |
1707 | * unmapped until we have reached the end of packet descriptor for a buffer | |
1708 | * chain. | |
1709 | */ | |
1710 | static void ixgbe_dma_sync_frag(struct ixgbe_ring *rx_ring, | |
1711 | struct sk_buff *skb) | |
1712 | { | |
1713 | /* if the page was released unmap it, else just sync our portion */ | |
1714 | if (unlikely(IXGBE_CB(skb)->page_released)) { | |
1715 | dma_unmap_page(rx_ring->dev, IXGBE_CB(skb)->dma, | |
1716 | ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE); | |
1717 | IXGBE_CB(skb)->page_released = false; | |
1718 | } else { | |
1719 | struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0]; | |
1720 | ||
1721 | dma_sync_single_range_for_cpu(rx_ring->dev, | |
1722 | IXGBE_CB(skb)->dma, | |
1723 | frag->page_offset, | |
1724 | ixgbe_rx_bufsz(rx_ring), | |
1725 | DMA_FROM_DEVICE); | |
1726 | } | |
1727 | IXGBE_CB(skb)->dma = 0; | |
1728 | } | |
1729 | ||
f800326d AD |
1730 | /** |
1731 | * ixgbe_cleanup_headers - Correct corrupted or empty headers | |
1732 | * @rx_ring: rx descriptor ring packet is being transacted on | |
1733 | * @rx_desc: pointer to the EOP Rx descriptor | |
1734 | * @skb: pointer to current skb being fixed | |
1735 | * | |
1736 | * Check for corrupted packet headers caused by senders on the local L2 | |
1737 | * embedded NIC switch not setting up their Tx Descriptors right. These | |
1738 | * should be very rare. | |
1739 | * | |
1740 | * Also address the case where we are pulling data in on pages only | |
1741 | * and as such no data is present in the skb header. | |
1742 | * | |
1743 | * In addition if skb is not at least 60 bytes we need to pad it so that | |
1744 | * it is large enough to qualify as a valid Ethernet frame. | |
1745 | * | |
1746 | * Returns true if an error was encountered and skb was freed. | |
1747 | **/ | |
1748 | static bool ixgbe_cleanup_headers(struct ixgbe_ring *rx_ring, | |
1749 | union ixgbe_adv_rx_desc *rx_desc, | |
1750 | struct sk_buff *skb) | |
1751 | { | |
f800326d | 1752 | struct net_device *netdev = rx_ring->netdev; |
f800326d AD |
1753 | |
1754 | /* verify that the packet does not have any known errors */ | |
1755 | if (unlikely(ixgbe_test_staterr(rx_desc, | |
1756 | IXGBE_RXDADV_ERR_FRAME_ERR_MASK) && | |
1757 | !(netdev->features & NETIF_F_RXALL))) { | |
1758 | dev_kfree_skb_any(skb); | |
1759 | return true; | |
1760 | } | |
1761 | ||
19861ce2 | 1762 | /* place header in linear portion of buffer */ |
cf3fe7ac AD |
1763 | if (skb_is_nonlinear(skb)) |
1764 | ixgbe_pull_tail(rx_ring, skb); | |
f800326d | 1765 | |
57efd44c AD |
1766 | #ifdef IXGBE_FCOE |
1767 | /* do not attempt to pad FCoE Frames as this will disrupt DDP */ | |
1768 | if (ixgbe_rx_is_fcoe(rx_ring, rx_desc)) | |
1769 | return false; | |
1770 | ||
1771 | #endif | |
f800326d AD |
1772 | /* if skb_pad returns an error the skb was freed */ |
1773 | if (unlikely(skb->len < 60)) { | |
1774 | int pad_len = 60 - skb->len; | |
1775 | ||
1776 | if (skb_pad(skb, pad_len)) | |
1777 | return true; | |
1778 | __skb_put(skb, pad_len); | |
1779 | } | |
1780 | ||
1781 | return false; | |
1782 | } | |
1783 | ||
f800326d AD |
1784 | /** |
1785 | * ixgbe_reuse_rx_page - page flip buffer and store it back on the ring | |
1786 | * @rx_ring: rx descriptor ring to store buffers on | |
1787 | * @old_buff: donor buffer to have page reused | |
1788 | * | |
0549ae20 | 1789 | * Synchronizes page for reuse by the adapter |
f800326d AD |
1790 | **/ |
1791 | static void ixgbe_reuse_rx_page(struct ixgbe_ring *rx_ring, | |
1792 | struct ixgbe_rx_buffer *old_buff) | |
1793 | { | |
1794 | struct ixgbe_rx_buffer *new_buff; | |
1795 | u16 nta = rx_ring->next_to_alloc; | |
f800326d AD |
1796 | |
1797 | new_buff = &rx_ring->rx_buffer_info[nta]; | |
1798 | ||
1799 | /* update, and store next to alloc */ | |
1800 | nta++; | |
1801 | rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0; | |
1802 | ||
1803 | /* transfer page from old buffer to new buffer */ | |
18cb652a | 1804 | *new_buff = *old_buff; |
f800326d AD |
1805 | |
1806 | /* sync the buffer for use by the device */ | |
1807 | dma_sync_single_range_for_device(rx_ring->dev, new_buff->dma, | |
0549ae20 AD |
1808 | new_buff->page_offset, |
1809 | ixgbe_rx_bufsz(rx_ring), | |
f800326d | 1810 | DMA_FROM_DEVICE); |
f800326d AD |
1811 | } |
1812 | ||
18cb652a AD |
1813 | static inline bool ixgbe_page_is_reserved(struct page *page) |
1814 | { | |
1815 | return (page_to_nid(page) != numa_mem_id()) || page->pfmemalloc; | |
1816 | } | |
1817 | ||
f800326d AD |
1818 | /** |
1819 | * ixgbe_add_rx_frag - Add contents of Rx buffer to sk_buff | |
1820 | * @rx_ring: rx descriptor ring to transact packets on | |
1821 | * @rx_buffer: buffer containing page to add | |
1822 | * @rx_desc: descriptor containing length of buffer written by hardware | |
1823 | * @skb: sk_buff to place the data into | |
1824 | * | |
0549ae20 AD |
1825 | * This function will add the data contained in rx_buffer->page to the skb. |
1826 | * This is done either through a direct copy if the data in the buffer is | |
1827 | * less than the skb header size, otherwise it will just attach the page as | |
1828 | * a frag to the skb. | |
1829 | * | |
1830 | * The function will then update the page offset if necessary and return | |
1831 | * true if the buffer can be reused by the adapter. | |
f800326d | 1832 | **/ |
0549ae20 | 1833 | static bool ixgbe_add_rx_frag(struct ixgbe_ring *rx_ring, |
f800326d | 1834 | struct ixgbe_rx_buffer *rx_buffer, |
0549ae20 AD |
1835 | union ixgbe_adv_rx_desc *rx_desc, |
1836 | struct sk_buff *skb) | |
f800326d | 1837 | { |
0549ae20 AD |
1838 | struct page *page = rx_buffer->page; |
1839 | unsigned int size = le16_to_cpu(rx_desc->wb.upper.length); | |
09816fbe | 1840 | #if (PAGE_SIZE < 8192) |
0549ae20 | 1841 | unsigned int truesize = ixgbe_rx_bufsz(rx_ring); |
09816fbe AD |
1842 | #else |
1843 | unsigned int truesize = ALIGN(size, L1_CACHE_BYTES); | |
1844 | unsigned int last_offset = ixgbe_rx_pg_size(rx_ring) - | |
1845 | ixgbe_rx_bufsz(rx_ring); | |
1846 | #endif | |
0549ae20 | 1847 | |
cf3fe7ac AD |
1848 | if ((size <= IXGBE_RX_HDR_SIZE) && !skb_is_nonlinear(skb)) { |
1849 | unsigned char *va = page_address(page) + rx_buffer->page_offset; | |
1850 | ||
1851 | memcpy(__skb_put(skb, size), va, ALIGN(size, sizeof(long))); | |
1852 | ||
18cb652a AD |
1853 | /* page is not reserved, we can reuse buffer as-is */ |
1854 | if (likely(!ixgbe_page_is_reserved(page))) | |
cf3fe7ac AD |
1855 | return true; |
1856 | ||
1857 | /* this page cannot be reused so discard it */ | |
18cb652a | 1858 | __free_pages(page, ixgbe_rx_pg_order(rx_ring)); |
cf3fe7ac AD |
1859 | return false; |
1860 | } | |
1861 | ||
0549ae20 AD |
1862 | skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page, |
1863 | rx_buffer->page_offset, size, truesize); | |
1864 | ||
09816fbe | 1865 | /* avoid re-using remote pages */ |
18cb652a | 1866 | if (unlikely(ixgbe_page_is_reserved(page))) |
09816fbe AD |
1867 | return false; |
1868 | ||
1869 | #if (PAGE_SIZE < 8192) | |
1870 | /* if we are only owner of page we can reuse it */ | |
1871 | if (unlikely(page_count(page) != 1)) | |
0549ae20 AD |
1872 | return false; |
1873 | ||
1874 | /* flip page offset to other buffer */ | |
1875 | rx_buffer->page_offset ^= truesize; | |
09816fbe AD |
1876 | #else |
1877 | /* move offset up to the next cache line */ | |
1878 | rx_buffer->page_offset += truesize; | |
1879 | ||
1880 | if (rx_buffer->page_offset > last_offset) | |
1881 | return false; | |
09816fbe | 1882 | #endif |
0549ae20 | 1883 | |
18cb652a AD |
1884 | /* Even if we own the page, we are not allowed to use atomic_set() |
1885 | * This would break get_page_unless_zero() users. | |
1886 | */ | |
1887 | atomic_inc(&page->_count); | |
1888 | ||
0549ae20 | 1889 | return true; |
f800326d AD |
1890 | } |
1891 | ||
18806c9e AD |
1892 | static struct sk_buff *ixgbe_fetch_rx_buffer(struct ixgbe_ring *rx_ring, |
1893 | union ixgbe_adv_rx_desc *rx_desc) | |
1894 | { | |
1895 | struct ixgbe_rx_buffer *rx_buffer; | |
1896 | struct sk_buff *skb; | |
1897 | struct page *page; | |
1898 | ||
1899 | rx_buffer = &rx_ring->rx_buffer_info[rx_ring->next_to_clean]; | |
1900 | page = rx_buffer->page; | |
1901 | prefetchw(page); | |
1902 | ||
1903 | skb = rx_buffer->skb; | |
1904 | ||
1905 | if (likely(!skb)) { | |
1906 | void *page_addr = page_address(page) + | |
1907 | rx_buffer->page_offset; | |
1908 | ||
1909 | /* prefetch first cache line of first page */ | |
1910 | prefetch(page_addr); | |
1911 | #if L1_CACHE_BYTES < 128 | |
1912 | prefetch(page_addr + L1_CACHE_BYTES); | |
1913 | #endif | |
1914 | ||
1915 | /* allocate a skb to store the frags */ | |
1916 | skb = netdev_alloc_skb_ip_align(rx_ring->netdev, | |
1917 | IXGBE_RX_HDR_SIZE); | |
1918 | if (unlikely(!skb)) { | |
1919 | rx_ring->rx_stats.alloc_rx_buff_failed++; | |
1920 | return NULL; | |
1921 | } | |
1922 | ||
1923 | /* | |
1924 | * we will be copying header into skb->data in | |
1925 | * pskb_may_pull so it is in our interest to prefetch | |
1926 | * it now to avoid a possible cache miss | |
1927 | */ | |
1928 | prefetchw(skb->data); | |
1929 | ||
1930 | /* | |
1931 | * Delay unmapping of the first packet. It carries the | |
1932 | * header information, HW may still access the header | |
1933 | * after the writeback. Only unmap it when EOP is | |
1934 | * reached | |
1935 | */ | |
1936 | if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP))) | |
1937 | goto dma_sync; | |
1938 | ||
1939 | IXGBE_CB(skb)->dma = rx_buffer->dma; | |
1940 | } else { | |
1941 | if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)) | |
1942 | ixgbe_dma_sync_frag(rx_ring, skb); | |
1943 | ||
1944 | dma_sync: | |
1945 | /* we are reusing so sync this buffer for CPU use */ | |
1946 | dma_sync_single_range_for_cpu(rx_ring->dev, | |
1947 | rx_buffer->dma, | |
1948 | rx_buffer->page_offset, | |
1949 | ixgbe_rx_bufsz(rx_ring), | |
1950 | DMA_FROM_DEVICE); | |
18cb652a AD |
1951 | |
1952 | rx_buffer->skb = NULL; | |
18806c9e AD |
1953 | } |
1954 | ||
1955 | /* pull page into skb */ | |
1956 | if (ixgbe_add_rx_frag(rx_ring, rx_buffer, rx_desc, skb)) { | |
1957 | /* hand second half of page back to the ring */ | |
1958 | ixgbe_reuse_rx_page(rx_ring, rx_buffer); | |
1959 | } else if (IXGBE_CB(skb)->dma == rx_buffer->dma) { | |
1960 | /* the page has been released from the ring */ | |
1961 | IXGBE_CB(skb)->page_released = true; | |
1962 | } else { | |
1963 | /* we are not reusing the buffer so unmap it */ | |
1964 | dma_unmap_page(rx_ring->dev, rx_buffer->dma, | |
1965 | ixgbe_rx_pg_size(rx_ring), | |
1966 | DMA_FROM_DEVICE); | |
1967 | } | |
1968 | ||
1969 | /* clear contents of buffer_info */ | |
18806c9e AD |
1970 | rx_buffer->page = NULL; |
1971 | ||
1972 | return skb; | |
f800326d AD |
1973 | } |
1974 | ||
1975 | /** | |
1976 | * ixgbe_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf | |
1977 | * @q_vector: structure containing interrupt and ring information | |
1978 | * @rx_ring: rx descriptor ring to transact packets on | |
1979 | * @budget: Total limit on number of packets to process | |
1980 | * | |
1981 | * This function provides a "bounce buffer" approach to Rx interrupt | |
1982 | * processing. The advantage to this is that on systems that have | |
1983 | * expensive overhead for IOMMU access this provides a means of avoiding | |
1984 | * it by maintaining the mapping of the page to the syste. | |
1985 | * | |
5a85e737 | 1986 | * Returns amount of work completed |
f800326d | 1987 | **/ |
5a85e737 | 1988 | static int ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector, |
e8e9f696 | 1989 | struct ixgbe_ring *rx_ring, |
f4de00ed | 1990 | const int budget) |
9a799d71 | 1991 | { |
d2f4fbe2 | 1992 | unsigned int total_rx_bytes = 0, total_rx_packets = 0; |
3f2d1c0f | 1993 | #ifdef IXGBE_FCOE |
f800326d | 1994 | struct ixgbe_adapter *adapter = q_vector->adapter; |
4ffdf91a MR |
1995 | int ddp_bytes; |
1996 | unsigned int mss = 0; | |
3d8fd385 | 1997 | #endif /* IXGBE_FCOE */ |
f800326d | 1998 | u16 cleaned_count = ixgbe_desc_unused(rx_ring); |
9a799d71 | 1999 | |
fdabfc8a | 2000 | while (likely(total_rx_packets < budget)) { |
f800326d AD |
2001 | union ixgbe_adv_rx_desc *rx_desc; |
2002 | struct sk_buff *skb; | |
f800326d AD |
2003 | |
2004 | /* return some buffers to hardware, one at a time is too slow */ | |
2005 | if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) { | |
2006 | ixgbe_alloc_rx_buffers(rx_ring, cleaned_count); | |
2007 | cleaned_count = 0; | |
2008 | } | |
2009 | ||
18806c9e | 2010 | rx_desc = IXGBE_RX_DESC(rx_ring, rx_ring->next_to_clean); |
f800326d AD |
2011 | |
2012 | if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_DD)) | |
2013 | break; | |
9a799d71 | 2014 | |
f800326d AD |
2015 | /* |
2016 | * This memory barrier is needed to keep us from reading | |
2017 | * any other fields out of the rx_desc until we know the | |
2018 | * RXD_STAT_DD bit is set | |
2019 | */ | |
2020 | rmb(); | |
9a799d71 | 2021 | |
18806c9e AD |
2022 | /* retrieve a buffer from the ring */ |
2023 | skb = ixgbe_fetch_rx_buffer(rx_ring, rx_desc); | |
f800326d | 2024 | |
18806c9e AD |
2025 | /* exit if we failed to retrieve a buffer */ |
2026 | if (!skb) | |
2027 | break; | |
9a799d71 | 2028 | |
9a799d71 | 2029 | cleaned_count++; |
f8212f97 | 2030 | |
f800326d AD |
2031 | /* place incomplete frames back on ring for completion */ |
2032 | if (ixgbe_is_non_eop(rx_ring, rx_desc, skb)) | |
2033 | continue; | |
c267fc16 | 2034 | |
f800326d AD |
2035 | /* verify the packet layout is correct */ |
2036 | if (ixgbe_cleanup_headers(rx_ring, rx_desc, skb)) | |
2037 | continue; | |
9a799d71 | 2038 | |
d2f4fbe2 AV |
2039 | /* probably a little skewed due to removing CRC */ |
2040 | total_rx_bytes += skb->len; | |
d2f4fbe2 | 2041 | |
8a0da21b AD |
2042 | /* populate checksum, timestamp, VLAN, and protocol */ |
2043 | ixgbe_process_skb_fields(rx_ring, rx_desc, skb); | |
2044 | ||
332d4a7d YZ |
2045 | #ifdef IXGBE_FCOE |
2046 | /* if ddp, not passing to ULD unless for FCP_RSP or error */ | |
57efd44c | 2047 | if (ixgbe_rx_is_fcoe(rx_ring, rx_desc)) { |
f56e0cb1 | 2048 | ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb); |
4ffdf91a MR |
2049 | /* include DDPed FCoE data */ |
2050 | if (ddp_bytes > 0) { | |
2051 | if (!mss) { | |
2052 | mss = rx_ring->netdev->mtu - | |
2053 | sizeof(struct fcoe_hdr) - | |
2054 | sizeof(struct fc_frame_header) - | |
2055 | sizeof(struct fcoe_crc_eof); | |
2056 | if (mss > 512) | |
2057 | mss &= ~511; | |
2058 | } | |
2059 | total_rx_bytes += ddp_bytes; | |
2060 | total_rx_packets += DIV_ROUND_UP(ddp_bytes, | |
2061 | mss); | |
2062 | } | |
63d635b2 AD |
2063 | if (!ddp_bytes) { |
2064 | dev_kfree_skb_any(skb); | |
f800326d | 2065 | continue; |
63d635b2 | 2066 | } |
3d8fd385 | 2067 | } |
f800326d | 2068 | |
332d4a7d | 2069 | #endif /* IXGBE_FCOE */ |
8b80cda5 | 2070 | skb_mark_napi_id(skb, &q_vector->napi); |
8a0da21b | 2071 | ixgbe_rx_skb(q_vector, skb); |
9a799d71 | 2072 | |
f800326d | 2073 | /* update budget accounting */ |
f4de00ed | 2074 | total_rx_packets++; |
fdabfc8a | 2075 | } |
9a799d71 | 2076 | |
c267fc16 AD |
2077 | u64_stats_update_begin(&rx_ring->syncp); |
2078 | rx_ring->stats.packets += total_rx_packets; | |
2079 | rx_ring->stats.bytes += total_rx_bytes; | |
2080 | u64_stats_update_end(&rx_ring->syncp); | |
bd198058 AD |
2081 | q_vector->rx.total_packets += total_rx_packets; |
2082 | q_vector->rx.total_bytes += total_rx_bytes; | |
4ff7fb12 | 2083 | |
5a85e737 | 2084 | return total_rx_packets; |
9a799d71 AK |
2085 | } |
2086 | ||
e0d1095a | 2087 | #ifdef CONFIG_NET_RX_BUSY_POLL |
5a85e737 ET |
2088 | /* must be called with local_bh_disable()d */ |
2089 | static int ixgbe_low_latency_recv(struct napi_struct *napi) | |
2090 | { | |
2091 | struct ixgbe_q_vector *q_vector = | |
2092 | container_of(napi, struct ixgbe_q_vector, napi); | |
2093 | struct ixgbe_adapter *adapter = q_vector->adapter; | |
2094 | struct ixgbe_ring *ring; | |
2095 | int found = 0; | |
2096 | ||
2097 | if (test_bit(__IXGBE_DOWN, &adapter->state)) | |
2098 | return LL_FLUSH_FAILED; | |
2099 | ||
2100 | if (!ixgbe_qv_lock_poll(q_vector)) | |
2101 | return LL_FLUSH_BUSY; | |
2102 | ||
2103 | ixgbe_for_each_ring(ring, q_vector->rx) { | |
2104 | found = ixgbe_clean_rx_irq(q_vector, ring, 4); | |
b4640030 | 2105 | #ifdef BP_EXTENDED_STATS |
7e15b90f ET |
2106 | if (found) |
2107 | ring->stats.cleaned += found; | |
2108 | else | |
2109 | ring->stats.misses++; | |
2110 | #endif | |
5a85e737 ET |
2111 | if (found) |
2112 | break; | |
2113 | } | |
2114 | ||
2115 | ixgbe_qv_unlock_poll(q_vector); | |
2116 | ||
2117 | return found; | |
2118 | } | |
e0d1095a | 2119 | #endif /* CONFIG_NET_RX_BUSY_POLL */ |
5a85e737 | 2120 | |
9a799d71 AK |
2121 | /** |
2122 | * ixgbe_configure_msix - Configure MSI-X hardware | |
2123 | * @adapter: board private structure | |
2124 | * | |
2125 | * ixgbe_configure_msix sets up the hardware to properly generate MSI-X | |
2126 | * interrupts. | |
2127 | **/ | |
2128 | static void ixgbe_configure_msix(struct ixgbe_adapter *adapter) | |
2129 | { | |
021230d4 | 2130 | struct ixgbe_q_vector *q_vector; |
49c7ffbe | 2131 | int v_idx; |
021230d4 | 2132 | u32 mask; |
9a799d71 | 2133 | |
8e34d1aa AD |
2134 | /* Populate MSIX to EITR Select */ |
2135 | if (adapter->num_vfs > 32) { | |
2136 | u32 eitrsel = (1 << (adapter->num_vfs - 32)) - 1; | |
2137 | IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel); | |
2138 | } | |
2139 | ||
4df10466 JB |
2140 | /* |
2141 | * Populate the IVAR table and set the ITR values to the | |
021230d4 AV |
2142 | * corresponding register. |
2143 | */ | |
49c7ffbe | 2144 | for (v_idx = 0; v_idx < adapter->num_q_vectors; v_idx++) { |
efe3d3c8 | 2145 | struct ixgbe_ring *ring; |
7a921c93 | 2146 | q_vector = adapter->q_vector[v_idx]; |
021230d4 | 2147 | |
a557928e | 2148 | ixgbe_for_each_ring(ring, q_vector->rx) |
efe3d3c8 AD |
2149 | ixgbe_set_ivar(adapter, 0, ring->reg_idx, v_idx); |
2150 | ||
a557928e | 2151 | ixgbe_for_each_ring(ring, q_vector->tx) |
efe3d3c8 AD |
2152 | ixgbe_set_ivar(adapter, 1, ring->reg_idx, v_idx); |
2153 | ||
fe49f04a | 2154 | ixgbe_write_eitr(q_vector); |
9a799d71 AK |
2155 | } |
2156 | ||
bd508178 AD |
2157 | switch (adapter->hw.mac.type) { |
2158 | case ixgbe_mac_82598EB: | |
e8e26350 | 2159 | ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX, |
e8e9f696 | 2160 | v_idx); |
bd508178 AD |
2161 | break; |
2162 | case ixgbe_mac_82599EB: | |
b93a2226 | 2163 | case ixgbe_mac_X540: |
9a75a1ac DS |
2164 | case ixgbe_mac_X550: |
2165 | case ixgbe_mac_X550EM_x: | |
e8e26350 | 2166 | ixgbe_set_ivar(adapter, -1, 1, v_idx); |
bd508178 | 2167 | break; |
bd508178 AD |
2168 | default: |
2169 | break; | |
2170 | } | |
021230d4 AV |
2171 | IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950); |
2172 | ||
41fb9248 | 2173 | /* set up to autoclear timer, and the vectors */ |
021230d4 | 2174 | mask = IXGBE_EIMS_ENABLE_MASK; |
d5bf4f67 ET |
2175 | mask &= ~(IXGBE_EIMS_OTHER | |
2176 | IXGBE_EIMS_MAILBOX | | |
2177 | IXGBE_EIMS_LSC); | |
2178 | ||
021230d4 | 2179 | IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask); |
9a799d71 AK |
2180 | } |
2181 | ||
f494e8fa AV |
2182 | enum latency_range { |
2183 | lowest_latency = 0, | |
2184 | low_latency = 1, | |
2185 | bulk_latency = 2, | |
2186 | latency_invalid = 255 | |
2187 | }; | |
2188 | ||
2189 | /** | |
2190 | * ixgbe_update_itr - update the dynamic ITR value based on statistics | |
bd198058 AD |
2191 | * @q_vector: structure containing interrupt and ring information |
2192 | * @ring_container: structure containing ring performance data | |
f494e8fa AV |
2193 | * |
2194 | * Stores a new ITR value based on packets and byte | |
2195 | * counts during the last interrupt. The advantage of per interrupt | |
2196 | * computation is faster updates and more accurate ITR for the current | |
2197 | * traffic pattern. Constants in this function were computed | |
2198 | * based on theoretical maximum wire speed and thresholds were set based | |
2199 | * on testing data as well as attempting to minimize response time | |
2200 | * while increasing bulk throughput. | |
2201 | * this functionality is controlled by the InterruptThrottleRate module | |
2202 | * parameter (see ixgbe_param.c) | |
2203 | **/ | |
bd198058 AD |
2204 | static void ixgbe_update_itr(struct ixgbe_q_vector *q_vector, |
2205 | struct ixgbe_ring_container *ring_container) | |
f494e8fa | 2206 | { |
bd198058 AD |
2207 | int bytes = ring_container->total_bytes; |
2208 | int packets = ring_container->total_packets; | |
2209 | u32 timepassed_us; | |
621bd70e | 2210 | u64 bytes_perint; |
bd198058 | 2211 | u8 itr_setting = ring_container->itr; |
f494e8fa AV |
2212 | |
2213 | if (packets == 0) | |
bd198058 | 2214 | return; |
f494e8fa AV |
2215 | |
2216 | /* simple throttlerate management | |
621bd70e AD |
2217 | * 0-10MB/s lowest (100000 ints/s) |
2218 | * 10-20MB/s low (20000 ints/s) | |
2219 | * 20-1249MB/s bulk (8000 ints/s) | |
f494e8fa AV |
2220 | */ |
2221 | /* what was last interrupt timeslice? */ | |
d5bf4f67 | 2222 | timepassed_us = q_vector->itr >> 2; |
bdbeefe8 DS |
2223 | if (timepassed_us == 0) |
2224 | return; | |
2225 | ||
f494e8fa AV |
2226 | bytes_perint = bytes / timepassed_us; /* bytes/usec */ |
2227 | ||
2228 | switch (itr_setting) { | |
2229 | case lowest_latency: | |
621bd70e | 2230 | if (bytes_perint > 10) |
bd198058 | 2231 | itr_setting = low_latency; |
f494e8fa AV |
2232 | break; |
2233 | case low_latency: | |
621bd70e | 2234 | if (bytes_perint > 20) |
bd198058 | 2235 | itr_setting = bulk_latency; |
621bd70e | 2236 | else if (bytes_perint <= 10) |
bd198058 | 2237 | itr_setting = lowest_latency; |
f494e8fa AV |
2238 | break; |
2239 | case bulk_latency: | |
621bd70e | 2240 | if (bytes_perint <= 20) |
bd198058 | 2241 | itr_setting = low_latency; |
f494e8fa AV |
2242 | break; |
2243 | } | |
2244 | ||
bd198058 AD |
2245 | /* clear work counters since we have the values we need */ |
2246 | ring_container->total_bytes = 0; | |
2247 | ring_container->total_packets = 0; | |
2248 | ||
2249 | /* write updated itr to ring container */ | |
2250 | ring_container->itr = itr_setting; | |
f494e8fa AV |
2251 | } |
2252 | ||
509ee935 JB |
2253 | /** |
2254 | * ixgbe_write_eitr - write EITR register in hardware specific way | |
fe49f04a | 2255 | * @q_vector: structure containing interrupt and ring information |
509ee935 JB |
2256 | * |
2257 | * This function is made to be called by ethtool and by the driver | |
2258 | * when it needs to update EITR registers at runtime. Hardware | |
2259 | * specific quirks/differences are taken care of here. | |
2260 | */ | |
fe49f04a | 2261 | void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector) |
509ee935 | 2262 | { |
fe49f04a | 2263 | struct ixgbe_adapter *adapter = q_vector->adapter; |
509ee935 | 2264 | struct ixgbe_hw *hw = &adapter->hw; |
fe49f04a | 2265 | int v_idx = q_vector->v_idx; |
5d967eb7 | 2266 | u32 itr_reg = q_vector->itr & IXGBE_MAX_EITR; |
fe49f04a | 2267 | |
bd508178 AD |
2268 | switch (adapter->hw.mac.type) { |
2269 | case ixgbe_mac_82598EB: | |
509ee935 JB |
2270 | /* must write high and low 16 bits to reset counter */ |
2271 | itr_reg |= (itr_reg << 16); | |
bd508178 AD |
2272 | break; |
2273 | case ixgbe_mac_82599EB: | |
b93a2226 | 2274 | case ixgbe_mac_X540: |
9a75a1ac DS |
2275 | case ixgbe_mac_X550: |
2276 | case ixgbe_mac_X550EM_x: | |
509ee935 JB |
2277 | /* |
2278 | * set the WDIS bit to not clear the timer bits and cause an | |
2279 | * immediate assertion of the interrupt | |
2280 | */ | |
2281 | itr_reg |= IXGBE_EITR_CNT_WDIS; | |
bd508178 AD |
2282 | break; |
2283 | default: | |
2284 | break; | |
509ee935 JB |
2285 | } |
2286 | IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg); | |
2287 | } | |
2288 | ||
bd198058 | 2289 | static void ixgbe_set_itr(struct ixgbe_q_vector *q_vector) |
f494e8fa | 2290 | { |
d5bf4f67 | 2291 | u32 new_itr = q_vector->itr; |
bd198058 | 2292 | u8 current_itr; |
f494e8fa | 2293 | |
bd198058 AD |
2294 | ixgbe_update_itr(q_vector, &q_vector->tx); |
2295 | ixgbe_update_itr(q_vector, &q_vector->rx); | |
f494e8fa | 2296 | |
08c8833b | 2297 | current_itr = max(q_vector->rx.itr, q_vector->tx.itr); |
f494e8fa AV |
2298 | |
2299 | switch (current_itr) { | |
2300 | /* counts and packets in update_itr are dependent on these numbers */ | |
2301 | case lowest_latency: | |
d5bf4f67 | 2302 | new_itr = IXGBE_100K_ITR; |
f494e8fa AV |
2303 | break; |
2304 | case low_latency: | |
d5bf4f67 | 2305 | new_itr = IXGBE_20K_ITR; |
f494e8fa AV |
2306 | break; |
2307 | case bulk_latency: | |
d5bf4f67 | 2308 | new_itr = IXGBE_8K_ITR; |
f494e8fa | 2309 | break; |
bd198058 AD |
2310 | default: |
2311 | break; | |
f494e8fa AV |
2312 | } |
2313 | ||
d5bf4f67 | 2314 | if (new_itr != q_vector->itr) { |
fe49f04a | 2315 | /* do an exponential smoothing */ |
d5bf4f67 ET |
2316 | new_itr = (10 * new_itr * q_vector->itr) / |
2317 | ((9 * new_itr) + q_vector->itr); | |
509ee935 | 2318 | |
bd198058 | 2319 | /* save the algorithm value here */ |
5d967eb7 | 2320 | q_vector->itr = new_itr; |
fe49f04a AD |
2321 | |
2322 | ixgbe_write_eitr(q_vector); | |
f494e8fa | 2323 | } |
f494e8fa AV |
2324 | } |
2325 | ||
119fc60a | 2326 | /** |
de88eeeb | 2327 | * ixgbe_check_overtemp_subtask - check for over temperature |
f0f9778d | 2328 | * @adapter: pointer to adapter |
119fc60a | 2329 | **/ |
f0f9778d | 2330 | static void ixgbe_check_overtemp_subtask(struct ixgbe_adapter *adapter) |
119fc60a | 2331 | { |
119fc60a MC |
2332 | struct ixgbe_hw *hw = &adapter->hw; |
2333 | u32 eicr = adapter->interrupt_event; | |
2334 | ||
f0f9778d | 2335 | if (test_bit(__IXGBE_DOWN, &adapter->state)) |
7ca647bd JP |
2336 | return; |
2337 | ||
f0f9778d AD |
2338 | if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) && |
2339 | !(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_EVENT)) | |
2340 | return; | |
2341 | ||
2342 | adapter->flags2 &= ~IXGBE_FLAG2_TEMP_SENSOR_EVENT; | |
2343 | ||
7ca647bd | 2344 | switch (hw->device_id) { |
f0f9778d AD |
2345 | case IXGBE_DEV_ID_82599_T3_LOM: |
2346 | /* | |
2347 | * Since the warning interrupt is for both ports | |
2348 | * we don't have to check if: | |
2349 | * - This interrupt wasn't for our port. | |
2350 | * - We may have missed the interrupt so always have to | |
2351 | * check if we got a LSC | |
2352 | */ | |
2353 | if (!(eicr & IXGBE_EICR_GPI_SDP0) && | |
2354 | !(eicr & IXGBE_EICR_LSC)) | |
2355 | return; | |
2356 | ||
2357 | if (!(eicr & IXGBE_EICR_LSC) && hw->mac.ops.check_link) { | |
3d292265 | 2358 | u32 speed; |
f0f9778d | 2359 | bool link_up = false; |
7ca647bd | 2360 | |
3d292265 | 2361 | hw->mac.ops.check_link(hw, &speed, &link_up, false); |
7ca647bd | 2362 | |
f0f9778d AD |
2363 | if (link_up) |
2364 | return; | |
2365 | } | |
2366 | ||
2367 | /* Check if this is not due to overtemp */ | |
2368 | if (hw->phy.ops.check_overtemp(hw) != IXGBE_ERR_OVERTEMP) | |
2369 | return; | |
2370 | ||
2371 | break; | |
7ca647bd JP |
2372 | default: |
2373 | if (!(eicr & IXGBE_EICR_GPI_SDP0)) | |
119fc60a | 2374 | return; |
7ca647bd | 2375 | break; |
119fc60a | 2376 | } |
7ca647bd JP |
2377 | e_crit(drv, |
2378 | "Network adapter has been stopped because it has over heated. " | |
2379 | "Restart the computer. If the problem persists, " | |
2380 | "power off the system and replace the adapter\n"); | |
f0f9778d AD |
2381 | |
2382 | adapter->interrupt_event = 0; | |
119fc60a MC |
2383 | } |
2384 | ||
0befdb3e JB |
2385 | static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr) |
2386 | { | |
2387 | struct ixgbe_hw *hw = &adapter->hw; | |
2388 | ||
2389 | if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) && | |
2390 | (eicr & IXGBE_EICR_GPI_SDP1)) { | |
396e799c | 2391 | e_crit(probe, "Fan has stopped, replace the adapter\n"); |
0befdb3e JB |
2392 | /* write to clear the interrupt */ |
2393 | IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1); | |
2394 | } | |
2395 | } | |
cf8280ee | 2396 | |
4f51bf70 JK |
2397 | static void ixgbe_check_overtemp_event(struct ixgbe_adapter *adapter, u32 eicr) |
2398 | { | |
2399 | if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)) | |
2400 | return; | |
2401 | ||
2402 | switch (adapter->hw.mac.type) { | |
2403 | case ixgbe_mac_82599EB: | |
2404 | /* | |
2405 | * Need to check link state so complete overtemp check | |
2406 | * on service task | |
2407 | */ | |
2408 | if (((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC)) && | |
2409 | (!test_bit(__IXGBE_DOWN, &adapter->state))) { | |
2410 | adapter->interrupt_event = eicr; | |
2411 | adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_EVENT; | |
2412 | ixgbe_service_event_schedule(adapter); | |
2413 | return; | |
2414 | } | |
2415 | return; | |
2416 | case ixgbe_mac_X540: | |
2417 | if (!(eicr & IXGBE_EICR_TS)) | |
2418 | return; | |
2419 | break; | |
2420 | default: | |
2421 | return; | |
2422 | } | |
2423 | ||
2424 | e_crit(drv, | |
2425 | "Network adapter has been stopped because it has over heated. " | |
2426 | "Restart the computer. If the problem persists, " | |
2427 | "power off the system and replace the adapter\n"); | |
2428 | } | |
2429 | ||
e8e26350 PW |
2430 | static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr) |
2431 | { | |
2432 | struct ixgbe_hw *hw = &adapter->hw; | |
2433 | ||
73c4b7cd AD |
2434 | if (eicr & IXGBE_EICR_GPI_SDP2) { |
2435 | /* Clear the interrupt */ | |
2436 | IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP2); | |
7086400d AD |
2437 | if (!test_bit(__IXGBE_DOWN, &adapter->state)) { |
2438 | adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET; | |
2439 | ixgbe_service_event_schedule(adapter); | |
2440 | } | |
73c4b7cd AD |
2441 | } |
2442 | ||
e8e26350 PW |
2443 | if (eicr & IXGBE_EICR_GPI_SDP1) { |
2444 | /* Clear the interrupt */ | |
2445 | IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1); | |
7086400d AD |
2446 | if (!test_bit(__IXGBE_DOWN, &adapter->state)) { |
2447 | adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG; | |
2448 | ixgbe_service_event_schedule(adapter); | |
2449 | } | |
e8e26350 PW |
2450 | } |
2451 | } | |
2452 | ||
cf8280ee JB |
2453 | static void ixgbe_check_lsc(struct ixgbe_adapter *adapter) |
2454 | { | |
2455 | struct ixgbe_hw *hw = &adapter->hw; | |
2456 | ||
2457 | adapter->lsc_int++; | |
2458 | adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE; | |
2459 | adapter->link_check_timeout = jiffies; | |
2460 | if (!test_bit(__IXGBE_DOWN, &adapter->state)) { | |
2461 | IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC); | |
8a0717f3 | 2462 | IXGBE_WRITE_FLUSH(hw); |
93c52dd0 | 2463 | ixgbe_service_event_schedule(adapter); |
cf8280ee JB |
2464 | } |
2465 | } | |
2466 | ||
fe49f04a AD |
2467 | static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter, |
2468 | u64 qmask) | |
2469 | { | |
2470 | u32 mask; | |
bd508178 | 2471 | struct ixgbe_hw *hw = &adapter->hw; |
fe49f04a | 2472 | |
bd508178 AD |
2473 | switch (hw->mac.type) { |
2474 | case ixgbe_mac_82598EB: | |
fe49f04a | 2475 | mask = (IXGBE_EIMS_RTX_QUEUE & qmask); |
bd508178 AD |
2476 | IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask); |
2477 | break; | |
2478 | case ixgbe_mac_82599EB: | |
b93a2226 | 2479 | case ixgbe_mac_X540: |
9a75a1ac DS |
2480 | case ixgbe_mac_X550: |
2481 | case ixgbe_mac_X550EM_x: | |
fe49f04a | 2482 | mask = (qmask & 0xFFFFFFFF); |
bd508178 AD |
2483 | if (mask) |
2484 | IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask); | |
fe49f04a | 2485 | mask = (qmask >> 32); |
bd508178 AD |
2486 | if (mask) |
2487 | IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask); | |
2488 | break; | |
2489 | default: | |
2490 | break; | |
fe49f04a AD |
2491 | } |
2492 | /* skip the flush */ | |
2493 | } | |
2494 | ||
2495 | static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter, | |
e8e9f696 | 2496 | u64 qmask) |
fe49f04a AD |
2497 | { |
2498 | u32 mask; | |
bd508178 | 2499 | struct ixgbe_hw *hw = &adapter->hw; |
fe49f04a | 2500 | |
bd508178 AD |
2501 | switch (hw->mac.type) { |
2502 | case ixgbe_mac_82598EB: | |
fe49f04a | 2503 | mask = (IXGBE_EIMS_RTX_QUEUE & qmask); |
bd508178 AD |
2504 | IXGBE_WRITE_REG(hw, IXGBE_EIMC, mask); |
2505 | break; | |
2506 | case ixgbe_mac_82599EB: | |
b93a2226 | 2507 | case ixgbe_mac_X540: |
9a75a1ac DS |
2508 | case ixgbe_mac_X550: |
2509 | case ixgbe_mac_X550EM_x: | |
fe49f04a | 2510 | mask = (qmask & 0xFFFFFFFF); |
bd508178 AD |
2511 | if (mask) |
2512 | IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), mask); | |
fe49f04a | 2513 | mask = (qmask >> 32); |
bd508178 AD |
2514 | if (mask) |
2515 | IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), mask); | |
2516 | break; | |
2517 | default: | |
2518 | break; | |
fe49f04a AD |
2519 | } |
2520 | /* skip the flush */ | |
2521 | } | |
2522 | ||
021230d4 | 2523 | /** |
2c4af694 AD |
2524 | * ixgbe_irq_enable - Enable default interrupt generation settings |
2525 | * @adapter: board private structure | |
021230d4 | 2526 | **/ |
2c4af694 AD |
2527 | static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues, |
2528 | bool flush) | |
9a799d71 | 2529 | { |
2c4af694 | 2530 | u32 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE); |
9a799d71 | 2531 | |
2c4af694 AD |
2532 | /* don't reenable LSC while waiting for link */ |
2533 | if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE) | |
2534 | mask &= ~IXGBE_EIMS_LSC; | |
9a799d71 | 2535 | |
2c4af694 | 2536 | if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) |
4f51bf70 JK |
2537 | switch (adapter->hw.mac.type) { |
2538 | case ixgbe_mac_82599EB: | |
2539 | mask |= IXGBE_EIMS_GPI_SDP0; | |
2540 | break; | |
2541 | case ixgbe_mac_X540: | |
9a75a1ac DS |
2542 | case ixgbe_mac_X550: |
2543 | case ixgbe_mac_X550EM_x: | |
4f51bf70 JK |
2544 | mask |= IXGBE_EIMS_TS; |
2545 | break; | |
2546 | default: | |
2547 | break; | |
2548 | } | |
2c4af694 AD |
2549 | if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) |
2550 | mask |= IXGBE_EIMS_GPI_SDP1; | |
2551 | switch (adapter->hw.mac.type) { | |
2552 | case ixgbe_mac_82599EB: | |
2c4af694 AD |
2553 | mask |= IXGBE_EIMS_GPI_SDP1; |
2554 | mask |= IXGBE_EIMS_GPI_SDP2; | |
9a75a1ac | 2555 | /* fall through */ |
858bc081 | 2556 | case ixgbe_mac_X540: |
9a75a1ac DS |
2557 | case ixgbe_mac_X550: |
2558 | case ixgbe_mac_X550EM_x: | |
858bc081 | 2559 | mask |= IXGBE_EIMS_ECC; |
2c4af694 AD |
2560 | mask |= IXGBE_EIMS_MAILBOX; |
2561 | break; | |
2562 | default: | |
2563 | break; | |
9a799d71 | 2564 | } |
db0677fa | 2565 | |
2c4af694 AD |
2566 | if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) && |
2567 | !(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT)) | |
2568 | mask |= IXGBE_EIMS_FLOW_DIR; | |
9a799d71 | 2569 | |
2c4af694 AD |
2570 | IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask); |
2571 | if (queues) | |
2572 | ixgbe_irq_enable_queues(adapter, ~0); | |
2573 | if (flush) | |
2574 | IXGBE_WRITE_FLUSH(&adapter->hw); | |
9a799d71 AK |
2575 | } |
2576 | ||
2c4af694 | 2577 | static irqreturn_t ixgbe_msix_other(int irq, void *data) |
f0848276 | 2578 | { |
a65151ba | 2579 | struct ixgbe_adapter *adapter = data; |
9a799d71 | 2580 | struct ixgbe_hw *hw = &adapter->hw; |
54037505 | 2581 | u32 eicr; |
91281fd3 | 2582 | |
54037505 DS |
2583 | /* |
2584 | * Workaround for Silicon errata. Use clear-by-write instead | |
2585 | * of clear-by-read. Reading with EICS will return the | |
2586 | * interrupt causes without clearing, which later be done | |
2587 | * with the write to EICR. | |
2588 | */ | |
2589 | eicr = IXGBE_READ_REG(hw, IXGBE_EICS); | |
d87d8307 JK |
2590 | |
2591 | /* The lower 16bits of the EICR register are for the queue interrupts | |
2592 | * which should be masked here in order to not accidently clear them if | |
2593 | * the bits are high when ixgbe_msix_other is called. There is a race | |
2594 | * condition otherwise which results in possible performance loss | |
2595 | * especially if the ixgbe_msix_other interrupt is triggering | |
2596 | * consistently (as it would when PPS is turned on for the X540 device) | |
2597 | */ | |
2598 | eicr &= 0xFFFF0000; | |
2599 | ||
54037505 | 2600 | IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr); |
33cf09c9 | 2601 | |
cf8280ee JB |
2602 | if (eicr & IXGBE_EICR_LSC) |
2603 | ixgbe_check_lsc(adapter); | |
f0848276 | 2604 | |
1cdd1ec8 GR |
2605 | if (eicr & IXGBE_EICR_MAILBOX) |
2606 | ixgbe_msg_task(adapter); | |
efe3d3c8 | 2607 | |
bd508178 AD |
2608 | switch (hw->mac.type) { |
2609 | case ixgbe_mac_82599EB: | |
b93a2226 | 2610 | case ixgbe_mac_X540: |
9a75a1ac DS |
2611 | case ixgbe_mac_X550: |
2612 | case ixgbe_mac_X550EM_x: | |
d773ce2d DS |
2613 | if (eicr & IXGBE_EICR_ECC) { |
2614 | e_info(link, "Received ECC Err, initiating reset\n"); | |
2615 | adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED; | |
2616 | ixgbe_service_event_schedule(adapter); | |
2617 | IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_ECC); | |
2618 | } | |
c4cf55e5 PWJ |
2619 | /* Handle Flow Director Full threshold interrupt */ |
2620 | if (eicr & IXGBE_EICR_FLOW_DIR) { | |
d034acf1 | 2621 | int reinit_count = 0; |
c4cf55e5 | 2622 | int i; |
c4cf55e5 | 2623 | for (i = 0; i < adapter->num_tx_queues; i++) { |
d034acf1 | 2624 | struct ixgbe_ring *ring = adapter->tx_ring[i]; |
7d637bcc | 2625 | if (test_and_clear_bit(__IXGBE_TX_FDIR_INIT_DONE, |
d034acf1 AD |
2626 | &ring->state)) |
2627 | reinit_count++; | |
2628 | } | |
2629 | if (reinit_count) { | |
2630 | /* no more flow director interrupts until after init */ | |
2631 | IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_FLOW_DIR); | |
d034acf1 AD |
2632 | adapter->flags2 |= IXGBE_FLAG2_FDIR_REQUIRES_REINIT; |
2633 | ixgbe_service_event_schedule(adapter); | |
c4cf55e5 PWJ |
2634 | } |
2635 | } | |
f0f9778d | 2636 | ixgbe_check_sfp_event(adapter, eicr); |
4f51bf70 | 2637 | ixgbe_check_overtemp_event(adapter, eicr); |
bd508178 AD |
2638 | break; |
2639 | default: | |
2640 | break; | |
c4cf55e5 | 2641 | } |
f0848276 | 2642 | |
bd508178 | 2643 | ixgbe_check_fan_failure(adapter, eicr); |
db0677fa | 2644 | |
db0677fa JK |
2645 | if (unlikely(eicr & IXGBE_EICR_TIMESYNC)) |
2646 | ixgbe_ptp_check_pps_event(adapter, eicr); | |
efe3d3c8 | 2647 | |
7086400d | 2648 | /* re-enable the original interrupt state, no lsc, no queues */ |
d4f80882 | 2649 | if (!test_bit(__IXGBE_DOWN, &adapter->state)) |
2c4af694 | 2650 | ixgbe_irq_enable(adapter, false, false); |
f0848276 | 2651 | |
9a799d71 | 2652 | return IRQ_HANDLED; |
f0848276 | 2653 | } |
91281fd3 | 2654 | |
4ff7fb12 | 2655 | static irqreturn_t ixgbe_msix_clean_rings(int irq, void *data) |
91281fd3 | 2656 | { |
021230d4 | 2657 | struct ixgbe_q_vector *q_vector = data; |
91281fd3 | 2658 | |
9b471446 | 2659 | /* EIAM disabled interrupts (on this vector) for us */ |
91281fd3 | 2660 | |
4ff7fb12 AD |
2661 | if (q_vector->rx.ring || q_vector->tx.ring) |
2662 | napi_schedule(&q_vector->napi); | |
91281fd3 | 2663 | |
9a799d71 | 2664 | return IRQ_HANDLED; |
91281fd3 AD |
2665 | } |
2666 | ||
eb01b975 AD |
2667 | /** |
2668 | * ixgbe_poll - NAPI Rx polling callback | |
2669 | * @napi: structure for representing this polling device | |
2670 | * @budget: how many packets driver is allowed to clean | |
2671 | * | |
2672 | * This function is used for legacy and MSI, NAPI mode | |
2673 | **/ | |
8af3c33f | 2674 | int ixgbe_poll(struct napi_struct *napi, int budget) |
eb01b975 AD |
2675 | { |
2676 | struct ixgbe_q_vector *q_vector = | |
2677 | container_of(napi, struct ixgbe_q_vector, napi); | |
2678 | struct ixgbe_adapter *adapter = q_vector->adapter; | |
2679 | struct ixgbe_ring *ring; | |
2680 | int per_ring_budget; | |
2681 | bool clean_complete = true; | |
2682 | ||
2683 | #ifdef CONFIG_IXGBE_DCA | |
2684 | if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) | |
2685 | ixgbe_update_dca(q_vector); | |
2686 | #endif | |
2687 | ||
2688 | ixgbe_for_each_ring(ring, q_vector->tx) | |
2689 | clean_complete &= !!ixgbe_clean_tx_irq(q_vector, ring); | |
2690 | ||
5a85e737 ET |
2691 | if (!ixgbe_qv_lock_napi(q_vector)) |
2692 | return budget; | |
2693 | ||
eb01b975 AD |
2694 | /* attempt to distribute budget to each queue fairly, but don't allow |
2695 | * the budget to go below 1 because we'll exit polling */ | |
2696 | if (q_vector->rx.count > 1) | |
2697 | per_ring_budget = max(budget/q_vector->rx.count, 1); | |
2698 | else | |
2699 | per_ring_budget = budget; | |
2700 | ||
2701 | ixgbe_for_each_ring(ring, q_vector->rx) | |
5a85e737 ET |
2702 | clean_complete &= (ixgbe_clean_rx_irq(q_vector, ring, |
2703 | per_ring_budget) < per_ring_budget); | |
eb01b975 | 2704 | |
5a85e737 | 2705 | ixgbe_qv_unlock_napi(q_vector); |
eb01b975 AD |
2706 | /* If all work not completed, return budget and keep polling */ |
2707 | if (!clean_complete) | |
2708 | return budget; | |
2709 | ||
2710 | /* all work done, exit the polling mode */ | |
2711 | napi_complete(napi); | |
2712 | if (adapter->rx_itr_setting & 1) | |
2713 | ixgbe_set_itr(q_vector); | |
2714 | if (!test_bit(__IXGBE_DOWN, &adapter->state)) | |
2715 | ixgbe_irq_enable_queues(adapter, ((u64)1 << q_vector->v_idx)); | |
2716 | ||
2717 | return 0; | |
2718 | } | |
2719 | ||
021230d4 AV |
2720 | /** |
2721 | * ixgbe_request_msix_irqs - Initialize MSI-X interrupts | |
2722 | * @adapter: board private structure | |
2723 | * | |
2724 | * ixgbe_request_msix_irqs allocates MSI-X vectors and requests | |
2725 | * interrupts from the kernel. | |
2726 | **/ | |
2727 | static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter) | |
2728 | { | |
2729 | struct net_device *netdev = adapter->netdev; | |
207867f5 | 2730 | int vector, err; |
e8e9f696 | 2731 | int ri = 0, ti = 0; |
021230d4 | 2732 | |
49c7ffbe | 2733 | for (vector = 0; vector < adapter->num_q_vectors; vector++) { |
d0759ebb | 2734 | struct ixgbe_q_vector *q_vector = adapter->q_vector[vector]; |
207867f5 | 2735 | struct msix_entry *entry = &adapter->msix_entries[vector]; |
cb13fc20 | 2736 | |
4ff7fb12 | 2737 | if (q_vector->tx.ring && q_vector->rx.ring) { |
9fe93afd | 2738 | snprintf(q_vector->name, sizeof(q_vector->name) - 1, |
4ff7fb12 AD |
2739 | "%s-%s-%d", netdev->name, "TxRx", ri++); |
2740 | ti++; | |
2741 | } else if (q_vector->rx.ring) { | |
9fe93afd | 2742 | snprintf(q_vector->name, sizeof(q_vector->name) - 1, |
4ff7fb12 AD |
2743 | "%s-%s-%d", netdev->name, "rx", ri++); |
2744 | } else if (q_vector->tx.ring) { | |
9fe93afd | 2745 | snprintf(q_vector->name, sizeof(q_vector->name) - 1, |
4ff7fb12 | 2746 | "%s-%s-%d", netdev->name, "tx", ti++); |
d0759ebb AD |
2747 | } else { |
2748 | /* skip this unused q_vector */ | |
2749 | continue; | |
32aa77a4 | 2750 | } |
207867f5 AD |
2751 | err = request_irq(entry->vector, &ixgbe_msix_clean_rings, 0, |
2752 | q_vector->name, q_vector); | |
9a799d71 | 2753 | if (err) { |
396e799c | 2754 | e_err(probe, "request_irq failed for MSIX interrupt " |
849c4542 | 2755 | "Error: %d\n", err); |
021230d4 | 2756 | goto free_queue_irqs; |
9a799d71 | 2757 | } |
207867f5 AD |
2758 | /* If Flow Director is enabled, set interrupt affinity */ |
2759 | if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) { | |
2760 | /* assign the mask for this irq */ | |
2761 | irq_set_affinity_hint(entry->vector, | |
de88eeeb | 2762 | &q_vector->affinity_mask); |
207867f5 | 2763 | } |
9a799d71 AK |
2764 | } |
2765 | ||
021230d4 | 2766 | err = request_irq(adapter->msix_entries[vector].vector, |
2c4af694 | 2767 | ixgbe_msix_other, 0, netdev->name, adapter); |
9a799d71 | 2768 | if (err) { |
de88eeeb | 2769 | e_err(probe, "request_irq for msix_other failed: %d\n", err); |
021230d4 | 2770 | goto free_queue_irqs; |
9a799d71 AK |
2771 | } |
2772 | ||
9a799d71 AK |
2773 | return 0; |
2774 | ||
021230d4 | 2775 | free_queue_irqs: |
207867f5 AD |
2776 | while (vector) { |
2777 | vector--; | |
2778 | irq_set_affinity_hint(adapter->msix_entries[vector].vector, | |
2779 | NULL); | |
2780 | free_irq(adapter->msix_entries[vector].vector, | |
2781 | adapter->q_vector[vector]); | |
2782 | } | |
021230d4 AV |
2783 | adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED; |
2784 | pci_disable_msix(adapter->pdev); | |
9a799d71 AK |
2785 | kfree(adapter->msix_entries); |
2786 | adapter->msix_entries = NULL; | |
9a799d71 AK |
2787 | return err; |
2788 | } | |
2789 | ||
2790 | /** | |
021230d4 | 2791 | * ixgbe_intr - legacy mode Interrupt Handler |
9a799d71 AK |
2792 | * @irq: interrupt number |
2793 | * @data: pointer to a network interface device structure | |
9a799d71 AK |
2794 | **/ |
2795 | static irqreturn_t ixgbe_intr(int irq, void *data) | |
2796 | { | |
a65151ba | 2797 | struct ixgbe_adapter *adapter = data; |
9a799d71 | 2798 | struct ixgbe_hw *hw = &adapter->hw; |
7a921c93 | 2799 | struct ixgbe_q_vector *q_vector = adapter->q_vector[0]; |
9a799d71 AK |
2800 | u32 eicr; |
2801 | ||
54037505 | 2802 | /* |
24ddd967 | 2803 | * Workaround for silicon errata #26 on 82598. Mask the interrupt |
54037505 DS |
2804 | * before the read of EICR. |
2805 | */ | |
2806 | IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK); | |
2807 | ||
021230d4 | 2808 | /* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read |
52f33af8 | 2809 | * therefore no explicit interrupt disable is necessary */ |
021230d4 | 2810 | eicr = IXGBE_READ_REG(hw, IXGBE_EICR); |
f47cf66e | 2811 | if (!eicr) { |
6af3b9eb ET |
2812 | /* |
2813 | * shared interrupt alert! | |
f47cf66e | 2814 | * make sure interrupts are enabled because the read will |
6af3b9eb ET |
2815 | * have disabled interrupts due to EIAM |
2816 | * finish the workaround of silicon errata on 82598. Unmask | |
2817 | * the interrupt that we masked before the EICR read. | |
2818 | */ | |
2819 | if (!test_bit(__IXGBE_DOWN, &adapter->state)) | |
2820 | ixgbe_irq_enable(adapter, true, true); | |
9a799d71 | 2821 | return IRQ_NONE; /* Not our interrupt */ |
f47cf66e | 2822 | } |
9a799d71 | 2823 | |
cf8280ee JB |
2824 | if (eicr & IXGBE_EICR_LSC) |
2825 | ixgbe_check_lsc(adapter); | |
021230d4 | 2826 | |
bd508178 AD |
2827 | switch (hw->mac.type) { |
2828 | case ixgbe_mac_82599EB: | |
e8e26350 | 2829 | ixgbe_check_sfp_event(adapter, eicr); |
0ccb974d DS |
2830 | /* Fall through */ |
2831 | case ixgbe_mac_X540: | |
9a75a1ac DS |
2832 | case ixgbe_mac_X550: |
2833 | case ixgbe_mac_X550EM_x: | |
d773ce2d DS |
2834 | if (eicr & IXGBE_EICR_ECC) { |
2835 | e_info(link, "Received ECC Err, initiating reset\n"); | |
2836 | adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED; | |
2837 | ixgbe_service_event_schedule(adapter); | |
2838 | IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_ECC); | |
2839 | } | |
4f51bf70 | 2840 | ixgbe_check_overtemp_event(adapter, eicr); |
bd508178 AD |
2841 | break; |
2842 | default: | |
2843 | break; | |
2844 | } | |
e8e26350 | 2845 | |
0befdb3e | 2846 | ixgbe_check_fan_failure(adapter, eicr); |
db0677fa JK |
2847 | if (unlikely(eicr & IXGBE_EICR_TIMESYNC)) |
2848 | ixgbe_ptp_check_pps_event(adapter, eicr); | |
0befdb3e | 2849 | |
b9f6ed2b AD |
2850 | /* would disable interrupts here but EIAM disabled it */ |
2851 | napi_schedule(&q_vector->napi); | |
9a799d71 | 2852 | |
6af3b9eb ET |
2853 | /* |
2854 | * re-enable link(maybe) and non-queue interrupts, no flush. | |
2855 | * ixgbe_poll will re-enable the queue interrupts | |
2856 | */ | |
6af3b9eb ET |
2857 | if (!test_bit(__IXGBE_DOWN, &adapter->state)) |
2858 | ixgbe_irq_enable(adapter, false, false); | |
2859 | ||
9a799d71 AK |
2860 | return IRQ_HANDLED; |
2861 | } | |
2862 | ||
2863 | /** | |
2864 | * ixgbe_request_irq - initialize interrupts | |
2865 | * @adapter: board private structure | |
2866 | * | |
2867 | * Attempts to configure interrupts using the best available | |
2868 | * capabilities of the hardware and kernel. | |
2869 | **/ | |
021230d4 | 2870 | static int ixgbe_request_irq(struct ixgbe_adapter *adapter) |
9a799d71 AK |
2871 | { |
2872 | struct net_device *netdev = adapter->netdev; | |
021230d4 | 2873 | int err; |
9a799d71 | 2874 | |
4cc6df29 | 2875 | if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) |
021230d4 | 2876 | err = ixgbe_request_msix_irqs(adapter); |
4cc6df29 | 2877 | else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) |
a0607fd3 | 2878 | err = request_irq(adapter->pdev->irq, ixgbe_intr, 0, |
a65151ba | 2879 | netdev->name, adapter); |
4cc6df29 | 2880 | else |
a0607fd3 | 2881 | err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED, |
a65151ba | 2882 | netdev->name, adapter); |
9a799d71 | 2883 | |
de88eeeb | 2884 | if (err) |
396e799c | 2885 | e_err(probe, "request_irq failed, Error %d\n", err); |
9a799d71 | 2886 | |
9a799d71 AK |
2887 | return err; |
2888 | } | |
2889 | ||
2890 | static void ixgbe_free_irq(struct ixgbe_adapter *adapter) | |
2891 | { | |
49c7ffbe | 2892 | int vector; |
9a799d71 | 2893 | |
49c7ffbe AD |
2894 | if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) { |
2895 | free_irq(adapter->pdev->irq, adapter); | |
2896 | return; | |
2897 | } | |
4cc6df29 | 2898 | |
49c7ffbe AD |
2899 | for (vector = 0; vector < adapter->num_q_vectors; vector++) { |
2900 | struct ixgbe_q_vector *q_vector = adapter->q_vector[vector]; | |
2901 | struct msix_entry *entry = &adapter->msix_entries[vector]; | |
894ff7cf | 2902 | |
49c7ffbe AD |
2903 | /* free only the irqs that were actually requested */ |
2904 | if (!q_vector->rx.ring && !q_vector->tx.ring) | |
2905 | continue; | |
207867f5 | 2906 | |
49c7ffbe AD |
2907 | /* clear the affinity_mask in the IRQ descriptor */ |
2908 | irq_set_affinity_hint(entry->vector, NULL); | |
2909 | ||
2910 | free_irq(entry->vector, q_vector); | |
9a799d71 | 2911 | } |
49c7ffbe AD |
2912 | |
2913 | free_irq(adapter->msix_entries[vector++].vector, adapter); | |
9a799d71 AK |
2914 | } |
2915 | ||
22d5a71b JB |
2916 | /** |
2917 | * ixgbe_irq_disable - Mask off interrupt generation on the NIC | |
2918 | * @adapter: board private structure | |
2919 | **/ | |
2920 | static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter) | |
2921 | { | |
bd508178 AD |
2922 | switch (adapter->hw.mac.type) { |
2923 | case ixgbe_mac_82598EB: | |
835462fc | 2924 | IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0); |
bd508178 AD |
2925 | break; |
2926 | case ixgbe_mac_82599EB: | |
b93a2226 | 2927 | case ixgbe_mac_X540: |
9a75a1ac DS |
2928 | case ixgbe_mac_X550: |
2929 | case ixgbe_mac_X550EM_x: | |
835462fc NS |
2930 | IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000); |
2931 | IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0); | |
22d5a71b | 2932 | IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0); |
bd508178 AD |
2933 | break; |
2934 | default: | |
2935 | break; | |
22d5a71b JB |
2936 | } |
2937 | IXGBE_WRITE_FLUSH(&adapter->hw); | |
2938 | if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) { | |
49c7ffbe AD |
2939 | int vector; |
2940 | ||
2941 | for (vector = 0; vector < adapter->num_q_vectors; vector++) | |
2942 | synchronize_irq(adapter->msix_entries[vector].vector); | |
2943 | ||
2944 | synchronize_irq(adapter->msix_entries[vector++].vector); | |
22d5a71b JB |
2945 | } else { |
2946 | synchronize_irq(adapter->pdev->irq); | |
2947 | } | |
2948 | } | |
2949 | ||
9a799d71 AK |
2950 | /** |
2951 | * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts | |
2952 | * | |
2953 | **/ | |
2954 | static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter) | |
2955 | { | |
d5bf4f67 | 2956 | struct ixgbe_q_vector *q_vector = adapter->q_vector[0]; |
9a799d71 | 2957 | |
d5bf4f67 | 2958 | ixgbe_write_eitr(q_vector); |
9a799d71 | 2959 | |
e8e26350 PW |
2960 | ixgbe_set_ivar(adapter, 0, 0, 0); |
2961 | ixgbe_set_ivar(adapter, 1, 0, 0); | |
021230d4 | 2962 | |
396e799c | 2963 | e_info(hw, "Legacy interrupt IVAR setup done\n"); |
9a799d71 AK |
2964 | } |
2965 | ||
43e69bf0 AD |
2966 | /** |
2967 | * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset | |
2968 | * @adapter: board private structure | |
2969 | * @ring: structure containing ring specific data | |
2970 | * | |
2971 | * Configure the Tx descriptor ring after a reset. | |
2972 | **/ | |
84418e3b AD |
2973 | void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter, |
2974 | struct ixgbe_ring *ring) | |
43e69bf0 AD |
2975 | { |
2976 | struct ixgbe_hw *hw = &adapter->hw; | |
2977 | u64 tdba = ring->dma; | |
2f1860b8 | 2978 | int wait_loop = 10; |
b88c6de2 | 2979 | u32 txdctl = IXGBE_TXDCTL_ENABLE; |
bf29ee6c | 2980 | u8 reg_idx = ring->reg_idx; |
43e69bf0 | 2981 | |
2f1860b8 | 2982 | /* disable queue to avoid issues while updating state */ |
b88c6de2 | 2983 | IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), 0); |
2f1860b8 AD |
2984 | IXGBE_WRITE_FLUSH(hw); |
2985 | ||
43e69bf0 | 2986 | IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx), |
e8e9f696 | 2987 | (tdba & DMA_BIT_MASK(32))); |
43e69bf0 AD |
2988 | IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32)); |
2989 | IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx), | |
2990 | ring->count * sizeof(union ixgbe_adv_tx_desc)); | |
2991 | IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0); | |
2992 | IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0); | |
2a1a091c | 2993 | ring->tail = adapter->io_addr + IXGBE_TDT(reg_idx); |
43e69bf0 | 2994 | |
b88c6de2 AD |
2995 | /* |
2996 | * set WTHRESH to encourage burst writeback, it should not be set | |
67da097e ET |
2997 | * higher than 1 when: |
2998 | * - ITR is 0 as it could cause false TX hangs | |
2999 | * - ITR is set to > 100k int/sec and BQL is enabled | |
b88c6de2 AD |
3000 | * |
3001 | * In order to avoid issues WTHRESH + PTHRESH should always be equal | |
3002 | * to or less than the number of on chip descriptors, which is | |
3003 | * currently 40. | |
3004 | */ | |
67da097e | 3005 | if (!ring->q_vector || (ring->q_vector->itr < IXGBE_100K_ITR)) |
b88c6de2 AD |
3006 | txdctl |= (1 << 16); /* WTHRESH = 1 */ |
3007 | else | |
3008 | txdctl |= (8 << 16); /* WTHRESH = 8 */ | |
3009 | ||
e954b374 AD |
3010 | /* |
3011 | * Setting PTHRESH to 32 both improves performance | |
3012 | * and avoids a TX hang with DFP enabled | |
3013 | */ | |
b88c6de2 AD |
3014 | txdctl |= (1 << 8) | /* HTHRESH = 1 */ |
3015 | 32; /* PTHRESH = 32 */ | |
2f1860b8 AD |
3016 | |
3017 | /* reinitialize flowdirector state */ | |
39cb681b | 3018 | if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) { |
ee9e0f0b AD |
3019 | ring->atr_sample_rate = adapter->atr_sample_rate; |
3020 | ring->atr_count = 0; | |
3021 | set_bit(__IXGBE_TX_FDIR_INIT_DONE, &ring->state); | |
3022 | } else { | |
3023 | ring->atr_sample_rate = 0; | |
3024 | } | |
2f1860b8 | 3025 | |
fd786b7b AD |
3026 | /* initialize XPS */ |
3027 | if (!test_and_set_bit(__IXGBE_TX_XPS_INIT_DONE, &ring->state)) { | |
3028 | struct ixgbe_q_vector *q_vector = ring->q_vector; | |
3029 | ||
3030 | if (q_vector) | |
2a47fa45 | 3031 | netif_set_xps_queue(ring->netdev, |
fd786b7b AD |
3032 | &q_vector->affinity_mask, |
3033 | ring->queue_index); | |
3034 | } | |
3035 | ||
c84d324c JF |
3036 | clear_bit(__IXGBE_HANG_CHECK_ARMED, &ring->state); |
3037 | ||
2f1860b8 | 3038 | /* enable queue */ |
2f1860b8 AD |
3039 | IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl); |
3040 | ||
3041 | /* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */ | |
3042 | if (hw->mac.type == ixgbe_mac_82598EB && | |
3043 | !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP)) | |
3044 | return; | |
3045 | ||
3046 | /* poll to verify queue is enabled */ | |
3047 | do { | |
032b4325 | 3048 | usleep_range(1000, 2000); |
2f1860b8 AD |
3049 | txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx)); |
3050 | } while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE)); | |
3051 | if (!wait_loop) | |
3052 | e_err(drv, "Could not enable Tx Queue %d\n", reg_idx); | |
43e69bf0 AD |
3053 | } |
3054 | ||
120ff942 AD |
3055 | static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter) |
3056 | { | |
3057 | struct ixgbe_hw *hw = &adapter->hw; | |
671c0adb | 3058 | u32 rttdcs, mtqc; |
8b1c0b24 | 3059 | u8 tcs = netdev_get_num_tc(adapter->netdev); |
120ff942 AD |
3060 | |
3061 | if (hw->mac.type == ixgbe_mac_82598EB) | |
3062 | return; | |
3063 | ||
3064 | /* disable the arbiter while setting MTQC */ | |
3065 | rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS); | |
3066 | rttdcs |= IXGBE_RTTDCS_ARBDIS; | |
3067 | IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs); | |
3068 | ||
3069 | /* set transmit pool layout */ | |
671c0adb AD |
3070 | if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) { |
3071 | mtqc = IXGBE_MTQC_VT_ENA; | |
3072 | if (tcs > 4) | |
3073 | mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ; | |
3074 | else if (tcs > 1) | |
3075 | mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ; | |
3076 | else if (adapter->ring_feature[RING_F_RSS].indices == 4) | |
3077 | mtqc |= IXGBE_MTQC_32VF; | |
3078 | else | |
3079 | mtqc |= IXGBE_MTQC_64VF; | |
3080 | } else { | |
3081 | if (tcs > 4) | |
3082 | mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ; | |
3083 | else if (tcs > 1) | |
3084 | mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ; | |
8b1c0b24 | 3085 | else |
671c0adb AD |
3086 | mtqc = IXGBE_MTQC_64Q_1PB; |
3087 | } | |
120ff942 | 3088 | |
671c0adb | 3089 | IXGBE_WRITE_REG(hw, IXGBE_MTQC, mtqc); |
120ff942 | 3090 | |
671c0adb AD |
3091 | /* Enable Security TX Buffer IFG for multiple pb */ |
3092 | if (tcs) { | |
3093 | u32 sectx = IXGBE_READ_REG(hw, IXGBE_SECTXMINIFG); | |
3094 | sectx |= IXGBE_SECTX_DCB; | |
3095 | IXGBE_WRITE_REG(hw, IXGBE_SECTXMINIFG, sectx); | |
120ff942 AD |
3096 | } |
3097 | ||
3098 | /* re-enable the arbiter */ | |
3099 | rttdcs &= ~IXGBE_RTTDCS_ARBDIS; | |
3100 | IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs); | |
3101 | } | |
3102 | ||
9a799d71 | 3103 | /** |
3a581073 | 3104 | * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset |
9a799d71 AK |
3105 | * @adapter: board private structure |
3106 | * | |
3107 | * Configure the Tx unit of the MAC after a reset. | |
3108 | **/ | |
3109 | static void ixgbe_configure_tx(struct ixgbe_adapter *adapter) | |
3110 | { | |
2f1860b8 AD |
3111 | struct ixgbe_hw *hw = &adapter->hw; |
3112 | u32 dmatxctl; | |
43e69bf0 | 3113 | u32 i; |
9a799d71 | 3114 | |
2f1860b8 AD |
3115 | ixgbe_setup_mtqc(adapter); |
3116 | ||
3117 | if (hw->mac.type != ixgbe_mac_82598EB) { | |
3118 | /* DMATXCTL.EN must be before Tx queues are enabled */ | |
3119 | dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL); | |
3120 | dmatxctl |= IXGBE_DMATXCTL_TE; | |
3121 | IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl); | |
3122 | } | |
3123 | ||
9a799d71 | 3124 | /* Setup the HW Tx Head and Tail descriptor pointers */ |
43e69bf0 AD |
3125 | for (i = 0; i < adapter->num_tx_queues; i++) |
3126 | ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]); | |
9a799d71 AK |
3127 | } |
3128 | ||
3ebe8fde AD |
3129 | static void ixgbe_enable_rx_drop(struct ixgbe_adapter *adapter, |
3130 | struct ixgbe_ring *ring) | |
3131 | { | |
3132 | struct ixgbe_hw *hw = &adapter->hw; | |
3133 | u8 reg_idx = ring->reg_idx; | |
3134 | u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx)); | |
3135 | ||
3136 | srrctl |= IXGBE_SRRCTL_DROP_EN; | |
3137 | ||
3138 | IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl); | |
3139 | } | |
3140 | ||
3141 | static void ixgbe_disable_rx_drop(struct ixgbe_adapter *adapter, | |
3142 | struct ixgbe_ring *ring) | |
3143 | { | |
3144 | struct ixgbe_hw *hw = &adapter->hw; | |
3145 | u8 reg_idx = ring->reg_idx; | |
3146 | u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx)); | |
3147 | ||
3148 | srrctl &= ~IXGBE_SRRCTL_DROP_EN; | |
3149 | ||
3150 | IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl); | |
3151 | } | |
3152 | ||
3153 | #ifdef CONFIG_IXGBE_DCB | |
3154 | void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter) | |
3155 | #else | |
3156 | static void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter) | |
3157 | #endif | |
3158 | { | |
3159 | int i; | |
3160 | bool pfc_en = adapter->dcb_cfg.pfc_mode_enable; | |
3161 | ||
3162 | if (adapter->ixgbe_ieee_pfc) | |
3163 | pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en); | |
3164 | ||
3165 | /* | |
3166 | * We should set the drop enable bit if: | |
3167 | * SR-IOV is enabled | |
3168 | * or | |
3169 | * Number of Rx queues > 1 and flow control is disabled | |
3170 | * | |
3171 | * This allows us to avoid head of line blocking for security | |
3172 | * and performance reasons. | |
3173 | */ | |
3174 | if (adapter->num_vfs || (adapter->num_rx_queues > 1 && | |
3175 | !(adapter->hw.fc.current_mode & ixgbe_fc_tx_pause) && !pfc_en)) { | |
3176 | for (i = 0; i < adapter->num_rx_queues; i++) | |
3177 | ixgbe_enable_rx_drop(adapter, adapter->rx_ring[i]); | |
3178 | } else { | |
3179 | for (i = 0; i < adapter->num_rx_queues; i++) | |
3180 | ixgbe_disable_rx_drop(adapter, adapter->rx_ring[i]); | |
3181 | } | |
3182 | } | |
3183 | ||
e8e26350 | 3184 | #define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2 |
cc41ac7c | 3185 | |
a6616b42 | 3186 | static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter, |
e8e9f696 | 3187 | struct ixgbe_ring *rx_ring) |
cc41ac7c | 3188 | { |
45e9baa5 | 3189 | struct ixgbe_hw *hw = &adapter->hw; |
cc41ac7c | 3190 | u32 srrctl; |
bf29ee6c | 3191 | u8 reg_idx = rx_ring->reg_idx; |
3be1adfb | 3192 | |
45e9baa5 AD |
3193 | if (hw->mac.type == ixgbe_mac_82598EB) { |
3194 | u16 mask = adapter->ring_feature[RING_F_RSS].mask; | |
cc41ac7c | 3195 | |
45e9baa5 AD |
3196 | /* |
3197 | * if VMDq is not active we must program one srrctl register | |
3198 | * per RSS queue since we have enabled RDRXCTL.MVMEN | |
3199 | */ | |
3200 | reg_idx &= mask; | |
3201 | } | |
cc41ac7c | 3202 | |
45e9baa5 AD |
3203 | /* configure header buffer length, needed for RSC */ |
3204 | srrctl = IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT; | |
afafd5b0 | 3205 | |
45e9baa5 | 3206 | /* configure the packet buffer length */ |
f800326d | 3207 | srrctl |= ixgbe_rx_bufsz(rx_ring) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT; |
45e9baa5 AD |
3208 | |
3209 | /* configure descriptor type */ | |
f800326d | 3210 | srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF; |
e8e26350 | 3211 | |
45e9baa5 | 3212 | IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl); |
cc41ac7c | 3213 | } |
9a799d71 | 3214 | |
d1b849b9 | 3215 | static void ixgbe_setup_reta(struct ixgbe_adapter *adapter, const u32 *seed) |
0cefafad | 3216 | { |
05abb126 | 3217 | struct ixgbe_hw *hw = &adapter->hw; |
d1b849b9 | 3218 | u32 reta = 0; |
05abb126 | 3219 | int i, j; |
0f9b232b | 3220 | int reta_entries = 128; |
671c0adb | 3221 | u16 rss_i = adapter->ring_feature[RING_F_RSS].indices; |
0f9b232b | 3222 | int indices_multi; |
671c0adb | 3223 | |
671c0adb AD |
3224 | /* |
3225 | * Program table for at least 2 queues w/ SR-IOV so that VFs can | |
3226 | * make full use of any rings they may have. We will use the | |
3227 | * PSRTYPE register to control how many rings we use within the PF. | |
3228 | */ | |
3229 | if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) && (rss_i < 2)) | |
3230 | rss_i = 2; | |
0cefafad | 3231 | |
05abb126 AD |
3232 | /* Fill out hash function seeds */ |
3233 | for (i = 0; i < 10; i++) | |
3234 | IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), seed[i]); | |
3235 | ||
0f9b232b DS |
3236 | /* Fill out the redirection table as follows: |
3237 | * 82598: 128 (8 bit wide) entries containing pair of 4 bit RSS indices | |
3238 | * 82599/X540: 128 (8 bit wide) entries containing 4 bit RSS index | |
3239 | * X550: 512 (8 bit wide) entries containing 6 bit RSS index | |
3240 | */ | |
3241 | if (adapter->hw.mac.type == ixgbe_mac_82598EB) | |
3242 | indices_multi = 0x11; | |
3243 | else | |
3244 | indices_multi = 0x1; | |
3245 | ||
3246 | switch (adapter->hw.mac.type) { | |
3247 | case ixgbe_mac_X550: | |
3248 | case ixgbe_mac_X550EM_x: | |
3249 | if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)) | |
3250 | reta_entries = 512; | |
3251 | default: | |
3252 | break; | |
3253 | } | |
3254 | ||
05abb126 | 3255 | /* Fill out redirection table */ |
0f9b232b DS |
3256 | for (i = 0, j = 0; i < reta_entries; i++, j++) { |
3257 | if (j == rss_i) | |
3258 | j = 0; | |
3259 | reta = (reta << 8) | (j * indices_multi); | |
3260 | if ((i & 3) == 3) { | |
3261 | if (i < 128) | |
3262 | IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta); | |
3263 | else | |
3264 | IXGBE_WRITE_REG(hw, IXGBE_ERETA((i >> 2) - 32), | |
3265 | reta); | |
3266 | } | |
3267 | } | |
3268 | } | |
3269 | ||
3270 | static void ixgbe_setup_vfreta(struct ixgbe_adapter *adapter, const u32 *seed) | |
3271 | { | |
3272 | struct ixgbe_hw *hw = &adapter->hw; | |
3273 | u32 vfreta = 0; | |
3274 | u16 rss_i = adapter->ring_feature[RING_F_RSS].indices; | |
3275 | unsigned int pf_pool = adapter->num_vfs; | |
3276 | int i, j; | |
3277 | ||
3278 | /* Fill out hash function seeds */ | |
3279 | for (i = 0; i < 10; i++) | |
3280 | IXGBE_WRITE_REG(hw, IXGBE_PFVFRSSRK(i, pf_pool), seed[i]); | |
3281 | ||
3282 | /* Fill out the redirection table */ | |
3283 | for (i = 0, j = 0; i < 64; i++, j++) { | |
671c0adb | 3284 | if (j == rss_i) |
05abb126 | 3285 | j = 0; |
0f9b232b | 3286 | vfreta = (vfreta << 8) | j; |
05abb126 | 3287 | if ((i & 3) == 3) |
0f9b232b DS |
3288 | IXGBE_WRITE_REG(hw, IXGBE_PFVFRETA(i >> 2, pf_pool), |
3289 | vfreta); | |
05abb126 | 3290 | } |
d1b849b9 DS |
3291 | } |
3292 | ||
3293 | static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter) | |
3294 | { | |
3295 | struct ixgbe_hw *hw = &adapter->hw; | |
0f9b232b | 3296 | u32 mrqc = 0, rss_field = 0, vfmrqc = 0; |
9913c61c | 3297 | u32 rss_key[10]; |
d1b849b9 | 3298 | u32 rxcsum; |
0cefafad | 3299 | |
05abb126 AD |
3300 | /* Disable indicating checksum in descriptor, enables RSS hash */ |
3301 | rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM); | |
3302 | rxcsum |= IXGBE_RXCSUM_PCSD; | |
3303 | IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum); | |
3304 | ||
671c0adb | 3305 | if (adapter->hw.mac.type == ixgbe_mac_82598EB) { |
fbe7ca7f | 3306 | if (adapter->ring_feature[RING_F_RSS].mask) |
671c0adb | 3307 | mrqc = IXGBE_MRQC_RSSEN; |
8b1c0b24 | 3308 | } else { |
671c0adb AD |
3309 | u8 tcs = netdev_get_num_tc(adapter->netdev); |
3310 | ||
3311 | if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) { | |
3312 | if (tcs > 4) | |
3313 | mrqc = IXGBE_MRQC_VMDQRT8TCEN; /* 8 TCs */ | |
3314 | else if (tcs > 1) | |
3315 | mrqc = IXGBE_MRQC_VMDQRT4TCEN; /* 4 TCs */ | |
3316 | else if (adapter->ring_feature[RING_F_RSS].indices == 4) | |
3317 | mrqc = IXGBE_MRQC_VMDQRSS32EN; | |
8b1c0b24 | 3318 | else |
671c0adb AD |
3319 | mrqc = IXGBE_MRQC_VMDQRSS64EN; |
3320 | } else { | |
3321 | if (tcs > 4) | |
8b1c0b24 | 3322 | mrqc = IXGBE_MRQC_RTRSS8TCEN; |
671c0adb AD |
3323 | else if (tcs > 1) |
3324 | mrqc = IXGBE_MRQC_RTRSS4TCEN; | |
3325 | else | |
3326 | mrqc = IXGBE_MRQC_RSSEN; | |
8b1c0b24 | 3327 | } |
0cefafad JB |
3328 | } |
3329 | ||
05abb126 | 3330 | /* Perform hash on these packet types */ |
d1b849b9 DS |
3331 | rss_field |= IXGBE_MRQC_RSS_FIELD_IPV4 | |
3332 | IXGBE_MRQC_RSS_FIELD_IPV4_TCP | | |
3333 | IXGBE_MRQC_RSS_FIELD_IPV6 | | |
3334 | IXGBE_MRQC_RSS_FIELD_IPV6_TCP; | |
05abb126 | 3335 | |
ef6afc0c | 3336 | if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV4_UDP) |
d1b849b9 | 3337 | rss_field |= IXGBE_MRQC_RSS_FIELD_IPV4_UDP; |
ef6afc0c | 3338 | if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV6_UDP) |
d1b849b9 | 3339 | rss_field |= IXGBE_MRQC_RSS_FIELD_IPV6_UDP; |
ef6afc0c | 3340 | |
9913c61c | 3341 | netdev_rss_key_fill(rss_key, sizeof(rss_key)); |
0f9b232b DS |
3342 | if ((hw->mac.type >= ixgbe_mac_X550) && |
3343 | (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)) { | |
3344 | unsigned int pf_pool = adapter->num_vfs; | |
3345 | ||
3346 | /* Enable VF RSS mode */ | |
3347 | mrqc |= IXGBE_MRQC_MULTIPLE_RSS; | |
3348 | IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc); | |
3349 | ||
3350 | /* Setup RSS through the VF registers */ | |
3351 | ixgbe_setup_vfreta(adapter, rss_key); | |
3352 | vfmrqc = IXGBE_MRQC_RSSEN; | |
3353 | vfmrqc |= rss_field; | |
3354 | IXGBE_WRITE_REG(hw, IXGBE_PFVFMRQC(pf_pool), vfmrqc); | |
3355 | } else { | |
3356 | ixgbe_setup_reta(adapter, rss_key); | |
3357 | mrqc |= rss_field; | |
3358 | IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc); | |
3359 | } | |
0cefafad JB |
3360 | } |
3361 | ||
bb5a9ad2 NS |
3362 | /** |
3363 | * ixgbe_configure_rscctl - enable RSC for the indicated ring | |
3364 | * @adapter: address of board private structure | |
3365 | * @index: index of ring to set | |
bb5a9ad2 | 3366 | **/ |
082757af | 3367 | static void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter, |
7367096a | 3368 | struct ixgbe_ring *ring) |
bb5a9ad2 | 3369 | { |
bb5a9ad2 | 3370 | struct ixgbe_hw *hw = &adapter->hw; |
bb5a9ad2 | 3371 | u32 rscctrl; |
bf29ee6c | 3372 | u8 reg_idx = ring->reg_idx; |
7367096a | 3373 | |
7d637bcc | 3374 | if (!ring_is_rsc_enabled(ring)) |
7367096a | 3375 | return; |
bb5a9ad2 | 3376 | |
7367096a | 3377 | rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx)); |
bb5a9ad2 NS |
3378 | rscctrl |= IXGBE_RSCCTL_RSCEN; |
3379 | /* | |
3380 | * we must limit the number of descriptors so that the | |
3381 | * total size of max desc * buf_len is not greater | |
642c680e | 3382 | * than 65536 |
bb5a9ad2 | 3383 | */ |
f800326d | 3384 | rscctrl |= IXGBE_RSCCTL_MAXDESC_16; |
7367096a | 3385 | IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl); |
bb5a9ad2 NS |
3386 | } |
3387 | ||
9e10e045 AD |
3388 | #define IXGBE_MAX_RX_DESC_POLL 10 |
3389 | static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter, | |
3390 | struct ixgbe_ring *ring) | |
3391 | { | |
3392 | struct ixgbe_hw *hw = &adapter->hw; | |
9e10e045 AD |
3393 | int wait_loop = IXGBE_MAX_RX_DESC_POLL; |
3394 | u32 rxdctl; | |
bf29ee6c | 3395 | u8 reg_idx = ring->reg_idx; |
9e10e045 | 3396 | |
b0483c8f MR |
3397 | if (ixgbe_removed(hw->hw_addr)) |
3398 | return; | |
9e10e045 AD |
3399 | /* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */ |
3400 | if (hw->mac.type == ixgbe_mac_82598EB && | |
3401 | !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP)) | |
3402 | return; | |
3403 | ||
3404 | do { | |
032b4325 | 3405 | usleep_range(1000, 2000); |
9e10e045 AD |
3406 | rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx)); |
3407 | } while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE)); | |
3408 | ||
3409 | if (!wait_loop) { | |
3410 | e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within " | |
3411 | "the polling period\n", reg_idx); | |
3412 | } | |
3413 | } | |
3414 | ||
2d39d576 YZ |
3415 | void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter, |
3416 | struct ixgbe_ring *ring) | |
3417 | { | |
3418 | struct ixgbe_hw *hw = &adapter->hw; | |
3419 | int wait_loop = IXGBE_MAX_RX_DESC_POLL; | |
3420 | u32 rxdctl; | |
3421 | u8 reg_idx = ring->reg_idx; | |
3422 | ||
b0483c8f MR |
3423 | if (ixgbe_removed(hw->hw_addr)) |
3424 | return; | |
2d39d576 YZ |
3425 | rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx)); |
3426 | rxdctl &= ~IXGBE_RXDCTL_ENABLE; | |
3427 | ||
3428 | /* write value back with RXDCTL.ENABLE bit cleared */ | |
3429 | IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl); | |
3430 | ||
3431 | if (hw->mac.type == ixgbe_mac_82598EB && | |
3432 | !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP)) | |
3433 | return; | |
3434 | ||
3435 | /* the hardware may take up to 100us to really disable the rx queue */ | |
3436 | do { | |
3437 | udelay(10); | |
3438 | rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx)); | |
3439 | } while (--wait_loop && (rxdctl & IXGBE_RXDCTL_ENABLE)); | |
3440 | ||
3441 | if (!wait_loop) { | |
3442 | e_err(drv, "RXDCTL.ENABLE on Rx queue %d not cleared within " | |
3443 | "the polling period\n", reg_idx); | |
3444 | } | |
3445 | } | |
3446 | ||
84418e3b AD |
3447 | void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter, |
3448 | struct ixgbe_ring *ring) | |
acd37177 AD |
3449 | { |
3450 | struct ixgbe_hw *hw = &adapter->hw; | |
3451 | u64 rdba = ring->dma; | |
9e10e045 | 3452 | u32 rxdctl; |
bf29ee6c | 3453 | u8 reg_idx = ring->reg_idx; |
acd37177 | 3454 | |
9e10e045 AD |
3455 | /* disable queue to avoid issues while updating state */ |
3456 | rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx)); | |
2d39d576 | 3457 | ixgbe_disable_rx_queue(adapter, ring); |
9e10e045 | 3458 | |
acd37177 AD |
3459 | IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32))); |
3460 | IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32)); | |
3461 | IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx), | |
3462 | ring->count * sizeof(union ixgbe_adv_rx_desc)); | |
3463 | IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0); | |
3464 | IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0); | |
2a1a091c | 3465 | ring->tail = adapter->io_addr + IXGBE_RDT(reg_idx); |
9e10e045 AD |
3466 | |
3467 | ixgbe_configure_srrctl(adapter, ring); | |
3468 | ixgbe_configure_rscctl(adapter, ring); | |
3469 | ||
3470 | if (hw->mac.type == ixgbe_mac_82598EB) { | |
3471 | /* | |
3472 | * enable cache line friendly hardware writes: | |
3473 | * PTHRESH=32 descriptors (half the internal cache), | |
3474 | * this also removes ugly rx_no_buffer_count increment | |
3475 | * HTHRESH=4 descriptors (to minimize latency on fetch) | |
3476 | * WTHRESH=8 burst writeback up to two cache lines | |
3477 | */ | |
3478 | rxdctl &= ~0x3FFFFF; | |
3479 | rxdctl |= 0x080420; | |
3480 | } | |
3481 | ||
3482 | /* enable receive descriptor ring */ | |
3483 | rxdctl |= IXGBE_RXDCTL_ENABLE; | |
3484 | IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl); | |
3485 | ||
3486 | ixgbe_rx_desc_queue_enable(adapter, ring); | |
7d4987de | 3487 | ixgbe_alloc_rx_buffers(ring, ixgbe_desc_unused(ring)); |
acd37177 AD |
3488 | } |
3489 | ||
48654521 AD |
3490 | static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter) |
3491 | { | |
3492 | struct ixgbe_hw *hw = &adapter->hw; | |
fbe7ca7f | 3493 | int rss_i = adapter->ring_feature[RING_F_RSS].indices; |
2a47fa45 | 3494 | u16 pool; |
48654521 AD |
3495 | |
3496 | /* PSRTYPE must be initialized in non 82598 adapters */ | |
3497 | u32 psrtype = IXGBE_PSRTYPE_TCPHDR | | |
e8e9f696 JP |
3498 | IXGBE_PSRTYPE_UDPHDR | |
3499 | IXGBE_PSRTYPE_IPV4HDR | | |
48654521 | 3500 | IXGBE_PSRTYPE_L2HDR | |
e8e9f696 | 3501 | IXGBE_PSRTYPE_IPV6HDR; |
48654521 AD |
3502 | |
3503 | if (hw->mac.type == ixgbe_mac_82598EB) | |
3504 | return; | |
3505 | ||
fbe7ca7f AD |
3506 | if (rss_i > 3) |
3507 | psrtype |= 2 << 29; | |
3508 | else if (rss_i > 1) | |
3509 | psrtype |= 1 << 29; | |
48654521 | 3510 | |
2a47fa45 JF |
3511 | for_each_set_bit(pool, &adapter->fwd_bitmask, 32) |
3512 | IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(VMDQ_P(pool)), psrtype); | |
48654521 AD |
3513 | } |
3514 | ||
f5b4a52e AD |
3515 | static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter) |
3516 | { | |
3517 | struct ixgbe_hw *hw = &adapter->hw; | |
f5b4a52e | 3518 | u32 reg_offset, vf_shift; |
435b19f6 | 3519 | u32 gcr_ext, vmdctl; |
de4c7f65 | 3520 | int i; |
f5b4a52e AD |
3521 | |
3522 | if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)) | |
3523 | return; | |
3524 | ||
3525 | vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL); | |
435b19f6 AD |
3526 | vmdctl |= IXGBE_VMD_CTL_VMDQ_EN; |
3527 | vmdctl &= ~IXGBE_VT_CTL_POOL_MASK; | |
1d9c0bfd | 3528 | vmdctl |= VMDQ_P(0) << IXGBE_VT_CTL_POOL_SHIFT; |
435b19f6 AD |
3529 | vmdctl |= IXGBE_VT_CTL_REPLEN; |
3530 | IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl); | |
f5b4a52e | 3531 | |
1d9c0bfd AD |
3532 | vf_shift = VMDQ_P(0) % 32; |
3533 | reg_offset = (VMDQ_P(0) >= 32) ? 1 : 0; | |
f5b4a52e AD |
3534 | |
3535 | /* Enable only the PF's pool for Tx/Rx */ | |
435b19f6 AD |
3536 | IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), (~0) << vf_shift); |
3537 | IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), reg_offset - 1); | |
3538 | IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), (~0) << vf_shift); | |
3539 | IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), reg_offset - 1); | |
9b735984 GR |
3540 | if (adapter->flags2 & IXGBE_FLAG2_BRIDGE_MODE_VEB) |
3541 | IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN); | |
f5b4a52e AD |
3542 | |
3543 | /* Map PF MAC address in RAR Entry 0 to first pool following VFs */ | |
1d9c0bfd | 3544 | hw->mac.ops.set_vmdq(hw, 0, VMDQ_P(0)); |
f5b4a52e AD |
3545 | |
3546 | /* | |
3547 | * Set up VF register offsets for selected VT Mode, | |
3548 | * i.e. 32 or 64 VFs for SR-IOV | |
3549 | */ | |
73079ea0 AD |
3550 | switch (adapter->ring_feature[RING_F_VMDQ].mask) { |
3551 | case IXGBE_82599_VMDQ_8Q_MASK: | |
3552 | gcr_ext = IXGBE_GCR_EXT_VT_MODE_16; | |
3553 | break; | |
3554 | case IXGBE_82599_VMDQ_4Q_MASK: | |
3555 | gcr_ext = IXGBE_GCR_EXT_VT_MODE_32; | |
3556 | break; | |
3557 | default: | |
3558 | gcr_ext = IXGBE_GCR_EXT_VT_MODE_64; | |
3559 | break; | |
3560 | } | |
3561 | ||
f5b4a52e AD |
3562 | IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext); |
3563 | ||
435b19f6 | 3564 | |
a985b6c3 | 3565 | /* Enable MAC Anti-Spoofing */ |
435b19f6 | 3566 | hw->mac.ops.set_mac_anti_spoofing(hw, (adapter->num_vfs != 0), |
a985b6c3 | 3567 | adapter->num_vfs); |
de4c7f65 GR |
3568 | /* For VFs that have spoof checking turned off */ |
3569 | for (i = 0; i < adapter->num_vfs; i++) { | |
3570 | if (!adapter->vfinfo[i].spoofchk_enabled) | |
3571 | ixgbe_ndo_set_vf_spoofchk(adapter->netdev, i, false); | |
3572 | } | |
f5b4a52e AD |
3573 | } |
3574 | ||
477de6ed | 3575 | static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter) |
9a799d71 | 3576 | { |
9a799d71 AK |
3577 | struct ixgbe_hw *hw = &adapter->hw; |
3578 | struct net_device *netdev = adapter->netdev; | |
3579 | int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN; | |
477de6ed AD |
3580 | struct ixgbe_ring *rx_ring; |
3581 | int i; | |
3582 | u32 mhadd, hlreg0; | |
48654521 | 3583 | |
63f39bd1 | 3584 | #ifdef IXGBE_FCOE |
477de6ed AD |
3585 | /* adjust max frame to be able to do baby jumbo for FCoE */ |
3586 | if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) && | |
3587 | (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE)) | |
3588 | max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE; | |
9a799d71 | 3589 | |
477de6ed | 3590 | #endif /* IXGBE_FCOE */ |
872844dd AD |
3591 | |
3592 | /* adjust max frame to be at least the size of a standard frame */ | |
3593 | if (max_frame < (ETH_FRAME_LEN + ETH_FCS_LEN)) | |
3594 | max_frame = (ETH_FRAME_LEN + ETH_FCS_LEN); | |
3595 | ||
477de6ed AD |
3596 | mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD); |
3597 | if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) { | |
3598 | mhadd &= ~IXGBE_MHADD_MFS_MASK; | |
3599 | mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT; | |
3600 | ||
3601 | IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd); | |
3602 | } | |
3603 | ||
3604 | hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0); | |
3605 | /* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */ | |
3606 | hlreg0 |= IXGBE_HLREG0_JUMBOEN; | |
3607 | IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0); | |
9a799d71 | 3608 | |
0cefafad JB |
3609 | /* |
3610 | * Setup the HW Rx Head and Tail Descriptor Pointers and | |
3611 | * the Base and Length of the Rx Descriptor Ring | |
3612 | */ | |
9a799d71 | 3613 | for (i = 0; i < adapter->num_rx_queues; i++) { |
4a0b9ca0 | 3614 | rx_ring = adapter->rx_ring[i]; |
7d637bcc AD |
3615 | if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) |
3616 | set_ring_rsc_enabled(rx_ring); | |
1b3ff02e | 3617 | else |
7d637bcc | 3618 | clear_ring_rsc_enabled(rx_ring); |
477de6ed | 3619 | } |
477de6ed AD |
3620 | } |
3621 | ||
7367096a AD |
3622 | static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter) |
3623 | { | |
3624 | struct ixgbe_hw *hw = &adapter->hw; | |
3625 | u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL); | |
3626 | ||
3627 | switch (hw->mac.type) { | |
9a75a1ac DS |
3628 | case ixgbe_mac_X550: |
3629 | case ixgbe_mac_X550EM_x: | |
7367096a AD |
3630 | case ixgbe_mac_82598EB: |
3631 | /* | |
3632 | * For VMDq support of different descriptor types or | |
3633 | * buffer sizes through the use of multiple SRRCTL | |
3634 | * registers, RDRXCTL.MVMEN must be set to 1 | |
3635 | * | |
3636 | * also, the manual doesn't mention it clearly but DCA hints | |
3637 | * will only use queue 0's tags unless this bit is set. Side | |
3638 | * effects of setting this bit are only that SRRCTL must be | |
3639 | * fully programmed [0..15] | |
3640 | */ | |
3641 | rdrxctl |= IXGBE_RDRXCTL_MVMEN; | |
3642 | break; | |
3643 | case ixgbe_mac_82599EB: | |
b93a2226 | 3644 | case ixgbe_mac_X540: |
7367096a AD |
3645 | /* Disable RSC for ACK packets */ |
3646 | IXGBE_WRITE_REG(hw, IXGBE_RSCDBU, | |
3647 | (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU))); | |
3648 | rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE; | |
3649 | /* hardware requires some bits to be set by default */ | |
3650 | rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX); | |
3651 | rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP; | |
3652 | break; | |
3653 | default: | |
3654 | /* We should do nothing since we don't know this hardware */ | |
3655 | return; | |
3656 | } | |
3657 | ||
3658 | IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl); | |
3659 | } | |
3660 | ||
477de6ed AD |
3661 | /** |
3662 | * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset | |
3663 | * @adapter: board private structure | |
3664 | * | |
3665 | * Configure the Rx unit of the MAC after a reset. | |
3666 | **/ | |
3667 | static void ixgbe_configure_rx(struct ixgbe_adapter *adapter) | |
3668 | { | |
3669 | struct ixgbe_hw *hw = &adapter->hw; | |
477de6ed | 3670 | int i; |
6dcc28b9 | 3671 | u32 rxctrl, rfctl; |
477de6ed AD |
3672 | |
3673 | /* disable receives while setting up the descriptors */ | |
3674 | rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL); | |
3675 | IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN); | |
3676 | ||
3677 | ixgbe_setup_psrtype(adapter); | |
7367096a | 3678 | ixgbe_setup_rdrxctl(adapter); |
477de6ed | 3679 | |
6dcc28b9 JK |
3680 | /* RSC Setup */ |
3681 | rfctl = IXGBE_READ_REG(hw, IXGBE_RFCTL); | |
3682 | rfctl &= ~IXGBE_RFCTL_RSC_DIS; | |
3683 | if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) | |
3684 | rfctl |= IXGBE_RFCTL_RSC_DIS; | |
3685 | IXGBE_WRITE_REG(hw, IXGBE_RFCTL, rfctl); | |
3686 | ||
9e10e045 | 3687 | /* Program registers for the distribution of queues */ |
f5b4a52e | 3688 | ixgbe_setup_mrqc(adapter); |
f5b4a52e | 3689 | |
477de6ed AD |
3690 | /* set_rx_buffer_len must be called before ring initialization */ |
3691 | ixgbe_set_rx_buffer_len(adapter); | |
3692 | ||
3693 | /* | |
3694 | * Setup the HW Rx Head and Tail Descriptor Pointers and | |
3695 | * the Base and Length of the Rx Descriptor Ring | |
3696 | */ | |
9e10e045 AD |
3697 | for (i = 0; i < adapter->num_rx_queues; i++) |
3698 | ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]); | |
177db6ff | 3699 | |
9e10e045 AD |
3700 | /* disable drop enable for 82598 parts */ |
3701 | if (hw->mac.type == ixgbe_mac_82598EB) | |
3702 | rxctrl |= IXGBE_RXCTRL_DMBYPS; | |
3703 | ||
3704 | /* enable all receives */ | |
3705 | rxctrl |= IXGBE_RXCTRL_RXEN; | |
3706 | hw->mac.ops.enable_rx_dma(hw, rxctrl); | |
9a799d71 AK |
3707 | } |
3708 | ||
80d5c368 PM |
3709 | static int ixgbe_vlan_rx_add_vid(struct net_device *netdev, |
3710 | __be16 proto, u16 vid) | |
068c89b0 DS |
3711 | { |
3712 | struct ixgbe_adapter *adapter = netdev_priv(netdev); | |
3713 | struct ixgbe_hw *hw = &adapter->hw; | |
3714 | ||
3715 | /* add VID to filter table */ | |
1d9c0bfd | 3716 | hw->mac.ops.set_vfta(&adapter->hw, vid, VMDQ_P(0), true); |
f62bbb5e | 3717 | set_bit(vid, adapter->active_vlans); |
8e586137 JP |
3718 | |
3719 | return 0; | |
068c89b0 DS |
3720 | } |
3721 | ||
80d5c368 PM |
3722 | static int ixgbe_vlan_rx_kill_vid(struct net_device *netdev, |
3723 | __be16 proto, u16 vid) | |
068c89b0 DS |
3724 | { |
3725 | struct ixgbe_adapter *adapter = netdev_priv(netdev); | |
3726 | struct ixgbe_hw *hw = &adapter->hw; | |
3727 | ||
068c89b0 | 3728 | /* remove VID from filter table */ |
1d9c0bfd | 3729 | hw->mac.ops.set_vfta(&adapter->hw, vid, VMDQ_P(0), false); |
f62bbb5e | 3730 | clear_bit(vid, adapter->active_vlans); |
8e586137 JP |
3731 | |
3732 | return 0; | |
068c89b0 DS |
3733 | } |
3734 | ||
f62bbb5e JG |
3735 | /** |
3736 | * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping | |
3737 | * @adapter: driver data | |
3738 | */ | |
3739 | static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter) | |
3740 | { | |
3741 | struct ixgbe_hw *hw = &adapter->hw; | |
3742 | u32 vlnctrl; | |
5f6c0181 JB |
3743 | int i, j; |
3744 | ||
3745 | switch (hw->mac.type) { | |
3746 | case ixgbe_mac_82598EB: | |
f62bbb5e JG |
3747 | vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL); |
3748 | vlnctrl &= ~IXGBE_VLNCTRL_VME; | |
5f6c0181 JB |
3749 | IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl); |
3750 | break; | |
3751 | case ixgbe_mac_82599EB: | |
b93a2226 | 3752 | case ixgbe_mac_X540: |
9a75a1ac DS |
3753 | case ixgbe_mac_X550: |
3754 | case ixgbe_mac_X550EM_x: | |
5f6c0181 | 3755 | for (i = 0; i < adapter->num_rx_queues; i++) { |
2a47fa45 JF |
3756 | struct ixgbe_ring *ring = adapter->rx_ring[i]; |
3757 | ||
3758 | if (ring->l2_accel_priv) | |
3759 | continue; | |
3760 | j = ring->reg_idx; | |
5f6c0181 JB |
3761 | vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j)); |
3762 | vlnctrl &= ~IXGBE_RXDCTL_VME; | |
3763 | IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl); | |
3764 | } | |
3765 | break; | |
3766 | default: | |
3767 | break; | |
3768 | } | |
3769 | } | |
3770 | ||
3771 | /** | |
f62bbb5e | 3772 | * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping |
5f6c0181 JB |
3773 | * @adapter: driver data |
3774 | */ | |
f62bbb5e | 3775 | static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter) |
5f6c0181 JB |
3776 | { |
3777 | struct ixgbe_hw *hw = &adapter->hw; | |
f62bbb5e | 3778 | u32 vlnctrl; |
5f6c0181 JB |
3779 | int i, j; |
3780 | ||
3781 | switch (hw->mac.type) { | |
3782 | case ixgbe_mac_82598EB: | |
f62bbb5e JG |
3783 | vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL); |
3784 | vlnctrl |= IXGBE_VLNCTRL_VME; | |
5f6c0181 JB |
3785 | IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl); |
3786 | break; | |
3787 | case ixgbe_mac_82599EB: | |
b93a2226 | 3788 | case ixgbe_mac_X540: |
9a75a1ac DS |
3789 | case ixgbe_mac_X550: |
3790 | case ixgbe_mac_X550EM_x: | |
5f6c0181 | 3791 | for (i = 0; i < adapter->num_rx_queues; i++) { |
2a47fa45 JF |
3792 | struct ixgbe_ring *ring = adapter->rx_ring[i]; |
3793 | ||
3794 | if (ring->l2_accel_priv) | |
3795 | continue; | |
3796 | j = ring->reg_idx; | |
5f6c0181 JB |
3797 | vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j)); |
3798 | vlnctrl |= IXGBE_RXDCTL_VME; | |
3799 | IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl); | |
3800 | } | |
3801 | break; | |
3802 | default: | |
3803 | break; | |
3804 | } | |
3805 | } | |
3806 | ||
9a799d71 AK |
3807 | static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter) |
3808 | { | |
f62bbb5e | 3809 | u16 vid; |
9a799d71 | 3810 | |
80d5c368 | 3811 | ixgbe_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), 0); |
f62bbb5e JG |
3812 | |
3813 | for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID) | |
80d5c368 | 3814 | ixgbe_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), vid); |
9a799d71 AK |
3815 | } |
3816 | ||
b335e75b JK |
3817 | /** |
3818 | * ixgbe_write_mc_addr_list - write multicast addresses to MTA | |
3819 | * @netdev: network interface device structure | |
3820 | * | |
3821 | * Writes multicast address list to the MTA hash table. | |
3822 | * Returns: -ENOMEM on failure | |
3823 | * 0 on no addresses written | |
3824 | * X on writing X addresses to MTA | |
3825 | **/ | |
3826 | static int ixgbe_write_mc_addr_list(struct net_device *netdev) | |
3827 | { | |
3828 | struct ixgbe_adapter *adapter = netdev_priv(netdev); | |
3829 | struct ixgbe_hw *hw = &adapter->hw; | |
3830 | ||
3831 | if (!netif_running(netdev)) | |
3832 | return 0; | |
3833 | ||
3834 | if (hw->mac.ops.update_mc_addr_list) | |
3835 | hw->mac.ops.update_mc_addr_list(hw, netdev); | |
3836 | else | |
3837 | return -ENOMEM; | |
3838 | ||
3839 | #ifdef CONFIG_PCI_IOV | |
5d7daa35 | 3840 | ixgbe_restore_vf_multicasts(adapter); |
b335e75b JK |
3841 | #endif |
3842 | ||
3843 | return netdev_mc_count(netdev); | |
3844 | } | |
3845 | ||
5d7daa35 JK |
3846 | #ifdef CONFIG_PCI_IOV |
3847 | void ixgbe_full_sync_mac_table(struct ixgbe_adapter *adapter) | |
3848 | { | |
3849 | struct ixgbe_hw *hw = &adapter->hw; | |
3850 | int i; | |
3851 | for (i = 0; i < hw->mac.num_rar_entries; i++) { | |
3852 | if (adapter->mac_table[i].state & IXGBE_MAC_STATE_IN_USE) | |
3853 | hw->mac.ops.set_rar(hw, i, adapter->mac_table[i].addr, | |
3854 | adapter->mac_table[i].queue, | |
3855 | IXGBE_RAH_AV); | |
3856 | else | |
3857 | hw->mac.ops.clear_rar(hw, i); | |
3858 | ||
3859 | adapter->mac_table[i].state &= ~(IXGBE_MAC_STATE_MODIFIED); | |
3860 | } | |
3861 | } | |
3862 | #endif | |
3863 | ||
3864 | static void ixgbe_sync_mac_table(struct ixgbe_adapter *adapter) | |
3865 | { | |
3866 | struct ixgbe_hw *hw = &adapter->hw; | |
3867 | int i; | |
3868 | for (i = 0; i < hw->mac.num_rar_entries; i++) { | |
3869 | if (adapter->mac_table[i].state & IXGBE_MAC_STATE_MODIFIED) { | |
3870 | if (adapter->mac_table[i].state & | |
3871 | IXGBE_MAC_STATE_IN_USE) | |
3872 | hw->mac.ops.set_rar(hw, i, | |
3873 | adapter->mac_table[i].addr, | |
3874 | adapter->mac_table[i].queue, | |
3875 | IXGBE_RAH_AV); | |
3876 | else | |
3877 | hw->mac.ops.clear_rar(hw, i); | |
3878 | ||
3879 | adapter->mac_table[i].state &= | |
3880 | ~(IXGBE_MAC_STATE_MODIFIED); | |
3881 | } | |
3882 | } | |
3883 | } | |
3884 | ||
3885 | static void ixgbe_flush_sw_mac_table(struct ixgbe_adapter *adapter) | |
3886 | { | |
3887 | int i; | |
3888 | struct ixgbe_hw *hw = &adapter->hw; | |
3889 | ||
3890 | for (i = 0; i < hw->mac.num_rar_entries; i++) { | |
3891 | adapter->mac_table[i].state |= IXGBE_MAC_STATE_MODIFIED; | |
3892 | adapter->mac_table[i].state &= ~IXGBE_MAC_STATE_IN_USE; | |
3893 | memset(adapter->mac_table[i].addr, 0, ETH_ALEN); | |
3894 | adapter->mac_table[i].queue = 0; | |
3895 | } | |
3896 | ixgbe_sync_mac_table(adapter); | |
3897 | } | |
3898 | ||
3899 | static int ixgbe_available_rars(struct ixgbe_adapter *adapter) | |
3900 | { | |
3901 | struct ixgbe_hw *hw = &adapter->hw; | |
3902 | int i, count = 0; | |
3903 | ||
3904 | for (i = 0; i < hw->mac.num_rar_entries; i++) { | |
3905 | if (adapter->mac_table[i].state == 0) | |
3906 | count++; | |
3907 | } | |
3908 | return count; | |
3909 | } | |
3910 | ||
3911 | /* this function destroys the first RAR entry */ | |
3912 | static void ixgbe_mac_set_default_filter(struct ixgbe_adapter *adapter, | |
3913 | u8 *addr) | |
3914 | { | |
3915 | struct ixgbe_hw *hw = &adapter->hw; | |
3916 | ||
3917 | memcpy(&adapter->mac_table[0].addr, addr, ETH_ALEN); | |
3918 | adapter->mac_table[0].queue = VMDQ_P(0); | |
3919 | adapter->mac_table[0].state = (IXGBE_MAC_STATE_DEFAULT | | |
3920 | IXGBE_MAC_STATE_IN_USE); | |
3921 | hw->mac.ops.set_rar(hw, 0, adapter->mac_table[0].addr, | |
3922 | adapter->mac_table[0].queue, | |
3923 | IXGBE_RAH_AV); | |
3924 | } | |
3925 | ||
3926 | int ixgbe_add_mac_filter(struct ixgbe_adapter *adapter, u8 *addr, u16 queue) | |
3927 | { | |
3928 | struct ixgbe_hw *hw = &adapter->hw; | |
3929 | int i; | |
3930 | ||
3931 | if (is_zero_ether_addr(addr)) | |
3932 | return -EINVAL; | |
3933 | ||
3934 | for (i = 0; i < hw->mac.num_rar_entries; i++) { | |
3935 | if (adapter->mac_table[i].state & IXGBE_MAC_STATE_IN_USE) | |
3936 | continue; | |
3937 | adapter->mac_table[i].state |= (IXGBE_MAC_STATE_MODIFIED | | |
3938 | IXGBE_MAC_STATE_IN_USE); | |
3939 | ether_addr_copy(adapter->mac_table[i].addr, addr); | |
3940 | adapter->mac_table[i].queue = queue; | |
3941 | ixgbe_sync_mac_table(adapter); | |
3942 | return i; | |
3943 | } | |
3944 | return -ENOMEM; | |
3945 | } | |
3946 | ||
3947 | int ixgbe_del_mac_filter(struct ixgbe_adapter *adapter, u8 *addr, u16 queue) | |
3948 | { | |
3949 | /* search table for addr, if found, set to 0 and sync */ | |
3950 | int i; | |
3951 | struct ixgbe_hw *hw = &adapter->hw; | |
3952 | ||
3953 | if (is_zero_ether_addr(addr)) | |
3954 | return -EINVAL; | |
3955 | ||
3956 | for (i = 0; i < hw->mac.num_rar_entries; i++) { | |
3957 | if (ether_addr_equal(addr, adapter->mac_table[i].addr) && | |
3958 | adapter->mac_table[i].queue == queue) { | |
3959 | adapter->mac_table[i].state |= IXGBE_MAC_STATE_MODIFIED; | |
3960 | adapter->mac_table[i].state &= ~IXGBE_MAC_STATE_IN_USE; | |
3961 | memset(adapter->mac_table[i].addr, 0, ETH_ALEN); | |
3962 | adapter->mac_table[i].queue = 0; | |
3963 | ixgbe_sync_mac_table(adapter); | |
3964 | return 0; | |
3965 | } | |
3966 | } | |
3967 | return -ENOMEM; | |
3968 | } | |
2850062a AD |
3969 | /** |
3970 | * ixgbe_write_uc_addr_list - write unicast addresses to RAR table | |
3971 | * @netdev: network interface device structure | |
3972 | * | |
3973 | * Writes unicast address list to the RAR table. | |
3974 | * Returns: -ENOMEM on failure/insufficient address space | |
3975 | * 0 on no addresses written | |
3976 | * X on writing X addresses to the RAR table | |
3977 | **/ | |
5d7daa35 | 3978 | static int ixgbe_write_uc_addr_list(struct net_device *netdev, int vfn) |
2850062a AD |
3979 | { |
3980 | struct ixgbe_adapter *adapter = netdev_priv(netdev); | |
2850062a AD |
3981 | int count = 0; |
3982 | ||
3983 | /* return ENOMEM indicating insufficient memory for addresses */ | |
5d7daa35 | 3984 | if (netdev_uc_count(netdev) > ixgbe_available_rars(adapter)) |
2850062a AD |
3985 | return -ENOMEM; |
3986 | ||
95447461 | 3987 | if (!netdev_uc_empty(netdev)) { |
2850062a | 3988 | struct netdev_hw_addr *ha; |
2850062a | 3989 | netdev_for_each_uc_addr(ha, netdev) { |
5d7daa35 JK |
3990 | ixgbe_del_mac_filter(adapter, ha->addr, vfn); |
3991 | ixgbe_add_mac_filter(adapter, ha->addr, vfn); | |
2850062a AD |
3992 | count++; |
3993 | } | |
3994 | } | |
2850062a AD |
3995 | return count; |
3996 | } | |
3997 | ||
9a799d71 | 3998 | /** |
2c5645cf | 3999 | * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set |
9a799d71 AK |
4000 | * @netdev: network interface device structure |
4001 | * | |
2c5645cf CL |
4002 | * The set_rx_method entry point is called whenever the unicast/multicast |
4003 | * address list or the network interface flags are updated. This routine is | |
4004 | * responsible for configuring the hardware for proper unicast, multicast and | |
4005 | * promiscuous mode. | |
9a799d71 | 4006 | **/ |
7f870475 | 4007 | void ixgbe_set_rx_mode(struct net_device *netdev) |
9a799d71 AK |
4008 | { |
4009 | struct ixgbe_adapter *adapter = netdev_priv(netdev); | |
4010 | struct ixgbe_hw *hw = &adapter->hw; | |
2850062a | 4011 | u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE; |
a9b8943e | 4012 | u32 vlnctrl; |
2850062a | 4013 | int count; |
9a799d71 AK |
4014 | |
4015 | /* Check for Promiscuous and All Multicast modes */ | |
9a799d71 | 4016 | fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL); |
a9b8943e | 4017 | vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL); |
9a799d71 | 4018 | |
f5dc442b | 4019 | /* set all bits that we expect to always be set */ |
3f2d1c0f | 4020 | fctrl &= ~IXGBE_FCTRL_SBP; /* disable store-bad-packets */ |
f5dc442b AD |
4021 | fctrl |= IXGBE_FCTRL_BAM; |
4022 | fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */ | |
4023 | fctrl |= IXGBE_FCTRL_PMCF; | |
4024 | ||
2850062a AD |
4025 | /* clear the bits we are changing the status of */ |
4026 | fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE); | |
a9b8943e | 4027 | vlnctrl &= ~(IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN); |
9a799d71 | 4028 | if (netdev->flags & IFF_PROMISC) { |
e433ea1f | 4029 | hw->addr_ctrl.user_set_promisc = true; |
9a799d71 | 4030 | fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE); |
b335e75b | 4031 | vmolr |= IXGBE_VMOLR_MPE; |
670224f1 GR |
4032 | /* Only disable hardware filter vlans in promiscuous mode |
4033 | * if SR-IOV and VMDQ are disabled - otherwise ensure | |
4034 | * that hardware VLAN filters remain enabled. | |
4035 | */ | |
4556dc59 VY |
4036 | if (adapter->flags & (IXGBE_FLAG_VMDQ_ENABLED | |
4037 | IXGBE_FLAG_SRIOV_ENABLED)) | |
a9b8943e | 4038 | vlnctrl |= (IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN); |
9a799d71 | 4039 | } else { |
746b9f02 PM |
4040 | if (netdev->flags & IFF_ALLMULTI) { |
4041 | fctrl |= IXGBE_FCTRL_MPE; | |
2850062a | 4042 | vmolr |= IXGBE_VMOLR_MPE; |
746b9f02 | 4043 | } |
a9b8943e | 4044 | vlnctrl |= IXGBE_VLNCTRL_VFE; |
e433ea1f | 4045 | hw->addr_ctrl.user_set_promisc = false; |
9dcb373c JF |
4046 | } |
4047 | ||
4048 | /* | |
4049 | * Write addresses to available RAR registers, if there is not | |
4050 | * sufficient space to store all the addresses then enable | |
4051 | * unicast promiscuous mode | |
4052 | */ | |
5d7daa35 | 4053 | count = ixgbe_write_uc_addr_list(netdev, VMDQ_P(0)); |
9dcb373c JF |
4054 | if (count < 0) { |
4055 | fctrl |= IXGBE_FCTRL_UPE; | |
4056 | vmolr |= IXGBE_VMOLR_ROPE; | |
9a799d71 AK |
4057 | } |
4058 | ||
cf78959c ET |
4059 | /* Write addresses to the MTA, if the attempt fails |
4060 | * then we should just turn on promiscuous mode so | |
4061 | * that we can at least receive multicast traffic | |
4062 | */ | |
b335e75b JK |
4063 | count = ixgbe_write_mc_addr_list(netdev); |
4064 | if (count < 0) { | |
4065 | fctrl |= IXGBE_FCTRL_MPE; | |
4066 | vmolr |= IXGBE_VMOLR_MPE; | |
4067 | } else if (count) { | |
4068 | vmolr |= IXGBE_VMOLR_ROMPE; | |
4069 | } | |
1d9c0bfd AD |
4070 | |
4071 | if (hw->mac.type != ixgbe_mac_82598EB) { | |
4072 | vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(VMDQ_P(0))) & | |
2850062a AD |
4073 | ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE | |
4074 | IXGBE_VMOLR_ROPE); | |
1d9c0bfd | 4075 | IXGBE_WRITE_REG(hw, IXGBE_VMOLR(VMDQ_P(0)), vmolr); |
2850062a AD |
4076 | } |
4077 | ||
3f2d1c0f BG |
4078 | /* This is useful for sniffing bad packets. */ |
4079 | if (adapter->netdev->features & NETIF_F_RXALL) { | |
4080 | /* UPE and MPE will be handled by normal PROMISC logic | |
4081 | * in e1000e_set_rx_mode */ | |
4082 | fctrl |= (IXGBE_FCTRL_SBP | /* Receive bad packets */ | |
4083 | IXGBE_FCTRL_BAM | /* RX All Bcast Pkts */ | |
4084 | IXGBE_FCTRL_PMCF); /* RX All MAC Ctrl Pkts */ | |
4085 | ||
4086 | fctrl &= ~(IXGBE_FCTRL_DPF); | |
4087 | /* NOTE: VLAN filtering is disabled by setting PROMISC */ | |
4088 | } | |
4089 | ||
a9b8943e | 4090 | IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl); |
2850062a | 4091 | IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl); |
f62bbb5e | 4092 | |
f646968f | 4093 | if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX) |
f62bbb5e JG |
4094 | ixgbe_vlan_strip_enable(adapter); |
4095 | else | |
4096 | ixgbe_vlan_strip_disable(adapter); | |
9a799d71 AK |
4097 | } |
4098 | ||
021230d4 AV |
4099 | static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter) |
4100 | { | |
4101 | int q_idx; | |
021230d4 | 4102 | |
5a85e737 ET |
4103 | for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++) { |
4104 | ixgbe_qv_init_lock(adapter->q_vector[q_idx]); | |
49c7ffbe | 4105 | napi_enable(&adapter->q_vector[q_idx]->napi); |
5a85e737 | 4106 | } |
021230d4 AV |
4107 | } |
4108 | ||
4109 | static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter) | |
4110 | { | |
4111 | int q_idx; | |
021230d4 | 4112 | |
5a85e737 | 4113 | for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++) { |
49c7ffbe | 4114 | napi_disable(&adapter->q_vector[q_idx]->napi); |
27d9ce4f | 4115 | while (!ixgbe_qv_disable(adapter->q_vector[q_idx])) { |
5a85e737 | 4116 | pr_info("QV %d locked\n", q_idx); |
27d9ce4f | 4117 | usleep_range(1000, 20000); |
5a85e737 ET |
4118 | } |
4119 | } | |
021230d4 AV |
4120 | } |
4121 | ||
7a6b6f51 | 4122 | #ifdef CONFIG_IXGBE_DCB |
49ce9c2c | 4123 | /** |
2f90b865 AD |
4124 | * ixgbe_configure_dcb - Configure DCB hardware |
4125 | * @adapter: ixgbe adapter struct | |
4126 | * | |
4127 | * This is called by the driver on open to configure the DCB hardware. | |
4128 | * This is also called by the gennetlink interface when reconfiguring | |
4129 | * the DCB state. | |
4130 | */ | |
4131 | static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter) | |
4132 | { | |
4133 | struct ixgbe_hw *hw = &adapter->hw; | |
9806307a | 4134 | int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN; |
2f90b865 | 4135 | |
67ebd791 AD |
4136 | if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) { |
4137 | if (hw->mac.type == ixgbe_mac_82598EB) | |
4138 | netif_set_gso_max_size(adapter->netdev, 65536); | |
4139 | return; | |
4140 | } | |
4141 | ||
4142 | if (hw->mac.type == ixgbe_mac_82598EB) | |
4143 | netif_set_gso_max_size(adapter->netdev, 32768); | |
4144 | ||
971060b1 | 4145 | #ifdef IXGBE_FCOE |
b120818e JF |
4146 | if (adapter->netdev->features & NETIF_F_FCOE_MTU) |
4147 | max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE); | |
c27931da | 4148 | #endif |
b120818e JF |
4149 | |
4150 | /* reconfigure the hardware */ | |
4151 | if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE) { | |
c27931da JF |
4152 | ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame, |
4153 | DCB_TX_CONFIG); | |
4154 | ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame, | |
4155 | DCB_RX_CONFIG); | |
4156 | ixgbe_dcb_hw_config(hw, &adapter->dcb_cfg); | |
b120818e JF |
4157 | } else if (adapter->ixgbe_ieee_ets && adapter->ixgbe_ieee_pfc) { |
4158 | ixgbe_dcb_hw_ets(&adapter->hw, | |
4159 | adapter->ixgbe_ieee_ets, | |
4160 | max_frame); | |
4161 | ixgbe_dcb_hw_pfc_config(&adapter->hw, | |
4162 | adapter->ixgbe_ieee_pfc->pfc_en, | |
4163 | adapter->ixgbe_ieee_ets->prio_tc); | |
c27931da | 4164 | } |
8187cd48 JF |
4165 | |
4166 | /* Enable RSS Hash per TC */ | |
4167 | if (hw->mac.type != ixgbe_mac_82598EB) { | |
4ae63730 AD |
4168 | u32 msb = 0; |
4169 | u16 rss_i = adapter->ring_feature[RING_F_RSS].indices - 1; | |
8187cd48 | 4170 | |
d411a936 AD |
4171 | while (rss_i) { |
4172 | msb++; | |
4173 | rss_i >>= 1; | |
4174 | } | |
8187cd48 | 4175 | |
4ae63730 AD |
4176 | /* write msb to all 8 TCs in one write */ |
4177 | IXGBE_WRITE_REG(hw, IXGBE_RQTC, msb * 0x11111111); | |
8187cd48 | 4178 | } |
2f90b865 | 4179 | } |
9da712d2 JF |
4180 | #endif |
4181 | ||
4182 | /* Additional bittime to account for IXGBE framing */ | |
4183 | #define IXGBE_ETH_FRAMING 20 | |
4184 | ||
49ce9c2c | 4185 | /** |
9da712d2 JF |
4186 | * ixgbe_hpbthresh - calculate high water mark for flow control |
4187 | * | |
4188 | * @adapter: board private structure to calculate for | |
49ce9c2c | 4189 | * @pb: packet buffer to calculate |
9da712d2 JF |
4190 | */ |
4191 | static int ixgbe_hpbthresh(struct ixgbe_adapter *adapter, int pb) | |
4192 | { | |
4193 | struct ixgbe_hw *hw = &adapter->hw; | |
4194 | struct net_device *dev = adapter->netdev; | |
4195 | int link, tc, kb, marker; | |
4196 | u32 dv_id, rx_pba; | |
4197 | ||
4198 | /* Calculate max LAN frame size */ | |
4199 | tc = link = dev->mtu + ETH_HLEN + ETH_FCS_LEN + IXGBE_ETH_FRAMING; | |
4200 | ||
4201 | #ifdef IXGBE_FCOE | |
4202 | /* FCoE traffic class uses FCOE jumbo frames */ | |
800bd607 AD |
4203 | if ((dev->features & NETIF_F_FCOE_MTU) && |
4204 | (tc < IXGBE_FCOE_JUMBO_FRAME_SIZE) && | |
4205 | (pb == ixgbe_fcoe_get_tc(adapter))) | |
4206 | tc = IXGBE_FCOE_JUMBO_FRAME_SIZE; | |
9da712d2 | 4207 | #endif |
e5776620 | 4208 | |
9da712d2 JF |
4209 | /* Calculate delay value for device */ |
4210 | switch (hw->mac.type) { | |
4211 | case ixgbe_mac_X540: | |
9a75a1ac DS |
4212 | case ixgbe_mac_X550: |
4213 | case ixgbe_mac_X550EM_x: | |
9da712d2 JF |
4214 | dv_id = IXGBE_DV_X540(link, tc); |
4215 | break; | |
4216 | default: | |
4217 | dv_id = IXGBE_DV(link, tc); | |
4218 | break; | |
4219 | } | |
4220 | ||
4221 | /* Loopback switch introduces additional latency */ | |
4222 | if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) | |
4223 | dv_id += IXGBE_B2BT(tc); | |
4224 | ||
4225 | /* Delay value is calculated in bit times convert to KB */ | |
4226 | kb = IXGBE_BT2KB(dv_id); | |
4227 | rx_pba = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(pb)) >> 10; | |
4228 | ||
4229 | marker = rx_pba - kb; | |
4230 | ||
4231 | /* It is possible that the packet buffer is not large enough | |
4232 | * to provide required headroom. In this case throw an error | |
4233 | * to user and a do the best we can. | |
4234 | */ | |
4235 | if (marker < 0) { | |
4236 | e_warn(drv, "Packet Buffer(%i) can not provide enough" | |
4237 | "headroom to support flow control." | |
4238 | "Decrease MTU or number of traffic classes\n", pb); | |
4239 | marker = tc + 1; | |
4240 | } | |
4241 | ||
4242 | return marker; | |
4243 | } | |
4244 | ||
49ce9c2c | 4245 | /** |
9da712d2 JF |
4246 | * ixgbe_lpbthresh - calculate low water mark for for flow control |
4247 | * | |
4248 | * @adapter: board private structure to calculate for | |
49ce9c2c | 4249 | * @pb: packet buffer to calculate |
9da712d2 | 4250 | */ |
e5776620 | 4251 | static int ixgbe_lpbthresh(struct ixgbe_adapter *adapter, int pb) |
9da712d2 JF |
4252 | { |
4253 | struct ixgbe_hw *hw = &adapter->hw; | |
4254 | struct net_device *dev = adapter->netdev; | |
4255 | int tc; | |
4256 | u32 dv_id; | |
4257 | ||
4258 | /* Calculate max LAN frame size */ | |
4259 | tc = dev->mtu + ETH_HLEN + ETH_FCS_LEN; | |
4260 | ||
e5776620 JK |
4261 | #ifdef IXGBE_FCOE |
4262 | /* FCoE traffic class uses FCOE jumbo frames */ | |
4263 | if ((dev->features & NETIF_F_FCOE_MTU) && | |
4264 | (tc < IXGBE_FCOE_JUMBO_FRAME_SIZE) && | |
4265 | (pb == netdev_get_prio_tc_map(dev, adapter->fcoe.up))) | |
4266 | tc = IXGBE_FCOE_JUMBO_FRAME_SIZE; | |
4267 | #endif | |
4268 | ||
9da712d2 JF |
4269 | /* Calculate delay value for device */ |
4270 | switch (hw->mac.type) { | |
4271 | case ixgbe_mac_X540: | |
9a75a1ac DS |
4272 | case ixgbe_mac_X550: |
4273 | case ixgbe_mac_X550EM_x: | |
9da712d2 JF |
4274 | dv_id = IXGBE_LOW_DV_X540(tc); |
4275 | break; | |
4276 | default: | |
4277 | dv_id = IXGBE_LOW_DV(tc); | |
4278 | break; | |
4279 | } | |
4280 | ||
4281 | /* Delay value is calculated in bit times convert to KB */ | |
4282 | return IXGBE_BT2KB(dv_id); | |
4283 | } | |
4284 | ||
4285 | /* | |
4286 | * ixgbe_pbthresh_setup - calculate and setup high low water marks | |
4287 | */ | |
4288 | static void ixgbe_pbthresh_setup(struct ixgbe_adapter *adapter) | |
4289 | { | |
4290 | struct ixgbe_hw *hw = &adapter->hw; | |
4291 | int num_tc = netdev_get_num_tc(adapter->netdev); | |
4292 | int i; | |
4293 | ||
4294 | if (!num_tc) | |
4295 | num_tc = 1; | |
4296 | ||
9da712d2 JF |
4297 | for (i = 0; i < num_tc; i++) { |
4298 | hw->fc.high_water[i] = ixgbe_hpbthresh(adapter, i); | |
e5776620 | 4299 | hw->fc.low_water[i] = ixgbe_lpbthresh(adapter, i); |
9da712d2 JF |
4300 | |
4301 | /* Low water marks must not be larger than high water marks */ | |
e5776620 JK |
4302 | if (hw->fc.low_water[i] > hw->fc.high_water[i]) |
4303 | hw->fc.low_water[i] = 0; | |
9da712d2 | 4304 | } |
e5776620 JK |
4305 | |
4306 | for (; i < MAX_TRAFFIC_CLASS; i++) | |
4307 | hw->fc.high_water[i] = 0; | |
9da712d2 JF |
4308 | } |
4309 | ||
80605c65 JF |
4310 | static void ixgbe_configure_pb(struct ixgbe_adapter *adapter) |
4311 | { | |
80605c65 | 4312 | struct ixgbe_hw *hw = &adapter->hw; |
f7e1027f AD |
4313 | int hdrm; |
4314 | u8 tc = netdev_get_num_tc(adapter->netdev); | |
80605c65 JF |
4315 | |
4316 | if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE || | |
4317 | adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) | |
f7e1027f AD |
4318 | hdrm = 32 << adapter->fdir_pballoc; |
4319 | else | |
4320 | hdrm = 0; | |
80605c65 | 4321 | |
f7e1027f | 4322 | hw->mac.ops.set_rxpba(hw, tc, hdrm, PBA_STRATEGY_EQUAL); |
9da712d2 | 4323 | ixgbe_pbthresh_setup(adapter); |
80605c65 JF |
4324 | } |
4325 | ||
e4911d57 AD |
4326 | static void ixgbe_fdir_filter_restore(struct ixgbe_adapter *adapter) |
4327 | { | |
4328 | struct ixgbe_hw *hw = &adapter->hw; | |
b67bfe0d | 4329 | struct hlist_node *node2; |
e4911d57 AD |
4330 | struct ixgbe_fdir_filter *filter; |
4331 | ||
4332 | spin_lock(&adapter->fdir_perfect_lock); | |
4333 | ||
4334 | if (!hlist_empty(&adapter->fdir_filter_list)) | |
4335 | ixgbe_fdir_set_input_mask_82599(hw, &adapter->fdir_mask); | |
4336 | ||
b67bfe0d | 4337 | hlist_for_each_entry_safe(filter, node2, |
e4911d57 AD |
4338 | &adapter->fdir_filter_list, fdir_node) { |
4339 | ixgbe_fdir_write_perfect_filter_82599(hw, | |
1f4d5183 AD |
4340 | &filter->filter, |
4341 | filter->sw_idx, | |
4342 | (filter->action == IXGBE_FDIR_DROP_QUEUE) ? | |
4343 | IXGBE_FDIR_DROP_QUEUE : | |
4344 | adapter->rx_ring[filter->action]->reg_idx); | |
e4911d57 AD |
4345 | } |
4346 | ||
4347 | spin_unlock(&adapter->fdir_perfect_lock); | |
4348 | } | |
4349 | ||
2a47fa45 JF |
4350 | static void ixgbe_macvlan_set_rx_mode(struct net_device *dev, unsigned int pool, |
4351 | struct ixgbe_adapter *adapter) | |
4352 | { | |
4353 | struct ixgbe_hw *hw = &adapter->hw; | |
4354 | u32 vmolr; | |
4355 | ||
4356 | /* No unicast promiscuous support for VMDQ devices. */ | |
4357 | vmolr = IXGBE_READ_REG(hw, IXGBE_VMOLR(pool)); | |
4358 | vmolr |= (IXGBE_VMOLR_ROMPE | IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE); | |
4359 | ||
4360 | /* clear the affected bit */ | |
4361 | vmolr &= ~IXGBE_VMOLR_MPE; | |
4362 | ||
4363 | if (dev->flags & IFF_ALLMULTI) { | |
4364 | vmolr |= IXGBE_VMOLR_MPE; | |
4365 | } else { | |
4366 | vmolr |= IXGBE_VMOLR_ROMPE; | |
4367 | hw->mac.ops.update_mc_addr_list(hw, dev); | |
4368 | } | |
5d7daa35 | 4369 | ixgbe_write_uc_addr_list(adapter->netdev, pool); |
2a47fa45 JF |
4370 | IXGBE_WRITE_REG(hw, IXGBE_VMOLR(pool), vmolr); |
4371 | } | |
4372 | ||
2a47fa45 JF |
4373 | static void ixgbe_fwd_psrtype(struct ixgbe_fwd_adapter *vadapter) |
4374 | { | |
4375 | struct ixgbe_adapter *adapter = vadapter->real_adapter; | |
219354d4 | 4376 | int rss_i = adapter->num_rx_queues_per_pool; |
2a47fa45 JF |
4377 | struct ixgbe_hw *hw = &adapter->hw; |
4378 | u16 pool = vadapter->pool; | |
4379 | u32 psrtype = IXGBE_PSRTYPE_TCPHDR | | |
4380 | IXGBE_PSRTYPE_UDPHDR | | |
4381 | IXGBE_PSRTYPE_IPV4HDR | | |
4382 | IXGBE_PSRTYPE_L2HDR | | |
4383 | IXGBE_PSRTYPE_IPV6HDR; | |
4384 | ||
4385 | if (hw->mac.type == ixgbe_mac_82598EB) | |
4386 | return; | |
4387 | ||
4388 | if (rss_i > 3) | |
4389 | psrtype |= 2 << 29; | |
4390 | else if (rss_i > 1) | |
4391 | psrtype |= 1 << 29; | |
4392 | ||
4393 | IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(VMDQ_P(pool)), psrtype); | |
4394 | } | |
4395 | ||
4396 | /** | |
4397 | * ixgbe_clean_rx_ring - Free Rx Buffers per Queue | |
4398 | * @rx_ring: ring to free buffers from | |
4399 | **/ | |
4400 | static void ixgbe_clean_rx_ring(struct ixgbe_ring *rx_ring) | |
4401 | { | |
4402 | struct device *dev = rx_ring->dev; | |
4403 | unsigned long size; | |
4404 | u16 i; | |
4405 | ||
4406 | /* ring already cleared, nothing to do */ | |
4407 | if (!rx_ring->rx_buffer_info) | |
4408 | return; | |
4409 | ||
4410 | /* Free all the Rx ring sk_buffs */ | |
4411 | for (i = 0; i < rx_ring->count; i++) { | |
18cb652a | 4412 | struct ixgbe_rx_buffer *rx_buffer = &rx_ring->rx_buffer_info[i]; |
2a47fa45 | 4413 | |
2a47fa45 JF |
4414 | if (rx_buffer->skb) { |
4415 | struct sk_buff *skb = rx_buffer->skb; | |
18cb652a | 4416 | if (IXGBE_CB(skb)->page_released) |
2a47fa45 JF |
4417 | dma_unmap_page(dev, |
4418 | IXGBE_CB(skb)->dma, | |
4419 | ixgbe_rx_bufsz(rx_ring), | |
4420 | DMA_FROM_DEVICE); | |
2a47fa45 | 4421 | dev_kfree_skb(skb); |
4d2fcfbc | 4422 | rx_buffer->skb = NULL; |
2a47fa45 | 4423 | } |
18cb652a AD |
4424 | |
4425 | if (!rx_buffer->page) | |
4426 | continue; | |
4427 | ||
4428 | dma_unmap_page(dev, rx_buffer->dma, | |
4429 | ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE); | |
4430 | __free_pages(rx_buffer->page, ixgbe_rx_pg_order(rx_ring)); | |
4431 | ||
2a47fa45 JF |
4432 | rx_buffer->page = NULL; |
4433 | } | |
4434 | ||
4435 | size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count; | |
4436 | memset(rx_ring->rx_buffer_info, 0, size); | |
4437 | ||
4438 | /* Zero out the descriptor ring */ | |
4439 | memset(rx_ring->desc, 0, rx_ring->size); | |
4440 | ||
4441 | rx_ring->next_to_alloc = 0; | |
4442 | rx_ring->next_to_clean = 0; | |
4443 | rx_ring->next_to_use = 0; | |
4444 | } | |
4445 | ||
4446 | static void ixgbe_disable_fwd_ring(struct ixgbe_fwd_adapter *vadapter, | |
4447 | struct ixgbe_ring *rx_ring) | |
4448 | { | |
4449 | struct ixgbe_adapter *adapter = vadapter->real_adapter; | |
4450 | int index = rx_ring->queue_index + vadapter->rx_base_queue; | |
4451 | ||
4452 | /* shutdown specific queue receive and wait for dma to settle */ | |
4453 | ixgbe_disable_rx_queue(adapter, rx_ring); | |
4454 | usleep_range(10000, 20000); | |
4455 | ixgbe_irq_disable_queues(adapter, ((u64)1 << index)); | |
4456 | ixgbe_clean_rx_ring(rx_ring); | |
4457 | rx_ring->l2_accel_priv = NULL; | |
4458 | } | |
4459 | ||
ae72c8d0 JF |
4460 | static int ixgbe_fwd_ring_down(struct net_device *vdev, |
4461 | struct ixgbe_fwd_adapter *accel) | |
2a47fa45 JF |
4462 | { |
4463 | struct ixgbe_adapter *adapter = accel->real_adapter; | |
4464 | unsigned int rxbase = accel->rx_base_queue; | |
4465 | unsigned int txbase = accel->tx_base_queue; | |
4466 | int i; | |
4467 | ||
4468 | netif_tx_stop_all_queues(vdev); | |
4469 | ||
4470 | for (i = 0; i < adapter->num_rx_queues_per_pool; i++) { | |
4471 | ixgbe_disable_fwd_ring(accel, adapter->rx_ring[rxbase + i]); | |
4472 | adapter->rx_ring[rxbase + i]->netdev = adapter->netdev; | |
4473 | } | |
4474 | ||
4475 | for (i = 0; i < adapter->num_rx_queues_per_pool; i++) { | |
4476 | adapter->tx_ring[txbase + i]->l2_accel_priv = NULL; | |
4477 | adapter->tx_ring[txbase + i]->netdev = adapter->netdev; | |
4478 | } | |
4479 | ||
4480 | ||
4481 | return 0; | |
4482 | } | |
4483 | ||
4484 | static int ixgbe_fwd_ring_up(struct net_device *vdev, | |
4485 | struct ixgbe_fwd_adapter *accel) | |
4486 | { | |
4487 | struct ixgbe_adapter *adapter = accel->real_adapter; | |
4488 | unsigned int rxbase, txbase, queues; | |
4489 | int i, baseq, err = 0; | |
4490 | ||
4491 | if (!test_bit(accel->pool, &adapter->fwd_bitmask)) | |
4492 | return 0; | |
4493 | ||
4494 | baseq = accel->pool * adapter->num_rx_queues_per_pool; | |
4495 | netdev_dbg(vdev, "pool %i:%i queues %i:%i VSI bitmask %lx\n", | |
4496 | accel->pool, adapter->num_rx_pools, | |
4497 | baseq, baseq + adapter->num_rx_queues_per_pool, | |
4498 | adapter->fwd_bitmask); | |
4499 | ||
4500 | accel->netdev = vdev; | |
4501 | accel->rx_base_queue = rxbase = baseq; | |
4502 | accel->tx_base_queue = txbase = baseq; | |
4503 | ||
4504 | for (i = 0; i < adapter->num_rx_queues_per_pool; i++) | |
4505 | ixgbe_disable_fwd_ring(accel, adapter->rx_ring[rxbase + i]); | |
4506 | ||
4507 | for (i = 0; i < adapter->num_rx_queues_per_pool; i++) { | |
4508 | adapter->rx_ring[rxbase + i]->netdev = vdev; | |
4509 | adapter->rx_ring[rxbase + i]->l2_accel_priv = accel; | |
4510 | ixgbe_configure_rx_ring(adapter, adapter->rx_ring[rxbase + i]); | |
4511 | } | |
4512 | ||
4513 | for (i = 0; i < adapter->num_rx_queues_per_pool; i++) { | |
4514 | adapter->tx_ring[txbase + i]->netdev = vdev; | |
4515 | adapter->tx_ring[txbase + i]->l2_accel_priv = accel; | |
4516 | } | |
4517 | ||
4518 | queues = min_t(unsigned int, | |
4519 | adapter->num_rx_queues_per_pool, vdev->num_tx_queues); | |
4520 | err = netif_set_real_num_tx_queues(vdev, queues); | |
4521 | if (err) | |
4522 | goto fwd_queue_err; | |
4523 | ||
2a47fa45 JF |
4524 | err = netif_set_real_num_rx_queues(vdev, queues); |
4525 | if (err) | |
4526 | goto fwd_queue_err; | |
4527 | ||
4528 | if (is_valid_ether_addr(vdev->dev_addr)) | |
4529 | ixgbe_add_mac_filter(adapter, vdev->dev_addr, accel->pool); | |
4530 | ||
4531 | ixgbe_fwd_psrtype(accel); | |
4532 | ixgbe_macvlan_set_rx_mode(vdev, accel->pool, adapter); | |
4533 | return err; | |
4534 | fwd_queue_err: | |
4535 | ixgbe_fwd_ring_down(vdev, accel); | |
4536 | return err; | |
4537 | } | |
4538 | ||
4539 | static void ixgbe_configure_dfwd(struct ixgbe_adapter *adapter) | |
4540 | { | |
4541 | struct net_device *upper; | |
4542 | struct list_head *iter; | |
4543 | int err; | |
4544 | ||
4545 | netdev_for_each_all_upper_dev_rcu(adapter->netdev, upper, iter) { | |
4546 | if (netif_is_macvlan(upper)) { | |
4547 | struct macvlan_dev *dfwd = netdev_priv(upper); | |
4548 | struct ixgbe_fwd_adapter *vadapter = dfwd->fwd_priv; | |
4549 | ||
4550 | if (dfwd->fwd_priv) { | |
4551 | err = ixgbe_fwd_ring_up(upper, vadapter); | |
4552 | if (err) | |
4553 | continue; | |
4554 | } | |
4555 | } | |
4556 | } | |
4557 | } | |
4558 | ||
9a799d71 AK |
4559 | static void ixgbe_configure(struct ixgbe_adapter *adapter) |
4560 | { | |
d2f5e7f3 AS |
4561 | struct ixgbe_hw *hw = &adapter->hw; |
4562 | ||
80605c65 | 4563 | ixgbe_configure_pb(adapter); |
7a6b6f51 | 4564 | #ifdef CONFIG_IXGBE_DCB |
67ebd791 | 4565 | ixgbe_configure_dcb(adapter); |
2f90b865 | 4566 | #endif |
b35d4d42 AD |
4567 | /* |
4568 | * We must restore virtualization before VLANs or else | |
4569 | * the VLVF registers will not be populated | |
4570 | */ | |
4571 | ixgbe_configure_virtualization(adapter); | |
9a799d71 | 4572 | |
4c1d7b4b | 4573 | ixgbe_set_rx_mode(adapter->netdev); |
f62bbb5e JG |
4574 | ixgbe_restore_vlan(adapter); |
4575 | ||
d2f5e7f3 AS |
4576 | switch (hw->mac.type) { |
4577 | case ixgbe_mac_82599EB: | |
4578 | case ixgbe_mac_X540: | |
4579 | hw->mac.ops.disable_rx_buff(hw); | |
4580 | break; | |
4581 | default: | |
4582 | break; | |
4583 | } | |
4584 | ||
c4cf55e5 | 4585 | if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) { |
4c1d7b4b AD |
4586 | ixgbe_init_fdir_signature_82599(&adapter->hw, |
4587 | adapter->fdir_pballoc); | |
e4911d57 AD |
4588 | } else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) { |
4589 | ixgbe_init_fdir_perfect_82599(&adapter->hw, | |
4590 | adapter->fdir_pballoc); | |
4591 | ixgbe_fdir_filter_restore(adapter); | |
c4cf55e5 | 4592 | } |
4c1d7b4b | 4593 | |
d2f5e7f3 AS |
4594 | switch (hw->mac.type) { |
4595 | case ixgbe_mac_82599EB: | |
4596 | case ixgbe_mac_X540: | |
4597 | hw->mac.ops.enable_rx_buff(hw); | |
4598 | break; | |
4599 | default: | |
4600 | break; | |
4601 | } | |
4602 | ||
7c8ae65a AD |
4603 | #ifdef IXGBE_FCOE |
4604 | /* configure FCoE L2 filters, redirection table, and Rx control */ | |
4605 | ixgbe_configure_fcoe(adapter); | |
4606 | ||
4607 | #endif /* IXGBE_FCOE */ | |
9a799d71 AK |
4608 | ixgbe_configure_tx(adapter); |
4609 | ixgbe_configure_rx(adapter); | |
2a47fa45 | 4610 | ixgbe_configure_dfwd(adapter); |
9a799d71 AK |
4611 | } |
4612 | ||
e8e26350 PW |
4613 | static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw) |
4614 | { | |
4615 | switch (hw->phy.type) { | |
4616 | case ixgbe_phy_sfp_avago: | |
4617 | case ixgbe_phy_sfp_ftl: | |
4618 | case ixgbe_phy_sfp_intel: | |
4619 | case ixgbe_phy_sfp_unknown: | |
ea0a04df DS |
4620 | case ixgbe_phy_sfp_passive_tyco: |
4621 | case ixgbe_phy_sfp_passive_unknown: | |
4622 | case ixgbe_phy_sfp_active_unknown: | |
4623 | case ixgbe_phy_sfp_ftl_active: | |
987e1d56 ET |
4624 | case ixgbe_phy_qsfp_passive_unknown: |
4625 | case ixgbe_phy_qsfp_active_unknown: | |
4626 | case ixgbe_phy_qsfp_intel: | |
4627 | case ixgbe_phy_qsfp_unknown: | |
d9cd46cd ET |
4628 | /* ixgbe_phy_none is set when no SFP module is present */ |
4629 | case ixgbe_phy_none: | |
e8e26350 | 4630 | return true; |
8917b447 AD |
4631 | case ixgbe_phy_nl: |
4632 | if (hw->mac.type == ixgbe_mac_82598EB) | |
4633 | return true; | |
e8e26350 PW |
4634 | default: |
4635 | return false; | |
4636 | } | |
4637 | } | |
4638 | ||
0ecc061d | 4639 | /** |
e8e26350 PW |
4640 | * ixgbe_sfp_link_config - set up SFP+ link |
4641 | * @adapter: pointer to private adapter struct | |
4642 | **/ | |
4643 | static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter) | |
4644 | { | |
7086400d | 4645 | /* |
52f33af8 | 4646 | * We are assuming the worst case scenario here, and that |
7086400d AD |
4647 | * is that an SFP was inserted/removed after the reset |
4648 | * but before SFP detection was enabled. As such the best | |
4649 | * solution is to just start searching as soon as we start | |
4650 | */ | |
4651 | if (adapter->hw.mac.type == ixgbe_mac_82598EB) | |
4652 | adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP; | |
e8e26350 | 4653 | |
7086400d | 4654 | adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET; |
e8e26350 PW |
4655 | } |
4656 | ||
4657 | /** | |
4658 | * ixgbe_non_sfp_link_config - set up non-SFP+ link | |
0ecc061d PWJ |
4659 | * @hw: pointer to private hardware struct |
4660 | * | |
4661 | * Returns 0 on success, negative on failure | |
4662 | **/ | |
e8e26350 | 4663 | static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw) |
0ecc061d | 4664 | { |
3d292265 JH |
4665 | u32 speed; |
4666 | bool autoneg, link_up = false; | |
0ecc061d PWJ |
4667 | u32 ret = IXGBE_ERR_LINK_SETUP; |
4668 | ||
4669 | if (hw->mac.ops.check_link) | |
3d292265 | 4670 | ret = hw->mac.ops.check_link(hw, &speed, &link_up, false); |
0ecc061d PWJ |
4671 | |
4672 | if (ret) | |
e90dd264 | 4673 | return ret; |
0ecc061d | 4674 | |
3d292265 JH |
4675 | speed = hw->phy.autoneg_advertised; |
4676 | if ((!speed) && (hw->mac.ops.get_link_capabilities)) | |
4677 | ret = hw->mac.ops.get_link_capabilities(hw, &speed, | |
4678 | &autoneg); | |
0ecc061d | 4679 | if (ret) |
e90dd264 | 4680 | return ret; |
0ecc061d | 4681 | |
8620a103 | 4682 | if (hw->mac.ops.setup_link) |
fd0326f2 | 4683 | ret = hw->mac.ops.setup_link(hw, speed, link_up); |
e90dd264 | 4684 | |
0ecc061d PWJ |
4685 | return ret; |
4686 | } | |
4687 | ||
a34bcfff | 4688 | static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter) |
9a799d71 | 4689 | { |
9a799d71 | 4690 | struct ixgbe_hw *hw = &adapter->hw; |
a34bcfff | 4691 | u32 gpie = 0; |
9a799d71 | 4692 | |
9b471446 | 4693 | if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) { |
a34bcfff AD |
4694 | gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT | |
4695 | IXGBE_GPIE_OCD; | |
4696 | gpie |= IXGBE_GPIE_EIAME; | |
9b471446 JB |
4697 | /* |
4698 | * use EIAM to auto-mask when MSI-X interrupt is asserted | |
4699 | * this saves a register write for every interrupt | |
4700 | */ | |
4701 | switch (hw->mac.type) { | |
4702 | case ixgbe_mac_82598EB: | |
4703 | IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE); | |
4704 | break; | |
9b471446 | 4705 | case ixgbe_mac_82599EB: |
b93a2226 | 4706 | case ixgbe_mac_X540: |
9a75a1ac DS |
4707 | case ixgbe_mac_X550: |
4708 | case ixgbe_mac_X550EM_x: | |
b93a2226 | 4709 | default: |
9b471446 JB |
4710 | IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF); |
4711 | IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF); | |
4712 | break; | |
4713 | } | |
4714 | } else { | |
021230d4 AV |
4715 | /* legacy interrupts, use EIAM to auto-mask when reading EICR, |
4716 | * specifically only auto mask tx and rx interrupts */ | |
4717 | IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE); | |
4718 | } | |
9a799d71 | 4719 | |
a34bcfff AD |
4720 | /* XXX: to interrupt immediately for EICS writes, enable this */ |
4721 | /* gpie |= IXGBE_GPIE_EIMEN; */ | |
4722 | ||
4723 | if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) { | |
4724 | gpie &= ~IXGBE_GPIE_VTMODE_MASK; | |
73079ea0 AD |
4725 | |
4726 | switch (adapter->ring_feature[RING_F_VMDQ].mask) { | |
4727 | case IXGBE_82599_VMDQ_8Q_MASK: | |
4728 | gpie |= IXGBE_GPIE_VTMODE_16; | |
4729 | break; | |
4730 | case IXGBE_82599_VMDQ_4Q_MASK: | |
4731 | gpie |= IXGBE_GPIE_VTMODE_32; | |
4732 | break; | |
4733 | default: | |
4734 | gpie |= IXGBE_GPIE_VTMODE_64; | |
4735 | break; | |
4736 | } | |
119fc60a MC |
4737 | } |
4738 | ||
5fdd31f9 | 4739 | /* Enable Thermal over heat sensor interrupt */ |
f3df98ec DS |
4740 | if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) { |
4741 | switch (adapter->hw.mac.type) { | |
4742 | case ixgbe_mac_82599EB: | |
4743 | gpie |= IXGBE_SDP0_GPIEN; | |
4744 | break; | |
4745 | case ixgbe_mac_X540: | |
4746 | gpie |= IXGBE_EIMS_TS; | |
4747 | break; | |
4748 | default: | |
4749 | break; | |
4750 | } | |
4751 | } | |
5fdd31f9 | 4752 | |
a34bcfff AD |
4753 | /* Enable fan failure interrupt */ |
4754 | if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) | |
0befdb3e | 4755 | gpie |= IXGBE_SDP1_GPIEN; |
0befdb3e | 4756 | |
2698b208 | 4757 | if (hw->mac.type == ixgbe_mac_82599EB) { |
e8e26350 PW |
4758 | gpie |= IXGBE_SDP1_GPIEN; |
4759 | gpie |= IXGBE_SDP2_GPIEN; | |
2698b208 | 4760 | } |
a34bcfff AD |
4761 | |
4762 | IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie); | |
4763 | } | |
4764 | ||
c7ccde0f | 4765 | static void ixgbe_up_complete(struct ixgbe_adapter *adapter) |
a34bcfff AD |
4766 | { |
4767 | struct ixgbe_hw *hw = &adapter->hw; | |
a34bcfff | 4768 | int err; |
a34bcfff AD |
4769 | u32 ctrl_ext; |
4770 | ||
4771 | ixgbe_get_hw_control(adapter); | |
4772 | ixgbe_setup_gpie(adapter); | |
e8e26350 | 4773 | |
9a799d71 AK |
4774 | if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) |
4775 | ixgbe_configure_msix(adapter); | |
4776 | else | |
4777 | ixgbe_configure_msi_and_legacy(adapter); | |
4778 | ||
ec74a471 ET |
4779 | /* enable the optics for 82599 SFP+ fiber */ |
4780 | if (hw->mac.ops.enable_tx_laser) | |
61fac744 PW |
4781 | hw->mac.ops.enable_tx_laser(hw); |
4782 | ||
4e857c58 | 4783 | smp_mb__before_atomic(); |
9a799d71 | 4784 | clear_bit(__IXGBE_DOWN, &adapter->state); |
021230d4 AV |
4785 | ixgbe_napi_enable_all(adapter); |
4786 | ||
73c4b7cd AD |
4787 | if (ixgbe_is_sfp(hw)) { |
4788 | ixgbe_sfp_link_config(adapter); | |
4789 | } else { | |
4790 | err = ixgbe_non_sfp_link_config(hw); | |
4791 | if (err) | |
4792 | e_err(probe, "link_config FAILED %d\n", err); | |
4793 | } | |
4794 | ||
021230d4 AV |
4795 | /* clear any pending interrupts, may auto mask */ |
4796 | IXGBE_READ_REG(hw, IXGBE_EICR); | |
6af3b9eb | 4797 | ixgbe_irq_enable(adapter, true, true); |
9a799d71 | 4798 | |
bf069c97 DS |
4799 | /* |
4800 | * If this adapter has a fan, check to see if we had a failure | |
4801 | * before we enabled the interrupt. | |
4802 | */ | |
4803 | if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) { | |
4804 | u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP); | |
4805 | if (esdp & IXGBE_ESDP_SDP1) | |
396e799c | 4806 | e_crit(drv, "Fan has stopped, replace the adapter\n"); |
bf069c97 DS |
4807 | } |
4808 | ||
9a799d71 AK |
4809 | /* bring the link up in the watchdog, this could race with our first |
4810 | * link up interrupt but shouldn't be a problem */ | |
cf8280ee JB |
4811 | adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE; |
4812 | adapter->link_check_timeout = jiffies; | |
7086400d | 4813 | mod_timer(&adapter->service_timer, jiffies); |
c9205697 GR |
4814 | |
4815 | /* Set PF Reset Done bit so PF/VF Mail Ops can work */ | |
4816 | ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT); | |
4817 | ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD; | |
4818 | IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext); | |
9a799d71 AK |
4819 | } |
4820 | ||
d4f80882 AV |
4821 | void ixgbe_reinit_locked(struct ixgbe_adapter *adapter) |
4822 | { | |
4823 | WARN_ON(in_interrupt()); | |
7086400d AD |
4824 | /* put off any impending NetWatchDogTimeout */ |
4825 | adapter->netdev->trans_start = jiffies; | |
4826 | ||
d4f80882 | 4827 | while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state)) |
032b4325 | 4828 | usleep_range(1000, 2000); |
d4f80882 | 4829 | ixgbe_down(adapter); |
5809a1ae GR |
4830 | /* |
4831 | * If SR-IOV enabled then wait a bit before bringing the adapter | |
4832 | * back up to give the VFs time to respond to the reset. The | |
4833 | * two second wait is based upon the watchdog timer cycle in | |
4834 | * the VF driver. | |
4835 | */ | |
4836 | if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) | |
4837 | msleep(2000); | |
d4f80882 AV |
4838 | ixgbe_up(adapter); |
4839 | clear_bit(__IXGBE_RESETTING, &adapter->state); | |
4840 | } | |
4841 | ||
c7ccde0f | 4842 | void ixgbe_up(struct ixgbe_adapter *adapter) |
9a799d71 AK |
4843 | { |
4844 | /* hardware has been reset, we need to reload some things */ | |
4845 | ixgbe_configure(adapter); | |
4846 | ||
c7ccde0f | 4847 | ixgbe_up_complete(adapter); |
9a799d71 AK |
4848 | } |
4849 | ||
4850 | void ixgbe_reset(struct ixgbe_adapter *adapter) | |
4851 | { | |
c44ade9e | 4852 | struct ixgbe_hw *hw = &adapter->hw; |
5d7daa35 | 4853 | struct net_device *netdev = adapter->netdev; |
8ca783ab | 4854 | int err; |
5d7daa35 | 4855 | u8 old_addr[ETH_ALEN]; |
8ca783ab | 4856 | |
b0483c8f MR |
4857 | if (ixgbe_removed(hw->hw_addr)) |
4858 | return; | |
7086400d AD |
4859 | /* lock SFP init bit to prevent race conditions with the watchdog */ |
4860 | while (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state)) | |
4861 | usleep_range(1000, 2000); | |
4862 | ||
4863 | /* clear all SFP and link config related flags while holding SFP_INIT */ | |
4864 | adapter->flags2 &= ~(IXGBE_FLAG2_SEARCH_FOR_SFP | | |
4865 | IXGBE_FLAG2_SFP_NEEDS_RESET); | |
4866 | adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG; | |
4867 | ||
8ca783ab | 4868 | err = hw->mac.ops.init_hw(hw); |
da4dd0f7 PWJ |
4869 | switch (err) { |
4870 | case 0: | |
4871 | case IXGBE_ERR_SFP_NOT_PRESENT: | |
7086400d | 4872 | case IXGBE_ERR_SFP_NOT_SUPPORTED: |
da4dd0f7 PWJ |
4873 | break; |
4874 | case IXGBE_ERR_MASTER_REQUESTS_PENDING: | |
849c4542 | 4875 | e_dev_err("master disable timed out\n"); |
da4dd0f7 | 4876 | break; |
794caeb2 PWJ |
4877 | case IXGBE_ERR_EEPROM_VERSION: |
4878 | /* We are running on a pre-production device, log a warning */ | |
849c4542 | 4879 | e_dev_warn("This device is a pre-production adapter/LOM. " |
52f33af8 | 4880 | "Please be aware there may be issues associated with " |
849c4542 ET |
4881 | "your hardware. If you are experiencing problems " |
4882 | "please contact your Intel or hardware " | |
4883 | "representative who provided you with this " | |
4884 | "hardware.\n"); | |
794caeb2 | 4885 | break; |
da4dd0f7 | 4886 | default: |
849c4542 | 4887 | e_dev_err("Hardware Error: %d\n", err); |
da4dd0f7 | 4888 | } |
9a799d71 | 4889 | |
7086400d | 4890 | clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state); |
5d7daa35 JK |
4891 | /* do not flush user set addresses */ |
4892 | memcpy(old_addr, &adapter->mac_table[0].addr, netdev->addr_len); | |
4893 | ixgbe_flush_sw_mac_table(adapter); | |
4894 | ixgbe_mac_set_default_filter(adapter, old_addr); | |
7fa7c9dc AD |
4895 | |
4896 | /* update SAN MAC vmdq pool selection */ | |
4897 | if (hw->mac.san_mac_rar_index) | |
4898 | hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0)); | |
1a71ab24 | 4899 | |
8fecf67c | 4900 | if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state)) |
1a71ab24 | 4901 | ixgbe_ptp_reset(adapter); |
9a799d71 AK |
4902 | } |
4903 | ||
9a799d71 AK |
4904 | /** |
4905 | * ixgbe_clean_tx_ring - Free Tx Buffers | |
9a799d71 AK |
4906 | * @tx_ring: ring to be cleaned |
4907 | **/ | |
b6ec895e | 4908 | static void ixgbe_clean_tx_ring(struct ixgbe_ring *tx_ring) |
9a799d71 AK |
4909 | { |
4910 | struct ixgbe_tx_buffer *tx_buffer_info; | |
4911 | unsigned long size; | |
b6ec895e | 4912 | u16 i; |
9a799d71 | 4913 | |
84418e3b AD |
4914 | /* ring already cleared, nothing to do */ |
4915 | if (!tx_ring->tx_buffer_info) | |
4916 | return; | |
9a799d71 | 4917 | |
84418e3b | 4918 | /* Free all the Tx ring sk_buffs */ |
9a799d71 AK |
4919 | for (i = 0; i < tx_ring->count; i++) { |
4920 | tx_buffer_info = &tx_ring->tx_buffer_info[i]; | |
b6ec895e | 4921 | ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info); |
9a799d71 AK |
4922 | } |
4923 | ||
dad8a3b3 JF |
4924 | netdev_tx_reset_queue(txring_txq(tx_ring)); |
4925 | ||
9a799d71 AK |
4926 | size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count; |
4927 | memset(tx_ring->tx_buffer_info, 0, size); | |
4928 | ||
4929 | /* Zero out the descriptor ring */ | |
4930 | memset(tx_ring->desc, 0, tx_ring->size); | |
4931 | ||
4932 | tx_ring->next_to_use = 0; | |
4933 | tx_ring->next_to_clean = 0; | |
9a799d71 AK |
4934 | } |
4935 | ||
4936 | /** | |
021230d4 | 4937 | * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues |
9a799d71 AK |
4938 | * @adapter: board private structure |
4939 | **/ | |
021230d4 | 4940 | static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter) |
9a799d71 AK |
4941 | { |
4942 | int i; | |
4943 | ||
021230d4 | 4944 | for (i = 0; i < adapter->num_rx_queues; i++) |
b6ec895e | 4945 | ixgbe_clean_rx_ring(adapter->rx_ring[i]); |
9a799d71 AK |
4946 | } |
4947 | ||
4948 | /** | |
021230d4 | 4949 | * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues |
9a799d71 AK |
4950 | * @adapter: board private structure |
4951 | **/ | |
021230d4 | 4952 | static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter) |
9a799d71 AK |
4953 | { |
4954 | int i; | |
4955 | ||
021230d4 | 4956 | for (i = 0; i < adapter->num_tx_queues; i++) |
b6ec895e | 4957 | ixgbe_clean_tx_ring(adapter->tx_ring[i]); |
9a799d71 AK |
4958 | } |
4959 | ||
e4911d57 AD |
4960 | static void ixgbe_fdir_filter_exit(struct ixgbe_adapter *adapter) |
4961 | { | |
b67bfe0d | 4962 | struct hlist_node *node2; |
e4911d57 AD |
4963 | struct ixgbe_fdir_filter *filter; |
4964 | ||
4965 | spin_lock(&adapter->fdir_perfect_lock); | |
4966 | ||
b67bfe0d | 4967 | hlist_for_each_entry_safe(filter, node2, |
e4911d57 AD |
4968 | &adapter->fdir_filter_list, fdir_node) { |
4969 | hlist_del(&filter->fdir_node); | |
4970 | kfree(filter); | |
4971 | } | |
4972 | adapter->fdir_filter_count = 0; | |
4973 | ||
4974 | spin_unlock(&adapter->fdir_perfect_lock); | |
4975 | } | |
4976 | ||
9a799d71 AK |
4977 | void ixgbe_down(struct ixgbe_adapter *adapter) |
4978 | { | |
4979 | struct net_device *netdev = adapter->netdev; | |
7f821875 | 4980 | struct ixgbe_hw *hw = &adapter->hw; |
2a47fa45 JF |
4981 | struct net_device *upper; |
4982 | struct list_head *iter; | |
9a799d71 | 4983 | u32 rxctrl; |
bf29ee6c | 4984 | int i; |
9a799d71 AK |
4985 | |
4986 | /* signal that we are down to the interrupt handler */ | |
c3049c8f MR |
4987 | if (test_and_set_bit(__IXGBE_DOWN, &adapter->state)) |
4988 | return; /* do nothing if already down */ | |
9a799d71 AK |
4989 | |
4990 | /* disable receives */ | |
7f821875 JB |
4991 | rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL); |
4992 | IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN); | |
9a799d71 | 4993 | |
2d39d576 YZ |
4994 | /* disable all enabled rx queues */ |
4995 | for (i = 0; i < adapter->num_rx_queues; i++) | |
4996 | /* this call also flushes the previous write */ | |
4997 | ixgbe_disable_rx_queue(adapter, adapter->rx_ring[i]); | |
4998 | ||
032b4325 | 4999 | usleep_range(10000, 20000); |
9a799d71 | 5000 | |
7f821875 JB |
5001 | netif_tx_stop_all_queues(netdev); |
5002 | ||
7086400d | 5003 | /* call carrier off first to avoid false dev_watchdog timeouts */ |
c0dfb90e JF |
5004 | netif_carrier_off(netdev); |
5005 | netif_tx_disable(netdev); | |
5006 | ||
2a47fa45 JF |
5007 | /* disable any upper devices */ |
5008 | netdev_for_each_all_upper_dev_rcu(adapter->netdev, upper, iter) { | |
5009 | if (netif_is_macvlan(upper)) { | |
5010 | struct macvlan_dev *vlan = netdev_priv(upper); | |
5011 | ||
5012 | if (vlan->fwd_priv) { | |
5013 | netif_tx_stop_all_queues(upper); | |
5014 | netif_carrier_off(upper); | |
5015 | netif_tx_disable(upper); | |
5016 | } | |
5017 | } | |
5018 | } | |
5019 | ||
c0dfb90e JF |
5020 | ixgbe_irq_disable(adapter); |
5021 | ||
5022 | ixgbe_napi_disable_all(adapter); | |
5023 | ||
d034acf1 AD |
5024 | adapter->flags2 &= ~(IXGBE_FLAG2_FDIR_REQUIRES_REINIT | |
5025 | IXGBE_FLAG2_RESET_REQUESTED); | |
7086400d AD |
5026 | adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE; |
5027 | ||
5028 | del_timer_sync(&adapter->service_timer); | |
5029 | ||
34cecbbf | 5030 | if (adapter->num_vfs) { |
8e34d1aa AD |
5031 | /* Clear EITR Select mapping */ |
5032 | IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0); | |
34cecbbf AD |
5033 | |
5034 | /* Mark all the VFs as inactive */ | |
5035 | for (i = 0 ; i < adapter->num_vfs; i++) | |
3db1cd5c | 5036 | adapter->vfinfo[i].clear_to_send = false; |
34cecbbf | 5037 | |
34cecbbf AD |
5038 | /* ping all the active vfs to let them know we are going down */ |
5039 | ixgbe_ping_all_vfs(adapter); | |
5040 | ||
5041 | /* Disable all VFTE/VFRE TX/RX */ | |
5042 | ixgbe_disable_tx_rx(adapter); | |
b25ebfd2 PW |
5043 | } |
5044 | ||
7f821875 JB |
5045 | /* disable transmits in the hardware now that interrupts are off */ |
5046 | for (i = 0; i < adapter->num_tx_queues; i++) { | |
bf29ee6c | 5047 | u8 reg_idx = adapter->tx_ring[i]->reg_idx; |
34cecbbf | 5048 | IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), IXGBE_TXDCTL_SWFLSH); |
7f821875 | 5049 | } |
34cecbbf | 5050 | |
9a75a1ac | 5051 | /* Disable the Tx DMA engine on 82599 and later MAC */ |
bd508178 AD |
5052 | switch (hw->mac.type) { |
5053 | case ixgbe_mac_82599EB: | |
b93a2226 | 5054 | case ixgbe_mac_X540: |
9a75a1ac DS |
5055 | case ixgbe_mac_X550: |
5056 | case ixgbe_mac_X550EM_x: | |
88512539 | 5057 | IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, |
e8e9f696 JP |
5058 | (IXGBE_READ_REG(hw, IXGBE_DMATXCTL) & |
5059 | ~IXGBE_DMATXCTL_TE)); | |
bd508178 AD |
5060 | break; |
5061 | default: | |
5062 | break; | |
5063 | } | |
7f821875 | 5064 | |
6f4a0e45 PL |
5065 | if (!pci_channel_offline(adapter->pdev)) |
5066 | ixgbe_reset(adapter); | |
c6ecf39a | 5067 | |
ec74a471 ET |
5068 | /* power down the optics for 82599 SFP+ fiber */ |
5069 | if (hw->mac.ops.disable_tx_laser) | |
c6ecf39a DS |
5070 | hw->mac.ops.disable_tx_laser(hw); |
5071 | ||
9a799d71 AK |
5072 | ixgbe_clean_all_tx_rings(adapter); |
5073 | ixgbe_clean_all_rx_rings(adapter); | |
5074 | ||
5dd2d332 | 5075 | #ifdef CONFIG_IXGBE_DCA |
96b0e0f6 | 5076 | /* since we reset the hardware DCA settings were cleared */ |
e35ec126 | 5077 | ixgbe_setup_dca(adapter); |
96b0e0f6 | 5078 | #endif |
9a799d71 AK |
5079 | } |
5080 | ||
9a799d71 AK |
5081 | /** |
5082 | * ixgbe_tx_timeout - Respond to a Tx Hang | |
5083 | * @netdev: network interface device structure | |
5084 | **/ | |
5085 | static void ixgbe_tx_timeout(struct net_device *netdev) | |
5086 | { | |
5087 | struct ixgbe_adapter *adapter = netdev_priv(netdev); | |
5088 | ||
5089 | /* Do the reset outside of interrupt context */ | |
c83c6cbd | 5090 | ixgbe_tx_timeout_reset(adapter); |
9a799d71 AK |
5091 | } |
5092 | ||
9a799d71 AK |
5093 | /** |
5094 | * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter) | |
5095 | * @adapter: board private structure to initialize | |
5096 | * | |
5097 | * ixgbe_sw_init initializes the Adapter private data structure. | |
5098 | * Fields are initialized based on PCI device information and | |
5099 | * OS network device settings (MTU size). | |
5100 | **/ | |
9f9a12f8 | 5101 | static int ixgbe_sw_init(struct ixgbe_adapter *adapter) |
9a799d71 AK |
5102 | { |
5103 | struct ixgbe_hw *hw = &adapter->hw; | |
5104 | struct pci_dev *pdev = adapter->pdev; | |
d3cb9869 | 5105 | unsigned int rss, fdir; |
cb6d0f5e | 5106 | u32 fwsm; |
7a6b6f51 | 5107 | #ifdef CONFIG_IXGBE_DCB |
2f90b865 AD |
5108 | int j; |
5109 | struct tc_configuration *tc; | |
5110 | #endif | |
021230d4 | 5111 | |
c44ade9e JB |
5112 | /* PCI config space info */ |
5113 | ||
5114 | hw->vendor_id = pdev->vendor; | |
5115 | hw->device_id = pdev->device; | |
5116 | hw->revision_id = pdev->revision; | |
5117 | hw->subsystem_vendor_id = pdev->subsystem_vendor; | |
5118 | hw->subsystem_device_id = pdev->subsystem_device; | |
5119 | ||
8fc3bb6d | 5120 | /* Set common capability flags and settings */ |
0f9b232b | 5121 | rss = min_t(int, ixgbe_max_rss_indices(adapter), num_online_cpus()); |
c087663e | 5122 | adapter->ring_feature[RING_F_RSS].limit = rss; |
8fc3bb6d ET |
5123 | adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE; |
5124 | adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED; | |
8fc3bb6d ET |
5125 | adapter->max_q_vectors = MAX_Q_VECTORS_82599; |
5126 | adapter->atr_sample_rate = 20; | |
d3cb9869 AD |
5127 | fdir = min_t(int, IXGBE_MAX_FDIR_INDICES, num_online_cpus()); |
5128 | adapter->ring_feature[RING_F_FDIR].limit = fdir; | |
8fc3bb6d ET |
5129 | adapter->fdir_pballoc = IXGBE_FDIR_PBALLOC_64K; |
5130 | #ifdef CONFIG_IXGBE_DCA | |
5131 | adapter->flags |= IXGBE_FLAG_DCA_CAPABLE; | |
5132 | #endif | |
5133 | #ifdef IXGBE_FCOE | |
5134 | adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE; | |
5135 | adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED; | |
5136 | #ifdef CONFIG_IXGBE_DCB | |
5137 | /* Default traffic class to use for FCoE */ | |
5138 | adapter->fcoe.up = IXGBE_FCOE_DEFTC; | |
5139 | #endif /* CONFIG_IXGBE_DCB */ | |
5140 | #endif /* IXGBE_FCOE */ | |
5141 | ||
5d7daa35 JK |
5142 | adapter->mac_table = kzalloc(sizeof(struct ixgbe_mac_addr) * |
5143 | hw->mac.num_rar_entries, | |
5144 | GFP_ATOMIC); | |
5145 | ||
8fc3bb6d | 5146 | /* Set MAC specific capability flags and exceptions */ |
bd508178 AD |
5147 | switch (hw->mac.type) { |
5148 | case ixgbe_mac_82598EB: | |
8fc3bb6d ET |
5149 | adapter->flags2 &= ~IXGBE_FLAG2_RSC_CAPABLE; |
5150 | adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED; | |
5151 | ||
bf069c97 DS |
5152 | if (hw->device_id == IXGBE_DEV_ID_82598AT) |
5153 | adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE; | |
8fc3bb6d | 5154 | |
49c7ffbe | 5155 | adapter->max_q_vectors = MAX_Q_VECTORS_82598; |
8fc3bb6d ET |
5156 | adapter->ring_feature[RING_F_FDIR].limit = 0; |
5157 | adapter->atr_sample_rate = 0; | |
5158 | adapter->fdir_pballoc = 0; | |
5159 | #ifdef IXGBE_FCOE | |
5160 | adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE; | |
5161 | adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED; | |
5162 | #ifdef CONFIG_IXGBE_DCB | |
5163 | adapter->fcoe.up = 0; | |
5164 | #endif /* IXGBE_DCB */ | |
5165 | #endif /* IXGBE_FCOE */ | |
5166 | break; | |
5167 | case ixgbe_mac_82599EB: | |
5168 | if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM) | |
5169 | adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE; | |
bd508178 | 5170 | break; |
b93a2226 | 5171 | case ixgbe_mac_X540: |
cb6d0f5e JK |
5172 | fwsm = IXGBE_READ_REG(hw, IXGBE_FWSM); |
5173 | if (fwsm & IXGBE_FWSM_TS_ENABLED) | |
5174 | adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE; | |
bd508178 | 5175 | break; |
9a75a1ac DS |
5176 | case ixgbe_mac_X550EM_x: |
5177 | case ixgbe_mac_X550: | |
5178 | #ifdef CONFIG_IXGBE_DCA | |
5179 | adapter->flags &= ~IXGBE_FLAG_DCA_CAPABLE; | |
5180 | #endif | |
5181 | break; | |
bd508178 AD |
5182 | default: |
5183 | break; | |
f8212f97 | 5184 | } |
2f90b865 | 5185 | |
7c8ae65a AD |
5186 | #ifdef IXGBE_FCOE |
5187 | /* FCoE support exists, always init the FCoE lock */ | |
5188 | spin_lock_init(&adapter->fcoe.lock); | |
5189 | ||
5190 | #endif | |
1fc5f038 AD |
5191 | /* n-tuple support exists, always init our spinlock */ |
5192 | spin_lock_init(&adapter->fdir_perfect_lock); | |
5193 | ||
7a6b6f51 | 5194 | #ifdef CONFIG_IXGBE_DCB |
4de2a022 JF |
5195 | switch (hw->mac.type) { |
5196 | case ixgbe_mac_X540: | |
9a75a1ac DS |
5197 | case ixgbe_mac_X550: |
5198 | case ixgbe_mac_X550EM_x: | |
4de2a022 JF |
5199 | adapter->dcb_cfg.num_tcs.pg_tcs = X540_TRAFFIC_CLASS; |
5200 | adapter->dcb_cfg.num_tcs.pfc_tcs = X540_TRAFFIC_CLASS; | |
5201 | break; | |
5202 | default: | |
5203 | adapter->dcb_cfg.num_tcs.pg_tcs = MAX_TRAFFIC_CLASS; | |
5204 | adapter->dcb_cfg.num_tcs.pfc_tcs = MAX_TRAFFIC_CLASS; | |
5205 | break; | |
5206 | } | |
5207 | ||
2f90b865 AD |
5208 | /* Configure DCB traffic classes */ |
5209 | for (j = 0; j < MAX_TRAFFIC_CLASS; j++) { | |
5210 | tc = &adapter->dcb_cfg.tc_config[j]; | |
5211 | tc->path[DCB_TX_CONFIG].bwg_id = 0; | |
5212 | tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1); | |
5213 | tc->path[DCB_RX_CONFIG].bwg_id = 0; | |
5214 | tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1); | |
5215 | tc->dcb_pfc = pfc_disabled; | |
5216 | } | |
4de2a022 JF |
5217 | |
5218 | /* Initialize default user to priority mapping, UPx->TC0 */ | |
5219 | tc = &adapter->dcb_cfg.tc_config[0]; | |
5220 | tc->path[DCB_TX_CONFIG].up_to_tc_bitmap = 0xFF; | |
5221 | tc->path[DCB_RX_CONFIG].up_to_tc_bitmap = 0xFF; | |
5222 | ||
2f90b865 AD |
5223 | adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100; |
5224 | adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100; | |
264857b8 | 5225 | adapter->dcb_cfg.pfc_mode_enable = false; |
2f90b865 | 5226 | adapter->dcb_set_bitmap = 0x00; |
3032309b | 5227 | adapter->dcbx_cap = DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_CEE; |
f525c6d2 JF |
5228 | memcpy(&adapter->temp_dcb_cfg, &adapter->dcb_cfg, |
5229 | sizeof(adapter->temp_dcb_cfg)); | |
2f90b865 AD |
5230 | |
5231 | #endif | |
9a799d71 AK |
5232 | |
5233 | /* default flow control settings */ | |
cd7664f6 | 5234 | hw->fc.requested_mode = ixgbe_fc_full; |
71fd570b | 5235 | hw->fc.current_mode = ixgbe_fc_full; /* init for ethtool output */ |
9da712d2 | 5236 | ixgbe_pbthresh_setup(adapter); |
2b9ade93 JB |
5237 | hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE; |
5238 | hw->fc.send_xon = true; | |
73d80953 | 5239 | hw->fc.disable_fc_autoneg = ixgbe_device_supports_autoneg_fc(hw); |
9a799d71 | 5240 | |
99d74487 | 5241 | #ifdef CONFIG_PCI_IOV |
170e8543 JK |
5242 | if (max_vfs > 0) |
5243 | e_dev_warn("Enabling SR-IOV VFs using the max_vfs module parameter is deprecated - please use the pci sysfs interface instead.\n"); | |
5244 | ||
99d74487 | 5245 | /* assign number of SR-IOV VFs */ |
170e8543 | 5246 | if (hw->mac.type != ixgbe_mac_82598EB) { |
dcc23e3a | 5247 | if (max_vfs > IXGBE_MAX_VFS_DRV_LIMIT) { |
170e8543 JK |
5248 | adapter->num_vfs = 0; |
5249 | e_dev_warn("max_vfs parameter out of range. Not assigning any SR-IOV VFs\n"); | |
5250 | } else { | |
5251 | adapter->num_vfs = max_vfs; | |
5252 | } | |
5253 | } | |
5254 | #endif /* CONFIG_PCI_IOV */ | |
99d74487 | 5255 | |
30efa5a3 | 5256 | /* enable itr by default in dynamic mode */ |
f7554a2b | 5257 | adapter->rx_itr_setting = 1; |
f7554a2b | 5258 | adapter->tx_itr_setting = 1; |
30efa5a3 | 5259 | |
30efa5a3 JB |
5260 | /* set default ring sizes */ |
5261 | adapter->tx_ring_count = IXGBE_DEFAULT_TXD; | |
5262 | adapter->rx_ring_count = IXGBE_DEFAULT_RXD; | |
5263 | ||
bd198058 | 5264 | /* set default work limits */ |
59224555 | 5265 | adapter->tx_work_limit = IXGBE_DEFAULT_TX_WORK; |
bd198058 | 5266 | |
9a799d71 | 5267 | /* initialize eeprom parameters */ |
c44ade9e | 5268 | if (ixgbe_init_eeprom_params_generic(hw)) { |
849c4542 | 5269 | e_dev_err("EEPROM initialization failed\n"); |
9a799d71 AK |
5270 | return -EIO; |
5271 | } | |
5272 | ||
2a47fa45 JF |
5273 | /* PF holds first pool slot */ |
5274 | set_bit(0, &adapter->fwd_bitmask); | |
9a799d71 AK |
5275 | set_bit(__IXGBE_DOWN, &adapter->state); |
5276 | ||
5277 | return 0; | |
5278 | } | |
5279 | ||
5280 | /** | |
5281 | * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors) | |
3a581073 | 5282 | * @tx_ring: tx descriptor ring (for a specific queue) to setup |
9a799d71 AK |
5283 | * |
5284 | * Return 0 on success, negative on failure | |
5285 | **/ | |
b6ec895e | 5286 | int ixgbe_setup_tx_resources(struct ixgbe_ring *tx_ring) |
9a799d71 | 5287 | { |
b6ec895e | 5288 | struct device *dev = tx_ring->dev; |
de88eeeb | 5289 | int orig_node = dev_to_node(dev); |
ca8dfe25 | 5290 | int ring_node = -1; |
9a799d71 AK |
5291 | int size; |
5292 | ||
3a581073 | 5293 | size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count; |
de88eeeb AD |
5294 | |
5295 | if (tx_ring->q_vector) | |
ca8dfe25 | 5296 | ring_node = tx_ring->q_vector->numa_node; |
de88eeeb | 5297 | |
ca8dfe25 | 5298 | tx_ring->tx_buffer_info = vzalloc_node(size, ring_node); |
1a6c14a2 | 5299 | if (!tx_ring->tx_buffer_info) |
89bf67f1 | 5300 | tx_ring->tx_buffer_info = vzalloc(size); |
e01c31a5 JB |
5301 | if (!tx_ring->tx_buffer_info) |
5302 | goto err; | |
9a799d71 | 5303 | |
827da44c JS |
5304 | u64_stats_init(&tx_ring->syncp); |
5305 | ||
9a799d71 | 5306 | /* round up to nearest 4K */ |
12207e49 | 5307 | tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc); |
3a581073 | 5308 | tx_ring->size = ALIGN(tx_ring->size, 4096); |
9a799d71 | 5309 | |
ca8dfe25 | 5310 | set_dev_node(dev, ring_node); |
de88eeeb AD |
5311 | tx_ring->desc = dma_alloc_coherent(dev, |
5312 | tx_ring->size, | |
5313 | &tx_ring->dma, | |
5314 | GFP_KERNEL); | |
5315 | set_dev_node(dev, orig_node); | |
5316 | if (!tx_ring->desc) | |
5317 | tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size, | |
5318 | &tx_ring->dma, GFP_KERNEL); | |
e01c31a5 JB |
5319 | if (!tx_ring->desc) |
5320 | goto err; | |
9a799d71 | 5321 | |
3a581073 JB |
5322 | tx_ring->next_to_use = 0; |
5323 | tx_ring->next_to_clean = 0; | |
9a799d71 | 5324 | return 0; |
e01c31a5 JB |
5325 | |
5326 | err: | |
5327 | vfree(tx_ring->tx_buffer_info); | |
5328 | tx_ring->tx_buffer_info = NULL; | |
b6ec895e | 5329 | dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n"); |
e01c31a5 | 5330 | return -ENOMEM; |
9a799d71 AK |
5331 | } |
5332 | ||
69888674 AD |
5333 | /** |
5334 | * ixgbe_setup_all_tx_resources - allocate all queues Tx resources | |
5335 | * @adapter: board private structure | |
5336 | * | |
5337 | * If this function returns with an error, then it's possible one or | |
5338 | * more of the rings is populated (while the rest are not). It is the | |
5339 | * callers duty to clean those orphaned rings. | |
5340 | * | |
5341 | * Return 0 on success, negative on failure | |
5342 | **/ | |
5343 | static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter) | |
5344 | { | |
5345 | int i, err = 0; | |
5346 | ||
5347 | for (i = 0; i < adapter->num_tx_queues; i++) { | |
b6ec895e | 5348 | err = ixgbe_setup_tx_resources(adapter->tx_ring[i]); |
69888674 AD |
5349 | if (!err) |
5350 | continue; | |
de3d5b94 | 5351 | |
396e799c | 5352 | e_err(probe, "Allocation for Tx Queue %u failed\n", i); |
de3d5b94 | 5353 | goto err_setup_tx; |
69888674 AD |
5354 | } |
5355 | ||
de3d5b94 AD |
5356 | return 0; |
5357 | err_setup_tx: | |
5358 | /* rewind the index freeing the rings as we go */ | |
5359 | while (i--) | |
5360 | ixgbe_free_tx_resources(adapter->tx_ring[i]); | |
69888674 AD |
5361 | return err; |
5362 | } | |
5363 | ||
9a799d71 AK |
5364 | /** |
5365 | * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors) | |
3a581073 | 5366 | * @rx_ring: rx descriptor ring (for a specific queue) to setup |
9a799d71 AK |
5367 | * |
5368 | * Returns 0 on success, negative on failure | |
5369 | **/ | |
b6ec895e | 5370 | int ixgbe_setup_rx_resources(struct ixgbe_ring *rx_ring) |
9a799d71 | 5371 | { |
b6ec895e | 5372 | struct device *dev = rx_ring->dev; |
de88eeeb | 5373 | int orig_node = dev_to_node(dev); |
ca8dfe25 | 5374 | int ring_node = -1; |
021230d4 | 5375 | int size; |
9a799d71 | 5376 | |
3a581073 | 5377 | size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count; |
de88eeeb AD |
5378 | |
5379 | if (rx_ring->q_vector) | |
ca8dfe25 | 5380 | ring_node = rx_ring->q_vector->numa_node; |
de88eeeb | 5381 | |
ca8dfe25 | 5382 | rx_ring->rx_buffer_info = vzalloc_node(size, ring_node); |
1a6c14a2 | 5383 | if (!rx_ring->rx_buffer_info) |
89bf67f1 | 5384 | rx_ring->rx_buffer_info = vzalloc(size); |
b6ec895e AD |
5385 | if (!rx_ring->rx_buffer_info) |
5386 | goto err; | |
9a799d71 | 5387 | |
827da44c JS |
5388 | u64_stats_init(&rx_ring->syncp); |
5389 | ||
9a799d71 | 5390 | /* Round up to nearest 4K */ |
3a581073 JB |
5391 | rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc); |
5392 | rx_ring->size = ALIGN(rx_ring->size, 4096); | |
9a799d71 | 5393 | |
ca8dfe25 | 5394 | set_dev_node(dev, ring_node); |
de88eeeb AD |
5395 | rx_ring->desc = dma_alloc_coherent(dev, |
5396 | rx_ring->size, | |
5397 | &rx_ring->dma, | |
5398 | GFP_KERNEL); | |
5399 | set_dev_node(dev, orig_node); | |
5400 | if (!rx_ring->desc) | |
5401 | rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size, | |
5402 | &rx_ring->dma, GFP_KERNEL); | |
b6ec895e AD |
5403 | if (!rx_ring->desc) |
5404 | goto err; | |
9a799d71 | 5405 | |
3a581073 JB |
5406 | rx_ring->next_to_clean = 0; |
5407 | rx_ring->next_to_use = 0; | |
9a799d71 AK |
5408 | |
5409 | return 0; | |
b6ec895e AD |
5410 | err: |
5411 | vfree(rx_ring->rx_buffer_info); | |
5412 | rx_ring->rx_buffer_info = NULL; | |
5413 | dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n"); | |
177db6ff | 5414 | return -ENOMEM; |
9a799d71 AK |
5415 | } |
5416 | ||
69888674 AD |
5417 | /** |
5418 | * ixgbe_setup_all_rx_resources - allocate all queues Rx resources | |
5419 | * @adapter: board private structure | |
5420 | * | |
5421 | * If this function returns with an error, then it's possible one or | |
5422 | * more of the rings is populated (while the rest are not). It is the | |
5423 | * callers duty to clean those orphaned rings. | |
5424 | * | |
5425 | * Return 0 on success, negative on failure | |
5426 | **/ | |
69888674 AD |
5427 | static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter) |
5428 | { | |
5429 | int i, err = 0; | |
5430 | ||
5431 | for (i = 0; i < adapter->num_rx_queues; i++) { | |
b6ec895e | 5432 | err = ixgbe_setup_rx_resources(adapter->rx_ring[i]); |
69888674 AD |
5433 | if (!err) |
5434 | continue; | |
de3d5b94 | 5435 | |
396e799c | 5436 | e_err(probe, "Allocation for Rx Queue %u failed\n", i); |
de3d5b94 | 5437 | goto err_setup_rx; |
69888674 AD |
5438 | } |
5439 | ||
7c8ae65a AD |
5440 | #ifdef IXGBE_FCOE |
5441 | err = ixgbe_setup_fcoe_ddp_resources(adapter); | |
5442 | if (!err) | |
5443 | #endif | |
5444 | return 0; | |
de3d5b94 AD |
5445 | err_setup_rx: |
5446 | /* rewind the index freeing the rings as we go */ | |
5447 | while (i--) | |
5448 | ixgbe_free_rx_resources(adapter->rx_ring[i]); | |
69888674 AD |
5449 | return err; |
5450 | } | |
5451 | ||
9a799d71 AK |
5452 | /** |
5453 | * ixgbe_free_tx_resources - Free Tx Resources per Queue | |
9a799d71 AK |
5454 | * @tx_ring: Tx descriptor ring for a specific queue |
5455 | * | |
5456 | * Free all transmit software resources | |
5457 | **/ | |
b6ec895e | 5458 | void ixgbe_free_tx_resources(struct ixgbe_ring *tx_ring) |
9a799d71 | 5459 | { |
b6ec895e | 5460 | ixgbe_clean_tx_ring(tx_ring); |
9a799d71 AK |
5461 | |
5462 | vfree(tx_ring->tx_buffer_info); | |
5463 | tx_ring->tx_buffer_info = NULL; | |
5464 | ||
b6ec895e AD |
5465 | /* if not set, then don't free */ |
5466 | if (!tx_ring->desc) | |
5467 | return; | |
5468 | ||
5469 | dma_free_coherent(tx_ring->dev, tx_ring->size, | |
5470 | tx_ring->desc, tx_ring->dma); | |
9a799d71 AK |
5471 | |
5472 | tx_ring->desc = NULL; | |
5473 | } | |
5474 | ||
5475 | /** | |
5476 | * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues | |
5477 | * @adapter: board private structure | |
5478 | * | |
5479 | * Free all transmit software resources | |
5480 | **/ | |
5481 | static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter) | |
5482 | { | |
5483 | int i; | |
5484 | ||
5485 | for (i = 0; i < adapter->num_tx_queues; i++) | |
4a0b9ca0 | 5486 | if (adapter->tx_ring[i]->desc) |
b6ec895e | 5487 | ixgbe_free_tx_resources(adapter->tx_ring[i]); |
9a799d71 AK |
5488 | } |
5489 | ||
5490 | /** | |
b4617240 | 5491 | * ixgbe_free_rx_resources - Free Rx Resources |
9a799d71 AK |
5492 | * @rx_ring: ring to clean the resources from |
5493 | * | |
5494 | * Free all receive software resources | |
5495 | **/ | |
b6ec895e | 5496 | void ixgbe_free_rx_resources(struct ixgbe_ring *rx_ring) |
9a799d71 | 5497 | { |
b6ec895e | 5498 | ixgbe_clean_rx_ring(rx_ring); |
9a799d71 AK |
5499 | |
5500 | vfree(rx_ring->rx_buffer_info); | |
5501 | rx_ring->rx_buffer_info = NULL; | |
5502 | ||
b6ec895e AD |
5503 | /* if not set, then don't free */ |
5504 | if (!rx_ring->desc) | |
5505 | return; | |
5506 | ||
5507 | dma_free_coherent(rx_ring->dev, rx_ring->size, | |
5508 | rx_ring->desc, rx_ring->dma); | |
9a799d71 AK |
5509 | |
5510 | rx_ring->desc = NULL; | |
5511 | } | |
5512 | ||
5513 | /** | |
5514 | * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues | |
5515 | * @adapter: board private structure | |
5516 | * | |
5517 | * Free all receive software resources | |
5518 | **/ | |
5519 | static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter) | |
5520 | { | |
5521 | int i; | |
5522 | ||
7c8ae65a AD |
5523 | #ifdef IXGBE_FCOE |
5524 | ixgbe_free_fcoe_ddp_resources(adapter); | |
5525 | ||
5526 | #endif | |
9a799d71 | 5527 | for (i = 0; i < adapter->num_rx_queues; i++) |
4a0b9ca0 | 5528 | if (adapter->rx_ring[i]->desc) |
b6ec895e | 5529 | ixgbe_free_rx_resources(adapter->rx_ring[i]); |
9a799d71 AK |
5530 | } |
5531 | ||
9a799d71 AK |
5532 | /** |
5533 | * ixgbe_change_mtu - Change the Maximum Transfer Unit | |
5534 | * @netdev: network interface device structure | |
5535 | * @new_mtu: new value for maximum frame size | |
5536 | * | |
5537 | * Returns 0 on success, negative on failure | |
5538 | **/ | |
5539 | static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu) | |
5540 | { | |
5541 | struct ixgbe_adapter *adapter = netdev_priv(netdev); | |
5542 | int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN; | |
5543 | ||
42c783c5 | 5544 | /* MTU < 68 is an error and causes problems on some kernels */ |
655309e9 AD |
5545 | if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE)) |
5546 | return -EINVAL; | |
5547 | ||
5548 | /* | |
872844dd AD |
5549 | * For 82599EB we cannot allow legacy VFs to enable their receive |
5550 | * paths when MTU greater than 1500 is configured. So display a | |
5551 | * warning that legacy VFs will be disabled. | |
655309e9 AD |
5552 | */ |
5553 | if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) && | |
5554 | (adapter->hw.mac.type == ixgbe_mac_82599EB) && | |
c560451c | 5555 | (max_frame > (ETH_FRAME_LEN + ETH_FCS_LEN))) |
872844dd | 5556 | e_warn(probe, "Setting MTU > 1500 will disable legacy VFs\n"); |
9a799d71 | 5557 | |
396e799c | 5558 | e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu); |
655309e9 | 5559 | |
021230d4 | 5560 | /* must set new MTU before calling down or up */ |
9a799d71 AK |
5561 | netdev->mtu = new_mtu; |
5562 | ||
d4f80882 AV |
5563 | if (netif_running(netdev)) |
5564 | ixgbe_reinit_locked(adapter); | |
9a799d71 AK |
5565 | |
5566 | return 0; | |
5567 | } | |
5568 | ||
5569 | /** | |
5570 | * ixgbe_open - Called when a network interface is made active | |
5571 | * @netdev: network interface device structure | |
5572 | * | |
5573 | * Returns 0 on success, negative value on failure | |
5574 | * | |
5575 | * The open entry point is called when a network interface is made | |
5576 | * active by the system (IFF_UP). At this point all resources needed | |
5577 | * for transmit and receive operations are allocated, the interrupt | |
5578 | * handler is registered with the OS, the watchdog timer is started, | |
5579 | * and the stack is notified that the interface is ready. | |
5580 | **/ | |
5581 | static int ixgbe_open(struct net_device *netdev) | |
5582 | { | |
5583 | struct ixgbe_adapter *adapter = netdev_priv(netdev); | |
2a47fa45 | 5584 | int err, queues; |
4bebfaa5 AK |
5585 | |
5586 | /* disallow open during test */ | |
5587 | if (test_bit(__IXGBE_TESTING, &adapter->state)) | |
5588 | return -EBUSY; | |
9a799d71 | 5589 | |
54386467 JB |
5590 | netif_carrier_off(netdev); |
5591 | ||
9a799d71 AK |
5592 | /* allocate transmit descriptors */ |
5593 | err = ixgbe_setup_all_tx_resources(adapter); | |
5594 | if (err) | |
5595 | goto err_setup_tx; | |
5596 | ||
9a799d71 AK |
5597 | /* allocate receive descriptors */ |
5598 | err = ixgbe_setup_all_rx_resources(adapter); | |
5599 | if (err) | |
5600 | goto err_setup_rx; | |
5601 | ||
5602 | ixgbe_configure(adapter); | |
5603 | ||
021230d4 | 5604 | err = ixgbe_request_irq(adapter); |
9a799d71 AK |
5605 | if (err) |
5606 | goto err_req_irq; | |
5607 | ||
ac802f5d | 5608 | /* Notify the stack of the actual queue counts. */ |
2a47fa45 JF |
5609 | if (adapter->num_rx_pools > 1) |
5610 | queues = adapter->num_rx_queues_per_pool; | |
5611 | else | |
5612 | queues = adapter->num_tx_queues; | |
5613 | ||
5614 | err = netif_set_real_num_tx_queues(netdev, queues); | |
ac802f5d AD |
5615 | if (err) |
5616 | goto err_set_queues; | |
5617 | ||
2a47fa45 JF |
5618 | if (adapter->num_rx_pools > 1 && |
5619 | adapter->num_rx_queues > IXGBE_MAX_L2A_QUEUES) | |
5620 | queues = IXGBE_MAX_L2A_QUEUES; | |
5621 | else | |
5622 | queues = adapter->num_rx_queues; | |
5623 | err = netif_set_real_num_rx_queues(netdev, queues); | |
ac802f5d AD |
5624 | if (err) |
5625 | goto err_set_queues; | |
5626 | ||
1a71ab24 | 5627 | ixgbe_ptp_init(adapter); |
1a71ab24 | 5628 | |
c7ccde0f | 5629 | ixgbe_up_complete(adapter); |
9a799d71 AK |
5630 | |
5631 | return 0; | |
5632 | ||
ac802f5d AD |
5633 | err_set_queues: |
5634 | ixgbe_free_irq(adapter); | |
9a799d71 | 5635 | err_req_irq: |
a20a1199 | 5636 | ixgbe_free_all_rx_resources(adapter); |
de3d5b94 | 5637 | err_setup_rx: |
a20a1199 | 5638 | ixgbe_free_all_tx_resources(adapter); |
de3d5b94 | 5639 | err_setup_tx: |
9a799d71 AK |
5640 | ixgbe_reset(adapter); |
5641 | ||
5642 | return err; | |
5643 | } | |
5644 | ||
a0cccce2 JK |
5645 | static void ixgbe_close_suspend(struct ixgbe_adapter *adapter) |
5646 | { | |
5647 | ixgbe_ptp_suspend(adapter); | |
5648 | ||
5649 | ixgbe_down(adapter); | |
5650 | ixgbe_free_irq(adapter); | |
5651 | ||
5652 | ixgbe_free_all_tx_resources(adapter); | |
5653 | ixgbe_free_all_rx_resources(adapter); | |
5654 | } | |
5655 | ||
9a799d71 AK |
5656 | /** |
5657 | * ixgbe_close - Disables a network interface | |
5658 | * @netdev: network interface device structure | |
5659 | * | |
5660 | * Returns 0, this is not allowed to fail | |
5661 | * | |
5662 | * The close entry point is called when an interface is de-activated | |
5663 | * by the OS. The hardware is still under the drivers control, but | |
5664 | * needs to be disabled. A global MAC reset is issued to stop the | |
5665 | * hardware, and all transmit and receive resources are freed. | |
5666 | **/ | |
5667 | static int ixgbe_close(struct net_device *netdev) | |
5668 | { | |
5669 | struct ixgbe_adapter *adapter = netdev_priv(netdev); | |
9a799d71 | 5670 | |
1a71ab24 | 5671 | ixgbe_ptp_stop(adapter); |
1a71ab24 | 5672 | |
a0cccce2 | 5673 | ixgbe_close_suspend(adapter); |
9a799d71 | 5674 | |
e4911d57 AD |
5675 | ixgbe_fdir_filter_exit(adapter); |
5676 | ||
5eba3699 | 5677 | ixgbe_release_hw_control(adapter); |
9a799d71 AK |
5678 | |
5679 | return 0; | |
5680 | } | |
5681 | ||
b3c8b4ba AD |
5682 | #ifdef CONFIG_PM |
5683 | static int ixgbe_resume(struct pci_dev *pdev) | |
5684 | { | |
c60fbb00 AD |
5685 | struct ixgbe_adapter *adapter = pci_get_drvdata(pdev); |
5686 | struct net_device *netdev = adapter->netdev; | |
b3c8b4ba AD |
5687 | u32 err; |
5688 | ||
0391bbe3 | 5689 | adapter->hw.hw_addr = adapter->io_addr; |
b3c8b4ba AD |
5690 | pci_set_power_state(pdev, PCI_D0); |
5691 | pci_restore_state(pdev); | |
656ab817 DS |
5692 | /* |
5693 | * pci_restore_state clears dev->state_saved so call | |
5694 | * pci_save_state to restore it. | |
5695 | */ | |
5696 | pci_save_state(pdev); | |
9ce77666 | 5697 | |
5698 | err = pci_enable_device_mem(pdev); | |
b3c8b4ba | 5699 | if (err) { |
849c4542 | 5700 | e_dev_err("Cannot enable PCI device from suspend\n"); |
b3c8b4ba AD |
5701 | return err; |
5702 | } | |
4e857c58 | 5703 | smp_mb__before_atomic(); |
41c62843 | 5704 | clear_bit(__IXGBE_DISABLED, &adapter->state); |
b3c8b4ba AD |
5705 | pci_set_master(pdev); |
5706 | ||
dd4d8ca6 | 5707 | pci_wake_from_d3(pdev, false); |
b3c8b4ba | 5708 | |
b3c8b4ba AD |
5709 | ixgbe_reset(adapter); |
5710 | ||
495dce12 WJP |
5711 | IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0); |
5712 | ||
ac802f5d AD |
5713 | rtnl_lock(); |
5714 | err = ixgbe_init_interrupt_scheme(adapter); | |
5715 | if (!err && netif_running(netdev)) | |
c60fbb00 | 5716 | err = ixgbe_open(netdev); |
ac802f5d AD |
5717 | |
5718 | rtnl_unlock(); | |
5719 | ||
5720 | if (err) | |
5721 | return err; | |
b3c8b4ba AD |
5722 | |
5723 | netif_device_attach(netdev); | |
5724 | ||
5725 | return 0; | |
5726 | } | |
b3c8b4ba | 5727 | #endif /* CONFIG_PM */ |
9d8d05ae RW |
5728 | |
5729 | static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake) | |
b3c8b4ba | 5730 | { |
c60fbb00 AD |
5731 | struct ixgbe_adapter *adapter = pci_get_drvdata(pdev); |
5732 | struct net_device *netdev = adapter->netdev; | |
e8e26350 PW |
5733 | struct ixgbe_hw *hw = &adapter->hw; |
5734 | u32 ctrl, fctrl; | |
5735 | u32 wufc = adapter->wol; | |
b3c8b4ba AD |
5736 | #ifdef CONFIG_PM |
5737 | int retval = 0; | |
5738 | #endif | |
5739 | ||
5740 | netif_device_detach(netdev); | |
5741 | ||
499ab5cc | 5742 | rtnl_lock(); |
a0cccce2 JK |
5743 | if (netif_running(netdev)) |
5744 | ixgbe_close_suspend(adapter); | |
499ab5cc | 5745 | rtnl_unlock(); |
b3c8b4ba | 5746 | |
5f5ae6fc AD |
5747 | ixgbe_clear_interrupt_scheme(adapter); |
5748 | ||
b3c8b4ba AD |
5749 | #ifdef CONFIG_PM |
5750 | retval = pci_save_state(pdev); | |
5751 | if (retval) | |
5752 | return retval; | |
4df10466 | 5753 | |
b3c8b4ba | 5754 | #endif |
f4f1040a JK |
5755 | if (hw->mac.ops.stop_link_on_d3) |
5756 | hw->mac.ops.stop_link_on_d3(hw); | |
5757 | ||
e8e26350 PW |
5758 | if (wufc) { |
5759 | ixgbe_set_rx_mode(netdev); | |
b3c8b4ba | 5760 | |
ec74a471 ET |
5761 | /* enable the optics for 82599 SFP+ fiber as we can WoL */ |
5762 | if (hw->mac.ops.enable_tx_laser) | |
c509e754 DS |
5763 | hw->mac.ops.enable_tx_laser(hw); |
5764 | ||
e8e26350 PW |
5765 | /* turn on all-multi mode if wake on multicast is enabled */ |
5766 | if (wufc & IXGBE_WUFC_MC) { | |
5767 | fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL); | |
5768 | fctrl |= IXGBE_FCTRL_MPE; | |
5769 | IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl); | |
5770 | } | |
5771 | ||
5772 | ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL); | |
5773 | ctrl |= IXGBE_CTRL_GIO_DIS; | |
5774 | IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl); | |
5775 | ||
5776 | IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc); | |
5777 | } else { | |
5778 | IXGBE_WRITE_REG(hw, IXGBE_WUC, 0); | |
5779 | IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0); | |
5780 | } | |
5781 | ||
bd508178 AD |
5782 | switch (hw->mac.type) { |
5783 | case ixgbe_mac_82598EB: | |
dd4d8ca6 | 5784 | pci_wake_from_d3(pdev, false); |
bd508178 AD |
5785 | break; |
5786 | case ixgbe_mac_82599EB: | |
b93a2226 | 5787 | case ixgbe_mac_X540: |
9a75a1ac DS |
5788 | case ixgbe_mac_X550: |
5789 | case ixgbe_mac_X550EM_x: | |
bd508178 AD |
5790 | pci_wake_from_d3(pdev, !!wufc); |
5791 | break; | |
5792 | default: | |
5793 | break; | |
5794 | } | |
b3c8b4ba | 5795 | |
9d8d05ae RW |
5796 | *enable_wake = !!wufc; |
5797 | ||
b3c8b4ba AD |
5798 | ixgbe_release_hw_control(adapter); |
5799 | ||
41c62843 MR |
5800 | if (!test_and_set_bit(__IXGBE_DISABLED, &adapter->state)) |
5801 | pci_disable_device(pdev); | |
b3c8b4ba | 5802 | |
9d8d05ae RW |
5803 | return 0; |
5804 | } | |
5805 | ||
5806 | #ifdef CONFIG_PM | |
5807 | static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state) | |
5808 | { | |
5809 | int retval; | |
5810 | bool wake; | |
5811 | ||
5812 | retval = __ixgbe_shutdown(pdev, &wake); | |
5813 | if (retval) | |
5814 | return retval; | |
5815 | ||
5816 | if (wake) { | |
5817 | pci_prepare_to_sleep(pdev); | |
5818 | } else { | |
5819 | pci_wake_from_d3(pdev, false); | |
5820 | pci_set_power_state(pdev, PCI_D3hot); | |
5821 | } | |
b3c8b4ba AD |
5822 | |
5823 | return 0; | |
5824 | } | |
9d8d05ae | 5825 | #endif /* CONFIG_PM */ |
b3c8b4ba AD |
5826 | |
5827 | static void ixgbe_shutdown(struct pci_dev *pdev) | |
5828 | { | |
9d8d05ae RW |
5829 | bool wake; |
5830 | ||
5831 | __ixgbe_shutdown(pdev, &wake); | |
5832 | ||
5833 | if (system_state == SYSTEM_POWER_OFF) { | |
5834 | pci_wake_from_d3(pdev, wake); | |
5835 | pci_set_power_state(pdev, PCI_D3hot); | |
5836 | } | |
b3c8b4ba AD |
5837 | } |
5838 | ||
9a799d71 AK |
5839 | /** |
5840 | * ixgbe_update_stats - Update the board statistics counters. | |
5841 | * @adapter: board private structure | |
5842 | **/ | |
5843 | void ixgbe_update_stats(struct ixgbe_adapter *adapter) | |
5844 | { | |
2d86f139 | 5845 | struct net_device *netdev = adapter->netdev; |
9a799d71 | 5846 | struct ixgbe_hw *hw = &adapter->hw; |
5b7da515 | 5847 | struct ixgbe_hw_stats *hwstats = &adapter->stats; |
6f11eef7 AV |
5848 | u64 total_mpc = 0; |
5849 | u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot; | |
5b7da515 AD |
5850 | u64 non_eop_descs = 0, restart_queue = 0, tx_busy = 0; |
5851 | u64 alloc_rx_page_failed = 0, alloc_rx_buff_failed = 0; | |
8a0da21b | 5852 | u64 bytes = 0, packets = 0, hw_csum_rx_error = 0; |
9a799d71 | 5853 | |
d08935c2 DS |
5854 | if (test_bit(__IXGBE_DOWN, &adapter->state) || |
5855 | test_bit(__IXGBE_RESETTING, &adapter->state)) | |
5856 | return; | |
5857 | ||
94b982b2 | 5858 | if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) { |
f8212f97 | 5859 | u64 rsc_count = 0; |
94b982b2 | 5860 | u64 rsc_flush = 0; |
94b982b2 | 5861 | for (i = 0; i < adapter->num_rx_queues; i++) { |
5b7da515 AD |
5862 | rsc_count += adapter->rx_ring[i]->rx_stats.rsc_count; |
5863 | rsc_flush += adapter->rx_ring[i]->rx_stats.rsc_flush; | |
94b982b2 MC |
5864 | } |
5865 | adapter->rsc_total_count = rsc_count; | |
5866 | adapter->rsc_total_flush = rsc_flush; | |
d51019a4 PW |
5867 | } |
5868 | ||
5b7da515 AD |
5869 | for (i = 0; i < adapter->num_rx_queues; i++) { |
5870 | struct ixgbe_ring *rx_ring = adapter->rx_ring[i]; | |
5871 | non_eop_descs += rx_ring->rx_stats.non_eop_descs; | |
5872 | alloc_rx_page_failed += rx_ring->rx_stats.alloc_rx_page_failed; | |
5873 | alloc_rx_buff_failed += rx_ring->rx_stats.alloc_rx_buff_failed; | |
8a0da21b | 5874 | hw_csum_rx_error += rx_ring->rx_stats.csum_err; |
5b7da515 AD |
5875 | bytes += rx_ring->stats.bytes; |
5876 | packets += rx_ring->stats.packets; | |
5877 | } | |
5878 | adapter->non_eop_descs = non_eop_descs; | |
5879 | adapter->alloc_rx_page_failed = alloc_rx_page_failed; | |
5880 | adapter->alloc_rx_buff_failed = alloc_rx_buff_failed; | |
8a0da21b | 5881 | adapter->hw_csum_rx_error = hw_csum_rx_error; |
5b7da515 AD |
5882 | netdev->stats.rx_bytes = bytes; |
5883 | netdev->stats.rx_packets = packets; | |
5884 | ||
5885 | bytes = 0; | |
5886 | packets = 0; | |
7ca3bc58 | 5887 | /* gather some stats to the adapter struct that are per queue */ |
5b7da515 AD |
5888 | for (i = 0; i < adapter->num_tx_queues; i++) { |
5889 | struct ixgbe_ring *tx_ring = adapter->tx_ring[i]; | |
5890 | restart_queue += tx_ring->tx_stats.restart_queue; | |
5891 | tx_busy += tx_ring->tx_stats.tx_busy; | |
5892 | bytes += tx_ring->stats.bytes; | |
5893 | packets += tx_ring->stats.packets; | |
5894 | } | |
eb985f09 | 5895 | adapter->restart_queue = restart_queue; |
5b7da515 AD |
5896 | adapter->tx_busy = tx_busy; |
5897 | netdev->stats.tx_bytes = bytes; | |
5898 | netdev->stats.tx_packets = packets; | |
7ca3bc58 | 5899 | |
7ca647bd | 5900 | hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS); |
1a70db4b ET |
5901 | |
5902 | /* 8 register reads */ | |
6f11eef7 AV |
5903 | for (i = 0; i < 8; i++) { |
5904 | /* for packet buffers not used, the register should read 0 */ | |
5905 | mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i)); | |
5906 | missed_rx += mpc; | |
7ca647bd JP |
5907 | hwstats->mpc[i] += mpc; |
5908 | total_mpc += hwstats->mpc[i]; | |
1a70db4b ET |
5909 | hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i)); |
5910 | hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i)); | |
bd508178 AD |
5911 | switch (hw->mac.type) { |
5912 | case ixgbe_mac_82598EB: | |
1a70db4b ET |
5913 | hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i)); |
5914 | hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i)); | |
5915 | hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i)); | |
7ca647bd JP |
5916 | hwstats->pxonrxc[i] += |
5917 | IXGBE_READ_REG(hw, IXGBE_PXONRXC(i)); | |
bd508178 AD |
5918 | break; |
5919 | case ixgbe_mac_82599EB: | |
b93a2226 | 5920 | case ixgbe_mac_X540: |
9a75a1ac DS |
5921 | case ixgbe_mac_X550: |
5922 | case ixgbe_mac_X550EM_x: | |
bd508178 AD |
5923 | hwstats->pxonrxc[i] += |
5924 | IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i)); | |
bd508178 AD |
5925 | break; |
5926 | default: | |
5927 | break; | |
e8e26350 | 5928 | } |
6f11eef7 | 5929 | } |
1a70db4b ET |
5930 | |
5931 | /*16 register reads */ | |
5932 | for (i = 0; i < 16; i++) { | |
5933 | hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i)); | |
5934 | hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i)); | |
5935 | if ((hw->mac.type == ixgbe_mac_82599EB) || | |
9a75a1ac DS |
5936 | (hw->mac.type == ixgbe_mac_X540) || |
5937 | (hw->mac.type == ixgbe_mac_X550) || | |
5938 | (hw->mac.type == ixgbe_mac_X550EM_x)) { | |
1a70db4b ET |
5939 | hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC_L(i)); |
5940 | IXGBE_READ_REG(hw, IXGBE_QBTC_H(i)); /* to clear */ | |
5941 | hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC_L(i)); | |
5942 | IXGBE_READ_REG(hw, IXGBE_QBRC_H(i)); /* to clear */ | |
5943 | } | |
5944 | } | |
5945 | ||
7ca647bd | 5946 | hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC); |
6f11eef7 | 5947 | /* work around hardware counting issue */ |
7ca647bd | 5948 | hwstats->gprc -= missed_rx; |
6f11eef7 | 5949 | |
c84d324c JF |
5950 | ixgbe_update_xoff_received(adapter); |
5951 | ||
6f11eef7 | 5952 | /* 82598 hardware only has a 32 bit counter in the high register */ |
bd508178 AD |
5953 | switch (hw->mac.type) { |
5954 | case ixgbe_mac_82598EB: | |
5955 | hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC); | |
bd508178 AD |
5956 | hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH); |
5957 | hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH); | |
5958 | hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH); | |
5959 | break; | |
b93a2226 | 5960 | case ixgbe_mac_X540: |
9a75a1ac DS |
5961 | case ixgbe_mac_X550: |
5962 | case ixgbe_mac_X550EM_x: | |
5963 | /* OS2BMC stats are X540 and later */ | |
58f6bcf9 ET |
5964 | hwstats->o2bgptc += IXGBE_READ_REG(hw, IXGBE_O2BGPTC); |
5965 | hwstats->o2bspc += IXGBE_READ_REG(hw, IXGBE_O2BSPC); | |
5966 | hwstats->b2ospc += IXGBE_READ_REG(hw, IXGBE_B2OSPC); | |
5967 | hwstats->b2ogprc += IXGBE_READ_REG(hw, IXGBE_B2OGPRC); | |
5968 | case ixgbe_mac_82599EB: | |
a4d4f629 AD |
5969 | for (i = 0; i < 16; i++) |
5970 | adapter->hw_rx_no_dma_resources += | |
5971 | IXGBE_READ_REG(hw, IXGBE_QPRDC(i)); | |
7ca647bd | 5972 | hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL); |
bd508178 | 5973 | IXGBE_READ_REG(hw, IXGBE_GORCH); /* to clear */ |
7ca647bd | 5974 | hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL); |
bd508178 | 5975 | IXGBE_READ_REG(hw, IXGBE_GOTCH); /* to clear */ |
7ca647bd | 5976 | hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL); |
bd508178 | 5977 | IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */ |
7ca647bd | 5978 | hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT); |
7ca647bd JP |
5979 | hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH); |
5980 | hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS); | |
6d45522c | 5981 | #ifdef IXGBE_FCOE |
7ca647bd JP |
5982 | hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC); |
5983 | hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC); | |
5984 | hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC); | |
5985 | hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC); | |
5986 | hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC); | |
5987 | hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC); | |
7b859ebc | 5988 | /* Add up per cpu counters for total ddp aloc fail */ |
5a1ee270 AD |
5989 | if (adapter->fcoe.ddp_pool) { |
5990 | struct ixgbe_fcoe *fcoe = &adapter->fcoe; | |
5991 | struct ixgbe_fcoe_ddp_pool *ddp_pool; | |
5992 | unsigned int cpu; | |
5993 | u64 noddp = 0, noddp_ext_buff = 0; | |
7b859ebc | 5994 | for_each_possible_cpu(cpu) { |
5a1ee270 AD |
5995 | ddp_pool = per_cpu_ptr(fcoe->ddp_pool, cpu); |
5996 | noddp += ddp_pool->noddp; | |
5997 | noddp_ext_buff += ddp_pool->noddp_ext_buff; | |
7b859ebc | 5998 | } |
5a1ee270 AD |
5999 | hwstats->fcoe_noddp = noddp; |
6000 | hwstats->fcoe_noddp_ext_buff = noddp_ext_buff; | |
7b859ebc | 6001 | } |
6d45522c | 6002 | #endif /* IXGBE_FCOE */ |
bd508178 AD |
6003 | break; |
6004 | default: | |
6005 | break; | |
e8e26350 | 6006 | } |
9a799d71 | 6007 | bprc = IXGBE_READ_REG(hw, IXGBE_BPRC); |
7ca647bd JP |
6008 | hwstats->bprc += bprc; |
6009 | hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC); | |
e8e26350 | 6010 | if (hw->mac.type == ixgbe_mac_82598EB) |
7ca647bd JP |
6011 | hwstats->mprc -= bprc; |
6012 | hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC); | |
6013 | hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64); | |
6014 | hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127); | |
6015 | hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255); | |
6016 | hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511); | |
6017 | hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023); | |
6018 | hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522); | |
6019 | hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC); | |
6f11eef7 | 6020 | lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC); |
7ca647bd | 6021 | hwstats->lxontxc += lxon; |
6f11eef7 | 6022 | lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC); |
7ca647bd | 6023 | hwstats->lxofftxc += lxoff; |
7ca647bd JP |
6024 | hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC); |
6025 | hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC); | |
6f11eef7 AV |
6026 | /* |
6027 | * 82598 errata - tx of flow control packets is included in tx counters | |
6028 | */ | |
6029 | xon_off_tot = lxon + lxoff; | |
7ca647bd JP |
6030 | hwstats->gptc -= xon_off_tot; |
6031 | hwstats->mptc -= xon_off_tot; | |
6032 | hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN)); | |
6033 | hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC); | |
6034 | hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC); | |
6035 | hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC); | |
6036 | hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR); | |
6037 | hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64); | |
6038 | hwstats->ptc64 -= xon_off_tot; | |
6039 | hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127); | |
6040 | hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255); | |
6041 | hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511); | |
6042 | hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023); | |
6043 | hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522); | |
6044 | hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC); | |
9a799d71 AK |
6045 | |
6046 | /* Fill out the OS statistics structure */ | |
7ca647bd | 6047 | netdev->stats.multicast = hwstats->mprc; |
9a799d71 AK |
6048 | |
6049 | /* Rx Errors */ | |
7ca647bd | 6050 | netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec; |
2d86f139 | 6051 | netdev->stats.rx_dropped = 0; |
7ca647bd JP |
6052 | netdev->stats.rx_length_errors = hwstats->rlec; |
6053 | netdev->stats.rx_crc_errors = hwstats->crcerrs; | |
2d86f139 | 6054 | netdev->stats.rx_missed_errors = total_mpc; |
9a799d71 AK |
6055 | } |
6056 | ||
6057 | /** | |
d034acf1 | 6058 | * ixgbe_fdir_reinit_subtask - worker thread to reinit FDIR filter table |
49ce9c2c | 6059 | * @adapter: pointer to the device adapter structure |
9a799d71 | 6060 | **/ |
d034acf1 | 6061 | static void ixgbe_fdir_reinit_subtask(struct ixgbe_adapter *adapter) |
9a799d71 | 6062 | { |
cf8280ee | 6063 | struct ixgbe_hw *hw = &adapter->hw; |
fe49f04a | 6064 | int i; |
cf8280ee | 6065 | |
d034acf1 AD |
6066 | if (!(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT)) |
6067 | return; | |
6068 | ||
6069 | adapter->flags2 &= ~IXGBE_FLAG2_FDIR_REQUIRES_REINIT; | |
22d5a71b | 6070 | |
d034acf1 | 6071 | /* if interface is down do nothing */ |
fe49f04a | 6072 | if (test_bit(__IXGBE_DOWN, &adapter->state)) |
d034acf1 AD |
6073 | return; |
6074 | ||
6075 | /* do nothing if we are not using signature filters */ | |
6076 | if (!(adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE)) | |
6077 | return; | |
6078 | ||
6079 | adapter->fdir_overflow++; | |
6080 | ||
93c52dd0 AD |
6081 | if (ixgbe_reinit_fdir_tables_82599(hw) == 0) { |
6082 | for (i = 0; i < adapter->num_tx_queues; i++) | |
6083 | set_bit(__IXGBE_TX_FDIR_INIT_DONE, | |
e7cf745b | 6084 | &(adapter->tx_ring[i]->state)); |
d034acf1 AD |
6085 | /* re-enable flow director interrupts */ |
6086 | IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_FLOW_DIR); | |
93c52dd0 AD |
6087 | } else { |
6088 | e_err(probe, "failed to finish FDIR re-initialization, " | |
6089 | "ignored adding FDIR ATR filters\n"); | |
6090 | } | |
93c52dd0 AD |
6091 | } |
6092 | ||
6093 | /** | |
6094 | * ixgbe_check_hang_subtask - check for hung queues and dropped interrupts | |
49ce9c2c | 6095 | * @adapter: pointer to the device adapter structure |
93c52dd0 AD |
6096 | * |
6097 | * This function serves two purposes. First it strobes the interrupt lines | |
52f33af8 | 6098 | * in order to make certain interrupts are occurring. Secondly it sets the |
93c52dd0 | 6099 | * bits needed to check for TX hangs. As a result we should immediately |
52f33af8 | 6100 | * determine if a hang has occurred. |
93c52dd0 AD |
6101 | */ |
6102 | static void ixgbe_check_hang_subtask(struct ixgbe_adapter *adapter) | |
9a799d71 | 6103 | { |
cf8280ee | 6104 | struct ixgbe_hw *hw = &adapter->hw; |
fe49f04a AD |
6105 | u64 eics = 0; |
6106 | int i; | |
cf8280ee | 6107 | |
09f40aed | 6108 | /* If we're down, removing or resetting, just bail */ |
93c52dd0 | 6109 | if (test_bit(__IXGBE_DOWN, &adapter->state) || |
09f40aed | 6110 | test_bit(__IXGBE_REMOVING, &adapter->state) || |
93c52dd0 AD |
6111 | test_bit(__IXGBE_RESETTING, &adapter->state)) |
6112 | return; | |
22d5a71b | 6113 | |
93c52dd0 AD |
6114 | /* Force detection of hung controller */ |
6115 | if (netif_carrier_ok(adapter->netdev)) { | |
6116 | for (i = 0; i < adapter->num_tx_queues; i++) | |
6117 | set_check_for_tx_hang(adapter->tx_ring[i]); | |
6118 | } | |
22d5a71b | 6119 | |
fe49f04a AD |
6120 | if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) { |
6121 | /* | |
6122 | * for legacy and MSI interrupts don't set any bits | |
6123 | * that are enabled for EIAM, because this operation | |
6124 | * would set *both* EIMS and EICS for any bit in EIAM | |
6125 | */ | |
6126 | IXGBE_WRITE_REG(hw, IXGBE_EICS, | |
6127 | (IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER)); | |
93c52dd0 AD |
6128 | } else { |
6129 | /* get one bit for every active tx/rx interrupt vector */ | |
49c7ffbe | 6130 | for (i = 0; i < adapter->num_q_vectors; i++) { |
93c52dd0 | 6131 | struct ixgbe_q_vector *qv = adapter->q_vector[i]; |
efe3d3c8 | 6132 | if (qv->rx.ring || qv->tx.ring) |
93c52dd0 AD |
6133 | eics |= ((u64)1 << i); |
6134 | } | |
cf8280ee | 6135 | } |
9a799d71 | 6136 | |
93c52dd0 | 6137 | /* Cause software interrupt to ensure rings are cleaned */ |
fe49f04a AD |
6138 | ixgbe_irq_rearm_queues(adapter, eics); |
6139 | ||
cf8280ee JB |
6140 | } |
6141 | ||
e8e26350 | 6142 | /** |
93c52dd0 | 6143 | * ixgbe_watchdog_update_link - update the link status |
49ce9c2c BH |
6144 | * @adapter: pointer to the device adapter structure |
6145 | * @link_speed: pointer to a u32 to store the link_speed | |
e8e26350 | 6146 | **/ |
93c52dd0 | 6147 | static void ixgbe_watchdog_update_link(struct ixgbe_adapter *adapter) |
e8e26350 | 6148 | { |
e8e26350 | 6149 | struct ixgbe_hw *hw = &adapter->hw; |
93c52dd0 AD |
6150 | u32 link_speed = adapter->link_speed; |
6151 | bool link_up = adapter->link_up; | |
041441d0 | 6152 | bool pfc_en = adapter->dcb_cfg.pfc_mode_enable; |
e8e26350 | 6153 | |
93c52dd0 AD |
6154 | if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)) |
6155 | return; | |
6156 | ||
6157 | if (hw->mac.ops.check_link) { | |
6158 | hw->mac.ops.check_link(hw, &link_speed, &link_up, false); | |
c4cf55e5 | 6159 | } else { |
93c52dd0 AD |
6160 | /* always assume link is up, if no check link function */ |
6161 | link_speed = IXGBE_LINK_SPEED_10GB_FULL; | |
6162 | link_up = true; | |
c4cf55e5 | 6163 | } |
041441d0 AD |
6164 | |
6165 | if (adapter->ixgbe_ieee_pfc) | |
6166 | pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en); | |
6167 | ||
3ebe8fde | 6168 | if (link_up && !((adapter->flags & IXGBE_FLAG_DCB_ENABLED) && pfc_en)) { |
041441d0 | 6169 | hw->mac.ops.fc_enable(hw); |
3ebe8fde AD |
6170 | ixgbe_set_rx_drop_en(adapter); |
6171 | } | |
93c52dd0 AD |
6172 | |
6173 | if (link_up || | |
6174 | time_after(jiffies, (adapter->link_check_timeout + | |
6175 | IXGBE_TRY_LINK_TIMEOUT))) { | |
6176 | adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE; | |
6177 | IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC); | |
6178 | IXGBE_WRITE_FLUSH(hw); | |
6179 | } | |
6180 | ||
6181 | adapter->link_up = link_up; | |
6182 | adapter->link_speed = link_speed; | |
e8e26350 PW |
6183 | } |
6184 | ||
107d3018 AD |
6185 | static void ixgbe_update_default_up(struct ixgbe_adapter *adapter) |
6186 | { | |
6187 | #ifdef CONFIG_IXGBE_DCB | |
6188 | struct net_device *netdev = adapter->netdev; | |
6189 | struct dcb_app app = { | |
6190 | .selector = IEEE_8021QAZ_APP_SEL_ETHERTYPE, | |
6191 | .protocol = 0, | |
6192 | }; | |
6193 | u8 up = 0; | |
6194 | ||
6195 | if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_IEEE) | |
6196 | up = dcb_ieee_getapp_mask(netdev, &app); | |
6197 | ||
6198 | adapter->default_up = (up > 1) ? (ffs(up) - 1) : 0; | |
6199 | #endif | |
6200 | } | |
6201 | ||
e8e26350 | 6202 | /** |
93c52dd0 AD |
6203 | * ixgbe_watchdog_link_is_up - update netif_carrier status and |
6204 | * print link up message | |
49ce9c2c | 6205 | * @adapter: pointer to the device adapter structure |
e8e26350 | 6206 | **/ |
93c52dd0 | 6207 | static void ixgbe_watchdog_link_is_up(struct ixgbe_adapter *adapter) |
e8e26350 | 6208 | { |
93c52dd0 | 6209 | struct net_device *netdev = adapter->netdev; |
e8e26350 | 6210 | struct ixgbe_hw *hw = &adapter->hw; |
cdc04dcc ET |
6211 | struct net_device *upper; |
6212 | struct list_head *iter; | |
93c52dd0 AD |
6213 | u32 link_speed = adapter->link_speed; |
6214 | bool flow_rx, flow_tx; | |
e8e26350 | 6215 | |
93c52dd0 AD |
6216 | /* only continue if link was previously down */ |
6217 | if (netif_carrier_ok(netdev)) | |
a985b6c3 | 6218 | return; |
63d6e1d8 | 6219 | |
93c52dd0 | 6220 | adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP; |
63d6e1d8 | 6221 | |
93c52dd0 AD |
6222 | switch (hw->mac.type) { |
6223 | case ixgbe_mac_82598EB: { | |
6224 | u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL); | |
6225 | u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS); | |
6226 | flow_rx = !!(frctl & IXGBE_FCTRL_RFCE); | |
6227 | flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X); | |
6228 | } | |
6229 | break; | |
6230 | case ixgbe_mac_X540: | |
9a75a1ac DS |
6231 | case ixgbe_mac_X550: |
6232 | case ixgbe_mac_X550EM_x: | |
93c52dd0 AD |
6233 | case ixgbe_mac_82599EB: { |
6234 | u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN); | |
6235 | u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG); | |
6236 | flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE); | |
6237 | flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X); | |
6238 | } | |
6239 | break; | |
6240 | default: | |
6241 | flow_tx = false; | |
6242 | flow_rx = false; | |
6243 | break; | |
e8e26350 | 6244 | } |
3a6a4eda | 6245 | |
6cb562d6 JK |
6246 | adapter->last_rx_ptp_check = jiffies; |
6247 | ||
8fecf67c | 6248 | if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state)) |
1a71ab24 | 6249 | ixgbe_ptp_start_cyclecounter(adapter); |
3a6a4eda | 6250 | |
93c52dd0 AD |
6251 | e_info(drv, "NIC Link is Up %s, Flow Control: %s\n", |
6252 | (link_speed == IXGBE_LINK_SPEED_10GB_FULL ? | |
6253 | "10 Gbps" : | |
6254 | (link_speed == IXGBE_LINK_SPEED_1GB_FULL ? | |
6255 | "1 Gbps" : | |
6256 | (link_speed == IXGBE_LINK_SPEED_100_FULL ? | |
6257 | "100 Mbps" : | |
6258 | "unknown speed"))), | |
6259 | ((flow_rx && flow_tx) ? "RX/TX" : | |
6260 | (flow_rx ? "RX" : | |
6261 | (flow_tx ? "TX" : "None")))); | |
e8e26350 | 6262 | |
93c52dd0 | 6263 | netif_carrier_on(netdev); |
93c52dd0 | 6264 | ixgbe_check_vf_rate_limit(adapter); |
befa2af7 | 6265 | |
cdc04dcc ET |
6266 | /* enable transmits */ |
6267 | netif_tx_wake_all_queues(adapter->netdev); | |
6268 | ||
6269 | /* enable any upper devices */ | |
6270 | rtnl_lock(); | |
6271 | netdev_for_each_all_upper_dev_rcu(adapter->netdev, upper, iter) { | |
6272 | if (netif_is_macvlan(upper)) { | |
6273 | struct macvlan_dev *vlan = netdev_priv(upper); | |
6274 | ||
6275 | if (vlan->fwd_priv) | |
6276 | netif_tx_wake_all_queues(upper); | |
6277 | } | |
6278 | } | |
6279 | rtnl_unlock(); | |
6280 | ||
107d3018 AD |
6281 | /* update the default user priority for VFs */ |
6282 | ixgbe_update_default_up(adapter); | |
6283 | ||
befa2af7 AD |
6284 | /* ping all the active vfs to let them know link has changed */ |
6285 | ixgbe_ping_all_vfs(adapter); | |
e8e26350 PW |
6286 | } |
6287 | ||
c4cf55e5 | 6288 | /** |
93c52dd0 AD |
6289 | * ixgbe_watchdog_link_is_down - update netif_carrier status and |
6290 | * print link down message | |
49ce9c2c | 6291 | * @adapter: pointer to the adapter structure |
c4cf55e5 | 6292 | **/ |
581330ba | 6293 | static void ixgbe_watchdog_link_is_down(struct ixgbe_adapter *adapter) |
c4cf55e5 | 6294 | { |
cf8280ee | 6295 | struct net_device *netdev = adapter->netdev; |
c4cf55e5 | 6296 | struct ixgbe_hw *hw = &adapter->hw; |
10eec955 | 6297 | |
93c52dd0 AD |
6298 | adapter->link_up = false; |
6299 | adapter->link_speed = 0; | |
cf8280ee | 6300 | |
93c52dd0 AD |
6301 | /* only continue if link was up previously */ |
6302 | if (!netif_carrier_ok(netdev)) | |
6303 | return; | |
264857b8 | 6304 | |
93c52dd0 AD |
6305 | /* poll for SFP+ cable when link is down */ |
6306 | if (ixgbe_is_sfp(hw) && hw->mac.type == ixgbe_mac_82598EB) | |
6307 | adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP; | |
9a799d71 | 6308 | |
8fecf67c | 6309 | if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state)) |
1a71ab24 | 6310 | ixgbe_ptp_start_cyclecounter(adapter); |
3a6a4eda | 6311 | |
93c52dd0 AD |
6312 | e_info(drv, "NIC Link is Down\n"); |
6313 | netif_carrier_off(netdev); | |
befa2af7 AD |
6314 | |
6315 | /* ping all the active vfs to let them know link has changed */ | |
6316 | ixgbe_ping_all_vfs(adapter); | |
93c52dd0 | 6317 | } |
e8e26350 | 6318 | |
07923c17 ET |
6319 | static bool ixgbe_ring_tx_pending(struct ixgbe_adapter *adapter) |
6320 | { | |
6321 | int i; | |
6322 | ||
6323 | for (i = 0; i < adapter->num_tx_queues; i++) { | |
6324 | struct ixgbe_ring *tx_ring = adapter->tx_ring[i]; | |
6325 | ||
6326 | if (tx_ring->next_to_use != tx_ring->next_to_clean) | |
6327 | return true; | |
6328 | } | |
6329 | ||
6330 | return false; | |
6331 | } | |
6332 | ||
6333 | static bool ixgbe_vf_tx_pending(struct ixgbe_adapter *adapter) | |
6334 | { | |
6335 | struct ixgbe_hw *hw = &adapter->hw; | |
6336 | struct ixgbe_ring_feature *vmdq = &adapter->ring_feature[RING_F_VMDQ]; | |
6337 | u32 q_per_pool = __ALIGN_MASK(1, ~vmdq->mask); | |
6338 | ||
6339 | int i, j; | |
6340 | ||
6341 | if (!adapter->num_vfs) | |
6342 | return false; | |
6343 | ||
9a75a1ac DS |
6344 | /* resetting the PF is only needed for MAC before X550 */ |
6345 | if (hw->mac.type >= ixgbe_mac_X550) | |
6346 | return false; | |
6347 | ||
07923c17 ET |
6348 | for (i = 0; i < adapter->num_vfs; i++) { |
6349 | for (j = 0; j < q_per_pool; j++) { | |
6350 | u32 h, t; | |
6351 | ||
6352 | h = IXGBE_READ_REG(hw, IXGBE_PVFTDHN(q_per_pool, i, j)); | |
6353 | t = IXGBE_READ_REG(hw, IXGBE_PVFTDTN(q_per_pool, i, j)); | |
6354 | ||
6355 | if (h != t) | |
6356 | return true; | |
6357 | } | |
6358 | } | |
6359 | ||
6360 | return false; | |
6361 | } | |
6362 | ||
93c52dd0 AD |
6363 | /** |
6364 | * ixgbe_watchdog_flush_tx - flush queues on link down | |
49ce9c2c | 6365 | * @adapter: pointer to the device adapter structure |
93c52dd0 AD |
6366 | **/ |
6367 | static void ixgbe_watchdog_flush_tx(struct ixgbe_adapter *adapter) | |
6368 | { | |
93c52dd0 | 6369 | if (!netif_carrier_ok(adapter->netdev)) { |
07923c17 ET |
6370 | if (ixgbe_ring_tx_pending(adapter) || |
6371 | ixgbe_vf_tx_pending(adapter)) { | |
bc59fcda NS |
6372 | /* We've lost link, so the controller stops DMA, |
6373 | * but we've got queued Tx work that's never going | |
6374 | * to get done, so reset controller to flush Tx. | |
6375 | * (Do the reset outside of interrupt context). | |
6376 | */ | |
12ff3f3b | 6377 | e_warn(drv, "initiating reset to clear Tx work after link loss\n"); |
c83c6cbd | 6378 | adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED; |
bc59fcda | 6379 | } |
c4cf55e5 | 6380 | } |
c4cf55e5 PWJ |
6381 | } |
6382 | ||
9079e416 ET |
6383 | #ifdef CONFIG_PCI_IOV |
6384 | static inline void ixgbe_issue_vf_flr(struct ixgbe_adapter *adapter, | |
6385 | struct pci_dev *vfdev) | |
6386 | { | |
6387 | if (!pci_wait_for_pending_transaction(vfdev)) | |
6388 | e_dev_warn("Issuing VFLR with pending transactions\n"); | |
6389 | ||
6390 | e_dev_err("Issuing VFLR for VF %s\n", pci_name(vfdev)); | |
6391 | pcie_capability_set_word(vfdev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR); | |
6392 | ||
6393 | msleep(100); | |
6394 | } | |
6395 | ||
6396 | static void ixgbe_check_for_bad_vf(struct ixgbe_adapter *adapter) | |
6397 | { | |
6398 | struct ixgbe_hw *hw = &adapter->hw; | |
6399 | struct pci_dev *pdev = adapter->pdev; | |
6400 | struct pci_dev *vfdev; | |
6401 | u32 gpc; | |
6402 | int pos; | |
6403 | unsigned short vf_id; | |
6404 | ||
6405 | if (!(netif_carrier_ok(adapter->netdev))) | |
6406 | return; | |
6407 | ||
6408 | gpc = IXGBE_READ_REG(hw, IXGBE_TXDGPC); | |
6409 | if (gpc) /* If incrementing then no need for the check below */ | |
6410 | return; | |
6411 | /* Check to see if a bad DMA write target from an errant or | |
6412 | * malicious VF has caused a PCIe error. If so then we can | |
6413 | * issue a VFLR to the offending VF(s) and then resume without | |
6414 | * requesting a full slot reset. | |
6415 | */ | |
6416 | ||
6417 | if (!pdev) | |
6418 | return; | |
6419 | ||
6420 | pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_SRIOV); | |
6421 | if (!pos) | |
6422 | return; | |
6423 | ||
6424 | /* get the device ID for the VF */ | |
6425 | pci_read_config_word(pdev, pos + PCI_SRIOV_VF_DID, &vf_id); | |
6426 | ||
6427 | /* check status reg for all VFs owned by this PF */ | |
6428 | vfdev = pci_get_device(pdev->vendor, vf_id, NULL); | |
6429 | while (vfdev) { | |
6430 | if (vfdev->is_virtfn && (vfdev->physfn == pdev)) { | |
6431 | u16 status_reg; | |
6432 | ||
6433 | pci_read_config_word(vfdev, PCI_STATUS, &status_reg); | |
6434 | if (status_reg & PCI_STATUS_REC_MASTER_ABORT) | |
6435 | /* issue VFLR */ | |
6436 | ixgbe_issue_vf_flr(adapter, vfdev); | |
6437 | } | |
6438 | ||
6439 | vfdev = pci_get_device(pdev->vendor, vf_id, vfdev); | |
6440 | } | |
6441 | } | |
6442 | ||
a985b6c3 GR |
6443 | static void ixgbe_spoof_check(struct ixgbe_adapter *adapter) |
6444 | { | |
6445 | u32 ssvpc; | |
6446 | ||
0584d999 GR |
6447 | /* Do not perform spoof check for 82598 or if not in IOV mode */ |
6448 | if (adapter->hw.mac.type == ixgbe_mac_82598EB || | |
6449 | adapter->num_vfs == 0) | |
a985b6c3 GR |
6450 | return; |
6451 | ||
6452 | ssvpc = IXGBE_READ_REG(&adapter->hw, IXGBE_SSVPC); | |
6453 | ||
6454 | /* | |
6455 | * ssvpc register is cleared on read, if zero then no | |
6456 | * spoofed packets in the last interval. | |
6457 | */ | |
6458 | if (!ssvpc) | |
6459 | return; | |
6460 | ||
d6ea0754 | 6461 | e_warn(drv, "%u Spoofed packets detected\n", ssvpc); |
a985b6c3 | 6462 | } |
9079e416 ET |
6463 | #else |
6464 | static void ixgbe_spoof_check(struct ixgbe_adapter __always_unused *adapter) | |
6465 | { | |
6466 | } | |
6467 | ||
6468 | static void | |
6469 | ixgbe_check_for_bad_vf(struct ixgbe_adapter __always_unused *adapter) | |
6470 | { | |
6471 | } | |
6472 | #endif /* CONFIG_PCI_IOV */ | |
6473 | ||
a985b6c3 | 6474 | |
93c52dd0 AD |
6475 | /** |
6476 | * ixgbe_watchdog_subtask - check and bring link up | |
49ce9c2c | 6477 | * @adapter: pointer to the device adapter structure |
93c52dd0 AD |
6478 | **/ |
6479 | static void ixgbe_watchdog_subtask(struct ixgbe_adapter *adapter) | |
6480 | { | |
09f40aed | 6481 | /* if interface is down, removing or resetting, do nothing */ |
7edebf9a | 6482 | if (test_bit(__IXGBE_DOWN, &adapter->state) || |
09f40aed | 6483 | test_bit(__IXGBE_REMOVING, &adapter->state) || |
7edebf9a | 6484 | test_bit(__IXGBE_RESETTING, &adapter->state)) |
93c52dd0 AD |
6485 | return; |
6486 | ||
6487 | ixgbe_watchdog_update_link(adapter); | |
6488 | ||
6489 | if (adapter->link_up) | |
6490 | ixgbe_watchdog_link_is_up(adapter); | |
6491 | else | |
6492 | ixgbe_watchdog_link_is_down(adapter); | |
bc59fcda | 6493 | |
9079e416 | 6494 | ixgbe_check_for_bad_vf(adapter); |
a985b6c3 | 6495 | ixgbe_spoof_check(adapter); |
9a799d71 | 6496 | ixgbe_update_stats(adapter); |
93c52dd0 AD |
6497 | |
6498 | ixgbe_watchdog_flush_tx(adapter); | |
9a799d71 | 6499 | } |
10eec955 | 6500 | |
cf8280ee | 6501 | /** |
7086400d | 6502 | * ixgbe_sfp_detection_subtask - poll for SFP+ cable |
49ce9c2c | 6503 | * @adapter: the ixgbe adapter structure |
cf8280ee | 6504 | **/ |
7086400d | 6505 | static void ixgbe_sfp_detection_subtask(struct ixgbe_adapter *adapter) |
cf8280ee | 6506 | { |
cf8280ee | 6507 | struct ixgbe_hw *hw = &adapter->hw; |
7086400d | 6508 | s32 err; |
cf8280ee | 6509 | |
7086400d AD |
6510 | /* not searching for SFP so there is nothing to do here */ |
6511 | if (!(adapter->flags2 & IXGBE_FLAG2_SEARCH_FOR_SFP) && | |
6512 | !(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET)) | |
6513 | return; | |
10eec955 | 6514 | |
7086400d AD |
6515 | /* someone else is in init, wait until next service event */ |
6516 | if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state)) | |
6517 | return; | |
cf8280ee | 6518 | |
7086400d AD |
6519 | err = hw->phy.ops.identify_sfp(hw); |
6520 | if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) | |
6521 | goto sfp_out; | |
264857b8 | 6522 | |
7086400d AD |
6523 | if (err == IXGBE_ERR_SFP_NOT_PRESENT) { |
6524 | /* If no cable is present, then we need to reset | |
6525 | * the next time we find a good cable. */ | |
6526 | adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET; | |
cf8280ee | 6527 | } |
9a799d71 | 6528 | |
7086400d AD |
6529 | /* exit on error */ |
6530 | if (err) | |
6531 | goto sfp_out; | |
e8e26350 | 6532 | |
7086400d AD |
6533 | /* exit if reset not needed */ |
6534 | if (!(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET)) | |
6535 | goto sfp_out; | |
9a799d71 | 6536 | |
7086400d | 6537 | adapter->flags2 &= ~IXGBE_FLAG2_SFP_NEEDS_RESET; |
bc59fcda | 6538 | |
7086400d AD |
6539 | /* |
6540 | * A module may be identified correctly, but the EEPROM may not have | |
6541 | * support for that module. setup_sfp() will fail in that case, so | |
6542 | * we should not allow that module to load. | |
6543 | */ | |
6544 | if (hw->mac.type == ixgbe_mac_82598EB) | |
6545 | err = hw->phy.ops.reset(hw); | |
6546 | else | |
6547 | err = hw->mac.ops.setup_sfp(hw); | |
6548 | ||
6549 | if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) | |
6550 | goto sfp_out; | |
6551 | ||
6552 | adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG; | |
6553 | e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type); | |
6554 | ||
6555 | sfp_out: | |
6556 | clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state); | |
6557 | ||
6558 | if ((err == IXGBE_ERR_SFP_NOT_SUPPORTED) && | |
6559 | (adapter->netdev->reg_state == NETREG_REGISTERED)) { | |
6560 | e_dev_err("failed to initialize because an unsupported " | |
6561 | "SFP+ module type was detected.\n"); | |
6562 | e_dev_err("Reload the driver after installing a " | |
6563 | "supported module.\n"); | |
6564 | unregister_netdev(adapter->netdev); | |
bc59fcda | 6565 | } |
7086400d | 6566 | } |
bc59fcda | 6567 | |
7086400d AD |
6568 | /** |
6569 | * ixgbe_sfp_link_config_subtask - set up link SFP after module install | |
49ce9c2c | 6570 | * @adapter: the ixgbe adapter structure |
7086400d AD |
6571 | **/ |
6572 | static void ixgbe_sfp_link_config_subtask(struct ixgbe_adapter *adapter) | |
6573 | { | |
6574 | struct ixgbe_hw *hw = &adapter->hw; | |
3d292265 JH |
6575 | u32 speed; |
6576 | bool autoneg = false; | |
7086400d AD |
6577 | |
6578 | if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_CONFIG)) | |
6579 | return; | |
6580 | ||
6581 | /* someone else is in init, wait until next service event */ | |
6582 | if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state)) | |
6583 | return; | |
6584 | ||
6585 | adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG; | |
6586 | ||
3d292265 | 6587 | speed = hw->phy.autoneg_advertised; |
ed33ff66 | 6588 | if ((!speed) && (hw->mac.ops.get_link_capabilities)) { |
3d292265 | 6589 | hw->mac.ops.get_link_capabilities(hw, &speed, &autoneg); |
ed33ff66 ET |
6590 | |
6591 | /* setup the highest link when no autoneg */ | |
6592 | if (!autoneg) { | |
6593 | if (speed & IXGBE_LINK_SPEED_10GB_FULL) | |
6594 | speed = IXGBE_LINK_SPEED_10GB_FULL; | |
6595 | } | |
6596 | } | |
6597 | ||
7086400d | 6598 | if (hw->mac.ops.setup_link) |
fd0326f2 | 6599 | hw->mac.ops.setup_link(hw, speed, true); |
7086400d AD |
6600 | |
6601 | adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE; | |
6602 | adapter->link_check_timeout = jiffies; | |
6603 | clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state); | |
6604 | } | |
6605 | ||
6606 | /** | |
6607 | * ixgbe_service_timer - Timer Call-back | |
6608 | * @data: pointer to adapter cast into an unsigned long | |
6609 | **/ | |
6610 | static void ixgbe_service_timer(unsigned long data) | |
6611 | { | |
6612 | struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data; | |
6613 | unsigned long next_event_offset; | |
6614 | ||
6bb78cfb AD |
6615 | /* poll faster when waiting for link */ |
6616 | if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE) | |
6617 | next_event_offset = HZ / 10; | |
6618 | else | |
6619 | next_event_offset = HZ * 2; | |
83c61fa9 | 6620 | |
7086400d AD |
6621 | /* Reset the timer */ |
6622 | mod_timer(&adapter->service_timer, next_event_offset + jiffies); | |
6623 | ||
9079e416 | 6624 | ixgbe_service_event_schedule(adapter); |
7086400d AD |
6625 | } |
6626 | ||
c83c6cbd AD |
6627 | static void ixgbe_reset_subtask(struct ixgbe_adapter *adapter) |
6628 | { | |
6629 | if (!(adapter->flags2 & IXGBE_FLAG2_RESET_REQUESTED)) | |
6630 | return; | |
6631 | ||
6632 | adapter->flags2 &= ~IXGBE_FLAG2_RESET_REQUESTED; | |
6633 | ||
09f40aed | 6634 | /* If we're already down, removing or resetting, just bail */ |
c83c6cbd | 6635 | if (test_bit(__IXGBE_DOWN, &adapter->state) || |
09f40aed | 6636 | test_bit(__IXGBE_REMOVING, &adapter->state) || |
c83c6cbd AD |
6637 | test_bit(__IXGBE_RESETTING, &adapter->state)) |
6638 | return; | |
6639 | ||
6640 | ixgbe_dump(adapter); | |
6641 | netdev_err(adapter->netdev, "Reset adapter\n"); | |
6642 | adapter->tx_timeout_count++; | |
6643 | ||
8f4c5c9f | 6644 | rtnl_lock(); |
c83c6cbd | 6645 | ixgbe_reinit_locked(adapter); |
8f4c5c9f | 6646 | rtnl_unlock(); |
c83c6cbd AD |
6647 | } |
6648 | ||
7086400d AD |
6649 | /** |
6650 | * ixgbe_service_task - manages and runs subtasks | |
6651 | * @work: pointer to work_struct containing our data | |
6652 | **/ | |
6653 | static void ixgbe_service_task(struct work_struct *work) | |
6654 | { | |
6655 | struct ixgbe_adapter *adapter = container_of(work, | |
6656 | struct ixgbe_adapter, | |
6657 | service_task); | |
b0483c8f MR |
6658 | if (ixgbe_removed(adapter->hw.hw_addr)) { |
6659 | if (!test_bit(__IXGBE_DOWN, &adapter->state)) { | |
6660 | rtnl_lock(); | |
6661 | ixgbe_down(adapter); | |
6662 | rtnl_unlock(); | |
6663 | } | |
6664 | ixgbe_service_event_complete(adapter); | |
6665 | return; | |
6666 | } | |
c83c6cbd | 6667 | ixgbe_reset_subtask(adapter); |
7086400d AD |
6668 | ixgbe_sfp_detection_subtask(adapter); |
6669 | ixgbe_sfp_link_config_subtask(adapter); | |
f0f9778d | 6670 | ixgbe_check_overtemp_subtask(adapter); |
93c52dd0 | 6671 | ixgbe_watchdog_subtask(adapter); |
d034acf1 | 6672 | ixgbe_fdir_reinit_subtask(adapter); |
93c52dd0 | 6673 | ixgbe_check_hang_subtask(adapter); |
891dc082 | 6674 | |
8fecf67c | 6675 | if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state)) { |
891dc082 JK |
6676 | ixgbe_ptp_overflow_check(adapter); |
6677 | ixgbe_ptp_rx_hang(adapter); | |
6678 | } | |
7086400d AD |
6679 | |
6680 | ixgbe_service_event_complete(adapter); | |
9a799d71 AK |
6681 | } |
6682 | ||
fd0db0ed AD |
6683 | static int ixgbe_tso(struct ixgbe_ring *tx_ring, |
6684 | struct ixgbe_tx_buffer *first, | |
244e27ad | 6685 | u8 *hdr_len) |
897ab156 | 6686 | { |
fd0db0ed | 6687 | struct sk_buff *skb = first->skb; |
897ab156 AD |
6688 | u32 vlan_macip_lens, type_tucmd; |
6689 | u32 mss_l4len_idx, l4len; | |
2049e1f6 | 6690 | int err; |
9a799d71 | 6691 | |
8f4fbb9b AD |
6692 | if (skb->ip_summed != CHECKSUM_PARTIAL) |
6693 | return 0; | |
6694 | ||
897ab156 AD |
6695 | if (!skb_is_gso(skb)) |
6696 | return 0; | |
9a799d71 | 6697 | |
2049e1f6 FR |
6698 | err = skb_cow_head(skb, 0); |
6699 | if (err < 0) | |
6700 | return err; | |
9a799d71 | 6701 | |
897ab156 AD |
6702 | /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */ |
6703 | type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_TCP; | |
6704 | ||
a1108ffd | 6705 | if (first->protocol == htons(ETH_P_IP)) { |
897ab156 AD |
6706 | struct iphdr *iph = ip_hdr(skb); |
6707 | iph->tot_len = 0; | |
6708 | iph->check = 0; | |
6709 | tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr, | |
6710 | iph->daddr, 0, | |
6711 | IPPROTO_TCP, | |
6712 | 0); | |
6713 | type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4; | |
244e27ad AD |
6714 | first->tx_flags |= IXGBE_TX_FLAGS_TSO | |
6715 | IXGBE_TX_FLAGS_CSUM | | |
6716 | IXGBE_TX_FLAGS_IPV4; | |
897ab156 AD |
6717 | } else if (skb_is_gso_v6(skb)) { |
6718 | ipv6_hdr(skb)->payload_len = 0; | |
6719 | tcp_hdr(skb)->check = | |
6720 | ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr, | |
6721 | &ipv6_hdr(skb)->daddr, | |
6722 | 0, IPPROTO_TCP, 0); | |
244e27ad AD |
6723 | first->tx_flags |= IXGBE_TX_FLAGS_TSO | |
6724 | IXGBE_TX_FLAGS_CSUM; | |
897ab156 AD |
6725 | } |
6726 | ||
091a6246 | 6727 | /* compute header lengths */ |
897ab156 AD |
6728 | l4len = tcp_hdrlen(skb); |
6729 | *hdr_len = skb_transport_offset(skb) + l4len; | |
6730 | ||
091a6246 AD |
6731 | /* update gso size and bytecount with header size */ |
6732 | first->gso_segs = skb_shinfo(skb)->gso_segs; | |
6733 | first->bytecount += (first->gso_segs - 1) * *hdr_len; | |
6734 | ||
c44f5f51 | 6735 | /* mss_l4len_id: use 0 as index for TSO */ |
897ab156 AD |
6736 | mss_l4len_idx = l4len << IXGBE_ADVTXD_L4LEN_SHIFT; |
6737 | mss_l4len_idx |= skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT; | |
897ab156 AD |
6738 | |
6739 | /* vlan_macip_lens: HEADLEN, MACLEN, VLAN tag */ | |
6740 | vlan_macip_lens = skb_network_header_len(skb); | |
6741 | vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT; | |
244e27ad | 6742 | vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK; |
897ab156 AD |
6743 | |
6744 | ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0, type_tucmd, | |
244e27ad | 6745 | mss_l4len_idx); |
897ab156 AD |
6746 | |
6747 | return 1; | |
6748 | } | |
6749 | ||
244e27ad AD |
6750 | static void ixgbe_tx_csum(struct ixgbe_ring *tx_ring, |
6751 | struct ixgbe_tx_buffer *first) | |
7ca647bd | 6752 | { |
fd0db0ed | 6753 | struct sk_buff *skb = first->skb; |
897ab156 AD |
6754 | u32 vlan_macip_lens = 0; |
6755 | u32 mss_l4len_idx = 0; | |
6756 | u32 type_tucmd = 0; | |
7ca647bd | 6757 | |
897ab156 | 6758 | if (skb->ip_summed != CHECKSUM_PARTIAL) { |
472148c3 AD |
6759 | if (!(first->tx_flags & IXGBE_TX_FLAGS_HW_VLAN) && |
6760 | !(first->tx_flags & IXGBE_TX_FLAGS_CC)) | |
6761 | return; | |
897ab156 AD |
6762 | } else { |
6763 | u8 l4_hdr = 0; | |
244e27ad | 6764 | switch (first->protocol) { |
a1108ffd | 6765 | case htons(ETH_P_IP): |
897ab156 AD |
6766 | vlan_macip_lens |= skb_network_header_len(skb); |
6767 | type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4; | |
6768 | l4_hdr = ip_hdr(skb)->protocol; | |
7ca647bd | 6769 | break; |
a1108ffd | 6770 | case htons(ETH_P_IPV6): |
897ab156 AD |
6771 | vlan_macip_lens |= skb_network_header_len(skb); |
6772 | l4_hdr = ipv6_hdr(skb)->nexthdr; | |
6773 | break; | |
6774 | default: | |
6775 | if (unlikely(net_ratelimit())) { | |
6776 | dev_warn(tx_ring->dev, | |
6777 | "partial checksum but proto=%x!\n", | |
244e27ad | 6778 | first->protocol); |
897ab156 | 6779 | } |
7ca647bd JP |
6780 | break; |
6781 | } | |
897ab156 AD |
6782 | |
6783 | switch (l4_hdr) { | |
7ca647bd | 6784 | case IPPROTO_TCP: |
897ab156 AD |
6785 | type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_TCP; |
6786 | mss_l4len_idx = tcp_hdrlen(skb) << | |
6787 | IXGBE_ADVTXD_L4LEN_SHIFT; | |
7ca647bd JP |
6788 | break; |
6789 | case IPPROTO_SCTP: | |
897ab156 AD |
6790 | type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_SCTP; |
6791 | mss_l4len_idx = sizeof(struct sctphdr) << | |
6792 | IXGBE_ADVTXD_L4LEN_SHIFT; | |
6793 | break; | |
6794 | case IPPROTO_UDP: | |
6795 | mss_l4len_idx = sizeof(struct udphdr) << | |
6796 | IXGBE_ADVTXD_L4LEN_SHIFT; | |
6797 | break; | |
6798 | default: | |
6799 | if (unlikely(net_ratelimit())) { | |
6800 | dev_warn(tx_ring->dev, | |
6801 | "partial checksum but l4 proto=%x!\n", | |
244e27ad | 6802 | l4_hdr); |
897ab156 | 6803 | } |
7ca647bd JP |
6804 | break; |
6805 | } | |
244e27ad AD |
6806 | |
6807 | /* update TX checksum flag */ | |
6808 | first->tx_flags |= IXGBE_TX_FLAGS_CSUM; | |
7ca647bd JP |
6809 | } |
6810 | ||
244e27ad | 6811 | /* vlan_macip_lens: MACLEN, VLAN tag */ |
897ab156 | 6812 | vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT; |
244e27ad | 6813 | vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK; |
9a799d71 | 6814 | |
897ab156 AD |
6815 | ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0, |
6816 | type_tucmd, mss_l4len_idx); | |
9a799d71 AK |
6817 | } |
6818 | ||
472148c3 AD |
6819 | #define IXGBE_SET_FLAG(_input, _flag, _result) \ |
6820 | ((_flag <= _result) ? \ | |
6821 | ((u32)(_input & _flag) * (_result / _flag)) : \ | |
6822 | ((u32)(_input & _flag) / (_flag / _result))) | |
6823 | ||
6824 | static u32 ixgbe_tx_cmd_type(struct sk_buff *skb, u32 tx_flags) | |
9a799d71 | 6825 | { |
d3d00239 | 6826 | /* set type for advanced descriptor with frame checksum insertion */ |
472148c3 AD |
6827 | u32 cmd_type = IXGBE_ADVTXD_DTYP_DATA | |
6828 | IXGBE_ADVTXD_DCMD_DEXT | | |
6829 | IXGBE_ADVTXD_DCMD_IFCS; | |
9a799d71 | 6830 | |
d3d00239 | 6831 | /* set HW vlan bit if vlan is present */ |
472148c3 AD |
6832 | cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_HW_VLAN, |
6833 | IXGBE_ADVTXD_DCMD_VLE); | |
3a6a4eda | 6834 | |
d3d00239 | 6835 | /* set segmentation enable bits for TSO/FSO */ |
472148c3 AD |
6836 | cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_TSO, |
6837 | IXGBE_ADVTXD_DCMD_TSE); | |
6838 | ||
6839 | /* set timestamp bit if present */ | |
6840 | cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_TSTAMP, | |
6841 | IXGBE_ADVTXD_MAC_TSTAMP); | |
eacd73f7 | 6842 | |
62748b7b | 6843 | /* insert frame checksum */ |
472148c3 | 6844 | cmd_type ^= IXGBE_SET_FLAG(skb->no_fcs, 1, IXGBE_ADVTXD_DCMD_IFCS); |
62748b7b | 6845 | |
d3d00239 AD |
6846 | return cmd_type; |
6847 | } | |
9a799d71 | 6848 | |
729739b7 AD |
6849 | static void ixgbe_tx_olinfo_status(union ixgbe_adv_tx_desc *tx_desc, |
6850 | u32 tx_flags, unsigned int paylen) | |
d3d00239 | 6851 | { |
472148c3 | 6852 | u32 olinfo_status = paylen << IXGBE_ADVTXD_PAYLEN_SHIFT; |
9a799d71 | 6853 | |
d3d00239 | 6854 | /* enable L4 checksum for TSO and TX checksum offload */ |
472148c3 AD |
6855 | olinfo_status |= IXGBE_SET_FLAG(tx_flags, |
6856 | IXGBE_TX_FLAGS_CSUM, | |
6857 | IXGBE_ADVTXD_POPTS_TXSM); | |
9a799d71 | 6858 | |
93f5b3c1 | 6859 | /* enble IPv4 checksum for TSO */ |
472148c3 AD |
6860 | olinfo_status |= IXGBE_SET_FLAG(tx_flags, |
6861 | IXGBE_TX_FLAGS_IPV4, | |
6862 | IXGBE_ADVTXD_POPTS_IXSM); | |
9a799d71 | 6863 | |
7f9643fd AD |
6864 | /* |
6865 | * Check Context must be set if Tx switch is enabled, which it | |
6866 | * always is for case where virtual functions are running | |
6867 | */ | |
472148c3 AD |
6868 | olinfo_status |= IXGBE_SET_FLAG(tx_flags, |
6869 | IXGBE_TX_FLAGS_CC, | |
6870 | IXGBE_ADVTXD_CC); | |
7f9643fd | 6871 | |
472148c3 | 6872 | tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status); |
d3d00239 | 6873 | } |
44df32c5 | 6874 | |
2367a173 DB |
6875 | static int __ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size) |
6876 | { | |
6877 | netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index); | |
6878 | ||
6879 | /* Herbert's original patch had: | |
6880 | * smp_mb__after_netif_stop_queue(); | |
6881 | * but since that doesn't exist yet, just open code it. | |
6882 | */ | |
6883 | smp_mb(); | |
6884 | ||
6885 | /* We need to check again in a case another CPU has just | |
6886 | * made room available. | |
6887 | */ | |
6888 | if (likely(ixgbe_desc_unused(tx_ring) < size)) | |
6889 | return -EBUSY; | |
6890 | ||
6891 | /* A reprieve! - use start_queue because it doesn't call schedule */ | |
6892 | netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index); | |
6893 | ++tx_ring->tx_stats.restart_queue; | |
6894 | return 0; | |
6895 | } | |
6896 | ||
6897 | static inline int ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size) | |
6898 | { | |
6899 | if (likely(ixgbe_desc_unused(tx_ring) >= size)) | |
6900 | return 0; | |
6901 | ||
6902 | return __ixgbe_maybe_stop_tx(tx_ring, size); | |
6903 | } | |
6904 | ||
d3d00239 AD |
6905 | #define IXGBE_TXD_CMD (IXGBE_TXD_CMD_EOP | \ |
6906 | IXGBE_TXD_CMD_RS) | |
6907 | ||
6908 | static void ixgbe_tx_map(struct ixgbe_ring *tx_ring, | |
d3d00239 | 6909 | struct ixgbe_tx_buffer *first, |
d3d00239 AD |
6910 | const u8 hdr_len) |
6911 | { | |
fd0db0ed | 6912 | struct sk_buff *skb = first->skb; |
729739b7 | 6913 | struct ixgbe_tx_buffer *tx_buffer; |
d3d00239 | 6914 | union ixgbe_adv_tx_desc *tx_desc; |
ec718254 AD |
6915 | struct skb_frag_struct *frag; |
6916 | dma_addr_t dma; | |
6917 | unsigned int data_len, size; | |
244e27ad | 6918 | u32 tx_flags = first->tx_flags; |
472148c3 | 6919 | u32 cmd_type = ixgbe_tx_cmd_type(skb, tx_flags); |
d3d00239 | 6920 | u16 i = tx_ring->next_to_use; |
d3d00239 | 6921 | |
729739b7 AD |
6922 | tx_desc = IXGBE_TX_DESC(tx_ring, i); |
6923 | ||
ec718254 AD |
6924 | ixgbe_tx_olinfo_status(tx_desc, tx_flags, skb->len - hdr_len); |
6925 | ||
6926 | size = skb_headlen(skb); | |
6927 | data_len = skb->data_len; | |
729739b7 | 6928 | |
d3d00239 AD |
6929 | #ifdef IXGBE_FCOE |
6930 | if (tx_flags & IXGBE_TX_FLAGS_FCOE) { | |
729739b7 | 6931 | if (data_len < sizeof(struct fcoe_crc_eof)) { |
d3d00239 AD |
6932 | size -= sizeof(struct fcoe_crc_eof) - data_len; |
6933 | data_len = 0; | |
729739b7 AD |
6934 | } else { |
6935 | data_len -= sizeof(struct fcoe_crc_eof); | |
9a799d71 AK |
6936 | } |
6937 | } | |
44df32c5 | 6938 | |
d3d00239 | 6939 | #endif |
729739b7 | 6940 | dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE); |
8ad494b0 | 6941 | |
ec718254 | 6942 | tx_buffer = first; |
9a799d71 | 6943 | |
ec718254 AD |
6944 | for (frag = &skb_shinfo(skb)->frags[0];; frag++) { |
6945 | if (dma_mapping_error(tx_ring->dev, dma)) | |
6946 | goto dma_error; | |
6947 | ||
6948 | /* record length, and DMA address */ | |
6949 | dma_unmap_len_set(tx_buffer, len, size); | |
6950 | dma_unmap_addr_set(tx_buffer, dma, dma); | |
6951 | ||
6952 | tx_desc->read.buffer_addr = cpu_to_le64(dma); | |
e5a43549 | 6953 | |
729739b7 | 6954 | while (unlikely(size > IXGBE_MAX_DATA_PER_TXD)) { |
d3d00239 | 6955 | tx_desc->read.cmd_type_len = |
472148c3 | 6956 | cpu_to_le32(cmd_type ^ IXGBE_MAX_DATA_PER_TXD); |
e5a43549 | 6957 | |
d3d00239 | 6958 | i++; |
729739b7 | 6959 | tx_desc++; |
d3d00239 | 6960 | if (i == tx_ring->count) { |
e4f74028 | 6961 | tx_desc = IXGBE_TX_DESC(tx_ring, 0); |
d3d00239 AD |
6962 | i = 0; |
6963 | } | |
ec718254 | 6964 | tx_desc->read.olinfo_status = 0; |
729739b7 AD |
6965 | |
6966 | dma += IXGBE_MAX_DATA_PER_TXD; | |
6967 | size -= IXGBE_MAX_DATA_PER_TXD; | |
6968 | ||
6969 | tx_desc->read.buffer_addr = cpu_to_le64(dma); | |
d3d00239 | 6970 | } |
e5a43549 | 6971 | |
729739b7 AD |
6972 | if (likely(!data_len)) |
6973 | break; | |
9a799d71 | 6974 | |
472148c3 | 6975 | tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type ^ size); |
9a799d71 | 6976 | |
729739b7 AD |
6977 | i++; |
6978 | tx_desc++; | |
6979 | if (i == tx_ring->count) { | |
6980 | tx_desc = IXGBE_TX_DESC(tx_ring, 0); | |
6981 | i = 0; | |
6982 | } | |
ec718254 | 6983 | tx_desc->read.olinfo_status = 0; |
9a799d71 | 6984 | |
d3d00239 | 6985 | #ifdef IXGBE_FCOE |
9e903e08 | 6986 | size = min_t(unsigned int, data_len, skb_frag_size(frag)); |
d3d00239 | 6987 | #else |
9e903e08 | 6988 | size = skb_frag_size(frag); |
d3d00239 AD |
6989 | #endif |
6990 | data_len -= size; | |
9a799d71 | 6991 | |
729739b7 AD |
6992 | dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size, |
6993 | DMA_TO_DEVICE); | |
9a799d71 | 6994 | |
729739b7 | 6995 | tx_buffer = &tx_ring->tx_buffer_info[i]; |
729739b7 | 6996 | } |
9a799d71 | 6997 | |
729739b7 | 6998 | /* write last descriptor with RS and EOP bits */ |
472148c3 AD |
6999 | cmd_type |= size | IXGBE_TXD_CMD; |
7000 | tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type); | |
eacd73f7 | 7001 | |
091a6246 | 7002 | netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount); |
b2d96e0a | 7003 | |
d3d00239 AD |
7004 | /* set the timestamp */ |
7005 | first->time_stamp = jiffies; | |
9a799d71 AK |
7006 | |
7007 | /* | |
729739b7 AD |
7008 | * Force memory writes to complete before letting h/w know there |
7009 | * are new descriptors to fetch. (Only applicable for weak-ordered | |
7010 | * memory model archs, such as IA-64). | |
7011 | * | |
7012 | * We also need this memory barrier to make certain all of the | |
7013 | * status bits have been updated before next_to_watch is written. | |
9a799d71 AK |
7014 | */ |
7015 | wmb(); | |
7016 | ||
d3d00239 AD |
7017 | /* set next_to_watch value indicating a packet is present */ |
7018 | first->next_to_watch = tx_desc; | |
7019 | ||
729739b7 AD |
7020 | i++; |
7021 | if (i == tx_ring->count) | |
7022 | i = 0; | |
7023 | ||
7024 | tx_ring->next_to_use = i; | |
7025 | ||
2367a173 DB |
7026 | ixgbe_maybe_stop_tx(tx_ring, DESC_NEEDED); |
7027 | ||
7028 | if (netif_xmit_stopped(txring_txq(tx_ring)) || !skb->xmit_more) { | |
ad435ec6 AD |
7029 | writel(i, tx_ring->tail); |
7030 | ||
7031 | /* we need this if more than one processor can write to our tail | |
7032 | * at a time, it synchronizes IO on IA64/Altix systems | |
7033 | */ | |
7034 | mmiowb(); | |
9c938cdd | 7035 | } |
2367a173 | 7036 | |
d3d00239 AD |
7037 | return; |
7038 | dma_error: | |
729739b7 | 7039 | dev_err(tx_ring->dev, "TX DMA map failed\n"); |
d3d00239 AD |
7040 | |
7041 | /* clear dma mappings for failed tx_buffer_info map */ | |
7042 | for (;;) { | |
729739b7 AD |
7043 | tx_buffer = &tx_ring->tx_buffer_info[i]; |
7044 | ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer); | |
7045 | if (tx_buffer == first) | |
d3d00239 AD |
7046 | break; |
7047 | if (i == 0) | |
7048 | i = tx_ring->count; | |
7049 | i--; | |
7050 | } | |
7051 | ||
d3d00239 | 7052 | tx_ring->next_to_use = i; |
9a799d71 AK |
7053 | } |
7054 | ||
fd0db0ed | 7055 | static void ixgbe_atr(struct ixgbe_ring *ring, |
244e27ad | 7056 | struct ixgbe_tx_buffer *first) |
69830529 AD |
7057 | { |
7058 | struct ixgbe_q_vector *q_vector = ring->q_vector; | |
7059 | union ixgbe_atr_hash_dword input = { .dword = 0 }; | |
7060 | union ixgbe_atr_hash_dword common = { .dword = 0 }; | |
7061 | union { | |
7062 | unsigned char *network; | |
7063 | struct iphdr *ipv4; | |
7064 | struct ipv6hdr *ipv6; | |
7065 | } hdr; | |
ee9e0f0b | 7066 | struct tcphdr *th; |
905e4a41 | 7067 | __be16 vlan_id; |
c4cf55e5 | 7068 | |
69830529 AD |
7069 | /* if ring doesn't have a interrupt vector, cannot perform ATR */ |
7070 | if (!q_vector) | |
7071 | return; | |
7072 | ||
7073 | /* do nothing if sampling is disabled */ | |
7074 | if (!ring->atr_sample_rate) | |
d3ead241 | 7075 | return; |
c4cf55e5 | 7076 | |
69830529 | 7077 | ring->atr_count++; |
c4cf55e5 | 7078 | |
69830529 | 7079 | /* snag network header to get L4 type and address */ |
fd0db0ed | 7080 | hdr.network = skb_network_header(first->skb); |
69830529 AD |
7081 | |
7082 | /* Currently only IPv4/IPv6 with TCP is supported */ | |
a1108ffd | 7083 | if ((first->protocol != htons(ETH_P_IPV6) || |
69830529 | 7084 | hdr.ipv6->nexthdr != IPPROTO_TCP) && |
a1108ffd | 7085 | (first->protocol != htons(ETH_P_IP) || |
69830529 AD |
7086 | hdr.ipv4->protocol != IPPROTO_TCP)) |
7087 | return; | |
ee9e0f0b | 7088 | |
fd0db0ed | 7089 | th = tcp_hdr(first->skb); |
c4cf55e5 | 7090 | |
66f32a8b AD |
7091 | /* skip this packet since it is invalid or the socket is closing */ |
7092 | if (!th || th->fin) | |
69830529 AD |
7093 | return; |
7094 | ||
7095 | /* sample on all syn packets or once every atr sample count */ | |
7096 | if (!th->syn && (ring->atr_count < ring->atr_sample_rate)) | |
7097 | return; | |
7098 | ||
7099 | /* reset sample count */ | |
7100 | ring->atr_count = 0; | |
7101 | ||
244e27ad | 7102 | vlan_id = htons(first->tx_flags >> IXGBE_TX_FLAGS_VLAN_SHIFT); |
69830529 AD |
7103 | |
7104 | /* | |
7105 | * src and dst are inverted, think how the receiver sees them | |
7106 | * | |
7107 | * The input is broken into two sections, a non-compressed section | |
7108 | * containing vm_pool, vlan_id, and flow_type. The rest of the data | |
7109 | * is XORed together and stored in the compressed dword. | |
7110 | */ | |
7111 | input.formatted.vlan_id = vlan_id; | |
7112 | ||
7113 | /* | |
7114 | * since src port and flex bytes occupy the same word XOR them together | |
7115 | * and write the value to source port portion of compressed dword | |
7116 | */ | |
244e27ad | 7117 | if (first->tx_flags & (IXGBE_TX_FLAGS_SW_VLAN | IXGBE_TX_FLAGS_HW_VLAN)) |
a1108ffd | 7118 | common.port.src ^= th->dest ^ htons(ETH_P_8021Q); |
69830529 | 7119 | else |
244e27ad | 7120 | common.port.src ^= th->dest ^ first->protocol; |
69830529 AD |
7121 | common.port.dst ^= th->source; |
7122 | ||
a1108ffd | 7123 | if (first->protocol == htons(ETH_P_IP)) { |
69830529 AD |
7124 | input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4; |
7125 | common.ip ^= hdr.ipv4->saddr ^ hdr.ipv4->daddr; | |
7126 | } else { | |
7127 | input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV6; | |
7128 | common.ip ^= hdr.ipv6->saddr.s6_addr32[0] ^ | |
7129 | hdr.ipv6->saddr.s6_addr32[1] ^ | |
7130 | hdr.ipv6->saddr.s6_addr32[2] ^ | |
7131 | hdr.ipv6->saddr.s6_addr32[3] ^ | |
7132 | hdr.ipv6->daddr.s6_addr32[0] ^ | |
7133 | hdr.ipv6->daddr.s6_addr32[1] ^ | |
7134 | hdr.ipv6->daddr.s6_addr32[2] ^ | |
7135 | hdr.ipv6->daddr.s6_addr32[3]; | |
7136 | } | |
c4cf55e5 PWJ |
7137 | |
7138 | /* This assumes the Rx queue and Tx queue are bound to the same CPU */ | |
69830529 AD |
7139 | ixgbe_fdir_add_signature_filter_82599(&q_vector->adapter->hw, |
7140 | input, common, ring->queue_index); | |
c4cf55e5 PWJ |
7141 | } |
7142 | ||
f663dd9a | 7143 | static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb, |
99932d4f | 7144 | void *accel_priv, select_queue_fallback_t fallback) |
09a3b1f8 | 7145 | { |
f663dd9a JW |
7146 | struct ixgbe_fwd_adapter *fwd_adapter = accel_priv; |
7147 | #ifdef IXGBE_FCOE | |
97488bd1 AD |
7148 | struct ixgbe_adapter *adapter; |
7149 | struct ixgbe_ring_feature *f; | |
7150 | int txq; | |
f663dd9a JW |
7151 | #endif |
7152 | ||
7153 | if (fwd_adapter) | |
7154 | return skb->queue_mapping + fwd_adapter->tx_base_queue; | |
7155 | ||
7156 | #ifdef IXGBE_FCOE | |
5e09a105 | 7157 | |
97488bd1 AD |
7158 | /* |
7159 | * only execute the code below if protocol is FCoE | |
7160 | * or FIP and we have FCoE enabled on the adapter | |
7161 | */ | |
7162 | switch (vlan_get_protocol(skb)) { | |
a1108ffd JP |
7163 | case htons(ETH_P_FCOE): |
7164 | case htons(ETH_P_FIP): | |
97488bd1 | 7165 | adapter = netdev_priv(dev); |
c087663e | 7166 | |
97488bd1 AD |
7167 | if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) |
7168 | break; | |
7169 | default: | |
99932d4f | 7170 | return fallback(dev, skb); |
97488bd1 | 7171 | } |
c087663e | 7172 | |
97488bd1 | 7173 | f = &adapter->ring_feature[RING_F_FCOE]; |
c087663e | 7174 | |
97488bd1 AD |
7175 | txq = skb_rx_queue_recorded(skb) ? skb_get_rx_queue(skb) : |
7176 | smp_processor_id(); | |
56075a98 | 7177 | |
97488bd1 AD |
7178 | while (txq >= f->indices) |
7179 | txq -= f->indices; | |
c4cf55e5 | 7180 | |
97488bd1 | 7181 | return txq + f->offset; |
f663dd9a | 7182 | #else |
99932d4f | 7183 | return fallback(dev, skb); |
f663dd9a | 7184 | #endif |
09a3b1f8 SH |
7185 | } |
7186 | ||
fc77dc3c | 7187 | netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb, |
84418e3b AD |
7188 | struct ixgbe_adapter *adapter, |
7189 | struct ixgbe_ring *tx_ring) | |
9a799d71 | 7190 | { |
d3d00239 | 7191 | struct ixgbe_tx_buffer *first; |
5f715823 | 7192 | int tso; |
d3d00239 | 7193 | u32 tx_flags = 0; |
a535c30e | 7194 | unsigned short f; |
a535c30e | 7195 | u16 count = TXD_USE_COUNT(skb_headlen(skb)); |
66f32a8b | 7196 | __be16 protocol = skb->protocol; |
63544e9c | 7197 | u8 hdr_len = 0; |
5e09a105 | 7198 | |
a535c30e AD |
7199 | /* |
7200 | * need: 1 descriptor per page * PAGE_SIZE/IXGBE_MAX_DATA_PER_TXD, | |
24ddd967 | 7201 | * + 1 desc for skb_headlen/IXGBE_MAX_DATA_PER_TXD, |
a535c30e AD |
7202 | * + 2 desc gap to keep tail from touching head, |
7203 | * + 1 desc for context descriptor, | |
7204 | * otherwise try next time | |
7205 | */ | |
a535c30e AD |
7206 | for (f = 0; f < skb_shinfo(skb)->nr_frags; f++) |
7207 | count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size); | |
7f66162b | 7208 | |
a535c30e AD |
7209 | if (ixgbe_maybe_stop_tx(tx_ring, count + 3)) { |
7210 | tx_ring->tx_stats.tx_busy++; | |
7211 | return NETDEV_TX_BUSY; | |
7212 | } | |
7213 | ||
fd0db0ed AD |
7214 | /* record the location of the first descriptor for this packet */ |
7215 | first = &tx_ring->tx_buffer_info[tx_ring->next_to_use]; | |
7216 | first->skb = skb; | |
091a6246 AD |
7217 | first->bytecount = skb->len; |
7218 | first->gso_segs = 1; | |
fd0db0ed | 7219 | |
66f32a8b | 7220 | /* if we have a HW VLAN tag being added default to the HW one */ |
eab6d18d | 7221 | if (vlan_tx_tag_present(skb)) { |
66f32a8b AD |
7222 | tx_flags |= vlan_tx_tag_get(skb) << IXGBE_TX_FLAGS_VLAN_SHIFT; |
7223 | tx_flags |= IXGBE_TX_FLAGS_HW_VLAN; | |
7224 | /* else if it is a SW VLAN check the next protocol and store the tag */ | |
a1108ffd | 7225 | } else if (protocol == htons(ETH_P_8021Q)) { |
66f32a8b AD |
7226 | struct vlan_hdr *vhdr, _vhdr; |
7227 | vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr); | |
7228 | if (!vhdr) | |
7229 | goto out_drop; | |
7230 | ||
7231 | protocol = vhdr->h_vlan_encapsulated_proto; | |
9e0c5648 AD |
7232 | tx_flags |= ntohs(vhdr->h_vlan_TCI) << |
7233 | IXGBE_TX_FLAGS_VLAN_SHIFT; | |
66f32a8b AD |
7234 | tx_flags |= IXGBE_TX_FLAGS_SW_VLAN; |
7235 | } | |
7236 | ||
d5234933 MR |
7237 | if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) && |
7238 | adapter->ptp_clock && | |
7239 | !test_and_set_bit_lock(__IXGBE_PTP_TX_IN_PROGRESS, | |
7240 | &adapter->state)) { | |
3a6a4eda JK |
7241 | skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS; |
7242 | tx_flags |= IXGBE_TX_FLAGS_TSTAMP; | |
891dc082 JK |
7243 | |
7244 | /* schedule check for Tx timestamp */ | |
7245 | adapter->ptp_tx_skb = skb_get(skb); | |
7246 | adapter->ptp_tx_start = jiffies; | |
7247 | schedule_work(&adapter->ptp_tx_work); | |
3a6a4eda | 7248 | } |
3a6a4eda | 7249 | |
ff29a86e JK |
7250 | skb_tx_timestamp(skb); |
7251 | ||
9e0c5648 AD |
7252 | #ifdef CONFIG_PCI_IOV |
7253 | /* | |
7254 | * Use the l2switch_enable flag - would be false if the DMA | |
7255 | * Tx switch had been disabled. | |
7256 | */ | |
7257 | if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) | |
472148c3 | 7258 | tx_flags |= IXGBE_TX_FLAGS_CC; |
9e0c5648 AD |
7259 | |
7260 | #endif | |
32701dc2 | 7261 | /* DCB maps skb priorities 0-7 onto 3 bit PCP of VLAN tag. */ |
66f32a8b | 7262 | if ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) && |
09dca476 AD |
7263 | ((tx_flags & (IXGBE_TX_FLAGS_HW_VLAN | IXGBE_TX_FLAGS_SW_VLAN)) || |
7264 | (skb->priority != TC_PRIO_CONTROL))) { | |
66f32a8b | 7265 | tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK; |
32701dc2 JF |
7266 | tx_flags |= (skb->priority & 0x7) << |
7267 | IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT; | |
66f32a8b AD |
7268 | if (tx_flags & IXGBE_TX_FLAGS_SW_VLAN) { |
7269 | struct vlan_ethhdr *vhdr; | |
2049e1f6 FR |
7270 | |
7271 | if (skb_cow_head(skb, 0)) | |
66f32a8b AD |
7272 | goto out_drop; |
7273 | vhdr = (struct vlan_ethhdr *)skb->data; | |
7274 | vhdr->h_vlan_TCI = htons(tx_flags >> | |
7275 | IXGBE_TX_FLAGS_VLAN_SHIFT); | |
7276 | } else { | |
7277 | tx_flags |= IXGBE_TX_FLAGS_HW_VLAN; | |
2f90b865 | 7278 | } |
9a799d71 | 7279 | } |
eacd73f7 | 7280 | |
244e27ad AD |
7281 | /* record initial flags and protocol */ |
7282 | first->tx_flags = tx_flags; | |
7283 | first->protocol = protocol; | |
7284 | ||
eacd73f7 | 7285 | #ifdef IXGBE_FCOE |
66f32a8b | 7286 | /* setup tx offload for FCoE */ |
a1108ffd | 7287 | if ((protocol == htons(ETH_P_FCOE)) && |
a58915c7 | 7288 | (tx_ring->netdev->features & (NETIF_F_FSO | NETIF_F_FCOE_CRC))) { |
244e27ad | 7289 | tso = ixgbe_fso(tx_ring, first, &hdr_len); |
897ab156 AD |
7290 | if (tso < 0) |
7291 | goto out_drop; | |
9a799d71 | 7292 | |
66f32a8b | 7293 | goto xmit_fcoe; |
eacd73f7 | 7294 | } |
9a799d71 | 7295 | |
66f32a8b | 7296 | #endif /* IXGBE_FCOE */ |
244e27ad | 7297 | tso = ixgbe_tso(tx_ring, first, &hdr_len); |
66f32a8b | 7298 | if (tso < 0) |
897ab156 | 7299 | goto out_drop; |
244e27ad AD |
7300 | else if (!tso) |
7301 | ixgbe_tx_csum(tx_ring, first); | |
66f32a8b AD |
7302 | |
7303 | /* add the ATR filter if ATR is on */ | |
7304 | if (test_bit(__IXGBE_TX_FDIR_INIT_DONE, &tx_ring->state)) | |
244e27ad | 7305 | ixgbe_atr(tx_ring, first); |
66f32a8b AD |
7306 | |
7307 | #ifdef IXGBE_FCOE | |
7308 | xmit_fcoe: | |
7309 | #endif /* IXGBE_FCOE */ | |
244e27ad | 7310 | ixgbe_tx_map(tx_ring, first, hdr_len); |
d3d00239 | 7311 | |
9a799d71 | 7312 | return NETDEV_TX_OK; |
897ab156 AD |
7313 | |
7314 | out_drop: | |
fd0db0ed AD |
7315 | dev_kfree_skb_any(first->skb); |
7316 | first->skb = NULL; | |
7317 | ||
897ab156 | 7318 | return NETDEV_TX_OK; |
9a799d71 AK |
7319 | } |
7320 | ||
2a47fa45 JF |
7321 | static netdev_tx_t __ixgbe_xmit_frame(struct sk_buff *skb, |
7322 | struct net_device *netdev, | |
7323 | struct ixgbe_ring *ring) | |
84418e3b AD |
7324 | { |
7325 | struct ixgbe_adapter *adapter = netdev_priv(netdev); | |
7326 | struct ixgbe_ring *tx_ring; | |
7327 | ||
a50c29dd AD |
7328 | /* |
7329 | * The minimum packet size for olinfo paylen is 17 so pad the skb | |
7330 | * in order to meet this minimum size requirement. | |
7331 | */ | |
f73332fc SH |
7332 | if (unlikely(skb->len < 17)) { |
7333 | if (skb_pad(skb, 17 - skb->len)) | |
a50c29dd AD |
7334 | return NETDEV_TX_OK; |
7335 | skb->len = 17; | |
71a49f77 | 7336 | skb_set_tail_pointer(skb, 17); |
a50c29dd AD |
7337 | } |
7338 | ||
2a47fa45 JF |
7339 | tx_ring = ring ? ring : adapter->tx_ring[skb->queue_mapping]; |
7340 | ||
fc77dc3c | 7341 | return ixgbe_xmit_frame_ring(skb, adapter, tx_ring); |
84418e3b AD |
7342 | } |
7343 | ||
2a47fa45 JF |
7344 | static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb, |
7345 | struct net_device *netdev) | |
7346 | { | |
7347 | return __ixgbe_xmit_frame(skb, netdev, NULL); | |
7348 | } | |
7349 | ||
9a799d71 AK |
7350 | /** |
7351 | * ixgbe_set_mac - Change the Ethernet Address of the NIC | |
7352 | * @netdev: network interface device structure | |
7353 | * @p: pointer to an address structure | |
7354 | * | |
7355 | * Returns 0 on success, negative on failure | |
7356 | **/ | |
7357 | static int ixgbe_set_mac(struct net_device *netdev, void *p) | |
7358 | { | |
7359 | struct ixgbe_adapter *adapter = netdev_priv(netdev); | |
b4617240 | 7360 | struct ixgbe_hw *hw = &adapter->hw; |
9a799d71 | 7361 | struct sockaddr *addr = p; |
5d7daa35 | 7362 | int ret; |
9a799d71 AK |
7363 | |
7364 | if (!is_valid_ether_addr(addr->sa_data)) | |
7365 | return -EADDRNOTAVAIL; | |
7366 | ||
5d7daa35 | 7367 | ixgbe_del_mac_filter(adapter, hw->mac.addr, VMDQ_P(0)); |
9a799d71 | 7368 | memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len); |
b4617240 | 7369 | memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len); |
9a799d71 | 7370 | |
5d7daa35 JK |
7371 | ret = ixgbe_add_mac_filter(adapter, hw->mac.addr, VMDQ_P(0)); |
7372 | return ret > 0 ? 0 : ret; | |
9a799d71 AK |
7373 | } |
7374 | ||
6b73e10d BH |
7375 | static int |
7376 | ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr) | |
7377 | { | |
7378 | struct ixgbe_adapter *adapter = netdev_priv(netdev); | |
7379 | struct ixgbe_hw *hw = &adapter->hw; | |
7380 | u16 value; | |
7381 | int rc; | |
7382 | ||
7383 | if (prtad != hw->phy.mdio.prtad) | |
7384 | return -EINVAL; | |
7385 | rc = hw->phy.ops.read_reg(hw, addr, devad, &value); | |
7386 | if (!rc) | |
7387 | rc = value; | |
7388 | return rc; | |
7389 | } | |
7390 | ||
7391 | static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad, | |
7392 | u16 addr, u16 value) | |
7393 | { | |
7394 | struct ixgbe_adapter *adapter = netdev_priv(netdev); | |
7395 | struct ixgbe_hw *hw = &adapter->hw; | |
7396 | ||
7397 | if (prtad != hw->phy.mdio.prtad) | |
7398 | return -EINVAL; | |
7399 | return hw->phy.ops.write_reg(hw, addr, devad, value); | |
7400 | } | |
7401 | ||
7402 | static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd) | |
7403 | { | |
7404 | struct ixgbe_adapter *adapter = netdev_priv(netdev); | |
7405 | ||
3a6a4eda | 7406 | switch (cmd) { |
3a6a4eda | 7407 | case SIOCSHWTSTAMP: |
93501d48 JK |
7408 | return ixgbe_ptp_set_ts_config(adapter, req); |
7409 | case SIOCGHWTSTAMP: | |
7410 | return ixgbe_ptp_get_ts_config(adapter, req); | |
3a6a4eda JK |
7411 | default: |
7412 | return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd); | |
7413 | } | |
6b73e10d BH |
7414 | } |
7415 | ||
0365e6e4 PW |
7416 | /** |
7417 | * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding | |
31278e71 | 7418 | * netdev->dev_addrs |
0365e6e4 PW |
7419 | * @netdev: network interface device structure |
7420 | * | |
7421 | * Returns non-zero on failure | |
7422 | **/ | |
7423 | static int ixgbe_add_sanmac_netdev(struct net_device *dev) | |
7424 | { | |
7425 | int err = 0; | |
7426 | struct ixgbe_adapter *adapter = netdev_priv(dev); | |
7fa7c9dc | 7427 | struct ixgbe_hw *hw = &adapter->hw; |
0365e6e4 | 7428 | |
7fa7c9dc | 7429 | if (is_valid_ether_addr(hw->mac.san_addr)) { |
0365e6e4 | 7430 | rtnl_lock(); |
7fa7c9dc | 7431 | err = dev_addr_add(dev, hw->mac.san_addr, NETDEV_HW_ADDR_T_SAN); |
0365e6e4 | 7432 | rtnl_unlock(); |
7fa7c9dc AD |
7433 | |
7434 | /* update SAN MAC vmdq pool selection */ | |
7435 | hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0)); | |
0365e6e4 PW |
7436 | } |
7437 | return err; | |
7438 | } | |
7439 | ||
7440 | /** | |
7441 | * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding | |
31278e71 | 7442 | * netdev->dev_addrs |
0365e6e4 PW |
7443 | * @netdev: network interface device structure |
7444 | * | |
7445 | * Returns non-zero on failure | |
7446 | **/ | |
7447 | static int ixgbe_del_sanmac_netdev(struct net_device *dev) | |
7448 | { | |
7449 | int err = 0; | |
7450 | struct ixgbe_adapter *adapter = netdev_priv(dev); | |
7451 | struct ixgbe_mac_info *mac = &adapter->hw.mac; | |
7452 | ||
7453 | if (is_valid_ether_addr(mac->san_addr)) { | |
7454 | rtnl_lock(); | |
7455 | err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN); | |
7456 | rtnl_unlock(); | |
7457 | } | |
7458 | return err; | |
7459 | } | |
7460 | ||
9a799d71 AK |
7461 | #ifdef CONFIG_NET_POLL_CONTROLLER |
7462 | /* | |
7463 | * Polling 'interrupt' - used by things like netconsole to send skbs | |
7464 | * without having to re-enable interrupts. It's not called while | |
7465 | * the interrupt routine is executing. | |
7466 | */ | |
7467 | static void ixgbe_netpoll(struct net_device *netdev) | |
7468 | { | |
7469 | struct ixgbe_adapter *adapter = netdev_priv(netdev); | |
8f9a7167 | 7470 | int i; |
9a799d71 | 7471 | |
1a647bd2 AD |
7472 | /* if interface is down do nothing */ |
7473 | if (test_bit(__IXGBE_DOWN, &adapter->state)) | |
7474 | return; | |
7475 | ||
9a799d71 | 7476 | adapter->flags |= IXGBE_FLAG_IN_NETPOLL; |
8f9a7167 | 7477 | if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) { |
49c7ffbe AD |
7478 | for (i = 0; i < adapter->num_q_vectors; i++) |
7479 | ixgbe_msix_clean_rings(0, adapter->q_vector[i]); | |
8f9a7167 PWJ |
7480 | } else { |
7481 | ixgbe_intr(adapter->pdev->irq, netdev); | |
7482 | } | |
9a799d71 | 7483 | adapter->flags &= ~IXGBE_FLAG_IN_NETPOLL; |
9a799d71 | 7484 | } |
9a799d71 | 7485 | |
581330ba | 7486 | #endif |
de1036b1 ED |
7487 | static struct rtnl_link_stats64 *ixgbe_get_stats64(struct net_device *netdev, |
7488 | struct rtnl_link_stats64 *stats) | |
7489 | { | |
7490 | struct ixgbe_adapter *adapter = netdev_priv(netdev); | |
7491 | int i; | |
7492 | ||
1a51502b | 7493 | rcu_read_lock(); |
de1036b1 | 7494 | for (i = 0; i < adapter->num_rx_queues; i++) { |
1a51502b | 7495 | struct ixgbe_ring *ring = ACCESS_ONCE(adapter->rx_ring[i]); |
de1036b1 ED |
7496 | u64 bytes, packets; |
7497 | unsigned int start; | |
7498 | ||
1a51502b ED |
7499 | if (ring) { |
7500 | do { | |
57a7744e | 7501 | start = u64_stats_fetch_begin_irq(&ring->syncp); |
1a51502b ED |
7502 | packets = ring->stats.packets; |
7503 | bytes = ring->stats.bytes; | |
57a7744e | 7504 | } while (u64_stats_fetch_retry_irq(&ring->syncp, start)); |
1a51502b ED |
7505 | stats->rx_packets += packets; |
7506 | stats->rx_bytes += bytes; | |
7507 | } | |
de1036b1 | 7508 | } |
1ac9ad13 ED |
7509 | |
7510 | for (i = 0; i < adapter->num_tx_queues; i++) { | |
7511 | struct ixgbe_ring *ring = ACCESS_ONCE(adapter->tx_ring[i]); | |
7512 | u64 bytes, packets; | |
7513 | unsigned int start; | |
7514 | ||
7515 | if (ring) { | |
7516 | do { | |
57a7744e | 7517 | start = u64_stats_fetch_begin_irq(&ring->syncp); |
1ac9ad13 ED |
7518 | packets = ring->stats.packets; |
7519 | bytes = ring->stats.bytes; | |
57a7744e | 7520 | } while (u64_stats_fetch_retry_irq(&ring->syncp, start)); |
1ac9ad13 ED |
7521 | stats->tx_packets += packets; |
7522 | stats->tx_bytes += bytes; | |
7523 | } | |
7524 | } | |
1a51502b | 7525 | rcu_read_unlock(); |
de1036b1 ED |
7526 | /* following stats updated by ixgbe_watchdog_task() */ |
7527 | stats->multicast = netdev->stats.multicast; | |
7528 | stats->rx_errors = netdev->stats.rx_errors; | |
7529 | stats->rx_length_errors = netdev->stats.rx_length_errors; | |
7530 | stats->rx_crc_errors = netdev->stats.rx_crc_errors; | |
7531 | stats->rx_missed_errors = netdev->stats.rx_missed_errors; | |
7532 | return stats; | |
7533 | } | |
7534 | ||
8af3c33f | 7535 | #ifdef CONFIG_IXGBE_DCB |
49ce9c2c BH |
7536 | /** |
7537 | * ixgbe_validate_rtr - verify 802.1Qp to Rx packet buffer mapping is valid. | |
7538 | * @adapter: pointer to ixgbe_adapter | |
8b1c0b24 JF |
7539 | * @tc: number of traffic classes currently enabled |
7540 | * | |
7541 | * Configure a valid 802.1Qp to Rx packet buffer mapping ie confirm | |
7542 | * 802.1Q priority maps to a packet buffer that exists. | |
7543 | */ | |
7544 | static void ixgbe_validate_rtr(struct ixgbe_adapter *adapter, u8 tc) | |
7545 | { | |
7546 | struct ixgbe_hw *hw = &adapter->hw; | |
7547 | u32 reg, rsave; | |
7548 | int i; | |
7549 | ||
7550 | /* 82598 have a static priority to TC mapping that can not | |
7551 | * be changed so no validation is needed. | |
7552 | */ | |
7553 | if (hw->mac.type == ixgbe_mac_82598EB) | |
7554 | return; | |
7555 | ||
7556 | reg = IXGBE_READ_REG(hw, IXGBE_RTRUP2TC); | |
7557 | rsave = reg; | |
7558 | ||
7559 | for (i = 0; i < MAX_TRAFFIC_CLASS; i++) { | |
7560 | u8 up2tc = reg >> (i * IXGBE_RTRUP2TC_UP_SHIFT); | |
7561 | ||
7562 | /* If up2tc is out of bounds default to zero */ | |
7563 | if (up2tc > tc) | |
7564 | reg &= ~(0x7 << IXGBE_RTRUP2TC_UP_SHIFT); | |
7565 | } | |
7566 | ||
7567 | if (reg != rsave) | |
7568 | IXGBE_WRITE_REG(hw, IXGBE_RTRUP2TC, reg); | |
7569 | ||
7570 | return; | |
7571 | } | |
7572 | ||
02debdc9 AD |
7573 | /** |
7574 | * ixgbe_set_prio_tc_map - Configure netdev prio tc map | |
7575 | * @adapter: Pointer to adapter struct | |
7576 | * | |
7577 | * Populate the netdev user priority to tc map | |
7578 | */ | |
7579 | static void ixgbe_set_prio_tc_map(struct ixgbe_adapter *adapter) | |
7580 | { | |
7581 | struct net_device *dev = adapter->netdev; | |
7582 | struct ixgbe_dcb_config *dcb_cfg = &adapter->dcb_cfg; | |
7583 | struct ieee_ets *ets = adapter->ixgbe_ieee_ets; | |
7584 | u8 prio; | |
7585 | ||
7586 | for (prio = 0; prio < MAX_USER_PRIORITY; prio++) { | |
7587 | u8 tc = 0; | |
7588 | ||
7589 | if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE) | |
7590 | tc = ixgbe_dcb_get_tc_from_up(dcb_cfg, 0, prio); | |
7591 | else if (ets) | |
7592 | tc = ets->prio_tc[prio]; | |
7593 | ||
7594 | netdev_set_prio_tc_map(dev, prio, tc); | |
7595 | } | |
7596 | } | |
7597 | ||
cca73c59 | 7598 | #endif /* CONFIG_IXGBE_DCB */ |
49ce9c2c BH |
7599 | /** |
7600 | * ixgbe_setup_tc - configure net_device for multiple traffic classes | |
8b1c0b24 JF |
7601 | * |
7602 | * @netdev: net device to configure | |
7603 | * @tc: number of traffic classes to enable | |
7604 | */ | |
7605 | int ixgbe_setup_tc(struct net_device *dev, u8 tc) | |
7606 | { | |
8b1c0b24 JF |
7607 | struct ixgbe_adapter *adapter = netdev_priv(dev); |
7608 | struct ixgbe_hw *hw = &adapter->hw; | |
2a47fa45 | 7609 | bool pools; |
8b1c0b24 | 7610 | |
8b1c0b24 | 7611 | /* Hardware supports up to 8 traffic classes */ |
4de2a022 | 7612 | if (tc > adapter->dcb_cfg.num_tcs.pg_tcs || |
581330ba AD |
7613 | (hw->mac.type == ixgbe_mac_82598EB && |
7614 | tc < MAX_TRAFFIC_CLASS)) | |
8b1c0b24 JF |
7615 | return -EINVAL; |
7616 | ||
2a47fa45 JF |
7617 | pools = (find_first_zero_bit(&adapter->fwd_bitmask, 32) > 1); |
7618 | if (tc && pools && adapter->num_rx_pools > IXGBE_MAX_DCBMACVLANS) | |
7619 | return -EBUSY; | |
7620 | ||
8b1c0b24 | 7621 | /* Hardware has to reinitialize queues and interrupts to |
52f33af8 | 7622 | * match packet buffer alignment. Unfortunately, the |
8b1c0b24 JF |
7623 | * hardware is not flexible enough to do this dynamically. |
7624 | */ | |
7625 | if (netif_running(dev)) | |
7626 | ixgbe_close(dev); | |
7627 | ixgbe_clear_interrupt_scheme(adapter); | |
7628 | ||
cca73c59 | 7629 | #ifdef CONFIG_IXGBE_DCB |
e7589eab | 7630 | if (tc) { |
8b1c0b24 | 7631 | netdev_set_num_tc(dev, tc); |
02debdc9 AD |
7632 | ixgbe_set_prio_tc_map(adapter); |
7633 | ||
e7589eab | 7634 | adapter->flags |= IXGBE_FLAG_DCB_ENABLED; |
e7589eab | 7635 | |
943561d3 AD |
7636 | if (adapter->hw.mac.type == ixgbe_mac_82598EB) { |
7637 | adapter->last_lfc_mode = adapter->hw.fc.requested_mode; | |
e7589eab | 7638 | adapter->hw.fc.requested_mode = ixgbe_fc_none; |
943561d3 | 7639 | } |
e7589eab | 7640 | } else { |
8b1c0b24 | 7641 | netdev_reset_tc(dev); |
02debdc9 | 7642 | |
943561d3 AD |
7643 | if (adapter->hw.mac.type == ixgbe_mac_82598EB) |
7644 | adapter->hw.fc.requested_mode = adapter->last_lfc_mode; | |
e7589eab JF |
7645 | |
7646 | adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED; | |
e7589eab JF |
7647 | |
7648 | adapter->temp_dcb_cfg.pfc_mode_enable = false; | |
7649 | adapter->dcb_cfg.pfc_mode_enable = false; | |
7650 | } | |
7651 | ||
8b1c0b24 | 7652 | ixgbe_validate_rtr(adapter, tc); |
cca73c59 AD |
7653 | |
7654 | #endif /* CONFIG_IXGBE_DCB */ | |
7655 | ixgbe_init_interrupt_scheme(adapter); | |
7656 | ||
8b1c0b24 | 7657 | if (netif_running(dev)) |
cca73c59 | 7658 | return ixgbe_open(dev); |
8b1c0b24 JF |
7659 | |
7660 | return 0; | |
7661 | } | |
de1036b1 | 7662 | |
da36b647 GR |
7663 | #ifdef CONFIG_PCI_IOV |
7664 | void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter) | |
7665 | { | |
7666 | struct net_device *netdev = adapter->netdev; | |
7667 | ||
7668 | rtnl_lock(); | |
da36b647 | 7669 | ixgbe_setup_tc(netdev, netdev_get_num_tc(netdev)); |
da36b647 GR |
7670 | rtnl_unlock(); |
7671 | } | |
7672 | ||
7673 | #endif | |
082757af DS |
7674 | void ixgbe_do_reset(struct net_device *netdev) |
7675 | { | |
7676 | struct ixgbe_adapter *adapter = netdev_priv(netdev); | |
7677 | ||
7678 | if (netif_running(netdev)) | |
7679 | ixgbe_reinit_locked(adapter); | |
7680 | else | |
7681 | ixgbe_reset(adapter); | |
7682 | } | |
7683 | ||
c8f44aff | 7684 | static netdev_features_t ixgbe_fix_features(struct net_device *netdev, |
567d2de2 | 7685 | netdev_features_t features) |
082757af DS |
7686 | { |
7687 | struct ixgbe_adapter *adapter = netdev_priv(netdev); | |
7688 | ||
082757af | 7689 | /* If Rx checksum is disabled, then RSC/LRO should also be disabled */ |
567d2de2 AD |
7690 | if (!(features & NETIF_F_RXCSUM)) |
7691 | features &= ~NETIF_F_LRO; | |
082757af | 7692 | |
567d2de2 AD |
7693 | /* Turn off LRO if not RSC capable */ |
7694 | if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)) | |
7695 | features &= ~NETIF_F_LRO; | |
8e2813f5 | 7696 | |
567d2de2 | 7697 | return features; |
082757af DS |
7698 | } |
7699 | ||
c8f44aff | 7700 | static int ixgbe_set_features(struct net_device *netdev, |
567d2de2 | 7701 | netdev_features_t features) |
082757af DS |
7702 | { |
7703 | struct ixgbe_adapter *adapter = netdev_priv(netdev); | |
567d2de2 | 7704 | netdev_features_t changed = netdev->features ^ features; |
082757af DS |
7705 | bool need_reset = false; |
7706 | ||
082757af | 7707 | /* Make sure RSC matches LRO, reset if change */ |
567d2de2 AD |
7708 | if (!(features & NETIF_F_LRO)) { |
7709 | if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) | |
082757af | 7710 | need_reset = true; |
567d2de2 AD |
7711 | adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED; |
7712 | } else if ((adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE) && | |
7713 | !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) { | |
7714 | if (adapter->rx_itr_setting == 1 || | |
7715 | adapter->rx_itr_setting > IXGBE_MIN_RSC_ITR) { | |
7716 | adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED; | |
7717 | need_reset = true; | |
7718 | } else if ((changed ^ features) & NETIF_F_LRO) { | |
7719 | e_info(probe, "rx-usecs set too low, " | |
7720 | "disabling RSC\n"); | |
082757af DS |
7721 | } |
7722 | } | |
7723 | ||
7724 | /* | |
7725 | * Check if Flow Director n-tuple support was enabled or disabled. If | |
7726 | * the state changed, we need to reset. | |
7727 | */ | |
39cb681b AD |
7728 | switch (features & NETIF_F_NTUPLE) { |
7729 | case NETIF_F_NTUPLE: | |
567d2de2 | 7730 | /* turn off ATR, enable perfect filters and reset */ |
39cb681b AD |
7731 | if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)) |
7732 | need_reset = true; | |
7733 | ||
567d2de2 AD |
7734 | adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE; |
7735 | adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE; | |
39cb681b AD |
7736 | break; |
7737 | default: | |
7738 | /* turn off perfect filters, enable ATR and reset */ | |
7739 | if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) | |
7740 | need_reset = true; | |
7741 | ||
7742 | adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE; | |
7743 | ||
7744 | /* We cannot enable ATR if SR-IOV is enabled */ | |
7745 | if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) | |
7746 | break; | |
7747 | ||
7748 | /* We cannot enable ATR if we have 2 or more traffic classes */ | |
7749 | if (netdev_get_num_tc(netdev) > 1) | |
7750 | break; | |
7751 | ||
7752 | /* We cannot enable ATR if RSS is disabled */ | |
7753 | if (adapter->ring_feature[RING_F_RSS].limit <= 1) | |
7754 | break; | |
7755 | ||
7756 | /* A sample rate of 0 indicates ATR disabled */ | |
7757 | if (!adapter->atr_sample_rate) | |
7758 | break; | |
7759 | ||
7760 | adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE; | |
7761 | break; | |
082757af DS |
7762 | } |
7763 | ||
f646968f | 7764 | if (features & NETIF_F_HW_VLAN_CTAG_RX) |
146d4cc9 JF |
7765 | ixgbe_vlan_strip_enable(adapter); |
7766 | else | |
7767 | ixgbe_vlan_strip_disable(adapter); | |
7768 | ||
3f2d1c0f BG |
7769 | if (changed & NETIF_F_RXALL) |
7770 | need_reset = true; | |
7771 | ||
567d2de2 | 7772 | netdev->features = features; |
082757af DS |
7773 | if (need_reset) |
7774 | ixgbe_do_reset(netdev); | |
7775 | ||
7776 | return 0; | |
082757af DS |
7777 | } |
7778 | ||
edc7d573 | 7779 | static int ixgbe_ndo_fdb_add(struct ndmsg *ndm, struct nlattr *tb[], |
0f4b0add | 7780 | struct net_device *dev, |
f6f6424b | 7781 | const unsigned char *addr, u16 vid, |
0f4b0add JF |
7782 | u16 flags) |
7783 | { | |
bcfd3432 | 7784 | /* guarantee we can provide a unique filter for the unicast address */ |
46acc460 | 7785 | if (is_unicast_ether_addr(addr) || is_link_local_ether_addr(addr)) { |
bcfd3432 AD |
7786 | if (IXGBE_MAX_PF_MACVLANS <= netdev_uc_count(dev)) |
7787 | return -ENOMEM; | |
0f4b0add JF |
7788 | } |
7789 | ||
f6f6424b | 7790 | return ndo_dflt_fdb_add(ndm, tb, dev, addr, vid, flags); |
0f4b0add JF |
7791 | } |
7792 | ||
815cccbf JF |
7793 | static int ixgbe_ndo_bridge_setlink(struct net_device *dev, |
7794 | struct nlmsghdr *nlh) | |
7795 | { | |
7796 | struct ixgbe_adapter *adapter = netdev_priv(dev); | |
7797 | struct nlattr *attr, *br_spec; | |
7798 | int rem; | |
7799 | ||
7800 | if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)) | |
7801 | return -EOPNOTSUPP; | |
7802 | ||
7803 | br_spec = nlmsg_find_attr(nlh, sizeof(struct ifinfomsg), IFLA_AF_SPEC); | |
4ea85e83 TG |
7804 | if (!br_spec) |
7805 | return -EINVAL; | |
815cccbf JF |
7806 | |
7807 | nla_for_each_nested(attr, br_spec, rem) { | |
7808 | __u16 mode; | |
7809 | u32 reg = 0; | |
7810 | ||
7811 | if (nla_type(attr) != IFLA_BRIDGE_MODE) | |
7812 | continue; | |
7813 | ||
b7c1a314 TG |
7814 | if (nla_len(attr) < sizeof(mode)) |
7815 | return -EINVAL; | |
7816 | ||
815cccbf | 7817 | mode = nla_get_u16(attr); |
9b735984 | 7818 | if (mode == BRIDGE_MODE_VEPA) { |
815cccbf | 7819 | reg = 0; |
9b735984 GR |
7820 | adapter->flags2 &= ~IXGBE_FLAG2_BRIDGE_MODE_VEB; |
7821 | } else if (mode == BRIDGE_MODE_VEB) { | |
815cccbf | 7822 | reg = IXGBE_PFDTXGSWC_VT_LBEN; |
9b735984 GR |
7823 | adapter->flags2 |= IXGBE_FLAG2_BRIDGE_MODE_VEB; |
7824 | } else | |
815cccbf JF |
7825 | return -EINVAL; |
7826 | ||
7827 | IXGBE_WRITE_REG(&adapter->hw, IXGBE_PFDTXGSWC, reg); | |
7828 | ||
7829 | e_info(drv, "enabling bridge mode: %s\n", | |
7830 | mode == BRIDGE_MODE_VEPA ? "VEPA" : "VEB"); | |
7831 | } | |
7832 | ||
7833 | return 0; | |
7834 | } | |
7835 | ||
7836 | static int ixgbe_ndo_bridge_getlink(struct sk_buff *skb, u32 pid, u32 seq, | |
6cbdceeb VY |
7837 | struct net_device *dev, |
7838 | u32 filter_mask) | |
815cccbf JF |
7839 | { |
7840 | struct ixgbe_adapter *adapter = netdev_priv(dev); | |
7841 | u16 mode; | |
7842 | ||
7843 | if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)) | |
7844 | return 0; | |
7845 | ||
9b735984 | 7846 | if (adapter->flags2 & IXGBE_FLAG2_BRIDGE_MODE_VEB) |
815cccbf JF |
7847 | mode = BRIDGE_MODE_VEB; |
7848 | else | |
7849 | mode = BRIDGE_MODE_VEPA; | |
7850 | ||
2c3c031c | 7851 | return ndo_dflt_bridge_getlink(skb, pid, seq, dev, mode, 0, 0); |
815cccbf JF |
7852 | } |
7853 | ||
2a47fa45 JF |
7854 | static void *ixgbe_fwd_add(struct net_device *pdev, struct net_device *vdev) |
7855 | { | |
7856 | struct ixgbe_fwd_adapter *fwd_adapter = NULL; | |
7857 | struct ixgbe_adapter *adapter = netdev_priv(pdev); | |
aac2f1bf | 7858 | int used_pools = adapter->num_vfs + adapter->num_rx_pools; |
51f3773b | 7859 | unsigned int limit; |
2a47fa45 JF |
7860 | int pool, err; |
7861 | ||
aac2f1bf JK |
7862 | /* Hardware has a limited number of available pools. Each VF, and the |
7863 | * PF require a pool. Check to ensure we don't attempt to use more | |
7864 | * then the available number of pools. | |
7865 | */ | |
7866 | if (used_pools >= IXGBE_MAX_VF_FUNCTIONS) | |
7867 | return ERR_PTR(-EINVAL); | |
7868 | ||
219354d4 JF |
7869 | #ifdef CONFIG_RPS |
7870 | if (vdev->num_rx_queues != vdev->num_tx_queues) { | |
7871 | netdev_info(pdev, "%s: Only supports a single queue count for TX and RX\n", | |
7872 | vdev->name); | |
7873 | return ERR_PTR(-EINVAL); | |
7874 | } | |
7875 | #endif | |
2a47fa45 | 7876 | /* Check for hardware restriction on number of rx/tx queues */ |
219354d4 | 7877 | if (vdev->num_tx_queues > IXGBE_MAX_L2A_QUEUES || |
2a47fa45 JF |
7878 | vdev->num_tx_queues == IXGBE_BAD_L2A_QUEUE) { |
7879 | netdev_info(pdev, | |
7880 | "%s: Supports RX/TX Queue counts 1,2, and 4\n", | |
7881 | pdev->name); | |
7882 | return ERR_PTR(-EINVAL); | |
7883 | } | |
7884 | ||
7885 | if (((adapter->flags & IXGBE_FLAG_DCB_ENABLED) && | |
7886 | adapter->num_rx_pools > IXGBE_MAX_DCBMACVLANS - 1) || | |
7887 | (adapter->num_rx_pools > IXGBE_MAX_MACVLANS)) | |
7888 | return ERR_PTR(-EBUSY); | |
7889 | ||
7890 | fwd_adapter = kcalloc(1, sizeof(struct ixgbe_fwd_adapter), GFP_KERNEL); | |
7891 | if (!fwd_adapter) | |
7892 | return ERR_PTR(-ENOMEM); | |
7893 | ||
7894 | pool = find_first_zero_bit(&adapter->fwd_bitmask, 32); | |
7895 | adapter->num_rx_pools++; | |
7896 | set_bit(pool, &adapter->fwd_bitmask); | |
51f3773b | 7897 | limit = find_last_bit(&adapter->fwd_bitmask, 32); |
2a47fa45 JF |
7898 | |
7899 | /* Enable VMDq flag so device will be set in VM mode */ | |
7900 | adapter->flags |= IXGBE_FLAG_VMDQ_ENABLED | IXGBE_FLAG_SRIOV_ENABLED; | |
51f3773b | 7901 | adapter->ring_feature[RING_F_VMDQ].limit = limit + 1; |
219354d4 | 7902 | adapter->ring_feature[RING_F_RSS].limit = vdev->num_tx_queues; |
2a47fa45 JF |
7903 | |
7904 | /* Force reinit of ring allocation with VMDQ enabled */ | |
7905 | err = ixgbe_setup_tc(pdev, netdev_get_num_tc(pdev)); | |
7906 | if (err) | |
7907 | goto fwd_add_err; | |
7908 | fwd_adapter->pool = pool; | |
7909 | fwd_adapter->real_adapter = adapter; | |
7910 | err = ixgbe_fwd_ring_up(vdev, fwd_adapter); | |
7911 | if (err) | |
7912 | goto fwd_add_err; | |
7913 | netif_tx_start_all_queues(vdev); | |
7914 | return fwd_adapter; | |
7915 | fwd_add_err: | |
7916 | /* unwind counter and free adapter struct */ | |
7917 | netdev_info(pdev, | |
7918 | "%s: dfwd hardware acceleration failed\n", vdev->name); | |
7919 | clear_bit(pool, &adapter->fwd_bitmask); | |
7920 | adapter->num_rx_pools--; | |
7921 | kfree(fwd_adapter); | |
7922 | return ERR_PTR(err); | |
7923 | } | |
7924 | ||
7925 | static void ixgbe_fwd_del(struct net_device *pdev, void *priv) | |
7926 | { | |
7927 | struct ixgbe_fwd_adapter *fwd_adapter = priv; | |
7928 | struct ixgbe_adapter *adapter = fwd_adapter->real_adapter; | |
51f3773b | 7929 | unsigned int limit; |
2a47fa45 JF |
7930 | |
7931 | clear_bit(fwd_adapter->pool, &adapter->fwd_bitmask); | |
7932 | adapter->num_rx_pools--; | |
7933 | ||
51f3773b JF |
7934 | limit = find_last_bit(&adapter->fwd_bitmask, 32); |
7935 | adapter->ring_feature[RING_F_VMDQ].limit = limit + 1; | |
2a47fa45 JF |
7936 | ixgbe_fwd_ring_down(fwd_adapter->netdev, fwd_adapter); |
7937 | ixgbe_setup_tc(pdev, netdev_get_num_tc(pdev)); | |
7938 | netdev_dbg(pdev, "pool %i:%i queues %i:%i VSI bitmask %lx\n", | |
7939 | fwd_adapter->pool, adapter->num_rx_pools, | |
7940 | fwd_adapter->rx_base_queue, | |
7941 | fwd_adapter->rx_base_queue + adapter->num_rx_queues_per_pool, | |
7942 | adapter->fwd_bitmask); | |
7943 | kfree(fwd_adapter); | |
7944 | } | |
7945 | ||
0edc3527 | 7946 | static const struct net_device_ops ixgbe_netdev_ops = { |
e8e9f696 | 7947 | .ndo_open = ixgbe_open, |
0edc3527 | 7948 | .ndo_stop = ixgbe_close, |
00829823 | 7949 | .ndo_start_xmit = ixgbe_xmit_frame, |
09a3b1f8 | 7950 | .ndo_select_queue = ixgbe_select_queue, |
581330ba | 7951 | .ndo_set_rx_mode = ixgbe_set_rx_mode, |
0edc3527 SH |
7952 | .ndo_validate_addr = eth_validate_addr, |
7953 | .ndo_set_mac_address = ixgbe_set_mac, | |
7954 | .ndo_change_mtu = ixgbe_change_mtu, | |
7955 | .ndo_tx_timeout = ixgbe_tx_timeout, | |
0edc3527 SH |
7956 | .ndo_vlan_rx_add_vid = ixgbe_vlan_rx_add_vid, |
7957 | .ndo_vlan_rx_kill_vid = ixgbe_vlan_rx_kill_vid, | |
6b73e10d | 7958 | .ndo_do_ioctl = ixgbe_ioctl, |
7f01648a GR |
7959 | .ndo_set_vf_mac = ixgbe_ndo_set_vf_mac, |
7960 | .ndo_set_vf_vlan = ixgbe_ndo_set_vf_vlan, | |
ed616689 | 7961 | .ndo_set_vf_rate = ixgbe_ndo_set_vf_bw, |
581330ba | 7962 | .ndo_set_vf_spoofchk = ixgbe_ndo_set_vf_spoofchk, |
7f01648a | 7963 | .ndo_get_vf_config = ixgbe_ndo_get_vf_config, |
de1036b1 | 7964 | .ndo_get_stats64 = ixgbe_get_stats64, |
8af3c33f | 7965 | #ifdef CONFIG_IXGBE_DCB |
24095aa3 | 7966 | .ndo_setup_tc = ixgbe_setup_tc, |
8af3c33f | 7967 | #endif |
0edc3527 SH |
7968 | #ifdef CONFIG_NET_POLL_CONTROLLER |
7969 | .ndo_poll_controller = ixgbe_netpoll, | |
7970 | #endif | |
e0d1095a | 7971 | #ifdef CONFIG_NET_RX_BUSY_POLL |
8b80cda5 | 7972 | .ndo_busy_poll = ixgbe_low_latency_recv, |
5a85e737 | 7973 | #endif |
332d4a7d YZ |
7974 | #ifdef IXGBE_FCOE |
7975 | .ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get, | |
68a683cf | 7976 | .ndo_fcoe_ddp_target = ixgbe_fcoe_ddp_target, |
332d4a7d | 7977 | .ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put, |
8450ff8c YZ |
7978 | .ndo_fcoe_enable = ixgbe_fcoe_enable, |
7979 | .ndo_fcoe_disable = ixgbe_fcoe_disable, | |
61a1fa10 | 7980 | .ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn, |
ea81875a | 7981 | .ndo_fcoe_get_hbainfo = ixgbe_fcoe_get_hbainfo, |
332d4a7d | 7982 | #endif /* IXGBE_FCOE */ |
082757af DS |
7983 | .ndo_set_features = ixgbe_set_features, |
7984 | .ndo_fix_features = ixgbe_fix_features, | |
0f4b0add | 7985 | .ndo_fdb_add = ixgbe_ndo_fdb_add, |
815cccbf JF |
7986 | .ndo_bridge_setlink = ixgbe_ndo_bridge_setlink, |
7987 | .ndo_bridge_getlink = ixgbe_ndo_bridge_getlink, | |
2a47fa45 JF |
7988 | .ndo_dfwd_add_station = ixgbe_fwd_add, |
7989 | .ndo_dfwd_del_station = ixgbe_fwd_del, | |
0edc3527 SH |
7990 | }; |
7991 | ||
e027d1ae JK |
7992 | /** |
7993 | * ixgbe_enumerate_functions - Get the number of ports this device has | |
7994 | * @adapter: adapter structure | |
7995 | * | |
7996 | * This function enumerates the phsyical functions co-located on a single slot, | |
7997 | * in order to determine how many ports a device has. This is most useful in | |
7998 | * determining the required GT/s of PCIe bandwidth necessary for optimal | |
7999 | * performance. | |
8000 | **/ | |
8001 | static inline int ixgbe_enumerate_functions(struct ixgbe_adapter *adapter) | |
8002 | { | |
caafb95d | 8003 | struct pci_dev *entry, *pdev = adapter->pdev; |
e027d1ae JK |
8004 | int physfns = 0; |
8005 | ||
f1f96579 JK |
8006 | /* Some cards can not use the generic count PCIe functions method, |
8007 | * because they are behind a parent switch, so we hardcode these with | |
8008 | * the correct number of functions. | |
e027d1ae | 8009 | */ |
8818970d | 8010 | if (ixgbe_pcie_from_parent(&adapter->hw)) |
e027d1ae | 8011 | physfns = 4; |
8818970d JK |
8012 | |
8013 | list_for_each_entry(entry, &adapter->pdev->bus->devices, bus_list) { | |
8014 | /* don't count virtual functions */ | |
caafb95d JK |
8015 | if (entry->is_virtfn) |
8016 | continue; | |
8017 | ||
8018 | /* When the devices on the bus don't all match our device ID, | |
8019 | * we can't reliably determine the correct number of | |
8020 | * functions. This can occur if a function has been direct | |
8021 | * attached to a virtual machine using VT-d, for example. In | |
8022 | * this case, simply return -1 to indicate this. | |
8023 | */ | |
8024 | if ((entry->vendor != pdev->vendor) || | |
8025 | (entry->device != pdev->device)) | |
8026 | return -1; | |
8027 | ||
8028 | physfns++; | |
e027d1ae JK |
8029 | } |
8030 | ||
8031 | return physfns; | |
8032 | } | |
8033 | ||
8e2813f5 JK |
8034 | /** |
8035 | * ixgbe_wol_supported - Check whether device supports WoL | |
8036 | * @hw: hw specific details | |
8037 | * @device_id: the device ID | |
8038 | * @subdev_id: the subsystem device ID | |
8039 | * | |
8040 | * This function is used by probe and ethtool to determine | |
8041 | * which devices have WoL support | |
8042 | * | |
8043 | **/ | |
8044 | int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id, | |
8045 | u16 subdevice_id) | |
8046 | { | |
8047 | struct ixgbe_hw *hw = &adapter->hw; | |
8048 | u16 wol_cap = adapter->eeprom_cap & IXGBE_DEVICE_CAPS_WOL_MASK; | |
8049 | int is_wol_supported = 0; | |
8050 | ||
8051 | switch (device_id) { | |
8052 | case IXGBE_DEV_ID_82599_SFP: | |
8053 | /* Only these subdevices could supports WOL */ | |
8054 | switch (subdevice_id) { | |
87557440 | 8055 | case IXGBE_SUBDEV_ID_82599_SFP_WOL0: |
8e2813f5 JK |
8056 | case IXGBE_SUBDEV_ID_82599_560FLR: |
8057 | /* only support first port */ | |
8058 | if (hw->bus.func != 0) | |
8059 | break; | |
5700ff26 | 8060 | case IXGBE_SUBDEV_ID_82599_SP_560FLR: |
8e2813f5 | 8061 | case IXGBE_SUBDEV_ID_82599_SFP: |
b6dfd939 | 8062 | case IXGBE_SUBDEV_ID_82599_RNDC: |
f8a06c2c | 8063 | case IXGBE_SUBDEV_ID_82599_ECNA_DP: |
979fe5f7 | 8064 | case IXGBE_SUBDEV_ID_82599_LOM_SFP: |
8e2813f5 JK |
8065 | is_wol_supported = 1; |
8066 | break; | |
8067 | } | |
8068 | break; | |
5daebbb0 DS |
8069 | case IXGBE_DEV_ID_82599EN_SFP: |
8070 | /* Only this subdevice supports WOL */ | |
8071 | switch (subdevice_id) { | |
8072 | case IXGBE_SUBDEV_ID_82599EN_SFP_OCP1: | |
8073 | is_wol_supported = 1; | |
8074 | break; | |
8075 | } | |
8076 | break; | |
8e2813f5 JK |
8077 | case IXGBE_DEV_ID_82599_COMBO_BACKPLANE: |
8078 | /* All except this subdevice support WOL */ | |
8079 | if (subdevice_id != IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ) | |
8080 | is_wol_supported = 1; | |
8081 | break; | |
8082 | case IXGBE_DEV_ID_82599_KX4: | |
8083 | is_wol_supported = 1; | |
8084 | break; | |
8085 | case IXGBE_DEV_ID_X540T: | |
df376f0d | 8086 | case IXGBE_DEV_ID_X540T1: |
8e2813f5 JK |
8087 | /* check eeprom to see if enabled wol */ |
8088 | if ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0_1) || | |
8089 | ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0) && | |
8090 | (hw->bus.func == 0))) { | |
8091 | is_wol_supported = 1; | |
8092 | } | |
8093 | break; | |
8094 | } | |
8095 | ||
8096 | return is_wol_supported; | |
8097 | } | |
8098 | ||
c762dff2 MP |
8099 | /** |
8100 | * ixgbe_get_platform_mac_addr - Look up MAC address in Open Firmware / IDPROM | |
8101 | * @adapter: Pointer to adapter struct | |
8102 | */ | |
8103 | static void ixgbe_get_platform_mac_addr(struct ixgbe_adapter *adapter) | |
8104 | { | |
8105 | #ifdef CONFIG_OF | |
8106 | struct device_node *dp = pci_device_to_OF_node(adapter->pdev); | |
8107 | struct ixgbe_hw *hw = &adapter->hw; | |
8108 | const unsigned char *addr; | |
8109 | ||
8110 | addr = of_get_mac_address(dp); | |
8111 | if (addr) { | |
8112 | ether_addr_copy(hw->mac.perm_addr, addr); | |
8113 | return; | |
8114 | } | |
8115 | #endif /* CONFIG_OF */ | |
8116 | ||
8117 | #ifdef CONFIG_SPARC | |
8118 | ether_addr_copy(hw->mac.perm_addr, idprom->id_ethaddr); | |
8119 | #endif /* CONFIG_SPARC */ | |
8120 | } | |
8121 | ||
9a799d71 AK |
8122 | /** |
8123 | * ixgbe_probe - Device Initialization Routine | |
8124 | * @pdev: PCI device information struct | |
8125 | * @ent: entry in ixgbe_pci_tbl | |
8126 | * | |
8127 | * Returns 0 on success, negative on failure | |
8128 | * | |
8129 | * ixgbe_probe initializes an adapter identified by a pci_dev structure. | |
8130 | * The OS initialization, configuring of the adapter private structure, | |
8131 | * and a hardware reset occur. | |
8132 | **/ | |
1dd06ae8 | 8133 | static int ixgbe_probe(struct pci_dev *pdev, const struct pci_device_id *ent) |
9a799d71 AK |
8134 | { |
8135 | struct net_device *netdev; | |
8136 | struct ixgbe_adapter *adapter = NULL; | |
8137 | struct ixgbe_hw *hw; | |
8138 | const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data]; | |
e027d1ae | 8139 | int i, err, pci_using_dac, expected_gts; |
d3cb9869 | 8140 | unsigned int indices = MAX_TX_QUEUES; |
289700db | 8141 | u8 part_str[IXGBE_PBANUM_LENGTH]; |
b5b2ffc0 | 8142 | bool disable_dev = false; |
eacd73f7 YZ |
8143 | #ifdef IXGBE_FCOE |
8144 | u16 device_caps; | |
8145 | #endif | |
289700db | 8146 | u32 eec; |
9a799d71 | 8147 | |
bded64a7 AG |
8148 | /* Catch broken hardware that put the wrong VF device ID in |
8149 | * the PCIe SR-IOV capability. | |
8150 | */ | |
8151 | if (pdev->is_virtfn) { | |
8152 | WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n", | |
8153 | pci_name(pdev), pdev->vendor, pdev->device); | |
8154 | return -EINVAL; | |
8155 | } | |
8156 | ||
9ce77666 | 8157 | err = pci_enable_device_mem(pdev); |
9a799d71 AK |
8158 | if (err) |
8159 | return err; | |
8160 | ||
f5f2eda8 | 8161 | if (!dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64))) { |
9a799d71 AK |
8162 | pci_using_dac = 1; |
8163 | } else { | |
f5f2eda8 | 8164 | err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32)); |
9a799d71 | 8165 | if (err) { |
f5f2eda8 RK |
8166 | dev_err(&pdev->dev, |
8167 | "No usable DMA configuration, aborting\n"); | |
8168 | goto err_dma; | |
9a799d71 AK |
8169 | } |
8170 | pci_using_dac = 0; | |
8171 | } | |
8172 | ||
9ce77666 | 8173 | err = pci_request_selected_regions(pdev, pci_select_bars(pdev, |
e8e9f696 | 8174 | IORESOURCE_MEM), ixgbe_driver_name); |
9a799d71 | 8175 | if (err) { |
b8bc0421 DC |
8176 | dev_err(&pdev->dev, |
8177 | "pci_request_selected_regions failed 0x%x\n", err); | |
9a799d71 AK |
8178 | goto err_pci_reg; |
8179 | } | |
8180 | ||
19d5afd4 | 8181 | pci_enable_pcie_error_reporting(pdev); |
6fabd715 | 8182 | |
9a799d71 | 8183 | pci_set_master(pdev); |
fb3b27bc | 8184 | pci_save_state(pdev); |
9a799d71 | 8185 | |
d3cb9869 | 8186 | if (ii->mac == ixgbe_mac_82598EB) { |
e901acd6 | 8187 | #ifdef CONFIG_IXGBE_DCB |
d3cb9869 AD |
8188 | /* 8 TC w/ 4 queues per TC */ |
8189 | indices = 4 * MAX_TRAFFIC_CLASS; | |
8190 | #else | |
8191 | indices = IXGBE_MAX_RSS_INDICES; | |
e901acd6 | 8192 | #endif |
d3cb9869 | 8193 | } |
e901acd6 | 8194 | |
c85a2618 | 8195 | netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices); |
9a799d71 AK |
8196 | if (!netdev) { |
8197 | err = -ENOMEM; | |
8198 | goto err_alloc_etherdev; | |
8199 | } | |
8200 | ||
9a799d71 AK |
8201 | SET_NETDEV_DEV(netdev, &pdev->dev); |
8202 | ||
9a799d71 | 8203 | adapter = netdev_priv(netdev); |
c60fbb00 | 8204 | pci_set_drvdata(pdev, adapter); |
9a799d71 AK |
8205 | |
8206 | adapter->netdev = netdev; | |
8207 | adapter->pdev = pdev; | |
8208 | hw = &adapter->hw; | |
8209 | hw->back = adapter; | |
b3f4d599 | 8210 | adapter->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE); |
9a799d71 | 8211 | |
05857980 | 8212 | hw->hw_addr = ioremap(pci_resource_start(pdev, 0), |
e8e9f696 | 8213 | pci_resource_len(pdev, 0)); |
2a1a091c | 8214 | adapter->io_addr = hw->hw_addr; |
9a799d71 AK |
8215 | if (!hw->hw_addr) { |
8216 | err = -EIO; | |
8217 | goto err_ioremap; | |
8218 | } | |
8219 | ||
0edc3527 | 8220 | netdev->netdev_ops = &ixgbe_netdev_ops; |
9a799d71 | 8221 | ixgbe_set_ethtool_ops(netdev); |
9a799d71 | 8222 | netdev->watchdog_timeo = 5 * HZ; |
339de30f | 8223 | strlcpy(netdev->name, pci_name(pdev), sizeof(netdev->name)); |
9a799d71 | 8224 | |
9a799d71 AK |
8225 | /* Setup hw api */ |
8226 | memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops)); | |
021230d4 | 8227 | hw->mac.type = ii->mac; |
9a799d71 | 8228 | |
c44ade9e JB |
8229 | /* EEPROM */ |
8230 | memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops)); | |
8231 | eec = IXGBE_READ_REG(hw, IXGBE_EEC); | |
58cf663f MR |
8232 | if (ixgbe_removed(hw->hw_addr)) { |
8233 | err = -EIO; | |
8234 | goto err_ioremap; | |
8235 | } | |
c44ade9e JB |
8236 | /* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */ |
8237 | if (!(eec & (1 << 8))) | |
8238 | hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic; | |
8239 | ||
8240 | /* PHY */ | |
8241 | memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops)); | |
c4900be0 | 8242 | hw->phy.sfp_type = ixgbe_sfp_type_unknown; |
6b73e10d BH |
8243 | /* ixgbe_identify_phy_generic will set prtad and mmds properly */ |
8244 | hw->phy.mdio.prtad = MDIO_PRTAD_NONE; | |
8245 | hw->phy.mdio.mmds = 0; | |
8246 | hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22; | |
8247 | hw->phy.mdio.dev = netdev; | |
8248 | hw->phy.mdio.mdio_read = ixgbe_mdio_read; | |
8249 | hw->phy.mdio.mdio_write = ixgbe_mdio_write; | |
c4900be0 | 8250 | |
8ca783ab | 8251 | ii->get_invariants(hw); |
9a799d71 AK |
8252 | |
8253 | /* setup the private structure */ | |
8254 | err = ixgbe_sw_init(adapter); | |
8255 | if (err) | |
8256 | goto err_sw_init; | |
8257 | ||
e86bff0e | 8258 | /* Make it possible the adapter to be woken up via WOL */ |
b93a2226 DS |
8259 | switch (adapter->hw.mac.type) { |
8260 | case ixgbe_mac_82599EB: | |
8261 | case ixgbe_mac_X540: | |
9a75a1ac DS |
8262 | case ixgbe_mac_X550: |
8263 | case ixgbe_mac_X550EM_x: | |
e86bff0e | 8264 | IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0); |
b93a2226 DS |
8265 | break; |
8266 | default: | |
8267 | break; | |
8268 | } | |
e86bff0e | 8269 | |
bf069c97 DS |
8270 | /* |
8271 | * If there is a fan on this device and it has failed log the | |
8272 | * failure. | |
8273 | */ | |
8274 | if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) { | |
8275 | u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP); | |
8276 | if (esdp & IXGBE_ESDP_SDP1) | |
396e799c | 8277 | e_crit(probe, "Fan has stopped, replace the adapter\n"); |
bf069c97 DS |
8278 | } |
8279 | ||
8ef78adc PWJ |
8280 | if (allow_unsupported_sfp) |
8281 | hw->allow_unsupported_sfp = allow_unsupported_sfp; | |
8282 | ||
c44ade9e | 8283 | /* reset_hw fills in the perm_addr as well */ |
119fc60a | 8284 | hw->phy.reset_if_overtemp = true; |
c44ade9e | 8285 | err = hw->mac.ops.reset_hw(hw); |
119fc60a | 8286 | hw->phy.reset_if_overtemp = false; |
8ca783ab DS |
8287 | if (err == IXGBE_ERR_SFP_NOT_PRESENT && |
8288 | hw->mac.type == ixgbe_mac_82598EB) { | |
8ca783ab DS |
8289 | err = 0; |
8290 | } else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) { | |
1b1bf31a DS |
8291 | e_dev_err("failed to load because an unsupported SFP+ or QSFP module type was detected.\n"); |
8292 | e_dev_err("Reload the driver after installing a supported module.\n"); | |
04f165ef PW |
8293 | goto err_sw_init; |
8294 | } else if (err) { | |
849c4542 | 8295 | e_dev_err("HW Init failed: %d\n", err); |
c44ade9e JB |
8296 | goto err_sw_init; |
8297 | } | |
8298 | ||
99d74487 | 8299 | #ifdef CONFIG_PCI_IOV |
60a1a680 GR |
8300 | /* SR-IOV not supported on the 82598 */ |
8301 | if (adapter->hw.mac.type == ixgbe_mac_82598EB) | |
8302 | goto skip_sriov; | |
8303 | /* Mailbox */ | |
8304 | ixgbe_init_mbx_params_pf(hw); | |
8305 | memcpy(&hw->mbx.ops, ii->mbx_ops, sizeof(hw->mbx.ops)); | |
dcc23e3a | 8306 | pci_sriov_set_totalvfs(pdev, IXGBE_MAX_VFS_DRV_LIMIT); |
31ac910e | 8307 | ixgbe_enable_sriov(adapter); |
60a1a680 | 8308 | skip_sriov: |
1cdd1ec8 | 8309 | |
99d74487 | 8310 | #endif |
396e799c | 8311 | netdev->features = NETIF_F_SG | |
e8e9f696 | 8312 | NETIF_F_IP_CSUM | |
082757af | 8313 | NETIF_F_IPV6_CSUM | |
f646968f PM |
8314 | NETIF_F_HW_VLAN_CTAG_TX | |
8315 | NETIF_F_HW_VLAN_CTAG_RX | | |
8316 | NETIF_F_HW_VLAN_CTAG_FILTER | | |
082757af DS |
8317 | NETIF_F_TSO | |
8318 | NETIF_F_TSO6 | | |
082757af | 8319 | NETIF_F_RXHASH | |
8bf1264d | 8320 | NETIF_F_RXCSUM; |
9a799d71 | 8321 | |
8bf1264d | 8322 | netdev->hw_features = netdev->features | NETIF_F_HW_L2FW_DOFFLOAD; |
ad31c402 | 8323 | |
58be7666 DS |
8324 | switch (adapter->hw.mac.type) { |
8325 | case ixgbe_mac_82599EB: | |
8326 | case ixgbe_mac_X540: | |
9a75a1ac DS |
8327 | case ixgbe_mac_X550: |
8328 | case ixgbe_mac_X550EM_x: | |
45a5ead0 | 8329 | netdev->features |= NETIF_F_SCTP_CSUM; |
082757af DS |
8330 | netdev->hw_features |= NETIF_F_SCTP_CSUM | |
8331 | NETIF_F_NTUPLE; | |
58be7666 DS |
8332 | break; |
8333 | default: | |
8334 | break; | |
8335 | } | |
45a5ead0 | 8336 | |
3f2d1c0f BG |
8337 | netdev->hw_features |= NETIF_F_RXALL; |
8338 | ||
ad31c402 JK |
8339 | netdev->vlan_features |= NETIF_F_TSO; |
8340 | netdev->vlan_features |= NETIF_F_TSO6; | |
22f32b7a | 8341 | netdev->vlan_features |= NETIF_F_IP_CSUM; |
cd1da503 | 8342 | netdev->vlan_features |= NETIF_F_IPV6_CSUM; |
ad31c402 JK |
8343 | netdev->vlan_features |= NETIF_F_SG; |
8344 | ||
01789349 | 8345 | netdev->priv_flags |= IFF_UNICAST_FLT; |
f43f313e | 8346 | netdev->priv_flags |= IFF_SUPP_NOFCS; |
01789349 | 8347 | |
7a6b6f51 | 8348 | #ifdef CONFIG_IXGBE_DCB |
2f90b865 AD |
8349 | netdev->dcbnl_ops = &dcbnl_ops; |
8350 | #endif | |
8351 | ||
eacd73f7 | 8352 | #ifdef IXGBE_FCOE |
0d551589 | 8353 | if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) { |
d3cb9869 AD |
8354 | unsigned int fcoe_l; |
8355 | ||
eacd73f7 YZ |
8356 | if (hw->mac.ops.get_device_caps) { |
8357 | hw->mac.ops.get_device_caps(hw, &device_caps); | |
0d551589 YZ |
8358 | if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS) |
8359 | adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE; | |
eacd73f7 | 8360 | } |
7c8ae65a | 8361 | |
d3cb9869 AD |
8362 | |
8363 | fcoe_l = min_t(int, IXGBE_FCRETA_SIZE, num_online_cpus()); | |
8364 | adapter->ring_feature[RING_F_FCOE].limit = fcoe_l; | |
7c8ae65a | 8365 | |
a58915c7 AD |
8366 | netdev->features |= NETIF_F_FSO | |
8367 | NETIF_F_FCOE_CRC; | |
8368 | ||
7c8ae65a AD |
8369 | netdev->vlan_features |= NETIF_F_FSO | |
8370 | NETIF_F_FCOE_CRC | | |
8371 | NETIF_F_FCOE_MTU; | |
5e09d7f6 | 8372 | } |
eacd73f7 | 8373 | #endif /* IXGBE_FCOE */ |
7b872a55 | 8374 | if (pci_using_dac) { |
9a799d71 | 8375 | netdev->features |= NETIF_F_HIGHDMA; |
7b872a55 YZ |
8376 | netdev->vlan_features |= NETIF_F_HIGHDMA; |
8377 | } | |
9a799d71 | 8378 | |
082757af DS |
8379 | if (adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE) |
8380 | netdev->hw_features |= NETIF_F_LRO; | |
0c19d6af | 8381 | if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) |
f8212f97 AD |
8382 | netdev->features |= NETIF_F_LRO; |
8383 | ||
9a799d71 | 8384 | /* make sure the EEPROM is good */ |
c44ade9e | 8385 | if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) { |
849c4542 | 8386 | e_dev_err("The EEPROM Checksum Is Not Valid\n"); |
9a799d71 | 8387 | err = -EIO; |
35937c05 | 8388 | goto err_sw_init; |
9a799d71 AK |
8389 | } |
8390 | ||
c762dff2 MP |
8391 | ixgbe_get_platform_mac_addr(adapter); |
8392 | ||
9a799d71 | 8393 | memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len); |
9a799d71 | 8394 | |
aaeb6cdf | 8395 | if (!is_valid_ether_addr(netdev->dev_addr)) { |
849c4542 | 8396 | e_dev_err("invalid MAC address\n"); |
9a799d71 | 8397 | err = -EIO; |
35937c05 | 8398 | goto err_sw_init; |
9a799d71 AK |
8399 | } |
8400 | ||
5d7daa35 JK |
8401 | ixgbe_mac_set_default_filter(adapter, hw->mac.perm_addr); |
8402 | ||
7086400d | 8403 | setup_timer(&adapter->service_timer, &ixgbe_service_timer, |
581330ba | 8404 | (unsigned long) adapter); |
9a799d71 | 8405 | |
58cf663f MR |
8406 | if (ixgbe_removed(hw->hw_addr)) { |
8407 | err = -EIO; | |
8408 | goto err_sw_init; | |
8409 | } | |
7086400d | 8410 | INIT_WORK(&adapter->service_task, ixgbe_service_task); |
58cf663f | 8411 | set_bit(__IXGBE_SERVICE_INITED, &adapter->state); |
7086400d | 8412 | clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state); |
9a799d71 | 8413 | |
021230d4 AV |
8414 | err = ixgbe_init_interrupt_scheme(adapter); |
8415 | if (err) | |
8416 | goto err_sw_init; | |
9a799d71 | 8417 | |
8e2813f5 | 8418 | /* WOL not supported for all devices */ |
c23f5b6b | 8419 | adapter->wol = 0; |
8e2813f5 | 8420 | hw->eeprom.ops.read(hw, 0x2c, &adapter->eeprom_cap); |
6b92b0ba | 8421 | hw->wol_enabled = ixgbe_wol_supported(adapter, pdev->device, |
b8f83638 | 8422 | pdev->subsystem_device); |
6b92b0ba | 8423 | if (hw->wol_enabled) |
9417c464 | 8424 | adapter->wol = IXGBE_WUFC_MAG; |
c23f5b6b | 8425 | |
e8e26350 PW |
8426 | device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol); |
8427 | ||
15e5209f ET |
8428 | /* save off EEPROM version number */ |
8429 | hw->eeprom.ops.read(hw, 0x2e, &adapter->eeprom_verh); | |
8430 | hw->eeprom.ops.read(hw, 0x2d, &adapter->eeprom_verl); | |
8431 | ||
04f165ef PW |
8432 | /* pick up the PCI bus settings for reporting later */ |
8433 | hw->mac.ops.get_bus_info(hw); | |
e027d1ae | 8434 | if (ixgbe_pcie_from_parent(hw)) |
b8e82001 | 8435 | ixgbe_get_parent_bus_info(adapter); |
04f165ef | 8436 | |
e027d1ae JK |
8437 | /* calculate the expected PCIe bandwidth required for optimal |
8438 | * performance. Note that some older parts will never have enough | |
8439 | * bandwidth due to being older generation PCIe parts. We clamp these | |
8440 | * parts to ensure no warning is displayed if it can't be fixed. | |
8441 | */ | |
8442 | switch (hw->mac.type) { | |
8443 | case ixgbe_mac_82598EB: | |
8444 | expected_gts = min(ixgbe_enumerate_functions(adapter) * 10, 16); | |
8445 | break; | |
8446 | default: | |
8447 | expected_gts = ixgbe_enumerate_functions(adapter) * 10; | |
8448 | break; | |
0c254d86 | 8449 | } |
caafb95d JK |
8450 | |
8451 | /* don't check link if we failed to enumerate functions */ | |
8452 | if (expected_gts > 0) | |
8453 | ixgbe_check_minimum_link(adapter, expected_gts); | |
0c254d86 | 8454 | |
339de30f | 8455 | err = ixgbe_read_pba_string_generic(hw, part_str, sizeof(part_str)); |
6a2aae5a | 8456 | if (err) |
339de30f | 8457 | strlcpy(part_str, "Unknown", sizeof(part_str)); |
6a2aae5a JK |
8458 | if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present) |
8459 | e_dev_info("MAC: %d, PHY: %d, SFP+: %d, PBA No: %s\n", | |
8460 | hw->mac.type, hw->phy.type, hw->phy.sfp_type, | |
e7cf745b | 8461 | part_str); |
6a2aae5a JK |
8462 | else |
8463 | e_dev_info("MAC: %d, PHY: %d, PBA No: %s\n", | |
8464 | hw->mac.type, hw->phy.type, part_str); | |
8465 | ||
8466 | e_dev_info("%pM\n", netdev->dev_addr); | |
8467 | ||
9a799d71 | 8468 | /* reset the hardware with the new settings */ |
794caeb2 | 8469 | err = hw->mac.ops.start_hw(hw); |
794caeb2 PWJ |
8470 | if (err == IXGBE_ERR_EEPROM_VERSION) { |
8471 | /* We are running on a pre-production device, log a warning */ | |
849c4542 ET |
8472 | e_dev_warn("This device is a pre-production adapter/LOM. " |
8473 | "Please be aware there may be issues associated " | |
8474 | "with your hardware. If you are experiencing " | |
8475 | "problems please contact your Intel or hardware " | |
8476 | "representative who provided you with this " | |
8477 | "hardware.\n"); | |
794caeb2 | 8478 | } |
9a799d71 AK |
8479 | strcpy(netdev->name, "eth%d"); |
8480 | err = register_netdev(netdev); | |
8481 | if (err) | |
8482 | goto err_register; | |
8483 | ||
ec74a471 ET |
8484 | /* power down the optics for 82599 SFP+ fiber */ |
8485 | if (hw->mac.ops.disable_tx_laser) | |
93d3ce8f ET |
8486 | hw->mac.ops.disable_tx_laser(hw); |
8487 | ||
54386467 JB |
8488 | /* carrier off reporting is important to ethtool even BEFORE open */ |
8489 | netif_carrier_off(netdev); | |
8490 | ||
5dd2d332 | 8491 | #ifdef CONFIG_IXGBE_DCA |
652f093f | 8492 | if (dca_add_requester(&pdev->dev) == 0) { |
bd0362dd | 8493 | adapter->flags |= IXGBE_FLAG_DCA_ENABLED; |
bd0362dd JC |
8494 | ixgbe_setup_dca(adapter); |
8495 | } | |
8496 | #endif | |
1cdd1ec8 | 8497 | if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) { |
396e799c | 8498 | e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs); |
1cdd1ec8 GR |
8499 | for (i = 0; i < adapter->num_vfs; i++) |
8500 | ixgbe_vf_configuration(pdev, (i | 0x10000000)); | |
8501 | } | |
8502 | ||
2466dd9c JK |
8503 | /* firmware requires driver version to be 0xFFFFFFFF |
8504 | * since os does not support feature | |
8505 | */ | |
9612de92 | 8506 | if (hw->mac.ops.set_fw_drv_ver) |
2466dd9c JK |
8507 | hw->mac.ops.set_fw_drv_ver(hw, 0xFF, 0xFF, 0xFF, |
8508 | 0xFF); | |
9612de92 | 8509 | |
0365e6e4 PW |
8510 | /* add san mac addr to netdev */ |
8511 | ixgbe_add_sanmac_netdev(netdev); | |
9a799d71 | 8512 | |
ea81875a | 8513 | e_dev_info("%s\n", ixgbe_default_device_descr); |
3ca8bc6d | 8514 | |
1210982b | 8515 | #ifdef CONFIG_IXGBE_HWMON |
3ca8bc6d DS |
8516 | if (ixgbe_sysfs_init(adapter)) |
8517 | e_err(probe, "failed to allocate sysfs resources\n"); | |
1210982b | 8518 | #endif /* CONFIG_IXGBE_HWMON */ |
3ca8bc6d | 8519 | |
00949167 | 8520 | ixgbe_dbg_adapter_init(adapter); |
00949167 | 8521 | |
d1a35ee2 ET |
8522 | /* setup link for SFP devices with MNG FW, else wait for IXGBE_UP */ |
8523 | if (ixgbe_mng_enabled(hw) && ixgbe_is_sfp(hw) && hw->mac.ops.setup_link) | |
0b2679d6 DS |
8524 | hw->mac.ops.setup_link(hw, |
8525 | IXGBE_LINK_SPEED_10GB_FULL | IXGBE_LINK_SPEED_1GB_FULL, | |
8526 | true); | |
8527 | ||
9a799d71 AK |
8528 | return 0; |
8529 | ||
8530 | err_register: | |
5eba3699 | 8531 | ixgbe_release_hw_control(adapter); |
7a921c93 | 8532 | ixgbe_clear_interrupt_scheme(adapter); |
9a799d71 | 8533 | err_sw_init: |
99d74487 | 8534 | ixgbe_disable_sriov(adapter); |
7086400d | 8535 | adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP; |
2a1a091c | 8536 | iounmap(adapter->io_addr); |
5d7daa35 | 8537 | kfree(adapter->mac_table); |
9a799d71 | 8538 | err_ioremap: |
b5b2ffc0 | 8539 | disable_dev = !test_and_set_bit(__IXGBE_DISABLED, &adapter->state); |
9a799d71 AK |
8540 | free_netdev(netdev); |
8541 | err_alloc_etherdev: | |
e8e9f696 JP |
8542 | pci_release_selected_regions(pdev, |
8543 | pci_select_bars(pdev, IORESOURCE_MEM)); | |
9a799d71 AK |
8544 | err_pci_reg: |
8545 | err_dma: | |
b5b2ffc0 | 8546 | if (!adapter || disable_dev) |
41c62843 | 8547 | pci_disable_device(pdev); |
9a799d71 AK |
8548 | return err; |
8549 | } | |
8550 | ||
8551 | /** | |
8552 | * ixgbe_remove - Device Removal Routine | |
8553 | * @pdev: PCI device information struct | |
8554 | * | |
8555 | * ixgbe_remove is called by the PCI subsystem to alert the driver | |
8556 | * that it should release a PCI device. The could be caused by a | |
8557 | * Hot-Plug event, or because the driver is going to be removed from | |
8558 | * memory. | |
8559 | **/ | |
9f9a12f8 | 8560 | static void ixgbe_remove(struct pci_dev *pdev) |
9a799d71 | 8561 | { |
c60fbb00 AD |
8562 | struct ixgbe_adapter *adapter = pci_get_drvdata(pdev); |
8563 | struct net_device *netdev = adapter->netdev; | |
b5b2ffc0 | 8564 | bool disable_dev; |
9a799d71 | 8565 | |
00949167 | 8566 | ixgbe_dbg_adapter_exit(adapter); |
00949167 | 8567 | |
09f40aed | 8568 | set_bit(__IXGBE_REMOVING, &adapter->state); |
7086400d | 8569 | cancel_work_sync(&adapter->service_task); |
9a799d71 | 8570 | |
3a6a4eda | 8571 | |
5dd2d332 | 8572 | #ifdef CONFIG_IXGBE_DCA |
bd0362dd JC |
8573 | if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) { |
8574 | adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED; | |
8575 | dca_remove_requester(&pdev->dev); | |
8576 | IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1); | |
8577 | } | |
8578 | ||
8579 | #endif | |
1210982b | 8580 | #ifdef CONFIG_IXGBE_HWMON |
3ca8bc6d | 8581 | ixgbe_sysfs_exit(adapter); |
1210982b | 8582 | #endif /* CONFIG_IXGBE_HWMON */ |
3ca8bc6d | 8583 | |
0365e6e4 PW |
8584 | /* remove the added san mac */ |
8585 | ixgbe_del_sanmac_netdev(netdev); | |
8586 | ||
c4900be0 DS |
8587 | if (netdev->reg_state == NETREG_REGISTERED) |
8588 | unregister_netdev(netdev); | |
9a799d71 | 8589 | |
da36b647 GR |
8590 | #ifdef CONFIG_PCI_IOV |
8591 | /* | |
8592 | * Only disable SR-IOV on unload if the user specified the now | |
8593 | * deprecated max_vfs module parameter. | |
8594 | */ | |
8595 | if (max_vfs) | |
8596 | ixgbe_disable_sriov(adapter); | |
8597 | #endif | |
7a921c93 | 8598 | ixgbe_clear_interrupt_scheme(adapter); |
5eba3699 | 8599 | |
021230d4 | 8600 | ixgbe_release_hw_control(adapter); |
9a799d71 | 8601 | |
2b1588c3 AD |
8602 | #ifdef CONFIG_DCB |
8603 | kfree(adapter->ixgbe_ieee_pfc); | |
8604 | kfree(adapter->ixgbe_ieee_ets); | |
8605 | ||
8606 | #endif | |
2a1a091c | 8607 | iounmap(adapter->io_addr); |
9ce77666 | 8608 | pci_release_selected_regions(pdev, pci_select_bars(pdev, |
e8e9f696 | 8609 | IORESOURCE_MEM)); |
9a799d71 | 8610 | |
849c4542 | 8611 | e_dev_info("complete\n"); |
021230d4 | 8612 | |
5d7daa35 | 8613 | kfree(adapter->mac_table); |
b5b2ffc0 | 8614 | disable_dev = !test_and_set_bit(__IXGBE_DISABLED, &adapter->state); |
9a799d71 AK |
8615 | free_netdev(netdev); |
8616 | ||
19d5afd4 | 8617 | pci_disable_pcie_error_reporting(pdev); |
6fabd715 | 8618 | |
b5b2ffc0 | 8619 | if (disable_dev) |
41c62843 | 8620 | pci_disable_device(pdev); |
9a799d71 AK |
8621 | } |
8622 | ||
8623 | /** | |
8624 | * ixgbe_io_error_detected - called when PCI error is detected | |
8625 | * @pdev: Pointer to PCI device | |
8626 | * @state: The current pci connection state | |
8627 | * | |
8628 | * This function is called after a PCI bus error affecting | |
8629 | * this device has been detected. | |
8630 | */ | |
8631 | static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev, | |
e8e9f696 | 8632 | pci_channel_state_t state) |
9a799d71 | 8633 | { |
c60fbb00 AD |
8634 | struct ixgbe_adapter *adapter = pci_get_drvdata(pdev); |
8635 | struct net_device *netdev = adapter->netdev; | |
9a799d71 | 8636 | |
83c61fa9 | 8637 | #ifdef CONFIG_PCI_IOV |
14438464 | 8638 | struct ixgbe_hw *hw = &adapter->hw; |
83c61fa9 GR |
8639 | struct pci_dev *bdev, *vfdev; |
8640 | u32 dw0, dw1, dw2, dw3; | |
8641 | int vf, pos; | |
8642 | u16 req_id, pf_func; | |
8643 | ||
8644 | if (adapter->hw.mac.type == ixgbe_mac_82598EB || | |
8645 | adapter->num_vfs == 0) | |
8646 | goto skip_bad_vf_detection; | |
8647 | ||
8648 | bdev = pdev->bus->self; | |
62f87c0e | 8649 | while (bdev && (pci_pcie_type(bdev) != PCI_EXP_TYPE_ROOT_PORT)) |
83c61fa9 GR |
8650 | bdev = bdev->bus->self; |
8651 | ||
8652 | if (!bdev) | |
8653 | goto skip_bad_vf_detection; | |
8654 | ||
8655 | pos = pci_find_ext_capability(bdev, PCI_EXT_CAP_ID_ERR); | |
8656 | if (!pos) | |
8657 | goto skip_bad_vf_detection; | |
8658 | ||
14438464 MR |
8659 | dw0 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG); |
8660 | dw1 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG + 4); | |
8661 | dw2 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG + 8); | |
8662 | dw3 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG + 12); | |
8663 | if (ixgbe_removed(hw->hw_addr)) | |
8664 | goto skip_bad_vf_detection; | |
83c61fa9 GR |
8665 | |
8666 | req_id = dw1 >> 16; | |
8667 | /* On the 82599 if bit 7 of the requestor ID is set then it's a VF */ | |
8668 | if (!(req_id & 0x0080)) | |
8669 | goto skip_bad_vf_detection; | |
8670 | ||
8671 | pf_func = req_id & 0x01; | |
8672 | if ((pf_func & 1) == (pdev->devfn & 1)) { | |
8673 | unsigned int device_id; | |
8674 | ||
8675 | vf = (req_id & 0x7F) >> 1; | |
8676 | e_dev_err("VF %d has caused a PCIe error\n", vf); | |
8677 | e_dev_err("TLP: dw0: %8.8x\tdw1: %8.8x\tdw2: " | |
8678 | "%8.8x\tdw3: %8.8x\n", | |
8679 | dw0, dw1, dw2, dw3); | |
8680 | switch (adapter->hw.mac.type) { | |
8681 | case ixgbe_mac_82599EB: | |
8682 | device_id = IXGBE_82599_VF_DEVICE_ID; | |
8683 | break; | |
8684 | case ixgbe_mac_X540: | |
8685 | device_id = IXGBE_X540_VF_DEVICE_ID; | |
8686 | break; | |
9a75a1ac DS |
8687 | case ixgbe_mac_X550: |
8688 | device_id = IXGBE_DEV_ID_X550_VF; | |
8689 | break; | |
8690 | case ixgbe_mac_X550EM_x: | |
8691 | device_id = IXGBE_DEV_ID_X550EM_X_VF; | |
8692 | break; | |
83c61fa9 GR |
8693 | default: |
8694 | device_id = 0; | |
8695 | break; | |
8696 | } | |
8697 | ||
8698 | /* Find the pci device of the offending VF */ | |
36e90319 | 8699 | vfdev = pci_get_device(PCI_VENDOR_ID_INTEL, device_id, NULL); |
83c61fa9 GR |
8700 | while (vfdev) { |
8701 | if (vfdev->devfn == (req_id & 0xFF)) | |
8702 | break; | |
36e90319 | 8703 | vfdev = pci_get_device(PCI_VENDOR_ID_INTEL, |
83c61fa9 GR |
8704 | device_id, vfdev); |
8705 | } | |
8706 | /* | |
8707 | * There's a slim chance the VF could have been hot plugged, | |
8708 | * so if it is no longer present we don't need to issue the | |
8709 | * VFLR. Just clean up the AER in that case. | |
8710 | */ | |
8711 | if (vfdev) { | |
9079e416 | 8712 | ixgbe_issue_vf_flr(adapter, vfdev); |
b4fafbe9 GR |
8713 | /* Free device reference count */ |
8714 | pci_dev_put(vfdev); | |
83c61fa9 GR |
8715 | } |
8716 | ||
8717 | pci_cleanup_aer_uncorrect_error_status(pdev); | |
8718 | } | |
8719 | ||
8720 | /* | |
8721 | * Even though the error may have occurred on the other port | |
8722 | * we still need to increment the vf error reference count for | |
8723 | * both ports because the I/O resume function will be called | |
8724 | * for both of them. | |
8725 | */ | |
8726 | adapter->vferr_refcount++; | |
8727 | ||
8728 | return PCI_ERS_RESULT_RECOVERED; | |
8729 | ||
8730 | skip_bad_vf_detection: | |
8731 | #endif /* CONFIG_PCI_IOV */ | |
58cf663f MR |
8732 | if (!test_bit(__IXGBE_SERVICE_INITED, &adapter->state)) |
8733 | return PCI_ERS_RESULT_DISCONNECT; | |
8734 | ||
41c62843 | 8735 | rtnl_lock(); |
9a799d71 AK |
8736 | netif_device_detach(netdev); |
8737 | ||
41c62843 MR |
8738 | if (state == pci_channel_io_perm_failure) { |
8739 | rtnl_unlock(); | |
3044b8d1 | 8740 | return PCI_ERS_RESULT_DISCONNECT; |
41c62843 | 8741 | } |
3044b8d1 | 8742 | |
9a799d71 AK |
8743 | if (netif_running(netdev)) |
8744 | ixgbe_down(adapter); | |
41c62843 MR |
8745 | |
8746 | if (!test_and_set_bit(__IXGBE_DISABLED, &adapter->state)) | |
8747 | pci_disable_device(pdev); | |
8748 | rtnl_unlock(); | |
9a799d71 | 8749 | |
b4617240 | 8750 | /* Request a slot reset. */ |
9a799d71 AK |
8751 | return PCI_ERS_RESULT_NEED_RESET; |
8752 | } | |
8753 | ||
8754 | /** | |
8755 | * ixgbe_io_slot_reset - called after the pci bus has been reset. | |
8756 | * @pdev: Pointer to PCI device | |
8757 | * | |
8758 | * Restart the card from scratch, as if from a cold-boot. | |
8759 | */ | |
8760 | static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev) | |
8761 | { | |
c60fbb00 | 8762 | struct ixgbe_adapter *adapter = pci_get_drvdata(pdev); |
6fabd715 PWJ |
8763 | pci_ers_result_t result; |
8764 | int err; | |
9a799d71 | 8765 | |
9ce77666 | 8766 | if (pci_enable_device_mem(pdev)) { |
396e799c | 8767 | e_err(probe, "Cannot re-enable PCI device after reset.\n"); |
6fabd715 PWJ |
8768 | result = PCI_ERS_RESULT_DISCONNECT; |
8769 | } else { | |
4e857c58 | 8770 | smp_mb__before_atomic(); |
41c62843 | 8771 | clear_bit(__IXGBE_DISABLED, &adapter->state); |
0391bbe3 | 8772 | adapter->hw.hw_addr = adapter->io_addr; |
6fabd715 PWJ |
8773 | pci_set_master(pdev); |
8774 | pci_restore_state(pdev); | |
c0e1f68b | 8775 | pci_save_state(pdev); |
9a799d71 | 8776 | |
dd4d8ca6 | 8777 | pci_wake_from_d3(pdev, false); |
9a799d71 | 8778 | |
6fabd715 | 8779 | ixgbe_reset(adapter); |
88512539 | 8780 | IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0); |
6fabd715 PWJ |
8781 | result = PCI_ERS_RESULT_RECOVERED; |
8782 | } | |
8783 | ||
8784 | err = pci_cleanup_aer_uncorrect_error_status(pdev); | |
8785 | if (err) { | |
849c4542 ET |
8786 | e_dev_err("pci_cleanup_aer_uncorrect_error_status " |
8787 | "failed 0x%0x\n", err); | |
6fabd715 PWJ |
8788 | /* non-fatal, continue */ |
8789 | } | |
9a799d71 | 8790 | |
6fabd715 | 8791 | return result; |
9a799d71 AK |
8792 | } |
8793 | ||
8794 | /** | |
8795 | * ixgbe_io_resume - called when traffic can start flowing again. | |
8796 | * @pdev: Pointer to PCI device | |
8797 | * | |
8798 | * This callback is called when the error recovery driver tells us that | |
8799 | * its OK to resume normal operation. | |
8800 | */ | |
8801 | static void ixgbe_io_resume(struct pci_dev *pdev) | |
8802 | { | |
c60fbb00 AD |
8803 | struct ixgbe_adapter *adapter = pci_get_drvdata(pdev); |
8804 | struct net_device *netdev = adapter->netdev; | |
9a799d71 | 8805 | |
83c61fa9 GR |
8806 | #ifdef CONFIG_PCI_IOV |
8807 | if (adapter->vferr_refcount) { | |
8808 | e_info(drv, "Resuming after VF err\n"); | |
8809 | adapter->vferr_refcount--; | |
8810 | return; | |
8811 | } | |
8812 | ||
8813 | #endif | |
c7ccde0f AD |
8814 | if (netif_running(netdev)) |
8815 | ixgbe_up(adapter); | |
9a799d71 AK |
8816 | |
8817 | netif_device_attach(netdev); | |
9a799d71 AK |
8818 | } |
8819 | ||
3646f0e5 | 8820 | static const struct pci_error_handlers ixgbe_err_handler = { |
9a799d71 AK |
8821 | .error_detected = ixgbe_io_error_detected, |
8822 | .slot_reset = ixgbe_io_slot_reset, | |
8823 | .resume = ixgbe_io_resume, | |
8824 | }; | |
8825 | ||
8826 | static struct pci_driver ixgbe_driver = { | |
8827 | .name = ixgbe_driver_name, | |
8828 | .id_table = ixgbe_pci_tbl, | |
8829 | .probe = ixgbe_probe, | |
9f9a12f8 | 8830 | .remove = ixgbe_remove, |
9a799d71 AK |
8831 | #ifdef CONFIG_PM |
8832 | .suspend = ixgbe_suspend, | |
8833 | .resume = ixgbe_resume, | |
8834 | #endif | |
8835 | .shutdown = ixgbe_shutdown, | |
da36b647 | 8836 | .sriov_configure = ixgbe_pci_sriov_configure, |
9a799d71 AK |
8837 | .err_handler = &ixgbe_err_handler |
8838 | }; | |
8839 | ||
8840 | /** | |
8841 | * ixgbe_init_module - Driver Registration Routine | |
8842 | * | |
8843 | * ixgbe_init_module is the first routine called when the driver is | |
8844 | * loaded. All it does is register with the PCI subsystem. | |
8845 | **/ | |
8846 | static int __init ixgbe_init_module(void) | |
8847 | { | |
8848 | int ret; | |
c7689578 | 8849 | pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version); |
849c4542 | 8850 | pr_info("%s\n", ixgbe_copyright); |
9a799d71 | 8851 | |
00949167 | 8852 | ixgbe_dbg_init(); |
00949167 | 8853 | |
f01fc1a8 JK |
8854 | ret = pci_register_driver(&ixgbe_driver); |
8855 | if (ret) { | |
f01fc1a8 | 8856 | ixgbe_dbg_exit(); |
f01fc1a8 JK |
8857 | return ret; |
8858 | } | |
8859 | ||
5dd2d332 | 8860 | #ifdef CONFIG_IXGBE_DCA |
bd0362dd | 8861 | dca_register_notify(&dca_notifier); |
bd0362dd | 8862 | #endif |
5dd2d332 | 8863 | |
f01fc1a8 | 8864 | return 0; |
9a799d71 | 8865 | } |
b4617240 | 8866 | |
9a799d71 AK |
8867 | module_init(ixgbe_init_module); |
8868 | ||
8869 | /** | |
8870 | * ixgbe_exit_module - Driver Exit Cleanup Routine | |
8871 | * | |
8872 | * ixgbe_exit_module is called just before the driver is removed | |
8873 | * from memory. | |
8874 | **/ | |
8875 | static void __exit ixgbe_exit_module(void) | |
8876 | { | |
5dd2d332 | 8877 | #ifdef CONFIG_IXGBE_DCA |
bd0362dd JC |
8878 | dca_unregister_notify(&dca_notifier); |
8879 | #endif | |
9a799d71 | 8880 | pci_unregister_driver(&ixgbe_driver); |
00949167 | 8881 | |
00949167 | 8882 | ixgbe_dbg_exit(); |
00949167 | 8883 | |
1a51502b | 8884 | rcu_barrier(); /* Wait for completion of call_rcu()'s */ |
9a799d71 | 8885 | } |
bd0362dd | 8886 | |
5dd2d332 | 8887 | #ifdef CONFIG_IXGBE_DCA |
bd0362dd | 8888 | static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event, |
e8e9f696 | 8889 | void *p) |
bd0362dd JC |
8890 | { |
8891 | int ret_val; | |
8892 | ||
8893 | ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event, | |
e8e9f696 | 8894 | __ixgbe_notify_dca); |
bd0362dd JC |
8895 | |
8896 | return ret_val ? NOTIFY_BAD : NOTIFY_DONE; | |
8897 | } | |
b453368d | 8898 | |
5dd2d332 | 8899 | #endif /* CONFIG_IXGBE_DCA */ |
849c4542 | 8900 | |
9a799d71 AK |
8901 | module_exit(ixgbe_exit_module); |
8902 | ||
8903 | /* ixgbe_main.c */ |