ixgbe: fixup hard dependencies on supporting 8 traffic classes
[deliverable/linux.git] / drivers / net / ethernet / intel / ixgbe / ixgbe_type.h
CommitLineData
9a799d71
AK
1/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
a52055e0 4 Copyright(c) 1999 - 2011 Intel Corporation.
9a799d71
AK
5
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
9a799d71
AK
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#ifndef _IXGBE_TYPE_H_
29#define _IXGBE_TYPE_H_
30
31#include <linux/types.h>
6b73e10d 32#include <linux/mdio.h>
32e7bfc4 33#include <linux/netdevice.h>
9a799d71
AK
34
35/* Vendor ID */
36#define IXGBE_INTEL_VENDOR_ID 0x8086
37
38/* Device IDs */
1e336d0f 39#define IXGBE_DEV_ID_82598 0x10B6
2f21bdd3 40#define IXGBE_DEV_ID_82598_BX 0x1508
9a799d71
AK
41#define IXGBE_DEV_ID_82598AF_DUAL_PORT 0x10C6
42#define IXGBE_DEV_ID_82598AF_SINGLE_PORT 0x10C7
c4900be0 43#define IXGBE_DEV_ID_82598EB_SFP_LOM 0x10DB
0befdb3e 44#define IXGBE_DEV_ID_82598AT 0x10C8
3845bec0 45#define IXGBE_DEV_ID_82598AT2 0x150B
9a799d71 46#define IXGBE_DEV_ID_82598EB_CX4 0x10DD
8d792cd9 47#define IXGBE_DEV_ID_82598_CX4_DUAL_PORT 0x10EC
c4900be0
DS
48#define IXGBE_DEV_ID_82598_DA_DUAL_PORT 0x10F1
49#define IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM 0x10E1
b95f5fcb 50#define IXGBE_DEV_ID_82598EB_XF_LR 0x10F4
11afc1b1 51#define IXGBE_DEV_ID_82599_KX4 0x10F7
dbfec662 52#define IXGBE_DEV_ID_82599_KX4_MEZZ 0x1514
74757d49 53#define IXGBE_DEV_ID_82599_KR 0x1517
119fc60a 54#define IXGBE_DEV_ID_82599_T3_LOM 0x151C
8911184f 55#define IXGBE_DEV_ID_82599_CX4 0x10F9
11afc1b1 56#define IXGBE_DEV_ID_82599_SFP 0x10FB
dbffcb21
DS
57#define IXGBE_DEV_ID_82599_BACKPLANE_FCOE 0x152a
58#define IXGBE_DEV_ID_82599_SFP_FCOE 0x1529
0b077fea 59#define IXGBE_SUBDEV_ID_82599_SFP 0x11A9
38ad1c8e 60#define IXGBE_DEV_ID_82599_SFP_EM 0x1507
4c40ef02 61#define IXGBE_DEV_ID_82599_SFP_SF2 0x154D
7d145282 62#define IXGBE_DEV_ID_82599EN_SFP 0x1557
1fcf03e6 63#define IXGBE_DEV_ID_82599_XAUI_LOM 0x10FC
312eb931 64#define IXGBE_DEV_ID_82599_COMBO_BACKPLANE 0x10F8
50d6c681 65#define IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ 0x000C
4f6290cf 66#define IXGBE_DEV_ID_82599_LS 0x154F
b93a2226 67#define IXGBE_DEV_ID_X540T 0x1528
9a799d71 68
c6bda30a
GR
69/* VF Device IDs */
70#define IXGBE_DEV_ID_82599_VF 0x10ED
71#define IXGBE_DEV_ID_X540_VF 0x1515
72
9a799d71
AK
73/* General Registers */
74#define IXGBE_CTRL 0x00000
75#define IXGBE_STATUS 0x00008
76#define IXGBE_CTRL_EXT 0x00018
77#define IXGBE_ESDP 0x00020
78#define IXGBE_EODSDP 0x00028
11afc1b1 79#define IXGBE_I2CCTL 0x00028
9a799d71
AK
80#define IXGBE_LEDCTL 0x00200
81#define IXGBE_FRTIMER 0x00048
82#define IXGBE_TCPTIMER 0x0004C
11afc1b1
PW
83#define IXGBE_CORESPARE 0x00600
84#define IXGBE_EXVET 0x05078
9a799d71
AK
85
86/* NVM Registers */
87#define IXGBE_EEC 0x10010
88#define IXGBE_EERD 0x10014
21ce849b 89#define IXGBE_EEWR 0x10018
9a799d71
AK
90#define IXGBE_FLA 0x1001C
91#define IXGBE_EEMNGCTL 0x10110
92#define IXGBE_EEMNGDATA 0x10114
93#define IXGBE_FLMNGCTL 0x10118
94#define IXGBE_FLMNGDATA 0x1011C
95#define IXGBE_FLMNGCNT 0x10120
96#define IXGBE_FLOP 0x1013C
97#define IXGBE_GRC 0x10200
98
11afc1b1
PW
99/* General Receive Control */
100#define IXGBE_GRC_MNG 0x00000001 /* Manageability Enable */
888be1a1 101#define IXGBE_GRC_APME 0x00000002 /* APM enabled in EEPROM */
11afc1b1
PW
102
103#define IXGBE_VPDDIAG0 0x10204
104#define IXGBE_VPDDIAG1 0x10208
105
106/* I2CCTL Bit Masks */
107#define IXGBE_I2C_CLK_IN 0x00000001
108#define IXGBE_I2C_CLK_OUT 0x00000002
109#define IXGBE_I2C_DATA_IN 0x00000004
110#define IXGBE_I2C_DATA_OUT 0x00000008
111
9a799d71
AK
112/* Interrupt Registers */
113#define IXGBE_EICR 0x00800
114#define IXGBE_EICS 0x00808
115#define IXGBE_EIMS 0x00880
116#define IXGBE_EIMC 0x00888
117#define IXGBE_EIAC 0x00810
118#define IXGBE_EIAM 0x00890
11afc1b1
PW
119#define IXGBE_EICS_EX(_i) (0x00A90 + (_i) * 4)
120#define IXGBE_EIMS_EX(_i) (0x00AA0 + (_i) * 4)
121#define IXGBE_EIMC_EX(_i) (0x00AB0 + (_i) * 4)
122#define IXGBE_EIAM_EX(_i) (0x00AD0 + (_i) * 4)
509ee935
JB
123/*
124 * 82598 EITR is 16 bits but set the limits based on the max
125 * supported by all ixgbe hardware. 82599 EITR is only 12 bits,
126 * with the lower 3 always zero.
127 */
128#define IXGBE_MAX_INT_RATE 488281
129#define IXGBE_MIN_INT_RATE 956
130#define IXGBE_MAX_EITR 0x00000FF8
131#define IXGBE_MIN_EITR 8
11afc1b1
PW
132#define IXGBE_EITR(_i) (((_i) <= 23) ? (0x00820 + ((_i) * 4)) : \
133 (0x012300 + (((_i) - 24) * 4)))
509ee935 134#define IXGBE_EITR_ITR_INT_MASK 0x00000FF8
11afc1b1
PW
135#define IXGBE_EITR_LLI_MOD 0x00008000
136#define IXGBE_EITR_CNT_WDIS 0x80000000
c44ade9e 137#define IXGBE_IVAR(_i) (0x00900 + ((_i) * 4)) /* 24 at 0x900-0x960 */
11afc1b1
PW
138#define IXGBE_IVAR_MISC 0x00A00 /* misc MSI-X interrupt causes */
139#define IXGBE_EITRSEL 0x00894
9a799d71
AK
140#define IXGBE_MSIXT 0x00000 /* MSI-X Table. 0x0000 - 0x01C */
141#define IXGBE_MSIXPBA 0x02000 /* MSI-X Pending bit array */
c44ade9e 142#define IXGBE_PBACL(_i) (((_i) == 0) ? (0x11068) : (0x110C0 + ((_i) * 4)))
9a799d71
AK
143#define IXGBE_GPIE 0x00898
144
145/* Flow Control Registers */
11afc1b1
PW
146#define IXGBE_FCADBUL 0x03210
147#define IXGBE_FCADBUH 0x03214
148#define IXGBE_FCAMACL 0x04328
149#define IXGBE_FCAMACH 0x0432C
150#define IXGBE_FCRTH_82599(_i) (0x03260 + ((_i) * 4)) /* 8 of these (0-7) */
151#define IXGBE_FCRTL_82599(_i) (0x03220 + ((_i) * 4)) /* 8 of these (0-7) */
9a799d71
AK
152#define IXGBE_PFCTOP 0x03008
153#define IXGBE_FCTTV(_i) (0x03200 + ((_i) * 4)) /* 4 of these (0-3) */
154#define IXGBE_FCRTL(_i) (0x03220 + ((_i) * 8)) /* 8 of these (0-7) */
155#define IXGBE_FCRTH(_i) (0x03260 + ((_i) * 8)) /* 8 of these (0-7) */
156#define IXGBE_FCRTV 0x032A0
11afc1b1 157#define IXGBE_FCCFG 0x03D00
9a799d71
AK
158#define IXGBE_TFCS 0x0CE00
159
160/* Receive DMA Registers */
11afc1b1
PW
161#define IXGBE_RDBAL(_i) (((_i) < 64) ? (0x01000 + ((_i) * 0x40)) : \
162 (0x0D000 + ((_i - 64) * 0x40)))
163#define IXGBE_RDBAH(_i) (((_i) < 64) ? (0x01004 + ((_i) * 0x40)) : \
164 (0x0D004 + ((_i - 64) * 0x40)))
165#define IXGBE_RDLEN(_i) (((_i) < 64) ? (0x01008 + ((_i) * 0x40)) : \
166 (0x0D008 + ((_i - 64) * 0x40)))
167#define IXGBE_RDH(_i) (((_i) < 64) ? (0x01010 + ((_i) * 0x40)) : \
168 (0x0D010 + ((_i - 64) * 0x40)))
169#define IXGBE_RDT(_i) (((_i) < 64) ? (0x01018 + ((_i) * 0x40)) : \
170 (0x0D018 + ((_i - 64) * 0x40)))
171#define IXGBE_RXDCTL(_i) (((_i) < 64) ? (0x01028 + ((_i) * 0x40)) : \
172 (0x0D028 + ((_i - 64) * 0x40)))
83dfde40
ET
173#define IXGBE_RSCCTL(_i) (((_i) < 64) ? (0x0102C + ((_i) * 0x40)) : \
174 (0x0D02C + ((_i - 64) * 0x40)))
175#define IXGBE_RSCDBU 0x03028
11afc1b1
PW
176#define IXGBE_RDDCC 0x02F20
177#define IXGBE_RXMEMWRAP 0x03190
178#define IXGBE_STARCTRL 0x03024
c44ade9e
JB
179/*
180 * Split and Replication Receive Control Registers
181 * 00-15 : 0x02100 + n*4
182 * 16-64 : 0x01014 + n*0x40
183 * 64-127: 0x0D014 + (n-64)*0x40
184 */
185#define IXGBE_SRRCTL(_i) (((_i) <= 15) ? (0x02100 + ((_i) * 4)) : \
186 (((_i) < 64) ? (0x01014 + ((_i) * 0x40)) : \
187 (0x0D014 + ((_i - 64) * 0x40))))
188/*
189 * Rx DCA Control Register:
190 * 00-15 : 0x02200 + n*4
191 * 16-64 : 0x0100C + n*0x40
192 * 64-127: 0x0D00C + (n-64)*0x40
193 */
194#define IXGBE_DCA_RXCTRL(_i) (((_i) <= 15) ? (0x02200 + ((_i) * 4)) : \
195 (((_i) < 64) ? (0x0100C + ((_i) * 0x40)) : \
196 (0x0D00C + ((_i - 64) * 0x40))))
197#define IXGBE_RDRXCTL 0x02F00
9a799d71 198#define IXGBE_RXPBSIZE(_i) (0x03C00 + ((_i) * 4))
c44ade9e 199 /* 8 of these 0x03C00 - 0x03C1C */
9a799d71
AK
200#define IXGBE_RXCTRL 0x03000
201#define IXGBE_DROPEN 0x03D04
202#define IXGBE_RXPBSIZE_SHIFT 10
203
204/* Receive Registers */
205#define IXGBE_RXCSUM 0x05000
206#define IXGBE_RFCTL 0x05008
c44ade9e
JB
207#define IXGBE_DRECCCTL 0x02F08
208#define IXGBE_DRECCCTL_DISABLE 0
209/* Multicast Table Array - 128 entries */
9a799d71 210#define IXGBE_MTA(_i) (0x05200 + ((_i) * 4))
11afc1b1
PW
211#define IXGBE_RAL(_i) (((_i) <= 15) ? (0x05400 + ((_i) * 8)) : \
212 (0x0A200 + ((_i) * 8)))
213#define IXGBE_RAH(_i) (((_i) <= 15) ? (0x05404 + ((_i) * 8)) : \
214 (0x0A204 + ((_i) * 8)))
215#define IXGBE_MPSAR_LO(_i) (0x0A600 + ((_i) * 8))
216#define IXGBE_MPSAR_HI(_i) (0x0A604 + ((_i) * 8))
c44ade9e 217/* Packet split receive type */
11afc1b1
PW
218#define IXGBE_PSRTYPE(_i) (((_i) <= 15) ? (0x05480 + ((_i) * 4)) : \
219 (0x0EA00 + ((_i) * 4)))
c44ade9e 220/* array of 4096 1-bit vlan filters */
9a799d71 221#define IXGBE_VFTA(_i) (0x0A000 + ((_i) * 4))
c44ade9e 222/*array of 4096 4-bit vlan vmdq indices */
9a799d71 223#define IXGBE_VFTAVIND(_j, _i) (0x0A200 + ((_j) * 0x200) + ((_i) * 4))
9a799d71
AK
224#define IXGBE_FCTRL 0x05080
225#define IXGBE_VLNCTRL 0x05088
226#define IXGBE_MCSTCTRL 0x05090
227#define IXGBE_MRQC 0x05818
11afc1b1
PW
228#define IXGBE_SAQF(_i) (0x0E000 + ((_i) * 4)) /* Source Address Queue Filter */
229#define IXGBE_DAQF(_i) (0x0E200 + ((_i) * 4)) /* Dest. Address Queue Filter */
230#define IXGBE_SDPQF(_i) (0x0E400 + ((_i) * 4)) /* Src Dest. Addr Queue Filter */
231#define IXGBE_FTQF(_i) (0x0E600 + ((_i) * 4)) /* Five Tuple Queue Filter */
232#define IXGBE_ETQF(_i) (0x05128 + ((_i) * 4)) /* EType Queue Filter */
233#define IXGBE_ETQS(_i) (0x0EC00 + ((_i) * 4)) /* EType Queue Select */
234#define IXGBE_SYNQF 0x0EC30 /* SYN Packet Queue Filter */
235#define IXGBE_RQTC 0x0EC70
236#define IXGBE_MTQC 0x08120
237#define IXGBE_VLVF(_i) (0x0F100 + ((_i) * 4)) /* 64 of these (0-63) */
238#define IXGBE_VLVFB(_i) (0x0F200 + ((_i) * 4)) /* 128 of these (0-127) */
7f01648a 239#define IXGBE_VMVIR(_i) (0x08000 + ((_i) * 4)) /* 64 of these (0-63) */
83dfde40
ET
240#define IXGBE_VT_CTL 0x051B0
241#define IXGBE_PFMAILBOX(_i) (0x04B00 + (4 * (_i))) /* 64 total */
242#define IXGBE_PFMBMEM(_i) (0x13000 + (64 * (_i))) /* 64 Mailboxes, 16 DW each */
243#define IXGBE_PFMBICR(_i) (0x00710 + (4 * (_i))) /* 4 total */
244#define IXGBE_PFMBIMR(_i) (0x00720 + (4 * (_i))) /* 4 total */
245#define IXGBE_VFRE(_i) (0x051E0 + ((_i) * 4))
246#define IXGBE_VFTE(_i) (0x08110 + ((_i) * 4))
247#define IXGBE_VMECM(_i) (0x08790 + ((_i) * 4))
248#define IXGBE_QDE 0x2F04
249#define IXGBE_VMTXSW(_i) (0x05180 + ((_i) * 4)) /* 2 total */
250#define IXGBE_VMOLR(_i) (0x0F000 + ((_i) * 4)) /* 64 total */
251#define IXGBE_UTA(_i) (0x0F400 + ((_i) * 4))
252#define IXGBE_MRCTL(_i) (0x0F600 + ((_i) * 4))
253#define IXGBE_VMRVLAN(_i) (0x0F610 + ((_i) * 4))
254#define IXGBE_VMRVM(_i) (0x0F630 + ((_i) * 4))
255#define IXGBE_L34T_IMIR(_i) (0x0E800 + ((_i) * 4)) /*128 of these (0-127)*/
256#define IXGBE_RXFECCERR0 0x051B8
11afc1b1 257#define IXGBE_LLITHRESH 0x0EC90
9a799d71
AK
258#define IXGBE_IMIR(_i) (0x05A80 + ((_i) * 4)) /* 8 of these (0-7) */
259#define IXGBE_IMIREXT(_i) (0x05AA0 + ((_i) * 4)) /* 8 of these (0-7) */
260#define IXGBE_IMIRVP 0x05AC0
c44ade9e 261#define IXGBE_VMD_CTL 0x0581C
9a799d71
AK
262#define IXGBE_RETA(_i) (0x05C00 + ((_i) * 4)) /* 32 of these (0-31) */
263#define IXGBE_RSSRK(_i) (0x05C80 + ((_i) * 4)) /* 10 of these (0-9) */
264
bfde493e
PWJ
265/* Flow Director registers */
266#define IXGBE_FDIRCTRL 0x0EE00
267#define IXGBE_FDIRHKEY 0x0EE68
268#define IXGBE_FDIRSKEY 0x0EE6C
269#define IXGBE_FDIRDIP4M 0x0EE3C
270#define IXGBE_FDIRSIP4M 0x0EE40
271#define IXGBE_FDIRTCPM 0x0EE44
272#define IXGBE_FDIRUDPM 0x0EE48
273#define IXGBE_FDIRIP6M 0x0EE74
274#define IXGBE_FDIRM 0x0EE70
275
276/* Flow Director Stats registers */
277#define IXGBE_FDIRFREE 0x0EE38
278#define IXGBE_FDIRLEN 0x0EE4C
279#define IXGBE_FDIRUSTAT 0x0EE50
280#define IXGBE_FDIRFSTAT 0x0EE54
281#define IXGBE_FDIRMATCH 0x0EE58
282#define IXGBE_FDIRMISS 0x0EE5C
283
284/* Flow Director Programming registers */
285#define IXGBE_FDIRSIPv6(_i) (0x0EE0C + ((_i) * 4)) /* 3 of these (0-2) */
286#define IXGBE_FDIRIPSA 0x0EE18
287#define IXGBE_FDIRIPDA 0x0EE1C
288#define IXGBE_FDIRPORT 0x0EE20
289#define IXGBE_FDIRVLAN 0x0EE24
290#define IXGBE_FDIRHASH 0x0EE28
291#define IXGBE_FDIRCMD 0x0EE2C
292
9a799d71 293/* Transmit DMA registers */
c44ade9e 294#define IXGBE_TDBAL(_i) (0x06000 + ((_i) * 0x40)) /* 32 of these (0-31)*/
9a799d71
AK
295#define IXGBE_TDBAH(_i) (0x06004 + ((_i) * 0x40))
296#define IXGBE_TDLEN(_i) (0x06008 + ((_i) * 0x40))
297#define IXGBE_TDH(_i) (0x06010 + ((_i) * 0x40))
298#define IXGBE_TDT(_i) (0x06018 + ((_i) * 0x40))
299#define IXGBE_TXDCTL(_i) (0x06028 + ((_i) * 0x40))
300#define IXGBE_TDWBAL(_i) (0x06038 + ((_i) * 0x40))
301#define IXGBE_TDWBAH(_i) (0x0603C + ((_i) * 0x40))
302#define IXGBE_DTXCTL 0x07E00
c44ade9e 303
a985b6c3
GR
304#define IXGBE_DMATXCTL 0x04A80
305#define IXGBE_PFVFSPOOF(_i) (0x08200 + ((_i) * 4)) /* 8 of these 0 - 7 */
7f870475 306#define IXGBE_PFDTXGSWC 0x08220
11afc1b1
PW
307#define IXGBE_DTXMXSZRQ 0x08100
308#define IXGBE_DTXTCPFLGL 0x04A88
309#define IXGBE_DTXTCPFLGH 0x04A8C
310#define IXGBE_LBDRPEN 0x0CA00
311#define IXGBE_TXPBTHRESH(_i) (0x04950 + ((_i) * 4)) /* 8 of these 0 - 7 */
312
313#define IXGBE_DMATXCTL_TE 0x1 /* Transmit Enable */
314#define IXGBE_DMATXCTL_NS 0x2 /* No Snoop LSO hdr buffer */
315#define IXGBE_DMATXCTL_GDV 0x8 /* Global Double VLAN */
316#define IXGBE_DMATXCTL_VT_SHIFT 16 /* VLAN EtherType */
7f870475
GR
317
318#define IXGBE_PFDTXGSWC_VT_LBEN 0x1 /* Local L2 VT switch enable */
a985b6c3
GR
319
320/* Anti-spoofing defines */
321#define IXGBE_SPOOF_MACAS_MASK 0xFF
322#define IXGBE_SPOOF_VLANAS_MASK 0xFF00
323#define IXGBE_SPOOF_VLANAS_SHIFT 8
324#define IXGBE_PFVFSPOOF_REG_COUNT 8
325
c44ade9e 326#define IXGBE_DCA_TXCTRL(_i) (0x07200 + ((_i) * 4)) /* 16 of these (0-15) */
11afc1b1
PW
327/* Tx DCA Control register : 128 of these (0-127) */
328#define IXGBE_DCA_TXCTRL_82599(_i) (0x0600C + ((_i) * 0x40))
9a799d71 329#define IXGBE_TIPG 0x0CB00
c44ade9e 330#define IXGBE_TXPBSIZE(_i) (0x0CC00 + ((_i) * 4)) /* 8 of these */
9a799d71
AK
331#define IXGBE_MNGTXMAP 0x0CD10
332#define IXGBE_TIPG_FIBER_DEFAULT 3
333#define IXGBE_TXPBSIZE_SHIFT 10
334
335/* Wake up registers */
336#define IXGBE_WUC 0x05800
337#define IXGBE_WUFC 0x05808
338#define IXGBE_WUS 0x05810
339#define IXGBE_IPAV 0x05838
340#define IXGBE_IP4AT 0x05840 /* IPv4 table 0x5840-0x5858 */
341#define IXGBE_IP6AT 0x05880 /* IPv6 table 0x5880-0x588F */
c44ade9e 342
9a799d71
AK
343#define IXGBE_WUPL 0x05900
344#define IXGBE_WUPM 0x05A00 /* wake up pkt memory 0x5A00-0x5A7C */
11afc1b1
PW
345#define IXGBE_FHFT(_n) (0x09000 + (_n * 0x100)) /* Flex host filter table */
346#define IXGBE_FHFT_EXT(_n) (0x09800 + (_n * 0x100)) /* Ext Flexible Host
347 * Filter Table */
348
349#define IXGBE_FLEXIBLE_FILTER_COUNT_MAX 4
350#define IXGBE_EXT_FLEXIBLE_FILTER_COUNT_MAX 2
351
352/* Each Flexible Filter is at most 128 (0x80) bytes in length */
353#define IXGBE_FLEXIBLE_FILTER_SIZE_MAX 128
354#define IXGBE_FHFT_LENGTH_OFFSET 0xFC /* Length byte in FHFT */
355#define IXGBE_FHFT_LENGTH_MASK 0x0FF /* Length in lower byte */
356
357/* Definitions for power management and wakeup registers */
358/* Wake Up Control */
359#define IXGBE_WUC_PME_EN 0x00000002 /* PME Enable */
360#define IXGBE_WUC_PME_STATUS 0x00000004 /* PME Status */
888be1a1 361#define IXGBE_WUC_WKEN 0x00000010 /* Enable PE_WAKE_N pin assertion */
11afc1b1
PW
362
363/* Wake Up Filter Control */
364#define IXGBE_WUFC_LNKC 0x00000001 /* Link Status Change Wakeup Enable */
365#define IXGBE_WUFC_MAG 0x00000002 /* Magic Packet Wakeup Enable */
366#define IXGBE_WUFC_EX 0x00000004 /* Directed Exact Wakeup Enable */
367#define IXGBE_WUFC_MC 0x00000008 /* Directed Multicast Wakeup Enable */
368#define IXGBE_WUFC_BC 0x00000010 /* Broadcast Wakeup Enable */
369#define IXGBE_WUFC_ARP 0x00000020 /* ARP Request Packet Wakeup Enable */
370#define IXGBE_WUFC_IPV4 0x00000040 /* Directed IPv4 Packet Wakeup Enable */
371#define IXGBE_WUFC_IPV6 0x00000080 /* Directed IPv6 Packet Wakeup Enable */
372#define IXGBE_WUFC_MNG 0x00000100 /* Directed Mgmt Packet Wakeup Enable */
373
374#define IXGBE_WUFC_IGNORE_TCO 0x00008000 /* Ignore WakeOn TCO packets */
375#define IXGBE_WUFC_FLX0 0x00010000 /* Flexible Filter 0 Enable */
376#define IXGBE_WUFC_FLX1 0x00020000 /* Flexible Filter 1 Enable */
377#define IXGBE_WUFC_FLX2 0x00040000 /* Flexible Filter 2 Enable */
378#define IXGBE_WUFC_FLX3 0x00080000 /* Flexible Filter 3 Enable */
379#define IXGBE_WUFC_FLX4 0x00100000 /* Flexible Filter 4 Enable */
380#define IXGBE_WUFC_FLX5 0x00200000 /* Flexible Filter 5 Enable */
381#define IXGBE_WUFC_FLX_FILTERS 0x000F0000 /* Mask for 4 flex filters */
382#define IXGBE_WUFC_EXT_FLX_FILTERS 0x00300000 /* Mask for Ext. flex filters */
83dfde40 383#define IXGBE_WUFC_ALL_FILTERS 0x003F00FF /* Mask for all wakeup filters */
11afc1b1
PW
384#define IXGBE_WUFC_FLX_OFFSET 16 /* Offset to the Flexible Filters bits */
385
386/* Wake Up Status */
387#define IXGBE_WUS_LNKC IXGBE_WUFC_LNKC
388#define IXGBE_WUS_MAG IXGBE_WUFC_MAG
389#define IXGBE_WUS_EX IXGBE_WUFC_EX
390#define IXGBE_WUS_MC IXGBE_WUFC_MC
391#define IXGBE_WUS_BC IXGBE_WUFC_BC
392#define IXGBE_WUS_ARP IXGBE_WUFC_ARP
393#define IXGBE_WUS_IPV4 IXGBE_WUFC_IPV4
394#define IXGBE_WUS_IPV6 IXGBE_WUFC_IPV6
395#define IXGBE_WUS_MNG IXGBE_WUFC_MNG
396#define IXGBE_WUS_FLX0 IXGBE_WUFC_FLX0
397#define IXGBE_WUS_FLX1 IXGBE_WUFC_FLX1
398#define IXGBE_WUS_FLX2 IXGBE_WUFC_FLX2
399#define IXGBE_WUS_FLX3 IXGBE_WUFC_FLX3
400#define IXGBE_WUS_FLX4 IXGBE_WUFC_FLX4
401#define IXGBE_WUS_FLX5 IXGBE_WUFC_FLX5
402#define IXGBE_WUS_FLX_FILTERS IXGBE_WUFC_FLX_FILTERS
403
404/* Wake Up Packet Length */
405#define IXGBE_WUPL_LENGTH_MASK 0xFFFF
406
407/* DCB registers */
9da712d2 408#define MAX_TRAFFIC_CLASS 8
9a799d71
AK
409#define IXGBE_RMCS 0x03D00
410#define IXGBE_DPMCS 0x07F40
411#define IXGBE_PDPMCS 0x0CD00
412#define IXGBE_RUPPBMR 0x050A0
413#define IXGBE_RT2CR(_i) (0x03C20 + ((_i) * 4)) /* 8 of these (0-7) */
414#define IXGBE_RT2SR(_i) (0x03C40 + ((_i) * 4)) /* 8 of these (0-7) */
415#define IXGBE_TDTQ2TCCR(_i) (0x0602C + ((_i) * 0x40)) /* 8 of these (0-7) */
416#define IXGBE_TDTQ2TCSR(_i) (0x0622C + ((_i) * 0x40)) /* 8 of these (0-7) */
417#define IXGBE_TDPT2TCCR(_i) (0x0CD20 + ((_i) * 4)) /* 8 of these (0-7) */
418#define IXGBE_TDPT2TCSR(_i) (0x0CD40 + ((_i) * 4)) /* 8 of these (0-7) */
419
c44ade9e 420
11afc1b1
PW
421/* Security Control Registers */
422#define IXGBE_SECTXCTRL 0x08800
423#define IXGBE_SECTXSTAT 0x08804
424#define IXGBE_SECTXBUFFAF 0x08808
425#define IXGBE_SECTXMINIFG 0x08810
11afc1b1
PW
426#define IXGBE_SECRXCTRL 0x08D00
427#define IXGBE_SECRXSTAT 0x08D04
428
429/* Security Bit Fields and Masks */
430#define IXGBE_SECTXCTRL_SECTX_DIS 0x00000001
431#define IXGBE_SECTXCTRL_TX_DIS 0x00000002
432#define IXGBE_SECTXCTRL_STORE_FORWARD 0x00000004
433
434#define IXGBE_SECTXSTAT_SECTX_RDY 0x00000001
435#define IXGBE_SECTXSTAT_ECC_TXERR 0x00000002
436
437#define IXGBE_SECRXCTRL_SECRX_DIS 0x00000001
438#define IXGBE_SECRXCTRL_RX_DIS 0x00000002
439
440#define IXGBE_SECRXSTAT_SECRX_RDY 0x00000001
441#define IXGBE_SECRXSTAT_ECC_RXERR 0x00000002
442
443/* LinkSec (MacSec) Registers */
444#define IXGBE_LSECTXCAP 0x08A00
445#define IXGBE_LSECRXCAP 0x08F00
446#define IXGBE_LSECTXCTRL 0x08A04
447#define IXGBE_LSECTXSCL 0x08A08 /* SCI Low */
448#define IXGBE_LSECTXSCH 0x08A0C /* SCI High */
449#define IXGBE_LSECTXSA 0x08A10
450#define IXGBE_LSECTXPN0 0x08A14
451#define IXGBE_LSECTXPN1 0x08A18
452#define IXGBE_LSECTXKEY0(_n) (0x08A1C + (4 * (_n))) /* 4 of these (0-3) */
453#define IXGBE_LSECTXKEY1(_n) (0x08A2C + (4 * (_n))) /* 4 of these (0-3) */
454#define IXGBE_LSECRXCTRL 0x08F04
455#define IXGBE_LSECRXSCL 0x08F08
456#define IXGBE_LSECRXSCH 0x08F0C
457#define IXGBE_LSECRXSA(_i) (0x08F10 + (4 * (_i))) /* 2 of these (0-1) */
458#define IXGBE_LSECRXPN(_i) (0x08F18 + (4 * (_i))) /* 2 of these (0-1) */
459#define IXGBE_LSECRXKEY(_n, _m) (0x08F20 + ((0x10 * (_n)) + (4 * (_m))))
460#define IXGBE_LSECTXUT 0x08A3C /* OutPktsUntagged */
461#define IXGBE_LSECTXPKTE 0x08A40 /* OutPktsEncrypted */
462#define IXGBE_LSECTXPKTP 0x08A44 /* OutPktsProtected */
463#define IXGBE_LSECTXOCTE 0x08A48 /* OutOctetsEncrypted */
464#define IXGBE_LSECTXOCTP 0x08A4C /* OutOctetsProtected */
465#define IXGBE_LSECRXUT 0x08F40 /* InPktsUntagged/InPktsNoTag */
466#define IXGBE_LSECRXOCTD 0x08F44 /* InOctetsDecrypted */
467#define IXGBE_LSECRXOCTV 0x08F48 /* InOctetsValidated */
468#define IXGBE_LSECRXBAD 0x08F4C /* InPktsBadTag */
469#define IXGBE_LSECRXNOSCI 0x08F50 /* InPktsNoSci */
470#define IXGBE_LSECRXUNSCI 0x08F54 /* InPktsUnknownSci */
471#define IXGBE_LSECRXUNCH 0x08F58 /* InPktsUnchecked */
472#define IXGBE_LSECRXDELAY 0x08F5C /* InPktsDelayed */
473#define IXGBE_LSECRXLATE 0x08F60 /* InPktsLate */
474#define IXGBE_LSECRXOK(_n) (0x08F64 + (0x04 * (_n))) /* InPktsOk */
475#define IXGBE_LSECRXINV(_n) (0x08F6C + (0x04 * (_n))) /* InPktsInvalid */
476#define IXGBE_LSECRXNV(_n) (0x08F74 + (0x04 * (_n))) /* InPktsNotValid */
477#define IXGBE_LSECRXUNSA 0x08F7C /* InPktsUnusedSa */
478#define IXGBE_LSECRXNUSA 0x08F80 /* InPktsNotUsingSa */
479
480/* LinkSec (MacSec) Bit Fields and Masks */
481#define IXGBE_LSECTXCAP_SUM_MASK 0x00FF0000
482#define IXGBE_LSECTXCAP_SUM_SHIFT 16
483#define IXGBE_LSECRXCAP_SUM_MASK 0x00FF0000
484#define IXGBE_LSECRXCAP_SUM_SHIFT 16
485
486#define IXGBE_LSECTXCTRL_EN_MASK 0x00000003
487#define IXGBE_LSECTXCTRL_DISABLE 0x0
488#define IXGBE_LSECTXCTRL_AUTH 0x1
489#define IXGBE_LSECTXCTRL_AUTH_ENCRYPT 0x2
490#define IXGBE_LSECTXCTRL_AISCI 0x00000020
491#define IXGBE_LSECTXCTRL_PNTHRSH_MASK 0xFFFFFF00
492#define IXGBE_LSECTXCTRL_RSV_MASK 0x000000D8
493
494#define IXGBE_LSECRXCTRL_EN_MASK 0x0000000C
495#define IXGBE_LSECRXCTRL_EN_SHIFT 2
496#define IXGBE_LSECRXCTRL_DISABLE 0x0
497#define IXGBE_LSECRXCTRL_CHECK 0x1
498#define IXGBE_LSECRXCTRL_STRICT 0x2
499#define IXGBE_LSECRXCTRL_DROP 0x3
500#define IXGBE_LSECRXCTRL_PLSH 0x00000040
501#define IXGBE_LSECRXCTRL_RP 0x00000080
502#define IXGBE_LSECRXCTRL_RSV_MASK 0xFFFFFF33
503
504/* IpSec Registers */
505#define IXGBE_IPSTXIDX 0x08900
506#define IXGBE_IPSTXSALT 0x08904
507#define IXGBE_IPSTXKEY(_i) (0x08908 + (4 * (_i))) /* 4 of these (0-3) */
508#define IXGBE_IPSRXIDX 0x08E00
509#define IXGBE_IPSRXIPADDR(_i) (0x08E04 + (4 * (_i))) /* 4 of these (0-3) */
510#define IXGBE_IPSRXSPI 0x08E14
511#define IXGBE_IPSRXIPIDX 0x08E18
512#define IXGBE_IPSRXKEY(_i) (0x08E1C + (4 * (_i))) /* 4 of these (0-3) */
513#define IXGBE_IPSRXSALT 0x08E2C
514#define IXGBE_IPSRXMOD 0x08E30
515
516#define IXGBE_SECTXCTRL_STORE_FORWARD_ENABLE 0x4
517
518/* DCB registers */
519#define IXGBE_RTRPCS 0x02430
520#define IXGBE_RTTDCS 0x04900
7f870475 521#define IXGBE_RTTDCS_ARBDIS 0x00000040 /* DCB arbiter disable */
11afc1b1
PW
522#define IXGBE_RTTPCS 0x0CD00
523#define IXGBE_RTRUP2TC 0x03020
524#define IXGBE_RTTUP2TC 0x0C800
525#define IXGBE_RTRPT4C(_i) (0x02140 + ((_i) * 4)) /* 8 of these (0-7) */
83dfde40 526#define IXGBE_TXLLQ(_i) (0x082E0 + ((_i) * 4)) /* 4 of these (0-3) */
11afc1b1
PW
527#define IXGBE_RTRPT4S(_i) (0x02160 + ((_i) * 4)) /* 8 of these (0-7) */
528#define IXGBE_RTTDT2C(_i) (0x04910 + ((_i) * 4)) /* 8 of these (0-7) */
529#define IXGBE_RTTDT2S(_i) (0x04930 + ((_i) * 4)) /* 8 of these (0-7) */
530#define IXGBE_RTTPT2C(_i) (0x0CD20 + ((_i) * 4)) /* 8 of these (0-7) */
531#define IXGBE_RTTPT2S(_i) (0x0CD40 + ((_i) * 4)) /* 8 of these (0-7) */
532#define IXGBE_RTTDQSEL 0x04904
533#define IXGBE_RTTDT1C 0x04908
534#define IXGBE_RTTDT1S 0x0490C
535#define IXGBE_RTTDTECC 0x04990
536#define IXGBE_RTTDTECC_NO_BCN 0x00000100
537#define IXGBE_RTTBCNRC 0x04984
ff4ab206
LL
538#define IXGBE_RTTBCNRC_RS_ENA 0x80000000
539#define IXGBE_RTTBCNRC_RF_DEC_MASK 0x00003FFF
540#define IXGBE_RTTBCNRC_RF_INT_SHIFT 14
541#define IXGBE_RTTBCNRC_RF_INT_MASK \
542 (IXGBE_RTTBCNRC_RF_DEC_MASK << IXGBE_RTTBCNRC_RF_INT_SHIFT)
7555e83d 543#define IXGBE_RTTBCNRM 0x04980
c44ade9e 544
83dfde40 545/* FCoE DMA Context Registers */
bff66176
YZ
546#define IXGBE_FCPTRL 0x02410 /* FC User Desc. PTR Low */
547#define IXGBE_FCPTRH 0x02414 /* FC USer Desc. PTR High */
548#define IXGBE_FCBUFF 0x02418 /* FC Buffer Control */
549#define IXGBE_FCDMARW 0x02420 /* FC Receive DMA RW */
550#define IXGBE_FCINVST0 0x03FC0 /* FC Invalid DMA Context Status Reg 0 */
551#define IXGBE_FCINVST(_i) (IXGBE_FCINVST0 + ((_i) * 4))
552#define IXGBE_FCBUFF_VALID (1 << 0) /* DMA Context Valid */
553#define IXGBE_FCBUFF_BUFFSIZE (3 << 3) /* User Buffer Size */
554#define IXGBE_FCBUFF_WRCONTX (1 << 7) /* 0: Initiator, 1: Target */
555#define IXGBE_FCBUFF_BUFFCNT 0x0000ff00 /* Number of User Buffers */
556#define IXGBE_FCBUFF_OFFSET 0xffff0000 /* User Buffer Offset */
557#define IXGBE_FCBUFF_BUFFSIZE_SHIFT 3
558#define IXGBE_FCBUFF_BUFFCNT_SHIFT 8
559#define IXGBE_FCBUFF_OFFSET_SHIFT 16
560#define IXGBE_FCDMARW_WE (1 << 14) /* Write enable */
561#define IXGBE_FCDMARW_RE (1 << 15) /* Read enable */
562#define IXGBE_FCDMARW_FCOESEL 0x000001ff /* FC X_ID: 11 bits */
563#define IXGBE_FCDMARW_LASTSIZE 0xffff0000 /* Last User Buffer Size */
564#define IXGBE_FCDMARW_LASTSIZE_SHIFT 16
565
566/* FCoE SOF/EOF */
567#define IXGBE_TEOFF 0x04A94 /* Tx FC EOF */
568#define IXGBE_TSOFF 0x04A98 /* Tx FC SOF */
569#define IXGBE_REOFF 0x05158 /* Rx FC EOF */
570#define IXGBE_RSOFF 0x051F8 /* Rx FC SOF */
571/* FCoE Filter Context Registers */
572#define IXGBE_FCFLT 0x05108 /* FC FLT Context */
573#define IXGBE_FCFLTRW 0x05110 /* FC Filter RW Control */
574#define IXGBE_FCPARAM 0x051d8 /* FC Offset Parameter */
575#define IXGBE_FCFLT_VALID (1 << 0) /* Filter Context Valid */
576#define IXGBE_FCFLT_FIRST (1 << 1) /* Filter First */
577#define IXGBE_FCFLT_SEQID 0x00ff0000 /* Sequence ID */
578#define IXGBE_FCFLT_SEQCNT 0xff000000 /* Sequence Count */
579#define IXGBE_FCFLTRW_RVALDT (1 << 13) /* Fast Re-Validation */
580#define IXGBE_FCFLTRW_WE (1 << 14) /* Write Enable */
581#define IXGBE_FCFLTRW_RE (1 << 15) /* Read Enable */
582/* FCoE Receive Control */
583#define IXGBE_FCRXCTRL 0x05100 /* FC Receive Control */
584#define IXGBE_FCRXCTRL_FCOELLI (1 << 0) /* Low latency interrupt */
585#define IXGBE_FCRXCTRL_SAVBAD (1 << 1) /* Save Bad Frames */
586#define IXGBE_FCRXCTRL_FRSTRDH (1 << 2) /* EN 1st Read Header */
587#define IXGBE_FCRXCTRL_LASTSEQH (1 << 3) /* EN Last Header in Seq */
588#define IXGBE_FCRXCTRL_ALLH (1 << 4) /* EN All Headers */
589#define IXGBE_FCRXCTRL_FRSTSEQH (1 << 5) /* EN 1st Seq. Header */
590#define IXGBE_FCRXCTRL_ICRC (1 << 6) /* Ignore Bad FC CRC */
591#define IXGBE_FCRXCTRL_FCCRCBO (1 << 7) /* FC CRC Byte Ordering */
592#define IXGBE_FCRXCTRL_FCOEVER 0x00000f00 /* FCoE Version: 4 bits */
593#define IXGBE_FCRXCTRL_FCOEVER_SHIFT 8
594/* FCoE Redirection */
595#define IXGBE_FCRECTL 0x0ED00 /* FC Redirection Control */
596#define IXGBE_FCRETA0 0x0ED10 /* FC Redirection Table 0 */
597#define IXGBE_FCRETA(_i) (IXGBE_FCRETA0 + ((_i) * 4)) /* FCoE Redir */
598#define IXGBE_FCRECTL_ENA 0x1 /* FCoE Redir Table Enable */
599#define IXGBE_FCRETA_SIZE 8 /* Max entries in FCRETA */
600#define IXGBE_FCRETA_ENTRY_MASK 0x0000007f /* 7 bits for the queue index */
601
9a799d71
AK
602/* Stats registers */
603#define IXGBE_CRCERRS 0x04000
604#define IXGBE_ILLERRC 0x04004
605#define IXGBE_ERRBC 0x04008
606#define IXGBE_MSPDC 0x04010
607#define IXGBE_MPC(_i) (0x03FA0 + ((_i) * 4)) /* 8 of these 3FA0-3FBC*/
608#define IXGBE_MLFC 0x04034
609#define IXGBE_MRFC 0x04038
610#define IXGBE_RLEC 0x04040
611#define IXGBE_LXONTXC 0x03F60
612#define IXGBE_LXONRXC 0x0CF60
613#define IXGBE_LXOFFTXC 0x03F68
614#define IXGBE_LXOFFRXC 0x0CF68
11afc1b1
PW
615#define IXGBE_LXONRXCNT 0x041A4
616#define IXGBE_LXOFFRXCNT 0x041A8
617#define IXGBE_PXONRXCNT(_i) (0x04140 + ((_i) * 4)) /* 8 of these */
618#define IXGBE_PXOFFRXCNT(_i) (0x04160 + ((_i) * 4)) /* 8 of these */
619#define IXGBE_PXON2OFFCNT(_i) (0x03240 + ((_i) * 4)) /* 8 of these */
9a799d71
AK
620#define IXGBE_PXONTXC(_i) (0x03F00 + ((_i) * 4)) /* 8 of these 3F00-3F1C*/
621#define IXGBE_PXONRXC(_i) (0x0CF00 + ((_i) * 4)) /* 8 of these CF00-CF1C*/
622#define IXGBE_PXOFFTXC(_i) (0x03F20 + ((_i) * 4)) /* 8 of these 3F20-3F3C*/
623#define IXGBE_PXOFFRXC(_i) (0x0CF20 + ((_i) * 4)) /* 8 of these CF20-CF3C*/
624#define IXGBE_PRC64 0x0405C
625#define IXGBE_PRC127 0x04060
626#define IXGBE_PRC255 0x04064
627#define IXGBE_PRC511 0x04068
628#define IXGBE_PRC1023 0x0406C
629#define IXGBE_PRC1522 0x04070
630#define IXGBE_GPRC 0x04074
631#define IXGBE_BPRC 0x04078
632#define IXGBE_MPRC 0x0407C
633#define IXGBE_GPTC 0x04080
634#define IXGBE_GORCL 0x04088
635#define IXGBE_GORCH 0x0408C
636#define IXGBE_GOTCL 0x04090
637#define IXGBE_GOTCH 0x04094
638#define IXGBE_RNBC(_i) (0x03FC0 + ((_i) * 4)) /* 8 of these 3FC0-3FDC*/
639#define IXGBE_RUC 0x040A4
640#define IXGBE_RFC 0x040A8
641#define IXGBE_ROC 0x040AC
642#define IXGBE_RJC 0x040B0
643#define IXGBE_MNGPRC 0x040B4
644#define IXGBE_MNGPDC 0x040B8
645#define IXGBE_MNGPTC 0x0CF90
646#define IXGBE_TORL 0x040C0
647#define IXGBE_TORH 0x040C4
648#define IXGBE_TPR 0x040D0
649#define IXGBE_TPT 0x040D4
650#define IXGBE_PTC64 0x040D8
651#define IXGBE_PTC127 0x040DC
652#define IXGBE_PTC255 0x040E0
653#define IXGBE_PTC511 0x040E4
654#define IXGBE_PTC1023 0x040E8
655#define IXGBE_PTC1522 0x040EC
656#define IXGBE_MPTC 0x040F0
657#define IXGBE_BPTC 0x040F4
658#define IXGBE_XEC 0x04120
11afc1b1 659#define IXGBE_SSVPC 0x08780
9a799d71 660
11afc1b1
PW
661#define IXGBE_RQSMR(_i) (0x02300 + ((_i) * 4))
662#define IXGBE_TQSMR(_i) (((_i) <= 7) ? (0x07300 + ((_i) * 4)) : \
663 (0x08600 + ((_i) * 4)))
664#define IXGBE_TQSM(_i) (0x08600 + ((_i) * 4))
9a799d71
AK
665
666#define IXGBE_QPRC(_i) (0x01030 + ((_i) * 0x40)) /* 16 of these */
667#define IXGBE_QPTC(_i) (0x06030 + ((_i) * 0x40)) /* 16 of these */
668#define IXGBE_QBRC(_i) (0x01034 + ((_i) * 0x40)) /* 16 of these */
669#define IXGBE_QBTC(_i) (0x06034 + ((_i) * 0x40)) /* 16 of these */
667c7565
ET
670#define IXGBE_QBRC_L(_i) (0x01034 + ((_i) * 0x40)) /* 16 of these */
671#define IXGBE_QBRC_H(_i) (0x01038 + ((_i) * 0x40)) /* 16 of these */
11afc1b1
PW
672#define IXGBE_QPRDC(_i) (0x01430 + ((_i) * 0x40)) /* 16 of these */
673#define IXGBE_QBTC_L(_i) (0x08700 + ((_i) * 0x8)) /* 16 of these */
674#define IXGBE_QBTC_H(_i) (0x08704 + ((_i) * 0x8)) /* 16 of these */
bff66176
YZ
675#define IXGBE_FCCRC 0x05118 /* Count of Good Eth CRC w/ Bad FC CRC */
676#define IXGBE_FCOERPDC 0x0241C /* FCoE Rx Packets Dropped Count */
677#define IXGBE_FCLAST 0x02424 /* FCoE Last Error Count */
678#define IXGBE_FCOEPRC 0x02428 /* Number of FCoE Packets Received */
679#define IXGBE_FCOEDWRC 0x0242C /* Number of FCoE DWords Received */
680#define IXGBE_FCOEPTC 0x08784 /* Number of FCoE Packets Transmitted */
681#define IXGBE_FCOEDWTC 0x08788 /* Number of FCoE DWords Transmitted */
58f6bcf9
ET
682#define IXGBE_O2BGPTC 0x041C4
683#define IXGBE_O2BSPC 0x087B0
684#define IXGBE_B2OSPC 0x041C0
685#define IXGBE_B2OGPRC 0x02F90
a3aeea0e
ET
686#define IXGBE_PCRC8ECL 0x0E810
687#define IXGBE_PCRC8ECH 0x0E811
688#define IXGBE_PCRC8ECH_MASK 0x1F
689#define IXGBE_LDPCECL 0x0E820
690#define IXGBE_LDPCECH 0x0E821
9a799d71
AK
691
692/* Management */
693#define IXGBE_MAVTV(_i) (0x05010 + ((_i) * 4)) /* 8 of these (0-7) */
694#define IXGBE_MFUTP(_i) (0x05030 + ((_i) * 4)) /* 8 of these (0-7) */
695#define IXGBE_MANC 0x05820
696#define IXGBE_MFVAL 0x05824
697#define IXGBE_MANC2H 0x05860
698#define IXGBE_MDEF(_i) (0x05890 + ((_i) * 4)) /* 8 of these (0-7) */
699#define IXGBE_MIPAF 0x058B0
700#define IXGBE_MMAL(_i) (0x05910 + ((_i) * 8)) /* 4 of these (0-3) */
701#define IXGBE_MMAH(_i) (0x05914 + ((_i) * 8)) /* 4 of these (0-3) */
702#define IXGBE_FTFT 0x09400 /* 0x9400-0x97FC */
11afc1b1
PW
703#define IXGBE_METF(_i) (0x05190 + ((_i) * 4)) /* 4 of these (0-3) */
704#define IXGBE_MDEF_EXT(_i) (0x05160 + ((_i) * 4)) /* 8 of these (0-7) */
705#define IXGBE_LSWFW 0x15014
9a799d71
AK
706
707/* ARC Subsystem registers */
708#define IXGBE_HICR 0x15F00
709#define IXGBE_FWSTS 0x15F0C
710#define IXGBE_HSMC0R 0x15F04
711#define IXGBE_HSMC1R 0x15F08
712#define IXGBE_SWSR 0x15F10
713#define IXGBE_HFDR 0x15FE8
714#define IXGBE_FLEX_MNG 0x15800 /* 0x15800 - 0x15EFC */
715
9612de92
ET
716#define IXGBE_HICR_EN 0x01 /* Enable bit - RO */
717/* Driver sets this bit when done to put command in RAM */
718#define IXGBE_HICR_C 0x02
719#define IXGBE_HICR_SV 0x04 /* Status Validity */
720#define IXGBE_HICR_FW_RESET_ENABLE 0x40
721#define IXGBE_HICR_FW_RESET 0x80
722
9a799d71
AK
723/* PCI-E registers */
724#define IXGBE_GCR 0x11000
725#define IXGBE_GTV 0x11004
726#define IXGBE_FUNCTAG 0x11008
727#define IXGBE_GLT 0x1100C
728#define IXGBE_GSCL_1 0x11010
729#define IXGBE_GSCL_2 0x11014
730#define IXGBE_GSCL_3 0x11018
731#define IXGBE_GSCL_4 0x1101C
732#define IXGBE_GSCN_0 0x11020
733#define IXGBE_GSCN_1 0x11024
734#define IXGBE_GSCN_2 0x11028
735#define IXGBE_GSCN_3 0x1102C
736#define IXGBE_FACTPS 0x10150
737#define IXGBE_PCIEANACTL 0x11040
738#define IXGBE_SWSM 0x10140
739#define IXGBE_FWSM 0x10148
740#define IXGBE_GSSR 0x10160
741#define IXGBE_MREVID 0x11064
742#define IXGBE_DCA_ID 0x11070
743#define IXGBE_DCA_CTRL 0x11074
21ce849b 744#define IXGBE_SWFW_SYNC IXGBE_GSSR
9a799d71 745
11afc1b1
PW
746/* PCIe registers 82599-specific */
747#define IXGBE_GCR_EXT 0x11050
748#define IXGBE_GSCL_5_82599 0x11030
749#define IXGBE_GSCL_6_82599 0x11034
750#define IXGBE_GSCL_7_82599 0x11038
751#define IXGBE_GSCL_8_82599 0x1103C
752#define IXGBE_PHYADR_82599 0x11040
753#define IXGBE_PHYDAT_82599 0x11044
754#define IXGBE_PHYCTL_82599 0x11048
755#define IXGBE_PBACLR_82599 0x11068
756#define IXGBE_CIAA_82599 0x11088
757#define IXGBE_CIAD_82599 0x1108C
83dfde40
ET
758#define IXGBE_PICAUSE 0x110B0
759#define IXGBE_PIENA 0x110B8
11afc1b1 760#define IXGBE_CDQ_MBR_82599 0x110B4
83dfde40 761#define IXGBE_PCIESPARE 0x110BC
11afc1b1
PW
762#define IXGBE_MISC_REG_82599 0x110F0
763#define IXGBE_ECC_CTRL_0_82599 0x11100
764#define IXGBE_ECC_CTRL_1_82599 0x11104
765#define IXGBE_ECC_STATUS_82599 0x110E0
766#define IXGBE_BAR_CTRL_82599 0x110F4
767
202ff1ec
MC
768/* PCI Express Control */
769#define IXGBE_GCR_CMPL_TMOUT_MASK 0x0000F000
770#define IXGBE_GCR_CMPL_TMOUT_10ms 0x00001000
771#define IXGBE_GCR_CMPL_TMOUT_RESEND 0x00010000
772#define IXGBE_GCR_CAP_VER2 0x00040000
773
7f870475 774#define IXGBE_GCR_EXT_MSIX_EN 0x80000000
ff9d1a5a 775#define IXGBE_GCR_EXT_BUFFERS_CLEAR 0x40000000
7f870475
GR
776#define IXGBE_GCR_EXT_VT_MODE_16 0x00000001
777#define IXGBE_GCR_EXT_VT_MODE_32 0x00000002
778#define IXGBE_GCR_EXT_VT_MODE_64 0x00000003
779#define IXGBE_GCR_EXT_SRIOV (IXGBE_GCR_EXT_MSIX_EN | \
780 IXGBE_GCR_EXT_VT_MODE_64)
781
11afc1b1
PW
782/* Time Sync Registers */
783#define IXGBE_TSYNCRXCTL 0x05188 /* Rx Time Sync Control register - RW */
784#define IXGBE_TSYNCTXCTL 0x08C00 /* Tx Time Sync Control register - RW */
785#define IXGBE_RXSTMPL 0x051E8 /* Rx timestamp Low - RO */
786#define IXGBE_RXSTMPH 0x051A4 /* Rx timestamp High - RO */
787#define IXGBE_RXSATRL 0x051A0 /* Rx timestamp attribute low - RO */
788#define IXGBE_RXSATRH 0x051A8 /* Rx timestamp attribute high - RO */
789#define IXGBE_RXMTRL 0x05120 /* RX message type register low - RW */
790#define IXGBE_TXSTMPL 0x08C04 /* Tx timestamp value Low - RO */
791#define IXGBE_TXSTMPH 0x08C08 /* Tx timestamp value High - RO */
792#define IXGBE_SYSTIML 0x08C0C /* System time register Low - RO */
793#define IXGBE_SYSTIMH 0x08C10 /* System time register High - RO */
794#define IXGBE_TIMINCA 0x08C14 /* Increment attributes register - RW */
83dfde40
ET
795#define IXGBE_TIMADJL 0x08C18 /* Time Adjustment Offset register Low - RW */
796#define IXGBE_TIMADJH 0x08C1C /* Time Adjustment Offset register High - RW */
797#define IXGBE_TSAUXC 0x08C20 /* TimeSync Auxiliary Control register - RW */
798#define IXGBE_TRGTTIML0 0x08C24 /* Target Time Register 0 Low - RW */
799#define IXGBE_TRGTTIMH0 0x08C28 /* Target Time Register 0 High - RW */
800#define IXGBE_TRGTTIML1 0x08C2C /* Target Time Register 1 Low - RW */
801#define IXGBE_TRGTTIMH1 0x08C30 /* Target Time Register 1 High - RW */
802#define IXGBE_FREQOUT0 0x08C34 /* Frequency Out 0 Control register - RW */
803#define IXGBE_FREQOUT1 0x08C38 /* Frequency Out 1 Control register - RW */
804#define IXGBE_AUXSTMPL0 0x08C3C /* Auxiliary Time Stamp 0 register Low - RO */
805#define IXGBE_AUXSTMPH0 0x08C40 /* Auxiliary Time Stamp 0 register High - RO */
806#define IXGBE_AUXSTMPL1 0x08C44 /* Auxiliary Time Stamp 1 register Low - RO */
807#define IXGBE_AUXSTMPH1 0x08C48 /* Auxiliary Time Stamp 1 register High - RO */
11afc1b1 808
9a799d71 809/* Diagnostic Registers */
c44ade9e
JB
810#define IXGBE_RDSTATCTL 0x02C20
811#define IXGBE_RDSTAT(_i) (0x02C00 + ((_i) * 4)) /* 0x02C00-0x02C1C */
812#define IXGBE_RDHMPN 0x02F08
98c00a1c 813#define IXGBE_RIC_DW(_i) (0x02F10 + ((_i) * 4))
c44ade9e 814#define IXGBE_RDPROBE 0x02F20
11afc1b1
PW
815#define IXGBE_RDMAM 0x02F30
816#define IXGBE_RDMAD 0x02F34
c44ade9e
JB
817#define IXGBE_TDSTATCTL 0x07C20
818#define IXGBE_TDSTAT(_i) (0x07C00 + ((_i) * 4)) /* 0x07C00 - 0x07C1C */
819#define IXGBE_TDHMPN 0x07F08
11afc1b1
PW
820#define IXGBE_TDHMPN2 0x082FC
821#define IXGBE_TXDESCIC 0x082CC
98c00a1c 822#define IXGBE_TIC_DW(_i) (0x07F10 + ((_i) * 4))
11afc1b1 823#define IXGBE_TIC_DW2(_i) (0x082B0 + ((_i) * 4))
c44ade9e
JB
824#define IXGBE_TDPROBE 0x07F20
825#define IXGBE_TXBUFCTRL 0x0C600
9a799d71
AK
826#define IXGBE_TXBUFDATA0 0x0C610
827#define IXGBE_TXBUFDATA1 0x0C614
828#define IXGBE_TXBUFDATA2 0x0C618
829#define IXGBE_TXBUFDATA3 0x0C61C
830#define IXGBE_RXBUFCTRL 0x03600
831#define IXGBE_RXBUFDATA0 0x03610
832#define IXGBE_RXBUFDATA1 0x03614
833#define IXGBE_RXBUFDATA2 0x03618
834#define IXGBE_RXBUFDATA3 0x0361C
835#define IXGBE_PCIE_DIAG(_i) (0x11090 + ((_i) * 4)) /* 8 of these */
836#define IXGBE_RFVAL 0x050A4
837#define IXGBE_MDFTC1 0x042B8
838#define IXGBE_MDFTC2 0x042C0
839#define IXGBE_MDFTFIFO1 0x042C4
840#define IXGBE_MDFTFIFO2 0x042C8
841#define IXGBE_MDFTS 0x042CC
842#define IXGBE_RXDATAWRPTR(_i) (0x03700 + ((_i) * 4)) /* 8 of these 3700-370C*/
843#define IXGBE_RXDESCWRPTR(_i) (0x03710 + ((_i) * 4)) /* 8 of these 3710-371C*/
844#define IXGBE_RXDATARDPTR(_i) (0x03720 + ((_i) * 4)) /* 8 of these 3720-372C*/
845#define IXGBE_RXDESCRDPTR(_i) (0x03730 + ((_i) * 4)) /* 8 of these 3730-373C*/
846#define IXGBE_TXDATAWRPTR(_i) (0x0C700 + ((_i) * 4)) /* 8 of these C700-C70C*/
847#define IXGBE_TXDESCWRPTR(_i) (0x0C710 + ((_i) * 4)) /* 8 of these C710-C71C*/
848#define IXGBE_TXDATARDPTR(_i) (0x0C720 + ((_i) * 4)) /* 8 of these C720-C72C*/
849#define IXGBE_TXDESCRDPTR(_i) (0x0C730 + ((_i) * 4)) /* 8 of these C730-C73C*/
850#define IXGBE_PCIEECCCTL 0x1106C
83dfde40
ET
851#define IXGBE_RXWRPTR(_i) (0x03100 + ((_i) * 4)) /* 8 of these 3100-310C*/
852#define IXGBE_RXUSED(_i) (0x03120 + ((_i) * 4)) /* 8 of these 3120-312C*/
853#define IXGBE_RXRDPTR(_i) (0x03140 + ((_i) * 4)) /* 8 of these 3140-314C*/
854#define IXGBE_RXRDWRPTR(_i) (0x03160 + ((_i) * 4)) /* 8 of these 3160-310C*/
855#define IXGBE_TXWRPTR(_i) (0x0C100 + ((_i) * 4)) /* 8 of these C100-C10C*/
856#define IXGBE_TXUSED(_i) (0x0C120 + ((_i) * 4)) /* 8 of these C120-C12C*/
857#define IXGBE_TXRDPTR(_i) (0x0C140 + ((_i) * 4)) /* 8 of these C140-C14C*/
858#define IXGBE_TXRDWRPTR(_i) (0x0C160 + ((_i) * 4)) /* 8 of these C160-C10C*/
11afc1b1
PW
859#define IXGBE_PCIEECCCTL0 0x11100
860#define IXGBE_PCIEECCCTL1 0x11104
83dfde40
ET
861#define IXGBE_RXDBUECC 0x03F70
862#define IXGBE_TXDBUECC 0x0CF70
863#define IXGBE_RXDBUEST 0x03F74
864#define IXGBE_TXDBUEST 0x0CF74
9a799d71
AK
865#define IXGBE_PBTXECC 0x0C300
866#define IXGBE_PBRXECC 0x03300
867#define IXGBE_GHECCR 0x110B0
868
869/* MAC Registers */
870#define IXGBE_PCS1GCFIG 0x04200
871#define IXGBE_PCS1GLCTL 0x04208
872#define IXGBE_PCS1GLSTA 0x0420C
873#define IXGBE_PCS1GDBG0 0x04210
874#define IXGBE_PCS1GDBG1 0x04214
875#define IXGBE_PCS1GANA 0x04218
876#define IXGBE_PCS1GANLP 0x0421C
877#define IXGBE_PCS1GANNP 0x04220
878#define IXGBE_PCS1GANLPNP 0x04224
879#define IXGBE_HLREG0 0x04240
880#define IXGBE_HLREG1 0x04244
881#define IXGBE_PAP 0x04248
882#define IXGBE_MACA 0x0424C
883#define IXGBE_APAE 0x04250
884#define IXGBE_ARD 0x04254
885#define IXGBE_AIS 0x04258
886#define IXGBE_MSCA 0x0425C
887#define IXGBE_MSRWD 0x04260
888#define IXGBE_MLADD 0x04264
889#define IXGBE_MHADD 0x04268
11afc1b1 890#define IXGBE_MAXFRS 0x04268
9a799d71
AK
891#define IXGBE_TREG 0x0426C
892#define IXGBE_PCSS1 0x04288
893#define IXGBE_PCSS2 0x0428C
894#define IXGBE_XPCSS 0x04290
11afc1b1 895#define IXGBE_MFLCN 0x04294
9a799d71
AK
896#define IXGBE_SERDESC 0x04298
897#define IXGBE_MACS 0x0429C
898#define IXGBE_AUTOC 0x042A0
899#define IXGBE_LINKS 0x042A4
11afc1b1 900#define IXGBE_LINKS2 0x04324
9a799d71
AK
901#define IXGBE_AUTOC2 0x042A8
902#define IXGBE_AUTOC3 0x042AC
903#define IXGBE_ANLP1 0x042B0
904#define IXGBE_ANLP2 0x042B4
83dfde40 905#define IXGBE_MACC 0x04330
9a799d71 906#define IXGBE_ATLASCTL 0x04800
11afc1b1
PW
907#define IXGBE_MMNGC 0x042D0
908#define IXGBE_ANLPNP1 0x042D4
909#define IXGBE_ANLPNP2 0x042D8
910#define IXGBE_KRPCSFC 0x042E0
911#define IXGBE_KRPCSS 0x042E4
912#define IXGBE_FECS1 0x042E8
913#define IXGBE_FECS2 0x042EC
914#define IXGBE_SMADARCTL 0x14F10
915#define IXGBE_MPVC 0x04318
916#define IXGBE_SGMIIC 0x04314
917
83dfde40
ET
918/* Statistics Registers */
919#define IXGBE_RXNFGPC 0x041B0
920#define IXGBE_RXNFGBCL 0x041B4
921#define IXGBE_RXNFGBCH 0x041B8
922#define IXGBE_RXDGPC 0x02F50
923#define IXGBE_RXDGBCL 0x02F54
924#define IXGBE_RXDGBCH 0x02F58
925#define IXGBE_RXDDGPC 0x02F5C
926#define IXGBE_RXDDGBCL 0x02F60
927#define IXGBE_RXDDGBCH 0x02F64
928#define IXGBE_RXLPBKGPC 0x02F68
929#define IXGBE_RXLPBKGBCL 0x02F6C
930#define IXGBE_RXLPBKGBCH 0x02F70
931#define IXGBE_RXDLPBKGPC 0x02F74
932#define IXGBE_RXDLPBKGBCL 0x02F78
933#define IXGBE_RXDLPBKGBCH 0x02F7C
934#define IXGBE_TXDGPC 0x087A0
935#define IXGBE_TXDGBCL 0x087A4
936#define IXGBE_TXDGBCH 0x087A8
937
938#define IXGBE_RXDSTATCTRL 0x02F40
939
940/* Copper Pond 2 link timeout */
734e979f
MC
941#define IXGBE_VALIDATE_LINK_READY_TIMEOUT 50
942
11afc1b1
PW
943/* Omer CORECTL */
944#define IXGBE_CORECTL 0x014F00
945/* BARCTRL */
83dfde40
ET
946#define IXGBE_BARCTRL 0x110F4
947#define IXGBE_BARCTRL_FLSIZE 0x0700
948#define IXGBE_BARCTRL_FLSIZE_SHIFT 8
949#define IXGBE_BARCTRL_CSRSIZE 0x2000
950
951/* RSCCTL Bit Masks */
952#define IXGBE_RSCCTL_RSCEN 0x01
953#define IXGBE_RSCCTL_MAXDESC_1 0x00
954#define IXGBE_RSCCTL_MAXDESC_4 0x04
955#define IXGBE_RSCCTL_MAXDESC_8 0x08
956#define IXGBE_RSCCTL_MAXDESC_16 0x0C
957
958/* RSCDBU Bit Masks */
959#define IXGBE_RSCDBU_RSCSMALDIS_MASK 0x0000007F
960#define IXGBE_RSCDBU_RSCACKDIS 0x00000080
9a799d71 961
cc41ac7c
JB
962/* RDRXCTL Bit Masks */
963#define IXGBE_RDRXCTL_RDMTS_1_2 0x00000000 /* Rx Desc Min Threshold Size */
11afc1b1 964#define IXGBE_RDRXCTL_CRCSTRIP 0x00000002 /* CRC Strip */
cc41ac7c
JB
965#define IXGBE_RDRXCTL_MVMEN 0x00000020
966#define IXGBE_RDRXCTL_DMAIDONE 0x00000008 /* DMA init cycle done */
11afc1b1 967#define IXGBE_RDRXCTL_AGGDIS 0x00010000 /* Aggregation disable */
83dfde40
ET
968#define IXGBE_RDRXCTL_RSCFRSTSIZE 0x003E0000 /* RSC First packet size */
969#define IXGBE_RDRXCTL_RSCLLIDIS 0x00800000 /* Disable RSC compl on LLI */
7367096a
AD
970#define IXGBE_RDRXCTL_RSCACKC 0x02000000 /* must set 1 when RSC enabled */
971#define IXGBE_RDRXCTL_FCOE_WRFIX 0x04000000 /* must set 1 when RSC enabled */
11afc1b1
PW
972
973/* RQTC Bit Masks and Shifts */
974#define IXGBE_RQTC_SHIFT_TC(_i) ((_i) * 4)
975#define IXGBE_RQTC_TC0_MASK (0x7 << 0)
976#define IXGBE_RQTC_TC1_MASK (0x7 << 4)
977#define IXGBE_RQTC_TC2_MASK (0x7 << 8)
978#define IXGBE_RQTC_TC3_MASK (0x7 << 12)
979#define IXGBE_RQTC_TC4_MASK (0x7 << 16)
980#define IXGBE_RQTC_TC5_MASK (0x7 << 20)
981#define IXGBE_RQTC_TC6_MASK (0x7 << 24)
982#define IXGBE_RQTC_TC7_MASK (0x7 << 28)
983
984/* PSRTYPE.RQPL Bit masks and shift */
985#define IXGBE_PSRTYPE_RQPL_MASK 0x7
986#define IXGBE_PSRTYPE_RQPL_SHIFT 29
9a799d71
AK
987
988/* CTRL Bit Masks */
989#define IXGBE_CTRL_GIO_DIS 0x00000004 /* Global IO Master Disable bit */
990#define IXGBE_CTRL_LNK_RST 0x00000008 /* Link Reset. Resets everything. */
991#define IXGBE_CTRL_RST 0x04000000 /* Reset (SW) */
8132b54e 992#define IXGBE_CTRL_RST_MASK (IXGBE_CTRL_LNK_RST | IXGBE_CTRL_RST)
9a799d71
AK
993
994/* FACTPS */
995#define IXGBE_FACTPS_LFS 0x40000000 /* LAN Function Select */
996
997/* MHADD Bit Masks */
998#define IXGBE_MHADD_MFS_MASK 0xFFFF0000
999#define IXGBE_MHADD_MFS_SHIFT 16
1000
1001/* Extended Device Control */
11afc1b1 1002#define IXGBE_CTRL_EXT_PFRSTD 0x00004000 /* Physical Function Reset Done */
9a799d71
AK
1003#define IXGBE_CTRL_EXT_NS_DIS 0x00010000 /* No Snoop disable */
1004#define IXGBE_CTRL_EXT_RO_DIS 0x00020000 /* Relaxed Ordering disable */
1005#define IXGBE_CTRL_EXT_DRV_LOAD 0x10000000 /* Driver loaded bit for FW */
1006
1007/* Direct Cache Access (DCA) definitions */
1008#define IXGBE_DCA_CTRL_DCA_ENABLE 0x00000000 /* DCA Enable */
1009#define IXGBE_DCA_CTRL_DCA_DISABLE 0x00000001 /* DCA Disable */
1010
1011#define IXGBE_DCA_CTRL_DCA_MODE_CB1 0x00 /* DCA Mode CB1 */
1012#define IXGBE_DCA_CTRL_DCA_MODE_CB2 0x02 /* DCA Mode CB2 */
1013
1014#define IXGBE_DCA_RXCTRL_CPUID_MASK 0x0000001F /* Rx CPUID Mask */
11afc1b1
PW
1015#define IXGBE_DCA_RXCTRL_CPUID_MASK_82599 0xFF000000 /* Rx CPUID Mask */
1016#define IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599 24 /* Rx CPUID Shift */
9a799d71
AK
1017#define IXGBE_DCA_RXCTRL_DESC_DCA_EN (1 << 5) /* DCA Rx Desc enable */
1018#define IXGBE_DCA_RXCTRL_HEAD_DCA_EN (1 << 6) /* DCA Rx Desc header enable */
1019#define IXGBE_DCA_RXCTRL_DATA_DCA_EN (1 << 7) /* DCA Rx Desc payload enable */
15005a32
DS
1020#define IXGBE_DCA_RXCTRL_DESC_RRO_EN (1 << 9) /* DCA Rx rd Desc Relax Order */
1021#define IXGBE_DCA_RXCTRL_DESC_WRO_EN (1 << 13) /* DCA Rx wr Desc Relax Order */
1022#define IXGBE_DCA_RXCTRL_DESC_HSRO_EN (1 << 15) /* DCA Rx Split Header RO */
9a799d71
AK
1023
1024#define IXGBE_DCA_TXCTRL_CPUID_MASK 0x0000001F /* Tx CPUID Mask */
11afc1b1
PW
1025#define IXGBE_DCA_TXCTRL_CPUID_MASK_82599 0xFF000000 /* Tx CPUID Mask */
1026#define IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599 24 /* Tx CPUID Shift */
9a799d71 1027#define IXGBE_DCA_TXCTRL_DESC_DCA_EN (1 << 5) /* DCA Tx Desc enable */
c44ade9e 1028#define IXGBE_DCA_TXCTRL_TX_WB_RO_EN (1 << 11) /* Tx Desc writeback RO bit */
9a799d71
AK
1029#define IXGBE_DCA_MAX_QUEUES_82598 16 /* DCA regs only on 16 queues */
1030
1031/* MSCA Bit Masks */
1032#define IXGBE_MSCA_NP_ADDR_MASK 0x0000FFFF /* MDI Address (new protocol) */
1033#define IXGBE_MSCA_NP_ADDR_SHIFT 0
1034#define IXGBE_MSCA_DEV_TYPE_MASK 0x001F0000 /* Device Type (new protocol) */
1035#define IXGBE_MSCA_DEV_TYPE_SHIFT 16 /* Register Address (old protocol */
1036#define IXGBE_MSCA_PHY_ADDR_MASK 0x03E00000 /* PHY Address mask */
1037#define IXGBE_MSCA_PHY_ADDR_SHIFT 21 /* PHY Address shift*/
1038#define IXGBE_MSCA_OP_CODE_MASK 0x0C000000 /* OP CODE mask */
1039#define IXGBE_MSCA_OP_CODE_SHIFT 26 /* OP CODE shift */
1040#define IXGBE_MSCA_ADDR_CYCLE 0x00000000 /* OP CODE 00 (addr cycle) */
1041#define IXGBE_MSCA_WRITE 0x04000000 /* OP CODE 01 (write) */
83dfde40
ET
1042#define IXGBE_MSCA_READ 0x0C000000 /* OP CODE 11 (read) */
1043#define IXGBE_MSCA_READ_AUTOINC 0x08000000 /* OP CODE 10 (read, auto inc)*/
9a799d71
AK
1044#define IXGBE_MSCA_ST_CODE_MASK 0x30000000 /* ST Code mask */
1045#define IXGBE_MSCA_ST_CODE_SHIFT 28 /* ST Code shift */
1046#define IXGBE_MSCA_NEW_PROTOCOL 0x00000000 /* ST CODE 00 (new protocol) */
1047#define IXGBE_MSCA_OLD_PROTOCOL 0x10000000 /* ST CODE 01 (old protocol) */
1048#define IXGBE_MSCA_MDI_COMMAND 0x40000000 /* Initiate MDI command */
1049#define IXGBE_MSCA_MDI_IN_PROG_EN 0x80000000 /* MDI in progress enable */
1050
1051/* MSRWD bit masks */
c44ade9e
JB
1052#define IXGBE_MSRWD_WRITE_DATA_MASK 0x0000FFFF
1053#define IXGBE_MSRWD_WRITE_DATA_SHIFT 0
1054#define IXGBE_MSRWD_READ_DATA_MASK 0xFFFF0000
1055#define IXGBE_MSRWD_READ_DATA_SHIFT 16
9a799d71
AK
1056
1057/* Atlas registers */
1058#define IXGBE_ATLAS_PDN_LPBK 0x24
1059#define IXGBE_ATLAS_PDN_10G 0xB
1060#define IXGBE_ATLAS_PDN_1G 0xC
1061#define IXGBE_ATLAS_PDN_AN 0xD
1062
1063/* Atlas bit masks */
1064#define IXGBE_ATLASCTL_WRITE_CMD 0x00010000
1065#define IXGBE_ATLAS_PDN_TX_REG_EN 0x10
1066#define IXGBE_ATLAS_PDN_TX_10G_QL_ALL 0xF0
1067#define IXGBE_ATLAS_PDN_TX_1G_QL_ALL 0xF0
1068#define IXGBE_ATLAS_PDN_TX_AN_QL_ALL 0xF0
1069
11afc1b1
PW
1070/* Omer bit masks */
1071#define IXGBE_CORECTL_WRITE_CMD 0x00010000
c44ade9e 1072
6b73e10d 1073/* MDIO definitions */
9a799d71 1074
c44ade9e
JB
1075#define IXGBE_MDIO_COMMAND_TIMEOUT 100 /* PHY Timeout for 1 GB mode */
1076
9a799d71
AK
1077#define IXGBE_MDIO_VENDOR_SPECIFIC_1_CONTROL 0x0 /* VS1 Control Reg */
1078#define IXGBE_MDIO_VENDOR_SPECIFIC_1_STATUS 0x1 /* VS1 Status Reg */
1079#define IXGBE_MDIO_VENDOR_SPECIFIC_1_LINK_STATUS 0x0008 /* 1 = Link Up */
1080#define IXGBE_MDIO_VENDOR_SPECIFIC_1_SPEED_STATUS 0x0010 /* 0 - 10G, 1 - 1G */
1081#define IXGBE_MDIO_VENDOR_SPECIFIC_1_10G_SPEED 0x0018
1082#define IXGBE_MDIO_VENDOR_SPECIFIC_1_1G_SPEED 0x0010
1083
11afc1b1 1084#define IXGBE_MDIO_PMA_PMD_SDA_SCL_ADDR 0xC30A /* PHY_XS SDA/SCL Addr Reg */
c44ade9e
JB
1085#define IXGBE_MDIO_PMA_PMD_SDA_SCL_DATA 0xC30B /* PHY_XS SDA/SCL Data Reg */
1086#define IXGBE_MDIO_PMA_PMD_SDA_SCL_STAT 0xC30C /* PHY_XS SDA/SCL Status Reg */
1087
9dda1736
ET
1088/* MII clause 22/28 definitions */
1089#define IXGBE_MII_AUTONEG_VENDOR_PROVISION_1_REG 0xC400 /* 1G Provisioning 1 */
1090#define IXGBE_MII_AUTONEG_XNP_TX_REG 0x17 /* 1G XNP Transmit */
1091#define IXGBE_MII_1GBASE_T_ADVERTISE_XNP_TX 0x4000 /* full duplex, bit:14*/
1092#define IXGBE_MII_1GBASE_T_ADVERTISE 0x8000 /* full duplex, bit:15*/
1093#define IXGBE_MII_AUTONEG_REG 0x0
1094
9a799d71
AK
1095#define IXGBE_PHY_REVISION_MASK 0xFFFFFFF0
1096#define IXGBE_MAX_PHY_ADDR 32
1097
11afc1b1 1098/* PHY IDs*/
0befdb3e
JB
1099#define TN1010_PHY_ID 0x00A19410
1100#define TNX_FW_REV 0xB
2b264909 1101#define X540_PHY_ID 0x01540200
9a799d71 1102#define QT2022_PHY_ID 0x0043A400
c4900be0 1103#define ATH_PHY_ID 0x03429050
fe15e8e1 1104#define AQ_FW_REV 0x20
9a799d71 1105
c44ade9e
JB
1106/* PHY Types */
1107#define IXGBE_M88E1145_E_PHY_ID 0x01410CD0
1108
c4900be0
DS
1109/* Special PHY Init Routine */
1110#define IXGBE_PHY_INIT_OFFSET_NL 0x002B
1111#define IXGBE_PHY_INIT_END_NL 0xFFFF
1112#define IXGBE_CONTROL_MASK_NL 0xF000
1113#define IXGBE_DATA_MASK_NL 0x0FFF
1114#define IXGBE_CONTROL_SHIFT_NL 12
1115#define IXGBE_DELAY_NL 0
1116#define IXGBE_DATA_NL 1
1117#define IXGBE_CONTROL_NL 0x000F
1118#define IXGBE_CONTROL_EOL_NL 0x0FFF
1119#define IXGBE_CONTROL_SOL_NL 0x0000
1120
9a799d71 1121/* General purpose Interrupt Enable */
c44ade9e
JB
1122#define IXGBE_SDP0_GPIEN 0x00000001 /* SDP0 */
1123#define IXGBE_SDP1_GPIEN 0x00000002 /* SDP1 */
11afc1b1 1124#define IXGBE_SDP2_GPIEN 0x00000004 /* SDP2 */
c44ade9e
JB
1125#define IXGBE_GPIE_MSIX_MODE 0x00000010 /* MSI-X mode */
1126#define IXGBE_GPIE_OCD 0x00000020 /* Other Clear Disable */
1127#define IXGBE_GPIE_EIMEN 0x00000040 /* Immediate Interrupt Enable */
1128#define IXGBE_GPIE_EIAME 0x40000000
1129#define IXGBE_GPIE_PBA_SUPPORT 0x80000000
83dfde40 1130#define IXGBE_GPIE_RSC_DELAY_SHIFT 11
11afc1b1
PW
1131#define IXGBE_GPIE_VTMODE_MASK 0x0000C000 /* VT Mode Mask */
1132#define IXGBE_GPIE_VTMODE_16 0x00004000 /* 16 VFs 8 queues per VF */
1133#define IXGBE_GPIE_VTMODE_32 0x00008000 /* 32 VFs 4 queues per VF */
1134#define IXGBE_GPIE_VTMODE_64 0x0000C000 /* 64 VFs 2 queues per VF */
9a799d71 1135
80605c65
JF
1136/* Packet Buffer Initialization */
1137#define IXGBE_TXPBSIZE_20KB 0x00005000 /* 20KB Packet Buffer */
1138#define IXGBE_TXPBSIZE_40KB 0x0000A000 /* 40KB Packet Buffer */
1139#define IXGBE_RXPBSIZE_48KB 0x0000C000 /* 48KB Packet Buffer */
1140#define IXGBE_RXPBSIZE_64KB 0x00010000 /* 64KB Packet Buffer */
1141#define IXGBE_RXPBSIZE_80KB 0x00014000 /* 80KB Packet Buffer */
1142#define IXGBE_RXPBSIZE_128KB 0x00020000 /* 128KB Packet Buffer */
1143#define IXGBE_RXPBSIZE_MAX 0x00080000 /* 512KB Packet Buffer*/
1144#define IXGBE_TXPBSIZE_MAX 0x00028000 /* 160KB Packet Buffer*/
1145
1146#define IXGBE_TXPKT_SIZE_MAX 0xA /* Max Tx Packet size */
1147#define IXGBE_MAX_PB 8
1148
1149/* Packet buffer allocation strategies */
1150enum {
1151 PBA_STRATEGY_EQUAL = 0, /* Distribute PB space equally */
1152#define PBA_STRATEGY_EQUAL PBA_STRATEGY_EQUAL
1153 PBA_STRATEGY_WEIGHTED = 1, /* Weight front half of TCs */
1154#define PBA_STRATEGY_WEIGHTED PBA_STRATEGY_WEIGHTED
1155};
1156
9a799d71
AK
1157/* Transmit Flow Control status */
1158#define IXGBE_TFCS_TXOFF 0x00000001
1159#define IXGBE_TFCS_TXOFF0 0x00000100
1160#define IXGBE_TFCS_TXOFF1 0x00000200
1161#define IXGBE_TFCS_TXOFF2 0x00000400
1162#define IXGBE_TFCS_TXOFF3 0x00000800
1163#define IXGBE_TFCS_TXOFF4 0x00001000
1164#define IXGBE_TFCS_TXOFF5 0x00002000
1165#define IXGBE_TFCS_TXOFF6 0x00004000
1166#define IXGBE_TFCS_TXOFF7 0x00008000
1167
1168/* TCP Timer */
1169#define IXGBE_TCPTIMER_KS 0x00000100
1170#define IXGBE_TCPTIMER_COUNT_ENABLE 0x00000200
1171#define IXGBE_TCPTIMER_COUNT_FINISH 0x00000400
1172#define IXGBE_TCPTIMER_LOOP 0x00000800
1173#define IXGBE_TCPTIMER_DURATION_MASK 0x000000FF
1174
1175/* HLREG0 Bit Masks */
1176#define IXGBE_HLREG0_TXCRCEN 0x00000001 /* bit 0 */
1177#define IXGBE_HLREG0_RXCRCSTRP 0x00000002 /* bit 1 */
1178#define IXGBE_HLREG0_JUMBOEN 0x00000004 /* bit 2 */
1179#define IXGBE_HLREG0_TXPADEN 0x00000400 /* bit 10 */
1180#define IXGBE_HLREG0_TXPAUSEEN 0x00001000 /* bit 12 */
1181#define IXGBE_HLREG0_RXPAUSEEN 0x00004000 /* bit 14 */
1182#define IXGBE_HLREG0_LPBK 0x00008000 /* bit 15 */
1183#define IXGBE_HLREG0_MDCSPD 0x00010000 /* bit 16 */
1184#define IXGBE_HLREG0_CONTMDC 0x00020000 /* bit 17 */
1185#define IXGBE_HLREG0_CTRLFLTR 0x00040000 /* bit 18 */
1186#define IXGBE_HLREG0_PREPEND 0x00F00000 /* bits 20-23 */
1187#define IXGBE_HLREG0_PRIPAUSEEN 0x01000000 /* bit 24 */
1188#define IXGBE_HLREG0_RXPAUSERECDA 0x06000000 /* bits 25-26 */
1189#define IXGBE_HLREG0_RXLNGTHERREN 0x08000000 /* bit 27 */
1190#define IXGBE_HLREG0_RXPADSTRIPEN 0x10000000 /* bit 28 */
1191
1192/* VMD_CTL bitmasks */
1193#define IXGBE_VMD_CTL_VMDQ_EN 0x00000001
1194#define IXGBE_VMD_CTL_VMDQ_FILTER 0x00000002
1195
11afc1b1
PW
1196/* VT_CTL bitmasks */
1197#define IXGBE_VT_CTL_DIS_DEFPL 0x20000000 /* disable default pool */
1198#define IXGBE_VT_CTL_REPLEN 0x40000000 /* replication enabled */
1199#define IXGBE_VT_CTL_VT_ENABLE 0x00000001 /* Enable VT Mode */
6e4e87d6
DS
1200#define IXGBE_VT_CTL_POOL_SHIFT 7
1201#define IXGBE_VT_CTL_POOL_MASK (0x3F << IXGBE_VT_CTL_POOL_SHIFT)
11afc1b1
PW
1202
1203/* VMOLR bitmasks */
1204#define IXGBE_VMOLR_AUPE 0x01000000 /* accept untagged packets */
1205#define IXGBE_VMOLR_ROMPE 0x02000000 /* accept packets in MTA tbl */
1206#define IXGBE_VMOLR_ROPE 0x04000000 /* accept packets in UC tbl */
1207#define IXGBE_VMOLR_BAM 0x08000000 /* accept broadcast packets */
1208#define IXGBE_VMOLR_MPE 0x10000000 /* multicast promiscuous */
1209
1210/* VFRE bitmask */
1211#define IXGBE_VFRE_ENABLE_ALL 0xFFFFFFFF
1212
7f870475
GR
1213#define IXGBE_VF_INIT_TIMEOUT 200 /* Number of retries to clear RSTI */
1214
9a799d71
AK
1215/* RDHMPN and TDHMPN bitmasks */
1216#define IXGBE_RDHMPN_RDICADDR 0x007FF800
1217#define IXGBE_RDHMPN_RDICRDREQ 0x00800000
1218#define IXGBE_RDHMPN_RDICADDR_SHIFT 11
1219#define IXGBE_TDHMPN_TDICADDR 0x003FF800
1220#define IXGBE_TDHMPN_TDICRDREQ 0x00800000
1221#define IXGBE_TDHMPN_TDICADDR_SHIFT 11
1222
11afc1b1
PW
1223#define IXGBE_RDMAM_MEM_SEL_SHIFT 13
1224#define IXGBE_RDMAM_DWORD_SHIFT 9
1225#define IXGBE_RDMAM_DESC_COMP_FIFO 1
1226#define IXGBE_RDMAM_DFC_CMD_FIFO 2
1227#define IXGBE_RDMAM_TCN_STATUS_RAM 4
1228#define IXGBE_RDMAM_WB_COLL_FIFO 5
1229#define IXGBE_RDMAM_QSC_CNT_RAM 6
1230#define IXGBE_RDMAM_QSC_QUEUE_CNT 8
1231#define IXGBE_RDMAM_QSC_QUEUE_RAM 0xA
1232#define IXGBE_RDMAM_DESC_COM_FIFO_RANGE 135
1233#define IXGBE_RDMAM_DESC_COM_FIFO_COUNT 4
1234#define IXGBE_RDMAM_DFC_CMD_FIFO_RANGE 48
1235#define IXGBE_RDMAM_DFC_CMD_FIFO_COUNT 7
1236#define IXGBE_RDMAM_TCN_STATUS_RAM_RANGE 256
1237#define IXGBE_RDMAM_TCN_STATUS_RAM_COUNT 9
1238#define IXGBE_RDMAM_WB_COLL_FIFO_RANGE 8
1239#define IXGBE_RDMAM_WB_COLL_FIFO_COUNT 4
1240#define IXGBE_RDMAM_QSC_CNT_RAM_RANGE 64
1241#define IXGBE_RDMAM_QSC_CNT_RAM_COUNT 4
1242#define IXGBE_RDMAM_QSC_QUEUE_CNT_RANGE 32
1243#define IXGBE_RDMAM_QSC_QUEUE_CNT_COUNT 4
1244#define IXGBE_RDMAM_QSC_QUEUE_RAM_RANGE 128
1245#define IXGBE_RDMAM_QSC_QUEUE_RAM_COUNT 8
1246
1247#define IXGBE_TXDESCIC_READY 0x80000000
1248
9a799d71
AK
1249/* Receive Checksum Control */
1250#define IXGBE_RXCSUM_IPPCSE 0x00001000 /* IP payload checksum enable */
1251#define IXGBE_RXCSUM_PCSD 0x00002000 /* packet checksum disabled */
1252
1253/* FCRTL Bit Masks */
11afc1b1
PW
1254#define IXGBE_FCRTL_XONE 0x80000000 /* XON enable */
1255#define IXGBE_FCRTH_FCEN 0x80000000 /* Packet buffer fc enable */
9a799d71
AK
1256
1257/* PAP bit masks*/
1258#define IXGBE_PAP_TXPAUSECNT_MASK 0x0000FFFF /* Pause counter mask */
1259
1260/* RMCS Bit Masks */
c44ade9e 1261#define IXGBE_RMCS_RRM 0x00000002 /* Receive Recycle Mode enable */
9a799d71
AK
1262/* Receive Arbitration Control: 0 Round Robin, 1 DFP */
1263#define IXGBE_RMCS_RAC 0x00000004
1264#define IXGBE_RMCS_DFP IXGBE_RMCS_RAC /* Deficit Fixed Priority ena */
11afc1b1
PW
1265#define IXGBE_RMCS_TFCE_802_3X 0x00000008 /* Tx Priority FC ena */
1266#define IXGBE_RMCS_TFCE_PRIORITY 0x00000010 /* Tx Priority FC ena */
9a799d71
AK
1267#define IXGBE_RMCS_ARBDIS 0x00000040 /* Arbitration disable bit */
1268
11afc1b1
PW
1269/* FCCFG Bit Masks */
1270#define IXGBE_FCCFG_TFCE_802_3X 0x00000008 /* Tx link FC enable */
1271#define IXGBE_FCCFG_TFCE_PRIORITY 0x00000010 /* Tx priority FC enable */
c44ade9e 1272
9a799d71
AK
1273/* Interrupt register bitmasks */
1274
1275/* Extended Interrupt Cause Read */
1276#define IXGBE_EICR_RTX_QUEUE 0x0000FFFF /* RTx Queue Interrupt */
11afc1b1
PW
1277#define IXGBE_EICR_FLOW_DIR 0x00010000 /* FDir Exception */
1278#define IXGBE_EICR_RX_MISS 0x00020000 /* Packet Buffer Overrun */
1279#define IXGBE_EICR_PCI 0x00040000 /* PCI Exception */
1280#define IXGBE_EICR_MAILBOX 0x00080000 /* VF to PF Mailbox Interrupt */
9a799d71 1281#define IXGBE_EICR_LSC 0x00100000 /* Link Status Change */
11afc1b1 1282#define IXGBE_EICR_LINKSEC 0x00200000 /* PN Threshold */
c44ade9e 1283#define IXGBE_EICR_MNG 0x00400000 /* Manageability Event Interrupt */
4f51bf70 1284#define IXGBE_EICR_TS 0x00800000 /* Thermal Sensor Event */
c44ade9e
JB
1285#define IXGBE_EICR_GPI_SDP0 0x01000000 /* Gen Purpose Interrupt on SDP0 */
1286#define IXGBE_EICR_GPI_SDP1 0x02000000 /* Gen Purpose Interrupt on SDP1 */
11afc1b1
PW
1287#define IXGBE_EICR_GPI_SDP2 0x04000000 /* Gen Purpose Interrupt on SDP2 */
1288#define IXGBE_EICR_ECC 0x10000000 /* ECC Error */
9a799d71
AK
1289#define IXGBE_EICR_PBUR 0x10000000 /* Packet Buffer Handler Error */
1290#define IXGBE_EICR_DHER 0x20000000 /* Descriptor Handler Error */
1291#define IXGBE_EICR_TCP_TIMER 0x40000000 /* TCP Timer */
1292#define IXGBE_EICR_OTHER 0x80000000 /* Interrupt Cause Active */
1293
1294/* Extended Interrupt Cause Set */
1295#define IXGBE_EICS_RTX_QUEUE IXGBE_EICR_RTX_QUEUE /* RTx Queue Interrupt */
11afc1b1
PW
1296#define IXGBE_EICS_FLOW_DIR IXGBE_EICR_FLOW_DIR /* FDir Exception */
1297#define IXGBE_EICS_RX_MISS IXGBE_EICR_RX_MISS /* Pkt Buffer Overrun */
1298#define IXGBE_EICS_PCI IXGBE_EICR_PCI /* PCI Exception */
1299#define IXGBE_EICS_MAILBOX IXGBE_EICR_MAILBOX /* VF to PF Mailbox Int */
c44ade9e
JB
1300#define IXGBE_EICS_LSC IXGBE_EICR_LSC /* Link Status Change */
1301#define IXGBE_EICS_MNG IXGBE_EICR_MNG /* MNG Event Interrupt */
1302#define IXGBE_EICS_GPI_SDP0 IXGBE_EICR_GPI_SDP0 /* SDP0 Gen Purpose Int */
1303#define IXGBE_EICS_GPI_SDP1 IXGBE_EICR_GPI_SDP1 /* SDP1 Gen Purpose Int */
11afc1b1
PW
1304#define IXGBE_EICS_GPI_SDP2 IXGBE_EICR_GPI_SDP2 /* SDP2 Gen Purpose Int */
1305#define IXGBE_EICS_ECC IXGBE_EICR_ECC /* ECC Error */
c44ade9e
JB
1306#define IXGBE_EICS_PBUR IXGBE_EICR_PBUR /* Pkt Buf Handler Err */
1307#define IXGBE_EICS_DHER IXGBE_EICR_DHER /* Desc Handler Error */
9a799d71
AK
1308#define IXGBE_EICS_TCP_TIMER IXGBE_EICR_TCP_TIMER /* TCP Timer */
1309#define IXGBE_EICS_OTHER IXGBE_EICR_OTHER /* INT Cause Active */
1310
1311/* Extended Interrupt Mask Set */
1312#define IXGBE_EIMS_RTX_QUEUE IXGBE_EICR_RTX_QUEUE /* RTx Queue Interrupt */
11afc1b1
PW
1313#define IXGBE_EIMS_FLOW_DIR IXGBE_EICR_FLOW_DIR /* FDir Exception */
1314#define IXGBE_EIMS_RX_MISS IXGBE_EICR_RX_MISS /* Packet Buffer Overrun */
1315#define IXGBE_EIMS_PCI IXGBE_EICR_PCI /* PCI Exception */
1316#define IXGBE_EIMS_MAILBOX IXGBE_EICR_MAILBOX /* VF to PF Mailbox Int */
9a799d71
AK
1317#define IXGBE_EIMS_LSC IXGBE_EICR_LSC /* Link Status Change */
1318#define IXGBE_EIMS_MNG IXGBE_EICR_MNG /* MNG Event Interrupt */
4f51bf70 1319#define IXGBE_EIMS_TS IXGBE_EICR_TS /* Thermel Sensor Event */
c44ade9e
JB
1320#define IXGBE_EIMS_GPI_SDP0 IXGBE_EICR_GPI_SDP0 /* SDP0 Gen Purpose Int */
1321#define IXGBE_EIMS_GPI_SDP1 IXGBE_EICR_GPI_SDP1 /* SDP1 Gen Purpose Int */
11afc1b1
PW
1322#define IXGBE_EIMS_GPI_SDP2 IXGBE_EICR_GPI_SDP2 /* SDP2 Gen Purpose Int */
1323#define IXGBE_EIMS_ECC IXGBE_EICR_ECC /* ECC Error */
c44ade9e 1324#define IXGBE_EIMS_PBUR IXGBE_EICR_PBUR /* Pkt Buf Handler Err */
9a799d71
AK
1325#define IXGBE_EIMS_DHER IXGBE_EICR_DHER /* Descr Handler Error */
1326#define IXGBE_EIMS_TCP_TIMER IXGBE_EICR_TCP_TIMER /* TCP Timer */
1327#define IXGBE_EIMS_OTHER IXGBE_EICR_OTHER /* INT Cause Active */
1328
1329/* Extended Interrupt Mask Clear */
1330#define IXGBE_EIMC_RTX_QUEUE IXGBE_EICR_RTX_QUEUE /* RTx Queue Interrupt */
11afc1b1
PW
1331#define IXGBE_EIMC_FLOW_DIR IXGBE_EICR_FLOW_DIR /* FDir Exception */
1332#define IXGBE_EIMC_RX_MISS IXGBE_EICR_RX_MISS /* Packet Buffer Overrun */
1333#define IXGBE_EIMC_PCI IXGBE_EICR_PCI /* PCI Exception */
1334#define IXGBE_EIMC_MAILBOX IXGBE_EICR_MAILBOX /* VF to PF Mailbox Int */
9a799d71
AK
1335#define IXGBE_EIMC_LSC IXGBE_EICR_LSC /* Link Status Change */
1336#define IXGBE_EIMC_MNG IXGBE_EICR_MNG /* MNG Event Interrupt */
c44ade9e
JB
1337#define IXGBE_EIMC_GPI_SDP0 IXGBE_EICR_GPI_SDP0 /* SDP0 Gen Purpose Int */
1338#define IXGBE_EIMC_GPI_SDP1 IXGBE_EICR_GPI_SDP1 /* SDP1 Gen Purpose Int */
11afc1b1
PW
1339#define IXGBE_EIMC_GPI_SDP2 IXGBE_EICR_GPI_SDP2 /* SDP2 Gen Purpose Int */
1340#define IXGBE_EIMC_ECC IXGBE_EICR_ECC /* ECC Error */
c44ade9e
JB
1341#define IXGBE_EIMC_PBUR IXGBE_EICR_PBUR /* Pkt Buf Handler Err */
1342#define IXGBE_EIMC_DHER IXGBE_EICR_DHER /* Desc Handler Err */
9a799d71
AK
1343#define IXGBE_EIMC_TCP_TIMER IXGBE_EICR_TCP_TIMER /* TCP Timer */
1344#define IXGBE_EIMC_OTHER IXGBE_EICR_OTHER /* INT Cause Active */
1345
c44ade9e
JB
1346#define IXGBE_EIMS_ENABLE_MASK ( \
1347 IXGBE_EIMS_RTX_QUEUE | \
1348 IXGBE_EIMS_LSC | \
1349 IXGBE_EIMS_TCP_TIMER | \
1350 IXGBE_EIMS_OTHER)
9a799d71 1351
c44ade9e 1352/* Immediate Interrupt Rx (A.K.A. Low Latency Interrupt) */
9a799d71
AK
1353#define IXGBE_IMIR_PORT_IM_EN 0x00010000 /* TCP port enable */
1354#define IXGBE_IMIR_PORT_BP 0x00020000 /* TCP port check bypass */
1355#define IXGBE_IMIREXT_SIZE_BP 0x00001000 /* Packet size bypass */
1356#define IXGBE_IMIREXT_CTRL_URG 0x00002000 /* Check URG bit in header */
1357#define IXGBE_IMIREXT_CTRL_ACK 0x00004000 /* Check ACK bit in header */
1358#define IXGBE_IMIREXT_CTRL_PSH 0x00008000 /* Check PSH bit in header */
1359#define IXGBE_IMIREXT_CTRL_RST 0x00010000 /* Check RST bit in header */
1360#define IXGBE_IMIREXT_CTRL_SYN 0x00020000 /* Check SYN bit in header */
1361#define IXGBE_IMIREXT_CTRL_FIN 0x00040000 /* Check FIN bit in header */
1362#define IXGBE_IMIREXT_CTRL_BP 0x00080000 /* Bypass check of control bits */
11afc1b1
PW
1363#define IXGBE_IMIR_SIZE_BP_82599 0x00001000 /* Packet size bypass */
1364#define IXGBE_IMIR_CTRL_URG_82599 0x00002000 /* Check URG bit in header */
1365#define IXGBE_IMIR_CTRL_ACK_82599 0x00004000 /* Check ACK bit in header */
1366#define IXGBE_IMIR_CTRL_PSH_82599 0x00008000 /* Check PSH bit in header */
1367#define IXGBE_IMIR_CTRL_RST_82599 0x00010000 /* Check RST bit in header */
1368#define IXGBE_IMIR_CTRL_SYN_82599 0x00020000 /* Check SYN bit in header */
1369#define IXGBE_IMIR_CTRL_FIN_82599 0x00040000 /* Check FIN bit in header */
1370#define IXGBE_IMIR_CTRL_BP_82599 0x00080000 /* Bypass check of control bits */
1371#define IXGBE_IMIR_LLI_EN_82599 0x00100000 /* Enables low latency Int */
1372#define IXGBE_IMIR_RX_QUEUE_MASK_82599 0x0000007F /* Rx Queue Mask */
1373#define IXGBE_IMIR_RX_QUEUE_SHIFT_82599 21 /* Rx Queue Shift */
1374#define IXGBE_IMIRVP_PRIORITY_MASK 0x00000007 /* VLAN priority mask */
1375#define IXGBE_IMIRVP_PRIORITY_EN 0x00000008 /* VLAN priority enable */
1376
1377#define IXGBE_MAX_FTQF_FILTERS 128
1378#define IXGBE_FTQF_PROTOCOL_MASK 0x00000003
1379#define IXGBE_FTQF_PROTOCOL_TCP 0x00000000
1380#define IXGBE_FTQF_PROTOCOL_UDP 0x00000001
1381#define IXGBE_FTQF_PROTOCOL_SCTP 2
1382#define IXGBE_FTQF_PRIORITY_MASK 0x00000007
1383#define IXGBE_FTQF_PRIORITY_SHIFT 2
1384#define IXGBE_FTQF_POOL_MASK 0x0000003F
1385#define IXGBE_FTQF_POOL_SHIFT 8
1386#define IXGBE_FTQF_5TUPLE_MASK_MASK 0x0000001F
1387#define IXGBE_FTQF_5TUPLE_MASK_SHIFT 25
83dfde40
ET
1388#define IXGBE_FTQF_SOURCE_ADDR_MASK 0x1E
1389#define IXGBE_FTQF_DEST_ADDR_MASK 0x1D
1390#define IXGBE_FTQF_SOURCE_PORT_MASK 0x1B
1391#define IXGBE_FTQF_DEST_PORT_MASK 0x17
1392#define IXGBE_FTQF_PROTOCOL_COMP_MASK 0x0F
11afc1b1
PW
1393#define IXGBE_FTQF_POOL_MASK_EN 0x40000000
1394#define IXGBE_FTQF_QUEUE_ENABLE 0x80000000
9a799d71
AK
1395
1396/* Interrupt clear mask */
1397#define IXGBE_IRQ_CLEAR_MASK 0xFFFFFFFF
1398
1399/* Interrupt Vector Allocation Registers */
1400#define IXGBE_IVAR_REG_NUM 25
e80e887a 1401#define IXGBE_IVAR_REG_NUM_82599 64
9a799d71
AK
1402#define IXGBE_IVAR_TXRX_ENTRY 96
1403#define IXGBE_IVAR_RX_ENTRY 64
1404#define IXGBE_IVAR_RX_QUEUE(_i) (0 + (_i))
1405#define IXGBE_IVAR_TX_QUEUE(_i) (64 + (_i))
1406#define IXGBE_IVAR_TX_ENTRY 32
1407
1408#define IXGBE_IVAR_TCP_TIMER_INDEX 96 /* 0 based index */
1409#define IXGBE_IVAR_OTHER_CAUSES_INDEX 97 /* 0 based index */
1410
1411#define IXGBE_MSIX_VECTOR(_i) (0 + (_i))
1412
1413#define IXGBE_IVAR_ALLOC_VAL 0x80 /* Interrupt Allocation valid */
1414
11afc1b1
PW
1415/* ETYPE Queue Filter/Select Bit Masks */
1416#define IXGBE_MAX_ETQF_FILTERS 8
bff66176 1417#define IXGBE_ETQF_FCOE 0x08000000 /* bit 27 */
11afc1b1
PW
1418#define IXGBE_ETQF_BCN 0x10000000 /* bit 28 */
1419#define IXGBE_ETQF_1588 0x40000000 /* bit 30 */
1420#define IXGBE_ETQF_FILTER_EN 0x80000000 /* bit 31 */
1421#define IXGBE_ETQF_POOL_ENABLE (1 << 26) /* bit 26 */
1422
1423#define IXGBE_ETQS_RX_QUEUE 0x007F0000 /* bits 22:16 */
1424#define IXGBE_ETQS_RX_QUEUE_SHIFT 16
1425#define IXGBE_ETQS_LLI 0x20000000 /* bit 29 */
1426#define IXGBE_ETQS_QUEUE_EN 0x80000000 /* bit 31 */
1427
1428/*
1429 * ETQF filter list: one static filter per filter consumer. This is
1430 * to avoid filter collisions later. Add new filters
1431 * here!!
1432 *
1433 * Current filters:
1434 * EAPOL 802.1x (0x888e): Filter 0
83dfde40 1435 * FCoE (0x8906): Filter 2
11afc1b1 1436 * 1588 (0x88f7): Filter 3
83dfde40 1437 * FIP (0x8914): Filter 4
11afc1b1
PW
1438 */
1439#define IXGBE_ETQF_FILTER_EAPOL 0
bff66176 1440#define IXGBE_ETQF_FILTER_FCOE 2
11afc1b1 1441#define IXGBE_ETQF_FILTER_1588 3
af06393b 1442#define IXGBE_ETQF_FILTER_FIP 4
9a799d71
AK
1443/* VLAN Control Bit Masks */
1444#define IXGBE_VLNCTRL_VET 0x0000FFFF /* bits 0-15 */
1445#define IXGBE_VLNCTRL_CFI 0x10000000 /* bit 28 */
1446#define IXGBE_VLNCTRL_CFIEN 0x20000000 /* bit 29 */
1447#define IXGBE_VLNCTRL_VFE 0x40000000 /* bit 30 */
1448#define IXGBE_VLNCTRL_VME 0x80000000 /* bit 31 */
1449
11afc1b1
PW
1450/* VLAN pool filtering masks */
1451#define IXGBE_VLVF_VIEN 0x80000000 /* filter is valid */
1452#define IXGBE_VLVF_ENTRIES 64
7f870475 1453#define IXGBE_VLVF_VLANID_MASK 0x00000FFF
c44ade9e 1454
7f01648a
GR
1455/* Per VF Port VLAN insertion rules */
1456#define IXGBE_VMVIR_VLANA_DEFAULT 0x40000000 /* Always use default VLAN */
1457#define IXGBE_VMVIR_VLANA_NEVER 0x80000000 /* Never insert VLAN tag */
1458
9a799d71
AK
1459#define IXGBE_ETHERNET_IEEE_VLAN_TYPE 0x8100 /* 802.1q protocol */
1460
1461/* STATUS Bit Masks */
11afc1b1
PW
1462#define IXGBE_STATUS_LAN_ID 0x0000000C /* LAN ID */
1463#define IXGBE_STATUS_LAN_ID_SHIFT 2 /* LAN ID Shift*/
1464#define IXGBE_STATUS_GIO 0x00080000 /* GIO Master Enable Status */
9a799d71
AK
1465
1466#define IXGBE_STATUS_LAN_ID_0 0x00000000 /* LAN ID 0 */
1467#define IXGBE_STATUS_LAN_ID_1 0x00000004 /* LAN ID 1 */
1468
1469/* ESDP Bit Masks */
50ac58ba
PWJ
1470#define IXGBE_ESDP_SDP0 0x00000001 /* SDP0 Data Value */
1471#define IXGBE_ESDP_SDP1 0x00000002 /* SDP1 Data Value */
1472#define IXGBE_ESDP_SDP2 0x00000004 /* SDP2 Data Value */
1473#define IXGBE_ESDP_SDP3 0x00000008 /* SDP3 Data Value */
11afc1b1
PW
1474#define IXGBE_ESDP_SDP4 0x00000010 /* SDP4 Data Value */
1475#define IXGBE_ESDP_SDP5 0x00000020 /* SDP5 Data Value */
1476#define IXGBE_ESDP_SDP6 0x00000040 /* SDP6 Data Value */
9a799d71 1477#define IXGBE_ESDP_SDP4_DIR 0x00000004 /* SDP4 IO direction */
11afc1b1 1478#define IXGBE_ESDP_SDP5_DIR 0x00002000 /* SDP5 IO direction */
9a799d71
AK
1479
1480/* LEDCTL Bit Masks */
1481#define IXGBE_LED_IVRT_BASE 0x00000040
1482#define IXGBE_LED_BLINK_BASE 0x00000080
1483#define IXGBE_LED_MODE_MASK_BASE 0x0000000F
1484#define IXGBE_LED_OFFSET(_base, _i) (_base << (8 * (_i)))
1485#define IXGBE_LED_MODE_SHIFT(_i) (8*(_i))
1486#define IXGBE_LED_IVRT(_i) IXGBE_LED_OFFSET(IXGBE_LED_IVRT_BASE, _i)
1487#define IXGBE_LED_BLINK(_i) IXGBE_LED_OFFSET(IXGBE_LED_BLINK_BASE, _i)
1488#define IXGBE_LED_MODE_MASK(_i) IXGBE_LED_OFFSET(IXGBE_LED_MODE_MASK_BASE, _i)
1489
1490/* LED modes */
1491#define IXGBE_LED_LINK_UP 0x0
1492#define IXGBE_LED_LINK_10G 0x1
1493#define IXGBE_LED_MAC 0x2
1494#define IXGBE_LED_FILTER 0x3
1495#define IXGBE_LED_LINK_ACTIVE 0x4
1496#define IXGBE_LED_LINK_1G 0x5
1497#define IXGBE_LED_ON 0xE
1498#define IXGBE_LED_OFF 0xF
1499
1500/* AUTOC Bit Masks */
3201d313 1501#define IXGBE_AUTOC_KX4_KX_SUPP_MASK 0xC0000000
9a799d71
AK
1502#define IXGBE_AUTOC_KX4_SUPP 0x80000000
1503#define IXGBE_AUTOC_KX_SUPP 0x40000000
1504#define IXGBE_AUTOC_PAUSE 0x30000000
539e5f02
PWJ
1505#define IXGBE_AUTOC_ASM_PAUSE 0x20000000
1506#define IXGBE_AUTOC_SYM_PAUSE 0x10000000
9a799d71
AK
1507#define IXGBE_AUTOC_RF 0x08000000
1508#define IXGBE_AUTOC_PD_TMR 0x06000000
1509#define IXGBE_AUTOC_AN_RX_LOOSE 0x01000000
1510#define IXGBE_AUTOC_AN_RX_DRIFT 0x00800000
1511#define IXGBE_AUTOC_AN_RX_ALIGN 0x007C0000
11afc1b1
PW
1512#define IXGBE_AUTOC_FECA 0x00040000
1513#define IXGBE_AUTOC_FECR 0x00020000
1514#define IXGBE_AUTOC_KR_SUPP 0x00010000
9a799d71
AK
1515#define IXGBE_AUTOC_AN_RESTART 0x00001000
1516#define IXGBE_AUTOC_FLU 0x00000001
1517#define IXGBE_AUTOC_LMS_SHIFT 13
11afc1b1
PW
1518#define IXGBE_AUTOC_LMS_10G_SERIAL (0x3 << IXGBE_AUTOC_LMS_SHIFT)
1519#define IXGBE_AUTOC_LMS_KX4_KX_KR (0x4 << IXGBE_AUTOC_LMS_SHIFT)
1520#define IXGBE_AUTOC_LMS_SGMII_1G_100M (0x5 << IXGBE_AUTOC_LMS_SHIFT)
1521#define IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN (0x6 << IXGBE_AUTOC_LMS_SHIFT)
1522#define IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII (0x7 << IXGBE_AUTOC_LMS_SHIFT)
c44ade9e
JB
1523#define IXGBE_AUTOC_LMS_MASK (0x7 << IXGBE_AUTOC_LMS_SHIFT)
1524#define IXGBE_AUTOC_LMS_1G_LINK_NO_AN (0x0 << IXGBE_AUTOC_LMS_SHIFT)
1525#define IXGBE_AUTOC_LMS_10G_LINK_NO_AN (0x1 << IXGBE_AUTOC_LMS_SHIFT)
1526#define IXGBE_AUTOC_LMS_1G_AN (0x2 << IXGBE_AUTOC_LMS_SHIFT)
1527#define IXGBE_AUTOC_LMS_KX4_AN (0x4 << IXGBE_AUTOC_LMS_SHIFT)
1528#define IXGBE_AUTOC_LMS_KX4_AN_1G_AN (0x6 << IXGBE_AUTOC_LMS_SHIFT)
1529#define IXGBE_AUTOC_LMS_ATTACH_TYPE (0x7 << IXGBE_AUTOC_10G_PMA_PMD_SHIFT)
1530
11afc1b1
PW
1531#define IXGBE_AUTOC_1G_PMA_PMD_MASK 0x00000200
1532#define IXGBE_AUTOC_1G_PMA_PMD_SHIFT 9
1533#define IXGBE_AUTOC_10G_PMA_PMD_MASK 0x00000180
1534#define IXGBE_AUTOC_10G_PMA_PMD_SHIFT 7
9a799d71
AK
1535#define IXGBE_AUTOC_10G_XAUI (0x0 << IXGBE_AUTOC_10G_PMA_PMD_SHIFT)
1536#define IXGBE_AUTOC_10G_KX4 (0x1 << IXGBE_AUTOC_10G_PMA_PMD_SHIFT)
1537#define IXGBE_AUTOC_10G_CX4 (0x2 << IXGBE_AUTOC_10G_PMA_PMD_SHIFT)
1538#define IXGBE_AUTOC_1G_BX (0x0 << IXGBE_AUTOC_1G_PMA_PMD_SHIFT)
1539#define IXGBE_AUTOC_1G_KX (0x1 << IXGBE_AUTOC_1G_PMA_PMD_SHIFT)
11afc1b1
PW
1540#define IXGBE_AUTOC_1G_SFI (0x0 << IXGBE_AUTOC_1G_PMA_PMD_SHIFT)
1541#define IXGBE_AUTOC_1G_KX_BX (0x1 << IXGBE_AUTOC_1G_PMA_PMD_SHIFT)
1542
1543#define IXGBE_AUTOC2_UPPER_MASK 0xFFFF0000
1544#define IXGBE_AUTOC2_10G_SERIAL_PMA_PMD_MASK 0x00030000
1545#define IXGBE_AUTOC2_10G_SERIAL_PMA_PMD_SHIFT 16
1546#define IXGBE_AUTOC2_10G_KR (0x0 << IXGBE_AUTOC2_10G_SERIAL_PMA_PMD_SHIFT)
1547#define IXGBE_AUTOC2_10G_XFI (0x1 << IXGBE_AUTOC2_10G_SERIAL_PMA_PMD_SHIFT)
1548#define IXGBE_AUTOC2_10G_SFI (0x2 << IXGBE_AUTOC2_10G_SERIAL_PMA_PMD_SHIFT)
9a799d71 1549
83dfde40
ET
1550#define IXGBE_MACC_FLU 0x00000001
1551#define IXGBE_MACC_FSV_10G 0x00030000
1552#define IXGBE_MACC_FS 0x00040000
1553#define IXGBE_MAC_RX2TX_LPBK 0x00000002
1554
9a799d71
AK
1555/* LINKS Bit Masks */
1556#define IXGBE_LINKS_KX_AN_COMP 0x80000000
1557#define IXGBE_LINKS_UP 0x40000000
1558#define IXGBE_LINKS_SPEED 0x20000000
1559#define IXGBE_LINKS_MODE 0x18000000
1560#define IXGBE_LINKS_RX_MODE 0x06000000
1561#define IXGBE_LINKS_TX_MODE 0x01800000
1562#define IXGBE_LINKS_XGXS_EN 0x00400000
11afc1b1 1563#define IXGBE_LINKS_SGMII_EN 0x02000000
9a799d71
AK
1564#define IXGBE_LINKS_PCS_1G_EN 0x00200000
1565#define IXGBE_LINKS_1G_AN_EN 0x00100000
1566#define IXGBE_LINKS_KX_AN_IDLE 0x00080000
1567#define IXGBE_LINKS_1G_SYNC 0x00040000
1568#define IXGBE_LINKS_10G_ALIGN 0x00020000
1569#define IXGBE_LINKS_10G_LANE_SYNC 0x00017000
1570#define IXGBE_LINKS_TL_FAULT 0x00001000
1571#define IXGBE_LINKS_SIGNAL 0x00000F00
1572
11afc1b1
PW
1573#define IXGBE_LINKS_SPEED_82599 0x30000000
1574#define IXGBE_LINKS_SPEED_10G_82599 0x30000000
1575#define IXGBE_LINKS_SPEED_1G_82599 0x20000000
1576#define IXGBE_LINKS_SPEED_100_82599 0x10000000
cf8280ee 1577#define IXGBE_LINK_UP_TIME 90 /* 9.0 Seconds */
9a799d71
AK
1578#define IXGBE_AUTO_NEG_TIME 45 /* 4.5 Seconds */
1579
539e5f02
PWJ
1580#define IXGBE_LINKS2_AN_SUPPORTED 0x00000040
1581
0ecc061d
PWJ
1582/* PCS1GLSTA Bit Masks */
1583#define IXGBE_PCS1GLSTA_LINK_OK 1
1584#define IXGBE_PCS1GLSTA_SYNK_OK 0x10
1585#define IXGBE_PCS1GLSTA_AN_COMPLETE 0x10000
1586#define IXGBE_PCS1GLSTA_AN_PAGE_RX 0x20000
1587#define IXGBE_PCS1GLSTA_AN_TIMED_OUT 0x40000
1588#define IXGBE_PCS1GLSTA_AN_REMOTE_FAULT 0x80000
1589#define IXGBE_PCS1GLSTA_AN_ERROR_RWS 0x100000
1590
1591#define IXGBE_PCS1GANA_SYM_PAUSE 0x80
1592#define IXGBE_PCS1GANA_ASM_PAUSE 0x100
1593
1594/* PCS1GLCTL Bit Masks */
1595#define IXGBE_PCS1GLCTL_AN_1G_TIMEOUT_EN 0x00040000 /* PCS 1G autoneg to en */
1596#define IXGBE_PCS1GLCTL_FLV_LINK_UP 1
1597#define IXGBE_PCS1GLCTL_FORCE_LINK 0x20
1598#define IXGBE_PCS1GLCTL_LOW_LINK_LATCH 0x40
1599#define IXGBE_PCS1GLCTL_AN_ENABLE 0x10000
1600#define IXGBE_PCS1GLCTL_AN_RESTART 0x20000
1601
539e5f02
PWJ
1602/* ANLP1 Bit Masks */
1603#define IXGBE_ANLP1_PAUSE 0x0C00
1604#define IXGBE_ANLP1_SYM_PAUSE 0x0400
1605#define IXGBE_ANLP1_ASM_PAUSE 0x0800
a7f5a5fc
DS
1606#define IXGBE_ANLP1_AN_STATE_MASK 0x000f0000
1607
9a799d71
AK
1608/* SW Semaphore Register bitmasks */
1609#define IXGBE_SWSM_SMBI 0x00000001 /* Driver Semaphore bit */
1610#define IXGBE_SWSM_SWESMBI 0x00000002 /* FW Semaphore bit */
1611#define IXGBE_SWSM_WMNG 0x00000004 /* Wake MNG Clock */
21ce849b 1612#define IXGBE_SWFW_REGSMP 0x80000000 /* Register Semaphore bit 31 */
9a799d71 1613
21ce849b 1614/* SW_FW_SYNC/GSSR definitions */
9a799d71
AK
1615#define IXGBE_GSSR_EEP_SM 0x0001
1616#define IXGBE_GSSR_PHY0_SM 0x0002
1617#define IXGBE_GSSR_PHY1_SM 0x0004
1618#define IXGBE_GSSR_MAC_CSR_SM 0x0008
1619#define IXGBE_GSSR_FLASH_SM 0x0010
83dfde40
ET
1620#define IXGBE_GSSR_SW_MNG_SM 0x0400
1621
1622/* FW Status register bitmask */
1623#define IXGBE_FWSTS_FWRI 0x00000200 /* Firmware Reset Indication */
9a799d71
AK
1624
1625/* EEC Register */
1626#define IXGBE_EEC_SK 0x00000001 /* EEPROM Clock */
1627#define IXGBE_EEC_CS 0x00000002 /* EEPROM Chip Select */
1628#define IXGBE_EEC_DI 0x00000004 /* EEPROM Data In */
1629#define IXGBE_EEC_DO 0x00000008 /* EEPROM Data Out */
1630#define IXGBE_EEC_FWE_MASK 0x00000030 /* FLASH Write Enable */
1631#define IXGBE_EEC_FWE_DIS 0x00000010 /* Disable FLASH writes */
1632#define IXGBE_EEC_FWE_EN 0x00000020 /* Enable FLASH writes */
1633#define IXGBE_EEC_FWE_SHIFT 4
1634#define IXGBE_EEC_REQ 0x00000040 /* EEPROM Access Request */
1635#define IXGBE_EEC_GNT 0x00000080 /* EEPROM Access Grant */
1636#define IXGBE_EEC_PRES 0x00000100 /* EEPROM Present */
1637#define IXGBE_EEC_ARD 0x00000200 /* EEPROM Auto Read Done */
21ce849b 1638#define IXGBE_EEC_FLUP 0x00800000 /* Flash update command */
fe15e8e1 1639#define IXGBE_EEC_SEC1VAL 0x02000000 /* Sector 1 Valid */
21ce849b 1640#define IXGBE_EEC_FLUDONE 0x04000000 /* Flash update done */
9a799d71
AK
1641/* EEPROM Addressing bits based on type (0-small, 1-large) */
1642#define IXGBE_EEC_ADDR_SIZE 0x00000400
1643#define IXGBE_EEC_SIZE 0x00007800 /* EEPROM Size */
83dfde40 1644#define IXGBE_EERD_MAX_ADDR 0x00003FFF /* EERD alows 14 bits for addr. */
9a799d71
AK
1645
1646#define IXGBE_EEC_SIZE_SHIFT 11
1647#define IXGBE_EEPROM_WORD_SIZE_SHIFT 6
1648#define IXGBE_EEPROM_OPCODE_BITS 8
1649
289700db
DS
1650/* Part Number String Length */
1651#define IXGBE_PBANUM_LENGTH 11
1652
9a799d71 1653/* Checksum and EEPROM pointers */
289700db 1654#define IXGBE_PBANUM_PTR_GUARD 0xFAFA
9a799d71
AK
1655#define IXGBE_EEPROM_CHECKSUM 0x3F
1656#define IXGBE_EEPROM_SUM 0xBABA
1657#define IXGBE_PCIE_ANALOG_PTR 0x03
1658#define IXGBE_ATLAS0_CONFIG_PTR 0x04
fe15e8e1 1659#define IXGBE_PHY_PTR 0x04
9a799d71 1660#define IXGBE_ATLAS1_CONFIG_PTR 0x05
fe15e8e1 1661#define IXGBE_OPTION_ROM_PTR 0x05
9a799d71
AK
1662#define IXGBE_PCIE_GENERAL_PTR 0x06
1663#define IXGBE_PCIE_CONFIG0_PTR 0x07
1664#define IXGBE_PCIE_CONFIG1_PTR 0x08
1665#define IXGBE_CORE0_PTR 0x09
1666#define IXGBE_CORE1_PTR 0x0A
1667#define IXGBE_MAC0_PTR 0x0B
1668#define IXGBE_MAC1_PTR 0x0C
1669#define IXGBE_CSR0_CONFIG_PTR 0x0D
1670#define IXGBE_CSR1_CONFIG_PTR 0x0E
1671#define IXGBE_FW_PTR 0x0F
1672#define IXGBE_PBANUM0_PTR 0x15
1673#define IXGBE_PBANUM1_PTR 0x16
83dfde40 1674#define IXGBE_FREE_SPACE_PTR 0X3E
0365e6e4 1675#define IXGBE_SAN_MAC_ADDR_PTR 0x28
83dfde40
ET
1676#define IXGBE_DEVICE_CAPS 0x2C
1677#define IXGBE_SERIAL_NUMBER_MAC_ADDR 0x11
11afc1b1 1678#define IXGBE_PCIE_MSIX_82599_CAPS 0x72
eb7f139c
PWJ
1679#define IXGBE_PCIE_MSIX_82598_CAPS 0x62
1680
1681/* MSI-X capability fields masks */
1682#define IXGBE_PCIE_MSIX_TBL_SZ_MASK 0x7FF
9a799d71 1683
c44ade9e
JB
1684/* Legacy EEPROM word offsets */
1685#define IXGBE_ISCSI_BOOT_CAPS 0x0033
1686#define IXGBE_ISCSI_SETUP_PORT_0 0x0030
1687#define IXGBE_ISCSI_SETUP_PORT_1 0x0034
1688
9a799d71
AK
1689/* EEPROM Commands - SPI */
1690#define IXGBE_EEPROM_MAX_RETRY_SPI 5000 /* Max wait 5ms for RDY signal */
1691#define IXGBE_EEPROM_STATUS_RDY_SPI 0x01
1692#define IXGBE_EEPROM_READ_OPCODE_SPI 0x03 /* EEPROM read opcode */
1693#define IXGBE_EEPROM_WRITE_OPCODE_SPI 0x02 /* EEPROM write opcode */
1694#define IXGBE_EEPROM_A8_OPCODE_SPI 0x08 /* opcode bit-3 = addr bit-8 */
1695#define IXGBE_EEPROM_WREN_OPCODE_SPI 0x06 /* EEPROM set Write Ena latch */
c44ade9e 1696/* EEPROM reset Write Enable latch */
9a799d71
AK
1697#define IXGBE_EEPROM_WRDI_OPCODE_SPI 0x04
1698#define IXGBE_EEPROM_RDSR_OPCODE_SPI 0x05 /* EEPROM read Status reg */
1699#define IXGBE_EEPROM_WRSR_OPCODE_SPI 0x01 /* EEPROM write Status reg */
1700#define IXGBE_EEPROM_ERASE4K_OPCODE_SPI 0x20 /* EEPROM ERASE 4KB */
1701#define IXGBE_EEPROM_ERASE64K_OPCODE_SPI 0xD8 /* EEPROM ERASE 64KB */
1702#define IXGBE_EEPROM_ERASE256_OPCODE_SPI 0xDB /* EEPROM ERASE 256B */
1703
1704/* EEPROM Read Register */
21ce849b
MC
1705#define IXGBE_EEPROM_RW_REG_DATA 16 /* data offset in EEPROM read reg */
1706#define IXGBE_EEPROM_RW_REG_DONE 2 /* Offset to READ done bit */
1707#define IXGBE_EEPROM_RW_REG_START 1 /* First bit to start operation */
1708#define IXGBE_EEPROM_RW_ADDR_SHIFT 2 /* Shift to the address bits */
1709#define IXGBE_NVM_POLL_WRITE 1 /* Flag for polling for write complete */
1710#define IXGBE_NVM_POLL_READ 0 /* Flag for polling for read complete */
9a799d71
AK
1711
1712#define IXGBE_ETH_LENGTH_OF_ADDRESS 6
1713
68c7005d
ET
1714#define IXGBE_EEPROM_PAGE_SIZE_MAX 128
1715#define IXGBE_EEPROM_RD_BUFFER_MAX_COUNT 512 /* EEPROM words # read in burst */
1716#define IXGBE_EEPROM_WR_BUFFER_MAX_COUNT 256 /* EEPROM words # wr in burst */
1717
9a799d71
AK
1718#ifndef IXGBE_EEPROM_GRANT_ATTEMPTS
1719#define IXGBE_EEPROM_GRANT_ATTEMPTS 1000 /* EEPROM # attempts to gain grant */
1720#endif
1721
21ce849b
MC
1722#ifndef IXGBE_EERD_EEWR_ATTEMPTS
1723/* Number of 5 microseconds we wait for EERD read and
1724 * EERW write to complete */
1725#define IXGBE_EERD_EEWR_ATTEMPTS 100000
1726#endif
1727
1728#ifndef IXGBE_FLUDONE_ATTEMPTS
1729/* # attempts we wait for flush update to complete */
1730#define IXGBE_FLUDONE_ATTEMPTS 20000
9a799d71
AK
1731#endif
1732
c9130180
ET
1733#define IXGBE_PCIE_CTRL2 0x5 /* PCIe Control 2 Offset */
1734#define IXGBE_PCIE_CTRL2_DUMMY_ENABLE 0x8 /* Dummy Function Enable */
1735#define IXGBE_PCIE_CTRL2_LAN_DISABLE 0x2 /* LAN PCI Disable */
1736#define IXGBE_PCIE_CTRL2_DISABLE_SELECT 0x1 /* LAN Disable Select */
1737
0365e6e4
PW
1738#define IXGBE_SAN_MAC_ADDR_PORT0_OFFSET 0x0
1739#define IXGBE_SAN_MAC_ADDR_PORT1_OFFSET 0x3
04193058 1740#define IXGBE_DEVICE_CAPS_ALLOW_ANY_SFP 0x1
eacd73f7 1741#define IXGBE_DEVICE_CAPS_FCOE_OFFLOADS 0x2
0fa6d832
ET
1742#define IXGBE_FW_LESM_PARAMETERS_PTR 0x2
1743#define IXGBE_FW_LESM_STATE_1 0x1
1744#define IXGBE_FW_LESM_STATE_ENABLED 0x8000 /* LESM Enable bit */
794caeb2 1745#define IXGBE_FW_PASSTHROUGH_PATCH_CONFIG_PTR 0x4
83dfde40
ET
1746#define IXGBE_FW_PATCH_VERSION_4 0x7
1747#define IXGBE_FCOE_IBA_CAPS_BLK_PTR 0x33 /* iSCSI/FCOE block */
1748#define IXGBE_FCOE_IBA_CAPS_FCOE 0x20 /* FCOE flags */
1749#define IXGBE_ISCSI_FCOE_BLK_PTR 0x17 /* iSCSI/FCOE block */
1750#define IXGBE_ISCSI_FCOE_FLAGS_OFFSET 0x0 /* FCOE flags */
1751#define IXGBE_ISCSI_FCOE_FLAGS_ENABLE 0x1 /* FCOE flags enable bit */
383ff34b
YZ
1752#define IXGBE_ALT_SAN_MAC_ADDR_BLK_PTR 0x27 /* Alt. SAN MAC block */
1753#define IXGBE_ALT_SAN_MAC_ADDR_CAPS_OFFSET 0x0 /* Alt. SAN MAC capability */
1754#define IXGBE_ALT_SAN_MAC_ADDR_PORT0_OFFSET 0x1 /* Alt. SAN MAC 0 offset */
1755#define IXGBE_ALT_SAN_MAC_ADDR_PORT1_OFFSET 0x4 /* Alt. SAN MAC 1 offset */
1756#define IXGBE_ALT_SAN_MAC_ADDR_WWNN_OFFSET 0x7 /* Alt. WWNN prefix offset */
1757#define IXGBE_ALT_SAN_MAC_ADDR_WWPN_OFFSET 0x8 /* Alt. WWPN prefix offset */
1758#define IXGBE_ALT_SAN_MAC_ADDR_CAPS_SANMAC 0x0 /* Alt. SAN MAC exists */
1759#define IXGBE_ALT_SAN_MAC_ADDR_CAPS_ALTWWN 0x1 /* Alt. WWN base exists */
1760
c23f5b6b
ET
1761#define IXGBE_DEVICE_CAPS_WOL_PORT0_1 0x4 /* WoL supported on ports 0 & 1 */
1762#define IXGBE_DEVICE_CAPS_WOL_PORT0 0x8 /* WoL supported on port 0 */
1763#define IXGBE_DEVICE_CAPS_WOL_MASK 0xC /* Mask for WoL capabilities */
1764
9a799d71 1765/* PCI Bus Info */
a4297dc2
ET
1766#define IXGBE_PCI_DEVICE_STATUS 0xAA
1767#define IXGBE_PCI_DEVICE_STATUS_TRANSACTION_PENDING 0x0020
9a799d71 1768#define IXGBE_PCI_LINK_STATUS 0xB2
202ff1ec 1769#define IXGBE_PCI_DEVICE_CONTROL2 0xC8
9a799d71
AK
1770#define IXGBE_PCI_LINK_WIDTH 0x3F0
1771#define IXGBE_PCI_LINK_WIDTH_1 0x10
1772#define IXGBE_PCI_LINK_WIDTH_2 0x20
1773#define IXGBE_PCI_LINK_WIDTH_4 0x40
1774#define IXGBE_PCI_LINK_WIDTH_8 0x80
1775#define IXGBE_PCI_LINK_SPEED 0xF
1776#define IXGBE_PCI_LINK_SPEED_2500 0x1
1777#define IXGBE_PCI_LINK_SPEED_5000 0x2
11afc1b1
PW
1778#define IXGBE_PCI_HEADER_TYPE_REGISTER 0x0E
1779#define IXGBE_PCI_HEADER_TYPE_MULTIFUNC 0x80
202ff1ec 1780#define IXGBE_PCI_DEVICE_CONTROL2_16ms 0x0005
9a799d71
AK
1781
1782/* Number of 100 microseconds we wait for PCI Express master disable */
1783#define IXGBE_PCI_MASTER_DISABLE_TIMEOUT 800
1784
9a799d71
AK
1785/* Check whether address is multicast. This is little-endian specific check.*/
1786#define IXGBE_IS_MULTICAST(Address) \
c44ade9e 1787 (bool)(((u8 *)(Address))[0] & ((u8)0x01))
9a799d71
AK
1788
1789/* Check whether an address is broadcast. */
1790#define IXGBE_IS_BROADCAST(Address) \
c44ade9e
JB
1791 ((((u8 *)(Address))[0] == ((u8)0xff)) && \
1792 (((u8 *)(Address))[1] == ((u8)0xff)))
9a799d71
AK
1793
1794/* RAH */
1795#define IXGBE_RAH_VIND_MASK 0x003C0000
1796#define IXGBE_RAH_VIND_SHIFT 18
1797#define IXGBE_RAH_AV 0x80000000
c44ade9e 1798#define IXGBE_CLEAR_VMDQ_ALL 0xFFFFFFFF
9a799d71 1799
9a799d71
AK
1800/* Header split receive */
1801#define IXGBE_RFCTL_ISCSI_DIS 0x00000001
1802#define IXGBE_RFCTL_ISCSI_DWC_MASK 0x0000003E
1803#define IXGBE_RFCTL_ISCSI_DWC_SHIFT 1
1804#define IXGBE_RFCTL_NFSW_DIS 0x00000040
1805#define IXGBE_RFCTL_NFSR_DIS 0x00000080
1806#define IXGBE_RFCTL_NFS_VER_MASK 0x00000300
1807#define IXGBE_RFCTL_NFS_VER_SHIFT 8
1808#define IXGBE_RFCTL_NFS_VER_2 0
1809#define IXGBE_RFCTL_NFS_VER_3 1
1810#define IXGBE_RFCTL_NFS_VER_4 2
1811#define IXGBE_RFCTL_IPV6_DIS 0x00000400
1812#define IXGBE_RFCTL_IPV6_XSUM_DIS 0x00000800
1813#define IXGBE_RFCTL_IPFRSP_DIS 0x00004000
1814#define IXGBE_RFCTL_IPV6_EX_DIS 0x00010000
1815#define IXGBE_RFCTL_NEW_IPV6_EXT_DIS 0x00020000
1816
1817/* Transmit Config masks */
1818#define IXGBE_TXDCTL_ENABLE 0x02000000 /* Enable specific Tx Queue */
1819#define IXGBE_TXDCTL_SWFLSH 0x04000000 /* Tx Desc. write-back flushing */
83dfde40 1820#define IXGBE_TXDCTL_WTHRESH_SHIFT 16 /* shift to WTHRESH bits */
9a799d71
AK
1821/* Enable short packet padding to 64 bytes */
1822#define IXGBE_TX_PAD_ENABLE 0x00000400
1823#define IXGBE_JUMBO_FRAME_ENABLE 0x00000004 /* Allow jumbo frames */
1824/* This allows for 16K packets + 4k for vlan */
1825#define IXGBE_MAX_FRAME_SZ 0x40040000
1826
1827#define IXGBE_TDWBAL_HEAD_WB_ENABLE 0x1 /* Tx head write-back enable */
c44ade9e 1828#define IXGBE_TDWBAL_SEQNUM_WB_ENABLE 0x2 /* Tx seq# write-back enable */
9a799d71
AK
1829
1830/* Receive Config masks */
1831#define IXGBE_RXCTRL_RXEN 0x00000001 /* Enable Receiver */
1832#define IXGBE_RXCTRL_DMBYPS 0x00000002 /* Descriptor Monitor Bypass */
1833#define IXGBE_RXDCTL_ENABLE 0x02000000 /* Enable specific Rx Queue */
ff9d1a5a 1834#define IXGBE_RXDCTL_SWFLSH 0x04000000 /* Rx Desc. write-back flushing */
e9f98072
GR
1835#define IXGBE_RXDCTL_RLPMLMASK 0x00003FFF /* Only supported on the X540 */
1836#define IXGBE_RXDCTL_RLPML_EN 0x00008000
83dfde40 1837#define IXGBE_RXDCTL_VME 0x40000000 /* VLAN mode enable */
9a799d71
AK
1838
1839#define IXGBE_FCTRL_SBP 0x00000002 /* Store Bad Packet */
1840#define IXGBE_FCTRL_MPE 0x00000100 /* Multicast Promiscuous Ena*/
1841#define IXGBE_FCTRL_UPE 0x00000200 /* Unicast Promiscuous Ena */
1842#define IXGBE_FCTRL_BAM 0x00000400 /* Broadcast Accept Mode */
1843#define IXGBE_FCTRL_PMCF 0x00001000 /* Pass MAC Control Frames */
1844#define IXGBE_FCTRL_DPF 0x00002000 /* Discard Pause Frame */
c44ade9e 1845/* Receive Priority Flow Control Enable */
9a799d71
AK
1846#define IXGBE_FCTRL_RPFCE 0x00004000
1847#define IXGBE_FCTRL_RFCE 0x00008000 /* Receive Flow Control Ena */
11afc1b1
PW
1848#define IXGBE_MFLCN_PMCF 0x00000001 /* Pass MAC Control Frames */
1849#define IXGBE_MFLCN_DPF 0x00000002 /* Discard Pause Frame */
1850#define IXGBE_MFLCN_RPFCE 0x00000004 /* Receive Priority FC Enable */
1851#define IXGBE_MFLCN_RFCE 0x00000008 /* Receive FC Enable */
634cdca5 1852#define IXGBE_MFLCN_RPFCE_MASK 0x00000FE0 /* Receive FC Mask */
9a799d71 1853
45a5f720
JF
1854#define IXGBE_MFLCN_RPFCE_SHIFT 4
1855
9a799d71
AK
1856/* Multiple Receive Queue Control */
1857#define IXGBE_MRQC_RSSEN 0x00000001 /* RSS Enable */
11afc1b1
PW
1858#define IXGBE_MRQC_MRQE_MASK 0xF /* Bits 3:0 */
1859#define IXGBE_MRQC_RT8TCEN 0x00000002 /* 8 TC no RSS */
1860#define IXGBE_MRQC_RT4TCEN 0x00000003 /* 4 TC no RSS */
1861#define IXGBE_MRQC_RTRSS8TCEN 0x00000004 /* 8 TC w/ RSS */
1862#define IXGBE_MRQC_RTRSS4TCEN 0x00000005 /* 4 TC w/ RSS */
1863#define IXGBE_MRQC_VMDQEN 0x00000008 /* VMDq2 64 pools no RSS */
1864#define IXGBE_MRQC_VMDQRSS32EN 0x0000000A /* VMDq2 32 pools w/ RSS */
1865#define IXGBE_MRQC_VMDQRSS64EN 0x0000000B /* VMDq2 64 pools w/ RSS */
1866#define IXGBE_MRQC_VMDQRT8TCEN 0x0000000C /* VMDq2/RT 16 pool 8 TC */
1867#define IXGBE_MRQC_VMDQRT4TCEN 0x0000000D /* VMDq2/RT 32 pool 4 TC */
9a799d71
AK
1868#define IXGBE_MRQC_RSS_FIELD_MASK 0xFFFF0000
1869#define IXGBE_MRQC_RSS_FIELD_IPV4_TCP 0x00010000
1870#define IXGBE_MRQC_RSS_FIELD_IPV4 0x00020000
1871#define IXGBE_MRQC_RSS_FIELD_IPV6_EX_TCP 0x00040000
1872#define IXGBE_MRQC_RSS_FIELD_IPV6_EX 0x00080000
1873#define IXGBE_MRQC_RSS_FIELD_IPV6 0x00100000
1874#define IXGBE_MRQC_RSS_FIELD_IPV6_TCP 0x00200000
1875#define IXGBE_MRQC_RSS_FIELD_IPV4_UDP 0x00400000
1876#define IXGBE_MRQC_RSS_FIELD_IPV6_UDP 0x00800000
1877#define IXGBE_MRQC_RSS_FIELD_IPV6_EX_UDP 0x01000000
11afc1b1
PW
1878#define IXGBE_MRQC_L3L4TXSWEN 0x00008000
1879
1880/* Queue Drop Enable */
1881#define IXGBE_QDE_ENABLE 0x00000001
1882#define IXGBE_QDE_IDX_MASK 0x00007F00
1883#define IXGBE_QDE_IDX_SHIFT 8
9a799d71
AK
1884
1885#define IXGBE_TXD_POPTS_IXSM 0x01 /* Insert IP checksum */
1886#define IXGBE_TXD_POPTS_TXSM 0x02 /* Insert TCP/UDP checksum */
1887#define IXGBE_TXD_CMD_EOP 0x01000000 /* End of Packet */
1888#define IXGBE_TXD_CMD_IFCS 0x02000000 /* Insert FCS (Ethernet CRC) */
1889#define IXGBE_TXD_CMD_IC 0x04000000 /* Insert Checksum */
1890#define IXGBE_TXD_CMD_RS 0x08000000 /* Report Status */
1891#define IXGBE_TXD_CMD_DEXT 0x20000000 /* Descriptor extension (0 = legacy) */
1892#define IXGBE_TXD_CMD_VLE 0x40000000 /* Add VLAN tag */
1893#define IXGBE_TXD_STAT_DD 0x00000001 /* Descriptor Done */
1894
11afc1b1
PW
1895#define IXGBE_RXDADV_IPSEC_STATUS_SECP 0x00020000
1896#define IXGBE_RXDADV_IPSEC_ERROR_INVALID_PROTOCOL 0x08000000
1897#define IXGBE_RXDADV_IPSEC_ERROR_INVALID_LENGTH 0x10000000
1898#define IXGBE_RXDADV_IPSEC_ERROR_AUTH_FAILED 0x18000000
1899#define IXGBE_RXDADV_IPSEC_ERROR_BIT_MASK 0x18000000
1900/* Multiple Transmit Queue Command Register */
1901#define IXGBE_MTQC_RT_ENA 0x1 /* DCB Enable */
1902#define IXGBE_MTQC_VT_ENA 0x2 /* VMDQ2 Enable */
1903#define IXGBE_MTQC_64Q_1PB 0x0 /* 64 queues 1 pack buffer */
d988eadb
DS
1904#define IXGBE_MTQC_32VF 0x8 /* 4 TX Queues per pool w/32VF's */
1905#define IXGBE_MTQC_64VF 0x4 /* 2 TX Queues per pool w/64VF's */
11afc1b1 1906#define IXGBE_MTQC_8TC_8TQ 0xC /* 8 TC if RT_ENA or 8 TQ if VT_ENA */
8b1c0b24 1907#define IXGBE_MTQC_4TC_4TQ 0x8 /* 4 TC if RT_ENA or 4 TQ if VT_ENA */
11afc1b1 1908
9a799d71
AK
1909/* Receive Descriptor bit definitions */
1910#define IXGBE_RXD_STAT_DD 0x01 /* Descriptor Done */
1911#define IXGBE_RXD_STAT_EOP 0x02 /* End of Packet */
11afc1b1 1912#define IXGBE_RXD_STAT_FLM 0x04 /* FDir Match */
9a799d71 1913#define IXGBE_RXD_STAT_VP 0x08 /* IEEE VLAN Packet */
11afc1b1
PW
1914#define IXGBE_RXDADV_NEXTP_MASK 0x000FFFF0 /* Next Descriptor Index */
1915#define IXGBE_RXDADV_NEXTP_SHIFT 0x00000004
c44ade9e 1916#define IXGBE_RXD_STAT_UDPCS 0x10 /* UDP xsum calculated */
9a799d71
AK
1917#define IXGBE_RXD_STAT_L4CS 0x20 /* L4 xsum calculated */
1918#define IXGBE_RXD_STAT_IPCS 0x40 /* IP xsum calculated */
1919#define IXGBE_RXD_STAT_PIF 0x80 /* passed in-exact filter */
1920#define IXGBE_RXD_STAT_CRCV 0x100 /* Speculative CRC Valid */
1921#define IXGBE_RXD_STAT_VEXT 0x200 /* 1st VLAN found */
1922#define IXGBE_RXD_STAT_UDPV 0x400 /* Valid UDP checksum */
1923#define IXGBE_RXD_STAT_DYNINT 0x800 /* Pkt caused INT via DYNINT */
11afc1b1
PW
1924#define IXGBE_RXD_STAT_LLINT 0x800 /* Pkt caused Low Latency Interrupt */
1925#define IXGBE_RXD_STAT_TS 0x10000 /* Time Stamp */
1926#define IXGBE_RXD_STAT_SECP 0x20000 /* Security Processing */
1927#define IXGBE_RXD_STAT_LB 0x40000 /* Loopback Status */
9a799d71
AK
1928#define IXGBE_RXD_STAT_ACK 0x8000 /* ACK Packet indication */
1929#define IXGBE_RXD_ERR_CE 0x01 /* CRC Error */
1930#define IXGBE_RXD_ERR_LE 0x02 /* Length Error */
1931#define IXGBE_RXD_ERR_PE 0x08 /* Packet Error */
1932#define IXGBE_RXD_ERR_OSE 0x10 /* Oversize Error */
1933#define IXGBE_RXD_ERR_USE 0x20 /* Undersize Error */
1934#define IXGBE_RXD_ERR_TCPE 0x40 /* TCP/UDP Checksum Error */
1935#define IXGBE_RXD_ERR_IPE 0x80 /* IP Checksum Error */
11afc1b1
PW
1936#define IXGBE_RXDADV_ERR_MASK 0xfff00000 /* RDESC.ERRORS mask */
1937#define IXGBE_RXDADV_ERR_SHIFT 20 /* RDESC.ERRORS shift */
bff66176
YZ
1938#define IXGBE_RXDADV_ERR_FCEOFE 0x80000000 /* FCoEFe/IPE */
1939#define IXGBE_RXDADV_ERR_FCERR 0x00700000 /* FCERR/FDIRERR */
bfde493e
PWJ
1940#define IXGBE_RXDADV_ERR_FDIR_LEN 0x00100000 /* FDIR Length error */
1941#define IXGBE_RXDADV_ERR_FDIR_DROP 0x00200000 /* FDIR Drop error */
1942#define IXGBE_RXDADV_ERR_FDIR_COLL 0x00400000 /* FDIR Collision error */
c44ade9e 1943#define IXGBE_RXDADV_ERR_HBO 0x00800000 /*Header Buffer Overflow */
9a799d71
AK
1944#define IXGBE_RXDADV_ERR_CE 0x01000000 /* CRC Error */
1945#define IXGBE_RXDADV_ERR_LE 0x02000000 /* Length Error */
1946#define IXGBE_RXDADV_ERR_PE 0x08000000 /* Packet Error */
1947#define IXGBE_RXDADV_ERR_OSE 0x10000000 /* Oversize Error */
1948#define IXGBE_RXDADV_ERR_USE 0x20000000 /* Undersize Error */
1949#define IXGBE_RXDADV_ERR_TCPE 0x40000000 /* TCP/UDP Checksum Error */
1950#define IXGBE_RXDADV_ERR_IPE 0x80000000 /* IP Checksum Error */
1951#define IXGBE_RXD_VLAN_ID_MASK 0x0FFF /* VLAN ID is in lower 12 bits */
1952#define IXGBE_RXD_PRI_MASK 0xE000 /* Priority is in upper 3 bits */
1953#define IXGBE_RXD_PRI_SHIFT 13
1954#define IXGBE_RXD_CFI_MASK 0x1000 /* CFI is bit 12 */
1955#define IXGBE_RXD_CFI_SHIFT 12
1956
11afc1b1
PW
1957#define IXGBE_RXDADV_STAT_DD IXGBE_RXD_STAT_DD /* Done */
1958#define IXGBE_RXDADV_STAT_EOP IXGBE_RXD_STAT_EOP /* End of Packet */
1959#define IXGBE_RXDADV_STAT_FLM IXGBE_RXD_STAT_FLM /* FDir Match */
1960#define IXGBE_RXDADV_STAT_VP IXGBE_RXD_STAT_VP /* IEEE VLAN Pkt */
1961#define IXGBE_RXDADV_STAT_MASK 0x000fffff /* Stat/NEXTP: bit 0-19 */
bff66176
YZ
1962#define IXGBE_RXDADV_STAT_FCEOFS 0x00000040 /* FCoE EOF/SOF Stat */
1963#define IXGBE_RXDADV_STAT_FCSTAT 0x00000030 /* FCoE Pkt Stat */
1964#define IXGBE_RXDADV_STAT_FCSTAT_NOMTCH 0x00000000 /* 00: No Ctxt Match */
1965#define IXGBE_RXDADV_STAT_FCSTAT_NODDP 0x00000010 /* 01: Ctxt w/o DDP */
1966#define IXGBE_RXDADV_STAT_FCSTAT_FCPRSP 0x00000020 /* 10: Recv. FCP_RSP */
1967#define IXGBE_RXDADV_STAT_FCSTAT_DDP 0x00000030 /* 11: Ctxt w/ DDP */
11afc1b1
PW
1968
1969/* PSRTYPE bit definitions */
1970#define IXGBE_PSRTYPE_TCPHDR 0x00000010
1971#define IXGBE_PSRTYPE_UDPHDR 0x00000020
1972#define IXGBE_PSRTYPE_IPV4HDR 0x00000100
1973#define IXGBE_PSRTYPE_IPV6HDR 0x00000200
dfa12f05 1974#define IXGBE_PSRTYPE_L2HDR 0x00001000
c44ade9e 1975
9a799d71 1976/* SRRCTL bit definitions */
c44ade9e 1977#define IXGBE_SRRCTL_BSIZEPKT_SHIFT 10 /* so many KBs */
11afc1b1
PW
1978#define IXGBE_SRRCTL_RDMTS_SHIFT 22
1979#define IXGBE_SRRCTL_RDMTS_MASK 0x01C00000
1980#define IXGBE_SRRCTL_DROP_EN 0x10000000
c44ade9e
JB
1981#define IXGBE_SRRCTL_BSIZEPKT_MASK 0x0000007F
1982#define IXGBE_SRRCTL_BSIZEHDR_MASK 0x00003F00
1983#define IXGBE_SRRCTL_DESCTYPE_LEGACY 0x00000000
9a799d71
AK
1984#define IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF 0x02000000
1985#define IXGBE_SRRCTL_DESCTYPE_HDR_SPLIT 0x04000000
1986#define IXGBE_SRRCTL_DESCTYPE_HDR_REPLICATION_LARGE_PKT 0x08000000
1987#define IXGBE_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS 0x0A000000
c44ade9e 1988#define IXGBE_SRRCTL_DESCTYPE_MASK 0x0E000000
9a799d71
AK
1989
1990#define IXGBE_RXDPS_HDRSTAT_HDRSP 0x00008000
1991#define IXGBE_RXDPS_HDRSTAT_HDRLEN_MASK 0x000003FF
1992
1993#define IXGBE_RXDADV_RSSTYPE_MASK 0x0000000F
1994#define IXGBE_RXDADV_PKTTYPE_MASK 0x0000FFF0
11afc1b1 1995#define IXGBE_RXDADV_PKTTYPE_MASK_EX 0x0001FFF0
9a799d71 1996#define IXGBE_RXDADV_HDRBUFLEN_MASK 0x00007FE0
83dfde40
ET
1997#define IXGBE_RXDADV_RSCCNT_MASK 0x001E0000
1998#define IXGBE_RXDADV_RSCCNT_SHIFT 17
9a799d71
AK
1999#define IXGBE_RXDADV_HDRBUFLEN_SHIFT 5
2000#define IXGBE_RXDADV_SPLITHEADER_EN 0x00001000
2001#define IXGBE_RXDADV_SPH 0x8000
2002
2003/* RSS Hash results */
2004#define IXGBE_RXDADV_RSSTYPE_NONE 0x00000000
2005#define IXGBE_RXDADV_RSSTYPE_IPV4_TCP 0x00000001
2006#define IXGBE_RXDADV_RSSTYPE_IPV4 0x00000002
2007#define IXGBE_RXDADV_RSSTYPE_IPV6_TCP 0x00000003
2008#define IXGBE_RXDADV_RSSTYPE_IPV6_EX 0x00000004
2009#define IXGBE_RXDADV_RSSTYPE_IPV6 0x00000005
2010#define IXGBE_RXDADV_RSSTYPE_IPV6_TCP_EX 0x00000006
2011#define IXGBE_RXDADV_RSSTYPE_IPV4_UDP 0x00000007
2012#define IXGBE_RXDADV_RSSTYPE_IPV6_UDP 0x00000008
2013#define IXGBE_RXDADV_RSSTYPE_IPV6_UDP_EX 0x00000009
2014
2015/* RSS Packet Types as indicated in the receive descriptor. */
2016#define IXGBE_RXDADV_PKTTYPE_NONE 0x00000000
2017#define IXGBE_RXDADV_PKTTYPE_IPV4 0x00000010 /* IPv4 hdr present */
2018#define IXGBE_RXDADV_PKTTYPE_IPV4_EX 0x00000020 /* IPv4 hdr + extensions */
2019#define IXGBE_RXDADV_PKTTYPE_IPV6 0x00000040 /* IPv6 hdr present */
2020#define IXGBE_RXDADV_PKTTYPE_IPV6_EX 0x00000080 /* IPv6 hdr + extensions */
2021#define IXGBE_RXDADV_PKTTYPE_TCP 0x00000100 /* TCP hdr present */
2022#define IXGBE_RXDADV_PKTTYPE_UDP 0x00000200 /* UDP hdr present */
2023#define IXGBE_RXDADV_PKTTYPE_SCTP 0x00000400 /* SCTP hdr present */
2024#define IXGBE_RXDADV_PKTTYPE_NFS 0x00000800 /* NFS hdr present */
11afc1b1
PW
2025#define IXGBE_RXDADV_PKTTYPE_IPSEC_ESP 0x00001000 /* IPSec ESP */
2026#define IXGBE_RXDADV_PKTTYPE_IPSEC_AH 0x00002000 /* IPSec AH */
2027#define IXGBE_RXDADV_PKTTYPE_LINKSEC 0x00004000 /* LinkSec Encap */
2028#define IXGBE_RXDADV_PKTTYPE_ETQF 0x00008000 /* PKTTYPE is ETQF index */
2029#define IXGBE_RXDADV_PKTTYPE_ETQF_MASK 0x00000070 /* ETQF has 8 indices */
2030#define IXGBE_RXDADV_PKTTYPE_ETQF_SHIFT 4 /* Right-shift 4 bits */
2031
2032/* Security Processing bit Indication */
2033#define IXGBE_RXDADV_LNKSEC_STATUS_SECP 0x00020000
2034#define IXGBE_RXDADV_LNKSEC_ERROR_NO_SA_MATCH 0x08000000
2035#define IXGBE_RXDADV_LNKSEC_ERROR_REPLAY_ERROR 0x10000000
2036#define IXGBE_RXDADV_LNKSEC_ERROR_BIT_MASK 0x18000000
2037#define IXGBE_RXDADV_LNKSEC_ERROR_BAD_SIG 0x18000000
2038
9a799d71 2039/* Masks to determine if packets should be dropped due to frame errors */
c44ade9e
JB
2040#define IXGBE_RXD_ERR_FRAME_ERR_MASK ( \
2041 IXGBE_RXD_ERR_CE | \
2042 IXGBE_RXD_ERR_LE | \
2043 IXGBE_RXD_ERR_PE | \
2044 IXGBE_RXD_ERR_OSE | \
2045 IXGBE_RXD_ERR_USE)
2046
2047#define IXGBE_RXDADV_ERR_FRAME_ERR_MASK ( \
2048 IXGBE_RXDADV_ERR_CE | \
2049 IXGBE_RXDADV_ERR_LE | \
2050 IXGBE_RXDADV_ERR_PE | \
2051 IXGBE_RXDADV_ERR_OSE | \
2052 IXGBE_RXDADV_ERR_USE)
9a799d71
AK
2053
2054/* Multicast bit mask */
2055#define IXGBE_MCSTCTRL_MFE 0x4
2056
2057/* Number of Transmit and Receive Descriptors must be a multiple of 8 */
2058#define IXGBE_REQ_TX_DESCRIPTOR_MULTIPLE 8
2059#define IXGBE_REQ_RX_DESCRIPTOR_MULTIPLE 8
2060#define IXGBE_REQ_TX_BUFFER_GRANULARITY 1024
2061
2062/* Vlan-specific macros */
2063#define IXGBE_RX_DESC_SPECIAL_VLAN_MASK 0x0FFF /* VLAN ID in lower 12 bits */
2064#define IXGBE_RX_DESC_SPECIAL_PRI_MASK 0xE000 /* Priority in upper 3 bits */
2065#define IXGBE_RX_DESC_SPECIAL_PRI_SHIFT 0x000D /* Priority in upper 3 of 16 */
2066#define IXGBE_TX_DESC_SPECIAL_PRI_SHIFT IXGBE_RX_DESC_SPECIAL_PRI_SHIFT
2067
7f870475
GR
2068/* SR-IOV specific macros */
2069#define IXGBE_MBVFICR_INDEX(vf_number) (vf_number >> 4)
2070#define IXGBE_MBVFICR(_i) (0x00710 + (_i * 4))
2071#define IXGBE_VFLRE(_i) (((_i & 1) ? 0x001C0 : 0x00600))
2072#define IXGBE_VFLREC(_i) (0x00700 + (_i * 4))
2073
bfde493e 2074enum ixgbe_fdir_pballoc_type {
c04f6ca8
AD
2075 IXGBE_FDIR_PBALLOC_NONE = 0,
2076 IXGBE_FDIR_PBALLOC_64K = 1,
2077 IXGBE_FDIR_PBALLOC_128K = 2,
2078 IXGBE_FDIR_PBALLOC_256K = 3,
bfde493e
PWJ
2079};
2080#define IXGBE_FDIR_PBALLOC_SIZE_SHIFT 16
2081
2082/* Flow Director register values */
2083#define IXGBE_FDIRCTRL_PBALLOC_64K 0x00000001
2084#define IXGBE_FDIRCTRL_PBALLOC_128K 0x00000002
2085#define IXGBE_FDIRCTRL_PBALLOC_256K 0x00000003
2086#define IXGBE_FDIRCTRL_INIT_DONE 0x00000008
2087#define IXGBE_FDIRCTRL_PERFECT_MATCH 0x00000010
2088#define IXGBE_FDIRCTRL_REPORT_STATUS 0x00000020
2089#define IXGBE_FDIRCTRL_REPORT_STATUS_ALWAYS 0x00000080
2090#define IXGBE_FDIRCTRL_DROP_Q_SHIFT 8
2091#define IXGBE_FDIRCTRL_FLEX_SHIFT 16
2092#define IXGBE_FDIRCTRL_SEARCHLIM 0x00800000
2093#define IXGBE_FDIRCTRL_MAX_LENGTH_SHIFT 24
2094#define IXGBE_FDIRCTRL_FULL_THRESH_MASK 0xF0000000
2095#define IXGBE_FDIRCTRL_FULL_THRESH_SHIFT 28
2096
2097#define IXGBE_FDIRTCPM_DPORTM_SHIFT 16
2098#define IXGBE_FDIRUDPM_DPORTM_SHIFT 16
2099#define IXGBE_FDIRIP6M_DIPM_SHIFT 16
2100#define IXGBE_FDIRM_VLANID 0x00000001
2101#define IXGBE_FDIRM_VLANP 0x00000002
2102#define IXGBE_FDIRM_POOL 0x00000004
45b9f509
AD
2103#define IXGBE_FDIRM_L4P 0x00000008
2104#define IXGBE_FDIRM_FLEX 0x00000010
2105#define IXGBE_FDIRM_DIPv6 0x00000020
bfde493e
PWJ
2106
2107#define IXGBE_FDIRFREE_FREE_MASK 0xFFFF
2108#define IXGBE_FDIRFREE_FREE_SHIFT 0
2109#define IXGBE_FDIRFREE_COLL_MASK 0x7FFF0000
2110#define IXGBE_FDIRFREE_COLL_SHIFT 16
2111#define IXGBE_FDIRLEN_MAXLEN_MASK 0x3F
2112#define IXGBE_FDIRLEN_MAXLEN_SHIFT 0
2113#define IXGBE_FDIRLEN_MAXHASH_MASK 0x7FFF0000
2114#define IXGBE_FDIRLEN_MAXHASH_SHIFT 16
2115#define IXGBE_FDIRUSTAT_ADD_MASK 0xFFFF
2116#define IXGBE_FDIRUSTAT_ADD_SHIFT 0
2117#define IXGBE_FDIRUSTAT_REMOVE_MASK 0xFFFF0000
2118#define IXGBE_FDIRUSTAT_REMOVE_SHIFT 16
2119#define IXGBE_FDIRFSTAT_FADD_MASK 0x00FF
2120#define IXGBE_FDIRFSTAT_FADD_SHIFT 0
2121#define IXGBE_FDIRFSTAT_FREMOVE_MASK 0xFF00
2122#define IXGBE_FDIRFSTAT_FREMOVE_SHIFT 8
2123#define IXGBE_FDIRPORT_DESTINATION_SHIFT 16
2124#define IXGBE_FDIRVLAN_FLEX_SHIFT 16
2125#define IXGBE_FDIRHASH_BUCKET_VALID_SHIFT 15
2126#define IXGBE_FDIRHASH_SIG_SW_INDEX_SHIFT 16
2127
2128#define IXGBE_FDIRCMD_CMD_MASK 0x00000003
2129#define IXGBE_FDIRCMD_CMD_ADD_FLOW 0x00000001
2130#define IXGBE_FDIRCMD_CMD_REMOVE_FLOW 0x00000002
2131#define IXGBE_FDIRCMD_CMD_QUERY_REM_FILT 0x00000003
c04f6ca8 2132#define IXGBE_FDIRCMD_FILTER_VALID 0x00000004
bfde493e
PWJ
2133#define IXGBE_FDIRCMD_FILTER_UPDATE 0x00000008
2134#define IXGBE_FDIRCMD_IPv6DMATCH 0x00000010
2135#define IXGBE_FDIRCMD_L4TYPE_UDP 0x00000020
2136#define IXGBE_FDIRCMD_L4TYPE_TCP 0x00000040
2137#define IXGBE_FDIRCMD_L4TYPE_SCTP 0x00000060
2138#define IXGBE_FDIRCMD_IPV6 0x00000080
2139#define IXGBE_FDIRCMD_CLEARHT 0x00000100
2140#define IXGBE_FDIRCMD_DROP 0x00000200
2141#define IXGBE_FDIRCMD_INT 0x00000400
2142#define IXGBE_FDIRCMD_LAST 0x00000800
2143#define IXGBE_FDIRCMD_COLLISION 0x00001000
2144#define IXGBE_FDIRCMD_QUEUE_EN 0x00008000
905e4a41 2145#define IXGBE_FDIRCMD_FLOW_TYPE_SHIFT 5
bfde493e
PWJ
2146#define IXGBE_FDIRCMD_RX_QUEUE_SHIFT 16
2147#define IXGBE_FDIRCMD_VT_POOL_SHIFT 24
2148#define IXGBE_FDIR_INIT_DONE_POLL 10
2149#define IXGBE_FDIRCMD_CMD_POLL 10
2150
c04f6ca8
AD
2151#define IXGBE_FDIR_DROP_QUEUE 127
2152
9612de92
ET
2153/* Manageablility Host Interface defines */
2154#define IXGBE_HI_MAX_BLOCK_BYTE_LENGTH 1792 /* Num of bytes in range */
2155#define IXGBE_HI_MAX_BLOCK_DWORD_LENGTH 448 /* Num of dwords in range */
2156#define IXGBE_HI_COMMAND_TIMEOUT 500 /* Process HI command limit */
2157
2158/* CEM Support */
2159#define FW_CEM_HDR_LEN 0x4
2160#define FW_CEM_CMD_DRIVER_INFO 0xDD
2161#define FW_CEM_CMD_DRIVER_INFO_LEN 0x5
a38a104d
DS
2162#define FW_CEM_CMD_RESERVED 0x0
2163#define FW_CEM_UNUSED_VER 0x0
9612de92
ET
2164#define FW_CEM_MAX_RETRIES 3
2165#define FW_CEM_RESP_STATUS_SUCCESS 0x1
2166
2167/* Host Interface Command Structures */
2168struct ixgbe_hic_hdr {
2169 u8 cmd;
2170 u8 buf_len;
2171 union {
2172 u8 cmd_resv;
2173 u8 ret_status;
2174 } cmd_or_resp;
2175 u8 checksum;
2176};
2177
2178struct ixgbe_hic_drv_info {
2179 struct ixgbe_hic_hdr hdr;
2180 u8 port_num;
2181 u8 ver_sub;
2182 u8 ver_build;
2183 u8 ver_min;
2184 u8 ver_maj;
2185 u8 pad; /* end spacing to ensure length is mult. of dword */
2186 u16 pad2; /* end spacing to ensure length is mult. of dword2 */
2187};
2188
9a799d71
AK
2189/* Transmit Descriptor - Advanced */
2190union ixgbe_adv_tx_desc {
2191 struct {
c44ade9e 2192 __le64 buffer_addr; /* Address of descriptor's data buf */
8327d000
AV
2193 __le32 cmd_type_len;
2194 __le32 olinfo_status;
9a799d71
AK
2195 } read;
2196 struct {
8327d000
AV
2197 __le64 rsvd; /* Reserved */
2198 __le32 nxtseq_seed;
2199 __le32 status;
9a799d71
AK
2200 } wb;
2201};
2202
9a799d71
AK
2203/* Receive Descriptor - Advanced */
2204union ixgbe_adv_rx_desc {
2205 struct {
8327d000
AV
2206 __le64 pkt_addr; /* Packet buffer address */
2207 __le64 hdr_addr; /* Header buffer address */
9a799d71
AK
2208 } read;
2209 struct {
2210 struct {
7c6e0a43
JB
2211 union {
2212 __le32 data;
2213 struct {
c44ade9e
JB
2214 __le16 pkt_info; /* RSS, Pkt type */
2215 __le16 hdr_info; /* Splithdr, hdrlen */
7c6e0a43 2216 } hs_rss;
9a799d71
AK
2217 } lo_dword;
2218 union {
8327d000 2219 __le32 rss; /* RSS Hash */
9a799d71 2220 struct {
8327d000 2221 __le16 ip_id; /* IP id */
9da09bb1 2222 __le16 csum; /* Packet Checksum */
9a799d71
AK
2223 } csum_ip;
2224 } hi_dword;
2225 } lower;
2226 struct {
8327d000
AV
2227 __le32 status_error; /* ext status/error */
2228 __le16 length; /* Packet length */
2229 __le16 vlan; /* VLAN tag */
9a799d71
AK
2230 } upper;
2231 } wb; /* writeback */
2232};
2233
2234/* Context descriptors */
2235struct ixgbe_adv_tx_context_desc {
8327d000
AV
2236 __le32 vlan_macip_lens;
2237 __le32 seqnum_seed;
2238 __le32 type_tucmd_mlhl;
2239 __le32 mss_l4len_idx;
9a799d71
AK
2240};
2241
2242/* Adv Transmit Descriptor Config Masks */
c44ade9e 2243#define IXGBE_ADVTXD_DTALEN_MASK 0x0000FFFF /* Data buf length(bytes) */
11afc1b1
PW
2244#define IXGBE_ADVTXD_MAC_LINKSEC 0x00040000 /* Insert LinkSec */
2245#define IXGBE_ADVTXD_IPSEC_SA_INDEX_MASK 0x000003FF /* IPSec SA index */
2246#define IXGBE_ADVTXD_IPSEC_ESP_LEN_MASK 0x000001FF /* IPSec ESP length */
9a799d71
AK
2247#define IXGBE_ADVTXD_DTYP_MASK 0x00F00000 /* DTYP mask */
2248#define IXGBE_ADVTXD_DTYP_CTXT 0x00200000 /* Advanced Context Desc */
2249#define IXGBE_ADVTXD_DTYP_DATA 0x00300000 /* Advanced Data Descriptor */
2250#define IXGBE_ADVTXD_DCMD_EOP IXGBE_TXD_CMD_EOP /* End of Packet */
2251#define IXGBE_ADVTXD_DCMD_IFCS IXGBE_TXD_CMD_IFCS /* Insert FCS */
9a799d71 2252#define IXGBE_ADVTXD_DCMD_RS IXGBE_TXD_CMD_RS /* Report Status */
c44ade9e 2253#define IXGBE_ADVTXD_DCMD_DDTYP_ISCSI 0x10000000 /* DDP hdr type or iSCSI */
9a799d71
AK
2254#define IXGBE_ADVTXD_DCMD_DEXT IXGBE_TXD_CMD_DEXT /* Desc ext (1=Adv) */
2255#define IXGBE_ADVTXD_DCMD_VLE IXGBE_TXD_CMD_VLE /* VLAN pkt enable */
2256#define IXGBE_ADVTXD_DCMD_TSE 0x80000000 /* TCP Seg enable */
2257#define IXGBE_ADVTXD_STAT_DD IXGBE_TXD_STAT_DD /* Descriptor Done */
c44ade9e 2258#define IXGBE_ADVTXD_STAT_SN_CRC 0x00000002 /* NXTSEQ/SEED pres in WB */
9a799d71
AK
2259#define IXGBE_ADVTXD_STAT_RSV 0x0000000C /* STA Reserved */
2260#define IXGBE_ADVTXD_IDX_SHIFT 4 /* Adv desc Index shift */
c44ade9e 2261#define IXGBE_ADVTXD_CC 0x00000080 /* Check Context */
9a799d71
AK
2262#define IXGBE_ADVTXD_POPTS_SHIFT 8 /* Adv desc POPTS shift */
2263#define IXGBE_ADVTXD_POPTS_IXSM (IXGBE_TXD_POPTS_IXSM << \
c44ade9e 2264 IXGBE_ADVTXD_POPTS_SHIFT)
9a799d71 2265#define IXGBE_ADVTXD_POPTS_TXSM (IXGBE_TXD_POPTS_TXSM << \
c44ade9e
JB
2266 IXGBE_ADVTXD_POPTS_SHIFT)
2267#define IXGBE_ADVTXD_POPTS_ISCO_1ST 0x00000000 /* 1st TSO of iSCSI PDU */
2268#define IXGBE_ADVTXD_POPTS_ISCO_MDL 0x00000800 /* Middle TSO of iSCSI PDU */
2269#define IXGBE_ADVTXD_POPTS_ISCO_LAST 0x00001000 /* Last TSO of iSCSI PDU */
2270#define IXGBE_ADVTXD_POPTS_ISCO_FULL 0x00001800 /* 1st&Last TSO-full iSCSI PDU */
2271#define IXGBE_ADVTXD_POPTS_RSV 0x00002000 /* POPTS Reserved */
2272#define IXGBE_ADVTXD_PAYLEN_SHIFT 14 /* Adv desc PAYLEN shift */
2273#define IXGBE_ADVTXD_MACLEN_SHIFT 9 /* Adv ctxt desc mac len shift */
2274#define IXGBE_ADVTXD_VLAN_SHIFT 16 /* Adv ctxt vlan tag shift */
2275#define IXGBE_ADVTXD_TUCMD_IPV4 0x00000400 /* IP Packet Type: 1=IPv4 */
2276#define IXGBE_ADVTXD_TUCMD_IPV6 0x00000000 /* IP Packet Type: 0=IPv6 */
2277#define IXGBE_ADVTXD_TUCMD_L4T_UDP 0x00000000 /* L4 Packet TYPE of UDP */
2278#define IXGBE_ADVTXD_TUCMD_L4T_TCP 0x00000800 /* L4 Packet TYPE of TCP */
2279#define IXGBE_ADVTXD_TUCMD_L4T_SCTP 0x00001000 /* L4 Packet TYPE of SCTP */
2280#define IXGBE_ADVTXD_TUCMD_MKRREQ 0x00002000 /*Req requires Markers and CRC*/
11afc1b1
PW
2281#define IXGBE_ADVTXD_POPTS_IPSEC 0x00000400 /* IPSec offload request */
2282#define IXGBE_ADVTXD_TUCMD_IPSEC_TYPE_ESP 0x00002000 /* IPSec Type ESP */
2283#define IXGBE_ADVTXD_TUCMD_IPSEC_ENCRYPT_EN 0x00004000/* ESP Encrypt Enable */
bff66176
YZ
2284#define IXGBE_ADVTXT_TUCMD_FCOE 0x00008000 /* FCoE Frame Type */
2285#define IXGBE_ADVTXD_FCOEF_EOF_MASK (0x3 << 10) /* FC EOF index */
2286#define IXGBE_ADVTXD_FCOEF_SOF ((1 << 2) << 10) /* FC SOF index */
2287#define IXGBE_ADVTXD_FCOEF_PARINC ((1 << 3) << 10) /* Rel_Off in F_CTL */
2288#define IXGBE_ADVTXD_FCOEF_ORIE ((1 << 4) << 10) /* Orientation: End */
2289#define IXGBE_ADVTXD_FCOEF_ORIS ((1 << 5) << 10) /* Orientation: Start */
2290#define IXGBE_ADVTXD_FCOEF_EOF_N (0x0 << 10) /* 00: EOFn */
2291#define IXGBE_ADVTXD_FCOEF_EOF_T (0x1 << 10) /* 01: EOFt */
2292#define IXGBE_ADVTXD_FCOEF_EOF_NI (0x2 << 10) /* 10: EOFni */
2293#define IXGBE_ADVTXD_FCOEF_EOF_A (0x3 << 10) /* 11: EOFa */
c44ade9e
JB
2294#define IXGBE_ADVTXD_L4LEN_SHIFT 8 /* Adv ctxt L4LEN shift */
2295#define IXGBE_ADVTXD_MSS_SHIFT 16 /* Adv ctxt MSS shift */
2296
2297/* Autonegotiation advertised speeds */
2298typedef u32 ixgbe_autoneg_advertised;
9a799d71 2299/* Link speed */
c44ade9e 2300typedef u32 ixgbe_link_speed;
9a799d71
AK
2301#define IXGBE_LINK_SPEED_UNKNOWN 0
2302#define IXGBE_LINK_SPEED_100_FULL 0x0008
2303#define IXGBE_LINK_SPEED_1GB_FULL 0x0020
2304#define IXGBE_LINK_SPEED_10GB_FULL 0x0080
c44ade9e
JB
2305#define IXGBE_LINK_SPEED_82598_AUTONEG (IXGBE_LINK_SPEED_1GB_FULL | \
2306 IXGBE_LINK_SPEED_10GB_FULL)
11afc1b1
PW
2307#define IXGBE_LINK_SPEED_82599_AUTONEG (IXGBE_LINK_SPEED_100_FULL | \
2308 IXGBE_LINK_SPEED_1GB_FULL | \
2309 IXGBE_LINK_SPEED_10GB_FULL)
2310
c44ade9e
JB
2311
2312/* Physical layer type */
2313typedef u32 ixgbe_physical_layer;
2314#define IXGBE_PHYSICAL_LAYER_UNKNOWN 0
2315#define IXGBE_PHYSICAL_LAYER_10GBASE_T 0x0001
2316#define IXGBE_PHYSICAL_LAYER_1000BASE_T 0x0002
04193058 2317#define IXGBE_PHYSICAL_LAYER_100BASE_TX 0x0004
c44ade9e
JB
2318#define IXGBE_PHYSICAL_LAYER_SFP_PLUS_CU 0x0008
2319#define IXGBE_PHYSICAL_LAYER_10GBASE_LR 0x0010
2320#define IXGBE_PHYSICAL_LAYER_10GBASE_LRM 0x0020
2321#define IXGBE_PHYSICAL_LAYER_10GBASE_SR 0x0040
2322#define IXGBE_PHYSICAL_LAYER_10GBASE_KX4 0x0080
2323#define IXGBE_PHYSICAL_LAYER_10GBASE_CX4 0x0100
2324#define IXGBE_PHYSICAL_LAYER_1000BASE_KX 0x0200
2325#define IXGBE_PHYSICAL_LAYER_1000BASE_BX 0x0400
04193058 2326#define IXGBE_PHYSICAL_LAYER_10GBASE_KR 0x0800
1fcf03e6 2327#define IXGBE_PHYSICAL_LAYER_10GBASE_XAUI 0x1000
ea0a04df 2328#define IXGBE_PHYSICAL_LAYER_SFP_ACTIVE_DA 0x2000
9a799d71 2329
9da712d2
JF
2330/* Flow Control Data Sheet defined values
2331 * Calculation and defines taken from 802.1bb Annex O
2332 */
2333
2334/* BitTimes (BT) conversion */
2335#define IXGBE_BT2KB(BT) ((BT + 1023) / (8 * 1024))
2336#define IXGBE_B2BT(BT) (BT * 8)
2337
2338/* Calculate Delay to respond to PFC */
2339#define IXGBE_PFC_D 672
2340
2341/* Calculate Cable Delay */
2342#define IXGBE_CABLE_DC 5556 /* Delay Copper */
2343#define IXGBE_CABLE_DO 5000 /* Delay Optical */
2344
2345/* Calculate Interface Delay X540 */
2346#define IXGBE_PHY_DC 25600 /* Delay 10G BASET */
2347#define IXGBE_MAC_DC 8192 /* Delay Copper XAUI interface */
2348#define IXGBE_XAUI_DC (2 * 2048) /* Delay Copper Phy */
2349
2350#define IXGBE_ID_X540 (IXGBE_MAC_DC + IXGBE_XAUI_DC + IXGBE_PHY_DC)
2351
2352/* Calculate Interface Delay 82598, 82599 */
2353#define IXGBE_PHY_D 12800
2354#define IXGBE_MAC_D 4096
2355#define IXGBE_XAUI_D (2 * 1024)
2356
2357#define IXGBE_ID (IXGBE_MAC_D + IXGBE_XAUI_D + IXGBE_PHY_D)
2358
2359/* Calculate Delay incurred from higher layer */
2360#define IXGBE_HD 6144
2361
2362/* Calculate PCI Bus delay for low thresholds */
2363#define IXGBE_PCI_DELAY 10000
2364
2365/* Calculate X540 delay value in bit times */
2366#define IXGBE_FILL_RATE (36 / 25)
2367
2368#define IXGBE_DV_X540(LINK, TC) (IXGBE_FILL_RATE * \
2369 (IXGBE_B2BT(LINK) + IXGBE_PFC_D + \
2370 (2 * IXGBE_CABLE_DC) + \
2371 (2 * IXGBE_ID_X540) + \
2372 IXGBE_HD + IXGBE_B2BT(TC)))
2373
2374/* Calculate 82599, 82598 delay value in bit times */
2375#define IXGBE_DV(LINK, TC) (IXGBE_FILL_RATE * \
2376 (IXGBE_B2BT(LINK) + IXGBE_PFC_D + \
2377 (2 * IXGBE_CABLE_DC) + (2 * IXGBE_ID) + \
2378 IXGBE_HD + IXGBE_B2BT(TC)))
16b61beb 2379
9da712d2
JF
2380/* Calculate low threshold delay values */
2381#define IXGBE_LOW_DV_X540(TC) (2 * IXGBE_B2BT(TC) + \
2382 (IXGBE_FILL_RATE * IXGBE_PCI_DELAY))
2383#define IXGBE_LOW_DV(TC) (2 * IXGBE_LOW_DV_X540(TC))
16b61beb 2384
bfde493e 2385/* Software ATR hash keys */
905e4a41
AD
2386#define IXGBE_ATR_BUCKET_HASH_KEY 0x3DAD14E2
2387#define IXGBE_ATR_SIGNATURE_HASH_KEY 0x174D3614
bfde493e 2388
905e4a41
AD
2389/* Software ATR input stream values and masks */
2390#define IXGBE_ATR_HASH_MASK 0x7fff
bfde493e 2391#define IXGBE_ATR_L4TYPE_MASK 0x3
bfde493e
PWJ
2392#define IXGBE_ATR_L4TYPE_UDP 0x1
2393#define IXGBE_ATR_L4TYPE_TCP 0x2
2394#define IXGBE_ATR_L4TYPE_SCTP 0x3
905e4a41
AD
2395#define IXGBE_ATR_L4TYPE_IPV6_MASK 0x4
2396enum ixgbe_atr_flow_type {
2397 IXGBE_ATR_FLOW_TYPE_IPV4 = 0x0,
2398 IXGBE_ATR_FLOW_TYPE_UDPV4 = 0x1,
2399 IXGBE_ATR_FLOW_TYPE_TCPV4 = 0x2,
2400 IXGBE_ATR_FLOW_TYPE_SCTPV4 = 0x3,
2401 IXGBE_ATR_FLOW_TYPE_IPV6 = 0x4,
2402 IXGBE_ATR_FLOW_TYPE_UDPV6 = 0x5,
2403 IXGBE_ATR_FLOW_TYPE_TCPV6 = 0x6,
2404 IXGBE_ATR_FLOW_TYPE_SCTPV6 = 0x7,
2405};
bfde493e
PWJ
2406
2407/* Flow Director ATR input struct. */
905e4a41
AD
2408union ixgbe_atr_input {
2409 /*
2410 * Byte layout in order, all values with MSB first:
bfde493e 2411 *
905e4a41
AD
2412 * vm_pool - 1 byte
2413 * flow_type - 1 byte
bfde493e
PWJ
2414 * vlan_id - 2 bytes
2415 * src_ip - 16 bytes
2416 * dst_ip - 16 bytes
2417 * src_port - 2 bytes
2418 * dst_port - 2 bytes
2419 * flex_bytes - 2 bytes
c04f6ca8 2420 * bkt_hash - 2 bytes
bfde493e 2421 */
905e4a41
AD
2422 struct {
2423 u8 vm_pool;
2424 u8 flow_type;
2425 __be16 vlan_id;
2426 __be32 dst_ip[4];
2427 __be32 src_ip[4];
2428 __be16 src_port;
2429 __be16 dst_port;
2430 __be16 flex_bytes;
c04f6ca8 2431 __be16 bkt_hash;
905e4a41
AD
2432 } formatted;
2433 __be32 dword_stream[11];
bfde493e
PWJ
2434};
2435
69830529
AD
2436/* Flow Director compressed ATR hash input struct */
2437union ixgbe_atr_hash_dword {
2438 struct {
2439 u8 vm_pool;
2440 u8 flow_type;
2441 __be16 vlan_id;
2442 } formatted;
2443 __be32 ip;
2444 struct {
2445 __be16 src;
2446 __be16 dst;
2447 } port;
2448 __be16 flex_bytes;
2449 __be32 dword;
2450};
2451
9a799d71
AK
2452enum ixgbe_eeprom_type {
2453 ixgbe_eeprom_uninitialized = 0,
2454 ixgbe_eeprom_spi,
fe15e8e1 2455 ixgbe_flash,
9a799d71
AK
2456 ixgbe_eeprom_none /* No NVM support */
2457};
2458
2459enum ixgbe_mac_type {
2460 ixgbe_mac_unknown = 0,
2461 ixgbe_mac_82598EB,
11afc1b1 2462 ixgbe_mac_82599EB,
fe15e8e1 2463 ixgbe_mac_X540,
9a799d71
AK
2464 ixgbe_num_macs
2465};
2466
2467enum ixgbe_phy_type {
2468 ixgbe_phy_unknown = 0,
21cc5b4f 2469 ixgbe_phy_none,
0befdb3e 2470 ixgbe_phy_tn,
fe15e8e1 2471 ixgbe_phy_aq,
11afc1b1 2472 ixgbe_phy_cu_unknown,
9a799d71 2473 ixgbe_phy_qt,
c44ade9e 2474 ixgbe_phy_xaui,
c4900be0 2475 ixgbe_phy_nl,
ea0a04df
DS
2476 ixgbe_phy_sfp_passive_tyco,
2477 ixgbe_phy_sfp_passive_unknown,
2478 ixgbe_phy_sfp_active_unknown,
c44ade9e
JB
2479 ixgbe_phy_sfp_avago,
2480 ixgbe_phy_sfp_ftl,
ea0a04df 2481 ixgbe_phy_sfp_ftl_active,
c44ade9e 2482 ixgbe_phy_sfp_unknown,
11afc1b1 2483 ixgbe_phy_sfp_intel,
fa466e91 2484 ixgbe_phy_sfp_unsupported,
c44ade9e
JB
2485 ixgbe_phy_generic
2486};
2487
2488/*
2489 * SFP+ module type IDs:
2490 *
11afc1b1 2491 * ID Module Type
c44ade9e 2492 * =============
11afc1b1
PW
2493 * 0 SFP_DA_CU
2494 * 1 SFP_SR
2495 * 2 SFP_LR
2496 * 3 SFP_DA_CU_CORE0 - 82599-specific
2497 * 4 SFP_DA_CU_CORE1 - 82599-specific
2498 * 5 SFP_SR/LR_CORE0 - 82599-specific
2499 * 6 SFP_SR/LR_CORE1 - 82599-specific
c44ade9e
JB
2500 */
2501enum ixgbe_sfp_type {
2502 ixgbe_sfp_type_da_cu = 0,
2503 ixgbe_sfp_type_sr = 1,
2504 ixgbe_sfp_type_lr = 2,
11afc1b1
PW
2505 ixgbe_sfp_type_da_cu_core0 = 3,
2506 ixgbe_sfp_type_da_cu_core1 = 4,
2507 ixgbe_sfp_type_srlr_core0 = 5,
2508 ixgbe_sfp_type_srlr_core1 = 6,
ea0a04df
DS
2509 ixgbe_sfp_type_da_act_lmt_core0 = 7,
2510 ixgbe_sfp_type_da_act_lmt_core1 = 8,
cb836a97
DS
2511 ixgbe_sfp_type_1g_cu_core0 = 9,
2512 ixgbe_sfp_type_1g_cu_core1 = 10,
c4900be0 2513 ixgbe_sfp_type_not_present = 0xFFFE,
c44ade9e 2514 ixgbe_sfp_type_unknown = 0xFFFF
9a799d71
AK
2515};
2516
2517enum ixgbe_media_type {
2518 ixgbe_media_type_unknown = 0,
2519 ixgbe_media_type_fiber,
4f6290cf 2520 ixgbe_media_type_fiber_lco,
9a799d71 2521 ixgbe_media_type_copper,
c44ade9e 2522 ixgbe_media_type_backplane,
6b1be199 2523 ixgbe_media_type_cx4,
c44ade9e 2524 ixgbe_media_type_virtual
9a799d71
AK
2525};
2526
2527/* Flow Control Settings */
0ecc061d 2528enum ixgbe_fc_mode {
9a799d71
AK
2529 ixgbe_fc_none = 0,
2530 ixgbe_fc_rx_pause,
2531 ixgbe_fc_tx_pause,
2532 ixgbe_fc_full,
bb3daa4a
PW
2533#ifdef CONFIG_DCB
2534 ixgbe_fc_pfc,
2535#endif
9a799d71
AK
2536 ixgbe_fc_default
2537};
2538
cd7e1f0b
DS
2539/* Smart Speed Settings */
2540#define IXGBE_SMARTSPEED_MAX_RETRIES 3
2541enum ixgbe_smart_speed {
2542 ixgbe_smart_speed_auto = 0,
2543 ixgbe_smart_speed_on,
2544 ixgbe_smart_speed_off
2545};
2546
11afc1b1
PW
2547/* PCI bus types */
2548enum ixgbe_bus_type {
2549 ixgbe_bus_type_unknown = 0,
2550 ixgbe_bus_type_pci,
2551 ixgbe_bus_type_pcix,
2552 ixgbe_bus_type_pci_express,
2553 ixgbe_bus_type_reserved
2554};
2555
2556/* PCI bus speeds */
2557enum ixgbe_bus_speed {
2558 ixgbe_bus_speed_unknown = 0,
26d6899b
ET
2559 ixgbe_bus_speed_33 = 33,
2560 ixgbe_bus_speed_66 = 66,
2561 ixgbe_bus_speed_100 = 100,
2562 ixgbe_bus_speed_120 = 120,
2563 ixgbe_bus_speed_133 = 133,
2564 ixgbe_bus_speed_2500 = 2500,
2565 ixgbe_bus_speed_5000 = 5000,
11afc1b1
PW
2566 ixgbe_bus_speed_reserved
2567};
2568
2569/* PCI bus widths */
2570enum ixgbe_bus_width {
2571 ixgbe_bus_width_unknown = 0,
26d6899b
ET
2572 ixgbe_bus_width_pcie_x1 = 1,
2573 ixgbe_bus_width_pcie_x2 = 2,
11afc1b1
PW
2574 ixgbe_bus_width_pcie_x4 = 4,
2575 ixgbe_bus_width_pcie_x8 = 8,
26d6899b
ET
2576 ixgbe_bus_width_32 = 32,
2577 ixgbe_bus_width_64 = 64,
11afc1b1
PW
2578 ixgbe_bus_width_reserved
2579};
2580
9a799d71
AK
2581struct ixgbe_addr_filter_info {
2582 u32 num_mc_addrs;
2583 u32 rar_used_count;
9a799d71 2584 u32 mta_in_use;
2c5645cf 2585 u32 overflow_promisc;
e433ea1f 2586 bool uc_set_promisc;
2c5645cf 2587 bool user_set_promisc;
9a799d71
AK
2588};
2589
11afc1b1
PW
2590/* Bus parameters */
2591struct ixgbe_bus_info {
2592 enum ixgbe_bus_speed speed;
2593 enum ixgbe_bus_width width;
2594 enum ixgbe_bus_type type;
2595
2596 u16 func;
2597 u16 lan_id;
2598};
2599
9a799d71
AK
2600/* Flow control parameters */
2601struct ixgbe_fc_info {
9da712d2 2602 u32 high_water[MAX_TRAFFIC_CLASS]; /* Flow Control High-water */
9a799d71
AK
2603 u32 low_water; /* Flow Control Low-water */
2604 u16 pause_time; /* Flow Control Pause timer */
2605 bool send_xon; /* Flow control send XON */
2606 bool strict_ieee; /* Strict IEEE mode */
620fa036
MC
2607 bool disable_fc_autoneg; /* Do not autonegotiate FC */
2608 bool fc_was_autonegged; /* Is current_mode the result of autonegging? */
0ecc061d
PWJ
2609 enum ixgbe_fc_mode current_mode; /* FC mode in effect */
2610 enum ixgbe_fc_mode requested_mode; /* FC mode requested by caller */
9a799d71
AK
2611};
2612
2613/* Statistics counters collected by the MAC */
2614struct ixgbe_hw_stats {
2615 u64 crcerrs;
2616 u64 illerrc;
2617 u64 errbc;
2618 u64 mspdc;
2619 u64 mpctotal;
2620 u64 mpc[8];
2621 u64 mlfc;
2622 u64 mrfc;
2623 u64 rlec;
2624 u64 lxontxc;
2625 u64 lxonrxc;
2626 u64 lxofftxc;
2627 u64 lxoffrxc;
2628 u64 pxontxc[8];
2629 u64 pxonrxc[8];
2630 u64 pxofftxc[8];
2631 u64 pxoffrxc[8];
2632 u64 prc64;
2633 u64 prc127;
2634 u64 prc255;
2635 u64 prc511;
2636 u64 prc1023;
2637 u64 prc1522;
2638 u64 gprc;
2639 u64 bprc;
2640 u64 mprc;
2641 u64 gptc;
2642 u64 gorc;
2643 u64 gotc;
2644 u64 rnbc[8];
2645 u64 ruc;
2646 u64 rfc;
2647 u64 roc;
2648 u64 rjc;
2649 u64 mngprc;
2650 u64 mngpdc;
2651 u64 mngptc;
2652 u64 tor;
2653 u64 tpr;
2654 u64 tpt;
2655 u64 ptc64;
2656 u64 ptc127;
2657 u64 ptc255;
2658 u64 ptc511;
2659 u64 ptc1023;
2660 u64 ptc1522;
2661 u64 mptc;
2662 u64 bptc;
2663 u64 xec;
2664 u64 rqsmr[16];
2665 u64 tqsmr[8];
2666 u64 qprc[16];
2667 u64 qptc[16];
2668 u64 qbrc[16];
2669 u64 qbtc[16];
11afc1b1
PW
2670 u64 qprdc[16];
2671 u64 pxon2offc[8];
2672 u64 fdirustat_add;
2673 u64 fdirustat_remove;
2674 u64 fdirfstat_fadd;
2675 u64 fdirfstat_fremove;
2676 u64 fdirmatch;
2677 u64 fdirmiss;
6d45522c
YZ
2678 u64 fccrc;
2679 u64 fcoerpdc;
2680 u64 fcoeprc;
2681 u64 fcoeptc;
2682 u64 fcoedwrc;
2683 u64 fcoedwtc;
58f6bcf9
ET
2684 u64 b2ospc;
2685 u64 b2ogprc;
2686 u64 o2bgptc;
2687 u64 o2bspc;
9a799d71
AK
2688};
2689
2690/* forward declaration */
2691struct ixgbe_hw;
2692
2c5645cf
CL
2693/* iterator type for walking multicast address lists */
2694typedef u8* (*ixgbe_mc_addr_itr) (struct ixgbe_hw *hw, u8 **mc_addr_ptr,
2695 u32 *vmdq);
2696
c44ade9e
JB
2697/* Function pointer table */
2698struct ixgbe_eeprom_operations {
2699 s32 (*init_params)(struct ixgbe_hw *);
2700 s32 (*read)(struct ixgbe_hw *, u16, u16 *);
68c7005d 2701 s32 (*read_buffer)(struct ixgbe_hw *, u16, u16, u16 *);
c44ade9e 2702 s32 (*write)(struct ixgbe_hw *, u16, u16);
68c7005d 2703 s32 (*write_buffer)(struct ixgbe_hw *, u16, u16, u16 *);
c44ade9e
JB
2704 s32 (*validate_checksum)(struct ixgbe_hw *, u16 *);
2705 s32 (*update_checksum)(struct ixgbe_hw *);
a391f1d5 2706 u16 (*calc_checksum)(struct ixgbe_hw *);
c44ade9e
JB
2707};
2708
9a799d71 2709struct ixgbe_mac_operations {
c44ade9e
JB
2710 s32 (*init_hw)(struct ixgbe_hw *);
2711 s32 (*reset_hw)(struct ixgbe_hw *);
2712 s32 (*start_hw)(struct ixgbe_hw *);
2713 s32 (*clear_hw_cntrs)(struct ixgbe_hw *);
9a799d71 2714 enum ixgbe_media_type (*get_media_type)(struct ixgbe_hw *);
11afc1b1 2715 u32 (*get_supported_physical_layer)(struct ixgbe_hw *);
c44ade9e 2716 s32 (*get_mac_addr)(struct ixgbe_hw *, u8 *);
0365e6e4 2717 s32 (*get_san_mac_addr)(struct ixgbe_hw *, u8 *);
04193058 2718 s32 (*get_device_caps)(struct ixgbe_hw *, u16 *);
383ff34b 2719 s32 (*get_wwn_prefix)(struct ixgbe_hw *, u16 *, u16 *);
c44ade9e
JB
2720 s32 (*stop_adapter)(struct ixgbe_hw *);
2721 s32 (*get_bus_info)(struct ixgbe_hw *);
11afc1b1 2722 void (*set_lan_id)(struct ixgbe_hw *);
c44ade9e
JB
2723 s32 (*read_analog_reg8)(struct ixgbe_hw*, u32, u8*);
2724 s32 (*write_analog_reg8)(struct ixgbe_hw*, u32, u8);
11afc1b1
PW
2725 s32 (*setup_sfp)(struct ixgbe_hw *);
2726 s32 (*enable_rx_dma)(struct ixgbe_hw *, u32);
5e655105
DS
2727 s32 (*acquire_swfw_sync)(struct ixgbe_hw *, u16);
2728 void (*release_swfw_sync)(struct ixgbe_hw *, u16);
c44ade9e
JB
2729
2730 /* Link */
61fac744
PW
2731 void (*disable_tx_laser)(struct ixgbe_hw *);
2732 void (*enable_tx_laser)(struct ixgbe_hw *);
1097cd17 2733 void (*flap_tx_laser)(struct ixgbe_hw *);
8620a103 2734 s32 (*setup_link)(struct ixgbe_hw *, ixgbe_link_speed, bool, bool);
c44ade9e
JB
2735 s32 (*check_link)(struct ixgbe_hw *, ixgbe_link_speed *, bool *, bool);
2736 s32 (*get_link_capabilities)(struct ixgbe_hw *, ixgbe_link_speed *,
2737 bool *);
2738
80605c65
JF
2739 /* Packet Buffer Manipulation */
2740 void (*set_rxpba)(struct ixgbe_hw *, int, u32, int);
2741
c44ade9e
JB
2742 /* LED */
2743 s32 (*led_on)(struct ixgbe_hw *, u32);
2744 s32 (*led_off)(struct ixgbe_hw *, u32);
2745 s32 (*blink_led_start)(struct ixgbe_hw *, u32);
2746 s32 (*blink_led_stop)(struct ixgbe_hw *, u32);
2747
2748 /* RAR, Multicast, VLAN */
2749 s32 (*set_rar)(struct ixgbe_hw *, u32, u8 *, u32, u32);
2750 s32 (*clear_rar)(struct ixgbe_hw *, u32);
2751 s32 (*set_vmdq)(struct ixgbe_hw *, u32, u32);
2752 s32 (*clear_vmdq)(struct ixgbe_hw *, u32, u32);
2753 s32 (*init_rx_addrs)(struct ixgbe_hw *);
2853eb89 2754 s32 (*update_mc_addr_list)(struct ixgbe_hw *, struct net_device *);
c44ade9e
JB
2755 s32 (*enable_mc)(struct ixgbe_hw *);
2756 s32 (*disable_mc)(struct ixgbe_hw *);
2757 s32 (*clear_vfta)(struct ixgbe_hw *);
2758 s32 (*set_vfta)(struct ixgbe_hw *, u32, u32, bool);
2759 s32 (*init_uta_tables)(struct ixgbe_hw *);
a985b6c3
GR
2760 void (*set_mac_anti_spoofing)(struct ixgbe_hw *, bool, int);
2761 void (*set_vlan_anti_spoofing)(struct ixgbe_hw *, bool, int);
c44ade9e
JB
2762
2763 /* Flow Control */
620fa036 2764 s32 (*fc_enable)(struct ixgbe_hw *, s32);
9612de92
ET
2765
2766 /* Manageability interface */
2767 s32 (*set_fw_drv_ver)(struct ixgbe_hw *, u8, u8, u8, u8);
9a799d71
AK
2768};
2769
2770struct ixgbe_phy_operations {
c44ade9e
JB
2771 s32 (*identify)(struct ixgbe_hw *);
2772 s32 (*identify_sfp)(struct ixgbe_hw *);
04f165ef 2773 s32 (*init)(struct ixgbe_hw *);
c44ade9e
JB
2774 s32 (*reset)(struct ixgbe_hw *);
2775 s32 (*read_reg)(struct ixgbe_hw *, u32, u32, u16 *);
2776 s32 (*write_reg)(struct ixgbe_hw *, u32, u32, u16);
3957d63d 2777 s32 (*setup_link)(struct ixgbe_hw *);
c44ade9e
JB
2778 s32 (*setup_link_speed)(struct ixgbe_hw *, ixgbe_link_speed, bool,
2779 bool);
0befdb3e
JB
2780 s32 (*check_link)(struct ixgbe_hw *, ixgbe_link_speed *, bool *);
2781 s32 (*get_firmware_version)(struct ixgbe_hw *, u16 *);
c44ade9e
JB
2782 s32 (*read_i2c_byte)(struct ixgbe_hw *, u8, u8, u8 *);
2783 s32 (*write_i2c_byte)(struct ixgbe_hw *, u8, u8, u8);
2784 s32 (*read_i2c_eeprom)(struct ixgbe_hw *, u8 , u8 *);
2785 s32 (*write_i2c_eeprom)(struct ixgbe_hw *, u8, u8);
119fc60a 2786 s32 (*check_overtemp)(struct ixgbe_hw *);
9a799d71
AK
2787};
2788
9a799d71 2789struct ixgbe_eeprom_info {
c44ade9e
JB
2790 struct ixgbe_eeprom_operations ops;
2791 enum ixgbe_eeprom_type type;
11afc1b1 2792 u32 semaphore_delay;
c44ade9e
JB
2793 u16 word_size;
2794 u16 address_bits;
68c7005d 2795 u16 word_page_size;
9a799d71
AK
2796};
2797
a4297dc2 2798#define IXGBE_FLAGS_DOUBLE_RESET_REQUIRED 0x01
c44ade9e
JB
2799struct ixgbe_mac_info {
2800 struct ixgbe_mac_operations ops;
2801 enum ixgbe_mac_type type;
2802 u8 addr[IXGBE_ETH_LENGTH_OF_ADDRESS];
2803 u8 perm_addr[IXGBE_ETH_LENGTH_OF_ADDRESS];
0365e6e4 2804 u8 san_addr[IXGBE_ETH_LENGTH_OF_ADDRESS];
383ff34b
YZ
2805 /* prefix for World Wide Node Name (WWNN) */
2806 u16 wwnn_prefix;
2807 /* prefix for World Wide Port Name (WWPN) */
2808 u16 wwpn_prefix;
80960ab0
ET
2809#define IXGBE_MAX_MTA 128
2810 u32 mta_shadow[IXGBE_MAX_MTA];
c44ade9e
JB
2811 s32 mc_filter_type;
2812 u32 mcft_size;
2813 u32 vft_size;
2814 u32 num_rar_entries;
21ce849b 2815 u32 rar_highwater;
e09ad236 2816 u32 rx_pb_size;
c44ade9e
JB
2817 u32 max_tx_queues;
2818 u32 max_rx_queues;
eb7f139c 2819 u32 max_msix_vectors;
3201d313
PWJ
2820 u32 orig_autoc;
2821 u32 orig_autoc2;
2822 bool orig_link_settings_stored;
50ac58ba 2823 bool autotry_restart;
a4297dc2 2824 u8 flags;
9a799d71
AK
2825};
2826
c44ade9e
JB
2827struct ixgbe_phy_info {
2828 struct ixgbe_phy_operations ops;
6b73e10d 2829 struct mdio_if_info mdio;
c44ade9e 2830 enum ixgbe_phy_type type;
c44ade9e
JB
2831 u32 id;
2832 enum ixgbe_sfp_type sfp_type;
553b4497 2833 bool sfp_setup_needed;
c44ade9e
JB
2834 u32 revision;
2835 enum ixgbe_media_type media_type;
2836 bool reset_disable;
2837 ixgbe_autoneg_advertised autoneg_advertised;
cd7e1f0b
DS
2838 enum ixgbe_smart_speed smart_speed;
2839 bool smart_speed_active;
0ecc061d 2840 bool multispeed_fiber;
119fc60a 2841 bool reset_if_overtemp;
9a799d71
AK
2842};
2843
7f870475
GR
2844#include "ixgbe_mbx.h"
2845
2846struct ixgbe_mbx_operations {
2847 s32 (*init_params)(struct ixgbe_hw *hw);
2848 s32 (*read)(struct ixgbe_hw *, u32 *, u16, u16);
2849 s32 (*write)(struct ixgbe_hw *, u32 *, u16, u16);
2850 s32 (*read_posted)(struct ixgbe_hw *, u32 *, u16, u16);
2851 s32 (*write_posted)(struct ixgbe_hw *, u32 *, u16, u16);
2852 s32 (*check_for_msg)(struct ixgbe_hw *, u16);
2853 s32 (*check_for_ack)(struct ixgbe_hw *, u16);
2854 s32 (*check_for_rst)(struct ixgbe_hw *, u16);
2855};
2856
2857struct ixgbe_mbx_stats {
2858 u32 msgs_tx;
2859 u32 msgs_rx;
2860
2861 u32 acks;
2862 u32 reqs;
2863 u32 rsts;
2864};
2865
2866struct ixgbe_mbx_info {
2867 struct ixgbe_mbx_operations ops;
2868 struct ixgbe_mbx_stats stats;
2869 u32 timeout;
2870 u32 usec_delay;
2871 u32 v2p_mailbox;
2872 u16 size;
2873};
2874
9a799d71
AK
2875struct ixgbe_hw {
2876 u8 __iomem *hw_addr;
2877 void *back;
2878 struct ixgbe_mac_info mac;
2879 struct ixgbe_addr_filter_info addr_ctrl;
2880 struct ixgbe_fc_info fc;
2881 struct ixgbe_phy_info phy;
2882 struct ixgbe_eeprom_info eeprom;
11afc1b1 2883 struct ixgbe_bus_info bus;
7f870475 2884 struct ixgbe_mbx_info mbx;
9a799d71
AK
2885 u16 device_id;
2886 u16 vendor_id;
2887 u16 subsystem_device_id;
2888 u16 subsystem_vendor_id;
2889 u8 revision_id;
2890 bool adapter_stopped;
fe15e8e1 2891 bool force_full_reset;
9a799d71
AK
2892};
2893
c44ade9e
JB
2894struct ixgbe_info {
2895 enum ixgbe_mac_type mac;
2896 s32 (*get_invariants)(struct ixgbe_hw *);
2897 struct ixgbe_mac_operations *mac_ops;
2898 struct ixgbe_eeprom_operations *eeprom_ops;
2899 struct ixgbe_phy_operations *phy_ops;
7f870475 2900 struct ixgbe_mbx_operations *mbx_ops;
c44ade9e
JB
2901};
2902
2903
9a799d71
AK
2904/* Error Codes */
2905#define IXGBE_ERR_EEPROM -1
2906#define IXGBE_ERR_EEPROM_CHECKSUM -2
2907#define IXGBE_ERR_PHY -3
2908#define IXGBE_ERR_CONFIG -4
2909#define IXGBE_ERR_PARAM -5
2910#define IXGBE_ERR_MAC_TYPE -6
2911#define IXGBE_ERR_UNKNOWN_PHY -7
2912#define IXGBE_ERR_LINK_SETUP -8
2913#define IXGBE_ERR_ADAPTER_STOPPED -9
2914#define IXGBE_ERR_INVALID_MAC_ADDR -10
2915#define IXGBE_ERR_DEVICE_NOT_SUPPORTED -11
2916#define IXGBE_ERR_MASTER_REQUESTS_PENDING -12
2917#define IXGBE_ERR_INVALID_LINK_SETTINGS -13
2918#define IXGBE_ERR_AUTONEG_NOT_COMPLETE -14
2919#define IXGBE_ERR_RESET_FAILED -15
2920#define IXGBE_ERR_SWFW_SYNC -16
2921#define IXGBE_ERR_PHY_ADDR_INVALID -17
c44ade9e
JB
2922#define IXGBE_ERR_I2C -18
2923#define IXGBE_ERR_SFP_NOT_SUPPORTED -19
c4900be0 2924#define IXGBE_ERR_SFP_NOT_PRESENT -20
11afc1b1 2925#define IXGBE_ERR_SFP_NO_INIT_SEQ_PRESENT -21
21ce849b 2926#define IXGBE_ERR_NO_SAN_ADDR_PTR -22
bfde493e 2927#define IXGBE_ERR_FDIR_REINIT_FAILED -23
794caeb2 2928#define IXGBE_ERR_EEPROM_VERSION -24
21ce849b 2929#define IXGBE_ERR_NO_SPACE -25
119fc60a 2930#define IXGBE_ERR_OVERTEMP -26
0b0c2b31
ET
2931#define IXGBE_ERR_FC_NOT_NEGOTIATED -27
2932#define IXGBE_ERR_FC_NOT_SUPPORTED -28
2933#define IXGBE_ERR_FLOW_CONTROL -29
a7f5a5fc 2934#define IXGBE_ERR_SFP_SETUP_NOT_COMPLETE -30
289700db
DS
2935#define IXGBE_ERR_PBA_SECTION -31
2936#define IXGBE_ERR_INVALID_ARGUMENT -32
9612de92 2937#define IXGBE_ERR_HOST_INTERFACE_COMMAND -33
9a799d71
AK
2938#define IXGBE_NOT_IMPLEMENTED 0x7FFFFFFF
2939
2940#endif /* _IXGBE_TYPE_H_ */
This page took 1.118204 seconds and 5 git commands to generate.