Commit | Line | Data |
---|---|---|
50d9c84e GR |
1 | /******************************************************************************* |
2 | ||
3 | Intel 82599 Virtual Function driver | |
66c87bd5 | 4 | Copyright(c) 1999 - 2010 Intel Corporation. |
50d9c84e GR |
5 | |
6 | This program is free software; you can redistribute it and/or modify it | |
7 | under the terms and conditions of the GNU General Public License, | |
8 | version 2, as published by the Free Software Foundation. | |
9 | ||
10 | This program is distributed in the hope it will be useful, but WITHOUT | |
11 | ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | |
12 | FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for | |
13 | more details. | |
14 | ||
15 | You should have received a copy of the GNU General Public License along with | |
16 | this program; if not, write to the Free Software Foundation, Inc., | |
17 | 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA. | |
18 | ||
19 | The full GNU General Public License is included in this distribution in | |
20 | the file called "COPYING". | |
21 | ||
22 | Contact Information: | |
23 | e1000-devel Mailing List <e1000-devel@lists.sourceforge.net> | |
24 | Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 | |
25 | ||
26 | *******************************************************************************/ | |
27 | ||
28 | #ifndef _IXGBEVF_DEFINES_H_ | |
29 | #define _IXGBEVF_DEFINES_H_ | |
30 | ||
31 | /* Device IDs */ | |
32 | #define IXGBE_DEV_ID_82599_VF 0x10ED | |
2316aa2a | 33 | #define IXGBE_DEV_ID_X540_VF 0x1515 |
50d9c84e GR |
34 | |
35 | #define IXGBE_VF_IRQ_CLEAR_MASK 7 | |
36 | #define IXGBE_VF_MAX_TX_QUEUES 1 | |
37 | #define IXGBE_VF_MAX_RX_QUEUES 1 | |
50d9c84e GR |
38 | |
39 | /* Link speed */ | |
40 | typedef u32 ixgbe_link_speed; | |
41 | #define IXGBE_LINK_SPEED_1GB_FULL 0x0020 | |
42 | #define IXGBE_LINK_SPEED_10GB_FULL 0x0080 | |
43 | ||
3203df04 GR |
44 | #define IXGBE_CTRL_RST 0x04000000 /* Reset (SW) */ |
45 | #define IXGBE_RXDCTL_ENABLE 0x02000000 /* Enable specific Rx Queue */ | |
46 | #define IXGBE_TXDCTL_ENABLE 0x02000000 /* Enable specific Tx Queue */ | |
47 | #define IXGBE_LINKS_UP 0x40000000 | |
48 | #define IXGBE_LINKS_SPEED_82599 0x30000000 | |
49 | #define IXGBE_LINKS_SPEED_10G_82599 0x30000000 | |
50 | #define IXGBE_LINKS_SPEED_1G_82599 0x20000000 | |
50d9c84e GR |
51 | |
52 | /* Number of Transmit and Receive Descriptors must be a multiple of 8 */ | |
53 | #define IXGBE_REQ_TX_DESCRIPTOR_MULTIPLE 8 | |
54 | #define IXGBE_REQ_RX_DESCRIPTOR_MULTIPLE 8 | |
55 | #define IXGBE_REQ_TX_BUFFER_GRANULARITY 1024 | |
56 | ||
57 | /* Interrupt Vector Allocation Registers */ | |
58 | #define IXGBE_IVAR_ALLOC_VAL 0x80 /* Interrupt Allocation valid */ | |
59 | ||
60 | #define IXGBE_VF_INIT_TIMEOUT 200 /* Number of retries to clear RSTI */ | |
61 | ||
62 | /* Receive Config masks */ | |
63 | #define IXGBE_RXCTRL_RXEN 0x00000001 /* Enable Receiver */ | |
64 | #define IXGBE_RXCTRL_DMBYPS 0x00000002 /* Descriptor Monitor Bypass */ | |
65 | #define IXGBE_RXDCTL_ENABLE 0x02000000 /* Enable specific Rx Queue */ | |
66 | #define IXGBE_RXDCTL_VME 0x40000000 /* VLAN mode enable */ | |
69bfbec4 GR |
67 | #define IXGBE_RXDCTL_RLPMLMASK 0x00003FFF /* Only supported on the X540 */ |
68 | #define IXGBE_RXDCTL_RLPML_EN 0x00008000 | |
50d9c84e GR |
69 | |
70 | /* DCA Control */ | |
71 | #define IXGBE_DCA_TXCTRL_TX_WB_RO_EN (1 << 11) /* Tx Desc writeback RO bit */ | |
72 | ||
73 | /* PSRTYPE bit definitions */ | |
74 | #define IXGBE_PSRTYPE_TCPHDR 0x00000010 | |
75 | #define IXGBE_PSRTYPE_UDPHDR 0x00000020 | |
76 | #define IXGBE_PSRTYPE_IPV4HDR 0x00000100 | |
77 | #define IXGBE_PSRTYPE_IPV6HDR 0x00000200 | |
78 | #define IXGBE_PSRTYPE_L2HDR 0x00001000 | |
79 | ||
80 | /* SRRCTL bit definitions */ | |
81 | #define IXGBE_SRRCTL_BSIZEPKT_SHIFT 10 /* so many KBs */ | |
82 | #define IXGBE_SRRCTL_RDMTS_SHIFT 22 | |
83 | #define IXGBE_SRRCTL_RDMTS_MASK 0x01C00000 | |
84 | #define IXGBE_SRRCTL_DROP_EN 0x10000000 | |
85 | #define IXGBE_SRRCTL_BSIZEPKT_MASK 0x0000007F | |
86 | #define IXGBE_SRRCTL_BSIZEHDR_MASK 0x00003F00 | |
87 | #define IXGBE_SRRCTL_DESCTYPE_LEGACY 0x00000000 | |
88 | #define IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF 0x02000000 | |
89 | #define IXGBE_SRRCTL_DESCTYPE_HDR_SPLIT 0x04000000 | |
90 | #define IXGBE_SRRCTL_DESCTYPE_HDR_REPLICATION_LARGE_PKT 0x08000000 | |
91 | #define IXGBE_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS 0x0A000000 | |
92 | #define IXGBE_SRRCTL_DESCTYPE_MASK 0x0E000000 | |
93 | ||
94 | /* Receive Descriptor bit definitions */ | |
95 | #define IXGBE_RXD_STAT_DD 0x01 /* Descriptor Done */ | |
96 | #define IXGBE_RXD_STAT_EOP 0x02 /* End of Packet */ | |
97 | #define IXGBE_RXD_STAT_FLM 0x04 /* FDir Match */ | |
98 | #define IXGBE_RXD_STAT_VP 0x08 /* IEEE VLAN Packet */ | |
99 | #define IXGBE_RXDADV_NEXTP_MASK 0x000FFFF0 /* Next Descriptor Index */ | |
100 | #define IXGBE_RXDADV_NEXTP_SHIFT 0x00000004 | |
101 | #define IXGBE_RXD_STAT_UDPCS 0x10 /* UDP xsum calculated */ | |
102 | #define IXGBE_RXD_STAT_L4CS 0x20 /* L4 xsum calculated */ | |
103 | #define IXGBE_RXD_STAT_IPCS 0x40 /* IP xsum calculated */ | |
104 | #define IXGBE_RXD_STAT_PIF 0x80 /* passed in-exact filter */ | |
105 | #define IXGBE_RXD_STAT_CRCV 0x100 /* Speculative CRC Valid */ | |
106 | #define IXGBE_RXD_STAT_VEXT 0x200 /* 1st VLAN found */ | |
107 | #define IXGBE_RXD_STAT_UDPV 0x400 /* Valid UDP checksum */ | |
108 | #define IXGBE_RXD_STAT_DYNINT 0x800 /* Pkt caused INT via DYNINT */ | |
109 | #define IXGBE_RXD_STAT_TS 0x10000 /* Time Stamp */ | |
110 | #define IXGBE_RXD_STAT_SECP 0x20000 /* Security Processing */ | |
111 | #define IXGBE_RXD_STAT_LB 0x40000 /* Loopback Status */ | |
112 | #define IXGBE_RXD_STAT_ACK 0x8000 /* ACK Packet indication */ | |
113 | #define IXGBE_RXD_ERR_CE 0x01 /* CRC Error */ | |
114 | #define IXGBE_RXD_ERR_LE 0x02 /* Length Error */ | |
115 | #define IXGBE_RXD_ERR_PE 0x08 /* Packet Error */ | |
116 | #define IXGBE_RXD_ERR_OSE 0x10 /* Oversize Error */ | |
117 | #define IXGBE_RXD_ERR_USE 0x20 /* Undersize Error */ | |
118 | #define IXGBE_RXD_ERR_TCPE 0x40 /* TCP/UDP Checksum Error */ | |
119 | #define IXGBE_RXD_ERR_IPE 0x80 /* IP Checksum Error */ | |
120 | #define IXGBE_RXDADV_ERR_MASK 0xFFF00000 /* RDESC.ERRORS mask */ | |
121 | #define IXGBE_RXDADV_ERR_SHIFT 20 /* RDESC.ERRORS shift */ | |
122 | #define IXGBE_RXDADV_ERR_HBO 0x00800000 /*Header Buffer Overflow */ | |
123 | #define IXGBE_RXDADV_ERR_CE 0x01000000 /* CRC Error */ | |
124 | #define IXGBE_RXDADV_ERR_LE 0x02000000 /* Length Error */ | |
125 | #define IXGBE_RXDADV_ERR_PE 0x08000000 /* Packet Error */ | |
126 | #define IXGBE_RXDADV_ERR_OSE 0x10000000 /* Oversize Error */ | |
127 | #define IXGBE_RXDADV_ERR_USE 0x20000000 /* Undersize Error */ | |
128 | #define IXGBE_RXDADV_ERR_TCPE 0x40000000 /* TCP/UDP Checksum Error */ | |
129 | #define IXGBE_RXDADV_ERR_IPE 0x80000000 /* IP Checksum Error */ | |
130 | #define IXGBE_RXD_VLAN_ID_MASK 0x0FFF /* VLAN ID is in lower 12 bits */ | |
131 | #define IXGBE_RXD_PRI_MASK 0xE000 /* Priority is in upper 3 bits */ | |
132 | #define IXGBE_RXD_PRI_SHIFT 13 | |
133 | #define IXGBE_RXD_CFI_MASK 0x1000 /* CFI is bit 12 */ | |
134 | #define IXGBE_RXD_CFI_SHIFT 12 | |
135 | ||
136 | #define IXGBE_RXDADV_STAT_DD IXGBE_RXD_STAT_DD /* Done */ | |
137 | #define IXGBE_RXDADV_STAT_EOP IXGBE_RXD_STAT_EOP /* End of Packet */ | |
138 | #define IXGBE_RXDADV_STAT_FLM IXGBE_RXD_STAT_FLM /* FDir Match */ | |
139 | #define IXGBE_RXDADV_STAT_VP IXGBE_RXD_STAT_VP /* IEEE VLAN Pkt */ | |
140 | #define IXGBE_RXDADV_STAT_MASK 0x000FFFFF /* Stat/NEXTP: bit 0-19 */ | |
141 | #define IXGBE_RXDADV_STAT_FCEOFS 0x00000040 /* FCoE EOF/SOF Stat */ | |
142 | #define IXGBE_RXDADV_STAT_FCSTAT 0x00000030 /* FCoE Pkt Stat */ | |
143 | #define IXGBE_RXDADV_STAT_FCSTAT_NOMTCH 0x00000000 /* 00: No Ctxt Match */ | |
144 | #define IXGBE_RXDADV_STAT_FCSTAT_NODDP 0x00000010 /* 01: Ctxt w/o DDP */ | |
145 | #define IXGBE_RXDADV_STAT_FCSTAT_FCPRSP 0x00000020 /* 10: Recv. FCP_RSP */ | |
146 | #define IXGBE_RXDADV_STAT_FCSTAT_DDP 0x00000030 /* 11: Ctxt w/ DDP */ | |
147 | ||
148 | #define IXGBE_RXDADV_RSSTYPE_MASK 0x0000000F | |
149 | #define IXGBE_RXDADV_PKTTYPE_MASK 0x0000FFF0 | |
150 | #define IXGBE_RXDADV_PKTTYPE_MASK_EX 0x0001FFF0 | |
151 | #define IXGBE_RXDADV_HDRBUFLEN_MASK 0x00007FE0 | |
152 | #define IXGBE_RXDADV_RSCCNT_MASK 0x001E0000 | |
153 | #define IXGBE_RXDADV_RSCCNT_SHIFT 17 | |
154 | #define IXGBE_RXDADV_HDRBUFLEN_SHIFT 5 | |
155 | #define IXGBE_RXDADV_SPLITHEADER_EN 0x00001000 | |
156 | #define IXGBE_RXDADV_SPH 0x8000 | |
157 | ||
158 | #define IXGBE_RXD_ERR_FRAME_ERR_MASK ( \ | |
159 | IXGBE_RXD_ERR_CE | \ | |
160 | IXGBE_RXD_ERR_LE | \ | |
161 | IXGBE_RXD_ERR_PE | \ | |
162 | IXGBE_RXD_ERR_OSE | \ | |
163 | IXGBE_RXD_ERR_USE) | |
164 | ||
165 | #define IXGBE_RXDADV_ERR_FRAME_ERR_MASK ( \ | |
166 | IXGBE_RXDADV_ERR_CE | \ | |
167 | IXGBE_RXDADV_ERR_LE | \ | |
168 | IXGBE_RXDADV_ERR_PE | \ | |
169 | IXGBE_RXDADV_ERR_OSE | \ | |
170 | IXGBE_RXDADV_ERR_USE) | |
171 | ||
172 | #define IXGBE_TXD_POPTS_IXSM 0x01 /* Insert IP checksum */ | |
173 | #define IXGBE_TXD_POPTS_TXSM 0x02 /* Insert TCP/UDP checksum */ | |
174 | #define IXGBE_TXD_CMD_EOP 0x01000000 /* End of Packet */ | |
175 | #define IXGBE_TXD_CMD_IFCS 0x02000000 /* Insert FCS (Ethernet CRC) */ | |
176 | #define IXGBE_TXD_CMD_IC 0x04000000 /* Insert Checksum */ | |
177 | #define IXGBE_TXD_CMD_RS 0x08000000 /* Report Status */ | |
178 | #define IXGBE_TXD_CMD_DEXT 0x20000000 /* Descriptor extension (0 = legacy) */ | |
179 | #define IXGBE_TXD_CMD_VLE 0x40000000 /* Add VLAN tag */ | |
180 | #define IXGBE_TXD_STAT_DD 0x00000001 /* Descriptor Done */ | |
181 | ||
182 | /* Transmit Descriptor - Advanced */ | |
183 | union ixgbe_adv_tx_desc { | |
184 | struct { | |
185 | __le64 buffer_addr; /* Address of descriptor's data buf */ | |
186 | __le32 cmd_type_len; | |
187 | __le32 olinfo_status; | |
188 | } read; | |
189 | struct { | |
190 | __le64 rsvd; /* Reserved */ | |
191 | __le32 nxtseq_seed; | |
192 | __le32 status; | |
193 | } wb; | |
194 | }; | |
195 | ||
196 | /* Receive Descriptor - Advanced */ | |
197 | union ixgbe_adv_rx_desc { | |
198 | struct { | |
199 | __le64 pkt_addr; /* Packet buffer address */ | |
200 | __le64 hdr_addr; /* Header buffer address */ | |
201 | } read; | |
202 | struct { | |
203 | struct { | |
204 | union { | |
205 | __le32 data; | |
206 | struct { | |
207 | __le16 pkt_info; /* RSS, Pkt type */ | |
208 | __le16 hdr_info; /* Splithdr, hdrlen */ | |
209 | } hs_rss; | |
210 | } lo_dword; | |
211 | union { | |
212 | __le32 rss; /* RSS Hash */ | |
213 | struct { | |
214 | __le16 ip_id; /* IP id */ | |
215 | __le16 csum; /* Packet Checksum */ | |
216 | } csum_ip; | |
217 | } hi_dword; | |
218 | } lower; | |
219 | struct { | |
220 | __le32 status_error; /* ext status/error */ | |
221 | __le16 length; /* Packet length */ | |
222 | __le16 vlan; /* VLAN tag */ | |
223 | } upper; | |
224 | } wb; /* writeback */ | |
225 | }; | |
226 | ||
227 | /* Context descriptors */ | |
228 | struct ixgbe_adv_tx_context_desc { | |
229 | __le32 vlan_macip_lens; | |
230 | __le32 seqnum_seed; | |
231 | __le32 type_tucmd_mlhl; | |
232 | __le32 mss_l4len_idx; | |
233 | }; | |
234 | ||
235 | /* Adv Transmit Descriptor Config Masks */ | |
236 | #define IXGBE_ADVTXD_DTYP_MASK 0x00F00000 /* DTYP mask */ | |
237 | #define IXGBE_ADVTXD_DTYP_CTXT 0x00200000 /* Advanced Context Desc */ | |
238 | #define IXGBE_ADVTXD_DTYP_DATA 0x00300000 /* Advanced Data Descriptor */ | |
239 | #define IXGBE_ADVTXD_DCMD_EOP IXGBE_TXD_CMD_EOP /* End of Packet */ | |
240 | #define IXGBE_ADVTXD_DCMD_IFCS IXGBE_TXD_CMD_IFCS /* Insert FCS */ | |
241 | #define IXGBE_ADVTXD_DCMD_RS IXGBE_TXD_CMD_RS /* Report Status */ | |
242 | #define IXGBE_ADVTXD_DCMD_DEXT IXGBE_TXD_CMD_DEXT /* Desc ext (1=Adv) */ | |
243 | #define IXGBE_ADVTXD_DCMD_VLE IXGBE_TXD_CMD_VLE /* VLAN pkt enable */ | |
244 | #define IXGBE_ADVTXD_DCMD_TSE 0x80000000 /* TCP Seg enable */ | |
245 | #define IXGBE_ADVTXD_STAT_DD IXGBE_TXD_STAT_DD /* Descriptor Done */ | |
246 | #define IXGBE_ADVTXD_TUCMD_IPV4 0x00000400 /* IP Packet Type: 1=IPv4 */ | |
247 | #define IXGBE_ADVTXD_TUCMD_IPV6 0x00000000 /* IP Packet Type: 0=IPv6 */ | |
248 | #define IXGBE_ADVTXD_TUCMD_L4T_UDP 0x00000000 /* L4 Packet TYPE of UDP */ | |
249 | #define IXGBE_ADVTXD_TUCMD_L4T_TCP 0x00000800 /* L4 Packet TYPE of TCP */ | |
250 | #define IXGBE_ADVTXD_TUCMD_L4T_SCTP 0x00001000 /* L4 Packet TYPE of SCTP */ | |
251 | #define IXGBE_ADVTXD_IDX_SHIFT 4 /* Adv desc Index shift */ | |
252 | #define IXGBE_ADVTXD_POPTS_SHIFT 8 /* Adv desc POPTS shift */ | |
253 | #define IXGBE_ADVTXD_POPTS_IXSM (IXGBE_TXD_POPTS_IXSM << \ | |
254 | IXGBE_ADVTXD_POPTS_SHIFT) | |
255 | #define IXGBE_ADVTXD_POPTS_TXSM (IXGBE_TXD_POPTS_TXSM << \ | |
256 | IXGBE_ADVTXD_POPTS_SHIFT) | |
257 | #define IXGBE_ADVTXD_PAYLEN_SHIFT 14 /* Adv desc PAYLEN shift */ | |
258 | #define IXGBE_ADVTXD_MACLEN_SHIFT 9 /* Adv ctxt desc mac len shift */ | |
259 | #define IXGBE_ADVTXD_VLAN_SHIFT 16 /* Adv ctxt vlan tag shift */ | |
260 | #define IXGBE_ADVTXD_L4LEN_SHIFT 8 /* Adv ctxt L4LEN shift */ | |
261 | #define IXGBE_ADVTXD_MSS_SHIFT 16 /* Adv ctxt MSS shift */ | |
262 | ||
263 | /* Interrupt register bitmasks */ | |
264 | ||
265 | /* Extended Interrupt Cause Read */ | |
266 | #define IXGBE_EICR_RTX_QUEUE 0x0000FFFF /* RTx Queue Interrupt */ | |
267 | #define IXGBE_EICR_MAILBOX 0x00080000 /* VF to PF Mailbox Interrupt */ | |
268 | #define IXGBE_EICR_OTHER 0x80000000 /* Interrupt Cause Active */ | |
269 | ||
270 | /* Extended Interrupt Cause Set */ | |
271 | #define IXGBE_EICS_RTX_QUEUE IXGBE_EICR_RTX_QUEUE /* RTx Queue Interrupt */ | |
272 | #define IXGBE_EICS_MAILBOX IXGBE_EICR_MAILBOX /* VF to PF Mailbox Int */ | |
273 | #define IXGBE_EICS_OTHER IXGBE_EICR_OTHER /* INT Cause Active */ | |
274 | ||
275 | /* Extended Interrupt Mask Set */ | |
276 | #define IXGBE_EIMS_RTX_QUEUE IXGBE_EICR_RTX_QUEUE /* RTx Queue Interrupt */ | |
277 | #define IXGBE_EIMS_MAILBOX IXGBE_EICR_MAILBOX /* VF to PF Mailbox Int */ | |
278 | #define IXGBE_EIMS_OTHER IXGBE_EICR_OTHER /* INT Cause Active */ | |
279 | ||
280 | /* Extended Interrupt Mask Clear */ | |
281 | #define IXGBE_EIMC_RTX_QUEUE IXGBE_EICR_RTX_QUEUE /* RTx Queue Interrupt */ | |
282 | #define IXGBE_EIMC_MAILBOX IXGBE_EICR_MAILBOX /* VF to PF Mailbox Int */ | |
283 | #define IXGBE_EIMC_OTHER IXGBE_EICR_OTHER /* INT Cause Active */ | |
284 | ||
285 | #define IXGBE_EIMS_ENABLE_MASK ( \ | |
286 | IXGBE_EIMS_RTX_QUEUE | \ | |
287 | IXGBE_EIMS_MAILBOX | \ | |
288 | IXGBE_EIMS_OTHER) | |
289 | ||
290 | #define IXGBE_EITR_CNT_WDIS 0x80000000 | |
291 | ||
292 | /* Error Codes */ | |
293 | #define IXGBE_ERR_INVALID_MAC_ADDR -1 | |
294 | #define IXGBE_ERR_RESET_FAILED -2 | |
295 | ||
296 | #endif /* _IXGBEVF_DEFINES_H_ */ |