ipv6: use ip6_flowinfo helper
[deliverable/linux.git] / drivers / net / ethernet / mellanox / mlx4 / mlx4.h
CommitLineData
225c7b1f
RD
1/*
2 * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
3 * Copyright (c) 2005 Sun Microsystems, Inc. All rights reserved.
4 * Copyright (c) 2005, 2006, 2007 Cisco Systems. All rights reserved.
51a379d0 5 * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
225c7b1f
RD
6 * Copyright (c) 2004 Voltaire, Inc. All rights reserved.
7 *
8 * This software is available to you under a choice of one of two
9 * licenses. You may choose to be licensed under the terms of the GNU
10 * General Public License (GPL) Version 2, available from the file
11 * COPYING in the main directory of this source tree, or the
12 * OpenIB.org BSD license below:
13 *
14 * Redistribution and use in source and binary forms, with or
15 * without modification, are permitted provided that the following
16 * conditions are met:
17 *
18 * - Redistributions of source code must retain the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer.
21 *
22 * - Redistributions in binary form must reproduce the above
23 * copyright notice, this list of conditions and the following
24 * disclaimer in the documentation and/or other materials
25 * provided with the distribution.
26 *
27 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
28 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
29 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
30 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
31 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
32 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
33 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
34 * SOFTWARE.
35 */
36
37#ifndef MLX4_H
38#define MLX4_H
39
525f5f44 40#include <linux/mutex.h>
225c7b1f 41#include <linux/radix-tree.h>
4af1c048 42#include <linux/rbtree.h>
ee49bd93 43#include <linux/timer.h>
3142788b 44#include <linux/semaphore.h>
27bf91d6 45#include <linux/workqueue.h>
225c7b1f
RD
46
47#include <linux/mlx4/device.h>
37608eea 48#include <linux/mlx4/driver.h>
225c7b1f 49#include <linux/mlx4/doorbell.h>
623ed84b 50#include <linux/mlx4/cmd.h>
225c7b1f
RD
51
52#define DRV_NAME "mlx4_core"
ab9c17a0 53#define PFX DRV_NAME ": "
7d4b6bcc
YP
54#define DRV_VERSION "1.1"
55#define DRV_RELDATE "Dec, 2011"
225c7b1f 56
0ff1fb65
HHZ
57#define MLX4_FS_UDP_UC_EN (1 << 1)
58#define MLX4_FS_TCP_UC_EN (1 << 2)
59#define MLX4_FS_NUM_OF_L2_ADDR 8
60#define MLX4_FS_MGM_LOG_ENTRY_SIZE 7
61#define MLX4_FS_NUM_MCG (1 << 17)
62
e448834e
SM
63#define INIT_HCA_TPT_MW_ENABLE (1 << 7)
64
e5395e92
AV
65#define MLX4_NUM_UP 8
66#define MLX4_NUM_TC 8
67#define MLX4_RATELIMIT_UNITS 3 /* 100 Mbps */
68#define MLX4_RATELIMIT_DEFAULT 0xffff
69
70struct mlx4_set_port_prio2tc_context {
71 u8 prio2tc[4];
72};
73
74struct mlx4_port_scheduler_tc_cfg_be {
75 __be16 pg;
76 __be16 bw_precentage;
77 __be16 max_bw_units; /* 3-100Mbps, 4-1Gbps, other values - reserved */
78 __be16 max_bw_value;
79};
80
81struct mlx4_set_port_scheduler_context {
82 struct mlx4_port_scheduler_tc_cfg_be tc[MLX4_NUM_TC];
83};
84
225c7b1f
RD
85enum {
86 MLX4_HCR_BASE = 0x80680,
87 MLX4_HCR_SIZE = 0x0001c,
623ed84b
JM
88 MLX4_CLR_INT_SIZE = 0x00008,
89 MLX4_SLAVE_COMM_BASE = 0x0,
ddd8a6c1
EE
90 MLX4_COMM_PAGESIZE = 0x1000,
91 MLX4_CLOCK_SIZE = 0x00008
225c7b1f
RD
92};
93
225c7b1f 94enum {
3c439b55
JM
95 MLX4_DEFAULT_MGM_LOG_ENTRY_SIZE = 10,
96 MLX4_MIN_MGM_LOG_ENTRY_SIZE = 7,
97 MLX4_MAX_MGM_LOG_ENTRY_SIZE = 12,
98 MLX4_MAX_QP_PER_MGM = 4 * ((1 << MLX4_MAX_MGM_LOG_ENTRY_SIZE) / 16 - 2),
0ec2c0f8 99 MLX4_MTT_ENTRY_PER_SEG = 8,
225c7b1f
RD
100};
101
225c7b1f
RD
102enum {
103 MLX4_NUM_PDS = 1 << 15
104};
105
106enum {
107 MLX4_CMPT_TYPE_QP = 0,
108 MLX4_CMPT_TYPE_SRQ = 1,
109 MLX4_CMPT_TYPE_CQ = 2,
110 MLX4_CMPT_TYPE_EQ = 3,
111 MLX4_CMPT_NUM_TYPE
112};
113
114enum {
115 MLX4_CMPT_SHIFT = 24,
116 MLX4_NUM_CMPTS = MLX4_CMPT_NUM_TYPE << MLX4_CMPT_SHIFT
117};
118
b20e519a
SM
119enum mlx4_mpt_state {
120 MLX4_MPT_DISABLED = 0,
121 MLX4_MPT_EN_HW,
122 MLX4_MPT_EN_SW
623ed84b
JM
123};
124
125#define MLX4_COMM_TIME 10000
126enum {
127 MLX4_COMM_CMD_RESET,
128 MLX4_COMM_CMD_VHCR0,
129 MLX4_COMM_CMD_VHCR1,
130 MLX4_COMM_CMD_VHCR2,
131 MLX4_COMM_CMD_VHCR_EN,
132 MLX4_COMM_CMD_VHCR_POST,
133 MLX4_COMM_CMD_FLR = 254
134};
135
136/*The flag indicates that the slave should delay the RESET cmd*/
137#define MLX4_DELAY_RESET_SLAVE 0xbbbbbbb
138/*indicates how many retries will be done if we are in the middle of FLR*/
139#define NUM_OF_RESET_RETRIES 10
140#define SLEEP_TIME_IN_RESET (2 * 1000)
141enum mlx4_resource {
142 RES_QP,
143 RES_CQ,
144 RES_SRQ,
145 RES_XRCD,
146 RES_MPT,
147 RES_MTT,
148 RES_MAC,
149 RES_VLAN,
150 RES_EQ,
151 RES_COUNTER,
1b9c6b06 152 RES_FS_RULE,
623ed84b
JM
153 MLX4_NUM_OF_RESOURCE_TYPE
154};
155
156enum mlx4_alloc_mode {
157 RES_OP_RESERVE,
158 RES_OP_RESERVE_AND_MAP,
159 RES_OP_MAP_ICM,
160};
161
b8924951
JM
162enum mlx4_res_tracker_free_type {
163 RES_TR_FREE_ALL,
164 RES_TR_FREE_SLAVES_ONLY,
165 RES_TR_FREE_STRUCTS_ONLY,
166};
623ed84b
JM
167
168/*
169 *Virtual HCR structures.
170 * mlx4_vhcr is the sw representation, in machine endianess
171 *
172 * mlx4_vhcr_cmd is the formalized structure, the one that is passed
173 * to FW to go through communication channel.
174 * It is big endian, and has the same structure as the physical HCR
175 * used by command interface
176 */
177struct mlx4_vhcr {
178 u64 in_param;
179 u64 out_param;
180 u32 in_modifier;
181 u32 errno;
182 u16 op;
183 u16 token;
184 u8 op_modifier;
185 u8 e_bit;
186};
187
188struct mlx4_vhcr_cmd {
189 __be64 in_param;
190 __be32 in_modifier;
191 __be64 out_param;
192 __be16 token;
193 u16 reserved;
194 u8 status;
195 u8 flags;
196 __be16 opcode;
197};
198
199struct mlx4_cmd_info {
200 u16 opcode;
201 bool has_inbox;
202 bool has_outbox;
203 bool out_is_imm;
204 bool encode_slave_id;
205 int (*verify)(struct mlx4_dev *dev, int slave, struct mlx4_vhcr *vhcr,
206 struct mlx4_cmd_mailbox *inbox);
207 int (*wrapper)(struct mlx4_dev *dev, int slave, struct mlx4_vhcr *vhcr,
208 struct mlx4_cmd_mailbox *inbox,
209 struct mlx4_cmd_mailbox *outbox,
210 struct mlx4_cmd_info *cmd);
211};
212
225c7b1f
RD
213#ifdef CONFIG_MLX4_DEBUG
214extern int mlx4_debug_level;
7b0f5df4
RD
215#else /* CONFIG_MLX4_DEBUG */
216#define mlx4_debug_level (0)
217#endif /* CONFIG_MLX4_DEBUG */
225c7b1f
RD
218
219#define mlx4_dbg(mdev, format, arg...) \
0a645e80
JP
220do { \
221 if (mlx4_debug_level) \
222 dev_printk(KERN_DEBUG, &mdev->pdev->dev, format, ##arg); \
223} while (0)
225c7b1f 224
225c7b1f 225#define mlx4_err(mdev, format, arg...) \
0a645e80 226 dev_err(&mdev->pdev->dev, format, ##arg)
225c7b1f 227#define mlx4_info(mdev, format, arg...) \
0a645e80 228 dev_info(&mdev->pdev->dev, format, ##arg)
225c7b1f 229#define mlx4_warn(mdev, format, arg...) \
0a645e80 230 dev_warn(&mdev->pdev->dev, format, ##arg)
225c7b1f 231
0ec2c0f8 232extern int mlx4_log_num_mgm_entry_size;
2b8fb286 233extern int log_mtts_per_seg;
0ec2c0f8 234
623ed84b
JM
235#define MLX4_MAX_NUM_SLAVES (MLX4_MAX_NUM_PF + MLX4_MAX_NUM_VF)
236#define ALL_SLAVES 0xff
237
225c7b1f
RD
238struct mlx4_bitmap {
239 u32 last;
240 u32 top;
241 u32 max;
93fc9e1b 242 u32 reserved_top;
225c7b1f 243 u32 mask;
42d1e017 244 u32 avail;
225c7b1f
RD
245 spinlock_t lock;
246 unsigned long *table;
247};
248
249struct mlx4_buddy {
250 unsigned long **bits;
e4044cfc 251 unsigned int *num_free;
3de819e6 252 u32 max_order;
225c7b1f
RD
253 spinlock_t lock;
254};
255
256struct mlx4_icm;
257
258struct mlx4_icm_table {
259 u64 virt;
260 int num_icm;
3de819e6 261 u32 num_obj;
225c7b1f
RD
262 int obj_size;
263 int lowmem;
5b0bf5e2 264 int coherent;
225c7b1f
RD
265 struct mutex mutex;
266 struct mlx4_icm **icm;
267};
268
cc1ade94
SM
269#define MLX4_MPT_FLAG_SW_OWNS (0xfUL << 28)
270#define MLX4_MPT_FLAG_FREE (0x3UL << 28)
271#define MLX4_MPT_FLAG_MIO (1 << 17)
272#define MLX4_MPT_FLAG_BIND_ENABLE (1 << 15)
273#define MLX4_MPT_FLAG_PHYSICAL (1 << 9)
274#define MLX4_MPT_FLAG_REGION (1 << 8)
275
276#define MLX4_MPT_PD_FLAG_FAST_REG (1 << 27)
277#define MLX4_MPT_PD_FLAG_RAE (1 << 28)
278#define MLX4_MPT_PD_FLAG_EN_INV (3 << 24)
279
280#define MLX4_MPT_QP_FLAG_BOUND_QP (1 << 7)
281
282#define MLX4_MPT_STATUS_SW 0xF0
283#define MLX4_MPT_STATUS_HW 0x00
284
c82e9aa0
EC
285/*
286 * Must be packed because mtt_seg is 64 bits but only aligned to 32 bits.
287 */
288struct mlx4_mpt_entry {
289 __be32 flags;
290 __be32 qpn;
291 __be32 key;
292 __be32 pd_flags;
293 __be64 start;
294 __be64 length;
295 __be32 lkey;
296 __be32 win_cnt;
297 u8 reserved1[3];
298 u8 mtt_rep;
2b8fb286 299 __be64 mtt_addr;
c82e9aa0
EC
300 __be32 mtt_sz;
301 __be32 entity_size;
302 __be32 first_byte_offset;
303} __packed;
304
305/*
306 * Must be packed because start is 64 bits but only aligned to 32 bits.
307 */
308struct mlx4_eq_context {
309 __be32 flags;
310 u16 reserved1[3];
311 __be16 page_offset;
312 u8 log_eq_size;
313 u8 reserved2[4];
314 u8 eq_period;
315 u8 reserved3;
316 u8 eq_max_count;
317 u8 reserved4[3];
318 u8 intr;
319 u8 log_page_size;
320 u8 reserved5[2];
321 u8 mtt_base_addr_h;
322 __be32 mtt_base_addr_l;
323 u32 reserved6[2];
324 __be32 consumer_index;
325 __be32 producer_index;
326 u32 reserved7[4];
327};
328
329struct mlx4_cq_context {
330 __be32 flags;
331 u16 reserved1[3];
332 __be16 page_offset;
333 __be32 logsize_usrpage;
334 __be16 cq_period;
335 __be16 cq_max_count;
336 u8 reserved2[3];
337 u8 comp_eqn;
338 u8 log_page_size;
339 u8 reserved3[2];
340 u8 mtt_base_addr_h;
341 __be32 mtt_base_addr_l;
342 __be32 last_notified_index;
343 __be32 solicit_producer_index;
344 __be32 consumer_index;
345 __be32 producer_index;
346 u32 reserved4[2];
347 __be64 db_rec_addr;
348};
349
350struct mlx4_srq_context {
351 __be32 state_logsize_srqn;
352 u8 logstride;
353 u8 reserved1;
354 __be16 xrcd;
355 __be32 pg_offset_cqn;
356 u32 reserved2;
357 u8 log_page_size;
358 u8 reserved3[2];
359 u8 mtt_base_addr_h;
360 __be32 mtt_base_addr_l;
361 __be32 pd;
362 __be16 limit_watermark;
363 __be16 wqe_cnt;
364 u16 reserved4;
365 __be16 wqe_counter;
366 u32 reserved5;
367 __be64 db_rec_addr;
368};
369
225c7b1f
RD
370struct mlx4_eq {
371 struct mlx4_dev *dev;
372 void __iomem *doorbell;
373 int eqn;
374 u32 cons_index;
375 u16 irq;
376 u16 have_irq;
377 int nent;
378 struct mlx4_buf_list *page_list;
379 struct mlx4_mtt mtt;
380};
381
623ed84b
JM
382struct mlx4_slave_eqe {
383 u8 type;
384 u8 port;
385 u32 param;
386};
387
388struct mlx4_slave_event_eq_info {
803143fb 389 int eqn;
623ed84b 390 u16 token;
623ed84b
JM
391};
392
225c7b1f
RD
393struct mlx4_profile {
394 int num_qp;
395 int rdmarc_per_qp;
396 int num_srq;
397 int num_cq;
398 int num_mcg;
399 int num_mpt;
db5a7a65 400 unsigned num_mtt;
225c7b1f
RD
401};
402
403struct mlx4_fw {
404 u64 clr_int_base;
405 u64 catas_offset;
623ed84b 406 u64 comm_base;
ddd8a6c1 407 u64 clock_offset;
225c7b1f
RD
408 struct mlx4_icm *fw_icm;
409 struct mlx4_icm *aux_icm;
410 u32 catas_size;
411 u16 fw_pages;
412 u8 clr_int_bar;
413 u8 catas_bar;
623ed84b 414 u8 comm_bar;
ddd8a6c1 415 u8 clock_bar;
623ed84b
JM
416};
417
418struct mlx4_comm {
419 u32 slave_write;
420 u32 slave_read;
225c7b1f
RD
421};
422
ffe455ad
EE
423enum {
424 MLX4_MCAST_CONFIG = 0,
425 MLX4_MCAST_DISABLE = 1,
426 MLX4_MCAST_ENABLE = 2,
427};
428
623ed84b
JM
429#define VLAN_FLTR_SIZE 128
430
431struct mlx4_vlan_fltr {
432 __be32 entry[VLAN_FLTR_SIZE];
433};
434
ffe455ad
EE
435struct mlx4_mcast_entry {
436 struct list_head list;
437 u64 addr;
438};
439
b12d93d6
YP
440struct mlx4_promisc_qp {
441 struct list_head list;
442 u32 qpn;
443};
444
445struct mlx4_steer_index {
446 struct list_head list;
447 unsigned int index;
448 struct list_head duplicates;
449};
450
803143fb
MA
451#define MLX4_EVENT_TYPES_NUM 64
452
623ed84b
JM
453struct mlx4_slave_state {
454 u8 comm_toggle;
455 u8 last_cmd;
456 u8 init_port_mask;
457 bool active;
2c957ff2 458 bool old_vlan_api;
623ed84b
JM
459 u8 function;
460 dma_addr_t vhcr_dma;
461 u16 mtu[MLX4_MAX_PORTS + 1];
462 __be32 ib_cap_mask[MLX4_MAX_PORTS + 1];
463 struct mlx4_slave_eqe eq[MLX4_MFUNC_MAX_EQES];
464 struct list_head mcast_filters[MLX4_MAX_PORTS + 1];
465 struct mlx4_vlan_fltr *vlan_filter[MLX4_MAX_PORTS + 1];
803143fb
MA
466 /* event type to eq number lookup */
467 struct mlx4_slave_event_eq_info event_eq[MLX4_EVENT_TYPES_NUM];
623ed84b
JM
468 u16 eq_pi;
469 u16 eq_ci;
470 spinlock_t lock;
471 /*initialized via the kzalloc*/
472 u8 is_slave_going_down;
473 u32 cookie;
993c401e 474 enum slave_port_state port_state[MLX4_MAX_PORTS + 1];
623ed84b
JM
475};
476
0eb62b93
RE
477#define MLX4_VGT 4095
478#define NO_INDX (-1)
479
480struct mlx4_vport_state {
481 u64 mac;
482 u16 default_vlan;
483 u8 default_qos;
484 u32 tx_rate;
485 bool spoofchk;
948e306d 486 u32 link_state;
0eb62b93
RE
487};
488
489struct mlx4_vf_admin_state {
490 struct mlx4_vport_state vport[MLX4_MAX_PORTS + 1];
491};
492
493struct mlx4_vport_oper_state {
494 struct mlx4_vport_state state;
495 int mac_idx;
496 int vlan_idx;
497};
498struct mlx4_vf_oper_state {
499 struct mlx4_vport_oper_state vport[MLX4_MAX_PORTS + 1];
500};
501
623ed84b
JM
502struct slave_list {
503 struct mutex mutex;
504 struct list_head res_list[MLX4_NUM_OF_RESOURCE_TYPE];
505};
506
5a0d0a61 507struct resource_allocator {
146f3ef4 508 spinlock_t alloc_lock; /* protect quotas */
5a0d0a61
JM
509 union {
510 int res_reserved;
511 int res_port_rsvd[MLX4_MAX_PORTS];
512 };
513 union {
514 int res_free;
515 int res_port_free[MLX4_MAX_PORTS];
516 };
517 int *quota;
518 int *allocated;
519 int *guaranteed;
520};
521
623ed84b
JM
522struct mlx4_resource_tracker {
523 spinlock_t lock;
524 /* tree for each resources */
4af1c048 525 struct rb_root res_tree[MLX4_NUM_OF_RESOURCE_TYPE];
623ed84b
JM
526 /* num_of_slave's lists, one per slave */
527 struct slave_list *slave_list;
5a0d0a61 528 struct resource_allocator res_alloc[MLX4_NUM_OF_RESOURCE_TYPE];
623ed84b
JM
529};
530
531#define SLAVE_EVENT_EQ_SIZE 128
532struct mlx4_slave_event_eq {
533 u32 eqn;
534 u32 cons;
535 u32 prod;
992e8e6e 536 spinlock_t event_lock;
623ed84b
JM
537 struct mlx4_eqe event_eqe[SLAVE_EVENT_EQ_SIZE];
538};
539
540struct mlx4_master_qp0_state {
541 int proxy_qp0_active;
542 int qp0_active;
543 int port_active;
544};
545
546struct mlx4_mfunc_master_ctx {
547 struct mlx4_slave_state *slave_state;
0eb62b93
RE
548 struct mlx4_vf_admin_state *vf_admin;
549 struct mlx4_vf_oper_state *vf_oper;
623ed84b
JM
550 struct mlx4_master_qp0_state qp0_state[MLX4_MAX_PORTS + 1];
551 int init_port_ref[MLX4_MAX_PORTS + 1];
552 u16 max_mtu[MLX4_MAX_PORTS + 1];
553 int disable_mcast_ref[MLX4_MAX_PORTS + 1];
554 struct mlx4_resource_tracker res_tracker;
555 struct workqueue_struct *comm_wq;
556 struct work_struct comm_work;
557 struct work_struct slave_event_work;
558 struct work_struct slave_flr_event_work;
559 spinlock_t slave_state_lock;
f5311ac1 560 __be32 comm_arm_bit_vector[4];
623ed84b
JM
561 struct mlx4_eqe cmd_eqe;
562 struct mlx4_slave_event_eq slave_eq;
563 struct mutex gen_eqe_mutex[MLX4_MFUNC_MAX];
564};
565
566struct mlx4_mfunc {
567 struct mlx4_comm __iomem *comm;
568 struct mlx4_vhcr_cmd *vhcr;
569 dma_addr_t vhcr_dma;
570
571 struct mlx4_mfunc_master_ctx master;
572};
573
fe6f700d
YP
574#define MGM_QPN_MASK 0x00FFFFFF
575#define MGM_BLCK_LB_BIT 30
576
577struct mlx4_mgm {
578 __be32 next_gid_index;
579 __be32 members_count;
580 u32 reserved[2];
581 u8 gid[16];
582 __be32 qp[MLX4_MAX_QP_PER_MGM];
583};
584
225c7b1f
RD
585struct mlx4_cmd {
586 struct pci_pool *pool;
587 void __iomem *hcr;
588 struct mutex hcr_mutex;
f3d4c89e 589 struct mutex slave_cmd_mutex;
225c7b1f
RD
590 struct semaphore poll_sem;
591 struct semaphore event_sem;
592 int max_cmds;
593 spinlock_t context_lock;
594 int free_head;
595 struct mlx4_cmd_context *context;
596 u16 token_mask;
597 u8 use_events;
598 u8 toggle;
623ed84b 599 u8 comm_toggle;
225c7b1f
RD
600};
601
b01978ca
JM
602enum {
603 MLX4_VF_IMMED_VLAN_FLAG_VLAN = 1 << 0,
604 MLX4_VF_IMMED_VLAN_FLAG_QOS = 1 << 1,
0a6eac24 605 MLX4_VF_IMMED_VLAN_FLAG_LINK_DISABLE = 1 << 2,
b01978ca
JM
606};
607struct mlx4_vf_immed_vlan_work {
608 struct work_struct work;
609 struct mlx4_priv *priv;
610 int flags;
611 int slave;
612 int vlan_ix;
613 int orig_vlan_ix;
614 u8 port;
615 u8 qos;
616 u16 vlan_id;
617 u16 orig_vlan_id;
618};
619
620
225c7b1f
RD
621struct mlx4_uar_table {
622 struct mlx4_bitmap bitmap;
623};
624
625struct mlx4_mr_table {
626 struct mlx4_bitmap mpt_bitmap;
627 struct mlx4_buddy mtt_buddy;
628 u64 mtt_base;
629 u64 mpt_base;
630 struct mlx4_icm_table mtt_table;
631 struct mlx4_icm_table dmpt_table;
632};
633
634struct mlx4_cq_table {
635 struct mlx4_bitmap bitmap;
636 spinlock_t lock;
637 struct radix_tree_root tree;
638 struct mlx4_icm_table table;
639 struct mlx4_icm_table cmpt_table;
640};
641
642struct mlx4_eq_table {
643 struct mlx4_bitmap bitmap;
b8dd786f 644 char *irq_names;
225c7b1f 645 void __iomem *clr_int;
b8dd786f 646 void __iomem **uar_map;
225c7b1f 647 u32 clr_mask;
b8dd786f 648 struct mlx4_eq *eq;
fa0681d2 649 struct mlx4_icm_table table;
225c7b1f
RD
650 struct mlx4_icm_table cmpt_table;
651 int have_irq;
652 u8 inta_pin;
653};
654
655struct mlx4_srq_table {
656 struct mlx4_bitmap bitmap;
657 spinlock_t lock;
658 struct radix_tree_root tree;
659 struct mlx4_icm_table table;
660 struct mlx4_icm_table cmpt_table;
661};
662
663struct mlx4_qp_table {
664 struct mlx4_bitmap bitmap;
665 u32 rdmarc_base;
666 int rdmarc_shift;
667 spinlock_t lock;
668 struct mlx4_icm_table qp_table;
669 struct mlx4_icm_table auxc_table;
670 struct mlx4_icm_table altc_table;
671 struct mlx4_icm_table rdmarc_table;
672 struct mlx4_icm_table cmpt_table;
673};
674
675struct mlx4_mcg_table {
676 struct mutex mutex;
677 struct mlx4_bitmap bitmap;
678 struct mlx4_icm_table table;
679};
680
681struct mlx4_catas_err {
682 u32 __iomem *map;
ee49bd93
JM
683 struct timer_list timer;
684 struct list_head list;
225c7b1f
RD
685};
686
2a2336f8
YP
687#define MLX4_MAX_MAC_NUM 128
688#define MLX4_MAC_TABLE_SIZE (MLX4_MAX_MAC_NUM << 3)
689
690struct mlx4_mac_table {
691 __be64 entries[MLX4_MAX_MAC_NUM];
692 int refs[MLX4_MAX_MAC_NUM];
693 struct mutex mutex;
694 int total;
695 int max;
696};
697
698#define MLX4_MAX_VLAN_NUM 128
699#define MLX4_VLAN_TABLE_SIZE (MLX4_MAX_VLAN_NUM << 2)
700
701struct mlx4_vlan_table {
702 __be32 entries[MLX4_MAX_VLAN_NUM];
703 int refs[MLX4_MAX_VLAN_NUM];
704 struct mutex mutex;
705 int total;
706 int max;
707};
708
ffe455ad
EE
709#define SET_PORT_GEN_ALL_VALID 0x7
710#define SET_PORT_PROMISC_SHIFT 31
711#define SET_PORT_MC_PROMISC_SHIFT 30
712
713enum {
714 MCAST_DIRECT_ONLY = 0,
715 MCAST_DIRECT = 1,
716 MCAST_DEFAULT = 2
717};
718
719
720struct mlx4_set_port_general_context {
721 u8 reserved[3];
722 u8 flags;
723 u16 reserved2;
724 __be16 mtu;
725 u8 pptx;
726 u8 pfctx;
727 u16 reserved3;
728 u8 pprx;
729 u8 pfcrx;
730 u16 reserved4;
731};
732
733struct mlx4_set_port_rqp_calc_context {
734 __be32 base_qpn;
735 u8 rererved;
736 u8 n_mac;
737 u8 n_vlan;
738 u8 n_prio;
739 u8 reserved2[3];
740 u8 mac_miss;
741 u8 intra_no_vlan;
742 u8 no_vlan;
743 u8 intra_vlan_miss;
744 u8 vlan_miss;
745 u8 reserved3[3];
746 u8 no_vlan_prio;
747 __be32 promisc;
748 __be32 mcast;
749};
750
2a2336f8
YP
751struct mlx4_port_info {
752 struct mlx4_dev *dev;
753 int port;
7ff93f8b
YP
754 char dev_name[16];
755 struct device_attribute port_attr;
756 enum mlx4_port_type tmp_type;
096335b3
OG
757 char dev_mtu_name[16];
758 struct device_attribute port_mtu_attr;
2a2336f8
YP
759 struct mlx4_mac_table mac_table;
760 struct mlx4_vlan_table vlan_table;
1679200f 761 int base_qpn;
2a2336f8
YP
762};
763
27bf91d6
YP
764struct mlx4_sense {
765 struct mlx4_dev *dev;
766 u8 do_sense_port[MLX4_MAX_PORTS + 1];
767 u8 sense_allowed[MLX4_MAX_PORTS + 1];
768 struct delayed_work sense_poll;
769};
770
0b7ca5a9
YP
771struct mlx4_msix_ctl {
772 u64 pool_bm;
730c41d5 773 struct mutex pool_lock;
0b7ca5a9
YP
774};
775
b12d93d6
YP
776struct mlx4_steer {
777 struct list_head promisc_qps[MLX4_NUM_STEERS];
778 struct list_head steer_entries[MLX4_NUM_STEERS];
b12d93d6
YP
779};
780
839f1243
RD
781enum {
782 MLX4_PCI_DEV_IS_VF = 1 << 0,
ca3e57a5 783 MLX4_PCI_DEV_FORCE_SENSE_PORT = 1 << 1,
839f1243
RD
784};
785
225c7b1f
RD
786struct mlx4_priv {
787 struct mlx4_dev dev;
788
789 struct list_head dev_list;
790 struct list_head ctx_list;
791 spinlock_t ctx_lock;
792
839f1243
RD
793 int pci_dev_data;
794
6296883c
YP
795 struct list_head pgdir_list;
796 struct mutex pgdir_mutex;
797
225c7b1f
RD
798 struct mlx4_fw fw;
799 struct mlx4_cmd cmd;
623ed84b 800 struct mlx4_mfunc mfunc;
225c7b1f
RD
801
802 struct mlx4_bitmap pd_bitmap;
012a8ff5 803 struct mlx4_bitmap xrcd_bitmap;
225c7b1f
RD
804 struct mlx4_uar_table uar_table;
805 struct mlx4_mr_table mr_table;
806 struct mlx4_cq_table cq_table;
807 struct mlx4_eq_table eq_table;
808 struct mlx4_srq_table srq_table;
809 struct mlx4_qp_table qp_table;
810 struct mlx4_mcg_table mcg_table;
f2a3f6a3 811 struct mlx4_bitmap counters_bitmap;
225c7b1f
RD
812
813 struct mlx4_catas_err catas_err;
814
815 void __iomem *clr_base;
816
817 struct mlx4_uar driver_uar;
818 void __iomem *kar;
2a2336f8 819 struct mlx4_port_info port[MLX4_MAX_PORTS + 1];
27bf91d6 820 struct mlx4_sense sense;
7ff93f8b 821 struct mutex port_mutex;
0b7ca5a9 822 struct mlx4_msix_ctl msix_ctl;
b12d93d6 823 struct mlx4_steer *steer;
c1b43dca
EC
824 struct list_head bf_list;
825 struct mutex bf_mutex;
826 struct io_mapping *bf_mapping;
ddd8a6c1 827 void __iomem *clock_mapping;
ea51b377 828 int reserved_mtts;
0ff1fb65 829 int fs_hash_mode;
54679e14 830 u8 virt2phys_pkey[MLX4_MFUNC_MAX][MLX4_MAX_PORTS][MLX4_MAX_PORT_PKEYS];
afa8fd1d 831 __be64 slave_node_guids[MLX4_MFUNC_MAX];
54679e14 832
fe6f700d
YP
833 atomic_t opreq_count;
834 struct work_struct opreq_task;
225c7b1f
RD
835};
836
837static inline struct mlx4_priv *mlx4_priv(struct mlx4_dev *dev)
838{
839 return container_of(dev, struct mlx4_priv, dev);
840}
841
27bf91d6
YP
842#define MLX4_SENSE_RANGE (HZ * 3)
843
844extern struct workqueue_struct *mlx4_wq;
845
225c7b1f
RD
846u32 mlx4_bitmap_alloc(struct mlx4_bitmap *bitmap);
847void mlx4_bitmap_free(struct mlx4_bitmap *bitmap, u32 obj);
a3cdcbfa
YP
848u32 mlx4_bitmap_alloc_range(struct mlx4_bitmap *bitmap, int cnt, int align);
849void mlx4_bitmap_free_range(struct mlx4_bitmap *bitmap, u32 obj, int cnt);
42d1e017 850u32 mlx4_bitmap_avail(struct mlx4_bitmap *bitmap);
93fc9e1b
YP
851int mlx4_bitmap_init(struct mlx4_bitmap *bitmap, u32 num, u32 mask,
852 u32 reserved_bot, u32 resetrved_top);
225c7b1f
RD
853void mlx4_bitmap_cleanup(struct mlx4_bitmap *bitmap);
854
855int mlx4_reset(struct mlx4_dev *dev);
856
b8dd786f
YP
857int mlx4_alloc_eq_table(struct mlx4_dev *dev);
858void mlx4_free_eq_table(struct mlx4_dev *dev);
859
225c7b1f 860int mlx4_init_pd_table(struct mlx4_dev *dev);
012a8ff5 861int mlx4_init_xrcd_table(struct mlx4_dev *dev);
225c7b1f
RD
862int mlx4_init_uar_table(struct mlx4_dev *dev);
863int mlx4_init_mr_table(struct mlx4_dev *dev);
864int mlx4_init_eq_table(struct mlx4_dev *dev);
865int mlx4_init_cq_table(struct mlx4_dev *dev);
866int mlx4_init_qp_table(struct mlx4_dev *dev);
867int mlx4_init_srq_table(struct mlx4_dev *dev);
868int mlx4_init_mcg_table(struct mlx4_dev *dev);
869
870void mlx4_cleanup_pd_table(struct mlx4_dev *dev);
012a8ff5 871void mlx4_cleanup_xrcd_table(struct mlx4_dev *dev);
225c7b1f
RD
872void mlx4_cleanup_uar_table(struct mlx4_dev *dev);
873void mlx4_cleanup_mr_table(struct mlx4_dev *dev);
874void mlx4_cleanup_eq_table(struct mlx4_dev *dev);
875void mlx4_cleanup_cq_table(struct mlx4_dev *dev);
876void mlx4_cleanup_qp_table(struct mlx4_dev *dev);
877void mlx4_cleanup_srq_table(struct mlx4_dev *dev);
878void mlx4_cleanup_mcg_table(struct mlx4_dev *dev);
c82e9aa0
EC
879int __mlx4_qp_alloc_icm(struct mlx4_dev *dev, int qpn);
880void __mlx4_qp_free_icm(struct mlx4_dev *dev, int qpn);
881int __mlx4_cq_alloc_icm(struct mlx4_dev *dev, int *cqn);
882void __mlx4_cq_free_icm(struct mlx4_dev *dev, int cqn);
883int __mlx4_srq_alloc_icm(struct mlx4_dev *dev, int *srqn);
884void __mlx4_srq_free_icm(struct mlx4_dev *dev, int srqn);
b20e519a
SM
885int __mlx4_mpt_reserve(struct mlx4_dev *dev);
886void __mlx4_mpt_release(struct mlx4_dev *dev, u32 index);
887int __mlx4_mpt_alloc_icm(struct mlx4_dev *dev, u32 index);
888void __mlx4_mpt_free_icm(struct mlx4_dev *dev, u32 index);
c82e9aa0
EC
889u32 __mlx4_alloc_mtt_range(struct mlx4_dev *dev, int order);
890void __mlx4_free_mtt_range(struct mlx4_dev *dev, u32 first_seg, int order);
225c7b1f 891
623ed84b
JM
892int mlx4_WRITE_MTT_wrapper(struct mlx4_dev *dev, int slave,
893 struct mlx4_vhcr *vhcr,
894 struct mlx4_cmd_mailbox *inbox,
895 struct mlx4_cmd_mailbox *outbox,
896 struct mlx4_cmd_info *cmd);
897int mlx4_SYNC_TPT_wrapper(struct mlx4_dev *dev, int slave,
898 struct mlx4_vhcr *vhcr,
899 struct mlx4_cmd_mailbox *inbox,
900 struct mlx4_cmd_mailbox *outbox,
901 struct mlx4_cmd_info *cmd);
902int mlx4_SW2HW_MPT_wrapper(struct mlx4_dev *dev, int slave,
903 struct mlx4_vhcr *vhcr,
904 struct mlx4_cmd_mailbox *inbox,
905 struct mlx4_cmd_mailbox *outbox,
906 struct mlx4_cmd_info *cmd);
907int mlx4_HW2SW_MPT_wrapper(struct mlx4_dev *dev, int slave,
908 struct mlx4_vhcr *vhcr,
909 struct mlx4_cmd_mailbox *inbox,
910 struct mlx4_cmd_mailbox *outbox,
911 struct mlx4_cmd_info *cmd);
912int mlx4_QUERY_MPT_wrapper(struct mlx4_dev *dev, int slave,
913 struct mlx4_vhcr *vhcr,
914 struct mlx4_cmd_mailbox *inbox,
915 struct mlx4_cmd_mailbox *outbox,
916 struct mlx4_cmd_info *cmd);
917int mlx4_SW2HW_EQ_wrapper(struct mlx4_dev *dev, int slave,
918 struct mlx4_vhcr *vhcr,
919 struct mlx4_cmd_mailbox *inbox,
920 struct mlx4_cmd_mailbox *outbox,
921 struct mlx4_cmd_info *cmd);
922int mlx4_DMA_wrapper(struct mlx4_dev *dev, int slave,
923 struct mlx4_vhcr *vhcr,
924 struct mlx4_cmd_mailbox *inbox,
925 struct mlx4_cmd_mailbox *outbox,
926 struct mlx4_cmd_info *cmd);
c82e9aa0
EC
927int __mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align,
928 int *base);
929void __mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
930int __mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
931void __mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
c82e9aa0
EC
932int __mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
933 int start_index, int npages, u64 *page_list);
ba062d52
JM
934int __mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
935void __mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
936int __mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
937void __mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
623ed84b 938
ee49bd93
JM
939void mlx4_start_catas_poll(struct mlx4_dev *dev);
940void mlx4_stop_catas_poll(struct mlx4_dev *dev);
27bf91d6 941void mlx4_catas_init(void);
ee49bd93 942int mlx4_restart_one(struct pci_dev *pdev);
225c7b1f
RD
943int mlx4_register_device(struct mlx4_dev *dev);
944void mlx4_unregister_device(struct mlx4_dev *dev);
00f5ce99
JM
945void mlx4_dispatch_event(struct mlx4_dev *dev, enum mlx4_dev_event type,
946 unsigned long param);
225c7b1f
RD
947
948struct mlx4_dev_cap;
949struct mlx4_init_hca_param;
950
951u64 mlx4_make_profile(struct mlx4_dev *dev,
952 struct mlx4_profile *request,
953 struct mlx4_dev_cap *dev_cap,
954 struct mlx4_init_hca_param *init_hca);
623ed84b
JM
955void mlx4_master_comm_channel(struct work_struct *work);
956void mlx4_gen_slave_eqe(struct work_struct *work);
957void mlx4_master_handle_slave_flr(struct work_struct *work);
958
959int mlx4_ALLOC_RES_wrapper(struct mlx4_dev *dev, int slave,
960 struct mlx4_vhcr *vhcr,
961 struct mlx4_cmd_mailbox *inbox,
962 struct mlx4_cmd_mailbox *outbox,
963 struct mlx4_cmd_info *cmd);
964int mlx4_FREE_RES_wrapper(struct mlx4_dev *dev, int slave,
965 struct mlx4_vhcr *vhcr,
966 struct mlx4_cmd_mailbox *inbox,
967 struct mlx4_cmd_mailbox *outbox,
968 struct mlx4_cmd_info *cmd);
969int mlx4_MAP_EQ_wrapper(struct mlx4_dev *dev, int slave,
970 struct mlx4_vhcr *vhcr, struct mlx4_cmd_mailbox *inbox,
971 struct mlx4_cmd_mailbox *outbox,
972 struct mlx4_cmd_info *cmd);
973int mlx4_COMM_INT_wrapper(struct mlx4_dev *dev, int slave,
974 struct mlx4_vhcr *vhcr,
975 struct mlx4_cmd_mailbox *inbox,
976 struct mlx4_cmd_mailbox *outbox,
977 struct mlx4_cmd_info *cmd);
978int mlx4_HW2SW_EQ_wrapper(struct mlx4_dev *dev, int slave,
979 struct mlx4_vhcr *vhcr,
980 struct mlx4_cmd_mailbox *inbox,
981 struct mlx4_cmd_mailbox *outbox,
982 struct mlx4_cmd_info *cmd);
983int mlx4_QUERY_EQ_wrapper(struct mlx4_dev *dev, int slave,
984 struct mlx4_vhcr *vhcr,
985 struct mlx4_cmd_mailbox *inbox,
986 struct mlx4_cmd_mailbox *outbox,
987 struct mlx4_cmd_info *cmd);
988int mlx4_SW2HW_CQ_wrapper(struct mlx4_dev *dev, int slave,
989 struct mlx4_vhcr *vhcr,
990 struct mlx4_cmd_mailbox *inbox,
991 struct mlx4_cmd_mailbox *outbox,
992 struct mlx4_cmd_info *cmd);
993int mlx4_HW2SW_CQ_wrapper(struct mlx4_dev *dev, int slave,
994 struct mlx4_vhcr *vhcr,
995 struct mlx4_cmd_mailbox *inbox,
996 struct mlx4_cmd_mailbox *outbox,
997 struct mlx4_cmd_info *cmd);
998int mlx4_QUERY_CQ_wrapper(struct mlx4_dev *dev, int slave,
999 struct mlx4_vhcr *vhcr,
1000 struct mlx4_cmd_mailbox *inbox,
1001 struct mlx4_cmd_mailbox *outbox,
1002 struct mlx4_cmd_info *cmd);
1003int mlx4_MODIFY_CQ_wrapper(struct mlx4_dev *dev, int slave,
1004 struct mlx4_vhcr *vhcr,
1005 struct mlx4_cmd_mailbox *inbox,
1006 struct mlx4_cmd_mailbox *outbox,
1007 struct mlx4_cmd_info *cmd);
1008int mlx4_SW2HW_SRQ_wrapper(struct mlx4_dev *dev, int slave,
1009 struct mlx4_vhcr *vhcr,
1010 struct mlx4_cmd_mailbox *inbox,
1011 struct mlx4_cmd_mailbox *outbox,
1012 struct mlx4_cmd_info *cmd);
1013int mlx4_HW2SW_SRQ_wrapper(struct mlx4_dev *dev, int slave,
1014 struct mlx4_vhcr *vhcr,
1015 struct mlx4_cmd_mailbox *inbox,
1016 struct mlx4_cmd_mailbox *outbox,
1017 struct mlx4_cmd_info *cmd);
1018int mlx4_QUERY_SRQ_wrapper(struct mlx4_dev *dev, int slave,
1019 struct mlx4_vhcr *vhcr,
1020 struct mlx4_cmd_mailbox *inbox,
1021 struct mlx4_cmd_mailbox *outbox,
1022 struct mlx4_cmd_info *cmd);
1023int mlx4_ARM_SRQ_wrapper(struct mlx4_dev *dev, int slave,
1024 struct mlx4_vhcr *vhcr,
1025 struct mlx4_cmd_mailbox *inbox,
1026 struct mlx4_cmd_mailbox *outbox,
1027 struct mlx4_cmd_info *cmd);
1028int mlx4_GEN_QP_wrapper(struct mlx4_dev *dev, int slave,
1029 struct mlx4_vhcr *vhcr,
1030 struct mlx4_cmd_mailbox *inbox,
1031 struct mlx4_cmd_mailbox *outbox,
1032 struct mlx4_cmd_info *cmd);
1033int mlx4_RST2INIT_QP_wrapper(struct mlx4_dev *dev, int slave,
1034 struct mlx4_vhcr *vhcr,
1035 struct mlx4_cmd_mailbox *inbox,
1036 struct mlx4_cmd_mailbox *outbox,
1037 struct mlx4_cmd_info *cmd);
54679e14
JM
1038int mlx4_INIT2INIT_QP_wrapper(struct mlx4_dev *dev, int slave,
1039 struct mlx4_vhcr *vhcr,
1040 struct mlx4_cmd_mailbox *inbox,
1041 struct mlx4_cmd_mailbox *outbox,
1042 struct mlx4_cmd_info *cmd);
623ed84b
JM
1043int mlx4_INIT2RTR_QP_wrapper(struct mlx4_dev *dev, int slave,
1044 struct mlx4_vhcr *vhcr,
1045 struct mlx4_cmd_mailbox *inbox,
1046 struct mlx4_cmd_mailbox *outbox,
1047 struct mlx4_cmd_info *cmd);
54679e14
JM
1048int mlx4_RTR2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
1049 struct mlx4_vhcr *vhcr,
1050 struct mlx4_cmd_mailbox *inbox,
1051 struct mlx4_cmd_mailbox *outbox,
1052 struct mlx4_cmd_info *cmd);
1053int mlx4_RTS2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
1054 struct mlx4_vhcr *vhcr,
1055 struct mlx4_cmd_mailbox *inbox,
1056 struct mlx4_cmd_mailbox *outbox,
1057 struct mlx4_cmd_info *cmd);
1058int mlx4_SQERR2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
1059 struct mlx4_vhcr *vhcr,
1060 struct mlx4_cmd_mailbox *inbox,
1061 struct mlx4_cmd_mailbox *outbox,
1062 struct mlx4_cmd_info *cmd);
1063int mlx4_2ERR_QP_wrapper(struct mlx4_dev *dev, int slave,
1064 struct mlx4_vhcr *vhcr,
1065 struct mlx4_cmd_mailbox *inbox,
1066 struct mlx4_cmd_mailbox *outbox,
1067 struct mlx4_cmd_info *cmd);
1068int mlx4_RTS2SQD_QP_wrapper(struct mlx4_dev *dev, int slave,
1069 struct mlx4_vhcr *vhcr,
1070 struct mlx4_cmd_mailbox *inbox,
1071 struct mlx4_cmd_mailbox *outbox,
1072 struct mlx4_cmd_info *cmd);
1073int mlx4_SQD2SQD_QP_wrapper(struct mlx4_dev *dev, int slave,
1074 struct mlx4_vhcr *vhcr,
1075 struct mlx4_cmd_mailbox *inbox,
1076 struct mlx4_cmd_mailbox *outbox,
1077 struct mlx4_cmd_info *cmd);
1078int mlx4_SQD2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
1079 struct mlx4_vhcr *vhcr,
1080 struct mlx4_cmd_mailbox *inbox,
1081 struct mlx4_cmd_mailbox *outbox,
1082 struct mlx4_cmd_info *cmd);
623ed84b
JM
1083int mlx4_2RST_QP_wrapper(struct mlx4_dev *dev, int slave,
1084 struct mlx4_vhcr *vhcr,
1085 struct mlx4_cmd_mailbox *inbox,
1086 struct mlx4_cmd_mailbox *outbox,
1087 struct mlx4_cmd_info *cmd);
54679e14
JM
1088int mlx4_QUERY_QP_wrapper(struct mlx4_dev *dev, int slave,
1089 struct mlx4_vhcr *vhcr,
1090 struct mlx4_cmd_mailbox *inbox,
1091 struct mlx4_cmd_mailbox *outbox,
1092 struct mlx4_cmd_info *cmd);
623ed84b
JM
1093
1094int mlx4_GEN_EQE(struct mlx4_dev *dev, int slave, struct mlx4_eqe *eqe);
225c7b1f 1095
225c7b1f
RD
1096int mlx4_cmd_init(struct mlx4_dev *dev);
1097void mlx4_cmd_cleanup(struct mlx4_dev *dev);
ab9c17a0
JM
1098int mlx4_multi_func_init(struct mlx4_dev *dev);
1099void mlx4_multi_func_cleanup(struct mlx4_dev *dev);
225c7b1f
RD
1100void mlx4_cmd_event(struct mlx4_dev *dev, u16 token, u8 status, u64 out_param);
1101int mlx4_cmd_use_events(struct mlx4_dev *dev);
1102void mlx4_cmd_use_polling(struct mlx4_dev *dev);
1103
ab9c17a0
JM
1104int mlx4_comm_cmd(struct mlx4_dev *dev, u8 cmd, u16 param,
1105 unsigned long timeout);
1106
225c7b1f
RD
1107void mlx4_cq_completion(struct mlx4_dev *dev, u32 cqn);
1108void mlx4_cq_event(struct mlx4_dev *dev, u32 cqn, int event_type);
1109
1110void mlx4_qp_event(struct mlx4_dev *dev, u32 qpn, int event_type);
1111
1112void mlx4_srq_event(struct mlx4_dev *dev, u32 srqn, int event_type);
1113
1114void mlx4_handle_catas_err(struct mlx4_dev *dev);
1115
ab6dc30d
YP
1116int mlx4_SENSE_PORT(struct mlx4_dev *dev, int port,
1117 enum mlx4_port_type *type);
27bf91d6
YP
1118void mlx4_do_sense_ports(struct mlx4_dev *dev,
1119 enum mlx4_port_type *stype,
1120 enum mlx4_port_type *defaults);
1121void mlx4_start_sense(struct mlx4_dev *dev);
1122void mlx4_stop_sense(struct mlx4_dev *dev);
1123void mlx4_sense_init(struct mlx4_dev *dev);
1124int mlx4_check_port_params(struct mlx4_dev *dev,
1125 enum mlx4_port_type *port_type);
1126int mlx4_change_port_types(struct mlx4_dev *dev,
1127 enum mlx4_port_type *port_types);
1128
2a2336f8
YP
1129void mlx4_init_mac_table(struct mlx4_dev *dev, struct mlx4_mac_table *table);
1130void mlx4_init_vlan_table(struct mlx4_dev *dev, struct mlx4_vlan_table *table);
2009d005 1131void __mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, u16 vlan);
3f7fb021 1132int __mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
2a2336f8 1133
6634961c 1134int mlx4_SET_PORT(struct mlx4_dev *dev, u8 port, int pkey_tbl_sz);
623ed84b
JM
1135/* resource tracker functions*/
1136int mlx4_get_slave_from_resource_id(struct mlx4_dev *dev,
1137 enum mlx4_resource resource_type,
aa1ec3dd 1138 u64 resource_id, int *slave);
623ed84b
JM
1139void mlx4_delete_all_resources_for_slave(struct mlx4_dev *dev, int slave_id);
1140int mlx4_init_resource_tracker(struct mlx4_dev *dev);
1141
b8924951
JM
1142void mlx4_free_resource_tracker(struct mlx4_dev *dev,
1143 enum mlx4_res_tracker_free_type type);
623ed84b 1144
b91cb3eb
JM
1145int mlx4_QUERY_FW_wrapper(struct mlx4_dev *dev, int slave,
1146 struct mlx4_vhcr *vhcr,
1147 struct mlx4_cmd_mailbox *inbox,
1148 struct mlx4_cmd_mailbox *outbox,
1149 struct mlx4_cmd_info *cmd);
623ed84b
JM
1150int mlx4_SET_PORT_wrapper(struct mlx4_dev *dev, int slave,
1151 struct mlx4_vhcr *vhcr,
1152 struct mlx4_cmd_mailbox *inbox,
1153 struct mlx4_cmd_mailbox *outbox,
1154 struct mlx4_cmd_info *cmd);
1155int mlx4_INIT_PORT_wrapper(struct mlx4_dev *dev, int slave,
1156 struct mlx4_vhcr *vhcr,
1157 struct mlx4_cmd_mailbox *inbox,
1158 struct mlx4_cmd_mailbox *outbox,
1159 struct mlx4_cmd_info *cmd);
1160int mlx4_CLOSE_PORT_wrapper(struct mlx4_dev *dev, int slave,
1161 struct mlx4_vhcr *vhcr,
1162 struct mlx4_cmd_mailbox *inbox,
1163 struct mlx4_cmd_mailbox *outbox,
1164 struct mlx4_cmd_info *cmd);
b91cb3eb
JM
1165int mlx4_QUERY_DEV_CAP_wrapper(struct mlx4_dev *dev, int slave,
1166 struct mlx4_vhcr *vhcr,
1167 struct mlx4_cmd_mailbox *inbox,
1168 struct mlx4_cmd_mailbox *outbox,
1169 struct mlx4_cmd_info *cmd);
623ed84b
JM
1170int mlx4_QUERY_PORT_wrapper(struct mlx4_dev *dev, int slave,
1171 struct mlx4_vhcr *vhcr,
1172 struct mlx4_cmd_mailbox *inbox,
1173 struct mlx4_cmd_mailbox *outbox,
1174 struct mlx4_cmd_info *cmd);
9a5aa622 1175int mlx4_get_port_ib_caps(struct mlx4_dev *dev, u8 port, __be32 *caps);
7ff93f8b 1176
6634961c
JM
1177int mlx4_get_slave_pkey_gid_tbl_len(struct mlx4_dev *dev, u8 port,
1178 int *gid_tbl_len, int *pkey_tbl_len);
623ed84b
JM
1179
1180int mlx4_QP_ATTACH_wrapper(struct mlx4_dev *dev, int slave,
1181 struct mlx4_vhcr *vhcr,
1182 struct mlx4_cmd_mailbox *inbox,
1183 struct mlx4_cmd_mailbox *outbox,
1184 struct mlx4_cmd_info *cmd);
1185
1186int mlx4_PROMISC_wrapper(struct mlx4_dev *dev, int slave,
1187 struct mlx4_vhcr *vhcr,
1188 struct mlx4_cmd_mailbox *inbox,
1189 struct mlx4_cmd_mailbox *outbox,
1190 struct mlx4_cmd_info *cmd);
b12d93d6
YP
1191int mlx4_qp_detach_common(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
1192 enum mlx4_protocol prot, enum mlx4_steer_type steer);
1193int mlx4_qp_attach_common(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
1194 int block_mcast_loopback, enum mlx4_protocol prot,
1195 enum mlx4_steer_type steer);
fd91c49f
HHZ
1196int mlx4_trans_to_dmfs_attach(struct mlx4_dev *dev, struct mlx4_qp *qp,
1197 u8 gid[16], u8 port,
1198 int block_mcast_loopback,
1199 enum mlx4_protocol prot, u64 *reg_id);
623ed84b
JM
1200int mlx4_SET_MCAST_FLTR_wrapper(struct mlx4_dev *dev, int slave,
1201 struct mlx4_vhcr *vhcr,
1202 struct mlx4_cmd_mailbox *inbox,
1203 struct mlx4_cmd_mailbox *outbox,
1204 struct mlx4_cmd_info *cmd);
1205int mlx4_SET_VLAN_FLTR_wrapper(struct mlx4_dev *dev, int slave,
1206 struct mlx4_vhcr *vhcr,
1207 struct mlx4_cmd_mailbox *inbox,
1208 struct mlx4_cmd_mailbox *outbox,
1209 struct mlx4_cmd_info *cmd);
1210int mlx4_common_set_vlan_fltr(struct mlx4_dev *dev, int function,
1211 int port, void *buf);
1212int mlx4_common_dump_eth_stats(struct mlx4_dev *dev, int slave, u32 in_mod,
1213 struct mlx4_cmd_mailbox *outbox);
1214int mlx4_DUMP_ETH_STATS_wrapper(struct mlx4_dev *dev, int slave,
1215 struct mlx4_vhcr *vhcr,
1216 struct mlx4_cmd_mailbox *inbox,
1217 struct mlx4_cmd_mailbox *outbox,
1218 struct mlx4_cmd_info *cmd);
1219int mlx4_PKEY_TABLE_wrapper(struct mlx4_dev *dev, int slave,
1220 struct mlx4_vhcr *vhcr,
1221 struct mlx4_cmd_mailbox *inbox,
1222 struct mlx4_cmd_mailbox *outbox,
1223 struct mlx4_cmd_info *cmd);
1224int mlx4_QUERY_IF_STAT_wrapper(struct mlx4_dev *dev, int slave,
1225 struct mlx4_vhcr *vhcr,
1226 struct mlx4_cmd_mailbox *inbox,
1227 struct mlx4_cmd_mailbox *outbox,
1228 struct mlx4_cmd_info *cmd);
8fcfb4db
HHZ
1229int mlx4_QP_FLOW_STEERING_ATTACH_wrapper(struct mlx4_dev *dev, int slave,
1230 struct mlx4_vhcr *vhcr,
1231 struct mlx4_cmd_mailbox *inbox,
1232 struct mlx4_cmd_mailbox *outbox,
1233 struct mlx4_cmd_info *cmd);
1234int mlx4_QP_FLOW_STEERING_DETACH_wrapper(struct mlx4_dev *dev, int slave,
1235 struct mlx4_vhcr *vhcr,
1236 struct mlx4_cmd_mailbox *inbox,
1237 struct mlx4_cmd_mailbox *outbox,
1238 struct mlx4_cmd_info *cmd);
f5311ac1 1239
0ec2c0f8
EE
1240int mlx4_get_mgm_entry_size(struct mlx4_dev *dev);
1241int mlx4_get_qp_per_mgm(struct mlx4_dev *dev);
1242
5cc914f1
MA
1243static inline void set_param_l(u64 *arg, u32 val)
1244{
e7dbeba8 1245 *arg = (*arg & 0xffffffff00000000ULL) | (u64) val;
5cc914f1
MA
1246}
1247
1248static inline void set_param_h(u64 *arg, u32 val)
1249{
1250 *arg = (*arg & 0xffffffff) | ((u64) val << 32);
1251}
1252
1253static inline u32 get_param_l(u64 *arg)
1254{
1255 return (u32) (*arg & 0xffffffff);
1256}
1257
1258static inline u32 get_param_h(u64 *arg)
1259{
1260 return (u32)(*arg >> 32);
1261}
1262
c82e9aa0
EC
1263static inline spinlock_t *mlx4_tlock(struct mlx4_dev *dev)
1264{
1265 return &mlx4_priv(dev)->mfunc.master.res_tracker.lock;
1266}
1267
f5311ac1
JM
1268#define NOT_MASKED_PD_BITS 17
1269
b01978ca
JM
1270void mlx4_vf_immed_vlan_work_handler(struct work_struct *_work);
1271
5a0d0a61
JM
1272void mlx4_init_quotas(struct mlx4_dev *dev);
1273
225c7b1f 1274#endif /* MLX4_H */
This page took 1.204629 seconds and 5 git commands to generate.