net/mlx4_en: DCB QoS support
[deliverable/linux.git] / drivers / net / ethernet / mellanox / mlx4 / mlx4_en.h
CommitLineData
c27a02cd
YP
1/*
2 * Copyright (c) 2007 Mellanox Technologies. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 *
32 */
33
34#ifndef _MLX4_EN_H_
35#define _MLX4_EN_H_
36
f1b553fb 37#include <linux/bitops.h>
c27a02cd
YP
38#include <linux/compiler.h>
39#include <linux/list.h>
40#include <linux/mutex.h>
41#include <linux/netdevice.h>
f1b553fb 42#include <linux/if_vlan.h>
564c274c
AV
43#ifdef CONFIG_MLX4_EN_DCB
44#include <linux/dcbnl.h>
45#endif
c27a02cd
YP
46
47#include <linux/mlx4/device.h>
48#include <linux/mlx4/qp.h>
49#include <linux/mlx4/cq.h>
50#include <linux/mlx4/srq.h>
51#include <linux/mlx4/doorbell.h>
e7c1c2c4 52#include <linux/mlx4/cmd.h>
c27a02cd
YP
53
54#include "en_port.h"
55
56#define DRV_NAME "mlx4_en"
6edf91da
YP
57#define DRV_VERSION "2.0"
58#define DRV_RELDATE "Dec 2011"
c27a02cd 59
c27a02cd
YP
60#define MLX4_EN_MSG_LEVEL (NETIF_MSG_LINK | NETIF_MSG_IFDOWN)
61
c27a02cd
YP
62/*
63 * Device constants
64 */
65
66
67#define MLX4_EN_PAGE_SHIFT 12
68#define MLX4_EN_PAGE_SIZE (1 << MLX4_EN_PAGE_SHIFT)
c27a02cd 69#define MAX_RX_RINGS 16
1fb9876e 70#define MIN_RX_RINGS 4
c27a02cd
YP
71#define TXBB_SIZE 64
72#define HEADROOM (2048 / TXBB_SIZE + 1)
c27a02cd
YP
73#define STAMP_STRIDE 64
74#define STAMP_DWORDS (STAMP_STRIDE / 4)
75#define STAMP_SHIFT 31
76#define STAMP_VAL 0x7fffffff
77#define STATS_DELAY (HZ / 4)
78
79/* Typical TSO descriptor with 16 gather entries is 352 bytes... */
80#define MAX_DESC_SIZE 512
81#define MAX_DESC_TXBBS (MAX_DESC_SIZE / TXBB_SIZE)
82
83/*
84 * OS related constants and tunables
85 */
86
87#define MLX4_EN_WATCHDOG_TIMEOUT (15 * HZ)
88
89#define MLX4_EN_ALLOC_ORDER 2
90#define MLX4_EN_ALLOC_SIZE (PAGE_SIZE << MLX4_EN_ALLOC_ORDER)
91
92#define MLX4_EN_MAX_LRO_DESCRIPTORS 32
93
94/* Receive fragment sizes; we use at most 4 fragments (for 9600 byte MTU
95 * and 4K allocations) */
96enum {
97 FRAG_SZ0 = 512 - NET_IP_ALIGN,
98 FRAG_SZ1 = 1024,
99 FRAG_SZ2 = 4096,
100 FRAG_SZ3 = MLX4_EN_ALLOC_SIZE
101};
102#define MLX4_EN_MAX_RX_FRAGS 4
103
bd531e36
YP
104/* Maximum ring sizes */
105#define MLX4_EN_MAX_TX_SIZE 8192
106#define MLX4_EN_MAX_RX_SIZE 8192
107
c27a02cd
YP
108/* Minimum ring size for our page-allocation sceme to work */
109#define MLX4_EN_MIN_RX_SIZE (MLX4_EN_ALLOC_SIZE / SMP_CACHE_BYTES)
110#define MLX4_EN_MIN_TX_SIZE (4096 / TXBB_SIZE)
111
f813cad8
YP
112#define MLX4_EN_SMALL_PKT_SIZE 64
113#define MLX4_EN_NUM_TX_RINGS 8
114#define MLX4_EN_NUM_PPP_RINGS 8
a0b4e6e0 115#define MAX_TX_RINGS (MLX4_EN_NUM_TX_RINGS + MLX4_EN_NUM_PPP_RINGS)
564c274c 116#define MLX4_EN_NUM_UP 8
f813cad8 117#define MLX4_EN_DEF_TX_RING_SIZE 512
c27a02cd
YP
118#define MLX4_EN_DEF_RX_RING_SIZE 1024
119
3db36fb2
YP
120/* Target number of packets to coalesce with interrupt moderation */
121#define MLX4_EN_RX_COAL_TARGET 44
c27a02cd
YP
122#define MLX4_EN_RX_COAL_TIME 0x10
123
124#define MLX4_EN_TX_COAL_PKTS 5
125#define MLX4_EN_TX_COAL_TIME 0x80
126
127#define MLX4_EN_RX_RATE_LOW 400000
128#define MLX4_EN_RX_COAL_TIME_LOW 0
129#define MLX4_EN_RX_RATE_HIGH 450000
130#define MLX4_EN_RX_COAL_TIME_HIGH 128
131#define MLX4_EN_RX_SIZE_THRESH 1024
132#define MLX4_EN_RX_RATE_THRESH (1000000 / MLX4_EN_RX_COAL_TIME_HIGH)
133#define MLX4_EN_SAMPLE_INTERVAL 0
46afd0fb 134#define MLX4_EN_AVG_PKT_SMALL 256
c27a02cd
YP
135
136#define MLX4_EN_AUTO_CONF 0xffff
137
138#define MLX4_EN_DEF_RX_PAUSE 1
139#define MLX4_EN_DEF_TX_PAUSE 1
140
af901ca1 141/* Interval between successive polls in the Tx routine when polling is used
c27a02cd
YP
142 instead of interrupts (in per-core Tx rings) - should be power of 2 */
143#define MLX4_EN_TX_POLL_MODER 16
144#define MLX4_EN_TX_POLL_TIMEOUT (HZ / 4)
145
146#define ETH_LLC_SNAP_SIZE 8
147
148#define SMALL_PACKET_SIZE (256 - NET_IP_ALIGN)
149#define HEADER_COPY_SIZE (128 - NET_IP_ALIGN)
e7c1c2c4 150#define MLX4_LOOPBACK_TEST_PAYLOAD (HEADER_COPY_SIZE - ETH_HLEN)
c27a02cd
YP
151
152#define MLX4_EN_MIN_MTU 46
153#define ETH_BCAST 0xffffffffffffULL
154
e7c1c2c4
YP
155#define MLX4_EN_LOOPBACK_RETRIES 5
156#define MLX4_EN_LOOPBACK_TIMEOUT 100
157
c27a02cd
YP
158#ifdef MLX4_EN_PERF_STAT
159/* Number of samples to 'average' */
160#define AVG_SIZE 128
161#define AVG_FACTOR 1024
162#define NUM_PERF_STATS NUM_PERF_COUNTERS
163
164#define INC_PERF_COUNTER(cnt) (++(cnt))
165#define ADD_PERF_COUNTER(cnt, add) ((cnt) += (add))
166#define AVG_PERF_COUNTER(cnt, sample) \
167 ((cnt) = ((cnt) * (AVG_SIZE - 1) + (sample) * AVG_FACTOR) / AVG_SIZE)
168#define GET_PERF_COUNTER(cnt) (cnt)
169#define GET_AVG_PERF_COUNTER(cnt) ((cnt) / AVG_FACTOR)
170
171#else
172
173#define NUM_PERF_STATS 0
174#define INC_PERF_COUNTER(cnt) do {} while (0)
175#define ADD_PERF_COUNTER(cnt, add) do {} while (0)
176#define AVG_PERF_COUNTER(cnt, sample) do {} while (0)
177#define GET_PERF_COUNTER(cnt) (0)
178#define GET_AVG_PERF_COUNTER(cnt) (0)
179#endif /* MLX4_EN_PERF_STAT */
180
181/*
182 * Configurables
183 */
184
185enum cq_type {
186 RX = 0,
187 TX = 1,
188};
189
190
191/*
192 * Useful macros
193 */
194#define ROUNDUP_LOG2(x) ilog2(roundup_pow_of_two(x))
195#define XNOR(x, y) (!(x) == !(y))
196#define ILLEGAL_MAC(addr) (addr == 0xffffffffffffULL || addr == 0x0)
197
198
199struct mlx4_en_tx_info {
200 struct sk_buff *skb;
201 u32 nr_txbb;
202 u8 linear;
203 u8 data_offset;
41efea5a 204 u8 inl;
c27a02cd
YP
205};
206
207
208#define MLX4_EN_BIT_DESC_OWN 0x80000000
209#define CTRL_SIZE sizeof(struct mlx4_wqe_ctrl_seg)
210#define MLX4_EN_MEMTYPE_PAD 0x100
211#define DS_SIZE sizeof(struct mlx4_wqe_data_seg)
212
213
214struct mlx4_en_tx_desc {
215 struct mlx4_wqe_ctrl_seg ctrl;
216 union {
217 struct mlx4_wqe_data_seg data; /* at least one data segment */
218 struct mlx4_wqe_lso_seg lso;
219 struct mlx4_wqe_inline_seg inl;
220 };
221};
222
223#define MLX4_EN_USE_SRQ 0x01000000
224
725c8999
YP
225#define MLX4_EN_CX3_LOW_ID 0x1000
226#define MLX4_EN_CX3_HIGH_ID 0x1005
227
c27a02cd
YP
228struct mlx4_en_rx_alloc {
229 struct page *page;
230 u16 offset;
231};
232
233struct mlx4_en_tx_ring {
234 struct mlx4_hwq_resources wqres;
235 u32 size ; /* number of TXBBs */
236 u32 size_mask;
237 u16 stride;
238 u16 cqn; /* index of port CQ associated with this ring */
239 u32 prod;
240 u32 cons;
241 u32 buf_size;
242 u32 doorbell_qpn;
243 void *buf;
244 u16 poll_cnt;
245 int blocked;
246 struct mlx4_en_tx_info *tx_info;
247 u8 *bounce_buf;
248 u32 last_nr_txbb;
249 struct mlx4_qp qp;
250 struct mlx4_qp_context context;
251 int qpn;
252 enum mlx4_qp_state qp_state;
253 struct mlx4_srq dummy;
254 unsigned long bytes;
255 unsigned long packets;
ad04378c 256 unsigned long tx_csum;
c27a02cd 257 spinlock_t comp_lock;
87a5c389
YP
258 struct mlx4_bf bf;
259 bool bf_enabled;
c27a02cd
YP
260};
261
262struct mlx4_en_rx_desc {
c27a02cd
YP
263 /* actual number of entries depends on rx ring stride */
264 struct mlx4_wqe_data_seg data[0];
265};
266
267struct mlx4_en_rx_ring {
c27a02cd
YP
268 struct mlx4_hwq_resources wqres;
269 struct mlx4_en_rx_alloc page_alloc[MLX4_EN_MAX_RX_FRAGS];
c27a02cd
YP
270 u32 size ; /* number of Rx descs*/
271 u32 actual_size;
272 u32 size_mask;
273 u16 stride;
274 u16 log_stride;
275 u16 cqn; /* index of port CQ associated with this ring */
276 u32 prod;
277 u32 cons;
278 u32 buf_size;
4a5f4dd8 279 u8 fcs_del;
c27a02cd
YP
280 void *buf;
281 void *rx_info;
282 unsigned long bytes;
283 unsigned long packets;
ad04378c
YP
284 unsigned long csum_ok;
285 unsigned long csum_none;
c27a02cd
YP
286};
287
288
289static inline int mlx4_en_can_lro(__be16 status)
290{
291 return (status & cpu_to_be16(MLX4_CQE_STATUS_IPV4 |
292 MLX4_CQE_STATUS_IPV4F |
293 MLX4_CQE_STATUS_IPV6 |
294 MLX4_CQE_STATUS_IPV4OPT |
295 MLX4_CQE_STATUS_TCP |
296 MLX4_CQE_STATUS_UDP |
297 MLX4_CQE_STATUS_IPOK)) ==
298 cpu_to_be16(MLX4_CQE_STATUS_IPV4 |
299 MLX4_CQE_STATUS_IPOK |
300 MLX4_CQE_STATUS_TCP);
301}
302
303struct mlx4_en_cq {
304 struct mlx4_cq mcq;
305 struct mlx4_hwq_resources wqres;
306 int ring;
307 spinlock_t lock;
308 struct net_device *dev;
309 struct napi_struct napi;
310 /* Per-core Tx cq processing support */
311 struct timer_list timer;
312 int size;
313 int buf_size;
314 unsigned vector;
315 enum cq_type is_tx;
316 u16 moder_time;
317 u16 moder_cnt;
c27a02cd
YP
318 struct mlx4_cqe *buf;
319#define MLX4_EN_OPCODE_ERROR 0x1e
320};
321
322struct mlx4_en_port_profile {
323 u32 flags;
324 u32 tx_ring_num;
325 u32 rx_ring_num;
326 u32 tx_ring_size;
327 u32 rx_ring_size;
d53b93f2
YP
328 u8 rx_pause;
329 u8 rx_ppp;
330 u8 tx_pause;
331 u8 tx_ppp;
93d3e367 332 int rss_rings;
c27a02cd
YP
333};
334
335struct mlx4_en_profile {
336 int rss_xor;
0533943c 337 int udp_rss;
c27a02cd
YP
338 u8 rss_mask;
339 u32 active_ports;
340 u32 small_pkt_int;
c27a02cd
YP
341 u8 no_reset;
342 struct mlx4_en_port_profile prof[MLX4_MAX_PORTS + 1];
343};
344
345struct mlx4_en_dev {
346 struct mlx4_dev *dev;
347 struct pci_dev *pdev;
348 struct mutex state_lock;
349 struct net_device *pndev[MLX4_MAX_PORTS + 1];
350 u32 port_cnt;
351 bool device_up;
352 struct mlx4_en_profile profile;
353 u32 LSO_support;
354 struct workqueue_struct *workqueue;
355 struct device *dma_device;
356 void __iomem *uar_map;
357 struct mlx4_uar priv_uar;
358 struct mlx4_mr mr;
359 u32 priv_pdn;
360 spinlock_t uar_lock;
d7e1a487 361 u8 mac_removed[MLX4_MAX_PORTS + 1];
c27a02cd
YP
362};
363
364
365struct mlx4_en_rss_map {
c27a02cd 366 int base_qpn;
b6b912e0
YP
367 struct mlx4_qp qps[MAX_RX_RINGS];
368 enum mlx4_qp_state state[MAX_RX_RINGS];
c27a02cd
YP
369 struct mlx4_qp indir_qp;
370 enum mlx4_qp_state indir_state;
371};
372
e7c1c2c4
YP
373struct mlx4_en_port_state {
374 int link_state;
375 int link_speed;
376 int transciver;
377};
378
c27a02cd
YP
379struct mlx4_en_pkt_stats {
380 unsigned long broadcast;
381 unsigned long rx_prio[8];
382 unsigned long tx_prio[8];
383#define NUM_PKT_STATS 17
384};
385
386struct mlx4_en_port_stats {
c27a02cd
YP
387 unsigned long tso_packets;
388 unsigned long queue_stopped;
389 unsigned long wake_queue;
390 unsigned long tx_timeout;
391 unsigned long rx_alloc_failed;
392 unsigned long rx_chksum_good;
393 unsigned long rx_chksum_none;
394 unsigned long tx_chksum_offload;
d61702f1 395#define NUM_PORT_STATS 8
c27a02cd
YP
396};
397
398struct mlx4_en_perf_stats {
399 u32 tx_poll;
400 u64 tx_pktsz_avg;
401 u32 inflight_avg;
402 u16 tx_coal_avg;
403 u16 rx_coal_avg;
404 u32 napi_quota;
405#define NUM_PERF_COUNTERS 6
406};
407
408struct mlx4_en_frag_info {
409 u16 frag_size;
410 u16 frag_prefix_size;
411 u16 frag_stride;
412 u16 frag_align;
413 u16 last_offset;
414
415};
416
564c274c
AV
417#ifdef CONFIG_MLX4_EN_DCB
418/* Minimal TC BW - setting to 0 will block traffic */
419#define MLX4_EN_BW_MIN 1
420#define MLX4_EN_BW_MAX 100 /* Utilize 100% of the line */
421
422#define MLX4_EN_TC_ETS 7
423
424#endif
425
c27a02cd
YP
426struct mlx4_en_priv {
427 struct mlx4_en_dev *mdev;
428 struct mlx4_en_port_profile *prof;
429 struct net_device *dev;
f1b553fb 430 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
c27a02cd
YP
431 struct net_device_stats stats;
432 struct net_device_stats ret_stats;
e7c1c2c4 433 struct mlx4_en_port_state port_state;
c27a02cd
YP
434 spinlock_t stats_lock;
435
6b4d8d9f 436 unsigned long last_moder_packets[MAX_RX_RINGS];
c27a02cd 437 unsigned long last_moder_tx_packets;
6b4d8d9f 438 unsigned long last_moder_bytes[MAX_RX_RINGS];
c27a02cd 439 unsigned long last_moder_jiffies;
6b4d8d9f 440 int last_moder_time[MAX_RX_RINGS];
c27a02cd
YP
441 u16 rx_usecs;
442 u16 rx_frames;
443 u16 tx_usecs;
444 u16 tx_frames;
445 u32 pkt_rate_low;
446 u16 rx_usecs_low;
447 u32 pkt_rate_high;
448 u16 rx_usecs_high;
449 u16 sample_interval;
450 u16 adaptive_rx_coal;
451 u32 msg_enable;
e7c1c2c4
YP
452 u32 loopback_ok;
453 u32 validate_loopback;
c27a02cd
YP
454
455 struct mlx4_hwq_resources res;
456 int link_state;
457 int last_link_state;
458 bool port_up;
459 int port;
460 int registered;
461 int allocated;
462 int stride;
c27a02cd
YP
463 u64 mac;
464 int mac_index;
465 unsigned max_mtu;
466 int base_qpn;
467
468 struct mlx4_en_rss_map rss_map;
4ef2a435 469 __be32 ctrl_flags;
c27a02cd
YP
470 u32 flags;
471#define MLX4_EN_FLAG_PROMISC 0x1
1679200f 472#define MLX4_EN_FLAG_MC_PROMISC 0x2
c27a02cd
YP
473 u32 tx_ring_num;
474 u32 rx_ring_num;
475 u32 rx_skb_size;
476 struct mlx4_en_frag_info frag_info[MLX4_EN_MAX_RX_FRAGS];
477 u16 num_frags;
478 u16 log_rx_info;
479
480 struct mlx4_en_tx_ring tx_ring[MAX_TX_RINGS];
481 struct mlx4_en_rx_ring rx_ring[MAX_RX_RINGS];
482 struct mlx4_en_cq tx_cq[MAX_TX_RINGS];
483 struct mlx4_en_cq rx_cq[MAX_RX_RINGS];
484 struct work_struct mcast_task;
485 struct work_struct mac_task;
c27a02cd
YP
486 struct work_struct watchdog_task;
487 struct work_struct linkstate_task;
488 struct delayed_work stats_task;
489 struct mlx4_en_perf_stats pstats;
490 struct mlx4_en_pkt_stats pkstats;
491 struct mlx4_en_port_stats port_stats;
93ece0c1 492 u64 stats_bitmap;
ff6e2163
JP
493 char *mc_addrs;
494 int mc_addrs_cnt;
c27a02cd 495 struct mlx4_en_stat_out_mbox hw_stats;
4c3eb3ca 496 int vids[128];
14c07b13 497 bool wol;
ebf8c9aa 498 struct device *ddev;
564c274c
AV
499
500#ifdef CONFIG_MLX4_EN_DCB
501 struct ieee_ets ets;
502#endif
14c07b13
YP
503};
504
505enum mlx4_en_wol {
506 MLX4_EN_WOL_MAGIC = (1ULL << 61),
507 MLX4_EN_WOL_ENABLED = (1ULL << 62),
c27a02cd
YP
508};
509
0d9fdaa9 510#define MLX4_EN_WOL_DO_MODIFY (1ULL << 63)
c27a02cd
YP
511
512void mlx4_en_destroy_netdev(struct net_device *dev);
513int mlx4_en_init_netdev(struct mlx4_en_dev *mdev, int port,
514 struct mlx4_en_port_profile *prof);
515
18cc42a3
YP
516int mlx4_en_start_port(struct net_device *dev);
517void mlx4_en_stop_port(struct net_device *dev);
518
fe0af03c 519void mlx4_en_free_resources(struct mlx4_en_priv *priv);
18cc42a3
YP
520int mlx4_en_alloc_resources(struct mlx4_en_priv *priv);
521
c27a02cd
YP
522int mlx4_en_create_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq,
523 int entries, int ring, enum cq_type mode);
fe0af03c 524void mlx4_en_destroy_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
76532d0c
AG
525int mlx4_en_activate_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq,
526 int cq_idx);
c27a02cd
YP
527void mlx4_en_deactivate_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
528int mlx4_en_set_cq_moder(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
529int mlx4_en_arm_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
530
531void mlx4_en_poll_tx_cq(unsigned long data);
532void mlx4_en_tx_irq(struct mlx4_cq *mcq);
f813cad8 533u16 mlx4_en_select_queue(struct net_device *dev, struct sk_buff *skb);
61357325 534netdev_tx_t mlx4_en_xmit(struct sk_buff *skb, struct net_device *dev);
c27a02cd
YP
535
536int mlx4_en_create_tx_ring(struct mlx4_en_priv *priv, struct mlx4_en_tx_ring *ring,
87a5c389 537 int qpn, u32 size, u16 stride);
c27a02cd
YP
538void mlx4_en_destroy_tx_ring(struct mlx4_en_priv *priv, struct mlx4_en_tx_ring *ring);
539int mlx4_en_activate_tx_ring(struct mlx4_en_priv *priv,
540 struct mlx4_en_tx_ring *ring,
0e98b523 541 int cq, int user_prio);
c27a02cd
YP
542void mlx4_en_deactivate_tx_ring(struct mlx4_en_priv *priv,
543 struct mlx4_en_tx_ring *ring);
544
545int mlx4_en_create_rx_ring(struct mlx4_en_priv *priv,
546 struct mlx4_en_rx_ring *ring,
547 u32 size, u16 stride);
548void mlx4_en_destroy_rx_ring(struct mlx4_en_priv *priv,
68355f71
TLSC
549 struct mlx4_en_rx_ring *ring,
550 u32 size, u16 stride);
c27a02cd
YP
551int mlx4_en_activate_rx_rings(struct mlx4_en_priv *priv);
552void mlx4_en_deactivate_rx_ring(struct mlx4_en_priv *priv,
553 struct mlx4_en_rx_ring *ring);
554int mlx4_en_process_rx_cq(struct net_device *dev,
555 struct mlx4_en_cq *cq,
556 int budget);
557int mlx4_en_poll_rx_cq(struct napi_struct *napi, int budget);
558void mlx4_en_fill_qp_context(struct mlx4_en_priv *priv, int size, int stride,
0e98b523
AV
559 int is_tx, int rss, int qpn, int cqn, int user_prio,
560 struct mlx4_qp_context *context);
966508f7 561void mlx4_en_sqp_event(struct mlx4_qp *qp, enum mlx4_event event);
c27a02cd
YP
562int mlx4_en_map_buffer(struct mlx4_buf *buf);
563void mlx4_en_unmap_buffer(struct mlx4_buf *buf);
564
565void mlx4_en_calc_rx_buf(struct net_device *dev);
c27a02cd
YP
566int mlx4_en_config_rss_steer(struct mlx4_en_priv *priv);
567void mlx4_en_release_rss_steer(struct mlx4_en_priv *priv);
568int mlx4_en_free_tx_buf(struct net_device *dev, struct mlx4_en_tx_ring *ring);
c27a02cd
YP
569void mlx4_en_rx_irq(struct mlx4_cq *mcq);
570
571int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
f1b553fb 572int mlx4_SET_VLAN_FLTR(struct mlx4_dev *dev, struct mlx4_en_priv *priv);
c27a02cd
YP
573
574int mlx4_en_DUMP_ETH_STATS(struct mlx4_en_dev *mdev, u8 port, u8 reset);
e7c1c2c4
YP
575int mlx4_en_QUERY_PORT(struct mlx4_en_dev *mdev, u8 port);
576
564c274c
AV
577#ifdef CONFIG_MLX4_EN_DCB
578extern const struct dcbnl_rtnl_ops mlx4_en_dcbnl_ops;
579#endif
580
e7c1c2c4
YP
581#define MLX4_EN_NUM_SELF_TEST 5
582void mlx4_en_ex_selftest(struct net_device *dev, u32 *flags, u64 *buf);
583u64 mlx4_en_mac_to_u64(u8 *addr);
c27a02cd
YP
584
585/*
586 * Globals
587 */
588extern const struct ethtool_ops mlx4_en_ethtool_ops;
0a645e80
JP
589
590
591
592/*
593 * printk / logging functions
594 */
595
b9075fa9 596__printf(3, 4)
0a645e80 597int en_print(const char *level, const struct mlx4_en_priv *priv,
b9075fa9 598 const char *format, ...);
0a645e80
JP
599
600#define en_dbg(mlevel, priv, format, arg...) \
601do { \
602 if (NETIF_MSG_##mlevel & priv->msg_enable) \
603 en_print(KERN_DEBUG, priv, format, ##arg); \
604} while (0)
605#define en_warn(priv, format, arg...) \
606 en_print(KERN_WARNING, priv, format, ##arg)
607#define en_err(priv, format, arg...) \
608 en_print(KERN_ERR, priv, format, ##arg)
e5cc44b2
YP
609#define en_info(priv, format, arg...) \
610 en_print(KERN_INFO, priv, format, ## arg)
0a645e80
JP
611
612#define mlx4_err(mdev, format, arg...) \
613 pr_err("%s %s: " format, DRV_NAME, \
614 dev_name(&mdev->pdev->dev), ##arg)
615#define mlx4_info(mdev, format, arg...) \
616 pr_info("%s %s: " format, DRV_NAME, \
617 dev_name(&mdev->pdev->dev), ##arg)
618#define mlx4_warn(mdev, format, arg...) \
619 pr_warning("%s %s: " format, DRV_NAME, \
620 dev_name(&mdev->pdev->dev), ##arg)
621
c27a02cd 622#endif
This page took 0.559355 seconds and 5 git commands to generate.