Merge tag 'for-4.1' of git://git.kernel.org/pub/scm/linux/kernel/git/kishon/linux...
[deliverable/linux.git] / drivers / net / ethernet / mellanox / mlx4 / mlx4_en.h
CommitLineData
c27a02cd
YP
1/*
2 * Copyright (c) 2007 Mellanox Technologies. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 *
32 */
33
34#ifndef _MLX4_EN_H_
35#define _MLX4_EN_H_
36
f1b553fb 37#include <linux/bitops.h>
c27a02cd
YP
38#include <linux/compiler.h>
39#include <linux/list.h>
40#include <linux/mutex.h>
41#include <linux/netdevice.h>
f1b553fb 42#include <linux/if_vlan.h>
ec693d47 43#include <linux/net_tstamp.h>
564c274c
AV
44#ifdef CONFIG_MLX4_EN_DCB
45#include <linux/dcbnl.h>
46#endif
1eb8c695 47#include <linux/cpu_rmap.h>
ad7d4eae 48#include <linux/ptp_clock_kernel.h>
c27a02cd
YP
49
50#include <linux/mlx4/device.h>
51#include <linux/mlx4/qp.h>
52#include <linux/mlx4/cq.h>
53#include <linux/mlx4/srq.h>
54#include <linux/mlx4/doorbell.h>
e7c1c2c4 55#include <linux/mlx4/cmd.h>
c27a02cd
YP
56
57#include "en_port.h"
58
59#define DRV_NAME "mlx4_en"
169a1d85
AV
60#define DRV_VERSION "2.2-1"
61#define DRV_RELDATE "Feb 2014"
c27a02cd 62
c27a02cd
YP
63#define MLX4_EN_MSG_LEVEL (NETIF_MSG_LINK | NETIF_MSG_IFDOWN)
64
c27a02cd
YP
65/*
66 * Device constants
67 */
68
69
70#define MLX4_EN_PAGE_SHIFT 12
71#define MLX4_EN_PAGE_SIZE (1 << MLX4_EN_PAGE_SHIFT)
d317966b
AV
72#define DEF_RX_RINGS 16
73#define MAX_RX_RINGS 128
1fb9876e 74#define MIN_RX_RINGS 4
c27a02cd
YP
75#define TXBB_SIZE 64
76#define HEADROOM (2048 / TXBB_SIZE + 1)
c27a02cd
YP
77#define STAMP_STRIDE 64
78#define STAMP_DWORDS (STAMP_STRIDE / 4)
79#define STAMP_SHIFT 31
80#define STAMP_VAL 0x7fffffff
81#define STATS_DELAY (HZ / 4)
b6c39bfc 82#define SERVICE_TASK_DELAY (HZ / 4)
82067281 83#define MAX_NUM_OF_FS_RULES 256
c27a02cd 84
1eb8c695
AV
85#define MLX4_EN_FILTER_HASH_SHIFT 4
86#define MLX4_EN_FILTER_EXPIRY_QUOTA 60
87
c27a02cd
YP
88/* Typical TSO descriptor with 16 gather entries is 352 bytes... */
89#define MAX_DESC_SIZE 512
90#define MAX_DESC_TXBBS (MAX_DESC_SIZE / TXBB_SIZE)
91
92/*
93 * OS related constants and tunables
94 */
95
0fef9d03
AV
96#define MLX4_EN_PRIV_FLAGS_BLUEFLAME 1
97
c27a02cd
YP
98#define MLX4_EN_WATCHDOG_TIMEOUT (15 * HZ)
99
117980c4
TLSC
100/* Use the maximum between 16384 and a single page */
101#define MLX4_EN_ALLOC_SIZE PAGE_ALIGN(16384)
51151a16
ED
102
103#define MLX4_EN_ALLOC_PREFER_ORDER PAGE_ALLOC_COSTLY_ORDER
c27a02cd 104
e6309cff 105/* Receive fragment sizes; we use at most 3 fragments (for 9600 byte MTU
c27a02cd
YP
106 * and 4K allocations) */
107enum {
e6309cff
ED
108 FRAG_SZ0 = 1536 - NET_IP_ALIGN,
109 FRAG_SZ1 = 4096,
c27a02cd
YP
110 FRAG_SZ2 = 4096,
111 FRAG_SZ3 = MLX4_EN_ALLOC_SIZE
112};
113#define MLX4_EN_MAX_RX_FRAGS 4
114
bd531e36
YP
115/* Maximum ring sizes */
116#define MLX4_EN_MAX_TX_SIZE 8192
117#define MLX4_EN_MAX_RX_SIZE 8192
118
4cce66cd 119/* Minimum ring size for our page-allocation scheme to work */
c27a02cd
YP
120#define MLX4_EN_MIN_RX_SIZE (MLX4_EN_ALLOC_SIZE / SMP_CACHE_BYTES)
121#define MLX4_EN_MIN_TX_SIZE (4096 / TXBB_SIZE)
122
f813cad8 123#define MLX4_EN_SMALL_PKT_SIZE 64
ea1c1af1 124#define MLX4_EN_MIN_TX_RING_P_UP 1
bc6a4744 125#define MLX4_EN_MAX_TX_RING_P_UP 32
564c274c 126#define MLX4_EN_NUM_UP 8
f813cad8 127#define MLX4_EN_DEF_TX_RING_SIZE 512
c27a02cd 128#define MLX4_EN_DEF_RX_RING_SIZE 1024
d317966b
AV
129#define MAX_TX_RINGS (MLX4_EN_MAX_TX_RING_P_UP * \
130 MLX4_EN_NUM_UP)
c27a02cd 131
fbc6daf1
AV
132#define MLX4_EN_DEFAULT_TX_WORK 256
133
3db36fb2
YP
134/* Target number of packets to coalesce with interrupt moderation */
135#define MLX4_EN_RX_COAL_TARGET 44
c27a02cd
YP
136#define MLX4_EN_RX_COAL_TIME 0x10
137
e22979d9 138#define MLX4_EN_TX_COAL_PKTS 16
ecfd2ce1 139#define MLX4_EN_TX_COAL_TIME 0x10
c27a02cd
YP
140
141#define MLX4_EN_RX_RATE_LOW 400000
142#define MLX4_EN_RX_COAL_TIME_LOW 0
143#define MLX4_EN_RX_RATE_HIGH 450000
144#define MLX4_EN_RX_COAL_TIME_HIGH 128
145#define MLX4_EN_RX_SIZE_THRESH 1024
146#define MLX4_EN_RX_RATE_THRESH (1000000 / MLX4_EN_RX_COAL_TIME_HIGH)
147#define MLX4_EN_SAMPLE_INTERVAL 0
46afd0fb 148#define MLX4_EN_AVG_PKT_SMALL 256
c27a02cd
YP
149
150#define MLX4_EN_AUTO_CONF 0xffff
151
152#define MLX4_EN_DEF_RX_PAUSE 1
153#define MLX4_EN_DEF_TX_PAUSE 1
154
af901ca1 155/* Interval between successive polls in the Tx routine when polling is used
c27a02cd
YP
156 instead of interrupts (in per-core Tx rings) - should be power of 2 */
157#define MLX4_EN_TX_POLL_MODER 16
158#define MLX4_EN_TX_POLL_TIMEOUT (HZ / 4)
159
c27a02cd
YP
160#define SMALL_PACKET_SIZE (256 - NET_IP_ALIGN)
161#define HEADER_COPY_SIZE (128 - NET_IP_ALIGN)
e7c1c2c4 162#define MLX4_LOOPBACK_TEST_PAYLOAD (HEADER_COPY_SIZE - ETH_HLEN)
c27a02cd
YP
163
164#define MLX4_EN_MIN_MTU 46
165#define ETH_BCAST 0xffffffffffffULL
166
e7c1c2c4
YP
167#define MLX4_EN_LOOPBACK_RETRIES 5
168#define MLX4_EN_LOOPBACK_TIMEOUT 100
169
c27a02cd
YP
170#ifdef MLX4_EN_PERF_STAT
171/* Number of samples to 'average' */
172#define AVG_SIZE 128
173#define AVG_FACTOR 1024
174#define NUM_PERF_STATS NUM_PERF_COUNTERS
175
176#define INC_PERF_COUNTER(cnt) (++(cnt))
177#define ADD_PERF_COUNTER(cnt, add) ((cnt) += (add))
178#define AVG_PERF_COUNTER(cnt, sample) \
179 ((cnt) = ((cnt) * (AVG_SIZE - 1) + (sample) * AVG_FACTOR) / AVG_SIZE)
180#define GET_PERF_COUNTER(cnt) (cnt)
181#define GET_AVG_PERF_COUNTER(cnt) ((cnt) / AVG_FACTOR)
182
183#else
184
185#define NUM_PERF_STATS 0
186#define INC_PERF_COUNTER(cnt) do {} while (0)
187#define ADD_PERF_COUNTER(cnt, add) do {} while (0)
188#define AVG_PERF_COUNTER(cnt, sample) do {} while (0)
189#define GET_PERF_COUNTER(cnt) (0)
190#define GET_AVG_PERF_COUNTER(cnt) (0)
191#endif /* MLX4_EN_PERF_STAT */
192
b97b33a3
EE
193/* Constants for TX flow */
194enum {
195 MAX_INLINE = 104, /* 128 - 16 - 4 - 4 */
196 MAX_BF = 256,
197 MIN_PKT_LEN = 17,
198};
199
c27a02cd
YP
200/*
201 * Configurables
202 */
203
204enum cq_type {
205 RX = 0,
206 TX = 1,
207};
208
209
210/*
211 * Useful macros
212 */
213#define ROUNDUP_LOG2(x) ilog2(roundup_pow_of_two(x))
214#define XNOR(x, y) (!(x) == !(y))
c27a02cd
YP
215
216
217struct mlx4_en_tx_info {
218 struct sk_buff *skb;
3d03641c
ED
219 dma_addr_t map0_dma;
220 u32 map0_byte_count;
98b16349
ED
221 u32 nr_txbb;
222 u32 nr_bytes;
223 u8 linear;
224 u8 data_offset;
225 u8 inl;
226 u8 ts_requested;
3d03641c 227 u8 nr_maps;
98b16349 228} ____cacheline_aligned_in_smp;
c27a02cd
YP
229
230
231#define MLX4_EN_BIT_DESC_OWN 0x80000000
232#define CTRL_SIZE sizeof(struct mlx4_wqe_ctrl_seg)
233#define MLX4_EN_MEMTYPE_PAD 0x100
234#define DS_SIZE sizeof(struct mlx4_wqe_data_seg)
235
236
237struct mlx4_en_tx_desc {
238 struct mlx4_wqe_ctrl_seg ctrl;
239 union {
240 struct mlx4_wqe_data_seg data; /* at least one data segment */
241 struct mlx4_wqe_lso_seg lso;
242 struct mlx4_wqe_inline_seg inl;
243 };
244};
245
246#define MLX4_EN_USE_SRQ 0x01000000
247
725c8999
YP
248#define MLX4_EN_CX3_LOW_ID 0x1000
249#define MLX4_EN_CX3_HIGH_ID 0x1005
250
c27a02cd 251struct mlx4_en_rx_alloc {
51151a16
ED
252 struct page *page;
253 dma_addr_t dma;
70fbe079
AV
254 u32 page_offset;
255 u32 page_size;
c27a02cd
YP
256};
257
258struct mlx4_en_tx_ring {
98b16349
ED
259 /* cache line used and dirtied in tx completion
260 * (mlx4_en_free_tx_buf())
261 */
262 u32 last_nr_txbb;
263 u32 cons;
264 unsigned long wake_queue;
265
266 /* cache line used and dirtied in mlx4_en_xmit() */
267 u32 prod ____cacheline_aligned_in_smp;
268 unsigned long bytes;
269 unsigned long packets;
270 unsigned long tx_csum;
271 unsigned long tso_packets;
272 unsigned long xmit_more;
273 struct mlx4_bf bf;
274 unsigned long queue_stopped;
275
276 /* Following part should be mostly read */
277 cpumask_t affinity_mask;
278 struct mlx4_qp qp;
c27a02cd 279 struct mlx4_hwq_resources wqres;
98b16349
ED
280 u32 size; /* number of TXBBs */
281 u32 size_mask;
282 u16 stride;
283 u16 cqn; /* index of port CQ associated with this ring */
284 u32 buf_size;
6a4e8121
ED
285 __be32 doorbell_qpn;
286 __be32 mr_key;
98b16349
ED
287 void *buf;
288 struct mlx4_en_tx_info *tx_info;
289 u8 *bounce_buf;
290 struct mlx4_qp_context context;
291 int qpn;
292 enum mlx4_qp_state qp_state;
293 u8 queue_index;
294 bool bf_enabled;
295 bool bf_alloced;
296 struct netdev_queue *tx_queue;
297 int hwtstamp_tx_type;
98b16349 298} ____cacheline_aligned_in_smp;
c27a02cd
YP
299
300struct mlx4_en_rx_desc {
c27a02cd
YP
301 /* actual number of entries depends on rx ring stride */
302 struct mlx4_wqe_data_seg data[0];
303};
304
305struct mlx4_en_rx_ring {
c27a02cd
YP
306 struct mlx4_hwq_resources wqres;
307 struct mlx4_en_rx_alloc page_alloc[MLX4_EN_MAX_RX_FRAGS];
c27a02cd
YP
308 u32 size ; /* number of Rx descs*/
309 u32 actual_size;
310 u32 size_mask;
311 u16 stride;
312 u16 log_stride;
313 u16 cqn; /* index of port CQ associated with this ring */
314 u32 prod;
315 u32 cons;
316 u32 buf_size;
4a5f4dd8 317 u8 fcs_del;
c27a02cd
YP
318 void *buf;
319 void *rx_info;
320 unsigned long bytes;
321 unsigned long packets;
e0d1095a 322#ifdef CONFIG_NET_RX_BUSY_POLL
8501841a
AV
323 unsigned long yields;
324 unsigned long misses;
325 unsigned long cleaned;
326#endif
ad04378c
YP
327 unsigned long csum_ok;
328 unsigned long csum_none;
f8c6455b 329 unsigned long csum_complete;
ec693d47 330 int hwtstamp_rx_filter;
9e311e77 331 cpumask_var_t affinity_mask;
c27a02cd
YP
332};
333
c27a02cd
YP
334struct mlx4_en_cq {
335 struct mlx4_cq mcq;
336 struct mlx4_hwq_resources wqres;
337 int ring;
c27a02cd
YP
338 struct net_device *dev;
339 struct napi_struct napi;
c27a02cd
YP
340 int size;
341 int buf_size;
342 unsigned vector;
343 enum cq_type is_tx;
344 u16 moder_time;
345 u16 moder_cnt;
c27a02cd
YP
346 struct mlx4_cqe *buf;
347#define MLX4_EN_OPCODE_ERROR 0x1e
9e77a2b8 348
e0d1095a 349#ifdef CONFIG_NET_RX_BUSY_POLL
9e77a2b8
AV
350 unsigned int state;
351#define MLX4_EN_CQ_STATE_IDLE 0
352#define MLX4_EN_CQ_STATE_NAPI 1 /* NAPI owns this CQ */
353#define MLX4_EN_CQ_STATE_POLL 2 /* poll owns this CQ */
354#define MLX4_CQ_LOCKED (MLX4_EN_CQ_STATE_NAPI | MLX4_EN_CQ_STATE_POLL)
355#define MLX4_EN_CQ_STATE_NAPI_YIELD 4 /* NAPI yielded this CQ */
356#define MLX4_EN_CQ_STATE_POLL_YIELD 8 /* poll yielded this CQ */
357#define CQ_YIELD (MLX4_EN_CQ_STATE_NAPI_YIELD | MLX4_EN_CQ_STATE_POLL_YIELD)
358#define CQ_USER_PEND (MLX4_EN_CQ_STATE_POLL | MLX4_EN_CQ_STATE_POLL_YIELD)
359 spinlock_t poll_lock; /* protects from LLS/napi conflicts */
e0d1095a 360#endif /* CONFIG_NET_RX_BUSY_POLL */
35f6f453 361 struct irq_desc *irq_desc;
c27a02cd
YP
362};
363
364struct mlx4_en_port_profile {
365 u32 flags;
366 u32 tx_ring_num;
367 u32 rx_ring_num;
368 u32 tx_ring_size;
369 u32 rx_ring_size;
d53b93f2
YP
370 u8 rx_pause;
371 u8 rx_ppp;
372 u8 tx_pause;
373 u8 tx_ppp;
93d3e367 374 int rss_rings;
b97b33a3 375 int inline_thold;
c27a02cd
YP
376};
377
378struct mlx4_en_profile {
0533943c 379 int udp_rss;
c27a02cd
YP
380 u8 rss_mask;
381 u32 active_ports;
382 u32 small_pkt_int;
c27a02cd 383 u8 no_reset;
bc6a4744 384 u8 num_tx_rings_p_up;
c27a02cd
YP
385 struct mlx4_en_port_profile prof[MLX4_MAX_PORTS + 1];
386};
387
388struct mlx4_en_dev {
389 struct mlx4_dev *dev;
390 struct pci_dev *pdev;
391 struct mutex state_lock;
392 struct net_device *pndev[MLX4_MAX_PORTS + 1];
5da03547 393 struct net_device *upper[MLX4_MAX_PORTS + 1];
c27a02cd
YP
394 u32 port_cnt;
395 bool device_up;
396 struct mlx4_en_profile profile;
397 u32 LSO_support;
398 struct workqueue_struct *workqueue;
399 struct device *dma_device;
400 void __iomem *uar_map;
401 struct mlx4_uar priv_uar;
402 struct mlx4_mr mr;
403 u32 priv_pdn;
404 spinlock_t uar_lock;
d7e1a487 405 u8 mac_removed[MLX4_MAX_PORTS + 1];
ad7d4eae
SB
406 rwlock_t clock_lock;
407 u32 nominal_c_mult;
ec693d47
AV
408 struct cyclecounter cycles;
409 struct timecounter clock;
410 unsigned long last_overflow_check;
b6c39bfc 411 unsigned long overflow_period;
ad7d4eae
SB
412 struct ptp_clock *ptp_clock;
413 struct ptp_clock_info ptp_clock_info;
5da03547 414 struct notifier_block nb;
c27a02cd
YP
415};
416
417
418struct mlx4_en_rss_map {
c27a02cd 419 int base_qpn;
b6b912e0
YP
420 struct mlx4_qp qps[MAX_RX_RINGS];
421 enum mlx4_qp_state state[MAX_RX_RINGS];
c27a02cd
YP
422 struct mlx4_qp indir_qp;
423 enum mlx4_qp_state indir_state;
424};
425
2c762679
SM
426enum mlx4_en_port_flag {
427 MLX4_EN_PORT_ANC = 1<<0, /* Auto-negotiation complete */
428 MLX4_EN_PORT_ANE = 1<<1, /* Auto-negotiation enabled */
429};
430
e7c1c2c4
YP
431struct mlx4_en_port_state {
432 int link_state;
433 int link_speed;
2c762679
SM
434 int transceiver;
435 u32 flags;
e7c1c2c4
YP
436};
437
c27a02cd
YP
438struct mlx4_en_pkt_stats {
439 unsigned long broadcast;
440 unsigned long rx_prio[8];
441 unsigned long tx_prio[8];
442#define NUM_PKT_STATS 17
443};
444
445struct mlx4_en_port_stats {
c27a02cd 446 unsigned long tso_packets;
9fab426d 447 unsigned long xmit_more;
c27a02cd
YP
448 unsigned long queue_stopped;
449 unsigned long wake_queue;
450 unsigned long tx_timeout;
451 unsigned long rx_alloc_failed;
452 unsigned long rx_chksum_good;
453 unsigned long rx_chksum_none;
f8c6455b 454 unsigned long rx_chksum_complete;
c27a02cd 455 unsigned long tx_chksum_offload;
a16f3565 456#define NUM_PORT_STATS 10
c27a02cd
YP
457};
458
459struct mlx4_en_perf_stats {
460 u32 tx_poll;
461 u64 tx_pktsz_avg;
462 u32 inflight_avg;
463 u16 tx_coal_avg;
464 u16 rx_coal_avg;
465 u32 napi_quota;
466#define NUM_PERF_COUNTERS 6
467};
468
6d199937
YP
469enum mlx4_en_mclist_act {
470 MCLIST_NONE,
471 MCLIST_REM,
472 MCLIST_ADD,
473};
474
475struct mlx4_en_mc_list {
476 struct list_head list;
477 enum mlx4_en_mclist_act action;
478 u8 addr[ETH_ALEN];
0ff1fb65 479 u64 reg_id;
837052d0 480 u64 tunnel_reg_id;
6d199937
YP
481};
482
c27a02cd
YP
483struct mlx4_en_frag_info {
484 u16 frag_size;
485 u16 frag_prefix_size;
486 u16 frag_stride;
c27a02cd
YP
487};
488
564c274c
AV
489#ifdef CONFIG_MLX4_EN_DCB
490/* Minimal TC BW - setting to 0 will block traffic */
491#define MLX4_EN_BW_MIN 1
492#define MLX4_EN_BW_MAX 100 /* Utilize 100% of the line */
493
494#define MLX4_EN_TC_ETS 7
495
496#endif
497
82067281 498struct ethtool_flow_id {
0d256c0e 499 struct list_head list;
82067281
HHZ
500 struct ethtool_rx_flow_spec flow_spec;
501 u64 id;
502};
503
79aeaccd
YB
504enum {
505 MLX4_EN_FLAG_PROMISC = (1 << 0),
506 MLX4_EN_FLAG_MC_PROMISC = (1 << 1),
507 /* whether we need to enable hardware loopback by putting dmac
508 * in Tx WQE
509 */
510 MLX4_EN_FLAG_ENABLE_HW_LOOPBACK = (1 << 2),
511 /* whether we need to drop packets that hardware loopback-ed */
cc5387f7 512 MLX4_EN_FLAG_RX_FILTER_NEEDED = (1 << 3),
f8c6455b
SM
513 MLX4_EN_FLAG_FORCE_PROMISC = (1 << 4),
514 MLX4_EN_FLAG_RX_CSUM_NON_TCP_UDP = (1 << 5),
79aeaccd
YB
515};
516
c07cb4b0
YB
517#define MLX4_EN_MAC_HASH_SIZE (1 << BITS_PER_BYTE)
518#define MLX4_EN_MAC_HASH_IDX 5
519
c27a02cd
YP
520struct mlx4_en_priv {
521 struct mlx4_en_dev *mdev;
522 struct mlx4_en_port_profile *prof;
523 struct net_device *dev;
f1b553fb 524 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
c27a02cd
YP
525 struct net_device_stats stats;
526 struct net_device_stats ret_stats;
e7c1c2c4 527 struct mlx4_en_port_state port_state;
c27a02cd 528 spinlock_t stats_lock;
82067281 529 struct ethtool_flow_id ethtool_rules[MAX_NUM_OF_FS_RULES];
0d256c0e
HHZ
530 /* To allow rules removal while port is going down */
531 struct list_head ethtool_list;
c27a02cd 532
6b4d8d9f 533 unsigned long last_moder_packets[MAX_RX_RINGS];
c27a02cd 534 unsigned long last_moder_tx_packets;
6b4d8d9f 535 unsigned long last_moder_bytes[MAX_RX_RINGS];
c27a02cd 536 unsigned long last_moder_jiffies;
6b4d8d9f 537 int last_moder_time[MAX_RX_RINGS];
c27a02cd
YP
538 u16 rx_usecs;
539 u16 rx_frames;
540 u16 tx_usecs;
541 u16 tx_frames;
542 u32 pkt_rate_low;
543 u16 rx_usecs_low;
544 u32 pkt_rate_high;
545 u16 rx_usecs_high;
546 u16 sample_interval;
547 u16 adaptive_rx_coal;
548 u32 msg_enable;
e7c1c2c4
YP
549 u32 loopback_ok;
550 u32 validate_loopback;
c27a02cd
YP
551
552 struct mlx4_hwq_resources res;
553 int link_state;
554 int last_link_state;
555 bool port_up;
556 int port;
557 int registered;
558 int allocated;
559 int stride;
2695bab2 560 unsigned char current_mac[ETH_ALEN + 2];
c27a02cd
YP
561 int mac_index;
562 unsigned max_mtu;
563 int base_qpn;
08ff3235 564 int cqe_factor;
b1b6b4da 565 int cqe_size;
c27a02cd
YP
566
567 struct mlx4_en_rss_map rss_map;
4ef2a435 568 __be32 ctrl_flags;
c27a02cd 569 u32 flags;
d317966b 570 u8 num_tx_rings_p_up;
fbc6daf1 571 u32 tx_work_limit;
c27a02cd
YP
572 u32 tx_ring_num;
573 u32 rx_ring_num;
574 u32 rx_skb_size;
575 struct mlx4_en_frag_info frag_info[MLX4_EN_MAX_RX_FRAGS];
576 u16 num_frags;
577 u16 log_rx_info;
578
41d942d5
EE
579 struct mlx4_en_tx_ring **tx_ring;
580 struct mlx4_en_rx_ring *rx_ring[MAX_RX_RINGS];
581 struct mlx4_en_cq **tx_cq;
582 struct mlx4_en_cq *rx_cq[MAX_RX_RINGS];
cabdc8ee 583 struct mlx4_qp drop_qp;
0eb74fdd 584 struct work_struct rx_mode_task;
c27a02cd
YP
585 struct work_struct watchdog_task;
586 struct work_struct linkstate_task;
587 struct delayed_work stats_task;
b6c39bfc 588 struct delayed_work service_task;
a66132f3 589#ifdef CONFIG_MLX4_EN_VXLAN
1b136de1
OG
590 struct work_struct vxlan_add_task;
591 struct work_struct vxlan_del_task;
a66132f3 592#endif
c27a02cd
YP
593 struct mlx4_en_perf_stats pstats;
594 struct mlx4_en_pkt_stats pkstats;
595 struct mlx4_en_port_stats port_stats;
93ece0c1 596 u64 stats_bitmap;
6d199937
YP
597 struct list_head mc_list;
598 struct list_head curr_list;
0ff1fb65 599 u64 broadcast_id;
c27a02cd 600 struct mlx4_en_stat_out_mbox hw_stats;
4c3eb3ca 601 int vids[128];
14c07b13 602 bool wol;
ebf8c9aa 603 struct device *ddev;
044ca2a5 604 int base_tx_qpn;
c07cb4b0 605 struct hlist_head mac_hash[MLX4_EN_MAC_HASH_SIZE];
ec693d47 606 struct hwtstamp_config hwtstamp_config;
564c274c
AV
607
608#ifdef CONFIG_MLX4_EN_DCB
609 struct ieee_ets ets;
109d2446 610 u16 maxrate[IEEE_8021QAZ_MAX_TCS];
564c274c 611#endif
1eb8c695
AV
612#ifdef CONFIG_RFS_ACCEL
613 spinlock_t filters_lock;
614 int last_filter_id;
615 struct list_head filters;
616 struct hlist_head filter_hash[1 << MLX4_EN_FILTER_HASH_SHIFT];
617#endif
837052d0 618 u64 tunnel_reg_id;
1b136de1 619 __be16 vxlan_port;
0fef9d03
AV
620
621 u32 pflags;
bd635c35 622 u8 rss_key[MLX4_EN_RSS_KEY_SIZE];
947cbb0a 623 u8 rss_hash_fn;
14c07b13
YP
624};
625
626enum mlx4_en_wol {
627 MLX4_EN_WOL_MAGIC = (1ULL << 61),
628 MLX4_EN_WOL_ENABLED = (1ULL << 62),
c27a02cd
YP
629};
630
16a10ffd 631struct mlx4_mac_entry {
c07cb4b0 632 struct hlist_node hlist;
16a10ffd
YB
633 unsigned char mac[ETH_ALEN + 2];
634 u64 reg_id;
c07cb4b0 635 struct rcu_head rcu;
16a10ffd
YB
636};
637
b1b6b4da
IS
638static inline struct mlx4_cqe *mlx4_en_get_cqe(void *buf, int idx, int cqe_sz)
639{
640 return buf + idx * cqe_sz;
641}
642
e0d1095a 643#ifdef CONFIG_NET_RX_BUSY_POLL
9e77a2b8
AV
644static inline void mlx4_en_cq_init_lock(struct mlx4_en_cq *cq)
645{
646 spin_lock_init(&cq->poll_lock);
647 cq->state = MLX4_EN_CQ_STATE_IDLE;
648}
649
650/* called from the device poll rutine to get ownership of a cq */
651static inline bool mlx4_en_cq_lock_napi(struct mlx4_en_cq *cq)
652{
653 int rc = true;
654 spin_lock(&cq->poll_lock);
655 if (cq->state & MLX4_CQ_LOCKED) {
656 WARN_ON(cq->state & MLX4_EN_CQ_STATE_NAPI);
657 cq->state |= MLX4_EN_CQ_STATE_NAPI_YIELD;
658 rc = false;
659 } else
660 /* we don't care if someone yielded */
661 cq->state = MLX4_EN_CQ_STATE_NAPI;
662 spin_unlock(&cq->poll_lock);
663 return rc;
664}
665
666/* returns true is someone tried to get the cq while napi had it */
667static inline bool mlx4_en_cq_unlock_napi(struct mlx4_en_cq *cq)
668{
669 int rc = false;
670 spin_lock(&cq->poll_lock);
671 WARN_ON(cq->state & (MLX4_EN_CQ_STATE_POLL |
672 MLX4_EN_CQ_STATE_NAPI_YIELD));
673
674 if (cq->state & MLX4_EN_CQ_STATE_POLL_YIELD)
675 rc = true;
676 cq->state = MLX4_EN_CQ_STATE_IDLE;
677 spin_unlock(&cq->poll_lock);
678 return rc;
679}
680
681/* called from mlx4_en_low_latency_poll() */
682static inline bool mlx4_en_cq_lock_poll(struct mlx4_en_cq *cq)
683{
684 int rc = true;
685 spin_lock_bh(&cq->poll_lock);
686 if ((cq->state & MLX4_CQ_LOCKED)) {
687 struct net_device *dev = cq->dev;
688 struct mlx4_en_priv *priv = netdev_priv(dev);
41d942d5 689 struct mlx4_en_rx_ring *rx_ring = priv->rx_ring[cq->ring];
9e77a2b8
AV
690
691 cq->state |= MLX4_EN_CQ_STATE_POLL_YIELD;
692 rc = false;
8501841a 693 rx_ring->yields++;
9e77a2b8
AV
694 } else
695 /* preserve yield marks */
696 cq->state |= MLX4_EN_CQ_STATE_POLL;
697 spin_unlock_bh(&cq->poll_lock);
698 return rc;
699}
700
701/* returns true if someone tried to get the cq while it was locked */
702static inline bool mlx4_en_cq_unlock_poll(struct mlx4_en_cq *cq)
703{
704 int rc = false;
705 spin_lock_bh(&cq->poll_lock);
706 WARN_ON(cq->state & (MLX4_EN_CQ_STATE_NAPI));
707
708 if (cq->state & MLX4_EN_CQ_STATE_POLL_YIELD)
709 rc = true;
710 cq->state = MLX4_EN_CQ_STATE_IDLE;
711 spin_unlock_bh(&cq->poll_lock);
712 return rc;
713}
714
715/* true if a socket is polling, even if it did not get the lock */
e6a76758 716static inline bool mlx4_en_cq_busy_polling(struct mlx4_en_cq *cq)
9e77a2b8
AV
717{
718 WARN_ON(!(cq->state & MLX4_CQ_LOCKED));
719 return cq->state & CQ_USER_PEND;
720}
721#else
722static inline void mlx4_en_cq_init_lock(struct mlx4_en_cq *cq)
723{
724}
725
726static inline bool mlx4_en_cq_lock_napi(struct mlx4_en_cq *cq)
727{
728 return true;
729}
730
731static inline bool mlx4_en_cq_unlock_napi(struct mlx4_en_cq *cq)
732{
733 return false;
734}
735
736static inline bool mlx4_en_cq_lock_poll(struct mlx4_en_cq *cq)
737{
738 return false;
739}
740
741static inline bool mlx4_en_cq_unlock_poll(struct mlx4_en_cq *cq)
742{
743 return false;
744}
745
e6a76758 746static inline bool mlx4_en_cq_busy_polling(struct mlx4_en_cq *cq)
9e77a2b8
AV
747{
748 return false;
749}
e0d1095a 750#endif /* CONFIG_NET_RX_BUSY_POLL */
9e77a2b8 751
0d9fdaa9 752#define MLX4_EN_WOL_DO_MODIFY (1ULL << 63)
c27a02cd 753
79aeaccd
YB
754void mlx4_en_update_loopback_state(struct net_device *dev,
755 netdev_features_t features);
756
c27a02cd
YP
757void mlx4_en_destroy_netdev(struct net_device *dev);
758int mlx4_en_init_netdev(struct mlx4_en_dev *mdev, int port,
759 struct mlx4_en_port_profile *prof);
760
18cc42a3 761int mlx4_en_start_port(struct net_device *dev);
3484aac1 762void mlx4_en_stop_port(struct net_device *dev, int detach);
18cc42a3 763
fe0af03c 764void mlx4_en_free_resources(struct mlx4_en_priv *priv);
18cc42a3
YP
765int mlx4_en_alloc_resources(struct mlx4_en_priv *priv);
766
41d942d5 767int mlx4_en_create_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq **pcq,
163561a4 768 int entries, int ring, enum cq_type mode, int node);
41d942d5 769void mlx4_en_destroy_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq **pcq);
76532d0c
AG
770int mlx4_en_activate_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq,
771 int cq_idx);
c27a02cd
YP
772void mlx4_en_deactivate_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
773int mlx4_en_set_cq_moder(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
774int mlx4_en_arm_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
775
c27a02cd 776void mlx4_en_tx_irq(struct mlx4_cq *mcq);
f663dd9a 777u16 mlx4_en_select_queue(struct net_device *dev, struct sk_buff *skb,
99932d4f 778 void *accel_priv, select_queue_fallback_t fallback);
61357325 779netdev_tx_t mlx4_en_xmit(struct sk_buff *skb, struct net_device *dev);
c27a02cd 780
41d942d5
EE
781int mlx4_en_create_tx_ring(struct mlx4_en_priv *priv,
782 struct mlx4_en_tx_ring **pring,
ddae0349 783 u32 size, u16 stride,
d03a68f8 784 int node, int queue_index);
41d942d5
EE
785void mlx4_en_destroy_tx_ring(struct mlx4_en_priv *priv,
786 struct mlx4_en_tx_ring **pring);
c27a02cd
YP
787int mlx4_en_activate_tx_ring(struct mlx4_en_priv *priv,
788 struct mlx4_en_tx_ring *ring,
0e98b523 789 int cq, int user_prio);
c27a02cd
YP
790void mlx4_en_deactivate_tx_ring(struct mlx4_en_priv *priv,
791 struct mlx4_en_tx_ring *ring);
02512482 792void mlx4_en_set_num_rx_rings(struct mlx4_en_dev *mdev);
c27a02cd 793int mlx4_en_create_rx_ring(struct mlx4_en_priv *priv,
41d942d5 794 struct mlx4_en_rx_ring **pring,
163561a4 795 u32 size, u16 stride, int node);
c27a02cd 796void mlx4_en_destroy_rx_ring(struct mlx4_en_priv *priv,
41d942d5 797 struct mlx4_en_rx_ring **pring,
68355f71 798 u32 size, u16 stride);
c27a02cd
YP
799int mlx4_en_activate_rx_rings(struct mlx4_en_priv *priv);
800void mlx4_en_deactivate_rx_ring(struct mlx4_en_priv *priv,
801 struct mlx4_en_rx_ring *ring);
802int mlx4_en_process_rx_cq(struct net_device *dev,
803 struct mlx4_en_cq *cq,
804 int budget);
805int mlx4_en_poll_rx_cq(struct napi_struct *napi, int budget);
0276a330 806int mlx4_en_poll_tx_cq(struct napi_struct *napi, int budget);
c27a02cd 807void mlx4_en_fill_qp_context(struct mlx4_en_priv *priv, int size, int stride,
0e98b523
AV
808 int is_tx, int rss, int qpn, int cqn, int user_prio,
809 struct mlx4_qp_context *context);
966508f7 810void mlx4_en_sqp_event(struct mlx4_qp *qp, enum mlx4_event event);
c27a02cd
YP
811int mlx4_en_map_buffer(struct mlx4_buf *buf);
812void mlx4_en_unmap_buffer(struct mlx4_buf *buf);
813
814void mlx4_en_calc_rx_buf(struct net_device *dev);
c27a02cd
YP
815int mlx4_en_config_rss_steer(struct mlx4_en_priv *priv);
816void mlx4_en_release_rss_steer(struct mlx4_en_priv *priv);
cabdc8ee
HHZ
817int mlx4_en_create_drop_qp(struct mlx4_en_priv *priv);
818void mlx4_en_destroy_drop_qp(struct mlx4_en_priv *priv);
c27a02cd 819int mlx4_en_free_tx_buf(struct net_device *dev, struct mlx4_en_tx_ring *ring);
c27a02cd
YP
820void mlx4_en_rx_irq(struct mlx4_cq *mcq);
821
822int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
f1b553fb 823int mlx4_SET_VLAN_FLTR(struct mlx4_dev *dev, struct mlx4_en_priv *priv);
c27a02cd
YP
824
825int mlx4_en_DUMP_ETH_STATS(struct mlx4_en_dev *mdev, u8 port, u8 reset);
e7c1c2c4
YP
826int mlx4_en_QUERY_PORT(struct mlx4_en_dev *mdev, u8 port);
827
564c274c
AV
828#ifdef CONFIG_MLX4_EN_DCB
829extern const struct dcbnl_rtnl_ops mlx4_en_dcbnl_ops;
540b3a39 830extern const struct dcbnl_rtnl_ops mlx4_en_dcbnl_pfc_ops;
564c274c
AV
831#endif
832
d317966b
AV
833int mlx4_en_setup_tc(struct net_device *dev, u8 up);
834
1eb8c695 835#ifdef CONFIG_RFS_ACCEL
41d942d5 836void mlx4_en_cleanup_filters(struct mlx4_en_priv *priv);
1eb8c695
AV
837#endif
838
e7c1c2c4
YP
839#define MLX4_EN_NUM_SELF_TEST 5
840void mlx4_en_ex_selftest(struct net_device *dev, u32 *flags, u64 *buf);
b6c39bfc 841void mlx4_en_ptp_overflow_check(struct mlx4_en_dev *mdev);
c27a02cd 842
7787fa66
SM
843#define DEV_FEATURE_CHANGED(dev, new_features, feature) \
844 ((dev->features & feature) ^ (new_features & feature))
845
846int mlx4_en_reset_config(struct net_device *dev,
847 struct hwtstamp_config ts_config,
848 netdev_features_t new_features);
849
5da03547
MS
850int mlx4_en_netdev_event(struct notifier_block *this,
851 unsigned long event, void *ptr);
852
c27a02cd 853/*
ec693d47
AV
854 * Functions for time stamping
855 */
856u64 mlx4_en_get_cqe_ts(struct mlx4_cqe *cqe);
857void mlx4_en_fill_hwtstamps(struct mlx4_en_dev *mdev,
858 struct skb_shared_hwtstamps *hwts,
859 u64 timestamp);
860void mlx4_en_init_timestamp(struct mlx4_en_dev *mdev);
ad7d4eae 861void mlx4_en_remove_timestamp(struct mlx4_en_dev *mdev);
ec693d47
AV
862
863/* Globals
c27a02cd
YP
864 */
865extern const struct ethtool_ops mlx4_en_ethtool_ops;
0a645e80
JP
866
867
868
869/*
870 * printk / logging functions
871 */
872
b9075fa9 873__printf(3, 4)
0c87b29c
JP
874void en_print(const char *level, const struct mlx4_en_priv *priv,
875 const char *format, ...);
0a645e80 876
1a91de28
JP
877#define en_dbg(mlevel, priv, format, ...) \
878do { \
879 if (NETIF_MSG_##mlevel & (priv)->msg_enable) \
880 en_print(KERN_DEBUG, priv, format, ##__VA_ARGS__); \
0a645e80 881} while (0)
1a91de28
JP
882#define en_warn(priv, format, ...) \
883 en_print(KERN_WARNING, priv, format, ##__VA_ARGS__)
884#define en_err(priv, format, ...) \
885 en_print(KERN_ERR, priv, format, ##__VA_ARGS__)
886#define en_info(priv, format, ...) \
887 en_print(KERN_INFO, priv, format, ##__VA_ARGS__)
888
889#define mlx4_err(mdev, format, ...) \
890 pr_err(DRV_NAME " %s: " format, \
891 dev_name(&(mdev)->pdev->dev), ##__VA_ARGS__)
892#define mlx4_info(mdev, format, ...) \
893 pr_info(DRV_NAME " %s: " format, \
894 dev_name(&(mdev)->pdev->dev), ##__VA_ARGS__)
895#define mlx4_warn(mdev, format, ...) \
896 pr_warn(DRV_NAME " %s: " format, \
897 dev_name(&(mdev)->pdev->dev), ##__VA_ARGS__)
0a645e80 898
c27a02cd 899#endif
This page took 0.718181 seconds and 5 git commands to generate.