qlcnic: 83xx register dump routines
[deliverable/linux.git] / drivers / net / ethernet / qlogic / qlcnic / qlcnic.h
CommitLineData
af19b491 1/*
40839129
SV
2 * QLogic qlcnic NIC Driver
3 * Copyright (c) 2009-2010 QLogic Corporation
af19b491 4 *
40839129 5 * See LICENSE.qlcnic for copyright and licensing details.
af19b491
AKS
6 */
7
8#ifndef _QLCNIC_H_
9#define _QLCNIC_H_
10
11#include <linux/module.h>
12#include <linux/kernel.h>
13#include <linux/types.h>
14#include <linux/ioport.h>
15#include <linux/pci.h>
16#include <linux/netdevice.h>
17#include <linux/etherdevice.h>
18#include <linux/ip.h>
19#include <linux/in.h>
20#include <linux/tcp.h>
21#include <linux/skbuff.h>
22#include <linux/firmware.h>
23
24#include <linux/ethtool.h>
25#include <linux/mii.h>
26#include <linux/timer.h>
27
28#include <linux/vmalloc.h>
29
30#include <linux/io.h>
31#include <asm/byteorder.h>
b9796a14
AC
32#include <linux/bitops.h>
33#include <linux/if_vlan.h>
af19b491
AKS
34
35#include "qlcnic_hdr.h"
7f966452
SC
36#include "qlcnic_hw.h"
37#include "qlcnic_83xx_hw.h"
af19b491
AKS
38
39#define _QLCNIC_LINUX_MAJOR 5
40#define _QLCNIC_LINUX_MINOR 0
341abdbe
SSC
41#define _QLCNIC_LINUX_SUBVERSION 30
42#define QLCNIC_LINUX_VERSIONID "5.0.30"
96f8118c 43#define QLCNIC_DRV_IDC_VER 0x01
d4066833
SC
44#define QLCNIC_DRIVER_VERSION ((_QLCNIC_LINUX_MAJOR << 16) |\
45 (_QLCNIC_LINUX_MINOR << 8) | (_QLCNIC_LINUX_SUBVERSION))
af19b491
AKS
46
47#define QLCNIC_VERSION_CODE(a, b, c) (((a) << 24) + ((b) << 16) + (c))
48#define _major(v) (((v) >> 24) & 0xff)
49#define _minor(v) (((v) >> 16) & 0xff)
50#define _build(v) ((v) & 0xffff)
51
52/* version in image has weird encoding:
53 * 7:0 - major
54 * 15:8 - minor
55 * 31:16 - build (little endian)
56 */
57#define QLCNIC_DECODE_VERSION(v) \
58 QLCNIC_VERSION_CODE(((v) & 0xff), (((v) >> 8) & 0xff), ((v) >> 16))
59
8f891387 60#define QLCNIC_MIN_FW_VERSION QLCNIC_VERSION_CODE(4, 4, 2)
af19b491
AKS
61#define QLCNIC_NUM_FLASH_SECTORS (64)
62#define QLCNIC_FLASH_SECTOR_SIZE (64 * 1024)
63#define QLCNIC_FLASH_TOTAL_SIZE (QLCNIC_NUM_FLASH_SECTORS \
64 * QLCNIC_FLASH_SECTOR_SIZE)
65
66#define RCV_DESC_RINGSIZE(rds_ring) \
67 (sizeof(struct rcv_desc) * (rds_ring)->num_desc)
68#define RCV_BUFF_RINGSIZE(rds_ring) \
69 (sizeof(struct qlcnic_rx_buffer) * rds_ring->num_desc)
70#define STATUS_DESC_RINGSIZE(sds_ring) \
71 (sizeof(struct status_desc) * (sds_ring)->num_desc)
72#define TX_BUFF_RINGSIZE(tx_ring) \
73 (sizeof(struct qlcnic_cmd_buffer) * tx_ring->num_desc)
74#define TX_DESC_RINGSIZE(tx_ring) \
75 (sizeof(struct cmd_desc_type0) * tx_ring->num_desc)
76
77#define QLCNIC_P3P_A0 0x50
a2050c7e 78#define QLCNIC_P3P_C0 0x58
af19b491
AKS
79
80#define QLCNIC_IS_REVISION_P3P(REVISION) (REVISION >= QLCNIC_P3P_A0)
81
82#define FIRST_PAGE_GROUP_START 0
83#define FIRST_PAGE_GROUP_END 0x100000
84
ff1b1bf8
SV
85#define P3P_MAX_MTU (9600)
86#define P3P_MIN_MTU (68)
af19b491
AKS
87#define QLCNIC_MAX_ETHERHDR 32 /* This contains some padding */
88
ff1b1bf8
SV
89#define QLCNIC_P3P_RX_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + ETH_DATA_LEN)
90#define QLCNIC_P3P_RX_JUMBO_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + P3P_MAX_MTU)
af19b491
AKS
91#define QLCNIC_CT_DEFAULT_RX_BUF_LEN 2048
92#define QLCNIC_LRO_BUFFER_EXTRA 2048
93
af19b491 94/* Tx defines */
91a403ca 95#define QLCNIC_MAX_FRAGS_PER_TX 14
ef71ff83
RB
96#define MAX_TSO_HEADER_DESC 2
97#define MGMT_CMD_DESC_RESV 4
98#define TX_STOP_THRESH ((MAX_SKB_FRAGS >> 2) + MAX_TSO_HEADER_DESC \
99 + MGMT_CMD_DESC_RESV)
af19b491 100#define QLCNIC_MAX_TX_TIMEOUTS 2
af19b491
AKS
101/*
102 * Following are the states of the Phantom. Phantom will set them and
103 * Host will read to check if the fields are correct.
104 */
105#define PHAN_INITIALIZE_FAILED 0xffff
106#define PHAN_INITIALIZE_COMPLETE 0xff01
107
108/* Host writes the following to notify that it has done the init-handshake */
109#define PHAN_INITIALIZE_ACK 0xf00f
110#define PHAN_PEG_RCV_INITIALIZED 0xff01
111
112#define NUM_RCV_DESC_RINGS 3
af19b491
AKS
113
114#define RCV_RING_NORMAL 0
115#define RCV_RING_JUMBO 1
af19b491
AKS
116
117#define MIN_CMD_DESCRIPTORS 64
118#define MIN_RCV_DESCRIPTORS 64
119#define MIN_JUMBO_DESCRIPTORS 32
120
121#define MAX_CMD_DESCRIPTORS 1024
122#define MAX_RCV_DESCRIPTORS_1G 4096
123#define MAX_RCV_DESCRIPTORS_10G 8192
90d19005 124#define MAX_RCV_DESCRIPTORS_VF 2048
af19b491
AKS
125#define MAX_JUMBO_RCV_DESCRIPTORS_1G 512
126#define MAX_JUMBO_RCV_DESCRIPTORS_10G 1024
af19b491
AKS
127
128#define DEFAULT_RCV_DESCRIPTORS_1G 2048
129#define DEFAULT_RCV_DESCRIPTORS_10G 4096
90d19005 130#define DEFAULT_RCV_DESCRIPTORS_VF 1024
251b036a 131#define MAX_RDS_RINGS 2
af19b491
AKS
132
133#define get_next_index(index, length) \
134 (((index) + 1) & ((length) - 1))
135
af19b491
AKS
136/*
137 * Following data structures describe the descriptors that will be used.
138 * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
139 * we are doing LSO (above the 1500 size packet) only.
140 */
af19b491
AKS
141struct cmd_desc_type0 {
142 u8 tcp_hdr_offset; /* For LSO only */
143 u8 ip_hdr_offset; /* For LSO only */
144 __le16 flags_opcode; /* 15:13 unused, 12:7 opcode, 6:0 flags */
145 __le32 nfrags__length; /* 31:8 total len, 7:0 frag count */
146
147 __le64 addr_buffer2;
148
149 __le16 reference_handle;
150 __le16 mss;
151 u8 port_ctxid; /* 7:4 ctxid 3:0 port */
152 u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
153 __le16 conn_id; /* IPSec offoad only */
154
155 __le64 addr_buffer3;
156 __le64 addr_buffer1;
157
158 __le16 buffer_length[4];
159
160 __le64 addr_buffer4;
161
2e9d722d 162 u8 eth_addr[ETH_ALEN];
af19b491
AKS
163 __le16 vlan_TCI;
164
165} __attribute__ ((aligned(64)));
166
167/* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
168struct rcv_desc {
169 __le16 reference_handle;
170 __le16 reserved;
171 __le32 buffer_length; /* allocated buffer length (usually 2K) */
172 __le64 addr_buffer;
b1fc6d3c 173} __packed;
af19b491 174
af19b491
AKS
175struct status_desc {
176 __le64 status_desc_data[2];
177} __attribute__ ((aligned(16)));
178
179/* UNIFIED ROMIMAGE */
180#define QLCNIC_UNI_FW_MIN_SIZE 0xc8000
181#define QLCNIC_UNI_DIR_SECT_PRODUCT_TBL 0x0
182#define QLCNIC_UNI_DIR_SECT_BOOTLD 0x6
183#define QLCNIC_UNI_DIR_SECT_FW 0x7
184
185/*Offsets */
186#define QLCNIC_UNI_CHIP_REV_OFF 10
187#define QLCNIC_UNI_FLAGS_OFF 11
188#define QLCNIC_UNI_BIOS_VERSION_OFF 12
189#define QLCNIC_UNI_BOOTLD_IDX_OFF 27
190#define QLCNIC_UNI_FIRMWARE_IDX_OFF 29
191
192struct uni_table_desc{
63507592
SS
193 __le32 findex;
194 __le32 num_entries;
195 __le32 entry_size;
196 __le32 reserved[5];
af19b491
AKS
197};
198
199struct uni_data_desc{
63507592
SS
200 __le32 findex;
201 __le32 size;
202 __le32 reserved[5];
af19b491
AKS
203};
204
0e5f20b6 205/* Flash Defines and Structures */
206#define QLCNIC_FLT_LOCATION 0x3F1000
d865ebb4 207#define QLCNIC_FDT_LOCATION 0x3F0000
a2050c7e
SV
208#define QLCNIC_B0_FW_IMAGE_REGION 0x74
209#define QLCNIC_C0_FW_IMAGE_REGION 0x97
f8d54811 210#define QLCNIC_BOOTLD_REGION 0X72
0e5f20b6 211struct qlcnic_flt_header {
212 u16 version;
213 u16 len;
214 u16 checksum;
215 u16 reserved;
216};
217
218struct qlcnic_flt_entry {
219 u8 region;
220 u8 reserved0;
221 u8 attrib;
222 u8 reserved1;
223 u32 size;
224 u32 start_addr;
f8d54811 225 u32 end_addr;
0e5f20b6 226};
227
d865ebb4
SC
228/* Flash Descriptor Table */
229struct qlcnic_fdt {
230 u32 valid;
231 u16 ver;
232 u16 len;
233 u16 cksum;
234 u16 unused;
235 u8 model[16];
236 u16 mfg_id;
237 u16 id;
238 u8 flag;
239 u8 erase_cmd;
240 u8 alt_erase_cmd;
241 u8 write_enable_cmd;
242 u8 write_enable_bits;
243 u8 write_statusreg_cmd;
244 u8 unprotected_sec_cmd;
245 u8 read_manuf_cmd;
246 u32 block_size;
247 u32 alt_block_size;
248 u32 flash_size;
249 u32 write_enable_data;
250 u8 readid_addr_len;
251 u8 write_disable_bits;
252 u8 read_dev_id_len;
253 u8 chip_erase_cmd;
254 u16 read_timeo;
255 u8 protected_sec_cmd;
256 u8 resvd[65];
257};
af19b491
AKS
258/* Magic number to let user know flash is programmed */
259#define QLCNIC_BDINFO_MAGIC 0x12345678
260
ff1b1bf8
SV
261#define QLCNIC_BRDTYPE_P3P_REF_QG 0x0021
262#define QLCNIC_BRDTYPE_P3P_HMEZ 0x0022
263#define QLCNIC_BRDTYPE_P3P_10G_CX4_LP 0x0023
264#define QLCNIC_BRDTYPE_P3P_4_GB 0x0024
265#define QLCNIC_BRDTYPE_P3P_IMEZ 0x0025
266#define QLCNIC_BRDTYPE_P3P_10G_SFP_PLUS 0x0026
267#define QLCNIC_BRDTYPE_P3P_10000_BASE_T 0x0027
268#define QLCNIC_BRDTYPE_P3P_XG_LOM 0x0028
269#define QLCNIC_BRDTYPE_P3P_4_GB_MM 0x0029
270#define QLCNIC_BRDTYPE_P3P_10G_SFP_CT 0x002a
271#define QLCNIC_BRDTYPE_P3P_10G_SFP_QT 0x002b
272#define QLCNIC_BRDTYPE_P3P_10G_CX4 0x0031
273#define QLCNIC_BRDTYPE_P3P_10G_XFP 0x0032
274#define QLCNIC_BRDTYPE_P3P_10G_TP 0x0080
af19b491 275
2e9d722d
AC
276#define QLCNIC_MSIX_TABLE_OFFSET 0x44
277
af19b491
AKS
278/* Flash memory map */
279#define QLCNIC_BRDCFG_START 0x4000 /* board config */
280#define QLCNIC_BOOTLD_START 0x10000 /* bootld */
281#define QLCNIC_IMAGE_START 0x43000 /* compressed image */
282#define QLCNIC_USER_START 0x3E8000 /* Firmare info */
283
284#define QLCNIC_FW_VERSION_OFFSET (QLCNIC_USER_START+0x408)
285#define QLCNIC_FW_SIZE_OFFSET (QLCNIC_USER_START+0x40c)
286#define QLCNIC_FW_SERIAL_NUM_OFFSET (QLCNIC_USER_START+0x81c)
287#define QLCNIC_BIOS_VERSION_OFFSET (QLCNIC_USER_START+0x83c)
288
289#define QLCNIC_BRDTYPE_OFFSET (QLCNIC_BRDCFG_START+0x8)
290#define QLCNIC_FW_MAGIC_OFFSET (QLCNIC_BRDCFG_START+0x128)
291
292#define QLCNIC_FW_MIN_SIZE (0x3fffff)
293#define QLCNIC_UNIFIED_ROMIMAGE 0
294#define QLCNIC_FLASH_ROMIMAGE 1
295#define QLCNIC_UNKNOWN_ROMIMAGE 0xff
296
297#define QLCNIC_UNIFIED_ROMIMAGE_NAME "phanfw.bin"
298#define QLCNIC_FLASH_ROMIMAGE_NAME "flash"
299
300extern char qlcnic_driver_name[];
301
629263ac
SC
302extern int qlcnic_use_msi;
303extern int qlcnic_use_msi_x;
304extern int qlcnic_auto_fw_reset;
305extern int qlcnic_load_fw_file;
306extern int qlcnic_config_npars;
307
af19b491
AKS
308/* Number of status descriptors to handle per interrupt */
309#define MAX_STATUS_HANDLE (64)
310
311/*
312 * qlcnic_skb_frag{} is to contain mapping info for each SG list. This
313 * has to be freed when DMA is complete. This is part of qlcnic_tx_buffer{}.
314 */
315struct qlcnic_skb_frag {
316 u64 dma;
317 u64 length;
318};
319
af19b491
AKS
320/* Following defines are for the state of the buffers */
321#define QLCNIC_BUFFER_FREE 0
322#define QLCNIC_BUFFER_BUSY 1
323
324/*
325 * There will be one qlcnic_buffer per skb packet. These will be
326 * used to save the dma info for pci_unmap_page()
327 */
328struct qlcnic_cmd_buffer {
329 struct sk_buff *skb;
ef71ff83 330 struct qlcnic_skb_frag frag_array[MAX_SKB_FRAGS + 1];
af19b491
AKS
331 u32 frag_count;
332};
333
334/* In rx_buffer, we do not need multiple fragments as is a single buffer */
335struct qlcnic_rx_buffer {
b1fc6d3c 336 u16 ref_handle;
af19b491 337 struct sk_buff *skb;
b1fc6d3c 338 struct list_head list;
af19b491 339 u64 dma;
af19b491
AKS
340};
341
342/* Board types */
343#define QLCNIC_GBE 0x01
344#define QLCNIC_XGBE 0x02
345
8816d009
AC
346/*
347 * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
348 * adjusted based on configured MTU.
349 */
350#define QLCNIC_DEFAULT_INTR_COALESCE_RX_TIME_US 3
351#define QLCNIC_DEFAULT_INTR_COALESCE_RX_PACKETS 256
352
353#define QLCNIC_INTR_DEFAULT 0x04
354#define QLCNIC_CONFIG_INTR_COALESCE 3
355
356struct qlcnic_nic_intr_coalesce {
357 u8 type;
358 u8 sts_ring_mask;
359 u16 rx_packets;
360 u16 rx_time_us;
361 u16 flag;
362 u32 timer_out;
363};
364
18f2f616 365struct qlcnic_dump_template_hdr {
63507592
SS
366 u32 type;
367 u32 offset;
368 u32 size;
369 u32 cap_mask;
370 u32 num_entries;
371 u32 version;
372 u32 timestamp;
373 u32 checksum;
374 u32 drv_cap_mask;
375 u32 sys_info[3];
376 u32 saved_state[16];
377 u32 cap_sizes[8];
4e60ac46 378 u32 ocm_wnd_reg[16];
63507592 379 u32 rsvd[0];
18f2f616
AC
380};
381
382struct qlcnic_fw_dump {
383 u8 clr; /* flag to indicate if dump is cleared */
9d6a6440 384 u8 enable; /* enable/disable dump */
18f2f616
AC
385 u32 size; /* total size of the dump */
386 void *data; /* dump data area */
387 struct qlcnic_dump_template_hdr *tmpl_hdr;
388};
389
af19b491
AKS
390/*
391 * One hardware_context{} per adapter
392 * contains interrupt info as well shared hardware info.
393 */
394struct qlcnic_hardware_context {
395 void __iomem *pci_base0;
396 void __iomem *ocm_win_crb;
397
398 unsigned long pci_len0;
399
af19b491
AKS
400 rwlock_t crb_lock;
401 struct mutex mem_lock;
402
af19b491
AKS
403 u8 revision_id;
404 u8 pci_func;
405 u8 linkup;
22c8c934 406 u8 loopback_state;
79788450
SC
407 u8 beacon_state;
408 u8 has_link_events;
409 u8 fw_type;
410 u8 physical_port;
411 u8 reset_context;
412 u8 msix_supported;
413 u8 max_mac_filters;
414 u8 mc_enabled;
415 u8 max_mc_count;
416 u8 diag_test;
417 u8 num_msix;
418 u8 nic_mode;
419 char diag_cnt;
420
af19b491
AKS
421 u16 port_type;
422 u16 board_type;
8816d009 423
79788450
SC
424 u16 link_speed;
425 u16 link_duplex;
426 u16 link_autoneg;
427 u16 module_type;
428
429 u16 op_mode;
430 u16 switch_mode;
431 u16 max_tx_ques;
432 u16 max_rx_ques;
433 u16 max_mtu;
434 u32 msg_enable;
435 u16 act_pci_func;
728a98b8 436
79788450
SC
437 u32 capabilities;
438 u32 temp;
439 u32 int_vec_bit;
440 u32 fw_hal_version;
7f966452 441 u32 port_config;
79788450 442 struct qlcnic_hardware_ops *hw_ops;
8816d009 443 struct qlcnic_nic_intr_coalesce coal;
18f2f616 444 struct qlcnic_fw_dump fw_dump;
d865ebb4 445 struct qlcnic_fdt fdt;
81d0aeb0 446 struct qlc_83xx_reset reset;
629263ac
SC
447 struct qlc_83xx_idc idc;
448 struct qlc_83xx_fw_info fw_info;
7f966452 449 struct qlcnic_intrpt_config *intr_tbl;
7e2cf4fe 450 u32 *reg_tbl;
7f966452
SC
451 u32 *ext_reg_tbl;
452 u32 mbox_aen[QLC_83XX_MBX_AEN_CNT];
453 u32 mbox_reg[4];
454 spinlock_t mbx_lock;
af19b491
AKS
455};
456
457struct qlcnic_adapter_stats {
458 u64 xmitcalled;
459 u64 xmitfinished;
460 u64 rxdropped;
461 u64 txdropped;
462 u64 csummed;
463 u64 rx_pkts;
464 u64 lro_pkts;
465 u64 rxbytes;
466 u64 txbytes;
8bfe8b91
SC
467 u64 lrobytes;
468 u64 lso_frames;
469 u64 xmit_on;
470 u64 xmit_off;
471 u64 skb_alloc_failure;
8ae6df97
AKS
472 u64 null_rxbuf;
473 u64 rx_dma_map_error;
474 u64 tx_dma_map_error;
7f966452 475 u64 spurious_intr;
4be41e92 476 u64 mac_filter_limit_overrun;
af19b491
AKS
477};
478
479/*
480 * Rcv Descriptor Context. One such per Rcv Descriptor. There may
481 * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
482 */
483struct qlcnic_host_rds_ring {
036d61f0
AC
484 void __iomem *crb_rcv_producer;
485 struct rcv_desc *desc_head;
486 struct qlcnic_rx_buffer *rx_buf_arr;
af19b491 487 u32 num_desc;
036d61f0 488 u32 producer;
af19b491
AKS
489 u32 dma_size;
490 u32 skb_size;
491 u32 flags;
af19b491
AKS
492 struct list_head free_list;
493 spinlock_t lock;
494 dma_addr_t phys_addr;
036d61f0 495} ____cacheline_internodealigned_in_smp;
af19b491
AKS
496
497struct qlcnic_host_sds_ring {
498 u32 consumer;
499 u32 num_desc;
500 void __iomem *crb_sts_consumer;
af19b491
AKS
501
502 struct status_desc *desc_head;
503 struct qlcnic_adapter *adapter;
504 struct napi_struct napi;
505 struct list_head free_list[NUM_RCV_DESC_RINGS];
506
036d61f0 507 void __iomem *crb_intr_mask;
af19b491
AKS
508 int irq;
509
510 dma_addr_t phys_addr;
511 char name[IFNAMSIZ+4];
036d61f0 512} ____cacheline_internodealigned_in_smp;
af19b491
AKS
513
514struct qlcnic_host_tx_ring {
4be41e92 515 int irq;
7f966452
SC
516 void __iomem *crb_intr_mask;
517 char name[IFNAMSIZ+4];
79788450 518 u16 ctx_id;
af19b491 519 u32 producer;
af19b491 520 u32 sw_consumer;
af19b491 521 u32 num_desc;
036d61f0 522 void __iomem *crb_cmd_producer;
af19b491 523 struct cmd_desc_type0 *desc_head;
4be41e92
SC
524 struct qlcnic_adapter *adapter;
525 struct napi_struct napi;
036d61f0
AC
526 struct qlcnic_cmd_buffer *cmd_buf_arr;
527 __le32 *hw_consumer;
528
af19b491
AKS
529 dma_addr_t phys_addr;
530 dma_addr_t hw_cons_phys_addr;
036d61f0
AC
531 struct netdev_queue *txq;
532} ____cacheline_internodealigned_in_smp;
af19b491
AKS
533
534/*
535 * Receive context. There is one such structure per instance of the
536 * receive processing. Any state information that is relevant to
537 * the receive, and is must be in this structure. The global data may be
538 * present elsewhere.
539 */
540struct qlcnic_recv_context {
b1fc6d3c
AC
541 struct qlcnic_host_rds_ring *rds_rings;
542 struct qlcnic_host_sds_ring *sds_rings;
af19b491
AKS
543 u32 state;
544 u16 context_id;
545 u16 virt_port;
546
af19b491
AKS
547};
548
549/* HW context creation */
550
551#define QLCNIC_OS_CRB_RETRY_COUNT 4000
af19b491
AKS
552
553#define QLCNIC_CDRP_CMD_BIT 0x80000000
554
555/*
556 * All responses must have the QLCNIC_CDRP_CMD_BIT cleared
557 * in the crb QLCNIC_CDRP_CRB_OFFSET.
558 */
559#define QLCNIC_CDRP_FORM_RSP(rsp) (rsp)
560#define QLCNIC_CDRP_IS_RSP(rsp) (((rsp) & QLCNIC_CDRP_CMD_BIT) == 0)
561
562#define QLCNIC_CDRP_RSP_OK 0x00000001
563#define QLCNIC_CDRP_RSP_FAIL 0x00000002
564#define QLCNIC_CDRP_RSP_TIMEOUT 0x00000003
565
566/*
567 * All commands must have the QLCNIC_CDRP_CMD_BIT set in
568 * the crb QLCNIC_CDRP_CRB_OFFSET.
569 */
570#define QLCNIC_CDRP_FORM_CMD(cmd) (QLCNIC_CDRP_CMD_BIT | (cmd))
571#define QLCNIC_CDRP_IS_CMD(cmd) (((cmd) & QLCNIC_CDRP_CMD_BIT) != 0)
572
573#define QLCNIC_CDRP_CMD_SUBMIT_CAPABILITIES 0x00000001
574#define QLCNIC_CDRP_CMD_READ_MAX_RDS_PER_CTX 0x00000002
575#define QLCNIC_CDRP_CMD_READ_MAX_SDS_PER_CTX 0x00000003
576#define QLCNIC_CDRP_CMD_READ_MAX_RULES_PER_CTX 0x00000004
577#define QLCNIC_CDRP_CMD_READ_MAX_RX_CTX 0x00000005
578#define QLCNIC_CDRP_CMD_READ_MAX_TX_CTX 0x00000006
579#define QLCNIC_CDRP_CMD_CREATE_RX_CTX 0x00000007
580#define QLCNIC_CDRP_CMD_DESTROY_RX_CTX 0x00000008
581#define QLCNIC_CDRP_CMD_CREATE_TX_CTX 0x00000009
582#define QLCNIC_CDRP_CMD_DESTROY_TX_CTX 0x0000000a
7777de9a 583#define QLCNIC_CDRP_CMD_INTRPT_TEST 0x00000011
af19b491
AKS
584#define QLCNIC_CDRP_CMD_SET_MTU 0x00000012
585#define QLCNIC_CDRP_CMD_READ_PHY 0x00000013
586#define QLCNIC_CDRP_CMD_WRITE_PHY 0x00000014
587#define QLCNIC_CDRP_CMD_READ_HW_REG 0x00000015
588#define QLCNIC_CDRP_CMD_GET_FLOW_CTL 0x00000016
589#define QLCNIC_CDRP_CMD_SET_FLOW_CTL 0x00000017
590#define QLCNIC_CDRP_CMD_READ_MAX_MTU 0x00000018
591#define QLCNIC_CDRP_CMD_READ_MAX_LRO 0x00000019
2e9d722d
AC
592#define QLCNIC_CDRP_CMD_MAC_ADDRESS 0x0000001f
593
594#define QLCNIC_CDRP_CMD_GET_PCI_INFO 0x00000020
595#define QLCNIC_CDRP_CMD_GET_NIC_INFO 0x00000021
596#define QLCNIC_CDRP_CMD_SET_NIC_INFO 0x00000022
2e9d722d
AC
597#define QLCNIC_CDRP_CMD_GET_ESWITCH_CAPABILITY 0x00000024
598#define QLCNIC_CDRP_CMD_TOGGLE_ESWITCH 0x00000025
599#define QLCNIC_CDRP_CMD_GET_ESWITCH_STATUS 0x00000026
600#define QLCNIC_CDRP_CMD_SET_PORTMIRRORING 0x00000027
601#define QLCNIC_CDRP_CMD_CONFIGURE_ESWITCH 0x00000028
4e8acb01 602#define QLCNIC_CDRP_CMD_GET_ESWITCH_PORT_CONFIG 0x00000029
b6021212 603#define QLCNIC_CDRP_CMD_GET_ESWITCH_STATS 0x0000002a
7e610caa 604#define QLCNIC_CDRP_CMD_CONFIG_PORT 0x0000002E
18f2f616
AC
605#define QLCNIC_CDRP_CMD_TEMP_SIZE 0x0000002f
606#define QLCNIC_CDRP_CMD_GET_TEMP_HDR 0x00000030
54a8997c 607#define QLCNIC_CDRP_CMD_GET_MAC_STATS 0x00000037
af19b491
AKS
608
609#define QLCNIC_RCODE_SUCCESS 0
e42ede22 610#define QLCNIC_RCODE_INVALID_ARGS 6
7e610caa 611#define QLCNIC_RCODE_NOT_SUPPORTED 9
e42ede22
JK
612#define QLCNIC_RCODE_NOT_PERMITTED 10
613#define QLCNIC_RCODE_NOT_IMPL 15
614#define QLCNIC_RCODE_INVALID 16
af19b491
AKS
615#define QLCNIC_RCODE_TIMEOUT 17
616#define QLCNIC_DESTROY_CTX_RESET 0
617
618/*
619 * Capabilities Announced
620 */
621#define QLCNIC_CAP0_LEGACY_CONTEXT (1)
622#define QLCNIC_CAP0_LEGACY_MN (1 << 2)
623#define QLCNIC_CAP0_LSO (1 << 6)
624#define QLCNIC_CAP0_JUMBO_CONTIGUOUS (1 << 7)
625#define QLCNIC_CAP0_LRO_CONTIGUOUS (1 << 8)
8f891387 626#define QLCNIC_CAP0_VALIDOFF (1 << 11)
cae82d49 627#define QLCNIC_CAP0_LRO_MSS (1 << 21)
af19b491
AKS
628
629/*
630 * Context state
631 */
d626ad4d 632#define QLCNIC_HOST_CTX_STATE_FREED 0
af19b491
AKS
633#define QLCNIC_HOST_CTX_STATE_ACTIVE 2
634
635/*
636 * Rx context
637 */
638
639struct qlcnic_hostrq_sds_ring {
640 __le64 host_phys_addr; /* Ring base addr */
641 __le32 ring_size; /* Ring entries */
642 __le16 msi_index;
643 __le16 rsvd; /* Padding */
b1fc6d3c 644} __packed;
af19b491
AKS
645
646struct qlcnic_hostrq_rds_ring {
647 __le64 host_phys_addr; /* Ring base addr */
648 __le64 buff_size; /* Packet buffer size */
649 __le32 ring_size; /* Ring entries */
650 __le32 ring_kind; /* Class of ring */
b1fc6d3c 651} __packed;
af19b491
AKS
652
653struct qlcnic_hostrq_rx_ctx {
654 __le64 host_rsp_dma_addr; /* Response dma'd here */
655 __le32 capabilities[4]; /* Flag bit vector */
656 __le32 host_int_crb_mode; /* Interrupt crb usage */
657 __le32 host_rds_crb_mode; /* RDS crb usage */
658 /* These ring offsets are relative to data[0] below */
659 __le32 rds_ring_offset; /* Offset to RDS config */
660 __le32 sds_ring_offset; /* Offset to SDS config */
661 __le16 num_rds_rings; /* Count of RDS rings */
662 __le16 num_sds_rings; /* Count of SDS rings */
8f891387 663 __le16 valid_field_offset;
664 u8 txrx_sds_binding;
665 u8 msix_handler;
666 u8 reserved[128]; /* reserve space for future expansion*/
af19b491
AKS
667 /* MUST BE 64-bit aligned.
668 The following is packed:
669 - N hostrq_rds_rings
670 - N hostrq_sds_rings */
671 char data[0];
b1fc6d3c 672} __packed;
af19b491
AKS
673
674struct qlcnic_cardrsp_rds_ring{
675 __le32 host_producer_crb; /* Crb to use */
676 __le32 rsvd1; /* Padding */
b1fc6d3c 677} __packed;
af19b491
AKS
678
679struct qlcnic_cardrsp_sds_ring {
680 __le32 host_consumer_crb; /* Crb to use */
681 __le32 interrupt_crb; /* Crb to use */
b1fc6d3c 682} __packed;
af19b491
AKS
683
684struct qlcnic_cardrsp_rx_ctx {
685 /* These ring offsets are relative to data[0] below */
686 __le32 rds_ring_offset; /* Offset to RDS config */
687 __le32 sds_ring_offset; /* Offset to SDS config */
688 __le32 host_ctx_state; /* Starting State */
689 __le32 num_fn_per_port; /* How many PCI fn share the port */
690 __le16 num_rds_rings; /* Count of RDS rings */
691 __le16 num_sds_rings; /* Count of SDS rings */
692 __le16 context_id; /* Handle for context */
693 u8 phys_port; /* Physical id of port */
694 u8 virt_port; /* Virtual/Logical id of port */
695 u8 reserved[128]; /* save space for future expansion */
696 /* MUST BE 64-bit aligned.
697 The following is packed:
698 - N cardrsp_rds_rings
699 - N cardrs_sds_rings */
700 char data[0];
b1fc6d3c 701} __packed;
af19b491
AKS
702
703#define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings) \
704 (sizeof(HOSTRQ_RX) + \
705 (rds_rings)*(sizeof(struct qlcnic_hostrq_rds_ring)) + \
706 (sds_rings)*(sizeof(struct qlcnic_hostrq_sds_ring)))
707
708#define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) \
709 (sizeof(CARDRSP_RX) + \
710 (rds_rings)*(sizeof(struct qlcnic_cardrsp_rds_ring)) + \
711 (sds_rings)*(sizeof(struct qlcnic_cardrsp_sds_ring)))
712
713/*
714 * Tx context
715 */
716
717struct qlcnic_hostrq_cds_ring {
718 __le64 host_phys_addr; /* Ring base addr */
719 __le32 ring_size; /* Ring entries */
720 __le32 rsvd; /* Padding */
b1fc6d3c 721} __packed;
af19b491
AKS
722
723struct qlcnic_hostrq_tx_ctx {
724 __le64 host_rsp_dma_addr; /* Response dma'd here */
725 __le64 cmd_cons_dma_addr; /* */
726 __le64 dummy_dma_addr; /* */
727 __le32 capabilities[4]; /* Flag bit vector */
728 __le32 host_int_crb_mode; /* Interrupt crb usage */
729 __le32 rsvd1; /* Padding */
730 __le16 rsvd2; /* Padding */
731 __le16 interrupt_ctl;
732 __le16 msi_index;
733 __le16 rsvd3; /* Padding */
734 struct qlcnic_hostrq_cds_ring cds_ring; /* Desc of cds ring */
735 u8 reserved[128]; /* future expansion */
b1fc6d3c 736} __packed;
af19b491
AKS
737
738struct qlcnic_cardrsp_cds_ring {
739 __le32 host_producer_crb; /* Crb to use */
740 __le32 interrupt_crb; /* Crb to use */
b1fc6d3c 741} __packed;
af19b491
AKS
742
743struct qlcnic_cardrsp_tx_ctx {
744 __le32 host_ctx_state; /* Starting state */
745 __le16 context_id; /* Handle for context */
746 u8 phys_port; /* Physical id of port */
747 u8 virt_port; /* Virtual/Logical id of port */
748 struct qlcnic_cardrsp_cds_ring cds_ring; /* Card cds settings */
749 u8 reserved[128]; /* future expansion */
b1fc6d3c 750} __packed;
af19b491
AKS
751
752#define SIZEOF_HOSTRQ_TX(HOSTRQ_TX) (sizeof(HOSTRQ_TX))
753#define SIZEOF_CARDRSP_TX(CARDRSP_TX) (sizeof(CARDRSP_TX))
754
755/* CRB */
756
757#define QLCNIC_HOST_RDS_CRB_MODE_UNIQUE 0
758#define QLCNIC_HOST_RDS_CRB_MODE_SHARED 1
759#define QLCNIC_HOST_RDS_CRB_MODE_CUSTOM 2
760#define QLCNIC_HOST_RDS_CRB_MODE_MAX 3
761
762#define QLCNIC_HOST_INT_CRB_MODE_UNIQUE 0
763#define QLCNIC_HOST_INT_CRB_MODE_SHARED 1
764#define QLCNIC_HOST_INT_CRB_MODE_NORX 2
765#define QLCNIC_HOST_INT_CRB_MODE_NOTX 3
766#define QLCNIC_HOST_INT_CRB_MODE_NORXTX 4
767
768
769/* MAC */
770
ff1b1bf8 771#define MC_COUNT_P3P 38
af19b491
AKS
772
773#define QLCNIC_MAC_NOOP 0
774#define QLCNIC_MAC_ADD 1
775#define QLCNIC_MAC_DEL 2
03c5d770
AKS
776#define QLCNIC_MAC_VLAN_ADD 3
777#define QLCNIC_MAC_VLAN_DEL 4
af19b491
AKS
778
779struct qlcnic_mac_list_s {
780 struct list_head list;
781 uint8_t mac_addr[ETH_ALEN+2];
782};
783
af19b491
AKS
784#define QLCNIC_HOST_REQUEST 0x13
785#define QLCNIC_REQUEST 0x14
786
787#define QLCNIC_MAC_EVENT 0x1
788
789#define QLCNIC_IP_UP 2
790#define QLCNIC_IP_DOWN 3
791
22c8c934 792#define QLCNIC_ILB_MODE 0x1
e1428d26 793#define QLCNIC_ELB_MODE 0x2
22c8c934
SC
794
795#define QLCNIC_LINKEVENT 0x1
796#define QLCNIC_LB_RESPONSE 0x2
797#define QLCNIC_IS_LB_CONFIGURED(VAL) \
798 (VAL == (QLCNIC_LINKEVENT | QLCNIC_LB_RESPONSE))
799
af19b491
AKS
800/*
801 * Driver --> Firmware
802 */
b1fc6d3c
AC
803#define QLCNIC_H2C_OPCODE_CONFIG_RSS 0x1
804#define QLCNIC_H2C_OPCODE_CONFIG_INTR_COALESCE 0x3
805#define QLCNIC_H2C_OPCODE_CONFIG_LED 0x4
806#define QLCNIC_H2C_OPCODE_LRO_REQUEST 0x7
807#define QLCNIC_H2C_OPCODE_SET_MAC_RECEIVE_MODE 0xc
808#define QLCNIC_H2C_OPCODE_CONFIG_IPADDR 0x12
22c8c934 809
b1fc6d3c
AC
810#define QLCNIC_H2C_OPCODE_GET_LINKEVENT 0x15
811#define QLCNIC_H2C_OPCODE_CONFIG_BRIDGING 0x17
812#define QLCNIC_H2C_OPCODE_CONFIG_HW_LRO 0x18
22c8c934
SC
813#define QLCNIC_H2C_OPCODE_CONFIG_LOOPBACK 0x13
814
af19b491
AKS
815/*
816 * Firmware --> Driver
817 */
818
22c8c934 819#define QLCNIC_C2H_OPCODE_CONFIG_LOOPBACK 0x8f
7f966452 820#define QLCNIC_C2H_OPCODE_GET_LINKEVENT_RESPONSE 0x8D
af19b491
AKS
821
822#define VPORT_MISS_MODE_DROP 0 /* drop all unmatched */
823#define VPORT_MISS_MODE_ACCEPT_ALL 1 /* accept all packets */
824#define VPORT_MISS_MODE_ACCEPT_MULTI 2 /* accept unmatched multicast */
825
826#define QLCNIC_LRO_REQUEST_CLEANUP 4
827
828/* Capabilites received */
ac8d0c4f
AC
829#define QLCNIC_FW_CAPABILITY_TSO BIT_1
830#define QLCNIC_FW_CAPABILITY_BDG BIT_8
831#define QLCNIC_FW_CAPABILITY_FVLANTX BIT_9
832#define QLCNIC_FW_CAPABILITY_HW_LRO BIT_10
fef0c060 833#define QLCNIC_FW_CAPABILITY_MULTI_LOOPBACK BIT_27
cae82d49
RB
834#define QLCNIC_FW_CAPABILITY_MORE_CAPS BIT_31
835
836#define QLCNIC_FW_CAPABILITY_2_LRO_MAX_TCP_SEG BIT_2
af19b491
AKS
837
838/* module types */
839#define LINKEVENT_MODULE_NOT_PRESENT 1
840#define LINKEVENT_MODULE_OPTICAL_UNKNOWN 2
841#define LINKEVENT_MODULE_OPTICAL_SRLR 3
842#define LINKEVENT_MODULE_OPTICAL_LRM 4
843#define LINKEVENT_MODULE_OPTICAL_SFP_1G 5
844#define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE 6
845#define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN 7
846#define LINKEVENT_MODULE_TWINAX 8
847
848#define LINKSPEED_10GBPS 10000
849#define LINKSPEED_1GBPS 1000
850#define LINKSPEED_100MBPS 100
851#define LINKSPEED_10MBPS 10
852
853#define LINKSPEED_ENCODED_10MBPS 0
854#define LINKSPEED_ENCODED_100MBPS 1
855#define LINKSPEED_ENCODED_1GBPS 2
856
857#define LINKEVENT_AUTONEG_DISABLED 0
858#define LINKEVENT_AUTONEG_ENABLED 1
859
860#define LINKEVENT_HALF_DUPLEX 0
861#define LINKEVENT_FULL_DUPLEX 1
862
863#define LINKEVENT_LINKSPEED_MBPS 0
864#define LINKEVENT_LINKSPEED_ENCODED 1
865
af19b491
AKS
866/* firmware response header:
867 * 63:58 - message type
868 * 57:56 - owner
869 * 55:53 - desc count
870 * 52:48 - reserved
871 * 47:40 - completion id
872 * 39:32 - opcode
873 * 31:16 - error code
874 * 15:00 - reserved
875 */
876#define qlcnic_get_nic_msg_opcode(msg_hdr) \
877 ((msg_hdr >> 32) & 0xFF)
878
879struct qlcnic_fw_msg {
880 union {
881 struct {
882 u64 hdr;
883 u64 body[7];
884 };
885 u64 words[8];
886 };
887};
888
889struct qlcnic_nic_req {
890 __le64 qhdr;
891 __le64 req_hdr;
892 __le64 words[6];
b1fc6d3c 893} __packed;
af19b491
AKS
894
895struct qlcnic_mac_req {
896 u8 op;
897 u8 tag;
898 u8 mac_addr[6];
899};
900
7e56cac4
SC
901struct qlcnic_vlan_req {
902 __le16 vlan_id;
903 __le16 rsvd[3];
b1fc6d3c 904} __packed;
7e56cac4 905
b501595c
SC
906struct qlcnic_ipaddr {
907 __be32 ipv4;
908 __be32 ipv6[4];
909};
910
af19b491
AKS
911#define QLCNIC_MSI_ENABLED 0x02
912#define QLCNIC_MSIX_ENABLED 0x04
7f966452 913#define QLCNIC_LRO_ENABLED 0x01
24763d80 914#define QLCNIC_LRO_DISABLED 0x00
af19b491
AKS
915#define QLCNIC_BRIDGE_ENABLED 0X10
916#define QLCNIC_DIAG_ENABLED 0x20
0e33c664 917#define QLCNIC_ESWITCH_ENABLED 0x40
0866d96d 918#define QLCNIC_ADAPTER_INITIALIZED 0x80
8cf61f89 919#define QLCNIC_TAGGING_ENABLED 0x100
fe4d434d 920#define QLCNIC_MACSPOOF 0x200
7373373d 921#define QLCNIC_MAC_OVERRIDE_DISABLED 0x400
ee07c1a7 922#define QLCNIC_PROMISC_DISABLED 0x800
b0044bcf 923#define QLCNIC_NEED_FLR 0x1000
602ca6f0 924#define QLCNIC_FW_RESET_OWNER 0x2000
032a13c7 925#define QLCNIC_FW_HANG 0x4000
cae82d49 926#define QLCNIC_FW_LRO_MSS_CAP 0x8000
af19b491
AKS
927#define QLCNIC_IS_MSI_FAMILY(adapter) \
928 ((adapter)->flags & (QLCNIC_MSI_ENABLED | QLCNIC_MSIX_ENABLED))
929
f94bc1e7 930#define QLCNIC_DEF_NUM_STS_DESC_RINGS 4
af19b491
AKS
931#define QLCNIC_MSIX_TBL_SPACE 8192
932#define QLCNIC_PCI_REG_MSIX_TBL 0x44
2e9d722d 933#define QLCNIC_MSIX_TBL_PGSIZE 4096
af19b491
AKS
934
935#define QLCNIC_NETDEV_WEIGHT 128
936#define QLCNIC_ADAPTER_UP_MAGIC 777
937
938#define __QLCNIC_FW_ATTACHED 0
939#define __QLCNIC_DEV_UP 1
940#define __QLCNIC_RESETTING 2
941#define __QLCNIC_START_FW 4
451724c8 942#define __QLCNIC_AER 5
89b4208e 943#define __QLCNIC_DIAG_RES_ALLOC 6
728a98b8 944#define __QLCNIC_LED_ENABLE 7
af19b491 945
7eb9855d 946#define QLCNIC_INTERRUPT_TEST 1
cdaff185 947#define QLCNIC_LOOPBACK_TEST 2
c75822a3 948#define QLCNIC_LED_TEST 3
7eb9855d 949
b5e5492c 950#define QLCNIC_FILTER_AGE 80
e5edb7b1 951#define QLCNIC_READD_AGE 20
b5e5492c 952#define QLCNIC_LB_MAX_FILTERS 64
7f966452 953#define QLCNIC_LB_BUCKET_SIZE 32
b5e5492c 954
fef0c060
AKS
955/* QLCNIC Driver Error Code */
956#define QLCNIC_FW_NOT_RESPOND 51
957#define QLCNIC_TEST_IN_PROGRESS 52
958#define QLCNIC_UNDEFINED_ERROR 53
959#define QLCNIC_LB_CABLE_NOT_CONN 54
629263ac 960#define QLCNIC_ILB_MAX_RCV_LOOP 10
fef0c060 961
b5e5492c
AKS
962struct qlcnic_filter {
963 struct hlist_node fnode;
964 u8 faddr[ETH_ALEN];
7e56cac4 965 __le16 vlan_id;
b5e5492c
AKS
966 unsigned long ftime;
967};
968
969struct qlcnic_filter_hash {
970 struct hlist_head *fhead;
971 u8 fnum;
7f966452
SC
972 u16 fmax;
973 u16 fbucket_size;
b5e5492c
AKS
974};
975
af19b491 976struct qlcnic_adapter {
b1fc6d3c
AC
977 struct qlcnic_hardware_context *ahw;
978 struct qlcnic_recv_context *recv_ctx;
979 struct qlcnic_host_tx_ring *tx_ring;
af19b491
AKS
980 struct net_device *netdev;
981 struct pci_dev *pdev;
af19b491 982
b1fc6d3c
AC
983 unsigned long state;
984 u32 flags;
af19b491 985
79788450 986 int max_drv_tx_rings;
af19b491
AKS
987 u16 num_txd;
988 u16 num_rxd;
989 u16 num_jumbo_rxd;
90d19005
SC
990 u16 max_rxd;
991 u16 max_jumbo_rxd;
af19b491
AKS
992
993 u8 max_rds_rings;
994 u8 max_sds_rings;
7f966452 995 u8 rx_csum;
af19b491 996 u8 portnum;
af19b491 997
af19b491
AKS
998 u8 fw_wait_cnt;
999 u8 fw_fail_cnt;
1000 u8 tx_timeo_cnt;
1001 u8 need_fw_reset;
1002
af19b491 1003 u16 is_up;
8cf61f89 1004 u16 pvid;
2e9d722d 1005
af19b491 1006 u32 irq;
4e70812b 1007 u32 heartbeat;
af19b491
AKS
1008
1009 u8 dev_state;
aa5e18c0
SC
1010 u8 reset_ack_timeo;
1011 u8 dev_init_timeo;
af19b491
AKS
1012
1013 u8 mac_addr[ETH_ALEN];
1014
6df900e9 1015 u64 dev_rst_time;
e5dcf6dc 1016 u8 mac_learn;
b9796a14 1017 unsigned long vlans[BITS_TO_LONGS(VLAN_N_VID)];
d865ebb4 1018 u8 flash_mfg_id;
346fe763 1019 struct qlcnic_npar_info *npars;
2e9d722d
AC
1020 struct qlcnic_eswitch *eswitch;
1021 struct qlcnic_nic_template *nic_ops;
1022
af19b491 1023 struct qlcnic_adapter_stats stats;
b1fc6d3c 1024 struct list_head mac_list;
af19b491
AKS
1025
1026 void __iomem *tgt_mask_reg;
1027 void __iomem *tgt_status_reg;
1028 void __iomem *crb_int_state_reg;
1029 void __iomem *isr_int_vec;
1030
f94bc1e7 1031 struct msix_entry *msix_entries;
7f966452 1032 struct workqueue_struct *qlcnic_wq;
af19b491 1033 struct delayed_work fw_work;
7f966452 1034 struct delayed_work idc_aen_work;
af19b491 1035
b5e5492c
AKS
1036 struct qlcnic_filter_hash fhash;
1037
b1fc6d3c
AC
1038 spinlock_t tx_clean_lock;
1039 spinlock_t mac_learn_lock;
63507592 1040 u32 file_prd_off; /*File fw product offset*/
af19b491
AKS
1041 u32 fw_version;
1042 const struct firmware *fw;
1043};
1044
63507592 1045struct qlcnic_info_le {
2e9d722d 1046 __le16 pci_func;
63507592 1047 __le16 op_mode; /* 1 = Priv, 2 = NP, 3 = NP passthru */
2e9d722d 1048 __le16 phys_port;
63507592 1049 __le16 switch_mode; /* 0 = disabled, 1 = int, 2 = ext */
2e9d722d
AC
1050
1051 __le32 capabilities;
1052 u8 max_mac_filters;
1053 u8 reserved1;
1054 __le16 max_mtu;
1055
1056 __le16 max_tx_ques;
1057 __le16 max_rx_ques;
1058 __le16 min_tx_bw;
1059 __le16 max_tx_bw;
7f966452
SC
1060 __le32 op_type;
1061 __le16 max_bw_reg_offset;
1062 __le16 max_linkspeed_reg_offset;
1063 __le32 capability1;
1064 __le32 capability2;
1065 __le32 capability3;
1066 __le16 max_tx_mac_filters;
1067 __le16 max_rx_mcast_mac_filters;
1068 __le16 max_rx_ucast_mac_filters;
1069 __le16 max_rx_ip_addr;
1070 __le16 max_rx_lro_flow;
1071 __le16 max_rx_status_rings;
1072 __le16 max_rx_buf_rings;
1073 __le16 max_tx_vlan_keys;
1074 u8 total_pf;
1075 u8 total_rss_engines;
1076 __le16 max_vports;
1077 u8 reserved2[64];
b1fc6d3c 1078} __packed;
2e9d722d 1079
63507592
SS
1080struct qlcnic_info {
1081 u16 pci_func;
1082 u16 op_mode;
1083 u16 phys_port;
1084 u16 switch_mode;
1085 u32 capabilities;
1086 u8 max_mac_filters;
1087 u8 reserved1;
1088 u16 max_mtu;
1089 u16 max_tx_ques;
1090 u16 max_rx_ques;
1091 u16 min_tx_bw;
1092 u16 max_tx_bw;
7f966452
SC
1093 u32 op_type;
1094 u16 max_bw_reg_offset;
1095 u16 max_linkspeed_reg_offset;
1096 u32 capability1;
1097 u32 capability2;
1098 u32 capability3;
1099 u16 max_tx_mac_filters;
1100 u16 max_rx_mcast_mac_filters;
1101 u16 max_rx_ucast_mac_filters;
1102 u16 max_rx_ip_addr;
1103 u16 max_rx_lro_flow;
1104 u16 max_rx_status_rings;
1105 u16 max_rx_buf_rings;
1106 u16 max_tx_vlan_keys;
1107 u8 total_pf;
1108 u8 total_rss_engines;
1109 u16 max_vports;
63507592 1110};
2e9d722d 1111
63507592
SS
1112struct qlcnic_pci_info_le {
1113 __le16 id; /* pci function id */
1114 __le16 active; /* 1 = Enabled */
1115 __le16 type; /* 1 = NIC, 2 = FCoE, 3 = iSCSI */
1116 __le16 default_port; /* default port number */
1117
1118 __le16 tx_min_bw; /* Multiple of 100mbpc */
2e9d722d
AC
1119 __le16 tx_max_bw;
1120 __le16 reserved1[2];
1121
1122 u8 mac[ETH_ALEN];
7f966452
SC
1123 __le16 func_count;
1124 u8 reserved2[104];
1125
b1fc6d3c 1126} __packed;
2e9d722d 1127
63507592
SS
1128struct qlcnic_pci_info {
1129 u16 id;
1130 u16 active;
1131 u16 type;
1132 u16 default_port;
1133 u16 tx_min_bw;
1134 u16 tx_max_bw;
1135 u8 mac[ETH_ALEN];
7f966452 1136 u16 func_count;
63507592
SS
1137};
1138
346fe763 1139struct qlcnic_npar_info {
4e8acb01 1140 u16 pvid;
cea8975e
AC
1141 u16 min_bw;
1142 u16 max_bw;
346fe763
RB
1143 u8 phy_port;
1144 u8 type;
1145 u8 active;
1146 u8 enable_pm;
1147 u8 dest_npar;
346fe763 1148 u8 discard_tagged;
7373373d 1149 u8 mac_override;
4e8acb01
RB
1150 u8 mac_anti_spoof;
1151 u8 promisc_mode;
1152 u8 offload_flags;
bff57d8e 1153 u8 pci_func;
346fe763 1154};
4e8acb01 1155
2e9d722d
AC
1156struct qlcnic_eswitch {
1157 u8 port;
1158 u8 active_vports;
1159 u8 active_vlans;
1160 u8 active_ucast_filters;
1161 u8 max_ucast_filters;
1162 u8 max_active_vlans;
1163
1164 u32 flags;
1165#define QLCNIC_SWITCH_ENABLE BIT_1
1166#define QLCNIC_SWITCH_VLAN_FILTERING BIT_2
1167#define QLCNIC_SWITCH_PROMISC_MODE BIT_3
1168#define QLCNIC_SWITCH_PORT_MIRRORING BIT_4
1169};
1170
346fe763
RB
1171
1172/* Return codes for Error handling */
1173#define QL_STATUS_INVALID_PARAM -1
1174
2abea2f0 1175#define MAX_BW 100 /* % of link speed */
346fe763
RB
1176#define MAX_VLAN_ID 4095
1177#define MIN_VLAN_ID 2
346fe763
RB
1178#define DEFAULT_MAC_LEARN 1
1179
0184bbba 1180#define IS_VALID_VLAN(vlan) (vlan >= MIN_VLAN_ID && vlan < MAX_VLAN_ID)
2abea2f0 1181#define IS_VALID_BW(bw) (bw <= MAX_BW)
346fe763
RB
1182
1183struct qlcnic_pci_func_cfg {
1184 u16 func_type;
1185 u16 min_bw;
1186 u16 max_bw;
1187 u16 port_num;
1188 u8 pci_func;
1189 u8 func_state;
1190 u8 def_mac_addr[6];
1191};
1192
1193struct qlcnic_npar_func_cfg {
1194 u32 fw_capab;
1195 u16 port_num;
1196 u16 min_bw;
1197 u16 max_bw;
1198 u16 max_tx_queues;
1199 u16 max_rx_queues;
1200 u8 pci_func;
1201 u8 op_mode;
1202};
1203
1204struct qlcnic_pm_func_cfg {
1205 u8 pci_func;
1206 u8 action;
1207 u8 dest_npar;
1208 u8 reserved[5];
1209};
1210
1211struct qlcnic_esw_func_cfg {
1212 u16 vlan_id;
4e8acb01
RB
1213 u8 op_mode;
1214 u8 op_type;
346fe763
RB
1215 u8 pci_func;
1216 u8 host_vlan_tag;
1217 u8 promisc_mode;
1218 u8 discard_tagged;
7373373d 1219 u8 mac_override;
4e8acb01
RB
1220 u8 mac_anti_spoof;
1221 u8 offload_flags;
1222 u8 reserved[5];
346fe763
RB
1223};
1224
b6021212
AKS
1225#define QLCNIC_STATS_VERSION 1
1226#define QLCNIC_STATS_PORT 1
1227#define QLCNIC_STATS_ESWITCH 2
1228#define QLCNIC_QUERY_RX_COUNTER 0
1229#define QLCNIC_QUERY_TX_COUNTER 1
54a8997c
JK
1230#define QLCNIC_STATS_NOT_AVAIL 0xffffffffffffffffULL
1231#define QLCNIC_FILL_STATS(VAL1) \
1232 (((VAL1) == QLCNIC_STATS_NOT_AVAIL) ? 0 : VAL1)
1233#define QLCNIC_MAC_STATS 1
1234#define QLCNIC_ESW_STATS 2
ef182805
AKS
1235
1236#define QLCNIC_ADD_ESW_STATS(VAL1, VAL2)\
1237do { \
54a8997c
JK
1238 if (((VAL1) == QLCNIC_STATS_NOT_AVAIL) && \
1239 ((VAL2) != QLCNIC_STATS_NOT_AVAIL)) \
ef182805 1240 (VAL1) = (VAL2); \
54a8997c
JK
1241 else if (((VAL1) != QLCNIC_STATS_NOT_AVAIL) && \
1242 ((VAL2) != QLCNIC_STATS_NOT_AVAIL)) \
ef182805
AKS
1243 (VAL1) += (VAL2); \
1244} while (0)
1245
63507592 1246struct qlcnic_mac_statistics_le {
54a8997c
JK
1247 __le64 mac_tx_frames;
1248 __le64 mac_tx_bytes;
1249 __le64 mac_tx_mcast_pkts;
1250 __le64 mac_tx_bcast_pkts;
1251 __le64 mac_tx_pause_cnt;
1252 __le64 mac_tx_ctrl_pkt;
1253 __le64 mac_tx_lt_64b_pkts;
1254 __le64 mac_tx_lt_127b_pkts;
1255 __le64 mac_tx_lt_255b_pkts;
1256 __le64 mac_tx_lt_511b_pkts;
1257 __le64 mac_tx_lt_1023b_pkts;
1258 __le64 mac_tx_lt_1518b_pkts;
1259 __le64 mac_tx_gt_1518b_pkts;
1260 __le64 rsvd1[3];
1261
1262 __le64 mac_rx_frames;
1263 __le64 mac_rx_bytes;
1264 __le64 mac_rx_mcast_pkts;
1265 __le64 mac_rx_bcast_pkts;
1266 __le64 mac_rx_pause_cnt;
1267 __le64 mac_rx_ctrl_pkt;
1268 __le64 mac_rx_lt_64b_pkts;
1269 __le64 mac_rx_lt_127b_pkts;
1270 __le64 mac_rx_lt_255b_pkts;
1271 __le64 mac_rx_lt_511b_pkts;
1272 __le64 mac_rx_lt_1023b_pkts;
1273 __le64 mac_rx_lt_1518b_pkts;
1274 __le64 mac_rx_gt_1518b_pkts;
1275 __le64 rsvd2[3];
1276
1277 __le64 mac_rx_length_error;
1278 __le64 mac_rx_length_small;
1279 __le64 mac_rx_length_large;
1280 __le64 mac_rx_jabber;
1281 __le64 mac_rx_dropped;
1282 __le64 mac_rx_crc_error;
1283 __le64 mac_align_error;
1284} __packed;
1285
63507592
SS
1286struct qlcnic_mac_statistics {
1287 u64 mac_tx_frames;
1288 u64 mac_tx_bytes;
1289 u64 mac_tx_mcast_pkts;
1290 u64 mac_tx_bcast_pkts;
1291 u64 mac_tx_pause_cnt;
1292 u64 mac_tx_ctrl_pkt;
1293 u64 mac_tx_lt_64b_pkts;
1294 u64 mac_tx_lt_127b_pkts;
1295 u64 mac_tx_lt_255b_pkts;
1296 u64 mac_tx_lt_511b_pkts;
1297 u64 mac_tx_lt_1023b_pkts;
1298 u64 mac_tx_lt_1518b_pkts;
1299 u64 mac_tx_gt_1518b_pkts;
1300 u64 rsvd1[3];
1301 u64 mac_rx_frames;
1302 u64 mac_rx_bytes;
1303 u64 mac_rx_mcast_pkts;
1304 u64 mac_rx_bcast_pkts;
1305 u64 mac_rx_pause_cnt;
1306 u64 mac_rx_ctrl_pkt;
1307 u64 mac_rx_lt_64b_pkts;
1308 u64 mac_rx_lt_127b_pkts;
1309 u64 mac_rx_lt_255b_pkts;
1310 u64 mac_rx_lt_511b_pkts;
1311 u64 mac_rx_lt_1023b_pkts;
1312 u64 mac_rx_lt_1518b_pkts;
1313 u64 mac_rx_gt_1518b_pkts;
1314 u64 rsvd2[3];
1315 u64 mac_rx_length_error;
1316 u64 mac_rx_length_small;
1317 u64 mac_rx_length_large;
1318 u64 mac_rx_jabber;
1319 u64 mac_rx_dropped;
1320 u64 mac_rx_crc_error;
1321 u64 mac_align_error;
1322};
1323
1324struct qlcnic_esw_stats_le {
b6021212
AKS
1325 __le16 context_id;
1326 __le16 version;
1327 __le16 size;
1328 __le16 unused;
1329 __le64 unicast_frames;
1330 __le64 multicast_frames;
1331 __le64 broadcast_frames;
1332 __le64 dropped_frames;
1333 __le64 errors;
1334 __le64 local_frames;
1335 __le64 numbytes;
1336 __le64 rsvd[3];
b1fc6d3c 1337} __packed;
b6021212 1338
63507592
SS
1339struct __qlcnic_esw_statistics {
1340 u16 context_id;
1341 u16 version;
1342 u16 size;
1343 u16 unused;
1344 u64 unicast_frames;
1345 u64 multicast_frames;
1346 u64 broadcast_frames;
1347 u64 dropped_frames;
1348 u64 errors;
1349 u64 local_frames;
1350 u64 numbytes;
1351 u64 rsvd[3];
1352};
1353
b6021212
AKS
1354struct qlcnic_esw_statistics {
1355 struct __qlcnic_esw_statistics rx;
1356 struct __qlcnic_esw_statistics tx;
1357};
1358
40522998 1359#define QLCNIC_DUMP_MASK_DEF 0x1f
18f2f616 1360#define QLCNIC_FORCE_FW_DUMP_KEY 0xdeadfeed
9d6a6440
AC
1361#define QLCNIC_ENABLE_FW_DUMP 0xaddfeed
1362#define QLCNIC_DISABLE_FW_DUMP 0xbadfeed
3d46512c 1363#define QLCNIC_FORCE_FW_RESET 0xdeaddead
b43e5ee7
SC
1364#define QLCNIC_SET_QUIESCENT 0xadd00010
1365#define QLCNIC_RESET_QUIESCENT 0xadd00020
18f2f616 1366
7777de9a 1367struct _cdrp_cmd {
7e2cf4fe
SC
1368 u32 num;
1369 u32 *arg;
7777de9a
AC
1370};
1371
1372struct qlcnic_cmd_args {
1373 struct _cdrp_cmd req;
1374 struct _cdrp_cmd rsp;
1375};
1376
18f2f616 1377int qlcnic_fw_cmd_get_minidump_temp(struct qlcnic_adapter *adapter);
7e610caa 1378int qlcnic_fw_cmd_set_port(struct qlcnic_adapter *adapter, u32 config);
af19b491
AKS
1379int qlcnic_pci_mem_write_2M(struct qlcnic_adapter *, u64 off, u64 data);
1380int qlcnic_pci_mem_read_2M(struct qlcnic_adapter *, u64 off, u64 *data);
897e8c7c
DP
1381void qlcnic_pci_camqm_read_2M(struct qlcnic_adapter *, u64, u64 *);
1382void qlcnic_pci_camqm_write_2M(struct qlcnic_adapter *, u64, u64);
1383
1384#define ADDR_IN_RANGE(addr, low, high) \
1385 (((addr) < (high)) && ((addr) >= (low)))
af19b491
AKS
1386
1387#define QLCRD32(adapter, off) \
7e2cf4fe
SC
1388 (adapter->ahw->hw_ops->read_reg)(adapter, off)
1389
af19b491 1390#define QLCWR32(adapter, off, val) \
7e2cf4fe 1391 adapter->ahw->hw_ops->write_reg(adapter, off, val)
af19b491
AKS
1392
1393int qlcnic_pcie_sem_lock(struct qlcnic_adapter *, int, u32);
1394void qlcnic_pcie_sem_unlock(struct qlcnic_adapter *, int);
1395
1396#define qlcnic_rom_lock(a) \
1397 qlcnic_pcie_sem_lock((a), 2, QLCNIC_ROM_LOCK_ID)
1398#define qlcnic_rom_unlock(a) \
1399 qlcnic_pcie_sem_unlock((a), 2)
1400#define qlcnic_phy_lock(a) \
1401 qlcnic_pcie_sem_lock((a), 3, QLCNIC_PHY_LOCK_ID)
1402#define qlcnic_phy_unlock(a) \
1403 qlcnic_pcie_sem_unlock((a), 3)
af19b491
AKS
1404#define qlcnic_sw_lock(a) \
1405 qlcnic_pcie_sem_lock((a), 6, 0)
1406#define qlcnic_sw_unlock(a) \
1407 qlcnic_pcie_sem_unlock((a), 6)
1408#define crb_win_lock(a) \
1409 qlcnic_pcie_sem_lock((a), 7, QLCNIC_CRB_WIN_LOCK_ID)
1410#define crb_win_unlock(a) \
1411 qlcnic_pcie_sem_unlock((a), 7)
1412
728a98b8
SC
1413#define __QLCNIC_MAX_LED_RATE 0xf
1414#define __QLCNIC_MAX_LED_STATE 0x2
1415
58634e74
SC
1416#define MAX_CTL_CHECK 1000
1417
af19b491 1418int qlcnic_wol_supported(struct qlcnic_adapter *adapter);
b5e5492c
AKS
1419void qlcnic_prune_lb_filters(struct qlcnic_adapter *adapter);
1420void qlcnic_delete_lb_filters(struct qlcnic_adapter *adapter);
18f2f616 1421int qlcnic_dump_fw(struct qlcnic_adapter *);
af19b491
AKS
1422
1423/* Functions from qlcnic_init.c */
13159183 1424void qlcnic_schedule_work(struct qlcnic_adapter *, work_func_t, int);
af19b491
AKS
1425int qlcnic_load_firmware(struct qlcnic_adapter *adapter);
1426int qlcnic_need_fw_reset(struct qlcnic_adapter *adapter);
1427void qlcnic_request_firmware(struct qlcnic_adapter *adapter);
1428void qlcnic_release_firmware(struct qlcnic_adapter *adapter);
1429int qlcnic_pinit_from_rom(struct qlcnic_adapter *adapter);
b3a24649 1430int qlcnic_setup_idc_param(struct qlcnic_adapter *adapter);
8f891387 1431int qlcnic_check_flash_fw_ver(struct qlcnic_adapter *adapter);
af19b491 1432
18f2f616 1433int qlcnic_rom_fast_read(struct qlcnic_adapter *adapter, u32 addr, u32 *valp);
af19b491
AKS
1434int qlcnic_rom_fast_read_words(struct qlcnic_adapter *adapter, int addr,
1435 u8 *bytes, size_t size);
1436int qlcnic_alloc_sw_resources(struct qlcnic_adapter *adapter);
1437void qlcnic_free_sw_resources(struct qlcnic_adapter *adapter);
1438
15087c2b 1439void __iomem *qlcnic_get_ioaddr(struct qlcnic_hardware_context *, u32);
af19b491
AKS
1440
1441int qlcnic_alloc_hw_resources(struct qlcnic_adapter *adapter);
1442void qlcnic_free_hw_resources(struct qlcnic_adapter *adapter);
1443
8a15ad1f
AKS
1444int qlcnic_fw_create_ctx(struct qlcnic_adapter *adapter);
1445void qlcnic_fw_destroy_ctx(struct qlcnic_adapter *adapter);
1446
1447void qlcnic_reset_rx_buffers_list(struct qlcnic_adapter *adapter);
af19b491
AKS
1448void qlcnic_release_rx_buffers(struct qlcnic_adapter *adapter);
1449void qlcnic_release_tx_buffers(struct qlcnic_adapter *adapter);
1450
d4066833 1451int qlcnic_check_fw_status(struct qlcnic_adapter *adapter);
af19b491 1452void qlcnic_watchdog_task(struct work_struct *work);
b1fc6d3c 1453void qlcnic_post_rx_buffers(struct qlcnic_adapter *adapter,
4be41e92 1454 struct qlcnic_host_rds_ring *rds_ring, u8 ring_id);
af19b491
AKS
1455int qlcnic_process_rcv_ring(struct qlcnic_host_sds_ring *sds_ring, int max);
1456void qlcnic_set_multi(struct net_device *netdev);
1457void qlcnic_free_mac_list(struct qlcnic_adapter *adapter);
af19b491
AKS
1458
1459int qlcnic_fw_cmd_set_mtu(struct qlcnic_adapter *adapter, int mtu);
1460int qlcnic_change_mtu(struct net_device *netdev, int new_mtu);
c8f44aff
MM
1461netdev_features_t qlcnic_fix_features(struct net_device *netdev,
1462 netdev_features_t features);
1463int qlcnic_set_features(struct net_device *netdev, netdev_features_t features);
2e9d722d 1464int qlcnic_config_bridged_mode(struct qlcnic_adapter *adapter, u32 enable);
af19b491 1465int qlcnic_send_lro_cleanup(struct qlcnic_adapter *adapter);
5ad6ff9d 1466void qlcnic_update_cmd_producer(struct qlcnic_host_tx_ring *);
22c8c934
SC
1467
1468/* Functions from qlcnic_ethtool.c */
1469int qlcnic_check_loopback_buff(unsigned char *data, u8 mac[]);
af19b491
AKS
1470
1471/* Functions from qlcnic_main.c */
1472int qlcnic_reset_context(struct qlcnic_adapter *);
7eb9855d
AKS
1473void qlcnic_diag_free_res(struct net_device *netdev, int max_sds_rings);
1474int qlcnic_diag_alloc_res(struct net_device *netdev, int test);
cdaff185 1475netdev_tx_t qlcnic_xmit_frame(struct sk_buff *skb, struct net_device *netdev);
319ecf12
SC
1476int qlcnic_set_max_rss(struct qlcnic_adapter *, u8, size_t);
1477int qlcnic_validate_max_rss(u8, u8);
e5dcf6dc 1478void qlcnic_alloc_lb_filters_mem(struct qlcnic_adapter *adapter);
7f966452 1479int qlcnic_enable_msix(struct qlcnic_adapter *, u32);
af19b491 1480
2e9d722d 1481/* eSwitch management functions */
4e8acb01
RB
1482int qlcnic_config_switch_port(struct qlcnic_adapter *,
1483 struct qlcnic_esw_func_cfg *);
629263ac 1484
4e8acb01
RB
1485int qlcnic_get_eswitch_port_config(struct qlcnic_adapter *,
1486 struct qlcnic_esw_func_cfg *);
2e9d722d 1487int qlcnic_config_port_mirroring(struct qlcnic_adapter *, u8, u8, u8);
b6021212
AKS
1488int qlcnic_get_port_stats(struct qlcnic_adapter *, const u8, const u8,
1489 struct __qlcnic_esw_statistics *);
1490int qlcnic_get_eswitch_stats(struct qlcnic_adapter *, const u8, u8,
1491 struct __qlcnic_esw_statistics *);
1492int qlcnic_clear_esw_stats(struct qlcnic_adapter *adapter, u8, u8, u8);
54a8997c 1493int qlcnic_get_mac_stats(struct qlcnic_adapter *, struct qlcnic_mac_statistics *);
2e9d722d 1494
7e2cf4fe 1495void qlcnic_free_mbx_args(struct qlcnic_cmd_args *cmd);
7e2cf4fe 1496
c70001a9
SC
1497int qlcnic_alloc_sds_rings(struct qlcnic_recv_context *, int);
1498void qlcnic_free_sds_rings(struct qlcnic_recv_context *);
7f966452 1499void qlcnic_advert_link_change(struct qlcnic_adapter *, int);
c70001a9
SC
1500void qlcnic_free_tx_rings(struct qlcnic_adapter *);
1501int qlcnic_alloc_tx_rings(struct qlcnic_adapter *, struct net_device *);
1502
ec079a07
SC
1503void qlcnic_create_sysfs_entries(struct qlcnic_adapter *adapter);
1504void qlcnic_remove_sysfs_entries(struct qlcnic_adapter *adapter);
1505void qlcnic_create_diag_entries(struct qlcnic_adapter *adapter);
1506void qlcnic_remove_diag_entries(struct qlcnic_adapter *adapter);
7e2cf4fe
SC
1507void qlcnic_82xx_add_sysfs(struct qlcnic_adapter *adapter);
1508void qlcnic_82xx_remove_sysfs(struct qlcnic_adapter *adapter);
1509
ec079a07
SC
1510int qlcnicvf_config_bridged_mode(struct qlcnic_adapter *, u32);
1511int qlcnicvf_config_led(struct qlcnic_adapter *, u32, u32);
1512void qlcnic_set_vlan_config(struct qlcnic_adapter *,
1513 struct qlcnic_esw_func_cfg *);
1514void qlcnic_set_eswitch_port_features(struct qlcnic_adapter *,
1515 struct qlcnic_esw_func_cfg *);
629263ac
SC
1516
1517void qlcnic_down(struct qlcnic_adapter *, struct net_device *);
1518int qlcnic_up(struct qlcnic_adapter *, struct net_device *);
319ecf12
SC
1519void __qlcnic_down(struct qlcnic_adapter *, struct net_device *);
1520void qlcnic_detach(struct qlcnic_adapter *);
1521void qlcnic_teardown_intr(struct qlcnic_adapter *);
1522int qlcnic_attach(struct qlcnic_adapter *);
1523int __qlcnic_up(struct qlcnic_adapter *, struct net_device *);
1524void qlcnic_restore_indev_addr(struct net_device *, unsigned long);
1525
629263ac 1526int qlcnic_check_temp(struct qlcnic_adapter *);
d71170fb
SC
1527int qlcnic_init_pci_info(struct qlcnic_adapter *);
1528int qlcnic_set_default_offload_settings(struct qlcnic_adapter *);
1529int qlcnic_reset_npar_config(struct qlcnic_adapter *);
1530int qlcnic_set_eswitch_port_config(struct qlcnic_adapter *);
af19b491
AKS
1531/*
1532 * QLOGIC Board information
1533 */
1534
02420be6 1535#define QLCNIC_MAX_BOARD_NAME_LEN 100
22999798 1536struct qlcnic_board_info {
af19b491
AKS
1537 unsigned short vendor;
1538 unsigned short device;
1539 unsigned short sub_vendor;
1540 unsigned short sub_device;
1541 char short_name[QLCNIC_MAX_BOARD_NAME_LEN];
1542};
1543
af19b491
AKS
1544static inline u32 qlcnic_tx_avail(struct qlcnic_host_tx_ring *tx_ring)
1545{
036d61f0 1546 if (likely(tx_ring->producer < tx_ring->sw_consumer))
af19b491
AKS
1547 return tx_ring->sw_consumer - tx_ring->producer;
1548 else
1549 return tx_ring->sw_consumer + tx_ring->num_desc -
1550 tx_ring->producer;
1551}
1552
7e2cf4fe
SC
1553struct qlcnic_nic_template {
1554 int (*config_bridged_mode) (struct qlcnic_adapter *, u32);
1555 int (*config_led) (struct qlcnic_adapter *, u32, u32);
1556 int (*start_firmware) (struct qlcnic_adapter *);
1557 int (*init_driver) (struct qlcnic_adapter *);
1558 void (*request_reset) (struct qlcnic_adapter *, u32);
1559 void (*cancel_idc_work) (struct qlcnic_adapter *);
1560 int (*napi_add)(struct qlcnic_adapter *, struct net_device *);
4be41e92 1561 void (*napi_del)(struct qlcnic_adapter *);
7e2cf4fe
SC
1562 void (*config_ipaddr)(struct qlcnic_adapter *, __be32, int);
1563 irqreturn_t (*clear_legacy_intr)(struct qlcnic_adapter *);
1564};
1565
1566/* Adapter hardware abstraction */
1567struct qlcnic_hardware_ops {
1568 void (*read_crb) (struct qlcnic_adapter *, char *, loff_t, size_t);
1569 void (*write_crb) (struct qlcnic_adapter *, char *, loff_t, size_t);
1570 int (*read_reg) (struct qlcnic_adapter *, ulong);
1571 int (*write_reg) (struct qlcnic_adapter *, ulong, u32);
1572 void (*get_ocm_win) (struct qlcnic_hardware_context *);
1573 int (*get_mac_address) (struct qlcnic_adapter *, u8 *);
1574 int (*setup_intr) (struct qlcnic_adapter *, u8);
1575 int (*alloc_mbx_args)(struct qlcnic_cmd_args *,
1576 struct qlcnic_adapter *, u32);
1577 int (*mbx_cmd) (struct qlcnic_adapter *, struct qlcnic_cmd_args *);
1578 void (*get_func_no) (struct qlcnic_adapter *);
1579 int (*api_lock) (struct qlcnic_adapter *);
1580 void (*api_unlock) (struct qlcnic_adapter *);
1581 void (*add_sysfs) (struct qlcnic_adapter *);
1582 void (*remove_sysfs) (struct qlcnic_adapter *);
1583 void (*process_lb_rcv_ring_diag) (struct qlcnic_host_sds_ring *);
1584 int (*create_rx_ctx) (struct qlcnic_adapter *);
1585 int (*create_tx_ctx) (struct qlcnic_adapter *,
1586 struct qlcnic_host_tx_ring *, int);
1587 int (*setup_link_event) (struct qlcnic_adapter *, int);
1588 int (*get_nic_info) (struct qlcnic_adapter *, struct qlcnic_info *, u8);
1589 int (*get_pci_info) (struct qlcnic_adapter *, struct qlcnic_pci_info *);
1590 int (*set_nic_info) (struct qlcnic_adapter *, struct qlcnic_info *);
1591 int (*change_macvlan) (struct qlcnic_adapter *, u8*, __le16, u8);
1592 void (*napi_enable) (struct qlcnic_adapter *);
1593 void (*napi_disable) (struct qlcnic_adapter *);
1594 void (*config_intr_coal) (struct qlcnic_adapter *);
1595 int (*config_rss) (struct qlcnic_adapter *, int);
1596 int (*config_hw_lro) (struct qlcnic_adapter *, int);
1597 int (*config_loopback) (struct qlcnic_adapter *, u8);
1598 int (*clear_loopback) (struct qlcnic_adapter *, u8);
1599 int (*config_promisc_mode) (struct qlcnic_adapter *, u32);
1600 void (*change_l2_filter) (struct qlcnic_adapter *, u64 *, __le16);
1601 int (*get_board_info) (struct qlcnic_adapter *);
1602};
1603
1604extern struct qlcnic_nic_template qlcnic_vf_ops;
1605
1606static inline int qlcnic_start_firmware(struct qlcnic_adapter *adapter)
1607{
1608 return adapter->nic_ops->start_firmware(adapter);
1609}
1610
1611static inline void qlcnic_read_crb(struct qlcnic_adapter *adapter, char *buf,
1612 loff_t offset, size_t size)
1613{
1614 adapter->ahw->hw_ops->read_crb(adapter, buf, offset, size);
1615}
1616
1617static inline void qlcnic_write_crb(struct qlcnic_adapter *adapter, char *buf,
1618 loff_t offset, size_t size)
1619{
1620 adapter->ahw->hw_ops->write_crb(adapter, buf, offset, size);
1621}
1622
7f966452 1623static inline int qlcnic_hw_read_wx_2M(struct qlcnic_adapter *adapter,
7e2cf4fe
SC
1624 ulong off)
1625{
1626 return adapter->ahw->hw_ops->read_reg(adapter, off);
1627}
1628
1629static inline int qlcnic_hw_write_wx_2M(struct qlcnic_adapter *adapter,
1630 ulong off, u32 data)
1631{
1632 return adapter->ahw->hw_ops->write_reg(adapter, off, data);
1633}
1634
1635static inline int qlcnic_get_mac_address(struct qlcnic_adapter *adapter,
1636 u8 *mac)
1637{
1638 return adapter->ahw->hw_ops->get_mac_address(adapter, mac);
1639}
1640
1641static inline int qlcnic_setup_intr(struct qlcnic_adapter *adapter, u8 num_intr)
1642{
1643 return adapter->ahw->hw_ops->setup_intr(adapter, num_intr);
1644}
1645
1646static inline int qlcnic_alloc_mbx_args(struct qlcnic_cmd_args *mbx,
1647 struct qlcnic_adapter *adapter, u32 arg)
1648{
1649 return adapter->ahw->hw_ops->alloc_mbx_args(mbx, adapter, arg);
1650}
1651
1652static inline int qlcnic_issue_cmd(struct qlcnic_adapter *adapter,
1653 struct qlcnic_cmd_args *cmd)
1654{
1655 return adapter->ahw->hw_ops->mbx_cmd(adapter, cmd);
1656}
1657
1658static inline void qlcnic_get_func_no(struct qlcnic_adapter *adapter)
1659{
1660 adapter->ahw->hw_ops->get_func_no(adapter);
1661}
1662
1663static inline int qlcnic_api_lock(struct qlcnic_adapter *adapter)
1664{
1665 return adapter->ahw->hw_ops->api_lock(adapter);
1666}
1667
1668static inline void qlcnic_api_unlock(struct qlcnic_adapter *adapter)
1669{
1670 adapter->ahw->hw_ops->api_unlock(adapter);
1671}
1672
1673static inline void qlcnic_add_sysfs(struct qlcnic_adapter *adapter)
1674{
1675 adapter->ahw->hw_ops->add_sysfs(adapter);
1676}
1677
1678static inline void qlcnic_remove_sysfs(struct qlcnic_adapter *adapter)
1679{
1680 adapter->ahw->hw_ops->remove_sysfs(adapter);
1681}
1682
1683static inline void
1684qlcnic_process_rcv_ring_diag(struct qlcnic_host_sds_ring *sds_ring)
1685{
1686 sds_ring->adapter->ahw->hw_ops->process_lb_rcv_ring_diag(sds_ring);
1687}
1688
1689static inline int qlcnic_fw_cmd_create_rx_ctx(struct qlcnic_adapter *adapter)
1690{
1691 return adapter->ahw->hw_ops->create_rx_ctx(adapter);
1692}
1693
1694static inline int qlcnic_fw_cmd_create_tx_ctx(struct qlcnic_adapter *adapter,
1695 struct qlcnic_host_tx_ring *ptr,
1696 int ring)
1697{
1698 return adapter->ahw->hw_ops->create_tx_ctx(adapter, ptr, ring);
1699}
1700
1701static inline int qlcnic_linkevent_request(struct qlcnic_adapter *adapter,
1702 int enable)
1703{
1704 return adapter->ahw->hw_ops->setup_link_event(adapter, enable);
1705}
1706
1707static inline int qlcnic_get_nic_info(struct qlcnic_adapter *adapter,
1708 struct qlcnic_info *info, u8 id)
1709{
1710 return adapter->ahw->hw_ops->get_nic_info(adapter, info, id);
1711}
1712
1713static inline int qlcnic_get_pci_info(struct qlcnic_adapter *adapter,
1714 struct qlcnic_pci_info *info)
1715{
1716 return adapter->ahw->hw_ops->get_pci_info(adapter, info);
1717}
1718
1719static inline int qlcnic_set_nic_info(struct qlcnic_adapter *adapter,
1720 struct qlcnic_info *info)
1721{
1722 return adapter->ahw->hw_ops->set_nic_info(adapter, info);
1723}
1724
1725static inline int qlcnic_sre_macaddr_change(struct qlcnic_adapter *adapter,
1726 u8 *addr, __le16 id, u8 cmd)
1727{
1728 return adapter->ahw->hw_ops->change_macvlan(adapter, addr, id, cmd);
1729}
1730
1731static inline int qlcnic_napi_add(struct qlcnic_adapter *adapter,
1732 struct net_device *netdev)
1733{
1734 return adapter->nic_ops->napi_add(adapter, netdev);
1735}
1736
4be41e92
SC
1737static inline void qlcnic_napi_del(struct qlcnic_adapter *adapter)
1738{
1739 adapter->nic_ops->napi_del(adapter);
1740}
1741
7e2cf4fe
SC
1742static inline void qlcnic_napi_enable(struct qlcnic_adapter *adapter)
1743{
1744 adapter->ahw->hw_ops->napi_enable(adapter);
1745}
1746
1747static inline void qlcnic_napi_disable(struct qlcnic_adapter *adapter)
1748{
1749 adapter->ahw->hw_ops->napi_disable(adapter);
1750}
1751
1752static inline void qlcnic_config_intr_coalesce(struct qlcnic_adapter *adapter)
1753{
1754 adapter->ahw->hw_ops->config_intr_coal(adapter);
1755}
1756
1757static inline int qlcnic_config_rss(struct qlcnic_adapter *adapter, int enable)
1758{
1759 return adapter->ahw->hw_ops->config_rss(adapter, enable);
1760}
1761
1762static inline int qlcnic_config_hw_lro(struct qlcnic_adapter *adapter,
1763 int enable)
1764{
1765 return adapter->ahw->hw_ops->config_hw_lro(adapter, enable);
1766}
1767
1768static inline int qlcnic_set_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
1769{
1770 return adapter->ahw->hw_ops->config_loopback(adapter, mode);
1771}
1772
1773static inline int qlcnic_clear_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
1774{
1775 return adapter->ahw->hw_ops->config_loopback(adapter, mode);
1776}
1777
1778static inline int qlcnic_nic_set_promisc(struct qlcnic_adapter *adapter,
1779 u32 mode)
1780{
1781 return adapter->ahw->hw_ops->config_promisc_mode(adapter, mode);
1782}
1783
1784static inline void qlcnic_change_filter(struct qlcnic_adapter *adapter,
1785 u64 *addr, __le16 id)
1786{
1787 adapter->ahw->hw_ops->change_l2_filter(adapter, addr, id);
1788}
1789
1790static inline int qlcnic_get_board_info(struct qlcnic_adapter *adapter)
1791{
1792 return adapter->ahw->hw_ops->get_board_info(adapter);
1793}
1794
1795static inline void qlcnic_dev_request_reset(struct qlcnic_adapter *adapter,
1796 u32 key)
1797{
1798 adapter->nic_ops->request_reset(adapter, key);
1799}
1800
1801static inline void qlcnic_cancel_idc_work(struct qlcnic_adapter *adapter)
1802{
1803 adapter->nic_ops->cancel_idc_work(adapter);
1804}
1805
1806static inline irqreturn_t
1807qlcnic_clear_legacy_intr(struct qlcnic_adapter *adapter)
1808{
1809 return adapter->nic_ops->clear_legacy_intr(adapter);
1810}
1811
1812static inline int qlcnic_config_led(struct qlcnic_adapter *adapter, u32 state,
1813 u32 rate)
1814{
1815 return adapter->nic_ops->config_led(adapter, state, rate);
1816}
1817
1818static inline void qlcnic_config_ipaddr(struct qlcnic_adapter *adapter,
1819 __be32 ip, int cmd)
1820{
1821 adapter->nic_ops->config_ipaddr(adapter, ip, cmd);
1822}
1823
c70001a9
SC
1824static inline void qlcnic_disable_int(struct qlcnic_host_sds_ring *sds_ring)
1825{
1826 writel(0, sds_ring->crb_intr_mask);
1827}
1828
1829static inline void qlcnic_enable_int(struct qlcnic_host_sds_ring *sds_ring)
1830{
1831 struct qlcnic_adapter *adapter = sds_ring->adapter;
1832
1833 writel(0x1, sds_ring->crb_intr_mask);
1834
1835 if (!QLCNIC_IS_MSI_FAMILY(adapter))
1836 writel(0xfbff, adapter->tgt_mask_reg);
1837}
1838
af19b491 1839extern const struct ethtool_ops qlcnic_ethtool_ops;
b43e5ee7 1840extern const struct ethtool_ops qlcnic_ethtool_failed_ops;
af19b491 1841
65b5b420 1842#define QLCDB(adapter, lvl, _fmt, _args...) do { \
79788450 1843 if (NETIF_MSG_##lvl & adapter->ahw->msg_enable) \
65b5b420
AKS
1844 printk(KERN_INFO "%s: %s: " _fmt, \
1845 dev_name(&adapter->pdev->dev), \
1846 __func__, ##_args); \
1847 } while (0)
1848
7f966452 1849#define PCI_DEVICE_ID_QLOGIC_QLE834X 0x8030
97ee45eb
SC
1850#define PCI_DEVICE_ID_QLOGIC_QLE824X 0x8020
1851static inline bool qlcnic_82xx_check(struct qlcnic_adapter *adapter)
1852{
1853 unsigned short device = adapter->pdev->device;
1854 return (device == PCI_DEVICE_ID_QLOGIC_QLE824X) ? true : false;
1855}
1856
7f966452
SC
1857static inline bool qlcnic_83xx_check(struct qlcnic_adapter *adapter)
1858{
1859 unsigned short device = adapter->pdev->device;
1860 return (device == PCI_DEVICE_ID_QLOGIC_QLE834X) ? true : false;
1861}
1862
1863
af19b491 1864#endif /* __QLCNIC_H_ */
This page took 0.455519 seconds and 5 git commands to generate.