qlcnic: Enhance Tx timeout debugging.
[deliverable/linux.git] / drivers / net / ethernet / qlogic / qlcnic / qlcnic.h
CommitLineData
af19b491 1/*
40839129 2 * QLogic qlcnic NIC Driver
577ae39d 3 * Copyright (c) 2009-2013 QLogic Corporation
af19b491 4 *
40839129 5 * See LICENSE.qlcnic for copyright and licensing details.
af19b491
AKS
6 */
7
8#ifndef _QLCNIC_H_
9#define _QLCNIC_H_
10
11#include <linux/module.h>
12#include <linux/kernel.h>
13#include <linux/types.h>
14#include <linux/ioport.h>
15#include <linux/pci.h>
16#include <linux/netdevice.h>
17#include <linux/etherdevice.h>
18#include <linux/ip.h>
19#include <linux/in.h>
20#include <linux/tcp.h>
21#include <linux/skbuff.h>
22#include <linux/firmware.h>
af19b491
AKS
23#include <linux/ethtool.h>
24#include <linux/mii.h>
25#include <linux/timer.h>
26
27#include <linux/vmalloc.h>
28
29#include <linux/io.h>
30#include <asm/byteorder.h>
b9796a14
AC
31#include <linux/bitops.h>
32#include <linux/if_vlan.h>
af19b491
AKS
33
34#include "qlcnic_hdr.h"
7f966452
SC
35#include "qlcnic_hw.h"
36#include "qlcnic_83xx_hw.h"
14d385b9 37#include "qlcnic_dcb.h"
af19b491
AKS
38
39#define _QLCNIC_LINUX_MAJOR 5
4cffa13d 40#define _QLCNIC_LINUX_MINOR 3
db5ee75d
SS
41#define _QLCNIC_LINUX_SUBVERSION 54
42#define QLCNIC_LINUX_VERSIONID "5.3.54"
96f8118c 43#define QLCNIC_DRV_IDC_VER 0x01
d4066833
SC
44#define QLCNIC_DRIVER_VERSION ((_QLCNIC_LINUX_MAJOR << 16) |\
45 (_QLCNIC_LINUX_MINOR << 8) | (_QLCNIC_LINUX_SUBVERSION))
af19b491
AKS
46
47#define QLCNIC_VERSION_CODE(a, b, c) (((a) << 24) + ((b) << 16) + (c))
48#define _major(v) (((v) >> 24) & 0xff)
49#define _minor(v) (((v) >> 16) & 0xff)
50#define _build(v) ((v) & 0xffff)
51
52/* version in image has weird encoding:
53 * 7:0 - major
54 * 15:8 - minor
55 * 31:16 - build (little endian)
56 */
57#define QLCNIC_DECODE_VERSION(v) \
58 QLCNIC_VERSION_CODE(((v) & 0xff), (((v) >> 8) & 0xff), ((v) >> 16))
59
8f891387 60#define QLCNIC_MIN_FW_VERSION QLCNIC_VERSION_CODE(4, 4, 2)
af19b491
AKS
61#define QLCNIC_NUM_FLASH_SECTORS (64)
62#define QLCNIC_FLASH_SECTOR_SIZE (64 * 1024)
63#define QLCNIC_FLASH_TOTAL_SIZE (QLCNIC_NUM_FLASH_SECTORS \
64 * QLCNIC_FLASH_SECTOR_SIZE)
65
66#define RCV_DESC_RINGSIZE(rds_ring) \
67 (sizeof(struct rcv_desc) * (rds_ring)->num_desc)
68#define RCV_BUFF_RINGSIZE(rds_ring) \
69 (sizeof(struct qlcnic_rx_buffer) * rds_ring->num_desc)
70#define STATUS_DESC_RINGSIZE(sds_ring) \
71 (sizeof(struct status_desc) * (sds_ring)->num_desc)
72#define TX_BUFF_RINGSIZE(tx_ring) \
73 (sizeof(struct qlcnic_cmd_buffer) * tx_ring->num_desc)
74#define TX_DESC_RINGSIZE(tx_ring) \
75 (sizeof(struct cmd_desc_type0) * tx_ring->num_desc)
76
77#define QLCNIC_P3P_A0 0x50
a2050c7e 78#define QLCNIC_P3P_C0 0x58
af19b491
AKS
79
80#define QLCNIC_IS_REVISION_P3P(REVISION) (REVISION >= QLCNIC_P3P_A0)
81
82#define FIRST_PAGE_GROUP_START 0
83#define FIRST_PAGE_GROUP_END 0x100000
84
ff1b1bf8
SV
85#define P3P_MAX_MTU (9600)
86#define P3P_MIN_MTU (68)
af19b491
AKS
87#define QLCNIC_MAX_ETHERHDR 32 /* This contains some padding */
88
ff1b1bf8
SV
89#define QLCNIC_P3P_RX_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + ETH_DATA_LEN)
90#define QLCNIC_P3P_RX_JUMBO_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + P3P_MAX_MTU)
af19b491
AKS
91#define QLCNIC_CT_DEFAULT_RX_BUF_LEN 2048
92#define QLCNIC_LRO_BUFFER_EXTRA 2048
93
af19b491 94/* Tx defines */
91a403ca 95#define QLCNIC_MAX_FRAGS_PER_TX 14
ef71ff83
RB
96#define MAX_TSO_HEADER_DESC 2
97#define MGMT_CMD_DESC_RESV 4
98#define TX_STOP_THRESH ((MAX_SKB_FRAGS >> 2) + MAX_TSO_HEADER_DESC \
99 + MGMT_CMD_DESC_RESV)
af19b491 100#define QLCNIC_MAX_TX_TIMEOUTS 2
34e8c406
HM
101
102/* Driver will use 1 Tx ring in INT-x/MSI/SRIOV mode. */
103#define QLCNIC_SINGLE_RING 1
104#define QLCNIC_DEF_SDS_RINGS 4
105#define QLCNIC_DEF_TX_RINGS 4
106#define QLCNIC_MAX_VNIC_TX_RINGS 4
107#define QLCNIC_MAX_VNIC_SDS_RINGS 4
108
109enum qlcnic_queue_type {
110 QLCNIC_TX_QUEUE = 1,
111 QLCNIC_RX_QUEUE,
112};
113
114/* Operational mode for driver */
115#define QLCNIC_VNIC_MODE 0xFF
116#define QLCNIC_DEFAULT_MODE 0x0
012ec812 117
2f514c52
JK
118/* Virtual NIC function count */
119#define QLC_DEFAULT_VNIC_COUNT 8
120#define QLC_84XX_VNIC_COUNT 16
121
af19b491
AKS
122/*
123 * Following are the states of the Phantom. Phantom will set them and
124 * Host will read to check if the fields are correct.
125 */
126#define PHAN_INITIALIZE_FAILED 0xffff
127#define PHAN_INITIALIZE_COMPLETE 0xff01
128
129/* Host writes the following to notify that it has done the init-handshake */
130#define PHAN_INITIALIZE_ACK 0xf00f
131#define PHAN_PEG_RCV_INITIALIZED 0xff01
132
133#define NUM_RCV_DESC_RINGS 3
af19b491
AKS
134
135#define RCV_RING_NORMAL 0
136#define RCV_RING_JUMBO 1
af19b491
AKS
137
138#define MIN_CMD_DESCRIPTORS 64
139#define MIN_RCV_DESCRIPTORS 64
140#define MIN_JUMBO_DESCRIPTORS 32
141
142#define MAX_CMD_DESCRIPTORS 1024
143#define MAX_RCV_DESCRIPTORS_1G 4096
144#define MAX_RCV_DESCRIPTORS_10G 8192
90d19005 145#define MAX_RCV_DESCRIPTORS_VF 2048
af19b491
AKS
146#define MAX_JUMBO_RCV_DESCRIPTORS_1G 512
147#define MAX_JUMBO_RCV_DESCRIPTORS_10G 1024
af19b491
AKS
148
149#define DEFAULT_RCV_DESCRIPTORS_1G 2048
150#define DEFAULT_RCV_DESCRIPTORS_10G 4096
90d19005 151#define DEFAULT_RCV_DESCRIPTORS_VF 1024
251b036a 152#define MAX_RDS_RINGS 2
af19b491
AKS
153
154#define get_next_index(index, length) \
155 (((index) + 1) & ((length) - 1))
156
af19b491
AKS
157/*
158 * Following data structures describe the descriptors that will be used.
159 * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
160 * we are doing LSO (above the 1500 size packet) only.
161 */
af19b491
AKS
162struct cmd_desc_type0 {
163 u8 tcp_hdr_offset; /* For LSO only */
164 u8 ip_hdr_offset; /* For LSO only */
165 __le16 flags_opcode; /* 15:13 unused, 12:7 opcode, 6:0 flags */
166 __le32 nfrags__length; /* 31:8 total len, 7:0 frag count */
167
168 __le64 addr_buffer2;
169
170 __le16 reference_handle;
171 __le16 mss;
172 u8 port_ctxid; /* 7:4 ctxid 3:0 port */
173 u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
174 __le16 conn_id; /* IPSec offoad only */
175
176 __le64 addr_buffer3;
177 __le64 addr_buffer1;
178
179 __le16 buffer_length[4];
180
181 __le64 addr_buffer4;
182
2e9d722d 183 u8 eth_addr[ETH_ALEN];
af19b491
AKS
184 __le16 vlan_TCI;
185
186} __attribute__ ((aligned(64)));
187
188/* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
189struct rcv_desc {
190 __le16 reference_handle;
191 __le16 reserved;
192 __le32 buffer_length; /* allocated buffer length (usually 2K) */
193 __le64 addr_buffer;
b1fc6d3c 194} __packed;
af19b491 195
af19b491
AKS
196struct status_desc {
197 __le64 status_desc_data[2];
198} __attribute__ ((aligned(16)));
199
200/* UNIFIED ROMIMAGE */
201#define QLCNIC_UNI_FW_MIN_SIZE 0xc8000
202#define QLCNIC_UNI_DIR_SECT_PRODUCT_TBL 0x0
203#define QLCNIC_UNI_DIR_SECT_BOOTLD 0x6
204#define QLCNIC_UNI_DIR_SECT_FW 0x7
205
206/*Offsets */
207#define QLCNIC_UNI_CHIP_REV_OFF 10
208#define QLCNIC_UNI_FLAGS_OFF 11
209#define QLCNIC_UNI_BIOS_VERSION_OFF 12
210#define QLCNIC_UNI_BOOTLD_IDX_OFF 27
211#define QLCNIC_UNI_FIRMWARE_IDX_OFF 29
212
213struct uni_table_desc{
63507592
SS
214 __le32 findex;
215 __le32 num_entries;
216 __le32 entry_size;
217 __le32 reserved[5];
af19b491
AKS
218};
219
220struct uni_data_desc{
63507592
SS
221 __le32 findex;
222 __le32 size;
223 __le32 reserved[5];
af19b491
AKS
224};
225
0e5f20b6 226/* Flash Defines and Structures */
227#define QLCNIC_FLT_LOCATION 0x3F1000
d865ebb4 228#define QLCNIC_FDT_LOCATION 0x3F0000
a2050c7e
SV
229#define QLCNIC_B0_FW_IMAGE_REGION 0x74
230#define QLCNIC_C0_FW_IMAGE_REGION 0x97
f8d54811 231#define QLCNIC_BOOTLD_REGION 0X72
0e5f20b6 232struct qlcnic_flt_header {
233 u16 version;
234 u16 len;
235 u16 checksum;
236 u16 reserved;
237};
238
239struct qlcnic_flt_entry {
240 u8 region;
241 u8 reserved0;
242 u8 attrib;
243 u8 reserved1;
244 u32 size;
245 u32 start_addr;
f8d54811 246 u32 end_addr;
0e5f20b6 247};
248
d865ebb4
SC
249/* Flash Descriptor Table */
250struct qlcnic_fdt {
251 u32 valid;
252 u16 ver;
253 u16 len;
254 u16 cksum;
255 u16 unused;
256 u8 model[16];
257 u16 mfg_id;
258 u16 id;
259 u8 flag;
260 u8 erase_cmd;
261 u8 alt_erase_cmd;
262 u8 write_enable_cmd;
263 u8 write_enable_bits;
264 u8 write_statusreg_cmd;
265 u8 unprotected_sec_cmd;
266 u8 read_manuf_cmd;
267 u32 block_size;
268 u32 alt_block_size;
269 u32 flash_size;
270 u32 write_enable_data;
271 u8 readid_addr_len;
272 u8 write_disable_bits;
273 u8 read_dev_id_len;
274 u8 chip_erase_cmd;
275 u16 read_timeo;
276 u8 protected_sec_cmd;
277 u8 resvd[65];
278};
af19b491
AKS
279/* Magic number to let user know flash is programmed */
280#define QLCNIC_BDINFO_MAGIC 0x12345678
281
ff1b1bf8
SV
282#define QLCNIC_BRDTYPE_P3P_REF_QG 0x0021
283#define QLCNIC_BRDTYPE_P3P_HMEZ 0x0022
284#define QLCNIC_BRDTYPE_P3P_10G_CX4_LP 0x0023
285#define QLCNIC_BRDTYPE_P3P_4_GB 0x0024
286#define QLCNIC_BRDTYPE_P3P_IMEZ 0x0025
287#define QLCNIC_BRDTYPE_P3P_10G_SFP_PLUS 0x0026
288#define QLCNIC_BRDTYPE_P3P_10000_BASE_T 0x0027
289#define QLCNIC_BRDTYPE_P3P_XG_LOM 0x0028
290#define QLCNIC_BRDTYPE_P3P_4_GB_MM 0x0029
291#define QLCNIC_BRDTYPE_P3P_10G_SFP_CT 0x002a
292#define QLCNIC_BRDTYPE_P3P_10G_SFP_QT 0x002b
293#define QLCNIC_BRDTYPE_P3P_10G_CX4 0x0031
294#define QLCNIC_BRDTYPE_P3P_10G_XFP 0x0032
295#define QLCNIC_BRDTYPE_P3P_10G_TP 0x0080
af19b491 296
2e9d722d
AC
297#define QLCNIC_MSIX_TABLE_OFFSET 0x44
298
af19b491
AKS
299/* Flash memory map */
300#define QLCNIC_BRDCFG_START 0x4000 /* board config */
301#define QLCNIC_BOOTLD_START 0x10000 /* bootld */
302#define QLCNIC_IMAGE_START 0x43000 /* compressed image */
303#define QLCNIC_USER_START 0x3E8000 /* Firmare info */
304
305#define QLCNIC_FW_VERSION_OFFSET (QLCNIC_USER_START+0x408)
306#define QLCNIC_FW_SIZE_OFFSET (QLCNIC_USER_START+0x40c)
307#define QLCNIC_FW_SERIAL_NUM_OFFSET (QLCNIC_USER_START+0x81c)
308#define QLCNIC_BIOS_VERSION_OFFSET (QLCNIC_USER_START+0x83c)
309
310#define QLCNIC_BRDTYPE_OFFSET (QLCNIC_BRDCFG_START+0x8)
311#define QLCNIC_FW_MAGIC_OFFSET (QLCNIC_BRDCFG_START+0x128)
312
313#define QLCNIC_FW_MIN_SIZE (0x3fffff)
314#define QLCNIC_UNIFIED_ROMIMAGE 0
315#define QLCNIC_FLASH_ROMIMAGE 1
316#define QLCNIC_UNKNOWN_ROMIMAGE 0xff
317
318#define QLCNIC_UNIFIED_ROMIMAGE_NAME "phanfw.bin"
319#define QLCNIC_FLASH_ROMIMAGE_NAME "flash"
320
321extern char qlcnic_driver_name[];
322
629263ac
SC
323extern int qlcnic_use_msi;
324extern int qlcnic_use_msi_x;
325extern int qlcnic_auto_fw_reset;
326extern int qlcnic_load_fw_file;
629263ac 327
af19b491
AKS
328/* Number of status descriptors to handle per interrupt */
329#define MAX_STATUS_HANDLE (64)
330
331/*
332 * qlcnic_skb_frag{} is to contain mapping info for each SG list. This
333 * has to be freed when DMA is complete. This is part of qlcnic_tx_buffer{}.
334 */
335struct qlcnic_skb_frag {
336 u64 dma;
337 u64 length;
338};
339
af19b491
AKS
340/* Following defines are for the state of the buffers */
341#define QLCNIC_BUFFER_FREE 0
342#define QLCNIC_BUFFER_BUSY 1
343
344/*
345 * There will be one qlcnic_buffer per skb packet. These will be
346 * used to save the dma info for pci_unmap_page()
347 */
348struct qlcnic_cmd_buffer {
349 struct sk_buff *skb;
ef71ff83 350 struct qlcnic_skb_frag frag_array[MAX_SKB_FRAGS + 1];
af19b491
AKS
351 u32 frag_count;
352};
353
354/* In rx_buffer, we do not need multiple fragments as is a single buffer */
355struct qlcnic_rx_buffer {
b1fc6d3c 356 u16 ref_handle;
af19b491 357 struct sk_buff *skb;
b1fc6d3c 358 struct list_head list;
af19b491 359 u64 dma;
af19b491
AKS
360};
361
362/* Board types */
363#define QLCNIC_GBE 0x01
364#define QLCNIC_XGBE 0x02
365
8816d009
AC
366/*
367 * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
368 * adjusted based on configured MTU.
369 */
be273dc1
HM
370#define QLCNIC_INTR_COAL_TYPE_RX 1
371#define QLCNIC_INTR_COAL_TYPE_TX 2
372
373#define QLCNIC_DEF_INTR_COALESCE_RX_TIME_US 3
374#define QLCNIC_DEF_INTR_COALESCE_RX_PACKETS 256
375
376#define QLCNIC_DEF_INTR_COALESCE_TX_TIME_US 64
377#define QLCNIC_DEF_INTR_COALESCE_TX_PACKETS 64
8816d009
AC
378
379#define QLCNIC_INTR_DEFAULT 0x04
380#define QLCNIC_CONFIG_INTR_COALESCE 3
2f514c52 381#define QLCNIC_DEV_INFO_SIZE 2
8816d009
AC
382
383struct qlcnic_nic_intr_coalesce {
384 u8 type;
385 u8 sts_ring_mask;
386 u16 rx_packets;
387 u16 rx_time_us;
be273dc1
HM
388 u16 tx_packets;
389 u16 tx_time_us;
8816d009
AC
390 u16 flag;
391 u32 timer_out;
392};
393
18f2f616 394struct qlcnic_dump_template_hdr {
63507592
SS
395 u32 type;
396 u32 offset;
397 u32 size;
398 u32 cap_mask;
399 u32 num_entries;
400 u32 version;
401 u32 timestamp;
402 u32 checksum;
403 u32 drv_cap_mask;
404 u32 sys_info[3];
405 u32 saved_state[16];
406 u32 cap_sizes[8];
4e60ac46 407 u32 ocm_wnd_reg[16];
63507592 408 u32 rsvd[0];
18f2f616
AC
409};
410
411struct qlcnic_fw_dump {
412 u8 clr; /* flag to indicate if dump is cleared */
890b6e02 413 bool enable; /* enable/disable dump */
18f2f616
AC
414 u32 size; /* total size of the dump */
415 void *data; /* dump data area */
416 struct qlcnic_dump_template_hdr *tmpl_hdr;
9baf1aa9
SS
417 dma_addr_t phys_addr;
418 void *dma_buffer;
419 bool use_pex_dma;
18f2f616
AC
420};
421
af19b491
AKS
422/*
423 * One hardware_context{} per adapter
424 * contains interrupt info as well shared hardware info.
425 */
426struct qlcnic_hardware_context {
427 void __iomem *pci_base0;
428 void __iomem *ocm_win_crb;
429
430 unsigned long pci_len0;
431
af19b491
AKS
432 rwlock_t crb_lock;
433 struct mutex mem_lock;
434
af19b491
AKS
435 u8 revision_id;
436 u8 pci_func;
437 u8 linkup;
22c8c934 438 u8 loopback_state;
79788450
SC
439 u8 beacon_state;
440 u8 has_link_events;
441 u8 fw_type;
442 u8 physical_port;
443 u8 reset_context;
444 u8 msix_supported;
445 u8 max_mac_filters;
446 u8 mc_enabled;
447 u8 max_mc_count;
448 u8 diag_test;
449 u8 num_msix;
450 u8 nic_mode;
97f3f6fc 451 int diag_cnt;
79788450 452
52e493d0 453 u16 max_uc_count;
af19b491
AKS
454 u16 port_type;
455 u16 board_type;
b938662d 456 u16 supported_type;
8816d009 457
79788450
SC
458 u16 link_speed;
459 u16 link_duplex;
460 u16 link_autoneg;
461 u16 module_type;
462
463 u16 op_mode;
464 u16 switch_mode;
465 u16 max_tx_ques;
466 u16 max_rx_ques;
467 u16 max_mtu;
468 u32 msg_enable;
2f514c52 469 u16 total_nic_func;
ee9e8b6c 470 u16 max_pci_func;
2f514c52
JK
471 u32 max_vnic_func;
472 u32 total_pci_func;
728a98b8 473
79788450 474 u32 capabilities;
db131786 475 u32 extra_capability[3];
79788450
SC
476 u32 temp;
477 u32 int_vec_bit;
478 u32 fw_hal_version;
7f966452 479 u32 port_config;
79788450 480 struct qlcnic_hardware_ops *hw_ops;
8816d009 481 struct qlcnic_nic_intr_coalesce coal;
18f2f616 482 struct qlcnic_fw_dump fw_dump;
d865ebb4 483 struct qlcnic_fdt fdt;
81d0aeb0 484 struct qlc_83xx_reset reset;
629263ac 485 struct qlc_83xx_idc idc;
7000078a 486 struct qlc_83xx_fw_info *fw_info;
7f966452 487 struct qlcnic_intrpt_config *intr_tbl;
02feda17 488 struct qlcnic_sriov *sriov;
7e2cf4fe 489 u32 *reg_tbl;
7f966452
SC
490 u32 *ext_reg_tbl;
491 u32 mbox_aen[QLC_83XX_MBX_AEN_CNT];
492 u32 mbox_reg[4];
e5c4e6c6 493 struct qlcnic_mailbox *mailbox;
77bead46 494 u8 extend_lb_time;
07a251c8 495 u8 phys_port_id[ETH_ALEN];
d9c602f0 496 u8 lb_mode;
af19b491
AKS
497};
498
499struct qlcnic_adapter_stats {
500 u64 xmitcalled;
501 u64 xmitfinished;
502 u64 rxdropped;
503 u64 txdropped;
504 u64 csummed;
505 u64 rx_pkts;
506 u64 lro_pkts;
507 u64 rxbytes;
508 u64 txbytes;
8bfe8b91
SC
509 u64 lrobytes;
510 u64 lso_frames;
511 u64 xmit_on;
512 u64 xmit_off;
513 u64 skb_alloc_failure;
8ae6df97
AKS
514 u64 null_rxbuf;
515 u64 rx_dma_map_error;
516 u64 tx_dma_map_error;
7f966452 517 u64 spurious_intr;
4be41e92 518 u64 mac_filter_limit_overrun;
af19b491
AKS
519};
520
521/*
522 * Rcv Descriptor Context. One such per Rcv Descriptor. There may
523 * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
524 */
525struct qlcnic_host_rds_ring {
036d61f0
AC
526 void __iomem *crb_rcv_producer;
527 struct rcv_desc *desc_head;
528 struct qlcnic_rx_buffer *rx_buf_arr;
af19b491 529 u32 num_desc;
036d61f0 530 u32 producer;
af19b491
AKS
531 u32 dma_size;
532 u32 skb_size;
533 u32 flags;
af19b491
AKS
534 struct list_head free_list;
535 spinlock_t lock;
536 dma_addr_t phys_addr;
036d61f0 537} ____cacheline_internodealigned_in_smp;
af19b491
AKS
538
539struct qlcnic_host_sds_ring {
540 u32 consumer;
541 u32 num_desc;
542 void __iomem *crb_sts_consumer;
af19b491 543
012ec812 544 struct qlcnic_host_tx_ring *tx_ring;
af19b491
AKS
545 struct status_desc *desc_head;
546 struct qlcnic_adapter *adapter;
547 struct napi_struct napi;
548 struct list_head free_list[NUM_RCV_DESC_RINGS];
549
036d61f0 550 void __iomem *crb_intr_mask;
af19b491
AKS
551 int irq;
552
553 dma_addr_t phys_addr;
ddb2e174 554 char name[IFNAMSIZ + 12];
036d61f0 555} ____cacheline_internodealigned_in_smp;
af19b491 556
f27c75b3
HM
557struct qlcnic_tx_queue_stats {
558 u64 xmit_on;
559 u64 xmit_off;
560 u64 xmit_called;
561 u64 xmit_finished;
562 u64 tx_bytes;
563};
564
af19b491 565struct qlcnic_host_tx_ring {
4be41e92 566 int irq;
7f966452 567 void __iomem *crb_intr_mask;
ddb2e174 568 char name[IFNAMSIZ + 12];
79788450 569 u16 ctx_id;
012ec812
HM
570
571 u32 state;
af19b491 572 u32 producer;
af19b491 573 u32 sw_consumer;
af19b491 574 u32 num_desc;
012ec812 575
f27c75b3 576 struct qlcnic_tx_queue_stats tx_stats;
012ec812 577
036d61f0 578 void __iomem *crb_cmd_producer;
af19b491 579 struct cmd_desc_type0 *desc_head;
4be41e92
SC
580 struct qlcnic_adapter *adapter;
581 struct napi_struct napi;
036d61f0
AC
582 struct qlcnic_cmd_buffer *cmd_buf_arr;
583 __le32 *hw_consumer;
584
af19b491
AKS
585 dma_addr_t phys_addr;
586 dma_addr_t hw_cons_phys_addr;
036d61f0 587 struct netdev_queue *txq;
a02bdd42
SS
588 /* Lock to protect Tx descriptors cleanup */
589 spinlock_t tx_clean_lock;
036d61f0 590} ____cacheline_internodealigned_in_smp;
af19b491
AKS
591
592/*
593 * Receive context. There is one such structure per instance of the
594 * receive processing. Any state information that is relevant to
595 * the receive, and is must be in this structure. The global data may be
596 * present elsewhere.
597 */
598struct qlcnic_recv_context {
b1fc6d3c
AC
599 struct qlcnic_host_rds_ring *rds_rings;
600 struct qlcnic_host_sds_ring *sds_rings;
af19b491
AKS
601 u32 state;
602 u16 context_id;
603 u16 virt_port;
af19b491
AKS
604};
605
606/* HW context creation */
607
608#define QLCNIC_OS_CRB_RETRY_COUNT 4000
af19b491
AKS
609
610#define QLCNIC_CDRP_CMD_BIT 0x80000000
611
612/*
613 * All responses must have the QLCNIC_CDRP_CMD_BIT cleared
614 * in the crb QLCNIC_CDRP_CRB_OFFSET.
615 */
616#define QLCNIC_CDRP_FORM_RSP(rsp) (rsp)
617#define QLCNIC_CDRP_IS_RSP(rsp) (((rsp) & QLCNIC_CDRP_CMD_BIT) == 0)
618
619#define QLCNIC_CDRP_RSP_OK 0x00000001
620#define QLCNIC_CDRP_RSP_FAIL 0x00000002
621#define QLCNIC_CDRP_RSP_TIMEOUT 0x00000003
622
623/*
624 * All commands must have the QLCNIC_CDRP_CMD_BIT set in
625 * the crb QLCNIC_CDRP_CRB_OFFSET.
626 */
627#define QLCNIC_CDRP_FORM_CMD(cmd) (QLCNIC_CDRP_CMD_BIT | (cmd))
af19b491
AKS
628
629#define QLCNIC_RCODE_SUCCESS 0
e42ede22 630#define QLCNIC_RCODE_INVALID_ARGS 6
7e610caa 631#define QLCNIC_RCODE_NOT_SUPPORTED 9
e42ede22
JK
632#define QLCNIC_RCODE_NOT_PERMITTED 10
633#define QLCNIC_RCODE_NOT_IMPL 15
634#define QLCNIC_RCODE_INVALID 16
af19b491
AKS
635#define QLCNIC_RCODE_TIMEOUT 17
636#define QLCNIC_DESTROY_CTX_RESET 0
637
638/*
639 * Capabilities Announced
640 */
641#define QLCNIC_CAP0_LEGACY_CONTEXT (1)
642#define QLCNIC_CAP0_LEGACY_MN (1 << 2)
643#define QLCNIC_CAP0_LSO (1 << 6)
644#define QLCNIC_CAP0_JUMBO_CONTIGUOUS (1 << 7)
645#define QLCNIC_CAP0_LRO_CONTIGUOUS (1 << 8)
8f891387 646#define QLCNIC_CAP0_VALIDOFF (1 << 11)
cae82d49 647#define QLCNIC_CAP0_LRO_MSS (1 << 21)
012ec812 648#define QLCNIC_CAP0_TX_MULTI (1 << 22)
af19b491
AKS
649
650/*
651 * Context state
652 */
d626ad4d 653#define QLCNIC_HOST_CTX_STATE_FREED 0
af19b491
AKS
654#define QLCNIC_HOST_CTX_STATE_ACTIVE 2
655
656/*
657 * Rx context
658 */
659
660struct qlcnic_hostrq_sds_ring {
661 __le64 host_phys_addr; /* Ring base addr */
662 __le32 ring_size; /* Ring entries */
663 __le16 msi_index;
664 __le16 rsvd; /* Padding */
b1fc6d3c 665} __packed;
af19b491
AKS
666
667struct qlcnic_hostrq_rds_ring {
668 __le64 host_phys_addr; /* Ring base addr */
669 __le64 buff_size; /* Packet buffer size */
670 __le32 ring_size; /* Ring entries */
671 __le32 ring_kind; /* Class of ring */
b1fc6d3c 672} __packed;
af19b491
AKS
673
674struct qlcnic_hostrq_rx_ctx {
675 __le64 host_rsp_dma_addr; /* Response dma'd here */
012ec812 676 __le32 capabilities[4]; /* Flag bit vector */
af19b491
AKS
677 __le32 host_int_crb_mode; /* Interrupt crb usage */
678 __le32 host_rds_crb_mode; /* RDS crb usage */
679 /* These ring offsets are relative to data[0] below */
680 __le32 rds_ring_offset; /* Offset to RDS config */
681 __le32 sds_ring_offset; /* Offset to SDS config */
682 __le16 num_rds_rings; /* Count of RDS rings */
683 __le16 num_sds_rings; /* Count of SDS rings */
8f891387 684 __le16 valid_field_offset;
685 u8 txrx_sds_binding;
686 u8 msix_handler;
687 u8 reserved[128]; /* reserve space for future expansion*/
af19b491
AKS
688 /* MUST BE 64-bit aligned.
689 The following is packed:
690 - N hostrq_rds_rings
691 - N hostrq_sds_rings */
692 char data[0];
b1fc6d3c 693} __packed;
af19b491
AKS
694
695struct qlcnic_cardrsp_rds_ring{
696 __le32 host_producer_crb; /* Crb to use */
697 __le32 rsvd1; /* Padding */
b1fc6d3c 698} __packed;
af19b491
AKS
699
700struct qlcnic_cardrsp_sds_ring {
701 __le32 host_consumer_crb; /* Crb to use */
702 __le32 interrupt_crb; /* Crb to use */
b1fc6d3c 703} __packed;
af19b491
AKS
704
705struct qlcnic_cardrsp_rx_ctx {
706 /* These ring offsets are relative to data[0] below */
707 __le32 rds_ring_offset; /* Offset to RDS config */
708 __le32 sds_ring_offset; /* Offset to SDS config */
709 __le32 host_ctx_state; /* Starting State */
710 __le32 num_fn_per_port; /* How many PCI fn share the port */
711 __le16 num_rds_rings; /* Count of RDS rings */
712 __le16 num_sds_rings; /* Count of SDS rings */
713 __le16 context_id; /* Handle for context */
714 u8 phys_port; /* Physical id of port */
715 u8 virt_port; /* Virtual/Logical id of port */
716 u8 reserved[128]; /* save space for future expansion */
717 /* MUST BE 64-bit aligned.
718 The following is packed:
719 - N cardrsp_rds_rings
720 - N cardrs_sds_rings */
721 char data[0];
b1fc6d3c 722} __packed;
af19b491
AKS
723
724#define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings) \
725 (sizeof(HOSTRQ_RX) + \
726 (rds_rings)*(sizeof(struct qlcnic_hostrq_rds_ring)) + \
727 (sds_rings)*(sizeof(struct qlcnic_hostrq_sds_ring)))
728
729#define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) \
730 (sizeof(CARDRSP_RX) + \
731 (rds_rings)*(sizeof(struct qlcnic_cardrsp_rds_ring)) + \
732 (sds_rings)*(sizeof(struct qlcnic_cardrsp_sds_ring)))
733
734/*
735 * Tx context
736 */
737
738struct qlcnic_hostrq_cds_ring {
739 __le64 host_phys_addr; /* Ring base addr */
740 __le32 ring_size; /* Ring entries */
741 __le32 rsvd; /* Padding */
b1fc6d3c 742} __packed;
af19b491
AKS
743
744struct qlcnic_hostrq_tx_ctx {
745 __le64 host_rsp_dma_addr; /* Response dma'd here */
746 __le64 cmd_cons_dma_addr; /* */
747 __le64 dummy_dma_addr; /* */
748 __le32 capabilities[4]; /* Flag bit vector */
749 __le32 host_int_crb_mode; /* Interrupt crb usage */
750 __le32 rsvd1; /* Padding */
751 __le16 rsvd2; /* Padding */
752 __le16 interrupt_ctl;
753 __le16 msi_index;
754 __le16 rsvd3; /* Padding */
755 struct qlcnic_hostrq_cds_ring cds_ring; /* Desc of cds ring */
756 u8 reserved[128]; /* future expansion */
b1fc6d3c 757} __packed;
af19b491
AKS
758
759struct qlcnic_cardrsp_cds_ring {
760 __le32 host_producer_crb; /* Crb to use */
761 __le32 interrupt_crb; /* Crb to use */
b1fc6d3c 762} __packed;
af19b491
AKS
763
764struct qlcnic_cardrsp_tx_ctx {
765 __le32 host_ctx_state; /* Starting state */
766 __le16 context_id; /* Handle for context */
767 u8 phys_port; /* Physical id of port */
768 u8 virt_port; /* Virtual/Logical id of port */
769 struct qlcnic_cardrsp_cds_ring cds_ring; /* Card cds settings */
770 u8 reserved[128]; /* future expansion */
b1fc6d3c 771} __packed;
af19b491
AKS
772
773#define SIZEOF_HOSTRQ_TX(HOSTRQ_TX) (sizeof(HOSTRQ_TX))
774#define SIZEOF_CARDRSP_TX(CARDRSP_TX) (sizeof(CARDRSP_TX))
775
776/* CRB */
777
778#define QLCNIC_HOST_RDS_CRB_MODE_UNIQUE 0
779#define QLCNIC_HOST_RDS_CRB_MODE_SHARED 1
780#define QLCNIC_HOST_RDS_CRB_MODE_CUSTOM 2
781#define QLCNIC_HOST_RDS_CRB_MODE_MAX 3
782
783#define QLCNIC_HOST_INT_CRB_MODE_UNIQUE 0
784#define QLCNIC_HOST_INT_CRB_MODE_SHARED 1
785#define QLCNIC_HOST_INT_CRB_MODE_NORX 2
786#define QLCNIC_HOST_INT_CRB_MODE_NOTX 3
787#define QLCNIC_HOST_INT_CRB_MODE_NORXTX 4
788
789
790/* MAC */
791
ff1b1bf8 792#define MC_COUNT_P3P 38
af19b491
AKS
793
794#define QLCNIC_MAC_NOOP 0
795#define QLCNIC_MAC_ADD 1
796#define QLCNIC_MAC_DEL 2
03c5d770
AKS
797#define QLCNIC_MAC_VLAN_ADD 3
798#define QLCNIC_MAC_VLAN_DEL 4
af19b491 799
154d0c81 800struct qlcnic_mac_vlan_list {
af19b491
AKS
801 struct list_head list;
802 uint8_t mac_addr[ETH_ALEN+2];
154d0c81 803 u16 vlan_id;
af19b491
AKS
804};
805
fe1adc6b
JK
806/* MAC Learn */
807#define NO_MAC_LEARN 0
808#define DRV_MAC_LEARN 1
809#define FDB_MAC_LEARN 2
810
af19b491
AKS
811#define QLCNIC_HOST_REQUEST 0x13
812#define QLCNIC_REQUEST 0x14
813
814#define QLCNIC_MAC_EVENT 0x1
815
816#define QLCNIC_IP_UP 2
817#define QLCNIC_IP_DOWN 3
818
22c8c934 819#define QLCNIC_ILB_MODE 0x1
e1428d26 820#define QLCNIC_ELB_MODE 0x2
d9c602f0 821#define QLCNIC_LB_MODE_MASK 0x3
22c8c934
SC
822
823#define QLCNIC_LINKEVENT 0x1
824#define QLCNIC_LB_RESPONSE 0x2
825#define QLCNIC_IS_LB_CONFIGURED(VAL) \
826 (VAL == (QLCNIC_LINKEVENT | QLCNIC_LB_RESPONSE))
827
af19b491
AKS
828/*
829 * Driver --> Firmware
830 */
b1fc6d3c
AC
831#define QLCNIC_H2C_OPCODE_CONFIG_RSS 0x1
832#define QLCNIC_H2C_OPCODE_CONFIG_INTR_COALESCE 0x3
833#define QLCNIC_H2C_OPCODE_CONFIG_LED 0x4
834#define QLCNIC_H2C_OPCODE_LRO_REQUEST 0x7
835#define QLCNIC_H2C_OPCODE_SET_MAC_RECEIVE_MODE 0xc
836#define QLCNIC_H2C_OPCODE_CONFIG_IPADDR 0x12
22c8c934 837
b1fc6d3c
AC
838#define QLCNIC_H2C_OPCODE_GET_LINKEVENT 0x15
839#define QLCNIC_H2C_OPCODE_CONFIG_BRIDGING 0x17
840#define QLCNIC_H2C_OPCODE_CONFIG_HW_LRO 0x18
22c8c934
SC
841#define QLCNIC_H2C_OPCODE_CONFIG_LOOPBACK 0x13
842
af19b491
AKS
843/*
844 * Firmware --> Driver
845 */
846
22c8c934 847#define QLCNIC_C2H_OPCODE_CONFIG_LOOPBACK 0x8f
7f966452 848#define QLCNIC_C2H_OPCODE_GET_LINKEVENT_RESPONSE 0x8D
2d8ebcab 849#define QLCNIC_C2H_OPCODE_GET_DCB_AEN 0x90
af19b491
AKS
850
851#define VPORT_MISS_MODE_DROP 0 /* drop all unmatched */
852#define VPORT_MISS_MODE_ACCEPT_ALL 1 /* accept all packets */
853#define VPORT_MISS_MODE_ACCEPT_MULTI 2 /* accept unmatched multicast */
854
855#define QLCNIC_LRO_REQUEST_CLEANUP 4
856
857/* Capabilites received */
ac8d0c4f
AC
858#define QLCNIC_FW_CAPABILITY_TSO BIT_1
859#define QLCNIC_FW_CAPABILITY_BDG BIT_8
860#define QLCNIC_FW_CAPABILITY_FVLANTX BIT_9
861#define QLCNIC_FW_CAPABILITY_HW_LRO BIT_10
012ec812 862#define QLCNIC_FW_CAPABILITY_2_MULTI_TX BIT_4
fef0c060 863#define QLCNIC_FW_CAPABILITY_MULTI_LOOPBACK BIT_27
cae82d49
RB
864#define QLCNIC_FW_CAPABILITY_MORE_CAPS BIT_31
865
866#define QLCNIC_FW_CAPABILITY_2_LRO_MAX_TCP_SEG BIT_2
776e7bde 867#define QLCNIC_FW_CAP2_HW_LRO_IPV6 BIT_3
8af3f33d 868#define QLCNIC_FW_CAPABILITY_SET_DRV_VER BIT_5
487042af 869#define QLCNIC_FW_CAPABILITY_2_BEACON BIT_7
2f514c52 870#define QLCNIC_FW_CAPABILITY_2_PER_PORT_ESWITCH_CFG BIT_9
af19b491
AKS
871
872/* module types */
873#define LINKEVENT_MODULE_NOT_PRESENT 1
874#define LINKEVENT_MODULE_OPTICAL_UNKNOWN 2
875#define LINKEVENT_MODULE_OPTICAL_SRLR 3
876#define LINKEVENT_MODULE_OPTICAL_LRM 4
877#define LINKEVENT_MODULE_OPTICAL_SFP_1G 5
878#define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE 6
879#define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN 7
880#define LINKEVENT_MODULE_TWINAX 8
881
882#define LINKSPEED_10GBPS 10000
883#define LINKSPEED_1GBPS 1000
884#define LINKSPEED_100MBPS 100
885#define LINKSPEED_10MBPS 10
886
887#define LINKSPEED_ENCODED_10MBPS 0
888#define LINKSPEED_ENCODED_100MBPS 1
889#define LINKSPEED_ENCODED_1GBPS 2
890
891#define LINKEVENT_AUTONEG_DISABLED 0
892#define LINKEVENT_AUTONEG_ENABLED 1
893
894#define LINKEVENT_HALF_DUPLEX 0
895#define LINKEVENT_FULL_DUPLEX 1
896
897#define LINKEVENT_LINKSPEED_MBPS 0
898#define LINKEVENT_LINKSPEED_ENCODED 1
899
af19b491
AKS
900/* firmware response header:
901 * 63:58 - message type
902 * 57:56 - owner
903 * 55:53 - desc count
904 * 52:48 - reserved
905 * 47:40 - completion id
906 * 39:32 - opcode
907 * 31:16 - error code
908 * 15:00 - reserved
909 */
910#define qlcnic_get_nic_msg_opcode(msg_hdr) \
911 ((msg_hdr >> 32) & 0xFF)
912
913struct qlcnic_fw_msg {
914 union {
915 struct {
916 u64 hdr;
917 u64 body[7];
918 };
919 u64 words[8];
920 };
921};
922
923struct qlcnic_nic_req {
924 __le64 qhdr;
925 __le64 req_hdr;
926 __le64 words[6];
b1fc6d3c 927} __packed;
af19b491
AKS
928
929struct qlcnic_mac_req {
930 u8 op;
931 u8 tag;
932 u8 mac_addr[6];
933};
934
7e56cac4
SC
935struct qlcnic_vlan_req {
936 __le16 vlan_id;
937 __le16 rsvd[3];
b1fc6d3c 938} __packed;
7e56cac4 939
b501595c
SC
940struct qlcnic_ipaddr {
941 __be32 ipv4;
942 __be32 ipv6[4];
943};
944
af19b491
AKS
945#define QLCNIC_MSI_ENABLED 0x02
946#define QLCNIC_MSIX_ENABLED 0x04
7f966452 947#define QLCNIC_LRO_ENABLED 0x01
24763d80 948#define QLCNIC_LRO_DISABLED 0x00
af19b491
AKS
949#define QLCNIC_BRIDGE_ENABLED 0X10
950#define QLCNIC_DIAG_ENABLED 0x20
0e33c664 951#define QLCNIC_ESWITCH_ENABLED 0x40
0866d96d 952#define QLCNIC_ADAPTER_INITIALIZED 0x80
8cf61f89 953#define QLCNIC_TAGGING_ENABLED 0x100
fe4d434d 954#define QLCNIC_MACSPOOF 0x200
7373373d 955#define QLCNIC_MAC_OVERRIDE_DISABLED 0x400
ee07c1a7 956#define QLCNIC_PROMISC_DISABLED 0x800
b0044bcf 957#define QLCNIC_NEED_FLR 0x1000
602ca6f0 958#define QLCNIC_FW_RESET_OWNER 0x2000
032a13c7 959#define QLCNIC_FW_HANG 0x4000
cae82d49 960#define QLCNIC_FW_LRO_MSS_CAP 0x8000
da6c8063 961#define QLCNIC_TX_INTR_SHARED 0x10000
147a9088 962#define QLCNIC_APP_CHANGED_FLAGS 0x20000
07a251c8
SS
963#define QLCNIC_HAS_PHYS_PORT_ID 0x40000
964
af19b491
AKS
965#define QLCNIC_IS_MSI_FAMILY(adapter) \
966 ((adapter)->flags & (QLCNIC_MSI_ENABLED | QLCNIC_MSIX_ENABLED))
147a9088
SS
967#define QLCNIC_IS_TSO_CAPABLE(adapter) \
968 ((adapter)->ahw->capabilities & QLCNIC_FW_CAPABILITY_TSO)
af19b491 969
487042af
HM
970#define QLCNIC_BEACON_EANBLE 0xC
971#define QLCNIC_BEACON_DISABLE 0xD
972
a0431589
HM
973#define QLCNIC_BEACON_ON 2
974#define QLCNIC_BEACON_OFF 0
975
af19b491
AKS
976#define QLCNIC_MSIX_TBL_SPACE 8192
977#define QLCNIC_PCI_REG_MSIX_TBL 0x44
2e9d722d 978#define QLCNIC_MSIX_TBL_PGSIZE 4096
af19b491 979
af19b491
AKS
980#define QLCNIC_ADAPTER_UP_MAGIC 777
981
982#define __QLCNIC_FW_ATTACHED 0
983#define __QLCNIC_DEV_UP 1
984#define __QLCNIC_RESETTING 2
985#define __QLCNIC_START_FW 4
451724c8 986#define __QLCNIC_AER 5
89b4208e 987#define __QLCNIC_DIAG_RES_ALLOC 6
728a98b8 988#define __QLCNIC_LED_ENABLE 7
02feda17 989#define __QLCNIC_ELB_INPROGRESS 8
012ec812 990#define __QLCNIC_MULTI_TX_UNIQUE 9
02feda17
RB
991#define __QLCNIC_SRIOV_ENABLE 10
992#define __QLCNIC_SRIOV_CAPABLE 11
7ed3ce48 993#define __QLCNIC_MBX_POLL_ENABLE 12
4690a7e4 994#define __QLCNIC_DIAG_MODE 13
78ea2d97 995#define __QLCNIC_MAINTENANCE_MODE 16
af19b491 996
7eb9855d 997#define QLCNIC_INTERRUPT_TEST 1
cdaff185 998#define QLCNIC_LOOPBACK_TEST 2
c75822a3 999#define QLCNIC_LED_TEST 3
7eb9855d 1000
b5e5492c 1001#define QLCNIC_FILTER_AGE 80
e5edb7b1 1002#define QLCNIC_READD_AGE 20
b5e5492c 1003#define QLCNIC_LB_MAX_FILTERS 64
7f966452 1004#define QLCNIC_LB_BUCKET_SIZE 32
629263ac 1005#define QLCNIC_ILB_MAX_RCV_LOOP 10
fef0c060 1006
b5e5492c
AKS
1007struct qlcnic_filter {
1008 struct hlist_node fnode;
1009 u8 faddr[ETH_ALEN];
f80bc8fe 1010 u16 vlan_id;
b5e5492c
AKS
1011 unsigned long ftime;
1012};
1013
1014struct qlcnic_filter_hash {
1015 struct hlist_head *fhead;
1016 u8 fnum;
7f966452
SC
1017 u16 fmax;
1018 u16 fbucket_size;
b5e5492c
AKS
1019};
1020
e5c4e6c6
MC
1021/* Mailbox specific data structures */
1022struct qlcnic_mailbox {
1023 struct workqueue_struct *work_q;
1024 struct qlcnic_adapter *adapter;
1025 struct qlcnic_mbx_ops *ops;
1026 struct work_struct work;
1027 struct completion completion;
1028 struct list_head cmd_q;
1029 unsigned long status;
1030 spinlock_t queue_lock; /* Mailbox queue lock */
1031 spinlock_t aen_lock; /* Mailbox response/AEN lock */
1032 atomic_t rsp_status;
1033 u32 num_cmds;
1034};
1035
af19b491 1036struct qlcnic_adapter {
b1fc6d3c
AC
1037 struct qlcnic_hardware_context *ahw;
1038 struct qlcnic_recv_context *recv_ctx;
1039 struct qlcnic_host_tx_ring *tx_ring;
af19b491
AKS
1040 struct net_device *netdev;
1041 struct pci_dev *pdev;
af19b491 1042
b1fc6d3c
AC
1043 unsigned long state;
1044 u32 flags;
af19b491
AKS
1045
1046 u16 num_txd;
1047 u16 num_rxd;
1048 u16 num_jumbo_rxd;
90d19005
SC
1049 u16 max_rxd;
1050 u16 max_jumbo_rxd;
af19b491
AKS
1051
1052 u8 max_rds_rings;
34e8c406
HM
1053
1054 u8 max_sds_rings; /* max sds rings supported by adapter */
1055 u8 max_tx_rings; /* max tx rings supported by adapter */
1056
1057 u8 drv_tx_rings; /* max tx rings supported by driver */
1058 u8 drv_sds_rings; /* max sds rings supported by driver */
1059
7f966452 1060 u8 rx_csum;
af19b491 1061 u8 portnum;
af19b491 1062
af19b491
AKS
1063 u8 fw_wait_cnt;
1064 u8 fw_fail_cnt;
1065 u8 tx_timeo_cnt;
1066 u8 need_fw_reset;
f036e4f4 1067 u8 reset_ctx_cnt;
af19b491 1068
af19b491 1069 u16 is_up;
91b7282b
RB
1070 u16 rx_pvid;
1071 u16 tx_pvid;
2e9d722d 1072
af19b491 1073 u32 irq;
4e70812b 1074 u32 heartbeat;
af19b491
AKS
1075
1076 u8 dev_state;
aa5e18c0
SC
1077 u8 reset_ack_timeo;
1078 u8 dev_init_timeo;
af19b491
AKS
1079
1080 u8 mac_addr[ETH_ALEN];
1081
6df900e9 1082 u64 dev_rst_time;
fe1adc6b
JK
1083 bool drv_mac_learn;
1084 bool fdb_mac_learn;
72ebe349 1085 bool rx_mac_learn;
b9796a14 1086 unsigned long vlans[BITS_TO_LONGS(VLAN_N_VID)];
d865ebb4 1087 u8 flash_mfg_id;
346fe763 1088 struct qlcnic_npar_info *npars;
2e9d722d
AC
1089 struct qlcnic_eswitch *eswitch;
1090 struct qlcnic_nic_template *nic_ops;
1091
af19b491 1092 struct qlcnic_adapter_stats stats;
b1fc6d3c 1093 struct list_head mac_list;
af19b491
AKS
1094
1095 void __iomem *tgt_mask_reg;
1096 void __iomem *tgt_status_reg;
1097 void __iomem *crb_int_state_reg;
1098 void __iomem *isr_int_vec;
1099
f94bc1e7 1100 struct msix_entry *msix_entries;
7f966452 1101 struct workqueue_struct *qlcnic_wq;
af19b491 1102 struct delayed_work fw_work;
7f966452 1103 struct delayed_work idc_aen_work;
7ed3ce48 1104 struct delayed_work mbx_poll_work;
14d385b9 1105 struct qlcnic_dcb *dcb;
af19b491 1106
b5e5492c 1107 struct qlcnic_filter_hash fhash;
53643a75 1108 struct qlcnic_filter_hash rx_fhash;
e8b508ef 1109 struct list_head vf_mc_list;
b5e5492c 1110
b1fc6d3c 1111 spinlock_t mac_learn_lock;
53643a75
SS
1112 /* spinlock for catching rcv filters for eswitch traffic */
1113 spinlock_t rx_mac_learn_lock;
63507592 1114 u32 file_prd_off; /*File fw product offset*/
af19b491 1115 u32 fw_version;
147a9088 1116 u32 offload_flags;
af19b491
AKS
1117 const struct firmware *fw;
1118};
1119
63507592 1120struct qlcnic_info_le {
2e9d722d 1121 __le16 pci_func;
63507592 1122 __le16 op_mode; /* 1 = Priv, 2 = NP, 3 = NP passthru */
2e9d722d 1123 __le16 phys_port;
63507592 1124 __le16 switch_mode; /* 0 = disabled, 1 = int, 2 = ext */
2e9d722d
AC
1125
1126 __le32 capabilities;
1127 u8 max_mac_filters;
1128 u8 reserved1;
1129 __le16 max_mtu;
1130
1131 __le16 max_tx_ques;
1132 __le16 max_rx_ques;
1133 __le16 min_tx_bw;
1134 __le16 max_tx_bw;
7f966452
SC
1135 __le32 op_type;
1136 __le16 max_bw_reg_offset;
1137 __le16 max_linkspeed_reg_offset;
1138 __le32 capability1;
1139 __le32 capability2;
1140 __le32 capability3;
1141 __le16 max_tx_mac_filters;
1142 __le16 max_rx_mcast_mac_filters;
1143 __le16 max_rx_ucast_mac_filters;
1144 __le16 max_rx_ip_addr;
1145 __le16 max_rx_lro_flow;
1146 __le16 max_rx_status_rings;
1147 __le16 max_rx_buf_rings;
1148 __le16 max_tx_vlan_keys;
1149 u8 total_pf;
1150 u8 total_rss_engines;
1151 __le16 max_vports;
02feda17
RB
1152 __le16 linkstate_reg_offset;
1153 __le16 bit_offsets;
1154 __le16 max_local_ipv6_addrs;
1155 __le16 max_remote_ipv6_addrs;
1156 u8 reserved2[56];
b1fc6d3c 1157} __packed;
2e9d722d 1158
63507592
SS
1159struct qlcnic_info {
1160 u16 pci_func;
1161 u16 op_mode;
1162 u16 phys_port;
1163 u16 switch_mode;
1164 u32 capabilities;
1165 u8 max_mac_filters;
63507592
SS
1166 u16 max_mtu;
1167 u16 max_tx_ques;
1168 u16 max_rx_ques;
1169 u16 min_tx_bw;
1170 u16 max_tx_bw;
7f966452
SC
1171 u32 op_type;
1172 u16 max_bw_reg_offset;
1173 u16 max_linkspeed_reg_offset;
1174 u32 capability1;
1175 u32 capability2;
1176 u32 capability3;
1177 u16 max_tx_mac_filters;
1178 u16 max_rx_mcast_mac_filters;
1179 u16 max_rx_ucast_mac_filters;
1180 u16 max_rx_ip_addr;
1181 u16 max_rx_lro_flow;
1182 u16 max_rx_status_rings;
1183 u16 max_rx_buf_rings;
1184 u16 max_tx_vlan_keys;
1185 u8 total_pf;
1186 u8 total_rss_engines;
1187 u16 max_vports;
02feda17
RB
1188 u16 linkstate_reg_offset;
1189 u16 bit_offsets;
1190 u16 max_local_ipv6_addrs;
1191 u16 max_remote_ipv6_addrs;
63507592 1192};
2e9d722d 1193
63507592
SS
1194struct qlcnic_pci_info_le {
1195 __le16 id; /* pci function id */
1196 __le16 active; /* 1 = Enabled */
1197 __le16 type; /* 1 = NIC, 2 = FCoE, 3 = iSCSI */
1198 __le16 default_port; /* default port number */
1199
1200 __le16 tx_min_bw; /* Multiple of 100mbpc */
2e9d722d
AC
1201 __le16 tx_max_bw;
1202 __le16 reserved1[2];
1203
1204 u8 mac[ETH_ALEN];
7f966452
SC
1205 __le16 func_count;
1206 u8 reserved2[104];
1207
b1fc6d3c 1208} __packed;
2e9d722d 1209
63507592
SS
1210struct qlcnic_pci_info {
1211 u16 id;
1212 u16 active;
1213 u16 type;
1214 u16 default_port;
1215 u16 tx_min_bw;
1216 u16 tx_max_bw;
1217 u8 mac[ETH_ALEN];
7f966452 1218 u16 func_count;
63507592
SS
1219};
1220
346fe763 1221struct qlcnic_npar_info {
35dafcb0 1222 bool eswitch_status;
4e8acb01 1223 u16 pvid;
cea8975e
AC
1224 u16 min_bw;
1225 u16 max_bw;
346fe763
RB
1226 u8 phy_port;
1227 u8 type;
1228 u8 active;
1229 u8 enable_pm;
1230 u8 dest_npar;
346fe763 1231 u8 discard_tagged;
7373373d 1232 u8 mac_override;
4e8acb01
RB
1233 u8 mac_anti_spoof;
1234 u8 promisc_mode;
1235 u8 offload_flags;
bff57d8e 1236 u8 pci_func;
9e630955 1237 u8 mac[ETH_ALEN];
346fe763 1238};
4e8acb01 1239
2e9d722d
AC
1240struct qlcnic_eswitch {
1241 u8 port;
1242 u8 active_vports;
1243 u8 active_vlans;
1244 u8 active_ucast_filters;
1245 u8 max_ucast_filters;
1246 u8 max_active_vlans;
1247
1248 u32 flags;
1249#define QLCNIC_SWITCH_ENABLE BIT_1
1250#define QLCNIC_SWITCH_VLAN_FILTERING BIT_2
1251#define QLCNIC_SWITCH_PROMISC_MODE BIT_3
1252#define QLCNIC_SWITCH_PORT_MIRRORING BIT_4
1253};
1254
346fe763
RB
1255
1256/* Return codes for Error handling */
1257#define QL_STATUS_INVALID_PARAM -1
1258
2abea2f0 1259#define MAX_BW 100 /* % of link speed */
346fe763
RB
1260#define MAX_VLAN_ID 4095
1261#define MIN_VLAN_ID 2
346fe763
RB
1262#define DEFAULT_MAC_LEARN 1
1263
0184bbba 1264#define IS_VALID_VLAN(vlan) (vlan >= MIN_VLAN_ID && vlan < MAX_VLAN_ID)
2abea2f0 1265#define IS_VALID_BW(bw) (bw <= MAX_BW)
346fe763
RB
1266
1267struct qlcnic_pci_func_cfg {
1268 u16 func_type;
1269 u16 min_bw;
1270 u16 max_bw;
1271 u16 port_num;
1272 u8 pci_func;
1273 u8 func_state;
f3c0773f 1274 u8 def_mac_addr[ETH_ALEN];
346fe763
RB
1275};
1276
1277struct qlcnic_npar_func_cfg {
1278 u32 fw_capab;
1279 u16 port_num;
1280 u16 min_bw;
1281 u16 max_bw;
1282 u16 max_tx_queues;
1283 u16 max_rx_queues;
1284 u8 pci_func;
1285 u8 op_mode;
1286};
1287
1288struct qlcnic_pm_func_cfg {
1289 u8 pci_func;
1290 u8 action;
1291 u8 dest_npar;
1292 u8 reserved[5];
1293};
1294
1295struct qlcnic_esw_func_cfg {
1296 u16 vlan_id;
4e8acb01
RB
1297 u8 op_mode;
1298 u8 op_type;
346fe763
RB
1299 u8 pci_func;
1300 u8 host_vlan_tag;
1301 u8 promisc_mode;
1302 u8 discard_tagged;
7373373d 1303 u8 mac_override;
4e8acb01
RB
1304 u8 mac_anti_spoof;
1305 u8 offload_flags;
1306 u8 reserved[5];
346fe763
RB
1307};
1308
b6021212
AKS
1309#define QLCNIC_STATS_VERSION 1
1310#define QLCNIC_STATS_PORT 1
1311#define QLCNIC_STATS_ESWITCH 2
1312#define QLCNIC_QUERY_RX_COUNTER 0
1313#define QLCNIC_QUERY_TX_COUNTER 1
54a8997c
JK
1314#define QLCNIC_STATS_NOT_AVAIL 0xffffffffffffffffULL
1315#define QLCNIC_FILL_STATS(VAL1) \
1316 (((VAL1) == QLCNIC_STATS_NOT_AVAIL) ? 0 : VAL1)
1317#define QLCNIC_MAC_STATS 1
1318#define QLCNIC_ESW_STATS 2
ef182805
AKS
1319
1320#define QLCNIC_ADD_ESW_STATS(VAL1, VAL2)\
1321do { \
54a8997c
JK
1322 if (((VAL1) == QLCNIC_STATS_NOT_AVAIL) && \
1323 ((VAL2) != QLCNIC_STATS_NOT_AVAIL)) \
ef182805 1324 (VAL1) = (VAL2); \
54a8997c
JK
1325 else if (((VAL1) != QLCNIC_STATS_NOT_AVAIL) && \
1326 ((VAL2) != QLCNIC_STATS_NOT_AVAIL)) \
ef182805
AKS
1327 (VAL1) += (VAL2); \
1328} while (0)
1329
63507592 1330struct qlcnic_mac_statistics_le {
54a8997c
JK
1331 __le64 mac_tx_frames;
1332 __le64 mac_tx_bytes;
1333 __le64 mac_tx_mcast_pkts;
1334 __le64 mac_tx_bcast_pkts;
1335 __le64 mac_tx_pause_cnt;
1336 __le64 mac_tx_ctrl_pkt;
1337 __le64 mac_tx_lt_64b_pkts;
1338 __le64 mac_tx_lt_127b_pkts;
1339 __le64 mac_tx_lt_255b_pkts;
1340 __le64 mac_tx_lt_511b_pkts;
1341 __le64 mac_tx_lt_1023b_pkts;
1342 __le64 mac_tx_lt_1518b_pkts;
1343 __le64 mac_tx_gt_1518b_pkts;
1344 __le64 rsvd1[3];
1345
1346 __le64 mac_rx_frames;
1347 __le64 mac_rx_bytes;
1348 __le64 mac_rx_mcast_pkts;
1349 __le64 mac_rx_bcast_pkts;
1350 __le64 mac_rx_pause_cnt;
1351 __le64 mac_rx_ctrl_pkt;
1352 __le64 mac_rx_lt_64b_pkts;
1353 __le64 mac_rx_lt_127b_pkts;
1354 __le64 mac_rx_lt_255b_pkts;
1355 __le64 mac_rx_lt_511b_pkts;
1356 __le64 mac_rx_lt_1023b_pkts;
1357 __le64 mac_rx_lt_1518b_pkts;
1358 __le64 mac_rx_gt_1518b_pkts;
1359 __le64 rsvd2[3];
1360
1361 __le64 mac_rx_length_error;
1362 __le64 mac_rx_length_small;
1363 __le64 mac_rx_length_large;
1364 __le64 mac_rx_jabber;
1365 __le64 mac_rx_dropped;
1366 __le64 mac_rx_crc_error;
1367 __le64 mac_align_error;
1368} __packed;
1369
63507592
SS
1370struct qlcnic_mac_statistics {
1371 u64 mac_tx_frames;
1372 u64 mac_tx_bytes;
1373 u64 mac_tx_mcast_pkts;
1374 u64 mac_tx_bcast_pkts;
1375 u64 mac_tx_pause_cnt;
1376 u64 mac_tx_ctrl_pkt;
1377 u64 mac_tx_lt_64b_pkts;
1378 u64 mac_tx_lt_127b_pkts;
1379 u64 mac_tx_lt_255b_pkts;
1380 u64 mac_tx_lt_511b_pkts;
1381 u64 mac_tx_lt_1023b_pkts;
1382 u64 mac_tx_lt_1518b_pkts;
1383 u64 mac_tx_gt_1518b_pkts;
1384 u64 rsvd1[3];
1385 u64 mac_rx_frames;
1386 u64 mac_rx_bytes;
1387 u64 mac_rx_mcast_pkts;
1388 u64 mac_rx_bcast_pkts;
1389 u64 mac_rx_pause_cnt;
1390 u64 mac_rx_ctrl_pkt;
1391 u64 mac_rx_lt_64b_pkts;
1392 u64 mac_rx_lt_127b_pkts;
1393 u64 mac_rx_lt_255b_pkts;
1394 u64 mac_rx_lt_511b_pkts;
1395 u64 mac_rx_lt_1023b_pkts;
1396 u64 mac_rx_lt_1518b_pkts;
1397 u64 mac_rx_gt_1518b_pkts;
1398 u64 rsvd2[3];
1399 u64 mac_rx_length_error;
1400 u64 mac_rx_length_small;
1401 u64 mac_rx_length_large;
1402 u64 mac_rx_jabber;
1403 u64 mac_rx_dropped;
1404 u64 mac_rx_crc_error;
1405 u64 mac_align_error;
1406};
1407
1408struct qlcnic_esw_stats_le {
b6021212
AKS
1409 __le16 context_id;
1410 __le16 version;
1411 __le16 size;
1412 __le16 unused;
1413 __le64 unicast_frames;
1414 __le64 multicast_frames;
1415 __le64 broadcast_frames;
1416 __le64 dropped_frames;
1417 __le64 errors;
1418 __le64 local_frames;
1419 __le64 numbytes;
1420 __le64 rsvd[3];
b1fc6d3c 1421} __packed;
b6021212 1422
63507592
SS
1423struct __qlcnic_esw_statistics {
1424 u16 context_id;
1425 u16 version;
1426 u16 size;
1427 u16 unused;
1428 u64 unicast_frames;
1429 u64 multicast_frames;
1430 u64 broadcast_frames;
1431 u64 dropped_frames;
1432 u64 errors;
1433 u64 local_frames;
1434 u64 numbytes;
1435 u64 rsvd[3];
1436};
1437
b6021212
AKS
1438struct qlcnic_esw_statistics {
1439 struct __qlcnic_esw_statistics rx;
1440 struct __qlcnic_esw_statistics tx;
1441};
1442
18f2f616 1443#define QLCNIC_FORCE_FW_DUMP_KEY 0xdeadfeed
9d6a6440
AC
1444#define QLCNIC_ENABLE_FW_DUMP 0xaddfeed
1445#define QLCNIC_DISABLE_FW_DUMP 0xbadfeed
3d46512c 1446#define QLCNIC_FORCE_FW_RESET 0xdeaddead
b43e5ee7
SC
1447#define QLCNIC_SET_QUIESCENT 0xadd00010
1448#define QLCNIC_RESET_QUIESCENT 0xadd00020
18f2f616 1449
7777de9a 1450struct _cdrp_cmd {
7e2cf4fe
SC
1451 u32 num;
1452 u32 *arg;
7777de9a
AC
1453};
1454
1455struct qlcnic_cmd_args {
e5c4e6c6
MC
1456 struct completion completion;
1457 struct list_head list;
1458 struct _cdrp_cmd req;
1459 struct _cdrp_cmd rsp;
1460 atomic_t rsp_status;
1461 int pay_size;
1462 u32 rsp_opcode;
1463 u32 total_cmds;
1464 u32 op_type;
1465 u32 type;
1466 u32 cmd_op;
1467 u32 *hdr; /* Back channel message header */
1468 u32 *pay; /* Back channel message payload */
1469 u8 func_num;
7777de9a
AC
1470};
1471
18f2f616 1472int qlcnic_fw_cmd_get_minidump_temp(struct qlcnic_adapter *adapter);
7e610caa 1473int qlcnic_fw_cmd_set_port(struct qlcnic_adapter *adapter, u32 config);
af19b491
AKS
1474int qlcnic_pci_mem_write_2M(struct qlcnic_adapter *, u64 off, u64 data);
1475int qlcnic_pci_mem_read_2M(struct qlcnic_adapter *, u64 off, u64 *data);
897e8c7c
DP
1476
1477#define ADDR_IN_RANGE(addr, low, high) \
1478 (((addr) < (high)) && ((addr) >= (low)))
af19b491 1479
4bd8e738
HM
1480#define QLCRD32(adapter, off, err) \
1481 (adapter->ahw->hw_ops->read_reg)(adapter, off, err)
7e2cf4fe 1482
af19b491 1483#define QLCWR32(adapter, off, val) \
7e2cf4fe 1484 adapter->ahw->hw_ops->write_reg(adapter, off, val)
af19b491
AKS
1485
1486int qlcnic_pcie_sem_lock(struct qlcnic_adapter *, int, u32);
1487void qlcnic_pcie_sem_unlock(struct qlcnic_adapter *, int);
1488
1489#define qlcnic_rom_lock(a) \
1490 qlcnic_pcie_sem_lock((a), 2, QLCNIC_ROM_LOCK_ID)
1491#define qlcnic_rom_unlock(a) \
1492 qlcnic_pcie_sem_unlock((a), 2)
1493#define qlcnic_phy_lock(a) \
1494 qlcnic_pcie_sem_lock((a), 3, QLCNIC_PHY_LOCK_ID)
1495#define qlcnic_phy_unlock(a) \
1496 qlcnic_pcie_sem_unlock((a), 3)
af19b491
AKS
1497#define qlcnic_sw_lock(a) \
1498 qlcnic_pcie_sem_lock((a), 6, 0)
1499#define qlcnic_sw_unlock(a) \
1500 qlcnic_pcie_sem_unlock((a), 6)
1501#define crb_win_lock(a) \
1502 qlcnic_pcie_sem_lock((a), 7, QLCNIC_CRB_WIN_LOCK_ID)
1503#define crb_win_unlock(a) \
1504 qlcnic_pcie_sem_unlock((a), 7)
1505
728a98b8
SC
1506#define __QLCNIC_MAX_LED_RATE 0xf
1507#define __QLCNIC_MAX_LED_STATE 0x2
1508
58634e74
SC
1509#define MAX_CTL_CHECK 1000
1510
b5e5492c
AKS
1511void qlcnic_prune_lb_filters(struct qlcnic_adapter *adapter);
1512void qlcnic_delete_lb_filters(struct qlcnic_adapter *adapter);
18f2f616 1513int qlcnic_dump_fw(struct qlcnic_adapter *);
890b6e02
SS
1514int qlcnic_enable_fw_dump_state(struct qlcnic_adapter *);
1515bool qlcnic_check_fw_dump_state(struct qlcnic_adapter *);
af19b491
AKS
1516
1517/* Functions from qlcnic_init.c */
13159183 1518void qlcnic_schedule_work(struct qlcnic_adapter *, work_func_t, int);
af19b491
AKS
1519int qlcnic_load_firmware(struct qlcnic_adapter *adapter);
1520int qlcnic_need_fw_reset(struct qlcnic_adapter *adapter);
1521void qlcnic_request_firmware(struct qlcnic_adapter *adapter);
1522void qlcnic_release_firmware(struct qlcnic_adapter *adapter);
1523int qlcnic_pinit_from_rom(struct qlcnic_adapter *adapter);
b3a24649 1524int qlcnic_setup_idc_param(struct qlcnic_adapter *adapter);
8f891387 1525int qlcnic_check_flash_fw_ver(struct qlcnic_adapter *adapter);
af19b491 1526
18f2f616 1527int qlcnic_rom_fast_read(struct qlcnic_adapter *adapter, u32 addr, u32 *valp);
af19b491
AKS
1528int qlcnic_rom_fast_read_words(struct qlcnic_adapter *adapter, int addr,
1529 u8 *bytes, size_t size);
1530int qlcnic_alloc_sw_resources(struct qlcnic_adapter *adapter);
1531void qlcnic_free_sw_resources(struct qlcnic_adapter *adapter);
1532
15087c2b 1533void __iomem *qlcnic_get_ioaddr(struct qlcnic_hardware_context *, u32);
af19b491
AKS
1534
1535int qlcnic_alloc_hw_resources(struct qlcnic_adapter *adapter);
1536void qlcnic_free_hw_resources(struct qlcnic_adapter *adapter);
1537
8a15ad1f
AKS
1538int qlcnic_fw_create_ctx(struct qlcnic_adapter *adapter);
1539void qlcnic_fw_destroy_ctx(struct qlcnic_adapter *adapter);
1540
1541void qlcnic_reset_rx_buffers_list(struct qlcnic_adapter *adapter);
af19b491 1542void qlcnic_release_rx_buffers(struct qlcnic_adapter *adapter);
012ec812
HM
1543void qlcnic_release_tx_buffers(struct qlcnic_adapter *,
1544 struct qlcnic_host_tx_ring *);
af19b491 1545
d4066833 1546int qlcnic_check_fw_status(struct qlcnic_adapter *adapter);
af19b491 1547void qlcnic_watchdog_task(struct work_struct *work);
b1fc6d3c 1548void qlcnic_post_rx_buffers(struct qlcnic_adapter *adapter,
4be41e92 1549 struct qlcnic_host_rds_ring *rds_ring, u8 ring_id);
af19b491 1550void qlcnic_set_multi(struct net_device *netdev);
91b7282b 1551int qlcnic_nic_add_mac(struct qlcnic_adapter *, const u8 *, u16);
fe1adc6b 1552int qlcnic_nic_del_mac(struct qlcnic_adapter *, const u8 *);
91b7282b 1553void qlcnic_82xx_free_mac_list(struct qlcnic_adapter *adapter);
07a251c8 1554int qlcnic_82xx_read_phys_port_id(struct qlcnic_adapter *);
af19b491
AKS
1555
1556int qlcnic_fw_cmd_set_mtu(struct qlcnic_adapter *adapter, int mtu);
8af3f33d 1557int qlcnic_fw_cmd_set_drv_version(struct qlcnic_adapter *, u32);
af19b491 1558int qlcnic_change_mtu(struct net_device *netdev, int new_mtu);
c8f44aff
MM
1559netdev_features_t qlcnic_fix_features(struct net_device *netdev,
1560 netdev_features_t features);
1561int qlcnic_set_features(struct net_device *netdev, netdev_features_t features);
2e9d722d 1562int qlcnic_config_bridged_mode(struct qlcnic_adapter *adapter, u32 enable);
5ad6ff9d 1563void qlcnic_update_cmd_producer(struct qlcnic_host_tx_ring *);
22c8c934
SC
1564
1565/* Functions from qlcnic_ethtool.c */
ba4468db
JK
1566int qlcnic_check_loopback_buff(unsigned char *, u8 []);
1567int qlcnic_do_lb_test(struct qlcnic_adapter *, u8);
af19b491
AKS
1568
1569/* Functions from qlcnic_main.c */
1570int qlcnic_reset_context(struct qlcnic_adapter *);
34e8c406
HM
1571void qlcnic_diag_free_res(struct net_device *netdev, int);
1572int qlcnic_diag_alloc_res(struct net_device *netdev, int);
1573netdev_tx_t qlcnic_xmit_frame(struct sk_buff *, struct net_device *);
1574void qlcnic_set_tx_ring_count(struct qlcnic_adapter *, u8);
1575void qlcnic_set_sds_ring_count(struct qlcnic_adapter *, u8);
1576int qlcnic_setup_rings(struct qlcnic_adapter *, u8, u8);
1577int qlcnic_validate_rings(struct qlcnic_adapter *, __u32, int);
e5dcf6dc 1578void qlcnic_alloc_lb_filters_mem(struct qlcnic_adapter *adapter);
7f966452 1579int qlcnic_enable_msix(struct qlcnic_adapter *, u32);
8af3f33d 1580void qlcnic_set_drv_version(struct qlcnic_adapter *);
af19b491 1581
2e9d722d 1582/* eSwitch management functions */
4e8acb01
RB
1583int qlcnic_config_switch_port(struct qlcnic_adapter *,
1584 struct qlcnic_esw_func_cfg *);
629263ac 1585
4e8acb01
RB
1586int qlcnic_get_eswitch_port_config(struct qlcnic_adapter *,
1587 struct qlcnic_esw_func_cfg *);
2e9d722d 1588int qlcnic_config_port_mirroring(struct qlcnic_adapter *, u8, u8, u8);
b6021212
AKS
1589int qlcnic_get_port_stats(struct qlcnic_adapter *, const u8, const u8,
1590 struct __qlcnic_esw_statistics *);
1591int qlcnic_get_eswitch_stats(struct qlcnic_adapter *, const u8, u8,
1592 struct __qlcnic_esw_statistics *);
1593int qlcnic_clear_esw_stats(struct qlcnic_adapter *adapter, u8, u8, u8);
54a8997c 1594int qlcnic_get_mac_stats(struct qlcnic_adapter *, struct qlcnic_mac_statistics *);
2e9d722d 1595
7e2cf4fe 1596void qlcnic_free_mbx_args(struct qlcnic_cmd_args *cmd);
7e2cf4fe 1597
c70001a9
SC
1598int qlcnic_alloc_sds_rings(struct qlcnic_recv_context *, int);
1599void qlcnic_free_sds_rings(struct qlcnic_recv_context *);
7f966452 1600void qlcnic_advert_link_change(struct qlcnic_adapter *, int);
c70001a9
SC
1601void qlcnic_free_tx_rings(struct qlcnic_adapter *);
1602int qlcnic_alloc_tx_rings(struct qlcnic_adapter *, struct net_device *);
012ec812 1603void qlcnic_dump_mbx(struct qlcnic_adapter *, struct qlcnic_cmd_args *);
c70001a9 1604
ec079a07
SC
1605void qlcnic_create_sysfs_entries(struct qlcnic_adapter *adapter);
1606void qlcnic_remove_sysfs_entries(struct qlcnic_adapter *adapter);
7e2cf4fe
SC
1607void qlcnic_82xx_add_sysfs(struct qlcnic_adapter *adapter);
1608void qlcnic_82xx_remove_sysfs(struct qlcnic_adapter *adapter);
1609
ec079a07
SC
1610int qlcnicvf_config_bridged_mode(struct qlcnic_adapter *, u32);
1611int qlcnicvf_config_led(struct qlcnic_adapter *, u32, u32);
1612void qlcnic_set_vlan_config(struct qlcnic_adapter *,
1613 struct qlcnic_esw_func_cfg *);
1614void qlcnic_set_eswitch_port_features(struct qlcnic_adapter *,
1615 struct qlcnic_esw_func_cfg *);
629263ac
SC
1616
1617void qlcnic_down(struct qlcnic_adapter *, struct net_device *);
1618int qlcnic_up(struct qlcnic_adapter *, struct net_device *);
319ecf12
SC
1619void __qlcnic_down(struct qlcnic_adapter *, struct net_device *);
1620void qlcnic_detach(struct qlcnic_adapter *);
1621void qlcnic_teardown_intr(struct qlcnic_adapter *);
1622int qlcnic_attach(struct qlcnic_adapter *);
1623int __qlcnic_up(struct qlcnic_adapter *, struct net_device *);
1624void qlcnic_restore_indev_addr(struct net_device *, unsigned long);
1625
629263ac 1626int qlcnic_check_temp(struct qlcnic_adapter *);
d71170fb
SC
1627int qlcnic_init_pci_info(struct qlcnic_adapter *);
1628int qlcnic_set_default_offload_settings(struct qlcnic_adapter *);
1629int qlcnic_reset_npar_config(struct qlcnic_adapter *);
1630int qlcnic_set_eswitch_port_config(struct qlcnic_adapter *);
02feda17 1631int qlcnic_83xx_configure_opmode(struct qlcnic_adapter *adapter);
f8468331
RB
1632int qlcnic_read_mac_addr(struct qlcnic_adapter *);
1633int qlcnic_setup_netdev(struct qlcnic_adapter *, struct net_device *, int);
147a9088
SS
1634void qlcnic_set_netdev_features(struct qlcnic_adapter *,
1635 struct qlcnic_esw_func_cfg *);
e8b508ef 1636void qlcnic_sriov_vf_schedule_multi(struct net_device *);
2f514c52
JK
1637int qlcnic_is_valid_nic_func(struct qlcnic_adapter *, u8);
1638int qlcnic_get_pci_func_type(struct qlcnic_adapter *, u16, u16 *, u16 *,
1639 u16 *);
f8468331 1640
af19b491
AKS
1641/*
1642 * QLOGIC Board information
1643 */
1644
02420be6 1645#define QLCNIC_MAX_BOARD_NAME_LEN 100
22999798 1646struct qlcnic_board_info {
af19b491
AKS
1647 unsigned short vendor;
1648 unsigned short device;
1649 unsigned short sub_vendor;
1650 unsigned short sub_device;
1651 char short_name[QLCNIC_MAX_BOARD_NAME_LEN];
1652};
1653
af19b491
AKS
1654static inline u32 qlcnic_tx_avail(struct qlcnic_host_tx_ring *tx_ring)
1655{
036d61f0 1656 if (likely(tx_ring->producer < tx_ring->sw_consumer))
af19b491
AKS
1657 return tx_ring->sw_consumer - tx_ring->producer;
1658 else
1659 return tx_ring->sw_consumer + tx_ring->num_desc -
1660 tx_ring->producer;
1661}
1662
012ec812
HM
1663static inline int qlcnic_set_real_num_queues(struct qlcnic_adapter *adapter,
1664 struct net_device *netdev)
1665{
34e8c406 1666 int err;
012ec812 1667
34e8c406
HM
1668 netdev->num_tx_queues = adapter->drv_tx_rings;
1669 netdev->real_num_tx_queues = adapter->drv_tx_rings;
012ec812 1670
34e8c406 1671 err = netif_set_real_num_tx_queues(netdev, adapter->drv_tx_rings);
012ec812
HM
1672 if (err)
1673 dev_err(&adapter->pdev->dev, "failed to set %d Tx queues\n",
34e8c406 1674 adapter->drv_tx_rings);
012ec812 1675 else
34e8c406
HM
1676 dev_info(&adapter->pdev->dev, "Set %d Tx queues\n",
1677 adapter->drv_tx_rings);
012ec812
HM
1678
1679 return err;
1680}
1681
7e2cf4fe
SC
1682struct qlcnic_nic_template {
1683 int (*config_bridged_mode) (struct qlcnic_adapter *, u32);
1684 int (*config_led) (struct qlcnic_adapter *, u32, u32);
1685 int (*start_firmware) (struct qlcnic_adapter *);
1686 int (*init_driver) (struct qlcnic_adapter *);
1687 void (*request_reset) (struct qlcnic_adapter *, u32);
1688 void (*cancel_idc_work) (struct qlcnic_adapter *);
1689 int (*napi_add)(struct qlcnic_adapter *, struct net_device *);
4be41e92 1690 void (*napi_del)(struct qlcnic_adapter *);
7e2cf4fe
SC
1691 void (*config_ipaddr)(struct qlcnic_adapter *, __be32, int);
1692 irqreturn_t (*clear_legacy_intr)(struct qlcnic_adapter *);
486a5bc7
RB
1693 int (*shutdown)(struct pci_dev *);
1694 int (*resume)(struct qlcnic_adapter *);
7e2cf4fe
SC
1695};
1696
e5c4e6c6
MC
1697struct qlcnic_mbx_ops {
1698 int (*enqueue_cmd) (struct qlcnic_adapter *,
1699 struct qlcnic_cmd_args *, unsigned long *);
1700 void (*dequeue_cmd) (struct qlcnic_adapter *, struct qlcnic_cmd_args *);
1701 void (*decode_resp) (struct qlcnic_adapter *, struct qlcnic_cmd_args *);
1702 void (*encode_cmd) (struct qlcnic_adapter *, struct qlcnic_cmd_args *);
1703 void (*nofity_fw) (struct qlcnic_adapter *, u8);
1704};
1705
1706int qlcnic_83xx_init_mailbox_work(struct qlcnic_adapter *);
1707void qlcnic_83xx_detach_mailbox_work(struct qlcnic_adapter *);
1708void qlcnic_83xx_reinit_mbx_work(struct qlcnic_mailbox *mbx);
1709void qlcnic_83xx_free_mailbox(struct qlcnic_mailbox *mbx);
1ac6762a 1710void qlcnic_update_stats(struct qlcnic_adapter *);
e5c4e6c6 1711
7e2cf4fe
SC
1712/* Adapter hardware abstraction */
1713struct qlcnic_hardware_ops {
1714 void (*read_crb) (struct qlcnic_adapter *, char *, loff_t, size_t);
1715 void (*write_crb) (struct qlcnic_adapter *, char *, loff_t, size_t);
4bd8e738 1716 int (*read_reg) (struct qlcnic_adapter *, ulong, int *);
7e2cf4fe
SC
1717 int (*write_reg) (struct qlcnic_adapter *, ulong, u32);
1718 void (*get_ocm_win) (struct qlcnic_hardware_context *);
07a251c8 1719 int (*get_mac_address) (struct qlcnic_adapter *, u8 *, u8);
34e8c406 1720 int (*setup_intr) (struct qlcnic_adapter *);
7e2cf4fe
SC
1721 int (*alloc_mbx_args)(struct qlcnic_cmd_args *,
1722 struct qlcnic_adapter *, u32);
1723 int (*mbx_cmd) (struct qlcnic_adapter *, struct qlcnic_cmd_args *);
1724 void (*get_func_no) (struct qlcnic_adapter *);
1725 int (*api_lock) (struct qlcnic_adapter *);
1726 void (*api_unlock) (struct qlcnic_adapter *);
1727 void (*add_sysfs) (struct qlcnic_adapter *);
1728 void (*remove_sysfs) (struct qlcnic_adapter *);
1729 void (*process_lb_rcv_ring_diag) (struct qlcnic_host_sds_ring *);
1730 int (*create_rx_ctx) (struct qlcnic_adapter *);
1731 int (*create_tx_ctx) (struct qlcnic_adapter *,
1732 struct qlcnic_host_tx_ring *, int);
7cb03b23
RB
1733 void (*del_rx_ctx) (struct qlcnic_adapter *);
1734 void (*del_tx_ctx) (struct qlcnic_adapter *,
1735 struct qlcnic_host_tx_ring *);
7e2cf4fe
SC
1736 int (*setup_link_event) (struct qlcnic_adapter *, int);
1737 int (*get_nic_info) (struct qlcnic_adapter *, struct qlcnic_info *, u8);
1738 int (*get_pci_info) (struct qlcnic_adapter *, struct qlcnic_pci_info *);
1739 int (*set_nic_info) (struct qlcnic_adapter *, struct qlcnic_info *);
f80bc8fe 1740 int (*change_macvlan) (struct qlcnic_adapter *, u8*, u16, u8);
7e2cf4fe
SC
1741 void (*napi_enable) (struct qlcnic_adapter *);
1742 void (*napi_disable) (struct qlcnic_adapter *);
1743 void (*config_intr_coal) (struct qlcnic_adapter *);
1744 int (*config_rss) (struct qlcnic_adapter *, int);
1745 int (*config_hw_lro) (struct qlcnic_adapter *, int);
1746 int (*config_loopback) (struct qlcnic_adapter *, u8);
1747 int (*clear_loopback) (struct qlcnic_adapter *, u8);
1748 int (*config_promisc_mode) (struct qlcnic_adapter *, u32);
f80bc8fe 1749 void (*change_l2_filter) (struct qlcnic_adapter *, u64 *, u16);
7e2cf4fe 1750 int (*get_board_info) (struct qlcnic_adapter *);
52e493d0 1751 void (*set_mac_filter_count) (struct qlcnic_adapter *);
91b7282b 1752 void (*free_mac_list) (struct qlcnic_adapter *);
07a251c8 1753 int (*read_phys_port_id) (struct qlcnic_adapter *);
4460f2e8
PP
1754 pci_ers_result_t (*io_error_detected) (struct pci_dev *,
1755 pci_channel_state_t);
1756 pci_ers_result_t (*io_slot_reset) (struct pci_dev *);
1757 void (*io_resume) (struct pci_dev *);
a0431589 1758 void (*get_beacon_state)(struct qlcnic_adapter *);
7e2cf4fe
SC
1759};
1760
1761extern struct qlcnic_nic_template qlcnic_vf_ops;
1762
1763static inline int qlcnic_start_firmware(struct qlcnic_adapter *adapter)
1764{
1765 return adapter->nic_ops->start_firmware(adapter);
1766}
1767
1768static inline void qlcnic_read_crb(struct qlcnic_adapter *adapter, char *buf,
1769 loff_t offset, size_t size)
1770{
1771 adapter->ahw->hw_ops->read_crb(adapter, buf, offset, size);
1772}
1773
1774static inline void qlcnic_write_crb(struct qlcnic_adapter *adapter, char *buf,
1775 loff_t offset, size_t size)
1776{
1777 adapter->ahw->hw_ops->write_crb(adapter, buf, offset, size);
1778}
1779
7e2cf4fe
SC
1780static inline int qlcnic_hw_write_wx_2M(struct qlcnic_adapter *adapter,
1781 ulong off, u32 data)
1782{
1783 return adapter->ahw->hw_ops->write_reg(adapter, off, data);
1784}
1785
1786static inline int qlcnic_get_mac_address(struct qlcnic_adapter *adapter,
07a251c8 1787 u8 *mac, u8 function)
7e2cf4fe 1788{
07a251c8 1789 return adapter->ahw->hw_ops->get_mac_address(adapter, mac, function);
7e2cf4fe
SC
1790}
1791
34e8c406 1792static inline int qlcnic_setup_intr(struct qlcnic_adapter *adapter)
7e2cf4fe 1793{
34e8c406 1794 return adapter->ahw->hw_ops->setup_intr(adapter);
7e2cf4fe
SC
1795}
1796
1797static inline int qlcnic_alloc_mbx_args(struct qlcnic_cmd_args *mbx,
1798 struct qlcnic_adapter *adapter, u32 arg)
1799{
1800 return adapter->ahw->hw_ops->alloc_mbx_args(mbx, adapter, arg);
1801}
1802
1803static inline int qlcnic_issue_cmd(struct qlcnic_adapter *adapter,
1804 struct qlcnic_cmd_args *cmd)
1805{
f8468331
RB
1806 if (adapter->ahw->hw_ops->mbx_cmd)
1807 return adapter->ahw->hw_ops->mbx_cmd(adapter, cmd);
1808
1809 return -EIO;
7e2cf4fe
SC
1810}
1811
1812static inline void qlcnic_get_func_no(struct qlcnic_adapter *adapter)
1813{
1814 adapter->ahw->hw_ops->get_func_no(adapter);
1815}
1816
1817static inline int qlcnic_api_lock(struct qlcnic_adapter *adapter)
1818{
1819 return adapter->ahw->hw_ops->api_lock(adapter);
1820}
1821
1822static inline void qlcnic_api_unlock(struct qlcnic_adapter *adapter)
1823{
1824 adapter->ahw->hw_ops->api_unlock(adapter);
1825}
1826
1827static inline void qlcnic_add_sysfs(struct qlcnic_adapter *adapter)
1828{
f8468331
RB
1829 if (adapter->ahw->hw_ops->add_sysfs)
1830 adapter->ahw->hw_ops->add_sysfs(adapter);
7e2cf4fe
SC
1831}
1832
1833static inline void qlcnic_remove_sysfs(struct qlcnic_adapter *adapter)
1834{
f8468331
RB
1835 if (adapter->ahw->hw_ops->remove_sysfs)
1836 adapter->ahw->hw_ops->remove_sysfs(adapter);
7e2cf4fe
SC
1837}
1838
1839static inline void
1840qlcnic_process_rcv_ring_diag(struct qlcnic_host_sds_ring *sds_ring)
1841{
1842 sds_ring->adapter->ahw->hw_ops->process_lb_rcv_ring_diag(sds_ring);
1843}
1844
1845static inline int qlcnic_fw_cmd_create_rx_ctx(struct qlcnic_adapter *adapter)
1846{
1847 return adapter->ahw->hw_ops->create_rx_ctx(adapter);
1848}
1849
1850static inline int qlcnic_fw_cmd_create_tx_ctx(struct qlcnic_adapter *adapter,
1851 struct qlcnic_host_tx_ring *ptr,
1852 int ring)
1853{
1854 return adapter->ahw->hw_ops->create_tx_ctx(adapter, ptr, ring);
1855}
1856
7cb03b23
RB
1857static inline void qlcnic_fw_cmd_del_rx_ctx(struct qlcnic_adapter *adapter)
1858{
1859 return adapter->ahw->hw_ops->del_rx_ctx(adapter);
1860}
1861
1862static inline void qlcnic_fw_cmd_del_tx_ctx(struct qlcnic_adapter *adapter,
1863 struct qlcnic_host_tx_ring *ptr)
1864{
1865 return adapter->ahw->hw_ops->del_tx_ctx(adapter, ptr);
1866}
1867
7e2cf4fe
SC
1868static inline int qlcnic_linkevent_request(struct qlcnic_adapter *adapter,
1869 int enable)
1870{
1871 return adapter->ahw->hw_ops->setup_link_event(adapter, enable);
1872}
1873
1874static inline int qlcnic_get_nic_info(struct qlcnic_adapter *adapter,
1875 struct qlcnic_info *info, u8 id)
1876{
1877 return adapter->ahw->hw_ops->get_nic_info(adapter, info, id);
1878}
1879
1880static inline int qlcnic_get_pci_info(struct qlcnic_adapter *adapter,
1881 struct qlcnic_pci_info *info)
1882{
1883 return adapter->ahw->hw_ops->get_pci_info(adapter, info);
1884}
1885
1886static inline int qlcnic_set_nic_info(struct qlcnic_adapter *adapter,
1887 struct qlcnic_info *info)
1888{
1889 return adapter->ahw->hw_ops->set_nic_info(adapter, info);
1890}
1891
1892static inline int qlcnic_sre_macaddr_change(struct qlcnic_adapter *adapter,
f80bc8fe 1893 u8 *addr, u16 id, u8 cmd)
7e2cf4fe
SC
1894{
1895 return adapter->ahw->hw_ops->change_macvlan(adapter, addr, id, cmd);
1896}
1897
1898static inline int qlcnic_napi_add(struct qlcnic_adapter *adapter,
1899 struct net_device *netdev)
1900{
1901 return adapter->nic_ops->napi_add(adapter, netdev);
1902}
1903
4be41e92
SC
1904static inline void qlcnic_napi_del(struct qlcnic_adapter *adapter)
1905{
1906 adapter->nic_ops->napi_del(adapter);
1907}
1908
7e2cf4fe
SC
1909static inline void qlcnic_napi_enable(struct qlcnic_adapter *adapter)
1910{
1911 adapter->ahw->hw_ops->napi_enable(adapter);
1912}
1913
486a5bc7
RB
1914static inline int __qlcnic_shutdown(struct pci_dev *pdev)
1915{
1916 struct qlcnic_adapter *adapter = pci_get_drvdata(pdev);
1917
1918 return adapter->nic_ops->shutdown(pdev);
1919}
1920
1921static inline int __qlcnic_resume(struct qlcnic_adapter *adapter)
1922{
1923 return adapter->nic_ops->resume(adapter);
1924}
1925
7e2cf4fe
SC
1926static inline void qlcnic_napi_disable(struct qlcnic_adapter *adapter)
1927{
1928 adapter->ahw->hw_ops->napi_disable(adapter);
1929}
1930
1931static inline void qlcnic_config_intr_coalesce(struct qlcnic_adapter *adapter)
1932{
1933 adapter->ahw->hw_ops->config_intr_coal(adapter);
1934}
1935
1936static inline int qlcnic_config_rss(struct qlcnic_adapter *adapter, int enable)
1937{
1938 return adapter->ahw->hw_ops->config_rss(adapter, enable);
1939}
1940
1941static inline int qlcnic_config_hw_lro(struct qlcnic_adapter *adapter,
1942 int enable)
1943{
1944 return adapter->ahw->hw_ops->config_hw_lro(adapter, enable);
1945}
1946
1947static inline int qlcnic_set_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
1948{
1949 return adapter->ahw->hw_ops->config_loopback(adapter, mode);
1950}
1951
1952static inline int qlcnic_clear_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
1953{
d09529e6 1954 return adapter->ahw->hw_ops->clear_loopback(adapter, mode);
7e2cf4fe
SC
1955}
1956
1957static inline int qlcnic_nic_set_promisc(struct qlcnic_adapter *adapter,
1958 u32 mode)
1959{
1960 return adapter->ahw->hw_ops->config_promisc_mode(adapter, mode);
1961}
1962
1963static inline void qlcnic_change_filter(struct qlcnic_adapter *adapter,
f80bc8fe 1964 u64 *addr, u16 id)
7e2cf4fe
SC
1965{
1966 adapter->ahw->hw_ops->change_l2_filter(adapter, addr, id);
1967}
1968
1969static inline int qlcnic_get_board_info(struct qlcnic_adapter *adapter)
1970{
1971 return adapter->ahw->hw_ops->get_board_info(adapter);
1972}
1973
91b7282b
RB
1974static inline void qlcnic_free_mac_list(struct qlcnic_adapter *adapter)
1975{
1976 return adapter->ahw->hw_ops->free_mac_list(adapter);
1977}
1978
52e493d0
JK
1979static inline void qlcnic_set_mac_filter_count(struct qlcnic_adapter *adapter)
1980{
e9a355a9
SC
1981 if (adapter->ahw->hw_ops->set_mac_filter_count)
1982 adapter->ahw->hw_ops->set_mac_filter_count(adapter);
52e493d0
JK
1983}
1984
a0431589
HM
1985static inline void qlcnic_get_beacon_state(struct qlcnic_adapter *adapter)
1986{
1987 adapter->ahw->hw_ops->get_beacon_state(adapter);
1988}
1989
07a251c8
SS
1990static inline void qlcnic_read_phys_port_id(struct qlcnic_adapter *adapter)
1991{
1992 if (adapter->ahw->hw_ops->read_phys_port_id)
1993 adapter->ahw->hw_ops->read_phys_port_id(adapter);
1994}
1995
7e2cf4fe
SC
1996static inline void qlcnic_dev_request_reset(struct qlcnic_adapter *adapter,
1997 u32 key)
1998{
f8468331
RB
1999 if (adapter->nic_ops->request_reset)
2000 adapter->nic_ops->request_reset(adapter, key);
7e2cf4fe
SC
2001}
2002
2003static inline void qlcnic_cancel_idc_work(struct qlcnic_adapter *adapter)
2004{
f8468331
RB
2005 if (adapter->nic_ops->cancel_idc_work)
2006 adapter->nic_ops->cancel_idc_work(adapter);
7e2cf4fe
SC
2007}
2008
2009static inline irqreturn_t
2010qlcnic_clear_legacy_intr(struct qlcnic_adapter *adapter)
2011{
2012 return adapter->nic_ops->clear_legacy_intr(adapter);
2013}
2014
2015static inline int qlcnic_config_led(struct qlcnic_adapter *adapter, u32 state,
2016 u32 rate)
2017{
2018 return adapter->nic_ops->config_led(adapter, state, rate);
2019}
2020
2021static inline void qlcnic_config_ipaddr(struct qlcnic_adapter *adapter,
2022 __be32 ip, int cmd)
2023{
2024 adapter->nic_ops->config_ipaddr(adapter, ip, cmd);
2025}
2026
012ec812
HM
2027static inline bool qlcnic_check_multi_tx(struct qlcnic_adapter *adapter)
2028{
2029 return test_bit(__QLCNIC_MULTI_TX_UNIQUE, &adapter->state);
2030}
2031
2032static inline void qlcnic_disable_multi_tx(struct qlcnic_adapter *adapter)
2033{
2034 test_and_clear_bit(__QLCNIC_MULTI_TX_UNIQUE, &adapter->state);
34e8c406 2035 adapter->drv_tx_rings = QLCNIC_SINGLE_RING;
012ec812
HM
2036}
2037
2038/* When operating in a muti tx mode, driver needs to write 0x1
2039 * to src register, instead of 0x0 to disable receiving interrupt.
2040 */
c70001a9
SC
2041static inline void qlcnic_disable_int(struct qlcnic_host_sds_ring *sds_ring)
2042{
012ec812
HM
2043 struct qlcnic_adapter *adapter = sds_ring->adapter;
2044
2045 if (qlcnic_check_multi_tx(adapter) &&
c2c5e3a0 2046 !adapter->ahw->diag_test &&
012ec812
HM
2047 (adapter->flags & QLCNIC_MSIX_ENABLED))
2048 writel(0x1, sds_ring->crb_intr_mask);
2049 else
2050 writel(0, sds_ring->crb_intr_mask);
c70001a9
SC
2051}
2052
012ec812
HM
2053/* When operating in a muti tx mode, driver needs to write 0x0
2054 * to src register, instead of 0x1 to enable receiving interrupts.
2055 */
c70001a9
SC
2056static inline void qlcnic_enable_int(struct qlcnic_host_sds_ring *sds_ring)
2057{
2058 struct qlcnic_adapter *adapter = sds_ring->adapter;
2059
012ec812 2060 if (qlcnic_check_multi_tx(adapter) &&
c2c5e3a0 2061 !adapter->ahw->diag_test &&
012ec812
HM
2062 (adapter->flags & QLCNIC_MSIX_ENABLED))
2063 writel(0, sds_ring->crb_intr_mask);
2064 else
2065 writel(0x1, sds_ring->crb_intr_mask);
c70001a9
SC
2066
2067 if (!QLCNIC_IS_MSI_FAMILY(adapter))
2068 writel(0xfbff, adapter->tgt_mask_reg);
2069}
2070
4690a7e4
SC
2071static inline int qlcnic_get_diag_lock(struct qlcnic_adapter *adapter)
2072{
2073 return test_and_set_bit(__QLCNIC_DIAG_MODE, &adapter->state);
2074}
2075
2076static inline void qlcnic_release_diag_lock(struct qlcnic_adapter *adapter)
2077{
2078 clear_bit(__QLCNIC_DIAG_MODE, &adapter->state);
2079}
2080
099907fa
SC
2081static inline int qlcnic_check_diag_status(struct qlcnic_adapter *adapter)
2082{
2083 return test_bit(__QLCNIC_DIAG_MODE, &adapter->state);
2084}
2085
d1a1105e 2086extern const struct ethtool_ops qlcnic_sriov_vf_ethtool_ops;
af19b491 2087extern const struct ethtool_ops qlcnic_ethtool_ops;
b43e5ee7 2088extern const struct ethtool_ops qlcnic_ethtool_failed_ops;
af19b491 2089
65b5b420 2090#define QLCDB(adapter, lvl, _fmt, _args...) do { \
79788450 2091 if (NETIF_MSG_##lvl & adapter->ahw->msg_enable) \
65b5b420
AKS
2092 printk(KERN_INFO "%s: %s: " _fmt, \
2093 dev_name(&adapter->pdev->dev), \
2094 __func__, ##_args); \
2095 } while (0)
2096
15ca140f
MC
2097#define PCI_DEVICE_ID_QLOGIC_QLE824X 0x8020
2098#define PCI_DEVICE_ID_QLOGIC_QLE834X 0x8030
f8468331 2099#define PCI_DEVICE_ID_QLOGIC_VF_QLE834X 0x8430
15ca140f
MC
2100#define PCI_DEVICE_ID_QLOGIC_QLE844X 0x8040
2101#define PCI_DEVICE_ID_QLOGIC_VF_QLE844X 0x8440
f8468331 2102
97ee45eb
SC
2103static inline bool qlcnic_82xx_check(struct qlcnic_adapter *adapter)
2104{
2105 unsigned short device = adapter->pdev->device;
2106 return (device == PCI_DEVICE_ID_QLOGIC_QLE824X) ? true : false;
2107}
2108
991ca269
MC
2109static inline bool qlcnic_84xx_check(struct qlcnic_adapter *adapter)
2110{
2111 unsigned short device = adapter->pdev->device;
2112
2113 return ((device == PCI_DEVICE_ID_QLOGIC_QLE844X) ||
2114 (device == PCI_DEVICE_ID_QLOGIC_VF_QLE844X)) ? true : false;
2115}
2116
7f966452
SC
2117static inline bool qlcnic_83xx_check(struct qlcnic_adapter *adapter)
2118{
2119 unsigned short device = adapter->pdev->device;
f8468331
RB
2120 bool status;
2121
2122 status = ((device == PCI_DEVICE_ID_QLOGIC_QLE834X) ||
15ca140f
MC
2123 (device == PCI_DEVICE_ID_QLOGIC_QLE844X) ||
2124 (device == PCI_DEVICE_ID_QLOGIC_VF_QLE844X) ||
f8468331
RB
2125 (device == PCI_DEVICE_ID_QLOGIC_VF_QLE834X)) ? true : false;
2126
2127 return status;
7f966452
SC
2128}
2129
02feda17
RB
2130static inline bool qlcnic_sriov_pf_check(struct qlcnic_adapter *adapter)
2131{
2132 return (adapter->ahw->op_mode == QLCNIC_SRIOV_PF_FUNC) ? true : false;
2133}
7f966452 2134
f8468331
RB
2135static inline bool qlcnic_sriov_vf_check(struct qlcnic_adapter *adapter)
2136{
2137 unsigned short device = adapter->pdev->device;
15ca140f
MC
2138 bool status;
2139
2140 status = ((device == PCI_DEVICE_ID_QLOGIC_VF_QLE834X) ||
2141 (device == PCI_DEVICE_ID_QLOGIC_VF_QLE844X)) ? true : false;
f8468331 2142
15ca140f 2143 return status;
f8468331 2144}
154d0c81
MC
2145
2146static inline bool qlcnic_83xx_pf_check(struct qlcnic_adapter *adapter)
2147{
2148 unsigned short device = adapter->pdev->device;
2149
2150 return (device == PCI_DEVICE_ID_QLOGIC_QLE834X) ? true : false;
2151}
2152
2153static inline bool qlcnic_83xx_vf_check(struct qlcnic_adapter *adapter)
2154{
2155 unsigned short device = adapter->pdev->device;
2156
2157 return (device == PCI_DEVICE_ID_QLOGIC_VF_QLE834X) ? true : false;
2158}
2f514c52
JK
2159
2160static inline u32 qlcnic_get_vnic_func_count(struct qlcnic_adapter *adapter)
2161{
2162 if (qlcnic_84xx_check(adapter))
2163 return QLC_84XX_VNIC_COUNT;
2164 else
2165 return QLC_DEFAULT_VNIC_COUNT;
2166}
af19b491 2167#endif /* __QLCNIC_H_ */
This page took 0.796888 seconds and 5 git commands to generate.