sh_eth: Use bool as return type of sh_eth_is_gether()
[deliverable/linux.git] / drivers / net / ethernet / renesas / sh_eth.h
CommitLineData
128296fc 1/* SuperH Ethernet device driver
86a74ff2 2 *
f0e81fec
NI
3 * Copyright (C) 2006-2012 Nobuhiro Iwamatsu
4 * Copyright (C) 2008-2012 Renesas Solutions Corp.
86a74ff2
NI
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
86a74ff2
NI
14 *
15 * The full GNU General Public License is included in this distribution in
16 * the file called "COPYING".
17 */
18
19#ifndef __SH_ETH_H__
20#define __SH_ETH_H__
21
86a74ff2
NI
22#define CARDNAME "sh-eth"
23#define TX_TIMEOUT (5*HZ)
b0ca2a21
NI
24#define TX_RING_SIZE 64 /* Tx ring size */
25#define RX_RING_SIZE 64 /* Rx ring size */
525b8075
YS
26#define TX_RING_MIN 64
27#define RX_RING_MIN 64
28#define TX_RING_MAX 1024
29#define RX_RING_MAX 1024
86a74ff2
NI
30#define ETHERSMALL 60
31#define PKT_BUF_SZ 1538
6743fe6d
YS
32#define SH_ETH_TSU_TIMEOUT_MS 500
33#define SH_ETH_TSU_CAM_ENTRIES 32
86a74ff2 34
4a55530f
YS
35enum {
36 /* E-DMAC registers */
37 EDSR = 0,
38 EDMR,
39 EDTRR,
40 EDRRR,
41 EESR,
42 EESIPR,
43 TDLAR,
44 TDFAR,
45 TDFXR,
46 TDFFR,
47 RDLAR,
48 RDFAR,
49 RDFXR,
50 RDFFR,
51 TRSCER,
52 RMFCR,
53 TFTR,
54 FDR,
55 RMCR,
56 EDOCR,
57 TFUCR,
58 RFOCR,
55754f19 59 RMIIMODE,
4a55530f
YS
60 FCFTR,
61 RPADIR,
62 TRIMD,
63 RBWAR,
64 TBRAR,
65
66 /* Ether registers */
67 ECMR,
68 ECSR,
69 ECSIPR,
70 PIR,
71 PSR,
72 RDMLR,
73 PIPR,
74 RFLR,
75 IPGR,
76 APR,
77 MPR,
78 PFTCR,
79 PFRCR,
80 RFCR,
81 RFCF,
82 TPAUSER,
83 TPAUSECR,
84 BCFR,
85 BCFRR,
86 GECMR,
87 BCULR,
88 MAHR,
89 MALR,
90 TROCR,
91 CDCR,
92 LCCR,
93 CNDCR,
94 CEFCR,
95 FRECR,
96 TSFRCR,
97 TLFRCR,
98 CERCR,
99 CEECR,
100 MAFCR,
101 RTRATE,
f0e81fec
NI
102 CSMR,
103 RMII_MII,
4a55530f
YS
104
105 /* TSU Absolute address */
106 ARSTR,
107 TSU_CTRST,
108 TSU_FWEN0,
109 TSU_FWEN1,
110 TSU_FCM,
111 TSU_BSYSL0,
112 TSU_BSYSL1,
113 TSU_PRISL0,
114 TSU_PRISL1,
115 TSU_FWSL0,
116 TSU_FWSL1,
117 TSU_FWSLC,
118 TSU_QTAG0,
119 TSU_QTAG1,
120 TSU_QTAGM0,
121 TSU_QTAGM1,
122 TSU_FWSR,
123 TSU_FWINMK,
124 TSU_ADQT0,
125 TSU_ADQT1,
126 TSU_VTAG0,
127 TSU_VTAG1,
128 TSU_ADSBSY,
129 TSU_TEN,
130 TSU_POST1,
131 TSU_POST2,
132 TSU_POST3,
133 TSU_POST4,
134 TSU_ADRH0,
135 TSU_ADRL0,
136 TSU_ADRH31,
137 TSU_ADRL31,
138
139 TXNLCR0,
140 TXALCR0,
141 RXNLCR0,
142 RXALCR0,
143 FWNLCR0,
144 FWALCR0,
145 TXNLCR1,
146 TXALCR1,
147 RXNLCR1,
148 RXALCR1,
149 FWNLCR1,
150 FWALCR1,
151
152 /* This value must be written at last. */
153 SH_ETH_MAX_REGISTER_OFFSET,
154};
155
8d3214c4
SS
156enum {
157 SH_ETH_REG_GIGABIT,
158 SH_ETH_REG_FAST_RCAR,
159 SH_ETH_REG_FAST_SH4,
160 SH_ETH_REG_FAST_SH3_SH2
161};
162
380af9e3 163/* Driver's parameters */
73a0d907 164#if defined(CONFIG_CPU_SH4) || defined(CONFIG_ARCH_SHMOBILE)
380af9e3
YS
165#define SH4_SKB_RX_ALIGN 32
166#else
167#define SH2_SH3_SKB_RX_ALIGN 2
168#endif
169
128296fc 170/* Register's bits
b0ca2a21 171 */
41d5ffeb 172/* EDSR : sh7734, sh7757, sh7763, and r8a7740 only */
b0ca2a21
NI
173enum EDSR_BIT {
174 EDSR_ENT = 0x01, EDSR_ENR = 0x02,
175};
176#define EDSR_ENALL (EDSR_ENT|EDSR_ENR)
177
41d5ffeb 178/* GECMR : sh7734, sh7763 and r8a7740 only */
b0ca2a21
NI
179enum GECMR_BIT {
180 GECMR_10 = 0x0, GECMR_100 = 0x04, GECMR_1000 = 0x01,
181};
86a74ff2
NI
182
183/* EDMR */
184enum DMAC_M_BIT {
380af9e3 185 EDMR_EL = 0x40, /* Litte endian */
b0ca2a21 186 EDMR_DL1 = 0x20, EDMR_DL0 = 0x10,
c5ed5368
YS
187 EDMR_SRST_GETHER = 0x03,
188 EDMR_SRST_ETHER = 0x01,
86a74ff2
NI
189};
190
191/* EDTRR */
192enum DMAC_T_BIT {
c5ed5368
YS
193 EDTRR_TRNS_GETHER = 0x03,
194 EDTRR_TRNS_ETHER = 0x01,
86a74ff2
NI
195};
196
128296fc 197/* EDRRR */
86a74ff2
NI
198enum EDRRR_R_BIT {
199 EDRRR_R = 0x01,
200};
201
202/* TPAUSER */
203enum TPAUSER_BIT {
204 TPAUSER_TPAUSE = 0x0000ffff,
205 TPAUSER_UNLIMITED = 0,
206};
207
208/* BCFR */
209enum BCFR_BIT {
210 BCFR_RPAUSE = 0x0000ffff,
211 BCFR_UNLIMITED = 0,
212};
213
214/* PIR */
215enum PIR_BIT {
216 PIR_MDI = 0x08, PIR_MDO = 0x04, PIR_MMD = 0x02, PIR_MDC = 0x01,
217};
218
219/* PSR */
220enum PHY_STATUS_BIT { PHY_ST_LINK = 0x01, };
221
222/* EESR */
223enum EESR_BIT {
380af9e3
YS
224 EESR_TWB1 = 0x80000000,
225 EESR_TWB = 0x40000000, /* same as TWB0 */
226 EESR_TC1 = 0x20000000,
227 EESR_TUC = 0x10000000,
228 EESR_ROC = 0x08000000,
229 EESR_TABT = 0x04000000,
230 EESR_RABT = 0x02000000,
231 EESR_RFRMER = 0x01000000, /* same as RFCOF */
232 EESR_ADE = 0x00800000,
233 EESR_ECI = 0x00400000,
234 EESR_FTC = 0x00200000, /* same as TC or TC0 */
235 EESR_TDE = 0x00100000,
236 EESR_TFE = 0x00080000, /* same as TFUF */
237 EESR_FRC = 0x00040000, /* same as FR */
238 EESR_RDE = 0x00020000,
239 EESR_RFE = 0x00010000,
240 EESR_CND = 0x00000800,
241 EESR_DLC = 0x00000400,
242 EESR_CD = 0x00000200,
243 EESR_RTO = 0x00000100,
244 EESR_RMAF = 0x00000080,
245 EESR_CEEF = 0x00000040,
246 EESR_CELF = 0x00000020,
247 EESR_RRF = 0x00000010,
248 EESR_RTLF = 0x00000008,
249 EESR_RTSF = 0x00000004,
250 EESR_PRE = 0x00000002,
251 EESR_CERF = 0x00000001,
252};
253
ea7d69e7
SS
254#define EESR_RX_CHECK (EESR_FRC | /* Frame recv */ \
255 EESR_RMAF | /* Multicast address recv */ \
256 EESR_RRF | /* Bit frame recv */ \
257 EESR_RTLF | /* Long frame recv */ \
258 EESR_RTSF | /* Short frame recv */ \
259 EESR_PRE | /* PHY-LSI recv error */ \
260 EESR_CERF) /* Recv frame CRC error */
261
380af9e3
YS
262#define DEFAULT_TX_CHECK (EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | \
263 EESR_RTO)
ca8c3585 264#define DEFAULT_EESR_ERR_CHECK (EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE | \
380af9e3
YS
265 EESR_RDE | EESR_RFRMER | EESR_ADE | \
266 EESR_TFE | EESR_TDE | EESR_ECI)
86a74ff2
NI
267
268/* EESIPR */
269enum DMAC_IM_BIT {
270 DMAC_M_TWB = 0x40000000, DMAC_M_TABT = 0x04000000,
271 DMAC_M_RABT = 0x02000000,
272 DMAC_M_RFRMER = 0x01000000, DMAC_M_ADF = 0x00800000,
273 DMAC_M_ECI = 0x00400000, DMAC_M_FTC = 0x00200000,
274 DMAC_M_TDE = 0x00100000, DMAC_M_TFE = 0x00080000,
275 DMAC_M_FRC = 0x00040000, DMAC_M_RDE = 0x00020000,
276 DMAC_M_RFE = 0x00010000, DMAC_M_TINT4 = 0x00000800,
277 DMAC_M_TINT3 = 0x00000400, DMAC_M_TINT2 = 0x00000200,
278 DMAC_M_TINT1 = 0x00000100, DMAC_M_RINT8 = 0x00000080,
279 DMAC_M_RINT5 = 0x00000010, DMAC_M_RINT4 = 0x00000008,
280 DMAC_M_RINT3 = 0x00000004, DMAC_M_RINT2 = 0x00000002,
281 DMAC_M_RINT1 = 0x00000001,
282};
283
284/* Receive descriptor bit */
285enum RD_STS_BIT {
b0ca2a21
NI
286 RD_RACT = 0x80000000, RD_RDEL = 0x40000000,
287 RD_RFP1 = 0x20000000, RD_RFP0 = 0x10000000,
86a74ff2
NI
288 RD_RFE = 0x08000000, RD_RFS10 = 0x00000200,
289 RD_RFS9 = 0x00000100, RD_RFS8 = 0x00000080,
290 RD_RFS7 = 0x00000040, RD_RFS6 = 0x00000020,
291 RD_RFS5 = 0x00000010, RD_RFS4 = 0x00000008,
292 RD_RFS3 = 0x00000004, RD_RFS2 = 0x00000002,
293 RD_RFS1 = 0x00000001,
294};
b0ca2a21
NI
295#define RDF1ST RD_RFP1
296#define RDFEND RD_RFP0
297#define RD_RFP (RD_RFP1|RD_RFP0)
86a74ff2
NI
298
299/* FCFTR */
300enum FCFTR_BIT {
301 FCFTR_RFF2 = 0x00040000, FCFTR_RFF1 = 0x00020000,
302 FCFTR_RFF0 = 0x00010000, FCFTR_RFD2 = 0x00000004,
303 FCFTR_RFD1 = 0x00000002, FCFTR_RFD0 = 0x00000001,
304};
380af9e3
YS
305#define DEFAULT_FIFO_F_D_RFF (FCFTR_RFF2 | FCFTR_RFF1 | FCFTR_RFF0)
306#define DEFAULT_FIFO_F_D_RFD (FCFTR_RFD2 | FCFTR_RFD1 | FCFTR_RFD0)
86a74ff2 307
c8bbe37a 308/* Transmit descriptor bit */
86a74ff2 309enum TD_STS_BIT {
c8bbe37a
SS
310 TD_TACT = 0x80000000, TD_TDLE = 0x40000000,
311 TD_TFP1 = 0x20000000, TD_TFP0 = 0x10000000,
312 TD_TFE = 0x08000000, TD_TWBI = 0x04000000,
86a74ff2
NI
313};
314#define TDF1ST TD_TFP1
315#define TDFEND TD_TFP0
316#define TD_TFP (TD_TFP1|TD_TFP0)
317
318/* RMCR */
305a3388
SS
319enum RMCR_BIT {
320 RMCR_RNC = 0x00000001,
321};
380af9e3
YS
322#define DEFAULT_RMCR_VALUE 0x00000000
323
86a74ff2
NI
324/* ECMR */
325enum FELIC_MODE_BIT {
b0ca2a21
NI
326 ECMR_TRCCM = 0x04000000, ECMR_RCSC = 0x00800000,
327 ECMR_DPAD = 0x00200000, ECMR_RZPF = 0x00100000,
86a74ff2
NI
328 ECMR_ZPF = 0x00080000, ECMR_PFR = 0x00040000, ECMR_RXF = 0x00020000,
329 ECMR_TXF = 0x00010000, ECMR_MCT = 0x00002000, ECMR_PRCEF = 0x00001000,
330 ECMR_PMDE = 0x00000200, ECMR_RE = 0x00000040, ECMR_TE = 0x00000020,
65ac8851 331 ECMR_RTM = 0x00000010, ECMR_ILB = 0x00000008, ECMR_ELB = 0x00000004,
380af9e3 332 ECMR_DM = 0x00000002, ECMR_PRM = 0x00000001,
86a74ff2
NI
333};
334
335/* ECSR */
336enum ECSR_STATUS_BIT {
b0ca2a21 337 ECSR_BRCRX = 0x20, ECSR_PSRTO = 0x10,
b0ca2a21 338 ECSR_LCHNG = 0x04,
86a74ff2
NI
339 ECSR_MPD = 0x02, ECSR_ICD = 0x01,
340};
341
380af9e3
YS
342#define DEFAULT_ECSR_INIT (ECSR_BRCRX | ECSR_PSRTO | ECSR_LCHNG | \
343 ECSR_ICD | ECSIPR_MPDIP)
b0ca2a21 344
86a74ff2
NI
345/* ECSIPR */
346enum ECSIPR_STATUS_MASK_BIT {
b0ca2a21 347 ECSIPR_BRCRXIP = 0x20, ECSIPR_PSRTOIP = 0x10,
b0ca2a21 348 ECSIPR_LCHNGIP = 0x04,
86a74ff2
NI
349 ECSIPR_MPDIP = 0x02, ECSIPR_ICDIP = 0x01,
350};
351
380af9e3
YS
352#define DEFAULT_ECSIPR_INIT (ECSIPR_BRCRXIP | ECSIPR_PSRTOIP | \
353 ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP)
b0ca2a21 354
86a74ff2
NI
355/* APR */
356enum APR_BIT {
357 APR_AP = 0x00000001,
358};
359
360/* MPR */
361enum MPR_BIT {
362 MPR_MP = 0x00000001,
363};
364
365/* TRSCER */
366enum DESC_I_BIT {
367 DESC_I_TINT4 = 0x0800, DESC_I_TINT3 = 0x0400, DESC_I_TINT2 = 0x0200,
368 DESC_I_TINT1 = 0x0100, DESC_I_RINT8 = 0x0080, DESC_I_RINT5 = 0x0010,
369 DESC_I_RINT4 = 0x0008, DESC_I_RINT3 = 0x0004, DESC_I_RINT2 = 0x0002,
370 DESC_I_RINT1 = 0x0001,
371};
372
373/* RPADIR */
374enum RPADIR_BIT {
375 RPADIR_PADS1 = 0x20000, RPADIR_PADS0 = 0x10000,
376 RPADIR_PADR = 0x0003f,
377};
378
379/* FDR */
380af9e3
YS
380#define DEFAULT_FDR_INIT 0x00000707
381
86a74ff2
NI
382/* ARSTR */
383enum ARSTR_BIT { ARSTR_ARSTR = 0x00000001, };
384
385/* TSU_FWEN0 */
386enum TSU_FWEN0_BIT {
387 TSU_FWEN0_0 = 0x00000001,
388};
389
390/* TSU_ADSBSY */
391enum TSU_ADSBSY_BIT {
392 TSU_ADSBSY_0 = 0x00000001,
393};
394
395/* TSU_TEN */
396enum TSU_TEN_BIT {
397 TSU_TEN_0 = 0x80000000,
398};
399
400/* TSU_FWSL0 */
401enum TSU_FWSL0_BIT {
402 TSU_FWSL0_FW50 = 0x1000, TSU_FWSL0_FW40 = 0x0800,
403 TSU_FWSL0_FW30 = 0x0400, TSU_FWSL0_FW20 = 0x0200,
404 TSU_FWSL0_FW10 = 0x0100, TSU_FWSL0_RMSA0 = 0x0010,
405};
406
407/* TSU_FWSLC */
408enum TSU_FWSLC_BIT {
409 TSU_FWSLC_POSTENU = 0x2000, TSU_FWSLC_POSTENL = 0x1000,
410 TSU_FWSLC_CAMSEL03 = 0x0080, TSU_FWSLC_CAMSEL02 = 0x0040,
411 TSU_FWSLC_CAMSEL01 = 0x0020, TSU_FWSLC_CAMSEL00 = 0x0010,
412 TSU_FWSLC_CAMSEL13 = 0x0008, TSU_FWSLC_CAMSEL12 = 0x0004,
413 TSU_FWSLC_CAMSEL11 = 0x0002, TSU_FWSLC_CAMSEL10 = 0x0001,
414};
415
71cc7c37
YS
416/* TSU_VTAGn */
417#define TSU_VTAG_ENABLE 0x80000000
418#define TSU_VTAG_VID_MASK 0x00000fff
419
128296fc 420/* The sh ether Tx buffer descriptors.
86a74ff2
NI
421 * This structure should be 20 bytes.
422 */
423struct sh_eth_txdesc {
424 u32 status; /* TD0 */
10b9194f 425#if defined(__LITTLE_ENDIAN)
86a74ff2
NI
426 u16 pad0; /* TD1 */
427 u16 buffer_length; /* TD1 */
428#else
429 u16 buffer_length; /* TD1 */
430 u16 pad0; /* TD1 */
431#endif
432 u32 addr; /* TD2 */
433 u32 pad1; /* padding data */
128296fc 434} __aligned(2) __packed;
86a74ff2 435
128296fc 436/* The sh ether Rx buffer descriptors.
86a74ff2
NI
437 * This structure should be 20 bytes.
438 */
439struct sh_eth_rxdesc {
440 u32 status; /* RD0 */
10b9194f 441#if defined(__LITTLE_ENDIAN)
86a74ff2
NI
442 u16 frame_length; /* RD1 */
443 u16 buffer_length; /* RD1 */
444#else
445 u16 buffer_length; /* RD1 */
446 u16 frame_length; /* RD1 */
447#endif
448 u32 addr; /* RD2 */
449 u32 pad0; /* padding data */
128296fc 450} __aligned(2) __packed;
86a74ff2 451
380af9e3
YS
452/* This structure is used by each CPU dependency handling. */
453struct sh_eth_cpu_data {
454 /* optional functions */
455 void (*chip_reset)(struct net_device *ndev);
456 void (*set_duplex)(struct net_device *ndev);
457 void (*set_rate)(struct net_device *ndev);
458
459 /* mandatory initialize value */
a3153d8c 460 int register_type;
380af9e3
YS
461 unsigned long eesipr_value;
462
463 /* optional initialize value */
464 unsigned long ecsr_value;
465 unsigned long ecsipr_value;
466 unsigned long fdr_value;
467 unsigned long fcftr_value;
468 unsigned long rpadir_value;
469 unsigned long rmcr_value;
470
471 /* interrupt checking mask */
472 unsigned long tx_check;
473 unsigned long eesr_err_check;
380af9e3
YS
474
475 /* hardware features */
128296fc
SS
476 unsigned long irq_flags; /* IRQ configuration flags */
477 unsigned no_psr:1; /* EtherC DO NOT have PSR */
478 unsigned apr:1; /* EtherC have APR */
479 unsigned mpr:1; /* EtherC have MPR */
480 unsigned tpauser:1; /* EtherC have TPAUSER */
481 unsigned bculr:1; /* EtherC have BCULR */
482 unsigned tsu:1; /* EtherC have TSU */
483 unsigned hw_swap:1; /* E-DMAC have DE bit in EDMR */
484 unsigned rpadir:1; /* E-DMAC have RPADIR */
485 unsigned no_trimd:1; /* E-DMAC DO NOT have TRIMD */
380af9e3 486 unsigned no_ade:1; /* E-DMAC DO NOT have ADE bit in EESR */
f0e81fec 487 unsigned hw_crc:1; /* E-DMAC have CSMR */
5e7a76be 488 unsigned select_mii:1; /* EtherC have RMII_MII (MII select register) */
ac8025a6 489 unsigned shift_rd0:1; /* shift Rx descriptor word 0 right by 16 */
55754f19 490 unsigned rmiimode:1; /* EtherC has RMIIMODE register */
380af9e3
YS
491};
492
86a74ff2 493struct sh_eth_private {
bcd5149d 494 struct platform_device *pdev;
380af9e3 495 struct sh_eth_cpu_data *cd;
4a55530f 496 const u16 *reg_offset;
ae70644d 497 void __iomem *addr;
4a55530f 498 void __iomem *tsu_addr;
525b8075
YS
499 u32 num_rx_ring;
500 u32 num_tx_ring;
86a74ff2
NI
501 dma_addr_t rx_desc_dma;
502 dma_addr_t tx_desc_dma;
503 struct sh_eth_rxdesc *rx_ring;
504 struct sh_eth_txdesc *tx_ring;
505 struct sk_buff **rx_skbuff;
506 struct sk_buff **tx_skbuff;
128296fc
SS
507 spinlock_t lock; /* Register access lock */
508 u32 cur_rx, dirty_rx; /* Producer/consumer ring indices */
86a74ff2 509 u32 cur_tx, dirty_tx;
128296fc 510 u32 rx_buf_sz; /* Based on MTU+slack. */
71557a37 511 int edmac_endian;
3719109d 512 struct napi_struct napi;
86a74ff2 513 /* MII transceiver section. */
128296fc 514 u32 phy_id; /* PHY ID */
86a74ff2
NI
515 struct mii_bus *mii_bus; /* MDIO bus control */
516 struct phy_device *phydev; /* PHY device control */
3340d2aa 517 int link;
e47c9052 518 phy_interface_t phy_interface;
86a74ff2
NI
519 int msg_enable;
520 int speed;
521 int duplex;
128296fc
SS
522 int port; /* for TSU */
523 int vlan_num_ids; /* for VLAN tag filter */
4923576b
YS
524
525 unsigned no_ether_link:1;
526 unsigned ether_link_active_low:1;
86a74ff2
NI
527};
528
380af9e3 529static inline void sh_eth_soft_swap(char *src, int len)
86a74ff2
NI
530{
531#ifdef __LITTLE_ENDIAN__
532 u32 *p = (u32 *)src;
533 u32 *maxp;
534 maxp = p + ((len + sizeof(u32) - 1) / sizeof(u32));
535
536 for (; p < maxp; p++)
537 *p = swab32(*p);
538#endif
539}
380af9e3 540
4a55530f
YS
541static inline void sh_eth_write(struct net_device *ndev, unsigned long data,
542 int enum_index)
543{
544 struct sh_eth_private *mdp = netdev_priv(ndev);
545
ae70644d 546 iowrite32(data, mdp->addr + mdp->reg_offset[enum_index]);
4a55530f
YS
547}
548
549static inline unsigned long sh_eth_read(struct net_device *ndev,
550 int enum_index)
551{
552 struct sh_eth_private *mdp = netdev_priv(ndev);
553
ae70644d 554 return ioread32(mdp->addr + mdp->reg_offset[enum_index]);
4a55530f
YS
555}
556
6743fe6d
YS
557static inline void *sh_eth_tsu_get_offset(struct sh_eth_private *mdp,
558 int enum_index)
559{
560 return mdp->tsu_addr + mdp->reg_offset[enum_index];
561}
562
4a55530f
YS
563static inline void sh_eth_tsu_write(struct sh_eth_private *mdp,
564 unsigned long data, int enum_index)
565{
ae70644d 566 iowrite32(data, mdp->tsu_addr + mdp->reg_offset[enum_index]);
4a55530f
YS
567}
568
569static inline unsigned long sh_eth_tsu_read(struct sh_eth_private *mdp,
570 int enum_index)
571{
ae70644d 572 return ioread32(mdp->tsu_addr + mdp->reg_offset[enum_index]);
4a55530f
YS
573}
574
380af9e3 575#endif /* #ifndef __SH_ETH_H__ */
This page took 0.540699 seconds and 5 git commands to generate.