bnx2x: Fix compilation with no IOV support
[deliverable/linux.git] / drivers / net / ethernet / sfc / net_driver.h
CommitLineData
8ceee660
BH
1/****************************************************************************
2 * Driver for Solarflare Solarstorm network controllers and boards
3 * Copyright 2005-2006 Fen Systems Ltd.
0a6f40c6 4 * Copyright 2005-2011 Solarflare Communications Inc.
8ceee660
BH
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation, incorporated herein by reference.
9 */
10
11/* Common definitions for all Efx net driver code */
12
13#ifndef EFX_NET_DRIVER_H
14#define EFX_NET_DRIVER_H
15
8ceee660
BH
16#include <linux/netdevice.h>
17#include <linux/etherdevice.h>
18#include <linux/ethtool.h>
19#include <linux/if_vlan.h>
90d683af 20#include <linux/timer.h>
68e7f45e 21#include <linux/mdio.h>
8ceee660
BH
22#include <linux/list.h>
23#include <linux/pci.h>
24#include <linux/device.h>
25#include <linux/highmem.h>
26#include <linux/workqueue.h>
cd2d5b52 27#include <linux/mutex.h>
10ed61c4 28#include <linux/vmalloc.h>
37b5a603 29#include <linux/i2c.h>
8ceee660
BH
30
31#include "enum.h"
32#include "bitfield.h"
8ceee660 33
8ceee660
BH
34/**************************************************************************
35 *
36 * Build definitions
37 *
38 **************************************************************************/
c5d5f5fd 39
25ce2002 40#define EFX_DRIVER_VERSION "3.2"
8ceee660 41
5f3f9d6c 42#ifdef DEBUG
8ceee660
BH
43#define EFX_BUG_ON_PARANOID(x) BUG_ON(x)
44#define EFX_WARN_ON_PARANOID(x) WARN_ON(x)
45#else
46#define EFX_BUG_ON_PARANOID(x) do {} while (0)
47#define EFX_WARN_ON_PARANOID(x) do {} while (0)
48#endif
49
8ceee660
BH
50/**************************************************************************
51 *
52 * Efx data structures
53 *
54 **************************************************************************/
55
a16e5b24 56#define EFX_MAX_CHANNELS 32U
8ceee660 57#define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS
cd2d5b52 58#define EFX_EXTRA_CHANNEL_IOV 0
7c236c43
SH
59#define EFX_EXTRA_CHANNEL_PTP 1
60#define EFX_MAX_EXTRA_CHANNELS 2U
8ceee660 61
a4900ac9
BH
62/* Checksum generation is a per-queue option in hardware, so each
63 * queue visible to the networking core is backed by two hardware TX
64 * queues. */
94b274bf
BH
65#define EFX_MAX_TX_TC 2
66#define EFX_MAX_CORE_TX_QUEUES (EFX_MAX_TX_TC * EFX_MAX_CHANNELS)
67#define EFX_TXQ_TYPE_OFFLOAD 1 /* flag */
68#define EFX_TXQ_TYPE_HIGHPRI 2 /* flag */
69#define EFX_TXQ_TYPES 4
70#define EFX_MAX_TX_QUEUES (EFX_TXQ_TYPES * EFX_MAX_CHANNELS)
60ac1065 71
85740cdf
BH
72/* Maximum possible MTU the driver supports */
73#define EFX_MAX_MTU (9 * 1024)
74
950c54df
BH
75/* Size of an RX scatter buffer. Small enough to pack 2 into a 4K page,
76 * and should be a multiple of the cache line size.
77 */
78#define EFX_RX_USR_BUF_SIZE (2048 - 256)
79
80/* If possible, we should ensure cache line alignment at start and end
81 * of every buffer. Otherwise, we just need to ensure 4-byte
82 * alignment of the network header.
83 */
84#if NET_IP_ALIGN == 0
85#define EFX_RX_BUF_ALIGNMENT L1_CACHE_BYTES
86#else
87#define EFX_RX_BUF_ALIGNMENT 4
88#endif
85740cdf 89
7c236c43
SH
90/* Forward declare Precision Time Protocol (PTP) support structure. */
91struct efx_ptp_data;
92
d4f2cecc
BH
93struct efx_self_tests;
94
8ceee660
BH
95/**
96 * struct efx_special_buffer - An Efx special buffer
97 * @addr: CPU base address of the buffer
98 * @dma_addr: DMA base address of the buffer
99 * @len: Buffer length, in bytes
100 * @index: Buffer index within controller;s buffer table
101 * @entries: Number of buffer table entries
102 *
103 * Special buffers are used for the event queues and the TX and RX
104 * descriptor queues for each channel. They are *not* used for the
105 * actual transmit and receive buffers.
8ceee660
BH
106 */
107struct efx_special_buffer {
108 void *addr;
109 dma_addr_t dma_addr;
110 unsigned int len;
5bbe2f4f
BH
111 unsigned int index;
112 unsigned int entries;
8ceee660
BH
113};
114
115/**
7668ff9c
BH
116 * struct efx_tx_buffer - buffer state for a TX descriptor
117 * @skb: When @flags & %EFX_TX_BUF_SKB, the associated socket buffer to be
118 * freed when descriptor completes
f7251a9c
BH
119 * @heap_buf: When @flags & %EFX_TX_BUF_HEAP, the associated heap buffer to be
120 * freed when descriptor completes.
8ceee660 121 * @dma_addr: DMA address of the fragment.
7668ff9c 122 * @flags: Flags for allocation and DMA mapping type
8ceee660
BH
123 * @len: Length of this fragment.
124 * This field is zero when the queue slot is empty.
8ceee660
BH
125 * @unmap_len: Length of this fragment to unmap
126 */
127struct efx_tx_buffer {
7668ff9c
BH
128 union {
129 const struct sk_buff *skb;
f7251a9c 130 void *heap_buf;
7668ff9c 131 };
8ceee660 132 dma_addr_t dma_addr;
7668ff9c 133 unsigned short flags;
8ceee660 134 unsigned short len;
8ceee660
BH
135 unsigned short unmap_len;
136};
7668ff9c
BH
137#define EFX_TX_BUF_CONT 1 /* not last descriptor of packet */
138#define EFX_TX_BUF_SKB 2 /* buffer is last part of skb */
f7251a9c 139#define EFX_TX_BUF_HEAP 4 /* buffer was allocated with kmalloc() */
7668ff9c 140#define EFX_TX_BUF_MAP_SINGLE 8 /* buffer was mapped with dma_map_single() */
8ceee660
BH
141
142/**
143 * struct efx_tx_queue - An Efx TX queue
144 *
145 * This is a ring buffer of TX fragments.
146 * Since the TX completion path always executes on the same
147 * CPU and the xmit path can operate on different CPUs,
148 * performance is increased by ensuring that the completion
149 * path and the xmit path operate on different cache lines.
150 * This is particularly important if the xmit path is always
151 * executing on one CPU which is different from the completion
152 * path. There is also a cache line for members which are
153 * read but not written on the fast path.
154 *
155 * @efx: The associated Efx NIC
156 * @queue: DMA queue number
8ceee660 157 * @channel: The associated channel
c04bfc6b 158 * @core_txq: The networking core TX queue structure
8ceee660 159 * @buffer: The software buffer ring
f7251a9c 160 * @tsoh_page: Array of pages of TSO header buffers
8ceee660 161 * @txd: The hardware descriptor ring
ecc910f5 162 * @ptr_mask: The size of the ring minus 1.
94b274bf 163 * @initialised: Has hardware queue been initialised?
8ceee660
BH
164 * @read_count: Current read pointer.
165 * This is the number of buffers that have been removed from both rings.
cd38557d
BH
166 * @old_write_count: The value of @write_count when last checked.
167 * This is here for performance reasons. The xmit path will
168 * only get the up-to-date value of @write_count if this
169 * variable indicates that the queue is empty. This is to
170 * avoid cache-line ping-pong between the xmit path and the
171 * completion path.
8ceee660
BH
172 * @insert_count: Current insert pointer
173 * This is the number of buffers that have been added to the
174 * software ring.
175 * @write_count: Current write pointer
176 * This is the number of buffers that have been added to the
177 * hardware ring.
178 * @old_read_count: The value of read_count when last checked.
179 * This is here for performance reasons. The xmit path will
180 * only get the up-to-date value of read_count if this
181 * variable indicates that the queue is full. This is to
182 * avoid cache-line ping-pong between the xmit path and the
183 * completion path.
b9b39b62
BH
184 * @tso_bursts: Number of times TSO xmit invoked by kernel
185 * @tso_long_headers: Number of packets with headers too long for standard
186 * blocks
187 * @tso_packets: Number of packets via the TSO xmit path
cd38557d
BH
188 * @pushes: Number of times the TX push feature has been used
189 * @empty_read_count: If the completion path has seen the queue as empty
190 * and the transmission path has not yet checked this, the value of
191 * @read_count bitwise-added to %EFX_EMPTY_COUNT_VALID; otherwise 0.
8ceee660
BH
192 */
193struct efx_tx_queue {
194 /* Members which don't change on the fast path */
195 struct efx_nic *efx ____cacheline_aligned_in_smp;
a4900ac9 196 unsigned queue;
8ceee660 197 struct efx_channel *channel;
c04bfc6b 198 struct netdev_queue *core_txq;
8ceee660 199 struct efx_tx_buffer *buffer;
f7251a9c 200 struct efx_buffer *tsoh_page;
8ceee660 201 struct efx_special_buffer txd;
ecc910f5 202 unsigned int ptr_mask;
94b274bf 203 bool initialised;
8ceee660
BH
204
205 /* Members used mainly on the completion path */
206 unsigned int read_count ____cacheline_aligned_in_smp;
cd38557d 207 unsigned int old_write_count;
8ceee660
BH
208
209 /* Members used only on the xmit path */
210 unsigned int insert_count ____cacheline_aligned_in_smp;
211 unsigned int write_count;
212 unsigned int old_read_count;
b9b39b62
BH
213 unsigned int tso_bursts;
214 unsigned int tso_long_headers;
215 unsigned int tso_packets;
cd38557d
BH
216 unsigned int pushes;
217
218 /* Members shared between paths and sometimes updated */
219 unsigned int empty_read_count ____cacheline_aligned_in_smp;
220#define EFX_EMPTY_COUNT_VALID 0x80000000
525d9e82 221 atomic_t flush_outstanding;
8ceee660
BH
222};
223
224/**
225 * struct efx_rx_buffer - An Efx RX data buffer
226 * @dma_addr: DMA base address of the buffer
97d48a10 227 * @page: The associated page buffer.
db339569 228 * Will be %NULL if the buffer slot is currently free.
b74e3e8c
BH
229 * @page_offset: If pending: offset in @page of DMA base address.
230 * If completed: offset in @page of Ethernet header.
80c2e716
BH
231 * @len: If pending: length for DMA descriptor.
232 * If completed: received length, excluding hash prefix.
85740cdf
BH
233 * @flags: Flags for buffer and packet state. These are only set on the
234 * first buffer of a scattered packet.
8ceee660
BH
235 */
236struct efx_rx_buffer {
237 dma_addr_t dma_addr;
97d48a10 238 struct page *page;
b590ace0
BH
239 u16 page_offset;
240 u16 len;
db339569 241 u16 flags;
8ceee660 242};
179ea7f0 243#define EFX_RX_BUF_LAST_IN_PAGE 0x0001
db339569
BH
244#define EFX_RX_PKT_CSUMMED 0x0002
245#define EFX_RX_PKT_DISCARD 0x0004
8ceee660 246
62b330ba
SH
247/**
248 * struct efx_rx_page_state - Page-based rx buffer state
249 *
250 * Inserted at the start of every page allocated for receive buffers.
251 * Used to facilitate sharing dma mappings between recycled rx buffers
252 * and those passed up to the kernel.
253 *
254 * @refcnt: Number of struct efx_rx_buffer's referencing this page.
255 * When refcnt falls to zero, the page is unmapped for dma
256 * @dma_addr: The dma address of this page.
257 */
258struct efx_rx_page_state {
259 unsigned refcnt;
260 dma_addr_t dma_addr;
261
262 unsigned int __pad[0] ____cacheline_aligned;
263};
264
8ceee660
BH
265/**
266 * struct efx_rx_queue - An Efx RX queue
267 * @efx: The associated Efx NIC
79d68b37
SH
268 * @core_index: Index of network core RX queue. Will be >= 0 iff this
269 * is associated with a real RX queue.
8ceee660
BH
270 * @buffer: The software buffer ring
271 * @rxd: The hardware descriptor ring
ecc910f5 272 * @ptr_mask: The size of the ring minus 1.
9f2cb71c
BH
273 * @enabled: Receive queue enabled indicator.
274 * @flush_pending: Set when a RX flush is pending. Has the same lifetime as
275 * @rxq_flush_pending.
8ceee660
BH
276 * @added_count: Number of buffers added to the receive queue.
277 * @notified_count: Number of buffers given to NIC (<= @added_count).
278 * @removed_count: Number of buffers removed from the receive queue.
85740cdf 279 * @scatter_n: Number of buffers used by current packet
2768935a
DP
280 * @page_ring: The ring to store DMA mapped pages for reuse.
281 * @page_add: Counter to calculate the write pointer for the recycle ring.
282 * @page_remove: Counter to calculate the read pointer for the recycle ring.
283 * @page_recycle_count: The number of pages that have been recycled.
284 * @page_recycle_failed: The number of pages that couldn't be recycled because
285 * the kernel still held a reference to them.
286 * @page_recycle_full: The number of pages that were released because the
287 * recycle ring was full.
288 * @page_ptr_mask: The number of pages in the RX recycle ring minus 1.
8ceee660
BH
289 * @max_fill: RX descriptor maximum fill level (<= ring size)
290 * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill
291 * (<= @max_fill)
8ceee660
BH
292 * @min_fill: RX descriptor minimum non-zero fill level.
293 * This records the minimum fill level observed when a ring
294 * refill was triggered.
2768935a 295 * @recycle_count: RX buffer recycle counter.
90d683af 296 * @slow_fill: Timer used to defer efx_nic_generate_fill_event().
8ceee660
BH
297 */
298struct efx_rx_queue {
299 struct efx_nic *efx;
79d68b37 300 int core_index;
8ceee660
BH
301 struct efx_rx_buffer *buffer;
302 struct efx_special_buffer rxd;
ecc910f5 303 unsigned int ptr_mask;
9f2cb71c
BH
304 bool enabled;
305 bool flush_pending;
8ceee660 306
9bc2fc9b
BH
307 unsigned int added_count;
308 unsigned int notified_count;
309 unsigned int removed_count;
85740cdf 310 unsigned int scatter_n;
2768935a
DP
311 struct page **page_ring;
312 unsigned int page_add;
313 unsigned int page_remove;
314 unsigned int page_recycle_count;
315 unsigned int page_recycle_failed;
316 unsigned int page_recycle_full;
317 unsigned int page_ptr_mask;
8ceee660
BH
318 unsigned int max_fill;
319 unsigned int fast_fill_trigger;
8ceee660
BH
320 unsigned int min_fill;
321 unsigned int min_overfill;
2768935a 322 unsigned int recycle_count;
90d683af 323 struct timer_list slow_fill;
8ceee660 324 unsigned int slow_fill_count;
8ceee660
BH
325};
326
327/**
328 * struct efx_buffer - An Efx general-purpose buffer
329 * @addr: host base address of the buffer
330 * @dma_addr: DMA base address of the buffer
331 * @len: Buffer length, in bytes
332 *
754c653a 333 * The NIC uses these buffers for its interrupt status registers and
8ceee660
BH
334 * MAC stats dumps.
335 */
336struct efx_buffer {
337 void *addr;
338 dma_addr_t dma_addr;
339 unsigned int len;
340};
341
342
8ceee660
BH
343enum efx_rx_alloc_method {
344 RX_ALLOC_METHOD_AUTO = 0,
345 RX_ALLOC_METHOD_SKB = 1,
346 RX_ALLOC_METHOD_PAGE = 2,
347};
348
349/**
350 * struct efx_channel - An Efx channel
351 *
352 * A channel comprises an event queue, at least one TX queue, at least
353 * one RX queue, and an associated tasklet for processing the event
354 * queue.
355 *
356 * @efx: Associated Efx NIC
8ceee660 357 * @channel: Channel instance number
7f967c01 358 * @type: Channel type definition
8ceee660
BH
359 * @enabled: Channel enabled indicator
360 * @irq: IRQ number (MSI and MSI-X only)
0d86ebd8 361 * @irq_moderation: IRQ moderation value (in hardware ticks)
8ceee660
BH
362 * @napi_dev: Net device used with NAPI
363 * @napi_str: NAPI control structure
8ceee660
BH
364 * @work_pending: Is work pending via NAPI?
365 * @eventq: Event queue buffer
ecc910f5 366 * @eventq_mask: Event queue pointer mask
8ceee660 367 * @eventq_read_ptr: Event queue read pointer
dd40781e 368 * @event_test_cpu: Last CPU to handle interrupt or test event for this channel
6fb70fd1
BH
369 * @irq_count: Number of IRQs since last adaptive moderation decision
370 * @irq_mod_score: IRQ moderation score
8ceee660 371 * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors
8ceee660
BH
372 * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors
373 * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors
c1ac403b 374 * @n_rx_mcast_mismatch: Count of unmatched multicast frames
8ceee660
BH
375 * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors
376 * @n_rx_overlength: Count of RX_OVERLENGTH errors
377 * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun
85740cdf
BH
378 * @n_rx_nodesc_trunc: Number of RX packets truncated and then dropped due to
379 * lack of descriptors
380 * @rx_pkt_n_frags: Number of fragments in next packet to be delivered by
381 * __efx_rx_packet(), or zero if there is none
382 * @rx_pkt_index: Ring index of first buffer for next packet to be delivered
383 * by __efx_rx_packet(), if @rx_pkt_n_frags != 0
8313aca3 384 * @rx_queue: RX queue for this channel
8313aca3 385 * @tx_queue: TX queues for this channel
8ceee660
BH
386 */
387struct efx_channel {
388 struct efx_nic *efx;
8ceee660 389 int channel;
7f967c01 390 const struct efx_channel_type *type;
dc8cfa55 391 bool enabled;
8ceee660 392 int irq;
8ceee660
BH
393 unsigned int irq_moderation;
394 struct net_device *napi_dev;
395 struct napi_struct napi_str;
dc8cfa55 396 bool work_pending;
8ceee660 397 struct efx_special_buffer eventq;
ecc910f5 398 unsigned int eventq_mask;
8ceee660 399 unsigned int eventq_read_ptr;
dd40781e 400 int event_test_cpu;
8ceee660 401
6fb70fd1
BH
402 unsigned int irq_count;
403 unsigned int irq_mod_score;
64d8ad6d
BH
404#ifdef CONFIG_RFS_ACCEL
405 unsigned int rfs_filters_added;
406#endif
6fb70fd1 407
8ceee660 408 unsigned n_rx_tobe_disc;
8ceee660
BH
409 unsigned n_rx_ip_hdr_chksum_err;
410 unsigned n_rx_tcp_udp_chksum_err;
c1ac403b 411 unsigned n_rx_mcast_mismatch;
8ceee660
BH
412 unsigned n_rx_frm_trunc;
413 unsigned n_rx_overlength;
414 unsigned n_skbuff_leaks;
85740cdf 415 unsigned int n_rx_nodesc_trunc;
8ceee660 416
85740cdf
BH
417 unsigned int rx_pkt_n_frags;
418 unsigned int rx_pkt_index;
8ceee660 419
8313aca3 420 struct efx_rx_queue rx_queue;
94b274bf 421 struct efx_tx_queue tx_queue[EFX_TXQ_TYPES];
8ceee660
BH
422};
423
7f967c01
BH
424/**
425 * struct efx_channel_type - distinguishes traffic and extra channels
426 * @handle_no_channel: Handle failure to allocate an extra channel
427 * @pre_probe: Set up extra state prior to initialisation
428 * @post_remove: Tear down extra state after finalisation, if allocated.
429 * May be called on channels that have not been probed.
430 * @get_name: Generate the channel's name (used for its IRQ handler)
431 * @copy: Copy the channel state prior to reallocation. May be %NULL if
432 * reallocation is not supported.
c31e5f9f 433 * @receive_skb: Handle an skb ready to be passed to netif_receive_skb()
7f967c01
BH
434 * @keep_eventq: Flag for whether event queue should be kept initialised
435 * while the device is stopped
436 */
437struct efx_channel_type {
438 void (*handle_no_channel)(struct efx_nic *);
439 int (*pre_probe)(struct efx_channel *);
c31e5f9f 440 void (*post_remove)(struct efx_channel *);
7f967c01
BH
441 void (*get_name)(struct efx_channel *, char *buf, size_t len);
442 struct efx_channel *(*copy)(const struct efx_channel *);
4a74dc65 443 bool (*receive_skb)(struct efx_channel *, struct sk_buff *);
7f967c01
BH
444 bool keep_eventq;
445};
446
398468ed
BH
447enum efx_led_mode {
448 EFX_LED_OFF = 0,
449 EFX_LED_ON = 1,
450 EFX_LED_DEFAULT = 2
451};
452
c459302d
BH
453#define STRING_TABLE_LOOKUP(val, member) \
454 ((val) < member ## _max) ? member ## _names[val] : "(invalid)"
455
18e83e4c 456extern const char *const efx_loopback_mode_names[];
c459302d
BH
457extern const unsigned int efx_loopback_mode_max;
458#define LOOPBACK_MODE(efx) \
459 STRING_TABLE_LOOKUP((efx)->loopback_mode, efx_loopback_mode)
460
18e83e4c 461extern const char *const efx_reset_type_names[];
c459302d
BH
462extern const unsigned int efx_reset_type_max;
463#define RESET_TYPE(type) \
464 STRING_TABLE_LOOKUP(type, efx_reset_type)
3273c2e8 465
8ceee660
BH
466enum efx_int_mode {
467 /* Be careful if altering to correct macro below */
468 EFX_INT_MODE_MSIX = 0,
469 EFX_INT_MODE_MSI = 1,
470 EFX_INT_MODE_LEGACY = 2,
471 EFX_INT_MODE_MAX /* Insert any new items before this */
472};
473#define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI)
474
8ceee660 475enum nic_state {
f16aeea0
BH
476 STATE_UNINIT = 0, /* device being probed/removed or is frozen */
477 STATE_READY = 1, /* hardware ready and netdev registered */
478 STATE_DISABLED = 2, /* device disabled due to hardware errors */
626950db 479 STATE_RECOVERY = 3, /* device recovering from PCI error */
8ceee660
BH
480};
481
8ceee660
BH
482/*
483 * Alignment of the skb->head which wraps a page-allocated RX buffer
484 *
485 * The skb allocated to wrap an rx_buffer can have this alignment. Since
486 * the data is memcpy'd from the rx_buf, it does not need to be equal to
c14ff2ea 487 * NET_IP_ALIGN.
8ceee660
BH
488 */
489#define EFX_PAGE_SKB_ALIGN 2
490
491/* Forward declaration */
492struct efx_nic;
493
494/* Pseudo bit-mask flow control field */
b5626946
DM
495#define EFX_FC_RX FLOW_CTRL_RX
496#define EFX_FC_TX FLOW_CTRL_TX
497#define EFX_FC_AUTO 4
8ceee660 498
eb50c0d6
BH
499/**
500 * struct efx_link_state - Current state of the link
501 * @up: Link is up
502 * @fd: Link is full-duplex
503 * @fc: Actual flow control flags
504 * @speed: Link speed (Mbps)
505 */
506struct efx_link_state {
507 bool up;
508 bool fd;
b5626946 509 u8 fc;
eb50c0d6
BH
510 unsigned int speed;
511};
512
fdaa9aed
SH
513static inline bool efx_link_state_equal(const struct efx_link_state *left,
514 const struct efx_link_state *right)
515{
516 return left->up == right->up && left->fd == right->fd &&
517 left->fc == right->fc && left->speed == right->speed;
518}
519
8ceee660
BH
520/**
521 * struct efx_phy_operations - Efx PHY operations table
c1c4f453
BH
522 * @probe: Probe PHY and initialise efx->mdio.mode_support, efx->mdio.mmds,
523 * efx->loopback_modes.
8ceee660
BH
524 * @init: Initialise PHY
525 * @fini: Shut down PHY
526 * @reconfigure: Reconfigure PHY (e.g. for new link parameters)
fdaa9aed
SH
527 * @poll: Update @link_state and report whether it changed.
528 * Serialised by the mac_lock.
177dfcd8
BH
529 * @get_settings: Get ethtool settings. Serialised by the mac_lock.
530 * @set_settings: Set ethtool settings. Serialised by the mac_lock.
af4ad9bc 531 * @set_npage_adv: Set abilities advertised in (Extended) Next Page
04cc8cac 532 * (only needed where AN bit is set in mmds)
4f16c073 533 * @test_alive: Test that PHY is 'alive' (online)
c1c4f453 534 * @test_name: Get the name of a PHY-specific test/result
4f16c073 535 * @run_tests: Run tests and record results as appropriate (offline).
1796721a 536 * Flags are the ethtool tests flags.
8ceee660
BH
537 */
538struct efx_phy_operations {
c1c4f453 539 int (*probe) (struct efx_nic *efx);
8ceee660
BH
540 int (*init) (struct efx_nic *efx);
541 void (*fini) (struct efx_nic *efx);
ff3b00a0 542 void (*remove) (struct efx_nic *efx);
d3245b28 543 int (*reconfigure) (struct efx_nic *efx);
fdaa9aed 544 bool (*poll) (struct efx_nic *efx);
177dfcd8
BH
545 void (*get_settings) (struct efx_nic *efx,
546 struct ethtool_cmd *ecmd);
547 int (*set_settings) (struct efx_nic *efx,
548 struct ethtool_cmd *ecmd);
af4ad9bc 549 void (*set_npage_adv) (struct efx_nic *efx, u32);
4f16c073 550 int (*test_alive) (struct efx_nic *efx);
c1c4f453 551 const char *(*test_name) (struct efx_nic *efx, unsigned int index);
1796721a 552 int (*run_tests) (struct efx_nic *efx, int *results, unsigned flags);
c087bd2c
SH
553 int (*get_module_eeprom) (struct efx_nic *efx,
554 struct ethtool_eeprom *ee,
555 u8 *data);
556 int (*get_module_info) (struct efx_nic *efx,
557 struct ethtool_modinfo *modinfo);
8ceee660
BH
558};
559
f8b87c17 560/**
49ce9c2c 561 * enum efx_phy_mode - PHY operating mode flags
f8b87c17
BH
562 * @PHY_MODE_NORMAL: on and should pass traffic
563 * @PHY_MODE_TX_DISABLED: on with TX disabled
3e133c44
BH
564 * @PHY_MODE_LOW_POWER: set to low power through MDIO
565 * @PHY_MODE_OFF: switched off through external control
f8b87c17
BH
566 * @PHY_MODE_SPECIAL: on but will not pass traffic
567 */
568enum efx_phy_mode {
569 PHY_MODE_NORMAL = 0,
570 PHY_MODE_TX_DISABLED = 1,
3e133c44
BH
571 PHY_MODE_LOW_POWER = 2,
572 PHY_MODE_OFF = 4,
f8b87c17
BH
573 PHY_MODE_SPECIAL = 8,
574};
575
576static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode)
577{
8c8661e4 578 return !!(mode & ~PHY_MODE_TX_DISABLED);
f8b87c17
BH
579}
580
8ceee660
BH
581/*
582 * Efx extended statistics
583 *
584 * Not all statistics are provided by all supported MACs. The purpose
585 * is this structure is to contain the raw statistics provided by each
586 * MAC.
587 */
588struct efx_mac_stats {
589 u64 tx_bytes;
590 u64 tx_good_bytes;
591 u64 tx_bad_bytes;
f9c76250
BH
592 u64 tx_packets;
593 u64 tx_bad;
594 u64 tx_pause;
595 u64 tx_control;
596 u64 tx_unicast;
597 u64 tx_multicast;
598 u64 tx_broadcast;
599 u64 tx_lt64;
600 u64 tx_64;
601 u64 tx_65_to_127;
602 u64 tx_128_to_255;
603 u64 tx_256_to_511;
604 u64 tx_512_to_1023;
605 u64 tx_1024_to_15xx;
606 u64 tx_15xx_to_jumbo;
607 u64 tx_gtjumbo;
608 u64 tx_collision;
609 u64 tx_single_collision;
610 u64 tx_multiple_collision;
611 u64 tx_excessive_collision;
612 u64 tx_deferred;
613 u64 tx_late_collision;
614 u64 tx_excessive_deferred;
615 u64 tx_non_tcpudp;
616 u64 tx_mac_src_error;
617 u64 tx_ip_src_error;
8ceee660
BH
618 u64 rx_bytes;
619 u64 rx_good_bytes;
620 u64 rx_bad_bytes;
f9c76250
BH
621 u64 rx_packets;
622 u64 rx_good;
623 u64 rx_bad;
624 u64 rx_pause;
625 u64 rx_control;
626 u64 rx_unicast;
627 u64 rx_multicast;
628 u64 rx_broadcast;
629 u64 rx_lt64;
630 u64 rx_64;
631 u64 rx_65_to_127;
632 u64 rx_128_to_255;
633 u64 rx_256_to_511;
634 u64 rx_512_to_1023;
635 u64 rx_1024_to_15xx;
636 u64 rx_15xx_to_jumbo;
637 u64 rx_gtjumbo;
638 u64 rx_bad_lt64;
639 u64 rx_bad_64_to_15xx;
640 u64 rx_bad_15xx_to_jumbo;
641 u64 rx_bad_gtjumbo;
642 u64 rx_overflow;
643 u64 rx_missed;
644 u64 rx_false_carrier;
645 u64 rx_symbol_error;
646 u64 rx_align_error;
647 u64 rx_length_error;
648 u64 rx_internal_error;
649 u64 rx_good_lt64;
8ceee660
BH
650};
651
652/* Number of bits used in a multicast filter hash address */
653#define EFX_MCAST_HASH_BITS 8
654
655/* Number of (single-bit) entries in a multicast filter hash */
656#define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS)
657
658/* An Efx multicast filter hash */
659union efx_multicast_hash {
660 u8 byte[EFX_MCAST_HASH_ENTRIES / 8];
661 efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8];
662};
663
64eebcfd 664struct efx_filter_state;
cd2d5b52
BH
665struct efx_vf;
666struct vfdi_status;
64eebcfd 667
8ceee660
BH
668/**
669 * struct efx_nic - an Efx NIC
670 * @name: Device name (net device name or bus id before net device registered)
671 * @pci_dev: The PCI device
672 * @type: Controller type attributes
673 * @legacy_irq: IRQ number
94dec6a2 674 * @legacy_irq_enabled: Are IRQs enabled on NIC (INT_EN_KER register)?
8d9853d9
BH
675 * @workqueue: Workqueue for port reconfigures and the HW monitor.
676 * Work items do not hold and must not acquire RTNL.
6977dc63 677 * @workqueue_name: Name of workqueue
8ceee660 678 * @reset_work: Scheduled reset workitem
8ceee660
BH
679 * @membase_phys: Memory BAR value as physical address
680 * @membase: Memory BAR value
8ceee660 681 * @interrupt_mode: Interrupt mode
cc180b69 682 * @timer_quantum_ns: Interrupt timer quantum, in nanoseconds
6fb70fd1
BH
683 * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues
684 * @irq_rx_moderation: IRQ moderation time for RX event queues
62776d03 685 * @msg_enable: Log message enable flags
f16aeea0 686 * @state: Device state number (%STATE_*). Serialised by the rtnl_lock.
a7d529ae 687 * @reset_pending: Bitmask for pending resets
8ceee660
BH
688 * @tx_queue: TX DMA queues
689 * @rx_queue: RX DMA queues
690 * @channel: Channels
4642610c 691 * @channel_name: Names for channels and their IRQs
7f967c01
BH
692 * @extra_channel_types: Types of extra (non-traffic) channels that
693 * should be allocated for this NIC
ecc910f5
SH
694 * @rxq_entries: Size of receive queues requested by user.
695 * @txq_entries: Size of transmit queues requested by user.
14bf718f
BH
696 * @txq_stop_thresh: TX queue fill level at or above which we stop it.
697 * @txq_wake_thresh: TX queue fill level at or below which we wake it.
28e47c49
BH
698 * @tx_dc_base: Base qword address in SRAM of TX queue descriptor caches
699 * @rx_dc_base: Base qword address in SRAM of RX queue descriptor caches
700 * @sram_lim_qw: Qword address limit of SRAM
0484e0db 701 * @next_buffer_table: First available buffer table id
28b581ab 702 * @n_channels: Number of channels in use
a4900ac9
BH
703 * @n_rx_channels: Number of channels used for RX (= number of RX queues)
704 * @n_tx_channels: Number of channels used for TX
272baeeb 705 * @rx_dma_len: Current maximum RX DMA length
8ceee660 706 * @rx_buffer_order: Order (log2) of number of pages for each RX buffer
85740cdf
BH
707 * @rx_buffer_truesize: Amortised allocation size of an RX buffer,
708 * for use in sk_buff::truesize
78d4189d 709 * @rx_hash_key: Toeplitz hash key for RSS
765c9f46 710 * @rx_indir_table: Indirection table for RSS
85740cdf 711 * @rx_scatter: Scatter mode enabled for receives
0484e0db
BH
712 * @int_error_count: Number of internal errors seen recently
713 * @int_error_expire: Time at which error count will be expired
8ceee660 714 * @irq_status: Interrupt status buffer
c28884c5 715 * @irq_zero_count: Number of legacy IRQs seen with queue flags == 0
1646a6f3 716 * @irq_level: IRQ level/index for IRQs not triggered by an event queue
dd40781e 717 * @selftest_work: Work item for asynchronous self-test
76884835 718 * @mtd_list: List of MTDs attached to the NIC
25985edc 719 * @nic_data: Hardware dependent state
8c8661e4 720 * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode,
e4abce85 721 * efx_monitor() and efx_reconfigure_port()
8ceee660 722 * @port_enabled: Port enabled indicator.
fdaa9aed
SH
723 * Serialises efx_stop_all(), efx_start_all(), efx_monitor() and
724 * efx_mac_work() with kernel interfaces. Safe to read under any
725 * one of the rtnl_lock, mac_lock, or netif_tx_lock, but all three must
726 * be held to modify it.
8ceee660
BH
727 * @port_initialized: Port initialized?
728 * @net_dev: Operating system network device. Consider holding the rtnl lock
8ceee660 729 * @stats_buffer: DMA buffer for statistics
8ceee660 730 * @phy_type: PHY type
8ceee660
BH
731 * @phy_op: PHY interface
732 * @phy_data: PHY private data (including PHY-specific stats)
68e7f45e 733 * @mdio: PHY MDIO interface
8880f4ec 734 * @mdio_bus: PHY MDIO bus ID (only used by Siena)
8c8661e4 735 * @phy_mode: PHY operating mode. Serialised by @mac_lock.
d3245b28 736 * @link_advertising: Autonegotiation advertising flags
eb50c0d6 737 * @link_state: Current state of the link
8ceee660
BH
738 * @n_link_state_changes: Number of times the link has changed state
739 * @promiscuous: Promiscuous flag. Protected by netif_tx_lock.
740 * @multicast_hash: Multicast hash table
04cc8cac 741 * @wanted_fc: Wanted flow control flags
a606f432
SH
742 * @fc_disable: When non-zero flow control is disabled. Typically used to
743 * ensure that network back pressure doesn't delay dma queue flushes.
744 * Serialised by the rtnl lock.
8be4f3e6 745 * @mac_work: Work item for changing MAC promiscuity and multicast hash
3273c2e8
BH
746 * @loopback_mode: Loopback status
747 * @loopback_modes: Supported loopback mode bitmask
748 * @loopback_selftest: Offline self-test private state
9f2cb71c
BH
749 * @drain_pending: Count of RX and TX queues that haven't been flushed and drained.
750 * @rxq_flush_pending: Count of number of receive queues that need to be flushed.
751 * Decremented when the efx_flush_rx_queue() is called.
752 * @rxq_flush_outstanding: Count of number of RX flushes started but not yet
753 * completed (either success or failure). Not used when MCDI is used to
754 * flush receive queues.
755 * @flush_wq: wait queue used by efx_nic_flush_queues() to wait for flush completions.
cd2d5b52
BH
756 * @vf: Array of &struct efx_vf objects.
757 * @vf_count: Number of VFs intended to be enabled.
758 * @vf_init_count: Number of VFs that have been fully initialised.
759 * @vi_scale: log2 number of vnics per VF.
760 * @vf_buftbl_base: The zeroth buffer table index used to back VF queues.
761 * @vfdi_status: Common VFDI status page to be dmad to VF address space.
762 * @local_addr_list: List of local addresses. Protected by %local_lock.
763 * @local_page_list: List of DMA addressable pages used to broadcast
764 * %local_addr_list. Protected by %local_lock.
765 * @local_lock: Mutex protecting %local_addr_list and %local_page_list.
766 * @peer_work: Work item to broadcast peer addresses to VMs.
7c236c43 767 * @ptp_data: PTP state data
ab28c12a
BH
768 * @monitor_work: Hardware monitor workitem
769 * @biu_lock: BIU (bus interface unit) lock
1646a6f3
BH
770 * @last_irq_cpu: Last CPU to handle a possible test interrupt. This
771 * field is used by efx_test_interrupts() to verify that an
772 * interrupt has occurred.
ab28c12a
BH
773 * @n_rx_nodesc_drop_cnt: RX no descriptor drop count
774 * @mac_stats: MAC statistics. These include all statistics the MACs
775 * can provide. Generic code converts these into a standard
776 * &struct net_device_stats.
777 * @stats_lock: Statistics update lock. Serialises statistics fetches
1cb34522 778 * and access to @mac_stats.
8ceee660 779 *
754c653a 780 * This is stored in the private area of the &struct net_device.
8ceee660
BH
781 */
782struct efx_nic {
ab28c12a
BH
783 /* The following fields should be written very rarely */
784
8ceee660
BH
785 char name[IFNAMSIZ];
786 struct pci_dev *pci_dev;
6602041b 787 unsigned int port_num;
8ceee660
BH
788 const struct efx_nic_type *type;
789 int legacy_irq;
94dec6a2 790 bool legacy_irq_enabled;
8ceee660 791 struct workqueue_struct *workqueue;
6977dc63 792 char workqueue_name[16];
8ceee660 793 struct work_struct reset_work;
086ea356 794 resource_size_t membase_phys;
8ceee660 795 void __iomem *membase;
ab28c12a 796
8ceee660 797 enum efx_int_mode interrupt_mode;
cc180b69 798 unsigned int timer_quantum_ns;
6fb70fd1
BH
799 bool irq_rx_adaptive;
800 unsigned int irq_rx_moderation;
62776d03 801 u32 msg_enable;
8ceee660 802
8ceee660 803 enum nic_state state;
a7d529ae 804 unsigned long reset_pending;
8ceee660 805
8313aca3 806 struct efx_channel *channel[EFX_MAX_CHANNELS];
efbc2d7c 807 char channel_name[EFX_MAX_CHANNELS][IFNAMSIZ + 6];
7f967c01
BH
808 const struct efx_channel_type *
809 extra_channel_type[EFX_MAX_EXTRA_CHANNELS];
8ceee660 810
ecc910f5
SH
811 unsigned rxq_entries;
812 unsigned txq_entries;
14bf718f
BH
813 unsigned int txq_stop_thresh;
814 unsigned int txq_wake_thresh;
815
28e47c49
BH
816 unsigned tx_dc_base;
817 unsigned rx_dc_base;
818 unsigned sram_lim_qw;
0484e0db 819 unsigned next_buffer_table;
a4900ac9
BH
820 unsigned n_channels;
821 unsigned n_rx_channels;
cd2d5b52 822 unsigned rss_spread;
97653431 823 unsigned tx_channel_offset;
a4900ac9 824 unsigned n_tx_channels;
272baeeb 825 unsigned int rx_dma_len;
8ceee660 826 unsigned int rx_buffer_order;
85740cdf 827 unsigned int rx_buffer_truesize;
1648a23f 828 unsigned int rx_page_buf_step;
2768935a 829 unsigned int rx_bufs_per_page;
1648a23f 830 unsigned int rx_pages_per_batch;
5d3a6fca 831 u8 rx_hash_key[40];
765c9f46 832 u32 rx_indir_table[128];
85740cdf 833 bool rx_scatter;
8ceee660 834
0484e0db
BH
835 unsigned int_error_count;
836 unsigned long int_error_expire;
837
8ceee660 838 struct efx_buffer irq_status;
c28884c5 839 unsigned irq_zero_count;
1646a6f3 840 unsigned irq_level;
dd40781e 841 struct delayed_work selftest_work;
8ceee660 842
76884835
BH
843#ifdef CONFIG_SFC_MTD
844 struct list_head mtd_list;
845#endif
4a5b504d 846
8880f4ec 847 void *nic_data;
8ceee660
BH
848
849 struct mutex mac_lock;
766ca0fa 850 struct work_struct mac_work;
dc8cfa55 851 bool port_enabled;
8ceee660 852
dc8cfa55 853 bool port_initialized;
8ceee660 854 struct net_device *net_dev;
8ceee660 855
8ceee660 856 struct efx_buffer stats_buffer;
8ceee660 857
c1c4f453 858 unsigned int phy_type;
6c8c2513 859 const struct efx_phy_operations *phy_op;
8ceee660 860 void *phy_data;
68e7f45e 861 struct mdio_if_info mdio;
8880f4ec 862 unsigned int mdio_bus;
f8b87c17 863 enum efx_phy_mode phy_mode;
8ceee660 864
d3245b28 865 u32 link_advertising;
eb50c0d6 866 struct efx_link_state link_state;
8ceee660
BH
867 unsigned int n_link_state_changes;
868
dc8cfa55 869 bool promiscuous;
8ceee660 870 union efx_multicast_hash multicast_hash;
b5626946 871 u8 wanted_fc;
a606f432 872 unsigned fc_disable;
8ceee660
BH
873
874 atomic_t rx_reset;
3273c2e8 875 enum efx_loopback_mode loopback_mode;
e58f69f4 876 u64 loopback_modes;
3273c2e8
BH
877
878 void *loopback_selftest;
64eebcfd
BH
879
880 struct efx_filter_state *filter_state;
ab28c12a 881
9f2cb71c
BH
882 atomic_t drain_pending;
883 atomic_t rxq_flush_pending;
884 atomic_t rxq_flush_outstanding;
885 wait_queue_head_t flush_wq;
886
cd2d5b52
BH
887#ifdef CONFIG_SFC_SRIOV
888 struct efx_channel *vfdi_channel;
889 struct efx_vf *vf;
890 unsigned vf_count;
891 unsigned vf_init_count;
892 unsigned vi_scale;
893 unsigned vf_buftbl_base;
894 struct efx_buffer vfdi_status;
895 struct list_head local_addr_list;
896 struct list_head local_page_list;
897 struct mutex local_lock;
898 struct work_struct peer_work;
899#endif
900
7c236c43 901 struct efx_ptp_data *ptp_data;
7c236c43 902
ab28c12a
BH
903 /* The following fields may be written more often */
904
905 struct delayed_work monitor_work ____cacheline_aligned_in_smp;
906 spinlock_t biu_lock;
1646a6f3 907 int last_irq_cpu;
ab28c12a
BH
908 unsigned n_rx_nodesc_drop_cnt;
909 struct efx_mac_stats mac_stats;
910 spinlock_t stats_lock;
8ceee660
BH
911};
912
55668611
BH
913static inline int efx_dev_registered(struct efx_nic *efx)
914{
915 return efx->net_dev->reg_state == NETREG_REGISTERED;
916}
917
8880f4ec
BH
918static inline unsigned int efx_port_num(struct efx_nic *efx)
919{
6602041b 920 return efx->port_num;
8880f4ec
BH
921}
922
8ceee660
BH
923/**
924 * struct efx_nic_type - Efx device type definition
ef2b90ee
BH
925 * @probe: Probe the controller
926 * @remove: Free resources allocated by probe()
927 * @init: Initialise the controller
28e47c49
BH
928 * @dimension_resources: Dimension controller resources (buffer table,
929 * and VIs once the available interrupt resources are clear)
ef2b90ee
BH
930 * @fini: Shut down the controller
931 * @monitor: Periodic function for polling link state and hardware monitor
0e2a9c7c
BH
932 * @map_reset_reason: Map ethtool reset reason to a reset method
933 * @map_reset_flags: Map ethtool reset flags to a reset method, if possible
ef2b90ee
BH
934 * @reset: Reset the controller hardware and possibly the PHY. This will
935 * be called while the controller is uninitialised.
936 * @probe_port: Probe the MAC and PHY
937 * @remove_port: Free resources allocated by probe_port()
40641ed9 938 * @handle_global_event: Handle a "global" event (may be %NULL)
ef2b90ee 939 * @prepare_flush: Prepare the hardware for flushing the DMA queues
d5e8cc6c 940 * @finish_flush: Clean up after flushing the DMA queues
ef2b90ee
BH
941 * @update_stats: Update statistics not provided by event handling
942 * @start_stats: Start the regular fetching of statistics
943 * @stop_stats: Stop the regular fetching of statistics
06629f07 944 * @set_id_led: Set state of identifying LED or revert to automatic function
ef2b90ee 945 * @push_irq_moderation: Apply interrupt moderation value
d3245b28 946 * @reconfigure_port: Push loopback/power/txdis changes to the MAC and PHY
30b81cda
BH
947 * @reconfigure_mac: Push MAC address, MTU, flow control and filter settings
948 * to the hardware. Serialised by the mac_lock.
710b208d 949 * @check_mac_fault: Check MAC fault state. True if fault present.
89c758fa
BH
950 * @get_wol: Get WoL configuration from driver state
951 * @set_wol: Push WoL configuration to the NIC
952 * @resume_wol: Synchronise WoL state between driver and MC (e.g. after resume)
d4f2cecc
BH
953 * @test_chip: Test registers. Should use efx_nic_test_registers(), and is
954 * expected to reset the NIC.
0aa3fbaa 955 * @test_nvram: Test validity of NVRAM contents
daeda630 956 * @revision: Hardware architecture revision
8ceee660
BH
957 * @mem_map_size: Memory BAR mapped size
958 * @txd_ptr_tbl_base: TX descriptor ring base address
959 * @rxd_ptr_tbl_base: RX descriptor ring base address
960 * @buf_tbl_base: Buffer table base address
961 * @evq_ptr_tbl_base: Event queue pointer table base address
962 * @evq_rptr_tbl_base: Event queue read-pointer table base address
8ceee660 963 * @max_dma_mask: Maximum possible DMA mask
85740cdf
BH
964 * @rx_buffer_hash_size: Size of hash at start of RX packet
965 * @rx_buffer_padding: Size of padding at end of RX packet
966 * @can_rx_scatter: NIC is able to scatter packet to multiple buffers
8ceee660
BH
967 * @max_interrupt_mode: Highest capability interrupt mode supported
968 * from &enum efx_init_mode.
969 * @phys_addr_channels: Number of channels with physically addressed
970 * descriptors
cc180b69 971 * @timer_period_max: Maximum period of interrupt timer (in ticks)
c383b537
BH
972 * @offload_features: net_device feature flags for protocol offload
973 * features implemented in hardware
8ceee660
BH
974 */
975struct efx_nic_type {
ef2b90ee
BH
976 int (*probe)(struct efx_nic *efx);
977 void (*remove)(struct efx_nic *efx);
978 int (*init)(struct efx_nic *efx);
28e47c49 979 void (*dimension_resources)(struct efx_nic *efx);
ef2b90ee
BH
980 void (*fini)(struct efx_nic *efx);
981 void (*monitor)(struct efx_nic *efx);
0e2a9c7c
BH
982 enum reset_type (*map_reset_reason)(enum reset_type reason);
983 int (*map_reset_flags)(u32 *flags);
ef2b90ee
BH
984 int (*reset)(struct efx_nic *efx, enum reset_type method);
985 int (*probe_port)(struct efx_nic *efx);
986 void (*remove_port)(struct efx_nic *efx);
40641ed9 987 bool (*handle_global_event)(struct efx_channel *channel, efx_qword_t *);
ef2b90ee 988 void (*prepare_flush)(struct efx_nic *efx);
d5e8cc6c 989 void (*finish_flush)(struct efx_nic *efx);
ef2b90ee
BH
990 void (*update_stats)(struct efx_nic *efx);
991 void (*start_stats)(struct efx_nic *efx);
992 void (*stop_stats)(struct efx_nic *efx);
06629f07 993 void (*set_id_led)(struct efx_nic *efx, enum efx_led_mode mode);
ef2b90ee 994 void (*push_irq_moderation)(struct efx_channel *channel);
d3245b28 995 int (*reconfigure_port)(struct efx_nic *efx);
710b208d
BH
996 int (*reconfigure_mac)(struct efx_nic *efx);
997 bool (*check_mac_fault)(struct efx_nic *efx);
89c758fa
BH
998 void (*get_wol)(struct efx_nic *efx, struct ethtool_wolinfo *wol);
999 int (*set_wol)(struct efx_nic *efx, u32 type);
1000 void (*resume_wol)(struct efx_nic *efx);
d4f2cecc 1001 int (*test_chip)(struct efx_nic *efx, struct efx_self_tests *tests);
0aa3fbaa 1002 int (*test_nvram)(struct efx_nic *efx);
b895d73e 1003
daeda630 1004 int revision;
8ceee660
BH
1005 unsigned int mem_map_size;
1006 unsigned int txd_ptr_tbl_base;
1007 unsigned int rxd_ptr_tbl_base;
1008 unsigned int buf_tbl_base;
1009 unsigned int evq_ptr_tbl_base;
1010 unsigned int evq_rptr_tbl_base;
9bbd7d9a 1011 u64 max_dma_mask;
39c9cf07 1012 unsigned int rx_buffer_hash_size;
8ceee660 1013 unsigned int rx_buffer_padding;
85740cdf 1014 bool can_rx_scatter;
8ceee660
BH
1015 unsigned int max_interrupt_mode;
1016 unsigned int phys_addr_channels;
cc180b69 1017 unsigned int timer_period_max;
c8f44aff 1018 netdev_features_t offload_features;
8ceee660
BH
1019};
1020
1021/**************************************************************************
1022 *
1023 * Prototypes and inline functions
1024 *
1025 *************************************************************************/
1026
f7d12cdc
BH
1027static inline struct efx_channel *
1028efx_get_channel(struct efx_nic *efx, unsigned index)
1029{
1030 EFX_BUG_ON_PARANOID(index >= efx->n_channels);
8313aca3 1031 return efx->channel[index];
f7d12cdc
BH
1032}
1033
8ceee660
BH
1034/* Iterate over all used channels */
1035#define efx_for_each_channel(_channel, _efx) \
8313aca3
BH
1036 for (_channel = (_efx)->channel[0]; \
1037 _channel; \
1038 _channel = (_channel->channel + 1 < (_efx)->n_channels) ? \
1039 (_efx)->channel[_channel->channel + 1] : NULL)
8ceee660 1040
7f967c01
BH
1041/* Iterate over all used channels in reverse */
1042#define efx_for_each_channel_rev(_channel, _efx) \
1043 for (_channel = (_efx)->channel[(_efx)->n_channels - 1]; \
1044 _channel; \
1045 _channel = _channel->channel ? \
1046 (_efx)->channel[_channel->channel - 1] : NULL)
1047
97653431
BH
1048static inline struct efx_tx_queue *
1049efx_get_tx_queue(struct efx_nic *efx, unsigned index, unsigned type)
1050{
1051 EFX_BUG_ON_PARANOID(index >= efx->n_tx_channels ||
1052 type >= EFX_TXQ_TYPES);
1053 return &efx->channel[efx->tx_channel_offset + index]->tx_queue[type];
1054}
f7d12cdc 1055
525da907
BH
1056static inline bool efx_channel_has_tx_queues(struct efx_channel *channel)
1057{
1058 return channel->channel - channel->efx->tx_channel_offset <
1059 channel->efx->n_tx_channels;
1060}
1061
f7d12cdc
BH
1062static inline struct efx_tx_queue *
1063efx_channel_get_tx_queue(struct efx_channel *channel, unsigned type)
1064{
525da907
BH
1065 EFX_BUG_ON_PARANOID(!efx_channel_has_tx_queues(channel) ||
1066 type >= EFX_TXQ_TYPES);
1067 return &channel->tx_queue[type];
f7d12cdc 1068}
8ceee660 1069
94b274bf
BH
1070static inline bool efx_tx_queue_used(struct efx_tx_queue *tx_queue)
1071{
1072 return !(tx_queue->efx->net_dev->num_tc < 2 &&
1073 tx_queue->queue & EFX_TXQ_TYPE_HIGHPRI);
1074}
1075
8ceee660
BH
1076/* Iterate over all TX queues belonging to a channel */
1077#define efx_for_each_channel_tx_queue(_tx_queue, _channel) \
525da907
BH
1078 if (!efx_channel_has_tx_queues(_channel)) \
1079 ; \
1080 else \
1081 for (_tx_queue = (_channel)->tx_queue; \
94b274bf
BH
1082 _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES && \
1083 efx_tx_queue_used(_tx_queue); \
525da907 1084 _tx_queue++)
8ceee660 1085
94b274bf
BH
1086/* Iterate over all possible TX queues belonging to a channel */
1087#define efx_for_each_possible_channel_tx_queue(_tx_queue, _channel) \
73e0026f
BH
1088 if (!efx_channel_has_tx_queues(_channel)) \
1089 ; \
1090 else \
1091 for (_tx_queue = (_channel)->tx_queue; \
1092 _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES; \
1093 _tx_queue++)
94b274bf 1094
525da907
BH
1095static inline bool efx_channel_has_rx_queue(struct efx_channel *channel)
1096{
79d68b37 1097 return channel->rx_queue.core_index >= 0;
525da907
BH
1098}
1099
f7d12cdc
BH
1100static inline struct efx_rx_queue *
1101efx_channel_get_rx_queue(struct efx_channel *channel)
1102{
525da907
BH
1103 EFX_BUG_ON_PARANOID(!efx_channel_has_rx_queue(channel));
1104 return &channel->rx_queue;
f7d12cdc
BH
1105}
1106
8ceee660
BH
1107/* Iterate over all RX queues belonging to a channel */
1108#define efx_for_each_channel_rx_queue(_rx_queue, _channel) \
525da907
BH
1109 if (!efx_channel_has_rx_queue(_channel)) \
1110 ; \
1111 else \
1112 for (_rx_queue = &(_channel)->rx_queue; \
1113 _rx_queue; \
1114 _rx_queue = NULL)
8ceee660 1115
ba1e8a35
BH
1116static inline struct efx_channel *
1117efx_rx_queue_channel(struct efx_rx_queue *rx_queue)
1118{
8313aca3 1119 return container_of(rx_queue, struct efx_channel, rx_queue);
ba1e8a35
BH
1120}
1121
1122static inline int efx_rx_queue_index(struct efx_rx_queue *rx_queue)
1123{
8313aca3 1124 return efx_rx_queue_channel(rx_queue)->channel;
ba1e8a35
BH
1125}
1126
8ceee660
BH
1127/* Returns a pointer to the specified receive buffer in the RX
1128 * descriptor queue.
1129 */
1130static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue,
1131 unsigned int index)
1132{
807540ba 1133 return &rx_queue->buffer[index];
8ceee660
BH
1134}
1135
8ceee660
BH
1136
1137/**
1138 * EFX_MAX_FRAME_LEN - calculate maximum frame length
1139 *
1140 * This calculates the maximum frame length that will be used for a
1141 * given MTU. The frame length will be equal to the MTU plus a
1142 * constant amount of header space and padding. This is the quantity
1143 * that the net driver will program into the MAC as the maximum frame
1144 * length.
1145 *
754c653a 1146 * The 10G MAC requires 8-byte alignment on the frame
8ceee660 1147 * length, so we round up to the nearest 8.
cc11763b
BH
1148 *
1149 * Re-clocking by the XGXS on RX can reduce an IPG to 32 bits (half an
1150 * XGMII cycle). If the frame length reaches the maximum value in the
1151 * same cycle, the XMAC can miss the IPG altogether. We work around
1152 * this by adding a further 16 bytes.
8ceee660
BH
1153 */
1154#define EFX_MAX_FRAME_LEN(mtu) \
cc11763b 1155 ((((mtu) + ETH_HLEN + VLAN_HLEN + 4/* FCS */ + 7) & ~7) + 16)
8ceee660 1156
7c236c43
SH
1157static inline bool efx_xmit_with_hwtstamp(struct sk_buff *skb)
1158{
1159 return skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP;
1160}
1161static inline void efx_xmit_hwtstamp_pending(struct sk_buff *skb)
1162{
1163 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
1164}
8ceee660
BH
1165
1166#endif /* EFX_NET_DRIVER_H */
This page took 0.66629 seconds and 5 git commands to generate.