sfc: Document current usage of efx_rx_buffer::len and efx_nic::rx_buffer_len
[deliverable/linux.git] / drivers / net / ethernet / sfc / net_driver.h
CommitLineData
8ceee660
BH
1/****************************************************************************
2 * Driver for Solarflare Solarstorm network controllers and boards
3 * Copyright 2005-2006 Fen Systems Ltd.
0a6f40c6 4 * Copyright 2005-2011 Solarflare Communications Inc.
8ceee660
BH
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation, incorporated herein by reference.
9 */
10
11/* Common definitions for all Efx net driver code */
12
13#ifndef EFX_NET_DRIVER_H
14#define EFX_NET_DRIVER_H
15
8ceee660
BH
16#include <linux/netdevice.h>
17#include <linux/etherdevice.h>
18#include <linux/ethtool.h>
19#include <linux/if_vlan.h>
90d683af 20#include <linux/timer.h>
68e7f45e 21#include <linux/mdio.h>
8ceee660
BH
22#include <linux/list.h>
23#include <linux/pci.h>
24#include <linux/device.h>
25#include <linux/highmem.h>
26#include <linux/workqueue.h>
cd2d5b52 27#include <linux/mutex.h>
10ed61c4 28#include <linux/vmalloc.h>
37b5a603 29#include <linux/i2c.h>
8ceee660
BH
30
31#include "enum.h"
32#include "bitfield.h"
8ceee660 33
8ceee660
BH
34/**************************************************************************
35 *
36 * Build definitions
37 *
38 **************************************************************************/
c5d5f5fd 39
25ce2002 40#define EFX_DRIVER_VERSION "3.2"
8ceee660 41
5f3f9d6c 42#ifdef DEBUG
8ceee660
BH
43#define EFX_BUG_ON_PARANOID(x) BUG_ON(x)
44#define EFX_WARN_ON_PARANOID(x) WARN_ON(x)
45#else
46#define EFX_BUG_ON_PARANOID(x) do {} while (0)
47#define EFX_WARN_ON_PARANOID(x) do {} while (0)
48#endif
49
8ceee660
BH
50/**************************************************************************
51 *
52 * Efx data structures
53 *
54 **************************************************************************/
55
a16e5b24 56#define EFX_MAX_CHANNELS 32U
8ceee660 57#define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS
cd2d5b52 58#define EFX_EXTRA_CHANNEL_IOV 0
7c236c43
SH
59#define EFX_EXTRA_CHANNEL_PTP 1
60#define EFX_MAX_EXTRA_CHANNELS 2U
8ceee660 61
a4900ac9
BH
62/* Checksum generation is a per-queue option in hardware, so each
63 * queue visible to the networking core is backed by two hardware TX
64 * queues. */
94b274bf
BH
65#define EFX_MAX_TX_TC 2
66#define EFX_MAX_CORE_TX_QUEUES (EFX_MAX_TX_TC * EFX_MAX_CHANNELS)
67#define EFX_TXQ_TYPE_OFFLOAD 1 /* flag */
68#define EFX_TXQ_TYPE_HIGHPRI 2 /* flag */
69#define EFX_TXQ_TYPES 4
70#define EFX_MAX_TX_QUEUES (EFX_TXQ_TYPES * EFX_MAX_CHANNELS)
60ac1065 71
7c236c43
SH
72/* Forward declare Precision Time Protocol (PTP) support structure. */
73struct efx_ptp_data;
74
d4f2cecc
BH
75struct efx_self_tests;
76
8ceee660
BH
77/**
78 * struct efx_special_buffer - An Efx special buffer
79 * @addr: CPU base address of the buffer
80 * @dma_addr: DMA base address of the buffer
81 * @len: Buffer length, in bytes
82 * @index: Buffer index within controller;s buffer table
83 * @entries: Number of buffer table entries
84 *
85 * Special buffers are used for the event queues and the TX and RX
86 * descriptor queues for each channel. They are *not* used for the
87 * actual transmit and receive buffers.
8ceee660
BH
88 */
89struct efx_special_buffer {
90 void *addr;
91 dma_addr_t dma_addr;
92 unsigned int len;
5bbe2f4f
BH
93 unsigned int index;
94 unsigned int entries;
8ceee660
BH
95};
96
97/**
7668ff9c
BH
98 * struct efx_tx_buffer - buffer state for a TX descriptor
99 * @skb: When @flags & %EFX_TX_BUF_SKB, the associated socket buffer to be
100 * freed when descriptor completes
f7251a9c
BH
101 * @heap_buf: When @flags & %EFX_TX_BUF_HEAP, the associated heap buffer to be
102 * freed when descriptor completes.
8ceee660 103 * @dma_addr: DMA address of the fragment.
7668ff9c 104 * @flags: Flags for allocation and DMA mapping type
8ceee660
BH
105 * @len: Length of this fragment.
106 * This field is zero when the queue slot is empty.
8ceee660
BH
107 * @unmap_len: Length of this fragment to unmap
108 */
109struct efx_tx_buffer {
7668ff9c
BH
110 union {
111 const struct sk_buff *skb;
f7251a9c 112 void *heap_buf;
7668ff9c 113 };
8ceee660 114 dma_addr_t dma_addr;
7668ff9c 115 unsigned short flags;
8ceee660 116 unsigned short len;
8ceee660
BH
117 unsigned short unmap_len;
118};
7668ff9c
BH
119#define EFX_TX_BUF_CONT 1 /* not last descriptor of packet */
120#define EFX_TX_BUF_SKB 2 /* buffer is last part of skb */
f7251a9c 121#define EFX_TX_BUF_HEAP 4 /* buffer was allocated with kmalloc() */
7668ff9c 122#define EFX_TX_BUF_MAP_SINGLE 8 /* buffer was mapped with dma_map_single() */
8ceee660
BH
123
124/**
125 * struct efx_tx_queue - An Efx TX queue
126 *
127 * This is a ring buffer of TX fragments.
128 * Since the TX completion path always executes on the same
129 * CPU and the xmit path can operate on different CPUs,
130 * performance is increased by ensuring that the completion
131 * path and the xmit path operate on different cache lines.
132 * This is particularly important if the xmit path is always
133 * executing on one CPU which is different from the completion
134 * path. There is also a cache line for members which are
135 * read but not written on the fast path.
136 *
137 * @efx: The associated Efx NIC
138 * @queue: DMA queue number
8ceee660 139 * @channel: The associated channel
c04bfc6b 140 * @core_txq: The networking core TX queue structure
8ceee660 141 * @buffer: The software buffer ring
f7251a9c 142 * @tsoh_page: Array of pages of TSO header buffers
8ceee660 143 * @txd: The hardware descriptor ring
ecc910f5 144 * @ptr_mask: The size of the ring minus 1.
94b274bf 145 * @initialised: Has hardware queue been initialised?
8ceee660
BH
146 * @read_count: Current read pointer.
147 * This is the number of buffers that have been removed from both rings.
cd38557d
BH
148 * @old_write_count: The value of @write_count when last checked.
149 * This is here for performance reasons. The xmit path will
150 * only get the up-to-date value of @write_count if this
151 * variable indicates that the queue is empty. This is to
152 * avoid cache-line ping-pong between the xmit path and the
153 * completion path.
8ceee660
BH
154 * @insert_count: Current insert pointer
155 * This is the number of buffers that have been added to the
156 * software ring.
157 * @write_count: Current write pointer
158 * This is the number of buffers that have been added to the
159 * hardware ring.
160 * @old_read_count: The value of read_count when last checked.
161 * This is here for performance reasons. The xmit path will
162 * only get the up-to-date value of read_count if this
163 * variable indicates that the queue is full. This is to
164 * avoid cache-line ping-pong between the xmit path and the
165 * completion path.
b9b39b62
BH
166 * @tso_bursts: Number of times TSO xmit invoked by kernel
167 * @tso_long_headers: Number of packets with headers too long for standard
168 * blocks
169 * @tso_packets: Number of packets via the TSO xmit path
cd38557d
BH
170 * @pushes: Number of times the TX push feature has been used
171 * @empty_read_count: If the completion path has seen the queue as empty
172 * and the transmission path has not yet checked this, the value of
173 * @read_count bitwise-added to %EFX_EMPTY_COUNT_VALID; otherwise 0.
8ceee660
BH
174 */
175struct efx_tx_queue {
176 /* Members which don't change on the fast path */
177 struct efx_nic *efx ____cacheline_aligned_in_smp;
a4900ac9 178 unsigned queue;
8ceee660 179 struct efx_channel *channel;
c04bfc6b 180 struct netdev_queue *core_txq;
8ceee660 181 struct efx_tx_buffer *buffer;
f7251a9c 182 struct efx_buffer *tsoh_page;
8ceee660 183 struct efx_special_buffer txd;
ecc910f5 184 unsigned int ptr_mask;
94b274bf 185 bool initialised;
8ceee660
BH
186
187 /* Members used mainly on the completion path */
188 unsigned int read_count ____cacheline_aligned_in_smp;
cd38557d 189 unsigned int old_write_count;
8ceee660
BH
190
191 /* Members used only on the xmit path */
192 unsigned int insert_count ____cacheline_aligned_in_smp;
193 unsigned int write_count;
194 unsigned int old_read_count;
b9b39b62
BH
195 unsigned int tso_bursts;
196 unsigned int tso_long_headers;
197 unsigned int tso_packets;
cd38557d
BH
198 unsigned int pushes;
199
200 /* Members shared between paths and sometimes updated */
201 unsigned int empty_read_count ____cacheline_aligned_in_smp;
202#define EFX_EMPTY_COUNT_VALID 0x80000000
525d9e82 203 atomic_t flush_outstanding;
8ceee660
BH
204};
205
206/**
207 * struct efx_rx_buffer - An Efx RX data buffer
208 * @dma_addr: DMA base address of the buffer
97d48a10 209 * @page: The associated page buffer.
db339569 210 * Will be %NULL if the buffer slot is currently free.
97d48a10 211 * @page_offset: Offset within page
80c2e716
BH
212 * @len: If pending: length for DMA descriptor.
213 * If completed: received length, excluding hash prefix.
db339569 214 * @flags: Flags for buffer and packet state.
8ceee660
BH
215 */
216struct efx_rx_buffer {
217 dma_addr_t dma_addr;
97d48a10 218 struct page *page;
b590ace0
BH
219 u16 page_offset;
220 u16 len;
db339569 221 u16 flags;
8ceee660 222};
db339569
BH
223#define EFX_RX_PKT_CSUMMED 0x0002
224#define EFX_RX_PKT_DISCARD 0x0004
8ceee660 225
62b330ba
SH
226/**
227 * struct efx_rx_page_state - Page-based rx buffer state
228 *
229 * Inserted at the start of every page allocated for receive buffers.
230 * Used to facilitate sharing dma mappings between recycled rx buffers
231 * and those passed up to the kernel.
232 *
233 * @refcnt: Number of struct efx_rx_buffer's referencing this page.
234 * When refcnt falls to zero, the page is unmapped for dma
235 * @dma_addr: The dma address of this page.
236 */
237struct efx_rx_page_state {
238 unsigned refcnt;
239 dma_addr_t dma_addr;
240
241 unsigned int __pad[0] ____cacheline_aligned;
242};
243
8ceee660
BH
244/**
245 * struct efx_rx_queue - An Efx RX queue
246 * @efx: The associated Efx NIC
79d68b37
SH
247 * @core_index: Index of network core RX queue. Will be >= 0 iff this
248 * is associated with a real RX queue.
8ceee660
BH
249 * @buffer: The software buffer ring
250 * @rxd: The hardware descriptor ring
ecc910f5 251 * @ptr_mask: The size of the ring minus 1.
9f2cb71c
BH
252 * @enabled: Receive queue enabled indicator.
253 * @flush_pending: Set when a RX flush is pending. Has the same lifetime as
254 * @rxq_flush_pending.
8ceee660
BH
255 * @added_count: Number of buffers added to the receive queue.
256 * @notified_count: Number of buffers given to NIC (<= @added_count).
257 * @removed_count: Number of buffers removed from the receive queue.
8ceee660
BH
258 * @max_fill: RX descriptor maximum fill level (<= ring size)
259 * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill
260 * (<= @max_fill)
8ceee660
BH
261 * @min_fill: RX descriptor minimum non-zero fill level.
262 * This records the minimum fill level observed when a ring
263 * refill was triggered.
90d683af 264 * @slow_fill: Timer used to defer efx_nic_generate_fill_event().
8ceee660
BH
265 */
266struct efx_rx_queue {
267 struct efx_nic *efx;
79d68b37 268 int core_index;
8ceee660
BH
269 struct efx_rx_buffer *buffer;
270 struct efx_special_buffer rxd;
ecc910f5 271 unsigned int ptr_mask;
9f2cb71c
BH
272 bool enabled;
273 bool flush_pending;
8ceee660
BH
274
275 int added_count;
276 int notified_count;
277 int removed_count;
8ceee660
BH
278 unsigned int max_fill;
279 unsigned int fast_fill_trigger;
8ceee660
BH
280 unsigned int min_fill;
281 unsigned int min_overfill;
90d683af 282 struct timer_list slow_fill;
8ceee660 283 unsigned int slow_fill_count;
8ceee660
BH
284};
285
286/**
287 * struct efx_buffer - An Efx general-purpose buffer
288 * @addr: host base address of the buffer
289 * @dma_addr: DMA base address of the buffer
290 * @len: Buffer length, in bytes
291 *
754c653a 292 * The NIC uses these buffers for its interrupt status registers and
8ceee660
BH
293 * MAC stats dumps.
294 */
295struct efx_buffer {
296 void *addr;
297 dma_addr_t dma_addr;
298 unsigned int len;
299};
300
301
8ceee660
BH
302enum efx_rx_alloc_method {
303 RX_ALLOC_METHOD_AUTO = 0,
304 RX_ALLOC_METHOD_SKB = 1,
305 RX_ALLOC_METHOD_PAGE = 2,
306};
307
308/**
309 * struct efx_channel - An Efx channel
310 *
311 * A channel comprises an event queue, at least one TX queue, at least
312 * one RX queue, and an associated tasklet for processing the event
313 * queue.
314 *
315 * @efx: Associated Efx NIC
8ceee660 316 * @channel: Channel instance number
7f967c01 317 * @type: Channel type definition
8ceee660
BH
318 * @enabled: Channel enabled indicator
319 * @irq: IRQ number (MSI and MSI-X only)
0d86ebd8 320 * @irq_moderation: IRQ moderation value (in hardware ticks)
8ceee660
BH
321 * @napi_dev: Net device used with NAPI
322 * @napi_str: NAPI control structure
8ceee660
BH
323 * @work_pending: Is work pending via NAPI?
324 * @eventq: Event queue buffer
ecc910f5 325 * @eventq_mask: Event queue pointer mask
8ceee660 326 * @eventq_read_ptr: Event queue read pointer
dd40781e 327 * @event_test_cpu: Last CPU to handle interrupt or test event for this channel
6fb70fd1
BH
328 * @irq_count: Number of IRQs since last adaptive moderation decision
329 * @irq_mod_score: IRQ moderation score
8ceee660 330 * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors
8ceee660
BH
331 * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors
332 * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors
c1ac403b 333 * @n_rx_mcast_mismatch: Count of unmatched multicast frames
8ceee660
BH
334 * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors
335 * @n_rx_overlength: Count of RX_OVERLENGTH errors
336 * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun
8313aca3 337 * @rx_queue: RX queue for this channel
8313aca3 338 * @tx_queue: TX queues for this channel
8ceee660
BH
339 */
340struct efx_channel {
341 struct efx_nic *efx;
8ceee660 342 int channel;
7f967c01 343 const struct efx_channel_type *type;
dc8cfa55 344 bool enabled;
8ceee660 345 int irq;
8ceee660
BH
346 unsigned int irq_moderation;
347 struct net_device *napi_dev;
348 struct napi_struct napi_str;
dc8cfa55 349 bool work_pending;
8ceee660 350 struct efx_special_buffer eventq;
ecc910f5 351 unsigned int eventq_mask;
8ceee660 352 unsigned int eventq_read_ptr;
dd40781e 353 int event_test_cpu;
8ceee660 354
6fb70fd1
BH
355 unsigned int irq_count;
356 unsigned int irq_mod_score;
64d8ad6d
BH
357#ifdef CONFIG_RFS_ACCEL
358 unsigned int rfs_filters_added;
359#endif
6fb70fd1 360
8ceee660 361 unsigned n_rx_tobe_disc;
8ceee660
BH
362 unsigned n_rx_ip_hdr_chksum_err;
363 unsigned n_rx_tcp_udp_chksum_err;
c1ac403b 364 unsigned n_rx_mcast_mismatch;
8ceee660
BH
365 unsigned n_rx_frm_trunc;
366 unsigned n_rx_overlength;
367 unsigned n_skbuff_leaks;
368
369 /* Used to pipeline received packets in order to optimise memory
370 * access with prefetches.
371 */
372 struct efx_rx_buffer *rx_pkt;
8ceee660 373
8313aca3 374 struct efx_rx_queue rx_queue;
94b274bf 375 struct efx_tx_queue tx_queue[EFX_TXQ_TYPES];
8ceee660
BH
376};
377
7f967c01
BH
378/**
379 * struct efx_channel_type - distinguishes traffic and extra channels
380 * @handle_no_channel: Handle failure to allocate an extra channel
381 * @pre_probe: Set up extra state prior to initialisation
382 * @post_remove: Tear down extra state after finalisation, if allocated.
383 * May be called on channels that have not been probed.
384 * @get_name: Generate the channel's name (used for its IRQ handler)
385 * @copy: Copy the channel state prior to reallocation. May be %NULL if
386 * reallocation is not supported.
c31e5f9f 387 * @receive_skb: Handle an skb ready to be passed to netif_receive_skb()
7f967c01
BH
388 * @keep_eventq: Flag for whether event queue should be kept initialised
389 * while the device is stopped
390 */
391struct efx_channel_type {
392 void (*handle_no_channel)(struct efx_nic *);
393 int (*pre_probe)(struct efx_channel *);
c31e5f9f 394 void (*post_remove)(struct efx_channel *);
7f967c01
BH
395 void (*get_name)(struct efx_channel *, char *buf, size_t len);
396 struct efx_channel *(*copy)(const struct efx_channel *);
4a74dc65 397 bool (*receive_skb)(struct efx_channel *, struct sk_buff *);
7f967c01
BH
398 bool keep_eventq;
399};
400
398468ed
BH
401enum efx_led_mode {
402 EFX_LED_OFF = 0,
403 EFX_LED_ON = 1,
404 EFX_LED_DEFAULT = 2
405};
406
c459302d
BH
407#define STRING_TABLE_LOOKUP(val, member) \
408 ((val) < member ## _max) ? member ## _names[val] : "(invalid)"
409
18e83e4c 410extern const char *const efx_loopback_mode_names[];
c459302d
BH
411extern const unsigned int efx_loopback_mode_max;
412#define LOOPBACK_MODE(efx) \
413 STRING_TABLE_LOOKUP((efx)->loopback_mode, efx_loopback_mode)
414
18e83e4c 415extern const char *const efx_reset_type_names[];
c459302d
BH
416extern const unsigned int efx_reset_type_max;
417#define RESET_TYPE(type) \
418 STRING_TABLE_LOOKUP(type, efx_reset_type)
3273c2e8 419
8ceee660
BH
420enum efx_int_mode {
421 /* Be careful if altering to correct macro below */
422 EFX_INT_MODE_MSIX = 0,
423 EFX_INT_MODE_MSI = 1,
424 EFX_INT_MODE_LEGACY = 2,
425 EFX_INT_MODE_MAX /* Insert any new items before this */
426};
427#define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI)
428
8ceee660 429enum nic_state {
f16aeea0
BH
430 STATE_UNINIT = 0, /* device being probed/removed or is frozen */
431 STATE_READY = 1, /* hardware ready and netdev registered */
432 STATE_DISABLED = 2, /* device disabled due to hardware errors */
626950db 433 STATE_RECOVERY = 3, /* device recovering from PCI error */
8ceee660
BH
434};
435
436/*
437 * Alignment of page-allocated RX buffers
438 *
439 * Controls the number of bytes inserted at the start of an RX buffer.
440 * This is the equivalent of NET_IP_ALIGN [which controls the alignment
441 * of the skb->head for hardware DMA].
442 */
13e9ab11 443#ifdef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
8ceee660
BH
444#define EFX_PAGE_IP_ALIGN 0
445#else
446#define EFX_PAGE_IP_ALIGN NET_IP_ALIGN
447#endif
448
449/*
450 * Alignment of the skb->head which wraps a page-allocated RX buffer
451 *
452 * The skb allocated to wrap an rx_buffer can have this alignment. Since
453 * the data is memcpy'd from the rx_buf, it does not need to be equal to
454 * EFX_PAGE_IP_ALIGN.
455 */
456#define EFX_PAGE_SKB_ALIGN 2
457
458/* Forward declaration */
459struct efx_nic;
460
461/* Pseudo bit-mask flow control field */
b5626946
DM
462#define EFX_FC_RX FLOW_CTRL_RX
463#define EFX_FC_TX FLOW_CTRL_TX
464#define EFX_FC_AUTO 4
8ceee660 465
eb50c0d6
BH
466/**
467 * struct efx_link_state - Current state of the link
468 * @up: Link is up
469 * @fd: Link is full-duplex
470 * @fc: Actual flow control flags
471 * @speed: Link speed (Mbps)
472 */
473struct efx_link_state {
474 bool up;
475 bool fd;
b5626946 476 u8 fc;
eb50c0d6
BH
477 unsigned int speed;
478};
479
fdaa9aed
SH
480static inline bool efx_link_state_equal(const struct efx_link_state *left,
481 const struct efx_link_state *right)
482{
483 return left->up == right->up && left->fd == right->fd &&
484 left->fc == right->fc && left->speed == right->speed;
485}
486
8ceee660
BH
487/**
488 * struct efx_phy_operations - Efx PHY operations table
c1c4f453
BH
489 * @probe: Probe PHY and initialise efx->mdio.mode_support, efx->mdio.mmds,
490 * efx->loopback_modes.
8ceee660
BH
491 * @init: Initialise PHY
492 * @fini: Shut down PHY
493 * @reconfigure: Reconfigure PHY (e.g. for new link parameters)
fdaa9aed
SH
494 * @poll: Update @link_state and report whether it changed.
495 * Serialised by the mac_lock.
177dfcd8
BH
496 * @get_settings: Get ethtool settings. Serialised by the mac_lock.
497 * @set_settings: Set ethtool settings. Serialised by the mac_lock.
af4ad9bc 498 * @set_npage_adv: Set abilities advertised in (Extended) Next Page
04cc8cac 499 * (only needed where AN bit is set in mmds)
4f16c073 500 * @test_alive: Test that PHY is 'alive' (online)
c1c4f453 501 * @test_name: Get the name of a PHY-specific test/result
4f16c073 502 * @run_tests: Run tests and record results as appropriate (offline).
1796721a 503 * Flags are the ethtool tests flags.
8ceee660
BH
504 */
505struct efx_phy_operations {
c1c4f453 506 int (*probe) (struct efx_nic *efx);
8ceee660
BH
507 int (*init) (struct efx_nic *efx);
508 void (*fini) (struct efx_nic *efx);
ff3b00a0 509 void (*remove) (struct efx_nic *efx);
d3245b28 510 int (*reconfigure) (struct efx_nic *efx);
fdaa9aed 511 bool (*poll) (struct efx_nic *efx);
177dfcd8
BH
512 void (*get_settings) (struct efx_nic *efx,
513 struct ethtool_cmd *ecmd);
514 int (*set_settings) (struct efx_nic *efx,
515 struct ethtool_cmd *ecmd);
af4ad9bc 516 void (*set_npage_adv) (struct efx_nic *efx, u32);
4f16c073 517 int (*test_alive) (struct efx_nic *efx);
c1c4f453 518 const char *(*test_name) (struct efx_nic *efx, unsigned int index);
1796721a 519 int (*run_tests) (struct efx_nic *efx, int *results, unsigned flags);
c087bd2c
SH
520 int (*get_module_eeprom) (struct efx_nic *efx,
521 struct ethtool_eeprom *ee,
522 u8 *data);
523 int (*get_module_info) (struct efx_nic *efx,
524 struct ethtool_modinfo *modinfo);
8ceee660
BH
525};
526
f8b87c17 527/**
49ce9c2c 528 * enum efx_phy_mode - PHY operating mode flags
f8b87c17
BH
529 * @PHY_MODE_NORMAL: on and should pass traffic
530 * @PHY_MODE_TX_DISABLED: on with TX disabled
3e133c44
BH
531 * @PHY_MODE_LOW_POWER: set to low power through MDIO
532 * @PHY_MODE_OFF: switched off through external control
f8b87c17
BH
533 * @PHY_MODE_SPECIAL: on but will not pass traffic
534 */
535enum efx_phy_mode {
536 PHY_MODE_NORMAL = 0,
537 PHY_MODE_TX_DISABLED = 1,
3e133c44
BH
538 PHY_MODE_LOW_POWER = 2,
539 PHY_MODE_OFF = 4,
f8b87c17
BH
540 PHY_MODE_SPECIAL = 8,
541};
542
543static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode)
544{
8c8661e4 545 return !!(mode & ~PHY_MODE_TX_DISABLED);
f8b87c17
BH
546}
547
8ceee660
BH
548/*
549 * Efx extended statistics
550 *
551 * Not all statistics are provided by all supported MACs. The purpose
552 * is this structure is to contain the raw statistics provided by each
553 * MAC.
554 */
555struct efx_mac_stats {
556 u64 tx_bytes;
557 u64 tx_good_bytes;
558 u64 tx_bad_bytes;
f9c76250
BH
559 u64 tx_packets;
560 u64 tx_bad;
561 u64 tx_pause;
562 u64 tx_control;
563 u64 tx_unicast;
564 u64 tx_multicast;
565 u64 tx_broadcast;
566 u64 tx_lt64;
567 u64 tx_64;
568 u64 tx_65_to_127;
569 u64 tx_128_to_255;
570 u64 tx_256_to_511;
571 u64 tx_512_to_1023;
572 u64 tx_1024_to_15xx;
573 u64 tx_15xx_to_jumbo;
574 u64 tx_gtjumbo;
575 u64 tx_collision;
576 u64 tx_single_collision;
577 u64 tx_multiple_collision;
578 u64 tx_excessive_collision;
579 u64 tx_deferred;
580 u64 tx_late_collision;
581 u64 tx_excessive_deferred;
582 u64 tx_non_tcpudp;
583 u64 tx_mac_src_error;
584 u64 tx_ip_src_error;
8ceee660
BH
585 u64 rx_bytes;
586 u64 rx_good_bytes;
587 u64 rx_bad_bytes;
f9c76250
BH
588 u64 rx_packets;
589 u64 rx_good;
590 u64 rx_bad;
591 u64 rx_pause;
592 u64 rx_control;
593 u64 rx_unicast;
594 u64 rx_multicast;
595 u64 rx_broadcast;
596 u64 rx_lt64;
597 u64 rx_64;
598 u64 rx_65_to_127;
599 u64 rx_128_to_255;
600 u64 rx_256_to_511;
601 u64 rx_512_to_1023;
602 u64 rx_1024_to_15xx;
603 u64 rx_15xx_to_jumbo;
604 u64 rx_gtjumbo;
605 u64 rx_bad_lt64;
606 u64 rx_bad_64_to_15xx;
607 u64 rx_bad_15xx_to_jumbo;
608 u64 rx_bad_gtjumbo;
609 u64 rx_overflow;
610 u64 rx_missed;
611 u64 rx_false_carrier;
612 u64 rx_symbol_error;
613 u64 rx_align_error;
614 u64 rx_length_error;
615 u64 rx_internal_error;
616 u64 rx_good_lt64;
8ceee660
BH
617};
618
619/* Number of bits used in a multicast filter hash address */
620#define EFX_MCAST_HASH_BITS 8
621
622/* Number of (single-bit) entries in a multicast filter hash */
623#define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS)
624
625/* An Efx multicast filter hash */
626union efx_multicast_hash {
627 u8 byte[EFX_MCAST_HASH_ENTRIES / 8];
628 efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8];
629};
630
64eebcfd 631struct efx_filter_state;
cd2d5b52
BH
632struct efx_vf;
633struct vfdi_status;
64eebcfd 634
8ceee660
BH
635/**
636 * struct efx_nic - an Efx NIC
637 * @name: Device name (net device name or bus id before net device registered)
638 * @pci_dev: The PCI device
639 * @type: Controller type attributes
640 * @legacy_irq: IRQ number
94dec6a2 641 * @legacy_irq_enabled: Are IRQs enabled on NIC (INT_EN_KER register)?
8d9853d9
BH
642 * @workqueue: Workqueue for port reconfigures and the HW monitor.
643 * Work items do not hold and must not acquire RTNL.
6977dc63 644 * @workqueue_name: Name of workqueue
8ceee660 645 * @reset_work: Scheduled reset workitem
8ceee660
BH
646 * @membase_phys: Memory BAR value as physical address
647 * @membase: Memory BAR value
8ceee660 648 * @interrupt_mode: Interrupt mode
cc180b69 649 * @timer_quantum_ns: Interrupt timer quantum, in nanoseconds
6fb70fd1
BH
650 * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues
651 * @irq_rx_moderation: IRQ moderation time for RX event queues
62776d03 652 * @msg_enable: Log message enable flags
f16aeea0 653 * @state: Device state number (%STATE_*). Serialised by the rtnl_lock.
a7d529ae 654 * @reset_pending: Bitmask for pending resets
8ceee660
BH
655 * @tx_queue: TX DMA queues
656 * @rx_queue: RX DMA queues
657 * @channel: Channels
4642610c 658 * @channel_name: Names for channels and their IRQs
7f967c01
BH
659 * @extra_channel_types: Types of extra (non-traffic) channels that
660 * should be allocated for this NIC
ecc910f5
SH
661 * @rxq_entries: Size of receive queues requested by user.
662 * @txq_entries: Size of transmit queues requested by user.
14bf718f
BH
663 * @txq_stop_thresh: TX queue fill level at or above which we stop it.
664 * @txq_wake_thresh: TX queue fill level at or below which we wake it.
28e47c49
BH
665 * @tx_dc_base: Base qword address in SRAM of TX queue descriptor caches
666 * @rx_dc_base: Base qword address in SRAM of RX queue descriptor caches
667 * @sram_lim_qw: Qword address limit of SRAM
0484e0db 668 * @next_buffer_table: First available buffer table id
28b581ab 669 * @n_channels: Number of channels in use
a4900ac9
BH
670 * @n_rx_channels: Number of channels used for RX (= number of RX queues)
671 * @n_tx_channels: Number of channels used for TX
80c2e716
BH
672 * @rx_buffer_len: RX buffer length, including start alignment but excluding
673 * any metadata
8ceee660 674 * @rx_buffer_order: Order (log2) of number of pages for each RX buffer
78d4189d 675 * @rx_hash_key: Toeplitz hash key for RSS
765c9f46 676 * @rx_indir_table: Indirection table for RSS
0484e0db
BH
677 * @int_error_count: Number of internal errors seen recently
678 * @int_error_expire: Time at which error count will be expired
8ceee660 679 * @irq_status: Interrupt status buffer
c28884c5 680 * @irq_zero_count: Number of legacy IRQs seen with queue flags == 0
1646a6f3 681 * @irq_level: IRQ level/index for IRQs not triggered by an event queue
dd40781e 682 * @selftest_work: Work item for asynchronous self-test
76884835 683 * @mtd_list: List of MTDs attached to the NIC
25985edc 684 * @nic_data: Hardware dependent state
8c8661e4 685 * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode,
e4abce85 686 * efx_monitor() and efx_reconfigure_port()
8ceee660 687 * @port_enabled: Port enabled indicator.
fdaa9aed
SH
688 * Serialises efx_stop_all(), efx_start_all(), efx_monitor() and
689 * efx_mac_work() with kernel interfaces. Safe to read under any
690 * one of the rtnl_lock, mac_lock, or netif_tx_lock, but all three must
691 * be held to modify it.
8ceee660
BH
692 * @port_initialized: Port initialized?
693 * @net_dev: Operating system network device. Consider holding the rtnl lock
8ceee660 694 * @stats_buffer: DMA buffer for statistics
8ceee660 695 * @phy_type: PHY type
8ceee660
BH
696 * @phy_op: PHY interface
697 * @phy_data: PHY private data (including PHY-specific stats)
68e7f45e 698 * @mdio: PHY MDIO interface
8880f4ec 699 * @mdio_bus: PHY MDIO bus ID (only used by Siena)
8c8661e4 700 * @phy_mode: PHY operating mode. Serialised by @mac_lock.
d3245b28 701 * @link_advertising: Autonegotiation advertising flags
eb50c0d6 702 * @link_state: Current state of the link
8ceee660
BH
703 * @n_link_state_changes: Number of times the link has changed state
704 * @promiscuous: Promiscuous flag. Protected by netif_tx_lock.
705 * @multicast_hash: Multicast hash table
04cc8cac 706 * @wanted_fc: Wanted flow control flags
a606f432
SH
707 * @fc_disable: When non-zero flow control is disabled. Typically used to
708 * ensure that network back pressure doesn't delay dma queue flushes.
709 * Serialised by the rtnl lock.
8be4f3e6 710 * @mac_work: Work item for changing MAC promiscuity and multicast hash
3273c2e8
BH
711 * @loopback_mode: Loopback status
712 * @loopback_modes: Supported loopback mode bitmask
713 * @loopback_selftest: Offline self-test private state
9f2cb71c
BH
714 * @drain_pending: Count of RX and TX queues that haven't been flushed and drained.
715 * @rxq_flush_pending: Count of number of receive queues that need to be flushed.
716 * Decremented when the efx_flush_rx_queue() is called.
717 * @rxq_flush_outstanding: Count of number of RX flushes started but not yet
718 * completed (either success or failure). Not used when MCDI is used to
719 * flush receive queues.
720 * @flush_wq: wait queue used by efx_nic_flush_queues() to wait for flush completions.
cd2d5b52
BH
721 * @vf: Array of &struct efx_vf objects.
722 * @vf_count: Number of VFs intended to be enabled.
723 * @vf_init_count: Number of VFs that have been fully initialised.
724 * @vi_scale: log2 number of vnics per VF.
725 * @vf_buftbl_base: The zeroth buffer table index used to back VF queues.
726 * @vfdi_status: Common VFDI status page to be dmad to VF address space.
727 * @local_addr_list: List of local addresses. Protected by %local_lock.
728 * @local_page_list: List of DMA addressable pages used to broadcast
729 * %local_addr_list. Protected by %local_lock.
730 * @local_lock: Mutex protecting %local_addr_list and %local_page_list.
731 * @peer_work: Work item to broadcast peer addresses to VMs.
7c236c43 732 * @ptp_data: PTP state data
ab28c12a
BH
733 * @monitor_work: Hardware monitor workitem
734 * @biu_lock: BIU (bus interface unit) lock
1646a6f3
BH
735 * @last_irq_cpu: Last CPU to handle a possible test interrupt. This
736 * field is used by efx_test_interrupts() to verify that an
737 * interrupt has occurred.
ab28c12a
BH
738 * @n_rx_nodesc_drop_cnt: RX no descriptor drop count
739 * @mac_stats: MAC statistics. These include all statistics the MACs
740 * can provide. Generic code converts these into a standard
741 * &struct net_device_stats.
742 * @stats_lock: Statistics update lock. Serialises statistics fetches
1cb34522 743 * and access to @mac_stats.
8ceee660 744 *
754c653a 745 * This is stored in the private area of the &struct net_device.
8ceee660
BH
746 */
747struct efx_nic {
ab28c12a
BH
748 /* The following fields should be written very rarely */
749
8ceee660
BH
750 char name[IFNAMSIZ];
751 struct pci_dev *pci_dev;
752 const struct efx_nic_type *type;
753 int legacy_irq;
94dec6a2 754 bool legacy_irq_enabled;
8ceee660 755 struct workqueue_struct *workqueue;
6977dc63 756 char workqueue_name[16];
8ceee660 757 struct work_struct reset_work;
086ea356 758 resource_size_t membase_phys;
8ceee660 759 void __iomem *membase;
ab28c12a 760
8ceee660 761 enum efx_int_mode interrupt_mode;
cc180b69 762 unsigned int timer_quantum_ns;
6fb70fd1
BH
763 bool irq_rx_adaptive;
764 unsigned int irq_rx_moderation;
62776d03 765 u32 msg_enable;
8ceee660 766
8ceee660 767 enum nic_state state;
a7d529ae 768 unsigned long reset_pending;
8ceee660 769
8313aca3 770 struct efx_channel *channel[EFX_MAX_CHANNELS];
efbc2d7c 771 char channel_name[EFX_MAX_CHANNELS][IFNAMSIZ + 6];
7f967c01
BH
772 const struct efx_channel_type *
773 extra_channel_type[EFX_MAX_EXTRA_CHANNELS];
8ceee660 774
ecc910f5
SH
775 unsigned rxq_entries;
776 unsigned txq_entries;
14bf718f
BH
777 unsigned int txq_stop_thresh;
778 unsigned int txq_wake_thresh;
779
28e47c49
BH
780 unsigned tx_dc_base;
781 unsigned rx_dc_base;
782 unsigned sram_lim_qw;
0484e0db 783 unsigned next_buffer_table;
a4900ac9
BH
784 unsigned n_channels;
785 unsigned n_rx_channels;
cd2d5b52 786 unsigned rss_spread;
97653431 787 unsigned tx_channel_offset;
a4900ac9 788 unsigned n_tx_channels;
8ceee660
BH
789 unsigned int rx_buffer_len;
790 unsigned int rx_buffer_order;
5d3a6fca 791 u8 rx_hash_key[40];
765c9f46 792 u32 rx_indir_table[128];
8ceee660 793
0484e0db
BH
794 unsigned int_error_count;
795 unsigned long int_error_expire;
796
8ceee660 797 struct efx_buffer irq_status;
c28884c5 798 unsigned irq_zero_count;
1646a6f3 799 unsigned irq_level;
dd40781e 800 struct delayed_work selftest_work;
8ceee660 801
76884835
BH
802#ifdef CONFIG_SFC_MTD
803 struct list_head mtd_list;
804#endif
4a5b504d 805
8880f4ec 806 void *nic_data;
8ceee660
BH
807
808 struct mutex mac_lock;
766ca0fa 809 struct work_struct mac_work;
dc8cfa55 810 bool port_enabled;
8ceee660 811
dc8cfa55 812 bool port_initialized;
8ceee660 813 struct net_device *net_dev;
8ceee660 814
8ceee660 815 struct efx_buffer stats_buffer;
8ceee660 816
c1c4f453 817 unsigned int phy_type;
6c8c2513 818 const struct efx_phy_operations *phy_op;
8ceee660 819 void *phy_data;
68e7f45e 820 struct mdio_if_info mdio;
8880f4ec 821 unsigned int mdio_bus;
f8b87c17 822 enum efx_phy_mode phy_mode;
8ceee660 823
d3245b28 824 u32 link_advertising;
eb50c0d6 825 struct efx_link_state link_state;
8ceee660
BH
826 unsigned int n_link_state_changes;
827
dc8cfa55 828 bool promiscuous;
8ceee660 829 union efx_multicast_hash multicast_hash;
b5626946 830 u8 wanted_fc;
a606f432 831 unsigned fc_disable;
8ceee660
BH
832
833 atomic_t rx_reset;
3273c2e8 834 enum efx_loopback_mode loopback_mode;
e58f69f4 835 u64 loopback_modes;
3273c2e8
BH
836
837 void *loopback_selftest;
64eebcfd
BH
838
839 struct efx_filter_state *filter_state;
ab28c12a 840
9f2cb71c
BH
841 atomic_t drain_pending;
842 atomic_t rxq_flush_pending;
843 atomic_t rxq_flush_outstanding;
844 wait_queue_head_t flush_wq;
845
cd2d5b52
BH
846#ifdef CONFIG_SFC_SRIOV
847 struct efx_channel *vfdi_channel;
848 struct efx_vf *vf;
849 unsigned vf_count;
850 unsigned vf_init_count;
851 unsigned vi_scale;
852 unsigned vf_buftbl_base;
853 struct efx_buffer vfdi_status;
854 struct list_head local_addr_list;
855 struct list_head local_page_list;
856 struct mutex local_lock;
857 struct work_struct peer_work;
858#endif
859
7c236c43 860 struct efx_ptp_data *ptp_data;
7c236c43 861
ab28c12a
BH
862 /* The following fields may be written more often */
863
864 struct delayed_work monitor_work ____cacheline_aligned_in_smp;
865 spinlock_t biu_lock;
1646a6f3 866 int last_irq_cpu;
ab28c12a
BH
867 unsigned n_rx_nodesc_drop_cnt;
868 struct efx_mac_stats mac_stats;
869 spinlock_t stats_lock;
8ceee660
BH
870};
871
55668611
BH
872static inline int efx_dev_registered(struct efx_nic *efx)
873{
874 return efx->net_dev->reg_state == NETREG_REGISTERED;
875}
876
8880f4ec
BH
877static inline unsigned int efx_port_num(struct efx_nic *efx)
878{
3df95ce9 879 return efx->net_dev->dev_id;
8880f4ec
BH
880}
881
8ceee660
BH
882/**
883 * struct efx_nic_type - Efx device type definition
ef2b90ee
BH
884 * @probe: Probe the controller
885 * @remove: Free resources allocated by probe()
886 * @init: Initialise the controller
28e47c49
BH
887 * @dimension_resources: Dimension controller resources (buffer table,
888 * and VIs once the available interrupt resources are clear)
ef2b90ee
BH
889 * @fini: Shut down the controller
890 * @monitor: Periodic function for polling link state and hardware monitor
0e2a9c7c
BH
891 * @map_reset_reason: Map ethtool reset reason to a reset method
892 * @map_reset_flags: Map ethtool reset flags to a reset method, if possible
ef2b90ee
BH
893 * @reset: Reset the controller hardware and possibly the PHY. This will
894 * be called while the controller is uninitialised.
895 * @probe_port: Probe the MAC and PHY
896 * @remove_port: Free resources allocated by probe_port()
40641ed9 897 * @handle_global_event: Handle a "global" event (may be %NULL)
ef2b90ee 898 * @prepare_flush: Prepare the hardware for flushing the DMA queues
d5e8cc6c 899 * @finish_flush: Clean up after flushing the DMA queues
ef2b90ee
BH
900 * @update_stats: Update statistics not provided by event handling
901 * @start_stats: Start the regular fetching of statistics
902 * @stop_stats: Stop the regular fetching of statistics
06629f07 903 * @set_id_led: Set state of identifying LED or revert to automatic function
ef2b90ee 904 * @push_irq_moderation: Apply interrupt moderation value
d3245b28 905 * @reconfigure_port: Push loopback/power/txdis changes to the MAC and PHY
30b81cda
BH
906 * @reconfigure_mac: Push MAC address, MTU, flow control and filter settings
907 * to the hardware. Serialised by the mac_lock.
710b208d 908 * @check_mac_fault: Check MAC fault state. True if fault present.
89c758fa
BH
909 * @get_wol: Get WoL configuration from driver state
910 * @set_wol: Push WoL configuration to the NIC
911 * @resume_wol: Synchronise WoL state between driver and MC (e.g. after resume)
d4f2cecc
BH
912 * @test_chip: Test registers. Should use efx_nic_test_registers(), and is
913 * expected to reset the NIC.
0aa3fbaa 914 * @test_nvram: Test validity of NVRAM contents
daeda630 915 * @revision: Hardware architecture revision
8ceee660
BH
916 * @mem_map_size: Memory BAR mapped size
917 * @txd_ptr_tbl_base: TX descriptor ring base address
918 * @rxd_ptr_tbl_base: RX descriptor ring base address
919 * @buf_tbl_base: Buffer table base address
920 * @evq_ptr_tbl_base: Event queue pointer table base address
921 * @evq_rptr_tbl_base: Event queue read-pointer table base address
8ceee660 922 * @max_dma_mask: Maximum possible DMA mask
39c9cf07
BH
923 * @rx_buffer_hash_size: Size of hash at start of RX buffer
924 * @rx_buffer_padding: Size of padding at end of RX buffer
8ceee660
BH
925 * @max_interrupt_mode: Highest capability interrupt mode supported
926 * from &enum efx_init_mode.
927 * @phys_addr_channels: Number of channels with physically addressed
928 * descriptors
cc180b69 929 * @timer_period_max: Maximum period of interrupt timer (in ticks)
c383b537
BH
930 * @offload_features: net_device feature flags for protocol offload
931 * features implemented in hardware
8ceee660
BH
932 */
933struct efx_nic_type {
ef2b90ee
BH
934 int (*probe)(struct efx_nic *efx);
935 void (*remove)(struct efx_nic *efx);
936 int (*init)(struct efx_nic *efx);
28e47c49 937 void (*dimension_resources)(struct efx_nic *efx);
ef2b90ee
BH
938 void (*fini)(struct efx_nic *efx);
939 void (*monitor)(struct efx_nic *efx);
0e2a9c7c
BH
940 enum reset_type (*map_reset_reason)(enum reset_type reason);
941 int (*map_reset_flags)(u32 *flags);
ef2b90ee
BH
942 int (*reset)(struct efx_nic *efx, enum reset_type method);
943 int (*probe_port)(struct efx_nic *efx);
944 void (*remove_port)(struct efx_nic *efx);
40641ed9 945 bool (*handle_global_event)(struct efx_channel *channel, efx_qword_t *);
ef2b90ee 946 void (*prepare_flush)(struct efx_nic *efx);
d5e8cc6c 947 void (*finish_flush)(struct efx_nic *efx);
ef2b90ee
BH
948 void (*update_stats)(struct efx_nic *efx);
949 void (*start_stats)(struct efx_nic *efx);
950 void (*stop_stats)(struct efx_nic *efx);
06629f07 951 void (*set_id_led)(struct efx_nic *efx, enum efx_led_mode mode);
ef2b90ee 952 void (*push_irq_moderation)(struct efx_channel *channel);
d3245b28 953 int (*reconfigure_port)(struct efx_nic *efx);
710b208d
BH
954 int (*reconfigure_mac)(struct efx_nic *efx);
955 bool (*check_mac_fault)(struct efx_nic *efx);
89c758fa
BH
956 void (*get_wol)(struct efx_nic *efx, struct ethtool_wolinfo *wol);
957 int (*set_wol)(struct efx_nic *efx, u32 type);
958 void (*resume_wol)(struct efx_nic *efx);
d4f2cecc 959 int (*test_chip)(struct efx_nic *efx, struct efx_self_tests *tests);
0aa3fbaa 960 int (*test_nvram)(struct efx_nic *efx);
b895d73e 961
daeda630 962 int revision;
8ceee660
BH
963 unsigned int mem_map_size;
964 unsigned int txd_ptr_tbl_base;
965 unsigned int rxd_ptr_tbl_base;
966 unsigned int buf_tbl_base;
967 unsigned int evq_ptr_tbl_base;
968 unsigned int evq_rptr_tbl_base;
9bbd7d9a 969 u64 max_dma_mask;
39c9cf07 970 unsigned int rx_buffer_hash_size;
8ceee660
BH
971 unsigned int rx_buffer_padding;
972 unsigned int max_interrupt_mode;
973 unsigned int phys_addr_channels;
cc180b69 974 unsigned int timer_period_max;
c8f44aff 975 netdev_features_t offload_features;
8ceee660
BH
976};
977
978/**************************************************************************
979 *
980 * Prototypes and inline functions
981 *
982 *************************************************************************/
983
f7d12cdc
BH
984static inline struct efx_channel *
985efx_get_channel(struct efx_nic *efx, unsigned index)
986{
987 EFX_BUG_ON_PARANOID(index >= efx->n_channels);
8313aca3 988 return efx->channel[index];
f7d12cdc
BH
989}
990
8ceee660
BH
991/* Iterate over all used channels */
992#define efx_for_each_channel(_channel, _efx) \
8313aca3
BH
993 for (_channel = (_efx)->channel[0]; \
994 _channel; \
995 _channel = (_channel->channel + 1 < (_efx)->n_channels) ? \
996 (_efx)->channel[_channel->channel + 1] : NULL)
8ceee660 997
7f967c01
BH
998/* Iterate over all used channels in reverse */
999#define efx_for_each_channel_rev(_channel, _efx) \
1000 for (_channel = (_efx)->channel[(_efx)->n_channels - 1]; \
1001 _channel; \
1002 _channel = _channel->channel ? \
1003 (_efx)->channel[_channel->channel - 1] : NULL)
1004
97653431
BH
1005static inline struct efx_tx_queue *
1006efx_get_tx_queue(struct efx_nic *efx, unsigned index, unsigned type)
1007{
1008 EFX_BUG_ON_PARANOID(index >= efx->n_tx_channels ||
1009 type >= EFX_TXQ_TYPES);
1010 return &efx->channel[efx->tx_channel_offset + index]->tx_queue[type];
1011}
f7d12cdc 1012
525da907
BH
1013static inline bool efx_channel_has_tx_queues(struct efx_channel *channel)
1014{
1015 return channel->channel - channel->efx->tx_channel_offset <
1016 channel->efx->n_tx_channels;
1017}
1018
f7d12cdc
BH
1019static inline struct efx_tx_queue *
1020efx_channel_get_tx_queue(struct efx_channel *channel, unsigned type)
1021{
525da907
BH
1022 EFX_BUG_ON_PARANOID(!efx_channel_has_tx_queues(channel) ||
1023 type >= EFX_TXQ_TYPES);
1024 return &channel->tx_queue[type];
f7d12cdc 1025}
8ceee660 1026
94b274bf
BH
1027static inline bool efx_tx_queue_used(struct efx_tx_queue *tx_queue)
1028{
1029 return !(tx_queue->efx->net_dev->num_tc < 2 &&
1030 tx_queue->queue & EFX_TXQ_TYPE_HIGHPRI);
1031}
1032
8ceee660
BH
1033/* Iterate over all TX queues belonging to a channel */
1034#define efx_for_each_channel_tx_queue(_tx_queue, _channel) \
525da907
BH
1035 if (!efx_channel_has_tx_queues(_channel)) \
1036 ; \
1037 else \
1038 for (_tx_queue = (_channel)->tx_queue; \
94b274bf
BH
1039 _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES && \
1040 efx_tx_queue_used(_tx_queue); \
525da907 1041 _tx_queue++)
8ceee660 1042
94b274bf
BH
1043/* Iterate over all possible TX queues belonging to a channel */
1044#define efx_for_each_possible_channel_tx_queue(_tx_queue, _channel) \
73e0026f
BH
1045 if (!efx_channel_has_tx_queues(_channel)) \
1046 ; \
1047 else \
1048 for (_tx_queue = (_channel)->tx_queue; \
1049 _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES; \
1050 _tx_queue++)
94b274bf 1051
525da907
BH
1052static inline bool efx_channel_has_rx_queue(struct efx_channel *channel)
1053{
79d68b37 1054 return channel->rx_queue.core_index >= 0;
525da907
BH
1055}
1056
f7d12cdc
BH
1057static inline struct efx_rx_queue *
1058efx_channel_get_rx_queue(struct efx_channel *channel)
1059{
525da907
BH
1060 EFX_BUG_ON_PARANOID(!efx_channel_has_rx_queue(channel));
1061 return &channel->rx_queue;
f7d12cdc
BH
1062}
1063
8ceee660
BH
1064/* Iterate over all RX queues belonging to a channel */
1065#define efx_for_each_channel_rx_queue(_rx_queue, _channel) \
525da907
BH
1066 if (!efx_channel_has_rx_queue(_channel)) \
1067 ; \
1068 else \
1069 for (_rx_queue = &(_channel)->rx_queue; \
1070 _rx_queue; \
1071 _rx_queue = NULL)
8ceee660 1072
ba1e8a35
BH
1073static inline struct efx_channel *
1074efx_rx_queue_channel(struct efx_rx_queue *rx_queue)
1075{
8313aca3 1076 return container_of(rx_queue, struct efx_channel, rx_queue);
ba1e8a35
BH
1077}
1078
1079static inline int efx_rx_queue_index(struct efx_rx_queue *rx_queue)
1080{
8313aca3 1081 return efx_rx_queue_channel(rx_queue)->channel;
ba1e8a35
BH
1082}
1083
8ceee660
BH
1084/* Returns a pointer to the specified receive buffer in the RX
1085 * descriptor queue.
1086 */
1087static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue,
1088 unsigned int index)
1089{
807540ba 1090 return &rx_queue->buffer[index];
8ceee660
BH
1091}
1092
8ceee660
BH
1093
1094/**
1095 * EFX_MAX_FRAME_LEN - calculate maximum frame length
1096 *
1097 * This calculates the maximum frame length that will be used for a
1098 * given MTU. The frame length will be equal to the MTU plus a
1099 * constant amount of header space and padding. This is the quantity
1100 * that the net driver will program into the MAC as the maximum frame
1101 * length.
1102 *
754c653a 1103 * The 10G MAC requires 8-byte alignment on the frame
8ceee660 1104 * length, so we round up to the nearest 8.
cc11763b
BH
1105 *
1106 * Re-clocking by the XGXS on RX can reduce an IPG to 32 bits (half an
1107 * XGMII cycle). If the frame length reaches the maximum value in the
1108 * same cycle, the XMAC can miss the IPG altogether. We work around
1109 * this by adding a further 16 bytes.
8ceee660
BH
1110 */
1111#define EFX_MAX_FRAME_LEN(mtu) \
cc11763b 1112 ((((mtu) + ETH_HLEN + VLAN_HLEN + 4/* FCS */ + 7) & ~7) + 16)
8ceee660 1113
7c236c43
SH
1114static inline bool efx_xmit_with_hwtstamp(struct sk_buff *skb)
1115{
1116 return skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP;
1117}
1118static inline void efx_xmit_hwtstamp_pending(struct sk_buff *skb)
1119{
1120 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
1121}
8ceee660
BH
1122
1123#endif /* EFX_NET_DRIVER_H */
This page took 0.740966 seconds and 5 git commands to generate.