iwlagn: make iwlagn_wait_notification return error code
[deliverable/linux.git] / drivers / net / gianfar.c
CommitLineData
0bbaf069 1/*
1da177e4
LT
2 * drivers/net/gianfar.c
3 *
4 * Gianfar Ethernet Driver
7f7f5316
AF
5 * This driver is designed for the non-CPM ethernet controllers
6 * on the 85xx and 83xx family of integrated processors
1da177e4
LT
7 * Based on 8260_io/fcc_enet.c
8 *
9 * Author: Andy Fleming
4c8d3d99 10 * Maintainer: Kumar Gala
a12f801d 11 * Modifier: Sandeep Gopalpet <sandeep.kumar@freescale.com>
1da177e4 12 *
a12f801d
SG
13 * Copyright 2002-2009 Freescale Semiconductor, Inc.
14 * Copyright 2007 MontaVista Software, Inc.
1da177e4
LT
15 *
16 * This program is free software; you can redistribute it and/or modify it
17 * under the terms of the GNU General Public License as published by the
18 * Free Software Foundation; either version 2 of the License, or (at your
19 * option) any later version.
20 *
21 * Gianfar: AKA Lambda Draconis, "Dragon"
22 * RA 11 31 24.2
23 * Dec +69 19 52
24 * V 3.84
25 * B-V +1.62
26 *
27 * Theory of operation
0bbaf069 28 *
b31a1d8b
AF
29 * The driver is initialized through of_device. Configuration information
30 * is therefore conveyed through an OF-style device tree.
1da177e4
LT
31 *
32 * The Gianfar Ethernet Controller uses a ring of buffer
33 * descriptors. The beginning is indicated by a register
0bbaf069
KG
34 * pointing to the physical address of the start of the ring.
35 * The end is determined by a "wrap" bit being set in the
1da177e4
LT
36 * last descriptor of the ring.
37 *
38 * When a packet is received, the RXF bit in the
0bbaf069 39 * IEVENT register is set, triggering an interrupt when the
1da177e4
LT
40 * corresponding bit in the IMASK register is also set (if
41 * interrupt coalescing is active, then the interrupt may not
42 * happen immediately, but will wait until either a set number
bb40dcbb 43 * of frames or amount of time have passed). In NAPI, the
1da177e4 44 * interrupt handler will signal there is work to be done, and
0aa1538f 45 * exit. This method will start at the last known empty
0bbaf069 46 * descriptor, and process every subsequent descriptor until there
1da177e4
LT
47 * are none left with data (NAPI will stop after a set number of
48 * packets to give time to other tasks, but will eventually
49 * process all the packets). The data arrives inside a
50 * pre-allocated skb, and so after the skb is passed up to the
51 * stack, a new skb must be allocated, and the address field in
52 * the buffer descriptor must be updated to indicate this new
53 * skb.
54 *
55 * When the kernel requests that a packet be transmitted, the
56 * driver starts where it left off last time, and points the
57 * descriptor at the buffer which was passed in. The driver
58 * then informs the DMA engine that there are packets ready to
59 * be transmitted. Once the controller is finished transmitting
60 * the packet, an interrupt may be triggered (under the same
61 * conditions as for reception, but depending on the TXF bit).
62 * The driver then cleans up the buffer.
63 */
64
1da177e4 65#include <linux/kernel.h>
1da177e4
LT
66#include <linux/string.h>
67#include <linux/errno.h>
bb40dcbb 68#include <linux/unistd.h>
1da177e4
LT
69#include <linux/slab.h>
70#include <linux/interrupt.h>
71#include <linux/init.h>
72#include <linux/delay.h>
73#include <linux/netdevice.h>
74#include <linux/etherdevice.h>
75#include <linux/skbuff.h>
0bbaf069 76#include <linux/if_vlan.h>
1da177e4
LT
77#include <linux/spinlock.h>
78#include <linux/mm.h>
fe192a49 79#include <linux/of_mdio.h>
b31a1d8b 80#include <linux/of_platform.h>
0bbaf069
KG
81#include <linux/ip.h>
82#include <linux/tcp.h>
83#include <linux/udp.h>
9c07b884 84#include <linux/in.h>
cc772ab7 85#include <linux/net_tstamp.h>
1da177e4
LT
86
87#include <asm/io.h>
7d350977 88#include <asm/reg.h>
1da177e4
LT
89#include <asm/irq.h>
90#include <asm/uaccess.h>
91#include <linux/module.h>
1da177e4
LT
92#include <linux/dma-mapping.h>
93#include <linux/crc32.h>
bb40dcbb
AF
94#include <linux/mii.h>
95#include <linux/phy.h>
b31a1d8b
AF
96#include <linux/phy_fixed.h>
97#include <linux/of.h>
4b6ba8aa 98#include <linux/of_net.h>
1da177e4
LT
99
100#include "gianfar.h"
1577ecef 101#include "fsl_pq_mdio.h"
1da177e4
LT
102
103#define TX_TIMEOUT (1*HZ)
1da177e4
LT
104#undef BRIEF_GFAR_ERRORS
105#undef VERBOSE_GFAR_ERRORS
106
1da177e4 107const char gfar_driver_name[] = "Gianfar Ethernet";
7f7f5316 108const char gfar_driver_version[] = "1.3";
1da177e4 109
1da177e4
LT
110static int gfar_enet_open(struct net_device *dev);
111static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev);
ab939905 112static void gfar_reset_task(struct work_struct *work);
1da177e4
LT
113static void gfar_timeout(struct net_device *dev);
114static int gfar_close(struct net_device *dev);
815b97c6 115struct sk_buff *gfar_new_skb(struct net_device *dev);
a12f801d 116static void gfar_new_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp,
815b97c6 117 struct sk_buff *skb);
1da177e4
LT
118static int gfar_set_mac_address(struct net_device *dev);
119static int gfar_change_mtu(struct net_device *dev, int new_mtu);
7d12e780
DH
120static irqreturn_t gfar_error(int irq, void *dev_id);
121static irqreturn_t gfar_transmit(int irq, void *dev_id);
122static irqreturn_t gfar_interrupt(int irq, void *dev_id);
1da177e4
LT
123static void adjust_link(struct net_device *dev);
124static void init_registers(struct net_device *dev);
125static int init_phy(struct net_device *dev);
74888760 126static int gfar_probe(struct platform_device *ofdev);
2dc11581 127static int gfar_remove(struct platform_device *ofdev);
bb40dcbb 128static void free_skb_resources(struct gfar_private *priv);
1da177e4
LT
129static void gfar_set_multi(struct net_device *dev);
130static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr);
d3c12873 131static void gfar_configure_serdes(struct net_device *dev);
bea3348e 132static int gfar_poll(struct napi_struct *napi, int budget);
f2d71c2d
VW
133#ifdef CONFIG_NET_POLL_CONTROLLER
134static void gfar_netpoll(struct net_device *dev);
135#endif
a12f801d
SG
136int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit);
137static int gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue);
2c2db48a
DH
138static int gfar_process_frame(struct net_device *dev, struct sk_buff *skb,
139 int amount_pull);
0bbaf069
KG
140static void gfar_vlan_rx_register(struct net_device *netdev,
141 struct vlan_group *grp);
7f7f5316 142void gfar_halt(struct net_device *dev);
d87eb127 143static void gfar_halt_nodisable(struct net_device *dev);
7f7f5316
AF
144void gfar_start(struct net_device *dev);
145static void gfar_clear_exact_match(struct net_device *dev);
b6bc7650
JP
146static void gfar_set_mac_for_addr(struct net_device *dev, int num,
147 const u8 *addr);
26ccfc37 148static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
1da177e4 149
1da177e4
LT
150MODULE_AUTHOR("Freescale Semiconductor, Inc");
151MODULE_DESCRIPTION("Gianfar Ethernet Driver");
152MODULE_LICENSE("GPL");
153
a12f801d 154static void gfar_init_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp,
8a102fe0
AV
155 dma_addr_t buf)
156{
8a102fe0
AV
157 u32 lstatus;
158
159 bdp->bufPtr = buf;
160
161 lstatus = BD_LFLAG(RXBD_EMPTY | RXBD_INTERRUPT);
a12f801d 162 if (bdp == rx_queue->rx_bd_base + rx_queue->rx_ring_size - 1)
8a102fe0
AV
163 lstatus |= BD_LFLAG(RXBD_WRAP);
164
165 eieio();
166
167 bdp->lstatus = lstatus;
168}
169
8728327e 170static int gfar_init_bds(struct net_device *ndev)
826aa4a0 171{
8728327e 172 struct gfar_private *priv = netdev_priv(ndev);
a12f801d
SG
173 struct gfar_priv_tx_q *tx_queue = NULL;
174 struct gfar_priv_rx_q *rx_queue = NULL;
826aa4a0
AV
175 struct txbd8 *txbdp;
176 struct rxbd8 *rxbdp;
fba4ed03 177 int i, j;
a12f801d 178
fba4ed03
SG
179 for (i = 0; i < priv->num_tx_queues; i++) {
180 tx_queue = priv->tx_queue[i];
181 /* Initialize some variables in our dev structure */
182 tx_queue->num_txbdfree = tx_queue->tx_ring_size;
183 tx_queue->dirty_tx = tx_queue->tx_bd_base;
184 tx_queue->cur_tx = tx_queue->tx_bd_base;
185 tx_queue->skb_curtx = 0;
186 tx_queue->skb_dirtytx = 0;
187
188 /* Initialize Transmit Descriptor Ring */
189 txbdp = tx_queue->tx_bd_base;
190 for (j = 0; j < tx_queue->tx_ring_size; j++) {
191 txbdp->lstatus = 0;
192 txbdp->bufPtr = 0;
193 txbdp++;
194 }
8728327e 195
fba4ed03
SG
196 /* Set the last descriptor in the ring to indicate wrap */
197 txbdp--;
198 txbdp->status |= TXBD_WRAP;
8728327e
AV
199 }
200
fba4ed03
SG
201 for (i = 0; i < priv->num_rx_queues; i++) {
202 rx_queue = priv->rx_queue[i];
203 rx_queue->cur_rx = rx_queue->rx_bd_base;
204 rx_queue->skb_currx = 0;
205 rxbdp = rx_queue->rx_bd_base;
8728327e 206
fba4ed03
SG
207 for (j = 0; j < rx_queue->rx_ring_size; j++) {
208 struct sk_buff *skb = rx_queue->rx_skbuff[j];
8728327e 209
fba4ed03
SG
210 if (skb) {
211 gfar_init_rxbdp(rx_queue, rxbdp,
212 rxbdp->bufPtr);
213 } else {
214 skb = gfar_new_skb(ndev);
215 if (!skb) {
216 pr_err("%s: Can't allocate RX buffers\n",
217 ndev->name);
218 goto err_rxalloc_fail;
219 }
220 rx_queue->rx_skbuff[j] = skb;
221
222 gfar_new_rxbdp(rx_queue, rxbdp, skb);
8728327e 223 }
8728327e 224
fba4ed03 225 rxbdp++;
8728327e
AV
226 }
227
8728327e
AV
228 }
229
230 return 0;
fba4ed03
SG
231
232err_rxalloc_fail:
233 free_skb_resources(priv);
234 return -ENOMEM;
8728327e
AV
235}
236
237static int gfar_alloc_skb_resources(struct net_device *ndev)
238{
826aa4a0 239 void *vaddr;
fba4ed03
SG
240 dma_addr_t addr;
241 int i, j, k;
826aa4a0
AV
242 struct gfar_private *priv = netdev_priv(ndev);
243 struct device *dev = &priv->ofdev->dev;
a12f801d
SG
244 struct gfar_priv_tx_q *tx_queue = NULL;
245 struct gfar_priv_rx_q *rx_queue = NULL;
246
fba4ed03
SG
247 priv->total_tx_ring_size = 0;
248 for (i = 0; i < priv->num_tx_queues; i++)
249 priv->total_tx_ring_size += priv->tx_queue[i]->tx_ring_size;
250
251 priv->total_rx_ring_size = 0;
252 for (i = 0; i < priv->num_rx_queues; i++)
253 priv->total_rx_ring_size += priv->rx_queue[i]->rx_ring_size;
826aa4a0
AV
254
255 /* Allocate memory for the buffer descriptors */
8728327e 256 vaddr = dma_alloc_coherent(dev,
fba4ed03
SG
257 sizeof(struct txbd8) * priv->total_tx_ring_size +
258 sizeof(struct rxbd8) * priv->total_rx_ring_size,
259 &addr, GFP_KERNEL);
826aa4a0
AV
260 if (!vaddr) {
261 if (netif_msg_ifup(priv))
262 pr_err("%s: Could not allocate buffer descriptors!\n",
263 ndev->name);
264 return -ENOMEM;
265 }
266
fba4ed03
SG
267 for (i = 0; i < priv->num_tx_queues; i++) {
268 tx_queue = priv->tx_queue[i];
269 tx_queue->tx_bd_base = (struct txbd8 *) vaddr;
270 tx_queue->tx_bd_dma_base = addr;
271 tx_queue->dev = ndev;
272 /* enet DMA only understands physical addresses */
273 addr += sizeof(struct txbd8) *tx_queue->tx_ring_size;
274 vaddr += sizeof(struct txbd8) *tx_queue->tx_ring_size;
275 }
826aa4a0 276
826aa4a0 277 /* Start the rx descriptor ring where the tx ring leaves off */
fba4ed03
SG
278 for (i = 0; i < priv->num_rx_queues; i++) {
279 rx_queue = priv->rx_queue[i];
280 rx_queue->rx_bd_base = (struct rxbd8 *) vaddr;
281 rx_queue->rx_bd_dma_base = addr;
282 rx_queue->dev = ndev;
283 addr += sizeof (struct rxbd8) * rx_queue->rx_ring_size;
284 vaddr += sizeof (struct rxbd8) * rx_queue->rx_ring_size;
285 }
826aa4a0
AV
286
287 /* Setup the skbuff rings */
fba4ed03
SG
288 for (i = 0; i < priv->num_tx_queues; i++) {
289 tx_queue = priv->tx_queue[i];
290 tx_queue->tx_skbuff = kmalloc(sizeof(*tx_queue->tx_skbuff) *
a12f801d 291 tx_queue->tx_ring_size, GFP_KERNEL);
fba4ed03
SG
292 if (!tx_queue->tx_skbuff) {
293 if (netif_msg_ifup(priv))
294 pr_err("%s: Could not allocate tx_skbuff\n",
295 ndev->name);
296 goto cleanup;
297 }
826aa4a0 298
fba4ed03
SG
299 for (k = 0; k < tx_queue->tx_ring_size; k++)
300 tx_queue->tx_skbuff[k] = NULL;
301 }
826aa4a0 302
fba4ed03
SG
303 for (i = 0; i < priv->num_rx_queues; i++) {
304 rx_queue = priv->rx_queue[i];
305 rx_queue->rx_skbuff = kmalloc(sizeof(*rx_queue->rx_skbuff) *
a12f801d 306 rx_queue->rx_ring_size, GFP_KERNEL);
826aa4a0 307
fba4ed03
SG
308 if (!rx_queue->rx_skbuff) {
309 if (netif_msg_ifup(priv))
310 pr_err("%s: Could not allocate rx_skbuff\n",
311 ndev->name);
312 goto cleanup;
313 }
314
315 for (j = 0; j < rx_queue->rx_ring_size; j++)
316 rx_queue->rx_skbuff[j] = NULL;
317 }
826aa4a0 318
8728327e
AV
319 if (gfar_init_bds(ndev))
320 goto cleanup;
826aa4a0
AV
321
322 return 0;
323
324cleanup:
325 free_skb_resources(priv);
326 return -ENOMEM;
327}
328
fba4ed03
SG
329static void gfar_init_tx_rx_base(struct gfar_private *priv)
330{
46ceb60c 331 struct gfar __iomem *regs = priv->gfargrp[0].regs;
18294ad1 332 u32 __iomem *baddr;
fba4ed03
SG
333 int i;
334
335 baddr = &regs->tbase0;
336 for(i = 0; i < priv->num_tx_queues; i++) {
337 gfar_write(baddr, priv->tx_queue[i]->tx_bd_dma_base);
338 baddr += 2;
339 }
340
341 baddr = &regs->rbase0;
342 for(i = 0; i < priv->num_rx_queues; i++) {
343 gfar_write(baddr, priv->rx_queue[i]->rx_bd_dma_base);
344 baddr += 2;
345 }
346}
347
826aa4a0
AV
348static void gfar_init_mac(struct net_device *ndev)
349{
350 struct gfar_private *priv = netdev_priv(ndev);
46ceb60c 351 struct gfar __iomem *regs = priv->gfargrp[0].regs;
826aa4a0
AV
352 u32 rctrl = 0;
353 u32 tctrl = 0;
354 u32 attrs = 0;
355
fba4ed03
SG
356 /* write the tx/rx base registers */
357 gfar_init_tx_rx_base(priv);
32c513bc 358
826aa4a0 359 /* Configure the coalescing support */
46ceb60c 360 gfar_configure_coalescing(priv, 0xFF, 0xFF);
fba4ed03 361
1ccb8389 362 if (priv->rx_filer_enable) {
fba4ed03 363 rctrl |= RCTRL_FILREN;
1ccb8389
SG
364 /* Program the RIR0 reg with the required distribution */
365 gfar_write(&regs->rir0, DEFAULT_RIR0);
366 }
826aa4a0
AV
367
368 if (priv->rx_csum_enable)
369 rctrl |= RCTRL_CHECKSUMMING;
370
371 if (priv->extended_hash) {
372 rctrl |= RCTRL_EXTHASH;
373
374 gfar_clear_exact_match(ndev);
375 rctrl |= RCTRL_EMEN;
376 }
377
378 if (priv->padding) {
379 rctrl &= ~RCTRL_PAL_MASK;
380 rctrl |= RCTRL_PADDING(priv->padding);
381 }
382
cc772ab7
MR
383 /* Insert receive time stamps into padding alignment bytes */
384 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER) {
385 rctrl &= ~RCTRL_PAL_MASK;
97553f7f 386 rctrl |= RCTRL_PADDING(8);
cc772ab7
MR
387 priv->padding = 8;
388 }
389
97553f7f
MR
390 /* Enable HW time stamping if requested from user space */
391 if (priv->hwts_rx_en)
392 rctrl |= RCTRL_PRSDEP_INIT | RCTRL_TS_ENABLE;
393
826aa4a0
AV
394 /* keep vlan related bits if it's enabled */
395 if (priv->vlgrp) {
396 rctrl |= RCTRL_VLEX | RCTRL_PRSDEP_INIT;
397 tctrl |= TCTRL_VLINS;
398 }
399
400 /* Init rctrl based on our settings */
401 gfar_write(&regs->rctrl, rctrl);
402
403 if (ndev->features & NETIF_F_IP_CSUM)
404 tctrl |= TCTRL_INIT_CSUM;
405
fba4ed03
SG
406 tctrl |= TCTRL_TXSCHED_PRIO;
407
826aa4a0
AV
408 gfar_write(&regs->tctrl, tctrl);
409
410 /* Set the extraction length and index */
411 attrs = ATTRELI_EL(priv->rx_stash_size) |
412 ATTRELI_EI(priv->rx_stash_index);
413
414 gfar_write(&regs->attreli, attrs);
415
416 /* Start with defaults, and add stashing or locking
417 * depending on the approprate variables */
418 attrs = ATTR_INIT_SETTINGS;
419
420 if (priv->bd_stash_en)
421 attrs |= ATTR_BDSTASH;
422
423 if (priv->rx_stash_size != 0)
424 attrs |= ATTR_BUFSTASH;
425
426 gfar_write(&regs->attr, attrs);
427
428 gfar_write(&regs->fifo_tx_thr, priv->fifo_threshold);
429 gfar_write(&regs->fifo_tx_starve, priv->fifo_starve);
430 gfar_write(&regs->fifo_tx_starve_shutoff, priv->fifo_starve_off);
431}
432
a7f38041
SG
433static struct net_device_stats *gfar_get_stats(struct net_device *dev)
434{
435 struct gfar_private *priv = netdev_priv(dev);
a7f38041
SG
436 unsigned long rx_packets = 0, rx_bytes = 0, rx_dropped = 0;
437 unsigned long tx_packets = 0, tx_bytes = 0;
438 int i = 0;
439
440 for (i = 0; i < priv->num_rx_queues; i++) {
441 rx_packets += priv->rx_queue[i]->stats.rx_packets;
442 rx_bytes += priv->rx_queue[i]->stats.rx_bytes;
443 rx_dropped += priv->rx_queue[i]->stats.rx_dropped;
444 }
445
446 dev->stats.rx_packets = rx_packets;
447 dev->stats.rx_bytes = rx_bytes;
448 dev->stats.rx_dropped = rx_dropped;
449
450 for (i = 0; i < priv->num_tx_queues; i++) {
1ac9ad13
ED
451 tx_bytes += priv->tx_queue[i]->stats.tx_bytes;
452 tx_packets += priv->tx_queue[i]->stats.tx_packets;
a7f38041
SG
453 }
454
455 dev->stats.tx_bytes = tx_bytes;
456 dev->stats.tx_packets = tx_packets;
457
458 return &dev->stats;
459}
460
26ccfc37
AF
461static const struct net_device_ops gfar_netdev_ops = {
462 .ndo_open = gfar_enet_open,
463 .ndo_start_xmit = gfar_start_xmit,
464 .ndo_stop = gfar_close,
465 .ndo_change_mtu = gfar_change_mtu,
466 .ndo_set_multicast_list = gfar_set_multi,
467 .ndo_tx_timeout = gfar_timeout,
468 .ndo_do_ioctl = gfar_ioctl,
a7f38041 469 .ndo_get_stats = gfar_get_stats,
26ccfc37 470 .ndo_vlan_rx_register = gfar_vlan_rx_register,
240c102d
BH
471 .ndo_set_mac_address = eth_mac_addr,
472 .ndo_validate_addr = eth_validate_addr,
26ccfc37
AF
473#ifdef CONFIG_NET_POLL_CONTROLLER
474 .ndo_poll_controller = gfar_netpoll,
475#endif
476};
477
7a8b3372
SG
478unsigned int ftp_rqfpr[MAX_FILER_IDX + 1];
479unsigned int ftp_rqfcr[MAX_FILER_IDX + 1];
480
fba4ed03
SG
481void lock_rx_qs(struct gfar_private *priv)
482{
483 int i = 0x0;
484
485 for (i = 0; i < priv->num_rx_queues; i++)
486 spin_lock(&priv->rx_queue[i]->rxlock);
487}
488
489void lock_tx_qs(struct gfar_private *priv)
490{
491 int i = 0x0;
492
493 for (i = 0; i < priv->num_tx_queues; i++)
494 spin_lock(&priv->tx_queue[i]->txlock);
495}
496
497void unlock_rx_qs(struct gfar_private *priv)
498{
499 int i = 0x0;
500
501 for (i = 0; i < priv->num_rx_queues; i++)
502 spin_unlock(&priv->rx_queue[i]->rxlock);
503}
504
505void unlock_tx_qs(struct gfar_private *priv)
506{
507 int i = 0x0;
508
509 for (i = 0; i < priv->num_tx_queues; i++)
510 spin_unlock(&priv->tx_queue[i]->txlock);
511}
512
7f7f5316
AF
513/* Returns 1 if incoming frames use an FCB */
514static inline int gfar_uses_fcb(struct gfar_private *priv)
0bbaf069 515{
cc772ab7
MR
516 return priv->vlgrp || priv->rx_csum_enable ||
517 (priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER);
0bbaf069 518}
bb40dcbb 519
fba4ed03
SG
520static void free_tx_pointers(struct gfar_private *priv)
521{
522 int i = 0;
523
524 for (i = 0; i < priv->num_tx_queues; i++)
525 kfree(priv->tx_queue[i]);
526}
527
528static void free_rx_pointers(struct gfar_private *priv)
529{
530 int i = 0;
531
532 for (i = 0; i < priv->num_rx_queues; i++)
533 kfree(priv->rx_queue[i]);
534}
535
46ceb60c
SG
536static void unmap_group_regs(struct gfar_private *priv)
537{
538 int i = 0;
539
540 for (i = 0; i < MAXGROUPS; i++)
541 if (priv->gfargrp[i].regs)
542 iounmap(priv->gfargrp[i].regs);
543}
544
545static void disable_napi(struct gfar_private *priv)
546{
547 int i = 0;
548
549 for (i = 0; i < priv->num_grps; i++)
550 napi_disable(&priv->gfargrp[i].napi);
551}
552
553static void enable_napi(struct gfar_private *priv)
554{
555 int i = 0;
556
557 for (i = 0; i < priv->num_grps; i++)
558 napi_enable(&priv->gfargrp[i].napi);
559}
560
561static int gfar_parse_group(struct device_node *np,
562 struct gfar_private *priv, const char *model)
563{
564 u32 *queue_mask;
46ceb60c 565
7ce97d4f 566 priv->gfargrp[priv->num_grps].regs = of_iomap(np, 0);
46ceb60c
SG
567 if (!priv->gfargrp[priv->num_grps].regs)
568 return -ENOMEM;
569
570 priv->gfargrp[priv->num_grps].interruptTransmit =
571 irq_of_parse_and_map(np, 0);
572
573 /* If we aren't the FEC we have multiple interrupts */
574 if (model && strcasecmp(model, "FEC")) {
575 priv->gfargrp[priv->num_grps].interruptReceive =
576 irq_of_parse_and_map(np, 1);
577 priv->gfargrp[priv->num_grps].interruptError =
578 irq_of_parse_and_map(np,2);
28cb6ccd
NK
579 if (priv->gfargrp[priv->num_grps].interruptTransmit == NO_IRQ ||
580 priv->gfargrp[priv->num_grps].interruptReceive == NO_IRQ ||
581 priv->gfargrp[priv->num_grps].interruptError == NO_IRQ)
46ceb60c 582 return -EINVAL;
46ceb60c
SG
583 }
584
585 priv->gfargrp[priv->num_grps].grp_id = priv->num_grps;
586 priv->gfargrp[priv->num_grps].priv = priv;
587 spin_lock_init(&priv->gfargrp[priv->num_grps].grplock);
588 if(priv->mode == MQ_MG_MODE) {
589 queue_mask = (u32 *)of_get_property(np,
590 "fsl,rx-bit-map", NULL);
591 priv->gfargrp[priv->num_grps].rx_bit_map =
592 queue_mask ? *queue_mask :(DEFAULT_MAPPING >> priv->num_grps);
593 queue_mask = (u32 *)of_get_property(np,
594 "fsl,tx-bit-map", NULL);
595 priv->gfargrp[priv->num_grps].tx_bit_map =
596 queue_mask ? *queue_mask : (DEFAULT_MAPPING >> priv->num_grps);
597 } else {
598 priv->gfargrp[priv->num_grps].rx_bit_map = 0xFF;
599 priv->gfargrp[priv->num_grps].tx_bit_map = 0xFF;
600 }
601 priv->num_grps++;
602
603 return 0;
604}
605
2dc11581 606static int gfar_of_init(struct platform_device *ofdev, struct net_device **pdev)
b31a1d8b 607{
b31a1d8b
AF
608 const char *model;
609 const char *ctype;
610 const void *mac_addr;
fba4ed03
SG
611 int err = 0, i;
612 struct net_device *dev = NULL;
613 struct gfar_private *priv = NULL;
61c7a080 614 struct device_node *np = ofdev->dev.of_node;
46ceb60c 615 struct device_node *child = NULL;
4d7902f2
AF
616 const u32 *stash;
617 const u32 *stash_len;
618 const u32 *stash_idx;
fba4ed03
SG
619 unsigned int num_tx_qs, num_rx_qs;
620 u32 *tx_queues, *rx_queues;
b31a1d8b
AF
621
622 if (!np || !of_device_is_available(np))
623 return -ENODEV;
624
fba4ed03
SG
625 /* parse the num of tx and rx queues */
626 tx_queues = (u32 *)of_get_property(np, "fsl,num_tx_queues", NULL);
627 num_tx_qs = tx_queues ? *tx_queues : 1;
628
629 if (num_tx_qs > MAX_TX_QS) {
630 printk(KERN_ERR "num_tx_qs(=%d) greater than MAX_TX_QS(=%d)\n",
631 num_tx_qs, MAX_TX_QS);
632 printk(KERN_ERR "Cannot do alloc_etherdev, aborting\n");
633 return -EINVAL;
634 }
635
636 rx_queues = (u32 *)of_get_property(np, "fsl,num_rx_queues", NULL);
637 num_rx_qs = rx_queues ? *rx_queues : 1;
638
639 if (num_rx_qs > MAX_RX_QS) {
640 printk(KERN_ERR "num_rx_qs(=%d) greater than MAX_RX_QS(=%d)\n",
641 num_tx_qs, MAX_TX_QS);
642 printk(KERN_ERR "Cannot do alloc_etherdev, aborting\n");
643 return -EINVAL;
644 }
645
646 *pdev = alloc_etherdev_mq(sizeof(*priv), num_tx_qs);
647 dev = *pdev;
648 if (NULL == dev)
649 return -ENOMEM;
650
651 priv = netdev_priv(dev);
61c7a080 652 priv->node = ofdev->dev.of_node;
fba4ed03
SG
653 priv->ndev = dev;
654
fba4ed03 655 priv->num_tx_queues = num_tx_qs;
fe069123 656 netif_set_real_num_rx_queues(dev, num_rx_qs);
fba4ed03 657 priv->num_rx_queues = num_rx_qs;
46ceb60c 658 priv->num_grps = 0x0;
b31a1d8b
AF
659
660 model = of_get_property(np, "model", NULL);
661
46ceb60c
SG
662 for (i = 0; i < MAXGROUPS; i++)
663 priv->gfargrp[i].regs = NULL;
b31a1d8b 664
46ceb60c
SG
665 /* Parse and initialize group specific information */
666 if (of_device_is_compatible(np, "fsl,etsec2")) {
667 priv->mode = MQ_MG_MODE;
668 for_each_child_of_node(np, child) {
669 err = gfar_parse_group(child, priv, model);
670 if (err)
671 goto err_grp_init;
b31a1d8b 672 }
46ceb60c
SG
673 } else {
674 priv->mode = SQ_SG_MODE;
675 err = gfar_parse_group(np, priv, model);
676 if(err)
677 goto err_grp_init;
b31a1d8b
AF
678 }
679
fba4ed03
SG
680 for (i = 0; i < priv->num_tx_queues; i++)
681 priv->tx_queue[i] = NULL;
682 for (i = 0; i < priv->num_rx_queues; i++)
683 priv->rx_queue[i] = NULL;
684
685 for (i = 0; i < priv->num_tx_queues; i++) {
de47f072
JP
686 priv->tx_queue[i] = kzalloc(sizeof(struct gfar_priv_tx_q),
687 GFP_KERNEL);
fba4ed03
SG
688 if (!priv->tx_queue[i]) {
689 err = -ENOMEM;
690 goto tx_alloc_failed;
691 }
692 priv->tx_queue[i]->tx_skbuff = NULL;
693 priv->tx_queue[i]->qindex = i;
694 priv->tx_queue[i]->dev = dev;
695 spin_lock_init(&(priv->tx_queue[i]->txlock));
696 }
697
698 for (i = 0; i < priv->num_rx_queues; i++) {
de47f072
JP
699 priv->rx_queue[i] = kzalloc(sizeof(struct gfar_priv_rx_q),
700 GFP_KERNEL);
fba4ed03
SG
701 if (!priv->rx_queue[i]) {
702 err = -ENOMEM;
703 goto rx_alloc_failed;
704 }
705 priv->rx_queue[i]->rx_skbuff = NULL;
706 priv->rx_queue[i]->qindex = i;
707 priv->rx_queue[i]->dev = dev;
708 spin_lock_init(&(priv->rx_queue[i]->rxlock));
709 }
710
711
4d7902f2
AF
712 stash = of_get_property(np, "bd-stash", NULL);
713
a12f801d 714 if (stash) {
4d7902f2
AF
715 priv->device_flags |= FSL_GIANFAR_DEV_HAS_BD_STASHING;
716 priv->bd_stash_en = 1;
717 }
718
719 stash_len = of_get_property(np, "rx-stash-len", NULL);
720
721 if (stash_len)
722 priv->rx_stash_size = *stash_len;
723
724 stash_idx = of_get_property(np, "rx-stash-idx", NULL);
725
726 if (stash_idx)
727 priv->rx_stash_index = *stash_idx;
728
729 if (stash_len || stash_idx)
730 priv->device_flags |= FSL_GIANFAR_DEV_HAS_BUF_STASHING;
731
b31a1d8b
AF
732 mac_addr = of_get_mac_address(np);
733 if (mac_addr)
734 memcpy(dev->dev_addr, mac_addr, MAC_ADDR_LEN);
735
736 if (model && !strcasecmp(model, "TSEC"))
737 priv->device_flags =
738 FSL_GIANFAR_DEV_HAS_GIGABIT |
739 FSL_GIANFAR_DEV_HAS_COALESCE |
740 FSL_GIANFAR_DEV_HAS_RMON |
741 FSL_GIANFAR_DEV_HAS_MULTI_INTR;
742 if (model && !strcasecmp(model, "eTSEC"))
743 priv->device_flags =
744 FSL_GIANFAR_DEV_HAS_GIGABIT |
745 FSL_GIANFAR_DEV_HAS_COALESCE |
746 FSL_GIANFAR_DEV_HAS_RMON |
747 FSL_GIANFAR_DEV_HAS_MULTI_INTR |
2c2db48a 748 FSL_GIANFAR_DEV_HAS_PADDING |
b31a1d8b
AF
749 FSL_GIANFAR_DEV_HAS_CSUM |
750 FSL_GIANFAR_DEV_HAS_VLAN |
751 FSL_GIANFAR_DEV_HAS_MAGIC_PACKET |
97553f7f
MR
752 FSL_GIANFAR_DEV_HAS_EXTENDED_HASH |
753 FSL_GIANFAR_DEV_HAS_TIMER;
b31a1d8b
AF
754
755 ctype = of_get_property(np, "phy-connection-type", NULL);
756
757 /* We only care about rgmii-id. The rest are autodetected */
758 if (ctype && !strcmp(ctype, "rgmii-id"))
759 priv->interface = PHY_INTERFACE_MODE_RGMII_ID;
760 else
761 priv->interface = PHY_INTERFACE_MODE_MII;
762
763 if (of_get_property(np, "fsl,magic-packet", NULL))
764 priv->device_flags |= FSL_GIANFAR_DEV_HAS_MAGIC_PACKET;
765
fe192a49 766 priv->phy_node = of_parse_phandle(np, "phy-handle", 0);
b31a1d8b
AF
767
768 /* Find the TBI PHY. If it's not there, we don't support SGMII */
fe192a49 769 priv->tbi_node = of_parse_phandle(np, "tbi-handle", 0);
b31a1d8b
AF
770
771 return 0;
772
fba4ed03
SG
773rx_alloc_failed:
774 free_rx_pointers(priv);
775tx_alloc_failed:
776 free_tx_pointers(priv);
46ceb60c
SG
777err_grp_init:
778 unmap_group_regs(priv);
fba4ed03 779 free_netdev(dev);
b31a1d8b
AF
780 return err;
781}
782
cc772ab7
MR
783static int gfar_hwtstamp_ioctl(struct net_device *netdev,
784 struct ifreq *ifr, int cmd)
785{
786 struct hwtstamp_config config;
787 struct gfar_private *priv = netdev_priv(netdev);
788
789 if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
790 return -EFAULT;
791
792 /* reserved for future extensions */
793 if (config.flags)
794 return -EINVAL;
795
f0ee7acf
MR
796 switch (config.tx_type) {
797 case HWTSTAMP_TX_OFF:
798 priv->hwts_tx_en = 0;
799 break;
800 case HWTSTAMP_TX_ON:
801 if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER))
802 return -ERANGE;
803 priv->hwts_tx_en = 1;
804 break;
805 default:
cc772ab7 806 return -ERANGE;
f0ee7acf 807 }
cc772ab7
MR
808
809 switch (config.rx_filter) {
810 case HWTSTAMP_FILTER_NONE:
97553f7f
MR
811 if (priv->hwts_rx_en) {
812 stop_gfar(netdev);
813 priv->hwts_rx_en = 0;
814 startup_gfar(netdev);
815 }
cc772ab7
MR
816 break;
817 default:
818 if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER))
819 return -ERANGE;
97553f7f
MR
820 if (!priv->hwts_rx_en) {
821 stop_gfar(netdev);
822 priv->hwts_rx_en = 1;
823 startup_gfar(netdev);
824 }
cc772ab7
MR
825 config.rx_filter = HWTSTAMP_FILTER_ALL;
826 break;
827 }
828
829 return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
830 -EFAULT : 0;
831}
832
0faac9f7
CW
833/* Ioctl MII Interface */
834static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
835{
836 struct gfar_private *priv = netdev_priv(dev);
837
838 if (!netif_running(dev))
839 return -EINVAL;
840
cc772ab7
MR
841 if (cmd == SIOCSHWTSTAMP)
842 return gfar_hwtstamp_ioctl(dev, rq, cmd);
843
0faac9f7
CW
844 if (!priv->phydev)
845 return -ENODEV;
846
28b04113 847 return phy_mii_ioctl(priv->phydev, rq, cmd);
0faac9f7
CW
848}
849
fba4ed03
SG
850static unsigned int reverse_bitmap(unsigned int bit_map, unsigned int max_qs)
851{
852 unsigned int new_bit_map = 0x0;
853 int mask = 0x1 << (max_qs - 1), i;
854 for (i = 0; i < max_qs; i++) {
855 if (bit_map & mask)
856 new_bit_map = new_bit_map + (1 << i);
857 mask = mask >> 0x1;
858 }
859 return new_bit_map;
860}
7a8b3372 861
18294ad1
AV
862static u32 cluster_entry_per_class(struct gfar_private *priv, u32 rqfar,
863 u32 class)
7a8b3372
SG
864{
865 u32 rqfpr = FPR_FILER_MASK;
866 u32 rqfcr = 0x0;
867
868 rqfar--;
869 rqfcr = RQFCR_CLE | RQFCR_PID_MASK | RQFCR_CMP_EXACT;
870 ftp_rqfpr[rqfar] = rqfpr;
871 ftp_rqfcr[rqfar] = rqfcr;
872 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
873
874 rqfar--;
875 rqfcr = RQFCR_CMP_NOMATCH;
876 ftp_rqfpr[rqfar] = rqfpr;
877 ftp_rqfcr[rqfar] = rqfcr;
878 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
879
880 rqfar--;
881 rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_PARSE | RQFCR_CLE | RQFCR_AND;
882 rqfpr = class;
883 ftp_rqfcr[rqfar] = rqfcr;
884 ftp_rqfpr[rqfar] = rqfpr;
885 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
886
887 rqfar--;
888 rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_MASK | RQFCR_AND;
889 rqfpr = class;
890 ftp_rqfcr[rqfar] = rqfcr;
891 ftp_rqfpr[rqfar] = rqfpr;
892 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
893
894 return rqfar;
895}
896
897static void gfar_init_filer_table(struct gfar_private *priv)
898{
899 int i = 0x0;
900 u32 rqfar = MAX_FILER_IDX;
901 u32 rqfcr = 0x0;
902 u32 rqfpr = FPR_FILER_MASK;
903
904 /* Default rule */
905 rqfcr = RQFCR_CMP_MATCH;
906 ftp_rqfcr[rqfar] = rqfcr;
907 ftp_rqfpr[rqfar] = rqfpr;
908 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
909
910 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6);
911 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_UDP);
912 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_TCP);
913 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4);
914 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_UDP);
915 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_TCP);
916
85dd08eb 917 /* cur_filer_idx indicated the first non-masked rule */
7a8b3372
SG
918 priv->cur_filer_idx = rqfar;
919
920 /* Rest are masked rules */
921 rqfcr = RQFCR_CMP_NOMATCH;
922 for (i = 0; i < rqfar; i++) {
923 ftp_rqfcr[i] = rqfcr;
924 ftp_rqfpr[i] = rqfpr;
925 gfar_write_filer(priv, i, rqfcr, rqfpr);
926 }
927}
928
7d350977
AV
929static void gfar_detect_errata(struct gfar_private *priv)
930{
931 struct device *dev = &priv->ofdev->dev;
932 unsigned int pvr = mfspr(SPRN_PVR);
933 unsigned int svr = mfspr(SPRN_SVR);
934 unsigned int mod = (svr >> 16) & 0xfff6; /* w/o E suffix */
935 unsigned int rev = svr & 0xffff;
936
937 /* MPC8313 Rev 2.0 and higher; All MPC837x */
938 if ((pvr == 0x80850010 && mod == 0x80b0 && rev >= 0x0020) ||
939 (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0))
940 priv->errata |= GFAR_ERRATA_74;
941
deb90eac
AV
942 /* MPC8313 and MPC837x all rev */
943 if ((pvr == 0x80850010 && mod == 0x80b0) ||
944 (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0))
945 priv->errata |= GFAR_ERRATA_76;
946
511d934f
AV
947 /* MPC8313 and MPC837x all rev */
948 if ((pvr == 0x80850010 && mod == 0x80b0) ||
949 (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0))
950 priv->errata |= GFAR_ERRATA_A002;
951
4363c2fd
AD
952 /* MPC8313 Rev < 2.0, MPC8548 rev 2.0 */
953 if ((pvr == 0x80850010 && mod == 0x80b0 && rev < 0x0020) ||
954 (pvr == 0x80210020 && mod == 0x8030 && rev == 0x0020))
955 priv->errata |= GFAR_ERRATA_12;
956
7d350977
AV
957 if (priv->errata)
958 dev_info(dev, "enabled errata workarounds, flags: 0x%x\n",
959 priv->errata);
960}
961
bb40dcbb
AF
962/* Set up the ethernet device structure, private data,
963 * and anything else we need before we start */
74888760 964static int gfar_probe(struct platform_device *ofdev)
1da177e4
LT
965{
966 u32 tempval;
967 struct net_device *dev = NULL;
968 struct gfar_private *priv = NULL;
f4983704 969 struct gfar __iomem *regs = NULL;
46ceb60c 970 int err = 0, i, grp_idx = 0;
c50a5d9a 971 int len_devname;
fba4ed03 972 u32 rstat = 0, tstat = 0, rqueue = 0, tqueue = 0;
46ceb60c 973 u32 isrg = 0;
18294ad1 974 u32 __iomem *baddr;
1da177e4 975
fba4ed03 976 err = gfar_of_init(ofdev, &dev);
1da177e4 977
fba4ed03
SG
978 if (err)
979 return err;
1da177e4
LT
980
981 priv = netdev_priv(dev);
4826857f
KG
982 priv->ndev = dev;
983 priv->ofdev = ofdev;
61c7a080 984 priv->node = ofdev->dev.of_node;
4826857f 985 SET_NETDEV_DEV(dev, &ofdev->dev);
1da177e4 986
d87eb127 987 spin_lock_init(&priv->bflock);
ab939905 988 INIT_WORK(&priv->reset_task, gfar_reset_task);
1da177e4 989
b31a1d8b 990 dev_set_drvdata(&ofdev->dev, priv);
46ceb60c 991 regs = priv->gfargrp[0].regs;
1da177e4 992
7d350977
AV
993 gfar_detect_errata(priv);
994
1da177e4
LT
995 /* Stop the DMA engine now, in case it was running before */
996 /* (The firmware could have used it, and left it running). */
257d938a 997 gfar_halt(dev);
1da177e4
LT
998
999 /* Reset MAC layer */
f4983704 1000 gfar_write(&regs->maccfg1, MACCFG1_SOFT_RESET);
1da177e4 1001
b98ac702
AF
1002 /* We need to delay at least 3 TX clocks */
1003 udelay(2);
1004
1da177e4 1005 tempval = (MACCFG1_TX_FLOW | MACCFG1_RX_FLOW);
f4983704 1006 gfar_write(&regs->maccfg1, tempval);
1da177e4
LT
1007
1008 /* Initialize MACCFG2. */
7d350977
AV
1009 tempval = MACCFG2_INIT_SETTINGS;
1010 if (gfar_has_errata(priv, GFAR_ERRATA_74))
1011 tempval |= MACCFG2_HUGEFRAME | MACCFG2_LENGTHCHECK;
1012 gfar_write(&regs->maccfg2, tempval);
1da177e4
LT
1013
1014 /* Initialize ECNTRL */
f4983704 1015 gfar_write(&regs->ecntrl, ECNTRL_INIT_SETTINGS);
1da177e4 1016
1da177e4 1017 /* Set the dev->base_addr to the gfar reg region */
f4983704 1018 dev->base_addr = (unsigned long) regs;
1da177e4 1019
b31a1d8b 1020 SET_NETDEV_DEV(dev, &ofdev->dev);
1da177e4
LT
1021
1022 /* Fill in the dev structure */
1da177e4 1023 dev->watchdog_timeo = TX_TIMEOUT;
1da177e4 1024 dev->mtu = 1500;
26ccfc37 1025 dev->netdev_ops = &gfar_netdev_ops;
0bbaf069
KG
1026 dev->ethtool_ops = &gfar_ethtool_ops;
1027
fba4ed03 1028 /* Register for napi ...We are registering NAPI for each grp */
46ceb60c
SG
1029 for (i = 0; i < priv->num_grps; i++)
1030 netif_napi_add(dev, &priv->gfargrp[i].napi, gfar_poll, GFAR_DEV_WEIGHT);
a12f801d 1031
b31a1d8b 1032 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_CSUM) {
0bbaf069 1033 priv->rx_csum_enable = 1;
4669bc90 1034 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_HIGHDMA;
0bbaf069
KG
1035 } else
1036 priv->rx_csum_enable = 0;
1037
1038 priv->vlgrp = NULL;
1da177e4 1039
26ccfc37 1040 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_VLAN)
0bbaf069 1041 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
0bbaf069 1042
b31a1d8b 1043 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_EXTENDED_HASH) {
0bbaf069
KG
1044 priv->extended_hash = 1;
1045 priv->hash_width = 9;
1046
f4983704
SG
1047 priv->hash_regs[0] = &regs->igaddr0;
1048 priv->hash_regs[1] = &regs->igaddr1;
1049 priv->hash_regs[2] = &regs->igaddr2;
1050 priv->hash_regs[3] = &regs->igaddr3;
1051 priv->hash_regs[4] = &regs->igaddr4;
1052 priv->hash_regs[5] = &regs->igaddr5;
1053 priv->hash_regs[6] = &regs->igaddr6;
1054 priv->hash_regs[7] = &regs->igaddr7;
1055 priv->hash_regs[8] = &regs->gaddr0;
1056 priv->hash_regs[9] = &regs->gaddr1;
1057 priv->hash_regs[10] = &regs->gaddr2;
1058 priv->hash_regs[11] = &regs->gaddr3;
1059 priv->hash_regs[12] = &regs->gaddr4;
1060 priv->hash_regs[13] = &regs->gaddr5;
1061 priv->hash_regs[14] = &regs->gaddr6;
1062 priv->hash_regs[15] = &regs->gaddr7;
0bbaf069
KG
1063
1064 } else {
1065 priv->extended_hash = 0;
1066 priv->hash_width = 8;
1067
f4983704
SG
1068 priv->hash_regs[0] = &regs->gaddr0;
1069 priv->hash_regs[1] = &regs->gaddr1;
1070 priv->hash_regs[2] = &regs->gaddr2;
1071 priv->hash_regs[3] = &regs->gaddr3;
1072 priv->hash_regs[4] = &regs->gaddr4;
1073 priv->hash_regs[5] = &regs->gaddr5;
1074 priv->hash_regs[6] = &regs->gaddr6;
1075 priv->hash_regs[7] = &regs->gaddr7;
0bbaf069
KG
1076 }
1077
b31a1d8b 1078 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_PADDING)
0bbaf069
KG
1079 priv->padding = DEFAULT_PADDING;
1080 else
1081 priv->padding = 0;
1082
cc772ab7
MR
1083 if (dev->features & NETIF_F_IP_CSUM ||
1084 priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)
0bbaf069 1085 dev->hard_header_len += GMAC_FCB_LEN;
1da177e4 1086
46ceb60c
SG
1087 /* Program the isrg regs only if number of grps > 1 */
1088 if (priv->num_grps > 1) {
1089 baddr = &regs->isrg0;
1090 for (i = 0; i < priv->num_grps; i++) {
1091 isrg |= (priv->gfargrp[i].rx_bit_map << ISRG_SHIFT_RX);
1092 isrg |= (priv->gfargrp[i].tx_bit_map << ISRG_SHIFT_TX);
1093 gfar_write(baddr, isrg);
1094 baddr++;
1095 isrg = 0x0;
1096 }
1097 }
1098
fba4ed03 1099 /* Need to reverse the bit maps as bit_map's MSB is q0
984b3f57 1100 * but, for_each_set_bit parses from right to left, which
fba4ed03 1101 * basically reverses the queue numbers */
46ceb60c
SG
1102 for (i = 0; i< priv->num_grps; i++) {
1103 priv->gfargrp[i].tx_bit_map = reverse_bitmap(
1104 priv->gfargrp[i].tx_bit_map, MAX_TX_QS);
1105 priv->gfargrp[i].rx_bit_map = reverse_bitmap(
1106 priv->gfargrp[i].rx_bit_map, MAX_RX_QS);
1107 }
1108
1109 /* Calculate RSTAT, TSTAT, RQUEUE and TQUEUE values,
1110 * also assign queues to groups */
1111 for (grp_idx = 0; grp_idx < priv->num_grps; grp_idx++) {
1112 priv->gfargrp[grp_idx].num_rx_queues = 0x0;
984b3f57 1113 for_each_set_bit(i, &priv->gfargrp[grp_idx].rx_bit_map,
46ceb60c
SG
1114 priv->num_rx_queues) {
1115 priv->gfargrp[grp_idx].num_rx_queues++;
1116 priv->rx_queue[i]->grp = &priv->gfargrp[grp_idx];
1117 rstat = rstat | (RSTAT_CLEAR_RHALT >> i);
1118 rqueue = rqueue | ((RQUEUE_EN0 | RQUEUE_EX0) >> i);
1119 }
1120 priv->gfargrp[grp_idx].num_tx_queues = 0x0;
984b3f57 1121 for_each_set_bit(i, &priv->gfargrp[grp_idx].tx_bit_map,
46ceb60c
SG
1122 priv->num_tx_queues) {
1123 priv->gfargrp[grp_idx].num_tx_queues++;
1124 priv->tx_queue[i]->grp = &priv->gfargrp[grp_idx];
1125 tstat = tstat | (TSTAT_CLEAR_THALT >> i);
1126 tqueue = tqueue | (TQUEUE_EN0 >> i);
1127 }
1128 priv->gfargrp[grp_idx].rstat = rstat;
1129 priv->gfargrp[grp_idx].tstat = tstat;
1130 rstat = tstat =0;
fba4ed03 1131 }
fba4ed03
SG
1132
1133 gfar_write(&regs->rqueue, rqueue);
1134 gfar_write(&regs->tqueue, tqueue);
1135
1da177e4 1136 priv->rx_buffer_size = DEFAULT_RX_BUFFER_SIZE;
1da177e4 1137
a12f801d 1138 /* Initializing some of the rx/tx queue level parameters */
fba4ed03
SG
1139 for (i = 0; i < priv->num_tx_queues; i++) {
1140 priv->tx_queue[i]->tx_ring_size = DEFAULT_TX_RING_SIZE;
1141 priv->tx_queue[i]->num_txbdfree = DEFAULT_TX_RING_SIZE;
1142 priv->tx_queue[i]->txcoalescing = DEFAULT_TX_COALESCE;
1143 priv->tx_queue[i]->txic = DEFAULT_TXIC;
1144 }
a12f801d 1145
fba4ed03
SG
1146 for (i = 0; i < priv->num_rx_queues; i++) {
1147 priv->rx_queue[i]->rx_ring_size = DEFAULT_RX_RING_SIZE;
1148 priv->rx_queue[i]->rxcoalescing = DEFAULT_RX_COALESCE;
1149 priv->rx_queue[i]->rxic = DEFAULT_RXIC;
1150 }
1da177e4 1151
1ccb8389
SG
1152 /* enable filer if using multiple RX queues*/
1153 if(priv->num_rx_queues > 1)
1154 priv->rx_filer_enable = 1;
0bbaf069
KG
1155 /* Enable most messages by default */
1156 priv->msg_enable = (NETIF_MSG_IFUP << 1 ) - 1;
1157
d3eab82b
TP
1158 /* Carrier starts down, phylib will bring it up */
1159 netif_carrier_off(dev);
1160
1da177e4
LT
1161 err = register_netdev(dev);
1162
1163 if (err) {
1164 printk(KERN_ERR "%s: Cannot register net device, aborting.\n",
1165 dev->name);
1166 goto register_fail;
1167 }
1168
2884e5cc
AV
1169 device_init_wakeup(&dev->dev,
1170 priv->device_flags & FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
1171
c50a5d9a
DH
1172 /* fill out IRQ number and name fields */
1173 len_devname = strlen(dev->name);
46ceb60c
SG
1174 for (i = 0; i < priv->num_grps; i++) {
1175 strncpy(&priv->gfargrp[i].int_name_tx[0], dev->name,
1176 len_devname);
1177 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
1178 strncpy(&priv->gfargrp[i].int_name_tx[len_devname],
1179 "_g", sizeof("_g"));
1180 priv->gfargrp[i].int_name_tx[
1181 strlen(priv->gfargrp[i].int_name_tx)] = i+48;
1182 strncpy(&priv->gfargrp[i].int_name_tx[strlen(
1183 priv->gfargrp[i].int_name_tx)],
1184 "_tx", sizeof("_tx") + 1);
1185
1186 strncpy(&priv->gfargrp[i].int_name_rx[0], dev->name,
1187 len_devname);
1188 strncpy(&priv->gfargrp[i].int_name_rx[len_devname],
1189 "_g", sizeof("_g"));
1190 priv->gfargrp[i].int_name_rx[
1191 strlen(priv->gfargrp[i].int_name_rx)] = i+48;
1192 strncpy(&priv->gfargrp[i].int_name_rx[strlen(
1193 priv->gfargrp[i].int_name_rx)],
1194 "_rx", sizeof("_rx") + 1);
1195
1196 strncpy(&priv->gfargrp[i].int_name_er[0], dev->name,
1197 len_devname);
1198 strncpy(&priv->gfargrp[i].int_name_er[len_devname],
1199 "_g", sizeof("_g"));
1200 priv->gfargrp[i].int_name_er[strlen(
1201 priv->gfargrp[i].int_name_er)] = i+48;
1202 strncpy(&priv->gfargrp[i].int_name_er[strlen(\
1203 priv->gfargrp[i].int_name_er)],
1204 "_er", sizeof("_er") + 1);
1205 } else
1206 priv->gfargrp[i].int_name_tx[len_devname] = '\0';
1207 }
c50a5d9a 1208
7a8b3372
SG
1209 /* Initialize the filer table */
1210 gfar_init_filer_table(priv);
1211
7f7f5316
AF
1212 /* Create all the sysfs files */
1213 gfar_init_sysfs(dev);
1214
1da177e4 1215 /* Print out the device info */
e174961c 1216 printk(KERN_INFO DEVICE_NAME "%pM\n", dev->name, dev->dev_addr);
1da177e4
LT
1217
1218 /* Even more device info helps when determining which kernel */
7f7f5316 1219 /* provided which set of benchmarks. */
1da177e4 1220 printk(KERN_INFO "%s: Running with NAPI enabled\n", dev->name);
fba4ed03 1221 for (i = 0; i < priv->num_rx_queues; i++)
ddc01b3b 1222 printk(KERN_INFO "%s: RX BD ring size for Q[%d]: %d\n",
fba4ed03
SG
1223 dev->name, i, priv->rx_queue[i]->rx_ring_size);
1224 for(i = 0; i < priv->num_tx_queues; i++)
ddc01b3b 1225 printk(KERN_INFO "%s: TX BD ring size for Q[%d]: %d\n",
fba4ed03 1226 dev->name, i, priv->tx_queue[i]->tx_ring_size);
1da177e4
LT
1227
1228 return 0;
1229
1230register_fail:
46ceb60c 1231 unmap_group_regs(priv);
fba4ed03
SG
1232 free_tx_pointers(priv);
1233 free_rx_pointers(priv);
fe192a49
GL
1234 if (priv->phy_node)
1235 of_node_put(priv->phy_node);
1236 if (priv->tbi_node)
1237 of_node_put(priv->tbi_node);
1da177e4 1238 free_netdev(dev);
bb40dcbb 1239 return err;
1da177e4
LT
1240}
1241
2dc11581 1242static int gfar_remove(struct platform_device *ofdev)
1da177e4 1243{
b31a1d8b 1244 struct gfar_private *priv = dev_get_drvdata(&ofdev->dev);
1da177e4 1245
fe192a49
GL
1246 if (priv->phy_node)
1247 of_node_put(priv->phy_node);
1248 if (priv->tbi_node)
1249 of_node_put(priv->tbi_node);
1250
b31a1d8b 1251 dev_set_drvdata(&ofdev->dev, NULL);
1da177e4 1252
d9d8e041 1253 unregister_netdev(priv->ndev);
46ceb60c 1254 unmap_group_regs(priv);
4826857f 1255 free_netdev(priv->ndev);
1da177e4
LT
1256
1257 return 0;
1258}
1259
d87eb127 1260#ifdef CONFIG_PM
be926fc4
AV
1261
1262static int gfar_suspend(struct device *dev)
d87eb127 1263{
be926fc4
AV
1264 struct gfar_private *priv = dev_get_drvdata(dev);
1265 struct net_device *ndev = priv->ndev;
46ceb60c 1266 struct gfar __iomem *regs = priv->gfargrp[0].regs;
d87eb127
SW
1267 unsigned long flags;
1268 u32 tempval;
1269
1270 int magic_packet = priv->wol_en &&
b31a1d8b 1271 (priv->device_flags & FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
d87eb127 1272
be926fc4 1273 netif_device_detach(ndev);
d87eb127 1274
be926fc4 1275 if (netif_running(ndev)) {
fba4ed03
SG
1276
1277 local_irq_save(flags);
1278 lock_tx_qs(priv);
1279 lock_rx_qs(priv);
d87eb127 1280
be926fc4 1281 gfar_halt_nodisable(ndev);
d87eb127
SW
1282
1283 /* Disable Tx, and Rx if wake-on-LAN is disabled. */
f4983704 1284 tempval = gfar_read(&regs->maccfg1);
d87eb127
SW
1285
1286 tempval &= ~MACCFG1_TX_EN;
1287
1288 if (!magic_packet)
1289 tempval &= ~MACCFG1_RX_EN;
1290
f4983704 1291 gfar_write(&regs->maccfg1, tempval);
d87eb127 1292
fba4ed03
SG
1293 unlock_rx_qs(priv);
1294 unlock_tx_qs(priv);
1295 local_irq_restore(flags);
d87eb127 1296
46ceb60c 1297 disable_napi(priv);
d87eb127
SW
1298
1299 if (magic_packet) {
1300 /* Enable interrupt on Magic Packet */
f4983704 1301 gfar_write(&regs->imask, IMASK_MAG);
d87eb127
SW
1302
1303 /* Enable Magic Packet mode */
f4983704 1304 tempval = gfar_read(&regs->maccfg2);
d87eb127 1305 tempval |= MACCFG2_MPEN;
f4983704 1306 gfar_write(&regs->maccfg2, tempval);
d87eb127
SW
1307 } else {
1308 phy_stop(priv->phydev);
1309 }
1310 }
1311
1312 return 0;
1313}
1314
be926fc4 1315static int gfar_resume(struct device *dev)
d87eb127 1316{
be926fc4
AV
1317 struct gfar_private *priv = dev_get_drvdata(dev);
1318 struct net_device *ndev = priv->ndev;
46ceb60c 1319 struct gfar __iomem *regs = priv->gfargrp[0].regs;
d87eb127
SW
1320 unsigned long flags;
1321 u32 tempval;
1322 int magic_packet = priv->wol_en &&
b31a1d8b 1323 (priv->device_flags & FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
d87eb127 1324
be926fc4
AV
1325 if (!netif_running(ndev)) {
1326 netif_device_attach(ndev);
d87eb127
SW
1327 return 0;
1328 }
1329
1330 if (!magic_packet && priv->phydev)
1331 phy_start(priv->phydev);
1332
1333 /* Disable Magic Packet mode, in case something
1334 * else woke us up.
1335 */
fba4ed03
SG
1336 local_irq_save(flags);
1337 lock_tx_qs(priv);
1338 lock_rx_qs(priv);
d87eb127 1339
f4983704 1340 tempval = gfar_read(&regs->maccfg2);
d87eb127 1341 tempval &= ~MACCFG2_MPEN;
f4983704 1342 gfar_write(&regs->maccfg2, tempval);
d87eb127 1343
be926fc4 1344 gfar_start(ndev);
d87eb127 1345
fba4ed03
SG
1346 unlock_rx_qs(priv);
1347 unlock_tx_qs(priv);
1348 local_irq_restore(flags);
d87eb127 1349
be926fc4
AV
1350 netif_device_attach(ndev);
1351
46ceb60c 1352 enable_napi(priv);
be926fc4
AV
1353
1354 return 0;
1355}
1356
1357static int gfar_restore(struct device *dev)
1358{
1359 struct gfar_private *priv = dev_get_drvdata(dev);
1360 struct net_device *ndev = priv->ndev;
1361
1362 if (!netif_running(ndev))
1363 return 0;
1364
1365 gfar_init_bds(ndev);
1366 init_registers(ndev);
1367 gfar_set_mac_address(ndev);
1368 gfar_init_mac(ndev);
1369 gfar_start(ndev);
1370
1371 priv->oldlink = 0;
1372 priv->oldspeed = 0;
1373 priv->oldduplex = -1;
1374
1375 if (priv->phydev)
1376 phy_start(priv->phydev);
d87eb127 1377
be926fc4 1378 netif_device_attach(ndev);
5ea681d4 1379 enable_napi(priv);
d87eb127
SW
1380
1381 return 0;
1382}
be926fc4
AV
1383
1384static struct dev_pm_ops gfar_pm_ops = {
1385 .suspend = gfar_suspend,
1386 .resume = gfar_resume,
1387 .freeze = gfar_suspend,
1388 .thaw = gfar_resume,
1389 .restore = gfar_restore,
1390};
1391
1392#define GFAR_PM_OPS (&gfar_pm_ops)
1393
d87eb127 1394#else
be926fc4
AV
1395
1396#define GFAR_PM_OPS NULL
be926fc4 1397
d87eb127 1398#endif
1da177e4 1399
e8a2b6a4
AF
1400/* Reads the controller's registers to determine what interface
1401 * connects it to the PHY.
1402 */
1403static phy_interface_t gfar_get_interface(struct net_device *dev)
1404{
1405 struct gfar_private *priv = netdev_priv(dev);
46ceb60c 1406 struct gfar __iomem *regs = priv->gfargrp[0].regs;
f4983704
SG
1407 u32 ecntrl;
1408
f4983704 1409 ecntrl = gfar_read(&regs->ecntrl);
e8a2b6a4
AF
1410
1411 if (ecntrl & ECNTRL_SGMII_MODE)
1412 return PHY_INTERFACE_MODE_SGMII;
1413
1414 if (ecntrl & ECNTRL_TBI_MODE) {
1415 if (ecntrl & ECNTRL_REDUCED_MODE)
1416 return PHY_INTERFACE_MODE_RTBI;
1417 else
1418 return PHY_INTERFACE_MODE_TBI;
1419 }
1420
1421 if (ecntrl & ECNTRL_REDUCED_MODE) {
1422 if (ecntrl & ECNTRL_REDUCED_MII_MODE)
1423 return PHY_INTERFACE_MODE_RMII;
7132ab7f 1424 else {
b31a1d8b 1425 phy_interface_t interface = priv->interface;
7132ab7f
AF
1426
1427 /*
1428 * This isn't autodetected right now, so it must
1429 * be set by the device tree or platform code.
1430 */
1431 if (interface == PHY_INTERFACE_MODE_RGMII_ID)
1432 return PHY_INTERFACE_MODE_RGMII_ID;
1433
e8a2b6a4 1434 return PHY_INTERFACE_MODE_RGMII;
7132ab7f 1435 }
e8a2b6a4
AF
1436 }
1437
b31a1d8b 1438 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT)
e8a2b6a4
AF
1439 return PHY_INTERFACE_MODE_GMII;
1440
1441 return PHY_INTERFACE_MODE_MII;
1442}
1443
1444
bb40dcbb
AF
1445/* Initializes driver's PHY state, and attaches to the PHY.
1446 * Returns 0 on success.
1da177e4
LT
1447 */
1448static int init_phy(struct net_device *dev)
1449{
1450 struct gfar_private *priv = netdev_priv(dev);
bb40dcbb 1451 uint gigabit_support =
b31a1d8b 1452 priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT ?
bb40dcbb 1453 SUPPORTED_1000baseT_Full : 0;
e8a2b6a4 1454 phy_interface_t interface;
1da177e4
LT
1455
1456 priv->oldlink = 0;
1457 priv->oldspeed = 0;
1458 priv->oldduplex = -1;
1459
e8a2b6a4
AF
1460 interface = gfar_get_interface(dev);
1461
1db780f8
AV
1462 priv->phydev = of_phy_connect(dev, priv->phy_node, &adjust_link, 0,
1463 interface);
1464 if (!priv->phydev)
1465 priv->phydev = of_phy_connect_fixed_link(dev, &adjust_link,
1466 interface);
1467 if (!priv->phydev) {
1468 dev_err(&dev->dev, "could not attach to PHY\n");
1469 return -ENODEV;
fe192a49 1470 }
1da177e4 1471
d3c12873
KJ
1472 if (interface == PHY_INTERFACE_MODE_SGMII)
1473 gfar_configure_serdes(dev);
1474
bb40dcbb 1475 /* Remove any features not supported by the controller */
fe192a49
GL
1476 priv->phydev->supported &= (GFAR_SUPPORTED | gigabit_support);
1477 priv->phydev->advertising = priv->phydev->supported;
1da177e4
LT
1478
1479 return 0;
1da177e4
LT
1480}
1481
d0313587
PG
1482/*
1483 * Initialize TBI PHY interface for communicating with the
1484 * SERDES lynx PHY on the chip. We communicate with this PHY
1485 * through the MDIO bus on each controller, treating it as a
1486 * "normal" PHY at the address found in the TBIPA register. We assume
1487 * that the TBIPA register is valid. Either the MDIO bus code will set
1488 * it to a value that doesn't conflict with other PHYs on the bus, or the
1489 * value doesn't matter, as there are no other PHYs on the bus.
1490 */
d3c12873
KJ
1491static void gfar_configure_serdes(struct net_device *dev)
1492{
1493 struct gfar_private *priv = netdev_priv(dev);
fe192a49
GL
1494 struct phy_device *tbiphy;
1495
1496 if (!priv->tbi_node) {
1497 dev_warn(&dev->dev, "error: SGMII mode requires that the "
1498 "device tree specify a tbi-handle\n");
1499 return;
1500 }
c132419e 1501
fe192a49
GL
1502 tbiphy = of_phy_find_device(priv->tbi_node);
1503 if (!tbiphy) {
1504 dev_err(&dev->dev, "error: Could not get TBI device\n");
b31a1d8b
AF
1505 return;
1506 }
d3c12873 1507
b31a1d8b
AF
1508 /*
1509 * If the link is already up, we must already be ok, and don't need to
bdb59f94
TP
1510 * configure and reset the TBI<->SerDes link. Maybe U-Boot configured
1511 * everything for us? Resetting it takes the link down and requires
1512 * several seconds for it to come back.
1513 */
fe192a49 1514 if (phy_read(tbiphy, MII_BMSR) & BMSR_LSTATUS)
b31a1d8b 1515 return;
d3c12873 1516
d0313587 1517 /* Single clk mode, mii mode off(for serdes communication) */
fe192a49 1518 phy_write(tbiphy, MII_TBICON, TBICON_CLK_SELECT);
d3c12873 1519
fe192a49 1520 phy_write(tbiphy, MII_ADVERTISE,
d3c12873
KJ
1521 ADVERTISE_1000XFULL | ADVERTISE_1000XPAUSE |
1522 ADVERTISE_1000XPSE_ASYM);
1523
fe192a49 1524 phy_write(tbiphy, MII_BMCR, BMCR_ANENABLE |
d3c12873
KJ
1525 BMCR_ANRESTART | BMCR_FULLDPLX | BMCR_SPEED1000);
1526}
1527
1da177e4
LT
1528static void init_registers(struct net_device *dev)
1529{
1530 struct gfar_private *priv = netdev_priv(dev);
f4983704 1531 struct gfar __iomem *regs = NULL;
46ceb60c 1532 int i = 0;
1da177e4 1533
46ceb60c
SG
1534 for (i = 0; i < priv->num_grps; i++) {
1535 regs = priv->gfargrp[i].regs;
1536 /* Clear IEVENT */
1537 gfar_write(&regs->ievent, IEVENT_INIT_CLEAR);
1da177e4 1538
46ceb60c
SG
1539 /* Initialize IMASK */
1540 gfar_write(&regs->imask, IMASK_INIT_CLEAR);
1541 }
1da177e4 1542
46ceb60c 1543 regs = priv->gfargrp[0].regs;
1da177e4 1544 /* Init hash registers to zero */
f4983704
SG
1545 gfar_write(&regs->igaddr0, 0);
1546 gfar_write(&regs->igaddr1, 0);
1547 gfar_write(&regs->igaddr2, 0);
1548 gfar_write(&regs->igaddr3, 0);
1549 gfar_write(&regs->igaddr4, 0);
1550 gfar_write(&regs->igaddr5, 0);
1551 gfar_write(&regs->igaddr6, 0);
1552 gfar_write(&regs->igaddr7, 0);
1553
1554 gfar_write(&regs->gaddr0, 0);
1555 gfar_write(&regs->gaddr1, 0);
1556 gfar_write(&regs->gaddr2, 0);
1557 gfar_write(&regs->gaddr3, 0);
1558 gfar_write(&regs->gaddr4, 0);
1559 gfar_write(&regs->gaddr5, 0);
1560 gfar_write(&regs->gaddr6, 0);
1561 gfar_write(&regs->gaddr7, 0);
1da177e4 1562
1da177e4 1563 /* Zero out the rmon mib registers if it has them */
b31a1d8b 1564 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_RMON) {
f4983704 1565 memset_io(&(regs->rmon), 0, sizeof (struct rmon_mib));
1da177e4
LT
1566
1567 /* Mask off the CAM interrupts */
f4983704
SG
1568 gfar_write(&regs->rmon.cam1, 0xffffffff);
1569 gfar_write(&regs->rmon.cam2, 0xffffffff);
1da177e4
LT
1570 }
1571
1572 /* Initialize the max receive buffer length */
f4983704 1573 gfar_write(&regs->mrblr, priv->rx_buffer_size);
1da177e4 1574
1da177e4 1575 /* Initialize the Minimum Frame Length Register */
f4983704 1576 gfar_write(&regs->minflr, MINFLR_INIT_SETTINGS);
1da177e4
LT
1577}
1578
511d934f
AV
1579static int __gfar_is_rx_idle(struct gfar_private *priv)
1580{
1581 u32 res;
1582
1583 /*
1584 * Normaly TSEC should not hang on GRS commands, so we should
1585 * actually wait for IEVENT_GRSC flag.
1586 */
1587 if (likely(!gfar_has_errata(priv, GFAR_ERRATA_A002)))
1588 return 0;
1589
1590 /*
1591 * Read the eTSEC register at offset 0xD1C. If bits 7-14 are
1592 * the same as bits 23-30, the eTSEC Rx is assumed to be idle
1593 * and the Rx can be safely reset.
1594 */
1595 res = gfar_read((void __iomem *)priv->gfargrp[0].regs + 0xd1c);
1596 res &= 0x7f807f80;
1597 if ((res & 0xffff) == (res >> 16))
1598 return 1;
1599
1600 return 0;
1601}
0bbaf069
KG
1602
1603/* Halt the receive and transmit queues */
d87eb127 1604static void gfar_halt_nodisable(struct net_device *dev)
1da177e4
LT
1605{
1606 struct gfar_private *priv = netdev_priv(dev);
46ceb60c 1607 struct gfar __iomem *regs = NULL;
1da177e4 1608 u32 tempval;
46ceb60c 1609 int i = 0;
1da177e4 1610
46ceb60c
SG
1611 for (i = 0; i < priv->num_grps; i++) {
1612 regs = priv->gfargrp[i].regs;
1613 /* Mask all interrupts */
1614 gfar_write(&regs->imask, IMASK_INIT_CLEAR);
1da177e4 1615
46ceb60c
SG
1616 /* Clear all interrupts */
1617 gfar_write(&regs->ievent, IEVENT_INIT_CLEAR);
1618 }
1da177e4 1619
46ceb60c 1620 regs = priv->gfargrp[0].regs;
1da177e4 1621 /* Stop the DMA, and wait for it to stop */
f4983704 1622 tempval = gfar_read(&regs->dmactrl);
1da177e4
LT
1623 if ((tempval & (DMACTRL_GRS | DMACTRL_GTS))
1624 != (DMACTRL_GRS | DMACTRL_GTS)) {
511d934f
AV
1625 int ret;
1626
1da177e4 1627 tempval |= (DMACTRL_GRS | DMACTRL_GTS);
f4983704 1628 gfar_write(&regs->dmactrl, tempval);
1da177e4 1629
511d934f
AV
1630 do {
1631 ret = spin_event_timeout(((gfar_read(&regs->ievent) &
1632 (IEVENT_GRSC | IEVENT_GTSC)) ==
1633 (IEVENT_GRSC | IEVENT_GTSC)), 1000000, 0);
1634 if (!ret && !(gfar_read(&regs->ievent) & IEVENT_GRSC))
1635 ret = __gfar_is_rx_idle(priv);
1636 } while (!ret);
1da177e4 1637 }
d87eb127 1638}
d87eb127
SW
1639
1640/* Halt the receive and transmit queues */
1641void gfar_halt(struct net_device *dev)
1642{
1643 struct gfar_private *priv = netdev_priv(dev);
46ceb60c 1644 struct gfar __iomem *regs = priv->gfargrp[0].regs;
d87eb127 1645 u32 tempval;
1da177e4 1646
2a54adc3
SW
1647 gfar_halt_nodisable(dev);
1648
1da177e4
LT
1649 /* Disable Rx and Tx */
1650 tempval = gfar_read(&regs->maccfg1);
1651 tempval &= ~(MACCFG1_RX_EN | MACCFG1_TX_EN);
1652 gfar_write(&regs->maccfg1, tempval);
0bbaf069
KG
1653}
1654
46ceb60c
SG
1655static void free_grp_irqs(struct gfar_priv_grp *grp)
1656{
1657 free_irq(grp->interruptError, grp);
1658 free_irq(grp->interruptTransmit, grp);
1659 free_irq(grp->interruptReceive, grp);
1660}
1661
0bbaf069
KG
1662void stop_gfar(struct net_device *dev)
1663{
1664 struct gfar_private *priv = netdev_priv(dev);
0bbaf069 1665 unsigned long flags;
46ceb60c 1666 int i;
0bbaf069 1667
bb40dcbb
AF
1668 phy_stop(priv->phydev);
1669
a12f801d 1670
0bbaf069 1671 /* Lock it down */
fba4ed03
SG
1672 local_irq_save(flags);
1673 lock_tx_qs(priv);
1674 lock_rx_qs(priv);
0bbaf069 1675
0bbaf069 1676 gfar_halt(dev);
1da177e4 1677
fba4ed03
SG
1678 unlock_rx_qs(priv);
1679 unlock_tx_qs(priv);
1680 local_irq_restore(flags);
1da177e4
LT
1681
1682 /* Free the IRQs */
b31a1d8b 1683 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
46ceb60c
SG
1684 for (i = 0; i < priv->num_grps; i++)
1685 free_grp_irqs(&priv->gfargrp[i]);
1da177e4 1686 } else {
46ceb60c
SG
1687 for (i = 0; i < priv->num_grps; i++)
1688 free_irq(priv->gfargrp[i].interruptTransmit,
1689 &priv->gfargrp[i]);
1da177e4
LT
1690 }
1691
1692 free_skb_resources(priv);
1da177e4
LT
1693}
1694
fba4ed03 1695static void free_skb_tx_queue(struct gfar_priv_tx_q *tx_queue)
1da177e4 1696{
1da177e4 1697 struct txbd8 *txbdp;
fba4ed03 1698 struct gfar_private *priv = netdev_priv(tx_queue->dev);
4669bc90 1699 int i, j;
1da177e4 1700
a12f801d 1701 txbdp = tx_queue->tx_bd_base;
1da177e4 1702
a12f801d
SG
1703 for (i = 0; i < tx_queue->tx_ring_size; i++) {
1704 if (!tx_queue->tx_skbuff[i])
4669bc90 1705 continue;
1da177e4 1706
4826857f 1707 dma_unmap_single(&priv->ofdev->dev, txbdp->bufPtr,
4669bc90
DH
1708 txbdp->length, DMA_TO_DEVICE);
1709 txbdp->lstatus = 0;
fba4ed03
SG
1710 for (j = 0; j < skb_shinfo(tx_queue->tx_skbuff[i])->nr_frags;
1711 j++) {
4669bc90 1712 txbdp++;
4826857f 1713 dma_unmap_page(&priv->ofdev->dev, txbdp->bufPtr,
4669bc90 1714 txbdp->length, DMA_TO_DEVICE);
1da177e4 1715 }
ad5da7ab 1716 txbdp++;
a12f801d
SG
1717 dev_kfree_skb_any(tx_queue->tx_skbuff[i]);
1718 tx_queue->tx_skbuff[i] = NULL;
1da177e4 1719 }
a12f801d 1720 kfree(tx_queue->tx_skbuff);
fba4ed03 1721}
1da177e4 1722
fba4ed03
SG
1723static void free_skb_rx_queue(struct gfar_priv_rx_q *rx_queue)
1724{
1725 struct rxbd8 *rxbdp;
1726 struct gfar_private *priv = netdev_priv(rx_queue->dev);
1727 int i;
1da177e4 1728
fba4ed03 1729 rxbdp = rx_queue->rx_bd_base;
1da177e4 1730
a12f801d
SG
1731 for (i = 0; i < rx_queue->rx_ring_size; i++) {
1732 if (rx_queue->rx_skbuff[i]) {
fba4ed03
SG
1733 dma_unmap_single(&priv->ofdev->dev,
1734 rxbdp->bufPtr, priv->rx_buffer_size,
e69edd21 1735 DMA_FROM_DEVICE);
a12f801d
SG
1736 dev_kfree_skb_any(rx_queue->rx_skbuff[i]);
1737 rx_queue->rx_skbuff[i] = NULL;
1da177e4 1738 }
e69edd21
AV
1739 rxbdp->lstatus = 0;
1740 rxbdp->bufPtr = 0;
1741 rxbdp++;
1da177e4 1742 }
a12f801d 1743 kfree(rx_queue->rx_skbuff);
fba4ed03 1744}
e69edd21 1745
fba4ed03
SG
1746/* If there are any tx skbs or rx skbs still around, free them.
1747 * Then free tx_skbuff and rx_skbuff */
1748static void free_skb_resources(struct gfar_private *priv)
1749{
1750 struct gfar_priv_tx_q *tx_queue = NULL;
1751 struct gfar_priv_rx_q *rx_queue = NULL;
1752 int i;
1753
1754 /* Go through all the buffer descriptors and free their data buffers */
1755 for (i = 0; i < priv->num_tx_queues; i++) {
1756 tx_queue = priv->tx_queue[i];
7c0d10d3 1757 if(tx_queue->tx_skbuff)
fba4ed03
SG
1758 free_skb_tx_queue(tx_queue);
1759 }
1760
1761 for (i = 0; i < priv->num_rx_queues; i++) {
1762 rx_queue = priv->rx_queue[i];
7c0d10d3 1763 if(rx_queue->rx_skbuff)
fba4ed03
SG
1764 free_skb_rx_queue(rx_queue);
1765 }
1766
1767 dma_free_coherent(&priv->ofdev->dev,
1768 sizeof(struct txbd8) * priv->total_tx_ring_size +
1769 sizeof(struct rxbd8) * priv->total_rx_ring_size,
1770 priv->tx_queue[0]->tx_bd_base,
1771 priv->tx_queue[0]->tx_bd_dma_base);
7df9c43f 1772 skb_queue_purge(&priv->rx_recycle);
1da177e4
LT
1773}
1774
0bbaf069
KG
1775void gfar_start(struct net_device *dev)
1776{
1777 struct gfar_private *priv = netdev_priv(dev);
46ceb60c 1778 struct gfar __iomem *regs = priv->gfargrp[0].regs;
0bbaf069 1779 u32 tempval;
46ceb60c 1780 int i = 0;
0bbaf069
KG
1781
1782 /* Enable Rx and Tx in MACCFG1 */
1783 tempval = gfar_read(&regs->maccfg1);
1784 tempval |= (MACCFG1_RX_EN | MACCFG1_TX_EN);
1785 gfar_write(&regs->maccfg1, tempval);
1786
1787 /* Initialize DMACTRL to have WWR and WOP */
f4983704 1788 tempval = gfar_read(&regs->dmactrl);
0bbaf069 1789 tempval |= DMACTRL_INIT_SETTINGS;
f4983704 1790 gfar_write(&regs->dmactrl, tempval);
0bbaf069 1791
0bbaf069 1792 /* Make sure we aren't stopped */
f4983704 1793 tempval = gfar_read(&regs->dmactrl);
0bbaf069 1794 tempval &= ~(DMACTRL_GRS | DMACTRL_GTS);
f4983704 1795 gfar_write(&regs->dmactrl, tempval);
0bbaf069 1796
46ceb60c
SG
1797 for (i = 0; i < priv->num_grps; i++) {
1798 regs = priv->gfargrp[i].regs;
1799 /* Clear THLT/RHLT, so that the DMA starts polling now */
1800 gfar_write(&regs->tstat, priv->gfargrp[i].tstat);
1801 gfar_write(&regs->rstat, priv->gfargrp[i].rstat);
1802 /* Unmask the interrupts we look for */
1803 gfar_write(&regs->imask, IMASK_DEFAULT);
1804 }
12dea57b 1805
1ae5dc34 1806 dev->trans_start = jiffies; /* prevent tx timeout */
0bbaf069
KG
1807}
1808
46ceb60c 1809void gfar_configure_coalescing(struct gfar_private *priv,
18294ad1 1810 unsigned long tx_mask, unsigned long rx_mask)
1da177e4 1811{
46ceb60c 1812 struct gfar __iomem *regs = priv->gfargrp[0].regs;
18294ad1 1813 u32 __iomem *baddr;
46ceb60c 1814 int i = 0;
1da177e4 1815
46ceb60c
SG
1816 /* Backward compatible case ---- even if we enable
1817 * multiple queues, there's only single reg to program
1818 */
1819 gfar_write(&regs->txic, 0);
1820 if(likely(priv->tx_queue[0]->txcoalescing))
1821 gfar_write(&regs->txic, priv->tx_queue[0]->txic);
1da177e4 1822
46ceb60c
SG
1823 gfar_write(&regs->rxic, 0);
1824 if(unlikely(priv->rx_queue[0]->rxcoalescing))
1825 gfar_write(&regs->rxic, priv->rx_queue[0]->rxic);
815b97c6 1826
46ceb60c
SG
1827 if (priv->mode == MQ_MG_MODE) {
1828 baddr = &regs->txic0;
984b3f57 1829 for_each_set_bit(i, &tx_mask, priv->num_tx_queues) {
46ceb60c
SG
1830 if (likely(priv->tx_queue[i]->txcoalescing)) {
1831 gfar_write(baddr + i, 0);
1832 gfar_write(baddr + i, priv->tx_queue[i]->txic);
1833 }
1834 }
1835
1836 baddr = &regs->rxic0;
984b3f57 1837 for_each_set_bit(i, &rx_mask, priv->num_rx_queues) {
46ceb60c
SG
1838 if (likely(priv->rx_queue[i]->rxcoalescing)) {
1839 gfar_write(baddr + i, 0);
1840 gfar_write(baddr + i, priv->rx_queue[i]->rxic);
1841 }
1842 }
1843 }
1844}
1845
1846static int register_grp_irqs(struct gfar_priv_grp *grp)
1847{
1848 struct gfar_private *priv = grp->priv;
1849 struct net_device *dev = priv->ndev;
1850 int err;
1da177e4 1851
1da177e4
LT
1852 /* If the device has multiple interrupts, register for
1853 * them. Otherwise, only register for the one */
b31a1d8b 1854 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
0bbaf069 1855 /* Install our interrupt handlers for Error,
1da177e4 1856 * Transmit, and Receive */
46ceb60c
SG
1857 if ((err = request_irq(grp->interruptError, gfar_error, 0,
1858 grp->int_name_er,grp)) < 0) {
0bbaf069 1859 if (netif_msg_intr(priv))
46ceb60c
SG
1860 printk(KERN_ERR "%s: Can't get IRQ %d\n",
1861 dev->name, grp->interruptError);
1862
2145f1af 1863 goto err_irq_fail;
1da177e4
LT
1864 }
1865
46ceb60c
SG
1866 if ((err = request_irq(grp->interruptTransmit, gfar_transmit,
1867 0, grp->int_name_tx, grp)) < 0) {
0bbaf069 1868 if (netif_msg_intr(priv))
46ceb60c
SG
1869 printk(KERN_ERR "%s: Can't get IRQ %d\n",
1870 dev->name, grp->interruptTransmit);
1da177e4
LT
1871 goto tx_irq_fail;
1872 }
1873
46ceb60c
SG
1874 if ((err = request_irq(grp->interruptReceive, gfar_receive, 0,
1875 grp->int_name_rx, grp)) < 0) {
0bbaf069 1876 if (netif_msg_intr(priv))
46ceb60c
SG
1877 printk(KERN_ERR "%s: Can't get IRQ %d\n",
1878 dev->name, grp->interruptReceive);
1da177e4
LT
1879 goto rx_irq_fail;
1880 }
1881 } else {
46ceb60c
SG
1882 if ((err = request_irq(grp->interruptTransmit, gfar_interrupt, 0,
1883 grp->int_name_tx, grp)) < 0) {
0bbaf069 1884 if (netif_msg_intr(priv))
46ceb60c
SG
1885 printk(KERN_ERR "%s: Can't get IRQ %d\n",
1886 dev->name, grp->interruptTransmit);
1da177e4
LT
1887 goto err_irq_fail;
1888 }
1889 }
1890
46ceb60c
SG
1891 return 0;
1892
1893rx_irq_fail:
1894 free_irq(grp->interruptTransmit, grp);
1895tx_irq_fail:
1896 free_irq(grp->interruptError, grp);
1897err_irq_fail:
1898 return err;
1899
1900}
1901
1902/* Bring the controller up and running */
1903int startup_gfar(struct net_device *ndev)
1904{
1905 struct gfar_private *priv = netdev_priv(ndev);
1906 struct gfar __iomem *regs = NULL;
1907 int err, i, j;
1908
1909 for (i = 0; i < priv->num_grps; i++) {
1910 regs= priv->gfargrp[i].regs;
1911 gfar_write(&regs->imask, IMASK_INIT_CLEAR);
1912 }
1913
1914 regs= priv->gfargrp[0].regs;
1915 err = gfar_alloc_skb_resources(ndev);
1916 if (err)
1917 return err;
1918
1919 gfar_init_mac(ndev);
1920
1921 for (i = 0; i < priv->num_grps; i++) {
1922 err = register_grp_irqs(&priv->gfargrp[i]);
1923 if (err) {
1924 for (j = 0; j < i; j++)
1925 free_grp_irqs(&priv->gfargrp[j]);
ff76015f 1926 goto irq_fail;
46ceb60c
SG
1927 }
1928 }
1929
7f7f5316 1930 /* Start the controller */
ccc05c6e 1931 gfar_start(ndev);
1da177e4 1932
826aa4a0
AV
1933 phy_start(priv->phydev);
1934
46ceb60c
SG
1935 gfar_configure_coalescing(priv, 0xFF, 0xFF);
1936
1da177e4
LT
1937 return 0;
1938
46ceb60c 1939irq_fail:
e69edd21 1940 free_skb_resources(priv);
1da177e4
LT
1941 return err;
1942}
1943
1944/* Called when something needs to use the ethernet device */
1945/* Returns 0 for success. */
1946static int gfar_enet_open(struct net_device *dev)
1947{
94e8cc35 1948 struct gfar_private *priv = netdev_priv(dev);
1da177e4
LT
1949 int err;
1950
46ceb60c 1951 enable_napi(priv);
bea3348e 1952
0fd56bb5
AF
1953 skb_queue_head_init(&priv->rx_recycle);
1954
1da177e4
LT
1955 /* Initialize a bunch of registers */
1956 init_registers(dev);
1957
1958 gfar_set_mac_address(dev);
1959
1960 err = init_phy(dev);
1961
a12f801d 1962 if (err) {
46ceb60c 1963 disable_napi(priv);
1da177e4 1964 return err;
bea3348e 1965 }
1da177e4
LT
1966
1967 err = startup_gfar(dev);
db0e8e3f 1968 if (err) {
46ceb60c 1969 disable_napi(priv);
db0e8e3f
AV
1970 return err;
1971 }
1da177e4 1972
fba4ed03 1973 netif_tx_start_all_queues(dev);
1da177e4 1974
2884e5cc
AV
1975 device_set_wakeup_enable(&dev->dev, priv->wol_en);
1976
1da177e4
LT
1977 return err;
1978}
1979
54dc79fe 1980static inline struct txfcb *gfar_add_fcb(struct sk_buff *skb)
0bbaf069 1981{
54dc79fe 1982 struct txfcb *fcb = (struct txfcb *)skb_push(skb, GMAC_FCB_LEN);
6c31d55f
KG
1983
1984 memset(fcb, 0, GMAC_FCB_LEN);
0bbaf069 1985
0bbaf069
KG
1986 return fcb;
1987}
1988
1989static inline void gfar_tx_checksum(struct sk_buff *skb, struct txfcb *fcb)
1990{
7f7f5316 1991 u8 flags = 0;
0bbaf069
KG
1992
1993 /* If we're here, it's a IP packet with a TCP or UDP
1994 * payload. We set it to checksum, using a pseudo-header
1995 * we provide
1996 */
7f7f5316 1997 flags = TXFCB_DEFAULT;
0bbaf069 1998
7f7f5316
AF
1999 /* Tell the controller what the protocol is */
2000 /* And provide the already calculated phcs */
eddc9ec5 2001 if (ip_hdr(skb)->protocol == IPPROTO_UDP) {
7f7f5316 2002 flags |= TXFCB_UDP;
4bedb452 2003 fcb->phcs = udp_hdr(skb)->check;
7f7f5316 2004 } else
8da32de5 2005 fcb->phcs = tcp_hdr(skb)->check;
0bbaf069
KG
2006
2007 /* l3os is the distance between the start of the
2008 * frame (skb->data) and the start of the IP hdr.
2009 * l4os is the distance between the start of the
2010 * l3 hdr and the l4 hdr */
bbe735e4 2011 fcb->l3os = (u16)(skb_network_offset(skb) - GMAC_FCB_LEN);
cfe1fc77 2012 fcb->l4os = skb_network_header_len(skb);
0bbaf069 2013
7f7f5316 2014 fcb->flags = flags;
0bbaf069
KG
2015}
2016
7f7f5316 2017void inline gfar_tx_vlan(struct sk_buff *skb, struct txfcb *fcb)
0bbaf069 2018{
7f7f5316 2019 fcb->flags |= TXFCB_VLN;
0bbaf069
KG
2020 fcb->vlctl = vlan_tx_tag_get(skb);
2021}
2022
4669bc90
DH
2023static inline struct txbd8 *skip_txbd(struct txbd8 *bdp, int stride,
2024 struct txbd8 *base, int ring_size)
2025{
2026 struct txbd8 *new_bd = bdp + stride;
2027
2028 return (new_bd >= (base + ring_size)) ? (new_bd - ring_size) : new_bd;
2029}
2030
2031static inline struct txbd8 *next_txbd(struct txbd8 *bdp, struct txbd8 *base,
2032 int ring_size)
2033{
2034 return skip_txbd(bdp, 1, base, ring_size);
2035}
2036
1da177e4
LT
2037/* This is called by the kernel when a frame is ready for transmission. */
2038/* It is pointed to by the dev->hard_start_xmit function pointer */
2039static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev)
2040{
2041 struct gfar_private *priv = netdev_priv(dev);
a12f801d 2042 struct gfar_priv_tx_q *tx_queue = NULL;
fba4ed03 2043 struct netdev_queue *txq;
f4983704 2044 struct gfar __iomem *regs = NULL;
0bbaf069 2045 struct txfcb *fcb = NULL;
f0ee7acf 2046 struct txbd8 *txbdp, *txbdp_start, *base, *txbdp_tstamp = NULL;
5a5efed4 2047 u32 lstatus;
f0ee7acf 2048 int i, rq = 0, do_tstamp = 0;
4669bc90 2049 u32 bufaddr;
fef6108d 2050 unsigned long flags;
f0ee7acf 2051 unsigned int nr_frags, nr_txbds, length;
fba4ed03 2052
deb90eac
AV
2053 /*
2054 * TOE=1 frames larger than 2500 bytes may see excess delays
2055 * before start of transmission.
2056 */
2057 if (unlikely(gfar_has_errata(priv, GFAR_ERRATA_76) &&
2058 skb->ip_summed == CHECKSUM_PARTIAL &&
2059 skb->len > 2500)) {
2060 int ret;
2061
2062 ret = skb_checksum_help(skb);
2063 if (ret)
2064 return ret;
2065 }
2066
fba4ed03
SG
2067 rq = skb->queue_mapping;
2068 tx_queue = priv->tx_queue[rq];
2069 txq = netdev_get_tx_queue(dev, rq);
a12f801d 2070 base = tx_queue->tx_bd_base;
46ceb60c 2071 regs = tx_queue->grp->regs;
f0ee7acf
MR
2072
2073 /* check if time stamp should be generated */
2244d07b
OH
2074 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP &&
2075 priv->hwts_tx_en))
f0ee7acf 2076 do_tstamp = 1;
4669bc90 2077
5b28beaf
LY
2078 /* make space for additional header when fcb is needed */
2079 if (((skb->ip_summed == CHECKSUM_PARTIAL) ||
eab6d18d 2080 vlan_tx_tag_present(skb) ||
f0ee7acf 2081 unlikely(do_tstamp)) &&
5b28beaf 2082 (skb_headroom(skb) < GMAC_FCB_LEN)) {
54dc79fe
SH
2083 struct sk_buff *skb_new;
2084
2085 skb_new = skb_realloc_headroom(skb, GMAC_FCB_LEN);
2086 if (!skb_new) {
2087 dev->stats.tx_errors++;
bd14ba84 2088 kfree_skb(skb);
54dc79fe
SH
2089 return NETDEV_TX_OK;
2090 }
2091 kfree_skb(skb);
2092 skb = skb_new;
2093 }
2094
4669bc90
DH
2095 /* total number of fragments in the SKB */
2096 nr_frags = skb_shinfo(skb)->nr_frags;
2097
f0ee7acf
MR
2098 /* calculate the required number of TxBDs for this skb */
2099 if (unlikely(do_tstamp))
2100 nr_txbds = nr_frags + 2;
2101 else
2102 nr_txbds = nr_frags + 1;
2103
4669bc90 2104 /* check if there is space to queue this packet */
f0ee7acf 2105 if (nr_txbds > tx_queue->num_txbdfree) {
4669bc90 2106 /* no space, stop the queue */
fba4ed03 2107 netif_tx_stop_queue(txq);
4669bc90 2108 dev->stats.tx_fifo_errors++;
4669bc90
DH
2109 return NETDEV_TX_BUSY;
2110 }
1da177e4
LT
2111
2112 /* Update transmit stats */
1ac9ad13
ED
2113 tx_queue->stats.tx_bytes += skb->len;
2114 tx_queue->stats.tx_packets++;
1da177e4 2115
a12f801d 2116 txbdp = txbdp_start = tx_queue->cur_tx;
f0ee7acf
MR
2117 lstatus = txbdp->lstatus;
2118
2119 /* Time stamp insertion requires one additional TxBD */
2120 if (unlikely(do_tstamp))
2121 txbdp_tstamp = txbdp = next_txbd(txbdp, base,
2122 tx_queue->tx_ring_size);
1da177e4 2123
4669bc90 2124 if (nr_frags == 0) {
f0ee7acf
MR
2125 if (unlikely(do_tstamp))
2126 txbdp_tstamp->lstatus |= BD_LFLAG(TXBD_LAST |
2127 TXBD_INTERRUPT);
2128 else
2129 lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
4669bc90
DH
2130 } else {
2131 /* Place the fragment addresses and lengths into the TxBDs */
2132 for (i = 0; i < nr_frags; i++) {
2133 /* Point at the next BD, wrapping as needed */
a12f801d 2134 txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size);
4669bc90
DH
2135
2136 length = skb_shinfo(skb)->frags[i].size;
2137
2138 lstatus = txbdp->lstatus | length |
2139 BD_LFLAG(TXBD_READY);
2140
2141 /* Handle the last BD specially */
2142 if (i == nr_frags - 1)
2143 lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
1da177e4 2144
4826857f 2145 bufaddr = dma_map_page(&priv->ofdev->dev,
4669bc90
DH
2146 skb_shinfo(skb)->frags[i].page,
2147 skb_shinfo(skb)->frags[i].page_offset,
2148 length,
2149 DMA_TO_DEVICE);
2150
2151 /* set the TxBD length and buffer pointer */
2152 txbdp->bufPtr = bufaddr;
2153 txbdp->lstatus = lstatus;
2154 }
2155
2156 lstatus = txbdp_start->lstatus;
2157 }
1da177e4 2158
0bbaf069 2159 /* Set up checksumming */
12dea57b 2160 if (CHECKSUM_PARTIAL == skb->ip_summed) {
54dc79fe 2161 fcb = gfar_add_fcb(skb);
4363c2fd
AD
2162 /* as specified by errata */
2163 if (unlikely(gfar_has_errata(priv, GFAR_ERRATA_12)
2164 && ((unsigned long)fcb % 0x20) > 0x18)) {
2165 __skb_pull(skb, GMAC_FCB_LEN);
2166 skb_checksum_help(skb);
2167 } else {
2168 lstatus |= BD_LFLAG(TXBD_TOE);
2169 gfar_tx_checksum(skb, fcb);
2170 }
0bbaf069
KG
2171 }
2172
eab6d18d 2173 if (vlan_tx_tag_present(skb)) {
54dc79fe
SH
2174 if (unlikely(NULL == fcb)) {
2175 fcb = gfar_add_fcb(skb);
5a5efed4 2176 lstatus |= BD_LFLAG(TXBD_TOE);
7f7f5316 2177 }
54dc79fe
SH
2178
2179 gfar_tx_vlan(skb, fcb);
0bbaf069
KG
2180 }
2181
f0ee7acf
MR
2182 /* Setup tx hardware time stamping if requested */
2183 if (unlikely(do_tstamp)) {
2244d07b 2184 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
f0ee7acf
MR
2185 if (fcb == NULL)
2186 fcb = gfar_add_fcb(skb);
2187 fcb->ptp = 1;
2188 lstatus |= BD_LFLAG(TXBD_TOE);
2189 }
2190
4826857f 2191 txbdp_start->bufPtr = dma_map_single(&priv->ofdev->dev, skb->data,
4669bc90 2192 skb_headlen(skb), DMA_TO_DEVICE);
1da177e4 2193
f0ee7acf
MR
2194 /*
2195 * If time stamping is requested one additional TxBD must be set up. The
2196 * first TxBD points to the FCB and must have a data length of
2197 * GMAC_FCB_LEN. The second TxBD points to the actual frame data with
2198 * the full frame length.
2199 */
2200 if (unlikely(do_tstamp)) {
2201 txbdp_tstamp->bufPtr = txbdp_start->bufPtr + GMAC_FCB_LEN;
2202 txbdp_tstamp->lstatus |= BD_LFLAG(TXBD_READY) |
2203 (skb_headlen(skb) - GMAC_FCB_LEN);
2204 lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | GMAC_FCB_LEN;
2205 } else {
2206 lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | skb_headlen(skb);
2207 }
1da177e4 2208
a3bc1f11
AV
2209 /*
2210 * We can work in parallel with gfar_clean_tx_ring(), except
2211 * when modifying num_txbdfree. Note that we didn't grab the lock
2212 * when we were reading the num_txbdfree and checking for available
2213 * space, that's because outside of this function it can only grow,
2214 * and once we've got needed space, it cannot suddenly disappear.
2215 *
2216 * The lock also protects us from gfar_error(), which can modify
2217 * regs->tstat and thus retrigger the transfers, which is why we
2218 * also must grab the lock before setting ready bit for the first
2219 * to be transmitted BD.
2220 */
2221 spin_lock_irqsave(&tx_queue->txlock, flags);
2222
4669bc90
DH
2223 /*
2224 * The powerpc-specific eieio() is used, as wmb() has too strong
3b6330ce
SW
2225 * semantics (it requires synchronization between cacheable and
2226 * uncacheable mappings, which eieio doesn't provide and which we
2227 * don't need), thus requiring a more expensive sync instruction. At
2228 * some point, the set of architecture-independent barrier functions
2229 * should be expanded to include weaker barriers.
2230 */
3b6330ce 2231 eieio();
7f7f5316 2232
4669bc90
DH
2233 txbdp_start->lstatus = lstatus;
2234
0eddba52
AV
2235 eieio(); /* force lstatus write before tx_skbuff */
2236
2237 tx_queue->tx_skbuff[tx_queue->skb_curtx] = skb;
2238
4669bc90
DH
2239 /* Update the current skb pointer to the next entry we will use
2240 * (wrapping if necessary) */
a12f801d
SG
2241 tx_queue->skb_curtx = (tx_queue->skb_curtx + 1) &
2242 TX_RING_MOD_MASK(tx_queue->tx_ring_size);
4669bc90 2243
a12f801d 2244 tx_queue->cur_tx = next_txbd(txbdp, base, tx_queue->tx_ring_size);
4669bc90
DH
2245
2246 /* reduce TxBD free count */
f0ee7acf 2247 tx_queue->num_txbdfree -= (nr_txbds);
1da177e4
LT
2248
2249 /* If the next BD still needs to be cleaned up, then the bds
2250 are full. We need to tell the kernel to stop sending us stuff. */
a12f801d 2251 if (!tx_queue->num_txbdfree) {
fba4ed03 2252 netif_tx_stop_queue(txq);
1da177e4 2253
09f75cd7 2254 dev->stats.tx_fifo_errors++;
1da177e4
LT
2255 }
2256
1da177e4 2257 /* Tell the DMA to go go go */
fba4ed03 2258 gfar_write(&regs->tstat, TSTAT_CLEAR_THALT >> tx_queue->qindex);
1da177e4
LT
2259
2260 /* Unlock priv */
a12f801d 2261 spin_unlock_irqrestore(&tx_queue->txlock, flags);
1da177e4 2262
54dc79fe 2263 return NETDEV_TX_OK;
1da177e4
LT
2264}
2265
2266/* Stops the kernel queue, and halts the controller */
2267static int gfar_close(struct net_device *dev)
2268{
2269 struct gfar_private *priv = netdev_priv(dev);
bea3348e 2270
46ceb60c 2271 disable_napi(priv);
bea3348e 2272
ab939905 2273 cancel_work_sync(&priv->reset_task);
1da177e4
LT
2274 stop_gfar(dev);
2275
bb40dcbb
AF
2276 /* Disconnect from the PHY */
2277 phy_disconnect(priv->phydev);
2278 priv->phydev = NULL;
1da177e4 2279
fba4ed03 2280 netif_tx_stop_all_queues(dev);
1da177e4
LT
2281
2282 return 0;
2283}
2284
1da177e4 2285/* Changes the mac address if the controller is not running. */
f162b9d5 2286static int gfar_set_mac_address(struct net_device *dev)
1da177e4 2287{
7f7f5316 2288 gfar_set_mac_for_addr(dev, 0, dev->dev_addr);
1da177e4
LT
2289
2290 return 0;
2291}
2292
2293
0bbaf069
KG
2294/* Enables and disables VLAN insertion/extraction */
2295static void gfar_vlan_rx_register(struct net_device *dev,
2296 struct vlan_group *grp)
2297{
2298 struct gfar_private *priv = netdev_priv(dev);
f4983704 2299 struct gfar __iomem *regs = NULL;
0bbaf069
KG
2300 unsigned long flags;
2301 u32 tempval;
2302
46ceb60c 2303 regs = priv->gfargrp[0].regs;
fba4ed03
SG
2304 local_irq_save(flags);
2305 lock_rx_qs(priv);
0bbaf069 2306
cd1f55a5 2307 priv->vlgrp = grp;
0bbaf069
KG
2308
2309 if (grp) {
2310 /* Enable VLAN tag insertion */
f4983704 2311 tempval = gfar_read(&regs->tctrl);
0bbaf069
KG
2312 tempval |= TCTRL_VLINS;
2313
f4983704 2314 gfar_write(&regs->tctrl, tempval);
6aa20a22 2315
0bbaf069 2316 /* Enable VLAN tag extraction */
f4983704 2317 tempval = gfar_read(&regs->rctrl);
77ecaf2d 2318 tempval |= (RCTRL_VLEX | RCTRL_PRSDEP_INIT);
f4983704 2319 gfar_write(&regs->rctrl, tempval);
0bbaf069
KG
2320 } else {
2321 /* Disable VLAN tag insertion */
f4983704 2322 tempval = gfar_read(&regs->tctrl);
0bbaf069 2323 tempval &= ~TCTRL_VLINS;
f4983704 2324 gfar_write(&regs->tctrl, tempval);
0bbaf069
KG
2325
2326 /* Disable VLAN tag extraction */
f4983704 2327 tempval = gfar_read(&regs->rctrl);
0bbaf069 2328 tempval &= ~RCTRL_VLEX;
77ecaf2d
DH
2329 /* If parse is no longer required, then disable parser */
2330 if (tempval & RCTRL_REQ_PARSER)
2331 tempval |= RCTRL_PRSDEP_INIT;
2332 else
2333 tempval &= ~RCTRL_PRSDEP_INIT;
f4983704 2334 gfar_write(&regs->rctrl, tempval);
0bbaf069
KG
2335 }
2336
77ecaf2d
DH
2337 gfar_change_mtu(dev, dev->mtu);
2338
fba4ed03
SG
2339 unlock_rx_qs(priv);
2340 local_irq_restore(flags);
0bbaf069
KG
2341}
2342
1da177e4
LT
2343static int gfar_change_mtu(struct net_device *dev, int new_mtu)
2344{
2345 int tempsize, tempval;
2346 struct gfar_private *priv = netdev_priv(dev);
46ceb60c 2347 struct gfar __iomem *regs = priv->gfargrp[0].regs;
1da177e4 2348 int oldsize = priv->rx_buffer_size;
0bbaf069
KG
2349 int frame_size = new_mtu + ETH_HLEN;
2350
77ecaf2d 2351 if (priv->vlgrp)
faa89577 2352 frame_size += VLAN_HLEN;
0bbaf069 2353
1da177e4 2354 if ((frame_size < 64) || (frame_size > JUMBO_FRAME_SIZE)) {
0bbaf069
KG
2355 if (netif_msg_drv(priv))
2356 printk(KERN_ERR "%s: Invalid MTU setting\n",
2357 dev->name);
1da177e4
LT
2358 return -EINVAL;
2359 }
2360
77ecaf2d
DH
2361 if (gfar_uses_fcb(priv))
2362 frame_size += GMAC_FCB_LEN;
2363
2364 frame_size += priv->padding;
2365
1da177e4
LT
2366 tempsize =
2367 (frame_size & ~(INCREMENTAL_BUFFER_SIZE - 1)) +
2368 INCREMENTAL_BUFFER_SIZE;
2369
2370 /* Only stop and start the controller if it isn't already
7f7f5316 2371 * stopped, and we changed something */
1da177e4
LT
2372 if ((oldsize != tempsize) && (dev->flags & IFF_UP))
2373 stop_gfar(dev);
2374
2375 priv->rx_buffer_size = tempsize;
2376
2377 dev->mtu = new_mtu;
2378
f4983704
SG
2379 gfar_write(&regs->mrblr, priv->rx_buffer_size);
2380 gfar_write(&regs->maxfrm, priv->rx_buffer_size);
1da177e4
LT
2381
2382 /* If the mtu is larger than the max size for standard
2383 * ethernet frames (ie, a jumbo frame), then set maccfg2
2384 * to allow huge frames, and to check the length */
f4983704 2385 tempval = gfar_read(&regs->maccfg2);
1da177e4 2386
7d350977
AV
2387 if (priv->rx_buffer_size > DEFAULT_RX_BUFFER_SIZE ||
2388 gfar_has_errata(priv, GFAR_ERRATA_74))
1da177e4
LT
2389 tempval |= (MACCFG2_HUGEFRAME | MACCFG2_LENGTHCHECK);
2390 else
2391 tempval &= ~(MACCFG2_HUGEFRAME | MACCFG2_LENGTHCHECK);
2392
f4983704 2393 gfar_write(&regs->maccfg2, tempval);
1da177e4
LT
2394
2395 if ((oldsize != tempsize) && (dev->flags & IFF_UP))
2396 startup_gfar(dev);
2397
2398 return 0;
2399}
2400
ab939905 2401/* gfar_reset_task gets scheduled when a packet has not been
1da177e4
LT
2402 * transmitted after a set amount of time.
2403 * For now, assume that clearing out all the structures, and
ab939905
SS
2404 * starting over will fix the problem.
2405 */
2406static void gfar_reset_task(struct work_struct *work)
1da177e4 2407{
ab939905
SS
2408 struct gfar_private *priv = container_of(work, struct gfar_private,
2409 reset_task);
4826857f 2410 struct net_device *dev = priv->ndev;
1da177e4
LT
2411
2412 if (dev->flags & IFF_UP) {
fba4ed03 2413 netif_tx_stop_all_queues(dev);
1da177e4
LT
2414 stop_gfar(dev);
2415 startup_gfar(dev);
fba4ed03 2416 netif_tx_start_all_queues(dev);
1da177e4
LT
2417 }
2418
263ba320 2419 netif_tx_schedule_all(dev);
1da177e4
LT
2420}
2421
ab939905
SS
2422static void gfar_timeout(struct net_device *dev)
2423{
2424 struct gfar_private *priv = netdev_priv(dev);
2425
2426 dev->stats.tx_errors++;
2427 schedule_work(&priv->reset_task);
2428}
2429
acbc0f03
EL
2430static void gfar_align_skb(struct sk_buff *skb)
2431{
2432 /* We need the data buffer to be aligned properly. We will reserve
2433 * as many bytes as needed to align the data properly
2434 */
2435 skb_reserve(skb, RXBUF_ALIGNMENT -
2436 (((unsigned long) skb->data) & (RXBUF_ALIGNMENT - 1)));
2437}
2438
1da177e4 2439/* Interrupt Handler for Transmit complete */
a12f801d 2440static int gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue)
1da177e4 2441{
a12f801d 2442 struct net_device *dev = tx_queue->dev;
d080cd63 2443 struct gfar_private *priv = netdev_priv(dev);
a12f801d 2444 struct gfar_priv_rx_q *rx_queue = NULL;
f0ee7acf 2445 struct txbd8 *bdp, *next = NULL;
4669bc90 2446 struct txbd8 *lbdp = NULL;
a12f801d 2447 struct txbd8 *base = tx_queue->tx_bd_base;
4669bc90
DH
2448 struct sk_buff *skb;
2449 int skb_dirtytx;
a12f801d 2450 int tx_ring_size = tx_queue->tx_ring_size;
f0ee7acf 2451 int frags = 0, nr_txbds = 0;
4669bc90 2452 int i;
d080cd63 2453 int howmany = 0;
4669bc90 2454 u32 lstatus;
f0ee7acf 2455 size_t buflen;
1da177e4 2456
fba4ed03 2457 rx_queue = priv->rx_queue[tx_queue->qindex];
a12f801d
SG
2458 bdp = tx_queue->dirty_tx;
2459 skb_dirtytx = tx_queue->skb_dirtytx;
1da177e4 2460
a12f801d 2461 while ((skb = tx_queue->tx_skbuff[skb_dirtytx])) {
a3bc1f11
AV
2462 unsigned long flags;
2463
4669bc90 2464 frags = skb_shinfo(skb)->nr_frags;
f0ee7acf
MR
2465
2466 /*
2467 * When time stamping, one additional TxBD must be freed.
2468 * Also, we need to dma_unmap_single() the TxPAL.
2469 */
2244d07b 2470 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS))
f0ee7acf
MR
2471 nr_txbds = frags + 2;
2472 else
2473 nr_txbds = frags + 1;
2474
2475 lbdp = skip_txbd(bdp, nr_txbds - 1, base, tx_ring_size);
1da177e4 2476
4669bc90 2477 lstatus = lbdp->lstatus;
1da177e4 2478
4669bc90
DH
2479 /* Only clean completed frames */
2480 if ((lstatus & BD_LFLAG(TXBD_READY)) &&
2481 (lstatus & BD_LENGTH_MASK))
2482 break;
2483
2244d07b 2484 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) {
f0ee7acf
MR
2485 next = next_txbd(bdp, base, tx_ring_size);
2486 buflen = next->length + GMAC_FCB_LEN;
2487 } else
2488 buflen = bdp->length;
2489
2490 dma_unmap_single(&priv->ofdev->dev, bdp->bufPtr,
2491 buflen, DMA_TO_DEVICE);
2492
2244d07b 2493 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) {
f0ee7acf
MR
2494 struct skb_shared_hwtstamps shhwtstamps;
2495 u64 *ns = (u64*) (((u32)skb->data + 0x10) & ~0x7);
2496 memset(&shhwtstamps, 0, sizeof(shhwtstamps));
2497 shhwtstamps.hwtstamp = ns_to_ktime(*ns);
2498 skb_tstamp_tx(skb, &shhwtstamps);
2499 bdp->lstatus &= BD_LFLAG(TXBD_WRAP);
2500 bdp = next;
2501 }
81183059 2502
4669bc90
DH
2503 bdp->lstatus &= BD_LFLAG(TXBD_WRAP);
2504 bdp = next_txbd(bdp, base, tx_ring_size);
d080cd63 2505
4669bc90 2506 for (i = 0; i < frags; i++) {
4826857f 2507 dma_unmap_page(&priv->ofdev->dev,
4669bc90
DH
2508 bdp->bufPtr,
2509 bdp->length,
2510 DMA_TO_DEVICE);
2511 bdp->lstatus &= BD_LFLAG(TXBD_WRAP);
2512 bdp = next_txbd(bdp, base, tx_ring_size);
2513 }
1da177e4 2514
0fd56bb5
AF
2515 /*
2516 * If there's room in the queue (limit it to rx_buffer_size)
2517 * we add this skb back into the pool, if it's the right size
2518 */
a12f801d 2519 if (skb_queue_len(&priv->rx_recycle) < rx_queue->rx_ring_size &&
0fd56bb5 2520 skb_recycle_check(skb, priv->rx_buffer_size +
acbc0f03
EL
2521 RXBUF_ALIGNMENT)) {
2522 gfar_align_skb(skb);
cd0ea241 2523 skb_queue_head(&priv->rx_recycle, skb);
acbc0f03 2524 } else
0fd56bb5
AF
2525 dev_kfree_skb_any(skb);
2526
a12f801d 2527 tx_queue->tx_skbuff[skb_dirtytx] = NULL;
d080cd63 2528
4669bc90
DH
2529 skb_dirtytx = (skb_dirtytx + 1) &
2530 TX_RING_MOD_MASK(tx_ring_size);
2531
2532 howmany++;
a3bc1f11 2533 spin_lock_irqsave(&tx_queue->txlock, flags);
f0ee7acf 2534 tx_queue->num_txbdfree += nr_txbds;
a3bc1f11 2535 spin_unlock_irqrestore(&tx_queue->txlock, flags);
4669bc90 2536 }
1da177e4 2537
4669bc90 2538 /* If we freed a buffer, we can restart transmission, if necessary */
fba4ed03
SG
2539 if (__netif_subqueue_stopped(dev, tx_queue->qindex) && tx_queue->num_txbdfree)
2540 netif_wake_subqueue(dev, tx_queue->qindex);
1da177e4 2541
4669bc90 2542 /* Update dirty indicators */
a12f801d
SG
2543 tx_queue->skb_dirtytx = skb_dirtytx;
2544 tx_queue->dirty_tx = bdp;
1da177e4 2545
d080cd63
DH
2546 return howmany;
2547}
2548
f4983704 2549static void gfar_schedule_cleanup(struct gfar_priv_grp *gfargrp)
d080cd63 2550{
a6d0b91a
AV
2551 unsigned long flags;
2552
fba4ed03
SG
2553 spin_lock_irqsave(&gfargrp->grplock, flags);
2554 if (napi_schedule_prep(&gfargrp->napi)) {
f4983704 2555 gfar_write(&gfargrp->regs->imask, IMASK_RTX_DISABLED);
fba4ed03 2556 __napi_schedule(&gfargrp->napi);
8707bdd4
JP
2557 } else {
2558 /*
2559 * Clear IEVENT, so interrupts aren't called again
2560 * because of the packets that have already arrived.
2561 */
f4983704 2562 gfar_write(&gfargrp->regs->ievent, IEVENT_RTX_MASK);
2f448911 2563 }
fba4ed03 2564 spin_unlock_irqrestore(&gfargrp->grplock, flags);
a6d0b91a 2565
8c7396ae 2566}
1da177e4 2567
8c7396ae 2568/* Interrupt Handler for Transmit complete */
f4983704 2569static irqreturn_t gfar_transmit(int irq, void *grp_id)
8c7396ae 2570{
f4983704 2571 gfar_schedule_cleanup((struct gfar_priv_grp *)grp_id);
1da177e4
LT
2572 return IRQ_HANDLED;
2573}
2574
a12f801d 2575static void gfar_new_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp,
815b97c6
AF
2576 struct sk_buff *skb)
2577{
a12f801d 2578 struct net_device *dev = rx_queue->dev;
815b97c6 2579 struct gfar_private *priv = netdev_priv(dev);
8a102fe0 2580 dma_addr_t buf;
815b97c6 2581
8a102fe0
AV
2582 buf = dma_map_single(&priv->ofdev->dev, skb->data,
2583 priv->rx_buffer_size, DMA_FROM_DEVICE);
a12f801d 2584 gfar_init_rxbdp(rx_queue, bdp, buf);
815b97c6
AF
2585}
2586
acbc0f03 2587static struct sk_buff * gfar_alloc_skb(struct net_device *dev)
1da177e4
LT
2588{
2589 struct gfar_private *priv = netdev_priv(dev);
2590 struct sk_buff *skb = NULL;
1da177e4 2591
acbc0f03 2592 skb = netdev_alloc_skb(dev, priv->rx_buffer_size + RXBUF_ALIGNMENT);
815b97c6 2593 if (!skb)
1da177e4
LT
2594 return NULL;
2595
acbc0f03 2596 gfar_align_skb(skb);
7f7f5316 2597
acbc0f03
EL
2598 return skb;
2599}
2600
2601struct sk_buff * gfar_new_skb(struct net_device *dev)
2602{
2603 struct gfar_private *priv = netdev_priv(dev);
2604 struct sk_buff *skb = NULL;
2605
cd0ea241 2606 skb = skb_dequeue(&priv->rx_recycle);
acbc0f03
EL
2607 if (!skb)
2608 skb = gfar_alloc_skb(dev);
1da177e4 2609
1da177e4
LT
2610 return skb;
2611}
2612
298e1a9e 2613static inline void count_errors(unsigned short status, struct net_device *dev)
1da177e4 2614{
298e1a9e 2615 struct gfar_private *priv = netdev_priv(dev);
09f75cd7 2616 struct net_device_stats *stats = &dev->stats;
1da177e4
LT
2617 struct gfar_extra_stats *estats = &priv->extra_stats;
2618
2619 /* If the packet was truncated, none of the other errors
2620 * matter */
2621 if (status & RXBD_TRUNCATED) {
2622 stats->rx_length_errors++;
2623
2624 estats->rx_trunc++;
2625
2626 return;
2627 }
2628 /* Count the errors, if there were any */
2629 if (status & (RXBD_LARGE | RXBD_SHORT)) {
2630 stats->rx_length_errors++;
2631
2632 if (status & RXBD_LARGE)
2633 estats->rx_large++;
2634 else
2635 estats->rx_short++;
2636 }
2637 if (status & RXBD_NONOCTET) {
2638 stats->rx_frame_errors++;
2639 estats->rx_nonoctet++;
2640 }
2641 if (status & RXBD_CRCERR) {
2642 estats->rx_crcerr++;
2643 stats->rx_crc_errors++;
2644 }
2645 if (status & RXBD_OVERRUN) {
2646 estats->rx_overrun++;
2647 stats->rx_crc_errors++;
2648 }
2649}
2650
f4983704 2651irqreturn_t gfar_receive(int irq, void *grp_id)
1da177e4 2652{
f4983704 2653 gfar_schedule_cleanup((struct gfar_priv_grp *)grp_id);
1da177e4
LT
2654 return IRQ_HANDLED;
2655}
2656
0bbaf069
KG
2657static inline void gfar_rx_checksum(struct sk_buff *skb, struct rxfcb *fcb)
2658{
2659 /* If valid headers were found, and valid sums
2660 * were verified, then we tell the kernel that no
2661 * checksumming is necessary. Otherwise, it is */
7f7f5316 2662 if ((fcb->flags & RXFCB_CSUM_MASK) == (RXFCB_CIP | RXFCB_CTU))
0bbaf069
KG
2663 skb->ip_summed = CHECKSUM_UNNECESSARY;
2664 else
bc8acf2c 2665 skb_checksum_none_assert(skb);
0bbaf069
KG
2666}
2667
2668
1da177e4
LT
2669/* gfar_process_frame() -- handle one incoming packet if skb
2670 * isn't NULL. */
2671static int gfar_process_frame(struct net_device *dev, struct sk_buff *skb,
2c2db48a 2672 int amount_pull)
1da177e4
LT
2673{
2674 struct gfar_private *priv = netdev_priv(dev);
0bbaf069 2675 struct rxfcb *fcb = NULL;
1da177e4 2676
2c2db48a 2677 int ret;
1da177e4 2678
2c2db48a
DH
2679 /* fcb is at the beginning if exists */
2680 fcb = (struct rxfcb *)skb->data;
0bbaf069 2681
2c2db48a
DH
2682 /* Remove the FCB from the skb */
2683 /* Remove the padded bytes, if there are any */
f74dac08
SG
2684 if (amount_pull) {
2685 skb_record_rx_queue(skb, fcb->rq);
2c2db48a 2686 skb_pull(skb, amount_pull);
f74dac08 2687 }
0bbaf069 2688
cc772ab7
MR
2689 /* Get receive timestamp from the skb */
2690 if (priv->hwts_rx_en) {
2691 struct skb_shared_hwtstamps *shhwtstamps = skb_hwtstamps(skb);
2692 u64 *ns = (u64 *) skb->data;
2693 memset(shhwtstamps, 0, sizeof(*shhwtstamps));
2694 shhwtstamps->hwtstamp = ns_to_ktime(*ns);
2695 }
2696
2697 if (priv->padding)
2698 skb_pull(skb, priv->padding);
2699
2c2db48a
DH
2700 if (priv->rx_csum_enable)
2701 gfar_rx_checksum(skb, fcb);
0bbaf069 2702
2c2db48a
DH
2703 /* Tell the skb what kind of packet this is */
2704 skb->protocol = eth_type_trans(skb, dev);
1da177e4 2705
2c2db48a
DH
2706 /* Send the packet up the stack */
2707 if (unlikely(priv->vlgrp && (fcb->flags & RXFCB_VLN)))
2708 ret = vlan_hwaccel_receive_skb(skb, priv->vlgrp, fcb->vlctl);
2709 else
2710 ret = netif_receive_skb(skb);
0bbaf069 2711
2c2db48a
DH
2712 if (NET_RX_DROP == ret)
2713 priv->extra_stats.kernel_dropped++;
1da177e4
LT
2714
2715 return 0;
2716}
2717
2718/* gfar_clean_rx_ring() -- Processes each frame in the rx ring
0bbaf069 2719 * until the budget/quota has been reached. Returns the number
1da177e4
LT
2720 * of frames handled
2721 */
a12f801d 2722int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit)
1da177e4 2723{
a12f801d 2724 struct net_device *dev = rx_queue->dev;
31de198b 2725 struct rxbd8 *bdp, *base;
1da177e4 2726 struct sk_buff *skb;
2c2db48a
DH
2727 int pkt_len;
2728 int amount_pull;
1da177e4
LT
2729 int howmany = 0;
2730 struct gfar_private *priv = netdev_priv(dev);
2731
2732 /* Get the first full descriptor */
a12f801d
SG
2733 bdp = rx_queue->cur_rx;
2734 base = rx_queue->rx_bd_base;
1da177e4 2735
cc772ab7 2736 amount_pull = (gfar_uses_fcb(priv) ? GMAC_FCB_LEN : 0);
2c2db48a 2737
1da177e4 2738 while (!((bdp->status & RXBD_EMPTY) || (--rx_work_limit < 0))) {
815b97c6 2739 struct sk_buff *newskb;
3b6330ce 2740 rmb();
815b97c6
AF
2741
2742 /* Add another skb for the future */
2743 newskb = gfar_new_skb(dev);
2744
a12f801d 2745 skb = rx_queue->rx_skbuff[rx_queue->skb_currx];
1da177e4 2746
4826857f 2747 dma_unmap_single(&priv->ofdev->dev, bdp->bufPtr,
81183059
AF
2748 priv->rx_buffer_size, DMA_FROM_DEVICE);
2749
63b88b90
AV
2750 if (unlikely(!(bdp->status & RXBD_ERR) &&
2751 bdp->length > priv->rx_buffer_size))
2752 bdp->status = RXBD_LARGE;
2753
815b97c6
AF
2754 /* We drop the frame if we failed to allocate a new buffer */
2755 if (unlikely(!newskb || !(bdp->status & RXBD_LAST) ||
2756 bdp->status & RXBD_ERR)) {
2757 count_errors(bdp->status, dev);
2758
2759 if (unlikely(!newskb))
2760 newskb = skb;
acbc0f03 2761 else if (skb)
cd0ea241 2762 skb_queue_head(&priv->rx_recycle, skb);
815b97c6 2763 } else {
1da177e4 2764 /* Increment the number of packets */
a7f38041 2765 rx_queue->stats.rx_packets++;
1da177e4
LT
2766 howmany++;
2767
2c2db48a
DH
2768 if (likely(skb)) {
2769 pkt_len = bdp->length - ETH_FCS_LEN;
2770 /* Remove the FCS from the packet length */
2771 skb_put(skb, pkt_len);
a7f38041 2772 rx_queue->stats.rx_bytes += pkt_len;
f74dac08 2773 skb_record_rx_queue(skb, rx_queue->qindex);
2c2db48a
DH
2774 gfar_process_frame(dev, skb, amount_pull);
2775
2776 } else {
2777 if (netif_msg_rx_err(priv))
2778 printk(KERN_WARNING
2779 "%s: Missing skb!\n", dev->name);
a7f38041 2780 rx_queue->stats.rx_dropped++;
2c2db48a
DH
2781 priv->extra_stats.rx_skbmissing++;
2782 }
1da177e4 2783
1da177e4
LT
2784 }
2785
a12f801d 2786 rx_queue->rx_skbuff[rx_queue->skb_currx] = newskb;
1da177e4 2787
815b97c6 2788 /* Setup the new bdp */
a12f801d 2789 gfar_new_rxbdp(rx_queue, bdp, newskb);
1da177e4
LT
2790
2791 /* Update to the next pointer */
a12f801d 2792 bdp = next_bd(bdp, base, rx_queue->rx_ring_size);
1da177e4
LT
2793
2794 /* update to point at the next skb */
a12f801d
SG
2795 rx_queue->skb_currx =
2796 (rx_queue->skb_currx + 1) &
2797 RX_RING_MOD_MASK(rx_queue->rx_ring_size);
1da177e4
LT
2798 }
2799
2800 /* Update the current rxbd pointer to be the next one */
a12f801d 2801 rx_queue->cur_rx = bdp;
1da177e4 2802
1da177e4
LT
2803 return howmany;
2804}
2805
bea3348e 2806static int gfar_poll(struct napi_struct *napi, int budget)
1da177e4 2807{
fba4ed03
SG
2808 struct gfar_priv_grp *gfargrp = container_of(napi,
2809 struct gfar_priv_grp, napi);
2810 struct gfar_private *priv = gfargrp->priv;
46ceb60c 2811 struct gfar __iomem *regs = gfargrp->regs;
a12f801d 2812 struct gfar_priv_tx_q *tx_queue = NULL;
fba4ed03
SG
2813 struct gfar_priv_rx_q *rx_queue = NULL;
2814 int rx_cleaned = 0, budget_per_queue = 0, rx_cleaned_per_queue = 0;
18294ad1
AV
2815 int tx_cleaned = 0, i, left_over_budget = budget;
2816 unsigned long serviced_queues = 0;
fba4ed03 2817 int num_queues = 0;
d080cd63 2818
fba4ed03
SG
2819 num_queues = gfargrp->num_rx_queues;
2820 budget_per_queue = budget/num_queues;
2821
8c7396ae
DH
2822 /* Clear IEVENT, so interrupts aren't called again
2823 * because of the packets that have already arrived */
f4983704 2824 gfar_write(&regs->ievent, IEVENT_RTX_MASK);
8c7396ae 2825
fba4ed03 2826 while (num_queues && left_over_budget) {
1da177e4 2827
fba4ed03
SG
2828 budget_per_queue = left_over_budget/num_queues;
2829 left_over_budget = 0;
2830
984b3f57 2831 for_each_set_bit(i, &gfargrp->rx_bit_map, priv->num_rx_queues) {
fba4ed03
SG
2832 if (test_bit(i, &serviced_queues))
2833 continue;
2834 rx_queue = priv->rx_queue[i];
2835 tx_queue = priv->tx_queue[rx_queue->qindex];
2836
a3bc1f11 2837 tx_cleaned += gfar_clean_tx_ring(tx_queue);
fba4ed03
SG
2838 rx_cleaned_per_queue = gfar_clean_rx_ring(rx_queue,
2839 budget_per_queue);
2840 rx_cleaned += rx_cleaned_per_queue;
2841 if(rx_cleaned_per_queue < budget_per_queue) {
2842 left_over_budget = left_over_budget +
2843 (budget_per_queue - rx_cleaned_per_queue);
2844 set_bit(i, &serviced_queues);
2845 num_queues--;
2846 }
2847 }
2848 }
1da177e4 2849
42199884
AF
2850 if (tx_cleaned)
2851 return budget;
2852
2853 if (rx_cleaned < budget) {
288379f0 2854 napi_complete(napi);
1da177e4
LT
2855
2856 /* Clear the halt bit in RSTAT */
fba4ed03 2857 gfar_write(&regs->rstat, gfargrp->rstat);
1da177e4 2858
f4983704 2859 gfar_write(&regs->imask, IMASK_DEFAULT);
1da177e4
LT
2860
2861 /* If we are coalescing interrupts, update the timer */
2862 /* Otherwise, clear it */
46ceb60c
SG
2863 gfar_configure_coalescing(priv,
2864 gfargrp->rx_bit_map, gfargrp->tx_bit_map);
1da177e4
LT
2865 }
2866
42199884 2867 return rx_cleaned;
1da177e4 2868}
1da177e4 2869
f2d71c2d
VW
2870#ifdef CONFIG_NET_POLL_CONTROLLER
2871/*
2872 * Polling 'interrupt' - used by things like netconsole to send skbs
2873 * without having to re-enable interrupts. It's not called while
2874 * the interrupt routine is executing.
2875 */
2876static void gfar_netpoll(struct net_device *dev)
2877{
2878 struct gfar_private *priv = netdev_priv(dev);
46ceb60c 2879 int i = 0;
f2d71c2d
VW
2880
2881 /* If the device has multiple interrupts, run tx/rx */
b31a1d8b 2882 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
46ceb60c
SG
2883 for (i = 0; i < priv->num_grps; i++) {
2884 disable_irq(priv->gfargrp[i].interruptTransmit);
2885 disable_irq(priv->gfargrp[i].interruptReceive);
2886 disable_irq(priv->gfargrp[i].interruptError);
2887 gfar_interrupt(priv->gfargrp[i].interruptTransmit,
2888 &priv->gfargrp[i]);
2889 enable_irq(priv->gfargrp[i].interruptError);
2890 enable_irq(priv->gfargrp[i].interruptReceive);
2891 enable_irq(priv->gfargrp[i].interruptTransmit);
2892 }
f2d71c2d 2893 } else {
46ceb60c
SG
2894 for (i = 0; i < priv->num_grps; i++) {
2895 disable_irq(priv->gfargrp[i].interruptTransmit);
2896 gfar_interrupt(priv->gfargrp[i].interruptTransmit,
2897 &priv->gfargrp[i]);
2898 enable_irq(priv->gfargrp[i].interruptTransmit);
43de004b 2899 }
f2d71c2d
VW
2900 }
2901}
2902#endif
2903
1da177e4 2904/* The interrupt handler for devices with one interrupt */
f4983704 2905static irqreturn_t gfar_interrupt(int irq, void *grp_id)
1da177e4 2906{
f4983704 2907 struct gfar_priv_grp *gfargrp = grp_id;
1da177e4
LT
2908
2909 /* Save ievent for future reference */
f4983704 2910 u32 events = gfar_read(&gfargrp->regs->ievent);
1da177e4 2911
1da177e4 2912 /* Check for reception */
538cc7ee 2913 if (events & IEVENT_RX_MASK)
f4983704 2914 gfar_receive(irq, grp_id);
1da177e4
LT
2915
2916 /* Check for transmit completion */
538cc7ee 2917 if (events & IEVENT_TX_MASK)
f4983704 2918 gfar_transmit(irq, grp_id);
1da177e4 2919
538cc7ee
SS
2920 /* Check for errors */
2921 if (events & IEVENT_ERR_MASK)
f4983704 2922 gfar_error(irq, grp_id);
1da177e4
LT
2923
2924 return IRQ_HANDLED;
2925}
2926
1da177e4
LT
2927/* Called every time the controller might need to be made
2928 * aware of new link state. The PHY code conveys this
bb40dcbb 2929 * information through variables in the phydev structure, and this
1da177e4
LT
2930 * function converts those variables into the appropriate
2931 * register values, and can bring down the device if needed.
2932 */
2933static void adjust_link(struct net_device *dev)
2934{
2935 struct gfar_private *priv = netdev_priv(dev);
46ceb60c 2936 struct gfar __iomem *regs = priv->gfargrp[0].regs;
bb40dcbb
AF
2937 unsigned long flags;
2938 struct phy_device *phydev = priv->phydev;
2939 int new_state = 0;
2940
fba4ed03
SG
2941 local_irq_save(flags);
2942 lock_tx_qs(priv);
2943
bb40dcbb
AF
2944 if (phydev->link) {
2945 u32 tempval = gfar_read(&regs->maccfg2);
7f7f5316 2946 u32 ecntrl = gfar_read(&regs->ecntrl);
1da177e4 2947
1da177e4
LT
2948 /* Now we make sure that we can be in full duplex mode.
2949 * If not, we operate in half-duplex mode. */
bb40dcbb
AF
2950 if (phydev->duplex != priv->oldduplex) {
2951 new_state = 1;
2952 if (!(phydev->duplex))
1da177e4 2953 tempval &= ~(MACCFG2_FULL_DUPLEX);
bb40dcbb 2954 else
1da177e4 2955 tempval |= MACCFG2_FULL_DUPLEX;
1da177e4 2956
bb40dcbb 2957 priv->oldduplex = phydev->duplex;
1da177e4
LT
2958 }
2959
bb40dcbb
AF
2960 if (phydev->speed != priv->oldspeed) {
2961 new_state = 1;
2962 switch (phydev->speed) {
1da177e4 2963 case 1000:
1da177e4
LT
2964 tempval =
2965 ((tempval & ~(MACCFG2_IF)) | MACCFG2_GMII);
f430e49e
LY
2966
2967 ecntrl &= ~(ECNTRL_R100);
1da177e4
LT
2968 break;
2969 case 100:
2970 case 10:
1da177e4
LT
2971 tempval =
2972 ((tempval & ~(MACCFG2_IF)) | MACCFG2_MII);
7f7f5316
AF
2973
2974 /* Reduced mode distinguishes
2975 * between 10 and 100 */
2976 if (phydev->speed == SPEED_100)
2977 ecntrl |= ECNTRL_R100;
2978 else
2979 ecntrl &= ~(ECNTRL_R100);
1da177e4
LT
2980 break;
2981 default:
0bbaf069
KG
2982 if (netif_msg_link(priv))
2983 printk(KERN_WARNING
bb40dcbb
AF
2984 "%s: Ack! Speed (%d) is not 10/100/1000!\n",
2985 dev->name, phydev->speed);
1da177e4
LT
2986 break;
2987 }
2988
bb40dcbb 2989 priv->oldspeed = phydev->speed;
1da177e4
LT
2990 }
2991
bb40dcbb 2992 gfar_write(&regs->maccfg2, tempval);
7f7f5316 2993 gfar_write(&regs->ecntrl, ecntrl);
bb40dcbb 2994
1da177e4 2995 if (!priv->oldlink) {
bb40dcbb 2996 new_state = 1;
1da177e4 2997 priv->oldlink = 1;
1da177e4 2998 }
bb40dcbb
AF
2999 } else if (priv->oldlink) {
3000 new_state = 1;
3001 priv->oldlink = 0;
3002 priv->oldspeed = 0;
3003 priv->oldduplex = -1;
1da177e4 3004 }
1da177e4 3005
bb40dcbb
AF
3006 if (new_state && netif_msg_link(priv))
3007 phy_print_status(phydev);
fba4ed03
SG
3008 unlock_tx_qs(priv);
3009 local_irq_restore(flags);
bb40dcbb 3010}
1da177e4
LT
3011
3012/* Update the hash table based on the current list of multicast
3013 * addresses we subscribe to. Also, change the promiscuity of
3014 * the device based on the flags (this function is called
3015 * whenever dev->flags is changed */
3016static void gfar_set_multi(struct net_device *dev)
3017{
22bedad3 3018 struct netdev_hw_addr *ha;
1da177e4 3019 struct gfar_private *priv = netdev_priv(dev);
46ceb60c 3020 struct gfar __iomem *regs = priv->gfargrp[0].regs;
1da177e4
LT
3021 u32 tempval;
3022
a12f801d 3023 if (dev->flags & IFF_PROMISC) {
1da177e4
LT
3024 /* Set RCTRL to PROM */
3025 tempval = gfar_read(&regs->rctrl);
3026 tempval |= RCTRL_PROM;
3027 gfar_write(&regs->rctrl, tempval);
3028 } else {
3029 /* Set RCTRL to not PROM */
3030 tempval = gfar_read(&regs->rctrl);
3031 tempval &= ~(RCTRL_PROM);
3032 gfar_write(&regs->rctrl, tempval);
3033 }
6aa20a22 3034
a12f801d 3035 if (dev->flags & IFF_ALLMULTI) {
1da177e4 3036 /* Set the hash to rx all multicast frames */
0bbaf069
KG
3037 gfar_write(&regs->igaddr0, 0xffffffff);
3038 gfar_write(&regs->igaddr1, 0xffffffff);
3039 gfar_write(&regs->igaddr2, 0xffffffff);
3040 gfar_write(&regs->igaddr3, 0xffffffff);
3041 gfar_write(&regs->igaddr4, 0xffffffff);
3042 gfar_write(&regs->igaddr5, 0xffffffff);
3043 gfar_write(&regs->igaddr6, 0xffffffff);
3044 gfar_write(&regs->igaddr7, 0xffffffff);
1da177e4
LT
3045 gfar_write(&regs->gaddr0, 0xffffffff);
3046 gfar_write(&regs->gaddr1, 0xffffffff);
3047 gfar_write(&regs->gaddr2, 0xffffffff);
3048 gfar_write(&regs->gaddr3, 0xffffffff);
3049 gfar_write(&regs->gaddr4, 0xffffffff);
3050 gfar_write(&regs->gaddr5, 0xffffffff);
3051 gfar_write(&regs->gaddr6, 0xffffffff);
3052 gfar_write(&regs->gaddr7, 0xffffffff);
3053 } else {
7f7f5316
AF
3054 int em_num;
3055 int idx;
3056
1da177e4 3057 /* zero out the hash */
0bbaf069
KG
3058 gfar_write(&regs->igaddr0, 0x0);
3059 gfar_write(&regs->igaddr1, 0x0);
3060 gfar_write(&regs->igaddr2, 0x0);
3061 gfar_write(&regs->igaddr3, 0x0);
3062 gfar_write(&regs->igaddr4, 0x0);
3063 gfar_write(&regs->igaddr5, 0x0);
3064 gfar_write(&regs->igaddr6, 0x0);
3065 gfar_write(&regs->igaddr7, 0x0);
1da177e4
LT
3066 gfar_write(&regs->gaddr0, 0x0);
3067 gfar_write(&regs->gaddr1, 0x0);
3068 gfar_write(&regs->gaddr2, 0x0);
3069 gfar_write(&regs->gaddr3, 0x0);
3070 gfar_write(&regs->gaddr4, 0x0);
3071 gfar_write(&regs->gaddr5, 0x0);
3072 gfar_write(&regs->gaddr6, 0x0);
3073 gfar_write(&regs->gaddr7, 0x0);
3074
7f7f5316
AF
3075 /* If we have extended hash tables, we need to
3076 * clear the exact match registers to prepare for
3077 * setting them */
3078 if (priv->extended_hash) {
3079 em_num = GFAR_EM_NUM + 1;
3080 gfar_clear_exact_match(dev);
3081 idx = 1;
3082 } else {
3083 idx = 0;
3084 em_num = 0;
3085 }
3086
4cd24eaf 3087 if (netdev_mc_empty(dev))
1da177e4
LT
3088 return;
3089
3090 /* Parse the list, and set the appropriate bits */
22bedad3 3091 netdev_for_each_mc_addr(ha, dev) {
7f7f5316 3092 if (idx < em_num) {
22bedad3 3093 gfar_set_mac_for_addr(dev, idx, ha->addr);
7f7f5316
AF
3094 idx++;
3095 } else
22bedad3 3096 gfar_set_hash_for_addr(dev, ha->addr);
1da177e4
LT
3097 }
3098 }
1da177e4
LT
3099}
3100
7f7f5316
AF
3101
3102/* Clears each of the exact match registers to zero, so they
3103 * don't interfere with normal reception */
3104static void gfar_clear_exact_match(struct net_device *dev)
3105{
3106 int idx;
b6bc7650 3107 static const u8 zero_arr[MAC_ADDR_LEN] = {0, 0, 0, 0, 0, 0};
7f7f5316
AF
3108
3109 for(idx = 1;idx < GFAR_EM_NUM + 1;idx++)
b6bc7650 3110 gfar_set_mac_for_addr(dev, idx, zero_arr);
7f7f5316
AF
3111}
3112
1da177e4
LT
3113/* Set the appropriate hash bit for the given addr */
3114/* The algorithm works like so:
3115 * 1) Take the Destination Address (ie the multicast address), and
3116 * do a CRC on it (little endian), and reverse the bits of the
3117 * result.
3118 * 2) Use the 8 most significant bits as a hash into a 256-entry
3119 * table. The table is controlled through 8 32-bit registers:
3120 * gaddr0-7. gaddr0's MSB is entry 0, and gaddr7's LSB is
3121 * gaddr7. This means that the 3 most significant bits in the
3122 * hash index which gaddr register to use, and the 5 other bits
3123 * indicate which bit (assuming an IBM numbering scheme, which
3124 * for PowerPC (tm) is usually the case) in the register holds
3125 * the entry. */
3126static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr)
3127{
3128 u32 tempval;
3129 struct gfar_private *priv = netdev_priv(dev);
1da177e4 3130 u32 result = ether_crc(MAC_ADDR_LEN, addr);
0bbaf069
KG
3131 int width = priv->hash_width;
3132 u8 whichbit = (result >> (32 - width)) & 0x1f;
3133 u8 whichreg = result >> (32 - width + 5);
1da177e4
LT
3134 u32 value = (1 << (31-whichbit));
3135
0bbaf069 3136 tempval = gfar_read(priv->hash_regs[whichreg]);
1da177e4 3137 tempval |= value;
0bbaf069 3138 gfar_write(priv->hash_regs[whichreg], tempval);
1da177e4
LT
3139}
3140
7f7f5316
AF
3141
3142/* There are multiple MAC Address register pairs on some controllers
3143 * This function sets the numth pair to a given address
3144 */
b6bc7650
JP
3145static void gfar_set_mac_for_addr(struct net_device *dev, int num,
3146 const u8 *addr)
7f7f5316
AF
3147{
3148 struct gfar_private *priv = netdev_priv(dev);
46ceb60c 3149 struct gfar __iomem *regs = priv->gfargrp[0].regs;
7f7f5316
AF
3150 int idx;
3151 char tmpbuf[MAC_ADDR_LEN];
3152 u32 tempval;
f4983704 3153 u32 __iomem *macptr = &regs->macstnaddr1;
7f7f5316
AF
3154
3155 macptr += num*2;
3156
3157 /* Now copy it into the mac registers backwards, cuz */
3158 /* little endian is silly */
3159 for (idx = 0; idx < MAC_ADDR_LEN; idx++)
3160 tmpbuf[MAC_ADDR_LEN - 1 - idx] = addr[idx];
3161
3162 gfar_write(macptr, *((u32 *) (tmpbuf)));
3163
3164 tempval = *((u32 *) (tmpbuf + 4));
3165
3166 gfar_write(macptr+1, tempval);
3167}
3168
1da177e4 3169/* GFAR error interrupt handler */
f4983704 3170static irqreturn_t gfar_error(int irq, void *grp_id)
1da177e4 3171{
f4983704
SG
3172 struct gfar_priv_grp *gfargrp = grp_id;
3173 struct gfar __iomem *regs = gfargrp->regs;
3174 struct gfar_private *priv= gfargrp->priv;
3175 struct net_device *dev = priv->ndev;
1da177e4
LT
3176
3177 /* Save ievent for future reference */
f4983704 3178 u32 events = gfar_read(&regs->ievent);
1da177e4
LT
3179
3180 /* Clear IEVENT */
f4983704 3181 gfar_write(&regs->ievent, events & IEVENT_ERR_MASK);
d87eb127
SW
3182
3183 /* Magic Packet is not an error. */
b31a1d8b 3184 if ((priv->device_flags & FSL_GIANFAR_DEV_HAS_MAGIC_PACKET) &&
d87eb127
SW
3185 (events & IEVENT_MAG))
3186 events &= ~IEVENT_MAG;
1da177e4
LT
3187
3188 /* Hmm... */
0bbaf069
KG
3189 if (netif_msg_rx_err(priv) || netif_msg_tx_err(priv))
3190 printk(KERN_DEBUG "%s: error interrupt (ievent=0x%08x imask=0x%08x)\n",
f4983704 3191 dev->name, events, gfar_read(&regs->imask));
1da177e4
LT
3192
3193 /* Update the error counters */
3194 if (events & IEVENT_TXE) {
09f75cd7 3195 dev->stats.tx_errors++;
1da177e4
LT
3196
3197 if (events & IEVENT_LC)
09f75cd7 3198 dev->stats.tx_window_errors++;
1da177e4 3199 if (events & IEVENT_CRL)
09f75cd7 3200 dev->stats.tx_aborted_errors++;
1da177e4 3201 if (events & IEVENT_XFUN) {
836cf7fa
AV
3202 unsigned long flags;
3203
0bbaf069 3204 if (netif_msg_tx_err(priv))
538cc7ee
SS
3205 printk(KERN_DEBUG "%s: TX FIFO underrun, "
3206 "packet dropped.\n", dev->name);
09f75cd7 3207 dev->stats.tx_dropped++;
1da177e4
LT
3208 priv->extra_stats.tx_underrun++;
3209
836cf7fa
AV
3210 local_irq_save(flags);
3211 lock_tx_qs(priv);
3212
1da177e4 3213 /* Reactivate the Tx Queues */
fba4ed03 3214 gfar_write(&regs->tstat, gfargrp->tstat);
836cf7fa
AV
3215
3216 unlock_tx_qs(priv);
3217 local_irq_restore(flags);
1da177e4 3218 }
0bbaf069
KG
3219 if (netif_msg_tx_err(priv))
3220 printk(KERN_DEBUG "%s: Transmit Error\n", dev->name);
1da177e4
LT
3221 }
3222 if (events & IEVENT_BSY) {
09f75cd7 3223 dev->stats.rx_errors++;
1da177e4
LT
3224 priv->extra_stats.rx_bsy++;
3225
f4983704 3226 gfar_receive(irq, grp_id);
1da177e4 3227
0bbaf069 3228 if (netif_msg_rx_err(priv))
538cc7ee 3229 printk(KERN_DEBUG "%s: busy error (rstat: %x)\n",
f4983704 3230 dev->name, gfar_read(&regs->rstat));
1da177e4
LT
3231 }
3232 if (events & IEVENT_BABR) {
09f75cd7 3233 dev->stats.rx_errors++;
1da177e4
LT
3234 priv->extra_stats.rx_babr++;
3235
0bbaf069 3236 if (netif_msg_rx_err(priv))
538cc7ee 3237 printk(KERN_DEBUG "%s: babbling RX error\n", dev->name);
1da177e4
LT
3238 }
3239 if (events & IEVENT_EBERR) {
3240 priv->extra_stats.eberr++;
0bbaf069 3241 if (netif_msg_rx_err(priv))
538cc7ee 3242 printk(KERN_DEBUG "%s: bus error\n", dev->name);
1da177e4 3243 }
0bbaf069 3244 if ((events & IEVENT_RXC) && netif_msg_rx_status(priv))
538cc7ee 3245 printk(KERN_DEBUG "%s: control frame\n", dev->name);
1da177e4
LT
3246
3247 if (events & IEVENT_BABT) {
3248 priv->extra_stats.tx_babt++;
0bbaf069 3249 if (netif_msg_tx_err(priv))
538cc7ee 3250 printk(KERN_DEBUG "%s: babbling TX error\n", dev->name);
1da177e4
LT
3251 }
3252 return IRQ_HANDLED;
3253}
3254
b31a1d8b
AF
3255static struct of_device_id gfar_match[] =
3256{
3257 {
3258 .type = "network",
3259 .compatible = "gianfar",
3260 },
46ceb60c
SG
3261 {
3262 .compatible = "fsl,etsec2",
3263 },
b31a1d8b
AF
3264 {},
3265};
e72701ac 3266MODULE_DEVICE_TABLE(of, gfar_match);
b31a1d8b 3267
1da177e4 3268/* Structure for a device driver */
74888760 3269static struct platform_driver gfar_driver = {
4018294b
GL
3270 .driver = {
3271 .name = "fsl-gianfar",
3272 .owner = THIS_MODULE,
3273 .pm = GFAR_PM_OPS,
3274 .of_match_table = gfar_match,
3275 },
1da177e4
LT
3276 .probe = gfar_probe,
3277 .remove = gfar_remove,
3278};
3279
3280static int __init gfar_init(void)
3281{
74888760 3282 return platform_driver_register(&gfar_driver);
1da177e4
LT
3283}
3284
3285static void __exit gfar_exit(void)
3286{
74888760 3287 platform_driver_unregister(&gfar_driver);
1da177e4
LT
3288}
3289
3290module_init(gfar_init);
3291module_exit(gfar_exit);
3292
This page took 1.704976 seconds and 5 git commands to generate.