Merge branch 'master' of master.kernel.org:/pub/scm/linux/kernel/git/davem/net-2.6
[deliverable/linux.git] / drivers / net / gianfar.c
CommitLineData
0bbaf069 1/*
1da177e4
LT
2 * drivers/net/gianfar.c
3 *
4 * Gianfar Ethernet Driver
7f7f5316
AF
5 * This driver is designed for the non-CPM ethernet controllers
6 * on the 85xx and 83xx family of integrated processors
1da177e4
LT
7 * Based on 8260_io/fcc_enet.c
8 *
9 * Author: Andy Fleming
4c8d3d99 10 * Maintainer: Kumar Gala
a12f801d 11 * Modifier: Sandeep Gopalpet <sandeep.kumar@freescale.com>
1da177e4 12 *
6c43e046 13 * Copyright 2002-2009, 2011 Freescale Semiconductor, Inc.
a12f801d 14 * Copyright 2007 MontaVista Software, Inc.
1da177e4
LT
15 *
16 * This program is free software; you can redistribute it and/or modify it
17 * under the terms of the GNU General Public License as published by the
18 * Free Software Foundation; either version 2 of the License, or (at your
19 * option) any later version.
20 *
21 * Gianfar: AKA Lambda Draconis, "Dragon"
22 * RA 11 31 24.2
23 * Dec +69 19 52
24 * V 3.84
25 * B-V +1.62
26 *
27 * Theory of operation
0bbaf069 28 *
b31a1d8b
AF
29 * The driver is initialized through of_device. Configuration information
30 * is therefore conveyed through an OF-style device tree.
1da177e4
LT
31 *
32 * The Gianfar Ethernet Controller uses a ring of buffer
33 * descriptors. The beginning is indicated by a register
0bbaf069
KG
34 * pointing to the physical address of the start of the ring.
35 * The end is determined by a "wrap" bit being set in the
1da177e4
LT
36 * last descriptor of the ring.
37 *
38 * When a packet is received, the RXF bit in the
0bbaf069 39 * IEVENT register is set, triggering an interrupt when the
1da177e4
LT
40 * corresponding bit in the IMASK register is also set (if
41 * interrupt coalescing is active, then the interrupt may not
42 * happen immediately, but will wait until either a set number
bb40dcbb 43 * of frames or amount of time have passed). In NAPI, the
1da177e4 44 * interrupt handler will signal there is work to be done, and
0aa1538f 45 * exit. This method will start at the last known empty
0bbaf069 46 * descriptor, and process every subsequent descriptor until there
1da177e4
LT
47 * are none left with data (NAPI will stop after a set number of
48 * packets to give time to other tasks, but will eventually
49 * process all the packets). The data arrives inside a
50 * pre-allocated skb, and so after the skb is passed up to the
51 * stack, a new skb must be allocated, and the address field in
52 * the buffer descriptor must be updated to indicate this new
53 * skb.
54 *
55 * When the kernel requests that a packet be transmitted, the
56 * driver starts where it left off last time, and points the
57 * descriptor at the buffer which was passed in. The driver
58 * then informs the DMA engine that there are packets ready to
59 * be transmitted. Once the controller is finished transmitting
60 * the packet, an interrupt may be triggered (under the same
61 * conditions as for reception, but depending on the TXF bit).
62 * The driver then cleans up the buffer.
63 */
64
59deab26
JP
65#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
66#define DEBUG
67
1da177e4 68#include <linux/kernel.h>
1da177e4
LT
69#include <linux/string.h>
70#include <linux/errno.h>
bb40dcbb 71#include <linux/unistd.h>
1da177e4
LT
72#include <linux/slab.h>
73#include <linux/interrupt.h>
74#include <linux/init.h>
75#include <linux/delay.h>
76#include <linux/netdevice.h>
77#include <linux/etherdevice.h>
78#include <linux/skbuff.h>
0bbaf069 79#include <linux/if_vlan.h>
1da177e4
LT
80#include <linux/spinlock.h>
81#include <linux/mm.h>
fe192a49 82#include <linux/of_mdio.h>
b31a1d8b 83#include <linux/of_platform.h>
0bbaf069
KG
84#include <linux/ip.h>
85#include <linux/tcp.h>
86#include <linux/udp.h>
9c07b884 87#include <linux/in.h>
cc772ab7 88#include <linux/net_tstamp.h>
1da177e4
LT
89
90#include <asm/io.h>
7d350977 91#include <asm/reg.h>
1da177e4
LT
92#include <asm/irq.h>
93#include <asm/uaccess.h>
94#include <linux/module.h>
1da177e4
LT
95#include <linux/dma-mapping.h>
96#include <linux/crc32.h>
bb40dcbb
AF
97#include <linux/mii.h>
98#include <linux/phy.h>
b31a1d8b
AF
99#include <linux/phy_fixed.h>
100#include <linux/of.h>
4b6ba8aa 101#include <linux/of_net.h>
1da177e4
LT
102
103#include "gianfar.h"
1577ecef 104#include "fsl_pq_mdio.h"
1da177e4
LT
105
106#define TX_TIMEOUT (1*HZ)
1da177e4
LT
107#undef BRIEF_GFAR_ERRORS
108#undef VERBOSE_GFAR_ERRORS
109
1da177e4 110const char gfar_driver_name[] = "Gianfar Ethernet";
7f7f5316 111const char gfar_driver_version[] = "1.3";
1da177e4 112
1da177e4
LT
113static int gfar_enet_open(struct net_device *dev);
114static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev);
ab939905 115static void gfar_reset_task(struct work_struct *work);
1da177e4
LT
116static void gfar_timeout(struct net_device *dev);
117static int gfar_close(struct net_device *dev);
815b97c6 118struct sk_buff *gfar_new_skb(struct net_device *dev);
a12f801d 119static void gfar_new_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp,
815b97c6 120 struct sk_buff *skb);
1da177e4
LT
121static int gfar_set_mac_address(struct net_device *dev);
122static int gfar_change_mtu(struct net_device *dev, int new_mtu);
7d12e780
DH
123static irqreturn_t gfar_error(int irq, void *dev_id);
124static irqreturn_t gfar_transmit(int irq, void *dev_id);
125static irqreturn_t gfar_interrupt(int irq, void *dev_id);
1da177e4
LT
126static void adjust_link(struct net_device *dev);
127static void init_registers(struct net_device *dev);
128static int init_phy(struct net_device *dev);
74888760 129static int gfar_probe(struct platform_device *ofdev);
2dc11581 130static int gfar_remove(struct platform_device *ofdev);
bb40dcbb 131static void free_skb_resources(struct gfar_private *priv);
1da177e4
LT
132static void gfar_set_multi(struct net_device *dev);
133static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr);
d3c12873 134static void gfar_configure_serdes(struct net_device *dev);
bea3348e 135static int gfar_poll(struct napi_struct *napi, int budget);
f2d71c2d
VW
136#ifdef CONFIG_NET_POLL_CONTROLLER
137static void gfar_netpoll(struct net_device *dev);
138#endif
a12f801d
SG
139int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit);
140static int gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue);
2c2db48a
DH
141static int gfar_process_frame(struct net_device *dev, struct sk_buff *skb,
142 int amount_pull);
0bbaf069
KG
143static void gfar_vlan_rx_register(struct net_device *netdev,
144 struct vlan_group *grp);
7f7f5316 145void gfar_halt(struct net_device *dev);
d87eb127 146static void gfar_halt_nodisable(struct net_device *dev);
7f7f5316
AF
147void gfar_start(struct net_device *dev);
148static void gfar_clear_exact_match(struct net_device *dev);
b6bc7650
JP
149static void gfar_set_mac_for_addr(struct net_device *dev, int num,
150 const u8 *addr);
26ccfc37 151static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
1da177e4 152
1da177e4
LT
153MODULE_AUTHOR("Freescale Semiconductor, Inc");
154MODULE_DESCRIPTION("Gianfar Ethernet Driver");
155MODULE_LICENSE("GPL");
156
a12f801d 157static void gfar_init_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp,
8a102fe0
AV
158 dma_addr_t buf)
159{
8a102fe0
AV
160 u32 lstatus;
161
162 bdp->bufPtr = buf;
163
164 lstatus = BD_LFLAG(RXBD_EMPTY | RXBD_INTERRUPT);
a12f801d 165 if (bdp == rx_queue->rx_bd_base + rx_queue->rx_ring_size - 1)
8a102fe0
AV
166 lstatus |= BD_LFLAG(RXBD_WRAP);
167
168 eieio();
169
170 bdp->lstatus = lstatus;
171}
172
8728327e 173static int gfar_init_bds(struct net_device *ndev)
826aa4a0 174{
8728327e 175 struct gfar_private *priv = netdev_priv(ndev);
a12f801d
SG
176 struct gfar_priv_tx_q *tx_queue = NULL;
177 struct gfar_priv_rx_q *rx_queue = NULL;
826aa4a0
AV
178 struct txbd8 *txbdp;
179 struct rxbd8 *rxbdp;
fba4ed03 180 int i, j;
a12f801d 181
fba4ed03
SG
182 for (i = 0; i < priv->num_tx_queues; i++) {
183 tx_queue = priv->tx_queue[i];
184 /* Initialize some variables in our dev structure */
185 tx_queue->num_txbdfree = tx_queue->tx_ring_size;
186 tx_queue->dirty_tx = tx_queue->tx_bd_base;
187 tx_queue->cur_tx = tx_queue->tx_bd_base;
188 tx_queue->skb_curtx = 0;
189 tx_queue->skb_dirtytx = 0;
190
191 /* Initialize Transmit Descriptor Ring */
192 txbdp = tx_queue->tx_bd_base;
193 for (j = 0; j < tx_queue->tx_ring_size; j++) {
194 txbdp->lstatus = 0;
195 txbdp->bufPtr = 0;
196 txbdp++;
197 }
8728327e 198
fba4ed03
SG
199 /* Set the last descriptor in the ring to indicate wrap */
200 txbdp--;
201 txbdp->status |= TXBD_WRAP;
8728327e
AV
202 }
203
fba4ed03
SG
204 for (i = 0; i < priv->num_rx_queues; i++) {
205 rx_queue = priv->rx_queue[i];
206 rx_queue->cur_rx = rx_queue->rx_bd_base;
207 rx_queue->skb_currx = 0;
208 rxbdp = rx_queue->rx_bd_base;
8728327e 209
fba4ed03
SG
210 for (j = 0; j < rx_queue->rx_ring_size; j++) {
211 struct sk_buff *skb = rx_queue->rx_skbuff[j];
8728327e 212
fba4ed03
SG
213 if (skb) {
214 gfar_init_rxbdp(rx_queue, rxbdp,
215 rxbdp->bufPtr);
216 } else {
217 skb = gfar_new_skb(ndev);
218 if (!skb) {
59deab26 219 netdev_err(ndev, "Can't allocate RX buffers\n");
fba4ed03
SG
220 goto err_rxalloc_fail;
221 }
222 rx_queue->rx_skbuff[j] = skb;
223
224 gfar_new_rxbdp(rx_queue, rxbdp, skb);
8728327e 225 }
8728327e 226
fba4ed03 227 rxbdp++;
8728327e
AV
228 }
229
8728327e
AV
230 }
231
232 return 0;
fba4ed03
SG
233
234err_rxalloc_fail:
235 free_skb_resources(priv);
236 return -ENOMEM;
8728327e
AV
237}
238
239static int gfar_alloc_skb_resources(struct net_device *ndev)
240{
826aa4a0 241 void *vaddr;
fba4ed03
SG
242 dma_addr_t addr;
243 int i, j, k;
826aa4a0
AV
244 struct gfar_private *priv = netdev_priv(ndev);
245 struct device *dev = &priv->ofdev->dev;
a12f801d
SG
246 struct gfar_priv_tx_q *tx_queue = NULL;
247 struct gfar_priv_rx_q *rx_queue = NULL;
248
fba4ed03
SG
249 priv->total_tx_ring_size = 0;
250 for (i = 0; i < priv->num_tx_queues; i++)
251 priv->total_tx_ring_size += priv->tx_queue[i]->tx_ring_size;
252
253 priv->total_rx_ring_size = 0;
254 for (i = 0; i < priv->num_rx_queues; i++)
255 priv->total_rx_ring_size += priv->rx_queue[i]->rx_ring_size;
826aa4a0
AV
256
257 /* Allocate memory for the buffer descriptors */
8728327e 258 vaddr = dma_alloc_coherent(dev,
fba4ed03
SG
259 sizeof(struct txbd8) * priv->total_tx_ring_size +
260 sizeof(struct rxbd8) * priv->total_rx_ring_size,
261 &addr, GFP_KERNEL);
826aa4a0 262 if (!vaddr) {
59deab26
JP
263 netif_err(priv, ifup, ndev,
264 "Could not allocate buffer descriptors!\n");
826aa4a0
AV
265 return -ENOMEM;
266 }
267
fba4ed03
SG
268 for (i = 0; i < priv->num_tx_queues; i++) {
269 tx_queue = priv->tx_queue[i];
270 tx_queue->tx_bd_base = (struct txbd8 *) vaddr;
271 tx_queue->tx_bd_dma_base = addr;
272 tx_queue->dev = ndev;
273 /* enet DMA only understands physical addresses */
274 addr += sizeof(struct txbd8) *tx_queue->tx_ring_size;
275 vaddr += sizeof(struct txbd8) *tx_queue->tx_ring_size;
276 }
826aa4a0 277
826aa4a0 278 /* Start the rx descriptor ring where the tx ring leaves off */
fba4ed03
SG
279 for (i = 0; i < priv->num_rx_queues; i++) {
280 rx_queue = priv->rx_queue[i];
281 rx_queue->rx_bd_base = (struct rxbd8 *) vaddr;
282 rx_queue->rx_bd_dma_base = addr;
283 rx_queue->dev = ndev;
284 addr += sizeof (struct rxbd8) * rx_queue->rx_ring_size;
285 vaddr += sizeof (struct rxbd8) * rx_queue->rx_ring_size;
286 }
826aa4a0
AV
287
288 /* Setup the skbuff rings */
fba4ed03
SG
289 for (i = 0; i < priv->num_tx_queues; i++) {
290 tx_queue = priv->tx_queue[i];
291 tx_queue->tx_skbuff = kmalloc(sizeof(*tx_queue->tx_skbuff) *
a12f801d 292 tx_queue->tx_ring_size, GFP_KERNEL);
fba4ed03 293 if (!tx_queue->tx_skbuff) {
59deab26
JP
294 netif_err(priv, ifup, ndev,
295 "Could not allocate tx_skbuff\n");
fba4ed03
SG
296 goto cleanup;
297 }
826aa4a0 298
fba4ed03
SG
299 for (k = 0; k < tx_queue->tx_ring_size; k++)
300 tx_queue->tx_skbuff[k] = NULL;
301 }
826aa4a0 302
fba4ed03
SG
303 for (i = 0; i < priv->num_rx_queues; i++) {
304 rx_queue = priv->rx_queue[i];
305 rx_queue->rx_skbuff = kmalloc(sizeof(*rx_queue->rx_skbuff) *
a12f801d 306 rx_queue->rx_ring_size, GFP_KERNEL);
826aa4a0 307
fba4ed03 308 if (!rx_queue->rx_skbuff) {
59deab26
JP
309 netif_err(priv, ifup, ndev,
310 "Could not allocate rx_skbuff\n");
fba4ed03
SG
311 goto cleanup;
312 }
313
314 for (j = 0; j < rx_queue->rx_ring_size; j++)
315 rx_queue->rx_skbuff[j] = NULL;
316 }
826aa4a0 317
8728327e
AV
318 if (gfar_init_bds(ndev))
319 goto cleanup;
826aa4a0
AV
320
321 return 0;
322
323cleanup:
324 free_skb_resources(priv);
325 return -ENOMEM;
326}
327
fba4ed03
SG
328static void gfar_init_tx_rx_base(struct gfar_private *priv)
329{
46ceb60c 330 struct gfar __iomem *regs = priv->gfargrp[0].regs;
18294ad1 331 u32 __iomem *baddr;
fba4ed03
SG
332 int i;
333
334 baddr = &regs->tbase0;
335 for(i = 0; i < priv->num_tx_queues; i++) {
336 gfar_write(baddr, priv->tx_queue[i]->tx_bd_dma_base);
337 baddr += 2;
338 }
339
340 baddr = &regs->rbase0;
341 for(i = 0; i < priv->num_rx_queues; i++) {
342 gfar_write(baddr, priv->rx_queue[i]->rx_bd_dma_base);
343 baddr += 2;
344 }
345}
346
826aa4a0
AV
347static void gfar_init_mac(struct net_device *ndev)
348{
349 struct gfar_private *priv = netdev_priv(ndev);
46ceb60c 350 struct gfar __iomem *regs = priv->gfargrp[0].regs;
826aa4a0
AV
351 u32 rctrl = 0;
352 u32 tctrl = 0;
353 u32 attrs = 0;
354
fba4ed03
SG
355 /* write the tx/rx base registers */
356 gfar_init_tx_rx_base(priv);
32c513bc 357
826aa4a0 358 /* Configure the coalescing support */
46ceb60c 359 gfar_configure_coalescing(priv, 0xFF, 0xFF);
fba4ed03 360
1ccb8389 361 if (priv->rx_filer_enable) {
fba4ed03 362 rctrl |= RCTRL_FILREN;
1ccb8389
SG
363 /* Program the RIR0 reg with the required distribution */
364 gfar_write(&regs->rir0, DEFAULT_RIR0);
365 }
826aa4a0 366
8b3afe95 367 if (ndev->features & NETIF_F_RXCSUM)
826aa4a0
AV
368 rctrl |= RCTRL_CHECKSUMMING;
369
370 if (priv->extended_hash) {
371 rctrl |= RCTRL_EXTHASH;
372
373 gfar_clear_exact_match(ndev);
374 rctrl |= RCTRL_EMEN;
375 }
376
377 if (priv->padding) {
378 rctrl &= ~RCTRL_PAL_MASK;
379 rctrl |= RCTRL_PADDING(priv->padding);
380 }
381
cc772ab7
MR
382 /* Insert receive time stamps into padding alignment bytes */
383 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER) {
384 rctrl &= ~RCTRL_PAL_MASK;
97553f7f 385 rctrl |= RCTRL_PADDING(8);
cc772ab7
MR
386 priv->padding = 8;
387 }
388
97553f7f
MR
389 /* Enable HW time stamping if requested from user space */
390 if (priv->hwts_rx_en)
391 rctrl |= RCTRL_PRSDEP_INIT | RCTRL_TS_ENABLE;
392
826aa4a0
AV
393 /* keep vlan related bits if it's enabled */
394 if (priv->vlgrp) {
395 rctrl |= RCTRL_VLEX | RCTRL_PRSDEP_INIT;
396 tctrl |= TCTRL_VLINS;
397 }
398
399 /* Init rctrl based on our settings */
400 gfar_write(&regs->rctrl, rctrl);
401
402 if (ndev->features & NETIF_F_IP_CSUM)
403 tctrl |= TCTRL_INIT_CSUM;
404
fba4ed03
SG
405 tctrl |= TCTRL_TXSCHED_PRIO;
406
826aa4a0
AV
407 gfar_write(&regs->tctrl, tctrl);
408
409 /* Set the extraction length and index */
410 attrs = ATTRELI_EL(priv->rx_stash_size) |
411 ATTRELI_EI(priv->rx_stash_index);
412
413 gfar_write(&regs->attreli, attrs);
414
415 /* Start with defaults, and add stashing or locking
416 * depending on the approprate variables */
417 attrs = ATTR_INIT_SETTINGS;
418
419 if (priv->bd_stash_en)
420 attrs |= ATTR_BDSTASH;
421
422 if (priv->rx_stash_size != 0)
423 attrs |= ATTR_BUFSTASH;
424
425 gfar_write(&regs->attr, attrs);
426
427 gfar_write(&regs->fifo_tx_thr, priv->fifo_threshold);
428 gfar_write(&regs->fifo_tx_starve, priv->fifo_starve);
429 gfar_write(&regs->fifo_tx_starve_shutoff, priv->fifo_starve_off);
430}
431
a7f38041
SG
432static struct net_device_stats *gfar_get_stats(struct net_device *dev)
433{
434 struct gfar_private *priv = netdev_priv(dev);
a7f38041
SG
435 unsigned long rx_packets = 0, rx_bytes = 0, rx_dropped = 0;
436 unsigned long tx_packets = 0, tx_bytes = 0;
437 int i = 0;
438
439 for (i = 0; i < priv->num_rx_queues; i++) {
440 rx_packets += priv->rx_queue[i]->stats.rx_packets;
441 rx_bytes += priv->rx_queue[i]->stats.rx_bytes;
442 rx_dropped += priv->rx_queue[i]->stats.rx_dropped;
443 }
444
445 dev->stats.rx_packets = rx_packets;
446 dev->stats.rx_bytes = rx_bytes;
447 dev->stats.rx_dropped = rx_dropped;
448
449 for (i = 0; i < priv->num_tx_queues; i++) {
1ac9ad13
ED
450 tx_bytes += priv->tx_queue[i]->stats.tx_bytes;
451 tx_packets += priv->tx_queue[i]->stats.tx_packets;
a7f38041
SG
452 }
453
454 dev->stats.tx_bytes = tx_bytes;
455 dev->stats.tx_packets = tx_packets;
456
457 return &dev->stats;
458}
459
26ccfc37
AF
460static const struct net_device_ops gfar_netdev_ops = {
461 .ndo_open = gfar_enet_open,
462 .ndo_start_xmit = gfar_start_xmit,
463 .ndo_stop = gfar_close,
464 .ndo_change_mtu = gfar_change_mtu,
8b3afe95 465 .ndo_set_features = gfar_set_features,
26ccfc37
AF
466 .ndo_set_multicast_list = gfar_set_multi,
467 .ndo_tx_timeout = gfar_timeout,
468 .ndo_do_ioctl = gfar_ioctl,
a7f38041 469 .ndo_get_stats = gfar_get_stats,
26ccfc37 470 .ndo_vlan_rx_register = gfar_vlan_rx_register,
240c102d
BH
471 .ndo_set_mac_address = eth_mac_addr,
472 .ndo_validate_addr = eth_validate_addr,
26ccfc37
AF
473#ifdef CONFIG_NET_POLL_CONTROLLER
474 .ndo_poll_controller = gfar_netpoll,
475#endif
476};
477
fba4ed03
SG
478void lock_rx_qs(struct gfar_private *priv)
479{
480 int i = 0x0;
481
482 for (i = 0; i < priv->num_rx_queues; i++)
483 spin_lock(&priv->rx_queue[i]->rxlock);
484}
485
486void lock_tx_qs(struct gfar_private *priv)
487{
488 int i = 0x0;
489
490 for (i = 0; i < priv->num_tx_queues; i++)
491 spin_lock(&priv->tx_queue[i]->txlock);
492}
493
494void unlock_rx_qs(struct gfar_private *priv)
495{
496 int i = 0x0;
497
498 for (i = 0; i < priv->num_rx_queues; i++)
499 spin_unlock(&priv->rx_queue[i]->rxlock);
500}
501
502void unlock_tx_qs(struct gfar_private *priv)
503{
504 int i = 0x0;
505
506 for (i = 0; i < priv->num_tx_queues; i++)
507 spin_unlock(&priv->tx_queue[i]->txlock);
508}
509
7f7f5316
AF
510/* Returns 1 if incoming frames use an FCB */
511static inline int gfar_uses_fcb(struct gfar_private *priv)
0bbaf069 512{
8b3afe95 513 return priv->vlgrp || (priv->ndev->features & NETIF_F_RXCSUM) ||
cc772ab7 514 (priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER);
0bbaf069 515}
bb40dcbb 516
fba4ed03
SG
517static void free_tx_pointers(struct gfar_private *priv)
518{
519 int i = 0;
520
521 for (i = 0; i < priv->num_tx_queues; i++)
522 kfree(priv->tx_queue[i]);
523}
524
525static void free_rx_pointers(struct gfar_private *priv)
526{
527 int i = 0;
528
529 for (i = 0; i < priv->num_rx_queues; i++)
530 kfree(priv->rx_queue[i]);
531}
532
46ceb60c
SG
533static void unmap_group_regs(struct gfar_private *priv)
534{
535 int i = 0;
536
537 for (i = 0; i < MAXGROUPS; i++)
538 if (priv->gfargrp[i].regs)
539 iounmap(priv->gfargrp[i].regs);
540}
541
542static void disable_napi(struct gfar_private *priv)
543{
544 int i = 0;
545
546 for (i = 0; i < priv->num_grps; i++)
547 napi_disable(&priv->gfargrp[i].napi);
548}
549
550static void enable_napi(struct gfar_private *priv)
551{
552 int i = 0;
553
554 for (i = 0; i < priv->num_grps; i++)
555 napi_enable(&priv->gfargrp[i].napi);
556}
557
558static int gfar_parse_group(struct device_node *np,
559 struct gfar_private *priv, const char *model)
560{
561 u32 *queue_mask;
46ceb60c 562
7ce97d4f 563 priv->gfargrp[priv->num_grps].regs = of_iomap(np, 0);
46ceb60c
SG
564 if (!priv->gfargrp[priv->num_grps].regs)
565 return -ENOMEM;
566
567 priv->gfargrp[priv->num_grps].interruptTransmit =
568 irq_of_parse_and_map(np, 0);
569
570 /* If we aren't the FEC we have multiple interrupts */
571 if (model && strcasecmp(model, "FEC")) {
572 priv->gfargrp[priv->num_grps].interruptReceive =
573 irq_of_parse_and_map(np, 1);
574 priv->gfargrp[priv->num_grps].interruptError =
575 irq_of_parse_and_map(np,2);
28cb6ccd
NK
576 if (priv->gfargrp[priv->num_grps].interruptTransmit == NO_IRQ ||
577 priv->gfargrp[priv->num_grps].interruptReceive == NO_IRQ ||
578 priv->gfargrp[priv->num_grps].interruptError == NO_IRQ)
46ceb60c 579 return -EINVAL;
46ceb60c
SG
580 }
581
582 priv->gfargrp[priv->num_grps].grp_id = priv->num_grps;
583 priv->gfargrp[priv->num_grps].priv = priv;
584 spin_lock_init(&priv->gfargrp[priv->num_grps].grplock);
585 if(priv->mode == MQ_MG_MODE) {
586 queue_mask = (u32 *)of_get_property(np,
587 "fsl,rx-bit-map", NULL);
588 priv->gfargrp[priv->num_grps].rx_bit_map =
589 queue_mask ? *queue_mask :(DEFAULT_MAPPING >> priv->num_grps);
590 queue_mask = (u32 *)of_get_property(np,
591 "fsl,tx-bit-map", NULL);
592 priv->gfargrp[priv->num_grps].tx_bit_map =
593 queue_mask ? *queue_mask : (DEFAULT_MAPPING >> priv->num_grps);
594 } else {
595 priv->gfargrp[priv->num_grps].rx_bit_map = 0xFF;
596 priv->gfargrp[priv->num_grps].tx_bit_map = 0xFF;
597 }
598 priv->num_grps++;
599
600 return 0;
601}
602
2dc11581 603static int gfar_of_init(struct platform_device *ofdev, struct net_device **pdev)
b31a1d8b 604{
b31a1d8b
AF
605 const char *model;
606 const char *ctype;
607 const void *mac_addr;
fba4ed03
SG
608 int err = 0, i;
609 struct net_device *dev = NULL;
610 struct gfar_private *priv = NULL;
61c7a080 611 struct device_node *np = ofdev->dev.of_node;
46ceb60c 612 struct device_node *child = NULL;
4d7902f2
AF
613 const u32 *stash;
614 const u32 *stash_len;
615 const u32 *stash_idx;
fba4ed03
SG
616 unsigned int num_tx_qs, num_rx_qs;
617 u32 *tx_queues, *rx_queues;
b31a1d8b
AF
618
619 if (!np || !of_device_is_available(np))
620 return -ENODEV;
621
fba4ed03
SG
622 /* parse the num of tx and rx queues */
623 tx_queues = (u32 *)of_get_property(np, "fsl,num_tx_queues", NULL);
624 num_tx_qs = tx_queues ? *tx_queues : 1;
625
626 if (num_tx_qs > MAX_TX_QS) {
59deab26
JP
627 pr_err("num_tx_qs(=%d) greater than MAX_TX_QS(=%d)\n",
628 num_tx_qs, MAX_TX_QS);
629 pr_err("Cannot do alloc_etherdev, aborting\n");
fba4ed03
SG
630 return -EINVAL;
631 }
632
633 rx_queues = (u32 *)of_get_property(np, "fsl,num_rx_queues", NULL);
634 num_rx_qs = rx_queues ? *rx_queues : 1;
635
636 if (num_rx_qs > MAX_RX_QS) {
59deab26
JP
637 pr_err("num_rx_qs(=%d) greater than MAX_RX_QS(=%d)\n",
638 num_rx_qs, MAX_RX_QS);
639 pr_err("Cannot do alloc_etherdev, aborting\n");
fba4ed03
SG
640 return -EINVAL;
641 }
642
643 *pdev = alloc_etherdev_mq(sizeof(*priv), num_tx_qs);
644 dev = *pdev;
645 if (NULL == dev)
646 return -ENOMEM;
647
648 priv = netdev_priv(dev);
61c7a080 649 priv->node = ofdev->dev.of_node;
fba4ed03
SG
650 priv->ndev = dev;
651
fba4ed03 652 priv->num_tx_queues = num_tx_qs;
fe069123 653 netif_set_real_num_rx_queues(dev, num_rx_qs);
fba4ed03 654 priv->num_rx_queues = num_rx_qs;
46ceb60c 655 priv->num_grps = 0x0;
b31a1d8b 656
4aa3a715
SP
657 /* Init Rx queue filer rule set linked list*/
658 INIT_LIST_HEAD(&priv->rx_list.list);
659 priv->rx_list.count = 0;
660 mutex_init(&priv->rx_queue_access);
661
b31a1d8b
AF
662 model = of_get_property(np, "model", NULL);
663
46ceb60c
SG
664 for (i = 0; i < MAXGROUPS; i++)
665 priv->gfargrp[i].regs = NULL;
b31a1d8b 666
46ceb60c
SG
667 /* Parse and initialize group specific information */
668 if (of_device_is_compatible(np, "fsl,etsec2")) {
669 priv->mode = MQ_MG_MODE;
670 for_each_child_of_node(np, child) {
671 err = gfar_parse_group(child, priv, model);
672 if (err)
673 goto err_grp_init;
b31a1d8b 674 }
46ceb60c
SG
675 } else {
676 priv->mode = SQ_SG_MODE;
677 err = gfar_parse_group(np, priv, model);
678 if(err)
679 goto err_grp_init;
b31a1d8b
AF
680 }
681
fba4ed03
SG
682 for (i = 0; i < priv->num_tx_queues; i++)
683 priv->tx_queue[i] = NULL;
684 for (i = 0; i < priv->num_rx_queues; i++)
685 priv->rx_queue[i] = NULL;
686
687 for (i = 0; i < priv->num_tx_queues; i++) {
de47f072
JP
688 priv->tx_queue[i] = kzalloc(sizeof(struct gfar_priv_tx_q),
689 GFP_KERNEL);
fba4ed03
SG
690 if (!priv->tx_queue[i]) {
691 err = -ENOMEM;
692 goto tx_alloc_failed;
693 }
694 priv->tx_queue[i]->tx_skbuff = NULL;
695 priv->tx_queue[i]->qindex = i;
696 priv->tx_queue[i]->dev = dev;
697 spin_lock_init(&(priv->tx_queue[i]->txlock));
698 }
699
700 for (i = 0; i < priv->num_rx_queues; i++) {
de47f072
JP
701 priv->rx_queue[i] = kzalloc(sizeof(struct gfar_priv_rx_q),
702 GFP_KERNEL);
fba4ed03
SG
703 if (!priv->rx_queue[i]) {
704 err = -ENOMEM;
705 goto rx_alloc_failed;
706 }
707 priv->rx_queue[i]->rx_skbuff = NULL;
708 priv->rx_queue[i]->qindex = i;
709 priv->rx_queue[i]->dev = dev;
710 spin_lock_init(&(priv->rx_queue[i]->rxlock));
711 }
712
713
4d7902f2
AF
714 stash = of_get_property(np, "bd-stash", NULL);
715
a12f801d 716 if (stash) {
4d7902f2
AF
717 priv->device_flags |= FSL_GIANFAR_DEV_HAS_BD_STASHING;
718 priv->bd_stash_en = 1;
719 }
720
721 stash_len = of_get_property(np, "rx-stash-len", NULL);
722
723 if (stash_len)
724 priv->rx_stash_size = *stash_len;
725
726 stash_idx = of_get_property(np, "rx-stash-idx", NULL);
727
728 if (stash_idx)
729 priv->rx_stash_index = *stash_idx;
730
731 if (stash_len || stash_idx)
732 priv->device_flags |= FSL_GIANFAR_DEV_HAS_BUF_STASHING;
733
b31a1d8b
AF
734 mac_addr = of_get_mac_address(np);
735 if (mac_addr)
736 memcpy(dev->dev_addr, mac_addr, MAC_ADDR_LEN);
737
738 if (model && !strcasecmp(model, "TSEC"))
739 priv->device_flags =
740 FSL_GIANFAR_DEV_HAS_GIGABIT |
741 FSL_GIANFAR_DEV_HAS_COALESCE |
742 FSL_GIANFAR_DEV_HAS_RMON |
743 FSL_GIANFAR_DEV_HAS_MULTI_INTR;
744 if (model && !strcasecmp(model, "eTSEC"))
745 priv->device_flags =
746 FSL_GIANFAR_DEV_HAS_GIGABIT |
747 FSL_GIANFAR_DEV_HAS_COALESCE |
748 FSL_GIANFAR_DEV_HAS_RMON |
749 FSL_GIANFAR_DEV_HAS_MULTI_INTR |
2c2db48a 750 FSL_GIANFAR_DEV_HAS_PADDING |
b31a1d8b
AF
751 FSL_GIANFAR_DEV_HAS_CSUM |
752 FSL_GIANFAR_DEV_HAS_VLAN |
753 FSL_GIANFAR_DEV_HAS_MAGIC_PACKET |
97553f7f
MR
754 FSL_GIANFAR_DEV_HAS_EXTENDED_HASH |
755 FSL_GIANFAR_DEV_HAS_TIMER;
b31a1d8b
AF
756
757 ctype = of_get_property(np, "phy-connection-type", NULL);
758
759 /* We only care about rgmii-id. The rest are autodetected */
760 if (ctype && !strcmp(ctype, "rgmii-id"))
761 priv->interface = PHY_INTERFACE_MODE_RGMII_ID;
762 else
763 priv->interface = PHY_INTERFACE_MODE_MII;
764
765 if (of_get_property(np, "fsl,magic-packet", NULL))
766 priv->device_flags |= FSL_GIANFAR_DEV_HAS_MAGIC_PACKET;
767
fe192a49 768 priv->phy_node = of_parse_phandle(np, "phy-handle", 0);
b31a1d8b
AF
769
770 /* Find the TBI PHY. If it's not there, we don't support SGMII */
fe192a49 771 priv->tbi_node = of_parse_phandle(np, "tbi-handle", 0);
b31a1d8b
AF
772
773 return 0;
774
fba4ed03
SG
775rx_alloc_failed:
776 free_rx_pointers(priv);
777tx_alloc_failed:
778 free_tx_pointers(priv);
46ceb60c
SG
779err_grp_init:
780 unmap_group_regs(priv);
fba4ed03 781 free_netdev(dev);
b31a1d8b
AF
782 return err;
783}
784
cc772ab7
MR
785static int gfar_hwtstamp_ioctl(struct net_device *netdev,
786 struct ifreq *ifr, int cmd)
787{
788 struct hwtstamp_config config;
789 struct gfar_private *priv = netdev_priv(netdev);
790
791 if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
792 return -EFAULT;
793
794 /* reserved for future extensions */
795 if (config.flags)
796 return -EINVAL;
797
f0ee7acf
MR
798 switch (config.tx_type) {
799 case HWTSTAMP_TX_OFF:
800 priv->hwts_tx_en = 0;
801 break;
802 case HWTSTAMP_TX_ON:
803 if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER))
804 return -ERANGE;
805 priv->hwts_tx_en = 1;
806 break;
807 default:
cc772ab7 808 return -ERANGE;
f0ee7acf 809 }
cc772ab7
MR
810
811 switch (config.rx_filter) {
812 case HWTSTAMP_FILTER_NONE:
97553f7f
MR
813 if (priv->hwts_rx_en) {
814 stop_gfar(netdev);
815 priv->hwts_rx_en = 0;
816 startup_gfar(netdev);
817 }
cc772ab7
MR
818 break;
819 default:
820 if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER))
821 return -ERANGE;
97553f7f
MR
822 if (!priv->hwts_rx_en) {
823 stop_gfar(netdev);
824 priv->hwts_rx_en = 1;
825 startup_gfar(netdev);
826 }
cc772ab7
MR
827 config.rx_filter = HWTSTAMP_FILTER_ALL;
828 break;
829 }
830
831 return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
832 -EFAULT : 0;
833}
834
0faac9f7
CW
835/* Ioctl MII Interface */
836static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
837{
838 struct gfar_private *priv = netdev_priv(dev);
839
840 if (!netif_running(dev))
841 return -EINVAL;
842
cc772ab7
MR
843 if (cmd == SIOCSHWTSTAMP)
844 return gfar_hwtstamp_ioctl(dev, rq, cmd);
845
0faac9f7
CW
846 if (!priv->phydev)
847 return -ENODEV;
848
28b04113 849 return phy_mii_ioctl(priv->phydev, rq, cmd);
0faac9f7
CW
850}
851
fba4ed03
SG
852static unsigned int reverse_bitmap(unsigned int bit_map, unsigned int max_qs)
853{
854 unsigned int new_bit_map = 0x0;
855 int mask = 0x1 << (max_qs - 1), i;
856 for (i = 0; i < max_qs; i++) {
857 if (bit_map & mask)
858 new_bit_map = new_bit_map + (1 << i);
859 mask = mask >> 0x1;
860 }
861 return new_bit_map;
862}
7a8b3372 863
18294ad1
AV
864static u32 cluster_entry_per_class(struct gfar_private *priv, u32 rqfar,
865 u32 class)
7a8b3372
SG
866{
867 u32 rqfpr = FPR_FILER_MASK;
868 u32 rqfcr = 0x0;
869
870 rqfar--;
871 rqfcr = RQFCR_CLE | RQFCR_PID_MASK | RQFCR_CMP_EXACT;
6c43e046
WJB
872 priv->ftp_rqfpr[rqfar] = rqfpr;
873 priv->ftp_rqfcr[rqfar] = rqfcr;
7a8b3372
SG
874 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
875
876 rqfar--;
877 rqfcr = RQFCR_CMP_NOMATCH;
6c43e046
WJB
878 priv->ftp_rqfpr[rqfar] = rqfpr;
879 priv->ftp_rqfcr[rqfar] = rqfcr;
7a8b3372
SG
880 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
881
882 rqfar--;
883 rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_PARSE | RQFCR_CLE | RQFCR_AND;
884 rqfpr = class;
6c43e046
WJB
885 priv->ftp_rqfcr[rqfar] = rqfcr;
886 priv->ftp_rqfpr[rqfar] = rqfpr;
7a8b3372
SG
887 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
888
889 rqfar--;
890 rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_MASK | RQFCR_AND;
891 rqfpr = class;
6c43e046
WJB
892 priv->ftp_rqfcr[rqfar] = rqfcr;
893 priv->ftp_rqfpr[rqfar] = rqfpr;
7a8b3372
SG
894 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
895
896 return rqfar;
897}
898
899static void gfar_init_filer_table(struct gfar_private *priv)
900{
901 int i = 0x0;
902 u32 rqfar = MAX_FILER_IDX;
903 u32 rqfcr = 0x0;
904 u32 rqfpr = FPR_FILER_MASK;
905
906 /* Default rule */
907 rqfcr = RQFCR_CMP_MATCH;
6c43e046
WJB
908 priv->ftp_rqfcr[rqfar] = rqfcr;
909 priv->ftp_rqfpr[rqfar] = rqfpr;
7a8b3372
SG
910 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
911
912 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6);
913 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_UDP);
914 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_TCP);
915 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4);
916 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_UDP);
917 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_TCP);
918
85dd08eb 919 /* cur_filer_idx indicated the first non-masked rule */
7a8b3372
SG
920 priv->cur_filer_idx = rqfar;
921
922 /* Rest are masked rules */
923 rqfcr = RQFCR_CMP_NOMATCH;
924 for (i = 0; i < rqfar; i++) {
6c43e046
WJB
925 priv->ftp_rqfcr[i] = rqfcr;
926 priv->ftp_rqfpr[i] = rqfpr;
7a8b3372
SG
927 gfar_write_filer(priv, i, rqfcr, rqfpr);
928 }
929}
930
7d350977
AV
931static void gfar_detect_errata(struct gfar_private *priv)
932{
933 struct device *dev = &priv->ofdev->dev;
934 unsigned int pvr = mfspr(SPRN_PVR);
935 unsigned int svr = mfspr(SPRN_SVR);
936 unsigned int mod = (svr >> 16) & 0xfff6; /* w/o E suffix */
937 unsigned int rev = svr & 0xffff;
938
939 /* MPC8313 Rev 2.0 and higher; All MPC837x */
940 if ((pvr == 0x80850010 && mod == 0x80b0 && rev >= 0x0020) ||
941 (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0))
942 priv->errata |= GFAR_ERRATA_74;
943
deb90eac
AV
944 /* MPC8313 and MPC837x all rev */
945 if ((pvr == 0x80850010 && mod == 0x80b0) ||
946 (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0))
947 priv->errata |= GFAR_ERRATA_76;
948
511d934f
AV
949 /* MPC8313 and MPC837x all rev */
950 if ((pvr == 0x80850010 && mod == 0x80b0) ||
951 (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0))
952 priv->errata |= GFAR_ERRATA_A002;
953
4363c2fd
AD
954 /* MPC8313 Rev < 2.0, MPC8548 rev 2.0 */
955 if ((pvr == 0x80850010 && mod == 0x80b0 && rev < 0x0020) ||
956 (pvr == 0x80210020 && mod == 0x8030 && rev == 0x0020))
957 priv->errata |= GFAR_ERRATA_12;
958
7d350977
AV
959 if (priv->errata)
960 dev_info(dev, "enabled errata workarounds, flags: 0x%x\n",
961 priv->errata);
962}
963
bb40dcbb
AF
964/* Set up the ethernet device structure, private data,
965 * and anything else we need before we start */
74888760 966static int gfar_probe(struct platform_device *ofdev)
1da177e4
LT
967{
968 u32 tempval;
969 struct net_device *dev = NULL;
970 struct gfar_private *priv = NULL;
f4983704 971 struct gfar __iomem *regs = NULL;
46ceb60c 972 int err = 0, i, grp_idx = 0;
c50a5d9a 973 int len_devname;
fba4ed03 974 u32 rstat = 0, tstat = 0, rqueue = 0, tqueue = 0;
46ceb60c 975 u32 isrg = 0;
18294ad1 976 u32 __iomem *baddr;
1da177e4 977
fba4ed03 978 err = gfar_of_init(ofdev, &dev);
1da177e4 979
fba4ed03
SG
980 if (err)
981 return err;
1da177e4
LT
982
983 priv = netdev_priv(dev);
4826857f
KG
984 priv->ndev = dev;
985 priv->ofdev = ofdev;
61c7a080 986 priv->node = ofdev->dev.of_node;
4826857f 987 SET_NETDEV_DEV(dev, &ofdev->dev);
1da177e4 988
d87eb127 989 spin_lock_init(&priv->bflock);
ab939905 990 INIT_WORK(&priv->reset_task, gfar_reset_task);
1da177e4 991
b31a1d8b 992 dev_set_drvdata(&ofdev->dev, priv);
46ceb60c 993 regs = priv->gfargrp[0].regs;
1da177e4 994
7d350977
AV
995 gfar_detect_errata(priv);
996
1da177e4
LT
997 /* Stop the DMA engine now, in case it was running before */
998 /* (The firmware could have used it, and left it running). */
257d938a 999 gfar_halt(dev);
1da177e4
LT
1000
1001 /* Reset MAC layer */
f4983704 1002 gfar_write(&regs->maccfg1, MACCFG1_SOFT_RESET);
1da177e4 1003
b98ac702
AF
1004 /* We need to delay at least 3 TX clocks */
1005 udelay(2);
1006
1da177e4 1007 tempval = (MACCFG1_TX_FLOW | MACCFG1_RX_FLOW);
f4983704 1008 gfar_write(&regs->maccfg1, tempval);
1da177e4
LT
1009
1010 /* Initialize MACCFG2. */
7d350977
AV
1011 tempval = MACCFG2_INIT_SETTINGS;
1012 if (gfar_has_errata(priv, GFAR_ERRATA_74))
1013 tempval |= MACCFG2_HUGEFRAME | MACCFG2_LENGTHCHECK;
1014 gfar_write(&regs->maccfg2, tempval);
1da177e4
LT
1015
1016 /* Initialize ECNTRL */
f4983704 1017 gfar_write(&regs->ecntrl, ECNTRL_INIT_SETTINGS);
1da177e4 1018
1da177e4 1019 /* Set the dev->base_addr to the gfar reg region */
f4983704 1020 dev->base_addr = (unsigned long) regs;
1da177e4 1021
b31a1d8b 1022 SET_NETDEV_DEV(dev, &ofdev->dev);
1da177e4
LT
1023
1024 /* Fill in the dev structure */
1da177e4 1025 dev->watchdog_timeo = TX_TIMEOUT;
1da177e4 1026 dev->mtu = 1500;
26ccfc37 1027 dev->netdev_ops = &gfar_netdev_ops;
0bbaf069
KG
1028 dev->ethtool_ops = &gfar_ethtool_ops;
1029
fba4ed03 1030 /* Register for napi ...We are registering NAPI for each grp */
46ceb60c
SG
1031 for (i = 0; i < priv->num_grps; i++)
1032 netif_napi_add(dev, &priv->gfargrp[i].napi, gfar_poll, GFAR_DEV_WEIGHT);
a12f801d 1033
b31a1d8b 1034 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_CSUM) {
8b3afe95
MM
1035 dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG |
1036 NETIF_F_RXCSUM;
1037 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG |
1038 NETIF_F_RXCSUM | NETIF_F_HIGHDMA;
1039 }
0bbaf069
KG
1040
1041 priv->vlgrp = NULL;
1da177e4 1042
26ccfc37 1043 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_VLAN)
0bbaf069 1044 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
0bbaf069 1045
b31a1d8b 1046 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_EXTENDED_HASH) {
0bbaf069
KG
1047 priv->extended_hash = 1;
1048 priv->hash_width = 9;
1049
f4983704
SG
1050 priv->hash_regs[0] = &regs->igaddr0;
1051 priv->hash_regs[1] = &regs->igaddr1;
1052 priv->hash_regs[2] = &regs->igaddr2;
1053 priv->hash_regs[3] = &regs->igaddr3;
1054 priv->hash_regs[4] = &regs->igaddr4;
1055 priv->hash_regs[5] = &regs->igaddr5;
1056 priv->hash_regs[6] = &regs->igaddr6;
1057 priv->hash_regs[7] = &regs->igaddr7;
1058 priv->hash_regs[8] = &regs->gaddr0;
1059 priv->hash_regs[9] = &regs->gaddr1;
1060 priv->hash_regs[10] = &regs->gaddr2;
1061 priv->hash_regs[11] = &regs->gaddr3;
1062 priv->hash_regs[12] = &regs->gaddr4;
1063 priv->hash_regs[13] = &regs->gaddr5;
1064 priv->hash_regs[14] = &regs->gaddr6;
1065 priv->hash_regs[15] = &regs->gaddr7;
0bbaf069
KG
1066
1067 } else {
1068 priv->extended_hash = 0;
1069 priv->hash_width = 8;
1070
f4983704
SG
1071 priv->hash_regs[0] = &regs->gaddr0;
1072 priv->hash_regs[1] = &regs->gaddr1;
1073 priv->hash_regs[2] = &regs->gaddr2;
1074 priv->hash_regs[3] = &regs->gaddr3;
1075 priv->hash_regs[4] = &regs->gaddr4;
1076 priv->hash_regs[5] = &regs->gaddr5;
1077 priv->hash_regs[6] = &regs->gaddr6;
1078 priv->hash_regs[7] = &regs->gaddr7;
0bbaf069
KG
1079 }
1080
b31a1d8b 1081 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_PADDING)
0bbaf069
KG
1082 priv->padding = DEFAULT_PADDING;
1083 else
1084 priv->padding = 0;
1085
cc772ab7
MR
1086 if (dev->features & NETIF_F_IP_CSUM ||
1087 priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)
0bbaf069 1088 dev->hard_header_len += GMAC_FCB_LEN;
1da177e4 1089
46ceb60c
SG
1090 /* Program the isrg regs only if number of grps > 1 */
1091 if (priv->num_grps > 1) {
1092 baddr = &regs->isrg0;
1093 for (i = 0; i < priv->num_grps; i++) {
1094 isrg |= (priv->gfargrp[i].rx_bit_map << ISRG_SHIFT_RX);
1095 isrg |= (priv->gfargrp[i].tx_bit_map << ISRG_SHIFT_TX);
1096 gfar_write(baddr, isrg);
1097 baddr++;
1098 isrg = 0x0;
1099 }
1100 }
1101
fba4ed03 1102 /* Need to reverse the bit maps as bit_map's MSB is q0
984b3f57 1103 * but, for_each_set_bit parses from right to left, which
fba4ed03 1104 * basically reverses the queue numbers */
46ceb60c
SG
1105 for (i = 0; i< priv->num_grps; i++) {
1106 priv->gfargrp[i].tx_bit_map = reverse_bitmap(
1107 priv->gfargrp[i].tx_bit_map, MAX_TX_QS);
1108 priv->gfargrp[i].rx_bit_map = reverse_bitmap(
1109 priv->gfargrp[i].rx_bit_map, MAX_RX_QS);
1110 }
1111
1112 /* Calculate RSTAT, TSTAT, RQUEUE and TQUEUE values,
1113 * also assign queues to groups */
1114 for (grp_idx = 0; grp_idx < priv->num_grps; grp_idx++) {
1115 priv->gfargrp[grp_idx].num_rx_queues = 0x0;
984b3f57 1116 for_each_set_bit(i, &priv->gfargrp[grp_idx].rx_bit_map,
46ceb60c
SG
1117 priv->num_rx_queues) {
1118 priv->gfargrp[grp_idx].num_rx_queues++;
1119 priv->rx_queue[i]->grp = &priv->gfargrp[grp_idx];
1120 rstat = rstat | (RSTAT_CLEAR_RHALT >> i);
1121 rqueue = rqueue | ((RQUEUE_EN0 | RQUEUE_EX0) >> i);
1122 }
1123 priv->gfargrp[grp_idx].num_tx_queues = 0x0;
984b3f57 1124 for_each_set_bit(i, &priv->gfargrp[grp_idx].tx_bit_map,
46ceb60c
SG
1125 priv->num_tx_queues) {
1126 priv->gfargrp[grp_idx].num_tx_queues++;
1127 priv->tx_queue[i]->grp = &priv->gfargrp[grp_idx];
1128 tstat = tstat | (TSTAT_CLEAR_THALT >> i);
1129 tqueue = tqueue | (TQUEUE_EN0 >> i);
1130 }
1131 priv->gfargrp[grp_idx].rstat = rstat;
1132 priv->gfargrp[grp_idx].tstat = tstat;
1133 rstat = tstat =0;
fba4ed03 1134 }
fba4ed03
SG
1135
1136 gfar_write(&regs->rqueue, rqueue);
1137 gfar_write(&regs->tqueue, tqueue);
1138
1da177e4 1139 priv->rx_buffer_size = DEFAULT_RX_BUFFER_SIZE;
1da177e4 1140
a12f801d 1141 /* Initializing some of the rx/tx queue level parameters */
fba4ed03
SG
1142 for (i = 0; i < priv->num_tx_queues; i++) {
1143 priv->tx_queue[i]->tx_ring_size = DEFAULT_TX_RING_SIZE;
1144 priv->tx_queue[i]->num_txbdfree = DEFAULT_TX_RING_SIZE;
1145 priv->tx_queue[i]->txcoalescing = DEFAULT_TX_COALESCE;
1146 priv->tx_queue[i]->txic = DEFAULT_TXIC;
1147 }
a12f801d 1148
fba4ed03
SG
1149 for (i = 0; i < priv->num_rx_queues; i++) {
1150 priv->rx_queue[i]->rx_ring_size = DEFAULT_RX_RING_SIZE;
1151 priv->rx_queue[i]->rxcoalescing = DEFAULT_RX_COALESCE;
1152 priv->rx_queue[i]->rxic = DEFAULT_RXIC;
1153 }
1da177e4 1154
4aa3a715
SP
1155 /* always enable rx filer*/
1156 priv->rx_filer_enable = 1;
0bbaf069
KG
1157 /* Enable most messages by default */
1158 priv->msg_enable = (NETIF_MSG_IFUP << 1 ) - 1;
1159
d3eab82b
TP
1160 /* Carrier starts down, phylib will bring it up */
1161 netif_carrier_off(dev);
1162
1da177e4
LT
1163 err = register_netdev(dev);
1164
1165 if (err) {
59deab26 1166 pr_err("%s: Cannot register net device, aborting\n", dev->name);
1da177e4
LT
1167 goto register_fail;
1168 }
1169
2884e5cc
AV
1170 device_init_wakeup(&dev->dev,
1171 priv->device_flags & FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
1172
c50a5d9a
DH
1173 /* fill out IRQ number and name fields */
1174 len_devname = strlen(dev->name);
46ceb60c
SG
1175 for (i = 0; i < priv->num_grps; i++) {
1176 strncpy(&priv->gfargrp[i].int_name_tx[0], dev->name,
1177 len_devname);
1178 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
1179 strncpy(&priv->gfargrp[i].int_name_tx[len_devname],
1180 "_g", sizeof("_g"));
1181 priv->gfargrp[i].int_name_tx[
1182 strlen(priv->gfargrp[i].int_name_tx)] = i+48;
1183 strncpy(&priv->gfargrp[i].int_name_tx[strlen(
1184 priv->gfargrp[i].int_name_tx)],
1185 "_tx", sizeof("_tx") + 1);
1186
1187 strncpy(&priv->gfargrp[i].int_name_rx[0], dev->name,
1188 len_devname);
1189 strncpy(&priv->gfargrp[i].int_name_rx[len_devname],
1190 "_g", sizeof("_g"));
1191 priv->gfargrp[i].int_name_rx[
1192 strlen(priv->gfargrp[i].int_name_rx)] = i+48;
1193 strncpy(&priv->gfargrp[i].int_name_rx[strlen(
1194 priv->gfargrp[i].int_name_rx)],
1195 "_rx", sizeof("_rx") + 1);
1196
1197 strncpy(&priv->gfargrp[i].int_name_er[0], dev->name,
1198 len_devname);
1199 strncpy(&priv->gfargrp[i].int_name_er[len_devname],
1200 "_g", sizeof("_g"));
1201 priv->gfargrp[i].int_name_er[strlen(
1202 priv->gfargrp[i].int_name_er)] = i+48;
1203 strncpy(&priv->gfargrp[i].int_name_er[strlen(\
1204 priv->gfargrp[i].int_name_er)],
1205 "_er", sizeof("_er") + 1);
1206 } else
1207 priv->gfargrp[i].int_name_tx[len_devname] = '\0';
1208 }
c50a5d9a 1209
7a8b3372
SG
1210 /* Initialize the filer table */
1211 gfar_init_filer_table(priv);
1212
7f7f5316
AF
1213 /* Create all the sysfs files */
1214 gfar_init_sysfs(dev);
1215
1da177e4 1216 /* Print out the device info */
59deab26 1217 netdev_info(dev, "mac: %pM\n", dev->dev_addr);
1da177e4
LT
1218
1219 /* Even more device info helps when determining which kernel */
7f7f5316 1220 /* provided which set of benchmarks. */
59deab26 1221 netdev_info(dev, "Running with NAPI enabled\n");
fba4ed03 1222 for (i = 0; i < priv->num_rx_queues; i++)
59deab26
JP
1223 netdev_info(dev, "RX BD ring size for Q[%d]: %d\n",
1224 i, priv->rx_queue[i]->rx_ring_size);
fba4ed03 1225 for(i = 0; i < priv->num_tx_queues; i++)
59deab26
JP
1226 netdev_info(dev, "TX BD ring size for Q[%d]: %d\n",
1227 i, priv->tx_queue[i]->tx_ring_size);
1da177e4
LT
1228
1229 return 0;
1230
1231register_fail:
46ceb60c 1232 unmap_group_regs(priv);
fba4ed03
SG
1233 free_tx_pointers(priv);
1234 free_rx_pointers(priv);
fe192a49
GL
1235 if (priv->phy_node)
1236 of_node_put(priv->phy_node);
1237 if (priv->tbi_node)
1238 of_node_put(priv->tbi_node);
1da177e4 1239 free_netdev(dev);
bb40dcbb 1240 return err;
1da177e4
LT
1241}
1242
2dc11581 1243static int gfar_remove(struct platform_device *ofdev)
1da177e4 1244{
b31a1d8b 1245 struct gfar_private *priv = dev_get_drvdata(&ofdev->dev);
1da177e4 1246
fe192a49
GL
1247 if (priv->phy_node)
1248 of_node_put(priv->phy_node);
1249 if (priv->tbi_node)
1250 of_node_put(priv->tbi_node);
1251
b31a1d8b 1252 dev_set_drvdata(&ofdev->dev, NULL);
1da177e4 1253
d9d8e041 1254 unregister_netdev(priv->ndev);
46ceb60c 1255 unmap_group_regs(priv);
4826857f 1256 free_netdev(priv->ndev);
1da177e4
LT
1257
1258 return 0;
1259}
1260
d87eb127 1261#ifdef CONFIG_PM
be926fc4
AV
1262
1263static int gfar_suspend(struct device *dev)
d87eb127 1264{
be926fc4
AV
1265 struct gfar_private *priv = dev_get_drvdata(dev);
1266 struct net_device *ndev = priv->ndev;
46ceb60c 1267 struct gfar __iomem *regs = priv->gfargrp[0].regs;
d87eb127
SW
1268 unsigned long flags;
1269 u32 tempval;
1270
1271 int magic_packet = priv->wol_en &&
b31a1d8b 1272 (priv->device_flags & FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
d87eb127 1273
be926fc4 1274 netif_device_detach(ndev);
d87eb127 1275
be926fc4 1276 if (netif_running(ndev)) {
fba4ed03
SG
1277
1278 local_irq_save(flags);
1279 lock_tx_qs(priv);
1280 lock_rx_qs(priv);
d87eb127 1281
be926fc4 1282 gfar_halt_nodisable(ndev);
d87eb127
SW
1283
1284 /* Disable Tx, and Rx if wake-on-LAN is disabled. */
f4983704 1285 tempval = gfar_read(&regs->maccfg1);
d87eb127
SW
1286
1287 tempval &= ~MACCFG1_TX_EN;
1288
1289 if (!magic_packet)
1290 tempval &= ~MACCFG1_RX_EN;
1291
f4983704 1292 gfar_write(&regs->maccfg1, tempval);
d87eb127 1293
fba4ed03
SG
1294 unlock_rx_qs(priv);
1295 unlock_tx_qs(priv);
1296 local_irq_restore(flags);
d87eb127 1297
46ceb60c 1298 disable_napi(priv);
d87eb127
SW
1299
1300 if (magic_packet) {
1301 /* Enable interrupt on Magic Packet */
f4983704 1302 gfar_write(&regs->imask, IMASK_MAG);
d87eb127
SW
1303
1304 /* Enable Magic Packet mode */
f4983704 1305 tempval = gfar_read(&regs->maccfg2);
d87eb127 1306 tempval |= MACCFG2_MPEN;
f4983704 1307 gfar_write(&regs->maccfg2, tempval);
d87eb127
SW
1308 } else {
1309 phy_stop(priv->phydev);
1310 }
1311 }
1312
1313 return 0;
1314}
1315
be926fc4 1316static int gfar_resume(struct device *dev)
d87eb127 1317{
be926fc4
AV
1318 struct gfar_private *priv = dev_get_drvdata(dev);
1319 struct net_device *ndev = priv->ndev;
46ceb60c 1320 struct gfar __iomem *regs = priv->gfargrp[0].regs;
d87eb127
SW
1321 unsigned long flags;
1322 u32 tempval;
1323 int magic_packet = priv->wol_en &&
b31a1d8b 1324 (priv->device_flags & FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
d87eb127 1325
be926fc4
AV
1326 if (!netif_running(ndev)) {
1327 netif_device_attach(ndev);
d87eb127
SW
1328 return 0;
1329 }
1330
1331 if (!magic_packet && priv->phydev)
1332 phy_start(priv->phydev);
1333
1334 /* Disable Magic Packet mode, in case something
1335 * else woke us up.
1336 */
fba4ed03
SG
1337 local_irq_save(flags);
1338 lock_tx_qs(priv);
1339 lock_rx_qs(priv);
d87eb127 1340
f4983704 1341 tempval = gfar_read(&regs->maccfg2);
d87eb127 1342 tempval &= ~MACCFG2_MPEN;
f4983704 1343 gfar_write(&regs->maccfg2, tempval);
d87eb127 1344
be926fc4 1345 gfar_start(ndev);
d87eb127 1346
fba4ed03
SG
1347 unlock_rx_qs(priv);
1348 unlock_tx_qs(priv);
1349 local_irq_restore(flags);
d87eb127 1350
be926fc4
AV
1351 netif_device_attach(ndev);
1352
46ceb60c 1353 enable_napi(priv);
be926fc4
AV
1354
1355 return 0;
1356}
1357
1358static int gfar_restore(struct device *dev)
1359{
1360 struct gfar_private *priv = dev_get_drvdata(dev);
1361 struct net_device *ndev = priv->ndev;
1362
1363 if (!netif_running(ndev))
1364 return 0;
1365
1366 gfar_init_bds(ndev);
1367 init_registers(ndev);
1368 gfar_set_mac_address(ndev);
1369 gfar_init_mac(ndev);
1370 gfar_start(ndev);
1371
1372 priv->oldlink = 0;
1373 priv->oldspeed = 0;
1374 priv->oldduplex = -1;
1375
1376 if (priv->phydev)
1377 phy_start(priv->phydev);
d87eb127 1378
be926fc4 1379 netif_device_attach(ndev);
5ea681d4 1380 enable_napi(priv);
d87eb127
SW
1381
1382 return 0;
1383}
be926fc4
AV
1384
1385static struct dev_pm_ops gfar_pm_ops = {
1386 .suspend = gfar_suspend,
1387 .resume = gfar_resume,
1388 .freeze = gfar_suspend,
1389 .thaw = gfar_resume,
1390 .restore = gfar_restore,
1391};
1392
1393#define GFAR_PM_OPS (&gfar_pm_ops)
1394
d87eb127 1395#else
be926fc4
AV
1396
1397#define GFAR_PM_OPS NULL
be926fc4 1398
d87eb127 1399#endif
1da177e4 1400
e8a2b6a4
AF
1401/* Reads the controller's registers to determine what interface
1402 * connects it to the PHY.
1403 */
1404static phy_interface_t gfar_get_interface(struct net_device *dev)
1405{
1406 struct gfar_private *priv = netdev_priv(dev);
46ceb60c 1407 struct gfar __iomem *regs = priv->gfargrp[0].regs;
f4983704
SG
1408 u32 ecntrl;
1409
f4983704 1410 ecntrl = gfar_read(&regs->ecntrl);
e8a2b6a4
AF
1411
1412 if (ecntrl & ECNTRL_SGMII_MODE)
1413 return PHY_INTERFACE_MODE_SGMII;
1414
1415 if (ecntrl & ECNTRL_TBI_MODE) {
1416 if (ecntrl & ECNTRL_REDUCED_MODE)
1417 return PHY_INTERFACE_MODE_RTBI;
1418 else
1419 return PHY_INTERFACE_MODE_TBI;
1420 }
1421
1422 if (ecntrl & ECNTRL_REDUCED_MODE) {
1423 if (ecntrl & ECNTRL_REDUCED_MII_MODE)
1424 return PHY_INTERFACE_MODE_RMII;
7132ab7f 1425 else {
b31a1d8b 1426 phy_interface_t interface = priv->interface;
7132ab7f
AF
1427
1428 /*
1429 * This isn't autodetected right now, so it must
1430 * be set by the device tree or platform code.
1431 */
1432 if (interface == PHY_INTERFACE_MODE_RGMII_ID)
1433 return PHY_INTERFACE_MODE_RGMII_ID;
1434
e8a2b6a4 1435 return PHY_INTERFACE_MODE_RGMII;
7132ab7f 1436 }
e8a2b6a4
AF
1437 }
1438
b31a1d8b 1439 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT)
e8a2b6a4
AF
1440 return PHY_INTERFACE_MODE_GMII;
1441
1442 return PHY_INTERFACE_MODE_MII;
1443}
1444
1445
bb40dcbb
AF
1446/* Initializes driver's PHY state, and attaches to the PHY.
1447 * Returns 0 on success.
1da177e4
LT
1448 */
1449static int init_phy(struct net_device *dev)
1450{
1451 struct gfar_private *priv = netdev_priv(dev);
bb40dcbb 1452 uint gigabit_support =
b31a1d8b 1453 priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT ?
bb40dcbb 1454 SUPPORTED_1000baseT_Full : 0;
e8a2b6a4 1455 phy_interface_t interface;
1da177e4
LT
1456
1457 priv->oldlink = 0;
1458 priv->oldspeed = 0;
1459 priv->oldduplex = -1;
1460
e8a2b6a4
AF
1461 interface = gfar_get_interface(dev);
1462
1db780f8
AV
1463 priv->phydev = of_phy_connect(dev, priv->phy_node, &adjust_link, 0,
1464 interface);
1465 if (!priv->phydev)
1466 priv->phydev = of_phy_connect_fixed_link(dev, &adjust_link,
1467 interface);
1468 if (!priv->phydev) {
1469 dev_err(&dev->dev, "could not attach to PHY\n");
1470 return -ENODEV;
fe192a49 1471 }
1da177e4 1472
d3c12873
KJ
1473 if (interface == PHY_INTERFACE_MODE_SGMII)
1474 gfar_configure_serdes(dev);
1475
bb40dcbb 1476 /* Remove any features not supported by the controller */
fe192a49
GL
1477 priv->phydev->supported &= (GFAR_SUPPORTED | gigabit_support);
1478 priv->phydev->advertising = priv->phydev->supported;
1da177e4
LT
1479
1480 return 0;
1da177e4
LT
1481}
1482
d0313587
PG
1483/*
1484 * Initialize TBI PHY interface for communicating with the
1485 * SERDES lynx PHY on the chip. We communicate with this PHY
1486 * through the MDIO bus on each controller, treating it as a
1487 * "normal" PHY at the address found in the TBIPA register. We assume
1488 * that the TBIPA register is valid. Either the MDIO bus code will set
1489 * it to a value that doesn't conflict with other PHYs on the bus, or the
1490 * value doesn't matter, as there are no other PHYs on the bus.
1491 */
d3c12873
KJ
1492static void gfar_configure_serdes(struct net_device *dev)
1493{
1494 struct gfar_private *priv = netdev_priv(dev);
fe192a49
GL
1495 struct phy_device *tbiphy;
1496
1497 if (!priv->tbi_node) {
1498 dev_warn(&dev->dev, "error: SGMII mode requires that the "
1499 "device tree specify a tbi-handle\n");
1500 return;
1501 }
c132419e 1502
fe192a49
GL
1503 tbiphy = of_phy_find_device(priv->tbi_node);
1504 if (!tbiphy) {
1505 dev_err(&dev->dev, "error: Could not get TBI device\n");
b31a1d8b
AF
1506 return;
1507 }
d3c12873 1508
b31a1d8b
AF
1509 /*
1510 * If the link is already up, we must already be ok, and don't need to
bdb59f94
TP
1511 * configure and reset the TBI<->SerDes link. Maybe U-Boot configured
1512 * everything for us? Resetting it takes the link down and requires
1513 * several seconds for it to come back.
1514 */
fe192a49 1515 if (phy_read(tbiphy, MII_BMSR) & BMSR_LSTATUS)
b31a1d8b 1516 return;
d3c12873 1517
d0313587 1518 /* Single clk mode, mii mode off(for serdes communication) */
fe192a49 1519 phy_write(tbiphy, MII_TBICON, TBICON_CLK_SELECT);
d3c12873 1520
fe192a49 1521 phy_write(tbiphy, MII_ADVERTISE,
d3c12873
KJ
1522 ADVERTISE_1000XFULL | ADVERTISE_1000XPAUSE |
1523 ADVERTISE_1000XPSE_ASYM);
1524
fe192a49 1525 phy_write(tbiphy, MII_BMCR, BMCR_ANENABLE |
d3c12873
KJ
1526 BMCR_ANRESTART | BMCR_FULLDPLX | BMCR_SPEED1000);
1527}
1528
1da177e4
LT
1529static void init_registers(struct net_device *dev)
1530{
1531 struct gfar_private *priv = netdev_priv(dev);
f4983704 1532 struct gfar __iomem *regs = NULL;
46ceb60c 1533 int i = 0;
1da177e4 1534
46ceb60c
SG
1535 for (i = 0; i < priv->num_grps; i++) {
1536 regs = priv->gfargrp[i].regs;
1537 /* Clear IEVENT */
1538 gfar_write(&regs->ievent, IEVENT_INIT_CLEAR);
1da177e4 1539
46ceb60c
SG
1540 /* Initialize IMASK */
1541 gfar_write(&regs->imask, IMASK_INIT_CLEAR);
1542 }
1da177e4 1543
46ceb60c 1544 regs = priv->gfargrp[0].regs;
1da177e4 1545 /* Init hash registers to zero */
f4983704
SG
1546 gfar_write(&regs->igaddr0, 0);
1547 gfar_write(&regs->igaddr1, 0);
1548 gfar_write(&regs->igaddr2, 0);
1549 gfar_write(&regs->igaddr3, 0);
1550 gfar_write(&regs->igaddr4, 0);
1551 gfar_write(&regs->igaddr5, 0);
1552 gfar_write(&regs->igaddr6, 0);
1553 gfar_write(&regs->igaddr7, 0);
1554
1555 gfar_write(&regs->gaddr0, 0);
1556 gfar_write(&regs->gaddr1, 0);
1557 gfar_write(&regs->gaddr2, 0);
1558 gfar_write(&regs->gaddr3, 0);
1559 gfar_write(&regs->gaddr4, 0);
1560 gfar_write(&regs->gaddr5, 0);
1561 gfar_write(&regs->gaddr6, 0);
1562 gfar_write(&regs->gaddr7, 0);
1da177e4 1563
1da177e4 1564 /* Zero out the rmon mib registers if it has them */
b31a1d8b 1565 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_RMON) {
f4983704 1566 memset_io(&(regs->rmon), 0, sizeof (struct rmon_mib));
1da177e4
LT
1567
1568 /* Mask off the CAM interrupts */
f4983704
SG
1569 gfar_write(&regs->rmon.cam1, 0xffffffff);
1570 gfar_write(&regs->rmon.cam2, 0xffffffff);
1da177e4
LT
1571 }
1572
1573 /* Initialize the max receive buffer length */
f4983704 1574 gfar_write(&regs->mrblr, priv->rx_buffer_size);
1da177e4 1575
1da177e4 1576 /* Initialize the Minimum Frame Length Register */
f4983704 1577 gfar_write(&regs->minflr, MINFLR_INIT_SETTINGS);
1da177e4
LT
1578}
1579
511d934f
AV
1580static int __gfar_is_rx_idle(struct gfar_private *priv)
1581{
1582 u32 res;
1583
1584 /*
1585 * Normaly TSEC should not hang on GRS commands, so we should
1586 * actually wait for IEVENT_GRSC flag.
1587 */
1588 if (likely(!gfar_has_errata(priv, GFAR_ERRATA_A002)))
1589 return 0;
1590
1591 /*
1592 * Read the eTSEC register at offset 0xD1C. If bits 7-14 are
1593 * the same as bits 23-30, the eTSEC Rx is assumed to be idle
1594 * and the Rx can be safely reset.
1595 */
1596 res = gfar_read((void __iomem *)priv->gfargrp[0].regs + 0xd1c);
1597 res &= 0x7f807f80;
1598 if ((res & 0xffff) == (res >> 16))
1599 return 1;
1600
1601 return 0;
1602}
0bbaf069
KG
1603
1604/* Halt the receive and transmit queues */
d87eb127 1605static void gfar_halt_nodisable(struct net_device *dev)
1da177e4
LT
1606{
1607 struct gfar_private *priv = netdev_priv(dev);
46ceb60c 1608 struct gfar __iomem *regs = NULL;
1da177e4 1609 u32 tempval;
46ceb60c 1610 int i = 0;
1da177e4 1611
46ceb60c
SG
1612 for (i = 0; i < priv->num_grps; i++) {
1613 regs = priv->gfargrp[i].regs;
1614 /* Mask all interrupts */
1615 gfar_write(&regs->imask, IMASK_INIT_CLEAR);
1da177e4 1616
46ceb60c
SG
1617 /* Clear all interrupts */
1618 gfar_write(&regs->ievent, IEVENT_INIT_CLEAR);
1619 }
1da177e4 1620
46ceb60c 1621 regs = priv->gfargrp[0].regs;
1da177e4 1622 /* Stop the DMA, and wait for it to stop */
f4983704 1623 tempval = gfar_read(&regs->dmactrl);
1da177e4
LT
1624 if ((tempval & (DMACTRL_GRS | DMACTRL_GTS))
1625 != (DMACTRL_GRS | DMACTRL_GTS)) {
511d934f
AV
1626 int ret;
1627
1da177e4 1628 tempval |= (DMACTRL_GRS | DMACTRL_GTS);
f4983704 1629 gfar_write(&regs->dmactrl, tempval);
1da177e4 1630
511d934f
AV
1631 do {
1632 ret = spin_event_timeout(((gfar_read(&regs->ievent) &
1633 (IEVENT_GRSC | IEVENT_GTSC)) ==
1634 (IEVENT_GRSC | IEVENT_GTSC)), 1000000, 0);
1635 if (!ret && !(gfar_read(&regs->ievent) & IEVENT_GRSC))
1636 ret = __gfar_is_rx_idle(priv);
1637 } while (!ret);
1da177e4 1638 }
d87eb127 1639}
d87eb127
SW
1640
1641/* Halt the receive and transmit queues */
1642void gfar_halt(struct net_device *dev)
1643{
1644 struct gfar_private *priv = netdev_priv(dev);
46ceb60c 1645 struct gfar __iomem *regs = priv->gfargrp[0].regs;
d87eb127 1646 u32 tempval;
1da177e4 1647
2a54adc3
SW
1648 gfar_halt_nodisable(dev);
1649
1da177e4
LT
1650 /* Disable Rx and Tx */
1651 tempval = gfar_read(&regs->maccfg1);
1652 tempval &= ~(MACCFG1_RX_EN | MACCFG1_TX_EN);
1653 gfar_write(&regs->maccfg1, tempval);
0bbaf069
KG
1654}
1655
46ceb60c
SG
1656static void free_grp_irqs(struct gfar_priv_grp *grp)
1657{
1658 free_irq(grp->interruptError, grp);
1659 free_irq(grp->interruptTransmit, grp);
1660 free_irq(grp->interruptReceive, grp);
1661}
1662
0bbaf069
KG
1663void stop_gfar(struct net_device *dev)
1664{
1665 struct gfar_private *priv = netdev_priv(dev);
0bbaf069 1666 unsigned long flags;
46ceb60c 1667 int i;
0bbaf069 1668
bb40dcbb
AF
1669 phy_stop(priv->phydev);
1670
a12f801d 1671
0bbaf069 1672 /* Lock it down */
fba4ed03
SG
1673 local_irq_save(flags);
1674 lock_tx_qs(priv);
1675 lock_rx_qs(priv);
0bbaf069 1676
0bbaf069 1677 gfar_halt(dev);
1da177e4 1678
fba4ed03
SG
1679 unlock_rx_qs(priv);
1680 unlock_tx_qs(priv);
1681 local_irq_restore(flags);
1da177e4
LT
1682
1683 /* Free the IRQs */
b31a1d8b 1684 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
46ceb60c
SG
1685 for (i = 0; i < priv->num_grps; i++)
1686 free_grp_irqs(&priv->gfargrp[i]);
1da177e4 1687 } else {
46ceb60c
SG
1688 for (i = 0; i < priv->num_grps; i++)
1689 free_irq(priv->gfargrp[i].interruptTransmit,
1690 &priv->gfargrp[i]);
1da177e4
LT
1691 }
1692
1693 free_skb_resources(priv);
1da177e4
LT
1694}
1695
fba4ed03 1696static void free_skb_tx_queue(struct gfar_priv_tx_q *tx_queue)
1da177e4 1697{
1da177e4 1698 struct txbd8 *txbdp;
fba4ed03 1699 struct gfar_private *priv = netdev_priv(tx_queue->dev);
4669bc90 1700 int i, j;
1da177e4 1701
a12f801d 1702 txbdp = tx_queue->tx_bd_base;
1da177e4 1703
a12f801d
SG
1704 for (i = 0; i < tx_queue->tx_ring_size; i++) {
1705 if (!tx_queue->tx_skbuff[i])
4669bc90 1706 continue;
1da177e4 1707
4826857f 1708 dma_unmap_single(&priv->ofdev->dev, txbdp->bufPtr,
4669bc90
DH
1709 txbdp->length, DMA_TO_DEVICE);
1710 txbdp->lstatus = 0;
fba4ed03
SG
1711 for (j = 0; j < skb_shinfo(tx_queue->tx_skbuff[i])->nr_frags;
1712 j++) {
4669bc90 1713 txbdp++;
4826857f 1714 dma_unmap_page(&priv->ofdev->dev, txbdp->bufPtr,
4669bc90 1715 txbdp->length, DMA_TO_DEVICE);
1da177e4 1716 }
ad5da7ab 1717 txbdp++;
a12f801d
SG
1718 dev_kfree_skb_any(tx_queue->tx_skbuff[i]);
1719 tx_queue->tx_skbuff[i] = NULL;
1da177e4 1720 }
a12f801d 1721 kfree(tx_queue->tx_skbuff);
fba4ed03 1722}
1da177e4 1723
fba4ed03
SG
1724static void free_skb_rx_queue(struct gfar_priv_rx_q *rx_queue)
1725{
1726 struct rxbd8 *rxbdp;
1727 struct gfar_private *priv = netdev_priv(rx_queue->dev);
1728 int i;
1da177e4 1729
fba4ed03 1730 rxbdp = rx_queue->rx_bd_base;
1da177e4 1731
a12f801d
SG
1732 for (i = 0; i < rx_queue->rx_ring_size; i++) {
1733 if (rx_queue->rx_skbuff[i]) {
fba4ed03
SG
1734 dma_unmap_single(&priv->ofdev->dev,
1735 rxbdp->bufPtr, priv->rx_buffer_size,
e69edd21 1736 DMA_FROM_DEVICE);
a12f801d
SG
1737 dev_kfree_skb_any(rx_queue->rx_skbuff[i]);
1738 rx_queue->rx_skbuff[i] = NULL;
1da177e4 1739 }
e69edd21
AV
1740 rxbdp->lstatus = 0;
1741 rxbdp->bufPtr = 0;
1742 rxbdp++;
1da177e4 1743 }
a12f801d 1744 kfree(rx_queue->rx_skbuff);
fba4ed03 1745}
e69edd21 1746
fba4ed03
SG
1747/* If there are any tx skbs or rx skbs still around, free them.
1748 * Then free tx_skbuff and rx_skbuff */
1749static void free_skb_resources(struct gfar_private *priv)
1750{
1751 struct gfar_priv_tx_q *tx_queue = NULL;
1752 struct gfar_priv_rx_q *rx_queue = NULL;
1753 int i;
1754
1755 /* Go through all the buffer descriptors and free their data buffers */
1756 for (i = 0; i < priv->num_tx_queues; i++) {
1757 tx_queue = priv->tx_queue[i];
7c0d10d3 1758 if(tx_queue->tx_skbuff)
fba4ed03
SG
1759 free_skb_tx_queue(tx_queue);
1760 }
1761
1762 for (i = 0; i < priv->num_rx_queues; i++) {
1763 rx_queue = priv->rx_queue[i];
7c0d10d3 1764 if(rx_queue->rx_skbuff)
fba4ed03
SG
1765 free_skb_rx_queue(rx_queue);
1766 }
1767
1768 dma_free_coherent(&priv->ofdev->dev,
1769 sizeof(struct txbd8) * priv->total_tx_ring_size +
1770 sizeof(struct rxbd8) * priv->total_rx_ring_size,
1771 priv->tx_queue[0]->tx_bd_base,
1772 priv->tx_queue[0]->tx_bd_dma_base);
7df9c43f 1773 skb_queue_purge(&priv->rx_recycle);
1da177e4
LT
1774}
1775
0bbaf069
KG
1776void gfar_start(struct net_device *dev)
1777{
1778 struct gfar_private *priv = netdev_priv(dev);
46ceb60c 1779 struct gfar __iomem *regs = priv->gfargrp[0].regs;
0bbaf069 1780 u32 tempval;
46ceb60c 1781 int i = 0;
0bbaf069
KG
1782
1783 /* Enable Rx and Tx in MACCFG1 */
1784 tempval = gfar_read(&regs->maccfg1);
1785 tempval |= (MACCFG1_RX_EN | MACCFG1_TX_EN);
1786 gfar_write(&regs->maccfg1, tempval);
1787
1788 /* Initialize DMACTRL to have WWR and WOP */
f4983704 1789 tempval = gfar_read(&regs->dmactrl);
0bbaf069 1790 tempval |= DMACTRL_INIT_SETTINGS;
f4983704 1791 gfar_write(&regs->dmactrl, tempval);
0bbaf069 1792
0bbaf069 1793 /* Make sure we aren't stopped */
f4983704 1794 tempval = gfar_read(&regs->dmactrl);
0bbaf069 1795 tempval &= ~(DMACTRL_GRS | DMACTRL_GTS);
f4983704 1796 gfar_write(&regs->dmactrl, tempval);
0bbaf069 1797
46ceb60c
SG
1798 for (i = 0; i < priv->num_grps; i++) {
1799 regs = priv->gfargrp[i].regs;
1800 /* Clear THLT/RHLT, so that the DMA starts polling now */
1801 gfar_write(&regs->tstat, priv->gfargrp[i].tstat);
1802 gfar_write(&regs->rstat, priv->gfargrp[i].rstat);
1803 /* Unmask the interrupts we look for */
1804 gfar_write(&regs->imask, IMASK_DEFAULT);
1805 }
12dea57b 1806
1ae5dc34 1807 dev->trans_start = jiffies; /* prevent tx timeout */
0bbaf069
KG
1808}
1809
46ceb60c 1810void gfar_configure_coalescing(struct gfar_private *priv,
18294ad1 1811 unsigned long tx_mask, unsigned long rx_mask)
1da177e4 1812{
46ceb60c 1813 struct gfar __iomem *regs = priv->gfargrp[0].regs;
18294ad1 1814 u32 __iomem *baddr;
46ceb60c 1815 int i = 0;
1da177e4 1816
46ceb60c
SG
1817 /* Backward compatible case ---- even if we enable
1818 * multiple queues, there's only single reg to program
1819 */
1820 gfar_write(&regs->txic, 0);
1821 if(likely(priv->tx_queue[0]->txcoalescing))
1822 gfar_write(&regs->txic, priv->tx_queue[0]->txic);
1da177e4 1823
46ceb60c
SG
1824 gfar_write(&regs->rxic, 0);
1825 if(unlikely(priv->rx_queue[0]->rxcoalescing))
1826 gfar_write(&regs->rxic, priv->rx_queue[0]->rxic);
815b97c6 1827
46ceb60c
SG
1828 if (priv->mode == MQ_MG_MODE) {
1829 baddr = &regs->txic0;
984b3f57 1830 for_each_set_bit(i, &tx_mask, priv->num_tx_queues) {
46ceb60c
SG
1831 if (likely(priv->tx_queue[i]->txcoalescing)) {
1832 gfar_write(baddr + i, 0);
1833 gfar_write(baddr + i, priv->tx_queue[i]->txic);
1834 }
1835 }
1836
1837 baddr = &regs->rxic0;
984b3f57 1838 for_each_set_bit(i, &rx_mask, priv->num_rx_queues) {
46ceb60c
SG
1839 if (likely(priv->rx_queue[i]->rxcoalescing)) {
1840 gfar_write(baddr + i, 0);
1841 gfar_write(baddr + i, priv->rx_queue[i]->rxic);
1842 }
1843 }
1844 }
1845}
1846
1847static int register_grp_irqs(struct gfar_priv_grp *grp)
1848{
1849 struct gfar_private *priv = grp->priv;
1850 struct net_device *dev = priv->ndev;
1851 int err;
1da177e4 1852
1da177e4
LT
1853 /* If the device has multiple interrupts, register for
1854 * them. Otherwise, only register for the one */
b31a1d8b 1855 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
0bbaf069 1856 /* Install our interrupt handlers for Error,
1da177e4 1857 * Transmit, and Receive */
46ceb60c
SG
1858 if ((err = request_irq(grp->interruptError, gfar_error, 0,
1859 grp->int_name_er,grp)) < 0) {
59deab26
JP
1860 netif_err(priv, intr, dev, "Can't get IRQ %d\n",
1861 grp->interruptError);
46ceb60c 1862
2145f1af 1863 goto err_irq_fail;
1da177e4
LT
1864 }
1865
46ceb60c
SG
1866 if ((err = request_irq(grp->interruptTransmit, gfar_transmit,
1867 0, grp->int_name_tx, grp)) < 0) {
59deab26
JP
1868 netif_err(priv, intr, dev, "Can't get IRQ %d\n",
1869 grp->interruptTransmit);
1da177e4
LT
1870 goto tx_irq_fail;
1871 }
1872
46ceb60c
SG
1873 if ((err = request_irq(grp->interruptReceive, gfar_receive, 0,
1874 grp->int_name_rx, grp)) < 0) {
59deab26
JP
1875 netif_err(priv, intr, dev, "Can't get IRQ %d\n",
1876 grp->interruptReceive);
1da177e4
LT
1877 goto rx_irq_fail;
1878 }
1879 } else {
46ceb60c
SG
1880 if ((err = request_irq(grp->interruptTransmit, gfar_interrupt, 0,
1881 grp->int_name_tx, grp)) < 0) {
59deab26
JP
1882 netif_err(priv, intr, dev, "Can't get IRQ %d\n",
1883 grp->interruptTransmit);
1da177e4
LT
1884 goto err_irq_fail;
1885 }
1886 }
1887
46ceb60c
SG
1888 return 0;
1889
1890rx_irq_fail:
1891 free_irq(grp->interruptTransmit, grp);
1892tx_irq_fail:
1893 free_irq(grp->interruptError, grp);
1894err_irq_fail:
1895 return err;
1896
1897}
1898
1899/* Bring the controller up and running */
1900int startup_gfar(struct net_device *ndev)
1901{
1902 struct gfar_private *priv = netdev_priv(ndev);
1903 struct gfar __iomem *regs = NULL;
1904 int err, i, j;
1905
1906 for (i = 0; i < priv->num_grps; i++) {
1907 regs= priv->gfargrp[i].regs;
1908 gfar_write(&regs->imask, IMASK_INIT_CLEAR);
1909 }
1910
1911 regs= priv->gfargrp[0].regs;
1912 err = gfar_alloc_skb_resources(ndev);
1913 if (err)
1914 return err;
1915
1916 gfar_init_mac(ndev);
1917
1918 for (i = 0; i < priv->num_grps; i++) {
1919 err = register_grp_irqs(&priv->gfargrp[i]);
1920 if (err) {
1921 for (j = 0; j < i; j++)
1922 free_grp_irqs(&priv->gfargrp[j]);
ff76015f 1923 goto irq_fail;
46ceb60c
SG
1924 }
1925 }
1926
7f7f5316 1927 /* Start the controller */
ccc05c6e 1928 gfar_start(ndev);
1da177e4 1929
826aa4a0
AV
1930 phy_start(priv->phydev);
1931
46ceb60c
SG
1932 gfar_configure_coalescing(priv, 0xFF, 0xFF);
1933
1da177e4
LT
1934 return 0;
1935
46ceb60c 1936irq_fail:
e69edd21 1937 free_skb_resources(priv);
1da177e4
LT
1938 return err;
1939}
1940
1941/* Called when something needs to use the ethernet device */
1942/* Returns 0 for success. */
1943static int gfar_enet_open(struct net_device *dev)
1944{
94e8cc35 1945 struct gfar_private *priv = netdev_priv(dev);
1da177e4
LT
1946 int err;
1947
46ceb60c 1948 enable_napi(priv);
bea3348e 1949
0fd56bb5
AF
1950 skb_queue_head_init(&priv->rx_recycle);
1951
1da177e4
LT
1952 /* Initialize a bunch of registers */
1953 init_registers(dev);
1954
1955 gfar_set_mac_address(dev);
1956
1957 err = init_phy(dev);
1958
a12f801d 1959 if (err) {
46ceb60c 1960 disable_napi(priv);
1da177e4 1961 return err;
bea3348e 1962 }
1da177e4
LT
1963
1964 err = startup_gfar(dev);
db0e8e3f 1965 if (err) {
46ceb60c 1966 disable_napi(priv);
db0e8e3f
AV
1967 return err;
1968 }
1da177e4 1969
fba4ed03 1970 netif_tx_start_all_queues(dev);
1da177e4 1971
2884e5cc
AV
1972 device_set_wakeup_enable(&dev->dev, priv->wol_en);
1973
1da177e4
LT
1974 return err;
1975}
1976
54dc79fe 1977static inline struct txfcb *gfar_add_fcb(struct sk_buff *skb)
0bbaf069 1978{
54dc79fe 1979 struct txfcb *fcb = (struct txfcb *)skb_push(skb, GMAC_FCB_LEN);
6c31d55f
KG
1980
1981 memset(fcb, 0, GMAC_FCB_LEN);
0bbaf069 1982
0bbaf069
KG
1983 return fcb;
1984}
1985
1986static inline void gfar_tx_checksum(struct sk_buff *skb, struct txfcb *fcb)
1987{
7f7f5316 1988 u8 flags = 0;
0bbaf069
KG
1989
1990 /* If we're here, it's a IP packet with a TCP or UDP
1991 * payload. We set it to checksum, using a pseudo-header
1992 * we provide
1993 */
7f7f5316 1994 flags = TXFCB_DEFAULT;
0bbaf069 1995
7f7f5316
AF
1996 /* Tell the controller what the protocol is */
1997 /* And provide the already calculated phcs */
eddc9ec5 1998 if (ip_hdr(skb)->protocol == IPPROTO_UDP) {
7f7f5316 1999 flags |= TXFCB_UDP;
4bedb452 2000 fcb->phcs = udp_hdr(skb)->check;
7f7f5316 2001 } else
8da32de5 2002 fcb->phcs = tcp_hdr(skb)->check;
0bbaf069
KG
2003
2004 /* l3os is the distance between the start of the
2005 * frame (skb->data) and the start of the IP hdr.
2006 * l4os is the distance between the start of the
2007 * l3 hdr and the l4 hdr */
bbe735e4 2008 fcb->l3os = (u16)(skb_network_offset(skb) - GMAC_FCB_LEN);
cfe1fc77 2009 fcb->l4os = skb_network_header_len(skb);
0bbaf069 2010
7f7f5316 2011 fcb->flags = flags;
0bbaf069
KG
2012}
2013
7f7f5316 2014void inline gfar_tx_vlan(struct sk_buff *skb, struct txfcb *fcb)
0bbaf069 2015{
7f7f5316 2016 fcb->flags |= TXFCB_VLN;
0bbaf069
KG
2017 fcb->vlctl = vlan_tx_tag_get(skb);
2018}
2019
4669bc90
DH
2020static inline struct txbd8 *skip_txbd(struct txbd8 *bdp, int stride,
2021 struct txbd8 *base, int ring_size)
2022{
2023 struct txbd8 *new_bd = bdp + stride;
2024
2025 return (new_bd >= (base + ring_size)) ? (new_bd - ring_size) : new_bd;
2026}
2027
2028static inline struct txbd8 *next_txbd(struct txbd8 *bdp, struct txbd8 *base,
2029 int ring_size)
2030{
2031 return skip_txbd(bdp, 1, base, ring_size);
2032}
2033
1da177e4
LT
2034/* This is called by the kernel when a frame is ready for transmission. */
2035/* It is pointed to by the dev->hard_start_xmit function pointer */
2036static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev)
2037{
2038 struct gfar_private *priv = netdev_priv(dev);
a12f801d 2039 struct gfar_priv_tx_q *tx_queue = NULL;
fba4ed03 2040 struct netdev_queue *txq;
f4983704 2041 struct gfar __iomem *regs = NULL;
0bbaf069 2042 struct txfcb *fcb = NULL;
f0ee7acf 2043 struct txbd8 *txbdp, *txbdp_start, *base, *txbdp_tstamp = NULL;
5a5efed4 2044 u32 lstatus;
f0ee7acf 2045 int i, rq = 0, do_tstamp = 0;
4669bc90 2046 u32 bufaddr;
fef6108d 2047 unsigned long flags;
f0ee7acf 2048 unsigned int nr_frags, nr_txbds, length;
fba4ed03 2049
deb90eac
AV
2050 /*
2051 * TOE=1 frames larger than 2500 bytes may see excess delays
2052 * before start of transmission.
2053 */
2054 if (unlikely(gfar_has_errata(priv, GFAR_ERRATA_76) &&
2055 skb->ip_summed == CHECKSUM_PARTIAL &&
2056 skb->len > 2500)) {
2057 int ret;
2058
2059 ret = skb_checksum_help(skb);
2060 if (ret)
2061 return ret;
2062 }
2063
fba4ed03
SG
2064 rq = skb->queue_mapping;
2065 tx_queue = priv->tx_queue[rq];
2066 txq = netdev_get_tx_queue(dev, rq);
a12f801d 2067 base = tx_queue->tx_bd_base;
46ceb60c 2068 regs = tx_queue->grp->regs;
f0ee7acf
MR
2069
2070 /* check if time stamp should be generated */
2244d07b
OH
2071 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP &&
2072 priv->hwts_tx_en))
f0ee7acf 2073 do_tstamp = 1;
4669bc90 2074
5b28beaf
LY
2075 /* make space for additional header when fcb is needed */
2076 if (((skb->ip_summed == CHECKSUM_PARTIAL) ||
eab6d18d 2077 vlan_tx_tag_present(skb) ||
f0ee7acf 2078 unlikely(do_tstamp)) &&
5b28beaf 2079 (skb_headroom(skb) < GMAC_FCB_LEN)) {
54dc79fe
SH
2080 struct sk_buff *skb_new;
2081
2082 skb_new = skb_realloc_headroom(skb, GMAC_FCB_LEN);
2083 if (!skb_new) {
2084 dev->stats.tx_errors++;
bd14ba84 2085 kfree_skb(skb);
54dc79fe
SH
2086 return NETDEV_TX_OK;
2087 }
2088 kfree_skb(skb);
2089 skb = skb_new;
2090 }
2091
4669bc90
DH
2092 /* total number of fragments in the SKB */
2093 nr_frags = skb_shinfo(skb)->nr_frags;
2094
f0ee7acf
MR
2095 /* calculate the required number of TxBDs for this skb */
2096 if (unlikely(do_tstamp))
2097 nr_txbds = nr_frags + 2;
2098 else
2099 nr_txbds = nr_frags + 1;
2100
4669bc90 2101 /* check if there is space to queue this packet */
f0ee7acf 2102 if (nr_txbds > tx_queue->num_txbdfree) {
4669bc90 2103 /* no space, stop the queue */
fba4ed03 2104 netif_tx_stop_queue(txq);
4669bc90 2105 dev->stats.tx_fifo_errors++;
4669bc90
DH
2106 return NETDEV_TX_BUSY;
2107 }
1da177e4
LT
2108
2109 /* Update transmit stats */
1ac9ad13
ED
2110 tx_queue->stats.tx_bytes += skb->len;
2111 tx_queue->stats.tx_packets++;
1da177e4 2112
a12f801d 2113 txbdp = txbdp_start = tx_queue->cur_tx;
f0ee7acf
MR
2114 lstatus = txbdp->lstatus;
2115
2116 /* Time stamp insertion requires one additional TxBD */
2117 if (unlikely(do_tstamp))
2118 txbdp_tstamp = txbdp = next_txbd(txbdp, base,
2119 tx_queue->tx_ring_size);
1da177e4 2120
4669bc90 2121 if (nr_frags == 0) {
f0ee7acf
MR
2122 if (unlikely(do_tstamp))
2123 txbdp_tstamp->lstatus |= BD_LFLAG(TXBD_LAST |
2124 TXBD_INTERRUPT);
2125 else
2126 lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
4669bc90
DH
2127 } else {
2128 /* Place the fragment addresses and lengths into the TxBDs */
2129 for (i = 0; i < nr_frags; i++) {
2130 /* Point at the next BD, wrapping as needed */
a12f801d 2131 txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size);
4669bc90
DH
2132
2133 length = skb_shinfo(skb)->frags[i].size;
2134
2135 lstatus = txbdp->lstatus | length |
2136 BD_LFLAG(TXBD_READY);
2137
2138 /* Handle the last BD specially */
2139 if (i == nr_frags - 1)
2140 lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
1da177e4 2141
4826857f 2142 bufaddr = dma_map_page(&priv->ofdev->dev,
4669bc90
DH
2143 skb_shinfo(skb)->frags[i].page,
2144 skb_shinfo(skb)->frags[i].page_offset,
2145 length,
2146 DMA_TO_DEVICE);
2147
2148 /* set the TxBD length and buffer pointer */
2149 txbdp->bufPtr = bufaddr;
2150 txbdp->lstatus = lstatus;
2151 }
2152
2153 lstatus = txbdp_start->lstatus;
2154 }
1da177e4 2155
0bbaf069 2156 /* Set up checksumming */
12dea57b 2157 if (CHECKSUM_PARTIAL == skb->ip_summed) {
54dc79fe 2158 fcb = gfar_add_fcb(skb);
4363c2fd
AD
2159 /* as specified by errata */
2160 if (unlikely(gfar_has_errata(priv, GFAR_ERRATA_12)
2161 && ((unsigned long)fcb % 0x20) > 0x18)) {
2162 __skb_pull(skb, GMAC_FCB_LEN);
2163 skb_checksum_help(skb);
2164 } else {
2165 lstatus |= BD_LFLAG(TXBD_TOE);
2166 gfar_tx_checksum(skb, fcb);
2167 }
0bbaf069
KG
2168 }
2169
eab6d18d 2170 if (vlan_tx_tag_present(skb)) {
54dc79fe
SH
2171 if (unlikely(NULL == fcb)) {
2172 fcb = gfar_add_fcb(skb);
5a5efed4 2173 lstatus |= BD_LFLAG(TXBD_TOE);
7f7f5316 2174 }
54dc79fe
SH
2175
2176 gfar_tx_vlan(skb, fcb);
0bbaf069
KG
2177 }
2178
f0ee7acf
MR
2179 /* Setup tx hardware time stamping if requested */
2180 if (unlikely(do_tstamp)) {
2244d07b 2181 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
f0ee7acf
MR
2182 if (fcb == NULL)
2183 fcb = gfar_add_fcb(skb);
2184 fcb->ptp = 1;
2185 lstatus |= BD_LFLAG(TXBD_TOE);
2186 }
2187
4826857f 2188 txbdp_start->bufPtr = dma_map_single(&priv->ofdev->dev, skb->data,
4669bc90 2189 skb_headlen(skb), DMA_TO_DEVICE);
1da177e4 2190
f0ee7acf
MR
2191 /*
2192 * If time stamping is requested one additional TxBD must be set up. The
2193 * first TxBD points to the FCB and must have a data length of
2194 * GMAC_FCB_LEN. The second TxBD points to the actual frame data with
2195 * the full frame length.
2196 */
2197 if (unlikely(do_tstamp)) {
2198 txbdp_tstamp->bufPtr = txbdp_start->bufPtr + GMAC_FCB_LEN;
2199 txbdp_tstamp->lstatus |= BD_LFLAG(TXBD_READY) |
2200 (skb_headlen(skb) - GMAC_FCB_LEN);
2201 lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | GMAC_FCB_LEN;
2202 } else {
2203 lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | skb_headlen(skb);
2204 }
1da177e4 2205
a3bc1f11
AV
2206 /*
2207 * We can work in parallel with gfar_clean_tx_ring(), except
2208 * when modifying num_txbdfree. Note that we didn't grab the lock
2209 * when we were reading the num_txbdfree and checking for available
2210 * space, that's because outside of this function it can only grow,
2211 * and once we've got needed space, it cannot suddenly disappear.
2212 *
2213 * The lock also protects us from gfar_error(), which can modify
2214 * regs->tstat and thus retrigger the transfers, which is why we
2215 * also must grab the lock before setting ready bit for the first
2216 * to be transmitted BD.
2217 */
2218 spin_lock_irqsave(&tx_queue->txlock, flags);
2219
4669bc90
DH
2220 /*
2221 * The powerpc-specific eieio() is used, as wmb() has too strong
3b6330ce
SW
2222 * semantics (it requires synchronization between cacheable and
2223 * uncacheable mappings, which eieio doesn't provide and which we
2224 * don't need), thus requiring a more expensive sync instruction. At
2225 * some point, the set of architecture-independent barrier functions
2226 * should be expanded to include weaker barriers.
2227 */
3b6330ce 2228 eieio();
7f7f5316 2229
4669bc90
DH
2230 txbdp_start->lstatus = lstatus;
2231
0eddba52
AV
2232 eieio(); /* force lstatus write before tx_skbuff */
2233
2234 tx_queue->tx_skbuff[tx_queue->skb_curtx] = skb;
2235
4669bc90
DH
2236 /* Update the current skb pointer to the next entry we will use
2237 * (wrapping if necessary) */
a12f801d
SG
2238 tx_queue->skb_curtx = (tx_queue->skb_curtx + 1) &
2239 TX_RING_MOD_MASK(tx_queue->tx_ring_size);
4669bc90 2240
a12f801d 2241 tx_queue->cur_tx = next_txbd(txbdp, base, tx_queue->tx_ring_size);
4669bc90
DH
2242
2243 /* reduce TxBD free count */
f0ee7acf 2244 tx_queue->num_txbdfree -= (nr_txbds);
1da177e4
LT
2245
2246 /* If the next BD still needs to be cleaned up, then the bds
2247 are full. We need to tell the kernel to stop sending us stuff. */
a12f801d 2248 if (!tx_queue->num_txbdfree) {
fba4ed03 2249 netif_tx_stop_queue(txq);
1da177e4 2250
09f75cd7 2251 dev->stats.tx_fifo_errors++;
1da177e4
LT
2252 }
2253
1da177e4 2254 /* Tell the DMA to go go go */
fba4ed03 2255 gfar_write(&regs->tstat, TSTAT_CLEAR_THALT >> tx_queue->qindex);
1da177e4
LT
2256
2257 /* Unlock priv */
a12f801d 2258 spin_unlock_irqrestore(&tx_queue->txlock, flags);
1da177e4 2259
54dc79fe 2260 return NETDEV_TX_OK;
1da177e4
LT
2261}
2262
2263/* Stops the kernel queue, and halts the controller */
2264static int gfar_close(struct net_device *dev)
2265{
2266 struct gfar_private *priv = netdev_priv(dev);
bea3348e 2267
46ceb60c 2268 disable_napi(priv);
bea3348e 2269
ab939905 2270 cancel_work_sync(&priv->reset_task);
1da177e4
LT
2271 stop_gfar(dev);
2272
bb40dcbb
AF
2273 /* Disconnect from the PHY */
2274 phy_disconnect(priv->phydev);
2275 priv->phydev = NULL;
1da177e4 2276
fba4ed03 2277 netif_tx_stop_all_queues(dev);
1da177e4
LT
2278
2279 return 0;
2280}
2281
1da177e4 2282/* Changes the mac address if the controller is not running. */
f162b9d5 2283static int gfar_set_mac_address(struct net_device *dev)
1da177e4 2284{
7f7f5316 2285 gfar_set_mac_for_addr(dev, 0, dev->dev_addr);
1da177e4
LT
2286
2287 return 0;
2288}
2289
2290
0bbaf069
KG
2291/* Enables and disables VLAN insertion/extraction */
2292static void gfar_vlan_rx_register(struct net_device *dev,
2293 struct vlan_group *grp)
2294{
2295 struct gfar_private *priv = netdev_priv(dev);
f4983704 2296 struct gfar __iomem *regs = NULL;
0bbaf069
KG
2297 unsigned long flags;
2298 u32 tempval;
2299
46ceb60c 2300 regs = priv->gfargrp[0].regs;
fba4ed03
SG
2301 local_irq_save(flags);
2302 lock_rx_qs(priv);
0bbaf069 2303
cd1f55a5 2304 priv->vlgrp = grp;
0bbaf069
KG
2305
2306 if (grp) {
2307 /* Enable VLAN tag insertion */
f4983704 2308 tempval = gfar_read(&regs->tctrl);
0bbaf069
KG
2309 tempval |= TCTRL_VLINS;
2310
f4983704 2311 gfar_write(&regs->tctrl, tempval);
6aa20a22 2312
0bbaf069 2313 /* Enable VLAN tag extraction */
f4983704 2314 tempval = gfar_read(&regs->rctrl);
77ecaf2d 2315 tempval |= (RCTRL_VLEX | RCTRL_PRSDEP_INIT);
f4983704 2316 gfar_write(&regs->rctrl, tempval);
0bbaf069
KG
2317 } else {
2318 /* Disable VLAN tag insertion */
f4983704 2319 tempval = gfar_read(&regs->tctrl);
0bbaf069 2320 tempval &= ~TCTRL_VLINS;
f4983704 2321 gfar_write(&regs->tctrl, tempval);
0bbaf069
KG
2322
2323 /* Disable VLAN tag extraction */
f4983704 2324 tempval = gfar_read(&regs->rctrl);
0bbaf069 2325 tempval &= ~RCTRL_VLEX;
77ecaf2d
DH
2326 /* If parse is no longer required, then disable parser */
2327 if (tempval & RCTRL_REQ_PARSER)
2328 tempval |= RCTRL_PRSDEP_INIT;
2329 else
2330 tempval &= ~RCTRL_PRSDEP_INIT;
f4983704 2331 gfar_write(&regs->rctrl, tempval);
0bbaf069
KG
2332 }
2333
77ecaf2d
DH
2334 gfar_change_mtu(dev, dev->mtu);
2335
fba4ed03
SG
2336 unlock_rx_qs(priv);
2337 local_irq_restore(flags);
0bbaf069
KG
2338}
2339
1da177e4
LT
2340static int gfar_change_mtu(struct net_device *dev, int new_mtu)
2341{
2342 int tempsize, tempval;
2343 struct gfar_private *priv = netdev_priv(dev);
46ceb60c 2344 struct gfar __iomem *regs = priv->gfargrp[0].regs;
1da177e4 2345 int oldsize = priv->rx_buffer_size;
0bbaf069
KG
2346 int frame_size = new_mtu + ETH_HLEN;
2347
77ecaf2d 2348 if (priv->vlgrp)
faa89577 2349 frame_size += VLAN_HLEN;
0bbaf069 2350
1da177e4 2351 if ((frame_size < 64) || (frame_size > JUMBO_FRAME_SIZE)) {
59deab26 2352 netif_err(priv, drv, dev, "Invalid MTU setting\n");
1da177e4
LT
2353 return -EINVAL;
2354 }
2355
77ecaf2d
DH
2356 if (gfar_uses_fcb(priv))
2357 frame_size += GMAC_FCB_LEN;
2358
2359 frame_size += priv->padding;
2360
1da177e4
LT
2361 tempsize =
2362 (frame_size & ~(INCREMENTAL_BUFFER_SIZE - 1)) +
2363 INCREMENTAL_BUFFER_SIZE;
2364
2365 /* Only stop and start the controller if it isn't already
7f7f5316 2366 * stopped, and we changed something */
1da177e4
LT
2367 if ((oldsize != tempsize) && (dev->flags & IFF_UP))
2368 stop_gfar(dev);
2369
2370 priv->rx_buffer_size = tempsize;
2371
2372 dev->mtu = new_mtu;
2373
f4983704
SG
2374 gfar_write(&regs->mrblr, priv->rx_buffer_size);
2375 gfar_write(&regs->maxfrm, priv->rx_buffer_size);
1da177e4
LT
2376
2377 /* If the mtu is larger than the max size for standard
2378 * ethernet frames (ie, a jumbo frame), then set maccfg2
2379 * to allow huge frames, and to check the length */
f4983704 2380 tempval = gfar_read(&regs->maccfg2);
1da177e4 2381
7d350977
AV
2382 if (priv->rx_buffer_size > DEFAULT_RX_BUFFER_SIZE ||
2383 gfar_has_errata(priv, GFAR_ERRATA_74))
1da177e4
LT
2384 tempval |= (MACCFG2_HUGEFRAME | MACCFG2_LENGTHCHECK);
2385 else
2386 tempval &= ~(MACCFG2_HUGEFRAME | MACCFG2_LENGTHCHECK);
2387
f4983704 2388 gfar_write(&regs->maccfg2, tempval);
1da177e4
LT
2389
2390 if ((oldsize != tempsize) && (dev->flags & IFF_UP))
2391 startup_gfar(dev);
2392
2393 return 0;
2394}
2395
ab939905 2396/* gfar_reset_task gets scheduled when a packet has not been
1da177e4
LT
2397 * transmitted after a set amount of time.
2398 * For now, assume that clearing out all the structures, and
ab939905
SS
2399 * starting over will fix the problem.
2400 */
2401static void gfar_reset_task(struct work_struct *work)
1da177e4 2402{
ab939905
SS
2403 struct gfar_private *priv = container_of(work, struct gfar_private,
2404 reset_task);
4826857f 2405 struct net_device *dev = priv->ndev;
1da177e4
LT
2406
2407 if (dev->flags & IFF_UP) {
fba4ed03 2408 netif_tx_stop_all_queues(dev);
1da177e4
LT
2409 stop_gfar(dev);
2410 startup_gfar(dev);
fba4ed03 2411 netif_tx_start_all_queues(dev);
1da177e4
LT
2412 }
2413
263ba320 2414 netif_tx_schedule_all(dev);
1da177e4
LT
2415}
2416
ab939905
SS
2417static void gfar_timeout(struct net_device *dev)
2418{
2419 struct gfar_private *priv = netdev_priv(dev);
2420
2421 dev->stats.tx_errors++;
2422 schedule_work(&priv->reset_task);
2423}
2424
acbc0f03
EL
2425static void gfar_align_skb(struct sk_buff *skb)
2426{
2427 /* We need the data buffer to be aligned properly. We will reserve
2428 * as many bytes as needed to align the data properly
2429 */
2430 skb_reserve(skb, RXBUF_ALIGNMENT -
2431 (((unsigned long) skb->data) & (RXBUF_ALIGNMENT - 1)));
2432}
2433
1da177e4 2434/* Interrupt Handler for Transmit complete */
a12f801d 2435static int gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue)
1da177e4 2436{
a12f801d 2437 struct net_device *dev = tx_queue->dev;
d080cd63 2438 struct gfar_private *priv = netdev_priv(dev);
a12f801d 2439 struct gfar_priv_rx_q *rx_queue = NULL;
f0ee7acf 2440 struct txbd8 *bdp, *next = NULL;
4669bc90 2441 struct txbd8 *lbdp = NULL;
a12f801d 2442 struct txbd8 *base = tx_queue->tx_bd_base;
4669bc90
DH
2443 struct sk_buff *skb;
2444 int skb_dirtytx;
a12f801d 2445 int tx_ring_size = tx_queue->tx_ring_size;
f0ee7acf 2446 int frags = 0, nr_txbds = 0;
4669bc90 2447 int i;
d080cd63 2448 int howmany = 0;
4669bc90 2449 u32 lstatus;
f0ee7acf 2450 size_t buflen;
1da177e4 2451
fba4ed03 2452 rx_queue = priv->rx_queue[tx_queue->qindex];
a12f801d
SG
2453 bdp = tx_queue->dirty_tx;
2454 skb_dirtytx = tx_queue->skb_dirtytx;
1da177e4 2455
a12f801d 2456 while ((skb = tx_queue->tx_skbuff[skb_dirtytx])) {
a3bc1f11
AV
2457 unsigned long flags;
2458
4669bc90 2459 frags = skb_shinfo(skb)->nr_frags;
f0ee7acf
MR
2460
2461 /*
2462 * When time stamping, one additional TxBD must be freed.
2463 * Also, we need to dma_unmap_single() the TxPAL.
2464 */
2244d07b 2465 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS))
f0ee7acf
MR
2466 nr_txbds = frags + 2;
2467 else
2468 nr_txbds = frags + 1;
2469
2470 lbdp = skip_txbd(bdp, nr_txbds - 1, base, tx_ring_size);
1da177e4 2471
4669bc90 2472 lstatus = lbdp->lstatus;
1da177e4 2473
4669bc90
DH
2474 /* Only clean completed frames */
2475 if ((lstatus & BD_LFLAG(TXBD_READY)) &&
2476 (lstatus & BD_LENGTH_MASK))
2477 break;
2478
2244d07b 2479 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) {
f0ee7acf
MR
2480 next = next_txbd(bdp, base, tx_ring_size);
2481 buflen = next->length + GMAC_FCB_LEN;
2482 } else
2483 buflen = bdp->length;
2484
2485 dma_unmap_single(&priv->ofdev->dev, bdp->bufPtr,
2486 buflen, DMA_TO_DEVICE);
2487
2244d07b 2488 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) {
f0ee7acf
MR
2489 struct skb_shared_hwtstamps shhwtstamps;
2490 u64 *ns = (u64*) (((u32)skb->data + 0x10) & ~0x7);
2491 memset(&shhwtstamps, 0, sizeof(shhwtstamps));
2492 shhwtstamps.hwtstamp = ns_to_ktime(*ns);
2493 skb_tstamp_tx(skb, &shhwtstamps);
2494 bdp->lstatus &= BD_LFLAG(TXBD_WRAP);
2495 bdp = next;
2496 }
81183059 2497
4669bc90
DH
2498 bdp->lstatus &= BD_LFLAG(TXBD_WRAP);
2499 bdp = next_txbd(bdp, base, tx_ring_size);
d080cd63 2500
4669bc90 2501 for (i = 0; i < frags; i++) {
4826857f 2502 dma_unmap_page(&priv->ofdev->dev,
4669bc90
DH
2503 bdp->bufPtr,
2504 bdp->length,
2505 DMA_TO_DEVICE);
2506 bdp->lstatus &= BD_LFLAG(TXBD_WRAP);
2507 bdp = next_txbd(bdp, base, tx_ring_size);
2508 }
1da177e4 2509
0fd56bb5
AF
2510 /*
2511 * If there's room in the queue (limit it to rx_buffer_size)
2512 * we add this skb back into the pool, if it's the right size
2513 */
a12f801d 2514 if (skb_queue_len(&priv->rx_recycle) < rx_queue->rx_ring_size &&
0fd56bb5 2515 skb_recycle_check(skb, priv->rx_buffer_size +
acbc0f03
EL
2516 RXBUF_ALIGNMENT)) {
2517 gfar_align_skb(skb);
cd0ea241 2518 skb_queue_head(&priv->rx_recycle, skb);
acbc0f03 2519 } else
0fd56bb5
AF
2520 dev_kfree_skb_any(skb);
2521
a12f801d 2522 tx_queue->tx_skbuff[skb_dirtytx] = NULL;
d080cd63 2523
4669bc90
DH
2524 skb_dirtytx = (skb_dirtytx + 1) &
2525 TX_RING_MOD_MASK(tx_ring_size);
2526
2527 howmany++;
a3bc1f11 2528 spin_lock_irqsave(&tx_queue->txlock, flags);
f0ee7acf 2529 tx_queue->num_txbdfree += nr_txbds;
a3bc1f11 2530 spin_unlock_irqrestore(&tx_queue->txlock, flags);
4669bc90 2531 }
1da177e4 2532
4669bc90 2533 /* If we freed a buffer, we can restart transmission, if necessary */
fba4ed03
SG
2534 if (__netif_subqueue_stopped(dev, tx_queue->qindex) && tx_queue->num_txbdfree)
2535 netif_wake_subqueue(dev, tx_queue->qindex);
1da177e4 2536
4669bc90 2537 /* Update dirty indicators */
a12f801d
SG
2538 tx_queue->skb_dirtytx = skb_dirtytx;
2539 tx_queue->dirty_tx = bdp;
1da177e4 2540
d080cd63
DH
2541 return howmany;
2542}
2543
f4983704 2544static void gfar_schedule_cleanup(struct gfar_priv_grp *gfargrp)
d080cd63 2545{
a6d0b91a
AV
2546 unsigned long flags;
2547
fba4ed03
SG
2548 spin_lock_irqsave(&gfargrp->grplock, flags);
2549 if (napi_schedule_prep(&gfargrp->napi)) {
f4983704 2550 gfar_write(&gfargrp->regs->imask, IMASK_RTX_DISABLED);
fba4ed03 2551 __napi_schedule(&gfargrp->napi);
8707bdd4
JP
2552 } else {
2553 /*
2554 * Clear IEVENT, so interrupts aren't called again
2555 * because of the packets that have already arrived.
2556 */
f4983704 2557 gfar_write(&gfargrp->regs->ievent, IEVENT_RTX_MASK);
2f448911 2558 }
fba4ed03 2559 spin_unlock_irqrestore(&gfargrp->grplock, flags);
a6d0b91a 2560
8c7396ae 2561}
1da177e4 2562
8c7396ae 2563/* Interrupt Handler for Transmit complete */
f4983704 2564static irqreturn_t gfar_transmit(int irq, void *grp_id)
8c7396ae 2565{
f4983704 2566 gfar_schedule_cleanup((struct gfar_priv_grp *)grp_id);
1da177e4
LT
2567 return IRQ_HANDLED;
2568}
2569
a12f801d 2570static void gfar_new_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp,
815b97c6
AF
2571 struct sk_buff *skb)
2572{
a12f801d 2573 struct net_device *dev = rx_queue->dev;
815b97c6 2574 struct gfar_private *priv = netdev_priv(dev);
8a102fe0 2575 dma_addr_t buf;
815b97c6 2576
8a102fe0
AV
2577 buf = dma_map_single(&priv->ofdev->dev, skb->data,
2578 priv->rx_buffer_size, DMA_FROM_DEVICE);
a12f801d 2579 gfar_init_rxbdp(rx_queue, bdp, buf);
815b97c6
AF
2580}
2581
acbc0f03 2582static struct sk_buff * gfar_alloc_skb(struct net_device *dev)
1da177e4
LT
2583{
2584 struct gfar_private *priv = netdev_priv(dev);
2585 struct sk_buff *skb = NULL;
1da177e4 2586
acbc0f03 2587 skb = netdev_alloc_skb(dev, priv->rx_buffer_size + RXBUF_ALIGNMENT);
815b97c6 2588 if (!skb)
1da177e4
LT
2589 return NULL;
2590
acbc0f03 2591 gfar_align_skb(skb);
7f7f5316 2592
acbc0f03
EL
2593 return skb;
2594}
2595
2596struct sk_buff * gfar_new_skb(struct net_device *dev)
2597{
2598 struct gfar_private *priv = netdev_priv(dev);
2599 struct sk_buff *skb = NULL;
2600
cd0ea241 2601 skb = skb_dequeue(&priv->rx_recycle);
acbc0f03
EL
2602 if (!skb)
2603 skb = gfar_alloc_skb(dev);
1da177e4 2604
1da177e4
LT
2605 return skb;
2606}
2607
298e1a9e 2608static inline void count_errors(unsigned short status, struct net_device *dev)
1da177e4 2609{
298e1a9e 2610 struct gfar_private *priv = netdev_priv(dev);
09f75cd7 2611 struct net_device_stats *stats = &dev->stats;
1da177e4
LT
2612 struct gfar_extra_stats *estats = &priv->extra_stats;
2613
2614 /* If the packet was truncated, none of the other errors
2615 * matter */
2616 if (status & RXBD_TRUNCATED) {
2617 stats->rx_length_errors++;
2618
2619 estats->rx_trunc++;
2620
2621 return;
2622 }
2623 /* Count the errors, if there were any */
2624 if (status & (RXBD_LARGE | RXBD_SHORT)) {
2625 stats->rx_length_errors++;
2626
2627 if (status & RXBD_LARGE)
2628 estats->rx_large++;
2629 else
2630 estats->rx_short++;
2631 }
2632 if (status & RXBD_NONOCTET) {
2633 stats->rx_frame_errors++;
2634 estats->rx_nonoctet++;
2635 }
2636 if (status & RXBD_CRCERR) {
2637 estats->rx_crcerr++;
2638 stats->rx_crc_errors++;
2639 }
2640 if (status & RXBD_OVERRUN) {
2641 estats->rx_overrun++;
2642 stats->rx_crc_errors++;
2643 }
2644}
2645
f4983704 2646irqreturn_t gfar_receive(int irq, void *grp_id)
1da177e4 2647{
f4983704 2648 gfar_schedule_cleanup((struct gfar_priv_grp *)grp_id);
1da177e4
LT
2649 return IRQ_HANDLED;
2650}
2651
0bbaf069
KG
2652static inline void gfar_rx_checksum(struct sk_buff *skb, struct rxfcb *fcb)
2653{
2654 /* If valid headers were found, and valid sums
2655 * were verified, then we tell the kernel that no
2656 * checksumming is necessary. Otherwise, it is */
7f7f5316 2657 if ((fcb->flags & RXFCB_CSUM_MASK) == (RXFCB_CIP | RXFCB_CTU))
0bbaf069
KG
2658 skb->ip_summed = CHECKSUM_UNNECESSARY;
2659 else
bc8acf2c 2660 skb_checksum_none_assert(skb);
0bbaf069
KG
2661}
2662
2663
1da177e4
LT
2664/* gfar_process_frame() -- handle one incoming packet if skb
2665 * isn't NULL. */
2666static int gfar_process_frame(struct net_device *dev, struct sk_buff *skb,
2c2db48a 2667 int amount_pull)
1da177e4
LT
2668{
2669 struct gfar_private *priv = netdev_priv(dev);
0bbaf069 2670 struct rxfcb *fcb = NULL;
1da177e4 2671
2c2db48a 2672 int ret;
1da177e4 2673
2c2db48a
DH
2674 /* fcb is at the beginning if exists */
2675 fcb = (struct rxfcb *)skb->data;
0bbaf069 2676
2c2db48a
DH
2677 /* Remove the FCB from the skb */
2678 /* Remove the padded bytes, if there are any */
f74dac08
SG
2679 if (amount_pull) {
2680 skb_record_rx_queue(skb, fcb->rq);
2c2db48a 2681 skb_pull(skb, amount_pull);
f74dac08 2682 }
0bbaf069 2683
cc772ab7
MR
2684 /* Get receive timestamp from the skb */
2685 if (priv->hwts_rx_en) {
2686 struct skb_shared_hwtstamps *shhwtstamps = skb_hwtstamps(skb);
2687 u64 *ns = (u64 *) skb->data;
2688 memset(shhwtstamps, 0, sizeof(*shhwtstamps));
2689 shhwtstamps->hwtstamp = ns_to_ktime(*ns);
2690 }
2691
2692 if (priv->padding)
2693 skb_pull(skb, priv->padding);
2694
8b3afe95 2695 if (dev->features & NETIF_F_RXCSUM)
2c2db48a 2696 gfar_rx_checksum(skb, fcb);
0bbaf069 2697
2c2db48a
DH
2698 /* Tell the skb what kind of packet this is */
2699 skb->protocol = eth_type_trans(skb, dev);
1da177e4 2700
2c2db48a
DH
2701 /* Send the packet up the stack */
2702 if (unlikely(priv->vlgrp && (fcb->flags & RXFCB_VLN)))
2703 ret = vlan_hwaccel_receive_skb(skb, priv->vlgrp, fcb->vlctl);
2704 else
2705 ret = netif_receive_skb(skb);
0bbaf069 2706
2c2db48a
DH
2707 if (NET_RX_DROP == ret)
2708 priv->extra_stats.kernel_dropped++;
1da177e4
LT
2709
2710 return 0;
2711}
2712
2713/* gfar_clean_rx_ring() -- Processes each frame in the rx ring
0bbaf069 2714 * until the budget/quota has been reached. Returns the number
1da177e4
LT
2715 * of frames handled
2716 */
a12f801d 2717int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit)
1da177e4 2718{
a12f801d 2719 struct net_device *dev = rx_queue->dev;
31de198b 2720 struct rxbd8 *bdp, *base;
1da177e4 2721 struct sk_buff *skb;
2c2db48a
DH
2722 int pkt_len;
2723 int amount_pull;
1da177e4
LT
2724 int howmany = 0;
2725 struct gfar_private *priv = netdev_priv(dev);
2726
2727 /* Get the first full descriptor */
a12f801d
SG
2728 bdp = rx_queue->cur_rx;
2729 base = rx_queue->rx_bd_base;
1da177e4 2730
cc772ab7 2731 amount_pull = (gfar_uses_fcb(priv) ? GMAC_FCB_LEN : 0);
2c2db48a 2732
1da177e4 2733 while (!((bdp->status & RXBD_EMPTY) || (--rx_work_limit < 0))) {
815b97c6 2734 struct sk_buff *newskb;
3b6330ce 2735 rmb();
815b97c6
AF
2736
2737 /* Add another skb for the future */
2738 newskb = gfar_new_skb(dev);
2739
a12f801d 2740 skb = rx_queue->rx_skbuff[rx_queue->skb_currx];
1da177e4 2741
4826857f 2742 dma_unmap_single(&priv->ofdev->dev, bdp->bufPtr,
81183059
AF
2743 priv->rx_buffer_size, DMA_FROM_DEVICE);
2744
63b88b90
AV
2745 if (unlikely(!(bdp->status & RXBD_ERR) &&
2746 bdp->length > priv->rx_buffer_size))
2747 bdp->status = RXBD_LARGE;
2748
815b97c6
AF
2749 /* We drop the frame if we failed to allocate a new buffer */
2750 if (unlikely(!newskb || !(bdp->status & RXBD_LAST) ||
2751 bdp->status & RXBD_ERR)) {
2752 count_errors(bdp->status, dev);
2753
2754 if (unlikely(!newskb))
2755 newskb = skb;
acbc0f03 2756 else if (skb)
cd0ea241 2757 skb_queue_head(&priv->rx_recycle, skb);
815b97c6 2758 } else {
1da177e4 2759 /* Increment the number of packets */
a7f38041 2760 rx_queue->stats.rx_packets++;
1da177e4
LT
2761 howmany++;
2762
2c2db48a
DH
2763 if (likely(skb)) {
2764 pkt_len = bdp->length - ETH_FCS_LEN;
2765 /* Remove the FCS from the packet length */
2766 skb_put(skb, pkt_len);
a7f38041 2767 rx_queue->stats.rx_bytes += pkt_len;
f74dac08 2768 skb_record_rx_queue(skb, rx_queue->qindex);
2c2db48a
DH
2769 gfar_process_frame(dev, skb, amount_pull);
2770
2771 } else {
59deab26 2772 netif_warn(priv, rx_err, dev, "Missing skb!\n");
a7f38041 2773 rx_queue->stats.rx_dropped++;
2c2db48a
DH
2774 priv->extra_stats.rx_skbmissing++;
2775 }
1da177e4 2776
1da177e4
LT
2777 }
2778
a12f801d 2779 rx_queue->rx_skbuff[rx_queue->skb_currx] = newskb;
1da177e4 2780
815b97c6 2781 /* Setup the new bdp */
a12f801d 2782 gfar_new_rxbdp(rx_queue, bdp, newskb);
1da177e4
LT
2783
2784 /* Update to the next pointer */
a12f801d 2785 bdp = next_bd(bdp, base, rx_queue->rx_ring_size);
1da177e4
LT
2786
2787 /* update to point at the next skb */
a12f801d
SG
2788 rx_queue->skb_currx =
2789 (rx_queue->skb_currx + 1) &
2790 RX_RING_MOD_MASK(rx_queue->rx_ring_size);
1da177e4
LT
2791 }
2792
2793 /* Update the current rxbd pointer to be the next one */
a12f801d 2794 rx_queue->cur_rx = bdp;
1da177e4 2795
1da177e4
LT
2796 return howmany;
2797}
2798
bea3348e 2799static int gfar_poll(struct napi_struct *napi, int budget)
1da177e4 2800{
fba4ed03
SG
2801 struct gfar_priv_grp *gfargrp = container_of(napi,
2802 struct gfar_priv_grp, napi);
2803 struct gfar_private *priv = gfargrp->priv;
46ceb60c 2804 struct gfar __iomem *regs = gfargrp->regs;
a12f801d 2805 struct gfar_priv_tx_q *tx_queue = NULL;
fba4ed03
SG
2806 struct gfar_priv_rx_q *rx_queue = NULL;
2807 int rx_cleaned = 0, budget_per_queue = 0, rx_cleaned_per_queue = 0;
18294ad1
AV
2808 int tx_cleaned = 0, i, left_over_budget = budget;
2809 unsigned long serviced_queues = 0;
fba4ed03 2810 int num_queues = 0;
d080cd63 2811
fba4ed03
SG
2812 num_queues = gfargrp->num_rx_queues;
2813 budget_per_queue = budget/num_queues;
2814
8c7396ae
DH
2815 /* Clear IEVENT, so interrupts aren't called again
2816 * because of the packets that have already arrived */
f4983704 2817 gfar_write(&regs->ievent, IEVENT_RTX_MASK);
8c7396ae 2818
fba4ed03 2819 while (num_queues && left_over_budget) {
1da177e4 2820
fba4ed03
SG
2821 budget_per_queue = left_over_budget/num_queues;
2822 left_over_budget = 0;
2823
984b3f57 2824 for_each_set_bit(i, &gfargrp->rx_bit_map, priv->num_rx_queues) {
fba4ed03
SG
2825 if (test_bit(i, &serviced_queues))
2826 continue;
2827 rx_queue = priv->rx_queue[i];
2828 tx_queue = priv->tx_queue[rx_queue->qindex];
2829
a3bc1f11 2830 tx_cleaned += gfar_clean_tx_ring(tx_queue);
fba4ed03
SG
2831 rx_cleaned_per_queue = gfar_clean_rx_ring(rx_queue,
2832 budget_per_queue);
2833 rx_cleaned += rx_cleaned_per_queue;
2834 if(rx_cleaned_per_queue < budget_per_queue) {
2835 left_over_budget = left_over_budget +
2836 (budget_per_queue - rx_cleaned_per_queue);
2837 set_bit(i, &serviced_queues);
2838 num_queues--;
2839 }
2840 }
2841 }
1da177e4 2842
42199884
AF
2843 if (tx_cleaned)
2844 return budget;
2845
2846 if (rx_cleaned < budget) {
288379f0 2847 napi_complete(napi);
1da177e4
LT
2848
2849 /* Clear the halt bit in RSTAT */
fba4ed03 2850 gfar_write(&regs->rstat, gfargrp->rstat);
1da177e4 2851
f4983704 2852 gfar_write(&regs->imask, IMASK_DEFAULT);
1da177e4
LT
2853
2854 /* If we are coalescing interrupts, update the timer */
2855 /* Otherwise, clear it */
46ceb60c
SG
2856 gfar_configure_coalescing(priv,
2857 gfargrp->rx_bit_map, gfargrp->tx_bit_map);
1da177e4
LT
2858 }
2859
42199884 2860 return rx_cleaned;
1da177e4 2861}
1da177e4 2862
f2d71c2d
VW
2863#ifdef CONFIG_NET_POLL_CONTROLLER
2864/*
2865 * Polling 'interrupt' - used by things like netconsole to send skbs
2866 * without having to re-enable interrupts. It's not called while
2867 * the interrupt routine is executing.
2868 */
2869static void gfar_netpoll(struct net_device *dev)
2870{
2871 struct gfar_private *priv = netdev_priv(dev);
46ceb60c 2872 int i = 0;
f2d71c2d
VW
2873
2874 /* If the device has multiple interrupts, run tx/rx */
b31a1d8b 2875 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
46ceb60c
SG
2876 for (i = 0; i < priv->num_grps; i++) {
2877 disable_irq(priv->gfargrp[i].interruptTransmit);
2878 disable_irq(priv->gfargrp[i].interruptReceive);
2879 disable_irq(priv->gfargrp[i].interruptError);
2880 gfar_interrupt(priv->gfargrp[i].interruptTransmit,
2881 &priv->gfargrp[i]);
2882 enable_irq(priv->gfargrp[i].interruptError);
2883 enable_irq(priv->gfargrp[i].interruptReceive);
2884 enable_irq(priv->gfargrp[i].interruptTransmit);
2885 }
f2d71c2d 2886 } else {
46ceb60c
SG
2887 for (i = 0; i < priv->num_grps; i++) {
2888 disable_irq(priv->gfargrp[i].interruptTransmit);
2889 gfar_interrupt(priv->gfargrp[i].interruptTransmit,
2890 &priv->gfargrp[i]);
2891 enable_irq(priv->gfargrp[i].interruptTransmit);
43de004b 2892 }
f2d71c2d
VW
2893 }
2894}
2895#endif
2896
1da177e4 2897/* The interrupt handler for devices with one interrupt */
f4983704 2898static irqreturn_t gfar_interrupt(int irq, void *grp_id)
1da177e4 2899{
f4983704 2900 struct gfar_priv_grp *gfargrp = grp_id;
1da177e4
LT
2901
2902 /* Save ievent for future reference */
f4983704 2903 u32 events = gfar_read(&gfargrp->regs->ievent);
1da177e4 2904
1da177e4 2905 /* Check for reception */
538cc7ee 2906 if (events & IEVENT_RX_MASK)
f4983704 2907 gfar_receive(irq, grp_id);
1da177e4
LT
2908
2909 /* Check for transmit completion */
538cc7ee 2910 if (events & IEVENT_TX_MASK)
f4983704 2911 gfar_transmit(irq, grp_id);
1da177e4 2912
538cc7ee
SS
2913 /* Check for errors */
2914 if (events & IEVENT_ERR_MASK)
f4983704 2915 gfar_error(irq, grp_id);
1da177e4
LT
2916
2917 return IRQ_HANDLED;
2918}
2919
1da177e4
LT
2920/* Called every time the controller might need to be made
2921 * aware of new link state. The PHY code conveys this
bb40dcbb 2922 * information through variables in the phydev structure, and this
1da177e4
LT
2923 * function converts those variables into the appropriate
2924 * register values, and can bring down the device if needed.
2925 */
2926static void adjust_link(struct net_device *dev)
2927{
2928 struct gfar_private *priv = netdev_priv(dev);
46ceb60c 2929 struct gfar __iomem *regs = priv->gfargrp[0].regs;
bb40dcbb
AF
2930 unsigned long flags;
2931 struct phy_device *phydev = priv->phydev;
2932 int new_state = 0;
2933
fba4ed03
SG
2934 local_irq_save(flags);
2935 lock_tx_qs(priv);
2936
bb40dcbb
AF
2937 if (phydev->link) {
2938 u32 tempval = gfar_read(&regs->maccfg2);
7f7f5316 2939 u32 ecntrl = gfar_read(&regs->ecntrl);
1da177e4 2940
1da177e4
LT
2941 /* Now we make sure that we can be in full duplex mode.
2942 * If not, we operate in half-duplex mode. */
bb40dcbb
AF
2943 if (phydev->duplex != priv->oldduplex) {
2944 new_state = 1;
2945 if (!(phydev->duplex))
1da177e4 2946 tempval &= ~(MACCFG2_FULL_DUPLEX);
bb40dcbb 2947 else
1da177e4 2948 tempval |= MACCFG2_FULL_DUPLEX;
1da177e4 2949
bb40dcbb 2950 priv->oldduplex = phydev->duplex;
1da177e4
LT
2951 }
2952
bb40dcbb
AF
2953 if (phydev->speed != priv->oldspeed) {
2954 new_state = 1;
2955 switch (phydev->speed) {
1da177e4 2956 case 1000:
1da177e4
LT
2957 tempval =
2958 ((tempval & ~(MACCFG2_IF)) | MACCFG2_GMII);
f430e49e
LY
2959
2960 ecntrl &= ~(ECNTRL_R100);
1da177e4
LT
2961 break;
2962 case 100:
2963 case 10:
1da177e4
LT
2964 tempval =
2965 ((tempval & ~(MACCFG2_IF)) | MACCFG2_MII);
7f7f5316
AF
2966
2967 /* Reduced mode distinguishes
2968 * between 10 and 100 */
2969 if (phydev->speed == SPEED_100)
2970 ecntrl |= ECNTRL_R100;
2971 else
2972 ecntrl &= ~(ECNTRL_R100);
1da177e4
LT
2973 break;
2974 default:
59deab26
JP
2975 netif_warn(priv, link, dev,
2976 "Ack! Speed (%d) is not 10/100/1000!\n",
2977 phydev->speed);
1da177e4
LT
2978 break;
2979 }
2980
bb40dcbb 2981 priv->oldspeed = phydev->speed;
1da177e4
LT
2982 }
2983
bb40dcbb 2984 gfar_write(&regs->maccfg2, tempval);
7f7f5316 2985 gfar_write(&regs->ecntrl, ecntrl);
bb40dcbb 2986
1da177e4 2987 if (!priv->oldlink) {
bb40dcbb 2988 new_state = 1;
1da177e4 2989 priv->oldlink = 1;
1da177e4 2990 }
bb40dcbb
AF
2991 } else if (priv->oldlink) {
2992 new_state = 1;
2993 priv->oldlink = 0;
2994 priv->oldspeed = 0;
2995 priv->oldduplex = -1;
1da177e4 2996 }
1da177e4 2997
bb40dcbb
AF
2998 if (new_state && netif_msg_link(priv))
2999 phy_print_status(phydev);
fba4ed03
SG
3000 unlock_tx_qs(priv);
3001 local_irq_restore(flags);
bb40dcbb 3002}
1da177e4
LT
3003
3004/* Update the hash table based on the current list of multicast
3005 * addresses we subscribe to. Also, change the promiscuity of
3006 * the device based on the flags (this function is called
3007 * whenever dev->flags is changed */
3008static void gfar_set_multi(struct net_device *dev)
3009{
22bedad3 3010 struct netdev_hw_addr *ha;
1da177e4 3011 struct gfar_private *priv = netdev_priv(dev);
46ceb60c 3012 struct gfar __iomem *regs = priv->gfargrp[0].regs;
1da177e4
LT
3013 u32 tempval;
3014
a12f801d 3015 if (dev->flags & IFF_PROMISC) {
1da177e4
LT
3016 /* Set RCTRL to PROM */
3017 tempval = gfar_read(&regs->rctrl);
3018 tempval |= RCTRL_PROM;
3019 gfar_write(&regs->rctrl, tempval);
3020 } else {
3021 /* Set RCTRL to not PROM */
3022 tempval = gfar_read(&regs->rctrl);
3023 tempval &= ~(RCTRL_PROM);
3024 gfar_write(&regs->rctrl, tempval);
3025 }
6aa20a22 3026
a12f801d 3027 if (dev->flags & IFF_ALLMULTI) {
1da177e4 3028 /* Set the hash to rx all multicast frames */
0bbaf069
KG
3029 gfar_write(&regs->igaddr0, 0xffffffff);
3030 gfar_write(&regs->igaddr1, 0xffffffff);
3031 gfar_write(&regs->igaddr2, 0xffffffff);
3032 gfar_write(&regs->igaddr3, 0xffffffff);
3033 gfar_write(&regs->igaddr4, 0xffffffff);
3034 gfar_write(&regs->igaddr5, 0xffffffff);
3035 gfar_write(&regs->igaddr6, 0xffffffff);
3036 gfar_write(&regs->igaddr7, 0xffffffff);
1da177e4
LT
3037 gfar_write(&regs->gaddr0, 0xffffffff);
3038 gfar_write(&regs->gaddr1, 0xffffffff);
3039 gfar_write(&regs->gaddr2, 0xffffffff);
3040 gfar_write(&regs->gaddr3, 0xffffffff);
3041 gfar_write(&regs->gaddr4, 0xffffffff);
3042 gfar_write(&regs->gaddr5, 0xffffffff);
3043 gfar_write(&regs->gaddr6, 0xffffffff);
3044 gfar_write(&regs->gaddr7, 0xffffffff);
3045 } else {
7f7f5316
AF
3046 int em_num;
3047 int idx;
3048
1da177e4 3049 /* zero out the hash */
0bbaf069
KG
3050 gfar_write(&regs->igaddr0, 0x0);
3051 gfar_write(&regs->igaddr1, 0x0);
3052 gfar_write(&regs->igaddr2, 0x0);
3053 gfar_write(&regs->igaddr3, 0x0);
3054 gfar_write(&regs->igaddr4, 0x0);
3055 gfar_write(&regs->igaddr5, 0x0);
3056 gfar_write(&regs->igaddr6, 0x0);
3057 gfar_write(&regs->igaddr7, 0x0);
1da177e4
LT
3058 gfar_write(&regs->gaddr0, 0x0);
3059 gfar_write(&regs->gaddr1, 0x0);
3060 gfar_write(&regs->gaddr2, 0x0);
3061 gfar_write(&regs->gaddr3, 0x0);
3062 gfar_write(&regs->gaddr4, 0x0);
3063 gfar_write(&regs->gaddr5, 0x0);
3064 gfar_write(&regs->gaddr6, 0x0);
3065 gfar_write(&regs->gaddr7, 0x0);
3066
7f7f5316
AF
3067 /* If we have extended hash tables, we need to
3068 * clear the exact match registers to prepare for
3069 * setting them */
3070 if (priv->extended_hash) {
3071 em_num = GFAR_EM_NUM + 1;
3072 gfar_clear_exact_match(dev);
3073 idx = 1;
3074 } else {
3075 idx = 0;
3076 em_num = 0;
3077 }
3078
4cd24eaf 3079 if (netdev_mc_empty(dev))
1da177e4
LT
3080 return;
3081
3082 /* Parse the list, and set the appropriate bits */
22bedad3 3083 netdev_for_each_mc_addr(ha, dev) {
7f7f5316 3084 if (idx < em_num) {
22bedad3 3085 gfar_set_mac_for_addr(dev, idx, ha->addr);
7f7f5316
AF
3086 idx++;
3087 } else
22bedad3 3088 gfar_set_hash_for_addr(dev, ha->addr);
1da177e4
LT
3089 }
3090 }
1da177e4
LT
3091}
3092
7f7f5316
AF
3093
3094/* Clears each of the exact match registers to zero, so they
3095 * don't interfere with normal reception */
3096static void gfar_clear_exact_match(struct net_device *dev)
3097{
3098 int idx;
b6bc7650 3099 static const u8 zero_arr[MAC_ADDR_LEN] = {0, 0, 0, 0, 0, 0};
7f7f5316
AF
3100
3101 for(idx = 1;idx < GFAR_EM_NUM + 1;idx++)
b6bc7650 3102 gfar_set_mac_for_addr(dev, idx, zero_arr);
7f7f5316
AF
3103}
3104
1da177e4
LT
3105/* Set the appropriate hash bit for the given addr */
3106/* The algorithm works like so:
3107 * 1) Take the Destination Address (ie the multicast address), and
3108 * do a CRC on it (little endian), and reverse the bits of the
3109 * result.
3110 * 2) Use the 8 most significant bits as a hash into a 256-entry
3111 * table. The table is controlled through 8 32-bit registers:
3112 * gaddr0-7. gaddr0's MSB is entry 0, and gaddr7's LSB is
3113 * gaddr7. This means that the 3 most significant bits in the
3114 * hash index which gaddr register to use, and the 5 other bits
3115 * indicate which bit (assuming an IBM numbering scheme, which
3116 * for PowerPC (tm) is usually the case) in the register holds
3117 * the entry. */
3118static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr)
3119{
3120 u32 tempval;
3121 struct gfar_private *priv = netdev_priv(dev);
1da177e4 3122 u32 result = ether_crc(MAC_ADDR_LEN, addr);
0bbaf069
KG
3123 int width = priv->hash_width;
3124 u8 whichbit = (result >> (32 - width)) & 0x1f;
3125 u8 whichreg = result >> (32 - width + 5);
1da177e4
LT
3126 u32 value = (1 << (31-whichbit));
3127
0bbaf069 3128 tempval = gfar_read(priv->hash_regs[whichreg]);
1da177e4 3129 tempval |= value;
0bbaf069 3130 gfar_write(priv->hash_regs[whichreg], tempval);
1da177e4
LT
3131}
3132
7f7f5316
AF
3133
3134/* There are multiple MAC Address register pairs on some controllers
3135 * This function sets the numth pair to a given address
3136 */
b6bc7650
JP
3137static void gfar_set_mac_for_addr(struct net_device *dev, int num,
3138 const u8 *addr)
7f7f5316
AF
3139{
3140 struct gfar_private *priv = netdev_priv(dev);
46ceb60c 3141 struct gfar __iomem *regs = priv->gfargrp[0].regs;
7f7f5316
AF
3142 int idx;
3143 char tmpbuf[MAC_ADDR_LEN];
3144 u32 tempval;
f4983704 3145 u32 __iomem *macptr = &regs->macstnaddr1;
7f7f5316
AF
3146
3147 macptr += num*2;
3148
3149 /* Now copy it into the mac registers backwards, cuz */
3150 /* little endian is silly */
3151 for (idx = 0; idx < MAC_ADDR_LEN; idx++)
3152 tmpbuf[MAC_ADDR_LEN - 1 - idx] = addr[idx];
3153
3154 gfar_write(macptr, *((u32 *) (tmpbuf)));
3155
3156 tempval = *((u32 *) (tmpbuf + 4));
3157
3158 gfar_write(macptr+1, tempval);
3159}
3160
1da177e4 3161/* GFAR error interrupt handler */
f4983704 3162static irqreturn_t gfar_error(int irq, void *grp_id)
1da177e4 3163{
f4983704
SG
3164 struct gfar_priv_grp *gfargrp = grp_id;
3165 struct gfar __iomem *regs = gfargrp->regs;
3166 struct gfar_private *priv= gfargrp->priv;
3167 struct net_device *dev = priv->ndev;
1da177e4
LT
3168
3169 /* Save ievent for future reference */
f4983704 3170 u32 events = gfar_read(&regs->ievent);
1da177e4
LT
3171
3172 /* Clear IEVENT */
f4983704 3173 gfar_write(&regs->ievent, events & IEVENT_ERR_MASK);
d87eb127
SW
3174
3175 /* Magic Packet is not an error. */
b31a1d8b 3176 if ((priv->device_flags & FSL_GIANFAR_DEV_HAS_MAGIC_PACKET) &&
d87eb127
SW
3177 (events & IEVENT_MAG))
3178 events &= ~IEVENT_MAG;
1da177e4
LT
3179
3180 /* Hmm... */
0bbaf069 3181 if (netif_msg_rx_err(priv) || netif_msg_tx_err(priv))
59deab26
JP
3182 netdev_dbg(dev, "error interrupt (ievent=0x%08x imask=0x%08x)\n",
3183 events, gfar_read(&regs->imask));
1da177e4
LT
3184
3185 /* Update the error counters */
3186 if (events & IEVENT_TXE) {
09f75cd7 3187 dev->stats.tx_errors++;
1da177e4
LT
3188
3189 if (events & IEVENT_LC)
09f75cd7 3190 dev->stats.tx_window_errors++;
1da177e4 3191 if (events & IEVENT_CRL)
09f75cd7 3192 dev->stats.tx_aborted_errors++;
1da177e4 3193 if (events & IEVENT_XFUN) {
836cf7fa
AV
3194 unsigned long flags;
3195
59deab26
JP
3196 netif_dbg(priv, tx_err, dev,
3197 "TX FIFO underrun, packet dropped\n");
09f75cd7 3198 dev->stats.tx_dropped++;
1da177e4
LT
3199 priv->extra_stats.tx_underrun++;
3200
836cf7fa
AV
3201 local_irq_save(flags);
3202 lock_tx_qs(priv);
3203
1da177e4 3204 /* Reactivate the Tx Queues */
fba4ed03 3205 gfar_write(&regs->tstat, gfargrp->tstat);
836cf7fa
AV
3206
3207 unlock_tx_qs(priv);
3208 local_irq_restore(flags);
1da177e4 3209 }
59deab26 3210 netif_dbg(priv, tx_err, dev, "Transmit Error\n");
1da177e4
LT
3211 }
3212 if (events & IEVENT_BSY) {
09f75cd7 3213 dev->stats.rx_errors++;
1da177e4
LT
3214 priv->extra_stats.rx_bsy++;
3215
f4983704 3216 gfar_receive(irq, grp_id);
1da177e4 3217
59deab26
JP
3218 netif_dbg(priv, rx_err, dev, "busy error (rstat: %x)\n",
3219 gfar_read(&regs->rstat));
1da177e4
LT
3220 }
3221 if (events & IEVENT_BABR) {
09f75cd7 3222 dev->stats.rx_errors++;
1da177e4
LT
3223 priv->extra_stats.rx_babr++;
3224
59deab26 3225 netif_dbg(priv, rx_err, dev, "babbling RX error\n");
1da177e4
LT
3226 }
3227 if (events & IEVENT_EBERR) {
3228 priv->extra_stats.eberr++;
59deab26 3229 netif_dbg(priv, rx_err, dev, "bus error\n");
1da177e4 3230 }
59deab26
JP
3231 if (events & IEVENT_RXC)
3232 netif_dbg(priv, rx_status, dev, "control frame\n");
1da177e4
LT
3233
3234 if (events & IEVENT_BABT) {
3235 priv->extra_stats.tx_babt++;
59deab26 3236 netif_dbg(priv, tx_err, dev, "babbling TX error\n");
1da177e4
LT
3237 }
3238 return IRQ_HANDLED;
3239}
3240
b31a1d8b
AF
3241static struct of_device_id gfar_match[] =
3242{
3243 {
3244 .type = "network",
3245 .compatible = "gianfar",
3246 },
46ceb60c
SG
3247 {
3248 .compatible = "fsl,etsec2",
3249 },
b31a1d8b
AF
3250 {},
3251};
e72701ac 3252MODULE_DEVICE_TABLE(of, gfar_match);
b31a1d8b 3253
1da177e4 3254/* Structure for a device driver */
74888760 3255static struct platform_driver gfar_driver = {
4018294b
GL
3256 .driver = {
3257 .name = "fsl-gianfar",
3258 .owner = THIS_MODULE,
3259 .pm = GFAR_PM_OPS,
3260 .of_match_table = gfar_match,
3261 },
1da177e4
LT
3262 .probe = gfar_probe,
3263 .remove = gfar_remove,
3264};
3265
3266static int __init gfar_init(void)
3267{
74888760 3268 return platform_driver_register(&gfar_driver);
1da177e4
LT
3269}
3270
3271static void __exit gfar_exit(void)
3272{
74888760 3273 platform_driver_unregister(&gfar_driver);
1da177e4
LT
3274}
3275
3276module_init(gfar_init);
3277module_exit(gfar_exit);
3278
This page took 1.200831 seconds and 5 git commands to generate.