Merge git://git.kernel.org/pub/scm/linux/kernel/git/linville/wireless-next-2.6 into...
[deliverable/linux.git] / drivers / net / gianfar.c
CommitLineData
0bbaf069 1/*
1da177e4
LT
2 * drivers/net/gianfar.c
3 *
4 * Gianfar Ethernet Driver
7f7f5316
AF
5 * This driver is designed for the non-CPM ethernet controllers
6 * on the 85xx and 83xx family of integrated processors
1da177e4
LT
7 * Based on 8260_io/fcc_enet.c
8 *
9 * Author: Andy Fleming
4c8d3d99 10 * Maintainer: Kumar Gala
a12f801d 11 * Modifier: Sandeep Gopalpet <sandeep.kumar@freescale.com>
1da177e4 12 *
a12f801d
SG
13 * Copyright 2002-2009 Freescale Semiconductor, Inc.
14 * Copyright 2007 MontaVista Software, Inc.
1da177e4
LT
15 *
16 * This program is free software; you can redistribute it and/or modify it
17 * under the terms of the GNU General Public License as published by the
18 * Free Software Foundation; either version 2 of the License, or (at your
19 * option) any later version.
20 *
21 * Gianfar: AKA Lambda Draconis, "Dragon"
22 * RA 11 31 24.2
23 * Dec +69 19 52
24 * V 3.84
25 * B-V +1.62
26 *
27 * Theory of operation
0bbaf069 28 *
b31a1d8b
AF
29 * The driver is initialized through of_device. Configuration information
30 * is therefore conveyed through an OF-style device tree.
1da177e4
LT
31 *
32 * The Gianfar Ethernet Controller uses a ring of buffer
33 * descriptors. The beginning is indicated by a register
0bbaf069
KG
34 * pointing to the physical address of the start of the ring.
35 * The end is determined by a "wrap" bit being set in the
1da177e4
LT
36 * last descriptor of the ring.
37 *
38 * When a packet is received, the RXF bit in the
0bbaf069 39 * IEVENT register is set, triggering an interrupt when the
1da177e4
LT
40 * corresponding bit in the IMASK register is also set (if
41 * interrupt coalescing is active, then the interrupt may not
42 * happen immediately, but will wait until either a set number
bb40dcbb 43 * of frames or amount of time have passed). In NAPI, the
1da177e4 44 * interrupt handler will signal there is work to be done, and
0aa1538f 45 * exit. This method will start at the last known empty
0bbaf069 46 * descriptor, and process every subsequent descriptor until there
1da177e4
LT
47 * are none left with data (NAPI will stop after a set number of
48 * packets to give time to other tasks, but will eventually
49 * process all the packets). The data arrives inside a
50 * pre-allocated skb, and so after the skb is passed up to the
51 * stack, a new skb must be allocated, and the address field in
52 * the buffer descriptor must be updated to indicate this new
53 * skb.
54 *
55 * When the kernel requests that a packet be transmitted, the
56 * driver starts where it left off last time, and points the
57 * descriptor at the buffer which was passed in. The driver
58 * then informs the DMA engine that there are packets ready to
59 * be transmitted. Once the controller is finished transmitting
60 * the packet, an interrupt may be triggered (under the same
61 * conditions as for reception, but depending on the TXF bit).
62 * The driver then cleans up the buffer.
63 */
64
1da177e4 65#include <linux/kernel.h>
1da177e4
LT
66#include <linux/string.h>
67#include <linux/errno.h>
bb40dcbb 68#include <linux/unistd.h>
1da177e4
LT
69#include <linux/slab.h>
70#include <linux/interrupt.h>
71#include <linux/init.h>
72#include <linux/delay.h>
73#include <linux/netdevice.h>
74#include <linux/etherdevice.h>
75#include <linux/skbuff.h>
0bbaf069 76#include <linux/if_vlan.h>
1da177e4
LT
77#include <linux/spinlock.h>
78#include <linux/mm.h>
fe192a49 79#include <linux/of_mdio.h>
b31a1d8b 80#include <linux/of_platform.h>
0bbaf069
KG
81#include <linux/ip.h>
82#include <linux/tcp.h>
83#include <linux/udp.h>
9c07b884 84#include <linux/in.h>
cc772ab7 85#include <linux/net_tstamp.h>
1da177e4
LT
86
87#include <asm/io.h>
7d350977 88#include <asm/reg.h>
1da177e4
LT
89#include <asm/irq.h>
90#include <asm/uaccess.h>
91#include <linux/module.h>
1da177e4
LT
92#include <linux/dma-mapping.h>
93#include <linux/crc32.h>
bb40dcbb
AF
94#include <linux/mii.h>
95#include <linux/phy.h>
b31a1d8b
AF
96#include <linux/phy_fixed.h>
97#include <linux/of.h>
4b6ba8aa 98#include <linux/of_net.h>
1da177e4
LT
99
100#include "gianfar.h"
1577ecef 101#include "fsl_pq_mdio.h"
1da177e4
LT
102
103#define TX_TIMEOUT (1*HZ)
1da177e4
LT
104#undef BRIEF_GFAR_ERRORS
105#undef VERBOSE_GFAR_ERRORS
106
1da177e4 107const char gfar_driver_name[] = "Gianfar Ethernet";
7f7f5316 108const char gfar_driver_version[] = "1.3";
1da177e4 109
1da177e4
LT
110static int gfar_enet_open(struct net_device *dev);
111static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev);
ab939905 112static void gfar_reset_task(struct work_struct *work);
1da177e4
LT
113static void gfar_timeout(struct net_device *dev);
114static int gfar_close(struct net_device *dev);
815b97c6 115struct sk_buff *gfar_new_skb(struct net_device *dev);
a12f801d 116static void gfar_new_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp,
815b97c6 117 struct sk_buff *skb);
1da177e4
LT
118static int gfar_set_mac_address(struct net_device *dev);
119static int gfar_change_mtu(struct net_device *dev, int new_mtu);
7d12e780
DH
120static irqreturn_t gfar_error(int irq, void *dev_id);
121static irqreturn_t gfar_transmit(int irq, void *dev_id);
122static irqreturn_t gfar_interrupt(int irq, void *dev_id);
1da177e4
LT
123static void adjust_link(struct net_device *dev);
124static void init_registers(struct net_device *dev);
125static int init_phy(struct net_device *dev);
74888760 126static int gfar_probe(struct platform_device *ofdev);
2dc11581 127static int gfar_remove(struct platform_device *ofdev);
bb40dcbb 128static void free_skb_resources(struct gfar_private *priv);
1da177e4
LT
129static void gfar_set_multi(struct net_device *dev);
130static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr);
d3c12873 131static void gfar_configure_serdes(struct net_device *dev);
bea3348e 132static int gfar_poll(struct napi_struct *napi, int budget);
f2d71c2d
VW
133#ifdef CONFIG_NET_POLL_CONTROLLER
134static void gfar_netpoll(struct net_device *dev);
135#endif
a12f801d
SG
136int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit);
137static int gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue);
2c2db48a
DH
138static int gfar_process_frame(struct net_device *dev, struct sk_buff *skb,
139 int amount_pull);
0bbaf069
KG
140static void gfar_vlan_rx_register(struct net_device *netdev,
141 struct vlan_group *grp);
7f7f5316 142void gfar_halt(struct net_device *dev);
d87eb127 143static void gfar_halt_nodisable(struct net_device *dev);
7f7f5316
AF
144void gfar_start(struct net_device *dev);
145static void gfar_clear_exact_match(struct net_device *dev);
b6bc7650
JP
146static void gfar_set_mac_for_addr(struct net_device *dev, int num,
147 const u8 *addr);
26ccfc37 148static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
1da177e4 149
1da177e4
LT
150MODULE_AUTHOR("Freescale Semiconductor, Inc");
151MODULE_DESCRIPTION("Gianfar Ethernet Driver");
152MODULE_LICENSE("GPL");
153
a12f801d 154static void gfar_init_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp,
8a102fe0
AV
155 dma_addr_t buf)
156{
8a102fe0
AV
157 u32 lstatus;
158
159 bdp->bufPtr = buf;
160
161 lstatus = BD_LFLAG(RXBD_EMPTY | RXBD_INTERRUPT);
a12f801d 162 if (bdp == rx_queue->rx_bd_base + rx_queue->rx_ring_size - 1)
8a102fe0
AV
163 lstatus |= BD_LFLAG(RXBD_WRAP);
164
165 eieio();
166
167 bdp->lstatus = lstatus;
168}
169
8728327e 170static int gfar_init_bds(struct net_device *ndev)
826aa4a0 171{
8728327e 172 struct gfar_private *priv = netdev_priv(ndev);
a12f801d
SG
173 struct gfar_priv_tx_q *tx_queue = NULL;
174 struct gfar_priv_rx_q *rx_queue = NULL;
826aa4a0
AV
175 struct txbd8 *txbdp;
176 struct rxbd8 *rxbdp;
fba4ed03 177 int i, j;
a12f801d 178
fba4ed03
SG
179 for (i = 0; i < priv->num_tx_queues; i++) {
180 tx_queue = priv->tx_queue[i];
181 /* Initialize some variables in our dev structure */
182 tx_queue->num_txbdfree = tx_queue->tx_ring_size;
183 tx_queue->dirty_tx = tx_queue->tx_bd_base;
184 tx_queue->cur_tx = tx_queue->tx_bd_base;
185 tx_queue->skb_curtx = 0;
186 tx_queue->skb_dirtytx = 0;
187
188 /* Initialize Transmit Descriptor Ring */
189 txbdp = tx_queue->tx_bd_base;
190 for (j = 0; j < tx_queue->tx_ring_size; j++) {
191 txbdp->lstatus = 0;
192 txbdp->bufPtr = 0;
193 txbdp++;
194 }
8728327e 195
fba4ed03
SG
196 /* Set the last descriptor in the ring to indicate wrap */
197 txbdp--;
198 txbdp->status |= TXBD_WRAP;
8728327e
AV
199 }
200
fba4ed03
SG
201 for (i = 0; i < priv->num_rx_queues; i++) {
202 rx_queue = priv->rx_queue[i];
203 rx_queue->cur_rx = rx_queue->rx_bd_base;
204 rx_queue->skb_currx = 0;
205 rxbdp = rx_queue->rx_bd_base;
8728327e 206
fba4ed03
SG
207 for (j = 0; j < rx_queue->rx_ring_size; j++) {
208 struct sk_buff *skb = rx_queue->rx_skbuff[j];
8728327e 209
fba4ed03
SG
210 if (skb) {
211 gfar_init_rxbdp(rx_queue, rxbdp,
212 rxbdp->bufPtr);
213 } else {
214 skb = gfar_new_skb(ndev);
215 if (!skb) {
216 pr_err("%s: Can't allocate RX buffers\n",
217 ndev->name);
218 goto err_rxalloc_fail;
219 }
220 rx_queue->rx_skbuff[j] = skb;
221
222 gfar_new_rxbdp(rx_queue, rxbdp, skb);
8728327e 223 }
8728327e 224
fba4ed03 225 rxbdp++;
8728327e
AV
226 }
227
8728327e
AV
228 }
229
230 return 0;
fba4ed03
SG
231
232err_rxalloc_fail:
233 free_skb_resources(priv);
234 return -ENOMEM;
8728327e
AV
235}
236
237static int gfar_alloc_skb_resources(struct net_device *ndev)
238{
826aa4a0 239 void *vaddr;
fba4ed03
SG
240 dma_addr_t addr;
241 int i, j, k;
826aa4a0
AV
242 struct gfar_private *priv = netdev_priv(ndev);
243 struct device *dev = &priv->ofdev->dev;
a12f801d
SG
244 struct gfar_priv_tx_q *tx_queue = NULL;
245 struct gfar_priv_rx_q *rx_queue = NULL;
246
fba4ed03
SG
247 priv->total_tx_ring_size = 0;
248 for (i = 0; i < priv->num_tx_queues; i++)
249 priv->total_tx_ring_size += priv->tx_queue[i]->tx_ring_size;
250
251 priv->total_rx_ring_size = 0;
252 for (i = 0; i < priv->num_rx_queues; i++)
253 priv->total_rx_ring_size += priv->rx_queue[i]->rx_ring_size;
826aa4a0
AV
254
255 /* Allocate memory for the buffer descriptors */
8728327e 256 vaddr = dma_alloc_coherent(dev,
fba4ed03
SG
257 sizeof(struct txbd8) * priv->total_tx_ring_size +
258 sizeof(struct rxbd8) * priv->total_rx_ring_size,
259 &addr, GFP_KERNEL);
826aa4a0
AV
260 if (!vaddr) {
261 if (netif_msg_ifup(priv))
262 pr_err("%s: Could not allocate buffer descriptors!\n",
263 ndev->name);
264 return -ENOMEM;
265 }
266
fba4ed03
SG
267 for (i = 0; i < priv->num_tx_queues; i++) {
268 tx_queue = priv->tx_queue[i];
269 tx_queue->tx_bd_base = (struct txbd8 *) vaddr;
270 tx_queue->tx_bd_dma_base = addr;
271 tx_queue->dev = ndev;
272 /* enet DMA only understands physical addresses */
273 addr += sizeof(struct txbd8) *tx_queue->tx_ring_size;
274 vaddr += sizeof(struct txbd8) *tx_queue->tx_ring_size;
275 }
826aa4a0 276
826aa4a0 277 /* Start the rx descriptor ring where the tx ring leaves off */
fba4ed03
SG
278 for (i = 0; i < priv->num_rx_queues; i++) {
279 rx_queue = priv->rx_queue[i];
280 rx_queue->rx_bd_base = (struct rxbd8 *) vaddr;
281 rx_queue->rx_bd_dma_base = addr;
282 rx_queue->dev = ndev;
283 addr += sizeof (struct rxbd8) * rx_queue->rx_ring_size;
284 vaddr += sizeof (struct rxbd8) * rx_queue->rx_ring_size;
285 }
826aa4a0
AV
286
287 /* Setup the skbuff rings */
fba4ed03
SG
288 for (i = 0; i < priv->num_tx_queues; i++) {
289 tx_queue = priv->tx_queue[i];
290 tx_queue->tx_skbuff = kmalloc(sizeof(*tx_queue->tx_skbuff) *
a12f801d 291 tx_queue->tx_ring_size, GFP_KERNEL);
fba4ed03
SG
292 if (!tx_queue->tx_skbuff) {
293 if (netif_msg_ifup(priv))
294 pr_err("%s: Could not allocate tx_skbuff\n",
295 ndev->name);
296 goto cleanup;
297 }
826aa4a0 298
fba4ed03
SG
299 for (k = 0; k < tx_queue->tx_ring_size; k++)
300 tx_queue->tx_skbuff[k] = NULL;
301 }
826aa4a0 302
fba4ed03
SG
303 for (i = 0; i < priv->num_rx_queues; i++) {
304 rx_queue = priv->rx_queue[i];
305 rx_queue->rx_skbuff = kmalloc(sizeof(*rx_queue->rx_skbuff) *
a12f801d 306 rx_queue->rx_ring_size, GFP_KERNEL);
826aa4a0 307
fba4ed03
SG
308 if (!rx_queue->rx_skbuff) {
309 if (netif_msg_ifup(priv))
310 pr_err("%s: Could not allocate rx_skbuff\n",
311 ndev->name);
312 goto cleanup;
313 }
314
315 for (j = 0; j < rx_queue->rx_ring_size; j++)
316 rx_queue->rx_skbuff[j] = NULL;
317 }
826aa4a0 318
8728327e
AV
319 if (gfar_init_bds(ndev))
320 goto cleanup;
826aa4a0
AV
321
322 return 0;
323
324cleanup:
325 free_skb_resources(priv);
326 return -ENOMEM;
327}
328
fba4ed03
SG
329static void gfar_init_tx_rx_base(struct gfar_private *priv)
330{
46ceb60c 331 struct gfar __iomem *regs = priv->gfargrp[0].regs;
18294ad1 332 u32 __iomem *baddr;
fba4ed03
SG
333 int i;
334
335 baddr = &regs->tbase0;
336 for(i = 0; i < priv->num_tx_queues; i++) {
337 gfar_write(baddr, priv->tx_queue[i]->tx_bd_dma_base);
338 baddr += 2;
339 }
340
341 baddr = &regs->rbase0;
342 for(i = 0; i < priv->num_rx_queues; i++) {
343 gfar_write(baddr, priv->rx_queue[i]->rx_bd_dma_base);
344 baddr += 2;
345 }
346}
347
826aa4a0
AV
348static void gfar_init_mac(struct net_device *ndev)
349{
350 struct gfar_private *priv = netdev_priv(ndev);
46ceb60c 351 struct gfar __iomem *regs = priv->gfargrp[0].regs;
826aa4a0
AV
352 u32 rctrl = 0;
353 u32 tctrl = 0;
354 u32 attrs = 0;
355
fba4ed03
SG
356 /* write the tx/rx base registers */
357 gfar_init_tx_rx_base(priv);
32c513bc 358
826aa4a0 359 /* Configure the coalescing support */
46ceb60c 360 gfar_configure_coalescing(priv, 0xFF, 0xFF);
fba4ed03 361
1ccb8389 362 if (priv->rx_filer_enable) {
fba4ed03 363 rctrl |= RCTRL_FILREN;
1ccb8389
SG
364 /* Program the RIR0 reg with the required distribution */
365 gfar_write(&regs->rir0, DEFAULT_RIR0);
366 }
826aa4a0 367
8b3afe95 368 if (ndev->features & NETIF_F_RXCSUM)
826aa4a0
AV
369 rctrl |= RCTRL_CHECKSUMMING;
370
371 if (priv->extended_hash) {
372 rctrl |= RCTRL_EXTHASH;
373
374 gfar_clear_exact_match(ndev);
375 rctrl |= RCTRL_EMEN;
376 }
377
378 if (priv->padding) {
379 rctrl &= ~RCTRL_PAL_MASK;
380 rctrl |= RCTRL_PADDING(priv->padding);
381 }
382
cc772ab7
MR
383 /* Insert receive time stamps into padding alignment bytes */
384 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER) {
385 rctrl &= ~RCTRL_PAL_MASK;
97553f7f 386 rctrl |= RCTRL_PADDING(8);
cc772ab7
MR
387 priv->padding = 8;
388 }
389
97553f7f
MR
390 /* Enable HW time stamping if requested from user space */
391 if (priv->hwts_rx_en)
392 rctrl |= RCTRL_PRSDEP_INIT | RCTRL_TS_ENABLE;
393
826aa4a0
AV
394 /* keep vlan related bits if it's enabled */
395 if (priv->vlgrp) {
396 rctrl |= RCTRL_VLEX | RCTRL_PRSDEP_INIT;
397 tctrl |= TCTRL_VLINS;
398 }
399
400 /* Init rctrl based on our settings */
401 gfar_write(&regs->rctrl, rctrl);
402
403 if (ndev->features & NETIF_F_IP_CSUM)
404 tctrl |= TCTRL_INIT_CSUM;
405
fba4ed03
SG
406 tctrl |= TCTRL_TXSCHED_PRIO;
407
826aa4a0
AV
408 gfar_write(&regs->tctrl, tctrl);
409
410 /* Set the extraction length and index */
411 attrs = ATTRELI_EL(priv->rx_stash_size) |
412 ATTRELI_EI(priv->rx_stash_index);
413
414 gfar_write(&regs->attreli, attrs);
415
416 /* Start with defaults, and add stashing or locking
417 * depending on the approprate variables */
418 attrs = ATTR_INIT_SETTINGS;
419
420 if (priv->bd_stash_en)
421 attrs |= ATTR_BDSTASH;
422
423 if (priv->rx_stash_size != 0)
424 attrs |= ATTR_BUFSTASH;
425
426 gfar_write(&regs->attr, attrs);
427
428 gfar_write(&regs->fifo_tx_thr, priv->fifo_threshold);
429 gfar_write(&regs->fifo_tx_starve, priv->fifo_starve);
430 gfar_write(&regs->fifo_tx_starve_shutoff, priv->fifo_starve_off);
431}
432
a7f38041
SG
433static struct net_device_stats *gfar_get_stats(struct net_device *dev)
434{
435 struct gfar_private *priv = netdev_priv(dev);
a7f38041
SG
436 unsigned long rx_packets = 0, rx_bytes = 0, rx_dropped = 0;
437 unsigned long tx_packets = 0, tx_bytes = 0;
438 int i = 0;
439
440 for (i = 0; i < priv->num_rx_queues; i++) {
441 rx_packets += priv->rx_queue[i]->stats.rx_packets;
442 rx_bytes += priv->rx_queue[i]->stats.rx_bytes;
443 rx_dropped += priv->rx_queue[i]->stats.rx_dropped;
444 }
445
446 dev->stats.rx_packets = rx_packets;
447 dev->stats.rx_bytes = rx_bytes;
448 dev->stats.rx_dropped = rx_dropped;
449
450 for (i = 0; i < priv->num_tx_queues; i++) {
1ac9ad13
ED
451 tx_bytes += priv->tx_queue[i]->stats.tx_bytes;
452 tx_packets += priv->tx_queue[i]->stats.tx_packets;
a7f38041
SG
453 }
454
455 dev->stats.tx_bytes = tx_bytes;
456 dev->stats.tx_packets = tx_packets;
457
458 return &dev->stats;
459}
460
26ccfc37
AF
461static const struct net_device_ops gfar_netdev_ops = {
462 .ndo_open = gfar_enet_open,
463 .ndo_start_xmit = gfar_start_xmit,
464 .ndo_stop = gfar_close,
465 .ndo_change_mtu = gfar_change_mtu,
8b3afe95 466 .ndo_set_features = gfar_set_features,
26ccfc37
AF
467 .ndo_set_multicast_list = gfar_set_multi,
468 .ndo_tx_timeout = gfar_timeout,
469 .ndo_do_ioctl = gfar_ioctl,
a7f38041 470 .ndo_get_stats = gfar_get_stats,
26ccfc37 471 .ndo_vlan_rx_register = gfar_vlan_rx_register,
240c102d
BH
472 .ndo_set_mac_address = eth_mac_addr,
473 .ndo_validate_addr = eth_validate_addr,
26ccfc37
AF
474#ifdef CONFIG_NET_POLL_CONTROLLER
475 .ndo_poll_controller = gfar_netpoll,
476#endif
477};
478
7a8b3372
SG
479unsigned int ftp_rqfpr[MAX_FILER_IDX + 1];
480unsigned int ftp_rqfcr[MAX_FILER_IDX + 1];
481
fba4ed03
SG
482void lock_rx_qs(struct gfar_private *priv)
483{
484 int i = 0x0;
485
486 for (i = 0; i < priv->num_rx_queues; i++)
487 spin_lock(&priv->rx_queue[i]->rxlock);
488}
489
490void lock_tx_qs(struct gfar_private *priv)
491{
492 int i = 0x0;
493
494 for (i = 0; i < priv->num_tx_queues; i++)
495 spin_lock(&priv->tx_queue[i]->txlock);
496}
497
498void unlock_rx_qs(struct gfar_private *priv)
499{
500 int i = 0x0;
501
502 for (i = 0; i < priv->num_rx_queues; i++)
503 spin_unlock(&priv->rx_queue[i]->rxlock);
504}
505
506void unlock_tx_qs(struct gfar_private *priv)
507{
508 int i = 0x0;
509
510 for (i = 0; i < priv->num_tx_queues; i++)
511 spin_unlock(&priv->tx_queue[i]->txlock);
512}
513
7f7f5316
AF
514/* Returns 1 if incoming frames use an FCB */
515static inline int gfar_uses_fcb(struct gfar_private *priv)
0bbaf069 516{
8b3afe95 517 return priv->vlgrp || (priv->ndev->features & NETIF_F_RXCSUM) ||
cc772ab7 518 (priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER);
0bbaf069 519}
bb40dcbb 520
fba4ed03
SG
521static void free_tx_pointers(struct gfar_private *priv)
522{
523 int i = 0;
524
525 for (i = 0; i < priv->num_tx_queues; i++)
526 kfree(priv->tx_queue[i]);
527}
528
529static void free_rx_pointers(struct gfar_private *priv)
530{
531 int i = 0;
532
533 for (i = 0; i < priv->num_rx_queues; i++)
534 kfree(priv->rx_queue[i]);
535}
536
46ceb60c
SG
537static void unmap_group_regs(struct gfar_private *priv)
538{
539 int i = 0;
540
541 for (i = 0; i < MAXGROUPS; i++)
542 if (priv->gfargrp[i].regs)
543 iounmap(priv->gfargrp[i].regs);
544}
545
546static void disable_napi(struct gfar_private *priv)
547{
548 int i = 0;
549
550 for (i = 0; i < priv->num_grps; i++)
551 napi_disable(&priv->gfargrp[i].napi);
552}
553
554static void enable_napi(struct gfar_private *priv)
555{
556 int i = 0;
557
558 for (i = 0; i < priv->num_grps; i++)
559 napi_enable(&priv->gfargrp[i].napi);
560}
561
562static int gfar_parse_group(struct device_node *np,
563 struct gfar_private *priv, const char *model)
564{
565 u32 *queue_mask;
46ceb60c 566
7ce97d4f 567 priv->gfargrp[priv->num_grps].regs = of_iomap(np, 0);
46ceb60c
SG
568 if (!priv->gfargrp[priv->num_grps].regs)
569 return -ENOMEM;
570
571 priv->gfargrp[priv->num_grps].interruptTransmit =
572 irq_of_parse_and_map(np, 0);
573
574 /* If we aren't the FEC we have multiple interrupts */
575 if (model && strcasecmp(model, "FEC")) {
576 priv->gfargrp[priv->num_grps].interruptReceive =
577 irq_of_parse_and_map(np, 1);
578 priv->gfargrp[priv->num_grps].interruptError =
579 irq_of_parse_and_map(np,2);
28cb6ccd
NK
580 if (priv->gfargrp[priv->num_grps].interruptTransmit == NO_IRQ ||
581 priv->gfargrp[priv->num_grps].interruptReceive == NO_IRQ ||
582 priv->gfargrp[priv->num_grps].interruptError == NO_IRQ)
46ceb60c 583 return -EINVAL;
46ceb60c
SG
584 }
585
586 priv->gfargrp[priv->num_grps].grp_id = priv->num_grps;
587 priv->gfargrp[priv->num_grps].priv = priv;
588 spin_lock_init(&priv->gfargrp[priv->num_grps].grplock);
589 if(priv->mode == MQ_MG_MODE) {
590 queue_mask = (u32 *)of_get_property(np,
591 "fsl,rx-bit-map", NULL);
592 priv->gfargrp[priv->num_grps].rx_bit_map =
593 queue_mask ? *queue_mask :(DEFAULT_MAPPING >> priv->num_grps);
594 queue_mask = (u32 *)of_get_property(np,
595 "fsl,tx-bit-map", NULL);
596 priv->gfargrp[priv->num_grps].tx_bit_map =
597 queue_mask ? *queue_mask : (DEFAULT_MAPPING >> priv->num_grps);
598 } else {
599 priv->gfargrp[priv->num_grps].rx_bit_map = 0xFF;
600 priv->gfargrp[priv->num_grps].tx_bit_map = 0xFF;
601 }
602 priv->num_grps++;
603
604 return 0;
605}
606
2dc11581 607static int gfar_of_init(struct platform_device *ofdev, struct net_device **pdev)
b31a1d8b 608{
b31a1d8b
AF
609 const char *model;
610 const char *ctype;
611 const void *mac_addr;
fba4ed03
SG
612 int err = 0, i;
613 struct net_device *dev = NULL;
614 struct gfar_private *priv = NULL;
61c7a080 615 struct device_node *np = ofdev->dev.of_node;
46ceb60c 616 struct device_node *child = NULL;
4d7902f2
AF
617 const u32 *stash;
618 const u32 *stash_len;
619 const u32 *stash_idx;
fba4ed03
SG
620 unsigned int num_tx_qs, num_rx_qs;
621 u32 *tx_queues, *rx_queues;
b31a1d8b
AF
622
623 if (!np || !of_device_is_available(np))
624 return -ENODEV;
625
fba4ed03
SG
626 /* parse the num of tx and rx queues */
627 tx_queues = (u32 *)of_get_property(np, "fsl,num_tx_queues", NULL);
628 num_tx_qs = tx_queues ? *tx_queues : 1;
629
630 if (num_tx_qs > MAX_TX_QS) {
631 printk(KERN_ERR "num_tx_qs(=%d) greater than MAX_TX_QS(=%d)\n",
632 num_tx_qs, MAX_TX_QS);
633 printk(KERN_ERR "Cannot do alloc_etherdev, aborting\n");
634 return -EINVAL;
635 }
636
637 rx_queues = (u32 *)of_get_property(np, "fsl,num_rx_queues", NULL);
638 num_rx_qs = rx_queues ? *rx_queues : 1;
639
640 if (num_rx_qs > MAX_RX_QS) {
641 printk(KERN_ERR "num_rx_qs(=%d) greater than MAX_RX_QS(=%d)\n",
642 num_tx_qs, MAX_TX_QS);
643 printk(KERN_ERR "Cannot do alloc_etherdev, aborting\n");
644 return -EINVAL;
645 }
646
647 *pdev = alloc_etherdev_mq(sizeof(*priv), num_tx_qs);
648 dev = *pdev;
649 if (NULL == dev)
650 return -ENOMEM;
651
652 priv = netdev_priv(dev);
61c7a080 653 priv->node = ofdev->dev.of_node;
fba4ed03
SG
654 priv->ndev = dev;
655
fba4ed03 656 priv->num_tx_queues = num_tx_qs;
fe069123 657 netif_set_real_num_rx_queues(dev, num_rx_qs);
fba4ed03 658 priv->num_rx_queues = num_rx_qs;
46ceb60c 659 priv->num_grps = 0x0;
b31a1d8b
AF
660
661 model = of_get_property(np, "model", NULL);
662
46ceb60c
SG
663 for (i = 0; i < MAXGROUPS; i++)
664 priv->gfargrp[i].regs = NULL;
b31a1d8b 665
46ceb60c
SG
666 /* Parse and initialize group specific information */
667 if (of_device_is_compatible(np, "fsl,etsec2")) {
668 priv->mode = MQ_MG_MODE;
669 for_each_child_of_node(np, child) {
670 err = gfar_parse_group(child, priv, model);
671 if (err)
672 goto err_grp_init;
b31a1d8b 673 }
46ceb60c
SG
674 } else {
675 priv->mode = SQ_SG_MODE;
676 err = gfar_parse_group(np, priv, model);
677 if(err)
678 goto err_grp_init;
b31a1d8b
AF
679 }
680
fba4ed03
SG
681 for (i = 0; i < priv->num_tx_queues; i++)
682 priv->tx_queue[i] = NULL;
683 for (i = 0; i < priv->num_rx_queues; i++)
684 priv->rx_queue[i] = NULL;
685
686 for (i = 0; i < priv->num_tx_queues; i++) {
de47f072
JP
687 priv->tx_queue[i] = kzalloc(sizeof(struct gfar_priv_tx_q),
688 GFP_KERNEL);
fba4ed03
SG
689 if (!priv->tx_queue[i]) {
690 err = -ENOMEM;
691 goto tx_alloc_failed;
692 }
693 priv->tx_queue[i]->tx_skbuff = NULL;
694 priv->tx_queue[i]->qindex = i;
695 priv->tx_queue[i]->dev = dev;
696 spin_lock_init(&(priv->tx_queue[i]->txlock));
697 }
698
699 for (i = 0; i < priv->num_rx_queues; i++) {
de47f072
JP
700 priv->rx_queue[i] = kzalloc(sizeof(struct gfar_priv_rx_q),
701 GFP_KERNEL);
fba4ed03
SG
702 if (!priv->rx_queue[i]) {
703 err = -ENOMEM;
704 goto rx_alloc_failed;
705 }
706 priv->rx_queue[i]->rx_skbuff = NULL;
707 priv->rx_queue[i]->qindex = i;
708 priv->rx_queue[i]->dev = dev;
709 spin_lock_init(&(priv->rx_queue[i]->rxlock));
710 }
711
712
4d7902f2
AF
713 stash = of_get_property(np, "bd-stash", NULL);
714
a12f801d 715 if (stash) {
4d7902f2
AF
716 priv->device_flags |= FSL_GIANFAR_DEV_HAS_BD_STASHING;
717 priv->bd_stash_en = 1;
718 }
719
720 stash_len = of_get_property(np, "rx-stash-len", NULL);
721
722 if (stash_len)
723 priv->rx_stash_size = *stash_len;
724
725 stash_idx = of_get_property(np, "rx-stash-idx", NULL);
726
727 if (stash_idx)
728 priv->rx_stash_index = *stash_idx;
729
730 if (stash_len || stash_idx)
731 priv->device_flags |= FSL_GIANFAR_DEV_HAS_BUF_STASHING;
732
b31a1d8b
AF
733 mac_addr = of_get_mac_address(np);
734 if (mac_addr)
735 memcpy(dev->dev_addr, mac_addr, MAC_ADDR_LEN);
736
737 if (model && !strcasecmp(model, "TSEC"))
738 priv->device_flags =
739 FSL_GIANFAR_DEV_HAS_GIGABIT |
740 FSL_GIANFAR_DEV_HAS_COALESCE |
741 FSL_GIANFAR_DEV_HAS_RMON |
742 FSL_GIANFAR_DEV_HAS_MULTI_INTR;
743 if (model && !strcasecmp(model, "eTSEC"))
744 priv->device_flags =
745 FSL_GIANFAR_DEV_HAS_GIGABIT |
746 FSL_GIANFAR_DEV_HAS_COALESCE |
747 FSL_GIANFAR_DEV_HAS_RMON |
748 FSL_GIANFAR_DEV_HAS_MULTI_INTR |
2c2db48a 749 FSL_GIANFAR_DEV_HAS_PADDING |
b31a1d8b
AF
750 FSL_GIANFAR_DEV_HAS_CSUM |
751 FSL_GIANFAR_DEV_HAS_VLAN |
752 FSL_GIANFAR_DEV_HAS_MAGIC_PACKET |
97553f7f
MR
753 FSL_GIANFAR_DEV_HAS_EXTENDED_HASH |
754 FSL_GIANFAR_DEV_HAS_TIMER;
b31a1d8b
AF
755
756 ctype = of_get_property(np, "phy-connection-type", NULL);
757
758 /* We only care about rgmii-id. The rest are autodetected */
759 if (ctype && !strcmp(ctype, "rgmii-id"))
760 priv->interface = PHY_INTERFACE_MODE_RGMII_ID;
761 else
762 priv->interface = PHY_INTERFACE_MODE_MII;
763
764 if (of_get_property(np, "fsl,magic-packet", NULL))
765 priv->device_flags |= FSL_GIANFAR_DEV_HAS_MAGIC_PACKET;
766
fe192a49 767 priv->phy_node = of_parse_phandle(np, "phy-handle", 0);
b31a1d8b
AF
768
769 /* Find the TBI PHY. If it's not there, we don't support SGMII */
fe192a49 770 priv->tbi_node = of_parse_phandle(np, "tbi-handle", 0);
b31a1d8b
AF
771
772 return 0;
773
fba4ed03
SG
774rx_alloc_failed:
775 free_rx_pointers(priv);
776tx_alloc_failed:
777 free_tx_pointers(priv);
46ceb60c
SG
778err_grp_init:
779 unmap_group_regs(priv);
fba4ed03 780 free_netdev(dev);
b31a1d8b
AF
781 return err;
782}
783
cc772ab7
MR
784static int gfar_hwtstamp_ioctl(struct net_device *netdev,
785 struct ifreq *ifr, int cmd)
786{
787 struct hwtstamp_config config;
788 struct gfar_private *priv = netdev_priv(netdev);
789
790 if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
791 return -EFAULT;
792
793 /* reserved for future extensions */
794 if (config.flags)
795 return -EINVAL;
796
f0ee7acf
MR
797 switch (config.tx_type) {
798 case HWTSTAMP_TX_OFF:
799 priv->hwts_tx_en = 0;
800 break;
801 case HWTSTAMP_TX_ON:
802 if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER))
803 return -ERANGE;
804 priv->hwts_tx_en = 1;
805 break;
806 default:
cc772ab7 807 return -ERANGE;
f0ee7acf 808 }
cc772ab7
MR
809
810 switch (config.rx_filter) {
811 case HWTSTAMP_FILTER_NONE:
97553f7f
MR
812 if (priv->hwts_rx_en) {
813 stop_gfar(netdev);
814 priv->hwts_rx_en = 0;
815 startup_gfar(netdev);
816 }
cc772ab7
MR
817 break;
818 default:
819 if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER))
820 return -ERANGE;
97553f7f
MR
821 if (!priv->hwts_rx_en) {
822 stop_gfar(netdev);
823 priv->hwts_rx_en = 1;
824 startup_gfar(netdev);
825 }
cc772ab7
MR
826 config.rx_filter = HWTSTAMP_FILTER_ALL;
827 break;
828 }
829
830 return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
831 -EFAULT : 0;
832}
833
0faac9f7
CW
834/* Ioctl MII Interface */
835static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
836{
837 struct gfar_private *priv = netdev_priv(dev);
838
839 if (!netif_running(dev))
840 return -EINVAL;
841
cc772ab7
MR
842 if (cmd == SIOCSHWTSTAMP)
843 return gfar_hwtstamp_ioctl(dev, rq, cmd);
844
0faac9f7
CW
845 if (!priv->phydev)
846 return -ENODEV;
847
28b04113 848 return phy_mii_ioctl(priv->phydev, rq, cmd);
0faac9f7
CW
849}
850
fba4ed03
SG
851static unsigned int reverse_bitmap(unsigned int bit_map, unsigned int max_qs)
852{
853 unsigned int new_bit_map = 0x0;
854 int mask = 0x1 << (max_qs - 1), i;
855 for (i = 0; i < max_qs; i++) {
856 if (bit_map & mask)
857 new_bit_map = new_bit_map + (1 << i);
858 mask = mask >> 0x1;
859 }
860 return new_bit_map;
861}
7a8b3372 862
18294ad1
AV
863static u32 cluster_entry_per_class(struct gfar_private *priv, u32 rqfar,
864 u32 class)
7a8b3372
SG
865{
866 u32 rqfpr = FPR_FILER_MASK;
867 u32 rqfcr = 0x0;
868
869 rqfar--;
870 rqfcr = RQFCR_CLE | RQFCR_PID_MASK | RQFCR_CMP_EXACT;
871 ftp_rqfpr[rqfar] = rqfpr;
872 ftp_rqfcr[rqfar] = rqfcr;
873 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
874
875 rqfar--;
876 rqfcr = RQFCR_CMP_NOMATCH;
877 ftp_rqfpr[rqfar] = rqfpr;
878 ftp_rqfcr[rqfar] = rqfcr;
879 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
880
881 rqfar--;
882 rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_PARSE | RQFCR_CLE | RQFCR_AND;
883 rqfpr = class;
884 ftp_rqfcr[rqfar] = rqfcr;
885 ftp_rqfpr[rqfar] = rqfpr;
886 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
887
888 rqfar--;
889 rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_MASK | RQFCR_AND;
890 rqfpr = class;
891 ftp_rqfcr[rqfar] = rqfcr;
892 ftp_rqfpr[rqfar] = rqfpr;
893 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
894
895 return rqfar;
896}
897
898static void gfar_init_filer_table(struct gfar_private *priv)
899{
900 int i = 0x0;
901 u32 rqfar = MAX_FILER_IDX;
902 u32 rqfcr = 0x0;
903 u32 rqfpr = FPR_FILER_MASK;
904
905 /* Default rule */
906 rqfcr = RQFCR_CMP_MATCH;
907 ftp_rqfcr[rqfar] = rqfcr;
908 ftp_rqfpr[rqfar] = rqfpr;
909 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
910
911 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6);
912 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_UDP);
913 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_TCP);
914 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4);
915 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_UDP);
916 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_TCP);
917
85dd08eb 918 /* cur_filer_idx indicated the first non-masked rule */
7a8b3372
SG
919 priv->cur_filer_idx = rqfar;
920
921 /* Rest are masked rules */
922 rqfcr = RQFCR_CMP_NOMATCH;
923 for (i = 0; i < rqfar; i++) {
924 ftp_rqfcr[i] = rqfcr;
925 ftp_rqfpr[i] = rqfpr;
926 gfar_write_filer(priv, i, rqfcr, rqfpr);
927 }
928}
929
7d350977
AV
930static void gfar_detect_errata(struct gfar_private *priv)
931{
932 struct device *dev = &priv->ofdev->dev;
933 unsigned int pvr = mfspr(SPRN_PVR);
934 unsigned int svr = mfspr(SPRN_SVR);
935 unsigned int mod = (svr >> 16) & 0xfff6; /* w/o E suffix */
936 unsigned int rev = svr & 0xffff;
937
938 /* MPC8313 Rev 2.0 and higher; All MPC837x */
939 if ((pvr == 0x80850010 && mod == 0x80b0 && rev >= 0x0020) ||
940 (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0))
941 priv->errata |= GFAR_ERRATA_74;
942
deb90eac
AV
943 /* MPC8313 and MPC837x all rev */
944 if ((pvr == 0x80850010 && mod == 0x80b0) ||
945 (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0))
946 priv->errata |= GFAR_ERRATA_76;
947
511d934f
AV
948 /* MPC8313 and MPC837x all rev */
949 if ((pvr == 0x80850010 && mod == 0x80b0) ||
950 (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0))
951 priv->errata |= GFAR_ERRATA_A002;
952
4363c2fd
AD
953 /* MPC8313 Rev < 2.0, MPC8548 rev 2.0 */
954 if ((pvr == 0x80850010 && mod == 0x80b0 && rev < 0x0020) ||
955 (pvr == 0x80210020 && mod == 0x8030 && rev == 0x0020))
956 priv->errata |= GFAR_ERRATA_12;
957
7d350977
AV
958 if (priv->errata)
959 dev_info(dev, "enabled errata workarounds, flags: 0x%x\n",
960 priv->errata);
961}
962
bb40dcbb
AF
963/* Set up the ethernet device structure, private data,
964 * and anything else we need before we start */
74888760 965static int gfar_probe(struct platform_device *ofdev)
1da177e4
LT
966{
967 u32 tempval;
968 struct net_device *dev = NULL;
969 struct gfar_private *priv = NULL;
f4983704 970 struct gfar __iomem *regs = NULL;
46ceb60c 971 int err = 0, i, grp_idx = 0;
c50a5d9a 972 int len_devname;
fba4ed03 973 u32 rstat = 0, tstat = 0, rqueue = 0, tqueue = 0;
46ceb60c 974 u32 isrg = 0;
18294ad1 975 u32 __iomem *baddr;
1da177e4 976
fba4ed03 977 err = gfar_of_init(ofdev, &dev);
1da177e4 978
fba4ed03
SG
979 if (err)
980 return err;
1da177e4
LT
981
982 priv = netdev_priv(dev);
4826857f
KG
983 priv->ndev = dev;
984 priv->ofdev = ofdev;
61c7a080 985 priv->node = ofdev->dev.of_node;
4826857f 986 SET_NETDEV_DEV(dev, &ofdev->dev);
1da177e4 987
d87eb127 988 spin_lock_init(&priv->bflock);
ab939905 989 INIT_WORK(&priv->reset_task, gfar_reset_task);
1da177e4 990
b31a1d8b 991 dev_set_drvdata(&ofdev->dev, priv);
46ceb60c 992 regs = priv->gfargrp[0].regs;
1da177e4 993
7d350977
AV
994 gfar_detect_errata(priv);
995
1da177e4
LT
996 /* Stop the DMA engine now, in case it was running before */
997 /* (The firmware could have used it, and left it running). */
257d938a 998 gfar_halt(dev);
1da177e4
LT
999
1000 /* Reset MAC layer */
f4983704 1001 gfar_write(&regs->maccfg1, MACCFG1_SOFT_RESET);
1da177e4 1002
b98ac702
AF
1003 /* We need to delay at least 3 TX clocks */
1004 udelay(2);
1005
1da177e4 1006 tempval = (MACCFG1_TX_FLOW | MACCFG1_RX_FLOW);
f4983704 1007 gfar_write(&regs->maccfg1, tempval);
1da177e4
LT
1008
1009 /* Initialize MACCFG2. */
7d350977
AV
1010 tempval = MACCFG2_INIT_SETTINGS;
1011 if (gfar_has_errata(priv, GFAR_ERRATA_74))
1012 tempval |= MACCFG2_HUGEFRAME | MACCFG2_LENGTHCHECK;
1013 gfar_write(&regs->maccfg2, tempval);
1da177e4
LT
1014
1015 /* Initialize ECNTRL */
f4983704 1016 gfar_write(&regs->ecntrl, ECNTRL_INIT_SETTINGS);
1da177e4 1017
1da177e4 1018 /* Set the dev->base_addr to the gfar reg region */
f4983704 1019 dev->base_addr = (unsigned long) regs;
1da177e4 1020
b31a1d8b 1021 SET_NETDEV_DEV(dev, &ofdev->dev);
1da177e4
LT
1022
1023 /* Fill in the dev structure */
1da177e4 1024 dev->watchdog_timeo = TX_TIMEOUT;
1da177e4 1025 dev->mtu = 1500;
26ccfc37 1026 dev->netdev_ops = &gfar_netdev_ops;
0bbaf069
KG
1027 dev->ethtool_ops = &gfar_ethtool_ops;
1028
fba4ed03 1029 /* Register for napi ...We are registering NAPI for each grp */
46ceb60c
SG
1030 for (i = 0; i < priv->num_grps; i++)
1031 netif_napi_add(dev, &priv->gfargrp[i].napi, gfar_poll, GFAR_DEV_WEIGHT);
a12f801d 1032
b31a1d8b 1033 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_CSUM) {
8b3afe95
MM
1034 dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG |
1035 NETIF_F_RXCSUM;
1036 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG |
1037 NETIF_F_RXCSUM | NETIF_F_HIGHDMA;
1038 }
0bbaf069
KG
1039
1040 priv->vlgrp = NULL;
1da177e4 1041
26ccfc37 1042 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_VLAN)
0bbaf069 1043 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
0bbaf069 1044
b31a1d8b 1045 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_EXTENDED_HASH) {
0bbaf069
KG
1046 priv->extended_hash = 1;
1047 priv->hash_width = 9;
1048
f4983704
SG
1049 priv->hash_regs[0] = &regs->igaddr0;
1050 priv->hash_regs[1] = &regs->igaddr1;
1051 priv->hash_regs[2] = &regs->igaddr2;
1052 priv->hash_regs[3] = &regs->igaddr3;
1053 priv->hash_regs[4] = &regs->igaddr4;
1054 priv->hash_regs[5] = &regs->igaddr5;
1055 priv->hash_regs[6] = &regs->igaddr6;
1056 priv->hash_regs[7] = &regs->igaddr7;
1057 priv->hash_regs[8] = &regs->gaddr0;
1058 priv->hash_regs[9] = &regs->gaddr1;
1059 priv->hash_regs[10] = &regs->gaddr2;
1060 priv->hash_regs[11] = &regs->gaddr3;
1061 priv->hash_regs[12] = &regs->gaddr4;
1062 priv->hash_regs[13] = &regs->gaddr5;
1063 priv->hash_regs[14] = &regs->gaddr6;
1064 priv->hash_regs[15] = &regs->gaddr7;
0bbaf069
KG
1065
1066 } else {
1067 priv->extended_hash = 0;
1068 priv->hash_width = 8;
1069
f4983704
SG
1070 priv->hash_regs[0] = &regs->gaddr0;
1071 priv->hash_regs[1] = &regs->gaddr1;
1072 priv->hash_regs[2] = &regs->gaddr2;
1073 priv->hash_regs[3] = &regs->gaddr3;
1074 priv->hash_regs[4] = &regs->gaddr4;
1075 priv->hash_regs[5] = &regs->gaddr5;
1076 priv->hash_regs[6] = &regs->gaddr6;
1077 priv->hash_regs[7] = &regs->gaddr7;
0bbaf069
KG
1078 }
1079
b31a1d8b 1080 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_PADDING)
0bbaf069
KG
1081 priv->padding = DEFAULT_PADDING;
1082 else
1083 priv->padding = 0;
1084
cc772ab7
MR
1085 if (dev->features & NETIF_F_IP_CSUM ||
1086 priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)
0bbaf069 1087 dev->hard_header_len += GMAC_FCB_LEN;
1da177e4 1088
46ceb60c
SG
1089 /* Program the isrg regs only if number of grps > 1 */
1090 if (priv->num_grps > 1) {
1091 baddr = &regs->isrg0;
1092 for (i = 0; i < priv->num_grps; i++) {
1093 isrg |= (priv->gfargrp[i].rx_bit_map << ISRG_SHIFT_RX);
1094 isrg |= (priv->gfargrp[i].tx_bit_map << ISRG_SHIFT_TX);
1095 gfar_write(baddr, isrg);
1096 baddr++;
1097 isrg = 0x0;
1098 }
1099 }
1100
fba4ed03 1101 /* Need to reverse the bit maps as bit_map's MSB is q0
984b3f57 1102 * but, for_each_set_bit parses from right to left, which
fba4ed03 1103 * basically reverses the queue numbers */
46ceb60c
SG
1104 for (i = 0; i< priv->num_grps; i++) {
1105 priv->gfargrp[i].tx_bit_map = reverse_bitmap(
1106 priv->gfargrp[i].tx_bit_map, MAX_TX_QS);
1107 priv->gfargrp[i].rx_bit_map = reverse_bitmap(
1108 priv->gfargrp[i].rx_bit_map, MAX_RX_QS);
1109 }
1110
1111 /* Calculate RSTAT, TSTAT, RQUEUE and TQUEUE values,
1112 * also assign queues to groups */
1113 for (grp_idx = 0; grp_idx < priv->num_grps; grp_idx++) {
1114 priv->gfargrp[grp_idx].num_rx_queues = 0x0;
984b3f57 1115 for_each_set_bit(i, &priv->gfargrp[grp_idx].rx_bit_map,
46ceb60c
SG
1116 priv->num_rx_queues) {
1117 priv->gfargrp[grp_idx].num_rx_queues++;
1118 priv->rx_queue[i]->grp = &priv->gfargrp[grp_idx];
1119 rstat = rstat | (RSTAT_CLEAR_RHALT >> i);
1120 rqueue = rqueue | ((RQUEUE_EN0 | RQUEUE_EX0) >> i);
1121 }
1122 priv->gfargrp[grp_idx].num_tx_queues = 0x0;
984b3f57 1123 for_each_set_bit(i, &priv->gfargrp[grp_idx].tx_bit_map,
46ceb60c
SG
1124 priv->num_tx_queues) {
1125 priv->gfargrp[grp_idx].num_tx_queues++;
1126 priv->tx_queue[i]->grp = &priv->gfargrp[grp_idx];
1127 tstat = tstat | (TSTAT_CLEAR_THALT >> i);
1128 tqueue = tqueue | (TQUEUE_EN0 >> i);
1129 }
1130 priv->gfargrp[grp_idx].rstat = rstat;
1131 priv->gfargrp[grp_idx].tstat = tstat;
1132 rstat = tstat =0;
fba4ed03 1133 }
fba4ed03
SG
1134
1135 gfar_write(&regs->rqueue, rqueue);
1136 gfar_write(&regs->tqueue, tqueue);
1137
1da177e4 1138 priv->rx_buffer_size = DEFAULT_RX_BUFFER_SIZE;
1da177e4 1139
a12f801d 1140 /* Initializing some of the rx/tx queue level parameters */
fba4ed03
SG
1141 for (i = 0; i < priv->num_tx_queues; i++) {
1142 priv->tx_queue[i]->tx_ring_size = DEFAULT_TX_RING_SIZE;
1143 priv->tx_queue[i]->num_txbdfree = DEFAULT_TX_RING_SIZE;
1144 priv->tx_queue[i]->txcoalescing = DEFAULT_TX_COALESCE;
1145 priv->tx_queue[i]->txic = DEFAULT_TXIC;
1146 }
a12f801d 1147
fba4ed03
SG
1148 for (i = 0; i < priv->num_rx_queues; i++) {
1149 priv->rx_queue[i]->rx_ring_size = DEFAULT_RX_RING_SIZE;
1150 priv->rx_queue[i]->rxcoalescing = DEFAULT_RX_COALESCE;
1151 priv->rx_queue[i]->rxic = DEFAULT_RXIC;
1152 }
1da177e4 1153
1ccb8389
SG
1154 /* enable filer if using multiple RX queues*/
1155 if(priv->num_rx_queues > 1)
1156 priv->rx_filer_enable = 1;
0bbaf069
KG
1157 /* Enable most messages by default */
1158 priv->msg_enable = (NETIF_MSG_IFUP << 1 ) - 1;
1159
d3eab82b
TP
1160 /* Carrier starts down, phylib will bring it up */
1161 netif_carrier_off(dev);
1162
1da177e4
LT
1163 err = register_netdev(dev);
1164
1165 if (err) {
1166 printk(KERN_ERR "%s: Cannot register net device, aborting.\n",
1167 dev->name);
1168 goto register_fail;
1169 }
1170
2884e5cc
AV
1171 device_init_wakeup(&dev->dev,
1172 priv->device_flags & FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
1173
c50a5d9a
DH
1174 /* fill out IRQ number and name fields */
1175 len_devname = strlen(dev->name);
46ceb60c
SG
1176 for (i = 0; i < priv->num_grps; i++) {
1177 strncpy(&priv->gfargrp[i].int_name_tx[0], dev->name,
1178 len_devname);
1179 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
1180 strncpy(&priv->gfargrp[i].int_name_tx[len_devname],
1181 "_g", sizeof("_g"));
1182 priv->gfargrp[i].int_name_tx[
1183 strlen(priv->gfargrp[i].int_name_tx)] = i+48;
1184 strncpy(&priv->gfargrp[i].int_name_tx[strlen(
1185 priv->gfargrp[i].int_name_tx)],
1186 "_tx", sizeof("_tx") + 1);
1187
1188 strncpy(&priv->gfargrp[i].int_name_rx[0], dev->name,
1189 len_devname);
1190 strncpy(&priv->gfargrp[i].int_name_rx[len_devname],
1191 "_g", sizeof("_g"));
1192 priv->gfargrp[i].int_name_rx[
1193 strlen(priv->gfargrp[i].int_name_rx)] = i+48;
1194 strncpy(&priv->gfargrp[i].int_name_rx[strlen(
1195 priv->gfargrp[i].int_name_rx)],
1196 "_rx", sizeof("_rx") + 1);
1197
1198 strncpy(&priv->gfargrp[i].int_name_er[0], dev->name,
1199 len_devname);
1200 strncpy(&priv->gfargrp[i].int_name_er[len_devname],
1201 "_g", sizeof("_g"));
1202 priv->gfargrp[i].int_name_er[strlen(
1203 priv->gfargrp[i].int_name_er)] = i+48;
1204 strncpy(&priv->gfargrp[i].int_name_er[strlen(\
1205 priv->gfargrp[i].int_name_er)],
1206 "_er", sizeof("_er") + 1);
1207 } else
1208 priv->gfargrp[i].int_name_tx[len_devname] = '\0';
1209 }
c50a5d9a 1210
7a8b3372
SG
1211 /* Initialize the filer table */
1212 gfar_init_filer_table(priv);
1213
7f7f5316
AF
1214 /* Create all the sysfs files */
1215 gfar_init_sysfs(dev);
1216
1da177e4 1217 /* Print out the device info */
e174961c 1218 printk(KERN_INFO DEVICE_NAME "%pM\n", dev->name, dev->dev_addr);
1da177e4
LT
1219
1220 /* Even more device info helps when determining which kernel */
7f7f5316 1221 /* provided which set of benchmarks. */
1da177e4 1222 printk(KERN_INFO "%s: Running with NAPI enabled\n", dev->name);
fba4ed03 1223 for (i = 0; i < priv->num_rx_queues; i++)
ddc01b3b 1224 printk(KERN_INFO "%s: RX BD ring size for Q[%d]: %d\n",
fba4ed03
SG
1225 dev->name, i, priv->rx_queue[i]->rx_ring_size);
1226 for(i = 0; i < priv->num_tx_queues; i++)
ddc01b3b 1227 printk(KERN_INFO "%s: TX BD ring size for Q[%d]: %d\n",
fba4ed03 1228 dev->name, i, priv->tx_queue[i]->tx_ring_size);
1da177e4
LT
1229
1230 return 0;
1231
1232register_fail:
46ceb60c 1233 unmap_group_regs(priv);
fba4ed03
SG
1234 free_tx_pointers(priv);
1235 free_rx_pointers(priv);
fe192a49
GL
1236 if (priv->phy_node)
1237 of_node_put(priv->phy_node);
1238 if (priv->tbi_node)
1239 of_node_put(priv->tbi_node);
1da177e4 1240 free_netdev(dev);
bb40dcbb 1241 return err;
1da177e4
LT
1242}
1243
2dc11581 1244static int gfar_remove(struct platform_device *ofdev)
1da177e4 1245{
b31a1d8b 1246 struct gfar_private *priv = dev_get_drvdata(&ofdev->dev);
1da177e4 1247
fe192a49
GL
1248 if (priv->phy_node)
1249 of_node_put(priv->phy_node);
1250 if (priv->tbi_node)
1251 of_node_put(priv->tbi_node);
1252
b31a1d8b 1253 dev_set_drvdata(&ofdev->dev, NULL);
1da177e4 1254
d9d8e041 1255 unregister_netdev(priv->ndev);
46ceb60c 1256 unmap_group_regs(priv);
4826857f 1257 free_netdev(priv->ndev);
1da177e4
LT
1258
1259 return 0;
1260}
1261
d87eb127 1262#ifdef CONFIG_PM
be926fc4
AV
1263
1264static int gfar_suspend(struct device *dev)
d87eb127 1265{
be926fc4
AV
1266 struct gfar_private *priv = dev_get_drvdata(dev);
1267 struct net_device *ndev = priv->ndev;
46ceb60c 1268 struct gfar __iomem *regs = priv->gfargrp[0].regs;
d87eb127
SW
1269 unsigned long flags;
1270 u32 tempval;
1271
1272 int magic_packet = priv->wol_en &&
b31a1d8b 1273 (priv->device_flags & FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
d87eb127 1274
be926fc4 1275 netif_device_detach(ndev);
d87eb127 1276
be926fc4 1277 if (netif_running(ndev)) {
fba4ed03
SG
1278
1279 local_irq_save(flags);
1280 lock_tx_qs(priv);
1281 lock_rx_qs(priv);
d87eb127 1282
be926fc4 1283 gfar_halt_nodisable(ndev);
d87eb127
SW
1284
1285 /* Disable Tx, and Rx if wake-on-LAN is disabled. */
f4983704 1286 tempval = gfar_read(&regs->maccfg1);
d87eb127
SW
1287
1288 tempval &= ~MACCFG1_TX_EN;
1289
1290 if (!magic_packet)
1291 tempval &= ~MACCFG1_RX_EN;
1292
f4983704 1293 gfar_write(&regs->maccfg1, tempval);
d87eb127 1294
fba4ed03
SG
1295 unlock_rx_qs(priv);
1296 unlock_tx_qs(priv);
1297 local_irq_restore(flags);
d87eb127 1298
46ceb60c 1299 disable_napi(priv);
d87eb127
SW
1300
1301 if (magic_packet) {
1302 /* Enable interrupt on Magic Packet */
f4983704 1303 gfar_write(&regs->imask, IMASK_MAG);
d87eb127
SW
1304
1305 /* Enable Magic Packet mode */
f4983704 1306 tempval = gfar_read(&regs->maccfg2);
d87eb127 1307 tempval |= MACCFG2_MPEN;
f4983704 1308 gfar_write(&regs->maccfg2, tempval);
d87eb127
SW
1309 } else {
1310 phy_stop(priv->phydev);
1311 }
1312 }
1313
1314 return 0;
1315}
1316
be926fc4 1317static int gfar_resume(struct device *dev)
d87eb127 1318{
be926fc4
AV
1319 struct gfar_private *priv = dev_get_drvdata(dev);
1320 struct net_device *ndev = priv->ndev;
46ceb60c 1321 struct gfar __iomem *regs = priv->gfargrp[0].regs;
d87eb127
SW
1322 unsigned long flags;
1323 u32 tempval;
1324 int magic_packet = priv->wol_en &&
b31a1d8b 1325 (priv->device_flags & FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
d87eb127 1326
be926fc4
AV
1327 if (!netif_running(ndev)) {
1328 netif_device_attach(ndev);
d87eb127
SW
1329 return 0;
1330 }
1331
1332 if (!magic_packet && priv->phydev)
1333 phy_start(priv->phydev);
1334
1335 /* Disable Magic Packet mode, in case something
1336 * else woke us up.
1337 */
fba4ed03
SG
1338 local_irq_save(flags);
1339 lock_tx_qs(priv);
1340 lock_rx_qs(priv);
d87eb127 1341
f4983704 1342 tempval = gfar_read(&regs->maccfg2);
d87eb127 1343 tempval &= ~MACCFG2_MPEN;
f4983704 1344 gfar_write(&regs->maccfg2, tempval);
d87eb127 1345
be926fc4 1346 gfar_start(ndev);
d87eb127 1347
fba4ed03
SG
1348 unlock_rx_qs(priv);
1349 unlock_tx_qs(priv);
1350 local_irq_restore(flags);
d87eb127 1351
be926fc4
AV
1352 netif_device_attach(ndev);
1353
46ceb60c 1354 enable_napi(priv);
be926fc4
AV
1355
1356 return 0;
1357}
1358
1359static int gfar_restore(struct device *dev)
1360{
1361 struct gfar_private *priv = dev_get_drvdata(dev);
1362 struct net_device *ndev = priv->ndev;
1363
1364 if (!netif_running(ndev))
1365 return 0;
1366
1367 gfar_init_bds(ndev);
1368 init_registers(ndev);
1369 gfar_set_mac_address(ndev);
1370 gfar_init_mac(ndev);
1371 gfar_start(ndev);
1372
1373 priv->oldlink = 0;
1374 priv->oldspeed = 0;
1375 priv->oldduplex = -1;
1376
1377 if (priv->phydev)
1378 phy_start(priv->phydev);
d87eb127 1379
be926fc4 1380 netif_device_attach(ndev);
5ea681d4 1381 enable_napi(priv);
d87eb127
SW
1382
1383 return 0;
1384}
be926fc4
AV
1385
1386static struct dev_pm_ops gfar_pm_ops = {
1387 .suspend = gfar_suspend,
1388 .resume = gfar_resume,
1389 .freeze = gfar_suspend,
1390 .thaw = gfar_resume,
1391 .restore = gfar_restore,
1392};
1393
1394#define GFAR_PM_OPS (&gfar_pm_ops)
1395
d87eb127 1396#else
be926fc4
AV
1397
1398#define GFAR_PM_OPS NULL
be926fc4 1399
d87eb127 1400#endif
1da177e4 1401
e8a2b6a4
AF
1402/* Reads the controller's registers to determine what interface
1403 * connects it to the PHY.
1404 */
1405static phy_interface_t gfar_get_interface(struct net_device *dev)
1406{
1407 struct gfar_private *priv = netdev_priv(dev);
46ceb60c 1408 struct gfar __iomem *regs = priv->gfargrp[0].regs;
f4983704
SG
1409 u32 ecntrl;
1410
f4983704 1411 ecntrl = gfar_read(&regs->ecntrl);
e8a2b6a4
AF
1412
1413 if (ecntrl & ECNTRL_SGMII_MODE)
1414 return PHY_INTERFACE_MODE_SGMII;
1415
1416 if (ecntrl & ECNTRL_TBI_MODE) {
1417 if (ecntrl & ECNTRL_REDUCED_MODE)
1418 return PHY_INTERFACE_MODE_RTBI;
1419 else
1420 return PHY_INTERFACE_MODE_TBI;
1421 }
1422
1423 if (ecntrl & ECNTRL_REDUCED_MODE) {
1424 if (ecntrl & ECNTRL_REDUCED_MII_MODE)
1425 return PHY_INTERFACE_MODE_RMII;
7132ab7f 1426 else {
b31a1d8b 1427 phy_interface_t interface = priv->interface;
7132ab7f
AF
1428
1429 /*
1430 * This isn't autodetected right now, so it must
1431 * be set by the device tree or platform code.
1432 */
1433 if (interface == PHY_INTERFACE_MODE_RGMII_ID)
1434 return PHY_INTERFACE_MODE_RGMII_ID;
1435
e8a2b6a4 1436 return PHY_INTERFACE_MODE_RGMII;
7132ab7f 1437 }
e8a2b6a4
AF
1438 }
1439
b31a1d8b 1440 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT)
e8a2b6a4
AF
1441 return PHY_INTERFACE_MODE_GMII;
1442
1443 return PHY_INTERFACE_MODE_MII;
1444}
1445
1446
bb40dcbb
AF
1447/* Initializes driver's PHY state, and attaches to the PHY.
1448 * Returns 0 on success.
1da177e4
LT
1449 */
1450static int init_phy(struct net_device *dev)
1451{
1452 struct gfar_private *priv = netdev_priv(dev);
bb40dcbb 1453 uint gigabit_support =
b31a1d8b 1454 priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT ?
bb40dcbb 1455 SUPPORTED_1000baseT_Full : 0;
e8a2b6a4 1456 phy_interface_t interface;
1da177e4
LT
1457
1458 priv->oldlink = 0;
1459 priv->oldspeed = 0;
1460 priv->oldduplex = -1;
1461
e8a2b6a4
AF
1462 interface = gfar_get_interface(dev);
1463
1db780f8
AV
1464 priv->phydev = of_phy_connect(dev, priv->phy_node, &adjust_link, 0,
1465 interface);
1466 if (!priv->phydev)
1467 priv->phydev = of_phy_connect_fixed_link(dev, &adjust_link,
1468 interface);
1469 if (!priv->phydev) {
1470 dev_err(&dev->dev, "could not attach to PHY\n");
1471 return -ENODEV;
fe192a49 1472 }
1da177e4 1473
d3c12873
KJ
1474 if (interface == PHY_INTERFACE_MODE_SGMII)
1475 gfar_configure_serdes(dev);
1476
bb40dcbb 1477 /* Remove any features not supported by the controller */
fe192a49
GL
1478 priv->phydev->supported &= (GFAR_SUPPORTED | gigabit_support);
1479 priv->phydev->advertising = priv->phydev->supported;
1da177e4
LT
1480
1481 return 0;
1da177e4
LT
1482}
1483
d0313587
PG
1484/*
1485 * Initialize TBI PHY interface for communicating with the
1486 * SERDES lynx PHY on the chip. We communicate with this PHY
1487 * through the MDIO bus on each controller, treating it as a
1488 * "normal" PHY at the address found in the TBIPA register. We assume
1489 * that the TBIPA register is valid. Either the MDIO bus code will set
1490 * it to a value that doesn't conflict with other PHYs on the bus, or the
1491 * value doesn't matter, as there are no other PHYs on the bus.
1492 */
d3c12873
KJ
1493static void gfar_configure_serdes(struct net_device *dev)
1494{
1495 struct gfar_private *priv = netdev_priv(dev);
fe192a49
GL
1496 struct phy_device *tbiphy;
1497
1498 if (!priv->tbi_node) {
1499 dev_warn(&dev->dev, "error: SGMII mode requires that the "
1500 "device tree specify a tbi-handle\n");
1501 return;
1502 }
c132419e 1503
fe192a49
GL
1504 tbiphy = of_phy_find_device(priv->tbi_node);
1505 if (!tbiphy) {
1506 dev_err(&dev->dev, "error: Could not get TBI device\n");
b31a1d8b
AF
1507 return;
1508 }
d3c12873 1509
b31a1d8b
AF
1510 /*
1511 * If the link is already up, we must already be ok, and don't need to
bdb59f94
TP
1512 * configure and reset the TBI<->SerDes link. Maybe U-Boot configured
1513 * everything for us? Resetting it takes the link down and requires
1514 * several seconds for it to come back.
1515 */
fe192a49 1516 if (phy_read(tbiphy, MII_BMSR) & BMSR_LSTATUS)
b31a1d8b 1517 return;
d3c12873 1518
d0313587 1519 /* Single clk mode, mii mode off(for serdes communication) */
fe192a49 1520 phy_write(tbiphy, MII_TBICON, TBICON_CLK_SELECT);
d3c12873 1521
fe192a49 1522 phy_write(tbiphy, MII_ADVERTISE,
d3c12873
KJ
1523 ADVERTISE_1000XFULL | ADVERTISE_1000XPAUSE |
1524 ADVERTISE_1000XPSE_ASYM);
1525
fe192a49 1526 phy_write(tbiphy, MII_BMCR, BMCR_ANENABLE |
d3c12873
KJ
1527 BMCR_ANRESTART | BMCR_FULLDPLX | BMCR_SPEED1000);
1528}
1529
1da177e4
LT
1530static void init_registers(struct net_device *dev)
1531{
1532 struct gfar_private *priv = netdev_priv(dev);
f4983704 1533 struct gfar __iomem *regs = NULL;
46ceb60c 1534 int i = 0;
1da177e4 1535
46ceb60c
SG
1536 for (i = 0; i < priv->num_grps; i++) {
1537 regs = priv->gfargrp[i].regs;
1538 /* Clear IEVENT */
1539 gfar_write(&regs->ievent, IEVENT_INIT_CLEAR);
1da177e4 1540
46ceb60c
SG
1541 /* Initialize IMASK */
1542 gfar_write(&regs->imask, IMASK_INIT_CLEAR);
1543 }
1da177e4 1544
46ceb60c 1545 regs = priv->gfargrp[0].regs;
1da177e4 1546 /* Init hash registers to zero */
f4983704
SG
1547 gfar_write(&regs->igaddr0, 0);
1548 gfar_write(&regs->igaddr1, 0);
1549 gfar_write(&regs->igaddr2, 0);
1550 gfar_write(&regs->igaddr3, 0);
1551 gfar_write(&regs->igaddr4, 0);
1552 gfar_write(&regs->igaddr5, 0);
1553 gfar_write(&regs->igaddr6, 0);
1554 gfar_write(&regs->igaddr7, 0);
1555
1556 gfar_write(&regs->gaddr0, 0);
1557 gfar_write(&regs->gaddr1, 0);
1558 gfar_write(&regs->gaddr2, 0);
1559 gfar_write(&regs->gaddr3, 0);
1560 gfar_write(&regs->gaddr4, 0);
1561 gfar_write(&regs->gaddr5, 0);
1562 gfar_write(&regs->gaddr6, 0);
1563 gfar_write(&regs->gaddr7, 0);
1da177e4 1564
1da177e4 1565 /* Zero out the rmon mib registers if it has them */
b31a1d8b 1566 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_RMON) {
f4983704 1567 memset_io(&(regs->rmon), 0, sizeof (struct rmon_mib));
1da177e4
LT
1568
1569 /* Mask off the CAM interrupts */
f4983704
SG
1570 gfar_write(&regs->rmon.cam1, 0xffffffff);
1571 gfar_write(&regs->rmon.cam2, 0xffffffff);
1da177e4
LT
1572 }
1573
1574 /* Initialize the max receive buffer length */
f4983704 1575 gfar_write(&regs->mrblr, priv->rx_buffer_size);
1da177e4 1576
1da177e4 1577 /* Initialize the Minimum Frame Length Register */
f4983704 1578 gfar_write(&regs->minflr, MINFLR_INIT_SETTINGS);
1da177e4
LT
1579}
1580
511d934f
AV
1581static int __gfar_is_rx_idle(struct gfar_private *priv)
1582{
1583 u32 res;
1584
1585 /*
1586 * Normaly TSEC should not hang on GRS commands, so we should
1587 * actually wait for IEVENT_GRSC flag.
1588 */
1589 if (likely(!gfar_has_errata(priv, GFAR_ERRATA_A002)))
1590 return 0;
1591
1592 /*
1593 * Read the eTSEC register at offset 0xD1C. If bits 7-14 are
1594 * the same as bits 23-30, the eTSEC Rx is assumed to be idle
1595 * and the Rx can be safely reset.
1596 */
1597 res = gfar_read((void __iomem *)priv->gfargrp[0].regs + 0xd1c);
1598 res &= 0x7f807f80;
1599 if ((res & 0xffff) == (res >> 16))
1600 return 1;
1601
1602 return 0;
1603}
0bbaf069
KG
1604
1605/* Halt the receive and transmit queues */
d87eb127 1606static void gfar_halt_nodisable(struct net_device *dev)
1da177e4
LT
1607{
1608 struct gfar_private *priv = netdev_priv(dev);
46ceb60c 1609 struct gfar __iomem *regs = NULL;
1da177e4 1610 u32 tempval;
46ceb60c 1611 int i = 0;
1da177e4 1612
46ceb60c
SG
1613 for (i = 0; i < priv->num_grps; i++) {
1614 regs = priv->gfargrp[i].regs;
1615 /* Mask all interrupts */
1616 gfar_write(&regs->imask, IMASK_INIT_CLEAR);
1da177e4 1617
46ceb60c
SG
1618 /* Clear all interrupts */
1619 gfar_write(&regs->ievent, IEVENT_INIT_CLEAR);
1620 }
1da177e4 1621
46ceb60c 1622 regs = priv->gfargrp[0].regs;
1da177e4 1623 /* Stop the DMA, and wait for it to stop */
f4983704 1624 tempval = gfar_read(&regs->dmactrl);
1da177e4
LT
1625 if ((tempval & (DMACTRL_GRS | DMACTRL_GTS))
1626 != (DMACTRL_GRS | DMACTRL_GTS)) {
511d934f
AV
1627 int ret;
1628
1da177e4 1629 tempval |= (DMACTRL_GRS | DMACTRL_GTS);
f4983704 1630 gfar_write(&regs->dmactrl, tempval);
1da177e4 1631
511d934f
AV
1632 do {
1633 ret = spin_event_timeout(((gfar_read(&regs->ievent) &
1634 (IEVENT_GRSC | IEVENT_GTSC)) ==
1635 (IEVENT_GRSC | IEVENT_GTSC)), 1000000, 0);
1636 if (!ret && !(gfar_read(&regs->ievent) & IEVENT_GRSC))
1637 ret = __gfar_is_rx_idle(priv);
1638 } while (!ret);
1da177e4 1639 }
d87eb127 1640}
d87eb127
SW
1641
1642/* Halt the receive and transmit queues */
1643void gfar_halt(struct net_device *dev)
1644{
1645 struct gfar_private *priv = netdev_priv(dev);
46ceb60c 1646 struct gfar __iomem *regs = priv->gfargrp[0].regs;
d87eb127 1647 u32 tempval;
1da177e4 1648
2a54adc3
SW
1649 gfar_halt_nodisable(dev);
1650
1da177e4
LT
1651 /* Disable Rx and Tx */
1652 tempval = gfar_read(&regs->maccfg1);
1653 tempval &= ~(MACCFG1_RX_EN | MACCFG1_TX_EN);
1654 gfar_write(&regs->maccfg1, tempval);
0bbaf069
KG
1655}
1656
46ceb60c
SG
1657static void free_grp_irqs(struct gfar_priv_grp *grp)
1658{
1659 free_irq(grp->interruptError, grp);
1660 free_irq(grp->interruptTransmit, grp);
1661 free_irq(grp->interruptReceive, grp);
1662}
1663
0bbaf069
KG
1664void stop_gfar(struct net_device *dev)
1665{
1666 struct gfar_private *priv = netdev_priv(dev);
0bbaf069 1667 unsigned long flags;
46ceb60c 1668 int i;
0bbaf069 1669
bb40dcbb
AF
1670 phy_stop(priv->phydev);
1671
a12f801d 1672
0bbaf069 1673 /* Lock it down */
fba4ed03
SG
1674 local_irq_save(flags);
1675 lock_tx_qs(priv);
1676 lock_rx_qs(priv);
0bbaf069 1677
0bbaf069 1678 gfar_halt(dev);
1da177e4 1679
fba4ed03
SG
1680 unlock_rx_qs(priv);
1681 unlock_tx_qs(priv);
1682 local_irq_restore(flags);
1da177e4
LT
1683
1684 /* Free the IRQs */
b31a1d8b 1685 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
46ceb60c
SG
1686 for (i = 0; i < priv->num_grps; i++)
1687 free_grp_irqs(&priv->gfargrp[i]);
1da177e4 1688 } else {
46ceb60c
SG
1689 for (i = 0; i < priv->num_grps; i++)
1690 free_irq(priv->gfargrp[i].interruptTransmit,
1691 &priv->gfargrp[i]);
1da177e4
LT
1692 }
1693
1694 free_skb_resources(priv);
1da177e4
LT
1695}
1696
fba4ed03 1697static void free_skb_tx_queue(struct gfar_priv_tx_q *tx_queue)
1da177e4 1698{
1da177e4 1699 struct txbd8 *txbdp;
fba4ed03 1700 struct gfar_private *priv = netdev_priv(tx_queue->dev);
4669bc90 1701 int i, j;
1da177e4 1702
a12f801d 1703 txbdp = tx_queue->tx_bd_base;
1da177e4 1704
a12f801d
SG
1705 for (i = 0; i < tx_queue->tx_ring_size; i++) {
1706 if (!tx_queue->tx_skbuff[i])
4669bc90 1707 continue;
1da177e4 1708
4826857f 1709 dma_unmap_single(&priv->ofdev->dev, txbdp->bufPtr,
4669bc90
DH
1710 txbdp->length, DMA_TO_DEVICE);
1711 txbdp->lstatus = 0;
fba4ed03
SG
1712 for (j = 0; j < skb_shinfo(tx_queue->tx_skbuff[i])->nr_frags;
1713 j++) {
4669bc90 1714 txbdp++;
4826857f 1715 dma_unmap_page(&priv->ofdev->dev, txbdp->bufPtr,
4669bc90 1716 txbdp->length, DMA_TO_DEVICE);
1da177e4 1717 }
ad5da7ab 1718 txbdp++;
a12f801d
SG
1719 dev_kfree_skb_any(tx_queue->tx_skbuff[i]);
1720 tx_queue->tx_skbuff[i] = NULL;
1da177e4 1721 }
a12f801d 1722 kfree(tx_queue->tx_skbuff);
fba4ed03 1723}
1da177e4 1724
fba4ed03
SG
1725static void free_skb_rx_queue(struct gfar_priv_rx_q *rx_queue)
1726{
1727 struct rxbd8 *rxbdp;
1728 struct gfar_private *priv = netdev_priv(rx_queue->dev);
1729 int i;
1da177e4 1730
fba4ed03 1731 rxbdp = rx_queue->rx_bd_base;
1da177e4 1732
a12f801d
SG
1733 for (i = 0; i < rx_queue->rx_ring_size; i++) {
1734 if (rx_queue->rx_skbuff[i]) {
fba4ed03
SG
1735 dma_unmap_single(&priv->ofdev->dev,
1736 rxbdp->bufPtr, priv->rx_buffer_size,
e69edd21 1737 DMA_FROM_DEVICE);
a12f801d
SG
1738 dev_kfree_skb_any(rx_queue->rx_skbuff[i]);
1739 rx_queue->rx_skbuff[i] = NULL;
1da177e4 1740 }
e69edd21
AV
1741 rxbdp->lstatus = 0;
1742 rxbdp->bufPtr = 0;
1743 rxbdp++;
1da177e4 1744 }
a12f801d 1745 kfree(rx_queue->rx_skbuff);
fba4ed03 1746}
e69edd21 1747
fba4ed03
SG
1748/* If there are any tx skbs or rx skbs still around, free them.
1749 * Then free tx_skbuff and rx_skbuff */
1750static void free_skb_resources(struct gfar_private *priv)
1751{
1752 struct gfar_priv_tx_q *tx_queue = NULL;
1753 struct gfar_priv_rx_q *rx_queue = NULL;
1754 int i;
1755
1756 /* Go through all the buffer descriptors and free their data buffers */
1757 for (i = 0; i < priv->num_tx_queues; i++) {
1758 tx_queue = priv->tx_queue[i];
7c0d10d3 1759 if(tx_queue->tx_skbuff)
fba4ed03
SG
1760 free_skb_tx_queue(tx_queue);
1761 }
1762
1763 for (i = 0; i < priv->num_rx_queues; i++) {
1764 rx_queue = priv->rx_queue[i];
7c0d10d3 1765 if(rx_queue->rx_skbuff)
fba4ed03
SG
1766 free_skb_rx_queue(rx_queue);
1767 }
1768
1769 dma_free_coherent(&priv->ofdev->dev,
1770 sizeof(struct txbd8) * priv->total_tx_ring_size +
1771 sizeof(struct rxbd8) * priv->total_rx_ring_size,
1772 priv->tx_queue[0]->tx_bd_base,
1773 priv->tx_queue[0]->tx_bd_dma_base);
7df9c43f 1774 skb_queue_purge(&priv->rx_recycle);
1da177e4
LT
1775}
1776
0bbaf069
KG
1777void gfar_start(struct net_device *dev)
1778{
1779 struct gfar_private *priv = netdev_priv(dev);
46ceb60c 1780 struct gfar __iomem *regs = priv->gfargrp[0].regs;
0bbaf069 1781 u32 tempval;
46ceb60c 1782 int i = 0;
0bbaf069
KG
1783
1784 /* Enable Rx and Tx in MACCFG1 */
1785 tempval = gfar_read(&regs->maccfg1);
1786 tempval |= (MACCFG1_RX_EN | MACCFG1_TX_EN);
1787 gfar_write(&regs->maccfg1, tempval);
1788
1789 /* Initialize DMACTRL to have WWR and WOP */
f4983704 1790 tempval = gfar_read(&regs->dmactrl);
0bbaf069 1791 tempval |= DMACTRL_INIT_SETTINGS;
f4983704 1792 gfar_write(&regs->dmactrl, tempval);
0bbaf069 1793
0bbaf069 1794 /* Make sure we aren't stopped */
f4983704 1795 tempval = gfar_read(&regs->dmactrl);
0bbaf069 1796 tempval &= ~(DMACTRL_GRS | DMACTRL_GTS);
f4983704 1797 gfar_write(&regs->dmactrl, tempval);
0bbaf069 1798
46ceb60c
SG
1799 for (i = 0; i < priv->num_grps; i++) {
1800 regs = priv->gfargrp[i].regs;
1801 /* Clear THLT/RHLT, so that the DMA starts polling now */
1802 gfar_write(&regs->tstat, priv->gfargrp[i].tstat);
1803 gfar_write(&regs->rstat, priv->gfargrp[i].rstat);
1804 /* Unmask the interrupts we look for */
1805 gfar_write(&regs->imask, IMASK_DEFAULT);
1806 }
12dea57b 1807
1ae5dc34 1808 dev->trans_start = jiffies; /* prevent tx timeout */
0bbaf069
KG
1809}
1810
46ceb60c 1811void gfar_configure_coalescing(struct gfar_private *priv,
18294ad1 1812 unsigned long tx_mask, unsigned long rx_mask)
1da177e4 1813{
46ceb60c 1814 struct gfar __iomem *regs = priv->gfargrp[0].regs;
18294ad1 1815 u32 __iomem *baddr;
46ceb60c 1816 int i = 0;
1da177e4 1817
46ceb60c
SG
1818 /* Backward compatible case ---- even if we enable
1819 * multiple queues, there's only single reg to program
1820 */
1821 gfar_write(&regs->txic, 0);
1822 if(likely(priv->tx_queue[0]->txcoalescing))
1823 gfar_write(&regs->txic, priv->tx_queue[0]->txic);
1da177e4 1824
46ceb60c
SG
1825 gfar_write(&regs->rxic, 0);
1826 if(unlikely(priv->rx_queue[0]->rxcoalescing))
1827 gfar_write(&regs->rxic, priv->rx_queue[0]->rxic);
815b97c6 1828
46ceb60c
SG
1829 if (priv->mode == MQ_MG_MODE) {
1830 baddr = &regs->txic0;
984b3f57 1831 for_each_set_bit(i, &tx_mask, priv->num_tx_queues) {
46ceb60c
SG
1832 if (likely(priv->tx_queue[i]->txcoalescing)) {
1833 gfar_write(baddr + i, 0);
1834 gfar_write(baddr + i, priv->tx_queue[i]->txic);
1835 }
1836 }
1837
1838 baddr = &regs->rxic0;
984b3f57 1839 for_each_set_bit(i, &rx_mask, priv->num_rx_queues) {
46ceb60c
SG
1840 if (likely(priv->rx_queue[i]->rxcoalescing)) {
1841 gfar_write(baddr + i, 0);
1842 gfar_write(baddr + i, priv->rx_queue[i]->rxic);
1843 }
1844 }
1845 }
1846}
1847
1848static int register_grp_irqs(struct gfar_priv_grp *grp)
1849{
1850 struct gfar_private *priv = grp->priv;
1851 struct net_device *dev = priv->ndev;
1852 int err;
1da177e4 1853
1da177e4
LT
1854 /* If the device has multiple interrupts, register for
1855 * them. Otherwise, only register for the one */
b31a1d8b 1856 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
0bbaf069 1857 /* Install our interrupt handlers for Error,
1da177e4 1858 * Transmit, and Receive */
46ceb60c
SG
1859 if ((err = request_irq(grp->interruptError, gfar_error, 0,
1860 grp->int_name_er,grp)) < 0) {
0bbaf069 1861 if (netif_msg_intr(priv))
46ceb60c
SG
1862 printk(KERN_ERR "%s: Can't get IRQ %d\n",
1863 dev->name, grp->interruptError);
1864
2145f1af 1865 goto err_irq_fail;
1da177e4
LT
1866 }
1867
46ceb60c
SG
1868 if ((err = request_irq(grp->interruptTransmit, gfar_transmit,
1869 0, grp->int_name_tx, grp)) < 0) {
0bbaf069 1870 if (netif_msg_intr(priv))
46ceb60c
SG
1871 printk(KERN_ERR "%s: Can't get IRQ %d\n",
1872 dev->name, grp->interruptTransmit);
1da177e4
LT
1873 goto tx_irq_fail;
1874 }
1875
46ceb60c
SG
1876 if ((err = request_irq(grp->interruptReceive, gfar_receive, 0,
1877 grp->int_name_rx, grp)) < 0) {
0bbaf069 1878 if (netif_msg_intr(priv))
46ceb60c
SG
1879 printk(KERN_ERR "%s: Can't get IRQ %d\n",
1880 dev->name, grp->interruptReceive);
1da177e4
LT
1881 goto rx_irq_fail;
1882 }
1883 } else {
46ceb60c
SG
1884 if ((err = request_irq(grp->interruptTransmit, gfar_interrupt, 0,
1885 grp->int_name_tx, grp)) < 0) {
0bbaf069 1886 if (netif_msg_intr(priv))
46ceb60c
SG
1887 printk(KERN_ERR "%s: Can't get IRQ %d\n",
1888 dev->name, grp->interruptTransmit);
1da177e4
LT
1889 goto err_irq_fail;
1890 }
1891 }
1892
46ceb60c
SG
1893 return 0;
1894
1895rx_irq_fail:
1896 free_irq(grp->interruptTransmit, grp);
1897tx_irq_fail:
1898 free_irq(grp->interruptError, grp);
1899err_irq_fail:
1900 return err;
1901
1902}
1903
1904/* Bring the controller up and running */
1905int startup_gfar(struct net_device *ndev)
1906{
1907 struct gfar_private *priv = netdev_priv(ndev);
1908 struct gfar __iomem *regs = NULL;
1909 int err, i, j;
1910
1911 for (i = 0; i < priv->num_grps; i++) {
1912 regs= priv->gfargrp[i].regs;
1913 gfar_write(&regs->imask, IMASK_INIT_CLEAR);
1914 }
1915
1916 regs= priv->gfargrp[0].regs;
1917 err = gfar_alloc_skb_resources(ndev);
1918 if (err)
1919 return err;
1920
1921 gfar_init_mac(ndev);
1922
1923 for (i = 0; i < priv->num_grps; i++) {
1924 err = register_grp_irqs(&priv->gfargrp[i]);
1925 if (err) {
1926 for (j = 0; j < i; j++)
1927 free_grp_irqs(&priv->gfargrp[j]);
ff76015f 1928 goto irq_fail;
46ceb60c
SG
1929 }
1930 }
1931
7f7f5316 1932 /* Start the controller */
ccc05c6e 1933 gfar_start(ndev);
1da177e4 1934
826aa4a0
AV
1935 phy_start(priv->phydev);
1936
46ceb60c
SG
1937 gfar_configure_coalescing(priv, 0xFF, 0xFF);
1938
1da177e4
LT
1939 return 0;
1940
46ceb60c 1941irq_fail:
e69edd21 1942 free_skb_resources(priv);
1da177e4
LT
1943 return err;
1944}
1945
1946/* Called when something needs to use the ethernet device */
1947/* Returns 0 for success. */
1948static int gfar_enet_open(struct net_device *dev)
1949{
94e8cc35 1950 struct gfar_private *priv = netdev_priv(dev);
1da177e4
LT
1951 int err;
1952
46ceb60c 1953 enable_napi(priv);
bea3348e 1954
0fd56bb5
AF
1955 skb_queue_head_init(&priv->rx_recycle);
1956
1da177e4
LT
1957 /* Initialize a bunch of registers */
1958 init_registers(dev);
1959
1960 gfar_set_mac_address(dev);
1961
1962 err = init_phy(dev);
1963
a12f801d 1964 if (err) {
46ceb60c 1965 disable_napi(priv);
1da177e4 1966 return err;
bea3348e 1967 }
1da177e4
LT
1968
1969 err = startup_gfar(dev);
db0e8e3f 1970 if (err) {
46ceb60c 1971 disable_napi(priv);
db0e8e3f
AV
1972 return err;
1973 }
1da177e4 1974
fba4ed03 1975 netif_tx_start_all_queues(dev);
1da177e4 1976
2884e5cc
AV
1977 device_set_wakeup_enable(&dev->dev, priv->wol_en);
1978
1da177e4
LT
1979 return err;
1980}
1981
54dc79fe 1982static inline struct txfcb *gfar_add_fcb(struct sk_buff *skb)
0bbaf069 1983{
54dc79fe 1984 struct txfcb *fcb = (struct txfcb *)skb_push(skb, GMAC_FCB_LEN);
6c31d55f
KG
1985
1986 memset(fcb, 0, GMAC_FCB_LEN);
0bbaf069 1987
0bbaf069
KG
1988 return fcb;
1989}
1990
1991static inline void gfar_tx_checksum(struct sk_buff *skb, struct txfcb *fcb)
1992{
7f7f5316 1993 u8 flags = 0;
0bbaf069
KG
1994
1995 /* If we're here, it's a IP packet with a TCP or UDP
1996 * payload. We set it to checksum, using a pseudo-header
1997 * we provide
1998 */
7f7f5316 1999 flags = TXFCB_DEFAULT;
0bbaf069 2000
7f7f5316
AF
2001 /* Tell the controller what the protocol is */
2002 /* And provide the already calculated phcs */
eddc9ec5 2003 if (ip_hdr(skb)->protocol == IPPROTO_UDP) {
7f7f5316 2004 flags |= TXFCB_UDP;
4bedb452 2005 fcb->phcs = udp_hdr(skb)->check;
7f7f5316 2006 } else
8da32de5 2007 fcb->phcs = tcp_hdr(skb)->check;
0bbaf069
KG
2008
2009 /* l3os is the distance between the start of the
2010 * frame (skb->data) and the start of the IP hdr.
2011 * l4os is the distance between the start of the
2012 * l3 hdr and the l4 hdr */
bbe735e4 2013 fcb->l3os = (u16)(skb_network_offset(skb) - GMAC_FCB_LEN);
cfe1fc77 2014 fcb->l4os = skb_network_header_len(skb);
0bbaf069 2015
7f7f5316 2016 fcb->flags = flags;
0bbaf069
KG
2017}
2018
7f7f5316 2019void inline gfar_tx_vlan(struct sk_buff *skb, struct txfcb *fcb)
0bbaf069 2020{
7f7f5316 2021 fcb->flags |= TXFCB_VLN;
0bbaf069
KG
2022 fcb->vlctl = vlan_tx_tag_get(skb);
2023}
2024
4669bc90
DH
2025static inline struct txbd8 *skip_txbd(struct txbd8 *bdp, int stride,
2026 struct txbd8 *base, int ring_size)
2027{
2028 struct txbd8 *new_bd = bdp + stride;
2029
2030 return (new_bd >= (base + ring_size)) ? (new_bd - ring_size) : new_bd;
2031}
2032
2033static inline struct txbd8 *next_txbd(struct txbd8 *bdp, struct txbd8 *base,
2034 int ring_size)
2035{
2036 return skip_txbd(bdp, 1, base, ring_size);
2037}
2038
1da177e4
LT
2039/* This is called by the kernel when a frame is ready for transmission. */
2040/* It is pointed to by the dev->hard_start_xmit function pointer */
2041static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev)
2042{
2043 struct gfar_private *priv = netdev_priv(dev);
a12f801d 2044 struct gfar_priv_tx_q *tx_queue = NULL;
fba4ed03 2045 struct netdev_queue *txq;
f4983704 2046 struct gfar __iomem *regs = NULL;
0bbaf069 2047 struct txfcb *fcb = NULL;
f0ee7acf 2048 struct txbd8 *txbdp, *txbdp_start, *base, *txbdp_tstamp = NULL;
5a5efed4 2049 u32 lstatus;
f0ee7acf 2050 int i, rq = 0, do_tstamp = 0;
4669bc90 2051 u32 bufaddr;
fef6108d 2052 unsigned long flags;
f0ee7acf 2053 unsigned int nr_frags, nr_txbds, length;
fba4ed03 2054
deb90eac
AV
2055 /*
2056 * TOE=1 frames larger than 2500 bytes may see excess delays
2057 * before start of transmission.
2058 */
2059 if (unlikely(gfar_has_errata(priv, GFAR_ERRATA_76) &&
2060 skb->ip_summed == CHECKSUM_PARTIAL &&
2061 skb->len > 2500)) {
2062 int ret;
2063
2064 ret = skb_checksum_help(skb);
2065 if (ret)
2066 return ret;
2067 }
2068
fba4ed03
SG
2069 rq = skb->queue_mapping;
2070 tx_queue = priv->tx_queue[rq];
2071 txq = netdev_get_tx_queue(dev, rq);
a12f801d 2072 base = tx_queue->tx_bd_base;
46ceb60c 2073 regs = tx_queue->grp->regs;
f0ee7acf
MR
2074
2075 /* check if time stamp should be generated */
2244d07b
OH
2076 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP &&
2077 priv->hwts_tx_en))
f0ee7acf 2078 do_tstamp = 1;
4669bc90 2079
5b28beaf
LY
2080 /* make space for additional header when fcb is needed */
2081 if (((skb->ip_summed == CHECKSUM_PARTIAL) ||
eab6d18d 2082 vlan_tx_tag_present(skb) ||
f0ee7acf 2083 unlikely(do_tstamp)) &&
5b28beaf 2084 (skb_headroom(skb) < GMAC_FCB_LEN)) {
54dc79fe
SH
2085 struct sk_buff *skb_new;
2086
2087 skb_new = skb_realloc_headroom(skb, GMAC_FCB_LEN);
2088 if (!skb_new) {
2089 dev->stats.tx_errors++;
bd14ba84 2090 kfree_skb(skb);
54dc79fe
SH
2091 return NETDEV_TX_OK;
2092 }
2093 kfree_skb(skb);
2094 skb = skb_new;
2095 }
2096
4669bc90
DH
2097 /* total number of fragments in the SKB */
2098 nr_frags = skb_shinfo(skb)->nr_frags;
2099
f0ee7acf
MR
2100 /* calculate the required number of TxBDs for this skb */
2101 if (unlikely(do_tstamp))
2102 nr_txbds = nr_frags + 2;
2103 else
2104 nr_txbds = nr_frags + 1;
2105
4669bc90 2106 /* check if there is space to queue this packet */
f0ee7acf 2107 if (nr_txbds > tx_queue->num_txbdfree) {
4669bc90 2108 /* no space, stop the queue */
fba4ed03 2109 netif_tx_stop_queue(txq);
4669bc90 2110 dev->stats.tx_fifo_errors++;
4669bc90
DH
2111 return NETDEV_TX_BUSY;
2112 }
1da177e4
LT
2113
2114 /* Update transmit stats */
1ac9ad13
ED
2115 tx_queue->stats.tx_bytes += skb->len;
2116 tx_queue->stats.tx_packets++;
1da177e4 2117
a12f801d 2118 txbdp = txbdp_start = tx_queue->cur_tx;
f0ee7acf
MR
2119 lstatus = txbdp->lstatus;
2120
2121 /* Time stamp insertion requires one additional TxBD */
2122 if (unlikely(do_tstamp))
2123 txbdp_tstamp = txbdp = next_txbd(txbdp, base,
2124 tx_queue->tx_ring_size);
1da177e4 2125
4669bc90 2126 if (nr_frags == 0) {
f0ee7acf
MR
2127 if (unlikely(do_tstamp))
2128 txbdp_tstamp->lstatus |= BD_LFLAG(TXBD_LAST |
2129 TXBD_INTERRUPT);
2130 else
2131 lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
4669bc90
DH
2132 } else {
2133 /* Place the fragment addresses and lengths into the TxBDs */
2134 for (i = 0; i < nr_frags; i++) {
2135 /* Point at the next BD, wrapping as needed */
a12f801d 2136 txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size);
4669bc90
DH
2137
2138 length = skb_shinfo(skb)->frags[i].size;
2139
2140 lstatus = txbdp->lstatus | length |
2141 BD_LFLAG(TXBD_READY);
2142
2143 /* Handle the last BD specially */
2144 if (i == nr_frags - 1)
2145 lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
1da177e4 2146
4826857f 2147 bufaddr = dma_map_page(&priv->ofdev->dev,
4669bc90
DH
2148 skb_shinfo(skb)->frags[i].page,
2149 skb_shinfo(skb)->frags[i].page_offset,
2150 length,
2151 DMA_TO_DEVICE);
2152
2153 /* set the TxBD length and buffer pointer */
2154 txbdp->bufPtr = bufaddr;
2155 txbdp->lstatus = lstatus;
2156 }
2157
2158 lstatus = txbdp_start->lstatus;
2159 }
1da177e4 2160
0bbaf069 2161 /* Set up checksumming */
12dea57b 2162 if (CHECKSUM_PARTIAL == skb->ip_summed) {
54dc79fe 2163 fcb = gfar_add_fcb(skb);
4363c2fd
AD
2164 /* as specified by errata */
2165 if (unlikely(gfar_has_errata(priv, GFAR_ERRATA_12)
2166 && ((unsigned long)fcb % 0x20) > 0x18)) {
2167 __skb_pull(skb, GMAC_FCB_LEN);
2168 skb_checksum_help(skb);
2169 } else {
2170 lstatus |= BD_LFLAG(TXBD_TOE);
2171 gfar_tx_checksum(skb, fcb);
2172 }
0bbaf069
KG
2173 }
2174
eab6d18d 2175 if (vlan_tx_tag_present(skb)) {
54dc79fe
SH
2176 if (unlikely(NULL == fcb)) {
2177 fcb = gfar_add_fcb(skb);
5a5efed4 2178 lstatus |= BD_LFLAG(TXBD_TOE);
7f7f5316 2179 }
54dc79fe
SH
2180
2181 gfar_tx_vlan(skb, fcb);
0bbaf069
KG
2182 }
2183
f0ee7acf
MR
2184 /* Setup tx hardware time stamping if requested */
2185 if (unlikely(do_tstamp)) {
2244d07b 2186 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
f0ee7acf
MR
2187 if (fcb == NULL)
2188 fcb = gfar_add_fcb(skb);
2189 fcb->ptp = 1;
2190 lstatus |= BD_LFLAG(TXBD_TOE);
2191 }
2192
4826857f 2193 txbdp_start->bufPtr = dma_map_single(&priv->ofdev->dev, skb->data,
4669bc90 2194 skb_headlen(skb), DMA_TO_DEVICE);
1da177e4 2195
f0ee7acf
MR
2196 /*
2197 * If time stamping is requested one additional TxBD must be set up. The
2198 * first TxBD points to the FCB and must have a data length of
2199 * GMAC_FCB_LEN. The second TxBD points to the actual frame data with
2200 * the full frame length.
2201 */
2202 if (unlikely(do_tstamp)) {
2203 txbdp_tstamp->bufPtr = txbdp_start->bufPtr + GMAC_FCB_LEN;
2204 txbdp_tstamp->lstatus |= BD_LFLAG(TXBD_READY) |
2205 (skb_headlen(skb) - GMAC_FCB_LEN);
2206 lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | GMAC_FCB_LEN;
2207 } else {
2208 lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | skb_headlen(skb);
2209 }
1da177e4 2210
a3bc1f11
AV
2211 /*
2212 * We can work in parallel with gfar_clean_tx_ring(), except
2213 * when modifying num_txbdfree. Note that we didn't grab the lock
2214 * when we were reading the num_txbdfree and checking for available
2215 * space, that's because outside of this function it can only grow,
2216 * and once we've got needed space, it cannot suddenly disappear.
2217 *
2218 * The lock also protects us from gfar_error(), which can modify
2219 * regs->tstat and thus retrigger the transfers, which is why we
2220 * also must grab the lock before setting ready bit for the first
2221 * to be transmitted BD.
2222 */
2223 spin_lock_irqsave(&tx_queue->txlock, flags);
2224
4669bc90
DH
2225 /*
2226 * The powerpc-specific eieio() is used, as wmb() has too strong
3b6330ce
SW
2227 * semantics (it requires synchronization between cacheable and
2228 * uncacheable mappings, which eieio doesn't provide and which we
2229 * don't need), thus requiring a more expensive sync instruction. At
2230 * some point, the set of architecture-independent barrier functions
2231 * should be expanded to include weaker barriers.
2232 */
3b6330ce 2233 eieio();
7f7f5316 2234
4669bc90
DH
2235 txbdp_start->lstatus = lstatus;
2236
0eddba52
AV
2237 eieio(); /* force lstatus write before tx_skbuff */
2238
2239 tx_queue->tx_skbuff[tx_queue->skb_curtx] = skb;
2240
4669bc90
DH
2241 /* Update the current skb pointer to the next entry we will use
2242 * (wrapping if necessary) */
a12f801d
SG
2243 tx_queue->skb_curtx = (tx_queue->skb_curtx + 1) &
2244 TX_RING_MOD_MASK(tx_queue->tx_ring_size);
4669bc90 2245
a12f801d 2246 tx_queue->cur_tx = next_txbd(txbdp, base, tx_queue->tx_ring_size);
4669bc90
DH
2247
2248 /* reduce TxBD free count */
f0ee7acf 2249 tx_queue->num_txbdfree -= (nr_txbds);
1da177e4
LT
2250
2251 /* If the next BD still needs to be cleaned up, then the bds
2252 are full. We need to tell the kernel to stop sending us stuff. */
a12f801d 2253 if (!tx_queue->num_txbdfree) {
fba4ed03 2254 netif_tx_stop_queue(txq);
1da177e4 2255
09f75cd7 2256 dev->stats.tx_fifo_errors++;
1da177e4
LT
2257 }
2258
1da177e4 2259 /* Tell the DMA to go go go */
fba4ed03 2260 gfar_write(&regs->tstat, TSTAT_CLEAR_THALT >> tx_queue->qindex);
1da177e4
LT
2261
2262 /* Unlock priv */
a12f801d 2263 spin_unlock_irqrestore(&tx_queue->txlock, flags);
1da177e4 2264
54dc79fe 2265 return NETDEV_TX_OK;
1da177e4
LT
2266}
2267
2268/* Stops the kernel queue, and halts the controller */
2269static int gfar_close(struct net_device *dev)
2270{
2271 struct gfar_private *priv = netdev_priv(dev);
bea3348e 2272
46ceb60c 2273 disable_napi(priv);
bea3348e 2274
ab939905 2275 cancel_work_sync(&priv->reset_task);
1da177e4
LT
2276 stop_gfar(dev);
2277
bb40dcbb
AF
2278 /* Disconnect from the PHY */
2279 phy_disconnect(priv->phydev);
2280 priv->phydev = NULL;
1da177e4 2281
fba4ed03 2282 netif_tx_stop_all_queues(dev);
1da177e4
LT
2283
2284 return 0;
2285}
2286
1da177e4 2287/* Changes the mac address if the controller is not running. */
f162b9d5 2288static int gfar_set_mac_address(struct net_device *dev)
1da177e4 2289{
7f7f5316 2290 gfar_set_mac_for_addr(dev, 0, dev->dev_addr);
1da177e4
LT
2291
2292 return 0;
2293}
2294
2295
0bbaf069
KG
2296/* Enables and disables VLAN insertion/extraction */
2297static void gfar_vlan_rx_register(struct net_device *dev,
2298 struct vlan_group *grp)
2299{
2300 struct gfar_private *priv = netdev_priv(dev);
f4983704 2301 struct gfar __iomem *regs = NULL;
0bbaf069
KG
2302 unsigned long flags;
2303 u32 tempval;
2304
46ceb60c 2305 regs = priv->gfargrp[0].regs;
fba4ed03
SG
2306 local_irq_save(flags);
2307 lock_rx_qs(priv);
0bbaf069 2308
cd1f55a5 2309 priv->vlgrp = grp;
0bbaf069
KG
2310
2311 if (grp) {
2312 /* Enable VLAN tag insertion */
f4983704 2313 tempval = gfar_read(&regs->tctrl);
0bbaf069
KG
2314 tempval |= TCTRL_VLINS;
2315
f4983704 2316 gfar_write(&regs->tctrl, tempval);
6aa20a22 2317
0bbaf069 2318 /* Enable VLAN tag extraction */
f4983704 2319 tempval = gfar_read(&regs->rctrl);
77ecaf2d 2320 tempval |= (RCTRL_VLEX | RCTRL_PRSDEP_INIT);
f4983704 2321 gfar_write(&regs->rctrl, tempval);
0bbaf069
KG
2322 } else {
2323 /* Disable VLAN tag insertion */
f4983704 2324 tempval = gfar_read(&regs->tctrl);
0bbaf069 2325 tempval &= ~TCTRL_VLINS;
f4983704 2326 gfar_write(&regs->tctrl, tempval);
0bbaf069
KG
2327
2328 /* Disable VLAN tag extraction */
f4983704 2329 tempval = gfar_read(&regs->rctrl);
0bbaf069 2330 tempval &= ~RCTRL_VLEX;
77ecaf2d
DH
2331 /* If parse is no longer required, then disable parser */
2332 if (tempval & RCTRL_REQ_PARSER)
2333 tempval |= RCTRL_PRSDEP_INIT;
2334 else
2335 tempval &= ~RCTRL_PRSDEP_INIT;
f4983704 2336 gfar_write(&regs->rctrl, tempval);
0bbaf069
KG
2337 }
2338
77ecaf2d
DH
2339 gfar_change_mtu(dev, dev->mtu);
2340
fba4ed03
SG
2341 unlock_rx_qs(priv);
2342 local_irq_restore(flags);
0bbaf069
KG
2343}
2344
1da177e4
LT
2345static int gfar_change_mtu(struct net_device *dev, int new_mtu)
2346{
2347 int tempsize, tempval;
2348 struct gfar_private *priv = netdev_priv(dev);
46ceb60c 2349 struct gfar __iomem *regs = priv->gfargrp[0].regs;
1da177e4 2350 int oldsize = priv->rx_buffer_size;
0bbaf069
KG
2351 int frame_size = new_mtu + ETH_HLEN;
2352
77ecaf2d 2353 if (priv->vlgrp)
faa89577 2354 frame_size += VLAN_HLEN;
0bbaf069 2355
1da177e4 2356 if ((frame_size < 64) || (frame_size > JUMBO_FRAME_SIZE)) {
0bbaf069
KG
2357 if (netif_msg_drv(priv))
2358 printk(KERN_ERR "%s: Invalid MTU setting\n",
2359 dev->name);
1da177e4
LT
2360 return -EINVAL;
2361 }
2362
77ecaf2d
DH
2363 if (gfar_uses_fcb(priv))
2364 frame_size += GMAC_FCB_LEN;
2365
2366 frame_size += priv->padding;
2367
1da177e4
LT
2368 tempsize =
2369 (frame_size & ~(INCREMENTAL_BUFFER_SIZE - 1)) +
2370 INCREMENTAL_BUFFER_SIZE;
2371
2372 /* Only stop and start the controller if it isn't already
7f7f5316 2373 * stopped, and we changed something */
1da177e4
LT
2374 if ((oldsize != tempsize) && (dev->flags & IFF_UP))
2375 stop_gfar(dev);
2376
2377 priv->rx_buffer_size = tempsize;
2378
2379 dev->mtu = new_mtu;
2380
f4983704
SG
2381 gfar_write(&regs->mrblr, priv->rx_buffer_size);
2382 gfar_write(&regs->maxfrm, priv->rx_buffer_size);
1da177e4
LT
2383
2384 /* If the mtu is larger than the max size for standard
2385 * ethernet frames (ie, a jumbo frame), then set maccfg2
2386 * to allow huge frames, and to check the length */
f4983704 2387 tempval = gfar_read(&regs->maccfg2);
1da177e4 2388
7d350977
AV
2389 if (priv->rx_buffer_size > DEFAULT_RX_BUFFER_SIZE ||
2390 gfar_has_errata(priv, GFAR_ERRATA_74))
1da177e4
LT
2391 tempval |= (MACCFG2_HUGEFRAME | MACCFG2_LENGTHCHECK);
2392 else
2393 tempval &= ~(MACCFG2_HUGEFRAME | MACCFG2_LENGTHCHECK);
2394
f4983704 2395 gfar_write(&regs->maccfg2, tempval);
1da177e4
LT
2396
2397 if ((oldsize != tempsize) && (dev->flags & IFF_UP))
2398 startup_gfar(dev);
2399
2400 return 0;
2401}
2402
ab939905 2403/* gfar_reset_task gets scheduled when a packet has not been
1da177e4
LT
2404 * transmitted after a set amount of time.
2405 * For now, assume that clearing out all the structures, and
ab939905
SS
2406 * starting over will fix the problem.
2407 */
2408static void gfar_reset_task(struct work_struct *work)
1da177e4 2409{
ab939905
SS
2410 struct gfar_private *priv = container_of(work, struct gfar_private,
2411 reset_task);
4826857f 2412 struct net_device *dev = priv->ndev;
1da177e4
LT
2413
2414 if (dev->flags & IFF_UP) {
fba4ed03 2415 netif_tx_stop_all_queues(dev);
1da177e4
LT
2416 stop_gfar(dev);
2417 startup_gfar(dev);
fba4ed03 2418 netif_tx_start_all_queues(dev);
1da177e4
LT
2419 }
2420
263ba320 2421 netif_tx_schedule_all(dev);
1da177e4
LT
2422}
2423
ab939905
SS
2424static void gfar_timeout(struct net_device *dev)
2425{
2426 struct gfar_private *priv = netdev_priv(dev);
2427
2428 dev->stats.tx_errors++;
2429 schedule_work(&priv->reset_task);
2430}
2431
acbc0f03
EL
2432static void gfar_align_skb(struct sk_buff *skb)
2433{
2434 /* We need the data buffer to be aligned properly. We will reserve
2435 * as many bytes as needed to align the data properly
2436 */
2437 skb_reserve(skb, RXBUF_ALIGNMENT -
2438 (((unsigned long) skb->data) & (RXBUF_ALIGNMENT - 1)));
2439}
2440
1da177e4 2441/* Interrupt Handler for Transmit complete */
a12f801d 2442static int gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue)
1da177e4 2443{
a12f801d 2444 struct net_device *dev = tx_queue->dev;
d080cd63 2445 struct gfar_private *priv = netdev_priv(dev);
a12f801d 2446 struct gfar_priv_rx_q *rx_queue = NULL;
f0ee7acf 2447 struct txbd8 *bdp, *next = NULL;
4669bc90 2448 struct txbd8 *lbdp = NULL;
a12f801d 2449 struct txbd8 *base = tx_queue->tx_bd_base;
4669bc90
DH
2450 struct sk_buff *skb;
2451 int skb_dirtytx;
a12f801d 2452 int tx_ring_size = tx_queue->tx_ring_size;
f0ee7acf 2453 int frags = 0, nr_txbds = 0;
4669bc90 2454 int i;
d080cd63 2455 int howmany = 0;
4669bc90 2456 u32 lstatus;
f0ee7acf 2457 size_t buflen;
1da177e4 2458
fba4ed03 2459 rx_queue = priv->rx_queue[tx_queue->qindex];
a12f801d
SG
2460 bdp = tx_queue->dirty_tx;
2461 skb_dirtytx = tx_queue->skb_dirtytx;
1da177e4 2462
a12f801d 2463 while ((skb = tx_queue->tx_skbuff[skb_dirtytx])) {
a3bc1f11
AV
2464 unsigned long flags;
2465
4669bc90 2466 frags = skb_shinfo(skb)->nr_frags;
f0ee7acf
MR
2467
2468 /*
2469 * When time stamping, one additional TxBD must be freed.
2470 * Also, we need to dma_unmap_single() the TxPAL.
2471 */
2244d07b 2472 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS))
f0ee7acf
MR
2473 nr_txbds = frags + 2;
2474 else
2475 nr_txbds = frags + 1;
2476
2477 lbdp = skip_txbd(bdp, nr_txbds - 1, base, tx_ring_size);
1da177e4 2478
4669bc90 2479 lstatus = lbdp->lstatus;
1da177e4 2480
4669bc90
DH
2481 /* Only clean completed frames */
2482 if ((lstatus & BD_LFLAG(TXBD_READY)) &&
2483 (lstatus & BD_LENGTH_MASK))
2484 break;
2485
2244d07b 2486 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) {
f0ee7acf
MR
2487 next = next_txbd(bdp, base, tx_ring_size);
2488 buflen = next->length + GMAC_FCB_LEN;
2489 } else
2490 buflen = bdp->length;
2491
2492 dma_unmap_single(&priv->ofdev->dev, bdp->bufPtr,
2493 buflen, DMA_TO_DEVICE);
2494
2244d07b 2495 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) {
f0ee7acf
MR
2496 struct skb_shared_hwtstamps shhwtstamps;
2497 u64 *ns = (u64*) (((u32)skb->data + 0x10) & ~0x7);
2498 memset(&shhwtstamps, 0, sizeof(shhwtstamps));
2499 shhwtstamps.hwtstamp = ns_to_ktime(*ns);
2500 skb_tstamp_tx(skb, &shhwtstamps);
2501 bdp->lstatus &= BD_LFLAG(TXBD_WRAP);
2502 bdp = next;
2503 }
81183059 2504
4669bc90
DH
2505 bdp->lstatus &= BD_LFLAG(TXBD_WRAP);
2506 bdp = next_txbd(bdp, base, tx_ring_size);
d080cd63 2507
4669bc90 2508 for (i = 0; i < frags; i++) {
4826857f 2509 dma_unmap_page(&priv->ofdev->dev,
4669bc90
DH
2510 bdp->bufPtr,
2511 bdp->length,
2512 DMA_TO_DEVICE);
2513 bdp->lstatus &= BD_LFLAG(TXBD_WRAP);
2514 bdp = next_txbd(bdp, base, tx_ring_size);
2515 }
1da177e4 2516
0fd56bb5
AF
2517 /*
2518 * If there's room in the queue (limit it to rx_buffer_size)
2519 * we add this skb back into the pool, if it's the right size
2520 */
a12f801d 2521 if (skb_queue_len(&priv->rx_recycle) < rx_queue->rx_ring_size &&
0fd56bb5 2522 skb_recycle_check(skb, priv->rx_buffer_size +
acbc0f03
EL
2523 RXBUF_ALIGNMENT)) {
2524 gfar_align_skb(skb);
cd0ea241 2525 skb_queue_head(&priv->rx_recycle, skb);
acbc0f03 2526 } else
0fd56bb5
AF
2527 dev_kfree_skb_any(skb);
2528
a12f801d 2529 tx_queue->tx_skbuff[skb_dirtytx] = NULL;
d080cd63 2530
4669bc90
DH
2531 skb_dirtytx = (skb_dirtytx + 1) &
2532 TX_RING_MOD_MASK(tx_ring_size);
2533
2534 howmany++;
a3bc1f11 2535 spin_lock_irqsave(&tx_queue->txlock, flags);
f0ee7acf 2536 tx_queue->num_txbdfree += nr_txbds;
a3bc1f11 2537 spin_unlock_irqrestore(&tx_queue->txlock, flags);
4669bc90 2538 }
1da177e4 2539
4669bc90 2540 /* If we freed a buffer, we can restart transmission, if necessary */
fba4ed03
SG
2541 if (__netif_subqueue_stopped(dev, tx_queue->qindex) && tx_queue->num_txbdfree)
2542 netif_wake_subqueue(dev, tx_queue->qindex);
1da177e4 2543
4669bc90 2544 /* Update dirty indicators */
a12f801d
SG
2545 tx_queue->skb_dirtytx = skb_dirtytx;
2546 tx_queue->dirty_tx = bdp;
1da177e4 2547
d080cd63
DH
2548 return howmany;
2549}
2550
f4983704 2551static void gfar_schedule_cleanup(struct gfar_priv_grp *gfargrp)
d080cd63 2552{
a6d0b91a
AV
2553 unsigned long flags;
2554
fba4ed03
SG
2555 spin_lock_irqsave(&gfargrp->grplock, flags);
2556 if (napi_schedule_prep(&gfargrp->napi)) {
f4983704 2557 gfar_write(&gfargrp->regs->imask, IMASK_RTX_DISABLED);
fba4ed03 2558 __napi_schedule(&gfargrp->napi);
8707bdd4
JP
2559 } else {
2560 /*
2561 * Clear IEVENT, so interrupts aren't called again
2562 * because of the packets that have already arrived.
2563 */
f4983704 2564 gfar_write(&gfargrp->regs->ievent, IEVENT_RTX_MASK);
2f448911 2565 }
fba4ed03 2566 spin_unlock_irqrestore(&gfargrp->grplock, flags);
a6d0b91a 2567
8c7396ae 2568}
1da177e4 2569
8c7396ae 2570/* Interrupt Handler for Transmit complete */
f4983704 2571static irqreturn_t gfar_transmit(int irq, void *grp_id)
8c7396ae 2572{
f4983704 2573 gfar_schedule_cleanup((struct gfar_priv_grp *)grp_id);
1da177e4
LT
2574 return IRQ_HANDLED;
2575}
2576
a12f801d 2577static void gfar_new_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp,
815b97c6
AF
2578 struct sk_buff *skb)
2579{
a12f801d 2580 struct net_device *dev = rx_queue->dev;
815b97c6 2581 struct gfar_private *priv = netdev_priv(dev);
8a102fe0 2582 dma_addr_t buf;
815b97c6 2583
8a102fe0
AV
2584 buf = dma_map_single(&priv->ofdev->dev, skb->data,
2585 priv->rx_buffer_size, DMA_FROM_DEVICE);
a12f801d 2586 gfar_init_rxbdp(rx_queue, bdp, buf);
815b97c6
AF
2587}
2588
acbc0f03 2589static struct sk_buff * gfar_alloc_skb(struct net_device *dev)
1da177e4
LT
2590{
2591 struct gfar_private *priv = netdev_priv(dev);
2592 struct sk_buff *skb = NULL;
1da177e4 2593
acbc0f03 2594 skb = netdev_alloc_skb(dev, priv->rx_buffer_size + RXBUF_ALIGNMENT);
815b97c6 2595 if (!skb)
1da177e4
LT
2596 return NULL;
2597
acbc0f03 2598 gfar_align_skb(skb);
7f7f5316 2599
acbc0f03
EL
2600 return skb;
2601}
2602
2603struct sk_buff * gfar_new_skb(struct net_device *dev)
2604{
2605 struct gfar_private *priv = netdev_priv(dev);
2606 struct sk_buff *skb = NULL;
2607
cd0ea241 2608 skb = skb_dequeue(&priv->rx_recycle);
acbc0f03
EL
2609 if (!skb)
2610 skb = gfar_alloc_skb(dev);
1da177e4 2611
1da177e4
LT
2612 return skb;
2613}
2614
298e1a9e 2615static inline void count_errors(unsigned short status, struct net_device *dev)
1da177e4 2616{
298e1a9e 2617 struct gfar_private *priv = netdev_priv(dev);
09f75cd7 2618 struct net_device_stats *stats = &dev->stats;
1da177e4
LT
2619 struct gfar_extra_stats *estats = &priv->extra_stats;
2620
2621 /* If the packet was truncated, none of the other errors
2622 * matter */
2623 if (status & RXBD_TRUNCATED) {
2624 stats->rx_length_errors++;
2625
2626 estats->rx_trunc++;
2627
2628 return;
2629 }
2630 /* Count the errors, if there were any */
2631 if (status & (RXBD_LARGE | RXBD_SHORT)) {
2632 stats->rx_length_errors++;
2633
2634 if (status & RXBD_LARGE)
2635 estats->rx_large++;
2636 else
2637 estats->rx_short++;
2638 }
2639 if (status & RXBD_NONOCTET) {
2640 stats->rx_frame_errors++;
2641 estats->rx_nonoctet++;
2642 }
2643 if (status & RXBD_CRCERR) {
2644 estats->rx_crcerr++;
2645 stats->rx_crc_errors++;
2646 }
2647 if (status & RXBD_OVERRUN) {
2648 estats->rx_overrun++;
2649 stats->rx_crc_errors++;
2650 }
2651}
2652
f4983704 2653irqreturn_t gfar_receive(int irq, void *grp_id)
1da177e4 2654{
f4983704 2655 gfar_schedule_cleanup((struct gfar_priv_grp *)grp_id);
1da177e4
LT
2656 return IRQ_HANDLED;
2657}
2658
0bbaf069
KG
2659static inline void gfar_rx_checksum(struct sk_buff *skb, struct rxfcb *fcb)
2660{
2661 /* If valid headers were found, and valid sums
2662 * were verified, then we tell the kernel that no
2663 * checksumming is necessary. Otherwise, it is */
7f7f5316 2664 if ((fcb->flags & RXFCB_CSUM_MASK) == (RXFCB_CIP | RXFCB_CTU))
0bbaf069
KG
2665 skb->ip_summed = CHECKSUM_UNNECESSARY;
2666 else
bc8acf2c 2667 skb_checksum_none_assert(skb);
0bbaf069
KG
2668}
2669
2670
1da177e4
LT
2671/* gfar_process_frame() -- handle one incoming packet if skb
2672 * isn't NULL. */
2673static int gfar_process_frame(struct net_device *dev, struct sk_buff *skb,
2c2db48a 2674 int amount_pull)
1da177e4
LT
2675{
2676 struct gfar_private *priv = netdev_priv(dev);
0bbaf069 2677 struct rxfcb *fcb = NULL;
1da177e4 2678
2c2db48a 2679 int ret;
1da177e4 2680
2c2db48a
DH
2681 /* fcb is at the beginning if exists */
2682 fcb = (struct rxfcb *)skb->data;
0bbaf069 2683
2c2db48a
DH
2684 /* Remove the FCB from the skb */
2685 /* Remove the padded bytes, if there are any */
f74dac08
SG
2686 if (amount_pull) {
2687 skb_record_rx_queue(skb, fcb->rq);
2c2db48a 2688 skb_pull(skb, amount_pull);
f74dac08 2689 }
0bbaf069 2690
cc772ab7
MR
2691 /* Get receive timestamp from the skb */
2692 if (priv->hwts_rx_en) {
2693 struct skb_shared_hwtstamps *shhwtstamps = skb_hwtstamps(skb);
2694 u64 *ns = (u64 *) skb->data;
2695 memset(shhwtstamps, 0, sizeof(*shhwtstamps));
2696 shhwtstamps->hwtstamp = ns_to_ktime(*ns);
2697 }
2698
2699 if (priv->padding)
2700 skb_pull(skb, priv->padding);
2701
8b3afe95 2702 if (dev->features & NETIF_F_RXCSUM)
2c2db48a 2703 gfar_rx_checksum(skb, fcb);
0bbaf069 2704
2c2db48a
DH
2705 /* Tell the skb what kind of packet this is */
2706 skb->protocol = eth_type_trans(skb, dev);
1da177e4 2707
2c2db48a
DH
2708 /* Send the packet up the stack */
2709 if (unlikely(priv->vlgrp && (fcb->flags & RXFCB_VLN)))
2710 ret = vlan_hwaccel_receive_skb(skb, priv->vlgrp, fcb->vlctl);
2711 else
2712 ret = netif_receive_skb(skb);
0bbaf069 2713
2c2db48a
DH
2714 if (NET_RX_DROP == ret)
2715 priv->extra_stats.kernel_dropped++;
1da177e4
LT
2716
2717 return 0;
2718}
2719
2720/* gfar_clean_rx_ring() -- Processes each frame in the rx ring
0bbaf069 2721 * until the budget/quota has been reached. Returns the number
1da177e4
LT
2722 * of frames handled
2723 */
a12f801d 2724int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit)
1da177e4 2725{
a12f801d 2726 struct net_device *dev = rx_queue->dev;
31de198b 2727 struct rxbd8 *bdp, *base;
1da177e4 2728 struct sk_buff *skb;
2c2db48a
DH
2729 int pkt_len;
2730 int amount_pull;
1da177e4
LT
2731 int howmany = 0;
2732 struct gfar_private *priv = netdev_priv(dev);
2733
2734 /* Get the first full descriptor */
a12f801d
SG
2735 bdp = rx_queue->cur_rx;
2736 base = rx_queue->rx_bd_base;
1da177e4 2737
cc772ab7 2738 amount_pull = (gfar_uses_fcb(priv) ? GMAC_FCB_LEN : 0);
2c2db48a 2739
1da177e4 2740 while (!((bdp->status & RXBD_EMPTY) || (--rx_work_limit < 0))) {
815b97c6 2741 struct sk_buff *newskb;
3b6330ce 2742 rmb();
815b97c6
AF
2743
2744 /* Add another skb for the future */
2745 newskb = gfar_new_skb(dev);
2746
a12f801d 2747 skb = rx_queue->rx_skbuff[rx_queue->skb_currx];
1da177e4 2748
4826857f 2749 dma_unmap_single(&priv->ofdev->dev, bdp->bufPtr,
81183059
AF
2750 priv->rx_buffer_size, DMA_FROM_DEVICE);
2751
63b88b90
AV
2752 if (unlikely(!(bdp->status & RXBD_ERR) &&
2753 bdp->length > priv->rx_buffer_size))
2754 bdp->status = RXBD_LARGE;
2755
815b97c6
AF
2756 /* We drop the frame if we failed to allocate a new buffer */
2757 if (unlikely(!newskb || !(bdp->status & RXBD_LAST) ||
2758 bdp->status & RXBD_ERR)) {
2759 count_errors(bdp->status, dev);
2760
2761 if (unlikely(!newskb))
2762 newskb = skb;
acbc0f03 2763 else if (skb)
cd0ea241 2764 skb_queue_head(&priv->rx_recycle, skb);
815b97c6 2765 } else {
1da177e4 2766 /* Increment the number of packets */
a7f38041 2767 rx_queue->stats.rx_packets++;
1da177e4
LT
2768 howmany++;
2769
2c2db48a
DH
2770 if (likely(skb)) {
2771 pkt_len = bdp->length - ETH_FCS_LEN;
2772 /* Remove the FCS from the packet length */
2773 skb_put(skb, pkt_len);
a7f38041 2774 rx_queue->stats.rx_bytes += pkt_len;
f74dac08 2775 skb_record_rx_queue(skb, rx_queue->qindex);
2c2db48a
DH
2776 gfar_process_frame(dev, skb, amount_pull);
2777
2778 } else {
2779 if (netif_msg_rx_err(priv))
2780 printk(KERN_WARNING
2781 "%s: Missing skb!\n", dev->name);
a7f38041 2782 rx_queue->stats.rx_dropped++;
2c2db48a
DH
2783 priv->extra_stats.rx_skbmissing++;
2784 }
1da177e4 2785
1da177e4
LT
2786 }
2787
a12f801d 2788 rx_queue->rx_skbuff[rx_queue->skb_currx] = newskb;
1da177e4 2789
815b97c6 2790 /* Setup the new bdp */
a12f801d 2791 gfar_new_rxbdp(rx_queue, bdp, newskb);
1da177e4
LT
2792
2793 /* Update to the next pointer */
a12f801d 2794 bdp = next_bd(bdp, base, rx_queue->rx_ring_size);
1da177e4
LT
2795
2796 /* update to point at the next skb */
a12f801d
SG
2797 rx_queue->skb_currx =
2798 (rx_queue->skb_currx + 1) &
2799 RX_RING_MOD_MASK(rx_queue->rx_ring_size);
1da177e4
LT
2800 }
2801
2802 /* Update the current rxbd pointer to be the next one */
a12f801d 2803 rx_queue->cur_rx = bdp;
1da177e4 2804
1da177e4
LT
2805 return howmany;
2806}
2807
bea3348e 2808static int gfar_poll(struct napi_struct *napi, int budget)
1da177e4 2809{
fba4ed03
SG
2810 struct gfar_priv_grp *gfargrp = container_of(napi,
2811 struct gfar_priv_grp, napi);
2812 struct gfar_private *priv = gfargrp->priv;
46ceb60c 2813 struct gfar __iomem *regs = gfargrp->regs;
a12f801d 2814 struct gfar_priv_tx_q *tx_queue = NULL;
fba4ed03
SG
2815 struct gfar_priv_rx_q *rx_queue = NULL;
2816 int rx_cleaned = 0, budget_per_queue = 0, rx_cleaned_per_queue = 0;
18294ad1
AV
2817 int tx_cleaned = 0, i, left_over_budget = budget;
2818 unsigned long serviced_queues = 0;
fba4ed03 2819 int num_queues = 0;
d080cd63 2820
fba4ed03
SG
2821 num_queues = gfargrp->num_rx_queues;
2822 budget_per_queue = budget/num_queues;
2823
8c7396ae
DH
2824 /* Clear IEVENT, so interrupts aren't called again
2825 * because of the packets that have already arrived */
f4983704 2826 gfar_write(&regs->ievent, IEVENT_RTX_MASK);
8c7396ae 2827
fba4ed03 2828 while (num_queues && left_over_budget) {
1da177e4 2829
fba4ed03
SG
2830 budget_per_queue = left_over_budget/num_queues;
2831 left_over_budget = 0;
2832
984b3f57 2833 for_each_set_bit(i, &gfargrp->rx_bit_map, priv->num_rx_queues) {
fba4ed03
SG
2834 if (test_bit(i, &serviced_queues))
2835 continue;
2836 rx_queue = priv->rx_queue[i];
2837 tx_queue = priv->tx_queue[rx_queue->qindex];
2838
a3bc1f11 2839 tx_cleaned += gfar_clean_tx_ring(tx_queue);
fba4ed03
SG
2840 rx_cleaned_per_queue = gfar_clean_rx_ring(rx_queue,
2841 budget_per_queue);
2842 rx_cleaned += rx_cleaned_per_queue;
2843 if(rx_cleaned_per_queue < budget_per_queue) {
2844 left_over_budget = left_over_budget +
2845 (budget_per_queue - rx_cleaned_per_queue);
2846 set_bit(i, &serviced_queues);
2847 num_queues--;
2848 }
2849 }
2850 }
1da177e4 2851
42199884
AF
2852 if (tx_cleaned)
2853 return budget;
2854
2855 if (rx_cleaned < budget) {
288379f0 2856 napi_complete(napi);
1da177e4
LT
2857
2858 /* Clear the halt bit in RSTAT */
fba4ed03 2859 gfar_write(&regs->rstat, gfargrp->rstat);
1da177e4 2860
f4983704 2861 gfar_write(&regs->imask, IMASK_DEFAULT);
1da177e4
LT
2862
2863 /* If we are coalescing interrupts, update the timer */
2864 /* Otherwise, clear it */
46ceb60c
SG
2865 gfar_configure_coalescing(priv,
2866 gfargrp->rx_bit_map, gfargrp->tx_bit_map);
1da177e4
LT
2867 }
2868
42199884 2869 return rx_cleaned;
1da177e4 2870}
1da177e4 2871
f2d71c2d
VW
2872#ifdef CONFIG_NET_POLL_CONTROLLER
2873/*
2874 * Polling 'interrupt' - used by things like netconsole to send skbs
2875 * without having to re-enable interrupts. It's not called while
2876 * the interrupt routine is executing.
2877 */
2878static void gfar_netpoll(struct net_device *dev)
2879{
2880 struct gfar_private *priv = netdev_priv(dev);
46ceb60c 2881 int i = 0;
f2d71c2d
VW
2882
2883 /* If the device has multiple interrupts, run tx/rx */
b31a1d8b 2884 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
46ceb60c
SG
2885 for (i = 0; i < priv->num_grps; i++) {
2886 disable_irq(priv->gfargrp[i].interruptTransmit);
2887 disable_irq(priv->gfargrp[i].interruptReceive);
2888 disable_irq(priv->gfargrp[i].interruptError);
2889 gfar_interrupt(priv->gfargrp[i].interruptTransmit,
2890 &priv->gfargrp[i]);
2891 enable_irq(priv->gfargrp[i].interruptError);
2892 enable_irq(priv->gfargrp[i].interruptReceive);
2893 enable_irq(priv->gfargrp[i].interruptTransmit);
2894 }
f2d71c2d 2895 } else {
46ceb60c
SG
2896 for (i = 0; i < priv->num_grps; i++) {
2897 disable_irq(priv->gfargrp[i].interruptTransmit);
2898 gfar_interrupt(priv->gfargrp[i].interruptTransmit,
2899 &priv->gfargrp[i]);
2900 enable_irq(priv->gfargrp[i].interruptTransmit);
43de004b 2901 }
f2d71c2d
VW
2902 }
2903}
2904#endif
2905
1da177e4 2906/* The interrupt handler for devices with one interrupt */
f4983704 2907static irqreturn_t gfar_interrupt(int irq, void *grp_id)
1da177e4 2908{
f4983704 2909 struct gfar_priv_grp *gfargrp = grp_id;
1da177e4
LT
2910
2911 /* Save ievent for future reference */
f4983704 2912 u32 events = gfar_read(&gfargrp->regs->ievent);
1da177e4 2913
1da177e4 2914 /* Check for reception */
538cc7ee 2915 if (events & IEVENT_RX_MASK)
f4983704 2916 gfar_receive(irq, grp_id);
1da177e4
LT
2917
2918 /* Check for transmit completion */
538cc7ee 2919 if (events & IEVENT_TX_MASK)
f4983704 2920 gfar_transmit(irq, grp_id);
1da177e4 2921
538cc7ee
SS
2922 /* Check for errors */
2923 if (events & IEVENT_ERR_MASK)
f4983704 2924 gfar_error(irq, grp_id);
1da177e4
LT
2925
2926 return IRQ_HANDLED;
2927}
2928
1da177e4
LT
2929/* Called every time the controller might need to be made
2930 * aware of new link state. The PHY code conveys this
bb40dcbb 2931 * information through variables in the phydev structure, and this
1da177e4
LT
2932 * function converts those variables into the appropriate
2933 * register values, and can bring down the device if needed.
2934 */
2935static void adjust_link(struct net_device *dev)
2936{
2937 struct gfar_private *priv = netdev_priv(dev);
46ceb60c 2938 struct gfar __iomem *regs = priv->gfargrp[0].regs;
bb40dcbb
AF
2939 unsigned long flags;
2940 struct phy_device *phydev = priv->phydev;
2941 int new_state = 0;
2942
fba4ed03
SG
2943 local_irq_save(flags);
2944 lock_tx_qs(priv);
2945
bb40dcbb
AF
2946 if (phydev->link) {
2947 u32 tempval = gfar_read(&regs->maccfg2);
7f7f5316 2948 u32 ecntrl = gfar_read(&regs->ecntrl);
1da177e4 2949
1da177e4
LT
2950 /* Now we make sure that we can be in full duplex mode.
2951 * If not, we operate in half-duplex mode. */
bb40dcbb
AF
2952 if (phydev->duplex != priv->oldduplex) {
2953 new_state = 1;
2954 if (!(phydev->duplex))
1da177e4 2955 tempval &= ~(MACCFG2_FULL_DUPLEX);
bb40dcbb 2956 else
1da177e4 2957 tempval |= MACCFG2_FULL_DUPLEX;
1da177e4 2958
bb40dcbb 2959 priv->oldduplex = phydev->duplex;
1da177e4
LT
2960 }
2961
bb40dcbb
AF
2962 if (phydev->speed != priv->oldspeed) {
2963 new_state = 1;
2964 switch (phydev->speed) {
1da177e4 2965 case 1000:
1da177e4
LT
2966 tempval =
2967 ((tempval & ~(MACCFG2_IF)) | MACCFG2_GMII);
f430e49e
LY
2968
2969 ecntrl &= ~(ECNTRL_R100);
1da177e4
LT
2970 break;
2971 case 100:
2972 case 10:
1da177e4
LT
2973 tempval =
2974 ((tempval & ~(MACCFG2_IF)) | MACCFG2_MII);
7f7f5316
AF
2975
2976 /* Reduced mode distinguishes
2977 * between 10 and 100 */
2978 if (phydev->speed == SPEED_100)
2979 ecntrl |= ECNTRL_R100;
2980 else
2981 ecntrl &= ~(ECNTRL_R100);
1da177e4
LT
2982 break;
2983 default:
0bbaf069
KG
2984 if (netif_msg_link(priv))
2985 printk(KERN_WARNING
bb40dcbb
AF
2986 "%s: Ack! Speed (%d) is not 10/100/1000!\n",
2987 dev->name, phydev->speed);
1da177e4
LT
2988 break;
2989 }
2990
bb40dcbb 2991 priv->oldspeed = phydev->speed;
1da177e4
LT
2992 }
2993
bb40dcbb 2994 gfar_write(&regs->maccfg2, tempval);
7f7f5316 2995 gfar_write(&regs->ecntrl, ecntrl);
bb40dcbb 2996
1da177e4 2997 if (!priv->oldlink) {
bb40dcbb 2998 new_state = 1;
1da177e4 2999 priv->oldlink = 1;
1da177e4 3000 }
bb40dcbb
AF
3001 } else if (priv->oldlink) {
3002 new_state = 1;
3003 priv->oldlink = 0;
3004 priv->oldspeed = 0;
3005 priv->oldduplex = -1;
1da177e4 3006 }
1da177e4 3007
bb40dcbb
AF
3008 if (new_state && netif_msg_link(priv))
3009 phy_print_status(phydev);
fba4ed03
SG
3010 unlock_tx_qs(priv);
3011 local_irq_restore(flags);
bb40dcbb 3012}
1da177e4
LT
3013
3014/* Update the hash table based on the current list of multicast
3015 * addresses we subscribe to. Also, change the promiscuity of
3016 * the device based on the flags (this function is called
3017 * whenever dev->flags is changed */
3018static void gfar_set_multi(struct net_device *dev)
3019{
22bedad3 3020 struct netdev_hw_addr *ha;
1da177e4 3021 struct gfar_private *priv = netdev_priv(dev);
46ceb60c 3022 struct gfar __iomem *regs = priv->gfargrp[0].regs;
1da177e4
LT
3023 u32 tempval;
3024
a12f801d 3025 if (dev->flags & IFF_PROMISC) {
1da177e4
LT
3026 /* Set RCTRL to PROM */
3027 tempval = gfar_read(&regs->rctrl);
3028 tempval |= RCTRL_PROM;
3029 gfar_write(&regs->rctrl, tempval);
3030 } else {
3031 /* Set RCTRL to not PROM */
3032 tempval = gfar_read(&regs->rctrl);
3033 tempval &= ~(RCTRL_PROM);
3034 gfar_write(&regs->rctrl, tempval);
3035 }
6aa20a22 3036
a12f801d 3037 if (dev->flags & IFF_ALLMULTI) {
1da177e4 3038 /* Set the hash to rx all multicast frames */
0bbaf069
KG
3039 gfar_write(&regs->igaddr0, 0xffffffff);
3040 gfar_write(&regs->igaddr1, 0xffffffff);
3041 gfar_write(&regs->igaddr2, 0xffffffff);
3042 gfar_write(&regs->igaddr3, 0xffffffff);
3043 gfar_write(&regs->igaddr4, 0xffffffff);
3044 gfar_write(&regs->igaddr5, 0xffffffff);
3045 gfar_write(&regs->igaddr6, 0xffffffff);
3046 gfar_write(&regs->igaddr7, 0xffffffff);
1da177e4
LT
3047 gfar_write(&regs->gaddr0, 0xffffffff);
3048 gfar_write(&regs->gaddr1, 0xffffffff);
3049 gfar_write(&regs->gaddr2, 0xffffffff);
3050 gfar_write(&regs->gaddr3, 0xffffffff);
3051 gfar_write(&regs->gaddr4, 0xffffffff);
3052 gfar_write(&regs->gaddr5, 0xffffffff);
3053 gfar_write(&regs->gaddr6, 0xffffffff);
3054 gfar_write(&regs->gaddr7, 0xffffffff);
3055 } else {
7f7f5316
AF
3056 int em_num;
3057 int idx;
3058
1da177e4 3059 /* zero out the hash */
0bbaf069
KG
3060 gfar_write(&regs->igaddr0, 0x0);
3061 gfar_write(&regs->igaddr1, 0x0);
3062 gfar_write(&regs->igaddr2, 0x0);
3063 gfar_write(&regs->igaddr3, 0x0);
3064 gfar_write(&regs->igaddr4, 0x0);
3065 gfar_write(&regs->igaddr5, 0x0);
3066 gfar_write(&regs->igaddr6, 0x0);
3067 gfar_write(&regs->igaddr7, 0x0);
1da177e4
LT
3068 gfar_write(&regs->gaddr0, 0x0);
3069 gfar_write(&regs->gaddr1, 0x0);
3070 gfar_write(&regs->gaddr2, 0x0);
3071 gfar_write(&regs->gaddr3, 0x0);
3072 gfar_write(&regs->gaddr4, 0x0);
3073 gfar_write(&regs->gaddr5, 0x0);
3074 gfar_write(&regs->gaddr6, 0x0);
3075 gfar_write(&regs->gaddr7, 0x0);
3076
7f7f5316
AF
3077 /* If we have extended hash tables, we need to
3078 * clear the exact match registers to prepare for
3079 * setting them */
3080 if (priv->extended_hash) {
3081 em_num = GFAR_EM_NUM + 1;
3082 gfar_clear_exact_match(dev);
3083 idx = 1;
3084 } else {
3085 idx = 0;
3086 em_num = 0;
3087 }
3088
4cd24eaf 3089 if (netdev_mc_empty(dev))
1da177e4
LT
3090 return;
3091
3092 /* Parse the list, and set the appropriate bits */
22bedad3 3093 netdev_for_each_mc_addr(ha, dev) {
7f7f5316 3094 if (idx < em_num) {
22bedad3 3095 gfar_set_mac_for_addr(dev, idx, ha->addr);
7f7f5316
AF
3096 idx++;
3097 } else
22bedad3 3098 gfar_set_hash_for_addr(dev, ha->addr);
1da177e4
LT
3099 }
3100 }
1da177e4
LT
3101}
3102
7f7f5316
AF
3103
3104/* Clears each of the exact match registers to zero, so they
3105 * don't interfere with normal reception */
3106static void gfar_clear_exact_match(struct net_device *dev)
3107{
3108 int idx;
b6bc7650 3109 static const u8 zero_arr[MAC_ADDR_LEN] = {0, 0, 0, 0, 0, 0};
7f7f5316
AF
3110
3111 for(idx = 1;idx < GFAR_EM_NUM + 1;idx++)
b6bc7650 3112 gfar_set_mac_for_addr(dev, idx, zero_arr);
7f7f5316
AF
3113}
3114
1da177e4
LT
3115/* Set the appropriate hash bit for the given addr */
3116/* The algorithm works like so:
3117 * 1) Take the Destination Address (ie the multicast address), and
3118 * do a CRC on it (little endian), and reverse the bits of the
3119 * result.
3120 * 2) Use the 8 most significant bits as a hash into a 256-entry
3121 * table. The table is controlled through 8 32-bit registers:
3122 * gaddr0-7. gaddr0's MSB is entry 0, and gaddr7's LSB is
3123 * gaddr7. This means that the 3 most significant bits in the
3124 * hash index which gaddr register to use, and the 5 other bits
3125 * indicate which bit (assuming an IBM numbering scheme, which
3126 * for PowerPC (tm) is usually the case) in the register holds
3127 * the entry. */
3128static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr)
3129{
3130 u32 tempval;
3131 struct gfar_private *priv = netdev_priv(dev);
1da177e4 3132 u32 result = ether_crc(MAC_ADDR_LEN, addr);
0bbaf069
KG
3133 int width = priv->hash_width;
3134 u8 whichbit = (result >> (32 - width)) & 0x1f;
3135 u8 whichreg = result >> (32 - width + 5);
1da177e4
LT
3136 u32 value = (1 << (31-whichbit));
3137
0bbaf069 3138 tempval = gfar_read(priv->hash_regs[whichreg]);
1da177e4 3139 tempval |= value;
0bbaf069 3140 gfar_write(priv->hash_regs[whichreg], tempval);
1da177e4
LT
3141}
3142
7f7f5316
AF
3143
3144/* There are multiple MAC Address register pairs on some controllers
3145 * This function sets the numth pair to a given address
3146 */
b6bc7650
JP
3147static void gfar_set_mac_for_addr(struct net_device *dev, int num,
3148 const u8 *addr)
7f7f5316
AF
3149{
3150 struct gfar_private *priv = netdev_priv(dev);
46ceb60c 3151 struct gfar __iomem *regs = priv->gfargrp[0].regs;
7f7f5316
AF
3152 int idx;
3153 char tmpbuf[MAC_ADDR_LEN];
3154 u32 tempval;
f4983704 3155 u32 __iomem *macptr = &regs->macstnaddr1;
7f7f5316
AF
3156
3157 macptr += num*2;
3158
3159 /* Now copy it into the mac registers backwards, cuz */
3160 /* little endian is silly */
3161 for (idx = 0; idx < MAC_ADDR_LEN; idx++)
3162 tmpbuf[MAC_ADDR_LEN - 1 - idx] = addr[idx];
3163
3164 gfar_write(macptr, *((u32 *) (tmpbuf)));
3165
3166 tempval = *((u32 *) (tmpbuf + 4));
3167
3168 gfar_write(macptr+1, tempval);
3169}
3170
1da177e4 3171/* GFAR error interrupt handler */
f4983704 3172static irqreturn_t gfar_error(int irq, void *grp_id)
1da177e4 3173{
f4983704
SG
3174 struct gfar_priv_grp *gfargrp = grp_id;
3175 struct gfar __iomem *regs = gfargrp->regs;
3176 struct gfar_private *priv= gfargrp->priv;
3177 struct net_device *dev = priv->ndev;
1da177e4
LT
3178
3179 /* Save ievent for future reference */
f4983704 3180 u32 events = gfar_read(&regs->ievent);
1da177e4
LT
3181
3182 /* Clear IEVENT */
f4983704 3183 gfar_write(&regs->ievent, events & IEVENT_ERR_MASK);
d87eb127
SW
3184
3185 /* Magic Packet is not an error. */
b31a1d8b 3186 if ((priv->device_flags & FSL_GIANFAR_DEV_HAS_MAGIC_PACKET) &&
d87eb127
SW
3187 (events & IEVENT_MAG))
3188 events &= ~IEVENT_MAG;
1da177e4
LT
3189
3190 /* Hmm... */
0bbaf069
KG
3191 if (netif_msg_rx_err(priv) || netif_msg_tx_err(priv))
3192 printk(KERN_DEBUG "%s: error interrupt (ievent=0x%08x imask=0x%08x)\n",
f4983704 3193 dev->name, events, gfar_read(&regs->imask));
1da177e4
LT
3194
3195 /* Update the error counters */
3196 if (events & IEVENT_TXE) {
09f75cd7 3197 dev->stats.tx_errors++;
1da177e4
LT
3198
3199 if (events & IEVENT_LC)
09f75cd7 3200 dev->stats.tx_window_errors++;
1da177e4 3201 if (events & IEVENT_CRL)
09f75cd7 3202 dev->stats.tx_aborted_errors++;
1da177e4 3203 if (events & IEVENT_XFUN) {
836cf7fa
AV
3204 unsigned long flags;
3205
0bbaf069 3206 if (netif_msg_tx_err(priv))
538cc7ee
SS
3207 printk(KERN_DEBUG "%s: TX FIFO underrun, "
3208 "packet dropped.\n", dev->name);
09f75cd7 3209 dev->stats.tx_dropped++;
1da177e4
LT
3210 priv->extra_stats.tx_underrun++;
3211
836cf7fa
AV
3212 local_irq_save(flags);
3213 lock_tx_qs(priv);
3214
1da177e4 3215 /* Reactivate the Tx Queues */
fba4ed03 3216 gfar_write(&regs->tstat, gfargrp->tstat);
836cf7fa
AV
3217
3218 unlock_tx_qs(priv);
3219 local_irq_restore(flags);
1da177e4 3220 }
0bbaf069
KG
3221 if (netif_msg_tx_err(priv))
3222 printk(KERN_DEBUG "%s: Transmit Error\n", dev->name);
1da177e4
LT
3223 }
3224 if (events & IEVENT_BSY) {
09f75cd7 3225 dev->stats.rx_errors++;
1da177e4
LT
3226 priv->extra_stats.rx_bsy++;
3227
f4983704 3228 gfar_receive(irq, grp_id);
1da177e4 3229
0bbaf069 3230 if (netif_msg_rx_err(priv))
538cc7ee 3231 printk(KERN_DEBUG "%s: busy error (rstat: %x)\n",
f4983704 3232 dev->name, gfar_read(&regs->rstat));
1da177e4
LT
3233 }
3234 if (events & IEVENT_BABR) {
09f75cd7 3235 dev->stats.rx_errors++;
1da177e4
LT
3236 priv->extra_stats.rx_babr++;
3237
0bbaf069 3238 if (netif_msg_rx_err(priv))
538cc7ee 3239 printk(KERN_DEBUG "%s: babbling RX error\n", dev->name);
1da177e4
LT
3240 }
3241 if (events & IEVENT_EBERR) {
3242 priv->extra_stats.eberr++;
0bbaf069 3243 if (netif_msg_rx_err(priv))
538cc7ee 3244 printk(KERN_DEBUG "%s: bus error\n", dev->name);
1da177e4 3245 }
0bbaf069 3246 if ((events & IEVENT_RXC) && netif_msg_rx_status(priv))
538cc7ee 3247 printk(KERN_DEBUG "%s: control frame\n", dev->name);
1da177e4
LT
3248
3249 if (events & IEVENT_BABT) {
3250 priv->extra_stats.tx_babt++;
0bbaf069 3251 if (netif_msg_tx_err(priv))
538cc7ee 3252 printk(KERN_DEBUG "%s: babbling TX error\n", dev->name);
1da177e4
LT
3253 }
3254 return IRQ_HANDLED;
3255}
3256
b31a1d8b
AF
3257static struct of_device_id gfar_match[] =
3258{
3259 {
3260 .type = "network",
3261 .compatible = "gianfar",
3262 },
46ceb60c
SG
3263 {
3264 .compatible = "fsl,etsec2",
3265 },
b31a1d8b
AF
3266 {},
3267};
e72701ac 3268MODULE_DEVICE_TABLE(of, gfar_match);
b31a1d8b 3269
1da177e4 3270/* Structure for a device driver */
74888760 3271static struct platform_driver gfar_driver = {
4018294b
GL
3272 .driver = {
3273 .name = "fsl-gianfar",
3274 .owner = THIS_MODULE,
3275 .pm = GFAR_PM_OPS,
3276 .of_match_table = gfar_match,
3277 },
1da177e4
LT
3278 .probe = gfar_probe,
3279 .remove = gfar_remove,
3280};
3281
3282static int __init gfar_init(void)
3283{
74888760 3284 return platform_driver_register(&gfar_driver);
1da177e4
LT
3285}
3286
3287static void __exit gfar_exit(void)
3288{
74888760 3289 platform_driver_unregister(&gfar_driver);
1da177e4
LT
3290}
3291
3292module_init(gfar_init);
3293module_exit(gfar_exit);
3294
This page took 1.095547 seconds and 5 git commands to generate.