sctp: add feature bit for SCTP offload in hardware
[deliverable/linux.git] / drivers / net / igb / e1000_defines.h
CommitLineData
9d5c8243
AK
1/*******************************************************************************
2
3 Intel(R) Gigabit Ethernet Linux driver
86d5d38f 4 Copyright(c) 2007-2009 Intel Corporation.
9d5c8243
AK
5
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#ifndef _E1000_DEFINES_H_
29#define _E1000_DEFINES_H_
30
31/* Number of Transmit and Receive Descriptors must be a multiple of 8 */
32#define REQ_TX_DESCRIPTOR_MULTIPLE 8
33#define REQ_RX_DESCRIPTOR_MULTIPLE 8
34
35/* Definitions for power management and wakeup registers */
36/* Wake Up Control */
37#define E1000_WUC_PME_EN 0x00000002 /* PME Enable */
38
39/* Wake Up Filter Control */
40#define E1000_WUFC_LNKC 0x00000001 /* Link Status Change Wakeup Enable */
41#define E1000_WUFC_MAG 0x00000002 /* Magic Packet Wakeup Enable */
42#define E1000_WUFC_EX 0x00000004 /* Directed Exact Wakeup Enable */
43#define E1000_WUFC_MC 0x00000008 /* Directed Multicast Wakeup Enable */
44#define E1000_WUFC_BC 0x00000010 /* Broadcast Wakeup Enable */
9d5c8243
AK
45
46/* Extended Device Control */
9d5c8243 47#define E1000_CTRL_EXT_SDP7_DATA 0x00000080 /* Value of SW Defineable Pin 7 */
4ae196df
AD
48/* Physical Func Reset Done Indication */
49#define E1000_CTRL_EXT_PFRSTD 0x00004000
9d5c8243
AK
50#define E1000_CTRL_EXT_LINK_MODE_MASK 0x00C00000
51#define E1000_CTRL_EXT_LINK_MODE_PCIE_SERDES 0x00C00000
52#define E1000_CTRL_EXT_LINK_MODE_SGMII 0x00800000
53#define E1000_CTRL_EXT_EIAME 0x01000000
54#define E1000_CTRL_EXT_IRCA 0x00000001
55/* Interrupt delay cancellation */
56/* Driver loaded bit for FW */
57#define E1000_CTRL_EXT_DRV_LOAD 0x10000000
58/* Interrupt acknowledge Auto-mask */
59/* Clear Interrupt timers after IMS clear */
60/* packet buffer parity error detection enabled */
61/* descriptor FIFO parity error detection enable */
62#define E1000_CTRL_EXT_PBA_CLR 0x80000000 /* PBA Clear */
63#define E1000_I2CCMD_REG_ADDR_SHIFT 16
64#define E1000_I2CCMD_PHY_ADDR_SHIFT 24
65#define E1000_I2CCMD_OPCODE_READ 0x08000000
66#define E1000_I2CCMD_OPCODE_WRITE 0x00000000
67#define E1000_I2CCMD_READY 0x20000000
68#define E1000_I2CCMD_ERROR 0x80000000
69#define E1000_MAX_SGMII_PHY_REG_ADDR 255
70#define E1000_I2CCMD_PHY_TIMEOUT 200
2d064c06
AD
71#define E1000_IVAR_VALID 0x80
72#define E1000_GPIE_NSICR 0x00000001
73#define E1000_GPIE_MSIX_MODE 0x00000010
74#define E1000_GPIE_EIAME 0x40000000
75#define E1000_GPIE_PBA 0x80000000
9d5c8243 76
652fff32 77/* Receive Descriptor bit definitions */
9d5c8243
AK
78#define E1000_RXD_STAT_DD 0x01 /* Descriptor Done */
79#define E1000_RXD_STAT_EOP 0x02 /* End of Packet */
80#define E1000_RXD_STAT_IXSM 0x04 /* Ignore checksum */
81#define E1000_RXD_STAT_VP 0x08 /* IEEE VLAN Packet */
652fff32 82#define E1000_RXD_STAT_UDPCS 0x10 /* UDP xsum calculated */
9d5c8243 83#define E1000_RXD_STAT_TCPCS 0x20 /* TCP xsum calculated */
33af6bcc 84#define E1000_RXD_STAT_TS 0x10000 /* Pkt was time stamped */
9d5c8243
AK
85
86#define E1000_RXDEXT_STATERR_CE 0x01000000
87#define E1000_RXDEXT_STATERR_SE 0x02000000
88#define E1000_RXDEXT_STATERR_SEQ 0x04000000
89#define E1000_RXDEXT_STATERR_CXE 0x10000000
90#define E1000_RXDEXT_STATERR_TCPE 0x20000000
91#define E1000_RXDEXT_STATERR_IPE 0x40000000
92#define E1000_RXDEXT_STATERR_RXE 0x80000000
93
9d5c8243
AK
94/* Same mask, but for extended and packet split descriptors */
95#define E1000_RXDEXT_ERR_FRAME_ERR_MASK ( \
96 E1000_RXDEXT_STATERR_CE | \
97 E1000_RXDEXT_STATERR_SE | \
98 E1000_RXDEXT_STATERR_SEQ | \
99 E1000_RXDEXT_STATERR_CXE | \
100 E1000_RXDEXT_STATERR_RXE)
101
102#define E1000_MRQC_RSS_FIELD_IPV4_TCP 0x00010000
103#define E1000_MRQC_RSS_FIELD_IPV4 0x00020000
104#define E1000_MRQC_RSS_FIELD_IPV6_TCP_EX 0x00040000
105#define E1000_MRQC_RSS_FIELD_IPV6 0x00100000
106#define E1000_MRQC_RSS_FIELD_IPV6_TCP 0x00200000
107
108
109/* Management Control */
110#define E1000_MANC_SMBUS_EN 0x00000001 /* SMBus Enabled - RO */
111#define E1000_MANC_ASF_EN 0x00000002 /* ASF Enabled - RO */
9d5c8243
AK
112/* Enable Neighbor Discovery Filtering */
113#define E1000_MANC_RCV_TCO_EN 0x00020000 /* Receive TCO Packets Enabled */
114#define E1000_MANC_BLK_PHY_RST_ON_IDE 0x00040000 /* Block phy resets */
115/* Enable MAC address filtering */
116#define E1000_MANC_EN_MAC_ADDR_FILTER 0x00100000
9d5c8243
AK
117
118/* Receive Control */
119#define E1000_RCTL_EN 0x00000002 /* enable */
120#define E1000_RCTL_SBP 0x00000004 /* store bad packet */
121#define E1000_RCTL_UPE 0x00000008 /* unicast promiscuous enable */
122#define E1000_RCTL_MPE 0x00000010 /* multicast promiscuous enab */
123#define E1000_RCTL_LPE 0x00000020 /* long packet enable */
9d5c8243
AK
124#define E1000_RCTL_LBM_MAC 0x00000040 /* MAC loopback mode */
125#define E1000_RCTL_LBM_TCVR 0x000000C0 /* tcvr loopback mode */
126#define E1000_RCTL_RDMTS_HALF 0x00000000 /* rx desc min threshold size */
127#define E1000_RCTL_MO_SHIFT 12 /* multicast offset shift */
128#define E1000_RCTL_BAM 0x00008000 /* broadcast enable */
9d5c8243
AK
129#define E1000_RCTL_SZ_512 0x00020000 /* rx buffer size 512 */
130#define E1000_RCTL_SZ_256 0x00030000 /* rx buffer size 256 */
9d5c8243
AK
131#define E1000_RCTL_VFE 0x00040000 /* vlan filter enable */
132#define E1000_RCTL_CFIEN 0x00080000 /* canonical form enable */
9d5c8243
AK
133#define E1000_RCTL_SECRC 0x04000000 /* Strip Ethernet CRC */
134
135/*
136 * Use byte values for the following shift parameters
137 * Usage:
138 * psrctl |= (((ROUNDUP(value0, 128) >> E1000_PSRCTL_BSIZE0_SHIFT) &
139 * E1000_PSRCTL_BSIZE0_MASK) |
140 * ((ROUNDUP(value1, 1024) >> E1000_PSRCTL_BSIZE1_SHIFT) &
141 * E1000_PSRCTL_BSIZE1_MASK) |
142 * ((ROUNDUP(value2, 1024) << E1000_PSRCTL_BSIZE2_SHIFT) &
143 * E1000_PSRCTL_BSIZE2_MASK) |
144 * ((ROUNDUP(value3, 1024) << E1000_PSRCTL_BSIZE3_SHIFT) |;
145 * E1000_PSRCTL_BSIZE3_MASK))
146 * where value0 = [128..16256], default=256
147 * value1 = [1024..64512], default=4096
148 * value2 = [0..64512], default=4096
149 * value3 = [0..64512], default=0
150 */
151
152#define E1000_PSRCTL_BSIZE0_MASK 0x0000007F
153#define E1000_PSRCTL_BSIZE1_MASK 0x00003F00
154#define E1000_PSRCTL_BSIZE2_MASK 0x003F0000
155#define E1000_PSRCTL_BSIZE3_MASK 0x3F000000
156
157#define E1000_PSRCTL_BSIZE0_SHIFT 7 /* Shift _right_ 7 */
158#define E1000_PSRCTL_BSIZE1_SHIFT 2 /* Shift _right_ 2 */
159#define E1000_PSRCTL_BSIZE2_SHIFT 6 /* Shift _left_ 6 */
160#define E1000_PSRCTL_BSIZE3_SHIFT 14 /* Shift _left_ 14 */
161
162/* SWFW_SYNC Definitions */
163#define E1000_SWFW_EEP_SM 0x1
164#define E1000_SWFW_PHY0_SM 0x2
165#define E1000_SWFW_PHY1_SM 0x4
166
167/* FACTPS Definitions */
168/* Device Control */
169#define E1000_CTRL_FD 0x00000001 /* Full duplex.0=half; 1=full */
170#define E1000_CTRL_GIO_MASTER_DISABLE 0x00000004 /*Blocks new Master requests */
2d064c06 171#define E1000_CTRL_LRST 0x00000008 /* Link reset. 0=normal,1=reset */
9d5c8243
AK
172#define E1000_CTRL_ASDE 0x00000020 /* Auto-speed detect enable */
173#define E1000_CTRL_SLU 0x00000040 /* Set link up (Force Link) */
174#define E1000_CTRL_ILOS 0x00000080 /* Invert Loss-Of Signal */
175#define E1000_CTRL_SPD_SEL 0x00000300 /* Speed Select Mask */
176#define E1000_CTRL_SPD_100 0x00000100 /* Force 100Mb */
177#define E1000_CTRL_SPD_1000 0x00000200 /* Force 1Gb */
178#define E1000_CTRL_FRCSPD 0x00000800 /* Force Speed */
179#define E1000_CTRL_FRCDPX 0x00001000 /* Force Duplex */
180/* Defined polarity of Dock/Undock indication in SDP[0] */
181/* Reset both PHY ports, through PHYRST_N pin */
182/* enable link status from external LINK_0 and LINK_1 pins */
183#define E1000_CTRL_SWDPIN0 0x00040000 /* SWDPIN 0 value */
184#define E1000_CTRL_SWDPIN1 0x00080000 /* SWDPIN 1 value */
9d5c8243 185#define E1000_CTRL_SWDPIO0 0x00400000 /* SWDPIN 0 Input or output */
9d5c8243
AK
186#define E1000_CTRL_RST 0x04000000 /* Global reset */
187#define E1000_CTRL_RFCE 0x08000000 /* Receive Flow Control enable */
188#define E1000_CTRL_TFCE 0x10000000 /* Transmit flow control enable */
189#define E1000_CTRL_VME 0x40000000 /* IEEE VLAN mode enable */
190#define E1000_CTRL_PHY_RST 0x80000000 /* PHY Reset */
191/* Initiate an interrupt to manageability engine */
192#define E1000_CTRL_I2C_ENA 0x02000000 /* I2C enable */
193
194/* Bit definitions for the Management Data IO (MDIO) and Management Data
195 * Clock (MDC) pins in the Device Control Register.
196 */
197
198#define E1000_CONNSW_ENRGSRC 0x4
2d064c06 199#define E1000_PCS_CFG_PCS_EN 8
9d5c8243
AK
200#define E1000_PCS_LCTL_FLV_LINK_UP 1
201#define E1000_PCS_LCTL_FSV_100 2
202#define E1000_PCS_LCTL_FSV_1000 4
203#define E1000_PCS_LCTL_FDV_FULL 8
204#define E1000_PCS_LCTL_FSD 0x10
205#define E1000_PCS_LCTL_FORCE_LINK 0x20
726c09e7 206#define E1000_PCS_LCTL_FORCE_FCTRL 0x80
9d5c8243
AK
207#define E1000_PCS_LCTL_AN_ENABLE 0x10000
208#define E1000_PCS_LCTL_AN_RESTART 0x20000
209#define E1000_PCS_LCTL_AN_TIMEOUT 0x40000
2d064c06 210#define E1000_ENABLE_SERDES_LOOPBACK 0x0410
9d5c8243
AK
211
212#define E1000_PCS_LSTS_LINK_OK 1
213#define E1000_PCS_LSTS_SPEED_100 2
214#define E1000_PCS_LSTS_SPEED_1000 4
215#define E1000_PCS_LSTS_DUPLEX_FULL 8
216#define E1000_PCS_LSTS_SYNK_OK 0x10
217
218/* Device Status */
219#define E1000_STATUS_FD 0x00000001 /* Full duplex.0=half,1=full */
220#define E1000_STATUS_LU 0x00000002 /* Link up.0=no,1=link */
221#define E1000_STATUS_FUNC_MASK 0x0000000C /* PCI Function Mask */
222#define E1000_STATUS_FUNC_SHIFT 2
223#define E1000_STATUS_FUNC_1 0x00000004 /* Function 1 */
224#define E1000_STATUS_TXOFF 0x00000010 /* transmission paused */
225#define E1000_STATUS_SPEED_100 0x00000040 /* Speed 100Mb/s */
226#define E1000_STATUS_SPEED_1000 0x00000080 /* Speed 1000Mb/s */
227/* Change in Dock/Undock state. Clear on write '0'. */
228/* Status of Master requests. */
229#define E1000_STATUS_GIO_MASTER_ENABLE 0x00080000
230/* BMC external code execution disabled */
231
232/* Constants used to intrepret the masked PCI-X bus speed. */
233
234#define SPEED_10 10
235#define SPEED_100 100
236#define SPEED_1000 1000
237#define HALF_DUPLEX 1
238#define FULL_DUPLEX 2
239
240
241#define ADVERTISE_10_HALF 0x0001
242#define ADVERTISE_10_FULL 0x0002
243#define ADVERTISE_100_HALF 0x0004
244#define ADVERTISE_100_FULL 0x0008
245#define ADVERTISE_1000_HALF 0x0010 /* Not used, just FYI */
246#define ADVERTISE_1000_FULL 0x0020
247
248/* 1000/H is not supported, nor spec-compliant. */
249#define E1000_ALL_SPEED_DUPLEX (ADVERTISE_10_HALF | ADVERTISE_10_FULL | \
250 ADVERTISE_100_HALF | ADVERTISE_100_FULL | \
251 ADVERTISE_1000_FULL)
252#define E1000_ALL_NOT_GIG (ADVERTISE_10_HALF | ADVERTISE_10_FULL | \
253 ADVERTISE_100_HALF | ADVERTISE_100_FULL)
254#define E1000_ALL_100_SPEED (ADVERTISE_100_HALF | ADVERTISE_100_FULL)
255#define E1000_ALL_10_SPEED (ADVERTISE_10_HALF | ADVERTISE_10_FULL)
256#define E1000_ALL_FULL_DUPLEX (ADVERTISE_10_FULL | ADVERTISE_100_FULL | \
257 ADVERTISE_1000_FULL)
258#define E1000_ALL_HALF_DUPLEX (ADVERTISE_10_HALF | ADVERTISE_100_HALF)
259
260#define AUTONEG_ADVERTISE_SPEED_DEFAULT E1000_ALL_SPEED_DUPLEX
261
262/* LED Control */
9d5c8243 263#define E1000_LEDCTL_LED0_MODE_SHIFT 0
9d5c8243
AK
264#define E1000_LEDCTL_LED0_BLINK 0x00000080
265
266#define E1000_LEDCTL_MODE_LED_ON 0xE
267#define E1000_LEDCTL_MODE_LED_OFF 0xF
268
269/* Transmit Descriptor bit definitions */
270#define E1000_TXD_POPTS_IXSM 0x01 /* Insert IP checksum */
271#define E1000_TXD_POPTS_TXSM 0x02 /* Insert TCP/UDP checksum */
272#define E1000_TXD_CMD_EOP 0x01000000 /* End of Packet */
273#define E1000_TXD_CMD_IFCS 0x02000000 /* Insert FCS (Ethernet CRC) */
274#define E1000_TXD_CMD_RS 0x08000000 /* Report Status */
275#define E1000_TXD_CMD_DEXT 0x20000000 /* Descriptor extension (0 = legacy) */
0e014cb1 276#define E1000_TXD_STAT_DD 0x00000001 /* Descriptor Done */
9d5c8243
AK
277/* Extended desc bits for Linksec and timesync */
278
279/* Transmit Control */
280#define E1000_TCTL_EN 0x00000002 /* enable tx */
281#define E1000_TCTL_PSP 0x00000008 /* pad short packets */
282#define E1000_TCTL_CT 0x00000ff0 /* collision threshold */
283#define E1000_TCTL_COLD 0x003ff000 /* collision distance */
284#define E1000_TCTL_RTLC 0x01000000 /* Re-transmit on late collision */
285
286/* Transmit Arbitration Count */
287
288/* SerDes Control */
289#define E1000_SCTL_DISABLE_SERDES_LOOPBACK 0x0400
290
291/* Receive Checksum Control */
2844f797 292#define E1000_RXCSUM_IPOFL 0x00000100 /* IPv4 checksum offload */
9d5c8243 293#define E1000_RXCSUM_TUOFL 0x00000200 /* TCP / UDP checksum offload */
9d5c8243
AK
294#define E1000_RXCSUM_PCSD 0x00002000 /* packet checksum disabled */
295
296/* Header split receive */
662d7205 297#define E1000_RFCTL_LEF 0x00040000
9d5c8243
AK
298
299/* Collision related configuration parameters */
300#define E1000_COLLISION_THRESHOLD 15
301#define E1000_CT_SHIFT 4
302#define E1000_COLLISION_DISTANCE 63
303#define E1000_COLD_SHIFT 12
304
305/* Ethertype field values */
306#define ETHERNET_IEEE_VLAN_TYPE 0x8100 /* 802.3ac packet */
307
308#define MAX_JUMBO_FRAME_SIZE 0x3F00
309
9d5c8243 310/* PBA constants */
9d5c8243 311#define E1000_PBA_34K 0x0022
2d064c06 312#define E1000_PBA_64K 0x0040 /* 64KB */
9d5c8243
AK
313
314#define IFS_MAX 80
315#define IFS_MIN 40
316#define IFS_RATIO 4
317#define IFS_STEP 10
318#define MIN_NUM_XMITS 1000
319
320/* SW Semaphore Register */
321#define E1000_SWSM_SMBI 0x00000001 /* Driver Semaphore bit */
322#define E1000_SWSM_SWESMBI 0x00000002 /* FW Semaphore bit */
323
324/* Interrupt Cause Read */
325#define E1000_ICR_TXDW 0x00000001 /* Transmit desc written back */
9d5c8243
AK
326#define E1000_ICR_LSC 0x00000004 /* Link Status Change */
327#define E1000_ICR_RXSEQ 0x00000008 /* rx sequence error */
328#define E1000_ICR_RXDMT0 0x00000010 /* rx desc min. threshold (0) */
9d5c8243 329#define E1000_ICR_RXT0 0x00000080 /* rx timer intr (ring 0) */
4ae196df 330#define E1000_ICR_VMMB 0x00000100 /* VM MB event */
9d5c8243
AK
331/* If this bit asserted, the driver should claim the interrupt */
332#define E1000_ICR_INT_ASSERTED 0x80000000
9d5c8243 333/* LAN connected device generates an interrupt */
dda0e083 334#define E1000_ICR_DOUTSYNC 0x10000000 /* NIC DMA out of sync */
9d5c8243
AK
335
336/* Extended Interrupt Cause Read */
337#define E1000_EICR_RX_QUEUE0 0x00000001 /* Rx Queue 0 Interrupt */
338#define E1000_EICR_RX_QUEUE1 0x00000002 /* Rx Queue 1 Interrupt */
339#define E1000_EICR_RX_QUEUE2 0x00000004 /* Rx Queue 2 Interrupt */
340#define E1000_EICR_RX_QUEUE3 0x00000008 /* Rx Queue 3 Interrupt */
341#define E1000_EICR_TX_QUEUE0 0x00000100 /* Tx Queue 0 Interrupt */
342#define E1000_EICR_TX_QUEUE1 0x00000200 /* Tx Queue 1 Interrupt */
343#define E1000_EICR_TX_QUEUE2 0x00000400 /* Tx Queue 2 Interrupt */
344#define E1000_EICR_TX_QUEUE3 0x00000800 /* Tx Queue 3 Interrupt */
9d5c8243
AK
345#define E1000_EICR_OTHER 0x80000000 /* Interrupt Cause Active */
346/* TCP Timer */
347
348/*
349 * This defines the bits that are set in the Interrupt Mask
350 * Set/Read Register. Each bit is documented below:
351 * o RXT0 = Receiver Timer Interrupt (ring 0)
352 * o TXDW = Transmit Descriptor Written Back
353 * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
354 * o RXSEQ = Receive Sequence Error
355 * o LSC = Link Status Change
356 */
357#define IMS_ENABLE_MASK ( \
358 E1000_IMS_RXT0 | \
359 E1000_IMS_TXDW | \
360 E1000_IMS_RXDMT0 | \
361 E1000_IMS_RXSEQ | \
dda0e083
AD
362 E1000_IMS_LSC | \
363 E1000_IMS_DOUTSYNC)
9d5c8243
AK
364
365/* Interrupt Mask Set */
366#define E1000_IMS_TXDW E1000_ICR_TXDW /* Transmit desc written back */
367#define E1000_IMS_LSC E1000_ICR_LSC /* Link Status Change */
4ae196df 368#define E1000_IMS_VMMB E1000_ICR_VMMB /* Mail box activity */
9d5c8243
AK
369#define E1000_IMS_RXSEQ E1000_ICR_RXSEQ /* rx sequence error */
370#define E1000_IMS_RXDMT0 E1000_ICR_RXDMT0 /* rx desc min. threshold */
371#define E1000_IMS_RXT0 E1000_ICR_RXT0 /* rx timer intr */
dda0e083 372#define E1000_IMS_DOUTSYNC E1000_ICR_DOUTSYNC /* NIC DMA out of sync */
9d5c8243
AK
373
374/* Extended Interrupt Mask Set */
9d5c8243
AK
375#define E1000_EIMS_OTHER E1000_EICR_OTHER /* Interrupt Cause Active */
376
377/* Interrupt Cause Set */
378#define E1000_ICS_LSC E1000_ICR_LSC /* Link Status Change */
379#define E1000_ICS_RXDMT0 E1000_ICR_RXDMT0 /* rx desc min. threshold */
9d5c8243
AK
380
381/* Extended Interrupt Cause Set */
382
383/* Transmit Descriptor Control */
384/* Enable the counting of descriptors still to be processed. */
385
386/* Flow Control Constants */
387#define FLOW_CONTROL_ADDRESS_LOW 0x00C28001
388#define FLOW_CONTROL_ADDRESS_HIGH 0x00000100
389#define FLOW_CONTROL_TYPE 0x8808
390
391/* 802.1q VLAN Packet Size */
392#define VLAN_TAG_SIZE 4 /* 802.3ac tag (not DMA'd) */
393#define E1000_VLAN_FILTER_TBL_SIZE 128 /* VLAN Filter Table (4096 bits) */
394
395/* Receive Address */
396/*
397 * Number of high/low register pairs in the RAR. The RAR (Receive Address
398 * Registers) holds the directed and multicast addresses that we monitor.
399 * Technically, we have 16 spots. However, we reserve one of these spots
400 * (RAR[15]) for our directed address used by controllers with
401 * manageability enabled, allowing us room for 15 multicast addresses.
402 */
403#define E1000_RAH_AV 0x80000000 /* Receive descriptor valid */
40a70b38
AD
404#define E1000_RAL_MAC_ADDR_LEN 4
405#define E1000_RAH_MAC_ADDR_LEN 2
e1739522
AD
406#define E1000_RAH_POOL_MASK 0x03FC0000
407#define E1000_RAH_POOL_1 0x00040000
9d5c8243
AK
408
409/* Error Codes */
410#define E1000_ERR_NVM 1
411#define E1000_ERR_PHY 2
412#define E1000_ERR_CONFIG 3
413#define E1000_ERR_PARAM 4
414#define E1000_ERR_MAC_INIT 5
415#define E1000_ERR_RESET 9
416#define E1000_ERR_MASTER_REQUESTS_PENDING 10
9d5c8243
AK
417#define E1000_BLK_PHY_RESET 12
418#define E1000_ERR_SWFW_SYNC 13
419#define E1000_NOT_IMPLEMENTED 14
4ae196df 420#define E1000_ERR_MBX 15
9d5c8243
AK
421
422/* Loop limit on how long we wait for auto-negotiation to complete */
423#define COPPER_LINK_UP_LIMIT 10
424#define PHY_AUTO_NEG_LIMIT 45
425#define PHY_FORCE_LIMIT 20
426/* Number of 100 microseconds we wait for PCI Express master disable */
427#define MASTER_DISABLE_TIMEOUT 800
428/* Number of milliseconds we wait for PHY configuration done after MAC reset */
429#define PHY_CFG_TIMEOUT 100
430/* Number of 2 milliseconds we wait for acquiring MDIO ownership. */
431/* Number of milliseconds for NVM auto read done after MAC reset. */
432#define AUTO_READ_DONE_TIMEOUT 10
433
434/* Flow Control */
435#define E1000_FCRTL_XONE 0x80000000 /* Enable XON frame transmission */
436
9d5c8243
AK
437/* PHY Control Register */
438#define MII_CR_FULL_DUPLEX 0x0100 /* FDX =1, half duplex =0 */
439#define MII_CR_RESTART_AUTO_NEG 0x0200 /* Restart auto negotiation */
440#define MII_CR_AUTO_NEG_EN 0x1000 /* Auto Neg Enable */
441#define MII_CR_LOOPBACK 0x4000 /* 0 = normal, 1 = loopback */
442#define MII_CR_RESET 0x8000 /* 0 = normal, 1 = PHY reset */
443#define MII_CR_SPEED_1000 0x0040
444#define MII_CR_SPEED_100 0x2000
445#define MII_CR_SPEED_10 0x0000
446
447/* PHY Status Register */
448#define MII_SR_LINK_STATUS 0x0004 /* Link Status 1 = link */
449#define MII_SR_AUTONEG_COMPLETE 0x0020 /* Auto Neg Complete */
450
451/* Autoneg Advertisement Register */
452#define NWAY_AR_10T_HD_CAPS 0x0020 /* 10T Half Duplex Capable */
453#define NWAY_AR_10T_FD_CAPS 0x0040 /* 10T Full Duplex Capable */
454#define NWAY_AR_100TX_HD_CAPS 0x0080 /* 100TX Half Duplex Capable */
455#define NWAY_AR_100TX_FD_CAPS 0x0100 /* 100TX Full Duplex Capable */
456#define NWAY_AR_PAUSE 0x0400 /* Pause operation desired */
457#define NWAY_AR_ASM_DIR 0x0800 /* Asymmetric Pause Direction bit */
458
459/* Link Partner Ability Register (Base Page) */
460#define NWAY_LPAR_PAUSE 0x0400 /* LP Pause operation desired */
461#define NWAY_LPAR_ASM_DIR 0x0800 /* LP Asymmetric Pause Direction bit */
462
463/* Autoneg Expansion Register */
464
465/* 1000BASE-T Control Register */
466#define CR_1000T_HD_CAPS 0x0100 /* Advertise 1000T HD capability */
467#define CR_1000T_FD_CAPS 0x0200 /* Advertise 1000T FD capability */
9d5c8243
AK
468#define CR_1000T_MS_VALUE 0x0800 /* 1=Configure PHY as Master */
469 /* 0=Configure PHY as Slave */
470#define CR_1000T_MS_ENABLE 0x1000 /* 1=Master/Slave manual config value */
471 /* 0=Automatic Master/Slave config */
472
473/* 1000BASE-T Status Register */
474#define SR_1000T_REMOTE_RX_STATUS 0x1000 /* Remote receiver OK */
475#define SR_1000T_LOCAL_RX_STATUS 0x2000 /* Local receiver OK */
476
477
478/* PHY 1000 MII Register/Bit Definitions */
479/* PHY Registers defined by IEEE */
480#define PHY_CONTROL 0x00 /* Control Register */
652fff32 481#define PHY_STATUS 0x01 /* Status Register */
9d5c8243
AK
482#define PHY_ID1 0x02 /* Phy Id Reg (word 1) */
483#define PHY_ID2 0x03 /* Phy Id Reg (word 2) */
484#define PHY_AUTONEG_ADV 0x04 /* Autoneg Advertisement */
485#define PHY_LP_ABILITY 0x05 /* Link Partner Ability (Base Page) */
486#define PHY_1000T_CTRL 0x09 /* 1000Base-T Control Reg */
487#define PHY_1000T_STATUS 0x0A /* 1000Base-T Status Reg */
488
489/* NVM Control */
490#define E1000_EECD_SK 0x00000001 /* NVM Clock */
491#define E1000_EECD_CS 0x00000002 /* NVM Chip Select */
492#define E1000_EECD_DI 0x00000004 /* NVM Data In */
493#define E1000_EECD_DO 0x00000008 /* NVM Data Out */
494#define E1000_EECD_REQ 0x00000040 /* NVM Access Request */
495#define E1000_EECD_GNT 0x00000080 /* NVM Access Grant */
496#define E1000_EECD_PRES 0x00000100 /* NVM Present */
497/* NVM Addressing bits based on type 0=small, 1=large */
498#define E1000_EECD_ADDR_BITS 0x00000400
499#define E1000_NVM_GRANT_ATTEMPTS 1000 /* NVM # attempts to gain grant */
500#define E1000_EECD_AUTO_RD 0x00000200 /* NVM Auto Read done */
501#define E1000_EECD_SIZE_EX_MASK 0x00007800 /* NVM Size */
502#define E1000_EECD_SIZE_EX_SHIFT 11
503
504/* Offset to data in NVM read/write registers */
505#define E1000_NVM_RW_REG_DATA 16
506#define E1000_NVM_RW_REG_DONE 2 /* Offset to READ/WRITE done bit */
507#define E1000_NVM_RW_REG_START 1 /* Start operation */
508#define E1000_NVM_RW_ADDR_SHIFT 2 /* Shift to the address bits */
509#define E1000_NVM_POLL_READ 0 /* Flag for polling for read complete */
510
511/* NVM Word Offsets */
512#define NVM_ID_LED_SETTINGS 0x0004
513/* For SERDES output amplitude adjustment. */
514#define NVM_INIT_CONTROL2_REG 0x000F
a2cf8b6c 515#define NVM_INIT_CONTROL3_PORT_B 0x0014
9d5c8243
AK
516#define NVM_INIT_CONTROL3_PORT_A 0x0024
517#define NVM_ALT_MAC_ADDR_PTR 0x0037
518#define NVM_CHECKSUM_REG 0x003F
519
520#define E1000_NVM_CFG_DONE_PORT_0 0x40000 /* MNG config cycle done */
521#define E1000_NVM_CFG_DONE_PORT_1 0x80000 /* ...for second port */
522
523/* Mask bits for fields in Word 0x0f of the NVM */
524#define NVM_WORD0F_PAUSE_MASK 0x3000
525#define NVM_WORD0F_ASM_DIR 0x2000
526
527/* Mask bits for fields in Word 0x1a of the NVM */
528
529/* For checksumming, the sum of all words in the NVM should equal 0xBABA. */
530#define NVM_SUM 0xBABA
531
532#define NVM_PBA_OFFSET_0 8
533#define NVM_PBA_OFFSET_1 9
534#define NVM_WORD_SIZE_BASE_SHIFT 6
535
536/* NVM Commands - Microwire */
537
538/* NVM Commands - SPI */
539#define NVM_MAX_RETRY_SPI 5000 /* Max wait of 5ms, for RDY signal */
540#define NVM_WRITE_OPCODE_SPI 0x02 /* NVM write opcode */
541#define NVM_A8_OPCODE_SPI 0x08 /* opcode bit-3 = address bit-8 */
542#define NVM_WREN_OPCODE_SPI 0x06 /* NVM set Write Enable latch */
543#define NVM_RDSR_OPCODE_SPI 0x05 /* NVM read Status register */
544
545/* SPI NVM Status Register */
546#define NVM_STATUS_RDY_SPI 0x01
547
548/* Word definitions for ID LED Settings */
549#define ID_LED_RESERVED_0000 0x0000
550#define ID_LED_RESERVED_FFFF 0xFFFF
551#define ID_LED_DEFAULT ((ID_LED_OFF1_ON2 << 12) | \
552 (ID_LED_OFF1_OFF2 << 8) | \
553 (ID_LED_DEF1_DEF2 << 4) | \
554 (ID_LED_DEF1_DEF2))
555#define ID_LED_DEF1_DEF2 0x1
556#define ID_LED_DEF1_ON2 0x2
557#define ID_LED_DEF1_OFF2 0x3
558#define ID_LED_ON1_DEF2 0x4
559#define ID_LED_ON1_ON2 0x5
560#define ID_LED_ON1_OFF2 0x6
561#define ID_LED_OFF1_DEF2 0x7
562#define ID_LED_OFF1_ON2 0x8
563#define ID_LED_OFF1_OFF2 0x9
564
565#define IGP_ACTIVITY_LED_MASK 0xFFFFF0FF
566#define IGP_ACTIVITY_LED_ENABLE 0x0300
567#define IGP_LED3_MODE 0x07000000
568
569/* PCI/PCI-X/PCI-EX Config space */
9d5c8243
AK
570#define PCIE_LINK_STATUS 0x12
571
9d5c8243
AK
572#define PCIE_LINK_WIDTH_MASK 0x3F0
573#define PCIE_LINK_WIDTH_SHIFT 4
574
575#define PHY_REVISION_MASK 0xFFFFFFF0
576#define MAX_PHY_REG_ADDRESS 0x1F /* 5 bit address bus (0-0x1F) */
577#define MAX_PHY_MULTI_PAGE_REG 0xF
578
579/* Bit definitions for valid PHY IDs. */
580/*
581 * I = Integrated
582 * E = External
583 */
584#define M88E1111_I_PHY_ID 0x01410CC0
585#define IGP03E1000_E_PHY_ID 0x02A80390
586#define M88_VENDOR 0x0141
587
588/* M88E1000 Specific Registers */
589#define M88E1000_PHY_SPEC_CTRL 0x10 /* PHY Specific Control Register */
590#define M88E1000_PHY_SPEC_STATUS 0x11 /* PHY Specific Status Register */
591#define M88E1000_EXT_PHY_SPEC_CTRL 0x14 /* Extended PHY Specific Control */
592
593#define M88E1000_PHY_PAGE_SELECT 0x1D /* Reg 29 for page number setting */
594#define M88E1000_PHY_GEN_CONTROL 0x1E /* Its meaning depends on reg 29 */
595
596/* M88E1000 PHY Specific Control Register */
597#define M88E1000_PSCR_POLARITY_REVERSAL 0x0002 /* 1=Polarity Reversal enabled */
598/* 1=CLK125 low, 0=CLK125 toggling */
599#define M88E1000_PSCR_MDI_MANUAL_MODE 0x0000 /* MDI Crossover Mode bits 6:5 */
600 /* Manual MDI configuration */
601#define M88E1000_PSCR_MDIX_MANUAL_MODE 0x0020 /* Manual MDIX configuration */
602/* 1000BASE-T: Auto crossover, 100BASE-TX/10BASE-T: MDI Mode */
603#define M88E1000_PSCR_AUTO_X_1000T 0x0040
604/* Auto crossover enabled all speeds */
605#define M88E1000_PSCR_AUTO_X_MODE 0x0060
606/*
652fff32
AK
607 * 1=Enable Extended 10BASE-T distance (Lower 10BASE-T Rx Threshold
608 * 0=Normal 10BASE-T Rx Threshold
9d5c8243
AK
609 */
610/* 1=5-bit interface in 100BASE-TX, 0=MII interface in 100BASE-TX */
611#define M88E1000_PSCR_ASSERT_CRS_ON_TX 0x0800 /* 1=Assert CRS on Transmit */
612
613/* M88E1000 PHY Specific Status Register */
614#define M88E1000_PSSR_REV_POLARITY 0x0002 /* 1=Polarity reversed */
615#define M88E1000_PSSR_DOWNSHIFT 0x0020 /* 1=Downshifted */
616#define M88E1000_PSSR_MDIX 0x0040 /* 1=MDIX; 0=MDI */
617/*
618 * 0 = <50M
619 * 1 = 50-80M
620 * 2 = 80-110M
621 * 3 = 110-140M
622 * 4 = >140M
623 */
624#define M88E1000_PSSR_CABLE_LENGTH 0x0380
625#define M88E1000_PSSR_SPEED 0xC000 /* Speed, bits 14:15 */
626#define M88E1000_PSSR_1000MBS 0x8000 /* 10=1000Mbs */
627
628#define M88E1000_PSSR_CABLE_LENGTH_SHIFT 7
629
630/* M88E1000 Extended PHY Specific Control Register */
631/*
632 * 1 = Lost lock detect enabled.
633 * Will assert lost lock and bring
634 * link down if idle not seen
635 * within 1ms in 1000BASE-T
636 */
637/*
638 * Number of times we will attempt to autonegotiate before downshifting if we
639 * are the master
640 */
641#define M88E1000_EPSCR_MASTER_DOWNSHIFT_MASK 0x0C00
642#define M88E1000_EPSCR_MASTER_DOWNSHIFT_1X 0x0000
643/*
644 * Number of times we will attempt to autonegotiate before downshifting if we
645 * are the slave
646 */
647#define M88E1000_EPSCR_SLAVE_DOWNSHIFT_MASK 0x0300
648#define M88E1000_EPSCR_SLAVE_DOWNSHIFT_1X 0x0100
649#define M88E1000_EPSCR_TX_CLK_25 0x0070 /* 25 MHz TX_CLK */
650
651/* M88EC018 Rev 2 specific DownShift settings */
652#define M88EC018_EPSCR_DOWNSHIFT_COUNTER_MASK 0x0E00
653#define M88EC018_EPSCR_DOWNSHIFT_COUNTER_5X 0x0800
654
655/* MDI Control */
656#define E1000_MDIC_REG_SHIFT 16
657#define E1000_MDIC_PHY_SHIFT 21
658#define E1000_MDIC_OP_WRITE 0x04000000
659#define E1000_MDIC_OP_READ 0x08000000
660#define E1000_MDIC_READY 0x10000000
661#define E1000_MDIC_ERROR 0x40000000
662
663/* SerDes Control */
664#define E1000_GEN_CTL_READY 0x80000000
665#define E1000_GEN_CTL_ADDRESS_SHIFT 8
666#define E1000_GEN_POLL_TIMEOUT 640
667
4ae196df
AD
668#define E1000_VFTA_ENTRY_SHIFT 5
669#define E1000_VFTA_ENTRY_MASK 0x7F
670#define E1000_VFTA_ENTRY_BIT_SHIFT_MASK 0x1F
671
9d5c8243 672#endif
This page took 0.218574 seconds and 5 git commands to generate.