netxen: add suspend resume support
[deliverable/linux.git] / drivers / net / netxen / netxen_nic.h
CommitLineData
3d396eb1 1/*
5d242f1c 2 * Copyright (C) 2003 - 2009 NetXen, Inc.
3d396eb1 3 * All rights reserved.
80922fbc 4 *
3d396eb1
AK
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
80922fbc 9 *
3d396eb1
AK
10 * This program is distributed in the hope that it will be useful, but
11 * WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
80922fbc 14 *
3d396eb1
AK
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
18 * MA 02111-1307, USA.
80922fbc 19 *
3d396eb1
AK
20 * The full GNU General Public License is included in this distribution
21 * in the file called LICENSE.
80922fbc 22 *
3d396eb1
AK
23 * Contact Information:
24 * info@netxen.com
5d242f1c
DP
25 * NetXen Inc,
26 * 18922 Forge Drive
27 * Cupertino, CA 95014-0701
28 *
3d396eb1
AK
29 */
30
31#ifndef _NETXEN_NIC_H_
32#define _NETXEN_NIC_H_
33
3d396eb1
AK
34#include <linux/module.h>
35#include <linux/kernel.h>
36#include <linux/types.h>
37#include <linux/compiler.h>
38#include <linux/slab.h>
39#include <linux/delay.h>
40#include <linux/init.h>
41#include <linux/ioport.h>
42#include <linux/pci.h>
43#include <linux/netdevice.h>
44#include <linux/etherdevice.h>
45#include <linux/ip.h>
46#include <linux/in.h>
47#include <linux/tcp.h>
48#include <linux/skbuff.h>
3d396eb1
AK
49
50#include <linux/ethtool.h>
51#include <linux/mii.h>
52#include <linux/interrupt.h>
53#include <linux/timer.h>
54
55#include <linux/mm.h>
56#include <linux/mman.h>
42555892 57#include <linux/vmalloc.h>
3d396eb1
AK
58
59#include <asm/system.h>
60#include <asm/io.h>
61#include <asm/byteorder.h>
62#include <asm/uaccess.h>
63#include <asm/pgtable.h>
64
65#include "netxen_nic_hw.h"
66
58735567
DP
67#define _NETXEN_NIC_LINUX_MAJOR 4
68#define _NETXEN_NIC_LINUX_MINOR 0
11d89d63
DP
69#define _NETXEN_NIC_LINUX_SUBVERSION 11
70#define NETXEN_NIC_LINUX_VERSIONID "4.0.11"
58735567
DP
71
72#define NETXEN_VERSION_CODE(a, b, c) (((a) << 16) + ((b) << 8) + (c))
27d2ab54 73
0d04761d
MT
74#define NETXEN_NUM_FLASH_SECTORS (64)
75#define NETXEN_FLASH_SECTOR_SIZE (64 * 1024)
76#define NETXEN_FLASH_TOTAL_SIZE (NETXEN_NUM_FLASH_SECTORS \
77 * NETXEN_FLASH_SECTOR_SIZE)
3d396eb1 78
0c25cfe1
LCMT
79#define PHAN_VENDOR_ID 0x4040
80
3d396eb1
AK
81#define RCV_DESC_RINGSIZE \
82 (sizeof(struct rcv_desc) * adapter->max_rx_desc_count)
83#define STATUS_DESC_RINGSIZE \
84 (sizeof(struct status_desc)* adapter->max_rx_desc_count)
ed25ffa1
AK
85#define LRO_DESC_RINGSIZE \
86 (sizeof(rcvDesc_t) * adapter->max_lro_rx_desc_count)
3d396eb1
AK
87#define TX_RINGSIZE \
88 (sizeof(struct netxen_cmd_buffer) * adapter->max_tx_desc_count)
89#define RCV_BUFFSIZE \
48bfd1e0 90 (sizeof(struct netxen_rx_buffer) * rds_ring->max_rx_desc_count)
ba53e6b4 91#define find_diff_among(a,b,range) ((a)<(b)?((b)-(a)):((b)+(range)-(a)))
3d396eb1 92
ed25ffa1
AK
93#define NETXEN_RCV_PRODUCER_OFFSET 0
94#define NETXEN_RCV_PEG_DB_ID 2
95#define NETXEN_HOST_DUMMY_DMA_SIZE 1024
27d2ab54 96#define FLASH_SUCCESS 0
3d396eb1
AK
97
98#define ADDR_IN_WINDOW1(off) \
99 ((off > NETXEN_CRB_PCIX_HOST2) && (off < NETXEN_CRB_MAX)) ? 1 : 0
100
4790654c
JG
101/*
102 * normalize a 64MB crb address to 32MB PCI window
3d396eb1
AK
103 * To use NETXEN_CRB_NORMALIZE, window _must_ be set to 1
104 */
80922fbc
AK
105#define NETXEN_CRB_NORMAL(reg) \
106 ((reg) - NETXEN_CRB_PCIX_HOST2 + NETXEN_CRB_PCIX_HOST)
cb8011ad 107
3d396eb1 108#define NETXEN_CRB_NORMALIZE(adapter, reg) \
cb8011ad
AK
109 pci_base_offset(adapter, NETXEN_CRB_NORMAL(reg))
110
ed25ffa1
AK
111#define DB_NORMALIZE(adapter, off) \
112 (adapter->ahw.db_base + (off))
113
114#define NX_P2_C0 0x24
115#define NX_P2_C1 0x25
e4c93c81
DP
116#define NX_P3_A0 0x30
117#define NX_P3_A2 0x30
118#define NX_P3_B0 0x40
119#define NX_P3_B1 0x41
120
121#define NX_IS_REVISION_P2(REVISION) (REVISION <= NX_P2_C1)
122#define NX_IS_REVISION_P3(REVISION) (REVISION >= NX_P3_A0)
ed25ffa1 123
cb8011ad 124#define FIRST_PAGE_GROUP_START 0
ed25ffa1 125#define FIRST_PAGE_GROUP_END 0x100000
cb8011ad 126
78403a92
MT
127#define SECOND_PAGE_GROUP_START 0x6000000
128#define SECOND_PAGE_GROUP_END 0x68BC000
cb8011ad
AK
129
130#define THIRD_PAGE_GROUP_START 0x70E4000
131#define THIRD_PAGE_GROUP_END 0x8000000
132
133#define FIRST_PAGE_GROUP_SIZE FIRST_PAGE_GROUP_END - FIRST_PAGE_GROUP_START
134#define SECOND_PAGE_GROUP_SIZE SECOND_PAGE_GROUP_END - SECOND_PAGE_GROUP_START
135#define THIRD_PAGE_GROUP_SIZE THIRD_PAGE_GROUP_END - THIRD_PAGE_GROUP_START
3d396eb1 136
e4c93c81
DP
137#define P2_MAX_MTU (8000)
138#define P3_MAX_MTU (9600)
139#define NX_ETHERMTU 1500
140#define NX_MAX_ETHERHDR 32 /* This contains some padding */
141
142#define NX_RX_NORMAL_BUF_MAX_LEN (NX_MAX_ETHERHDR + NX_ETHERMTU)
143#define NX_P2_RX_JUMBO_BUF_MAX_LEN (NX_MAX_ETHERHDR + P2_MAX_MTU)
144#define NX_P3_RX_JUMBO_BUF_MAX_LEN (NX_MAX_ETHERHDR + P3_MAX_MTU)
d9e651bc 145#define NX_CT_DEFAULT_RX_BUF_LEN 2048
e4c93c81 146
ed25ffa1 147#define MAX_RX_BUFFER_LENGTH 1760
bd56c6b1 148#define MAX_RX_JUMBO_BUFFER_LENGTH 8062
32ec8033 149#define MAX_RX_LRO_BUFFER_LENGTH (8062)
ed25ffa1 150#define RX_DMA_MAP_LEN (MAX_RX_BUFFER_LENGTH - 2)
3d396eb1 151#define RX_JUMBO_DMA_MAP_LEN \
ed25ffa1
AK
152 (MAX_RX_JUMBO_BUFFER_LENGTH - 2)
153#define RX_LRO_DMA_MAP_LEN (MAX_RX_LRO_BUFFER_LENGTH - 2)
3d396eb1
AK
154
155/*
156 * Maximum number of ring contexts
157 */
158#define MAX_RING_CTX 1
159
160/* Opcodes to be used with the commands */
e4c93c81
DP
161#define TX_ETHER_PKT 0x01
162#define TX_TCP_PKT 0x02
163#define TX_UDP_PKT 0x03
164#define TX_IP_PKT 0x04
165#define TX_TCP_LSO 0x05
166#define TX_TCP_LSO6 0x06
167#define TX_IPSEC 0x07
168#define TX_IPSEC_CMD 0x0a
169#define TX_TCPV6_PKT 0x0b
170#define TX_UDPV6_PKT 0x0c
3d396eb1
AK
171
172/* The following opcodes are for internal consumption. */
173#define NETXEN_CONTROL_OP 0x10
174#define PEGNET_REQUEST 0x11
175
176#define MAX_NUM_CARDS 4
177
178#define MAX_BUFFERS_PER_CMD 32
179
180/*
181 * Following are the states of the Phantom. Phantom will set them and
182 * Host will read to check if the fields are correct.
183 */
184#define PHAN_INITIALIZE_START 0xff00
185#define PHAN_INITIALIZE_FAILED 0xffff
186#define PHAN_INITIALIZE_COMPLETE 0xff01
187
188/* Host writes the following to notify that it has done the init-handshake */
189#define PHAN_INITIALIZE_ACK 0xf00f
190
ed25ffa1 191#define NUM_RCV_DESC_RINGS 3 /* No of Rcv Descriptor contexts */
3d396eb1
AK
192
193/* descriptor types */
194#define RCV_DESC_NORMAL 0x01
195#define RCV_DESC_JUMBO 0x02
ed25ffa1 196#define RCV_DESC_LRO 0x04
3d396eb1
AK
197#define RCV_DESC_NORMAL_CTXID 0
198#define RCV_DESC_JUMBO_CTXID 1
ed25ffa1 199#define RCV_DESC_LRO_CTXID 2
3d396eb1
AK
200
201#define RCV_DESC_TYPE(ID) \
ed25ffa1
AK
202 ((ID == RCV_DESC_JUMBO_CTXID) \
203 ? RCV_DESC_JUMBO \
204 : ((ID == RCV_DESC_LRO_CTXID) \
205 ? RCV_DESC_LRO : \
206 (RCV_DESC_NORMAL)))
3d396eb1 207
ba53e6b4 208#define MAX_CMD_DESCRIPTORS 4096
bd56c6b1 209#define MAX_RCV_DESCRIPTORS 16384
32ec8033
DP
210#define MAX_CMD_DESCRIPTORS_HOST 1024
211#define MAX_RCV_DESCRIPTORS_1G 2048
212#define MAX_RCV_DESCRIPTORS_10G 4096
e125646a 213#define MAX_JUMBO_RCV_DESCRIPTORS 1024
32ec8033 214#define MAX_LRO_RCV_DESCRIPTORS 8
3d396eb1
AK
215#define MAX_RCVSTATUS_DESCRIPTORS MAX_RCV_DESCRIPTORS
216#define MAX_JUMBO_RCV_DESC MAX_JUMBO_RCV_DESCRIPTORS
217#define MAX_RCV_DESC MAX_RCV_DESCRIPTORS
218#define MAX_RCVSTATUS_DESC MAX_RCV_DESCRIPTORS
3d396eb1 219#define MAX_EPG_DESCRIPTORS (MAX_CMD_DESCRIPTORS * 8)
ed25ffa1
AK
220#define NUM_RCV_DESC (MAX_RCV_DESC + MAX_JUMBO_RCV_DESCRIPTORS + \
221 MAX_LRO_RCV_DESCRIPTORS)
3d396eb1
AK
222#define MIN_TX_COUNT 4096
223#define MIN_RX_COUNT 4096
ed25ffa1
AK
224#define NETXEN_CTX_SIGNATURE 0xdee0
225#define NETXEN_RCV_PRODUCER(ringid) (ringid)
3d396eb1
AK
226#define MAX_FRAME_SIZE 0x10000 /* 64K MAX size for LSO */
227
228#define PHAN_PEG_RCV_INITIALIZED 0xff01
229#define PHAN_PEG_RCV_START_INITIALIZE 0xff00
230
231#define get_next_index(index, length) \
232 (((index) + 1) & ((length) - 1))
233
234#define get_index_range(index,length,count) \
235 (((index) + (count)) & ((length) - 1))
236
ed25ffa1 237#define MPORT_SINGLE_FUNCTION_MODE 0x1111
3176ff3e 238#define MPORT_MULTI_FUNCTION_MODE 0x2222
ed25ffa1 239
3176ff3e 240#include "netxen_nic_phan_reg.h"
ed25ffa1
AK
241
242/*
243 * NetXen host-peg signal message structure
244 *
245 * Bit 0-1 : peg_id => 0x2 for tx and 01 for rx
246 * Bit 2 : priv_id => must be 1
247 * Bit 3-17 : count => for doorbell
248 * Bit 18-27 : ctx_id => Context id
249 * Bit 28-31 : opcode
250 */
251
252typedef u32 netxen_ctx_msg;
253
ed25ffa1 254#define netxen_set_msg_peg_id(config_word, val) \
a608ab9c 255 ((config_word) &= ~3, (config_word) |= val & 3)
ed25ffa1 256#define netxen_set_msg_privid(config_word) \
a608ab9c 257 ((config_word) |= 1 << 2)
ed25ffa1 258#define netxen_set_msg_count(config_word, val) \
a608ab9c 259 ((config_word) &= ~(0x7fff<<3), (config_word) |= (val & 0x7fff) << 3)
ed25ffa1 260#define netxen_set_msg_ctxid(config_word, val) \
a608ab9c 261 ((config_word) &= ~(0x3ff<<18), (config_word) |= (val & 0x3ff) << 18)
ed25ffa1 262#define netxen_set_msg_opcode(config_word, val) \
82581174 263 ((config_word) &= ~(0xf<<28), (config_word) |= (val & 0xf) << 28)
ed25ffa1
AK
264
265struct netxen_rcv_context {
a608ab9c
AV
266 __le64 rcv_ring_addr;
267 __le32 rcv_ring_size;
268 __le32 rsrvd;
ed25ffa1
AK
269};
270
271struct netxen_ring_ctx {
272
273 /* one command ring */
a608ab9c
AV
274 __le64 cmd_consumer_offset;
275 __le64 cmd_ring_addr;
276 __le32 cmd_ring_size;
277 __le32 rsrvd;
ed25ffa1
AK
278
279 /* three receive rings */
280 struct netxen_rcv_context rcv_ctx[3];
281
282 /* one status ring */
a608ab9c
AV
283 __le64 sts_ring_addr;
284 __le32 sts_ring_size;
ed25ffa1 285
a608ab9c 286 __le32 ctx_id;
ed25ffa1
AK
287} __attribute__ ((aligned(64)));
288
3d396eb1
AK
289/*
290 * Following data structures describe the descriptors that will be used.
291 * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
292 * we are doing LSO (above the 1500 size packet) only.
293 */
294
295/*
296 * The size of reference handle been changed to 16 bits to pass the MSS fields
297 * for the LSO packet
298 */
299
300#define FLAGS_CHECKSUM_ENABLED 0x01
301#define FLAGS_LSO_ENABLED 0x02
302#define FLAGS_IPSEC_SA_ADD 0x04
303#define FLAGS_IPSEC_SA_DELETE 0x08
304#define FLAGS_VLAN_TAGGED 0x10
305
ed25ffa1
AK
306#define netxen_set_cmd_desc_port(cmd_desc, var) \
307 ((cmd_desc)->port_ctxid |= ((var) & 0x0F))
6c80b18d 308#define netxen_set_cmd_desc_ctxid(cmd_desc, var) \
48bfd1e0 309 ((cmd_desc)->port_ctxid |= ((var) << 4 & 0xF0))
3d396eb1 310
391587c3
DP
311#define netxen_set_tx_port(_desc, _port) \
312 (_desc)->port_ctxid = ((_port) & 0xf) | (((_port) << 4) & 0xf0)
313
314#define netxen_set_tx_flags_opcode(_desc, _flags, _opcode) \
315 (_desc)->flags_opcode = \
316 cpu_to_le16(((_flags) & 0x7f) | (((_opcode) & 0x3f) << 7))
317
318#define netxen_set_tx_frags_len(_desc, _frags, _len) \
319 (_desc)->num_of_buffers_total_length = \
320 cpu_to_le32(((_frags) & 0xff) | (((_len) & 0xffffff) << 8))
3d396eb1
AK
321
322struct cmd_desc_type0 {
ed25ffa1
AK
323 u8 tcp_hdr_offset; /* For LSO only */
324 u8 ip_hdr_offset; /* For LSO only */
325 /* Bit pattern: 0-6 flags, 7-12 opcode, 13-15 unused */
a608ab9c 326 __le16 flags_opcode;
ed25ffa1
AK
327 /* Bit pattern: 0-7 total number of segments,
328 8-31 Total size of the packet */
a608ab9c 329 __le32 num_of_buffers_total_length;
3d396eb1
AK
330 union {
331 struct {
a608ab9c
AV
332 __le32 addr_low_part2;
333 __le32 addr_high_part2;
3d396eb1 334 };
a608ab9c 335 __le64 addr_buffer2;
3d396eb1
AK
336 };
337
a608ab9c
AV
338 __le16 reference_handle; /* changed to u16 to add mss */
339 __le16 mss; /* passed by NDIS_PACKET for LSO */
3d396eb1
AK
340 /* Bit pattern 0-3 port, 0-3 ctx id */
341 u8 port_ctxid;
342 u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
a608ab9c 343 __le16 conn_id; /* IPSec offoad only */
3d396eb1
AK
344
345 union {
346 struct {
a608ab9c
AV
347 __le32 addr_low_part3;
348 __le32 addr_high_part3;
3d396eb1 349 };
a608ab9c 350 __le64 addr_buffer3;
3d396eb1 351 };
3d396eb1
AK
352 union {
353 struct {
a608ab9c
AV
354 __le32 addr_low_part1;
355 __le32 addr_high_part1;
3d396eb1 356 };
a608ab9c 357 __le64 addr_buffer1;
3d396eb1
AK
358 };
359
d32cc3d2 360 __le16 buffer_length[4];
3d396eb1
AK
361
362 union {
363 struct {
a608ab9c
AV
364 __le32 addr_low_part4;
365 __le32 addr_high_part4;
3d396eb1 366 };
a608ab9c 367 __le64 addr_buffer4;
3d396eb1
AK
368 };
369
a608ab9c 370 __le64 unused;
ed25ffa1 371
3d396eb1
AK
372} __attribute__ ((aligned(64)));
373
374/* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
375struct rcv_desc {
a608ab9c
AV
376 __le16 reference_handle;
377 __le16 reserved;
378 __le32 buffer_length; /* allocated buffer length (usually 2K) */
379 __le64 addr_buffer;
3d396eb1
AK
380};
381
382/* opcode field in status_desc */
d9e651bc
DP
383#define NETXEN_NIC_RXPKT_DESC 0x04
384#define NETXEN_OLD_RXPKT_DESC 0x3f
3d396eb1
AK
385
386/* for status field in status_desc */
387#define STATUS_NEED_CKSUM (1)
388#define STATUS_CKSUM_OK (2)
389
390/* owner bits of status_desc */
0ddc110c
DP
391#define STATUS_OWNER_HOST (0x1ULL << 56)
392#define STATUS_OWNER_PHANTOM (0x2ULL << 56)
3d396eb1
AK
393
394/* Note: sizeof(status_desc) should always be a mutliple of 2 */
ed25ffa1
AK
395
396#define netxen_get_sts_desc_lro_cnt(status_desc) \
397 ((status_desc)->lro & 0x7F)
398#define netxen_get_sts_desc_lro_last_frag(status_desc) \
399 (((status_desc)->lro & 0x80) >> 7)
400
5dc16268
DP
401#define netxen_get_sts_port(sts_data) \
402 ((sts_data) & 0x0F)
403#define netxen_get_sts_status(sts_data) \
404 (((sts_data) >> 4) & 0x0F)
405#define netxen_get_sts_type(sts_data) \
406 (((sts_data) >> 8) & 0x0F)
407#define netxen_get_sts_totallength(sts_data) \
408 (((sts_data) >> 12) & 0xFFFF)
409#define netxen_get_sts_refhandle(sts_data) \
410 (((sts_data) >> 28) & 0xFFFF)
411#define netxen_get_sts_prot(sts_data) \
412 (((sts_data) >> 44) & 0x0F)
d9e651bc
DP
413#define netxen_get_sts_pkt_offset(sts_data) \
414 (((sts_data) >> 48) & 0x1F)
5dc16268
DP
415#define netxen_get_sts_opcode(sts_data) \
416 (((sts_data) >> 58) & 0x03F)
417
3d396eb1 418struct status_desc {
ed25ffa1 419 /* Bit pattern: 0-3 port, 4-7 status, 8-11 type, 12-27 total_length
d9e651bc 420 28-43 reference_handle, 44-47 protocol, 48-52 pkt_offset
ed25ffa1
AK
421 53-55 desc_cnt, 56-57 owner, 58-63 opcode
422 */
a608ab9c 423 __le64 status_desc_data;
d9e651bc
DP
424 union {
425 struct {
426 __le32 hash_value;
427 u8 hash_type;
428 u8 msg_type;
429 u8 unused;
430 union {
431 /* Bit pattern: 0-6 lro_count indicates frag
432 * sequence, 7 last_frag indicates last frag
433 */
434 u8 lro;
435
436 /* chained buffers */
437 u8 nr_frags;
438 };
439 };
440 struct {
441 __le16 frag_handles[4];
442 };
443 };
6c80b18d 444} __attribute__ ((aligned(16)));
3d396eb1
AK
445
446enum {
447 NETXEN_RCV_PEG_0 = 0,
448 NETXEN_RCV_PEG_1
449};
450/* The version of the main data structure */
451#define NETXEN_BDINFO_VERSION 1
452
453/* Magic number to let user know flash is programmed */
454#define NETXEN_BDINFO_MAGIC 0x12345678
455
456/* Max number of Gig ports on a Phantom board */
457#define NETXEN_MAX_PORTS 4
458
459typedef enum {
460 NETXEN_BRDTYPE_P1_BD = 0x0000,
461 NETXEN_BRDTYPE_P1_SB = 0x0001,
462 NETXEN_BRDTYPE_P1_SMAX = 0x0002,
463 NETXEN_BRDTYPE_P1_SOCK = 0x0003,
464
465 NETXEN_BRDTYPE_P2_SOCK_31 = 0x0008,
466 NETXEN_BRDTYPE_P2_SOCK_35 = 0x0009,
467 NETXEN_BRDTYPE_P2_SB35_4G = 0x000a,
468 NETXEN_BRDTYPE_P2_SB31_10G = 0x000b,
469 NETXEN_BRDTYPE_P2_SB31_2G = 0x000c,
470
471 NETXEN_BRDTYPE_P2_SB31_10G_IMEZ = 0x000d,
472 NETXEN_BRDTYPE_P2_SB31_10G_HMEZ = 0x000e,
e4c93c81
DP
473 NETXEN_BRDTYPE_P2_SB31_10G_CX4 = 0x000f,
474
475 NETXEN_BRDTYPE_P3_REF_QG = 0x0021,
476 NETXEN_BRDTYPE_P3_HMEZ = 0x0022,
477 NETXEN_BRDTYPE_P3_10G_CX4_LP = 0x0023,
478 NETXEN_BRDTYPE_P3_4_GB = 0x0024,
479 NETXEN_BRDTYPE_P3_IMEZ = 0x0025,
480 NETXEN_BRDTYPE_P3_10G_SFP_PLUS = 0x0026,
481 NETXEN_BRDTYPE_P3_10000_BASE_T = 0x0027,
482 NETXEN_BRDTYPE_P3_XG_LOM = 0x0028,
483 NETXEN_BRDTYPE_P3_4_GB_MM = 0x0029,
a70f9393
DP
484 NETXEN_BRDTYPE_P3_10G_SFP_CT = 0x002a,
485 NETXEN_BRDTYPE_P3_10G_SFP_QT = 0x002b,
e4c93c81 486 NETXEN_BRDTYPE_P3_10G_CX4 = 0x0031,
c7860a2a
DP
487 NETXEN_BRDTYPE_P3_10G_XFP = 0x0032,
488 NETXEN_BRDTYPE_P3_10G_TP = 0x0080
e4c93c81 489
3d396eb1
AK
490} netxen_brdtype_t;
491
492typedef enum {
493 NETXEN_BRDMFG_INVENTEC = 1
494} netxen_brdmfg;
495
496typedef enum {
497 MEM_ORG_128Mbx4 = 0x0, /* DDR1 only */
498 MEM_ORG_128Mbx8 = 0x1, /* DDR1 only */
499 MEM_ORG_128Mbx16 = 0x2, /* DDR1 only */
500 MEM_ORG_256Mbx4 = 0x3,
501 MEM_ORG_256Mbx8 = 0x4,
502 MEM_ORG_256Mbx16 = 0x5,
503 MEM_ORG_512Mbx4 = 0x6,
504 MEM_ORG_512Mbx8 = 0x7,
505 MEM_ORG_512Mbx16 = 0x8,
506 MEM_ORG_1Gbx4 = 0x9,
507 MEM_ORG_1Gbx8 = 0xa,
508 MEM_ORG_1Gbx16 = 0xb,
509 MEM_ORG_2Gbx4 = 0xc,
510 MEM_ORG_2Gbx8 = 0xd,
511 MEM_ORG_2Gbx16 = 0xe,
512 MEM_ORG_128Mbx32 = 0x10002, /* GDDR only */
513 MEM_ORG_256Mbx32 = 0x10005 /* GDDR only */
514} netxen_mn_mem_org_t;
515
516typedef enum {
517 MEM_ORG_512Kx36 = 0x0,
518 MEM_ORG_1Mx36 = 0x1,
519 MEM_ORG_2Mx36 = 0x2
520} netxen_sn_mem_org_t;
521
522typedef enum {
523 MEM_DEPTH_4MB = 0x1,
524 MEM_DEPTH_8MB = 0x2,
525 MEM_DEPTH_16MB = 0x3,
526 MEM_DEPTH_32MB = 0x4,
527 MEM_DEPTH_64MB = 0x5,
528 MEM_DEPTH_128MB = 0x6,
529 MEM_DEPTH_256MB = 0x7,
530 MEM_DEPTH_512MB = 0x8,
531 MEM_DEPTH_1GB = 0x9,
532 MEM_DEPTH_2GB = 0xa,
533 MEM_DEPTH_4GB = 0xb,
534 MEM_DEPTH_8GB = 0xc,
535 MEM_DEPTH_16GB = 0xd,
536 MEM_DEPTH_32GB = 0xe
537} netxen_mem_depth_t;
538
539struct netxen_board_info {
540 u32 header_version;
541
542 u32 board_mfg;
543 u32 board_type;
544 u32 board_num;
545 u32 chip_id;
546 u32 chip_minor;
547 u32 chip_major;
548 u32 chip_pkg;
549 u32 chip_lot;
550
551 u32 port_mask; /* available niu ports */
552 u32 peg_mask; /* available pegs */
553 u32 icache_ok; /* can we run with icache? */
554 u32 dcache_ok; /* can we run with dcache? */
555 u32 casper_ok;
556
557 u32 mac_addr_lo_0;
558 u32 mac_addr_lo_1;
559 u32 mac_addr_lo_2;
560 u32 mac_addr_lo_3;
561
562 /* MN-related config */
563 u32 mn_sync_mode; /* enable/ sync shift cclk/ sync shift mclk */
564 u32 mn_sync_shift_cclk;
565 u32 mn_sync_shift_mclk;
566 u32 mn_wb_en;
567 u32 mn_crystal_freq; /* in MHz */
568 u32 mn_speed; /* in MHz */
569 u32 mn_org;
570 u32 mn_depth;
571 u32 mn_ranks_0; /* ranks per slot */
572 u32 mn_ranks_1; /* ranks per slot */
573 u32 mn_rd_latency_0;
574 u32 mn_rd_latency_1;
575 u32 mn_rd_latency_2;
576 u32 mn_rd_latency_3;
577 u32 mn_rd_latency_4;
578 u32 mn_rd_latency_5;
579 u32 mn_rd_latency_6;
580 u32 mn_rd_latency_7;
581 u32 mn_rd_latency_8;
582 u32 mn_dll_val[18];
583 u32 mn_mode_reg; /* MIU DDR Mode Register */
584 u32 mn_ext_mode_reg; /* MIU DDR Extended Mode Register */
585 u32 mn_timing_0; /* MIU Memory Control Timing Rgister */
586 u32 mn_timing_1; /* MIU Extended Memory Ctrl Timing Register */
587 u32 mn_timing_2; /* MIU Extended Memory Ctrl Timing2 Register */
588
589 /* SN-related config */
590 u32 sn_sync_mode; /* enable/ sync shift cclk / sync shift mclk */
591 u32 sn_pt_mode; /* pass through mode */
592 u32 sn_ecc_en;
593 u32 sn_wb_en;
594 u32 sn_crystal_freq;
595 u32 sn_speed;
596 u32 sn_org;
597 u32 sn_depth;
598 u32 sn_dll_tap;
599 u32 sn_rd_latency;
600
601 u32 mac_addr_hi_0;
602 u32 mac_addr_hi_1;
603 u32 mac_addr_hi_2;
604 u32 mac_addr_hi_3;
605
606 u32 magic; /* indicates flash has been initialized */
607
608 u32 mn_rdimm;
609 u32 mn_dll_override;
610
611};
612
613#define FLASH_NUM_PORTS (4)
614
615struct netxen_flash_mac_addr {
616 u32 flash_addr[32];
617};
618
619struct netxen_user_old_info {
620 u8 flash_md5[16];
621 u8 crbinit_md5[16];
622 u8 brdcfg_md5[16];
623 /* bootloader */
624 u32 bootld_version;
625 u32 bootld_size;
626 u8 bootld_md5[16];
627 /* image */
628 u32 image_version;
629 u32 image_size;
630 u8 image_md5[16];
631 /* primary image status */
632 u32 primary_status;
633 u32 secondary_present;
634
635 /* MAC address , 4 ports */
636 struct netxen_flash_mac_addr mac_addr[FLASH_NUM_PORTS];
637};
638#define FLASH_NUM_MAC_PER_PORT 32
639struct netxen_user_info {
640 u8 flash_md5[16 * 64];
641 /* bootloader */
642 u32 bootld_version;
643 u32 bootld_size;
644 /* image */
645 u32 image_version;
646 u32 image_size;
647 /* primary image status */
648 u32 primary_status;
649 u32 secondary_present;
650
651 /* MAC address , 4 ports, 32 address per port */
652 u64 mac_addr[FLASH_NUM_PORTS * FLASH_NUM_MAC_PER_PORT];
653 u32 sub_sys_id;
654 u8 serial_num[32];
655
656 /* Any user defined data */
657};
658
659/*
660 * Flash Layout - new format.
661 */
662struct netxen_new_user_info {
663 u8 flash_md5[16 * 64];
664 /* bootloader */
665 u32 bootld_version;
666 u32 bootld_size;
667 /* image */
668 u32 image_version;
669 u32 image_size;
670 /* primary image status */
671 u32 primary_status;
672 u32 secondary_present;
673
674 /* MAC address , 4 ports, 32 address per port */
675 u64 mac_addr[FLASH_NUM_PORTS * FLASH_NUM_MAC_PER_PORT];
676 u32 sub_sys_id;
677 u8 serial_num[32];
678
679 /* Any user defined data */
680};
681
682#define SECONDARY_IMAGE_PRESENT 0xb3b4b5b6
683#define SECONDARY_IMAGE_ABSENT 0xffffffff
684#define PRIMARY_IMAGE_GOOD 0x5a5a5a5a
685#define PRIMARY_IMAGE_BAD 0xffffffff
686
687/* Flash memory map */
688typedef enum {
0d04761d
MT
689 NETXEN_CRBINIT_START = 0, /* Crbinit section */
690 NETXEN_BRDCFG_START = 0x4000, /* board config */
691 NETXEN_INITCODE_START = 0x6000, /* pegtune code */
692 NETXEN_BOOTLD_START = 0x10000, /* bootld */
693 NETXEN_IMAGE_START = 0x43000, /* compressed image */
694 NETXEN_SECONDARY_START = 0x200000, /* backup images */
695 NETXEN_PXE_START = 0x3E0000, /* user defined region */
696 NETXEN_USER_START = 0x3E8000, /* User defined region for new boards */
697 NETXEN_FIXED_START = 0x3F0000 /* backup of crbinit */
3d396eb1
AK
698} netxen_flash_map_t;
699
ba599d4f
DP
700#define NX_FW_VERSION_OFFSET (NETXEN_USER_START+0x408)
701#define NX_FW_SIZE_OFFSET (NETXEN_USER_START+0x40c)
702#define NX_BIOS_VERSION_OFFSET (NETXEN_USER_START+0x83c)
703#define NX_FW_MAGIC_OFFSET (NETXEN_BRDCFG_START+0x128)
704#define NX_FW_MIN_SIZE (0x3fffff)
705#define NX_P2_MN_ROMIMAGE "nxromimg.bin"
706#define NX_P3_CT_ROMIMAGE "nx3fwct.bin"
707#define NX_P3_MN_ROMIMAGE "nx3fwmn.bin"
708
0d04761d
MT
709#define NETXEN_USER_START_OLD NETXEN_PXE_START /* for backward compatibility */
710
711#define NETXEN_FLASH_START (NETXEN_CRBINIT_START)
712#define NETXEN_INIT_SECTOR (0)
713#define NETXEN_PRIMARY_START (NETXEN_BOOTLD_START)
714#define NETXEN_FLASH_CRBINIT_SIZE (0x4000)
715#define NETXEN_FLASH_BRDCFG_SIZE (sizeof(struct netxen_board_info))
716#define NETXEN_FLASH_USER_SIZE (sizeof(struct netxen_user_info)/sizeof(u32))
717#define NETXEN_FLASH_SECONDARY_SIZE (NETXEN_USER_START-NETXEN_SECONDARY_START)
718#define NETXEN_NUM_PRIMARY_SECTORS (0x20)
719#define NETXEN_NUM_CONFIG_SECTORS (1)
ed25ffa1
AK
720#define PFX "NetXen: "
721extern char netxen_nic_driver_name[];
3d396eb1
AK
722
723/* Note: Make sure to not call this before adapter->port is valid */
724#if !defined(NETXEN_DEBUG)
725#define DPRINTK(klevel, fmt, args...) do { \
726 } while (0)
727#else
728#define DPRINTK(klevel, fmt, args...) do { \
b39d66a8 729 printk(KERN_##klevel PFX "%s: %s: " fmt, __func__,\
3176ff3e
MT
730 (adapter != NULL && adapter->netdev != NULL) ? \
731 adapter->netdev->name : NULL, \
3d396eb1
AK
732 ## args); } while(0)
733#endif
734
735/* Number of status descriptors to handle per interrupt */
736#define MAX_STATUS_HANDLE (128)
737
738/*
739 * netxen_skb_frag{} is to contain mapping info for each SG list. This
740 * has to be freed when DMA is complete. This is part of netxen_tx_buffer{}.
741 */
742struct netxen_skb_frag {
743 u64 dma;
391587c3 744 ulong length;
3d396eb1
AK
745};
746
6c80b18d
MT
747#define _netxen_set_bits(config_word, start, bits, val) {\
748 unsigned long long __tmask = (((1ULL << (bits)) - 1) << (start));\
749 unsigned long long __tvalue = (val); \
750 (config_word) &= ~__tmask; \
751 (config_word) |= (((__tvalue) << (start)) & __tmask); \
752}
4790654c 753
6c80b18d
MT
754#define _netxen_clear_bits(config_word, start, bits) {\
755 unsigned long long __tmask = (((1ULL << (bits)) - 1) << (start)); \
756 (config_word) &= ~__tmask; \
4790654c 757}
6c80b18d 758
3d396eb1
AK
759/* Following defines are for the state of the buffers */
760#define NETXEN_BUFFER_FREE 0
761#define NETXEN_BUFFER_BUSY 1
762
763/*
764 * There will be one netxen_buffer per skb packet. These will be
765 * used to save the dma info for pci_unmap_page()
766 */
767struct netxen_cmd_buffer {
768 struct sk_buff *skb;
769 struct netxen_skb_frag frag_array[MAX_BUFFERS_PER_CMD + 1];
391587c3 770 u32 frag_count;
3d396eb1
AK
771};
772
773/* In rx_buffer, we do not need multiple fragments as is a single buffer */
774struct netxen_rx_buffer {
d9e651bc 775 struct list_head list;
3d396eb1
AK
776 struct sk_buff *skb;
777 u64 dma;
778 u16 ref_handle;
779 u16 state;
ed25ffa1
AK
780 u32 lro_expected_frags;
781 u32 lro_current_frags;
782 u32 lro_length;
3d396eb1
AK
783};
784
785/* Board types */
786#define NETXEN_NIC_GBE 0x01
787#define NETXEN_NIC_XGBE 0x02
788
789/*
790 * One hardware_context{} per adapter
791 * contains interrupt info as well shared hardware info.
792 */
793struct netxen_hardware_context {
cb8011ad
AK
794 void __iomem *pci_base0;
795 void __iomem *pci_base1;
796 void __iomem *pci_base2;
ed25ffa1
AK
797 void __iomem *db_base;
798 unsigned long db_len;
3ce06a32
DP
799 unsigned long pci_len0;
800
801 int qdr_sn_window;
802 int ddr_mn_window;
803 unsigned long mn_win_crb;
804 unsigned long ms_win_crb;
cb8011ad 805
1e2d0059 806 u8 cut_through;
3d396eb1 807 u8 revision_id;
1e2d0059
DP
808 u16 port_type;
809 int board_type;
a97342f9 810 u32 linkup;
3d396eb1
AK
811 /* Address of cmd ring in Phantom */
812 struct cmd_desc_type0 *cmd_desc_head;
813 dma_addr_t cmd_desc_phys_addr;
814 struct netxen_adapter *adapter;
13ba9c77 815 int pci_func;
3d396eb1
AK
816};
817
ed25ffa1
AK
818#define RCV_RING_LRO RCV_DESC_LRO
819
3d396eb1
AK
820#define MINIMUM_ETHERNET_FRAME_SIZE 64 /* With FCS */
821#define ETHERNET_FCS_SIZE 4
822
823struct netxen_adapter_stats {
3176ff3e
MT
824 u64 rcvdbadskb;
825 u64 xmitcalled;
826 u64 xmitedframes;
827 u64 xmitfinished;
828 u64 badskblen;
829 u64 nocmddescriptor;
830 u64 polled;
d1847a72 831 u64 rxdropped;
3176ff3e 832 u64 txdropped;
3176ff3e
MT
833 u64 csummed;
834 u64 no_rcv;
835 u64 rxbytes;
836 u64 txbytes;
837 u64 ints;
3d396eb1
AK
838};
839
840/*
841 * Rcv Descriptor Context. One such per Rcv Descriptor. There may
842 * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
843 */
48bfd1e0 844struct nx_host_rds_ring {
3d396eb1
AK
845 u32 flags;
846 u32 producer;
3d396eb1 847 dma_addr_t phys_addr;
7830b22c 848 u32 crb_rcv_producer; /* reg offset */
3d396eb1
AK
849 struct rcv_desc *desc_head; /* address of rx ring in Phantom */
850 u32 max_rx_desc_count;
851 u32 dma_size;
852 u32 skb_size;
853 struct netxen_rx_buffer *rx_buf_arr; /* rx buffers for receive */
d9e651bc 854 struct list_head free_list;
3d396eb1
AK
855};
856
857/*
858 * Receive context. There is one such structure per instance of the
859 * receive processing. Any state information that is relevant to
860 * the receive, and is must be in this structure. The global data may be
861 * present elsewhere.
862 */
863struct netxen_recv_context {
48bfd1e0
DP
864 u32 state;
865 u16 context_id;
866 u16 virt_port;
867
868 struct nx_host_rds_ring rds_rings[NUM_RCV_DESC_RINGS];
3d396eb1 869 u32 status_rx_consumer;
7830b22c 870 u32 crb_sts_consumer; /* reg offset */
3d396eb1
AK
871 dma_addr_t rcv_status_desc_phys_addr;
872 struct status_desc *rcv_status_desc_head;
873};
874
48bfd1e0
DP
875/* New HW context creation */
876
877#define NX_OS_CRB_RETRY_COUNT 4000
878#define NX_CDRP_SIGNATURE_MAKE(pcifn, version) \
879 (((pcifn) & 0xff) | (((version) & 0xff) << 8) | (0xcafe << 16))
880
881#define NX_CDRP_CLEAR 0x00000000
882#define NX_CDRP_CMD_BIT 0x80000000
883
884/*
885 * All responses must have the NX_CDRP_CMD_BIT cleared
886 * in the crb NX_CDRP_CRB_OFFSET.
887 */
888#define NX_CDRP_FORM_RSP(rsp) (rsp)
889#define NX_CDRP_IS_RSP(rsp) (((rsp) & NX_CDRP_CMD_BIT) == 0)
890
891#define NX_CDRP_RSP_OK 0x00000001
892#define NX_CDRP_RSP_FAIL 0x00000002
893#define NX_CDRP_RSP_TIMEOUT 0x00000003
894
895/*
896 * All commands must have the NX_CDRP_CMD_BIT set in
897 * the crb NX_CDRP_CRB_OFFSET.
898 */
899#define NX_CDRP_FORM_CMD(cmd) (NX_CDRP_CMD_BIT | (cmd))
900#define NX_CDRP_IS_CMD(cmd) (((cmd) & NX_CDRP_CMD_BIT) != 0)
901
902#define NX_CDRP_CMD_SUBMIT_CAPABILITIES 0x00000001
903#define NX_CDRP_CMD_READ_MAX_RDS_PER_CTX 0x00000002
904#define NX_CDRP_CMD_READ_MAX_SDS_PER_CTX 0x00000003
905#define NX_CDRP_CMD_READ_MAX_RULES_PER_CTX 0x00000004
906#define NX_CDRP_CMD_READ_MAX_RX_CTX 0x00000005
907#define NX_CDRP_CMD_READ_MAX_TX_CTX 0x00000006
908#define NX_CDRP_CMD_CREATE_RX_CTX 0x00000007
909#define NX_CDRP_CMD_DESTROY_RX_CTX 0x00000008
910#define NX_CDRP_CMD_CREATE_TX_CTX 0x00000009
911#define NX_CDRP_CMD_DESTROY_TX_CTX 0x0000000a
912#define NX_CDRP_CMD_SETUP_STATISTICS 0x0000000e
913#define NX_CDRP_CMD_GET_STATISTICS 0x0000000f
914#define NX_CDRP_CMD_DELETE_STATISTICS 0x00000010
915#define NX_CDRP_CMD_SET_MTU 0x00000012
916#define NX_CDRP_CMD_MAX 0x00000013
917
918#define NX_RCODE_SUCCESS 0
919#define NX_RCODE_NO_HOST_MEM 1
920#define NX_RCODE_NO_HOST_RESOURCE 2
921#define NX_RCODE_NO_CARD_CRB 3
922#define NX_RCODE_NO_CARD_MEM 4
923#define NX_RCODE_NO_CARD_RESOURCE 5
924#define NX_RCODE_INVALID_ARGS 6
925#define NX_RCODE_INVALID_ACTION 7
926#define NX_RCODE_INVALID_STATE 8
927#define NX_RCODE_NOT_SUPPORTED 9
928#define NX_RCODE_NOT_PERMITTED 10
929#define NX_RCODE_NOT_READY 11
930#define NX_RCODE_DOES_NOT_EXIST 12
931#define NX_RCODE_ALREADY_EXISTS 13
932#define NX_RCODE_BAD_SIGNATURE 14
933#define NX_RCODE_CMD_NOT_IMPL 15
934#define NX_RCODE_CMD_INVALID 16
935#define NX_RCODE_TIMEOUT 17
936#define NX_RCODE_CMD_FAILED 18
937#define NX_RCODE_MAX_EXCEEDED 19
938#define NX_RCODE_MAX 20
939
940#define NX_DESTROY_CTX_RESET 0
941#define NX_DESTROY_CTX_D3_RESET 1
942#define NX_DESTROY_CTX_MAX 2
943
944/*
945 * Capabilities
946 */
947#define NX_CAP_BIT(class, bit) (1 << bit)
948#define NX_CAP0_LEGACY_CONTEXT NX_CAP_BIT(0, 0)
949#define NX_CAP0_MULTI_CONTEXT NX_CAP_BIT(0, 1)
950#define NX_CAP0_LEGACY_MN NX_CAP_BIT(0, 2)
951#define NX_CAP0_LEGACY_MS NX_CAP_BIT(0, 3)
952#define NX_CAP0_CUT_THROUGH NX_CAP_BIT(0, 4)
953#define NX_CAP0_LRO NX_CAP_BIT(0, 5)
954#define NX_CAP0_LSO NX_CAP_BIT(0, 6)
955#define NX_CAP0_JUMBO_CONTIGUOUS NX_CAP_BIT(0, 7)
956#define NX_CAP0_LRO_CONTIGUOUS NX_CAP_BIT(0, 8)
957
958/*
959 * Context state
960 */
961#define NX_HOST_CTX_STATE_FREED 0
962#define NX_HOST_CTX_STATE_ALLOCATED 1
963#define NX_HOST_CTX_STATE_ACTIVE 2
964#define NX_HOST_CTX_STATE_DISABLED 3
965#define NX_HOST_CTX_STATE_QUIESCED 4
966#define NX_HOST_CTX_STATE_MAX 5
967
968/*
969 * Rx context
970 */
971
972typedef struct {
2edbb454
DP
973 __le64 host_phys_addr; /* Ring base addr */
974 __le32 ring_size; /* Ring entries */
975 __le16 msi_index;
976 __le16 rsvd; /* Padding */
48bfd1e0
DP
977} nx_hostrq_sds_ring_t;
978
979typedef struct {
2edbb454
DP
980 __le64 host_phys_addr; /* Ring base addr */
981 __le64 buff_size; /* Packet buffer size */
982 __le32 ring_size; /* Ring entries */
983 __le32 ring_kind; /* Class of ring */
48bfd1e0
DP
984} nx_hostrq_rds_ring_t;
985
986typedef struct {
2edbb454
DP
987 __le64 host_rsp_dma_addr; /* Response dma'd here */
988 __le32 capabilities[4]; /* Flag bit vector */
989 __le32 host_int_crb_mode; /* Interrupt crb usage */
990 __le32 host_rds_crb_mode; /* RDS crb usage */
48bfd1e0 991 /* These ring offsets are relative to data[0] below */
2edbb454
DP
992 __le32 rds_ring_offset; /* Offset to RDS config */
993 __le32 sds_ring_offset; /* Offset to SDS config */
994 __le16 num_rds_rings; /* Count of RDS rings */
995 __le16 num_sds_rings; /* Count of SDS rings */
996 __le16 rsvd1; /* Padding */
997 __le16 rsvd2; /* Padding */
48bfd1e0
DP
998 u8 reserved[128]; /* reserve space for future expansion*/
999 /* MUST BE 64-bit aligned.
1000 The following is packed:
1001 - N hostrq_rds_rings
1002 - N hostrq_sds_rings */
1003 char data[0];
1004} nx_hostrq_rx_ctx_t;
1005
1006typedef struct {
2edbb454
DP
1007 __le32 host_producer_crb; /* Crb to use */
1008 __le32 rsvd1; /* Padding */
48bfd1e0
DP
1009} nx_cardrsp_rds_ring_t;
1010
1011typedef struct {
2edbb454
DP
1012 __le32 host_consumer_crb; /* Crb to use */
1013 __le32 interrupt_crb; /* Crb to use */
48bfd1e0
DP
1014} nx_cardrsp_sds_ring_t;
1015
1016typedef struct {
1017 /* These ring offsets are relative to data[0] below */
2edbb454
DP
1018 __le32 rds_ring_offset; /* Offset to RDS config */
1019 __le32 sds_ring_offset; /* Offset to SDS config */
1020 __le32 host_ctx_state; /* Starting State */
1021 __le32 num_fn_per_port; /* How many PCI fn share the port */
1022 __le16 num_rds_rings; /* Count of RDS rings */
1023 __le16 num_sds_rings; /* Count of SDS rings */
1024 __le16 context_id; /* Handle for context */
48bfd1e0
DP
1025 u8 phys_port; /* Physical id of port */
1026 u8 virt_port; /* Virtual/Logical id of port */
1027 u8 reserved[128]; /* save space for future expansion */
1028 /* MUST BE 64-bit aligned.
1029 The following is packed:
1030 - N cardrsp_rds_rings
1031 - N cardrs_sds_rings */
1032 char data[0];
1033} nx_cardrsp_rx_ctx_t;
1034
1035#define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings) \
1036 (sizeof(HOSTRQ_RX) + \
1037 (rds_rings)*(sizeof(nx_hostrq_rds_ring_t)) + \
1038 (sds_rings)*(sizeof(nx_hostrq_sds_ring_t)))
1039
1040#define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) \
1041 (sizeof(CARDRSP_RX) + \
1042 (rds_rings)*(sizeof(nx_cardrsp_rds_ring_t)) + \
1043 (sds_rings)*(sizeof(nx_cardrsp_sds_ring_t)))
1044
1045/*
1046 * Tx context
1047 */
1048
1049typedef struct {
2edbb454
DP
1050 __le64 host_phys_addr; /* Ring base addr */
1051 __le32 ring_size; /* Ring entries */
1052 __le32 rsvd; /* Padding */
48bfd1e0
DP
1053} nx_hostrq_cds_ring_t;
1054
1055typedef struct {
2edbb454
DP
1056 __le64 host_rsp_dma_addr; /* Response dma'd here */
1057 __le64 cmd_cons_dma_addr; /* */
1058 __le64 dummy_dma_addr; /* */
1059 __le32 capabilities[4]; /* Flag bit vector */
1060 __le32 host_int_crb_mode; /* Interrupt crb usage */
1061 __le32 rsvd1; /* Padding */
1062 __le16 rsvd2; /* Padding */
1063 __le16 interrupt_ctl;
1064 __le16 msi_index;
1065 __le16 rsvd3; /* Padding */
48bfd1e0
DP
1066 nx_hostrq_cds_ring_t cds_ring; /* Desc of cds ring */
1067 u8 reserved[128]; /* future expansion */
1068} nx_hostrq_tx_ctx_t;
1069
1070typedef struct {
2edbb454
DP
1071 __le32 host_producer_crb; /* Crb to use */
1072 __le32 interrupt_crb; /* Crb to use */
48bfd1e0
DP
1073} nx_cardrsp_cds_ring_t;
1074
1075typedef struct {
2edbb454
DP
1076 __le32 host_ctx_state; /* Starting state */
1077 __le16 context_id; /* Handle for context */
48bfd1e0
DP
1078 u8 phys_port; /* Physical id of port */
1079 u8 virt_port; /* Virtual/Logical id of port */
1080 nx_cardrsp_cds_ring_t cds_ring; /* Card cds settings */
1081 u8 reserved[128]; /* future expansion */
1082} nx_cardrsp_tx_ctx_t;
1083
1084#define SIZEOF_HOSTRQ_TX(HOSTRQ_TX) (sizeof(HOSTRQ_TX))
1085#define SIZEOF_CARDRSP_TX(CARDRSP_TX) (sizeof(CARDRSP_TX))
1086
1087/* CRB */
1088
1089#define NX_HOST_RDS_CRB_MODE_UNIQUE 0
1090#define NX_HOST_RDS_CRB_MODE_SHARED 1
1091#define NX_HOST_RDS_CRB_MODE_CUSTOM 2
1092#define NX_HOST_RDS_CRB_MODE_MAX 3
1093
1094#define NX_HOST_INT_CRB_MODE_UNIQUE 0
1095#define NX_HOST_INT_CRB_MODE_SHARED 1
1096#define NX_HOST_INT_CRB_MODE_NORX 2
1097#define NX_HOST_INT_CRB_MODE_NOTX 3
1098#define NX_HOST_INT_CRB_MODE_NORXTX 4
1099
1100
1101/* MAC */
1102
1103#define MC_COUNT_P2 16
1104#define MC_COUNT_P3 38
1105
1106#define NETXEN_MAC_NOOP 0
1107#define NETXEN_MAC_ADD 1
1108#define NETXEN_MAC_DEL 2
1109
1110typedef struct nx_mac_list_s {
1111 struct nx_mac_list_s *next;
1112 uint8_t mac_addr[MAX_ADDR_LEN];
1113} nx_mac_list_t;
1114
cd1f8160
DP
1115/*
1116 * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
1117 * adjusted based on configured MTU.
1118 */
1119#define NETXEN_DEFAULT_INTR_COALESCE_RX_TIME_US 3
1120#define NETXEN_DEFAULT_INTR_COALESCE_RX_PACKETS 256
1121#define NETXEN_DEFAULT_INTR_COALESCE_TX_PACKETS 64
1122#define NETXEN_DEFAULT_INTR_COALESCE_TX_TIME_US 4
1123
1124#define NETXEN_NIC_INTR_DEFAULT 0x04
1125
1126typedef union {
1127 struct {
1128 uint16_t rx_packets;
1129 uint16_t rx_time_us;
1130 uint16_t tx_packets;
1131 uint16_t tx_time_us;
1132 } data;
1133 uint64_t word;
1134} nx_nic_intr_coalesce_data_t;
1135
1136typedef struct {
1137 uint16_t stats_time_us;
1138 uint16_t rate_sample_time;
1139 uint16_t flags;
1140 uint16_t rsvd_1;
1141 uint32_t low_threshold;
1142 uint32_t high_threshold;
1143 nx_nic_intr_coalesce_data_t normal;
1144 nx_nic_intr_coalesce_data_t low;
1145 nx_nic_intr_coalesce_data_t high;
1146 nx_nic_intr_coalesce_data_t irq;
1147} nx_nic_intr_coalesce_t;
1148
9ad27643
DP
1149#define NX_HOST_REQUEST 0x13
1150#define NX_NIC_REQUEST 0x14
1151
1152#define NX_MAC_EVENT 0x1
1153
1154enum {
1155 NX_NIC_H2C_OPCODE_START = 0,
1156 NX_NIC_H2C_OPCODE_CONFIG_RSS,
1157 NX_NIC_H2C_OPCODE_CONFIG_RSS_TBL,
1158 NX_NIC_H2C_OPCODE_CONFIG_INTR_COALESCE,
1159 NX_NIC_H2C_OPCODE_CONFIG_LED,
1160 NX_NIC_H2C_OPCODE_CONFIG_PROMISCUOUS,
1161 NX_NIC_H2C_OPCODE_CONFIG_L2_MAC,
1162 NX_NIC_H2C_OPCODE_LRO_REQUEST,
1163 NX_NIC_H2C_OPCODE_GET_SNMP_STATS,
1164 NX_NIC_H2C_OPCODE_PROXY_START_REQUEST,
1165 NX_NIC_H2C_OPCODE_PROXY_STOP_REQUEST,
1166 NX_NIC_H2C_OPCODE_PROXY_SET_MTU,
1167 NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE,
1168 NX_H2P_OPCODE_GET_FINGER_PRINT_REQUEST,
1169 NX_H2P_OPCODE_INSTALL_LICENSE_REQUEST,
1170 NX_H2P_OPCODE_GET_LICENSE_CAPABILITY_REQUEST,
1171 NX_NIC_H2C_OPCODE_GET_NET_STATS,
1172 NX_NIC_H2C_OPCODE_LAST
1173};
1174
1175#define VPORT_MISS_MODE_DROP 0 /* drop all unmatched */
1176#define VPORT_MISS_MODE_ACCEPT_ALL 1 /* accept all packets */
1177#define VPORT_MISS_MODE_ACCEPT_MULTI 2 /* accept unmatched multicast */
1178
48bfd1e0 1179typedef struct {
2edbb454
DP
1180 __le64 qhdr;
1181 __le64 req_hdr;
1182 __le64 words[6];
c9fc891f 1183} nx_nic_req_t;
48bfd1e0
DP
1184
1185typedef struct {
1186 u8 op;
1187 u8 tag;
1188 u8 mac_addr[6];
1189} nx_mac_req_t;
1190
c9fc891f 1191#define MAX_PENDING_DESC_BLOCK_SIZE 64
48bfd1e0 1192
2956640d
DP
1193#define NETXEN_NIC_MSI_ENABLED 0x02
1194#define NETXEN_NIC_MSIX_ENABLED 0x04
1195#define NETXEN_IS_MSI_FAMILY(adapter) \
1196 ((adapter)->flags & (NETXEN_NIC_MSI_ENABLED | NETXEN_NIC_MSIX_ENABLED))
1197
b3df68f8 1198#define MSIX_ENTRIES_PER_ADAPTER 1
2956640d
DP
1199#define NETXEN_MSIX_TBL_SPACE 8192
1200#define NETXEN_PCI_REG_MSIX_TBL 0x44
1201
1202#define NETXEN_DB_MAPSIZE_BYTES 0x1000
ed25ffa1 1203
cd1f8160
DP
1204#define NETXEN_NETDEV_WEIGHT 120
1205#define NETXEN_ADAPTER_UP_MAGIC 777
1206#define NETXEN_NIC_PEG_TUNE 0
1207
ed25ffa1
AK
1208struct netxen_dummy_dma {
1209 void *addr;
1210 dma_addr_t phys_addr;
1211};
3d396eb1 1212
3d396eb1
AK
1213struct netxen_adapter {
1214 struct netxen_hardware_context ahw;
4790654c 1215
3176ff3e
MT
1216 struct net_device *netdev;
1217 struct pci_dev *pdev;
2956640d 1218 int pci_using_dac;
bea3348e 1219 struct napi_struct napi;
6c80b18d 1220 struct net_device_stats net_stats;
3176ff3e
MT
1221 int mtu;
1222 int portnum;
3276fbad 1223 u8 physical_port;
48bfd1e0 1224 u16 tx_context_id;
3176ff3e 1225
623621b0
DP
1226 uint8_t mc_enabled;
1227 uint8_t max_mc_count;
c9fc891f 1228 nx_mac_list_t *mac_list;
623621b0 1229
2956640d 1230 struct netxen_legacy_intr_set legacy_intr;
48bfd1e0 1231 u32 crb_intr_mask;
2956640d 1232
3d396eb1 1233 struct work_struct watchdog_task;
3d396eb1 1234 struct timer_list watchdog_timer;
3176ff3e 1235 struct work_struct tx_timeout_task;
3d396eb1
AK
1236
1237 u32 curr_window;
3ce06a32
DP
1238 u32 crb_win;
1239 rwlock_t adapter_lock;
2956640d 1240
3d396eb1 1241 u32 cmd_producer;
f305f789 1242 __le32 *cmd_consumer;
3d396eb1 1243 u32 last_cmd_consumer;
7830b22c
DP
1244 u32 crb_addr_cmd_producer;
1245 u32 crb_addr_cmd_consumer;
ba53e6b4 1246
3d396eb1
AK
1247 u32 max_tx_desc_count;
1248 u32 max_rx_desc_count;
1249 u32 max_jumbo_rx_desc_count;
ed25ffa1 1250 u32 max_lro_rx_desc_count;
3d396eb1 1251
48bfd1e0
DP
1252 int max_rds_rings;
1253
3d396eb1
AK
1254 u32 flags;
1255 u32 irq;
1256 int driver_mismatch;
cb8011ad 1257 u32 temp;
3d396eb1 1258
2956640d 1259 u32 fw_major;
1e2d0059 1260 u32 fw_version;
2956640d
DP
1261
1262 u8 msix_supported;
1263 u8 max_possible_rss_rings;
1264 struct msix_entry msix_entries[MSIX_ENTRIES_PER_ADAPTER];
1265
3d396eb1 1266 struct netxen_adapter_stats stats;
4790654c 1267
3176ff3e
MT
1268 u16 link_speed;
1269 u16 link_duplex;
1270 u16 state;
1271 u16 link_autoneg;
200eef20 1272 int rx_csum;
3d396eb1
AK
1273
1274 struct netxen_cmd_buffer *cmd_buf_arr; /* Command buffers for xmit */
1275
1276 /*
1277 * Receive instances. These can be either one per port,
1278 * or one per peg, etc.
1279 */
becf46a0 1280 struct netxen_recv_context recv_ctx;
3d396eb1
AK
1281
1282 int is_up;
ed25ffa1 1283 struct netxen_dummy_dma dummy_dma;
cd1f8160 1284 nx_nic_intr_coalesce_t coal;
ed25ffa1
AK
1285
1286 /* Context interface shared between card and host */
1287 struct netxen_ring_ctx *ctx_desc;
ed25ffa1 1288 dma_addr_t ctx_desc_phys_addr;
2d1a3bbd 1289 int intr_scheme;
443be796 1290 int msi_mode;
13ba9c77
MT
1291 int (*enable_phy_interrupts) (struct netxen_adapter *);
1292 int (*disable_phy_interrupts) (struct netxen_adapter *);
3176ff3e
MT
1293 int (*macaddr_set) (struct netxen_adapter *, netxen_ethernet_macaddr_t);
1294 int (*set_mtu) (struct netxen_adapter *, int);
9ad27643 1295 int (*set_promisc) (struct netxen_adapter *, u32);
13ba9c77
MT
1296 int (*phy_read) (struct netxen_adapter *, long reg, u32 *);
1297 int (*phy_write) (struct netxen_adapter *, long reg, u32 val);
80922fbc 1298 int (*init_port) (struct netxen_adapter *, int);
3176ff3e 1299 int (*stop_port) (struct netxen_adapter *);
3ce06a32
DP
1300
1301 int (*hw_read_wx)(struct netxen_adapter *, ulong, void *, int);
1302 int (*hw_write_wx)(struct netxen_adapter *, ulong, void *, int);
1303 int (*pci_mem_read)(struct netxen_adapter *, u64, void *, int);
1304 int (*pci_mem_write)(struct netxen_adapter *, u64, void *, int);
1305 int (*pci_write_immediate)(struct netxen_adapter *, u64, u32);
1306 u32 (*pci_read_immediate)(struct netxen_adapter *, u64);
1307 void (*pci_write_normalize)(struct netxen_adapter *, u64, u32);
1308 u32 (*pci_read_normalize)(struct netxen_adapter *, u64);
1309 unsigned long (*pci_set_window)(struct netxen_adapter *,
1310 unsigned long long);
3d396eb1
AK
1311}; /* netxen_adapter structure */
1312
96acb6eb
DP
1313/*
1314 * NetXen dma watchdog control structure
1315 *
1316 * Bit 0 : enabled => R/O: 1 watchdog active, 0 inactive
1317 * Bit 1 : disable_request => 1 req disable dma watchdog
1318 * Bit 2 : enable_request => 1 req enable dma watchdog
1319 * Bit 3-31 : unused
1320 */
1321
1322#define netxen_set_dma_watchdog_disable_req(config_word) \
1323 _netxen_set_bits(config_word, 1, 1, 1)
1324#define netxen_set_dma_watchdog_enable_req(config_word) \
1325 _netxen_set_bits(config_word, 2, 1, 1)
1326#define netxen_get_dma_watchdog_enabled(config_word) \
1327 ((config_word) & 0x1)
1328#define netxen_get_dma_watchdog_disabled(config_word) \
1329 (((config_word) >> 1) & 0x1)
1330
3d396eb1
AK
1331/* Max number of xmit producer threads that can run simultaneously */
1332#define MAX_XMIT_PRODUCERS 16
1333
cb8011ad
AK
1334#define PCI_OFFSET_FIRST_RANGE(adapter, off) \
1335 ((adapter)->ahw.pci_base0 + (off))
1336#define PCI_OFFSET_SECOND_RANGE(adapter, off) \
1337 ((adapter)->ahw.pci_base1 + (off) - SECOND_PAGE_GROUP_START)
1338#define PCI_OFFSET_THIRD_RANGE(adapter, off) \
1339 ((adapter)->ahw.pci_base2 + (off) - THIRD_PAGE_GROUP_START)
1340
1341static inline void __iomem *pci_base_offset(struct netxen_adapter *adapter,
1342 unsigned long off)
1343{
1344 if ((off < FIRST_PAGE_GROUP_END) && (off >= FIRST_PAGE_GROUP_START)) {
1345 return (adapter->ahw.pci_base0 + off);
1346 } else if ((off < SECOND_PAGE_GROUP_END) &&
1347 (off >= SECOND_PAGE_GROUP_START)) {
1348 return (adapter->ahw.pci_base1 + off - SECOND_PAGE_GROUP_START);
1349 } else if ((off < THIRD_PAGE_GROUP_END) &&
1350 (off >= THIRD_PAGE_GROUP_START)) {
1351 return (adapter->ahw.pci_base2 + off - THIRD_PAGE_GROUP_START);
1352 }
1353 return NULL;
1354}
1355
1356static inline void __iomem *pci_base(struct netxen_adapter *adapter,
1357 unsigned long off)
1358{
1359 if ((off < FIRST_PAGE_GROUP_END) && (off >= FIRST_PAGE_GROUP_START)) {
1360 return adapter->ahw.pci_base0;
1361 } else if ((off < SECOND_PAGE_GROUP_END) &&
1362 (off >= SECOND_PAGE_GROUP_START)) {
1363 return adapter->ahw.pci_base1;
1364 } else if ((off < THIRD_PAGE_GROUP_END) &&
1365 (off >= THIRD_PAGE_GROUP_START)) {
1366 return adapter->ahw.pci_base2;
1367 }
1368 return NULL;
1369}
1370
13ba9c77
MT
1371int netxen_niu_xgbe_enable_phy_interrupts(struct netxen_adapter *adapter);
1372int netxen_niu_gbe_enable_phy_interrupts(struct netxen_adapter *adapter);
1373int netxen_niu_xgbe_disable_phy_interrupts(struct netxen_adapter *adapter);
1374int netxen_niu_gbe_disable_phy_interrupts(struct netxen_adapter *adapter);
13ba9c77 1375int netxen_niu_gbe_phy_read(struct netxen_adapter *adapter, long reg,
a608ab9c 1376 __u32 * readval);
13ba9c77 1377int netxen_niu_gbe_phy_write(struct netxen_adapter *adapter,
a608ab9c 1378 long reg, __u32 val);
3d396eb1
AK
1379
1380/* Functions available from netxen_nic_hw.c */
3176ff3e
MT
1381int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu);
1382int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu);
3d396eb1
AK
1383void netxen_nic_reg_write(struct netxen_adapter *adapter, u64 off, u32 val);
1384int netxen_nic_reg_read(struct netxen_adapter *adapter, u64 off);
1385void netxen_nic_write_w0(struct netxen_adapter *adapter, u32 index, u32 value);
3ce06a32
DP
1386void netxen_nic_read_w0(struct netxen_adapter *adapter, u32 index, u32 *value);
1387void netxen_nic_write_w1(struct netxen_adapter *adapter, u32 index, u32 value);
1388void netxen_nic_read_w1(struct netxen_adapter *adapter, u32 index, u32 *value);
3d396eb1
AK
1389
1390int netxen_nic_get_board_info(struct netxen_adapter *adapter);
1e2d0059 1391void netxen_nic_get_firmware_info(struct netxen_adapter *adapter);
0b72e659 1392int netxen_nic_wol_supported(struct netxen_adapter *adapter);
3ce06a32
DP
1393
1394int netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter,
1395 ulong off, void *data, int len);
1396int netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter,
1397 ulong off, void *data, int len);
1398int netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
1399 u64 off, void *data, int size);
1400int netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
1401 u64 off, void *data, int size);
1402int netxen_nic_pci_write_immediate_128M(struct netxen_adapter *adapter,
1403 u64 off, u32 data);
1404u32 netxen_nic_pci_read_immediate_128M(struct netxen_adapter *adapter, u64 off);
1405void netxen_nic_pci_write_normalize_128M(struct netxen_adapter *adapter,
1406 u64 off, u32 data);
1407u32 netxen_nic_pci_read_normalize_128M(struct netxen_adapter *adapter, u64 off);
1408unsigned long netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
1409 unsigned long long addr);
1410void netxen_nic_pci_change_crbwindow_128M(struct netxen_adapter *adapter,
1411 u32 wndw);
1412
1413int netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter,
1414 ulong off, void *data, int len);
1415int netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter,
1416 ulong off, void *data, int len);
1417int netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
1418 u64 off, void *data, int size);
1419int netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
1420 u64 off, void *data, int size);
3d396eb1
AK
1421void netxen_crb_writelit_adapter(struct netxen_adapter *adapter,
1422 unsigned long off, int data);
3ce06a32
DP
1423int netxen_nic_pci_write_immediate_2M(struct netxen_adapter *adapter,
1424 u64 off, u32 data);
1425u32 netxen_nic_pci_read_immediate_2M(struct netxen_adapter *adapter, u64 off);
1426void netxen_nic_pci_write_normalize_2M(struct netxen_adapter *adapter,
1427 u64 off, u32 data);
1428u32 netxen_nic_pci_read_normalize_2M(struct netxen_adapter *adapter, u64 off);
1429unsigned long netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
1430 unsigned long long addr);
3d396eb1
AK
1431
1432/* Functions from netxen_nic_init.c */
ed25ffa1
AK
1433void netxen_free_adapter_offload(struct netxen_adapter *adapter);
1434int netxen_initialize_adapter_offload(struct netxen_adapter *adapter);
96acb6eb 1435int netxen_phantom_init(struct netxen_adapter *adapter, int pegtune_val);
2956640d 1436int netxen_receive_peg_ready(struct netxen_adapter *adapter);
96acb6eb 1437int netxen_load_firmware(struct netxen_adapter *adapter);
3d396eb1 1438int netxen_pinit_from_rom(struct netxen_adapter *adapter, int verbose);
2956640d 1439
3d396eb1 1440int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr, int *valp);
4790654c 1441int netxen_rom_fast_read_words(struct netxen_adapter *adapter, int addr,
27d2ab54 1442 u8 *bytes, size_t size);
4790654c 1443int netxen_rom_fast_write_words(struct netxen_adapter *adapter, int addr,
27d2ab54
AK
1444 u8 *bytes, size_t size);
1445int netxen_flash_unlock(struct netxen_adapter *adapter);
1446int netxen_backup_crbinit(struct netxen_adapter *adapter);
1447int netxen_flash_erase_secondary(struct netxen_adapter *adapter);
1448int netxen_flash_erase_primary(struct netxen_adapter *adapter);
e45d9ab4 1449void netxen_halt_pegs(struct netxen_adapter *adapter);
27d2ab54 1450
cb8011ad 1451int netxen_rom_se(struct netxen_adapter *adapter, int addr);
3d396eb1 1452
2956640d
DP
1453int netxen_alloc_sw_resources(struct netxen_adapter *adapter);
1454void netxen_free_sw_resources(struct netxen_adapter *adapter);
1455
1456int netxen_alloc_hw_resources(struct netxen_adapter *adapter);
1457void netxen_free_hw_resources(struct netxen_adapter *adapter);
1458
1459void netxen_release_rx_buffers(struct netxen_adapter *adapter);
1460void netxen_release_tx_buffers(struct netxen_adapter *adapter);
1461
3d396eb1
AK
1462void netxen_initialize_adapter_ops(struct netxen_adapter *adapter);
1463int netxen_init_firmware(struct netxen_adapter *adapter);
3d396eb1 1464void netxen_nic_clear_stats(struct netxen_adapter *adapter);
6d5aefb8 1465void netxen_watchdog_task(struct work_struct *work);
becf46a0 1466void netxen_post_rx_buffers(struct netxen_adapter *adapter, u32 ringid);
05aaa02d 1467int netxen_process_cmd_ring(struct netxen_adapter *adapter);
becf46a0 1468int netxen_process_rcv_ring(struct netxen_adapter *adapter, int max);
c9fc891f
DP
1469void netxen_p2_nic_set_multi(struct net_device *netdev);
1470void netxen_p3_nic_set_multi(struct net_device *netdev);
06e9d9f9 1471void netxen_p3_free_mac_list(struct netxen_adapter *adapter);
9ad27643 1472int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32);
cd1f8160 1473int netxen_config_intr_coalesce(struct netxen_adapter *adapter);
48bfd1e0 1474
9ad27643 1475int nx_fw_cmd_set_mtu(struct netxen_adapter *adapter, int mtu);
3d396eb1 1476int netxen_nic_change_mtu(struct net_device *netdev, int new_mtu);
48bfd1e0 1477
3d396eb1
AK
1478int netxen_nic_set_mac(struct net_device *netdev, void *p);
1479struct net_device_stats *netxen_nic_get_stats(struct net_device *netdev);
1480
c9fc891f
DP
1481void netxen_nic_update_cmd_producer(struct netxen_adapter *adapter,
1482 uint32_t crb_producer);
cb8011ad
AK
1483
1484/*
1485 * NetXen Board information
1486 */
1487
e4c93c81 1488#define NETXEN_MAX_SHORT_NAME 32
71bd7877 1489struct netxen_brdinfo {
cb8011ad
AK
1490 netxen_brdtype_t brdtype; /* type of board */
1491 long ports; /* max no of physical ports */
1492 char short_name[NETXEN_MAX_SHORT_NAME];
71bd7877 1493};
cb8011ad 1494
71bd7877 1495static const struct netxen_brdinfo netxen_boards[] = {
cb8011ad
AK
1496 {NETXEN_BRDTYPE_P2_SB31_10G_CX4, 1, "XGb CX4"},
1497 {NETXEN_BRDTYPE_P2_SB31_10G_HMEZ, 1, "XGb HMEZ"},
1498 {NETXEN_BRDTYPE_P2_SB31_10G_IMEZ, 2, "XGb IMEZ"},
1499 {NETXEN_BRDTYPE_P2_SB31_10G, 1, "XGb XFP"},
1500 {NETXEN_BRDTYPE_P2_SB35_4G, 4, "Quad Gb"},
1501 {NETXEN_BRDTYPE_P2_SB31_2G, 2, "Dual Gb"},
e4c93c81
DP
1502 {NETXEN_BRDTYPE_P3_REF_QG, 4, "Reference Quad Gig "},
1503 {NETXEN_BRDTYPE_P3_HMEZ, 2, "Dual XGb HMEZ"},
1504 {NETXEN_BRDTYPE_P3_10G_CX4_LP, 2, "Dual XGb CX4 LP"},
1505 {NETXEN_BRDTYPE_P3_4_GB, 4, "Quad Gig LP"},
1506 {NETXEN_BRDTYPE_P3_IMEZ, 2, "Dual XGb IMEZ"},
1507 {NETXEN_BRDTYPE_P3_10G_SFP_PLUS, 2, "Dual XGb SFP+ LP"},
1508 {NETXEN_BRDTYPE_P3_10000_BASE_T, 1, "XGB 10G BaseT LP"},
1509 {NETXEN_BRDTYPE_P3_XG_LOM, 2, "Dual XGb LOM"},
a70f9393
DP
1510 {NETXEN_BRDTYPE_P3_4_GB_MM, 4, "NX3031 Gigabit Ethernet"},
1511 {NETXEN_BRDTYPE_P3_10G_SFP_CT, 2, "NX3031 10 Gigabit Ethernet"},
1512 {NETXEN_BRDTYPE_P3_10G_SFP_QT, 2, "Quanta Dual XGb SFP+"},
e4c93c81
DP
1513 {NETXEN_BRDTYPE_P3_10G_CX4, 2, "Reference Dual CX4 Option"},
1514 {NETXEN_BRDTYPE_P3_10G_XFP, 1, "Reference Single XFP Option"}
cb8011ad
AK
1515};
1516
ff8ac609 1517#define NUM_SUPPORTED_BOARDS ARRAY_SIZE(netxen_boards)
cb8011ad 1518
cb8011ad
AK
1519static inline void get_brd_name_by_type(u32 type, char *name)
1520{
1521 int i, found = 0;
1522 for (i = 0; i < NUM_SUPPORTED_BOARDS; ++i) {
1523 if (netxen_boards[i].brdtype == type) {
1524 strcpy(name, netxen_boards[i].short_name);
1525 found = 1;
1526 break;
1527 }
1528
3d396eb1 1529 }
cb8011ad
AK
1530 if (!found)
1531 name = "Unknown";
3d396eb1
AK
1532}
1533
96acb6eb
DP
1534static inline int
1535dma_watchdog_shutdown_request(struct netxen_adapter *adapter)
1536{
1537 u32 ctrl;
1538
1539 /* check if already inactive */
3ce06a32 1540 if (adapter->hw_read_wx(adapter,
96acb6eb
DP
1541 NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL), &ctrl, 4))
1542 printk(KERN_ERR "failed to read dma watchdog status\n");
1543
1544 if (netxen_get_dma_watchdog_enabled(ctrl) == 0)
1545 return 1;
1546
1547 /* Send the disable request */
1548 netxen_set_dma_watchdog_disable_req(ctrl);
1549 netxen_crb_writelit_adapter(adapter,
1550 NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL), ctrl);
1551
1552 return 0;
1553}
1554
1555static inline int
1556dma_watchdog_shutdown_poll_result(struct netxen_adapter *adapter)
1557{
1558 u32 ctrl;
1559
3ce06a32 1560 if (adapter->hw_read_wx(adapter,
96acb6eb
DP
1561 NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL), &ctrl, 4))
1562 printk(KERN_ERR "failed to read dma watchdog status\n");
1563
ceded32f 1564 return (netxen_get_dma_watchdog_enabled(ctrl) == 0);
96acb6eb
DP
1565}
1566
1567static inline int
1568dma_watchdog_wakeup(struct netxen_adapter *adapter)
1569{
1570 u32 ctrl;
1571
3ce06a32 1572 if (adapter->hw_read_wx(adapter,
96acb6eb
DP
1573 NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL), &ctrl, 4))
1574 printk(KERN_ERR "failed to read dma watchdog status\n");
1575
1576 if (netxen_get_dma_watchdog_enabled(ctrl))
1577 return 1;
1578
1579 /* send the wakeup request */
1580 netxen_set_dma_watchdog_enable_req(ctrl);
1581
1582 netxen_crb_writelit_adapter(adapter,
1583 NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL), ctrl);
1584
1585 return 0;
1586}
1587
1588
3d396eb1 1589int netxen_is_flash_supported(struct netxen_adapter *adapter);
9dc28efe
DP
1590int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, __le64 *mac);
1591int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, __le64 *mac);
3d396eb1
AK
1592extern void netxen_change_ringparam(struct netxen_adapter *adapter);
1593extern int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr,
1594 int *valp);
1595
1596extern struct ethtool_ops netxen_nic_ethtool_ops;
1597
1598#endif /* __NETXEN_NIC_H_ */
This page took 0.469229 seconds and 5 git commands to generate.