Merge branch 'fix' of git://git.kernel.org/pub/scm/linux/kernel/git/ycmiao/pxa-linux-2.6
[deliverable/linux.git] / drivers / net / netxen / netxen_nic.h
CommitLineData
3d396eb1 1/*
5d242f1c 2 * Copyright (C) 2003 - 2009 NetXen, Inc.
13af7a6e 3 * Copyright (C) 2009 - QLogic Corporation.
3d396eb1 4 * All rights reserved.
80922fbc 5 *
3d396eb1
AK
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version 2
9 * of the License, or (at your option) any later version.
80922fbc 10 *
3d396eb1
AK
11 * This program is distributed in the hope that it will be useful, but
12 * WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
80922fbc 15 *
3d396eb1
AK
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
19 * MA 02111-1307, USA.
80922fbc 20 *
3d396eb1
AK
21 * The full GNU General Public License is included in this distribution
22 * in the file called LICENSE.
80922fbc 23 *
3d396eb1
AK
24 */
25
26#ifndef _NETXEN_NIC_H_
27#define _NETXEN_NIC_H_
28
3d396eb1
AK
29#include <linux/module.h>
30#include <linux/kernel.h>
31#include <linux/types.h>
3d396eb1
AK
32#include <linux/ioport.h>
33#include <linux/pci.h>
34#include <linux/netdevice.h>
35#include <linux/etherdevice.h>
36#include <linux/ip.h>
37#include <linux/in.h>
38#include <linux/tcp.h>
39#include <linux/skbuff.h>
f7185c71 40#include <linux/firmware.h>
3d396eb1
AK
41
42#include <linux/ethtool.h>
43#include <linux/mii.h>
3d396eb1
AK
44#include <linux/timer.h>
45
42555892 46#include <linux/vmalloc.h>
3d396eb1 47
3d396eb1
AK
48#include <asm/io.h>
49#include <asm/byteorder.h>
3d396eb1 50
7d6fd5e7 51#include "netxen_nic_hdr.h"
3d396eb1
AK
52#include "netxen_nic_hw.h"
53
58735567
DP
54#define _NETXEN_NIC_LINUX_MAJOR 4
55#define _NETXEN_NIC_LINUX_MINOR 0
5877e55f
DP
56#define _NETXEN_NIC_LINUX_SUBVERSION 50
57#define NETXEN_NIC_LINUX_VERSIONID "4.0.50"
58735567 58
98e31bb0
DP
59#define NETXEN_VERSION_CODE(a, b, c) (((a) << 24) + ((b) << 16) + (c))
60#define _major(v) (((v) >> 24) & 0xff)
61#define _minor(v) (((v) >> 16) & 0xff)
62#define _build(v) ((v) & 0xffff)
63
64/* version in image has weird encoding:
65 * 7:0 - major
66 * 15:8 - minor
67 * 31:16 - build (little endian)
68 */
69#define NETXEN_DECODE_VERSION(v) \
70 NETXEN_VERSION_CODE(((v) & 0xff), (((v) >> 8) & 0xff), ((v) >> 16))
27d2ab54 71
0d04761d
MT
72#define NETXEN_NUM_FLASH_SECTORS (64)
73#define NETXEN_FLASH_SECTOR_SIZE (64 * 1024)
74#define NETXEN_FLASH_TOTAL_SIZE (NETXEN_NUM_FLASH_SECTORS \
75 * NETXEN_FLASH_SECTOR_SIZE)
3d396eb1 76
0c25cfe1
LCMT
77#define PHAN_VENDOR_ID 0x4040
78
d8b100c5
DP
79#define RCV_DESC_RINGSIZE(rds_ring) \
80 (sizeof(struct rcv_desc) * (rds_ring)->num_desc)
81#define RCV_BUFF_RINGSIZE(rds_ring) \
438627c7 82 (sizeof(struct netxen_rx_buffer) * rds_ring->num_desc)
d8b100c5
DP
83#define STATUS_DESC_RINGSIZE(sds_ring) \
84 (sizeof(struct status_desc) * (sds_ring)->num_desc)
d877f1e3
DP
85#define TX_BUFF_RINGSIZE(tx_ring) \
86 (sizeof(struct netxen_cmd_buffer) * tx_ring->num_desc)
87#define TX_DESC_RINGSIZE(tx_ring) \
88 (sizeof(struct cmd_desc_type0) * tx_ring->num_desc)
d8b100c5 89
ba53e6b4 90#define find_diff_among(a,b,range) ((a)<(b)?((b)-(a)):((b)+(range)-(a)))
3d396eb1 91
ed25ffa1
AK
92#define NETXEN_RCV_PRODUCER_OFFSET 0
93#define NETXEN_RCV_PEG_DB_ID 2
94#define NETXEN_HOST_DUMMY_DMA_SIZE 1024
27d2ab54 95#define FLASH_SUCCESS 0
3d396eb1
AK
96
97#define ADDR_IN_WINDOW1(off) \
98 ((off > NETXEN_CRB_PCIX_HOST2) && (off < NETXEN_CRB_MAX)) ? 1 : 0
99
4790654c
JG
100/*
101 * normalize a 64MB crb address to 32MB PCI window
3d396eb1
AK
102 * To use NETXEN_CRB_NORMALIZE, window _must_ be set to 1
103 */
80922fbc
AK
104#define NETXEN_CRB_NORMAL(reg) \
105 ((reg) - NETXEN_CRB_PCIX_HOST2 + NETXEN_CRB_PCIX_HOST)
cb8011ad 106
3d396eb1 107#define NETXEN_CRB_NORMALIZE(adapter, reg) \
cb8011ad
AK
108 pci_base_offset(adapter, NETXEN_CRB_NORMAL(reg))
109
ed25ffa1
AK
110#define DB_NORMALIZE(adapter, off) \
111 (adapter->ahw.db_base + (off))
112
113#define NX_P2_C0 0x24
114#define NX_P2_C1 0x25
e4c93c81
DP
115#define NX_P3_A0 0x30
116#define NX_P3_A2 0x30
117#define NX_P3_B0 0x40
118#define NX_P3_B1 0x41
e98e3350 119#define NX_P3_B2 0x42
e4c93c81
DP
120
121#define NX_IS_REVISION_P2(REVISION) (REVISION <= NX_P2_C1)
122#define NX_IS_REVISION_P3(REVISION) (REVISION >= NX_P3_A0)
ed25ffa1 123
cb8011ad 124#define FIRST_PAGE_GROUP_START 0
ed25ffa1 125#define FIRST_PAGE_GROUP_END 0x100000
cb8011ad 126
78403a92
MT
127#define SECOND_PAGE_GROUP_START 0x6000000
128#define SECOND_PAGE_GROUP_END 0x68BC000
cb8011ad
AK
129
130#define THIRD_PAGE_GROUP_START 0x70E4000
131#define THIRD_PAGE_GROUP_END 0x8000000
132
133#define FIRST_PAGE_GROUP_SIZE FIRST_PAGE_GROUP_END - FIRST_PAGE_GROUP_START
134#define SECOND_PAGE_GROUP_SIZE SECOND_PAGE_GROUP_END - SECOND_PAGE_GROUP_START
135#define THIRD_PAGE_GROUP_SIZE THIRD_PAGE_GROUP_END - THIRD_PAGE_GROUP_START
3d396eb1 136
e4c93c81
DP
137#define P2_MAX_MTU (8000)
138#define P3_MAX_MTU (9600)
139#define NX_ETHERMTU 1500
140#define NX_MAX_ETHERHDR 32 /* This contains some padding */
141
9b08beba
DP
142#define NX_P2_RX_BUF_MAX_LEN 1760
143#define NX_P3_RX_BUF_MAX_LEN (NX_MAX_ETHERHDR + NX_ETHERMTU)
e4c93c81
DP
144#define NX_P2_RX_JUMBO_BUF_MAX_LEN (NX_MAX_ETHERHDR + P2_MAX_MTU)
145#define NX_P3_RX_JUMBO_BUF_MAX_LEN (NX_MAX_ETHERHDR + P3_MAX_MTU)
d9e651bc 146#define NX_CT_DEFAULT_RX_BUF_LEN 2048
bc75e5bf 147#define NX_LRO_BUFFER_EXTRA 2048
e4c93c81 148
9b08beba 149#define NX_RX_LRO_BUFFER_LENGTH (8060)
3d396eb1
AK
150
151/*
152 * Maximum number of ring contexts
153 */
154#define MAX_RING_CTX 1
155
156/* Opcodes to be used with the commands */
e4c93c81
DP
157#define TX_ETHER_PKT 0x01
158#define TX_TCP_PKT 0x02
159#define TX_UDP_PKT 0x03
160#define TX_IP_PKT 0x04
161#define TX_TCP_LSO 0x05
162#define TX_TCP_LSO6 0x06
163#define TX_IPSEC 0x07
164#define TX_IPSEC_CMD 0x0a
165#define TX_TCPV6_PKT 0x0b
166#define TX_UDPV6_PKT 0x0c
3d396eb1
AK
167
168/* The following opcodes are for internal consumption. */
169#define NETXEN_CONTROL_OP 0x10
170#define PEGNET_REQUEST 0x11
171
172#define MAX_NUM_CARDS 4
173
174#define MAX_BUFFERS_PER_CMD 32
cb2107be 175#define TX_STOP_THRESH ((MAX_SKB_FRAGS >> 2) + 4)
74c520da 176#define NX_MAX_TX_TIMEOUTS 2
3d396eb1
AK
177
178/*
179 * Following are the states of the Phantom. Phantom will set them and
180 * Host will read to check if the fields are correct.
181 */
182#define PHAN_INITIALIZE_START 0xff00
183#define PHAN_INITIALIZE_FAILED 0xffff
184#define PHAN_INITIALIZE_COMPLETE 0xff01
185
186/* Host writes the following to notify that it has done the init-handshake */
187#define PHAN_INITIALIZE_ACK 0xf00f
188
d8b100c5
DP
189#define NUM_RCV_DESC_RINGS 3
190#define NUM_STS_DESC_RINGS 4
3d396eb1 191
438627c7
DP
192#define RCV_RING_NORMAL 0
193#define RCV_RING_JUMBO 1
194#define RCV_RING_LRO 2
3d396eb1 195
24767ab1
DP
196#define MIN_CMD_DESCRIPTORS 64
197#define MIN_RCV_DESCRIPTORS 64
198#define MIN_JUMBO_DESCRIPTORS 32
199
200#define MAX_CMD_DESCRIPTORS 1024
201#define MAX_RCV_DESCRIPTORS_1G 4096
202#define MAX_RCV_DESCRIPTORS_10G 8192
203#define MAX_JUMBO_RCV_DESCRIPTORS_1G 512
204#define MAX_JUMBO_RCV_DESCRIPTORS_10G 1024
32ec8033 205#define MAX_LRO_RCV_DESCRIPTORS 8
24767ab1
DP
206
207#define DEFAULT_RCV_DESCRIPTORS_1G 2048
208#define DEFAULT_RCV_DESCRIPTORS_10G 4096
209
ed25ffa1 210#define NETXEN_CTX_SIGNATURE 0xdee0
f6d21f44
DP
211#define NETXEN_CTX_SIGNATURE_V2 0x0002dee0
212#define NETXEN_CTX_RESET 0xbad0
cf981ffb 213#define NETXEN_CTX_D3_RESET 0xacc0
ed25ffa1 214#define NETXEN_RCV_PRODUCER(ringid) (ringid)
3d396eb1
AK
215
216#define PHAN_PEG_RCV_INITIALIZED 0xff01
217#define PHAN_PEG_RCV_START_INITIALIZE 0xff00
218
219#define get_next_index(index, length) \
220 (((index) + 1) & ((length) - 1))
221
222#define get_index_range(index,length,count) \
223 (((index) + (count)) & ((length) - 1))
224
ed25ffa1 225#define MPORT_SINGLE_FUNCTION_MODE 0x1111
3176ff3e 226#define MPORT_MULTI_FUNCTION_MODE 0x2222
ed25ffa1 227
6a581e93
DP
228#define NX_MAX_PCI_FUNC 8
229
ed25ffa1
AK
230/*
231 * NetXen host-peg signal message structure
232 *
233 * Bit 0-1 : peg_id => 0x2 for tx and 01 for rx
234 * Bit 2 : priv_id => must be 1
235 * Bit 3-17 : count => for doorbell
236 * Bit 18-27 : ctx_id => Context id
237 * Bit 28-31 : opcode
238 */
239
240typedef u32 netxen_ctx_msg;
241
ed25ffa1 242#define netxen_set_msg_peg_id(config_word, val) \
a608ab9c 243 ((config_word) &= ~3, (config_word) |= val & 3)
ed25ffa1 244#define netxen_set_msg_privid(config_word) \
a608ab9c 245 ((config_word) |= 1 << 2)
ed25ffa1 246#define netxen_set_msg_count(config_word, val) \
a608ab9c 247 ((config_word) &= ~(0x7fff<<3), (config_word) |= (val & 0x7fff) << 3)
ed25ffa1 248#define netxen_set_msg_ctxid(config_word, val) \
a608ab9c 249 ((config_word) &= ~(0x3ff<<18), (config_word) |= (val & 0x3ff) << 18)
ed25ffa1 250#define netxen_set_msg_opcode(config_word, val) \
82581174 251 ((config_word) &= ~(0xf<<28), (config_word) |= (val & 0xf) << 28)
ed25ffa1 252
f6d21f44
DP
253struct netxen_rcv_ring {
254 __le64 addr;
255 __le32 size;
a608ab9c 256 __le32 rsrvd;
ed25ffa1
AK
257};
258
f6d21f44
DP
259struct netxen_sts_ring {
260 __le64 addr;
261 __le32 size;
262 __le16 msi_index;
263 __le16 rsvd;
264} ;
265
ed25ffa1
AK
266struct netxen_ring_ctx {
267
268 /* one command ring */
a608ab9c
AV
269 __le64 cmd_consumer_offset;
270 __le64 cmd_ring_addr;
271 __le32 cmd_ring_size;
272 __le32 rsrvd;
ed25ffa1
AK
273
274 /* three receive rings */
f6d21f44 275 struct netxen_rcv_ring rcv_rings[NUM_RCV_DESC_RINGS];
ed25ffa1 276
a608ab9c
AV
277 __le64 sts_ring_addr;
278 __le32 sts_ring_size;
ed25ffa1 279
a608ab9c 280 __le32 ctx_id;
f6d21f44
DP
281
282 __le64 rsrvd_2[3];
283 __le32 sts_ring_count;
284 __le32 rsrvd_3;
285 struct netxen_sts_ring sts_rings[NUM_STS_DESC_RINGS];
286
ed25ffa1
AK
287} __attribute__ ((aligned(64)));
288
3d396eb1
AK
289/*
290 * Following data structures describe the descriptors that will be used.
291 * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
292 * we are doing LSO (above the 1500 size packet) only.
293 */
294
295/*
296 * The size of reference handle been changed to 16 bits to pass the MSS fields
297 * for the LSO packet
298 */
299
300#define FLAGS_CHECKSUM_ENABLED 0x01
301#define FLAGS_LSO_ENABLED 0x02
302#define FLAGS_IPSEC_SA_ADD 0x04
303#define FLAGS_IPSEC_SA_DELETE 0x08
304#define FLAGS_VLAN_TAGGED 0x10
028afe71
DP
305#define FLAGS_VLAN_OOB 0x40
306
307#define netxen_set_tx_vlan_tci(cmd_desc, v) \
308 (cmd_desc)->vlan_TCI = cpu_to_le16(v);
3d396eb1 309
ed25ffa1
AK
310#define netxen_set_cmd_desc_port(cmd_desc, var) \
311 ((cmd_desc)->port_ctxid |= ((var) & 0x0F))
6c80b18d 312#define netxen_set_cmd_desc_ctxid(cmd_desc, var) \
48bfd1e0 313 ((cmd_desc)->port_ctxid |= ((var) << 4 & 0xF0))
3d396eb1 314
391587c3
DP
315#define netxen_set_tx_port(_desc, _port) \
316 (_desc)->port_ctxid = ((_port) & 0xf) | (((_port) << 4) & 0xf0)
317
318#define netxen_set_tx_flags_opcode(_desc, _flags, _opcode) \
319 (_desc)->flags_opcode = \
320 cpu_to_le16(((_flags) & 0x7f) | (((_opcode) & 0x3f) << 7))
321
322#define netxen_set_tx_frags_len(_desc, _frags, _len) \
1bcfd790 323 (_desc)->nfrags__length = \
391587c3 324 cpu_to_le32(((_frags) & 0xff) | (((_len) & 0xffffff) << 8))
3d396eb1
AK
325
326struct cmd_desc_type0 {
ed25ffa1
AK
327 u8 tcp_hdr_offset; /* For LSO only */
328 u8 ip_hdr_offset; /* For LSO only */
1bcfd790
DP
329 __le16 flags_opcode; /* 15:13 unused, 12:7 opcode, 6:0 flags */
330 __le32 nfrags__length; /* 31:8 total len, 7:0 frag count */
331
332 __le64 addr_buffer2;
333
334 __le16 reference_handle;
335 __le16 mss;
336 u8 port_ctxid; /* 7:4 ctxid 3:0 port */
3d396eb1 337 u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
a608ab9c 338 __le16 conn_id; /* IPSec offoad only */
3d396eb1 339
1bcfd790
DP
340 __le64 addr_buffer3;
341 __le64 addr_buffer1;
3d396eb1 342
d32cc3d2 343 __le16 buffer_length[4];
3d396eb1 344
1bcfd790 345 __le64 addr_buffer4;
3d396eb1 346
028afe71 347 __le32 reserved2;
58f25468
AKS
348 __le16 reserved;
349 __le16 vlan_TCI;
ed25ffa1 350
3d396eb1
AK
351} __attribute__ ((aligned(64)));
352
353/* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
354struct rcv_desc {
a608ab9c
AV
355 __le16 reference_handle;
356 __le16 reserved;
357 __le32 buffer_length; /* allocated buffer length (usually 2K) */
358 __le64 addr_buffer;
3d396eb1
AK
359};
360
361/* opcode field in status_desc */
6598b169 362#define NETXEN_NIC_SYN_OFFLOAD 0x03
d9e651bc
DP
363#define NETXEN_NIC_RXPKT_DESC 0x04
364#define NETXEN_OLD_RXPKT_DESC 0x3f
3bf26ce3 365#define NETXEN_NIC_RESPONSE_DESC 0x05
c1c00ab8 366#define NETXEN_NIC_LRO_DESC 0x12
3d396eb1
AK
367
368/* for status field in status_desc */
369#define STATUS_NEED_CKSUM (1)
370#define STATUS_CKSUM_OK (2)
371
372/* owner bits of status_desc */
0ddc110c
DP
373#define STATUS_OWNER_HOST (0x1ULL << 56)
374#define STATUS_OWNER_PHANTOM (0x2ULL << 56)
3d396eb1 375
3bf26ce3
DP
376/* Status descriptor:
377 0-3 port, 4-7 status, 8-11 type, 12-27 total_length
378 28-43 reference_handle, 44-47 protocol, 48-52 pkt_offset
379 53-55 desc_cnt, 56-57 owner, 58-63 opcode
380 */
5dc16268
DP
381#define netxen_get_sts_port(sts_data) \
382 ((sts_data) & 0x0F)
383#define netxen_get_sts_status(sts_data) \
384 (((sts_data) >> 4) & 0x0F)
385#define netxen_get_sts_type(sts_data) \
386 (((sts_data) >> 8) & 0x0F)
387#define netxen_get_sts_totallength(sts_data) \
388 (((sts_data) >> 12) & 0xFFFF)
389#define netxen_get_sts_refhandle(sts_data) \
390 (((sts_data) >> 28) & 0xFFFF)
391#define netxen_get_sts_prot(sts_data) \
392 (((sts_data) >> 44) & 0x0F)
d9e651bc
DP
393#define netxen_get_sts_pkt_offset(sts_data) \
394 (((sts_data) >> 48) & 0x1F)
3bf26ce3
DP
395#define netxen_get_sts_desc_cnt(sts_data) \
396 (((sts_data) >> 53) & 0x7)
5dc16268
DP
397#define netxen_get_sts_opcode(sts_data) \
398 (((sts_data) >> 58) & 0x03F)
399
c1c00ab8
DP
400#define netxen_get_lro_sts_refhandle(sts_data) \
401 ((sts_data) & 0x0FFFF)
402#define netxen_get_lro_sts_length(sts_data) \
403 (((sts_data) >> 16) & 0x0FFFF)
404#define netxen_get_lro_sts_l2_hdr_offset(sts_data) \
405 (((sts_data) >> 32) & 0x0FF)
406#define netxen_get_lro_sts_l4_hdr_offset(sts_data) \
407 (((sts_data) >> 40) & 0x0FF)
408#define netxen_get_lro_sts_timestamp(sts_data) \
409 (((sts_data) >> 48) & 0x1)
410#define netxen_get_lro_sts_type(sts_data) \
411 (((sts_data) >> 49) & 0x7)
412#define netxen_get_lro_sts_push_flag(sts_data) \
413 (((sts_data) >> 52) & 0x1)
414#define netxen_get_lro_sts_seq_number(sts_data) \
415 ((sts_data) & 0x0FFFFFFFF)
416
417
3d396eb1 418struct status_desc {
3bf26ce3 419 __le64 status_desc_data[2];
6c80b18d 420} __attribute__ ((aligned(16)));
3d396eb1 421
3d396eb1
AK
422/* The version of the main data structure */
423#define NETXEN_BDINFO_VERSION 1
424
425/* Magic number to let user know flash is programmed */
426#define NETXEN_BDINFO_MAGIC 0x12345678
427
428/* Max number of Gig ports on a Phantom board */
429#define NETXEN_MAX_PORTS 4
430
e98e3350
DP
431#define NETXEN_BRDTYPE_P1_BD 0x0000
432#define NETXEN_BRDTYPE_P1_SB 0x0001
433#define NETXEN_BRDTYPE_P1_SMAX 0x0002
434#define NETXEN_BRDTYPE_P1_SOCK 0x0003
435
436#define NETXEN_BRDTYPE_P2_SOCK_31 0x0008
437#define NETXEN_BRDTYPE_P2_SOCK_35 0x0009
438#define NETXEN_BRDTYPE_P2_SB35_4G 0x000a
439#define NETXEN_BRDTYPE_P2_SB31_10G 0x000b
440#define NETXEN_BRDTYPE_P2_SB31_2G 0x000c
441
442#define NETXEN_BRDTYPE_P2_SB31_10G_IMEZ 0x000d
443#define NETXEN_BRDTYPE_P2_SB31_10G_HMEZ 0x000e
444#define NETXEN_BRDTYPE_P2_SB31_10G_CX4 0x000f
445
446#define NETXEN_BRDTYPE_P3_REF_QG 0x0021
447#define NETXEN_BRDTYPE_P3_HMEZ 0x0022
448#define NETXEN_BRDTYPE_P3_10G_CX4_LP 0x0023
449#define NETXEN_BRDTYPE_P3_4_GB 0x0024
450#define NETXEN_BRDTYPE_P3_IMEZ 0x0025
451#define NETXEN_BRDTYPE_P3_10G_SFP_PLUS 0x0026
452#define NETXEN_BRDTYPE_P3_10000_BASE_T 0x0027
453#define NETXEN_BRDTYPE_P3_XG_LOM 0x0028
454#define NETXEN_BRDTYPE_P3_4_GB_MM 0x0029
455#define NETXEN_BRDTYPE_P3_10G_SFP_CT 0x002a
456#define NETXEN_BRDTYPE_P3_10G_SFP_QT 0x002b
457#define NETXEN_BRDTYPE_P3_10G_CX4 0x0031
458#define NETXEN_BRDTYPE_P3_10G_XFP 0x0032
459#define NETXEN_BRDTYPE_P3_10G_TP 0x0080
3d396eb1 460
3d396eb1 461/* Flash memory map */
e98e3350
DP
462#define NETXEN_CRBINIT_START 0 /* crbinit section */
463#define NETXEN_BRDCFG_START 0x4000 /* board config */
464#define NETXEN_INITCODE_START 0x6000 /* pegtune code */
465#define NETXEN_BOOTLD_START 0x10000 /* bootld */
466#define NETXEN_IMAGE_START 0x43000 /* compressed image */
467#define NETXEN_SECONDARY_START 0x200000 /* backup images */
468#define NETXEN_PXE_START 0x3E0000 /* PXE boot rom */
469#define NETXEN_USER_START 0x3E8000 /* Firmare info */
470#define NETXEN_FIXED_START 0x3F0000 /* backup of crbinit */
06db58c0 471#define NETXEN_USER_START_OLD NETXEN_PXE_START /* very old flash */
3d396eb1 472
06db58c0 473#define NX_OLD_MAC_ADDR_OFFSET (NETXEN_USER_START)
ba599d4f
DP
474#define NX_FW_VERSION_OFFSET (NETXEN_USER_START+0x408)
475#define NX_FW_SIZE_OFFSET (NETXEN_USER_START+0x40c)
06db58c0
DP
476#define NX_FW_MAC_ADDR_OFFSET (NETXEN_USER_START+0x418)
477#define NX_FW_SERIAL_NUM_OFFSET (NETXEN_USER_START+0x81c)
ba599d4f 478#define NX_BIOS_VERSION_OFFSET (NETXEN_USER_START+0x83c)
06db58c0
DP
479
480#define NX_HDR_VERSION_OFFSET (NETXEN_BRDCFG_START)
481#define NX_BRDTYPE_OFFSET (NETXEN_BRDCFG_START+0x8)
ba599d4f 482#define NX_FW_MAGIC_OFFSET (NETXEN_BRDCFG_START+0x128)
06db58c0 483
ba599d4f 484#define NX_FW_MIN_SIZE (0x3fffff)
bd257ed9
DP
485#define NX_P2_MN_ROMIMAGE 0
486#define NX_P3_CT_ROMIMAGE 1
487#define NX_P3_MN_ROMIMAGE 2
67c38fc6 488#define NX_FLASH_ROMIMAGE 3
ba599d4f 489
ed25ffa1 490extern char netxen_nic_driver_name[];
3d396eb1 491
3d396eb1 492/* Number of status descriptors to handle per interrupt */
d8b100c5 493#define MAX_STATUS_HANDLE (64)
3d396eb1
AK
494
495/*
496 * netxen_skb_frag{} is to contain mapping info for each SG list. This
497 * has to be freed when DMA is complete. This is part of netxen_tx_buffer{}.
498 */
499struct netxen_skb_frag {
500 u64 dma;
d877f1e3 501 u64 length;
3d396eb1
AK
502};
503
7d6fd5e7
DP
504struct netxen_recv_crb {
505 u32 crb_rcv_producer[NUM_RCV_DESC_RINGS];
506 u32 crb_sts_consumer[NUM_STS_DESC_RINGS];
507 u32 sw_int_mask[NUM_STS_DESC_RINGS];
508};
6c80b18d 509
3d396eb1
AK
510/* Following defines are for the state of the buffers */
511#define NETXEN_BUFFER_FREE 0
512#define NETXEN_BUFFER_BUSY 1
513
514/*
515 * There will be one netxen_buffer per skb packet. These will be
516 * used to save the dma info for pci_unmap_page()
517 */
518struct netxen_cmd_buffer {
519 struct sk_buff *skb;
520 struct netxen_skb_frag frag_array[MAX_BUFFERS_PER_CMD + 1];
391587c3 521 u32 frag_count;
3d396eb1
AK
522};
523
524/* In rx_buffer, we do not need multiple fragments as is a single buffer */
525struct netxen_rx_buffer {
d9e651bc 526 struct list_head list;
3d396eb1
AK
527 struct sk_buff *skb;
528 u64 dma;
529 u16 ref_handle;
530 u16 state;
531};
532
533/* Board types */
534#define NETXEN_NIC_GBE 0x01
535#define NETXEN_NIC_XGBE 0x02
536
537/*
538 * One hardware_context{} per adapter
539 * contains interrupt info as well shared hardware info.
540 */
541struct netxen_hardware_context {
cb8011ad
AK
542 void __iomem *pci_base0;
543 void __iomem *pci_base1;
544 void __iomem *pci_base2;
ed25ffa1
AK
545 void __iomem *db_base;
546 unsigned long db_len;
3ce06a32
DP
547 unsigned long pci_len0;
548
549 int qdr_sn_window;
550 int ddr_mn_window;
ea6828b8
DP
551 u32 mn_win_crb;
552 u32 ms_win_crb;
cb8011ad 553
1e2d0059 554 u8 cut_through;
3d396eb1 555 u8 revision_id;
1b1f7898
DP
556 u8 pci_func;
557 u8 linkup;
1e2d0059 558 u16 port_type;
1b1f7898 559 u16 board_type;
3d396eb1
AK
560};
561
562#define MINIMUM_ETHERNET_FRAME_SIZE 64 /* With FCS */
563#define ETHERNET_FCS_SIZE 4
564
565struct netxen_adapter_stats {
3176ff3e 566 u64 xmitcalled;
3176ff3e 567 u64 xmitfinished;
d1847a72 568 u64 rxdropped;
3176ff3e 569 u64 txdropped;
3176ff3e 570 u64 csummed;
1bb482f8
NK
571 u64 rx_pkts;
572 u64 lro_pkts;
3176ff3e
MT
573 u64 rxbytes;
574 u64 txbytes;
3d396eb1
AK
575};
576
577/*
578 * Rcv Descriptor Context. One such per Rcv Descriptor. There may
579 * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
580 */
48bfd1e0 581struct nx_host_rds_ring {
3d396eb1 582 u32 producer;
438627c7
DP
583 u32 num_desc;
584 u32 dma_size;
585 u32 skb_size;
586 u32 flags;
195c5f98 587 void __iomem *crb_rcv_producer;
d8b100c5
DP
588 struct rcv_desc *desc_head;
589 struct netxen_rx_buffer *rx_buf_arr;
590 struct list_head free_list;
591 spinlock_t lock;
438627c7 592 dma_addr_t phys_addr;
3d396eb1
AK
593};
594
d8b100c5
DP
595struct nx_host_sds_ring {
596 u32 consumer;
d8b100c5 597 u32 num_desc;
195c5f98
AKS
598 void __iomem *crb_sts_consumer;
599 void __iomem *crb_intr_mask;
d8b100c5
DP
600
601 struct status_desc *desc_head;
602 struct netxen_adapter *adapter;
603 struct napi_struct napi;
604 struct list_head free_list[NUM_RCV_DESC_RINGS];
605
d8b100c5
DP
606 int irq;
607
608 dma_addr_t phys_addr;
609 char name[IFNAMSIZ+4];
610};
611
d877f1e3
DP
612struct nx_host_tx_ring {
613 u32 producer;
614 __le32 *hw_consumer;
615 u32 sw_consumer;
195c5f98
AKS
616 void __iomem *crb_cmd_producer;
617 void __iomem *crb_cmd_consumer;
d877f1e3
DP
618 u32 num_desc;
619
b2af9cb0
DP
620 struct netdev_queue *txq;
621
d877f1e3
DP
622 struct netxen_cmd_buffer *cmd_buf_arr;
623 struct cmd_desc_type0 *desc_head;
624 dma_addr_t phys_addr;
625};
626
3d396eb1
AK
627/*
628 * Receive context. There is one such structure per instance of the
629 * receive processing. Any state information that is relevant to
630 * the receive, and is must be in this structure. The global data may be
631 * present elsewhere.
632 */
633struct netxen_recv_context {
48bfd1e0
DP
634 u32 state;
635 u16 context_id;
636 u16 virt_port;
637
4ea528a1 638 struct nx_host_rds_ring *rds_rings;
71dcddbd 639 struct nx_host_sds_ring *sds_rings;
4ea528a1
DP
640
641 struct netxen_ring_ctx *hwctx;
642 dma_addr_t phys_addr;
3d396eb1
AK
643};
644
48bfd1e0
DP
645/* New HW context creation */
646
647#define NX_OS_CRB_RETRY_COUNT 4000
648#define NX_CDRP_SIGNATURE_MAKE(pcifn, version) \
649 (((pcifn) & 0xff) | (((version) & 0xff) << 8) | (0xcafe << 16))
650
651#define NX_CDRP_CLEAR 0x00000000
652#define NX_CDRP_CMD_BIT 0x80000000
653
654/*
655 * All responses must have the NX_CDRP_CMD_BIT cleared
656 * in the crb NX_CDRP_CRB_OFFSET.
657 */
658#define NX_CDRP_FORM_RSP(rsp) (rsp)
659#define NX_CDRP_IS_RSP(rsp) (((rsp) & NX_CDRP_CMD_BIT) == 0)
660
661#define NX_CDRP_RSP_OK 0x00000001
662#define NX_CDRP_RSP_FAIL 0x00000002
663#define NX_CDRP_RSP_TIMEOUT 0x00000003
664
665/*
666 * All commands must have the NX_CDRP_CMD_BIT set in
667 * the crb NX_CDRP_CRB_OFFSET.
668 */
669#define NX_CDRP_FORM_CMD(cmd) (NX_CDRP_CMD_BIT | (cmd))
670#define NX_CDRP_IS_CMD(cmd) (((cmd) & NX_CDRP_CMD_BIT) != 0)
671
672#define NX_CDRP_CMD_SUBMIT_CAPABILITIES 0x00000001
673#define NX_CDRP_CMD_READ_MAX_RDS_PER_CTX 0x00000002
674#define NX_CDRP_CMD_READ_MAX_SDS_PER_CTX 0x00000003
675#define NX_CDRP_CMD_READ_MAX_RULES_PER_CTX 0x00000004
676#define NX_CDRP_CMD_READ_MAX_RX_CTX 0x00000005
677#define NX_CDRP_CMD_READ_MAX_TX_CTX 0x00000006
678#define NX_CDRP_CMD_CREATE_RX_CTX 0x00000007
679#define NX_CDRP_CMD_DESTROY_RX_CTX 0x00000008
680#define NX_CDRP_CMD_CREATE_TX_CTX 0x00000009
681#define NX_CDRP_CMD_DESTROY_TX_CTX 0x0000000a
682#define NX_CDRP_CMD_SETUP_STATISTICS 0x0000000e
683#define NX_CDRP_CMD_GET_STATISTICS 0x0000000f
684#define NX_CDRP_CMD_DELETE_STATISTICS 0x00000010
685#define NX_CDRP_CMD_SET_MTU 0x00000012
3ad4467c
DP
686#define NX_CDRP_CMD_READ_PHY 0x00000013
687#define NX_CDRP_CMD_WRITE_PHY 0x00000014
688#define NX_CDRP_CMD_READ_HW_REG 0x00000015
689#define NX_CDRP_CMD_GET_FLOW_CTL 0x00000016
690#define NX_CDRP_CMD_SET_FLOW_CTL 0x00000017
691#define NX_CDRP_CMD_READ_MAX_MTU 0x00000018
692#define NX_CDRP_CMD_READ_MAX_LRO 0x00000019
693#define NX_CDRP_CMD_CONFIGURE_TOE 0x0000001a
694#define NX_CDRP_CMD_FUNC_ATTRIB 0x0000001b
695#define NX_CDRP_CMD_READ_PEXQ_PARAMETERS 0x0000001c
696#define NX_CDRP_CMD_GET_LIC_CAPABILITIES 0x0000001d
697#define NX_CDRP_CMD_READ_MAX_LRO_PER_BOARD 0x0000001e
698#define NX_CDRP_CMD_MAX 0x0000001f
48bfd1e0
DP
699
700#define NX_RCODE_SUCCESS 0
701#define NX_RCODE_NO_HOST_MEM 1
702#define NX_RCODE_NO_HOST_RESOURCE 2
703#define NX_RCODE_NO_CARD_CRB 3
704#define NX_RCODE_NO_CARD_MEM 4
705#define NX_RCODE_NO_CARD_RESOURCE 5
706#define NX_RCODE_INVALID_ARGS 6
707#define NX_RCODE_INVALID_ACTION 7
708#define NX_RCODE_INVALID_STATE 8
709#define NX_RCODE_NOT_SUPPORTED 9
710#define NX_RCODE_NOT_PERMITTED 10
711#define NX_RCODE_NOT_READY 11
712#define NX_RCODE_DOES_NOT_EXIST 12
713#define NX_RCODE_ALREADY_EXISTS 13
714#define NX_RCODE_BAD_SIGNATURE 14
715#define NX_RCODE_CMD_NOT_IMPL 15
716#define NX_RCODE_CMD_INVALID 16
717#define NX_RCODE_TIMEOUT 17
718#define NX_RCODE_CMD_FAILED 18
719#define NX_RCODE_MAX_EXCEEDED 19
720#define NX_RCODE_MAX 20
721
722#define NX_DESTROY_CTX_RESET 0
723#define NX_DESTROY_CTX_D3_RESET 1
724#define NX_DESTROY_CTX_MAX 2
725
726/*
727 * Capabilities
728 */
729#define NX_CAP_BIT(class, bit) (1 << bit)
730#define NX_CAP0_LEGACY_CONTEXT NX_CAP_BIT(0, 0)
731#define NX_CAP0_MULTI_CONTEXT NX_CAP_BIT(0, 1)
732#define NX_CAP0_LEGACY_MN NX_CAP_BIT(0, 2)
733#define NX_CAP0_LEGACY_MS NX_CAP_BIT(0, 3)
734#define NX_CAP0_CUT_THROUGH NX_CAP_BIT(0, 4)
735#define NX_CAP0_LRO NX_CAP_BIT(0, 5)
736#define NX_CAP0_LSO NX_CAP_BIT(0, 6)
737#define NX_CAP0_JUMBO_CONTIGUOUS NX_CAP_BIT(0, 7)
738#define NX_CAP0_LRO_CONTIGUOUS NX_CAP_BIT(0, 8)
c1c00ab8 739#define NX_CAP0_HW_LRO NX_CAP_BIT(0, 10)
48bfd1e0
DP
740
741/*
742 * Context state
743 */
744#define NX_HOST_CTX_STATE_FREED 0
745#define NX_HOST_CTX_STATE_ALLOCATED 1
746#define NX_HOST_CTX_STATE_ACTIVE 2
747#define NX_HOST_CTX_STATE_DISABLED 3
748#define NX_HOST_CTX_STATE_QUIESCED 4
749#define NX_HOST_CTX_STATE_MAX 5
750
751/*
752 * Rx context
753 */
754
755typedef struct {
2edbb454
DP
756 __le64 host_phys_addr; /* Ring base addr */
757 __le32 ring_size; /* Ring entries */
758 __le16 msi_index;
759 __le16 rsvd; /* Padding */
48bfd1e0
DP
760} nx_hostrq_sds_ring_t;
761
762typedef struct {
2edbb454
DP
763 __le64 host_phys_addr; /* Ring base addr */
764 __le64 buff_size; /* Packet buffer size */
765 __le32 ring_size; /* Ring entries */
766 __le32 ring_kind; /* Class of ring */
48bfd1e0
DP
767} nx_hostrq_rds_ring_t;
768
769typedef struct {
2edbb454
DP
770 __le64 host_rsp_dma_addr; /* Response dma'd here */
771 __le32 capabilities[4]; /* Flag bit vector */
772 __le32 host_int_crb_mode; /* Interrupt crb usage */
773 __le32 host_rds_crb_mode; /* RDS crb usage */
48bfd1e0 774 /* These ring offsets are relative to data[0] below */
2edbb454
DP
775 __le32 rds_ring_offset; /* Offset to RDS config */
776 __le32 sds_ring_offset; /* Offset to SDS config */
777 __le16 num_rds_rings; /* Count of RDS rings */
778 __le16 num_sds_rings; /* Count of SDS rings */
779 __le16 rsvd1; /* Padding */
780 __le16 rsvd2; /* Padding */
48bfd1e0
DP
781 u8 reserved[128]; /* reserve space for future expansion*/
782 /* MUST BE 64-bit aligned.
783 The following is packed:
784 - N hostrq_rds_rings
785 - N hostrq_sds_rings */
786 char data[0];
787} nx_hostrq_rx_ctx_t;
788
789typedef struct {
2edbb454
DP
790 __le32 host_producer_crb; /* Crb to use */
791 __le32 rsvd1; /* Padding */
48bfd1e0
DP
792} nx_cardrsp_rds_ring_t;
793
794typedef struct {
2edbb454
DP
795 __le32 host_consumer_crb; /* Crb to use */
796 __le32 interrupt_crb; /* Crb to use */
48bfd1e0
DP
797} nx_cardrsp_sds_ring_t;
798
799typedef struct {
800 /* These ring offsets are relative to data[0] below */
2edbb454
DP
801 __le32 rds_ring_offset; /* Offset to RDS config */
802 __le32 sds_ring_offset; /* Offset to SDS config */
803 __le32 host_ctx_state; /* Starting State */
804 __le32 num_fn_per_port; /* How many PCI fn share the port */
805 __le16 num_rds_rings; /* Count of RDS rings */
806 __le16 num_sds_rings; /* Count of SDS rings */
807 __le16 context_id; /* Handle for context */
48bfd1e0
DP
808 u8 phys_port; /* Physical id of port */
809 u8 virt_port; /* Virtual/Logical id of port */
810 u8 reserved[128]; /* save space for future expansion */
811 /* MUST BE 64-bit aligned.
812 The following is packed:
813 - N cardrsp_rds_rings
814 - N cardrs_sds_rings */
815 char data[0];
816} nx_cardrsp_rx_ctx_t;
817
818#define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings) \
819 (sizeof(HOSTRQ_RX) + \
820 (rds_rings)*(sizeof(nx_hostrq_rds_ring_t)) + \
821 (sds_rings)*(sizeof(nx_hostrq_sds_ring_t)))
822
823#define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) \
824 (sizeof(CARDRSP_RX) + \
825 (rds_rings)*(sizeof(nx_cardrsp_rds_ring_t)) + \
826 (sds_rings)*(sizeof(nx_cardrsp_sds_ring_t)))
827
828/*
829 * Tx context
830 */
831
832typedef struct {
2edbb454
DP
833 __le64 host_phys_addr; /* Ring base addr */
834 __le32 ring_size; /* Ring entries */
835 __le32 rsvd; /* Padding */
48bfd1e0
DP
836} nx_hostrq_cds_ring_t;
837
838typedef struct {
2edbb454
DP
839 __le64 host_rsp_dma_addr; /* Response dma'd here */
840 __le64 cmd_cons_dma_addr; /* */
841 __le64 dummy_dma_addr; /* */
842 __le32 capabilities[4]; /* Flag bit vector */
843 __le32 host_int_crb_mode; /* Interrupt crb usage */
844 __le32 rsvd1; /* Padding */
845 __le16 rsvd2; /* Padding */
846 __le16 interrupt_ctl;
847 __le16 msi_index;
848 __le16 rsvd3; /* Padding */
48bfd1e0
DP
849 nx_hostrq_cds_ring_t cds_ring; /* Desc of cds ring */
850 u8 reserved[128]; /* future expansion */
851} nx_hostrq_tx_ctx_t;
852
853typedef struct {
2edbb454
DP
854 __le32 host_producer_crb; /* Crb to use */
855 __le32 interrupt_crb; /* Crb to use */
48bfd1e0
DP
856} nx_cardrsp_cds_ring_t;
857
858typedef struct {
2edbb454
DP
859 __le32 host_ctx_state; /* Starting state */
860 __le16 context_id; /* Handle for context */
48bfd1e0
DP
861 u8 phys_port; /* Physical id of port */
862 u8 virt_port; /* Virtual/Logical id of port */
863 nx_cardrsp_cds_ring_t cds_ring; /* Card cds settings */
864 u8 reserved[128]; /* future expansion */
865} nx_cardrsp_tx_ctx_t;
866
867#define SIZEOF_HOSTRQ_TX(HOSTRQ_TX) (sizeof(HOSTRQ_TX))
868#define SIZEOF_CARDRSP_TX(CARDRSP_TX) (sizeof(CARDRSP_TX))
869
870/* CRB */
871
872#define NX_HOST_RDS_CRB_MODE_UNIQUE 0
873#define NX_HOST_RDS_CRB_MODE_SHARED 1
874#define NX_HOST_RDS_CRB_MODE_CUSTOM 2
875#define NX_HOST_RDS_CRB_MODE_MAX 3
876
877#define NX_HOST_INT_CRB_MODE_UNIQUE 0
878#define NX_HOST_INT_CRB_MODE_SHARED 1
879#define NX_HOST_INT_CRB_MODE_NORX 2
880#define NX_HOST_INT_CRB_MODE_NOTX 3
881#define NX_HOST_INT_CRB_MODE_NORXTX 4
882
883
884/* MAC */
885
886#define MC_COUNT_P2 16
887#define MC_COUNT_P3 38
888
889#define NETXEN_MAC_NOOP 0
890#define NETXEN_MAC_ADD 1
891#define NETXEN_MAC_DEL 2
892
893typedef struct nx_mac_list_s {
5cf4d323
DP
894 struct list_head list;
895 uint8_t mac_addr[ETH_ALEN+2];
48bfd1e0
DP
896} nx_mac_list_t;
897
cd1f8160
DP
898/*
899 * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
900 * adjusted based on configured MTU.
901 */
902#define NETXEN_DEFAULT_INTR_COALESCE_RX_TIME_US 3
903#define NETXEN_DEFAULT_INTR_COALESCE_RX_PACKETS 256
904#define NETXEN_DEFAULT_INTR_COALESCE_TX_PACKETS 64
905#define NETXEN_DEFAULT_INTR_COALESCE_TX_TIME_US 4
906
907#define NETXEN_NIC_INTR_DEFAULT 0x04
908
909typedef union {
910 struct {
911 uint16_t rx_packets;
912 uint16_t rx_time_us;
913 uint16_t tx_packets;
914 uint16_t tx_time_us;
915 } data;
916 uint64_t word;
917} nx_nic_intr_coalesce_data_t;
918
919typedef struct {
920 uint16_t stats_time_us;
921 uint16_t rate_sample_time;
922 uint16_t flags;
923 uint16_t rsvd_1;
924 uint32_t low_threshold;
925 uint32_t high_threshold;
926 nx_nic_intr_coalesce_data_t normal;
927 nx_nic_intr_coalesce_data_t low;
928 nx_nic_intr_coalesce_data_t high;
929 nx_nic_intr_coalesce_data_t irq;
930} nx_nic_intr_coalesce_t;
931
9ad27643
DP
932#define NX_HOST_REQUEST 0x13
933#define NX_NIC_REQUEST 0x14
934
935#define NX_MAC_EVENT 0x1
936
6598b169
DP
937#define NX_IP_UP 2
938#define NX_IP_DOWN 3
939
e98e3350
DP
940/*
941 * Driver --> Firmware
942 */
943#define NX_NIC_H2C_OPCODE_START 0
944#define NX_NIC_H2C_OPCODE_CONFIG_RSS 1
945#define NX_NIC_H2C_OPCODE_CONFIG_RSS_TBL 2
946#define NX_NIC_H2C_OPCODE_CONFIG_INTR_COALESCE 3
947#define NX_NIC_H2C_OPCODE_CONFIG_LED 4
948#define NX_NIC_H2C_OPCODE_CONFIG_PROMISCUOUS 5
949#define NX_NIC_H2C_OPCODE_CONFIG_L2_MAC 6
950#define NX_NIC_H2C_OPCODE_LRO_REQUEST 7
951#define NX_NIC_H2C_OPCODE_GET_SNMP_STATS 8
952#define NX_NIC_H2C_OPCODE_PROXY_START_REQUEST 9
953#define NX_NIC_H2C_OPCODE_PROXY_STOP_REQUEST 10
954#define NX_NIC_H2C_OPCODE_PROXY_SET_MTU 11
955#define NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE 12
956#define NX_NIC_H2C_OPCODE_GET_FINGER_PRINT_REQUEST 13
957#define NX_NIC_H2C_OPCODE_INSTALL_LICENSE_REQUEST 14
958#define NX_NIC_H2C_OPCODE_GET_LICENSE_CAPABILITY_REQUEST 15
959#define NX_NIC_H2C_OPCODE_GET_NET_STATS 16
960#define NX_NIC_H2C_OPCODE_PROXY_UPDATE_P2V 17
961#define NX_NIC_H2C_OPCODE_CONFIG_IPADDR 18
962#define NX_NIC_H2C_OPCODE_CONFIG_LOOPBACK 19
963#define NX_NIC_H2C_OPCODE_PROXY_STOP_DONE 20
964#define NX_NIC_H2C_OPCODE_GET_LINKEVENT 21
965#define NX_NIC_C2C_OPCODE 22
fa3ce355 966#define NX_NIC_H2C_OPCODE_CONFIG_BRIDGING 23
1bb482f8
NK
967#define NX_NIC_H2C_OPCODE_CONFIG_HW_LRO 24
968#define NX_NIC_H2C_OPCODE_LAST 25
e98e3350
DP
969
970/*
971 * Firmware --> Driver
972 */
973
974#define NX_NIC_C2H_OPCODE_START 128
975#define NX_NIC_C2H_OPCODE_CONFIG_RSS_RESPONSE 129
976#define NX_NIC_C2H_OPCODE_CONFIG_RSS_TBL_RESPONSE 130
977#define NX_NIC_C2H_OPCODE_CONFIG_MAC_RESPONSE 131
978#define NX_NIC_C2H_OPCODE_CONFIG_PROMISCUOUS_RESPONSE 132
979#define NX_NIC_C2H_OPCODE_CONFIG_L2_MAC_RESPONSE 133
980#define NX_NIC_C2H_OPCODE_LRO_DELETE_RESPONSE 134
981#define NX_NIC_C2H_OPCODE_LRO_ADD_FAILURE_RESPONSE 135
982#define NX_NIC_C2H_OPCODE_GET_SNMP_STATS 136
983#define NX_NIC_C2H_OPCODE_GET_FINGER_PRINT_REPLY 137
984#define NX_NIC_C2H_OPCODE_INSTALL_LICENSE_REPLY 138
985#define NX_NIC_C2H_OPCODE_GET_LICENSE_CAPABILITIES_REPLY 139
986#define NX_NIC_C2H_OPCODE_GET_NET_STATS_RESPONSE 140
987#define NX_NIC_C2H_OPCODE_GET_LINKEVENT_RESPONSE 141
988#define NX_NIC_C2H_OPCODE_LAST 142
9ad27643
DP
989
990#define VPORT_MISS_MODE_DROP 0 /* drop all unmatched */
991#define VPORT_MISS_MODE_ACCEPT_ALL 1 /* accept all packets */
992#define VPORT_MISS_MODE_ACCEPT_MULTI 2 /* accept unmatched multicast */
993
1bb482f8
NK
994#define NX_NIC_LRO_REQUEST_FIRST 0
995#define NX_NIC_LRO_REQUEST_ADD_FLOW 1
996#define NX_NIC_LRO_REQUEST_DELETE_FLOW 2
997#define NX_NIC_LRO_REQUEST_TIMER 3
998#define NX_NIC_LRO_REQUEST_CLEANUP 4
999#define NX_NIC_LRO_REQUEST_ADD_FLOW_SCHEDULED 5
1000#define NX_TOE_LRO_REQUEST_ADD_FLOW 6
1001#define NX_TOE_LRO_REQUEST_ADD_FLOW_RESPONSE 7
1002#define NX_TOE_LRO_REQUEST_DELETE_FLOW 8
1003#define NX_TOE_LRO_REQUEST_DELETE_FLOW_RESPONSE 9
1004#define NX_TOE_LRO_REQUEST_TIMER 10
1005#define NX_NIC_LRO_REQUEST_LAST 11
1006
3bf26ce3
DP
1007#define NX_FW_CAPABILITY_LINK_NOTIFICATION (1 << 5)
1008#define NX_FW_CAPABILITY_SWITCHING (1 << 6)
028afe71
DP
1009#define NX_FW_CAPABILITY_PEXQ (1 << 7)
1010#define NX_FW_CAPABILITY_BDG (1 << 8)
1011#define NX_FW_CAPABILITY_FVLANTX (1 << 9)
c1c00ab8 1012#define NX_FW_CAPABILITY_HW_LRO (1 << 10)
3bf26ce3
DP
1013
1014/* module types */
1015#define LINKEVENT_MODULE_NOT_PRESENT 1
1016#define LINKEVENT_MODULE_OPTICAL_UNKNOWN 2
1017#define LINKEVENT_MODULE_OPTICAL_SRLR 3
1018#define LINKEVENT_MODULE_OPTICAL_LRM 4
1019#define LINKEVENT_MODULE_OPTICAL_SFP_1G 5
1020#define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE 6
1021#define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN 7
1022#define LINKEVENT_MODULE_TWINAX 8
1023
1024#define LINKSPEED_10GBPS 10000
1025#define LINKSPEED_1GBPS 1000
1026#define LINKSPEED_100MBPS 100
1027#define LINKSPEED_10MBPS 10
1028
1029#define LINKSPEED_ENCODED_10MBPS 0
1030#define LINKSPEED_ENCODED_100MBPS 1
1031#define LINKSPEED_ENCODED_1GBPS 2
1032
1033#define LINKEVENT_AUTONEG_DISABLED 0
1034#define LINKEVENT_AUTONEG_ENABLED 1
1035
1036#define LINKEVENT_HALF_DUPLEX 0
1037#define LINKEVENT_FULL_DUPLEX 1
1038
1039#define LINKEVENT_LINKSPEED_MBPS 0
1040#define LINKEVENT_LINKSPEED_ENCODED 1
1041
1042/* firmware response header:
1043 * 63:58 - message type
1044 * 57:56 - owner
1045 * 55:53 - desc count
1046 * 52:48 - reserved
1047 * 47:40 - completion id
1048 * 39:32 - opcode
1049 * 31:16 - error code
1050 * 15:00 - reserved
1051 */
1052#define netxen_get_nic_msgtype(msg_hdr) \
1053 ((msg_hdr >> 58) & 0x3F)
1054#define netxen_get_nic_msg_compid(msg_hdr) \
1055 ((msg_hdr >> 40) & 0xFF)
1056#define netxen_get_nic_msg_opcode(msg_hdr) \
1057 ((msg_hdr >> 32) & 0xFF)
1058#define netxen_get_nic_msg_errcode(msg_hdr) \
1059 ((msg_hdr >> 16) & 0xFFFF)
1060
1061typedef struct {
1062 union {
1063 struct {
1064 u64 hdr;
1065 u64 body[7];
1066 };
1067 u64 words[8];
1068 };
1069} nx_fw_msg_t;
1070
48bfd1e0 1071typedef struct {
2edbb454
DP
1072 __le64 qhdr;
1073 __le64 req_hdr;
1074 __le64 words[6];
c9fc891f 1075} nx_nic_req_t;
48bfd1e0
DP
1076
1077typedef struct {
1078 u8 op;
1079 u8 tag;
1080 u8 mac_addr[6];
1081} nx_mac_req_t;
1082
c9fc891f 1083#define MAX_PENDING_DESC_BLOCK_SIZE 64
48bfd1e0 1084
2956640d
DP
1085#define NETXEN_NIC_MSI_ENABLED 0x02
1086#define NETXEN_NIC_MSIX_ENABLED 0x04
1bb482f8 1087#define NETXEN_NIC_LRO_ENABLED 0x08
fa3ce355 1088#define NETXEN_NIC_BRIDGE_ENABLED 0X10
2956640d
DP
1089#define NETXEN_IS_MSI_FAMILY(adapter) \
1090 ((adapter)->flags & (NETXEN_NIC_MSI_ENABLED | NETXEN_NIC_MSIX_ENABLED))
1091
d8b100c5 1092#define MSIX_ENTRIES_PER_ADAPTER NUM_STS_DESC_RINGS
2956640d
DP
1093#define NETXEN_MSIX_TBL_SPACE 8192
1094#define NETXEN_PCI_REG_MSIX_TBL 0x44
1095
1096#define NETXEN_DB_MAPSIZE_BYTES 0x1000
ed25ffa1 1097
d8b100c5 1098#define NETXEN_NETDEV_WEIGHT 128
cd1f8160
DP
1099#define NETXEN_ADAPTER_UP_MAGIC 777
1100#define NETXEN_NIC_PEG_TUNE 0
1101
6a581e93
DP
1102#define __NX_FW_ATTACHED 0
1103#define __NX_DEV_UP 1
1104#define __NX_RESETTING 2
1105
ed25ffa1
AK
1106struct netxen_dummy_dma {
1107 void *addr;
1108 dma_addr_t phys_addr;
1109};
3d396eb1 1110
3d396eb1
AK
1111struct netxen_adapter {
1112 struct netxen_hardware_context ahw;
4790654c 1113
3176ff3e
MT
1114 struct net_device *netdev;
1115 struct pci_dev *pdev;
5cf4d323 1116 struct list_head mac_list;
623621b0 1117
3d396eb1 1118 u32 curr_window;
3ce06a32
DP
1119 u32 crb_win;
1120 rwlock_t adapter_lock;
2956640d 1121
1b1f7898 1122 spinlock_t tx_clean_lock;
ba53e6b4 1123
71dcddbd
DP
1124 u16 num_txd;
1125 u16 num_rxd;
1126 u16 num_jumbo_rxd;
1127 u16 num_lro_rxd;
3d396eb1 1128
1b1f7898
DP
1129 u8 max_rds_rings;
1130 u8 max_sds_rings;
1131 u8 driver_mismatch;
1132 u8 msix_supported;
1133 u8 rx_csum;
1134 u8 pci_using_dac;
1135 u8 portnum;
1136 u8 physical_port;
1137
1138 u8 mc_enabled;
1139 u8 max_mc_count;
f6d21f44 1140 u8 rss_supported;
e424fa9d 1141 u8 link_changed;
6a581e93
DP
1142 u8 fw_wait_cnt;
1143 u8 fw_fail_cnt;
74c520da
AKS
1144 u8 tx_timeo_cnt;
1145 u8 need_fw_reset;
3bf26ce3
DP
1146
1147 u8 has_link_events;
67c38fc6 1148 u8 fw_type;
1b1f7898
DP
1149 u16 tx_context_id;
1150 u16 mtu;
1151 u16 is_up;
3bf26ce3 1152
1b1f7898
DP
1153 u16 link_speed;
1154 u16 link_duplex;
1155 u16 link_autoneg;
3bf26ce3 1156 u16 module_type;
48bfd1e0 1157
3bf26ce3 1158 u32 capabilities;
3d396eb1
AK
1159 u32 flags;
1160 u32 irq;
cb8011ad 1161 u32 temp;
2956640d 1162
195c5f98 1163 u32 int_vec_bit;
6a581e93 1164 u32 heartbit;
7a2469ce 1165
5d09e534
NK
1166 u8 mac_addr[ETH_ALEN];
1167
3d396eb1 1168 struct netxen_adapter_stats stats;
4790654c 1169
becf46a0 1170 struct netxen_recv_context recv_ctx;
4ea528a1 1171 struct nx_host_tx_ring *tx_ring;
3d396eb1 1172
3d0a3cc9 1173 int (*macaddr_set) (struct netxen_adapter *, u8 *);
3176ff3e 1174 int (*set_mtu) (struct netxen_adapter *, int);
9ad27643 1175 int (*set_promisc) (struct netxen_adapter *, u32);
3d0a3cc9 1176 void (*set_multi) (struct net_device *);
3ad4467c
DP
1177 int (*phy_read) (struct netxen_adapter *, u32 reg, u32 *);
1178 int (*phy_write) (struct netxen_adapter *, u32 reg, u32 val);
80922fbc 1179 int (*init_port) (struct netxen_adapter *, int);
3176ff3e 1180 int (*stop_port) (struct netxen_adapter *);
3ce06a32 1181
195c5f98
AKS
1182 u32 (*crb_read)(struct netxen_adapter *, ulong);
1183 int (*crb_write)(struct netxen_adapter *, ulong, u32);
1184
3ce06a32
DP
1185 int (*pci_mem_read)(struct netxen_adapter *, u64, void *, int);
1186 int (*pci_mem_write)(struct netxen_adapter *, u64, void *, int);
195c5f98 1187
3ce06a32
DP
1188 unsigned long (*pci_set_window)(struct netxen_adapter *,
1189 unsigned long long);
1b1f7898 1190
195c5f98
AKS
1191 u32 (*io_read)(struct netxen_adapter *, void __iomem *);
1192 void (*io_write)(struct netxen_adapter *, void __iomem *, u32);
1193
1194 void __iomem *tgt_mask_reg;
1195 void __iomem *pci_int_reg;
1196 void __iomem *tgt_status_reg;
1197 void __iomem *crb_int_state_reg;
1198 void __iomem *isr_int_vec;
1b1f7898
DP
1199
1200 struct msix_entry msix_entries[MSIX_ENTRIES_PER_ADAPTER];
1201
1202 struct netxen_dummy_dma dummy_dma;
1203
6a581e93
DP
1204 struct delayed_work fw_work;
1205
1b1f7898
DP
1206 struct work_struct tx_timeout_task;
1207
1208 struct net_device_stats net_stats;
1209
1210 nx_nic_intr_coalesce_t coal;
f7185c71 1211
6a581e93 1212 unsigned long state;
4f96b988 1213 u32 resv5;
f7185c71
DP
1214 u32 fw_version;
1215 const struct firmware *fw;
1b1f7898 1216};
3d396eb1 1217
7d6fd5e7 1218int netxen_niu_xg_init_port(struct netxen_adapter *adapter, int port);
7d6fd5e7
DP
1219int netxen_niu_disable_xg_port(struct netxen_adapter *adapter);
1220
3ad4467c
DP
1221int nx_fw_cmd_query_phy(struct netxen_adapter *adapter, u32 reg, u32 *val);
1222int nx_fw_cmd_set_phy(struct netxen_adapter *adapter, u32 reg, u32 val);
3d396eb1
AK
1223
1224/* Functions available from netxen_nic_hw.c */
3176ff3e
MT
1225int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu);
1226int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu);
f98a9f69 1227
3d0a3cc9
DP
1228int netxen_p2_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr);
1229int netxen_p3_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr);
1230
f98a9f69 1231#define NXRD32(adapter, off) \
195c5f98 1232 (adapter->crb_read(adapter, off))
f98a9f69 1233#define NXWR32(adapter, off, val) \
195c5f98
AKS
1234 (adapter->crb_write(adapter, off, val))
1235#define NXRDIO(adapter, addr) \
1236 (adapter->io_read(adapter, addr))
1237#define NXWRIO(adapter, addr, val) \
1238 (adapter->io_write(adapter, addr, val))
3d396eb1 1239
c9517e58
DP
1240int netxen_pcie_sem_lock(struct netxen_adapter *, int, u32);
1241void netxen_pcie_sem_unlock(struct netxen_adapter *, int);
1242
1243#define netxen_rom_lock(a) \
1244 netxen_pcie_sem_lock((a), 2, NETXEN_ROM_LOCK_ID)
1245#define netxen_rom_unlock(a) \
1246 netxen_pcie_sem_unlock((a), 2)
1247#define netxen_phy_lock(a) \
1248 netxen_pcie_sem_lock((a), 3, NETXEN_PHY_LOCK_ID)
1249#define netxen_phy_unlock(a) \
1250 netxen_pcie_sem_unlock((a), 3)
1251#define netxen_api_lock(a) \
1252 netxen_pcie_sem_lock((a), 5, 0)
1253#define netxen_api_unlock(a) \
1254 netxen_pcie_sem_unlock((a), 5)
1255#define netxen_sw_lock(a) \
1256 netxen_pcie_sem_lock((a), 6, 0)
1257#define netxen_sw_unlock(a) \
1258 netxen_pcie_sem_unlock((a), 6)
1259#define crb_win_lock(a) \
1260 netxen_pcie_sem_lock((a), 7, NETXEN_CRB_WIN_LOCK_ID)
1261#define crb_win_unlock(a) \
1262 netxen_pcie_sem_unlock((a), 7)
1263
3d396eb1 1264int netxen_nic_get_board_info(struct netxen_adapter *adapter);
0b72e659 1265int netxen_nic_wol_supported(struct netxen_adapter *adapter);
3ce06a32 1266
3d396eb1 1267/* Functions from netxen_nic_init.c */
83ac51fa
DP
1268int netxen_init_dummy_dma(struct netxen_adapter *adapter);
1269void netxen_free_dummy_dma(struct netxen_adapter *adapter);
1270
96acb6eb
DP
1271int netxen_phantom_init(struct netxen_adapter *adapter, int pegtune_val);
1272int netxen_load_firmware(struct netxen_adapter *adapter);
67c38fc6 1273int netxen_need_fw_reset(struct netxen_adapter *adapter);
f7185c71
DP
1274void netxen_request_firmware(struct netxen_adapter *adapter);
1275void netxen_release_firmware(struct netxen_adapter *adapter);
3d396eb1 1276int netxen_pinit_from_rom(struct netxen_adapter *adapter, int verbose);
2956640d 1277
3d396eb1 1278int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr, int *valp);
4790654c 1279int netxen_rom_fast_read_words(struct netxen_adapter *adapter, int addr,
27d2ab54 1280 u8 *bytes, size_t size);
4790654c 1281int netxen_rom_fast_write_words(struct netxen_adapter *adapter, int addr,
27d2ab54
AK
1282 u8 *bytes, size_t size);
1283int netxen_flash_unlock(struct netxen_adapter *adapter);
1284int netxen_backup_crbinit(struct netxen_adapter *adapter);
1285int netxen_flash_erase_secondary(struct netxen_adapter *adapter);
1286int netxen_flash_erase_primary(struct netxen_adapter *adapter);
e45d9ab4 1287void netxen_halt_pegs(struct netxen_adapter *adapter);
27d2ab54 1288
cb8011ad 1289int netxen_rom_se(struct netxen_adapter *adapter, int addr);
3d396eb1 1290
2956640d
DP
1291int netxen_alloc_sw_resources(struct netxen_adapter *adapter);
1292void netxen_free_sw_resources(struct netxen_adapter *adapter);
1293
195c5f98
AKS
1294void netxen_setup_hwops(struct netxen_adapter *adapter);
1295void __iomem *netxen_get_ioaddr(struct netxen_adapter *, u32);
1296
2956640d
DP
1297int netxen_alloc_hw_resources(struct netxen_adapter *adapter);
1298void netxen_free_hw_resources(struct netxen_adapter *adapter);
1299
1300void netxen_release_rx_buffers(struct netxen_adapter *adapter);
1301void netxen_release_tx_buffers(struct netxen_adapter *adapter);
1302
3d396eb1 1303int netxen_init_firmware(struct netxen_adapter *adapter);
3d396eb1 1304void netxen_nic_clear_stats(struct netxen_adapter *adapter);
6d5aefb8 1305void netxen_watchdog_task(struct work_struct *work);
d8b100c5
DP
1306void netxen_post_rx_buffers(struct netxen_adapter *adapter, u32 ringid,
1307 struct nx_host_rds_ring *rds_ring);
05aaa02d 1308int netxen_process_cmd_ring(struct netxen_adapter *adapter);
d8b100c5 1309int netxen_process_rcv_ring(struct nx_host_sds_ring *sds_ring, int max);
c9fc891f
DP
1310void netxen_p2_nic_set_multi(struct net_device *netdev);
1311void netxen_p3_nic_set_multi(struct net_device *netdev);
06e9d9f9 1312void netxen_p3_free_mac_list(struct netxen_adapter *adapter);
3ad4467c 1313int netxen_p2_nic_set_promisc(struct netxen_adapter *adapter, u32 mode);
9ad27643 1314int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32);
cd1f8160 1315int netxen_config_intr_coalesce(struct netxen_adapter *adapter);
d8b100c5 1316int netxen_config_rss(struct netxen_adapter *adapter, int enable);
6598b169 1317int netxen_config_ipaddr(struct netxen_adapter *adapter, u32 ip, int cmd);
3bf26ce3
DP
1318int netxen_linkevent_request(struct netxen_adapter *adapter, int enable);
1319void netxen_advert_link_change(struct netxen_adapter *adapter, int linkup);
48bfd1e0 1320
9ad27643 1321int nx_fw_cmd_set_mtu(struct netxen_adapter *adapter, int mtu);
3d396eb1 1322int netxen_nic_change_mtu(struct net_device *netdev, int new_mtu);
1bb482f8 1323int netxen_config_hw_lro(struct netxen_adapter *adapter, int enable);
fa3ce355 1324int netxen_config_bridged_mode(struct netxen_adapter *adapter, int enable);
1bb482f8 1325int netxen_send_lro_cleanup(struct netxen_adapter *adapter);
48bfd1e0 1326
3d396eb1
AK
1327int netxen_nic_set_mac(struct net_device *netdev, void *p);
1328struct net_device_stats *netxen_nic_get_stats(struct net_device *netdev);
1329
c9fc891f 1330void netxen_nic_update_cmd_producer(struct netxen_adapter *adapter,
cb2107be 1331 struct nx_host_tx_ring *tx_ring);
cb8011ad 1332
7042cd8f
AKS
1333/* Functions from netxen_nic_main.c */
1334int netxen_nic_reset_context(struct netxen_adapter *);
1335
cb8011ad
AK
1336/*
1337 * NetXen Board information
1338 */
1339
e4c93c81 1340#define NETXEN_MAX_SHORT_NAME 32
71bd7877 1341struct netxen_brdinfo {
e98e3350 1342 int brdtype; /* type of board */
cb8011ad
AK
1343 long ports; /* max no of physical ports */
1344 char short_name[NETXEN_MAX_SHORT_NAME];
71bd7877 1345};
cb8011ad 1346
71bd7877 1347static const struct netxen_brdinfo netxen_boards[] = {
cb8011ad
AK
1348 {NETXEN_BRDTYPE_P2_SB31_10G_CX4, 1, "XGb CX4"},
1349 {NETXEN_BRDTYPE_P2_SB31_10G_HMEZ, 1, "XGb HMEZ"},
1350 {NETXEN_BRDTYPE_P2_SB31_10G_IMEZ, 2, "XGb IMEZ"},
1351 {NETXEN_BRDTYPE_P2_SB31_10G, 1, "XGb XFP"},
1352 {NETXEN_BRDTYPE_P2_SB35_4G, 4, "Quad Gb"},
1353 {NETXEN_BRDTYPE_P2_SB31_2G, 2, "Dual Gb"},
e4c93c81
DP
1354 {NETXEN_BRDTYPE_P3_REF_QG, 4, "Reference Quad Gig "},
1355 {NETXEN_BRDTYPE_P3_HMEZ, 2, "Dual XGb HMEZ"},
1356 {NETXEN_BRDTYPE_P3_10G_CX4_LP, 2, "Dual XGb CX4 LP"},
1357 {NETXEN_BRDTYPE_P3_4_GB, 4, "Quad Gig LP"},
1358 {NETXEN_BRDTYPE_P3_IMEZ, 2, "Dual XGb IMEZ"},
1359 {NETXEN_BRDTYPE_P3_10G_SFP_PLUS, 2, "Dual XGb SFP+ LP"},
1360 {NETXEN_BRDTYPE_P3_10000_BASE_T, 1, "XGB 10G BaseT LP"},
1361 {NETXEN_BRDTYPE_P3_XG_LOM, 2, "Dual XGb LOM"},
a70f9393
DP
1362 {NETXEN_BRDTYPE_P3_4_GB_MM, 4, "NX3031 Gigabit Ethernet"},
1363 {NETXEN_BRDTYPE_P3_10G_SFP_CT, 2, "NX3031 10 Gigabit Ethernet"},
1364 {NETXEN_BRDTYPE_P3_10G_SFP_QT, 2, "Quanta Dual XGb SFP+"},
e4c93c81
DP
1365 {NETXEN_BRDTYPE_P3_10G_CX4, 2, "Reference Dual CX4 Option"},
1366 {NETXEN_BRDTYPE_P3_10G_XFP, 1, "Reference Single XFP Option"}
cb8011ad
AK
1367};
1368
ff8ac609 1369#define NUM_SUPPORTED_BOARDS ARRAY_SIZE(netxen_boards)
cb8011ad 1370
cb8011ad
AK
1371static inline void get_brd_name_by_type(u32 type, char *name)
1372{
1373 int i, found = 0;
1374 for (i = 0; i < NUM_SUPPORTED_BOARDS; ++i) {
1375 if (netxen_boards[i].brdtype == type) {
1376 strcpy(name, netxen_boards[i].short_name);
1377 found = 1;
1378 break;
1379 }
1380
3d396eb1 1381 }
cb8011ad
AK
1382 if (!found)
1383 name = "Unknown";
3d396eb1
AK
1384}
1385
cb2107be
DP
1386static inline u32 netxen_tx_avail(struct nx_host_tx_ring *tx_ring)
1387{
1388 smp_mb();
1389 return find_diff_among(tx_ring->producer,
1390 tx_ring->sw_consumer, tx_ring->num_desc);
1391
1392}
1393
9dc28efe
DP
1394int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, __le64 *mac);
1395int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, __le64 *mac);
3d396eb1
AK
1396extern void netxen_change_ringparam(struct netxen_adapter *adapter);
1397extern int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr,
1398 int *valp);
1399
0fc0b732 1400extern const struct ethtool_ops netxen_nic_ethtool_ops;
3d396eb1
AK
1401
1402#endif /* __NETXEN_NIC_H_ */
This page took 0.53743 seconds and 5 git commands to generate.