bnx2: Update version to 2.0.2.
[deliverable/linux.git] / drivers / net / netxen / netxen_nic.h
CommitLineData
3d396eb1 1/*
5d242f1c 2 * Copyright (C) 2003 - 2009 NetXen, Inc.
3d396eb1 3 * All rights reserved.
80922fbc 4 *
3d396eb1
AK
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
80922fbc 9 *
3d396eb1
AK
10 * This program is distributed in the hope that it will be useful, but
11 * WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
80922fbc 14 *
3d396eb1
AK
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
18 * MA 02111-1307, USA.
80922fbc 19 *
3d396eb1
AK
20 * The full GNU General Public License is included in this distribution
21 * in the file called LICENSE.
80922fbc 22 *
3d396eb1
AK
23 * Contact Information:
24 * info@netxen.com
5d242f1c
DP
25 * NetXen Inc,
26 * 18922 Forge Drive
27 * Cupertino, CA 95014-0701
28 *
3d396eb1
AK
29 */
30
31#ifndef _NETXEN_NIC_H_
32#define _NETXEN_NIC_H_
33
3d396eb1
AK
34#include <linux/module.h>
35#include <linux/kernel.h>
36#include <linux/types.h>
3d396eb1
AK
37#include <linux/ioport.h>
38#include <linux/pci.h>
39#include <linux/netdevice.h>
40#include <linux/etherdevice.h>
41#include <linux/ip.h>
42#include <linux/in.h>
43#include <linux/tcp.h>
44#include <linux/skbuff.h>
f7185c71 45#include <linux/firmware.h>
3d396eb1
AK
46
47#include <linux/ethtool.h>
48#include <linux/mii.h>
3d396eb1
AK
49#include <linux/timer.h>
50
42555892 51#include <linux/vmalloc.h>
3d396eb1 52
3d396eb1
AK
53#include <asm/io.h>
54#include <asm/byteorder.h>
3d396eb1
AK
55
56#include "netxen_nic_hw.h"
57
58735567
DP
58#define _NETXEN_NIC_LINUX_MAJOR 4
59#define _NETXEN_NIC_LINUX_MINOR 0
c685bfc6
DP
60#define _NETXEN_NIC_LINUX_SUBVERSION 41
61#define NETXEN_NIC_LINUX_VERSIONID "4.0.41"
58735567 62
98e31bb0
DP
63#define NETXEN_VERSION_CODE(a, b, c) (((a) << 24) + ((b) << 16) + (c))
64#define _major(v) (((v) >> 24) & 0xff)
65#define _minor(v) (((v) >> 16) & 0xff)
66#define _build(v) ((v) & 0xffff)
67
68/* version in image has weird encoding:
69 * 7:0 - major
70 * 15:8 - minor
71 * 31:16 - build (little endian)
72 */
73#define NETXEN_DECODE_VERSION(v) \
74 NETXEN_VERSION_CODE(((v) & 0xff), (((v) >> 8) & 0xff), ((v) >> 16))
27d2ab54 75
0d04761d
MT
76#define NETXEN_NUM_FLASH_SECTORS (64)
77#define NETXEN_FLASH_SECTOR_SIZE (64 * 1024)
78#define NETXEN_FLASH_TOTAL_SIZE (NETXEN_NUM_FLASH_SECTORS \
79 * NETXEN_FLASH_SECTOR_SIZE)
3d396eb1 80
0c25cfe1
LCMT
81#define PHAN_VENDOR_ID 0x4040
82
d8b100c5
DP
83#define RCV_DESC_RINGSIZE(rds_ring) \
84 (sizeof(struct rcv_desc) * (rds_ring)->num_desc)
85#define RCV_BUFF_RINGSIZE(rds_ring) \
438627c7 86 (sizeof(struct netxen_rx_buffer) * rds_ring->num_desc)
d8b100c5
DP
87#define STATUS_DESC_RINGSIZE(sds_ring) \
88 (sizeof(struct status_desc) * (sds_ring)->num_desc)
d877f1e3
DP
89#define TX_BUFF_RINGSIZE(tx_ring) \
90 (sizeof(struct netxen_cmd_buffer) * tx_ring->num_desc)
91#define TX_DESC_RINGSIZE(tx_ring) \
92 (sizeof(struct cmd_desc_type0) * tx_ring->num_desc)
d8b100c5 93
ba53e6b4 94#define find_diff_among(a,b,range) ((a)<(b)?((b)-(a)):((b)+(range)-(a)))
3d396eb1 95
ed25ffa1
AK
96#define NETXEN_RCV_PRODUCER_OFFSET 0
97#define NETXEN_RCV_PEG_DB_ID 2
98#define NETXEN_HOST_DUMMY_DMA_SIZE 1024
27d2ab54 99#define FLASH_SUCCESS 0
3d396eb1
AK
100
101#define ADDR_IN_WINDOW1(off) \
102 ((off > NETXEN_CRB_PCIX_HOST2) && (off < NETXEN_CRB_MAX)) ? 1 : 0
103
4790654c
JG
104/*
105 * normalize a 64MB crb address to 32MB PCI window
3d396eb1
AK
106 * To use NETXEN_CRB_NORMALIZE, window _must_ be set to 1
107 */
80922fbc
AK
108#define NETXEN_CRB_NORMAL(reg) \
109 ((reg) - NETXEN_CRB_PCIX_HOST2 + NETXEN_CRB_PCIX_HOST)
cb8011ad 110
3d396eb1 111#define NETXEN_CRB_NORMALIZE(adapter, reg) \
cb8011ad
AK
112 pci_base_offset(adapter, NETXEN_CRB_NORMAL(reg))
113
ed25ffa1
AK
114#define DB_NORMALIZE(adapter, off) \
115 (adapter->ahw.db_base + (off))
116
117#define NX_P2_C0 0x24
118#define NX_P2_C1 0x25
e4c93c81
DP
119#define NX_P3_A0 0x30
120#define NX_P3_A2 0x30
121#define NX_P3_B0 0x40
122#define NX_P3_B1 0x41
e98e3350 123#define NX_P3_B2 0x42
e4c93c81
DP
124
125#define NX_IS_REVISION_P2(REVISION) (REVISION <= NX_P2_C1)
126#define NX_IS_REVISION_P3(REVISION) (REVISION >= NX_P3_A0)
ed25ffa1 127
cb8011ad 128#define FIRST_PAGE_GROUP_START 0
ed25ffa1 129#define FIRST_PAGE_GROUP_END 0x100000
cb8011ad 130
78403a92
MT
131#define SECOND_PAGE_GROUP_START 0x6000000
132#define SECOND_PAGE_GROUP_END 0x68BC000
cb8011ad
AK
133
134#define THIRD_PAGE_GROUP_START 0x70E4000
135#define THIRD_PAGE_GROUP_END 0x8000000
136
137#define FIRST_PAGE_GROUP_SIZE FIRST_PAGE_GROUP_END - FIRST_PAGE_GROUP_START
138#define SECOND_PAGE_GROUP_SIZE SECOND_PAGE_GROUP_END - SECOND_PAGE_GROUP_START
139#define THIRD_PAGE_GROUP_SIZE THIRD_PAGE_GROUP_END - THIRD_PAGE_GROUP_START
3d396eb1 140
e4c93c81
DP
141#define P2_MAX_MTU (8000)
142#define P3_MAX_MTU (9600)
143#define NX_ETHERMTU 1500
144#define NX_MAX_ETHERHDR 32 /* This contains some padding */
145
9b08beba
DP
146#define NX_P2_RX_BUF_MAX_LEN 1760
147#define NX_P3_RX_BUF_MAX_LEN (NX_MAX_ETHERHDR + NX_ETHERMTU)
e4c93c81
DP
148#define NX_P2_RX_JUMBO_BUF_MAX_LEN (NX_MAX_ETHERHDR + P2_MAX_MTU)
149#define NX_P3_RX_JUMBO_BUF_MAX_LEN (NX_MAX_ETHERHDR + P3_MAX_MTU)
d9e651bc 150#define NX_CT_DEFAULT_RX_BUF_LEN 2048
e4c93c81 151
9b08beba 152#define NX_RX_LRO_BUFFER_LENGTH (8060)
3d396eb1
AK
153
154/*
155 * Maximum number of ring contexts
156 */
157#define MAX_RING_CTX 1
158
159/* Opcodes to be used with the commands */
e4c93c81
DP
160#define TX_ETHER_PKT 0x01
161#define TX_TCP_PKT 0x02
162#define TX_UDP_PKT 0x03
163#define TX_IP_PKT 0x04
164#define TX_TCP_LSO 0x05
165#define TX_TCP_LSO6 0x06
166#define TX_IPSEC 0x07
167#define TX_IPSEC_CMD 0x0a
168#define TX_TCPV6_PKT 0x0b
169#define TX_UDPV6_PKT 0x0c
3d396eb1
AK
170
171/* The following opcodes are for internal consumption. */
172#define NETXEN_CONTROL_OP 0x10
173#define PEGNET_REQUEST 0x11
174
175#define MAX_NUM_CARDS 4
176
177#define MAX_BUFFERS_PER_CMD 32
cb2107be 178#define TX_STOP_THRESH ((MAX_SKB_FRAGS >> 2) + 4)
3d396eb1
AK
179
180/*
181 * Following are the states of the Phantom. Phantom will set them and
182 * Host will read to check if the fields are correct.
183 */
184#define PHAN_INITIALIZE_START 0xff00
185#define PHAN_INITIALIZE_FAILED 0xffff
186#define PHAN_INITIALIZE_COMPLETE 0xff01
187
188/* Host writes the following to notify that it has done the init-handshake */
189#define PHAN_INITIALIZE_ACK 0xf00f
190
d8b100c5
DP
191#define NUM_RCV_DESC_RINGS 3
192#define NUM_STS_DESC_RINGS 4
3d396eb1 193
438627c7
DP
194#define RCV_RING_NORMAL 0
195#define RCV_RING_JUMBO 1
196#define RCV_RING_LRO 2
3d396eb1 197
24767ab1
DP
198#define MIN_CMD_DESCRIPTORS 64
199#define MIN_RCV_DESCRIPTORS 64
200#define MIN_JUMBO_DESCRIPTORS 32
201
202#define MAX_CMD_DESCRIPTORS 1024
203#define MAX_RCV_DESCRIPTORS_1G 4096
204#define MAX_RCV_DESCRIPTORS_10G 8192
205#define MAX_JUMBO_RCV_DESCRIPTORS_1G 512
206#define MAX_JUMBO_RCV_DESCRIPTORS_10G 1024
32ec8033 207#define MAX_LRO_RCV_DESCRIPTORS 8
24767ab1
DP
208
209#define DEFAULT_RCV_DESCRIPTORS_1G 2048
210#define DEFAULT_RCV_DESCRIPTORS_10G 4096
211
ed25ffa1 212#define NETXEN_CTX_SIGNATURE 0xdee0
f6d21f44
DP
213#define NETXEN_CTX_SIGNATURE_V2 0x0002dee0
214#define NETXEN_CTX_RESET 0xbad0
cf981ffb 215#define NETXEN_CTX_D3_RESET 0xacc0
ed25ffa1 216#define NETXEN_RCV_PRODUCER(ringid) (ringid)
3d396eb1
AK
217
218#define PHAN_PEG_RCV_INITIALIZED 0xff01
219#define PHAN_PEG_RCV_START_INITIALIZE 0xff00
220
221#define get_next_index(index, length) \
222 (((index) + 1) & ((length) - 1))
223
224#define get_index_range(index,length,count) \
225 (((index) + (count)) & ((length) - 1))
226
ed25ffa1 227#define MPORT_SINGLE_FUNCTION_MODE 0x1111
3176ff3e 228#define MPORT_MULTI_FUNCTION_MODE 0x2222
ed25ffa1 229
3176ff3e 230#include "netxen_nic_phan_reg.h"
ed25ffa1
AK
231
232/*
233 * NetXen host-peg signal message structure
234 *
235 * Bit 0-1 : peg_id => 0x2 for tx and 01 for rx
236 * Bit 2 : priv_id => must be 1
237 * Bit 3-17 : count => for doorbell
238 * Bit 18-27 : ctx_id => Context id
239 * Bit 28-31 : opcode
240 */
241
242typedef u32 netxen_ctx_msg;
243
ed25ffa1 244#define netxen_set_msg_peg_id(config_word, val) \
a608ab9c 245 ((config_word) &= ~3, (config_word) |= val & 3)
ed25ffa1 246#define netxen_set_msg_privid(config_word) \
a608ab9c 247 ((config_word) |= 1 << 2)
ed25ffa1 248#define netxen_set_msg_count(config_word, val) \
a608ab9c 249 ((config_word) &= ~(0x7fff<<3), (config_word) |= (val & 0x7fff) << 3)
ed25ffa1 250#define netxen_set_msg_ctxid(config_word, val) \
a608ab9c 251 ((config_word) &= ~(0x3ff<<18), (config_word) |= (val & 0x3ff) << 18)
ed25ffa1 252#define netxen_set_msg_opcode(config_word, val) \
82581174 253 ((config_word) &= ~(0xf<<28), (config_word) |= (val & 0xf) << 28)
ed25ffa1 254
f6d21f44
DP
255struct netxen_rcv_ring {
256 __le64 addr;
257 __le32 size;
a608ab9c 258 __le32 rsrvd;
ed25ffa1
AK
259};
260
f6d21f44
DP
261struct netxen_sts_ring {
262 __le64 addr;
263 __le32 size;
264 __le16 msi_index;
265 __le16 rsvd;
266} ;
267
ed25ffa1
AK
268struct netxen_ring_ctx {
269
270 /* one command ring */
a608ab9c
AV
271 __le64 cmd_consumer_offset;
272 __le64 cmd_ring_addr;
273 __le32 cmd_ring_size;
274 __le32 rsrvd;
ed25ffa1
AK
275
276 /* three receive rings */
f6d21f44 277 struct netxen_rcv_ring rcv_rings[NUM_RCV_DESC_RINGS];
ed25ffa1 278
a608ab9c
AV
279 __le64 sts_ring_addr;
280 __le32 sts_ring_size;
ed25ffa1 281
a608ab9c 282 __le32 ctx_id;
f6d21f44
DP
283
284 __le64 rsrvd_2[3];
285 __le32 sts_ring_count;
286 __le32 rsrvd_3;
287 struct netxen_sts_ring sts_rings[NUM_STS_DESC_RINGS];
288
ed25ffa1
AK
289} __attribute__ ((aligned(64)));
290
3d396eb1
AK
291/*
292 * Following data structures describe the descriptors that will be used.
293 * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
294 * we are doing LSO (above the 1500 size packet) only.
295 */
296
297/*
298 * The size of reference handle been changed to 16 bits to pass the MSS fields
299 * for the LSO packet
300 */
301
302#define FLAGS_CHECKSUM_ENABLED 0x01
303#define FLAGS_LSO_ENABLED 0x02
304#define FLAGS_IPSEC_SA_ADD 0x04
305#define FLAGS_IPSEC_SA_DELETE 0x08
306#define FLAGS_VLAN_TAGGED 0x10
028afe71
DP
307#define FLAGS_VLAN_OOB 0x40
308
309#define netxen_set_tx_vlan_tci(cmd_desc, v) \
310 (cmd_desc)->vlan_TCI = cpu_to_le16(v);
3d396eb1 311
ed25ffa1
AK
312#define netxen_set_cmd_desc_port(cmd_desc, var) \
313 ((cmd_desc)->port_ctxid |= ((var) & 0x0F))
6c80b18d 314#define netxen_set_cmd_desc_ctxid(cmd_desc, var) \
48bfd1e0 315 ((cmd_desc)->port_ctxid |= ((var) << 4 & 0xF0))
3d396eb1 316
391587c3
DP
317#define netxen_set_tx_port(_desc, _port) \
318 (_desc)->port_ctxid = ((_port) & 0xf) | (((_port) << 4) & 0xf0)
319
320#define netxen_set_tx_flags_opcode(_desc, _flags, _opcode) \
321 (_desc)->flags_opcode = \
322 cpu_to_le16(((_flags) & 0x7f) | (((_opcode) & 0x3f) << 7))
323
324#define netxen_set_tx_frags_len(_desc, _frags, _len) \
1bcfd790 325 (_desc)->nfrags__length = \
391587c3 326 cpu_to_le32(((_frags) & 0xff) | (((_len) & 0xffffff) << 8))
3d396eb1
AK
327
328struct cmd_desc_type0 {
ed25ffa1
AK
329 u8 tcp_hdr_offset; /* For LSO only */
330 u8 ip_hdr_offset; /* For LSO only */
1bcfd790
DP
331 __le16 flags_opcode; /* 15:13 unused, 12:7 opcode, 6:0 flags */
332 __le32 nfrags__length; /* 31:8 total len, 7:0 frag count */
333
334 __le64 addr_buffer2;
335
336 __le16 reference_handle;
337 __le16 mss;
338 u8 port_ctxid; /* 7:4 ctxid 3:0 port */
3d396eb1 339 u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
a608ab9c 340 __le16 conn_id; /* IPSec offoad only */
3d396eb1 341
1bcfd790
DP
342 __le64 addr_buffer3;
343 __le64 addr_buffer1;
3d396eb1 344
d32cc3d2 345 __le16 buffer_length[4];
3d396eb1 346
1bcfd790 347 __le64 addr_buffer4;
3d396eb1 348
028afe71
DP
349 __le16 vlan_TCI;
350 __le16 reserved;
351 __le32 reserved2;
ed25ffa1 352
3d396eb1
AK
353} __attribute__ ((aligned(64)));
354
355/* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
356struct rcv_desc {
a608ab9c
AV
357 __le16 reference_handle;
358 __le16 reserved;
359 __le32 buffer_length; /* allocated buffer length (usually 2K) */
360 __le64 addr_buffer;
3d396eb1
AK
361};
362
363/* opcode field in status_desc */
6598b169 364#define NETXEN_NIC_SYN_OFFLOAD 0x03
d9e651bc
DP
365#define NETXEN_NIC_RXPKT_DESC 0x04
366#define NETXEN_OLD_RXPKT_DESC 0x3f
3bf26ce3 367#define NETXEN_NIC_RESPONSE_DESC 0x05
c1c00ab8 368#define NETXEN_NIC_LRO_DESC 0x12
3d396eb1
AK
369
370/* for status field in status_desc */
371#define STATUS_NEED_CKSUM (1)
372#define STATUS_CKSUM_OK (2)
373
374/* owner bits of status_desc */
0ddc110c
DP
375#define STATUS_OWNER_HOST (0x1ULL << 56)
376#define STATUS_OWNER_PHANTOM (0x2ULL << 56)
3d396eb1 377
3bf26ce3
DP
378/* Status descriptor:
379 0-3 port, 4-7 status, 8-11 type, 12-27 total_length
380 28-43 reference_handle, 44-47 protocol, 48-52 pkt_offset
381 53-55 desc_cnt, 56-57 owner, 58-63 opcode
382 */
5dc16268
DP
383#define netxen_get_sts_port(sts_data) \
384 ((sts_data) & 0x0F)
385#define netxen_get_sts_status(sts_data) \
386 (((sts_data) >> 4) & 0x0F)
387#define netxen_get_sts_type(sts_data) \
388 (((sts_data) >> 8) & 0x0F)
389#define netxen_get_sts_totallength(sts_data) \
390 (((sts_data) >> 12) & 0xFFFF)
391#define netxen_get_sts_refhandle(sts_data) \
392 (((sts_data) >> 28) & 0xFFFF)
393#define netxen_get_sts_prot(sts_data) \
394 (((sts_data) >> 44) & 0x0F)
d9e651bc
DP
395#define netxen_get_sts_pkt_offset(sts_data) \
396 (((sts_data) >> 48) & 0x1F)
3bf26ce3
DP
397#define netxen_get_sts_desc_cnt(sts_data) \
398 (((sts_data) >> 53) & 0x7)
5dc16268
DP
399#define netxen_get_sts_opcode(sts_data) \
400 (((sts_data) >> 58) & 0x03F)
401
c1c00ab8
DP
402#define netxen_get_lro_sts_refhandle(sts_data) \
403 ((sts_data) & 0x0FFFF)
404#define netxen_get_lro_sts_length(sts_data) \
405 (((sts_data) >> 16) & 0x0FFFF)
406#define netxen_get_lro_sts_l2_hdr_offset(sts_data) \
407 (((sts_data) >> 32) & 0x0FF)
408#define netxen_get_lro_sts_l4_hdr_offset(sts_data) \
409 (((sts_data) >> 40) & 0x0FF)
410#define netxen_get_lro_sts_timestamp(sts_data) \
411 (((sts_data) >> 48) & 0x1)
412#define netxen_get_lro_sts_type(sts_data) \
413 (((sts_data) >> 49) & 0x7)
414#define netxen_get_lro_sts_push_flag(sts_data) \
415 (((sts_data) >> 52) & 0x1)
416#define netxen_get_lro_sts_seq_number(sts_data) \
417 ((sts_data) & 0x0FFFFFFFF)
418
419
3d396eb1 420struct status_desc {
3bf26ce3 421 __le64 status_desc_data[2];
6c80b18d 422} __attribute__ ((aligned(16)));
3d396eb1 423
3d396eb1
AK
424/* The version of the main data structure */
425#define NETXEN_BDINFO_VERSION 1
426
427/* Magic number to let user know flash is programmed */
428#define NETXEN_BDINFO_MAGIC 0x12345678
429
430/* Max number of Gig ports on a Phantom board */
431#define NETXEN_MAX_PORTS 4
432
e98e3350
DP
433#define NETXEN_BRDTYPE_P1_BD 0x0000
434#define NETXEN_BRDTYPE_P1_SB 0x0001
435#define NETXEN_BRDTYPE_P1_SMAX 0x0002
436#define NETXEN_BRDTYPE_P1_SOCK 0x0003
437
438#define NETXEN_BRDTYPE_P2_SOCK_31 0x0008
439#define NETXEN_BRDTYPE_P2_SOCK_35 0x0009
440#define NETXEN_BRDTYPE_P2_SB35_4G 0x000a
441#define NETXEN_BRDTYPE_P2_SB31_10G 0x000b
442#define NETXEN_BRDTYPE_P2_SB31_2G 0x000c
443
444#define NETXEN_BRDTYPE_P2_SB31_10G_IMEZ 0x000d
445#define NETXEN_BRDTYPE_P2_SB31_10G_HMEZ 0x000e
446#define NETXEN_BRDTYPE_P2_SB31_10G_CX4 0x000f
447
448#define NETXEN_BRDTYPE_P3_REF_QG 0x0021
449#define NETXEN_BRDTYPE_P3_HMEZ 0x0022
450#define NETXEN_BRDTYPE_P3_10G_CX4_LP 0x0023
451#define NETXEN_BRDTYPE_P3_4_GB 0x0024
452#define NETXEN_BRDTYPE_P3_IMEZ 0x0025
453#define NETXEN_BRDTYPE_P3_10G_SFP_PLUS 0x0026
454#define NETXEN_BRDTYPE_P3_10000_BASE_T 0x0027
455#define NETXEN_BRDTYPE_P3_XG_LOM 0x0028
456#define NETXEN_BRDTYPE_P3_4_GB_MM 0x0029
457#define NETXEN_BRDTYPE_P3_10G_SFP_CT 0x002a
458#define NETXEN_BRDTYPE_P3_10G_SFP_QT 0x002b
459#define NETXEN_BRDTYPE_P3_10G_CX4 0x0031
460#define NETXEN_BRDTYPE_P3_10G_XFP 0x0032
461#define NETXEN_BRDTYPE_P3_10G_TP 0x0080
3d396eb1 462
3d396eb1 463/* Flash memory map */
e98e3350
DP
464#define NETXEN_CRBINIT_START 0 /* crbinit section */
465#define NETXEN_BRDCFG_START 0x4000 /* board config */
466#define NETXEN_INITCODE_START 0x6000 /* pegtune code */
467#define NETXEN_BOOTLD_START 0x10000 /* bootld */
468#define NETXEN_IMAGE_START 0x43000 /* compressed image */
469#define NETXEN_SECONDARY_START 0x200000 /* backup images */
470#define NETXEN_PXE_START 0x3E0000 /* PXE boot rom */
471#define NETXEN_USER_START 0x3E8000 /* Firmare info */
472#define NETXEN_FIXED_START 0x3F0000 /* backup of crbinit */
06db58c0 473#define NETXEN_USER_START_OLD NETXEN_PXE_START /* very old flash */
3d396eb1 474
06db58c0 475#define NX_OLD_MAC_ADDR_OFFSET (NETXEN_USER_START)
ba599d4f
DP
476#define NX_FW_VERSION_OFFSET (NETXEN_USER_START+0x408)
477#define NX_FW_SIZE_OFFSET (NETXEN_USER_START+0x40c)
06db58c0
DP
478#define NX_FW_MAC_ADDR_OFFSET (NETXEN_USER_START+0x418)
479#define NX_FW_SERIAL_NUM_OFFSET (NETXEN_USER_START+0x81c)
ba599d4f 480#define NX_BIOS_VERSION_OFFSET (NETXEN_USER_START+0x83c)
06db58c0
DP
481
482#define NX_HDR_VERSION_OFFSET (NETXEN_BRDCFG_START)
483#define NX_BRDTYPE_OFFSET (NETXEN_BRDCFG_START+0x8)
ba599d4f 484#define NX_FW_MAGIC_OFFSET (NETXEN_BRDCFG_START+0x128)
06db58c0 485
ba599d4f 486#define NX_FW_MIN_SIZE (0x3fffff)
bd257ed9
DP
487#define NX_P2_MN_ROMIMAGE 0
488#define NX_P3_CT_ROMIMAGE 1
489#define NX_P3_MN_ROMIMAGE 2
67c38fc6 490#define NX_FLASH_ROMIMAGE 3
ba599d4f 491
ed25ffa1 492extern char netxen_nic_driver_name[];
3d396eb1 493
3d396eb1 494/* Number of status descriptors to handle per interrupt */
d8b100c5 495#define MAX_STATUS_HANDLE (64)
3d396eb1
AK
496
497/*
498 * netxen_skb_frag{} is to contain mapping info for each SG list. This
499 * has to be freed when DMA is complete. This is part of netxen_tx_buffer{}.
500 */
501struct netxen_skb_frag {
502 u64 dma;
d877f1e3 503 u64 length;
3d396eb1
AK
504};
505
6c80b18d
MT
506#define _netxen_set_bits(config_word, start, bits, val) {\
507 unsigned long long __tmask = (((1ULL << (bits)) - 1) << (start));\
508 unsigned long long __tvalue = (val); \
509 (config_word) &= ~__tmask; \
510 (config_word) |= (((__tvalue) << (start)) & __tmask); \
511}
4790654c 512
6c80b18d
MT
513#define _netxen_clear_bits(config_word, start, bits) {\
514 unsigned long long __tmask = (((1ULL << (bits)) - 1) << (start)); \
515 (config_word) &= ~__tmask; \
4790654c 516}
6c80b18d 517
3d396eb1
AK
518/* Following defines are for the state of the buffers */
519#define NETXEN_BUFFER_FREE 0
520#define NETXEN_BUFFER_BUSY 1
521
522/*
523 * There will be one netxen_buffer per skb packet. These will be
524 * used to save the dma info for pci_unmap_page()
525 */
526struct netxen_cmd_buffer {
527 struct sk_buff *skb;
528 struct netxen_skb_frag frag_array[MAX_BUFFERS_PER_CMD + 1];
391587c3 529 u32 frag_count;
3d396eb1
AK
530};
531
532/* In rx_buffer, we do not need multiple fragments as is a single buffer */
533struct netxen_rx_buffer {
d9e651bc 534 struct list_head list;
3d396eb1
AK
535 struct sk_buff *skb;
536 u64 dma;
537 u16 ref_handle;
538 u16 state;
539};
540
541/* Board types */
542#define NETXEN_NIC_GBE 0x01
543#define NETXEN_NIC_XGBE 0x02
544
545/*
546 * One hardware_context{} per adapter
547 * contains interrupt info as well shared hardware info.
548 */
549struct netxen_hardware_context {
cb8011ad
AK
550 void __iomem *pci_base0;
551 void __iomem *pci_base1;
552 void __iomem *pci_base2;
ed25ffa1
AK
553 void __iomem *db_base;
554 unsigned long db_len;
3ce06a32
DP
555 unsigned long pci_len0;
556
557 int qdr_sn_window;
558 int ddr_mn_window;
559 unsigned long mn_win_crb;
560 unsigned long ms_win_crb;
cb8011ad 561
1e2d0059 562 u8 cut_through;
3d396eb1 563 u8 revision_id;
1b1f7898
DP
564 u8 pci_func;
565 u8 linkup;
1e2d0059 566 u16 port_type;
1b1f7898 567 u16 board_type;
3d396eb1
AK
568};
569
570#define MINIMUM_ETHERNET_FRAME_SIZE 64 /* With FCS */
571#define ETHERNET_FCS_SIZE 4
572
573struct netxen_adapter_stats {
3176ff3e 574 u64 xmitcalled;
3176ff3e 575 u64 xmitfinished;
d1847a72 576 u64 rxdropped;
3176ff3e 577 u64 txdropped;
3176ff3e
MT
578 u64 csummed;
579 u64 no_rcv;
580 u64 rxbytes;
581 u64 txbytes;
3d396eb1
AK
582};
583
584/*
585 * Rcv Descriptor Context. One such per Rcv Descriptor. There may
586 * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
587 */
48bfd1e0 588struct nx_host_rds_ring {
3d396eb1 589 u32 producer;
d8b100c5 590 u32 crb_rcv_producer;
438627c7
DP
591 u32 num_desc;
592 u32 dma_size;
593 u32 skb_size;
594 u32 flags;
d8b100c5
DP
595 struct rcv_desc *desc_head;
596 struct netxen_rx_buffer *rx_buf_arr;
597 struct list_head free_list;
598 spinlock_t lock;
438627c7 599 dma_addr_t phys_addr;
3d396eb1
AK
600};
601
d8b100c5
DP
602struct nx_host_sds_ring {
603 u32 consumer;
604 u32 crb_sts_consumer;
605 u32 crb_intr_mask;
606 u32 num_desc;
607
608 struct status_desc *desc_head;
609 struct netxen_adapter *adapter;
610 struct napi_struct napi;
611 struct list_head free_list[NUM_RCV_DESC_RINGS];
612
d8b100c5
DP
613 int irq;
614
615 dma_addr_t phys_addr;
616 char name[IFNAMSIZ+4];
617};
618
d877f1e3
DP
619struct nx_host_tx_ring {
620 u32 producer;
621 __le32 *hw_consumer;
622 u32 sw_consumer;
623 u32 crb_cmd_producer;
624 u32 crb_cmd_consumer;
625 u32 num_desc;
626
b2af9cb0
DP
627 struct netdev_queue *txq;
628
d877f1e3
DP
629 struct netxen_cmd_buffer *cmd_buf_arr;
630 struct cmd_desc_type0 *desc_head;
631 dma_addr_t phys_addr;
632};
633
3d396eb1
AK
634/*
635 * Receive context. There is one such structure per instance of the
636 * receive processing. Any state information that is relevant to
637 * the receive, and is must be in this structure. The global data may be
638 * present elsewhere.
639 */
640struct netxen_recv_context {
48bfd1e0
DP
641 u32 state;
642 u16 context_id;
643 u16 virt_port;
644
4ea528a1 645 struct nx_host_rds_ring *rds_rings;
71dcddbd 646 struct nx_host_sds_ring *sds_rings;
4ea528a1
DP
647
648 struct netxen_ring_ctx *hwctx;
649 dma_addr_t phys_addr;
3d396eb1
AK
650};
651
48bfd1e0
DP
652/* New HW context creation */
653
654#define NX_OS_CRB_RETRY_COUNT 4000
655#define NX_CDRP_SIGNATURE_MAKE(pcifn, version) \
656 (((pcifn) & 0xff) | (((version) & 0xff) << 8) | (0xcafe << 16))
657
658#define NX_CDRP_CLEAR 0x00000000
659#define NX_CDRP_CMD_BIT 0x80000000
660
661/*
662 * All responses must have the NX_CDRP_CMD_BIT cleared
663 * in the crb NX_CDRP_CRB_OFFSET.
664 */
665#define NX_CDRP_FORM_RSP(rsp) (rsp)
666#define NX_CDRP_IS_RSP(rsp) (((rsp) & NX_CDRP_CMD_BIT) == 0)
667
668#define NX_CDRP_RSP_OK 0x00000001
669#define NX_CDRP_RSP_FAIL 0x00000002
670#define NX_CDRP_RSP_TIMEOUT 0x00000003
671
672/*
673 * All commands must have the NX_CDRP_CMD_BIT set in
674 * the crb NX_CDRP_CRB_OFFSET.
675 */
676#define NX_CDRP_FORM_CMD(cmd) (NX_CDRP_CMD_BIT | (cmd))
677#define NX_CDRP_IS_CMD(cmd) (((cmd) & NX_CDRP_CMD_BIT) != 0)
678
679#define NX_CDRP_CMD_SUBMIT_CAPABILITIES 0x00000001
680#define NX_CDRP_CMD_READ_MAX_RDS_PER_CTX 0x00000002
681#define NX_CDRP_CMD_READ_MAX_SDS_PER_CTX 0x00000003
682#define NX_CDRP_CMD_READ_MAX_RULES_PER_CTX 0x00000004
683#define NX_CDRP_CMD_READ_MAX_RX_CTX 0x00000005
684#define NX_CDRP_CMD_READ_MAX_TX_CTX 0x00000006
685#define NX_CDRP_CMD_CREATE_RX_CTX 0x00000007
686#define NX_CDRP_CMD_DESTROY_RX_CTX 0x00000008
687#define NX_CDRP_CMD_CREATE_TX_CTX 0x00000009
688#define NX_CDRP_CMD_DESTROY_TX_CTX 0x0000000a
689#define NX_CDRP_CMD_SETUP_STATISTICS 0x0000000e
690#define NX_CDRP_CMD_GET_STATISTICS 0x0000000f
691#define NX_CDRP_CMD_DELETE_STATISTICS 0x00000010
692#define NX_CDRP_CMD_SET_MTU 0x00000012
693#define NX_CDRP_CMD_MAX 0x00000013
694
695#define NX_RCODE_SUCCESS 0
696#define NX_RCODE_NO_HOST_MEM 1
697#define NX_RCODE_NO_HOST_RESOURCE 2
698#define NX_RCODE_NO_CARD_CRB 3
699#define NX_RCODE_NO_CARD_MEM 4
700#define NX_RCODE_NO_CARD_RESOURCE 5
701#define NX_RCODE_INVALID_ARGS 6
702#define NX_RCODE_INVALID_ACTION 7
703#define NX_RCODE_INVALID_STATE 8
704#define NX_RCODE_NOT_SUPPORTED 9
705#define NX_RCODE_NOT_PERMITTED 10
706#define NX_RCODE_NOT_READY 11
707#define NX_RCODE_DOES_NOT_EXIST 12
708#define NX_RCODE_ALREADY_EXISTS 13
709#define NX_RCODE_BAD_SIGNATURE 14
710#define NX_RCODE_CMD_NOT_IMPL 15
711#define NX_RCODE_CMD_INVALID 16
712#define NX_RCODE_TIMEOUT 17
713#define NX_RCODE_CMD_FAILED 18
714#define NX_RCODE_MAX_EXCEEDED 19
715#define NX_RCODE_MAX 20
716
717#define NX_DESTROY_CTX_RESET 0
718#define NX_DESTROY_CTX_D3_RESET 1
719#define NX_DESTROY_CTX_MAX 2
720
721/*
722 * Capabilities
723 */
724#define NX_CAP_BIT(class, bit) (1 << bit)
725#define NX_CAP0_LEGACY_CONTEXT NX_CAP_BIT(0, 0)
726#define NX_CAP0_MULTI_CONTEXT NX_CAP_BIT(0, 1)
727#define NX_CAP0_LEGACY_MN NX_CAP_BIT(0, 2)
728#define NX_CAP0_LEGACY_MS NX_CAP_BIT(0, 3)
729#define NX_CAP0_CUT_THROUGH NX_CAP_BIT(0, 4)
730#define NX_CAP0_LRO NX_CAP_BIT(0, 5)
731#define NX_CAP0_LSO NX_CAP_BIT(0, 6)
732#define NX_CAP0_JUMBO_CONTIGUOUS NX_CAP_BIT(0, 7)
733#define NX_CAP0_LRO_CONTIGUOUS NX_CAP_BIT(0, 8)
c1c00ab8 734#define NX_CAP0_HW_LRO NX_CAP_BIT(0, 10)
48bfd1e0
DP
735
736/*
737 * Context state
738 */
739#define NX_HOST_CTX_STATE_FREED 0
740#define NX_HOST_CTX_STATE_ALLOCATED 1
741#define NX_HOST_CTX_STATE_ACTIVE 2
742#define NX_HOST_CTX_STATE_DISABLED 3
743#define NX_HOST_CTX_STATE_QUIESCED 4
744#define NX_HOST_CTX_STATE_MAX 5
745
746/*
747 * Rx context
748 */
749
750typedef struct {
2edbb454
DP
751 __le64 host_phys_addr; /* Ring base addr */
752 __le32 ring_size; /* Ring entries */
753 __le16 msi_index;
754 __le16 rsvd; /* Padding */
48bfd1e0
DP
755} nx_hostrq_sds_ring_t;
756
757typedef struct {
2edbb454
DP
758 __le64 host_phys_addr; /* Ring base addr */
759 __le64 buff_size; /* Packet buffer size */
760 __le32 ring_size; /* Ring entries */
761 __le32 ring_kind; /* Class of ring */
48bfd1e0
DP
762} nx_hostrq_rds_ring_t;
763
764typedef struct {
2edbb454
DP
765 __le64 host_rsp_dma_addr; /* Response dma'd here */
766 __le32 capabilities[4]; /* Flag bit vector */
767 __le32 host_int_crb_mode; /* Interrupt crb usage */
768 __le32 host_rds_crb_mode; /* RDS crb usage */
48bfd1e0 769 /* These ring offsets are relative to data[0] below */
2edbb454
DP
770 __le32 rds_ring_offset; /* Offset to RDS config */
771 __le32 sds_ring_offset; /* Offset to SDS config */
772 __le16 num_rds_rings; /* Count of RDS rings */
773 __le16 num_sds_rings; /* Count of SDS rings */
774 __le16 rsvd1; /* Padding */
775 __le16 rsvd2; /* Padding */
48bfd1e0
DP
776 u8 reserved[128]; /* reserve space for future expansion*/
777 /* MUST BE 64-bit aligned.
778 The following is packed:
779 - N hostrq_rds_rings
780 - N hostrq_sds_rings */
781 char data[0];
782} nx_hostrq_rx_ctx_t;
783
784typedef struct {
2edbb454
DP
785 __le32 host_producer_crb; /* Crb to use */
786 __le32 rsvd1; /* Padding */
48bfd1e0
DP
787} nx_cardrsp_rds_ring_t;
788
789typedef struct {
2edbb454
DP
790 __le32 host_consumer_crb; /* Crb to use */
791 __le32 interrupt_crb; /* Crb to use */
48bfd1e0
DP
792} nx_cardrsp_sds_ring_t;
793
794typedef struct {
795 /* These ring offsets are relative to data[0] below */
2edbb454
DP
796 __le32 rds_ring_offset; /* Offset to RDS config */
797 __le32 sds_ring_offset; /* Offset to SDS config */
798 __le32 host_ctx_state; /* Starting State */
799 __le32 num_fn_per_port; /* How many PCI fn share the port */
800 __le16 num_rds_rings; /* Count of RDS rings */
801 __le16 num_sds_rings; /* Count of SDS rings */
802 __le16 context_id; /* Handle for context */
48bfd1e0
DP
803 u8 phys_port; /* Physical id of port */
804 u8 virt_port; /* Virtual/Logical id of port */
805 u8 reserved[128]; /* save space for future expansion */
806 /* MUST BE 64-bit aligned.
807 The following is packed:
808 - N cardrsp_rds_rings
809 - N cardrs_sds_rings */
810 char data[0];
811} nx_cardrsp_rx_ctx_t;
812
813#define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings) \
814 (sizeof(HOSTRQ_RX) + \
815 (rds_rings)*(sizeof(nx_hostrq_rds_ring_t)) + \
816 (sds_rings)*(sizeof(nx_hostrq_sds_ring_t)))
817
818#define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) \
819 (sizeof(CARDRSP_RX) + \
820 (rds_rings)*(sizeof(nx_cardrsp_rds_ring_t)) + \
821 (sds_rings)*(sizeof(nx_cardrsp_sds_ring_t)))
822
823/*
824 * Tx context
825 */
826
827typedef struct {
2edbb454
DP
828 __le64 host_phys_addr; /* Ring base addr */
829 __le32 ring_size; /* Ring entries */
830 __le32 rsvd; /* Padding */
48bfd1e0
DP
831} nx_hostrq_cds_ring_t;
832
833typedef struct {
2edbb454
DP
834 __le64 host_rsp_dma_addr; /* Response dma'd here */
835 __le64 cmd_cons_dma_addr; /* */
836 __le64 dummy_dma_addr; /* */
837 __le32 capabilities[4]; /* Flag bit vector */
838 __le32 host_int_crb_mode; /* Interrupt crb usage */
839 __le32 rsvd1; /* Padding */
840 __le16 rsvd2; /* Padding */
841 __le16 interrupt_ctl;
842 __le16 msi_index;
843 __le16 rsvd3; /* Padding */
48bfd1e0
DP
844 nx_hostrq_cds_ring_t cds_ring; /* Desc of cds ring */
845 u8 reserved[128]; /* future expansion */
846} nx_hostrq_tx_ctx_t;
847
848typedef struct {
2edbb454
DP
849 __le32 host_producer_crb; /* Crb to use */
850 __le32 interrupt_crb; /* Crb to use */
48bfd1e0
DP
851} nx_cardrsp_cds_ring_t;
852
853typedef struct {
2edbb454
DP
854 __le32 host_ctx_state; /* Starting state */
855 __le16 context_id; /* Handle for context */
48bfd1e0
DP
856 u8 phys_port; /* Physical id of port */
857 u8 virt_port; /* Virtual/Logical id of port */
858 nx_cardrsp_cds_ring_t cds_ring; /* Card cds settings */
859 u8 reserved[128]; /* future expansion */
860} nx_cardrsp_tx_ctx_t;
861
862#define SIZEOF_HOSTRQ_TX(HOSTRQ_TX) (sizeof(HOSTRQ_TX))
863#define SIZEOF_CARDRSP_TX(CARDRSP_TX) (sizeof(CARDRSP_TX))
864
865/* CRB */
866
867#define NX_HOST_RDS_CRB_MODE_UNIQUE 0
868#define NX_HOST_RDS_CRB_MODE_SHARED 1
869#define NX_HOST_RDS_CRB_MODE_CUSTOM 2
870#define NX_HOST_RDS_CRB_MODE_MAX 3
871
872#define NX_HOST_INT_CRB_MODE_UNIQUE 0
873#define NX_HOST_INT_CRB_MODE_SHARED 1
874#define NX_HOST_INT_CRB_MODE_NORX 2
875#define NX_HOST_INT_CRB_MODE_NOTX 3
876#define NX_HOST_INT_CRB_MODE_NORXTX 4
877
878
879/* MAC */
880
881#define MC_COUNT_P2 16
882#define MC_COUNT_P3 38
883
884#define NETXEN_MAC_NOOP 0
885#define NETXEN_MAC_ADD 1
886#define NETXEN_MAC_DEL 2
887
888typedef struct nx_mac_list_s {
5cf4d323
DP
889 struct list_head list;
890 uint8_t mac_addr[ETH_ALEN+2];
48bfd1e0
DP
891} nx_mac_list_t;
892
cd1f8160
DP
893/*
894 * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
895 * adjusted based on configured MTU.
896 */
897#define NETXEN_DEFAULT_INTR_COALESCE_RX_TIME_US 3
898#define NETXEN_DEFAULT_INTR_COALESCE_RX_PACKETS 256
899#define NETXEN_DEFAULT_INTR_COALESCE_TX_PACKETS 64
900#define NETXEN_DEFAULT_INTR_COALESCE_TX_TIME_US 4
901
902#define NETXEN_NIC_INTR_DEFAULT 0x04
903
904typedef union {
905 struct {
906 uint16_t rx_packets;
907 uint16_t rx_time_us;
908 uint16_t tx_packets;
909 uint16_t tx_time_us;
910 } data;
911 uint64_t word;
912} nx_nic_intr_coalesce_data_t;
913
914typedef struct {
915 uint16_t stats_time_us;
916 uint16_t rate_sample_time;
917 uint16_t flags;
918 uint16_t rsvd_1;
919 uint32_t low_threshold;
920 uint32_t high_threshold;
921 nx_nic_intr_coalesce_data_t normal;
922 nx_nic_intr_coalesce_data_t low;
923 nx_nic_intr_coalesce_data_t high;
924 nx_nic_intr_coalesce_data_t irq;
925} nx_nic_intr_coalesce_t;
926
9ad27643
DP
927#define NX_HOST_REQUEST 0x13
928#define NX_NIC_REQUEST 0x14
929
930#define NX_MAC_EVENT 0x1
931
6598b169
DP
932#define NX_IP_UP 2
933#define NX_IP_DOWN 3
934
e98e3350
DP
935/*
936 * Driver --> Firmware
937 */
938#define NX_NIC_H2C_OPCODE_START 0
939#define NX_NIC_H2C_OPCODE_CONFIG_RSS 1
940#define NX_NIC_H2C_OPCODE_CONFIG_RSS_TBL 2
941#define NX_NIC_H2C_OPCODE_CONFIG_INTR_COALESCE 3
942#define NX_NIC_H2C_OPCODE_CONFIG_LED 4
943#define NX_NIC_H2C_OPCODE_CONFIG_PROMISCUOUS 5
944#define NX_NIC_H2C_OPCODE_CONFIG_L2_MAC 6
945#define NX_NIC_H2C_OPCODE_LRO_REQUEST 7
946#define NX_NIC_H2C_OPCODE_GET_SNMP_STATS 8
947#define NX_NIC_H2C_OPCODE_PROXY_START_REQUEST 9
948#define NX_NIC_H2C_OPCODE_PROXY_STOP_REQUEST 10
949#define NX_NIC_H2C_OPCODE_PROXY_SET_MTU 11
950#define NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE 12
951#define NX_NIC_H2C_OPCODE_GET_FINGER_PRINT_REQUEST 13
952#define NX_NIC_H2C_OPCODE_INSTALL_LICENSE_REQUEST 14
953#define NX_NIC_H2C_OPCODE_GET_LICENSE_CAPABILITY_REQUEST 15
954#define NX_NIC_H2C_OPCODE_GET_NET_STATS 16
955#define NX_NIC_H2C_OPCODE_PROXY_UPDATE_P2V 17
956#define NX_NIC_H2C_OPCODE_CONFIG_IPADDR 18
957#define NX_NIC_H2C_OPCODE_CONFIG_LOOPBACK 19
958#define NX_NIC_H2C_OPCODE_PROXY_STOP_DONE 20
959#define NX_NIC_H2C_OPCODE_GET_LINKEVENT 21
960#define NX_NIC_C2C_OPCODE 22
961#define NX_NIC_H2C_OPCODE_LAST 23
962
963/*
964 * Firmware --> Driver
965 */
966
967#define NX_NIC_C2H_OPCODE_START 128
968#define NX_NIC_C2H_OPCODE_CONFIG_RSS_RESPONSE 129
969#define NX_NIC_C2H_OPCODE_CONFIG_RSS_TBL_RESPONSE 130
970#define NX_NIC_C2H_OPCODE_CONFIG_MAC_RESPONSE 131
971#define NX_NIC_C2H_OPCODE_CONFIG_PROMISCUOUS_RESPONSE 132
972#define NX_NIC_C2H_OPCODE_CONFIG_L2_MAC_RESPONSE 133
973#define NX_NIC_C2H_OPCODE_LRO_DELETE_RESPONSE 134
974#define NX_NIC_C2H_OPCODE_LRO_ADD_FAILURE_RESPONSE 135
975#define NX_NIC_C2H_OPCODE_GET_SNMP_STATS 136
976#define NX_NIC_C2H_OPCODE_GET_FINGER_PRINT_REPLY 137
977#define NX_NIC_C2H_OPCODE_INSTALL_LICENSE_REPLY 138
978#define NX_NIC_C2H_OPCODE_GET_LICENSE_CAPABILITIES_REPLY 139
979#define NX_NIC_C2H_OPCODE_GET_NET_STATS_RESPONSE 140
980#define NX_NIC_C2H_OPCODE_GET_LINKEVENT_RESPONSE 141
981#define NX_NIC_C2H_OPCODE_LAST 142
9ad27643
DP
982
983#define VPORT_MISS_MODE_DROP 0 /* drop all unmatched */
984#define VPORT_MISS_MODE_ACCEPT_ALL 1 /* accept all packets */
985#define VPORT_MISS_MODE_ACCEPT_MULTI 2 /* accept unmatched multicast */
986
3bf26ce3
DP
987#define NX_FW_CAPABILITY_LINK_NOTIFICATION (1 << 5)
988#define NX_FW_CAPABILITY_SWITCHING (1 << 6)
028afe71
DP
989#define NX_FW_CAPABILITY_PEXQ (1 << 7)
990#define NX_FW_CAPABILITY_BDG (1 << 8)
991#define NX_FW_CAPABILITY_FVLANTX (1 << 9)
c1c00ab8 992#define NX_FW_CAPABILITY_HW_LRO (1 << 10)
3bf26ce3
DP
993
994/* module types */
995#define LINKEVENT_MODULE_NOT_PRESENT 1
996#define LINKEVENT_MODULE_OPTICAL_UNKNOWN 2
997#define LINKEVENT_MODULE_OPTICAL_SRLR 3
998#define LINKEVENT_MODULE_OPTICAL_LRM 4
999#define LINKEVENT_MODULE_OPTICAL_SFP_1G 5
1000#define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE 6
1001#define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN 7
1002#define LINKEVENT_MODULE_TWINAX 8
1003
1004#define LINKSPEED_10GBPS 10000
1005#define LINKSPEED_1GBPS 1000
1006#define LINKSPEED_100MBPS 100
1007#define LINKSPEED_10MBPS 10
1008
1009#define LINKSPEED_ENCODED_10MBPS 0
1010#define LINKSPEED_ENCODED_100MBPS 1
1011#define LINKSPEED_ENCODED_1GBPS 2
1012
1013#define LINKEVENT_AUTONEG_DISABLED 0
1014#define LINKEVENT_AUTONEG_ENABLED 1
1015
1016#define LINKEVENT_HALF_DUPLEX 0
1017#define LINKEVENT_FULL_DUPLEX 1
1018
1019#define LINKEVENT_LINKSPEED_MBPS 0
1020#define LINKEVENT_LINKSPEED_ENCODED 1
1021
1022/* firmware response header:
1023 * 63:58 - message type
1024 * 57:56 - owner
1025 * 55:53 - desc count
1026 * 52:48 - reserved
1027 * 47:40 - completion id
1028 * 39:32 - opcode
1029 * 31:16 - error code
1030 * 15:00 - reserved
1031 */
1032#define netxen_get_nic_msgtype(msg_hdr) \
1033 ((msg_hdr >> 58) & 0x3F)
1034#define netxen_get_nic_msg_compid(msg_hdr) \
1035 ((msg_hdr >> 40) & 0xFF)
1036#define netxen_get_nic_msg_opcode(msg_hdr) \
1037 ((msg_hdr >> 32) & 0xFF)
1038#define netxen_get_nic_msg_errcode(msg_hdr) \
1039 ((msg_hdr >> 16) & 0xFFFF)
1040
1041typedef struct {
1042 union {
1043 struct {
1044 u64 hdr;
1045 u64 body[7];
1046 };
1047 u64 words[8];
1048 };
1049} nx_fw_msg_t;
1050
48bfd1e0 1051typedef struct {
2edbb454
DP
1052 __le64 qhdr;
1053 __le64 req_hdr;
1054 __le64 words[6];
c9fc891f 1055} nx_nic_req_t;
48bfd1e0
DP
1056
1057typedef struct {
1058 u8 op;
1059 u8 tag;
1060 u8 mac_addr[6];
1061} nx_mac_req_t;
1062
c9fc891f 1063#define MAX_PENDING_DESC_BLOCK_SIZE 64
48bfd1e0 1064
2956640d
DP
1065#define NETXEN_NIC_MSI_ENABLED 0x02
1066#define NETXEN_NIC_MSIX_ENABLED 0x04
1067#define NETXEN_IS_MSI_FAMILY(adapter) \
1068 ((adapter)->flags & (NETXEN_NIC_MSI_ENABLED | NETXEN_NIC_MSIX_ENABLED))
1069
d8b100c5 1070#define MSIX_ENTRIES_PER_ADAPTER NUM_STS_DESC_RINGS
2956640d
DP
1071#define NETXEN_MSIX_TBL_SPACE 8192
1072#define NETXEN_PCI_REG_MSIX_TBL 0x44
1073
1074#define NETXEN_DB_MAPSIZE_BYTES 0x1000
ed25ffa1 1075
d8b100c5 1076#define NETXEN_NETDEV_WEIGHT 128
cd1f8160
DP
1077#define NETXEN_ADAPTER_UP_MAGIC 777
1078#define NETXEN_NIC_PEG_TUNE 0
1079
ed25ffa1
AK
1080struct netxen_dummy_dma {
1081 void *addr;
1082 dma_addr_t phys_addr;
1083};
3d396eb1 1084
3d396eb1
AK
1085struct netxen_adapter {
1086 struct netxen_hardware_context ahw;
4790654c 1087
3176ff3e
MT
1088 struct net_device *netdev;
1089 struct pci_dev *pdev;
5cf4d323 1090 struct list_head mac_list;
623621b0 1091
3d396eb1 1092 u32 curr_window;
3ce06a32
DP
1093 u32 crb_win;
1094 rwlock_t adapter_lock;
2956640d 1095
1b1f7898 1096 spinlock_t tx_clean_lock;
ba53e6b4 1097
71dcddbd
DP
1098 u16 num_txd;
1099 u16 num_rxd;
1100 u16 num_jumbo_rxd;
1101 u16 num_lro_rxd;
3d396eb1 1102
1b1f7898
DP
1103 u8 max_rds_rings;
1104 u8 max_sds_rings;
1105 u8 driver_mismatch;
1106 u8 msix_supported;
1107 u8 rx_csum;
1108 u8 pci_using_dac;
1109 u8 portnum;
1110 u8 physical_port;
1111
1112 u8 mc_enabled;
1113 u8 max_mc_count;
f6d21f44 1114 u8 rss_supported;
e424fa9d 1115 u8 link_changed;
3bf26ce3
DP
1116 u32 resv3;
1117
1118 u8 has_link_events;
67c38fc6 1119 u8 fw_type;
1b1f7898
DP
1120 u16 tx_context_id;
1121 u16 mtu;
1122 u16 is_up;
3bf26ce3 1123
1b1f7898
DP
1124 u16 link_speed;
1125 u16 link_duplex;
1126 u16 link_autoneg;
3bf26ce3 1127 u16 module_type;
48bfd1e0 1128
3bf26ce3 1129 u32 capabilities;
3d396eb1
AK
1130 u32 flags;
1131 u32 irq;
cb8011ad 1132 u32 temp;
2956640d 1133
7a2469ce
DP
1134 u32 msi_tgt_status;
1135 u32 resv4;
1136
3d396eb1 1137 struct netxen_adapter_stats stats;
4790654c 1138
becf46a0 1139 struct netxen_recv_context recv_ctx;
4ea528a1 1140 struct nx_host_tx_ring *tx_ring;
3d396eb1 1141
13ba9c77
MT
1142 int (*enable_phy_interrupts) (struct netxen_adapter *);
1143 int (*disable_phy_interrupts) (struct netxen_adapter *);
3d0a3cc9 1144 int (*macaddr_set) (struct netxen_adapter *, u8 *);
3176ff3e 1145 int (*set_mtu) (struct netxen_adapter *, int);
9ad27643 1146 int (*set_promisc) (struct netxen_adapter *, u32);
3d0a3cc9 1147 void (*set_multi) (struct net_device *);
13ba9c77
MT
1148 int (*phy_read) (struct netxen_adapter *, long reg, u32 *);
1149 int (*phy_write) (struct netxen_adapter *, long reg, u32 val);
80922fbc 1150 int (*init_port) (struct netxen_adapter *, int);
3176ff3e 1151 int (*stop_port) (struct netxen_adapter *);
3ce06a32 1152
1fbe6323
DP
1153 u32 (*hw_read_wx)(struct netxen_adapter *, ulong);
1154 int (*hw_write_wx)(struct netxen_adapter *, ulong, u32);
3ce06a32
DP
1155 int (*pci_mem_read)(struct netxen_adapter *, u64, void *, int);
1156 int (*pci_mem_write)(struct netxen_adapter *, u64, void *, int);
1157 int (*pci_write_immediate)(struct netxen_adapter *, u64, u32);
1158 u32 (*pci_read_immediate)(struct netxen_adapter *, u64);
3ce06a32
DP
1159 unsigned long (*pci_set_window)(struct netxen_adapter *,
1160 unsigned long long);
1b1f7898
DP
1161
1162 struct netxen_legacy_intr_set legacy_intr;
1163
1164 struct msix_entry msix_entries[MSIX_ENTRIES_PER_ADAPTER];
1165
1166 struct netxen_dummy_dma dummy_dma;
1167
1168 struct work_struct watchdog_task;
1169 struct timer_list watchdog_timer;
1170 struct work_struct tx_timeout_task;
1171
1172 struct net_device_stats net_stats;
1173
1174 nx_nic_intr_coalesce_t coal;
f7185c71 1175
4f96b988 1176 u32 resv5;
f7185c71
DP
1177 u32 fw_version;
1178 const struct firmware *fw;
1b1f7898 1179};
3d396eb1 1180
13ba9c77
MT
1181int netxen_niu_xgbe_enable_phy_interrupts(struct netxen_adapter *adapter);
1182int netxen_niu_gbe_enable_phy_interrupts(struct netxen_adapter *adapter);
1183int netxen_niu_xgbe_disable_phy_interrupts(struct netxen_adapter *adapter);
1184int netxen_niu_gbe_disable_phy_interrupts(struct netxen_adapter *adapter);
13ba9c77 1185int netxen_niu_gbe_phy_read(struct netxen_adapter *adapter, long reg,
a608ab9c 1186 __u32 * readval);
13ba9c77 1187int netxen_niu_gbe_phy_write(struct netxen_adapter *adapter,
a608ab9c 1188 long reg, __u32 val);
3d396eb1
AK
1189
1190/* Functions available from netxen_nic_hw.c */
3176ff3e
MT
1191int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu);
1192int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu);
f98a9f69 1193
3d0a3cc9
DP
1194int netxen_p2_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr);
1195int netxen_p3_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr);
1196
f98a9f69
DP
1197#define NXRD32(adapter, off) \
1198 (adapter->hw_read_wx(adapter, off))
1199#define NXWR32(adapter, off, val) \
1200 (adapter->hw_write_wx(adapter, off, val))
3d396eb1
AK
1201
1202int netxen_nic_get_board_info(struct netxen_adapter *adapter);
1e2d0059 1203void netxen_nic_get_firmware_info(struct netxen_adapter *adapter);
0b72e659 1204int netxen_nic_wol_supported(struct netxen_adapter *adapter);
3ce06a32 1205
1fbe6323 1206u32 netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter, ulong off);
3ce06a32 1207int netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter,
1fbe6323 1208 ulong off, u32 data);
3ce06a32
DP
1209int netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
1210 u64 off, void *data, int size);
1211int netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
1212 u64 off, void *data, int size);
1213int netxen_nic_pci_write_immediate_128M(struct netxen_adapter *adapter,
1214 u64 off, u32 data);
1215u32 netxen_nic_pci_read_immediate_128M(struct netxen_adapter *adapter, u64 off);
1216void netxen_nic_pci_write_normalize_128M(struct netxen_adapter *adapter,
1217 u64 off, u32 data);
1218u32 netxen_nic_pci_read_normalize_128M(struct netxen_adapter *adapter, u64 off);
1219unsigned long netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
1220 unsigned long long addr);
1221void netxen_nic_pci_change_crbwindow_128M(struct netxen_adapter *adapter,
1222 u32 wndw);
1223
1fbe6323 1224u32 netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter, ulong off);
3ce06a32 1225int netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter,
1fbe6323 1226 ulong off, u32 data);
3ce06a32
DP
1227int netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
1228 u64 off, void *data, int size);
1229int netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
1230 u64 off, void *data, int size);
3ce06a32
DP
1231int netxen_nic_pci_write_immediate_2M(struct netxen_adapter *adapter,
1232 u64 off, u32 data);
1233u32 netxen_nic_pci_read_immediate_2M(struct netxen_adapter *adapter, u64 off);
1234void netxen_nic_pci_write_normalize_2M(struct netxen_adapter *adapter,
1235 u64 off, u32 data);
1236u32 netxen_nic_pci_read_normalize_2M(struct netxen_adapter *adapter, u64 off);
1237unsigned long netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
1238 unsigned long long addr);
3d396eb1
AK
1239
1240/* Functions from netxen_nic_init.c */
83ac51fa
DP
1241int netxen_init_dummy_dma(struct netxen_adapter *adapter);
1242void netxen_free_dummy_dma(struct netxen_adapter *adapter);
1243
96acb6eb
DP
1244int netxen_phantom_init(struct netxen_adapter *adapter, int pegtune_val);
1245int netxen_load_firmware(struct netxen_adapter *adapter);
67c38fc6 1246int netxen_need_fw_reset(struct netxen_adapter *adapter);
f7185c71
DP
1247void netxen_request_firmware(struct netxen_adapter *adapter);
1248void netxen_release_firmware(struct netxen_adapter *adapter);
3d396eb1 1249int netxen_pinit_from_rom(struct netxen_adapter *adapter, int verbose);
2956640d 1250
3d396eb1 1251int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr, int *valp);
4790654c 1252int netxen_rom_fast_read_words(struct netxen_adapter *adapter, int addr,
27d2ab54 1253 u8 *bytes, size_t size);
4790654c 1254int netxen_rom_fast_write_words(struct netxen_adapter *adapter, int addr,
27d2ab54
AK
1255 u8 *bytes, size_t size);
1256int netxen_flash_unlock(struct netxen_adapter *adapter);
1257int netxen_backup_crbinit(struct netxen_adapter *adapter);
1258int netxen_flash_erase_secondary(struct netxen_adapter *adapter);
1259int netxen_flash_erase_primary(struct netxen_adapter *adapter);
e45d9ab4 1260void netxen_halt_pegs(struct netxen_adapter *adapter);
27d2ab54 1261
cb8011ad 1262int netxen_rom_se(struct netxen_adapter *adapter, int addr);
3d396eb1 1263
2956640d
DP
1264int netxen_alloc_sw_resources(struct netxen_adapter *adapter);
1265void netxen_free_sw_resources(struct netxen_adapter *adapter);
1266
1267int netxen_alloc_hw_resources(struct netxen_adapter *adapter);
1268void netxen_free_hw_resources(struct netxen_adapter *adapter);
1269
1270void netxen_release_rx_buffers(struct netxen_adapter *adapter);
1271void netxen_release_tx_buffers(struct netxen_adapter *adapter);
1272
3d396eb1
AK
1273void netxen_initialize_adapter_ops(struct netxen_adapter *adapter);
1274int netxen_init_firmware(struct netxen_adapter *adapter);
3d396eb1 1275void netxen_nic_clear_stats(struct netxen_adapter *adapter);
6d5aefb8 1276void netxen_watchdog_task(struct work_struct *work);
d8b100c5
DP
1277void netxen_post_rx_buffers(struct netxen_adapter *adapter, u32 ringid,
1278 struct nx_host_rds_ring *rds_ring);
05aaa02d 1279int netxen_process_cmd_ring(struct netxen_adapter *adapter);
d8b100c5 1280int netxen_process_rcv_ring(struct nx_host_sds_ring *sds_ring, int max);
c9fc891f
DP
1281void netxen_p2_nic_set_multi(struct net_device *netdev);
1282void netxen_p3_nic_set_multi(struct net_device *netdev);
06e9d9f9 1283void netxen_p3_free_mac_list(struct netxen_adapter *adapter);
9ad27643 1284int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32);
cd1f8160 1285int netxen_config_intr_coalesce(struct netxen_adapter *adapter);
d8b100c5 1286int netxen_config_rss(struct netxen_adapter *adapter, int enable);
6598b169 1287int netxen_config_ipaddr(struct netxen_adapter *adapter, u32 ip, int cmd);
3bf26ce3
DP
1288int netxen_linkevent_request(struct netxen_adapter *adapter, int enable);
1289void netxen_advert_link_change(struct netxen_adapter *adapter, int linkup);
48bfd1e0 1290
9ad27643 1291int nx_fw_cmd_set_mtu(struct netxen_adapter *adapter, int mtu);
3d396eb1 1292int netxen_nic_change_mtu(struct net_device *netdev, int new_mtu);
48bfd1e0 1293
3d396eb1
AK
1294int netxen_nic_set_mac(struct net_device *netdev, void *p);
1295struct net_device_stats *netxen_nic_get_stats(struct net_device *netdev);
1296
c9fc891f 1297void netxen_nic_update_cmd_producer(struct netxen_adapter *adapter,
cb2107be 1298 struct nx_host_tx_ring *tx_ring);
cb8011ad 1299
7042cd8f
AKS
1300/* Functions from netxen_nic_main.c */
1301int netxen_nic_reset_context(struct netxen_adapter *);
1302
cb8011ad
AK
1303/*
1304 * NetXen Board information
1305 */
1306
e4c93c81 1307#define NETXEN_MAX_SHORT_NAME 32
71bd7877 1308struct netxen_brdinfo {
e98e3350 1309 int brdtype; /* type of board */
cb8011ad
AK
1310 long ports; /* max no of physical ports */
1311 char short_name[NETXEN_MAX_SHORT_NAME];
71bd7877 1312};
cb8011ad 1313
71bd7877 1314static const struct netxen_brdinfo netxen_boards[] = {
cb8011ad
AK
1315 {NETXEN_BRDTYPE_P2_SB31_10G_CX4, 1, "XGb CX4"},
1316 {NETXEN_BRDTYPE_P2_SB31_10G_HMEZ, 1, "XGb HMEZ"},
1317 {NETXEN_BRDTYPE_P2_SB31_10G_IMEZ, 2, "XGb IMEZ"},
1318 {NETXEN_BRDTYPE_P2_SB31_10G, 1, "XGb XFP"},
1319 {NETXEN_BRDTYPE_P2_SB35_4G, 4, "Quad Gb"},
1320 {NETXEN_BRDTYPE_P2_SB31_2G, 2, "Dual Gb"},
e4c93c81
DP
1321 {NETXEN_BRDTYPE_P3_REF_QG, 4, "Reference Quad Gig "},
1322 {NETXEN_BRDTYPE_P3_HMEZ, 2, "Dual XGb HMEZ"},
1323 {NETXEN_BRDTYPE_P3_10G_CX4_LP, 2, "Dual XGb CX4 LP"},
1324 {NETXEN_BRDTYPE_P3_4_GB, 4, "Quad Gig LP"},
1325 {NETXEN_BRDTYPE_P3_IMEZ, 2, "Dual XGb IMEZ"},
1326 {NETXEN_BRDTYPE_P3_10G_SFP_PLUS, 2, "Dual XGb SFP+ LP"},
1327 {NETXEN_BRDTYPE_P3_10000_BASE_T, 1, "XGB 10G BaseT LP"},
1328 {NETXEN_BRDTYPE_P3_XG_LOM, 2, "Dual XGb LOM"},
a70f9393
DP
1329 {NETXEN_BRDTYPE_P3_4_GB_MM, 4, "NX3031 Gigabit Ethernet"},
1330 {NETXEN_BRDTYPE_P3_10G_SFP_CT, 2, "NX3031 10 Gigabit Ethernet"},
1331 {NETXEN_BRDTYPE_P3_10G_SFP_QT, 2, "Quanta Dual XGb SFP+"},
e4c93c81
DP
1332 {NETXEN_BRDTYPE_P3_10G_CX4, 2, "Reference Dual CX4 Option"},
1333 {NETXEN_BRDTYPE_P3_10G_XFP, 1, "Reference Single XFP Option"}
cb8011ad
AK
1334};
1335
ff8ac609 1336#define NUM_SUPPORTED_BOARDS ARRAY_SIZE(netxen_boards)
cb8011ad 1337
cb8011ad
AK
1338static inline void get_brd_name_by_type(u32 type, char *name)
1339{
1340 int i, found = 0;
1341 for (i = 0; i < NUM_SUPPORTED_BOARDS; ++i) {
1342 if (netxen_boards[i].brdtype == type) {
1343 strcpy(name, netxen_boards[i].short_name);
1344 found = 1;
1345 break;
1346 }
1347
3d396eb1 1348 }
cb8011ad
AK
1349 if (!found)
1350 name = "Unknown";
3d396eb1
AK
1351}
1352
cb2107be
DP
1353static inline u32 netxen_tx_avail(struct nx_host_tx_ring *tx_ring)
1354{
1355 smp_mb();
1356 return find_diff_among(tx_ring->producer,
1357 tx_ring->sw_consumer, tx_ring->num_desc);
1358
1359}
1360
9dc28efe
DP
1361int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, __le64 *mac);
1362int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, __le64 *mac);
3d396eb1
AK
1363extern void netxen_change_ringparam(struct netxen_adapter *adapter);
1364extern int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr,
1365 int *valp);
1366
1367extern struct ethtool_ops netxen_nic_ethtool_ops;
1368
1369#endif /* __NETXEN_NIC_H_ */
This page took 0.491997 seconds and 5 git commands to generate.