net: bcmgenet: add support for new GENET PHY revision scheme
[deliverable/linux.git] / drivers / net / phy / bcm7xxx.c
CommitLineData
b560a58c
FF
1/*
2 * Broadcom BCM7xxx internal transceivers support.
3 *
4 * Copyright (C) 2014, Broadcom Corporation
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
10 */
11
12#include <linux/module.h>
13#include <linux/phy.h>
14#include <linux/delay.h>
15#include <linux/bitops.h>
16#include <linux/brcmphy.h>
b8f9a029 17#include <linux/mdio.h>
b560a58c
FF
18
19/* Broadcom BCM7xxx internal PHY registers */
20#define MII_BCM7XXX_CHANNEL_WIDTH 0x2000
21
22/* 40nm only register definitions */
23#define MII_BCM7XXX_100TX_AUX_CTL 0x10
24#define MII_BCM7XXX_100TX_FALSE_CAR 0x13
25#define MII_BCM7XXX_100TX_DISC 0x14
26#define MII_BCM7XXX_AUX_MODE 0x1d
27#define MII_BCM7XX_64CLK_MDIO BIT(12)
28#define MII_BCM7XXX_CORE_BASE1E 0x1e
29#define MII_BCM7XXX_TEST 0x1f
30#define MII_BCM7XXX_SHD_MODE_2 BIT(2)
31
a3622f2c
FF
32/* 28nm only register definitions */
33#define MISC_ADDR(base, channel) base, channel
34
35#define DSP_TAP10 MISC_ADDR(0x0a, 0)
36#define PLL_PLLCTRL_1 MISC_ADDR(0x32, 1)
37#define PLL_PLLCTRL_2 MISC_ADDR(0x32, 2)
38#define PLL_PLLCTRL_4 MISC_ADDR(0x33, 0)
39
40#define AFE_RXCONFIG_0 MISC_ADDR(0x38, 0)
41#define AFE_RXCONFIG_1 MISC_ADDR(0x38, 1)
a490631f 42#define AFE_RXCONFIG_2 MISC_ADDR(0x38, 2)
a3622f2c
FF
43#define AFE_RX_LP_COUNTER MISC_ADDR(0x38, 3)
44#define AFE_TX_CONFIG MISC_ADDR(0x39, 0)
a490631f
FF
45#define AFE_VDCA_ICTRL_0 MISC_ADDR(0x39, 1)
46#define AFE_VDAC_OTHERS_0 MISC_ADDR(0x39, 3)
a3622f2c
FF
47#define AFE_HPF_TRIM_OTHERS MISC_ADDR(0x3a, 0)
48
49#define CORE_EXPB0 0xb0
50
b560a58c
FF
51static void phy_write_exp(struct phy_device *phydev,
52 u16 reg, u16 value)
53{
54 phy_write(phydev, MII_BCM54XX_EXP_SEL, MII_BCM54XX_EXP_SEL_ER | reg);
55 phy_write(phydev, MII_BCM54XX_EXP_DATA, value);
56}
57
58static void phy_write_misc(struct phy_device *phydev,
59 u16 reg, u16 chl, u16 value)
60{
61 int tmp;
62
63 phy_write(phydev, MII_BCM54XX_AUX_CTL, MII_BCM54XX_AUXCTL_SHDWSEL_MISC);
64
65 tmp = phy_read(phydev, MII_BCM54XX_AUX_CTL);
66 tmp |= MII_BCM54XX_AUXCTL_ACTL_SMDSP_ENA;
67 phy_write(phydev, MII_BCM54XX_AUX_CTL, tmp);
68
69 tmp = (chl * MII_BCM7XXX_CHANNEL_WIDTH) | reg;
70 phy_write(phydev, MII_BCM54XX_EXP_SEL, tmp);
71
72 phy_write(phydev, MII_BCM54XX_EXP_DATA, value);
73}
74
9c41f2ba
FF
75static void r_rc_cal_reset(struct phy_device *phydev)
76{
77 /* Reset R_CAL/RC_CAL Engine */
78 phy_write_exp(phydev, 0x00b0, 0x0010);
79
80 /* Disable Reset R_AL/RC_CAL Engine */
81 phy_write_exp(phydev, 0x00b0, 0x0000);
82}
83
2a9df742 84static int bcm7xxx_28nm_b0_afe_config_init(struct phy_device *phydev)
b560a58c 85{
b560a58c
FF
86 /* Increase VCO range to prevent unlocking problem of PLL at low
87 * temp
88 */
a3622f2c 89 phy_write_misc(phydev, PLL_PLLCTRL_1, 0x0048);
b560a58c
FF
90
91 /* Change Ki to 011 */
a3622f2c 92 phy_write_misc(phydev, PLL_PLLCTRL_2, 0x021b);
b560a58c
FF
93
94 /* Disable loading of TVCO buffer to bandgap, set bandgap trim
95 * to 111
96 */
a3622f2c 97 phy_write_misc(phydev, PLL_PLLCTRL_4, 0x0e20);
b560a58c
FF
98
99 /* Adjust bias current trim by -3 */
a3622f2c 100 phy_write_misc(phydev, DSP_TAP10, 0x690b);
b560a58c
FF
101
102 /* Switch to CORE_BASE1E */
103 phy_write(phydev, MII_BCM7XXX_CORE_BASE1E, 0xd);
104
9c41f2ba 105 r_rc_cal_reset(phydev);
b560a58c 106
9918542e
FF
107 /* write AFE_RXCONFIG_0 */
108 phy_write_misc(phydev, AFE_RXCONFIG_0, 0xeb19);
109
110 /* write AFE_RXCONFIG_1 */
111 phy_write_misc(phydev, AFE_RXCONFIG_1, 0x9a3f);
112
113 /* write AFE_RX_LP_COUNTER */
a62ea5a7 114 phy_write_misc(phydev, AFE_RX_LP_COUNTER, 0x7fc0);
9918542e
FF
115
116 /* write AFE_HPF_TRIM_OTHERS */
117 phy_write_misc(phydev, AFE_HPF_TRIM_OTHERS, 0x000b);
118
119 /* write AFTE_TX_CONFIG */
120 phy_write_misc(phydev, AFE_TX_CONFIG, 0x0800);
121
b560a58c
FF
122 return 0;
123}
124
a490631f
FF
125static int bcm7xxx_28nm_d0_afe_config_init(struct phy_device *phydev)
126{
127 /* AFE_RXCONFIG_0 */
128 phy_write_misc(phydev, AFE_RXCONFIG_0, 0xeb15);
129
130 /* AFE_RXCONFIG_1 */
131 phy_write_misc(phydev, AFE_RXCONFIG_1, 0x9b2f);
132
133 /* AFE_RXCONFIG_2, set rCal offset for HT=0 code and LT=-2 code */
134 phy_write_misc(phydev, AFE_RXCONFIG_2, 0x2003);
135
136 /* AFE_RX_LP_COUNTER, set RX bandwidth to maximum */
137 phy_write_misc(phydev, AFE_RX_LP_COUNTER, 0x7fc0);
138
139 /* AFE_TX_CONFIG, set 1000BT Cfeed=110 for all ports */
140 phy_write_misc(phydev, AFE_TX_CONFIG, 0x0061);
141
142 /* AFE_VDCA_ICTRL_0, set Iq=1101 instead of 0111 for AB symmetry */
143 phy_write_misc(phydev, AFE_VDCA_ICTRL_0, 0xa7da);
144
145 /* AFE_VDAC_OTHERS_0, set 1000BT Cidac=010 for all ports */
146 phy_write_misc(phydev, AFE_VDAC_OTHERS_0, 0xa020);
147
148 /* AFE_HPF_TRIM_OTHERS, set 100Tx/10BT to -4.5% swing and set rCal
149 * offset for HT=0 code
150 */
151 phy_write_misc(phydev, AFE_HPF_TRIM_OTHERS, 0x00e3);
152
153 /* CORE_BASE1E, force trim to overwrite and set I_ext trim to 0000 */
154 phy_write(phydev, MII_BCM7XXX_CORE_BASE1E, 0x0010);
155
156 /* DSP_TAP10, adjust bias current trim (+0% swing, +0 tick) */
157 phy_write_misc(phydev, DSP_TAP10, 0x011b);
158
159 /* Reset R_CAL/RC_CAL engine */
160 r_rc_cal_reset(phydev);
161
162 return 0;
163}
164
0c2fdc25
FF
165static int bcm7xxx_28nm_e0_plus_afe_config_init(struct phy_device *phydev)
166{
167 /* AFE_RXCONFIG_1, provide more margin for INL/DNL measurement */
168 phy_write_misc(phydev, AFE_RXCONFIG_1, 0x9b2f);
169
170 /* AFE_VDCA_ICTRL_0, set Iq=1101 instead of 0111 for AB symmetry */
171 phy_write_misc(phydev, AFE_VDCA_ICTRL_0, 0xa7da);
172
173 /* AFE_HPF_TRIM_OTHERS, set 100Tx/10BT to -4.5% swing and set rCal
174 * offset for HT=0 code
175 */
176 phy_write_misc(phydev, AFE_HPF_TRIM_OTHERS, 0x00e3);
177
178 /* CORE_BASE1E, force trim to overwrite and set I_ext trim to 0000 */
179 phy_write(phydev, MII_BCM7XXX_CORE_BASE1E, 0x0010);
180
181 /* DSP_TAP10, adjust bias current trim (+0% swing, +0 tick) */
182 phy_write_misc(phydev, DSP_TAP10, 0x011b);
183
184 /* Reset R_CAL/RC_CAL engine */
185 r_rc_cal_reset(phydev);
186
187 return 0;
188}
189
9df54dda
FF
190static int bcm7xxx_apd_enable(struct phy_device *phydev)
191{
192 int val;
193
194 /* Enable powering down of the DLL during auto-power down */
195 val = bcm54xx_shadow_read(phydev, BCM54XX_SHD_SCR3);
196 if (val < 0)
197 return val;
198
199 val |= BCM54XX_SHD_SCR3_DLLAPD_DIS;
200 bcm54xx_shadow_write(phydev, BCM54XX_SHD_SCR3, val);
201
202 /* Enable auto-power down */
203 val = bcm54xx_shadow_read(phydev, BCM54XX_SHD_APD);
204 if (val < 0)
205 return val;
206
207 val |= BCM54XX_SHD_APD_EN;
208 return bcm54xx_shadow_write(phydev, BCM54XX_SHD_APD, val);
209}
210
b8f9a029
FF
211static int bcm7xxx_eee_enable(struct phy_device *phydev)
212{
213 int val;
214
215 val = phy_read_mmd_indirect(phydev, BRCM_CL45VEN_EEE_CONTROL,
216 MDIO_MMD_AN, phydev->addr);
217 if (val < 0)
218 return val;
219
220 /* Enable general EEE feature at the PHY level */
221 val |= LPI_FEATURE_EN | LPI_FEATURE_EN_DIG1000X;
222
223 phy_write_mmd_indirect(phydev, BRCM_CL45VEN_EEE_CONTROL,
224 MDIO_MMD_AN, phydev->addr, val);
225
226 /* Advertise supported modes */
227 val = phy_read_mmd_indirect(phydev, MDIO_AN_EEE_ADV,
228 MDIO_MMD_AN, phydev->addr);
229
230 val |= (MDIO_AN_EEE_ADV_100TX | MDIO_AN_EEE_ADV_1000T);
231 phy_write_mmd_indirect(phydev, MDIO_AN_EEE_ADV,
232 MDIO_MMD_AN, phydev->addr, val);
233
234 return 0;
235}
236
b560a58c
FF
237static int bcm7xxx_28nm_config_init(struct phy_device *phydev)
238{
d8ebfed3
FF
239 u8 rev = PHY_BRCM_7XXX_REV(phydev->dev_flags);
240 u8 patch = PHY_BRCM_7XXX_PATCH(phydev->dev_flags);
241 int ret = 0;
242
6ec259c1
FF
243 pr_info_once("%s: %s PHY revision: 0x%02x, patch: %d\n",
244 dev_name(&phydev->dev), phydev->drv->name, rev, patch);
d8ebfed3
FF
245
246 switch (rev) {
d8ebfed3 247 case 0xb0:
2a9df742 248 ret = bcm7xxx_28nm_b0_afe_config_init(phydev);
d8ebfed3 249 break;
a490631f
FF
250 case 0xd0:
251 ret = bcm7xxx_28nm_d0_afe_config_init(phydev);
252 break;
0c2fdc25
FF
253 case 0xe0:
254 case 0xf0:
255 ret = bcm7xxx_28nm_e0_plus_afe_config_init(phydev);
256 break;
d8ebfed3 257 default:
d8ebfed3
FF
258 break;
259 }
b560a58c 260
9df54dda
FF
261 if (ret)
262 return ret;
263
b8f9a029
FF
264 ret = bcm7xxx_eee_enable(phydev);
265 if (ret)
266 return ret;
267
9df54dda 268 return bcm7xxx_apd_enable(phydev);
b560a58c
FF
269}
270
4fd14e0b
FF
271static int bcm7xxx_28nm_resume(struct phy_device *phydev)
272{
273 int ret;
274
275 /* Re-apply workarounds coming out suspend/resume */
276 ret = bcm7xxx_28nm_config_init(phydev);
277 if (ret)
278 return ret;
279
280 /* 28nm Gigabit PHYs come out of reset without any half-duplex
281 * or "hub" compliant advertised mode, fix that. This does not
282 * cause any problems with the PHY library since genphy_config_aneg()
283 * gracefully handles auto-negotiated and forced modes.
284 */
285 return genphy_config_aneg(phydev);
286}
287
b560a58c
FF
288static int phy_set_clr_bits(struct phy_device *dev, int location,
289 int set_mask, int clr_mask)
290{
291 int v, ret;
292
293 v = phy_read(dev, location);
294 if (v < 0)
295 return v;
296
297 v &= ~clr_mask;
298 v |= set_mask;
299
300 ret = phy_write(dev, location, v);
301 if (ret < 0)
302 return ret;
303
304 return v;
305}
306
307static int bcm7xxx_config_init(struct phy_device *phydev)
308{
309 int ret;
310
311 /* Enable 64 clock MDIO */
312 phy_write(phydev, MII_BCM7XXX_AUX_MODE, MII_BCM7XX_64CLK_MDIO);
313 phy_read(phydev, MII_BCM7XXX_AUX_MODE);
314
e18556ee
FF
315 /* Workaround only required for 100Mbits/sec capable PHYs */
316 if (phydev->supported & PHY_GBIT_FEATURES)
b560a58c
FF
317 return 0;
318
319 /* set shadow mode 2 */
320 ret = phy_set_clr_bits(phydev, MII_BCM7XXX_TEST,
321 MII_BCM7XXX_SHD_MODE_2, MII_BCM7XXX_SHD_MODE_2);
322 if (ret < 0)
323 return ret;
324
325 /* set iddq_clkbias */
326 phy_write(phydev, MII_BCM7XXX_100TX_DISC, 0x0F00);
327 udelay(10);
328
329 /* reset iddq_clkbias */
330 phy_write(phydev, MII_BCM7XXX_100TX_DISC, 0x0C00);
331
332 phy_write(phydev, MII_BCM7XXX_100TX_FALSE_CAR, 0x7555);
333
334 /* reset shadow mode 2 */
335 ret = phy_set_clr_bits(phydev, MII_BCM7XXX_TEST, MII_BCM7XXX_SHD_MODE_2, 0);
336 if (ret < 0)
337 return ret;
338
339 return 0;
340}
341
342/* Workaround for putting the PHY in IDDQ mode, required
82c084f5 343 * for all BCM7XXX 40nm and 65nm PHYs
b560a58c
FF
344 */
345static int bcm7xxx_suspend(struct phy_device *phydev)
346{
347 int ret;
348 const struct bcm7xxx_regs {
349 int reg;
350 u16 value;
351 } bcm7xxx_suspend_cfg[] = {
352 { MII_BCM7XXX_TEST, 0x008b },
353 { MII_BCM7XXX_100TX_AUX_CTL, 0x01c0 },
354 { MII_BCM7XXX_100TX_DISC, 0x7000 },
355 { MII_BCM7XXX_TEST, 0x000f },
356 { MII_BCM7XXX_100TX_AUX_CTL, 0x20d0 },
357 { MII_BCM7XXX_TEST, 0x000b },
358 };
359 unsigned int i;
360
361 for (i = 0; i < ARRAY_SIZE(bcm7xxx_suspend_cfg); i++) {
362 ret = phy_write(phydev,
363 bcm7xxx_suspend_cfg[i].reg,
364 bcm7xxx_suspend_cfg[i].value);
365 if (ret)
366 return ret;
367 }
368
369 return 0;
370}
371
372static int bcm7xxx_dummy_config_init(struct phy_device *phydev)
373{
374 return 0;
375}
376
153df3c7
FF
377#define BCM7XXX_28NM_GPHY(_oui, _name) \
378{ \
379 .phy_id = (_oui), \
380 .phy_id_mask = 0xfffffff0, \
381 .name = _name, \
382 .features = PHY_GBIT_FEATURES | \
383 SUPPORTED_Pause | SUPPORTED_Asym_Pause, \
384 .flags = PHY_IS_INTERNAL, \
2a9df742 385 .config_init = bcm7xxx_28nm_config_init, \
153df3c7
FF
386 .config_aneg = genphy_config_aneg, \
387 .read_status = genphy_read_status, \
388 .resume = bcm7xxx_28nm_resume, \
389 .driver = { .owner = THIS_MODULE }, \
390}
391
b560a58c 392static struct phy_driver bcm7xxx_driver[] = {
430ad68f
FF
393 BCM7XXX_28NM_GPHY(PHY_ID_BCM7250, "Broadcom BCM7250"),
394 BCM7XXX_28NM_GPHY(PHY_ID_BCM7364, "Broadcom BCM7364"),
153df3c7
FF
395 BCM7XXX_28NM_GPHY(PHY_ID_BCM7366, "Broadcom BCM7366"),
396 BCM7XXX_28NM_GPHY(PHY_ID_BCM7439, "Broadcom BCM7439"),
397 BCM7XXX_28NM_GPHY(PHY_ID_BCM7445, "Broadcom BCM7445"),
b560a58c 398{
d068b02c
PG
399 .phy_id = PHY_ID_BCM7425,
400 .phy_id_mask = 0xfffffff0,
401 .name = "Broadcom BCM7425",
402 .features = PHY_GBIT_FEATURES |
403 SUPPORTED_Pause | SUPPORTED_Asym_Pause,
404 .flags = 0,
405 .config_init = bcm7xxx_config_init,
406 .config_aneg = genphy_config_aneg,
407 .read_status = genphy_read_status,
408 .suspend = bcm7xxx_suspend,
409 .resume = bcm7xxx_config_init,
410 .driver = { .owner = THIS_MODULE },
411}, {
412 .phy_id = PHY_ID_BCM7429,
413 .phy_id_mask = 0xfffffff0,
414 .name = "Broadcom BCM7429",
415 .features = PHY_GBIT_FEATURES |
416 SUPPORTED_Pause | SUPPORTED_Asym_Pause,
417 .flags = PHY_IS_INTERNAL,
418 .config_init = bcm7xxx_config_init,
419 .config_aneg = genphy_config_aneg,
420 .read_status = genphy_read_status,
421 .suspend = bcm7xxx_suspend,
422 .resume = bcm7xxx_config_init,
423 .driver = { .owner = THIS_MODULE },
424}, {
b560a58c
FF
425 .phy_id = PHY_BCM_OUI_4,
426 .phy_id_mask = 0xffff0000,
427 .name = "Broadcom BCM7XXX 40nm",
428 .features = PHY_GBIT_FEATURES |
429 SUPPORTED_Pause | SUPPORTED_Asym_Pause,
430 .flags = PHY_IS_INTERNAL,
431 .config_init = bcm7xxx_config_init,
432 .config_aneg = genphy_config_aneg,
433 .read_status = genphy_read_status,
434 .suspend = bcm7xxx_suspend,
435 .resume = bcm7xxx_config_init,
436 .driver = { .owner = THIS_MODULE },
437}, {
438 .phy_id = PHY_BCM_OUI_5,
439 .phy_id_mask = 0xffffff00,
440 .name = "Broadcom BCM7XXX 65nm",
441 .features = PHY_BASIC_FEATURES |
442 SUPPORTED_Pause | SUPPORTED_Asym_Pause,
443 .flags = PHY_IS_INTERNAL,
444 .config_init = bcm7xxx_dummy_config_init,
445 .config_aneg = genphy_config_aneg,
446 .read_status = genphy_read_status,
447 .suspend = bcm7xxx_suspend,
448 .resume = bcm7xxx_config_init,
449 .driver = { .owner = THIS_MODULE },
450} };
451
452static struct mdio_device_id __maybe_unused bcm7xxx_tbl[] = {
430ad68f
FF
453 { PHY_ID_BCM7250, 0xfffffff0, },
454 { PHY_ID_BCM7364, 0xfffffff0, },
b560a58c 455 { PHY_ID_BCM7366, 0xfffffff0, },
d068b02c
PG
456 { PHY_ID_BCM7425, 0xfffffff0, },
457 { PHY_ID_BCM7429, 0xfffffff0, },
b560a58c
FF
458 { PHY_ID_BCM7439, 0xfffffff0, },
459 { PHY_ID_BCM7445, 0xfffffff0, },
b560a58c
FF
460 { PHY_BCM_OUI_4, 0xffff0000 },
461 { PHY_BCM_OUI_5, 0xffffff00 },
462 { }
463};
464
50fd7150 465module_phy_driver(bcm7xxx_driver);
b560a58c
FF
466
467MODULE_DEVICE_TABLE(mdio, bcm7xxx_tbl);
468
469MODULE_DESCRIPTION("Broadcom BCM7xxx internal PHY driver");
470MODULE_LICENSE("GPL");
471MODULE_AUTHOR("Broadcom Corporation");
This page took 0.116042 seconds and 5 git commands to generate.