igb: use BIT() macro or unsigned prefix
[deliverable/linux.git] / drivers / net / phy / phy.c
CommitLineData
2f53e904 1/* Framework for configuring and reading PHY devices
00db8189
AF
2 * Based on code in sungem_phy.c and gianfar_phy.c
3 *
4 * Author: Andy Fleming
5 *
6 * Copyright (c) 2004 Freescale Semiconductor, Inc.
0ac49527 7 * Copyright (c) 2006, 2007 Maciej W. Rozycki
00db8189
AF
8 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms of the GNU General Public License as published by the
11 * Free Software Foundation; either version 2 of the License, or (at your
12 * option) any later version.
13 *
14 */
8d242488
JP
15
16#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
17
00db8189 18#include <linux/kernel.h>
00db8189
AF
19#include <linux/string.h>
20#include <linux/errno.h>
21#include <linux/unistd.h>
00db8189 22#include <linux/interrupt.h>
00db8189
AF
23#include <linux/delay.h>
24#include <linux/netdevice.h>
25#include <linux/etherdevice.h>
26#include <linux/skbuff.h>
00db8189
AF
27#include <linux/mm.h>
28#include <linux/module.h>
00db8189
AF
29#include <linux/mii.h>
30#include <linux/ethtool.h>
31#include <linux/phy.h>
3c3070d7
MR
32#include <linux/timer.h>
33#include <linux/workqueue.h>
a59a4d19 34#include <linux/mdio.h>
2f53e904
SS
35#include <linux/io.h>
36#include <linux/uaccess.h>
60063497 37#include <linux/atomic.h>
2f53e904 38
00db8189 39#include <asm/irq.h>
00db8189 40
766d1d38
FF
41static const char *phy_speed_to_str(int speed)
42{
43 switch (speed) {
44 case SPEED_10:
45 return "10Mbps";
46 case SPEED_100:
47 return "100Mbps";
48 case SPEED_1000:
49 return "1Gbps";
50 case SPEED_2500:
51 return "2.5Gbps";
52 case SPEED_10000:
53 return "10Gbps";
54 case SPEED_UNKNOWN:
55 return "Unknown";
56 default:
57 return "Unsupported (update phy.c)";
58 }
59}
60
3e2186e0
FF
61#define PHY_STATE_STR(_state) \
62 case PHY_##_state: \
63 return __stringify(_state); \
64
65static const char *phy_state_to_str(enum phy_state st)
66{
67 switch (st) {
68 PHY_STATE_STR(DOWN)
69 PHY_STATE_STR(STARTING)
70 PHY_STATE_STR(READY)
71 PHY_STATE_STR(PENDING)
72 PHY_STATE_STR(UP)
73 PHY_STATE_STR(AN)
74 PHY_STATE_STR(RUNNING)
75 PHY_STATE_STR(NOLINK)
76 PHY_STATE_STR(FORCING)
77 PHY_STATE_STR(CHANGELINK)
78 PHY_STATE_STR(HALTED)
79 PHY_STATE_STR(RESUMING)
80 }
81
82 return NULL;
83}
84
85
b3df0da8
RD
86/**
87 * phy_print_status - Convenience function to print out the current phy status
88 * @phydev: the phy_device struct
e1393456
AF
89 */
90void phy_print_status(struct phy_device *phydev)
91{
2f53e904 92 if (phydev->link) {
df40cc88 93 netdev_info(phydev->attached_dev,
766d1d38
FF
94 "Link is Up - %s/%s - flow control %s\n",
95 phy_speed_to_str(phydev->speed),
df40cc88
FF
96 DUPLEX_FULL == phydev->duplex ? "Full" : "Half",
97 phydev->pause ? "rx/tx" : "off");
2f53e904 98 } else {
43b6329f 99 netdev_info(phydev->attached_dev, "Link is Down\n");
2f53e904 100 }
e1393456
AF
101}
102EXPORT_SYMBOL(phy_print_status);
00db8189 103
b3df0da8
RD
104/**
105 * phy_clear_interrupt - Ack the phy device's interrupt
106 * @phydev: the phy_device struct
107 *
108 * If the @phydev driver has an ack_interrupt function, call it to
109 * ack and clear the phy device's interrupt.
110 *
ad033506 111 * Returns 0 on success or < 0 on error.
b3df0da8 112 */
89ff05ec 113static int phy_clear_interrupt(struct phy_device *phydev)
00db8189 114{
00db8189 115 if (phydev->drv->ack_interrupt)
e62a768f 116 return phydev->drv->ack_interrupt(phydev);
00db8189 117
e62a768f 118 return 0;
00db8189
AF
119}
120
b3df0da8
RD
121/**
122 * phy_config_interrupt - configure the PHY device for the requested interrupts
123 * @phydev: the phy_device struct
124 * @interrupts: interrupt flags to configure for this @phydev
125 *
ad033506 126 * Returns 0 on success or < 0 on error.
b3df0da8 127 */
89ff05ec 128static int phy_config_interrupt(struct phy_device *phydev, u32 interrupts)
00db8189 129{
00db8189
AF
130 phydev->interrupts = interrupts;
131 if (phydev->drv->config_intr)
e62a768f 132 return phydev->drv->config_intr(phydev);
00db8189 133
e62a768f 134 return 0;
00db8189
AF
135}
136
137
b3df0da8
RD
138/**
139 * phy_aneg_done - return auto-negotiation status
140 * @phydev: target phy_device struct
00db8189 141 *
76a423a3
FF
142 * Description: Return the auto-negotiation status from this @phydev
143 * Returns > 0 on success or < 0 on error. 0 means that auto-negotiation
144 * is still pending.
00db8189
AF
145 */
146static inline int phy_aneg_done(struct phy_device *phydev)
147{
76a423a3
FF
148 if (phydev->drv->aneg_done)
149 return phydev->drv->aneg_done(phydev);
150
a9fa6e6a 151 return genphy_aneg_done(phydev);
00db8189
AF
152}
153
00db8189 154/* A structure for mapping a particular speed and duplex
2f53e904
SS
155 * combination to a particular SUPPORTED and ADVERTISED value
156 */
00db8189
AF
157struct phy_setting {
158 int speed;
159 int duplex;
160 u32 setting;
161};
162
163/* A mapping of all SUPPORTED settings to speed/duplex */
f71e1309 164static const struct phy_setting settings[] = {
00db8189 165 {
3e707706
LT
166 .speed = SPEED_10000,
167 .duplex = DUPLEX_FULL,
168 .setting = SUPPORTED_10000baseKR_Full,
169 },
170 {
171 .speed = SPEED_10000,
172 .duplex = DUPLEX_FULL,
173 .setting = SUPPORTED_10000baseKX4_Full,
174 },
175 {
176 .speed = SPEED_10000,
00db8189
AF
177 .duplex = DUPLEX_FULL,
178 .setting = SUPPORTED_10000baseT_Full,
179 },
3e707706
LT
180 {
181 .speed = SPEED_2500,
182 .duplex = DUPLEX_FULL,
183 .setting = SUPPORTED_2500baseX_Full,
184 },
185 {
186 .speed = SPEED_1000,
187 .duplex = DUPLEX_FULL,
188 .setting = SUPPORTED_1000baseKX_Full,
189 },
00db8189
AF
190 {
191 .speed = SPEED_1000,
192 .duplex = DUPLEX_FULL,
193 .setting = SUPPORTED_1000baseT_Full,
194 },
195 {
196 .speed = SPEED_1000,
197 .duplex = DUPLEX_HALF,
198 .setting = SUPPORTED_1000baseT_Half,
199 },
200 {
201 .speed = SPEED_100,
202 .duplex = DUPLEX_FULL,
203 .setting = SUPPORTED_100baseT_Full,
204 },
205 {
206 .speed = SPEED_100,
207 .duplex = DUPLEX_HALF,
208 .setting = SUPPORTED_100baseT_Half,
209 },
210 {
211 .speed = SPEED_10,
212 .duplex = DUPLEX_FULL,
213 .setting = SUPPORTED_10baseT_Full,
214 },
215 {
216 .speed = SPEED_10,
217 .duplex = DUPLEX_HALF,
218 .setting = SUPPORTED_10baseT_Half,
219 },
220};
221
ff8ac609 222#define MAX_NUM_SETTINGS ARRAY_SIZE(settings)
00db8189 223
b3df0da8
RD
224/**
225 * phy_find_setting - find a PHY settings array entry that matches speed & duplex
226 * @speed: speed to match
227 * @duplex: duplex to match
00db8189 228 *
b3df0da8 229 * Description: Searches the settings array for the setting which
00db8189
AF
230 * matches the desired speed and duplex, and returns the index
231 * of that setting. Returns the index of the last setting if
232 * none of the others match.
233 */
4ae6e50c 234static inline unsigned int phy_find_setting(int speed, int duplex)
00db8189 235{
4ae6e50c 236 unsigned int idx = 0;
00db8189
AF
237
238 while (idx < ARRAY_SIZE(settings) &&
2f53e904 239 (settings[idx].speed != speed || settings[idx].duplex != duplex))
00db8189
AF
240 idx++;
241
242 return idx < MAX_NUM_SETTINGS ? idx : MAX_NUM_SETTINGS - 1;
243}
244
b3df0da8
RD
245/**
246 * phy_find_valid - find a PHY setting that matches the requested features mask
247 * @idx: The first index in settings[] to search
248 * @features: A mask of the valid settings
00db8189 249 *
b3df0da8 250 * Description: Returns the index of the first valid setting less
00db8189
AF
251 * than or equal to the one pointed to by idx, as determined by
252 * the mask in features. Returns the index of the last setting
253 * if nothing else matches.
254 */
4ae6e50c 255static inline unsigned int phy_find_valid(unsigned int idx, u32 features)
00db8189
AF
256{
257 while (idx < MAX_NUM_SETTINGS && !(settings[idx].setting & features))
258 idx++;
259
260 return idx < MAX_NUM_SETTINGS ? idx : MAX_NUM_SETTINGS - 1;
261}
262
54da5a8b
GR
263/**
264 * phy_check_valid - check if there is a valid PHY setting which matches
265 * speed, duplex, and feature mask
266 * @speed: speed to match
267 * @duplex: duplex to match
268 * @features: A mask of the valid settings
269 *
270 * Description: Returns true if there is a valid setting, false otherwise.
271 */
272static inline bool phy_check_valid(int speed, int duplex, u32 features)
273{
274 unsigned int idx;
275
276 idx = phy_find_valid(phy_find_setting(speed, duplex), features);
277
278 return settings[idx].speed == speed && settings[idx].duplex == duplex &&
279 (settings[idx].setting & features);
280}
281
b3df0da8
RD
282/**
283 * phy_sanitize_settings - make sure the PHY is set to supported speed and duplex
284 * @phydev: the target phy_device struct
00db8189 285 *
b3df0da8 286 * Description: Make sure the PHY is set to supported speeds and
00db8189 287 * duplexes. Drop down by one in this order: 1000/FULL,
b3df0da8 288 * 1000/HALF, 100/FULL, 100/HALF, 10/FULL, 10/HALF.
00db8189 289 */
89ff05ec 290static void phy_sanitize_settings(struct phy_device *phydev)
00db8189
AF
291{
292 u32 features = phydev->supported;
4ae6e50c 293 unsigned int idx;
00db8189
AF
294
295 /* Sanitize settings based on PHY capabilities */
296 if ((features & SUPPORTED_Autoneg) == 0)
163642a2 297 phydev->autoneg = AUTONEG_DISABLE;
00db8189
AF
298
299 idx = phy_find_valid(phy_find_setting(phydev->speed, phydev->duplex),
300 features);
301
302 phydev->speed = settings[idx].speed;
303 phydev->duplex = settings[idx].duplex;
304}
00db8189 305
b3df0da8
RD
306/**
307 * phy_ethtool_sset - generic ethtool sset function, handles all the details
308 * @phydev: target phy_device struct
309 * @cmd: ethtool_cmd
00db8189
AF
310 *
311 * A few notes about parameter checking:
312 * - We don't set port or transceiver, so we don't care what they
313 * were set to.
314 * - phy_start_aneg() will make sure forced settings are sane, and
315 * choose the next best ones from the ones selected, so we don't
b3df0da8 316 * care if ethtool tries to give us bad values.
00db8189
AF
317 */
318int phy_ethtool_sset(struct phy_device *phydev, struct ethtool_cmd *cmd)
319{
25db0338
DD
320 u32 speed = ethtool_cmd_speed(cmd);
321
e5a03bfd 322 if (cmd->phy_address != phydev->mdio.addr)
00db8189
AF
323 return -EINVAL;
324
2f53e904 325 /* We make sure that we don't pass unsupported values in to the PHY */
00db8189
AF
326 cmd->advertising &= phydev->supported;
327
328 /* Verify the settings we care about. */
329 if (cmd->autoneg != AUTONEG_ENABLE && cmd->autoneg != AUTONEG_DISABLE)
330 return -EINVAL;
331
332 if (cmd->autoneg == AUTONEG_ENABLE && cmd->advertising == 0)
333 return -EINVAL;
334
8e95a202 335 if (cmd->autoneg == AUTONEG_DISABLE &&
25db0338
DD
336 ((speed != SPEED_1000 &&
337 speed != SPEED_100 &&
338 speed != SPEED_10) ||
8e95a202
JP
339 (cmd->duplex != DUPLEX_HALF &&
340 cmd->duplex != DUPLEX_FULL)))
00db8189
AF
341 return -EINVAL;
342
343 phydev->autoneg = cmd->autoneg;
344
25db0338 345 phydev->speed = speed;
00db8189
AF
346
347 phydev->advertising = cmd->advertising;
348
349 if (AUTONEG_ENABLE == cmd->autoneg)
350 phydev->advertising |= ADVERTISED_Autoneg;
351 else
352 phydev->advertising &= ~ADVERTISED_Autoneg;
353
354 phydev->duplex = cmd->duplex;
355
634ec36c
DT
356 phydev->mdix = cmd->eth_tp_mdix_ctrl;
357
00db8189
AF
358 /* Restart the PHY */
359 phy_start_aneg(phydev);
360
361 return 0;
362}
9f6d55d0 363EXPORT_SYMBOL(phy_ethtool_sset);
00db8189 364
2d55173e
PR
365int phy_ethtool_ksettings_set(struct phy_device *phydev,
366 const struct ethtool_link_ksettings *cmd)
367{
368 u8 autoneg = cmd->base.autoneg;
369 u8 duplex = cmd->base.duplex;
370 u32 speed = cmd->base.speed;
371 u32 advertising;
372
373 if (cmd->base.phy_address != phydev->mdio.addr)
374 return -EINVAL;
375
376 ethtool_convert_link_mode_to_legacy_u32(&advertising,
377 cmd->link_modes.advertising);
378
379 /* We make sure that we don't pass unsupported values in to the PHY */
380 advertising &= phydev->supported;
381
382 /* Verify the settings we care about. */
383 if (autoneg != AUTONEG_ENABLE && autoneg != AUTONEG_DISABLE)
384 return -EINVAL;
385
386 if (autoneg == AUTONEG_ENABLE && advertising == 0)
387 return -EINVAL;
388
389 if (autoneg == AUTONEG_DISABLE &&
390 ((speed != SPEED_1000 &&
391 speed != SPEED_100 &&
392 speed != SPEED_10) ||
393 (duplex != DUPLEX_HALF &&
394 duplex != DUPLEX_FULL)))
395 return -EINVAL;
396
397 phydev->autoneg = autoneg;
398
399 phydev->speed = speed;
400
401 phydev->advertising = advertising;
402
403 if (autoneg == AUTONEG_ENABLE)
404 phydev->advertising |= ADVERTISED_Autoneg;
405 else
406 phydev->advertising &= ~ADVERTISED_Autoneg;
407
408 phydev->duplex = duplex;
409
410 phydev->mdix = cmd->base.eth_tp_mdix_ctrl;
411
412 /* Restart the PHY */
413 phy_start_aneg(phydev);
414
415 return 0;
416}
417EXPORT_SYMBOL(phy_ethtool_ksettings_set);
418
00db8189
AF
419int phy_ethtool_gset(struct phy_device *phydev, struct ethtool_cmd *cmd)
420{
421 cmd->supported = phydev->supported;
422
423 cmd->advertising = phydev->advertising;
114002bc 424 cmd->lp_advertising = phydev->lp_advertising;
00db8189 425
70739497 426 ethtool_cmd_speed_set(cmd, phydev->speed);
00db8189 427 cmd->duplex = phydev->duplex;
c88838ce
FF
428 if (phydev->interface == PHY_INTERFACE_MODE_MOCA)
429 cmd->port = PORT_BNC;
430 else
431 cmd->port = PORT_MII;
e5a03bfd 432 cmd->phy_address = phydev->mdio.addr;
4284b6a5
FF
433 cmd->transceiver = phy_is_internal(phydev) ?
434 XCVR_INTERNAL : XCVR_EXTERNAL;
00db8189 435 cmd->autoneg = phydev->autoneg;
239aa55b 436 cmd->eth_tp_mdix_ctrl = phydev->mdix;
00db8189
AF
437
438 return 0;
439}
9f6d55d0 440EXPORT_SYMBOL(phy_ethtool_gset);
2d55173e
PR
441
442int phy_ethtool_ksettings_get(struct phy_device *phydev,
443 struct ethtool_link_ksettings *cmd)
444{
445 ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
446 phydev->supported);
447
448 ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
449 phydev->advertising);
450
451 ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.lp_advertising,
452 phydev->lp_advertising);
453
454 cmd->base.speed = phydev->speed;
455 cmd->base.duplex = phydev->duplex;
456 if (phydev->interface == PHY_INTERFACE_MODE_MOCA)
457 cmd->base.port = PORT_BNC;
458 else
459 cmd->base.port = PORT_MII;
460
461 cmd->base.phy_address = phydev->mdio.addr;
462 cmd->base.autoneg = phydev->autoneg;
463 cmd->base.eth_tp_mdix_ctrl = phydev->mdix;
464
465 return 0;
466}
467EXPORT_SYMBOL(phy_ethtool_ksettings_get);
00db8189 468
b3df0da8
RD
469/**
470 * phy_mii_ioctl - generic PHY MII ioctl interface
471 * @phydev: the phy_device struct
00c7d920 472 * @ifr: &struct ifreq for socket ioctl's
b3df0da8
RD
473 * @cmd: ioctl cmd to execute
474 *
475 * Note that this function is currently incompatible with the
00db8189 476 * PHYCONTROL layer. It changes registers without regard to
b3df0da8 477 * current state. Use at own risk.
00db8189 478 */
2f53e904 479int phy_mii_ioctl(struct phy_device *phydev, struct ifreq *ifr, int cmd)
00db8189 480{
28b04113 481 struct mii_ioctl_data *mii_data = if_mii(ifr);
00db8189 482 u16 val = mii_data->val_in;
79ce0477 483 bool change_autoneg = false;
00db8189
AF
484
485 switch (cmd) {
486 case SIOCGMIIPHY:
e5a03bfd 487 mii_data->phy_id = phydev->mdio.addr;
c6d6a511
LB
488 /* fall through */
489
00db8189 490 case SIOCGMIIREG:
e5a03bfd
AL
491 mii_data->val_out = mdiobus_read(phydev->mdio.bus,
492 mii_data->phy_id,
af1dc13e 493 mii_data->reg_num);
e62a768f 494 return 0;
00db8189
AF
495
496 case SIOCSMIIREG:
e5a03bfd 497 if (mii_data->phy_id == phydev->mdio.addr) {
e109374f 498 switch (mii_data->reg_num) {
00db8189 499 case MII_BMCR:
79ce0477
BH
500 if ((val & (BMCR_RESET | BMCR_ANENABLE)) == 0) {
501 if (phydev->autoneg == AUTONEG_ENABLE)
502 change_autoneg = true;
00db8189 503 phydev->autoneg = AUTONEG_DISABLE;
79ce0477
BH
504 if (val & BMCR_FULLDPLX)
505 phydev->duplex = DUPLEX_FULL;
506 else
507 phydev->duplex = DUPLEX_HALF;
508 if (val & BMCR_SPEED1000)
509 phydev->speed = SPEED_1000;
510 else if (val & BMCR_SPEED100)
511 phydev->speed = SPEED_100;
512 else phydev->speed = SPEED_10;
513 }
514 else {
515 if (phydev->autoneg == AUTONEG_DISABLE)
516 change_autoneg = true;
00db8189 517 phydev->autoneg = AUTONEG_ENABLE;
79ce0477 518 }
00db8189
AF
519 break;
520 case MII_ADVERTISE:
79ce0477
BH
521 phydev->advertising = mii_adv_to_ethtool_adv_t(val);
522 change_autoneg = true;
00db8189
AF
523 break;
524 default:
525 /* do nothing */
526 break;
527 }
528 }
529
e5a03bfd 530 mdiobus_write(phydev->mdio.bus, mii_data->phy_id,
af1dc13e
PK
531 mii_data->reg_num, val);
532
e5a03bfd 533 if (mii_data->phy_id == phydev->mdio.addr &&
cf18b778 534 mii_data->reg_num == MII_BMCR &&
2613f95f 535 val & BMCR_RESET)
e62a768f 536 return phy_init_hw(phydev);
79ce0477
BH
537
538 if (change_autoneg)
539 return phy_start_aneg(phydev);
540
e62a768f 541 return 0;
dda93b48 542
c1f19b51
RC
543 case SIOCSHWTSTAMP:
544 if (phydev->drv->hwtstamp)
545 return phydev->drv->hwtstamp(phydev, ifr);
546 /* fall through */
547
dda93b48 548 default:
c6d6a511 549 return -EOPNOTSUPP;
00db8189 550 }
00db8189 551}
680e9fe9 552EXPORT_SYMBOL(phy_mii_ioctl);
00db8189 553
b3df0da8
RD
554/**
555 * phy_start_aneg - start auto-negotiation for this PHY device
556 * @phydev: the phy_device struct
e1393456 557 *
b3df0da8
RD
558 * Description: Sanitizes the settings (if we're not autonegotiating
559 * them), and then calls the driver's config_aneg function.
560 * If the PHYCONTROL Layer is operating, we change the state to
561 * reflect the beginning of Auto-negotiation or forcing.
e1393456
AF
562 */
563int phy_start_aneg(struct phy_device *phydev)
564{
565 int err;
566
35b5f6b1 567 mutex_lock(&phydev->lock);
e1393456
AF
568
569 if (AUTONEG_DISABLE == phydev->autoneg)
570 phy_sanitize_settings(phydev);
571
9b3320ef
BH
572 /* Invalidate LP advertising flags */
573 phydev->lp_advertising = 0;
574
e1393456 575 err = phydev->drv->config_aneg(phydev);
e1393456
AF
576 if (err < 0)
577 goto out_unlock;
578
579 if (phydev->state != PHY_HALTED) {
580 if (AUTONEG_ENABLE == phydev->autoneg) {
581 phydev->state = PHY_AN;
582 phydev->link_timeout = PHY_AN_TIMEOUT;
583 } else {
584 phydev->state = PHY_FORCING;
585 phydev->link_timeout = PHY_FORCE_TIMEOUT;
586 }
587 }
588
589out_unlock:
35b5f6b1 590 mutex_unlock(&phydev->lock);
e1393456
AF
591 return err;
592}
593EXPORT_SYMBOL(phy_start_aneg);
594
b3df0da8
RD
595/**
596 * phy_start_machine - start PHY state machine tracking
597 * @phydev: the phy_device struct
00db8189 598 *
b3df0da8 599 * Description: The PHY infrastructure can run a state machine
00db8189
AF
600 * which tracks whether the PHY is starting up, negotiating,
601 * etc. This function starts the timer which tracks the state
29935aeb
SS
602 * of the PHY. If you want to maintain your own state machine,
603 * do not call this function.
b3df0da8 604 */
29935aeb 605void phy_start_machine(struct phy_device *phydev)
00db8189 606{
bbb47bde 607 queue_delayed_work(system_power_efficient_wq, &phydev->state_queue, HZ);
00db8189
AF
608}
609
b3df0da8
RD
610/**
611 * phy_stop_machine - stop the PHY state machine tracking
612 * @phydev: target phy_device struct
00db8189 613 *
b3df0da8 614 * Description: Stops the state machine timer, sets the state to UP
817acf5e 615 * (unless it wasn't up yet). This function must be called BEFORE
00db8189
AF
616 * phy_detach.
617 */
618void phy_stop_machine(struct phy_device *phydev)
619{
a390d1f3 620 cancel_delayed_work_sync(&phydev->state_queue);
00db8189 621
35b5f6b1 622 mutex_lock(&phydev->lock);
00db8189
AF
623 if (phydev->state > PHY_UP)
624 phydev->state = PHY_UP;
35b5f6b1 625 mutex_unlock(&phydev->lock);
00db8189
AF
626}
627
b3df0da8
RD
628/**
629 * phy_error - enter HALTED state for this PHY device
630 * @phydev: target phy_device struct
00db8189
AF
631 *
632 * Moves the PHY to the HALTED state in response to a read
633 * or write error, and tells the controller the link is down.
634 * Must not be called from interrupt context, or while the
635 * phydev->lock is held.
636 */
9b9a8bfc 637static void phy_error(struct phy_device *phydev)
00db8189 638{
35b5f6b1 639 mutex_lock(&phydev->lock);
00db8189 640 phydev->state = PHY_HALTED;
35b5f6b1 641 mutex_unlock(&phydev->lock);
00db8189
AF
642}
643
b3df0da8
RD
644/**
645 * phy_interrupt - PHY interrupt handler
646 * @irq: interrupt line
647 * @phy_dat: phy_device pointer
e1393456 648 *
b3df0da8 649 * Description: When a PHY interrupt occurs, the handler disables
e1393456
AF
650 * interrupts, and schedules a work task to clear the interrupt.
651 */
7d12e780 652static irqreturn_t phy_interrupt(int irq, void *phy_dat)
e1393456
AF
653{
654 struct phy_device *phydev = phy_dat;
655
3c3070d7
MR
656 if (PHY_HALTED == phydev->state)
657 return IRQ_NONE; /* It can't be ours. */
658
e1393456
AF
659 /* The MDIO bus is not allowed to be written in interrupt
660 * context, so we need to disable the irq here. A work
661 * queue will write the PHY to disable and clear the
2f53e904
SS
662 * interrupt, and then reenable the irq line.
663 */
e1393456 664 disable_irq_nosync(irq);
0ac49527 665 atomic_inc(&phydev->irq_disable);
e1393456 666
bbb47bde 667 queue_work(system_power_efficient_wq, &phydev->phy_queue);
e1393456
AF
668
669 return IRQ_HANDLED;
670}
671
b3df0da8
RD
672/**
673 * phy_enable_interrupts - Enable the interrupts from the PHY side
674 * @phydev: target phy_device struct
675 */
89ff05ec 676static int phy_enable_interrupts(struct phy_device *phydev)
00db8189 677{
553fe92b 678 int err = phy_clear_interrupt(phydev);
00db8189 679
e1393456
AF
680 if (err < 0)
681 return err;
00db8189 682
553fe92b 683 return phy_config_interrupt(phydev, PHY_INTERRUPT_ENABLED);
00db8189 684}
00db8189 685
b3df0da8
RD
686/**
687 * phy_disable_interrupts - Disable the PHY interrupts from the PHY side
688 * @phydev: target phy_device struct
689 */
89ff05ec 690static int phy_disable_interrupts(struct phy_device *phydev)
00db8189
AF
691{
692 int err;
693
694 /* Disable PHY interrupts */
695 err = phy_config_interrupt(phydev, PHY_INTERRUPT_DISABLED);
00db8189
AF
696 if (err)
697 goto phy_err;
698
699 /* Clear the interrupt */
700 err = phy_clear_interrupt(phydev);
00db8189
AF
701 if (err)
702 goto phy_err;
703
704 return 0;
705
706phy_err:
707 phy_error(phydev);
708
709 return err;
710}
e1393456 711
b3df0da8
RD
712/**
713 * phy_start_interrupts - request and enable interrupts for a PHY device
714 * @phydev: target phy_device struct
e1393456 715 *
b3df0da8
RD
716 * Description: Request the interrupt for the given PHY.
717 * If this fails, then we set irq to PHY_POLL.
e1393456 718 * Otherwise, we enable the interrupts in the PHY.
e1393456 719 * This should only be called with a valid IRQ number.
b3df0da8 720 * Returns 0 on success or < 0 on error.
e1393456
AF
721 */
722int phy_start_interrupts(struct phy_device *phydev)
723{
0ac49527 724 atomic_set(&phydev->irq_disable, 0);
33c133cc
SS
725 if (request_irq(phydev->irq, phy_interrupt, 0, "phy_interrupt",
726 phydev) < 0) {
8d242488 727 pr_warn("%s: Can't get IRQ %d (PHY)\n",
e5a03bfd 728 phydev->mdio.bus->name, phydev->irq);
e1393456
AF
729 phydev->irq = PHY_POLL;
730 return 0;
731 }
732
e62a768f 733 return phy_enable_interrupts(phydev);
e1393456
AF
734}
735EXPORT_SYMBOL(phy_start_interrupts);
736
b3df0da8
RD
737/**
738 * phy_stop_interrupts - disable interrupts from a PHY device
739 * @phydev: target phy_device struct
740 */
e1393456
AF
741int phy_stop_interrupts(struct phy_device *phydev)
742{
553fe92b 743 int err = phy_disable_interrupts(phydev);
e1393456
AF
744
745 if (err)
746 phy_error(phydev);
747
0ac49527
MR
748 free_irq(phydev->irq, phydev);
749
2f53e904 750 /* Cannot call flush_scheduled_work() here as desired because
0ac49527
MR
751 * of rtnl_lock(), but we do not really care about what would
752 * be done, except from enable_irq(), so cancel any work
753 * possibly pending and take care of the matter below.
3c3070d7 754 */
28e53bdd 755 cancel_work_sync(&phydev->phy_queue);
2f53e904 756 /* If work indeed has been cancelled, disable_irq() will have
0ac49527
MR
757 * been left unbalanced from phy_interrupt() and enable_irq()
758 * has to be called so that other devices on the line work.
759 */
760 while (atomic_dec_return(&phydev->irq_disable) >= 0)
761 enable_irq(phydev->irq);
e1393456
AF
762
763 return err;
764}
765EXPORT_SYMBOL(phy_stop_interrupts);
766
b3df0da8
RD
767/**
768 * phy_change - Scheduled by the phy_interrupt/timer to handle PHY changes
769 * @work: work_struct that describes the work to be done
770 */
5ea94e76 771void phy_change(struct work_struct *work)
e1393456 772{
c4028958
DH
773 struct phy_device *phydev =
774 container_of(work, struct phy_device, phy_queue);
e1393456 775
deccd16f
FF
776 if (phy_interrupt_is_valid(phydev)) {
777 if (phydev->drv->did_interrupt &&
778 !phydev->drv->did_interrupt(phydev))
779 goto ignore;
a8729eb3 780
deccd16f
FF
781 if (phy_disable_interrupts(phydev))
782 goto phy_err;
783 }
e1393456 784
35b5f6b1 785 mutex_lock(&phydev->lock);
e1393456
AF
786 if ((PHY_RUNNING == phydev->state) || (PHY_NOLINK == phydev->state))
787 phydev->state = PHY_CHANGELINK;
35b5f6b1 788 mutex_unlock(&phydev->lock);
e1393456 789
deccd16f
FF
790 if (phy_interrupt_is_valid(phydev)) {
791 atomic_dec(&phydev->irq_disable);
792 enable_irq(phydev->irq);
e1393456 793
deccd16f
FF
794 /* Reenable interrupts */
795 if (PHY_HALTED != phydev->state &&
796 phy_config_interrupt(phydev, PHY_INTERRUPT_ENABLED))
797 goto irq_enable_err;
798 }
e1393456 799
a390d1f3
MS
800 /* reschedule state queue work to run as soon as possible */
801 cancel_delayed_work_sync(&phydev->state_queue);
bbb47bde 802 queue_delayed_work(system_power_efficient_wq, &phydev->state_queue, 0);
e1393456
AF
803 return;
804
a8729eb3
AG
805ignore:
806 atomic_dec(&phydev->irq_disable);
807 enable_irq(phydev->irq);
808 return;
809
e1393456
AF
810irq_enable_err:
811 disable_irq(phydev->irq);
0ac49527 812 atomic_inc(&phydev->irq_disable);
e1393456
AF
813phy_err:
814 phy_error(phydev);
815}
816
b3df0da8
RD
817/**
818 * phy_stop - Bring down the PHY link, and stop checking the status
819 * @phydev: target phy_device struct
820 */
e1393456
AF
821void phy_stop(struct phy_device *phydev)
822{
35b5f6b1 823 mutex_lock(&phydev->lock);
e1393456
AF
824
825 if (PHY_HALTED == phydev->state)
826 goto out_unlock;
827
2c7b4921 828 if (phy_interrupt_is_valid(phydev)) {
e1393456
AF
829 /* Disable PHY Interrupts */
830 phy_config_interrupt(phydev, PHY_INTERRUPT_DISABLED);
e1393456 831
3c3070d7
MR
832 /* Clear any pending interrupts */
833 phy_clear_interrupt(phydev);
834 }
e1393456 835
6daf6531
MR
836 phydev->state = PHY_HALTED;
837
e1393456 838out_unlock:
35b5f6b1 839 mutex_unlock(&phydev->lock);
3c3070d7 840
2f53e904 841 /* Cannot call flush_scheduled_work() here as desired because
3c3070d7
MR
842 * of rtnl_lock(), but PHY_HALTED shall guarantee phy_change()
843 * will not reenable interrupts.
844 */
e1393456 845}
2f53e904 846EXPORT_SYMBOL(phy_stop);
e1393456 847
b3df0da8
RD
848/**
849 * phy_start - start or restart a PHY device
850 * @phydev: target phy_device struct
e1393456 851 *
b3df0da8 852 * Description: Indicates the attached device's readiness to
e1393456
AF
853 * handle PHY-related work. Used during startup to start the
854 * PHY, and after a call to phy_stop() to resume operation.
855 * Also used to indicate the MDIO bus has cleared an error
856 * condition.
857 */
858void phy_start(struct phy_device *phydev)
859{
c15e10e7
TB
860 bool do_resume = false;
861 int err = 0;
862
35b5f6b1 863 mutex_lock(&phydev->lock);
e1393456
AF
864
865 switch (phydev->state) {
e109374f
FF
866 case PHY_STARTING:
867 phydev->state = PHY_PENDING;
868 break;
869 case PHY_READY:
870 phydev->state = PHY_UP;
871 break;
872 case PHY_HALTED:
c15e10e7
TB
873 /* make sure interrupts are re-enabled for the PHY */
874 err = phy_enable_interrupts(phydev);
875 if (err < 0)
876 break;
877
e109374f 878 phydev->state = PHY_RESUMING;
c15e10e7
TB
879 do_resume = true;
880 break;
e109374f
FF
881 default:
882 break;
e1393456 883 }
35b5f6b1 884 mutex_unlock(&phydev->lock);
c15e10e7
TB
885
886 /* if phy was suspended, bring the physical link up again */
887 if (do_resume)
888 phy_resume(phydev);
e1393456 889}
e1393456 890EXPORT_SYMBOL(phy_start);
67c4f3fa 891
35b5f6b1
NC
892/**
893 * phy_state_machine - Handle the state machine
894 * @work: work_struct that describes the work to be done
35b5f6b1 895 */
4f9c85a1 896void phy_state_machine(struct work_struct *work)
00db8189 897{
bf6aede7 898 struct delayed_work *dwork = to_delayed_work(work);
35b5f6b1 899 struct phy_device *phydev =
a390d1f3 900 container_of(dwork, struct phy_device, state_queue);
c15e10e7 901 bool needs_aneg = false, do_suspend = false;
3e2186e0 902 enum phy_state old_state;
00db8189 903 int err = 0;
11e122cb 904 int old_link;
00db8189 905
35b5f6b1 906 mutex_lock(&phydev->lock);
00db8189 907
3e2186e0
FF
908 old_state = phydev->state;
909
2b8f2a28
DM
910 if (phydev->drv->link_change_notify)
911 phydev->drv->link_change_notify(phydev);
912
e109374f
FF
913 switch (phydev->state) {
914 case PHY_DOWN:
915 case PHY_STARTING:
916 case PHY_READY:
917 case PHY_PENDING:
918 break;
919 case PHY_UP:
6e14a5ee 920 needs_aneg = true;
00db8189 921
e109374f
FF
922 phydev->link_timeout = PHY_AN_TIMEOUT;
923
924 break;
925 case PHY_AN:
926 err = phy_read_status(phydev);
e109374f 927 if (err < 0)
00db8189 928 break;
6b655529 929
2f53e904 930 /* If the link is down, give up on negotiation for now */
e109374f
FF
931 if (!phydev->link) {
932 phydev->state = PHY_NOLINK;
933 netif_carrier_off(phydev->attached_dev);
934 phydev->adjust_link(phydev->attached_dev);
935 break;
936 }
6b655529 937
2f53e904 938 /* Check if negotiation is done. Break if there's an error */
e109374f
FF
939 err = phy_aneg_done(phydev);
940 if (err < 0)
941 break;
6b655529 942
e109374f
FF
943 /* If AN is done, we're running */
944 if (err > 0) {
945 phydev->state = PHY_RUNNING;
946 netif_carrier_on(phydev->attached_dev);
947 phydev->adjust_link(phydev->attached_dev);
00db8189 948
fa8cddaf 949 } else if (0 == phydev->link_timeout--)
6e14a5ee 950 needs_aneg = true;
e109374f
FF
951 break;
952 case PHY_NOLINK:
321beec5
AL
953 if (phy_interrupt_is_valid(phydev))
954 break;
955
e109374f 956 err = phy_read_status(phydev);
e109374f 957 if (err)
00db8189 958 break;
00db8189 959
e109374f 960 if (phydev->link) {
e46e08b8
BK
961 if (AUTONEG_ENABLE == phydev->autoneg) {
962 err = phy_aneg_done(phydev);
963 if (err < 0)
964 break;
965
966 if (!err) {
967 phydev->state = PHY_AN;
968 phydev->link_timeout = PHY_AN_TIMEOUT;
969 break;
970 }
971 }
e109374f
FF
972 phydev->state = PHY_RUNNING;
973 netif_carrier_on(phydev->attached_dev);
974 phydev->adjust_link(phydev->attached_dev);
975 }
976 break;
977 case PHY_FORCING:
978 err = genphy_update_link(phydev);
e109374f 979 if (err)
00db8189 980 break;
00db8189 981
e109374f
FF
982 if (phydev->link) {
983 phydev->state = PHY_RUNNING;
984 netif_carrier_on(phydev->attached_dev);
985 } else {
986 if (0 == phydev->link_timeout--)
6e14a5ee 987 needs_aneg = true;
e109374f 988 }
00db8189 989
e109374f
FF
990 phydev->adjust_link(phydev->attached_dev);
991 break;
992 case PHY_RUNNING:
d5c3d846
FF
993 /* Only register a CHANGE if we are polling and link changed
994 * since latest checking.
e109374f 995 */
d5c3d846 996 if (phydev->irq == PHY_POLL) {
11e122cb
SX
997 old_link = phydev->link;
998 err = phy_read_status(phydev);
999 if (err)
1000 break;
1001
1002 if (old_link != phydev->link)
1003 phydev->state = PHY_CHANGELINK;
1004 }
e109374f
FF
1005 break;
1006 case PHY_CHANGELINK:
1007 err = phy_read_status(phydev);
e109374f 1008 if (err)
00db8189 1009 break;
00db8189 1010
e109374f
FF
1011 if (phydev->link) {
1012 phydev->state = PHY_RUNNING;
1013 netif_carrier_on(phydev->attached_dev);
1014 } else {
1015 phydev->state = PHY_NOLINK;
1016 netif_carrier_off(phydev->attached_dev);
1017 }
00db8189 1018
e109374f 1019 phydev->adjust_link(phydev->attached_dev);
00db8189 1020
e109374f
FF
1021 if (phy_interrupt_is_valid(phydev))
1022 err = phy_config_interrupt(phydev,
2f53e904 1023 PHY_INTERRUPT_ENABLED);
e109374f
FF
1024 break;
1025 case PHY_HALTED:
1026 if (phydev->link) {
1027 phydev->link = 0;
1028 netif_carrier_off(phydev->attached_dev);
00db8189 1029 phydev->adjust_link(phydev->attached_dev);
6e14a5ee 1030 do_suspend = true;
e109374f
FF
1031 }
1032 break;
1033 case PHY_RESUMING:
e109374f
FF
1034 if (AUTONEG_ENABLE == phydev->autoneg) {
1035 err = phy_aneg_done(phydev);
1036 if (err < 0)
00db8189
AF
1037 break;
1038
e109374f 1039 /* err > 0 if AN is done.
2f53e904
SS
1040 * Otherwise, it's 0, and we're still waiting for AN
1041 */
e109374f 1042 if (err > 0) {
42caa074
WF
1043 err = phy_read_status(phydev);
1044 if (err)
1045 break;
1046
1047 if (phydev->link) {
1048 phydev->state = PHY_RUNNING;
1049 netif_carrier_on(phydev->attached_dev);
2f53e904 1050 } else {
42caa074 1051 phydev->state = PHY_NOLINK;
2f53e904 1052 }
42caa074 1053 phydev->adjust_link(phydev->attached_dev);
e109374f
FF
1054 } else {
1055 phydev->state = PHY_AN;
1056 phydev->link_timeout = PHY_AN_TIMEOUT;
42caa074 1057 }
e109374f
FF
1058 } else {
1059 err = phy_read_status(phydev);
1060 if (err)
1061 break;
1062
1063 if (phydev->link) {
1064 phydev->state = PHY_RUNNING;
1065 netif_carrier_on(phydev->attached_dev);
2f53e904 1066 } else {
e109374f 1067 phydev->state = PHY_NOLINK;
2f53e904 1068 }
e109374f
FF
1069 phydev->adjust_link(phydev->attached_dev);
1070 }
1071 break;
00db8189
AF
1072 }
1073
35b5f6b1 1074 mutex_unlock(&phydev->lock);
00db8189
AF
1075
1076 if (needs_aneg)
1077 err = phy_start_aneg(phydev);
6e14a5ee 1078 else if (do_suspend)
be9dad1f
SH
1079 phy_suspend(phydev);
1080
00db8189
AF
1081 if (err < 0)
1082 phy_error(phydev);
1083
72ba48be
AL
1084 phydev_dbg(phydev, "PHY state change %s -> %s\n",
1085 phy_state_to_str(old_state),
1086 phy_state_to_str(phydev->state));
3e2186e0 1087
d5c3d846
FF
1088 /* Only re-schedule a PHY state machine change if we are polling the
1089 * PHY, if PHY_IGNORE_INTERRUPT is set, then we will be moving
1090 * between states from phy_mac_interrupt()
1091 */
1092 if (phydev->irq == PHY_POLL)
1093 queue_delayed_work(system_power_efficient_wq, &phydev->state_queue,
1094 PHY_STATE_TIME * HZ);
35b5f6b1 1095}
a59a4d19 1096
5ea94e76
FF
1097void phy_mac_interrupt(struct phy_device *phydev, int new_link)
1098{
5ea94e76 1099 phydev->link = new_link;
deccd16f
FF
1100
1101 /* Trigger a state machine change */
1102 queue_work(system_power_efficient_wq, &phydev->phy_queue);
5ea94e76
FF
1103}
1104EXPORT_SYMBOL(phy_mac_interrupt);
1105
a59a4d19
GC
1106static inline void mmd_phy_indirect(struct mii_bus *bus, int prtad, int devad,
1107 int addr)
1108{
1109 /* Write the desired MMD Devad */
1110 bus->write(bus, addr, MII_MMD_CTRL, devad);
1111
1112 /* Write the desired MMD register address */
1113 bus->write(bus, addr, MII_MMD_DATA, prtad);
1114
1115 /* Select the Function : DATA with no post increment */
1116 bus->write(bus, addr, MII_MMD_CTRL, (devad | MII_MMD_CTRL_NOINCR));
1117}
1118
1119/**
1120 * phy_read_mmd_indirect - reads data from the MMD registers
0c1d77df 1121 * @phydev: The PHY device bus
a59a4d19
GC
1122 * @prtad: MMD Address
1123 * @devad: MMD DEVAD
a59a4d19
GC
1124 *
1125 * Description: it reads data from the MMD registers (clause 22 to access to
1126 * clause 45) of the specified phy address.
1127 * To read these register we have:
1128 * 1) Write reg 13 // DEVAD
1129 * 2) Write reg 14 // MMD Address
1130 * 3) Write reg 13 // MMD Data Command for MMD DEVAD
1131 * 3) Read reg 14 // Read MMD data
1132 */
053e7e16 1133int phy_read_mmd_indirect(struct phy_device *phydev, int prtad, int devad)
a59a4d19 1134{
0c1d77df 1135 struct phy_driver *phydrv = phydev->drv;
e5a03bfd 1136 int addr = phydev->mdio.addr;
0c1d77df 1137 int value = -1;
a59a4d19 1138
ef899c07 1139 if (!phydrv->read_mmd_indirect) {
e5a03bfd 1140 struct mii_bus *bus = phydev->mdio.bus;
05a7f582
RK
1141
1142 mutex_lock(&bus->mdio_lock);
1143 mmd_phy_indirect(bus, prtad, devad, addr);
0c1d77df
VB
1144
1145 /* Read the content of the MMD's selected register */
05a7f582
RK
1146 value = bus->read(bus, addr, MII_MMD_DATA);
1147 mutex_unlock(&bus->mdio_lock);
0c1d77df
VB
1148 } else {
1149 value = phydrv->read_mmd_indirect(phydev, prtad, devad, addr);
1150 }
1151 return value;
a59a4d19 1152}
66ce7fb9 1153EXPORT_SYMBOL(phy_read_mmd_indirect);
a59a4d19
GC
1154
1155/**
1156 * phy_write_mmd_indirect - writes data to the MMD registers
0c1d77df 1157 * @phydev: The PHY device
a59a4d19
GC
1158 * @prtad: MMD Address
1159 * @devad: MMD DEVAD
a59a4d19
GC
1160 * @data: data to write in the MMD register
1161 *
1162 * Description: Write data from the MMD registers of the specified
1163 * phy address.
1164 * To write these register we have:
1165 * 1) Write reg 13 // DEVAD
1166 * 2) Write reg 14 // MMD Address
1167 * 3) Write reg 13 // MMD Data Command for MMD DEVAD
1168 * 3) Write reg 14 // Write MMD data
1169 */
66ce7fb9 1170void phy_write_mmd_indirect(struct phy_device *phydev, int prtad,
053e7e16 1171 int devad, u32 data)
a59a4d19 1172{
0c1d77df 1173 struct phy_driver *phydrv = phydev->drv;
e5a03bfd 1174 int addr = phydev->mdio.addr;
a59a4d19 1175
ef899c07 1176 if (!phydrv->write_mmd_indirect) {
e5a03bfd 1177 struct mii_bus *bus = phydev->mdio.bus;
05a7f582
RK
1178
1179 mutex_lock(&bus->mdio_lock);
1180 mmd_phy_indirect(bus, prtad, devad, addr);
0c1d77df
VB
1181
1182 /* Write the data into MMD's selected register */
05a7f582
RK
1183 bus->write(bus, addr, MII_MMD_DATA, data);
1184 mutex_unlock(&bus->mdio_lock);
0c1d77df
VB
1185 } else {
1186 phydrv->write_mmd_indirect(phydev, prtad, devad, addr, data);
1187 }
a59a4d19 1188}
66ce7fb9 1189EXPORT_SYMBOL(phy_write_mmd_indirect);
a59a4d19 1190
a59a4d19
GC
1191/**
1192 * phy_init_eee - init and check the EEE feature
1193 * @phydev: target phy_device struct
1194 * @clk_stop_enable: PHY may stop the clock during LPI
1195 *
1196 * Description: it checks if the Energy-Efficient Ethernet (EEE)
1197 * is supported by looking at the MMD registers 3.20 and 7.60/61
1198 * and it programs the MMD register 3.0 setting the "Clock stop enable"
1199 * bit if required.
1200 */
1201int phy_init_eee(struct phy_device *phydev, bool clk_stop_enable)
1202{
a59a4d19
GC
1203 /* According to 802.3az,the EEE is supported only in full duplex-mode.
1204 * Also EEE feature is active when core is operating with MII, GMII
7e140696
FF
1205 * or RGMII (all kinds). Internal PHYs are also allowed to proceed and
1206 * should return an error if they do not support EEE.
a59a4d19
GC
1207 */
1208 if ((phydev->duplex == DUPLEX_FULL) &&
1209 ((phydev->interface == PHY_INTERFACE_MODE_MII) ||
1210 (phydev->interface == PHY_INTERFACE_MODE_GMII) ||
32a64161 1211 phy_interface_is_rgmii(phydev) ||
a9f63095 1212 phy_is_internal(phydev))) {
a59a4d19
GC
1213 int eee_lp, eee_cap, eee_adv;
1214 u32 lp, cap, adv;
4ae6e50c 1215 int status;
a59a4d19
GC
1216
1217 /* Read phy status to properly get the right settings */
1218 status = phy_read_status(phydev);
1219 if (status)
1220 return status;
1221
1222 /* First check if the EEE ability is supported */
0c1d77df 1223 eee_cap = phy_read_mmd_indirect(phydev, MDIO_PCS_EEE_ABLE,
053e7e16 1224 MDIO_MMD_PCS);
7a4cecf7
GC
1225 if (eee_cap <= 0)
1226 goto eee_exit_err;
a59a4d19 1227
b32607dd 1228 cap = mmd_eee_cap_to_ethtool_sup_t(eee_cap);
a59a4d19 1229 if (!cap)
7a4cecf7 1230 goto eee_exit_err;
a59a4d19
GC
1231
1232 /* Check which link settings negotiated and verify it in
1233 * the EEE advertising registers.
1234 */
0c1d77df 1235 eee_lp = phy_read_mmd_indirect(phydev, MDIO_AN_EEE_LPABLE,
053e7e16 1236 MDIO_MMD_AN);
7a4cecf7
GC
1237 if (eee_lp <= 0)
1238 goto eee_exit_err;
a59a4d19 1239
0c1d77df 1240 eee_adv = phy_read_mmd_indirect(phydev, MDIO_AN_EEE_ADV,
053e7e16 1241 MDIO_MMD_AN);
7a4cecf7
GC
1242 if (eee_adv <= 0)
1243 goto eee_exit_err;
a59a4d19 1244
b32607dd
AB
1245 adv = mmd_eee_adv_to_ethtool_adv_t(eee_adv);
1246 lp = mmd_eee_adv_to_ethtool_adv_t(eee_lp);
54da5a8b 1247 if (!phy_check_valid(phydev->speed, phydev->duplex, lp & adv))
7a4cecf7 1248 goto eee_exit_err;
a59a4d19
GC
1249
1250 if (clk_stop_enable) {
1251 /* Configure the PHY to stop receiving xMII
1252 * clock while it is signaling LPI.
1253 */
0c1d77df 1254 int val = phy_read_mmd_indirect(phydev, MDIO_CTRL1,
053e7e16 1255 MDIO_MMD_PCS);
a59a4d19
GC
1256 if (val < 0)
1257 return val;
1258
1259 val |= MDIO_PCS_CTRL1_CLKSTOP_EN;
0c1d77df 1260 phy_write_mmd_indirect(phydev, MDIO_CTRL1,
053e7e16 1261 MDIO_MMD_PCS, val);
a59a4d19
GC
1262 }
1263
e62a768f 1264 return 0; /* EEE supported */
a59a4d19 1265 }
7a4cecf7 1266eee_exit_err:
e62a768f 1267 return -EPROTONOSUPPORT;
a59a4d19
GC
1268}
1269EXPORT_SYMBOL(phy_init_eee);
1270
1271/**
1272 * phy_get_eee_err - report the EEE wake error count
1273 * @phydev: target phy_device struct
1274 *
1275 * Description: it is to report the number of time where the PHY
1276 * failed to complete its normal wake sequence.
1277 */
1278int phy_get_eee_err(struct phy_device *phydev)
1279{
053e7e16 1280 return phy_read_mmd_indirect(phydev, MDIO_PCS_EEE_WK_ERR, MDIO_MMD_PCS);
a59a4d19
GC
1281}
1282EXPORT_SYMBOL(phy_get_eee_err);
1283
1284/**
1285 * phy_ethtool_get_eee - get EEE supported and status
1286 * @phydev: target phy_device struct
1287 * @data: ethtool_eee data
1288 *
1289 * Description: it reportes the Supported/Advertisement/LP Advertisement
1290 * capabilities.
1291 */
1292int phy_ethtool_get_eee(struct phy_device *phydev, struct ethtool_eee *data)
1293{
1294 int val;
1295
1296 /* Get Supported EEE */
053e7e16 1297 val = phy_read_mmd_indirect(phydev, MDIO_PCS_EEE_ABLE, MDIO_MMD_PCS);
a59a4d19
GC
1298 if (val < 0)
1299 return val;
b32607dd 1300 data->supported = mmd_eee_cap_to_ethtool_sup_t(val);
a59a4d19
GC
1301
1302 /* Get advertisement EEE */
053e7e16 1303 val = phy_read_mmd_indirect(phydev, MDIO_AN_EEE_ADV, MDIO_MMD_AN);
a59a4d19
GC
1304 if (val < 0)
1305 return val;
b32607dd 1306 data->advertised = mmd_eee_adv_to_ethtool_adv_t(val);
a59a4d19
GC
1307
1308 /* Get LP advertisement EEE */
053e7e16 1309 val = phy_read_mmd_indirect(phydev, MDIO_AN_EEE_LPABLE, MDIO_MMD_AN);
a59a4d19
GC
1310 if (val < 0)
1311 return val;
b32607dd 1312 data->lp_advertised = mmd_eee_adv_to_ethtool_adv_t(val);
a59a4d19
GC
1313
1314 return 0;
1315}
1316EXPORT_SYMBOL(phy_ethtool_get_eee);
1317
1318/**
1319 * phy_ethtool_set_eee - set EEE supported and status
1320 * @phydev: target phy_device struct
1321 * @data: ethtool_eee data
1322 *
1323 * Description: it is to program the Advertisement EEE register.
1324 */
1325int phy_ethtool_set_eee(struct phy_device *phydev, struct ethtool_eee *data)
1326{
553fe92b 1327 int val = ethtool_adv_to_mmd_eee_adv_t(data->advertised);
a59a4d19 1328
053e7e16 1329 phy_write_mmd_indirect(phydev, MDIO_AN_EEE_ADV, MDIO_MMD_AN, val);
a59a4d19
GC
1330
1331 return 0;
1332}
1333EXPORT_SYMBOL(phy_ethtool_set_eee);
42e836eb
MS
1334
1335int phy_ethtool_set_wol(struct phy_device *phydev, struct ethtool_wolinfo *wol)
1336{
1337 if (phydev->drv->set_wol)
1338 return phydev->drv->set_wol(phydev, wol);
1339
1340 return -EOPNOTSUPP;
1341}
1342EXPORT_SYMBOL(phy_ethtool_set_wol);
1343
1344void phy_ethtool_get_wol(struct phy_device *phydev, struct ethtool_wolinfo *wol)
1345{
1346 if (phydev->drv->get_wol)
1347 phydev->drv->get_wol(phydev, wol);
1348}
1349EXPORT_SYMBOL(phy_ethtool_get_wol);
9d9a77ce
PR
1350
1351int phy_ethtool_get_link_ksettings(struct net_device *ndev,
1352 struct ethtool_link_ksettings *cmd)
1353{
1354 struct phy_device *phydev = ndev->phydev;
1355
1356 if (!phydev)
1357 return -ENODEV;
1358
1359 return phy_ethtool_ksettings_get(phydev, cmd);
1360}
1361EXPORT_SYMBOL(phy_ethtool_get_link_ksettings);
1362
1363int phy_ethtool_set_link_ksettings(struct net_device *ndev,
1364 const struct ethtool_link_ksettings *cmd)
1365{
1366 struct phy_device *phydev = ndev->phydev;
1367
1368 if (!phydev)
1369 return -ENODEV;
1370
1371 return phy_ethtool_ksettings_set(phydev, cmd);
1372}
1373EXPORT_SYMBOL(phy_ethtool_set_link_ksettings);
This page took 1.31229 seconds and 5 git commands to generate.