Merge remote-tracking branch 'unicore32/unicore32'
[deliverable/linux.git] / drivers / net / phy / phy.c
CommitLineData
2f53e904 1/* Framework for configuring and reading PHY devices
00db8189
AF
2 * Based on code in sungem_phy.c and gianfar_phy.c
3 *
4 * Author: Andy Fleming
5 *
6 * Copyright (c) 2004 Freescale Semiconductor, Inc.
0ac49527 7 * Copyright (c) 2006, 2007 Maciej W. Rozycki
00db8189
AF
8 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms of the GNU General Public License as published by the
11 * Free Software Foundation; either version 2 of the License, or (at your
12 * option) any later version.
13 *
14 */
8d242488
JP
15
16#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
17
00db8189 18#include <linux/kernel.h>
00db8189
AF
19#include <linux/string.h>
20#include <linux/errno.h>
21#include <linux/unistd.h>
00db8189 22#include <linux/interrupt.h>
00db8189
AF
23#include <linux/delay.h>
24#include <linux/netdevice.h>
25#include <linux/etherdevice.h>
26#include <linux/skbuff.h>
00db8189
AF
27#include <linux/mm.h>
28#include <linux/module.h>
00db8189
AF
29#include <linux/mii.h>
30#include <linux/ethtool.h>
31#include <linux/phy.h>
3c3070d7
MR
32#include <linux/timer.h>
33#include <linux/workqueue.h>
a59a4d19 34#include <linux/mdio.h>
2f53e904
SS
35#include <linux/io.h>
36#include <linux/uaccess.h>
60063497 37#include <linux/atomic.h>
2f53e904 38
00db8189 39#include <asm/irq.h>
00db8189 40
766d1d38
FF
41static const char *phy_speed_to_str(int speed)
42{
43 switch (speed) {
44 case SPEED_10:
45 return "10Mbps";
46 case SPEED_100:
47 return "100Mbps";
48 case SPEED_1000:
49 return "1Gbps";
50 case SPEED_2500:
51 return "2.5Gbps";
52 case SPEED_10000:
53 return "10Gbps";
54 case SPEED_UNKNOWN:
55 return "Unknown";
56 default:
57 return "Unsupported (update phy.c)";
58 }
59}
60
3e2186e0
FF
61#define PHY_STATE_STR(_state) \
62 case PHY_##_state: \
63 return __stringify(_state); \
64
65static const char *phy_state_to_str(enum phy_state st)
66{
67 switch (st) {
68 PHY_STATE_STR(DOWN)
69 PHY_STATE_STR(STARTING)
70 PHY_STATE_STR(READY)
71 PHY_STATE_STR(PENDING)
72 PHY_STATE_STR(UP)
73 PHY_STATE_STR(AN)
74 PHY_STATE_STR(RUNNING)
75 PHY_STATE_STR(NOLINK)
76 PHY_STATE_STR(FORCING)
77 PHY_STATE_STR(CHANGELINK)
78 PHY_STATE_STR(HALTED)
79 PHY_STATE_STR(RESUMING)
80 }
81
82 return NULL;
83}
84
85
b3df0da8
RD
86/**
87 * phy_print_status - Convenience function to print out the current phy status
88 * @phydev: the phy_device struct
e1393456
AF
89 */
90void phy_print_status(struct phy_device *phydev)
91{
2f53e904 92 if (phydev->link) {
df40cc88 93 netdev_info(phydev->attached_dev,
766d1d38
FF
94 "Link is Up - %s/%s - flow control %s\n",
95 phy_speed_to_str(phydev->speed),
df40cc88
FF
96 DUPLEX_FULL == phydev->duplex ? "Full" : "Half",
97 phydev->pause ? "rx/tx" : "off");
2f53e904 98 } else {
43b6329f 99 netdev_info(phydev->attached_dev, "Link is Down\n");
2f53e904 100 }
e1393456
AF
101}
102EXPORT_SYMBOL(phy_print_status);
00db8189 103
b3df0da8
RD
104/**
105 * phy_clear_interrupt - Ack the phy device's interrupt
106 * @phydev: the phy_device struct
107 *
108 * If the @phydev driver has an ack_interrupt function, call it to
109 * ack and clear the phy device's interrupt.
110 *
ad033506 111 * Returns 0 on success or < 0 on error.
b3df0da8 112 */
89ff05ec 113static int phy_clear_interrupt(struct phy_device *phydev)
00db8189 114{
00db8189 115 if (phydev->drv->ack_interrupt)
e62a768f 116 return phydev->drv->ack_interrupt(phydev);
00db8189 117
e62a768f 118 return 0;
00db8189
AF
119}
120
b3df0da8
RD
121/**
122 * phy_config_interrupt - configure the PHY device for the requested interrupts
123 * @phydev: the phy_device struct
124 * @interrupts: interrupt flags to configure for this @phydev
125 *
ad033506 126 * Returns 0 on success or < 0 on error.
b3df0da8 127 */
89ff05ec 128static int phy_config_interrupt(struct phy_device *phydev, u32 interrupts)
00db8189 129{
00db8189
AF
130 phydev->interrupts = interrupts;
131 if (phydev->drv->config_intr)
e62a768f 132 return phydev->drv->config_intr(phydev);
00db8189 133
e62a768f 134 return 0;
00db8189
AF
135}
136
137
b3df0da8
RD
138/**
139 * phy_aneg_done - return auto-negotiation status
140 * @phydev: target phy_device struct
00db8189 141 *
76a423a3
FF
142 * Description: Return the auto-negotiation status from this @phydev
143 * Returns > 0 on success or < 0 on error. 0 means that auto-negotiation
144 * is still pending.
00db8189
AF
145 */
146static inline int phy_aneg_done(struct phy_device *phydev)
147{
76a423a3
FF
148 if (phydev->drv->aneg_done)
149 return phydev->drv->aneg_done(phydev);
150
a9fa6e6a 151 return genphy_aneg_done(phydev);
00db8189
AF
152}
153
00db8189 154/* A structure for mapping a particular speed and duplex
2f53e904
SS
155 * combination to a particular SUPPORTED and ADVERTISED value
156 */
00db8189
AF
157struct phy_setting {
158 int speed;
159 int duplex;
160 u32 setting;
161};
162
163/* A mapping of all SUPPORTED settings to speed/duplex */
f71e1309 164static const struct phy_setting settings[] = {
00db8189 165 {
3e707706
LT
166 .speed = SPEED_10000,
167 .duplex = DUPLEX_FULL,
168 .setting = SUPPORTED_10000baseKR_Full,
169 },
170 {
171 .speed = SPEED_10000,
172 .duplex = DUPLEX_FULL,
173 .setting = SUPPORTED_10000baseKX4_Full,
174 },
175 {
176 .speed = SPEED_10000,
00db8189
AF
177 .duplex = DUPLEX_FULL,
178 .setting = SUPPORTED_10000baseT_Full,
179 },
3e707706
LT
180 {
181 .speed = SPEED_2500,
182 .duplex = DUPLEX_FULL,
183 .setting = SUPPORTED_2500baseX_Full,
184 },
185 {
186 .speed = SPEED_1000,
187 .duplex = DUPLEX_FULL,
188 .setting = SUPPORTED_1000baseKX_Full,
189 },
00db8189
AF
190 {
191 .speed = SPEED_1000,
192 .duplex = DUPLEX_FULL,
193 .setting = SUPPORTED_1000baseT_Full,
194 },
195 {
196 .speed = SPEED_1000,
197 .duplex = DUPLEX_HALF,
198 .setting = SUPPORTED_1000baseT_Half,
199 },
200 {
201 .speed = SPEED_100,
202 .duplex = DUPLEX_FULL,
203 .setting = SUPPORTED_100baseT_Full,
204 },
205 {
206 .speed = SPEED_100,
207 .duplex = DUPLEX_HALF,
208 .setting = SUPPORTED_100baseT_Half,
209 },
210 {
211 .speed = SPEED_10,
212 .duplex = DUPLEX_FULL,
213 .setting = SUPPORTED_10baseT_Full,
214 },
215 {
216 .speed = SPEED_10,
217 .duplex = DUPLEX_HALF,
218 .setting = SUPPORTED_10baseT_Half,
219 },
220};
221
ff8ac609 222#define MAX_NUM_SETTINGS ARRAY_SIZE(settings)
00db8189 223
b3df0da8
RD
224/**
225 * phy_find_setting - find a PHY settings array entry that matches speed & duplex
226 * @speed: speed to match
227 * @duplex: duplex to match
00db8189 228 *
b3df0da8 229 * Description: Searches the settings array for the setting which
00db8189
AF
230 * matches the desired speed and duplex, and returns the index
231 * of that setting. Returns the index of the last setting if
232 * none of the others match.
233 */
4ae6e50c 234static inline unsigned int phy_find_setting(int speed, int duplex)
00db8189 235{
4ae6e50c 236 unsigned int idx = 0;
00db8189
AF
237
238 while (idx < ARRAY_SIZE(settings) &&
2f53e904 239 (settings[idx].speed != speed || settings[idx].duplex != duplex))
00db8189
AF
240 idx++;
241
242 return idx < MAX_NUM_SETTINGS ? idx : MAX_NUM_SETTINGS - 1;
243}
244
b3df0da8
RD
245/**
246 * phy_find_valid - find a PHY setting that matches the requested features mask
247 * @idx: The first index in settings[] to search
248 * @features: A mask of the valid settings
00db8189 249 *
b3df0da8 250 * Description: Returns the index of the first valid setting less
00db8189
AF
251 * than or equal to the one pointed to by idx, as determined by
252 * the mask in features. Returns the index of the last setting
253 * if nothing else matches.
254 */
4ae6e50c 255static inline unsigned int phy_find_valid(unsigned int idx, u32 features)
00db8189
AF
256{
257 while (idx < MAX_NUM_SETTINGS && !(settings[idx].setting & features))
258 idx++;
259
260 return idx < MAX_NUM_SETTINGS ? idx : MAX_NUM_SETTINGS - 1;
261}
262
54da5a8b
GR
263/**
264 * phy_check_valid - check if there is a valid PHY setting which matches
265 * speed, duplex, and feature mask
266 * @speed: speed to match
267 * @duplex: duplex to match
268 * @features: A mask of the valid settings
269 *
270 * Description: Returns true if there is a valid setting, false otherwise.
271 */
272static inline bool phy_check_valid(int speed, int duplex, u32 features)
273{
274 unsigned int idx;
275
276 idx = phy_find_valid(phy_find_setting(speed, duplex), features);
277
278 return settings[idx].speed == speed && settings[idx].duplex == duplex &&
279 (settings[idx].setting & features);
280}
281
b3df0da8
RD
282/**
283 * phy_sanitize_settings - make sure the PHY is set to supported speed and duplex
284 * @phydev: the target phy_device struct
00db8189 285 *
b3df0da8 286 * Description: Make sure the PHY is set to supported speeds and
00db8189 287 * duplexes. Drop down by one in this order: 1000/FULL,
b3df0da8 288 * 1000/HALF, 100/FULL, 100/HALF, 10/FULL, 10/HALF.
00db8189 289 */
89ff05ec 290static void phy_sanitize_settings(struct phy_device *phydev)
00db8189
AF
291{
292 u32 features = phydev->supported;
4ae6e50c 293 unsigned int idx;
00db8189
AF
294
295 /* Sanitize settings based on PHY capabilities */
296 if ((features & SUPPORTED_Autoneg) == 0)
163642a2 297 phydev->autoneg = AUTONEG_DISABLE;
00db8189
AF
298
299 idx = phy_find_valid(phy_find_setting(phydev->speed, phydev->duplex),
300 features);
301
302 phydev->speed = settings[idx].speed;
303 phydev->duplex = settings[idx].duplex;
304}
00db8189 305
b3df0da8
RD
306/**
307 * phy_ethtool_sset - generic ethtool sset function, handles all the details
308 * @phydev: target phy_device struct
309 * @cmd: ethtool_cmd
00db8189
AF
310 *
311 * A few notes about parameter checking:
312 * - We don't set port or transceiver, so we don't care what they
313 * were set to.
314 * - phy_start_aneg() will make sure forced settings are sane, and
315 * choose the next best ones from the ones selected, so we don't
b3df0da8 316 * care if ethtool tries to give us bad values.
00db8189
AF
317 */
318int phy_ethtool_sset(struct phy_device *phydev, struct ethtool_cmd *cmd)
319{
25db0338
DD
320 u32 speed = ethtool_cmd_speed(cmd);
321
e5a03bfd 322 if (cmd->phy_address != phydev->mdio.addr)
00db8189
AF
323 return -EINVAL;
324
2f53e904 325 /* We make sure that we don't pass unsupported values in to the PHY */
00db8189
AF
326 cmd->advertising &= phydev->supported;
327
328 /* Verify the settings we care about. */
329 if (cmd->autoneg != AUTONEG_ENABLE && cmd->autoneg != AUTONEG_DISABLE)
330 return -EINVAL;
331
332 if (cmd->autoneg == AUTONEG_ENABLE && cmd->advertising == 0)
333 return -EINVAL;
334
8e95a202 335 if (cmd->autoneg == AUTONEG_DISABLE &&
25db0338
DD
336 ((speed != SPEED_1000 &&
337 speed != SPEED_100 &&
338 speed != SPEED_10) ||
8e95a202
JP
339 (cmd->duplex != DUPLEX_HALF &&
340 cmd->duplex != DUPLEX_FULL)))
00db8189
AF
341 return -EINVAL;
342
343 phydev->autoneg = cmd->autoneg;
344
25db0338 345 phydev->speed = speed;
00db8189
AF
346
347 phydev->advertising = cmd->advertising;
348
349 if (AUTONEG_ENABLE == cmd->autoneg)
350 phydev->advertising |= ADVERTISED_Autoneg;
351 else
352 phydev->advertising &= ~ADVERTISED_Autoneg;
353
354 phydev->duplex = cmd->duplex;
355
634ec36c
DT
356 phydev->mdix = cmd->eth_tp_mdix_ctrl;
357
00db8189
AF
358 /* Restart the PHY */
359 phy_start_aneg(phydev);
360
361 return 0;
362}
9f6d55d0 363EXPORT_SYMBOL(phy_ethtool_sset);
00db8189 364
2d55173e
PR
365int phy_ethtool_ksettings_set(struct phy_device *phydev,
366 const struct ethtool_link_ksettings *cmd)
367{
368 u8 autoneg = cmd->base.autoneg;
369 u8 duplex = cmd->base.duplex;
370 u32 speed = cmd->base.speed;
371 u32 advertising;
372
373 if (cmd->base.phy_address != phydev->mdio.addr)
374 return -EINVAL;
375
376 ethtool_convert_link_mode_to_legacy_u32(&advertising,
377 cmd->link_modes.advertising);
378
379 /* We make sure that we don't pass unsupported values in to the PHY */
380 advertising &= phydev->supported;
381
382 /* Verify the settings we care about. */
383 if (autoneg != AUTONEG_ENABLE && autoneg != AUTONEG_DISABLE)
384 return -EINVAL;
385
386 if (autoneg == AUTONEG_ENABLE && advertising == 0)
387 return -EINVAL;
388
389 if (autoneg == AUTONEG_DISABLE &&
390 ((speed != SPEED_1000 &&
391 speed != SPEED_100 &&
392 speed != SPEED_10) ||
393 (duplex != DUPLEX_HALF &&
394 duplex != DUPLEX_FULL)))
395 return -EINVAL;
396
397 phydev->autoneg = autoneg;
398
399 phydev->speed = speed;
400
401 phydev->advertising = advertising;
402
403 if (autoneg == AUTONEG_ENABLE)
404 phydev->advertising |= ADVERTISED_Autoneg;
405 else
406 phydev->advertising &= ~ADVERTISED_Autoneg;
407
408 phydev->duplex = duplex;
409
410 phydev->mdix = cmd->base.eth_tp_mdix_ctrl;
411
412 /* Restart the PHY */
413 phy_start_aneg(phydev);
414
415 return 0;
416}
417EXPORT_SYMBOL(phy_ethtool_ksettings_set);
418
00db8189
AF
419int phy_ethtool_gset(struct phy_device *phydev, struct ethtool_cmd *cmd)
420{
421 cmd->supported = phydev->supported;
422
423 cmd->advertising = phydev->advertising;
114002bc 424 cmd->lp_advertising = phydev->lp_advertising;
00db8189 425
70739497 426 ethtool_cmd_speed_set(cmd, phydev->speed);
00db8189 427 cmd->duplex = phydev->duplex;
c88838ce
FF
428 if (phydev->interface == PHY_INTERFACE_MODE_MOCA)
429 cmd->port = PORT_BNC;
430 else
431 cmd->port = PORT_MII;
e5a03bfd 432 cmd->phy_address = phydev->mdio.addr;
4284b6a5
FF
433 cmd->transceiver = phy_is_internal(phydev) ?
434 XCVR_INTERNAL : XCVR_EXTERNAL;
00db8189 435 cmd->autoneg = phydev->autoneg;
239aa55b 436 cmd->eth_tp_mdix_ctrl = phydev->mdix;
00db8189
AF
437
438 return 0;
439}
9f6d55d0 440EXPORT_SYMBOL(phy_ethtool_gset);
2d55173e
PR
441
442int phy_ethtool_ksettings_get(struct phy_device *phydev,
443 struct ethtool_link_ksettings *cmd)
444{
445 ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
446 phydev->supported);
447
448 ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
449 phydev->advertising);
450
451 ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.lp_advertising,
452 phydev->lp_advertising);
453
454 cmd->base.speed = phydev->speed;
455 cmd->base.duplex = phydev->duplex;
456 if (phydev->interface == PHY_INTERFACE_MODE_MOCA)
457 cmd->base.port = PORT_BNC;
458 else
459 cmd->base.port = PORT_MII;
460
461 cmd->base.phy_address = phydev->mdio.addr;
462 cmd->base.autoneg = phydev->autoneg;
463 cmd->base.eth_tp_mdix_ctrl = phydev->mdix;
464
465 return 0;
466}
467EXPORT_SYMBOL(phy_ethtool_ksettings_get);
00db8189 468
b3df0da8
RD
469/**
470 * phy_mii_ioctl - generic PHY MII ioctl interface
471 * @phydev: the phy_device struct
00c7d920 472 * @ifr: &struct ifreq for socket ioctl's
b3df0da8
RD
473 * @cmd: ioctl cmd to execute
474 *
475 * Note that this function is currently incompatible with the
00db8189 476 * PHYCONTROL layer. It changes registers without regard to
b3df0da8 477 * current state. Use at own risk.
00db8189 478 */
2f53e904 479int phy_mii_ioctl(struct phy_device *phydev, struct ifreq *ifr, int cmd)
00db8189 480{
28b04113 481 struct mii_ioctl_data *mii_data = if_mii(ifr);
00db8189 482 u16 val = mii_data->val_in;
79ce0477 483 bool change_autoneg = false;
00db8189
AF
484
485 switch (cmd) {
486 case SIOCGMIIPHY:
e5a03bfd 487 mii_data->phy_id = phydev->mdio.addr;
c6d6a511
LB
488 /* fall through */
489
00db8189 490 case SIOCGMIIREG:
e5a03bfd
AL
491 mii_data->val_out = mdiobus_read(phydev->mdio.bus,
492 mii_data->phy_id,
af1dc13e 493 mii_data->reg_num);
e62a768f 494 return 0;
00db8189
AF
495
496 case SIOCSMIIREG:
e5a03bfd 497 if (mii_data->phy_id == phydev->mdio.addr) {
e109374f 498 switch (mii_data->reg_num) {
00db8189 499 case MII_BMCR:
79ce0477
BH
500 if ((val & (BMCR_RESET | BMCR_ANENABLE)) == 0) {
501 if (phydev->autoneg == AUTONEG_ENABLE)
502 change_autoneg = true;
00db8189 503 phydev->autoneg = AUTONEG_DISABLE;
79ce0477
BH
504 if (val & BMCR_FULLDPLX)
505 phydev->duplex = DUPLEX_FULL;
506 else
507 phydev->duplex = DUPLEX_HALF;
508 if (val & BMCR_SPEED1000)
509 phydev->speed = SPEED_1000;
510 else if (val & BMCR_SPEED100)
511 phydev->speed = SPEED_100;
512 else phydev->speed = SPEED_10;
513 }
514 else {
515 if (phydev->autoneg == AUTONEG_DISABLE)
516 change_autoneg = true;
00db8189 517 phydev->autoneg = AUTONEG_ENABLE;
79ce0477 518 }
00db8189
AF
519 break;
520 case MII_ADVERTISE:
79ce0477
BH
521 phydev->advertising = mii_adv_to_ethtool_adv_t(val);
522 change_autoneg = true;
00db8189
AF
523 break;
524 default:
525 /* do nothing */
526 break;
527 }
528 }
529
e5a03bfd 530 mdiobus_write(phydev->mdio.bus, mii_data->phy_id,
af1dc13e
PK
531 mii_data->reg_num, val);
532
e5a03bfd 533 if (mii_data->phy_id == phydev->mdio.addr &&
cf18b778 534 mii_data->reg_num == MII_BMCR &&
2613f95f 535 val & BMCR_RESET)
e62a768f 536 return phy_init_hw(phydev);
79ce0477
BH
537
538 if (change_autoneg)
539 return phy_start_aneg(phydev);
540
e62a768f 541 return 0;
dda93b48 542
c1f19b51
RC
543 case SIOCSHWTSTAMP:
544 if (phydev->drv->hwtstamp)
545 return phydev->drv->hwtstamp(phydev, ifr);
546 /* fall through */
547
dda93b48 548 default:
c6d6a511 549 return -EOPNOTSUPP;
00db8189 550 }
00db8189 551}
680e9fe9 552EXPORT_SYMBOL(phy_mii_ioctl);
00db8189 553
b3df0da8
RD
554/**
555 * phy_start_aneg - start auto-negotiation for this PHY device
556 * @phydev: the phy_device struct
e1393456 557 *
b3df0da8
RD
558 * Description: Sanitizes the settings (if we're not autonegotiating
559 * them), and then calls the driver's config_aneg function.
560 * If the PHYCONTROL Layer is operating, we change the state to
561 * reflect the beginning of Auto-negotiation or forcing.
e1393456
AF
562 */
563int phy_start_aneg(struct phy_device *phydev)
564{
565 int err;
566
35b5f6b1 567 mutex_lock(&phydev->lock);
e1393456
AF
568
569 if (AUTONEG_DISABLE == phydev->autoneg)
570 phy_sanitize_settings(phydev);
571
9b3320ef
BH
572 /* Invalidate LP advertising flags */
573 phydev->lp_advertising = 0;
574
e1393456 575 err = phydev->drv->config_aneg(phydev);
e1393456
AF
576 if (err < 0)
577 goto out_unlock;
578
579 if (phydev->state != PHY_HALTED) {
580 if (AUTONEG_ENABLE == phydev->autoneg) {
581 phydev->state = PHY_AN;
582 phydev->link_timeout = PHY_AN_TIMEOUT;
583 } else {
584 phydev->state = PHY_FORCING;
585 phydev->link_timeout = PHY_FORCE_TIMEOUT;
586 }
587 }
588
589out_unlock:
35b5f6b1 590 mutex_unlock(&phydev->lock);
e1393456
AF
591 return err;
592}
593EXPORT_SYMBOL(phy_start_aneg);
594
b3df0da8
RD
595/**
596 * phy_start_machine - start PHY state machine tracking
597 * @phydev: the phy_device struct
00db8189 598 *
b3df0da8 599 * Description: The PHY infrastructure can run a state machine
00db8189
AF
600 * which tracks whether the PHY is starting up, negotiating,
601 * etc. This function starts the timer which tracks the state
29935aeb
SS
602 * of the PHY. If you want to maintain your own state machine,
603 * do not call this function.
b3df0da8 604 */
29935aeb 605void phy_start_machine(struct phy_device *phydev)
00db8189 606{
bbb47bde 607 queue_delayed_work(system_power_efficient_wq, &phydev->state_queue, HZ);
00db8189
AF
608}
609
b3df0da8
RD
610/**
611 * phy_stop_machine - stop the PHY state machine tracking
612 * @phydev: target phy_device struct
00db8189 613 *
b3df0da8 614 * Description: Stops the state machine timer, sets the state to UP
817acf5e 615 * (unless it wasn't up yet). This function must be called BEFORE
00db8189
AF
616 * phy_detach.
617 */
618void phy_stop_machine(struct phy_device *phydev)
619{
a390d1f3 620 cancel_delayed_work_sync(&phydev->state_queue);
00db8189 621
35b5f6b1 622 mutex_lock(&phydev->lock);
00db8189
AF
623 if (phydev->state > PHY_UP)
624 phydev->state = PHY_UP;
35b5f6b1 625 mutex_unlock(&phydev->lock);
00db8189
AF
626}
627
b3df0da8
RD
628/**
629 * phy_error - enter HALTED state for this PHY device
630 * @phydev: target phy_device struct
00db8189
AF
631 *
632 * Moves the PHY to the HALTED state in response to a read
633 * or write error, and tells the controller the link is down.
634 * Must not be called from interrupt context, or while the
635 * phydev->lock is held.
636 */
9b9a8bfc 637static void phy_error(struct phy_device *phydev)
00db8189 638{
35b5f6b1 639 mutex_lock(&phydev->lock);
00db8189 640 phydev->state = PHY_HALTED;
35b5f6b1 641 mutex_unlock(&phydev->lock);
00db8189
AF
642}
643
b3df0da8
RD
644/**
645 * phy_interrupt - PHY interrupt handler
646 * @irq: interrupt line
647 * @phy_dat: phy_device pointer
e1393456 648 *
b3df0da8 649 * Description: When a PHY interrupt occurs, the handler disables
e1393456
AF
650 * interrupts, and schedules a work task to clear the interrupt.
651 */
7d12e780 652static irqreturn_t phy_interrupt(int irq, void *phy_dat)
e1393456
AF
653{
654 struct phy_device *phydev = phy_dat;
655
3c3070d7
MR
656 if (PHY_HALTED == phydev->state)
657 return IRQ_NONE; /* It can't be ours. */
658
e1393456
AF
659 /* The MDIO bus is not allowed to be written in interrupt
660 * context, so we need to disable the irq here. A work
661 * queue will write the PHY to disable and clear the
2f53e904
SS
662 * interrupt, and then reenable the irq line.
663 */
e1393456 664 disable_irq_nosync(irq);
0ac49527 665 atomic_inc(&phydev->irq_disable);
e1393456 666
bbb47bde 667 queue_work(system_power_efficient_wq, &phydev->phy_queue);
e1393456
AF
668
669 return IRQ_HANDLED;
670}
671
b3df0da8
RD
672/**
673 * phy_enable_interrupts - Enable the interrupts from the PHY side
674 * @phydev: target phy_device struct
675 */
89ff05ec 676static int phy_enable_interrupts(struct phy_device *phydev)
00db8189 677{
553fe92b 678 int err = phy_clear_interrupt(phydev);
00db8189 679
e1393456
AF
680 if (err < 0)
681 return err;
00db8189 682
553fe92b 683 return phy_config_interrupt(phydev, PHY_INTERRUPT_ENABLED);
00db8189 684}
00db8189 685
b3df0da8
RD
686/**
687 * phy_disable_interrupts - Disable the PHY interrupts from the PHY side
688 * @phydev: target phy_device struct
689 */
89ff05ec 690static int phy_disable_interrupts(struct phy_device *phydev)
00db8189
AF
691{
692 int err;
693
694 /* Disable PHY interrupts */
695 err = phy_config_interrupt(phydev, PHY_INTERRUPT_DISABLED);
00db8189
AF
696 if (err)
697 goto phy_err;
698
699 /* Clear the interrupt */
700 err = phy_clear_interrupt(phydev);
00db8189
AF
701 if (err)
702 goto phy_err;
703
704 return 0;
705
706phy_err:
707 phy_error(phydev);
708
709 return err;
710}
e1393456 711
b3df0da8
RD
712/**
713 * phy_start_interrupts - request and enable interrupts for a PHY device
714 * @phydev: target phy_device struct
e1393456 715 *
b3df0da8
RD
716 * Description: Request the interrupt for the given PHY.
717 * If this fails, then we set irq to PHY_POLL.
e1393456 718 * Otherwise, we enable the interrupts in the PHY.
e1393456 719 * This should only be called with a valid IRQ number.
b3df0da8 720 * Returns 0 on success or < 0 on error.
e1393456
AF
721 */
722int phy_start_interrupts(struct phy_device *phydev)
723{
0ac49527 724 atomic_set(&phydev->irq_disable, 0);
c3e70edd
XH
725 if (request_irq(phydev->irq, phy_interrupt,
726 IRQF_SHARED,
727 "phy_interrupt",
728 phydev) < 0) {
8d242488 729 pr_warn("%s: Can't get IRQ %d (PHY)\n",
e5a03bfd 730 phydev->mdio.bus->name, phydev->irq);
e1393456
AF
731 phydev->irq = PHY_POLL;
732 return 0;
733 }
734
e62a768f 735 return phy_enable_interrupts(phydev);
e1393456
AF
736}
737EXPORT_SYMBOL(phy_start_interrupts);
738
b3df0da8
RD
739/**
740 * phy_stop_interrupts - disable interrupts from a PHY device
741 * @phydev: target phy_device struct
742 */
e1393456
AF
743int phy_stop_interrupts(struct phy_device *phydev)
744{
553fe92b 745 int err = phy_disable_interrupts(phydev);
e1393456
AF
746
747 if (err)
748 phy_error(phydev);
749
0ac49527
MR
750 free_irq(phydev->irq, phydev);
751
2f53e904 752 /* Cannot call flush_scheduled_work() here as desired because
0ac49527
MR
753 * of rtnl_lock(), but we do not really care about what would
754 * be done, except from enable_irq(), so cancel any work
755 * possibly pending and take care of the matter below.
3c3070d7 756 */
28e53bdd 757 cancel_work_sync(&phydev->phy_queue);
2f53e904 758 /* If work indeed has been cancelled, disable_irq() will have
0ac49527
MR
759 * been left unbalanced from phy_interrupt() and enable_irq()
760 * has to be called so that other devices on the line work.
761 */
762 while (atomic_dec_return(&phydev->irq_disable) >= 0)
763 enable_irq(phydev->irq);
e1393456
AF
764
765 return err;
766}
767EXPORT_SYMBOL(phy_stop_interrupts);
768
b3df0da8
RD
769/**
770 * phy_change - Scheduled by the phy_interrupt/timer to handle PHY changes
771 * @work: work_struct that describes the work to be done
772 */
5ea94e76 773void phy_change(struct work_struct *work)
e1393456 774{
c4028958
DH
775 struct phy_device *phydev =
776 container_of(work, struct phy_device, phy_queue);
e1393456 777
deccd16f
FF
778 if (phy_interrupt_is_valid(phydev)) {
779 if (phydev->drv->did_interrupt &&
780 !phydev->drv->did_interrupt(phydev))
781 goto ignore;
a8729eb3 782
deccd16f
FF
783 if (phy_disable_interrupts(phydev))
784 goto phy_err;
785 }
e1393456 786
35b5f6b1 787 mutex_lock(&phydev->lock);
e1393456
AF
788 if ((PHY_RUNNING == phydev->state) || (PHY_NOLINK == phydev->state))
789 phydev->state = PHY_CHANGELINK;
35b5f6b1 790 mutex_unlock(&phydev->lock);
e1393456 791
deccd16f
FF
792 if (phy_interrupt_is_valid(phydev)) {
793 atomic_dec(&phydev->irq_disable);
794 enable_irq(phydev->irq);
e1393456 795
deccd16f
FF
796 /* Reenable interrupts */
797 if (PHY_HALTED != phydev->state &&
798 phy_config_interrupt(phydev, PHY_INTERRUPT_ENABLED))
799 goto irq_enable_err;
800 }
e1393456 801
a390d1f3
MS
802 /* reschedule state queue work to run as soon as possible */
803 cancel_delayed_work_sync(&phydev->state_queue);
bbb47bde 804 queue_delayed_work(system_power_efficient_wq, &phydev->state_queue, 0);
e1393456
AF
805 return;
806
a8729eb3
AG
807ignore:
808 atomic_dec(&phydev->irq_disable);
809 enable_irq(phydev->irq);
810 return;
811
e1393456
AF
812irq_enable_err:
813 disable_irq(phydev->irq);
0ac49527 814 atomic_inc(&phydev->irq_disable);
e1393456
AF
815phy_err:
816 phy_error(phydev);
817}
818
b3df0da8
RD
819/**
820 * phy_stop - Bring down the PHY link, and stop checking the status
821 * @phydev: target phy_device struct
822 */
e1393456
AF
823void phy_stop(struct phy_device *phydev)
824{
35b5f6b1 825 mutex_lock(&phydev->lock);
e1393456
AF
826
827 if (PHY_HALTED == phydev->state)
828 goto out_unlock;
829
2c7b4921 830 if (phy_interrupt_is_valid(phydev)) {
e1393456
AF
831 /* Disable PHY Interrupts */
832 phy_config_interrupt(phydev, PHY_INTERRUPT_DISABLED);
e1393456 833
3c3070d7
MR
834 /* Clear any pending interrupts */
835 phy_clear_interrupt(phydev);
836 }
e1393456 837
6daf6531
MR
838 phydev->state = PHY_HALTED;
839
e1393456 840out_unlock:
35b5f6b1 841 mutex_unlock(&phydev->lock);
3c3070d7 842
2f53e904 843 /* Cannot call flush_scheduled_work() here as desired because
3c3070d7
MR
844 * of rtnl_lock(), but PHY_HALTED shall guarantee phy_change()
845 * will not reenable interrupts.
846 */
e1393456 847}
2f53e904 848EXPORT_SYMBOL(phy_stop);
e1393456 849
b3df0da8
RD
850/**
851 * phy_start - start or restart a PHY device
852 * @phydev: target phy_device struct
e1393456 853 *
b3df0da8 854 * Description: Indicates the attached device's readiness to
e1393456
AF
855 * handle PHY-related work. Used during startup to start the
856 * PHY, and after a call to phy_stop() to resume operation.
857 * Also used to indicate the MDIO bus has cleared an error
858 * condition.
859 */
860void phy_start(struct phy_device *phydev)
861{
c15e10e7
TB
862 bool do_resume = false;
863 int err = 0;
864
35b5f6b1 865 mutex_lock(&phydev->lock);
e1393456
AF
866
867 switch (phydev->state) {
e109374f
FF
868 case PHY_STARTING:
869 phydev->state = PHY_PENDING;
870 break;
871 case PHY_READY:
872 phydev->state = PHY_UP;
873 break;
874 case PHY_HALTED:
c15e10e7 875 /* make sure interrupts are re-enabled for the PHY */
84a527a4
SX
876 if (phydev->irq != PHY_POLL) {
877 err = phy_enable_interrupts(phydev);
878 if (err < 0)
879 break;
880 }
c15e10e7 881
e109374f 882 phydev->state = PHY_RESUMING;
c15e10e7
TB
883 do_resume = true;
884 break;
e109374f
FF
885 default:
886 break;
e1393456 887 }
35b5f6b1 888 mutex_unlock(&phydev->lock);
c15e10e7
TB
889
890 /* if phy was suspended, bring the physical link up again */
891 if (do_resume)
892 phy_resume(phydev);
e1393456 893}
e1393456 894EXPORT_SYMBOL(phy_start);
67c4f3fa 895
35b5f6b1
NC
896/**
897 * phy_state_machine - Handle the state machine
898 * @work: work_struct that describes the work to be done
35b5f6b1 899 */
4f9c85a1 900void phy_state_machine(struct work_struct *work)
00db8189 901{
bf6aede7 902 struct delayed_work *dwork = to_delayed_work(work);
35b5f6b1 903 struct phy_device *phydev =
a390d1f3 904 container_of(dwork, struct phy_device, state_queue);
c15e10e7 905 bool needs_aneg = false, do_suspend = false;
3e2186e0 906 enum phy_state old_state;
00db8189 907 int err = 0;
11e122cb 908 int old_link;
00db8189 909
35b5f6b1 910 mutex_lock(&phydev->lock);
00db8189 911
3e2186e0
FF
912 old_state = phydev->state;
913
2b8f2a28
DM
914 if (phydev->drv->link_change_notify)
915 phydev->drv->link_change_notify(phydev);
916
e109374f
FF
917 switch (phydev->state) {
918 case PHY_DOWN:
919 case PHY_STARTING:
920 case PHY_READY:
921 case PHY_PENDING:
922 break;
923 case PHY_UP:
6e14a5ee 924 needs_aneg = true;
00db8189 925
e109374f
FF
926 phydev->link_timeout = PHY_AN_TIMEOUT;
927
928 break;
929 case PHY_AN:
930 err = phy_read_status(phydev);
e109374f 931 if (err < 0)
00db8189 932 break;
6b655529 933
2f53e904 934 /* If the link is down, give up on negotiation for now */
e109374f
FF
935 if (!phydev->link) {
936 phydev->state = PHY_NOLINK;
937 netif_carrier_off(phydev->attached_dev);
938 phydev->adjust_link(phydev->attached_dev);
939 break;
940 }
6b655529 941
2f53e904 942 /* Check if negotiation is done. Break if there's an error */
e109374f
FF
943 err = phy_aneg_done(phydev);
944 if (err < 0)
945 break;
6b655529 946
e109374f
FF
947 /* If AN is done, we're running */
948 if (err > 0) {
949 phydev->state = PHY_RUNNING;
950 netif_carrier_on(phydev->attached_dev);
951 phydev->adjust_link(phydev->attached_dev);
00db8189 952
fa8cddaf 953 } else if (0 == phydev->link_timeout--)
6e14a5ee 954 needs_aneg = true;
e109374f
FF
955 break;
956 case PHY_NOLINK:
321beec5
AL
957 if (phy_interrupt_is_valid(phydev))
958 break;
959
e109374f 960 err = phy_read_status(phydev);
e109374f 961 if (err)
00db8189 962 break;
00db8189 963
e109374f 964 if (phydev->link) {
e46e08b8
BK
965 if (AUTONEG_ENABLE == phydev->autoneg) {
966 err = phy_aneg_done(phydev);
967 if (err < 0)
968 break;
969
970 if (!err) {
971 phydev->state = PHY_AN;
972 phydev->link_timeout = PHY_AN_TIMEOUT;
973 break;
974 }
975 }
e109374f
FF
976 phydev->state = PHY_RUNNING;
977 netif_carrier_on(phydev->attached_dev);
978 phydev->adjust_link(phydev->attached_dev);
979 }
980 break;
981 case PHY_FORCING:
982 err = genphy_update_link(phydev);
e109374f 983 if (err)
00db8189 984 break;
00db8189 985
e109374f
FF
986 if (phydev->link) {
987 phydev->state = PHY_RUNNING;
988 netif_carrier_on(phydev->attached_dev);
989 } else {
990 if (0 == phydev->link_timeout--)
6e14a5ee 991 needs_aneg = true;
e109374f 992 }
00db8189 993
e109374f
FF
994 phydev->adjust_link(phydev->attached_dev);
995 break;
996 case PHY_RUNNING:
d5c3d846
FF
997 /* Only register a CHANGE if we are polling and link changed
998 * since latest checking.
e109374f 999 */
d5c3d846 1000 if (phydev->irq == PHY_POLL) {
11e122cb
SX
1001 old_link = phydev->link;
1002 err = phy_read_status(phydev);
1003 if (err)
1004 break;
1005
1006 if (old_link != phydev->link)
1007 phydev->state = PHY_CHANGELINK;
1008 }
e109374f
FF
1009 break;
1010 case PHY_CHANGELINK:
1011 err = phy_read_status(phydev);
e109374f 1012 if (err)
00db8189 1013 break;
00db8189 1014
e109374f
FF
1015 if (phydev->link) {
1016 phydev->state = PHY_RUNNING;
1017 netif_carrier_on(phydev->attached_dev);
1018 } else {
1019 phydev->state = PHY_NOLINK;
1020 netif_carrier_off(phydev->attached_dev);
1021 }
00db8189 1022
e109374f 1023 phydev->adjust_link(phydev->attached_dev);
00db8189 1024
e109374f
FF
1025 if (phy_interrupt_is_valid(phydev))
1026 err = phy_config_interrupt(phydev,
2f53e904 1027 PHY_INTERRUPT_ENABLED);
e109374f
FF
1028 break;
1029 case PHY_HALTED:
1030 if (phydev->link) {
1031 phydev->link = 0;
1032 netif_carrier_off(phydev->attached_dev);
00db8189 1033 phydev->adjust_link(phydev->attached_dev);
6e14a5ee 1034 do_suspend = true;
e109374f
FF
1035 }
1036 break;
1037 case PHY_RESUMING:
e109374f
FF
1038 if (AUTONEG_ENABLE == phydev->autoneg) {
1039 err = phy_aneg_done(phydev);
1040 if (err < 0)
00db8189
AF
1041 break;
1042
e109374f 1043 /* err > 0 if AN is done.
2f53e904
SS
1044 * Otherwise, it's 0, and we're still waiting for AN
1045 */
e109374f 1046 if (err > 0) {
42caa074
WF
1047 err = phy_read_status(phydev);
1048 if (err)
1049 break;
1050
1051 if (phydev->link) {
1052 phydev->state = PHY_RUNNING;
1053 netif_carrier_on(phydev->attached_dev);
2f53e904 1054 } else {
42caa074 1055 phydev->state = PHY_NOLINK;
2f53e904 1056 }
42caa074 1057 phydev->adjust_link(phydev->attached_dev);
e109374f
FF
1058 } else {
1059 phydev->state = PHY_AN;
1060 phydev->link_timeout = PHY_AN_TIMEOUT;
42caa074 1061 }
e109374f
FF
1062 } else {
1063 err = phy_read_status(phydev);
1064 if (err)
1065 break;
1066
1067 if (phydev->link) {
1068 phydev->state = PHY_RUNNING;
1069 netif_carrier_on(phydev->attached_dev);
2f53e904 1070 } else {
e109374f 1071 phydev->state = PHY_NOLINK;
2f53e904 1072 }
e109374f
FF
1073 phydev->adjust_link(phydev->attached_dev);
1074 }
1075 break;
00db8189
AF
1076 }
1077
35b5f6b1 1078 mutex_unlock(&phydev->lock);
00db8189
AF
1079
1080 if (needs_aneg)
1081 err = phy_start_aneg(phydev);
6e14a5ee 1082 else if (do_suspend)
be9dad1f
SH
1083 phy_suspend(phydev);
1084
00db8189
AF
1085 if (err < 0)
1086 phy_error(phydev);
1087
72ba48be
AL
1088 phydev_dbg(phydev, "PHY state change %s -> %s\n",
1089 phy_state_to_str(old_state),
1090 phy_state_to_str(phydev->state));
3e2186e0 1091
d5c3d846
FF
1092 /* Only re-schedule a PHY state machine change if we are polling the
1093 * PHY, if PHY_IGNORE_INTERRUPT is set, then we will be moving
1094 * between states from phy_mac_interrupt()
1095 */
1096 if (phydev->irq == PHY_POLL)
1097 queue_delayed_work(system_power_efficient_wq, &phydev->state_queue,
1098 PHY_STATE_TIME * HZ);
35b5f6b1 1099}
a59a4d19 1100
5ea94e76
FF
1101void phy_mac_interrupt(struct phy_device *phydev, int new_link)
1102{
5ea94e76 1103 phydev->link = new_link;
deccd16f
FF
1104
1105 /* Trigger a state machine change */
1106 queue_work(system_power_efficient_wq, &phydev->phy_queue);
5ea94e76
FF
1107}
1108EXPORT_SYMBOL(phy_mac_interrupt);
1109
a59a4d19
GC
1110static inline void mmd_phy_indirect(struct mii_bus *bus, int prtad, int devad,
1111 int addr)
1112{
1113 /* Write the desired MMD Devad */
1114 bus->write(bus, addr, MII_MMD_CTRL, devad);
1115
1116 /* Write the desired MMD register address */
1117 bus->write(bus, addr, MII_MMD_DATA, prtad);
1118
1119 /* Select the Function : DATA with no post increment */
1120 bus->write(bus, addr, MII_MMD_CTRL, (devad | MII_MMD_CTRL_NOINCR));
1121}
1122
1123/**
1124 * phy_read_mmd_indirect - reads data from the MMD registers
0c1d77df 1125 * @phydev: The PHY device bus
a59a4d19
GC
1126 * @prtad: MMD Address
1127 * @devad: MMD DEVAD
a59a4d19
GC
1128 *
1129 * Description: it reads data from the MMD registers (clause 22 to access to
1130 * clause 45) of the specified phy address.
1131 * To read these register we have:
1132 * 1) Write reg 13 // DEVAD
1133 * 2) Write reg 14 // MMD Address
1134 * 3) Write reg 13 // MMD Data Command for MMD DEVAD
1135 * 3) Read reg 14 // Read MMD data
1136 */
053e7e16 1137int phy_read_mmd_indirect(struct phy_device *phydev, int prtad, int devad)
a59a4d19 1138{
0c1d77df 1139 struct phy_driver *phydrv = phydev->drv;
e5a03bfd 1140 int addr = phydev->mdio.addr;
0c1d77df 1141 int value = -1;
a59a4d19 1142
ef899c07 1143 if (!phydrv->read_mmd_indirect) {
e5a03bfd 1144 struct mii_bus *bus = phydev->mdio.bus;
05a7f582
RK
1145
1146 mutex_lock(&bus->mdio_lock);
1147 mmd_phy_indirect(bus, prtad, devad, addr);
0c1d77df
VB
1148
1149 /* Read the content of the MMD's selected register */
05a7f582
RK
1150 value = bus->read(bus, addr, MII_MMD_DATA);
1151 mutex_unlock(&bus->mdio_lock);
0c1d77df
VB
1152 } else {
1153 value = phydrv->read_mmd_indirect(phydev, prtad, devad, addr);
1154 }
1155 return value;
a59a4d19 1156}
66ce7fb9 1157EXPORT_SYMBOL(phy_read_mmd_indirect);
a59a4d19
GC
1158
1159/**
1160 * phy_write_mmd_indirect - writes data to the MMD registers
0c1d77df 1161 * @phydev: The PHY device
a59a4d19
GC
1162 * @prtad: MMD Address
1163 * @devad: MMD DEVAD
a59a4d19
GC
1164 * @data: data to write in the MMD register
1165 *
1166 * Description: Write data from the MMD registers of the specified
1167 * phy address.
1168 * To write these register we have:
1169 * 1) Write reg 13 // DEVAD
1170 * 2) Write reg 14 // MMD Address
1171 * 3) Write reg 13 // MMD Data Command for MMD DEVAD
1172 * 3) Write reg 14 // Write MMD data
1173 */
66ce7fb9 1174void phy_write_mmd_indirect(struct phy_device *phydev, int prtad,
053e7e16 1175 int devad, u32 data)
a59a4d19 1176{
0c1d77df 1177 struct phy_driver *phydrv = phydev->drv;
e5a03bfd 1178 int addr = phydev->mdio.addr;
a59a4d19 1179
ef899c07 1180 if (!phydrv->write_mmd_indirect) {
e5a03bfd 1181 struct mii_bus *bus = phydev->mdio.bus;
05a7f582
RK
1182
1183 mutex_lock(&bus->mdio_lock);
1184 mmd_phy_indirect(bus, prtad, devad, addr);
0c1d77df
VB
1185
1186 /* Write the data into MMD's selected register */
05a7f582
RK
1187 bus->write(bus, addr, MII_MMD_DATA, data);
1188 mutex_unlock(&bus->mdio_lock);
0c1d77df
VB
1189 } else {
1190 phydrv->write_mmd_indirect(phydev, prtad, devad, addr, data);
1191 }
a59a4d19 1192}
66ce7fb9 1193EXPORT_SYMBOL(phy_write_mmd_indirect);
a59a4d19 1194
a59a4d19
GC
1195/**
1196 * phy_init_eee - init and check the EEE feature
1197 * @phydev: target phy_device struct
1198 * @clk_stop_enable: PHY may stop the clock during LPI
1199 *
1200 * Description: it checks if the Energy-Efficient Ethernet (EEE)
1201 * is supported by looking at the MMD registers 3.20 and 7.60/61
1202 * and it programs the MMD register 3.0 setting the "Clock stop enable"
1203 * bit if required.
1204 */
1205int phy_init_eee(struct phy_device *phydev, bool clk_stop_enable)
1206{
a59a4d19
GC
1207 /* According to 802.3az,the EEE is supported only in full duplex-mode.
1208 * Also EEE feature is active when core is operating with MII, GMII
7e140696
FF
1209 * or RGMII (all kinds). Internal PHYs are also allowed to proceed and
1210 * should return an error if they do not support EEE.
a59a4d19
GC
1211 */
1212 if ((phydev->duplex == DUPLEX_FULL) &&
1213 ((phydev->interface == PHY_INTERFACE_MODE_MII) ||
1214 (phydev->interface == PHY_INTERFACE_MODE_GMII) ||
32a64161 1215 phy_interface_is_rgmii(phydev) ||
a9f63095 1216 phy_is_internal(phydev))) {
a59a4d19
GC
1217 int eee_lp, eee_cap, eee_adv;
1218 u32 lp, cap, adv;
4ae6e50c 1219 int status;
a59a4d19
GC
1220
1221 /* Read phy status to properly get the right settings */
1222 status = phy_read_status(phydev);
1223 if (status)
1224 return status;
1225
1226 /* First check if the EEE ability is supported */
0c1d77df 1227 eee_cap = phy_read_mmd_indirect(phydev, MDIO_PCS_EEE_ABLE,
053e7e16 1228 MDIO_MMD_PCS);
7a4cecf7
GC
1229 if (eee_cap <= 0)
1230 goto eee_exit_err;
a59a4d19 1231
b32607dd 1232 cap = mmd_eee_cap_to_ethtool_sup_t(eee_cap);
a59a4d19 1233 if (!cap)
7a4cecf7 1234 goto eee_exit_err;
a59a4d19
GC
1235
1236 /* Check which link settings negotiated and verify it in
1237 * the EEE advertising registers.
1238 */
0c1d77df 1239 eee_lp = phy_read_mmd_indirect(phydev, MDIO_AN_EEE_LPABLE,
053e7e16 1240 MDIO_MMD_AN);
7a4cecf7
GC
1241 if (eee_lp <= 0)
1242 goto eee_exit_err;
a59a4d19 1243
0c1d77df 1244 eee_adv = phy_read_mmd_indirect(phydev, MDIO_AN_EEE_ADV,
053e7e16 1245 MDIO_MMD_AN);
7a4cecf7
GC
1246 if (eee_adv <= 0)
1247 goto eee_exit_err;
a59a4d19 1248
b32607dd
AB
1249 adv = mmd_eee_adv_to_ethtool_adv_t(eee_adv);
1250 lp = mmd_eee_adv_to_ethtool_adv_t(eee_lp);
54da5a8b 1251 if (!phy_check_valid(phydev->speed, phydev->duplex, lp & adv))
7a4cecf7 1252 goto eee_exit_err;
a59a4d19
GC
1253
1254 if (clk_stop_enable) {
1255 /* Configure the PHY to stop receiving xMII
1256 * clock while it is signaling LPI.
1257 */
0c1d77df 1258 int val = phy_read_mmd_indirect(phydev, MDIO_CTRL1,
053e7e16 1259 MDIO_MMD_PCS);
a59a4d19
GC
1260 if (val < 0)
1261 return val;
1262
1263 val |= MDIO_PCS_CTRL1_CLKSTOP_EN;
0c1d77df 1264 phy_write_mmd_indirect(phydev, MDIO_CTRL1,
053e7e16 1265 MDIO_MMD_PCS, val);
a59a4d19
GC
1266 }
1267
e62a768f 1268 return 0; /* EEE supported */
a59a4d19 1269 }
7a4cecf7 1270eee_exit_err:
e62a768f 1271 return -EPROTONOSUPPORT;
a59a4d19
GC
1272}
1273EXPORT_SYMBOL(phy_init_eee);
1274
1275/**
1276 * phy_get_eee_err - report the EEE wake error count
1277 * @phydev: target phy_device struct
1278 *
1279 * Description: it is to report the number of time where the PHY
1280 * failed to complete its normal wake sequence.
1281 */
1282int phy_get_eee_err(struct phy_device *phydev)
1283{
053e7e16 1284 return phy_read_mmd_indirect(phydev, MDIO_PCS_EEE_WK_ERR, MDIO_MMD_PCS);
a59a4d19
GC
1285}
1286EXPORT_SYMBOL(phy_get_eee_err);
1287
1288/**
1289 * phy_ethtool_get_eee - get EEE supported and status
1290 * @phydev: target phy_device struct
1291 * @data: ethtool_eee data
1292 *
1293 * Description: it reportes the Supported/Advertisement/LP Advertisement
1294 * capabilities.
1295 */
1296int phy_ethtool_get_eee(struct phy_device *phydev, struct ethtool_eee *data)
1297{
1298 int val;
1299
1300 /* Get Supported EEE */
053e7e16 1301 val = phy_read_mmd_indirect(phydev, MDIO_PCS_EEE_ABLE, MDIO_MMD_PCS);
a59a4d19
GC
1302 if (val < 0)
1303 return val;
b32607dd 1304 data->supported = mmd_eee_cap_to_ethtool_sup_t(val);
a59a4d19
GC
1305
1306 /* Get advertisement EEE */
053e7e16 1307 val = phy_read_mmd_indirect(phydev, MDIO_AN_EEE_ADV, MDIO_MMD_AN);
a59a4d19
GC
1308 if (val < 0)
1309 return val;
b32607dd 1310 data->advertised = mmd_eee_adv_to_ethtool_adv_t(val);
a59a4d19
GC
1311
1312 /* Get LP advertisement EEE */
053e7e16 1313 val = phy_read_mmd_indirect(phydev, MDIO_AN_EEE_LPABLE, MDIO_MMD_AN);
a59a4d19
GC
1314 if (val < 0)
1315 return val;
b32607dd 1316 data->lp_advertised = mmd_eee_adv_to_ethtool_adv_t(val);
a59a4d19
GC
1317
1318 return 0;
1319}
1320EXPORT_SYMBOL(phy_ethtool_get_eee);
1321
1322/**
1323 * phy_ethtool_set_eee - set EEE supported and status
1324 * @phydev: target phy_device struct
1325 * @data: ethtool_eee data
1326 *
1327 * Description: it is to program the Advertisement EEE register.
1328 */
1329int phy_ethtool_set_eee(struct phy_device *phydev, struct ethtool_eee *data)
1330{
553fe92b 1331 int val = ethtool_adv_to_mmd_eee_adv_t(data->advertised);
a59a4d19 1332
053e7e16 1333 phy_write_mmd_indirect(phydev, MDIO_AN_EEE_ADV, MDIO_MMD_AN, val);
a59a4d19
GC
1334
1335 return 0;
1336}
1337EXPORT_SYMBOL(phy_ethtool_set_eee);
42e836eb
MS
1338
1339int phy_ethtool_set_wol(struct phy_device *phydev, struct ethtool_wolinfo *wol)
1340{
1341 if (phydev->drv->set_wol)
1342 return phydev->drv->set_wol(phydev, wol);
1343
1344 return -EOPNOTSUPP;
1345}
1346EXPORT_SYMBOL(phy_ethtool_set_wol);
1347
1348void phy_ethtool_get_wol(struct phy_device *phydev, struct ethtool_wolinfo *wol)
1349{
1350 if (phydev->drv->get_wol)
1351 phydev->drv->get_wol(phydev, wol);
1352}
1353EXPORT_SYMBOL(phy_ethtool_get_wol);
9d9a77ce
PR
1354
1355int phy_ethtool_get_link_ksettings(struct net_device *ndev,
1356 struct ethtool_link_ksettings *cmd)
1357{
1358 struct phy_device *phydev = ndev->phydev;
1359
1360 if (!phydev)
1361 return -ENODEV;
1362
1363 return phy_ethtool_ksettings_get(phydev, cmd);
1364}
1365EXPORT_SYMBOL(phy_ethtool_get_link_ksettings);
1366
1367int phy_ethtool_set_link_ksettings(struct net_device *ndev,
1368 const struct ethtool_link_ksettings *cmd)
1369{
1370 struct phy_device *phydev = ndev->phydev;
1371
1372 if (!phydev)
1373 return -ENODEV;
1374
1375 return phy_ethtool_ksettings_set(phydev, cmd);
1376}
1377EXPORT_SYMBOL(phy_ethtool_set_link_ksettings);
This page took 1.134906 seconds and 5 git commands to generate.