[media] Correct and add some parameter descriptions
[deliverable/linux.git] / drivers / net / r6040.c
CommitLineData
7a47dd7a
SW
1/*
2 * RDC R6040 Fast Ethernet MAC support
3 *
4 * Copyright (C) 2004 Sten Wang <sten.wang@rdc.com.tw>
5 * Copyright (C) 2007
5ac5d616 6 * Daniel Gimpelevich <daniel@gimpelevich.san-francisco.ca.us>
7a47dd7a
SW
7 * Florian Fainelli <florian@openwrt.org>
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * as published by the Free Software Foundation; either version 2
12 * of the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the
21 * Free Software Foundation, Inc., 51 Franklin Street, Fifth Floor,
22 * Boston, MA 02110-1301, USA.
23*/
24
25#include <linux/kernel.h>
26#include <linux/module.h>
7a47dd7a
SW
27#include <linux/moduleparam.h>
28#include <linux/string.h>
29#include <linux/timer.h>
30#include <linux/errno.h>
31#include <linux/ioport.h>
7a47dd7a
SW
32#include <linux/interrupt.h>
33#include <linux/pci.h>
34#include <linux/netdevice.h>
35#include <linux/etherdevice.h>
36#include <linux/skbuff.h>
37#include <linux/init.h>
38#include <linux/delay.h>
39#include <linux/mii.h>
40#include <linux/ethtool.h>
41#include <linux/crc32.h>
42#include <linux/spinlock.h>
092427be
JG
43#include <linux/bitops.h>
44#include <linux/io.h>
45#include <linux/irq.h>
46#include <linux/uaccess.h>
3831861b 47#include <linux/phy.h>
7a47dd7a
SW
48
49#include <asm/processor.h>
7a47dd7a
SW
50
51#define DRV_NAME "r6040"
86f99fff
FF
52#define DRV_VERSION "0.27"
53#define DRV_RELDATE "23Feb2011"
7a47dd7a
SW
54
55/* PHY CHIP Address */
56#define PHY1_ADDR 1 /* For MAC1 */
2a30ca8b 57#define PHY2_ADDR 3 /* For MAC2 */
7a47dd7a
SW
58#define PHY_MODE 0x3100 /* PHY CHIP Register 0 */
59#define PHY_CAP 0x01E1 /* PHY CHIP Register 4 */
60
61/* Time in jiffies before concluding the transmitter is hung. */
5ac5d616 62#define TX_TIMEOUT (6000 * HZ / 1000)
7a47dd7a
SW
63
64/* RDC MAC I/O Size */
65#define R6040_IO_SIZE 256
66
67/* MAX RDC MAC */
68#define MAX_MAC 2
69
70/* MAC registers */
71#define MCR0 0x00 /* Control register 0 */
c60c9c71
SL
72#define MCR0_PROMISC 0x0020 /* Promiscuous mode */
73#define MCR0_HASH_EN 0x0100 /* Enable multicast hash table function */
7a47dd7a
SW
74#define MCR1 0x04 /* Control register 1 */
75#define MAC_RST 0x0001 /* Reset the MAC */
76#define MBCR 0x08 /* Bus control */
77#define MT_ICR 0x0C /* TX interrupt control */
78#define MR_ICR 0x10 /* RX interrupt control */
79#define MTPR 0x14 /* TX poll command register */
80#define MR_BSR 0x18 /* RX buffer size */
81#define MR_DCR 0x1A /* RX descriptor control */
82#define MLSR 0x1C /* Last status */
83#define MMDIO 0x20 /* MDIO control register */
84#define MDIO_WRITE 0x4000 /* MDIO write */
85#define MDIO_READ 0x2000 /* MDIO read */
86#define MMRD 0x24 /* MDIO read data register */
87#define MMWD 0x28 /* MDIO write data register */
88#define MTD_SA0 0x2C /* TX descriptor start address 0 */
89#define MTD_SA1 0x30 /* TX descriptor start address 1 */
90#define MRD_SA0 0x34 /* RX descriptor start address 0 */
91#define MRD_SA1 0x38 /* RX descriptor start address 1 */
92#define MISR 0x3C /* Status register */
93#define MIER 0x40 /* INT enable register */
94#define MSK_INT 0x0000 /* Mask off interrupts */
3d254348
FF
95#define RX_FINISH 0x0001 /* RX finished */
96#define RX_NO_DESC 0x0002 /* No RX descriptor available */
97#define RX_FIFO_FULL 0x0004 /* RX FIFO full */
98#define RX_EARLY 0x0008 /* RX early */
99#define TX_FINISH 0x0010 /* TX finished */
100#define TX_EARLY 0x0080 /* TX early */
101#define EVENT_OVRFL 0x0100 /* Event counter overflow */
102#define LINK_CHANGED 0x0200 /* PHY link changed */
7a47dd7a
SW
103#define ME_CISR 0x44 /* Event counter INT status */
104#define ME_CIER 0x48 /* Event counter INT enable */
105#define MR_CNT 0x50 /* Successfully received packet counter */
106#define ME_CNT0 0x52 /* Event counter 0 */
107#define ME_CNT1 0x54 /* Event counter 1 */
108#define ME_CNT2 0x56 /* Event counter 2 */
109#define ME_CNT3 0x58 /* Event counter 3 */
110#define MT_CNT 0x5A /* Successfully transmit packet counter */
111#define ME_CNT4 0x5C /* Event counter 4 */
112#define MP_CNT 0x5E /* Pause frame counter register */
113#define MAR0 0x60 /* Hash table 0 */
114#define MAR1 0x62 /* Hash table 1 */
115#define MAR2 0x64 /* Hash table 2 */
116#define MAR3 0x66 /* Hash table 3 */
117#define MID_0L 0x68 /* Multicast address MID0 Low */
118#define MID_0M 0x6A /* Multicast address MID0 Medium */
119#define MID_0H 0x6C /* Multicast address MID0 High */
120#define MID_1L 0x70 /* MID1 Low */
121#define MID_1M 0x72 /* MID1 Medium */
122#define MID_1H 0x74 /* MID1 High */
123#define MID_2L 0x78 /* MID2 Low */
124#define MID_2M 0x7A /* MID2 Medium */
125#define MID_2H 0x7C /* MID2 High */
126#define MID_3L 0x80 /* MID3 Low */
127#define MID_3M 0x82 /* MID3 Medium */
128#define MID_3H 0x84 /* MID3 High */
129#define PHY_CC 0x88 /* PHY status change configuration register */
130#define PHY_ST 0x8A /* PHY status register */
131#define MAC_SM 0xAC /* MAC status machine */
132#define MAC_ID 0xBE /* Identifier register */
133
134#define TX_DCNT 0x80 /* TX descriptor count */
135#define RX_DCNT 0x80 /* RX descriptor count */
136#define MAX_BUF_SIZE 0x600
6c323103
FR
137#define RX_DESC_SIZE (RX_DCNT * sizeof(struct r6040_descriptor))
138#define TX_DESC_SIZE (TX_DCNT * sizeof(struct r6040_descriptor))
7a47dd7a 139#define MBCR_DEFAULT 0x012A /* MAC Bus Control Register */
3bcf8229 140#define MCAST_MAX 3 /* Max number multicast addresses to filter */
7a47dd7a 141
32f565df
FF
142/* Descriptor status */
143#define DSC_OWNER_MAC 0x8000 /* MAC is the owner of this descriptor */
144#define DSC_RX_OK 0x4000 /* RX was successful */
145#define DSC_RX_ERR 0x0800 /* RX PHY error */
146#define DSC_RX_ERR_DRI 0x0400 /* RX dribble packet */
147#define DSC_RX_ERR_BUF 0x0200 /* RX length exceeds buffer size */
148#define DSC_RX_ERR_LONG 0x0100 /* RX length > maximum packet length */
149#define DSC_RX_ERR_RUNT 0x0080 /* RX packet length < 64 byte */
150#define DSC_RX_ERR_CRC 0x0040 /* RX CRC error */
151#define DSC_RX_BCAST 0x0020 /* RX broadcast (no error) */
152#define DSC_RX_MCAST 0x0010 /* RX multicast (no error) */
153#define DSC_RX_MCH_HIT 0x0008 /* RX multicast hit in hash table (no error) */
154#define DSC_RX_MIDH_HIT 0x0004 /* RX MID table hit (no error) */
155#define DSC_RX_IDX_MID_MASK 3 /* RX mask for the index of matched MIDx */
156
7a47dd7a
SW
157/* PHY settings */
158#define ICPLUS_PHY_ID 0x0243
159
160MODULE_AUTHOR("Sten Wang <sten.wang@rdc.com.tw>,"
161 "Daniel Gimpelevich <daniel@gimpelevich.san-francisco.ca.us>,"
162 "Florian Fainelli <florian@openwrt.org>");
163MODULE_LICENSE("GPL");
164MODULE_DESCRIPTION("RDC R6040 NAPI PCI FastEthernet driver");
bc4de260 165MODULE_VERSION(DRV_VERSION " " DRV_RELDATE);
7a47dd7a 166
3d254348 167/* RX and TX interrupts that we handle */
e24ddf3a
FF
168#define RX_INTS (RX_FIFO_FULL | RX_NO_DESC | RX_FINISH)
169#define TX_INTS (TX_FINISH)
170#define INT_MASK (RX_INTS | TX_INTS)
7a47dd7a
SW
171
172struct r6040_descriptor {
173 u16 status, len; /* 0-3 */
174 __le32 buf; /* 4-7 */
175 __le32 ndesc; /* 8-B */
176 u32 rev1; /* C-F */
177 char *vbufp; /* 10-13 */
178 struct r6040_descriptor *vndescp; /* 14-17 */
179 struct sk_buff *skb_ptr; /* 18-1B */
180 u32 rev2; /* 1C-1F */
181} __attribute__((aligned(32)));
182
183struct r6040_private {
184 spinlock_t lock; /* driver lock */
7a47dd7a
SW
185 struct pci_dev *pdev;
186 struct r6040_descriptor *rx_insert_ptr;
187 struct r6040_descriptor *rx_remove_ptr;
188 struct r6040_descriptor *tx_insert_ptr;
189 struct r6040_descriptor *tx_remove_ptr;
6c323103
FR
190 struct r6040_descriptor *rx_ring;
191 struct r6040_descriptor *tx_ring;
192 dma_addr_t rx_ring_dma;
193 dma_addr_t tx_ring_dma;
3831861b 194 u16 tx_free_desc, phy_addr;
7a47dd7a 195 u16 mcr0, mcr1;
7a47dd7a 196 struct net_device *dev;
3831861b 197 struct mii_bus *mii_bus;
7a47dd7a 198 struct napi_struct napi;
7a47dd7a 199 void __iomem *base;
3831861b
FF
200 struct phy_device *phydev;
201 int old_link;
202 int old_duplex;
7a47dd7a
SW
203};
204
2154c704 205static char version[] __devinitdata = DRV_NAME
7a47dd7a 206 ": RDC R6040 NAPI net driver,"
9a48ce84 207 "version "DRV_VERSION " (" DRV_RELDATE ")";
7a47dd7a 208
092427be 209static int phy_table[] = { PHY1_ADDR, PHY2_ADDR };
7a47dd7a
SW
210
211/* Read a word data from PHY Chip */
c6e69bb9 212static int r6040_phy_read(void __iomem *ioaddr, int phy_addr, int reg)
7a47dd7a
SW
213{
214 int limit = 2048;
215 u16 cmd;
216
217 iowrite16(MDIO_READ + reg + (phy_addr << 8), ioaddr + MMDIO);
218 /* Wait for the read bit to be cleared */
219 while (limit--) {
220 cmd = ioread16(ioaddr + MMDIO);
11e5e8f5 221 if (!(cmd & MDIO_READ))
7a47dd7a
SW
222 break;
223 }
224
225 return ioread16(ioaddr + MMRD);
226}
227
228/* Write a word data from PHY Chip */
2154c704
FF
229static void r6040_phy_write(void __iomem *ioaddr,
230 int phy_addr, int reg, u16 val)
7a47dd7a
SW
231{
232 int limit = 2048;
233 u16 cmd;
234
235 iowrite16(val, ioaddr + MMWD);
236 /* Write the command to the MDIO bus */
237 iowrite16(MDIO_WRITE + reg + (phy_addr << 8), ioaddr + MMDIO);
238 /* Wait for the write bit to be cleared */
239 while (limit--) {
240 cmd = ioread16(ioaddr + MMDIO);
11e5e8f5 241 if (!(cmd & MDIO_WRITE))
7a47dd7a
SW
242 break;
243 }
244}
245
3831861b 246static int r6040_mdiobus_read(struct mii_bus *bus, int phy_addr, int reg)
7a47dd7a 247{
3831861b 248 struct net_device *dev = bus->priv;
7a47dd7a
SW
249 struct r6040_private *lp = netdev_priv(dev);
250 void __iomem *ioaddr = lp->base;
251
3831861b 252 return r6040_phy_read(ioaddr, phy_addr, reg);
7a47dd7a
SW
253}
254
3831861b
FF
255static int r6040_mdiobus_write(struct mii_bus *bus, int phy_addr,
256 int reg, u16 value)
7a47dd7a 257{
3831861b 258 struct net_device *dev = bus->priv;
7a47dd7a
SW
259 struct r6040_private *lp = netdev_priv(dev);
260 void __iomem *ioaddr = lp->base;
261
3831861b
FF
262 r6040_phy_write(ioaddr, phy_addr, reg, value);
263
264 return 0;
265}
266
267static int r6040_mdiobus_reset(struct mii_bus *bus)
268{
269 return 0;
7a47dd7a
SW
270}
271
b4f1255d
FF
272static void r6040_free_txbufs(struct net_device *dev)
273{
274 struct r6040_private *lp = netdev_priv(dev);
275 int i;
276
277 for (i = 0; i < TX_DCNT; i++) {
278 if (lp->tx_insert_ptr->skb_ptr) {
ed773b4a
AV
279 pci_unmap_single(lp->pdev,
280 le32_to_cpu(lp->tx_insert_ptr->buf),
b4f1255d
FF
281 MAX_BUF_SIZE, PCI_DMA_TODEVICE);
282 dev_kfree_skb(lp->tx_insert_ptr->skb_ptr);
3b060be0 283 lp->tx_insert_ptr->skb_ptr = NULL;
b4f1255d
FF
284 }
285 lp->tx_insert_ptr = lp->tx_insert_ptr->vndescp;
286 }
287}
288
289static void r6040_free_rxbufs(struct net_device *dev)
290{
291 struct r6040_private *lp = netdev_priv(dev);
292 int i;
293
294 for (i = 0; i < RX_DCNT; i++) {
295 if (lp->rx_insert_ptr->skb_ptr) {
ed773b4a
AV
296 pci_unmap_single(lp->pdev,
297 le32_to_cpu(lp->rx_insert_ptr->buf),
b4f1255d
FF
298 MAX_BUF_SIZE, PCI_DMA_FROMDEVICE);
299 dev_kfree_skb(lp->rx_insert_ptr->skb_ptr);
300 lp->rx_insert_ptr->skb_ptr = NULL;
301 }
302 lp->rx_insert_ptr = lp->rx_insert_ptr->vndescp;
303 }
304}
305
b4f1255d
FF
306static void r6040_init_ring_desc(struct r6040_descriptor *desc_ring,
307 dma_addr_t desc_dma, int size)
308{
309 struct r6040_descriptor *desc = desc_ring;
310 dma_addr_t mapping = desc_dma;
311
312 while (size-- > 0) {
3f6602ad 313 mapping += sizeof(*desc);
b4f1255d
FF
314 desc->ndesc = cpu_to_le32(mapping);
315 desc->vndescp = desc + 1;
316 desc++;
317 }
318 desc--;
319 desc->ndesc = cpu_to_le32(desc_dma);
320 desc->vndescp = desc_ring;
321}
322
3d463419 323static void r6040_init_txbufs(struct net_device *dev)
b4f1255d
FF
324{
325 struct r6040_private *lp = netdev_priv(dev);
b4f1255d
FF
326
327 lp->tx_free_desc = TX_DCNT;
328
329 lp->tx_remove_ptr = lp->tx_insert_ptr = lp->tx_ring;
330 r6040_init_ring_desc(lp->tx_ring, lp->tx_ring_dma, TX_DCNT);
b4f1255d
FF
331}
332
3d463419 333static int r6040_alloc_rxbufs(struct net_device *dev)
b4f1255d
FF
334{
335 struct r6040_private *lp = netdev_priv(dev);
3d463419
FF
336 struct r6040_descriptor *desc;
337 struct sk_buff *skb;
338 int rc;
b4f1255d
FF
339
340 lp->rx_remove_ptr = lp->rx_insert_ptr = lp->rx_ring;
341 r6040_init_ring_desc(lp->rx_ring, lp->rx_ring_dma, RX_DCNT);
342
3d463419
FF
343 /* Allocate skbs for the rx descriptors */
344 desc = lp->rx_ring;
345 do {
346 skb = netdev_alloc_skb(dev, MAX_BUF_SIZE);
347 if (!skb) {
7d53b809 348 netdev_err(dev, "failed to alloc skb for rx\n");
3d463419
FF
349 rc = -ENOMEM;
350 goto err_exit;
351 }
352 desc->skb_ptr = skb;
353 desc->buf = cpu_to_le32(pci_map_single(lp->pdev,
2154c704
FF
354 desc->skb_ptr->data,
355 MAX_BUF_SIZE, PCI_DMA_FROMDEVICE));
32f565df 356 desc->status = DSC_OWNER_MAC;
3d463419
FF
357 desc = desc->vndescp;
358 } while (desc != lp->rx_ring);
359
360 return 0;
361
362err_exit:
363 /* Deallocate all previously allocated skbs */
364 r6040_free_rxbufs(dev);
365 return rc;
fec3a23b
FF
366}
367
368static void r6040_init_mac_regs(struct net_device *dev)
369{
370 struct r6040_private *lp = netdev_priv(dev);
371 void __iomem *ioaddr = lp->base;
372 int limit = 2048;
373 u16 cmd;
374
375 /* Mask Off Interrupt */
376 iowrite16(MSK_INT, ioaddr + MIER);
377
378 /* Reset RDC MAC */
379 iowrite16(MAC_RST, ioaddr + MCR1);
380 while (limit--) {
381 cmd = ioread16(ioaddr + MCR1);
382 if (cmd & 0x1)
383 break;
384 }
385 /* Reset internal state machine */
386 iowrite16(2, ioaddr + MAC_SM);
387 iowrite16(0, ioaddr + MAC_SM);
c1d69937 388 mdelay(5);
fec3a23b
FF
389
390 /* MAC Bus Control Register */
391 iowrite16(MBCR_DEFAULT, ioaddr + MBCR);
392
393 /* Buffer Size Register */
394 iowrite16(MAX_BUF_SIZE, ioaddr + MR_BSR);
395
396 /* Write TX ring start address */
397 iowrite16(lp->tx_ring_dma, ioaddr + MTD_SA0);
398 iowrite16(lp->tx_ring_dma >> 16, ioaddr + MTD_SA1);
b4f1255d 399
fec3a23b 400 /* Write RX ring start address */
b4f1255d
FF
401 iowrite16(lp->rx_ring_dma, ioaddr + MRD_SA0);
402 iowrite16(lp->rx_ring_dma >> 16, ioaddr + MRD_SA1);
fec3a23b
FF
403
404 /* Set interrupt waiting time and packet numbers */
31718ded
FF
405 iowrite16(0, ioaddr + MT_ICR);
406 iowrite16(0, ioaddr + MR_ICR);
fec3a23b
FF
407
408 /* Enable interrupts */
409 iowrite16(INT_MASK, ioaddr + MIER);
410
411 /* Enable TX and RX */
412 iowrite16(lp->mcr0 | 0x0002, ioaddr);
413
414 /* Let TX poll the descriptors
415 * we may got called by r6040_tx_timeout which has left
416 * some unsent tx buffers */
417 iowrite16(0x01, ioaddr + MTPR);
b4f1255d 418}
7a47dd7a 419
106adf3c
FF
420static void r6040_tx_timeout(struct net_device *dev)
421{
422 struct r6040_private *priv = netdev_priv(dev);
423 void __iomem *ioaddr = priv->base;
424
7d53b809 425 netdev_warn(dev, "transmit timed out, int enable %4.4x "
3831861b 426 "status %4.4x\n",
7d53b809 427 ioread16(ioaddr + MIER),
3831861b 428 ioread16(ioaddr + MISR));
106adf3c 429
106adf3c 430 dev->stats.tx_errors++;
fec3a23b
FF
431
432 /* Reset MAC and re-init all registers */
433 r6040_init_mac_regs(dev);
106adf3c
FF
434}
435
7a47dd7a
SW
436static struct net_device_stats *r6040_get_stats(struct net_device *dev)
437{
438 struct r6040_private *priv = netdev_priv(dev);
439 void __iomem *ioaddr = priv->base;
440 unsigned long flags;
441
442 spin_lock_irqsave(&priv->lock, flags);
d248fd77
FF
443 dev->stats.rx_crc_errors += ioread8(ioaddr + ME_CNT1);
444 dev->stats.multicast += ioread8(ioaddr + ME_CNT0);
7a47dd7a
SW
445 spin_unlock_irqrestore(&priv->lock, flags);
446
d248fd77 447 return &dev->stats;
7a47dd7a
SW
448}
449
450/* Stop RDC MAC and Free the allocated resource */
451static void r6040_down(struct net_device *dev)
452{
453 struct r6040_private *lp = netdev_priv(dev);
454 void __iomem *ioaddr = lp->base;
7a47dd7a
SW
455 int limit = 2048;
456 u16 *adrp;
457 u16 cmd;
458
459 /* Stop MAC */
460 iowrite16(MSK_INT, ioaddr + MIER); /* Mask Off Interrupt */
461 iowrite16(MAC_RST, ioaddr + MCR1); /* Reset RDC MAC */
462 while (limit--) {
463 cmd = ioread16(ioaddr + MCR1);
464 if (cmd & 0x1)
465 break;
466 }
467
468 /* Restore MAC Address to MIDx */
469 adrp = (u16 *) dev->dev_addr;
470 iowrite16(adrp[0], ioaddr + MID_0L);
471 iowrite16(adrp[1], ioaddr + MID_0M);
472 iowrite16(adrp[2], ioaddr + MID_0H);
7a47dd7a
SW
473}
474
5ac5d616 475static int r6040_close(struct net_device *dev)
7a47dd7a
SW
476{
477 struct r6040_private *lp = netdev_priv(dev);
58854c6b 478 struct pci_dev *pdev = lp->pdev;
7a47dd7a 479
7a47dd7a 480 spin_lock_irq(&lp->lock);
129cf9a7 481 napi_disable(&lp->napi);
7a47dd7a
SW
482 netif_stop_queue(dev);
483 r6040_down(dev);
58854c6b
FF
484
485 free_irq(dev->irq, dev);
486
487 /* Free RX buffer */
488 r6040_free_rxbufs(dev);
489
490 /* Free TX buffer */
491 r6040_free_txbufs(dev);
492
7a47dd7a
SW
493 spin_unlock_irq(&lp->lock);
494
58854c6b
FF
495 /* Free Descriptor memory */
496 if (lp->rx_ring) {
2154c704
FF
497 pci_free_consistent(pdev,
498 RX_DESC_SIZE, lp->rx_ring, lp->rx_ring_dma);
5b5103ec 499 lp->rx_ring = NULL;
58854c6b
FF
500 }
501
502 if (lp->tx_ring) {
2154c704
FF
503 pci_free_consistent(pdev,
504 TX_DESC_SIZE, lp->tx_ring, lp->tx_ring_dma);
5b5103ec 505 lp->tx_ring = NULL;
58854c6b
FF
506 }
507
7a47dd7a
SW
508 return 0;
509}
510
7a47dd7a
SW
511static int r6040_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
512{
513 struct r6040_private *lp = netdev_priv(dev);
7a47dd7a 514
3831861b 515 if (!lp->phydev)
7a47dd7a 516 return -EINVAL;
3831861b 517
4cfa580e 518 return phy_mii_ioctl(lp->phydev, rq, cmd);
7a47dd7a
SW
519}
520
521static int r6040_rx(struct net_device *dev, int limit)
522{
523 struct r6040_private *priv = netdev_priv(dev);
9ca28dc4
FF
524 struct r6040_descriptor *descptr = priv->rx_remove_ptr;
525 struct sk_buff *skb_ptr, *new_skb;
526 int count = 0;
7a47dd7a
SW
527 u16 err;
528
9ca28dc4 529 /* Limit not reached and the descriptor belongs to the CPU */
32f565df 530 while (count < limit && !(descptr->status & DSC_OWNER_MAC)) {
9ca28dc4
FF
531 /* Read the descriptor status */
532 err = descptr->status;
533 /* Global error status set */
32f565df 534 if (err & DSC_RX_ERR) {
9ca28dc4 535 /* RX dribble */
32f565df 536 if (err & DSC_RX_ERR_DRI)
9ca28dc4 537 dev->stats.rx_frame_errors++;
25985edc 538 /* Buffer length exceeded */
32f565df 539 if (err & DSC_RX_ERR_BUF)
9ca28dc4
FF
540 dev->stats.rx_length_errors++;
541 /* Packet too long */
32f565df 542 if (err & DSC_RX_ERR_LONG)
9ca28dc4
FF
543 dev->stats.rx_length_errors++;
544 /* Packet < 64 bytes */
32f565df 545 if (err & DSC_RX_ERR_RUNT)
9ca28dc4
FF
546 dev->stats.rx_length_errors++;
547 /* CRC error */
32f565df 548 if (err & DSC_RX_ERR_CRC) {
9ca28dc4
FF
549 spin_lock(&priv->lock);
550 dev->stats.rx_crc_errors++;
551 spin_unlock(&priv->lock);
7a47dd7a 552 }
9ca28dc4
FF
553 goto next_descr;
554 }
2154c704 555
9ca28dc4
FF
556 /* Packet successfully received */
557 new_skb = netdev_alloc_skb(dev, MAX_BUF_SIZE);
558 if (!new_skb) {
559 dev->stats.rx_dropped++;
560 goto next_descr;
7a47dd7a 561 }
9ca28dc4
FF
562 skb_ptr = descptr->skb_ptr;
563 skb_ptr->dev = priv->dev;
2154c704 564
9ca28dc4
FF
565 /* Do not count the CRC */
566 skb_put(skb_ptr, descptr->len - 4);
567 pci_unmap_single(priv->pdev, le32_to_cpu(descptr->buf),
568 MAX_BUF_SIZE, PCI_DMA_FROMDEVICE);
569 skb_ptr->protocol = eth_type_trans(skb_ptr, priv->dev);
2154c704 570
9ca28dc4
FF
571 /* Send to upper layer */
572 netif_receive_skb(skb_ptr);
9ca28dc4
FF
573 dev->stats.rx_packets++;
574 dev->stats.rx_bytes += descptr->len - 4;
575
576 /* put new skb into descriptor */
577 descptr->skb_ptr = new_skb;
578 descptr->buf = cpu_to_le32(pci_map_single(priv->pdev,
579 descptr->skb_ptr->data,
580 MAX_BUF_SIZE, PCI_DMA_FROMDEVICE));
581
582next_descr:
583 /* put the descriptor back to the MAC */
32f565df 584 descptr->status = DSC_OWNER_MAC;
9ca28dc4
FF
585 descptr = descptr->vndescp;
586 count++;
7a47dd7a 587 }
9ca28dc4 588 priv->rx_remove_ptr = descptr;
7a47dd7a
SW
589
590 return count;
591}
592
593static void r6040_tx(struct net_device *dev)
594{
595 struct r6040_private *priv = netdev_priv(dev);
596 struct r6040_descriptor *descptr;
597 void __iomem *ioaddr = priv->base;
598 struct sk_buff *skb_ptr;
599 u16 err;
600
601 spin_lock(&priv->lock);
602 descptr = priv->tx_remove_ptr;
603 while (priv->tx_free_desc < TX_DCNT) {
604 /* Check for errors */
605 err = ioread16(ioaddr + MLSR);
606
d248fd77
FF
607 if (err & 0x0200)
608 dev->stats.rx_fifo_errors++;
609 if (err & (0x2000 | 0x4000))
610 dev->stats.tx_carrier_errors++;
7a47dd7a 611
32f565df 612 if (descptr->status & DSC_OWNER_MAC)
ec6d2d45 613 break; /* Not complete */
7a47dd7a 614 skb_ptr = descptr->skb_ptr;
ed773b4a 615 pci_unmap_single(priv->pdev, le32_to_cpu(descptr->buf),
7a47dd7a
SW
616 skb_ptr->len, PCI_DMA_TODEVICE);
617 /* Free buffer */
618 dev_kfree_skb_irq(skb_ptr);
619 descptr->skb_ptr = NULL;
620 /* To next descriptor */
621 descptr = descptr->vndescp;
622 priv->tx_free_desc++;
623 }
624 priv->tx_remove_ptr = descptr;
625
626 if (priv->tx_free_desc)
627 netif_wake_queue(dev);
628 spin_unlock(&priv->lock);
629}
630
631static int r6040_poll(struct napi_struct *napi, int budget)
632{
633 struct r6040_private *priv =
634 container_of(napi, struct r6040_private, napi);
635 struct net_device *dev = priv->dev;
636 void __iomem *ioaddr = priv->base;
637 int work_done;
638
639 work_done = r6040_rx(dev, budget);
640
641 if (work_done < budget) {
288379f0 642 napi_complete(napi);
7a47dd7a 643 /* Enable RX interrupt */
e24ddf3a 644 iowrite16(ioread16(ioaddr + MIER) | RX_INTS, ioaddr + MIER);
7a47dd7a
SW
645 }
646 return work_done;
647}
648
649/* The RDC interrupt handler. */
650static irqreturn_t r6040_interrupt(int irq, void *dev_id)
651{
652 struct net_device *dev = dev_id;
653 struct r6040_private *lp = netdev_priv(dev);
654 void __iomem *ioaddr = lp->base;
3e7c469f 655 u16 misr, status;
7a47dd7a 656
3e7c469f
JC
657 /* Save MIER */
658 misr = ioread16(ioaddr + MIER);
7a47dd7a
SW
659 /* Mask off RDC MAC interrupt */
660 iowrite16(MSK_INT, ioaddr + MIER);
661 /* Read MISR status and clear */
662 status = ioread16(ioaddr + MISR);
663
35976d4d
FF
664 if (status == 0x0000 || status == 0xffff) {
665 /* Restore RDC MAC interrupt */
666 iowrite16(misr, ioaddr + MIER);
7a47dd7a 667 return IRQ_NONE;
35976d4d 668 }
7a47dd7a
SW
669
670 /* RX interrupt request */
e24ddf3a
FF
671 if (status & RX_INTS) {
672 if (status & RX_NO_DESC) {
673 /* RX descriptor unavailable */
674 dev->stats.rx_dropped++;
675 dev->stats.rx_missed_errors++;
676 }
677 if (status & RX_FIFO_FULL)
678 dev->stats.rx_fifo_errors++;
679
0d9b6e73
MT
680 if (likely(napi_schedule_prep(&lp->napi))) {
681 /* Mask off RX interrupt */
682 misr &= ~RX_INTS;
683 __napi_schedule(&lp->napi);
684 }
7a47dd7a
SW
685 }
686
687 /* TX interrupt request */
e24ddf3a 688 if (status & TX_INTS)
7a47dd7a
SW
689 r6040_tx(dev);
690
3e7c469f
JC
691 /* Restore RDC MAC interrupt */
692 iowrite16(misr, ioaddr + MIER);
693
ec6d2d45 694 return IRQ_HANDLED;
7a47dd7a
SW
695}
696
697#ifdef CONFIG_NET_POLL_CONTROLLER
698static void r6040_poll_controller(struct net_device *dev)
699{
700 disable_irq(dev->irq);
5ac5d616 701 r6040_interrupt(dev->irq, dev);
7a47dd7a
SW
702 enable_irq(dev->irq);
703}
704#endif
705
7a47dd7a 706/* Init RDC MAC */
3d463419 707static int r6040_up(struct net_device *dev)
7a47dd7a
SW
708{
709 struct r6040_private *lp = netdev_priv(dev);
7a47dd7a 710 void __iomem *ioaddr = lp->base;
3d463419 711 int ret;
7a47dd7a 712
b4f1255d 713 /* Initialise and alloc RX/TX buffers */
3d463419
FF
714 r6040_init_txbufs(dev);
715 ret = r6040_alloc_rxbufs(dev);
716 if (ret)
717 return ret;
7a47dd7a 718
7a47dd7a 719 /* improve performance (by RDC guys) */
2154c704
FF
720 r6040_phy_write(ioaddr, 30, 17,
721 (r6040_phy_read(ioaddr, 30, 17) | 0x4000));
722 r6040_phy_write(ioaddr, 30, 17,
723 ~((~r6040_phy_read(ioaddr, 30, 17)) | 0x2000));
c6e69bb9
FF
724 r6040_phy_write(ioaddr, 0, 19, 0x0000);
725 r6040_phy_write(ioaddr, 0, 30, 0x01F0);
7a47dd7a 726
fec3a23b
FF
727 /* Initialize all MAC registers */
728 r6040_init_mac_regs(dev);
3d463419
FF
729
730 return 0;
7a47dd7a
SW
731}
732
7a47dd7a
SW
733
734/* Read/set MAC address routines */
735static void r6040_mac_address(struct net_device *dev)
736{
737 struct r6040_private *lp = netdev_priv(dev);
738 void __iomem *ioaddr = lp->base;
739 u16 *adrp;
740
741 /* MAC operation register */
742 iowrite16(0x01, ioaddr + MCR1); /* Reset MAC */
743 iowrite16(2, ioaddr + MAC_SM); /* Reset internal state machine */
744 iowrite16(0, ioaddr + MAC_SM);
c1d69937 745 mdelay(5);
7a47dd7a
SW
746
747 /* Restore MAC Address */
748 adrp = (u16 *) dev->dev_addr;
749 iowrite16(adrp[0], ioaddr + MID_0L);
750 iowrite16(adrp[1], ioaddr + MID_0M);
751 iowrite16(adrp[2], ioaddr + MID_0H);
42099d7a
OS
752
753 /* Store MAC Address in perm_addr */
754 memcpy(dev->perm_addr, dev->dev_addr, ETH_ALEN);
7a47dd7a
SW
755}
756
5ac5d616 757static int r6040_open(struct net_device *dev)
7a47dd7a 758{
5ac5d616 759 struct r6040_private *lp = netdev_priv(dev);
7a47dd7a
SW
760 int ret;
761
762 /* Request IRQ and Register interrupt handler */
91dcbf36 763 ret = request_irq(dev->irq, r6040_interrupt,
7a47dd7a
SW
764 IRQF_SHARED, dev->name, dev);
765 if (ret)
ced1de4c 766 goto out;
7a47dd7a
SW
767
768 /* Set MAC address */
769 r6040_mac_address(dev);
770
771 /* Allocate Descriptor memory */
6c323103
FR
772 lp->rx_ring =
773 pci_alloc_consistent(lp->pdev, RX_DESC_SIZE, &lp->rx_ring_dma);
ced1de4c
DK
774 if (!lp->rx_ring) {
775 ret = -ENOMEM;
776 goto err_free_irq;
777 }
7a47dd7a 778
6c323103
FR
779 lp->tx_ring =
780 pci_alloc_consistent(lp->pdev, TX_DESC_SIZE, &lp->tx_ring_dma);
781 if (!lp->tx_ring) {
ced1de4c
DK
782 ret = -ENOMEM;
783 goto err_free_rx_ring;
6c323103
FR
784 }
785
3d463419 786 ret = r6040_up(dev);
ced1de4c
DK
787 if (ret)
788 goto err_free_tx_ring;
7a47dd7a
SW
789
790 napi_enable(&lp->napi);
791 netif_start_queue(dev);
792
7a47dd7a 793 return 0;
ced1de4c
DK
794
795err_free_tx_ring:
796 pci_free_consistent(lp->pdev, TX_DESC_SIZE, lp->tx_ring,
797 lp->tx_ring_dma);
798err_free_rx_ring:
799 pci_free_consistent(lp->pdev, RX_DESC_SIZE, lp->rx_ring,
800 lp->rx_ring_dma);
801err_free_irq:
802 free_irq(dev->irq, dev);
803out:
804 return ret;
7a47dd7a
SW
805}
806
61357325
SH
807static netdev_tx_t r6040_start_xmit(struct sk_buff *skb,
808 struct net_device *dev)
7a47dd7a
SW
809{
810 struct r6040_private *lp = netdev_priv(dev);
811 struct r6040_descriptor *descptr;
812 void __iomem *ioaddr = lp->base;
813 unsigned long flags;
7a47dd7a
SW
814
815 /* Critical Section */
816 spin_lock_irqsave(&lp->lock, flags);
817
818 /* TX resource check */
819 if (!lp->tx_free_desc) {
820 spin_unlock_irqrestore(&lp->lock, flags);
092427be 821 netif_stop_queue(dev);
7d53b809 822 netdev_err(dev, ": no tx descriptor\n");
61357325 823 return NETDEV_TX_BUSY;
7a47dd7a
SW
824 }
825
826 /* Statistic Counter */
827 dev->stats.tx_packets++;
828 dev->stats.tx_bytes += skb->len;
829 /* Set TX descriptor & Transmit it */
830 lp->tx_free_desc--;
831 descptr = lp->tx_insert_ptr;
832 if (skb->len < MISR)
833 descptr->len = MISR;
834 else
835 descptr->len = skb->len;
836
837 descptr->skb_ptr = skb;
838 descptr->buf = cpu_to_le32(pci_map_single(lp->pdev,
839 skb->data, skb->len, PCI_DMA_TODEVICE));
32f565df 840 descptr->status = DSC_OWNER_MAC;
7a47dd7a
SW
841 /* Trigger the MAC to check the TX descriptor */
842 iowrite16(0x01, ioaddr + MTPR);
843 lp->tx_insert_ptr = descptr->vndescp;
844
845 /* If no tx resource, stop */
846 if (!lp->tx_free_desc)
847 netif_stop_queue(dev);
848
7a47dd7a 849 spin_unlock_irqrestore(&lp->lock, flags);
61357325
SH
850
851 return NETDEV_TX_OK;
7a47dd7a
SW
852}
853
5ac5d616 854static void r6040_multicast_list(struct net_device *dev)
7a47dd7a
SW
855{
856 struct r6040_private *lp = netdev_priv(dev);
857 void __iomem *ioaddr = lp->base;
7a47dd7a 858 unsigned long flags;
22bedad3 859 struct netdev_hw_addr *ha;
7a47dd7a 860 int i;
c60c9c71
SL
861 u16 *adrp;
862 u16 hash_table[4] = { 0 };
863
864 spin_lock_irqsave(&lp->lock, flags);
7a47dd7a 865
c60c9c71 866 /* Keep our MAC Address */
7a47dd7a
SW
867 adrp = (u16 *)dev->dev_addr;
868 iowrite16(adrp[0], ioaddr + MID_0L);
869 iowrite16(adrp[1], ioaddr + MID_0M);
870 iowrite16(adrp[2], ioaddr + MID_0H);
871
7a47dd7a 872 /* Clear AMCP & PROM bits */
c60c9c71 873 lp->mcr0 = ioread16(ioaddr + MCR0) & ~(MCR0_PROMISC | MCR0_HASH_EN);
7a47dd7a 874
c60c9c71
SL
875 /* Promiscuous mode */
876 if (dev->flags & IFF_PROMISC)
877 lp->mcr0 |= MCR0_PROMISC;
7a47dd7a 878
c60c9c71
SL
879 /* Enable multicast hash table function to
880 * receive all multicast packets. */
881 else if (dev->flags & IFF_ALLMULTI) {
882 lp->mcr0 |= MCR0_HASH_EN;
7a47dd7a 883
c60c9c71
SL
884 for (i = 0; i < MCAST_MAX ; i++) {
885 iowrite16(0, ioaddr + MID_1L + 8 * i);
886 iowrite16(0, ioaddr + MID_1M + 8 * i);
887 iowrite16(0, ioaddr + MID_1H + 8 * i);
888 }
7a47dd7a 889
c60c9c71
SL
890 for (i = 0; i < 4; i++)
891 hash_table[i] = 0xffff;
892 }
893 /* Use internal multicast address registers if the number of
894 * multicast addresses is not greater than MCAST_MAX. */
895 else if (netdev_mc_count(dev) <= MCAST_MAX) {
896 i = 0;
22bedad3 897 netdev_for_each_mc_addr(ha, dev) {
c60c9c71
SL
898 u16 *adrp = (u16 *) ha->addr;
899 iowrite16(adrp[0], ioaddr + MID_1L + 8 * i);
900 iowrite16(adrp[1], ioaddr + MID_1M + 8 * i);
901 iowrite16(adrp[2], ioaddr + MID_1H + 8 * i);
902 i++;
903 }
904 while (i < MCAST_MAX) {
905 iowrite16(0, ioaddr + MID_1L + 8 * i);
906 iowrite16(0, ioaddr + MID_1M + 8 * i);
907 iowrite16(0, ioaddr + MID_1H + 8 * i);
908 i++;
909 }
910 }
911 /* Otherwise, Enable multicast hash table function. */
912 else {
913 u32 crc;
7a47dd7a 914
c60c9c71
SL
915 lp->mcr0 |= MCR0_HASH_EN;
916
917 for (i = 0; i < MCAST_MAX ; i++) {
918 iowrite16(0, ioaddr + MID_1L + 8 * i);
919 iowrite16(0, ioaddr + MID_1M + 8 * i);
920 iowrite16(0, ioaddr + MID_1H + 8 * i);
921 }
7a47dd7a 922
c60c9c71
SL
923 /* Build multicast hash table */
924 netdev_for_each_mc_addr(ha, dev) {
925 u8 *addrs = ha->addr;
926
927 crc = ether_crc(ETH_ALEN, addrs);
7a47dd7a 928 crc >>= 26;
c60c9c71 929 hash_table[crc >> 4] |= 1 << (crc & 0xf);
7a47dd7a 930 }
c60c9c71
SL
931 }
932
933 iowrite16(lp->mcr0, ioaddr + MCR0);
934
935 /* Fill the MAC hash tables with their values */
936 if (lp->mcr0 && MCR0_HASH_EN) {
7a47dd7a
SW
937 iowrite16(hash_table[0], ioaddr + MAR0);
938 iowrite16(hash_table[1], ioaddr + MAR1);
939 iowrite16(hash_table[2], ioaddr + MAR2);
940 iowrite16(hash_table[3], ioaddr + MAR3);
941 }
c60c9c71
SL
942
943 spin_unlock_irqrestore(&lp->lock, flags);
7a47dd7a
SW
944}
945
946static void netdev_get_drvinfo(struct net_device *dev,
947 struct ethtool_drvinfo *info)
948{
949 struct r6040_private *rp = netdev_priv(dev);
950
951 strcpy(info->driver, DRV_NAME);
952 strcpy(info->version, DRV_VERSION);
953 strcpy(info->bus_info, pci_name(rp->pdev));
954}
955
956static int netdev_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
957{
958 struct r6040_private *rp = netdev_priv(dev);
7a47dd7a 959
3831861b 960 return phy_ethtool_gset(rp->phydev, cmd);
7a47dd7a
SW
961}
962
963static int netdev_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
7a47dd7a
SW
964{
965 struct r6040_private *rp = netdev_priv(dev);
966
3831861b 967 return phy_ethtool_sset(rp->phydev, cmd);
7a47dd7a
SW
968}
969
a7bd89cb 970static const struct ethtool_ops netdev_ethtool_ops = {
7a47dd7a
SW
971 .get_drvinfo = netdev_get_drvinfo,
972 .get_settings = netdev_get_settings,
973 .set_settings = netdev_set_settings,
3831861b 974 .get_link = ethtool_op_get_link,
7a47dd7a
SW
975};
976
a7bd89cb
SH
977static const struct net_device_ops r6040_netdev_ops = {
978 .ndo_open = r6040_open,
979 .ndo_stop = r6040_close,
980 .ndo_start_xmit = r6040_start_xmit,
981 .ndo_get_stats = r6040_get_stats,
982 .ndo_set_multicast_list = r6040_multicast_list,
983 .ndo_change_mtu = eth_change_mtu,
984 .ndo_validate_addr = eth_validate_addr,
2154c704 985 .ndo_set_mac_address = eth_mac_addr,
a7bd89cb
SH
986 .ndo_do_ioctl = r6040_ioctl,
987 .ndo_tx_timeout = r6040_tx_timeout,
988#ifdef CONFIG_NET_POLL_CONTROLLER
989 .ndo_poll_controller = r6040_poll_controller,
990#endif
991};
992
3831861b
FF
993static void r6040_adjust_link(struct net_device *dev)
994{
995 struct r6040_private *lp = netdev_priv(dev);
996 struct phy_device *phydev = lp->phydev;
997 int status_changed = 0;
998 void __iomem *ioaddr = lp->base;
999
1000 BUG_ON(!phydev);
1001
1002 if (lp->old_link != phydev->link) {
1003 status_changed = 1;
1004 lp->old_link = phydev->link;
1005 }
1006
1007 /* reflect duplex change */
1008 if (phydev->link && (lp->old_duplex != phydev->duplex)) {
1009 lp->mcr0 |= (phydev->duplex == DUPLEX_FULL ? 0x8000 : 0);
1010 iowrite16(lp->mcr0, ioaddr);
1011
1012 status_changed = 1;
1013 lp->old_duplex = phydev->duplex;
1014 }
1015
1016 if (status_changed) {
1017 pr_info("%s: link %s", dev->name, phydev->link ?
1018 "UP" : "DOWN");
1019 if (phydev->link)
1020 pr_cont(" - %d/%s", phydev->speed,
1021 DUPLEX_FULL == phydev->duplex ? "full" : "half");
1022 pr_cont("\n");
1023 }
1024}
1025
1026static int r6040_mii_probe(struct net_device *dev)
1027{
1028 struct r6040_private *lp = netdev_priv(dev);
1029 struct phy_device *phydev = NULL;
1030
1031 phydev = phy_find_first(lp->mii_bus);
1032 if (!phydev) {
1033 dev_err(&lp->pdev->dev, "no PHY found\n");
1034 return -ENODEV;
1035 }
1036
1037 phydev = phy_connect(dev, dev_name(&phydev->dev), &r6040_adjust_link,
1038 0, PHY_INTERFACE_MODE_MII);
1039
1040 if (IS_ERR(phydev)) {
1041 dev_err(&lp->pdev->dev, "could not attach to PHY\n");
1042 return PTR_ERR(phydev);
1043 }
1044
1045 /* mask with MAC supported features */
1046 phydev->supported &= (SUPPORTED_10baseT_Half
1047 | SUPPORTED_10baseT_Full
1048 | SUPPORTED_100baseT_Half
1049 | SUPPORTED_100baseT_Full
1050 | SUPPORTED_Autoneg
1051 | SUPPORTED_MII
1052 | SUPPORTED_TP);
1053
1054 phydev->advertising = phydev->supported;
1055 lp->phydev = phydev;
1056 lp->old_link = 0;
1057 lp->old_duplex = -1;
1058
1059 dev_info(&lp->pdev->dev, "attached PHY driver [%s] "
1060 "(mii_bus:phy_addr=%s)\n",
1061 phydev->drv->name, dev_name(&phydev->dev));
1062
1063 return 0;
1064}
1065
7a47dd7a
SW
1066static int __devinit r6040_init_one(struct pci_dev *pdev,
1067 const struct pci_device_id *ent)
1068{
1069 struct net_device *dev;
1070 struct r6040_private *lp;
1071 void __iomem *ioaddr;
1072 int err, io_size = R6040_IO_SIZE;
1073 static int card_idx = -1;
1074 int bar = 0;
7a47dd7a 1075 u16 *adrp;
3831861b 1076 int i;
7a47dd7a 1077
2154c704 1078 pr_info("%s\n", version);
7a47dd7a
SW
1079
1080 err = pci_enable_device(pdev);
1081 if (err)
b0e45390 1082 goto err_out;
7a47dd7a
SW
1083
1084 /* this should always be supported */
284901a9 1085 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
b0e45390 1086 if (err) {
7d53b809 1087 dev_err(&pdev->dev, "32-bit PCI DMA addresses"
7a47dd7a 1088 "not supported by the card\n");
b0e45390 1089 goto err_out;
7a47dd7a 1090 }
284901a9 1091 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
b0e45390 1092 if (err) {
7d53b809 1093 dev_err(&pdev->dev, "32-bit PCI DMA addresses"
092427be 1094 "not supported by the card\n");
b0e45390 1095 goto err_out;
092427be 1096 }
7a47dd7a
SW
1097
1098 /* IO Size check */
6f5bec19 1099 if (pci_resource_len(pdev, bar) < io_size) {
7d53b809 1100 dev_err(&pdev->dev, "Insufficient PCI resources, aborting\n");
b0e45390
FF
1101 err = -EIO;
1102 goto err_out;
7a47dd7a
SW
1103 }
1104
7a47dd7a
SW
1105 pci_set_master(pdev);
1106
1107 dev = alloc_etherdev(sizeof(struct r6040_private));
1108 if (!dev) {
7d53b809 1109 dev_err(&pdev->dev, "Failed to allocate etherdev\n");
b0e45390
FF
1110 err = -ENOMEM;
1111 goto err_out;
7a47dd7a
SW
1112 }
1113 SET_NETDEV_DEV(dev, &pdev->dev);
1114 lp = netdev_priv(dev);
7a47dd7a 1115
b0e45390
FF
1116 err = pci_request_regions(pdev, DRV_NAME);
1117
1118 if (err) {
7d53b809 1119 dev_err(&pdev->dev, "Failed to request PCI regions\n");
b0e45390 1120 goto err_out_free_dev;
7a47dd7a
SW
1121 }
1122
1123 ioaddr = pci_iomap(pdev, bar, io_size);
1124 if (!ioaddr) {
7d53b809 1125 dev_err(&pdev->dev, "ioremap failed for device\n");
b0e45390
FF
1126 err = -EIO;
1127 goto err_out_free_res;
7a47dd7a 1128 }
84314bf9
FF
1129 /* If PHY status change register is still set to zero it means the
1130 * bootloader didn't initialize it */
1131 if (ioread16(ioaddr + PHY_CC) == 0)
1132 iowrite16(0x9f07, ioaddr + PHY_CC);
7a47dd7a
SW
1133
1134 /* Init system & device */
7a47dd7a
SW
1135 lp->base = ioaddr;
1136 dev->irq = pdev->irq;
1137
1138 spin_lock_init(&lp->lock);
1139 pci_set_drvdata(pdev, dev);
1140
1141 /* Set MAC address */
1142 card_idx++;
1143
1144 adrp = (u16 *)dev->dev_addr;
1145 adrp[0] = ioread16(ioaddr + MID_0L);
1146 adrp[1] = ioread16(ioaddr + MID_0M);
1147 adrp[2] = ioread16(ioaddr + MID_0H);
1148
1d2b1a76
FF
1149 /* Some bootloader/BIOSes do not initialize
1150 * MAC address, warn about that */
9f113618 1151 if (!(adrp[0] || adrp[1] || adrp[2])) {
2154c704
FF
1152 netdev_warn(dev, "MAC address not initialized, "
1153 "generating random\n");
9f113618
FF
1154 random_ether_addr(dev->dev_addr);
1155 }
1d2b1a76 1156
7a47dd7a
SW
1157 /* Link new device into r6040_root_dev */
1158 lp->pdev = pdev;
129cf9a7 1159 lp->dev = dev;
7a47dd7a
SW
1160
1161 /* Init RDC private data */
1162 lp->mcr0 = 0x1002;
1163 lp->phy_addr = phy_table[card_idx];
7a47dd7a
SW
1164
1165 /* The RDC-specific entries in the device structure. */
a7bd89cb 1166 dev->netdev_ops = &r6040_netdev_ops;
7a47dd7a 1167 dev->ethtool_ops = &netdev_ethtool_ops;
7a47dd7a 1168 dev->watchdog_timeo = TX_TIMEOUT;
a7bd89cb 1169
7a47dd7a 1170 netif_napi_add(dev, &lp->napi, r6040_poll, 64);
3831861b
FF
1171
1172 lp->mii_bus = mdiobus_alloc();
1173 if (!lp->mii_bus) {
1174 dev_err(&pdev->dev, "mdiobus_alloc() failed\n");
9c86c0f4 1175 err = -ENOMEM;
e03f614a
MK
1176 goto err_out_unmap;
1177 }
1178
3831861b
FF
1179 lp->mii_bus->priv = dev;
1180 lp->mii_bus->read = r6040_mdiobus_read;
1181 lp->mii_bus->write = r6040_mdiobus_write;
1182 lp->mii_bus->reset = r6040_mdiobus_reset;
1183 lp->mii_bus->name = "r6040_eth_mii";
1184 snprintf(lp->mii_bus->id, MII_BUS_ID_SIZE, "%x", card_idx);
1185 lp->mii_bus->irq = kmalloc(sizeof(int)*PHY_MAX_ADDR, GFP_KERNEL);
1186 if (!lp->mii_bus->irq) {
1187 dev_err(&pdev->dev, "mii_bus irq allocation failed\n");
9c86c0f4 1188 err = -ENOMEM;
3831861b
FF
1189 goto err_out_mdio;
1190 }
1191
1192 for (i = 0; i < PHY_MAX_ADDR; i++)
1193 lp->mii_bus->irq[i] = PHY_POLL;
1194
1195 err = mdiobus_register(lp->mii_bus);
1196 if (err) {
1197 dev_err(&pdev->dev, "failed to register MII bus\n");
1198 goto err_out_mdio_irq;
1199 }
1200
1201 err = r6040_mii_probe(dev);
1202 if (err) {
1203 dev_err(&pdev->dev, "failed to probe MII bus\n");
1204 goto err_out_mdio_unregister;
1205 }
1206
7a47dd7a
SW
1207 /* Register net device. After this dev->name assign */
1208 err = register_netdev(dev);
1209 if (err) {
7d53b809 1210 dev_err(&pdev->dev, "Failed to register net device\n");
3831861b 1211 goto err_out_mdio_unregister;
7a47dd7a
SW
1212 }
1213 return 0;
1214
3831861b
FF
1215err_out_mdio_unregister:
1216 mdiobus_unregister(lp->mii_bus);
1217err_out_mdio_irq:
1218 kfree(lp->mii_bus->irq);
1219err_out_mdio:
1220 mdiobus_free(lp->mii_bus);
b0e45390
FF
1221err_out_unmap:
1222 pci_iounmap(pdev, ioaddr);
1223err_out_free_res:
7a47dd7a 1224 pci_release_regions(pdev);
b0e45390 1225err_out_free_dev:
7a47dd7a 1226 free_netdev(dev);
b0e45390 1227err_out:
7a47dd7a
SW
1228 return err;
1229}
1230
1231static void __devexit r6040_remove_one(struct pci_dev *pdev)
1232{
1233 struct net_device *dev = pci_get_drvdata(pdev);
3831861b 1234 struct r6040_private *lp = netdev_priv(dev);
7a47dd7a
SW
1235
1236 unregister_netdev(dev);
3831861b
FF
1237 mdiobus_unregister(lp->mii_bus);
1238 kfree(lp->mii_bus->irq);
1239 mdiobus_free(lp->mii_bus);
7a47dd7a
SW
1240 pci_release_regions(pdev);
1241 free_netdev(dev);
1242 pci_disable_device(pdev);
1243 pci_set_drvdata(pdev, NULL);
1244}
1245
1246
a3aa1884 1247static DEFINE_PCI_DEVICE_TABLE(r6040_pci_tbl) = {
5ac5d616
FR
1248 { PCI_DEVICE(PCI_VENDOR_ID_RDC, 0x6040) },
1249 { 0 }
7a47dd7a
SW
1250};
1251MODULE_DEVICE_TABLE(pci, r6040_pci_tbl);
1252
1253static struct pci_driver r6040_driver = {
5ac5d616 1254 .name = DRV_NAME,
7a47dd7a
SW
1255 .id_table = r6040_pci_tbl,
1256 .probe = r6040_init_one,
1257 .remove = __devexit_p(r6040_remove_one),
1258};
1259
1260
1261static int __init r6040_init(void)
1262{
1263 return pci_register_driver(&r6040_driver);
1264}
1265
1266
1267static void __exit r6040_cleanup(void)
1268{
1269 pci_unregister_driver(&r6040_driver);
1270}
1271
1272module_init(r6040_init);
1273module_exit(r6040_cleanup);
This page took 0.541946 seconds and 5 git commands to generate.