[PATCH] S2io: Code cleanup
[deliverable/linux.git] / drivers / net / s2io.h
CommitLineData
1da177e4
LT
1/************************************************************************
2 * s2io.h: A Linux PCI-X Ethernet driver for S2IO 10GbE Server NIC
3 * Copyright(c) 2002-2005 Neterion Inc.
4
5 * This software may be used and distributed according to the terms of
6 * the GNU General Public License (GPL), incorporated herein by reference.
7 * Drivers based on or derived from this code fall under the GPL and must
8 * retain the authorship, copyright and license notice. This file is not
9 * a complete program and may only be used when the entire operating
10 * system is licensed under the GPL.
11 * See the file COPYING in this distribution for more information.
12 ************************************************************************/
13#ifndef _S2IO_H
14#define _S2IO_H
15
16#define TBD 0
17#define BIT(loc) (0x8000000000000000ULL >> (loc))
18#define vBIT(val, loc, sz) (((u64)val) << (64-loc-sz))
19#define INV(d) ((d&0xff)<<24) | (((d>>8)&0xff)<<16) | (((d>>16)&0xff)<<8)| ((d>>24)&0xff)
20
21#ifndef BOOL
22#define BOOL int
23#endif
24
25#ifndef TRUE
26#define TRUE 1
27#define FALSE 0
28#endif
29
30#undef SUCCESS
31#define SUCCESS 0
32#define FAILURE -1
33
20346722 34/* Maximum time to flicker LED when asked to identify NIC using ethtool */
35#define MAX_FLICKER_TIME 60000 /* 60 Secs */
36
1da177e4
LT
37/* Maximum outstanding splits to be configured into xena. */
38typedef enum xena_max_outstanding_splits {
39 XENA_ONE_SPLIT_TRANSACTION = 0,
40 XENA_TWO_SPLIT_TRANSACTION = 1,
41 XENA_THREE_SPLIT_TRANSACTION = 2,
42 XENA_FOUR_SPLIT_TRANSACTION = 3,
43 XENA_EIGHT_SPLIT_TRANSACTION = 4,
44 XENA_TWELVE_SPLIT_TRANSACTION = 5,
45 XENA_SIXTEEN_SPLIT_TRANSACTION = 6,
46 XENA_THIRTYTWO_SPLIT_TRANSACTION = 7
47} xena_max_outstanding_splits;
48#define XENA_MAX_OUTSTANDING_SPLITS(n) (n << 4)
49
50/* OS concerned variables and constants */
20346722 51#define WATCH_DOG_TIMEOUT 15*HZ
52#define EFILL 0x1234
53#define ALIGN_SIZE 127
54#define PCIX_COMMAND_REGISTER 0x62
1da177e4
LT
55
56/*
57 * Debug related variables.
58 */
59/* different debug levels. */
60#define ERR_DBG 0
61#define INIT_DBG 1
62#define INFO_DBG 2
63#define TX_DBG 3
64#define INTR_DBG 4
65
66/* Global variable that defines the present debug level of the driver. */
20346722 67int debug_level = ERR_DBG; /* Default level. */
1da177e4
LT
68
69/* DEBUG message print. */
70#define DBG_PRINT(dbg_level, args...) if(!(debug_level<dbg_level)) printk(args)
71
72/* Protocol assist features of the NIC */
73#define L3_CKSUM_OK 0xFFFF
74#define L4_CKSUM_OK 0xFFFF
75#define S2IO_JUMBO_SIZE 9600
76
20346722 77/* Driver statistics maintained by driver */
78typedef struct {
79 unsigned long long single_ecc_errs;
80 unsigned long long double_ecc_errs;
81} swStat_t;
82
1da177e4
LT
83/* The statistics block of Xena */
84typedef struct stat_block {
85/* Tx MAC statistics counters. */
86 u32 tmac_data_octets;
87 u32 tmac_frms;
88 u64 tmac_drop_frms;
89 u32 tmac_bcst_frms;
90 u32 tmac_mcst_frms;
91 u64 tmac_pause_ctrl_frms;
92 u32 tmac_ucst_frms;
93 u32 tmac_ttl_octets;
94 u32 tmac_any_err_frms;
95 u32 tmac_nucst_frms;
96 u64 tmac_ttl_less_fb_octets;
97 u64 tmac_vld_ip_octets;
98 u32 tmac_drop_ip;
99 u32 tmac_vld_ip;
100 u32 tmac_rst_tcp;
101 u32 tmac_icmp;
102 u64 tmac_tcp;
103 u32 reserved_0;
104 u32 tmac_udp;
105
106/* Rx MAC Statistics counters. */
107 u32 rmac_data_octets;
108 u32 rmac_vld_frms;
109 u64 rmac_fcs_err_frms;
110 u64 rmac_drop_frms;
111 u32 rmac_vld_bcst_frms;
112 u32 rmac_vld_mcst_frms;
113 u32 rmac_out_rng_len_err_frms;
114 u32 rmac_in_rng_len_err_frms;
115 u64 rmac_long_frms;
116 u64 rmac_pause_ctrl_frms;
117 u64 rmac_unsup_ctrl_frms;
118 u32 rmac_accepted_ucst_frms;
119 u32 rmac_ttl_octets;
120 u32 rmac_discarded_frms;
121 u32 rmac_accepted_nucst_frms;
122 u32 reserved_1;
123 u32 rmac_drop_events;
124 u64 rmac_ttl_less_fb_octets;
125 u64 rmac_ttl_frms;
126 u64 reserved_2;
127 u32 rmac_usized_frms;
128 u32 reserved_3;
129 u32 rmac_frag_frms;
130 u32 rmac_osized_frms;
131 u32 reserved_4;
132 u32 rmac_jabber_frms;
133 u64 rmac_ttl_64_frms;
134 u64 rmac_ttl_65_127_frms;
135 u64 reserved_5;
136 u64 rmac_ttl_128_255_frms;
137 u64 rmac_ttl_256_511_frms;
138 u64 reserved_6;
139 u64 rmac_ttl_512_1023_frms;
140 u64 rmac_ttl_1024_1518_frms;
141 u32 rmac_ip;
142 u32 reserved_7;
143 u64 rmac_ip_octets;
144 u32 rmac_drop_ip;
145 u32 rmac_hdr_err_ip;
146 u32 reserved_8;
147 u32 rmac_icmp;
148 u64 rmac_tcp;
149 u32 rmac_err_drp_udp;
150 u32 rmac_udp;
151 u64 rmac_xgmii_err_sym;
152 u64 rmac_frms_q0;
153 u64 rmac_frms_q1;
154 u64 rmac_frms_q2;
155 u64 rmac_frms_q3;
156 u64 rmac_frms_q4;
157 u64 rmac_frms_q5;
158 u64 rmac_frms_q6;
159 u64 rmac_frms_q7;
160 u16 rmac_full_q3;
161 u16 rmac_full_q2;
162 u16 rmac_full_q1;
163 u16 rmac_full_q0;
164 u16 rmac_full_q7;
165 u16 rmac_full_q6;
166 u16 rmac_full_q5;
167 u16 rmac_full_q4;
168 u32 reserved_9;
169 u32 rmac_pause_cnt;
170 u64 rmac_xgmii_data_err_cnt;
171 u64 rmac_xgmii_ctrl_err_cnt;
172 u32 rmac_err_tcp;
173 u32 rmac_accepted_ip;
174
175/* PCI/PCI-X Read transaction statistics. */
176 u32 new_rd_req_cnt;
177 u32 rd_req_cnt;
178 u32 rd_rtry_cnt;
179 u32 new_rd_req_rtry_cnt;
180
181/* PCI/PCI-X Write/Read transaction statistics. */
182 u32 wr_req_cnt;
183 u32 wr_rtry_rd_ack_cnt;
184 u32 new_wr_req_rtry_cnt;
185 u32 new_wr_req_cnt;
186 u32 wr_disc_cnt;
187 u32 wr_rtry_cnt;
188
189/* PCI/PCI-X Write / DMA Transaction statistics. */
190 u32 txp_wr_cnt;
191 u32 rd_rtry_wr_ack_cnt;
192 u32 txd_wr_cnt;
193 u32 txd_rd_cnt;
194 u32 rxd_wr_cnt;
195 u32 rxd_rd_cnt;
196 u32 rxf_wr_cnt;
197 u32 txf_rd_cnt;
198} StatInfo_t;
199
20346722 200/*
201 * Structures representing different init time configuration
1da177e4
LT
202 * parameters of the NIC.
203 */
204
20346722 205#define MAX_TX_FIFOS 8
206#define MAX_RX_RINGS 8
207
208/* FIFO mappings for all possible number of fifos configured */
209int fifo_map[][MAX_TX_FIFOS] = {
210 {0, 0, 0, 0, 0, 0, 0, 0},
211 {0, 0, 0, 0, 1, 1, 1, 1},
212 {0, 0, 0, 1, 1, 1, 2, 2},
213 {0, 0, 1, 1, 2, 2, 3, 3},
214 {0, 0, 1, 1, 2, 2, 3, 4},
215 {0, 0, 1, 1, 2, 3, 4, 5},
216 {0, 0, 1, 2, 3, 4, 5, 6},
217 {0, 1, 2, 3, 4, 5, 6, 7},
218};
219
1da177e4
LT
220/* Maintains Per FIFO related information. */
221typedef struct tx_fifo_config {
222#define MAX_AVAILABLE_TXDS 8192
223 u32 fifo_len; /* specifies len of FIFO upto 8192, ie no of TxDLs */
224/* Priority definition */
225#define TX_FIFO_PRI_0 0 /*Highest */
226#define TX_FIFO_PRI_1 1
227#define TX_FIFO_PRI_2 2
228#define TX_FIFO_PRI_3 3
229#define TX_FIFO_PRI_4 4
230#define TX_FIFO_PRI_5 5
231#define TX_FIFO_PRI_6 6
232#define TX_FIFO_PRI_7 7 /*lowest */
233 u8 fifo_priority; /* specifies pointer level for FIFO */
234 /* user should not set twos fifos with same pri */
235 u8 f_no_snoop;
236#define NO_SNOOP_TXD 0x01
237#define NO_SNOOP_TXD_BUFFER 0x02
238} tx_fifo_config_t;
239
240
241/* Maintains per Ring related information */
242typedef struct rx_ring_config {
243 u32 num_rxd; /*No of RxDs per Rx Ring */
244#define RX_RING_PRI_0 0 /* highest */
245#define RX_RING_PRI_1 1
246#define RX_RING_PRI_2 2
247#define RX_RING_PRI_3 3
248#define RX_RING_PRI_4 4
249#define RX_RING_PRI_5 5
250#define RX_RING_PRI_6 6
251#define RX_RING_PRI_7 7 /* lowest */
252
253 u8 ring_priority; /*Specifies service priority of ring */
254 /* OSM should not set any two rings with same priority */
255 u8 ring_org; /*Organization of ring */
256#define RING_ORG_BUFF1 0x01
257#define RX_RING_ORG_BUFF3 0x03
258#define RX_RING_ORG_BUFF5 0x05
259
260 u8 f_no_snoop;
261#define NO_SNOOP_RXD 0x01
262#define NO_SNOOP_RXD_BUFFER 0x02
263} rx_ring_config_t;
264
20346722 265/* This structure provides contains values of the tunable parameters
266 * of the H/W
1da177e4
LT
267 */
268struct config_param {
269/* Tx Side */
270 u32 tx_fifo_num; /*Number of Tx FIFOs */
1da177e4 271
20346722 272 u8 fifo_mapping[MAX_TX_FIFOS];
1da177e4
LT
273 tx_fifo_config_t tx_cfg[MAX_TX_FIFOS]; /*Per-Tx FIFO config */
274 u32 max_txds; /*Max no. of Tx buffer descriptor per TxDL */
275 u64 tx_intr_type;
276 /* Specifies if Tx Intr is UTILZ or PER_LIST type. */
277
278/* Rx Side */
279 u32 rx_ring_num; /*Number of receive rings */
1da177e4
LT
280#define MAX_RX_BLOCKS_PER_RING 150
281
282 rx_ring_config_t rx_cfg[MAX_RX_RINGS]; /*Per-Rx Ring config */
283
284#define HEADER_ETHERNET_II_802_3_SIZE 14
285#define HEADER_802_2_SIZE 3
286#define HEADER_SNAP_SIZE 5
287#define HEADER_VLAN_SIZE 4
288
289#define MIN_MTU 46
290#define MAX_PYLD 1500
291#define MAX_MTU (MAX_PYLD+18)
292#define MAX_MTU_VLAN (MAX_PYLD+22)
293#define MAX_PYLD_JUMBO 9600
294#define MAX_MTU_JUMBO (MAX_PYLD_JUMBO+18)
295#define MAX_MTU_JUMBO_VLAN (MAX_PYLD_JUMBO+22)
20346722 296 u16 bus_speed;
1da177e4
LT
297};
298
299/* Structure representing MAC Addrs */
300typedef struct mac_addr {
301 u8 mac_addr[ETH_ALEN];
302} macaddr_t;
303
304/* Structure that represent every FIFO element in the BAR1
20346722 305 * Address location.
1da177e4
LT
306 */
307typedef struct _TxFIFO_element {
308 u64 TxDL_Pointer;
309
310 u64 List_Control;
311#define TX_FIFO_LAST_TXD_NUM( val) vBIT(val,0,8)
312#define TX_FIFO_FIRST_LIST BIT(14)
313#define TX_FIFO_LAST_LIST BIT(15)
314#define TX_FIFO_FIRSTNLAST_LIST vBIT(3,14,2)
315#define TX_FIFO_SPECIAL_FUNC BIT(23)
316#define TX_FIFO_DS_NO_SNOOP BIT(31)
317#define TX_FIFO_BUFF_NO_SNOOP BIT(30)
318} TxFIFO_element_t;
319
320/* Tx descriptor structure */
321typedef struct _TxD {
322 u64 Control_1;
323/* bit mask */
324#define TXD_LIST_OWN_XENA BIT(7)
325#define TXD_T_CODE (BIT(12)|BIT(13)|BIT(14)|BIT(15))
326#define TXD_T_CODE_OK(val) (|(val & TXD_T_CODE))
327#define GET_TXD_T_CODE(val) ((val & TXD_T_CODE)<<12)
328#define TXD_GATHER_CODE (BIT(22) | BIT(23))
329#define TXD_GATHER_CODE_FIRST BIT(22)
330#define TXD_GATHER_CODE_LAST BIT(23)
331#define TXD_TCP_LSO_EN BIT(30)
332#define TXD_UDP_COF_EN BIT(31)
333#define TXD_TCP_LSO_MSS(val) vBIT(val,34,14)
334#define TXD_BUFFER0_SIZE(val) vBIT(val,48,16)
335
336 u64 Control_2;
337#define TXD_TX_CKO_CONTROL (BIT(5)|BIT(6)|BIT(7))
338#define TXD_TX_CKO_IPV4_EN BIT(5)
339#define TXD_TX_CKO_TCP_EN BIT(6)
340#define TXD_TX_CKO_UDP_EN BIT(7)
341#define TXD_VLAN_ENABLE BIT(15)
342#define TXD_VLAN_TAG(val) vBIT(val,16,16)
343#define TXD_INT_NUMBER(val) vBIT(val,34,6)
344#define TXD_INT_TYPE_PER_LIST BIT(47)
345#define TXD_INT_TYPE_UTILZ BIT(46)
346#define TXD_SET_MARKER vBIT(0x6,0,4)
347
348 u64 Buffer_Pointer;
349 u64 Host_Control; /* reserved for host */
350} TxD_t;
351
352/* Structure to hold the phy and virt addr of every TxDL. */
353typedef struct list_info_hold {
354 dma_addr_t list_phy_addr;
355 void *list_virt_addr;
356} list_info_hold_t;
357
358/* Rx descriptor structure */
359typedef struct _RxD_t {
360 u64 Host_Control; /* reserved for host */
361 u64 Control_1;
362#define RXD_OWN_XENA BIT(7)
363#define RXD_T_CODE (BIT(12)|BIT(13)|BIT(14)|BIT(15))
364#define RXD_FRAME_PROTO vBIT(0xFFFF,24,8)
365#define RXD_FRAME_PROTO_IPV4 BIT(27)
366#define RXD_FRAME_PROTO_IPV6 BIT(28)
20346722 367#define RXD_FRAME_IP_FRAG BIT(29)
1da177e4
LT
368#define RXD_FRAME_PROTO_TCP BIT(30)
369#define RXD_FRAME_PROTO_UDP BIT(31)
370#define TCP_OR_UDP_FRAME (RXD_FRAME_PROTO_TCP | RXD_FRAME_PROTO_UDP)
371#define RXD_GET_L3_CKSUM(val) ((u16)(val>> 16) & 0xFFFF)
372#define RXD_GET_L4_CKSUM(val) ((u16)(val) & 0xFFFF)
373
374 u64 Control_2;
375#ifndef CONFIG_2BUFF_MODE
20346722 376#define MASK_BUFFER0_SIZE vBIT(0x3FFF,2,14)
377#define SET_BUFFER0_SIZE(val) vBIT(val,2,14)
1da177e4 378#else
20346722 379#define MASK_BUFFER0_SIZE vBIT(0xFF,2,14)
1da177e4
LT
380#define MASK_BUFFER1_SIZE vBIT(0xFFFF,16,16)
381#define MASK_BUFFER2_SIZE vBIT(0xFFFF,32,16)
382#define SET_BUFFER0_SIZE(val) vBIT(val,8,8)
383#define SET_BUFFER1_SIZE(val) vBIT(val,16,16)
384#define SET_BUFFER2_SIZE(val) vBIT(val,32,16)
385#endif
386
387#define MASK_VLAN_TAG vBIT(0xFFFF,48,16)
388#define SET_VLAN_TAG(val) vBIT(val,48,16)
389#define SET_NUM_TAG(val) vBIT(val,16,32)
390
391#ifndef CONFIG_2BUFF_MODE
20346722 392#define RXD_GET_BUFFER0_SIZE(Control_2) (u64)((Control_2 & vBIT(0x3FFF,2,14)))
1da177e4
LT
393#else
394#define RXD_GET_BUFFER0_SIZE(Control_2) (u8)((Control_2 & MASK_BUFFER0_SIZE) \
395 >> 48)
396#define RXD_GET_BUFFER1_SIZE(Control_2) (u16)((Control_2 & MASK_BUFFER1_SIZE) \
397 >> 32)
398#define RXD_GET_BUFFER2_SIZE(Control_2) (u16)((Control_2 & MASK_BUFFER2_SIZE) \
399 >> 16)
400#define BUF0_LEN 40
401#define BUF1_LEN 1
402#endif
403
404 u64 Buffer0_ptr;
405#ifdef CONFIG_2BUFF_MODE
406 u64 Buffer1_ptr;
407 u64 Buffer2_ptr;
408#endif
409} RxD_t;
410
20346722 411/* Structure that represents the Rx descriptor block which contains
1da177e4
LT
412 * 128 Rx descriptors.
413 */
414#ifndef CONFIG_2BUFF_MODE
415typedef struct _RxD_block {
416#define MAX_RXDS_PER_BLOCK 127
417 RxD_t rxd[MAX_RXDS_PER_BLOCK];
418
419 u64 reserved_0;
420#define END_OF_BLOCK 0xFEFFFFFFFFFFFFFFULL
20346722 421 u64 reserved_1; /* 0xFEFFFFFFFFFFFFFF to mark last
1da177e4
LT
422 * Rxd in this blk */
423 u64 reserved_2_pNext_RxD_block; /* Logical ptr to next */
424 u64 pNext_RxD_Blk_physical; /* Buff0_ptr.In a 32 bit arch
20346722 425 * the upper 32 bits should
1da177e4
LT
426 * be 0 */
427} RxD_block_t;
428#else
429typedef struct _RxD_block {
430#define MAX_RXDS_PER_BLOCK 85
431 RxD_t rxd[MAX_RXDS_PER_BLOCK];
432
433#define END_OF_BLOCK 0xFEFFFFFFFFFFFFFFULL
20346722 434 u64 reserved_1; /* 0xFEFFFFFFFFFFFFFF to mark last Rxd
1da177e4
LT
435 * in this blk */
436 u64 pNext_RxD_Blk_physical; /* Phy ponter to next blk. */
437} RxD_block_t;
438#define SIZE_OF_BLOCK 4096
439
20346722 440/* Structure to hold virtual addresses of Buf0 and Buf1 in
1da177e4
LT
441 * 2buf mode. */
442typedef struct bufAdd {
443 void *ba_0_org;
444 void *ba_1_org;
445 void *ba_0;
446 void *ba_1;
447} buffAdd_t;
448#endif
449
450/* Structure which stores all the MAC control parameters */
451
20346722 452/* This structure stores the offset of the RxD in the ring
453 * from which the Rx Interrupt processor can start picking
1da177e4
LT
454 * up the RxDs for processing.
455 */
456typedef struct _rx_curr_get_info_t {
457 u32 block_index;
458 u32 offset;
459 u32 ring_len;
460} rx_curr_get_info_t;
461
462typedef rx_curr_get_info_t rx_curr_put_info_t;
463
464/* This structure stores the offset of the TxDl in the FIFO
20346722 465 * from which the Tx Interrupt processor can start picking
1da177e4
LT
466 * up the TxDLs for send complete interrupt processing.
467 */
468typedef struct {
469 u32 offset;
470 u32 fifo_len;
471} tx_curr_get_info_t;
472
473typedef tx_curr_get_info_t tx_curr_put_info_t;
474
20346722 475/* Structure that holds the Phy and virt addresses of the Blocks */
476typedef struct rx_block_info {
477 RxD_t *block_virt_addr;
478 dma_addr_t block_dma_addr;
479} rx_block_info_t;
480
481/* pre declaration of the nic structure */
482typedef struct s2io_nic nic_t;
483
484/* Ring specific structure */
485typedef struct ring_info {
486 /* The ring number */
487 int ring_no;
488
489 /*
490 * Place holders for the virtual and physical addresses of
491 * all the Rx Blocks
492 */
493 rx_block_info_t rx_blocks[MAX_RX_BLOCKS_PER_RING];
494 int block_count;
495 int pkt_cnt;
496
497 /*
498 * Put pointer info which indictes which RxD has to be replenished
1da177e4
LT
499 * with a new buffer.
500 */
20346722 501 rx_curr_put_info_t rx_curr_put_info;
1da177e4 502
20346722 503 /*
504 * Get pointer info which indictes which is the last RxD that was
1da177e4
LT
505 * processed by the driver.
506 */
20346722 507 rx_curr_get_info_t rx_curr_get_info;
1da177e4 508
20346722 509#ifndef CONFIG_S2IO_NAPI
510 /* Index to the absolute position of the put pointer of Rx ring */
511 int put_pos;
512#endif
513
514#ifdef CONFIG_2BUFF_MODE
515 /* Buffer Address store. */
516 buffAdd_t **ba;
517#endif
518 nic_t *nic;
519} ring_info_t;
1da177e4 520
20346722 521/* Fifo specific structure */
522typedef struct fifo_info {
523 /* FIFO number */
524 int fifo_no;
525
526 /* Maximum TxDs per TxDL */
527 int max_txds;
528
529 /* Place holder of all the TX List's Phy and Virt addresses. */
530 list_info_hold_t *list_info;
531
532 /*
533 * Current offset within the tx FIFO where driver would write
534 * new Tx frame
535 */
536 tx_curr_put_info_t tx_curr_put_info;
537
538 /*
539 * Current offset within tx FIFO from where the driver would start freeing
540 * the buffers
541 */
542 tx_curr_get_info_t tx_curr_get_info;
543
544 nic_t *nic;
545}fifo_info_t;
546
547/* Infomation related to the Tx and Rx FIFOs and Rings of Xena
548 * is maintained in this structure.
549 */
550typedef struct mac_info {
1da177e4
LT
551/* tx side stuff */
552 /* logical pointer of start of each Tx FIFO */
553 TxFIFO_element_t __iomem *tx_FIFO_start[MAX_TX_FIFOS];
554
20346722 555 /* Fifo specific structure */
556 fifo_info_t fifos[MAX_TX_FIFOS];
557
558/* rx side stuff */
559 /* Ring specific structure */
560 ring_info_t rings[MAX_RX_RINGS];
561
562 u16 rmac_pause_time;
563 u16 mc_pause_threshold_q0q3;
564 u16 mc_pause_threshold_q4q7;
1da177e4
LT
565
566 void *stats_mem; /* orignal pointer to allocated mem */
567 dma_addr_t stats_mem_phy; /* Physical address of the stat block */
568 u32 stats_mem_sz;
569 StatInfo_t *stats_info; /* Logical address of the stat block */
570} mac_info_t;
571
572/* structure representing the user defined MAC addresses */
573typedef struct {
574 char addr[ETH_ALEN];
575 int usage_cnt;
576} usr_addr_t;
577
1da177e4
LT
578/* Default Tunable parameters of the NIC. */
579#define DEFAULT_FIFO_LEN 4096
580#define SMALL_RXD_CNT 30 * (MAX_RXDS_PER_BLOCK+1)
581#define LARGE_RXD_CNT 100 * (MAX_RXDS_PER_BLOCK+1)
582#define SMALL_BLK_CNT 30
583#define LARGE_BLK_CNT 100
584
585/* Structure representing one instance of the NIC */
20346722 586struct s2io_nic {
587#ifdef CONFIG_S2IO_NAPI
588 /*
589 * Count of packets to be processed in a given iteration, it will be indicated
590 * by the quota field of the device structure when NAPI is enabled.
591 */
592 int pkts_to_process;
593#endif
594 struct net_device *dev;
595 mac_info_t mac_control;
596 struct config_param config;
597 struct pci_dev *pdev;
598 void __iomem *bar0;
599 void __iomem *bar1;
1da177e4
LT
600#define MAX_MAC_SUPPORTED 16
601#define MAX_SUPPORTED_MULTICASTS MAX_MAC_SUPPORTED
602
603 macaddr_t def_mac_addr[MAX_MAC_SUPPORTED];
604 macaddr_t pre_mac_addr[MAX_MAC_SUPPORTED];
605
606 struct net_device_stats stats;
1da177e4
LT
607 int high_dma_flag;
608 int device_close_flag;
609 int device_enabled_once;
610
20346722 611 char name[50];
1da177e4
LT
612 struct tasklet_struct task;
613 volatile unsigned long tasklet_status;
1da177e4 614
20346722 615 /* Space to back up the PCI config space */
616 u32 config_space[256 / sizeof(u32)];
617
1da177e4
LT
618 atomic_t rx_bufs_left[MAX_RX_RINGS];
619
620 spinlock_t tx_lock;
621#ifndef CONFIG_S2IO_NAPI
622 spinlock_t put_lock;
623#endif
624
625#define PROMISC 1
626#define ALL_MULTI 2
627
628#define MAX_ADDRS_SUPPORTED 64
629 u16 usr_addr_count;
630 u16 mc_addr_count;
631 usr_addr_t usr_addrs[MAX_ADDRS_SUPPORTED];
632
633 u16 m_cast_flg;
634 u16 all_multi_pos;
635 u16 promisc_flg;
636
637 u16 tx_pkt_count;
638 u16 rx_pkt_count;
639 u16 tx_err_count;
640 u16 rx_err_count;
641
1da177e4
LT
642 /* Id timer, used to blink NIC to physically identify NIC. */
643 struct timer_list id_timer;
644
645 /* Restart timer, used to restart NIC if the device is stuck and
20346722 646 * a schedule task that will set the correct Link state once the
1da177e4
LT
647 * NIC's PHY has stabilized after a state change.
648 */
649#ifdef INIT_TQUEUE
650 struct tq_struct rst_timer_task;
651 struct tq_struct set_link_task;
652#else
653 struct work_struct rst_timer_task;
654 struct work_struct set_link_task;
655#endif
656
20346722 657 /* Flag that can be used to turn on or turn off the Rx checksum
1da177e4
LT
658 * offload feature.
659 */
660 int rx_csum;
661
20346722 662 /* after blink, the adapter must be restored with original
1da177e4
LT
663 * values.
664 */
665 u64 adapt_ctrl_org;
666
667 /* Last known link state. */
668 u16 last_link_state;
669#define LINK_DOWN 1
670#define LINK_UP 2
671
1da177e4
LT
672 int task_flag;
673#define CARD_DOWN 1
674#define CARD_UP 2
675 atomic_t card_state;
676 volatile unsigned long link_state;
20346722 677};
1da177e4
LT
678
679#define RESET_ERROR 1;
680#define CMD_ERROR 2;
681
682/* OS related system calls */
683#ifndef readq
684static inline u64 readq(void __iomem *addr)
685{
20346722 686 u64 ret = 0;
687 ret = readl(addr + 4);
688 (u64) ret <<= 32;
689 (u64) ret |= readl(addr);
1da177e4
LT
690
691 return ret;
692}
693#endif
694
695#ifndef writeq
696static inline void writeq(u64 val, void __iomem *addr)
697{
698 writel((u32) (val), addr);
699 writel((u32) (val >> 32), (addr + 4));
700}
701
20346722 702/* In 32 bit modes, some registers have to be written in a
1da177e4 703 * particular order to expect correct hardware operation. The
20346722 704 * macro SPECIAL_REG_WRITE is used to perform such ordered
705 * writes. Defines UF (Upper First) and LF (Lower First) will
1da177e4
LT
706 * be used to specify the required write order.
707 */
708#define UF 1
709#define LF 2
710static inline void SPECIAL_REG_WRITE(u64 val, void __iomem *addr, int order)
711{
712 if (order == LF) {
713 writel((u32) (val), addr);
714 writel((u32) (val >> 32), (addr + 4));
715 } else {
716 writel((u32) (val >> 32), (addr + 4));
717 writel((u32) (val), addr);
718 }
719}
720#else
721#define SPECIAL_REG_WRITE(val, addr, dummy) writeq(val, addr)
722#endif
723
724/* Interrupt related values of Xena */
725
726#define ENABLE_INTRS 1
727#define DISABLE_INTRS 2
728
729/* Highest level interrupt blocks */
730#define TX_PIC_INTR (0x0001<<0)
731#define TX_DMA_INTR (0x0001<<1)
732#define TX_MAC_INTR (0x0001<<2)
733#define TX_XGXS_INTR (0x0001<<3)
734#define TX_TRAFFIC_INTR (0x0001<<4)
735#define RX_PIC_INTR (0x0001<<5)
736#define RX_DMA_INTR (0x0001<<6)
737#define RX_MAC_INTR (0x0001<<7)
738#define RX_XGXS_INTR (0x0001<<8)
739#define RX_TRAFFIC_INTR (0x0001<<9)
740#define MC_INTR (0x0001<<10)
741#define ENA_ALL_INTRS ( TX_PIC_INTR | \
742 TX_DMA_INTR | \
743 TX_MAC_INTR | \
744 TX_XGXS_INTR | \
745 TX_TRAFFIC_INTR | \
746 RX_PIC_INTR | \
747 RX_DMA_INTR | \
748 RX_MAC_INTR | \
749 RX_XGXS_INTR | \
750 RX_TRAFFIC_INTR | \
751 MC_INTR )
752
753/* Interrupt masks for the general interrupt mask register */
754#define DISABLE_ALL_INTRS 0xFFFFFFFFFFFFFFFFULL
755
756#define TXPIC_INT_M BIT(0)
757#define TXDMA_INT_M BIT(1)
758#define TXMAC_INT_M BIT(2)
759#define TXXGXS_INT_M BIT(3)
760#define TXTRAFFIC_INT_M BIT(8)
761#define PIC_RX_INT_M BIT(32)
762#define RXDMA_INT_M BIT(33)
763#define RXMAC_INT_M BIT(34)
764#define MC_INT_M BIT(35)
765#define RXXGXS_INT_M BIT(36)
766#define RXTRAFFIC_INT_M BIT(40)
767
768/* PIC level Interrupts TODO*/
769
770/* DMA level Inressupts */
771#define TXDMA_PFC_INT_M BIT(0)
772#define TXDMA_PCC_INT_M BIT(2)
773
774/* PFC block interrupts */
775#define PFC_MISC_ERR_1 BIT(0) /* Interrupt to indicate FIFO full */
776
777/* PCC block interrupts. */
778#define PCC_FB_ECC_ERR vBIT(0xff, 16, 8) /* Interrupt to indicate
779 PCC_FB_ECC Error. */
780
20346722 781#define RXD_GET_VLAN_TAG(Control_2) (u16)(Control_2 & MASK_VLAN_TAG)
1da177e4
LT
782/*
783 * Prototype declaration.
784 */
785static int __devinit s2io_init_nic(struct pci_dev *pdev,
786 const struct pci_device_id *pre);
787static void __devexit s2io_rem_nic(struct pci_dev *pdev);
788static int init_shared_mem(struct s2io_nic *sp);
789static void free_shared_mem(struct s2io_nic *sp);
790static int init_nic(struct s2io_nic *nic);
20346722 791static void rx_intr_handler(ring_info_t *ring_data);
792static void tx_intr_handler(fifo_info_t *fifo_data);
1da177e4
LT
793static void alarm_intr_handler(struct s2io_nic *sp);
794
795static int s2io_starter(void);
20346722 796void s2io_closer(void);
1da177e4
LT
797static void s2io_tx_watchdog(struct net_device *dev);
798static void s2io_tasklet(unsigned long dev_addr);
799static void s2io_set_multicast(struct net_device *dev);
20346722 800static int rx_osm_handler(ring_info_t *ring_data, RxD_t * rxdp);
801void s2io_link(nic_t * sp, int link);
802void s2io_reset(nic_t * sp);
803#if defined(CONFIG_S2IO_NAPI)
1da177e4
LT
804static int s2io_poll(struct net_device *dev, int *budget);
805#endif
806static void s2io_init_pci(nic_t * sp);
20346722 807int s2io_set_mac_addr(struct net_device *dev, u8 * addr);
1da177e4 808static irqreturn_t s2io_isr(int irq, void *dev_id, struct pt_regs *regs);
20346722 809static int verify_xena_quiescence(nic_t *sp, u64 val64, int flag);
1da177e4
LT
810static struct ethtool_ops netdev_ethtool_ops;
811static void s2io_set_link(unsigned long data);
20346722 812int s2io_set_swapper(nic_t * sp);
813static void s2io_card_down(nic_t *nic);
814static int s2io_card_up(nic_t *nic);
815int get_xena_rev_id(struct pci_dev *pdev);
1da177e4 816#endif /* _S2IO_H */
This page took 0.074889 seconds and 5 git commands to generate.