[PATCH] S2io: Software fixes
[deliverable/linux.git] / drivers / net / s2io.h
CommitLineData
1da177e4
LT
1/************************************************************************
2 * s2io.h: A Linux PCI-X Ethernet driver for S2IO 10GbE Server NIC
3 * Copyright(c) 2002-2005 Neterion Inc.
4
5 * This software may be used and distributed according to the terms of
6 * the GNU General Public License (GPL), incorporated herein by reference.
7 * Drivers based on or derived from this code fall under the GPL and must
8 * retain the authorship, copyright and license notice. This file is not
9 * a complete program and may only be used when the entire operating
10 * system is licensed under the GPL.
11 * See the file COPYING in this distribution for more information.
12 ************************************************************************/
13#ifndef _S2IO_H
14#define _S2IO_H
15
16#define TBD 0
17#define BIT(loc) (0x8000000000000000ULL >> (loc))
18#define vBIT(val, loc, sz) (((u64)val) << (64-loc-sz))
19#define INV(d) ((d&0xff)<<24) | (((d>>8)&0xff)<<16) | (((d>>16)&0xff)<<8)| ((d>>24)&0xff)
20
21#ifndef BOOL
22#define BOOL int
23#endif
24
25#ifndef TRUE
26#define TRUE 1
27#define FALSE 0
28#endif
29
30#undef SUCCESS
31#define SUCCESS 0
32#define FAILURE -1
33
20346722 34/* Maximum time to flicker LED when asked to identify NIC using ethtool */
35#define MAX_FLICKER_TIME 60000 /* 60 Secs */
36
1da177e4
LT
37/* Maximum outstanding splits to be configured into xena. */
38typedef enum xena_max_outstanding_splits {
39 XENA_ONE_SPLIT_TRANSACTION = 0,
40 XENA_TWO_SPLIT_TRANSACTION = 1,
41 XENA_THREE_SPLIT_TRANSACTION = 2,
42 XENA_FOUR_SPLIT_TRANSACTION = 3,
43 XENA_EIGHT_SPLIT_TRANSACTION = 4,
44 XENA_TWELVE_SPLIT_TRANSACTION = 5,
45 XENA_SIXTEEN_SPLIT_TRANSACTION = 6,
46 XENA_THIRTYTWO_SPLIT_TRANSACTION = 7
47} xena_max_outstanding_splits;
48#define XENA_MAX_OUTSTANDING_SPLITS(n) (n << 4)
49
50/* OS concerned variables and constants */
20346722 51#define WATCH_DOG_TIMEOUT 15*HZ
52#define EFILL 0x1234
53#define ALIGN_SIZE 127
54#define PCIX_COMMAND_REGISTER 0x62
1da177e4
LT
55
56/*
57 * Debug related variables.
58 */
59/* different debug levels. */
60#define ERR_DBG 0
61#define INIT_DBG 1
62#define INFO_DBG 2
63#define TX_DBG 3
64#define INTR_DBG 4
65
66/* Global variable that defines the present debug level of the driver. */
20346722 67int debug_level = ERR_DBG; /* Default level. */
1da177e4
LT
68
69/* DEBUG message print. */
70#define DBG_PRINT(dbg_level, args...) if(!(debug_level<dbg_level)) printk(args)
71
72/* Protocol assist features of the NIC */
73#define L3_CKSUM_OK 0xFFFF
74#define L4_CKSUM_OK 0xFFFF
75#define S2IO_JUMBO_SIZE 9600
76
20346722 77/* Driver statistics maintained by driver */
78typedef struct {
79 unsigned long long single_ecc_errs;
80 unsigned long long double_ecc_errs;
81} swStat_t;
82
1da177e4
LT
83/* The statistics block of Xena */
84typedef struct stat_block {
85/* Tx MAC statistics counters. */
86 u32 tmac_data_octets;
87 u32 tmac_frms;
88 u64 tmac_drop_frms;
89 u32 tmac_bcst_frms;
90 u32 tmac_mcst_frms;
91 u64 tmac_pause_ctrl_frms;
92 u32 tmac_ucst_frms;
93 u32 tmac_ttl_octets;
94 u32 tmac_any_err_frms;
95 u32 tmac_nucst_frms;
96 u64 tmac_ttl_less_fb_octets;
97 u64 tmac_vld_ip_octets;
98 u32 tmac_drop_ip;
99 u32 tmac_vld_ip;
100 u32 tmac_rst_tcp;
101 u32 tmac_icmp;
102 u64 tmac_tcp;
103 u32 reserved_0;
104 u32 tmac_udp;
105
106/* Rx MAC Statistics counters. */
107 u32 rmac_data_octets;
108 u32 rmac_vld_frms;
109 u64 rmac_fcs_err_frms;
110 u64 rmac_drop_frms;
111 u32 rmac_vld_bcst_frms;
112 u32 rmac_vld_mcst_frms;
113 u32 rmac_out_rng_len_err_frms;
114 u32 rmac_in_rng_len_err_frms;
115 u64 rmac_long_frms;
116 u64 rmac_pause_ctrl_frms;
117 u64 rmac_unsup_ctrl_frms;
118 u32 rmac_accepted_ucst_frms;
119 u32 rmac_ttl_octets;
120 u32 rmac_discarded_frms;
121 u32 rmac_accepted_nucst_frms;
122 u32 reserved_1;
123 u32 rmac_drop_events;
124 u64 rmac_ttl_less_fb_octets;
125 u64 rmac_ttl_frms;
126 u64 reserved_2;
127 u32 rmac_usized_frms;
128 u32 reserved_3;
129 u32 rmac_frag_frms;
130 u32 rmac_osized_frms;
131 u32 reserved_4;
132 u32 rmac_jabber_frms;
133 u64 rmac_ttl_64_frms;
134 u64 rmac_ttl_65_127_frms;
135 u64 reserved_5;
136 u64 rmac_ttl_128_255_frms;
137 u64 rmac_ttl_256_511_frms;
138 u64 reserved_6;
139 u64 rmac_ttl_512_1023_frms;
140 u64 rmac_ttl_1024_1518_frms;
141 u32 rmac_ip;
142 u32 reserved_7;
143 u64 rmac_ip_octets;
144 u32 rmac_drop_ip;
145 u32 rmac_hdr_err_ip;
146 u32 reserved_8;
147 u32 rmac_icmp;
148 u64 rmac_tcp;
149 u32 rmac_err_drp_udp;
150 u32 rmac_udp;
151 u64 rmac_xgmii_err_sym;
152 u64 rmac_frms_q0;
153 u64 rmac_frms_q1;
154 u64 rmac_frms_q2;
155 u64 rmac_frms_q3;
156 u64 rmac_frms_q4;
157 u64 rmac_frms_q5;
158 u64 rmac_frms_q6;
159 u64 rmac_frms_q7;
160 u16 rmac_full_q3;
161 u16 rmac_full_q2;
162 u16 rmac_full_q1;
163 u16 rmac_full_q0;
164 u16 rmac_full_q7;
165 u16 rmac_full_q6;
166 u16 rmac_full_q5;
167 u16 rmac_full_q4;
168 u32 reserved_9;
169 u32 rmac_pause_cnt;
170 u64 rmac_xgmii_data_err_cnt;
171 u64 rmac_xgmii_ctrl_err_cnt;
172 u32 rmac_err_tcp;
173 u32 rmac_accepted_ip;
174
175/* PCI/PCI-X Read transaction statistics. */
176 u32 new_rd_req_cnt;
177 u32 rd_req_cnt;
178 u32 rd_rtry_cnt;
179 u32 new_rd_req_rtry_cnt;
180
181/* PCI/PCI-X Write/Read transaction statistics. */
182 u32 wr_req_cnt;
183 u32 wr_rtry_rd_ack_cnt;
184 u32 new_wr_req_rtry_cnt;
185 u32 new_wr_req_cnt;
186 u32 wr_disc_cnt;
187 u32 wr_rtry_cnt;
188
189/* PCI/PCI-X Write / DMA Transaction statistics. */
190 u32 txp_wr_cnt;
191 u32 rd_rtry_wr_ack_cnt;
192 u32 txd_wr_cnt;
193 u32 txd_rd_cnt;
194 u32 rxd_wr_cnt;
195 u32 rxd_rd_cnt;
196 u32 rxf_wr_cnt;
197 u32 txf_rd_cnt;
7ba013ac 198
199/* Software statistics maintained by driver */
200 swStat_t sw_stat;
1da177e4
LT
201} StatInfo_t;
202
20346722 203/*
204 * Structures representing different init time configuration
1da177e4
LT
205 * parameters of the NIC.
206 */
207
20346722 208#define MAX_TX_FIFOS 8
209#define MAX_RX_RINGS 8
210
211/* FIFO mappings for all possible number of fifos configured */
212int fifo_map[][MAX_TX_FIFOS] = {
213 {0, 0, 0, 0, 0, 0, 0, 0},
214 {0, 0, 0, 0, 1, 1, 1, 1},
215 {0, 0, 0, 1, 1, 1, 2, 2},
216 {0, 0, 1, 1, 2, 2, 3, 3},
217 {0, 0, 1, 1, 2, 2, 3, 4},
218 {0, 0, 1, 1, 2, 3, 4, 5},
219 {0, 0, 1, 2, 3, 4, 5, 6},
220 {0, 1, 2, 3, 4, 5, 6, 7},
221};
222
1da177e4
LT
223/* Maintains Per FIFO related information. */
224typedef struct tx_fifo_config {
225#define MAX_AVAILABLE_TXDS 8192
226 u32 fifo_len; /* specifies len of FIFO upto 8192, ie no of TxDLs */
227/* Priority definition */
228#define TX_FIFO_PRI_0 0 /*Highest */
229#define TX_FIFO_PRI_1 1
230#define TX_FIFO_PRI_2 2
231#define TX_FIFO_PRI_3 3
232#define TX_FIFO_PRI_4 4
233#define TX_FIFO_PRI_5 5
234#define TX_FIFO_PRI_6 6
235#define TX_FIFO_PRI_7 7 /*lowest */
236 u8 fifo_priority; /* specifies pointer level for FIFO */
237 /* user should not set twos fifos with same pri */
238 u8 f_no_snoop;
239#define NO_SNOOP_TXD 0x01
240#define NO_SNOOP_TXD_BUFFER 0x02
241} tx_fifo_config_t;
242
243
244/* Maintains per Ring related information */
245typedef struct rx_ring_config {
246 u32 num_rxd; /*No of RxDs per Rx Ring */
247#define RX_RING_PRI_0 0 /* highest */
248#define RX_RING_PRI_1 1
249#define RX_RING_PRI_2 2
250#define RX_RING_PRI_3 3
251#define RX_RING_PRI_4 4
252#define RX_RING_PRI_5 5
253#define RX_RING_PRI_6 6
254#define RX_RING_PRI_7 7 /* lowest */
255
256 u8 ring_priority; /*Specifies service priority of ring */
257 /* OSM should not set any two rings with same priority */
258 u8 ring_org; /*Organization of ring */
259#define RING_ORG_BUFF1 0x01
260#define RX_RING_ORG_BUFF3 0x03
261#define RX_RING_ORG_BUFF5 0x05
262
263 u8 f_no_snoop;
264#define NO_SNOOP_RXD 0x01
265#define NO_SNOOP_RXD_BUFFER 0x02
266} rx_ring_config_t;
267
20346722 268/* This structure provides contains values of the tunable parameters
269 * of the H/W
1da177e4
LT
270 */
271struct config_param {
272/* Tx Side */
273 u32 tx_fifo_num; /*Number of Tx FIFOs */
1da177e4 274
20346722 275 u8 fifo_mapping[MAX_TX_FIFOS];
1da177e4
LT
276 tx_fifo_config_t tx_cfg[MAX_TX_FIFOS]; /*Per-Tx FIFO config */
277 u32 max_txds; /*Max no. of Tx buffer descriptor per TxDL */
278 u64 tx_intr_type;
279 /* Specifies if Tx Intr is UTILZ or PER_LIST type. */
280
281/* Rx Side */
282 u32 rx_ring_num; /*Number of receive rings */
1da177e4
LT
283#define MAX_RX_BLOCKS_PER_RING 150
284
285 rx_ring_config_t rx_cfg[MAX_RX_RINGS]; /*Per-Rx Ring config */
286
287#define HEADER_ETHERNET_II_802_3_SIZE 14
288#define HEADER_802_2_SIZE 3
289#define HEADER_SNAP_SIZE 5
290#define HEADER_VLAN_SIZE 4
291
292#define MIN_MTU 46
293#define MAX_PYLD 1500
294#define MAX_MTU (MAX_PYLD+18)
295#define MAX_MTU_VLAN (MAX_PYLD+22)
296#define MAX_PYLD_JUMBO 9600
297#define MAX_MTU_JUMBO (MAX_PYLD_JUMBO+18)
298#define MAX_MTU_JUMBO_VLAN (MAX_PYLD_JUMBO+22)
20346722 299 u16 bus_speed;
1da177e4
LT
300};
301
302/* Structure representing MAC Addrs */
303typedef struct mac_addr {
304 u8 mac_addr[ETH_ALEN];
305} macaddr_t;
306
307/* Structure that represent every FIFO element in the BAR1
20346722 308 * Address location.
1da177e4
LT
309 */
310typedef struct _TxFIFO_element {
311 u64 TxDL_Pointer;
312
313 u64 List_Control;
314#define TX_FIFO_LAST_TXD_NUM( val) vBIT(val,0,8)
315#define TX_FIFO_FIRST_LIST BIT(14)
316#define TX_FIFO_LAST_LIST BIT(15)
317#define TX_FIFO_FIRSTNLAST_LIST vBIT(3,14,2)
318#define TX_FIFO_SPECIAL_FUNC BIT(23)
319#define TX_FIFO_DS_NO_SNOOP BIT(31)
320#define TX_FIFO_BUFF_NO_SNOOP BIT(30)
321} TxFIFO_element_t;
322
323/* Tx descriptor structure */
324typedef struct _TxD {
325 u64 Control_1;
326/* bit mask */
327#define TXD_LIST_OWN_XENA BIT(7)
328#define TXD_T_CODE (BIT(12)|BIT(13)|BIT(14)|BIT(15))
329#define TXD_T_CODE_OK(val) (|(val & TXD_T_CODE))
330#define GET_TXD_T_CODE(val) ((val & TXD_T_CODE)<<12)
331#define TXD_GATHER_CODE (BIT(22) | BIT(23))
332#define TXD_GATHER_CODE_FIRST BIT(22)
333#define TXD_GATHER_CODE_LAST BIT(23)
334#define TXD_TCP_LSO_EN BIT(30)
335#define TXD_UDP_COF_EN BIT(31)
336#define TXD_TCP_LSO_MSS(val) vBIT(val,34,14)
337#define TXD_BUFFER0_SIZE(val) vBIT(val,48,16)
338
339 u64 Control_2;
340#define TXD_TX_CKO_CONTROL (BIT(5)|BIT(6)|BIT(7))
341#define TXD_TX_CKO_IPV4_EN BIT(5)
342#define TXD_TX_CKO_TCP_EN BIT(6)
343#define TXD_TX_CKO_UDP_EN BIT(7)
344#define TXD_VLAN_ENABLE BIT(15)
345#define TXD_VLAN_TAG(val) vBIT(val,16,16)
346#define TXD_INT_NUMBER(val) vBIT(val,34,6)
347#define TXD_INT_TYPE_PER_LIST BIT(47)
348#define TXD_INT_TYPE_UTILZ BIT(46)
349#define TXD_SET_MARKER vBIT(0x6,0,4)
350
351 u64 Buffer_Pointer;
352 u64 Host_Control; /* reserved for host */
353} TxD_t;
354
355/* Structure to hold the phy and virt addr of every TxDL. */
356typedef struct list_info_hold {
357 dma_addr_t list_phy_addr;
358 void *list_virt_addr;
359} list_info_hold_t;
360
361/* Rx descriptor structure */
362typedef struct _RxD_t {
363 u64 Host_Control; /* reserved for host */
364 u64 Control_1;
365#define RXD_OWN_XENA BIT(7)
366#define RXD_T_CODE (BIT(12)|BIT(13)|BIT(14)|BIT(15))
367#define RXD_FRAME_PROTO vBIT(0xFFFF,24,8)
368#define RXD_FRAME_PROTO_IPV4 BIT(27)
369#define RXD_FRAME_PROTO_IPV6 BIT(28)
20346722 370#define RXD_FRAME_IP_FRAG BIT(29)
1da177e4
LT
371#define RXD_FRAME_PROTO_TCP BIT(30)
372#define RXD_FRAME_PROTO_UDP BIT(31)
373#define TCP_OR_UDP_FRAME (RXD_FRAME_PROTO_TCP | RXD_FRAME_PROTO_UDP)
374#define RXD_GET_L3_CKSUM(val) ((u16)(val>> 16) & 0xFFFF)
375#define RXD_GET_L4_CKSUM(val) ((u16)(val) & 0xFFFF)
376
377 u64 Control_2;
5e25b9dd 378#define THE_RXD_MARK 0x3
379#define SET_RXD_MARKER vBIT(THE_RXD_MARK, 0, 2)
380#define GET_RXD_MARKER(ctrl) ((ctrl & SET_RXD_MARKER) >> 62)
381
1da177e4 382#ifndef CONFIG_2BUFF_MODE
20346722 383#define MASK_BUFFER0_SIZE vBIT(0x3FFF,2,14)
384#define SET_BUFFER0_SIZE(val) vBIT(val,2,14)
1da177e4 385#else
20346722 386#define MASK_BUFFER0_SIZE vBIT(0xFF,2,14)
1da177e4
LT
387#define MASK_BUFFER1_SIZE vBIT(0xFFFF,16,16)
388#define MASK_BUFFER2_SIZE vBIT(0xFFFF,32,16)
389#define SET_BUFFER0_SIZE(val) vBIT(val,8,8)
390#define SET_BUFFER1_SIZE(val) vBIT(val,16,16)
391#define SET_BUFFER2_SIZE(val) vBIT(val,32,16)
392#endif
393
394#define MASK_VLAN_TAG vBIT(0xFFFF,48,16)
395#define SET_VLAN_TAG(val) vBIT(val,48,16)
396#define SET_NUM_TAG(val) vBIT(val,16,32)
397
398#ifndef CONFIG_2BUFF_MODE
20346722 399#define RXD_GET_BUFFER0_SIZE(Control_2) (u64)((Control_2 & vBIT(0x3FFF,2,14)))
1da177e4
LT
400#else
401#define RXD_GET_BUFFER0_SIZE(Control_2) (u8)((Control_2 & MASK_BUFFER0_SIZE) \
402 >> 48)
403#define RXD_GET_BUFFER1_SIZE(Control_2) (u16)((Control_2 & MASK_BUFFER1_SIZE) \
404 >> 32)
405#define RXD_GET_BUFFER2_SIZE(Control_2) (u16)((Control_2 & MASK_BUFFER2_SIZE) \
406 >> 16)
407#define BUF0_LEN 40
408#define BUF1_LEN 1
409#endif
410
411 u64 Buffer0_ptr;
412#ifdef CONFIG_2BUFF_MODE
413 u64 Buffer1_ptr;
414 u64 Buffer2_ptr;
415#endif
416} RxD_t;
417
20346722 418/* Structure that represents the Rx descriptor block which contains
1da177e4
LT
419 * 128 Rx descriptors.
420 */
421#ifndef CONFIG_2BUFF_MODE
422typedef struct _RxD_block {
423#define MAX_RXDS_PER_BLOCK 127
424 RxD_t rxd[MAX_RXDS_PER_BLOCK];
425
426 u64 reserved_0;
427#define END_OF_BLOCK 0xFEFFFFFFFFFFFFFFULL
20346722 428 u64 reserved_1; /* 0xFEFFFFFFFFFFFFFF to mark last
1da177e4
LT
429 * Rxd in this blk */
430 u64 reserved_2_pNext_RxD_block; /* Logical ptr to next */
431 u64 pNext_RxD_Blk_physical; /* Buff0_ptr.In a 32 bit arch
20346722 432 * the upper 32 bits should
1da177e4
LT
433 * be 0 */
434} RxD_block_t;
435#else
436typedef struct _RxD_block {
437#define MAX_RXDS_PER_BLOCK 85
438 RxD_t rxd[MAX_RXDS_PER_BLOCK];
439
440#define END_OF_BLOCK 0xFEFFFFFFFFFFFFFFULL
20346722 441 u64 reserved_1; /* 0xFEFFFFFFFFFFFFFF to mark last Rxd
1da177e4
LT
442 * in this blk */
443 u64 pNext_RxD_Blk_physical; /* Phy ponter to next blk. */
444} RxD_block_t;
445#define SIZE_OF_BLOCK 4096
446
20346722 447/* Structure to hold virtual addresses of Buf0 and Buf1 in
1da177e4
LT
448 * 2buf mode. */
449typedef struct bufAdd {
450 void *ba_0_org;
451 void *ba_1_org;
452 void *ba_0;
453 void *ba_1;
454} buffAdd_t;
455#endif
456
457/* Structure which stores all the MAC control parameters */
458
20346722 459/* This structure stores the offset of the RxD in the ring
460 * from which the Rx Interrupt processor can start picking
1da177e4
LT
461 * up the RxDs for processing.
462 */
463typedef struct _rx_curr_get_info_t {
464 u32 block_index;
465 u32 offset;
466 u32 ring_len;
467} rx_curr_get_info_t;
468
469typedef rx_curr_get_info_t rx_curr_put_info_t;
470
471/* This structure stores the offset of the TxDl in the FIFO
20346722 472 * from which the Tx Interrupt processor can start picking
1da177e4
LT
473 * up the TxDLs for send complete interrupt processing.
474 */
475typedef struct {
476 u32 offset;
477 u32 fifo_len;
478} tx_curr_get_info_t;
479
480typedef tx_curr_get_info_t tx_curr_put_info_t;
481
20346722 482/* Structure that holds the Phy and virt addresses of the Blocks */
483typedef struct rx_block_info {
484 RxD_t *block_virt_addr;
485 dma_addr_t block_dma_addr;
486} rx_block_info_t;
487
488/* pre declaration of the nic structure */
489typedef struct s2io_nic nic_t;
490
491/* Ring specific structure */
492typedef struct ring_info {
493 /* The ring number */
494 int ring_no;
495
496 /*
497 * Place holders for the virtual and physical addresses of
498 * all the Rx Blocks
499 */
500 rx_block_info_t rx_blocks[MAX_RX_BLOCKS_PER_RING];
501 int block_count;
502 int pkt_cnt;
503
504 /*
505 * Put pointer info which indictes which RxD has to be replenished
1da177e4
LT
506 * with a new buffer.
507 */
20346722 508 rx_curr_put_info_t rx_curr_put_info;
1da177e4 509
20346722 510 /*
511 * Get pointer info which indictes which is the last RxD that was
1da177e4
LT
512 * processed by the driver.
513 */
20346722 514 rx_curr_get_info_t rx_curr_get_info;
1da177e4 515
20346722 516#ifndef CONFIG_S2IO_NAPI
517 /* Index to the absolute position of the put pointer of Rx ring */
518 int put_pos;
519#endif
520
521#ifdef CONFIG_2BUFF_MODE
522 /* Buffer Address store. */
523 buffAdd_t **ba;
524#endif
525 nic_t *nic;
526} ring_info_t;
1da177e4 527
20346722 528/* Fifo specific structure */
529typedef struct fifo_info {
530 /* FIFO number */
531 int fifo_no;
532
533 /* Maximum TxDs per TxDL */
534 int max_txds;
535
536 /* Place holder of all the TX List's Phy and Virt addresses. */
537 list_info_hold_t *list_info;
538
539 /*
540 * Current offset within the tx FIFO where driver would write
541 * new Tx frame
542 */
543 tx_curr_put_info_t tx_curr_put_info;
544
545 /*
546 * Current offset within tx FIFO from where the driver would start freeing
547 * the buffers
548 */
549 tx_curr_get_info_t tx_curr_get_info;
550
551 nic_t *nic;
552}fifo_info_t;
553
554/* Infomation related to the Tx and Rx FIFOs and Rings of Xena
555 * is maintained in this structure.
556 */
557typedef struct mac_info {
1da177e4
LT
558/* tx side stuff */
559 /* logical pointer of start of each Tx FIFO */
560 TxFIFO_element_t __iomem *tx_FIFO_start[MAX_TX_FIFOS];
561
20346722 562 /* Fifo specific structure */
563 fifo_info_t fifos[MAX_TX_FIFOS];
564
565/* rx side stuff */
566 /* Ring specific structure */
567 ring_info_t rings[MAX_RX_RINGS];
568
569 u16 rmac_pause_time;
570 u16 mc_pause_threshold_q0q3;
571 u16 mc_pause_threshold_q4q7;
1da177e4
LT
572
573 void *stats_mem; /* orignal pointer to allocated mem */
574 dma_addr_t stats_mem_phy; /* Physical address of the stat block */
575 u32 stats_mem_sz;
576 StatInfo_t *stats_info; /* Logical address of the stat block */
577} mac_info_t;
578
579/* structure representing the user defined MAC addresses */
580typedef struct {
581 char addr[ETH_ALEN];
582 int usage_cnt;
583} usr_addr_t;
584
1da177e4
LT
585/* Default Tunable parameters of the NIC. */
586#define DEFAULT_FIFO_LEN 4096
587#define SMALL_RXD_CNT 30 * (MAX_RXDS_PER_BLOCK+1)
588#define LARGE_RXD_CNT 100 * (MAX_RXDS_PER_BLOCK+1)
589#define SMALL_BLK_CNT 30
590#define LARGE_BLK_CNT 100
591
592/* Structure representing one instance of the NIC */
20346722 593struct s2io_nic {
594#ifdef CONFIG_S2IO_NAPI
595 /*
596 * Count of packets to be processed in a given iteration, it will be indicated
597 * by the quota field of the device structure when NAPI is enabled.
598 */
599 int pkts_to_process;
600#endif
601 struct net_device *dev;
602 mac_info_t mac_control;
603 struct config_param config;
604 struct pci_dev *pdev;
605 void __iomem *bar0;
606 void __iomem *bar1;
1da177e4
LT
607#define MAX_MAC_SUPPORTED 16
608#define MAX_SUPPORTED_MULTICASTS MAX_MAC_SUPPORTED
609
610 macaddr_t def_mac_addr[MAX_MAC_SUPPORTED];
611 macaddr_t pre_mac_addr[MAX_MAC_SUPPORTED];
612
613 struct net_device_stats stats;
1da177e4
LT
614 int high_dma_flag;
615 int device_close_flag;
616 int device_enabled_once;
617
20346722 618 char name[50];
1da177e4
LT
619 struct tasklet_struct task;
620 volatile unsigned long tasklet_status;
1da177e4 621
20346722 622 /* Space to back up the PCI config space */
623 u32 config_space[256 / sizeof(u32)];
624
1da177e4
LT
625 atomic_t rx_bufs_left[MAX_RX_RINGS];
626
627 spinlock_t tx_lock;
628#ifndef CONFIG_S2IO_NAPI
629 spinlock_t put_lock;
630#endif
631
632#define PROMISC 1
633#define ALL_MULTI 2
634
635#define MAX_ADDRS_SUPPORTED 64
636 u16 usr_addr_count;
637 u16 mc_addr_count;
638 usr_addr_t usr_addrs[MAX_ADDRS_SUPPORTED];
639
640 u16 m_cast_flg;
641 u16 all_multi_pos;
642 u16 promisc_flg;
643
644 u16 tx_pkt_count;
645 u16 rx_pkt_count;
646 u16 tx_err_count;
647 u16 rx_err_count;
648
1da177e4
LT
649 /* Id timer, used to blink NIC to physically identify NIC. */
650 struct timer_list id_timer;
651
652 /* Restart timer, used to restart NIC if the device is stuck and
20346722 653 * a schedule task that will set the correct Link state once the
1da177e4
LT
654 * NIC's PHY has stabilized after a state change.
655 */
656#ifdef INIT_TQUEUE
657 struct tq_struct rst_timer_task;
658 struct tq_struct set_link_task;
659#else
660 struct work_struct rst_timer_task;
661 struct work_struct set_link_task;
662#endif
663
20346722 664 /* Flag that can be used to turn on or turn off the Rx checksum
1da177e4
LT
665 * offload feature.
666 */
667 int rx_csum;
668
20346722 669 /* after blink, the adapter must be restored with original
1da177e4
LT
670 * values.
671 */
672 u64 adapt_ctrl_org;
673
674 /* Last known link state. */
675 u16 last_link_state;
676#define LINK_DOWN 1
677#define LINK_UP 2
678
1da177e4
LT
679 int task_flag;
680#define CARD_DOWN 1
681#define CARD_UP 2
682 atomic_t card_state;
683 volatile unsigned long link_state;
7ba013ac 684 spinlock_t rx_lock;
685 atomic_t isr_cnt;
20346722 686};
1da177e4
LT
687
688#define RESET_ERROR 1;
689#define CMD_ERROR 2;
690
691/* OS related system calls */
692#ifndef readq
693static inline u64 readq(void __iomem *addr)
694{
20346722 695 u64 ret = 0;
696 ret = readl(addr + 4);
697 (u64) ret <<= 32;
698 (u64) ret |= readl(addr);
1da177e4
LT
699
700 return ret;
701}
702#endif
703
704#ifndef writeq
705static inline void writeq(u64 val, void __iomem *addr)
706{
707 writel((u32) (val), addr);
708 writel((u32) (val >> 32), (addr + 4));
709}
710
20346722 711/* In 32 bit modes, some registers have to be written in a
1da177e4 712 * particular order to expect correct hardware operation. The
20346722 713 * macro SPECIAL_REG_WRITE is used to perform such ordered
714 * writes. Defines UF (Upper First) and LF (Lower First) will
1da177e4
LT
715 * be used to specify the required write order.
716 */
717#define UF 1
718#define LF 2
719static inline void SPECIAL_REG_WRITE(u64 val, void __iomem *addr, int order)
720{
721 if (order == LF) {
722 writel((u32) (val), addr);
723 writel((u32) (val >> 32), (addr + 4));
724 } else {
725 writel((u32) (val >> 32), (addr + 4));
726 writel((u32) (val), addr);
727 }
728}
729#else
730#define SPECIAL_REG_WRITE(val, addr, dummy) writeq(val, addr)
731#endif
732
733/* Interrupt related values of Xena */
734
735#define ENABLE_INTRS 1
736#define DISABLE_INTRS 2
737
738/* Highest level interrupt blocks */
739#define TX_PIC_INTR (0x0001<<0)
740#define TX_DMA_INTR (0x0001<<1)
741#define TX_MAC_INTR (0x0001<<2)
742#define TX_XGXS_INTR (0x0001<<3)
743#define TX_TRAFFIC_INTR (0x0001<<4)
744#define RX_PIC_INTR (0x0001<<5)
745#define RX_DMA_INTR (0x0001<<6)
746#define RX_MAC_INTR (0x0001<<7)
747#define RX_XGXS_INTR (0x0001<<8)
748#define RX_TRAFFIC_INTR (0x0001<<9)
749#define MC_INTR (0x0001<<10)
750#define ENA_ALL_INTRS ( TX_PIC_INTR | \
751 TX_DMA_INTR | \
752 TX_MAC_INTR | \
753 TX_XGXS_INTR | \
754 TX_TRAFFIC_INTR | \
755 RX_PIC_INTR | \
756 RX_DMA_INTR | \
757 RX_MAC_INTR | \
758 RX_XGXS_INTR | \
759 RX_TRAFFIC_INTR | \
760 MC_INTR )
761
762/* Interrupt masks for the general interrupt mask register */
763#define DISABLE_ALL_INTRS 0xFFFFFFFFFFFFFFFFULL
764
765#define TXPIC_INT_M BIT(0)
766#define TXDMA_INT_M BIT(1)
767#define TXMAC_INT_M BIT(2)
768#define TXXGXS_INT_M BIT(3)
769#define TXTRAFFIC_INT_M BIT(8)
770#define PIC_RX_INT_M BIT(32)
771#define RXDMA_INT_M BIT(33)
772#define RXMAC_INT_M BIT(34)
773#define MC_INT_M BIT(35)
774#define RXXGXS_INT_M BIT(36)
775#define RXTRAFFIC_INT_M BIT(40)
776
777/* PIC level Interrupts TODO*/
778
779/* DMA level Inressupts */
780#define TXDMA_PFC_INT_M BIT(0)
781#define TXDMA_PCC_INT_M BIT(2)
782
783/* PFC block interrupts */
784#define PFC_MISC_ERR_1 BIT(0) /* Interrupt to indicate FIFO full */
785
786/* PCC block interrupts. */
787#define PCC_FB_ECC_ERR vBIT(0xff, 16, 8) /* Interrupt to indicate
788 PCC_FB_ECC Error. */
789
20346722 790#define RXD_GET_VLAN_TAG(Control_2) (u16)(Control_2 & MASK_VLAN_TAG)
1da177e4
LT
791/*
792 * Prototype declaration.
793 */
794static int __devinit s2io_init_nic(struct pci_dev *pdev,
795 const struct pci_device_id *pre);
796static void __devexit s2io_rem_nic(struct pci_dev *pdev);
797static int init_shared_mem(struct s2io_nic *sp);
798static void free_shared_mem(struct s2io_nic *sp);
799static int init_nic(struct s2io_nic *nic);
20346722 800static void rx_intr_handler(ring_info_t *ring_data);
801static void tx_intr_handler(fifo_info_t *fifo_data);
1da177e4
LT
802static void alarm_intr_handler(struct s2io_nic *sp);
803
804static int s2io_starter(void);
20346722 805void s2io_closer(void);
1da177e4
LT
806static void s2io_tx_watchdog(struct net_device *dev);
807static void s2io_tasklet(unsigned long dev_addr);
808static void s2io_set_multicast(struct net_device *dev);
20346722 809static int rx_osm_handler(ring_info_t *ring_data, RxD_t * rxdp);
810void s2io_link(nic_t * sp, int link);
811void s2io_reset(nic_t * sp);
812#if defined(CONFIG_S2IO_NAPI)
1da177e4
LT
813static int s2io_poll(struct net_device *dev, int *budget);
814#endif
815static void s2io_init_pci(nic_t * sp);
20346722 816int s2io_set_mac_addr(struct net_device *dev, u8 * addr);
1da177e4 817static irqreturn_t s2io_isr(int irq, void *dev_id, struct pt_regs *regs);
20346722 818static int verify_xena_quiescence(nic_t *sp, u64 val64, int flag);
1da177e4
LT
819static struct ethtool_ops netdev_ethtool_ops;
820static void s2io_set_link(unsigned long data);
20346722 821int s2io_set_swapper(nic_t * sp);
822static void s2io_card_down(nic_t *nic);
823static int s2io_card_up(nic_t *nic);
824int get_xena_rev_id(struct pci_dev *pdev);
1da177e4 825#endif /* _S2IO_H */
This page took 0.076929 seconds and 5 git commands to generate.