[PATCH] S2io: Multi buffer mode support
[deliverable/linux.git] / drivers / net / s2io.h
CommitLineData
1da177e4 1/************************************************************************
776bd20f 2 * s2io.h: A Linux PCI-X Ethernet driver for Neterion 10GbE Server NIC
1da177e4
LT
3 * Copyright(c) 2002-2005 Neterion Inc.
4
5 * This software may be used and distributed according to the terms of
6 * the GNU General Public License (GPL), incorporated herein by reference.
7 * Drivers based on or derived from this code fall under the GPL and must
8 * retain the authorship, copyright and license notice. This file is not
9 * a complete program and may only be used when the entire operating
10 * system is licensed under the GPL.
11 * See the file COPYING in this distribution for more information.
12 ************************************************************************/
13#ifndef _S2IO_H
14#define _S2IO_H
15
16#define TBD 0
17#define BIT(loc) (0x8000000000000000ULL >> (loc))
18#define vBIT(val, loc, sz) (((u64)val) << (64-loc-sz))
19#define INV(d) ((d&0xff)<<24) | (((d>>8)&0xff)<<16) | (((d>>16)&0xff)<<8)| ((d>>24)&0xff)
20
21#ifndef BOOL
22#define BOOL int
23#endif
24
25#ifndef TRUE
26#define TRUE 1
27#define FALSE 0
28#endif
29
30#undef SUCCESS
31#define SUCCESS 0
32#define FAILURE -1
33
20346722 34/* Maximum time to flicker LED when asked to identify NIC using ethtool */
35#define MAX_FLICKER_TIME 60000 /* 60 Secs */
36
1da177e4
LT
37/* Maximum outstanding splits to be configured into xena. */
38typedef enum xena_max_outstanding_splits {
39 XENA_ONE_SPLIT_TRANSACTION = 0,
40 XENA_TWO_SPLIT_TRANSACTION = 1,
41 XENA_THREE_SPLIT_TRANSACTION = 2,
42 XENA_FOUR_SPLIT_TRANSACTION = 3,
43 XENA_EIGHT_SPLIT_TRANSACTION = 4,
44 XENA_TWELVE_SPLIT_TRANSACTION = 5,
45 XENA_SIXTEEN_SPLIT_TRANSACTION = 6,
46 XENA_THIRTYTWO_SPLIT_TRANSACTION = 7
47} xena_max_outstanding_splits;
48#define XENA_MAX_OUTSTANDING_SPLITS(n) (n << 4)
49
50/* OS concerned variables and constants */
20346722 51#define WATCH_DOG_TIMEOUT 15*HZ
52#define EFILL 0x1234
53#define ALIGN_SIZE 127
54#define PCIX_COMMAND_REGISTER 0x62
1da177e4
LT
55
56/*
57 * Debug related variables.
58 */
59/* different debug levels. */
60#define ERR_DBG 0
61#define INIT_DBG 1
62#define INFO_DBG 2
63#define TX_DBG 3
64#define INTR_DBG 4
65
66/* Global variable that defines the present debug level of the driver. */
20346722 67int debug_level = ERR_DBG; /* Default level. */
1da177e4
LT
68
69/* DEBUG message print. */
70#define DBG_PRINT(dbg_level, args...) if(!(debug_level<dbg_level)) printk(args)
71
72/* Protocol assist features of the NIC */
73#define L3_CKSUM_OK 0xFFFF
74#define L4_CKSUM_OK 0xFFFF
75#define S2IO_JUMBO_SIZE 9600
76
20346722 77/* Driver statistics maintained by driver */
78typedef struct {
79 unsigned long long single_ecc_errs;
80 unsigned long long double_ecc_errs;
81} swStat_t;
82
1da177e4
LT
83/* The statistics block of Xena */
84typedef struct stat_block {
85/* Tx MAC statistics counters. */
86 u32 tmac_data_octets;
87 u32 tmac_frms;
88 u64 tmac_drop_frms;
89 u32 tmac_bcst_frms;
90 u32 tmac_mcst_frms;
91 u64 tmac_pause_ctrl_frms;
92 u32 tmac_ucst_frms;
93 u32 tmac_ttl_octets;
94 u32 tmac_any_err_frms;
95 u32 tmac_nucst_frms;
96 u64 tmac_ttl_less_fb_octets;
97 u64 tmac_vld_ip_octets;
98 u32 tmac_drop_ip;
99 u32 tmac_vld_ip;
100 u32 tmac_rst_tcp;
101 u32 tmac_icmp;
102 u64 tmac_tcp;
103 u32 reserved_0;
104 u32 tmac_udp;
105
106/* Rx MAC Statistics counters. */
107 u32 rmac_data_octets;
108 u32 rmac_vld_frms;
109 u64 rmac_fcs_err_frms;
110 u64 rmac_drop_frms;
111 u32 rmac_vld_bcst_frms;
112 u32 rmac_vld_mcst_frms;
113 u32 rmac_out_rng_len_err_frms;
114 u32 rmac_in_rng_len_err_frms;
115 u64 rmac_long_frms;
116 u64 rmac_pause_ctrl_frms;
117 u64 rmac_unsup_ctrl_frms;
118 u32 rmac_accepted_ucst_frms;
119 u32 rmac_ttl_octets;
120 u32 rmac_discarded_frms;
121 u32 rmac_accepted_nucst_frms;
122 u32 reserved_1;
123 u32 rmac_drop_events;
124 u64 rmac_ttl_less_fb_octets;
125 u64 rmac_ttl_frms;
126 u64 reserved_2;
127 u32 rmac_usized_frms;
128 u32 reserved_3;
129 u32 rmac_frag_frms;
130 u32 rmac_osized_frms;
131 u32 reserved_4;
132 u32 rmac_jabber_frms;
133 u64 rmac_ttl_64_frms;
134 u64 rmac_ttl_65_127_frms;
135 u64 reserved_5;
136 u64 rmac_ttl_128_255_frms;
137 u64 rmac_ttl_256_511_frms;
138 u64 reserved_6;
139 u64 rmac_ttl_512_1023_frms;
140 u64 rmac_ttl_1024_1518_frms;
141 u32 rmac_ip;
142 u32 reserved_7;
143 u64 rmac_ip_octets;
144 u32 rmac_drop_ip;
145 u32 rmac_hdr_err_ip;
146 u32 reserved_8;
147 u32 rmac_icmp;
148 u64 rmac_tcp;
149 u32 rmac_err_drp_udp;
150 u32 rmac_udp;
151 u64 rmac_xgmii_err_sym;
152 u64 rmac_frms_q0;
153 u64 rmac_frms_q1;
154 u64 rmac_frms_q2;
155 u64 rmac_frms_q3;
156 u64 rmac_frms_q4;
157 u64 rmac_frms_q5;
158 u64 rmac_frms_q6;
159 u64 rmac_frms_q7;
160 u16 rmac_full_q3;
161 u16 rmac_full_q2;
162 u16 rmac_full_q1;
163 u16 rmac_full_q0;
164 u16 rmac_full_q7;
165 u16 rmac_full_q6;
166 u16 rmac_full_q5;
167 u16 rmac_full_q4;
168 u32 reserved_9;
169 u32 rmac_pause_cnt;
170 u64 rmac_xgmii_data_err_cnt;
171 u64 rmac_xgmii_ctrl_err_cnt;
172 u32 rmac_err_tcp;
173 u32 rmac_accepted_ip;
174
175/* PCI/PCI-X Read transaction statistics. */
176 u32 new_rd_req_cnt;
177 u32 rd_req_cnt;
178 u32 rd_rtry_cnt;
179 u32 new_rd_req_rtry_cnt;
180
181/* PCI/PCI-X Write/Read transaction statistics. */
182 u32 wr_req_cnt;
183 u32 wr_rtry_rd_ack_cnt;
184 u32 new_wr_req_rtry_cnt;
185 u32 new_wr_req_cnt;
186 u32 wr_disc_cnt;
187 u32 wr_rtry_cnt;
188
189/* PCI/PCI-X Write / DMA Transaction statistics. */
190 u32 txp_wr_cnt;
191 u32 rd_rtry_wr_ack_cnt;
192 u32 txd_wr_cnt;
193 u32 txd_rd_cnt;
194 u32 rxd_wr_cnt;
195 u32 rxd_rd_cnt;
196 u32 rxf_wr_cnt;
197 u32 txf_rd_cnt;
7ba013ac 198
541ae68f 199/* Tx MAC statistics overflow counters. */
200 u32 tmac_data_octets_oflow;
201 u32 tmac_frms_oflow;
202 u32 tmac_bcst_frms_oflow;
203 u32 tmac_mcst_frms_oflow;
204 u32 tmac_ucst_frms_oflow;
205 u32 tmac_ttl_octets_oflow;
206 u32 tmac_any_err_frms_oflow;
207 u32 tmac_nucst_frms_oflow;
208 u64 tmac_vlan_frms;
209 u32 tmac_drop_ip_oflow;
210 u32 tmac_vld_ip_oflow;
211 u32 tmac_rst_tcp_oflow;
212 u32 tmac_icmp_oflow;
213 u32 tpa_unknown_protocol;
214 u32 tmac_udp_oflow;
215 u32 reserved_10;
216 u32 tpa_parse_failure;
217
218/* Rx MAC Statistics overflow counters. */
219 u32 rmac_data_octets_oflow;
220 u32 rmac_vld_frms_oflow;
221 u32 rmac_vld_bcst_frms_oflow;
222 u32 rmac_vld_mcst_frms_oflow;
223 u32 rmac_accepted_ucst_frms_oflow;
224 u32 rmac_ttl_octets_oflow;
225 u32 rmac_discarded_frms_oflow;
226 u32 rmac_accepted_nucst_frms_oflow;
227 u32 rmac_usized_frms_oflow;
228 u32 rmac_drop_events_oflow;
229 u32 rmac_frag_frms_oflow;
230 u32 rmac_osized_frms_oflow;
231 u32 rmac_ip_oflow;
232 u32 rmac_jabber_frms_oflow;
233 u32 rmac_icmp_oflow;
234 u32 rmac_drop_ip_oflow;
235 u32 rmac_err_drp_udp_oflow;
236 u32 rmac_udp_oflow;
237 u32 reserved_11;
238 u32 rmac_pause_cnt_oflow;
239 u64 rmac_ttl_1519_4095_frms;
240 u64 rmac_ttl_4096_8191_frms;
241 u64 rmac_ttl_8192_max_frms;
242 u64 rmac_ttl_gt_max_frms;
243 u64 rmac_osized_alt_frms;
244 u64 rmac_jabber_alt_frms;
245 u64 rmac_gt_max_alt_frms;
246 u64 rmac_vlan_frms;
247 u32 rmac_len_discard;
248 u32 rmac_fcs_discard;
249 u32 rmac_pf_discard;
250 u32 rmac_da_discard;
251 u32 rmac_red_discard;
252 u32 rmac_rts_discard;
253 u32 reserved_12;
254 u32 rmac_ingm_full_discard;
255 u32 reserved_13;
256 u32 rmac_accepted_ip_oflow;
257 u32 reserved_14;
258 u32 link_fault_cnt;
7ba013ac 259 swStat_t sw_stat;
1da177e4
LT
260} StatInfo_t;
261
20346722 262/*
263 * Structures representing different init time configuration
1da177e4
LT
264 * parameters of the NIC.
265 */
266
20346722 267#define MAX_TX_FIFOS 8
268#define MAX_RX_RINGS 8
269
270/* FIFO mappings for all possible number of fifos configured */
271int fifo_map[][MAX_TX_FIFOS] = {
272 {0, 0, 0, 0, 0, 0, 0, 0},
273 {0, 0, 0, 0, 1, 1, 1, 1},
274 {0, 0, 0, 1, 1, 1, 2, 2},
275 {0, 0, 1, 1, 2, 2, 3, 3},
276 {0, 0, 1, 1, 2, 2, 3, 4},
277 {0, 0, 1, 1, 2, 3, 4, 5},
278 {0, 0, 1, 2, 3, 4, 5, 6},
279 {0, 1, 2, 3, 4, 5, 6, 7},
280};
281
1da177e4
LT
282/* Maintains Per FIFO related information. */
283typedef struct tx_fifo_config {
284#define MAX_AVAILABLE_TXDS 8192
285 u32 fifo_len; /* specifies len of FIFO upto 8192, ie no of TxDLs */
286/* Priority definition */
287#define TX_FIFO_PRI_0 0 /*Highest */
288#define TX_FIFO_PRI_1 1
289#define TX_FIFO_PRI_2 2
290#define TX_FIFO_PRI_3 3
291#define TX_FIFO_PRI_4 4
292#define TX_FIFO_PRI_5 5
293#define TX_FIFO_PRI_6 6
294#define TX_FIFO_PRI_7 7 /*lowest */
295 u8 fifo_priority; /* specifies pointer level for FIFO */
296 /* user should not set twos fifos with same pri */
297 u8 f_no_snoop;
298#define NO_SNOOP_TXD 0x01
299#define NO_SNOOP_TXD_BUFFER 0x02
300} tx_fifo_config_t;
301
302
303/* Maintains per Ring related information */
304typedef struct rx_ring_config {
305 u32 num_rxd; /*No of RxDs per Rx Ring */
306#define RX_RING_PRI_0 0 /* highest */
307#define RX_RING_PRI_1 1
308#define RX_RING_PRI_2 2
309#define RX_RING_PRI_3 3
310#define RX_RING_PRI_4 4
311#define RX_RING_PRI_5 5
312#define RX_RING_PRI_6 6
313#define RX_RING_PRI_7 7 /* lowest */
314
315 u8 ring_priority; /*Specifies service priority of ring */
316 /* OSM should not set any two rings with same priority */
317 u8 ring_org; /*Organization of ring */
318#define RING_ORG_BUFF1 0x01
319#define RX_RING_ORG_BUFF3 0x03
320#define RX_RING_ORG_BUFF5 0x05
321
322 u8 f_no_snoop;
323#define NO_SNOOP_RXD 0x01
324#define NO_SNOOP_RXD_BUFFER 0x02
325} rx_ring_config_t;
326
20346722 327/* This structure provides contains values of the tunable parameters
328 * of the H/W
1da177e4
LT
329 */
330struct config_param {
331/* Tx Side */
332 u32 tx_fifo_num; /*Number of Tx FIFOs */
1da177e4 333
20346722 334 u8 fifo_mapping[MAX_TX_FIFOS];
1da177e4
LT
335 tx_fifo_config_t tx_cfg[MAX_TX_FIFOS]; /*Per-Tx FIFO config */
336 u32 max_txds; /*Max no. of Tx buffer descriptor per TxDL */
337 u64 tx_intr_type;
338 /* Specifies if Tx Intr is UTILZ or PER_LIST type. */
339
340/* Rx Side */
341 u32 rx_ring_num; /*Number of receive rings */
1da177e4
LT
342#define MAX_RX_BLOCKS_PER_RING 150
343
344 rx_ring_config_t rx_cfg[MAX_RX_RINGS]; /*Per-Rx Ring config */
b6e3f982 345 u8 bimodal; /*Flag for setting bimodal interrupts*/
1da177e4
LT
346
347#define HEADER_ETHERNET_II_802_3_SIZE 14
348#define HEADER_802_2_SIZE 3
349#define HEADER_SNAP_SIZE 5
350#define HEADER_VLAN_SIZE 4
351
352#define MIN_MTU 46
353#define MAX_PYLD 1500
354#define MAX_MTU (MAX_PYLD+18)
355#define MAX_MTU_VLAN (MAX_PYLD+22)
356#define MAX_PYLD_JUMBO 9600
357#define MAX_MTU_JUMBO (MAX_PYLD_JUMBO+18)
358#define MAX_MTU_JUMBO_VLAN (MAX_PYLD_JUMBO+22)
20346722 359 u16 bus_speed;
1da177e4
LT
360};
361
362/* Structure representing MAC Addrs */
363typedef struct mac_addr {
364 u8 mac_addr[ETH_ALEN];
365} macaddr_t;
366
367/* Structure that represent every FIFO element in the BAR1
20346722 368 * Address location.
1da177e4
LT
369 */
370typedef struct _TxFIFO_element {
371 u64 TxDL_Pointer;
372
373 u64 List_Control;
374#define TX_FIFO_LAST_TXD_NUM( val) vBIT(val,0,8)
375#define TX_FIFO_FIRST_LIST BIT(14)
376#define TX_FIFO_LAST_LIST BIT(15)
377#define TX_FIFO_FIRSTNLAST_LIST vBIT(3,14,2)
378#define TX_FIFO_SPECIAL_FUNC BIT(23)
379#define TX_FIFO_DS_NO_SNOOP BIT(31)
380#define TX_FIFO_BUFF_NO_SNOOP BIT(30)
381} TxFIFO_element_t;
382
383/* Tx descriptor structure */
384typedef struct _TxD {
385 u64 Control_1;
386/* bit mask */
387#define TXD_LIST_OWN_XENA BIT(7)
388#define TXD_T_CODE (BIT(12)|BIT(13)|BIT(14)|BIT(15))
389#define TXD_T_CODE_OK(val) (|(val & TXD_T_CODE))
390#define GET_TXD_T_CODE(val) ((val & TXD_T_CODE)<<12)
391#define TXD_GATHER_CODE (BIT(22) | BIT(23))
392#define TXD_GATHER_CODE_FIRST BIT(22)
393#define TXD_GATHER_CODE_LAST BIT(23)
394#define TXD_TCP_LSO_EN BIT(30)
395#define TXD_UDP_COF_EN BIT(31)
396#define TXD_TCP_LSO_MSS(val) vBIT(val,34,14)
397#define TXD_BUFFER0_SIZE(val) vBIT(val,48,16)
398
399 u64 Control_2;
400#define TXD_TX_CKO_CONTROL (BIT(5)|BIT(6)|BIT(7))
401#define TXD_TX_CKO_IPV4_EN BIT(5)
402#define TXD_TX_CKO_TCP_EN BIT(6)
403#define TXD_TX_CKO_UDP_EN BIT(7)
404#define TXD_VLAN_ENABLE BIT(15)
405#define TXD_VLAN_TAG(val) vBIT(val,16,16)
406#define TXD_INT_NUMBER(val) vBIT(val,34,6)
407#define TXD_INT_TYPE_PER_LIST BIT(47)
408#define TXD_INT_TYPE_UTILZ BIT(46)
409#define TXD_SET_MARKER vBIT(0x6,0,4)
410
411 u64 Buffer_Pointer;
412 u64 Host_Control; /* reserved for host */
413} TxD_t;
414
415/* Structure to hold the phy and virt addr of every TxDL. */
416typedef struct list_info_hold {
417 dma_addr_t list_phy_addr;
418 void *list_virt_addr;
419} list_info_hold_t;
420
da6971d8 421/* Rx descriptor structure for 1 buffer mode */
1da177e4
LT
422typedef struct _RxD_t {
423 u64 Host_Control; /* reserved for host */
424 u64 Control_1;
425#define RXD_OWN_XENA BIT(7)
426#define RXD_T_CODE (BIT(12)|BIT(13)|BIT(14)|BIT(15))
427#define RXD_FRAME_PROTO vBIT(0xFFFF,24,8)
428#define RXD_FRAME_PROTO_IPV4 BIT(27)
429#define RXD_FRAME_PROTO_IPV6 BIT(28)
20346722 430#define RXD_FRAME_IP_FRAG BIT(29)
1da177e4
LT
431#define RXD_FRAME_PROTO_TCP BIT(30)
432#define RXD_FRAME_PROTO_UDP BIT(31)
433#define TCP_OR_UDP_FRAME (RXD_FRAME_PROTO_TCP | RXD_FRAME_PROTO_UDP)
434#define RXD_GET_L3_CKSUM(val) ((u16)(val>> 16) & 0xFFFF)
435#define RXD_GET_L4_CKSUM(val) ((u16)(val) & 0xFFFF)
436
437 u64 Control_2;
5e25b9dd 438#define THE_RXD_MARK 0x3
439#define SET_RXD_MARKER vBIT(THE_RXD_MARK, 0, 2)
440#define GET_RXD_MARKER(ctrl) ((ctrl & SET_RXD_MARKER) >> 62)
441
1da177e4
LT
442#define MASK_VLAN_TAG vBIT(0xFFFF,48,16)
443#define SET_VLAN_TAG(val) vBIT(val,48,16)
444#define SET_NUM_TAG(val) vBIT(val,16,32)
445
da6971d8
AR
446
447} RxD_t;
448/* Rx descriptor structure for 1 buffer mode */
449typedef struct _RxD1_t {
450 struct _RxD_t h;
451
452#define MASK_BUFFER0_SIZE_1 vBIT(0x3FFF,2,14)
453#define SET_BUFFER0_SIZE_1(val) vBIT(val,2,14)
454#define RXD_GET_BUFFER0_SIZE_1(_Control_2) \
455 (u16)((_Control_2 & MASK_BUFFER0_SIZE_1) >> 48)
456 u64 Buffer0_ptr;
457} RxD1_t;
458/* Rx descriptor structure for 3 or 2 buffer mode */
459
460typedef struct _RxD3_t {
461 struct _RxD_t h;
462
463#define MASK_BUFFER0_SIZE_3 vBIT(0xFF,2,14)
464#define MASK_BUFFER1_SIZE_3 vBIT(0xFFFF,16,16)
465#define MASK_BUFFER2_SIZE_3 vBIT(0xFFFF,32,16)
466#define SET_BUFFER0_SIZE_3(val) vBIT(val,8,8)
467#define SET_BUFFER1_SIZE_3(val) vBIT(val,16,16)
468#define SET_BUFFER2_SIZE_3(val) vBIT(val,32,16)
469#define RXD_GET_BUFFER0_SIZE_3(Control_2) \
470 (u8)((Control_2 & MASK_BUFFER0_SIZE_3) >> 48)
471#define RXD_GET_BUFFER1_SIZE_3(Control_2) \
472 (u16)((Control_2 & MASK_BUFFER1_SIZE_3) >> 32)
473#define RXD_GET_BUFFER2_SIZE_3(Control_2) \
474 (u16)((Control_2 & MASK_BUFFER2_SIZE_3) >> 16)
1da177e4
LT
475#define BUF0_LEN 40
476#define BUF1_LEN 1
1da177e4
LT
477
478 u64 Buffer0_ptr;
1da177e4
LT
479 u64 Buffer1_ptr;
480 u64 Buffer2_ptr;
da6971d8
AR
481} RxD3_t;
482
1da177e4 483
20346722 484/* Structure that represents the Rx descriptor block which contains
1da177e4
LT
485 * 128 Rx descriptors.
486 */
1da177e4 487typedef struct _RxD_block {
da6971d8
AR
488#define MAX_RXDS_PER_BLOCK_1 127
489 RxD1_t rxd[MAX_RXDS_PER_BLOCK_1];
1da177e4
LT
490
491 u64 reserved_0;
492#define END_OF_BLOCK 0xFEFFFFFFFFFFFFFFULL
20346722 493 u64 reserved_1; /* 0xFEFFFFFFFFFFFFFF to mark last
1da177e4
LT
494 * Rxd in this blk */
495 u64 reserved_2_pNext_RxD_block; /* Logical ptr to next */
496 u64 pNext_RxD_Blk_physical; /* Buff0_ptr.In a 32 bit arch
20346722 497 * the upper 32 bits should
1da177e4
LT
498 * be 0 */
499} RxD_block_t;
1da177e4 500
1da177e4
LT
501#define SIZE_OF_BLOCK 4096
502
da6971d8
AR
503#define RXD_MODE_1 0
504#define RXD_MODE_3A 1
505#define RXD_MODE_3B 2
506
20346722 507/* Structure to hold virtual addresses of Buf0 and Buf1 in
1da177e4
LT
508 * 2buf mode. */
509typedef struct bufAdd {
510 void *ba_0_org;
511 void *ba_1_org;
512 void *ba_0;
513 void *ba_1;
514} buffAdd_t;
1da177e4
LT
515
516/* Structure which stores all the MAC control parameters */
517
20346722 518/* This structure stores the offset of the RxD in the ring
519 * from which the Rx Interrupt processor can start picking
1da177e4
LT
520 * up the RxDs for processing.
521 */
522typedef struct _rx_curr_get_info_t {
523 u32 block_index;
524 u32 offset;
525 u32 ring_len;
526} rx_curr_get_info_t;
527
528typedef rx_curr_get_info_t rx_curr_put_info_t;
529
530/* This structure stores the offset of the TxDl in the FIFO
20346722 531 * from which the Tx Interrupt processor can start picking
1da177e4
LT
532 * up the TxDLs for send complete interrupt processing.
533 */
534typedef struct {
535 u32 offset;
536 u32 fifo_len;
537} tx_curr_get_info_t;
538
539typedef tx_curr_get_info_t tx_curr_put_info_t;
540
da6971d8
AR
541
542typedef struct rxd_info {
543 void *virt_addr;
544 dma_addr_t dma_addr;
545}rxd_info_t;
546
20346722 547/* Structure that holds the Phy and virt addresses of the Blocks */
548typedef struct rx_block_info {
da6971d8 549 void *block_virt_addr;
20346722 550 dma_addr_t block_dma_addr;
da6971d8 551 rxd_info_t *rxds;
20346722 552} rx_block_info_t;
553
554/* pre declaration of the nic structure */
555typedef struct s2io_nic nic_t;
556
557/* Ring specific structure */
558typedef struct ring_info {
559 /* The ring number */
560 int ring_no;
561
562 /*
563 * Place holders for the virtual and physical addresses of
564 * all the Rx Blocks
565 */
566 rx_block_info_t rx_blocks[MAX_RX_BLOCKS_PER_RING];
567 int block_count;
568 int pkt_cnt;
569
570 /*
571 * Put pointer info which indictes which RxD has to be replenished
1da177e4
LT
572 * with a new buffer.
573 */
20346722 574 rx_curr_put_info_t rx_curr_put_info;
1da177e4 575
20346722 576 /*
577 * Get pointer info which indictes which is the last RxD that was
1da177e4
LT
578 * processed by the driver.
579 */
20346722 580 rx_curr_get_info_t rx_curr_get_info;
1da177e4 581
20346722 582#ifndef CONFIG_S2IO_NAPI
583 /* Index to the absolute position of the put pointer of Rx ring */
584 int put_pos;
585#endif
586
20346722 587 /* Buffer Address store. */
588 buffAdd_t **ba;
20346722 589 nic_t *nic;
590} ring_info_t;
1da177e4 591
20346722 592/* Fifo specific structure */
593typedef struct fifo_info {
594 /* FIFO number */
595 int fifo_no;
596
597 /* Maximum TxDs per TxDL */
598 int max_txds;
599
600 /* Place holder of all the TX List's Phy and Virt addresses. */
601 list_info_hold_t *list_info;
602
603 /*
604 * Current offset within the tx FIFO where driver would write
605 * new Tx frame
606 */
607 tx_curr_put_info_t tx_curr_put_info;
608
609 /*
610 * Current offset within tx FIFO from where the driver would start freeing
611 * the buffers
612 */
613 tx_curr_get_info_t tx_curr_get_info;
614
615 nic_t *nic;
616}fifo_info_t;
617
618/* Infomation related to the Tx and Rx FIFOs and Rings of Xena
619 * is maintained in this structure.
620 */
621typedef struct mac_info {
1da177e4
LT
622/* tx side stuff */
623 /* logical pointer of start of each Tx FIFO */
624 TxFIFO_element_t __iomem *tx_FIFO_start[MAX_TX_FIFOS];
625
20346722 626 /* Fifo specific structure */
627 fifo_info_t fifos[MAX_TX_FIFOS];
628
776bd20f 629 /* Save virtual address of TxD page with zero DMA addr(if any) */
630 void *zerodma_virt_addr;
631
20346722 632/* rx side stuff */
633 /* Ring specific structure */
634 ring_info_t rings[MAX_RX_RINGS];
635
636 u16 rmac_pause_time;
637 u16 mc_pause_threshold_q0q3;
638 u16 mc_pause_threshold_q4q7;
1da177e4
LT
639
640 void *stats_mem; /* orignal pointer to allocated mem */
641 dma_addr_t stats_mem_phy; /* Physical address of the stat block */
642 u32 stats_mem_sz;
643 StatInfo_t *stats_info; /* Logical address of the stat block */
644} mac_info_t;
645
646/* structure representing the user defined MAC addresses */
647typedef struct {
648 char addr[ETH_ALEN];
649 int usage_cnt;
650} usr_addr_t;
651
1da177e4
LT
652/* Default Tunable parameters of the NIC. */
653#define DEFAULT_FIFO_LEN 4096
1da177e4
LT
654#define SMALL_BLK_CNT 30
655#define LARGE_BLK_CNT 100
656
cc6e7c44
RA
657/*
658 * Structure to keep track of the MSI-X vectors and the corresponding
659 * argument registered against each vector
660 */
661#define MAX_REQUESTED_MSI_X 17
662struct s2io_msix_entry
663{
664 u16 vector;
665 u16 entry;
666 void *arg;
667
668 u8 type;
669#define MSIX_FIFO_TYPE 1
670#define MSIX_RING_TYPE 2
671
672 u8 in_use;
673#define MSIX_REGISTERED_SUCCESS 0xAA
674};
675
676struct msix_info_st {
677 u64 addr;
678 u64 data;
679};
680
1da177e4 681/* Structure representing one instance of the NIC */
20346722 682struct s2io_nic {
da6971d8 683 int rxd_mode;
20346722 684#ifdef CONFIG_S2IO_NAPI
685 /*
686 * Count of packets to be processed in a given iteration, it will be indicated
687 * by the quota field of the device structure when NAPI is enabled.
688 */
689 int pkts_to_process;
690#endif
691 struct net_device *dev;
692 mac_info_t mac_control;
693 struct config_param config;
694 struct pci_dev *pdev;
695 void __iomem *bar0;
696 void __iomem *bar1;
1da177e4
LT
697#define MAX_MAC_SUPPORTED 16
698#define MAX_SUPPORTED_MULTICASTS MAX_MAC_SUPPORTED
699
700 macaddr_t def_mac_addr[MAX_MAC_SUPPORTED];
701 macaddr_t pre_mac_addr[MAX_MAC_SUPPORTED];
702
703 struct net_device_stats stats;
1da177e4
LT
704 int high_dma_flag;
705 int device_close_flag;
706 int device_enabled_once;
707
20346722 708 char name[50];
1da177e4
LT
709 struct tasklet_struct task;
710 volatile unsigned long tasklet_status;
1da177e4 711
25fff88e 712 /* Timer that handles I/O errors/exceptions */
713 struct timer_list alarm_timer;
714
20346722 715 /* Space to back up the PCI config space */
716 u32 config_space[256 / sizeof(u32)];
717
1da177e4
LT
718 atomic_t rx_bufs_left[MAX_RX_RINGS];
719
720 spinlock_t tx_lock;
721#ifndef CONFIG_S2IO_NAPI
722 spinlock_t put_lock;
723#endif
724
725#define PROMISC 1
726#define ALL_MULTI 2
727
728#define MAX_ADDRS_SUPPORTED 64
729 u16 usr_addr_count;
730 u16 mc_addr_count;
731 usr_addr_t usr_addrs[MAX_ADDRS_SUPPORTED];
732
733 u16 m_cast_flg;
734 u16 all_multi_pos;
735 u16 promisc_flg;
736
737 u16 tx_pkt_count;
738 u16 rx_pkt_count;
739 u16 tx_err_count;
740 u16 rx_err_count;
741
1da177e4
LT
742 /* Id timer, used to blink NIC to physically identify NIC. */
743 struct timer_list id_timer;
744
745 /* Restart timer, used to restart NIC if the device is stuck and
20346722 746 * a schedule task that will set the correct Link state once the
1da177e4
LT
747 * NIC's PHY has stabilized after a state change.
748 */
1da177e4
LT
749 struct work_struct rst_timer_task;
750 struct work_struct set_link_task;
1da177e4 751
20346722 752 /* Flag that can be used to turn on or turn off the Rx checksum
1da177e4
LT
753 * offload feature.
754 */
755 int rx_csum;
756
20346722 757 /* after blink, the adapter must be restored with original
1da177e4
LT
758 * values.
759 */
760 u64 adapt_ctrl_org;
761
762 /* Last known link state. */
763 u16 last_link_state;
764#define LINK_DOWN 1
765#define LINK_UP 2
766
1da177e4
LT
767 int task_flag;
768#define CARD_DOWN 1
769#define CARD_UP 2
770 atomic_t card_state;
771 volatile unsigned long link_state;
be3a6b02 772 struct vlan_group *vlgrp;
cc6e7c44
RA
773#define MSIX_FLG 0xA5
774 struct msix_entry *entries;
775 struct s2io_msix_entry *s2io_entries;
776 char desc1[35];
777 char desc2[35];
778
779 struct msix_info_st msix_info[0x3f];
780
541ae68f 781#define XFRAME_I_DEVICE 1
782#define XFRAME_II_DEVICE 2
783 u8 device_type;
be3a6b02 784
cc6e7c44
RA
785#define INTA 0
786#define MSI 1
787#define MSI_X 2
788 u8 intr_type;
789
7ba013ac 790 spinlock_t rx_lock;
791 atomic_t isr_cnt;
20346722 792};
1da177e4
LT
793
794#define RESET_ERROR 1;
795#define CMD_ERROR 2;
796
797/* OS related system calls */
798#ifndef readq
799static inline u64 readq(void __iomem *addr)
800{
20346722 801 u64 ret = 0;
802 ret = readl(addr + 4);
7ef24b69
AM
803 ret <<= 32;
804 ret |= readl(addr);
1da177e4
LT
805
806 return ret;
807}
808#endif
809
810#ifndef writeq
811static inline void writeq(u64 val, void __iomem *addr)
812{
813 writel((u32) (val), addr);
814 writel((u32) (val >> 32), (addr + 4));
815}
816
20346722 817/* In 32 bit modes, some registers have to be written in a
1da177e4 818 * particular order to expect correct hardware operation. The
20346722 819 * macro SPECIAL_REG_WRITE is used to perform such ordered
820 * writes. Defines UF (Upper First) and LF (Lower First) will
1da177e4
LT
821 * be used to specify the required write order.
822 */
823#define UF 1
824#define LF 2
825static inline void SPECIAL_REG_WRITE(u64 val, void __iomem *addr, int order)
826{
827 if (order == LF) {
828 writel((u32) (val), addr);
829 writel((u32) (val >> 32), (addr + 4));
830 } else {
831 writel((u32) (val >> 32), (addr + 4));
832 writel((u32) (val), addr);
833 }
834}
835#else
836#define SPECIAL_REG_WRITE(val, addr, dummy) writeq(val, addr)
837#endif
838
839/* Interrupt related values of Xena */
840
841#define ENABLE_INTRS 1
842#define DISABLE_INTRS 2
843
844/* Highest level interrupt blocks */
845#define TX_PIC_INTR (0x0001<<0)
846#define TX_DMA_INTR (0x0001<<1)
847#define TX_MAC_INTR (0x0001<<2)
848#define TX_XGXS_INTR (0x0001<<3)
849#define TX_TRAFFIC_INTR (0x0001<<4)
850#define RX_PIC_INTR (0x0001<<5)
851#define RX_DMA_INTR (0x0001<<6)
852#define RX_MAC_INTR (0x0001<<7)
853#define RX_XGXS_INTR (0x0001<<8)
854#define RX_TRAFFIC_INTR (0x0001<<9)
855#define MC_INTR (0x0001<<10)
856#define ENA_ALL_INTRS ( TX_PIC_INTR | \
857 TX_DMA_INTR | \
858 TX_MAC_INTR | \
859 TX_XGXS_INTR | \
860 TX_TRAFFIC_INTR | \
861 RX_PIC_INTR | \
862 RX_DMA_INTR | \
863 RX_MAC_INTR | \
864 RX_XGXS_INTR | \
865 RX_TRAFFIC_INTR | \
866 MC_INTR )
867
868/* Interrupt masks for the general interrupt mask register */
869#define DISABLE_ALL_INTRS 0xFFFFFFFFFFFFFFFFULL
870
871#define TXPIC_INT_M BIT(0)
872#define TXDMA_INT_M BIT(1)
873#define TXMAC_INT_M BIT(2)
874#define TXXGXS_INT_M BIT(3)
875#define TXTRAFFIC_INT_M BIT(8)
876#define PIC_RX_INT_M BIT(32)
877#define RXDMA_INT_M BIT(33)
878#define RXMAC_INT_M BIT(34)
879#define MC_INT_M BIT(35)
880#define RXXGXS_INT_M BIT(36)
881#define RXTRAFFIC_INT_M BIT(40)
882
883/* PIC level Interrupts TODO*/
884
885/* DMA level Inressupts */
886#define TXDMA_PFC_INT_M BIT(0)
887#define TXDMA_PCC_INT_M BIT(2)
888
889/* PFC block interrupts */
890#define PFC_MISC_ERR_1 BIT(0) /* Interrupt to indicate FIFO full */
891
892/* PCC block interrupts. */
893#define PCC_FB_ECC_ERR vBIT(0xff, 16, 8) /* Interrupt to indicate
894 PCC_FB_ECC Error. */
895
20346722 896#define RXD_GET_VLAN_TAG(Control_2) (u16)(Control_2 & MASK_VLAN_TAG)
1da177e4
LT
897/*
898 * Prototype declaration.
899 */
900static int __devinit s2io_init_nic(struct pci_dev *pdev,
901 const struct pci_device_id *pre);
902static void __devexit s2io_rem_nic(struct pci_dev *pdev);
903static int init_shared_mem(struct s2io_nic *sp);
904static void free_shared_mem(struct s2io_nic *sp);
905static int init_nic(struct s2io_nic *nic);
20346722 906static void rx_intr_handler(ring_info_t *ring_data);
907static void tx_intr_handler(fifo_info_t *fifo_data);
1da177e4
LT
908static void alarm_intr_handler(struct s2io_nic *sp);
909
910static int s2io_starter(void);
20346722 911void s2io_closer(void);
1da177e4
LT
912static void s2io_tx_watchdog(struct net_device *dev);
913static void s2io_tasklet(unsigned long dev_addr);
914static void s2io_set_multicast(struct net_device *dev);
20346722 915static int rx_osm_handler(ring_info_t *ring_data, RxD_t * rxdp);
916void s2io_link(nic_t * sp, int link);
917void s2io_reset(nic_t * sp);
918#if defined(CONFIG_S2IO_NAPI)
1da177e4
LT
919static int s2io_poll(struct net_device *dev, int *budget);
920#endif
921static void s2io_init_pci(nic_t * sp);
20346722 922int s2io_set_mac_addr(struct net_device *dev, u8 * addr);
25fff88e 923static void s2io_alarm_handle(unsigned long data);
cc6e7c44
RA
924static int s2io_enable_msi(nic_t *nic);
925static irqreturn_t s2io_msi_handle(int irq, void *dev_id, struct pt_regs *regs);
926static irqreturn_t
927s2io_msix_ring_handle(int irq, void *dev_id, struct pt_regs *regs);
928static irqreturn_t
929s2io_msix_fifo_handle(int irq, void *dev_id, struct pt_regs *regs);
930int s2io_enable_msi_x(nic_t *nic);
1da177e4 931static irqreturn_t s2io_isr(int irq, void *dev_id, struct pt_regs *regs);
20346722 932static int verify_xena_quiescence(nic_t *sp, u64 val64, int flag);
1da177e4
LT
933static struct ethtool_ops netdev_ethtool_ops;
934static void s2io_set_link(unsigned long data);
20346722 935int s2io_set_swapper(nic_t * sp);
936static void s2io_card_down(nic_t *nic);
937static int s2io_card_up(nic_t *nic);
938int get_xena_rev_id(struct pci_dev *pdev);
cc6e7c44 939void restore_xmsi_data(nic_t *nic);
1da177e4 940#endif /* _S2IO_H */
This page took 0.131617 seconds and 5 git commands to generate.