Phonet: convert bound sockets hash list to RCU
[deliverable/linux.git] / drivers / net / sfc / efx.c
CommitLineData
8ceee660
BH
1/****************************************************************************
2 * Driver for Solarflare Solarstorm network controllers and boards
3 * Copyright 2005-2006 Fen Systems Ltd.
0a6f40c6 4 * Copyright 2005-2011 Solarflare Communications Inc.
8ceee660
BH
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation, incorporated herein by reference.
9 */
10
11#include <linux/module.h>
12#include <linux/pci.h>
13#include <linux/netdevice.h>
14#include <linux/etherdevice.h>
15#include <linux/delay.h>
16#include <linux/notifier.h>
17#include <linux/ip.h>
18#include <linux/tcp.h>
19#include <linux/in.h>
20#include <linux/crc32.h>
21#include <linux/ethtool.h>
aa6ef27e 22#include <linux/topology.h>
5a0e3ad6 23#include <linux/gfp.h>
64d8ad6d 24#include <linux/cpu_rmap.h>
8ceee660 25#include "net_driver.h"
8ceee660 26#include "efx.h"
744093c9 27#include "nic.h"
8ceee660 28
8880f4ec 29#include "mcdi.h"
fd371e32 30#include "workarounds.h"
8880f4ec 31
c459302d
BH
32/**************************************************************************
33 *
34 * Type name strings
35 *
36 **************************************************************************
37 */
38
39/* Loopback mode names (see LOOPBACK_MODE()) */
40const unsigned int efx_loopback_mode_max = LOOPBACK_MAX;
41const char *efx_loopback_mode_names[] = {
42 [LOOPBACK_NONE] = "NONE",
e58f69f4 43 [LOOPBACK_DATA] = "DATAPATH",
c459302d
BH
44 [LOOPBACK_GMAC] = "GMAC",
45 [LOOPBACK_XGMII] = "XGMII",
46 [LOOPBACK_XGXS] = "XGXS",
47 [LOOPBACK_XAUI] = "XAUI",
e58f69f4
BH
48 [LOOPBACK_GMII] = "GMII",
49 [LOOPBACK_SGMII] = "SGMII",
50 [LOOPBACK_XGBR] = "XGBR",
51 [LOOPBACK_XFI] = "XFI",
52 [LOOPBACK_XAUI_FAR] = "XAUI_FAR",
53 [LOOPBACK_GMII_FAR] = "GMII_FAR",
54 [LOOPBACK_SGMII_FAR] = "SGMII_FAR",
55 [LOOPBACK_XFI_FAR] = "XFI_FAR",
c459302d
BH
56 [LOOPBACK_GPHY] = "GPHY",
57 [LOOPBACK_PHYXS] = "PHYXS",
58 [LOOPBACK_PCS] = "PCS",
59 [LOOPBACK_PMAPMD] = "PMA/PMD",
e58f69f4
BH
60 [LOOPBACK_XPORT] = "XPORT",
61 [LOOPBACK_XGMII_WS] = "XGMII_WS",
62 [LOOPBACK_XAUI_WS] = "XAUI_WS",
63 [LOOPBACK_XAUI_WS_FAR] = "XAUI_WS_FAR",
64 [LOOPBACK_XAUI_WS_NEAR] = "XAUI_WS_NEAR",
65 [LOOPBACK_GMII_WS] = "GMII_WS",
66 [LOOPBACK_XFI_WS] = "XFI_WS",
67 [LOOPBACK_XFI_WS_FAR] = "XFI_WS_FAR",
68 [LOOPBACK_PHYXS_WS] = "PHYXS_WS",
c459302d
BH
69};
70
c459302d
BH
71const unsigned int efx_reset_type_max = RESET_TYPE_MAX;
72const char *efx_reset_type_names[] = {
73 [RESET_TYPE_INVISIBLE] = "INVISIBLE",
74 [RESET_TYPE_ALL] = "ALL",
75 [RESET_TYPE_WORLD] = "WORLD",
76 [RESET_TYPE_DISABLE] = "DISABLE",
77 [RESET_TYPE_TX_WATCHDOG] = "TX_WATCHDOG",
78 [RESET_TYPE_INT_ERROR] = "INT_ERROR",
79 [RESET_TYPE_RX_RECOVERY] = "RX_RECOVERY",
80 [RESET_TYPE_RX_DESC_FETCH] = "RX_DESC_FETCH",
81 [RESET_TYPE_TX_DESC_FETCH] = "TX_DESC_FETCH",
82 [RESET_TYPE_TX_SKIP] = "TX_SKIP",
8880f4ec 83 [RESET_TYPE_MC_FAILURE] = "MC_FAILURE",
c459302d
BH
84};
85
8ceee660
BH
86#define EFX_MAX_MTU (9 * 1024)
87
1ab00629
SH
88/* Reset workqueue. If any NIC has a hardware failure then a reset will be
89 * queued onto this work queue. This is not a per-nic work queue, because
90 * efx_reset_work() acquires the rtnl lock, so resets are naturally serialised.
91 */
92static struct workqueue_struct *reset_workqueue;
93
8ceee660
BH
94/**************************************************************************
95 *
96 * Configurable values
97 *
98 *************************************************************************/
99
8ceee660
BH
100/*
101 * Use separate channels for TX and RX events
102 *
28b581ab
NT
103 * Set this to 1 to use separate channels for TX and RX. It allows us
104 * to control interrupt affinity separately for TX and RX.
8ceee660 105 *
28b581ab 106 * This is only used in MSI-X interrupt mode
8ceee660 107 */
28b581ab 108static unsigned int separate_tx_channels;
8313aca3 109module_param(separate_tx_channels, uint, 0444);
28b581ab
NT
110MODULE_PARM_DESC(separate_tx_channels,
111 "Use separate channels for TX and RX");
8ceee660
BH
112
113/* This is the weight assigned to each of the (per-channel) virtual
114 * NAPI devices.
115 */
116static int napi_weight = 64;
117
118/* This is the time (in jiffies) between invocations of the hardware
e254c274
BH
119 * monitor. On Falcon-based NICs, this will:
120 * - Check the on-board hardware monitor;
121 * - Poll the link state and reconfigure the hardware as necessary.
8ceee660 122 */
d215697f 123static unsigned int efx_monitor_interval = 1 * HZ;
8ceee660 124
8ceee660
BH
125/* This controls whether or not the driver will initialise devices
126 * with invalid MAC addresses stored in the EEPROM or flash. If true,
127 * such devices will be initialised with a random locally-generated
128 * MAC address. This allows for loading the sfc_mtd driver to
129 * reprogram the flash, even if the flash contents (including the MAC
130 * address) have previously been erased.
131 */
132static unsigned int allow_bad_hwaddr;
133
134/* Initial interrupt moderation settings. They can be modified after
135 * module load with ethtool.
136 *
137 * The default for RX should strike a balance between increasing the
138 * round-trip latency and reducing overhead.
139 */
140static unsigned int rx_irq_mod_usec = 60;
141
142/* Initial interrupt moderation settings. They can be modified after
143 * module load with ethtool.
144 *
145 * This default is chosen to ensure that a 10G link does not go idle
146 * while a TX queue is stopped after it has become full. A queue is
147 * restarted when it drops below half full. The time this takes (assuming
148 * worst case 3 descriptors per packet and 1024 descriptors) is
149 * 512 / 3 * 1.2 = 205 usec.
150 */
151static unsigned int tx_irq_mod_usec = 150;
152
153/* This is the first interrupt mode to try out of:
154 * 0 => MSI-X
155 * 1 => MSI
156 * 2 => legacy
157 */
158static unsigned int interrupt_mode;
159
160/* This is the requested number of CPUs to use for Receive-Side Scaling (RSS),
161 * i.e. the number of CPUs among which we may distribute simultaneous
162 * interrupt handling.
163 *
164 * Cards without MSI-X will only target one CPU via legacy or MSI interrupt.
165 * The default (0) means to assign an interrupt to each package (level II cache)
166 */
167static unsigned int rss_cpus;
168module_param(rss_cpus, uint, 0444);
169MODULE_PARM_DESC(rss_cpus, "Number of CPUs to use for Receive-Side Scaling");
170
84ae48fe
BH
171static int phy_flash_cfg;
172module_param(phy_flash_cfg, int, 0644);
173MODULE_PARM_DESC(phy_flash_cfg, "Set PHYs into reflash mode initially");
174
6fb70fd1
BH
175static unsigned irq_adapt_low_thresh = 10000;
176module_param(irq_adapt_low_thresh, uint, 0644);
177MODULE_PARM_DESC(irq_adapt_low_thresh,
178 "Threshold score for reducing IRQ moderation");
179
180static unsigned irq_adapt_high_thresh = 20000;
181module_param(irq_adapt_high_thresh, uint, 0644);
182MODULE_PARM_DESC(irq_adapt_high_thresh,
183 "Threshold score for increasing IRQ moderation");
184
62776d03
BH
185static unsigned debug = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
186 NETIF_MSG_LINK | NETIF_MSG_IFDOWN |
187 NETIF_MSG_IFUP | NETIF_MSG_RX_ERR |
188 NETIF_MSG_TX_ERR | NETIF_MSG_HW);
189module_param(debug, uint, 0);
190MODULE_PARM_DESC(debug, "Bitmapped debugging message enable value");
191
8ceee660
BH
192/**************************************************************************
193 *
194 * Utility functions and prototypes
195 *
196 *************************************************************************/
4642610c
BH
197
198static void efx_remove_channels(struct efx_nic *efx);
8ceee660 199static void efx_remove_port(struct efx_nic *efx);
e8f14992 200static void efx_init_napi(struct efx_nic *efx);
8ceee660 201static void efx_fini_napi(struct efx_nic *efx);
e8f14992 202static void efx_fini_napi_channel(struct efx_channel *channel);
4642610c
BH
203static void efx_fini_struct(struct efx_nic *efx);
204static void efx_start_all(struct efx_nic *efx);
205static void efx_stop_all(struct efx_nic *efx);
8ceee660
BH
206
207#define EFX_ASSERT_RESET_SERIALISED(efx) \
208 do { \
332c1ce9
BH
209 if ((efx->state == STATE_RUNNING) || \
210 (efx->state == STATE_DISABLED)) \
8ceee660
BH
211 ASSERT_RTNL(); \
212 } while (0)
213
214/**************************************************************************
215 *
216 * Event queue processing
217 *
218 *************************************************************************/
219
220/* Process channel's event queue
221 *
222 * This function is responsible for processing the event queue of a
223 * single channel. The caller must guarantee that this function will
224 * never be concurrently called more than once on the same channel,
225 * though different channels may be being processed concurrently.
226 */
fa236e18 227static int efx_process_channel(struct efx_channel *channel, int budget)
8ceee660 228{
42cbe2d7 229 struct efx_nic *efx = channel->efx;
fa236e18 230 int spent;
8ceee660 231
42cbe2d7 232 if (unlikely(efx->reset_pending != RESET_TYPE_NONE ||
8ceee660 233 !channel->enabled))
42cbe2d7 234 return 0;
8ceee660 235
fa236e18
BH
236 spent = efx_nic_process_eventq(channel, budget);
237 if (spent == 0)
42cbe2d7 238 return 0;
8ceee660
BH
239
240 /* Deliver last RX packet. */
241 if (channel->rx_pkt) {
242 __efx_rx_packet(channel, channel->rx_pkt,
243 channel->rx_pkt_csummed);
244 channel->rx_pkt = NULL;
245 }
246
8ceee660
BH
247 efx_rx_strategy(channel);
248
f7d12cdc 249 efx_fast_push_rx_descriptors(efx_channel_get_rx_queue(channel));
8ceee660 250
fa236e18 251 return spent;
8ceee660
BH
252}
253
254/* Mark channel as finished processing
255 *
256 * Note that since we will not receive further interrupts for this
257 * channel before we finish processing and call the eventq_read_ack()
258 * method, there is no need to use the interrupt hold-off timers.
259 */
260static inline void efx_channel_processed(struct efx_channel *channel)
261{
5b9e207c
BH
262 /* The interrupt handler for this channel may set work_pending
263 * as soon as we acknowledge the events we've seen. Make sure
264 * it's cleared before then. */
dc8cfa55 265 channel->work_pending = false;
5b9e207c
BH
266 smp_wmb();
267
152b6a62 268 efx_nic_eventq_read_ack(channel);
8ceee660
BH
269}
270
271/* NAPI poll handler
272 *
273 * NAPI guarantees serialisation of polls of the same device, which
274 * provides the guarantee required by efx_process_channel().
275 */
276static int efx_poll(struct napi_struct *napi, int budget)
277{
278 struct efx_channel *channel =
279 container_of(napi, struct efx_channel, napi_str);
62776d03 280 struct efx_nic *efx = channel->efx;
fa236e18 281 int spent;
8ceee660 282
62776d03
BH
283 netif_vdbg(efx, intr, efx->net_dev,
284 "channel %d NAPI poll executing on CPU %d\n",
285 channel->channel, raw_smp_processor_id());
8ceee660 286
fa236e18 287 spent = efx_process_channel(channel, budget);
8ceee660 288
fa236e18 289 if (spent < budget) {
a4900ac9 290 if (channel->channel < efx->n_rx_channels &&
6fb70fd1
BH
291 efx->irq_rx_adaptive &&
292 unlikely(++channel->irq_count == 1000)) {
6fb70fd1
BH
293 if (unlikely(channel->irq_mod_score <
294 irq_adapt_low_thresh)) {
0d86ebd8
BH
295 if (channel->irq_moderation > 1) {
296 channel->irq_moderation -= 1;
ef2b90ee 297 efx->type->push_irq_moderation(channel);
0d86ebd8 298 }
6fb70fd1
BH
299 } else if (unlikely(channel->irq_mod_score >
300 irq_adapt_high_thresh)) {
0d86ebd8
BH
301 if (channel->irq_moderation <
302 efx->irq_rx_moderation) {
303 channel->irq_moderation += 1;
ef2b90ee 304 efx->type->push_irq_moderation(channel);
0d86ebd8 305 }
6fb70fd1 306 }
6fb70fd1
BH
307 channel->irq_count = 0;
308 channel->irq_mod_score = 0;
309 }
310
64d8ad6d
BH
311 efx_filter_rfs_expire(channel);
312
8ceee660 313 /* There is no race here; although napi_disable() will
288379f0 314 * only wait for napi_complete(), this isn't a problem
8ceee660
BH
315 * since efx_channel_processed() will have no effect if
316 * interrupts have already been disabled.
317 */
288379f0 318 napi_complete(napi);
8ceee660
BH
319 efx_channel_processed(channel);
320 }
321
fa236e18 322 return spent;
8ceee660
BH
323}
324
325/* Process the eventq of the specified channel immediately on this CPU
326 *
327 * Disable hardware generated interrupts, wait for any existing
328 * processing to finish, then directly poll (and ack ) the eventq.
329 * Finally reenable NAPI and interrupts.
330 *
331 * Since we are touching interrupts the caller should hold the suspend lock
332 */
333void efx_process_channel_now(struct efx_channel *channel)
334{
335 struct efx_nic *efx = channel->efx;
336
8313aca3 337 BUG_ON(channel->channel >= efx->n_channels);
8ceee660
BH
338 BUG_ON(!channel->enabled);
339
340 /* Disable interrupts and wait for ISRs to complete */
152b6a62 341 efx_nic_disable_interrupts(efx);
94dec6a2 342 if (efx->legacy_irq) {
8ceee660 343 synchronize_irq(efx->legacy_irq);
94dec6a2
BH
344 efx->legacy_irq_enabled = false;
345 }
64ee3120 346 if (channel->irq)
8ceee660
BH
347 synchronize_irq(channel->irq);
348
349 /* Wait for any NAPI processing to complete */
350 napi_disable(&channel->napi_str);
351
352 /* Poll the channel */
ecc910f5 353 efx_process_channel(channel, channel->eventq_mask + 1);
8ceee660
BH
354
355 /* Ack the eventq. This may cause an interrupt to be generated
356 * when they are reenabled */
357 efx_channel_processed(channel);
358
359 napi_enable(&channel->napi_str);
94dec6a2
BH
360 if (efx->legacy_irq)
361 efx->legacy_irq_enabled = true;
152b6a62 362 efx_nic_enable_interrupts(efx);
8ceee660
BH
363}
364
365/* Create event queue
366 * Event queue memory allocations are done only once. If the channel
367 * is reset, the memory buffer will be reused; this guards against
368 * errors during channel reset and also simplifies interrupt handling.
369 */
370static int efx_probe_eventq(struct efx_channel *channel)
371{
ecc910f5
SH
372 struct efx_nic *efx = channel->efx;
373 unsigned long entries;
374
62776d03
BH
375 netif_dbg(channel->efx, probe, channel->efx->net_dev,
376 "chan %d create event queue\n", channel->channel);
8ceee660 377
ecc910f5
SH
378 /* Build an event queue with room for one event per tx and rx buffer,
379 * plus some extra for link state events and MCDI completions. */
380 entries = roundup_pow_of_two(efx->rxq_entries + efx->txq_entries + 128);
381 EFX_BUG_ON_PARANOID(entries > EFX_MAX_EVQ_SIZE);
382 channel->eventq_mask = max(entries, EFX_MIN_EVQ_SIZE) - 1;
383
152b6a62 384 return efx_nic_probe_eventq(channel);
8ceee660
BH
385}
386
387/* Prepare channel's event queue */
bc3c90a2 388static void efx_init_eventq(struct efx_channel *channel)
8ceee660 389{
62776d03
BH
390 netif_dbg(channel->efx, drv, channel->efx->net_dev,
391 "chan %d init event queue\n", channel->channel);
8ceee660
BH
392
393 channel->eventq_read_ptr = 0;
394
152b6a62 395 efx_nic_init_eventq(channel);
8ceee660
BH
396}
397
398static void efx_fini_eventq(struct efx_channel *channel)
399{
62776d03
BH
400 netif_dbg(channel->efx, drv, channel->efx->net_dev,
401 "chan %d fini event queue\n", channel->channel);
8ceee660 402
152b6a62 403 efx_nic_fini_eventq(channel);
8ceee660
BH
404}
405
406static void efx_remove_eventq(struct efx_channel *channel)
407{
62776d03
BH
408 netif_dbg(channel->efx, drv, channel->efx->net_dev,
409 "chan %d remove event queue\n", channel->channel);
8ceee660 410
152b6a62 411 efx_nic_remove_eventq(channel);
8ceee660
BH
412}
413
414/**************************************************************************
415 *
416 * Channel handling
417 *
418 *************************************************************************/
419
4642610c
BH
420/* Allocate and initialise a channel structure, optionally copying
421 * parameters (but not resources) from an old channel structure. */
422static struct efx_channel *
423efx_alloc_channel(struct efx_nic *efx, int i, struct efx_channel *old_channel)
424{
425 struct efx_channel *channel;
426 struct efx_rx_queue *rx_queue;
427 struct efx_tx_queue *tx_queue;
428 int j;
429
430 if (old_channel) {
431 channel = kmalloc(sizeof(*channel), GFP_KERNEL);
432 if (!channel)
433 return NULL;
434
435 *channel = *old_channel;
436
e8f14992 437 channel->napi_dev = NULL;
4642610c
BH
438 memset(&channel->eventq, 0, sizeof(channel->eventq));
439
440 rx_queue = &channel->rx_queue;
441 rx_queue->buffer = NULL;
442 memset(&rx_queue->rxd, 0, sizeof(rx_queue->rxd));
443
444 for (j = 0; j < EFX_TXQ_TYPES; j++) {
445 tx_queue = &channel->tx_queue[j];
446 if (tx_queue->channel)
447 tx_queue->channel = channel;
448 tx_queue->buffer = NULL;
449 memset(&tx_queue->txd, 0, sizeof(tx_queue->txd));
450 }
451 } else {
452 channel = kzalloc(sizeof(*channel), GFP_KERNEL);
453 if (!channel)
454 return NULL;
455
456 channel->efx = efx;
457 channel->channel = i;
458
459 for (j = 0; j < EFX_TXQ_TYPES; j++) {
460 tx_queue = &channel->tx_queue[j];
461 tx_queue->efx = efx;
462 tx_queue->queue = i * EFX_TXQ_TYPES + j;
463 tx_queue->channel = channel;
464 }
465 }
466
4642610c
BH
467 rx_queue = &channel->rx_queue;
468 rx_queue->efx = efx;
469 setup_timer(&rx_queue->slow_fill, efx_rx_slow_fill,
470 (unsigned long)rx_queue);
471
472 return channel;
473}
474
8ceee660
BH
475static int efx_probe_channel(struct efx_channel *channel)
476{
477 struct efx_tx_queue *tx_queue;
478 struct efx_rx_queue *rx_queue;
479 int rc;
480
62776d03
BH
481 netif_dbg(channel->efx, probe, channel->efx->net_dev,
482 "creating channel %d\n", channel->channel);
8ceee660
BH
483
484 rc = efx_probe_eventq(channel);
485 if (rc)
486 goto fail1;
487
488 efx_for_each_channel_tx_queue(tx_queue, channel) {
489 rc = efx_probe_tx_queue(tx_queue);
490 if (rc)
491 goto fail2;
492 }
493
494 efx_for_each_channel_rx_queue(rx_queue, channel) {
495 rc = efx_probe_rx_queue(rx_queue);
496 if (rc)
497 goto fail3;
498 }
499
500 channel->n_rx_frm_trunc = 0;
501
502 return 0;
503
504 fail3:
505 efx_for_each_channel_rx_queue(rx_queue, channel)
506 efx_remove_rx_queue(rx_queue);
507 fail2:
508 efx_for_each_channel_tx_queue(tx_queue, channel)
509 efx_remove_tx_queue(tx_queue);
510 fail1:
511 return rc;
512}
513
514
56536e9c
BH
515static void efx_set_channel_names(struct efx_nic *efx)
516{
517 struct efx_channel *channel;
518 const char *type = "";
519 int number;
520
521 efx_for_each_channel(channel, efx) {
522 number = channel->channel;
a4900ac9
BH
523 if (efx->n_channels > efx->n_rx_channels) {
524 if (channel->channel < efx->n_rx_channels) {
56536e9c
BH
525 type = "-rx";
526 } else {
527 type = "-tx";
a4900ac9 528 number -= efx->n_rx_channels;
56536e9c
BH
529 }
530 }
4642610c
BH
531 snprintf(efx->channel_name[channel->channel],
532 sizeof(efx->channel_name[0]),
56536e9c
BH
533 "%s%s-%d", efx->name, type, number);
534 }
535}
536
4642610c
BH
537static int efx_probe_channels(struct efx_nic *efx)
538{
539 struct efx_channel *channel;
540 int rc;
541
542 /* Restart special buffer allocation */
543 efx->next_buffer_table = 0;
544
545 efx_for_each_channel(channel, efx) {
546 rc = efx_probe_channel(channel);
547 if (rc) {
548 netif_err(efx, probe, efx->net_dev,
549 "failed to create channel %d\n",
550 channel->channel);
551 goto fail;
552 }
553 }
554 efx_set_channel_names(efx);
555
556 return 0;
557
558fail:
559 efx_remove_channels(efx);
560 return rc;
561}
562
8ceee660
BH
563/* Channels are shutdown and reinitialised whilst the NIC is running
564 * to propagate configuration changes (mtu, checksum offload), or
565 * to clear hardware error conditions
566 */
bc3c90a2 567static void efx_init_channels(struct efx_nic *efx)
8ceee660
BH
568{
569 struct efx_tx_queue *tx_queue;
570 struct efx_rx_queue *rx_queue;
571 struct efx_channel *channel;
8ceee660 572
f7f13b0b
BH
573 /* Calculate the rx buffer allocation parameters required to
574 * support the current MTU, including padding for header
575 * alignment and overruns.
576 */
577 efx->rx_buffer_len = (max(EFX_PAGE_IP_ALIGN, NET_IP_ALIGN) +
578 EFX_MAX_FRAME_LEN(efx->net_dev->mtu) +
39c9cf07 579 efx->type->rx_buffer_hash_size +
f7f13b0b 580 efx->type->rx_buffer_padding);
62b330ba
SH
581 efx->rx_buffer_order = get_order(efx->rx_buffer_len +
582 sizeof(struct efx_rx_page_state));
8ceee660
BH
583
584 /* Initialise the channels */
585 efx_for_each_channel(channel, efx) {
62776d03
BH
586 netif_dbg(channel->efx, drv, channel->efx->net_dev,
587 "init chan %d\n", channel->channel);
8ceee660 588
bc3c90a2 589 efx_init_eventq(channel);
8ceee660 590
bc3c90a2
BH
591 efx_for_each_channel_tx_queue(tx_queue, channel)
592 efx_init_tx_queue(tx_queue);
8ceee660
BH
593
594 /* The rx buffer allocation strategy is MTU dependent */
595 efx_rx_strategy(channel);
596
bc3c90a2
BH
597 efx_for_each_channel_rx_queue(rx_queue, channel)
598 efx_init_rx_queue(rx_queue);
8ceee660
BH
599
600 WARN_ON(channel->rx_pkt != NULL);
601 efx_rx_strategy(channel);
602 }
8ceee660
BH
603}
604
605/* This enables event queue processing and packet transmission.
606 *
607 * Note that this function is not allowed to fail, since that would
608 * introduce too much complexity into the suspend/resume path.
609 */
610static void efx_start_channel(struct efx_channel *channel)
611{
612 struct efx_rx_queue *rx_queue;
613
62776d03
BH
614 netif_dbg(channel->efx, ifup, channel->efx->net_dev,
615 "starting chan %d\n", channel->channel);
8ceee660 616
5b9e207c
BH
617 /* The interrupt handler for this channel may set work_pending
618 * as soon as we enable it. Make sure it's cleared before
619 * then. Similarly, make sure it sees the enabled flag set. */
dc8cfa55
BH
620 channel->work_pending = false;
621 channel->enabled = true;
5b9e207c 622 smp_wmb();
8ceee660 623
90d683af 624 /* Fill the queues before enabling NAPI */
8ceee660
BH
625 efx_for_each_channel_rx_queue(rx_queue, channel)
626 efx_fast_push_rx_descriptors(rx_queue);
90d683af
SH
627
628 napi_enable(&channel->napi_str);
8ceee660
BH
629}
630
631/* This disables event queue processing and packet transmission.
632 * This function does not guarantee that all queue processing
633 * (e.g. RX refill) is complete.
634 */
635static void efx_stop_channel(struct efx_channel *channel)
636{
8ceee660
BH
637 if (!channel->enabled)
638 return;
639
62776d03
BH
640 netif_dbg(channel->efx, ifdown, channel->efx->net_dev,
641 "stop chan %d\n", channel->channel);
8ceee660 642
dc8cfa55 643 channel->enabled = false;
8ceee660 644 napi_disable(&channel->napi_str);
8ceee660
BH
645}
646
647static void efx_fini_channels(struct efx_nic *efx)
648{
649 struct efx_channel *channel;
650 struct efx_tx_queue *tx_queue;
651 struct efx_rx_queue *rx_queue;
6bc5d3a9 652 int rc;
8ceee660
BH
653
654 EFX_ASSERT_RESET_SERIALISED(efx);
655 BUG_ON(efx->port_enabled);
656
152b6a62 657 rc = efx_nic_flush_queues(efx);
fd371e32
SH
658 if (rc && EFX_WORKAROUND_7803(efx)) {
659 /* Schedule a reset to recover from the flush failure. The
660 * descriptor caches reference memory we're about to free,
661 * but falcon_reconfigure_mac_wrapper() won't reconnect
662 * the MACs because of the pending reset. */
62776d03
BH
663 netif_err(efx, drv, efx->net_dev,
664 "Resetting to recover from flush failure\n");
fd371e32
SH
665 efx_schedule_reset(efx, RESET_TYPE_ALL);
666 } else if (rc) {
62776d03 667 netif_err(efx, drv, efx->net_dev, "failed to flush queues\n");
fd371e32 668 } else {
62776d03
BH
669 netif_dbg(efx, drv, efx->net_dev,
670 "successfully flushed all queues\n");
fd371e32 671 }
6bc5d3a9 672
8ceee660 673 efx_for_each_channel(channel, efx) {
62776d03
BH
674 netif_dbg(channel->efx, drv, channel->efx->net_dev,
675 "shut down chan %d\n", channel->channel);
8ceee660
BH
676
677 efx_for_each_channel_rx_queue(rx_queue, channel)
678 efx_fini_rx_queue(rx_queue);
94b274bf 679 efx_for_each_possible_channel_tx_queue(tx_queue, channel)
8ceee660 680 efx_fini_tx_queue(tx_queue);
8ceee660
BH
681 efx_fini_eventq(channel);
682 }
683}
684
685static void efx_remove_channel(struct efx_channel *channel)
686{
687 struct efx_tx_queue *tx_queue;
688 struct efx_rx_queue *rx_queue;
689
62776d03
BH
690 netif_dbg(channel->efx, drv, channel->efx->net_dev,
691 "destroy chan %d\n", channel->channel);
8ceee660
BH
692
693 efx_for_each_channel_rx_queue(rx_queue, channel)
694 efx_remove_rx_queue(rx_queue);
94b274bf 695 efx_for_each_possible_channel_tx_queue(tx_queue, channel)
8ceee660
BH
696 efx_remove_tx_queue(tx_queue);
697 efx_remove_eventq(channel);
8ceee660
BH
698}
699
4642610c
BH
700static void efx_remove_channels(struct efx_nic *efx)
701{
702 struct efx_channel *channel;
703
704 efx_for_each_channel(channel, efx)
705 efx_remove_channel(channel);
706}
707
708int
709efx_realloc_channels(struct efx_nic *efx, u32 rxq_entries, u32 txq_entries)
710{
711 struct efx_channel *other_channel[EFX_MAX_CHANNELS], *channel;
712 u32 old_rxq_entries, old_txq_entries;
713 unsigned i;
714 int rc;
715
716 efx_stop_all(efx);
717 efx_fini_channels(efx);
718
719 /* Clone channels */
720 memset(other_channel, 0, sizeof(other_channel));
721 for (i = 0; i < efx->n_channels; i++) {
722 channel = efx_alloc_channel(efx, i, efx->channel[i]);
723 if (!channel) {
724 rc = -ENOMEM;
725 goto out;
726 }
727 other_channel[i] = channel;
728 }
729
730 /* Swap entry counts and channel pointers */
731 old_rxq_entries = efx->rxq_entries;
732 old_txq_entries = efx->txq_entries;
733 efx->rxq_entries = rxq_entries;
734 efx->txq_entries = txq_entries;
735 for (i = 0; i < efx->n_channels; i++) {
736 channel = efx->channel[i];
737 efx->channel[i] = other_channel[i];
738 other_channel[i] = channel;
739 }
740
741 rc = efx_probe_channels(efx);
742 if (rc)
743 goto rollback;
744
e8f14992
BH
745 efx_init_napi(efx);
746
4642610c 747 /* Destroy old channels */
e8f14992
BH
748 for (i = 0; i < efx->n_channels; i++) {
749 efx_fini_napi_channel(other_channel[i]);
4642610c 750 efx_remove_channel(other_channel[i]);
e8f14992 751 }
4642610c
BH
752out:
753 /* Free unused channel structures */
754 for (i = 0; i < efx->n_channels; i++)
755 kfree(other_channel[i]);
756
757 efx_init_channels(efx);
758 efx_start_all(efx);
759 return rc;
760
761rollback:
762 /* Swap back */
763 efx->rxq_entries = old_rxq_entries;
764 efx->txq_entries = old_txq_entries;
765 for (i = 0; i < efx->n_channels; i++) {
766 channel = efx->channel[i];
767 efx->channel[i] = other_channel[i];
768 other_channel[i] = channel;
769 }
770 goto out;
771}
772
90d683af 773void efx_schedule_slow_fill(struct efx_rx_queue *rx_queue)
8ceee660 774{
90d683af 775 mod_timer(&rx_queue->slow_fill, jiffies + msecs_to_jiffies(100));
8ceee660
BH
776}
777
778/**************************************************************************
779 *
780 * Port handling
781 *
782 **************************************************************************/
783
784/* This ensures that the kernel is kept informed (via
785 * netif_carrier_on/off) of the link status, and also maintains the
786 * link status's stop on the port's TX queue.
787 */
fdaa9aed 788void efx_link_status_changed(struct efx_nic *efx)
8ceee660 789{
eb50c0d6
BH
790 struct efx_link_state *link_state = &efx->link_state;
791
8ceee660
BH
792 /* SFC Bug 5356: A net_dev notifier is registered, so we must ensure
793 * that no events are triggered between unregister_netdev() and the
794 * driver unloading. A more general condition is that NETDEV_CHANGE
795 * can only be generated between NETDEV_UP and NETDEV_DOWN */
796 if (!netif_running(efx->net_dev))
797 return;
798
8c8661e4
BH
799 if (efx->port_inhibited) {
800 netif_carrier_off(efx->net_dev);
801 return;
802 }
803
eb50c0d6 804 if (link_state->up != netif_carrier_ok(efx->net_dev)) {
8ceee660
BH
805 efx->n_link_state_changes++;
806
eb50c0d6 807 if (link_state->up)
8ceee660
BH
808 netif_carrier_on(efx->net_dev);
809 else
810 netif_carrier_off(efx->net_dev);
811 }
812
813 /* Status message for kernel log */
eb50c0d6 814 if (link_state->up) {
62776d03
BH
815 netif_info(efx, link, efx->net_dev,
816 "link up at %uMbps %s-duplex (MTU %d)%s\n",
817 link_state->speed, link_state->fd ? "full" : "half",
818 efx->net_dev->mtu,
819 (efx->promiscuous ? " [PROMISC]" : ""));
8ceee660 820 } else {
62776d03 821 netif_info(efx, link, efx->net_dev, "link down\n");
8ceee660
BH
822 }
823
824}
825
d3245b28
BH
826void efx_link_set_advertising(struct efx_nic *efx, u32 advertising)
827{
828 efx->link_advertising = advertising;
829 if (advertising) {
830 if (advertising & ADVERTISED_Pause)
831 efx->wanted_fc |= (EFX_FC_TX | EFX_FC_RX);
832 else
833 efx->wanted_fc &= ~(EFX_FC_TX | EFX_FC_RX);
834 if (advertising & ADVERTISED_Asym_Pause)
835 efx->wanted_fc ^= EFX_FC_TX;
836 }
837}
838
839void efx_link_set_wanted_fc(struct efx_nic *efx, enum efx_fc_type wanted_fc)
840{
841 efx->wanted_fc = wanted_fc;
842 if (efx->link_advertising) {
843 if (wanted_fc & EFX_FC_RX)
844 efx->link_advertising |= (ADVERTISED_Pause |
845 ADVERTISED_Asym_Pause);
846 else
847 efx->link_advertising &= ~(ADVERTISED_Pause |
848 ADVERTISED_Asym_Pause);
849 if (wanted_fc & EFX_FC_TX)
850 efx->link_advertising ^= ADVERTISED_Asym_Pause;
851 }
852}
853
115122af
BH
854static void efx_fini_port(struct efx_nic *efx);
855
d3245b28
BH
856/* Push loopback/power/transmit disable settings to the PHY, and reconfigure
857 * the MAC appropriately. All other PHY configuration changes are pushed
858 * through phy_op->set_settings(), and pushed asynchronously to the MAC
859 * through efx_monitor().
860 *
861 * Callers must hold the mac_lock
862 */
863int __efx_reconfigure_port(struct efx_nic *efx)
8ceee660 864{
d3245b28
BH
865 enum efx_phy_mode phy_mode;
866 int rc;
8ceee660 867
d3245b28 868 WARN_ON(!mutex_is_locked(&efx->mac_lock));
8ceee660 869
a816f75a
BH
870 /* Serialise the promiscuous flag with efx_set_multicast_list. */
871 if (efx_dev_registered(efx)) {
872 netif_addr_lock_bh(efx->net_dev);
873 netif_addr_unlock_bh(efx->net_dev);
874 }
875
d3245b28
BH
876 /* Disable PHY transmit in mac level loopbacks */
877 phy_mode = efx->phy_mode;
177dfcd8
BH
878 if (LOOPBACK_INTERNAL(efx))
879 efx->phy_mode |= PHY_MODE_TX_DISABLED;
880 else
881 efx->phy_mode &= ~PHY_MODE_TX_DISABLED;
177dfcd8 882
d3245b28 883 rc = efx->type->reconfigure_port(efx);
8ceee660 884
d3245b28
BH
885 if (rc)
886 efx->phy_mode = phy_mode;
177dfcd8 887
d3245b28 888 return rc;
8ceee660
BH
889}
890
891/* Reinitialise the MAC to pick up new PHY settings, even if the port is
892 * disabled. */
d3245b28 893int efx_reconfigure_port(struct efx_nic *efx)
8ceee660 894{
d3245b28
BH
895 int rc;
896
8ceee660
BH
897 EFX_ASSERT_RESET_SERIALISED(efx);
898
899 mutex_lock(&efx->mac_lock);
d3245b28 900 rc = __efx_reconfigure_port(efx);
8ceee660 901 mutex_unlock(&efx->mac_lock);
d3245b28
BH
902
903 return rc;
8ceee660
BH
904}
905
8be4f3e6
BH
906/* Asynchronous work item for changing MAC promiscuity and multicast
907 * hash. Avoid a drain/rx_ingress enable by reconfiguring the current
908 * MAC directly. */
766ca0fa
BH
909static void efx_mac_work(struct work_struct *data)
910{
911 struct efx_nic *efx = container_of(data, struct efx_nic, mac_work);
912
913 mutex_lock(&efx->mac_lock);
8be4f3e6 914 if (efx->port_enabled) {
ef2b90ee 915 efx->type->push_multicast_hash(efx);
8be4f3e6
BH
916 efx->mac_op->reconfigure(efx);
917 }
766ca0fa
BH
918 mutex_unlock(&efx->mac_lock);
919}
920
8ceee660
BH
921static int efx_probe_port(struct efx_nic *efx)
922{
7e300bc8 923 unsigned char *perm_addr;
8ceee660
BH
924 int rc;
925
62776d03 926 netif_dbg(efx, probe, efx->net_dev, "create port\n");
8ceee660 927
ff3b00a0
SH
928 if (phy_flash_cfg)
929 efx->phy_mode = PHY_MODE_SPECIAL;
930
ef2b90ee
BH
931 /* Connect up MAC/PHY operations table */
932 rc = efx->type->probe_port(efx);
8ceee660 933 if (rc)
e42de262 934 return rc;
8ceee660
BH
935
936 /* Sanity check MAC address */
7e300bc8
BH
937 perm_addr = efx->net_dev->perm_addr;
938 if (is_valid_ether_addr(perm_addr)) {
939 memcpy(efx->net_dev->dev_addr, perm_addr, ETH_ALEN);
8ceee660 940 } else {
62776d03 941 netif_err(efx, probe, efx->net_dev, "invalid MAC address %pM\n",
7e300bc8 942 perm_addr);
8ceee660
BH
943 if (!allow_bad_hwaddr) {
944 rc = -EINVAL;
945 goto err;
946 }
947 random_ether_addr(efx->net_dev->dev_addr);
62776d03
BH
948 netif_info(efx, probe, efx->net_dev,
949 "using locally-generated MAC %pM\n",
950 efx->net_dev->dev_addr);
8ceee660
BH
951 }
952
953 return 0;
954
955 err:
e42de262 956 efx->type->remove_port(efx);
8ceee660
BH
957 return rc;
958}
959
960static int efx_init_port(struct efx_nic *efx)
961{
962 int rc;
963
62776d03 964 netif_dbg(efx, drv, efx->net_dev, "init port\n");
8ceee660 965
1dfc5cea
BH
966 mutex_lock(&efx->mac_lock);
967
177dfcd8 968 rc = efx->phy_op->init(efx);
8ceee660 969 if (rc)
1dfc5cea 970 goto fail1;
8ceee660 971
dc8cfa55 972 efx->port_initialized = true;
1dfc5cea 973
d3245b28
BH
974 /* Reconfigure the MAC before creating dma queues (required for
975 * Falcon/A1 where RX_INGR_EN/TX_DRAIN_EN isn't supported) */
976 efx->mac_op->reconfigure(efx);
977
978 /* Ensure the PHY advertises the correct flow control settings */
979 rc = efx->phy_op->reconfigure(efx);
980 if (rc)
981 goto fail2;
982
1dfc5cea 983 mutex_unlock(&efx->mac_lock);
8ceee660 984 return 0;
177dfcd8 985
1dfc5cea 986fail2:
177dfcd8 987 efx->phy_op->fini(efx);
1dfc5cea
BH
988fail1:
989 mutex_unlock(&efx->mac_lock);
177dfcd8 990 return rc;
8ceee660
BH
991}
992
8ceee660
BH
993static void efx_start_port(struct efx_nic *efx)
994{
62776d03 995 netif_dbg(efx, ifup, efx->net_dev, "start port\n");
8ceee660
BH
996 BUG_ON(efx->port_enabled);
997
998 mutex_lock(&efx->mac_lock);
dc8cfa55 999 efx->port_enabled = true;
8be4f3e6
BH
1000
1001 /* efx_mac_work() might have been scheduled after efx_stop_port(),
1002 * and then cancelled by efx_flush_all() */
ef2b90ee 1003 efx->type->push_multicast_hash(efx);
8be4f3e6
BH
1004 efx->mac_op->reconfigure(efx);
1005
8ceee660
BH
1006 mutex_unlock(&efx->mac_lock);
1007}
1008
fdaa9aed 1009/* Prevent efx_mac_work() and efx_monitor() from working */
8ceee660
BH
1010static void efx_stop_port(struct efx_nic *efx)
1011{
62776d03 1012 netif_dbg(efx, ifdown, efx->net_dev, "stop port\n");
8ceee660
BH
1013
1014 mutex_lock(&efx->mac_lock);
dc8cfa55 1015 efx->port_enabled = false;
8ceee660
BH
1016 mutex_unlock(&efx->mac_lock);
1017
1018 /* Serialise against efx_set_multicast_list() */
55668611 1019 if (efx_dev_registered(efx)) {
b9e40857
DM
1020 netif_addr_lock_bh(efx->net_dev);
1021 netif_addr_unlock_bh(efx->net_dev);
8ceee660
BH
1022 }
1023}
1024
1025static void efx_fini_port(struct efx_nic *efx)
1026{
62776d03 1027 netif_dbg(efx, drv, efx->net_dev, "shut down port\n");
8ceee660
BH
1028
1029 if (!efx->port_initialized)
1030 return;
1031
177dfcd8 1032 efx->phy_op->fini(efx);
dc8cfa55 1033 efx->port_initialized = false;
8ceee660 1034
eb50c0d6 1035 efx->link_state.up = false;
8ceee660
BH
1036 efx_link_status_changed(efx);
1037}
1038
1039static void efx_remove_port(struct efx_nic *efx)
1040{
62776d03 1041 netif_dbg(efx, drv, efx->net_dev, "destroying port\n");
8ceee660 1042
ef2b90ee 1043 efx->type->remove_port(efx);
8ceee660
BH
1044}
1045
1046/**************************************************************************
1047 *
1048 * NIC handling
1049 *
1050 **************************************************************************/
1051
1052/* This configures the PCI device to enable I/O and DMA. */
1053static int efx_init_io(struct efx_nic *efx)
1054{
1055 struct pci_dev *pci_dev = efx->pci_dev;
1056 dma_addr_t dma_mask = efx->type->max_dma_mask;
d88d6b05 1057 bool use_wc;
8ceee660
BH
1058 int rc;
1059
62776d03 1060 netif_dbg(efx, probe, efx->net_dev, "initialising I/O\n");
8ceee660
BH
1061
1062 rc = pci_enable_device(pci_dev);
1063 if (rc) {
62776d03
BH
1064 netif_err(efx, probe, efx->net_dev,
1065 "failed to enable PCI device\n");
8ceee660
BH
1066 goto fail1;
1067 }
1068
1069 pci_set_master(pci_dev);
1070
1071 /* Set the PCI DMA mask. Try all possibilities from our
1072 * genuine mask down to 32 bits, because some architectures
1073 * (e.g. x86_64 with iommu_sac_force set) will allow 40 bit
1074 * masks event though they reject 46 bit masks.
1075 */
1076 while (dma_mask > 0x7fffffffUL) {
1077 if (pci_dma_supported(pci_dev, dma_mask) &&
1078 ((rc = pci_set_dma_mask(pci_dev, dma_mask)) == 0))
1079 break;
1080 dma_mask >>= 1;
1081 }
1082 if (rc) {
62776d03
BH
1083 netif_err(efx, probe, efx->net_dev,
1084 "could not find a suitable DMA mask\n");
8ceee660
BH
1085 goto fail2;
1086 }
62776d03
BH
1087 netif_dbg(efx, probe, efx->net_dev,
1088 "using DMA mask %llx\n", (unsigned long long) dma_mask);
8ceee660
BH
1089 rc = pci_set_consistent_dma_mask(pci_dev, dma_mask);
1090 if (rc) {
1091 /* pci_set_consistent_dma_mask() is not *allowed* to
1092 * fail with a mask that pci_set_dma_mask() accepted,
1093 * but just in case...
1094 */
62776d03
BH
1095 netif_err(efx, probe, efx->net_dev,
1096 "failed to set consistent DMA mask\n");
8ceee660
BH
1097 goto fail2;
1098 }
1099
dc803df8
BH
1100 efx->membase_phys = pci_resource_start(efx->pci_dev, EFX_MEM_BAR);
1101 rc = pci_request_region(pci_dev, EFX_MEM_BAR, "sfc");
8ceee660 1102 if (rc) {
62776d03
BH
1103 netif_err(efx, probe, efx->net_dev,
1104 "request for memory BAR failed\n");
8ceee660
BH
1105 rc = -EIO;
1106 goto fail3;
1107 }
d88d6b05
SH
1108
1109 /* bug22643: If SR-IOV is enabled then tx push over a write combined
1110 * mapping is unsafe. We need to disable write combining in this case.
1111 * MSI is unsupported when SR-IOV is enabled, and the firmware will
1112 * have removed the MSI capability. So write combining is safe if
1113 * there is an MSI capability.
1114 */
1115 use_wc = (!EFX_WORKAROUND_22643(efx) ||
1116 pci_find_capability(pci_dev, PCI_CAP_ID_MSI));
1117 if (use_wc)
1118 efx->membase = ioremap_wc(efx->membase_phys,
1119 efx->type->mem_map_size);
1120 else
1121 efx->membase = ioremap_nocache(efx->membase_phys,
1122 efx->type->mem_map_size);
8ceee660 1123 if (!efx->membase) {
62776d03
BH
1124 netif_err(efx, probe, efx->net_dev,
1125 "could not map memory BAR at %llx+%x\n",
1126 (unsigned long long)efx->membase_phys,
1127 efx->type->mem_map_size);
8ceee660
BH
1128 rc = -ENOMEM;
1129 goto fail4;
1130 }
62776d03
BH
1131 netif_dbg(efx, probe, efx->net_dev,
1132 "memory BAR at %llx+%x (virtual %p)\n",
1133 (unsigned long long)efx->membase_phys,
1134 efx->type->mem_map_size, efx->membase);
8ceee660
BH
1135
1136 return 0;
1137
1138 fail4:
dc803df8 1139 pci_release_region(efx->pci_dev, EFX_MEM_BAR);
8ceee660 1140 fail3:
2c118e0f 1141 efx->membase_phys = 0;
8ceee660
BH
1142 fail2:
1143 pci_disable_device(efx->pci_dev);
1144 fail1:
1145 return rc;
1146}
1147
1148static void efx_fini_io(struct efx_nic *efx)
1149{
62776d03 1150 netif_dbg(efx, drv, efx->net_dev, "shutting down I/O\n");
8ceee660
BH
1151
1152 if (efx->membase) {
1153 iounmap(efx->membase);
1154 efx->membase = NULL;
1155 }
1156
1157 if (efx->membase_phys) {
dc803df8 1158 pci_release_region(efx->pci_dev, EFX_MEM_BAR);
2c118e0f 1159 efx->membase_phys = 0;
8ceee660
BH
1160 }
1161
1162 pci_disable_device(efx->pci_dev);
1163}
1164
a4900ac9
BH
1165/* Get number of channels wanted. Each channel will have its own IRQ,
1166 * 1 RX queue and/or 2 TX queues. */
1167static int efx_wanted_channels(void)
46123d04 1168{
2f8975fb 1169 cpumask_var_t core_mask;
46123d04
BH
1170 int count;
1171 int cpu;
5b874e25
BH
1172
1173 if (rss_cpus)
1174 return rss_cpus;
46123d04 1175
79f55997 1176 if (unlikely(!zalloc_cpumask_var(&core_mask, GFP_KERNEL))) {
2f8975fb 1177 printk(KERN_WARNING
3977d033 1178 "sfc: RSS disabled due to allocation failure\n");
2f8975fb
RR
1179 return 1;
1180 }
1181
46123d04
BH
1182 count = 0;
1183 for_each_online_cpu(cpu) {
2f8975fb 1184 if (!cpumask_test_cpu(cpu, core_mask)) {
46123d04 1185 ++count;
2f8975fb 1186 cpumask_or(core_mask, core_mask,
fbd59a8d 1187 topology_core_cpumask(cpu));
46123d04
BH
1188 }
1189 }
1190
2f8975fb 1191 free_cpumask_var(core_mask);
46123d04
BH
1192 return count;
1193}
1194
64d8ad6d
BH
1195static int
1196efx_init_rx_cpu_rmap(struct efx_nic *efx, struct msix_entry *xentries)
1197{
1198#ifdef CONFIG_RFS_ACCEL
1199 int i, rc;
1200
1201 efx->net_dev->rx_cpu_rmap = alloc_irq_cpu_rmap(efx->n_rx_channels);
1202 if (!efx->net_dev->rx_cpu_rmap)
1203 return -ENOMEM;
1204 for (i = 0; i < efx->n_rx_channels; i++) {
1205 rc = irq_cpu_rmap_add(efx->net_dev->rx_cpu_rmap,
1206 xentries[i].vector);
1207 if (rc) {
1208 free_irq_cpu_rmap(efx->net_dev->rx_cpu_rmap);
1209 efx->net_dev->rx_cpu_rmap = NULL;
1210 return rc;
1211 }
1212 }
1213#endif
1214 return 0;
1215}
1216
46123d04
BH
1217/* Probe the number and type of interrupts we are able to obtain, and
1218 * the resulting numbers of channels and RX queues.
1219 */
64d8ad6d 1220static int efx_probe_interrupts(struct efx_nic *efx)
8ceee660 1221{
46123d04
BH
1222 int max_channels =
1223 min_t(int, efx->type->phys_addr_channels, EFX_MAX_CHANNELS);
8ceee660
BH
1224 int rc, i;
1225
1226 if (efx->interrupt_mode == EFX_INT_MODE_MSIX) {
46123d04 1227 struct msix_entry xentries[EFX_MAX_CHANNELS];
a4900ac9 1228 int n_channels;
aa6ef27e 1229
a4900ac9
BH
1230 n_channels = efx_wanted_channels();
1231 if (separate_tx_channels)
1232 n_channels *= 2;
1233 n_channels = min(n_channels, max_channels);
8ceee660 1234
a4900ac9 1235 for (i = 0; i < n_channels; i++)
8ceee660 1236 xentries[i].entry = i;
a4900ac9 1237 rc = pci_enable_msix(efx->pci_dev, xentries, n_channels);
8ceee660 1238 if (rc > 0) {
62776d03
BH
1239 netif_err(efx, drv, efx->net_dev,
1240 "WARNING: Insufficient MSI-X vectors"
1241 " available (%d < %d).\n", rc, n_channels);
1242 netif_err(efx, drv, efx->net_dev,
1243 "WARNING: Performance may be reduced.\n");
a4900ac9
BH
1244 EFX_BUG_ON_PARANOID(rc >= n_channels);
1245 n_channels = rc;
8ceee660 1246 rc = pci_enable_msix(efx->pci_dev, xentries,
a4900ac9 1247 n_channels);
8ceee660
BH
1248 }
1249
1250 if (rc == 0) {
a4900ac9
BH
1251 efx->n_channels = n_channels;
1252 if (separate_tx_channels) {
1253 efx->n_tx_channels =
1254 max(efx->n_channels / 2, 1U);
1255 efx->n_rx_channels =
1256 max(efx->n_channels -
1257 efx->n_tx_channels, 1U);
1258 } else {
1259 efx->n_tx_channels = efx->n_channels;
1260 efx->n_rx_channels = efx->n_channels;
1261 }
64d8ad6d
BH
1262 rc = efx_init_rx_cpu_rmap(efx, xentries);
1263 if (rc) {
1264 pci_disable_msix(efx->pci_dev);
1265 return rc;
1266 }
a4900ac9 1267 for (i = 0; i < n_channels; i++)
f7d12cdc
BH
1268 efx_get_channel(efx, i)->irq =
1269 xentries[i].vector;
8ceee660
BH
1270 } else {
1271 /* Fall back to single channel MSI */
1272 efx->interrupt_mode = EFX_INT_MODE_MSI;
62776d03
BH
1273 netif_err(efx, drv, efx->net_dev,
1274 "could not enable MSI-X\n");
8ceee660
BH
1275 }
1276 }
1277
1278 /* Try single interrupt MSI */
1279 if (efx->interrupt_mode == EFX_INT_MODE_MSI) {
28b581ab 1280 efx->n_channels = 1;
a4900ac9
BH
1281 efx->n_rx_channels = 1;
1282 efx->n_tx_channels = 1;
8ceee660
BH
1283 rc = pci_enable_msi(efx->pci_dev);
1284 if (rc == 0) {
f7d12cdc 1285 efx_get_channel(efx, 0)->irq = efx->pci_dev->irq;
8ceee660 1286 } else {
62776d03
BH
1287 netif_err(efx, drv, efx->net_dev,
1288 "could not enable MSI\n");
8ceee660
BH
1289 efx->interrupt_mode = EFX_INT_MODE_LEGACY;
1290 }
1291 }
1292
1293 /* Assume legacy interrupts */
1294 if (efx->interrupt_mode == EFX_INT_MODE_LEGACY) {
28b581ab 1295 efx->n_channels = 1 + (separate_tx_channels ? 1 : 0);
a4900ac9
BH
1296 efx->n_rx_channels = 1;
1297 efx->n_tx_channels = 1;
8ceee660
BH
1298 efx->legacy_irq = efx->pci_dev->irq;
1299 }
64d8ad6d
BH
1300
1301 return 0;
8ceee660
BH
1302}
1303
1304static void efx_remove_interrupts(struct efx_nic *efx)
1305{
1306 struct efx_channel *channel;
1307
1308 /* Remove MSI/MSI-X interrupts */
64ee3120 1309 efx_for_each_channel(channel, efx)
8ceee660
BH
1310 channel->irq = 0;
1311 pci_disable_msi(efx->pci_dev);
1312 pci_disable_msix(efx->pci_dev);
1313
1314 /* Remove legacy interrupt */
1315 efx->legacy_irq = 0;
1316}
1317
8831da7b 1318static void efx_set_channels(struct efx_nic *efx)
8ceee660 1319{
97653431 1320 efx->tx_channel_offset =
a4900ac9 1321 separate_tx_channels ? efx->n_channels - efx->n_tx_channels : 0;
8ceee660
BH
1322}
1323
1324static int efx_probe_nic(struct efx_nic *efx)
1325{
765c9f46 1326 size_t i;
8ceee660
BH
1327 int rc;
1328
62776d03 1329 netif_dbg(efx, probe, efx->net_dev, "creating NIC\n");
8ceee660
BH
1330
1331 /* Carry out hardware-type specific initialisation */
ef2b90ee 1332 rc = efx->type->probe(efx);
8ceee660
BH
1333 if (rc)
1334 return rc;
1335
a4900ac9 1336 /* Determine the number of channels and queues by trying to hook
8ceee660 1337 * in MSI-X interrupts. */
64d8ad6d
BH
1338 rc = efx_probe_interrupts(efx);
1339 if (rc)
1340 goto fail;
8ceee660 1341
5d3a6fca
BH
1342 if (efx->n_channels > 1)
1343 get_random_bytes(&efx->rx_hash_key, sizeof(efx->rx_hash_key));
765c9f46
BH
1344 for (i = 0; i < ARRAY_SIZE(efx->rx_indir_table); i++)
1345 efx->rx_indir_table[i] = i % efx->n_rx_channels;
5d3a6fca 1346
8831da7b 1347 efx_set_channels(efx);
c4f4adc7
BH
1348 netif_set_real_num_tx_queues(efx->net_dev, efx->n_tx_channels);
1349 netif_set_real_num_rx_queues(efx->net_dev, efx->n_rx_channels);
8ceee660
BH
1350
1351 /* Initialise the interrupt moderation settings */
6fb70fd1 1352 efx_init_irq_moderation(efx, tx_irq_mod_usec, rx_irq_mod_usec, true);
8ceee660
BH
1353
1354 return 0;
64d8ad6d
BH
1355
1356fail:
1357 efx->type->remove(efx);
1358 return rc;
8ceee660
BH
1359}
1360
1361static void efx_remove_nic(struct efx_nic *efx)
1362{
62776d03 1363 netif_dbg(efx, drv, efx->net_dev, "destroying NIC\n");
8ceee660
BH
1364
1365 efx_remove_interrupts(efx);
ef2b90ee 1366 efx->type->remove(efx);
8ceee660
BH
1367}
1368
1369/**************************************************************************
1370 *
1371 * NIC startup/shutdown
1372 *
1373 *************************************************************************/
1374
1375static int efx_probe_all(struct efx_nic *efx)
1376{
8ceee660
BH
1377 int rc;
1378
8ceee660
BH
1379 rc = efx_probe_nic(efx);
1380 if (rc) {
62776d03 1381 netif_err(efx, probe, efx->net_dev, "failed to create NIC\n");
8ceee660
BH
1382 goto fail1;
1383 }
1384
8ceee660
BH
1385 rc = efx_probe_port(efx);
1386 if (rc) {
62776d03 1387 netif_err(efx, probe, efx->net_dev, "failed to create port\n");
8ceee660
BH
1388 goto fail2;
1389 }
1390
ecc910f5 1391 efx->rxq_entries = efx->txq_entries = EFX_DEFAULT_DMAQ_SIZE;
4642610c
BH
1392 rc = efx_probe_channels(efx);
1393 if (rc)
1394 goto fail3;
8ceee660 1395
64eebcfd
BH
1396 rc = efx_probe_filters(efx);
1397 if (rc) {
1398 netif_err(efx, probe, efx->net_dev,
1399 "failed to create filter tables\n");
1400 goto fail4;
1401 }
1402
8ceee660
BH
1403 return 0;
1404
64eebcfd
BH
1405 fail4:
1406 efx_remove_channels(efx);
8ceee660 1407 fail3:
8ceee660
BH
1408 efx_remove_port(efx);
1409 fail2:
1410 efx_remove_nic(efx);
1411 fail1:
1412 return rc;
1413}
1414
1415/* Called after previous invocation(s) of efx_stop_all, restarts the
1416 * port, kernel transmit queue, NAPI processing and hardware interrupts,
1417 * and ensures that the port is scheduled to be reconfigured.
1418 * This function is safe to call multiple times when the NIC is in any
1419 * state. */
1420static void efx_start_all(struct efx_nic *efx)
1421{
1422 struct efx_channel *channel;
1423
1424 EFX_ASSERT_RESET_SERIALISED(efx);
1425
1426 /* Check that it is appropriate to restart the interface. All
1427 * of these flags are safe to read under just the rtnl lock */
1428 if (efx->port_enabled)
1429 return;
1430 if ((efx->state != STATE_RUNNING) && (efx->state != STATE_INIT))
1431 return;
55668611 1432 if (efx_dev_registered(efx) && !netif_running(efx->net_dev))
8ceee660
BH
1433 return;
1434
1435 /* Mark the port as enabled so port reconfigurations can start, then
1436 * restart the transmit interface early so the watchdog timer stops */
1437 efx_start_port(efx);
8ceee660 1438
c04bfc6b
BH
1439 if (efx_dev_registered(efx))
1440 netif_tx_wake_all_queues(efx->net_dev);
1441
1442 efx_for_each_channel(channel, efx)
8ceee660
BH
1443 efx_start_channel(channel);
1444
94dec6a2
BH
1445 if (efx->legacy_irq)
1446 efx->legacy_irq_enabled = true;
152b6a62 1447 efx_nic_enable_interrupts(efx);
8ceee660 1448
8880f4ec
BH
1449 /* Switch to event based MCDI completions after enabling interrupts.
1450 * If a reset has been scheduled, then we need to stay in polled mode.
1451 * Rather than serialising efx_mcdi_mode_event() [which sleeps] and
1452 * reset_pending [modified from an atomic context], we instead guarantee
1453 * that efx_mcdi_mode_poll() isn't reverted erroneously */
1454 efx_mcdi_mode_event(efx);
1455 if (efx->reset_pending != RESET_TYPE_NONE)
1456 efx_mcdi_mode_poll(efx);
1457
78c1f0a0
SH
1458 /* Start the hardware monitor if there is one. Otherwise (we're link
1459 * event driven), we have to poll the PHY because after an event queue
1460 * flush, we could have a missed a link state change */
1461 if (efx->type->monitor != NULL) {
8ceee660
BH
1462 queue_delayed_work(efx->workqueue, &efx->monitor_work,
1463 efx_monitor_interval);
78c1f0a0
SH
1464 } else {
1465 mutex_lock(&efx->mac_lock);
1466 if (efx->phy_op->poll(efx))
1467 efx_link_status_changed(efx);
1468 mutex_unlock(&efx->mac_lock);
1469 }
55edc6e6 1470
ef2b90ee 1471 efx->type->start_stats(efx);
8ceee660
BH
1472}
1473
1474/* Flush all delayed work. Should only be called when no more delayed work
1475 * will be scheduled. This doesn't flush pending online resets (efx_reset),
1476 * since we're holding the rtnl_lock at this point. */
1477static void efx_flush_all(struct efx_nic *efx)
1478{
8ceee660
BH
1479 /* Make sure the hardware monitor is stopped */
1480 cancel_delayed_work_sync(&efx->monitor_work);
8ceee660 1481 /* Stop scheduled port reconfigurations */
766ca0fa 1482 cancel_work_sync(&efx->mac_work);
8ceee660
BH
1483}
1484
1485/* Quiesce hardware and software without bringing the link down.
1486 * Safe to call multiple times, when the nic and interface is in any
1487 * state. The caller is guaranteed to subsequently be in a position
1488 * to modify any hardware and software state they see fit without
1489 * taking locks. */
1490static void efx_stop_all(struct efx_nic *efx)
1491{
1492 struct efx_channel *channel;
1493
1494 EFX_ASSERT_RESET_SERIALISED(efx);
1495
1496 /* port_enabled can be read safely under the rtnl lock */
1497 if (!efx->port_enabled)
1498 return;
1499
ef2b90ee 1500 efx->type->stop_stats(efx);
55edc6e6 1501
8880f4ec
BH
1502 /* Switch to MCDI polling on Siena before disabling interrupts */
1503 efx_mcdi_mode_poll(efx);
1504
8ceee660 1505 /* Disable interrupts and wait for ISR to complete */
152b6a62 1506 efx_nic_disable_interrupts(efx);
94dec6a2 1507 if (efx->legacy_irq) {
8ceee660 1508 synchronize_irq(efx->legacy_irq);
94dec6a2
BH
1509 efx->legacy_irq_enabled = false;
1510 }
64ee3120 1511 efx_for_each_channel(channel, efx) {
8ceee660
BH
1512 if (channel->irq)
1513 synchronize_irq(channel->irq);
b3475645 1514 }
8ceee660
BH
1515
1516 /* Stop all NAPI processing and synchronous rx refills */
1517 efx_for_each_channel(channel, efx)
1518 efx_stop_channel(channel);
1519
1520 /* Stop all asynchronous port reconfigurations. Since all
1521 * event processing has already been stopped, there is no
1522 * window to loose phy events */
1523 efx_stop_port(efx);
1524
fdaa9aed 1525 /* Flush efx_mac_work(), refill_workqueue, monitor_work */
8ceee660
BH
1526 efx_flush_all(efx);
1527
8ceee660
BH
1528 /* Stop the kernel transmit interface late, so the watchdog
1529 * timer isn't ticking over the flush */
55668611 1530 if (efx_dev_registered(efx)) {
c04bfc6b 1531 netif_tx_stop_all_queues(efx->net_dev);
8ceee660
BH
1532 netif_tx_lock_bh(efx->net_dev);
1533 netif_tx_unlock_bh(efx->net_dev);
1534 }
1535}
1536
1537static void efx_remove_all(struct efx_nic *efx)
1538{
64eebcfd 1539 efx_remove_filters(efx);
4642610c 1540 efx_remove_channels(efx);
8ceee660
BH
1541 efx_remove_port(efx);
1542 efx_remove_nic(efx);
1543}
1544
8ceee660
BH
1545/**************************************************************************
1546 *
1547 * Interrupt moderation
1548 *
1549 **************************************************************************/
1550
0d86ebd8
BH
1551static unsigned irq_mod_ticks(int usecs, int resolution)
1552{
1553 if (usecs <= 0)
1554 return 0; /* cannot receive interrupts ahead of time :-) */
1555 if (usecs < resolution)
1556 return 1; /* never round down to 0 */
1557 return usecs / resolution;
1558}
1559
8ceee660 1560/* Set interrupt moderation parameters */
6fb70fd1
BH
1561void efx_init_irq_moderation(struct efx_nic *efx, int tx_usecs, int rx_usecs,
1562 bool rx_adaptive)
8ceee660 1563{
f7d12cdc 1564 struct efx_channel *channel;
152b6a62
BH
1565 unsigned tx_ticks = irq_mod_ticks(tx_usecs, EFX_IRQ_MOD_RESOLUTION);
1566 unsigned rx_ticks = irq_mod_ticks(rx_usecs, EFX_IRQ_MOD_RESOLUTION);
8ceee660
BH
1567
1568 EFX_ASSERT_RESET_SERIALISED(efx);
1569
6fb70fd1 1570 efx->irq_rx_adaptive = rx_adaptive;
0d86ebd8 1571 efx->irq_rx_moderation = rx_ticks;
f7d12cdc 1572 efx_for_each_channel(channel, efx) {
525da907 1573 if (efx_channel_has_rx_queue(channel))
f7d12cdc 1574 channel->irq_moderation = rx_ticks;
525da907 1575 else if (efx_channel_has_tx_queues(channel))
f7d12cdc
BH
1576 channel->irq_moderation = tx_ticks;
1577 }
8ceee660
BH
1578}
1579
1580/**************************************************************************
1581 *
1582 * Hardware monitor
1583 *
1584 **************************************************************************/
1585
e254c274 1586/* Run periodically off the general workqueue */
8ceee660
BH
1587static void efx_monitor(struct work_struct *data)
1588{
1589 struct efx_nic *efx = container_of(data, struct efx_nic,
1590 monitor_work.work);
8ceee660 1591
62776d03
BH
1592 netif_vdbg(efx, timer, efx->net_dev,
1593 "hardware monitor executing on CPU %d\n",
1594 raw_smp_processor_id());
ef2b90ee 1595 BUG_ON(efx->type->monitor == NULL);
8ceee660 1596
8ceee660
BH
1597 /* If the mac_lock is already held then it is likely a port
1598 * reconfiguration is already in place, which will likely do
e254c274
BH
1599 * most of the work of monitor() anyway. */
1600 if (mutex_trylock(&efx->mac_lock)) {
1601 if (efx->port_enabled)
1602 efx->type->monitor(efx);
1603 mutex_unlock(&efx->mac_lock);
1604 }
8ceee660 1605
8ceee660
BH
1606 queue_delayed_work(efx->workqueue, &efx->monitor_work,
1607 efx_monitor_interval);
1608}
1609
1610/**************************************************************************
1611 *
1612 * ioctls
1613 *
1614 *************************************************************************/
1615
1616/* Net device ioctl
1617 * Context: process, rtnl_lock() held.
1618 */
1619static int efx_ioctl(struct net_device *net_dev, struct ifreq *ifr, int cmd)
1620{
767e468c 1621 struct efx_nic *efx = netdev_priv(net_dev);
68e7f45e 1622 struct mii_ioctl_data *data = if_mii(ifr);
8ceee660
BH
1623
1624 EFX_ASSERT_RESET_SERIALISED(efx);
1625
68e7f45e
BH
1626 /* Convert phy_id from older PRTAD/DEVAD format */
1627 if ((cmd == SIOCGMIIREG || cmd == SIOCSMIIREG) &&
1628 (data->phy_id & 0xfc00) == 0x0400)
1629 data->phy_id ^= MDIO_PHY_ID_C45 | 0x0400;
1630
1631 return mdio_mii_ioctl(&efx->mdio, data, cmd);
8ceee660
BH
1632}
1633
1634/**************************************************************************
1635 *
1636 * NAPI interface
1637 *
1638 **************************************************************************/
1639
e8f14992 1640static void efx_init_napi(struct efx_nic *efx)
8ceee660
BH
1641{
1642 struct efx_channel *channel;
8ceee660
BH
1643
1644 efx_for_each_channel(channel, efx) {
1645 channel->napi_dev = efx->net_dev;
718cff1e
BH
1646 netif_napi_add(channel->napi_dev, &channel->napi_str,
1647 efx_poll, napi_weight);
8ceee660 1648 }
e8f14992
BH
1649}
1650
1651static void efx_fini_napi_channel(struct efx_channel *channel)
1652{
1653 if (channel->napi_dev)
1654 netif_napi_del(&channel->napi_str);
1655 channel->napi_dev = NULL;
8ceee660
BH
1656}
1657
1658static void efx_fini_napi(struct efx_nic *efx)
1659{
1660 struct efx_channel *channel;
1661
e8f14992
BH
1662 efx_for_each_channel(channel, efx)
1663 efx_fini_napi_channel(channel);
8ceee660
BH
1664}
1665
1666/**************************************************************************
1667 *
1668 * Kernel netpoll interface
1669 *
1670 *************************************************************************/
1671
1672#ifdef CONFIG_NET_POLL_CONTROLLER
1673
1674/* Although in the common case interrupts will be disabled, this is not
1675 * guaranteed. However, all our work happens inside the NAPI callback,
1676 * so no locking is required.
1677 */
1678static void efx_netpoll(struct net_device *net_dev)
1679{
767e468c 1680 struct efx_nic *efx = netdev_priv(net_dev);
8ceee660
BH
1681 struct efx_channel *channel;
1682
64ee3120 1683 efx_for_each_channel(channel, efx)
8ceee660
BH
1684 efx_schedule_channel(channel);
1685}
1686
1687#endif
1688
1689/**************************************************************************
1690 *
1691 * Kernel net device interface
1692 *
1693 *************************************************************************/
1694
1695/* Context: process, rtnl_lock() held. */
1696static int efx_net_open(struct net_device *net_dev)
1697{
767e468c 1698 struct efx_nic *efx = netdev_priv(net_dev);
8ceee660
BH
1699 EFX_ASSERT_RESET_SERIALISED(efx);
1700
62776d03
BH
1701 netif_dbg(efx, ifup, efx->net_dev, "opening device on CPU %d\n",
1702 raw_smp_processor_id());
8ceee660 1703
f4bd954e
BH
1704 if (efx->state == STATE_DISABLED)
1705 return -EIO;
f8b87c17
BH
1706 if (efx->phy_mode & PHY_MODE_SPECIAL)
1707 return -EBUSY;
8880f4ec
BH
1708 if (efx_mcdi_poll_reboot(efx) && efx_reset(efx, RESET_TYPE_ALL))
1709 return -EIO;
f8b87c17 1710
78c1f0a0
SH
1711 /* Notify the kernel of the link state polled during driver load,
1712 * before the monitor starts running */
1713 efx_link_status_changed(efx);
1714
8ceee660
BH
1715 efx_start_all(efx);
1716 return 0;
1717}
1718
1719/* Context: process, rtnl_lock() held.
1720 * Note that the kernel will ignore our return code; this method
1721 * should really be a void.
1722 */
1723static int efx_net_stop(struct net_device *net_dev)
1724{
767e468c 1725 struct efx_nic *efx = netdev_priv(net_dev);
8ceee660 1726
62776d03
BH
1727 netif_dbg(efx, ifdown, efx->net_dev, "closing on CPU %d\n",
1728 raw_smp_processor_id());
8ceee660 1729
f4bd954e
BH
1730 if (efx->state != STATE_DISABLED) {
1731 /* Stop the device and flush all the channels */
1732 efx_stop_all(efx);
1733 efx_fini_channels(efx);
1734 efx_init_channels(efx);
1735 }
8ceee660
BH
1736
1737 return 0;
1738}
1739
5b9e207c 1740/* Context: process, dev_base_lock or RTNL held, non-blocking. */
28172739 1741static struct rtnl_link_stats64 *efx_net_stats(struct net_device *net_dev, struct rtnl_link_stats64 *stats)
8ceee660 1742{
767e468c 1743 struct efx_nic *efx = netdev_priv(net_dev);
8ceee660 1744 struct efx_mac_stats *mac_stats = &efx->mac_stats;
8ceee660 1745
55edc6e6 1746 spin_lock_bh(&efx->stats_lock);
ef2b90ee 1747 efx->type->update_stats(efx);
55edc6e6 1748 spin_unlock_bh(&efx->stats_lock);
8ceee660
BH
1749
1750 stats->rx_packets = mac_stats->rx_packets;
1751 stats->tx_packets = mac_stats->tx_packets;
1752 stats->rx_bytes = mac_stats->rx_bytes;
1753 stats->tx_bytes = mac_stats->tx_bytes;
80485d34 1754 stats->rx_dropped = efx->n_rx_nodesc_drop_cnt;
8ceee660
BH
1755 stats->multicast = mac_stats->rx_multicast;
1756 stats->collisions = mac_stats->tx_collision;
1757 stats->rx_length_errors = (mac_stats->rx_gtjumbo +
1758 mac_stats->rx_length_error);
8ceee660
BH
1759 stats->rx_crc_errors = mac_stats->rx_bad;
1760 stats->rx_frame_errors = mac_stats->rx_align_error;
1761 stats->rx_fifo_errors = mac_stats->rx_overflow;
1762 stats->rx_missed_errors = mac_stats->rx_missed;
1763 stats->tx_window_errors = mac_stats->tx_late_collision;
1764
1765 stats->rx_errors = (stats->rx_length_errors +
8ceee660
BH
1766 stats->rx_crc_errors +
1767 stats->rx_frame_errors +
8ceee660
BH
1768 mac_stats->rx_symbol_error);
1769 stats->tx_errors = (stats->tx_window_errors +
1770 mac_stats->tx_bad);
1771
1772 return stats;
1773}
1774
1775/* Context: netif_tx_lock held, BHs disabled. */
1776static void efx_watchdog(struct net_device *net_dev)
1777{
767e468c 1778 struct efx_nic *efx = netdev_priv(net_dev);
8ceee660 1779
62776d03
BH
1780 netif_err(efx, tx_err, efx->net_dev,
1781 "TX stuck with port_enabled=%d: resetting channels\n",
1782 efx->port_enabled);
8ceee660 1783
739bb23d 1784 efx_schedule_reset(efx, RESET_TYPE_TX_WATCHDOG);
8ceee660
BH
1785}
1786
1787
1788/* Context: process, rtnl_lock() held. */
1789static int efx_change_mtu(struct net_device *net_dev, int new_mtu)
1790{
767e468c 1791 struct efx_nic *efx = netdev_priv(net_dev);
8ceee660
BH
1792 int rc = 0;
1793
1794 EFX_ASSERT_RESET_SERIALISED(efx);
1795
1796 if (new_mtu > EFX_MAX_MTU)
1797 return -EINVAL;
1798
1799 efx_stop_all(efx);
1800
62776d03 1801 netif_dbg(efx, drv, efx->net_dev, "changing MTU to %d\n", new_mtu);
8ceee660
BH
1802
1803 efx_fini_channels(efx);
d3245b28
BH
1804
1805 mutex_lock(&efx->mac_lock);
1806 /* Reconfigure the MAC before enabling the dma queues so that
1807 * the RX buffers don't overflow */
8ceee660 1808 net_dev->mtu = new_mtu;
d3245b28
BH
1809 efx->mac_op->reconfigure(efx);
1810 mutex_unlock(&efx->mac_lock);
1811
bc3c90a2 1812 efx_init_channels(efx);
8ceee660
BH
1813
1814 efx_start_all(efx);
1815 return rc;
8ceee660
BH
1816}
1817
1818static int efx_set_mac_address(struct net_device *net_dev, void *data)
1819{
767e468c 1820 struct efx_nic *efx = netdev_priv(net_dev);
8ceee660
BH
1821 struct sockaddr *addr = data;
1822 char *new_addr = addr->sa_data;
1823
1824 EFX_ASSERT_RESET_SERIALISED(efx);
1825
1826 if (!is_valid_ether_addr(new_addr)) {
62776d03
BH
1827 netif_err(efx, drv, efx->net_dev,
1828 "invalid ethernet MAC address requested: %pM\n",
1829 new_addr);
8ceee660
BH
1830 return -EINVAL;
1831 }
1832
1833 memcpy(net_dev->dev_addr, new_addr, net_dev->addr_len);
1834
1835 /* Reconfigure the MAC */
d3245b28
BH
1836 mutex_lock(&efx->mac_lock);
1837 efx->mac_op->reconfigure(efx);
1838 mutex_unlock(&efx->mac_lock);
8ceee660
BH
1839
1840 return 0;
1841}
1842
a816f75a 1843/* Context: netif_addr_lock held, BHs disabled. */
8ceee660
BH
1844static void efx_set_multicast_list(struct net_device *net_dev)
1845{
767e468c 1846 struct efx_nic *efx = netdev_priv(net_dev);
22bedad3 1847 struct netdev_hw_addr *ha;
8ceee660 1848 union efx_multicast_hash *mc_hash = &efx->multicast_hash;
8ceee660
BH
1849 u32 crc;
1850 int bit;
8ceee660 1851
8be4f3e6 1852 efx->promiscuous = !!(net_dev->flags & IFF_PROMISC);
8ceee660
BH
1853
1854 /* Build multicast hash table */
8be4f3e6 1855 if (efx->promiscuous || (net_dev->flags & IFF_ALLMULTI)) {
8ceee660
BH
1856 memset(mc_hash, 0xff, sizeof(*mc_hash));
1857 } else {
1858 memset(mc_hash, 0x00, sizeof(*mc_hash));
22bedad3
JP
1859 netdev_for_each_mc_addr(ha, net_dev) {
1860 crc = ether_crc_le(ETH_ALEN, ha->addr);
8ceee660
BH
1861 bit = crc & (EFX_MCAST_HASH_ENTRIES - 1);
1862 set_bit_le(bit, mc_hash->byte);
8ceee660 1863 }
8ceee660 1864
8be4f3e6
BH
1865 /* Broadcast packets go through the multicast hash filter.
1866 * ether_crc_le() of the broadcast address is 0xbe2612ff
1867 * so we always add bit 0xff to the mask.
1868 */
1869 set_bit_le(0xff, mc_hash->byte);
1870 }
a816f75a 1871
8be4f3e6
BH
1872 if (efx->port_enabled)
1873 queue_work(efx->workqueue, &efx->mac_work);
1874 /* Otherwise efx_start_port() will do this */
8ceee660
BH
1875}
1876
abfe9039
BH
1877static int efx_set_features(struct net_device *net_dev, u32 data)
1878{
1879 struct efx_nic *efx = netdev_priv(net_dev);
1880
1881 /* If disabling RX n-tuple filtering, clear existing filters */
1882 if (net_dev->features & ~data & NETIF_F_NTUPLE)
1883 efx_filter_clear_rx(efx, EFX_FILTER_PRI_MANUAL);
1884
1885 return 0;
1886}
1887
c3ecb9f3
SH
1888static const struct net_device_ops efx_netdev_ops = {
1889 .ndo_open = efx_net_open,
1890 .ndo_stop = efx_net_stop,
4472702e 1891 .ndo_get_stats64 = efx_net_stats,
c3ecb9f3
SH
1892 .ndo_tx_timeout = efx_watchdog,
1893 .ndo_start_xmit = efx_hard_start_xmit,
1894 .ndo_validate_addr = eth_validate_addr,
1895 .ndo_do_ioctl = efx_ioctl,
1896 .ndo_change_mtu = efx_change_mtu,
1897 .ndo_set_mac_address = efx_set_mac_address,
1898 .ndo_set_multicast_list = efx_set_multicast_list,
abfe9039 1899 .ndo_set_features = efx_set_features,
c3ecb9f3
SH
1900#ifdef CONFIG_NET_POLL_CONTROLLER
1901 .ndo_poll_controller = efx_netpoll,
1902#endif
94b274bf 1903 .ndo_setup_tc = efx_setup_tc,
64d8ad6d
BH
1904#ifdef CONFIG_RFS_ACCEL
1905 .ndo_rx_flow_steer = efx_filter_rfs,
1906#endif
c3ecb9f3
SH
1907};
1908
7dde596e
BH
1909static void efx_update_name(struct efx_nic *efx)
1910{
1911 strcpy(efx->name, efx->net_dev->name);
1912 efx_mtd_rename(efx);
1913 efx_set_channel_names(efx);
1914}
1915
8ceee660
BH
1916static int efx_netdev_event(struct notifier_block *this,
1917 unsigned long event, void *ptr)
1918{
d3208b5e 1919 struct net_device *net_dev = ptr;
8ceee660 1920
7dde596e
BH
1921 if (net_dev->netdev_ops == &efx_netdev_ops &&
1922 event == NETDEV_CHANGENAME)
1923 efx_update_name(netdev_priv(net_dev));
8ceee660
BH
1924
1925 return NOTIFY_DONE;
1926}
1927
1928static struct notifier_block efx_netdev_notifier = {
1929 .notifier_call = efx_netdev_event,
1930};
1931
06d5e193
BH
1932static ssize_t
1933show_phy_type(struct device *dev, struct device_attribute *attr, char *buf)
1934{
1935 struct efx_nic *efx = pci_get_drvdata(to_pci_dev(dev));
1936 return sprintf(buf, "%d\n", efx->phy_type);
1937}
1938static DEVICE_ATTR(phy_type, 0644, show_phy_type, NULL);
1939
8ceee660
BH
1940static int efx_register_netdev(struct efx_nic *efx)
1941{
1942 struct net_device *net_dev = efx->net_dev;
c04bfc6b 1943 struct efx_channel *channel;
8ceee660
BH
1944 int rc;
1945
1946 net_dev->watchdog_timeo = 5 * HZ;
1947 net_dev->irq = efx->pci_dev->irq;
c3ecb9f3 1948 net_dev->netdev_ops = &efx_netdev_ops;
8ceee660
BH
1949 SET_ETHTOOL_OPS(net_dev, &efx_ethtool_ops);
1950
8ceee660 1951 /* Clear MAC statistics */
177dfcd8 1952 efx->mac_op->update_stats(efx);
8ceee660
BH
1953 memset(&efx->mac_stats, 0, sizeof(efx->mac_stats));
1954
7dde596e 1955 rtnl_lock();
aed0628d
BH
1956
1957 rc = dev_alloc_name(net_dev, net_dev->name);
1958 if (rc < 0)
1959 goto fail_locked;
7dde596e 1960 efx_update_name(efx);
aed0628d
BH
1961
1962 rc = register_netdevice(net_dev);
1963 if (rc)
1964 goto fail_locked;
1965
c04bfc6b
BH
1966 efx_for_each_channel(channel, efx) {
1967 struct efx_tx_queue *tx_queue;
60031fcc
BH
1968 efx_for_each_channel_tx_queue(tx_queue, channel)
1969 efx_init_tx_queue_core_txq(tx_queue);
c04bfc6b
BH
1970 }
1971
aed0628d
BH
1972 /* Always start with carrier off; PHY events will detect the link */
1973 netif_carrier_off(efx->net_dev);
1974
7dde596e 1975 rtnl_unlock();
8ceee660 1976
06d5e193
BH
1977 rc = device_create_file(&efx->pci_dev->dev, &dev_attr_phy_type);
1978 if (rc) {
62776d03
BH
1979 netif_err(efx, drv, efx->net_dev,
1980 "failed to init net dev attributes\n");
06d5e193
BH
1981 goto fail_registered;
1982 }
1983
8ceee660 1984 return 0;
06d5e193 1985
aed0628d
BH
1986fail_locked:
1987 rtnl_unlock();
62776d03 1988 netif_err(efx, drv, efx->net_dev, "could not register net dev\n");
aed0628d
BH
1989 return rc;
1990
06d5e193
BH
1991fail_registered:
1992 unregister_netdev(net_dev);
1993 return rc;
8ceee660
BH
1994}
1995
1996static void efx_unregister_netdev(struct efx_nic *efx)
1997{
f7d12cdc 1998 struct efx_channel *channel;
8ceee660
BH
1999 struct efx_tx_queue *tx_queue;
2000
2001 if (!efx->net_dev)
2002 return;
2003
767e468c 2004 BUG_ON(netdev_priv(efx->net_dev) != efx);
8ceee660
BH
2005
2006 /* Free up any skbs still remaining. This has to happen before
2007 * we try to unregister the netdev as running their destructors
2008 * may be needed to get the device ref. count to 0. */
f7d12cdc
BH
2009 efx_for_each_channel(channel, efx) {
2010 efx_for_each_channel_tx_queue(tx_queue, channel)
2011 efx_release_tx_buffers(tx_queue);
2012 }
8ceee660 2013
55668611 2014 if (efx_dev_registered(efx)) {
8ceee660 2015 strlcpy(efx->name, pci_name(efx->pci_dev), sizeof(efx->name));
06d5e193 2016 device_remove_file(&efx->pci_dev->dev, &dev_attr_phy_type);
8ceee660
BH
2017 unregister_netdev(efx->net_dev);
2018 }
2019}
2020
2021/**************************************************************************
2022 *
2023 * Device reset and suspend
2024 *
2025 **************************************************************************/
2026
2467ca46
BH
2027/* Tears down the entire software state and most of the hardware state
2028 * before reset. */
d3245b28 2029void efx_reset_down(struct efx_nic *efx, enum reset_type method)
8ceee660 2030{
8ceee660
BH
2031 EFX_ASSERT_RESET_SERIALISED(efx);
2032
2467ca46
BH
2033 efx_stop_all(efx);
2034 mutex_lock(&efx->mac_lock);
2035
8ceee660 2036 efx_fini_channels(efx);
4b988280
SH
2037 if (efx->port_initialized && method != RESET_TYPE_INVISIBLE)
2038 efx->phy_op->fini(efx);
ef2b90ee 2039 efx->type->fini(efx);
8ceee660
BH
2040}
2041
2467ca46
BH
2042/* This function will always ensure that the locks acquired in
2043 * efx_reset_down() are released. A failure return code indicates
2044 * that we were unable to reinitialise the hardware, and the
2045 * driver should be disabled. If ok is false, then the rx and tx
2046 * engines are not restarted, pending a RESET_DISABLE. */
d3245b28 2047int efx_reset_up(struct efx_nic *efx, enum reset_type method, bool ok)
8ceee660
BH
2048{
2049 int rc;
2050
2467ca46 2051 EFX_ASSERT_RESET_SERIALISED(efx);
8ceee660 2052
ef2b90ee 2053 rc = efx->type->init(efx);
8ceee660 2054 if (rc) {
62776d03 2055 netif_err(efx, drv, efx->net_dev, "failed to initialise NIC\n");
eb9f6744 2056 goto fail;
8ceee660
BH
2057 }
2058
eb9f6744
BH
2059 if (!ok)
2060 goto fail;
2061
4b988280 2062 if (efx->port_initialized && method != RESET_TYPE_INVISIBLE) {
eb9f6744
BH
2063 rc = efx->phy_op->init(efx);
2064 if (rc)
2065 goto fail;
2066 if (efx->phy_op->reconfigure(efx))
62776d03
BH
2067 netif_err(efx, drv, efx->net_dev,
2068 "could not restore PHY settings\n");
4b988280
SH
2069 }
2070
eb9f6744 2071 efx->mac_op->reconfigure(efx);
8ceee660 2072
eb9f6744 2073 efx_init_channels(efx);
64eebcfd 2074 efx_restore_filters(efx);
eb9f6744 2075
eb9f6744
BH
2076 mutex_unlock(&efx->mac_lock);
2077
2078 efx_start_all(efx);
2079
2080 return 0;
2081
2082fail:
2083 efx->port_initialized = false;
2467ca46
BH
2084
2085 mutex_unlock(&efx->mac_lock);
2086
8ceee660
BH
2087 return rc;
2088}
2089
eb9f6744
BH
2090/* Reset the NIC using the specified method. Note that the reset may
2091 * fail, in which case the card will be left in an unusable state.
8ceee660 2092 *
eb9f6744 2093 * Caller must hold the rtnl_lock.
8ceee660 2094 */
eb9f6744 2095int efx_reset(struct efx_nic *efx, enum reset_type method)
8ceee660 2096{
eb9f6744
BH
2097 int rc, rc2;
2098 bool disabled;
8ceee660 2099
62776d03
BH
2100 netif_info(efx, drv, efx->net_dev, "resetting (%s)\n",
2101 RESET_TYPE(method));
8ceee660 2102
d3245b28 2103 efx_reset_down(efx, method);
8ceee660 2104
ef2b90ee 2105 rc = efx->type->reset(efx, method);
8ceee660 2106 if (rc) {
62776d03 2107 netif_err(efx, drv, efx->net_dev, "failed to reset hardware\n");
eb9f6744 2108 goto out;
8ceee660
BH
2109 }
2110
2111 /* Allow resets to be rescheduled. */
2112 efx->reset_pending = RESET_TYPE_NONE;
2113
2114 /* Reinitialise bus-mastering, which may have been turned off before
2115 * the reset was scheduled. This is still appropriate, even in the
2116 * RESET_TYPE_DISABLE since this driver generally assumes the hardware
2117 * can respond to requests. */
2118 pci_set_master(efx->pci_dev);
2119
eb9f6744 2120out:
8ceee660 2121 /* Leave device stopped if necessary */
eb9f6744
BH
2122 disabled = rc || method == RESET_TYPE_DISABLE;
2123 rc2 = efx_reset_up(efx, method, !disabled);
2124 if (rc2) {
2125 disabled = true;
2126 if (!rc)
2127 rc = rc2;
8ceee660
BH
2128 }
2129
eb9f6744 2130 if (disabled) {
f49a4589 2131 dev_close(efx->net_dev);
62776d03 2132 netif_err(efx, drv, efx->net_dev, "has been disabled\n");
f4bd954e 2133 efx->state = STATE_DISABLED;
f4bd954e 2134 } else {
62776d03 2135 netif_dbg(efx, drv, efx->net_dev, "reset complete\n");
f4bd954e 2136 }
8ceee660
BH
2137 return rc;
2138}
2139
2140/* The worker thread exists so that code that cannot sleep can
2141 * schedule a reset for later.
2142 */
2143static void efx_reset_work(struct work_struct *data)
2144{
eb9f6744 2145 struct efx_nic *efx = container_of(data, struct efx_nic, reset_work);
8ceee660 2146
319ba649
SH
2147 if (efx->reset_pending == RESET_TYPE_NONE)
2148 return;
2149
eb9f6744
BH
2150 /* If we're not RUNNING then don't reset. Leave the reset_pending
2151 * flag set so that efx_pci_probe_main will be retried */
2152 if (efx->state != STATE_RUNNING) {
62776d03
BH
2153 netif_info(efx, drv, efx->net_dev,
2154 "scheduled reset quenched. NIC not RUNNING\n");
eb9f6744
BH
2155 return;
2156 }
2157
2158 rtnl_lock();
f49a4589 2159 (void)efx_reset(efx, efx->reset_pending);
eb9f6744 2160 rtnl_unlock();
8ceee660
BH
2161}
2162
2163void efx_schedule_reset(struct efx_nic *efx, enum reset_type type)
2164{
2165 enum reset_type method;
2166
2167 if (efx->reset_pending != RESET_TYPE_NONE) {
62776d03
BH
2168 netif_info(efx, drv, efx->net_dev,
2169 "quenching already scheduled reset\n");
8ceee660
BH
2170 return;
2171 }
2172
2173 switch (type) {
2174 case RESET_TYPE_INVISIBLE:
2175 case RESET_TYPE_ALL:
2176 case RESET_TYPE_WORLD:
2177 case RESET_TYPE_DISABLE:
2178 method = type;
2179 break;
2180 case RESET_TYPE_RX_RECOVERY:
2181 case RESET_TYPE_RX_DESC_FETCH:
2182 case RESET_TYPE_TX_DESC_FETCH:
2183 case RESET_TYPE_TX_SKIP:
2184 method = RESET_TYPE_INVISIBLE;
2185 break;
8880f4ec 2186 case RESET_TYPE_MC_FAILURE:
8ceee660
BH
2187 default:
2188 method = RESET_TYPE_ALL;
2189 break;
2190 }
2191
2192 if (method != type)
62776d03
BH
2193 netif_dbg(efx, drv, efx->net_dev,
2194 "scheduling %s reset for %s\n",
2195 RESET_TYPE(method), RESET_TYPE(type));
8ceee660 2196 else
62776d03
BH
2197 netif_dbg(efx, drv, efx->net_dev, "scheduling %s reset\n",
2198 RESET_TYPE(method));
8ceee660
BH
2199
2200 efx->reset_pending = method;
2201
8880f4ec
BH
2202 /* efx_process_channel() will no longer read events once a
2203 * reset is scheduled. So switch back to poll'd MCDI completions. */
2204 efx_mcdi_mode_poll(efx);
2205
1ab00629 2206 queue_work(reset_workqueue, &efx->reset_work);
8ceee660
BH
2207}
2208
2209/**************************************************************************
2210 *
2211 * List of NICs we support
2212 *
2213 **************************************************************************/
2214
2215/* PCI device ID table */
a3aa1884 2216static DEFINE_PCI_DEVICE_TABLE(efx_pci_table) = {
8ceee660 2217 {PCI_DEVICE(EFX_VENDID_SFC, FALCON_A_P_DEVID),
daeda630 2218 .driver_data = (unsigned long) &falcon_a1_nic_type},
8ceee660 2219 {PCI_DEVICE(EFX_VENDID_SFC, FALCON_B_P_DEVID),
daeda630 2220 .driver_data = (unsigned long) &falcon_b0_nic_type},
8880f4ec
BH
2221 {PCI_DEVICE(EFX_VENDID_SFC, BETHPAGE_A_P_DEVID),
2222 .driver_data = (unsigned long) &siena_a0_nic_type},
2223 {PCI_DEVICE(EFX_VENDID_SFC, SIENA_A_P_DEVID),
2224 .driver_data = (unsigned long) &siena_a0_nic_type},
8ceee660
BH
2225 {0} /* end of list */
2226};
2227
2228/**************************************************************************
2229 *
3759433d 2230 * Dummy PHY/MAC operations
8ceee660 2231 *
01aad7b6 2232 * Can be used for some unimplemented operations
8ceee660
BH
2233 * Needed so all function pointers are valid and do not have to be tested
2234 * before use
2235 *
2236 **************************************************************************/
2237int efx_port_dummy_op_int(struct efx_nic *efx)
2238{
2239 return 0;
2240}
2241void efx_port_dummy_op_void(struct efx_nic *efx) {}
d215697f 2242
2243static bool efx_port_dummy_op_poll(struct efx_nic *efx)
fdaa9aed
SH
2244{
2245 return false;
2246}
8ceee660
BH
2247
2248static struct efx_phy_operations efx_dummy_phy_operations = {
2249 .init = efx_port_dummy_op_int,
d3245b28 2250 .reconfigure = efx_port_dummy_op_int,
fdaa9aed 2251 .poll = efx_port_dummy_op_poll,
8ceee660 2252 .fini = efx_port_dummy_op_void,
8ceee660
BH
2253};
2254
8ceee660
BH
2255/**************************************************************************
2256 *
2257 * Data housekeeping
2258 *
2259 **************************************************************************/
2260
2261/* This zeroes out and then fills in the invariants in a struct
2262 * efx_nic (including all sub-structures).
2263 */
2264static int efx_init_struct(struct efx_nic *efx, struct efx_nic_type *type,
2265 struct pci_dev *pci_dev, struct net_device *net_dev)
2266{
4642610c 2267 int i;
8ceee660
BH
2268
2269 /* Initialise common structures */
2270 memset(efx, 0, sizeof(*efx));
2271 spin_lock_init(&efx->biu_lock);
76884835
BH
2272#ifdef CONFIG_SFC_MTD
2273 INIT_LIST_HEAD(&efx->mtd_list);
2274#endif
8ceee660
BH
2275 INIT_WORK(&efx->reset_work, efx_reset_work);
2276 INIT_DELAYED_WORK(&efx->monitor_work, efx_monitor);
2277 efx->pci_dev = pci_dev;
62776d03 2278 efx->msg_enable = debug;
8ceee660
BH
2279 efx->state = STATE_INIT;
2280 efx->reset_pending = RESET_TYPE_NONE;
2281 strlcpy(efx->name, pci_name(pci_dev), sizeof(efx->name));
8ceee660
BH
2282
2283 efx->net_dev = net_dev;
8ceee660
BH
2284 spin_lock_init(&efx->stats_lock);
2285 mutex_init(&efx->mac_lock);
b895d73e 2286 efx->mac_op = type->default_mac_ops;
8ceee660 2287 efx->phy_op = &efx_dummy_phy_operations;
68e7f45e 2288 efx->mdio.dev = net_dev;
766ca0fa 2289 INIT_WORK(&efx->mac_work, efx_mac_work);
8ceee660
BH
2290
2291 for (i = 0; i < EFX_MAX_CHANNELS; i++) {
4642610c
BH
2292 efx->channel[i] = efx_alloc_channel(efx, i, NULL);
2293 if (!efx->channel[i])
2294 goto fail;
8ceee660
BH
2295 }
2296
2297 efx->type = type;
2298
8ceee660
BH
2299 EFX_BUG_ON_PARANOID(efx->type->phys_addr_channels > EFX_MAX_CHANNELS);
2300
2301 /* Higher numbered interrupt modes are less capable! */
2302 efx->interrupt_mode = max(efx->type->max_interrupt_mode,
2303 interrupt_mode);
2304
6977dc63
BH
2305 /* Would be good to use the net_dev name, but we're too early */
2306 snprintf(efx->workqueue_name, sizeof(efx->workqueue_name), "sfc%s",
2307 pci_name(pci_dev));
2308 efx->workqueue = create_singlethread_workqueue(efx->workqueue_name);
1ab00629 2309 if (!efx->workqueue)
4642610c 2310 goto fail;
8d9853d9 2311
8ceee660 2312 return 0;
4642610c
BH
2313
2314fail:
2315 efx_fini_struct(efx);
2316 return -ENOMEM;
8ceee660
BH
2317}
2318
2319static void efx_fini_struct(struct efx_nic *efx)
2320{
8313aca3
BH
2321 int i;
2322
2323 for (i = 0; i < EFX_MAX_CHANNELS; i++)
2324 kfree(efx->channel[i]);
2325
8ceee660
BH
2326 if (efx->workqueue) {
2327 destroy_workqueue(efx->workqueue);
2328 efx->workqueue = NULL;
2329 }
2330}
2331
2332/**************************************************************************
2333 *
2334 * PCI interface
2335 *
2336 **************************************************************************/
2337
2338/* Main body of final NIC shutdown code
2339 * This is called only at module unload (or hotplug removal).
2340 */
2341static void efx_pci_remove_main(struct efx_nic *efx)
2342{
64d8ad6d
BH
2343#ifdef CONFIG_RFS_ACCEL
2344 free_irq_cpu_rmap(efx->net_dev->rx_cpu_rmap);
2345 efx->net_dev->rx_cpu_rmap = NULL;
2346#endif
152b6a62 2347 efx_nic_fini_interrupt(efx);
8ceee660
BH
2348 efx_fini_channels(efx);
2349 efx_fini_port(efx);
ef2b90ee 2350 efx->type->fini(efx);
8ceee660
BH
2351 efx_fini_napi(efx);
2352 efx_remove_all(efx);
2353}
2354
2355/* Final NIC shutdown
2356 * This is called only at module unload (or hotplug removal).
2357 */
2358static void efx_pci_remove(struct pci_dev *pci_dev)
2359{
2360 struct efx_nic *efx;
2361
2362 efx = pci_get_drvdata(pci_dev);
2363 if (!efx)
2364 return;
2365
2366 /* Mark the NIC as fini, then stop the interface */
2367 rtnl_lock();
2368 efx->state = STATE_FINI;
2369 dev_close(efx->net_dev);
2370
2371 /* Allow any queued efx_resets() to complete */
2372 rtnl_unlock();
2373
8ceee660
BH
2374 efx_unregister_netdev(efx);
2375
7dde596e
BH
2376 efx_mtd_remove(efx);
2377
8ceee660
BH
2378 /* Wait for any scheduled resets to complete. No more will be
2379 * scheduled from this point because efx_stop_all() has been
2380 * called, we are no longer registered with driverlink, and
2381 * the net_device's have been removed. */
1ab00629 2382 cancel_work_sync(&efx->reset_work);
8ceee660
BH
2383
2384 efx_pci_remove_main(efx);
2385
8ceee660 2386 efx_fini_io(efx);
62776d03 2387 netif_dbg(efx, drv, efx->net_dev, "shutdown successful\n");
8ceee660
BH
2388
2389 pci_set_drvdata(pci_dev, NULL);
2390 efx_fini_struct(efx);
2391 free_netdev(efx->net_dev);
2392};
2393
2394/* Main body of NIC initialisation
2395 * This is called at module load (or hotplug insertion, theoretically).
2396 */
2397static int efx_pci_probe_main(struct efx_nic *efx)
2398{
2399 int rc;
2400
2401 /* Do start-of-day initialisation */
2402 rc = efx_probe_all(efx);
2403 if (rc)
2404 goto fail1;
2405
e8f14992 2406 efx_init_napi(efx);
8ceee660 2407
ef2b90ee 2408 rc = efx->type->init(efx);
8ceee660 2409 if (rc) {
62776d03
BH
2410 netif_err(efx, probe, efx->net_dev,
2411 "failed to initialise NIC\n");
278c0621 2412 goto fail3;
8ceee660
BH
2413 }
2414
2415 rc = efx_init_port(efx);
2416 if (rc) {
62776d03
BH
2417 netif_err(efx, probe, efx->net_dev,
2418 "failed to initialise port\n");
278c0621 2419 goto fail4;
8ceee660
BH
2420 }
2421
bc3c90a2 2422 efx_init_channels(efx);
8ceee660 2423
152b6a62 2424 rc = efx_nic_init_interrupt(efx);
8ceee660 2425 if (rc)
278c0621 2426 goto fail5;
8ceee660
BH
2427
2428 return 0;
2429
278c0621 2430 fail5:
bc3c90a2 2431 efx_fini_channels(efx);
8ceee660 2432 efx_fini_port(efx);
8ceee660 2433 fail4:
ef2b90ee 2434 efx->type->fini(efx);
8ceee660
BH
2435 fail3:
2436 efx_fini_napi(efx);
8ceee660
BH
2437 efx_remove_all(efx);
2438 fail1:
2439 return rc;
2440}
2441
2442/* NIC initialisation
2443 *
2444 * This is called at module load (or hotplug insertion,
2445 * theoretically). It sets up PCI mappings, tests and resets the NIC,
2446 * sets up and registers the network devices with the kernel and hooks
2447 * the interrupt service routine. It does not prepare the device for
2448 * transmission; this is left to the first time one of the network
2449 * interfaces is brought up (i.e. efx_net_open).
2450 */
2451static int __devinit efx_pci_probe(struct pci_dev *pci_dev,
2452 const struct pci_device_id *entry)
2453{
2454 struct efx_nic_type *type = (struct efx_nic_type *) entry->driver_data;
2455 struct net_device *net_dev;
2456 struct efx_nic *efx;
2457 int i, rc;
2458
2459 /* Allocate and initialise a struct net_device and struct efx_nic */
94b274bf
BH
2460 net_dev = alloc_etherdev_mqs(sizeof(*efx), EFX_MAX_CORE_TX_QUEUES,
2461 EFX_MAX_RX_QUEUES);
8ceee660
BH
2462 if (!net_dev)
2463 return -ENOMEM;
c383b537 2464 net_dev->features |= (type->offload_features | NETIF_F_SG |
97bc5415 2465 NETIF_F_HIGHDMA | NETIF_F_TSO |
abfe9039 2466 NETIF_F_RXCSUM);
738a8f4b
BH
2467 if (type->offload_features & NETIF_F_V6_CSUM)
2468 net_dev->features |= NETIF_F_TSO6;
28506563
BH
2469 /* Mask for features that also apply to VLAN devices */
2470 net_dev->vlan_features |= (NETIF_F_ALL_CSUM | NETIF_F_SG |
abfe9039
BH
2471 NETIF_F_HIGHDMA | NETIF_F_ALL_TSO |
2472 NETIF_F_RXCSUM);
2473 /* All offloads can be toggled */
2474 net_dev->hw_features = net_dev->features & ~NETIF_F_HIGHDMA;
767e468c 2475 efx = netdev_priv(net_dev);
8ceee660 2476 pci_set_drvdata(pci_dev, efx);
62776d03 2477 SET_NETDEV_DEV(net_dev, &pci_dev->dev);
8ceee660
BH
2478 rc = efx_init_struct(efx, type, pci_dev, net_dev);
2479 if (rc)
2480 goto fail1;
2481
62776d03
BH
2482 netif_info(efx, probe, efx->net_dev,
2483 "Solarflare Communications NIC detected\n");
8ceee660
BH
2484
2485 /* Set up basic I/O (BAR mappings etc) */
2486 rc = efx_init_io(efx);
2487 if (rc)
2488 goto fail2;
2489
2490 /* No serialisation is required with the reset path because
2491 * we're in STATE_INIT. */
2492 for (i = 0; i < 5; i++) {
2493 rc = efx_pci_probe_main(efx);
8ceee660
BH
2494
2495 /* Serialise against efx_reset(). No more resets will be
2496 * scheduled since efx_stop_all() has been called, and we
2497 * have not and never have been registered with either
2498 * the rtnetlink or driverlink layers. */
1ab00629 2499 cancel_work_sync(&efx->reset_work);
8ceee660 2500
fa402b2e
SH
2501 if (rc == 0) {
2502 if (efx->reset_pending != RESET_TYPE_NONE) {
2503 /* If there was a scheduled reset during
2504 * probe, the NIC is probably hosed anyway */
2505 efx_pci_remove_main(efx);
2506 rc = -EIO;
2507 } else {
2508 break;
2509 }
2510 }
2511
8ceee660
BH
2512 /* Retry if a recoverably reset event has been scheduled */
2513 if ((efx->reset_pending != RESET_TYPE_INVISIBLE) &&
2514 (efx->reset_pending != RESET_TYPE_ALL))
2515 goto fail3;
2516
2517 efx->reset_pending = RESET_TYPE_NONE;
2518 }
2519
2520 if (rc) {
62776d03 2521 netif_err(efx, probe, efx->net_dev, "Could not reset NIC\n");
8ceee660
BH
2522 goto fail4;
2523 }
2524
55edc6e6
BH
2525 /* Switch to the running state before we expose the device to the OS,
2526 * so that dev_open()|efx_start_all() will actually start the device */
8ceee660 2527 efx->state = STATE_RUNNING;
7dde596e 2528
8ceee660
BH
2529 rc = efx_register_netdev(efx);
2530 if (rc)
2531 goto fail5;
2532
62776d03 2533 netif_dbg(efx, probe, efx->net_dev, "initialisation successful\n");
a5211bb5
BH
2534
2535 rtnl_lock();
2536 efx_mtd_probe(efx); /* allowed to fail */
2537 rtnl_unlock();
8ceee660
BH
2538 return 0;
2539
2540 fail5:
2541 efx_pci_remove_main(efx);
2542 fail4:
2543 fail3:
2544 efx_fini_io(efx);
2545 fail2:
2546 efx_fini_struct(efx);
2547 fail1:
5e2a911c 2548 WARN_ON(rc > 0);
62776d03 2549 netif_dbg(efx, drv, efx->net_dev, "initialisation failed. rc=%d\n", rc);
8ceee660
BH
2550 free_netdev(net_dev);
2551 return rc;
2552}
2553
89c758fa
BH
2554static int efx_pm_freeze(struct device *dev)
2555{
2556 struct efx_nic *efx = pci_get_drvdata(to_pci_dev(dev));
2557
2558 efx->state = STATE_FINI;
2559
2560 netif_device_detach(efx->net_dev);
2561
2562 efx_stop_all(efx);
2563 efx_fini_channels(efx);
2564
2565 return 0;
2566}
2567
2568static int efx_pm_thaw(struct device *dev)
2569{
2570 struct efx_nic *efx = pci_get_drvdata(to_pci_dev(dev));
2571
2572 efx->state = STATE_INIT;
2573
2574 efx_init_channels(efx);
2575
2576 mutex_lock(&efx->mac_lock);
2577 efx->phy_op->reconfigure(efx);
2578 mutex_unlock(&efx->mac_lock);
2579
2580 efx_start_all(efx);
2581
2582 netif_device_attach(efx->net_dev);
2583
2584 efx->state = STATE_RUNNING;
2585
2586 efx->type->resume_wol(efx);
2587
319ba649
SH
2588 /* Reschedule any quenched resets scheduled during efx_pm_freeze() */
2589 queue_work(reset_workqueue, &efx->reset_work);
2590
89c758fa
BH
2591 return 0;
2592}
2593
2594static int efx_pm_poweroff(struct device *dev)
2595{
2596 struct pci_dev *pci_dev = to_pci_dev(dev);
2597 struct efx_nic *efx = pci_get_drvdata(pci_dev);
2598
2599 efx->type->fini(efx);
2600
2601 efx->reset_pending = RESET_TYPE_NONE;
2602
2603 pci_save_state(pci_dev);
2604 return pci_set_power_state(pci_dev, PCI_D3hot);
2605}
2606
2607/* Used for both resume and restore */
2608static int efx_pm_resume(struct device *dev)
2609{
2610 struct pci_dev *pci_dev = to_pci_dev(dev);
2611 struct efx_nic *efx = pci_get_drvdata(pci_dev);
2612 int rc;
2613
2614 rc = pci_set_power_state(pci_dev, PCI_D0);
2615 if (rc)
2616 return rc;
2617 pci_restore_state(pci_dev);
2618 rc = pci_enable_device(pci_dev);
2619 if (rc)
2620 return rc;
2621 pci_set_master(efx->pci_dev);
2622 rc = efx->type->reset(efx, RESET_TYPE_ALL);
2623 if (rc)
2624 return rc;
2625 rc = efx->type->init(efx);
2626 if (rc)
2627 return rc;
2628 efx_pm_thaw(dev);
2629 return 0;
2630}
2631
2632static int efx_pm_suspend(struct device *dev)
2633{
2634 int rc;
2635
2636 efx_pm_freeze(dev);
2637 rc = efx_pm_poweroff(dev);
2638 if (rc)
2639 efx_pm_resume(dev);
2640 return rc;
2641}
2642
2643static struct dev_pm_ops efx_pm_ops = {
2644 .suspend = efx_pm_suspend,
2645 .resume = efx_pm_resume,
2646 .freeze = efx_pm_freeze,
2647 .thaw = efx_pm_thaw,
2648 .poweroff = efx_pm_poweroff,
2649 .restore = efx_pm_resume,
2650};
2651
8ceee660 2652static struct pci_driver efx_pci_driver = {
c5d5f5fd 2653 .name = KBUILD_MODNAME,
8ceee660
BH
2654 .id_table = efx_pci_table,
2655 .probe = efx_pci_probe,
2656 .remove = efx_pci_remove,
89c758fa 2657 .driver.pm = &efx_pm_ops,
8ceee660
BH
2658};
2659
2660/**************************************************************************
2661 *
2662 * Kernel module interface
2663 *
2664 *************************************************************************/
2665
2666module_param(interrupt_mode, uint, 0444);
2667MODULE_PARM_DESC(interrupt_mode,
2668 "Interrupt mode (0=>MSIX 1=>MSI 2=>legacy)");
2669
2670static int __init efx_init_module(void)
2671{
2672 int rc;
2673
2674 printk(KERN_INFO "Solarflare NET driver v" EFX_DRIVER_VERSION "\n");
2675
2676 rc = register_netdevice_notifier(&efx_netdev_notifier);
2677 if (rc)
2678 goto err_notifier;
2679
1ab00629
SH
2680 reset_workqueue = create_singlethread_workqueue("sfc_reset");
2681 if (!reset_workqueue) {
2682 rc = -ENOMEM;
2683 goto err_reset;
2684 }
8ceee660
BH
2685
2686 rc = pci_register_driver(&efx_pci_driver);
2687 if (rc < 0)
2688 goto err_pci;
2689
2690 return 0;
2691
2692 err_pci:
1ab00629
SH
2693 destroy_workqueue(reset_workqueue);
2694 err_reset:
8ceee660
BH
2695 unregister_netdevice_notifier(&efx_netdev_notifier);
2696 err_notifier:
2697 return rc;
2698}
2699
2700static void __exit efx_exit_module(void)
2701{
2702 printk(KERN_INFO "Solarflare NET driver unloading\n");
2703
2704 pci_unregister_driver(&efx_pci_driver);
1ab00629 2705 destroy_workqueue(reset_workqueue);
8ceee660
BH
2706 unregister_netdevice_notifier(&efx_netdev_notifier);
2707
2708}
2709
2710module_init(efx_init_module);
2711module_exit(efx_exit_module);
2712
906bb26c
BH
2713MODULE_AUTHOR("Solarflare Communications and "
2714 "Michael Brown <mbrown@fensystems.co.uk>");
8ceee660
BH
2715MODULE_DESCRIPTION("Solarflare Communications network driver");
2716MODULE_LICENSE("GPL");
2717MODULE_DEVICE_TABLE(pci, efx_pci_table);
This page took 0.587569 seconds and 5 git commands to generate.