sfc: Add necessary parentheses to macro definitions in net_driver.h
[deliverable/linux.git] / drivers / net / sfc / net_driver.h
CommitLineData
8ceee660
BH
1/****************************************************************************
2 * Driver for Solarflare Solarstorm network controllers and boards
3 * Copyright 2005-2006 Fen Systems Ltd.
906bb26c 4 * Copyright 2005-2009 Solarflare Communications Inc.
8ceee660
BH
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation, incorporated herein by reference.
9 */
10
11/* Common definitions for all Efx net driver code */
12
13#ifndef EFX_NET_DRIVER_H
14#define EFX_NET_DRIVER_H
15
16#include <linux/version.h>
17#include <linux/netdevice.h>
18#include <linux/etherdevice.h>
19#include <linux/ethtool.h>
20#include <linux/if_vlan.h>
68e7f45e 21#include <linux/mdio.h>
8ceee660
BH
22#include <linux/list.h>
23#include <linux/pci.h>
24#include <linux/device.h>
25#include <linux/highmem.h>
26#include <linux/workqueue.h>
37b5a603 27#include <linux/i2c.h>
8ceee660
BH
28
29#include "enum.h"
30#include "bitfield.h"
8ceee660 31
8ceee660
BH
32/**************************************************************************
33 *
34 * Build definitions
35 *
36 **************************************************************************/
37#ifndef EFX_DRIVER_NAME
38#define EFX_DRIVER_NAME "sfc"
39#endif
906bb26c 40#define EFX_DRIVER_VERSION "3.0"
8ceee660
BH
41
42#ifdef EFX_ENABLE_DEBUG
43#define EFX_BUG_ON_PARANOID(x) BUG_ON(x)
44#define EFX_WARN_ON_PARANOID(x) WARN_ON(x)
45#else
46#define EFX_BUG_ON_PARANOID(x) do {} while (0)
47#define EFX_WARN_ON_PARANOID(x) do {} while (0)
48#endif
49
8ceee660
BH
50/* Un-rate-limited logging */
51#define EFX_ERR(efx, fmt, args...) \
55668611 52dev_err(&((efx)->pci_dev->dev), "ERR: %s " fmt, efx_dev_name(efx), ##args)
8ceee660
BH
53
54#define EFX_INFO(efx, fmt, args...) \
55668611 55dev_info(&((efx)->pci_dev->dev), "INFO: %s " fmt, efx_dev_name(efx), ##args)
8ceee660
BH
56
57#ifdef EFX_ENABLE_DEBUG
58#define EFX_LOG(efx, fmt, args...) \
55668611 59dev_info(&((efx)->pci_dev->dev), "DBG: %s " fmt, efx_dev_name(efx), ##args)
8ceee660
BH
60#else
61#define EFX_LOG(efx, fmt, args...) \
55668611 62dev_dbg(&((efx)->pci_dev->dev), "DBG: %s " fmt, efx_dev_name(efx), ##args)
8ceee660
BH
63#endif
64
65#define EFX_TRACE(efx, fmt, args...) do {} while (0)
66
67#define EFX_REGDUMP(efx, fmt, args...) do {} while (0)
68
69/* Rate-limited logging */
70#define EFX_ERR_RL(efx, fmt, args...) \
71do {if (net_ratelimit()) EFX_ERR(efx, fmt, ##args); } while (0)
72
73#define EFX_INFO_RL(efx, fmt, args...) \
74do {if (net_ratelimit()) EFX_INFO(efx, fmt, ##args); } while (0)
75
76#define EFX_LOG_RL(efx, fmt, args...) \
77do {if (net_ratelimit()) EFX_LOG(efx, fmt, ##args); } while (0)
78
8ceee660
BH
79/**************************************************************************
80 *
81 * Efx data structures
82 *
83 **************************************************************************/
84
85#define EFX_MAX_CHANNELS 32
8ceee660
BH
86#define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS
87
60ac1065
BH
88#define EFX_TX_QUEUE_OFFLOAD_CSUM 0
89#define EFX_TX_QUEUE_NO_CSUM 1
90#define EFX_TX_QUEUE_COUNT 2
91
8ceee660
BH
92/**
93 * struct efx_special_buffer - An Efx special buffer
94 * @addr: CPU base address of the buffer
95 * @dma_addr: DMA base address of the buffer
96 * @len: Buffer length, in bytes
97 * @index: Buffer index within controller;s buffer table
98 * @entries: Number of buffer table entries
99 *
100 * Special buffers are used for the event queues and the TX and RX
101 * descriptor queues for each channel. They are *not* used for the
102 * actual transmit and receive buffers.
8ceee660
BH
103 */
104struct efx_special_buffer {
105 void *addr;
106 dma_addr_t dma_addr;
107 unsigned int len;
108 int index;
109 int entries;
110};
111
127e6e10
BH
112enum efx_flush_state {
113 FLUSH_NONE,
114 FLUSH_PENDING,
115 FLUSH_FAILED,
116 FLUSH_DONE,
117};
118
8ceee660
BH
119/**
120 * struct efx_tx_buffer - An Efx TX buffer
121 * @skb: The associated socket buffer.
122 * Set only on the final fragment of a packet; %NULL for all other
123 * fragments. When this fragment completes, then we can free this
124 * skb.
b9b39b62
BH
125 * @tsoh: The associated TSO header structure, or %NULL if this
126 * buffer is not a TSO header.
8ceee660
BH
127 * @dma_addr: DMA address of the fragment.
128 * @len: Length of this fragment.
129 * This field is zero when the queue slot is empty.
130 * @continuation: True if this fragment is not the end of a packet.
131 * @unmap_single: True if pci_unmap_single should be used.
8ceee660
BH
132 * @unmap_len: Length of this fragment to unmap
133 */
134struct efx_tx_buffer {
135 const struct sk_buff *skb;
b9b39b62 136 struct efx_tso_header *tsoh;
8ceee660
BH
137 dma_addr_t dma_addr;
138 unsigned short len;
dc8cfa55
BH
139 bool continuation;
140 bool unmap_single;
8ceee660
BH
141 unsigned short unmap_len;
142};
143
144/**
145 * struct efx_tx_queue - An Efx TX queue
146 *
147 * This is a ring buffer of TX fragments.
148 * Since the TX completion path always executes on the same
149 * CPU and the xmit path can operate on different CPUs,
150 * performance is increased by ensuring that the completion
151 * path and the xmit path operate on different cache lines.
152 * This is particularly important if the xmit path is always
153 * executing on one CPU which is different from the completion
154 * path. There is also a cache line for members which are
155 * read but not written on the fast path.
156 *
157 * @efx: The associated Efx NIC
158 * @queue: DMA queue number
8ceee660
BH
159 * @channel: The associated channel
160 * @buffer: The software buffer ring
161 * @txd: The hardware descriptor ring
6bc5d3a9 162 * @flushed: Used when handling queue flushing
8ceee660
BH
163 * @read_count: Current read pointer.
164 * This is the number of buffers that have been removed from both rings.
dc8cfa55 165 * @stopped: Stopped count.
8ceee660
BH
166 * Set if this TX queue is currently stopping its port.
167 * @insert_count: Current insert pointer
168 * This is the number of buffers that have been added to the
169 * software ring.
170 * @write_count: Current write pointer
171 * This is the number of buffers that have been added to the
172 * hardware ring.
173 * @old_read_count: The value of read_count when last checked.
174 * This is here for performance reasons. The xmit path will
175 * only get the up-to-date value of read_count if this
176 * variable indicates that the queue is full. This is to
177 * avoid cache-line ping-pong between the xmit path and the
178 * completion path.
b9b39b62
BH
179 * @tso_headers_free: A list of TSO headers allocated for this TX queue
180 * that are not in use, and so available for new TSO sends. The list
181 * is protected by the TX queue lock.
182 * @tso_bursts: Number of times TSO xmit invoked by kernel
183 * @tso_long_headers: Number of packets with headers too long for standard
184 * blocks
185 * @tso_packets: Number of packets via the TSO xmit path
8ceee660
BH
186 */
187struct efx_tx_queue {
188 /* Members which don't change on the fast path */
189 struct efx_nic *efx ____cacheline_aligned_in_smp;
190 int queue;
8ceee660
BH
191 struct efx_channel *channel;
192 struct efx_nic *nic;
193 struct efx_tx_buffer *buffer;
194 struct efx_special_buffer txd;
127e6e10 195 enum efx_flush_state flushed;
8ceee660
BH
196
197 /* Members used mainly on the completion path */
198 unsigned int read_count ____cacheline_aligned_in_smp;
199 int stopped;
200
201 /* Members used only on the xmit path */
202 unsigned int insert_count ____cacheline_aligned_in_smp;
203 unsigned int write_count;
204 unsigned int old_read_count;
b9b39b62
BH
205 struct efx_tso_header *tso_headers_free;
206 unsigned int tso_bursts;
207 unsigned int tso_long_headers;
208 unsigned int tso_packets;
8ceee660
BH
209};
210
211/**
212 * struct efx_rx_buffer - An Efx RX data buffer
213 * @dma_addr: DMA base address of the buffer
214 * @skb: The associated socket buffer, if any.
215 * If both this and page are %NULL, the buffer slot is currently free.
216 * @page: The associated page buffer, if any.
217 * If both this and skb are %NULL, the buffer slot is currently free.
218 * @data: Pointer to ethernet header
219 * @len: Buffer length, in bytes.
220 * @unmap_addr: DMA address to unmap
221 */
222struct efx_rx_buffer {
223 dma_addr_t dma_addr;
224 struct sk_buff *skb;
225 struct page *page;
226 char *data;
227 unsigned int len;
228 dma_addr_t unmap_addr;
229};
230
231/**
232 * struct efx_rx_queue - An Efx RX queue
233 * @efx: The associated Efx NIC
234 * @queue: DMA queue number
8ceee660
BH
235 * @channel: The associated channel
236 * @buffer: The software buffer ring
237 * @rxd: The hardware descriptor ring
238 * @added_count: Number of buffers added to the receive queue.
239 * @notified_count: Number of buffers given to NIC (<= @added_count).
240 * @removed_count: Number of buffers removed from the receive queue.
241 * @add_lock: Receive queue descriptor add spin lock.
242 * This lock must be held in order to add buffers to the RX
243 * descriptor ring (rxd and buffer) and to update added_count (but
244 * not removed_count).
245 * @max_fill: RX descriptor maximum fill level (<= ring size)
246 * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill
247 * (<= @max_fill)
248 * @fast_fill_limit: The level to which a fast fill will fill
249 * (@fast_fill_trigger <= @fast_fill_limit <= @max_fill)
250 * @min_fill: RX descriptor minimum non-zero fill level.
251 * This records the minimum fill level observed when a ring
252 * refill was triggered.
253 * @min_overfill: RX descriptor minimum overflow fill level.
254 * This records the minimum fill level at which RX queue
255 * overflow was observed. It should never be set.
256 * @alloc_page_count: RX allocation strategy counter.
257 * @alloc_skb_count: RX allocation strategy counter.
258 * @work: Descriptor push work thread
259 * @buf_page: Page for next RX buffer.
260 * We can use a single page for multiple RX buffers. This tracks
261 * the remaining space in the allocation.
262 * @buf_dma_addr: Page's DMA address.
263 * @buf_data: Page's host address.
6bc5d3a9 264 * @flushed: Use when handling queue flushing
8ceee660
BH
265 */
266struct efx_rx_queue {
267 struct efx_nic *efx;
268 int queue;
8ceee660
BH
269 struct efx_channel *channel;
270 struct efx_rx_buffer *buffer;
271 struct efx_special_buffer rxd;
272
273 int added_count;
274 int notified_count;
275 int removed_count;
276 spinlock_t add_lock;
277 unsigned int max_fill;
278 unsigned int fast_fill_trigger;
279 unsigned int fast_fill_limit;
280 unsigned int min_fill;
281 unsigned int min_overfill;
282 unsigned int alloc_page_count;
283 unsigned int alloc_skb_count;
284 struct delayed_work work;
285 unsigned int slow_fill_count;
286
287 struct page *buf_page;
288 dma_addr_t buf_dma_addr;
289 char *buf_data;
127e6e10 290 enum efx_flush_state flushed;
8ceee660
BH
291};
292
293/**
294 * struct efx_buffer - An Efx general-purpose buffer
295 * @addr: host base address of the buffer
296 * @dma_addr: DMA base address of the buffer
297 * @len: Buffer length, in bytes
298 *
754c653a 299 * The NIC uses these buffers for its interrupt status registers and
8ceee660
BH
300 * MAC stats dumps.
301 */
302struct efx_buffer {
303 void *addr;
304 dma_addr_t dma_addr;
305 unsigned int len;
306};
307
308
309/* Flags for channel->used_flags */
310#define EFX_USED_BY_RX 1
311#define EFX_USED_BY_TX 2
312#define EFX_USED_BY_RX_TX (EFX_USED_BY_RX | EFX_USED_BY_TX)
313
314enum efx_rx_alloc_method {
315 RX_ALLOC_METHOD_AUTO = 0,
316 RX_ALLOC_METHOD_SKB = 1,
317 RX_ALLOC_METHOD_PAGE = 2,
318};
319
320/**
321 * struct efx_channel - An Efx channel
322 *
323 * A channel comprises an event queue, at least one TX queue, at least
324 * one RX queue, and an associated tasklet for processing the event
325 * queue.
326 *
327 * @efx: Associated Efx NIC
8ceee660 328 * @channel: Channel instance number
56536e9c 329 * @name: Name for channel and IRQ
8ceee660
BH
330 * @used_flags: Channel is used by net driver
331 * @enabled: Channel enabled indicator
332 * @irq: IRQ number (MSI and MSI-X only)
0d86ebd8 333 * @irq_moderation: IRQ moderation value (in hardware ticks)
8ceee660
BH
334 * @napi_dev: Net device used with NAPI
335 * @napi_str: NAPI control structure
336 * @reset_work: Scheduled reset work thread
337 * @work_pending: Is work pending via NAPI?
338 * @eventq: Event queue buffer
339 * @eventq_read_ptr: Event queue read pointer
340 * @last_eventq_read_ptr: Last event queue read pointer value.
341 * @eventq_magic: Event queue magic value for driver-generated test events
6fb70fd1
BH
342 * @irq_count: Number of IRQs since last adaptive moderation decision
343 * @irq_mod_score: IRQ moderation score
8ceee660
BH
344 * @rx_alloc_level: Watermark based heuristic counter for pushing descriptors
345 * and diagnostic counters
346 * @rx_alloc_push_pages: RX allocation method currently in use for pushing
347 * descriptors
8ceee660 348 * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors
8ceee660
BH
349 * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors
350 * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors
c1ac403b 351 * @n_rx_mcast_mismatch: Count of unmatched multicast frames
8ceee660
BH
352 * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors
353 * @n_rx_overlength: Count of RX_OVERLENGTH errors
354 * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun
355 */
356struct efx_channel {
357 struct efx_nic *efx;
8ceee660 358 int channel;
56536e9c 359 char name[IFNAMSIZ + 6];
8ceee660 360 int used_flags;
dc8cfa55 361 bool enabled;
8ceee660 362 int irq;
8ceee660
BH
363 unsigned int irq_moderation;
364 struct net_device *napi_dev;
365 struct napi_struct napi_str;
dc8cfa55 366 bool work_pending;
8ceee660
BH
367 struct efx_special_buffer eventq;
368 unsigned int eventq_read_ptr;
369 unsigned int last_eventq_read_ptr;
370 unsigned int eventq_magic;
371
6fb70fd1
BH
372 unsigned int irq_count;
373 unsigned int irq_mod_score;
374
8ceee660
BH
375 int rx_alloc_level;
376 int rx_alloc_push_pages;
8ceee660
BH
377
378 unsigned n_rx_tobe_disc;
8ceee660
BH
379 unsigned n_rx_ip_hdr_chksum_err;
380 unsigned n_rx_tcp_udp_chksum_err;
c1ac403b 381 unsigned n_rx_mcast_mismatch;
8ceee660
BH
382 unsigned n_rx_frm_trunc;
383 unsigned n_rx_overlength;
384 unsigned n_skbuff_leaks;
385
386 /* Used to pipeline received packets in order to optimise memory
387 * access with prefetches.
388 */
389 struct efx_rx_buffer *rx_pkt;
dc8cfa55 390 bool rx_pkt_csummed;
8ceee660
BH
391
392};
393
398468ed
BH
394enum efx_led_mode {
395 EFX_LED_OFF = 0,
396 EFX_LED_ON = 1,
397 EFX_LED_DEFAULT = 2
398};
399
c459302d
BH
400#define STRING_TABLE_LOOKUP(val, member) \
401 ((val) < member ## _max) ? member ## _names[val] : "(invalid)"
402
403extern const char *efx_loopback_mode_names[];
404extern const unsigned int efx_loopback_mode_max;
405#define LOOPBACK_MODE(efx) \
406 STRING_TABLE_LOOKUP((efx)->loopback_mode, efx_loopback_mode)
407
408extern const char *efx_interrupt_mode_names[];
409extern const unsigned int efx_interrupt_mode_max;
410#define INT_MODE(efx) \
411 STRING_TABLE_LOOKUP(efx->interrupt_mode, efx_interrupt_mode)
412
413extern const char *efx_reset_type_names[];
414extern const unsigned int efx_reset_type_max;
415#define RESET_TYPE(type) \
416 STRING_TABLE_LOOKUP(type, efx_reset_type)
3273c2e8 417
8ceee660
BH
418enum efx_int_mode {
419 /* Be careful if altering to correct macro below */
420 EFX_INT_MODE_MSIX = 0,
421 EFX_INT_MODE_MSI = 1,
422 EFX_INT_MODE_LEGACY = 2,
423 EFX_INT_MODE_MAX /* Insert any new items before this */
424};
425#define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI)
426
eb50c0d6 427#define EFX_IS10G(efx) ((efx)->link_state.speed == 10000)
177dfcd8 428
8ceee660
BH
429enum nic_state {
430 STATE_INIT = 0,
431 STATE_RUNNING = 1,
432 STATE_FINI = 2,
3c78708f 433 STATE_DISABLED = 3,
8ceee660
BH
434 STATE_MAX,
435};
436
437/*
438 * Alignment of page-allocated RX buffers
439 *
440 * Controls the number of bytes inserted at the start of an RX buffer.
441 * This is the equivalent of NET_IP_ALIGN [which controls the alignment
442 * of the skb->head for hardware DMA].
443 */
13e9ab11 444#ifdef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
8ceee660
BH
445#define EFX_PAGE_IP_ALIGN 0
446#else
447#define EFX_PAGE_IP_ALIGN NET_IP_ALIGN
448#endif
449
450/*
451 * Alignment of the skb->head which wraps a page-allocated RX buffer
452 *
453 * The skb allocated to wrap an rx_buffer can have this alignment. Since
454 * the data is memcpy'd from the rx_buf, it does not need to be equal to
455 * EFX_PAGE_IP_ALIGN.
456 */
457#define EFX_PAGE_SKB_ALIGN 2
458
459/* Forward declaration */
460struct efx_nic;
461
462/* Pseudo bit-mask flow control field */
463enum efx_fc_type {
3f926da8
BH
464 EFX_FC_RX = FLOW_CTRL_RX,
465 EFX_FC_TX = FLOW_CTRL_TX,
8ceee660
BH
466 EFX_FC_AUTO = 4,
467};
468
eb50c0d6
BH
469/**
470 * struct efx_link_state - Current state of the link
471 * @up: Link is up
472 * @fd: Link is full-duplex
473 * @fc: Actual flow control flags
474 * @speed: Link speed (Mbps)
475 */
476struct efx_link_state {
477 bool up;
478 bool fd;
479 enum efx_fc_type fc;
480 unsigned int speed;
481};
482
fdaa9aed
SH
483static inline bool efx_link_state_equal(const struct efx_link_state *left,
484 const struct efx_link_state *right)
485{
486 return left->up == right->up && left->fd == right->fd &&
487 left->fc == right->fc && left->speed == right->speed;
488}
489
177dfcd8
BH
490/**
491 * struct efx_mac_operations - Efx MAC operations table
492 * @reconfigure: Reconfigure MAC. Serialised by the mac_lock
493 * @update_stats: Update statistics
9007b9fa 494 * @check_fault: Check fault state. True if fault present.
177dfcd8
BH
495 */
496struct efx_mac_operations {
d3245b28 497 int (*reconfigure) (struct efx_nic *efx);
177dfcd8 498 void (*update_stats) (struct efx_nic *efx);
9007b9fa 499 bool (*check_fault)(struct efx_nic *efx);
177dfcd8
BH
500};
501
8ceee660
BH
502/**
503 * struct efx_phy_operations - Efx PHY operations table
c1c4f453
BH
504 * @probe: Probe PHY and initialise efx->mdio.mode_support, efx->mdio.mmds,
505 * efx->loopback_modes.
8ceee660
BH
506 * @init: Initialise PHY
507 * @fini: Shut down PHY
508 * @reconfigure: Reconfigure PHY (e.g. for new link parameters)
fdaa9aed
SH
509 * @poll: Update @link_state and report whether it changed.
510 * Serialised by the mac_lock.
177dfcd8
BH
511 * @get_settings: Get ethtool settings. Serialised by the mac_lock.
512 * @set_settings: Set ethtool settings. Serialised by the mac_lock.
af4ad9bc 513 * @set_npage_adv: Set abilities advertised in (Extended) Next Page
04cc8cac 514 * (only needed where AN bit is set in mmds)
4f16c073 515 * @test_alive: Test that PHY is 'alive' (online)
c1c4f453 516 * @test_name: Get the name of a PHY-specific test/result
4f16c073 517 * @run_tests: Run tests and record results as appropriate (offline).
1796721a 518 * Flags are the ethtool tests flags.
8ceee660
BH
519 */
520struct efx_phy_operations {
c1c4f453 521 int (*probe) (struct efx_nic *efx);
8ceee660
BH
522 int (*init) (struct efx_nic *efx);
523 void (*fini) (struct efx_nic *efx);
ff3b00a0 524 void (*remove) (struct efx_nic *efx);
d3245b28 525 int (*reconfigure) (struct efx_nic *efx);
fdaa9aed 526 bool (*poll) (struct efx_nic *efx);
177dfcd8
BH
527 void (*get_settings) (struct efx_nic *efx,
528 struct ethtool_cmd *ecmd);
529 int (*set_settings) (struct efx_nic *efx,
530 struct ethtool_cmd *ecmd);
af4ad9bc 531 void (*set_npage_adv) (struct efx_nic *efx, u32);
4f16c073 532 int (*test_alive) (struct efx_nic *efx);
c1c4f453 533 const char *(*test_name) (struct efx_nic *efx, unsigned int index);
1796721a 534 int (*run_tests) (struct efx_nic *efx, int *results, unsigned flags);
8ceee660
BH
535};
536
f8b87c17
BH
537/**
538 * @enum efx_phy_mode - PHY operating mode flags
539 * @PHY_MODE_NORMAL: on and should pass traffic
540 * @PHY_MODE_TX_DISABLED: on with TX disabled
3e133c44
BH
541 * @PHY_MODE_LOW_POWER: set to low power through MDIO
542 * @PHY_MODE_OFF: switched off through external control
f8b87c17
BH
543 * @PHY_MODE_SPECIAL: on but will not pass traffic
544 */
545enum efx_phy_mode {
546 PHY_MODE_NORMAL = 0,
547 PHY_MODE_TX_DISABLED = 1,
3e133c44
BH
548 PHY_MODE_LOW_POWER = 2,
549 PHY_MODE_OFF = 4,
f8b87c17
BH
550 PHY_MODE_SPECIAL = 8,
551};
552
553static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode)
554{
8c8661e4 555 return !!(mode & ~PHY_MODE_TX_DISABLED);
f8b87c17
BH
556}
557
8ceee660
BH
558/*
559 * Efx extended statistics
560 *
561 * Not all statistics are provided by all supported MACs. The purpose
562 * is this structure is to contain the raw statistics provided by each
563 * MAC.
564 */
565struct efx_mac_stats {
566 u64 tx_bytes;
567 u64 tx_good_bytes;
568 u64 tx_bad_bytes;
569 unsigned long tx_packets;
570 unsigned long tx_bad;
571 unsigned long tx_pause;
572 unsigned long tx_control;
573 unsigned long tx_unicast;
574 unsigned long tx_multicast;
575 unsigned long tx_broadcast;
576 unsigned long tx_lt64;
577 unsigned long tx_64;
578 unsigned long tx_65_to_127;
579 unsigned long tx_128_to_255;
580 unsigned long tx_256_to_511;
581 unsigned long tx_512_to_1023;
582 unsigned long tx_1024_to_15xx;
583 unsigned long tx_15xx_to_jumbo;
584 unsigned long tx_gtjumbo;
585 unsigned long tx_collision;
586 unsigned long tx_single_collision;
587 unsigned long tx_multiple_collision;
588 unsigned long tx_excessive_collision;
589 unsigned long tx_deferred;
590 unsigned long tx_late_collision;
591 unsigned long tx_excessive_deferred;
592 unsigned long tx_non_tcpudp;
593 unsigned long tx_mac_src_error;
594 unsigned long tx_ip_src_error;
595 u64 rx_bytes;
596 u64 rx_good_bytes;
597 u64 rx_bad_bytes;
598 unsigned long rx_packets;
599 unsigned long rx_good;
600 unsigned long rx_bad;
601 unsigned long rx_pause;
602 unsigned long rx_control;
603 unsigned long rx_unicast;
604 unsigned long rx_multicast;
605 unsigned long rx_broadcast;
606 unsigned long rx_lt64;
607 unsigned long rx_64;
608 unsigned long rx_65_to_127;
609 unsigned long rx_128_to_255;
610 unsigned long rx_256_to_511;
611 unsigned long rx_512_to_1023;
612 unsigned long rx_1024_to_15xx;
613 unsigned long rx_15xx_to_jumbo;
614 unsigned long rx_gtjumbo;
615 unsigned long rx_bad_lt64;
616 unsigned long rx_bad_64_to_15xx;
617 unsigned long rx_bad_15xx_to_jumbo;
618 unsigned long rx_bad_gtjumbo;
619 unsigned long rx_overflow;
620 unsigned long rx_missed;
621 unsigned long rx_false_carrier;
622 unsigned long rx_symbol_error;
623 unsigned long rx_align_error;
624 unsigned long rx_length_error;
625 unsigned long rx_internal_error;
626 unsigned long rx_good_lt64;
627};
628
629/* Number of bits used in a multicast filter hash address */
630#define EFX_MCAST_HASH_BITS 8
631
632/* Number of (single-bit) entries in a multicast filter hash */
633#define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS)
634
635/* An Efx multicast filter hash */
636union efx_multicast_hash {
637 u8 byte[EFX_MCAST_HASH_ENTRIES / 8];
638 efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8];
639};
640
641/**
642 * struct efx_nic - an Efx NIC
643 * @name: Device name (net device name or bus id before net device registered)
644 * @pci_dev: The PCI device
645 * @type: Controller type attributes
646 * @legacy_irq: IRQ number
8d9853d9
BH
647 * @workqueue: Workqueue for port reconfigures and the HW monitor.
648 * Work items do not hold and must not acquire RTNL.
6977dc63 649 * @workqueue_name: Name of workqueue
8ceee660
BH
650 * @reset_work: Scheduled reset workitem
651 * @monitor_work: Hardware monitor workitem
652 * @membase_phys: Memory BAR value as physical address
653 * @membase: Memory BAR value
654 * @biu_lock: BIU (bus interface unit) lock
655 * @interrupt_mode: Interrupt mode
6fb70fd1
BH
656 * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues
657 * @irq_rx_moderation: IRQ moderation time for RX event queues
8ceee660
BH
658 * @state: Device state flag. Serialised by the rtnl_lock.
659 * @reset_pending: Pending reset method (normally RESET_TYPE_NONE)
660 * @tx_queue: TX DMA queues
661 * @rx_queue: RX DMA queues
662 * @channel: Channels
0484e0db 663 * @next_buffer_table: First available buffer table id
8831da7b 664 * @n_rx_queues: Number of RX queues
28b581ab 665 * @n_channels: Number of channels in use
8ceee660
BH
666 * @rx_buffer_len: RX buffer length
667 * @rx_buffer_order: Order (log2) of number of pages for each RX buffer
0484e0db
BH
668 * @int_error_count: Number of internal errors seen recently
669 * @int_error_expire: Time at which error count will be expired
8ceee660
BH
670 * @irq_status: Interrupt status buffer
671 * @last_irq_cpu: Last CPU to handle interrupt.
672 * This register is written with the SMP processor ID whenever an
754c653a 673 * interrupt is handled. It is used by efx_nic_test_interrupt()
8ceee660 674 * to verify that an interrupt has occurred.
63695459 675 * @fatal_irq_level: IRQ level (bit number) used for serious errors
4a5b504d 676 * @spi_flash: SPI flash device
76884835 677 * This field will be %NULL if no flash device is present (or for Siena).
4a5b504d 678 * @spi_eeprom: SPI EEPROM device
76884835 679 * This field will be %NULL if no EEPROM device is present (or for Siena).
f4150724 680 * @spi_lock: SPI bus lock
76884835 681 * @mtd_list: List of MTDs attached to the NIC
8ceee660
BH
682 * @n_rx_nodesc_drop_cnt: RX no descriptor drop count
683 * @nic_data: Hardware dependant state
8c8661e4
BH
684 * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode,
685 * @port_inhibited, efx_monitor() and efx_reconfigure_port()
8ceee660 686 * @port_enabled: Port enabled indicator.
fdaa9aed
SH
687 * Serialises efx_stop_all(), efx_start_all(), efx_monitor() and
688 * efx_mac_work() with kernel interfaces. Safe to read under any
689 * one of the rtnl_lock, mac_lock, or netif_tx_lock, but all three must
690 * be held to modify it.
8c8661e4 691 * @port_inhibited: If set, the netif_carrier is always off. Hold the mac_lock
8ceee660
BH
692 * @port_initialized: Port initialized?
693 * @net_dev: Operating system network device. Consider holding the rtnl lock
694 * @rx_checksum_enabled: RX checksumming enabled
695 * @netif_stop_count: Port stop count
696 * @netif_stop_lock: Port stop lock
697 * @mac_stats: MAC statistics. These include all statistics the MACs
698 * can provide. Generic code converts these into a standard
699 * &struct net_device_stats.
700 * @stats_buffer: DMA buffer for statistics
8c8661e4 701 * @stats_lock: Statistics update lock. Serialises statistics fetches
177dfcd8 702 * @mac_op: MAC interface
8ceee660
BH
703 * @mac_address: Permanent MAC address
704 * @phy_type: PHY type
ab867461 705 * @mdio_lock: MDIO lock
8ceee660
BH
706 * @phy_op: PHY interface
707 * @phy_data: PHY private data (including PHY-specific stats)
68e7f45e 708 * @mdio: PHY MDIO interface
8880f4ec 709 * @mdio_bus: PHY MDIO bus ID (only used by Siena)
8c8661e4 710 * @phy_mode: PHY operating mode. Serialised by @mac_lock.
9007b9fa 711 * @xmac_poll_required: XMAC link state needs polling
d3245b28 712 * @link_advertising: Autonegotiation advertising flags
eb50c0d6 713 * @link_state: Current state of the link
8ceee660
BH
714 * @n_link_state_changes: Number of times the link has changed state
715 * @promiscuous: Promiscuous flag. Protected by netif_tx_lock.
716 * @multicast_hash: Multicast hash table
04cc8cac 717 * @wanted_fc: Wanted flow control flags
8be4f3e6 718 * @mac_work: Work item for changing MAC promiscuity and multicast hash
3273c2e8
BH
719 * @loopback_mode: Loopback status
720 * @loopback_modes: Supported loopback mode bitmask
721 * @loopback_selftest: Offline self-test private state
8ceee660 722 *
754c653a 723 * This is stored in the private area of the &struct net_device.
8ceee660
BH
724 */
725struct efx_nic {
726 char name[IFNAMSIZ];
727 struct pci_dev *pci_dev;
728 const struct efx_nic_type *type;
729 int legacy_irq;
730 struct workqueue_struct *workqueue;
6977dc63 731 char workqueue_name[16];
8ceee660
BH
732 struct work_struct reset_work;
733 struct delayed_work monitor_work;
086ea356 734 resource_size_t membase_phys;
8ceee660
BH
735 void __iomem *membase;
736 spinlock_t biu_lock;
737 enum efx_int_mode interrupt_mode;
6fb70fd1
BH
738 bool irq_rx_adaptive;
739 unsigned int irq_rx_moderation;
8ceee660 740
8ceee660
BH
741 enum nic_state state;
742 enum reset_type reset_pending;
743
60ac1065 744 struct efx_tx_queue tx_queue[EFX_TX_QUEUE_COUNT];
8ceee660
BH
745 struct efx_rx_queue rx_queue[EFX_MAX_RX_QUEUES];
746 struct efx_channel channel[EFX_MAX_CHANNELS];
747
0484e0db 748 unsigned next_buffer_table;
8831da7b 749 int n_rx_queues;
28b581ab 750 int n_channels;
8ceee660
BH
751 unsigned int rx_buffer_len;
752 unsigned int rx_buffer_order;
753
0484e0db
BH
754 unsigned int_error_count;
755 unsigned long int_error_expire;
756
8ceee660
BH
757 struct efx_buffer irq_status;
758 volatile signed int last_irq_cpu;
8880f4ec 759 unsigned long irq_zero_count;
63695459 760 unsigned fatal_irq_level;
8ceee660 761
4a5b504d
BH
762 struct efx_spi_device *spi_flash;
763 struct efx_spi_device *spi_eeprom;
f4150724 764 struct mutex spi_lock;
76884835
BH
765#ifdef CONFIG_SFC_MTD
766 struct list_head mtd_list;
767#endif
4a5b504d 768
8ceee660
BH
769 unsigned n_rx_nodesc_drop_cnt;
770
8880f4ec 771 void *nic_data;
8ceee660
BH
772
773 struct mutex mac_lock;
766ca0fa 774 struct work_struct mac_work;
dc8cfa55 775 bool port_enabled;
8c8661e4 776 bool port_inhibited;
8ceee660 777
dc8cfa55 778 bool port_initialized;
8ceee660 779 struct net_device *net_dev;
dc8cfa55 780 bool rx_checksum_enabled;
8ceee660
BH
781
782 atomic_t netif_stop_count;
783 spinlock_t netif_stop_lock;
784
785 struct efx_mac_stats mac_stats;
786 struct efx_buffer stats_buffer;
787 spinlock_t stats_lock;
788
177dfcd8 789 struct efx_mac_operations *mac_op;
8ceee660
BH
790 unsigned char mac_address[ETH_ALEN];
791
c1c4f453 792 unsigned int phy_type;
ab867461 793 struct mutex mdio_lock;
8ceee660
BH
794 struct efx_phy_operations *phy_op;
795 void *phy_data;
68e7f45e 796 struct mdio_if_info mdio;
8880f4ec 797 unsigned int mdio_bus;
f8b87c17 798 enum efx_phy_mode phy_mode;
8ceee660 799
9007b9fa 800 bool xmac_poll_required;
d3245b28 801 u32 link_advertising;
eb50c0d6 802 struct efx_link_state link_state;
8ceee660
BH
803 unsigned int n_link_state_changes;
804
dc8cfa55 805 bool promiscuous;
8ceee660 806 union efx_multicast_hash multicast_hash;
04cc8cac 807 enum efx_fc_type wanted_fc;
8ceee660
BH
808
809 atomic_t rx_reset;
3273c2e8 810 enum efx_loopback_mode loopback_mode;
e58f69f4 811 u64 loopback_modes;
3273c2e8
BH
812
813 void *loopback_selftest;
8ceee660
BH
814};
815
55668611
BH
816static inline int efx_dev_registered(struct efx_nic *efx)
817{
818 return efx->net_dev->reg_state == NETREG_REGISTERED;
819}
820
821/* Net device name, for inclusion in log messages if it has been registered.
822 * Use efx->name not efx->net_dev->name so that races with (un)registration
823 * are harmless.
824 */
825static inline const char *efx_dev_name(struct efx_nic *efx)
826{
827 return efx_dev_registered(efx) ? efx->name : "";
828}
829
8880f4ec
BH
830static inline unsigned int efx_port_num(struct efx_nic *efx)
831{
832 return PCI_FUNC(efx->pci_dev->devfn);
833}
834
8ceee660
BH
835/**
836 * struct efx_nic_type - Efx device type definition
ef2b90ee
BH
837 * @probe: Probe the controller
838 * @remove: Free resources allocated by probe()
839 * @init: Initialise the controller
840 * @fini: Shut down the controller
841 * @monitor: Periodic function for polling link state and hardware monitor
842 * @reset: Reset the controller hardware and possibly the PHY. This will
843 * be called while the controller is uninitialised.
844 * @probe_port: Probe the MAC and PHY
845 * @remove_port: Free resources allocated by probe_port()
846 * @prepare_flush: Prepare the hardware for flushing the DMA queues
847 * @update_stats: Update statistics not provided by event handling
848 * @start_stats: Start the regular fetching of statistics
849 * @stop_stats: Stop the regular fetching of statistics
06629f07 850 * @set_id_led: Set state of identifying LED or revert to automatic function
ef2b90ee
BH
851 * @push_irq_moderation: Apply interrupt moderation value
852 * @push_multicast_hash: Apply multicast hash table
d3245b28 853 * @reconfigure_port: Push loopback/power/txdis changes to the MAC and PHY
89c758fa
BH
854 * @get_wol: Get WoL configuration from driver state
855 * @set_wol: Push WoL configuration to the NIC
856 * @resume_wol: Synchronise WoL state between driver and MC (e.g. after resume)
9bfc4bb1 857 * @test_registers: Test read/write functionality of control registers
0aa3fbaa 858 * @test_nvram: Test validity of NVRAM contents
b895d73e 859 * @default_mac_ops: efx_mac_operations to set at startup
daeda630 860 * @revision: Hardware architecture revision
8ceee660
BH
861 * @mem_map_size: Memory BAR mapped size
862 * @txd_ptr_tbl_base: TX descriptor ring base address
863 * @rxd_ptr_tbl_base: RX descriptor ring base address
864 * @buf_tbl_base: Buffer table base address
865 * @evq_ptr_tbl_base: Event queue pointer table base address
866 * @evq_rptr_tbl_base: Event queue read-pointer table base address
8ceee660 867 * @max_dma_mask: Maximum possible DMA mask
8ceee660
BH
868 * @rx_buffer_padding: Padding added to each RX buffer
869 * @max_interrupt_mode: Highest capability interrupt mode supported
870 * from &enum efx_init_mode.
871 * @phys_addr_channels: Number of channels with physically addressed
872 * descriptors
0228f5cd
BH
873 * @tx_dc_base: Base address in SRAM of TX queue descriptor caches
874 * @rx_dc_base: Base address in SRAM of RX queue descriptor caches
c383b537
BH
875 * @offload_features: net_device feature flags for protocol offload
876 * features implemented in hardware
eb9f6744
BH
877 * @reset_world_flags: Flags for additional components covered by
878 * reset method RESET_TYPE_WORLD
8ceee660
BH
879 */
880struct efx_nic_type {
ef2b90ee
BH
881 int (*probe)(struct efx_nic *efx);
882 void (*remove)(struct efx_nic *efx);
883 int (*init)(struct efx_nic *efx);
884 void (*fini)(struct efx_nic *efx);
885 void (*monitor)(struct efx_nic *efx);
886 int (*reset)(struct efx_nic *efx, enum reset_type method);
887 int (*probe_port)(struct efx_nic *efx);
888 void (*remove_port)(struct efx_nic *efx);
889 void (*prepare_flush)(struct efx_nic *efx);
890 void (*update_stats)(struct efx_nic *efx);
891 void (*start_stats)(struct efx_nic *efx);
892 void (*stop_stats)(struct efx_nic *efx);
06629f07 893 void (*set_id_led)(struct efx_nic *efx, enum efx_led_mode mode);
ef2b90ee
BH
894 void (*push_irq_moderation)(struct efx_channel *channel);
895 void (*push_multicast_hash)(struct efx_nic *efx);
d3245b28 896 int (*reconfigure_port)(struct efx_nic *efx);
89c758fa
BH
897 void (*get_wol)(struct efx_nic *efx, struct ethtool_wolinfo *wol);
898 int (*set_wol)(struct efx_nic *efx, u32 type);
899 void (*resume_wol)(struct efx_nic *efx);
9bfc4bb1 900 int (*test_registers)(struct efx_nic *efx);
0aa3fbaa 901 int (*test_nvram)(struct efx_nic *efx);
b895d73e
SH
902 struct efx_mac_operations *default_mac_ops;
903
daeda630 904 int revision;
8ceee660
BH
905 unsigned int mem_map_size;
906 unsigned int txd_ptr_tbl_base;
907 unsigned int rxd_ptr_tbl_base;
908 unsigned int buf_tbl_base;
909 unsigned int evq_ptr_tbl_base;
910 unsigned int evq_rptr_tbl_base;
9bbd7d9a 911 u64 max_dma_mask;
8ceee660
BH
912 unsigned int rx_buffer_padding;
913 unsigned int max_interrupt_mode;
914 unsigned int phys_addr_channels;
0228f5cd
BH
915 unsigned int tx_dc_base;
916 unsigned int rx_dc_base;
c383b537 917 unsigned long offload_features;
eb9f6744 918 u32 reset_world_flags;
8ceee660
BH
919};
920
921/**************************************************************************
922 *
923 * Prototypes and inline functions
924 *
925 *************************************************************************/
926
927/* Iterate over all used channels */
928#define efx_for_each_channel(_channel, _efx) \
3d07df11
BH
929 for (_channel = &((_efx)->channel[0]); \
930 _channel < &((_efx)->channel[EFX_MAX_CHANNELS]); \
8ceee660
BH
931 _channel++) \
932 if (!_channel->used_flags) \
933 continue; \
934 else
935
8ceee660
BH
936/* Iterate over all used TX queues */
937#define efx_for_each_tx_queue(_tx_queue, _efx) \
3d07df11
BH
938 for (_tx_queue = &((_efx)->tx_queue[0]); \
939 _tx_queue < &((_efx)->tx_queue[EFX_TX_QUEUE_COUNT]); \
60ac1065 940 _tx_queue++)
8ceee660
BH
941
942/* Iterate over all TX queues belonging to a channel */
943#define efx_for_each_channel_tx_queue(_tx_queue, _channel) \
3d07df11
BH
944 for (_tx_queue = &((_channel)->efx->tx_queue[0]); \
945 _tx_queue < &((_channel)->efx->tx_queue[EFX_TX_QUEUE_COUNT]); \
8ceee660 946 _tx_queue++) \
3d07df11 947 if (_tx_queue->channel != (_channel)) \
8ceee660
BH
948 continue; \
949 else
950
951/* Iterate over all used RX queues */
952#define efx_for_each_rx_queue(_rx_queue, _efx) \
3d07df11
BH
953 for (_rx_queue = &((_efx)->rx_queue[0]); \
954 _rx_queue < &((_efx)->rx_queue[(_efx)->n_rx_queues]); \
8831da7b 955 _rx_queue++)
8ceee660
BH
956
957/* Iterate over all RX queues belonging to a channel */
958#define efx_for_each_channel_rx_queue(_rx_queue, _channel) \
3d07df11 959 for (_rx_queue = &((_channel)->efx->rx_queue[(_channel)->channel]); \
a2589027
BH
960 _rx_queue; \
961 _rx_queue = NULL) \
3d07df11 962 if (_rx_queue->channel != (_channel)) \
8ceee660
BH
963 continue; \
964 else
965
966/* Returns a pointer to the specified receive buffer in the RX
967 * descriptor queue.
968 */
969static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue,
970 unsigned int index)
971{
972 return (&rx_queue->buffer[index]);
973}
974
975/* Set bit in a little-endian bitfield */
18c2fc04 976static inline void set_bit_le(unsigned nr, unsigned char *addr)
8ceee660
BH
977{
978 addr[nr / 8] |= (1 << (nr % 8));
979}
980
981/* Clear bit in a little-endian bitfield */
18c2fc04 982static inline void clear_bit_le(unsigned nr, unsigned char *addr)
8ceee660
BH
983{
984 addr[nr / 8] &= ~(1 << (nr % 8));
985}
986
987
988/**
989 * EFX_MAX_FRAME_LEN - calculate maximum frame length
990 *
991 * This calculates the maximum frame length that will be used for a
992 * given MTU. The frame length will be equal to the MTU plus a
993 * constant amount of header space and padding. This is the quantity
994 * that the net driver will program into the MAC as the maximum frame
995 * length.
996 *
754c653a 997 * The 10G MAC requires 8-byte alignment on the frame
8ceee660 998 * length, so we round up to the nearest 8.
cc11763b
BH
999 *
1000 * Re-clocking by the XGXS on RX can reduce an IPG to 32 bits (half an
1001 * XGMII cycle). If the frame length reaches the maximum value in the
1002 * same cycle, the XMAC can miss the IPG altogether. We work around
1003 * this by adding a further 16 bytes.
8ceee660
BH
1004 */
1005#define EFX_MAX_FRAME_LEN(mtu) \
cc11763b 1006 ((((mtu) + ETH_HLEN + VLAN_HLEN + 4/* FCS */ + 7) & ~7) + 16)
8ceee660
BH
1007
1008
1009#endif /* EFX_NET_DRIVER_H */
This page took 0.364076 seconds and 5 git commands to generate.