sfc: Refactor link configuration
[deliverable/linux.git] / drivers / net / sfc / tenxpress.c
CommitLineData
8ceee660 1/****************************************************************************
177dfcd8
BH
2 * Driver for Solarflare Solarstorm network controllers and boards
3 * Copyright 2007-2008 Solarflare Communications Inc.
8ceee660
BH
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published
7 * by the Free Software Foundation, incorporated herein by reference.
8 */
9
10#include <linux/delay.h>
da3bc071 11#include <linux/rtnetlink.h>
8ceee660
BH
12#include <linux/seq_file.h>
13#include "efx.h"
8ceee660
BH
14#include "mdio_10g.h"
15#include "falcon.h"
16#include "phy.h"
3e6c4538 17#include "regs.h"
e6fa2eb7
BH
18#include "workarounds.h"
19#include "selftest.h"
8ceee660 20
e6fa2eb7
BH
21/* We expect these MMDs to be in the package. SFT9001 also has a
22 * clause 22 extension MMD, but since it doesn't have all the generic
23 * MMD registers it is pointless to include it here.
24 */
68e7f45e
BH
25#define TENXPRESS_REQUIRED_DEVS (MDIO_DEVS_PMAPMD | \
26 MDIO_DEVS_PCS | \
27 MDIO_DEVS_PHYXS | \
28 MDIO_DEVS_AN)
8ceee660 29
e6fa2eb7
BH
30#define SFX7101_LOOPBACKS ((1 << LOOPBACK_PHYXS) | \
31 (1 << LOOPBACK_PCS) | \
32 (1 << LOOPBACK_PMAPMD) | \
33 (1 << LOOPBACK_NETWORK))
34
35#define SFT9001_LOOPBACKS ((1 << LOOPBACK_GPHY) | \
36 (1 << LOOPBACK_PHYXS) | \
37 (1 << LOOPBACK_PCS) | \
38 (1 << LOOPBACK_PMAPMD) | \
39 (1 << LOOPBACK_NETWORK))
3273c2e8 40
8ceee660
BH
41/* We complain if we fail to see the link partner as 10G capable this many
42 * times in a row (must be > 1 as sampling the autoneg. registers is racy)
43 */
44#define MAX_BAD_LP_TRIES (5)
45
46/* Extended control register */
e6fa2eb7
BH
47#define PMA_PMD_XCONTROL_REG 49152
48#define PMA_PMD_EXT_GMII_EN_LBN 1
49#define PMA_PMD_EXT_GMII_EN_WIDTH 1
50#define PMA_PMD_EXT_CLK_OUT_LBN 2
51#define PMA_PMD_EXT_CLK_OUT_WIDTH 1
52#define PMA_PMD_LNPGA_POWERDOWN_LBN 8 /* SFX7101 only */
53#define PMA_PMD_LNPGA_POWERDOWN_WIDTH 1
54#define PMA_PMD_EXT_CLK312_LBN 8 /* SFT9001 only */
55#define PMA_PMD_EXT_CLK312_WIDTH 1
56#define PMA_PMD_EXT_LPOWER_LBN 12
57#define PMA_PMD_EXT_LPOWER_WIDTH 1
869b5b38
SH
58#define PMA_PMD_EXT_ROBUST_LBN 14
59#define PMA_PMD_EXT_ROBUST_WIDTH 1
e6fa2eb7
BH
60#define PMA_PMD_EXT_SSR_LBN 15
61#define PMA_PMD_EXT_SSR_WIDTH 1
8ceee660
BH
62
63/* extended status register */
e6fa2eb7 64#define PMA_PMD_XSTATUS_REG 49153
e762cd70 65#define PMA_PMD_XSTAT_MDIX_LBN 14
8ceee660
BH
66#define PMA_PMD_XSTAT_FLP_LBN (12)
67
68/* LED control register */
e6fa2eb7 69#define PMA_PMD_LED_CTRL_REG 49159
8ceee660
BH
70#define PMA_PMA_LED_ACTIVITY_LBN (3)
71
72/* LED function override register */
e6fa2eb7 73#define PMA_PMD_LED_OVERR_REG 49161
8ceee660
BH
74/* Bit positions for different LEDs (there are more but not wired on SFE4001)*/
75#define PMA_PMD_LED_LINK_LBN (0)
76#define PMA_PMD_LED_SPEED_LBN (2)
77#define PMA_PMD_LED_TX_LBN (4)
78#define PMA_PMD_LED_RX_LBN (6)
79/* Override settings */
80#define PMA_PMD_LED_AUTO (0) /* H/W control */
81#define PMA_PMD_LED_ON (1)
82#define PMA_PMD_LED_OFF (2)
83#define PMA_PMD_LED_FLASH (3)
04cc8cac 84#define PMA_PMD_LED_MASK 3
8ceee660 85/* All LEDs under hardware control */
dcf477b2 86#define SFT9001_PMA_PMD_LED_DEFAULT 0
8ceee660 87/* Green and Amber under hardware control, Red off */
dcf477b2 88#define SFX7101_PMA_PMD_LED_DEFAULT (PMA_PMD_LED_OFF << PMA_PMD_LED_RX_LBN)
8ceee660 89
e6fa2eb7
BH
90#define PMA_PMD_SPEED_ENABLE_REG 49192
91#define PMA_PMD_100TX_ADV_LBN 1
92#define PMA_PMD_100TX_ADV_WIDTH 1
93#define PMA_PMD_1000T_ADV_LBN 2
94#define PMA_PMD_1000T_ADV_WIDTH 1
95#define PMA_PMD_10000T_ADV_LBN 3
96#define PMA_PMD_10000T_ADV_WIDTH 1
97#define PMA_PMD_SPEED_LBN 4
98#define PMA_PMD_SPEED_WIDTH 4
99
307505e9
BH
100/* Cable diagnostics - SFT9001 only */
101#define PMA_PMD_CDIAG_CTRL_REG 49213
102#define CDIAG_CTRL_IMMED_LBN 15
103#define CDIAG_CTRL_BRK_LINK_LBN 12
104#define CDIAG_CTRL_IN_PROG_LBN 11
105#define CDIAG_CTRL_LEN_UNIT_LBN 10
106#define CDIAG_CTRL_LEN_METRES 1
107#define PMA_PMD_CDIAG_RES_REG 49174
108#define CDIAG_RES_A_LBN 12
109#define CDIAG_RES_B_LBN 8
110#define CDIAG_RES_C_LBN 4
111#define CDIAG_RES_D_LBN 0
112#define CDIAG_RES_WIDTH 4
113#define CDIAG_RES_OPEN 2
114#define CDIAG_RES_OK 1
115#define CDIAG_RES_INVALID 0
116/* Set of 4 registers for pairs A-D */
117#define PMA_PMD_CDIAG_LEN_REG 49175
118
e6fa2eb7
BH
119/* Serdes control registers - SFT9001 only */
120#define PMA_PMD_CSERDES_CTRL_REG 64258
121/* Set the 156.25 MHz output to 312.5 MHz to drive Falcon's XMAC */
122#define PMA_PMD_CSERDES_DEFAULT 0x000f
123
124/* Misc register defines - SFX7101 only */
125#define PCS_CLOCK_CTRL_REG 55297
8ceee660
BH
126#define PLL312_RST_N_LBN 2
127
e6fa2eb7 128#define PCS_SOFT_RST2_REG 55302
8ceee660
BH
129#define SERDES_RST_N_LBN 13
130#define XGXS_RST_N_LBN 12
131
e6fa2eb7 132#define PCS_TEST_SELECT_REG 55303 /* PRM 10.5.8 */
8ceee660
BH
133#define CLK312_EN_LBN 3
134
3273c2e8 135/* PHYXS registers */
e6fa2eb7
BH
136#define PHYXS_XCONTROL_REG 49152
137#define PHYXS_RESET_LBN 15
138#define PHYXS_RESET_WIDTH 1
139
3273c2e8
BH
140#define PHYXS_TEST1 (49162)
141#define LOOPBACK_NEAR_LBN (8)
142#define LOOPBACK_NEAR_WIDTH (1)
143
8ceee660 144/* Boot status register */
190dbcfd
BH
145#define PCS_BOOT_STATUS_REG 53248
146#define PCS_BOOT_FATAL_ERROR_LBN 0
147#define PCS_BOOT_PROGRESS_LBN 1
148#define PCS_BOOT_PROGRESS_WIDTH 2
149#define PCS_BOOT_PROGRESS_INIT 0
150#define PCS_BOOT_PROGRESS_WAIT_MDIO 1
151#define PCS_BOOT_PROGRESS_CHECKSUM 2
152#define PCS_BOOT_PROGRESS_JUMP 3
153#define PCS_BOOT_DOWNLOAD_WAIT_LBN 3
154#define PCS_BOOT_CODE_STARTED_LBN 4
8ceee660 155
e6fa2eb7
BH
156/* 100M/1G PHY registers */
157#define GPHY_XCONTROL_REG 49152
158#define GPHY_ISOLATE_LBN 10
159#define GPHY_ISOLATE_WIDTH 1
160#define GPHY_DUPLEX_LBN 8
161#define GPHY_DUPLEX_WIDTH 1
162#define GPHY_LOOPBACK_NEAR_LBN 14
163#define GPHY_LOOPBACK_NEAR_WIDTH 1
164
165#define C22EXT_STATUS_REG 49153
166#define C22EXT_STATUS_LINK_LBN 2
167#define C22EXT_STATUS_LINK_WIDTH 1
168
af4ad9bc
BH
169#define C22EXT_MSTSLV_CTRL 49161
170#define C22EXT_MSTSLV_CTRL_ADV_1000_HD_LBN 8
171#define C22EXT_MSTSLV_CTRL_ADV_1000_FD_LBN 9
172
173#define C22EXT_MSTSLV_STATUS 49162
174#define C22EXT_MSTSLV_STATUS_LP_1000_HD_LBN 10
175#define C22EXT_MSTSLV_STATUS_LP_1000_FD_LBN 11
e6fa2eb7 176
8ceee660
BH
177/* Time to wait between powering down the LNPGA and turning off the power
178 * rails */
179#define LNPGA_PDOWN_WAIT (HZ / 5)
180
8ceee660 181struct tenxpress_phy_data {
3273c2e8 182 enum efx_loopback_mode loopback_mode;
f8b87c17 183 enum efx_phy_mode phy_mode;
8ceee660
BH
184 int bad_lp_tries;
185};
186
e6fa2eb7
BH
187static ssize_t show_phy_short_reach(struct device *dev,
188 struct device_attribute *attr, char *buf)
189{
190 struct efx_nic *efx = pci_get_drvdata(to_pci_dev(dev));
191 int reg;
192
68e7f45e
BH
193 reg = efx_mdio_read(efx, MDIO_MMD_PMAPMD, MDIO_PMA_10GBT_TXPWR);
194 return sprintf(buf, "%d\n", !!(reg & MDIO_PMA_10GBT_TXPWR_SHORT));
e6fa2eb7
BH
195}
196
197static ssize_t set_phy_short_reach(struct device *dev,
198 struct device_attribute *attr,
199 const char *buf, size_t count)
200{
201 struct efx_nic *efx = pci_get_drvdata(to_pci_dev(dev));
d3245b28 202 int rc;
e6fa2eb7
BH
203
204 rtnl_lock();
68e7f45e
BH
205 efx_mdio_set_flag(efx, MDIO_MMD_PMAPMD, MDIO_PMA_10GBT_TXPWR,
206 MDIO_PMA_10GBT_TXPWR_SHORT,
207 count != 0 && *buf != '0');
d3245b28 208 rc = efx_reconfigure_port(efx);
e6fa2eb7
BH
209 rtnl_unlock();
210
d3245b28 211 return rc < 0 ? rc : (ssize_t)count;
e6fa2eb7
BH
212}
213
214static DEVICE_ATTR(phy_short_reach, 0644, show_phy_short_reach,
215 set_phy_short_reach);
216
190dbcfd 217int sft9001_wait_boot(struct efx_nic *efx)
8ceee660 218{
190dbcfd 219 unsigned long timeout = jiffies + HZ + 1;
8ceee660
BH
220 int boot_stat;
221
190dbcfd 222 for (;;) {
68e7f45e
BH
223 boot_stat = efx_mdio_read(efx, MDIO_MMD_PCS,
224 PCS_BOOT_STATUS_REG);
190dbcfd
BH
225 if (boot_stat >= 0) {
226 EFX_LOG(efx, "PHY boot status = %#x\n", boot_stat);
227 switch (boot_stat &
228 ((1 << PCS_BOOT_FATAL_ERROR_LBN) |
229 (3 << PCS_BOOT_PROGRESS_LBN) |
230 (1 << PCS_BOOT_DOWNLOAD_WAIT_LBN) |
231 (1 << PCS_BOOT_CODE_STARTED_LBN))) {
232 case ((1 << PCS_BOOT_FATAL_ERROR_LBN) |
233 (PCS_BOOT_PROGRESS_CHECKSUM <<
234 PCS_BOOT_PROGRESS_LBN)):
235 case ((1 << PCS_BOOT_FATAL_ERROR_LBN) |
236 (PCS_BOOT_PROGRESS_INIT <<
237 PCS_BOOT_PROGRESS_LBN) |
238 (1 << PCS_BOOT_DOWNLOAD_WAIT_LBN)):
239 return -EINVAL;
240 case ((PCS_BOOT_PROGRESS_WAIT_MDIO <<
241 PCS_BOOT_PROGRESS_LBN) |
242 (1 << PCS_BOOT_DOWNLOAD_WAIT_LBN)):
243 return (efx->phy_mode & PHY_MODE_SPECIAL) ?
244 0 : -EIO;
245 case ((PCS_BOOT_PROGRESS_JUMP <<
246 PCS_BOOT_PROGRESS_LBN) |
247 (1 << PCS_BOOT_CODE_STARTED_LBN)):
248 case ((PCS_BOOT_PROGRESS_JUMP <<
249 PCS_BOOT_PROGRESS_LBN) |
250 (1 << PCS_BOOT_DOWNLOAD_WAIT_LBN) |
251 (1 << PCS_BOOT_CODE_STARTED_LBN)):
252 return (efx->phy_mode & PHY_MODE_SPECIAL) ?
253 -EIO : 0;
254 default:
255 if (boot_stat & (1 << PCS_BOOT_FATAL_ERROR_LBN))
256 return -EIO;
257 break;
258 }
259 }
260
261 if (time_after_eq(jiffies, timeout))
262 return -ETIMEDOUT;
263
264 msleep(50);
8ceee660 265 }
8ceee660
BH
266}
267
8ceee660
BH
268static int tenxpress_init(struct efx_nic *efx)
269{
e6fa2eb7 270 int reg;
8ceee660 271
e6fa2eb7
BH
272 if (efx->phy_type == PHY_TYPE_SFX7101) {
273 /* Enable 312.5 MHz clock */
68e7f45e
BH
274 efx_mdio_write(efx, MDIO_MMD_PCS, PCS_TEST_SELECT_REG,
275 1 << CLK312_EN_LBN);
e6fa2eb7
BH
276 } else {
277 /* Enable 312.5 MHz clock and GMII */
68e7f45e 278 reg = efx_mdio_read(efx, MDIO_MMD_PMAPMD, PMA_PMD_XCONTROL_REG);
e6fa2eb7
BH
279 reg |= ((1 << PMA_PMD_EXT_GMII_EN_LBN) |
280 (1 << PMA_PMD_EXT_CLK_OUT_LBN) |
869b5b38
SH
281 (1 << PMA_PMD_EXT_CLK312_LBN) |
282 (1 << PMA_PMD_EXT_ROBUST_LBN));
283
68e7f45e
BH
284 efx_mdio_write(efx, MDIO_MMD_PMAPMD, PMA_PMD_XCONTROL_REG, reg);
285 efx_mdio_set_flag(efx, MDIO_MMD_C22EXT,
286 GPHY_XCONTROL_REG, 1 << GPHY_ISOLATE_LBN,
287 false);
e6fa2eb7 288 }
8ceee660 289
8ceee660 290 /* Set the LEDs up as: Green = Link, Amber = Link/Act, Red = Off */
e6fa2eb7 291 if (efx->phy_type == PHY_TYPE_SFX7101) {
68e7f45e
BH
292 efx_mdio_set_flag(efx, MDIO_MMD_PMAPMD, PMA_PMD_LED_CTRL_REG,
293 1 << PMA_PMA_LED_ACTIVITY_LBN, true);
294 efx_mdio_write(efx, MDIO_MMD_PMAPMD, PMA_PMD_LED_OVERR_REG,
dcf477b2 295 SFX7101_PMA_PMD_LED_DEFAULT);
e6fa2eb7 296 }
8ceee660 297
190dbcfd 298 return 0;
8ceee660
BH
299}
300
301static int tenxpress_phy_init(struct efx_nic *efx)
302{
303 struct tenxpress_phy_data *phy_data;
304 int rc = 0;
305
44838a44 306 falcon_board(efx)->type->init_phy(efx);
981fc1b4 307
8ceee660 308 phy_data = kzalloc(sizeof(*phy_data), GFP_KERNEL);
9b7bfc4c
BH
309 if (!phy_data)
310 return -ENOMEM;
8ceee660 311 efx->phy_data = phy_data;
f8b87c17 312 phy_data->phy_mode = efx->phy_mode;
8ceee660 313
e6fa2eb7
BH
314 if (!(efx->phy_mode & PHY_MODE_SPECIAL)) {
315 if (efx->phy_type == PHY_TYPE_SFT9001A) {
316 int reg;
68e7f45e
BH
317 reg = efx_mdio_read(efx, MDIO_MMD_PMAPMD,
318 PMA_PMD_XCONTROL_REG);
e6fa2eb7 319 reg |= (1 << PMA_PMD_EXT_SSR_LBN);
68e7f45e
BH
320 efx_mdio_write(efx, MDIO_MMD_PMAPMD,
321 PMA_PMD_XCONTROL_REG, reg);
e6fa2eb7
BH
322 mdelay(200);
323 }
8ceee660 324
68e7f45e 325 rc = efx_mdio_wait_reset_mmds(efx, TENXPRESS_REQUIRED_DEVS);
e6fa2eb7
BH
326 if (rc < 0)
327 goto fail;
328
68e7f45e 329 rc = efx_mdio_check_mmds(efx, TENXPRESS_REQUIRED_DEVS, 0);
e6fa2eb7
BH
330 if (rc < 0)
331 goto fail;
332 }
8ceee660
BH
333
334 rc = tenxpress_init(efx);
335 if (rc < 0)
336 goto fail;
337
d3245b28
BH
338 /* Initialise advertising flags */
339 efx->link_advertising = (ADVERTISED_TP | ADVERTISED_Autoneg |
340 ADVERTISED_10000baseT_Full);
341 if (efx->phy_type != PHY_TYPE_SFX7101)
342 efx->link_advertising |= (ADVERTISED_1000baseT_Full |
343 ADVERTISED_100baseT_Full);
344 efx_link_set_wanted_fc(efx, efx->wanted_fc);
345 efx_mdio_an_reconfigure(efx);
c634263d 346
e6fa2eb7
BH
347 if (efx->phy_type == PHY_TYPE_SFT9001B) {
348 rc = device_create_file(&efx->pci_dev->dev,
349 &dev_attr_phy_short_reach);
350 if (rc)
351 goto fail;
352 }
353
8ceee660
BH
354 schedule_timeout_uninterruptible(HZ / 5); /* 200ms */
355
e6fa2eb7 356 /* Let XGXS and SerDes out of reset */
8ceee660
BH
357 falcon_reset_xaui(efx);
358
359 return 0;
360
361 fail:
362 kfree(efx->phy_data);
363 efx->phy_data = NULL;
364 return rc;
365}
366
e6fa2eb7
BH
367/* Perform a "special software reset" on the PHY. The caller is
368 * responsible for saving and restoring the PHY hardware registers
369 * properly, and masking/unmasking LASI */
3273c2e8
BH
370static int tenxpress_special_reset(struct efx_nic *efx)
371{
372 int rc, reg;
373
c8fcc49c
BH
374 /* The XGMAC clock is driven from the SFC7101/SFT9001 312MHz clock, so
375 * a special software reset can glitch the XGMAC sufficiently for stats
1974cc20 376 * requests to fail. */
55edc6e6 377 falcon_stop_nic_stats(efx);
3273c2e8
BH
378
379 /* Initiate reset */
68e7f45e 380 reg = efx_mdio_read(efx, MDIO_MMD_PMAPMD, PMA_PMD_XCONTROL_REG);
3273c2e8 381 reg |= (1 << PMA_PMD_EXT_SSR_LBN);
68e7f45e 382 efx_mdio_write(efx, MDIO_MMD_PMAPMD, PMA_PMD_XCONTROL_REG, reg);
3273c2e8 383
c8fcc49c 384 mdelay(200);
3273c2e8
BH
385
386 /* Wait for the blocks to come out of reset */
68e7f45e 387 rc = efx_mdio_wait_reset_mmds(efx, TENXPRESS_REQUIRED_DEVS);
3273c2e8 388 if (rc < 0)
1974cc20 389 goto out;
3273c2e8
BH
390
391 /* Try and reconfigure the device */
392 rc = tenxpress_init(efx);
393 if (rc < 0)
1974cc20 394 goto out;
3273c2e8 395
e6fa2eb7
BH
396 /* Wait for the XGXS state machine to churn */
397 mdelay(10);
1974cc20 398out:
55edc6e6 399 falcon_start_nic_stats(efx);
c8fcc49c 400 return rc;
3273c2e8
BH
401}
402
e6fa2eb7 403static void sfx7101_check_bad_lp(struct efx_nic *efx, bool link_ok)
8ceee660
BH
404{
405 struct tenxpress_phy_data *pd = efx->phy_data;
04cc8cac 406 bool bad_lp;
8ceee660
BH
407 int reg;
408
04cc8cac
BH
409 if (link_ok) {
410 bad_lp = false;
411 } else {
412 /* Check that AN has started but not completed. */
68e7f45e
BH
413 reg = efx_mdio_read(efx, MDIO_MMD_AN, MDIO_STAT1);
414 if (!(reg & MDIO_AN_STAT1_LPABLE))
04cc8cac 415 return; /* LP status is unknown */
68e7f45e 416 bad_lp = !(reg & MDIO_AN_STAT1_COMPLETE);
04cc8cac
BH
417 if (bad_lp)
418 pd->bad_lp_tries++;
419 }
420
8ceee660 421 /* Nothing to do if all is well and was previously so. */
04cc8cac 422 if (!pd->bad_lp_tries)
8ceee660
BH
423 return;
424
04cc8cac
BH
425 /* Use the RX (red) LED as an error indicator once we've seen AN
426 * failure several times in a row, and also log a message. */
427 if (!bad_lp || pd->bad_lp_tries == MAX_BAD_LP_TRIES) {
68e7f45e
BH
428 reg = efx_mdio_read(efx, MDIO_MMD_PMAPMD,
429 PMA_PMD_LED_OVERR_REG);
04cc8cac
BH
430 reg &= ~(PMA_PMD_LED_MASK << PMA_PMD_LED_RX_LBN);
431 if (!bad_lp) {
432 reg |= PMA_PMD_LED_OFF << PMA_PMD_LED_RX_LBN;
433 } else {
434 reg |= PMA_PMD_LED_FLASH << PMA_PMD_LED_RX_LBN;
435 EFX_ERR(efx, "appears to be plugged into a port"
436 " that is not 10GBASE-T capable. The PHY"
437 " supports 10GBASE-T ONLY, so no link can"
438 " be established\n");
439 }
68e7f45e
BH
440 efx_mdio_write(efx, MDIO_MMD_PMAPMD,
441 PMA_PMD_LED_OVERR_REG, reg);
04cc8cac 442 pd->bad_lp_tries = bad_lp;
8ceee660 443 }
8ceee660
BH
444}
445
e6fa2eb7 446static bool sfx7101_link_ok(struct efx_nic *efx)
8ceee660 447{
68e7f45e
BH
448 return efx_mdio_links_ok(efx,
449 MDIO_DEVS_PMAPMD |
450 MDIO_DEVS_PCS |
451 MDIO_DEVS_PHYXS);
e6fa2eb7
BH
452}
453
454static bool sft9001_link_ok(struct efx_nic *efx, struct ethtool_cmd *ecmd)
455{
e6fa2eb7
BH
456 u32 reg;
457
caa8d8bb 458 if (efx_phy_mode_disabled(efx->phy_mode))
e6fa2eb7 459 return false;
caa8d8bb
BH
460 else if (efx->loopback_mode == LOOPBACK_GPHY)
461 return true;
e6fa2eb7 462 else if (efx->loopback_mode)
68e7f45e
BH
463 return efx_mdio_links_ok(efx,
464 MDIO_DEVS_PMAPMD |
465 MDIO_DEVS_PHYXS);
e6fa2eb7
BH
466
467 /* We must use the same definition of link state as LASI,
468 * otherwise we can miss a link state transition
469 */
470 if (ecmd->speed == 10000) {
68e7f45e
BH
471 reg = efx_mdio_read(efx, MDIO_MMD_PCS, MDIO_PCS_10GBRT_STAT1);
472 return reg & MDIO_PCS_10GBRT_STAT1_BLKLK;
e6fa2eb7 473 } else {
68e7f45e 474 reg = efx_mdio_read(efx, MDIO_MMD_C22EXT, C22EXT_STATUS_REG);
e6fa2eb7
BH
475 return reg & (1 << C22EXT_STATUS_LINK_LBN);
476 }
8ceee660
BH
477}
478
e6fa2eb7 479static void tenxpress_ext_loopback(struct efx_nic *efx)
3273c2e8 480{
68e7f45e
BH
481 efx_mdio_set_flag(efx, MDIO_MMD_PHYXS, PHYXS_TEST1,
482 1 << LOOPBACK_NEAR_LBN,
483 efx->loopback_mode == LOOPBACK_PHYXS);
e6fa2eb7 484 if (efx->phy_type != PHY_TYPE_SFX7101)
68e7f45e
BH
485 efx_mdio_set_flag(efx, MDIO_MMD_C22EXT, GPHY_XCONTROL_REG,
486 1 << GPHY_LOOPBACK_NEAR_LBN,
487 efx->loopback_mode == LOOPBACK_GPHY);
e6fa2eb7
BH
488}
489
490static void tenxpress_low_power(struct efx_nic *efx)
491{
e6fa2eb7 492 if (efx->phy_type == PHY_TYPE_SFX7101)
68e7f45e 493 efx_mdio_set_mmds_lpower(
e6fa2eb7
BH
494 efx, !!(efx->phy_mode & PHY_MODE_LOW_POWER),
495 TENXPRESS_REQUIRED_DEVS);
3273c2e8 496 else
68e7f45e
BH
497 efx_mdio_set_flag(
498 efx, MDIO_MMD_PMAPMD, PMA_PMD_XCONTROL_REG,
499 1 << PMA_PMD_EXT_LPOWER_LBN,
e6fa2eb7 500 !!(efx->phy_mode & PHY_MODE_LOW_POWER));
3273c2e8
BH
501}
502
d3245b28 503static int tenxpress_phy_reconfigure(struct efx_nic *efx)
8ceee660 504{
3273c2e8 505 struct tenxpress_phy_data *phy_data = efx->phy_data;
8b9dc8dd 506 bool phy_mode_change, loop_reset;
3273c2e8 507
e6fa2eb7 508 if (efx->phy_mode & (PHY_MODE_OFF | PHY_MODE_SPECIAL)) {
f8b87c17 509 phy_data->phy_mode = efx->phy_mode;
d3245b28 510 return 0;
f8b87c17 511 }
8ceee660 512
e6fa2eb7
BH
513 phy_mode_change = (efx->phy_mode == PHY_MODE_NORMAL &&
514 phy_data->phy_mode != PHY_MODE_NORMAL);
e6fa2eb7
BH
515 loop_reset = (LOOPBACK_OUT_OF(phy_data, efx, efx->phy_op->loopbacks) ||
516 LOOPBACK_CHANGED(phy_data, efx, 1 << LOOPBACK_GPHY));
517
8b9dc8dd 518 if (loop_reset || phy_mode_change) {
d3245b28 519 tenxpress_special_reset(efx);
e6fa2eb7 520
d3245b28
BH
521 /* Reset XAUI if we were in 10G, and are staying
522 * in 10G. If we're moving into and out of 10G
523 * then xaui will be reset anyway */
524 if (EFX_IS10G(efx))
525 falcon_reset_xaui(efx);
3273c2e8
BH
526 }
527
d3245b28 528 tenxpress_low_power(efx);
68e7f45e
BH
529 efx_mdio_transmit_disable(efx);
530 efx_mdio_phy_reconfigure(efx);
e6fa2eb7 531 tenxpress_ext_loopback(efx);
d3245b28 532 efx_mdio_an_reconfigure(efx);
3273c2e8 533
3273c2e8 534 phy_data->loopback_mode = efx->loopback_mode;
f8b87c17 535 phy_data->phy_mode = efx->phy_mode;
d3245b28
BH
536
537 return 0;
8ceee660
BH
538}
539
fdaa9aed
SH
540static void
541tenxpress_get_settings(struct efx_nic *efx, struct ethtool_cmd *ecmd);
542
543/* Poll for link state changes */
544static bool tenxpress_phy_poll(struct efx_nic *efx)
8ceee660 545{
fdaa9aed 546 struct efx_link_state old_state = efx->link_state;
8ceee660 547
e6fa2eb7 548 if (efx->phy_type == PHY_TYPE_SFX7101) {
fdaa9aed
SH
549 efx->link_state.up = sfx7101_link_ok(efx);
550 efx->link_state.speed = 10000;
551 efx->link_state.fd = true;
552 efx->link_state.fc = efx_mdio_get_pause(efx);
553
554 sfx7101_check_bad_lp(efx, efx->link_state.up);
766ca0fa 555 } else {
fdaa9aed 556 struct ethtool_cmd ecmd;
8ceee660 557
fdaa9aed
SH
558 /* Check the LASI alarm first */
559 if (efx->loopback_mode == LOOPBACK_NONE &&
560 !(efx_mdio_read(efx, MDIO_MMD_PMAPMD, MDIO_PMA_LASI_STAT) &
561 MDIO_PMA_LASI_LSALARM))
562 return false;
8ceee660 563
fdaa9aed
SH
564 tenxpress_get_settings(efx, &ecmd);
565
566 efx->link_state.up = sft9001_link_ok(efx, &ecmd);
567 efx->link_state.speed = ecmd.speed;
568 efx->link_state.fd = (ecmd.duplex == DUPLEX_FULL);
569 efx->link_state.fc = efx_mdio_get_pause(efx);
570 }
571
572 return !efx_link_state_equal(&efx->link_state, &old_state);
8ceee660
BH
573}
574
575static void tenxpress_phy_fini(struct efx_nic *efx)
576{
577 int reg;
578
2a7e637d 579 if (efx->phy_type == PHY_TYPE_SFT9001B)
e6fa2eb7
BH
580 device_remove_file(&efx->pci_dev->dev,
581 &dev_attr_phy_short_reach);
2a7e637d
BH
582
583 if (efx->phy_type == PHY_TYPE_SFX7101) {
e6fa2eb7
BH
584 /* Power down the LNPGA */
585 reg = (1 << PMA_PMD_LNPGA_POWERDOWN_LBN);
68e7f45e 586 efx_mdio_write(efx, MDIO_MMD_PMAPMD, PMA_PMD_XCONTROL_REG, reg);
e6fa2eb7
BH
587
588 /* Waiting here ensures that the board fini, which can turn
589 * off the power to the PHY, won't get run until the LNPGA
590 * powerdown has been given long enough to complete. */
591 schedule_timeout_uninterruptible(LNPGA_PDOWN_WAIT); /* 200 ms */
592 }
8ceee660
BH
593
594 kfree(efx->phy_data);
595 efx->phy_data = NULL;
596}
597
598
398468ed
BH
599/* Override the RX, TX and link LEDs */
600void tenxpress_set_id_led(struct efx_nic *efx, enum efx_led_mode mode)
8ceee660
BH
601{
602 int reg;
603
398468ed
BH
604 switch (mode) {
605 case EFX_LED_OFF:
606 reg = (PMA_PMD_LED_OFF << PMA_PMD_LED_TX_LBN) |
607 (PMA_PMD_LED_OFF << PMA_PMD_LED_RX_LBN) |
608 (PMA_PMD_LED_OFF << PMA_PMD_LED_LINK_LBN);
609 break;
610 case EFX_LED_ON:
611 reg = (PMA_PMD_LED_ON << PMA_PMD_LED_TX_LBN) |
612 (PMA_PMD_LED_ON << PMA_PMD_LED_RX_LBN) |
613 (PMA_PMD_LED_ON << PMA_PMD_LED_LINK_LBN);
614 break;
615 default:
dcf477b2
BH
616 if (efx->phy_type == PHY_TYPE_SFX7101)
617 reg = SFX7101_PMA_PMD_LED_DEFAULT;
618 else
619 reg = SFT9001_PMA_PMD_LED_DEFAULT;
398468ed
BH
620 break;
621 }
8ceee660 622
68e7f45e 623 efx_mdio_write(efx, MDIO_MMD_PMAPMD, PMA_PMD_LED_OVERR_REG, reg);
8ceee660
BH
624}
625
307505e9 626static const char *const sfx7101_test_names[] = {
1796721a
BH
627 "bist"
628};
629
630static int
307505e9 631sfx7101_run_tests(struct efx_nic *efx, int *results, unsigned flags)
8c8661e4 632{
1796721a
BH
633 int rc;
634
635 if (!(flags & ETH_TEST_FL_OFFLINE))
636 return 0;
637
8c8661e4 638 /* BIST is automatically run after a special software reset */
1796721a
BH
639 rc = tenxpress_special_reset(efx);
640 results[0] = rc ? -1 : 1;
d3245b28
BH
641
642 efx_mdio_an_reconfigure(efx);
643
1796721a 644 return rc;
8c8661e4
BH
645}
646
307505e9
BH
647static const char *const sft9001_test_names[] = {
648 "bist",
649 "cable.pairA.status",
650 "cable.pairB.status",
651 "cable.pairC.status",
652 "cable.pairD.status",
653 "cable.pairA.length",
654 "cable.pairB.length",
655 "cable.pairC.length",
656 "cable.pairD.length",
657};
658
659static int sft9001_run_tests(struct efx_nic *efx, int *results, unsigned flags)
660{
22ef02c2 661 int rc = 0, rc2, i, ctrl_reg, res_reg;
307505e9 662
307505e9
BH
663 /* Initialise cable diagnostic results to unknown failure */
664 for (i = 1; i < 9; ++i)
665 results[i] = -1;
666
667 /* Run cable diagnostics; wait up to 5 seconds for them to complete.
668 * A cable fault is not a self-test failure, but a timeout is. */
22ef02c2
BH
669 ctrl_reg = ((1 << CDIAG_CTRL_IMMED_LBN) |
670 (CDIAG_CTRL_LEN_METRES << CDIAG_CTRL_LEN_UNIT_LBN));
671 if (flags & ETH_TEST_FL_OFFLINE) {
672 /* Break the link in order to run full diagnostics. We
673 * must reset the PHY to resume normal service. */
674 ctrl_reg |= (1 << CDIAG_CTRL_BRK_LINK_LBN);
675 }
68e7f45e
BH
676 efx_mdio_write(efx, MDIO_MMD_PMAPMD, PMA_PMD_CDIAG_CTRL_REG,
677 ctrl_reg);
307505e9 678 i = 0;
68e7f45e 679 while (efx_mdio_read(efx, MDIO_MMD_PMAPMD, PMA_PMD_CDIAG_CTRL_REG) &
307505e9
BH
680 (1 << CDIAG_CTRL_IN_PROG_LBN)) {
681 if (++i == 50) {
682 rc = -ETIMEDOUT;
22ef02c2 683 goto out;
307505e9
BH
684 }
685 msleep(100);
686 }
68e7f45e 687 res_reg = efx_mdio_read(efx, MDIO_MMD_PMAPMD, PMA_PMD_CDIAG_RES_REG);
307505e9
BH
688 for (i = 0; i < 4; i++) {
689 int pair_res =
690 (res_reg >> (CDIAG_RES_A_LBN - i * CDIAG_RES_WIDTH))
691 & ((1 << CDIAG_RES_WIDTH) - 1);
68e7f45e
BH
692 int len_reg = efx_mdio_read(efx, MDIO_MMD_PMAPMD,
693 PMA_PMD_CDIAG_LEN_REG + i);
307505e9
BH
694 if (pair_res == CDIAG_RES_OK)
695 results[1 + i] = 1;
696 else if (pair_res == CDIAG_RES_INVALID)
697 results[1 + i] = -1;
698 else
699 results[1 + i] = -pair_res;
700 if (pair_res != CDIAG_RES_INVALID &&
701 pair_res != CDIAG_RES_OPEN &&
702 len_reg != 0xffff)
703 results[5 + i] = len_reg;
704 }
705
22ef02c2
BH
706out:
707 if (flags & ETH_TEST_FL_OFFLINE) {
708 /* Reset, running the BIST and then resuming normal service. */
709 rc2 = tenxpress_special_reset(efx);
710 results[0] = rc2 ? -1 : 1;
711 if (!rc)
712 rc = rc2;
713
d3245b28 714 efx_mdio_an_reconfigure(efx);
22ef02c2 715 }
307505e9
BH
716
717 return rc;
718}
719
af4ad9bc
BH
720static void
721tenxpress_get_settings(struct efx_nic *efx, struct ethtool_cmd *ecmd)
04cc8cac 722{
af4ad9bc 723 u32 adv = 0, lpa = 0;
04cc8cac
BH
724 int reg;
725
e6fa2eb7 726 if (efx->phy_type != PHY_TYPE_SFX7101) {
68e7f45e 727 reg = efx_mdio_read(efx, MDIO_MMD_C22EXT, C22EXT_MSTSLV_CTRL);
af4ad9bc
BH
728 if (reg & (1 << C22EXT_MSTSLV_CTRL_ADV_1000_FD_LBN))
729 adv |= ADVERTISED_1000baseT_Full;
68e7f45e 730 reg = efx_mdio_read(efx, MDIO_MMD_C22EXT, C22EXT_MSTSLV_STATUS);
af4ad9bc 731 if (reg & (1 << C22EXT_MSTSLV_STATUS_LP_1000_HD_LBN))
e6fa2eb7 732 lpa |= ADVERTISED_1000baseT_Half;
af4ad9bc 733 if (reg & (1 << C22EXT_MSTSLV_STATUS_LP_1000_FD_LBN))
e6fa2eb7
BH
734 lpa |= ADVERTISED_1000baseT_Full;
735 }
68e7f45e
BH
736 reg = efx_mdio_read(efx, MDIO_MMD_AN, MDIO_AN_10GBT_CTRL);
737 if (reg & MDIO_AN_10GBT_CTRL_ADV10G)
af4ad9bc 738 adv |= ADVERTISED_10000baseT_Full;
68e7f45e
BH
739 reg = efx_mdio_read(efx, MDIO_MMD_AN, MDIO_AN_10GBT_STAT);
740 if (reg & MDIO_AN_10GBT_STAT_LP10G)
04cc8cac 741 lpa |= ADVERTISED_10000baseT_Full;
04cc8cac 742
68e7f45e 743 mdio45_ethtool_gset_npage(&efx->mdio, ecmd, adv, lpa);
e6fa2eb7 744
e762cd70 745 if (efx->phy_type != PHY_TYPE_SFX7101) {
af4ad9bc
BH
746 ecmd->supported |= (SUPPORTED_100baseT_Full |
747 SUPPORTED_1000baseT_Full);
e762cd70
BH
748 if (ecmd->speed != SPEED_10000) {
749 ecmd->eth_tp_mdix =
750 (efx_mdio_read(efx, MDIO_MMD_PMAPMD,
751 PMA_PMD_XSTATUS_REG) &
752 (1 << PMA_PMD_XSTAT_MDIX_LBN))
753 ? ETH_TP_MDI_X : ETH_TP_MDI;
754 }
755 }
8b9dc8dd
SH
756
757 /* In loopback, the PHY automatically brings up the correct interface,
758 * but doesn't advertise the correct speed. So override it */
759 if (efx->loopback_mode == LOOPBACK_GPHY)
760 ecmd->speed = SPEED_1000;
af4ad9bc 761 else if (LOOPBACK_MASK(efx) & efx->phy_op->loopbacks)
8b9dc8dd 762 ecmd->speed = SPEED_10000;
04cc8cac
BH
763}
764
af4ad9bc 765static int tenxpress_set_settings(struct efx_nic *efx, struct ethtool_cmd *ecmd)
e6fa2eb7 766{
af4ad9bc
BH
767 if (!ecmd->autoneg)
768 return -EINVAL;
e6fa2eb7 769
68e7f45e 770 return efx_mdio_set_settings(efx, ecmd);
e6fa2eb7
BH
771}
772
af4ad9bc 773static void sfx7101_set_npage_adv(struct efx_nic *efx, u32 advertising)
e6fa2eb7 774{
68e7f45e
BH
775 efx_mdio_set_flag(efx, MDIO_MMD_AN, MDIO_AN_10GBT_CTRL,
776 MDIO_AN_10GBT_CTRL_ADV10G,
777 advertising & ADVERTISED_10000baseT_Full);
e6fa2eb7
BH
778}
779
af4ad9bc 780static void sft9001_set_npage_adv(struct efx_nic *efx, u32 advertising)
e6fa2eb7 781{
68e7f45e
BH
782 efx_mdio_set_flag(efx, MDIO_MMD_C22EXT, C22EXT_MSTSLV_CTRL,
783 1 << C22EXT_MSTSLV_CTRL_ADV_1000_FD_LBN,
784 advertising & ADVERTISED_1000baseT_Full);
785 efx_mdio_set_flag(efx, MDIO_MMD_AN, MDIO_AN_10GBT_CTRL,
786 MDIO_AN_10GBT_CTRL_ADV10G,
787 advertising & ADVERTISED_10000baseT_Full);
e6fa2eb7
BH
788}
789
790struct efx_phy_operations falcon_sfx7101_phy_ops = {
177dfcd8 791 .macs = EFX_XMAC,
8ceee660
BH
792 .init = tenxpress_phy_init,
793 .reconfigure = tenxpress_phy_reconfigure,
766ca0fa 794 .poll = tenxpress_phy_poll,
8ceee660 795 .fini = tenxpress_phy_fini,
af4ad9bc
BH
796 .get_settings = tenxpress_get_settings,
797 .set_settings = tenxpress_set_settings,
798 .set_npage_adv = sfx7101_set_npage_adv,
307505e9
BH
799 .num_tests = ARRAY_SIZE(sfx7101_test_names),
800 .test_names = sfx7101_test_names,
801 .run_tests = sfx7101_run_tests,
8ceee660 802 .mmds = TENXPRESS_REQUIRED_DEVS,
e6fa2eb7
BH
803 .loopbacks = SFX7101_LOOPBACKS,
804};
805
806struct efx_phy_operations falcon_sft9001_phy_ops = {
807 .macs = EFX_GMAC | EFX_XMAC,
808 .init = tenxpress_phy_init,
809 .reconfigure = tenxpress_phy_reconfigure,
810 .poll = tenxpress_phy_poll,
811 .fini = tenxpress_phy_fini,
af4ad9bc
BH
812 .get_settings = tenxpress_get_settings,
813 .set_settings = tenxpress_set_settings,
814 .set_npage_adv = sft9001_set_npage_adv,
307505e9
BH
815 .num_tests = ARRAY_SIZE(sft9001_test_names),
816 .test_names = sft9001_test_names,
817 .run_tests = sft9001_run_tests,
e6fa2eb7
BH
818 .mmds = TENXPRESS_REQUIRED_DEVS,
819 .loopbacks = SFT9001_LOOPBACKS,
8ceee660 820};
This page took 0.32046 seconds and 5 git commands to generate.