Commit | Line | Data |
---|---|---|
0a0c72c9 DM |
1 | /* |
2 | * smc911x.c | |
3 | * This is a driver for SMSC's LAN911{5,6,7,8} single-chip Ethernet devices. | |
4 | * | |
5 | * Copyright (C) 2005 Sensoria Corp | |
6 | * Derived from the unified SMC91x driver by Nicolas Pitre | |
d5498bef | 7 | * and the smsc911x.c reference driver by SMSC |
0a0c72c9 DM |
8 | * |
9 | * This program is free software; you can redistribute it and/or modify | |
10 | * it under the terms of the GNU General Public License as published by | |
11 | * the Free Software Foundation; either version 2 of the License, or | |
12 | * (at your option) any later version. | |
13 | * | |
14 | * This program is distributed in the hope that it will be useful, | |
15 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
16 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
17 | * GNU General Public License for more details. | |
18 | * | |
19 | * You should have received a copy of the GNU General Public License | |
20 | * along with this program; if not, write to the Free Software | |
21 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA | |
22 | * | |
23 | * Arguments: | |
24 | * watchdog = TX watchdog timeout | |
25 | * tx_fifo_kb = Size of TX FIFO in KB | |
26 | * | |
27 | * History: | |
28 | * 04/16/05 Dustin McIntire Initial version | |
29 | */ | |
30 | static const char version[] = | |
31 | "smc911x.c: v1.0 04-16-2005 by Dustin McIntire <dustin@sensoria.com>\n"; | |
32 | ||
33 | /* Debugging options */ | |
34 | #define ENABLE_SMC_DEBUG_RX 0 | |
35 | #define ENABLE_SMC_DEBUG_TX 0 | |
36 | #define ENABLE_SMC_DEBUG_DMA 0 | |
37 | #define ENABLE_SMC_DEBUG_PKTS 0 | |
38 | #define ENABLE_SMC_DEBUG_MISC 0 | |
39 | #define ENABLE_SMC_DEBUG_FUNC 0 | |
40 | ||
41 | #define SMC_DEBUG_RX ((ENABLE_SMC_DEBUG_RX ? 1 : 0) << 0) | |
42 | #define SMC_DEBUG_TX ((ENABLE_SMC_DEBUG_TX ? 1 : 0) << 1) | |
43 | #define SMC_DEBUG_DMA ((ENABLE_SMC_DEBUG_DMA ? 1 : 0) << 2) | |
44 | #define SMC_DEBUG_PKTS ((ENABLE_SMC_DEBUG_PKTS ? 1 : 0) << 3) | |
45 | #define SMC_DEBUG_MISC ((ENABLE_SMC_DEBUG_MISC ? 1 : 0) << 4) | |
46 | #define SMC_DEBUG_FUNC ((ENABLE_SMC_DEBUG_FUNC ? 1 : 0) << 5) | |
47 | ||
48 | #ifndef SMC_DEBUG | |
49 | #define SMC_DEBUG ( SMC_DEBUG_RX | \ | |
50 | SMC_DEBUG_TX | \ | |
51 | SMC_DEBUG_DMA | \ | |
52 | SMC_DEBUG_PKTS | \ | |
53 | SMC_DEBUG_MISC | \ | |
54 | SMC_DEBUG_FUNC \ | |
55 | ) | |
56 | #endif | |
57 | ||
58 | ||
59 | #include <linux/config.h> | |
60 | #include <linux/init.h> | |
61 | #include <linux/module.h> | |
62 | #include <linux/kernel.h> | |
63 | #include <linux/sched.h> | |
64 | #include <linux/slab.h> | |
65 | #include <linux/delay.h> | |
66 | #include <linux/interrupt.h> | |
67 | #include <linux/errno.h> | |
68 | #include <linux/ioport.h> | |
69 | #include <linux/crc32.h> | |
70 | #include <linux/device.h> | |
71 | #include <linux/platform_device.h> | |
72 | #include <linux/spinlock.h> | |
73 | #include <linux/ethtool.h> | |
74 | #include <linux/mii.h> | |
75 | #include <linux/workqueue.h> | |
76 | ||
77 | #include <linux/netdevice.h> | |
78 | #include <linux/etherdevice.h> | |
79 | #include <linux/skbuff.h> | |
80 | ||
81 | #include <asm/io.h> | |
82 | #include <asm/irq.h> | |
83 | ||
84 | #include "smc911x.h" | |
85 | ||
86 | /* | |
87 | * Transmit timeout, default 5 seconds. | |
88 | */ | |
89 | static int watchdog = 5000; | |
90 | module_param(watchdog, int, 0400); | |
91 | MODULE_PARM_DESC(watchdog, "transmit timeout in milliseconds"); | |
92 | ||
93 | static int tx_fifo_kb=8; | |
94 | module_param(tx_fifo_kb, int, 0400); | |
95 | MODULE_PARM_DESC(tx_fifo_kb,"transmit FIFO size in KB (1<x<15)(default=8)"); | |
96 | ||
97 | MODULE_LICENSE("GPL"); | |
98 | ||
99 | /* | |
100 | * The internal workings of the driver. If you are changing anything | |
101 | * here with the SMC stuff, you should have the datasheet and know | |
102 | * what you are doing. | |
103 | */ | |
104 | #define CARDNAME "smc911x" | |
105 | ||
106 | /* | |
107 | * Use power-down feature of the chip | |
108 | */ | |
109 | #define POWER_DOWN 1 | |
110 | ||
111 | ||
112 | /* store this information for the driver.. */ | |
113 | struct smc911x_local { | |
114 | /* | |
115 | * If I have to wait until the DMA is finished and ready to reload a | |
d5498bef | 116 | * packet, I will store the skbuff here. Then, the DMA will send it |
0a0c72c9 DM |
117 | * out and free it. |
118 | */ | |
119 | struct sk_buff *pending_tx_skb; | |
120 | ||
121 | /* | |
122 | * these are things that the kernel wants me to keep, so users | |
123 | * can find out semi-useless statistics of how well the card is | |
124 | * performing | |
125 | */ | |
126 | struct net_device_stats stats; | |
127 | ||
128 | /* version/revision of the SMC911x chip */ | |
129 | u16 version; | |
130 | u16 revision; | |
131 | ||
132 | /* FIFO sizes */ | |
133 | int tx_fifo_kb; | |
134 | int tx_fifo_size; | |
135 | int rx_fifo_size; | |
136 | int afc_cfg; | |
137 | ||
138 | /* Contains the current active receive/phy mode */ | |
139 | int ctl_rfduplx; | |
140 | int ctl_rspeed; | |
141 | ||
142 | u32 msg_enable; | |
143 | u32 phy_type; | |
144 | struct mii_if_info mii; | |
145 | ||
146 | /* work queue */ | |
147 | struct work_struct phy_configure; | |
148 | int work_pending; | |
149 | ||
150 | int tx_throttle; | |
151 | spinlock_t lock; | |
152 | ||
153 | #ifdef SMC_USE_DMA | |
154 | /* DMA needs the physical address of the chip */ | |
155 | u_long physaddr; | |
156 | int rxdma; | |
157 | int txdma; | |
158 | int rxdma_active; | |
159 | int txdma_active; | |
160 | struct sk_buff *current_rx_skb; | |
161 | struct sk_buff *current_tx_skb; | |
162 | struct device *dev; | |
163 | #endif | |
164 | }; | |
165 | ||
166 | #if SMC_DEBUG > 0 | |
167 | #define DBG(n, args...) \ | |
168 | do { \ | |
169 | if (SMC_DEBUG & (n)) \ | |
170 | printk(args); \ | |
171 | } while (0) | |
172 | ||
173 | #define PRINTK(args...) printk(args) | |
174 | #else | |
175 | #define DBG(n, args...) do { } while (0) | |
176 | #define PRINTK(args...) printk(KERN_DEBUG args) | |
177 | #endif | |
178 | ||
179 | #if SMC_DEBUG_PKTS > 0 | |
180 | static void PRINT_PKT(u_char *buf, int length) | |
181 | { | |
182 | int i; | |
183 | int remainder; | |
184 | int lines; | |
185 | ||
186 | lines = length / 16; | |
187 | remainder = length % 16; | |
188 | ||
189 | for (i = 0; i < lines ; i ++) { | |
190 | int cur; | |
191 | for (cur = 0; cur < 8; cur++) { | |
192 | u_char a, b; | |
193 | a = *buf++; | |
194 | b = *buf++; | |
195 | printk("%02x%02x ", a, b); | |
196 | } | |
197 | printk("\n"); | |
198 | } | |
199 | for (i = 0; i < remainder/2 ; i++) { | |
200 | u_char a, b; | |
201 | a = *buf++; | |
202 | b = *buf++; | |
203 | printk("%02x%02x ", a, b); | |
204 | } | |
205 | printk("\n"); | |
206 | } | |
207 | #else | |
208 | #define PRINT_PKT(x...) do { } while (0) | |
209 | #endif | |
210 | ||
211 | ||
212 | /* this enables an interrupt in the interrupt mask register */ | |
213 | #define SMC_ENABLE_INT(x) do { \ | |
214 | unsigned int __mask; \ | |
215 | unsigned long __flags; \ | |
216 | spin_lock_irqsave(&lp->lock, __flags); \ | |
217 | __mask = SMC_GET_INT_EN(); \ | |
218 | __mask |= (x); \ | |
219 | SMC_SET_INT_EN(__mask); \ | |
220 | spin_unlock_irqrestore(&lp->lock, __flags); \ | |
221 | } while (0) | |
222 | ||
223 | /* this disables an interrupt from the interrupt mask register */ | |
224 | #define SMC_DISABLE_INT(x) do { \ | |
225 | unsigned int __mask; \ | |
226 | unsigned long __flags; \ | |
227 | spin_lock_irqsave(&lp->lock, __flags); \ | |
228 | __mask = SMC_GET_INT_EN(); \ | |
229 | __mask &= ~(x); \ | |
230 | SMC_SET_INT_EN(__mask); \ | |
231 | spin_unlock_irqrestore(&lp->lock, __flags); \ | |
232 | } while (0) | |
233 | ||
234 | /* | |
235 | * this does a soft reset on the device | |
236 | */ | |
237 | static void smc911x_reset(struct net_device *dev) | |
238 | { | |
239 | unsigned long ioaddr = dev->base_addr; | |
240 | struct smc911x_local *lp = netdev_priv(dev); | |
241 | unsigned int reg, timeout=0, resets=1; | |
242 | unsigned long flags; | |
243 | ||
244 | DBG(SMC_DEBUG_FUNC, "%s: --> %s\n", dev->name, __FUNCTION__); | |
245 | ||
246 | /* Take out of PM setting first */ | |
247 | if ((SMC_GET_PMT_CTRL() & PMT_CTRL_READY_) == 0) { | |
248 | /* Write to the bytetest will take out of powerdown */ | |
d5498bef | 249 | SMC_SET_BYTE_TEST(0); |
0a0c72c9 DM |
250 | timeout=10; |
251 | do { | |
252 | udelay(10); | |
253 | reg = SMC_GET_PMT_CTRL() & PMT_CTRL_READY_; | |
254 | } while ( timeout-- && !reg); | |
255 | if (timeout == 0) { | |
256 | PRINTK("%s: smc911x_reset timeout waiting for PM restore\n", dev->name); | |
257 | return; | |
258 | } | |
259 | } | |
260 | ||
261 | /* Disable all interrupts */ | |
262 | spin_lock_irqsave(&lp->lock, flags); | |
263 | SMC_SET_INT_EN(0); | |
264 | spin_unlock_irqrestore(&lp->lock, flags); | |
265 | ||
266 | while (resets--) { | |
267 | SMC_SET_HW_CFG(HW_CFG_SRST_); | |
268 | timeout=10; | |
269 | do { | |
270 | udelay(10); | |
271 | reg = SMC_GET_HW_CFG(); | |
272 | /* If chip indicates reset timeout then try again */ | |
273 | if (reg & HW_CFG_SRST_TO_) { | |
274 | PRINTK("%s: chip reset timeout, retrying...\n", dev->name); | |
275 | resets++; | |
276 | break; | |
277 | } | |
278 | } while ( timeout-- && (reg & HW_CFG_SRST_)); | |
279 | } | |
280 | if (timeout == 0) { | |
281 | PRINTK("%s: smc911x_reset timeout waiting for reset\n", dev->name); | |
282 | return; | |
283 | } | |
284 | ||
285 | /* make sure EEPROM has finished loading before setting GPIO_CFG */ | |
286 | timeout=1000; | |
287 | while ( timeout-- && (SMC_GET_E2P_CMD() & E2P_CMD_EPC_BUSY_)) { | |
288 | udelay(10); | |
289 | } | |
290 | if (timeout == 0){ | |
291 | PRINTK("%s: smc911x_reset timeout waiting for EEPROM busy\n", dev->name); | |
292 | return; | |
293 | } | |
294 | ||
295 | /* Initialize interrupts */ | |
296 | SMC_SET_INT_EN(0); | |
297 | SMC_ACK_INT(-1); | |
298 | ||
299 | /* Reset the FIFO level and flow control settings */ | |
300 | SMC_SET_HW_CFG((lp->tx_fifo_kb & 0xF) << 16); | |
301 | //TODO: Figure out what appropriate pause time is | |
302 | SMC_SET_FLOW(FLOW_FCPT_ | FLOW_FCEN_); | |
303 | SMC_SET_AFC_CFG(lp->afc_cfg); | |
304 | ||
305 | ||
306 | /* Set to LED outputs */ | |
307 | SMC_SET_GPIO_CFG(0x70070000); | |
308 | ||
d5498bef | 309 | /* |
0a0c72c9 | 310 | * Deassert IRQ for 1*10us for edge type interrupts |
d5498bef | 311 | * and drive IRQ pin push-pull |
0a0c72c9 DM |
312 | */ |
313 | SMC_SET_IRQ_CFG( (1 << 24) | INT_CFG_IRQ_EN_ | INT_CFG_IRQ_TYPE_ ); | |
314 | ||
315 | /* clear anything saved */ | |
316 | if (lp->pending_tx_skb != NULL) { | |
317 | dev_kfree_skb (lp->pending_tx_skb); | |
318 | lp->pending_tx_skb = NULL; | |
319 | lp->stats.tx_errors++; | |
320 | lp->stats.tx_aborted_errors++; | |
321 | } | |
322 | } | |
323 | ||
324 | /* | |
325 | * Enable Interrupts, Receive, and Transmit | |
326 | */ | |
327 | static void smc911x_enable(struct net_device *dev) | |
328 | { | |
329 | unsigned long ioaddr = dev->base_addr; | |
330 | struct smc911x_local *lp = netdev_priv(dev); | |
331 | unsigned mask, cfg, cr; | |
332 | unsigned long flags; | |
333 | ||
334 | DBG(SMC_DEBUG_FUNC, "%s: --> %s\n", dev->name, __FUNCTION__); | |
335 | ||
336 | SMC_SET_MAC_ADDR(dev->dev_addr); | |
337 | ||
338 | /* Enable TX */ | |
339 | cfg = SMC_GET_HW_CFG(); | |
340 | cfg &= HW_CFG_TX_FIF_SZ_ | 0xFFF; | |
341 | cfg |= HW_CFG_SF_; | |
342 | SMC_SET_HW_CFG(cfg); | |
343 | SMC_SET_FIFO_TDA(0xFF); | |
344 | /* Update TX stats on every 64 packets received or every 1 sec */ | |
345 | SMC_SET_FIFO_TSL(64); | |
346 | SMC_SET_GPT_CFG(GPT_CFG_TIMER_EN_ | 10000); | |
347 | ||
348 | spin_lock_irqsave(&lp->lock, flags); | |
349 | SMC_GET_MAC_CR(cr); | |
350 | cr |= MAC_CR_TXEN_ | MAC_CR_HBDIS_; | |
351 | SMC_SET_MAC_CR(cr); | |
352 | SMC_SET_TX_CFG(TX_CFG_TX_ON_); | |
353 | spin_unlock_irqrestore(&lp->lock, flags); | |
354 | ||
355 | /* Add 2 byte padding to start of packets */ | |
356 | SMC_SET_RX_CFG((2<<8) & RX_CFG_RXDOFF_); | |
357 | ||
358 | /* Turn on receiver and enable RX */ | |
359 | if (cr & MAC_CR_RXEN_) | |
360 | DBG(SMC_DEBUG_RX, "%s: Receiver already enabled\n", dev->name); | |
361 | ||
362 | spin_lock_irqsave(&lp->lock, flags); | |
363 | SMC_SET_MAC_CR( cr | MAC_CR_RXEN_ ); | |
364 | spin_unlock_irqrestore(&lp->lock, flags); | |
365 | ||
366 | /* Interrupt on every received packet */ | |
367 | SMC_SET_FIFO_RSA(0x01); | |
368 | SMC_SET_FIFO_RSL(0x00); | |
369 | ||
370 | /* now, enable interrupts */ | |
d5498bef JG |
371 | mask = INT_EN_TDFA_EN_ | INT_EN_TSFL_EN_ | INT_EN_RSFL_EN_ | |
372 | INT_EN_GPT_INT_EN_ | INT_EN_RXDFH_INT_EN_ | INT_EN_RXE_EN_ | | |
0a0c72c9 DM |
373 | INT_EN_PHY_INT_EN_; |
374 | if (IS_REV_A(lp->revision)) | |
375 | mask|=INT_EN_RDFL_EN_; | |
376 | else { | |
377 | mask|=INT_EN_RDFO_EN_; | |
378 | } | |
379 | SMC_ENABLE_INT(mask); | |
380 | } | |
381 | ||
382 | /* | |
383 | * this puts the device in an inactive state | |
384 | */ | |
385 | static void smc911x_shutdown(struct net_device *dev) | |
386 | { | |
387 | unsigned long ioaddr = dev->base_addr; | |
388 | struct smc911x_local *lp = netdev_priv(dev); | |
389 | unsigned cr; | |
390 | unsigned long flags; | |
391 | ||
392 | DBG(SMC_DEBUG_FUNC, "%s: --> %s\n", CARDNAME, __FUNCTION__); | |
393 | ||
394 | /* Disable IRQ's */ | |
395 | SMC_SET_INT_EN(0); | |
396 | ||
397 | /* Turn of Rx and TX */ | |
398 | spin_lock_irqsave(&lp->lock, flags); | |
399 | SMC_GET_MAC_CR(cr); | |
400 | cr &= ~(MAC_CR_TXEN_ | MAC_CR_RXEN_ | MAC_CR_HBDIS_); | |
401 | SMC_SET_MAC_CR(cr); | |
402 | SMC_SET_TX_CFG(TX_CFG_STOP_TX_); | |
403 | spin_unlock_irqrestore(&lp->lock, flags); | |
404 | } | |
405 | ||
406 | static inline void smc911x_drop_pkt(struct net_device *dev) | |
d5498bef | 407 | { |
0a0c72c9 DM |
408 | unsigned long ioaddr = dev->base_addr; |
409 | unsigned int fifo_count, timeout, reg; | |
410 | ||
411 | DBG(SMC_DEBUG_FUNC | SMC_DEBUG_RX, "%s: --> %s\n", CARDNAME, __FUNCTION__); | |
d5498bef | 412 | fifo_count = SMC_GET_RX_FIFO_INF() & 0xFFFF; |
0a0c72c9 DM |
413 | if (fifo_count <= 4) { |
414 | /* Manually dump the packet data */ | |
415 | while (fifo_count--) | |
416 | SMC_GET_RX_FIFO(); | |
417 | } else { | |
418 | /* Fast forward through the bad packet */ | |
419 | SMC_SET_RX_DP_CTRL(RX_DP_CTRL_FFWD_BUSY_); | |
420 | timeout=50; | |
421 | do { | |
422 | udelay(10); | |
423 | reg = SMC_GET_RX_DP_CTRL() & RX_DP_CTRL_FFWD_BUSY_; | |
424 | } while ( timeout-- && reg); | |
425 | if (timeout == 0) { | |
426 | PRINTK("%s: timeout waiting for RX fast forward\n", dev->name); | |
427 | } | |
428 | } | |
429 | } | |
430 | ||
431 | /* | |
432 | * This is the procedure to handle the receipt of a packet. | |
433 | * It should be called after checking for packet presence in | |
d5498bef | 434 | * the RX status FIFO. It must be called with the spin lock |
0a0c72c9 DM |
435 | * already held. |
436 | */ | |
437 | static inline void smc911x_rcv(struct net_device *dev) | |
438 | { | |
439 | struct smc911x_local *lp = netdev_priv(dev); | |
440 | unsigned long ioaddr = dev->base_addr; | |
441 | unsigned int pkt_len, status; | |
442 | struct sk_buff *skb; | |
443 | unsigned char *data; | |
444 | ||
d5498bef | 445 | DBG(SMC_DEBUG_FUNC | SMC_DEBUG_RX, "%s: --> %s\n", |
0a0c72c9 DM |
446 | dev->name, __FUNCTION__); |
447 | status = SMC_GET_RX_STS_FIFO(); | |
d5498bef | 448 | DBG(SMC_DEBUG_RX, "%s: Rx pkt len %d status 0x%08x \n", |
0a0c72c9 DM |
449 | dev->name, (status & 0x3fff0000) >> 16, status & 0xc000ffff); |
450 | pkt_len = (status & RX_STS_PKT_LEN_) >> 16; | |
d5498bef | 451 | if (status & RX_STS_ES_) { |
0a0c72c9 DM |
452 | /* Deal with a bad packet */ |
453 | lp->stats.rx_errors++; | |
d5498bef | 454 | if (status & RX_STS_CRC_ERR_) |
0a0c72c9 DM |
455 | lp->stats.rx_crc_errors++; |
456 | else { | |
457 | if (status & RX_STS_LEN_ERR_) | |
458 | lp->stats.rx_length_errors++; | |
d5498bef | 459 | if (status & RX_STS_MCAST_) |
0a0c72c9 DM |
460 | lp->stats.multicast++; |
461 | } | |
462 | /* Remove the bad packet data from the RX FIFO */ | |
463 | smc911x_drop_pkt(dev); | |
464 | } else { | |
465 | /* Receive a valid packet */ | |
466 | /* Alloc a buffer with extra room for DMA alignment */ | |
467 | skb=dev_alloc_skb(pkt_len+32); | |
468 | if (unlikely(skb == NULL)) { | |
469 | PRINTK( "%s: Low memory, rcvd packet dropped.\n", | |
470 | dev->name); | |
471 | lp->stats.rx_dropped++; | |
472 | smc911x_drop_pkt(dev); | |
473 | return; | |
474 | } | |
d5498bef | 475 | /* Align IP header to 32 bits |
0a0c72c9 | 476 | * Note that the device is configured to add a 2 |
d5498bef | 477 | * byte padding to the packet start, so we really |
0a0c72c9 DM |
478 | * want to write to the orignal data pointer */ |
479 | data = skb->data; | |
480 | skb_reserve(skb, 2); | |
481 | skb_put(skb,pkt_len-4); | |
482 | #ifdef SMC_USE_DMA | |
483 | { | |
484 | unsigned int fifo; | |
485 | /* Lower the FIFO threshold if possible */ | |
486 | fifo = SMC_GET_FIFO_INT(); | |
487 | if (fifo & 0xFF) fifo--; | |
488 | DBG(SMC_DEBUG_RX, "%s: Setting RX stat FIFO threshold to %d\n", | |
489 | dev->name, fifo & 0xff); | |
490 | SMC_SET_FIFO_INT(fifo); | |
491 | /* Setup RX DMA */ | |
492 | SMC_SET_RX_CFG(RX_CFG_RX_END_ALGN16_ | ((2<<8) & RX_CFG_RXDOFF_)); | |
493 | lp->rxdma_active = 1; | |
494 | lp->current_rx_skb = skb; | |
495 | SMC_PULL_DATA(data, (pkt_len+2+15) & ~15); | |
496 | /* Packet processing deferred to DMA RX interrupt */ | |
497 | } | |
498 | #else | |
499 | SMC_SET_RX_CFG(RX_CFG_RX_END_ALGN4_ | ((2<<8) & RX_CFG_RXDOFF_)); | |
500 | SMC_PULL_DATA(data, pkt_len+2+3); | |
501 | ||
502 | DBG(SMC_DEBUG_PKTS, "%s: Received packet\n", dev->name,); | |
503 | PRINT_PKT(data, ((pkt_len - 4) <= 64) ? pkt_len - 4 : 64); | |
504 | dev->last_rx = jiffies; | |
505 | skb->dev = dev; | |
506 | skb->protocol = eth_type_trans(skb, dev); | |
507 | netif_rx(skb); | |
508 | lp->stats.rx_packets++; | |
509 | lp->stats.rx_bytes += pkt_len-4; | |
510 | #endif | |
511 | } | |
512 | } | |
513 | ||
514 | /* | |
515 | * This is called to actually send a packet to the chip. | |
516 | */ | |
517 | static void smc911x_hardware_send_pkt(struct net_device *dev) | |
518 | { | |
519 | struct smc911x_local *lp = netdev_priv(dev); | |
520 | unsigned long ioaddr = dev->base_addr; | |
521 | struct sk_buff *skb; | |
522 | unsigned int cmdA, cmdB, len; | |
523 | unsigned char *buf; | |
524 | unsigned long flags; | |
525 | ||
526 | DBG(SMC_DEBUG_FUNC | SMC_DEBUG_TX, "%s: --> %s\n", dev->name, __FUNCTION__); | |
527 | BUG_ON(lp->pending_tx_skb == NULL); | |
528 | ||
529 | skb = lp->pending_tx_skb; | |
530 | lp->pending_tx_skb = NULL; | |
531 | ||
d5498bef JG |
532 | /* cmdA {25:24] data alignment [20:16] start offset [10:0] buffer length */ |
533 | /* cmdB {31:16] pkt tag [10:0] length */ | |
0a0c72c9 DM |
534 | #ifdef SMC_USE_DMA |
535 | /* 16 byte buffer alignment mode */ | |
536 | buf = (char*)((u32)(skb->data) & ~0xF); | |
d5498bef | 537 | len = (skb->len + 0xF + ((u32)skb->data & 0xF)) & ~0xF; |
0a0c72c9 DM |
538 | cmdA = (1<<24) | (((u32)skb->data & 0xF)<<16) | |
539 | TX_CMD_A_INT_FIRST_SEG_ | TX_CMD_A_INT_LAST_SEG_ | | |
540 | skb->len; | |
541 | #else | |
542 | buf = (char*)((u32)skb->data & ~0x3); | |
d5498bef | 543 | len = (skb->len + 3 + ((u32)skb->data & 3)) & ~0x3; |
0a0c72c9 DM |
544 | cmdA = (((u32)skb->data & 0x3) << 16) | |
545 | TX_CMD_A_INT_FIRST_SEG_ | TX_CMD_A_INT_LAST_SEG_ | | |
546 | skb->len; | |
547 | #endif | |
d5498bef | 548 | /* tag is packet length so we can use this in stats update later */ |
0a0c72c9 | 549 | cmdB = (skb->len << 16) | (skb->len & 0x7FF); |
d5498bef | 550 | |
0a0c72c9 DM |
551 | DBG(SMC_DEBUG_TX, "%s: TX PKT LENGTH 0x%04x (%d) BUF 0x%p CMDA 0x%08x CMDB 0x%08x\n", |
552 | dev->name, len, len, buf, cmdA, cmdB); | |
553 | SMC_SET_TX_FIFO(cmdA); | |
554 | SMC_SET_TX_FIFO(cmdB); | |
555 | ||
556 | DBG(SMC_DEBUG_PKTS, "%s: Transmitted packet\n", dev->name); | |
557 | PRINT_PKT(buf, len <= 64 ? len : 64); | |
558 | ||
559 | /* Send pkt via PIO or DMA */ | |
560 | #ifdef SMC_USE_DMA | |
561 | lp->current_tx_skb = skb; | |
562 | SMC_PUSH_DATA(buf, len); | |
563 | /* DMA complete IRQ will free buffer and set jiffies */ | |
564 | #else | |
565 | SMC_PUSH_DATA(buf, len); | |
566 | dev->trans_start = jiffies; | |
567 | dev_kfree_skb(skb); | |
568 | #endif | |
569 | spin_lock_irqsave(&lp->lock, flags); | |
570 | if (!lp->tx_throttle) { | |
571 | netif_wake_queue(dev); | |
572 | } | |
573 | spin_unlock_irqrestore(&lp->lock, flags); | |
574 | SMC_ENABLE_INT(INT_EN_TDFA_EN_ | INT_EN_TSFL_EN_); | |
575 | } | |
576 | ||
577 | /* | |
578 | * Since I am not sure if I will have enough room in the chip's ram | |
579 | * to store the packet, I call this routine which either sends it | |
580 | * now, or set the card to generates an interrupt when ready | |
581 | * for the packet. | |
582 | */ | |
583 | static int smc911x_hard_start_xmit(struct sk_buff *skb, struct net_device *dev) | |
584 | { | |
585 | struct smc911x_local *lp = netdev_priv(dev); | |
586 | unsigned long ioaddr = dev->base_addr; | |
587 | unsigned int free; | |
588 | unsigned long flags; | |
589 | ||
d5498bef | 590 | DBG(SMC_DEBUG_FUNC | SMC_DEBUG_TX, "%s: --> %s\n", |
0a0c72c9 DM |
591 | dev->name, __FUNCTION__); |
592 | ||
593 | BUG_ON(lp->pending_tx_skb != NULL); | |
594 | ||
595 | free = SMC_GET_TX_FIFO_INF() & TX_FIFO_INF_TDFREE_; | |
596 | DBG(SMC_DEBUG_TX, "%s: TX free space %d\n", dev->name, free); | |
597 | ||
598 | /* Turn off the flow when running out of space in FIFO */ | |
599 | if (free <= SMC911X_TX_FIFO_LOW_THRESHOLD) { | |
d5498bef | 600 | DBG(SMC_DEBUG_TX, "%s: Disabling data flow due to low FIFO space (%d)\n", |
0a0c72c9 DM |
601 | dev->name, free); |
602 | spin_lock_irqsave(&lp->lock, flags); | |
603 | /* Reenable when at least 1 packet of size MTU present */ | |
604 | SMC_SET_FIFO_TDA((SMC911X_TX_FIFO_LOW_THRESHOLD)/64); | |
605 | lp->tx_throttle = 1; | |
606 | netif_stop_queue(dev); | |
607 | spin_unlock_irqrestore(&lp->lock, flags); | |
608 | } | |
609 | ||
d5498bef | 610 | /* Drop packets when we run out of space in TX FIFO |
0a0c72c9 | 611 | * Account for overhead required for: |
d5498bef JG |
612 | * |
613 | * Tx command words 8 bytes | |
0a0c72c9 DM |
614 | * Start offset 15 bytes |
615 | * End padding 15 bytes | |
d5498bef | 616 | */ |
0a0c72c9 | 617 | if (unlikely(free < (skb->len + 8 + 15 + 15))) { |
d5498bef | 618 | printk("%s: No Tx free space %d < %d\n", |
0a0c72c9 DM |
619 | dev->name, free, skb->len); |
620 | lp->pending_tx_skb = NULL; | |
621 | lp->stats.tx_errors++; | |
622 | lp->stats.tx_dropped++; | |
623 | dev_kfree_skb(skb); | |
624 | return 0; | |
625 | } | |
d5498bef | 626 | |
0a0c72c9 DM |
627 | #ifdef SMC_USE_DMA |
628 | { | |
629 | /* If the DMA is already running then defer this packet Tx until | |
d5498bef | 630 | * the DMA IRQ starts it |
0a0c72c9 DM |
631 | */ |
632 | spin_lock_irqsave(&lp->lock, flags); | |
633 | if (lp->txdma_active) { | |
634 | DBG(SMC_DEBUG_TX | SMC_DEBUG_DMA, "%s: Tx DMA running, deferring packet\n", dev->name); | |
635 | lp->pending_tx_skb = skb; | |
636 | netif_stop_queue(dev); | |
637 | spin_unlock_irqrestore(&lp->lock, flags); | |
638 | return 0; | |
639 | } else { | |
640 | DBG(SMC_DEBUG_TX | SMC_DEBUG_DMA, "%s: Activating Tx DMA\n", dev->name); | |
641 | lp->txdma_active = 1; | |
642 | } | |
643 | spin_unlock_irqrestore(&lp->lock, flags); | |
644 | } | |
645 | #endif | |
646 | lp->pending_tx_skb = skb; | |
647 | smc911x_hardware_send_pkt(dev); | |
648 | ||
649 | return 0; | |
650 | } | |
651 | ||
652 | /* | |
653 | * This handles a TX status interrupt, which is only called when: | |
654 | * - a TX error occurred, or | |
655 | * - TX of a packet completed. | |
656 | */ | |
657 | static void smc911x_tx(struct net_device *dev) | |
658 | { | |
659 | unsigned long ioaddr = dev->base_addr; | |
660 | struct smc911x_local *lp = netdev_priv(dev); | |
661 | unsigned int tx_status; | |
662 | ||
d5498bef | 663 | DBG(SMC_DEBUG_FUNC | SMC_DEBUG_TX, "%s: --> %s\n", |
0a0c72c9 DM |
664 | dev->name, __FUNCTION__); |
665 | ||
666 | /* Collect the TX status */ | |
667 | while (((SMC_GET_TX_FIFO_INF() & TX_FIFO_INF_TSUSED_) >> 16) != 0) { | |
d5498bef JG |
668 | DBG(SMC_DEBUG_TX, "%s: Tx stat FIFO used 0x%04x\n", |
669 | dev->name, | |
0a0c72c9 DM |
670 | (SMC_GET_TX_FIFO_INF() & TX_FIFO_INF_TSUSED_) >> 16); |
671 | tx_status = SMC_GET_TX_STS_FIFO(); | |
672 | lp->stats.tx_packets++; | |
673 | lp->stats.tx_bytes+=tx_status>>16; | |
d5498bef JG |
674 | DBG(SMC_DEBUG_TX, "%s: Tx FIFO tag 0x%04x status 0x%04x\n", |
675 | dev->name, (tx_status & 0xffff0000) >> 16, | |
0a0c72c9 | 676 | tx_status & 0x0000ffff); |
d5498bef | 677 | /* count Tx errors, but ignore lost carrier errors when in |
0a0c72c9 | 678 | * full-duplex mode */ |
d5498bef | 679 | if ((tx_status & TX_STS_ES_) && !(lp->ctl_rfduplx && |
0a0c72c9 DM |
680 | !(tx_status & 0x00000306))) { |
681 | lp->stats.tx_errors++; | |
682 | } | |
683 | if (tx_status & TX_STS_MANY_COLL_) { | |
684 | lp->stats.collisions+=16; | |
685 | lp->stats.tx_aborted_errors++; | |
686 | } else { | |
687 | lp->stats.collisions+=(tx_status & TX_STS_COLL_CNT_) >> 3; | |
688 | } | |
689 | /* carrier error only has meaning for half-duplex communication */ | |
d5498bef | 690 | if ((tx_status & (TX_STS_LOC_ | TX_STS_NO_CARR_)) && |
0a0c72c9 DM |
691 | !lp->ctl_rfduplx) { |
692 | lp->stats.tx_carrier_errors++; | |
d5498bef | 693 | } |
0a0c72c9 DM |
694 | if (tx_status & TX_STS_LATE_COLL_) { |
695 | lp->stats.collisions++; | |
696 | lp->stats.tx_aborted_errors++; | |
697 | } | |
698 | } | |
699 | } | |
700 | ||
701 | ||
702 | /*---PHY CONTROL AND CONFIGURATION-----------------------------------------*/ | |
703 | /* | |
704 | * Reads a register from the MII Management serial interface | |
705 | */ | |
706 | ||
707 | static int smc911x_phy_read(struct net_device *dev, int phyaddr, int phyreg) | |
708 | { | |
709 | unsigned long ioaddr = dev->base_addr; | |
710 | unsigned int phydata; | |
711 | ||
712 | SMC_GET_MII(phyreg, phyaddr, phydata); | |
713 | ||
714 | DBG(SMC_DEBUG_MISC, "%s: phyaddr=0x%x, phyreg=0x%02x, phydata=0x%04x\n", | |
715 | __FUNCTION__, phyaddr, phyreg, phydata); | |
716 | return phydata; | |
717 | } | |
718 | ||
719 | ||
720 | /* | |
721 | * Writes a register to the MII Management serial interface | |
722 | */ | |
723 | static void smc911x_phy_write(struct net_device *dev, int phyaddr, int phyreg, | |
724 | int phydata) | |
725 | { | |
726 | unsigned long ioaddr = dev->base_addr; | |
727 | ||
728 | DBG(SMC_DEBUG_MISC, "%s: phyaddr=0x%x, phyreg=0x%x, phydata=0x%x\n", | |
729 | __FUNCTION__, phyaddr, phyreg, phydata); | |
730 | ||
731 | SMC_SET_MII(phyreg, phyaddr, phydata); | |
732 | } | |
733 | ||
734 | /* | |
735 | * Finds and reports the PHY address (115 and 117 have external | |
736 | * PHY interface 118 has internal only | |
737 | */ | |
738 | static void smc911x_phy_detect(struct net_device *dev) | |
739 | { | |
740 | unsigned long ioaddr = dev->base_addr; | |
741 | struct smc911x_local *lp = netdev_priv(dev); | |
742 | int phyaddr; | |
743 | unsigned int cfg, id1, id2; | |
744 | ||
745 | DBG(SMC_DEBUG_FUNC, "%s: --> %s\n", dev->name, __FUNCTION__); | |
746 | ||
747 | lp->phy_type = 0; | |
748 | ||
749 | /* | |
750 | * Scan all 32 PHY addresses if necessary, starting at | |
751 | * PHY#1 to PHY#31, and then PHY#0 last. | |
752 | */ | |
753 | switch(lp->version) { | |
754 | case 0x115: | |
755 | case 0x117: | |
d5498bef | 756 | cfg = SMC_GET_HW_CFG(); |
0a0c72c9 DM |
757 | if (cfg & HW_CFG_EXT_PHY_DET_) { |
758 | cfg &= ~HW_CFG_PHY_CLK_SEL_; | |
759 | cfg |= HW_CFG_PHY_CLK_SEL_CLK_DIS_; | |
760 | SMC_SET_HW_CFG(cfg); | |
761 | udelay(10); /* Wait for clocks to stop */ | |
762 | ||
763 | cfg |= HW_CFG_EXT_PHY_EN_; | |
764 | SMC_SET_HW_CFG(cfg); | |
765 | udelay(10); /* Wait for clocks to stop */ | |
766 | ||
767 | cfg &= ~HW_CFG_PHY_CLK_SEL_; | |
768 | cfg |= HW_CFG_PHY_CLK_SEL_EXT_PHY_; | |
769 | SMC_SET_HW_CFG(cfg); | |
770 | udelay(10); /* Wait for clocks to stop */ | |
771 | ||
772 | cfg |= HW_CFG_SMI_SEL_; | |
773 | SMC_SET_HW_CFG(cfg); | |
774 | ||
775 | for (phyaddr = 1; phyaddr < 32; ++phyaddr) { | |
776 | ||
777 | /* Read the PHY identifiers */ | |
778 | SMC_GET_PHY_ID1(phyaddr & 31, id1); | |
779 | SMC_GET_PHY_ID2(phyaddr & 31, id2); | |
780 | ||
781 | /* Make sure it is a valid identifier */ | |
d5498bef JG |
782 | if (id1 != 0x0000 && id1 != 0xffff && |
783 | id1 != 0x8000 && id2 != 0x0000 && | |
0a0c72c9 DM |
784 | id2 != 0xffff && id2 != 0x8000) { |
785 | /* Save the PHY's address */ | |
786 | lp->mii.phy_id = phyaddr & 31; | |
787 | lp->phy_type = id1 << 16 | id2; | |
788 | break; | |
789 | } | |
790 | } | |
791 | } | |
792 | default: | |
793 | /* Internal media only */ | |
794 | SMC_GET_PHY_ID1(1, id1); | |
795 | SMC_GET_PHY_ID2(1, id2); | |
796 | /* Save the PHY's address */ | |
797 | lp->mii.phy_id = 1; | |
798 | lp->phy_type = id1 << 16 | id2; | |
799 | } | |
800 | ||
801 | DBG(SMC_DEBUG_MISC, "%s: phy_id1=0x%x, phy_id2=0x%x phyaddr=0x%d\n", | |
802 | dev->name, id1, id2, lp->mii.phy_id); | |
803 | } | |
804 | ||
805 | /* | |
806 | * Sets the PHY to a configuration as determined by the user. | |
807 | * Called with spin_lock held. | |
808 | */ | |
809 | static int smc911x_phy_fixed(struct net_device *dev) | |
810 | { | |
811 | struct smc911x_local *lp = netdev_priv(dev); | |
812 | unsigned long ioaddr = dev->base_addr; | |
813 | int phyaddr = lp->mii.phy_id; | |
814 | int bmcr; | |
815 | ||
816 | DBG(SMC_DEBUG_FUNC, "%s: --> %s\n", dev->name, __FUNCTION__); | |
817 | ||
818 | /* Enter Link Disable state */ | |
819 | SMC_GET_PHY_BMCR(phyaddr, bmcr); | |
820 | bmcr |= BMCR_PDOWN; | |
821 | SMC_SET_PHY_BMCR(phyaddr, bmcr); | |
822 | ||
823 | /* | |
824 | * Set our fixed capabilities | |
825 | * Disable auto-negotiation | |
826 | */ | |
827 | bmcr &= ~BMCR_ANENABLE; | |
828 | if (lp->ctl_rfduplx) | |
829 | bmcr |= BMCR_FULLDPLX; | |
830 | ||
831 | if (lp->ctl_rspeed == 100) | |
832 | bmcr |= BMCR_SPEED100; | |
833 | ||
834 | /* Write our capabilities to the phy control register */ | |
835 | SMC_SET_PHY_BMCR(phyaddr, bmcr); | |
836 | ||
837 | /* Re-Configure the Receive/Phy Control register */ | |
838 | bmcr &= ~BMCR_PDOWN; | |
839 | SMC_SET_PHY_BMCR(phyaddr, bmcr); | |
840 | ||
841 | return 1; | |
842 | } | |
843 | ||
844 | /* | |
845 | * smc911x_phy_reset - reset the phy | |
846 | * @dev: net device | |
847 | * @phy: phy address | |
848 | * | |
849 | * Issue a software reset for the specified PHY and | |
850 | * wait up to 100ms for the reset to complete. We should | |
851 | * not access the PHY for 50ms after issuing the reset. | |
852 | * | |
853 | * The time to wait appears to be dependent on the PHY. | |
854 | * | |
855 | */ | |
856 | static int smc911x_phy_reset(struct net_device *dev, int phy) | |
857 | { | |
858 | struct smc911x_local *lp = netdev_priv(dev); | |
859 | unsigned long ioaddr = dev->base_addr; | |
860 | int timeout; | |
861 | unsigned long flags; | |
862 | unsigned int reg; | |
863 | ||
864 | DBG(SMC_DEBUG_FUNC, "%s: --> %s()\n", dev->name, __FUNCTION__); | |
865 | ||
866 | spin_lock_irqsave(&lp->lock, flags); | |
867 | reg = SMC_GET_PMT_CTRL(); | |
868 | reg &= ~0xfffff030; | |
869 | reg |= PMT_CTRL_PHY_RST_; | |
870 | SMC_SET_PMT_CTRL(reg); | |
871 | spin_unlock_irqrestore(&lp->lock, flags); | |
872 | for (timeout = 2; timeout; timeout--) { | |
873 | msleep(50); | |
874 | spin_lock_irqsave(&lp->lock, flags); | |
875 | reg = SMC_GET_PMT_CTRL(); | |
876 | spin_unlock_irqrestore(&lp->lock, flags); | |
877 | if (!(reg & PMT_CTRL_PHY_RST_)) { | |
d5498bef | 878 | /* extra delay required because the phy may |
0a0c72c9 | 879 | * not be completed with its reset |
d5498bef | 880 | * when PHY_BCR_RESET_ is cleared. 256us |
0a0c72c9 DM |
881 | * should suffice, but use 500us to be safe |
882 | */ | |
883 | udelay(500); | |
884 | break; | |
885 | } | |
886 | } | |
887 | ||
888 | return reg & PMT_CTRL_PHY_RST_; | |
889 | } | |
890 | ||
891 | /* | |
892 | * smc911x_phy_powerdown - powerdown phy | |
893 | * @dev: net device | |
894 | * @phy: phy address | |
895 | * | |
896 | * Power down the specified PHY | |
897 | */ | |
898 | static void smc911x_phy_powerdown(struct net_device *dev, int phy) | |
899 | { | |
900 | unsigned long ioaddr = dev->base_addr; | |
901 | unsigned int bmcr; | |
902 | ||
903 | /* Enter Link Disable state */ | |
904 | SMC_GET_PHY_BMCR(phy, bmcr); | |
905 | bmcr |= BMCR_PDOWN; | |
906 | SMC_SET_PHY_BMCR(phy, bmcr); | |
907 | } | |
908 | ||
909 | /* | |
910 | * smc911x_phy_check_media - check the media status and adjust BMCR | |
911 | * @dev: net device | |
912 | * @init: set true for initialisation | |
913 | * | |
914 | * Select duplex mode depending on negotiation state. This | |
915 | * also updates our carrier state. | |
916 | */ | |
917 | static void smc911x_phy_check_media(struct net_device *dev, int init) | |
918 | { | |
919 | struct smc911x_local *lp = netdev_priv(dev); | |
920 | unsigned long ioaddr = dev->base_addr; | |
921 | int phyaddr = lp->mii.phy_id; | |
922 | unsigned int bmcr, cr; | |
923 | ||
924 | DBG(SMC_DEBUG_FUNC, "%s: --> %s\n", dev->name, __FUNCTION__); | |
925 | ||
926 | if (mii_check_media(&lp->mii, netif_msg_link(lp), init)) { | |
927 | /* duplex state has changed */ | |
928 | SMC_GET_PHY_BMCR(phyaddr, bmcr); | |
929 | SMC_GET_MAC_CR(cr); | |
930 | if (lp->mii.full_duplex) { | |
931 | DBG(SMC_DEBUG_MISC, "%s: Configuring for full-duplex mode\n", dev->name); | |
932 | bmcr |= BMCR_FULLDPLX; | |
933 | cr |= MAC_CR_RCVOWN_; | |
934 | } else { | |
935 | DBG(SMC_DEBUG_MISC, "%s: Configuring for half-duplex mode\n", dev->name); | |
936 | bmcr &= ~BMCR_FULLDPLX; | |
937 | cr &= ~MAC_CR_RCVOWN_; | |
938 | } | |
939 | SMC_SET_PHY_BMCR(phyaddr, bmcr); | |
940 | SMC_SET_MAC_CR(cr); | |
941 | } | |
942 | } | |
943 | ||
944 | /* | |
945 | * Configures the specified PHY through the MII management interface | |
946 | * using Autonegotiation. | |
947 | * Calls smc911x_phy_fixed() if the user has requested a certain config. | |
948 | * If RPC ANEG bit is set, the media selection is dependent purely on | |
949 | * the selection by the MII (either in the MII BMCR reg or the result | |
950 | * of autonegotiation.) If the RPC ANEG bit is cleared, the selection | |
951 | * is controlled by the RPC SPEED and RPC DPLX bits. | |
952 | */ | |
953 | static void smc911x_phy_configure(void *data) | |
954 | { | |
955 | struct net_device *dev = data; | |
956 | struct smc911x_local *lp = netdev_priv(dev); | |
957 | unsigned long ioaddr = dev->base_addr; | |
958 | int phyaddr = lp->mii.phy_id; | |
959 | int my_phy_caps; /* My PHY capabilities */ | |
960 | int my_ad_caps; /* My Advertised capabilities */ | |
961 | int status; | |
962 | unsigned long flags; | |
963 | ||
964 | DBG(SMC_DEBUG_FUNC, "%s: --> %s()\n", dev->name, __FUNCTION__); | |
965 | ||
966 | /* | |
967 | * We should not be called if phy_type is zero. | |
968 | */ | |
969 | if (lp->phy_type == 0) | |
970 | goto smc911x_phy_configure_exit; | |
971 | ||
972 | if (smc911x_phy_reset(dev, phyaddr)) { | |
973 | printk("%s: PHY reset timed out\n", dev->name); | |
974 | goto smc911x_phy_configure_exit; | |
975 | } | |
976 | spin_lock_irqsave(&lp->lock, flags); | |
977 | ||
978 | /* | |
979 | * Enable PHY Interrupts (for register 18) | |
980 | * Interrupts listed here are enabled | |
981 | */ | |
982 | SMC_SET_PHY_INT_MASK(phyaddr, PHY_INT_MASK_ENERGY_ON_ | | |
983 | PHY_INT_MASK_ANEG_COMP_ | PHY_INT_MASK_REMOTE_FAULT_ | | |
984 | PHY_INT_MASK_LINK_DOWN_); | |
985 | ||
986 | /* If the user requested no auto neg, then go set his request */ | |
987 | if (lp->mii.force_media) { | |
988 | smc911x_phy_fixed(dev); | |
989 | goto smc911x_phy_configure_exit; | |
990 | } | |
991 | ||
992 | /* Copy our capabilities from MII_BMSR to MII_ADVERTISE */ | |
993 | SMC_GET_PHY_BMSR(phyaddr, my_phy_caps); | |
994 | if (!(my_phy_caps & BMSR_ANEGCAPABLE)) { | |
995 | printk(KERN_INFO "Auto negotiation NOT supported\n"); | |
996 | smc911x_phy_fixed(dev); | |
997 | goto smc911x_phy_configure_exit; | |
998 | } | |
999 | ||
1000 | /* CSMA capable w/ both pauses */ | |
1001 | my_ad_caps = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM; | |
1002 | ||
1003 | if (my_phy_caps & BMSR_100BASE4) | |
1004 | my_ad_caps |= ADVERTISE_100BASE4; | |
1005 | if (my_phy_caps & BMSR_100FULL) | |
1006 | my_ad_caps |= ADVERTISE_100FULL; | |
1007 | if (my_phy_caps & BMSR_100HALF) | |
1008 | my_ad_caps |= ADVERTISE_100HALF; | |
1009 | if (my_phy_caps & BMSR_10FULL) | |
1010 | my_ad_caps |= ADVERTISE_10FULL; | |
1011 | if (my_phy_caps & BMSR_10HALF) | |
1012 | my_ad_caps |= ADVERTISE_10HALF; | |
1013 | ||
1014 | /* Disable capabilities not selected by our user */ | |
1015 | if (lp->ctl_rspeed != 100) | |
1016 | my_ad_caps &= ~(ADVERTISE_100BASE4|ADVERTISE_100FULL|ADVERTISE_100HALF); | |
1017 | ||
1018 | if (!lp->ctl_rfduplx) | |
1019 | my_ad_caps &= ~(ADVERTISE_100FULL|ADVERTISE_10FULL); | |
1020 | ||
1021 | /* Update our Auto-Neg Advertisement Register */ | |
1022 | SMC_SET_PHY_MII_ADV(phyaddr, my_ad_caps); | |
1023 | lp->mii.advertising = my_ad_caps; | |
1024 | ||
1025 | /* | |
1026 | * Read the register back. Without this, it appears that when | |
1027 | * auto-negotiation is restarted, sometimes it isn't ready and | |
1028 | * the link does not come up. | |
1029 | */ | |
1030 | udelay(10); | |
1031 | SMC_GET_PHY_MII_ADV(phyaddr, status); | |
1032 | ||
1033 | DBG(SMC_DEBUG_MISC, "%s: phy caps=0x%04x\n", dev->name, my_phy_caps); | |
1034 | DBG(SMC_DEBUG_MISC, "%s: phy advertised caps=0x%04x\n", dev->name, my_ad_caps); | |
1035 | ||
1036 | /* Restart auto-negotiation process in order to advertise my caps */ | |
1037 | SMC_SET_PHY_BMCR(phyaddr, BMCR_ANENABLE | BMCR_ANRESTART); | |
1038 | ||
1039 | smc911x_phy_check_media(dev, 1); | |
1040 | ||
1041 | smc911x_phy_configure_exit: | |
1042 | spin_unlock_irqrestore(&lp->lock, flags); | |
1043 | lp->work_pending = 0; | |
1044 | } | |
1045 | ||
1046 | /* | |
1047 | * smc911x_phy_interrupt | |
1048 | * | |
1049 | * Purpose: Handle interrupts relating to PHY register 18. This is | |
1050 | * called from the "hard" interrupt handler under our private spinlock. | |
1051 | */ | |
1052 | static void smc911x_phy_interrupt(struct net_device *dev) | |
1053 | { | |
1054 | struct smc911x_local *lp = netdev_priv(dev); | |
1055 | unsigned long ioaddr = dev->base_addr; | |
1056 | int phyaddr = lp->mii.phy_id; | |
1057 | int status; | |
1058 | ||
1059 | DBG(SMC_DEBUG_FUNC, "%s: --> %s\n", dev->name, __FUNCTION__); | |
1060 | ||
1061 | if (lp->phy_type == 0) | |
1062 | return; | |
1063 | ||
1064 | smc911x_phy_check_media(dev, 0); | |
1065 | /* read to clear status bits */ | |
1066 | SMC_GET_PHY_INT_SRC(phyaddr,status); | |
d5498bef | 1067 | DBG(SMC_DEBUG_MISC, "%s: PHY interrupt status 0x%04x\n", |
0a0c72c9 | 1068 | dev->name, status & 0xffff); |
d5498bef | 1069 | DBG(SMC_DEBUG_MISC, "%s: AFC_CFG 0x%08x\n", |
0a0c72c9 DM |
1070 | dev->name, SMC_GET_AFC_CFG()); |
1071 | } | |
1072 | ||
1073 | /*--- END PHY CONTROL AND CONFIGURATION-------------------------------------*/ | |
1074 | ||
1075 | /* | |
1076 | * This is the main routine of the driver, to handle the device when | |
1077 | * it needs some attention. | |
1078 | */ | |
1079 | static irqreturn_t smc911x_interrupt(int irq, void *dev_id, struct pt_regs *regs) | |
1080 | { | |
1081 | struct net_device *dev = dev_id; | |
1082 | unsigned long ioaddr = dev->base_addr; | |
1083 | struct smc911x_local *lp = netdev_priv(dev); | |
1084 | unsigned int status, mask, timeout; | |
1085 | unsigned int rx_overrun=0, cr, pkts; | |
1086 | unsigned long flags; | |
1087 | ||
1088 | DBG(SMC_DEBUG_FUNC, "%s: --> %s\n", dev->name, __FUNCTION__); | |
1089 | ||
1090 | spin_lock_irqsave(&lp->lock, flags); | |
1091 | ||
1092 | /* Spurious interrupt check */ | |
1093 | if ((SMC_GET_IRQ_CFG() & (INT_CFG_IRQ_INT_ | INT_CFG_IRQ_EN_)) != | |
1094 | (INT_CFG_IRQ_INT_ | INT_CFG_IRQ_EN_)) { | |
1095 | return IRQ_NONE; | |
1096 | } | |
1097 | ||
1098 | mask = SMC_GET_INT_EN(); | |
1099 | SMC_SET_INT_EN(0); | |
1100 | ||
1101 | /* set a timeout value, so I don't stay here forever */ | |
1102 | timeout = 8; | |
1103 | ||
1104 | ||
1105 | do { | |
1106 | status = SMC_GET_INT(); | |
1107 | ||
1108 | DBG(SMC_DEBUG_MISC, "%s: INT 0x%08x MASK 0x%08x OUTSIDE MASK 0x%08x\n", | |
1109 | dev->name, status, mask, status & ~mask); | |
1110 | ||
1111 | status &= mask; | |
1112 | if (!status) | |
1113 | break; | |
1114 | ||
1115 | /* Handle SW interrupt condition */ | |
1116 | if (status & INT_STS_SW_INT_) { | |
1117 | SMC_ACK_INT(INT_STS_SW_INT_); | |
1118 | mask &= ~INT_EN_SW_INT_EN_; | |
1119 | } | |
1120 | /* Handle various error conditions */ | |
1121 | if (status & INT_STS_RXE_) { | |
1122 | SMC_ACK_INT(INT_STS_RXE_); | |
1123 | lp->stats.rx_errors++; | |
d5498bef | 1124 | } |
0a0c72c9 DM |
1125 | if (status & INT_STS_RXDFH_INT_) { |
1126 | SMC_ACK_INT(INT_STS_RXDFH_INT_); | |
1127 | lp->stats.rx_dropped+=SMC_GET_RX_DROP(); | |
1128 | } | |
1129 | /* Undocumented interrupt-what is the right thing to do here? */ | |
1130 | if (status & INT_STS_RXDF_INT_) { | |
1131 | SMC_ACK_INT(INT_STS_RXDF_INT_); | |
1132 | } | |
1133 | ||
1134 | /* Rx Data FIFO exceeds set level */ | |
1135 | if (status & INT_STS_RDFL_) { | |
1136 | if (IS_REV_A(lp->revision)) { | |
1137 | rx_overrun=1; | |
1138 | SMC_GET_MAC_CR(cr); | |
1139 | cr &= ~MAC_CR_RXEN_; | |
1140 | SMC_SET_MAC_CR(cr); | |
1141 | DBG(SMC_DEBUG_RX, "%s: RX overrun\n", dev->name); | |
1142 | lp->stats.rx_errors++; | |
1143 | lp->stats.rx_fifo_errors++; | |
1144 | } | |
1145 | SMC_ACK_INT(INT_STS_RDFL_); | |
1146 | } | |
1147 | if (status & INT_STS_RDFO_) { | |
1148 | if (!IS_REV_A(lp->revision)) { | |
1149 | SMC_GET_MAC_CR(cr); | |
1150 | cr &= ~MAC_CR_RXEN_; | |
1151 | SMC_SET_MAC_CR(cr); | |
1152 | rx_overrun=1; | |
1153 | DBG(SMC_DEBUG_RX, "%s: RX overrun\n", dev->name); | |
1154 | lp->stats.rx_errors++; | |
1155 | lp->stats.rx_fifo_errors++; | |
1156 | } | |
1157 | SMC_ACK_INT(INT_STS_RDFO_); | |
1158 | } | |
1159 | /* Handle receive condition */ | |
1160 | if ((status & INT_STS_RSFL_) || rx_overrun) { | |
1161 | unsigned int fifo; | |
1162 | DBG(SMC_DEBUG_RX, "%s: RX irq\n", dev->name); | |
d5498bef JG |
1163 | fifo = SMC_GET_RX_FIFO_INF(); |
1164 | pkts = (fifo & RX_FIFO_INF_RXSUSED_) >> 16; | |
1165 | DBG(SMC_DEBUG_RX, "%s: Rx FIFO pkts %d, bytes %d\n", | |
0a0c72c9 DM |
1166 | dev->name, pkts, fifo & 0xFFFF ); |
1167 | if (pkts != 0) { | |
1168 | #ifdef SMC_USE_DMA | |
1169 | unsigned int fifo; | |
1170 | if (lp->rxdma_active){ | |
d5498bef | 1171 | DBG(SMC_DEBUG_RX | SMC_DEBUG_DMA, |
0a0c72c9 DM |
1172 | "%s: RX DMA active\n", dev->name); |
1173 | /* The DMA is already running so up the IRQ threshold */ | |
1174 | fifo = SMC_GET_FIFO_INT() & ~0xFF; | |
1175 | fifo |= pkts & 0xFF; | |
d5498bef | 1176 | DBG(SMC_DEBUG_RX, |
0a0c72c9 DM |
1177 | "%s: Setting RX stat FIFO threshold to %d\n", |
1178 | dev->name, fifo & 0xff); | |
1179 | SMC_SET_FIFO_INT(fifo); | |
1180 | } else | |
1181 | #endif | |
1182 | smc911x_rcv(dev); | |
1183 | } | |
1184 | SMC_ACK_INT(INT_STS_RSFL_); | |
1185 | } | |
1186 | /* Handle transmit FIFO available */ | |
1187 | if (status & INT_STS_TDFA_) { | |
1188 | DBG(SMC_DEBUG_TX, "%s: TX data FIFO space available irq\n", dev->name); | |
1189 | SMC_SET_FIFO_TDA(0xFF); | |
1190 | lp->tx_throttle = 0; | |
1191 | #ifdef SMC_USE_DMA | |
1192 | if (!lp->txdma_active) | |
1193 | #endif | |
1194 | netif_wake_queue(dev); | |
1195 | SMC_ACK_INT(INT_STS_TDFA_); | |
1196 | } | |
1197 | /* Handle transmit done condition */ | |
1198 | #if 1 | |
1199 | if (status & (INT_STS_TSFL_ | INT_STS_GPT_INT_)) { | |
d5498bef JG |
1200 | DBG(SMC_DEBUG_TX | SMC_DEBUG_MISC, |
1201 | "%s: Tx stat FIFO limit (%d) /GPT irq\n", | |
0a0c72c9 DM |
1202 | dev->name, (SMC_GET_FIFO_INT() & 0x00ff0000) >> 16); |
1203 | smc911x_tx(dev); | |
1204 | SMC_SET_GPT_CFG(GPT_CFG_TIMER_EN_ | 10000); | |
1205 | SMC_ACK_INT(INT_STS_TSFL_); | |
1206 | SMC_ACK_INT(INT_STS_TSFL_ | INT_STS_GPT_INT_); | |
1207 | } | |
1208 | #else | |
1209 | if (status & INT_STS_TSFL_) { | |
1210 | DBG(SMC_DEBUG_TX, "%s: TX status FIFO limit (%d) irq \n", dev->name, ); | |
1211 | smc911x_tx(dev); | |
1212 | SMC_ACK_INT(INT_STS_TSFL_); | |
1213 | } | |
1214 | ||
1215 | if (status & INT_STS_GPT_INT_) { | |
d5498bef JG |
1216 | DBG(SMC_DEBUG_RX, "%s: IRQ_CFG 0x%08x FIFO_INT 0x%08x RX_CFG 0x%08x\n", |
1217 | dev->name, | |
1218 | SMC_GET_IRQ_CFG(), | |
1219 | SMC_GET_FIFO_INT(), | |
0a0c72c9 DM |
1220 | SMC_GET_RX_CFG()); |
1221 | DBG(SMC_DEBUG_RX, "%s: Rx Stat FIFO Used 0x%02x " | |
1222 | "Data FIFO Used 0x%04x Stat FIFO 0x%08x\n", | |
d5498bef JG |
1223 | dev->name, |
1224 | (SMC_GET_RX_FIFO_INF() & 0x00ff0000) >> 16, | |
1225 | SMC_GET_RX_FIFO_INF() & 0xffff, | |
0a0c72c9 DM |
1226 | SMC_GET_RX_STS_FIFO_PEEK()); |
1227 | SMC_SET_GPT_CFG(GPT_CFG_TIMER_EN_ | 10000); | |
1228 | SMC_ACK_INT(INT_STS_GPT_INT_); | |
1229 | } | |
1230 | #endif | |
1231 | ||
1232 | /* Handle PHY interupt condition */ | |
1233 | if (status & INT_STS_PHY_INT_) { | |
1234 | DBG(SMC_DEBUG_MISC, "%s: PHY irq\n", dev->name); | |
1235 | smc911x_phy_interrupt(dev); | |
1236 | SMC_ACK_INT(INT_STS_PHY_INT_); | |
1237 | } | |
1238 | } while (--timeout); | |
1239 | ||
1240 | /* restore mask state */ | |
1241 | SMC_SET_INT_EN(mask); | |
1242 | ||
d5498bef | 1243 | DBG(SMC_DEBUG_MISC, "%s: Interrupt done (%d loops)\n", |
0a0c72c9 DM |
1244 | dev->name, 8-timeout); |
1245 | ||
1246 | spin_unlock_irqrestore(&lp->lock, flags); | |
1247 | ||
1248 | DBG(3, "%s: Interrupt done (%d loops)\n", dev->name, 8-timeout); | |
1249 | ||
1250 | return IRQ_HANDLED; | |
1251 | } | |
1252 | ||
1253 | #ifdef SMC_USE_DMA | |
1254 | static void | |
1255 | smc911x_tx_dma_irq(int dma, void *data, struct pt_regs *regs) | |
1256 | { | |
1257 | struct net_device *dev = (struct net_device *)data; | |
1258 | struct smc911x_local *lp = netdev_priv(dev); | |
1259 | struct sk_buff *skb = lp->current_tx_skb; | |
1260 | unsigned long flags; | |
1261 | ||
1262 | DBG(SMC_DEBUG_FUNC, "%s: --> %s\n", dev->name, __FUNCTION__); | |
1263 | ||
1264 | DBG(SMC_DEBUG_TX | SMC_DEBUG_DMA, "%s: TX DMA irq handler\n", dev->name); | |
1265 | /* Clear the DMA interrupt sources */ | |
1266 | SMC_DMA_ACK_IRQ(dev, dma); | |
1267 | BUG_ON(skb == NULL); | |
1268 | dma_unmap_single(NULL, tx_dmabuf, tx_dmalen, DMA_TO_DEVICE); | |
1269 | dev->trans_start = jiffies; | |
1270 | dev_kfree_skb_irq(skb); | |
1271 | lp->current_tx_skb = NULL; | |
1272 | if (lp->pending_tx_skb != NULL) | |
1273 | smc911x_hardware_send_pkt(dev); | |
1274 | else { | |
d5498bef | 1275 | DBG(SMC_DEBUG_TX | SMC_DEBUG_DMA, |
0a0c72c9 DM |
1276 | "%s: No pending Tx packets. DMA disabled\n", dev->name); |
1277 | spin_lock_irqsave(&lp->lock, flags); | |
1278 | lp->txdma_active = 0; | |
1279 | if (!lp->tx_throttle) { | |
1280 | netif_wake_queue(dev); | |
1281 | } | |
1282 | spin_unlock_irqrestore(&lp->lock, flags); | |
1283 | } | |
1284 | ||
d5498bef | 1285 | DBG(SMC_DEBUG_TX | SMC_DEBUG_DMA, |
0a0c72c9 DM |
1286 | "%s: TX DMA irq completed\n", dev->name); |
1287 | } | |
1288 | static void | |
1289 | smc911x_rx_dma_irq(int dma, void *data, struct pt_regs *regs) | |
1290 | { | |
1291 | struct net_device *dev = (struct net_device *)data; | |
1292 | unsigned long ioaddr = dev->base_addr; | |
1293 | struct smc911x_local *lp = netdev_priv(dev); | |
1294 | struct sk_buff *skb = lp->current_rx_skb; | |
1295 | unsigned long flags; | |
1296 | unsigned int pkts; | |
1297 | ||
1298 | DBG(SMC_DEBUG_FUNC, "%s: --> %s\n", dev->name, __FUNCTION__); | |
1299 | DBG(SMC_DEBUG_RX | SMC_DEBUG_DMA, "%s: RX DMA irq handler\n", dev->name); | |
1300 | /* Clear the DMA interrupt sources */ | |
1301 | SMC_DMA_ACK_IRQ(dev, dma); | |
1302 | dma_unmap_single(NULL, rx_dmabuf, rx_dmalen, DMA_FROM_DEVICE); | |
1303 | BUG_ON(skb == NULL); | |
1304 | lp->current_rx_skb = NULL; | |
1305 | PRINT_PKT(skb->data, skb->len); | |
1306 | dev->last_rx = jiffies; | |
1307 | skb->dev = dev; | |
1308 | skb->protocol = eth_type_trans(skb, dev); | |
1309 | netif_rx(skb); | |
1310 | lp->stats.rx_packets++; | |
1311 | lp->stats.rx_bytes += skb->len; | |
1312 | ||
1313 | spin_lock_irqsave(&lp->lock, flags); | |
d5498bef | 1314 | pkts = (SMC_GET_RX_FIFO_INF() & RX_FIFO_INF_RXSUSED_) >> 16; |
0a0c72c9 DM |
1315 | if (pkts != 0) { |
1316 | smc911x_rcv(dev); | |
1317 | }else { | |
1318 | lp->rxdma_active = 0; | |
1319 | } | |
1320 | spin_unlock_irqrestore(&lp->lock, flags); | |
d5498bef JG |
1321 | DBG(SMC_DEBUG_RX | SMC_DEBUG_DMA, |
1322 | "%s: RX DMA irq completed. DMA RX FIFO PKTS %d\n", | |
0a0c72c9 DM |
1323 | dev->name, pkts); |
1324 | } | |
1325 | #endif /* SMC_USE_DMA */ | |
1326 | ||
1327 | #ifdef CONFIG_NET_POLL_CONTROLLER | |
1328 | /* | |
1329 | * Polling receive - used by netconsole and other diagnostic tools | |
1330 | * to allow network i/o with interrupts disabled. | |
1331 | */ | |
1332 | static void smc911x_poll_controller(struct net_device *dev) | |
1333 | { | |
1334 | disable_irq(dev->irq); | |
1335 | smc911x_interrupt(dev->irq, dev, NULL); | |
1336 | enable_irq(dev->irq); | |
1337 | } | |
1338 | #endif | |
1339 | ||
1340 | /* Our watchdog timed out. Called by the networking layer */ | |
1341 | static void smc911x_timeout(struct net_device *dev) | |
1342 | { | |
1343 | struct smc911x_local *lp = netdev_priv(dev); | |
1344 | unsigned long ioaddr = dev->base_addr; | |
1345 | int status, mask; | |
1346 | unsigned long flags; | |
1347 | ||
1348 | DBG(SMC_DEBUG_FUNC, "%s: --> %s\n", dev->name, __FUNCTION__); | |
1349 | ||
1350 | spin_lock_irqsave(&lp->lock, flags); | |
1351 | status = SMC_GET_INT(); | |
1352 | mask = SMC_GET_INT_EN(); | |
1353 | spin_unlock_irqrestore(&lp->lock, flags); | |
1354 | DBG(SMC_DEBUG_MISC, "%s: INT 0x%02x MASK 0x%02x \n", | |
1355 | dev->name, status, mask); | |
1356 | ||
1357 | /* Dump the current TX FIFO contents and restart */ | |
d5498bef JG |
1358 | mask = SMC_GET_TX_CFG(); |
1359 | SMC_SET_TX_CFG(mask | TX_CFG_TXS_DUMP_ | TX_CFG_TXD_DUMP_); | |
0a0c72c9 DM |
1360 | /* |
1361 | * Reconfiguring the PHY doesn't seem like a bad idea here, but | |
1362 | * smc911x_phy_configure() calls msleep() which calls schedule_timeout() | |
1363 | * which calls schedule(). Hence we use a work queue. | |
1364 | */ | |
1365 | if (lp->phy_type != 0) { | |
1366 | if (schedule_work(&lp->phy_configure)) { | |
1367 | lp->work_pending = 1; | |
1368 | } | |
1369 | } | |
1370 | ||
1371 | /* We can accept TX packets again */ | |
1372 | dev->trans_start = jiffies; | |
1373 | netif_wake_queue(dev); | |
1374 | } | |
1375 | ||
1376 | /* | |
1377 | * This routine will, depending on the values passed to it, | |
1378 | * either make it accept multicast packets, go into | |
1379 | * promiscuous mode (for TCPDUMP and cousins) or accept | |
1380 | * a select set of multicast packets | |
1381 | */ | |
1382 | static void smc911x_set_multicast_list(struct net_device *dev) | |
1383 | { | |
1384 | struct smc911x_local *lp = netdev_priv(dev); | |
1385 | unsigned long ioaddr = dev->base_addr; | |
1386 | unsigned int multicast_table[2]; | |
1387 | unsigned int mcr, update_multicast = 0; | |
1388 | unsigned long flags; | |
1389 | /* table for flipping the order of 5 bits */ | |
d5498bef | 1390 | static const unsigned char invert5[] = |
0a0c72c9 DM |
1391 | {0x00, 0x10, 0x08, 0x18, 0x04, 0x14, 0x0C, 0x1C, |
1392 | 0x02, 0x12, 0x0A, 0x1A, 0x06, 0x16, 0x0E, 0x1E, | |
1393 | 0x01, 0x11, 0x09, 0x19, 0x05, 0x15, 0x0D, 0x1D, | |
1394 | 0x03, 0x13, 0x0B, 0x1B, 0x07, 0x17, 0x0F, 0x1F}; | |
1395 | ||
1396 | ||
1397 | DBG(SMC_DEBUG_FUNC, "%s: --> %s\n", dev->name, __FUNCTION__); | |
1398 | ||
1399 | spin_lock_irqsave(&lp->lock, flags); | |
1400 | SMC_GET_MAC_CR(mcr); | |
1401 | spin_unlock_irqrestore(&lp->lock, flags); | |
1402 | ||
1403 | if (dev->flags & IFF_PROMISC) { | |
1404 | ||
1405 | DBG(SMC_DEBUG_MISC, "%s: RCR_PRMS\n", dev->name); | |
1406 | mcr |= MAC_CR_PRMS_; | |
1407 | } | |
1408 | /* | |
1409 | * Here, I am setting this to accept all multicast packets. | |
1410 | * I don't need to zero the multicast table, because the flag is | |
1411 | * checked before the table is | |
1412 | */ | |
1413 | else if (dev->flags & IFF_ALLMULTI || dev->mc_count > 16) { | |
1414 | DBG(SMC_DEBUG_MISC, "%s: RCR_ALMUL\n", dev->name); | |
1415 | mcr |= MAC_CR_MCPAS_; | |
1416 | } | |
1417 | ||
1418 | /* | |
1419 | * This sets the internal hardware table to filter out unwanted | |
1420 | * multicast packets before they take up memory. | |
1421 | * | |
1422 | * The SMC chip uses a hash table where the high 6 bits of the CRC of | |
1423 | * address are the offset into the table. If that bit is 1, then the | |
1424 | * multicast packet is accepted. Otherwise, it's dropped silently. | |
1425 | * | |
1426 | * To use the 6 bits as an offset into the table, the high 1 bit is | |
1427 | * the number of the 32 bit register, while the low 5 bits are the bit | |
1428 | * within that register. | |
1429 | */ | |
1430 | else if (dev->mc_count) { | |
1431 | int i; | |
1432 | struct dev_mc_list *cur_addr; | |
1433 | ||
1434 | /* Set the Hash perfec mode */ | |
1435 | mcr |= MAC_CR_HPFILT_; | |
1436 | ||
1437 | /* start with a table of all zeros: reject all */ | |
1438 | memset(multicast_table, 0, sizeof(multicast_table)); | |
1439 | ||
1440 | cur_addr = dev->mc_list; | |
1441 | for (i = 0; i < dev->mc_count; i++, cur_addr = cur_addr->next) { | |
1442 | int position; | |
1443 | ||
1444 | /* do we have a pointer here? */ | |
1445 | if (!cur_addr) | |
1446 | break; | |
1447 | /* make sure this is a multicast address - | |
1448 | shouldn't this be a given if we have it here ? */ | |
1449 | if (!(*cur_addr->dmi_addr & 1)) | |
1450 | continue; | |
1451 | ||
1452 | /* only use the low order bits */ | |
1453 | position = crc32_le(~0, cur_addr->dmi_addr, 6) & 0x3f; | |
1454 | ||
1455 | /* do some messy swapping to put the bit in the right spot */ | |
1456 | multicast_table[invert5[position&0x1F]&0x1] |= | |
1457 | (1<<invert5[(position>>1)&0x1F]); | |
1458 | } | |
1459 | ||
1460 | /* be sure I get rid of flags I might have set */ | |
1461 | mcr &= ~(MAC_CR_PRMS_ | MAC_CR_MCPAS_); | |
1462 | ||
1463 | /* now, the table can be loaded into the chipset */ | |
1464 | update_multicast = 1; | |
1465 | } else { | |
d5498bef | 1466 | DBG(SMC_DEBUG_MISC, "%s: ~(MAC_CR_PRMS_|MAC_CR_MCPAS_)\n", |
0a0c72c9 DM |
1467 | dev->name); |
1468 | mcr &= ~(MAC_CR_PRMS_ | MAC_CR_MCPAS_); | |
1469 | ||
1470 | /* | |
1471 | * since I'm disabling all multicast entirely, I need to | |
1472 | * clear the multicast list | |
1473 | */ | |
1474 | memset(multicast_table, 0, sizeof(multicast_table)); | |
1475 | update_multicast = 1; | |
1476 | } | |
1477 | ||
1478 | spin_lock_irqsave(&lp->lock, flags); | |
1479 | SMC_SET_MAC_CR(mcr); | |
1480 | if (update_multicast) { | |
d5498bef JG |
1481 | DBG(SMC_DEBUG_MISC, |
1482 | "%s: update mcast hash table 0x%08x 0x%08x\n", | |
0a0c72c9 DM |
1483 | dev->name, multicast_table[0], multicast_table[1]); |
1484 | SMC_SET_HASHL(multicast_table[0]); | |
1485 | SMC_SET_HASHH(multicast_table[1]); | |
1486 | } | |
1487 | spin_unlock_irqrestore(&lp->lock, flags); | |
1488 | } | |
1489 | ||
1490 | ||
1491 | /* | |
1492 | * Open and Initialize the board | |
1493 | * | |
1494 | * Set up everything, reset the card, etc.. | |
1495 | */ | |
1496 | static int | |
1497 | smc911x_open(struct net_device *dev) | |
1498 | { | |
1499 | DBG(SMC_DEBUG_FUNC, "%s: --> %s\n", dev->name, __FUNCTION__); | |
1500 | ||
1501 | /* | |
1502 | * Check that the address is valid. If its not, refuse | |
1503 | * to bring the device up. The user must specify an | |
1504 | * address using ifconfig eth0 hw ether xx:xx:xx:xx:xx:xx | |
1505 | */ | |
1506 | if (!is_valid_ether_addr(dev->dev_addr)) { | |
1507 | PRINTK("%s: no valid ethernet hw addr\n", __FUNCTION__); | |
1508 | return -EINVAL; | |
1509 | } | |
1510 | ||
1511 | /* reset the hardware */ | |
1512 | smc911x_reset(dev); | |
1513 | ||
1514 | /* Configure the PHY, initialize the link state */ | |
1515 | smc911x_phy_configure(dev); | |
1516 | ||
1517 | /* Turn on Tx + Rx */ | |
1518 | smc911x_enable(dev); | |
1519 | ||
1520 | netif_start_queue(dev); | |
1521 | ||
1522 | return 0; | |
1523 | } | |
1524 | ||
1525 | /* | |
1526 | * smc911x_close | |
1527 | * | |
1528 | * this makes the board clean up everything that it can | |
1529 | * and not talk to the outside world. Caused by | |
1530 | * an 'ifconfig ethX down' | |
1531 | */ | |
1532 | static int smc911x_close(struct net_device *dev) | |
1533 | { | |
1534 | struct smc911x_local *lp = netdev_priv(dev); | |
1535 | ||
1536 | DBG(SMC_DEBUG_FUNC, "%s: --> %s\n", dev->name, __FUNCTION__); | |
1537 | ||
1538 | netif_stop_queue(dev); | |
1539 | netif_carrier_off(dev); | |
1540 | ||
1541 | /* clear everything */ | |
1542 | smc911x_shutdown(dev); | |
1543 | ||
1544 | if (lp->phy_type != 0) { | |
1545 | /* We need to ensure that no calls to | |
1546 | * smc911x_phy_configure are pending. | |
1547 | ||
1548 | * flush_scheduled_work() cannot be called because we | |
1549 | * are running with the netlink semaphore held (from | |
1550 | * devinet_ioctl()) and the pending work queue | |
1551 | * contains linkwatch_event() (scheduled by | |
1552 | * netif_carrier_off() above). linkwatch_event() also | |
1553 | * wants the netlink semaphore. | |
1554 | */ | |
1555 | while (lp->work_pending) | |
1556 | schedule(); | |
1557 | smc911x_phy_powerdown(dev, lp->mii.phy_id); | |
1558 | } | |
1559 | ||
1560 | if (lp->pending_tx_skb) { | |
1561 | dev_kfree_skb(lp->pending_tx_skb); | |
1562 | lp->pending_tx_skb = NULL; | |
1563 | } | |
1564 | ||
1565 | return 0; | |
1566 | } | |
1567 | ||
1568 | /* | |
1569 | * Get the current statistics. | |
1570 | * This may be called with the card open or closed. | |
1571 | */ | |
1572 | static struct net_device_stats *smc911x_query_statistics(struct net_device *dev) | |
1573 | { | |
1574 | struct smc911x_local *lp = netdev_priv(dev); | |
1575 | DBG(SMC_DEBUG_FUNC, "%s: --> %s\n", dev->name, __FUNCTION__); | |
1576 | ||
1577 | ||
1578 | return &lp->stats; | |
1579 | } | |
1580 | ||
1581 | /* | |
1582 | * Ethtool support | |
1583 | */ | |
1584 | static int | |
1585 | smc911x_ethtool_getsettings(struct net_device *dev, struct ethtool_cmd *cmd) | |
1586 | { | |
1587 | struct smc911x_local *lp = netdev_priv(dev); | |
1588 | unsigned long ioaddr = dev->base_addr; | |
1589 | int ret, status; | |
1590 | unsigned long flags; | |
1591 | ||
1592 | DBG(SMC_DEBUG_FUNC, "%s: --> %s\n", dev->name, __FUNCTION__); | |
1593 | cmd->maxtxpkt = 1; | |
1594 | cmd->maxrxpkt = 1; | |
1595 | ||
1596 | if (lp->phy_type != 0) { | |
1597 | spin_lock_irqsave(&lp->lock, flags); | |
1598 | ret = mii_ethtool_gset(&lp->mii, cmd); | |
1599 | spin_unlock_irqrestore(&lp->lock, flags); | |
1600 | } else { | |
1601 | cmd->supported = SUPPORTED_10baseT_Half | | |
1602 | SUPPORTED_10baseT_Full | | |
1603 | SUPPORTED_TP | SUPPORTED_AUI; | |
1604 | ||
1605 | if (lp->ctl_rspeed == 10) | |
1606 | cmd->speed = SPEED_10; | |
1607 | else if (lp->ctl_rspeed == 100) | |
1608 | cmd->speed = SPEED_100; | |
1609 | ||
1610 | cmd->autoneg = AUTONEG_DISABLE; | |
1611 | if (lp->mii.phy_id==1) | |
1612 | cmd->transceiver = XCVR_INTERNAL; | |
1613 | else | |
1614 | cmd->transceiver = XCVR_EXTERNAL; | |
1615 | cmd->port = 0; | |
1616 | SMC_GET_PHY_SPECIAL(lp->mii.phy_id, status); | |
d5498bef JG |
1617 | cmd->duplex = |
1618 | (status & (PHY_SPECIAL_SPD_10FULL_ | PHY_SPECIAL_SPD_100FULL_)) ? | |
0a0c72c9 DM |
1619 | DUPLEX_FULL : DUPLEX_HALF; |
1620 | ret = 0; | |
1621 | } | |
1622 | ||
1623 | return ret; | |
1624 | } | |
1625 | ||
1626 | static int | |
1627 | smc911x_ethtool_setsettings(struct net_device *dev, struct ethtool_cmd *cmd) | |
1628 | { | |
1629 | struct smc911x_local *lp = netdev_priv(dev); | |
1630 | int ret; | |
1631 | unsigned long flags; | |
1632 | ||
1633 | if (lp->phy_type != 0) { | |
1634 | spin_lock_irqsave(&lp->lock, flags); | |
1635 | ret = mii_ethtool_sset(&lp->mii, cmd); | |
1636 | spin_unlock_irqrestore(&lp->lock, flags); | |
1637 | } else { | |
1638 | if (cmd->autoneg != AUTONEG_DISABLE || | |
1639 | cmd->speed != SPEED_10 || | |
1640 | (cmd->duplex != DUPLEX_HALF && cmd->duplex != DUPLEX_FULL) || | |
1641 | (cmd->port != PORT_TP && cmd->port != PORT_AUI)) | |
1642 | return -EINVAL; | |
1643 | ||
1644 | lp->ctl_rfduplx = cmd->duplex == DUPLEX_FULL; | |
1645 | ||
1646 | ret = 0; | |
1647 | } | |
1648 | ||
1649 | return ret; | |
1650 | } | |
1651 | ||
1652 | static void | |
1653 | smc911x_ethtool_getdrvinfo(struct net_device *dev, struct ethtool_drvinfo *info) | |
1654 | { | |
1655 | strncpy(info->driver, CARDNAME, sizeof(info->driver)); | |
1656 | strncpy(info->version, version, sizeof(info->version)); | |
1657 | strncpy(info->bus_info, dev->class_dev.dev->bus_id, sizeof(info->bus_info)); | |
1658 | } | |
1659 | ||
1660 | static int smc911x_ethtool_nwayreset(struct net_device *dev) | |
1661 | { | |
1662 | struct smc911x_local *lp = netdev_priv(dev); | |
1663 | int ret = -EINVAL; | |
1664 | unsigned long flags; | |
1665 | ||
1666 | if (lp->phy_type != 0) { | |
1667 | spin_lock_irqsave(&lp->lock, flags); | |
1668 | ret = mii_nway_restart(&lp->mii); | |
1669 | spin_unlock_irqrestore(&lp->lock, flags); | |
1670 | } | |
1671 | ||
1672 | return ret; | |
1673 | } | |
1674 | ||
1675 | static u32 smc911x_ethtool_getmsglevel(struct net_device *dev) | |
1676 | { | |
1677 | struct smc911x_local *lp = netdev_priv(dev); | |
1678 | return lp->msg_enable; | |
1679 | } | |
1680 | ||
1681 | static void smc911x_ethtool_setmsglevel(struct net_device *dev, u32 level) | |
1682 | { | |
1683 | struct smc911x_local *lp = netdev_priv(dev); | |
1684 | lp->msg_enable = level; | |
1685 | } | |
1686 | ||
1687 | static int smc911x_ethtool_getregslen(struct net_device *dev) | |
1688 | { | |
1689 | /* System regs + MAC regs + PHY regs */ | |
d5498bef JG |
1690 | return (((E2P_CMD - ID_REV)/4 + 1) + |
1691 | (WUCSR - MAC_CR)+1 + 32) * sizeof(u32); | |
0a0c72c9 DM |
1692 | } |
1693 | ||
d5498bef | 1694 | static void smc911x_ethtool_getregs(struct net_device *dev, |
0a0c72c9 DM |
1695 | struct ethtool_regs* regs, void *buf) |
1696 | { | |
1697 | unsigned long ioaddr = dev->base_addr; | |
1698 | struct smc911x_local *lp = netdev_priv(dev); | |
1699 | unsigned long flags; | |
1700 | u32 reg,i,j=0; | |
1701 | u32 *data = (u32*)buf; | |
1702 | ||
1703 | regs->version = lp->version; | |
1704 | for(i=ID_REV;i<=E2P_CMD;i+=4) { | |
d5498bef | 1705 | data[j++] = SMC_inl(ioaddr,i); |
0a0c72c9 DM |
1706 | } |
1707 | for(i=MAC_CR;i<=WUCSR;i++) { | |
1708 | spin_lock_irqsave(&lp->lock, flags); | |
1709 | SMC_GET_MAC_CSR(i, reg); | |
1710 | spin_unlock_irqrestore(&lp->lock, flags); | |
d5498bef | 1711 | data[j++] = reg; |
0a0c72c9 DM |
1712 | } |
1713 | for(i=0;i<=31;i++) { | |
1714 | spin_lock_irqsave(&lp->lock, flags); | |
1715 | SMC_GET_MII(i, lp->mii.phy_id, reg); | |
1716 | spin_unlock_irqrestore(&lp->lock, flags); | |
d5498bef | 1717 | data[j++] = reg & 0xFFFF; |
0a0c72c9 DM |
1718 | } |
1719 | } | |
1720 | ||
1721 | static int smc911x_ethtool_wait_eeprom_ready(struct net_device *dev) | |
1722 | { | |
1723 | unsigned long ioaddr = dev->base_addr; | |
1724 | unsigned int timeout; | |
1725 | int e2p_cmd; | |
1726 | ||
1727 | e2p_cmd = SMC_GET_E2P_CMD(); | |
1728 | for(timeout=10;(e2p_cmd & E2P_CMD_EPC_BUSY_) && timeout; timeout--) { | |
1729 | if (e2p_cmd & E2P_CMD_EPC_TIMEOUT_) { | |
d5498bef | 1730 | PRINTK("%s: %s timeout waiting for EEPROM to respond\n", |
0a0c72c9 DM |
1731 | dev->name, __FUNCTION__); |
1732 | return -EFAULT; | |
d5498bef | 1733 | } |
0a0c72c9 DM |
1734 | mdelay(1); |
1735 | e2p_cmd = SMC_GET_E2P_CMD(); | |
1736 | } | |
1737 | if (timeout == 0) { | |
d5498bef | 1738 | PRINTK("%s: %s timeout waiting for EEPROM CMD not busy\n", |
0a0c72c9 DM |
1739 | dev->name, __FUNCTION__); |
1740 | return -ETIMEDOUT; | |
1741 | } | |
1742 | return 0; | |
1743 | } | |
1744 | ||
d5498bef | 1745 | static inline int smc911x_ethtool_write_eeprom_cmd(struct net_device *dev, |
0a0c72c9 DM |
1746 | int cmd, int addr) |
1747 | { | |
1748 | unsigned long ioaddr = dev->base_addr; | |
1749 | int ret; | |
1750 | ||
d5498bef | 1751 | if ((ret = smc911x_ethtool_wait_eeprom_ready(dev))!=0) |
0a0c72c9 | 1752 | return ret; |
d5498bef JG |
1753 | SMC_SET_E2P_CMD(E2P_CMD_EPC_BUSY_ | |
1754 | ((cmd) & (0x7<<28)) | | |
0a0c72c9 DM |
1755 | ((addr) & 0xFF)); |
1756 | return 0; | |
1757 | } | |
1758 | ||
d5498bef | 1759 | static inline int smc911x_ethtool_read_eeprom_byte(struct net_device *dev, |
0a0c72c9 DM |
1760 | u8 *data) |
1761 | { | |
1762 | unsigned long ioaddr = dev->base_addr; | |
1763 | int ret; | |
1764 | ||
d5498bef | 1765 | if ((ret = smc911x_ethtool_wait_eeprom_ready(dev))!=0) |
0a0c72c9 DM |
1766 | return ret; |
1767 | *data = SMC_GET_E2P_DATA(); | |
1768 | return 0; | |
1769 | } | |
1770 | ||
d5498bef | 1771 | static inline int smc911x_ethtool_write_eeprom_byte(struct net_device *dev, |
0a0c72c9 DM |
1772 | u8 data) |
1773 | { | |
1774 | unsigned long ioaddr = dev->base_addr; | |
1775 | int ret; | |
1776 | ||
d5498bef | 1777 | if ((ret = smc911x_ethtool_wait_eeprom_ready(dev))!=0) |
0a0c72c9 DM |
1778 | return ret; |
1779 | SMC_SET_E2P_DATA(data); | |
1780 | return 0; | |
1781 | } | |
1782 | ||
d5498bef | 1783 | static int smc911x_ethtool_geteeprom(struct net_device *dev, |
0a0c72c9 DM |
1784 | struct ethtool_eeprom *eeprom, u8 *data) |
1785 | { | |
1786 | u8 eebuf[SMC911X_EEPROM_LEN]; | |
1787 | int i, ret; | |
1788 | ||
1789 | for(i=0;i<SMC911X_EEPROM_LEN;i++) { | |
1790 | if ((ret=smc911x_ethtool_write_eeprom_cmd(dev, E2P_CMD_EPC_CMD_READ_, i ))!=0) | |
1791 | return ret; | |
1792 | if ((ret=smc911x_ethtool_read_eeprom_byte(dev, &eebuf[i]))!=0) | |
1793 | return ret; | |
1794 | } | |
1795 | memcpy(data, eebuf+eeprom->offset, eeprom->len); | |
d5498bef | 1796 | return 0; |
0a0c72c9 DM |
1797 | } |
1798 | ||
d5498bef | 1799 | static int smc911x_ethtool_seteeprom(struct net_device *dev, |
0a0c72c9 DM |
1800 | struct ethtool_eeprom *eeprom, u8 *data) |
1801 | { | |
1802 | int i, ret; | |
1803 | ||
1804 | /* Enable erase */ | |
1805 | if ((ret=smc911x_ethtool_write_eeprom_cmd(dev, E2P_CMD_EPC_CMD_EWEN_, 0 ))!=0) | |
1806 | return ret; | |
1807 | for(i=eeprom->offset;i<(eeprom->offset+eeprom->len);i++) { | |
1808 | /* erase byte */ | |
1809 | if ((ret=smc911x_ethtool_write_eeprom_cmd(dev, E2P_CMD_EPC_CMD_ERASE_, i ))!=0) | |
1810 | return ret; | |
1811 | /* write byte */ | |
1812 | if ((ret=smc911x_ethtool_write_eeprom_byte(dev, *data))!=0) | |
1813 | return ret; | |
1814 | if ((ret=smc911x_ethtool_write_eeprom_cmd(dev, E2P_CMD_EPC_CMD_WRITE_, i ))!=0) | |
1815 | return ret; | |
1816 | } | |
1817 | return 0; | |
1818 | } | |
1819 | ||
1820 | static int smc911x_ethtool_geteeprom_len(struct net_device *dev) | |
1821 | { | |
1822 | return SMC911X_EEPROM_LEN; | |
1823 | } | |
1824 | ||
1825 | static struct ethtool_ops smc911x_ethtool_ops = { | |
1826 | .get_settings = smc911x_ethtool_getsettings, | |
1827 | .set_settings = smc911x_ethtool_setsettings, | |
1828 | .get_drvinfo = smc911x_ethtool_getdrvinfo, | |
1829 | .get_msglevel = smc911x_ethtool_getmsglevel, | |
1830 | .set_msglevel = smc911x_ethtool_setmsglevel, | |
1831 | .nway_reset = smc911x_ethtool_nwayreset, | |
1832 | .get_link = ethtool_op_get_link, | |
1833 | .get_regs_len = smc911x_ethtool_getregslen, | |
1834 | .get_regs = smc911x_ethtool_getregs, | |
1835 | .get_eeprom_len = smc911x_ethtool_geteeprom_len, | |
1836 | .get_eeprom = smc911x_ethtool_geteeprom, | |
1837 | .set_eeprom = smc911x_ethtool_seteeprom, | |
1838 | }; | |
1839 | ||
1840 | /* | |
1841 | * smc911x_findirq | |
1842 | * | |
1843 | * This routine has a simple purpose -- make the SMC chip generate an | |
1844 | * interrupt, so an auto-detect routine can detect it, and find the IRQ, | |
1845 | */ | |
1846 | static int __init smc911x_findirq(unsigned long ioaddr) | |
1847 | { | |
1848 | int timeout = 20; | |
1849 | unsigned long cookie; | |
1850 | ||
1851 | DBG(SMC_DEBUG_FUNC, "--> %s\n", __FUNCTION__); | |
1852 | ||
1853 | cookie = probe_irq_on(); | |
1854 | ||
1855 | /* | |
1856 | * Force a SW interrupt | |
1857 | */ | |
1858 | ||
1859 | SMC_SET_INT_EN(INT_EN_SW_INT_EN_); | |
1860 | ||
1861 | /* | |
1862 | * Wait until positive that the interrupt has been generated | |
1863 | */ | |
1864 | do { | |
1865 | int int_status; | |
1866 | udelay(10); | |
1867 | int_status = SMC_GET_INT_EN(); | |
1868 | if (int_status & INT_EN_SW_INT_EN_) | |
1869 | break; /* got the interrupt */ | |
1870 | } while (--timeout); | |
1871 | ||
1872 | /* | |
1873 | * there is really nothing that I can do here if timeout fails, | |
1874 | * as autoirq_report will return a 0 anyway, which is what I | |
1875 | * want in this case. Plus, the clean up is needed in both | |
1876 | * cases. | |
1877 | */ | |
1878 | ||
1879 | /* and disable all interrupts again */ | |
1880 | SMC_SET_INT_EN(0); | |
1881 | ||
1882 | /* and return what I found */ | |
1883 | return probe_irq_off(cookie); | |
1884 | } | |
1885 | ||
1886 | /* | |
1887 | * Function: smc911x_probe(unsigned long ioaddr) | |
1888 | * | |
1889 | * Purpose: | |
1890 | * Tests to see if a given ioaddr points to an SMC911x chip. | |
1891 | * Returns a 0 on success | |
1892 | * | |
1893 | * Algorithm: | |
1894 | * (1) see if the endian word is OK | |
1895 | * (1) see if I recognize the chip ID in the appropriate register | |
1896 | * | |
1897 | * Here I do typical initialization tasks. | |
1898 | * | |
1899 | * o Initialize the structure if needed | |
1900 | * o print out my vanity message if not done so already | |
1901 | * o print out what type of hardware is detected | |
1902 | * o print out the ethernet address | |
1903 | * o find the IRQ | |
1904 | * o set up my private data | |
1905 | * o configure the dev structure with my subroutines | |
1906 | * o actually GRAB the irq. | |
1907 | * o GRAB the region | |
1908 | */ | |
1909 | static int __init smc911x_probe(struct net_device *dev, unsigned long ioaddr) | |
1910 | { | |
1911 | struct smc911x_local *lp = netdev_priv(dev); | |
1912 | int i, retval; | |
1913 | unsigned int val, chip_id, revision; | |
1914 | const char *version_string; | |
1915 | ||
1916 | DBG(SMC_DEBUG_FUNC, "%s: --> %s\n", dev->name, __FUNCTION__); | |
1917 | ||
1918 | /* First, see if the endian word is recognized */ | |
1919 | val = SMC_GET_BYTE_TEST(); | |
1920 | DBG(SMC_DEBUG_MISC, "%s: endian probe returned 0x%04x\n", CARDNAME, val); | |
1921 | if (val != 0x87654321) { | |
1922 | printk(KERN_ERR "Invalid chip endian 0x08%x\n",val); | |
1923 | retval = -ENODEV; | |
1924 | goto err_out; | |
1925 | } | |
1926 | ||
1927 | /* | |
1928 | * check if the revision register is something that I | |
1929 | * recognize. These might need to be added to later, | |
1930 | * as future revisions could be added. | |
1931 | */ | |
1932 | chip_id = SMC_GET_PN(); | |
1933 | DBG(SMC_DEBUG_MISC, "%s: id probe returned 0x%04x\n", CARDNAME, chip_id); | |
1934 | for(i=0;chip_ids[i].id != 0; i++) { | |
1935 | if (chip_ids[i].id == chip_id) break; | |
1936 | } | |
1937 | if (!chip_ids[i].id) { | |
1938 | printk(KERN_ERR "Unknown chip ID %04x\n", chip_id); | |
1939 | retval = -ENODEV; | |
1940 | goto err_out; | |
1941 | } | |
1942 | version_string = chip_ids[i].name; | |
1943 | ||
1944 | revision = SMC_GET_REV(); | |
1945 | DBG(SMC_DEBUG_MISC, "%s: revision = 0x%04x\n", CARDNAME, revision); | |
1946 | ||
1947 | /* At this point I'll assume that the chip is an SMC911x. */ | |
1948 | DBG(SMC_DEBUG_MISC, "%s: Found a %s\n", CARDNAME, chip_ids[i].name); | |
1949 | ||
1950 | /* Validate the TX FIFO size requested */ | |
1951 | if ((tx_fifo_kb < 2) || (tx_fifo_kb > 14)) { | |
1952 | printk(KERN_ERR "Invalid TX FIFO size requested %d\n", tx_fifo_kb); | |
1953 | retval = -EINVAL; | |
1954 | goto err_out; | |
1955 | } | |
d5498bef | 1956 | |
0a0c72c9 DM |
1957 | /* fill in some of the fields */ |
1958 | dev->base_addr = ioaddr; | |
1959 | lp->version = chip_ids[i].id; | |
1960 | lp->revision = revision; | |
1961 | lp->tx_fifo_kb = tx_fifo_kb; | |
1962 | /* Reverse calculate the RX FIFO size from the TX */ | |
1963 | lp->tx_fifo_size=(lp->tx_fifo_kb<<10) - 512; | |
1964 | lp->rx_fifo_size= ((0x4000 - 512 - lp->tx_fifo_size) / 16) * 15; | |
1965 | ||
1966 | /* Set the automatic flow control values */ | |
1967 | switch(lp->tx_fifo_kb) { | |
d5498bef | 1968 | /* |
0a0c72c9 DM |
1969 | * AFC_HI is about ((Rx Data Fifo Size)*2/3)/64 |
1970 | * AFC_LO is AFC_HI/2 | |
1971 | * BACK_DUR is about 5uS*(AFC_LO) rounded down | |
1972 | */ | |
1973 | case 2:/* 13440 Rx Data Fifo Size */ | |
1974 | lp->afc_cfg=0x008C46AF;break; | |
1975 | case 3:/* 12480 Rx Data Fifo Size */ | |
1976 | lp->afc_cfg=0x0082419F;break; | |
1977 | case 4:/* 11520 Rx Data Fifo Size */ | |
1978 | lp->afc_cfg=0x00783C9F;break; | |
1979 | case 5:/* 10560 Rx Data Fifo Size */ | |
1980 | lp->afc_cfg=0x006E374F;break; | |
1981 | case 6:/* 9600 Rx Data Fifo Size */ | |
1982 | lp->afc_cfg=0x0064328F;break; | |
1983 | case 7:/* 8640 Rx Data Fifo Size */ | |
1984 | lp->afc_cfg=0x005A2D7F;break; | |
1985 | case 8:/* 7680 Rx Data Fifo Size */ | |
1986 | lp->afc_cfg=0x0050287F;break; | |
1987 | case 9:/* 6720 Rx Data Fifo Size */ | |
1988 | lp->afc_cfg=0x0046236F;break; | |
1989 | case 10:/* 5760 Rx Data Fifo Size */ | |
1990 | lp->afc_cfg=0x003C1E6F;break; | |
1991 | case 11:/* 4800 Rx Data Fifo Size */ | |
1992 | lp->afc_cfg=0x0032195F;break; | |
d5498bef | 1993 | /* |
0a0c72c9 DM |
1994 | * AFC_HI is ~1520 bytes less than RX Data Fifo Size |
1995 | * AFC_LO is AFC_HI/2 | |
1996 | * BACK_DUR is about 5uS*(AFC_LO) rounded down | |
1997 | */ | |
1998 | case 12:/* 3840 Rx Data Fifo Size */ | |
1999 | lp->afc_cfg=0x0024124F;break; | |
2000 | case 13:/* 2880 Rx Data Fifo Size */ | |
2001 | lp->afc_cfg=0x0015073F;break; | |
2002 | case 14:/* 1920 Rx Data Fifo Size */ | |
2003 | lp->afc_cfg=0x0006032F;break; | |
2004 | default: | |
d5498bef | 2005 | PRINTK("%s: ERROR -- no AFC_CFG setting found", |
0a0c72c9 DM |
2006 | dev->name); |
2007 | break; | |
2008 | } | |
2009 | ||
d5498bef JG |
2010 | DBG(SMC_DEBUG_MISC | SMC_DEBUG_TX | SMC_DEBUG_RX, |
2011 | "%s: tx_fifo %d rx_fifo %d afc_cfg 0x%08x\n", CARDNAME, | |
0a0c72c9 DM |
2012 | lp->tx_fifo_size, lp->rx_fifo_size, lp->afc_cfg); |
2013 | ||
2014 | spin_lock_init(&lp->lock); | |
2015 | ||
2016 | /* Get the MAC address */ | |
2017 | SMC_GET_MAC_ADDR(dev->dev_addr); | |
2018 | ||
2019 | /* now, reset the chip, and put it into a known state */ | |
2020 | smc911x_reset(dev); | |
2021 | ||
2022 | /* | |
2023 | * If dev->irq is 0, then the device has to be banged on to see | |
2024 | * what the IRQ is. | |
2025 | * | |
2026 | * Specifying an IRQ is done with the assumption that the user knows | |
2027 | * what (s)he is doing. No checking is done!!!! | |
2028 | */ | |
2029 | if (dev->irq < 1) { | |
2030 | int trials; | |
2031 | ||
2032 | trials = 3; | |
2033 | while (trials--) { | |
2034 | dev->irq = smc911x_findirq(ioaddr); | |
2035 | if (dev->irq) | |
2036 | break; | |
2037 | /* kick the card and try again */ | |
2038 | smc911x_reset(dev); | |
2039 | } | |
2040 | } | |
2041 | if (dev->irq == 0) { | |
2042 | printk("%s: Couldn't autodetect your IRQ. Use irq=xx.\n", | |
2043 | dev->name); | |
2044 | retval = -ENODEV; | |
2045 | goto err_out; | |
2046 | } | |
2047 | dev->irq = irq_canonicalize(dev->irq); | |
2048 | ||
2049 | /* Fill in the fields of the device structure with ethernet values. */ | |
2050 | ether_setup(dev); | |
2051 | ||
2052 | dev->open = smc911x_open; | |
2053 | dev->stop = smc911x_close; | |
2054 | dev->hard_start_xmit = smc911x_hard_start_xmit; | |
2055 | dev->tx_timeout = smc911x_timeout; | |
2056 | dev->watchdog_timeo = msecs_to_jiffies(watchdog); | |
2057 | dev->get_stats = smc911x_query_statistics; | |
2058 | dev->set_multicast_list = smc911x_set_multicast_list; | |
2059 | dev->ethtool_ops = &smc911x_ethtool_ops; | |
2060 | #ifdef CONFIG_NET_POLL_CONTROLLER | |
2061 | dev->poll_controller = smc911x_poll_controller; | |
2062 | #endif | |
2063 | ||
2064 | INIT_WORK(&lp->phy_configure, smc911x_phy_configure, dev); | |
2065 | lp->mii.phy_id_mask = 0x1f; | |
2066 | lp->mii.reg_num_mask = 0x1f; | |
2067 | lp->mii.force_media = 0; | |
2068 | lp->mii.full_duplex = 0; | |
2069 | lp->mii.dev = dev; | |
2070 | lp->mii.mdio_read = smc911x_phy_read; | |
2071 | lp->mii.mdio_write = smc911x_phy_write; | |
2072 | ||
2073 | /* | |
2074 | * Locate the phy, if any. | |
2075 | */ | |
2076 | smc911x_phy_detect(dev); | |
2077 | ||
2078 | /* Set default parameters */ | |
2079 | lp->msg_enable = NETIF_MSG_LINK; | |
2080 | lp->ctl_rfduplx = 1; | |
2081 | lp->ctl_rspeed = 100; | |
2082 | ||
2083 | /* Grab the IRQ */ | |
2084 | retval = request_irq(dev->irq, &smc911x_interrupt, SA_SHIRQ, dev->name, dev); | |
2085 | if (retval) | |
2086 | goto err_out; | |
2087 | ||
2088 | set_irq_type(dev->irq, IRQT_FALLING); | |
2089 | ||
2090 | #ifdef SMC_USE_DMA | |
2091 | lp->rxdma = SMC_DMA_REQUEST(dev, smc911x_rx_dma_irq); | |
2092 | lp->txdma = SMC_DMA_REQUEST(dev, smc911x_tx_dma_irq); | |
2093 | lp->rxdma_active = 0; | |
2094 | lp->txdma_active = 0; | |
2095 | dev->dma = lp->rxdma; | |
2096 | #endif | |
2097 | ||
2098 | retval = register_netdev(dev); | |
2099 | if (retval == 0) { | |
2100 | /* now, print out the card info, in a short format.. */ | |
2101 | printk("%s: %s (rev %d) at %#lx IRQ %d", | |
2102 | dev->name, version_string, lp->revision, | |
2103 | dev->base_addr, dev->irq); | |
2104 | ||
2105 | #ifdef SMC_USE_DMA | |
2106 | if (lp->rxdma != -1) | |
2107 | printk(" RXDMA %d ", lp->rxdma); | |
2108 | ||
2109 | if (lp->txdma != -1) | |
2110 | printk("TXDMA %d", lp->txdma); | |
2111 | #endif | |
2112 | printk("\n"); | |
2113 | if (!is_valid_ether_addr(dev->dev_addr)) { | |
2114 | printk("%s: Invalid ethernet MAC address. Please " | |
2115 | "set using ifconfig\n", dev->name); | |
2116 | } else { | |
2117 | /* Print the Ethernet address */ | |
2118 | printk("%s: Ethernet addr: ", dev->name); | |
2119 | for (i = 0; i < 5; i++) | |
2120 | printk("%2.2x:", dev->dev_addr[i]); | |
2121 | printk("%2.2x\n", dev->dev_addr[5]); | |
2122 | } | |
2123 | ||
2124 | if (lp->phy_type == 0) { | |
2125 | PRINTK("%s: No PHY found\n", dev->name); | |
2126 | } else if ((lp->phy_type & ~0xff) == LAN911X_INTERNAL_PHY_ID) { | |
2127 | PRINTK("%s: LAN911x Internal PHY\n", dev->name); | |
2128 | } else { | |
2129 | PRINTK("%s: External PHY 0x%08x\n", dev->name, lp->phy_type); | |
2130 | } | |
2131 | } | |
d5498bef | 2132 | |
0a0c72c9 DM |
2133 | err_out: |
2134 | #ifdef SMC_USE_DMA | |
2135 | if (retval) { | |
2136 | if (lp->rxdma != -1) { | |
2137 | SMC_DMA_FREE(dev, lp->rxdma); | |
2138 | } | |
2139 | if (lp->txdma != -1) { | |
2140 | SMC_DMA_FREE(dev, lp->txdma); | |
2141 | } | |
2142 | } | |
2143 | #endif | |
2144 | return retval; | |
2145 | } | |
2146 | ||
2147 | /* | |
2148 | * smc911x_init(void) | |
2149 | * | |
2150 | * Output: | |
2151 | * 0 --> there is a device | |
2152 | * anything else, error | |
2153 | */ | |
2154 | static int smc911x_drv_probe(struct platform_device *pdev) | |
2155 | { | |
2156 | struct net_device *ndev; | |
2157 | struct resource *res; | |
2158 | unsigned int *addr; | |
2159 | int ret; | |
2160 | ||
2161 | DBG(SMC_DEBUG_FUNC, "--> %s\n", __FUNCTION__); | |
2162 | res = platform_get_resource(pdev, IORESOURCE_MEM, 0); | |
2163 | if (!res) { | |
2164 | ret = -ENODEV; | |
2165 | goto out; | |
2166 | } | |
2167 | ||
2168 | /* | |
2169 | * Request the regions. | |
2170 | */ | |
2171 | if (!request_mem_region(res->start, SMC911X_IO_EXTENT, CARDNAME)) { | |
2172 | ret = -EBUSY; | |
2173 | goto out; | |
2174 | } | |
2175 | ||
2176 | ndev = alloc_etherdev(sizeof(struct smc911x_local)); | |
2177 | if (!ndev) { | |
2178 | printk("%s: could not allocate device.\n", CARDNAME); | |
2179 | ret = -ENOMEM; | |
2180 | goto release_1; | |
2181 | } | |
2182 | SET_MODULE_OWNER(ndev); | |
2183 | SET_NETDEV_DEV(ndev, &pdev->dev); | |
2184 | ||
2185 | ndev->dma = (unsigned char)-1; | |
2186 | ndev->irq = platform_get_irq(pdev, 0); | |
2187 | ||
2188 | addr = ioremap(res->start, SMC911X_IO_EXTENT); | |
2189 | if (!addr) { | |
2190 | ret = -ENOMEM; | |
2191 | goto release_both; | |
2192 | } | |
2193 | ||
2194 | platform_set_drvdata(pdev, ndev); | |
2195 | ret = smc911x_probe(ndev, (unsigned long)addr); | |
2196 | if (ret != 0) { | |
2197 | platform_set_drvdata(pdev, NULL); | |
2198 | iounmap(addr); | |
2199 | release_both: | |
2200 | free_netdev(ndev); | |
2201 | release_1: | |
2202 | release_mem_region(res->start, SMC911X_IO_EXTENT); | |
2203 | out: | |
2204 | printk("%s: not found (%d).\n", CARDNAME, ret); | |
2205 | } | |
2206 | #ifdef SMC_USE_DMA | |
2207 | else { | |
2208 | struct smc911x_local *lp = netdev_priv(ndev); | |
2209 | lp->physaddr = res->start; | |
2210 | lp->dev = &pdev->dev; | |
2211 | } | |
2212 | #endif | |
2213 | ||
2214 | return ret; | |
2215 | } | |
2216 | ||
2217 | static int smc911x_drv_remove(struct platform_device *pdev) | |
2218 | { | |
2219 | struct net_device *ndev = platform_get_drvdata(pdev); | |
2220 | struct resource *res; | |
2221 | ||
2222 | DBG(SMC_DEBUG_FUNC, "--> %s\n", __FUNCTION__); | |
2223 | platform_set_drvdata(pdev, NULL); | |
2224 | ||
2225 | unregister_netdev(ndev); | |
2226 | ||
2227 | free_irq(ndev->irq, ndev); | |
2228 | ||
2229 | #ifdef SMC_USE_DMA | |
2230 | { | |
2231 | struct smc911x_local *lp = netdev_priv(ndev); | |
2232 | if (lp->rxdma != -1) { | |
2233 | SMC_DMA_FREE(dev, lp->rxdma); | |
2234 | } | |
2235 | if (lp->txdma != -1) { | |
2236 | SMC_DMA_FREE(dev, lp->txdma); | |
2237 | } | |
2238 | } | |
2239 | #endif | |
2240 | iounmap((void *)ndev->base_addr); | |
2241 | res = platform_get_resource(pdev, IORESOURCE_MEM, 0); | |
2242 | release_mem_region(res->start, SMC911X_IO_EXTENT); | |
2243 | ||
2244 | free_netdev(ndev); | |
2245 | return 0; | |
2246 | } | |
2247 | ||
2248 | static int smc911x_drv_suspend(struct platform_device *dev, pm_message_t state) | |
2249 | { | |
2250 | struct net_device *ndev = platform_get_drvdata(dev); | |
2251 | unsigned long ioaddr = ndev->base_addr; | |
2252 | ||
2253 | DBG(SMC_DEBUG_FUNC, "--> %s\n", __FUNCTION__); | |
2254 | if (ndev) { | |
2255 | if (netif_running(ndev)) { | |
2256 | netif_device_detach(ndev); | |
2257 | smc911x_shutdown(ndev); | |
2258 | #if POWER_DOWN | |
2259 | /* Set D2 - Energy detect only setting */ | |
2260 | SMC_SET_PMT_CTRL(2<<12); | |
2261 | #endif | |
2262 | } | |
2263 | } | |
2264 | return 0; | |
2265 | } | |
2266 | ||
2267 | static int smc911x_drv_resume(struct platform_device *dev) | |
2268 | { | |
2269 | struct net_device *ndev = platform_get_drvdata(dev); | |
2270 | ||
2271 | DBG(SMC_DEBUG_FUNC, "--> %s\n", __FUNCTION__); | |
2272 | if (ndev) { | |
2273 | struct smc911x_local *lp = netdev_priv(ndev); | |
2274 | ||
2275 | if (netif_running(ndev)) { | |
2276 | smc911x_reset(ndev); | |
2277 | smc911x_enable(ndev); | |
2278 | if (lp->phy_type != 0) | |
2279 | smc911x_phy_configure(ndev); | |
2280 | netif_device_attach(ndev); | |
2281 | } | |
2282 | } | |
2283 | return 0; | |
2284 | } | |
2285 | ||
2286 | static struct platform_driver smc911x_driver = { | |
2287 | .probe = smc911x_drv_probe, | |
2288 | .remove = smc911x_drv_remove, | |
2289 | .suspend = smc911x_drv_suspend, | |
2290 | .resume = smc911x_drv_resume, | |
2291 | .driver = { | |
2292 | .name = CARDNAME, | |
2293 | }, | |
2294 | }; | |
d5498bef | 2295 | |
0a0c72c9 DM |
2296 | static int __init smc911x_init(void) |
2297 | { | |
2298 | return platform_driver_register(&smc911x_driver); | |
2299 | } | |
2300 | ||
2301 | static void __exit smc911x_cleanup(void) | |
2302 | { | |
2303 | platform_driver_unregister(&smc911x_driver); | |
2304 | } | |
2305 | ||
2306 | module_init(smc911x_init); | |
2307 | module_exit(smc911x_cleanup); |