tg3: Add read accessor for AUX CTRL phy reg
[deliverable/linux.git] / drivers / net / tg3.c
CommitLineData
1da177e4
LT
1/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
b86fb2cf 7 * Copyright (C) 2005-2011 Broadcom Corporation.
1da177e4
LT
8 *
9 * Firmware is:
49cabf49
MC
10 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
1da177e4
LT
16 */
17
1da177e4
LT
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
6867c843 21#include <linux/stringify.h>
1da177e4
LT
22#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
14c85021 27#include <linux/in.h>
1da177e4
LT
28#include <linux/init.h>
29#include <linux/ioport.h>
30#include <linux/pci.h>
31#include <linux/netdevice.h>
32#include <linux/etherdevice.h>
33#include <linux/skbuff.h>
34#include <linux/ethtool.h>
3110f5f5 35#include <linux/mdio.h>
1da177e4 36#include <linux/mii.h>
158d7abd 37#include <linux/phy.h>
a9daf367 38#include <linux/brcmphy.h>
1da177e4
LT
39#include <linux/if_vlan.h>
40#include <linux/ip.h>
41#include <linux/tcp.h>
42#include <linux/workqueue.h>
61487480 43#include <linux/prefetch.h>
f9a5f7d3 44#include <linux/dma-mapping.h>
077f849d 45#include <linux/firmware.h>
1da177e4
LT
46
47#include <net/checksum.h>
c9bdd4b5 48#include <net/ip.h>
1da177e4
LT
49
50#include <asm/system.h>
27fd9de8 51#include <linux/io.h>
1da177e4 52#include <asm/byteorder.h>
27fd9de8 53#include <linux/uaccess.h>
1da177e4 54
49b6e95f 55#ifdef CONFIG_SPARC
1da177e4 56#include <asm/idprom.h>
49b6e95f 57#include <asm/prom.h>
1da177e4
LT
58#endif
59
63532394
MC
60#define BAR_0 0
61#define BAR_2 2
62
1da177e4
LT
63#include "tg3.h"
64
65#define DRV_MODULE_NAME "tg3"
6867c843 66#define TG3_MAJ_NUM 3
b86fb2cf 67#define TG3_MIN_NUM 117
6867c843
MC
68#define DRV_MODULE_VERSION \
69 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
b86fb2cf 70#define DRV_MODULE_RELDATE "January 25, 2011"
1da177e4
LT
71
72#define TG3_DEF_MAC_MODE 0
73#define TG3_DEF_RX_MODE 0
74#define TG3_DEF_TX_MODE 0
75#define TG3_DEF_MSG_ENABLE \
76 (NETIF_MSG_DRV | \
77 NETIF_MSG_PROBE | \
78 NETIF_MSG_LINK | \
79 NETIF_MSG_TIMER | \
80 NETIF_MSG_IFDOWN | \
81 NETIF_MSG_IFUP | \
82 NETIF_MSG_RX_ERR | \
83 NETIF_MSG_TX_ERR)
84
85/* length of time before we decide the hardware is borked,
86 * and dev->tx_timeout() should be called to fix the problem
87 */
88#define TG3_TX_TIMEOUT (5 * HZ)
89
90/* hardware minimum and maximum for a single frame's data payload */
91#define TG3_MIN_MTU 60
92#define TG3_MAX_MTU(tp) \
8f666b07 93 ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
1da177e4
LT
94
95/* These numbers seem to be hard coded in the NIC firmware somehow.
96 * You can't change the ring sizes, but you can change where you place
97 * them in the NIC onboard memory.
98 */
7cb32cf2 99#define TG3_RX_STD_RING_SIZE(tp) \
de9f5230
MC
100 ((tp->tg3_flags3 & TG3_FLG3_LRG_PROD_RING_CAP) ? \
101 TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
1da177e4 102#define TG3_DEF_RX_RING_PENDING 200
7cb32cf2 103#define TG3_RX_JMB_RING_SIZE(tp) \
de9f5230
MC
104 ((tp->tg3_flags3 & TG3_FLG3_LRG_PROD_RING_CAP) ? \
105 TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
1da177e4 106#define TG3_DEF_RX_JUMBO_RING_PENDING 100
c6cdf436 107#define TG3_RSS_INDIR_TBL_SIZE 128
1da177e4
LT
108
109/* Do not place this n-ring entries value into the tp struct itself,
110 * we really want to expose these constants to GCC so that modulo et
111 * al. operations are done with shifts and masks instead of with
112 * hw multiply/modulo instructions. Another solution would be to
113 * replace things like '% foo' with '& (foo - 1)'.
114 */
1da177e4
LT
115
116#define TG3_TX_RING_SIZE 512
117#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
118
2c49a44d
MC
119#define TG3_RX_STD_RING_BYTES(tp) \
120 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
121#define TG3_RX_JMB_RING_BYTES(tp) \
122 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
123#define TG3_RX_RCB_RING_BYTES(tp) \
7cb32cf2 124 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
1da177e4
LT
125#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
126 TG3_TX_RING_SIZE)
1da177e4
LT
127#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
128
287be12e
MC
129#define TG3_DMA_BYTE_ENAB 64
130
131#define TG3_RX_STD_DMA_SZ 1536
132#define TG3_RX_JMB_DMA_SZ 9046
133
134#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
135
136#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
137#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
1da177e4 138
2c49a44d
MC
139#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
140 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
2b2cdb65 141
2c49a44d
MC
142#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
143 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
2b2cdb65 144
d2757fc4
MC
145/* Due to a hardware bug, the 5701 can only DMA to memory addresses
146 * that are at least dword aligned when used in PCIX mode. The driver
147 * works around this bug by double copying the packet. This workaround
148 * is built into the normal double copy length check for efficiency.
149 *
150 * However, the double copy is only necessary on those architectures
151 * where unaligned memory accesses are inefficient. For those architectures
152 * where unaligned memory accesses incur little penalty, we can reintegrate
153 * the 5701 in the normal rx path. Doing so saves a device structure
154 * dereference by hardcoding the double copy threshold in place.
155 */
156#define TG3_RX_COPY_THRESHOLD 256
157#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
158 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
159#else
160 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
161#endif
162
1da177e4 163/* minimum number of free TX descriptors required to wake up TX process */
f3f3f27e 164#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
1da177e4 165
ad829268
MC
166#define TG3_RAW_IP_ALIGN 2
167
c6cdf436
MC
168#define TG3_FW_UPDATE_TIMEOUT_SEC 5
169
077f849d
JSR
170#define FIRMWARE_TG3 "tigon/tg3.bin"
171#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
172#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
173
1da177e4 174static char version[] __devinitdata =
05dbe005 175 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
1da177e4
LT
176
177MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
178MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
179MODULE_LICENSE("GPL");
180MODULE_VERSION(DRV_MODULE_VERSION);
077f849d
JSR
181MODULE_FIRMWARE(FIRMWARE_TG3);
182MODULE_FIRMWARE(FIRMWARE_TG3TSO);
183MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
184
1da177e4
LT
185static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
186module_param(tg3_debug, int, 0);
187MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
188
a3aa1884 189static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
13185217
HK
190 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
191 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
192 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
193 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
194 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
195 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
196 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
197 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
198 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
199 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
200 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
201 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
202 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
203 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
204 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
205 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
206 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
207 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
208 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
209 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
210 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
211 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
13185217 212 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
126a3368 213 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
13185217 214 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
13185217
HK
215 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
216 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
217 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
218 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
219 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
220 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
221 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
222 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
223 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
224 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
225 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
126a3368 226 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
13185217
HK
227 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
228 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
229 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
676917d4 230 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
13185217
HK
231 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
232 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
233 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
234 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
235 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
236 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
b5d3772c
MC
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
d30cdd28
MC
240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
6c7af27c 242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
9936bcf6
MC
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
c88e668b
MC
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
2befdcea
MC
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
321d32a0
MC
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
5e7ccf20 252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
5001e2f6
MC
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
b0f75221
MC
255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
260 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
302b500b 261 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
ba1f3c76 262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
13185217
HK
263 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
264 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
265 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
266 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
267 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
268 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
269 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
270 {}
1da177e4
LT
271};
272
273MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
274
50da859d 275static const struct {
1da177e4 276 const char string[ETH_GSTRING_LEN];
48fa55a0 277} ethtool_stats_keys[] = {
1da177e4
LT
278 { "rx_octets" },
279 { "rx_fragments" },
280 { "rx_ucast_packets" },
281 { "rx_mcast_packets" },
282 { "rx_bcast_packets" },
283 { "rx_fcs_errors" },
284 { "rx_align_errors" },
285 { "rx_xon_pause_rcvd" },
286 { "rx_xoff_pause_rcvd" },
287 { "rx_mac_ctrl_rcvd" },
288 { "rx_xoff_entered" },
289 { "rx_frame_too_long_errors" },
290 { "rx_jabbers" },
291 { "rx_undersize_packets" },
292 { "rx_in_length_errors" },
293 { "rx_out_length_errors" },
294 { "rx_64_or_less_octet_packets" },
295 { "rx_65_to_127_octet_packets" },
296 { "rx_128_to_255_octet_packets" },
297 { "rx_256_to_511_octet_packets" },
298 { "rx_512_to_1023_octet_packets" },
299 { "rx_1024_to_1522_octet_packets" },
300 { "rx_1523_to_2047_octet_packets" },
301 { "rx_2048_to_4095_octet_packets" },
302 { "rx_4096_to_8191_octet_packets" },
303 { "rx_8192_to_9022_octet_packets" },
304
305 { "tx_octets" },
306 { "tx_collisions" },
307
308 { "tx_xon_sent" },
309 { "tx_xoff_sent" },
310 { "tx_flow_control" },
311 { "tx_mac_errors" },
312 { "tx_single_collisions" },
313 { "tx_mult_collisions" },
314 { "tx_deferred" },
315 { "tx_excessive_collisions" },
316 { "tx_late_collisions" },
317 { "tx_collide_2times" },
318 { "tx_collide_3times" },
319 { "tx_collide_4times" },
320 { "tx_collide_5times" },
321 { "tx_collide_6times" },
322 { "tx_collide_7times" },
323 { "tx_collide_8times" },
324 { "tx_collide_9times" },
325 { "tx_collide_10times" },
326 { "tx_collide_11times" },
327 { "tx_collide_12times" },
328 { "tx_collide_13times" },
329 { "tx_collide_14times" },
330 { "tx_collide_15times" },
331 { "tx_ucast_packets" },
332 { "tx_mcast_packets" },
333 { "tx_bcast_packets" },
334 { "tx_carrier_sense_errors" },
335 { "tx_discards" },
336 { "tx_errors" },
337
338 { "dma_writeq_full" },
339 { "dma_write_prioq_full" },
340 { "rxbds_empty" },
341 { "rx_discards" },
4d958473 342 { "mbuf_lwm_thresh_hit" },
1da177e4
LT
343 { "rx_errors" },
344 { "rx_threshold_hit" },
345
346 { "dma_readq_full" },
347 { "dma_read_prioq_full" },
348 { "tx_comp_queue_full" },
349
350 { "ring_set_send_prod_index" },
351 { "ring_status_update" },
352 { "nic_irqs" },
353 { "nic_avoided_irqs" },
354 { "nic_tx_threshold_hit" }
355};
356
48fa55a0
MC
357#define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
358
359
50da859d 360static const struct {
4cafd3f5 361 const char string[ETH_GSTRING_LEN];
48fa55a0 362} ethtool_test_keys[] = {
4cafd3f5
MC
363 { "nvram test (online) " },
364 { "link test (online) " },
365 { "register test (offline)" },
366 { "memory test (offline)" },
367 { "loopback test (offline)" },
368 { "interrupt test (offline)" },
369};
370
48fa55a0
MC
371#define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
372
373
b401e9e2
MC
374static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
375{
376 writel(val, tp->regs + off);
377}
378
379static u32 tg3_read32(struct tg3 *tp, u32 off)
380{
de6f31eb 381 return readl(tp->regs + off);
b401e9e2
MC
382}
383
0d3031d9
MC
384static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
385{
386 writel(val, tp->aperegs + off);
387}
388
389static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
390{
de6f31eb 391 return readl(tp->aperegs + off);
0d3031d9
MC
392}
393
1da177e4
LT
394static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
395{
6892914f
MC
396 unsigned long flags;
397
398 spin_lock_irqsave(&tp->indirect_lock, flags);
1ee582d8
MC
399 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
400 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
6892914f 401 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1ee582d8
MC
402}
403
404static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
405{
406 writel(val, tp->regs + off);
407 readl(tp->regs + off);
1da177e4
LT
408}
409
6892914f 410static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
1da177e4 411{
6892914f
MC
412 unsigned long flags;
413 u32 val;
414
415 spin_lock_irqsave(&tp->indirect_lock, flags);
416 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
417 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
418 spin_unlock_irqrestore(&tp->indirect_lock, flags);
419 return val;
420}
421
422static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
423{
424 unsigned long flags;
425
426 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
427 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
428 TG3_64BIT_REG_LOW, val);
429 return;
430 }
66711e66 431 if (off == TG3_RX_STD_PROD_IDX_REG) {
6892914f
MC
432 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
433 TG3_64BIT_REG_LOW, val);
434 return;
1da177e4 435 }
6892914f
MC
436
437 spin_lock_irqsave(&tp->indirect_lock, flags);
438 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
439 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
440 spin_unlock_irqrestore(&tp->indirect_lock, flags);
441
442 /* In indirect mode when disabling interrupts, we also need
443 * to clear the interrupt bit in the GRC local ctrl register.
444 */
445 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
446 (val == 0x1)) {
447 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
448 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
449 }
450}
451
452static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
453{
454 unsigned long flags;
455 u32 val;
456
457 spin_lock_irqsave(&tp->indirect_lock, flags);
458 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
459 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
460 spin_unlock_irqrestore(&tp->indirect_lock, flags);
461 return val;
462}
463
b401e9e2
MC
464/* usec_wait specifies the wait time in usec when writing to certain registers
465 * where it is unsafe to read back the register without some delay.
466 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
467 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
468 */
469static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
6892914f 470{
b401e9e2
MC
471 if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
472 (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
473 /* Non-posted methods */
474 tp->write32(tp, off, val);
475 else {
476 /* Posted method */
477 tg3_write32(tp, off, val);
478 if (usec_wait)
479 udelay(usec_wait);
480 tp->read32(tp, off);
481 }
482 /* Wait again after the read for the posted method to guarantee that
483 * the wait time is met.
484 */
485 if (usec_wait)
486 udelay(usec_wait);
1da177e4
LT
487}
488
09ee929c
MC
489static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
490{
491 tp->write32_mbox(tp, off, val);
6892914f
MC
492 if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
493 !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
494 tp->read32_mbox(tp, off);
09ee929c
MC
495}
496
20094930 497static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
1da177e4
LT
498{
499 void __iomem *mbox = tp->regs + off;
500 writel(val, mbox);
501 if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
502 writel(val, mbox);
503 if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
504 readl(mbox);
505}
506
b5d3772c
MC
507static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
508{
de6f31eb 509 return readl(tp->regs + off + GRCMBOX_BASE);
b5d3772c
MC
510}
511
512static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
513{
514 writel(val, tp->regs + off + GRCMBOX_BASE);
515}
516
c6cdf436 517#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
09ee929c 518#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
c6cdf436
MC
519#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
520#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
521#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
20094930 522
c6cdf436
MC
523#define tw32(reg, val) tp->write32(tp, reg, val)
524#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
525#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
526#define tr32(reg) tp->read32(tp, reg)
1da177e4
LT
527
528static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
529{
6892914f
MC
530 unsigned long flags;
531
b5d3772c
MC
532 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
533 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
534 return;
535
6892914f 536 spin_lock_irqsave(&tp->indirect_lock, flags);
bbadf503
MC
537 if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
538 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
539 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 540
bbadf503
MC
541 /* Always leave this as zero. */
542 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
543 } else {
544 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
545 tw32_f(TG3PCI_MEM_WIN_DATA, val);
28fbef78 546
bbadf503
MC
547 /* Always leave this as zero. */
548 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
549 }
550 spin_unlock_irqrestore(&tp->indirect_lock, flags);
758a6139
DM
551}
552
1da177e4
LT
553static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
554{
6892914f
MC
555 unsigned long flags;
556
b5d3772c
MC
557 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
558 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
559 *val = 0;
560 return;
561 }
562
6892914f 563 spin_lock_irqsave(&tp->indirect_lock, flags);
bbadf503
MC
564 if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
565 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
566 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 567
bbadf503
MC
568 /* Always leave this as zero. */
569 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
570 } else {
571 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
572 *val = tr32(TG3PCI_MEM_WIN_DATA);
573
574 /* Always leave this as zero. */
575 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
576 }
6892914f 577 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1da177e4
LT
578}
579
0d3031d9
MC
580static void tg3_ape_lock_init(struct tg3 *tp)
581{
582 int i;
f92d9dc1
MC
583 u32 regbase;
584
585 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
586 regbase = TG3_APE_LOCK_GRANT;
587 else
588 regbase = TG3_APE_PER_LOCK_GRANT;
0d3031d9
MC
589
590 /* Make sure the driver hasn't any stale locks. */
591 for (i = 0; i < 8; i++)
f92d9dc1 592 tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
0d3031d9
MC
593}
594
595static int tg3_ape_lock(struct tg3 *tp, int locknum)
596{
597 int i, off;
598 int ret = 0;
f92d9dc1 599 u32 status, req, gnt;
0d3031d9
MC
600
601 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
602 return 0;
603
604 switch (locknum) {
33f401ae
MC
605 case TG3_APE_LOCK_GRC:
606 case TG3_APE_LOCK_MEM:
607 break;
608 default:
609 return -EINVAL;
0d3031d9
MC
610 }
611
f92d9dc1
MC
612 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
613 req = TG3_APE_LOCK_REQ;
614 gnt = TG3_APE_LOCK_GRANT;
615 } else {
616 req = TG3_APE_PER_LOCK_REQ;
617 gnt = TG3_APE_PER_LOCK_GRANT;
618 }
619
0d3031d9
MC
620 off = 4 * locknum;
621
f92d9dc1 622 tg3_ape_write32(tp, req + off, APE_LOCK_REQ_DRIVER);
0d3031d9
MC
623
624 /* Wait for up to 1 millisecond to acquire lock. */
625 for (i = 0; i < 100; i++) {
f92d9dc1 626 status = tg3_ape_read32(tp, gnt + off);
0d3031d9
MC
627 if (status == APE_LOCK_GRANT_DRIVER)
628 break;
629 udelay(10);
630 }
631
632 if (status != APE_LOCK_GRANT_DRIVER) {
633 /* Revoke the lock request. */
f92d9dc1 634 tg3_ape_write32(tp, gnt + off,
0d3031d9
MC
635 APE_LOCK_GRANT_DRIVER);
636
637 ret = -EBUSY;
638 }
639
640 return ret;
641}
642
643static void tg3_ape_unlock(struct tg3 *tp, int locknum)
644{
f92d9dc1 645 u32 gnt;
0d3031d9
MC
646
647 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
648 return;
649
650 switch (locknum) {
33f401ae
MC
651 case TG3_APE_LOCK_GRC:
652 case TG3_APE_LOCK_MEM:
653 break;
654 default:
655 return;
0d3031d9
MC
656 }
657
f92d9dc1
MC
658 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
659 gnt = TG3_APE_LOCK_GRANT;
660 else
661 gnt = TG3_APE_PER_LOCK_GRANT;
662
663 tg3_ape_write32(tp, gnt + 4 * locknum, APE_LOCK_GRANT_DRIVER);
0d3031d9
MC
664}
665
1da177e4
LT
666static void tg3_disable_ints(struct tg3 *tp)
667{
89aeb3bc
MC
668 int i;
669
1da177e4
LT
670 tw32(TG3PCI_MISC_HOST_CTRL,
671 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc
MC
672 for (i = 0; i < tp->irq_max; i++)
673 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
1da177e4
LT
674}
675
1da177e4
LT
676static void tg3_enable_ints(struct tg3 *tp)
677{
89aeb3bc 678 int i;
89aeb3bc 679
bbe832c0
MC
680 tp->irq_sync = 0;
681 wmb();
682
1da177e4
LT
683 tw32(TG3PCI_MISC_HOST_CTRL,
684 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc 685
f89f38b8 686 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
89aeb3bc
MC
687 for (i = 0; i < tp->irq_cnt; i++) {
688 struct tg3_napi *tnapi = &tp->napi[i];
c6cdf436 689
898a56f8 690 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
89aeb3bc
MC
691 if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
692 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
f19af9c2 693
f89f38b8 694 tp->coal_now |= tnapi->coal_now;
89aeb3bc 695 }
f19af9c2
MC
696
697 /* Force an initial interrupt */
698 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
699 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
700 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
701 else
f89f38b8
MC
702 tw32(HOSTCC_MODE, tp->coal_now);
703
704 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
1da177e4
LT
705}
706
17375d25 707static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
04237ddd 708{
17375d25 709 struct tg3 *tp = tnapi->tp;
898a56f8 710 struct tg3_hw_status *sblk = tnapi->hw_status;
04237ddd
MC
711 unsigned int work_exists = 0;
712
713 /* check for phy events */
714 if (!(tp->tg3_flags &
715 (TG3_FLAG_USE_LINKCHG_REG |
716 TG3_FLAG_POLL_SERDES))) {
717 if (sblk->status & SD_STATUS_LINK_CHG)
718 work_exists = 1;
719 }
720 /* check for RX/TX work to do */
f3f3f27e 721 if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
8d9d7cfc 722 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
04237ddd
MC
723 work_exists = 1;
724
725 return work_exists;
726}
727
17375d25 728/* tg3_int_reenable
04237ddd
MC
729 * similar to tg3_enable_ints, but it accurately determines whether there
730 * is new work pending and can return without flushing the PIO write
6aa20a22 731 * which reenables interrupts
1da177e4 732 */
17375d25 733static void tg3_int_reenable(struct tg3_napi *tnapi)
1da177e4 734{
17375d25
MC
735 struct tg3 *tp = tnapi->tp;
736
898a56f8 737 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
1da177e4
LT
738 mmiowb();
739
fac9b83e
DM
740 /* When doing tagged status, this work check is unnecessary.
741 * The last_tag we write above tells the chip which piece of
742 * work we've completed.
743 */
744 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
17375d25 745 tg3_has_work(tnapi))
04237ddd 746 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 747 HOSTCC_MODE_ENABLE | tnapi->coal_now);
1da177e4
LT
748}
749
1da177e4
LT
750static void tg3_switch_clocks(struct tg3 *tp)
751{
f6eb9b1f 752 u32 clock_ctrl;
1da177e4
LT
753 u32 orig_clock_ctrl;
754
795d01c5
MC
755 if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
756 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
4cf78e4f
MC
757 return;
758
f6eb9b1f
MC
759 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
760
1da177e4
LT
761 orig_clock_ctrl = clock_ctrl;
762 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
763 CLOCK_CTRL_CLKRUN_OENABLE |
764 0x1f);
765 tp->pci_clock_ctrl = clock_ctrl;
766
767 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
768 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
b401e9e2
MC
769 tw32_wait_f(TG3PCI_CLOCK_CTRL,
770 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
1da177e4
LT
771 }
772 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
b401e9e2
MC
773 tw32_wait_f(TG3PCI_CLOCK_CTRL,
774 clock_ctrl |
775 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
776 40);
777 tw32_wait_f(TG3PCI_CLOCK_CTRL,
778 clock_ctrl | (CLOCK_CTRL_ALTCLK),
779 40);
1da177e4 780 }
b401e9e2 781 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
1da177e4
LT
782}
783
784#define PHY_BUSY_LOOPS 5000
785
786static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
787{
788 u32 frame_val;
789 unsigned int loops;
790 int ret;
791
792 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
793 tw32_f(MAC_MI_MODE,
794 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
795 udelay(80);
796 }
797
798 *val = 0x0;
799
882e9793 800 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
801 MI_COM_PHY_ADDR_MASK);
802 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
803 MI_COM_REG_ADDR_MASK);
804 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
6aa20a22 805
1da177e4
LT
806 tw32_f(MAC_MI_COM, frame_val);
807
808 loops = PHY_BUSY_LOOPS;
809 while (loops != 0) {
810 udelay(10);
811 frame_val = tr32(MAC_MI_COM);
812
813 if ((frame_val & MI_COM_BUSY) == 0) {
814 udelay(5);
815 frame_val = tr32(MAC_MI_COM);
816 break;
817 }
818 loops -= 1;
819 }
820
821 ret = -EBUSY;
822 if (loops != 0) {
823 *val = frame_val & MI_COM_DATA_MASK;
824 ret = 0;
825 }
826
827 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
828 tw32_f(MAC_MI_MODE, tp->mi_mode);
829 udelay(80);
830 }
831
832 return ret;
833}
834
835static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
836{
837 u32 frame_val;
838 unsigned int loops;
839 int ret;
840
f07e9af3 841 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
b5d3772c
MC
842 (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
843 return 0;
844
1da177e4
LT
845 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
846 tw32_f(MAC_MI_MODE,
847 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
848 udelay(80);
849 }
850
882e9793 851 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
852 MI_COM_PHY_ADDR_MASK);
853 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
854 MI_COM_REG_ADDR_MASK);
855 frame_val |= (val & MI_COM_DATA_MASK);
856 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
6aa20a22 857
1da177e4
LT
858 tw32_f(MAC_MI_COM, frame_val);
859
860 loops = PHY_BUSY_LOOPS;
861 while (loops != 0) {
862 udelay(10);
863 frame_val = tr32(MAC_MI_COM);
864 if ((frame_val & MI_COM_BUSY) == 0) {
865 udelay(5);
866 frame_val = tr32(MAC_MI_COM);
867 break;
868 }
869 loops -= 1;
870 }
871
872 ret = -EBUSY;
873 if (loops != 0)
874 ret = 0;
875
876 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
877 tw32_f(MAC_MI_MODE, tp->mi_mode);
878 udelay(80);
879 }
880
881 return ret;
882}
883
b0988c15
MC
884static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
885{
886 int err;
887
888 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
889 if (err)
890 goto done;
891
892 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
893 if (err)
894 goto done;
895
896 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
897 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
898 if (err)
899 goto done;
900
901 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
902
903done:
904 return err;
905}
906
907static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
908{
909 int err;
910
911 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
912 if (err)
913 goto done;
914
915 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
916 if (err)
917 goto done;
918
919 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
920 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
921 if (err)
922 goto done;
923
924 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
925
926done:
927 return err;
928}
929
930static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
931{
932 int err;
933
934 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
935 if (!err)
936 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
937
938 return err;
939}
940
941static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
942{
943 int err;
944
945 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
946 if (!err)
947 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
948
949 return err;
950}
951
15ee95c3
MC
952static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
953{
954 int err;
955
956 err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
957 (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
958 MII_TG3_AUXCTL_SHDWSEL_MISC);
959 if (!err)
960 err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
961
962 return err;
963}
964
95e2869a
MC
965static int tg3_bmcr_reset(struct tg3 *tp)
966{
967 u32 phy_control;
968 int limit, err;
969
970 /* OK, reset it, and poll the BMCR_RESET bit until it
971 * clears or we time out.
972 */
973 phy_control = BMCR_RESET;
974 err = tg3_writephy(tp, MII_BMCR, phy_control);
975 if (err != 0)
976 return -EBUSY;
977
978 limit = 5000;
979 while (limit--) {
980 err = tg3_readphy(tp, MII_BMCR, &phy_control);
981 if (err != 0)
982 return -EBUSY;
983
984 if ((phy_control & BMCR_RESET) == 0) {
985 udelay(40);
986 break;
987 }
988 udelay(10);
989 }
d4675b52 990 if (limit < 0)
95e2869a
MC
991 return -EBUSY;
992
993 return 0;
994}
995
158d7abd
MC
996static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
997{
3d16543d 998 struct tg3 *tp = bp->priv;
158d7abd
MC
999 u32 val;
1000
24bb4fb6 1001 spin_lock_bh(&tp->lock);
158d7abd
MC
1002
1003 if (tg3_readphy(tp, reg, &val))
24bb4fb6
MC
1004 val = -EIO;
1005
1006 spin_unlock_bh(&tp->lock);
158d7abd
MC
1007
1008 return val;
1009}
1010
1011static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
1012{
3d16543d 1013 struct tg3 *tp = bp->priv;
24bb4fb6 1014 u32 ret = 0;
158d7abd 1015
24bb4fb6 1016 spin_lock_bh(&tp->lock);
158d7abd
MC
1017
1018 if (tg3_writephy(tp, reg, val))
24bb4fb6 1019 ret = -EIO;
158d7abd 1020
24bb4fb6
MC
1021 spin_unlock_bh(&tp->lock);
1022
1023 return ret;
158d7abd
MC
1024}
1025
1026static int tg3_mdio_reset(struct mii_bus *bp)
1027{
1028 return 0;
1029}
1030
9c61d6bc 1031static void tg3_mdio_config_5785(struct tg3 *tp)
a9daf367
MC
1032{
1033 u32 val;
fcb389df 1034 struct phy_device *phydev;
a9daf367 1035
3f0e3ad7 1036 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
fcb389df 1037 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f
MC
1038 case PHY_ID_BCM50610:
1039 case PHY_ID_BCM50610M:
fcb389df
MC
1040 val = MAC_PHYCFG2_50610_LED_MODES;
1041 break;
6a443a0f 1042 case PHY_ID_BCMAC131:
fcb389df
MC
1043 val = MAC_PHYCFG2_AC131_LED_MODES;
1044 break;
6a443a0f 1045 case PHY_ID_RTL8211C:
fcb389df
MC
1046 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1047 break;
6a443a0f 1048 case PHY_ID_RTL8201E:
fcb389df
MC
1049 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1050 break;
1051 default:
a9daf367 1052 return;
fcb389df
MC
1053 }
1054
1055 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1056 tw32(MAC_PHYCFG2, val);
1057
1058 val = tr32(MAC_PHYCFG1);
bb85fbb6
MC
1059 val &= ~(MAC_PHYCFG1_RGMII_INT |
1060 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1061 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
fcb389df
MC
1062 tw32(MAC_PHYCFG1, val);
1063
1064 return;
1065 }
1066
14417063 1067 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE))
fcb389df
MC
1068 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1069 MAC_PHYCFG2_FMODE_MASK_MASK |
1070 MAC_PHYCFG2_GMODE_MASK_MASK |
1071 MAC_PHYCFG2_ACT_MASK_MASK |
1072 MAC_PHYCFG2_QUAL_MASK_MASK |
1073 MAC_PHYCFG2_INBAND_ENABLE;
1074
1075 tw32(MAC_PHYCFG2, val);
a9daf367 1076
bb85fbb6
MC
1077 val = tr32(MAC_PHYCFG1);
1078 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1079 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
14417063 1080 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
a9daf367
MC
1081 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1082 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
1083 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1084 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1085 }
bb85fbb6
MC
1086 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1087 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1088 tw32(MAC_PHYCFG1, val);
a9daf367 1089
a9daf367
MC
1090 val = tr32(MAC_EXT_RGMII_MODE);
1091 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1092 MAC_RGMII_MODE_RX_QUALITY |
1093 MAC_RGMII_MODE_RX_ACTIVITY |
1094 MAC_RGMII_MODE_RX_ENG_DET |
1095 MAC_RGMII_MODE_TX_ENABLE |
1096 MAC_RGMII_MODE_TX_LOWPWR |
1097 MAC_RGMII_MODE_TX_RESET);
14417063 1098 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
a9daf367
MC
1099 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1100 val |= MAC_RGMII_MODE_RX_INT_B |
1101 MAC_RGMII_MODE_RX_QUALITY |
1102 MAC_RGMII_MODE_RX_ACTIVITY |
1103 MAC_RGMII_MODE_RX_ENG_DET;
1104 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1105 val |= MAC_RGMII_MODE_TX_ENABLE |
1106 MAC_RGMII_MODE_TX_LOWPWR |
1107 MAC_RGMII_MODE_TX_RESET;
1108 }
1109 tw32(MAC_EXT_RGMII_MODE, val);
1110}
1111
158d7abd
MC
1112static void tg3_mdio_start(struct tg3 *tp)
1113{
158d7abd
MC
1114 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1115 tw32_f(MAC_MI_MODE, tp->mi_mode);
1116 udelay(80);
a9daf367 1117
9ea4818d
MC
1118 if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
1119 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1120 tg3_mdio_config_5785(tp);
1121}
1122
1123static int tg3_mdio_init(struct tg3 *tp)
1124{
1125 int i;
1126 u32 reg;
1127 struct phy_device *phydev;
1128
0a58d668 1129 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
9c7df915 1130 u32 is_serdes;
882e9793 1131
9c7df915 1132 tp->phy_addr = PCI_FUNC(tp->pdev->devfn) + 1;
882e9793 1133
d1ec96af
MC
1134 if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
1135 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1136 else
1137 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1138 TG3_CPMU_PHY_STRAP_IS_SERDES;
882e9793
MC
1139 if (is_serdes)
1140 tp->phy_addr += 7;
1141 } else
3f0e3ad7 1142 tp->phy_addr = TG3_PHY_MII_ADDR;
882e9793 1143
158d7abd
MC
1144 tg3_mdio_start(tp);
1145
1146 if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
1147 (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
1148 return 0;
1149
298cf9be
LB
1150 tp->mdio_bus = mdiobus_alloc();
1151 if (tp->mdio_bus == NULL)
1152 return -ENOMEM;
158d7abd 1153
298cf9be
LB
1154 tp->mdio_bus->name = "tg3 mdio bus";
1155 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
158d7abd 1156 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
298cf9be
LB
1157 tp->mdio_bus->priv = tp;
1158 tp->mdio_bus->parent = &tp->pdev->dev;
1159 tp->mdio_bus->read = &tg3_mdio_read;
1160 tp->mdio_bus->write = &tg3_mdio_write;
1161 tp->mdio_bus->reset = &tg3_mdio_reset;
3f0e3ad7 1162 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
298cf9be 1163 tp->mdio_bus->irq = &tp->mdio_irq[0];
158d7abd
MC
1164
1165 for (i = 0; i < PHY_MAX_ADDR; i++)
298cf9be 1166 tp->mdio_bus->irq[i] = PHY_POLL;
158d7abd
MC
1167
1168 /* The bus registration will look for all the PHYs on the mdio bus.
1169 * Unfortunately, it does not ensure the PHY is powered up before
1170 * accessing the PHY ID registers. A chip reset is the
1171 * quickest way to bring the device back to an operational state..
1172 */
1173 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1174 tg3_bmcr_reset(tp);
1175
298cf9be 1176 i = mdiobus_register(tp->mdio_bus);
a9daf367 1177 if (i) {
ab96b241 1178 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
9c61d6bc 1179 mdiobus_free(tp->mdio_bus);
a9daf367
MC
1180 return i;
1181 }
158d7abd 1182
3f0e3ad7 1183 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
a9daf367 1184
9c61d6bc 1185 if (!phydev || !phydev->drv) {
ab96b241 1186 dev_warn(&tp->pdev->dev, "No PHY devices\n");
9c61d6bc
MC
1187 mdiobus_unregister(tp->mdio_bus);
1188 mdiobus_free(tp->mdio_bus);
1189 return -ENODEV;
1190 }
1191
1192 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f 1193 case PHY_ID_BCM57780:
321d32a0 1194 phydev->interface = PHY_INTERFACE_MODE_GMII;
c704dc23 1195 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
321d32a0 1196 break;
6a443a0f
MC
1197 case PHY_ID_BCM50610:
1198 case PHY_ID_BCM50610M:
32e5a8d6 1199 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
c704dc23 1200 PHY_BRCM_RX_REFCLK_UNUSED |
52fae083 1201 PHY_BRCM_DIS_TXCRXC_NOENRGY |
c704dc23 1202 PHY_BRCM_AUTO_PWRDWN_ENABLE;
14417063 1203 if (tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)
a9daf367
MC
1204 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
1205 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1206 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
1207 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1208 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
fcb389df 1209 /* fallthru */
6a443a0f 1210 case PHY_ID_RTL8211C:
fcb389df 1211 phydev->interface = PHY_INTERFACE_MODE_RGMII;
a9daf367 1212 break;
6a443a0f
MC
1213 case PHY_ID_RTL8201E:
1214 case PHY_ID_BCMAC131:
a9daf367 1215 phydev->interface = PHY_INTERFACE_MODE_MII;
cdd4e09d 1216 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
f07e9af3 1217 tp->phy_flags |= TG3_PHYFLG_IS_FET;
a9daf367
MC
1218 break;
1219 }
1220
9c61d6bc
MC
1221 tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
1222
1223 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1224 tg3_mdio_config_5785(tp);
a9daf367
MC
1225
1226 return 0;
158d7abd
MC
1227}
1228
1229static void tg3_mdio_fini(struct tg3 *tp)
1230{
1231 if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
1232 tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
298cf9be
LB
1233 mdiobus_unregister(tp->mdio_bus);
1234 mdiobus_free(tp->mdio_bus);
158d7abd
MC
1235 }
1236}
1237
4ba526ce
MC
1238/* tp->lock is held. */
1239static inline void tg3_generate_fw_event(struct tg3 *tp)
1240{
1241 u32 val;
1242
1243 val = tr32(GRC_RX_CPU_EVENT);
1244 val |= GRC_RX_CPU_DRIVER_EVENT;
1245 tw32_f(GRC_RX_CPU_EVENT, val);
1246
1247 tp->last_event_jiffies = jiffies;
1248}
1249
1250#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1251
95e2869a
MC
1252/* tp->lock is held. */
1253static void tg3_wait_for_event_ack(struct tg3 *tp)
1254{
1255 int i;
4ba526ce
MC
1256 unsigned int delay_cnt;
1257 long time_remain;
1258
1259 /* If enough time has passed, no wait is necessary. */
1260 time_remain = (long)(tp->last_event_jiffies + 1 +
1261 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1262 (long)jiffies;
1263 if (time_remain < 0)
1264 return;
1265
1266 /* Check if we can shorten the wait time. */
1267 delay_cnt = jiffies_to_usecs(time_remain);
1268 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1269 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1270 delay_cnt = (delay_cnt >> 3) + 1;
95e2869a 1271
4ba526ce 1272 for (i = 0; i < delay_cnt; i++) {
95e2869a
MC
1273 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1274 break;
4ba526ce 1275 udelay(8);
95e2869a
MC
1276 }
1277}
1278
1279/* tp->lock is held. */
1280static void tg3_ump_link_report(struct tg3 *tp)
1281{
1282 u32 reg;
1283 u32 val;
1284
1285 if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
1286 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
1287 return;
1288
1289 tg3_wait_for_event_ack(tp);
1290
1291 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1292
1293 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1294
1295 val = 0;
1296 if (!tg3_readphy(tp, MII_BMCR, &reg))
1297 val = reg << 16;
1298 if (!tg3_readphy(tp, MII_BMSR, &reg))
1299 val |= (reg & 0xffff);
1300 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
1301
1302 val = 0;
1303 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1304 val = reg << 16;
1305 if (!tg3_readphy(tp, MII_LPA, &reg))
1306 val |= (reg & 0xffff);
1307 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
1308
1309 val = 0;
f07e9af3 1310 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
95e2869a
MC
1311 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1312 val = reg << 16;
1313 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1314 val |= (reg & 0xffff);
1315 }
1316 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
1317
1318 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1319 val = reg << 16;
1320 else
1321 val = 0;
1322 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
1323
4ba526ce 1324 tg3_generate_fw_event(tp);
95e2869a
MC
1325}
1326
1327static void tg3_link_report(struct tg3 *tp)
1328{
1329 if (!netif_carrier_ok(tp->dev)) {
05dbe005 1330 netif_info(tp, link, tp->dev, "Link is down\n");
95e2869a
MC
1331 tg3_ump_link_report(tp);
1332 } else if (netif_msg_link(tp)) {
05dbe005
JP
1333 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1334 (tp->link_config.active_speed == SPEED_1000 ?
1335 1000 :
1336 (tp->link_config.active_speed == SPEED_100 ?
1337 100 : 10)),
1338 (tp->link_config.active_duplex == DUPLEX_FULL ?
1339 "full" : "half"));
1340
1341 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1342 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1343 "on" : "off",
1344 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1345 "on" : "off");
95e2869a
MC
1346 tg3_ump_link_report(tp);
1347 }
1348}
1349
1350static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
1351{
1352 u16 miireg;
1353
e18ce346 1354 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1355 miireg = ADVERTISE_PAUSE_CAP;
e18ce346 1356 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1357 miireg = ADVERTISE_PAUSE_ASYM;
e18ce346 1358 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1359 miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1360 else
1361 miireg = 0;
1362
1363 return miireg;
1364}
1365
1366static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1367{
1368 u16 miireg;
1369
e18ce346 1370 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1371 miireg = ADVERTISE_1000XPAUSE;
e18ce346 1372 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1373 miireg = ADVERTISE_1000XPSE_ASYM;
e18ce346 1374 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1375 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1376 else
1377 miireg = 0;
1378
1379 return miireg;
1380}
1381
95e2869a
MC
1382static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1383{
1384 u8 cap = 0;
1385
1386 if (lcladv & ADVERTISE_1000XPAUSE) {
1387 if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1388 if (rmtadv & LPA_1000XPAUSE)
e18ce346 1389 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
95e2869a 1390 else if (rmtadv & LPA_1000XPAUSE_ASYM)
e18ce346 1391 cap = FLOW_CTRL_RX;
95e2869a
MC
1392 } else {
1393 if (rmtadv & LPA_1000XPAUSE)
e18ce346 1394 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
95e2869a
MC
1395 }
1396 } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1397 if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
e18ce346 1398 cap = FLOW_CTRL_TX;
95e2869a
MC
1399 }
1400
1401 return cap;
1402}
1403
f51f3562 1404static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
95e2869a 1405{
b02fd9e3 1406 u8 autoneg;
f51f3562 1407 u8 flowctrl = 0;
95e2869a
MC
1408 u32 old_rx_mode = tp->rx_mode;
1409 u32 old_tx_mode = tp->tx_mode;
1410
b02fd9e3 1411 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
3f0e3ad7 1412 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
b02fd9e3
MC
1413 else
1414 autoneg = tp->link_config.autoneg;
1415
1416 if (autoneg == AUTONEG_ENABLE &&
95e2869a 1417 (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
f07e9af3 1418 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
f51f3562 1419 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
95e2869a 1420 else
bc02ff95 1421 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
f51f3562
MC
1422 } else
1423 flowctrl = tp->link_config.flowctrl;
95e2869a 1424
f51f3562 1425 tp->link_config.active_flowctrl = flowctrl;
95e2869a 1426
e18ce346 1427 if (flowctrl & FLOW_CTRL_RX)
95e2869a
MC
1428 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1429 else
1430 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1431
f51f3562 1432 if (old_rx_mode != tp->rx_mode)
95e2869a 1433 tw32_f(MAC_RX_MODE, tp->rx_mode);
95e2869a 1434
e18ce346 1435 if (flowctrl & FLOW_CTRL_TX)
95e2869a
MC
1436 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1437 else
1438 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1439
f51f3562 1440 if (old_tx_mode != tp->tx_mode)
95e2869a 1441 tw32_f(MAC_TX_MODE, tp->tx_mode);
95e2869a
MC
1442}
1443
b02fd9e3
MC
1444static void tg3_adjust_link(struct net_device *dev)
1445{
1446 u8 oldflowctrl, linkmesg = 0;
1447 u32 mac_mode, lcl_adv, rmt_adv;
1448 struct tg3 *tp = netdev_priv(dev);
3f0e3ad7 1449 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1450
24bb4fb6 1451 spin_lock_bh(&tp->lock);
b02fd9e3
MC
1452
1453 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1454 MAC_MODE_HALF_DUPLEX);
1455
1456 oldflowctrl = tp->link_config.active_flowctrl;
1457
1458 if (phydev->link) {
1459 lcl_adv = 0;
1460 rmt_adv = 0;
1461
1462 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1463 mac_mode |= MAC_MODE_PORT_MODE_MII;
c3df0748
MC
1464 else if (phydev->speed == SPEED_1000 ||
1465 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
b02fd9e3 1466 mac_mode |= MAC_MODE_PORT_MODE_GMII;
c3df0748
MC
1467 else
1468 mac_mode |= MAC_MODE_PORT_MODE_MII;
b02fd9e3
MC
1469
1470 if (phydev->duplex == DUPLEX_HALF)
1471 mac_mode |= MAC_MODE_HALF_DUPLEX;
1472 else {
1473 lcl_adv = tg3_advert_flowctrl_1000T(
1474 tp->link_config.flowctrl);
1475
1476 if (phydev->pause)
1477 rmt_adv = LPA_PAUSE_CAP;
1478 if (phydev->asym_pause)
1479 rmt_adv |= LPA_PAUSE_ASYM;
1480 }
1481
1482 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1483 } else
1484 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1485
1486 if (mac_mode != tp->mac_mode) {
1487 tp->mac_mode = mac_mode;
1488 tw32_f(MAC_MODE, tp->mac_mode);
1489 udelay(40);
1490 }
1491
fcb389df
MC
1492 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
1493 if (phydev->speed == SPEED_10)
1494 tw32(MAC_MI_STAT,
1495 MAC_MI_STAT_10MBPS_MODE |
1496 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1497 else
1498 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1499 }
1500
b02fd9e3
MC
1501 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
1502 tw32(MAC_TX_LENGTHS,
1503 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1504 (6 << TX_LENGTHS_IPG_SHIFT) |
1505 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
1506 else
1507 tw32(MAC_TX_LENGTHS,
1508 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1509 (6 << TX_LENGTHS_IPG_SHIFT) |
1510 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
1511
1512 if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
1513 (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
1514 phydev->speed != tp->link_config.active_speed ||
1515 phydev->duplex != tp->link_config.active_duplex ||
1516 oldflowctrl != tp->link_config.active_flowctrl)
c6cdf436 1517 linkmesg = 1;
b02fd9e3
MC
1518
1519 tp->link_config.active_speed = phydev->speed;
1520 tp->link_config.active_duplex = phydev->duplex;
1521
24bb4fb6 1522 spin_unlock_bh(&tp->lock);
b02fd9e3
MC
1523
1524 if (linkmesg)
1525 tg3_link_report(tp);
1526}
1527
1528static int tg3_phy_init(struct tg3 *tp)
1529{
1530 struct phy_device *phydev;
1531
f07e9af3 1532 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
b02fd9e3
MC
1533 return 0;
1534
1535 /* Bring the PHY back to a known state. */
1536 tg3_bmcr_reset(tp);
1537
3f0e3ad7 1538 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
1539
1540 /* Attach the MAC to the PHY. */
fb28ad35 1541 phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
a9daf367 1542 phydev->dev_flags, phydev->interface);
b02fd9e3 1543 if (IS_ERR(phydev)) {
ab96b241 1544 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
b02fd9e3
MC
1545 return PTR_ERR(phydev);
1546 }
1547
b02fd9e3 1548 /* Mask with MAC supported features. */
9c61d6bc
MC
1549 switch (phydev->interface) {
1550 case PHY_INTERFACE_MODE_GMII:
1551 case PHY_INTERFACE_MODE_RGMII:
f07e9af3 1552 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
321d32a0
MC
1553 phydev->supported &= (PHY_GBIT_FEATURES |
1554 SUPPORTED_Pause |
1555 SUPPORTED_Asym_Pause);
1556 break;
1557 }
1558 /* fallthru */
9c61d6bc
MC
1559 case PHY_INTERFACE_MODE_MII:
1560 phydev->supported &= (PHY_BASIC_FEATURES |
1561 SUPPORTED_Pause |
1562 SUPPORTED_Asym_Pause);
1563 break;
1564 default:
3f0e3ad7 1565 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
9c61d6bc
MC
1566 return -EINVAL;
1567 }
1568
f07e9af3 1569 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1570
1571 phydev->advertising = phydev->supported;
1572
b02fd9e3
MC
1573 return 0;
1574}
1575
1576static void tg3_phy_start(struct tg3 *tp)
1577{
1578 struct phy_device *phydev;
1579
f07e9af3 1580 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1581 return;
1582
3f0e3ad7 1583 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1584
80096068
MC
1585 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
1586 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
1587 phydev->speed = tp->link_config.orig_speed;
1588 phydev->duplex = tp->link_config.orig_duplex;
1589 phydev->autoneg = tp->link_config.orig_autoneg;
1590 phydev->advertising = tp->link_config.orig_advertising;
1591 }
1592
1593 phy_start(phydev);
1594
1595 phy_start_aneg(phydev);
1596}
1597
1598static void tg3_phy_stop(struct tg3 *tp)
1599{
f07e9af3 1600 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1601 return;
1602
3f0e3ad7 1603 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
1604}
1605
1606static void tg3_phy_fini(struct tg3 *tp)
1607{
f07e9af3 1608 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7 1609 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
f07e9af3 1610 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1611 }
1612}
1613
7f97a4bd
MC
1614static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
1615{
1616 u32 phytest;
1617
1618 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
1619 u32 phy;
1620
1621 tg3_writephy(tp, MII_TG3_FET_TEST,
1622 phytest | MII_TG3_FET_SHADOW_EN);
1623 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
1624 if (enable)
1625 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
1626 else
1627 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
1628 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
1629 }
1630 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
1631 }
1632}
1633
6833c043
MC
1634static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
1635{
1636 u32 reg;
1637
ecf1410b 1638 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
0a58d668 1639 ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
f07e9af3 1640 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
6833c043
MC
1641 return;
1642
f07e9af3 1643 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd
MC
1644 tg3_phy_fet_toggle_apd(tp, enable);
1645 return;
1646 }
1647
6833c043
MC
1648 reg = MII_TG3_MISC_SHDW_WREN |
1649 MII_TG3_MISC_SHDW_SCR5_SEL |
1650 MII_TG3_MISC_SHDW_SCR5_LPED |
1651 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
1652 MII_TG3_MISC_SHDW_SCR5_SDTL |
1653 MII_TG3_MISC_SHDW_SCR5_C125OE;
1654 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
1655 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
1656
1657 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1658
1659
1660 reg = MII_TG3_MISC_SHDW_WREN |
1661 MII_TG3_MISC_SHDW_APD_SEL |
1662 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
1663 if (enable)
1664 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
1665
1666 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1667}
1668
9ef8ca99
MC
1669static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
1670{
1671 u32 phy;
1672
1673 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
f07e9af3 1674 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
9ef8ca99
MC
1675 return;
1676
f07e9af3 1677 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
9ef8ca99
MC
1678 u32 ephy;
1679
535ef6e1
MC
1680 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
1681 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
1682
1683 tg3_writephy(tp, MII_TG3_FET_TEST,
1684 ephy | MII_TG3_FET_SHADOW_EN);
1685 if (!tg3_readphy(tp, reg, &phy)) {
9ef8ca99 1686 if (enable)
535ef6e1 1687 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
9ef8ca99 1688 else
535ef6e1
MC
1689 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
1690 tg3_writephy(tp, reg, phy);
9ef8ca99 1691 }
535ef6e1 1692 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
9ef8ca99
MC
1693 }
1694 } else {
15ee95c3
MC
1695 int ret;
1696
1697 ret = tg3_phy_auxctl_read(tp,
1698 MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
1699 if (!ret) {
9ef8ca99
MC
1700 if (enable)
1701 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
1702 else
1703 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
1704 phy |= MII_TG3_AUXCTL_MISC_WREN;
1705 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1706 }
1707 }
1708}
1709
1da177e4
LT
1710static void tg3_phy_set_wirespeed(struct tg3 *tp)
1711{
15ee95c3 1712 int ret;
1da177e4
LT
1713 u32 val;
1714
f07e9af3 1715 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
1da177e4
LT
1716 return;
1717
15ee95c3
MC
1718 ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
1719 if (!ret)
1da177e4
LT
1720 tg3_writephy(tp, MII_TG3_AUX_CTRL,
1721 (val | (1 << 15) | (1 << 4)));
1722}
1723
b2a5c19c
MC
1724static void tg3_phy_apply_otp(struct tg3 *tp)
1725{
1726 u32 otp, phy;
1727
1728 if (!tp->phy_otp)
1729 return;
1730
1731 otp = tp->phy_otp;
1732
1733 /* Enable SM_DSP clock and tx 6dB coding. */
1734 phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
1735 MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
1736 MII_TG3_AUXCTL_ACTL_TX_6DB;
1737 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1738
1739 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
1740 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
1741 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
1742
1743 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
1744 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
1745 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
1746
1747 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
1748 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
1749 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
1750
1751 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
1752 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
1753
1754 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
1755 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
1756
1757 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
1758 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
1759 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
1760
1761 /* Turn off SM_DSP clock. */
1762 phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
1763 MII_TG3_AUXCTL_ACTL_TX_6DB;
1764 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1765}
1766
52b02d04
MC
1767static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
1768{
1769 u32 val;
1770
1771 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
1772 return;
1773
1774 tp->setlpicnt = 0;
1775
1776 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
1777 current_link_up == 1 &&
a6b68dab
MC
1778 tp->link_config.active_duplex == DUPLEX_FULL &&
1779 (tp->link_config.active_speed == SPEED_100 ||
1780 tp->link_config.active_speed == SPEED_1000)) {
52b02d04
MC
1781 u32 eeectl;
1782
1783 if (tp->link_config.active_speed == SPEED_1000)
1784 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
1785 else
1786 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
1787
1788 tw32(TG3_CPMU_EEE_CTRL, eeectl);
1789
3110f5f5
MC
1790 tg3_phy_cl45_read(tp, MDIO_MMD_AN,
1791 TG3_CL45_D7_EEERES_STAT, &val);
52b02d04 1792
21a00ab2
MC
1793 switch (val) {
1794 case TG3_CL45_D7_EEERES_STAT_LP_1000T:
1795 switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
1796 case ASIC_REV_5717:
1797 case ASIC_REV_5719:
1798 case ASIC_REV_57765:
1799 /* Enable SM_DSP clock and tx 6dB coding. */
1800 val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
1801 MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
1802 MII_TG3_AUXCTL_ACTL_TX_6DB;
1803 tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
1804
1805 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
1806
1807 /* Turn off SM_DSP clock. */
1808 val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
1809 MII_TG3_AUXCTL_ACTL_TX_6DB;
1810 tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
1811 }
1812 /* Fallthrough */
1813 case TG3_CL45_D7_EEERES_STAT_LP_100TX:
52b02d04 1814 tp->setlpicnt = 2;
21a00ab2 1815 }
52b02d04
MC
1816 }
1817
1818 if (!tp->setlpicnt) {
1819 val = tr32(TG3_CPMU_EEE_MODE);
1820 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
1821 }
1822}
1823
1da177e4
LT
1824static int tg3_wait_macro_done(struct tg3 *tp)
1825{
1826 int limit = 100;
1827
1828 while (limit--) {
1829 u32 tmp32;
1830
f08aa1a8 1831 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
1da177e4
LT
1832 if ((tmp32 & 0x1000) == 0)
1833 break;
1834 }
1835 }
d4675b52 1836 if (limit < 0)
1da177e4
LT
1837 return -EBUSY;
1838
1839 return 0;
1840}
1841
1842static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
1843{
1844 static const u32 test_pat[4][6] = {
1845 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
1846 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
1847 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
1848 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
1849 };
1850 int chan;
1851
1852 for (chan = 0; chan < 4; chan++) {
1853 int i;
1854
1855 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1856 (chan * 0x2000) | 0x0200);
f08aa1a8 1857 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
1858
1859 for (i = 0; i < 6; i++)
1860 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
1861 test_pat[chan][i]);
1862
f08aa1a8 1863 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
1864 if (tg3_wait_macro_done(tp)) {
1865 *resetp = 1;
1866 return -EBUSY;
1867 }
1868
1869 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1870 (chan * 0x2000) | 0x0200);
f08aa1a8 1871 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
1da177e4
LT
1872 if (tg3_wait_macro_done(tp)) {
1873 *resetp = 1;
1874 return -EBUSY;
1875 }
1876
f08aa1a8 1877 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
1da177e4
LT
1878 if (tg3_wait_macro_done(tp)) {
1879 *resetp = 1;
1880 return -EBUSY;
1881 }
1882
1883 for (i = 0; i < 6; i += 2) {
1884 u32 low, high;
1885
1886 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
1887 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
1888 tg3_wait_macro_done(tp)) {
1889 *resetp = 1;
1890 return -EBUSY;
1891 }
1892 low &= 0x7fff;
1893 high &= 0x000f;
1894 if (low != test_pat[chan][i] ||
1895 high != test_pat[chan][i+1]) {
1896 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
1897 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
1898 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
1899
1900 return -EBUSY;
1901 }
1902 }
1903 }
1904
1905 return 0;
1906}
1907
1908static int tg3_phy_reset_chanpat(struct tg3 *tp)
1909{
1910 int chan;
1911
1912 for (chan = 0; chan < 4; chan++) {
1913 int i;
1914
1915 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1916 (chan * 0x2000) | 0x0200);
f08aa1a8 1917 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
1918 for (i = 0; i < 6; i++)
1919 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
f08aa1a8 1920 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
1921 if (tg3_wait_macro_done(tp))
1922 return -EBUSY;
1923 }
1924
1925 return 0;
1926}
1927
1928static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
1929{
1930 u32 reg32, phy9_orig;
1931 int retries, do_phy_reset, err;
1932
1933 retries = 10;
1934 do_phy_reset = 1;
1935 do {
1936 if (do_phy_reset) {
1937 err = tg3_bmcr_reset(tp);
1938 if (err)
1939 return err;
1940 do_phy_reset = 0;
1941 }
1942
1943 /* Disable transmitter and interrupt. */
1944 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
1945 continue;
1946
1947 reg32 |= 0x3000;
1948 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
1949
1950 /* Set full-duplex, 1000 mbps. */
1951 tg3_writephy(tp, MII_BMCR,
1952 BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
1953
1954 /* Set to master mode. */
1955 if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
1956 continue;
1957
1958 tg3_writephy(tp, MII_TG3_CTRL,
1959 (MII_TG3_CTRL_AS_MASTER |
1960 MII_TG3_CTRL_ENABLE_AS_MASTER));
1961
1962 /* Enable SM_DSP_CLOCK and 6dB. */
1963 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
1964
1965 /* Block the PHY control access. */
6ee7c0a0 1966 tg3_phydsp_write(tp, 0x8005, 0x0800);
1da177e4
LT
1967
1968 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
1969 if (!err)
1970 break;
1971 } while (--retries);
1972
1973 err = tg3_phy_reset_chanpat(tp);
1974 if (err)
1975 return err;
1976
6ee7c0a0 1977 tg3_phydsp_write(tp, 0x8005, 0x0000);
1da177e4
LT
1978
1979 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
f08aa1a8 1980 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
1da177e4
LT
1981
1982 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
1983 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
1984 /* Set Extended packet length bit for jumbo frames */
1985 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
859a5887 1986 } else {
1da177e4
LT
1987 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
1988 }
1989
1990 tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
1991
1992 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
1993 reg32 &= ~0x3000;
1994 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
1995 } else if (!err)
1996 err = -EBUSY;
1997
1998 return err;
1999}
2000
2001/* This will reset the tigon3 PHY if there is no valid
2002 * link unless the FORCE argument is non-zero.
2003 */
2004static int tg3_phy_reset(struct tg3 *tp)
2005{
f833c4c1 2006 u32 val, cpmuctrl;
1da177e4
LT
2007 int err;
2008
60189ddf 2009 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2010 val = tr32(GRC_MISC_CFG);
2011 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
2012 udelay(40);
2013 }
f833c4c1
MC
2014 err = tg3_readphy(tp, MII_BMSR, &val);
2015 err |= tg3_readphy(tp, MII_BMSR, &val);
1da177e4
LT
2016 if (err != 0)
2017 return -EBUSY;
2018
c8e1e82b
MC
2019 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
2020 netif_carrier_off(tp->dev);
2021 tg3_link_report(tp);
2022 }
2023
1da177e4
LT
2024 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2025 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2026 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
2027 err = tg3_phy_reset_5703_4_5(tp);
2028 if (err)
2029 return err;
2030 goto out;
2031 }
2032
b2a5c19c
MC
2033 cpmuctrl = 0;
2034 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
2035 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
2036 cpmuctrl = tr32(TG3_CPMU_CTRL);
2037 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2038 tw32(TG3_CPMU_CTRL,
2039 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2040 }
2041
1da177e4
LT
2042 err = tg3_bmcr_reset(tp);
2043 if (err)
2044 return err;
2045
b2a5c19c 2046 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
f833c4c1
MC
2047 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2048 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
b2a5c19c
MC
2049
2050 tw32(TG3_CPMU_CTRL, cpmuctrl);
2051 }
2052
bcb37f6c
MC
2053 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2054 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2055 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2056 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2057 CPMU_LSPD_1000MB_MACCLK_12_5) {
2058 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2059 udelay(40);
2060 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2061 }
2062 }
2063
0a58d668 2064 if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
f07e9af3 2065 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
ecf1410b
MC
2066 return 0;
2067
b2a5c19c
MC
2068 tg3_phy_apply_otp(tp);
2069
f07e9af3 2070 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
2071 tg3_phy_toggle_apd(tp, true);
2072 else
2073 tg3_phy_toggle_apd(tp, false);
2074
1da177e4 2075out:
f07e9af3 2076 if (tp->phy_flags & TG3_PHYFLG_ADC_BUG) {
1da177e4 2077 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
6ee7c0a0
MC
2078 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2079 tg3_phydsp_write(tp, 0x000a, 0x0323);
1da177e4
LT
2080 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
2081 }
f07e9af3 2082 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
f08aa1a8
MC
2083 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2084 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
1da177e4 2085 }
f07e9af3 2086 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
1da177e4 2087 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
6ee7c0a0
MC
2088 tg3_phydsp_write(tp, 0x000a, 0x310b);
2089 tg3_phydsp_write(tp, 0x201f, 0x9506);
2090 tg3_phydsp_write(tp, 0x401f, 0x14e2);
1da177e4 2091 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
f07e9af3 2092 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
c424cb24
MC
2093 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
2094 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
f07e9af3 2095 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
c1d2a196
MC
2096 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2097 tg3_writephy(tp, MII_TG3_TEST1,
2098 MII_TG3_TEST1_TRIM_EN | 0x4);
2099 } else
2100 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
c424cb24
MC
2101 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
2102 }
1da177e4
LT
2103 /* Set Extended packet length bit (bit 14) on all chips that */
2104 /* support jumbo frames */
79eb6904 2105 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
2106 /* Cannot do read-modify-write on 5401 */
2107 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
8f666b07 2108 } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
1da177e4 2109 /* Set bit 14 with read-modify-write to preserve other bits */
15ee95c3
MC
2110 err = tg3_phy_auxctl_read(tp,
2111 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2112 if (!err)
f833c4c1 2113 tg3_writephy(tp, MII_TG3_AUX_CTRL, val | 0x4000);
1da177e4
LT
2114 }
2115
2116 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2117 * jumbo frames transmission.
2118 */
8f666b07 2119 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
f833c4c1 2120 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
c6cdf436 2121 tg3_writephy(tp, MII_TG3_EXT_CTRL,
f833c4c1 2122 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
1da177e4
LT
2123 }
2124
715116a1 2125 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
715116a1 2126 /* adjust output voltage */
535ef6e1 2127 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
715116a1
MC
2128 }
2129
9ef8ca99 2130 tg3_phy_toggle_automdix(tp, 1);
1da177e4
LT
2131 tg3_phy_set_wirespeed(tp);
2132 return 0;
2133}
2134
2135static void tg3_frob_aux_power(struct tg3 *tp)
2136{
683644b7 2137 bool need_vaux = false;
1da177e4 2138
334355aa
MC
2139 /* The GPIOs do something completely different on 57765. */
2140 if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0 ||
a50d0796 2141 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
334355aa 2142 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
1da177e4
LT
2143 return;
2144
683644b7
MC
2145 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2146 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
d78b59f5
MC
2147 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2148 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) &&
683644b7 2149 tp->pdev_peer != tp->pdev) {
8c2dc7e1
MC
2150 struct net_device *dev_peer;
2151
2152 dev_peer = pci_get_drvdata(tp->pdev_peer);
683644b7 2153
bc1c7567 2154 /* remove_one() may have been run on the peer. */
683644b7
MC
2155 if (dev_peer) {
2156 struct tg3 *tp_peer = netdev_priv(dev_peer);
2157
2158 if (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE)
2159 return;
2160
2161 if ((tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) ||
2162 (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF))
2163 need_vaux = true;
2164 }
1da177e4
LT
2165 }
2166
683644b7
MC
2167 if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) ||
2168 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
2169 need_vaux = true;
2170
2171 if (need_vaux) {
1da177e4
LT
2172 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2173 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
b401e9e2
MC
2174 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2175 (GRC_LCLCTRL_GPIO_OE0 |
2176 GRC_LCLCTRL_GPIO_OE1 |
2177 GRC_LCLCTRL_GPIO_OE2 |
2178 GRC_LCLCTRL_GPIO_OUTPUT0 |
2179 GRC_LCLCTRL_GPIO_OUTPUT1),
2180 100);
8d519ab2
MC
2181 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2182 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
2183 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2184 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2185 GRC_LCLCTRL_GPIO_OE1 |
2186 GRC_LCLCTRL_GPIO_OE2 |
2187 GRC_LCLCTRL_GPIO_OUTPUT0 |
2188 GRC_LCLCTRL_GPIO_OUTPUT1 |
2189 tp->grc_local_ctrl;
2190 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
2191
2192 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2193 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
2194
2195 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2196 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
1da177e4
LT
2197 } else {
2198 u32 no_gpio2;
dc56b7d4 2199 u32 grc_local_ctrl = 0;
1da177e4 2200
dc56b7d4
MC
2201 /* Workaround to prevent overdrawing Amps. */
2202 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2203 ASIC_REV_5714) {
2204 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
b401e9e2
MC
2205 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2206 grc_local_ctrl, 100);
dc56b7d4
MC
2207 }
2208
1da177e4
LT
2209 /* On 5753 and variants, GPIO2 cannot be used. */
2210 no_gpio2 = tp->nic_sram_data_cfg &
2211 NIC_SRAM_DATA_CFG_NO_GPIO2;
2212
dc56b7d4 2213 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
1da177e4
LT
2214 GRC_LCLCTRL_GPIO_OE1 |
2215 GRC_LCLCTRL_GPIO_OE2 |
2216 GRC_LCLCTRL_GPIO_OUTPUT1 |
2217 GRC_LCLCTRL_GPIO_OUTPUT2;
2218 if (no_gpio2) {
2219 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2220 GRC_LCLCTRL_GPIO_OUTPUT2);
2221 }
b401e9e2
MC
2222 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2223 grc_local_ctrl, 100);
1da177e4
LT
2224
2225 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2226
b401e9e2
MC
2227 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2228 grc_local_ctrl, 100);
1da177e4
LT
2229
2230 if (!no_gpio2) {
2231 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
b401e9e2
MC
2232 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2233 grc_local_ctrl, 100);
1da177e4
LT
2234 }
2235 }
2236 } else {
2237 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
2238 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
b401e9e2
MC
2239 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2240 (GRC_LCLCTRL_GPIO_OE1 |
2241 GRC_LCLCTRL_GPIO_OUTPUT1), 100);
1da177e4 2242
b401e9e2
MC
2243 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2244 GRC_LCLCTRL_GPIO_OE1, 100);
1da177e4 2245
b401e9e2
MC
2246 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2247 (GRC_LCLCTRL_GPIO_OE1 |
2248 GRC_LCLCTRL_GPIO_OUTPUT1), 100);
1da177e4
LT
2249 }
2250 }
2251}
2252
e8f3f6ca
MC
2253static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2254{
2255 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2256 return 1;
79eb6904 2257 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
e8f3f6ca
MC
2258 if (speed != SPEED_10)
2259 return 1;
2260 } else if (speed == SPEED_10)
2261 return 1;
2262
2263 return 0;
2264}
2265
1da177e4
LT
2266static int tg3_setup_phy(struct tg3 *, int);
2267
2268#define RESET_KIND_SHUTDOWN 0
2269#define RESET_KIND_INIT 1
2270#define RESET_KIND_SUSPEND 2
2271
2272static void tg3_write_sig_post_reset(struct tg3 *, int);
2273static int tg3_halt_cpu(struct tg3 *, u32);
2274
0a459aac 2275static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
15c3b696 2276{
ce057f01
MC
2277 u32 val;
2278
f07e9af3 2279 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
5129724a
MC
2280 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2281 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2282 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2283
2284 sg_dig_ctrl |=
2285 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2286 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2287 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2288 }
3f7045c1 2289 return;
5129724a 2290 }
3f7045c1 2291
60189ddf 2292 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2293 tg3_bmcr_reset(tp);
2294 val = tr32(GRC_MISC_CFG);
2295 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2296 udelay(40);
2297 return;
f07e9af3 2298 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
0e5f784c
MC
2299 u32 phytest;
2300 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2301 u32 phy;
2302
2303 tg3_writephy(tp, MII_ADVERTISE, 0);
2304 tg3_writephy(tp, MII_BMCR,
2305 BMCR_ANENABLE | BMCR_ANRESTART);
2306
2307 tg3_writephy(tp, MII_TG3_FET_TEST,
2308 phytest | MII_TG3_FET_SHADOW_EN);
2309 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2310 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2311 tg3_writephy(tp,
2312 MII_TG3_FET_SHDW_AUXMODE4,
2313 phy);
2314 }
2315 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2316 }
2317 return;
0a459aac 2318 } else if (do_low_power) {
715116a1
MC
2319 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2320 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
0a459aac
MC
2321
2322 tg3_writephy(tp, MII_TG3_AUX_CTRL,
2323 MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
2324 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2325 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2326 MII_TG3_AUXCTL_PCTL_VREG_11V);
715116a1 2327 }
3f7045c1 2328
15c3b696
MC
2329 /* The PHY should not be powered down on some chips because
2330 * of bugs.
2331 */
2332 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2333 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2334 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
f07e9af3 2335 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
15c3b696 2336 return;
ce057f01 2337
bcb37f6c
MC
2338 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2339 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2340 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2341 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2342 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2343 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2344 }
2345
15c3b696
MC
2346 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2347}
2348
ffbcfed4
MC
2349/* tp->lock is held. */
2350static int tg3_nvram_lock(struct tg3 *tp)
2351{
2352 if (tp->tg3_flags & TG3_FLAG_NVRAM) {
2353 int i;
2354
2355 if (tp->nvram_lock_cnt == 0) {
2356 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
2357 for (i = 0; i < 8000; i++) {
2358 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
2359 break;
2360 udelay(20);
2361 }
2362 if (i == 8000) {
2363 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
2364 return -ENODEV;
2365 }
2366 }
2367 tp->nvram_lock_cnt++;
2368 }
2369 return 0;
2370}
2371
2372/* tp->lock is held. */
2373static void tg3_nvram_unlock(struct tg3 *tp)
2374{
2375 if (tp->tg3_flags & TG3_FLAG_NVRAM) {
2376 if (tp->nvram_lock_cnt > 0)
2377 tp->nvram_lock_cnt--;
2378 if (tp->nvram_lock_cnt == 0)
2379 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
2380 }
2381}
2382
2383/* tp->lock is held. */
2384static void tg3_enable_nvram_access(struct tg3 *tp)
2385{
2386 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
f66a29b0 2387 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
ffbcfed4
MC
2388 u32 nvaccess = tr32(NVRAM_ACCESS);
2389
2390 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
2391 }
2392}
2393
2394/* tp->lock is held. */
2395static void tg3_disable_nvram_access(struct tg3 *tp)
2396{
2397 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
f66a29b0 2398 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
ffbcfed4
MC
2399 u32 nvaccess = tr32(NVRAM_ACCESS);
2400
2401 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
2402 }
2403}
2404
2405static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
2406 u32 offset, u32 *val)
2407{
2408 u32 tmp;
2409 int i;
2410
2411 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
2412 return -EINVAL;
2413
2414 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
2415 EEPROM_ADDR_DEVID_MASK |
2416 EEPROM_ADDR_READ);
2417 tw32(GRC_EEPROM_ADDR,
2418 tmp |
2419 (0 << EEPROM_ADDR_DEVID_SHIFT) |
2420 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
2421 EEPROM_ADDR_ADDR_MASK) |
2422 EEPROM_ADDR_READ | EEPROM_ADDR_START);
2423
2424 for (i = 0; i < 1000; i++) {
2425 tmp = tr32(GRC_EEPROM_ADDR);
2426
2427 if (tmp & EEPROM_ADDR_COMPLETE)
2428 break;
2429 msleep(1);
2430 }
2431 if (!(tmp & EEPROM_ADDR_COMPLETE))
2432 return -EBUSY;
2433
62cedd11
MC
2434 tmp = tr32(GRC_EEPROM_DATA);
2435
2436 /*
2437 * The data will always be opposite the native endian
2438 * format. Perform a blind byteswap to compensate.
2439 */
2440 *val = swab32(tmp);
2441
ffbcfed4
MC
2442 return 0;
2443}
2444
2445#define NVRAM_CMD_TIMEOUT 10000
2446
2447static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
2448{
2449 int i;
2450
2451 tw32(NVRAM_CMD, nvram_cmd);
2452 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
2453 udelay(10);
2454 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
2455 udelay(10);
2456 break;
2457 }
2458 }
2459
2460 if (i == NVRAM_CMD_TIMEOUT)
2461 return -EBUSY;
2462
2463 return 0;
2464}
2465
2466static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
2467{
2468 if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
2469 (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
2470 (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
2471 !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
2472 (tp->nvram_jedecnum == JEDEC_ATMEL))
2473
2474 addr = ((addr / tp->nvram_pagesize) <<
2475 ATMEL_AT45DB0X1B_PAGE_POS) +
2476 (addr % tp->nvram_pagesize);
2477
2478 return addr;
2479}
2480
2481static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
2482{
2483 if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
2484 (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
2485 (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
2486 !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
2487 (tp->nvram_jedecnum == JEDEC_ATMEL))
2488
2489 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
2490 tp->nvram_pagesize) +
2491 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
2492
2493 return addr;
2494}
2495
e4f34110
MC
2496/* NOTE: Data read in from NVRAM is byteswapped according to
2497 * the byteswapping settings for all other register accesses.
2498 * tg3 devices are BE devices, so on a BE machine, the data
2499 * returned will be exactly as it is seen in NVRAM. On a LE
2500 * machine, the 32-bit value will be byteswapped.
2501 */
ffbcfed4
MC
2502static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
2503{
2504 int ret;
2505
2506 if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
2507 return tg3_nvram_read_using_eeprom(tp, offset, val);
2508
2509 offset = tg3_nvram_phys_addr(tp, offset);
2510
2511 if (offset > NVRAM_ADDR_MSK)
2512 return -EINVAL;
2513
2514 ret = tg3_nvram_lock(tp);
2515 if (ret)
2516 return ret;
2517
2518 tg3_enable_nvram_access(tp);
2519
2520 tw32(NVRAM_ADDR, offset);
2521 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
2522 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
2523
2524 if (ret == 0)
e4f34110 2525 *val = tr32(NVRAM_RDDATA);
ffbcfed4
MC
2526
2527 tg3_disable_nvram_access(tp);
2528
2529 tg3_nvram_unlock(tp);
2530
2531 return ret;
2532}
2533
a9dc529d
MC
2534/* Ensures NVRAM data is in bytestream format. */
2535static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
ffbcfed4
MC
2536{
2537 u32 v;
a9dc529d 2538 int res = tg3_nvram_read(tp, offset, &v);
ffbcfed4 2539 if (!res)
a9dc529d 2540 *val = cpu_to_be32(v);
ffbcfed4
MC
2541 return res;
2542}
2543
3f007891
MC
2544/* tp->lock is held. */
2545static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
2546{
2547 u32 addr_high, addr_low;
2548 int i;
2549
2550 addr_high = ((tp->dev->dev_addr[0] << 8) |
2551 tp->dev->dev_addr[1]);
2552 addr_low = ((tp->dev->dev_addr[2] << 24) |
2553 (tp->dev->dev_addr[3] << 16) |
2554 (tp->dev->dev_addr[4] << 8) |
2555 (tp->dev->dev_addr[5] << 0));
2556 for (i = 0; i < 4; i++) {
2557 if (i == 1 && skip_mac_1)
2558 continue;
2559 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
2560 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
2561 }
2562
2563 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2564 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2565 for (i = 0; i < 12; i++) {
2566 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
2567 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
2568 }
2569 }
2570
2571 addr_high = (tp->dev->dev_addr[0] +
2572 tp->dev->dev_addr[1] +
2573 tp->dev->dev_addr[2] +
2574 tp->dev->dev_addr[3] +
2575 tp->dev->dev_addr[4] +
2576 tp->dev->dev_addr[5]) &
2577 TX_BACKOFF_SEED_MASK;
2578 tw32(MAC_TX_BACKOFF_SEED, addr_high);
2579}
2580
c866b7ea 2581static void tg3_enable_register_access(struct tg3 *tp)
1da177e4 2582{
c866b7ea
RW
2583 /*
2584 * Make sure register accesses (indirect or otherwise) will function
2585 * correctly.
1da177e4
LT
2586 */
2587 pci_write_config_dword(tp->pdev,
c866b7ea
RW
2588 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
2589}
1da177e4 2590
c866b7ea
RW
2591static int tg3_power_up(struct tg3 *tp)
2592{
2593 tg3_enable_register_access(tp);
8c6bda1a 2594
c866b7ea 2595 pci_set_power_state(tp->pdev, PCI_D0);
1da177e4 2596
c866b7ea
RW
2597 /* Switch out of Vaux if it is a NIC */
2598 if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
2599 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
1da177e4 2600
c866b7ea
RW
2601 return 0;
2602}
1da177e4 2603
c866b7ea
RW
2604static int tg3_power_down_prepare(struct tg3 *tp)
2605{
2606 u32 misc_host_ctrl;
2607 bool device_should_wake, do_low_power;
2608
2609 tg3_enable_register_access(tp);
5e7dfd0f
MC
2610
2611 /* Restore the CLKREQ setting. */
2612 if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
2613 u16 lnkctl;
2614
2615 pci_read_config_word(tp->pdev,
2616 tp->pcie_cap + PCI_EXP_LNKCTL,
2617 &lnkctl);
2618 lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
2619 pci_write_config_word(tp->pdev,
2620 tp->pcie_cap + PCI_EXP_LNKCTL,
2621 lnkctl);
2622 }
2623
1da177e4
LT
2624 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
2625 tw32(TG3PCI_MISC_HOST_CTRL,
2626 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
2627
c866b7ea 2628 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
05ac4cb7
MC
2629 (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
2630
dd477003 2631 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
0a459aac 2632 do_low_power = false;
f07e9af3 2633 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
80096068 2634 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
b02fd9e3 2635 struct phy_device *phydev;
0a459aac 2636 u32 phyid, advertising;
b02fd9e3 2637
3f0e3ad7 2638 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 2639
80096068 2640 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
2641
2642 tp->link_config.orig_speed = phydev->speed;
2643 tp->link_config.orig_duplex = phydev->duplex;
2644 tp->link_config.orig_autoneg = phydev->autoneg;
2645 tp->link_config.orig_advertising = phydev->advertising;
2646
2647 advertising = ADVERTISED_TP |
2648 ADVERTISED_Pause |
2649 ADVERTISED_Autoneg |
2650 ADVERTISED_10baseT_Half;
2651
2652 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
05ac4cb7 2653 device_should_wake) {
b02fd9e3
MC
2654 if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
2655 advertising |=
2656 ADVERTISED_100baseT_Half |
2657 ADVERTISED_100baseT_Full |
2658 ADVERTISED_10baseT_Full;
2659 else
2660 advertising |= ADVERTISED_10baseT_Full;
2661 }
2662
2663 phydev->advertising = advertising;
2664
2665 phy_start_aneg(phydev);
0a459aac
MC
2666
2667 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
6a443a0f
MC
2668 if (phyid != PHY_ID_BCMAC131) {
2669 phyid &= PHY_BCM_OUI_MASK;
2670 if (phyid == PHY_BCM_OUI_1 ||
2671 phyid == PHY_BCM_OUI_2 ||
2672 phyid == PHY_BCM_OUI_3)
0a459aac
MC
2673 do_low_power = true;
2674 }
b02fd9e3 2675 }
dd477003 2676 } else {
2023276e 2677 do_low_power = true;
0a459aac 2678
80096068
MC
2679 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
2680 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
2681 tp->link_config.orig_speed = tp->link_config.speed;
2682 tp->link_config.orig_duplex = tp->link_config.duplex;
2683 tp->link_config.orig_autoneg = tp->link_config.autoneg;
2684 }
1da177e4 2685
f07e9af3 2686 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
dd477003
MC
2687 tp->link_config.speed = SPEED_10;
2688 tp->link_config.duplex = DUPLEX_HALF;
2689 tp->link_config.autoneg = AUTONEG_ENABLE;
2690 tg3_setup_phy(tp, 0);
2691 }
1da177e4
LT
2692 }
2693
b5d3772c
MC
2694 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
2695 u32 val;
2696
2697 val = tr32(GRC_VCPU_EXT_CTRL);
2698 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
2699 } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
6921d201
MC
2700 int i;
2701 u32 val;
2702
2703 for (i = 0; i < 200; i++) {
2704 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
2705 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
2706 break;
2707 msleep(1);
2708 }
2709 }
a85feb8c
GZ
2710 if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
2711 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
2712 WOL_DRV_STATE_SHUTDOWN |
2713 WOL_DRV_WOL |
2714 WOL_SET_MAGIC_PKT);
6921d201 2715
05ac4cb7 2716 if (device_should_wake) {
1da177e4
LT
2717 u32 mac_mode;
2718
f07e9af3 2719 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
0a459aac 2720 if (do_low_power) {
dd477003
MC
2721 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
2722 udelay(40);
2723 }
1da177e4 2724
f07e9af3 2725 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
3f7045c1
MC
2726 mac_mode = MAC_MODE_PORT_MODE_GMII;
2727 else
2728 mac_mode = MAC_MODE_PORT_MODE_MII;
1da177e4 2729
e8f3f6ca
MC
2730 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
2731 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2732 ASIC_REV_5700) {
2733 u32 speed = (tp->tg3_flags &
2734 TG3_FLAG_WOL_SPEED_100MB) ?
2735 SPEED_100 : SPEED_10;
2736 if (tg3_5700_link_polarity(tp, speed))
2737 mac_mode |= MAC_MODE_LINK_POLARITY;
2738 else
2739 mac_mode &= ~MAC_MODE_LINK_POLARITY;
2740 }
1da177e4
LT
2741 } else {
2742 mac_mode = MAC_MODE_PORT_MODE_TBI;
2743 }
2744
cbf46853 2745 if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
1da177e4
LT
2746 tw32(MAC_LED_CTRL, tp->led_ctrl);
2747
05ac4cb7
MC
2748 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
2749 if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
2750 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
2751 ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
2752 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
2753 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
1da177e4 2754
d2394e6b
MC
2755 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
2756 mac_mode |= MAC_MODE_APE_TX_EN |
2757 MAC_MODE_APE_RX_EN |
2758 MAC_MODE_TDE_ENABLE;
3bda1258 2759
1da177e4
LT
2760 tw32_f(MAC_MODE, mac_mode);
2761 udelay(100);
2762
2763 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
2764 udelay(10);
2765 }
2766
2767 if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
2768 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2769 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
2770 u32 base_val;
2771
2772 base_val = tp->pci_clock_ctrl;
2773 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
2774 CLOCK_CTRL_TXCLK_DISABLE);
2775
b401e9e2
MC
2776 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
2777 CLOCK_CTRL_PWRDOWN_PLL133, 40);
d7b0a857 2778 } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
795d01c5 2779 (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
d7b0a857 2780 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
4cf78e4f 2781 /* do nothing */
85e94ced 2782 } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
1da177e4
LT
2783 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
2784 u32 newbits1, newbits2;
2785
2786 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2787 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2788 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
2789 CLOCK_CTRL_TXCLK_DISABLE |
2790 CLOCK_CTRL_ALTCLK);
2791 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
2792 } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
2793 newbits1 = CLOCK_CTRL_625_CORE;
2794 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
2795 } else {
2796 newbits1 = CLOCK_CTRL_ALTCLK;
2797 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
2798 }
2799
b401e9e2
MC
2800 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
2801 40);
1da177e4 2802
b401e9e2
MC
2803 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
2804 40);
1da177e4
LT
2805
2806 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
2807 u32 newbits3;
2808
2809 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2810 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2811 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
2812 CLOCK_CTRL_TXCLK_DISABLE |
2813 CLOCK_CTRL_44MHZ_CORE);
2814 } else {
2815 newbits3 = CLOCK_CTRL_44MHZ_CORE;
2816 }
2817
b401e9e2
MC
2818 tw32_wait_f(TG3PCI_CLOCK_CTRL,
2819 tp->pci_clock_ctrl | newbits3, 40);
1da177e4
LT
2820 }
2821 }
2822
05ac4cb7 2823 if (!(device_should_wake) &&
22435849 2824 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
0a459aac 2825 tg3_power_down_phy(tp, do_low_power);
6921d201 2826
1da177e4
LT
2827 tg3_frob_aux_power(tp);
2828
2829 /* Workaround for unstable PLL clock */
2830 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
2831 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
2832 u32 val = tr32(0x7d00);
2833
2834 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
2835 tw32(0x7d00, val);
6921d201 2836 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
ec41c7df
MC
2837 int err;
2838
2839 err = tg3_nvram_lock(tp);
1da177e4 2840 tg3_halt_cpu(tp, RX_CPU_BASE);
ec41c7df
MC
2841 if (!err)
2842 tg3_nvram_unlock(tp);
6921d201 2843 }
1da177e4
LT
2844 }
2845
bbadf503
MC
2846 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
2847
c866b7ea
RW
2848 return 0;
2849}
12dac075 2850
c866b7ea
RW
2851static void tg3_power_down(struct tg3 *tp)
2852{
2853 tg3_power_down_prepare(tp);
1da177e4 2854
c866b7ea
RW
2855 pci_wake_from_d3(tp->pdev, tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
2856 pci_set_power_state(tp->pdev, PCI_D3hot);
1da177e4
LT
2857}
2858
1da177e4
LT
2859static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
2860{
2861 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
2862 case MII_TG3_AUX_STAT_10HALF:
2863 *speed = SPEED_10;
2864 *duplex = DUPLEX_HALF;
2865 break;
2866
2867 case MII_TG3_AUX_STAT_10FULL:
2868 *speed = SPEED_10;
2869 *duplex = DUPLEX_FULL;
2870 break;
2871
2872 case MII_TG3_AUX_STAT_100HALF:
2873 *speed = SPEED_100;
2874 *duplex = DUPLEX_HALF;
2875 break;
2876
2877 case MII_TG3_AUX_STAT_100FULL:
2878 *speed = SPEED_100;
2879 *duplex = DUPLEX_FULL;
2880 break;
2881
2882 case MII_TG3_AUX_STAT_1000HALF:
2883 *speed = SPEED_1000;
2884 *duplex = DUPLEX_HALF;
2885 break;
2886
2887 case MII_TG3_AUX_STAT_1000FULL:
2888 *speed = SPEED_1000;
2889 *duplex = DUPLEX_FULL;
2890 break;
2891
2892 default:
f07e9af3 2893 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
715116a1
MC
2894 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
2895 SPEED_10;
2896 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
2897 DUPLEX_HALF;
2898 break;
2899 }
1da177e4
LT
2900 *speed = SPEED_INVALID;
2901 *duplex = DUPLEX_INVALID;
2902 break;
855e1111 2903 }
1da177e4
LT
2904}
2905
2906static void tg3_phy_copper_begin(struct tg3 *tp)
2907{
2908 u32 new_adv;
2909 int i;
2910
80096068 2911 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
1da177e4
LT
2912 /* Entering low power mode. Disable gigabit and
2913 * 100baseT advertisements.
2914 */
2915 tg3_writephy(tp, MII_TG3_CTRL, 0);
2916
2917 new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
2918 ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
2919 if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
2920 new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
2921
2922 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2923 } else if (tp->link_config.speed == SPEED_INVALID) {
f07e9af3 2924 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
1da177e4
LT
2925 tp->link_config.advertising &=
2926 ~(ADVERTISED_1000baseT_Half |
2927 ADVERTISED_1000baseT_Full);
2928
ba4d07a8 2929 new_adv = ADVERTISE_CSMA;
1da177e4
LT
2930 if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
2931 new_adv |= ADVERTISE_10HALF;
2932 if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
2933 new_adv |= ADVERTISE_10FULL;
2934 if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
2935 new_adv |= ADVERTISE_100HALF;
2936 if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
2937 new_adv |= ADVERTISE_100FULL;
ba4d07a8
MC
2938
2939 new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
2940
1da177e4
LT
2941 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2942
2943 if (tp->link_config.advertising &
2944 (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
2945 new_adv = 0;
2946 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
2947 new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
2948 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
2949 new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
f07e9af3 2950 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY) &&
1da177e4
LT
2951 (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
2952 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
2953 new_adv |= (MII_TG3_CTRL_AS_MASTER |
2954 MII_TG3_CTRL_ENABLE_AS_MASTER);
2955 tg3_writephy(tp, MII_TG3_CTRL, new_adv);
2956 } else {
2957 tg3_writephy(tp, MII_TG3_CTRL, 0);
2958 }
2959 } else {
ba4d07a8
MC
2960 new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
2961 new_adv |= ADVERTISE_CSMA;
2962
1da177e4
LT
2963 /* Asking for a specific link mode. */
2964 if (tp->link_config.speed == SPEED_1000) {
1da177e4
LT
2965 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2966
2967 if (tp->link_config.duplex == DUPLEX_FULL)
2968 new_adv = MII_TG3_CTRL_ADV_1000_FULL;
2969 else
2970 new_adv = MII_TG3_CTRL_ADV_1000_HALF;
2971 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
2972 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
2973 new_adv |= (MII_TG3_CTRL_AS_MASTER |
2974 MII_TG3_CTRL_ENABLE_AS_MASTER);
1da177e4 2975 } else {
1da177e4
LT
2976 if (tp->link_config.speed == SPEED_100) {
2977 if (tp->link_config.duplex == DUPLEX_FULL)
2978 new_adv |= ADVERTISE_100FULL;
2979 else
2980 new_adv |= ADVERTISE_100HALF;
2981 } else {
2982 if (tp->link_config.duplex == DUPLEX_FULL)
2983 new_adv |= ADVERTISE_10FULL;
2984 else
2985 new_adv |= ADVERTISE_10HALF;
2986 }
2987 tg3_writephy(tp, MII_ADVERTISE, new_adv);
ba4d07a8
MC
2988
2989 new_adv = 0;
1da177e4 2990 }
ba4d07a8
MC
2991
2992 tg3_writephy(tp, MII_TG3_CTRL, new_adv);
1da177e4
LT
2993 }
2994
52b02d04 2995 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
a6b68dab 2996 u32 val;
52b02d04
MC
2997
2998 tw32(TG3_CPMU_EEE_MODE,
2999 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
3000
3001 /* Enable SM_DSP clock and tx 6dB coding. */
3002 val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
3003 MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
3004 MII_TG3_AUXCTL_ACTL_TX_6DB;
3005 tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
3006
21a00ab2
MC
3007 switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
3008 case ASIC_REV_5717:
3009 case ASIC_REV_57765:
3010 if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
3011 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
3012 MII_TG3_DSP_CH34TP2_HIBW01);
3013 /* Fall through */
3014 case ASIC_REV_5719:
3015 val = MII_TG3_DSP_TAP26_ALNOKO |
3016 MII_TG3_DSP_TAP26_RMRXSTO |
3017 MII_TG3_DSP_TAP26_OPCSINPT;
3018 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
3019 }
52b02d04 3020
a6b68dab 3021 val = 0;
52b02d04
MC
3022 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
3023 /* Advertise 100-BaseTX EEE ability */
3024 if (tp->link_config.advertising &
3110f5f5
MC
3025 ADVERTISED_100baseT_Full)
3026 val |= MDIO_AN_EEE_ADV_100TX;
52b02d04
MC
3027 /* Advertise 1000-BaseT EEE ability */
3028 if (tp->link_config.advertising &
3110f5f5
MC
3029 ADVERTISED_1000baseT_Full)
3030 val |= MDIO_AN_EEE_ADV_1000T;
52b02d04 3031 }
3110f5f5 3032 tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
52b02d04
MC
3033
3034 /* Turn off SM_DSP clock. */
3035 val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
3036 MII_TG3_AUXCTL_ACTL_TX_6DB;
3037 tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
3038 }
3039
1da177e4
LT
3040 if (tp->link_config.autoneg == AUTONEG_DISABLE &&
3041 tp->link_config.speed != SPEED_INVALID) {
3042 u32 bmcr, orig_bmcr;
3043
3044 tp->link_config.active_speed = tp->link_config.speed;
3045 tp->link_config.active_duplex = tp->link_config.duplex;
3046
3047 bmcr = 0;
3048 switch (tp->link_config.speed) {
3049 default:
3050 case SPEED_10:
3051 break;
3052
3053 case SPEED_100:
3054 bmcr |= BMCR_SPEED100;
3055 break;
3056
3057 case SPEED_1000:
3058 bmcr |= TG3_BMCR_SPEED1000;
3059 break;
855e1111 3060 }
1da177e4
LT
3061
3062 if (tp->link_config.duplex == DUPLEX_FULL)
3063 bmcr |= BMCR_FULLDPLX;
3064
3065 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
3066 (bmcr != orig_bmcr)) {
3067 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
3068 for (i = 0; i < 1500; i++) {
3069 u32 tmp;
3070
3071 udelay(10);
3072 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
3073 tg3_readphy(tp, MII_BMSR, &tmp))
3074 continue;
3075 if (!(tmp & BMSR_LSTATUS)) {
3076 udelay(40);
3077 break;
3078 }
3079 }
3080 tg3_writephy(tp, MII_BMCR, bmcr);
3081 udelay(40);
3082 }
3083 } else {
3084 tg3_writephy(tp, MII_BMCR,
3085 BMCR_ANENABLE | BMCR_ANRESTART);
3086 }
3087}
3088
3089static int tg3_init_5401phy_dsp(struct tg3 *tp)
3090{
3091 int err;
3092
3093 /* Turn off tap power management. */
3094 /* Set Extended packet length bit */
3095 err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
3096
6ee7c0a0
MC
3097 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
3098 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
3099 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
3100 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
3101 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
1da177e4
LT
3102
3103 udelay(40);
3104
3105 return err;
3106}
3107
3600d918 3108static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
1da177e4 3109{
3600d918
MC
3110 u32 adv_reg, all_mask = 0;
3111
3112 if (mask & ADVERTISED_10baseT_Half)
3113 all_mask |= ADVERTISE_10HALF;
3114 if (mask & ADVERTISED_10baseT_Full)
3115 all_mask |= ADVERTISE_10FULL;
3116 if (mask & ADVERTISED_100baseT_Half)
3117 all_mask |= ADVERTISE_100HALF;
3118 if (mask & ADVERTISED_100baseT_Full)
3119 all_mask |= ADVERTISE_100FULL;
1da177e4
LT
3120
3121 if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
3122 return 0;
3123
1da177e4
LT
3124 if ((adv_reg & all_mask) != all_mask)
3125 return 0;
f07e9af3 3126 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
1da177e4
LT
3127 u32 tg3_ctrl;
3128
3600d918
MC
3129 all_mask = 0;
3130 if (mask & ADVERTISED_1000baseT_Half)
3131 all_mask |= ADVERTISE_1000HALF;
3132 if (mask & ADVERTISED_1000baseT_Full)
3133 all_mask |= ADVERTISE_1000FULL;
3134
1da177e4
LT
3135 if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
3136 return 0;
3137
1da177e4
LT
3138 if ((tg3_ctrl & all_mask) != all_mask)
3139 return 0;
3140 }
3141 return 1;
3142}
3143
ef167e27
MC
3144static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
3145{
3146 u32 curadv, reqadv;
3147
3148 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
3149 return 1;
3150
3151 curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3152 reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
3153
3154 if (tp->link_config.active_duplex == DUPLEX_FULL) {
3155 if (curadv != reqadv)
3156 return 0;
3157
3158 if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
3159 tg3_readphy(tp, MII_LPA, rmtadv);
3160 } else {
3161 /* Reprogram the advertisement register, even if it
3162 * does not affect the current link. If the link
3163 * gets renegotiated in the future, we can save an
3164 * additional renegotiation cycle by advertising
3165 * it correctly in the first place.
3166 */
3167 if (curadv != reqadv) {
3168 *lcladv &= ~(ADVERTISE_PAUSE_CAP |
3169 ADVERTISE_PAUSE_ASYM);
3170 tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
3171 }
3172 }
3173
3174 return 1;
3175}
3176
1da177e4
LT
3177static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
3178{
3179 int current_link_up;
f833c4c1 3180 u32 bmsr, val;
ef167e27 3181 u32 lcl_adv, rmt_adv;
1da177e4
LT
3182 u16 current_speed;
3183 u8 current_duplex;
3184 int i, err;
3185
3186 tw32(MAC_EVENT, 0);
3187
3188 tw32_f(MAC_STATUS,
3189 (MAC_STATUS_SYNC_CHANGED |
3190 MAC_STATUS_CFG_CHANGED |
3191 MAC_STATUS_MI_COMPLETION |
3192 MAC_STATUS_LNKSTATE_CHANGED));
3193 udelay(40);
3194
8ef21428
MC
3195 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
3196 tw32_f(MAC_MI_MODE,
3197 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
3198 udelay(80);
3199 }
1da177e4
LT
3200
3201 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
3202
3203 /* Some third-party PHYs need to be reset on link going
3204 * down.
3205 */
3206 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3207 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3208 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
3209 netif_carrier_ok(tp->dev)) {
3210 tg3_readphy(tp, MII_BMSR, &bmsr);
3211 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3212 !(bmsr & BMSR_LSTATUS))
3213 force_reset = 1;
3214 }
3215 if (force_reset)
3216 tg3_phy_reset(tp);
3217
79eb6904 3218 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
3219 tg3_readphy(tp, MII_BMSR, &bmsr);
3220 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
3221 !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
3222 bmsr = 0;
3223
3224 if (!(bmsr & BMSR_LSTATUS)) {
3225 err = tg3_init_5401phy_dsp(tp);
3226 if (err)
3227 return err;
3228
3229 tg3_readphy(tp, MII_BMSR, &bmsr);
3230 for (i = 0; i < 1000; i++) {
3231 udelay(10);
3232 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3233 (bmsr & BMSR_LSTATUS)) {
3234 udelay(40);
3235 break;
3236 }
3237 }
3238
79eb6904
MC
3239 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
3240 TG3_PHY_REV_BCM5401_B0 &&
1da177e4
LT
3241 !(bmsr & BMSR_LSTATUS) &&
3242 tp->link_config.active_speed == SPEED_1000) {
3243 err = tg3_phy_reset(tp);
3244 if (!err)
3245 err = tg3_init_5401phy_dsp(tp);
3246 if (err)
3247 return err;
3248 }
3249 }
3250 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3251 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
3252 /* 5701 {A0,B0} CRC bug workaround */
3253 tg3_writephy(tp, 0x15, 0x0a75);
f08aa1a8
MC
3254 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
3255 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
3256 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
1da177e4
LT
3257 }
3258
3259 /* Clear pending interrupts... */
f833c4c1
MC
3260 tg3_readphy(tp, MII_TG3_ISTAT, &val);
3261 tg3_readphy(tp, MII_TG3_ISTAT, &val);
1da177e4 3262
f07e9af3 3263 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
1da177e4 3264 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
f07e9af3 3265 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
1da177e4
LT
3266 tg3_writephy(tp, MII_TG3_IMASK, ~0);
3267
3268 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3269 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3270 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
3271 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3272 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
3273 else
3274 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
3275 }
3276
3277 current_link_up = 0;
3278 current_speed = SPEED_INVALID;
3279 current_duplex = DUPLEX_INVALID;
3280
f07e9af3 3281 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
15ee95c3
MC
3282 err = tg3_phy_auxctl_read(tp,
3283 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
3284 &val);
3285 if (!err && !(val & (1 << 10))) {
1da177e4
LT
3286 val |= (1 << 10);
3287 tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
3288 goto relink;
3289 }
3290 }
3291
3292 bmsr = 0;
3293 for (i = 0; i < 100; i++) {
3294 tg3_readphy(tp, MII_BMSR, &bmsr);
3295 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3296 (bmsr & BMSR_LSTATUS))
3297 break;
3298 udelay(40);
3299 }
3300
3301 if (bmsr & BMSR_LSTATUS) {
3302 u32 aux_stat, bmcr;
3303
3304 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
3305 for (i = 0; i < 2000; i++) {
3306 udelay(10);
3307 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
3308 aux_stat)
3309 break;
3310 }
3311
3312 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
3313 &current_speed,
3314 &current_duplex);
3315
3316 bmcr = 0;
3317 for (i = 0; i < 200; i++) {
3318 tg3_readphy(tp, MII_BMCR, &bmcr);
3319 if (tg3_readphy(tp, MII_BMCR, &bmcr))
3320 continue;
3321 if (bmcr && bmcr != 0x7fff)
3322 break;
3323 udelay(10);
3324 }
3325
ef167e27
MC
3326 lcl_adv = 0;
3327 rmt_adv = 0;
1da177e4 3328
ef167e27
MC
3329 tp->link_config.active_speed = current_speed;
3330 tp->link_config.active_duplex = current_duplex;
3331
3332 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
3333 if ((bmcr & BMCR_ANENABLE) &&
3334 tg3_copper_is_advertising_all(tp,
3335 tp->link_config.advertising)) {
3336 if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
3337 &rmt_adv))
3338 current_link_up = 1;
1da177e4
LT
3339 }
3340 } else {
3341 if (!(bmcr & BMCR_ANENABLE) &&
3342 tp->link_config.speed == current_speed &&
ef167e27
MC
3343 tp->link_config.duplex == current_duplex &&
3344 tp->link_config.flowctrl ==
3345 tp->link_config.active_flowctrl) {
1da177e4 3346 current_link_up = 1;
1da177e4
LT
3347 }
3348 }
3349
ef167e27
MC
3350 if (current_link_up == 1 &&
3351 tp->link_config.active_duplex == DUPLEX_FULL)
3352 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1da177e4
LT
3353 }
3354
1da177e4 3355relink:
80096068 3356 if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
1da177e4
LT
3357 tg3_phy_copper_begin(tp);
3358
f833c4c1
MC
3359 tg3_readphy(tp, MII_BMSR, &bmsr);
3360 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3361 (bmsr & BMSR_LSTATUS))
1da177e4
LT
3362 current_link_up = 1;
3363 }
3364
3365 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
3366 if (current_link_up == 1) {
3367 if (tp->link_config.active_speed == SPEED_100 ||
3368 tp->link_config.active_speed == SPEED_10)
3369 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3370 else
3371 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
f07e9af3 3372 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7f97a4bd
MC
3373 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3374 else
1da177e4
LT
3375 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
3376
3377 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
3378 if (tp->link_config.active_duplex == DUPLEX_HALF)
3379 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
3380
1da177e4 3381 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
e8f3f6ca
MC
3382 if (current_link_up == 1 &&
3383 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
1da177e4 3384 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
e8f3f6ca
MC
3385 else
3386 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
1da177e4
LT
3387 }
3388
3389 /* ??? Without this setting Netgear GA302T PHY does not
3390 * ??? send/receive packets...
3391 */
79eb6904 3392 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
1da177e4
LT
3393 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
3394 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
3395 tw32_f(MAC_MI_MODE, tp->mi_mode);
3396 udelay(80);
3397 }
3398
3399 tw32_f(MAC_MODE, tp->mac_mode);
3400 udelay(40);
3401
52b02d04
MC
3402 tg3_phy_eee_adjust(tp, current_link_up);
3403
1da177e4
LT
3404 if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
3405 /* Polled via timer. */
3406 tw32_f(MAC_EVENT, 0);
3407 } else {
3408 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3409 }
3410 udelay(40);
3411
3412 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
3413 current_link_up == 1 &&
3414 tp->link_config.active_speed == SPEED_1000 &&
3415 ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
3416 (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
3417 udelay(120);
3418 tw32_f(MAC_STATUS,
3419 (MAC_STATUS_SYNC_CHANGED |
3420 MAC_STATUS_CFG_CHANGED));
3421 udelay(40);
3422 tg3_write_mem(tp,
3423 NIC_SRAM_FIRMWARE_MBOX,
3424 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
3425 }
3426
5e7dfd0f
MC
3427 /* Prevent send BD corruption. */
3428 if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
3429 u16 oldlnkctl, newlnkctl;
3430
3431 pci_read_config_word(tp->pdev,
3432 tp->pcie_cap + PCI_EXP_LNKCTL,
3433 &oldlnkctl);
3434 if (tp->link_config.active_speed == SPEED_100 ||
3435 tp->link_config.active_speed == SPEED_10)
3436 newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
3437 else
3438 newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
3439 if (newlnkctl != oldlnkctl)
3440 pci_write_config_word(tp->pdev,
3441 tp->pcie_cap + PCI_EXP_LNKCTL,
3442 newlnkctl);
3443 }
3444
1da177e4
LT
3445 if (current_link_up != netif_carrier_ok(tp->dev)) {
3446 if (current_link_up)
3447 netif_carrier_on(tp->dev);
3448 else
3449 netif_carrier_off(tp->dev);
3450 tg3_link_report(tp);
3451 }
3452
3453 return 0;
3454}
3455
3456struct tg3_fiber_aneginfo {
3457 int state;
3458#define ANEG_STATE_UNKNOWN 0
3459#define ANEG_STATE_AN_ENABLE 1
3460#define ANEG_STATE_RESTART_INIT 2
3461#define ANEG_STATE_RESTART 3
3462#define ANEG_STATE_DISABLE_LINK_OK 4
3463#define ANEG_STATE_ABILITY_DETECT_INIT 5
3464#define ANEG_STATE_ABILITY_DETECT 6
3465#define ANEG_STATE_ACK_DETECT_INIT 7
3466#define ANEG_STATE_ACK_DETECT 8
3467#define ANEG_STATE_COMPLETE_ACK_INIT 9
3468#define ANEG_STATE_COMPLETE_ACK 10
3469#define ANEG_STATE_IDLE_DETECT_INIT 11
3470#define ANEG_STATE_IDLE_DETECT 12
3471#define ANEG_STATE_LINK_OK 13
3472#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
3473#define ANEG_STATE_NEXT_PAGE_WAIT 15
3474
3475 u32 flags;
3476#define MR_AN_ENABLE 0x00000001
3477#define MR_RESTART_AN 0x00000002
3478#define MR_AN_COMPLETE 0x00000004
3479#define MR_PAGE_RX 0x00000008
3480#define MR_NP_LOADED 0x00000010
3481#define MR_TOGGLE_TX 0x00000020
3482#define MR_LP_ADV_FULL_DUPLEX 0x00000040
3483#define MR_LP_ADV_HALF_DUPLEX 0x00000080
3484#define MR_LP_ADV_SYM_PAUSE 0x00000100
3485#define MR_LP_ADV_ASYM_PAUSE 0x00000200
3486#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
3487#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
3488#define MR_LP_ADV_NEXT_PAGE 0x00001000
3489#define MR_TOGGLE_RX 0x00002000
3490#define MR_NP_RX 0x00004000
3491
3492#define MR_LINK_OK 0x80000000
3493
3494 unsigned long link_time, cur_time;
3495
3496 u32 ability_match_cfg;
3497 int ability_match_count;
3498
3499 char ability_match, idle_match, ack_match;
3500
3501 u32 txconfig, rxconfig;
3502#define ANEG_CFG_NP 0x00000080
3503#define ANEG_CFG_ACK 0x00000040
3504#define ANEG_CFG_RF2 0x00000020
3505#define ANEG_CFG_RF1 0x00000010
3506#define ANEG_CFG_PS2 0x00000001
3507#define ANEG_CFG_PS1 0x00008000
3508#define ANEG_CFG_HD 0x00004000
3509#define ANEG_CFG_FD 0x00002000
3510#define ANEG_CFG_INVAL 0x00001f06
3511
3512};
3513#define ANEG_OK 0
3514#define ANEG_DONE 1
3515#define ANEG_TIMER_ENAB 2
3516#define ANEG_FAILED -1
3517
3518#define ANEG_STATE_SETTLE_TIME 10000
3519
3520static int tg3_fiber_aneg_smachine(struct tg3 *tp,
3521 struct tg3_fiber_aneginfo *ap)
3522{
5be73b47 3523 u16 flowctrl;
1da177e4
LT
3524 unsigned long delta;
3525 u32 rx_cfg_reg;
3526 int ret;
3527
3528 if (ap->state == ANEG_STATE_UNKNOWN) {
3529 ap->rxconfig = 0;
3530 ap->link_time = 0;
3531 ap->cur_time = 0;
3532 ap->ability_match_cfg = 0;
3533 ap->ability_match_count = 0;
3534 ap->ability_match = 0;
3535 ap->idle_match = 0;
3536 ap->ack_match = 0;
3537 }
3538 ap->cur_time++;
3539
3540 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
3541 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
3542
3543 if (rx_cfg_reg != ap->ability_match_cfg) {
3544 ap->ability_match_cfg = rx_cfg_reg;
3545 ap->ability_match = 0;
3546 ap->ability_match_count = 0;
3547 } else {
3548 if (++ap->ability_match_count > 1) {
3549 ap->ability_match = 1;
3550 ap->ability_match_cfg = rx_cfg_reg;
3551 }
3552 }
3553 if (rx_cfg_reg & ANEG_CFG_ACK)
3554 ap->ack_match = 1;
3555 else
3556 ap->ack_match = 0;
3557
3558 ap->idle_match = 0;
3559 } else {
3560 ap->idle_match = 1;
3561 ap->ability_match_cfg = 0;
3562 ap->ability_match_count = 0;
3563 ap->ability_match = 0;
3564 ap->ack_match = 0;
3565
3566 rx_cfg_reg = 0;
3567 }
3568
3569 ap->rxconfig = rx_cfg_reg;
3570 ret = ANEG_OK;
3571
33f401ae 3572 switch (ap->state) {
1da177e4
LT
3573 case ANEG_STATE_UNKNOWN:
3574 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
3575 ap->state = ANEG_STATE_AN_ENABLE;
3576
3577 /* fallthru */
3578 case ANEG_STATE_AN_ENABLE:
3579 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
3580 if (ap->flags & MR_AN_ENABLE) {
3581 ap->link_time = 0;
3582 ap->cur_time = 0;
3583 ap->ability_match_cfg = 0;
3584 ap->ability_match_count = 0;
3585 ap->ability_match = 0;
3586 ap->idle_match = 0;
3587 ap->ack_match = 0;
3588
3589 ap->state = ANEG_STATE_RESTART_INIT;
3590 } else {
3591 ap->state = ANEG_STATE_DISABLE_LINK_OK;
3592 }
3593 break;
3594
3595 case ANEG_STATE_RESTART_INIT:
3596 ap->link_time = ap->cur_time;
3597 ap->flags &= ~(MR_NP_LOADED);
3598 ap->txconfig = 0;
3599 tw32(MAC_TX_AUTO_NEG, 0);
3600 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3601 tw32_f(MAC_MODE, tp->mac_mode);
3602 udelay(40);
3603
3604 ret = ANEG_TIMER_ENAB;
3605 ap->state = ANEG_STATE_RESTART;
3606
3607 /* fallthru */
3608 case ANEG_STATE_RESTART:
3609 delta = ap->cur_time - ap->link_time;
859a5887 3610 if (delta > ANEG_STATE_SETTLE_TIME)
1da177e4 3611 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
859a5887 3612 else
1da177e4 3613 ret = ANEG_TIMER_ENAB;
1da177e4
LT
3614 break;
3615
3616 case ANEG_STATE_DISABLE_LINK_OK:
3617 ret = ANEG_DONE;
3618 break;
3619
3620 case ANEG_STATE_ABILITY_DETECT_INIT:
3621 ap->flags &= ~(MR_TOGGLE_TX);
5be73b47
MC
3622 ap->txconfig = ANEG_CFG_FD;
3623 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3624 if (flowctrl & ADVERTISE_1000XPAUSE)
3625 ap->txconfig |= ANEG_CFG_PS1;
3626 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3627 ap->txconfig |= ANEG_CFG_PS2;
1da177e4
LT
3628 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3629 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3630 tw32_f(MAC_MODE, tp->mac_mode);
3631 udelay(40);
3632
3633 ap->state = ANEG_STATE_ABILITY_DETECT;
3634 break;
3635
3636 case ANEG_STATE_ABILITY_DETECT:
859a5887 3637 if (ap->ability_match != 0 && ap->rxconfig != 0)
1da177e4 3638 ap->state = ANEG_STATE_ACK_DETECT_INIT;
1da177e4
LT
3639 break;
3640
3641 case ANEG_STATE_ACK_DETECT_INIT:
3642 ap->txconfig |= ANEG_CFG_ACK;
3643 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3644 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3645 tw32_f(MAC_MODE, tp->mac_mode);
3646 udelay(40);
3647
3648 ap->state = ANEG_STATE_ACK_DETECT;
3649
3650 /* fallthru */
3651 case ANEG_STATE_ACK_DETECT:
3652 if (ap->ack_match != 0) {
3653 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
3654 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
3655 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
3656 } else {
3657 ap->state = ANEG_STATE_AN_ENABLE;
3658 }
3659 } else if (ap->ability_match != 0 &&
3660 ap->rxconfig == 0) {
3661 ap->state = ANEG_STATE_AN_ENABLE;
3662 }
3663 break;
3664
3665 case ANEG_STATE_COMPLETE_ACK_INIT:
3666 if (ap->rxconfig & ANEG_CFG_INVAL) {
3667 ret = ANEG_FAILED;
3668 break;
3669 }
3670 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
3671 MR_LP_ADV_HALF_DUPLEX |
3672 MR_LP_ADV_SYM_PAUSE |
3673 MR_LP_ADV_ASYM_PAUSE |
3674 MR_LP_ADV_REMOTE_FAULT1 |
3675 MR_LP_ADV_REMOTE_FAULT2 |
3676 MR_LP_ADV_NEXT_PAGE |
3677 MR_TOGGLE_RX |
3678 MR_NP_RX);
3679 if (ap->rxconfig & ANEG_CFG_FD)
3680 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
3681 if (ap->rxconfig & ANEG_CFG_HD)
3682 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
3683 if (ap->rxconfig & ANEG_CFG_PS1)
3684 ap->flags |= MR_LP_ADV_SYM_PAUSE;
3685 if (ap->rxconfig & ANEG_CFG_PS2)
3686 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
3687 if (ap->rxconfig & ANEG_CFG_RF1)
3688 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
3689 if (ap->rxconfig & ANEG_CFG_RF2)
3690 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
3691 if (ap->rxconfig & ANEG_CFG_NP)
3692 ap->flags |= MR_LP_ADV_NEXT_PAGE;
3693
3694 ap->link_time = ap->cur_time;
3695
3696 ap->flags ^= (MR_TOGGLE_TX);
3697 if (ap->rxconfig & 0x0008)
3698 ap->flags |= MR_TOGGLE_RX;
3699 if (ap->rxconfig & ANEG_CFG_NP)
3700 ap->flags |= MR_NP_RX;
3701 ap->flags |= MR_PAGE_RX;
3702
3703 ap->state = ANEG_STATE_COMPLETE_ACK;
3704 ret = ANEG_TIMER_ENAB;
3705 break;
3706
3707 case ANEG_STATE_COMPLETE_ACK:
3708 if (ap->ability_match != 0 &&
3709 ap->rxconfig == 0) {
3710 ap->state = ANEG_STATE_AN_ENABLE;
3711 break;
3712 }
3713 delta = ap->cur_time - ap->link_time;
3714 if (delta > ANEG_STATE_SETTLE_TIME) {
3715 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
3716 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3717 } else {
3718 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
3719 !(ap->flags & MR_NP_RX)) {
3720 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3721 } else {
3722 ret = ANEG_FAILED;
3723 }
3724 }
3725 }
3726 break;
3727
3728 case ANEG_STATE_IDLE_DETECT_INIT:
3729 ap->link_time = ap->cur_time;
3730 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3731 tw32_f(MAC_MODE, tp->mac_mode);
3732 udelay(40);
3733
3734 ap->state = ANEG_STATE_IDLE_DETECT;
3735 ret = ANEG_TIMER_ENAB;
3736 break;
3737
3738 case ANEG_STATE_IDLE_DETECT:
3739 if (ap->ability_match != 0 &&
3740 ap->rxconfig == 0) {
3741 ap->state = ANEG_STATE_AN_ENABLE;
3742 break;
3743 }
3744 delta = ap->cur_time - ap->link_time;
3745 if (delta > ANEG_STATE_SETTLE_TIME) {
3746 /* XXX another gem from the Broadcom driver :( */
3747 ap->state = ANEG_STATE_LINK_OK;
3748 }
3749 break;
3750
3751 case ANEG_STATE_LINK_OK:
3752 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
3753 ret = ANEG_DONE;
3754 break;
3755
3756 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
3757 /* ??? unimplemented */
3758 break;
3759
3760 case ANEG_STATE_NEXT_PAGE_WAIT:
3761 /* ??? unimplemented */
3762 break;
3763
3764 default:
3765 ret = ANEG_FAILED;
3766 break;
855e1111 3767 }
1da177e4
LT
3768
3769 return ret;
3770}
3771
5be73b47 3772static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
1da177e4
LT
3773{
3774 int res = 0;
3775 struct tg3_fiber_aneginfo aninfo;
3776 int status = ANEG_FAILED;
3777 unsigned int tick;
3778 u32 tmp;
3779
3780 tw32_f(MAC_TX_AUTO_NEG, 0);
3781
3782 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
3783 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
3784 udelay(40);
3785
3786 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
3787 udelay(40);
3788
3789 memset(&aninfo, 0, sizeof(aninfo));
3790 aninfo.flags |= MR_AN_ENABLE;
3791 aninfo.state = ANEG_STATE_UNKNOWN;
3792 aninfo.cur_time = 0;
3793 tick = 0;
3794 while (++tick < 195000) {
3795 status = tg3_fiber_aneg_smachine(tp, &aninfo);
3796 if (status == ANEG_DONE || status == ANEG_FAILED)
3797 break;
3798
3799 udelay(1);
3800 }
3801
3802 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3803 tw32_f(MAC_MODE, tp->mac_mode);
3804 udelay(40);
3805
5be73b47
MC
3806 *txflags = aninfo.txconfig;
3807 *rxflags = aninfo.flags;
1da177e4
LT
3808
3809 if (status == ANEG_DONE &&
3810 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
3811 MR_LP_ADV_FULL_DUPLEX)))
3812 res = 1;
3813
3814 return res;
3815}
3816
3817static void tg3_init_bcm8002(struct tg3 *tp)
3818{
3819 u32 mac_status = tr32(MAC_STATUS);
3820 int i;
3821
3822 /* Reset when initting first time or we have a link. */
3823 if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
3824 !(mac_status & MAC_STATUS_PCS_SYNCED))
3825 return;
3826
3827 /* Set PLL lock range. */
3828 tg3_writephy(tp, 0x16, 0x8007);
3829
3830 /* SW reset */
3831 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
3832
3833 /* Wait for reset to complete. */
3834 /* XXX schedule_timeout() ... */
3835 for (i = 0; i < 500; i++)
3836 udelay(10);
3837
3838 /* Config mode; select PMA/Ch 1 regs. */
3839 tg3_writephy(tp, 0x10, 0x8411);
3840
3841 /* Enable auto-lock and comdet, select txclk for tx. */
3842 tg3_writephy(tp, 0x11, 0x0a10);
3843
3844 tg3_writephy(tp, 0x18, 0x00a0);
3845 tg3_writephy(tp, 0x16, 0x41ff);
3846
3847 /* Assert and deassert POR. */
3848 tg3_writephy(tp, 0x13, 0x0400);
3849 udelay(40);
3850 tg3_writephy(tp, 0x13, 0x0000);
3851
3852 tg3_writephy(tp, 0x11, 0x0a50);
3853 udelay(40);
3854 tg3_writephy(tp, 0x11, 0x0a10);
3855
3856 /* Wait for signal to stabilize */
3857 /* XXX schedule_timeout() ... */
3858 for (i = 0; i < 15000; i++)
3859 udelay(10);
3860
3861 /* Deselect the channel register so we can read the PHYID
3862 * later.
3863 */
3864 tg3_writephy(tp, 0x10, 0x8011);
3865}
3866
3867static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
3868{
82cd3d11 3869 u16 flowctrl;
1da177e4
LT
3870 u32 sg_dig_ctrl, sg_dig_status;
3871 u32 serdes_cfg, expected_sg_dig_ctrl;
3872 int workaround, port_a;
3873 int current_link_up;
3874
3875 serdes_cfg = 0;
3876 expected_sg_dig_ctrl = 0;
3877 workaround = 0;
3878 port_a = 1;
3879 current_link_up = 0;
3880
3881 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
3882 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
3883 workaround = 1;
3884 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
3885 port_a = 0;
3886
3887 /* preserve bits 0-11,13,14 for signal pre-emphasis */
3888 /* preserve bits 20-23 for voltage regulator */
3889 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
3890 }
3891
3892 sg_dig_ctrl = tr32(SG_DIG_CTRL);
3893
3894 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
c98f6e3b 3895 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
1da177e4
LT
3896 if (workaround) {
3897 u32 val = serdes_cfg;
3898
3899 if (port_a)
3900 val |= 0xc010000;
3901 else
3902 val |= 0x4010000;
3903 tw32_f(MAC_SERDES_CFG, val);
3904 }
c98f6e3b
MC
3905
3906 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
3907 }
3908 if (mac_status & MAC_STATUS_PCS_SYNCED) {
3909 tg3_setup_flow_control(tp, 0, 0);
3910 current_link_up = 1;
3911 }
3912 goto out;
3913 }
3914
3915 /* Want auto-negotiation. */
c98f6e3b 3916 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
1da177e4 3917
82cd3d11
MC
3918 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3919 if (flowctrl & ADVERTISE_1000XPAUSE)
3920 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
3921 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3922 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
1da177e4
LT
3923
3924 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
f07e9af3 3925 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
3d3ebe74
MC
3926 tp->serdes_counter &&
3927 ((mac_status & (MAC_STATUS_PCS_SYNCED |
3928 MAC_STATUS_RCVD_CFG)) ==
3929 MAC_STATUS_PCS_SYNCED)) {
3930 tp->serdes_counter--;
3931 current_link_up = 1;
3932 goto out;
3933 }
3934restart_autoneg:
1da177e4
LT
3935 if (workaround)
3936 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
c98f6e3b 3937 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
1da177e4
LT
3938 udelay(5);
3939 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
3940
3d3ebe74 3941 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 3942 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
3943 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
3944 MAC_STATUS_SIGNAL_DET)) {
3d3ebe74 3945 sg_dig_status = tr32(SG_DIG_STATUS);
1da177e4
LT
3946 mac_status = tr32(MAC_STATUS);
3947
c98f6e3b 3948 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
1da177e4 3949 (mac_status & MAC_STATUS_PCS_SYNCED)) {
82cd3d11
MC
3950 u32 local_adv = 0, remote_adv = 0;
3951
3952 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
3953 local_adv |= ADVERTISE_1000XPAUSE;
3954 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
3955 local_adv |= ADVERTISE_1000XPSE_ASYM;
1da177e4 3956
c98f6e3b 3957 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
82cd3d11 3958 remote_adv |= LPA_1000XPAUSE;
c98f6e3b 3959 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
82cd3d11 3960 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
3961
3962 tg3_setup_flow_control(tp, local_adv, remote_adv);
3963 current_link_up = 1;
3d3ebe74 3964 tp->serdes_counter = 0;
f07e9af3 3965 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c98f6e3b 3966 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
3d3ebe74
MC
3967 if (tp->serdes_counter)
3968 tp->serdes_counter--;
1da177e4
LT
3969 else {
3970 if (workaround) {
3971 u32 val = serdes_cfg;
3972
3973 if (port_a)
3974 val |= 0xc010000;
3975 else
3976 val |= 0x4010000;
3977
3978 tw32_f(MAC_SERDES_CFG, val);
3979 }
3980
c98f6e3b 3981 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
3982 udelay(40);
3983
3984 /* Link parallel detection - link is up */
3985 /* only if we have PCS_SYNC and not */
3986 /* receiving config code words */
3987 mac_status = tr32(MAC_STATUS);
3988 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
3989 !(mac_status & MAC_STATUS_RCVD_CFG)) {
3990 tg3_setup_flow_control(tp, 0, 0);
3991 current_link_up = 1;
f07e9af3
MC
3992 tp->phy_flags |=
3993 TG3_PHYFLG_PARALLEL_DETECT;
3d3ebe74
MC
3994 tp->serdes_counter =
3995 SERDES_PARALLEL_DET_TIMEOUT;
3996 } else
3997 goto restart_autoneg;
1da177e4
LT
3998 }
3999 }
3d3ebe74
MC
4000 } else {
4001 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 4002 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
4003 }
4004
4005out:
4006 return current_link_up;
4007}
4008
4009static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
4010{
4011 int current_link_up = 0;
4012
5cf64b8a 4013 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
1da177e4 4014 goto out;
1da177e4
LT
4015
4016 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5be73b47 4017 u32 txflags, rxflags;
1da177e4 4018 int i;
6aa20a22 4019
5be73b47
MC
4020 if (fiber_autoneg(tp, &txflags, &rxflags)) {
4021 u32 local_adv = 0, remote_adv = 0;
1da177e4 4022
5be73b47
MC
4023 if (txflags & ANEG_CFG_PS1)
4024 local_adv |= ADVERTISE_1000XPAUSE;
4025 if (txflags & ANEG_CFG_PS2)
4026 local_adv |= ADVERTISE_1000XPSE_ASYM;
4027
4028 if (rxflags & MR_LP_ADV_SYM_PAUSE)
4029 remote_adv |= LPA_1000XPAUSE;
4030 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
4031 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
4032
4033 tg3_setup_flow_control(tp, local_adv, remote_adv);
4034
1da177e4
LT
4035 current_link_up = 1;
4036 }
4037 for (i = 0; i < 30; i++) {
4038 udelay(20);
4039 tw32_f(MAC_STATUS,
4040 (MAC_STATUS_SYNC_CHANGED |
4041 MAC_STATUS_CFG_CHANGED));
4042 udelay(40);
4043 if ((tr32(MAC_STATUS) &
4044 (MAC_STATUS_SYNC_CHANGED |
4045 MAC_STATUS_CFG_CHANGED)) == 0)
4046 break;
4047 }
4048
4049 mac_status = tr32(MAC_STATUS);
4050 if (current_link_up == 0 &&
4051 (mac_status & MAC_STATUS_PCS_SYNCED) &&
4052 !(mac_status & MAC_STATUS_RCVD_CFG))
4053 current_link_up = 1;
4054 } else {
5be73b47
MC
4055 tg3_setup_flow_control(tp, 0, 0);
4056
1da177e4
LT
4057 /* Forcing 1000FD link up. */
4058 current_link_up = 1;
1da177e4
LT
4059
4060 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
4061 udelay(40);
e8f3f6ca
MC
4062
4063 tw32_f(MAC_MODE, tp->mac_mode);
4064 udelay(40);
1da177e4
LT
4065 }
4066
4067out:
4068 return current_link_up;
4069}
4070
4071static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
4072{
4073 u32 orig_pause_cfg;
4074 u16 orig_active_speed;
4075 u8 orig_active_duplex;
4076 u32 mac_status;
4077 int current_link_up;
4078 int i;
4079
8d018621 4080 orig_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4081 orig_active_speed = tp->link_config.active_speed;
4082 orig_active_duplex = tp->link_config.active_duplex;
4083
4084 if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
4085 netif_carrier_ok(tp->dev) &&
4086 (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
4087 mac_status = tr32(MAC_STATUS);
4088 mac_status &= (MAC_STATUS_PCS_SYNCED |
4089 MAC_STATUS_SIGNAL_DET |
4090 MAC_STATUS_CFG_CHANGED |
4091 MAC_STATUS_RCVD_CFG);
4092 if (mac_status == (MAC_STATUS_PCS_SYNCED |
4093 MAC_STATUS_SIGNAL_DET)) {
4094 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4095 MAC_STATUS_CFG_CHANGED));
4096 return 0;
4097 }
4098 }
4099
4100 tw32_f(MAC_TX_AUTO_NEG, 0);
4101
4102 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
4103 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
4104 tw32_f(MAC_MODE, tp->mac_mode);
4105 udelay(40);
4106
79eb6904 4107 if (tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
4108 tg3_init_bcm8002(tp);
4109
4110 /* Enable link change event even when serdes polling. */
4111 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4112 udelay(40);
4113
4114 current_link_up = 0;
4115 mac_status = tr32(MAC_STATUS);
4116
4117 if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
4118 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
4119 else
4120 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
4121
898a56f8 4122 tp->napi[0].hw_status->status =
1da177e4 4123 (SD_STATUS_UPDATED |
898a56f8 4124 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
1da177e4
LT
4125
4126 for (i = 0; i < 100; i++) {
4127 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4128 MAC_STATUS_CFG_CHANGED));
4129 udelay(5);
4130 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
3d3ebe74
MC
4131 MAC_STATUS_CFG_CHANGED |
4132 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
1da177e4
LT
4133 break;
4134 }
4135
4136 mac_status = tr32(MAC_STATUS);
4137 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
4138 current_link_up = 0;
3d3ebe74
MC
4139 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
4140 tp->serdes_counter == 0) {
1da177e4
LT
4141 tw32_f(MAC_MODE, (tp->mac_mode |
4142 MAC_MODE_SEND_CONFIGS));
4143 udelay(1);
4144 tw32_f(MAC_MODE, tp->mac_mode);
4145 }
4146 }
4147
4148 if (current_link_up == 1) {
4149 tp->link_config.active_speed = SPEED_1000;
4150 tp->link_config.active_duplex = DUPLEX_FULL;
4151 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4152 LED_CTRL_LNKLED_OVERRIDE |
4153 LED_CTRL_1000MBPS_ON));
4154 } else {
4155 tp->link_config.active_speed = SPEED_INVALID;
4156 tp->link_config.active_duplex = DUPLEX_INVALID;
4157 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4158 LED_CTRL_LNKLED_OVERRIDE |
4159 LED_CTRL_TRAFFIC_OVERRIDE));
4160 }
4161
4162 if (current_link_up != netif_carrier_ok(tp->dev)) {
4163 if (current_link_up)
4164 netif_carrier_on(tp->dev);
4165 else
4166 netif_carrier_off(tp->dev);
4167 tg3_link_report(tp);
4168 } else {
8d018621 4169 u32 now_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4170 if (orig_pause_cfg != now_pause_cfg ||
4171 orig_active_speed != tp->link_config.active_speed ||
4172 orig_active_duplex != tp->link_config.active_duplex)
4173 tg3_link_report(tp);
4174 }
4175
4176 return 0;
4177}
4178
747e8f8b
MC
4179static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
4180{
4181 int current_link_up, err = 0;
4182 u32 bmsr, bmcr;
4183 u16 current_speed;
4184 u8 current_duplex;
ef167e27 4185 u32 local_adv, remote_adv;
747e8f8b
MC
4186
4187 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4188 tw32_f(MAC_MODE, tp->mac_mode);
4189 udelay(40);
4190
4191 tw32(MAC_EVENT, 0);
4192
4193 tw32_f(MAC_STATUS,
4194 (MAC_STATUS_SYNC_CHANGED |
4195 MAC_STATUS_CFG_CHANGED |
4196 MAC_STATUS_MI_COMPLETION |
4197 MAC_STATUS_LNKSTATE_CHANGED));
4198 udelay(40);
4199
4200 if (force_reset)
4201 tg3_phy_reset(tp);
4202
4203 current_link_up = 0;
4204 current_speed = SPEED_INVALID;
4205 current_duplex = DUPLEX_INVALID;
4206
4207 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4208 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4209 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
4210 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4211 bmsr |= BMSR_LSTATUS;
4212 else
4213 bmsr &= ~BMSR_LSTATUS;
4214 }
747e8f8b
MC
4215
4216 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
4217
4218 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
f07e9af3 4219 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
4220 /* do nothing, just check for link up at the end */
4221 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
4222 u32 adv, new_adv;
4223
4224 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4225 new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
4226 ADVERTISE_1000XPAUSE |
4227 ADVERTISE_1000XPSE_ASYM |
4228 ADVERTISE_SLCT);
4229
ba4d07a8 4230 new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
747e8f8b
MC
4231
4232 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
4233 new_adv |= ADVERTISE_1000XHALF;
4234 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
4235 new_adv |= ADVERTISE_1000XFULL;
4236
4237 if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
4238 tg3_writephy(tp, MII_ADVERTISE, new_adv);
4239 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
4240 tg3_writephy(tp, MII_BMCR, bmcr);
4241
4242 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3d3ebe74 4243 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
f07e9af3 4244 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4245
4246 return err;
4247 }
4248 } else {
4249 u32 new_bmcr;
4250
4251 bmcr &= ~BMCR_SPEED1000;
4252 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
4253
4254 if (tp->link_config.duplex == DUPLEX_FULL)
4255 new_bmcr |= BMCR_FULLDPLX;
4256
4257 if (new_bmcr != bmcr) {
4258 /* BMCR_SPEED1000 is a reserved bit that needs
4259 * to be set on write.
4260 */
4261 new_bmcr |= BMCR_SPEED1000;
4262
4263 /* Force a linkdown */
4264 if (netif_carrier_ok(tp->dev)) {
4265 u32 adv;
4266
4267 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4268 adv &= ~(ADVERTISE_1000XFULL |
4269 ADVERTISE_1000XHALF |
4270 ADVERTISE_SLCT);
4271 tg3_writephy(tp, MII_ADVERTISE, adv);
4272 tg3_writephy(tp, MII_BMCR, bmcr |
4273 BMCR_ANRESTART |
4274 BMCR_ANENABLE);
4275 udelay(10);
4276 netif_carrier_off(tp->dev);
4277 }
4278 tg3_writephy(tp, MII_BMCR, new_bmcr);
4279 bmcr = new_bmcr;
4280 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4281 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4282 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
4283 ASIC_REV_5714) {
4284 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4285 bmsr |= BMSR_LSTATUS;
4286 else
4287 bmsr &= ~BMSR_LSTATUS;
4288 }
f07e9af3 4289 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4290 }
4291 }
4292
4293 if (bmsr & BMSR_LSTATUS) {
4294 current_speed = SPEED_1000;
4295 current_link_up = 1;
4296 if (bmcr & BMCR_FULLDPLX)
4297 current_duplex = DUPLEX_FULL;
4298 else
4299 current_duplex = DUPLEX_HALF;
4300
ef167e27
MC
4301 local_adv = 0;
4302 remote_adv = 0;
4303
747e8f8b 4304 if (bmcr & BMCR_ANENABLE) {
ef167e27 4305 u32 common;
747e8f8b
MC
4306
4307 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
4308 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
4309 common = local_adv & remote_adv;
4310 if (common & (ADVERTISE_1000XHALF |
4311 ADVERTISE_1000XFULL)) {
4312 if (common & ADVERTISE_1000XFULL)
4313 current_duplex = DUPLEX_FULL;
4314 else
4315 current_duplex = DUPLEX_HALF;
57d8b880
MC
4316 } else if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
4317 /* Link is up via parallel detect */
859a5887 4318 } else {
747e8f8b 4319 current_link_up = 0;
859a5887 4320 }
747e8f8b
MC
4321 }
4322 }
4323
ef167e27
MC
4324 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
4325 tg3_setup_flow_control(tp, local_adv, remote_adv);
4326
747e8f8b
MC
4327 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4328 if (tp->link_config.active_duplex == DUPLEX_HALF)
4329 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4330
4331 tw32_f(MAC_MODE, tp->mac_mode);
4332 udelay(40);
4333
4334 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4335
4336 tp->link_config.active_speed = current_speed;
4337 tp->link_config.active_duplex = current_duplex;
4338
4339 if (current_link_up != netif_carrier_ok(tp->dev)) {
4340 if (current_link_up)
4341 netif_carrier_on(tp->dev);
4342 else {
4343 netif_carrier_off(tp->dev);
f07e9af3 4344 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4345 }
4346 tg3_link_report(tp);
4347 }
4348 return err;
4349}
4350
4351static void tg3_serdes_parallel_detect(struct tg3 *tp)
4352{
3d3ebe74 4353 if (tp->serdes_counter) {
747e8f8b 4354 /* Give autoneg time to complete. */
3d3ebe74 4355 tp->serdes_counter--;
747e8f8b
MC
4356 return;
4357 }
c6cdf436 4358
747e8f8b
MC
4359 if (!netif_carrier_ok(tp->dev) &&
4360 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
4361 u32 bmcr;
4362
4363 tg3_readphy(tp, MII_BMCR, &bmcr);
4364 if (bmcr & BMCR_ANENABLE) {
4365 u32 phy1, phy2;
4366
4367 /* Select shadow register 0x1f */
f08aa1a8
MC
4368 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
4369 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
747e8f8b
MC
4370
4371 /* Select expansion interrupt status register */
f08aa1a8
MC
4372 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
4373 MII_TG3_DSP_EXP1_INT_STAT);
4374 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
4375 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
4376
4377 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
4378 /* We have signal detect and not receiving
4379 * config code words, link is up by parallel
4380 * detection.
4381 */
4382
4383 bmcr &= ~BMCR_ANENABLE;
4384 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
4385 tg3_writephy(tp, MII_BMCR, bmcr);
f07e9af3 4386 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4387 }
4388 }
859a5887
MC
4389 } else if (netif_carrier_ok(tp->dev) &&
4390 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
f07e9af3 4391 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
4392 u32 phy2;
4393
4394 /* Select expansion interrupt status register */
f08aa1a8
MC
4395 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
4396 MII_TG3_DSP_EXP1_INT_STAT);
4397 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
4398 if (phy2 & 0x20) {
4399 u32 bmcr;
4400
4401 /* Config code words received, turn on autoneg. */
4402 tg3_readphy(tp, MII_BMCR, &bmcr);
4403 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
4404
f07e9af3 4405 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4406
4407 }
4408 }
4409}
4410
1da177e4
LT
4411static int tg3_setup_phy(struct tg3 *tp, int force_reset)
4412{
f2096f94 4413 u32 val;
1da177e4
LT
4414 int err;
4415
f07e9af3 4416 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4 4417 err = tg3_setup_fiber_phy(tp, force_reset);
f07e9af3 4418 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
747e8f8b 4419 err = tg3_setup_fiber_mii_phy(tp, force_reset);
859a5887 4420 else
1da177e4 4421 err = tg3_setup_copper_phy(tp, force_reset);
1da177e4 4422
bcb37f6c 4423 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
f2096f94 4424 u32 scale;
aa6c91fe
MC
4425
4426 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
4427 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
4428 scale = 65;
4429 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
4430 scale = 6;
4431 else
4432 scale = 12;
4433
4434 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
4435 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
4436 tw32(GRC_MISC_CFG, val);
4437 }
4438
f2096f94
MC
4439 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
4440 (6 << TX_LENGTHS_IPG_SHIFT);
4441 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
4442 val |= tr32(MAC_TX_LENGTHS) &
4443 (TX_LENGTHS_JMB_FRM_LEN_MSK |
4444 TX_LENGTHS_CNT_DWN_VAL_MSK);
4445
1da177e4
LT
4446 if (tp->link_config.active_speed == SPEED_1000 &&
4447 tp->link_config.active_duplex == DUPLEX_HALF)
f2096f94
MC
4448 tw32(MAC_TX_LENGTHS, val |
4449 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 4450 else
f2096f94
MC
4451 tw32(MAC_TX_LENGTHS, val |
4452 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4
LT
4453
4454 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
4455 if (netif_carrier_ok(tp->dev)) {
4456 tw32(HOSTCC_STAT_COAL_TICKS,
15f9850d 4457 tp->coal.stats_block_coalesce_usecs);
1da177e4
LT
4458 } else {
4459 tw32(HOSTCC_STAT_COAL_TICKS, 0);
4460 }
4461 }
4462
8ed5d97e 4463 if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
f2096f94 4464 val = tr32(PCIE_PWR_MGMT_THRESH);
8ed5d97e
MC
4465 if (!netif_carrier_ok(tp->dev))
4466 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
4467 tp->pwrmgmt_thresh;
4468 else
4469 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
4470 tw32(PCIE_PWR_MGMT_THRESH, val);
4471 }
4472
1da177e4
LT
4473 return err;
4474}
4475
66cfd1bd
MC
4476static inline int tg3_irq_sync(struct tg3 *tp)
4477{
4478 return tp->irq_sync;
4479}
4480
97bd8e49
MC
4481static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
4482{
4483 int i;
4484
4485 dst = (u32 *)((u8 *)dst + off);
4486 for (i = 0; i < len; i += sizeof(u32))
4487 *dst++ = tr32(off + i);
4488}
4489
4490static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
4491{
4492 tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
4493 tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
4494 tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
4495 tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
4496 tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
4497 tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
4498 tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
4499 tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
4500 tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
4501 tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
4502 tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
4503 tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
4504 tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
4505 tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
4506 tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
4507 tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
4508 tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
4509 tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
4510 tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
4511
4512 if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX)
4513 tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
4514
4515 tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
4516 tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
4517 tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
4518 tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
4519 tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
4520 tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
4521 tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
4522 tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
4523
4524 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
4525 tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
4526 tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
4527 tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
4528 }
4529
4530 tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
4531 tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
4532 tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
4533 tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
4534 tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
4535
4536 if (tp->tg3_flags & TG3_FLAG_NVRAM)
4537 tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
4538}
4539
4540static void tg3_dump_state(struct tg3 *tp)
4541{
4542 int i;
4543 u32 *regs;
4544
4545 regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
4546 if (!regs) {
4547 netdev_err(tp->dev, "Failed allocating register dump buffer\n");
4548 return;
4549 }
4550
4551 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
4552 /* Read up to but not including private PCI registers */
4553 for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
4554 regs[i / sizeof(u32)] = tr32(i);
4555 } else
4556 tg3_dump_legacy_regs(tp, regs);
4557
4558 for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
4559 if (!regs[i + 0] && !regs[i + 1] &&
4560 !regs[i + 2] && !regs[i + 3])
4561 continue;
4562
4563 netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
4564 i * 4,
4565 regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
4566 }
4567
4568 kfree(regs);
4569
4570 for (i = 0; i < tp->irq_cnt; i++) {
4571 struct tg3_napi *tnapi = &tp->napi[i];
4572
4573 /* SW status block */
4574 netdev_err(tp->dev,
4575 "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
4576 i,
4577 tnapi->hw_status->status,
4578 tnapi->hw_status->status_tag,
4579 tnapi->hw_status->rx_jumbo_consumer,
4580 tnapi->hw_status->rx_consumer,
4581 tnapi->hw_status->rx_mini_consumer,
4582 tnapi->hw_status->idx[0].rx_producer,
4583 tnapi->hw_status->idx[0].tx_consumer);
4584
4585 netdev_err(tp->dev,
4586 "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
4587 i,
4588 tnapi->last_tag, tnapi->last_irq_tag,
4589 tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
4590 tnapi->rx_rcb_ptr,
4591 tnapi->prodring.rx_std_prod_idx,
4592 tnapi->prodring.rx_std_cons_idx,
4593 tnapi->prodring.rx_jmb_prod_idx,
4594 tnapi->prodring.rx_jmb_cons_idx);
4595 }
4596}
4597
df3e6548
MC
4598/* This is called whenever we suspect that the system chipset is re-
4599 * ordering the sequence of MMIO to the tx send mailbox. The symptom
4600 * is bogus tx completions. We try to recover by setting the
4601 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
4602 * in the workqueue.
4603 */
4604static void tg3_tx_recover(struct tg3 *tp)
4605{
4606 BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
4607 tp->write32_tx_mbox == tg3_write_indirect_mbox);
4608
5129c3a3
MC
4609 netdev_warn(tp->dev,
4610 "The system may be re-ordering memory-mapped I/O "
4611 "cycles to the network device, attempting to recover. "
4612 "Please report the problem to the driver maintainer "
4613 "and include system chipset information.\n");
df3e6548
MC
4614
4615 spin_lock(&tp->lock);
df3e6548 4616 tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
df3e6548
MC
4617 spin_unlock(&tp->lock);
4618}
4619
f3f3f27e 4620static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
1b2a7205 4621{
f65aac16
MC
4622 /* Tell compiler to fetch tx indices from memory. */
4623 barrier();
f3f3f27e
MC
4624 return tnapi->tx_pending -
4625 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
1b2a7205
MC
4626}
4627
1da177e4
LT
4628/* Tigon3 never reports partial packet sends. So we do not
4629 * need special logic to handle SKBs that have not had all
4630 * of their frags sent yet, like SunGEM does.
4631 */
17375d25 4632static void tg3_tx(struct tg3_napi *tnapi)
1da177e4 4633{
17375d25 4634 struct tg3 *tp = tnapi->tp;
898a56f8 4635 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
f3f3f27e 4636 u32 sw_idx = tnapi->tx_cons;
fe5f5787
MC
4637 struct netdev_queue *txq;
4638 int index = tnapi - tp->napi;
4639
19cfaecc 4640 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
fe5f5787
MC
4641 index--;
4642
4643 txq = netdev_get_tx_queue(tp->dev, index);
1da177e4
LT
4644
4645 while (sw_idx != hw_idx) {
f4188d8a 4646 struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
1da177e4 4647 struct sk_buff *skb = ri->skb;
df3e6548
MC
4648 int i, tx_bug = 0;
4649
4650 if (unlikely(skb == NULL)) {
4651 tg3_tx_recover(tp);
4652 return;
4653 }
1da177e4 4654
f4188d8a 4655 pci_unmap_single(tp->pdev,
4e5e4f0d 4656 dma_unmap_addr(ri, mapping),
f4188d8a
AD
4657 skb_headlen(skb),
4658 PCI_DMA_TODEVICE);
1da177e4
LT
4659
4660 ri->skb = NULL;
4661
4662 sw_idx = NEXT_TX(sw_idx);
4663
4664 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
f3f3f27e 4665 ri = &tnapi->tx_buffers[sw_idx];
df3e6548
MC
4666 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
4667 tx_bug = 1;
f4188d8a
AD
4668
4669 pci_unmap_page(tp->pdev,
4e5e4f0d 4670 dma_unmap_addr(ri, mapping),
f4188d8a
AD
4671 skb_shinfo(skb)->frags[i].size,
4672 PCI_DMA_TODEVICE);
1da177e4
LT
4673 sw_idx = NEXT_TX(sw_idx);
4674 }
4675
f47c11ee 4676 dev_kfree_skb(skb);
df3e6548
MC
4677
4678 if (unlikely(tx_bug)) {
4679 tg3_tx_recover(tp);
4680 return;
4681 }
1da177e4
LT
4682 }
4683
f3f3f27e 4684 tnapi->tx_cons = sw_idx;
1da177e4 4685
1b2a7205
MC
4686 /* Need to make the tx_cons update visible to tg3_start_xmit()
4687 * before checking for netif_queue_stopped(). Without the
4688 * memory barrier, there is a small possibility that tg3_start_xmit()
4689 * will miss it and cause the queue to be stopped forever.
4690 */
4691 smp_mb();
4692
fe5f5787 4693 if (unlikely(netif_tx_queue_stopped(txq) &&
f3f3f27e 4694 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
fe5f5787
MC
4695 __netif_tx_lock(txq, smp_processor_id());
4696 if (netif_tx_queue_stopped(txq) &&
f3f3f27e 4697 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
fe5f5787
MC
4698 netif_tx_wake_queue(txq);
4699 __netif_tx_unlock(txq);
51b91468 4700 }
1da177e4
LT
4701}
4702
2b2cdb65
MC
4703static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
4704{
4705 if (!ri->skb)
4706 return;
4707
4e5e4f0d 4708 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
2b2cdb65
MC
4709 map_sz, PCI_DMA_FROMDEVICE);
4710 dev_kfree_skb_any(ri->skb);
4711 ri->skb = NULL;
4712}
4713
1da177e4
LT
4714/* Returns size of skb allocated or < 0 on error.
4715 *
4716 * We only need to fill in the address because the other members
4717 * of the RX descriptor are invariant, see tg3_init_rings.
4718 *
4719 * Note the purposeful assymetry of cpu vs. chip accesses. For
4720 * posting buffers we only dirty the first cache line of the RX
4721 * descriptor (containing the address). Whereas for the RX status
4722 * buffers the cpu only reads the last cacheline of the RX descriptor
4723 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
4724 */
86b21e59 4725static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
a3896167 4726 u32 opaque_key, u32 dest_idx_unmasked)
1da177e4
LT
4727{
4728 struct tg3_rx_buffer_desc *desc;
f94e290e 4729 struct ring_info *map;
1da177e4
LT
4730 struct sk_buff *skb;
4731 dma_addr_t mapping;
4732 int skb_size, dest_idx;
4733
1da177e4
LT
4734 switch (opaque_key) {
4735 case RXD_OPAQUE_RING_STD:
2c49a44d 4736 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
21f581a5
MC
4737 desc = &tpr->rx_std[dest_idx];
4738 map = &tpr->rx_std_buffers[dest_idx];
287be12e 4739 skb_size = tp->rx_pkt_map_sz;
1da177e4
LT
4740 break;
4741
4742 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 4743 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
79ed5ac7 4744 desc = &tpr->rx_jmb[dest_idx].std;
21f581a5 4745 map = &tpr->rx_jmb_buffers[dest_idx];
287be12e 4746 skb_size = TG3_RX_JMB_MAP_SZ;
1da177e4
LT
4747 break;
4748
4749 default:
4750 return -EINVAL;
855e1111 4751 }
1da177e4
LT
4752
4753 /* Do not overwrite any of the map or rp information
4754 * until we are sure we can commit to a new buffer.
4755 *
4756 * Callers depend upon this behavior and assume that
4757 * we leave everything unchanged if we fail.
4758 */
287be12e 4759 skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
1da177e4
LT
4760 if (skb == NULL)
4761 return -ENOMEM;
4762
1da177e4
LT
4763 skb_reserve(skb, tp->rx_offset);
4764
287be12e 4765 mapping = pci_map_single(tp->pdev, skb->data, skb_size,
1da177e4 4766 PCI_DMA_FROMDEVICE);
a21771dd
MC
4767 if (pci_dma_mapping_error(tp->pdev, mapping)) {
4768 dev_kfree_skb(skb);
4769 return -EIO;
4770 }
1da177e4
LT
4771
4772 map->skb = skb;
4e5e4f0d 4773 dma_unmap_addr_set(map, mapping, mapping);
1da177e4 4774
1da177e4
LT
4775 desc->addr_hi = ((u64)mapping >> 32);
4776 desc->addr_lo = ((u64)mapping & 0xffffffff);
4777
4778 return skb_size;
4779}
4780
4781/* We only need to move over in the address because the other
4782 * members of the RX descriptor are invariant. See notes above
4783 * tg3_alloc_rx_skb for full details.
4784 */
a3896167
MC
4785static void tg3_recycle_rx(struct tg3_napi *tnapi,
4786 struct tg3_rx_prodring_set *dpr,
4787 u32 opaque_key, int src_idx,
4788 u32 dest_idx_unmasked)
1da177e4 4789{
17375d25 4790 struct tg3 *tp = tnapi->tp;
1da177e4
LT
4791 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
4792 struct ring_info *src_map, *dest_map;
8fea32b9 4793 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
c6cdf436 4794 int dest_idx;
1da177e4
LT
4795
4796 switch (opaque_key) {
4797 case RXD_OPAQUE_RING_STD:
2c49a44d 4798 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
a3896167
MC
4799 dest_desc = &dpr->rx_std[dest_idx];
4800 dest_map = &dpr->rx_std_buffers[dest_idx];
4801 src_desc = &spr->rx_std[src_idx];
4802 src_map = &spr->rx_std_buffers[src_idx];
1da177e4
LT
4803 break;
4804
4805 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 4806 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
a3896167
MC
4807 dest_desc = &dpr->rx_jmb[dest_idx].std;
4808 dest_map = &dpr->rx_jmb_buffers[dest_idx];
4809 src_desc = &spr->rx_jmb[src_idx].std;
4810 src_map = &spr->rx_jmb_buffers[src_idx];
1da177e4
LT
4811 break;
4812
4813 default:
4814 return;
855e1111 4815 }
1da177e4
LT
4816
4817 dest_map->skb = src_map->skb;
4e5e4f0d
FT
4818 dma_unmap_addr_set(dest_map, mapping,
4819 dma_unmap_addr(src_map, mapping));
1da177e4
LT
4820 dest_desc->addr_hi = src_desc->addr_hi;
4821 dest_desc->addr_lo = src_desc->addr_lo;
e92967bf
MC
4822
4823 /* Ensure that the update to the skb happens after the physical
4824 * addresses have been transferred to the new BD location.
4825 */
4826 smp_wmb();
4827
1da177e4
LT
4828 src_map->skb = NULL;
4829}
4830
1da177e4
LT
4831/* The RX ring scheme is composed of multiple rings which post fresh
4832 * buffers to the chip, and one special ring the chip uses to report
4833 * status back to the host.
4834 *
4835 * The special ring reports the status of received packets to the
4836 * host. The chip does not write into the original descriptor the
4837 * RX buffer was obtained from. The chip simply takes the original
4838 * descriptor as provided by the host, updates the status and length
4839 * field, then writes this into the next status ring entry.
4840 *
4841 * Each ring the host uses to post buffers to the chip is described
4842 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
4843 * it is first placed into the on-chip ram. When the packet's length
4844 * is known, it walks down the TG3_BDINFO entries to select the ring.
4845 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
4846 * which is within the range of the new packet's length is chosen.
4847 *
4848 * The "separate ring for rx status" scheme may sound queer, but it makes
4849 * sense from a cache coherency perspective. If only the host writes
4850 * to the buffer post rings, and only the chip writes to the rx status
4851 * rings, then cache lines never move beyond shared-modified state.
4852 * If both the host and chip were to write into the same ring, cache line
4853 * eviction could occur since both entities want it in an exclusive state.
4854 */
17375d25 4855static int tg3_rx(struct tg3_napi *tnapi, int budget)
1da177e4 4856{
17375d25 4857 struct tg3 *tp = tnapi->tp;
f92905de 4858 u32 work_mask, rx_std_posted = 0;
4361935a 4859 u32 std_prod_idx, jmb_prod_idx;
72334482 4860 u32 sw_idx = tnapi->rx_rcb_ptr;
483ba50b 4861 u16 hw_idx;
1da177e4 4862 int received;
8fea32b9 4863 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
1da177e4 4864
8d9d7cfc 4865 hw_idx = *(tnapi->rx_rcb_prod_idx);
1da177e4
LT
4866 /*
4867 * We need to order the read of hw_idx and the read of
4868 * the opaque cookie.
4869 */
4870 rmb();
1da177e4
LT
4871 work_mask = 0;
4872 received = 0;
4361935a
MC
4873 std_prod_idx = tpr->rx_std_prod_idx;
4874 jmb_prod_idx = tpr->rx_jmb_prod_idx;
1da177e4 4875 while (sw_idx != hw_idx && budget > 0) {
afc081f8 4876 struct ring_info *ri;
72334482 4877 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
1da177e4
LT
4878 unsigned int len;
4879 struct sk_buff *skb;
4880 dma_addr_t dma_addr;
4881 u32 opaque_key, desc_idx, *post_ptr;
4882
4883 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
4884 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
4885 if (opaque_key == RXD_OPAQUE_RING_STD) {
8fea32b9 4886 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
4e5e4f0d 4887 dma_addr = dma_unmap_addr(ri, mapping);
21f581a5 4888 skb = ri->skb;
4361935a 4889 post_ptr = &std_prod_idx;
f92905de 4890 rx_std_posted++;
1da177e4 4891 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
8fea32b9 4892 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
4e5e4f0d 4893 dma_addr = dma_unmap_addr(ri, mapping);
21f581a5 4894 skb = ri->skb;
4361935a 4895 post_ptr = &jmb_prod_idx;
21f581a5 4896 } else
1da177e4 4897 goto next_pkt_nopost;
1da177e4
LT
4898
4899 work_mask |= opaque_key;
4900
4901 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
4902 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
4903 drop_it:
a3896167 4904 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
4905 desc_idx, *post_ptr);
4906 drop_it_no_recycle:
4907 /* Other statistics kept track of by card. */
b0057c51 4908 tp->rx_dropped++;
1da177e4
LT
4909 goto next_pkt;
4910 }
4911
ad829268
MC
4912 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
4913 ETH_FCS_LEN;
1da177e4 4914
d2757fc4 4915 if (len > TG3_RX_COPY_THRESH(tp)) {
1da177e4
LT
4916 int skb_size;
4917
86b21e59 4918 skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
afc081f8 4919 *post_ptr);
1da177e4
LT
4920 if (skb_size < 0)
4921 goto drop_it;
4922
287be12e 4923 pci_unmap_single(tp->pdev, dma_addr, skb_size,
1da177e4
LT
4924 PCI_DMA_FROMDEVICE);
4925
61e800cf
MC
4926 /* Ensure that the update to the skb happens
4927 * after the usage of the old DMA mapping.
4928 */
4929 smp_wmb();
4930
4931 ri->skb = NULL;
4932
1da177e4
LT
4933 skb_put(skb, len);
4934 } else {
4935 struct sk_buff *copy_skb;
4936
a3896167 4937 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
4938 desc_idx, *post_ptr);
4939
bf933c80 4940 copy_skb = netdev_alloc_skb(tp->dev, len +
9dc7a113 4941 TG3_RAW_IP_ALIGN);
1da177e4
LT
4942 if (copy_skb == NULL)
4943 goto drop_it_no_recycle;
4944
bf933c80 4945 skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
1da177e4
LT
4946 skb_put(copy_skb, len);
4947 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
d626f62b 4948 skb_copy_from_linear_data(skb, copy_skb->data, len);
1da177e4
LT
4949 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
4950
4951 /* We'll reuse the original ring buffer. */
4952 skb = copy_skb;
4953 }
4954
dc668910 4955 if ((tp->dev->features & NETIF_F_RXCSUM) &&
1da177e4
LT
4956 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
4957 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
4958 >> RXD_TCPCSUM_SHIFT) == 0xffff))
4959 skb->ip_summed = CHECKSUM_UNNECESSARY;
4960 else
bc8acf2c 4961 skb_checksum_none_assert(skb);
1da177e4
LT
4962
4963 skb->protocol = eth_type_trans(skb, tp->dev);
f7b493e0
MC
4964
4965 if (len > (tp->dev->mtu + ETH_HLEN) &&
4966 skb->protocol != htons(ETH_P_8021Q)) {
4967 dev_kfree_skb(skb);
b0057c51 4968 goto drop_it_no_recycle;
f7b493e0
MC
4969 }
4970
9dc7a113 4971 if (desc->type_flags & RXD_FLAG_VLAN &&
bf933c80
MC
4972 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
4973 __vlan_hwaccel_put_tag(skb,
4974 desc->err_vlan & RXD_VLAN_MASK);
9dc7a113 4975
bf933c80 4976 napi_gro_receive(&tnapi->napi, skb);
1da177e4 4977
1da177e4
LT
4978 received++;
4979 budget--;
4980
4981next_pkt:
4982 (*post_ptr)++;
f92905de
MC
4983
4984 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
2c49a44d
MC
4985 tpr->rx_std_prod_idx = std_prod_idx &
4986 tp->rx_std_ring_mask;
86cfe4ff
MC
4987 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
4988 tpr->rx_std_prod_idx);
f92905de
MC
4989 work_mask &= ~RXD_OPAQUE_RING_STD;
4990 rx_std_posted = 0;
4991 }
1da177e4 4992next_pkt_nopost:
483ba50b 4993 sw_idx++;
7cb32cf2 4994 sw_idx &= tp->rx_ret_ring_mask;
52f6d697
MC
4995
4996 /* Refresh hw_idx to see if there is new work */
4997 if (sw_idx == hw_idx) {
8d9d7cfc 4998 hw_idx = *(tnapi->rx_rcb_prod_idx);
52f6d697
MC
4999 rmb();
5000 }
1da177e4
LT
5001 }
5002
5003 /* ACK the status ring. */
72334482
MC
5004 tnapi->rx_rcb_ptr = sw_idx;
5005 tw32_rx_mbox(tnapi->consmbox, sw_idx);
1da177e4
LT
5006
5007 /* Refill RX ring(s). */
e4af1af9 5008 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
b196c7e4 5009 if (work_mask & RXD_OPAQUE_RING_STD) {
2c49a44d
MC
5010 tpr->rx_std_prod_idx = std_prod_idx &
5011 tp->rx_std_ring_mask;
b196c7e4
MC
5012 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5013 tpr->rx_std_prod_idx);
5014 }
5015 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
2c49a44d
MC
5016 tpr->rx_jmb_prod_idx = jmb_prod_idx &
5017 tp->rx_jmb_ring_mask;
b196c7e4
MC
5018 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5019 tpr->rx_jmb_prod_idx);
5020 }
5021 mmiowb();
5022 } else if (work_mask) {
5023 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
5024 * updated before the producer indices can be updated.
5025 */
5026 smp_wmb();
5027
2c49a44d
MC
5028 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
5029 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
b196c7e4 5030
e4af1af9
MC
5031 if (tnapi != &tp->napi[1])
5032 napi_schedule(&tp->napi[1].napi);
1da177e4 5033 }
1da177e4
LT
5034
5035 return received;
5036}
5037
35f2d7d0 5038static void tg3_poll_link(struct tg3 *tp)
1da177e4 5039{
1da177e4
LT
5040 /* handle link change and other phy events */
5041 if (!(tp->tg3_flags &
5042 (TG3_FLAG_USE_LINKCHG_REG |
5043 TG3_FLAG_POLL_SERDES))) {
35f2d7d0
MC
5044 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
5045
1da177e4
LT
5046 if (sblk->status & SD_STATUS_LINK_CHG) {
5047 sblk->status = SD_STATUS_UPDATED |
35f2d7d0 5048 (sblk->status & ~SD_STATUS_LINK_CHG);
f47c11ee 5049 spin_lock(&tp->lock);
dd477003
MC
5050 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
5051 tw32_f(MAC_STATUS,
5052 (MAC_STATUS_SYNC_CHANGED |
5053 MAC_STATUS_CFG_CHANGED |
5054 MAC_STATUS_MI_COMPLETION |
5055 MAC_STATUS_LNKSTATE_CHANGED));
5056 udelay(40);
5057 } else
5058 tg3_setup_phy(tp, 0);
f47c11ee 5059 spin_unlock(&tp->lock);
1da177e4
LT
5060 }
5061 }
35f2d7d0
MC
5062}
5063
f89f38b8
MC
5064static int tg3_rx_prodring_xfer(struct tg3 *tp,
5065 struct tg3_rx_prodring_set *dpr,
5066 struct tg3_rx_prodring_set *spr)
b196c7e4
MC
5067{
5068 u32 si, di, cpycnt, src_prod_idx;
f89f38b8 5069 int i, err = 0;
b196c7e4
MC
5070
5071 while (1) {
5072 src_prod_idx = spr->rx_std_prod_idx;
5073
5074 /* Make sure updates to the rx_std_buffers[] entries and the
5075 * standard producer index are seen in the correct order.
5076 */
5077 smp_rmb();
5078
5079 if (spr->rx_std_cons_idx == src_prod_idx)
5080 break;
5081
5082 if (spr->rx_std_cons_idx < src_prod_idx)
5083 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
5084 else
2c49a44d
MC
5085 cpycnt = tp->rx_std_ring_mask + 1 -
5086 spr->rx_std_cons_idx;
b196c7e4 5087
2c49a44d
MC
5088 cpycnt = min(cpycnt,
5089 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
b196c7e4
MC
5090
5091 si = spr->rx_std_cons_idx;
5092 di = dpr->rx_std_prod_idx;
5093
e92967bf
MC
5094 for (i = di; i < di + cpycnt; i++) {
5095 if (dpr->rx_std_buffers[i].skb) {
5096 cpycnt = i - di;
f89f38b8 5097 err = -ENOSPC;
e92967bf
MC
5098 break;
5099 }
5100 }
5101
5102 if (!cpycnt)
5103 break;
5104
5105 /* Ensure that updates to the rx_std_buffers ring and the
5106 * shadowed hardware producer ring from tg3_recycle_skb() are
5107 * ordered correctly WRT the skb check above.
5108 */
5109 smp_rmb();
5110
b196c7e4
MC
5111 memcpy(&dpr->rx_std_buffers[di],
5112 &spr->rx_std_buffers[si],
5113 cpycnt * sizeof(struct ring_info));
5114
5115 for (i = 0; i < cpycnt; i++, di++, si++) {
5116 struct tg3_rx_buffer_desc *sbd, *dbd;
5117 sbd = &spr->rx_std[si];
5118 dbd = &dpr->rx_std[di];
5119 dbd->addr_hi = sbd->addr_hi;
5120 dbd->addr_lo = sbd->addr_lo;
5121 }
5122
2c49a44d
MC
5123 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
5124 tp->rx_std_ring_mask;
5125 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
5126 tp->rx_std_ring_mask;
b196c7e4
MC
5127 }
5128
5129 while (1) {
5130 src_prod_idx = spr->rx_jmb_prod_idx;
5131
5132 /* Make sure updates to the rx_jmb_buffers[] entries and
5133 * the jumbo producer index are seen in the correct order.
5134 */
5135 smp_rmb();
5136
5137 if (spr->rx_jmb_cons_idx == src_prod_idx)
5138 break;
5139
5140 if (spr->rx_jmb_cons_idx < src_prod_idx)
5141 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
5142 else
2c49a44d
MC
5143 cpycnt = tp->rx_jmb_ring_mask + 1 -
5144 spr->rx_jmb_cons_idx;
b196c7e4
MC
5145
5146 cpycnt = min(cpycnt,
2c49a44d 5147 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
b196c7e4
MC
5148
5149 si = spr->rx_jmb_cons_idx;
5150 di = dpr->rx_jmb_prod_idx;
5151
e92967bf
MC
5152 for (i = di; i < di + cpycnt; i++) {
5153 if (dpr->rx_jmb_buffers[i].skb) {
5154 cpycnt = i - di;
f89f38b8 5155 err = -ENOSPC;
e92967bf
MC
5156 break;
5157 }
5158 }
5159
5160 if (!cpycnt)
5161 break;
5162
5163 /* Ensure that updates to the rx_jmb_buffers ring and the
5164 * shadowed hardware producer ring from tg3_recycle_skb() are
5165 * ordered correctly WRT the skb check above.
5166 */
5167 smp_rmb();
5168
b196c7e4
MC
5169 memcpy(&dpr->rx_jmb_buffers[di],
5170 &spr->rx_jmb_buffers[si],
5171 cpycnt * sizeof(struct ring_info));
5172
5173 for (i = 0; i < cpycnt; i++, di++, si++) {
5174 struct tg3_rx_buffer_desc *sbd, *dbd;
5175 sbd = &spr->rx_jmb[si].std;
5176 dbd = &dpr->rx_jmb[di].std;
5177 dbd->addr_hi = sbd->addr_hi;
5178 dbd->addr_lo = sbd->addr_lo;
5179 }
5180
2c49a44d
MC
5181 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
5182 tp->rx_jmb_ring_mask;
5183 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
5184 tp->rx_jmb_ring_mask;
b196c7e4 5185 }
f89f38b8
MC
5186
5187 return err;
b196c7e4
MC
5188}
5189
35f2d7d0
MC
5190static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
5191{
5192 struct tg3 *tp = tnapi->tp;
1da177e4
LT
5193
5194 /* run TX completion thread */
f3f3f27e 5195 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
17375d25 5196 tg3_tx(tnapi);
6f535763 5197 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
4fd7ab59 5198 return work_done;
1da177e4
LT
5199 }
5200
1da177e4
LT
5201 /* run RX thread, within the bounds set by NAPI.
5202 * All RX "locking" is done by ensuring outside
bea3348e 5203 * code synchronizes with tg3->napi.poll()
1da177e4 5204 */
8d9d7cfc 5205 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
17375d25 5206 work_done += tg3_rx(tnapi, budget - work_done);
1da177e4 5207
b196c7e4 5208 if ((tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) && tnapi == &tp->napi[1]) {
8fea32b9 5209 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
f89f38b8 5210 int i, err = 0;
e4af1af9
MC
5211 u32 std_prod_idx = dpr->rx_std_prod_idx;
5212 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
b196c7e4 5213
e4af1af9 5214 for (i = 1; i < tp->irq_cnt; i++)
f89f38b8 5215 err |= tg3_rx_prodring_xfer(tp, dpr,
8fea32b9 5216 &tp->napi[i].prodring);
b196c7e4
MC
5217
5218 wmb();
5219
e4af1af9
MC
5220 if (std_prod_idx != dpr->rx_std_prod_idx)
5221 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5222 dpr->rx_std_prod_idx);
b196c7e4 5223
e4af1af9
MC
5224 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
5225 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5226 dpr->rx_jmb_prod_idx);
b196c7e4
MC
5227
5228 mmiowb();
f89f38b8
MC
5229
5230 if (err)
5231 tw32_f(HOSTCC_MODE, tp->coal_now);
b196c7e4
MC
5232 }
5233
6f535763
DM
5234 return work_done;
5235}
5236
35f2d7d0
MC
5237static int tg3_poll_msix(struct napi_struct *napi, int budget)
5238{
5239 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5240 struct tg3 *tp = tnapi->tp;
5241 int work_done = 0;
5242 struct tg3_hw_status *sblk = tnapi->hw_status;
5243
5244 while (1) {
5245 work_done = tg3_poll_work(tnapi, work_done, budget);
5246
5247 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
5248 goto tx_recovery;
5249
5250 if (unlikely(work_done >= budget))
5251 break;
5252
c6cdf436 5253 /* tp->last_tag is used in tg3_int_reenable() below
35f2d7d0
MC
5254 * to tell the hw how much work has been processed,
5255 * so we must read it before checking for more work.
5256 */
5257 tnapi->last_tag = sblk->status_tag;
5258 tnapi->last_irq_tag = tnapi->last_tag;
5259 rmb();
5260
5261 /* check for RX/TX work to do */
6d40db7b
MC
5262 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
5263 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
35f2d7d0
MC
5264 napi_complete(napi);
5265 /* Reenable interrupts. */
5266 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
5267 mmiowb();
5268 break;
5269 }
5270 }
5271
5272 return work_done;
5273
5274tx_recovery:
5275 /* work_done is guaranteed to be less than budget. */
5276 napi_complete(napi);
5277 schedule_work(&tp->reset_task);
5278 return work_done;
5279}
5280
e64de4e6
MC
5281static void tg3_process_error(struct tg3 *tp)
5282{
5283 u32 val;
5284 bool real_error = false;
5285
5286 if (tp->tg3_flags & TG3_FLAG_ERROR_PROCESSED)
5287 return;
5288
5289 /* Check Flow Attention register */
5290 val = tr32(HOSTCC_FLOW_ATTN);
5291 if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
5292 netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
5293 real_error = true;
5294 }
5295
5296 if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
5297 netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
5298 real_error = true;
5299 }
5300
5301 if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
5302 netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
5303 real_error = true;
5304 }
5305
5306 if (!real_error)
5307 return;
5308
5309 tg3_dump_state(tp);
5310
5311 tp->tg3_flags |= TG3_FLAG_ERROR_PROCESSED;
5312 schedule_work(&tp->reset_task);
5313}
5314
6f535763
DM
5315static int tg3_poll(struct napi_struct *napi, int budget)
5316{
8ef0442f
MC
5317 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5318 struct tg3 *tp = tnapi->tp;
6f535763 5319 int work_done = 0;
898a56f8 5320 struct tg3_hw_status *sblk = tnapi->hw_status;
6f535763
DM
5321
5322 while (1) {
e64de4e6
MC
5323 if (sblk->status & SD_STATUS_ERROR)
5324 tg3_process_error(tp);
5325
35f2d7d0
MC
5326 tg3_poll_link(tp);
5327
17375d25 5328 work_done = tg3_poll_work(tnapi, work_done, budget);
6f535763
DM
5329
5330 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
5331 goto tx_recovery;
5332
5333 if (unlikely(work_done >= budget))
5334 break;
5335
4fd7ab59 5336 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
17375d25 5337 /* tp->last_tag is used in tg3_int_reenable() below
4fd7ab59
MC
5338 * to tell the hw how much work has been processed,
5339 * so we must read it before checking for more work.
5340 */
898a56f8
MC
5341 tnapi->last_tag = sblk->status_tag;
5342 tnapi->last_irq_tag = tnapi->last_tag;
4fd7ab59
MC
5343 rmb();
5344 } else
5345 sblk->status &= ~SD_STATUS_UPDATED;
6f535763 5346
17375d25 5347 if (likely(!tg3_has_work(tnapi))) {
288379f0 5348 napi_complete(napi);
17375d25 5349 tg3_int_reenable(tnapi);
6f535763
DM
5350 break;
5351 }
1da177e4
LT
5352 }
5353
bea3348e 5354 return work_done;
6f535763
DM
5355
5356tx_recovery:
4fd7ab59 5357 /* work_done is guaranteed to be less than budget. */
288379f0 5358 napi_complete(napi);
6f535763 5359 schedule_work(&tp->reset_task);
4fd7ab59 5360 return work_done;
1da177e4
LT
5361}
5362
66cfd1bd
MC
5363static void tg3_napi_disable(struct tg3 *tp)
5364{
5365 int i;
5366
5367 for (i = tp->irq_cnt - 1; i >= 0; i--)
5368 napi_disable(&tp->napi[i].napi);
5369}
5370
5371static void tg3_napi_enable(struct tg3 *tp)
5372{
5373 int i;
5374
5375 for (i = 0; i < tp->irq_cnt; i++)
5376 napi_enable(&tp->napi[i].napi);
5377}
5378
5379static void tg3_napi_init(struct tg3 *tp)
5380{
5381 int i;
5382
5383 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
5384 for (i = 1; i < tp->irq_cnt; i++)
5385 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
5386}
5387
5388static void tg3_napi_fini(struct tg3 *tp)
5389{
5390 int i;
5391
5392 for (i = 0; i < tp->irq_cnt; i++)
5393 netif_napi_del(&tp->napi[i].napi);
5394}
5395
5396static inline void tg3_netif_stop(struct tg3 *tp)
5397{
5398 tp->dev->trans_start = jiffies; /* prevent tx timeout */
5399 tg3_napi_disable(tp);
5400 netif_tx_disable(tp->dev);
5401}
5402
5403static inline void tg3_netif_start(struct tg3 *tp)
5404{
5405 /* NOTE: unconditional netif_tx_wake_all_queues is only
5406 * appropriate so long as all callers are assured to
5407 * have free tx slots (such as after tg3_init_hw)
5408 */
5409 netif_tx_wake_all_queues(tp->dev);
5410
5411 tg3_napi_enable(tp);
5412 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
5413 tg3_enable_ints(tp);
5414}
5415
f47c11ee
DM
5416static void tg3_irq_quiesce(struct tg3 *tp)
5417{
4f125f42
MC
5418 int i;
5419
f47c11ee
DM
5420 BUG_ON(tp->irq_sync);
5421
5422 tp->irq_sync = 1;
5423 smp_mb();
5424
4f125f42
MC
5425 for (i = 0; i < tp->irq_cnt; i++)
5426 synchronize_irq(tp->napi[i].irq_vec);
f47c11ee
DM
5427}
5428
f47c11ee
DM
5429/* Fully shutdown all tg3 driver activity elsewhere in the system.
5430 * If irq_sync is non-zero, then the IRQ handler must be synchronized
5431 * with as well. Most of the time, this is not necessary except when
5432 * shutting down the device.
5433 */
5434static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
5435{
46966545 5436 spin_lock_bh(&tp->lock);
f47c11ee
DM
5437 if (irq_sync)
5438 tg3_irq_quiesce(tp);
f47c11ee
DM
5439}
5440
5441static inline void tg3_full_unlock(struct tg3 *tp)
5442{
f47c11ee
DM
5443 spin_unlock_bh(&tp->lock);
5444}
5445
fcfa0a32
MC
5446/* One-shot MSI handler - Chip automatically disables interrupt
5447 * after sending MSI so driver doesn't have to do it.
5448 */
7d12e780 5449static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
fcfa0a32 5450{
09943a18
MC
5451 struct tg3_napi *tnapi = dev_id;
5452 struct tg3 *tp = tnapi->tp;
fcfa0a32 5453
898a56f8 5454 prefetch(tnapi->hw_status);
0c1d0e2b
MC
5455 if (tnapi->rx_rcb)
5456 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
fcfa0a32
MC
5457
5458 if (likely(!tg3_irq_sync(tp)))
09943a18 5459 napi_schedule(&tnapi->napi);
fcfa0a32
MC
5460
5461 return IRQ_HANDLED;
5462}
5463
88b06bc2
MC
5464/* MSI ISR - No need to check for interrupt sharing and no need to
5465 * flush status block and interrupt mailbox. PCI ordering rules
5466 * guarantee that MSI will arrive after the status block.
5467 */
7d12e780 5468static irqreturn_t tg3_msi(int irq, void *dev_id)
88b06bc2 5469{
09943a18
MC
5470 struct tg3_napi *tnapi = dev_id;
5471 struct tg3 *tp = tnapi->tp;
88b06bc2 5472
898a56f8 5473 prefetch(tnapi->hw_status);
0c1d0e2b
MC
5474 if (tnapi->rx_rcb)
5475 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
88b06bc2 5476 /*
fac9b83e 5477 * Writing any value to intr-mbox-0 clears PCI INTA# and
88b06bc2 5478 * chip-internal interrupt pending events.
fac9b83e 5479 * Writing non-zero to intr-mbox-0 additional tells the
88b06bc2
MC
5480 * NIC to stop sending us irqs, engaging "in-intr-handler"
5481 * event coalescing.
5482 */
5483 tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
61487480 5484 if (likely(!tg3_irq_sync(tp)))
09943a18 5485 napi_schedule(&tnapi->napi);
61487480 5486
88b06bc2
MC
5487 return IRQ_RETVAL(1);
5488}
5489
7d12e780 5490static irqreturn_t tg3_interrupt(int irq, void *dev_id)
1da177e4 5491{
09943a18
MC
5492 struct tg3_napi *tnapi = dev_id;
5493 struct tg3 *tp = tnapi->tp;
898a56f8 5494 struct tg3_hw_status *sblk = tnapi->hw_status;
1da177e4
LT
5495 unsigned int handled = 1;
5496
1da177e4
LT
5497 /* In INTx mode, it is possible for the interrupt to arrive at
5498 * the CPU before the status block posted prior to the interrupt.
5499 * Reading the PCI State register will confirm whether the
5500 * interrupt is ours and will flush the status block.
5501 */
d18edcb2
MC
5502 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
5503 if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
5504 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5505 handled = 0;
f47c11ee 5506 goto out;
fac9b83e 5507 }
d18edcb2
MC
5508 }
5509
5510 /*
5511 * Writing any value to intr-mbox-0 clears PCI INTA# and
5512 * chip-internal interrupt pending events.
5513 * Writing non-zero to intr-mbox-0 additional tells the
5514 * NIC to stop sending us irqs, engaging "in-intr-handler"
5515 * event coalescing.
c04cb347
MC
5516 *
5517 * Flush the mailbox to de-assert the IRQ immediately to prevent
5518 * spurious interrupts. The flush impacts performance but
5519 * excessive spurious interrupts can be worse in some cases.
d18edcb2 5520 */
c04cb347 5521 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
d18edcb2
MC
5522 if (tg3_irq_sync(tp))
5523 goto out;
5524 sblk->status &= ~SD_STATUS_UPDATED;
17375d25 5525 if (likely(tg3_has_work(tnapi))) {
72334482 5526 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
09943a18 5527 napi_schedule(&tnapi->napi);
d18edcb2
MC
5528 } else {
5529 /* No work, shared interrupt perhaps? re-enable
5530 * interrupts, and flush that PCI write
5531 */
5532 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
5533 0x00000000);
fac9b83e 5534 }
f47c11ee 5535out:
fac9b83e
DM
5536 return IRQ_RETVAL(handled);
5537}
5538
7d12e780 5539static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
fac9b83e 5540{
09943a18
MC
5541 struct tg3_napi *tnapi = dev_id;
5542 struct tg3 *tp = tnapi->tp;
898a56f8 5543 struct tg3_hw_status *sblk = tnapi->hw_status;
fac9b83e
DM
5544 unsigned int handled = 1;
5545
fac9b83e
DM
5546 /* In INTx mode, it is possible for the interrupt to arrive at
5547 * the CPU before the status block posted prior to the interrupt.
5548 * Reading the PCI State register will confirm whether the
5549 * interrupt is ours and will flush the status block.
5550 */
898a56f8 5551 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
d18edcb2
MC
5552 if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
5553 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5554 handled = 0;
f47c11ee 5555 goto out;
1da177e4 5556 }
d18edcb2
MC
5557 }
5558
5559 /*
5560 * writing any value to intr-mbox-0 clears PCI INTA# and
5561 * chip-internal interrupt pending events.
5562 * writing non-zero to intr-mbox-0 additional tells the
5563 * NIC to stop sending us irqs, engaging "in-intr-handler"
5564 * event coalescing.
c04cb347
MC
5565 *
5566 * Flush the mailbox to de-assert the IRQ immediately to prevent
5567 * spurious interrupts. The flush impacts performance but
5568 * excessive spurious interrupts can be worse in some cases.
d18edcb2 5569 */
c04cb347 5570 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
624f8e50
MC
5571
5572 /*
5573 * In a shared interrupt configuration, sometimes other devices'
5574 * interrupts will scream. We record the current status tag here
5575 * so that the above check can report that the screaming interrupts
5576 * are unhandled. Eventually they will be silenced.
5577 */
898a56f8 5578 tnapi->last_irq_tag = sblk->status_tag;
624f8e50 5579
d18edcb2
MC
5580 if (tg3_irq_sync(tp))
5581 goto out;
624f8e50 5582
72334482 5583 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
624f8e50 5584
09943a18 5585 napi_schedule(&tnapi->napi);
624f8e50 5586
f47c11ee 5587out:
1da177e4
LT
5588 return IRQ_RETVAL(handled);
5589}
5590
7938109f 5591/* ISR for interrupt test */
7d12e780 5592static irqreturn_t tg3_test_isr(int irq, void *dev_id)
7938109f 5593{
09943a18
MC
5594 struct tg3_napi *tnapi = dev_id;
5595 struct tg3 *tp = tnapi->tp;
898a56f8 5596 struct tg3_hw_status *sblk = tnapi->hw_status;
7938109f 5597
f9804ddb
MC
5598 if ((sblk->status & SD_STATUS_UPDATED) ||
5599 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
b16250e3 5600 tg3_disable_ints(tp);
7938109f
MC
5601 return IRQ_RETVAL(1);
5602 }
5603 return IRQ_RETVAL(0);
5604}
5605
8e7a22e3 5606static int tg3_init_hw(struct tg3 *, int);
944d980e 5607static int tg3_halt(struct tg3 *, int, int);
1da177e4 5608
b9ec6c1b
MC
5609/* Restart hardware after configuration changes, self-test, etc.
5610 * Invoked with tp->lock held.
5611 */
5612static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
78c6146f
ED
5613 __releases(tp->lock)
5614 __acquires(tp->lock)
b9ec6c1b
MC
5615{
5616 int err;
5617
5618 err = tg3_init_hw(tp, reset_phy);
5619 if (err) {
5129c3a3
MC
5620 netdev_err(tp->dev,
5621 "Failed to re-initialize device, aborting\n");
b9ec6c1b
MC
5622 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
5623 tg3_full_unlock(tp);
5624 del_timer_sync(&tp->timer);
5625 tp->irq_sync = 0;
fed97810 5626 tg3_napi_enable(tp);
b9ec6c1b
MC
5627 dev_close(tp->dev);
5628 tg3_full_lock(tp, 0);
5629 }
5630 return err;
5631}
5632
1da177e4
LT
5633#ifdef CONFIG_NET_POLL_CONTROLLER
5634static void tg3_poll_controller(struct net_device *dev)
5635{
4f125f42 5636 int i;
88b06bc2
MC
5637 struct tg3 *tp = netdev_priv(dev);
5638
4f125f42 5639 for (i = 0; i < tp->irq_cnt; i++)
fe234f0e 5640 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
1da177e4
LT
5641}
5642#endif
5643
c4028958 5644static void tg3_reset_task(struct work_struct *work)
1da177e4 5645{
c4028958 5646 struct tg3 *tp = container_of(work, struct tg3, reset_task);
b02fd9e3 5647 int err;
1da177e4
LT
5648 unsigned int restart_timer;
5649
7faa006f 5650 tg3_full_lock(tp, 0);
7faa006f
MC
5651
5652 if (!netif_running(tp->dev)) {
7faa006f
MC
5653 tg3_full_unlock(tp);
5654 return;
5655 }
5656
5657 tg3_full_unlock(tp);
5658
b02fd9e3
MC
5659 tg3_phy_stop(tp);
5660
1da177e4
LT
5661 tg3_netif_stop(tp);
5662
f47c11ee 5663 tg3_full_lock(tp, 1);
1da177e4
LT
5664
5665 restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
5666 tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
5667
df3e6548
MC
5668 if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
5669 tp->write32_tx_mbox = tg3_write32_tx_mbox;
5670 tp->write32_rx_mbox = tg3_write_flush_reg32;
5671 tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
5672 tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
5673 }
5674
944d980e 5675 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
b02fd9e3
MC
5676 err = tg3_init_hw(tp, 1);
5677 if (err)
b9ec6c1b 5678 goto out;
1da177e4
LT
5679
5680 tg3_netif_start(tp);
5681
1da177e4
LT
5682 if (restart_timer)
5683 mod_timer(&tp->timer, jiffies + 1);
7faa006f 5684
b9ec6c1b 5685out:
7faa006f 5686 tg3_full_unlock(tp);
b02fd9e3
MC
5687
5688 if (!err)
5689 tg3_phy_start(tp);
1da177e4
LT
5690}
5691
5692static void tg3_tx_timeout(struct net_device *dev)
5693{
5694 struct tg3 *tp = netdev_priv(dev);
5695
b0408751 5696 if (netif_msg_tx_err(tp)) {
05dbe005 5697 netdev_err(dev, "transmit timed out, resetting\n");
97bd8e49 5698 tg3_dump_state(tp);
b0408751 5699 }
1da177e4
LT
5700
5701 schedule_work(&tp->reset_task);
5702}
5703
c58ec932
MC
5704/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
5705static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
5706{
5707 u32 base = (u32) mapping & 0xffffffff;
5708
807540ba 5709 return (base > 0xffffdcc0) && (base + len + 8 < base);
c58ec932
MC
5710}
5711
72f2afb8
MC
5712/* Test for DMA addresses > 40-bit */
5713static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
5714 int len)
5715{
5716#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
6728a8e2 5717 if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
807540ba 5718 return ((u64) mapping + len) > DMA_BIT_MASK(40);
72f2afb8
MC
5719 return 0;
5720#else
5721 return 0;
5722#endif
5723}
5724
f3f3f27e 5725static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
1da177e4 5726
72f2afb8 5727/* Workaround 4GB and 40-bit hardware DMA bugs. */
24f4efd4
MC
5728static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
5729 struct sk_buff *skb, u32 last_plus_one,
5730 u32 *start, u32 base_flags, u32 mss)
1da177e4 5731{
24f4efd4 5732 struct tg3 *tp = tnapi->tp;
41588ba1 5733 struct sk_buff *new_skb;
c58ec932 5734 dma_addr_t new_addr = 0;
1da177e4 5735 u32 entry = *start;
c58ec932 5736 int i, ret = 0;
1da177e4 5737
41588ba1
MC
5738 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
5739 new_skb = skb_copy(skb, GFP_ATOMIC);
5740 else {
5741 int more_headroom = 4 - ((unsigned long)skb->data & 3);
5742
5743 new_skb = skb_copy_expand(skb,
5744 skb_headroom(skb) + more_headroom,
5745 skb_tailroom(skb), GFP_ATOMIC);
5746 }
5747
1da177e4 5748 if (!new_skb) {
c58ec932
MC
5749 ret = -1;
5750 } else {
5751 /* New SKB is guaranteed to be linear. */
5752 entry = *start;
f4188d8a
AD
5753 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
5754 PCI_DMA_TODEVICE);
5755 /* Make sure the mapping succeeded */
5756 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
5757 ret = -1;
5758 dev_kfree_skb(new_skb);
5759 new_skb = NULL;
90079ce8 5760
c58ec932
MC
5761 /* Make sure new skb does not cross any 4G boundaries.
5762 * Drop the packet if it does.
5763 */
f4188d8a
AD
5764 } else if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
5765 tg3_4g_overflow_test(new_addr, new_skb->len)) {
5766 pci_unmap_single(tp->pdev, new_addr, new_skb->len,
5767 PCI_DMA_TODEVICE);
c58ec932
MC
5768 ret = -1;
5769 dev_kfree_skb(new_skb);
5770 new_skb = NULL;
5771 } else {
f3f3f27e 5772 tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
c58ec932
MC
5773 base_flags, 1 | (mss << 1));
5774 *start = NEXT_TX(entry);
5775 }
1da177e4
LT
5776 }
5777
1da177e4
LT
5778 /* Now clean up the sw ring entries. */
5779 i = 0;
5780 while (entry != last_plus_one) {
f4188d8a
AD
5781 int len;
5782
f3f3f27e 5783 if (i == 0)
f4188d8a 5784 len = skb_headlen(skb);
f3f3f27e 5785 else
f4188d8a
AD
5786 len = skb_shinfo(skb)->frags[i-1].size;
5787
5788 pci_unmap_single(tp->pdev,
4e5e4f0d 5789 dma_unmap_addr(&tnapi->tx_buffers[entry],
f4188d8a
AD
5790 mapping),
5791 len, PCI_DMA_TODEVICE);
5792 if (i == 0) {
5793 tnapi->tx_buffers[entry].skb = new_skb;
4e5e4f0d 5794 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a
AD
5795 new_addr);
5796 } else {
f3f3f27e 5797 tnapi->tx_buffers[entry].skb = NULL;
f4188d8a 5798 }
1da177e4
LT
5799 entry = NEXT_TX(entry);
5800 i++;
5801 }
5802
5803 dev_kfree_skb(skb);
5804
c58ec932 5805 return ret;
1da177e4
LT
5806}
5807
f3f3f27e 5808static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
1da177e4
LT
5809 dma_addr_t mapping, int len, u32 flags,
5810 u32 mss_and_is_end)
5811{
f3f3f27e 5812 struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
1da177e4
LT
5813 int is_end = (mss_and_is_end & 0x1);
5814 u32 mss = (mss_and_is_end >> 1);
5815 u32 vlan_tag = 0;
5816
5817 if (is_end)
5818 flags |= TXD_FLAG_END;
5819 if (flags & TXD_FLAG_VLAN) {
5820 vlan_tag = flags >> 16;
5821 flags &= 0xffff;
5822 }
5823 vlan_tag |= (mss << TXD_MSS_SHIFT);
5824
5825 txd->addr_hi = ((u64) mapping >> 32);
5826 txd->addr_lo = ((u64) mapping & 0xffffffff);
5827 txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
5828 txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
5829}
5830
5a6f3074 5831/* hard_start_xmit for devices that don't have any bugs and
e849cdc3 5832 * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
5a6f3074 5833 */
61357325
SH
5834static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
5835 struct net_device *dev)
5a6f3074
MC
5836{
5837 struct tg3 *tp = netdev_priv(dev);
5a6f3074 5838 u32 len, entry, base_flags, mss;
90079ce8 5839 dma_addr_t mapping;
fe5f5787
MC
5840 struct tg3_napi *tnapi;
5841 struct netdev_queue *txq;
f4188d8a
AD
5842 unsigned int i, last;
5843
fe5f5787
MC
5844 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
5845 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
19cfaecc 5846 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
fe5f5787 5847 tnapi++;
5a6f3074 5848
00b70504 5849 /* We are running in BH disabled context with netif_tx_lock
bea3348e 5850 * and TX reclaim runs via tp->napi.poll inside of a software
5a6f3074
MC
5851 * interrupt. Furthermore, IRQ processing runs lockless so we have
5852 * no IRQ context deadlocks to worry about either. Rejoice!
5853 */
f3f3f27e 5854 if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
fe5f5787
MC
5855 if (!netif_tx_queue_stopped(txq)) {
5856 netif_tx_stop_queue(txq);
5a6f3074
MC
5857
5858 /* This is a hard error, log it. */
5129c3a3
MC
5859 netdev_err(dev,
5860 "BUG! Tx Ring full when queue awake!\n");
5a6f3074 5861 }
5a6f3074
MC
5862 return NETDEV_TX_BUSY;
5863 }
5864
f3f3f27e 5865 entry = tnapi->tx_prod;
5a6f3074 5866 base_flags = 0;
be98da6a
MC
5867 mss = skb_shinfo(skb)->gso_size;
5868 if (mss) {
5a6f3074 5869 int tcp_opt_len, ip_tcp_len;
f6eb9b1f 5870 u32 hdrlen;
5a6f3074
MC
5871
5872 if (skb_header_cloned(skb) &&
5873 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
5874 dev_kfree_skb(skb);
5875 goto out_unlock;
5876 }
5877
02e96080 5878 if (skb_is_gso_v6(skb)) {
f6eb9b1f 5879 hdrlen = skb_headlen(skb) - ETH_HLEN;
02e96080 5880 } else {
eddc9ec5
ACM
5881 struct iphdr *iph = ip_hdr(skb);
5882
ab6a5bb6 5883 tcp_opt_len = tcp_optlen(skb);
c9bdd4b5 5884 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
b0026624 5885
eddc9ec5
ACM
5886 iph->check = 0;
5887 iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
f6eb9b1f 5888 hdrlen = ip_tcp_len + tcp_opt_len;
b0026624 5889 }
5a6f3074 5890
e849cdc3 5891 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
f6eb9b1f
MC
5892 mss |= (hdrlen & 0xc) << 12;
5893 if (hdrlen & 0x10)
5894 base_flags |= 0x00000010;
5895 base_flags |= (hdrlen & 0x3e0) << 5;
5896 } else
5897 mss |= hdrlen << 9;
5898
5a6f3074
MC
5899 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
5900 TXD_FLAG_CPU_POST_DMA);
5901
aa8223c7 5902 tcp_hdr(skb)->check = 0;
5a6f3074 5903
859a5887 5904 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
5a6f3074 5905 base_flags |= TXD_FLAG_TCPUDP_CSUM;
859a5887
MC
5906 }
5907
eab6d18d 5908 if (vlan_tx_tag_present(skb))
5a6f3074
MC
5909 base_flags |= (TXD_FLAG_VLAN |
5910 (vlan_tx_tag_get(skb) << 16));
5a6f3074 5911
f4188d8a
AD
5912 len = skb_headlen(skb);
5913
5914 /* Queue skb data, a.k.a. the main skb fragment. */
5915 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
5916 if (pci_dma_mapping_error(tp->pdev, mapping)) {
90079ce8
DM
5917 dev_kfree_skb(skb);
5918 goto out_unlock;
5919 }
5920
f3f3f27e 5921 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 5922 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
fe5f5787 5923
b703df6f 5924 if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
8fc2f995 5925 !mss && skb->len > VLAN_ETH_FRAME_LEN)
f6eb9b1f
MC
5926 base_flags |= TXD_FLAG_JMB_PKT;
5927
f3f3f27e 5928 tg3_set_txd(tnapi, entry, mapping, len, base_flags,
5a6f3074
MC
5929 (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
5930
5931 entry = NEXT_TX(entry);
5932
5933 /* Now loop through additional data fragments, and queue them. */
5934 if (skb_shinfo(skb)->nr_frags > 0) {
5a6f3074
MC
5935 last = skb_shinfo(skb)->nr_frags - 1;
5936 for (i = 0; i <= last; i++) {
5937 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5938
5939 len = frag->size;
f4188d8a
AD
5940 mapping = pci_map_page(tp->pdev,
5941 frag->page,
5942 frag->page_offset,
5943 len, PCI_DMA_TODEVICE);
5944 if (pci_dma_mapping_error(tp->pdev, mapping))
5945 goto dma_error;
5946
f3f3f27e 5947 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 5948 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a 5949 mapping);
5a6f3074 5950
f3f3f27e 5951 tg3_set_txd(tnapi, entry, mapping, len,
5a6f3074
MC
5952 base_flags, (i == last) | (mss << 1));
5953
5954 entry = NEXT_TX(entry);
5955 }
5956 }
5957
5958 /* Packets are ready, update Tx producer idx local and on card. */
f3f3f27e 5959 tw32_tx_mbox(tnapi->prodmbox, entry);
5a6f3074 5960
f3f3f27e
MC
5961 tnapi->tx_prod = entry;
5962 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
fe5f5787 5963 netif_tx_stop_queue(txq);
f65aac16
MC
5964
5965 /* netif_tx_stop_queue() must be done before checking
5966 * checking tx index in tg3_tx_avail() below, because in
5967 * tg3_tx(), we update tx index before checking for
5968 * netif_tx_queue_stopped().
5969 */
5970 smp_mb();
f3f3f27e 5971 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
fe5f5787 5972 netif_tx_wake_queue(txq);
5a6f3074
MC
5973 }
5974
5975out_unlock:
cdd0db05 5976 mmiowb();
5a6f3074
MC
5977
5978 return NETDEV_TX_OK;
f4188d8a
AD
5979
5980dma_error:
5981 last = i;
5982 entry = tnapi->tx_prod;
5983 tnapi->tx_buffers[entry].skb = NULL;
5984 pci_unmap_single(tp->pdev,
4e5e4f0d 5985 dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
f4188d8a
AD
5986 skb_headlen(skb),
5987 PCI_DMA_TODEVICE);
5988 for (i = 0; i <= last; i++) {
5989 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5990 entry = NEXT_TX(entry);
5991
5992 pci_unmap_page(tp->pdev,
4e5e4f0d 5993 dma_unmap_addr(&tnapi->tx_buffers[entry],
f4188d8a
AD
5994 mapping),
5995 frag->size, PCI_DMA_TODEVICE);
5996 }
5997
5998 dev_kfree_skb(skb);
5999 return NETDEV_TX_OK;
5a6f3074
MC
6000}
6001
61357325
SH
6002static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
6003 struct net_device *);
52c0fd83
MC
6004
6005/* Use GSO to workaround a rare TSO bug that may be triggered when the
6006 * TSO header is greater than 80 bytes.
6007 */
6008static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
6009{
6010 struct sk_buff *segs, *nskb;
f3f3f27e 6011 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
52c0fd83
MC
6012
6013 /* Estimate the number of fragments in the worst case */
f3f3f27e 6014 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
52c0fd83 6015 netif_stop_queue(tp->dev);
f65aac16
MC
6016
6017 /* netif_tx_stop_queue() must be done before checking
6018 * checking tx index in tg3_tx_avail() below, because in
6019 * tg3_tx(), we update tx index before checking for
6020 * netif_tx_queue_stopped().
6021 */
6022 smp_mb();
f3f3f27e 6023 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
7f62ad5d
MC
6024 return NETDEV_TX_BUSY;
6025
6026 netif_wake_queue(tp->dev);
52c0fd83
MC
6027 }
6028
6029 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
801678c5 6030 if (IS_ERR(segs))
52c0fd83
MC
6031 goto tg3_tso_bug_end;
6032
6033 do {
6034 nskb = segs;
6035 segs = segs->next;
6036 nskb->next = NULL;
6037 tg3_start_xmit_dma_bug(nskb, tp->dev);
6038 } while (segs);
6039
6040tg3_tso_bug_end:
6041 dev_kfree_skb(skb);
6042
6043 return NETDEV_TX_OK;
6044}
52c0fd83 6045
5a6f3074
MC
6046/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
6047 * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
6048 */
61357325
SH
6049static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
6050 struct net_device *dev)
1da177e4
LT
6051{
6052 struct tg3 *tp = netdev_priv(dev);
1da177e4
LT
6053 u32 len, entry, base_flags, mss;
6054 int would_hit_hwbug;
90079ce8 6055 dma_addr_t mapping;
24f4efd4
MC
6056 struct tg3_napi *tnapi;
6057 struct netdev_queue *txq;
f4188d8a
AD
6058 unsigned int i, last;
6059
24f4efd4
MC
6060 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
6061 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
19cfaecc 6062 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
24f4efd4 6063 tnapi++;
1da177e4 6064
00b70504 6065 /* We are running in BH disabled context with netif_tx_lock
bea3348e 6066 * and TX reclaim runs via tp->napi.poll inside of a software
f47c11ee
DM
6067 * interrupt. Furthermore, IRQ processing runs lockless so we have
6068 * no IRQ context deadlocks to worry about either. Rejoice!
1da177e4 6069 */
f3f3f27e 6070 if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
24f4efd4
MC
6071 if (!netif_tx_queue_stopped(txq)) {
6072 netif_tx_stop_queue(txq);
1f064a87
SH
6073
6074 /* This is a hard error, log it. */
5129c3a3
MC
6075 netdev_err(dev,
6076 "BUG! Tx Ring full when queue awake!\n");
1f064a87 6077 }
1da177e4
LT
6078 return NETDEV_TX_BUSY;
6079 }
6080
f3f3f27e 6081 entry = tnapi->tx_prod;
1da177e4 6082 base_flags = 0;
84fa7933 6083 if (skb->ip_summed == CHECKSUM_PARTIAL)
1da177e4 6084 base_flags |= TXD_FLAG_TCPUDP_CSUM;
24f4efd4 6085
be98da6a
MC
6086 mss = skb_shinfo(skb)->gso_size;
6087 if (mss) {
eddc9ec5 6088 struct iphdr *iph;
34195c3d 6089 u32 tcp_opt_len, hdr_len;
1da177e4
LT
6090
6091 if (skb_header_cloned(skb) &&
6092 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
6093 dev_kfree_skb(skb);
6094 goto out_unlock;
6095 }
6096
34195c3d 6097 iph = ip_hdr(skb);
ab6a5bb6 6098 tcp_opt_len = tcp_optlen(skb);
1da177e4 6099
02e96080 6100 if (skb_is_gso_v6(skb)) {
34195c3d
MC
6101 hdr_len = skb_headlen(skb) - ETH_HLEN;
6102 } else {
6103 u32 ip_tcp_len;
6104
6105 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
6106 hdr_len = ip_tcp_len + tcp_opt_len;
6107
6108 iph->check = 0;
6109 iph->tot_len = htons(mss + hdr_len);
6110 }
6111
52c0fd83 6112 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
7f62ad5d 6113 (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
de6f31eb 6114 return tg3_tso_bug(tp, skb);
52c0fd83 6115
1da177e4
LT
6116 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
6117 TXD_FLAG_CPU_POST_DMA);
6118
1da177e4 6119 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
aa8223c7 6120 tcp_hdr(skb)->check = 0;
1da177e4 6121 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
aa8223c7
ACM
6122 } else
6123 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6124 iph->daddr, 0,
6125 IPPROTO_TCP,
6126 0);
1da177e4 6127
615774fe
MC
6128 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
6129 mss |= (hdr_len & 0xc) << 12;
6130 if (hdr_len & 0x10)
6131 base_flags |= 0x00000010;
6132 base_flags |= (hdr_len & 0x3e0) << 5;
6133 } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
92c6b8d1
MC
6134 mss |= hdr_len << 9;
6135 else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
6136 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
eddc9ec5 6137 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
6138 int tsflags;
6139
eddc9ec5 6140 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
6141 mss |= (tsflags << 11);
6142 }
6143 } else {
eddc9ec5 6144 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
6145 int tsflags;
6146
eddc9ec5 6147 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
6148 base_flags |= tsflags << 12;
6149 }
6150 }
6151 }
bf933c80 6152
eab6d18d 6153 if (vlan_tx_tag_present(skb))
1da177e4
LT
6154 base_flags |= (TXD_FLAG_VLAN |
6155 (vlan_tx_tag_get(skb) << 16));
1da177e4 6156
b703df6f 6157 if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
8fc2f995 6158 !mss && skb->len > VLAN_ETH_FRAME_LEN)
615774fe
MC
6159 base_flags |= TXD_FLAG_JMB_PKT;
6160
f4188d8a
AD
6161 len = skb_headlen(skb);
6162
6163 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
6164 if (pci_dma_mapping_error(tp->pdev, mapping)) {
90079ce8
DM
6165 dev_kfree_skb(skb);
6166 goto out_unlock;
6167 }
6168
f3f3f27e 6169 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 6170 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
1da177e4
LT
6171
6172 would_hit_hwbug = 0;
6173
92c6b8d1
MC
6174 if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
6175 would_hit_hwbug = 1;
6176
0e1406dd
MC
6177 if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
6178 tg3_4g_overflow_test(mapping, len))
6179 would_hit_hwbug = 1;
6180
6181 if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
6182 tg3_40bit_overflow_test(tp, mapping, len))
41588ba1 6183 would_hit_hwbug = 1;
0e1406dd
MC
6184
6185 if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
c58ec932 6186 would_hit_hwbug = 1;
1da177e4 6187
f3f3f27e 6188 tg3_set_txd(tnapi, entry, mapping, len, base_flags,
1da177e4
LT
6189 (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
6190
6191 entry = NEXT_TX(entry);
6192
6193 /* Now loop through additional data fragments, and queue them. */
6194 if (skb_shinfo(skb)->nr_frags > 0) {
1da177e4
LT
6195 last = skb_shinfo(skb)->nr_frags - 1;
6196 for (i = 0; i <= last; i++) {
6197 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6198
6199 len = frag->size;
f4188d8a
AD
6200 mapping = pci_map_page(tp->pdev,
6201 frag->page,
6202 frag->page_offset,
6203 len, PCI_DMA_TODEVICE);
1da177e4 6204
f3f3f27e 6205 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 6206 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a
AD
6207 mapping);
6208 if (pci_dma_mapping_error(tp->pdev, mapping))
6209 goto dma_error;
1da177e4 6210
92c6b8d1
MC
6211 if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
6212 len <= 8)
6213 would_hit_hwbug = 1;
6214
0e1406dd
MC
6215 if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
6216 tg3_4g_overflow_test(mapping, len))
c58ec932 6217 would_hit_hwbug = 1;
1da177e4 6218
0e1406dd
MC
6219 if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
6220 tg3_40bit_overflow_test(tp, mapping, len))
72f2afb8
MC
6221 would_hit_hwbug = 1;
6222
1da177e4 6223 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
f3f3f27e 6224 tg3_set_txd(tnapi, entry, mapping, len,
1da177e4
LT
6225 base_flags, (i == last)|(mss << 1));
6226 else
f3f3f27e 6227 tg3_set_txd(tnapi, entry, mapping, len,
1da177e4
LT
6228 base_flags, (i == last));
6229
6230 entry = NEXT_TX(entry);
6231 }
6232 }
6233
6234 if (would_hit_hwbug) {
6235 u32 last_plus_one = entry;
6236 u32 start;
1da177e4 6237
c58ec932
MC
6238 start = entry - 1 - skb_shinfo(skb)->nr_frags;
6239 start &= (TG3_TX_RING_SIZE - 1);
1da177e4
LT
6240
6241 /* If the workaround fails due to memory/mapping
6242 * failure, silently drop this packet.
6243 */
24f4efd4 6244 if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
c58ec932 6245 &start, base_flags, mss))
1da177e4
LT
6246 goto out_unlock;
6247
6248 entry = start;
6249 }
6250
6251 /* Packets are ready, update Tx producer idx local and on card. */
24f4efd4 6252 tw32_tx_mbox(tnapi->prodmbox, entry);
1da177e4 6253
f3f3f27e
MC
6254 tnapi->tx_prod = entry;
6255 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
24f4efd4 6256 netif_tx_stop_queue(txq);
f65aac16
MC
6257
6258 /* netif_tx_stop_queue() must be done before checking
6259 * checking tx index in tg3_tx_avail() below, because in
6260 * tg3_tx(), we update tx index before checking for
6261 * netif_tx_queue_stopped().
6262 */
6263 smp_mb();
f3f3f27e 6264 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
24f4efd4 6265 netif_tx_wake_queue(txq);
51b91468 6266 }
1da177e4
LT
6267
6268out_unlock:
cdd0db05 6269 mmiowb();
1da177e4
LT
6270
6271 return NETDEV_TX_OK;
f4188d8a
AD
6272
6273dma_error:
6274 last = i;
6275 entry = tnapi->tx_prod;
6276 tnapi->tx_buffers[entry].skb = NULL;
6277 pci_unmap_single(tp->pdev,
4e5e4f0d 6278 dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
f4188d8a
AD
6279 skb_headlen(skb),
6280 PCI_DMA_TODEVICE);
6281 for (i = 0; i <= last; i++) {
6282 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6283 entry = NEXT_TX(entry);
6284
6285 pci_unmap_page(tp->pdev,
4e5e4f0d 6286 dma_unmap_addr(&tnapi->tx_buffers[entry],
f4188d8a
AD
6287 mapping),
6288 frag->size, PCI_DMA_TODEVICE);
6289 }
6290
6291 dev_kfree_skb(skb);
6292 return NETDEV_TX_OK;
1da177e4
LT
6293}
6294
dc668910
MM
6295static u32 tg3_fix_features(struct net_device *dev, u32 features)
6296{
6297 struct tg3 *tp = netdev_priv(dev);
6298
6299 if (dev->mtu > ETH_DATA_LEN && (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
6300 features &= ~NETIF_F_ALL_TSO;
6301
6302 return features;
6303}
6304
1da177e4
LT
6305static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
6306 int new_mtu)
6307{
6308 dev->mtu = new_mtu;
6309
ef7f5ec0 6310 if (new_mtu > ETH_DATA_LEN) {
a4e2b347 6311 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
dc668910 6312 netdev_update_features(dev);
ef7f5ec0 6313 tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
859a5887 6314 } else {
ef7f5ec0 6315 tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
859a5887 6316 }
ef7f5ec0 6317 } else {
dc668910 6318 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
ef7f5ec0 6319 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
dc668910
MM
6320 netdev_update_features(dev);
6321 }
0f893dc6 6322 tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
ef7f5ec0 6323 }
1da177e4
LT
6324}
6325
6326static int tg3_change_mtu(struct net_device *dev, int new_mtu)
6327{
6328 struct tg3 *tp = netdev_priv(dev);
b9ec6c1b 6329 int err;
1da177e4
LT
6330
6331 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
6332 return -EINVAL;
6333
6334 if (!netif_running(dev)) {
6335 /* We'll just catch it later when the
6336 * device is up'd.
6337 */
6338 tg3_set_mtu(dev, tp, new_mtu);
6339 return 0;
6340 }
6341
b02fd9e3
MC
6342 tg3_phy_stop(tp);
6343
1da177e4 6344 tg3_netif_stop(tp);
f47c11ee
DM
6345
6346 tg3_full_lock(tp, 1);
1da177e4 6347
944d980e 6348 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
6349
6350 tg3_set_mtu(dev, tp, new_mtu);
6351
b9ec6c1b 6352 err = tg3_restart_hw(tp, 0);
1da177e4 6353
b9ec6c1b
MC
6354 if (!err)
6355 tg3_netif_start(tp);
1da177e4 6356
f47c11ee 6357 tg3_full_unlock(tp);
1da177e4 6358
b02fd9e3
MC
6359 if (!err)
6360 tg3_phy_start(tp);
6361
b9ec6c1b 6362 return err;
1da177e4
LT
6363}
6364
21f581a5
MC
6365static void tg3_rx_prodring_free(struct tg3 *tp,
6366 struct tg3_rx_prodring_set *tpr)
1da177e4 6367{
1da177e4
LT
6368 int i;
6369
8fea32b9 6370 if (tpr != &tp->napi[0].prodring) {
b196c7e4 6371 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
2c49a44d 6372 i = (i + 1) & tp->rx_std_ring_mask)
b196c7e4
MC
6373 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6374 tp->rx_pkt_map_sz);
6375
6376 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
6377 for (i = tpr->rx_jmb_cons_idx;
6378 i != tpr->rx_jmb_prod_idx;
2c49a44d 6379 i = (i + 1) & tp->rx_jmb_ring_mask) {
b196c7e4
MC
6380 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6381 TG3_RX_JMB_MAP_SZ);
6382 }
6383 }
6384
2b2cdb65 6385 return;
b196c7e4 6386 }
1da177e4 6387
2c49a44d 6388 for (i = 0; i <= tp->rx_std_ring_mask; i++)
2b2cdb65
MC
6389 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6390 tp->rx_pkt_map_sz);
1da177e4 6391
48035728
MC
6392 if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
6393 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
2c49a44d 6394 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
2b2cdb65
MC
6395 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6396 TG3_RX_JMB_MAP_SZ);
1da177e4
LT
6397 }
6398}
6399
c6cdf436 6400/* Initialize rx rings for packet processing.
1da177e4
LT
6401 *
6402 * The chip has been shut down and the driver detached from
6403 * the networking, so no interrupts or new tx packets will
6404 * end up in the driver. tp->{tx,}lock are held and thus
6405 * we may not sleep.
6406 */
21f581a5
MC
6407static int tg3_rx_prodring_alloc(struct tg3 *tp,
6408 struct tg3_rx_prodring_set *tpr)
1da177e4 6409{
287be12e 6410 u32 i, rx_pkt_dma_sz;
1da177e4 6411
b196c7e4
MC
6412 tpr->rx_std_cons_idx = 0;
6413 tpr->rx_std_prod_idx = 0;
6414 tpr->rx_jmb_cons_idx = 0;
6415 tpr->rx_jmb_prod_idx = 0;
6416
8fea32b9 6417 if (tpr != &tp->napi[0].prodring) {
2c49a44d
MC
6418 memset(&tpr->rx_std_buffers[0], 0,
6419 TG3_RX_STD_BUFF_RING_SIZE(tp));
48035728 6420 if (tpr->rx_jmb_buffers)
2b2cdb65 6421 memset(&tpr->rx_jmb_buffers[0], 0,
2c49a44d 6422 TG3_RX_JMB_BUFF_RING_SIZE(tp));
2b2cdb65
MC
6423 goto done;
6424 }
6425
1da177e4 6426 /* Zero out all descriptors. */
2c49a44d 6427 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
1da177e4 6428
287be12e 6429 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
a4e2b347 6430 if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
287be12e
MC
6431 tp->dev->mtu > ETH_DATA_LEN)
6432 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
6433 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
7e72aad4 6434
1da177e4
LT
6435 /* Initialize invariants of the rings, we only set this
6436 * stuff once. This works because the card does not
6437 * write into the rx buffer posting rings.
6438 */
2c49a44d 6439 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
1da177e4
LT
6440 struct tg3_rx_buffer_desc *rxd;
6441
21f581a5 6442 rxd = &tpr->rx_std[i];
287be12e 6443 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
1da177e4
LT
6444 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
6445 rxd->opaque = (RXD_OPAQUE_RING_STD |
6446 (i << RXD_OPAQUE_INDEX_SHIFT));
6447 }
6448
1da177e4
LT
6449 /* Now allocate fresh SKBs for each rx ring. */
6450 for (i = 0; i < tp->rx_pending; i++) {
86b21e59 6451 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
5129c3a3
MC
6452 netdev_warn(tp->dev,
6453 "Using a smaller RX standard ring. Only "
6454 "%d out of %d buffers were allocated "
6455 "successfully\n", i, tp->rx_pending);
32d8c572 6456 if (i == 0)
cf7a7298 6457 goto initfail;
32d8c572 6458 tp->rx_pending = i;
1da177e4 6459 break;
32d8c572 6460 }
1da177e4
LT
6461 }
6462
48035728
MC
6463 if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ||
6464 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
cf7a7298
MC
6465 goto done;
6466
2c49a44d 6467 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
cf7a7298 6468
0d86df80
MC
6469 if (!(tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE))
6470 goto done;
cf7a7298 6471
2c49a44d 6472 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
0d86df80
MC
6473 struct tg3_rx_buffer_desc *rxd;
6474
6475 rxd = &tpr->rx_jmb[i].std;
6476 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
6477 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
6478 RXD_FLAG_JUMBO;
6479 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
6480 (i << RXD_OPAQUE_INDEX_SHIFT));
6481 }
6482
6483 for (i = 0; i < tp->rx_jumbo_pending; i++) {
6484 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
5129c3a3
MC
6485 netdev_warn(tp->dev,
6486 "Using a smaller RX jumbo ring. Only %d "
6487 "out of %d buffers were allocated "
6488 "successfully\n", i, tp->rx_jumbo_pending);
0d86df80
MC
6489 if (i == 0)
6490 goto initfail;
6491 tp->rx_jumbo_pending = i;
6492 break;
1da177e4
LT
6493 }
6494 }
cf7a7298
MC
6495
6496done:
32d8c572 6497 return 0;
cf7a7298
MC
6498
6499initfail:
21f581a5 6500 tg3_rx_prodring_free(tp, tpr);
cf7a7298 6501 return -ENOMEM;
1da177e4
LT
6502}
6503
21f581a5
MC
6504static void tg3_rx_prodring_fini(struct tg3 *tp,
6505 struct tg3_rx_prodring_set *tpr)
1da177e4 6506{
21f581a5
MC
6507 kfree(tpr->rx_std_buffers);
6508 tpr->rx_std_buffers = NULL;
6509 kfree(tpr->rx_jmb_buffers);
6510 tpr->rx_jmb_buffers = NULL;
6511 if (tpr->rx_std) {
4bae65c8
MC
6512 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
6513 tpr->rx_std, tpr->rx_std_mapping);
21f581a5 6514 tpr->rx_std = NULL;
1da177e4 6515 }
21f581a5 6516 if (tpr->rx_jmb) {
4bae65c8
MC
6517 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
6518 tpr->rx_jmb, tpr->rx_jmb_mapping);
21f581a5 6519 tpr->rx_jmb = NULL;
1da177e4 6520 }
cf7a7298
MC
6521}
6522
21f581a5
MC
6523static int tg3_rx_prodring_init(struct tg3 *tp,
6524 struct tg3_rx_prodring_set *tpr)
cf7a7298 6525{
2c49a44d
MC
6526 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
6527 GFP_KERNEL);
21f581a5 6528 if (!tpr->rx_std_buffers)
cf7a7298
MC
6529 return -ENOMEM;
6530
4bae65c8
MC
6531 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
6532 TG3_RX_STD_RING_BYTES(tp),
6533 &tpr->rx_std_mapping,
6534 GFP_KERNEL);
21f581a5 6535 if (!tpr->rx_std)
cf7a7298
MC
6536 goto err_out;
6537
48035728
MC
6538 if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
6539 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
2c49a44d 6540 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
21f581a5
MC
6541 GFP_KERNEL);
6542 if (!tpr->rx_jmb_buffers)
cf7a7298
MC
6543 goto err_out;
6544
4bae65c8
MC
6545 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
6546 TG3_RX_JMB_RING_BYTES(tp),
6547 &tpr->rx_jmb_mapping,
6548 GFP_KERNEL);
21f581a5 6549 if (!tpr->rx_jmb)
cf7a7298
MC
6550 goto err_out;
6551 }
6552
6553 return 0;
6554
6555err_out:
21f581a5 6556 tg3_rx_prodring_fini(tp, tpr);
cf7a7298
MC
6557 return -ENOMEM;
6558}
6559
6560/* Free up pending packets in all rx/tx rings.
6561 *
6562 * The chip has been shut down and the driver detached from
6563 * the networking, so no interrupts or new tx packets will
6564 * end up in the driver. tp->{tx,}lock is not held and we are not
6565 * in an interrupt context and thus may sleep.
6566 */
6567static void tg3_free_rings(struct tg3 *tp)
6568{
f77a6a8e 6569 int i, j;
cf7a7298 6570
f77a6a8e
MC
6571 for (j = 0; j < tp->irq_cnt; j++) {
6572 struct tg3_napi *tnapi = &tp->napi[j];
cf7a7298 6573
8fea32b9 6574 tg3_rx_prodring_free(tp, &tnapi->prodring);
b28f6428 6575
0c1d0e2b
MC
6576 if (!tnapi->tx_buffers)
6577 continue;
6578
f77a6a8e 6579 for (i = 0; i < TG3_TX_RING_SIZE; ) {
f4188d8a 6580 struct ring_info *txp;
f77a6a8e 6581 struct sk_buff *skb;
f4188d8a 6582 unsigned int k;
cf7a7298 6583
f77a6a8e
MC
6584 txp = &tnapi->tx_buffers[i];
6585 skb = txp->skb;
cf7a7298 6586
f77a6a8e
MC
6587 if (skb == NULL) {
6588 i++;
6589 continue;
6590 }
cf7a7298 6591
f4188d8a 6592 pci_unmap_single(tp->pdev,
4e5e4f0d 6593 dma_unmap_addr(txp, mapping),
f4188d8a
AD
6594 skb_headlen(skb),
6595 PCI_DMA_TODEVICE);
f77a6a8e 6596 txp->skb = NULL;
cf7a7298 6597
f4188d8a
AD
6598 i++;
6599
6600 for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
6601 txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
6602 pci_unmap_page(tp->pdev,
4e5e4f0d 6603 dma_unmap_addr(txp, mapping),
f4188d8a
AD
6604 skb_shinfo(skb)->frags[k].size,
6605 PCI_DMA_TODEVICE);
6606 i++;
6607 }
f77a6a8e
MC
6608
6609 dev_kfree_skb_any(skb);
6610 }
2b2cdb65 6611 }
cf7a7298
MC
6612}
6613
6614/* Initialize tx/rx rings for packet processing.
6615 *
6616 * The chip has been shut down and the driver detached from
6617 * the networking, so no interrupts or new tx packets will
6618 * end up in the driver. tp->{tx,}lock are held and thus
6619 * we may not sleep.
6620 */
6621static int tg3_init_rings(struct tg3 *tp)
6622{
f77a6a8e 6623 int i;
72334482 6624
cf7a7298
MC
6625 /* Free up all the SKBs. */
6626 tg3_free_rings(tp);
6627
f77a6a8e
MC
6628 for (i = 0; i < tp->irq_cnt; i++) {
6629 struct tg3_napi *tnapi = &tp->napi[i];
6630
6631 tnapi->last_tag = 0;
6632 tnapi->last_irq_tag = 0;
6633 tnapi->hw_status->status = 0;
6634 tnapi->hw_status->status_tag = 0;
6635 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
cf7a7298 6636
f77a6a8e
MC
6637 tnapi->tx_prod = 0;
6638 tnapi->tx_cons = 0;
0c1d0e2b
MC
6639 if (tnapi->tx_ring)
6640 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
f77a6a8e
MC
6641
6642 tnapi->rx_rcb_ptr = 0;
0c1d0e2b
MC
6643 if (tnapi->rx_rcb)
6644 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
2b2cdb65 6645
8fea32b9 6646 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
e4af1af9 6647 tg3_free_rings(tp);
2b2cdb65 6648 return -ENOMEM;
e4af1af9 6649 }
f77a6a8e 6650 }
72334482 6651
2b2cdb65 6652 return 0;
cf7a7298
MC
6653}
6654
6655/*
6656 * Must not be invoked with interrupt sources disabled and
6657 * the hardware shutdown down.
6658 */
6659static void tg3_free_consistent(struct tg3 *tp)
6660{
f77a6a8e 6661 int i;
898a56f8 6662
f77a6a8e
MC
6663 for (i = 0; i < tp->irq_cnt; i++) {
6664 struct tg3_napi *tnapi = &tp->napi[i];
6665
6666 if (tnapi->tx_ring) {
4bae65c8 6667 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
f77a6a8e
MC
6668 tnapi->tx_ring, tnapi->tx_desc_mapping);
6669 tnapi->tx_ring = NULL;
6670 }
6671
6672 kfree(tnapi->tx_buffers);
6673 tnapi->tx_buffers = NULL;
6674
6675 if (tnapi->rx_rcb) {
4bae65c8
MC
6676 dma_free_coherent(&tp->pdev->dev,
6677 TG3_RX_RCB_RING_BYTES(tp),
6678 tnapi->rx_rcb,
6679 tnapi->rx_rcb_mapping);
f77a6a8e
MC
6680 tnapi->rx_rcb = NULL;
6681 }
6682
8fea32b9
MC
6683 tg3_rx_prodring_fini(tp, &tnapi->prodring);
6684
f77a6a8e 6685 if (tnapi->hw_status) {
4bae65c8
MC
6686 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
6687 tnapi->hw_status,
6688 tnapi->status_mapping);
f77a6a8e
MC
6689 tnapi->hw_status = NULL;
6690 }
1da177e4 6691 }
f77a6a8e 6692
1da177e4 6693 if (tp->hw_stats) {
4bae65c8
MC
6694 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
6695 tp->hw_stats, tp->stats_mapping);
1da177e4
LT
6696 tp->hw_stats = NULL;
6697 }
6698}
6699
6700/*
6701 * Must not be invoked with interrupt sources disabled and
6702 * the hardware shutdown down. Can sleep.
6703 */
6704static int tg3_alloc_consistent(struct tg3 *tp)
6705{
f77a6a8e 6706 int i;
898a56f8 6707
4bae65c8
MC
6708 tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
6709 sizeof(struct tg3_hw_stats),
6710 &tp->stats_mapping,
6711 GFP_KERNEL);
f77a6a8e 6712 if (!tp->hw_stats)
1da177e4
LT
6713 goto err_out;
6714
f77a6a8e 6715 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
1da177e4 6716
f77a6a8e
MC
6717 for (i = 0; i < tp->irq_cnt; i++) {
6718 struct tg3_napi *tnapi = &tp->napi[i];
8d9d7cfc 6719 struct tg3_hw_status *sblk;
1da177e4 6720
4bae65c8
MC
6721 tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
6722 TG3_HW_STATUS_SIZE,
6723 &tnapi->status_mapping,
6724 GFP_KERNEL);
f77a6a8e
MC
6725 if (!tnapi->hw_status)
6726 goto err_out;
898a56f8 6727
f77a6a8e 6728 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8d9d7cfc
MC
6729 sblk = tnapi->hw_status;
6730
8fea32b9
MC
6731 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
6732 goto err_out;
6733
19cfaecc
MC
6734 /* If multivector TSS is enabled, vector 0 does not handle
6735 * tx interrupts. Don't allocate any resources for it.
6736 */
6737 if ((!i && !(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) ||
6738 (i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))) {
6739 tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
6740 TG3_TX_RING_SIZE,
6741 GFP_KERNEL);
6742 if (!tnapi->tx_buffers)
6743 goto err_out;
6744
4bae65c8
MC
6745 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
6746 TG3_TX_RING_BYTES,
6747 &tnapi->tx_desc_mapping,
6748 GFP_KERNEL);
19cfaecc
MC
6749 if (!tnapi->tx_ring)
6750 goto err_out;
6751 }
6752
8d9d7cfc
MC
6753 /*
6754 * When RSS is enabled, the status block format changes
6755 * slightly. The "rx_jumbo_consumer", "reserved",
6756 * and "rx_mini_consumer" members get mapped to the
6757 * other three rx return ring producer indexes.
6758 */
6759 switch (i) {
6760 default:
6761 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
6762 break;
6763 case 2:
6764 tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
6765 break;
6766 case 3:
6767 tnapi->rx_rcb_prod_idx = &sblk->reserved;
6768 break;
6769 case 4:
6770 tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
6771 break;
6772 }
72334482 6773
0c1d0e2b
MC
6774 /*
6775 * If multivector RSS is enabled, vector 0 does not handle
6776 * rx or tx interrupts. Don't allocate any resources for it.
6777 */
6778 if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
6779 continue;
6780
4bae65c8
MC
6781 tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
6782 TG3_RX_RCB_RING_BYTES(tp),
6783 &tnapi->rx_rcb_mapping,
6784 GFP_KERNEL);
f77a6a8e
MC
6785 if (!tnapi->rx_rcb)
6786 goto err_out;
72334482 6787
f77a6a8e 6788 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
f77a6a8e 6789 }
1da177e4
LT
6790
6791 return 0;
6792
6793err_out:
6794 tg3_free_consistent(tp);
6795 return -ENOMEM;
6796}
6797
6798#define MAX_WAIT_CNT 1000
6799
6800/* To stop a block, clear the enable bit and poll till it
6801 * clears. tp->lock is held.
6802 */
b3b7d6be 6803static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
1da177e4
LT
6804{
6805 unsigned int i;
6806 u32 val;
6807
6808 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
6809 switch (ofs) {
6810 case RCVLSC_MODE:
6811 case DMAC_MODE:
6812 case MBFREE_MODE:
6813 case BUFMGR_MODE:
6814 case MEMARB_MODE:
6815 /* We can't enable/disable these bits of the
6816 * 5705/5750, just say success.
6817 */
6818 return 0;
6819
6820 default:
6821 break;
855e1111 6822 }
1da177e4
LT
6823 }
6824
6825 val = tr32(ofs);
6826 val &= ~enable_bit;
6827 tw32_f(ofs, val);
6828
6829 for (i = 0; i < MAX_WAIT_CNT; i++) {
6830 udelay(100);
6831 val = tr32(ofs);
6832 if ((val & enable_bit) == 0)
6833 break;
6834 }
6835
b3b7d6be 6836 if (i == MAX_WAIT_CNT && !silent) {
2445e461
MC
6837 dev_err(&tp->pdev->dev,
6838 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
6839 ofs, enable_bit);
1da177e4
LT
6840 return -ENODEV;
6841 }
6842
6843 return 0;
6844}
6845
6846/* tp->lock is held. */
b3b7d6be 6847static int tg3_abort_hw(struct tg3 *tp, int silent)
1da177e4
LT
6848{
6849 int i, err;
6850
6851 tg3_disable_ints(tp);
6852
6853 tp->rx_mode &= ~RX_MODE_ENABLE;
6854 tw32_f(MAC_RX_MODE, tp->rx_mode);
6855 udelay(10);
6856
b3b7d6be
DM
6857 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
6858 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
6859 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
6860 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
6861 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
6862 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
6863
6864 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
6865 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
6866 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
6867 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
6868 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
6869 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
6870 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
1da177e4
LT
6871
6872 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
6873 tw32_f(MAC_MODE, tp->mac_mode);
6874 udelay(40);
6875
6876 tp->tx_mode &= ~TX_MODE_ENABLE;
6877 tw32_f(MAC_TX_MODE, tp->tx_mode);
6878
6879 for (i = 0; i < MAX_WAIT_CNT; i++) {
6880 udelay(100);
6881 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
6882 break;
6883 }
6884 if (i >= MAX_WAIT_CNT) {
ab96b241
MC
6885 dev_err(&tp->pdev->dev,
6886 "%s timed out, TX_MODE_ENABLE will not clear "
6887 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
e6de8ad1 6888 err |= -ENODEV;
1da177e4
LT
6889 }
6890
e6de8ad1 6891 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
b3b7d6be
DM
6892 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
6893 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
1da177e4
LT
6894
6895 tw32(FTQ_RESET, 0xffffffff);
6896 tw32(FTQ_RESET, 0x00000000);
6897
b3b7d6be
DM
6898 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
6899 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
1da177e4 6900
f77a6a8e
MC
6901 for (i = 0; i < tp->irq_cnt; i++) {
6902 struct tg3_napi *tnapi = &tp->napi[i];
6903 if (tnapi->hw_status)
6904 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
6905 }
1da177e4
LT
6906 if (tp->hw_stats)
6907 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
6908
1da177e4
LT
6909 return err;
6910}
6911
0d3031d9
MC
6912static void tg3_ape_send_event(struct tg3 *tp, u32 event)
6913{
6914 int i;
6915 u32 apedata;
6916
dc6d0744
MC
6917 /* NCSI does not support APE events */
6918 if (tp->tg3_flags3 & TG3_FLG3_APE_HAS_NCSI)
6919 return;
6920
0d3031d9
MC
6921 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
6922 if (apedata != APE_SEG_SIG_MAGIC)
6923 return;
6924
6925 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
731fd79c 6926 if (!(apedata & APE_FW_STATUS_READY))
0d3031d9
MC
6927 return;
6928
6929 /* Wait for up to 1 millisecond for APE to service previous event. */
6930 for (i = 0; i < 10; i++) {
6931 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
6932 return;
6933
6934 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
6935
6936 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6937 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
6938 event | APE_EVENT_STATUS_EVENT_PENDING);
6939
6940 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
6941
6942 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6943 break;
6944
6945 udelay(100);
6946 }
6947
6948 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6949 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
6950}
6951
6952static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
6953{
6954 u32 event;
6955 u32 apedata;
6956
6957 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
6958 return;
6959
6960 switch (kind) {
33f401ae
MC
6961 case RESET_KIND_INIT:
6962 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
6963 APE_HOST_SEG_SIG_MAGIC);
6964 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
6965 APE_HOST_SEG_LEN_MAGIC);
6966 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
6967 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
6968 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
6867c843 6969 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
33f401ae
MC
6970 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
6971 APE_HOST_BEHAV_NO_PHYLOCK);
dc6d0744
MC
6972 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
6973 TG3_APE_HOST_DRVR_STATE_START);
33f401ae
MC
6974
6975 event = APE_EVENT_STATUS_STATE_START;
6976 break;
6977 case RESET_KIND_SHUTDOWN:
6978 /* With the interface we are currently using,
6979 * APE does not track driver state. Wiping
6980 * out the HOST SEGMENT SIGNATURE forces
6981 * the APE to assume OS absent status.
6982 */
6983 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
b2aee154 6984
dc6d0744
MC
6985 if (device_may_wakeup(&tp->pdev->dev) &&
6986 (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)) {
6987 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
6988 TG3_APE_HOST_WOL_SPEED_AUTO);
6989 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
6990 } else
6991 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
6992
6993 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
6994
33f401ae
MC
6995 event = APE_EVENT_STATUS_STATE_UNLOAD;
6996 break;
6997 case RESET_KIND_SUSPEND:
6998 event = APE_EVENT_STATUS_STATE_SUSPEND;
6999 break;
7000 default:
7001 return;
0d3031d9
MC
7002 }
7003
7004 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
7005
7006 tg3_ape_send_event(tp, event);
7007}
7008
1da177e4
LT
7009/* tp->lock is held. */
7010static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
7011{
f49639e6
DM
7012 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
7013 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1da177e4
LT
7014
7015 if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
7016 switch (kind) {
7017 case RESET_KIND_INIT:
7018 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7019 DRV_STATE_START);
7020 break;
7021
7022 case RESET_KIND_SHUTDOWN:
7023 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7024 DRV_STATE_UNLOAD);
7025 break;
7026
7027 case RESET_KIND_SUSPEND:
7028 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7029 DRV_STATE_SUSPEND);
7030 break;
7031
7032 default:
7033 break;
855e1111 7034 }
1da177e4 7035 }
0d3031d9
MC
7036
7037 if (kind == RESET_KIND_INIT ||
7038 kind == RESET_KIND_SUSPEND)
7039 tg3_ape_driver_state_change(tp, kind);
1da177e4
LT
7040}
7041
7042/* tp->lock is held. */
7043static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
7044{
7045 if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
7046 switch (kind) {
7047 case RESET_KIND_INIT:
7048 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7049 DRV_STATE_START_DONE);
7050 break;
7051
7052 case RESET_KIND_SHUTDOWN:
7053 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7054 DRV_STATE_UNLOAD_DONE);
7055 break;
7056
7057 default:
7058 break;
855e1111 7059 }
1da177e4 7060 }
0d3031d9
MC
7061
7062 if (kind == RESET_KIND_SHUTDOWN)
7063 tg3_ape_driver_state_change(tp, kind);
1da177e4
LT
7064}
7065
7066/* tp->lock is held. */
7067static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
7068{
7069 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
7070 switch (kind) {
7071 case RESET_KIND_INIT:
7072 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7073 DRV_STATE_START);
7074 break;
7075
7076 case RESET_KIND_SHUTDOWN:
7077 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7078 DRV_STATE_UNLOAD);
7079 break;
7080
7081 case RESET_KIND_SUSPEND:
7082 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7083 DRV_STATE_SUSPEND);
7084 break;
7085
7086 default:
7087 break;
855e1111 7088 }
1da177e4
LT
7089 }
7090}
7091
7a6f4369
MC
7092static int tg3_poll_fw(struct tg3 *tp)
7093{
7094 int i;
7095 u32 val;
7096
b5d3772c 7097 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
0ccead18
GZ
7098 /* Wait up to 20ms for init done. */
7099 for (i = 0; i < 200; i++) {
b5d3772c
MC
7100 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
7101 return 0;
0ccead18 7102 udelay(100);
b5d3772c
MC
7103 }
7104 return -ENODEV;
7105 }
7106
7a6f4369
MC
7107 /* Wait for firmware initialization to complete. */
7108 for (i = 0; i < 100000; i++) {
7109 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
7110 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
7111 break;
7112 udelay(10);
7113 }
7114
7115 /* Chip might not be fitted with firmware. Some Sun onboard
7116 * parts are configured like that. So don't signal the timeout
7117 * of the above loop as an error, but do report the lack of
7118 * running firmware once.
7119 */
7120 if (i >= 100000 &&
7121 !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
7122 tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
7123
05dbe005 7124 netdev_info(tp->dev, "No firmware running\n");
7a6f4369
MC
7125 }
7126
6b10c165
MC
7127 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
7128 /* The 57765 A0 needs a little more
7129 * time to do some important work.
7130 */
7131 mdelay(10);
7132 }
7133
7a6f4369
MC
7134 return 0;
7135}
7136
ee6a99b5
MC
7137/* Save PCI command register before chip reset */
7138static void tg3_save_pci_state(struct tg3 *tp)
7139{
8a6eac90 7140 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
ee6a99b5
MC
7141}
7142
7143/* Restore PCI state after chip reset */
7144static void tg3_restore_pci_state(struct tg3 *tp)
7145{
7146 u32 val;
7147
7148 /* Re-enable indirect register accesses. */
7149 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
7150 tp->misc_host_ctrl);
7151
7152 /* Set MAX PCI retry to zero. */
7153 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
7154 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
7155 (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
7156 val |= PCISTATE_RETRY_SAME_DMA;
0d3031d9
MC
7157 /* Allow reads and writes to the APE register and memory space. */
7158 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
7159 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
7160 PCISTATE_ALLOW_APE_SHMEM_WR |
7161 PCISTATE_ALLOW_APE_PSPACE_WR;
ee6a99b5
MC
7162 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
7163
8a6eac90 7164 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
ee6a99b5 7165
fcb389df
MC
7166 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
7167 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
cf79003d 7168 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
fcb389df
MC
7169 else {
7170 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
7171 tp->pci_cacheline_sz);
7172 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
7173 tp->pci_lat_timer);
7174 }
114342f2 7175 }
5f5c51e3 7176
ee6a99b5 7177 /* Make sure PCI-X relaxed ordering bit is clear. */
52f4490c 7178 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
9974a356
MC
7179 u16 pcix_cmd;
7180
7181 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7182 &pcix_cmd);
7183 pcix_cmd &= ~PCI_X_CMD_ERO;
7184 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7185 pcix_cmd);
7186 }
ee6a99b5
MC
7187
7188 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
ee6a99b5
MC
7189
7190 /* Chip reset on 5780 will reset MSI enable bit,
7191 * so need to restore it.
7192 */
7193 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
7194 u16 ctrl;
7195
7196 pci_read_config_word(tp->pdev,
7197 tp->msi_cap + PCI_MSI_FLAGS,
7198 &ctrl);
7199 pci_write_config_word(tp->pdev,
7200 tp->msi_cap + PCI_MSI_FLAGS,
7201 ctrl | PCI_MSI_FLAGS_ENABLE);
7202 val = tr32(MSGINT_MODE);
7203 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
7204 }
7205 }
7206}
7207
1da177e4
LT
7208static void tg3_stop_fw(struct tg3 *);
7209
7210/* tp->lock is held. */
7211static int tg3_chip_reset(struct tg3 *tp)
7212{
7213 u32 val;
1ee582d8 7214 void (*write_op)(struct tg3 *, u32, u32);
4f125f42 7215 int i, err;
1da177e4 7216
f49639e6
DM
7217 tg3_nvram_lock(tp);
7218
77b483f1
MC
7219 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
7220
f49639e6
DM
7221 /* No matching tg3_nvram_unlock() after this because
7222 * chip reset below will undo the nvram lock.
7223 */
7224 tp->nvram_lock_cnt = 0;
1da177e4 7225
ee6a99b5
MC
7226 /* GRC_MISC_CFG core clock reset will clear the memory
7227 * enable bit in PCI register 4 and the MSI enable bit
7228 * on some chips, so we save relevant registers here.
7229 */
7230 tg3_save_pci_state(tp);
7231
d9ab5ad1 7232 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
321d32a0 7233 (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
d9ab5ad1
MC
7234 tw32(GRC_FASTBOOT_PC, 0);
7235
1da177e4
LT
7236 /*
7237 * We must avoid the readl() that normally takes place.
7238 * It locks machines, causes machine checks, and other
7239 * fun things. So, temporarily disable the 5701
7240 * hardware workaround, while we do the reset.
7241 */
1ee582d8
MC
7242 write_op = tp->write32;
7243 if (write_op == tg3_write_flush_reg32)
7244 tp->write32 = tg3_write32;
1da177e4 7245
d18edcb2
MC
7246 /* Prevent the irq handler from reading or writing PCI registers
7247 * during chip reset when the memory enable bit in the PCI command
7248 * register may be cleared. The chip does not generate interrupt
7249 * at this time, but the irq handler may still be called due to irq
7250 * sharing or irqpoll.
7251 */
7252 tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
f77a6a8e
MC
7253 for (i = 0; i < tp->irq_cnt; i++) {
7254 struct tg3_napi *tnapi = &tp->napi[i];
7255 if (tnapi->hw_status) {
7256 tnapi->hw_status->status = 0;
7257 tnapi->hw_status->status_tag = 0;
7258 }
7259 tnapi->last_tag = 0;
7260 tnapi->last_irq_tag = 0;
b8fa2f3a 7261 }
d18edcb2 7262 smp_mb();
4f125f42
MC
7263
7264 for (i = 0; i < tp->irq_cnt; i++)
7265 synchronize_irq(tp->napi[i].irq_vec);
d18edcb2 7266
255ca311
MC
7267 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7268 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7269 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
7270 }
7271
1da177e4
LT
7272 /* do the reset */
7273 val = GRC_MISC_CFG_CORECLK_RESET;
7274
7275 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
88075d91
MC
7276 /* Force PCIe 1.0a mode */
7277 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
1407deb1 7278 !(tp->tg3_flags3 & TG3_FLG3_57765_PLUS) &&
88075d91
MC
7279 tr32(TG3_PCIE_PHY_TSTCTL) ==
7280 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
7281 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
7282
1da177e4
LT
7283 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
7284 tw32(GRC_MISC_CFG, (1 << 29));
7285 val |= (1 << 29);
7286 }
7287 }
7288
b5d3772c
MC
7289 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7290 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
7291 tw32(GRC_VCPU_EXT_CTRL,
7292 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
7293 }
7294
f37500d3
MC
7295 /* Manage gphy power for all CPMU absent PCIe devices. */
7296 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
7297 !(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
1da177e4 7298 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
f37500d3 7299
1da177e4
LT
7300 tw32(GRC_MISC_CFG, val);
7301
1ee582d8
MC
7302 /* restore 5701 hardware bug workaround write method */
7303 tp->write32 = write_op;
1da177e4
LT
7304
7305 /* Unfortunately, we have to delay before the PCI read back.
7306 * Some 575X chips even will not respond to a PCI cfg access
7307 * when the reset command is given to the chip.
7308 *
7309 * How do these hardware designers expect things to work
7310 * properly if the PCI write is posted for a long period
7311 * of time? It is always necessary to have some method by
7312 * which a register read back can occur to push the write
7313 * out which does the reset.
7314 *
7315 * For most tg3 variants the trick below was working.
7316 * Ho hum...
7317 */
7318 udelay(120);
7319
7320 /* Flush PCI posted writes. The normal MMIO registers
7321 * are inaccessible at this time so this is the only
7322 * way to make this reliably (actually, this is no longer
7323 * the case, see above). I tried to use indirect
7324 * register read/write but this upset some 5701 variants.
7325 */
7326 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
7327
7328 udelay(120);
7329
5e7dfd0f 7330 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
e7126997
MC
7331 u16 val16;
7332
1da177e4
LT
7333 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
7334 int i;
7335 u32 cfg_val;
7336
7337 /* Wait for link training to complete. */
7338 for (i = 0; i < 5000; i++)
7339 udelay(100);
7340
7341 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
7342 pci_write_config_dword(tp->pdev, 0xc4,
7343 cfg_val | (1 << 15));
7344 }
5e7dfd0f 7345
e7126997
MC
7346 /* Clear the "no snoop" and "relaxed ordering" bits. */
7347 pci_read_config_word(tp->pdev,
7348 tp->pcie_cap + PCI_EXP_DEVCTL,
7349 &val16);
7350 val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
7351 PCI_EXP_DEVCTL_NOSNOOP_EN);
7352 /*
7353 * Older PCIe devices only support the 128 byte
7354 * MPS setting. Enforce the restriction.
5e7dfd0f 7355 */
6de34cb9 7356 if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
e7126997 7357 val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
5e7dfd0f
MC
7358 pci_write_config_word(tp->pdev,
7359 tp->pcie_cap + PCI_EXP_DEVCTL,
e7126997 7360 val16);
5e7dfd0f 7361
cf79003d 7362 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
5e7dfd0f
MC
7363
7364 /* Clear error status */
7365 pci_write_config_word(tp->pdev,
7366 tp->pcie_cap + PCI_EXP_DEVSTA,
7367 PCI_EXP_DEVSTA_CED |
7368 PCI_EXP_DEVSTA_NFED |
7369 PCI_EXP_DEVSTA_FED |
7370 PCI_EXP_DEVSTA_URD);
1da177e4
LT
7371 }
7372
ee6a99b5 7373 tg3_restore_pci_state(tp);
1da177e4 7374
e64de4e6
MC
7375 tp->tg3_flags &= ~(TG3_FLAG_CHIP_RESETTING |
7376 TG3_FLAG_ERROR_PROCESSED);
d18edcb2 7377
ee6a99b5
MC
7378 val = 0;
7379 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
4cf78e4f 7380 val = tr32(MEMARB_MODE);
ee6a99b5 7381 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
1da177e4
LT
7382
7383 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
7384 tg3_stop_fw(tp);
7385 tw32(0x5000, 0x400);
7386 }
7387
7388 tw32(GRC_MODE, tp->grc_mode);
7389
7390 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
ab0049b4 7391 val = tr32(0xc4);
1da177e4
LT
7392
7393 tw32(0xc4, val | (1 << 15));
7394 }
7395
7396 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
7397 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
7398 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
7399 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
7400 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
7401 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7402 }
7403
d2394e6b
MC
7404 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
7405 tp->mac_mode = MAC_MODE_APE_TX_EN |
7406 MAC_MODE_APE_RX_EN |
7407 MAC_MODE_TDE_ENABLE;
7408
f07e9af3 7409 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
d2394e6b
MC
7410 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
7411 val = tp->mac_mode;
f07e9af3 7412 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
d2394e6b
MC
7413 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
7414 val = tp->mac_mode;
1da177e4 7415 } else
d2394e6b
MC
7416 val = 0;
7417
7418 tw32_f(MAC_MODE, val);
1da177e4
LT
7419 udelay(40);
7420
77b483f1
MC
7421 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
7422
7a6f4369
MC
7423 err = tg3_poll_fw(tp);
7424 if (err)
7425 return err;
1da177e4 7426
0a9140cf
MC
7427 tg3_mdio_start(tp);
7428
1da177e4 7429 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
f6eb9b1f
MC
7430 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
7431 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
1407deb1 7432 !(tp->tg3_flags3 & TG3_FLG3_57765_PLUS)) {
ab0049b4 7433 val = tr32(0x7c00);
1da177e4
LT
7434
7435 tw32(0x7c00, val | (1 << 25));
7436 }
7437
d78b59f5
MC
7438 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
7439 val = tr32(TG3_CPMU_CLCK_ORIDE);
7440 tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
7441 }
7442
1da177e4
LT
7443 /* Reprobe ASF enable state. */
7444 tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
7445 tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
7446 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
7447 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
7448 u32 nic_cfg;
7449
7450 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
7451 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
7452 tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
4ba526ce 7453 tp->last_event_jiffies = jiffies;
cbf46853 7454 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
1da177e4
LT
7455 tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
7456 }
7457 }
7458
7459 return 0;
7460}
7461
7462/* tp->lock is held. */
7463static void tg3_stop_fw(struct tg3 *tp)
7464{
0d3031d9
MC
7465 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
7466 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
7c5026aa
MC
7467 /* Wait for RX cpu to ACK the previous event. */
7468 tg3_wait_for_event_ack(tp);
1da177e4
LT
7469
7470 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
4ba526ce
MC
7471
7472 tg3_generate_fw_event(tp);
1da177e4 7473
7c5026aa
MC
7474 /* Wait for RX cpu to ACK this event. */
7475 tg3_wait_for_event_ack(tp);
1da177e4
LT
7476 }
7477}
7478
7479/* tp->lock is held. */
944d980e 7480static int tg3_halt(struct tg3 *tp, int kind, int silent)
1da177e4
LT
7481{
7482 int err;
7483
7484 tg3_stop_fw(tp);
7485
944d980e 7486 tg3_write_sig_pre_reset(tp, kind);
1da177e4 7487
b3b7d6be 7488 tg3_abort_hw(tp, silent);
1da177e4
LT
7489 err = tg3_chip_reset(tp);
7490
daba2a63
MC
7491 __tg3_set_mac_addr(tp, 0);
7492
944d980e
MC
7493 tg3_write_sig_legacy(tp, kind);
7494 tg3_write_sig_post_reset(tp, kind);
1da177e4
LT
7495
7496 if (err)
7497 return err;
7498
7499 return 0;
7500}
7501
1da177e4
LT
7502#define RX_CPU_SCRATCH_BASE 0x30000
7503#define RX_CPU_SCRATCH_SIZE 0x04000
7504#define TX_CPU_SCRATCH_BASE 0x34000
7505#define TX_CPU_SCRATCH_SIZE 0x04000
7506
7507/* tp->lock is held. */
7508static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
7509{
7510 int i;
7511
5d9428de
ES
7512 BUG_ON(offset == TX_CPU_BASE &&
7513 (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
1da177e4 7514
b5d3772c
MC
7515 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7516 u32 val = tr32(GRC_VCPU_EXT_CTRL);
7517
7518 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
7519 return 0;
7520 }
1da177e4
LT
7521 if (offset == RX_CPU_BASE) {
7522 for (i = 0; i < 10000; i++) {
7523 tw32(offset + CPU_STATE, 0xffffffff);
7524 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7525 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7526 break;
7527 }
7528
7529 tw32(offset + CPU_STATE, 0xffffffff);
7530 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
7531 udelay(10);
7532 } else {
7533 for (i = 0; i < 10000; i++) {
7534 tw32(offset + CPU_STATE, 0xffffffff);
7535 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7536 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7537 break;
7538 }
7539 }
7540
7541 if (i >= 10000) {
05dbe005
JP
7542 netdev_err(tp->dev, "%s timed out, %s CPU\n",
7543 __func__, offset == RX_CPU_BASE ? "RX" : "TX");
1da177e4
LT
7544 return -ENODEV;
7545 }
ec41c7df
MC
7546
7547 /* Clear firmware's nvram arbitration. */
7548 if (tp->tg3_flags & TG3_FLAG_NVRAM)
7549 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
1da177e4
LT
7550 return 0;
7551}
7552
7553struct fw_info {
077f849d
JSR
7554 unsigned int fw_base;
7555 unsigned int fw_len;
7556 const __be32 *fw_data;
1da177e4
LT
7557};
7558
7559/* tp->lock is held. */
7560static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
7561 int cpu_scratch_size, struct fw_info *info)
7562{
ec41c7df 7563 int err, lock_err, i;
1da177e4
LT
7564 void (*write_op)(struct tg3 *, u32, u32);
7565
7566 if (cpu_base == TX_CPU_BASE &&
7567 (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
5129c3a3
MC
7568 netdev_err(tp->dev,
7569 "%s: Trying to load TX cpu firmware which is 5705\n",
05dbe005 7570 __func__);
1da177e4
LT
7571 return -EINVAL;
7572 }
7573
7574 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
7575 write_op = tg3_write_mem;
7576 else
7577 write_op = tg3_write_indirect_reg32;
7578
1b628151
MC
7579 /* It is possible that bootcode is still loading at this point.
7580 * Get the nvram lock first before halting the cpu.
7581 */
ec41c7df 7582 lock_err = tg3_nvram_lock(tp);
1da177e4 7583 err = tg3_halt_cpu(tp, cpu_base);
ec41c7df
MC
7584 if (!lock_err)
7585 tg3_nvram_unlock(tp);
1da177e4
LT
7586 if (err)
7587 goto out;
7588
7589 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
7590 write_op(tp, cpu_scratch_base + i, 0);
7591 tw32(cpu_base + CPU_STATE, 0xffffffff);
7592 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
077f849d 7593 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
1da177e4 7594 write_op(tp, (cpu_scratch_base +
077f849d 7595 (info->fw_base & 0xffff) +
1da177e4 7596 (i * sizeof(u32))),
077f849d 7597 be32_to_cpu(info->fw_data[i]));
1da177e4
LT
7598
7599 err = 0;
7600
7601out:
1da177e4
LT
7602 return err;
7603}
7604
7605/* tp->lock is held. */
7606static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
7607{
7608 struct fw_info info;
077f849d 7609 const __be32 *fw_data;
1da177e4
LT
7610 int err, i;
7611
077f849d
JSR
7612 fw_data = (void *)tp->fw->data;
7613
7614 /* Firmware blob starts with version numbers, followed by
7615 start address and length. We are setting complete length.
7616 length = end_address_of_bss - start_address_of_text.
7617 Remainder is the blob to be loaded contiguously
7618 from start address. */
7619
7620 info.fw_base = be32_to_cpu(fw_data[1]);
7621 info.fw_len = tp->fw->size - 12;
7622 info.fw_data = &fw_data[3];
1da177e4
LT
7623
7624 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
7625 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
7626 &info);
7627 if (err)
7628 return err;
7629
7630 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
7631 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
7632 &info);
7633 if (err)
7634 return err;
7635
7636 /* Now startup only the RX cpu. */
7637 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
077f849d 7638 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
1da177e4
LT
7639
7640 for (i = 0; i < 5; i++) {
077f849d 7641 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
1da177e4
LT
7642 break;
7643 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7644 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
077f849d 7645 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
1da177e4
LT
7646 udelay(1000);
7647 }
7648 if (i >= 5) {
5129c3a3
MC
7649 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
7650 "should be %08x\n", __func__,
05dbe005 7651 tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
1da177e4
LT
7652 return -ENODEV;
7653 }
7654 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7655 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
7656
7657 return 0;
7658}
7659
1da177e4 7660/* 5705 needs a special version of the TSO firmware. */
1da177e4
LT
7661
7662/* tp->lock is held. */
7663static int tg3_load_tso_firmware(struct tg3 *tp)
7664{
7665 struct fw_info info;
077f849d 7666 const __be32 *fw_data;
1da177e4
LT
7667 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
7668 int err, i;
7669
7670 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
7671 return 0;
7672
077f849d
JSR
7673 fw_data = (void *)tp->fw->data;
7674
7675 /* Firmware blob starts with version numbers, followed by
7676 start address and length. We are setting complete length.
7677 length = end_address_of_bss - start_address_of_text.
7678 Remainder is the blob to be loaded contiguously
7679 from start address. */
7680
7681 info.fw_base = be32_to_cpu(fw_data[1]);
7682 cpu_scratch_size = tp->fw_len;
7683 info.fw_len = tp->fw->size - 12;
7684 info.fw_data = &fw_data[3];
7685
1da177e4 7686 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
7687 cpu_base = RX_CPU_BASE;
7688 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
1da177e4 7689 } else {
1da177e4
LT
7690 cpu_base = TX_CPU_BASE;
7691 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
7692 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
7693 }
7694
7695 err = tg3_load_firmware_cpu(tp, cpu_base,
7696 cpu_scratch_base, cpu_scratch_size,
7697 &info);
7698 if (err)
7699 return err;
7700
7701 /* Now startup the cpu. */
7702 tw32(cpu_base + CPU_STATE, 0xffffffff);
077f849d 7703 tw32_f(cpu_base + CPU_PC, info.fw_base);
1da177e4
LT
7704
7705 for (i = 0; i < 5; i++) {
077f849d 7706 if (tr32(cpu_base + CPU_PC) == info.fw_base)
1da177e4
LT
7707 break;
7708 tw32(cpu_base + CPU_STATE, 0xffffffff);
7709 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
077f849d 7710 tw32_f(cpu_base + CPU_PC, info.fw_base);
1da177e4
LT
7711 udelay(1000);
7712 }
7713 if (i >= 5) {
5129c3a3
MC
7714 netdev_err(tp->dev,
7715 "%s fails to set CPU PC, is %08x should be %08x\n",
05dbe005 7716 __func__, tr32(cpu_base + CPU_PC), info.fw_base);
1da177e4
LT
7717 return -ENODEV;
7718 }
7719 tw32(cpu_base + CPU_STATE, 0xffffffff);
7720 tw32_f(cpu_base + CPU_MODE, 0x00000000);
7721 return 0;
7722}
7723
1da177e4 7724
1da177e4
LT
7725static int tg3_set_mac_addr(struct net_device *dev, void *p)
7726{
7727 struct tg3 *tp = netdev_priv(dev);
7728 struct sockaddr *addr = p;
986e0aeb 7729 int err = 0, skip_mac_1 = 0;
1da177e4 7730
f9804ddb
MC
7731 if (!is_valid_ether_addr(addr->sa_data))
7732 return -EINVAL;
7733
1da177e4
LT
7734 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7735
e75f7c90
MC
7736 if (!netif_running(dev))
7737 return 0;
7738
58712ef9 7739 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
986e0aeb 7740 u32 addr0_high, addr0_low, addr1_high, addr1_low;
58712ef9 7741
986e0aeb
MC
7742 addr0_high = tr32(MAC_ADDR_0_HIGH);
7743 addr0_low = tr32(MAC_ADDR_0_LOW);
7744 addr1_high = tr32(MAC_ADDR_1_HIGH);
7745 addr1_low = tr32(MAC_ADDR_1_LOW);
7746
7747 /* Skip MAC addr 1 if ASF is using it. */
7748 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
7749 !(addr1_high == 0 && addr1_low == 0))
7750 skip_mac_1 = 1;
58712ef9 7751 }
986e0aeb
MC
7752 spin_lock_bh(&tp->lock);
7753 __tg3_set_mac_addr(tp, skip_mac_1);
7754 spin_unlock_bh(&tp->lock);
1da177e4 7755
b9ec6c1b 7756 return err;
1da177e4
LT
7757}
7758
7759/* tp->lock is held. */
7760static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
7761 dma_addr_t mapping, u32 maxlen_flags,
7762 u32 nic_addr)
7763{
7764 tg3_write_mem(tp,
7765 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
7766 ((u64) mapping >> 32));
7767 tg3_write_mem(tp,
7768 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
7769 ((u64) mapping & 0xffffffff));
7770 tg3_write_mem(tp,
7771 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
7772 maxlen_flags);
7773
7774 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
7775 tg3_write_mem(tp,
7776 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
7777 nic_addr);
7778}
7779
7780static void __tg3_set_rx_mode(struct net_device *);
d244c892 7781static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
15f9850d 7782{
b6080e12
MC
7783 int i;
7784
19cfaecc 7785 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) {
b6080e12
MC
7786 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
7787 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
7788 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
b6080e12
MC
7789 } else {
7790 tw32(HOSTCC_TXCOL_TICKS, 0);
7791 tw32(HOSTCC_TXMAX_FRAMES, 0);
7792 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
19cfaecc 7793 }
b6080e12 7794
20d7375c 7795 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
19cfaecc
MC
7796 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
7797 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
7798 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
7799 } else {
b6080e12
MC
7800 tw32(HOSTCC_RXCOL_TICKS, 0);
7801 tw32(HOSTCC_RXMAX_FRAMES, 0);
7802 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
15f9850d 7803 }
b6080e12 7804
15f9850d
DM
7805 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
7806 u32 val = ec->stats_block_coalesce_usecs;
7807
b6080e12
MC
7808 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
7809 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
7810
15f9850d
DM
7811 if (!netif_carrier_ok(tp->dev))
7812 val = 0;
7813
7814 tw32(HOSTCC_STAT_COAL_TICKS, val);
7815 }
b6080e12
MC
7816
7817 for (i = 0; i < tp->irq_cnt - 1; i++) {
7818 u32 reg;
7819
7820 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
7821 tw32(reg, ec->rx_coalesce_usecs);
b6080e12
MC
7822 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
7823 tw32(reg, ec->rx_max_coalesced_frames);
b6080e12
MC
7824 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
7825 tw32(reg, ec->rx_max_coalesced_frames_irq);
19cfaecc
MC
7826
7827 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
7828 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
7829 tw32(reg, ec->tx_coalesce_usecs);
7830 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
7831 tw32(reg, ec->tx_max_coalesced_frames);
7832 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
7833 tw32(reg, ec->tx_max_coalesced_frames_irq);
7834 }
b6080e12
MC
7835 }
7836
7837 for (; i < tp->irq_max - 1; i++) {
7838 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
b6080e12 7839 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
b6080e12 7840 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
19cfaecc
MC
7841
7842 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
7843 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
7844 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
7845 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
7846 }
b6080e12 7847 }
15f9850d 7848}
1da177e4 7849
2d31ecaf
MC
7850/* tp->lock is held. */
7851static void tg3_rings_reset(struct tg3 *tp)
7852{
7853 int i;
f77a6a8e 7854 u32 stblk, txrcb, rxrcb, limit;
2d31ecaf
MC
7855 struct tg3_napi *tnapi = &tp->napi[0];
7856
7857 /* Disable all transmit rings but the first. */
7858 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
7859 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
0a58d668 7860 else if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
3d37728b 7861 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
b703df6f
MC
7862 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
7863 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
2d31ecaf
MC
7864 else
7865 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7866
7867 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7868 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
7869 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
7870 BDINFO_FLAGS_DISABLED);
7871
7872
7873 /* Disable all receive return rings but the first. */
0a58d668 7874 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
f6eb9b1f
MC
7875 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
7876 else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
2d31ecaf 7877 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
b703df6f
MC
7878 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
7879 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
2d31ecaf
MC
7880 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
7881 else
7882 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7883
7884 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7885 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
7886 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
7887 BDINFO_FLAGS_DISABLED);
7888
7889 /* Disable interrupts */
7890 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
7891
7892 /* Zero mailbox registers. */
f77a6a8e 7893 if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
6fd45cb8 7894 for (i = 1; i < tp->irq_max; i++) {
f77a6a8e
MC
7895 tp->napi[i].tx_prod = 0;
7896 tp->napi[i].tx_cons = 0;
c2353a32
MC
7897 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
7898 tw32_mailbox(tp->napi[i].prodmbox, 0);
f77a6a8e
MC
7899 tw32_rx_mbox(tp->napi[i].consmbox, 0);
7900 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
7901 }
c2353a32
MC
7902 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))
7903 tw32_mailbox(tp->napi[0].prodmbox, 0);
f77a6a8e
MC
7904 } else {
7905 tp->napi[0].tx_prod = 0;
7906 tp->napi[0].tx_cons = 0;
7907 tw32_mailbox(tp->napi[0].prodmbox, 0);
7908 tw32_rx_mbox(tp->napi[0].consmbox, 0);
7909 }
2d31ecaf
MC
7910
7911 /* Make sure the NIC-based send BD rings are disabled. */
7912 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
7913 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
7914 for (i = 0; i < 16; i++)
7915 tw32_tx_mbox(mbox + i * 8, 0);
7916 }
7917
7918 txrcb = NIC_SRAM_SEND_RCB;
7919 rxrcb = NIC_SRAM_RCV_RET_RCB;
7920
7921 /* Clear status block in ram. */
7922 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7923
7924 /* Set status block DMA address */
7925 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
7926 ((u64) tnapi->status_mapping >> 32));
7927 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
7928 ((u64) tnapi->status_mapping & 0xffffffff));
7929
f77a6a8e
MC
7930 if (tnapi->tx_ring) {
7931 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7932 (TG3_TX_RING_SIZE <<
7933 BDINFO_FLAGS_MAXLEN_SHIFT),
7934 NIC_SRAM_TX_BUFFER_DESC);
7935 txrcb += TG3_BDINFO_SIZE;
7936 }
7937
7938 if (tnapi->rx_rcb) {
7939 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2
MC
7940 (tp->rx_ret_ring_mask + 1) <<
7941 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
f77a6a8e
MC
7942 rxrcb += TG3_BDINFO_SIZE;
7943 }
7944
7945 stblk = HOSTCC_STATBLCK_RING1;
2d31ecaf 7946
f77a6a8e
MC
7947 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
7948 u64 mapping = (u64)tnapi->status_mapping;
7949 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
7950 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
7951
7952 /* Clear status block in ram. */
7953 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7954
19cfaecc
MC
7955 if (tnapi->tx_ring) {
7956 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7957 (TG3_TX_RING_SIZE <<
7958 BDINFO_FLAGS_MAXLEN_SHIFT),
7959 NIC_SRAM_TX_BUFFER_DESC);
7960 txrcb += TG3_BDINFO_SIZE;
7961 }
f77a6a8e
MC
7962
7963 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2 7964 ((tp->rx_ret_ring_mask + 1) <<
f77a6a8e
MC
7965 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
7966
7967 stblk += 8;
f77a6a8e
MC
7968 rxrcb += TG3_BDINFO_SIZE;
7969 }
2d31ecaf
MC
7970}
7971
eb07a940
MC
7972static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
7973{
7974 u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
7975
7976 if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS) ||
7977 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
7978 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
7979 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
7980 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
7981 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
7982 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
7983 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
7984 else
7985 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
7986
7987 nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
7988 host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
7989
7990 val = min(nic_rep_thresh, host_rep_thresh);
7991 tw32(RCVBDI_STD_THRESH, val);
7992
7993 if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS)
7994 tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
7995
7996 if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ||
7997 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
7998 return;
7999
8000 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
8001 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
8002 else
8003 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5717;
8004
8005 host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
8006
8007 val = min(bdcache_maxcnt / 2, host_rep_thresh);
8008 tw32(RCVBDI_JUMBO_THRESH, val);
8009
8010 if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS)
8011 tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
8012}
8013
1da177e4 8014/* tp->lock is held. */
8e7a22e3 8015static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
1da177e4
LT
8016{
8017 u32 val, rdmac_mode;
8018 int i, err, limit;
8fea32b9 8019 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
1da177e4
LT
8020
8021 tg3_disable_ints(tp);
8022
8023 tg3_stop_fw(tp);
8024
8025 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
8026
859a5887 8027 if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)
e6de8ad1 8028 tg3_abort_hw(tp, 1);
1da177e4 8029
699c0193
MC
8030 /* Enable MAC control of LPI */
8031 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
8032 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
8033 TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
8034 TG3_CPMU_EEE_LNKIDL_UART_IDL);
8035
8036 tw32_f(TG3_CPMU_EEE_CTRL,
8037 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
8038
a386b901
MC
8039 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
8040 TG3_CPMU_EEEMD_LPI_IN_TX |
8041 TG3_CPMU_EEEMD_LPI_IN_RX |
8042 TG3_CPMU_EEEMD_EEE_ENABLE;
8043
8044 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8045 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
8046
8047 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
8048 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
8049
8050 tw32_f(TG3_CPMU_EEE_MODE, val);
8051
8052 tw32_f(TG3_CPMU_EEE_DBTMR1,
8053 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
8054 TG3_CPMU_DBTMR1_LNKIDLE_2047US);
8055
8056 tw32_f(TG3_CPMU_EEE_DBTMR2,
d7f2ab20 8057 TG3_CPMU_DBTMR2_APE_TX_2047US |
a386b901 8058 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
699c0193
MC
8059 }
8060
603f1173 8061 if (reset_phy)
d4d2c558
MC
8062 tg3_phy_reset(tp);
8063
1da177e4
LT
8064 err = tg3_chip_reset(tp);
8065 if (err)
8066 return err;
8067
8068 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
8069
bcb37f6c 8070 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
d30cdd28
MC
8071 val = tr32(TG3_CPMU_CTRL);
8072 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
8073 tw32(TG3_CPMU_CTRL, val);
9acb961e
MC
8074
8075 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8076 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8077 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8078 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
8079
8080 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
8081 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
8082 val |= CPMU_LNK_AWARE_MACCLK_6_25;
8083 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
8084
8085 val = tr32(TG3_CPMU_HST_ACC);
8086 val &= ~CPMU_HST_ACC_MACCLK_MASK;
8087 val |= CPMU_HST_ACC_MACCLK_6_25;
8088 tw32(TG3_CPMU_HST_ACC, val);
d30cdd28
MC
8089 }
8090
33466d93
MC
8091 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
8092 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
8093 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
8094 PCIE_PWR_MGMT_L1_THRESH_4MS;
8095 tw32(PCIE_PWR_MGMT_THRESH, val);
521e6b90
MC
8096
8097 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
8098 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
8099
8100 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
33466d93 8101
f40386c8
MC
8102 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
8103 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
255ca311
MC
8104 }
8105
614b0590
MC
8106 if (tp->tg3_flags3 & TG3_FLG3_L1PLLPD_EN) {
8107 u32 grc_mode = tr32(GRC_MODE);
8108
8109 /* Access the lower 1K of PL PCIE block registers. */
8110 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8111 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
8112
8113 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
8114 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
8115 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
8116
8117 tw32(GRC_MODE, grc_mode);
8118 }
8119
5093eedc
MC
8120 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
8121 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
8122 u32 grc_mode = tr32(GRC_MODE);
cea46462 8123
5093eedc
MC
8124 /* Access the lower 1K of PL PCIE block registers. */
8125 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8126 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
cea46462 8127
5093eedc
MC
8128 val = tr32(TG3_PCIE_TLDLPL_PORT +
8129 TG3_PCIE_PL_LO_PHYCTL5);
8130 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
8131 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
cea46462 8132
5093eedc
MC
8133 tw32(GRC_MODE, grc_mode);
8134 }
a977dbe8
MC
8135
8136 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8137 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8138 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8139 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
cea46462
MC
8140 }
8141
1da177e4
LT
8142 /* This works around an issue with Athlon chipsets on
8143 * B3 tigon3 silicon. This bit has no effect on any
8144 * other revision. But do not set this on PCI Express
795d01c5 8145 * chips and don't even touch the clocks if the CPMU is present.
1da177e4 8146 */
795d01c5
MC
8147 if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
8148 if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
8149 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
8150 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
8151 }
1da177e4
LT
8152
8153 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
8154 (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
8155 val = tr32(TG3PCI_PCISTATE);
8156 val |= PCISTATE_RETRY_SAME_DMA;
8157 tw32(TG3PCI_PCISTATE, val);
8158 }
8159
0d3031d9
MC
8160 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
8161 /* Allow reads and writes to the
8162 * APE register and memory space.
8163 */
8164 val = tr32(TG3PCI_PCISTATE);
8165 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
8166 PCISTATE_ALLOW_APE_SHMEM_WR |
8167 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
8168 tw32(TG3PCI_PCISTATE, val);
8169 }
8170
1da177e4
LT
8171 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
8172 /* Enable some hw fixes. */
8173 val = tr32(TG3PCI_MSI_DATA);
8174 val |= (1 << 26) | (1 << 28) | (1 << 29);
8175 tw32(TG3PCI_MSI_DATA, val);
8176 }
8177
8178 /* Descriptor ring init may make accesses to the
8179 * NIC SRAM area to setup the TX descriptors, so we
8180 * can only do this after the hardware has been
8181 * successfully reset.
8182 */
32d8c572
MC
8183 err = tg3_init_rings(tp);
8184 if (err)
8185 return err;
1da177e4 8186
1407deb1 8187 if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS) {
cbf9ca6c
MC
8188 val = tr32(TG3PCI_DMA_RW_CTRL) &
8189 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
1a319025
MC
8190 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
8191 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
cbf9ca6c
MC
8192 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
8193 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
8194 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
d30cdd28
MC
8195 /* This value is determined during the probe time DMA
8196 * engine test, tg3_test_dma.
8197 */
8198 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
8199 }
1da177e4
LT
8200
8201 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
8202 GRC_MODE_4X_NIC_SEND_RINGS |
8203 GRC_MODE_NO_TX_PHDR_CSUM |
8204 GRC_MODE_NO_RX_PHDR_CSUM);
8205 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
d2d746f8
MC
8206
8207 /* Pseudo-header checksum is done by hardware logic and not
8208 * the offload processers, so make the chip do the pseudo-
8209 * header checksums on receive. For transmit it is more
8210 * convenient to do the pseudo-header checksum in software
8211 * as Linux does that on transmit for us in all cases.
8212 */
8213 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
1da177e4
LT
8214
8215 tw32(GRC_MODE,
8216 tp->grc_mode |
8217 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
8218
8219 /* Setup the timer prescalar register. Clock is always 66Mhz. */
8220 val = tr32(GRC_MISC_CFG);
8221 val &= ~0xff;
8222 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
8223 tw32(GRC_MISC_CFG, val);
8224
8225 /* Initialize MBUF/DESC pool. */
cbf46853 8226 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
1da177e4
LT
8227 /* Do nothing. */
8228 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
8229 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
8230 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
8231 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
8232 else
8233 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
8234 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
8235 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
859a5887 8236 } else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
1da177e4
LT
8237 int fw_len;
8238
077f849d 8239 fw_len = tp->fw_len;
1da177e4
LT
8240 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
8241 tw32(BUFMGR_MB_POOL_ADDR,
8242 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
8243 tw32(BUFMGR_MB_POOL_SIZE,
8244 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
8245 }
1da177e4 8246
0f893dc6 8247 if (tp->dev->mtu <= ETH_DATA_LEN) {
1da177e4
LT
8248 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8249 tp->bufmgr_config.mbuf_read_dma_low_water);
8250 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8251 tp->bufmgr_config.mbuf_mac_rx_low_water);
8252 tw32(BUFMGR_MB_HIGH_WATER,
8253 tp->bufmgr_config.mbuf_high_water);
8254 } else {
8255 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8256 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
8257 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8258 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
8259 tw32(BUFMGR_MB_HIGH_WATER,
8260 tp->bufmgr_config.mbuf_high_water_jumbo);
8261 }
8262 tw32(BUFMGR_DMA_LOW_WATER,
8263 tp->bufmgr_config.dma_low_water);
8264 tw32(BUFMGR_DMA_HIGH_WATER,
8265 tp->bufmgr_config.dma_high_water);
8266
d309a46e
MC
8267 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
8268 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8269 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
4d958473
MC
8270 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8271 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
8272 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
8273 val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
d309a46e 8274 tw32(BUFMGR_MODE, val);
1da177e4
LT
8275 for (i = 0; i < 2000; i++) {
8276 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
8277 break;
8278 udelay(10);
8279 }
8280 if (i >= 2000) {
05dbe005 8281 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
1da177e4
LT
8282 return -ENODEV;
8283 }
8284
eb07a940
MC
8285 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
8286 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
b5d3772c 8287
eb07a940 8288 tg3_setup_rxbd_thresholds(tp);
1da177e4
LT
8289
8290 /* Initialize TG3_BDINFO's at:
8291 * RCVDBDI_STD_BD: standard eth size rx ring
8292 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
8293 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
8294 *
8295 * like so:
8296 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
8297 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
8298 * ring attribute flags
8299 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
8300 *
8301 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
8302 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
8303 *
8304 * The size of each ring is fixed in the firmware, but the location is
8305 * configurable.
8306 */
8307 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8308 ((u64) tpr->rx_std_mapping >> 32));
1da177e4 8309 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8310 ((u64) tpr->rx_std_mapping & 0xffffffff));
0a58d668 8311 if (!(tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
87668d35
MC
8312 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
8313 NIC_SRAM_RX_BUFFER_DESC);
1da177e4 8314
fdb72b38
MC
8315 /* Disable the mini ring */
8316 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
1da177e4
LT
8317 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
8318 BDINFO_FLAGS_DISABLED);
8319
fdb72b38
MC
8320 /* Program the jumbo buffer descriptor ring control
8321 * blocks on those devices that have them.
8322 */
bb18bb94 8323 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
4d163b75
MC
8324 ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
8325 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))) {
1da177e4 8326
0f893dc6 8327 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
1da177e4 8328 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8329 ((u64) tpr->rx_jmb_mapping >> 32));
1da177e4 8330 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8331 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
de9f5230
MC
8332 val = TG3_RX_JMB_RING_SIZE(tp) <<
8333 BDINFO_FLAGS_MAXLEN_SHIFT;
1da177e4 8334 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
de9f5230 8335 val | BDINFO_FLAGS_USE_EXT_RECV);
a50d0796
MC
8336 if (!(tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) ||
8337 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
87668d35
MC
8338 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
8339 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
1da177e4
LT
8340 } else {
8341 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
8342 BDINFO_FLAGS_DISABLED);
8343 }
8344
1407deb1 8345 if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS) {
7cb32cf2 8346 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
de9f5230 8347 val = TG3_RX_STD_MAX_SIZE_5700;
7cb32cf2 8348 else
de9f5230 8349 val = TG3_RX_STD_MAX_SIZE_5717;
7cb32cf2
MC
8350 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
8351 val |= (TG3_RX_STD_DMA_SZ << 2);
8352 } else
04380d40 8353 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38 8354 } else
de9f5230 8355 val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38
MC
8356
8357 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
1da177e4 8358
411da640 8359 tpr->rx_std_prod_idx = tp->rx_pending;
66711e66 8360 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
1da177e4 8361
411da640 8362 tpr->rx_jmb_prod_idx = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
21f581a5 8363 tp->rx_jumbo_pending : 0;
66711e66 8364 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
1da177e4 8365
2d31ecaf
MC
8366 tg3_rings_reset(tp);
8367
1da177e4 8368 /* Initialize MAC address and backoff seed. */
986e0aeb 8369 __tg3_set_mac_addr(tp, 0);
1da177e4
LT
8370
8371 /* MTU + ethernet header + FCS + optional VLAN tag */
f7b493e0
MC
8372 tw32(MAC_RX_MTU_SIZE,
8373 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
1da177e4
LT
8374
8375 /* The slot time is changed by tg3_setup_phy if we
8376 * run at gigabit with half duplex.
8377 */
f2096f94
MC
8378 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
8379 (6 << TX_LENGTHS_IPG_SHIFT) |
8380 (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
8381
8382 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8383 val |= tr32(MAC_TX_LENGTHS) &
8384 (TX_LENGTHS_JMB_FRM_LEN_MSK |
8385 TX_LENGTHS_CNT_DWN_VAL_MSK);
8386
8387 tw32(MAC_TX_LENGTHS, val);
1da177e4
LT
8388
8389 /* Receive rules. */
8390 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
8391 tw32(RCVLPC_CONFIG, 0x0181);
8392
8393 /* Calculate RDMAC_MODE setting early, we need it to determine
8394 * the RCVLPC_STATE_ENABLE mask.
8395 */
8396 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
8397 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
8398 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
8399 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
8400 RDMAC_MODE_LNGREAD_ENAB);
85e94ced 8401
deabaac8 8402 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
0339e4e3
MC
8403 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
8404
57e6983c 8405 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0
MC
8406 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8407 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
d30cdd28
MC
8408 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
8409 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
8410 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
8411
c5908939
MC
8412 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8413 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
1da177e4 8414 if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
c13e3713 8415 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
8416 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
8417 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
8418 !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
8419 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8420 }
8421 }
8422
85e94ced
MC
8423 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
8424 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8425
1da177e4 8426 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
027455ad
MC
8427 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
8428
e849cdc3
MC
8429 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
8430 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
027455ad
MC
8431 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
8432 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
1da177e4 8433
f2096f94
MC
8434 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8435 rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
8436
41a8a7ee
MC
8437 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
8438 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
8439 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8440 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
1407deb1 8441 (tp->tg3_flags3 & TG3_FLG3_57765_PLUS)) {
41a8a7ee 8442 val = tr32(TG3_RDMA_RSRVCTRL_REG);
d78b59f5
MC
8443 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8444 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
b4495ed8
MC
8445 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
8446 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
8447 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
8448 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
8449 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
8450 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
b75cc0e4 8451 }
41a8a7ee
MC
8452 tw32(TG3_RDMA_RSRVCTRL_REG,
8453 val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
8454 }
8455
d78b59f5
MC
8456 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8457 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
d309a46e
MC
8458 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
8459 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
8460 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
8461 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
8462 }
8463
1da177e4 8464 /* Receive/send statistics. */
1661394e
MC
8465 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
8466 val = tr32(RCVLPC_STATS_ENABLE);
8467 val &= ~RCVLPC_STATSENAB_DACK_FIX;
8468 tw32(RCVLPC_STATS_ENABLE, val);
8469 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
8470 (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
1da177e4
LT
8471 val = tr32(RCVLPC_STATS_ENABLE);
8472 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
8473 tw32(RCVLPC_STATS_ENABLE, val);
8474 } else {
8475 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
8476 }
8477 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
8478 tw32(SNDDATAI_STATSENAB, 0xffffff);
8479 tw32(SNDDATAI_STATSCTRL,
8480 (SNDDATAI_SCTRL_ENABLE |
8481 SNDDATAI_SCTRL_FASTUPD));
8482
8483 /* Setup host coalescing engine. */
8484 tw32(HOSTCC_MODE, 0);
8485 for (i = 0; i < 2000; i++) {
8486 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
8487 break;
8488 udelay(10);
8489 }
8490
d244c892 8491 __tg3_set_coalesce(tp, &tp->coal);
1da177e4 8492
1da177e4
LT
8493 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
8494 /* Status/statistics block address. See tg3_timer,
8495 * the tg3_periodic_fetch_stats call there, and
8496 * tg3_get_stats to see how this works for 5705/5750 chips.
8497 */
1da177e4
LT
8498 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8499 ((u64) tp->stats_mapping >> 32));
8500 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8501 ((u64) tp->stats_mapping & 0xffffffff));
8502 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
2d31ecaf 8503
1da177e4 8504 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
2d31ecaf
MC
8505
8506 /* Clear statistics and status block memory areas */
8507 for (i = NIC_SRAM_STATS_BLK;
8508 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
8509 i += sizeof(u32)) {
8510 tg3_write_mem(tp, i, 0);
8511 udelay(40);
8512 }
1da177e4
LT
8513 }
8514
8515 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
8516
8517 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
8518 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
8519 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
8520 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
8521
f07e9af3
MC
8522 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
8523 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c94e3941
MC
8524 /* reset to prevent losing 1st rx packet intermittently */
8525 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8526 udelay(10);
8527 }
8528
3bda1258 8529 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
d2394e6b 8530 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
3bda1258
MC
8531 else
8532 tp->mac_mode = 0;
8533 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
1da177e4 8534 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
e8f3f6ca 8535 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
f07e9af3 8536 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
e8f3f6ca
MC
8537 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
8538 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
1da177e4
LT
8539 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
8540 udelay(40);
8541
314fba34 8542 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
9d26e213 8543 * If TG3_FLG2_IS_NIC is zero, we should read the
314fba34
MC
8544 * register to preserve the GPIO settings for LOMs. The GPIOs,
8545 * whether used as inputs or outputs, are set by boot code after
8546 * reset.
8547 */
9d26e213 8548 if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
314fba34
MC
8549 u32 gpio_mask;
8550
9d26e213
MC
8551 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
8552 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
8553 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
3e7d83bc
MC
8554
8555 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
8556 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
8557 GRC_LCLCTRL_GPIO_OUTPUT3;
8558
af36e6b6
MC
8559 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
8560 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
8561
aaf84465 8562 tp->grc_local_ctrl &= ~gpio_mask;
314fba34
MC
8563 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
8564
8565 /* GPIO1 must be driven high for eeprom write protect */
9d26e213
MC
8566 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
8567 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
8568 GRC_LCLCTRL_GPIO_OUTPUT1);
314fba34 8569 }
1da177e4
LT
8570 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8571 udelay(100);
8572
0583d521
MC
8573 if ((tp->tg3_flags2 & TG3_FLG2_USING_MSIX) &&
8574 tp->irq_cnt > 1) {
baf8a94a
MC
8575 val = tr32(MSGINT_MODE);
8576 val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
8577 tw32(MSGINT_MODE, val);
8578 }
8579
1da177e4
LT
8580 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
8581 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
8582 udelay(40);
8583 }
8584
8585 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
8586 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
8587 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
8588 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
8589 WDMAC_MODE_LNGREAD_ENAB);
8590
c5908939
MC
8591 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8592 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
29ea095f 8593 if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
1da177e4
LT
8594 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
8595 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
8596 /* nothing */
8597 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
c5908939 8598 !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
1da177e4
LT
8599 val |= WDMAC_MODE_RX_ACCEL;
8600 }
8601 }
8602
d9ab5ad1 8603 /* Enable host coalescing bug fix */
321d32a0 8604 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
f51f3562 8605 val |= WDMAC_MODE_STATUS_TAG_FIX;
d9ab5ad1 8606
788a035e
MC
8607 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
8608 val |= WDMAC_MODE_BURST_ALL_DATA;
8609
1da177e4
LT
8610 tw32_f(WDMAC_MODE, val);
8611 udelay(40);
8612
9974a356
MC
8613 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
8614 u16 pcix_cmd;
8615
8616 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8617 &pcix_cmd);
1da177e4 8618 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
9974a356
MC
8619 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
8620 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8621 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
9974a356
MC
8622 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
8623 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8624 }
9974a356
MC
8625 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8626 pcix_cmd);
1da177e4
LT
8627 }
8628
8629 tw32_f(RDMAC_MODE, rdmac_mode);
8630 udelay(40);
8631
8632 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
8633 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
8634 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
9936bcf6
MC
8635
8636 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
8637 tw32(SNDDATAC_MODE,
8638 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
8639 else
8640 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
8641
1da177e4
LT
8642 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
8643 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
7cb32cf2 8644 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
de9f5230 8645 if (tp->tg3_flags3 & TG3_FLG3_LRG_PROD_RING_CAP)
7cb32cf2
MC
8646 val |= RCVDBDI_MODE_LRG_RING_SZ;
8647 tw32(RCVDBDI_MODE, val);
1da177e4 8648 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
1da177e4
LT
8649 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
8650 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
baf8a94a 8651 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
19cfaecc 8652 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
baf8a94a
MC
8653 val |= SNDBDI_MODE_MULTI_TXQ_EN;
8654 tw32(SNDBDI_MODE, val);
1da177e4
LT
8655 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
8656
8657 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
8658 err = tg3_load_5701_a0_firmware_fix(tp);
8659 if (err)
8660 return err;
8661 }
8662
1da177e4
LT
8663 if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
8664 err = tg3_load_tso_firmware(tp);
8665 if (err)
8666 return err;
8667 }
1da177e4
LT
8668
8669 tp->tx_mode = TX_MODE_ENABLE;
f2096f94 8670
b1d05210
MC
8671 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
8672 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
8673 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
f2096f94
MC
8674
8675 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
8676 val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
8677 tp->tx_mode &= ~val;
8678 tp->tx_mode |= tr32(MAC_TX_MODE) & val;
8679 }
8680
1da177e4
LT
8681 tw32_f(MAC_TX_MODE, tp->tx_mode);
8682 udelay(100);
8683
baf8a94a
MC
8684 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
8685 u32 reg = MAC_RSS_INDIR_TBL_0;
8686 u8 *ent = (u8 *)&val;
8687
8688 /* Setup the indirection table */
8689 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
8690 int idx = i % sizeof(val);
8691
5efeeea1 8692 ent[idx] = i % (tp->irq_cnt - 1);
baf8a94a
MC
8693 if (idx == sizeof(val) - 1) {
8694 tw32(reg, val);
8695 reg += 4;
8696 }
8697 }
8698
8699 /* Setup the "secret" hash key. */
8700 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
8701 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
8702 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
8703 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
8704 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
8705 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
8706 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
8707 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
8708 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
8709 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
8710 }
8711
1da177e4 8712 tp->rx_mode = RX_MODE_ENABLE;
321d32a0 8713 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
af36e6b6
MC
8714 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
8715
baf8a94a
MC
8716 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
8717 tp->rx_mode |= RX_MODE_RSS_ENABLE |
8718 RX_MODE_RSS_ITBL_HASH_BITS_7 |
8719 RX_MODE_RSS_IPV6_HASH_EN |
8720 RX_MODE_RSS_TCP_IPV6_HASH_EN |
8721 RX_MODE_RSS_IPV4_HASH_EN |
8722 RX_MODE_RSS_TCP_IPV4_HASH_EN;
8723
1da177e4
LT
8724 tw32_f(MAC_RX_MODE, tp->rx_mode);
8725 udelay(10);
8726
1da177e4
LT
8727 tw32(MAC_LED_CTRL, tp->led_ctrl);
8728
8729 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
f07e9af3 8730 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4
LT
8731 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8732 udelay(10);
8733 }
8734 tw32_f(MAC_RX_MODE, tp->rx_mode);
8735 udelay(10);
8736
f07e9af3 8737 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4 8738 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
f07e9af3 8739 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
1da177e4
LT
8740 /* Set drive transmission level to 1.2V */
8741 /* only if the signal pre-emphasis bit is not set */
8742 val = tr32(MAC_SERDES_CFG);
8743 val &= 0xfffff000;
8744 val |= 0x880;
8745 tw32(MAC_SERDES_CFG, val);
8746 }
8747 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
8748 tw32(MAC_SERDES_CFG, 0x616000);
8749 }
8750
8751 /* Prevent chip from dropping frames when flow control
8752 * is enabled.
8753 */
666bc831
MC
8754 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8755 val = 1;
8756 else
8757 val = 2;
8758 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
1da177e4
LT
8759
8760 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
f07e9af3 8761 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
1da177e4
LT
8762 /* Use hardware link auto-negotiation */
8763 tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
8764 }
8765
f07e9af3 8766 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
d4d2c558
MC
8767 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
8768 u32 tmp;
8769
8770 tmp = tr32(SERDES_RX_CTRL);
8771 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
8772 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
8773 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
8774 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8775 }
8776
dd477003 8777 if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
80096068
MC
8778 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
8779 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
8780 tp->link_config.speed = tp->link_config.orig_speed;
8781 tp->link_config.duplex = tp->link_config.orig_duplex;
8782 tp->link_config.autoneg = tp->link_config.orig_autoneg;
8783 }
1da177e4 8784
dd477003
MC
8785 err = tg3_setup_phy(tp, 0);
8786 if (err)
8787 return err;
1da177e4 8788
f07e9af3
MC
8789 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
8790 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
dd477003
MC
8791 u32 tmp;
8792
8793 /* Clear CRC stats. */
8794 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
8795 tg3_writephy(tp, MII_TG3_TEST1,
8796 tmp | MII_TG3_TEST1_CRC_EN);
f08aa1a8 8797 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
dd477003 8798 }
1da177e4
LT
8799 }
8800 }
8801
8802 __tg3_set_rx_mode(tp->dev);
8803
8804 /* Initialize receive rules. */
8805 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
8806 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
8807 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
8808 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
8809
4cf78e4f 8810 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
a4e2b347 8811 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
1da177e4
LT
8812 limit = 8;
8813 else
8814 limit = 16;
8815 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
8816 limit -= 4;
8817 switch (limit) {
8818 case 16:
8819 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
8820 case 15:
8821 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
8822 case 14:
8823 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
8824 case 13:
8825 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
8826 case 12:
8827 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
8828 case 11:
8829 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
8830 case 10:
8831 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
8832 case 9:
8833 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
8834 case 8:
8835 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
8836 case 7:
8837 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
8838 case 6:
8839 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
8840 case 5:
8841 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
8842 case 4:
8843 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
8844 case 3:
8845 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
8846 case 2:
8847 case 1:
8848
8849 default:
8850 break;
855e1111 8851 }
1da177e4 8852
9ce768ea
MC
8853 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
8854 /* Write our heartbeat update interval to APE. */
8855 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
8856 APE_HOST_HEARTBEAT_INT_DISABLE);
0d3031d9 8857
1da177e4
LT
8858 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
8859
1da177e4
LT
8860 return 0;
8861}
8862
8863/* Called at device open time to get the chip ready for
8864 * packet processing. Invoked with tp->lock held.
8865 */
8e7a22e3 8866static int tg3_init_hw(struct tg3 *tp, int reset_phy)
1da177e4 8867{
1da177e4
LT
8868 tg3_switch_clocks(tp);
8869
8870 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
8871
2f751b67 8872 return tg3_reset_hw(tp, reset_phy);
1da177e4
LT
8873}
8874
8875#define TG3_STAT_ADD32(PSTAT, REG) \
8876do { u32 __val = tr32(REG); \
8877 (PSTAT)->low += __val; \
8878 if ((PSTAT)->low < __val) \
8879 (PSTAT)->high += 1; \
8880} while (0)
8881
8882static void tg3_periodic_fetch_stats(struct tg3 *tp)
8883{
8884 struct tg3_hw_stats *sp = tp->hw_stats;
8885
8886 if (!netif_carrier_ok(tp->dev))
8887 return;
8888
8889 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
8890 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
8891 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
8892 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
8893 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
8894 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
8895 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
8896 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
8897 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
8898 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
8899 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
8900 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
8901 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
8902
8903 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
8904 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
8905 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
8906 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
8907 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
8908 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
8909 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
8910 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
8911 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
8912 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
8913 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
8914 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
8915 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
8916 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
463d305b
MC
8917
8918 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
4d958473
MC
8919 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717) {
8920 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
8921 } else {
8922 u32 val = tr32(HOSTCC_FLOW_ATTN);
8923 val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
8924 if (val) {
8925 tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
8926 sp->rx_discards.low += val;
8927 if (sp->rx_discards.low < val)
8928 sp->rx_discards.high += 1;
8929 }
8930 sp->mbuf_lwm_thresh_hit = sp->rx_discards;
8931 }
463d305b 8932 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
1da177e4
LT
8933}
8934
8935static void tg3_timer(unsigned long __opaque)
8936{
8937 struct tg3 *tp = (struct tg3 *) __opaque;
1da177e4 8938
f475f163
MC
8939 if (tp->irq_sync)
8940 goto restart_timer;
8941
f47c11ee 8942 spin_lock(&tp->lock);
1da177e4 8943
fac9b83e
DM
8944 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
8945 /* All of this garbage is because when using non-tagged
8946 * IRQ status the mailbox/status_block protocol the chip
8947 * uses with the cpu is race prone.
8948 */
898a56f8 8949 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
fac9b83e
DM
8950 tw32(GRC_LOCAL_CTRL,
8951 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
8952 } else {
8953 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 8954 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
fac9b83e 8955 }
1da177e4 8956
fac9b83e
DM
8957 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
8958 tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
f47c11ee 8959 spin_unlock(&tp->lock);
fac9b83e
DM
8960 schedule_work(&tp->reset_task);
8961 return;
8962 }
1da177e4
LT
8963 }
8964
1da177e4
LT
8965 /* This part only runs once per second. */
8966 if (!--tp->timer_counter) {
fac9b83e
DM
8967 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
8968 tg3_periodic_fetch_stats(tp);
8969
52b02d04
MC
8970 if (tp->setlpicnt && !--tp->setlpicnt) {
8971 u32 val = tr32(TG3_CPMU_EEE_MODE);
8972 tw32(TG3_CPMU_EEE_MODE,
8973 val | TG3_CPMU_EEEMD_LPI_ENABLE);
8974 }
8975
1da177e4
LT
8976 if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
8977 u32 mac_stat;
8978 int phy_event;
8979
8980 mac_stat = tr32(MAC_STATUS);
8981
8982 phy_event = 0;
f07e9af3 8983 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
1da177e4
LT
8984 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
8985 phy_event = 1;
8986 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
8987 phy_event = 1;
8988
8989 if (phy_event)
8990 tg3_setup_phy(tp, 0);
8991 } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
8992 u32 mac_stat = tr32(MAC_STATUS);
8993 int need_setup = 0;
8994
8995 if (netif_carrier_ok(tp->dev) &&
8996 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
8997 need_setup = 1;
8998 }
be98da6a 8999 if (!netif_carrier_ok(tp->dev) &&
1da177e4
LT
9000 (mac_stat & (MAC_STATUS_PCS_SYNCED |
9001 MAC_STATUS_SIGNAL_DET))) {
9002 need_setup = 1;
9003 }
9004 if (need_setup) {
3d3ebe74
MC
9005 if (!tp->serdes_counter) {
9006 tw32_f(MAC_MODE,
9007 (tp->mac_mode &
9008 ~MAC_MODE_PORT_MODE_MASK));
9009 udelay(40);
9010 tw32_f(MAC_MODE, tp->mac_mode);
9011 udelay(40);
9012 }
1da177e4
LT
9013 tg3_setup_phy(tp, 0);
9014 }
f07e9af3 9015 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
2138c002 9016 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
747e8f8b 9017 tg3_serdes_parallel_detect(tp);
57d8b880 9018 }
1da177e4
LT
9019
9020 tp->timer_counter = tp->timer_multiplier;
9021 }
9022
130b8e4d
MC
9023 /* Heartbeat is only sent once every 2 seconds.
9024 *
9025 * The heartbeat is to tell the ASF firmware that the host
9026 * driver is still alive. In the event that the OS crashes,
9027 * ASF needs to reset the hardware to free up the FIFO space
9028 * that may be filled with rx packets destined for the host.
9029 * If the FIFO is full, ASF will no longer function properly.
9030 *
9031 * Unintended resets have been reported on real time kernels
9032 * where the timer doesn't run on time. Netpoll will also have
9033 * same problem.
9034 *
9035 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
9036 * to check the ring condition when the heartbeat is expiring
9037 * before doing the reset. This will prevent most unintended
9038 * resets.
9039 */
1da177e4 9040 if (!--tp->asf_counter) {
bc7959b2
MC
9041 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
9042 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
7c5026aa
MC
9043 tg3_wait_for_event_ack(tp);
9044
bbadf503 9045 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
130b8e4d 9046 FWCMD_NICDRV_ALIVE3);
bbadf503 9047 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
c6cdf436
MC
9048 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
9049 TG3_FW_UPDATE_TIMEOUT_SEC);
4ba526ce
MC
9050
9051 tg3_generate_fw_event(tp);
1da177e4
LT
9052 }
9053 tp->asf_counter = tp->asf_multiplier;
9054 }
9055
f47c11ee 9056 spin_unlock(&tp->lock);
1da177e4 9057
f475f163 9058restart_timer:
1da177e4
LT
9059 tp->timer.expires = jiffies + tp->timer_offset;
9060 add_timer(&tp->timer);
9061}
9062
4f125f42 9063static int tg3_request_irq(struct tg3 *tp, int irq_num)
fcfa0a32 9064{
7d12e780 9065 irq_handler_t fn;
fcfa0a32 9066 unsigned long flags;
4f125f42
MC
9067 char *name;
9068 struct tg3_napi *tnapi = &tp->napi[irq_num];
9069
9070 if (tp->irq_cnt == 1)
9071 name = tp->dev->name;
9072 else {
9073 name = &tnapi->irq_lbl[0];
9074 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
9075 name[IFNAMSIZ-1] = 0;
9076 }
fcfa0a32 9077
679563f4 9078 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
fcfa0a32
MC
9079 fn = tg3_msi;
9080 if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
9081 fn = tg3_msi_1shot;
ab392d2d 9082 flags = 0;
fcfa0a32
MC
9083 } else {
9084 fn = tg3_interrupt;
9085 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
9086 fn = tg3_interrupt_tagged;
ab392d2d 9087 flags = IRQF_SHARED;
fcfa0a32 9088 }
4f125f42
MC
9089
9090 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
fcfa0a32
MC
9091}
9092
7938109f
MC
9093static int tg3_test_interrupt(struct tg3 *tp)
9094{
09943a18 9095 struct tg3_napi *tnapi = &tp->napi[0];
7938109f 9096 struct net_device *dev = tp->dev;
b16250e3 9097 int err, i, intr_ok = 0;
f6eb9b1f 9098 u32 val;
7938109f 9099
d4bc3927
MC
9100 if (!netif_running(dev))
9101 return -ENODEV;
9102
7938109f
MC
9103 tg3_disable_ints(tp);
9104
4f125f42 9105 free_irq(tnapi->irq_vec, tnapi);
7938109f 9106
f6eb9b1f
MC
9107 /*
9108 * Turn off MSI one shot mode. Otherwise this test has no
9109 * observable way to know whether the interrupt was delivered.
9110 */
1407deb1 9111 if ((tp->tg3_flags3 & TG3_FLG3_57765_PLUS) &&
f6eb9b1f
MC
9112 (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
9113 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
9114 tw32(MSGINT_MODE, val);
9115 }
9116
4f125f42 9117 err = request_irq(tnapi->irq_vec, tg3_test_isr,
09943a18 9118 IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
7938109f
MC
9119 if (err)
9120 return err;
9121
898a56f8 9122 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
7938109f
MC
9123 tg3_enable_ints(tp);
9124
9125 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 9126 tnapi->coal_now);
7938109f
MC
9127
9128 for (i = 0; i < 5; i++) {
b16250e3
MC
9129 u32 int_mbox, misc_host_ctrl;
9130
898a56f8 9131 int_mbox = tr32_mailbox(tnapi->int_mbox);
b16250e3
MC
9132 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
9133
9134 if ((int_mbox != 0) ||
9135 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
9136 intr_ok = 1;
7938109f 9137 break;
b16250e3
MC
9138 }
9139
7938109f
MC
9140 msleep(10);
9141 }
9142
9143 tg3_disable_ints(tp);
9144
4f125f42 9145 free_irq(tnapi->irq_vec, tnapi);
6aa20a22 9146
4f125f42 9147 err = tg3_request_irq(tp, 0);
7938109f
MC
9148
9149 if (err)
9150 return err;
9151
f6eb9b1f
MC
9152 if (intr_ok) {
9153 /* Reenable MSI one shot mode. */
1407deb1 9154 if ((tp->tg3_flags3 & TG3_FLG3_57765_PLUS) &&
f6eb9b1f
MC
9155 (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
9156 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
9157 tw32(MSGINT_MODE, val);
9158 }
7938109f 9159 return 0;
f6eb9b1f 9160 }
7938109f
MC
9161
9162 return -EIO;
9163}
9164
9165/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
9166 * successfully restored
9167 */
9168static int tg3_test_msi(struct tg3 *tp)
9169{
7938109f
MC
9170 int err;
9171 u16 pci_cmd;
9172
9173 if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
9174 return 0;
9175
9176 /* Turn off SERR reporting in case MSI terminates with Master
9177 * Abort.
9178 */
9179 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
9180 pci_write_config_word(tp->pdev, PCI_COMMAND,
9181 pci_cmd & ~PCI_COMMAND_SERR);
9182
9183 err = tg3_test_interrupt(tp);
9184
9185 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
9186
9187 if (!err)
9188 return 0;
9189
9190 /* other failures */
9191 if (err != -EIO)
9192 return err;
9193
9194 /* MSI test failed, go back to INTx mode */
5129c3a3
MC
9195 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
9196 "to INTx mode. Please report this failure to the PCI "
9197 "maintainer and include system chipset information\n");
7938109f 9198
4f125f42 9199 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
09943a18 9200
7938109f
MC
9201 pci_disable_msi(tp->pdev);
9202
9203 tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
dc8bf1b1 9204 tp->napi[0].irq_vec = tp->pdev->irq;
7938109f 9205
4f125f42 9206 err = tg3_request_irq(tp, 0);
7938109f
MC
9207 if (err)
9208 return err;
9209
9210 /* Need to reset the chip because the MSI cycle may have terminated
9211 * with Master Abort.
9212 */
f47c11ee 9213 tg3_full_lock(tp, 1);
7938109f 9214
944d980e 9215 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
8e7a22e3 9216 err = tg3_init_hw(tp, 1);
7938109f 9217
f47c11ee 9218 tg3_full_unlock(tp);
7938109f
MC
9219
9220 if (err)
4f125f42 9221 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
7938109f
MC
9222
9223 return err;
9224}
9225
9e9fd12d
MC
9226static int tg3_request_firmware(struct tg3 *tp)
9227{
9228 const __be32 *fw_data;
9229
9230 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
05dbe005
JP
9231 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
9232 tp->fw_needed);
9e9fd12d
MC
9233 return -ENOENT;
9234 }
9235
9236 fw_data = (void *)tp->fw->data;
9237
9238 /* Firmware blob starts with version numbers, followed by
9239 * start address and _full_ length including BSS sections
9240 * (which must be longer than the actual data, of course
9241 */
9242
9243 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
9244 if (tp->fw_len < (tp->fw->size - 12)) {
05dbe005
JP
9245 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
9246 tp->fw_len, tp->fw_needed);
9e9fd12d
MC
9247 release_firmware(tp->fw);
9248 tp->fw = NULL;
9249 return -EINVAL;
9250 }
9251
9252 /* We no longer need firmware; we have it. */
9253 tp->fw_needed = NULL;
9254 return 0;
9255}
9256
679563f4
MC
9257static bool tg3_enable_msix(struct tg3 *tp)
9258{
9259 int i, rc, cpus = num_online_cpus();
9260 struct msix_entry msix_ent[tp->irq_max];
9261
9262 if (cpus == 1)
9263 /* Just fallback to the simpler MSI mode. */
9264 return false;
9265
9266 /*
9267 * We want as many rx rings enabled as there are cpus.
9268 * The first MSIX vector only deals with link interrupts, etc,
9269 * so we add one to the number of vectors we are requesting.
9270 */
9271 tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
9272
9273 for (i = 0; i < tp->irq_max; i++) {
9274 msix_ent[i].entry = i;
9275 msix_ent[i].vector = 0;
9276 }
9277
9278 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
2430b031
MC
9279 if (rc < 0) {
9280 return false;
9281 } else if (rc != 0) {
679563f4
MC
9282 if (pci_enable_msix(tp->pdev, msix_ent, rc))
9283 return false;
05dbe005
JP
9284 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
9285 tp->irq_cnt, rc);
679563f4
MC
9286 tp->irq_cnt = rc;
9287 }
9288
9289 for (i = 0; i < tp->irq_max; i++)
9290 tp->napi[i].irq_vec = msix_ent[i].vector;
9291
2ddaad39
BH
9292 netif_set_real_num_tx_queues(tp->dev, 1);
9293 rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
9294 if (netif_set_real_num_rx_queues(tp->dev, rc)) {
9295 pci_disable_msix(tp->pdev);
9296 return false;
9297 }
b92b9040
MC
9298
9299 if (tp->irq_cnt > 1) {
2430b031 9300 tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
d78b59f5
MC
9301
9302 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
9303 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
b92b9040
MC
9304 tp->tg3_flags3 |= TG3_FLG3_ENABLE_TSS;
9305 netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
9306 }
9307 }
2430b031 9308
679563f4
MC
9309 return true;
9310}
9311
07b0173c
MC
9312static void tg3_ints_init(struct tg3 *tp)
9313{
679563f4
MC
9314 if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
9315 !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
07b0173c
MC
9316 /* All MSI supporting chips should support tagged
9317 * status. Assert that this is the case.
9318 */
5129c3a3
MC
9319 netdev_warn(tp->dev,
9320 "MSI without TAGGED_STATUS? Not using MSI\n");
679563f4 9321 goto defcfg;
07b0173c 9322 }
4f125f42 9323
679563f4
MC
9324 if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
9325 tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
9326 else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
9327 pci_enable_msi(tp->pdev) == 0)
9328 tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
9329
9330 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
9331 u32 msi_mode = tr32(MSGINT_MODE);
0583d521
MC
9332 if ((tp->tg3_flags2 & TG3_FLG2_USING_MSIX) &&
9333 tp->irq_cnt > 1)
baf8a94a 9334 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
679563f4
MC
9335 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
9336 }
9337defcfg:
9338 if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
9339 tp->irq_cnt = 1;
9340 tp->napi[0].irq_vec = tp->pdev->irq;
2ddaad39 9341 netif_set_real_num_tx_queues(tp->dev, 1);
85407885 9342 netif_set_real_num_rx_queues(tp->dev, 1);
679563f4 9343 }
07b0173c
MC
9344}
9345
9346static void tg3_ints_fini(struct tg3 *tp)
9347{
679563f4
MC
9348 if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
9349 pci_disable_msix(tp->pdev);
9350 else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
9351 pci_disable_msi(tp->pdev);
9352 tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
774ee752 9353 tp->tg3_flags3 &= ~(TG3_FLG3_ENABLE_RSS | TG3_FLG3_ENABLE_TSS);
07b0173c
MC
9354}
9355
1da177e4
LT
9356static int tg3_open(struct net_device *dev)
9357{
9358 struct tg3 *tp = netdev_priv(dev);
4f125f42 9359 int i, err;
1da177e4 9360
9e9fd12d
MC
9361 if (tp->fw_needed) {
9362 err = tg3_request_firmware(tp);
9363 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
9364 if (err)
9365 return err;
9366 } else if (err) {
05dbe005 9367 netdev_warn(tp->dev, "TSO capability disabled\n");
9e9fd12d
MC
9368 tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
9369 } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
05dbe005 9370 netdev_notice(tp->dev, "TSO capability restored\n");
9e9fd12d
MC
9371 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
9372 }
9373 }
9374
c49a1561
MC
9375 netif_carrier_off(tp->dev);
9376
c866b7ea 9377 err = tg3_power_up(tp);
2f751b67 9378 if (err)
bc1c7567 9379 return err;
2f751b67
MC
9380
9381 tg3_full_lock(tp, 0);
bc1c7567 9382
1da177e4
LT
9383 tg3_disable_ints(tp);
9384 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
9385
f47c11ee 9386 tg3_full_unlock(tp);
1da177e4 9387
679563f4
MC
9388 /*
9389 * Setup interrupts first so we know how
9390 * many NAPI resources to allocate
9391 */
9392 tg3_ints_init(tp);
9393
1da177e4
LT
9394 /* The placement of this call is tied
9395 * to the setup and use of Host TX descriptors.
9396 */
9397 err = tg3_alloc_consistent(tp);
9398 if (err)
679563f4 9399 goto err_out1;
88b06bc2 9400
66cfd1bd
MC
9401 tg3_napi_init(tp);
9402
fed97810 9403 tg3_napi_enable(tp);
1da177e4 9404
4f125f42
MC
9405 for (i = 0; i < tp->irq_cnt; i++) {
9406 struct tg3_napi *tnapi = &tp->napi[i];
9407 err = tg3_request_irq(tp, i);
9408 if (err) {
9409 for (i--; i >= 0; i--)
9410 free_irq(tnapi->irq_vec, tnapi);
9411 break;
9412 }
9413 }
1da177e4 9414
07b0173c 9415 if (err)
679563f4 9416 goto err_out2;
bea3348e 9417
f47c11ee 9418 tg3_full_lock(tp, 0);
1da177e4 9419
8e7a22e3 9420 err = tg3_init_hw(tp, 1);
1da177e4 9421 if (err) {
944d980e 9422 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
9423 tg3_free_rings(tp);
9424 } else {
fac9b83e
DM
9425 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
9426 tp->timer_offset = HZ;
9427 else
9428 tp->timer_offset = HZ / 10;
9429
9430 BUG_ON(tp->timer_offset > HZ);
9431 tp->timer_counter = tp->timer_multiplier =
9432 (HZ / tp->timer_offset);
9433 tp->asf_counter = tp->asf_multiplier =
28fbef78 9434 ((HZ / tp->timer_offset) * 2);
1da177e4
LT
9435
9436 init_timer(&tp->timer);
9437 tp->timer.expires = jiffies + tp->timer_offset;
9438 tp->timer.data = (unsigned long) tp;
9439 tp->timer.function = tg3_timer;
1da177e4
LT
9440 }
9441
f47c11ee 9442 tg3_full_unlock(tp);
1da177e4 9443
07b0173c 9444 if (err)
679563f4 9445 goto err_out3;
1da177e4 9446
7938109f
MC
9447 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
9448 err = tg3_test_msi(tp);
fac9b83e 9449
7938109f 9450 if (err) {
f47c11ee 9451 tg3_full_lock(tp, 0);
944d980e 9452 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
7938109f 9453 tg3_free_rings(tp);
f47c11ee 9454 tg3_full_unlock(tp);
7938109f 9455
679563f4 9456 goto err_out2;
7938109f 9457 }
fcfa0a32 9458
1407deb1 9459 if (!(tp->tg3_flags3 & TG3_FLG3_57765_PLUS) &&
c885e824 9460 (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
f6eb9b1f 9461 u32 val = tr32(PCIE_TRANSACTION_CFG);
fcfa0a32 9462
f6eb9b1f
MC
9463 tw32(PCIE_TRANSACTION_CFG,
9464 val | PCIE_TRANS_CFG_1SHOT_MSI);
fcfa0a32 9465 }
7938109f
MC
9466 }
9467
b02fd9e3
MC
9468 tg3_phy_start(tp);
9469
f47c11ee 9470 tg3_full_lock(tp, 0);
1da177e4 9471
7938109f
MC
9472 add_timer(&tp->timer);
9473 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
1da177e4
LT
9474 tg3_enable_ints(tp);
9475
f47c11ee 9476 tg3_full_unlock(tp);
1da177e4 9477
fe5f5787 9478 netif_tx_start_all_queues(dev);
1da177e4
LT
9479
9480 return 0;
07b0173c 9481
679563f4 9482err_out3:
4f125f42
MC
9483 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9484 struct tg3_napi *tnapi = &tp->napi[i];
9485 free_irq(tnapi->irq_vec, tnapi);
9486 }
07b0173c 9487
679563f4 9488err_out2:
fed97810 9489 tg3_napi_disable(tp);
66cfd1bd 9490 tg3_napi_fini(tp);
07b0173c 9491 tg3_free_consistent(tp);
679563f4
MC
9492
9493err_out1:
9494 tg3_ints_fini(tp);
07b0173c 9495 return err;
1da177e4
LT
9496}
9497
511d2224
ED
9498static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
9499 struct rtnl_link_stats64 *);
1da177e4
LT
9500static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
9501
9502static int tg3_close(struct net_device *dev)
9503{
4f125f42 9504 int i;
1da177e4
LT
9505 struct tg3 *tp = netdev_priv(dev);
9506
fed97810 9507 tg3_napi_disable(tp);
28e53bdd 9508 cancel_work_sync(&tp->reset_task);
7faa006f 9509
fe5f5787 9510 netif_tx_stop_all_queues(dev);
1da177e4
LT
9511
9512 del_timer_sync(&tp->timer);
9513
24bb4fb6
MC
9514 tg3_phy_stop(tp);
9515
f47c11ee 9516 tg3_full_lock(tp, 1);
1da177e4
LT
9517
9518 tg3_disable_ints(tp);
9519
944d980e 9520 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 9521 tg3_free_rings(tp);
5cf64b8a 9522 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
1da177e4 9523
f47c11ee 9524 tg3_full_unlock(tp);
1da177e4 9525
4f125f42
MC
9526 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9527 struct tg3_napi *tnapi = &tp->napi[i];
9528 free_irq(tnapi->irq_vec, tnapi);
9529 }
07b0173c
MC
9530
9531 tg3_ints_fini(tp);
1da177e4 9532
511d2224
ED
9533 tg3_get_stats64(tp->dev, &tp->net_stats_prev);
9534
1da177e4
LT
9535 memcpy(&tp->estats_prev, tg3_get_estats(tp),
9536 sizeof(tp->estats_prev));
9537
66cfd1bd
MC
9538 tg3_napi_fini(tp);
9539
1da177e4
LT
9540 tg3_free_consistent(tp);
9541
c866b7ea 9542 tg3_power_down(tp);
bc1c7567
MC
9543
9544 netif_carrier_off(tp->dev);
9545
1da177e4
LT
9546 return 0;
9547}
9548
511d2224 9549static inline u64 get_stat64(tg3_stat64_t *val)
816f8b86
SB
9550{
9551 return ((u64)val->high << 32) | ((u64)val->low);
9552}
9553
511d2224 9554static u64 calc_crc_errors(struct tg3 *tp)
1da177e4
LT
9555{
9556 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9557
f07e9af3 9558 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
1da177e4
LT
9559 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
9560 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
1da177e4
LT
9561 u32 val;
9562
f47c11ee 9563 spin_lock_bh(&tp->lock);
569a5df8
MC
9564 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
9565 tg3_writephy(tp, MII_TG3_TEST1,
9566 val | MII_TG3_TEST1_CRC_EN);
f08aa1a8 9567 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
1da177e4
LT
9568 } else
9569 val = 0;
f47c11ee 9570 spin_unlock_bh(&tp->lock);
1da177e4
LT
9571
9572 tp->phy_crc_errors += val;
9573
9574 return tp->phy_crc_errors;
9575 }
9576
9577 return get_stat64(&hw_stats->rx_fcs_errors);
9578}
9579
9580#define ESTAT_ADD(member) \
9581 estats->member = old_estats->member + \
511d2224 9582 get_stat64(&hw_stats->member)
1da177e4
LT
9583
9584static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
9585{
9586 struct tg3_ethtool_stats *estats = &tp->estats;
9587 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
9588 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9589
9590 if (!hw_stats)
9591 return old_estats;
9592
9593 ESTAT_ADD(rx_octets);
9594 ESTAT_ADD(rx_fragments);
9595 ESTAT_ADD(rx_ucast_packets);
9596 ESTAT_ADD(rx_mcast_packets);
9597 ESTAT_ADD(rx_bcast_packets);
9598 ESTAT_ADD(rx_fcs_errors);
9599 ESTAT_ADD(rx_align_errors);
9600 ESTAT_ADD(rx_xon_pause_rcvd);
9601 ESTAT_ADD(rx_xoff_pause_rcvd);
9602 ESTAT_ADD(rx_mac_ctrl_rcvd);
9603 ESTAT_ADD(rx_xoff_entered);
9604 ESTAT_ADD(rx_frame_too_long_errors);
9605 ESTAT_ADD(rx_jabbers);
9606 ESTAT_ADD(rx_undersize_packets);
9607 ESTAT_ADD(rx_in_length_errors);
9608 ESTAT_ADD(rx_out_length_errors);
9609 ESTAT_ADD(rx_64_or_less_octet_packets);
9610 ESTAT_ADD(rx_65_to_127_octet_packets);
9611 ESTAT_ADD(rx_128_to_255_octet_packets);
9612 ESTAT_ADD(rx_256_to_511_octet_packets);
9613 ESTAT_ADD(rx_512_to_1023_octet_packets);
9614 ESTAT_ADD(rx_1024_to_1522_octet_packets);
9615 ESTAT_ADD(rx_1523_to_2047_octet_packets);
9616 ESTAT_ADD(rx_2048_to_4095_octet_packets);
9617 ESTAT_ADD(rx_4096_to_8191_octet_packets);
9618 ESTAT_ADD(rx_8192_to_9022_octet_packets);
9619
9620 ESTAT_ADD(tx_octets);
9621 ESTAT_ADD(tx_collisions);
9622 ESTAT_ADD(tx_xon_sent);
9623 ESTAT_ADD(tx_xoff_sent);
9624 ESTAT_ADD(tx_flow_control);
9625 ESTAT_ADD(tx_mac_errors);
9626 ESTAT_ADD(tx_single_collisions);
9627 ESTAT_ADD(tx_mult_collisions);
9628 ESTAT_ADD(tx_deferred);
9629 ESTAT_ADD(tx_excessive_collisions);
9630 ESTAT_ADD(tx_late_collisions);
9631 ESTAT_ADD(tx_collide_2times);
9632 ESTAT_ADD(tx_collide_3times);
9633 ESTAT_ADD(tx_collide_4times);
9634 ESTAT_ADD(tx_collide_5times);
9635 ESTAT_ADD(tx_collide_6times);
9636 ESTAT_ADD(tx_collide_7times);
9637 ESTAT_ADD(tx_collide_8times);
9638 ESTAT_ADD(tx_collide_9times);
9639 ESTAT_ADD(tx_collide_10times);
9640 ESTAT_ADD(tx_collide_11times);
9641 ESTAT_ADD(tx_collide_12times);
9642 ESTAT_ADD(tx_collide_13times);
9643 ESTAT_ADD(tx_collide_14times);
9644 ESTAT_ADD(tx_collide_15times);
9645 ESTAT_ADD(tx_ucast_packets);
9646 ESTAT_ADD(tx_mcast_packets);
9647 ESTAT_ADD(tx_bcast_packets);
9648 ESTAT_ADD(tx_carrier_sense_errors);
9649 ESTAT_ADD(tx_discards);
9650 ESTAT_ADD(tx_errors);
9651
9652 ESTAT_ADD(dma_writeq_full);
9653 ESTAT_ADD(dma_write_prioq_full);
9654 ESTAT_ADD(rxbds_empty);
9655 ESTAT_ADD(rx_discards);
9656 ESTAT_ADD(rx_errors);
9657 ESTAT_ADD(rx_threshold_hit);
9658
9659 ESTAT_ADD(dma_readq_full);
9660 ESTAT_ADD(dma_read_prioq_full);
9661 ESTAT_ADD(tx_comp_queue_full);
9662
9663 ESTAT_ADD(ring_set_send_prod_index);
9664 ESTAT_ADD(ring_status_update);
9665 ESTAT_ADD(nic_irqs);
9666 ESTAT_ADD(nic_avoided_irqs);
9667 ESTAT_ADD(nic_tx_threshold_hit);
9668
9669 return estats;
9670}
9671
511d2224
ED
9672static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
9673 struct rtnl_link_stats64 *stats)
1da177e4
LT
9674{
9675 struct tg3 *tp = netdev_priv(dev);
511d2224 9676 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
1da177e4
LT
9677 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9678
9679 if (!hw_stats)
9680 return old_stats;
9681
9682 stats->rx_packets = old_stats->rx_packets +
9683 get_stat64(&hw_stats->rx_ucast_packets) +
9684 get_stat64(&hw_stats->rx_mcast_packets) +
9685 get_stat64(&hw_stats->rx_bcast_packets);
6aa20a22 9686
1da177e4
LT
9687 stats->tx_packets = old_stats->tx_packets +
9688 get_stat64(&hw_stats->tx_ucast_packets) +
9689 get_stat64(&hw_stats->tx_mcast_packets) +
9690 get_stat64(&hw_stats->tx_bcast_packets);
9691
9692 stats->rx_bytes = old_stats->rx_bytes +
9693 get_stat64(&hw_stats->rx_octets);
9694 stats->tx_bytes = old_stats->tx_bytes +
9695 get_stat64(&hw_stats->tx_octets);
9696
9697 stats->rx_errors = old_stats->rx_errors +
4f63b877 9698 get_stat64(&hw_stats->rx_errors);
1da177e4
LT
9699 stats->tx_errors = old_stats->tx_errors +
9700 get_stat64(&hw_stats->tx_errors) +
9701 get_stat64(&hw_stats->tx_mac_errors) +
9702 get_stat64(&hw_stats->tx_carrier_sense_errors) +
9703 get_stat64(&hw_stats->tx_discards);
9704
9705 stats->multicast = old_stats->multicast +
9706 get_stat64(&hw_stats->rx_mcast_packets);
9707 stats->collisions = old_stats->collisions +
9708 get_stat64(&hw_stats->tx_collisions);
9709
9710 stats->rx_length_errors = old_stats->rx_length_errors +
9711 get_stat64(&hw_stats->rx_frame_too_long_errors) +
9712 get_stat64(&hw_stats->rx_undersize_packets);
9713
9714 stats->rx_over_errors = old_stats->rx_over_errors +
9715 get_stat64(&hw_stats->rxbds_empty);
9716 stats->rx_frame_errors = old_stats->rx_frame_errors +
9717 get_stat64(&hw_stats->rx_align_errors);
9718 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
9719 get_stat64(&hw_stats->tx_discards);
9720 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
9721 get_stat64(&hw_stats->tx_carrier_sense_errors);
9722
9723 stats->rx_crc_errors = old_stats->rx_crc_errors +
9724 calc_crc_errors(tp);
9725
4f63b877
JL
9726 stats->rx_missed_errors = old_stats->rx_missed_errors +
9727 get_stat64(&hw_stats->rx_discards);
9728
b0057c51
ED
9729 stats->rx_dropped = tp->rx_dropped;
9730
1da177e4
LT
9731 return stats;
9732}
9733
9734static inline u32 calc_crc(unsigned char *buf, int len)
9735{
9736 u32 reg;
9737 u32 tmp;
9738 int j, k;
9739
9740 reg = 0xffffffff;
9741
9742 for (j = 0; j < len; j++) {
9743 reg ^= buf[j];
9744
9745 for (k = 0; k < 8; k++) {
9746 tmp = reg & 0x01;
9747
9748 reg >>= 1;
9749
859a5887 9750 if (tmp)
1da177e4 9751 reg ^= 0xedb88320;
1da177e4
LT
9752 }
9753 }
9754
9755 return ~reg;
9756}
9757
9758static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
9759{
9760 /* accept or reject all multicast frames */
9761 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
9762 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
9763 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
9764 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
9765}
9766
9767static void __tg3_set_rx_mode(struct net_device *dev)
9768{
9769 struct tg3 *tp = netdev_priv(dev);
9770 u32 rx_mode;
9771
9772 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
9773 RX_MODE_KEEP_VLAN_TAG);
9774
bf933c80 9775#if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
1da177e4
LT
9776 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
9777 * flag clear.
9778 */
1da177e4
LT
9779 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
9780 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
9781#endif
9782
9783 if (dev->flags & IFF_PROMISC) {
9784 /* Promiscuous mode. */
9785 rx_mode |= RX_MODE_PROMISC;
9786 } else if (dev->flags & IFF_ALLMULTI) {
9787 /* Accept all multicast. */
de6f31eb 9788 tg3_set_multi(tp, 1);
4cd24eaf 9789 } else if (netdev_mc_empty(dev)) {
1da177e4 9790 /* Reject all multicast. */
de6f31eb 9791 tg3_set_multi(tp, 0);
1da177e4
LT
9792 } else {
9793 /* Accept one or more multicast(s). */
22bedad3 9794 struct netdev_hw_addr *ha;
1da177e4
LT
9795 u32 mc_filter[4] = { 0, };
9796 u32 regidx;
9797 u32 bit;
9798 u32 crc;
9799
22bedad3
JP
9800 netdev_for_each_mc_addr(ha, dev) {
9801 crc = calc_crc(ha->addr, ETH_ALEN);
1da177e4
LT
9802 bit = ~crc & 0x7f;
9803 regidx = (bit & 0x60) >> 5;
9804 bit &= 0x1f;
9805 mc_filter[regidx] |= (1 << bit);
9806 }
9807
9808 tw32(MAC_HASH_REG_0, mc_filter[0]);
9809 tw32(MAC_HASH_REG_1, mc_filter[1]);
9810 tw32(MAC_HASH_REG_2, mc_filter[2]);
9811 tw32(MAC_HASH_REG_3, mc_filter[3]);
9812 }
9813
9814 if (rx_mode != tp->rx_mode) {
9815 tp->rx_mode = rx_mode;
9816 tw32_f(MAC_RX_MODE, rx_mode);
9817 udelay(10);
9818 }
9819}
9820
9821static void tg3_set_rx_mode(struct net_device *dev)
9822{
9823 struct tg3 *tp = netdev_priv(dev);
9824
e75f7c90
MC
9825 if (!netif_running(dev))
9826 return;
9827
f47c11ee 9828 tg3_full_lock(tp, 0);
1da177e4 9829 __tg3_set_rx_mode(dev);
f47c11ee 9830 tg3_full_unlock(tp);
1da177e4
LT
9831}
9832
1da177e4
LT
9833static int tg3_get_regs_len(struct net_device *dev)
9834{
97bd8e49 9835 return TG3_REG_BLK_SIZE;
1da177e4
LT
9836}
9837
9838static void tg3_get_regs(struct net_device *dev,
9839 struct ethtool_regs *regs, void *_p)
9840{
1da177e4 9841 struct tg3 *tp = netdev_priv(dev);
1da177e4
LT
9842
9843 regs->version = 0;
9844
97bd8e49 9845 memset(_p, 0, TG3_REG_BLK_SIZE);
1da177e4 9846
80096068 9847 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
9848 return;
9849
f47c11ee 9850 tg3_full_lock(tp, 0);
1da177e4 9851
97bd8e49 9852 tg3_dump_legacy_regs(tp, (u32 *)_p);
1da177e4 9853
f47c11ee 9854 tg3_full_unlock(tp);
1da177e4
LT
9855}
9856
9857static int tg3_get_eeprom_len(struct net_device *dev)
9858{
9859 struct tg3 *tp = netdev_priv(dev);
9860
9861 return tp->nvram_size;
9862}
9863
1da177e4
LT
9864static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
9865{
9866 struct tg3 *tp = netdev_priv(dev);
9867 int ret;
9868 u8 *pd;
b9fc7dc5 9869 u32 i, offset, len, b_offset, b_count;
a9dc529d 9870 __be32 val;
1da177e4 9871
df259d8c
MC
9872 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
9873 return -EINVAL;
9874
80096068 9875 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
9876 return -EAGAIN;
9877
1da177e4
LT
9878 offset = eeprom->offset;
9879 len = eeprom->len;
9880 eeprom->len = 0;
9881
9882 eeprom->magic = TG3_EEPROM_MAGIC;
9883
9884 if (offset & 3) {
9885 /* adjustments to start on required 4 byte boundary */
9886 b_offset = offset & 3;
9887 b_count = 4 - b_offset;
9888 if (b_count > len) {
9889 /* i.e. offset=1 len=2 */
9890 b_count = len;
9891 }
a9dc529d 9892 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
1da177e4
LT
9893 if (ret)
9894 return ret;
be98da6a 9895 memcpy(data, ((char *)&val) + b_offset, b_count);
1da177e4
LT
9896 len -= b_count;
9897 offset += b_count;
c6cdf436 9898 eeprom->len += b_count;
1da177e4
LT
9899 }
9900
25985edc 9901 /* read bytes up to the last 4 byte boundary */
1da177e4
LT
9902 pd = &data[eeprom->len];
9903 for (i = 0; i < (len - (len & 3)); i += 4) {
a9dc529d 9904 ret = tg3_nvram_read_be32(tp, offset + i, &val);
1da177e4
LT
9905 if (ret) {
9906 eeprom->len += i;
9907 return ret;
9908 }
1da177e4
LT
9909 memcpy(pd + i, &val, 4);
9910 }
9911 eeprom->len += i;
9912
9913 if (len & 3) {
9914 /* read last bytes not ending on 4 byte boundary */
9915 pd = &data[eeprom->len];
9916 b_count = len & 3;
9917 b_offset = offset + len - b_count;
a9dc529d 9918 ret = tg3_nvram_read_be32(tp, b_offset, &val);
1da177e4
LT
9919 if (ret)
9920 return ret;
b9fc7dc5 9921 memcpy(pd, &val, b_count);
1da177e4
LT
9922 eeprom->len += b_count;
9923 }
9924 return 0;
9925}
9926
6aa20a22 9927static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
1da177e4
LT
9928
9929static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
9930{
9931 struct tg3 *tp = netdev_priv(dev);
9932 int ret;
b9fc7dc5 9933 u32 offset, len, b_offset, odd_len;
1da177e4 9934 u8 *buf;
a9dc529d 9935 __be32 start, end;
1da177e4 9936
80096068 9937 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
9938 return -EAGAIN;
9939
df259d8c
MC
9940 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
9941 eeprom->magic != TG3_EEPROM_MAGIC)
1da177e4
LT
9942 return -EINVAL;
9943
9944 offset = eeprom->offset;
9945 len = eeprom->len;
9946
9947 if ((b_offset = (offset & 3))) {
9948 /* adjustments to start on required 4 byte boundary */
a9dc529d 9949 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
1da177e4
LT
9950 if (ret)
9951 return ret;
1da177e4
LT
9952 len += b_offset;
9953 offset &= ~3;
1c8594b4
MC
9954 if (len < 4)
9955 len = 4;
1da177e4
LT
9956 }
9957
9958 odd_len = 0;
1c8594b4 9959 if (len & 3) {
1da177e4
LT
9960 /* adjustments to end on required 4 byte boundary */
9961 odd_len = 1;
9962 len = (len + 3) & ~3;
a9dc529d 9963 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
1da177e4
LT
9964 if (ret)
9965 return ret;
1da177e4
LT
9966 }
9967
9968 buf = data;
9969 if (b_offset || odd_len) {
9970 buf = kmalloc(len, GFP_KERNEL);
ab0049b4 9971 if (!buf)
1da177e4
LT
9972 return -ENOMEM;
9973 if (b_offset)
9974 memcpy(buf, &start, 4);
9975 if (odd_len)
9976 memcpy(buf+len-4, &end, 4);
9977 memcpy(buf + b_offset, data, eeprom->len);
9978 }
9979
9980 ret = tg3_nvram_write_block(tp, offset, len, buf);
9981
9982 if (buf != data)
9983 kfree(buf);
9984
9985 return ret;
9986}
9987
9988static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
9989{
b02fd9e3
MC
9990 struct tg3 *tp = netdev_priv(dev);
9991
9992 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
3f0e3ad7 9993 struct phy_device *phydev;
f07e9af3 9994 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 9995 return -EAGAIN;
3f0e3ad7
MC
9996 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
9997 return phy_ethtool_gset(phydev, cmd);
b02fd9e3 9998 }
6aa20a22 9999
1da177e4
LT
10000 cmd->supported = (SUPPORTED_Autoneg);
10001
f07e9af3 10002 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
10003 cmd->supported |= (SUPPORTED_1000baseT_Half |
10004 SUPPORTED_1000baseT_Full);
10005
f07e9af3 10006 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
1da177e4
LT
10007 cmd->supported |= (SUPPORTED_100baseT_Half |
10008 SUPPORTED_100baseT_Full |
10009 SUPPORTED_10baseT_Half |
10010 SUPPORTED_10baseT_Full |
3bebab59 10011 SUPPORTED_TP);
ef348144
KK
10012 cmd->port = PORT_TP;
10013 } else {
1da177e4 10014 cmd->supported |= SUPPORTED_FIBRE;
ef348144
KK
10015 cmd->port = PORT_FIBRE;
10016 }
6aa20a22 10017
1da177e4
LT
10018 cmd->advertising = tp->link_config.advertising;
10019 if (netif_running(dev)) {
10020 cmd->speed = tp->link_config.active_speed;
10021 cmd->duplex = tp->link_config.active_duplex;
64c22182
MC
10022 } else {
10023 cmd->speed = SPEED_INVALID;
10024 cmd->duplex = DUPLEX_INVALID;
1da177e4 10025 }
882e9793 10026 cmd->phy_address = tp->phy_addr;
7e5856bd 10027 cmd->transceiver = XCVR_INTERNAL;
1da177e4
LT
10028 cmd->autoneg = tp->link_config.autoneg;
10029 cmd->maxtxpkt = 0;
10030 cmd->maxrxpkt = 0;
10031 return 0;
10032}
6aa20a22 10033
1da177e4
LT
10034static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10035{
10036 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10037
b02fd9e3 10038 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
3f0e3ad7 10039 struct phy_device *phydev;
f07e9af3 10040 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10041 return -EAGAIN;
3f0e3ad7
MC
10042 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10043 return phy_ethtool_sset(phydev, cmd);
b02fd9e3
MC
10044 }
10045
7e5856bd
MC
10046 if (cmd->autoneg != AUTONEG_ENABLE &&
10047 cmd->autoneg != AUTONEG_DISABLE)
37ff238d 10048 return -EINVAL;
7e5856bd
MC
10049
10050 if (cmd->autoneg == AUTONEG_DISABLE &&
10051 cmd->duplex != DUPLEX_FULL &&
10052 cmd->duplex != DUPLEX_HALF)
37ff238d 10053 return -EINVAL;
1da177e4 10054
7e5856bd
MC
10055 if (cmd->autoneg == AUTONEG_ENABLE) {
10056 u32 mask = ADVERTISED_Autoneg |
10057 ADVERTISED_Pause |
10058 ADVERTISED_Asym_Pause;
10059
f07e9af3 10060 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
7e5856bd
MC
10061 mask |= ADVERTISED_1000baseT_Half |
10062 ADVERTISED_1000baseT_Full;
10063
f07e9af3 10064 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
7e5856bd
MC
10065 mask |= ADVERTISED_100baseT_Half |
10066 ADVERTISED_100baseT_Full |
10067 ADVERTISED_10baseT_Half |
10068 ADVERTISED_10baseT_Full |
10069 ADVERTISED_TP;
10070 else
10071 mask |= ADVERTISED_FIBRE;
10072
10073 if (cmd->advertising & ~mask)
10074 return -EINVAL;
10075
10076 mask &= (ADVERTISED_1000baseT_Half |
10077 ADVERTISED_1000baseT_Full |
10078 ADVERTISED_100baseT_Half |
10079 ADVERTISED_100baseT_Full |
10080 ADVERTISED_10baseT_Half |
10081 ADVERTISED_10baseT_Full);
10082
10083 cmd->advertising &= mask;
10084 } else {
f07e9af3 10085 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
7e5856bd
MC
10086 if (cmd->speed != SPEED_1000)
10087 return -EINVAL;
10088
10089 if (cmd->duplex != DUPLEX_FULL)
10090 return -EINVAL;
10091 } else {
10092 if (cmd->speed != SPEED_100 &&
10093 cmd->speed != SPEED_10)
10094 return -EINVAL;
10095 }
10096 }
10097
f47c11ee 10098 tg3_full_lock(tp, 0);
1da177e4
LT
10099
10100 tp->link_config.autoneg = cmd->autoneg;
10101 if (cmd->autoneg == AUTONEG_ENABLE) {
405d8e5c
AG
10102 tp->link_config.advertising = (cmd->advertising |
10103 ADVERTISED_Autoneg);
1da177e4
LT
10104 tp->link_config.speed = SPEED_INVALID;
10105 tp->link_config.duplex = DUPLEX_INVALID;
10106 } else {
10107 tp->link_config.advertising = 0;
10108 tp->link_config.speed = cmd->speed;
10109 tp->link_config.duplex = cmd->duplex;
b02fd9e3 10110 }
6aa20a22 10111
24fcad6b
MC
10112 tp->link_config.orig_speed = tp->link_config.speed;
10113 tp->link_config.orig_duplex = tp->link_config.duplex;
10114 tp->link_config.orig_autoneg = tp->link_config.autoneg;
10115
1da177e4
LT
10116 if (netif_running(dev))
10117 tg3_setup_phy(tp, 1);
10118
f47c11ee 10119 tg3_full_unlock(tp);
6aa20a22 10120
1da177e4
LT
10121 return 0;
10122}
6aa20a22 10123
1da177e4
LT
10124static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
10125{
10126 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10127
1da177e4
LT
10128 strcpy(info->driver, DRV_MODULE_NAME);
10129 strcpy(info->version, DRV_MODULE_VERSION);
c4e6575c 10130 strcpy(info->fw_version, tp->fw_ver);
1da177e4
LT
10131 strcpy(info->bus_info, pci_name(tp->pdev));
10132}
6aa20a22 10133
1da177e4
LT
10134static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10135{
10136 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10137
12dac075
RW
10138 if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
10139 device_can_wakeup(&tp->pdev->dev))
a85feb8c
GZ
10140 wol->supported = WAKE_MAGIC;
10141 else
10142 wol->supported = 0;
1da177e4 10143 wol->wolopts = 0;
05ac4cb7
MC
10144 if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
10145 device_can_wakeup(&tp->pdev->dev))
1da177e4
LT
10146 wol->wolopts = WAKE_MAGIC;
10147 memset(&wol->sopass, 0, sizeof(wol->sopass));
10148}
6aa20a22 10149
1da177e4
LT
10150static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10151{
10152 struct tg3 *tp = netdev_priv(dev);
12dac075 10153 struct device *dp = &tp->pdev->dev;
6aa20a22 10154
1da177e4
LT
10155 if (wol->wolopts & ~WAKE_MAGIC)
10156 return -EINVAL;
10157 if ((wol->wolopts & WAKE_MAGIC) &&
12dac075 10158 !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
1da177e4 10159 return -EINVAL;
6aa20a22 10160
f2dc0d18
RW
10161 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
10162
f47c11ee 10163 spin_lock_bh(&tp->lock);
f2dc0d18 10164 if (device_may_wakeup(dp))
1da177e4 10165 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
f2dc0d18 10166 else
1da177e4 10167 tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
f47c11ee 10168 spin_unlock_bh(&tp->lock);
6aa20a22 10169
f2dc0d18 10170
1da177e4
LT
10171 return 0;
10172}
6aa20a22 10173
1da177e4
LT
10174static u32 tg3_get_msglevel(struct net_device *dev)
10175{
10176 struct tg3 *tp = netdev_priv(dev);
10177 return tp->msg_enable;
10178}
6aa20a22 10179
1da177e4
LT
10180static void tg3_set_msglevel(struct net_device *dev, u32 value)
10181{
10182 struct tg3 *tp = netdev_priv(dev);
10183 tp->msg_enable = value;
10184}
6aa20a22 10185
1da177e4
LT
10186static int tg3_nway_reset(struct net_device *dev)
10187{
10188 struct tg3 *tp = netdev_priv(dev);
1da177e4 10189 int r;
6aa20a22 10190
1da177e4
LT
10191 if (!netif_running(dev))
10192 return -EAGAIN;
10193
f07e9af3 10194 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
c94e3941
MC
10195 return -EINVAL;
10196
b02fd9e3 10197 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
f07e9af3 10198 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10199 return -EAGAIN;
3f0e3ad7 10200 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
10201 } else {
10202 u32 bmcr;
10203
10204 spin_lock_bh(&tp->lock);
10205 r = -EINVAL;
10206 tg3_readphy(tp, MII_BMCR, &bmcr);
10207 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
10208 ((bmcr & BMCR_ANENABLE) ||
f07e9af3 10209 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
b02fd9e3
MC
10210 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
10211 BMCR_ANENABLE);
10212 r = 0;
10213 }
10214 spin_unlock_bh(&tp->lock);
1da177e4 10215 }
6aa20a22 10216
1da177e4
LT
10217 return r;
10218}
6aa20a22 10219
1da177e4
LT
10220static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10221{
10222 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10223
2c49a44d 10224 ering->rx_max_pending = tp->rx_std_ring_mask;
1da177e4 10225 ering->rx_mini_max_pending = 0;
4f81c32b 10226 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
2c49a44d 10227 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
4f81c32b
MC
10228 else
10229 ering->rx_jumbo_max_pending = 0;
10230
10231 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
1da177e4
LT
10232
10233 ering->rx_pending = tp->rx_pending;
10234 ering->rx_mini_pending = 0;
4f81c32b
MC
10235 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
10236 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
10237 else
10238 ering->rx_jumbo_pending = 0;
10239
f3f3f27e 10240 ering->tx_pending = tp->napi[0].tx_pending;
1da177e4 10241}
6aa20a22 10242
1da177e4
LT
10243static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10244{
10245 struct tg3 *tp = netdev_priv(dev);
646c9edd 10246 int i, irq_sync = 0, err = 0;
6aa20a22 10247
2c49a44d
MC
10248 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
10249 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
bc3a9254
MC
10250 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
10251 (ering->tx_pending <= MAX_SKB_FRAGS) ||
7f62ad5d 10252 ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
bc3a9254 10253 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
1da177e4 10254 return -EINVAL;
6aa20a22 10255
bbe832c0 10256 if (netif_running(dev)) {
b02fd9e3 10257 tg3_phy_stop(tp);
1da177e4 10258 tg3_netif_stop(tp);
bbe832c0
MC
10259 irq_sync = 1;
10260 }
1da177e4 10261
bbe832c0 10262 tg3_full_lock(tp, irq_sync);
6aa20a22 10263
1da177e4
LT
10264 tp->rx_pending = ering->rx_pending;
10265
10266 if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
10267 tp->rx_pending > 63)
10268 tp->rx_pending = 63;
10269 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
646c9edd 10270
6fd45cb8 10271 for (i = 0; i < tp->irq_max; i++)
646c9edd 10272 tp->napi[i].tx_pending = ering->tx_pending;
1da177e4
LT
10273
10274 if (netif_running(dev)) {
944d980e 10275 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
b9ec6c1b
MC
10276 err = tg3_restart_hw(tp, 1);
10277 if (!err)
10278 tg3_netif_start(tp);
1da177e4
LT
10279 }
10280
f47c11ee 10281 tg3_full_unlock(tp);
6aa20a22 10282
b02fd9e3
MC
10283 if (irq_sync && !err)
10284 tg3_phy_start(tp);
10285
b9ec6c1b 10286 return err;
1da177e4 10287}
6aa20a22 10288
1da177e4
LT
10289static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10290{
10291 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10292
1da177e4 10293 epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
8d018621 10294
e18ce346 10295 if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
8d018621
MC
10296 epause->rx_pause = 1;
10297 else
10298 epause->rx_pause = 0;
10299
e18ce346 10300 if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
8d018621
MC
10301 epause->tx_pause = 1;
10302 else
10303 epause->tx_pause = 0;
1da177e4 10304}
6aa20a22 10305
1da177e4
LT
10306static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10307{
10308 struct tg3 *tp = netdev_priv(dev);
b02fd9e3 10309 int err = 0;
6aa20a22 10310
b02fd9e3 10311 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
2712168f
MC
10312 u32 newadv;
10313 struct phy_device *phydev;
1da177e4 10314
2712168f 10315 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
f47c11ee 10316
2712168f
MC
10317 if (!(phydev->supported & SUPPORTED_Pause) ||
10318 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
2259dca3 10319 (epause->rx_pause != epause->tx_pause)))
2712168f 10320 return -EINVAL;
1da177e4 10321
2712168f
MC
10322 tp->link_config.flowctrl = 0;
10323 if (epause->rx_pause) {
10324 tp->link_config.flowctrl |= FLOW_CTRL_RX;
10325
10326 if (epause->tx_pause) {
10327 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10328 newadv = ADVERTISED_Pause;
b02fd9e3 10329 } else
2712168f
MC
10330 newadv = ADVERTISED_Pause |
10331 ADVERTISED_Asym_Pause;
10332 } else if (epause->tx_pause) {
10333 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10334 newadv = ADVERTISED_Asym_Pause;
10335 } else
10336 newadv = 0;
10337
10338 if (epause->autoneg)
10339 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
10340 else
10341 tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
10342
f07e9af3 10343 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
2712168f
MC
10344 u32 oldadv = phydev->advertising &
10345 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
10346 if (oldadv != newadv) {
10347 phydev->advertising &=
10348 ~(ADVERTISED_Pause |
10349 ADVERTISED_Asym_Pause);
10350 phydev->advertising |= newadv;
10351 if (phydev->autoneg) {
10352 /*
10353 * Always renegotiate the link to
10354 * inform our link partner of our
10355 * flow control settings, even if the
10356 * flow control is forced. Let
10357 * tg3_adjust_link() do the final
10358 * flow control setup.
10359 */
10360 return phy_start_aneg(phydev);
b02fd9e3 10361 }
b02fd9e3 10362 }
b02fd9e3 10363
2712168f 10364 if (!epause->autoneg)
b02fd9e3 10365 tg3_setup_flow_control(tp, 0, 0);
2712168f
MC
10366 } else {
10367 tp->link_config.orig_advertising &=
10368 ~(ADVERTISED_Pause |
10369 ADVERTISED_Asym_Pause);
10370 tp->link_config.orig_advertising |= newadv;
b02fd9e3
MC
10371 }
10372 } else {
10373 int irq_sync = 0;
10374
10375 if (netif_running(dev)) {
10376 tg3_netif_stop(tp);
10377 irq_sync = 1;
10378 }
10379
10380 tg3_full_lock(tp, irq_sync);
10381
10382 if (epause->autoneg)
10383 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
10384 else
10385 tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
10386 if (epause->rx_pause)
e18ce346 10387 tp->link_config.flowctrl |= FLOW_CTRL_RX;
b02fd9e3 10388 else
e18ce346 10389 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
b02fd9e3 10390 if (epause->tx_pause)
e18ce346 10391 tp->link_config.flowctrl |= FLOW_CTRL_TX;
b02fd9e3 10392 else
e18ce346 10393 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
b02fd9e3
MC
10394
10395 if (netif_running(dev)) {
10396 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10397 err = tg3_restart_hw(tp, 1);
10398 if (!err)
10399 tg3_netif_start(tp);
10400 }
10401
10402 tg3_full_unlock(tp);
10403 }
6aa20a22 10404
b9ec6c1b 10405 return err;
1da177e4 10406}
6aa20a22 10407
de6f31eb 10408static int tg3_get_sset_count(struct net_device *dev, int sset)
1da177e4 10409{
b9f2c044
JG
10410 switch (sset) {
10411 case ETH_SS_TEST:
10412 return TG3_NUM_TEST;
10413 case ETH_SS_STATS:
10414 return TG3_NUM_STATS;
10415 default:
10416 return -EOPNOTSUPP;
10417 }
4cafd3f5
MC
10418}
10419
de6f31eb 10420static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
1da177e4
LT
10421{
10422 switch (stringset) {
10423 case ETH_SS_STATS:
10424 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
10425 break;
4cafd3f5
MC
10426 case ETH_SS_TEST:
10427 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
10428 break;
1da177e4
LT
10429 default:
10430 WARN_ON(1); /* we need a WARN() */
10431 break;
10432 }
10433}
10434
81b8709c 10435static int tg3_set_phys_id(struct net_device *dev,
10436 enum ethtool_phys_id_state state)
4009a93d
MC
10437{
10438 struct tg3 *tp = netdev_priv(dev);
4009a93d
MC
10439
10440 if (!netif_running(tp->dev))
10441 return -EAGAIN;
10442
81b8709c 10443 switch (state) {
10444 case ETHTOOL_ID_ACTIVE:
fce55922 10445 return 1; /* cycle on/off once per second */
4009a93d 10446
81b8709c 10447 case ETHTOOL_ID_ON:
10448 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10449 LED_CTRL_1000MBPS_ON |
10450 LED_CTRL_100MBPS_ON |
10451 LED_CTRL_10MBPS_ON |
10452 LED_CTRL_TRAFFIC_OVERRIDE |
10453 LED_CTRL_TRAFFIC_BLINK |
10454 LED_CTRL_TRAFFIC_LED);
10455 break;
6aa20a22 10456
81b8709c 10457 case ETHTOOL_ID_OFF:
10458 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10459 LED_CTRL_TRAFFIC_OVERRIDE);
10460 break;
4009a93d 10461
81b8709c 10462 case ETHTOOL_ID_INACTIVE:
10463 tw32(MAC_LED_CTRL, tp->led_ctrl);
10464 break;
4009a93d 10465 }
81b8709c 10466
4009a93d
MC
10467 return 0;
10468}
10469
de6f31eb 10470static void tg3_get_ethtool_stats(struct net_device *dev,
1da177e4
LT
10471 struct ethtool_stats *estats, u64 *tmp_stats)
10472{
10473 struct tg3 *tp = netdev_priv(dev);
10474 memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
10475}
10476
c3e94500
MC
10477static __be32 * tg3_vpd_readblock(struct tg3 *tp)
10478{
10479 int i;
10480 __be32 *buf;
10481 u32 offset = 0, len = 0;
10482 u32 magic, val;
10483
10484 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
10485 tg3_nvram_read(tp, 0, &magic))
10486 return NULL;
10487
10488 if (magic == TG3_EEPROM_MAGIC) {
10489 for (offset = TG3_NVM_DIR_START;
10490 offset < TG3_NVM_DIR_END;
10491 offset += TG3_NVM_DIRENT_SIZE) {
10492 if (tg3_nvram_read(tp, offset, &val))
10493 return NULL;
10494
10495 if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
10496 TG3_NVM_DIRTYPE_EXTVPD)
10497 break;
10498 }
10499
10500 if (offset != TG3_NVM_DIR_END) {
10501 len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
10502 if (tg3_nvram_read(tp, offset + 4, &offset))
10503 return NULL;
10504
10505 offset = tg3_nvram_logical_addr(tp, offset);
10506 }
10507 }
10508
10509 if (!offset || !len) {
10510 offset = TG3_NVM_VPD_OFF;
10511 len = TG3_NVM_VPD_LEN;
10512 }
10513
10514 buf = kmalloc(len, GFP_KERNEL);
10515 if (buf == NULL)
10516 return NULL;
10517
10518 if (magic == TG3_EEPROM_MAGIC) {
10519 for (i = 0; i < len; i += 4) {
10520 /* The data is in little-endian format in NVRAM.
10521 * Use the big-endian read routines to preserve
10522 * the byte order as it exists in NVRAM.
10523 */
10524 if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
10525 goto error;
10526 }
10527 } else {
10528 u8 *ptr;
10529 ssize_t cnt;
10530 unsigned int pos = 0;
10531
10532 ptr = (u8 *)&buf[0];
10533 for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
10534 cnt = pci_read_vpd(tp->pdev, pos,
10535 len - pos, ptr);
10536 if (cnt == -ETIMEDOUT || cnt == -EINTR)
10537 cnt = 0;
10538 else if (cnt < 0)
10539 goto error;
10540 }
10541 if (pos != len)
10542 goto error;
10543 }
10544
10545 return buf;
10546
10547error:
10548 kfree(buf);
10549 return NULL;
10550}
10551
566f86ad 10552#define NVRAM_TEST_SIZE 0x100
a5767dec
MC
10553#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
10554#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
10555#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
b16250e3
MC
10556#define NVRAM_SELFBOOT_HW_SIZE 0x20
10557#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
566f86ad
MC
10558
10559static int tg3_test_nvram(struct tg3 *tp)
10560{
b9fc7dc5 10561 u32 csum, magic;
a9dc529d 10562 __be32 *buf;
ab0049b4 10563 int i, j, k, err = 0, size;
566f86ad 10564
df259d8c
MC
10565 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
10566 return 0;
10567
e4f34110 10568 if (tg3_nvram_read(tp, 0, &magic) != 0)
1b27777a
MC
10569 return -EIO;
10570
1b27777a
MC
10571 if (magic == TG3_EEPROM_MAGIC)
10572 size = NVRAM_TEST_SIZE;
b16250e3 10573 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
a5767dec
MC
10574 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
10575 TG3_EEPROM_SB_FORMAT_1) {
10576 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
10577 case TG3_EEPROM_SB_REVISION_0:
10578 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
10579 break;
10580 case TG3_EEPROM_SB_REVISION_2:
10581 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
10582 break;
10583 case TG3_EEPROM_SB_REVISION_3:
10584 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
10585 break;
10586 default:
10587 return 0;
10588 }
10589 } else
1b27777a 10590 return 0;
b16250e3
MC
10591 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
10592 size = NVRAM_SELFBOOT_HW_SIZE;
10593 else
1b27777a
MC
10594 return -EIO;
10595
10596 buf = kmalloc(size, GFP_KERNEL);
566f86ad
MC
10597 if (buf == NULL)
10598 return -ENOMEM;
10599
1b27777a
MC
10600 err = -EIO;
10601 for (i = 0, j = 0; i < size; i += 4, j++) {
a9dc529d
MC
10602 err = tg3_nvram_read_be32(tp, i, &buf[j]);
10603 if (err)
566f86ad 10604 break;
566f86ad 10605 }
1b27777a 10606 if (i < size)
566f86ad
MC
10607 goto out;
10608
1b27777a 10609 /* Selfboot format */
a9dc529d 10610 magic = be32_to_cpu(buf[0]);
b9fc7dc5 10611 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
b16250e3 10612 TG3_EEPROM_MAGIC_FW) {
1b27777a
MC
10613 u8 *buf8 = (u8 *) buf, csum8 = 0;
10614
b9fc7dc5 10615 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
a5767dec
MC
10616 TG3_EEPROM_SB_REVISION_2) {
10617 /* For rev 2, the csum doesn't include the MBA. */
10618 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
10619 csum8 += buf8[i];
10620 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
10621 csum8 += buf8[i];
10622 } else {
10623 for (i = 0; i < size; i++)
10624 csum8 += buf8[i];
10625 }
1b27777a 10626
ad96b485
AB
10627 if (csum8 == 0) {
10628 err = 0;
10629 goto out;
10630 }
10631
10632 err = -EIO;
10633 goto out;
1b27777a 10634 }
566f86ad 10635
b9fc7dc5 10636 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
b16250e3
MC
10637 TG3_EEPROM_MAGIC_HW) {
10638 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
a9dc529d 10639 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
b16250e3 10640 u8 *buf8 = (u8 *) buf;
b16250e3
MC
10641
10642 /* Separate the parity bits and the data bytes. */
10643 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
10644 if ((i == 0) || (i == 8)) {
10645 int l;
10646 u8 msk;
10647
10648 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
10649 parity[k++] = buf8[i] & msk;
10650 i++;
859a5887 10651 } else if (i == 16) {
b16250e3
MC
10652 int l;
10653 u8 msk;
10654
10655 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
10656 parity[k++] = buf8[i] & msk;
10657 i++;
10658
10659 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
10660 parity[k++] = buf8[i] & msk;
10661 i++;
10662 }
10663 data[j++] = buf8[i];
10664 }
10665
10666 err = -EIO;
10667 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
10668 u8 hw8 = hweight8(data[i]);
10669
10670 if ((hw8 & 0x1) && parity[i])
10671 goto out;
10672 else if (!(hw8 & 0x1) && !parity[i])
10673 goto out;
10674 }
10675 err = 0;
10676 goto out;
10677 }
10678
01c3a392
MC
10679 err = -EIO;
10680
566f86ad
MC
10681 /* Bootstrap checksum at offset 0x10 */
10682 csum = calc_crc((unsigned char *) buf, 0x10);
01c3a392 10683 if (csum != le32_to_cpu(buf[0x10/4]))
566f86ad
MC
10684 goto out;
10685
10686 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
10687 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
01c3a392 10688 if (csum != le32_to_cpu(buf[0xfc/4]))
a9dc529d 10689 goto out;
566f86ad 10690
c3e94500
MC
10691 kfree(buf);
10692
10693 buf = tg3_vpd_readblock(tp);
10694 if (!buf)
10695 return -ENOMEM;
d4894f3e
MC
10696
10697 i = pci_vpd_find_tag((u8 *)buf, 0, TG3_NVM_VPD_LEN,
10698 PCI_VPD_LRDT_RO_DATA);
10699 if (i > 0) {
10700 j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
10701 if (j < 0)
10702 goto out;
10703
10704 if (i + PCI_VPD_LRDT_TAG_SIZE + j > TG3_NVM_VPD_LEN)
10705 goto out;
10706
10707 i += PCI_VPD_LRDT_TAG_SIZE;
10708 j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
10709 PCI_VPD_RO_KEYWORD_CHKSUM);
10710 if (j > 0) {
10711 u8 csum8 = 0;
10712
10713 j += PCI_VPD_INFO_FLD_HDR_SIZE;
10714
10715 for (i = 0; i <= j; i++)
10716 csum8 += ((u8 *)buf)[i];
10717
10718 if (csum8)
10719 goto out;
10720 }
10721 }
10722
566f86ad
MC
10723 err = 0;
10724
10725out:
10726 kfree(buf);
10727 return err;
10728}
10729
ca43007a
MC
10730#define TG3_SERDES_TIMEOUT_SEC 2
10731#define TG3_COPPER_TIMEOUT_SEC 6
10732
10733static int tg3_test_link(struct tg3 *tp)
10734{
10735 int i, max;
10736
10737 if (!netif_running(tp->dev))
10738 return -ENODEV;
10739
f07e9af3 10740 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
ca43007a
MC
10741 max = TG3_SERDES_TIMEOUT_SEC;
10742 else
10743 max = TG3_COPPER_TIMEOUT_SEC;
10744
10745 for (i = 0; i < max; i++) {
10746 if (netif_carrier_ok(tp->dev))
10747 return 0;
10748
10749 if (msleep_interruptible(1000))
10750 break;
10751 }
10752
10753 return -EIO;
10754}
10755
a71116d1 10756/* Only test the commonly used registers */
30ca3e37 10757static int tg3_test_registers(struct tg3 *tp)
a71116d1 10758{
b16250e3 10759 int i, is_5705, is_5750;
a71116d1
MC
10760 u32 offset, read_mask, write_mask, val, save_val, read_val;
10761 static struct {
10762 u16 offset;
10763 u16 flags;
10764#define TG3_FL_5705 0x1
10765#define TG3_FL_NOT_5705 0x2
10766#define TG3_FL_NOT_5788 0x4
b16250e3 10767#define TG3_FL_NOT_5750 0x8
a71116d1
MC
10768 u32 read_mask;
10769 u32 write_mask;
10770 } reg_tbl[] = {
10771 /* MAC Control Registers */
10772 { MAC_MODE, TG3_FL_NOT_5705,
10773 0x00000000, 0x00ef6f8c },
10774 { MAC_MODE, TG3_FL_5705,
10775 0x00000000, 0x01ef6b8c },
10776 { MAC_STATUS, TG3_FL_NOT_5705,
10777 0x03800107, 0x00000000 },
10778 { MAC_STATUS, TG3_FL_5705,
10779 0x03800100, 0x00000000 },
10780 { MAC_ADDR_0_HIGH, 0x0000,
10781 0x00000000, 0x0000ffff },
10782 { MAC_ADDR_0_LOW, 0x0000,
c6cdf436 10783 0x00000000, 0xffffffff },
a71116d1
MC
10784 { MAC_RX_MTU_SIZE, 0x0000,
10785 0x00000000, 0x0000ffff },
10786 { MAC_TX_MODE, 0x0000,
10787 0x00000000, 0x00000070 },
10788 { MAC_TX_LENGTHS, 0x0000,
10789 0x00000000, 0x00003fff },
10790 { MAC_RX_MODE, TG3_FL_NOT_5705,
10791 0x00000000, 0x000007fc },
10792 { MAC_RX_MODE, TG3_FL_5705,
10793 0x00000000, 0x000007dc },
10794 { MAC_HASH_REG_0, 0x0000,
10795 0x00000000, 0xffffffff },
10796 { MAC_HASH_REG_1, 0x0000,
10797 0x00000000, 0xffffffff },
10798 { MAC_HASH_REG_2, 0x0000,
10799 0x00000000, 0xffffffff },
10800 { MAC_HASH_REG_3, 0x0000,
10801 0x00000000, 0xffffffff },
10802
10803 /* Receive Data and Receive BD Initiator Control Registers. */
10804 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
10805 0x00000000, 0xffffffff },
10806 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
10807 0x00000000, 0xffffffff },
10808 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
10809 0x00000000, 0x00000003 },
10810 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
10811 0x00000000, 0xffffffff },
10812 { RCVDBDI_STD_BD+0, 0x0000,
10813 0x00000000, 0xffffffff },
10814 { RCVDBDI_STD_BD+4, 0x0000,
10815 0x00000000, 0xffffffff },
10816 { RCVDBDI_STD_BD+8, 0x0000,
10817 0x00000000, 0xffff0002 },
10818 { RCVDBDI_STD_BD+0xc, 0x0000,
10819 0x00000000, 0xffffffff },
6aa20a22 10820
a71116d1
MC
10821 /* Receive BD Initiator Control Registers. */
10822 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
10823 0x00000000, 0xffffffff },
10824 { RCVBDI_STD_THRESH, TG3_FL_5705,
10825 0x00000000, 0x000003ff },
10826 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
10827 0x00000000, 0xffffffff },
6aa20a22 10828
a71116d1
MC
10829 /* Host Coalescing Control Registers. */
10830 { HOSTCC_MODE, TG3_FL_NOT_5705,
10831 0x00000000, 0x00000004 },
10832 { HOSTCC_MODE, TG3_FL_5705,
10833 0x00000000, 0x000000f6 },
10834 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
10835 0x00000000, 0xffffffff },
10836 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
10837 0x00000000, 0x000003ff },
10838 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
10839 0x00000000, 0xffffffff },
10840 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
10841 0x00000000, 0x000003ff },
10842 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
10843 0x00000000, 0xffffffff },
10844 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10845 0x00000000, 0x000000ff },
10846 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
10847 0x00000000, 0xffffffff },
10848 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10849 0x00000000, 0x000000ff },
10850 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
10851 0x00000000, 0xffffffff },
10852 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
10853 0x00000000, 0xffffffff },
10854 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10855 0x00000000, 0xffffffff },
10856 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10857 0x00000000, 0x000000ff },
10858 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10859 0x00000000, 0xffffffff },
10860 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10861 0x00000000, 0x000000ff },
10862 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
10863 0x00000000, 0xffffffff },
10864 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
10865 0x00000000, 0xffffffff },
10866 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
10867 0x00000000, 0xffffffff },
10868 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
10869 0x00000000, 0xffffffff },
10870 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
10871 0x00000000, 0xffffffff },
10872 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
10873 0xffffffff, 0x00000000 },
10874 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
10875 0xffffffff, 0x00000000 },
10876
10877 /* Buffer Manager Control Registers. */
b16250e3 10878 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
a71116d1 10879 0x00000000, 0x007fff80 },
b16250e3 10880 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
a71116d1
MC
10881 0x00000000, 0x007fffff },
10882 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
10883 0x00000000, 0x0000003f },
10884 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
10885 0x00000000, 0x000001ff },
10886 { BUFMGR_MB_HIGH_WATER, 0x0000,
10887 0x00000000, 0x000001ff },
10888 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
10889 0xffffffff, 0x00000000 },
10890 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
10891 0xffffffff, 0x00000000 },
6aa20a22 10892
a71116d1
MC
10893 /* Mailbox Registers */
10894 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
10895 0x00000000, 0x000001ff },
10896 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
10897 0x00000000, 0x000001ff },
10898 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
10899 0x00000000, 0x000007ff },
10900 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
10901 0x00000000, 0x000001ff },
10902
10903 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
10904 };
10905
b16250e3
MC
10906 is_5705 = is_5750 = 0;
10907 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
a71116d1 10908 is_5705 = 1;
b16250e3
MC
10909 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
10910 is_5750 = 1;
10911 }
a71116d1
MC
10912
10913 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
10914 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
10915 continue;
10916
10917 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
10918 continue;
10919
10920 if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
10921 (reg_tbl[i].flags & TG3_FL_NOT_5788))
10922 continue;
10923
b16250e3
MC
10924 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
10925 continue;
10926
a71116d1
MC
10927 offset = (u32) reg_tbl[i].offset;
10928 read_mask = reg_tbl[i].read_mask;
10929 write_mask = reg_tbl[i].write_mask;
10930
10931 /* Save the original register content */
10932 save_val = tr32(offset);
10933
10934 /* Determine the read-only value. */
10935 read_val = save_val & read_mask;
10936
10937 /* Write zero to the register, then make sure the read-only bits
10938 * are not changed and the read/write bits are all zeros.
10939 */
10940 tw32(offset, 0);
10941
10942 val = tr32(offset);
10943
10944 /* Test the read-only and read/write bits. */
10945 if (((val & read_mask) != read_val) || (val & write_mask))
10946 goto out;
10947
10948 /* Write ones to all the bits defined by RdMask and WrMask, then
10949 * make sure the read-only bits are not changed and the
10950 * read/write bits are all ones.
10951 */
10952 tw32(offset, read_mask | write_mask);
10953
10954 val = tr32(offset);
10955
10956 /* Test the read-only bits. */
10957 if ((val & read_mask) != read_val)
10958 goto out;
10959
10960 /* Test the read/write bits. */
10961 if ((val & write_mask) != write_mask)
10962 goto out;
10963
10964 tw32(offset, save_val);
10965 }
10966
10967 return 0;
10968
10969out:
9f88f29f 10970 if (netif_msg_hw(tp))
2445e461
MC
10971 netdev_err(tp->dev,
10972 "Register test failed at offset %x\n", offset);
a71116d1
MC
10973 tw32(offset, save_val);
10974 return -EIO;
10975}
10976
7942e1db
MC
10977static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
10978{
f71e1309 10979 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
7942e1db
MC
10980 int i;
10981 u32 j;
10982
e9edda69 10983 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
7942e1db
MC
10984 for (j = 0; j < len; j += 4) {
10985 u32 val;
10986
10987 tg3_write_mem(tp, offset + j, test_pattern[i]);
10988 tg3_read_mem(tp, offset + j, &val);
10989 if (val != test_pattern[i])
10990 return -EIO;
10991 }
10992 }
10993 return 0;
10994}
10995
10996static int tg3_test_memory(struct tg3 *tp)
10997{
10998 static struct mem_entry {
10999 u32 offset;
11000 u32 len;
11001 } mem_tbl_570x[] = {
38690194 11002 { 0x00000000, 0x00b50},
7942e1db
MC
11003 { 0x00002000, 0x1c000},
11004 { 0xffffffff, 0x00000}
11005 }, mem_tbl_5705[] = {
11006 { 0x00000100, 0x0000c},
11007 { 0x00000200, 0x00008},
7942e1db
MC
11008 { 0x00004000, 0x00800},
11009 { 0x00006000, 0x01000},
11010 { 0x00008000, 0x02000},
11011 { 0x00010000, 0x0e000},
11012 { 0xffffffff, 0x00000}
79f4d13a
MC
11013 }, mem_tbl_5755[] = {
11014 { 0x00000200, 0x00008},
11015 { 0x00004000, 0x00800},
11016 { 0x00006000, 0x00800},
11017 { 0x00008000, 0x02000},
11018 { 0x00010000, 0x0c000},
11019 { 0xffffffff, 0x00000}
b16250e3
MC
11020 }, mem_tbl_5906[] = {
11021 { 0x00000200, 0x00008},
11022 { 0x00004000, 0x00400},
11023 { 0x00006000, 0x00400},
11024 { 0x00008000, 0x01000},
11025 { 0x00010000, 0x01000},
11026 { 0xffffffff, 0x00000}
8b5a6c42
MC
11027 }, mem_tbl_5717[] = {
11028 { 0x00000200, 0x00008},
11029 { 0x00010000, 0x0a000},
11030 { 0x00020000, 0x13c00},
11031 { 0xffffffff, 0x00000}
11032 }, mem_tbl_57765[] = {
11033 { 0x00000200, 0x00008},
11034 { 0x00004000, 0x00800},
11035 { 0x00006000, 0x09800},
11036 { 0x00010000, 0x0a000},
11037 { 0xffffffff, 0x00000}
7942e1db
MC
11038 };
11039 struct mem_entry *mem_tbl;
11040 int err = 0;
11041 int i;
11042
0a58d668 11043 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
8b5a6c42
MC
11044 mem_tbl = mem_tbl_5717;
11045 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
11046 mem_tbl = mem_tbl_57765;
11047 else if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
321d32a0
MC
11048 mem_tbl = mem_tbl_5755;
11049 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
11050 mem_tbl = mem_tbl_5906;
11051 else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
11052 mem_tbl = mem_tbl_5705;
11053 else
7942e1db
MC
11054 mem_tbl = mem_tbl_570x;
11055
11056 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
be98da6a
MC
11057 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
11058 if (err)
7942e1db
MC
11059 break;
11060 }
6aa20a22 11061
7942e1db
MC
11062 return err;
11063}
11064
9f40dead
MC
11065#define TG3_MAC_LOOPBACK 0
11066#define TG3_PHY_LOOPBACK 1
11067
4852a861 11068static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, int loopback_mode)
c76949a6 11069{
9f40dead 11070 u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
fd2ce37f 11071 u32 desc_idx, coal_now;
c76949a6
MC
11072 struct sk_buff *skb, *rx_skb;
11073 u8 *tx_data;
11074 dma_addr_t map;
11075 int num_pkts, tx_len, rx_len, i, err;
11076 struct tg3_rx_buffer_desc *desc;
898a56f8 11077 struct tg3_napi *tnapi, *rnapi;
8fea32b9 11078 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
c76949a6 11079
c8873405
MC
11080 tnapi = &tp->napi[0];
11081 rnapi = &tp->napi[0];
0c1d0e2b 11082 if (tp->irq_cnt > 1) {
1da85aa3
MC
11083 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
11084 rnapi = &tp->napi[1];
c8873405
MC
11085 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
11086 tnapi = &tp->napi[1];
0c1d0e2b 11087 }
fd2ce37f 11088 coal_now = tnapi->coal_now | rnapi->coal_now;
898a56f8 11089
9f40dead 11090 if (loopback_mode == TG3_MAC_LOOPBACK) {
c94e3941
MC
11091 /* HW errata - mac loopback fails in some cases on 5780.
11092 * Normal traffic and PHY loopback are not affected by
aba49f24
MC
11093 * errata. Also, the MAC loopback test is deprecated for
11094 * all newer ASIC revisions.
c94e3941 11095 */
aba49f24
MC
11096 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
11097 (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
c94e3941
MC
11098 return 0;
11099
49692ca1
MC
11100 mac_mode = tp->mac_mode &
11101 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
11102 mac_mode |= MAC_MODE_PORT_INT_LPBACK;
e8f3f6ca
MC
11103 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
11104 mac_mode |= MAC_MODE_LINK_POLARITY;
f07e9af3 11105 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3f7045c1
MC
11106 mac_mode |= MAC_MODE_PORT_MODE_MII;
11107 else
11108 mac_mode |= MAC_MODE_PORT_MODE_GMII;
9f40dead
MC
11109 tw32(MAC_MODE, mac_mode);
11110 } else if (loopback_mode == TG3_PHY_LOOPBACK) {
3f7045c1
MC
11111 u32 val;
11112
f07e9af3 11113 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd 11114 tg3_phy_fet_toggle_apd(tp, false);
5d64ad34
MC
11115 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
11116 } else
11117 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
3f7045c1 11118
9ef8ca99
MC
11119 tg3_phy_toggle_automdix(tp, 0);
11120
3f7045c1 11121 tg3_writephy(tp, MII_BMCR, val);
c94e3941 11122 udelay(40);
5d64ad34 11123
49692ca1
MC
11124 mac_mode = tp->mac_mode &
11125 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
f07e9af3 11126 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
1061b7c5
MC
11127 tg3_writephy(tp, MII_TG3_FET_PTEST,
11128 MII_TG3_FET_PTEST_FRC_TX_LINK |
11129 MII_TG3_FET_PTEST_FRC_TX_LOCK);
11130 /* The write needs to be flushed for the AC131 */
11131 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
11132 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
5d64ad34
MC
11133 mac_mode |= MAC_MODE_PORT_MODE_MII;
11134 } else
11135 mac_mode |= MAC_MODE_PORT_MODE_GMII;
b16250e3 11136
c94e3941 11137 /* reset to prevent losing 1st rx packet intermittently */
f07e9af3 11138 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
c94e3941
MC
11139 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
11140 udelay(10);
11141 tw32_f(MAC_RX_MODE, tp->rx_mode);
11142 }
e8f3f6ca 11143 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
79eb6904
MC
11144 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
11145 if (masked_phy_id == TG3_PHY_ID_BCM5401)
e8f3f6ca 11146 mac_mode &= ~MAC_MODE_LINK_POLARITY;
79eb6904 11147 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
e8f3f6ca 11148 mac_mode |= MAC_MODE_LINK_POLARITY;
ff18ff02
MC
11149 tg3_writephy(tp, MII_TG3_EXT_CTRL,
11150 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
11151 }
9f40dead 11152 tw32(MAC_MODE, mac_mode);
49692ca1
MC
11153
11154 /* Wait for link */
11155 for (i = 0; i < 100; i++) {
11156 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
11157 break;
11158 mdelay(1);
11159 }
859a5887 11160 } else {
9f40dead 11161 return -EINVAL;
859a5887 11162 }
c76949a6
MC
11163
11164 err = -EIO;
11165
4852a861 11166 tx_len = pktsz;
a20e9c62 11167 skb = netdev_alloc_skb(tp->dev, tx_len);
a50bb7b9
JJ
11168 if (!skb)
11169 return -ENOMEM;
11170
c76949a6
MC
11171 tx_data = skb_put(skb, tx_len);
11172 memcpy(tx_data, tp->dev->dev_addr, 6);
11173 memset(tx_data + 6, 0x0, 8);
11174
4852a861 11175 tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
c76949a6
MC
11176
11177 for (i = 14; i < tx_len; i++)
11178 tx_data[i] = (u8) (i & 0xff);
11179
f4188d8a
AD
11180 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
11181 if (pci_dma_mapping_error(tp->pdev, map)) {
a21771dd
MC
11182 dev_kfree_skb(skb);
11183 return -EIO;
11184 }
c76949a6
MC
11185
11186 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11187 rnapi->coal_now);
c76949a6
MC
11188
11189 udelay(10);
11190
898a56f8 11191 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
c76949a6 11192
c76949a6
MC
11193 num_pkts = 0;
11194
f4188d8a 11195 tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
c76949a6 11196
f3f3f27e 11197 tnapi->tx_prod++;
c76949a6
MC
11198 num_pkts++;
11199
f3f3f27e
MC
11200 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
11201 tr32_mailbox(tnapi->prodmbox);
c76949a6
MC
11202
11203 udelay(10);
11204
303fc921
MC
11205 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
11206 for (i = 0; i < 35; i++) {
c76949a6 11207 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11208 coal_now);
c76949a6
MC
11209
11210 udelay(10);
11211
898a56f8
MC
11212 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
11213 rx_idx = rnapi->hw_status->idx[0].rx_producer;
f3f3f27e 11214 if ((tx_idx == tnapi->tx_prod) &&
c76949a6
MC
11215 (rx_idx == (rx_start_idx + num_pkts)))
11216 break;
11217 }
11218
f4188d8a 11219 pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
c76949a6
MC
11220 dev_kfree_skb(skb);
11221
f3f3f27e 11222 if (tx_idx != tnapi->tx_prod)
c76949a6
MC
11223 goto out;
11224
11225 if (rx_idx != rx_start_idx + num_pkts)
11226 goto out;
11227
72334482 11228 desc = &rnapi->rx_rcb[rx_start_idx];
c76949a6
MC
11229 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
11230 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
c76949a6
MC
11231
11232 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
11233 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
11234 goto out;
11235
11236 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
11237 if (rx_len != tx_len)
11238 goto out;
11239
4852a861
MC
11240 if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
11241 if (opaque_key != RXD_OPAQUE_RING_STD)
11242 goto out;
11243
11244 rx_skb = tpr->rx_std_buffers[desc_idx].skb;
11245 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
11246 } else {
11247 if (opaque_key != RXD_OPAQUE_RING_JUMBO)
11248 goto out;
11249
11250 rx_skb = tpr->rx_jmb_buffers[desc_idx].skb;
11251 map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx], mapping);
11252 }
c76949a6 11253
c76949a6
MC
11254 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
11255
11256 for (i = 14; i < tx_len; i++) {
11257 if (*(rx_skb->data + i) != (u8) (i & 0xff))
11258 goto out;
11259 }
11260 err = 0;
6aa20a22 11261
c76949a6
MC
11262 /* tg3_free_rings will unmap and free the rx_skb */
11263out:
11264 return err;
11265}
11266
9f40dead
MC
11267#define TG3_MAC_LOOPBACK_FAILED 1
11268#define TG3_PHY_LOOPBACK_FAILED 2
11269#define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
11270 TG3_PHY_LOOPBACK_FAILED)
11271
11272static int tg3_test_loopback(struct tg3 *tp)
11273{
11274 int err = 0;
ab789046 11275 u32 eee_cap, cpmuctrl = 0;
9f40dead
MC
11276
11277 if (!netif_running(tp->dev))
11278 return TG3_LOOPBACK_FAILED;
11279
ab789046
MC
11280 eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
11281 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
11282
b9ec6c1b 11283 err = tg3_reset_hw(tp, 1);
ab789046
MC
11284 if (err) {
11285 err = TG3_LOOPBACK_FAILED;
11286 goto done;
11287 }
9f40dead 11288
4a85f098
MC
11289 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
11290 int i;
11291
11292 /* Reroute all rx packets to the 1st queue */
11293 for (i = MAC_RSS_INDIR_TBL_0;
11294 i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
11295 tw32(i, 0x0);
11296 }
11297
6833c043 11298 /* Turn off gphy autopowerdown. */
f07e9af3 11299 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
11300 tg3_phy_toggle_apd(tp, false);
11301
321d32a0 11302 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
9936bcf6
MC
11303 int i;
11304 u32 status;
11305
11306 tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
11307
11308 /* Wait for up to 40 microseconds to acquire lock. */
11309 for (i = 0; i < 4; i++) {
11310 status = tr32(TG3_CPMU_MUTEX_GNT);
11311 if (status == CPMU_MUTEX_GNT_DRIVER)
11312 break;
11313 udelay(10);
11314 }
11315
ab789046
MC
11316 if (status != CPMU_MUTEX_GNT_DRIVER) {
11317 err = TG3_LOOPBACK_FAILED;
11318 goto done;
11319 }
9936bcf6 11320
b2a5c19c 11321 /* Turn off link-based power management. */
e875093c 11322 cpmuctrl = tr32(TG3_CPMU_CTRL);
109115e1
MC
11323 tw32(TG3_CPMU_CTRL,
11324 cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
11325 CPMU_CTRL_LINK_AWARE_MODE));
9936bcf6
MC
11326 }
11327
4852a861 11328 if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_MAC_LOOPBACK))
9f40dead 11329 err |= TG3_MAC_LOOPBACK_FAILED;
9936bcf6 11330
4852a861
MC
11331 if ((tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) &&
11332 tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_MAC_LOOPBACK))
11333 err |= (TG3_MAC_LOOPBACK_FAILED << 2);
11334
321d32a0 11335 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
9936bcf6
MC
11336 tw32(TG3_CPMU_CTRL, cpmuctrl);
11337
11338 /* Release the mutex */
11339 tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
11340 }
11341
f07e9af3 11342 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
dd477003 11343 !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
4852a861 11344 if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_PHY_LOOPBACK))
9f40dead 11345 err |= TG3_PHY_LOOPBACK_FAILED;
4852a861
MC
11346 if ((tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) &&
11347 tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_PHY_LOOPBACK))
11348 err |= (TG3_PHY_LOOPBACK_FAILED << 2);
9f40dead
MC
11349 }
11350
6833c043 11351 /* Re-enable gphy autopowerdown. */
f07e9af3 11352 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
11353 tg3_phy_toggle_apd(tp, true);
11354
ab789046
MC
11355done:
11356 tp->phy_flags |= eee_cap;
11357
9f40dead
MC
11358 return err;
11359}
11360
4cafd3f5
MC
11361static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
11362 u64 *data)
11363{
566f86ad
MC
11364 struct tg3 *tp = netdev_priv(dev);
11365
80096068 11366 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
c866b7ea 11367 tg3_power_up(tp);
bc1c7567 11368
566f86ad
MC
11369 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
11370
11371 if (tg3_test_nvram(tp) != 0) {
11372 etest->flags |= ETH_TEST_FL_FAILED;
11373 data[0] = 1;
11374 }
ca43007a
MC
11375 if (tg3_test_link(tp) != 0) {
11376 etest->flags |= ETH_TEST_FL_FAILED;
11377 data[1] = 1;
11378 }
a71116d1 11379 if (etest->flags & ETH_TEST_FL_OFFLINE) {
b02fd9e3 11380 int err, err2 = 0, irq_sync = 0;
bbe832c0
MC
11381
11382 if (netif_running(dev)) {
b02fd9e3 11383 tg3_phy_stop(tp);
a71116d1 11384 tg3_netif_stop(tp);
bbe832c0
MC
11385 irq_sync = 1;
11386 }
a71116d1 11387
bbe832c0 11388 tg3_full_lock(tp, irq_sync);
a71116d1
MC
11389
11390 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
ec41c7df 11391 err = tg3_nvram_lock(tp);
a71116d1
MC
11392 tg3_halt_cpu(tp, RX_CPU_BASE);
11393 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
11394 tg3_halt_cpu(tp, TX_CPU_BASE);
ec41c7df
MC
11395 if (!err)
11396 tg3_nvram_unlock(tp);
a71116d1 11397
f07e9af3 11398 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
d9ab5ad1
MC
11399 tg3_phy_reset(tp);
11400
a71116d1
MC
11401 if (tg3_test_registers(tp) != 0) {
11402 etest->flags |= ETH_TEST_FL_FAILED;
11403 data[2] = 1;
11404 }
7942e1db
MC
11405 if (tg3_test_memory(tp) != 0) {
11406 etest->flags |= ETH_TEST_FL_FAILED;
11407 data[3] = 1;
11408 }
9f40dead 11409 if ((data[4] = tg3_test_loopback(tp)) != 0)
c76949a6 11410 etest->flags |= ETH_TEST_FL_FAILED;
a71116d1 11411
f47c11ee
DM
11412 tg3_full_unlock(tp);
11413
d4bc3927
MC
11414 if (tg3_test_interrupt(tp) != 0) {
11415 etest->flags |= ETH_TEST_FL_FAILED;
11416 data[5] = 1;
11417 }
f47c11ee
DM
11418
11419 tg3_full_lock(tp, 0);
d4bc3927 11420
a71116d1
MC
11421 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
11422 if (netif_running(dev)) {
11423 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
b02fd9e3
MC
11424 err2 = tg3_restart_hw(tp, 1);
11425 if (!err2)
b9ec6c1b 11426 tg3_netif_start(tp);
a71116d1 11427 }
f47c11ee
DM
11428
11429 tg3_full_unlock(tp);
b02fd9e3
MC
11430
11431 if (irq_sync && !err2)
11432 tg3_phy_start(tp);
a71116d1 11433 }
80096068 11434 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
c866b7ea 11435 tg3_power_down(tp);
bc1c7567 11436
4cafd3f5
MC
11437}
11438
1da177e4
LT
11439static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11440{
11441 struct mii_ioctl_data *data = if_mii(ifr);
11442 struct tg3 *tp = netdev_priv(dev);
11443 int err;
11444
b02fd9e3 11445 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
3f0e3ad7 11446 struct phy_device *phydev;
f07e9af3 11447 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 11448 return -EAGAIN;
3f0e3ad7 11449 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
28b04113 11450 return phy_mii_ioctl(phydev, ifr, cmd);
b02fd9e3
MC
11451 }
11452
33f401ae 11453 switch (cmd) {
1da177e4 11454 case SIOCGMIIPHY:
882e9793 11455 data->phy_id = tp->phy_addr;
1da177e4
LT
11456
11457 /* fallthru */
11458 case SIOCGMIIREG: {
11459 u32 mii_regval;
11460
f07e9af3 11461 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
11462 break; /* We have no PHY */
11463
34eea5ac 11464 if (!netif_running(dev))
bc1c7567
MC
11465 return -EAGAIN;
11466
f47c11ee 11467 spin_lock_bh(&tp->lock);
1da177e4 11468 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
f47c11ee 11469 spin_unlock_bh(&tp->lock);
1da177e4
LT
11470
11471 data->val_out = mii_regval;
11472
11473 return err;
11474 }
11475
11476 case SIOCSMIIREG:
f07e9af3 11477 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
11478 break; /* We have no PHY */
11479
34eea5ac 11480 if (!netif_running(dev))
bc1c7567
MC
11481 return -EAGAIN;
11482
f47c11ee 11483 spin_lock_bh(&tp->lock);
1da177e4 11484 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
f47c11ee 11485 spin_unlock_bh(&tp->lock);
1da177e4
LT
11486
11487 return err;
11488
11489 default:
11490 /* do nothing */
11491 break;
11492 }
11493 return -EOPNOTSUPP;
11494}
11495
15f9850d
DM
11496static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11497{
11498 struct tg3 *tp = netdev_priv(dev);
11499
11500 memcpy(ec, &tp->coal, sizeof(*ec));
11501 return 0;
11502}
11503
d244c892
MC
11504static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11505{
11506 struct tg3 *tp = netdev_priv(dev);
11507 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
11508 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
11509
11510 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
11511 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
11512 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
11513 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
11514 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
11515 }
11516
11517 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
11518 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
11519 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
11520 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
11521 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
11522 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
11523 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
11524 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
11525 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
11526 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
11527 return -EINVAL;
11528
11529 /* No rx interrupts will be generated if both are zero */
11530 if ((ec->rx_coalesce_usecs == 0) &&
11531 (ec->rx_max_coalesced_frames == 0))
11532 return -EINVAL;
11533
11534 /* No tx interrupts will be generated if both are zero */
11535 if ((ec->tx_coalesce_usecs == 0) &&
11536 (ec->tx_max_coalesced_frames == 0))
11537 return -EINVAL;
11538
11539 /* Only copy relevant parameters, ignore all others. */
11540 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
11541 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
11542 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
11543 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
11544 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
11545 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
11546 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
11547 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
11548 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
11549
11550 if (netif_running(dev)) {
11551 tg3_full_lock(tp, 0);
11552 __tg3_set_coalesce(tp, &tp->coal);
11553 tg3_full_unlock(tp);
11554 }
11555 return 0;
11556}
11557
7282d491 11558static const struct ethtool_ops tg3_ethtool_ops = {
1da177e4
LT
11559 .get_settings = tg3_get_settings,
11560 .set_settings = tg3_set_settings,
11561 .get_drvinfo = tg3_get_drvinfo,
11562 .get_regs_len = tg3_get_regs_len,
11563 .get_regs = tg3_get_regs,
11564 .get_wol = tg3_get_wol,
11565 .set_wol = tg3_set_wol,
11566 .get_msglevel = tg3_get_msglevel,
11567 .set_msglevel = tg3_set_msglevel,
11568 .nway_reset = tg3_nway_reset,
11569 .get_link = ethtool_op_get_link,
11570 .get_eeprom_len = tg3_get_eeprom_len,
11571 .get_eeprom = tg3_get_eeprom,
11572 .set_eeprom = tg3_set_eeprom,
11573 .get_ringparam = tg3_get_ringparam,
11574 .set_ringparam = tg3_set_ringparam,
11575 .get_pauseparam = tg3_get_pauseparam,
11576 .set_pauseparam = tg3_set_pauseparam,
4cafd3f5 11577 .self_test = tg3_self_test,
1da177e4 11578 .get_strings = tg3_get_strings,
81b8709c 11579 .set_phys_id = tg3_set_phys_id,
1da177e4 11580 .get_ethtool_stats = tg3_get_ethtool_stats,
15f9850d 11581 .get_coalesce = tg3_get_coalesce,
d244c892 11582 .set_coalesce = tg3_set_coalesce,
b9f2c044 11583 .get_sset_count = tg3_get_sset_count,
1da177e4
LT
11584};
11585
11586static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
11587{
1b27777a 11588 u32 cursize, val, magic;
1da177e4
LT
11589
11590 tp->nvram_size = EEPROM_CHIP_SIZE;
11591
e4f34110 11592 if (tg3_nvram_read(tp, 0, &magic) != 0)
1da177e4
LT
11593 return;
11594
b16250e3
MC
11595 if ((magic != TG3_EEPROM_MAGIC) &&
11596 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
11597 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
1da177e4
LT
11598 return;
11599
11600 /*
11601 * Size the chip by reading offsets at increasing powers of two.
11602 * When we encounter our validation signature, we know the addressing
11603 * has wrapped around, and thus have our chip size.
11604 */
1b27777a 11605 cursize = 0x10;
1da177e4
LT
11606
11607 while (cursize < tp->nvram_size) {
e4f34110 11608 if (tg3_nvram_read(tp, cursize, &val) != 0)
1da177e4
LT
11609 return;
11610
1820180b 11611 if (val == magic)
1da177e4
LT
11612 break;
11613
11614 cursize <<= 1;
11615 }
11616
11617 tp->nvram_size = cursize;
11618}
6aa20a22 11619
1da177e4
LT
11620static void __devinit tg3_get_nvram_size(struct tg3 *tp)
11621{
11622 u32 val;
11623
df259d8c
MC
11624 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
11625 tg3_nvram_read(tp, 0, &val) != 0)
1b27777a
MC
11626 return;
11627
11628 /* Selfboot format */
1820180b 11629 if (val != TG3_EEPROM_MAGIC) {
1b27777a
MC
11630 tg3_get_eeprom_size(tp);
11631 return;
11632 }
11633
6d348f2c 11634 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
1da177e4 11635 if (val != 0) {
6d348f2c
MC
11636 /* This is confusing. We want to operate on the
11637 * 16-bit value at offset 0xf2. The tg3_nvram_read()
11638 * call will read from NVRAM and byteswap the data
11639 * according to the byteswapping settings for all
11640 * other register accesses. This ensures the data we
11641 * want will always reside in the lower 16-bits.
11642 * However, the data in NVRAM is in LE format, which
11643 * means the data from the NVRAM read will always be
11644 * opposite the endianness of the CPU. The 16-bit
11645 * byteswap then brings the data to CPU endianness.
11646 */
11647 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
1da177e4
LT
11648 return;
11649 }
11650 }
fd1122a2 11651 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
1da177e4
LT
11652}
11653
11654static void __devinit tg3_get_nvram_info(struct tg3 *tp)
11655{
11656 u32 nvcfg1;
11657
11658 nvcfg1 = tr32(NVRAM_CFG1);
11659 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
11660 tp->tg3_flags2 |= TG3_FLG2_FLASH;
8590a603 11661 } else {
1da177e4
LT
11662 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11663 tw32(NVRAM_CFG1, nvcfg1);
11664 }
11665
4c987487 11666 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
a4e2b347 11667 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
1da177e4 11668 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
8590a603
MC
11669 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
11670 tp->nvram_jedecnum = JEDEC_ATMEL;
11671 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
11672 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11673 break;
11674 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
11675 tp->nvram_jedecnum = JEDEC_ATMEL;
11676 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
11677 break;
11678 case FLASH_VENDOR_ATMEL_EEPROM:
11679 tp->nvram_jedecnum = JEDEC_ATMEL;
11680 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11681 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11682 break;
11683 case FLASH_VENDOR_ST:
11684 tp->nvram_jedecnum = JEDEC_ST;
11685 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
11686 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11687 break;
11688 case FLASH_VENDOR_SAIFUN:
11689 tp->nvram_jedecnum = JEDEC_SAIFUN;
11690 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
11691 break;
11692 case FLASH_VENDOR_SST_SMALL:
11693 case FLASH_VENDOR_SST_LARGE:
11694 tp->nvram_jedecnum = JEDEC_SST;
11695 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
11696 break;
1da177e4 11697 }
8590a603 11698 } else {
1da177e4
LT
11699 tp->nvram_jedecnum = JEDEC_ATMEL;
11700 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
11701 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11702 }
11703}
11704
a1b950d5
MC
11705static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
11706{
11707 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
11708 case FLASH_5752PAGE_SIZE_256:
11709 tp->nvram_pagesize = 256;
11710 break;
11711 case FLASH_5752PAGE_SIZE_512:
11712 tp->nvram_pagesize = 512;
11713 break;
11714 case FLASH_5752PAGE_SIZE_1K:
11715 tp->nvram_pagesize = 1024;
11716 break;
11717 case FLASH_5752PAGE_SIZE_2K:
11718 tp->nvram_pagesize = 2048;
11719 break;
11720 case FLASH_5752PAGE_SIZE_4K:
11721 tp->nvram_pagesize = 4096;
11722 break;
11723 case FLASH_5752PAGE_SIZE_264:
11724 tp->nvram_pagesize = 264;
11725 break;
11726 case FLASH_5752PAGE_SIZE_528:
11727 tp->nvram_pagesize = 528;
11728 break;
11729 }
11730}
11731
361b4ac2
MC
11732static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
11733{
11734 u32 nvcfg1;
11735
11736 nvcfg1 = tr32(NVRAM_CFG1);
11737
e6af301b
MC
11738 /* NVRAM protection for TPM */
11739 if (nvcfg1 & (1 << 27))
f66a29b0 11740 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
e6af301b 11741
361b4ac2 11742 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
11743 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
11744 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
11745 tp->nvram_jedecnum = JEDEC_ATMEL;
11746 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11747 break;
11748 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11749 tp->nvram_jedecnum = JEDEC_ATMEL;
11750 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11751 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11752 break;
11753 case FLASH_5752VENDOR_ST_M45PE10:
11754 case FLASH_5752VENDOR_ST_M45PE20:
11755 case FLASH_5752VENDOR_ST_M45PE40:
11756 tp->nvram_jedecnum = JEDEC_ST;
11757 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11758 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11759 break;
361b4ac2
MC
11760 }
11761
11762 if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
a1b950d5 11763 tg3_nvram_get_pagesize(tp, nvcfg1);
8590a603 11764 } else {
361b4ac2
MC
11765 /* For eeprom, set pagesize to maximum eeprom size */
11766 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11767
11768 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11769 tw32(NVRAM_CFG1, nvcfg1);
11770 }
11771}
11772
d3c7b886
MC
11773static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
11774{
989a9d23 11775 u32 nvcfg1, protect = 0;
d3c7b886
MC
11776
11777 nvcfg1 = tr32(NVRAM_CFG1);
11778
11779 /* NVRAM protection for TPM */
989a9d23 11780 if (nvcfg1 & (1 << 27)) {
f66a29b0 11781 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
989a9d23
MC
11782 protect = 1;
11783 }
d3c7b886 11784
989a9d23
MC
11785 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
11786 switch (nvcfg1) {
8590a603
MC
11787 case FLASH_5755VENDOR_ATMEL_FLASH_1:
11788 case FLASH_5755VENDOR_ATMEL_FLASH_2:
11789 case FLASH_5755VENDOR_ATMEL_FLASH_3:
11790 case FLASH_5755VENDOR_ATMEL_FLASH_5:
11791 tp->nvram_jedecnum = JEDEC_ATMEL;
11792 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11793 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11794 tp->nvram_pagesize = 264;
11795 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
11796 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
11797 tp->nvram_size = (protect ? 0x3e200 :
11798 TG3_NVRAM_SIZE_512KB);
11799 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
11800 tp->nvram_size = (protect ? 0x1f200 :
11801 TG3_NVRAM_SIZE_256KB);
11802 else
11803 tp->nvram_size = (protect ? 0x1f200 :
11804 TG3_NVRAM_SIZE_128KB);
11805 break;
11806 case FLASH_5752VENDOR_ST_M45PE10:
11807 case FLASH_5752VENDOR_ST_M45PE20:
11808 case FLASH_5752VENDOR_ST_M45PE40:
11809 tp->nvram_jedecnum = JEDEC_ST;
11810 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11811 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11812 tp->nvram_pagesize = 256;
11813 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
11814 tp->nvram_size = (protect ?
11815 TG3_NVRAM_SIZE_64KB :
11816 TG3_NVRAM_SIZE_128KB);
11817 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
11818 tp->nvram_size = (protect ?
11819 TG3_NVRAM_SIZE_64KB :
11820 TG3_NVRAM_SIZE_256KB);
11821 else
11822 tp->nvram_size = (protect ?
11823 TG3_NVRAM_SIZE_128KB :
11824 TG3_NVRAM_SIZE_512KB);
11825 break;
d3c7b886
MC
11826 }
11827}
11828
1b27777a
MC
11829static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
11830{
11831 u32 nvcfg1;
11832
11833 nvcfg1 = tr32(NVRAM_CFG1);
11834
11835 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
11836 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
11837 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
11838 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
11839 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
11840 tp->nvram_jedecnum = JEDEC_ATMEL;
11841 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11842 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
1b27777a 11843
8590a603
MC
11844 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11845 tw32(NVRAM_CFG1, nvcfg1);
11846 break;
11847 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11848 case FLASH_5755VENDOR_ATMEL_FLASH_1:
11849 case FLASH_5755VENDOR_ATMEL_FLASH_2:
11850 case FLASH_5755VENDOR_ATMEL_FLASH_3:
11851 tp->nvram_jedecnum = JEDEC_ATMEL;
11852 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11853 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11854 tp->nvram_pagesize = 264;
11855 break;
11856 case FLASH_5752VENDOR_ST_M45PE10:
11857 case FLASH_5752VENDOR_ST_M45PE20:
11858 case FLASH_5752VENDOR_ST_M45PE40:
11859 tp->nvram_jedecnum = JEDEC_ST;
11860 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11861 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11862 tp->nvram_pagesize = 256;
11863 break;
1b27777a
MC
11864 }
11865}
11866
6b91fa02
MC
11867static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
11868{
11869 u32 nvcfg1, protect = 0;
11870
11871 nvcfg1 = tr32(NVRAM_CFG1);
11872
11873 /* NVRAM protection for TPM */
11874 if (nvcfg1 & (1 << 27)) {
f66a29b0 11875 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
6b91fa02
MC
11876 protect = 1;
11877 }
11878
11879 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
11880 switch (nvcfg1) {
8590a603
MC
11881 case FLASH_5761VENDOR_ATMEL_ADB021D:
11882 case FLASH_5761VENDOR_ATMEL_ADB041D:
11883 case FLASH_5761VENDOR_ATMEL_ADB081D:
11884 case FLASH_5761VENDOR_ATMEL_ADB161D:
11885 case FLASH_5761VENDOR_ATMEL_MDB021D:
11886 case FLASH_5761VENDOR_ATMEL_MDB041D:
11887 case FLASH_5761VENDOR_ATMEL_MDB081D:
11888 case FLASH_5761VENDOR_ATMEL_MDB161D:
11889 tp->nvram_jedecnum = JEDEC_ATMEL;
11890 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11891 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11892 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
11893 tp->nvram_pagesize = 256;
11894 break;
11895 case FLASH_5761VENDOR_ST_A_M45PE20:
11896 case FLASH_5761VENDOR_ST_A_M45PE40:
11897 case FLASH_5761VENDOR_ST_A_M45PE80:
11898 case FLASH_5761VENDOR_ST_A_M45PE16:
11899 case FLASH_5761VENDOR_ST_M_M45PE20:
11900 case FLASH_5761VENDOR_ST_M_M45PE40:
11901 case FLASH_5761VENDOR_ST_M_M45PE80:
11902 case FLASH_5761VENDOR_ST_M_M45PE16:
11903 tp->nvram_jedecnum = JEDEC_ST;
11904 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11905 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11906 tp->nvram_pagesize = 256;
11907 break;
6b91fa02
MC
11908 }
11909
11910 if (protect) {
11911 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
11912 } else {
11913 switch (nvcfg1) {
8590a603
MC
11914 case FLASH_5761VENDOR_ATMEL_ADB161D:
11915 case FLASH_5761VENDOR_ATMEL_MDB161D:
11916 case FLASH_5761VENDOR_ST_A_M45PE16:
11917 case FLASH_5761VENDOR_ST_M_M45PE16:
11918 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
11919 break;
11920 case FLASH_5761VENDOR_ATMEL_ADB081D:
11921 case FLASH_5761VENDOR_ATMEL_MDB081D:
11922 case FLASH_5761VENDOR_ST_A_M45PE80:
11923 case FLASH_5761VENDOR_ST_M_M45PE80:
11924 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
11925 break;
11926 case FLASH_5761VENDOR_ATMEL_ADB041D:
11927 case FLASH_5761VENDOR_ATMEL_MDB041D:
11928 case FLASH_5761VENDOR_ST_A_M45PE40:
11929 case FLASH_5761VENDOR_ST_M_M45PE40:
11930 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11931 break;
11932 case FLASH_5761VENDOR_ATMEL_ADB021D:
11933 case FLASH_5761VENDOR_ATMEL_MDB021D:
11934 case FLASH_5761VENDOR_ST_A_M45PE20:
11935 case FLASH_5761VENDOR_ST_M_M45PE20:
11936 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11937 break;
6b91fa02
MC
11938 }
11939 }
11940}
11941
b5d3772c
MC
11942static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
11943{
11944 tp->nvram_jedecnum = JEDEC_ATMEL;
11945 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11946 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11947}
11948
321d32a0
MC
11949static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
11950{
11951 u32 nvcfg1;
11952
11953 nvcfg1 = tr32(NVRAM_CFG1);
11954
11955 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11956 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
11957 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
11958 tp->nvram_jedecnum = JEDEC_ATMEL;
11959 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11960 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11961
11962 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11963 tw32(NVRAM_CFG1, nvcfg1);
11964 return;
11965 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11966 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
11967 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
11968 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
11969 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
11970 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
11971 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
11972 tp->nvram_jedecnum = JEDEC_ATMEL;
11973 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11974 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11975
11976 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11977 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11978 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
11979 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
11980 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11981 break;
11982 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
11983 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
11984 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11985 break;
11986 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
11987 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
11988 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11989 break;
11990 }
11991 break;
11992 case FLASH_5752VENDOR_ST_M45PE10:
11993 case FLASH_5752VENDOR_ST_M45PE20:
11994 case FLASH_5752VENDOR_ST_M45PE40:
11995 tp->nvram_jedecnum = JEDEC_ST;
11996 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11997 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11998
11999 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12000 case FLASH_5752VENDOR_ST_M45PE10:
12001 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12002 break;
12003 case FLASH_5752VENDOR_ST_M45PE20:
12004 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12005 break;
12006 case FLASH_5752VENDOR_ST_M45PE40:
12007 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12008 break;
12009 }
12010 break;
12011 default:
df259d8c 12012 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
321d32a0
MC
12013 return;
12014 }
12015
a1b950d5
MC
12016 tg3_nvram_get_pagesize(tp, nvcfg1);
12017 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
321d32a0 12018 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
a1b950d5
MC
12019}
12020
12021
12022static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
12023{
12024 u32 nvcfg1;
12025
12026 nvcfg1 = tr32(NVRAM_CFG1);
12027
12028 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12029 case FLASH_5717VENDOR_ATMEL_EEPROM:
12030 case FLASH_5717VENDOR_MICRO_EEPROM:
12031 tp->nvram_jedecnum = JEDEC_ATMEL;
12032 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
12033 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12034
12035 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12036 tw32(NVRAM_CFG1, nvcfg1);
12037 return;
12038 case FLASH_5717VENDOR_ATMEL_MDB011D:
12039 case FLASH_5717VENDOR_ATMEL_ADB011B:
12040 case FLASH_5717VENDOR_ATMEL_ADB011D:
12041 case FLASH_5717VENDOR_ATMEL_MDB021D:
12042 case FLASH_5717VENDOR_ATMEL_ADB021B:
12043 case FLASH_5717VENDOR_ATMEL_ADB021D:
12044 case FLASH_5717VENDOR_ATMEL_45USPT:
12045 tp->nvram_jedecnum = JEDEC_ATMEL;
12046 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
12047 tp->tg3_flags2 |= TG3_FLG2_FLASH;
12048
12049 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12050 case FLASH_5717VENDOR_ATMEL_MDB021D:
66ee33bf
MC
12051 /* Detect size with tg3_nvram_get_size() */
12052 break;
a1b950d5
MC
12053 case FLASH_5717VENDOR_ATMEL_ADB021B:
12054 case FLASH_5717VENDOR_ATMEL_ADB021D:
12055 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12056 break;
12057 default:
12058 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12059 break;
12060 }
321d32a0 12061 break;
a1b950d5
MC
12062 case FLASH_5717VENDOR_ST_M_M25PE10:
12063 case FLASH_5717VENDOR_ST_A_M25PE10:
12064 case FLASH_5717VENDOR_ST_M_M45PE10:
12065 case FLASH_5717VENDOR_ST_A_M45PE10:
12066 case FLASH_5717VENDOR_ST_M_M25PE20:
12067 case FLASH_5717VENDOR_ST_A_M25PE20:
12068 case FLASH_5717VENDOR_ST_M_M45PE20:
12069 case FLASH_5717VENDOR_ST_A_M45PE20:
12070 case FLASH_5717VENDOR_ST_25USPT:
12071 case FLASH_5717VENDOR_ST_45USPT:
12072 tp->nvram_jedecnum = JEDEC_ST;
12073 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
12074 tp->tg3_flags2 |= TG3_FLG2_FLASH;
12075
12076 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12077 case FLASH_5717VENDOR_ST_M_M25PE20:
a1b950d5 12078 case FLASH_5717VENDOR_ST_M_M45PE20:
66ee33bf
MC
12079 /* Detect size with tg3_nvram_get_size() */
12080 break;
12081 case FLASH_5717VENDOR_ST_A_M25PE20:
a1b950d5
MC
12082 case FLASH_5717VENDOR_ST_A_M45PE20:
12083 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12084 break;
12085 default:
12086 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12087 break;
12088 }
321d32a0 12089 break;
a1b950d5
MC
12090 default:
12091 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
12092 return;
321d32a0 12093 }
a1b950d5
MC
12094
12095 tg3_nvram_get_pagesize(tp, nvcfg1);
12096 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
12097 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
321d32a0
MC
12098}
12099
9b91b5f1
MC
12100static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
12101{
12102 u32 nvcfg1, nvmpinstrp;
12103
12104 nvcfg1 = tr32(NVRAM_CFG1);
12105 nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
12106
12107 switch (nvmpinstrp) {
12108 case FLASH_5720_EEPROM_HD:
12109 case FLASH_5720_EEPROM_LD:
12110 tp->nvram_jedecnum = JEDEC_ATMEL;
12111 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
12112
12113 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12114 tw32(NVRAM_CFG1, nvcfg1);
12115 if (nvmpinstrp == FLASH_5720_EEPROM_HD)
12116 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12117 else
12118 tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
12119 return;
12120 case FLASH_5720VENDOR_M_ATMEL_DB011D:
12121 case FLASH_5720VENDOR_A_ATMEL_DB011B:
12122 case FLASH_5720VENDOR_A_ATMEL_DB011D:
12123 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12124 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12125 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12126 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12127 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12128 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12129 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12130 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12131 case FLASH_5720VENDOR_ATMEL_45USPT:
12132 tp->nvram_jedecnum = JEDEC_ATMEL;
12133 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
12134 tp->tg3_flags2 |= TG3_FLG2_FLASH;
12135
12136 switch (nvmpinstrp) {
12137 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12138 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12139 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12140 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12141 break;
12142 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12143 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12144 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12145 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12146 break;
12147 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12148 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12149 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12150 break;
12151 default:
12152 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12153 break;
12154 }
12155 break;
12156 case FLASH_5720VENDOR_M_ST_M25PE10:
12157 case FLASH_5720VENDOR_M_ST_M45PE10:
12158 case FLASH_5720VENDOR_A_ST_M25PE10:
12159 case FLASH_5720VENDOR_A_ST_M45PE10:
12160 case FLASH_5720VENDOR_M_ST_M25PE20:
12161 case FLASH_5720VENDOR_M_ST_M45PE20:
12162 case FLASH_5720VENDOR_A_ST_M25PE20:
12163 case FLASH_5720VENDOR_A_ST_M45PE20:
12164 case FLASH_5720VENDOR_M_ST_M25PE40:
12165 case FLASH_5720VENDOR_M_ST_M45PE40:
12166 case FLASH_5720VENDOR_A_ST_M25PE40:
12167 case FLASH_5720VENDOR_A_ST_M45PE40:
12168 case FLASH_5720VENDOR_M_ST_M25PE80:
12169 case FLASH_5720VENDOR_M_ST_M45PE80:
12170 case FLASH_5720VENDOR_A_ST_M25PE80:
12171 case FLASH_5720VENDOR_A_ST_M45PE80:
12172 case FLASH_5720VENDOR_ST_25USPT:
12173 case FLASH_5720VENDOR_ST_45USPT:
12174 tp->nvram_jedecnum = JEDEC_ST;
12175 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
12176 tp->tg3_flags2 |= TG3_FLG2_FLASH;
12177
12178 switch (nvmpinstrp) {
12179 case FLASH_5720VENDOR_M_ST_M25PE20:
12180 case FLASH_5720VENDOR_M_ST_M45PE20:
12181 case FLASH_5720VENDOR_A_ST_M25PE20:
12182 case FLASH_5720VENDOR_A_ST_M45PE20:
12183 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12184 break;
12185 case FLASH_5720VENDOR_M_ST_M25PE40:
12186 case FLASH_5720VENDOR_M_ST_M45PE40:
12187 case FLASH_5720VENDOR_A_ST_M25PE40:
12188 case FLASH_5720VENDOR_A_ST_M45PE40:
12189 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12190 break;
12191 case FLASH_5720VENDOR_M_ST_M25PE80:
12192 case FLASH_5720VENDOR_M_ST_M45PE80:
12193 case FLASH_5720VENDOR_A_ST_M25PE80:
12194 case FLASH_5720VENDOR_A_ST_M45PE80:
12195 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12196 break;
12197 default:
12198 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12199 break;
12200 }
12201 break;
12202 default:
12203 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
12204 return;
12205 }
12206
12207 tg3_nvram_get_pagesize(tp, nvcfg1);
12208 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
12209 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
12210}
12211
1da177e4
LT
12212/* Chips other than 5700/5701 use the NVRAM for fetching info. */
12213static void __devinit tg3_nvram_init(struct tg3 *tp)
12214{
1da177e4
LT
12215 tw32_f(GRC_EEPROM_ADDR,
12216 (EEPROM_ADDR_FSM_RESET |
12217 (EEPROM_DEFAULT_CLOCK_PERIOD <<
12218 EEPROM_ADDR_CLKPERD_SHIFT)));
12219
9d57f01c 12220 msleep(1);
1da177e4
LT
12221
12222 /* Enable seeprom accesses. */
12223 tw32_f(GRC_LOCAL_CTRL,
12224 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
12225 udelay(100);
12226
12227 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12228 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
12229 tp->tg3_flags |= TG3_FLAG_NVRAM;
12230
ec41c7df 12231 if (tg3_nvram_lock(tp)) {
5129c3a3
MC
12232 netdev_warn(tp->dev,
12233 "Cannot get nvram lock, %s failed\n",
05dbe005 12234 __func__);
ec41c7df
MC
12235 return;
12236 }
e6af301b 12237 tg3_enable_nvram_access(tp);
1da177e4 12238
989a9d23
MC
12239 tp->nvram_size = 0;
12240
361b4ac2
MC
12241 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
12242 tg3_get_5752_nvram_info(tp);
d3c7b886
MC
12243 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
12244 tg3_get_5755_nvram_info(tp);
d30cdd28 12245 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
57e6983c
MC
12246 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
12247 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1b27777a 12248 tg3_get_5787_nvram_info(tp);
6b91fa02
MC
12249 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
12250 tg3_get_5761_nvram_info(tp);
b5d3772c
MC
12251 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
12252 tg3_get_5906_nvram_info(tp);
b703df6f
MC
12253 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
12254 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
321d32a0 12255 tg3_get_57780_nvram_info(tp);
9b91b5f1
MC
12256 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
12257 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
a1b950d5 12258 tg3_get_5717_nvram_info(tp);
9b91b5f1
MC
12259 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
12260 tg3_get_5720_nvram_info(tp);
361b4ac2
MC
12261 else
12262 tg3_get_nvram_info(tp);
12263
989a9d23
MC
12264 if (tp->nvram_size == 0)
12265 tg3_get_nvram_size(tp);
1da177e4 12266
e6af301b 12267 tg3_disable_nvram_access(tp);
381291b7 12268 tg3_nvram_unlock(tp);
1da177e4
LT
12269
12270 } else {
12271 tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
12272
12273 tg3_get_eeprom_size(tp);
12274 }
12275}
12276
1da177e4
LT
12277static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
12278 u32 offset, u32 len, u8 *buf)
12279{
12280 int i, j, rc = 0;
12281 u32 val;
12282
12283 for (i = 0; i < len; i += 4) {
b9fc7dc5 12284 u32 addr;
a9dc529d 12285 __be32 data;
1da177e4
LT
12286
12287 addr = offset + i;
12288
12289 memcpy(&data, buf + i, 4);
12290
62cedd11
MC
12291 /*
12292 * The SEEPROM interface expects the data to always be opposite
12293 * the native endian format. We accomplish this by reversing
12294 * all the operations that would have been performed on the
12295 * data from a call to tg3_nvram_read_be32().
12296 */
12297 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
1da177e4
LT
12298
12299 val = tr32(GRC_EEPROM_ADDR);
12300 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
12301
12302 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
12303 EEPROM_ADDR_READ);
12304 tw32(GRC_EEPROM_ADDR, val |
12305 (0 << EEPROM_ADDR_DEVID_SHIFT) |
12306 (addr & EEPROM_ADDR_ADDR_MASK) |
12307 EEPROM_ADDR_START |
12308 EEPROM_ADDR_WRITE);
6aa20a22 12309
9d57f01c 12310 for (j = 0; j < 1000; j++) {
1da177e4
LT
12311 val = tr32(GRC_EEPROM_ADDR);
12312
12313 if (val & EEPROM_ADDR_COMPLETE)
12314 break;
9d57f01c 12315 msleep(1);
1da177e4
LT
12316 }
12317 if (!(val & EEPROM_ADDR_COMPLETE)) {
12318 rc = -EBUSY;
12319 break;
12320 }
12321 }
12322
12323 return rc;
12324}
12325
12326/* offset and length are dword aligned */
12327static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
12328 u8 *buf)
12329{
12330 int ret = 0;
12331 u32 pagesize = tp->nvram_pagesize;
12332 u32 pagemask = pagesize - 1;
12333 u32 nvram_cmd;
12334 u8 *tmp;
12335
12336 tmp = kmalloc(pagesize, GFP_KERNEL);
12337 if (tmp == NULL)
12338 return -ENOMEM;
12339
12340 while (len) {
12341 int j;
e6af301b 12342 u32 phy_addr, page_off, size;
1da177e4
LT
12343
12344 phy_addr = offset & ~pagemask;
6aa20a22 12345
1da177e4 12346 for (j = 0; j < pagesize; j += 4) {
a9dc529d
MC
12347 ret = tg3_nvram_read_be32(tp, phy_addr + j,
12348 (__be32 *) (tmp + j));
12349 if (ret)
1da177e4
LT
12350 break;
12351 }
12352 if (ret)
12353 break;
12354
c6cdf436 12355 page_off = offset & pagemask;
1da177e4
LT
12356 size = pagesize;
12357 if (len < size)
12358 size = len;
12359
12360 len -= size;
12361
12362 memcpy(tmp + page_off, buf, size);
12363
12364 offset = offset + (pagesize - page_off);
12365
e6af301b 12366 tg3_enable_nvram_access(tp);
1da177e4
LT
12367
12368 /*
12369 * Before we can erase the flash page, we need
12370 * to issue a special "write enable" command.
12371 */
12372 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12373
12374 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12375 break;
12376
12377 /* Erase the target page */
12378 tw32(NVRAM_ADDR, phy_addr);
12379
12380 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
12381 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
12382
c6cdf436 12383 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
1da177e4
LT
12384 break;
12385
12386 /* Issue another write enable to start the write. */
12387 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12388
12389 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12390 break;
12391
12392 for (j = 0; j < pagesize; j += 4) {
b9fc7dc5 12393 __be32 data;
1da177e4 12394
b9fc7dc5 12395 data = *((__be32 *) (tmp + j));
a9dc529d 12396
b9fc7dc5 12397 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4
LT
12398
12399 tw32(NVRAM_ADDR, phy_addr + j);
12400
12401 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
12402 NVRAM_CMD_WR;
12403
12404 if (j == 0)
12405 nvram_cmd |= NVRAM_CMD_FIRST;
12406 else if (j == (pagesize - 4))
12407 nvram_cmd |= NVRAM_CMD_LAST;
12408
12409 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12410 break;
12411 }
12412 if (ret)
12413 break;
12414 }
12415
12416 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12417 tg3_nvram_exec_cmd(tp, nvram_cmd);
12418
12419 kfree(tmp);
12420
12421 return ret;
12422}
12423
12424/* offset and length are dword aligned */
12425static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
12426 u8 *buf)
12427{
12428 int i, ret = 0;
12429
12430 for (i = 0; i < len; i += 4, offset += 4) {
b9fc7dc5
AV
12431 u32 page_off, phy_addr, nvram_cmd;
12432 __be32 data;
1da177e4
LT
12433
12434 memcpy(&data, buf + i, 4);
b9fc7dc5 12435 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4 12436
c6cdf436 12437 page_off = offset % tp->nvram_pagesize;
1da177e4 12438
1820180b 12439 phy_addr = tg3_nvram_phys_addr(tp, offset);
1da177e4
LT
12440
12441 tw32(NVRAM_ADDR, phy_addr);
12442
12443 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
12444
c6cdf436 12445 if (page_off == 0 || i == 0)
1da177e4 12446 nvram_cmd |= NVRAM_CMD_FIRST;
f6d9a256 12447 if (page_off == (tp->nvram_pagesize - 4))
1da177e4
LT
12448 nvram_cmd |= NVRAM_CMD_LAST;
12449
12450 if (i == (len - 4))
12451 nvram_cmd |= NVRAM_CMD_LAST;
12452
321d32a0
MC
12453 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
12454 !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
4c987487
MC
12455 (tp->nvram_jedecnum == JEDEC_ST) &&
12456 (nvram_cmd & NVRAM_CMD_FIRST)) {
1da177e4
LT
12457
12458 if ((ret = tg3_nvram_exec_cmd(tp,
12459 NVRAM_CMD_WREN | NVRAM_CMD_GO |
12460 NVRAM_CMD_DONE)))
12461
12462 break;
12463 }
12464 if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
12465 /* We always do complete word writes to eeprom. */
12466 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
12467 }
12468
12469 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12470 break;
12471 }
12472 return ret;
12473}
12474
12475/* offset and length are dword aligned */
12476static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
12477{
12478 int ret;
12479
1da177e4 12480 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
314fba34
MC
12481 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
12482 ~GRC_LCLCTRL_GPIO_OUTPUT1);
1da177e4
LT
12483 udelay(40);
12484 }
12485
12486 if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
12487 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
859a5887 12488 } else {
1da177e4
LT
12489 u32 grc_mode;
12490
ec41c7df
MC
12491 ret = tg3_nvram_lock(tp);
12492 if (ret)
12493 return ret;
1da177e4 12494
e6af301b
MC
12495 tg3_enable_nvram_access(tp);
12496 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
f66a29b0 12497 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
1da177e4 12498 tw32(NVRAM_WRITE1, 0x406);
1da177e4
LT
12499
12500 grc_mode = tr32(GRC_MODE);
12501 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
12502
12503 if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
12504 !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
12505
12506 ret = tg3_nvram_write_block_buffered(tp, offset, len,
12507 buf);
859a5887 12508 } else {
1da177e4
LT
12509 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
12510 buf);
12511 }
12512
12513 grc_mode = tr32(GRC_MODE);
12514 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
12515
e6af301b 12516 tg3_disable_nvram_access(tp);
1da177e4
LT
12517 tg3_nvram_unlock(tp);
12518 }
12519
12520 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
314fba34 12521 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
1da177e4
LT
12522 udelay(40);
12523 }
12524
12525 return ret;
12526}
12527
12528struct subsys_tbl_ent {
12529 u16 subsys_vendor, subsys_devid;
12530 u32 phy_id;
12531};
12532
24daf2b0 12533static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
1da177e4 12534 /* Broadcom boards. */
24daf2b0 12535 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12536 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
24daf2b0 12537 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12538 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
24daf2b0 12539 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12540 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
24daf2b0
MC
12541 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12542 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
12543 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12544 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
24daf2b0 12545 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12546 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12547 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12548 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
12549 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12550 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
24daf2b0 12551 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12552 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
24daf2b0 12553 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12554 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
24daf2b0 12555 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12556 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
1da177e4
LT
12557
12558 /* 3com boards. */
24daf2b0 12559 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12560 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
24daf2b0 12561 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12562 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12563 { TG3PCI_SUBVENDOR_ID_3COM,
12564 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
12565 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12566 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
24daf2b0 12567 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12568 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
1da177e4
LT
12569
12570 /* DELL boards. */
24daf2b0 12571 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12572 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
24daf2b0 12573 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12574 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
24daf2b0 12575 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12576 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
24daf2b0 12577 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12578 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
1da177e4
LT
12579
12580 /* Compaq boards. */
24daf2b0 12581 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12582 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
24daf2b0 12583 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12584 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12585 { TG3PCI_SUBVENDOR_ID_COMPAQ,
12586 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
12587 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12588 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
24daf2b0 12589 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12590 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
1da177e4
LT
12591
12592 /* IBM boards. */
24daf2b0
MC
12593 { TG3PCI_SUBVENDOR_ID_IBM,
12594 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
1da177e4
LT
12595};
12596
24daf2b0 12597static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
1da177e4
LT
12598{
12599 int i;
12600
12601 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
12602 if ((subsys_id_to_phy_id[i].subsys_vendor ==
12603 tp->pdev->subsystem_vendor) &&
12604 (subsys_id_to_phy_id[i].subsys_devid ==
12605 tp->pdev->subsystem_device))
12606 return &subsys_id_to_phy_id[i];
12607 }
12608 return NULL;
12609}
12610
7d0c41ef 12611static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
1da177e4 12612{
1da177e4 12613 u32 val;
caf636c7
MC
12614 u16 pmcsr;
12615
12616 /* On some early chips the SRAM cannot be accessed in D3hot state,
12617 * so need make sure we're in D0.
12618 */
12619 pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
12620 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
12621 pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
12622 msleep(1);
7d0c41ef
MC
12623
12624 /* Make sure register accesses (indirect or otherwise)
12625 * will function correctly.
12626 */
12627 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
12628 tp->misc_host_ctrl);
1da177e4 12629
f49639e6
DM
12630 /* The memory arbiter has to be enabled in order for SRAM accesses
12631 * to succeed. Normally on powerup the tg3 chip firmware will make
12632 * sure it is enabled, but other entities such as system netboot
12633 * code might disable it.
12634 */
12635 val = tr32(MEMARB_MODE);
12636 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
12637
79eb6904 12638 tp->phy_id = TG3_PHY_ID_INVALID;
7d0c41ef
MC
12639 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12640
a85feb8c
GZ
12641 /* Assume an onboard device and WOL capable by default. */
12642 tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
72b845e0 12643
b5d3772c 12644 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
9d26e213 12645 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
b5d3772c 12646 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
9d26e213
MC
12647 tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
12648 }
0527ba35
MC
12649 val = tr32(VCPU_CFGSHDW);
12650 if (val & VCPU_CFGSHDW_ASPM_DBNC)
8ed5d97e 12651 tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
0527ba35 12652 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
2023276e 12653 (val & VCPU_CFGSHDW_WOL_MAGPKT))
0527ba35 12654 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
05ac4cb7 12655 goto done;
b5d3772c
MC
12656 }
12657
1da177e4
LT
12658 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
12659 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
12660 u32 nic_cfg, led_cfg;
a9daf367 12661 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
7d0c41ef 12662 int eeprom_phy_serdes = 0;
1da177e4
LT
12663
12664 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
12665 tp->nic_sram_data_cfg = nic_cfg;
12666
12667 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
12668 ver >>= NIC_SRAM_DATA_VER_SHIFT;
12669 if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
12670 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
12671 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
12672 (ver > 0) && (ver < 0x100))
12673 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
12674
a9daf367
MC
12675 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
12676 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
12677
1da177e4
LT
12678 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
12679 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
12680 eeprom_phy_serdes = 1;
12681
12682 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
12683 if (nic_phy_id != 0) {
12684 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
12685 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
12686
12687 eeprom_phy_id = (id1 >> 16) << 10;
12688 eeprom_phy_id |= (id2 & 0xfc00) << 16;
12689 eeprom_phy_id |= (id2 & 0x03ff) << 0;
12690 } else
12691 eeprom_phy_id = 0;
12692
7d0c41ef 12693 tp->phy_id = eeprom_phy_id;
747e8f8b 12694 if (eeprom_phy_serdes) {
a50d0796 12695 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
f07e9af3 12696 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
a50d0796 12697 else
f07e9af3 12698 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
747e8f8b 12699 }
7d0c41ef 12700
cbf46853 12701 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
1da177e4
LT
12702 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
12703 SHASTA_EXT_LED_MODE_MASK);
cbf46853 12704 else
1da177e4
LT
12705 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
12706
12707 switch (led_cfg) {
12708 default:
12709 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
12710 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12711 break;
12712
12713 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
12714 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12715 break;
12716
12717 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
12718 tp->led_ctrl = LED_CTRL_MODE_MAC;
9ba27794
MC
12719
12720 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
12721 * read on some older 5700/5701 bootcode.
12722 */
12723 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
12724 ASIC_REV_5700 ||
12725 GET_ASIC_REV(tp->pci_chip_rev_id) ==
12726 ASIC_REV_5701)
12727 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12728
1da177e4
LT
12729 break;
12730
12731 case SHASTA_EXT_LED_SHARED:
12732 tp->led_ctrl = LED_CTRL_MODE_SHARED;
12733 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
12734 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
12735 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12736 LED_CTRL_MODE_PHY_2);
12737 break;
12738
12739 case SHASTA_EXT_LED_MAC:
12740 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
12741 break;
12742
12743 case SHASTA_EXT_LED_COMBO:
12744 tp->led_ctrl = LED_CTRL_MODE_COMBO;
12745 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
12746 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12747 LED_CTRL_MODE_PHY_2);
12748 break;
12749
855e1111 12750 }
1da177e4
LT
12751
12752 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
12753 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
12754 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
12755 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12756
b2a5c19c
MC
12757 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
12758 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
5f60891b 12759
9d26e213 12760 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
1da177e4 12761 tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
9d26e213
MC
12762 if ((tp->pdev->subsystem_vendor ==
12763 PCI_VENDOR_ID_ARIMA) &&
12764 (tp->pdev->subsystem_device == 0x205a ||
12765 tp->pdev->subsystem_device == 0x2063))
12766 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
12767 } else {
f49639e6 12768 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
9d26e213
MC
12769 tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
12770 }
1da177e4
LT
12771
12772 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
12773 tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
cbf46853 12774 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
1da177e4
LT
12775 tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
12776 }
b2b98d4a
MC
12777
12778 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
12779 (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
0d3031d9 12780 tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
b2b98d4a 12781
f07e9af3 12782 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
a85feb8c
GZ
12783 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
12784 tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
1da177e4 12785
12dac075 12786 if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
05ac4cb7 12787 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
0527ba35
MC
12788 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
12789
1da177e4 12790 if (cfg2 & (1 << 17))
f07e9af3 12791 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
1da177e4
LT
12792
12793 /* serdes signal pre-emphasis in register 0x590 set by */
12794 /* bootcode if bit 18 is set */
12795 if (cfg2 & (1 << 18))
f07e9af3 12796 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
8ed5d97e 12797
1407deb1 12798 if (((tp->tg3_flags3 & TG3_FLG3_57765_PLUS) ||
2e1e3291
MC
12799 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
12800 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX))) &&
6833c043 12801 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
f07e9af3 12802 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
6833c043 12803
8c69b1e7
MC
12804 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
12805 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
1407deb1 12806 !(tp->tg3_flags3 & TG3_FLG3_57765_PLUS)) {
8ed5d97e
MC
12807 u32 cfg3;
12808
12809 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
12810 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
12811 tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
12812 }
a9daf367 12813
14417063
MC
12814 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
12815 tp->tg3_flags3 |= TG3_FLG3_RGMII_INBAND_DISABLE;
a9daf367
MC
12816 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
12817 tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
12818 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
12819 tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
1da177e4 12820 }
05ac4cb7 12821done:
43067ed8
RW
12822 if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
12823 device_set_wakeup_enable(&tp->pdev->dev,
05ac4cb7 12824 tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
43067ed8
RW
12825 else
12826 device_set_wakeup_capable(&tp->pdev->dev, false);
7d0c41ef
MC
12827}
12828
b2a5c19c
MC
12829static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
12830{
12831 int i;
12832 u32 val;
12833
12834 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
12835 tw32(OTP_CTRL, cmd);
12836
12837 /* Wait for up to 1 ms for command to execute. */
12838 for (i = 0; i < 100; i++) {
12839 val = tr32(OTP_STATUS);
12840 if (val & OTP_STATUS_CMD_DONE)
12841 break;
12842 udelay(10);
12843 }
12844
12845 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
12846}
12847
12848/* Read the gphy configuration from the OTP region of the chip. The gphy
12849 * configuration is a 32-bit value that straddles the alignment boundary.
12850 * We do two 32-bit reads and then shift and merge the results.
12851 */
12852static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
12853{
12854 u32 bhalf_otp, thalf_otp;
12855
12856 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
12857
12858 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
12859 return 0;
12860
12861 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
12862
12863 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
12864 return 0;
12865
12866 thalf_otp = tr32(OTP_READ_DATA);
12867
12868 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
12869
12870 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
12871 return 0;
12872
12873 bhalf_otp = tr32(OTP_READ_DATA);
12874
12875 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
12876}
12877
e256f8a3
MC
12878static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
12879{
12880 u32 adv = ADVERTISED_Autoneg |
12881 ADVERTISED_Pause;
12882
12883 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
12884 adv |= ADVERTISED_1000baseT_Half |
12885 ADVERTISED_1000baseT_Full;
12886
12887 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
12888 adv |= ADVERTISED_100baseT_Half |
12889 ADVERTISED_100baseT_Full |
12890 ADVERTISED_10baseT_Half |
12891 ADVERTISED_10baseT_Full |
12892 ADVERTISED_TP;
12893 else
12894 adv |= ADVERTISED_FIBRE;
12895
12896 tp->link_config.advertising = adv;
12897 tp->link_config.speed = SPEED_INVALID;
12898 tp->link_config.duplex = DUPLEX_INVALID;
12899 tp->link_config.autoneg = AUTONEG_ENABLE;
12900 tp->link_config.active_speed = SPEED_INVALID;
12901 tp->link_config.active_duplex = DUPLEX_INVALID;
12902 tp->link_config.orig_speed = SPEED_INVALID;
12903 tp->link_config.orig_duplex = DUPLEX_INVALID;
12904 tp->link_config.orig_autoneg = AUTONEG_INVALID;
12905}
12906
7d0c41ef
MC
12907static int __devinit tg3_phy_probe(struct tg3 *tp)
12908{
12909 u32 hw_phy_id_1, hw_phy_id_2;
12910 u32 hw_phy_id, hw_phy_id_masked;
12911 int err;
1da177e4 12912
e256f8a3
MC
12913 /* flow control autonegotiation is default behavior */
12914 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
12915 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
12916
b02fd9e3
MC
12917 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
12918 return tg3_phy_init(tp);
12919
1da177e4 12920 /* Reading the PHY ID register can conflict with ASF
877d0310 12921 * firmware access to the PHY hardware.
1da177e4
LT
12922 */
12923 err = 0;
0d3031d9
MC
12924 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
12925 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
79eb6904 12926 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
1da177e4
LT
12927 } else {
12928 /* Now read the physical PHY_ID from the chip and verify
12929 * that it is sane. If it doesn't look good, we fall back
12930 * to either the hard-coded table based PHY_ID and failing
12931 * that the value found in the eeprom area.
12932 */
12933 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
12934 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
12935
12936 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
12937 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
12938 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
12939
79eb6904 12940 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
1da177e4
LT
12941 }
12942
79eb6904 12943 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
1da177e4 12944 tp->phy_id = hw_phy_id;
79eb6904 12945 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
f07e9af3 12946 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
da6b2d01 12947 else
f07e9af3 12948 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
1da177e4 12949 } else {
79eb6904 12950 if (tp->phy_id != TG3_PHY_ID_INVALID) {
7d0c41ef
MC
12951 /* Do nothing, phy ID already set up in
12952 * tg3_get_eeprom_hw_cfg().
12953 */
1da177e4
LT
12954 } else {
12955 struct subsys_tbl_ent *p;
12956
12957 /* No eeprom signature? Try the hardcoded
12958 * subsys device table.
12959 */
24daf2b0 12960 p = tg3_lookup_by_subsys(tp);
1da177e4
LT
12961 if (!p)
12962 return -ENODEV;
12963
12964 tp->phy_id = p->phy_id;
12965 if (!tp->phy_id ||
79eb6904 12966 tp->phy_id == TG3_PHY_ID_BCM8002)
f07e9af3 12967 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
1da177e4
LT
12968 }
12969 }
12970
a6b68dab
MC
12971 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
12972 ((tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
12973 tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
12974 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
12975 tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
52b02d04
MC
12976 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
12977
e256f8a3
MC
12978 tg3_phy_init_link_config(tp);
12979
f07e9af3 12980 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
0d3031d9 12981 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
1da177e4 12982 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
3600d918 12983 u32 bmsr, adv_reg, tg3_ctrl, mask;
1da177e4
LT
12984
12985 tg3_readphy(tp, MII_BMSR, &bmsr);
12986 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
12987 (bmsr & BMSR_LSTATUS))
12988 goto skip_phy_reset;
6aa20a22 12989
1da177e4
LT
12990 err = tg3_phy_reset(tp);
12991 if (err)
12992 return err;
12993
12994 adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
12995 ADVERTISE_100HALF | ADVERTISE_100FULL |
12996 ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
12997 tg3_ctrl = 0;
f07e9af3 12998 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
1da177e4
LT
12999 tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
13000 MII_TG3_CTRL_ADV_1000_FULL);
13001 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
13002 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
13003 tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
13004 MII_TG3_CTRL_ENABLE_AS_MASTER);
13005 }
13006
3600d918
MC
13007 mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
13008 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
13009 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
13010 if (!tg3_copper_is_advertising_all(tp, mask)) {
1da177e4
LT
13011 tg3_writephy(tp, MII_ADVERTISE, adv_reg);
13012
f07e9af3 13013 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
13014 tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
13015
13016 tg3_writephy(tp, MII_BMCR,
13017 BMCR_ANENABLE | BMCR_ANRESTART);
13018 }
13019 tg3_phy_set_wirespeed(tp);
13020
13021 tg3_writephy(tp, MII_ADVERTISE, adv_reg);
f07e9af3 13022 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
13023 tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
13024 }
13025
13026skip_phy_reset:
79eb6904 13027 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
13028 err = tg3_init_5401phy_dsp(tp);
13029 if (err)
13030 return err;
1da177e4 13031
1da177e4
LT
13032 err = tg3_init_5401phy_dsp(tp);
13033 }
13034
1da177e4
LT
13035 return err;
13036}
13037
184b8904 13038static void __devinit tg3_read_vpd(struct tg3 *tp)
1da177e4 13039{
a4a8bb15 13040 u8 *vpd_data;
4181b2c8 13041 unsigned int block_end, rosize, len;
184b8904 13042 int j, i = 0;
a4a8bb15 13043
c3e94500 13044 vpd_data = (u8 *)tg3_vpd_readblock(tp);
a4a8bb15
MC
13045 if (!vpd_data)
13046 goto out_no_vpd;
1da177e4 13047
4181b2c8
MC
13048 i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
13049 PCI_VPD_LRDT_RO_DATA);
13050 if (i < 0)
13051 goto out_not_found;
1da177e4 13052
4181b2c8
MC
13053 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
13054 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
13055 i += PCI_VPD_LRDT_TAG_SIZE;
1da177e4 13056
4181b2c8
MC
13057 if (block_end > TG3_NVM_VPD_LEN)
13058 goto out_not_found;
af2c6a4a 13059
184b8904
MC
13060 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13061 PCI_VPD_RO_KEYWORD_MFR_ID);
13062 if (j > 0) {
13063 len = pci_vpd_info_field_size(&vpd_data[j]);
13064
13065 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13066 if (j + len > block_end || len != 4 ||
13067 memcmp(&vpd_data[j], "1028", 4))
13068 goto partno;
13069
13070 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13071 PCI_VPD_RO_KEYWORD_VENDOR0);
13072 if (j < 0)
13073 goto partno;
13074
13075 len = pci_vpd_info_field_size(&vpd_data[j]);
13076
13077 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13078 if (j + len > block_end)
13079 goto partno;
13080
13081 memcpy(tp->fw_ver, &vpd_data[j], len);
13082 strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
13083 }
13084
13085partno:
4181b2c8
MC
13086 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13087 PCI_VPD_RO_KEYWORD_PARTNO);
13088 if (i < 0)
13089 goto out_not_found;
af2c6a4a 13090
4181b2c8 13091 len = pci_vpd_info_field_size(&vpd_data[i]);
1da177e4 13092
4181b2c8
MC
13093 i += PCI_VPD_INFO_FLD_HDR_SIZE;
13094 if (len > TG3_BPN_SIZE ||
13095 (len + i) > TG3_NVM_VPD_LEN)
13096 goto out_not_found;
1da177e4 13097
4181b2c8 13098 memcpy(tp->board_part_number, &vpd_data[i], len);
1da177e4 13099
1da177e4 13100out_not_found:
a4a8bb15 13101 kfree(vpd_data);
37a949c5 13102 if (tp->board_part_number[0])
a4a8bb15
MC
13103 return;
13104
13105out_no_vpd:
37a949c5
MC
13106 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
13107 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
13108 strcpy(tp->board_part_number, "BCM5717");
13109 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
13110 strcpy(tp->board_part_number, "BCM5718");
13111 else
13112 goto nomatch;
13113 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
13114 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
13115 strcpy(tp->board_part_number, "BCM57780");
13116 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
13117 strcpy(tp->board_part_number, "BCM57760");
13118 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
13119 strcpy(tp->board_part_number, "BCM57790");
13120 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
13121 strcpy(tp->board_part_number, "BCM57788");
13122 else
13123 goto nomatch;
13124 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
13125 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
13126 strcpy(tp->board_part_number, "BCM57761");
13127 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
13128 strcpy(tp->board_part_number, "BCM57765");
13129 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
13130 strcpy(tp->board_part_number, "BCM57781");
13131 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
13132 strcpy(tp->board_part_number, "BCM57785");
13133 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
13134 strcpy(tp->board_part_number, "BCM57791");
13135 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13136 strcpy(tp->board_part_number, "BCM57795");
13137 else
13138 goto nomatch;
13139 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
b5d3772c 13140 strcpy(tp->board_part_number, "BCM95906");
37a949c5
MC
13141 } else {
13142nomatch:
b5d3772c 13143 strcpy(tp->board_part_number, "none");
37a949c5 13144 }
1da177e4
LT
13145}
13146
9c8a620e
MC
13147static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
13148{
13149 u32 val;
13150
e4f34110 13151 if (tg3_nvram_read(tp, offset, &val) ||
9c8a620e 13152 (val & 0xfc000000) != 0x0c000000 ||
e4f34110 13153 tg3_nvram_read(tp, offset + 4, &val) ||
9c8a620e
MC
13154 val != 0)
13155 return 0;
13156
13157 return 1;
13158}
13159
acd9c119
MC
13160static void __devinit tg3_read_bc_ver(struct tg3 *tp)
13161{
ff3a7cb2 13162 u32 val, offset, start, ver_offset;
75f9936e 13163 int i, dst_off;
ff3a7cb2 13164 bool newver = false;
acd9c119
MC
13165
13166 if (tg3_nvram_read(tp, 0xc, &offset) ||
13167 tg3_nvram_read(tp, 0x4, &start))
13168 return;
13169
13170 offset = tg3_nvram_logical_addr(tp, offset);
13171
ff3a7cb2 13172 if (tg3_nvram_read(tp, offset, &val))
acd9c119
MC
13173 return;
13174
ff3a7cb2
MC
13175 if ((val & 0xfc000000) == 0x0c000000) {
13176 if (tg3_nvram_read(tp, offset + 4, &val))
acd9c119
MC
13177 return;
13178
ff3a7cb2
MC
13179 if (val == 0)
13180 newver = true;
13181 }
13182
75f9936e
MC
13183 dst_off = strlen(tp->fw_ver);
13184
ff3a7cb2 13185 if (newver) {
75f9936e
MC
13186 if (TG3_VER_SIZE - dst_off < 16 ||
13187 tg3_nvram_read(tp, offset + 8, &ver_offset))
ff3a7cb2
MC
13188 return;
13189
13190 offset = offset + ver_offset - start;
13191 for (i = 0; i < 16; i += 4) {
13192 __be32 v;
13193 if (tg3_nvram_read_be32(tp, offset + i, &v))
13194 return;
13195
75f9936e 13196 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
ff3a7cb2
MC
13197 }
13198 } else {
13199 u32 major, minor;
13200
13201 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
13202 return;
13203
13204 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
13205 TG3_NVM_BCVER_MAJSFT;
13206 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
75f9936e
MC
13207 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
13208 "v%d.%02d", major, minor);
acd9c119
MC
13209 }
13210}
13211
a6f6cb1c
MC
13212static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
13213{
13214 u32 val, major, minor;
13215
13216 /* Use native endian representation */
13217 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
13218 return;
13219
13220 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
13221 TG3_NVM_HWSB_CFG1_MAJSFT;
13222 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
13223 TG3_NVM_HWSB_CFG1_MINSFT;
13224
13225 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
13226}
13227
dfe00d7d
MC
13228static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
13229{
13230 u32 offset, major, minor, build;
13231
75f9936e 13232 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
dfe00d7d
MC
13233
13234 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
13235 return;
13236
13237 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
13238 case TG3_EEPROM_SB_REVISION_0:
13239 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
13240 break;
13241 case TG3_EEPROM_SB_REVISION_2:
13242 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
13243 break;
13244 case TG3_EEPROM_SB_REVISION_3:
13245 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
13246 break;
a4153d40
MC
13247 case TG3_EEPROM_SB_REVISION_4:
13248 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
13249 break;
13250 case TG3_EEPROM_SB_REVISION_5:
13251 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
13252 break;
bba226ac
MC
13253 case TG3_EEPROM_SB_REVISION_6:
13254 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
13255 break;
dfe00d7d
MC
13256 default:
13257 return;
13258 }
13259
e4f34110 13260 if (tg3_nvram_read(tp, offset, &val))
dfe00d7d
MC
13261 return;
13262
13263 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
13264 TG3_EEPROM_SB_EDH_BLD_SHFT;
13265 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
13266 TG3_EEPROM_SB_EDH_MAJ_SHFT;
13267 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
13268
13269 if (minor > 99 || build > 26)
13270 return;
13271
75f9936e
MC
13272 offset = strlen(tp->fw_ver);
13273 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
13274 " v%d.%02d", major, minor);
dfe00d7d
MC
13275
13276 if (build > 0) {
75f9936e
MC
13277 offset = strlen(tp->fw_ver);
13278 if (offset < TG3_VER_SIZE - 1)
13279 tp->fw_ver[offset] = 'a' + build - 1;
dfe00d7d
MC
13280 }
13281}
13282
acd9c119 13283static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
c4e6575c
MC
13284{
13285 u32 val, offset, start;
acd9c119 13286 int i, vlen;
9c8a620e
MC
13287
13288 for (offset = TG3_NVM_DIR_START;
13289 offset < TG3_NVM_DIR_END;
13290 offset += TG3_NVM_DIRENT_SIZE) {
e4f34110 13291 if (tg3_nvram_read(tp, offset, &val))
c4e6575c
MC
13292 return;
13293
9c8a620e
MC
13294 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
13295 break;
13296 }
13297
13298 if (offset == TG3_NVM_DIR_END)
13299 return;
13300
13301 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
13302 start = 0x08000000;
e4f34110 13303 else if (tg3_nvram_read(tp, offset - 4, &start))
9c8a620e
MC
13304 return;
13305
e4f34110 13306 if (tg3_nvram_read(tp, offset + 4, &offset) ||
9c8a620e 13307 !tg3_fw_img_is_valid(tp, offset) ||
e4f34110 13308 tg3_nvram_read(tp, offset + 8, &val))
9c8a620e
MC
13309 return;
13310
13311 offset += val - start;
13312
acd9c119 13313 vlen = strlen(tp->fw_ver);
9c8a620e 13314
acd9c119
MC
13315 tp->fw_ver[vlen++] = ',';
13316 tp->fw_ver[vlen++] = ' ';
9c8a620e
MC
13317
13318 for (i = 0; i < 4; i++) {
a9dc529d
MC
13319 __be32 v;
13320 if (tg3_nvram_read_be32(tp, offset, &v))
c4e6575c
MC
13321 return;
13322
b9fc7dc5 13323 offset += sizeof(v);
c4e6575c 13324
acd9c119
MC
13325 if (vlen > TG3_VER_SIZE - sizeof(v)) {
13326 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
9c8a620e 13327 break;
c4e6575c 13328 }
9c8a620e 13329
acd9c119
MC
13330 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
13331 vlen += sizeof(v);
c4e6575c 13332 }
acd9c119
MC
13333}
13334
7fd76445
MC
13335static void __devinit tg3_read_dash_ver(struct tg3 *tp)
13336{
13337 int vlen;
13338 u32 apedata;
ecc79648 13339 char *fwtype;
7fd76445
MC
13340
13341 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
13342 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
13343 return;
13344
13345 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
13346 if (apedata != APE_SEG_SIG_MAGIC)
13347 return;
13348
13349 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
13350 if (!(apedata & APE_FW_STATUS_READY))
13351 return;
13352
13353 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
13354
dc6d0744
MC
13355 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
13356 tp->tg3_flags3 |= TG3_FLG3_APE_HAS_NCSI;
ecc79648 13357 fwtype = "NCSI";
dc6d0744 13358 } else {
ecc79648 13359 fwtype = "DASH";
dc6d0744 13360 }
ecc79648 13361
7fd76445
MC
13362 vlen = strlen(tp->fw_ver);
13363
ecc79648
MC
13364 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
13365 fwtype,
7fd76445
MC
13366 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
13367 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
13368 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
13369 (apedata & APE_FW_VERSION_BLDMSK));
13370}
13371
acd9c119
MC
13372static void __devinit tg3_read_fw_ver(struct tg3 *tp)
13373{
13374 u32 val;
75f9936e 13375 bool vpd_vers = false;
acd9c119 13376
75f9936e
MC
13377 if (tp->fw_ver[0] != 0)
13378 vpd_vers = true;
df259d8c 13379
75f9936e
MC
13380 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
13381 strcat(tp->fw_ver, "sb");
df259d8c
MC
13382 return;
13383 }
13384
acd9c119
MC
13385 if (tg3_nvram_read(tp, 0, &val))
13386 return;
13387
13388 if (val == TG3_EEPROM_MAGIC)
13389 tg3_read_bc_ver(tp);
13390 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
13391 tg3_read_sb_ver(tp, val);
a6f6cb1c
MC
13392 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
13393 tg3_read_hwsb_ver(tp);
acd9c119
MC
13394 else
13395 return;
13396
13397 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
75f9936e
MC
13398 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) || vpd_vers)
13399 goto done;
acd9c119
MC
13400
13401 tg3_read_mgmtfw_ver(tp);
9c8a620e 13402
75f9936e 13403done:
9c8a620e 13404 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
c4e6575c
MC
13405}
13406
7544b097
MC
13407static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
13408
7cb32cf2
MC
13409static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
13410{
de9f5230
MC
13411 if (tp->tg3_flags3 & TG3_FLG3_LRG_PROD_RING_CAP)
13412 return TG3_RX_RET_MAX_SIZE_5717;
7cb32cf2
MC
13413 else if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
13414 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
de9f5230 13415 return TG3_RX_RET_MAX_SIZE_5700;
7cb32cf2 13416 else
de9f5230 13417 return TG3_RX_RET_MAX_SIZE_5705;
7cb32cf2
MC
13418}
13419
4143470c 13420static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
895950c2
JP
13421 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
13422 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
13423 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
13424 { },
13425};
13426
1da177e4
LT
13427static int __devinit tg3_get_invariants(struct tg3 *tp)
13428{
1da177e4 13429 u32 misc_ctrl_reg;
1da177e4
LT
13430 u32 pci_state_reg, grc_misc_cfg;
13431 u32 val;
13432 u16 pci_cmd;
5e7dfd0f 13433 int err;
1da177e4 13434
1da177e4
LT
13435 /* Force memory write invalidate off. If we leave it on,
13436 * then on 5700_BX chips we have to enable a workaround.
13437 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
13438 * to match the cacheline size. The Broadcom driver have this
13439 * workaround but turns MWI off all the times so never uses
13440 * it. This seems to suggest that the workaround is insufficient.
13441 */
13442 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13443 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
13444 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13445
13446 /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
13447 * has the register indirect write enable bit set before
13448 * we try to access any of the MMIO registers. It is also
13449 * critical that the PCI-X hw workaround situation is decided
13450 * before that as well.
13451 */
13452 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13453 &misc_ctrl_reg);
13454
13455 tp->pci_chip_rev_id = (misc_ctrl_reg >>
13456 MISC_HOST_CTRL_CHIPREV_SHIFT);
795d01c5
MC
13457 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
13458 u32 prod_id_asic_rev;
13459
5001e2f6
MC
13460 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
13461 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
d78b59f5
MC
13462 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
13463 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
f6eb9b1f
MC
13464 pci_read_config_dword(tp->pdev,
13465 TG3PCI_GEN2_PRODID_ASICREV,
13466 &prod_id_asic_rev);
b703df6f
MC
13467 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
13468 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
13469 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
13470 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
13471 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
13472 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13473 pci_read_config_dword(tp->pdev,
13474 TG3PCI_GEN15_PRODID_ASICREV,
13475 &prod_id_asic_rev);
f6eb9b1f
MC
13476 else
13477 pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
13478 &prod_id_asic_rev);
13479
321d32a0 13480 tp->pci_chip_rev_id = prod_id_asic_rev;
795d01c5 13481 }
1da177e4 13482
ff645bec
MC
13483 /* Wrong chip ID in 5752 A0. This code can be removed later
13484 * as A0 is not in production.
13485 */
13486 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
13487 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
13488
6892914f
MC
13489 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
13490 * we need to disable memory and use config. cycles
13491 * only to access all registers. The 5702/03 chips
13492 * can mistakenly decode the special cycles from the
13493 * ICH chipsets as memory write cycles, causing corruption
13494 * of register and memory space. Only certain ICH bridges
13495 * will drive special cycles with non-zero data during the
13496 * address phase which can fall within the 5703's address
13497 * range. This is not an ICH bug as the PCI spec allows
13498 * non-zero address during special cycles. However, only
13499 * these ICH bridges are known to drive non-zero addresses
13500 * during special cycles.
13501 *
13502 * Since special cycles do not cross PCI bridges, we only
13503 * enable this workaround if the 5703 is on the secondary
13504 * bus of these ICH bridges.
13505 */
13506 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
13507 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
13508 static struct tg3_dev_id {
13509 u32 vendor;
13510 u32 device;
13511 u32 rev;
13512 } ich_chipsets[] = {
13513 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
13514 PCI_ANY_ID },
13515 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
13516 PCI_ANY_ID },
13517 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
13518 0xa },
13519 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
13520 PCI_ANY_ID },
13521 { },
13522 };
13523 struct tg3_dev_id *pci_id = &ich_chipsets[0];
13524 struct pci_dev *bridge = NULL;
13525
13526 while (pci_id->vendor != 0) {
13527 bridge = pci_get_device(pci_id->vendor, pci_id->device,
13528 bridge);
13529 if (!bridge) {
13530 pci_id++;
13531 continue;
13532 }
13533 if (pci_id->rev != PCI_ANY_ID) {
44c10138 13534 if (bridge->revision > pci_id->rev)
6892914f
MC
13535 continue;
13536 }
13537 if (bridge->subordinate &&
13538 (bridge->subordinate->number ==
13539 tp->pdev->bus->number)) {
13540
13541 tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
13542 pci_dev_put(bridge);
13543 break;
13544 }
13545 }
13546 }
13547
41588ba1
MC
13548 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
13549 static struct tg3_dev_id {
13550 u32 vendor;
13551 u32 device;
13552 } bridge_chipsets[] = {
13553 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
13554 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
13555 { },
13556 };
13557 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
13558 struct pci_dev *bridge = NULL;
13559
13560 while (pci_id->vendor != 0) {
13561 bridge = pci_get_device(pci_id->vendor,
13562 pci_id->device,
13563 bridge);
13564 if (!bridge) {
13565 pci_id++;
13566 continue;
13567 }
13568 if (bridge->subordinate &&
13569 (bridge->subordinate->number <=
13570 tp->pdev->bus->number) &&
13571 (bridge->subordinate->subordinate >=
13572 tp->pdev->bus->number)) {
13573 tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
13574 pci_dev_put(bridge);
13575 break;
13576 }
13577 }
13578 }
13579
4a29cc2e
MC
13580 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
13581 * DMA addresses > 40-bit. This bridge may have other additional
13582 * 57xx devices behind it in some 4-port NIC designs for example.
13583 * Any tg3 device found behind the bridge will also need the 40-bit
13584 * DMA workaround.
13585 */
a4e2b347
MC
13586 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
13587 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
13588 tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
4a29cc2e 13589 tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
4cf78e4f 13590 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
859a5887 13591 } else {
4a29cc2e
MC
13592 struct pci_dev *bridge = NULL;
13593
13594 do {
13595 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
13596 PCI_DEVICE_ID_SERVERWORKS_EPB,
13597 bridge);
13598 if (bridge && bridge->subordinate &&
13599 (bridge->subordinate->number <=
13600 tp->pdev->bus->number) &&
13601 (bridge->subordinate->subordinate >=
13602 tp->pdev->bus->number)) {
13603 tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
13604 pci_dev_put(bridge);
13605 break;
13606 }
13607 } while (bridge);
13608 }
4cf78e4f 13609
1da177e4
LT
13610 /* Initialize misc host control in PCI block. */
13611 tp->misc_host_ctrl |= (misc_ctrl_reg &
13612 MISC_HOST_CTRL_CHIPREV);
13613 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13614 tp->misc_host_ctrl);
13615
f6eb9b1f
MC
13616 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
13617 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
d78b59f5
MC
13618 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13619 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
7544b097
MC
13620 tp->pdev_peer = tg3_find_peer(tp);
13621
c885e824 13622 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
d78b59f5
MC
13623 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13624 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
0a58d668
MC
13625 tp->tg3_flags3 |= TG3_FLG3_5717_PLUS;
13626
13627 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
13628 (tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
1407deb1 13629 tp->tg3_flags3 |= TG3_FLG3_57765_PLUS;
c885e824 13630
321d32a0
MC
13631 /* Intentionally exclude ASIC_REV_5906 */
13632 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d9ab5ad1 13633 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
d30cdd28 13634 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
9936bcf6 13635 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c 13636 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 13637 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
1407deb1 13638 (tp->tg3_flags3 & TG3_FLG3_57765_PLUS))
321d32a0
MC
13639 tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
13640
13641 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13642 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
b5d3772c 13643 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
321d32a0 13644 (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
a4e2b347 13645 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
6708e5cc
JL
13646 tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
13647
eb07a940 13648
1b440c56
JL
13649 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
13650 (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
13651 tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
13652
027455ad
MC
13653 /* 5700 B0 chips do not support checksumming correctly due
13654 * to hardware bugs.
13655 */
dc668910
MM
13656 if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
13657 u32 features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
7fe876af 13658
027455ad 13659 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
7fe876af
ED
13660 features |= NETIF_F_IPV6_CSUM;
13661 tp->dev->features |= features;
dc668910
MM
13662 tp->dev->hw_features |= features;
13663 tp->dev->vlan_features |= features;
027455ad
MC
13664 }
13665
507399f1 13666 /* Determine TSO capabilities */
2866d956 13667 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
4d163b75 13668 ; /* Do nothing. HW bug. */
1407deb1 13669 else if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS)
e849cdc3
MC
13670 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
13671 else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
13672 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
507399f1
MC
13673 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
13674 else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
13675 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
13676 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
13677 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
13678 tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
13679 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13680 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13681 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
13682 tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
13683 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
13684 tp->fw_needed = FIRMWARE_TG3TSO5;
13685 else
13686 tp->fw_needed = FIRMWARE_TG3TSO;
13687 }
13688
13689 tp->irq_max = 1;
13690
5a6f3074 13691 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
7544b097
MC
13692 tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
13693 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
13694 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
13695 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
13696 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
13697 tp->pdev_peer == tp->pdev))
13698 tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
13699
321d32a0 13700 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
b5d3772c 13701 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
fcfa0a32 13702 tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
52c0fd83 13703 }
4f125f42 13704
1407deb1 13705 if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS) {
507399f1
MC
13706 tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
13707 tp->irq_max = TG3_IRQ_MAX_VECS;
13708 }
f6eb9b1f 13709 }
0e1406dd 13710
615774fe 13711 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
a50d0796 13712 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
615774fe
MC
13713 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
13714 tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
13715 else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
13716 tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
13717 tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
0e1406dd 13718 }
f6eb9b1f 13719
0a58d668 13720 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
de9f5230
MC
13721 tp->tg3_flags3 |= TG3_FLG3_LRG_PROD_RING_CAP;
13722
1407deb1 13723 if ((tp->tg3_flags3 & TG3_FLG3_57765_PLUS) &&
2866d956 13724 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
b703df6f
MC
13725 tp->tg3_flags3 |= TG3_FLG3_USE_JUMBO_BDFLAG;
13726
f51f3562 13727 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
c6cdf436
MC
13728 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
13729 (tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG))
8f666b07 13730 tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
0f893dc6 13731
52f4490c
MC
13732 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
13733 &pci_state_reg);
13734
5e7dfd0f
MC
13735 tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
13736 if (tp->pcie_cap != 0) {
13737 u16 lnkctl;
13738
1da177e4 13739 tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
5f5c51e3 13740
cf79003d 13741 tp->pcie_readrq = 4096;
d78b59f5
MC
13742 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13743 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
b4495ed8 13744 tp->pcie_readrq = 2048;
cf79003d
MC
13745
13746 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
5f5c51e3 13747
5e7dfd0f
MC
13748 pci_read_config_word(tp->pdev,
13749 tp->pcie_cap + PCI_EXP_LNKCTL,
13750 &lnkctl);
13751 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
13752 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
c7835a77 13753 tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
5e7dfd0f 13754 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0 13755 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
9cf74ebb
MC
13756 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
13757 tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
5e7dfd0f 13758 tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
614b0590
MC
13759 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
13760 tp->tg3_flags3 |= TG3_FLG3_L1PLLPD_EN;
c7835a77 13761 }
52f4490c 13762 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
fcb389df 13763 tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
52f4490c
MC
13764 } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
13765 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
13766 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
13767 if (!tp->pcix_cap) {
2445e461
MC
13768 dev_err(&tp->pdev->dev,
13769 "Cannot find PCI-X capability, aborting\n");
52f4490c
MC
13770 return -EIO;
13771 }
13772
13773 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
13774 tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
13775 }
1da177e4 13776
399de50b
MC
13777 /* If we have an AMD 762 or VIA K8T800 chipset, write
13778 * reordering to the mailbox registers done by the host
13779 * controller can cause major troubles. We read back from
13780 * every mailbox register write to force the writes to be
13781 * posted to the chip in order.
13782 */
4143470c 13783 if (pci_dev_present(tg3_write_reorder_chipsets) &&
399de50b
MC
13784 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
13785 tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
13786
69fc4053
MC
13787 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
13788 &tp->pci_cacheline_sz);
13789 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13790 &tp->pci_lat_timer);
1da177e4
LT
13791 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
13792 tp->pci_lat_timer < 64) {
13793 tp->pci_lat_timer = 64;
69fc4053
MC
13794 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13795 tp->pci_lat_timer);
1da177e4
LT
13796 }
13797
52f4490c
MC
13798 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
13799 /* 5700 BX chips need to have their TX producer index
13800 * mailboxes written twice to workaround a bug.
13801 */
13802 tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
1da177e4 13803
52f4490c 13804 /* If we are in PCI-X mode, enable register write workaround.
1da177e4
LT
13805 *
13806 * The workaround is to use indirect register accesses
13807 * for all chip writes not to mailbox registers.
13808 */
52f4490c 13809 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
1da177e4 13810 u32 pm_reg;
1da177e4
LT
13811
13812 tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
13813
13814 /* The chip can have it's power management PCI config
13815 * space registers clobbered due to this bug.
13816 * So explicitly force the chip into D0 here.
13817 */
9974a356
MC
13818 pci_read_config_dword(tp->pdev,
13819 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
13820 &pm_reg);
13821 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
13822 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
9974a356
MC
13823 pci_write_config_dword(tp->pdev,
13824 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
13825 pm_reg);
13826
13827 /* Also, force SERR#/PERR# in PCI command. */
13828 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13829 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
13830 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13831 }
13832 }
13833
1da177e4
LT
13834 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
13835 tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
13836 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
13837 tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
13838
13839 /* Chip-specific fixup from Broadcom driver */
13840 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
13841 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
13842 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
13843 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
13844 }
13845
1ee582d8 13846 /* Default fast path register access methods */
20094930 13847 tp->read32 = tg3_read32;
1ee582d8 13848 tp->write32 = tg3_write32;
09ee929c 13849 tp->read32_mbox = tg3_read32;
20094930 13850 tp->write32_mbox = tg3_write32;
1ee582d8
MC
13851 tp->write32_tx_mbox = tg3_write32;
13852 tp->write32_rx_mbox = tg3_write32;
13853
13854 /* Various workaround register access methods */
13855 if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
13856 tp->write32 = tg3_write_indirect_reg32;
98efd8a6
MC
13857 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
13858 ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
13859 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
13860 /*
13861 * Back to back register writes can cause problems on these
13862 * chips, the workaround is to read back all reg writes
13863 * except those to mailbox regs.
13864 *
13865 * See tg3_write_indirect_reg32().
13866 */
1ee582d8 13867 tp->write32 = tg3_write_flush_reg32;
98efd8a6
MC
13868 }
13869
1ee582d8
MC
13870 if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
13871 (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
13872 tp->write32_tx_mbox = tg3_write32_tx_mbox;
13873 if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
13874 tp->write32_rx_mbox = tg3_write_flush_reg32;
13875 }
20094930 13876
6892914f
MC
13877 if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
13878 tp->read32 = tg3_read_indirect_reg32;
13879 tp->write32 = tg3_write_indirect_reg32;
13880 tp->read32_mbox = tg3_read_indirect_mbox;
13881 tp->write32_mbox = tg3_write_indirect_mbox;
13882 tp->write32_tx_mbox = tg3_write_indirect_mbox;
13883 tp->write32_rx_mbox = tg3_write_indirect_mbox;
13884
13885 iounmap(tp->regs);
22abe310 13886 tp->regs = NULL;
6892914f
MC
13887
13888 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13889 pci_cmd &= ~PCI_COMMAND_MEMORY;
13890 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13891 }
b5d3772c
MC
13892 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
13893 tp->read32_mbox = tg3_read32_mbox_5906;
13894 tp->write32_mbox = tg3_write32_mbox_5906;
13895 tp->write32_tx_mbox = tg3_write32_mbox_5906;
13896 tp->write32_rx_mbox = tg3_write32_mbox_5906;
13897 }
6892914f 13898
bbadf503
MC
13899 if (tp->write32 == tg3_write_indirect_reg32 ||
13900 ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
13901 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
f49639e6 13902 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
bbadf503
MC
13903 tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
13904
7d0c41ef 13905 /* Get eeprom hw config before calling tg3_set_power_state().
9d26e213 13906 * In particular, the TG3_FLG2_IS_NIC flag must be
7d0c41ef
MC
13907 * determined before calling tg3_set_power_state() so that
13908 * we know whether or not to switch out of Vaux power.
13909 * When the flag is set, it means that GPIO1 is used for eeprom
13910 * write protect and also implies that it is a LOM where GPIOs
13911 * are not used to switch power.
6aa20a22 13912 */
7d0c41ef
MC
13913 tg3_get_eeprom_hw_cfg(tp);
13914
0d3031d9
MC
13915 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
13916 /* Allow reads and writes to the
13917 * APE register and memory space.
13918 */
13919 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
13920 PCISTATE_ALLOW_APE_SHMEM_WR |
13921 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
13922 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
13923 pci_state_reg);
13924 }
13925
9936bcf6 13926 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
57e6983c 13927 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
321d32a0 13928 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 13929 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
1407deb1 13930 (tp->tg3_flags3 & TG3_FLG3_57765_PLUS))
d30cdd28
MC
13931 tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
13932
c866b7ea 13933 /* Set up tp->grc_local_ctrl before calling tg_power_up().
314fba34
MC
13934 * GPIO1 driven high will bring 5700's external PHY out of reset.
13935 * It is also used as eeprom write protect on LOMs.
13936 */
13937 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
13938 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
13939 (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
13940 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
13941 GRC_LCLCTRL_GPIO_OUTPUT1);
3e7d83bc
MC
13942 /* Unused GPIO3 must be driven as output on 5752 because there
13943 * are no pull-up resistors on unused GPIO pins.
13944 */
13945 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
13946 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
314fba34 13947
321d32a0 13948 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
cb4ed1fd
MC
13949 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
13950 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
af36e6b6
MC
13951 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
13952
8d519ab2
MC
13953 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
13954 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
13955 /* Turn off the debug UART. */
13956 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
13957 if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
13958 /* Keep VMain power. */
13959 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
13960 GRC_LCLCTRL_GPIO_OUTPUT0;
13961 }
13962
1da177e4 13963 /* Force the chip into D0. */
c866b7ea 13964 err = tg3_power_up(tp);
1da177e4 13965 if (err) {
2445e461 13966 dev_err(&tp->pdev->dev, "Transition to D0 failed\n");
1da177e4
LT
13967 return err;
13968 }
13969
1da177e4
LT
13970 /* Derive initial jumbo mode from MTU assigned in
13971 * ether_setup() via the alloc_etherdev() call
13972 */
0f893dc6 13973 if (tp->dev->mtu > ETH_DATA_LEN &&
a4e2b347 13974 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
0f893dc6 13975 tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
1da177e4
LT
13976
13977 /* Determine WakeOnLan speed to use. */
13978 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
13979 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
13980 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
13981 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
13982 tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
13983 } else {
13984 tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
13985 }
13986
7f97a4bd 13987 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
f07e9af3 13988 tp->phy_flags |= TG3_PHYFLG_IS_FET;
7f97a4bd 13989
1da177e4
LT
13990 /* A few boards don't want Ethernet@WireSpeed phy feature */
13991 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
13992 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
13993 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
747e8f8b 13994 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
f07e9af3
MC
13995 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
13996 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
13997 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
1da177e4
LT
13998
13999 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
14000 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
f07e9af3 14001 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
1da177e4 14002 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
f07e9af3 14003 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
1da177e4 14004
321d32a0 14005 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
f07e9af3 14006 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
321d32a0 14007 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
f6eb9b1f 14008 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
1407deb1 14009 !(tp->tg3_flags3 & TG3_FLG3_57765_PLUS)) {
c424cb24 14010 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d30cdd28 14011 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
9936bcf6
MC
14012 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
14013 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
d4011ada
MC
14014 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
14015 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
f07e9af3 14016 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
c1d2a196 14017 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
f07e9af3 14018 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
321d32a0 14019 } else
f07e9af3 14020 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
c424cb24 14021 }
1da177e4 14022
b2a5c19c
MC
14023 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
14024 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
14025 tp->phy_otp = tg3_read_otp_phycfg(tp);
14026 if (tp->phy_otp == 0)
14027 tp->phy_otp = TG3_OTP_DEFAULT;
14028 }
14029
f51f3562 14030 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
8ef21428
MC
14031 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
14032 else
14033 tp->mi_mode = MAC_MI_MODE_BASE;
14034
1da177e4 14035 tp->coalesce_mode = 0;
1da177e4
LT
14036 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
14037 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
14038 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
14039
4d958473
MC
14040 /* Set these bits to enable statistics workaround. */
14041 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14042 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
14043 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
14044 tp->coalesce_mode |= HOSTCC_MODE_ATTN;
14045 tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
14046 }
14047
321d32a0
MC
14048 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
14049 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
57e6983c
MC
14050 tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
14051
158d7abd
MC
14052 err = tg3_mdio_init(tp);
14053 if (err)
14054 return err;
1da177e4
LT
14055
14056 /* Initialize data/descriptor byte/word swapping. */
14057 val = tr32(GRC_MODE);
f2096f94
MC
14058 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
14059 val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
14060 GRC_MODE_WORD_SWAP_B2HRX_DATA |
14061 GRC_MODE_B2HRX_ENABLE |
14062 GRC_MODE_HTX2B_ENABLE |
14063 GRC_MODE_HOST_STACKUP);
14064 else
14065 val &= GRC_MODE_HOST_STACKUP;
14066
1da177e4
LT
14067 tw32(GRC_MODE, val | tp->grc_mode);
14068
14069 tg3_switch_clocks(tp);
14070
14071 /* Clear this out for sanity. */
14072 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
14073
14074 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14075 &pci_state_reg);
14076 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
14077 (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
14078 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
14079
14080 if (chiprevid == CHIPREV_ID_5701_A0 ||
14081 chiprevid == CHIPREV_ID_5701_B0 ||
14082 chiprevid == CHIPREV_ID_5701_B2 ||
14083 chiprevid == CHIPREV_ID_5701_B5) {
14084 void __iomem *sram_base;
14085
14086 /* Write some dummy words into the SRAM status block
14087 * area, see if it reads back correctly. If the return
14088 * value is bad, force enable the PCIX workaround.
14089 */
14090 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
14091
14092 writel(0x00000000, sram_base);
14093 writel(0x00000000, sram_base + 4);
14094 writel(0xffffffff, sram_base + 4);
14095 if (readl(sram_base) != 0x00000000)
14096 tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
14097 }
14098 }
14099
14100 udelay(50);
14101 tg3_nvram_init(tp);
14102
14103 grc_misc_cfg = tr32(GRC_MISC_CFG);
14104 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
14105
1da177e4
LT
14106 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14107 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
14108 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
14109 tp->tg3_flags2 |= TG3_FLG2_IS_5788;
14110
fac9b83e
DM
14111 if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
14112 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
14113 tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
14114 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
14115 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
14116 HOSTCC_MODE_CLRTICK_TXBD);
14117
14118 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
14119 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
14120 tp->misc_host_ctrl);
14121 }
14122
3bda1258
MC
14123 /* Preserve the APE MAC_MODE bits */
14124 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
d2394e6b 14125 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
3bda1258
MC
14126 else
14127 tp->mac_mode = TG3_DEF_MAC_MODE;
14128
1da177e4
LT
14129 /* these are limited to 10/100 only */
14130 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14131 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
14132 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14133 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14134 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
14135 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
14136 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
14137 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14138 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
676917d4
MC
14139 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
14140 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
321d32a0 14141 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
d1101142
MC
14142 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
14143 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
f07e9af3
MC
14144 (tp->phy_flags & TG3_PHYFLG_IS_FET))
14145 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
1da177e4
LT
14146
14147 err = tg3_phy_probe(tp);
14148 if (err) {
2445e461 14149 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
1da177e4 14150 /* ... but do not return immediately ... */
b02fd9e3 14151 tg3_mdio_fini(tp);
1da177e4
LT
14152 }
14153
184b8904 14154 tg3_read_vpd(tp);
c4e6575c 14155 tg3_read_fw_ver(tp);
1da177e4 14156
f07e9af3
MC
14157 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
14158 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14159 } else {
14160 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
f07e9af3 14161 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 14162 else
f07e9af3 14163 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14164 }
14165
14166 /* 5700 {AX,BX} chips have a broken status block link
14167 * change bit implementation, so we must use the
14168 * status register in those cases.
14169 */
14170 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
14171 tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
14172 else
14173 tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
14174
14175 /* The led_ctrl is set during tg3_phy_probe, here we might
14176 * have to force the link status polling mechanism based
14177 * upon subsystem IDs.
14178 */
14179 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
007a880d 14180 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
f07e9af3
MC
14181 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
14182 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
14183 tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
1da177e4
LT
14184 }
14185
14186 /* For all SERDES we poll the MAC status register. */
f07e9af3 14187 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
14188 tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
14189 else
14190 tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
14191
bf933c80 14192 tp->rx_offset = NET_IP_ALIGN;
d2757fc4 14193 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
1da177e4 14194 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
d2757fc4 14195 (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
bf933c80 14196 tp->rx_offset = 0;
d2757fc4 14197#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
9dc7a113 14198 tp->rx_copy_thresh = ~(u16)0;
d2757fc4
MC
14199#endif
14200 }
1da177e4 14201
2c49a44d
MC
14202 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
14203 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
7cb32cf2
MC
14204 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
14205
2c49a44d 14206 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
f92905de
MC
14207
14208 /* Increment the rx prod index on the rx std ring by at most
14209 * 8 for these chips to workaround hw errata.
14210 */
14211 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
14212 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
14213 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
14214 tp->rx_std_max_post = 8;
14215
8ed5d97e
MC
14216 if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
14217 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
14218 PCIE_PWR_MGMT_L1_THRESH_MSK;
14219
1da177e4
LT
14220 return err;
14221}
14222
49b6e95f 14223#ifdef CONFIG_SPARC
1da177e4
LT
14224static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
14225{
14226 struct net_device *dev = tp->dev;
14227 struct pci_dev *pdev = tp->pdev;
49b6e95f 14228 struct device_node *dp = pci_device_to_OF_node(pdev);
374d4cac 14229 const unsigned char *addr;
49b6e95f
DM
14230 int len;
14231
14232 addr = of_get_property(dp, "local-mac-address", &len);
14233 if (addr && len == 6) {
14234 memcpy(dev->dev_addr, addr, 6);
14235 memcpy(dev->perm_addr, dev->dev_addr, 6);
14236 return 0;
1da177e4
LT
14237 }
14238 return -ENODEV;
14239}
14240
14241static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
14242{
14243 struct net_device *dev = tp->dev;
14244
14245 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
2ff43697 14246 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
1da177e4
LT
14247 return 0;
14248}
14249#endif
14250
14251static int __devinit tg3_get_device_address(struct tg3 *tp)
14252{
14253 struct net_device *dev = tp->dev;
14254 u32 hi, lo, mac_offset;
008652b3 14255 int addr_ok = 0;
1da177e4 14256
49b6e95f 14257#ifdef CONFIG_SPARC
1da177e4
LT
14258 if (!tg3_get_macaddr_sparc(tp))
14259 return 0;
14260#endif
14261
14262 mac_offset = 0x7c;
f49639e6 14263 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
a4e2b347 14264 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
1da177e4
LT
14265 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
14266 mac_offset = 0xcc;
14267 if (tg3_nvram_lock(tp))
14268 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
14269 else
14270 tg3_nvram_unlock(tp);
0a58d668 14271 } else if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
a50d0796 14272 if (PCI_FUNC(tp->pdev->devfn) & 1)
a1b950d5 14273 mac_offset = 0xcc;
a50d0796
MC
14274 if (PCI_FUNC(tp->pdev->devfn) > 1)
14275 mac_offset += 0x18c;
a1b950d5 14276 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
b5d3772c 14277 mac_offset = 0x10;
1da177e4
LT
14278
14279 /* First try to get it from MAC address mailbox. */
14280 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
14281 if ((hi >> 16) == 0x484b) {
14282 dev->dev_addr[0] = (hi >> 8) & 0xff;
14283 dev->dev_addr[1] = (hi >> 0) & 0xff;
14284
14285 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
14286 dev->dev_addr[2] = (lo >> 24) & 0xff;
14287 dev->dev_addr[3] = (lo >> 16) & 0xff;
14288 dev->dev_addr[4] = (lo >> 8) & 0xff;
14289 dev->dev_addr[5] = (lo >> 0) & 0xff;
1da177e4 14290
008652b3
MC
14291 /* Some old bootcode may report a 0 MAC address in SRAM */
14292 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
14293 }
14294 if (!addr_ok) {
14295 /* Next, try NVRAM. */
df259d8c
MC
14296 if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
14297 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
6d348f2c 14298 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
62cedd11
MC
14299 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
14300 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
008652b3
MC
14301 }
14302 /* Finally just fetch it out of the MAC control regs. */
14303 else {
14304 hi = tr32(MAC_ADDR_0_HIGH);
14305 lo = tr32(MAC_ADDR_0_LOW);
14306
14307 dev->dev_addr[5] = lo & 0xff;
14308 dev->dev_addr[4] = (lo >> 8) & 0xff;
14309 dev->dev_addr[3] = (lo >> 16) & 0xff;
14310 dev->dev_addr[2] = (lo >> 24) & 0xff;
14311 dev->dev_addr[1] = hi & 0xff;
14312 dev->dev_addr[0] = (hi >> 8) & 0xff;
14313 }
1da177e4
LT
14314 }
14315
14316 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
7582a335 14317#ifdef CONFIG_SPARC
1da177e4
LT
14318 if (!tg3_get_default_macaddr_sparc(tp))
14319 return 0;
14320#endif
14321 return -EINVAL;
14322 }
2ff43697 14323 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
1da177e4
LT
14324 return 0;
14325}
14326
59e6b434
DM
14327#define BOUNDARY_SINGLE_CACHELINE 1
14328#define BOUNDARY_MULTI_CACHELINE 2
14329
14330static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
14331{
14332 int cacheline_size;
14333 u8 byte;
14334 int goal;
14335
14336 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
14337 if (byte == 0)
14338 cacheline_size = 1024;
14339 else
14340 cacheline_size = (int) byte * 4;
14341
14342 /* On 5703 and later chips, the boundary bits have no
14343 * effect.
14344 */
14345 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14346 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
14347 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
14348 goto out;
14349
14350#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
14351 goal = BOUNDARY_MULTI_CACHELINE;
14352#else
14353#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
14354 goal = BOUNDARY_SINGLE_CACHELINE;
14355#else
14356 goal = 0;
14357#endif
14358#endif
14359
1407deb1 14360 if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS) {
cbf9ca6c
MC
14361 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
14362 goto out;
14363 }
14364
59e6b434
DM
14365 if (!goal)
14366 goto out;
14367
14368 /* PCI controllers on most RISC systems tend to disconnect
14369 * when a device tries to burst across a cache-line boundary.
14370 * Therefore, letting tg3 do so just wastes PCI bandwidth.
14371 *
14372 * Unfortunately, for PCI-E there are only limited
14373 * write-side controls for this, and thus for reads
14374 * we will still get the disconnects. We'll also waste
14375 * these PCI cycles for both read and write for chips
14376 * other than 5700 and 5701 which do not implement the
14377 * boundary bits.
14378 */
14379 if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
14380 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
14381 switch (cacheline_size) {
14382 case 16:
14383 case 32:
14384 case 64:
14385 case 128:
14386 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14387 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
14388 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
14389 } else {
14390 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14391 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14392 }
14393 break;
14394
14395 case 256:
14396 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
14397 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
14398 break;
14399
14400 default:
14401 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14402 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14403 break;
855e1111 14404 }
59e6b434
DM
14405 } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
14406 switch (cacheline_size) {
14407 case 16:
14408 case 32:
14409 case 64:
14410 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14411 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14412 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
14413 break;
14414 }
14415 /* fallthrough */
14416 case 128:
14417 default:
14418 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14419 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
14420 break;
855e1111 14421 }
59e6b434
DM
14422 } else {
14423 switch (cacheline_size) {
14424 case 16:
14425 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14426 val |= (DMA_RWCTRL_READ_BNDRY_16 |
14427 DMA_RWCTRL_WRITE_BNDRY_16);
14428 break;
14429 }
14430 /* fallthrough */
14431 case 32:
14432 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14433 val |= (DMA_RWCTRL_READ_BNDRY_32 |
14434 DMA_RWCTRL_WRITE_BNDRY_32);
14435 break;
14436 }
14437 /* fallthrough */
14438 case 64:
14439 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14440 val |= (DMA_RWCTRL_READ_BNDRY_64 |
14441 DMA_RWCTRL_WRITE_BNDRY_64);
14442 break;
14443 }
14444 /* fallthrough */
14445 case 128:
14446 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14447 val |= (DMA_RWCTRL_READ_BNDRY_128 |
14448 DMA_RWCTRL_WRITE_BNDRY_128);
14449 break;
14450 }
14451 /* fallthrough */
14452 case 256:
14453 val |= (DMA_RWCTRL_READ_BNDRY_256 |
14454 DMA_RWCTRL_WRITE_BNDRY_256);
14455 break;
14456 case 512:
14457 val |= (DMA_RWCTRL_READ_BNDRY_512 |
14458 DMA_RWCTRL_WRITE_BNDRY_512);
14459 break;
14460 case 1024:
14461 default:
14462 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
14463 DMA_RWCTRL_WRITE_BNDRY_1024);
14464 break;
855e1111 14465 }
59e6b434
DM
14466 }
14467
14468out:
14469 return val;
14470}
14471
1da177e4
LT
14472static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
14473{
14474 struct tg3_internal_buffer_desc test_desc;
14475 u32 sram_dma_descs;
14476 int i, ret;
14477
14478 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
14479
14480 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
14481 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
14482 tw32(RDMAC_STATUS, 0);
14483 tw32(WDMAC_STATUS, 0);
14484
14485 tw32(BUFMGR_MODE, 0);
14486 tw32(FTQ_RESET, 0);
14487
14488 test_desc.addr_hi = ((u64) buf_dma) >> 32;
14489 test_desc.addr_lo = buf_dma & 0xffffffff;
14490 test_desc.nic_mbuf = 0x00002100;
14491 test_desc.len = size;
14492
14493 /*
14494 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
14495 * the *second* time the tg3 driver was getting loaded after an
14496 * initial scan.
14497 *
14498 * Broadcom tells me:
14499 * ...the DMA engine is connected to the GRC block and a DMA
14500 * reset may affect the GRC block in some unpredictable way...
14501 * The behavior of resets to individual blocks has not been tested.
14502 *
14503 * Broadcom noted the GRC reset will also reset all sub-components.
14504 */
14505 if (to_device) {
14506 test_desc.cqid_sqid = (13 << 8) | 2;
14507
14508 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
14509 udelay(40);
14510 } else {
14511 test_desc.cqid_sqid = (16 << 8) | 7;
14512
14513 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
14514 udelay(40);
14515 }
14516 test_desc.flags = 0x00000005;
14517
14518 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
14519 u32 val;
14520
14521 val = *(((u32 *)&test_desc) + i);
14522 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
14523 sram_dma_descs + (i * sizeof(u32)));
14524 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
14525 }
14526 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
14527
859a5887 14528 if (to_device)
1da177e4 14529 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
859a5887 14530 else
1da177e4 14531 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
1da177e4
LT
14532
14533 ret = -ENODEV;
14534 for (i = 0; i < 40; i++) {
14535 u32 val;
14536
14537 if (to_device)
14538 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
14539 else
14540 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
14541 if ((val & 0xffff) == sram_dma_descs) {
14542 ret = 0;
14543 break;
14544 }
14545
14546 udelay(100);
14547 }
14548
14549 return ret;
14550}
14551
ded7340d 14552#define TEST_BUFFER_SIZE 0x2000
1da177e4 14553
4143470c 14554static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
895950c2
JP
14555 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
14556 { },
14557};
14558
1da177e4
LT
14559static int __devinit tg3_test_dma(struct tg3 *tp)
14560{
14561 dma_addr_t buf_dma;
59e6b434 14562 u32 *buf, saved_dma_rwctrl;
cbf9ca6c 14563 int ret = 0;
1da177e4 14564
4bae65c8
MC
14565 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
14566 &buf_dma, GFP_KERNEL);
1da177e4
LT
14567 if (!buf) {
14568 ret = -ENOMEM;
14569 goto out_nofree;
14570 }
14571
14572 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
14573 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
14574
59e6b434 14575 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
1da177e4 14576
1407deb1 14577 if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS)
cbf9ca6c
MC
14578 goto out;
14579
1da177e4
LT
14580 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
14581 /* DMA read watermark not used on PCIE */
14582 tp->dma_rwctrl |= 0x00180000;
14583 } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
85e94ced
MC
14584 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
14585 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
1da177e4
LT
14586 tp->dma_rwctrl |= 0x003f0000;
14587 else
14588 tp->dma_rwctrl |= 0x003f000f;
14589 } else {
14590 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14591 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
14592 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
49afdeb6 14593 u32 read_water = 0x7;
1da177e4 14594
4a29cc2e
MC
14595 /* If the 5704 is behind the EPB bridge, we can
14596 * do the less restrictive ONE_DMA workaround for
14597 * better performance.
14598 */
14599 if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
14600 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14601 tp->dma_rwctrl |= 0x8000;
14602 else if (ccval == 0x6 || ccval == 0x7)
1da177e4
LT
14603 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
14604
49afdeb6
MC
14605 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
14606 read_water = 4;
59e6b434 14607 /* Set bit 23 to enable PCIX hw bug fix */
49afdeb6
MC
14608 tp->dma_rwctrl |=
14609 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
14610 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
14611 (1 << 23);
4cf78e4f
MC
14612 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
14613 /* 5780 always in PCIX mode */
14614 tp->dma_rwctrl |= 0x00144000;
a4e2b347
MC
14615 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
14616 /* 5714 always in PCIX mode */
14617 tp->dma_rwctrl |= 0x00148000;
1da177e4
LT
14618 } else {
14619 tp->dma_rwctrl |= 0x001b000f;
14620 }
14621 }
14622
14623 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14624 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14625 tp->dma_rwctrl &= 0xfffffff0;
14626
14627 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14628 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
14629 /* Remove this if it causes problems for some boards. */
14630 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
14631
14632 /* On 5700/5701 chips, we need to set this bit.
14633 * Otherwise the chip will issue cacheline transactions
14634 * to streamable DMA memory with not all the byte
14635 * enables turned on. This is an error on several
14636 * RISC PCI controllers, in particular sparc64.
14637 *
14638 * On 5703/5704 chips, this bit has been reassigned
14639 * a different meaning. In particular, it is used
14640 * on those chips to enable a PCI-X workaround.
14641 */
14642 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
14643 }
14644
14645 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14646
14647#if 0
14648 /* Unneeded, already done by tg3_get_invariants. */
14649 tg3_switch_clocks(tp);
14650#endif
14651
1da177e4
LT
14652 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14653 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
14654 goto out;
14655
59e6b434
DM
14656 /* It is best to perform DMA test with maximum write burst size
14657 * to expose the 5700/5701 write DMA bug.
14658 */
14659 saved_dma_rwctrl = tp->dma_rwctrl;
14660 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14661 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14662
1da177e4
LT
14663 while (1) {
14664 u32 *p = buf, i;
14665
14666 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
14667 p[i] = i;
14668
14669 /* Send the buffer to the chip. */
14670 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
14671 if (ret) {
2445e461
MC
14672 dev_err(&tp->pdev->dev,
14673 "%s: Buffer write failed. err = %d\n",
14674 __func__, ret);
1da177e4
LT
14675 break;
14676 }
14677
14678#if 0
14679 /* validate data reached card RAM correctly. */
14680 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14681 u32 val;
14682 tg3_read_mem(tp, 0x2100 + (i*4), &val);
14683 if (le32_to_cpu(val) != p[i]) {
2445e461
MC
14684 dev_err(&tp->pdev->dev,
14685 "%s: Buffer corrupted on device! "
14686 "(%d != %d)\n", __func__, val, i);
1da177e4
LT
14687 /* ret = -ENODEV here? */
14688 }
14689 p[i] = 0;
14690 }
14691#endif
14692 /* Now read it back. */
14693 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
14694 if (ret) {
5129c3a3
MC
14695 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
14696 "err = %d\n", __func__, ret);
1da177e4
LT
14697 break;
14698 }
14699
14700 /* Verify it. */
14701 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14702 if (p[i] == i)
14703 continue;
14704
59e6b434
DM
14705 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14706 DMA_RWCTRL_WRITE_BNDRY_16) {
14707 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
1da177e4
LT
14708 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
14709 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14710 break;
14711 } else {
2445e461
MC
14712 dev_err(&tp->pdev->dev,
14713 "%s: Buffer corrupted on read back! "
14714 "(%d != %d)\n", __func__, p[i], i);
1da177e4
LT
14715 ret = -ENODEV;
14716 goto out;
14717 }
14718 }
14719
14720 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
14721 /* Success. */
14722 ret = 0;
14723 break;
14724 }
14725 }
59e6b434
DM
14726 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14727 DMA_RWCTRL_WRITE_BNDRY_16) {
6d1cfbab 14728
59e6b434 14729 /* DMA test passed without adjusting DMA boundary,
6d1cfbab
MC
14730 * now look for chipsets that are known to expose the
14731 * DMA bug without failing the test.
59e6b434 14732 */
4143470c 14733 if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
6d1cfbab
MC
14734 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14735 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
859a5887 14736 } else {
6d1cfbab
MC
14737 /* Safe to use the calculated DMA boundary. */
14738 tp->dma_rwctrl = saved_dma_rwctrl;
859a5887 14739 }
6d1cfbab 14740
59e6b434
DM
14741 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14742 }
1da177e4
LT
14743
14744out:
4bae65c8 14745 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
1da177e4
LT
14746out_nofree:
14747 return ret;
14748}
14749
1da177e4
LT
14750static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
14751{
1407deb1 14752 if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS) {
666bc831
MC
14753 tp->bufmgr_config.mbuf_read_dma_low_water =
14754 DEFAULT_MB_RDMA_LOW_WATER_5705;
14755 tp->bufmgr_config.mbuf_mac_rx_low_water =
14756 DEFAULT_MB_MACRX_LOW_WATER_57765;
14757 tp->bufmgr_config.mbuf_high_water =
14758 DEFAULT_MB_HIGH_WATER_57765;
14759
14760 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14761 DEFAULT_MB_RDMA_LOW_WATER_5705;
14762 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14763 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
14764 tp->bufmgr_config.mbuf_high_water_jumbo =
14765 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
14766 } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
fdfec172
MC
14767 tp->bufmgr_config.mbuf_read_dma_low_water =
14768 DEFAULT_MB_RDMA_LOW_WATER_5705;
14769 tp->bufmgr_config.mbuf_mac_rx_low_water =
14770 DEFAULT_MB_MACRX_LOW_WATER_5705;
14771 tp->bufmgr_config.mbuf_high_water =
14772 DEFAULT_MB_HIGH_WATER_5705;
b5d3772c
MC
14773 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14774 tp->bufmgr_config.mbuf_mac_rx_low_water =
14775 DEFAULT_MB_MACRX_LOW_WATER_5906;
14776 tp->bufmgr_config.mbuf_high_water =
14777 DEFAULT_MB_HIGH_WATER_5906;
14778 }
fdfec172
MC
14779
14780 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14781 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
14782 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14783 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
14784 tp->bufmgr_config.mbuf_high_water_jumbo =
14785 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
14786 } else {
14787 tp->bufmgr_config.mbuf_read_dma_low_water =
14788 DEFAULT_MB_RDMA_LOW_WATER;
14789 tp->bufmgr_config.mbuf_mac_rx_low_water =
14790 DEFAULT_MB_MACRX_LOW_WATER;
14791 tp->bufmgr_config.mbuf_high_water =
14792 DEFAULT_MB_HIGH_WATER;
14793
14794 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14795 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
14796 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14797 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
14798 tp->bufmgr_config.mbuf_high_water_jumbo =
14799 DEFAULT_MB_HIGH_WATER_JUMBO;
14800 }
1da177e4
LT
14801
14802 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
14803 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
14804}
14805
14806static char * __devinit tg3_phy_string(struct tg3 *tp)
14807{
79eb6904
MC
14808 switch (tp->phy_id & TG3_PHY_ID_MASK) {
14809 case TG3_PHY_ID_BCM5400: return "5400";
14810 case TG3_PHY_ID_BCM5401: return "5401";
14811 case TG3_PHY_ID_BCM5411: return "5411";
14812 case TG3_PHY_ID_BCM5701: return "5701";
14813 case TG3_PHY_ID_BCM5703: return "5703";
14814 case TG3_PHY_ID_BCM5704: return "5704";
14815 case TG3_PHY_ID_BCM5705: return "5705";
14816 case TG3_PHY_ID_BCM5750: return "5750";
14817 case TG3_PHY_ID_BCM5752: return "5752";
14818 case TG3_PHY_ID_BCM5714: return "5714";
14819 case TG3_PHY_ID_BCM5780: return "5780";
14820 case TG3_PHY_ID_BCM5755: return "5755";
14821 case TG3_PHY_ID_BCM5787: return "5787";
14822 case TG3_PHY_ID_BCM5784: return "5784";
14823 case TG3_PHY_ID_BCM5756: return "5722/5756";
14824 case TG3_PHY_ID_BCM5906: return "5906";
14825 case TG3_PHY_ID_BCM5761: return "5761";
14826 case TG3_PHY_ID_BCM5718C: return "5718C";
14827 case TG3_PHY_ID_BCM5718S: return "5718S";
14828 case TG3_PHY_ID_BCM57765: return "57765";
302b500b 14829 case TG3_PHY_ID_BCM5719C: return "5719C";
6418f2c1 14830 case TG3_PHY_ID_BCM5720C: return "5720C";
79eb6904 14831 case TG3_PHY_ID_BCM8002: return "8002/serdes";
1da177e4
LT
14832 case 0: return "serdes";
14833 default: return "unknown";
855e1111 14834 }
1da177e4
LT
14835}
14836
f9804ddb
MC
14837static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
14838{
14839 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
14840 strcpy(str, "PCI Express");
14841 return str;
14842 } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
14843 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
14844
14845 strcpy(str, "PCIX:");
14846
14847 if ((clock_ctrl == 7) ||
14848 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
14849 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
14850 strcat(str, "133MHz");
14851 else if (clock_ctrl == 0)
14852 strcat(str, "33MHz");
14853 else if (clock_ctrl == 2)
14854 strcat(str, "50MHz");
14855 else if (clock_ctrl == 4)
14856 strcat(str, "66MHz");
14857 else if (clock_ctrl == 6)
14858 strcat(str, "100MHz");
f9804ddb
MC
14859 } else {
14860 strcpy(str, "PCI:");
14861 if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
14862 strcat(str, "66MHz");
14863 else
14864 strcat(str, "33MHz");
14865 }
14866 if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
14867 strcat(str, ":32-bit");
14868 else
14869 strcat(str, ":64-bit");
14870 return str;
14871}
14872
8c2dc7e1 14873static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
1da177e4
LT
14874{
14875 struct pci_dev *peer;
14876 unsigned int func, devnr = tp->pdev->devfn & ~7;
14877
14878 for (func = 0; func < 8; func++) {
14879 peer = pci_get_slot(tp->pdev->bus, devnr | func);
14880 if (peer && peer != tp->pdev)
14881 break;
14882 pci_dev_put(peer);
14883 }
16fe9d74
MC
14884 /* 5704 can be configured in single-port mode, set peer to
14885 * tp->pdev in that case.
14886 */
14887 if (!peer) {
14888 peer = tp->pdev;
14889 return peer;
14890 }
1da177e4
LT
14891
14892 /*
14893 * We don't need to keep the refcount elevated; there's no way
14894 * to remove one half of this device without removing the other
14895 */
14896 pci_dev_put(peer);
14897
14898 return peer;
14899}
14900
15f9850d
DM
14901static void __devinit tg3_init_coal(struct tg3 *tp)
14902{
14903 struct ethtool_coalesce *ec = &tp->coal;
14904
14905 memset(ec, 0, sizeof(*ec));
14906 ec->cmd = ETHTOOL_GCOALESCE;
14907 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
14908 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
14909 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
14910 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
14911 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
14912 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
14913 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
14914 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
14915 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
14916
14917 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
14918 HOSTCC_MODE_CLRTICK_TXBD)) {
14919 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
14920 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
14921 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
14922 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
14923 }
d244c892
MC
14924
14925 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
14926 ec->rx_coalesce_usecs_irq = 0;
14927 ec->tx_coalesce_usecs_irq = 0;
14928 ec->stats_block_coalesce_usecs = 0;
14929 }
15f9850d
DM
14930}
14931
7c7d64b8
SH
14932static const struct net_device_ops tg3_netdev_ops = {
14933 .ndo_open = tg3_open,
14934 .ndo_stop = tg3_close,
00829823 14935 .ndo_start_xmit = tg3_start_xmit,
511d2224 14936 .ndo_get_stats64 = tg3_get_stats64,
00829823
SH
14937 .ndo_validate_addr = eth_validate_addr,
14938 .ndo_set_multicast_list = tg3_set_rx_mode,
14939 .ndo_set_mac_address = tg3_set_mac_addr,
14940 .ndo_do_ioctl = tg3_ioctl,
14941 .ndo_tx_timeout = tg3_tx_timeout,
14942 .ndo_change_mtu = tg3_change_mtu,
dc668910 14943 .ndo_fix_features = tg3_fix_features,
00829823
SH
14944#ifdef CONFIG_NET_POLL_CONTROLLER
14945 .ndo_poll_controller = tg3_poll_controller,
14946#endif
14947};
14948
14949static const struct net_device_ops tg3_netdev_ops_dma_bug = {
14950 .ndo_open = tg3_open,
14951 .ndo_stop = tg3_close,
14952 .ndo_start_xmit = tg3_start_xmit_dma_bug,
511d2224 14953 .ndo_get_stats64 = tg3_get_stats64,
7c7d64b8
SH
14954 .ndo_validate_addr = eth_validate_addr,
14955 .ndo_set_multicast_list = tg3_set_rx_mode,
14956 .ndo_set_mac_address = tg3_set_mac_addr,
14957 .ndo_do_ioctl = tg3_ioctl,
14958 .ndo_tx_timeout = tg3_tx_timeout,
14959 .ndo_change_mtu = tg3_change_mtu,
7c7d64b8
SH
14960#ifdef CONFIG_NET_POLL_CONTROLLER
14961 .ndo_poll_controller = tg3_poll_controller,
14962#endif
14963};
14964
1da177e4
LT
14965static int __devinit tg3_init_one(struct pci_dev *pdev,
14966 const struct pci_device_id *ent)
14967{
1da177e4
LT
14968 struct net_device *dev;
14969 struct tg3 *tp;
646c9edd
MC
14970 int i, err, pm_cap;
14971 u32 sndmbx, rcvmbx, intmbx;
f9804ddb 14972 char str[40];
72f2afb8 14973 u64 dma_mask, persist_dma_mask;
dc668910 14974 u32 hw_features = 0;
1da177e4 14975
05dbe005 14976 printk_once(KERN_INFO "%s\n", version);
1da177e4
LT
14977
14978 err = pci_enable_device(pdev);
14979 if (err) {
2445e461 14980 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
1da177e4
LT
14981 return err;
14982 }
14983
1da177e4
LT
14984 err = pci_request_regions(pdev, DRV_MODULE_NAME);
14985 if (err) {
2445e461 14986 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
1da177e4
LT
14987 goto err_out_disable_pdev;
14988 }
14989
14990 pci_set_master(pdev);
14991
14992 /* Find power-management capability. */
14993 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
14994 if (pm_cap == 0) {
2445e461
MC
14995 dev_err(&pdev->dev,
14996 "Cannot find Power Management capability, aborting\n");
1da177e4
LT
14997 err = -EIO;
14998 goto err_out_free_res;
14999 }
15000
fe5f5787 15001 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
1da177e4 15002 if (!dev) {
2445e461 15003 dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
1da177e4
LT
15004 err = -ENOMEM;
15005 goto err_out_free_res;
15006 }
15007
1da177e4
LT
15008 SET_NETDEV_DEV(dev, &pdev->dev);
15009
1da177e4 15010 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
1da177e4
LT
15011
15012 tp = netdev_priv(dev);
15013 tp->pdev = pdev;
15014 tp->dev = dev;
15015 tp->pm_cap = pm_cap;
1da177e4
LT
15016 tp->rx_mode = TG3_DEF_RX_MODE;
15017 tp->tx_mode = TG3_DEF_TX_MODE;
8ef21428 15018
1da177e4
LT
15019 if (tg3_debug > 0)
15020 tp->msg_enable = tg3_debug;
15021 else
15022 tp->msg_enable = TG3_DEF_MSG_ENABLE;
15023
15024 /* The word/byte swap controls here control register access byte
15025 * swapping. DMA data byte swapping is controlled in the GRC_MODE
15026 * setting below.
15027 */
15028 tp->misc_host_ctrl =
15029 MISC_HOST_CTRL_MASK_PCI_INT |
15030 MISC_HOST_CTRL_WORD_SWAP |
15031 MISC_HOST_CTRL_INDIR_ACCESS |
15032 MISC_HOST_CTRL_PCISTATE_RW;
15033
15034 /* The NONFRM (non-frame) byte/word swap controls take effect
15035 * on descriptor entries, anything which isn't packet data.
15036 *
15037 * The StrongARM chips on the board (one for tx, one for rx)
15038 * are running in big-endian mode.
15039 */
15040 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
15041 GRC_MODE_WSWAP_NONFRM_DATA);
15042#ifdef __BIG_ENDIAN
15043 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
15044#endif
15045 spin_lock_init(&tp->lock);
1da177e4 15046 spin_lock_init(&tp->indirect_lock);
c4028958 15047 INIT_WORK(&tp->reset_task, tg3_reset_task);
1da177e4 15048
d5fe488a 15049 tp->regs = pci_ioremap_bar(pdev, BAR_0);
ab0049b4 15050 if (!tp->regs) {
ab96b241 15051 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
1da177e4
LT
15052 err = -ENOMEM;
15053 goto err_out_free_dev;
15054 }
15055
1da177e4
LT
15056 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
15057 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
1da177e4 15058
1da177e4 15059 dev->ethtool_ops = &tg3_ethtool_ops;
1da177e4 15060 dev->watchdog_timeo = TG3_TX_TIMEOUT;
1da177e4 15061 dev->irq = pdev->irq;
1da177e4
LT
15062
15063 err = tg3_get_invariants(tp);
15064 if (err) {
ab96b241
MC
15065 dev_err(&pdev->dev,
15066 "Problem fetching invariants of chip, aborting\n");
1da177e4
LT
15067 goto err_out_iounmap;
15068 }
15069
615774fe 15070 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
0a58d668 15071 !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
00829823
SH
15072 dev->netdev_ops = &tg3_netdev_ops;
15073 else
15074 dev->netdev_ops = &tg3_netdev_ops_dma_bug;
15075
15076
4a29cc2e
MC
15077 /* The EPB bridge inside 5714, 5715, and 5780 and any
15078 * device behind the EPB cannot support DMA addresses > 40-bit.
72f2afb8
MC
15079 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
15080 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
15081 * do DMA address check in tg3_start_xmit().
15082 */
4a29cc2e 15083 if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
284901a9 15084 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
4a29cc2e 15085 else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
50cf156a 15086 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
72f2afb8 15087#ifdef CONFIG_HIGHMEM
6a35528a 15088 dma_mask = DMA_BIT_MASK(64);
72f2afb8 15089#endif
4a29cc2e 15090 } else
6a35528a 15091 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
72f2afb8
MC
15092
15093 /* Configure DMA attributes. */
284901a9 15094 if (dma_mask > DMA_BIT_MASK(32)) {
72f2afb8
MC
15095 err = pci_set_dma_mask(pdev, dma_mask);
15096 if (!err) {
15097 dev->features |= NETIF_F_HIGHDMA;
15098 err = pci_set_consistent_dma_mask(pdev,
15099 persist_dma_mask);
15100 if (err < 0) {
ab96b241
MC
15101 dev_err(&pdev->dev, "Unable to obtain 64 bit "
15102 "DMA for consistent allocations\n");
72f2afb8
MC
15103 goto err_out_iounmap;
15104 }
15105 }
15106 }
284901a9
YH
15107 if (err || dma_mask == DMA_BIT_MASK(32)) {
15108 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
72f2afb8 15109 if (err) {
ab96b241
MC
15110 dev_err(&pdev->dev,
15111 "No usable DMA configuration, aborting\n");
72f2afb8
MC
15112 goto err_out_iounmap;
15113 }
15114 }
15115
fdfec172 15116 tg3_init_bufmgr_config(tp);
1da177e4 15117
507399f1
MC
15118 /* Selectively allow TSO based on operating conditions */
15119 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
15120 (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
1da177e4 15121 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
507399f1
MC
15122 else {
15123 tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
15124 tp->fw_needed = NULL;
1da177e4 15125 }
507399f1
MC
15126
15127 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
15128 tp->fw_needed = FIRMWARE_TG3;
1da177e4 15129
4e3a7aaa
MC
15130 /* TSO is on by default on chips that support hardware TSO.
15131 * Firmware TSO on older chips gives lower performance, so it
15132 * is off by default, but can be enabled using ethtool.
15133 */
e849cdc3 15134 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
dc668910
MM
15135 (dev->features & NETIF_F_IP_CSUM))
15136 hw_features |= NETIF_F_TSO;
e849cdc3
MC
15137 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
15138 (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
dc668910
MM
15139 if (dev->features & NETIF_F_IPV6_CSUM)
15140 hw_features |= NETIF_F_TSO6;
e849cdc3
MC
15141 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
15142 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c
MC
15143 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
15144 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
321d32a0 15145 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
dc668910
MM
15146 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
15147 hw_features |= NETIF_F_TSO_ECN;
b0026624 15148 }
1da177e4 15149
dc668910
MM
15150 dev->hw_features |= hw_features;
15151 dev->features |= hw_features;
15152 dev->vlan_features |= hw_features;
15153
1da177e4
LT
15154 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
15155 !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
15156 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
15157 tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
15158 tp->rx_pending = 63;
15159 }
15160
1da177e4
LT
15161 err = tg3_get_device_address(tp);
15162 if (err) {
ab96b241
MC
15163 dev_err(&pdev->dev,
15164 "Could not obtain valid ethernet address, aborting\n");
026a6c21 15165 goto err_out_iounmap;
1da177e4
LT
15166 }
15167
c88864df 15168 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
63532394 15169 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
79ea13ce 15170 if (!tp->aperegs) {
ab96b241
MC
15171 dev_err(&pdev->dev,
15172 "Cannot map APE registers, aborting\n");
c88864df 15173 err = -ENOMEM;
026a6c21 15174 goto err_out_iounmap;
c88864df
MC
15175 }
15176
15177 tg3_ape_lock_init(tp);
7fd76445
MC
15178
15179 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
15180 tg3_read_dash_ver(tp);
c88864df
MC
15181 }
15182
1da177e4
LT
15183 /*
15184 * Reset chip in case UNDI or EFI driver did not shutdown
15185 * DMA self test will enable WDMAC and we'll see (spurious)
15186 * pending DMA on the PCI bus at that point.
15187 */
15188 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
15189 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
1da177e4 15190 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
944d980e 15191 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
15192 }
15193
15194 err = tg3_test_dma(tp);
15195 if (err) {
ab96b241 15196 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
c88864df 15197 goto err_out_apeunmap;
1da177e4
LT
15198 }
15199
78f90dcf
MC
15200 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
15201 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
15202 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
6fd45cb8 15203 for (i = 0; i < tp->irq_max; i++) {
78f90dcf
MC
15204 struct tg3_napi *tnapi = &tp->napi[i];
15205
15206 tnapi->tp = tp;
15207 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
15208
15209 tnapi->int_mbox = intmbx;
15210 if (i < 4)
15211 intmbx += 0x8;
15212 else
15213 intmbx += 0x4;
15214
15215 tnapi->consmbox = rcvmbx;
15216 tnapi->prodmbox = sndmbx;
15217
66cfd1bd 15218 if (i)
78f90dcf 15219 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
66cfd1bd 15220 else
78f90dcf 15221 tnapi->coal_now = HOSTCC_MODE_NOW;
78f90dcf
MC
15222
15223 if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
15224 break;
15225
15226 /*
15227 * If we support MSIX, we'll be using RSS. If we're using
15228 * RSS, the first vector only handles link interrupts and the
15229 * remaining vectors handle rx and tx interrupts. Reuse the
15230 * mailbox values for the next iteration. The values we setup
15231 * above are still useful for the single vectored mode.
15232 */
15233 if (!i)
15234 continue;
15235
15236 rcvmbx += 0x8;
15237
15238 if (sndmbx & 0x4)
15239 sndmbx -= 0x4;
15240 else
15241 sndmbx += 0xc;
15242 }
15243
15f9850d
DM
15244 tg3_init_coal(tp);
15245
c49a1561
MC
15246 pci_set_drvdata(pdev, dev);
15247
1da177e4
LT
15248 err = register_netdev(dev);
15249 if (err) {
ab96b241 15250 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
0d3031d9 15251 goto err_out_apeunmap;
1da177e4
LT
15252 }
15253
05dbe005
JP
15254 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
15255 tp->board_part_number,
15256 tp->pci_chip_rev_id,
15257 tg3_bus_string(tp, str),
15258 dev->dev_addr);
1da177e4 15259
f07e9af3 15260 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7
MC
15261 struct phy_device *phydev;
15262 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
5129c3a3
MC
15263 netdev_info(dev,
15264 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
05dbe005 15265 phydev->drv->name, dev_name(&phydev->dev));
f07e9af3
MC
15266 } else {
15267 char *ethtype;
15268
15269 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
15270 ethtype = "10/100Base-TX";
15271 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
15272 ethtype = "1000Base-SX";
15273 else
15274 ethtype = "10/100/1000Base-T";
15275
5129c3a3 15276 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
f07e9af3
MC
15277 "(WireSpeed[%d])\n", tg3_phy_string(tp), ethtype,
15278 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0);
15279 }
05dbe005
JP
15280
15281 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
dc668910 15282 (dev->features & NETIF_F_RXCSUM) != 0,
05dbe005 15283 (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
f07e9af3 15284 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
05dbe005
JP
15285 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
15286 (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
15287 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
15288 tp->dma_rwctrl,
15289 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
15290 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
1da177e4
LT
15291
15292 return 0;
15293
0d3031d9
MC
15294err_out_apeunmap:
15295 if (tp->aperegs) {
15296 iounmap(tp->aperegs);
15297 tp->aperegs = NULL;
15298 }
15299
1da177e4 15300err_out_iounmap:
6892914f
MC
15301 if (tp->regs) {
15302 iounmap(tp->regs);
22abe310 15303 tp->regs = NULL;
6892914f 15304 }
1da177e4
LT
15305
15306err_out_free_dev:
15307 free_netdev(dev);
15308
15309err_out_free_res:
15310 pci_release_regions(pdev);
15311
15312err_out_disable_pdev:
15313 pci_disable_device(pdev);
15314 pci_set_drvdata(pdev, NULL);
15315 return err;
15316}
15317
15318static void __devexit tg3_remove_one(struct pci_dev *pdev)
15319{
15320 struct net_device *dev = pci_get_drvdata(pdev);
15321
15322 if (dev) {
15323 struct tg3 *tp = netdev_priv(dev);
15324
077f849d
JSR
15325 if (tp->fw)
15326 release_firmware(tp->fw);
15327
23f333a2 15328 cancel_work_sync(&tp->reset_task);
158d7abd 15329
b02fd9e3
MC
15330 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
15331 tg3_phy_fini(tp);
158d7abd 15332 tg3_mdio_fini(tp);
b02fd9e3 15333 }
158d7abd 15334
1da177e4 15335 unregister_netdev(dev);
0d3031d9
MC
15336 if (tp->aperegs) {
15337 iounmap(tp->aperegs);
15338 tp->aperegs = NULL;
15339 }
6892914f
MC
15340 if (tp->regs) {
15341 iounmap(tp->regs);
22abe310 15342 tp->regs = NULL;
6892914f 15343 }
1da177e4
LT
15344 free_netdev(dev);
15345 pci_release_regions(pdev);
15346 pci_disable_device(pdev);
15347 pci_set_drvdata(pdev, NULL);
15348 }
15349}
15350
aa6027ca 15351#ifdef CONFIG_PM_SLEEP
c866b7ea 15352static int tg3_suspend(struct device *device)
1da177e4 15353{
c866b7ea 15354 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15355 struct net_device *dev = pci_get_drvdata(pdev);
15356 struct tg3 *tp = netdev_priv(dev);
15357 int err;
15358
15359 if (!netif_running(dev))
15360 return 0;
15361
23f333a2 15362 flush_work_sync(&tp->reset_task);
b02fd9e3 15363 tg3_phy_stop(tp);
1da177e4
LT
15364 tg3_netif_stop(tp);
15365
15366 del_timer_sync(&tp->timer);
15367
f47c11ee 15368 tg3_full_lock(tp, 1);
1da177e4 15369 tg3_disable_ints(tp);
f47c11ee 15370 tg3_full_unlock(tp);
1da177e4
LT
15371
15372 netif_device_detach(dev);
15373
f47c11ee 15374 tg3_full_lock(tp, 0);
944d980e 15375 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
6a9eba15 15376 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
f47c11ee 15377 tg3_full_unlock(tp);
1da177e4 15378
c866b7ea 15379 err = tg3_power_down_prepare(tp);
1da177e4 15380 if (err) {
b02fd9e3
MC
15381 int err2;
15382
f47c11ee 15383 tg3_full_lock(tp, 0);
1da177e4 15384
6a9eba15 15385 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
b02fd9e3
MC
15386 err2 = tg3_restart_hw(tp, 1);
15387 if (err2)
b9ec6c1b 15388 goto out;
1da177e4
LT
15389
15390 tp->timer.expires = jiffies + tp->timer_offset;
15391 add_timer(&tp->timer);
15392
15393 netif_device_attach(dev);
15394 tg3_netif_start(tp);
15395
b9ec6c1b 15396out:
f47c11ee 15397 tg3_full_unlock(tp);
b02fd9e3
MC
15398
15399 if (!err2)
15400 tg3_phy_start(tp);
1da177e4
LT
15401 }
15402
15403 return err;
15404}
15405
c866b7ea 15406static int tg3_resume(struct device *device)
1da177e4 15407{
c866b7ea 15408 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15409 struct net_device *dev = pci_get_drvdata(pdev);
15410 struct tg3 *tp = netdev_priv(dev);
15411 int err;
15412
15413 if (!netif_running(dev))
15414 return 0;
15415
1da177e4
LT
15416 netif_device_attach(dev);
15417
f47c11ee 15418 tg3_full_lock(tp, 0);
1da177e4 15419
6a9eba15 15420 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
b9ec6c1b
MC
15421 err = tg3_restart_hw(tp, 1);
15422 if (err)
15423 goto out;
1da177e4
LT
15424
15425 tp->timer.expires = jiffies + tp->timer_offset;
15426 add_timer(&tp->timer);
15427
1da177e4
LT
15428 tg3_netif_start(tp);
15429
b9ec6c1b 15430out:
f47c11ee 15431 tg3_full_unlock(tp);
1da177e4 15432
b02fd9e3
MC
15433 if (!err)
15434 tg3_phy_start(tp);
15435
b9ec6c1b 15436 return err;
1da177e4
LT
15437}
15438
c866b7ea 15439static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
aa6027ca
ED
15440#define TG3_PM_OPS (&tg3_pm_ops)
15441
15442#else
15443
15444#define TG3_PM_OPS NULL
15445
15446#endif /* CONFIG_PM_SLEEP */
c866b7ea 15447
1da177e4
LT
15448static struct pci_driver tg3_driver = {
15449 .name = DRV_MODULE_NAME,
15450 .id_table = tg3_pci_tbl,
15451 .probe = tg3_init_one,
15452 .remove = __devexit_p(tg3_remove_one),
aa6027ca 15453 .driver.pm = TG3_PM_OPS,
1da177e4
LT
15454};
15455
15456static int __init tg3_init(void)
15457{
29917620 15458 return pci_register_driver(&tg3_driver);
1da177e4
LT
15459}
15460
15461static void __exit tg3_cleanup(void)
15462{
15463 pci_unregister_driver(&tg3_driver);
15464}
15465
15466module_init(tg3_init);
15467module_exit(tg3_cleanup);
This page took 2.789874 seconds and 5 git commands to generate.