macvlan: remove one synchronize_rcu() call
[deliverable/linux.git] / drivers / net / tg3.c
CommitLineData
1da177e4
LT
1/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
b86fb2cf 7 * Copyright (C) 2005-2011 Broadcom Corporation.
1da177e4
LT
8 *
9 * Firmware is:
49cabf49
MC
10 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
1da177e4
LT
16 */
17
1da177e4
LT
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
6867c843 21#include <linux/stringify.h>
1da177e4
LT
22#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
14c85021 27#include <linux/in.h>
1da177e4
LT
28#include <linux/init.h>
29#include <linux/ioport.h>
30#include <linux/pci.h>
31#include <linux/netdevice.h>
32#include <linux/etherdevice.h>
33#include <linux/skbuff.h>
34#include <linux/ethtool.h>
3110f5f5 35#include <linux/mdio.h>
1da177e4 36#include <linux/mii.h>
158d7abd 37#include <linux/phy.h>
a9daf367 38#include <linux/brcmphy.h>
1da177e4
LT
39#include <linux/if_vlan.h>
40#include <linux/ip.h>
41#include <linux/tcp.h>
42#include <linux/workqueue.h>
61487480 43#include <linux/prefetch.h>
f9a5f7d3 44#include <linux/dma-mapping.h>
077f849d 45#include <linux/firmware.h>
1da177e4
LT
46
47#include <net/checksum.h>
c9bdd4b5 48#include <net/ip.h>
1da177e4
LT
49
50#include <asm/system.h>
27fd9de8 51#include <linux/io.h>
1da177e4 52#include <asm/byteorder.h>
27fd9de8 53#include <linux/uaccess.h>
1da177e4 54
49b6e95f 55#ifdef CONFIG_SPARC
1da177e4 56#include <asm/idprom.h>
49b6e95f 57#include <asm/prom.h>
1da177e4
LT
58#endif
59
63532394
MC
60#define BAR_0 0
61#define BAR_2 2
62
1da177e4
LT
63#include "tg3.h"
64
63c3a66f
JP
65/* Functions & macros to verify TG3_FLAGS types */
66
67static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
68{
69 return test_bit(flag, bits);
70}
71
72static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
73{
74 set_bit(flag, bits);
75}
76
77static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
78{
79 clear_bit(flag, bits);
80}
81
82#define tg3_flag(tp, flag) \
83 _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
84#define tg3_flag_set(tp, flag) \
85 _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
86#define tg3_flag_clear(tp, flag) \
87 _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
88
1da177e4 89#define DRV_MODULE_NAME "tg3"
6867c843 90#define TG3_MAJ_NUM 3
43a5f002 91#define TG3_MIN_NUM 119
6867c843
MC
92#define DRV_MODULE_VERSION \
93 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
43a5f002 94#define DRV_MODULE_RELDATE "May 18, 2011"
1da177e4
LT
95
96#define TG3_DEF_MAC_MODE 0
97#define TG3_DEF_RX_MODE 0
98#define TG3_DEF_TX_MODE 0
99#define TG3_DEF_MSG_ENABLE \
100 (NETIF_MSG_DRV | \
101 NETIF_MSG_PROBE | \
102 NETIF_MSG_LINK | \
103 NETIF_MSG_TIMER | \
104 NETIF_MSG_IFDOWN | \
105 NETIF_MSG_IFUP | \
106 NETIF_MSG_RX_ERR | \
107 NETIF_MSG_TX_ERR)
108
109/* length of time before we decide the hardware is borked,
110 * and dev->tx_timeout() should be called to fix the problem
111 */
63c3a66f 112
1da177e4
LT
113#define TG3_TX_TIMEOUT (5 * HZ)
114
115/* hardware minimum and maximum for a single frame's data payload */
116#define TG3_MIN_MTU 60
117#define TG3_MAX_MTU(tp) \
63c3a66f 118 (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
1da177e4
LT
119
120/* These numbers seem to be hard coded in the NIC firmware somehow.
121 * You can't change the ring sizes, but you can change where you place
122 * them in the NIC onboard memory.
123 */
7cb32cf2 124#define TG3_RX_STD_RING_SIZE(tp) \
63c3a66f 125 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 126 TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
1da177e4 127#define TG3_DEF_RX_RING_PENDING 200
7cb32cf2 128#define TG3_RX_JMB_RING_SIZE(tp) \
63c3a66f 129 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 130 TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
1da177e4 131#define TG3_DEF_RX_JUMBO_RING_PENDING 100
c6cdf436 132#define TG3_RSS_INDIR_TBL_SIZE 128
1da177e4
LT
133
134/* Do not place this n-ring entries value into the tp struct itself,
135 * we really want to expose these constants to GCC so that modulo et
136 * al. operations are done with shifts and masks instead of with
137 * hw multiply/modulo instructions. Another solution would be to
138 * replace things like '% foo' with '& (foo - 1)'.
139 */
1da177e4
LT
140
141#define TG3_TX_RING_SIZE 512
142#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
143
2c49a44d
MC
144#define TG3_RX_STD_RING_BYTES(tp) \
145 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
146#define TG3_RX_JMB_RING_BYTES(tp) \
147 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
148#define TG3_RX_RCB_RING_BYTES(tp) \
7cb32cf2 149 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
1da177e4
LT
150#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
151 TG3_TX_RING_SIZE)
1da177e4
LT
152#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
153
287be12e
MC
154#define TG3_DMA_BYTE_ENAB 64
155
156#define TG3_RX_STD_DMA_SZ 1536
157#define TG3_RX_JMB_DMA_SZ 9046
158
159#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
160
161#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
162#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
1da177e4 163
2c49a44d
MC
164#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
165 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
2b2cdb65 166
2c49a44d
MC
167#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
168 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
2b2cdb65 169
d2757fc4
MC
170/* Due to a hardware bug, the 5701 can only DMA to memory addresses
171 * that are at least dword aligned when used in PCIX mode. The driver
172 * works around this bug by double copying the packet. This workaround
173 * is built into the normal double copy length check for efficiency.
174 *
175 * However, the double copy is only necessary on those architectures
176 * where unaligned memory accesses are inefficient. For those architectures
177 * where unaligned memory accesses incur little penalty, we can reintegrate
178 * the 5701 in the normal rx path. Doing so saves a device structure
179 * dereference by hardcoding the double copy threshold in place.
180 */
181#define TG3_RX_COPY_THRESHOLD 256
182#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
183 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
184#else
185 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
186#endif
187
1da177e4 188/* minimum number of free TX descriptors required to wake up TX process */
f3f3f27e 189#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
1da177e4 190
ad829268
MC
191#define TG3_RAW_IP_ALIGN 2
192
c6cdf436
MC
193#define TG3_FW_UPDATE_TIMEOUT_SEC 5
194
077f849d
JSR
195#define FIRMWARE_TG3 "tigon/tg3.bin"
196#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
197#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
198
1da177e4 199static char version[] __devinitdata =
05dbe005 200 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
1da177e4
LT
201
202MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
203MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
204MODULE_LICENSE("GPL");
205MODULE_VERSION(DRV_MODULE_VERSION);
077f849d
JSR
206MODULE_FIRMWARE(FIRMWARE_TG3);
207MODULE_FIRMWARE(FIRMWARE_TG3TSO);
208MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
209
1da177e4
LT
210static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
211module_param(tg3_debug, int, 0);
212MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
213
a3aa1884 214static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
13185217
HK
215 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
216 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
217 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
218 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
219 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
220 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
221 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
222 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
223 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
224 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
225 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
226 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
227 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
228 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
229 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
230 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
231 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
232 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
233 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
234 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
235 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
236 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
13185217 237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
126a3368 238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
13185217 239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
13185217
HK
240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
126a3368 251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
13185217
HK
252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
676917d4 255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
13185217
HK
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
260 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
261 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
b5d3772c
MC
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
264 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
d30cdd28
MC
265 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
6c7af27c 267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
9936bcf6
MC
268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
c88e668b
MC
270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
271 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
2befdcea
MC
272 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
321d32a0
MC
274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
275 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
276 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
5e7ccf20 277 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
5001e2f6
MC
278 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
279 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
b0f75221
MC
280 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
281 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
282 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
283 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
284 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
285 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
302b500b 286 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
ba1f3c76 287 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
13185217
HK
288 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
289 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
290 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
291 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
292 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
293 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
294 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
295 {}
1da177e4
LT
296};
297
298MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
299
50da859d 300static const struct {
1da177e4 301 const char string[ETH_GSTRING_LEN];
48fa55a0 302} ethtool_stats_keys[] = {
1da177e4
LT
303 { "rx_octets" },
304 { "rx_fragments" },
305 { "rx_ucast_packets" },
306 { "rx_mcast_packets" },
307 { "rx_bcast_packets" },
308 { "rx_fcs_errors" },
309 { "rx_align_errors" },
310 { "rx_xon_pause_rcvd" },
311 { "rx_xoff_pause_rcvd" },
312 { "rx_mac_ctrl_rcvd" },
313 { "rx_xoff_entered" },
314 { "rx_frame_too_long_errors" },
315 { "rx_jabbers" },
316 { "rx_undersize_packets" },
317 { "rx_in_length_errors" },
318 { "rx_out_length_errors" },
319 { "rx_64_or_less_octet_packets" },
320 { "rx_65_to_127_octet_packets" },
321 { "rx_128_to_255_octet_packets" },
322 { "rx_256_to_511_octet_packets" },
323 { "rx_512_to_1023_octet_packets" },
324 { "rx_1024_to_1522_octet_packets" },
325 { "rx_1523_to_2047_octet_packets" },
326 { "rx_2048_to_4095_octet_packets" },
327 { "rx_4096_to_8191_octet_packets" },
328 { "rx_8192_to_9022_octet_packets" },
329
330 { "tx_octets" },
331 { "tx_collisions" },
332
333 { "tx_xon_sent" },
334 { "tx_xoff_sent" },
335 { "tx_flow_control" },
336 { "tx_mac_errors" },
337 { "tx_single_collisions" },
338 { "tx_mult_collisions" },
339 { "tx_deferred" },
340 { "tx_excessive_collisions" },
341 { "tx_late_collisions" },
342 { "tx_collide_2times" },
343 { "tx_collide_3times" },
344 { "tx_collide_4times" },
345 { "tx_collide_5times" },
346 { "tx_collide_6times" },
347 { "tx_collide_7times" },
348 { "tx_collide_8times" },
349 { "tx_collide_9times" },
350 { "tx_collide_10times" },
351 { "tx_collide_11times" },
352 { "tx_collide_12times" },
353 { "tx_collide_13times" },
354 { "tx_collide_14times" },
355 { "tx_collide_15times" },
356 { "tx_ucast_packets" },
357 { "tx_mcast_packets" },
358 { "tx_bcast_packets" },
359 { "tx_carrier_sense_errors" },
360 { "tx_discards" },
361 { "tx_errors" },
362
363 { "dma_writeq_full" },
364 { "dma_write_prioq_full" },
365 { "rxbds_empty" },
366 { "rx_discards" },
367 { "rx_errors" },
368 { "rx_threshold_hit" },
369
370 { "dma_readq_full" },
371 { "dma_read_prioq_full" },
372 { "tx_comp_queue_full" },
373
374 { "ring_set_send_prod_index" },
375 { "ring_status_update" },
376 { "nic_irqs" },
377 { "nic_avoided_irqs" },
4452d099
MC
378 { "nic_tx_threshold_hit" },
379
380 { "mbuf_lwm_thresh_hit" },
1da177e4
LT
381};
382
48fa55a0
MC
383#define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
384
385
50da859d 386static const struct {
4cafd3f5 387 const char string[ETH_GSTRING_LEN];
48fa55a0 388} ethtool_test_keys[] = {
4cafd3f5
MC
389 { "nvram test (online) " },
390 { "link test (online) " },
391 { "register test (offline)" },
392 { "memory test (offline)" },
393 { "loopback test (offline)" },
394 { "interrupt test (offline)" },
395};
396
48fa55a0
MC
397#define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
398
399
b401e9e2
MC
400static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
401{
402 writel(val, tp->regs + off);
403}
404
405static u32 tg3_read32(struct tg3 *tp, u32 off)
406{
de6f31eb 407 return readl(tp->regs + off);
b401e9e2
MC
408}
409
0d3031d9
MC
410static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
411{
412 writel(val, tp->aperegs + off);
413}
414
415static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
416{
de6f31eb 417 return readl(tp->aperegs + off);
0d3031d9
MC
418}
419
1da177e4
LT
420static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
421{
6892914f
MC
422 unsigned long flags;
423
424 spin_lock_irqsave(&tp->indirect_lock, flags);
1ee582d8
MC
425 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
426 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
6892914f 427 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1ee582d8
MC
428}
429
430static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
431{
432 writel(val, tp->regs + off);
433 readl(tp->regs + off);
1da177e4
LT
434}
435
6892914f 436static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
1da177e4 437{
6892914f
MC
438 unsigned long flags;
439 u32 val;
440
441 spin_lock_irqsave(&tp->indirect_lock, flags);
442 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
443 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
444 spin_unlock_irqrestore(&tp->indirect_lock, flags);
445 return val;
446}
447
448static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
449{
450 unsigned long flags;
451
452 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
453 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
454 TG3_64BIT_REG_LOW, val);
455 return;
456 }
66711e66 457 if (off == TG3_RX_STD_PROD_IDX_REG) {
6892914f
MC
458 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
459 TG3_64BIT_REG_LOW, val);
460 return;
1da177e4 461 }
6892914f
MC
462
463 spin_lock_irqsave(&tp->indirect_lock, flags);
464 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
465 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
466 spin_unlock_irqrestore(&tp->indirect_lock, flags);
467
468 /* In indirect mode when disabling interrupts, we also need
469 * to clear the interrupt bit in the GRC local ctrl register.
470 */
471 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
472 (val == 0x1)) {
473 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
474 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
475 }
476}
477
478static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
479{
480 unsigned long flags;
481 u32 val;
482
483 spin_lock_irqsave(&tp->indirect_lock, flags);
484 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
485 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
486 spin_unlock_irqrestore(&tp->indirect_lock, flags);
487 return val;
488}
489
b401e9e2
MC
490/* usec_wait specifies the wait time in usec when writing to certain registers
491 * where it is unsafe to read back the register without some delay.
492 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
493 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
494 */
495static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
6892914f 496{
63c3a66f 497 if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
b401e9e2
MC
498 /* Non-posted methods */
499 tp->write32(tp, off, val);
500 else {
501 /* Posted method */
502 tg3_write32(tp, off, val);
503 if (usec_wait)
504 udelay(usec_wait);
505 tp->read32(tp, off);
506 }
507 /* Wait again after the read for the posted method to guarantee that
508 * the wait time is met.
509 */
510 if (usec_wait)
511 udelay(usec_wait);
1da177e4
LT
512}
513
09ee929c
MC
514static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
515{
516 tp->write32_mbox(tp, off, val);
63c3a66f 517 if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
6892914f 518 tp->read32_mbox(tp, off);
09ee929c
MC
519}
520
20094930 521static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
1da177e4
LT
522{
523 void __iomem *mbox = tp->regs + off;
524 writel(val, mbox);
63c3a66f 525 if (tg3_flag(tp, TXD_MBOX_HWBUG))
1da177e4 526 writel(val, mbox);
63c3a66f 527 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1da177e4
LT
528 readl(mbox);
529}
530
b5d3772c
MC
531static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
532{
de6f31eb 533 return readl(tp->regs + off + GRCMBOX_BASE);
b5d3772c
MC
534}
535
536static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
537{
538 writel(val, tp->regs + off + GRCMBOX_BASE);
539}
540
c6cdf436 541#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
09ee929c 542#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
c6cdf436
MC
543#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
544#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
545#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
20094930 546
c6cdf436
MC
547#define tw32(reg, val) tp->write32(tp, reg, val)
548#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
549#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
550#define tr32(reg) tp->read32(tp, reg)
1da177e4
LT
551
552static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
553{
6892914f
MC
554 unsigned long flags;
555
6ff6f81d 556 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
b5d3772c
MC
557 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
558 return;
559
6892914f 560 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 561 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
562 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
563 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 564
bbadf503
MC
565 /* Always leave this as zero. */
566 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
567 } else {
568 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
569 tw32_f(TG3PCI_MEM_WIN_DATA, val);
28fbef78 570
bbadf503
MC
571 /* Always leave this as zero. */
572 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
573 }
574 spin_unlock_irqrestore(&tp->indirect_lock, flags);
758a6139
DM
575}
576
1da177e4
LT
577static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
578{
6892914f
MC
579 unsigned long flags;
580
6ff6f81d 581 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
b5d3772c
MC
582 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
583 *val = 0;
584 return;
585 }
586
6892914f 587 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 588 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
589 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
590 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 591
bbadf503
MC
592 /* Always leave this as zero. */
593 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
594 } else {
595 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
596 *val = tr32(TG3PCI_MEM_WIN_DATA);
597
598 /* Always leave this as zero. */
599 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
600 }
6892914f 601 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1da177e4
LT
602}
603
0d3031d9
MC
604static void tg3_ape_lock_init(struct tg3 *tp)
605{
606 int i;
f92d9dc1
MC
607 u32 regbase;
608
609 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
610 regbase = TG3_APE_LOCK_GRANT;
611 else
612 regbase = TG3_APE_PER_LOCK_GRANT;
0d3031d9
MC
613
614 /* Make sure the driver hasn't any stale locks. */
615 for (i = 0; i < 8; i++)
f92d9dc1 616 tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
0d3031d9
MC
617}
618
619static int tg3_ape_lock(struct tg3 *tp, int locknum)
620{
621 int i, off;
622 int ret = 0;
f92d9dc1 623 u32 status, req, gnt;
0d3031d9 624
63c3a66f 625 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
626 return 0;
627
628 switch (locknum) {
33f401ae
MC
629 case TG3_APE_LOCK_GRC:
630 case TG3_APE_LOCK_MEM:
631 break;
632 default:
633 return -EINVAL;
0d3031d9
MC
634 }
635
f92d9dc1
MC
636 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
637 req = TG3_APE_LOCK_REQ;
638 gnt = TG3_APE_LOCK_GRANT;
639 } else {
640 req = TG3_APE_PER_LOCK_REQ;
641 gnt = TG3_APE_PER_LOCK_GRANT;
642 }
643
0d3031d9
MC
644 off = 4 * locknum;
645
f92d9dc1 646 tg3_ape_write32(tp, req + off, APE_LOCK_REQ_DRIVER);
0d3031d9
MC
647
648 /* Wait for up to 1 millisecond to acquire lock. */
649 for (i = 0; i < 100; i++) {
f92d9dc1 650 status = tg3_ape_read32(tp, gnt + off);
0d3031d9
MC
651 if (status == APE_LOCK_GRANT_DRIVER)
652 break;
653 udelay(10);
654 }
655
656 if (status != APE_LOCK_GRANT_DRIVER) {
657 /* Revoke the lock request. */
f92d9dc1 658 tg3_ape_write32(tp, gnt + off,
0d3031d9
MC
659 APE_LOCK_GRANT_DRIVER);
660
661 ret = -EBUSY;
662 }
663
664 return ret;
665}
666
667static void tg3_ape_unlock(struct tg3 *tp, int locknum)
668{
f92d9dc1 669 u32 gnt;
0d3031d9 670
63c3a66f 671 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
672 return;
673
674 switch (locknum) {
33f401ae
MC
675 case TG3_APE_LOCK_GRC:
676 case TG3_APE_LOCK_MEM:
677 break;
678 default:
679 return;
0d3031d9
MC
680 }
681
f92d9dc1
MC
682 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
683 gnt = TG3_APE_LOCK_GRANT;
684 else
685 gnt = TG3_APE_PER_LOCK_GRANT;
686
687 tg3_ape_write32(tp, gnt + 4 * locknum, APE_LOCK_GRANT_DRIVER);
0d3031d9
MC
688}
689
1da177e4
LT
690static void tg3_disable_ints(struct tg3 *tp)
691{
89aeb3bc
MC
692 int i;
693
1da177e4
LT
694 tw32(TG3PCI_MISC_HOST_CTRL,
695 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc
MC
696 for (i = 0; i < tp->irq_max; i++)
697 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
1da177e4
LT
698}
699
1da177e4
LT
700static void tg3_enable_ints(struct tg3 *tp)
701{
89aeb3bc 702 int i;
89aeb3bc 703
bbe832c0
MC
704 tp->irq_sync = 0;
705 wmb();
706
1da177e4
LT
707 tw32(TG3PCI_MISC_HOST_CTRL,
708 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc 709
f89f38b8 710 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
89aeb3bc
MC
711 for (i = 0; i < tp->irq_cnt; i++) {
712 struct tg3_napi *tnapi = &tp->napi[i];
c6cdf436 713
898a56f8 714 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
63c3a66f 715 if (tg3_flag(tp, 1SHOT_MSI))
89aeb3bc 716 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
f19af9c2 717
f89f38b8 718 tp->coal_now |= tnapi->coal_now;
89aeb3bc 719 }
f19af9c2
MC
720
721 /* Force an initial interrupt */
63c3a66f 722 if (!tg3_flag(tp, TAGGED_STATUS) &&
f19af9c2
MC
723 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
724 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
725 else
f89f38b8
MC
726 tw32(HOSTCC_MODE, tp->coal_now);
727
728 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
1da177e4
LT
729}
730
17375d25 731static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
04237ddd 732{
17375d25 733 struct tg3 *tp = tnapi->tp;
898a56f8 734 struct tg3_hw_status *sblk = tnapi->hw_status;
04237ddd
MC
735 unsigned int work_exists = 0;
736
737 /* check for phy events */
63c3a66f 738 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
04237ddd
MC
739 if (sblk->status & SD_STATUS_LINK_CHG)
740 work_exists = 1;
741 }
742 /* check for RX/TX work to do */
f3f3f27e 743 if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
8d9d7cfc 744 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
04237ddd
MC
745 work_exists = 1;
746
747 return work_exists;
748}
749
17375d25 750/* tg3_int_reenable
04237ddd
MC
751 * similar to tg3_enable_ints, but it accurately determines whether there
752 * is new work pending and can return without flushing the PIO write
6aa20a22 753 * which reenables interrupts
1da177e4 754 */
17375d25 755static void tg3_int_reenable(struct tg3_napi *tnapi)
1da177e4 756{
17375d25
MC
757 struct tg3 *tp = tnapi->tp;
758
898a56f8 759 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
1da177e4
LT
760 mmiowb();
761
fac9b83e
DM
762 /* When doing tagged status, this work check is unnecessary.
763 * The last_tag we write above tells the chip which piece of
764 * work we've completed.
765 */
63c3a66f 766 if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
04237ddd 767 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 768 HOSTCC_MODE_ENABLE | tnapi->coal_now);
1da177e4
LT
769}
770
1da177e4
LT
771static void tg3_switch_clocks(struct tg3 *tp)
772{
f6eb9b1f 773 u32 clock_ctrl;
1da177e4
LT
774 u32 orig_clock_ctrl;
775
63c3a66f 776 if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
4cf78e4f
MC
777 return;
778
f6eb9b1f
MC
779 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
780
1da177e4
LT
781 orig_clock_ctrl = clock_ctrl;
782 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
783 CLOCK_CTRL_CLKRUN_OENABLE |
784 0x1f);
785 tp->pci_clock_ctrl = clock_ctrl;
786
63c3a66f 787 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4 788 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
b401e9e2
MC
789 tw32_wait_f(TG3PCI_CLOCK_CTRL,
790 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
1da177e4
LT
791 }
792 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
b401e9e2
MC
793 tw32_wait_f(TG3PCI_CLOCK_CTRL,
794 clock_ctrl |
795 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
796 40);
797 tw32_wait_f(TG3PCI_CLOCK_CTRL,
798 clock_ctrl | (CLOCK_CTRL_ALTCLK),
799 40);
1da177e4 800 }
b401e9e2 801 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
1da177e4
LT
802}
803
804#define PHY_BUSY_LOOPS 5000
805
806static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
807{
808 u32 frame_val;
809 unsigned int loops;
810 int ret;
811
812 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
813 tw32_f(MAC_MI_MODE,
814 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
815 udelay(80);
816 }
817
818 *val = 0x0;
819
882e9793 820 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
821 MI_COM_PHY_ADDR_MASK);
822 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
823 MI_COM_REG_ADDR_MASK);
824 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
6aa20a22 825
1da177e4
LT
826 tw32_f(MAC_MI_COM, frame_val);
827
828 loops = PHY_BUSY_LOOPS;
829 while (loops != 0) {
830 udelay(10);
831 frame_val = tr32(MAC_MI_COM);
832
833 if ((frame_val & MI_COM_BUSY) == 0) {
834 udelay(5);
835 frame_val = tr32(MAC_MI_COM);
836 break;
837 }
838 loops -= 1;
839 }
840
841 ret = -EBUSY;
842 if (loops != 0) {
843 *val = frame_val & MI_COM_DATA_MASK;
844 ret = 0;
845 }
846
847 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
848 tw32_f(MAC_MI_MODE, tp->mi_mode);
849 udelay(80);
850 }
851
852 return ret;
853}
854
855static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
856{
857 u32 frame_val;
858 unsigned int loops;
859 int ret;
860
f07e9af3 861 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
b5d3772c
MC
862 (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
863 return 0;
864
1da177e4
LT
865 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
866 tw32_f(MAC_MI_MODE,
867 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
868 udelay(80);
869 }
870
882e9793 871 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
872 MI_COM_PHY_ADDR_MASK);
873 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
874 MI_COM_REG_ADDR_MASK);
875 frame_val |= (val & MI_COM_DATA_MASK);
876 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
6aa20a22 877
1da177e4
LT
878 tw32_f(MAC_MI_COM, frame_val);
879
880 loops = PHY_BUSY_LOOPS;
881 while (loops != 0) {
882 udelay(10);
883 frame_val = tr32(MAC_MI_COM);
884 if ((frame_val & MI_COM_BUSY) == 0) {
885 udelay(5);
886 frame_val = tr32(MAC_MI_COM);
887 break;
888 }
889 loops -= 1;
890 }
891
892 ret = -EBUSY;
893 if (loops != 0)
894 ret = 0;
895
896 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
897 tw32_f(MAC_MI_MODE, tp->mi_mode);
898 udelay(80);
899 }
900
901 return ret;
902}
903
b0988c15
MC
904static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
905{
906 int err;
907
908 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
909 if (err)
910 goto done;
911
912 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
913 if (err)
914 goto done;
915
916 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
917 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
918 if (err)
919 goto done;
920
921 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
922
923done:
924 return err;
925}
926
927static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
928{
929 int err;
930
931 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
932 if (err)
933 goto done;
934
935 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
936 if (err)
937 goto done;
938
939 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
940 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
941 if (err)
942 goto done;
943
944 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
945
946done:
947 return err;
948}
949
950static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
951{
952 int err;
953
954 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
955 if (!err)
956 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
957
958 return err;
959}
960
961static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
962{
963 int err;
964
965 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
966 if (!err)
967 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
968
969 return err;
970}
971
15ee95c3
MC
972static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
973{
974 int err;
975
976 err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
977 (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
978 MII_TG3_AUXCTL_SHDWSEL_MISC);
979 if (!err)
980 err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
981
982 return err;
983}
984
b4bd2929
MC
985static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
986{
987 if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
988 set |= MII_TG3_AUXCTL_MISC_WREN;
989
990 return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
991}
992
1d36ba45
MC
993#define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
994 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
995 MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
996 MII_TG3_AUXCTL_ACTL_TX_6DB)
997
998#define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
999 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1000 MII_TG3_AUXCTL_ACTL_TX_6DB);
1001
95e2869a
MC
1002static int tg3_bmcr_reset(struct tg3 *tp)
1003{
1004 u32 phy_control;
1005 int limit, err;
1006
1007 /* OK, reset it, and poll the BMCR_RESET bit until it
1008 * clears or we time out.
1009 */
1010 phy_control = BMCR_RESET;
1011 err = tg3_writephy(tp, MII_BMCR, phy_control);
1012 if (err != 0)
1013 return -EBUSY;
1014
1015 limit = 5000;
1016 while (limit--) {
1017 err = tg3_readphy(tp, MII_BMCR, &phy_control);
1018 if (err != 0)
1019 return -EBUSY;
1020
1021 if ((phy_control & BMCR_RESET) == 0) {
1022 udelay(40);
1023 break;
1024 }
1025 udelay(10);
1026 }
d4675b52 1027 if (limit < 0)
95e2869a
MC
1028 return -EBUSY;
1029
1030 return 0;
1031}
1032
158d7abd
MC
1033static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
1034{
3d16543d 1035 struct tg3 *tp = bp->priv;
158d7abd
MC
1036 u32 val;
1037
24bb4fb6 1038 spin_lock_bh(&tp->lock);
158d7abd
MC
1039
1040 if (tg3_readphy(tp, reg, &val))
24bb4fb6
MC
1041 val = -EIO;
1042
1043 spin_unlock_bh(&tp->lock);
158d7abd
MC
1044
1045 return val;
1046}
1047
1048static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
1049{
3d16543d 1050 struct tg3 *tp = bp->priv;
24bb4fb6 1051 u32 ret = 0;
158d7abd 1052
24bb4fb6 1053 spin_lock_bh(&tp->lock);
158d7abd
MC
1054
1055 if (tg3_writephy(tp, reg, val))
24bb4fb6 1056 ret = -EIO;
158d7abd 1057
24bb4fb6
MC
1058 spin_unlock_bh(&tp->lock);
1059
1060 return ret;
158d7abd
MC
1061}
1062
1063static int tg3_mdio_reset(struct mii_bus *bp)
1064{
1065 return 0;
1066}
1067
9c61d6bc 1068static void tg3_mdio_config_5785(struct tg3 *tp)
a9daf367
MC
1069{
1070 u32 val;
fcb389df 1071 struct phy_device *phydev;
a9daf367 1072
3f0e3ad7 1073 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
fcb389df 1074 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f
MC
1075 case PHY_ID_BCM50610:
1076 case PHY_ID_BCM50610M:
fcb389df
MC
1077 val = MAC_PHYCFG2_50610_LED_MODES;
1078 break;
6a443a0f 1079 case PHY_ID_BCMAC131:
fcb389df
MC
1080 val = MAC_PHYCFG2_AC131_LED_MODES;
1081 break;
6a443a0f 1082 case PHY_ID_RTL8211C:
fcb389df
MC
1083 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1084 break;
6a443a0f 1085 case PHY_ID_RTL8201E:
fcb389df
MC
1086 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1087 break;
1088 default:
a9daf367 1089 return;
fcb389df
MC
1090 }
1091
1092 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1093 tw32(MAC_PHYCFG2, val);
1094
1095 val = tr32(MAC_PHYCFG1);
bb85fbb6
MC
1096 val &= ~(MAC_PHYCFG1_RGMII_INT |
1097 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1098 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
fcb389df
MC
1099 tw32(MAC_PHYCFG1, val);
1100
1101 return;
1102 }
1103
63c3a66f 1104 if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
fcb389df
MC
1105 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1106 MAC_PHYCFG2_FMODE_MASK_MASK |
1107 MAC_PHYCFG2_GMODE_MASK_MASK |
1108 MAC_PHYCFG2_ACT_MASK_MASK |
1109 MAC_PHYCFG2_QUAL_MASK_MASK |
1110 MAC_PHYCFG2_INBAND_ENABLE;
1111
1112 tw32(MAC_PHYCFG2, val);
a9daf367 1113
bb85fbb6
MC
1114 val = tr32(MAC_PHYCFG1);
1115 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1116 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
63c3a66f
JP
1117 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1118 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1119 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
63c3a66f 1120 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1121 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1122 }
bb85fbb6
MC
1123 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1124 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1125 tw32(MAC_PHYCFG1, val);
a9daf367 1126
a9daf367
MC
1127 val = tr32(MAC_EXT_RGMII_MODE);
1128 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1129 MAC_RGMII_MODE_RX_QUALITY |
1130 MAC_RGMII_MODE_RX_ACTIVITY |
1131 MAC_RGMII_MODE_RX_ENG_DET |
1132 MAC_RGMII_MODE_TX_ENABLE |
1133 MAC_RGMII_MODE_TX_LOWPWR |
1134 MAC_RGMII_MODE_TX_RESET);
63c3a66f
JP
1135 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1136 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367
MC
1137 val |= MAC_RGMII_MODE_RX_INT_B |
1138 MAC_RGMII_MODE_RX_QUALITY |
1139 MAC_RGMII_MODE_RX_ACTIVITY |
1140 MAC_RGMII_MODE_RX_ENG_DET;
63c3a66f 1141 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1142 val |= MAC_RGMII_MODE_TX_ENABLE |
1143 MAC_RGMII_MODE_TX_LOWPWR |
1144 MAC_RGMII_MODE_TX_RESET;
1145 }
1146 tw32(MAC_EXT_RGMII_MODE, val);
1147}
1148
158d7abd
MC
1149static void tg3_mdio_start(struct tg3 *tp)
1150{
158d7abd
MC
1151 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1152 tw32_f(MAC_MI_MODE, tp->mi_mode);
1153 udelay(80);
a9daf367 1154
63c3a66f 1155 if (tg3_flag(tp, MDIOBUS_INITED) &&
9ea4818d
MC
1156 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1157 tg3_mdio_config_5785(tp);
1158}
1159
1160static int tg3_mdio_init(struct tg3 *tp)
1161{
1162 int i;
1163 u32 reg;
1164 struct phy_device *phydev;
1165
63c3a66f 1166 if (tg3_flag(tp, 5717_PLUS)) {
9c7df915 1167 u32 is_serdes;
882e9793 1168
9c7df915 1169 tp->phy_addr = PCI_FUNC(tp->pdev->devfn) + 1;
882e9793 1170
d1ec96af
MC
1171 if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
1172 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1173 else
1174 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1175 TG3_CPMU_PHY_STRAP_IS_SERDES;
882e9793
MC
1176 if (is_serdes)
1177 tp->phy_addr += 7;
1178 } else
3f0e3ad7 1179 tp->phy_addr = TG3_PHY_MII_ADDR;
882e9793 1180
158d7abd
MC
1181 tg3_mdio_start(tp);
1182
63c3a66f 1183 if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
158d7abd
MC
1184 return 0;
1185
298cf9be
LB
1186 tp->mdio_bus = mdiobus_alloc();
1187 if (tp->mdio_bus == NULL)
1188 return -ENOMEM;
158d7abd 1189
298cf9be
LB
1190 tp->mdio_bus->name = "tg3 mdio bus";
1191 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
158d7abd 1192 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
298cf9be
LB
1193 tp->mdio_bus->priv = tp;
1194 tp->mdio_bus->parent = &tp->pdev->dev;
1195 tp->mdio_bus->read = &tg3_mdio_read;
1196 tp->mdio_bus->write = &tg3_mdio_write;
1197 tp->mdio_bus->reset = &tg3_mdio_reset;
3f0e3ad7 1198 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
298cf9be 1199 tp->mdio_bus->irq = &tp->mdio_irq[0];
158d7abd
MC
1200
1201 for (i = 0; i < PHY_MAX_ADDR; i++)
298cf9be 1202 tp->mdio_bus->irq[i] = PHY_POLL;
158d7abd
MC
1203
1204 /* The bus registration will look for all the PHYs on the mdio bus.
1205 * Unfortunately, it does not ensure the PHY is powered up before
1206 * accessing the PHY ID registers. A chip reset is the
1207 * quickest way to bring the device back to an operational state..
1208 */
1209 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1210 tg3_bmcr_reset(tp);
1211
298cf9be 1212 i = mdiobus_register(tp->mdio_bus);
a9daf367 1213 if (i) {
ab96b241 1214 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
9c61d6bc 1215 mdiobus_free(tp->mdio_bus);
a9daf367
MC
1216 return i;
1217 }
158d7abd 1218
3f0e3ad7 1219 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
a9daf367 1220
9c61d6bc 1221 if (!phydev || !phydev->drv) {
ab96b241 1222 dev_warn(&tp->pdev->dev, "No PHY devices\n");
9c61d6bc
MC
1223 mdiobus_unregister(tp->mdio_bus);
1224 mdiobus_free(tp->mdio_bus);
1225 return -ENODEV;
1226 }
1227
1228 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f 1229 case PHY_ID_BCM57780:
321d32a0 1230 phydev->interface = PHY_INTERFACE_MODE_GMII;
c704dc23 1231 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
321d32a0 1232 break;
6a443a0f
MC
1233 case PHY_ID_BCM50610:
1234 case PHY_ID_BCM50610M:
32e5a8d6 1235 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
c704dc23 1236 PHY_BRCM_RX_REFCLK_UNUSED |
52fae083 1237 PHY_BRCM_DIS_TXCRXC_NOENRGY |
c704dc23 1238 PHY_BRCM_AUTO_PWRDWN_ENABLE;
63c3a66f 1239 if (tg3_flag(tp, RGMII_INBAND_DISABLE))
a9daf367 1240 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
63c3a66f 1241 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1242 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
63c3a66f 1243 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367 1244 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
fcb389df 1245 /* fallthru */
6a443a0f 1246 case PHY_ID_RTL8211C:
fcb389df 1247 phydev->interface = PHY_INTERFACE_MODE_RGMII;
a9daf367 1248 break;
6a443a0f
MC
1249 case PHY_ID_RTL8201E:
1250 case PHY_ID_BCMAC131:
a9daf367 1251 phydev->interface = PHY_INTERFACE_MODE_MII;
cdd4e09d 1252 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
f07e9af3 1253 tp->phy_flags |= TG3_PHYFLG_IS_FET;
a9daf367
MC
1254 break;
1255 }
1256
63c3a66f 1257 tg3_flag_set(tp, MDIOBUS_INITED);
9c61d6bc
MC
1258
1259 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1260 tg3_mdio_config_5785(tp);
a9daf367
MC
1261
1262 return 0;
158d7abd
MC
1263}
1264
1265static void tg3_mdio_fini(struct tg3 *tp)
1266{
63c3a66f
JP
1267 if (tg3_flag(tp, MDIOBUS_INITED)) {
1268 tg3_flag_clear(tp, MDIOBUS_INITED);
298cf9be
LB
1269 mdiobus_unregister(tp->mdio_bus);
1270 mdiobus_free(tp->mdio_bus);
158d7abd
MC
1271 }
1272}
1273
4ba526ce
MC
1274/* tp->lock is held. */
1275static inline void tg3_generate_fw_event(struct tg3 *tp)
1276{
1277 u32 val;
1278
1279 val = tr32(GRC_RX_CPU_EVENT);
1280 val |= GRC_RX_CPU_DRIVER_EVENT;
1281 tw32_f(GRC_RX_CPU_EVENT, val);
1282
1283 tp->last_event_jiffies = jiffies;
1284}
1285
1286#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1287
95e2869a
MC
1288/* tp->lock is held. */
1289static void tg3_wait_for_event_ack(struct tg3 *tp)
1290{
1291 int i;
4ba526ce
MC
1292 unsigned int delay_cnt;
1293 long time_remain;
1294
1295 /* If enough time has passed, no wait is necessary. */
1296 time_remain = (long)(tp->last_event_jiffies + 1 +
1297 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1298 (long)jiffies;
1299 if (time_remain < 0)
1300 return;
1301
1302 /* Check if we can shorten the wait time. */
1303 delay_cnt = jiffies_to_usecs(time_remain);
1304 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1305 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1306 delay_cnt = (delay_cnt >> 3) + 1;
95e2869a 1307
4ba526ce 1308 for (i = 0; i < delay_cnt; i++) {
95e2869a
MC
1309 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1310 break;
4ba526ce 1311 udelay(8);
95e2869a
MC
1312 }
1313}
1314
1315/* tp->lock is held. */
1316static void tg3_ump_link_report(struct tg3 *tp)
1317{
1318 u32 reg;
1319 u32 val;
1320
63c3a66f 1321 if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
95e2869a
MC
1322 return;
1323
1324 tg3_wait_for_event_ack(tp);
1325
1326 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1327
1328 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1329
1330 val = 0;
1331 if (!tg3_readphy(tp, MII_BMCR, &reg))
1332 val = reg << 16;
1333 if (!tg3_readphy(tp, MII_BMSR, &reg))
1334 val |= (reg & 0xffff);
1335 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
1336
1337 val = 0;
1338 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1339 val = reg << 16;
1340 if (!tg3_readphy(tp, MII_LPA, &reg))
1341 val |= (reg & 0xffff);
1342 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
1343
1344 val = 0;
f07e9af3 1345 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
95e2869a
MC
1346 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1347 val = reg << 16;
1348 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1349 val |= (reg & 0xffff);
1350 }
1351 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
1352
1353 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1354 val = reg << 16;
1355 else
1356 val = 0;
1357 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
1358
4ba526ce 1359 tg3_generate_fw_event(tp);
95e2869a
MC
1360}
1361
1362static void tg3_link_report(struct tg3 *tp)
1363{
1364 if (!netif_carrier_ok(tp->dev)) {
05dbe005 1365 netif_info(tp, link, tp->dev, "Link is down\n");
95e2869a
MC
1366 tg3_ump_link_report(tp);
1367 } else if (netif_msg_link(tp)) {
05dbe005
JP
1368 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1369 (tp->link_config.active_speed == SPEED_1000 ?
1370 1000 :
1371 (tp->link_config.active_speed == SPEED_100 ?
1372 100 : 10)),
1373 (tp->link_config.active_duplex == DUPLEX_FULL ?
1374 "full" : "half"));
1375
1376 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1377 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1378 "on" : "off",
1379 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1380 "on" : "off");
47007831
MC
1381
1382 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
1383 netdev_info(tp->dev, "EEE is %s\n",
1384 tp->setlpicnt ? "enabled" : "disabled");
1385
95e2869a
MC
1386 tg3_ump_link_report(tp);
1387 }
1388}
1389
1390static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
1391{
1392 u16 miireg;
1393
e18ce346 1394 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1395 miireg = ADVERTISE_PAUSE_CAP;
e18ce346 1396 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1397 miireg = ADVERTISE_PAUSE_ASYM;
e18ce346 1398 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1399 miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1400 else
1401 miireg = 0;
1402
1403 return miireg;
1404}
1405
1406static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1407{
1408 u16 miireg;
1409
e18ce346 1410 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1411 miireg = ADVERTISE_1000XPAUSE;
e18ce346 1412 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1413 miireg = ADVERTISE_1000XPSE_ASYM;
e18ce346 1414 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1415 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1416 else
1417 miireg = 0;
1418
1419 return miireg;
1420}
1421
95e2869a
MC
1422static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1423{
1424 u8 cap = 0;
1425
1426 if (lcladv & ADVERTISE_1000XPAUSE) {
1427 if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1428 if (rmtadv & LPA_1000XPAUSE)
e18ce346 1429 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
95e2869a 1430 else if (rmtadv & LPA_1000XPAUSE_ASYM)
e18ce346 1431 cap = FLOW_CTRL_RX;
95e2869a
MC
1432 } else {
1433 if (rmtadv & LPA_1000XPAUSE)
e18ce346 1434 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
95e2869a
MC
1435 }
1436 } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1437 if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
e18ce346 1438 cap = FLOW_CTRL_TX;
95e2869a
MC
1439 }
1440
1441 return cap;
1442}
1443
f51f3562 1444static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
95e2869a 1445{
b02fd9e3 1446 u8 autoneg;
f51f3562 1447 u8 flowctrl = 0;
95e2869a
MC
1448 u32 old_rx_mode = tp->rx_mode;
1449 u32 old_tx_mode = tp->tx_mode;
1450
63c3a66f 1451 if (tg3_flag(tp, USE_PHYLIB))
3f0e3ad7 1452 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
b02fd9e3
MC
1453 else
1454 autoneg = tp->link_config.autoneg;
1455
63c3a66f 1456 if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
f07e9af3 1457 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
f51f3562 1458 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
95e2869a 1459 else
bc02ff95 1460 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
f51f3562
MC
1461 } else
1462 flowctrl = tp->link_config.flowctrl;
95e2869a 1463
f51f3562 1464 tp->link_config.active_flowctrl = flowctrl;
95e2869a 1465
e18ce346 1466 if (flowctrl & FLOW_CTRL_RX)
95e2869a
MC
1467 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1468 else
1469 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1470
f51f3562 1471 if (old_rx_mode != tp->rx_mode)
95e2869a 1472 tw32_f(MAC_RX_MODE, tp->rx_mode);
95e2869a 1473
e18ce346 1474 if (flowctrl & FLOW_CTRL_TX)
95e2869a
MC
1475 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1476 else
1477 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1478
f51f3562 1479 if (old_tx_mode != tp->tx_mode)
95e2869a 1480 tw32_f(MAC_TX_MODE, tp->tx_mode);
95e2869a
MC
1481}
1482
b02fd9e3
MC
1483static void tg3_adjust_link(struct net_device *dev)
1484{
1485 u8 oldflowctrl, linkmesg = 0;
1486 u32 mac_mode, lcl_adv, rmt_adv;
1487 struct tg3 *tp = netdev_priv(dev);
3f0e3ad7 1488 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1489
24bb4fb6 1490 spin_lock_bh(&tp->lock);
b02fd9e3
MC
1491
1492 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1493 MAC_MODE_HALF_DUPLEX);
1494
1495 oldflowctrl = tp->link_config.active_flowctrl;
1496
1497 if (phydev->link) {
1498 lcl_adv = 0;
1499 rmt_adv = 0;
1500
1501 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1502 mac_mode |= MAC_MODE_PORT_MODE_MII;
c3df0748
MC
1503 else if (phydev->speed == SPEED_1000 ||
1504 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
b02fd9e3 1505 mac_mode |= MAC_MODE_PORT_MODE_GMII;
c3df0748
MC
1506 else
1507 mac_mode |= MAC_MODE_PORT_MODE_MII;
b02fd9e3
MC
1508
1509 if (phydev->duplex == DUPLEX_HALF)
1510 mac_mode |= MAC_MODE_HALF_DUPLEX;
1511 else {
1512 lcl_adv = tg3_advert_flowctrl_1000T(
1513 tp->link_config.flowctrl);
1514
1515 if (phydev->pause)
1516 rmt_adv = LPA_PAUSE_CAP;
1517 if (phydev->asym_pause)
1518 rmt_adv |= LPA_PAUSE_ASYM;
1519 }
1520
1521 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1522 } else
1523 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1524
1525 if (mac_mode != tp->mac_mode) {
1526 tp->mac_mode = mac_mode;
1527 tw32_f(MAC_MODE, tp->mac_mode);
1528 udelay(40);
1529 }
1530
fcb389df
MC
1531 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
1532 if (phydev->speed == SPEED_10)
1533 tw32(MAC_MI_STAT,
1534 MAC_MI_STAT_10MBPS_MODE |
1535 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1536 else
1537 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1538 }
1539
b02fd9e3
MC
1540 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
1541 tw32(MAC_TX_LENGTHS,
1542 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1543 (6 << TX_LENGTHS_IPG_SHIFT) |
1544 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
1545 else
1546 tw32(MAC_TX_LENGTHS,
1547 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1548 (6 << TX_LENGTHS_IPG_SHIFT) |
1549 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
1550
1551 if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
1552 (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
1553 phydev->speed != tp->link_config.active_speed ||
1554 phydev->duplex != tp->link_config.active_duplex ||
1555 oldflowctrl != tp->link_config.active_flowctrl)
c6cdf436 1556 linkmesg = 1;
b02fd9e3
MC
1557
1558 tp->link_config.active_speed = phydev->speed;
1559 tp->link_config.active_duplex = phydev->duplex;
1560
24bb4fb6 1561 spin_unlock_bh(&tp->lock);
b02fd9e3
MC
1562
1563 if (linkmesg)
1564 tg3_link_report(tp);
1565}
1566
1567static int tg3_phy_init(struct tg3 *tp)
1568{
1569 struct phy_device *phydev;
1570
f07e9af3 1571 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
b02fd9e3
MC
1572 return 0;
1573
1574 /* Bring the PHY back to a known state. */
1575 tg3_bmcr_reset(tp);
1576
3f0e3ad7 1577 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
1578
1579 /* Attach the MAC to the PHY. */
fb28ad35 1580 phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
a9daf367 1581 phydev->dev_flags, phydev->interface);
b02fd9e3 1582 if (IS_ERR(phydev)) {
ab96b241 1583 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
b02fd9e3
MC
1584 return PTR_ERR(phydev);
1585 }
1586
b02fd9e3 1587 /* Mask with MAC supported features. */
9c61d6bc
MC
1588 switch (phydev->interface) {
1589 case PHY_INTERFACE_MODE_GMII:
1590 case PHY_INTERFACE_MODE_RGMII:
f07e9af3 1591 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
321d32a0
MC
1592 phydev->supported &= (PHY_GBIT_FEATURES |
1593 SUPPORTED_Pause |
1594 SUPPORTED_Asym_Pause);
1595 break;
1596 }
1597 /* fallthru */
9c61d6bc
MC
1598 case PHY_INTERFACE_MODE_MII:
1599 phydev->supported &= (PHY_BASIC_FEATURES |
1600 SUPPORTED_Pause |
1601 SUPPORTED_Asym_Pause);
1602 break;
1603 default:
3f0e3ad7 1604 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
9c61d6bc
MC
1605 return -EINVAL;
1606 }
1607
f07e9af3 1608 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1609
1610 phydev->advertising = phydev->supported;
1611
b02fd9e3
MC
1612 return 0;
1613}
1614
1615static void tg3_phy_start(struct tg3 *tp)
1616{
1617 struct phy_device *phydev;
1618
f07e9af3 1619 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1620 return;
1621
3f0e3ad7 1622 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1623
80096068
MC
1624 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
1625 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
1626 phydev->speed = tp->link_config.orig_speed;
1627 phydev->duplex = tp->link_config.orig_duplex;
1628 phydev->autoneg = tp->link_config.orig_autoneg;
1629 phydev->advertising = tp->link_config.orig_advertising;
1630 }
1631
1632 phy_start(phydev);
1633
1634 phy_start_aneg(phydev);
1635}
1636
1637static void tg3_phy_stop(struct tg3 *tp)
1638{
f07e9af3 1639 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1640 return;
1641
3f0e3ad7 1642 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
1643}
1644
1645static void tg3_phy_fini(struct tg3 *tp)
1646{
f07e9af3 1647 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7 1648 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
f07e9af3 1649 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1650 }
1651}
1652
7f97a4bd
MC
1653static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
1654{
1655 u32 phytest;
1656
1657 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
1658 u32 phy;
1659
1660 tg3_writephy(tp, MII_TG3_FET_TEST,
1661 phytest | MII_TG3_FET_SHADOW_EN);
1662 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
1663 if (enable)
1664 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
1665 else
1666 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
1667 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
1668 }
1669 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
1670 }
1671}
1672
6833c043
MC
1673static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
1674{
1675 u32 reg;
1676
63c3a66f
JP
1677 if (!tg3_flag(tp, 5705_PLUS) ||
1678 (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 1679 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
6833c043
MC
1680 return;
1681
f07e9af3 1682 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd
MC
1683 tg3_phy_fet_toggle_apd(tp, enable);
1684 return;
1685 }
1686
6833c043
MC
1687 reg = MII_TG3_MISC_SHDW_WREN |
1688 MII_TG3_MISC_SHDW_SCR5_SEL |
1689 MII_TG3_MISC_SHDW_SCR5_LPED |
1690 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
1691 MII_TG3_MISC_SHDW_SCR5_SDTL |
1692 MII_TG3_MISC_SHDW_SCR5_C125OE;
1693 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
1694 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
1695
1696 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1697
1698
1699 reg = MII_TG3_MISC_SHDW_WREN |
1700 MII_TG3_MISC_SHDW_APD_SEL |
1701 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
1702 if (enable)
1703 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
1704
1705 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1706}
1707
9ef8ca99
MC
1708static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
1709{
1710 u32 phy;
1711
63c3a66f 1712 if (!tg3_flag(tp, 5705_PLUS) ||
f07e9af3 1713 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
9ef8ca99
MC
1714 return;
1715
f07e9af3 1716 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
9ef8ca99
MC
1717 u32 ephy;
1718
535ef6e1
MC
1719 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
1720 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
1721
1722 tg3_writephy(tp, MII_TG3_FET_TEST,
1723 ephy | MII_TG3_FET_SHADOW_EN);
1724 if (!tg3_readphy(tp, reg, &phy)) {
9ef8ca99 1725 if (enable)
535ef6e1 1726 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
9ef8ca99 1727 else
535ef6e1
MC
1728 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
1729 tg3_writephy(tp, reg, phy);
9ef8ca99 1730 }
535ef6e1 1731 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
9ef8ca99
MC
1732 }
1733 } else {
15ee95c3
MC
1734 int ret;
1735
1736 ret = tg3_phy_auxctl_read(tp,
1737 MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
1738 if (!ret) {
9ef8ca99
MC
1739 if (enable)
1740 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
1741 else
1742 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
b4bd2929
MC
1743 tg3_phy_auxctl_write(tp,
1744 MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
9ef8ca99
MC
1745 }
1746 }
1747}
1748
1da177e4
LT
1749static void tg3_phy_set_wirespeed(struct tg3 *tp)
1750{
15ee95c3 1751 int ret;
1da177e4
LT
1752 u32 val;
1753
f07e9af3 1754 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
1da177e4
LT
1755 return;
1756
15ee95c3
MC
1757 ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
1758 if (!ret)
b4bd2929
MC
1759 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
1760 val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
1da177e4
LT
1761}
1762
b2a5c19c
MC
1763static void tg3_phy_apply_otp(struct tg3 *tp)
1764{
1765 u32 otp, phy;
1766
1767 if (!tp->phy_otp)
1768 return;
1769
1770 otp = tp->phy_otp;
1771
1d36ba45
MC
1772 if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
1773 return;
b2a5c19c
MC
1774
1775 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
1776 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
1777 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
1778
1779 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
1780 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
1781 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
1782
1783 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
1784 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
1785 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
1786
1787 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
1788 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
1789
1790 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
1791 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
1792
1793 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
1794 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
1795 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
1796
1d36ba45 1797 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
b2a5c19c
MC
1798}
1799
52b02d04
MC
1800static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
1801{
1802 u32 val;
1803
1804 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
1805 return;
1806
1807 tp->setlpicnt = 0;
1808
1809 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
1810 current_link_up == 1 &&
a6b68dab
MC
1811 tp->link_config.active_duplex == DUPLEX_FULL &&
1812 (tp->link_config.active_speed == SPEED_100 ||
1813 tp->link_config.active_speed == SPEED_1000)) {
52b02d04
MC
1814 u32 eeectl;
1815
1816 if (tp->link_config.active_speed == SPEED_1000)
1817 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
1818 else
1819 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
1820
1821 tw32(TG3_CPMU_EEE_CTRL, eeectl);
1822
3110f5f5
MC
1823 tg3_phy_cl45_read(tp, MDIO_MMD_AN,
1824 TG3_CL45_D7_EEERES_STAT, &val);
52b02d04 1825
b0c5943f
MC
1826 if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
1827 val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
52b02d04
MC
1828 tp->setlpicnt = 2;
1829 }
1830
1831 if (!tp->setlpicnt) {
1832 val = tr32(TG3_CPMU_EEE_MODE);
1833 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
1834 }
1835}
1836
b0c5943f
MC
1837static void tg3_phy_eee_enable(struct tg3 *tp)
1838{
1839 u32 val;
1840
1841 if (tp->link_config.active_speed == SPEED_1000 &&
1842 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
1843 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
1844 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
1845 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
1846 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0003);
1847 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1848 }
1849
1850 val = tr32(TG3_CPMU_EEE_MODE);
1851 tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
1852}
1853
1da177e4
LT
1854static int tg3_wait_macro_done(struct tg3 *tp)
1855{
1856 int limit = 100;
1857
1858 while (limit--) {
1859 u32 tmp32;
1860
f08aa1a8 1861 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
1da177e4
LT
1862 if ((tmp32 & 0x1000) == 0)
1863 break;
1864 }
1865 }
d4675b52 1866 if (limit < 0)
1da177e4
LT
1867 return -EBUSY;
1868
1869 return 0;
1870}
1871
1872static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
1873{
1874 static const u32 test_pat[4][6] = {
1875 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
1876 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
1877 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
1878 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
1879 };
1880 int chan;
1881
1882 for (chan = 0; chan < 4; chan++) {
1883 int i;
1884
1885 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1886 (chan * 0x2000) | 0x0200);
f08aa1a8 1887 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
1888
1889 for (i = 0; i < 6; i++)
1890 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
1891 test_pat[chan][i]);
1892
f08aa1a8 1893 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
1894 if (tg3_wait_macro_done(tp)) {
1895 *resetp = 1;
1896 return -EBUSY;
1897 }
1898
1899 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1900 (chan * 0x2000) | 0x0200);
f08aa1a8 1901 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
1da177e4
LT
1902 if (tg3_wait_macro_done(tp)) {
1903 *resetp = 1;
1904 return -EBUSY;
1905 }
1906
f08aa1a8 1907 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
1da177e4
LT
1908 if (tg3_wait_macro_done(tp)) {
1909 *resetp = 1;
1910 return -EBUSY;
1911 }
1912
1913 for (i = 0; i < 6; i += 2) {
1914 u32 low, high;
1915
1916 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
1917 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
1918 tg3_wait_macro_done(tp)) {
1919 *resetp = 1;
1920 return -EBUSY;
1921 }
1922 low &= 0x7fff;
1923 high &= 0x000f;
1924 if (low != test_pat[chan][i] ||
1925 high != test_pat[chan][i+1]) {
1926 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
1927 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
1928 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
1929
1930 return -EBUSY;
1931 }
1932 }
1933 }
1934
1935 return 0;
1936}
1937
1938static int tg3_phy_reset_chanpat(struct tg3 *tp)
1939{
1940 int chan;
1941
1942 for (chan = 0; chan < 4; chan++) {
1943 int i;
1944
1945 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1946 (chan * 0x2000) | 0x0200);
f08aa1a8 1947 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
1948 for (i = 0; i < 6; i++)
1949 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
f08aa1a8 1950 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
1951 if (tg3_wait_macro_done(tp))
1952 return -EBUSY;
1953 }
1954
1955 return 0;
1956}
1957
1958static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
1959{
1960 u32 reg32, phy9_orig;
1961 int retries, do_phy_reset, err;
1962
1963 retries = 10;
1964 do_phy_reset = 1;
1965 do {
1966 if (do_phy_reset) {
1967 err = tg3_bmcr_reset(tp);
1968 if (err)
1969 return err;
1970 do_phy_reset = 0;
1971 }
1972
1973 /* Disable transmitter and interrupt. */
1974 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
1975 continue;
1976
1977 reg32 |= 0x3000;
1978 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
1979
1980 /* Set full-duplex, 1000 mbps. */
1981 tg3_writephy(tp, MII_BMCR,
1982 BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
1983
1984 /* Set to master mode. */
1985 if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
1986 continue;
1987
1988 tg3_writephy(tp, MII_TG3_CTRL,
1989 (MII_TG3_CTRL_AS_MASTER |
1990 MII_TG3_CTRL_ENABLE_AS_MASTER));
1991
1d36ba45
MC
1992 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
1993 if (err)
1994 return err;
1da177e4
LT
1995
1996 /* Block the PHY control access. */
6ee7c0a0 1997 tg3_phydsp_write(tp, 0x8005, 0x0800);
1da177e4
LT
1998
1999 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
2000 if (!err)
2001 break;
2002 } while (--retries);
2003
2004 err = tg3_phy_reset_chanpat(tp);
2005 if (err)
2006 return err;
2007
6ee7c0a0 2008 tg3_phydsp_write(tp, 0x8005, 0x0000);
1da177e4
LT
2009
2010 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
f08aa1a8 2011 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
1da177e4 2012
1d36ba45 2013 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1da177e4
LT
2014
2015 tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
2016
2017 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
2018 reg32 &= ~0x3000;
2019 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2020 } else if (!err)
2021 err = -EBUSY;
2022
2023 return err;
2024}
2025
2026/* This will reset the tigon3 PHY if there is no valid
2027 * link unless the FORCE argument is non-zero.
2028 */
2029static int tg3_phy_reset(struct tg3 *tp)
2030{
f833c4c1 2031 u32 val, cpmuctrl;
1da177e4
LT
2032 int err;
2033
60189ddf 2034 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2035 val = tr32(GRC_MISC_CFG);
2036 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
2037 udelay(40);
2038 }
f833c4c1
MC
2039 err = tg3_readphy(tp, MII_BMSR, &val);
2040 err |= tg3_readphy(tp, MII_BMSR, &val);
1da177e4
LT
2041 if (err != 0)
2042 return -EBUSY;
2043
c8e1e82b
MC
2044 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
2045 netif_carrier_off(tp->dev);
2046 tg3_link_report(tp);
2047 }
2048
1da177e4
LT
2049 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2050 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2051 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
2052 err = tg3_phy_reset_5703_4_5(tp);
2053 if (err)
2054 return err;
2055 goto out;
2056 }
2057
b2a5c19c
MC
2058 cpmuctrl = 0;
2059 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
2060 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
2061 cpmuctrl = tr32(TG3_CPMU_CTRL);
2062 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2063 tw32(TG3_CPMU_CTRL,
2064 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2065 }
2066
1da177e4
LT
2067 err = tg3_bmcr_reset(tp);
2068 if (err)
2069 return err;
2070
b2a5c19c 2071 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
f833c4c1
MC
2072 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2073 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
b2a5c19c
MC
2074
2075 tw32(TG3_CPMU_CTRL, cpmuctrl);
2076 }
2077
bcb37f6c
MC
2078 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2079 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2080 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2081 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2082 CPMU_LSPD_1000MB_MACCLK_12_5) {
2083 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2084 udelay(40);
2085 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2086 }
2087 }
2088
63c3a66f 2089 if (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 2090 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
ecf1410b
MC
2091 return 0;
2092
b2a5c19c
MC
2093 tg3_phy_apply_otp(tp);
2094
f07e9af3 2095 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
2096 tg3_phy_toggle_apd(tp, true);
2097 else
2098 tg3_phy_toggle_apd(tp, false);
2099
1da177e4 2100out:
1d36ba45
MC
2101 if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
2102 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
6ee7c0a0
MC
2103 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2104 tg3_phydsp_write(tp, 0x000a, 0x0323);
1d36ba45 2105 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1da177e4 2106 }
1d36ba45 2107
f07e9af3 2108 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
f08aa1a8
MC
2109 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2110 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
1da177e4 2111 }
1d36ba45 2112
f07e9af3 2113 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
1d36ba45
MC
2114 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2115 tg3_phydsp_write(tp, 0x000a, 0x310b);
2116 tg3_phydsp_write(tp, 0x201f, 0x9506);
2117 tg3_phydsp_write(tp, 0x401f, 0x14e2);
2118 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2119 }
f07e9af3 2120 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
1d36ba45
MC
2121 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2122 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
2123 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
2124 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2125 tg3_writephy(tp, MII_TG3_TEST1,
2126 MII_TG3_TEST1_TRIM_EN | 0x4);
2127 } else
2128 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
2129
2130 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2131 }
c424cb24 2132 }
1d36ba45 2133
1da177e4
LT
2134 /* Set Extended packet length bit (bit 14) on all chips that */
2135 /* support jumbo frames */
79eb6904 2136 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4 2137 /* Cannot do read-modify-write on 5401 */
b4bd2929 2138 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
63c3a66f 2139 } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
1da177e4 2140 /* Set bit 14 with read-modify-write to preserve other bits */
15ee95c3
MC
2141 err = tg3_phy_auxctl_read(tp,
2142 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2143 if (!err)
b4bd2929
MC
2144 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2145 val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
1da177e4
LT
2146 }
2147
2148 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2149 * jumbo frames transmission.
2150 */
63c3a66f 2151 if (tg3_flag(tp, JUMBO_CAPABLE)) {
f833c4c1 2152 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
c6cdf436 2153 tg3_writephy(tp, MII_TG3_EXT_CTRL,
f833c4c1 2154 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
1da177e4
LT
2155 }
2156
715116a1 2157 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
715116a1 2158 /* adjust output voltage */
535ef6e1 2159 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
715116a1
MC
2160 }
2161
9ef8ca99 2162 tg3_phy_toggle_automdix(tp, 1);
1da177e4
LT
2163 tg3_phy_set_wirespeed(tp);
2164 return 0;
2165}
2166
2167static void tg3_frob_aux_power(struct tg3 *tp)
2168{
683644b7 2169 bool need_vaux = false;
1da177e4 2170
334355aa 2171 /* The GPIOs do something completely different on 57765. */
63c3a66f 2172 if (!tg3_flag(tp, IS_NIC) ||
a50d0796 2173 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
334355aa 2174 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
1da177e4
LT
2175 return;
2176
683644b7
MC
2177 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2178 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
d78b59f5
MC
2179 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2180 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) &&
683644b7 2181 tp->pdev_peer != tp->pdev) {
8c2dc7e1
MC
2182 struct net_device *dev_peer;
2183
2184 dev_peer = pci_get_drvdata(tp->pdev_peer);
683644b7 2185
bc1c7567 2186 /* remove_one() may have been run on the peer. */
683644b7
MC
2187 if (dev_peer) {
2188 struct tg3 *tp_peer = netdev_priv(dev_peer);
2189
63c3a66f 2190 if (tg3_flag(tp_peer, INIT_COMPLETE))
683644b7
MC
2191 return;
2192
63c3a66f
JP
2193 if (tg3_flag(tp_peer, WOL_ENABLE) ||
2194 tg3_flag(tp_peer, ENABLE_ASF))
683644b7
MC
2195 need_vaux = true;
2196 }
1da177e4
LT
2197 }
2198
63c3a66f 2199 if (tg3_flag(tp, WOL_ENABLE) || tg3_flag(tp, ENABLE_ASF))
683644b7
MC
2200 need_vaux = true;
2201
2202 if (need_vaux) {
1da177e4
LT
2203 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2204 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
b401e9e2
MC
2205 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2206 (GRC_LCLCTRL_GPIO_OE0 |
2207 GRC_LCLCTRL_GPIO_OE1 |
2208 GRC_LCLCTRL_GPIO_OE2 |
2209 GRC_LCLCTRL_GPIO_OUTPUT0 |
2210 GRC_LCLCTRL_GPIO_OUTPUT1),
2211 100);
8d519ab2
MC
2212 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2213 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
2214 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2215 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2216 GRC_LCLCTRL_GPIO_OE1 |
2217 GRC_LCLCTRL_GPIO_OE2 |
2218 GRC_LCLCTRL_GPIO_OUTPUT0 |
2219 GRC_LCLCTRL_GPIO_OUTPUT1 |
2220 tp->grc_local_ctrl;
2221 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
2222
2223 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2224 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
2225
2226 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2227 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
1da177e4
LT
2228 } else {
2229 u32 no_gpio2;
dc56b7d4 2230 u32 grc_local_ctrl = 0;
1da177e4 2231
dc56b7d4
MC
2232 /* Workaround to prevent overdrawing Amps. */
2233 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2234 ASIC_REV_5714) {
2235 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
b401e9e2
MC
2236 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2237 grc_local_ctrl, 100);
dc56b7d4
MC
2238 }
2239
1da177e4
LT
2240 /* On 5753 and variants, GPIO2 cannot be used. */
2241 no_gpio2 = tp->nic_sram_data_cfg &
2242 NIC_SRAM_DATA_CFG_NO_GPIO2;
2243
dc56b7d4 2244 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
1da177e4
LT
2245 GRC_LCLCTRL_GPIO_OE1 |
2246 GRC_LCLCTRL_GPIO_OE2 |
2247 GRC_LCLCTRL_GPIO_OUTPUT1 |
2248 GRC_LCLCTRL_GPIO_OUTPUT2;
2249 if (no_gpio2) {
2250 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2251 GRC_LCLCTRL_GPIO_OUTPUT2);
2252 }
b401e9e2
MC
2253 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2254 grc_local_ctrl, 100);
1da177e4
LT
2255
2256 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2257
b401e9e2
MC
2258 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2259 grc_local_ctrl, 100);
1da177e4
LT
2260
2261 if (!no_gpio2) {
2262 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
b401e9e2
MC
2263 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2264 grc_local_ctrl, 100);
1da177e4
LT
2265 }
2266 }
2267 } else {
2268 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
2269 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
b401e9e2
MC
2270 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2271 (GRC_LCLCTRL_GPIO_OE1 |
2272 GRC_LCLCTRL_GPIO_OUTPUT1), 100);
1da177e4 2273
b401e9e2
MC
2274 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2275 GRC_LCLCTRL_GPIO_OE1, 100);
1da177e4 2276
b401e9e2
MC
2277 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2278 (GRC_LCLCTRL_GPIO_OE1 |
2279 GRC_LCLCTRL_GPIO_OUTPUT1), 100);
1da177e4
LT
2280 }
2281 }
2282}
2283
e8f3f6ca
MC
2284static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2285{
2286 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2287 return 1;
79eb6904 2288 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
e8f3f6ca
MC
2289 if (speed != SPEED_10)
2290 return 1;
2291 } else if (speed == SPEED_10)
2292 return 1;
2293
2294 return 0;
2295}
2296
1da177e4
LT
2297static int tg3_setup_phy(struct tg3 *, int);
2298
2299#define RESET_KIND_SHUTDOWN 0
2300#define RESET_KIND_INIT 1
2301#define RESET_KIND_SUSPEND 2
2302
2303static void tg3_write_sig_post_reset(struct tg3 *, int);
2304static int tg3_halt_cpu(struct tg3 *, u32);
2305
0a459aac 2306static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
15c3b696 2307{
ce057f01
MC
2308 u32 val;
2309
f07e9af3 2310 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
5129724a
MC
2311 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2312 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2313 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2314
2315 sg_dig_ctrl |=
2316 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2317 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2318 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2319 }
3f7045c1 2320 return;
5129724a 2321 }
3f7045c1 2322
60189ddf 2323 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2324 tg3_bmcr_reset(tp);
2325 val = tr32(GRC_MISC_CFG);
2326 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2327 udelay(40);
2328 return;
f07e9af3 2329 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
0e5f784c
MC
2330 u32 phytest;
2331 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2332 u32 phy;
2333
2334 tg3_writephy(tp, MII_ADVERTISE, 0);
2335 tg3_writephy(tp, MII_BMCR,
2336 BMCR_ANENABLE | BMCR_ANRESTART);
2337
2338 tg3_writephy(tp, MII_TG3_FET_TEST,
2339 phytest | MII_TG3_FET_SHADOW_EN);
2340 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2341 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2342 tg3_writephy(tp,
2343 MII_TG3_FET_SHDW_AUXMODE4,
2344 phy);
2345 }
2346 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2347 }
2348 return;
0a459aac 2349 } else if (do_low_power) {
715116a1
MC
2350 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2351 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
0a459aac 2352
b4bd2929
MC
2353 val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2354 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2355 MII_TG3_AUXCTL_PCTL_VREG_11V;
2356 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
715116a1 2357 }
3f7045c1 2358
15c3b696
MC
2359 /* The PHY should not be powered down on some chips because
2360 * of bugs.
2361 */
2362 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2363 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2364 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
f07e9af3 2365 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
15c3b696 2366 return;
ce057f01 2367
bcb37f6c
MC
2368 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2369 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2370 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2371 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2372 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2373 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2374 }
2375
15c3b696
MC
2376 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2377}
2378
ffbcfed4
MC
2379/* tp->lock is held. */
2380static int tg3_nvram_lock(struct tg3 *tp)
2381{
63c3a66f 2382 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
2383 int i;
2384
2385 if (tp->nvram_lock_cnt == 0) {
2386 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
2387 for (i = 0; i < 8000; i++) {
2388 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
2389 break;
2390 udelay(20);
2391 }
2392 if (i == 8000) {
2393 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
2394 return -ENODEV;
2395 }
2396 }
2397 tp->nvram_lock_cnt++;
2398 }
2399 return 0;
2400}
2401
2402/* tp->lock is held. */
2403static void tg3_nvram_unlock(struct tg3 *tp)
2404{
63c3a66f 2405 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
2406 if (tp->nvram_lock_cnt > 0)
2407 tp->nvram_lock_cnt--;
2408 if (tp->nvram_lock_cnt == 0)
2409 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
2410 }
2411}
2412
2413/* tp->lock is held. */
2414static void tg3_enable_nvram_access(struct tg3 *tp)
2415{
63c3a66f 2416 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
2417 u32 nvaccess = tr32(NVRAM_ACCESS);
2418
2419 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
2420 }
2421}
2422
2423/* tp->lock is held. */
2424static void tg3_disable_nvram_access(struct tg3 *tp)
2425{
63c3a66f 2426 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
2427 u32 nvaccess = tr32(NVRAM_ACCESS);
2428
2429 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
2430 }
2431}
2432
2433static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
2434 u32 offset, u32 *val)
2435{
2436 u32 tmp;
2437 int i;
2438
2439 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
2440 return -EINVAL;
2441
2442 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
2443 EEPROM_ADDR_DEVID_MASK |
2444 EEPROM_ADDR_READ);
2445 tw32(GRC_EEPROM_ADDR,
2446 tmp |
2447 (0 << EEPROM_ADDR_DEVID_SHIFT) |
2448 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
2449 EEPROM_ADDR_ADDR_MASK) |
2450 EEPROM_ADDR_READ | EEPROM_ADDR_START);
2451
2452 for (i = 0; i < 1000; i++) {
2453 tmp = tr32(GRC_EEPROM_ADDR);
2454
2455 if (tmp & EEPROM_ADDR_COMPLETE)
2456 break;
2457 msleep(1);
2458 }
2459 if (!(tmp & EEPROM_ADDR_COMPLETE))
2460 return -EBUSY;
2461
62cedd11
MC
2462 tmp = tr32(GRC_EEPROM_DATA);
2463
2464 /*
2465 * The data will always be opposite the native endian
2466 * format. Perform a blind byteswap to compensate.
2467 */
2468 *val = swab32(tmp);
2469
ffbcfed4
MC
2470 return 0;
2471}
2472
2473#define NVRAM_CMD_TIMEOUT 10000
2474
2475static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
2476{
2477 int i;
2478
2479 tw32(NVRAM_CMD, nvram_cmd);
2480 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
2481 udelay(10);
2482 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
2483 udelay(10);
2484 break;
2485 }
2486 }
2487
2488 if (i == NVRAM_CMD_TIMEOUT)
2489 return -EBUSY;
2490
2491 return 0;
2492}
2493
2494static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
2495{
63c3a66f
JP
2496 if (tg3_flag(tp, NVRAM) &&
2497 tg3_flag(tp, NVRAM_BUFFERED) &&
2498 tg3_flag(tp, FLASH) &&
2499 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
2500 (tp->nvram_jedecnum == JEDEC_ATMEL))
2501
2502 addr = ((addr / tp->nvram_pagesize) <<
2503 ATMEL_AT45DB0X1B_PAGE_POS) +
2504 (addr % tp->nvram_pagesize);
2505
2506 return addr;
2507}
2508
2509static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
2510{
63c3a66f
JP
2511 if (tg3_flag(tp, NVRAM) &&
2512 tg3_flag(tp, NVRAM_BUFFERED) &&
2513 tg3_flag(tp, FLASH) &&
2514 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
2515 (tp->nvram_jedecnum == JEDEC_ATMEL))
2516
2517 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
2518 tp->nvram_pagesize) +
2519 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
2520
2521 return addr;
2522}
2523
e4f34110
MC
2524/* NOTE: Data read in from NVRAM is byteswapped according to
2525 * the byteswapping settings for all other register accesses.
2526 * tg3 devices are BE devices, so on a BE machine, the data
2527 * returned will be exactly as it is seen in NVRAM. On a LE
2528 * machine, the 32-bit value will be byteswapped.
2529 */
ffbcfed4
MC
2530static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
2531{
2532 int ret;
2533
63c3a66f 2534 if (!tg3_flag(tp, NVRAM))
ffbcfed4
MC
2535 return tg3_nvram_read_using_eeprom(tp, offset, val);
2536
2537 offset = tg3_nvram_phys_addr(tp, offset);
2538
2539 if (offset > NVRAM_ADDR_MSK)
2540 return -EINVAL;
2541
2542 ret = tg3_nvram_lock(tp);
2543 if (ret)
2544 return ret;
2545
2546 tg3_enable_nvram_access(tp);
2547
2548 tw32(NVRAM_ADDR, offset);
2549 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
2550 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
2551
2552 if (ret == 0)
e4f34110 2553 *val = tr32(NVRAM_RDDATA);
ffbcfed4
MC
2554
2555 tg3_disable_nvram_access(tp);
2556
2557 tg3_nvram_unlock(tp);
2558
2559 return ret;
2560}
2561
a9dc529d
MC
2562/* Ensures NVRAM data is in bytestream format. */
2563static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
ffbcfed4
MC
2564{
2565 u32 v;
a9dc529d 2566 int res = tg3_nvram_read(tp, offset, &v);
ffbcfed4 2567 if (!res)
a9dc529d 2568 *val = cpu_to_be32(v);
ffbcfed4
MC
2569 return res;
2570}
2571
3f007891
MC
2572/* tp->lock is held. */
2573static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
2574{
2575 u32 addr_high, addr_low;
2576 int i;
2577
2578 addr_high = ((tp->dev->dev_addr[0] << 8) |
2579 tp->dev->dev_addr[1]);
2580 addr_low = ((tp->dev->dev_addr[2] << 24) |
2581 (tp->dev->dev_addr[3] << 16) |
2582 (tp->dev->dev_addr[4] << 8) |
2583 (tp->dev->dev_addr[5] << 0));
2584 for (i = 0; i < 4; i++) {
2585 if (i == 1 && skip_mac_1)
2586 continue;
2587 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
2588 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
2589 }
2590
2591 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2592 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2593 for (i = 0; i < 12; i++) {
2594 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
2595 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
2596 }
2597 }
2598
2599 addr_high = (tp->dev->dev_addr[0] +
2600 tp->dev->dev_addr[1] +
2601 tp->dev->dev_addr[2] +
2602 tp->dev->dev_addr[3] +
2603 tp->dev->dev_addr[4] +
2604 tp->dev->dev_addr[5]) &
2605 TX_BACKOFF_SEED_MASK;
2606 tw32(MAC_TX_BACKOFF_SEED, addr_high);
2607}
2608
c866b7ea 2609static void tg3_enable_register_access(struct tg3 *tp)
1da177e4 2610{
c866b7ea
RW
2611 /*
2612 * Make sure register accesses (indirect or otherwise) will function
2613 * correctly.
1da177e4
LT
2614 */
2615 pci_write_config_dword(tp->pdev,
c866b7ea
RW
2616 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
2617}
1da177e4 2618
c866b7ea
RW
2619static int tg3_power_up(struct tg3 *tp)
2620{
2621 tg3_enable_register_access(tp);
8c6bda1a 2622
c866b7ea 2623 pci_set_power_state(tp->pdev, PCI_D0);
1da177e4 2624
c866b7ea 2625 /* Switch out of Vaux if it is a NIC */
63c3a66f 2626 if (tg3_flag(tp, IS_NIC))
c866b7ea 2627 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
1da177e4 2628
c866b7ea
RW
2629 return 0;
2630}
1da177e4 2631
c866b7ea
RW
2632static int tg3_power_down_prepare(struct tg3 *tp)
2633{
2634 u32 misc_host_ctrl;
2635 bool device_should_wake, do_low_power;
2636
2637 tg3_enable_register_access(tp);
5e7dfd0f
MC
2638
2639 /* Restore the CLKREQ setting. */
63c3a66f 2640 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
2641 u16 lnkctl;
2642
2643 pci_read_config_word(tp->pdev,
2644 tp->pcie_cap + PCI_EXP_LNKCTL,
2645 &lnkctl);
2646 lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
2647 pci_write_config_word(tp->pdev,
2648 tp->pcie_cap + PCI_EXP_LNKCTL,
2649 lnkctl);
2650 }
2651
1da177e4
LT
2652 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
2653 tw32(TG3PCI_MISC_HOST_CTRL,
2654 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
2655
c866b7ea 2656 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
63c3a66f 2657 tg3_flag(tp, WOL_ENABLE);
05ac4cb7 2658
63c3a66f 2659 if (tg3_flag(tp, USE_PHYLIB)) {
0a459aac 2660 do_low_power = false;
f07e9af3 2661 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
80096068 2662 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
b02fd9e3 2663 struct phy_device *phydev;
0a459aac 2664 u32 phyid, advertising;
b02fd9e3 2665
3f0e3ad7 2666 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 2667
80096068 2668 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
2669
2670 tp->link_config.orig_speed = phydev->speed;
2671 tp->link_config.orig_duplex = phydev->duplex;
2672 tp->link_config.orig_autoneg = phydev->autoneg;
2673 tp->link_config.orig_advertising = phydev->advertising;
2674
2675 advertising = ADVERTISED_TP |
2676 ADVERTISED_Pause |
2677 ADVERTISED_Autoneg |
2678 ADVERTISED_10baseT_Half;
2679
63c3a66f
JP
2680 if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
2681 if (tg3_flag(tp, WOL_SPEED_100MB))
b02fd9e3
MC
2682 advertising |=
2683 ADVERTISED_100baseT_Half |
2684 ADVERTISED_100baseT_Full |
2685 ADVERTISED_10baseT_Full;
2686 else
2687 advertising |= ADVERTISED_10baseT_Full;
2688 }
2689
2690 phydev->advertising = advertising;
2691
2692 phy_start_aneg(phydev);
0a459aac
MC
2693
2694 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
6a443a0f
MC
2695 if (phyid != PHY_ID_BCMAC131) {
2696 phyid &= PHY_BCM_OUI_MASK;
2697 if (phyid == PHY_BCM_OUI_1 ||
2698 phyid == PHY_BCM_OUI_2 ||
2699 phyid == PHY_BCM_OUI_3)
0a459aac
MC
2700 do_low_power = true;
2701 }
b02fd9e3 2702 }
dd477003 2703 } else {
2023276e 2704 do_low_power = true;
0a459aac 2705
80096068
MC
2706 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
2707 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
2708 tp->link_config.orig_speed = tp->link_config.speed;
2709 tp->link_config.orig_duplex = tp->link_config.duplex;
2710 tp->link_config.orig_autoneg = tp->link_config.autoneg;
2711 }
1da177e4 2712
f07e9af3 2713 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
dd477003
MC
2714 tp->link_config.speed = SPEED_10;
2715 tp->link_config.duplex = DUPLEX_HALF;
2716 tp->link_config.autoneg = AUTONEG_ENABLE;
2717 tg3_setup_phy(tp, 0);
2718 }
1da177e4
LT
2719 }
2720
b5d3772c
MC
2721 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
2722 u32 val;
2723
2724 val = tr32(GRC_VCPU_EXT_CTRL);
2725 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
63c3a66f 2726 } else if (!tg3_flag(tp, ENABLE_ASF)) {
6921d201
MC
2727 int i;
2728 u32 val;
2729
2730 for (i = 0; i < 200; i++) {
2731 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
2732 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
2733 break;
2734 msleep(1);
2735 }
2736 }
63c3a66f 2737 if (tg3_flag(tp, WOL_CAP))
a85feb8c
GZ
2738 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
2739 WOL_DRV_STATE_SHUTDOWN |
2740 WOL_DRV_WOL |
2741 WOL_SET_MAGIC_PKT);
6921d201 2742
05ac4cb7 2743 if (device_should_wake) {
1da177e4
LT
2744 u32 mac_mode;
2745
f07e9af3 2746 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
b4bd2929
MC
2747 if (do_low_power &&
2748 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
2749 tg3_phy_auxctl_write(tp,
2750 MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
2751 MII_TG3_AUXCTL_PCTL_WOL_EN |
2752 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2753 MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
dd477003
MC
2754 udelay(40);
2755 }
1da177e4 2756
f07e9af3 2757 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
3f7045c1
MC
2758 mac_mode = MAC_MODE_PORT_MODE_GMII;
2759 else
2760 mac_mode = MAC_MODE_PORT_MODE_MII;
1da177e4 2761
e8f3f6ca
MC
2762 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
2763 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2764 ASIC_REV_5700) {
63c3a66f 2765 u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
e8f3f6ca
MC
2766 SPEED_100 : SPEED_10;
2767 if (tg3_5700_link_polarity(tp, speed))
2768 mac_mode |= MAC_MODE_LINK_POLARITY;
2769 else
2770 mac_mode &= ~MAC_MODE_LINK_POLARITY;
2771 }
1da177e4
LT
2772 } else {
2773 mac_mode = MAC_MODE_PORT_MODE_TBI;
2774 }
2775
63c3a66f 2776 if (!tg3_flag(tp, 5750_PLUS))
1da177e4
LT
2777 tw32(MAC_LED_CTRL, tp->led_ctrl);
2778
05ac4cb7 2779 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
63c3a66f
JP
2780 if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
2781 (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
05ac4cb7 2782 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
1da177e4 2783
63c3a66f 2784 if (tg3_flag(tp, ENABLE_APE))
d2394e6b
MC
2785 mac_mode |= MAC_MODE_APE_TX_EN |
2786 MAC_MODE_APE_RX_EN |
2787 MAC_MODE_TDE_ENABLE;
3bda1258 2788
1da177e4
LT
2789 tw32_f(MAC_MODE, mac_mode);
2790 udelay(100);
2791
2792 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
2793 udelay(10);
2794 }
2795
63c3a66f 2796 if (!tg3_flag(tp, WOL_SPEED_100MB) &&
1da177e4
LT
2797 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2798 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
2799 u32 base_val;
2800
2801 base_val = tp->pci_clock_ctrl;
2802 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
2803 CLOCK_CTRL_TXCLK_DISABLE);
2804
b401e9e2
MC
2805 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
2806 CLOCK_CTRL_PWRDOWN_PLL133, 40);
63c3a66f
JP
2807 } else if (tg3_flag(tp, 5780_CLASS) ||
2808 tg3_flag(tp, CPMU_PRESENT) ||
6ff6f81d 2809 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
4cf78e4f 2810 /* do nothing */
63c3a66f 2811 } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
1da177e4
LT
2812 u32 newbits1, newbits2;
2813
2814 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2815 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2816 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
2817 CLOCK_CTRL_TXCLK_DISABLE |
2818 CLOCK_CTRL_ALTCLK);
2819 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
63c3a66f 2820 } else if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
2821 newbits1 = CLOCK_CTRL_625_CORE;
2822 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
2823 } else {
2824 newbits1 = CLOCK_CTRL_ALTCLK;
2825 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
2826 }
2827
b401e9e2
MC
2828 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
2829 40);
1da177e4 2830
b401e9e2
MC
2831 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
2832 40);
1da177e4 2833
63c3a66f 2834 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
2835 u32 newbits3;
2836
2837 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2838 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2839 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
2840 CLOCK_CTRL_TXCLK_DISABLE |
2841 CLOCK_CTRL_44MHZ_CORE);
2842 } else {
2843 newbits3 = CLOCK_CTRL_44MHZ_CORE;
2844 }
2845
b401e9e2
MC
2846 tw32_wait_f(TG3PCI_CLOCK_CTRL,
2847 tp->pci_clock_ctrl | newbits3, 40);
1da177e4
LT
2848 }
2849 }
2850
63c3a66f 2851 if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
0a459aac 2852 tg3_power_down_phy(tp, do_low_power);
6921d201 2853
1da177e4
LT
2854 tg3_frob_aux_power(tp);
2855
2856 /* Workaround for unstable PLL clock */
2857 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
2858 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
2859 u32 val = tr32(0x7d00);
2860
2861 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
2862 tw32(0x7d00, val);
63c3a66f 2863 if (!tg3_flag(tp, ENABLE_ASF)) {
ec41c7df
MC
2864 int err;
2865
2866 err = tg3_nvram_lock(tp);
1da177e4 2867 tg3_halt_cpu(tp, RX_CPU_BASE);
ec41c7df
MC
2868 if (!err)
2869 tg3_nvram_unlock(tp);
6921d201 2870 }
1da177e4
LT
2871 }
2872
bbadf503
MC
2873 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
2874
c866b7ea
RW
2875 return 0;
2876}
12dac075 2877
c866b7ea
RW
2878static void tg3_power_down(struct tg3 *tp)
2879{
2880 tg3_power_down_prepare(tp);
1da177e4 2881
63c3a66f 2882 pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
c866b7ea 2883 pci_set_power_state(tp->pdev, PCI_D3hot);
1da177e4
LT
2884}
2885
1da177e4
LT
2886static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
2887{
2888 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
2889 case MII_TG3_AUX_STAT_10HALF:
2890 *speed = SPEED_10;
2891 *duplex = DUPLEX_HALF;
2892 break;
2893
2894 case MII_TG3_AUX_STAT_10FULL:
2895 *speed = SPEED_10;
2896 *duplex = DUPLEX_FULL;
2897 break;
2898
2899 case MII_TG3_AUX_STAT_100HALF:
2900 *speed = SPEED_100;
2901 *duplex = DUPLEX_HALF;
2902 break;
2903
2904 case MII_TG3_AUX_STAT_100FULL:
2905 *speed = SPEED_100;
2906 *duplex = DUPLEX_FULL;
2907 break;
2908
2909 case MII_TG3_AUX_STAT_1000HALF:
2910 *speed = SPEED_1000;
2911 *duplex = DUPLEX_HALF;
2912 break;
2913
2914 case MII_TG3_AUX_STAT_1000FULL:
2915 *speed = SPEED_1000;
2916 *duplex = DUPLEX_FULL;
2917 break;
2918
2919 default:
f07e9af3 2920 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
715116a1
MC
2921 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
2922 SPEED_10;
2923 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
2924 DUPLEX_HALF;
2925 break;
2926 }
1da177e4
LT
2927 *speed = SPEED_INVALID;
2928 *duplex = DUPLEX_INVALID;
2929 break;
855e1111 2930 }
1da177e4
LT
2931}
2932
42b64a45 2933static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
1da177e4 2934{
42b64a45
MC
2935 int err = 0;
2936 u32 val, new_adv;
1da177e4 2937
42b64a45
MC
2938 new_adv = ADVERTISE_CSMA;
2939 if (advertise & ADVERTISED_10baseT_Half)
2940 new_adv |= ADVERTISE_10HALF;
2941 if (advertise & ADVERTISED_10baseT_Full)
2942 new_adv |= ADVERTISE_10FULL;
2943 if (advertise & ADVERTISED_100baseT_Half)
2944 new_adv |= ADVERTISE_100HALF;
2945 if (advertise & ADVERTISED_100baseT_Full)
2946 new_adv |= ADVERTISE_100FULL;
1da177e4 2947
42b64a45 2948 new_adv |= tg3_advert_flowctrl_1000T(flowctrl);
1da177e4 2949
42b64a45
MC
2950 err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
2951 if (err)
2952 goto done;
ba4d07a8 2953
42b64a45
MC
2954 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
2955 goto done;
1da177e4 2956
42b64a45
MC
2957 new_adv = 0;
2958 if (advertise & ADVERTISED_1000baseT_Half)
2959 new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
2960 if (advertise & ADVERTISED_1000baseT_Full)
2961 new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
ba4d07a8 2962
42b64a45
MC
2963 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
2964 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
2965 new_adv |= (MII_TG3_CTRL_AS_MASTER |
2966 MII_TG3_CTRL_ENABLE_AS_MASTER);
ba4d07a8 2967
42b64a45
MC
2968 err = tg3_writephy(tp, MII_TG3_CTRL, new_adv);
2969 if (err)
2970 goto done;
1da177e4 2971
42b64a45
MC
2972 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
2973 goto done;
52b02d04 2974
42b64a45
MC
2975 tw32(TG3_CPMU_EEE_MODE,
2976 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
52b02d04 2977
42b64a45
MC
2978 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
2979 if (!err) {
2980 u32 err2;
52b02d04 2981
21a00ab2
MC
2982 switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
2983 case ASIC_REV_5717:
2984 case ASIC_REV_57765:
2985 if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
2986 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
2987 MII_TG3_DSP_CH34TP2_HIBW01);
2988 /* Fall through */
2989 case ASIC_REV_5719:
2990 val = MII_TG3_DSP_TAP26_ALNOKO |
2991 MII_TG3_DSP_TAP26_RMRXSTO |
2992 MII_TG3_DSP_TAP26_OPCSINPT;
2993 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
2994 }
52b02d04 2995
a6b68dab 2996 val = 0;
42b64a45
MC
2997 /* Advertise 100-BaseTX EEE ability */
2998 if (advertise & ADVERTISED_100baseT_Full)
2999 val |= MDIO_AN_EEE_ADV_100TX;
3000 /* Advertise 1000-BaseT EEE ability */
3001 if (advertise & ADVERTISED_1000baseT_Full)
3002 val |= MDIO_AN_EEE_ADV_1000T;
3003 err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
3004
3005 err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
3006 if (!err)
3007 err = err2;
3008 }
3009
3010done:
3011 return err;
3012}
3013
3014static void tg3_phy_copper_begin(struct tg3 *tp)
3015{
3016 u32 new_adv;
3017 int i;
3018
3019 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
3020 new_adv = ADVERTISED_10baseT_Half |
3021 ADVERTISED_10baseT_Full;
3022 if (tg3_flag(tp, WOL_SPEED_100MB))
3023 new_adv |= ADVERTISED_100baseT_Half |
3024 ADVERTISED_100baseT_Full;
3025
3026 tg3_phy_autoneg_cfg(tp, new_adv,
3027 FLOW_CTRL_TX | FLOW_CTRL_RX);
3028 } else if (tp->link_config.speed == SPEED_INVALID) {
3029 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3030 tp->link_config.advertising &=
3031 ~(ADVERTISED_1000baseT_Half |
3032 ADVERTISED_1000baseT_Full);
3033
3034 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
3035 tp->link_config.flowctrl);
3036 } else {
3037 /* Asking for a specific link mode. */
3038 if (tp->link_config.speed == SPEED_1000) {
3039 if (tp->link_config.duplex == DUPLEX_FULL)
3040 new_adv = ADVERTISED_1000baseT_Full;
3041 else
3042 new_adv = ADVERTISED_1000baseT_Half;
3043 } else if (tp->link_config.speed == SPEED_100) {
3044 if (tp->link_config.duplex == DUPLEX_FULL)
3045 new_adv = ADVERTISED_100baseT_Full;
3046 else
3047 new_adv = ADVERTISED_100baseT_Half;
3048 } else {
3049 if (tp->link_config.duplex == DUPLEX_FULL)
3050 new_adv = ADVERTISED_10baseT_Full;
3051 else
3052 new_adv = ADVERTISED_10baseT_Half;
52b02d04 3053 }
52b02d04 3054
42b64a45
MC
3055 tg3_phy_autoneg_cfg(tp, new_adv,
3056 tp->link_config.flowctrl);
52b02d04
MC
3057 }
3058
1da177e4
LT
3059 if (tp->link_config.autoneg == AUTONEG_DISABLE &&
3060 tp->link_config.speed != SPEED_INVALID) {
3061 u32 bmcr, orig_bmcr;
3062
3063 tp->link_config.active_speed = tp->link_config.speed;
3064 tp->link_config.active_duplex = tp->link_config.duplex;
3065
3066 bmcr = 0;
3067 switch (tp->link_config.speed) {
3068 default:
3069 case SPEED_10:
3070 break;
3071
3072 case SPEED_100:
3073 bmcr |= BMCR_SPEED100;
3074 break;
3075
3076 case SPEED_1000:
3077 bmcr |= TG3_BMCR_SPEED1000;
3078 break;
855e1111 3079 }
1da177e4
LT
3080
3081 if (tp->link_config.duplex == DUPLEX_FULL)
3082 bmcr |= BMCR_FULLDPLX;
3083
3084 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
3085 (bmcr != orig_bmcr)) {
3086 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
3087 for (i = 0; i < 1500; i++) {
3088 u32 tmp;
3089
3090 udelay(10);
3091 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
3092 tg3_readphy(tp, MII_BMSR, &tmp))
3093 continue;
3094 if (!(tmp & BMSR_LSTATUS)) {
3095 udelay(40);
3096 break;
3097 }
3098 }
3099 tg3_writephy(tp, MII_BMCR, bmcr);
3100 udelay(40);
3101 }
3102 } else {
3103 tg3_writephy(tp, MII_BMCR,
3104 BMCR_ANENABLE | BMCR_ANRESTART);
3105 }
3106}
3107
3108static int tg3_init_5401phy_dsp(struct tg3 *tp)
3109{
3110 int err;
3111
3112 /* Turn off tap power management. */
3113 /* Set Extended packet length bit */
b4bd2929 3114 err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
1da177e4 3115
6ee7c0a0
MC
3116 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
3117 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
3118 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
3119 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
3120 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
1da177e4
LT
3121
3122 udelay(40);
3123
3124 return err;
3125}
3126
3600d918 3127static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
1da177e4 3128{
3600d918
MC
3129 u32 adv_reg, all_mask = 0;
3130
3131 if (mask & ADVERTISED_10baseT_Half)
3132 all_mask |= ADVERTISE_10HALF;
3133 if (mask & ADVERTISED_10baseT_Full)
3134 all_mask |= ADVERTISE_10FULL;
3135 if (mask & ADVERTISED_100baseT_Half)
3136 all_mask |= ADVERTISE_100HALF;
3137 if (mask & ADVERTISED_100baseT_Full)
3138 all_mask |= ADVERTISE_100FULL;
1da177e4
LT
3139
3140 if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
3141 return 0;
3142
1da177e4
LT
3143 if ((adv_reg & all_mask) != all_mask)
3144 return 0;
f07e9af3 3145 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
1da177e4
LT
3146 u32 tg3_ctrl;
3147
3600d918
MC
3148 all_mask = 0;
3149 if (mask & ADVERTISED_1000baseT_Half)
3150 all_mask |= ADVERTISE_1000HALF;
3151 if (mask & ADVERTISED_1000baseT_Full)
3152 all_mask |= ADVERTISE_1000FULL;
3153
1da177e4
LT
3154 if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
3155 return 0;
3156
1da177e4
LT
3157 if ((tg3_ctrl & all_mask) != all_mask)
3158 return 0;
3159 }
3160 return 1;
3161}
3162
ef167e27
MC
3163static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
3164{
3165 u32 curadv, reqadv;
3166
3167 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
3168 return 1;
3169
3170 curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3171 reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
3172
3173 if (tp->link_config.active_duplex == DUPLEX_FULL) {
3174 if (curadv != reqadv)
3175 return 0;
3176
63c3a66f 3177 if (tg3_flag(tp, PAUSE_AUTONEG))
ef167e27
MC
3178 tg3_readphy(tp, MII_LPA, rmtadv);
3179 } else {
3180 /* Reprogram the advertisement register, even if it
3181 * does not affect the current link. If the link
3182 * gets renegotiated in the future, we can save an
3183 * additional renegotiation cycle by advertising
3184 * it correctly in the first place.
3185 */
3186 if (curadv != reqadv) {
3187 *lcladv &= ~(ADVERTISE_PAUSE_CAP |
3188 ADVERTISE_PAUSE_ASYM);
3189 tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
3190 }
3191 }
3192
3193 return 1;
3194}
3195
1da177e4
LT
3196static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
3197{
3198 int current_link_up;
f833c4c1 3199 u32 bmsr, val;
ef167e27 3200 u32 lcl_adv, rmt_adv;
1da177e4
LT
3201 u16 current_speed;
3202 u8 current_duplex;
3203 int i, err;
3204
3205 tw32(MAC_EVENT, 0);
3206
3207 tw32_f(MAC_STATUS,
3208 (MAC_STATUS_SYNC_CHANGED |
3209 MAC_STATUS_CFG_CHANGED |
3210 MAC_STATUS_MI_COMPLETION |
3211 MAC_STATUS_LNKSTATE_CHANGED));
3212 udelay(40);
3213
8ef21428
MC
3214 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
3215 tw32_f(MAC_MI_MODE,
3216 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
3217 udelay(80);
3218 }
1da177e4 3219
b4bd2929 3220 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
1da177e4
LT
3221
3222 /* Some third-party PHYs need to be reset on link going
3223 * down.
3224 */
3225 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3226 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3227 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
3228 netif_carrier_ok(tp->dev)) {
3229 tg3_readphy(tp, MII_BMSR, &bmsr);
3230 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3231 !(bmsr & BMSR_LSTATUS))
3232 force_reset = 1;
3233 }
3234 if (force_reset)
3235 tg3_phy_reset(tp);
3236
79eb6904 3237 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
3238 tg3_readphy(tp, MII_BMSR, &bmsr);
3239 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
63c3a66f 3240 !tg3_flag(tp, INIT_COMPLETE))
1da177e4
LT
3241 bmsr = 0;
3242
3243 if (!(bmsr & BMSR_LSTATUS)) {
3244 err = tg3_init_5401phy_dsp(tp);
3245 if (err)
3246 return err;
3247
3248 tg3_readphy(tp, MII_BMSR, &bmsr);
3249 for (i = 0; i < 1000; i++) {
3250 udelay(10);
3251 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3252 (bmsr & BMSR_LSTATUS)) {
3253 udelay(40);
3254 break;
3255 }
3256 }
3257
79eb6904
MC
3258 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
3259 TG3_PHY_REV_BCM5401_B0 &&
1da177e4
LT
3260 !(bmsr & BMSR_LSTATUS) &&
3261 tp->link_config.active_speed == SPEED_1000) {
3262 err = tg3_phy_reset(tp);
3263 if (!err)
3264 err = tg3_init_5401phy_dsp(tp);
3265 if (err)
3266 return err;
3267 }
3268 }
3269 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3270 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
3271 /* 5701 {A0,B0} CRC bug workaround */
3272 tg3_writephy(tp, 0x15, 0x0a75);
f08aa1a8
MC
3273 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
3274 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
3275 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
1da177e4
LT
3276 }
3277
3278 /* Clear pending interrupts... */
f833c4c1
MC
3279 tg3_readphy(tp, MII_TG3_ISTAT, &val);
3280 tg3_readphy(tp, MII_TG3_ISTAT, &val);
1da177e4 3281
f07e9af3 3282 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
1da177e4 3283 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
f07e9af3 3284 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
1da177e4
LT
3285 tg3_writephy(tp, MII_TG3_IMASK, ~0);
3286
3287 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3288 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3289 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
3290 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3291 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
3292 else
3293 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
3294 }
3295
3296 current_link_up = 0;
3297 current_speed = SPEED_INVALID;
3298 current_duplex = DUPLEX_INVALID;
3299
f07e9af3 3300 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
15ee95c3
MC
3301 err = tg3_phy_auxctl_read(tp,
3302 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
3303 &val);
3304 if (!err && !(val & (1 << 10))) {
b4bd2929
MC
3305 tg3_phy_auxctl_write(tp,
3306 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
3307 val | (1 << 10));
1da177e4
LT
3308 goto relink;
3309 }
3310 }
3311
3312 bmsr = 0;
3313 for (i = 0; i < 100; i++) {
3314 tg3_readphy(tp, MII_BMSR, &bmsr);
3315 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3316 (bmsr & BMSR_LSTATUS))
3317 break;
3318 udelay(40);
3319 }
3320
3321 if (bmsr & BMSR_LSTATUS) {
3322 u32 aux_stat, bmcr;
3323
3324 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
3325 for (i = 0; i < 2000; i++) {
3326 udelay(10);
3327 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
3328 aux_stat)
3329 break;
3330 }
3331
3332 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
3333 &current_speed,
3334 &current_duplex);
3335
3336 bmcr = 0;
3337 for (i = 0; i < 200; i++) {
3338 tg3_readphy(tp, MII_BMCR, &bmcr);
3339 if (tg3_readphy(tp, MII_BMCR, &bmcr))
3340 continue;
3341 if (bmcr && bmcr != 0x7fff)
3342 break;
3343 udelay(10);
3344 }
3345
ef167e27
MC
3346 lcl_adv = 0;
3347 rmt_adv = 0;
1da177e4 3348
ef167e27
MC
3349 tp->link_config.active_speed = current_speed;
3350 tp->link_config.active_duplex = current_duplex;
3351
3352 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
3353 if ((bmcr & BMCR_ANENABLE) &&
3354 tg3_copper_is_advertising_all(tp,
3355 tp->link_config.advertising)) {
3356 if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
3357 &rmt_adv))
3358 current_link_up = 1;
1da177e4
LT
3359 }
3360 } else {
3361 if (!(bmcr & BMCR_ANENABLE) &&
3362 tp->link_config.speed == current_speed &&
ef167e27
MC
3363 tp->link_config.duplex == current_duplex &&
3364 tp->link_config.flowctrl ==
3365 tp->link_config.active_flowctrl) {
1da177e4 3366 current_link_up = 1;
1da177e4
LT
3367 }
3368 }
3369
ef167e27
MC
3370 if (current_link_up == 1 &&
3371 tp->link_config.active_duplex == DUPLEX_FULL)
3372 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1da177e4
LT
3373 }
3374
1da177e4 3375relink:
80096068 3376 if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
1da177e4
LT
3377 tg3_phy_copper_begin(tp);
3378
f833c4c1 3379 tg3_readphy(tp, MII_BMSR, &bmsr);
06c03c02
MB
3380 if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
3381 (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
1da177e4
LT
3382 current_link_up = 1;
3383 }
3384
3385 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
3386 if (current_link_up == 1) {
3387 if (tp->link_config.active_speed == SPEED_100 ||
3388 tp->link_config.active_speed == SPEED_10)
3389 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3390 else
3391 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
f07e9af3 3392 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7f97a4bd
MC
3393 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3394 else
1da177e4
LT
3395 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
3396
3397 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
3398 if (tp->link_config.active_duplex == DUPLEX_HALF)
3399 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
3400
1da177e4 3401 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
e8f3f6ca
MC
3402 if (current_link_up == 1 &&
3403 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
1da177e4 3404 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
e8f3f6ca
MC
3405 else
3406 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
1da177e4
LT
3407 }
3408
3409 /* ??? Without this setting Netgear GA302T PHY does not
3410 * ??? send/receive packets...
3411 */
79eb6904 3412 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
1da177e4
LT
3413 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
3414 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
3415 tw32_f(MAC_MI_MODE, tp->mi_mode);
3416 udelay(80);
3417 }
3418
3419 tw32_f(MAC_MODE, tp->mac_mode);
3420 udelay(40);
3421
52b02d04
MC
3422 tg3_phy_eee_adjust(tp, current_link_up);
3423
63c3a66f 3424 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
3425 /* Polled via timer. */
3426 tw32_f(MAC_EVENT, 0);
3427 } else {
3428 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3429 }
3430 udelay(40);
3431
3432 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
3433 current_link_up == 1 &&
3434 tp->link_config.active_speed == SPEED_1000 &&
63c3a66f 3435 (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
1da177e4
LT
3436 udelay(120);
3437 tw32_f(MAC_STATUS,
3438 (MAC_STATUS_SYNC_CHANGED |
3439 MAC_STATUS_CFG_CHANGED));
3440 udelay(40);
3441 tg3_write_mem(tp,
3442 NIC_SRAM_FIRMWARE_MBOX,
3443 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
3444 }
3445
5e7dfd0f 3446 /* Prevent send BD corruption. */
63c3a66f 3447 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
3448 u16 oldlnkctl, newlnkctl;
3449
3450 pci_read_config_word(tp->pdev,
3451 tp->pcie_cap + PCI_EXP_LNKCTL,
3452 &oldlnkctl);
3453 if (tp->link_config.active_speed == SPEED_100 ||
3454 tp->link_config.active_speed == SPEED_10)
3455 newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
3456 else
3457 newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
3458 if (newlnkctl != oldlnkctl)
3459 pci_write_config_word(tp->pdev,
3460 tp->pcie_cap + PCI_EXP_LNKCTL,
3461 newlnkctl);
3462 }
3463
1da177e4
LT
3464 if (current_link_up != netif_carrier_ok(tp->dev)) {
3465 if (current_link_up)
3466 netif_carrier_on(tp->dev);
3467 else
3468 netif_carrier_off(tp->dev);
3469 tg3_link_report(tp);
3470 }
3471
3472 return 0;
3473}
3474
3475struct tg3_fiber_aneginfo {
3476 int state;
3477#define ANEG_STATE_UNKNOWN 0
3478#define ANEG_STATE_AN_ENABLE 1
3479#define ANEG_STATE_RESTART_INIT 2
3480#define ANEG_STATE_RESTART 3
3481#define ANEG_STATE_DISABLE_LINK_OK 4
3482#define ANEG_STATE_ABILITY_DETECT_INIT 5
3483#define ANEG_STATE_ABILITY_DETECT 6
3484#define ANEG_STATE_ACK_DETECT_INIT 7
3485#define ANEG_STATE_ACK_DETECT 8
3486#define ANEG_STATE_COMPLETE_ACK_INIT 9
3487#define ANEG_STATE_COMPLETE_ACK 10
3488#define ANEG_STATE_IDLE_DETECT_INIT 11
3489#define ANEG_STATE_IDLE_DETECT 12
3490#define ANEG_STATE_LINK_OK 13
3491#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
3492#define ANEG_STATE_NEXT_PAGE_WAIT 15
3493
3494 u32 flags;
3495#define MR_AN_ENABLE 0x00000001
3496#define MR_RESTART_AN 0x00000002
3497#define MR_AN_COMPLETE 0x00000004
3498#define MR_PAGE_RX 0x00000008
3499#define MR_NP_LOADED 0x00000010
3500#define MR_TOGGLE_TX 0x00000020
3501#define MR_LP_ADV_FULL_DUPLEX 0x00000040
3502#define MR_LP_ADV_HALF_DUPLEX 0x00000080
3503#define MR_LP_ADV_SYM_PAUSE 0x00000100
3504#define MR_LP_ADV_ASYM_PAUSE 0x00000200
3505#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
3506#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
3507#define MR_LP_ADV_NEXT_PAGE 0x00001000
3508#define MR_TOGGLE_RX 0x00002000
3509#define MR_NP_RX 0x00004000
3510
3511#define MR_LINK_OK 0x80000000
3512
3513 unsigned long link_time, cur_time;
3514
3515 u32 ability_match_cfg;
3516 int ability_match_count;
3517
3518 char ability_match, idle_match, ack_match;
3519
3520 u32 txconfig, rxconfig;
3521#define ANEG_CFG_NP 0x00000080
3522#define ANEG_CFG_ACK 0x00000040
3523#define ANEG_CFG_RF2 0x00000020
3524#define ANEG_CFG_RF1 0x00000010
3525#define ANEG_CFG_PS2 0x00000001
3526#define ANEG_CFG_PS1 0x00008000
3527#define ANEG_CFG_HD 0x00004000
3528#define ANEG_CFG_FD 0x00002000
3529#define ANEG_CFG_INVAL 0x00001f06
3530
3531};
3532#define ANEG_OK 0
3533#define ANEG_DONE 1
3534#define ANEG_TIMER_ENAB 2
3535#define ANEG_FAILED -1
3536
3537#define ANEG_STATE_SETTLE_TIME 10000
3538
3539static int tg3_fiber_aneg_smachine(struct tg3 *tp,
3540 struct tg3_fiber_aneginfo *ap)
3541{
5be73b47 3542 u16 flowctrl;
1da177e4
LT
3543 unsigned long delta;
3544 u32 rx_cfg_reg;
3545 int ret;
3546
3547 if (ap->state == ANEG_STATE_UNKNOWN) {
3548 ap->rxconfig = 0;
3549 ap->link_time = 0;
3550 ap->cur_time = 0;
3551 ap->ability_match_cfg = 0;
3552 ap->ability_match_count = 0;
3553 ap->ability_match = 0;
3554 ap->idle_match = 0;
3555 ap->ack_match = 0;
3556 }
3557 ap->cur_time++;
3558
3559 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
3560 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
3561
3562 if (rx_cfg_reg != ap->ability_match_cfg) {
3563 ap->ability_match_cfg = rx_cfg_reg;
3564 ap->ability_match = 0;
3565 ap->ability_match_count = 0;
3566 } else {
3567 if (++ap->ability_match_count > 1) {
3568 ap->ability_match = 1;
3569 ap->ability_match_cfg = rx_cfg_reg;
3570 }
3571 }
3572 if (rx_cfg_reg & ANEG_CFG_ACK)
3573 ap->ack_match = 1;
3574 else
3575 ap->ack_match = 0;
3576
3577 ap->idle_match = 0;
3578 } else {
3579 ap->idle_match = 1;
3580 ap->ability_match_cfg = 0;
3581 ap->ability_match_count = 0;
3582 ap->ability_match = 0;
3583 ap->ack_match = 0;
3584
3585 rx_cfg_reg = 0;
3586 }
3587
3588 ap->rxconfig = rx_cfg_reg;
3589 ret = ANEG_OK;
3590
33f401ae 3591 switch (ap->state) {
1da177e4
LT
3592 case ANEG_STATE_UNKNOWN:
3593 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
3594 ap->state = ANEG_STATE_AN_ENABLE;
3595
3596 /* fallthru */
3597 case ANEG_STATE_AN_ENABLE:
3598 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
3599 if (ap->flags & MR_AN_ENABLE) {
3600 ap->link_time = 0;
3601 ap->cur_time = 0;
3602 ap->ability_match_cfg = 0;
3603 ap->ability_match_count = 0;
3604 ap->ability_match = 0;
3605 ap->idle_match = 0;
3606 ap->ack_match = 0;
3607
3608 ap->state = ANEG_STATE_RESTART_INIT;
3609 } else {
3610 ap->state = ANEG_STATE_DISABLE_LINK_OK;
3611 }
3612 break;
3613
3614 case ANEG_STATE_RESTART_INIT:
3615 ap->link_time = ap->cur_time;
3616 ap->flags &= ~(MR_NP_LOADED);
3617 ap->txconfig = 0;
3618 tw32(MAC_TX_AUTO_NEG, 0);
3619 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3620 tw32_f(MAC_MODE, tp->mac_mode);
3621 udelay(40);
3622
3623 ret = ANEG_TIMER_ENAB;
3624 ap->state = ANEG_STATE_RESTART;
3625
3626 /* fallthru */
3627 case ANEG_STATE_RESTART:
3628 delta = ap->cur_time - ap->link_time;
859a5887 3629 if (delta > ANEG_STATE_SETTLE_TIME)
1da177e4 3630 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
859a5887 3631 else
1da177e4 3632 ret = ANEG_TIMER_ENAB;
1da177e4
LT
3633 break;
3634
3635 case ANEG_STATE_DISABLE_LINK_OK:
3636 ret = ANEG_DONE;
3637 break;
3638
3639 case ANEG_STATE_ABILITY_DETECT_INIT:
3640 ap->flags &= ~(MR_TOGGLE_TX);
5be73b47
MC
3641 ap->txconfig = ANEG_CFG_FD;
3642 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3643 if (flowctrl & ADVERTISE_1000XPAUSE)
3644 ap->txconfig |= ANEG_CFG_PS1;
3645 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3646 ap->txconfig |= ANEG_CFG_PS2;
1da177e4
LT
3647 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3648 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3649 tw32_f(MAC_MODE, tp->mac_mode);
3650 udelay(40);
3651
3652 ap->state = ANEG_STATE_ABILITY_DETECT;
3653 break;
3654
3655 case ANEG_STATE_ABILITY_DETECT:
859a5887 3656 if (ap->ability_match != 0 && ap->rxconfig != 0)
1da177e4 3657 ap->state = ANEG_STATE_ACK_DETECT_INIT;
1da177e4
LT
3658 break;
3659
3660 case ANEG_STATE_ACK_DETECT_INIT:
3661 ap->txconfig |= ANEG_CFG_ACK;
3662 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3663 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3664 tw32_f(MAC_MODE, tp->mac_mode);
3665 udelay(40);
3666
3667 ap->state = ANEG_STATE_ACK_DETECT;
3668
3669 /* fallthru */
3670 case ANEG_STATE_ACK_DETECT:
3671 if (ap->ack_match != 0) {
3672 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
3673 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
3674 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
3675 } else {
3676 ap->state = ANEG_STATE_AN_ENABLE;
3677 }
3678 } else if (ap->ability_match != 0 &&
3679 ap->rxconfig == 0) {
3680 ap->state = ANEG_STATE_AN_ENABLE;
3681 }
3682 break;
3683
3684 case ANEG_STATE_COMPLETE_ACK_INIT:
3685 if (ap->rxconfig & ANEG_CFG_INVAL) {
3686 ret = ANEG_FAILED;
3687 break;
3688 }
3689 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
3690 MR_LP_ADV_HALF_DUPLEX |
3691 MR_LP_ADV_SYM_PAUSE |
3692 MR_LP_ADV_ASYM_PAUSE |
3693 MR_LP_ADV_REMOTE_FAULT1 |
3694 MR_LP_ADV_REMOTE_FAULT2 |
3695 MR_LP_ADV_NEXT_PAGE |
3696 MR_TOGGLE_RX |
3697 MR_NP_RX);
3698 if (ap->rxconfig & ANEG_CFG_FD)
3699 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
3700 if (ap->rxconfig & ANEG_CFG_HD)
3701 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
3702 if (ap->rxconfig & ANEG_CFG_PS1)
3703 ap->flags |= MR_LP_ADV_SYM_PAUSE;
3704 if (ap->rxconfig & ANEG_CFG_PS2)
3705 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
3706 if (ap->rxconfig & ANEG_CFG_RF1)
3707 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
3708 if (ap->rxconfig & ANEG_CFG_RF2)
3709 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
3710 if (ap->rxconfig & ANEG_CFG_NP)
3711 ap->flags |= MR_LP_ADV_NEXT_PAGE;
3712
3713 ap->link_time = ap->cur_time;
3714
3715 ap->flags ^= (MR_TOGGLE_TX);
3716 if (ap->rxconfig & 0x0008)
3717 ap->flags |= MR_TOGGLE_RX;
3718 if (ap->rxconfig & ANEG_CFG_NP)
3719 ap->flags |= MR_NP_RX;
3720 ap->flags |= MR_PAGE_RX;
3721
3722 ap->state = ANEG_STATE_COMPLETE_ACK;
3723 ret = ANEG_TIMER_ENAB;
3724 break;
3725
3726 case ANEG_STATE_COMPLETE_ACK:
3727 if (ap->ability_match != 0 &&
3728 ap->rxconfig == 0) {
3729 ap->state = ANEG_STATE_AN_ENABLE;
3730 break;
3731 }
3732 delta = ap->cur_time - ap->link_time;
3733 if (delta > ANEG_STATE_SETTLE_TIME) {
3734 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
3735 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3736 } else {
3737 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
3738 !(ap->flags & MR_NP_RX)) {
3739 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3740 } else {
3741 ret = ANEG_FAILED;
3742 }
3743 }
3744 }
3745 break;
3746
3747 case ANEG_STATE_IDLE_DETECT_INIT:
3748 ap->link_time = ap->cur_time;
3749 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3750 tw32_f(MAC_MODE, tp->mac_mode);
3751 udelay(40);
3752
3753 ap->state = ANEG_STATE_IDLE_DETECT;
3754 ret = ANEG_TIMER_ENAB;
3755 break;
3756
3757 case ANEG_STATE_IDLE_DETECT:
3758 if (ap->ability_match != 0 &&
3759 ap->rxconfig == 0) {
3760 ap->state = ANEG_STATE_AN_ENABLE;
3761 break;
3762 }
3763 delta = ap->cur_time - ap->link_time;
3764 if (delta > ANEG_STATE_SETTLE_TIME) {
3765 /* XXX another gem from the Broadcom driver :( */
3766 ap->state = ANEG_STATE_LINK_OK;
3767 }
3768 break;
3769
3770 case ANEG_STATE_LINK_OK:
3771 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
3772 ret = ANEG_DONE;
3773 break;
3774
3775 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
3776 /* ??? unimplemented */
3777 break;
3778
3779 case ANEG_STATE_NEXT_PAGE_WAIT:
3780 /* ??? unimplemented */
3781 break;
3782
3783 default:
3784 ret = ANEG_FAILED;
3785 break;
855e1111 3786 }
1da177e4
LT
3787
3788 return ret;
3789}
3790
5be73b47 3791static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
1da177e4
LT
3792{
3793 int res = 0;
3794 struct tg3_fiber_aneginfo aninfo;
3795 int status = ANEG_FAILED;
3796 unsigned int tick;
3797 u32 tmp;
3798
3799 tw32_f(MAC_TX_AUTO_NEG, 0);
3800
3801 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
3802 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
3803 udelay(40);
3804
3805 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
3806 udelay(40);
3807
3808 memset(&aninfo, 0, sizeof(aninfo));
3809 aninfo.flags |= MR_AN_ENABLE;
3810 aninfo.state = ANEG_STATE_UNKNOWN;
3811 aninfo.cur_time = 0;
3812 tick = 0;
3813 while (++tick < 195000) {
3814 status = tg3_fiber_aneg_smachine(tp, &aninfo);
3815 if (status == ANEG_DONE || status == ANEG_FAILED)
3816 break;
3817
3818 udelay(1);
3819 }
3820
3821 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3822 tw32_f(MAC_MODE, tp->mac_mode);
3823 udelay(40);
3824
5be73b47
MC
3825 *txflags = aninfo.txconfig;
3826 *rxflags = aninfo.flags;
1da177e4
LT
3827
3828 if (status == ANEG_DONE &&
3829 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
3830 MR_LP_ADV_FULL_DUPLEX)))
3831 res = 1;
3832
3833 return res;
3834}
3835
3836static void tg3_init_bcm8002(struct tg3 *tp)
3837{
3838 u32 mac_status = tr32(MAC_STATUS);
3839 int i;
3840
3841 /* Reset when initting first time or we have a link. */
63c3a66f 3842 if (tg3_flag(tp, INIT_COMPLETE) &&
1da177e4
LT
3843 !(mac_status & MAC_STATUS_PCS_SYNCED))
3844 return;
3845
3846 /* Set PLL lock range. */
3847 tg3_writephy(tp, 0x16, 0x8007);
3848
3849 /* SW reset */
3850 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
3851
3852 /* Wait for reset to complete. */
3853 /* XXX schedule_timeout() ... */
3854 for (i = 0; i < 500; i++)
3855 udelay(10);
3856
3857 /* Config mode; select PMA/Ch 1 regs. */
3858 tg3_writephy(tp, 0x10, 0x8411);
3859
3860 /* Enable auto-lock and comdet, select txclk for tx. */
3861 tg3_writephy(tp, 0x11, 0x0a10);
3862
3863 tg3_writephy(tp, 0x18, 0x00a0);
3864 tg3_writephy(tp, 0x16, 0x41ff);
3865
3866 /* Assert and deassert POR. */
3867 tg3_writephy(tp, 0x13, 0x0400);
3868 udelay(40);
3869 tg3_writephy(tp, 0x13, 0x0000);
3870
3871 tg3_writephy(tp, 0x11, 0x0a50);
3872 udelay(40);
3873 tg3_writephy(tp, 0x11, 0x0a10);
3874
3875 /* Wait for signal to stabilize */
3876 /* XXX schedule_timeout() ... */
3877 for (i = 0; i < 15000; i++)
3878 udelay(10);
3879
3880 /* Deselect the channel register so we can read the PHYID
3881 * later.
3882 */
3883 tg3_writephy(tp, 0x10, 0x8011);
3884}
3885
3886static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
3887{
82cd3d11 3888 u16 flowctrl;
1da177e4
LT
3889 u32 sg_dig_ctrl, sg_dig_status;
3890 u32 serdes_cfg, expected_sg_dig_ctrl;
3891 int workaround, port_a;
3892 int current_link_up;
3893
3894 serdes_cfg = 0;
3895 expected_sg_dig_ctrl = 0;
3896 workaround = 0;
3897 port_a = 1;
3898 current_link_up = 0;
3899
3900 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
3901 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
3902 workaround = 1;
3903 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
3904 port_a = 0;
3905
3906 /* preserve bits 0-11,13,14 for signal pre-emphasis */
3907 /* preserve bits 20-23 for voltage regulator */
3908 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
3909 }
3910
3911 sg_dig_ctrl = tr32(SG_DIG_CTRL);
3912
3913 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
c98f6e3b 3914 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
1da177e4
LT
3915 if (workaround) {
3916 u32 val = serdes_cfg;
3917
3918 if (port_a)
3919 val |= 0xc010000;
3920 else
3921 val |= 0x4010000;
3922 tw32_f(MAC_SERDES_CFG, val);
3923 }
c98f6e3b
MC
3924
3925 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
3926 }
3927 if (mac_status & MAC_STATUS_PCS_SYNCED) {
3928 tg3_setup_flow_control(tp, 0, 0);
3929 current_link_up = 1;
3930 }
3931 goto out;
3932 }
3933
3934 /* Want auto-negotiation. */
c98f6e3b 3935 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
1da177e4 3936
82cd3d11
MC
3937 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3938 if (flowctrl & ADVERTISE_1000XPAUSE)
3939 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
3940 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3941 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
1da177e4
LT
3942
3943 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
f07e9af3 3944 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
3d3ebe74
MC
3945 tp->serdes_counter &&
3946 ((mac_status & (MAC_STATUS_PCS_SYNCED |
3947 MAC_STATUS_RCVD_CFG)) ==
3948 MAC_STATUS_PCS_SYNCED)) {
3949 tp->serdes_counter--;
3950 current_link_up = 1;
3951 goto out;
3952 }
3953restart_autoneg:
1da177e4
LT
3954 if (workaround)
3955 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
c98f6e3b 3956 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
1da177e4
LT
3957 udelay(5);
3958 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
3959
3d3ebe74 3960 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 3961 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
3962 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
3963 MAC_STATUS_SIGNAL_DET)) {
3d3ebe74 3964 sg_dig_status = tr32(SG_DIG_STATUS);
1da177e4
LT
3965 mac_status = tr32(MAC_STATUS);
3966
c98f6e3b 3967 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
1da177e4 3968 (mac_status & MAC_STATUS_PCS_SYNCED)) {
82cd3d11
MC
3969 u32 local_adv = 0, remote_adv = 0;
3970
3971 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
3972 local_adv |= ADVERTISE_1000XPAUSE;
3973 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
3974 local_adv |= ADVERTISE_1000XPSE_ASYM;
1da177e4 3975
c98f6e3b 3976 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
82cd3d11 3977 remote_adv |= LPA_1000XPAUSE;
c98f6e3b 3978 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
82cd3d11 3979 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
3980
3981 tg3_setup_flow_control(tp, local_adv, remote_adv);
3982 current_link_up = 1;
3d3ebe74 3983 tp->serdes_counter = 0;
f07e9af3 3984 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c98f6e3b 3985 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
3d3ebe74
MC
3986 if (tp->serdes_counter)
3987 tp->serdes_counter--;
1da177e4
LT
3988 else {
3989 if (workaround) {
3990 u32 val = serdes_cfg;
3991
3992 if (port_a)
3993 val |= 0xc010000;
3994 else
3995 val |= 0x4010000;
3996
3997 tw32_f(MAC_SERDES_CFG, val);
3998 }
3999
c98f6e3b 4000 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
4001 udelay(40);
4002
4003 /* Link parallel detection - link is up */
4004 /* only if we have PCS_SYNC and not */
4005 /* receiving config code words */
4006 mac_status = tr32(MAC_STATUS);
4007 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
4008 !(mac_status & MAC_STATUS_RCVD_CFG)) {
4009 tg3_setup_flow_control(tp, 0, 0);
4010 current_link_up = 1;
f07e9af3
MC
4011 tp->phy_flags |=
4012 TG3_PHYFLG_PARALLEL_DETECT;
3d3ebe74
MC
4013 tp->serdes_counter =
4014 SERDES_PARALLEL_DET_TIMEOUT;
4015 } else
4016 goto restart_autoneg;
1da177e4
LT
4017 }
4018 }
3d3ebe74
MC
4019 } else {
4020 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 4021 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
4022 }
4023
4024out:
4025 return current_link_up;
4026}
4027
4028static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
4029{
4030 int current_link_up = 0;
4031
5cf64b8a 4032 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
1da177e4 4033 goto out;
1da177e4
LT
4034
4035 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5be73b47 4036 u32 txflags, rxflags;
1da177e4 4037 int i;
6aa20a22 4038
5be73b47
MC
4039 if (fiber_autoneg(tp, &txflags, &rxflags)) {
4040 u32 local_adv = 0, remote_adv = 0;
1da177e4 4041
5be73b47
MC
4042 if (txflags & ANEG_CFG_PS1)
4043 local_adv |= ADVERTISE_1000XPAUSE;
4044 if (txflags & ANEG_CFG_PS2)
4045 local_adv |= ADVERTISE_1000XPSE_ASYM;
4046
4047 if (rxflags & MR_LP_ADV_SYM_PAUSE)
4048 remote_adv |= LPA_1000XPAUSE;
4049 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
4050 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
4051
4052 tg3_setup_flow_control(tp, local_adv, remote_adv);
4053
1da177e4
LT
4054 current_link_up = 1;
4055 }
4056 for (i = 0; i < 30; i++) {
4057 udelay(20);
4058 tw32_f(MAC_STATUS,
4059 (MAC_STATUS_SYNC_CHANGED |
4060 MAC_STATUS_CFG_CHANGED));
4061 udelay(40);
4062 if ((tr32(MAC_STATUS) &
4063 (MAC_STATUS_SYNC_CHANGED |
4064 MAC_STATUS_CFG_CHANGED)) == 0)
4065 break;
4066 }
4067
4068 mac_status = tr32(MAC_STATUS);
4069 if (current_link_up == 0 &&
4070 (mac_status & MAC_STATUS_PCS_SYNCED) &&
4071 !(mac_status & MAC_STATUS_RCVD_CFG))
4072 current_link_up = 1;
4073 } else {
5be73b47
MC
4074 tg3_setup_flow_control(tp, 0, 0);
4075
1da177e4
LT
4076 /* Forcing 1000FD link up. */
4077 current_link_up = 1;
1da177e4
LT
4078
4079 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
4080 udelay(40);
e8f3f6ca
MC
4081
4082 tw32_f(MAC_MODE, tp->mac_mode);
4083 udelay(40);
1da177e4
LT
4084 }
4085
4086out:
4087 return current_link_up;
4088}
4089
4090static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
4091{
4092 u32 orig_pause_cfg;
4093 u16 orig_active_speed;
4094 u8 orig_active_duplex;
4095 u32 mac_status;
4096 int current_link_up;
4097 int i;
4098
8d018621 4099 orig_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4100 orig_active_speed = tp->link_config.active_speed;
4101 orig_active_duplex = tp->link_config.active_duplex;
4102
63c3a66f 4103 if (!tg3_flag(tp, HW_AUTONEG) &&
1da177e4 4104 netif_carrier_ok(tp->dev) &&
63c3a66f 4105 tg3_flag(tp, INIT_COMPLETE)) {
1da177e4
LT
4106 mac_status = tr32(MAC_STATUS);
4107 mac_status &= (MAC_STATUS_PCS_SYNCED |
4108 MAC_STATUS_SIGNAL_DET |
4109 MAC_STATUS_CFG_CHANGED |
4110 MAC_STATUS_RCVD_CFG);
4111 if (mac_status == (MAC_STATUS_PCS_SYNCED |
4112 MAC_STATUS_SIGNAL_DET)) {
4113 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4114 MAC_STATUS_CFG_CHANGED));
4115 return 0;
4116 }
4117 }
4118
4119 tw32_f(MAC_TX_AUTO_NEG, 0);
4120
4121 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
4122 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
4123 tw32_f(MAC_MODE, tp->mac_mode);
4124 udelay(40);
4125
79eb6904 4126 if (tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
4127 tg3_init_bcm8002(tp);
4128
4129 /* Enable link change event even when serdes polling. */
4130 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4131 udelay(40);
4132
4133 current_link_up = 0;
4134 mac_status = tr32(MAC_STATUS);
4135
63c3a66f 4136 if (tg3_flag(tp, HW_AUTONEG))
1da177e4
LT
4137 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
4138 else
4139 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
4140
898a56f8 4141 tp->napi[0].hw_status->status =
1da177e4 4142 (SD_STATUS_UPDATED |
898a56f8 4143 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
1da177e4
LT
4144
4145 for (i = 0; i < 100; i++) {
4146 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4147 MAC_STATUS_CFG_CHANGED));
4148 udelay(5);
4149 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
3d3ebe74
MC
4150 MAC_STATUS_CFG_CHANGED |
4151 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
1da177e4
LT
4152 break;
4153 }
4154
4155 mac_status = tr32(MAC_STATUS);
4156 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
4157 current_link_up = 0;
3d3ebe74
MC
4158 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
4159 tp->serdes_counter == 0) {
1da177e4
LT
4160 tw32_f(MAC_MODE, (tp->mac_mode |
4161 MAC_MODE_SEND_CONFIGS));
4162 udelay(1);
4163 tw32_f(MAC_MODE, tp->mac_mode);
4164 }
4165 }
4166
4167 if (current_link_up == 1) {
4168 tp->link_config.active_speed = SPEED_1000;
4169 tp->link_config.active_duplex = DUPLEX_FULL;
4170 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4171 LED_CTRL_LNKLED_OVERRIDE |
4172 LED_CTRL_1000MBPS_ON));
4173 } else {
4174 tp->link_config.active_speed = SPEED_INVALID;
4175 tp->link_config.active_duplex = DUPLEX_INVALID;
4176 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4177 LED_CTRL_LNKLED_OVERRIDE |
4178 LED_CTRL_TRAFFIC_OVERRIDE));
4179 }
4180
4181 if (current_link_up != netif_carrier_ok(tp->dev)) {
4182 if (current_link_up)
4183 netif_carrier_on(tp->dev);
4184 else
4185 netif_carrier_off(tp->dev);
4186 tg3_link_report(tp);
4187 } else {
8d018621 4188 u32 now_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4189 if (orig_pause_cfg != now_pause_cfg ||
4190 orig_active_speed != tp->link_config.active_speed ||
4191 orig_active_duplex != tp->link_config.active_duplex)
4192 tg3_link_report(tp);
4193 }
4194
4195 return 0;
4196}
4197
747e8f8b
MC
4198static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
4199{
4200 int current_link_up, err = 0;
4201 u32 bmsr, bmcr;
4202 u16 current_speed;
4203 u8 current_duplex;
ef167e27 4204 u32 local_adv, remote_adv;
747e8f8b
MC
4205
4206 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4207 tw32_f(MAC_MODE, tp->mac_mode);
4208 udelay(40);
4209
4210 tw32(MAC_EVENT, 0);
4211
4212 tw32_f(MAC_STATUS,
4213 (MAC_STATUS_SYNC_CHANGED |
4214 MAC_STATUS_CFG_CHANGED |
4215 MAC_STATUS_MI_COMPLETION |
4216 MAC_STATUS_LNKSTATE_CHANGED));
4217 udelay(40);
4218
4219 if (force_reset)
4220 tg3_phy_reset(tp);
4221
4222 current_link_up = 0;
4223 current_speed = SPEED_INVALID;
4224 current_duplex = DUPLEX_INVALID;
4225
4226 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4227 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4228 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
4229 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4230 bmsr |= BMSR_LSTATUS;
4231 else
4232 bmsr &= ~BMSR_LSTATUS;
4233 }
747e8f8b
MC
4234
4235 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
4236
4237 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
f07e9af3 4238 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
4239 /* do nothing, just check for link up at the end */
4240 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
4241 u32 adv, new_adv;
4242
4243 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4244 new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
4245 ADVERTISE_1000XPAUSE |
4246 ADVERTISE_1000XPSE_ASYM |
4247 ADVERTISE_SLCT);
4248
ba4d07a8 4249 new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
747e8f8b
MC
4250
4251 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
4252 new_adv |= ADVERTISE_1000XHALF;
4253 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
4254 new_adv |= ADVERTISE_1000XFULL;
4255
4256 if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
4257 tg3_writephy(tp, MII_ADVERTISE, new_adv);
4258 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
4259 tg3_writephy(tp, MII_BMCR, bmcr);
4260
4261 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3d3ebe74 4262 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
f07e9af3 4263 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4264
4265 return err;
4266 }
4267 } else {
4268 u32 new_bmcr;
4269
4270 bmcr &= ~BMCR_SPEED1000;
4271 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
4272
4273 if (tp->link_config.duplex == DUPLEX_FULL)
4274 new_bmcr |= BMCR_FULLDPLX;
4275
4276 if (new_bmcr != bmcr) {
4277 /* BMCR_SPEED1000 is a reserved bit that needs
4278 * to be set on write.
4279 */
4280 new_bmcr |= BMCR_SPEED1000;
4281
4282 /* Force a linkdown */
4283 if (netif_carrier_ok(tp->dev)) {
4284 u32 adv;
4285
4286 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4287 adv &= ~(ADVERTISE_1000XFULL |
4288 ADVERTISE_1000XHALF |
4289 ADVERTISE_SLCT);
4290 tg3_writephy(tp, MII_ADVERTISE, adv);
4291 tg3_writephy(tp, MII_BMCR, bmcr |
4292 BMCR_ANRESTART |
4293 BMCR_ANENABLE);
4294 udelay(10);
4295 netif_carrier_off(tp->dev);
4296 }
4297 tg3_writephy(tp, MII_BMCR, new_bmcr);
4298 bmcr = new_bmcr;
4299 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4300 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4301 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
4302 ASIC_REV_5714) {
4303 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4304 bmsr |= BMSR_LSTATUS;
4305 else
4306 bmsr &= ~BMSR_LSTATUS;
4307 }
f07e9af3 4308 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4309 }
4310 }
4311
4312 if (bmsr & BMSR_LSTATUS) {
4313 current_speed = SPEED_1000;
4314 current_link_up = 1;
4315 if (bmcr & BMCR_FULLDPLX)
4316 current_duplex = DUPLEX_FULL;
4317 else
4318 current_duplex = DUPLEX_HALF;
4319
ef167e27
MC
4320 local_adv = 0;
4321 remote_adv = 0;
4322
747e8f8b 4323 if (bmcr & BMCR_ANENABLE) {
ef167e27 4324 u32 common;
747e8f8b
MC
4325
4326 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
4327 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
4328 common = local_adv & remote_adv;
4329 if (common & (ADVERTISE_1000XHALF |
4330 ADVERTISE_1000XFULL)) {
4331 if (common & ADVERTISE_1000XFULL)
4332 current_duplex = DUPLEX_FULL;
4333 else
4334 current_duplex = DUPLEX_HALF;
63c3a66f 4335 } else if (!tg3_flag(tp, 5780_CLASS)) {
57d8b880 4336 /* Link is up via parallel detect */
859a5887 4337 } else {
747e8f8b 4338 current_link_up = 0;
859a5887 4339 }
747e8f8b
MC
4340 }
4341 }
4342
ef167e27
MC
4343 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
4344 tg3_setup_flow_control(tp, local_adv, remote_adv);
4345
747e8f8b
MC
4346 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4347 if (tp->link_config.active_duplex == DUPLEX_HALF)
4348 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4349
4350 tw32_f(MAC_MODE, tp->mac_mode);
4351 udelay(40);
4352
4353 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4354
4355 tp->link_config.active_speed = current_speed;
4356 tp->link_config.active_duplex = current_duplex;
4357
4358 if (current_link_up != netif_carrier_ok(tp->dev)) {
4359 if (current_link_up)
4360 netif_carrier_on(tp->dev);
4361 else {
4362 netif_carrier_off(tp->dev);
f07e9af3 4363 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4364 }
4365 tg3_link_report(tp);
4366 }
4367 return err;
4368}
4369
4370static void tg3_serdes_parallel_detect(struct tg3 *tp)
4371{
3d3ebe74 4372 if (tp->serdes_counter) {
747e8f8b 4373 /* Give autoneg time to complete. */
3d3ebe74 4374 tp->serdes_counter--;
747e8f8b
MC
4375 return;
4376 }
c6cdf436 4377
747e8f8b
MC
4378 if (!netif_carrier_ok(tp->dev) &&
4379 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
4380 u32 bmcr;
4381
4382 tg3_readphy(tp, MII_BMCR, &bmcr);
4383 if (bmcr & BMCR_ANENABLE) {
4384 u32 phy1, phy2;
4385
4386 /* Select shadow register 0x1f */
f08aa1a8
MC
4387 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
4388 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
747e8f8b
MC
4389
4390 /* Select expansion interrupt status register */
f08aa1a8
MC
4391 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
4392 MII_TG3_DSP_EXP1_INT_STAT);
4393 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
4394 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
4395
4396 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
4397 /* We have signal detect and not receiving
4398 * config code words, link is up by parallel
4399 * detection.
4400 */
4401
4402 bmcr &= ~BMCR_ANENABLE;
4403 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
4404 tg3_writephy(tp, MII_BMCR, bmcr);
f07e9af3 4405 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4406 }
4407 }
859a5887
MC
4408 } else if (netif_carrier_ok(tp->dev) &&
4409 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
f07e9af3 4410 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
4411 u32 phy2;
4412
4413 /* Select expansion interrupt status register */
f08aa1a8
MC
4414 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
4415 MII_TG3_DSP_EXP1_INT_STAT);
4416 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
4417 if (phy2 & 0x20) {
4418 u32 bmcr;
4419
4420 /* Config code words received, turn on autoneg. */
4421 tg3_readphy(tp, MII_BMCR, &bmcr);
4422 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
4423
f07e9af3 4424 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4425
4426 }
4427 }
4428}
4429
1da177e4
LT
4430static int tg3_setup_phy(struct tg3 *tp, int force_reset)
4431{
f2096f94 4432 u32 val;
1da177e4
LT
4433 int err;
4434
f07e9af3 4435 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4 4436 err = tg3_setup_fiber_phy(tp, force_reset);
f07e9af3 4437 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
747e8f8b 4438 err = tg3_setup_fiber_mii_phy(tp, force_reset);
859a5887 4439 else
1da177e4 4440 err = tg3_setup_copper_phy(tp, force_reset);
1da177e4 4441
bcb37f6c 4442 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
f2096f94 4443 u32 scale;
aa6c91fe
MC
4444
4445 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
4446 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
4447 scale = 65;
4448 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
4449 scale = 6;
4450 else
4451 scale = 12;
4452
4453 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
4454 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
4455 tw32(GRC_MISC_CFG, val);
4456 }
4457
f2096f94
MC
4458 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
4459 (6 << TX_LENGTHS_IPG_SHIFT);
4460 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
4461 val |= tr32(MAC_TX_LENGTHS) &
4462 (TX_LENGTHS_JMB_FRM_LEN_MSK |
4463 TX_LENGTHS_CNT_DWN_VAL_MSK);
4464
1da177e4
LT
4465 if (tp->link_config.active_speed == SPEED_1000 &&
4466 tp->link_config.active_duplex == DUPLEX_HALF)
f2096f94
MC
4467 tw32(MAC_TX_LENGTHS, val |
4468 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 4469 else
f2096f94
MC
4470 tw32(MAC_TX_LENGTHS, val |
4471 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 4472
63c3a66f 4473 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
4474 if (netif_carrier_ok(tp->dev)) {
4475 tw32(HOSTCC_STAT_COAL_TICKS,
15f9850d 4476 tp->coal.stats_block_coalesce_usecs);
1da177e4
LT
4477 } else {
4478 tw32(HOSTCC_STAT_COAL_TICKS, 0);
4479 }
4480 }
4481
63c3a66f 4482 if (tg3_flag(tp, ASPM_WORKAROUND)) {
f2096f94 4483 val = tr32(PCIE_PWR_MGMT_THRESH);
8ed5d97e
MC
4484 if (!netif_carrier_ok(tp->dev))
4485 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
4486 tp->pwrmgmt_thresh;
4487 else
4488 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
4489 tw32(PCIE_PWR_MGMT_THRESH, val);
4490 }
4491
1da177e4
LT
4492 return err;
4493}
4494
66cfd1bd
MC
4495static inline int tg3_irq_sync(struct tg3 *tp)
4496{
4497 return tp->irq_sync;
4498}
4499
97bd8e49
MC
4500static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
4501{
4502 int i;
4503
4504 dst = (u32 *)((u8 *)dst + off);
4505 for (i = 0; i < len; i += sizeof(u32))
4506 *dst++ = tr32(off + i);
4507}
4508
4509static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
4510{
4511 tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
4512 tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
4513 tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
4514 tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
4515 tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
4516 tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
4517 tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
4518 tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
4519 tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
4520 tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
4521 tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
4522 tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
4523 tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
4524 tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
4525 tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
4526 tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
4527 tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
4528 tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
4529 tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
4530
63c3a66f 4531 if (tg3_flag(tp, SUPPORT_MSIX))
97bd8e49
MC
4532 tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
4533
4534 tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
4535 tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
4536 tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
4537 tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
4538 tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
4539 tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
4540 tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
4541 tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
4542
63c3a66f 4543 if (!tg3_flag(tp, 5705_PLUS)) {
97bd8e49
MC
4544 tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
4545 tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
4546 tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
4547 }
4548
4549 tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
4550 tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
4551 tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
4552 tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
4553 tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
4554
63c3a66f 4555 if (tg3_flag(tp, NVRAM))
97bd8e49
MC
4556 tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
4557}
4558
4559static void tg3_dump_state(struct tg3 *tp)
4560{
4561 int i;
4562 u32 *regs;
4563
4564 regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
4565 if (!regs) {
4566 netdev_err(tp->dev, "Failed allocating register dump buffer\n");
4567 return;
4568 }
4569
63c3a66f 4570 if (tg3_flag(tp, PCI_EXPRESS)) {
97bd8e49
MC
4571 /* Read up to but not including private PCI registers */
4572 for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
4573 regs[i / sizeof(u32)] = tr32(i);
4574 } else
4575 tg3_dump_legacy_regs(tp, regs);
4576
4577 for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
4578 if (!regs[i + 0] && !regs[i + 1] &&
4579 !regs[i + 2] && !regs[i + 3])
4580 continue;
4581
4582 netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
4583 i * 4,
4584 regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
4585 }
4586
4587 kfree(regs);
4588
4589 for (i = 0; i < tp->irq_cnt; i++) {
4590 struct tg3_napi *tnapi = &tp->napi[i];
4591
4592 /* SW status block */
4593 netdev_err(tp->dev,
4594 "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
4595 i,
4596 tnapi->hw_status->status,
4597 tnapi->hw_status->status_tag,
4598 tnapi->hw_status->rx_jumbo_consumer,
4599 tnapi->hw_status->rx_consumer,
4600 tnapi->hw_status->rx_mini_consumer,
4601 tnapi->hw_status->idx[0].rx_producer,
4602 tnapi->hw_status->idx[0].tx_consumer);
4603
4604 netdev_err(tp->dev,
4605 "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
4606 i,
4607 tnapi->last_tag, tnapi->last_irq_tag,
4608 tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
4609 tnapi->rx_rcb_ptr,
4610 tnapi->prodring.rx_std_prod_idx,
4611 tnapi->prodring.rx_std_cons_idx,
4612 tnapi->prodring.rx_jmb_prod_idx,
4613 tnapi->prodring.rx_jmb_cons_idx);
4614 }
4615}
4616
df3e6548
MC
4617/* This is called whenever we suspect that the system chipset is re-
4618 * ordering the sequence of MMIO to the tx send mailbox. The symptom
4619 * is bogus tx completions. We try to recover by setting the
4620 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
4621 * in the workqueue.
4622 */
4623static void tg3_tx_recover(struct tg3 *tp)
4624{
63c3a66f 4625 BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
df3e6548
MC
4626 tp->write32_tx_mbox == tg3_write_indirect_mbox);
4627
5129c3a3
MC
4628 netdev_warn(tp->dev,
4629 "The system may be re-ordering memory-mapped I/O "
4630 "cycles to the network device, attempting to recover. "
4631 "Please report the problem to the driver maintainer "
4632 "and include system chipset information.\n");
df3e6548
MC
4633
4634 spin_lock(&tp->lock);
63c3a66f 4635 tg3_flag_set(tp, TX_RECOVERY_PENDING);
df3e6548
MC
4636 spin_unlock(&tp->lock);
4637}
4638
f3f3f27e 4639static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
1b2a7205 4640{
f65aac16
MC
4641 /* Tell compiler to fetch tx indices from memory. */
4642 barrier();
f3f3f27e
MC
4643 return tnapi->tx_pending -
4644 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
1b2a7205
MC
4645}
4646
1da177e4
LT
4647/* Tigon3 never reports partial packet sends. So we do not
4648 * need special logic to handle SKBs that have not had all
4649 * of their frags sent yet, like SunGEM does.
4650 */
17375d25 4651static void tg3_tx(struct tg3_napi *tnapi)
1da177e4 4652{
17375d25 4653 struct tg3 *tp = tnapi->tp;
898a56f8 4654 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
f3f3f27e 4655 u32 sw_idx = tnapi->tx_cons;
fe5f5787
MC
4656 struct netdev_queue *txq;
4657 int index = tnapi - tp->napi;
4658
63c3a66f 4659 if (tg3_flag(tp, ENABLE_TSS))
fe5f5787
MC
4660 index--;
4661
4662 txq = netdev_get_tx_queue(tp->dev, index);
1da177e4
LT
4663
4664 while (sw_idx != hw_idx) {
f4188d8a 4665 struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
1da177e4 4666 struct sk_buff *skb = ri->skb;
df3e6548
MC
4667 int i, tx_bug = 0;
4668
4669 if (unlikely(skb == NULL)) {
4670 tg3_tx_recover(tp);
4671 return;
4672 }
1da177e4 4673
f4188d8a 4674 pci_unmap_single(tp->pdev,
4e5e4f0d 4675 dma_unmap_addr(ri, mapping),
f4188d8a
AD
4676 skb_headlen(skb),
4677 PCI_DMA_TODEVICE);
1da177e4
LT
4678
4679 ri->skb = NULL;
4680
4681 sw_idx = NEXT_TX(sw_idx);
4682
4683 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
f3f3f27e 4684 ri = &tnapi->tx_buffers[sw_idx];
df3e6548
MC
4685 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
4686 tx_bug = 1;
f4188d8a
AD
4687
4688 pci_unmap_page(tp->pdev,
4e5e4f0d 4689 dma_unmap_addr(ri, mapping),
f4188d8a
AD
4690 skb_shinfo(skb)->frags[i].size,
4691 PCI_DMA_TODEVICE);
1da177e4
LT
4692 sw_idx = NEXT_TX(sw_idx);
4693 }
4694
f47c11ee 4695 dev_kfree_skb(skb);
df3e6548
MC
4696
4697 if (unlikely(tx_bug)) {
4698 tg3_tx_recover(tp);
4699 return;
4700 }
1da177e4
LT
4701 }
4702
f3f3f27e 4703 tnapi->tx_cons = sw_idx;
1da177e4 4704
1b2a7205
MC
4705 /* Need to make the tx_cons update visible to tg3_start_xmit()
4706 * before checking for netif_queue_stopped(). Without the
4707 * memory barrier, there is a small possibility that tg3_start_xmit()
4708 * will miss it and cause the queue to be stopped forever.
4709 */
4710 smp_mb();
4711
fe5f5787 4712 if (unlikely(netif_tx_queue_stopped(txq) &&
f3f3f27e 4713 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
fe5f5787
MC
4714 __netif_tx_lock(txq, smp_processor_id());
4715 if (netif_tx_queue_stopped(txq) &&
f3f3f27e 4716 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
fe5f5787
MC
4717 netif_tx_wake_queue(txq);
4718 __netif_tx_unlock(txq);
51b91468 4719 }
1da177e4
LT
4720}
4721
2b2cdb65
MC
4722static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
4723{
4724 if (!ri->skb)
4725 return;
4726
4e5e4f0d 4727 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
2b2cdb65
MC
4728 map_sz, PCI_DMA_FROMDEVICE);
4729 dev_kfree_skb_any(ri->skb);
4730 ri->skb = NULL;
4731}
4732
1da177e4
LT
4733/* Returns size of skb allocated or < 0 on error.
4734 *
4735 * We only need to fill in the address because the other members
4736 * of the RX descriptor are invariant, see tg3_init_rings.
4737 *
4738 * Note the purposeful assymetry of cpu vs. chip accesses. For
4739 * posting buffers we only dirty the first cache line of the RX
4740 * descriptor (containing the address). Whereas for the RX status
4741 * buffers the cpu only reads the last cacheline of the RX descriptor
4742 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
4743 */
86b21e59 4744static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
a3896167 4745 u32 opaque_key, u32 dest_idx_unmasked)
1da177e4
LT
4746{
4747 struct tg3_rx_buffer_desc *desc;
f94e290e 4748 struct ring_info *map;
1da177e4
LT
4749 struct sk_buff *skb;
4750 dma_addr_t mapping;
4751 int skb_size, dest_idx;
4752
1da177e4
LT
4753 switch (opaque_key) {
4754 case RXD_OPAQUE_RING_STD:
2c49a44d 4755 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
21f581a5
MC
4756 desc = &tpr->rx_std[dest_idx];
4757 map = &tpr->rx_std_buffers[dest_idx];
287be12e 4758 skb_size = tp->rx_pkt_map_sz;
1da177e4
LT
4759 break;
4760
4761 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 4762 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
79ed5ac7 4763 desc = &tpr->rx_jmb[dest_idx].std;
21f581a5 4764 map = &tpr->rx_jmb_buffers[dest_idx];
287be12e 4765 skb_size = TG3_RX_JMB_MAP_SZ;
1da177e4
LT
4766 break;
4767
4768 default:
4769 return -EINVAL;
855e1111 4770 }
1da177e4
LT
4771
4772 /* Do not overwrite any of the map or rp information
4773 * until we are sure we can commit to a new buffer.
4774 *
4775 * Callers depend upon this behavior and assume that
4776 * we leave everything unchanged if we fail.
4777 */
287be12e 4778 skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
1da177e4
LT
4779 if (skb == NULL)
4780 return -ENOMEM;
4781
1da177e4
LT
4782 skb_reserve(skb, tp->rx_offset);
4783
287be12e 4784 mapping = pci_map_single(tp->pdev, skb->data, skb_size,
1da177e4 4785 PCI_DMA_FROMDEVICE);
a21771dd
MC
4786 if (pci_dma_mapping_error(tp->pdev, mapping)) {
4787 dev_kfree_skb(skb);
4788 return -EIO;
4789 }
1da177e4
LT
4790
4791 map->skb = skb;
4e5e4f0d 4792 dma_unmap_addr_set(map, mapping, mapping);
1da177e4 4793
1da177e4
LT
4794 desc->addr_hi = ((u64)mapping >> 32);
4795 desc->addr_lo = ((u64)mapping & 0xffffffff);
4796
4797 return skb_size;
4798}
4799
4800/* We only need to move over in the address because the other
4801 * members of the RX descriptor are invariant. See notes above
4802 * tg3_alloc_rx_skb for full details.
4803 */
a3896167
MC
4804static void tg3_recycle_rx(struct tg3_napi *tnapi,
4805 struct tg3_rx_prodring_set *dpr,
4806 u32 opaque_key, int src_idx,
4807 u32 dest_idx_unmasked)
1da177e4 4808{
17375d25 4809 struct tg3 *tp = tnapi->tp;
1da177e4
LT
4810 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
4811 struct ring_info *src_map, *dest_map;
8fea32b9 4812 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
c6cdf436 4813 int dest_idx;
1da177e4
LT
4814
4815 switch (opaque_key) {
4816 case RXD_OPAQUE_RING_STD:
2c49a44d 4817 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
a3896167
MC
4818 dest_desc = &dpr->rx_std[dest_idx];
4819 dest_map = &dpr->rx_std_buffers[dest_idx];
4820 src_desc = &spr->rx_std[src_idx];
4821 src_map = &spr->rx_std_buffers[src_idx];
1da177e4
LT
4822 break;
4823
4824 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 4825 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
a3896167
MC
4826 dest_desc = &dpr->rx_jmb[dest_idx].std;
4827 dest_map = &dpr->rx_jmb_buffers[dest_idx];
4828 src_desc = &spr->rx_jmb[src_idx].std;
4829 src_map = &spr->rx_jmb_buffers[src_idx];
1da177e4
LT
4830 break;
4831
4832 default:
4833 return;
855e1111 4834 }
1da177e4
LT
4835
4836 dest_map->skb = src_map->skb;
4e5e4f0d
FT
4837 dma_unmap_addr_set(dest_map, mapping,
4838 dma_unmap_addr(src_map, mapping));
1da177e4
LT
4839 dest_desc->addr_hi = src_desc->addr_hi;
4840 dest_desc->addr_lo = src_desc->addr_lo;
e92967bf
MC
4841
4842 /* Ensure that the update to the skb happens after the physical
4843 * addresses have been transferred to the new BD location.
4844 */
4845 smp_wmb();
4846
1da177e4
LT
4847 src_map->skb = NULL;
4848}
4849
1da177e4
LT
4850/* The RX ring scheme is composed of multiple rings which post fresh
4851 * buffers to the chip, and one special ring the chip uses to report
4852 * status back to the host.
4853 *
4854 * The special ring reports the status of received packets to the
4855 * host. The chip does not write into the original descriptor the
4856 * RX buffer was obtained from. The chip simply takes the original
4857 * descriptor as provided by the host, updates the status and length
4858 * field, then writes this into the next status ring entry.
4859 *
4860 * Each ring the host uses to post buffers to the chip is described
4861 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
4862 * it is first placed into the on-chip ram. When the packet's length
4863 * is known, it walks down the TG3_BDINFO entries to select the ring.
4864 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
4865 * which is within the range of the new packet's length is chosen.
4866 *
4867 * The "separate ring for rx status" scheme may sound queer, but it makes
4868 * sense from a cache coherency perspective. If only the host writes
4869 * to the buffer post rings, and only the chip writes to the rx status
4870 * rings, then cache lines never move beyond shared-modified state.
4871 * If both the host and chip were to write into the same ring, cache line
4872 * eviction could occur since both entities want it in an exclusive state.
4873 */
17375d25 4874static int tg3_rx(struct tg3_napi *tnapi, int budget)
1da177e4 4875{
17375d25 4876 struct tg3 *tp = tnapi->tp;
f92905de 4877 u32 work_mask, rx_std_posted = 0;
4361935a 4878 u32 std_prod_idx, jmb_prod_idx;
72334482 4879 u32 sw_idx = tnapi->rx_rcb_ptr;
483ba50b 4880 u16 hw_idx;
1da177e4 4881 int received;
8fea32b9 4882 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
1da177e4 4883
8d9d7cfc 4884 hw_idx = *(tnapi->rx_rcb_prod_idx);
1da177e4
LT
4885 /*
4886 * We need to order the read of hw_idx and the read of
4887 * the opaque cookie.
4888 */
4889 rmb();
1da177e4
LT
4890 work_mask = 0;
4891 received = 0;
4361935a
MC
4892 std_prod_idx = tpr->rx_std_prod_idx;
4893 jmb_prod_idx = tpr->rx_jmb_prod_idx;
1da177e4 4894 while (sw_idx != hw_idx && budget > 0) {
afc081f8 4895 struct ring_info *ri;
72334482 4896 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
1da177e4
LT
4897 unsigned int len;
4898 struct sk_buff *skb;
4899 dma_addr_t dma_addr;
4900 u32 opaque_key, desc_idx, *post_ptr;
4901
4902 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
4903 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
4904 if (opaque_key == RXD_OPAQUE_RING_STD) {
8fea32b9 4905 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
4e5e4f0d 4906 dma_addr = dma_unmap_addr(ri, mapping);
21f581a5 4907 skb = ri->skb;
4361935a 4908 post_ptr = &std_prod_idx;
f92905de 4909 rx_std_posted++;
1da177e4 4910 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
8fea32b9 4911 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
4e5e4f0d 4912 dma_addr = dma_unmap_addr(ri, mapping);
21f581a5 4913 skb = ri->skb;
4361935a 4914 post_ptr = &jmb_prod_idx;
21f581a5 4915 } else
1da177e4 4916 goto next_pkt_nopost;
1da177e4
LT
4917
4918 work_mask |= opaque_key;
4919
4920 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
4921 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
4922 drop_it:
a3896167 4923 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
4924 desc_idx, *post_ptr);
4925 drop_it_no_recycle:
4926 /* Other statistics kept track of by card. */
b0057c51 4927 tp->rx_dropped++;
1da177e4
LT
4928 goto next_pkt;
4929 }
4930
ad829268
MC
4931 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
4932 ETH_FCS_LEN;
1da177e4 4933
d2757fc4 4934 if (len > TG3_RX_COPY_THRESH(tp)) {
1da177e4
LT
4935 int skb_size;
4936
86b21e59 4937 skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
afc081f8 4938 *post_ptr);
1da177e4
LT
4939 if (skb_size < 0)
4940 goto drop_it;
4941
287be12e 4942 pci_unmap_single(tp->pdev, dma_addr, skb_size,
1da177e4
LT
4943 PCI_DMA_FROMDEVICE);
4944
61e800cf
MC
4945 /* Ensure that the update to the skb happens
4946 * after the usage of the old DMA mapping.
4947 */
4948 smp_wmb();
4949
4950 ri->skb = NULL;
4951
1da177e4
LT
4952 skb_put(skb, len);
4953 } else {
4954 struct sk_buff *copy_skb;
4955
a3896167 4956 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
4957 desc_idx, *post_ptr);
4958
bf933c80 4959 copy_skb = netdev_alloc_skb(tp->dev, len +
9dc7a113 4960 TG3_RAW_IP_ALIGN);
1da177e4
LT
4961 if (copy_skb == NULL)
4962 goto drop_it_no_recycle;
4963
bf933c80 4964 skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
1da177e4
LT
4965 skb_put(copy_skb, len);
4966 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
d626f62b 4967 skb_copy_from_linear_data(skb, copy_skb->data, len);
1da177e4
LT
4968 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
4969
4970 /* We'll reuse the original ring buffer. */
4971 skb = copy_skb;
4972 }
4973
dc668910 4974 if ((tp->dev->features & NETIF_F_RXCSUM) &&
1da177e4
LT
4975 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
4976 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
4977 >> RXD_TCPCSUM_SHIFT) == 0xffff))
4978 skb->ip_summed = CHECKSUM_UNNECESSARY;
4979 else
bc8acf2c 4980 skb_checksum_none_assert(skb);
1da177e4
LT
4981
4982 skb->protocol = eth_type_trans(skb, tp->dev);
f7b493e0
MC
4983
4984 if (len > (tp->dev->mtu + ETH_HLEN) &&
4985 skb->protocol != htons(ETH_P_8021Q)) {
4986 dev_kfree_skb(skb);
b0057c51 4987 goto drop_it_no_recycle;
f7b493e0
MC
4988 }
4989
9dc7a113 4990 if (desc->type_flags & RXD_FLAG_VLAN &&
bf933c80
MC
4991 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
4992 __vlan_hwaccel_put_tag(skb,
4993 desc->err_vlan & RXD_VLAN_MASK);
9dc7a113 4994
bf933c80 4995 napi_gro_receive(&tnapi->napi, skb);
1da177e4 4996
1da177e4
LT
4997 received++;
4998 budget--;
4999
5000next_pkt:
5001 (*post_ptr)++;
f92905de
MC
5002
5003 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
2c49a44d
MC
5004 tpr->rx_std_prod_idx = std_prod_idx &
5005 tp->rx_std_ring_mask;
86cfe4ff
MC
5006 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5007 tpr->rx_std_prod_idx);
f92905de
MC
5008 work_mask &= ~RXD_OPAQUE_RING_STD;
5009 rx_std_posted = 0;
5010 }
1da177e4 5011next_pkt_nopost:
483ba50b 5012 sw_idx++;
7cb32cf2 5013 sw_idx &= tp->rx_ret_ring_mask;
52f6d697
MC
5014
5015 /* Refresh hw_idx to see if there is new work */
5016 if (sw_idx == hw_idx) {
8d9d7cfc 5017 hw_idx = *(tnapi->rx_rcb_prod_idx);
52f6d697
MC
5018 rmb();
5019 }
1da177e4
LT
5020 }
5021
5022 /* ACK the status ring. */
72334482
MC
5023 tnapi->rx_rcb_ptr = sw_idx;
5024 tw32_rx_mbox(tnapi->consmbox, sw_idx);
1da177e4
LT
5025
5026 /* Refill RX ring(s). */
63c3a66f 5027 if (!tg3_flag(tp, ENABLE_RSS)) {
b196c7e4 5028 if (work_mask & RXD_OPAQUE_RING_STD) {
2c49a44d
MC
5029 tpr->rx_std_prod_idx = std_prod_idx &
5030 tp->rx_std_ring_mask;
b196c7e4
MC
5031 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5032 tpr->rx_std_prod_idx);
5033 }
5034 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
2c49a44d
MC
5035 tpr->rx_jmb_prod_idx = jmb_prod_idx &
5036 tp->rx_jmb_ring_mask;
b196c7e4
MC
5037 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5038 tpr->rx_jmb_prod_idx);
5039 }
5040 mmiowb();
5041 } else if (work_mask) {
5042 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
5043 * updated before the producer indices can be updated.
5044 */
5045 smp_wmb();
5046
2c49a44d
MC
5047 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
5048 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
b196c7e4 5049
e4af1af9
MC
5050 if (tnapi != &tp->napi[1])
5051 napi_schedule(&tp->napi[1].napi);
1da177e4 5052 }
1da177e4
LT
5053
5054 return received;
5055}
5056
35f2d7d0 5057static void tg3_poll_link(struct tg3 *tp)
1da177e4 5058{
1da177e4 5059 /* handle link change and other phy events */
63c3a66f 5060 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
35f2d7d0
MC
5061 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
5062
1da177e4
LT
5063 if (sblk->status & SD_STATUS_LINK_CHG) {
5064 sblk->status = SD_STATUS_UPDATED |
35f2d7d0 5065 (sblk->status & ~SD_STATUS_LINK_CHG);
f47c11ee 5066 spin_lock(&tp->lock);
63c3a66f 5067 if (tg3_flag(tp, USE_PHYLIB)) {
dd477003
MC
5068 tw32_f(MAC_STATUS,
5069 (MAC_STATUS_SYNC_CHANGED |
5070 MAC_STATUS_CFG_CHANGED |
5071 MAC_STATUS_MI_COMPLETION |
5072 MAC_STATUS_LNKSTATE_CHANGED));
5073 udelay(40);
5074 } else
5075 tg3_setup_phy(tp, 0);
f47c11ee 5076 spin_unlock(&tp->lock);
1da177e4
LT
5077 }
5078 }
35f2d7d0
MC
5079}
5080
f89f38b8
MC
5081static int tg3_rx_prodring_xfer(struct tg3 *tp,
5082 struct tg3_rx_prodring_set *dpr,
5083 struct tg3_rx_prodring_set *spr)
b196c7e4
MC
5084{
5085 u32 si, di, cpycnt, src_prod_idx;
f89f38b8 5086 int i, err = 0;
b196c7e4
MC
5087
5088 while (1) {
5089 src_prod_idx = spr->rx_std_prod_idx;
5090
5091 /* Make sure updates to the rx_std_buffers[] entries and the
5092 * standard producer index are seen in the correct order.
5093 */
5094 smp_rmb();
5095
5096 if (spr->rx_std_cons_idx == src_prod_idx)
5097 break;
5098
5099 if (spr->rx_std_cons_idx < src_prod_idx)
5100 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
5101 else
2c49a44d
MC
5102 cpycnt = tp->rx_std_ring_mask + 1 -
5103 spr->rx_std_cons_idx;
b196c7e4 5104
2c49a44d
MC
5105 cpycnt = min(cpycnt,
5106 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
b196c7e4
MC
5107
5108 si = spr->rx_std_cons_idx;
5109 di = dpr->rx_std_prod_idx;
5110
e92967bf
MC
5111 for (i = di; i < di + cpycnt; i++) {
5112 if (dpr->rx_std_buffers[i].skb) {
5113 cpycnt = i - di;
f89f38b8 5114 err = -ENOSPC;
e92967bf
MC
5115 break;
5116 }
5117 }
5118
5119 if (!cpycnt)
5120 break;
5121
5122 /* Ensure that updates to the rx_std_buffers ring and the
5123 * shadowed hardware producer ring from tg3_recycle_skb() are
5124 * ordered correctly WRT the skb check above.
5125 */
5126 smp_rmb();
5127
b196c7e4
MC
5128 memcpy(&dpr->rx_std_buffers[di],
5129 &spr->rx_std_buffers[si],
5130 cpycnt * sizeof(struct ring_info));
5131
5132 for (i = 0; i < cpycnt; i++, di++, si++) {
5133 struct tg3_rx_buffer_desc *sbd, *dbd;
5134 sbd = &spr->rx_std[si];
5135 dbd = &dpr->rx_std[di];
5136 dbd->addr_hi = sbd->addr_hi;
5137 dbd->addr_lo = sbd->addr_lo;
5138 }
5139
2c49a44d
MC
5140 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
5141 tp->rx_std_ring_mask;
5142 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
5143 tp->rx_std_ring_mask;
b196c7e4
MC
5144 }
5145
5146 while (1) {
5147 src_prod_idx = spr->rx_jmb_prod_idx;
5148
5149 /* Make sure updates to the rx_jmb_buffers[] entries and
5150 * the jumbo producer index are seen in the correct order.
5151 */
5152 smp_rmb();
5153
5154 if (spr->rx_jmb_cons_idx == src_prod_idx)
5155 break;
5156
5157 if (spr->rx_jmb_cons_idx < src_prod_idx)
5158 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
5159 else
2c49a44d
MC
5160 cpycnt = tp->rx_jmb_ring_mask + 1 -
5161 spr->rx_jmb_cons_idx;
b196c7e4
MC
5162
5163 cpycnt = min(cpycnt,
2c49a44d 5164 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
b196c7e4
MC
5165
5166 si = spr->rx_jmb_cons_idx;
5167 di = dpr->rx_jmb_prod_idx;
5168
e92967bf
MC
5169 for (i = di; i < di + cpycnt; i++) {
5170 if (dpr->rx_jmb_buffers[i].skb) {
5171 cpycnt = i - di;
f89f38b8 5172 err = -ENOSPC;
e92967bf
MC
5173 break;
5174 }
5175 }
5176
5177 if (!cpycnt)
5178 break;
5179
5180 /* Ensure that updates to the rx_jmb_buffers ring and the
5181 * shadowed hardware producer ring from tg3_recycle_skb() are
5182 * ordered correctly WRT the skb check above.
5183 */
5184 smp_rmb();
5185
b196c7e4
MC
5186 memcpy(&dpr->rx_jmb_buffers[di],
5187 &spr->rx_jmb_buffers[si],
5188 cpycnt * sizeof(struct ring_info));
5189
5190 for (i = 0; i < cpycnt; i++, di++, si++) {
5191 struct tg3_rx_buffer_desc *sbd, *dbd;
5192 sbd = &spr->rx_jmb[si].std;
5193 dbd = &dpr->rx_jmb[di].std;
5194 dbd->addr_hi = sbd->addr_hi;
5195 dbd->addr_lo = sbd->addr_lo;
5196 }
5197
2c49a44d
MC
5198 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
5199 tp->rx_jmb_ring_mask;
5200 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
5201 tp->rx_jmb_ring_mask;
b196c7e4 5202 }
f89f38b8
MC
5203
5204 return err;
b196c7e4
MC
5205}
5206
35f2d7d0
MC
5207static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
5208{
5209 struct tg3 *tp = tnapi->tp;
1da177e4
LT
5210
5211 /* run TX completion thread */
f3f3f27e 5212 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
17375d25 5213 tg3_tx(tnapi);
63c3a66f 5214 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
4fd7ab59 5215 return work_done;
1da177e4
LT
5216 }
5217
1da177e4
LT
5218 /* run RX thread, within the bounds set by NAPI.
5219 * All RX "locking" is done by ensuring outside
bea3348e 5220 * code synchronizes with tg3->napi.poll()
1da177e4 5221 */
8d9d7cfc 5222 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
17375d25 5223 work_done += tg3_rx(tnapi, budget - work_done);
1da177e4 5224
63c3a66f 5225 if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
8fea32b9 5226 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
f89f38b8 5227 int i, err = 0;
e4af1af9
MC
5228 u32 std_prod_idx = dpr->rx_std_prod_idx;
5229 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
b196c7e4 5230
e4af1af9 5231 for (i = 1; i < tp->irq_cnt; i++)
f89f38b8 5232 err |= tg3_rx_prodring_xfer(tp, dpr,
8fea32b9 5233 &tp->napi[i].prodring);
b196c7e4
MC
5234
5235 wmb();
5236
e4af1af9
MC
5237 if (std_prod_idx != dpr->rx_std_prod_idx)
5238 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5239 dpr->rx_std_prod_idx);
b196c7e4 5240
e4af1af9
MC
5241 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
5242 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5243 dpr->rx_jmb_prod_idx);
b196c7e4
MC
5244
5245 mmiowb();
f89f38b8
MC
5246
5247 if (err)
5248 tw32_f(HOSTCC_MODE, tp->coal_now);
b196c7e4
MC
5249 }
5250
6f535763
DM
5251 return work_done;
5252}
5253
35f2d7d0
MC
5254static int tg3_poll_msix(struct napi_struct *napi, int budget)
5255{
5256 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5257 struct tg3 *tp = tnapi->tp;
5258 int work_done = 0;
5259 struct tg3_hw_status *sblk = tnapi->hw_status;
5260
5261 while (1) {
5262 work_done = tg3_poll_work(tnapi, work_done, budget);
5263
63c3a66f 5264 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
35f2d7d0
MC
5265 goto tx_recovery;
5266
5267 if (unlikely(work_done >= budget))
5268 break;
5269
c6cdf436 5270 /* tp->last_tag is used in tg3_int_reenable() below
35f2d7d0
MC
5271 * to tell the hw how much work has been processed,
5272 * so we must read it before checking for more work.
5273 */
5274 tnapi->last_tag = sblk->status_tag;
5275 tnapi->last_irq_tag = tnapi->last_tag;
5276 rmb();
5277
5278 /* check for RX/TX work to do */
6d40db7b
MC
5279 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
5280 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
35f2d7d0
MC
5281 napi_complete(napi);
5282 /* Reenable interrupts. */
5283 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
5284 mmiowb();
5285 break;
5286 }
5287 }
5288
5289 return work_done;
5290
5291tx_recovery:
5292 /* work_done is guaranteed to be less than budget. */
5293 napi_complete(napi);
5294 schedule_work(&tp->reset_task);
5295 return work_done;
5296}
5297
e64de4e6
MC
5298static void tg3_process_error(struct tg3 *tp)
5299{
5300 u32 val;
5301 bool real_error = false;
5302
63c3a66f 5303 if (tg3_flag(tp, ERROR_PROCESSED))
e64de4e6
MC
5304 return;
5305
5306 /* Check Flow Attention register */
5307 val = tr32(HOSTCC_FLOW_ATTN);
5308 if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
5309 netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
5310 real_error = true;
5311 }
5312
5313 if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
5314 netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
5315 real_error = true;
5316 }
5317
5318 if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
5319 netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
5320 real_error = true;
5321 }
5322
5323 if (!real_error)
5324 return;
5325
5326 tg3_dump_state(tp);
5327
63c3a66f 5328 tg3_flag_set(tp, ERROR_PROCESSED);
e64de4e6
MC
5329 schedule_work(&tp->reset_task);
5330}
5331
6f535763
DM
5332static int tg3_poll(struct napi_struct *napi, int budget)
5333{
8ef0442f
MC
5334 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5335 struct tg3 *tp = tnapi->tp;
6f535763 5336 int work_done = 0;
898a56f8 5337 struct tg3_hw_status *sblk = tnapi->hw_status;
6f535763
DM
5338
5339 while (1) {
e64de4e6
MC
5340 if (sblk->status & SD_STATUS_ERROR)
5341 tg3_process_error(tp);
5342
35f2d7d0
MC
5343 tg3_poll_link(tp);
5344
17375d25 5345 work_done = tg3_poll_work(tnapi, work_done, budget);
6f535763 5346
63c3a66f 5347 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
6f535763
DM
5348 goto tx_recovery;
5349
5350 if (unlikely(work_done >= budget))
5351 break;
5352
63c3a66f 5353 if (tg3_flag(tp, TAGGED_STATUS)) {
17375d25 5354 /* tp->last_tag is used in tg3_int_reenable() below
4fd7ab59
MC
5355 * to tell the hw how much work has been processed,
5356 * so we must read it before checking for more work.
5357 */
898a56f8
MC
5358 tnapi->last_tag = sblk->status_tag;
5359 tnapi->last_irq_tag = tnapi->last_tag;
4fd7ab59
MC
5360 rmb();
5361 } else
5362 sblk->status &= ~SD_STATUS_UPDATED;
6f535763 5363
17375d25 5364 if (likely(!tg3_has_work(tnapi))) {
288379f0 5365 napi_complete(napi);
17375d25 5366 tg3_int_reenable(tnapi);
6f535763
DM
5367 break;
5368 }
1da177e4
LT
5369 }
5370
bea3348e 5371 return work_done;
6f535763
DM
5372
5373tx_recovery:
4fd7ab59 5374 /* work_done is guaranteed to be less than budget. */
288379f0 5375 napi_complete(napi);
6f535763 5376 schedule_work(&tp->reset_task);
4fd7ab59 5377 return work_done;
1da177e4
LT
5378}
5379
66cfd1bd
MC
5380static void tg3_napi_disable(struct tg3 *tp)
5381{
5382 int i;
5383
5384 for (i = tp->irq_cnt - 1; i >= 0; i--)
5385 napi_disable(&tp->napi[i].napi);
5386}
5387
5388static void tg3_napi_enable(struct tg3 *tp)
5389{
5390 int i;
5391
5392 for (i = 0; i < tp->irq_cnt; i++)
5393 napi_enable(&tp->napi[i].napi);
5394}
5395
5396static void tg3_napi_init(struct tg3 *tp)
5397{
5398 int i;
5399
5400 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
5401 for (i = 1; i < tp->irq_cnt; i++)
5402 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
5403}
5404
5405static void tg3_napi_fini(struct tg3 *tp)
5406{
5407 int i;
5408
5409 for (i = 0; i < tp->irq_cnt; i++)
5410 netif_napi_del(&tp->napi[i].napi);
5411}
5412
5413static inline void tg3_netif_stop(struct tg3 *tp)
5414{
5415 tp->dev->trans_start = jiffies; /* prevent tx timeout */
5416 tg3_napi_disable(tp);
5417 netif_tx_disable(tp->dev);
5418}
5419
5420static inline void tg3_netif_start(struct tg3 *tp)
5421{
5422 /* NOTE: unconditional netif_tx_wake_all_queues is only
5423 * appropriate so long as all callers are assured to
5424 * have free tx slots (such as after tg3_init_hw)
5425 */
5426 netif_tx_wake_all_queues(tp->dev);
5427
5428 tg3_napi_enable(tp);
5429 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
5430 tg3_enable_ints(tp);
5431}
5432
f47c11ee
DM
5433static void tg3_irq_quiesce(struct tg3 *tp)
5434{
4f125f42
MC
5435 int i;
5436
f47c11ee
DM
5437 BUG_ON(tp->irq_sync);
5438
5439 tp->irq_sync = 1;
5440 smp_mb();
5441
4f125f42
MC
5442 for (i = 0; i < tp->irq_cnt; i++)
5443 synchronize_irq(tp->napi[i].irq_vec);
f47c11ee
DM
5444}
5445
f47c11ee
DM
5446/* Fully shutdown all tg3 driver activity elsewhere in the system.
5447 * If irq_sync is non-zero, then the IRQ handler must be synchronized
5448 * with as well. Most of the time, this is not necessary except when
5449 * shutting down the device.
5450 */
5451static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
5452{
46966545 5453 spin_lock_bh(&tp->lock);
f47c11ee
DM
5454 if (irq_sync)
5455 tg3_irq_quiesce(tp);
f47c11ee
DM
5456}
5457
5458static inline void tg3_full_unlock(struct tg3 *tp)
5459{
f47c11ee
DM
5460 spin_unlock_bh(&tp->lock);
5461}
5462
fcfa0a32
MC
5463/* One-shot MSI handler - Chip automatically disables interrupt
5464 * after sending MSI so driver doesn't have to do it.
5465 */
7d12e780 5466static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
fcfa0a32 5467{
09943a18
MC
5468 struct tg3_napi *tnapi = dev_id;
5469 struct tg3 *tp = tnapi->tp;
fcfa0a32 5470
898a56f8 5471 prefetch(tnapi->hw_status);
0c1d0e2b
MC
5472 if (tnapi->rx_rcb)
5473 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
fcfa0a32
MC
5474
5475 if (likely(!tg3_irq_sync(tp)))
09943a18 5476 napi_schedule(&tnapi->napi);
fcfa0a32
MC
5477
5478 return IRQ_HANDLED;
5479}
5480
88b06bc2
MC
5481/* MSI ISR - No need to check for interrupt sharing and no need to
5482 * flush status block and interrupt mailbox. PCI ordering rules
5483 * guarantee that MSI will arrive after the status block.
5484 */
7d12e780 5485static irqreturn_t tg3_msi(int irq, void *dev_id)
88b06bc2 5486{
09943a18
MC
5487 struct tg3_napi *tnapi = dev_id;
5488 struct tg3 *tp = tnapi->tp;
88b06bc2 5489
898a56f8 5490 prefetch(tnapi->hw_status);
0c1d0e2b
MC
5491 if (tnapi->rx_rcb)
5492 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
88b06bc2 5493 /*
fac9b83e 5494 * Writing any value to intr-mbox-0 clears PCI INTA# and
88b06bc2 5495 * chip-internal interrupt pending events.
fac9b83e 5496 * Writing non-zero to intr-mbox-0 additional tells the
88b06bc2
MC
5497 * NIC to stop sending us irqs, engaging "in-intr-handler"
5498 * event coalescing.
5499 */
5500 tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
61487480 5501 if (likely(!tg3_irq_sync(tp)))
09943a18 5502 napi_schedule(&tnapi->napi);
61487480 5503
88b06bc2
MC
5504 return IRQ_RETVAL(1);
5505}
5506
7d12e780 5507static irqreturn_t tg3_interrupt(int irq, void *dev_id)
1da177e4 5508{
09943a18
MC
5509 struct tg3_napi *tnapi = dev_id;
5510 struct tg3 *tp = tnapi->tp;
898a56f8 5511 struct tg3_hw_status *sblk = tnapi->hw_status;
1da177e4
LT
5512 unsigned int handled = 1;
5513
1da177e4
LT
5514 /* In INTx mode, it is possible for the interrupt to arrive at
5515 * the CPU before the status block posted prior to the interrupt.
5516 * Reading the PCI State register will confirm whether the
5517 * interrupt is ours and will flush the status block.
5518 */
d18edcb2 5519 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
63c3a66f 5520 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
5521 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5522 handled = 0;
f47c11ee 5523 goto out;
fac9b83e 5524 }
d18edcb2
MC
5525 }
5526
5527 /*
5528 * Writing any value to intr-mbox-0 clears PCI INTA# and
5529 * chip-internal interrupt pending events.
5530 * Writing non-zero to intr-mbox-0 additional tells the
5531 * NIC to stop sending us irqs, engaging "in-intr-handler"
5532 * event coalescing.
c04cb347
MC
5533 *
5534 * Flush the mailbox to de-assert the IRQ immediately to prevent
5535 * spurious interrupts. The flush impacts performance but
5536 * excessive spurious interrupts can be worse in some cases.
d18edcb2 5537 */
c04cb347 5538 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
d18edcb2
MC
5539 if (tg3_irq_sync(tp))
5540 goto out;
5541 sblk->status &= ~SD_STATUS_UPDATED;
17375d25 5542 if (likely(tg3_has_work(tnapi))) {
72334482 5543 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
09943a18 5544 napi_schedule(&tnapi->napi);
d18edcb2
MC
5545 } else {
5546 /* No work, shared interrupt perhaps? re-enable
5547 * interrupts, and flush that PCI write
5548 */
5549 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
5550 0x00000000);
fac9b83e 5551 }
f47c11ee 5552out:
fac9b83e
DM
5553 return IRQ_RETVAL(handled);
5554}
5555
7d12e780 5556static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
fac9b83e 5557{
09943a18
MC
5558 struct tg3_napi *tnapi = dev_id;
5559 struct tg3 *tp = tnapi->tp;
898a56f8 5560 struct tg3_hw_status *sblk = tnapi->hw_status;
fac9b83e
DM
5561 unsigned int handled = 1;
5562
fac9b83e
DM
5563 /* In INTx mode, it is possible for the interrupt to arrive at
5564 * the CPU before the status block posted prior to the interrupt.
5565 * Reading the PCI State register will confirm whether the
5566 * interrupt is ours and will flush the status block.
5567 */
898a56f8 5568 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
63c3a66f 5569 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
5570 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5571 handled = 0;
f47c11ee 5572 goto out;
1da177e4 5573 }
d18edcb2
MC
5574 }
5575
5576 /*
5577 * writing any value to intr-mbox-0 clears PCI INTA# and
5578 * chip-internal interrupt pending events.
5579 * writing non-zero to intr-mbox-0 additional tells the
5580 * NIC to stop sending us irqs, engaging "in-intr-handler"
5581 * event coalescing.
c04cb347
MC
5582 *
5583 * Flush the mailbox to de-assert the IRQ immediately to prevent
5584 * spurious interrupts. The flush impacts performance but
5585 * excessive spurious interrupts can be worse in some cases.
d18edcb2 5586 */
c04cb347 5587 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
624f8e50
MC
5588
5589 /*
5590 * In a shared interrupt configuration, sometimes other devices'
5591 * interrupts will scream. We record the current status tag here
5592 * so that the above check can report that the screaming interrupts
5593 * are unhandled. Eventually they will be silenced.
5594 */
898a56f8 5595 tnapi->last_irq_tag = sblk->status_tag;
624f8e50 5596
d18edcb2
MC
5597 if (tg3_irq_sync(tp))
5598 goto out;
624f8e50 5599
72334482 5600 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
624f8e50 5601
09943a18 5602 napi_schedule(&tnapi->napi);
624f8e50 5603
f47c11ee 5604out:
1da177e4
LT
5605 return IRQ_RETVAL(handled);
5606}
5607
7938109f 5608/* ISR for interrupt test */
7d12e780 5609static irqreturn_t tg3_test_isr(int irq, void *dev_id)
7938109f 5610{
09943a18
MC
5611 struct tg3_napi *tnapi = dev_id;
5612 struct tg3 *tp = tnapi->tp;
898a56f8 5613 struct tg3_hw_status *sblk = tnapi->hw_status;
7938109f 5614
f9804ddb
MC
5615 if ((sblk->status & SD_STATUS_UPDATED) ||
5616 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
b16250e3 5617 tg3_disable_ints(tp);
7938109f
MC
5618 return IRQ_RETVAL(1);
5619 }
5620 return IRQ_RETVAL(0);
5621}
5622
8e7a22e3 5623static int tg3_init_hw(struct tg3 *, int);
944d980e 5624static int tg3_halt(struct tg3 *, int, int);
1da177e4 5625
b9ec6c1b
MC
5626/* Restart hardware after configuration changes, self-test, etc.
5627 * Invoked with tp->lock held.
5628 */
5629static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
78c6146f
ED
5630 __releases(tp->lock)
5631 __acquires(tp->lock)
b9ec6c1b
MC
5632{
5633 int err;
5634
5635 err = tg3_init_hw(tp, reset_phy);
5636 if (err) {
5129c3a3
MC
5637 netdev_err(tp->dev,
5638 "Failed to re-initialize device, aborting\n");
b9ec6c1b
MC
5639 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
5640 tg3_full_unlock(tp);
5641 del_timer_sync(&tp->timer);
5642 tp->irq_sync = 0;
fed97810 5643 tg3_napi_enable(tp);
b9ec6c1b
MC
5644 dev_close(tp->dev);
5645 tg3_full_lock(tp, 0);
5646 }
5647 return err;
5648}
5649
1da177e4
LT
5650#ifdef CONFIG_NET_POLL_CONTROLLER
5651static void tg3_poll_controller(struct net_device *dev)
5652{
4f125f42 5653 int i;
88b06bc2
MC
5654 struct tg3 *tp = netdev_priv(dev);
5655
4f125f42 5656 for (i = 0; i < tp->irq_cnt; i++)
fe234f0e 5657 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
1da177e4
LT
5658}
5659#endif
5660
c4028958 5661static void tg3_reset_task(struct work_struct *work)
1da177e4 5662{
c4028958 5663 struct tg3 *tp = container_of(work, struct tg3, reset_task);
b02fd9e3 5664 int err;
1da177e4
LT
5665 unsigned int restart_timer;
5666
7faa006f 5667 tg3_full_lock(tp, 0);
7faa006f
MC
5668
5669 if (!netif_running(tp->dev)) {
7faa006f
MC
5670 tg3_full_unlock(tp);
5671 return;
5672 }
5673
5674 tg3_full_unlock(tp);
5675
b02fd9e3
MC
5676 tg3_phy_stop(tp);
5677
1da177e4
LT
5678 tg3_netif_stop(tp);
5679
f47c11ee 5680 tg3_full_lock(tp, 1);
1da177e4 5681
63c3a66f
JP
5682 restart_timer = tg3_flag(tp, RESTART_TIMER);
5683 tg3_flag_clear(tp, RESTART_TIMER);
1da177e4 5684
63c3a66f 5685 if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
df3e6548
MC
5686 tp->write32_tx_mbox = tg3_write32_tx_mbox;
5687 tp->write32_rx_mbox = tg3_write_flush_reg32;
63c3a66f
JP
5688 tg3_flag_set(tp, MBOX_WRITE_REORDER);
5689 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
df3e6548
MC
5690 }
5691
944d980e 5692 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
b02fd9e3
MC
5693 err = tg3_init_hw(tp, 1);
5694 if (err)
b9ec6c1b 5695 goto out;
1da177e4
LT
5696
5697 tg3_netif_start(tp);
5698
1da177e4
LT
5699 if (restart_timer)
5700 mod_timer(&tp->timer, jiffies + 1);
7faa006f 5701
b9ec6c1b 5702out:
7faa006f 5703 tg3_full_unlock(tp);
b02fd9e3
MC
5704
5705 if (!err)
5706 tg3_phy_start(tp);
1da177e4
LT
5707}
5708
5709static void tg3_tx_timeout(struct net_device *dev)
5710{
5711 struct tg3 *tp = netdev_priv(dev);
5712
b0408751 5713 if (netif_msg_tx_err(tp)) {
05dbe005 5714 netdev_err(dev, "transmit timed out, resetting\n");
97bd8e49 5715 tg3_dump_state(tp);
b0408751 5716 }
1da177e4
LT
5717
5718 schedule_work(&tp->reset_task);
5719}
5720
c58ec932
MC
5721/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
5722static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
5723{
5724 u32 base = (u32) mapping & 0xffffffff;
5725
807540ba 5726 return (base > 0xffffdcc0) && (base + len + 8 < base);
c58ec932
MC
5727}
5728
72f2afb8
MC
5729/* Test for DMA addresses > 40-bit */
5730static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
5731 int len)
5732{
5733#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
63c3a66f 5734 if (tg3_flag(tp, 40BIT_DMA_BUG))
807540ba 5735 return ((u64) mapping + len) > DMA_BIT_MASK(40);
72f2afb8
MC
5736 return 0;
5737#else
5738 return 0;
5739#endif
5740}
5741
2ffcc981
MC
5742static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
5743 dma_addr_t mapping, int len, u32 flags,
5744 u32 mss_and_is_end)
5745{
5746 struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
5747 int is_end = (mss_and_is_end & 0x1);
5748 u32 mss = (mss_and_is_end >> 1);
5749 u32 vlan_tag = 0;
5750
5751 if (is_end)
5752 flags |= TXD_FLAG_END;
5753 if (flags & TXD_FLAG_VLAN) {
5754 vlan_tag = flags >> 16;
5755 flags &= 0xffff;
5756 }
5757 vlan_tag |= (mss << TXD_MSS_SHIFT);
5758
5759 txd->addr_hi = ((u64) mapping >> 32);
5760 txd->addr_lo = ((u64) mapping & 0xffffffff);
5761 txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
5762 txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
5763}
1da177e4 5764
432aa7ed
MC
5765static void tg3_skb_error_unmap(struct tg3_napi *tnapi,
5766 struct sk_buff *skb, int last)
5767{
5768 int i;
5769 u32 entry = tnapi->tx_prod;
5770 struct ring_info *txb = &tnapi->tx_buffers[entry];
5771
5772 pci_unmap_single(tnapi->tp->pdev,
5773 dma_unmap_addr(txb, mapping),
5774 skb_headlen(skb),
5775 PCI_DMA_TODEVICE);
5776 for (i = 0; i <= last; i++) {
5777 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5778
5779 entry = NEXT_TX(entry);
5780 txb = &tnapi->tx_buffers[entry];
5781
5782 pci_unmap_page(tnapi->tp->pdev,
5783 dma_unmap_addr(txb, mapping),
5784 frag->size, PCI_DMA_TODEVICE);
5785 }
5786}
5787
72f2afb8 5788/* Workaround 4GB and 40-bit hardware DMA bugs. */
24f4efd4 5789static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
432aa7ed
MC
5790 struct sk_buff *skb,
5791 u32 base_flags, u32 mss)
1da177e4 5792{
24f4efd4 5793 struct tg3 *tp = tnapi->tp;
41588ba1 5794 struct sk_buff *new_skb;
c58ec932 5795 dma_addr_t new_addr = 0;
432aa7ed
MC
5796 u32 entry = tnapi->tx_prod;
5797 int ret = 0;
1da177e4 5798
41588ba1
MC
5799 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
5800 new_skb = skb_copy(skb, GFP_ATOMIC);
5801 else {
5802 int more_headroom = 4 - ((unsigned long)skb->data & 3);
5803
5804 new_skb = skb_copy_expand(skb,
5805 skb_headroom(skb) + more_headroom,
5806 skb_tailroom(skb), GFP_ATOMIC);
5807 }
5808
1da177e4 5809 if (!new_skb) {
c58ec932
MC
5810 ret = -1;
5811 } else {
5812 /* New SKB is guaranteed to be linear. */
f4188d8a
AD
5813 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
5814 PCI_DMA_TODEVICE);
5815 /* Make sure the mapping succeeded */
5816 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
5817 ret = -1;
5818 dev_kfree_skb(new_skb);
90079ce8 5819
c58ec932
MC
5820 /* Make sure new skb does not cross any 4G boundaries.
5821 * Drop the packet if it does.
5822 */
63c3a66f
JP
5823 } else if (tg3_flag(tp, 4G_DMA_BNDRY_BUG) &&
5824 tg3_4g_overflow_test(new_addr, new_skb->len)) {
f4188d8a
AD
5825 pci_unmap_single(tp->pdev, new_addr, new_skb->len,
5826 PCI_DMA_TODEVICE);
c58ec932
MC
5827 ret = -1;
5828 dev_kfree_skb(new_skb);
c58ec932 5829 } else {
432aa7ed
MC
5830 tnapi->tx_buffers[entry].skb = new_skb;
5831 dma_unmap_addr_set(&tnapi->tx_buffers[entry],
5832 mapping, new_addr);
5833
f3f3f27e 5834 tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
c58ec932 5835 base_flags, 1 | (mss << 1));
f4188d8a 5836 }
1da177e4
LT
5837 }
5838
5839 dev_kfree_skb(skb);
5840
c58ec932 5841 return ret;
1da177e4
LT
5842}
5843
2ffcc981 5844static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
52c0fd83
MC
5845
5846/* Use GSO to workaround a rare TSO bug that may be triggered when the
5847 * TSO header is greater than 80 bytes.
5848 */
5849static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
5850{
5851 struct sk_buff *segs, *nskb;
f3f3f27e 5852 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
52c0fd83
MC
5853
5854 /* Estimate the number of fragments in the worst case */
f3f3f27e 5855 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
52c0fd83 5856 netif_stop_queue(tp->dev);
f65aac16
MC
5857
5858 /* netif_tx_stop_queue() must be done before checking
5859 * checking tx index in tg3_tx_avail() below, because in
5860 * tg3_tx(), we update tx index before checking for
5861 * netif_tx_queue_stopped().
5862 */
5863 smp_mb();
f3f3f27e 5864 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
7f62ad5d
MC
5865 return NETDEV_TX_BUSY;
5866
5867 netif_wake_queue(tp->dev);
52c0fd83
MC
5868 }
5869
5870 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
801678c5 5871 if (IS_ERR(segs))
52c0fd83
MC
5872 goto tg3_tso_bug_end;
5873
5874 do {
5875 nskb = segs;
5876 segs = segs->next;
5877 nskb->next = NULL;
2ffcc981 5878 tg3_start_xmit(nskb, tp->dev);
52c0fd83
MC
5879 } while (segs);
5880
5881tg3_tso_bug_end:
5882 dev_kfree_skb(skb);
5883
5884 return NETDEV_TX_OK;
5885}
52c0fd83 5886
5a6f3074 5887/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
63c3a66f 5888 * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
5a6f3074 5889 */
2ffcc981 5890static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
1da177e4
LT
5891{
5892 struct tg3 *tp = netdev_priv(dev);
1da177e4 5893 u32 len, entry, base_flags, mss;
432aa7ed 5894 int i = -1, would_hit_hwbug;
90079ce8 5895 dma_addr_t mapping;
24f4efd4
MC
5896 struct tg3_napi *tnapi;
5897 struct netdev_queue *txq;
432aa7ed 5898 unsigned int last;
f4188d8a 5899
24f4efd4
MC
5900 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
5901 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
63c3a66f 5902 if (tg3_flag(tp, ENABLE_TSS))
24f4efd4 5903 tnapi++;
1da177e4 5904
00b70504 5905 /* We are running in BH disabled context with netif_tx_lock
bea3348e 5906 * and TX reclaim runs via tp->napi.poll inside of a software
f47c11ee
DM
5907 * interrupt. Furthermore, IRQ processing runs lockless so we have
5908 * no IRQ context deadlocks to worry about either. Rejoice!
1da177e4 5909 */
f3f3f27e 5910 if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
24f4efd4
MC
5911 if (!netif_tx_queue_stopped(txq)) {
5912 netif_tx_stop_queue(txq);
1f064a87
SH
5913
5914 /* This is a hard error, log it. */
5129c3a3
MC
5915 netdev_err(dev,
5916 "BUG! Tx Ring full when queue awake!\n");
1f064a87 5917 }
1da177e4
LT
5918 return NETDEV_TX_BUSY;
5919 }
5920
f3f3f27e 5921 entry = tnapi->tx_prod;
1da177e4 5922 base_flags = 0;
84fa7933 5923 if (skb->ip_summed == CHECKSUM_PARTIAL)
1da177e4 5924 base_flags |= TXD_FLAG_TCPUDP_CSUM;
24f4efd4 5925
be98da6a
MC
5926 mss = skb_shinfo(skb)->gso_size;
5927 if (mss) {
eddc9ec5 5928 struct iphdr *iph;
34195c3d 5929 u32 tcp_opt_len, hdr_len;
1da177e4
LT
5930
5931 if (skb_header_cloned(skb) &&
5932 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
5933 dev_kfree_skb(skb);
5934 goto out_unlock;
5935 }
5936
34195c3d 5937 iph = ip_hdr(skb);
ab6a5bb6 5938 tcp_opt_len = tcp_optlen(skb);
1da177e4 5939
02e96080 5940 if (skb_is_gso_v6(skb)) {
34195c3d
MC
5941 hdr_len = skb_headlen(skb) - ETH_HLEN;
5942 } else {
5943 u32 ip_tcp_len;
5944
5945 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
5946 hdr_len = ip_tcp_len + tcp_opt_len;
5947
5948 iph->check = 0;
5949 iph->tot_len = htons(mss + hdr_len);
5950 }
5951
52c0fd83 5952 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
63c3a66f 5953 tg3_flag(tp, TSO_BUG))
de6f31eb 5954 return tg3_tso_bug(tp, skb);
52c0fd83 5955
1da177e4
LT
5956 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
5957 TXD_FLAG_CPU_POST_DMA);
5958
63c3a66f
JP
5959 if (tg3_flag(tp, HW_TSO_1) ||
5960 tg3_flag(tp, HW_TSO_2) ||
5961 tg3_flag(tp, HW_TSO_3)) {
aa8223c7 5962 tcp_hdr(skb)->check = 0;
1da177e4 5963 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
aa8223c7
ACM
5964 } else
5965 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
5966 iph->daddr, 0,
5967 IPPROTO_TCP,
5968 0);
1da177e4 5969
63c3a66f 5970 if (tg3_flag(tp, HW_TSO_3)) {
615774fe
MC
5971 mss |= (hdr_len & 0xc) << 12;
5972 if (hdr_len & 0x10)
5973 base_flags |= 0x00000010;
5974 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 5975 } else if (tg3_flag(tp, HW_TSO_2))
92c6b8d1 5976 mss |= hdr_len << 9;
63c3a66f 5977 else if (tg3_flag(tp, HW_TSO_1) ||
92c6b8d1 5978 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
eddc9ec5 5979 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
5980 int tsflags;
5981
eddc9ec5 5982 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
5983 mss |= (tsflags << 11);
5984 }
5985 } else {
eddc9ec5 5986 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
5987 int tsflags;
5988
eddc9ec5 5989 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
5990 base_flags |= tsflags << 12;
5991 }
5992 }
5993 }
bf933c80 5994
eab6d18d 5995 if (vlan_tx_tag_present(skb))
1da177e4
LT
5996 base_flags |= (TXD_FLAG_VLAN |
5997 (vlan_tx_tag_get(skb) << 16));
1da177e4 5998
63c3a66f 5999 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
8fc2f995 6000 !mss && skb->len > VLAN_ETH_FRAME_LEN)
615774fe
MC
6001 base_flags |= TXD_FLAG_JMB_PKT;
6002
f4188d8a
AD
6003 len = skb_headlen(skb);
6004
6005 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
6006 if (pci_dma_mapping_error(tp->pdev, mapping)) {
90079ce8
DM
6007 dev_kfree_skb(skb);
6008 goto out_unlock;
6009 }
6010
f3f3f27e 6011 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 6012 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
1da177e4
LT
6013
6014 would_hit_hwbug = 0;
6015
63c3a66f 6016 if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
92c6b8d1
MC
6017 would_hit_hwbug = 1;
6018
63c3a66f 6019 if (tg3_flag(tp, 4G_DMA_BNDRY_BUG) &&
0e1406dd
MC
6020 tg3_4g_overflow_test(mapping, len))
6021 would_hit_hwbug = 1;
6022
63c3a66f 6023 if (tg3_flag(tp, 40BIT_DMA_LIMIT_BUG) &&
0e1406dd 6024 tg3_40bit_overflow_test(tp, mapping, len))
41588ba1 6025 would_hit_hwbug = 1;
0e1406dd 6026
63c3a66f 6027 if (tg3_flag(tp, 5701_DMA_BUG))
c58ec932 6028 would_hit_hwbug = 1;
1da177e4 6029
f3f3f27e 6030 tg3_set_txd(tnapi, entry, mapping, len, base_flags,
1da177e4
LT
6031 (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
6032
6033 entry = NEXT_TX(entry);
6034
6035 /* Now loop through additional data fragments, and queue them. */
6036 if (skb_shinfo(skb)->nr_frags > 0) {
1da177e4
LT
6037 last = skb_shinfo(skb)->nr_frags - 1;
6038 for (i = 0; i <= last; i++) {
6039 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6040
6041 len = frag->size;
f4188d8a
AD
6042 mapping = pci_map_page(tp->pdev,
6043 frag->page,
6044 frag->page_offset,
6045 len, PCI_DMA_TODEVICE);
1da177e4 6046
f3f3f27e 6047 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 6048 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a
AD
6049 mapping);
6050 if (pci_dma_mapping_error(tp->pdev, mapping))
6051 goto dma_error;
1da177e4 6052
63c3a66f 6053 if (tg3_flag(tp, SHORT_DMA_BUG) &&
92c6b8d1
MC
6054 len <= 8)
6055 would_hit_hwbug = 1;
6056
63c3a66f 6057 if (tg3_flag(tp, 4G_DMA_BNDRY_BUG) &&
0e1406dd 6058 tg3_4g_overflow_test(mapping, len))
c58ec932 6059 would_hit_hwbug = 1;
1da177e4 6060
63c3a66f 6061 if (tg3_flag(tp, 40BIT_DMA_LIMIT_BUG) &&
0e1406dd 6062 tg3_40bit_overflow_test(tp, mapping, len))
72f2afb8
MC
6063 would_hit_hwbug = 1;
6064
63c3a66f
JP
6065 if (tg3_flag(tp, HW_TSO_1) ||
6066 tg3_flag(tp, HW_TSO_2) ||
6067 tg3_flag(tp, HW_TSO_3))
f3f3f27e 6068 tg3_set_txd(tnapi, entry, mapping, len,
1da177e4
LT
6069 base_flags, (i == last)|(mss << 1));
6070 else
f3f3f27e 6071 tg3_set_txd(tnapi, entry, mapping, len,
1da177e4
LT
6072 base_flags, (i == last));
6073
6074 entry = NEXT_TX(entry);
6075 }
6076 }
6077
6078 if (would_hit_hwbug) {
432aa7ed 6079 tg3_skb_error_unmap(tnapi, skb, i);
1da177e4
LT
6080
6081 /* If the workaround fails due to memory/mapping
6082 * failure, silently drop this packet.
6083 */
432aa7ed 6084 if (tigon3_dma_hwbug_workaround(tnapi, skb, base_flags, mss))
1da177e4
LT
6085 goto out_unlock;
6086
432aa7ed 6087 entry = NEXT_TX(tnapi->tx_prod);
1da177e4
LT
6088 }
6089
6090 /* Packets are ready, update Tx producer idx local and on card. */
24f4efd4 6091 tw32_tx_mbox(tnapi->prodmbox, entry);
1da177e4 6092
f3f3f27e
MC
6093 tnapi->tx_prod = entry;
6094 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
24f4efd4 6095 netif_tx_stop_queue(txq);
f65aac16
MC
6096
6097 /* netif_tx_stop_queue() must be done before checking
6098 * checking tx index in tg3_tx_avail() below, because in
6099 * tg3_tx(), we update tx index before checking for
6100 * netif_tx_queue_stopped().
6101 */
6102 smp_mb();
f3f3f27e 6103 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
24f4efd4 6104 netif_tx_wake_queue(txq);
51b91468 6105 }
1da177e4
LT
6106
6107out_unlock:
cdd0db05 6108 mmiowb();
1da177e4
LT
6109
6110 return NETDEV_TX_OK;
f4188d8a
AD
6111
6112dma_error:
432aa7ed 6113 tg3_skb_error_unmap(tnapi, skb, i);
f4188d8a 6114 dev_kfree_skb(skb);
432aa7ed 6115 tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
f4188d8a 6116 return NETDEV_TX_OK;
1da177e4
LT
6117}
6118
06c03c02
MB
6119static void tg3_set_loopback(struct net_device *dev, u32 features)
6120{
6121 struct tg3 *tp = netdev_priv(dev);
6122
6123 if (features & NETIF_F_LOOPBACK) {
6124 if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
6125 return;
6126
6127 /*
6128 * Clear MAC_MODE_HALF_DUPLEX or you won't get packets back in
6129 * loopback mode if Half-Duplex mode was negotiated earlier.
6130 */
6131 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
6132
6133 /* Enable internal MAC loopback mode */
6134 tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
6135 spin_lock_bh(&tp->lock);
6136 tw32(MAC_MODE, tp->mac_mode);
6137 netif_carrier_on(tp->dev);
6138 spin_unlock_bh(&tp->lock);
6139 netdev_info(dev, "Internal MAC loopback mode enabled.\n");
6140 } else {
6141 if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
6142 return;
6143
6144 /* Disable internal MAC loopback mode */
6145 tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
6146 spin_lock_bh(&tp->lock);
6147 tw32(MAC_MODE, tp->mac_mode);
6148 /* Force link status check */
6149 tg3_setup_phy(tp, 1);
6150 spin_unlock_bh(&tp->lock);
6151 netdev_info(dev, "Internal MAC loopback mode disabled.\n");
6152 }
6153}
6154
dc668910
MM
6155static u32 tg3_fix_features(struct net_device *dev, u32 features)
6156{
6157 struct tg3 *tp = netdev_priv(dev);
6158
63c3a66f 6159 if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
dc668910
MM
6160 features &= ~NETIF_F_ALL_TSO;
6161
6162 return features;
6163}
6164
06c03c02
MB
6165static int tg3_set_features(struct net_device *dev, u32 features)
6166{
6167 u32 changed = dev->features ^ features;
6168
6169 if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
6170 tg3_set_loopback(dev, features);
6171
6172 return 0;
6173}
6174
1da177e4
LT
6175static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
6176 int new_mtu)
6177{
6178 dev->mtu = new_mtu;
6179
ef7f5ec0 6180 if (new_mtu > ETH_DATA_LEN) {
63c3a66f 6181 if (tg3_flag(tp, 5780_CLASS)) {
dc668910 6182 netdev_update_features(dev);
63c3a66f 6183 tg3_flag_clear(tp, TSO_CAPABLE);
859a5887 6184 } else {
63c3a66f 6185 tg3_flag_set(tp, JUMBO_RING_ENABLE);
859a5887 6186 }
ef7f5ec0 6187 } else {
63c3a66f
JP
6188 if (tg3_flag(tp, 5780_CLASS)) {
6189 tg3_flag_set(tp, TSO_CAPABLE);
dc668910
MM
6190 netdev_update_features(dev);
6191 }
63c3a66f 6192 tg3_flag_clear(tp, JUMBO_RING_ENABLE);
ef7f5ec0 6193 }
1da177e4
LT
6194}
6195
6196static int tg3_change_mtu(struct net_device *dev, int new_mtu)
6197{
6198 struct tg3 *tp = netdev_priv(dev);
b9ec6c1b 6199 int err;
1da177e4
LT
6200
6201 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
6202 return -EINVAL;
6203
6204 if (!netif_running(dev)) {
6205 /* We'll just catch it later when the
6206 * device is up'd.
6207 */
6208 tg3_set_mtu(dev, tp, new_mtu);
6209 return 0;
6210 }
6211
b02fd9e3
MC
6212 tg3_phy_stop(tp);
6213
1da177e4 6214 tg3_netif_stop(tp);
f47c11ee
DM
6215
6216 tg3_full_lock(tp, 1);
1da177e4 6217
944d980e 6218 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
6219
6220 tg3_set_mtu(dev, tp, new_mtu);
6221
b9ec6c1b 6222 err = tg3_restart_hw(tp, 0);
1da177e4 6223
b9ec6c1b
MC
6224 if (!err)
6225 tg3_netif_start(tp);
1da177e4 6226
f47c11ee 6227 tg3_full_unlock(tp);
1da177e4 6228
b02fd9e3
MC
6229 if (!err)
6230 tg3_phy_start(tp);
6231
b9ec6c1b 6232 return err;
1da177e4
LT
6233}
6234
21f581a5
MC
6235static void tg3_rx_prodring_free(struct tg3 *tp,
6236 struct tg3_rx_prodring_set *tpr)
1da177e4 6237{
1da177e4
LT
6238 int i;
6239
8fea32b9 6240 if (tpr != &tp->napi[0].prodring) {
b196c7e4 6241 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
2c49a44d 6242 i = (i + 1) & tp->rx_std_ring_mask)
b196c7e4
MC
6243 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6244 tp->rx_pkt_map_sz);
6245
63c3a66f 6246 if (tg3_flag(tp, JUMBO_CAPABLE)) {
b196c7e4
MC
6247 for (i = tpr->rx_jmb_cons_idx;
6248 i != tpr->rx_jmb_prod_idx;
2c49a44d 6249 i = (i + 1) & tp->rx_jmb_ring_mask) {
b196c7e4
MC
6250 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6251 TG3_RX_JMB_MAP_SZ);
6252 }
6253 }
6254
2b2cdb65 6255 return;
b196c7e4 6256 }
1da177e4 6257
2c49a44d 6258 for (i = 0; i <= tp->rx_std_ring_mask; i++)
2b2cdb65
MC
6259 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6260 tp->rx_pkt_map_sz);
1da177e4 6261
63c3a66f 6262 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 6263 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
2b2cdb65
MC
6264 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6265 TG3_RX_JMB_MAP_SZ);
1da177e4
LT
6266 }
6267}
6268
c6cdf436 6269/* Initialize rx rings for packet processing.
1da177e4
LT
6270 *
6271 * The chip has been shut down and the driver detached from
6272 * the networking, so no interrupts or new tx packets will
6273 * end up in the driver. tp->{tx,}lock are held and thus
6274 * we may not sleep.
6275 */
21f581a5
MC
6276static int tg3_rx_prodring_alloc(struct tg3 *tp,
6277 struct tg3_rx_prodring_set *tpr)
1da177e4 6278{
287be12e 6279 u32 i, rx_pkt_dma_sz;
1da177e4 6280
b196c7e4
MC
6281 tpr->rx_std_cons_idx = 0;
6282 tpr->rx_std_prod_idx = 0;
6283 tpr->rx_jmb_cons_idx = 0;
6284 tpr->rx_jmb_prod_idx = 0;
6285
8fea32b9 6286 if (tpr != &tp->napi[0].prodring) {
2c49a44d
MC
6287 memset(&tpr->rx_std_buffers[0], 0,
6288 TG3_RX_STD_BUFF_RING_SIZE(tp));
48035728 6289 if (tpr->rx_jmb_buffers)
2b2cdb65 6290 memset(&tpr->rx_jmb_buffers[0], 0,
2c49a44d 6291 TG3_RX_JMB_BUFF_RING_SIZE(tp));
2b2cdb65
MC
6292 goto done;
6293 }
6294
1da177e4 6295 /* Zero out all descriptors. */
2c49a44d 6296 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
1da177e4 6297
287be12e 6298 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
63c3a66f 6299 if (tg3_flag(tp, 5780_CLASS) &&
287be12e
MC
6300 tp->dev->mtu > ETH_DATA_LEN)
6301 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
6302 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
7e72aad4 6303
1da177e4
LT
6304 /* Initialize invariants of the rings, we only set this
6305 * stuff once. This works because the card does not
6306 * write into the rx buffer posting rings.
6307 */
2c49a44d 6308 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
1da177e4
LT
6309 struct tg3_rx_buffer_desc *rxd;
6310
21f581a5 6311 rxd = &tpr->rx_std[i];
287be12e 6312 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
1da177e4
LT
6313 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
6314 rxd->opaque = (RXD_OPAQUE_RING_STD |
6315 (i << RXD_OPAQUE_INDEX_SHIFT));
6316 }
6317
1da177e4
LT
6318 /* Now allocate fresh SKBs for each rx ring. */
6319 for (i = 0; i < tp->rx_pending; i++) {
86b21e59 6320 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
5129c3a3
MC
6321 netdev_warn(tp->dev,
6322 "Using a smaller RX standard ring. Only "
6323 "%d out of %d buffers were allocated "
6324 "successfully\n", i, tp->rx_pending);
32d8c572 6325 if (i == 0)
cf7a7298 6326 goto initfail;
32d8c572 6327 tp->rx_pending = i;
1da177e4 6328 break;
32d8c572 6329 }
1da177e4
LT
6330 }
6331
63c3a66f 6332 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
cf7a7298
MC
6333 goto done;
6334
2c49a44d 6335 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
cf7a7298 6336
63c3a66f 6337 if (!tg3_flag(tp, JUMBO_RING_ENABLE))
0d86df80 6338 goto done;
cf7a7298 6339
2c49a44d 6340 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
0d86df80
MC
6341 struct tg3_rx_buffer_desc *rxd;
6342
6343 rxd = &tpr->rx_jmb[i].std;
6344 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
6345 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
6346 RXD_FLAG_JUMBO;
6347 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
6348 (i << RXD_OPAQUE_INDEX_SHIFT));
6349 }
6350
6351 for (i = 0; i < tp->rx_jumbo_pending; i++) {
6352 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
5129c3a3
MC
6353 netdev_warn(tp->dev,
6354 "Using a smaller RX jumbo ring. Only %d "
6355 "out of %d buffers were allocated "
6356 "successfully\n", i, tp->rx_jumbo_pending);
0d86df80
MC
6357 if (i == 0)
6358 goto initfail;
6359 tp->rx_jumbo_pending = i;
6360 break;
1da177e4
LT
6361 }
6362 }
cf7a7298
MC
6363
6364done:
32d8c572 6365 return 0;
cf7a7298
MC
6366
6367initfail:
21f581a5 6368 tg3_rx_prodring_free(tp, tpr);
cf7a7298 6369 return -ENOMEM;
1da177e4
LT
6370}
6371
21f581a5
MC
6372static void tg3_rx_prodring_fini(struct tg3 *tp,
6373 struct tg3_rx_prodring_set *tpr)
1da177e4 6374{
21f581a5
MC
6375 kfree(tpr->rx_std_buffers);
6376 tpr->rx_std_buffers = NULL;
6377 kfree(tpr->rx_jmb_buffers);
6378 tpr->rx_jmb_buffers = NULL;
6379 if (tpr->rx_std) {
4bae65c8
MC
6380 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
6381 tpr->rx_std, tpr->rx_std_mapping);
21f581a5 6382 tpr->rx_std = NULL;
1da177e4 6383 }
21f581a5 6384 if (tpr->rx_jmb) {
4bae65c8
MC
6385 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
6386 tpr->rx_jmb, tpr->rx_jmb_mapping);
21f581a5 6387 tpr->rx_jmb = NULL;
1da177e4 6388 }
cf7a7298
MC
6389}
6390
21f581a5
MC
6391static int tg3_rx_prodring_init(struct tg3 *tp,
6392 struct tg3_rx_prodring_set *tpr)
cf7a7298 6393{
2c49a44d
MC
6394 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
6395 GFP_KERNEL);
21f581a5 6396 if (!tpr->rx_std_buffers)
cf7a7298
MC
6397 return -ENOMEM;
6398
4bae65c8
MC
6399 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
6400 TG3_RX_STD_RING_BYTES(tp),
6401 &tpr->rx_std_mapping,
6402 GFP_KERNEL);
21f581a5 6403 if (!tpr->rx_std)
cf7a7298
MC
6404 goto err_out;
6405
63c3a66f 6406 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 6407 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
21f581a5
MC
6408 GFP_KERNEL);
6409 if (!tpr->rx_jmb_buffers)
cf7a7298
MC
6410 goto err_out;
6411
4bae65c8
MC
6412 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
6413 TG3_RX_JMB_RING_BYTES(tp),
6414 &tpr->rx_jmb_mapping,
6415 GFP_KERNEL);
21f581a5 6416 if (!tpr->rx_jmb)
cf7a7298
MC
6417 goto err_out;
6418 }
6419
6420 return 0;
6421
6422err_out:
21f581a5 6423 tg3_rx_prodring_fini(tp, tpr);
cf7a7298
MC
6424 return -ENOMEM;
6425}
6426
6427/* Free up pending packets in all rx/tx rings.
6428 *
6429 * The chip has been shut down and the driver detached from
6430 * the networking, so no interrupts or new tx packets will
6431 * end up in the driver. tp->{tx,}lock is not held and we are not
6432 * in an interrupt context and thus may sleep.
6433 */
6434static void tg3_free_rings(struct tg3 *tp)
6435{
f77a6a8e 6436 int i, j;
cf7a7298 6437
f77a6a8e
MC
6438 for (j = 0; j < tp->irq_cnt; j++) {
6439 struct tg3_napi *tnapi = &tp->napi[j];
cf7a7298 6440
8fea32b9 6441 tg3_rx_prodring_free(tp, &tnapi->prodring);
b28f6428 6442
0c1d0e2b
MC
6443 if (!tnapi->tx_buffers)
6444 continue;
6445
f77a6a8e 6446 for (i = 0; i < TG3_TX_RING_SIZE; ) {
f4188d8a 6447 struct ring_info *txp;
f77a6a8e 6448 struct sk_buff *skb;
f4188d8a 6449 unsigned int k;
cf7a7298 6450
f77a6a8e
MC
6451 txp = &tnapi->tx_buffers[i];
6452 skb = txp->skb;
cf7a7298 6453
f77a6a8e
MC
6454 if (skb == NULL) {
6455 i++;
6456 continue;
6457 }
cf7a7298 6458
f4188d8a 6459 pci_unmap_single(tp->pdev,
4e5e4f0d 6460 dma_unmap_addr(txp, mapping),
f4188d8a
AD
6461 skb_headlen(skb),
6462 PCI_DMA_TODEVICE);
f77a6a8e 6463 txp->skb = NULL;
cf7a7298 6464
f4188d8a
AD
6465 i++;
6466
6467 for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
6468 txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
6469 pci_unmap_page(tp->pdev,
4e5e4f0d 6470 dma_unmap_addr(txp, mapping),
f4188d8a
AD
6471 skb_shinfo(skb)->frags[k].size,
6472 PCI_DMA_TODEVICE);
6473 i++;
6474 }
f77a6a8e
MC
6475
6476 dev_kfree_skb_any(skb);
6477 }
2b2cdb65 6478 }
cf7a7298
MC
6479}
6480
6481/* Initialize tx/rx rings for packet processing.
6482 *
6483 * The chip has been shut down and the driver detached from
6484 * the networking, so no interrupts or new tx packets will
6485 * end up in the driver. tp->{tx,}lock are held and thus
6486 * we may not sleep.
6487 */
6488static int tg3_init_rings(struct tg3 *tp)
6489{
f77a6a8e 6490 int i;
72334482 6491
cf7a7298
MC
6492 /* Free up all the SKBs. */
6493 tg3_free_rings(tp);
6494
f77a6a8e
MC
6495 for (i = 0; i < tp->irq_cnt; i++) {
6496 struct tg3_napi *tnapi = &tp->napi[i];
6497
6498 tnapi->last_tag = 0;
6499 tnapi->last_irq_tag = 0;
6500 tnapi->hw_status->status = 0;
6501 tnapi->hw_status->status_tag = 0;
6502 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
cf7a7298 6503
f77a6a8e
MC
6504 tnapi->tx_prod = 0;
6505 tnapi->tx_cons = 0;
0c1d0e2b
MC
6506 if (tnapi->tx_ring)
6507 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
f77a6a8e
MC
6508
6509 tnapi->rx_rcb_ptr = 0;
0c1d0e2b
MC
6510 if (tnapi->rx_rcb)
6511 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
2b2cdb65 6512
8fea32b9 6513 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
e4af1af9 6514 tg3_free_rings(tp);
2b2cdb65 6515 return -ENOMEM;
e4af1af9 6516 }
f77a6a8e 6517 }
72334482 6518
2b2cdb65 6519 return 0;
cf7a7298
MC
6520}
6521
6522/*
6523 * Must not be invoked with interrupt sources disabled and
6524 * the hardware shutdown down.
6525 */
6526static void tg3_free_consistent(struct tg3 *tp)
6527{
f77a6a8e 6528 int i;
898a56f8 6529
f77a6a8e
MC
6530 for (i = 0; i < tp->irq_cnt; i++) {
6531 struct tg3_napi *tnapi = &tp->napi[i];
6532
6533 if (tnapi->tx_ring) {
4bae65c8 6534 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
f77a6a8e
MC
6535 tnapi->tx_ring, tnapi->tx_desc_mapping);
6536 tnapi->tx_ring = NULL;
6537 }
6538
6539 kfree(tnapi->tx_buffers);
6540 tnapi->tx_buffers = NULL;
6541
6542 if (tnapi->rx_rcb) {
4bae65c8
MC
6543 dma_free_coherent(&tp->pdev->dev,
6544 TG3_RX_RCB_RING_BYTES(tp),
6545 tnapi->rx_rcb,
6546 tnapi->rx_rcb_mapping);
f77a6a8e
MC
6547 tnapi->rx_rcb = NULL;
6548 }
6549
8fea32b9
MC
6550 tg3_rx_prodring_fini(tp, &tnapi->prodring);
6551
f77a6a8e 6552 if (tnapi->hw_status) {
4bae65c8
MC
6553 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
6554 tnapi->hw_status,
6555 tnapi->status_mapping);
f77a6a8e
MC
6556 tnapi->hw_status = NULL;
6557 }
1da177e4 6558 }
f77a6a8e 6559
1da177e4 6560 if (tp->hw_stats) {
4bae65c8
MC
6561 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
6562 tp->hw_stats, tp->stats_mapping);
1da177e4
LT
6563 tp->hw_stats = NULL;
6564 }
6565}
6566
6567/*
6568 * Must not be invoked with interrupt sources disabled and
6569 * the hardware shutdown down. Can sleep.
6570 */
6571static int tg3_alloc_consistent(struct tg3 *tp)
6572{
f77a6a8e 6573 int i;
898a56f8 6574
4bae65c8
MC
6575 tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
6576 sizeof(struct tg3_hw_stats),
6577 &tp->stats_mapping,
6578 GFP_KERNEL);
f77a6a8e 6579 if (!tp->hw_stats)
1da177e4
LT
6580 goto err_out;
6581
f77a6a8e 6582 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
1da177e4 6583
f77a6a8e
MC
6584 for (i = 0; i < tp->irq_cnt; i++) {
6585 struct tg3_napi *tnapi = &tp->napi[i];
8d9d7cfc 6586 struct tg3_hw_status *sblk;
1da177e4 6587
4bae65c8
MC
6588 tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
6589 TG3_HW_STATUS_SIZE,
6590 &tnapi->status_mapping,
6591 GFP_KERNEL);
f77a6a8e
MC
6592 if (!tnapi->hw_status)
6593 goto err_out;
898a56f8 6594
f77a6a8e 6595 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8d9d7cfc
MC
6596 sblk = tnapi->hw_status;
6597
8fea32b9
MC
6598 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
6599 goto err_out;
6600
19cfaecc
MC
6601 /* If multivector TSS is enabled, vector 0 does not handle
6602 * tx interrupts. Don't allocate any resources for it.
6603 */
63c3a66f
JP
6604 if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
6605 (i && tg3_flag(tp, ENABLE_TSS))) {
19cfaecc
MC
6606 tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
6607 TG3_TX_RING_SIZE,
6608 GFP_KERNEL);
6609 if (!tnapi->tx_buffers)
6610 goto err_out;
6611
4bae65c8
MC
6612 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
6613 TG3_TX_RING_BYTES,
6614 &tnapi->tx_desc_mapping,
6615 GFP_KERNEL);
19cfaecc
MC
6616 if (!tnapi->tx_ring)
6617 goto err_out;
6618 }
6619
8d9d7cfc
MC
6620 /*
6621 * When RSS is enabled, the status block format changes
6622 * slightly. The "rx_jumbo_consumer", "reserved",
6623 * and "rx_mini_consumer" members get mapped to the
6624 * other three rx return ring producer indexes.
6625 */
6626 switch (i) {
6627 default:
6628 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
6629 break;
6630 case 2:
6631 tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
6632 break;
6633 case 3:
6634 tnapi->rx_rcb_prod_idx = &sblk->reserved;
6635 break;
6636 case 4:
6637 tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
6638 break;
6639 }
72334482 6640
0c1d0e2b
MC
6641 /*
6642 * If multivector RSS is enabled, vector 0 does not handle
6643 * rx or tx interrupts. Don't allocate any resources for it.
6644 */
63c3a66f 6645 if (!i && tg3_flag(tp, ENABLE_RSS))
0c1d0e2b
MC
6646 continue;
6647
4bae65c8
MC
6648 tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
6649 TG3_RX_RCB_RING_BYTES(tp),
6650 &tnapi->rx_rcb_mapping,
6651 GFP_KERNEL);
f77a6a8e
MC
6652 if (!tnapi->rx_rcb)
6653 goto err_out;
72334482 6654
f77a6a8e 6655 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
f77a6a8e 6656 }
1da177e4
LT
6657
6658 return 0;
6659
6660err_out:
6661 tg3_free_consistent(tp);
6662 return -ENOMEM;
6663}
6664
6665#define MAX_WAIT_CNT 1000
6666
6667/* To stop a block, clear the enable bit and poll till it
6668 * clears. tp->lock is held.
6669 */
b3b7d6be 6670static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
1da177e4
LT
6671{
6672 unsigned int i;
6673 u32 val;
6674
63c3a66f 6675 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
6676 switch (ofs) {
6677 case RCVLSC_MODE:
6678 case DMAC_MODE:
6679 case MBFREE_MODE:
6680 case BUFMGR_MODE:
6681 case MEMARB_MODE:
6682 /* We can't enable/disable these bits of the
6683 * 5705/5750, just say success.
6684 */
6685 return 0;
6686
6687 default:
6688 break;
855e1111 6689 }
1da177e4
LT
6690 }
6691
6692 val = tr32(ofs);
6693 val &= ~enable_bit;
6694 tw32_f(ofs, val);
6695
6696 for (i = 0; i < MAX_WAIT_CNT; i++) {
6697 udelay(100);
6698 val = tr32(ofs);
6699 if ((val & enable_bit) == 0)
6700 break;
6701 }
6702
b3b7d6be 6703 if (i == MAX_WAIT_CNT && !silent) {
2445e461
MC
6704 dev_err(&tp->pdev->dev,
6705 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
6706 ofs, enable_bit);
1da177e4
LT
6707 return -ENODEV;
6708 }
6709
6710 return 0;
6711}
6712
6713/* tp->lock is held. */
b3b7d6be 6714static int tg3_abort_hw(struct tg3 *tp, int silent)
1da177e4
LT
6715{
6716 int i, err;
6717
6718 tg3_disable_ints(tp);
6719
6720 tp->rx_mode &= ~RX_MODE_ENABLE;
6721 tw32_f(MAC_RX_MODE, tp->rx_mode);
6722 udelay(10);
6723
b3b7d6be
DM
6724 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
6725 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
6726 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
6727 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
6728 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
6729 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
6730
6731 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
6732 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
6733 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
6734 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
6735 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
6736 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
6737 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
1da177e4
LT
6738
6739 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
6740 tw32_f(MAC_MODE, tp->mac_mode);
6741 udelay(40);
6742
6743 tp->tx_mode &= ~TX_MODE_ENABLE;
6744 tw32_f(MAC_TX_MODE, tp->tx_mode);
6745
6746 for (i = 0; i < MAX_WAIT_CNT; i++) {
6747 udelay(100);
6748 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
6749 break;
6750 }
6751 if (i >= MAX_WAIT_CNT) {
ab96b241
MC
6752 dev_err(&tp->pdev->dev,
6753 "%s timed out, TX_MODE_ENABLE will not clear "
6754 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
e6de8ad1 6755 err |= -ENODEV;
1da177e4
LT
6756 }
6757
e6de8ad1 6758 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
b3b7d6be
DM
6759 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
6760 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
1da177e4
LT
6761
6762 tw32(FTQ_RESET, 0xffffffff);
6763 tw32(FTQ_RESET, 0x00000000);
6764
b3b7d6be
DM
6765 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
6766 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
1da177e4 6767
f77a6a8e
MC
6768 for (i = 0; i < tp->irq_cnt; i++) {
6769 struct tg3_napi *tnapi = &tp->napi[i];
6770 if (tnapi->hw_status)
6771 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
6772 }
1da177e4
LT
6773 if (tp->hw_stats)
6774 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
6775
1da177e4
LT
6776 return err;
6777}
6778
0d3031d9
MC
6779static void tg3_ape_send_event(struct tg3 *tp, u32 event)
6780{
6781 int i;
6782 u32 apedata;
6783
dc6d0744 6784 /* NCSI does not support APE events */
63c3a66f 6785 if (tg3_flag(tp, APE_HAS_NCSI))
dc6d0744
MC
6786 return;
6787
0d3031d9
MC
6788 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
6789 if (apedata != APE_SEG_SIG_MAGIC)
6790 return;
6791
6792 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
731fd79c 6793 if (!(apedata & APE_FW_STATUS_READY))
0d3031d9
MC
6794 return;
6795
6796 /* Wait for up to 1 millisecond for APE to service previous event. */
6797 for (i = 0; i < 10; i++) {
6798 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
6799 return;
6800
6801 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
6802
6803 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6804 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
6805 event | APE_EVENT_STATUS_EVENT_PENDING);
6806
6807 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
6808
6809 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6810 break;
6811
6812 udelay(100);
6813 }
6814
6815 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6816 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
6817}
6818
6819static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
6820{
6821 u32 event;
6822 u32 apedata;
6823
63c3a66f 6824 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
6825 return;
6826
6827 switch (kind) {
33f401ae
MC
6828 case RESET_KIND_INIT:
6829 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
6830 APE_HOST_SEG_SIG_MAGIC);
6831 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
6832 APE_HOST_SEG_LEN_MAGIC);
6833 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
6834 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
6835 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
6867c843 6836 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
33f401ae
MC
6837 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
6838 APE_HOST_BEHAV_NO_PHYLOCK);
dc6d0744
MC
6839 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
6840 TG3_APE_HOST_DRVR_STATE_START);
33f401ae
MC
6841
6842 event = APE_EVENT_STATUS_STATE_START;
6843 break;
6844 case RESET_KIND_SHUTDOWN:
6845 /* With the interface we are currently using,
6846 * APE does not track driver state. Wiping
6847 * out the HOST SEGMENT SIGNATURE forces
6848 * the APE to assume OS absent status.
6849 */
6850 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
b2aee154 6851
dc6d0744 6852 if (device_may_wakeup(&tp->pdev->dev) &&
63c3a66f 6853 tg3_flag(tp, WOL_ENABLE)) {
dc6d0744
MC
6854 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
6855 TG3_APE_HOST_WOL_SPEED_AUTO);
6856 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
6857 } else
6858 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
6859
6860 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
6861
33f401ae
MC
6862 event = APE_EVENT_STATUS_STATE_UNLOAD;
6863 break;
6864 case RESET_KIND_SUSPEND:
6865 event = APE_EVENT_STATUS_STATE_SUSPEND;
6866 break;
6867 default:
6868 return;
0d3031d9
MC
6869 }
6870
6871 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
6872
6873 tg3_ape_send_event(tp, event);
6874}
6875
1da177e4
LT
6876/* tp->lock is held. */
6877static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
6878{
f49639e6
DM
6879 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
6880 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1da177e4 6881
63c3a66f 6882 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1da177e4
LT
6883 switch (kind) {
6884 case RESET_KIND_INIT:
6885 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6886 DRV_STATE_START);
6887 break;
6888
6889 case RESET_KIND_SHUTDOWN:
6890 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6891 DRV_STATE_UNLOAD);
6892 break;
6893
6894 case RESET_KIND_SUSPEND:
6895 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6896 DRV_STATE_SUSPEND);
6897 break;
6898
6899 default:
6900 break;
855e1111 6901 }
1da177e4 6902 }
0d3031d9
MC
6903
6904 if (kind == RESET_KIND_INIT ||
6905 kind == RESET_KIND_SUSPEND)
6906 tg3_ape_driver_state_change(tp, kind);
1da177e4
LT
6907}
6908
6909/* tp->lock is held. */
6910static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
6911{
63c3a66f 6912 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1da177e4
LT
6913 switch (kind) {
6914 case RESET_KIND_INIT:
6915 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6916 DRV_STATE_START_DONE);
6917 break;
6918
6919 case RESET_KIND_SHUTDOWN:
6920 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6921 DRV_STATE_UNLOAD_DONE);
6922 break;
6923
6924 default:
6925 break;
855e1111 6926 }
1da177e4 6927 }
0d3031d9
MC
6928
6929 if (kind == RESET_KIND_SHUTDOWN)
6930 tg3_ape_driver_state_change(tp, kind);
1da177e4
LT
6931}
6932
6933/* tp->lock is held. */
6934static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
6935{
63c3a66f 6936 if (tg3_flag(tp, ENABLE_ASF)) {
1da177e4
LT
6937 switch (kind) {
6938 case RESET_KIND_INIT:
6939 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6940 DRV_STATE_START);
6941 break;
6942
6943 case RESET_KIND_SHUTDOWN:
6944 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6945 DRV_STATE_UNLOAD);
6946 break;
6947
6948 case RESET_KIND_SUSPEND:
6949 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6950 DRV_STATE_SUSPEND);
6951 break;
6952
6953 default:
6954 break;
855e1111 6955 }
1da177e4
LT
6956 }
6957}
6958
7a6f4369
MC
6959static int tg3_poll_fw(struct tg3 *tp)
6960{
6961 int i;
6962 u32 val;
6963
b5d3772c 6964 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
0ccead18
GZ
6965 /* Wait up to 20ms for init done. */
6966 for (i = 0; i < 200; i++) {
b5d3772c
MC
6967 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
6968 return 0;
0ccead18 6969 udelay(100);
b5d3772c
MC
6970 }
6971 return -ENODEV;
6972 }
6973
7a6f4369
MC
6974 /* Wait for firmware initialization to complete. */
6975 for (i = 0; i < 100000; i++) {
6976 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
6977 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
6978 break;
6979 udelay(10);
6980 }
6981
6982 /* Chip might not be fitted with firmware. Some Sun onboard
6983 * parts are configured like that. So don't signal the timeout
6984 * of the above loop as an error, but do report the lack of
6985 * running firmware once.
6986 */
63c3a66f
JP
6987 if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
6988 tg3_flag_set(tp, NO_FWARE_REPORTED);
7a6f4369 6989
05dbe005 6990 netdev_info(tp->dev, "No firmware running\n");
7a6f4369
MC
6991 }
6992
6b10c165
MC
6993 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
6994 /* The 57765 A0 needs a little more
6995 * time to do some important work.
6996 */
6997 mdelay(10);
6998 }
6999
7a6f4369
MC
7000 return 0;
7001}
7002
ee6a99b5
MC
7003/* Save PCI command register before chip reset */
7004static void tg3_save_pci_state(struct tg3 *tp)
7005{
8a6eac90 7006 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
ee6a99b5
MC
7007}
7008
7009/* Restore PCI state after chip reset */
7010static void tg3_restore_pci_state(struct tg3 *tp)
7011{
7012 u32 val;
7013
7014 /* Re-enable indirect register accesses. */
7015 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
7016 tp->misc_host_ctrl);
7017
7018 /* Set MAX PCI retry to zero. */
7019 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
7020 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
63c3a66f 7021 tg3_flag(tp, PCIX_MODE))
ee6a99b5 7022 val |= PCISTATE_RETRY_SAME_DMA;
0d3031d9 7023 /* Allow reads and writes to the APE register and memory space. */
63c3a66f 7024 if (tg3_flag(tp, ENABLE_APE))
0d3031d9 7025 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
7026 PCISTATE_ALLOW_APE_SHMEM_WR |
7027 PCISTATE_ALLOW_APE_PSPACE_WR;
ee6a99b5
MC
7028 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
7029
8a6eac90 7030 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
ee6a99b5 7031
fcb389df 7032 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
63c3a66f 7033 if (tg3_flag(tp, PCI_EXPRESS))
cf79003d 7034 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
fcb389df
MC
7035 else {
7036 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
7037 tp->pci_cacheline_sz);
7038 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
7039 tp->pci_lat_timer);
7040 }
114342f2 7041 }
5f5c51e3 7042
ee6a99b5 7043 /* Make sure PCI-X relaxed ordering bit is clear. */
63c3a66f 7044 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
7045 u16 pcix_cmd;
7046
7047 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7048 &pcix_cmd);
7049 pcix_cmd &= ~PCI_X_CMD_ERO;
7050 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7051 pcix_cmd);
7052 }
ee6a99b5 7053
63c3a66f 7054 if (tg3_flag(tp, 5780_CLASS)) {
ee6a99b5
MC
7055
7056 /* Chip reset on 5780 will reset MSI enable bit,
7057 * so need to restore it.
7058 */
63c3a66f 7059 if (tg3_flag(tp, USING_MSI)) {
ee6a99b5
MC
7060 u16 ctrl;
7061
7062 pci_read_config_word(tp->pdev,
7063 tp->msi_cap + PCI_MSI_FLAGS,
7064 &ctrl);
7065 pci_write_config_word(tp->pdev,
7066 tp->msi_cap + PCI_MSI_FLAGS,
7067 ctrl | PCI_MSI_FLAGS_ENABLE);
7068 val = tr32(MSGINT_MODE);
7069 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
7070 }
7071 }
7072}
7073
1da177e4
LT
7074static void tg3_stop_fw(struct tg3 *);
7075
7076/* tp->lock is held. */
7077static int tg3_chip_reset(struct tg3 *tp)
7078{
7079 u32 val;
1ee582d8 7080 void (*write_op)(struct tg3 *, u32, u32);
4f125f42 7081 int i, err;
1da177e4 7082
f49639e6
DM
7083 tg3_nvram_lock(tp);
7084
77b483f1
MC
7085 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
7086
f49639e6
DM
7087 /* No matching tg3_nvram_unlock() after this because
7088 * chip reset below will undo the nvram lock.
7089 */
7090 tp->nvram_lock_cnt = 0;
1da177e4 7091
ee6a99b5
MC
7092 /* GRC_MISC_CFG core clock reset will clear the memory
7093 * enable bit in PCI register 4 and the MSI enable bit
7094 * on some chips, so we save relevant registers here.
7095 */
7096 tg3_save_pci_state(tp);
7097
d9ab5ad1 7098 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
63c3a66f 7099 tg3_flag(tp, 5755_PLUS))
d9ab5ad1
MC
7100 tw32(GRC_FASTBOOT_PC, 0);
7101
1da177e4
LT
7102 /*
7103 * We must avoid the readl() that normally takes place.
7104 * It locks machines, causes machine checks, and other
7105 * fun things. So, temporarily disable the 5701
7106 * hardware workaround, while we do the reset.
7107 */
1ee582d8
MC
7108 write_op = tp->write32;
7109 if (write_op == tg3_write_flush_reg32)
7110 tp->write32 = tg3_write32;
1da177e4 7111
d18edcb2
MC
7112 /* Prevent the irq handler from reading or writing PCI registers
7113 * during chip reset when the memory enable bit in the PCI command
7114 * register may be cleared. The chip does not generate interrupt
7115 * at this time, but the irq handler may still be called due to irq
7116 * sharing or irqpoll.
7117 */
63c3a66f 7118 tg3_flag_set(tp, CHIP_RESETTING);
f77a6a8e
MC
7119 for (i = 0; i < tp->irq_cnt; i++) {
7120 struct tg3_napi *tnapi = &tp->napi[i];
7121 if (tnapi->hw_status) {
7122 tnapi->hw_status->status = 0;
7123 tnapi->hw_status->status_tag = 0;
7124 }
7125 tnapi->last_tag = 0;
7126 tnapi->last_irq_tag = 0;
b8fa2f3a 7127 }
d18edcb2 7128 smp_mb();
4f125f42
MC
7129
7130 for (i = 0; i < tp->irq_cnt; i++)
7131 synchronize_irq(tp->napi[i].irq_vec);
d18edcb2 7132
255ca311
MC
7133 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7134 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7135 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
7136 }
7137
1da177e4
LT
7138 /* do the reset */
7139 val = GRC_MISC_CFG_CORECLK_RESET;
7140
63c3a66f 7141 if (tg3_flag(tp, PCI_EXPRESS)) {
88075d91
MC
7142 /* Force PCIe 1.0a mode */
7143 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 7144 !tg3_flag(tp, 57765_PLUS) &&
88075d91
MC
7145 tr32(TG3_PCIE_PHY_TSTCTL) ==
7146 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
7147 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
7148
1da177e4
LT
7149 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
7150 tw32(GRC_MISC_CFG, (1 << 29));
7151 val |= (1 << 29);
7152 }
7153 }
7154
b5d3772c
MC
7155 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7156 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
7157 tw32(GRC_VCPU_EXT_CTRL,
7158 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
7159 }
7160
f37500d3 7161 /* Manage gphy power for all CPMU absent PCIe devices. */
63c3a66f 7162 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
1da177e4 7163 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
f37500d3 7164
1da177e4
LT
7165 tw32(GRC_MISC_CFG, val);
7166
1ee582d8
MC
7167 /* restore 5701 hardware bug workaround write method */
7168 tp->write32 = write_op;
1da177e4
LT
7169
7170 /* Unfortunately, we have to delay before the PCI read back.
7171 * Some 575X chips even will not respond to a PCI cfg access
7172 * when the reset command is given to the chip.
7173 *
7174 * How do these hardware designers expect things to work
7175 * properly if the PCI write is posted for a long period
7176 * of time? It is always necessary to have some method by
7177 * which a register read back can occur to push the write
7178 * out which does the reset.
7179 *
7180 * For most tg3 variants the trick below was working.
7181 * Ho hum...
7182 */
7183 udelay(120);
7184
7185 /* Flush PCI posted writes. The normal MMIO registers
7186 * are inaccessible at this time so this is the only
7187 * way to make this reliably (actually, this is no longer
7188 * the case, see above). I tried to use indirect
7189 * register read/write but this upset some 5701 variants.
7190 */
7191 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
7192
7193 udelay(120);
7194
63c3a66f 7195 if (tg3_flag(tp, PCI_EXPRESS) && tp->pcie_cap) {
e7126997
MC
7196 u16 val16;
7197
1da177e4
LT
7198 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
7199 int i;
7200 u32 cfg_val;
7201
7202 /* Wait for link training to complete. */
7203 for (i = 0; i < 5000; i++)
7204 udelay(100);
7205
7206 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
7207 pci_write_config_dword(tp->pdev, 0xc4,
7208 cfg_val | (1 << 15));
7209 }
5e7dfd0f 7210
e7126997
MC
7211 /* Clear the "no snoop" and "relaxed ordering" bits. */
7212 pci_read_config_word(tp->pdev,
7213 tp->pcie_cap + PCI_EXP_DEVCTL,
7214 &val16);
7215 val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
7216 PCI_EXP_DEVCTL_NOSNOOP_EN);
7217 /*
7218 * Older PCIe devices only support the 128 byte
7219 * MPS setting. Enforce the restriction.
5e7dfd0f 7220 */
63c3a66f 7221 if (!tg3_flag(tp, CPMU_PRESENT))
e7126997 7222 val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
5e7dfd0f
MC
7223 pci_write_config_word(tp->pdev,
7224 tp->pcie_cap + PCI_EXP_DEVCTL,
e7126997 7225 val16);
5e7dfd0f 7226
cf79003d 7227 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
5e7dfd0f
MC
7228
7229 /* Clear error status */
7230 pci_write_config_word(tp->pdev,
7231 tp->pcie_cap + PCI_EXP_DEVSTA,
7232 PCI_EXP_DEVSTA_CED |
7233 PCI_EXP_DEVSTA_NFED |
7234 PCI_EXP_DEVSTA_FED |
7235 PCI_EXP_DEVSTA_URD);
1da177e4
LT
7236 }
7237
ee6a99b5 7238 tg3_restore_pci_state(tp);
1da177e4 7239
63c3a66f
JP
7240 tg3_flag_clear(tp, CHIP_RESETTING);
7241 tg3_flag_clear(tp, ERROR_PROCESSED);
d18edcb2 7242
ee6a99b5 7243 val = 0;
63c3a66f 7244 if (tg3_flag(tp, 5780_CLASS))
4cf78e4f 7245 val = tr32(MEMARB_MODE);
ee6a99b5 7246 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
1da177e4
LT
7247
7248 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
7249 tg3_stop_fw(tp);
7250 tw32(0x5000, 0x400);
7251 }
7252
7253 tw32(GRC_MODE, tp->grc_mode);
7254
7255 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
ab0049b4 7256 val = tr32(0xc4);
1da177e4
LT
7257
7258 tw32(0xc4, val | (1 << 15));
7259 }
7260
7261 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
7262 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
7263 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
7264 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
7265 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
7266 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7267 }
7268
63c3a66f 7269 if (tg3_flag(tp, ENABLE_APE))
d2394e6b
MC
7270 tp->mac_mode = MAC_MODE_APE_TX_EN |
7271 MAC_MODE_APE_RX_EN |
7272 MAC_MODE_TDE_ENABLE;
7273
f07e9af3 7274 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
d2394e6b
MC
7275 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
7276 val = tp->mac_mode;
f07e9af3 7277 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
d2394e6b
MC
7278 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
7279 val = tp->mac_mode;
1da177e4 7280 } else
d2394e6b
MC
7281 val = 0;
7282
7283 tw32_f(MAC_MODE, val);
1da177e4
LT
7284 udelay(40);
7285
77b483f1
MC
7286 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
7287
7a6f4369
MC
7288 err = tg3_poll_fw(tp);
7289 if (err)
7290 return err;
1da177e4 7291
0a9140cf
MC
7292 tg3_mdio_start(tp);
7293
63c3a66f 7294 if (tg3_flag(tp, PCI_EXPRESS) &&
f6eb9b1f
MC
7295 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
7296 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 7297 !tg3_flag(tp, 57765_PLUS)) {
ab0049b4 7298 val = tr32(0x7c00);
1da177e4
LT
7299
7300 tw32(0x7c00, val | (1 << 25));
7301 }
7302
d78b59f5
MC
7303 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
7304 val = tr32(TG3_CPMU_CLCK_ORIDE);
7305 tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
7306 }
7307
1da177e4 7308 /* Reprobe ASF enable state. */
63c3a66f
JP
7309 tg3_flag_clear(tp, ENABLE_ASF);
7310 tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
7311 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
7312 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
7313 u32 nic_cfg;
7314
7315 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
7316 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f 7317 tg3_flag_set(tp, ENABLE_ASF);
4ba526ce 7318 tp->last_event_jiffies = jiffies;
63c3a66f
JP
7319 if (tg3_flag(tp, 5750_PLUS))
7320 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
7321 }
7322 }
7323
7324 return 0;
7325}
7326
7327/* tp->lock is held. */
7328static void tg3_stop_fw(struct tg3 *tp)
7329{
63c3a66f 7330 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
7c5026aa
MC
7331 /* Wait for RX cpu to ACK the previous event. */
7332 tg3_wait_for_event_ack(tp);
1da177e4
LT
7333
7334 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
4ba526ce
MC
7335
7336 tg3_generate_fw_event(tp);
1da177e4 7337
7c5026aa
MC
7338 /* Wait for RX cpu to ACK this event. */
7339 tg3_wait_for_event_ack(tp);
1da177e4
LT
7340 }
7341}
7342
7343/* tp->lock is held. */
944d980e 7344static int tg3_halt(struct tg3 *tp, int kind, int silent)
1da177e4
LT
7345{
7346 int err;
7347
7348 tg3_stop_fw(tp);
7349
944d980e 7350 tg3_write_sig_pre_reset(tp, kind);
1da177e4 7351
b3b7d6be 7352 tg3_abort_hw(tp, silent);
1da177e4
LT
7353 err = tg3_chip_reset(tp);
7354
daba2a63
MC
7355 __tg3_set_mac_addr(tp, 0);
7356
944d980e
MC
7357 tg3_write_sig_legacy(tp, kind);
7358 tg3_write_sig_post_reset(tp, kind);
1da177e4
LT
7359
7360 if (err)
7361 return err;
7362
7363 return 0;
7364}
7365
1da177e4
LT
7366#define RX_CPU_SCRATCH_BASE 0x30000
7367#define RX_CPU_SCRATCH_SIZE 0x04000
7368#define TX_CPU_SCRATCH_BASE 0x34000
7369#define TX_CPU_SCRATCH_SIZE 0x04000
7370
7371/* tp->lock is held. */
7372static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
7373{
7374 int i;
7375
63c3a66f 7376 BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
1da177e4 7377
b5d3772c
MC
7378 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7379 u32 val = tr32(GRC_VCPU_EXT_CTRL);
7380
7381 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
7382 return 0;
7383 }
1da177e4
LT
7384 if (offset == RX_CPU_BASE) {
7385 for (i = 0; i < 10000; i++) {
7386 tw32(offset + CPU_STATE, 0xffffffff);
7387 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7388 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7389 break;
7390 }
7391
7392 tw32(offset + CPU_STATE, 0xffffffff);
7393 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
7394 udelay(10);
7395 } else {
7396 for (i = 0; i < 10000; i++) {
7397 tw32(offset + CPU_STATE, 0xffffffff);
7398 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7399 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7400 break;
7401 }
7402 }
7403
7404 if (i >= 10000) {
05dbe005
JP
7405 netdev_err(tp->dev, "%s timed out, %s CPU\n",
7406 __func__, offset == RX_CPU_BASE ? "RX" : "TX");
1da177e4
LT
7407 return -ENODEV;
7408 }
ec41c7df
MC
7409
7410 /* Clear firmware's nvram arbitration. */
63c3a66f 7411 if (tg3_flag(tp, NVRAM))
ec41c7df 7412 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
1da177e4
LT
7413 return 0;
7414}
7415
7416struct fw_info {
077f849d
JSR
7417 unsigned int fw_base;
7418 unsigned int fw_len;
7419 const __be32 *fw_data;
1da177e4
LT
7420};
7421
7422/* tp->lock is held. */
7423static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
7424 int cpu_scratch_size, struct fw_info *info)
7425{
ec41c7df 7426 int err, lock_err, i;
1da177e4
LT
7427 void (*write_op)(struct tg3 *, u32, u32);
7428
63c3a66f 7429 if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
5129c3a3
MC
7430 netdev_err(tp->dev,
7431 "%s: Trying to load TX cpu firmware which is 5705\n",
05dbe005 7432 __func__);
1da177e4
LT
7433 return -EINVAL;
7434 }
7435
63c3a66f 7436 if (tg3_flag(tp, 5705_PLUS))
1da177e4
LT
7437 write_op = tg3_write_mem;
7438 else
7439 write_op = tg3_write_indirect_reg32;
7440
1b628151
MC
7441 /* It is possible that bootcode is still loading at this point.
7442 * Get the nvram lock first before halting the cpu.
7443 */
ec41c7df 7444 lock_err = tg3_nvram_lock(tp);
1da177e4 7445 err = tg3_halt_cpu(tp, cpu_base);
ec41c7df
MC
7446 if (!lock_err)
7447 tg3_nvram_unlock(tp);
1da177e4
LT
7448 if (err)
7449 goto out;
7450
7451 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
7452 write_op(tp, cpu_scratch_base + i, 0);
7453 tw32(cpu_base + CPU_STATE, 0xffffffff);
7454 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
077f849d 7455 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
1da177e4 7456 write_op(tp, (cpu_scratch_base +
077f849d 7457 (info->fw_base & 0xffff) +
1da177e4 7458 (i * sizeof(u32))),
077f849d 7459 be32_to_cpu(info->fw_data[i]));
1da177e4
LT
7460
7461 err = 0;
7462
7463out:
1da177e4
LT
7464 return err;
7465}
7466
7467/* tp->lock is held. */
7468static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
7469{
7470 struct fw_info info;
077f849d 7471 const __be32 *fw_data;
1da177e4
LT
7472 int err, i;
7473
077f849d
JSR
7474 fw_data = (void *)tp->fw->data;
7475
7476 /* Firmware blob starts with version numbers, followed by
7477 start address and length. We are setting complete length.
7478 length = end_address_of_bss - start_address_of_text.
7479 Remainder is the blob to be loaded contiguously
7480 from start address. */
7481
7482 info.fw_base = be32_to_cpu(fw_data[1]);
7483 info.fw_len = tp->fw->size - 12;
7484 info.fw_data = &fw_data[3];
1da177e4
LT
7485
7486 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
7487 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
7488 &info);
7489 if (err)
7490 return err;
7491
7492 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
7493 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
7494 &info);
7495 if (err)
7496 return err;
7497
7498 /* Now startup only the RX cpu. */
7499 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
077f849d 7500 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
1da177e4
LT
7501
7502 for (i = 0; i < 5; i++) {
077f849d 7503 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
1da177e4
LT
7504 break;
7505 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7506 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
077f849d 7507 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
1da177e4
LT
7508 udelay(1000);
7509 }
7510 if (i >= 5) {
5129c3a3
MC
7511 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
7512 "should be %08x\n", __func__,
05dbe005 7513 tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
1da177e4
LT
7514 return -ENODEV;
7515 }
7516 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7517 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
7518
7519 return 0;
7520}
7521
1da177e4
LT
7522/* tp->lock is held. */
7523static int tg3_load_tso_firmware(struct tg3 *tp)
7524{
7525 struct fw_info info;
077f849d 7526 const __be32 *fw_data;
1da177e4
LT
7527 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
7528 int err, i;
7529
63c3a66f
JP
7530 if (tg3_flag(tp, HW_TSO_1) ||
7531 tg3_flag(tp, HW_TSO_2) ||
7532 tg3_flag(tp, HW_TSO_3))
1da177e4
LT
7533 return 0;
7534
077f849d
JSR
7535 fw_data = (void *)tp->fw->data;
7536
7537 /* Firmware blob starts with version numbers, followed by
7538 start address and length. We are setting complete length.
7539 length = end_address_of_bss - start_address_of_text.
7540 Remainder is the blob to be loaded contiguously
7541 from start address. */
7542
7543 info.fw_base = be32_to_cpu(fw_data[1]);
7544 cpu_scratch_size = tp->fw_len;
7545 info.fw_len = tp->fw->size - 12;
7546 info.fw_data = &fw_data[3];
7547
1da177e4 7548 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
7549 cpu_base = RX_CPU_BASE;
7550 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
1da177e4 7551 } else {
1da177e4
LT
7552 cpu_base = TX_CPU_BASE;
7553 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
7554 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
7555 }
7556
7557 err = tg3_load_firmware_cpu(tp, cpu_base,
7558 cpu_scratch_base, cpu_scratch_size,
7559 &info);
7560 if (err)
7561 return err;
7562
7563 /* Now startup the cpu. */
7564 tw32(cpu_base + CPU_STATE, 0xffffffff);
077f849d 7565 tw32_f(cpu_base + CPU_PC, info.fw_base);
1da177e4
LT
7566
7567 for (i = 0; i < 5; i++) {
077f849d 7568 if (tr32(cpu_base + CPU_PC) == info.fw_base)
1da177e4
LT
7569 break;
7570 tw32(cpu_base + CPU_STATE, 0xffffffff);
7571 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
077f849d 7572 tw32_f(cpu_base + CPU_PC, info.fw_base);
1da177e4
LT
7573 udelay(1000);
7574 }
7575 if (i >= 5) {
5129c3a3
MC
7576 netdev_err(tp->dev,
7577 "%s fails to set CPU PC, is %08x should be %08x\n",
05dbe005 7578 __func__, tr32(cpu_base + CPU_PC), info.fw_base);
1da177e4
LT
7579 return -ENODEV;
7580 }
7581 tw32(cpu_base + CPU_STATE, 0xffffffff);
7582 tw32_f(cpu_base + CPU_MODE, 0x00000000);
7583 return 0;
7584}
7585
1da177e4 7586
1da177e4
LT
7587static int tg3_set_mac_addr(struct net_device *dev, void *p)
7588{
7589 struct tg3 *tp = netdev_priv(dev);
7590 struct sockaddr *addr = p;
986e0aeb 7591 int err = 0, skip_mac_1 = 0;
1da177e4 7592
f9804ddb
MC
7593 if (!is_valid_ether_addr(addr->sa_data))
7594 return -EINVAL;
7595
1da177e4
LT
7596 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7597
e75f7c90
MC
7598 if (!netif_running(dev))
7599 return 0;
7600
63c3a66f 7601 if (tg3_flag(tp, ENABLE_ASF)) {
986e0aeb 7602 u32 addr0_high, addr0_low, addr1_high, addr1_low;
58712ef9 7603
986e0aeb
MC
7604 addr0_high = tr32(MAC_ADDR_0_HIGH);
7605 addr0_low = tr32(MAC_ADDR_0_LOW);
7606 addr1_high = tr32(MAC_ADDR_1_HIGH);
7607 addr1_low = tr32(MAC_ADDR_1_LOW);
7608
7609 /* Skip MAC addr 1 if ASF is using it. */
7610 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
7611 !(addr1_high == 0 && addr1_low == 0))
7612 skip_mac_1 = 1;
58712ef9 7613 }
986e0aeb
MC
7614 spin_lock_bh(&tp->lock);
7615 __tg3_set_mac_addr(tp, skip_mac_1);
7616 spin_unlock_bh(&tp->lock);
1da177e4 7617
b9ec6c1b 7618 return err;
1da177e4
LT
7619}
7620
7621/* tp->lock is held. */
7622static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
7623 dma_addr_t mapping, u32 maxlen_flags,
7624 u32 nic_addr)
7625{
7626 tg3_write_mem(tp,
7627 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
7628 ((u64) mapping >> 32));
7629 tg3_write_mem(tp,
7630 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
7631 ((u64) mapping & 0xffffffff));
7632 tg3_write_mem(tp,
7633 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
7634 maxlen_flags);
7635
63c3a66f 7636 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
7637 tg3_write_mem(tp,
7638 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
7639 nic_addr);
7640}
7641
7642static void __tg3_set_rx_mode(struct net_device *);
d244c892 7643static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
15f9850d 7644{
b6080e12
MC
7645 int i;
7646
63c3a66f 7647 if (!tg3_flag(tp, ENABLE_TSS)) {
b6080e12
MC
7648 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
7649 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
7650 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
b6080e12
MC
7651 } else {
7652 tw32(HOSTCC_TXCOL_TICKS, 0);
7653 tw32(HOSTCC_TXMAX_FRAMES, 0);
7654 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
19cfaecc 7655 }
b6080e12 7656
63c3a66f 7657 if (!tg3_flag(tp, ENABLE_RSS)) {
19cfaecc
MC
7658 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
7659 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
7660 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
7661 } else {
b6080e12
MC
7662 tw32(HOSTCC_RXCOL_TICKS, 0);
7663 tw32(HOSTCC_RXMAX_FRAMES, 0);
7664 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
15f9850d 7665 }
b6080e12 7666
63c3a66f 7667 if (!tg3_flag(tp, 5705_PLUS)) {
15f9850d
DM
7668 u32 val = ec->stats_block_coalesce_usecs;
7669
b6080e12
MC
7670 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
7671 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
7672
15f9850d
DM
7673 if (!netif_carrier_ok(tp->dev))
7674 val = 0;
7675
7676 tw32(HOSTCC_STAT_COAL_TICKS, val);
7677 }
b6080e12
MC
7678
7679 for (i = 0; i < tp->irq_cnt - 1; i++) {
7680 u32 reg;
7681
7682 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
7683 tw32(reg, ec->rx_coalesce_usecs);
b6080e12
MC
7684 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
7685 tw32(reg, ec->rx_max_coalesced_frames);
b6080e12
MC
7686 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
7687 tw32(reg, ec->rx_max_coalesced_frames_irq);
19cfaecc 7688
63c3a66f 7689 if (tg3_flag(tp, ENABLE_TSS)) {
19cfaecc
MC
7690 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
7691 tw32(reg, ec->tx_coalesce_usecs);
7692 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
7693 tw32(reg, ec->tx_max_coalesced_frames);
7694 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
7695 tw32(reg, ec->tx_max_coalesced_frames_irq);
7696 }
b6080e12
MC
7697 }
7698
7699 for (; i < tp->irq_max - 1; i++) {
7700 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
b6080e12 7701 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
b6080e12 7702 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
19cfaecc 7703
63c3a66f 7704 if (tg3_flag(tp, ENABLE_TSS)) {
19cfaecc
MC
7705 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
7706 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
7707 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
7708 }
b6080e12 7709 }
15f9850d 7710}
1da177e4 7711
2d31ecaf
MC
7712/* tp->lock is held. */
7713static void tg3_rings_reset(struct tg3 *tp)
7714{
7715 int i;
f77a6a8e 7716 u32 stblk, txrcb, rxrcb, limit;
2d31ecaf
MC
7717 struct tg3_napi *tnapi = &tp->napi[0];
7718
7719 /* Disable all transmit rings but the first. */
63c3a66f 7720 if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 7721 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
63c3a66f 7722 else if (tg3_flag(tp, 5717_PLUS))
3d37728b 7723 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
b703df6f
MC
7724 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
7725 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
2d31ecaf
MC
7726 else
7727 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7728
7729 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7730 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
7731 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
7732 BDINFO_FLAGS_DISABLED);
7733
7734
7735 /* Disable all receive return rings but the first. */
63c3a66f 7736 if (tg3_flag(tp, 5717_PLUS))
f6eb9b1f 7737 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
63c3a66f 7738 else if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 7739 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
b703df6f
MC
7740 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
7741 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
2d31ecaf
MC
7742 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
7743 else
7744 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7745
7746 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7747 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
7748 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
7749 BDINFO_FLAGS_DISABLED);
7750
7751 /* Disable interrupts */
7752 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
7753
7754 /* Zero mailbox registers. */
63c3a66f 7755 if (tg3_flag(tp, SUPPORT_MSIX)) {
6fd45cb8 7756 for (i = 1; i < tp->irq_max; i++) {
f77a6a8e
MC
7757 tp->napi[i].tx_prod = 0;
7758 tp->napi[i].tx_cons = 0;
63c3a66f 7759 if (tg3_flag(tp, ENABLE_TSS))
c2353a32 7760 tw32_mailbox(tp->napi[i].prodmbox, 0);
f77a6a8e
MC
7761 tw32_rx_mbox(tp->napi[i].consmbox, 0);
7762 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
7763 }
63c3a66f 7764 if (!tg3_flag(tp, ENABLE_TSS))
c2353a32 7765 tw32_mailbox(tp->napi[0].prodmbox, 0);
f77a6a8e
MC
7766 } else {
7767 tp->napi[0].tx_prod = 0;
7768 tp->napi[0].tx_cons = 0;
7769 tw32_mailbox(tp->napi[0].prodmbox, 0);
7770 tw32_rx_mbox(tp->napi[0].consmbox, 0);
7771 }
2d31ecaf
MC
7772
7773 /* Make sure the NIC-based send BD rings are disabled. */
63c3a66f 7774 if (!tg3_flag(tp, 5705_PLUS)) {
2d31ecaf
MC
7775 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
7776 for (i = 0; i < 16; i++)
7777 tw32_tx_mbox(mbox + i * 8, 0);
7778 }
7779
7780 txrcb = NIC_SRAM_SEND_RCB;
7781 rxrcb = NIC_SRAM_RCV_RET_RCB;
7782
7783 /* Clear status block in ram. */
7784 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7785
7786 /* Set status block DMA address */
7787 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
7788 ((u64) tnapi->status_mapping >> 32));
7789 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
7790 ((u64) tnapi->status_mapping & 0xffffffff));
7791
f77a6a8e
MC
7792 if (tnapi->tx_ring) {
7793 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7794 (TG3_TX_RING_SIZE <<
7795 BDINFO_FLAGS_MAXLEN_SHIFT),
7796 NIC_SRAM_TX_BUFFER_DESC);
7797 txrcb += TG3_BDINFO_SIZE;
7798 }
7799
7800 if (tnapi->rx_rcb) {
7801 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2
MC
7802 (tp->rx_ret_ring_mask + 1) <<
7803 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
f77a6a8e
MC
7804 rxrcb += TG3_BDINFO_SIZE;
7805 }
7806
7807 stblk = HOSTCC_STATBLCK_RING1;
2d31ecaf 7808
f77a6a8e
MC
7809 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
7810 u64 mapping = (u64)tnapi->status_mapping;
7811 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
7812 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
7813
7814 /* Clear status block in ram. */
7815 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7816
19cfaecc
MC
7817 if (tnapi->tx_ring) {
7818 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7819 (TG3_TX_RING_SIZE <<
7820 BDINFO_FLAGS_MAXLEN_SHIFT),
7821 NIC_SRAM_TX_BUFFER_DESC);
7822 txrcb += TG3_BDINFO_SIZE;
7823 }
f77a6a8e
MC
7824
7825 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2 7826 ((tp->rx_ret_ring_mask + 1) <<
f77a6a8e
MC
7827 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
7828
7829 stblk += 8;
f77a6a8e
MC
7830 rxrcb += TG3_BDINFO_SIZE;
7831 }
2d31ecaf
MC
7832}
7833
eb07a940
MC
7834static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
7835{
7836 u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
7837
63c3a66f
JP
7838 if (!tg3_flag(tp, 5750_PLUS) ||
7839 tg3_flag(tp, 5780_CLASS) ||
eb07a940
MC
7840 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
7841 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
7842 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
7843 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
7844 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
7845 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
7846 else
7847 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
7848
7849 nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
7850 host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
7851
7852 val = min(nic_rep_thresh, host_rep_thresh);
7853 tw32(RCVBDI_STD_THRESH, val);
7854
63c3a66f 7855 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
7856 tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
7857
63c3a66f 7858 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
eb07a940
MC
7859 return;
7860
63c3a66f 7861 if (!tg3_flag(tp, 5705_PLUS))
eb07a940
MC
7862 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
7863 else
7864 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5717;
7865
7866 host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
7867
7868 val = min(bdcache_maxcnt / 2, host_rep_thresh);
7869 tw32(RCVBDI_JUMBO_THRESH, val);
7870
63c3a66f 7871 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
7872 tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
7873}
7874
1da177e4 7875/* tp->lock is held. */
8e7a22e3 7876static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
1da177e4
LT
7877{
7878 u32 val, rdmac_mode;
7879 int i, err, limit;
8fea32b9 7880 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
1da177e4
LT
7881
7882 tg3_disable_ints(tp);
7883
7884 tg3_stop_fw(tp);
7885
7886 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
7887
63c3a66f 7888 if (tg3_flag(tp, INIT_COMPLETE))
e6de8ad1 7889 tg3_abort_hw(tp, 1);
1da177e4 7890
699c0193
MC
7891 /* Enable MAC control of LPI */
7892 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
7893 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
7894 TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
7895 TG3_CPMU_EEE_LNKIDL_UART_IDL);
7896
7897 tw32_f(TG3_CPMU_EEE_CTRL,
7898 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
7899
a386b901
MC
7900 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
7901 TG3_CPMU_EEEMD_LPI_IN_TX |
7902 TG3_CPMU_EEEMD_LPI_IN_RX |
7903 TG3_CPMU_EEEMD_EEE_ENABLE;
7904
7905 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
7906 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
7907
63c3a66f 7908 if (tg3_flag(tp, ENABLE_APE))
a386b901
MC
7909 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
7910
7911 tw32_f(TG3_CPMU_EEE_MODE, val);
7912
7913 tw32_f(TG3_CPMU_EEE_DBTMR1,
7914 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
7915 TG3_CPMU_DBTMR1_LNKIDLE_2047US);
7916
7917 tw32_f(TG3_CPMU_EEE_DBTMR2,
d7f2ab20 7918 TG3_CPMU_DBTMR2_APE_TX_2047US |
a386b901 7919 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
699c0193
MC
7920 }
7921
603f1173 7922 if (reset_phy)
d4d2c558
MC
7923 tg3_phy_reset(tp);
7924
1da177e4
LT
7925 err = tg3_chip_reset(tp);
7926 if (err)
7927 return err;
7928
7929 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
7930
bcb37f6c 7931 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
d30cdd28
MC
7932 val = tr32(TG3_CPMU_CTRL);
7933 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
7934 tw32(TG3_CPMU_CTRL, val);
9acb961e
MC
7935
7936 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
7937 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
7938 val |= CPMU_LSPD_10MB_MACCLK_6_25;
7939 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
7940
7941 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
7942 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
7943 val |= CPMU_LNK_AWARE_MACCLK_6_25;
7944 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
7945
7946 val = tr32(TG3_CPMU_HST_ACC);
7947 val &= ~CPMU_HST_ACC_MACCLK_MASK;
7948 val |= CPMU_HST_ACC_MACCLK_6_25;
7949 tw32(TG3_CPMU_HST_ACC, val);
d30cdd28
MC
7950 }
7951
33466d93
MC
7952 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7953 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
7954 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
7955 PCIE_PWR_MGMT_L1_THRESH_4MS;
7956 tw32(PCIE_PWR_MGMT_THRESH, val);
521e6b90
MC
7957
7958 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
7959 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
7960
7961 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
33466d93 7962
f40386c8
MC
7963 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7964 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
255ca311
MC
7965 }
7966
63c3a66f 7967 if (tg3_flag(tp, L1PLLPD_EN)) {
614b0590
MC
7968 u32 grc_mode = tr32(GRC_MODE);
7969
7970 /* Access the lower 1K of PL PCIE block registers. */
7971 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
7972 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
7973
7974 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
7975 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
7976 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
7977
7978 tw32(GRC_MODE, grc_mode);
7979 }
7980
5093eedc
MC
7981 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
7982 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
7983 u32 grc_mode = tr32(GRC_MODE);
cea46462 7984
5093eedc
MC
7985 /* Access the lower 1K of PL PCIE block registers. */
7986 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
7987 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
cea46462 7988
5093eedc
MC
7989 val = tr32(TG3_PCIE_TLDLPL_PORT +
7990 TG3_PCIE_PL_LO_PHYCTL5);
7991 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
7992 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
cea46462 7993
5093eedc
MC
7994 tw32(GRC_MODE, grc_mode);
7995 }
a977dbe8 7996
1ff30a59
MC
7997 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
7998 u32 grc_mode = tr32(GRC_MODE);
7999
8000 /* Access the lower 1K of DL PCIE block registers. */
8001 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8002 tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
8003
8004 val = tr32(TG3_PCIE_TLDLPL_PORT +
8005 TG3_PCIE_DL_LO_FTSMAX);
8006 val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
8007 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
8008 val | TG3_PCIE_DL_LO_FTSMAX_VAL);
8009
8010 tw32(GRC_MODE, grc_mode);
8011 }
8012
a977dbe8
MC
8013 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8014 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8015 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8016 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
cea46462
MC
8017 }
8018
1da177e4
LT
8019 /* This works around an issue with Athlon chipsets on
8020 * B3 tigon3 silicon. This bit has no effect on any
8021 * other revision. But do not set this on PCI Express
795d01c5 8022 * chips and don't even touch the clocks if the CPMU is present.
1da177e4 8023 */
63c3a66f
JP
8024 if (!tg3_flag(tp, CPMU_PRESENT)) {
8025 if (!tg3_flag(tp, PCI_EXPRESS))
795d01c5
MC
8026 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
8027 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
8028 }
1da177e4
LT
8029
8030 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
63c3a66f 8031 tg3_flag(tp, PCIX_MODE)) {
1da177e4
LT
8032 val = tr32(TG3PCI_PCISTATE);
8033 val |= PCISTATE_RETRY_SAME_DMA;
8034 tw32(TG3PCI_PCISTATE, val);
8035 }
8036
63c3a66f 8037 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
8038 /* Allow reads and writes to the
8039 * APE register and memory space.
8040 */
8041 val = tr32(TG3PCI_PCISTATE);
8042 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
8043 PCISTATE_ALLOW_APE_SHMEM_WR |
8044 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
8045 tw32(TG3PCI_PCISTATE, val);
8046 }
8047
1da177e4
LT
8048 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
8049 /* Enable some hw fixes. */
8050 val = tr32(TG3PCI_MSI_DATA);
8051 val |= (1 << 26) | (1 << 28) | (1 << 29);
8052 tw32(TG3PCI_MSI_DATA, val);
8053 }
8054
8055 /* Descriptor ring init may make accesses to the
8056 * NIC SRAM area to setup the TX descriptors, so we
8057 * can only do this after the hardware has been
8058 * successfully reset.
8059 */
32d8c572
MC
8060 err = tg3_init_rings(tp);
8061 if (err)
8062 return err;
1da177e4 8063
63c3a66f 8064 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
8065 val = tr32(TG3PCI_DMA_RW_CTRL) &
8066 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
1a319025
MC
8067 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
8068 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
0aebff48
MC
8069 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
8070 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8071 val |= DMA_RWCTRL_TAGGED_STAT_WA;
cbf9ca6c
MC
8072 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
8073 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
8074 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
d30cdd28
MC
8075 /* This value is determined during the probe time DMA
8076 * engine test, tg3_test_dma.
8077 */
8078 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
8079 }
1da177e4
LT
8080
8081 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
8082 GRC_MODE_4X_NIC_SEND_RINGS |
8083 GRC_MODE_NO_TX_PHDR_CSUM |
8084 GRC_MODE_NO_RX_PHDR_CSUM);
8085 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
d2d746f8
MC
8086
8087 /* Pseudo-header checksum is done by hardware logic and not
8088 * the offload processers, so make the chip do the pseudo-
8089 * header checksums on receive. For transmit it is more
8090 * convenient to do the pseudo-header checksum in software
8091 * as Linux does that on transmit for us in all cases.
8092 */
8093 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
1da177e4
LT
8094
8095 tw32(GRC_MODE,
8096 tp->grc_mode |
8097 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
8098
8099 /* Setup the timer prescalar register. Clock is always 66Mhz. */
8100 val = tr32(GRC_MISC_CFG);
8101 val &= ~0xff;
8102 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
8103 tw32(GRC_MISC_CFG, val);
8104
8105 /* Initialize MBUF/DESC pool. */
63c3a66f 8106 if (tg3_flag(tp, 5750_PLUS)) {
1da177e4
LT
8107 /* Do nothing. */
8108 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
8109 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
8110 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
8111 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
8112 else
8113 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
8114 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
8115 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
63c3a66f 8116 } else if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8117 int fw_len;
8118
077f849d 8119 fw_len = tp->fw_len;
1da177e4
LT
8120 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
8121 tw32(BUFMGR_MB_POOL_ADDR,
8122 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
8123 tw32(BUFMGR_MB_POOL_SIZE,
8124 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
8125 }
1da177e4 8126
0f893dc6 8127 if (tp->dev->mtu <= ETH_DATA_LEN) {
1da177e4
LT
8128 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8129 tp->bufmgr_config.mbuf_read_dma_low_water);
8130 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8131 tp->bufmgr_config.mbuf_mac_rx_low_water);
8132 tw32(BUFMGR_MB_HIGH_WATER,
8133 tp->bufmgr_config.mbuf_high_water);
8134 } else {
8135 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8136 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
8137 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8138 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
8139 tw32(BUFMGR_MB_HIGH_WATER,
8140 tp->bufmgr_config.mbuf_high_water_jumbo);
8141 }
8142 tw32(BUFMGR_DMA_LOW_WATER,
8143 tp->bufmgr_config.dma_low_water);
8144 tw32(BUFMGR_DMA_HIGH_WATER,
8145 tp->bufmgr_config.dma_high_water);
8146
d309a46e
MC
8147 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
8148 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8149 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
4d958473
MC
8150 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8151 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
8152 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
8153 val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
d309a46e 8154 tw32(BUFMGR_MODE, val);
1da177e4
LT
8155 for (i = 0; i < 2000; i++) {
8156 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
8157 break;
8158 udelay(10);
8159 }
8160 if (i >= 2000) {
05dbe005 8161 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
1da177e4
LT
8162 return -ENODEV;
8163 }
8164
eb07a940
MC
8165 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
8166 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
b5d3772c 8167
eb07a940 8168 tg3_setup_rxbd_thresholds(tp);
1da177e4
LT
8169
8170 /* Initialize TG3_BDINFO's at:
8171 * RCVDBDI_STD_BD: standard eth size rx ring
8172 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
8173 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
8174 *
8175 * like so:
8176 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
8177 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
8178 * ring attribute flags
8179 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
8180 *
8181 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
8182 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
8183 *
8184 * The size of each ring is fixed in the firmware, but the location is
8185 * configurable.
8186 */
8187 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8188 ((u64) tpr->rx_std_mapping >> 32));
1da177e4 8189 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8190 ((u64) tpr->rx_std_mapping & 0xffffffff));
63c3a66f 8191 if (!tg3_flag(tp, 5717_PLUS))
87668d35
MC
8192 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
8193 NIC_SRAM_RX_BUFFER_DESC);
1da177e4 8194
fdb72b38 8195 /* Disable the mini ring */
63c3a66f 8196 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8197 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
8198 BDINFO_FLAGS_DISABLED);
8199
fdb72b38
MC
8200 /* Program the jumbo buffer descriptor ring control
8201 * blocks on those devices that have them.
8202 */
bb18bb94 8203 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
63c3a66f 8204 (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
1da177e4 8205
63c3a66f 8206 if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
1da177e4 8207 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8208 ((u64) tpr->rx_jmb_mapping >> 32));
1da177e4 8209 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8210 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
de9f5230
MC
8211 val = TG3_RX_JMB_RING_SIZE(tp) <<
8212 BDINFO_FLAGS_MAXLEN_SHIFT;
1da177e4 8213 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
de9f5230 8214 val | BDINFO_FLAGS_USE_EXT_RECV);
63c3a66f 8215 if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
a50d0796 8216 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
87668d35
MC
8217 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
8218 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
1da177e4
LT
8219 } else {
8220 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
8221 BDINFO_FLAGS_DISABLED);
8222 }
8223
63c3a66f 8224 if (tg3_flag(tp, 57765_PLUS)) {
7cb32cf2 8225 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
de9f5230 8226 val = TG3_RX_STD_MAX_SIZE_5700;
7cb32cf2 8227 else
de9f5230 8228 val = TG3_RX_STD_MAX_SIZE_5717;
7cb32cf2
MC
8229 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
8230 val |= (TG3_RX_STD_DMA_SZ << 2);
8231 } else
04380d40 8232 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38 8233 } else
de9f5230 8234 val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38
MC
8235
8236 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
1da177e4 8237
411da640 8238 tpr->rx_std_prod_idx = tp->rx_pending;
66711e66 8239 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
1da177e4 8240
63c3a66f
JP
8241 tpr->rx_jmb_prod_idx =
8242 tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
66711e66 8243 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
1da177e4 8244
2d31ecaf
MC
8245 tg3_rings_reset(tp);
8246
1da177e4 8247 /* Initialize MAC address and backoff seed. */
986e0aeb 8248 __tg3_set_mac_addr(tp, 0);
1da177e4
LT
8249
8250 /* MTU + ethernet header + FCS + optional VLAN tag */
f7b493e0
MC
8251 tw32(MAC_RX_MTU_SIZE,
8252 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
1da177e4
LT
8253
8254 /* The slot time is changed by tg3_setup_phy if we
8255 * run at gigabit with half duplex.
8256 */
f2096f94
MC
8257 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
8258 (6 << TX_LENGTHS_IPG_SHIFT) |
8259 (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
8260
8261 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8262 val |= tr32(MAC_TX_LENGTHS) &
8263 (TX_LENGTHS_JMB_FRM_LEN_MSK |
8264 TX_LENGTHS_CNT_DWN_VAL_MSK);
8265
8266 tw32(MAC_TX_LENGTHS, val);
1da177e4
LT
8267
8268 /* Receive rules. */
8269 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
8270 tw32(RCVLPC_CONFIG, 0x0181);
8271
8272 /* Calculate RDMAC_MODE setting early, we need it to determine
8273 * the RCVLPC_STATE_ENABLE mask.
8274 */
8275 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
8276 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
8277 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
8278 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
8279 RDMAC_MODE_LNGREAD_ENAB);
85e94ced 8280
deabaac8 8281 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
0339e4e3
MC
8282 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
8283
57e6983c 8284 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0
MC
8285 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8286 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
d30cdd28
MC
8287 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
8288 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
8289 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
8290
c5908939
MC
8291 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8292 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 8293 if (tg3_flag(tp, TSO_CAPABLE) &&
c13e3713 8294 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
8295 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
8296 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 8297 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
8298 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8299 }
8300 }
8301
63c3a66f 8302 if (tg3_flag(tp, PCI_EXPRESS))
85e94ced
MC
8303 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8304
63c3a66f
JP
8305 if (tg3_flag(tp, HW_TSO_1) ||
8306 tg3_flag(tp, HW_TSO_2) ||
8307 tg3_flag(tp, HW_TSO_3))
027455ad
MC
8308 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
8309
108a6c16 8310 if (tg3_flag(tp, 57765_PLUS) ||
e849cdc3 8311 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
027455ad
MC
8312 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
8313 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
1da177e4 8314
f2096f94
MC
8315 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8316 rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
8317
41a8a7ee
MC
8318 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
8319 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
8320 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8321 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f 8322 tg3_flag(tp, 57765_PLUS)) {
41a8a7ee 8323 val = tr32(TG3_RDMA_RSRVCTRL_REG);
d78b59f5
MC
8324 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8325 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
b4495ed8
MC
8326 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
8327 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
8328 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
8329 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
8330 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
8331 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
b75cc0e4 8332 }
41a8a7ee
MC
8333 tw32(TG3_RDMA_RSRVCTRL_REG,
8334 val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
8335 }
8336
d78b59f5
MC
8337 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8338 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
d309a46e
MC
8339 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
8340 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
8341 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
8342 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
8343 }
8344
1da177e4 8345 /* Receive/send statistics. */
63c3a66f 8346 if (tg3_flag(tp, 5750_PLUS)) {
1661394e
MC
8347 val = tr32(RCVLPC_STATS_ENABLE);
8348 val &= ~RCVLPC_STATSENAB_DACK_FIX;
8349 tw32(RCVLPC_STATS_ENABLE, val);
8350 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
63c3a66f 8351 tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8352 val = tr32(RCVLPC_STATS_ENABLE);
8353 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
8354 tw32(RCVLPC_STATS_ENABLE, val);
8355 } else {
8356 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
8357 }
8358 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
8359 tw32(SNDDATAI_STATSENAB, 0xffffff);
8360 tw32(SNDDATAI_STATSCTRL,
8361 (SNDDATAI_SCTRL_ENABLE |
8362 SNDDATAI_SCTRL_FASTUPD));
8363
8364 /* Setup host coalescing engine. */
8365 tw32(HOSTCC_MODE, 0);
8366 for (i = 0; i < 2000; i++) {
8367 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
8368 break;
8369 udelay(10);
8370 }
8371
d244c892 8372 __tg3_set_coalesce(tp, &tp->coal);
1da177e4 8373
63c3a66f 8374 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
8375 /* Status/statistics block address. See tg3_timer,
8376 * the tg3_periodic_fetch_stats call there, and
8377 * tg3_get_stats to see how this works for 5705/5750 chips.
8378 */
1da177e4
LT
8379 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8380 ((u64) tp->stats_mapping >> 32));
8381 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8382 ((u64) tp->stats_mapping & 0xffffffff));
8383 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
2d31ecaf 8384
1da177e4 8385 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
2d31ecaf
MC
8386
8387 /* Clear statistics and status block memory areas */
8388 for (i = NIC_SRAM_STATS_BLK;
8389 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
8390 i += sizeof(u32)) {
8391 tg3_write_mem(tp, i, 0);
8392 udelay(40);
8393 }
1da177e4
LT
8394 }
8395
8396 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
8397
8398 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
8399 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
63c3a66f 8400 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8401 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
8402
f07e9af3
MC
8403 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
8404 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c94e3941
MC
8405 /* reset to prevent losing 1st rx packet intermittently */
8406 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8407 udelay(10);
8408 }
8409
63c3a66f 8410 if (tg3_flag(tp, ENABLE_APE))
d2394e6b 8411 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
3bda1258
MC
8412 else
8413 tp->mac_mode = 0;
8414 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
1da177e4 8415 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
63c3a66f 8416 if (!tg3_flag(tp, 5705_PLUS) &&
f07e9af3 8417 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
e8f3f6ca
MC
8418 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
8419 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
1da177e4
LT
8420 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
8421 udelay(40);
8422
314fba34 8423 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
63c3a66f 8424 * If TG3_FLAG_IS_NIC is zero, we should read the
314fba34
MC
8425 * register to preserve the GPIO settings for LOMs. The GPIOs,
8426 * whether used as inputs or outputs, are set by boot code after
8427 * reset.
8428 */
63c3a66f 8429 if (!tg3_flag(tp, IS_NIC)) {
314fba34
MC
8430 u32 gpio_mask;
8431
9d26e213
MC
8432 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
8433 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
8434 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
3e7d83bc
MC
8435
8436 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
8437 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
8438 GRC_LCLCTRL_GPIO_OUTPUT3;
8439
af36e6b6
MC
8440 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
8441 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
8442
aaf84465 8443 tp->grc_local_ctrl &= ~gpio_mask;
314fba34
MC
8444 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
8445
8446 /* GPIO1 must be driven high for eeprom write protect */
63c3a66f 8447 if (tg3_flag(tp, EEPROM_WRITE_PROT))
9d26e213
MC
8448 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
8449 GRC_LCLCTRL_GPIO_OUTPUT1);
314fba34 8450 }
1da177e4
LT
8451 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8452 udelay(100);
8453
63c3a66f 8454 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1) {
baf8a94a
MC
8455 val = tr32(MSGINT_MODE);
8456 val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
8457 tw32(MSGINT_MODE, val);
8458 }
8459
63c3a66f 8460 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
8461 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
8462 udelay(40);
8463 }
8464
8465 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
8466 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
8467 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
8468 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
8469 WDMAC_MODE_LNGREAD_ENAB);
8470
c5908939
MC
8471 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8472 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 8473 if (tg3_flag(tp, TSO_CAPABLE) &&
1da177e4
LT
8474 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
8475 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
8476 /* nothing */
8477 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 8478 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
8479 val |= WDMAC_MODE_RX_ACCEL;
8480 }
8481 }
8482
d9ab5ad1 8483 /* Enable host coalescing bug fix */
63c3a66f 8484 if (tg3_flag(tp, 5755_PLUS))
f51f3562 8485 val |= WDMAC_MODE_STATUS_TAG_FIX;
d9ab5ad1 8486
788a035e
MC
8487 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
8488 val |= WDMAC_MODE_BURST_ALL_DATA;
8489
1da177e4
LT
8490 tw32_f(WDMAC_MODE, val);
8491 udelay(40);
8492
63c3a66f 8493 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
8494 u16 pcix_cmd;
8495
8496 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8497 &pcix_cmd);
1da177e4 8498 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
9974a356
MC
8499 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
8500 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8501 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
9974a356
MC
8502 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
8503 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8504 }
9974a356
MC
8505 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8506 pcix_cmd);
1da177e4
LT
8507 }
8508
8509 tw32_f(RDMAC_MODE, rdmac_mode);
8510 udelay(40);
8511
8512 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
63c3a66f 8513 if (!tg3_flag(tp, 5705_PLUS))
1da177e4 8514 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
9936bcf6
MC
8515
8516 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
8517 tw32(SNDDATAC_MODE,
8518 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
8519 else
8520 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
8521
1da177e4
LT
8522 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
8523 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
7cb32cf2 8524 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
63c3a66f 8525 if (tg3_flag(tp, LRG_PROD_RING_CAP))
7cb32cf2
MC
8526 val |= RCVDBDI_MODE_LRG_RING_SZ;
8527 tw32(RCVDBDI_MODE, val);
1da177e4 8528 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
63c3a66f
JP
8529 if (tg3_flag(tp, HW_TSO_1) ||
8530 tg3_flag(tp, HW_TSO_2) ||
8531 tg3_flag(tp, HW_TSO_3))
1da177e4 8532 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
baf8a94a 8533 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
63c3a66f 8534 if (tg3_flag(tp, ENABLE_TSS))
baf8a94a
MC
8535 val |= SNDBDI_MODE_MULTI_TXQ_EN;
8536 tw32(SNDBDI_MODE, val);
1da177e4
LT
8537 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
8538
8539 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
8540 err = tg3_load_5701_a0_firmware_fix(tp);
8541 if (err)
8542 return err;
8543 }
8544
63c3a66f 8545 if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8546 err = tg3_load_tso_firmware(tp);
8547 if (err)
8548 return err;
8549 }
1da177e4
LT
8550
8551 tp->tx_mode = TX_MODE_ENABLE;
f2096f94 8552
63c3a66f 8553 if (tg3_flag(tp, 5755_PLUS) ||
b1d05210
MC
8554 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
8555 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
f2096f94
MC
8556
8557 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
8558 val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
8559 tp->tx_mode &= ~val;
8560 tp->tx_mode |= tr32(MAC_TX_MODE) & val;
8561 }
8562
1da177e4
LT
8563 tw32_f(MAC_TX_MODE, tp->tx_mode);
8564 udelay(100);
8565
63c3a66f 8566 if (tg3_flag(tp, ENABLE_RSS)) {
baf8a94a
MC
8567 u32 reg = MAC_RSS_INDIR_TBL_0;
8568 u8 *ent = (u8 *)&val;
8569
8570 /* Setup the indirection table */
8571 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
8572 int idx = i % sizeof(val);
8573
5efeeea1 8574 ent[idx] = i % (tp->irq_cnt - 1);
baf8a94a
MC
8575 if (idx == sizeof(val) - 1) {
8576 tw32(reg, val);
8577 reg += 4;
8578 }
8579 }
8580
8581 /* Setup the "secret" hash key. */
8582 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
8583 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
8584 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
8585 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
8586 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
8587 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
8588 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
8589 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
8590 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
8591 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
8592 }
8593
1da177e4 8594 tp->rx_mode = RX_MODE_ENABLE;
63c3a66f 8595 if (tg3_flag(tp, 5755_PLUS))
af36e6b6
MC
8596 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
8597
63c3a66f 8598 if (tg3_flag(tp, ENABLE_RSS))
baf8a94a
MC
8599 tp->rx_mode |= RX_MODE_RSS_ENABLE |
8600 RX_MODE_RSS_ITBL_HASH_BITS_7 |
8601 RX_MODE_RSS_IPV6_HASH_EN |
8602 RX_MODE_RSS_TCP_IPV6_HASH_EN |
8603 RX_MODE_RSS_IPV4_HASH_EN |
8604 RX_MODE_RSS_TCP_IPV4_HASH_EN;
8605
1da177e4
LT
8606 tw32_f(MAC_RX_MODE, tp->rx_mode);
8607 udelay(10);
8608
1da177e4
LT
8609 tw32(MAC_LED_CTRL, tp->led_ctrl);
8610
8611 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
f07e9af3 8612 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4
LT
8613 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8614 udelay(10);
8615 }
8616 tw32_f(MAC_RX_MODE, tp->rx_mode);
8617 udelay(10);
8618
f07e9af3 8619 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4 8620 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
f07e9af3 8621 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
1da177e4
LT
8622 /* Set drive transmission level to 1.2V */
8623 /* only if the signal pre-emphasis bit is not set */
8624 val = tr32(MAC_SERDES_CFG);
8625 val &= 0xfffff000;
8626 val |= 0x880;
8627 tw32(MAC_SERDES_CFG, val);
8628 }
8629 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
8630 tw32(MAC_SERDES_CFG, 0x616000);
8631 }
8632
8633 /* Prevent chip from dropping frames when flow control
8634 * is enabled.
8635 */
666bc831
MC
8636 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8637 val = 1;
8638 else
8639 val = 2;
8640 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
1da177e4
LT
8641
8642 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
f07e9af3 8643 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
1da177e4 8644 /* Use hardware link auto-negotiation */
63c3a66f 8645 tg3_flag_set(tp, HW_AUTONEG);
1da177e4
LT
8646 }
8647
f07e9af3 8648 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
6ff6f81d 8649 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
d4d2c558
MC
8650 u32 tmp;
8651
8652 tmp = tr32(SERDES_RX_CTRL);
8653 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
8654 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
8655 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
8656 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8657 }
8658
63c3a66f 8659 if (!tg3_flag(tp, USE_PHYLIB)) {
80096068
MC
8660 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
8661 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
8662 tp->link_config.speed = tp->link_config.orig_speed;
8663 tp->link_config.duplex = tp->link_config.orig_duplex;
8664 tp->link_config.autoneg = tp->link_config.orig_autoneg;
8665 }
1da177e4 8666
dd477003
MC
8667 err = tg3_setup_phy(tp, 0);
8668 if (err)
8669 return err;
1da177e4 8670
f07e9af3
MC
8671 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
8672 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
dd477003
MC
8673 u32 tmp;
8674
8675 /* Clear CRC stats. */
8676 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
8677 tg3_writephy(tp, MII_TG3_TEST1,
8678 tmp | MII_TG3_TEST1_CRC_EN);
f08aa1a8 8679 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
dd477003 8680 }
1da177e4
LT
8681 }
8682 }
8683
8684 __tg3_set_rx_mode(tp->dev);
8685
8686 /* Initialize receive rules. */
8687 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
8688 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
8689 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
8690 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
8691
63c3a66f 8692 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
1da177e4
LT
8693 limit = 8;
8694 else
8695 limit = 16;
63c3a66f 8696 if (tg3_flag(tp, ENABLE_ASF))
1da177e4
LT
8697 limit -= 4;
8698 switch (limit) {
8699 case 16:
8700 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
8701 case 15:
8702 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
8703 case 14:
8704 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
8705 case 13:
8706 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
8707 case 12:
8708 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
8709 case 11:
8710 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
8711 case 10:
8712 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
8713 case 9:
8714 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
8715 case 8:
8716 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
8717 case 7:
8718 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
8719 case 6:
8720 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
8721 case 5:
8722 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
8723 case 4:
8724 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
8725 case 3:
8726 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
8727 case 2:
8728 case 1:
8729
8730 default:
8731 break;
855e1111 8732 }
1da177e4 8733
63c3a66f 8734 if (tg3_flag(tp, ENABLE_APE))
9ce768ea
MC
8735 /* Write our heartbeat update interval to APE. */
8736 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
8737 APE_HOST_HEARTBEAT_INT_DISABLE);
0d3031d9 8738
1da177e4
LT
8739 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
8740
1da177e4
LT
8741 return 0;
8742}
8743
8744/* Called at device open time to get the chip ready for
8745 * packet processing. Invoked with tp->lock held.
8746 */
8e7a22e3 8747static int tg3_init_hw(struct tg3 *tp, int reset_phy)
1da177e4 8748{
1da177e4
LT
8749 tg3_switch_clocks(tp);
8750
8751 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
8752
2f751b67 8753 return tg3_reset_hw(tp, reset_phy);
1da177e4
LT
8754}
8755
8756#define TG3_STAT_ADD32(PSTAT, REG) \
8757do { u32 __val = tr32(REG); \
8758 (PSTAT)->low += __val; \
8759 if ((PSTAT)->low < __val) \
8760 (PSTAT)->high += 1; \
8761} while (0)
8762
8763static void tg3_periodic_fetch_stats(struct tg3 *tp)
8764{
8765 struct tg3_hw_stats *sp = tp->hw_stats;
8766
8767 if (!netif_carrier_ok(tp->dev))
8768 return;
8769
8770 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
8771 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
8772 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
8773 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
8774 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
8775 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
8776 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
8777 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
8778 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
8779 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
8780 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
8781 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
8782 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
8783
8784 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
8785 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
8786 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
8787 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
8788 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
8789 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
8790 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
8791 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
8792 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
8793 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
8794 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
8795 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
8796 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
8797 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
463d305b
MC
8798
8799 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
310050fa
MC
8800 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
8801 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
8802 tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
4d958473
MC
8803 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
8804 } else {
8805 u32 val = tr32(HOSTCC_FLOW_ATTN);
8806 val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
8807 if (val) {
8808 tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
8809 sp->rx_discards.low += val;
8810 if (sp->rx_discards.low < val)
8811 sp->rx_discards.high += 1;
8812 }
8813 sp->mbuf_lwm_thresh_hit = sp->rx_discards;
8814 }
463d305b 8815 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
1da177e4
LT
8816}
8817
8818static void tg3_timer(unsigned long __opaque)
8819{
8820 struct tg3 *tp = (struct tg3 *) __opaque;
1da177e4 8821
f475f163
MC
8822 if (tp->irq_sync)
8823 goto restart_timer;
8824
f47c11ee 8825 spin_lock(&tp->lock);
1da177e4 8826
63c3a66f 8827 if (!tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
8828 /* All of this garbage is because when using non-tagged
8829 * IRQ status the mailbox/status_block protocol the chip
8830 * uses with the cpu is race prone.
8831 */
898a56f8 8832 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
fac9b83e
DM
8833 tw32(GRC_LOCAL_CTRL,
8834 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
8835 } else {
8836 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 8837 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
fac9b83e 8838 }
1da177e4 8839
fac9b83e 8840 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
63c3a66f 8841 tg3_flag_set(tp, RESTART_TIMER);
f47c11ee 8842 spin_unlock(&tp->lock);
fac9b83e
DM
8843 schedule_work(&tp->reset_task);
8844 return;
8845 }
1da177e4
LT
8846 }
8847
1da177e4
LT
8848 /* This part only runs once per second. */
8849 if (!--tp->timer_counter) {
63c3a66f 8850 if (tg3_flag(tp, 5705_PLUS))
fac9b83e
DM
8851 tg3_periodic_fetch_stats(tp);
8852
b0c5943f
MC
8853 if (tp->setlpicnt && !--tp->setlpicnt)
8854 tg3_phy_eee_enable(tp);
52b02d04 8855
63c3a66f 8856 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
8857 u32 mac_stat;
8858 int phy_event;
8859
8860 mac_stat = tr32(MAC_STATUS);
8861
8862 phy_event = 0;
f07e9af3 8863 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
1da177e4
LT
8864 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
8865 phy_event = 1;
8866 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
8867 phy_event = 1;
8868
8869 if (phy_event)
8870 tg3_setup_phy(tp, 0);
63c3a66f 8871 } else if (tg3_flag(tp, POLL_SERDES)) {
1da177e4
LT
8872 u32 mac_stat = tr32(MAC_STATUS);
8873 int need_setup = 0;
8874
8875 if (netif_carrier_ok(tp->dev) &&
8876 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
8877 need_setup = 1;
8878 }
be98da6a 8879 if (!netif_carrier_ok(tp->dev) &&
1da177e4
LT
8880 (mac_stat & (MAC_STATUS_PCS_SYNCED |
8881 MAC_STATUS_SIGNAL_DET))) {
8882 need_setup = 1;
8883 }
8884 if (need_setup) {
3d3ebe74
MC
8885 if (!tp->serdes_counter) {
8886 tw32_f(MAC_MODE,
8887 (tp->mac_mode &
8888 ~MAC_MODE_PORT_MODE_MASK));
8889 udelay(40);
8890 tw32_f(MAC_MODE, tp->mac_mode);
8891 udelay(40);
8892 }
1da177e4
LT
8893 tg3_setup_phy(tp, 0);
8894 }
f07e9af3 8895 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
63c3a66f 8896 tg3_flag(tp, 5780_CLASS)) {
747e8f8b 8897 tg3_serdes_parallel_detect(tp);
57d8b880 8898 }
1da177e4
LT
8899
8900 tp->timer_counter = tp->timer_multiplier;
8901 }
8902
130b8e4d
MC
8903 /* Heartbeat is only sent once every 2 seconds.
8904 *
8905 * The heartbeat is to tell the ASF firmware that the host
8906 * driver is still alive. In the event that the OS crashes,
8907 * ASF needs to reset the hardware to free up the FIFO space
8908 * that may be filled with rx packets destined for the host.
8909 * If the FIFO is full, ASF will no longer function properly.
8910 *
8911 * Unintended resets have been reported on real time kernels
8912 * where the timer doesn't run on time. Netpoll will also have
8913 * same problem.
8914 *
8915 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
8916 * to check the ring condition when the heartbeat is expiring
8917 * before doing the reset. This will prevent most unintended
8918 * resets.
8919 */
1da177e4 8920 if (!--tp->asf_counter) {
63c3a66f 8921 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
7c5026aa
MC
8922 tg3_wait_for_event_ack(tp);
8923
bbadf503 8924 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
130b8e4d 8925 FWCMD_NICDRV_ALIVE3);
bbadf503 8926 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
c6cdf436
MC
8927 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
8928 TG3_FW_UPDATE_TIMEOUT_SEC);
4ba526ce
MC
8929
8930 tg3_generate_fw_event(tp);
1da177e4
LT
8931 }
8932 tp->asf_counter = tp->asf_multiplier;
8933 }
8934
f47c11ee 8935 spin_unlock(&tp->lock);
1da177e4 8936
f475f163 8937restart_timer:
1da177e4
LT
8938 tp->timer.expires = jiffies + tp->timer_offset;
8939 add_timer(&tp->timer);
8940}
8941
4f125f42 8942static int tg3_request_irq(struct tg3 *tp, int irq_num)
fcfa0a32 8943{
7d12e780 8944 irq_handler_t fn;
fcfa0a32 8945 unsigned long flags;
4f125f42
MC
8946 char *name;
8947 struct tg3_napi *tnapi = &tp->napi[irq_num];
8948
8949 if (tp->irq_cnt == 1)
8950 name = tp->dev->name;
8951 else {
8952 name = &tnapi->irq_lbl[0];
8953 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
8954 name[IFNAMSIZ-1] = 0;
8955 }
fcfa0a32 8956
63c3a66f 8957 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
fcfa0a32 8958 fn = tg3_msi;
63c3a66f 8959 if (tg3_flag(tp, 1SHOT_MSI))
fcfa0a32 8960 fn = tg3_msi_1shot;
ab392d2d 8961 flags = 0;
fcfa0a32
MC
8962 } else {
8963 fn = tg3_interrupt;
63c3a66f 8964 if (tg3_flag(tp, TAGGED_STATUS))
fcfa0a32 8965 fn = tg3_interrupt_tagged;
ab392d2d 8966 flags = IRQF_SHARED;
fcfa0a32 8967 }
4f125f42
MC
8968
8969 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
fcfa0a32
MC
8970}
8971
7938109f
MC
8972static int tg3_test_interrupt(struct tg3 *tp)
8973{
09943a18 8974 struct tg3_napi *tnapi = &tp->napi[0];
7938109f 8975 struct net_device *dev = tp->dev;
b16250e3 8976 int err, i, intr_ok = 0;
f6eb9b1f 8977 u32 val;
7938109f 8978
d4bc3927
MC
8979 if (!netif_running(dev))
8980 return -ENODEV;
8981
7938109f
MC
8982 tg3_disable_ints(tp);
8983
4f125f42 8984 free_irq(tnapi->irq_vec, tnapi);
7938109f 8985
f6eb9b1f
MC
8986 /*
8987 * Turn off MSI one shot mode. Otherwise this test has no
8988 * observable way to know whether the interrupt was delivered.
8989 */
63c3a66f 8990 if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
f6eb9b1f
MC
8991 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
8992 tw32(MSGINT_MODE, val);
8993 }
8994
4f125f42 8995 err = request_irq(tnapi->irq_vec, tg3_test_isr,
09943a18 8996 IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
7938109f
MC
8997 if (err)
8998 return err;
8999
898a56f8 9000 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
7938109f
MC
9001 tg3_enable_ints(tp);
9002
9003 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 9004 tnapi->coal_now);
7938109f
MC
9005
9006 for (i = 0; i < 5; i++) {
b16250e3
MC
9007 u32 int_mbox, misc_host_ctrl;
9008
898a56f8 9009 int_mbox = tr32_mailbox(tnapi->int_mbox);
b16250e3
MC
9010 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
9011
9012 if ((int_mbox != 0) ||
9013 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
9014 intr_ok = 1;
7938109f 9015 break;
b16250e3
MC
9016 }
9017
7938109f
MC
9018 msleep(10);
9019 }
9020
9021 tg3_disable_ints(tp);
9022
4f125f42 9023 free_irq(tnapi->irq_vec, tnapi);
6aa20a22 9024
4f125f42 9025 err = tg3_request_irq(tp, 0);
7938109f
MC
9026
9027 if (err)
9028 return err;
9029
f6eb9b1f
MC
9030 if (intr_ok) {
9031 /* Reenable MSI one shot mode. */
63c3a66f 9032 if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
f6eb9b1f
MC
9033 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
9034 tw32(MSGINT_MODE, val);
9035 }
7938109f 9036 return 0;
f6eb9b1f 9037 }
7938109f
MC
9038
9039 return -EIO;
9040}
9041
9042/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
9043 * successfully restored
9044 */
9045static int tg3_test_msi(struct tg3 *tp)
9046{
7938109f
MC
9047 int err;
9048 u16 pci_cmd;
9049
63c3a66f 9050 if (!tg3_flag(tp, USING_MSI))
7938109f
MC
9051 return 0;
9052
9053 /* Turn off SERR reporting in case MSI terminates with Master
9054 * Abort.
9055 */
9056 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
9057 pci_write_config_word(tp->pdev, PCI_COMMAND,
9058 pci_cmd & ~PCI_COMMAND_SERR);
9059
9060 err = tg3_test_interrupt(tp);
9061
9062 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
9063
9064 if (!err)
9065 return 0;
9066
9067 /* other failures */
9068 if (err != -EIO)
9069 return err;
9070
9071 /* MSI test failed, go back to INTx mode */
5129c3a3
MC
9072 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
9073 "to INTx mode. Please report this failure to the PCI "
9074 "maintainer and include system chipset information\n");
7938109f 9075
4f125f42 9076 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
09943a18 9077
7938109f
MC
9078 pci_disable_msi(tp->pdev);
9079
63c3a66f 9080 tg3_flag_clear(tp, USING_MSI);
dc8bf1b1 9081 tp->napi[0].irq_vec = tp->pdev->irq;
7938109f 9082
4f125f42 9083 err = tg3_request_irq(tp, 0);
7938109f
MC
9084 if (err)
9085 return err;
9086
9087 /* Need to reset the chip because the MSI cycle may have terminated
9088 * with Master Abort.
9089 */
f47c11ee 9090 tg3_full_lock(tp, 1);
7938109f 9091
944d980e 9092 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
8e7a22e3 9093 err = tg3_init_hw(tp, 1);
7938109f 9094
f47c11ee 9095 tg3_full_unlock(tp);
7938109f
MC
9096
9097 if (err)
4f125f42 9098 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
7938109f
MC
9099
9100 return err;
9101}
9102
9e9fd12d
MC
9103static int tg3_request_firmware(struct tg3 *tp)
9104{
9105 const __be32 *fw_data;
9106
9107 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
05dbe005
JP
9108 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
9109 tp->fw_needed);
9e9fd12d
MC
9110 return -ENOENT;
9111 }
9112
9113 fw_data = (void *)tp->fw->data;
9114
9115 /* Firmware blob starts with version numbers, followed by
9116 * start address and _full_ length including BSS sections
9117 * (which must be longer than the actual data, of course
9118 */
9119
9120 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
9121 if (tp->fw_len < (tp->fw->size - 12)) {
05dbe005
JP
9122 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
9123 tp->fw_len, tp->fw_needed);
9e9fd12d
MC
9124 release_firmware(tp->fw);
9125 tp->fw = NULL;
9126 return -EINVAL;
9127 }
9128
9129 /* We no longer need firmware; we have it. */
9130 tp->fw_needed = NULL;
9131 return 0;
9132}
9133
679563f4
MC
9134static bool tg3_enable_msix(struct tg3 *tp)
9135{
9136 int i, rc, cpus = num_online_cpus();
9137 struct msix_entry msix_ent[tp->irq_max];
9138
9139 if (cpus == 1)
9140 /* Just fallback to the simpler MSI mode. */
9141 return false;
9142
9143 /*
9144 * We want as many rx rings enabled as there are cpus.
9145 * The first MSIX vector only deals with link interrupts, etc,
9146 * so we add one to the number of vectors we are requesting.
9147 */
9148 tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
9149
9150 for (i = 0; i < tp->irq_max; i++) {
9151 msix_ent[i].entry = i;
9152 msix_ent[i].vector = 0;
9153 }
9154
9155 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
2430b031
MC
9156 if (rc < 0) {
9157 return false;
9158 } else if (rc != 0) {
679563f4
MC
9159 if (pci_enable_msix(tp->pdev, msix_ent, rc))
9160 return false;
05dbe005
JP
9161 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
9162 tp->irq_cnt, rc);
679563f4
MC
9163 tp->irq_cnt = rc;
9164 }
9165
9166 for (i = 0; i < tp->irq_max; i++)
9167 tp->napi[i].irq_vec = msix_ent[i].vector;
9168
2ddaad39
BH
9169 netif_set_real_num_tx_queues(tp->dev, 1);
9170 rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
9171 if (netif_set_real_num_rx_queues(tp->dev, rc)) {
9172 pci_disable_msix(tp->pdev);
9173 return false;
9174 }
b92b9040
MC
9175
9176 if (tp->irq_cnt > 1) {
63c3a66f 9177 tg3_flag_set(tp, ENABLE_RSS);
d78b59f5
MC
9178
9179 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
9180 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
63c3a66f 9181 tg3_flag_set(tp, ENABLE_TSS);
b92b9040
MC
9182 netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
9183 }
9184 }
2430b031 9185
679563f4
MC
9186 return true;
9187}
9188
07b0173c
MC
9189static void tg3_ints_init(struct tg3 *tp)
9190{
63c3a66f
JP
9191 if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
9192 !tg3_flag(tp, TAGGED_STATUS)) {
07b0173c
MC
9193 /* All MSI supporting chips should support tagged
9194 * status. Assert that this is the case.
9195 */
5129c3a3
MC
9196 netdev_warn(tp->dev,
9197 "MSI without TAGGED_STATUS? Not using MSI\n");
679563f4 9198 goto defcfg;
07b0173c 9199 }
4f125f42 9200
63c3a66f
JP
9201 if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
9202 tg3_flag_set(tp, USING_MSIX);
9203 else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
9204 tg3_flag_set(tp, USING_MSI);
679563f4 9205
63c3a66f 9206 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
679563f4 9207 u32 msi_mode = tr32(MSGINT_MODE);
63c3a66f 9208 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
baf8a94a 9209 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
679563f4
MC
9210 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
9211 }
9212defcfg:
63c3a66f 9213 if (!tg3_flag(tp, USING_MSIX)) {
679563f4
MC
9214 tp->irq_cnt = 1;
9215 tp->napi[0].irq_vec = tp->pdev->irq;
2ddaad39 9216 netif_set_real_num_tx_queues(tp->dev, 1);
85407885 9217 netif_set_real_num_rx_queues(tp->dev, 1);
679563f4 9218 }
07b0173c
MC
9219}
9220
9221static void tg3_ints_fini(struct tg3 *tp)
9222{
63c3a66f 9223 if (tg3_flag(tp, USING_MSIX))
679563f4 9224 pci_disable_msix(tp->pdev);
63c3a66f 9225 else if (tg3_flag(tp, USING_MSI))
679563f4 9226 pci_disable_msi(tp->pdev);
63c3a66f
JP
9227 tg3_flag_clear(tp, USING_MSI);
9228 tg3_flag_clear(tp, USING_MSIX);
9229 tg3_flag_clear(tp, ENABLE_RSS);
9230 tg3_flag_clear(tp, ENABLE_TSS);
07b0173c
MC
9231}
9232
1da177e4
LT
9233static int tg3_open(struct net_device *dev)
9234{
9235 struct tg3 *tp = netdev_priv(dev);
4f125f42 9236 int i, err;
1da177e4 9237
9e9fd12d
MC
9238 if (tp->fw_needed) {
9239 err = tg3_request_firmware(tp);
9240 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
9241 if (err)
9242 return err;
9243 } else if (err) {
05dbe005 9244 netdev_warn(tp->dev, "TSO capability disabled\n");
63c3a66f
JP
9245 tg3_flag_clear(tp, TSO_CAPABLE);
9246 } else if (!tg3_flag(tp, TSO_CAPABLE)) {
05dbe005 9247 netdev_notice(tp->dev, "TSO capability restored\n");
63c3a66f 9248 tg3_flag_set(tp, TSO_CAPABLE);
9e9fd12d
MC
9249 }
9250 }
9251
c49a1561
MC
9252 netif_carrier_off(tp->dev);
9253
c866b7ea 9254 err = tg3_power_up(tp);
2f751b67 9255 if (err)
bc1c7567 9256 return err;
2f751b67
MC
9257
9258 tg3_full_lock(tp, 0);
bc1c7567 9259
1da177e4 9260 tg3_disable_ints(tp);
63c3a66f 9261 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 9262
f47c11ee 9263 tg3_full_unlock(tp);
1da177e4 9264
679563f4
MC
9265 /*
9266 * Setup interrupts first so we know how
9267 * many NAPI resources to allocate
9268 */
9269 tg3_ints_init(tp);
9270
1da177e4
LT
9271 /* The placement of this call is tied
9272 * to the setup and use of Host TX descriptors.
9273 */
9274 err = tg3_alloc_consistent(tp);
9275 if (err)
679563f4 9276 goto err_out1;
88b06bc2 9277
66cfd1bd
MC
9278 tg3_napi_init(tp);
9279
fed97810 9280 tg3_napi_enable(tp);
1da177e4 9281
4f125f42
MC
9282 for (i = 0; i < tp->irq_cnt; i++) {
9283 struct tg3_napi *tnapi = &tp->napi[i];
9284 err = tg3_request_irq(tp, i);
9285 if (err) {
9286 for (i--; i >= 0; i--)
9287 free_irq(tnapi->irq_vec, tnapi);
9288 break;
9289 }
9290 }
1da177e4 9291
07b0173c 9292 if (err)
679563f4 9293 goto err_out2;
bea3348e 9294
f47c11ee 9295 tg3_full_lock(tp, 0);
1da177e4 9296
8e7a22e3 9297 err = tg3_init_hw(tp, 1);
1da177e4 9298 if (err) {
944d980e 9299 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
9300 tg3_free_rings(tp);
9301 } else {
63c3a66f 9302 if (tg3_flag(tp, TAGGED_STATUS))
fac9b83e
DM
9303 tp->timer_offset = HZ;
9304 else
9305 tp->timer_offset = HZ / 10;
9306
9307 BUG_ON(tp->timer_offset > HZ);
9308 tp->timer_counter = tp->timer_multiplier =
9309 (HZ / tp->timer_offset);
9310 tp->asf_counter = tp->asf_multiplier =
28fbef78 9311 ((HZ / tp->timer_offset) * 2);
1da177e4
LT
9312
9313 init_timer(&tp->timer);
9314 tp->timer.expires = jiffies + tp->timer_offset;
9315 tp->timer.data = (unsigned long) tp;
9316 tp->timer.function = tg3_timer;
1da177e4
LT
9317 }
9318
f47c11ee 9319 tg3_full_unlock(tp);
1da177e4 9320
07b0173c 9321 if (err)
679563f4 9322 goto err_out3;
1da177e4 9323
63c3a66f 9324 if (tg3_flag(tp, USING_MSI)) {
7938109f 9325 err = tg3_test_msi(tp);
fac9b83e 9326
7938109f 9327 if (err) {
f47c11ee 9328 tg3_full_lock(tp, 0);
944d980e 9329 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
7938109f 9330 tg3_free_rings(tp);
f47c11ee 9331 tg3_full_unlock(tp);
7938109f 9332
679563f4 9333 goto err_out2;
7938109f 9334 }
fcfa0a32 9335
63c3a66f 9336 if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
f6eb9b1f 9337 u32 val = tr32(PCIE_TRANSACTION_CFG);
fcfa0a32 9338
f6eb9b1f
MC
9339 tw32(PCIE_TRANSACTION_CFG,
9340 val | PCIE_TRANS_CFG_1SHOT_MSI);
fcfa0a32 9341 }
7938109f
MC
9342 }
9343
b02fd9e3
MC
9344 tg3_phy_start(tp);
9345
f47c11ee 9346 tg3_full_lock(tp, 0);
1da177e4 9347
7938109f 9348 add_timer(&tp->timer);
63c3a66f 9349 tg3_flag_set(tp, INIT_COMPLETE);
1da177e4
LT
9350 tg3_enable_ints(tp);
9351
f47c11ee 9352 tg3_full_unlock(tp);
1da177e4 9353
fe5f5787 9354 netif_tx_start_all_queues(dev);
1da177e4 9355
06c03c02
MB
9356 /*
9357 * Reset loopback feature if it was turned on while the device was down
9358 * make sure that it's installed properly now.
9359 */
9360 if (dev->features & NETIF_F_LOOPBACK)
9361 tg3_set_loopback(dev, dev->features);
9362
1da177e4 9363 return 0;
07b0173c 9364
679563f4 9365err_out3:
4f125f42
MC
9366 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9367 struct tg3_napi *tnapi = &tp->napi[i];
9368 free_irq(tnapi->irq_vec, tnapi);
9369 }
07b0173c 9370
679563f4 9371err_out2:
fed97810 9372 tg3_napi_disable(tp);
66cfd1bd 9373 tg3_napi_fini(tp);
07b0173c 9374 tg3_free_consistent(tp);
679563f4
MC
9375
9376err_out1:
9377 tg3_ints_fini(tp);
07b0173c 9378 return err;
1da177e4
LT
9379}
9380
511d2224
ED
9381static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
9382 struct rtnl_link_stats64 *);
1da177e4
LT
9383static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
9384
9385static int tg3_close(struct net_device *dev)
9386{
4f125f42 9387 int i;
1da177e4
LT
9388 struct tg3 *tp = netdev_priv(dev);
9389
fed97810 9390 tg3_napi_disable(tp);
28e53bdd 9391 cancel_work_sync(&tp->reset_task);
7faa006f 9392
fe5f5787 9393 netif_tx_stop_all_queues(dev);
1da177e4
LT
9394
9395 del_timer_sync(&tp->timer);
9396
24bb4fb6
MC
9397 tg3_phy_stop(tp);
9398
f47c11ee 9399 tg3_full_lock(tp, 1);
1da177e4
LT
9400
9401 tg3_disable_ints(tp);
9402
944d980e 9403 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 9404 tg3_free_rings(tp);
63c3a66f 9405 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 9406
f47c11ee 9407 tg3_full_unlock(tp);
1da177e4 9408
4f125f42
MC
9409 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9410 struct tg3_napi *tnapi = &tp->napi[i];
9411 free_irq(tnapi->irq_vec, tnapi);
9412 }
07b0173c
MC
9413
9414 tg3_ints_fini(tp);
1da177e4 9415
511d2224
ED
9416 tg3_get_stats64(tp->dev, &tp->net_stats_prev);
9417
1da177e4
LT
9418 memcpy(&tp->estats_prev, tg3_get_estats(tp),
9419 sizeof(tp->estats_prev));
9420
66cfd1bd
MC
9421 tg3_napi_fini(tp);
9422
1da177e4
LT
9423 tg3_free_consistent(tp);
9424
c866b7ea 9425 tg3_power_down(tp);
bc1c7567
MC
9426
9427 netif_carrier_off(tp->dev);
9428
1da177e4
LT
9429 return 0;
9430}
9431
511d2224 9432static inline u64 get_stat64(tg3_stat64_t *val)
816f8b86
SB
9433{
9434 return ((u64)val->high << 32) | ((u64)val->low);
9435}
9436
511d2224 9437static u64 calc_crc_errors(struct tg3 *tp)
1da177e4
LT
9438{
9439 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9440
f07e9af3 9441 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
1da177e4
LT
9442 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
9443 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
1da177e4
LT
9444 u32 val;
9445
f47c11ee 9446 spin_lock_bh(&tp->lock);
569a5df8
MC
9447 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
9448 tg3_writephy(tp, MII_TG3_TEST1,
9449 val | MII_TG3_TEST1_CRC_EN);
f08aa1a8 9450 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
1da177e4
LT
9451 } else
9452 val = 0;
f47c11ee 9453 spin_unlock_bh(&tp->lock);
1da177e4
LT
9454
9455 tp->phy_crc_errors += val;
9456
9457 return tp->phy_crc_errors;
9458 }
9459
9460 return get_stat64(&hw_stats->rx_fcs_errors);
9461}
9462
9463#define ESTAT_ADD(member) \
9464 estats->member = old_estats->member + \
511d2224 9465 get_stat64(&hw_stats->member)
1da177e4
LT
9466
9467static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
9468{
9469 struct tg3_ethtool_stats *estats = &tp->estats;
9470 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
9471 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9472
9473 if (!hw_stats)
9474 return old_estats;
9475
9476 ESTAT_ADD(rx_octets);
9477 ESTAT_ADD(rx_fragments);
9478 ESTAT_ADD(rx_ucast_packets);
9479 ESTAT_ADD(rx_mcast_packets);
9480 ESTAT_ADD(rx_bcast_packets);
9481 ESTAT_ADD(rx_fcs_errors);
9482 ESTAT_ADD(rx_align_errors);
9483 ESTAT_ADD(rx_xon_pause_rcvd);
9484 ESTAT_ADD(rx_xoff_pause_rcvd);
9485 ESTAT_ADD(rx_mac_ctrl_rcvd);
9486 ESTAT_ADD(rx_xoff_entered);
9487 ESTAT_ADD(rx_frame_too_long_errors);
9488 ESTAT_ADD(rx_jabbers);
9489 ESTAT_ADD(rx_undersize_packets);
9490 ESTAT_ADD(rx_in_length_errors);
9491 ESTAT_ADD(rx_out_length_errors);
9492 ESTAT_ADD(rx_64_or_less_octet_packets);
9493 ESTAT_ADD(rx_65_to_127_octet_packets);
9494 ESTAT_ADD(rx_128_to_255_octet_packets);
9495 ESTAT_ADD(rx_256_to_511_octet_packets);
9496 ESTAT_ADD(rx_512_to_1023_octet_packets);
9497 ESTAT_ADD(rx_1024_to_1522_octet_packets);
9498 ESTAT_ADD(rx_1523_to_2047_octet_packets);
9499 ESTAT_ADD(rx_2048_to_4095_octet_packets);
9500 ESTAT_ADD(rx_4096_to_8191_octet_packets);
9501 ESTAT_ADD(rx_8192_to_9022_octet_packets);
9502
9503 ESTAT_ADD(tx_octets);
9504 ESTAT_ADD(tx_collisions);
9505 ESTAT_ADD(tx_xon_sent);
9506 ESTAT_ADD(tx_xoff_sent);
9507 ESTAT_ADD(tx_flow_control);
9508 ESTAT_ADD(tx_mac_errors);
9509 ESTAT_ADD(tx_single_collisions);
9510 ESTAT_ADD(tx_mult_collisions);
9511 ESTAT_ADD(tx_deferred);
9512 ESTAT_ADD(tx_excessive_collisions);
9513 ESTAT_ADD(tx_late_collisions);
9514 ESTAT_ADD(tx_collide_2times);
9515 ESTAT_ADD(tx_collide_3times);
9516 ESTAT_ADD(tx_collide_4times);
9517 ESTAT_ADD(tx_collide_5times);
9518 ESTAT_ADD(tx_collide_6times);
9519 ESTAT_ADD(tx_collide_7times);
9520 ESTAT_ADD(tx_collide_8times);
9521 ESTAT_ADD(tx_collide_9times);
9522 ESTAT_ADD(tx_collide_10times);
9523 ESTAT_ADD(tx_collide_11times);
9524 ESTAT_ADD(tx_collide_12times);
9525 ESTAT_ADD(tx_collide_13times);
9526 ESTAT_ADD(tx_collide_14times);
9527 ESTAT_ADD(tx_collide_15times);
9528 ESTAT_ADD(tx_ucast_packets);
9529 ESTAT_ADD(tx_mcast_packets);
9530 ESTAT_ADD(tx_bcast_packets);
9531 ESTAT_ADD(tx_carrier_sense_errors);
9532 ESTAT_ADD(tx_discards);
9533 ESTAT_ADD(tx_errors);
9534
9535 ESTAT_ADD(dma_writeq_full);
9536 ESTAT_ADD(dma_write_prioq_full);
9537 ESTAT_ADD(rxbds_empty);
9538 ESTAT_ADD(rx_discards);
9539 ESTAT_ADD(rx_errors);
9540 ESTAT_ADD(rx_threshold_hit);
9541
9542 ESTAT_ADD(dma_readq_full);
9543 ESTAT_ADD(dma_read_prioq_full);
9544 ESTAT_ADD(tx_comp_queue_full);
9545
9546 ESTAT_ADD(ring_set_send_prod_index);
9547 ESTAT_ADD(ring_status_update);
9548 ESTAT_ADD(nic_irqs);
9549 ESTAT_ADD(nic_avoided_irqs);
9550 ESTAT_ADD(nic_tx_threshold_hit);
9551
4452d099
MC
9552 ESTAT_ADD(mbuf_lwm_thresh_hit);
9553
1da177e4
LT
9554 return estats;
9555}
9556
511d2224
ED
9557static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
9558 struct rtnl_link_stats64 *stats)
1da177e4
LT
9559{
9560 struct tg3 *tp = netdev_priv(dev);
511d2224 9561 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
1da177e4
LT
9562 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9563
9564 if (!hw_stats)
9565 return old_stats;
9566
9567 stats->rx_packets = old_stats->rx_packets +
9568 get_stat64(&hw_stats->rx_ucast_packets) +
9569 get_stat64(&hw_stats->rx_mcast_packets) +
9570 get_stat64(&hw_stats->rx_bcast_packets);
6aa20a22 9571
1da177e4
LT
9572 stats->tx_packets = old_stats->tx_packets +
9573 get_stat64(&hw_stats->tx_ucast_packets) +
9574 get_stat64(&hw_stats->tx_mcast_packets) +
9575 get_stat64(&hw_stats->tx_bcast_packets);
9576
9577 stats->rx_bytes = old_stats->rx_bytes +
9578 get_stat64(&hw_stats->rx_octets);
9579 stats->tx_bytes = old_stats->tx_bytes +
9580 get_stat64(&hw_stats->tx_octets);
9581
9582 stats->rx_errors = old_stats->rx_errors +
4f63b877 9583 get_stat64(&hw_stats->rx_errors);
1da177e4
LT
9584 stats->tx_errors = old_stats->tx_errors +
9585 get_stat64(&hw_stats->tx_errors) +
9586 get_stat64(&hw_stats->tx_mac_errors) +
9587 get_stat64(&hw_stats->tx_carrier_sense_errors) +
9588 get_stat64(&hw_stats->tx_discards);
9589
9590 stats->multicast = old_stats->multicast +
9591 get_stat64(&hw_stats->rx_mcast_packets);
9592 stats->collisions = old_stats->collisions +
9593 get_stat64(&hw_stats->tx_collisions);
9594
9595 stats->rx_length_errors = old_stats->rx_length_errors +
9596 get_stat64(&hw_stats->rx_frame_too_long_errors) +
9597 get_stat64(&hw_stats->rx_undersize_packets);
9598
9599 stats->rx_over_errors = old_stats->rx_over_errors +
9600 get_stat64(&hw_stats->rxbds_empty);
9601 stats->rx_frame_errors = old_stats->rx_frame_errors +
9602 get_stat64(&hw_stats->rx_align_errors);
9603 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
9604 get_stat64(&hw_stats->tx_discards);
9605 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
9606 get_stat64(&hw_stats->tx_carrier_sense_errors);
9607
9608 stats->rx_crc_errors = old_stats->rx_crc_errors +
9609 calc_crc_errors(tp);
9610
4f63b877
JL
9611 stats->rx_missed_errors = old_stats->rx_missed_errors +
9612 get_stat64(&hw_stats->rx_discards);
9613
b0057c51
ED
9614 stats->rx_dropped = tp->rx_dropped;
9615
1da177e4
LT
9616 return stats;
9617}
9618
9619static inline u32 calc_crc(unsigned char *buf, int len)
9620{
9621 u32 reg;
9622 u32 tmp;
9623 int j, k;
9624
9625 reg = 0xffffffff;
9626
9627 for (j = 0; j < len; j++) {
9628 reg ^= buf[j];
9629
9630 for (k = 0; k < 8; k++) {
9631 tmp = reg & 0x01;
9632
9633 reg >>= 1;
9634
859a5887 9635 if (tmp)
1da177e4 9636 reg ^= 0xedb88320;
1da177e4
LT
9637 }
9638 }
9639
9640 return ~reg;
9641}
9642
9643static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
9644{
9645 /* accept or reject all multicast frames */
9646 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
9647 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
9648 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
9649 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
9650}
9651
9652static void __tg3_set_rx_mode(struct net_device *dev)
9653{
9654 struct tg3 *tp = netdev_priv(dev);
9655 u32 rx_mode;
9656
9657 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
9658 RX_MODE_KEEP_VLAN_TAG);
9659
bf933c80 9660#if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
1da177e4
LT
9661 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
9662 * flag clear.
9663 */
63c3a66f 9664 if (!tg3_flag(tp, ENABLE_ASF))
1da177e4
LT
9665 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
9666#endif
9667
9668 if (dev->flags & IFF_PROMISC) {
9669 /* Promiscuous mode. */
9670 rx_mode |= RX_MODE_PROMISC;
9671 } else if (dev->flags & IFF_ALLMULTI) {
9672 /* Accept all multicast. */
de6f31eb 9673 tg3_set_multi(tp, 1);
4cd24eaf 9674 } else if (netdev_mc_empty(dev)) {
1da177e4 9675 /* Reject all multicast. */
de6f31eb 9676 tg3_set_multi(tp, 0);
1da177e4
LT
9677 } else {
9678 /* Accept one or more multicast(s). */
22bedad3 9679 struct netdev_hw_addr *ha;
1da177e4
LT
9680 u32 mc_filter[4] = { 0, };
9681 u32 regidx;
9682 u32 bit;
9683 u32 crc;
9684
22bedad3
JP
9685 netdev_for_each_mc_addr(ha, dev) {
9686 crc = calc_crc(ha->addr, ETH_ALEN);
1da177e4
LT
9687 bit = ~crc & 0x7f;
9688 regidx = (bit & 0x60) >> 5;
9689 bit &= 0x1f;
9690 mc_filter[regidx] |= (1 << bit);
9691 }
9692
9693 tw32(MAC_HASH_REG_0, mc_filter[0]);
9694 tw32(MAC_HASH_REG_1, mc_filter[1]);
9695 tw32(MAC_HASH_REG_2, mc_filter[2]);
9696 tw32(MAC_HASH_REG_3, mc_filter[3]);
9697 }
9698
9699 if (rx_mode != tp->rx_mode) {
9700 tp->rx_mode = rx_mode;
9701 tw32_f(MAC_RX_MODE, rx_mode);
9702 udelay(10);
9703 }
9704}
9705
9706static void tg3_set_rx_mode(struct net_device *dev)
9707{
9708 struct tg3 *tp = netdev_priv(dev);
9709
e75f7c90
MC
9710 if (!netif_running(dev))
9711 return;
9712
f47c11ee 9713 tg3_full_lock(tp, 0);
1da177e4 9714 __tg3_set_rx_mode(dev);
f47c11ee 9715 tg3_full_unlock(tp);
1da177e4
LT
9716}
9717
1da177e4
LT
9718static int tg3_get_regs_len(struct net_device *dev)
9719{
97bd8e49 9720 return TG3_REG_BLK_SIZE;
1da177e4
LT
9721}
9722
9723static void tg3_get_regs(struct net_device *dev,
9724 struct ethtool_regs *regs, void *_p)
9725{
1da177e4 9726 struct tg3 *tp = netdev_priv(dev);
1da177e4
LT
9727
9728 regs->version = 0;
9729
97bd8e49 9730 memset(_p, 0, TG3_REG_BLK_SIZE);
1da177e4 9731
80096068 9732 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
9733 return;
9734
f47c11ee 9735 tg3_full_lock(tp, 0);
1da177e4 9736
97bd8e49 9737 tg3_dump_legacy_regs(tp, (u32 *)_p);
1da177e4 9738
f47c11ee 9739 tg3_full_unlock(tp);
1da177e4
LT
9740}
9741
9742static int tg3_get_eeprom_len(struct net_device *dev)
9743{
9744 struct tg3 *tp = netdev_priv(dev);
9745
9746 return tp->nvram_size;
9747}
9748
1da177e4
LT
9749static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
9750{
9751 struct tg3 *tp = netdev_priv(dev);
9752 int ret;
9753 u8 *pd;
b9fc7dc5 9754 u32 i, offset, len, b_offset, b_count;
a9dc529d 9755 __be32 val;
1da177e4 9756
63c3a66f 9757 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
9758 return -EINVAL;
9759
80096068 9760 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
9761 return -EAGAIN;
9762
1da177e4
LT
9763 offset = eeprom->offset;
9764 len = eeprom->len;
9765 eeprom->len = 0;
9766
9767 eeprom->magic = TG3_EEPROM_MAGIC;
9768
9769 if (offset & 3) {
9770 /* adjustments to start on required 4 byte boundary */
9771 b_offset = offset & 3;
9772 b_count = 4 - b_offset;
9773 if (b_count > len) {
9774 /* i.e. offset=1 len=2 */
9775 b_count = len;
9776 }
a9dc529d 9777 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
1da177e4
LT
9778 if (ret)
9779 return ret;
be98da6a 9780 memcpy(data, ((char *)&val) + b_offset, b_count);
1da177e4
LT
9781 len -= b_count;
9782 offset += b_count;
c6cdf436 9783 eeprom->len += b_count;
1da177e4
LT
9784 }
9785
25985edc 9786 /* read bytes up to the last 4 byte boundary */
1da177e4
LT
9787 pd = &data[eeprom->len];
9788 for (i = 0; i < (len - (len & 3)); i += 4) {
a9dc529d 9789 ret = tg3_nvram_read_be32(tp, offset + i, &val);
1da177e4
LT
9790 if (ret) {
9791 eeprom->len += i;
9792 return ret;
9793 }
1da177e4
LT
9794 memcpy(pd + i, &val, 4);
9795 }
9796 eeprom->len += i;
9797
9798 if (len & 3) {
9799 /* read last bytes not ending on 4 byte boundary */
9800 pd = &data[eeprom->len];
9801 b_count = len & 3;
9802 b_offset = offset + len - b_count;
a9dc529d 9803 ret = tg3_nvram_read_be32(tp, b_offset, &val);
1da177e4
LT
9804 if (ret)
9805 return ret;
b9fc7dc5 9806 memcpy(pd, &val, b_count);
1da177e4
LT
9807 eeprom->len += b_count;
9808 }
9809 return 0;
9810}
9811
6aa20a22 9812static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
1da177e4
LT
9813
9814static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
9815{
9816 struct tg3 *tp = netdev_priv(dev);
9817 int ret;
b9fc7dc5 9818 u32 offset, len, b_offset, odd_len;
1da177e4 9819 u8 *buf;
a9dc529d 9820 __be32 start, end;
1da177e4 9821
80096068 9822 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
9823 return -EAGAIN;
9824
63c3a66f 9825 if (tg3_flag(tp, NO_NVRAM) ||
df259d8c 9826 eeprom->magic != TG3_EEPROM_MAGIC)
1da177e4
LT
9827 return -EINVAL;
9828
9829 offset = eeprom->offset;
9830 len = eeprom->len;
9831
9832 if ((b_offset = (offset & 3))) {
9833 /* adjustments to start on required 4 byte boundary */
a9dc529d 9834 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
1da177e4
LT
9835 if (ret)
9836 return ret;
1da177e4
LT
9837 len += b_offset;
9838 offset &= ~3;
1c8594b4
MC
9839 if (len < 4)
9840 len = 4;
1da177e4
LT
9841 }
9842
9843 odd_len = 0;
1c8594b4 9844 if (len & 3) {
1da177e4
LT
9845 /* adjustments to end on required 4 byte boundary */
9846 odd_len = 1;
9847 len = (len + 3) & ~3;
a9dc529d 9848 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
1da177e4
LT
9849 if (ret)
9850 return ret;
1da177e4
LT
9851 }
9852
9853 buf = data;
9854 if (b_offset || odd_len) {
9855 buf = kmalloc(len, GFP_KERNEL);
ab0049b4 9856 if (!buf)
1da177e4
LT
9857 return -ENOMEM;
9858 if (b_offset)
9859 memcpy(buf, &start, 4);
9860 if (odd_len)
9861 memcpy(buf+len-4, &end, 4);
9862 memcpy(buf + b_offset, data, eeprom->len);
9863 }
9864
9865 ret = tg3_nvram_write_block(tp, offset, len, buf);
9866
9867 if (buf != data)
9868 kfree(buf);
9869
9870 return ret;
9871}
9872
9873static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
9874{
b02fd9e3
MC
9875 struct tg3 *tp = netdev_priv(dev);
9876
63c3a66f 9877 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 9878 struct phy_device *phydev;
f07e9af3 9879 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 9880 return -EAGAIN;
3f0e3ad7
MC
9881 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
9882 return phy_ethtool_gset(phydev, cmd);
b02fd9e3 9883 }
6aa20a22 9884
1da177e4
LT
9885 cmd->supported = (SUPPORTED_Autoneg);
9886
f07e9af3 9887 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
9888 cmd->supported |= (SUPPORTED_1000baseT_Half |
9889 SUPPORTED_1000baseT_Full);
9890
f07e9af3 9891 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
1da177e4
LT
9892 cmd->supported |= (SUPPORTED_100baseT_Half |
9893 SUPPORTED_100baseT_Full |
9894 SUPPORTED_10baseT_Half |
9895 SUPPORTED_10baseT_Full |
3bebab59 9896 SUPPORTED_TP);
ef348144
KK
9897 cmd->port = PORT_TP;
9898 } else {
1da177e4 9899 cmd->supported |= SUPPORTED_FIBRE;
ef348144
KK
9900 cmd->port = PORT_FIBRE;
9901 }
6aa20a22 9902
1da177e4
LT
9903 cmd->advertising = tp->link_config.advertising;
9904 if (netif_running(dev)) {
70739497 9905 ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
1da177e4 9906 cmd->duplex = tp->link_config.active_duplex;
64c22182 9907 } else {
70739497 9908 ethtool_cmd_speed_set(cmd, SPEED_INVALID);
64c22182 9909 cmd->duplex = DUPLEX_INVALID;
1da177e4 9910 }
882e9793 9911 cmd->phy_address = tp->phy_addr;
7e5856bd 9912 cmd->transceiver = XCVR_INTERNAL;
1da177e4
LT
9913 cmd->autoneg = tp->link_config.autoneg;
9914 cmd->maxtxpkt = 0;
9915 cmd->maxrxpkt = 0;
9916 return 0;
9917}
6aa20a22 9918
1da177e4
LT
9919static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
9920{
9921 struct tg3 *tp = netdev_priv(dev);
25db0338 9922 u32 speed = ethtool_cmd_speed(cmd);
6aa20a22 9923
63c3a66f 9924 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 9925 struct phy_device *phydev;
f07e9af3 9926 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 9927 return -EAGAIN;
3f0e3ad7
MC
9928 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
9929 return phy_ethtool_sset(phydev, cmd);
b02fd9e3
MC
9930 }
9931
7e5856bd
MC
9932 if (cmd->autoneg != AUTONEG_ENABLE &&
9933 cmd->autoneg != AUTONEG_DISABLE)
37ff238d 9934 return -EINVAL;
7e5856bd
MC
9935
9936 if (cmd->autoneg == AUTONEG_DISABLE &&
9937 cmd->duplex != DUPLEX_FULL &&
9938 cmd->duplex != DUPLEX_HALF)
37ff238d 9939 return -EINVAL;
1da177e4 9940
7e5856bd
MC
9941 if (cmd->autoneg == AUTONEG_ENABLE) {
9942 u32 mask = ADVERTISED_Autoneg |
9943 ADVERTISED_Pause |
9944 ADVERTISED_Asym_Pause;
9945
f07e9af3 9946 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
7e5856bd
MC
9947 mask |= ADVERTISED_1000baseT_Half |
9948 ADVERTISED_1000baseT_Full;
9949
f07e9af3 9950 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
7e5856bd
MC
9951 mask |= ADVERTISED_100baseT_Half |
9952 ADVERTISED_100baseT_Full |
9953 ADVERTISED_10baseT_Half |
9954 ADVERTISED_10baseT_Full |
9955 ADVERTISED_TP;
9956 else
9957 mask |= ADVERTISED_FIBRE;
9958
9959 if (cmd->advertising & ~mask)
9960 return -EINVAL;
9961
9962 mask &= (ADVERTISED_1000baseT_Half |
9963 ADVERTISED_1000baseT_Full |
9964 ADVERTISED_100baseT_Half |
9965 ADVERTISED_100baseT_Full |
9966 ADVERTISED_10baseT_Half |
9967 ADVERTISED_10baseT_Full);
9968
9969 cmd->advertising &= mask;
9970 } else {
f07e9af3 9971 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
25db0338 9972 if (speed != SPEED_1000)
7e5856bd
MC
9973 return -EINVAL;
9974
9975 if (cmd->duplex != DUPLEX_FULL)
9976 return -EINVAL;
9977 } else {
25db0338
DD
9978 if (speed != SPEED_100 &&
9979 speed != SPEED_10)
7e5856bd
MC
9980 return -EINVAL;
9981 }
9982 }
9983
f47c11ee 9984 tg3_full_lock(tp, 0);
1da177e4
LT
9985
9986 tp->link_config.autoneg = cmd->autoneg;
9987 if (cmd->autoneg == AUTONEG_ENABLE) {
405d8e5c
AG
9988 tp->link_config.advertising = (cmd->advertising |
9989 ADVERTISED_Autoneg);
1da177e4
LT
9990 tp->link_config.speed = SPEED_INVALID;
9991 tp->link_config.duplex = DUPLEX_INVALID;
9992 } else {
9993 tp->link_config.advertising = 0;
25db0338 9994 tp->link_config.speed = speed;
1da177e4 9995 tp->link_config.duplex = cmd->duplex;
b02fd9e3 9996 }
6aa20a22 9997
24fcad6b
MC
9998 tp->link_config.orig_speed = tp->link_config.speed;
9999 tp->link_config.orig_duplex = tp->link_config.duplex;
10000 tp->link_config.orig_autoneg = tp->link_config.autoneg;
10001
1da177e4
LT
10002 if (netif_running(dev))
10003 tg3_setup_phy(tp, 1);
10004
f47c11ee 10005 tg3_full_unlock(tp);
6aa20a22 10006
1da177e4
LT
10007 return 0;
10008}
6aa20a22 10009
1da177e4
LT
10010static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
10011{
10012 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10013
1da177e4
LT
10014 strcpy(info->driver, DRV_MODULE_NAME);
10015 strcpy(info->version, DRV_MODULE_VERSION);
c4e6575c 10016 strcpy(info->fw_version, tp->fw_ver);
1da177e4
LT
10017 strcpy(info->bus_info, pci_name(tp->pdev));
10018}
6aa20a22 10019
1da177e4
LT
10020static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10021{
10022 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10023
63c3a66f 10024 if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
a85feb8c
GZ
10025 wol->supported = WAKE_MAGIC;
10026 else
10027 wol->supported = 0;
1da177e4 10028 wol->wolopts = 0;
63c3a66f 10029 if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
1da177e4
LT
10030 wol->wolopts = WAKE_MAGIC;
10031 memset(&wol->sopass, 0, sizeof(wol->sopass));
10032}
6aa20a22 10033
1da177e4
LT
10034static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10035{
10036 struct tg3 *tp = netdev_priv(dev);
12dac075 10037 struct device *dp = &tp->pdev->dev;
6aa20a22 10038
1da177e4
LT
10039 if (wol->wolopts & ~WAKE_MAGIC)
10040 return -EINVAL;
10041 if ((wol->wolopts & WAKE_MAGIC) &&
63c3a66f 10042 !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
1da177e4 10043 return -EINVAL;
6aa20a22 10044
f2dc0d18
RW
10045 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
10046
f47c11ee 10047 spin_lock_bh(&tp->lock);
f2dc0d18 10048 if (device_may_wakeup(dp))
63c3a66f 10049 tg3_flag_set(tp, WOL_ENABLE);
f2dc0d18 10050 else
63c3a66f 10051 tg3_flag_clear(tp, WOL_ENABLE);
f47c11ee 10052 spin_unlock_bh(&tp->lock);
6aa20a22 10053
1da177e4
LT
10054 return 0;
10055}
6aa20a22 10056
1da177e4
LT
10057static u32 tg3_get_msglevel(struct net_device *dev)
10058{
10059 struct tg3 *tp = netdev_priv(dev);
10060 return tp->msg_enable;
10061}
6aa20a22 10062
1da177e4
LT
10063static void tg3_set_msglevel(struct net_device *dev, u32 value)
10064{
10065 struct tg3 *tp = netdev_priv(dev);
10066 tp->msg_enable = value;
10067}
6aa20a22 10068
1da177e4
LT
10069static int tg3_nway_reset(struct net_device *dev)
10070{
10071 struct tg3 *tp = netdev_priv(dev);
1da177e4 10072 int r;
6aa20a22 10073
1da177e4
LT
10074 if (!netif_running(dev))
10075 return -EAGAIN;
10076
f07e9af3 10077 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
c94e3941
MC
10078 return -EINVAL;
10079
63c3a66f 10080 if (tg3_flag(tp, USE_PHYLIB)) {
f07e9af3 10081 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10082 return -EAGAIN;
3f0e3ad7 10083 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
10084 } else {
10085 u32 bmcr;
10086
10087 spin_lock_bh(&tp->lock);
10088 r = -EINVAL;
10089 tg3_readphy(tp, MII_BMCR, &bmcr);
10090 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
10091 ((bmcr & BMCR_ANENABLE) ||
f07e9af3 10092 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
b02fd9e3
MC
10093 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
10094 BMCR_ANENABLE);
10095 r = 0;
10096 }
10097 spin_unlock_bh(&tp->lock);
1da177e4 10098 }
6aa20a22 10099
1da177e4
LT
10100 return r;
10101}
6aa20a22 10102
1da177e4
LT
10103static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10104{
10105 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10106
2c49a44d 10107 ering->rx_max_pending = tp->rx_std_ring_mask;
1da177e4 10108 ering->rx_mini_max_pending = 0;
63c3a66f 10109 if (tg3_flag(tp, JUMBO_RING_ENABLE))
2c49a44d 10110 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
4f81c32b
MC
10111 else
10112 ering->rx_jumbo_max_pending = 0;
10113
10114 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
1da177e4
LT
10115
10116 ering->rx_pending = tp->rx_pending;
10117 ering->rx_mini_pending = 0;
63c3a66f 10118 if (tg3_flag(tp, JUMBO_RING_ENABLE))
4f81c32b
MC
10119 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
10120 else
10121 ering->rx_jumbo_pending = 0;
10122
f3f3f27e 10123 ering->tx_pending = tp->napi[0].tx_pending;
1da177e4 10124}
6aa20a22 10125
1da177e4
LT
10126static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10127{
10128 struct tg3 *tp = netdev_priv(dev);
646c9edd 10129 int i, irq_sync = 0, err = 0;
6aa20a22 10130
2c49a44d
MC
10131 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
10132 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
bc3a9254
MC
10133 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
10134 (ering->tx_pending <= MAX_SKB_FRAGS) ||
63c3a66f 10135 (tg3_flag(tp, TSO_BUG) &&
bc3a9254 10136 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
1da177e4 10137 return -EINVAL;
6aa20a22 10138
bbe832c0 10139 if (netif_running(dev)) {
b02fd9e3 10140 tg3_phy_stop(tp);
1da177e4 10141 tg3_netif_stop(tp);
bbe832c0
MC
10142 irq_sync = 1;
10143 }
1da177e4 10144
bbe832c0 10145 tg3_full_lock(tp, irq_sync);
6aa20a22 10146
1da177e4
LT
10147 tp->rx_pending = ering->rx_pending;
10148
63c3a66f 10149 if (tg3_flag(tp, MAX_RXPEND_64) &&
1da177e4
LT
10150 tp->rx_pending > 63)
10151 tp->rx_pending = 63;
10152 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
646c9edd 10153
6fd45cb8 10154 for (i = 0; i < tp->irq_max; i++)
646c9edd 10155 tp->napi[i].tx_pending = ering->tx_pending;
1da177e4
LT
10156
10157 if (netif_running(dev)) {
944d980e 10158 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
b9ec6c1b
MC
10159 err = tg3_restart_hw(tp, 1);
10160 if (!err)
10161 tg3_netif_start(tp);
1da177e4
LT
10162 }
10163
f47c11ee 10164 tg3_full_unlock(tp);
6aa20a22 10165
b02fd9e3
MC
10166 if (irq_sync && !err)
10167 tg3_phy_start(tp);
10168
b9ec6c1b 10169 return err;
1da177e4 10170}
6aa20a22 10171
1da177e4
LT
10172static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10173{
10174 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10175
63c3a66f 10176 epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
8d018621 10177
e18ce346 10178 if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
8d018621
MC
10179 epause->rx_pause = 1;
10180 else
10181 epause->rx_pause = 0;
10182
e18ce346 10183 if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
8d018621
MC
10184 epause->tx_pause = 1;
10185 else
10186 epause->tx_pause = 0;
1da177e4 10187}
6aa20a22 10188
1da177e4
LT
10189static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10190{
10191 struct tg3 *tp = netdev_priv(dev);
b02fd9e3 10192 int err = 0;
6aa20a22 10193
63c3a66f 10194 if (tg3_flag(tp, USE_PHYLIB)) {
2712168f
MC
10195 u32 newadv;
10196 struct phy_device *phydev;
1da177e4 10197
2712168f 10198 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
f47c11ee 10199
2712168f
MC
10200 if (!(phydev->supported & SUPPORTED_Pause) ||
10201 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
2259dca3 10202 (epause->rx_pause != epause->tx_pause)))
2712168f 10203 return -EINVAL;
1da177e4 10204
2712168f
MC
10205 tp->link_config.flowctrl = 0;
10206 if (epause->rx_pause) {
10207 tp->link_config.flowctrl |= FLOW_CTRL_RX;
10208
10209 if (epause->tx_pause) {
10210 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10211 newadv = ADVERTISED_Pause;
b02fd9e3 10212 } else
2712168f
MC
10213 newadv = ADVERTISED_Pause |
10214 ADVERTISED_Asym_Pause;
10215 } else if (epause->tx_pause) {
10216 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10217 newadv = ADVERTISED_Asym_Pause;
10218 } else
10219 newadv = 0;
10220
10221 if (epause->autoneg)
63c3a66f 10222 tg3_flag_set(tp, PAUSE_AUTONEG);
2712168f 10223 else
63c3a66f 10224 tg3_flag_clear(tp, PAUSE_AUTONEG);
2712168f 10225
f07e9af3 10226 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
2712168f
MC
10227 u32 oldadv = phydev->advertising &
10228 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
10229 if (oldadv != newadv) {
10230 phydev->advertising &=
10231 ~(ADVERTISED_Pause |
10232 ADVERTISED_Asym_Pause);
10233 phydev->advertising |= newadv;
10234 if (phydev->autoneg) {
10235 /*
10236 * Always renegotiate the link to
10237 * inform our link partner of our
10238 * flow control settings, even if the
10239 * flow control is forced. Let
10240 * tg3_adjust_link() do the final
10241 * flow control setup.
10242 */
10243 return phy_start_aneg(phydev);
b02fd9e3 10244 }
b02fd9e3 10245 }
b02fd9e3 10246
2712168f 10247 if (!epause->autoneg)
b02fd9e3 10248 tg3_setup_flow_control(tp, 0, 0);
2712168f
MC
10249 } else {
10250 tp->link_config.orig_advertising &=
10251 ~(ADVERTISED_Pause |
10252 ADVERTISED_Asym_Pause);
10253 tp->link_config.orig_advertising |= newadv;
b02fd9e3
MC
10254 }
10255 } else {
10256 int irq_sync = 0;
10257
10258 if (netif_running(dev)) {
10259 tg3_netif_stop(tp);
10260 irq_sync = 1;
10261 }
10262
10263 tg3_full_lock(tp, irq_sync);
10264
10265 if (epause->autoneg)
63c3a66f 10266 tg3_flag_set(tp, PAUSE_AUTONEG);
b02fd9e3 10267 else
63c3a66f 10268 tg3_flag_clear(tp, PAUSE_AUTONEG);
b02fd9e3 10269 if (epause->rx_pause)
e18ce346 10270 tp->link_config.flowctrl |= FLOW_CTRL_RX;
b02fd9e3 10271 else
e18ce346 10272 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
b02fd9e3 10273 if (epause->tx_pause)
e18ce346 10274 tp->link_config.flowctrl |= FLOW_CTRL_TX;
b02fd9e3 10275 else
e18ce346 10276 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
b02fd9e3
MC
10277
10278 if (netif_running(dev)) {
10279 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10280 err = tg3_restart_hw(tp, 1);
10281 if (!err)
10282 tg3_netif_start(tp);
10283 }
10284
10285 tg3_full_unlock(tp);
10286 }
6aa20a22 10287
b9ec6c1b 10288 return err;
1da177e4 10289}
6aa20a22 10290
de6f31eb 10291static int tg3_get_sset_count(struct net_device *dev, int sset)
1da177e4 10292{
b9f2c044
JG
10293 switch (sset) {
10294 case ETH_SS_TEST:
10295 return TG3_NUM_TEST;
10296 case ETH_SS_STATS:
10297 return TG3_NUM_STATS;
10298 default:
10299 return -EOPNOTSUPP;
10300 }
4cafd3f5
MC
10301}
10302
de6f31eb 10303static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
1da177e4
LT
10304{
10305 switch (stringset) {
10306 case ETH_SS_STATS:
10307 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
10308 break;
4cafd3f5
MC
10309 case ETH_SS_TEST:
10310 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
10311 break;
1da177e4
LT
10312 default:
10313 WARN_ON(1); /* we need a WARN() */
10314 break;
10315 }
10316}
10317
81b8709c 10318static int tg3_set_phys_id(struct net_device *dev,
10319 enum ethtool_phys_id_state state)
4009a93d
MC
10320{
10321 struct tg3 *tp = netdev_priv(dev);
4009a93d
MC
10322
10323 if (!netif_running(tp->dev))
10324 return -EAGAIN;
10325
81b8709c 10326 switch (state) {
10327 case ETHTOOL_ID_ACTIVE:
fce55922 10328 return 1; /* cycle on/off once per second */
4009a93d 10329
81b8709c 10330 case ETHTOOL_ID_ON:
10331 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10332 LED_CTRL_1000MBPS_ON |
10333 LED_CTRL_100MBPS_ON |
10334 LED_CTRL_10MBPS_ON |
10335 LED_CTRL_TRAFFIC_OVERRIDE |
10336 LED_CTRL_TRAFFIC_BLINK |
10337 LED_CTRL_TRAFFIC_LED);
10338 break;
6aa20a22 10339
81b8709c 10340 case ETHTOOL_ID_OFF:
10341 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10342 LED_CTRL_TRAFFIC_OVERRIDE);
10343 break;
4009a93d 10344
81b8709c 10345 case ETHTOOL_ID_INACTIVE:
10346 tw32(MAC_LED_CTRL, tp->led_ctrl);
10347 break;
4009a93d 10348 }
81b8709c 10349
4009a93d
MC
10350 return 0;
10351}
10352
de6f31eb 10353static void tg3_get_ethtool_stats(struct net_device *dev,
1da177e4
LT
10354 struct ethtool_stats *estats, u64 *tmp_stats)
10355{
10356 struct tg3 *tp = netdev_priv(dev);
10357 memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
10358}
10359
c3e94500
MC
10360static __be32 * tg3_vpd_readblock(struct tg3 *tp)
10361{
10362 int i;
10363 __be32 *buf;
10364 u32 offset = 0, len = 0;
10365 u32 magic, val;
10366
63c3a66f 10367 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
c3e94500
MC
10368 return NULL;
10369
10370 if (magic == TG3_EEPROM_MAGIC) {
10371 for (offset = TG3_NVM_DIR_START;
10372 offset < TG3_NVM_DIR_END;
10373 offset += TG3_NVM_DIRENT_SIZE) {
10374 if (tg3_nvram_read(tp, offset, &val))
10375 return NULL;
10376
10377 if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
10378 TG3_NVM_DIRTYPE_EXTVPD)
10379 break;
10380 }
10381
10382 if (offset != TG3_NVM_DIR_END) {
10383 len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
10384 if (tg3_nvram_read(tp, offset + 4, &offset))
10385 return NULL;
10386
10387 offset = tg3_nvram_logical_addr(tp, offset);
10388 }
10389 }
10390
10391 if (!offset || !len) {
10392 offset = TG3_NVM_VPD_OFF;
10393 len = TG3_NVM_VPD_LEN;
10394 }
10395
10396 buf = kmalloc(len, GFP_KERNEL);
10397 if (buf == NULL)
10398 return NULL;
10399
10400 if (magic == TG3_EEPROM_MAGIC) {
10401 for (i = 0; i < len; i += 4) {
10402 /* The data is in little-endian format in NVRAM.
10403 * Use the big-endian read routines to preserve
10404 * the byte order as it exists in NVRAM.
10405 */
10406 if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
10407 goto error;
10408 }
10409 } else {
10410 u8 *ptr;
10411 ssize_t cnt;
10412 unsigned int pos = 0;
10413
10414 ptr = (u8 *)&buf[0];
10415 for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
10416 cnt = pci_read_vpd(tp->pdev, pos,
10417 len - pos, ptr);
10418 if (cnt == -ETIMEDOUT || cnt == -EINTR)
10419 cnt = 0;
10420 else if (cnt < 0)
10421 goto error;
10422 }
10423 if (pos != len)
10424 goto error;
10425 }
10426
10427 return buf;
10428
10429error:
10430 kfree(buf);
10431 return NULL;
10432}
10433
566f86ad 10434#define NVRAM_TEST_SIZE 0x100
a5767dec
MC
10435#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
10436#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
10437#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
b16250e3
MC
10438#define NVRAM_SELFBOOT_HW_SIZE 0x20
10439#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
566f86ad
MC
10440
10441static int tg3_test_nvram(struct tg3 *tp)
10442{
b9fc7dc5 10443 u32 csum, magic;
a9dc529d 10444 __be32 *buf;
ab0049b4 10445 int i, j, k, err = 0, size;
566f86ad 10446
63c3a66f 10447 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
10448 return 0;
10449
e4f34110 10450 if (tg3_nvram_read(tp, 0, &magic) != 0)
1b27777a
MC
10451 return -EIO;
10452
1b27777a
MC
10453 if (magic == TG3_EEPROM_MAGIC)
10454 size = NVRAM_TEST_SIZE;
b16250e3 10455 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
a5767dec
MC
10456 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
10457 TG3_EEPROM_SB_FORMAT_1) {
10458 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
10459 case TG3_EEPROM_SB_REVISION_0:
10460 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
10461 break;
10462 case TG3_EEPROM_SB_REVISION_2:
10463 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
10464 break;
10465 case TG3_EEPROM_SB_REVISION_3:
10466 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
10467 break;
10468 default:
10469 return 0;
10470 }
10471 } else
1b27777a 10472 return 0;
b16250e3
MC
10473 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
10474 size = NVRAM_SELFBOOT_HW_SIZE;
10475 else
1b27777a
MC
10476 return -EIO;
10477
10478 buf = kmalloc(size, GFP_KERNEL);
566f86ad
MC
10479 if (buf == NULL)
10480 return -ENOMEM;
10481
1b27777a
MC
10482 err = -EIO;
10483 for (i = 0, j = 0; i < size; i += 4, j++) {
a9dc529d
MC
10484 err = tg3_nvram_read_be32(tp, i, &buf[j]);
10485 if (err)
566f86ad 10486 break;
566f86ad 10487 }
1b27777a 10488 if (i < size)
566f86ad
MC
10489 goto out;
10490
1b27777a 10491 /* Selfboot format */
a9dc529d 10492 magic = be32_to_cpu(buf[0]);
b9fc7dc5 10493 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
b16250e3 10494 TG3_EEPROM_MAGIC_FW) {
1b27777a
MC
10495 u8 *buf8 = (u8 *) buf, csum8 = 0;
10496
b9fc7dc5 10497 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
a5767dec
MC
10498 TG3_EEPROM_SB_REVISION_2) {
10499 /* For rev 2, the csum doesn't include the MBA. */
10500 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
10501 csum8 += buf8[i];
10502 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
10503 csum8 += buf8[i];
10504 } else {
10505 for (i = 0; i < size; i++)
10506 csum8 += buf8[i];
10507 }
1b27777a 10508
ad96b485
AB
10509 if (csum8 == 0) {
10510 err = 0;
10511 goto out;
10512 }
10513
10514 err = -EIO;
10515 goto out;
1b27777a 10516 }
566f86ad 10517
b9fc7dc5 10518 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
b16250e3
MC
10519 TG3_EEPROM_MAGIC_HW) {
10520 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
a9dc529d 10521 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
b16250e3 10522 u8 *buf8 = (u8 *) buf;
b16250e3
MC
10523
10524 /* Separate the parity bits and the data bytes. */
10525 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
10526 if ((i == 0) || (i == 8)) {
10527 int l;
10528 u8 msk;
10529
10530 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
10531 parity[k++] = buf8[i] & msk;
10532 i++;
859a5887 10533 } else if (i == 16) {
b16250e3
MC
10534 int l;
10535 u8 msk;
10536
10537 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
10538 parity[k++] = buf8[i] & msk;
10539 i++;
10540
10541 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
10542 parity[k++] = buf8[i] & msk;
10543 i++;
10544 }
10545 data[j++] = buf8[i];
10546 }
10547
10548 err = -EIO;
10549 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
10550 u8 hw8 = hweight8(data[i]);
10551
10552 if ((hw8 & 0x1) && parity[i])
10553 goto out;
10554 else if (!(hw8 & 0x1) && !parity[i])
10555 goto out;
10556 }
10557 err = 0;
10558 goto out;
10559 }
10560
01c3a392
MC
10561 err = -EIO;
10562
566f86ad
MC
10563 /* Bootstrap checksum at offset 0x10 */
10564 csum = calc_crc((unsigned char *) buf, 0x10);
01c3a392 10565 if (csum != le32_to_cpu(buf[0x10/4]))
566f86ad
MC
10566 goto out;
10567
10568 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
10569 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
01c3a392 10570 if (csum != le32_to_cpu(buf[0xfc/4]))
a9dc529d 10571 goto out;
566f86ad 10572
c3e94500
MC
10573 kfree(buf);
10574
10575 buf = tg3_vpd_readblock(tp);
10576 if (!buf)
10577 return -ENOMEM;
d4894f3e
MC
10578
10579 i = pci_vpd_find_tag((u8 *)buf, 0, TG3_NVM_VPD_LEN,
10580 PCI_VPD_LRDT_RO_DATA);
10581 if (i > 0) {
10582 j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
10583 if (j < 0)
10584 goto out;
10585
10586 if (i + PCI_VPD_LRDT_TAG_SIZE + j > TG3_NVM_VPD_LEN)
10587 goto out;
10588
10589 i += PCI_VPD_LRDT_TAG_SIZE;
10590 j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
10591 PCI_VPD_RO_KEYWORD_CHKSUM);
10592 if (j > 0) {
10593 u8 csum8 = 0;
10594
10595 j += PCI_VPD_INFO_FLD_HDR_SIZE;
10596
10597 for (i = 0; i <= j; i++)
10598 csum8 += ((u8 *)buf)[i];
10599
10600 if (csum8)
10601 goto out;
10602 }
10603 }
10604
566f86ad
MC
10605 err = 0;
10606
10607out:
10608 kfree(buf);
10609 return err;
10610}
10611
ca43007a
MC
10612#define TG3_SERDES_TIMEOUT_SEC 2
10613#define TG3_COPPER_TIMEOUT_SEC 6
10614
10615static int tg3_test_link(struct tg3 *tp)
10616{
10617 int i, max;
10618
10619 if (!netif_running(tp->dev))
10620 return -ENODEV;
10621
f07e9af3 10622 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
ca43007a
MC
10623 max = TG3_SERDES_TIMEOUT_SEC;
10624 else
10625 max = TG3_COPPER_TIMEOUT_SEC;
10626
10627 for (i = 0; i < max; i++) {
10628 if (netif_carrier_ok(tp->dev))
10629 return 0;
10630
10631 if (msleep_interruptible(1000))
10632 break;
10633 }
10634
10635 return -EIO;
10636}
10637
a71116d1 10638/* Only test the commonly used registers */
30ca3e37 10639static int tg3_test_registers(struct tg3 *tp)
a71116d1 10640{
b16250e3 10641 int i, is_5705, is_5750;
a71116d1
MC
10642 u32 offset, read_mask, write_mask, val, save_val, read_val;
10643 static struct {
10644 u16 offset;
10645 u16 flags;
10646#define TG3_FL_5705 0x1
10647#define TG3_FL_NOT_5705 0x2
10648#define TG3_FL_NOT_5788 0x4
b16250e3 10649#define TG3_FL_NOT_5750 0x8
a71116d1
MC
10650 u32 read_mask;
10651 u32 write_mask;
10652 } reg_tbl[] = {
10653 /* MAC Control Registers */
10654 { MAC_MODE, TG3_FL_NOT_5705,
10655 0x00000000, 0x00ef6f8c },
10656 { MAC_MODE, TG3_FL_5705,
10657 0x00000000, 0x01ef6b8c },
10658 { MAC_STATUS, TG3_FL_NOT_5705,
10659 0x03800107, 0x00000000 },
10660 { MAC_STATUS, TG3_FL_5705,
10661 0x03800100, 0x00000000 },
10662 { MAC_ADDR_0_HIGH, 0x0000,
10663 0x00000000, 0x0000ffff },
10664 { MAC_ADDR_0_LOW, 0x0000,
c6cdf436 10665 0x00000000, 0xffffffff },
a71116d1
MC
10666 { MAC_RX_MTU_SIZE, 0x0000,
10667 0x00000000, 0x0000ffff },
10668 { MAC_TX_MODE, 0x0000,
10669 0x00000000, 0x00000070 },
10670 { MAC_TX_LENGTHS, 0x0000,
10671 0x00000000, 0x00003fff },
10672 { MAC_RX_MODE, TG3_FL_NOT_5705,
10673 0x00000000, 0x000007fc },
10674 { MAC_RX_MODE, TG3_FL_5705,
10675 0x00000000, 0x000007dc },
10676 { MAC_HASH_REG_0, 0x0000,
10677 0x00000000, 0xffffffff },
10678 { MAC_HASH_REG_1, 0x0000,
10679 0x00000000, 0xffffffff },
10680 { MAC_HASH_REG_2, 0x0000,
10681 0x00000000, 0xffffffff },
10682 { MAC_HASH_REG_3, 0x0000,
10683 0x00000000, 0xffffffff },
10684
10685 /* Receive Data and Receive BD Initiator Control Registers. */
10686 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
10687 0x00000000, 0xffffffff },
10688 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
10689 0x00000000, 0xffffffff },
10690 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
10691 0x00000000, 0x00000003 },
10692 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
10693 0x00000000, 0xffffffff },
10694 { RCVDBDI_STD_BD+0, 0x0000,
10695 0x00000000, 0xffffffff },
10696 { RCVDBDI_STD_BD+4, 0x0000,
10697 0x00000000, 0xffffffff },
10698 { RCVDBDI_STD_BD+8, 0x0000,
10699 0x00000000, 0xffff0002 },
10700 { RCVDBDI_STD_BD+0xc, 0x0000,
10701 0x00000000, 0xffffffff },
6aa20a22 10702
a71116d1
MC
10703 /* Receive BD Initiator Control Registers. */
10704 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
10705 0x00000000, 0xffffffff },
10706 { RCVBDI_STD_THRESH, TG3_FL_5705,
10707 0x00000000, 0x000003ff },
10708 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
10709 0x00000000, 0xffffffff },
6aa20a22 10710
a71116d1
MC
10711 /* Host Coalescing Control Registers. */
10712 { HOSTCC_MODE, TG3_FL_NOT_5705,
10713 0x00000000, 0x00000004 },
10714 { HOSTCC_MODE, TG3_FL_5705,
10715 0x00000000, 0x000000f6 },
10716 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
10717 0x00000000, 0xffffffff },
10718 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
10719 0x00000000, 0x000003ff },
10720 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
10721 0x00000000, 0xffffffff },
10722 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
10723 0x00000000, 0x000003ff },
10724 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
10725 0x00000000, 0xffffffff },
10726 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10727 0x00000000, 0x000000ff },
10728 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
10729 0x00000000, 0xffffffff },
10730 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10731 0x00000000, 0x000000ff },
10732 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
10733 0x00000000, 0xffffffff },
10734 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
10735 0x00000000, 0xffffffff },
10736 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10737 0x00000000, 0xffffffff },
10738 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10739 0x00000000, 0x000000ff },
10740 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10741 0x00000000, 0xffffffff },
10742 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10743 0x00000000, 0x000000ff },
10744 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
10745 0x00000000, 0xffffffff },
10746 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
10747 0x00000000, 0xffffffff },
10748 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
10749 0x00000000, 0xffffffff },
10750 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
10751 0x00000000, 0xffffffff },
10752 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
10753 0x00000000, 0xffffffff },
10754 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
10755 0xffffffff, 0x00000000 },
10756 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
10757 0xffffffff, 0x00000000 },
10758
10759 /* Buffer Manager Control Registers. */
b16250e3 10760 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
a71116d1 10761 0x00000000, 0x007fff80 },
b16250e3 10762 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
a71116d1
MC
10763 0x00000000, 0x007fffff },
10764 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
10765 0x00000000, 0x0000003f },
10766 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
10767 0x00000000, 0x000001ff },
10768 { BUFMGR_MB_HIGH_WATER, 0x0000,
10769 0x00000000, 0x000001ff },
10770 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
10771 0xffffffff, 0x00000000 },
10772 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
10773 0xffffffff, 0x00000000 },
6aa20a22 10774
a71116d1
MC
10775 /* Mailbox Registers */
10776 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
10777 0x00000000, 0x000001ff },
10778 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
10779 0x00000000, 0x000001ff },
10780 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
10781 0x00000000, 0x000007ff },
10782 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
10783 0x00000000, 0x000001ff },
10784
10785 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
10786 };
10787
b16250e3 10788 is_5705 = is_5750 = 0;
63c3a66f 10789 if (tg3_flag(tp, 5705_PLUS)) {
a71116d1 10790 is_5705 = 1;
63c3a66f 10791 if (tg3_flag(tp, 5750_PLUS))
b16250e3
MC
10792 is_5750 = 1;
10793 }
a71116d1
MC
10794
10795 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
10796 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
10797 continue;
10798
10799 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
10800 continue;
10801
63c3a66f 10802 if (tg3_flag(tp, IS_5788) &&
a71116d1
MC
10803 (reg_tbl[i].flags & TG3_FL_NOT_5788))
10804 continue;
10805
b16250e3
MC
10806 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
10807 continue;
10808
a71116d1
MC
10809 offset = (u32) reg_tbl[i].offset;
10810 read_mask = reg_tbl[i].read_mask;
10811 write_mask = reg_tbl[i].write_mask;
10812
10813 /* Save the original register content */
10814 save_val = tr32(offset);
10815
10816 /* Determine the read-only value. */
10817 read_val = save_val & read_mask;
10818
10819 /* Write zero to the register, then make sure the read-only bits
10820 * are not changed and the read/write bits are all zeros.
10821 */
10822 tw32(offset, 0);
10823
10824 val = tr32(offset);
10825
10826 /* Test the read-only and read/write bits. */
10827 if (((val & read_mask) != read_val) || (val & write_mask))
10828 goto out;
10829
10830 /* Write ones to all the bits defined by RdMask and WrMask, then
10831 * make sure the read-only bits are not changed and the
10832 * read/write bits are all ones.
10833 */
10834 tw32(offset, read_mask | write_mask);
10835
10836 val = tr32(offset);
10837
10838 /* Test the read-only bits. */
10839 if ((val & read_mask) != read_val)
10840 goto out;
10841
10842 /* Test the read/write bits. */
10843 if ((val & write_mask) != write_mask)
10844 goto out;
10845
10846 tw32(offset, save_val);
10847 }
10848
10849 return 0;
10850
10851out:
9f88f29f 10852 if (netif_msg_hw(tp))
2445e461
MC
10853 netdev_err(tp->dev,
10854 "Register test failed at offset %x\n", offset);
a71116d1
MC
10855 tw32(offset, save_val);
10856 return -EIO;
10857}
10858
7942e1db
MC
10859static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
10860{
f71e1309 10861 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
7942e1db
MC
10862 int i;
10863 u32 j;
10864
e9edda69 10865 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
7942e1db
MC
10866 for (j = 0; j < len; j += 4) {
10867 u32 val;
10868
10869 tg3_write_mem(tp, offset + j, test_pattern[i]);
10870 tg3_read_mem(tp, offset + j, &val);
10871 if (val != test_pattern[i])
10872 return -EIO;
10873 }
10874 }
10875 return 0;
10876}
10877
10878static int tg3_test_memory(struct tg3 *tp)
10879{
10880 static struct mem_entry {
10881 u32 offset;
10882 u32 len;
10883 } mem_tbl_570x[] = {
38690194 10884 { 0x00000000, 0x00b50},
7942e1db
MC
10885 { 0x00002000, 0x1c000},
10886 { 0xffffffff, 0x00000}
10887 }, mem_tbl_5705[] = {
10888 { 0x00000100, 0x0000c},
10889 { 0x00000200, 0x00008},
7942e1db
MC
10890 { 0x00004000, 0x00800},
10891 { 0x00006000, 0x01000},
10892 { 0x00008000, 0x02000},
10893 { 0x00010000, 0x0e000},
10894 { 0xffffffff, 0x00000}
79f4d13a
MC
10895 }, mem_tbl_5755[] = {
10896 { 0x00000200, 0x00008},
10897 { 0x00004000, 0x00800},
10898 { 0x00006000, 0x00800},
10899 { 0x00008000, 0x02000},
10900 { 0x00010000, 0x0c000},
10901 { 0xffffffff, 0x00000}
b16250e3
MC
10902 }, mem_tbl_5906[] = {
10903 { 0x00000200, 0x00008},
10904 { 0x00004000, 0x00400},
10905 { 0x00006000, 0x00400},
10906 { 0x00008000, 0x01000},
10907 { 0x00010000, 0x01000},
10908 { 0xffffffff, 0x00000}
8b5a6c42
MC
10909 }, mem_tbl_5717[] = {
10910 { 0x00000200, 0x00008},
10911 { 0x00010000, 0x0a000},
10912 { 0x00020000, 0x13c00},
10913 { 0xffffffff, 0x00000}
10914 }, mem_tbl_57765[] = {
10915 { 0x00000200, 0x00008},
10916 { 0x00004000, 0x00800},
10917 { 0x00006000, 0x09800},
10918 { 0x00010000, 0x0a000},
10919 { 0xffffffff, 0x00000}
7942e1db
MC
10920 };
10921 struct mem_entry *mem_tbl;
10922 int err = 0;
10923 int i;
10924
63c3a66f 10925 if (tg3_flag(tp, 5717_PLUS))
8b5a6c42
MC
10926 mem_tbl = mem_tbl_5717;
10927 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
10928 mem_tbl = mem_tbl_57765;
63c3a66f 10929 else if (tg3_flag(tp, 5755_PLUS))
321d32a0
MC
10930 mem_tbl = mem_tbl_5755;
10931 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
10932 mem_tbl = mem_tbl_5906;
63c3a66f 10933 else if (tg3_flag(tp, 5705_PLUS))
321d32a0
MC
10934 mem_tbl = mem_tbl_5705;
10935 else
7942e1db
MC
10936 mem_tbl = mem_tbl_570x;
10937
10938 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
be98da6a
MC
10939 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
10940 if (err)
7942e1db
MC
10941 break;
10942 }
6aa20a22 10943
7942e1db
MC
10944 return err;
10945}
10946
9f40dead
MC
10947#define TG3_MAC_LOOPBACK 0
10948#define TG3_PHY_LOOPBACK 1
bb158d69
MC
10949#define TG3_TSO_LOOPBACK 2
10950
10951#define TG3_TSO_MSS 500
10952
10953#define TG3_TSO_IP_HDR_LEN 20
10954#define TG3_TSO_TCP_HDR_LEN 20
10955#define TG3_TSO_TCP_OPT_LEN 12
10956
10957static const u8 tg3_tso_header[] = {
109580x08, 0x00,
109590x45, 0x00, 0x00, 0x00,
109600x00, 0x00, 0x40, 0x00,
109610x40, 0x06, 0x00, 0x00,
109620x0a, 0x00, 0x00, 0x01,
109630x0a, 0x00, 0x00, 0x02,
109640x0d, 0x00, 0xe0, 0x00,
109650x00, 0x00, 0x01, 0x00,
109660x00, 0x00, 0x02, 0x00,
109670x80, 0x10, 0x10, 0x00,
109680x14, 0x09, 0x00, 0x00,
109690x01, 0x01, 0x08, 0x0a,
109700x11, 0x11, 0x11, 0x11,
109710x11, 0x11, 0x11, 0x11,
10972};
9f40dead 10973
4852a861 10974static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, int loopback_mode)
c76949a6 10975{
9f40dead 10976 u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
bb158d69 10977 u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
c76949a6
MC
10978 struct sk_buff *skb, *rx_skb;
10979 u8 *tx_data;
10980 dma_addr_t map;
10981 int num_pkts, tx_len, rx_len, i, err;
10982 struct tg3_rx_buffer_desc *desc;
898a56f8 10983 struct tg3_napi *tnapi, *rnapi;
8fea32b9 10984 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
c76949a6 10985
c8873405
MC
10986 tnapi = &tp->napi[0];
10987 rnapi = &tp->napi[0];
0c1d0e2b 10988 if (tp->irq_cnt > 1) {
63c3a66f 10989 if (tg3_flag(tp, ENABLE_RSS))
1da85aa3 10990 rnapi = &tp->napi[1];
63c3a66f 10991 if (tg3_flag(tp, ENABLE_TSS))
c8873405 10992 tnapi = &tp->napi[1];
0c1d0e2b 10993 }
fd2ce37f 10994 coal_now = tnapi->coal_now | rnapi->coal_now;
898a56f8 10995
9f40dead 10996 if (loopback_mode == TG3_MAC_LOOPBACK) {
c94e3941
MC
10997 /* HW errata - mac loopback fails in some cases on 5780.
10998 * Normal traffic and PHY loopback are not affected by
aba49f24
MC
10999 * errata. Also, the MAC loopback test is deprecated for
11000 * all newer ASIC revisions.
c94e3941 11001 */
aba49f24 11002 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
63c3a66f 11003 tg3_flag(tp, CPMU_PRESENT))
c94e3941
MC
11004 return 0;
11005
49692ca1
MC
11006 mac_mode = tp->mac_mode &
11007 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
11008 mac_mode |= MAC_MODE_PORT_INT_LPBACK;
63c3a66f 11009 if (!tg3_flag(tp, 5705_PLUS))
e8f3f6ca 11010 mac_mode |= MAC_MODE_LINK_POLARITY;
f07e9af3 11011 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3f7045c1
MC
11012 mac_mode |= MAC_MODE_PORT_MODE_MII;
11013 else
11014 mac_mode |= MAC_MODE_PORT_MODE_GMII;
9f40dead 11015 tw32(MAC_MODE, mac_mode);
bb158d69 11016 } else {
f07e9af3 11017 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd 11018 tg3_phy_fet_toggle_apd(tp, false);
5d64ad34
MC
11019 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
11020 } else
11021 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
3f7045c1 11022
9ef8ca99
MC
11023 tg3_phy_toggle_automdix(tp, 0);
11024
3f7045c1 11025 tg3_writephy(tp, MII_BMCR, val);
c94e3941 11026 udelay(40);
5d64ad34 11027
49692ca1
MC
11028 mac_mode = tp->mac_mode &
11029 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
f07e9af3 11030 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
1061b7c5
MC
11031 tg3_writephy(tp, MII_TG3_FET_PTEST,
11032 MII_TG3_FET_PTEST_FRC_TX_LINK |
11033 MII_TG3_FET_PTEST_FRC_TX_LOCK);
11034 /* The write needs to be flushed for the AC131 */
11035 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
11036 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
5d64ad34
MC
11037 mac_mode |= MAC_MODE_PORT_MODE_MII;
11038 } else
11039 mac_mode |= MAC_MODE_PORT_MODE_GMII;
b16250e3 11040
c94e3941 11041 /* reset to prevent losing 1st rx packet intermittently */
f07e9af3 11042 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
c94e3941
MC
11043 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
11044 udelay(10);
11045 tw32_f(MAC_RX_MODE, tp->rx_mode);
11046 }
e8f3f6ca 11047 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
79eb6904
MC
11048 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
11049 if (masked_phy_id == TG3_PHY_ID_BCM5401)
e8f3f6ca 11050 mac_mode &= ~MAC_MODE_LINK_POLARITY;
79eb6904 11051 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
e8f3f6ca 11052 mac_mode |= MAC_MODE_LINK_POLARITY;
ff18ff02
MC
11053 tg3_writephy(tp, MII_TG3_EXT_CTRL,
11054 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
11055 }
9f40dead 11056 tw32(MAC_MODE, mac_mode);
49692ca1
MC
11057
11058 /* Wait for link */
11059 for (i = 0; i < 100; i++) {
11060 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
11061 break;
11062 mdelay(1);
11063 }
859a5887 11064 }
c76949a6
MC
11065
11066 err = -EIO;
11067
4852a861 11068 tx_len = pktsz;
a20e9c62 11069 skb = netdev_alloc_skb(tp->dev, tx_len);
a50bb7b9
JJ
11070 if (!skb)
11071 return -ENOMEM;
11072
c76949a6
MC
11073 tx_data = skb_put(skb, tx_len);
11074 memcpy(tx_data, tp->dev->dev_addr, 6);
11075 memset(tx_data + 6, 0x0, 8);
11076
4852a861 11077 tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
c76949a6 11078
bb158d69
MC
11079 if (loopback_mode == TG3_TSO_LOOPBACK) {
11080 struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
11081
11082 u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
11083 TG3_TSO_TCP_OPT_LEN;
11084
11085 memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
11086 sizeof(tg3_tso_header));
11087 mss = TG3_TSO_MSS;
11088
11089 val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
11090 num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
11091
11092 /* Set the total length field in the IP header */
11093 iph->tot_len = htons((u16)(mss + hdr_len));
11094
11095 base_flags = (TXD_FLAG_CPU_PRE_DMA |
11096 TXD_FLAG_CPU_POST_DMA);
11097
63c3a66f
JP
11098 if (tg3_flag(tp, HW_TSO_1) ||
11099 tg3_flag(tp, HW_TSO_2) ||
11100 tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
11101 struct tcphdr *th;
11102 val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
11103 th = (struct tcphdr *)&tx_data[val];
11104 th->check = 0;
11105 } else
11106 base_flags |= TXD_FLAG_TCPUDP_CSUM;
11107
63c3a66f 11108 if (tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
11109 mss |= (hdr_len & 0xc) << 12;
11110 if (hdr_len & 0x10)
11111 base_flags |= 0x00000010;
11112 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 11113 } else if (tg3_flag(tp, HW_TSO_2))
bb158d69 11114 mss |= hdr_len << 9;
63c3a66f 11115 else if (tg3_flag(tp, HW_TSO_1) ||
bb158d69
MC
11116 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
11117 mss |= (TG3_TSO_TCP_OPT_LEN << 9);
11118 } else {
11119 base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
11120 }
11121
11122 data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
11123 } else {
11124 num_pkts = 1;
11125 data_off = ETH_HLEN;
11126 }
11127
11128 for (i = data_off; i < tx_len; i++)
c76949a6
MC
11129 tx_data[i] = (u8) (i & 0xff);
11130
f4188d8a
AD
11131 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
11132 if (pci_dma_mapping_error(tp->pdev, map)) {
a21771dd
MC
11133 dev_kfree_skb(skb);
11134 return -EIO;
11135 }
c76949a6
MC
11136
11137 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11138 rnapi->coal_now);
c76949a6
MC
11139
11140 udelay(10);
11141
898a56f8 11142 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
c76949a6 11143
bb158d69
MC
11144 tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len,
11145 base_flags, (mss << 1) | 1);
c76949a6 11146
f3f3f27e 11147 tnapi->tx_prod++;
c76949a6 11148
f3f3f27e
MC
11149 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
11150 tr32_mailbox(tnapi->prodmbox);
c76949a6
MC
11151
11152 udelay(10);
11153
303fc921
MC
11154 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
11155 for (i = 0; i < 35; i++) {
c76949a6 11156 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11157 coal_now);
c76949a6
MC
11158
11159 udelay(10);
11160
898a56f8
MC
11161 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
11162 rx_idx = rnapi->hw_status->idx[0].rx_producer;
f3f3f27e 11163 if ((tx_idx == tnapi->tx_prod) &&
c76949a6
MC
11164 (rx_idx == (rx_start_idx + num_pkts)))
11165 break;
11166 }
11167
f4188d8a 11168 pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
c76949a6
MC
11169 dev_kfree_skb(skb);
11170
f3f3f27e 11171 if (tx_idx != tnapi->tx_prod)
c76949a6
MC
11172 goto out;
11173
11174 if (rx_idx != rx_start_idx + num_pkts)
11175 goto out;
11176
bb158d69
MC
11177 val = data_off;
11178 while (rx_idx != rx_start_idx) {
11179 desc = &rnapi->rx_rcb[rx_start_idx++];
11180 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
11181 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
c76949a6 11182
bb158d69
MC
11183 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
11184 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
11185 goto out;
c76949a6 11186
bb158d69
MC
11187 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
11188 - ETH_FCS_LEN;
c76949a6 11189
bb158d69
MC
11190 if (loopback_mode != TG3_TSO_LOOPBACK) {
11191 if (rx_len != tx_len)
11192 goto out;
4852a861 11193
bb158d69
MC
11194 if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
11195 if (opaque_key != RXD_OPAQUE_RING_STD)
11196 goto out;
11197 } else {
11198 if (opaque_key != RXD_OPAQUE_RING_JUMBO)
11199 goto out;
11200 }
11201 } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
11202 (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
54e0a67f 11203 >> RXD_TCPCSUM_SHIFT != 0xffff) {
4852a861 11204 goto out;
bb158d69 11205 }
4852a861 11206
bb158d69
MC
11207 if (opaque_key == RXD_OPAQUE_RING_STD) {
11208 rx_skb = tpr->rx_std_buffers[desc_idx].skb;
11209 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
11210 mapping);
11211 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
11212 rx_skb = tpr->rx_jmb_buffers[desc_idx].skb;
11213 map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
11214 mapping);
11215 } else
11216 goto out;
c76949a6 11217
bb158d69
MC
11218 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
11219 PCI_DMA_FROMDEVICE);
c76949a6 11220
bb158d69
MC
11221 for (i = data_off; i < rx_len; i++, val++) {
11222 if (*(rx_skb->data + i) != (u8) (val & 0xff))
11223 goto out;
11224 }
c76949a6 11225 }
bb158d69 11226
c76949a6 11227 err = 0;
6aa20a22 11228
c76949a6
MC
11229 /* tg3_free_rings will unmap and free the rx_skb */
11230out:
11231 return err;
11232}
11233
00c266b7
MC
11234#define TG3_STD_LOOPBACK_FAILED 1
11235#define TG3_JMB_LOOPBACK_FAILED 2
bb158d69 11236#define TG3_TSO_LOOPBACK_FAILED 4
00c266b7
MC
11237
11238#define TG3_MAC_LOOPBACK_SHIFT 0
11239#define TG3_PHY_LOOPBACK_SHIFT 4
bb158d69 11240#define TG3_LOOPBACK_FAILED 0x00000077
9f40dead
MC
11241
11242static int tg3_test_loopback(struct tg3 *tp)
11243{
11244 int err = 0;
ab789046 11245 u32 eee_cap, cpmuctrl = 0;
9f40dead
MC
11246
11247 if (!netif_running(tp->dev))
11248 return TG3_LOOPBACK_FAILED;
11249
ab789046
MC
11250 eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
11251 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
11252
b9ec6c1b 11253 err = tg3_reset_hw(tp, 1);
ab789046
MC
11254 if (err) {
11255 err = TG3_LOOPBACK_FAILED;
11256 goto done;
11257 }
9f40dead 11258
63c3a66f 11259 if (tg3_flag(tp, ENABLE_RSS)) {
4a85f098
MC
11260 int i;
11261
11262 /* Reroute all rx packets to the 1st queue */
11263 for (i = MAC_RSS_INDIR_TBL_0;
11264 i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
11265 tw32(i, 0x0);
11266 }
11267
6833c043 11268 /* Turn off gphy autopowerdown. */
f07e9af3 11269 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
11270 tg3_phy_toggle_apd(tp, false);
11271
63c3a66f 11272 if (tg3_flag(tp, CPMU_PRESENT)) {
9936bcf6
MC
11273 int i;
11274 u32 status;
11275
11276 tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
11277
11278 /* Wait for up to 40 microseconds to acquire lock. */
11279 for (i = 0; i < 4; i++) {
11280 status = tr32(TG3_CPMU_MUTEX_GNT);
11281 if (status == CPMU_MUTEX_GNT_DRIVER)
11282 break;
11283 udelay(10);
11284 }
11285
ab789046
MC
11286 if (status != CPMU_MUTEX_GNT_DRIVER) {
11287 err = TG3_LOOPBACK_FAILED;
11288 goto done;
11289 }
9936bcf6 11290
b2a5c19c 11291 /* Turn off link-based power management. */
e875093c 11292 cpmuctrl = tr32(TG3_CPMU_CTRL);
109115e1
MC
11293 tw32(TG3_CPMU_CTRL,
11294 cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
11295 CPMU_CTRL_LINK_AWARE_MODE));
9936bcf6
MC
11296 }
11297
4852a861 11298 if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_MAC_LOOPBACK))
00c266b7 11299 err |= TG3_STD_LOOPBACK_FAILED << TG3_MAC_LOOPBACK_SHIFT;
9936bcf6 11300
63c3a66f 11301 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
4852a861 11302 tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_MAC_LOOPBACK))
00c266b7 11303 err |= TG3_JMB_LOOPBACK_FAILED << TG3_MAC_LOOPBACK_SHIFT;
4852a861 11304
63c3a66f 11305 if (tg3_flag(tp, CPMU_PRESENT)) {
9936bcf6
MC
11306 tw32(TG3_CPMU_CTRL, cpmuctrl);
11307
11308 /* Release the mutex */
11309 tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
11310 }
11311
f07e9af3 11312 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
63c3a66f 11313 !tg3_flag(tp, USE_PHYLIB)) {
4852a861 11314 if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_PHY_LOOPBACK))
00c266b7
MC
11315 err |= TG3_STD_LOOPBACK_FAILED <<
11316 TG3_PHY_LOOPBACK_SHIFT;
63c3a66f 11317 if (tg3_flag(tp, TSO_CAPABLE) &&
bb158d69
MC
11318 tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_TSO_LOOPBACK))
11319 err |= TG3_TSO_LOOPBACK_FAILED <<
11320 TG3_PHY_LOOPBACK_SHIFT;
63c3a66f 11321 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
4852a861 11322 tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_PHY_LOOPBACK))
00c266b7
MC
11323 err |= TG3_JMB_LOOPBACK_FAILED <<
11324 TG3_PHY_LOOPBACK_SHIFT;
9f40dead
MC
11325 }
11326
6833c043 11327 /* Re-enable gphy autopowerdown. */
f07e9af3 11328 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
11329 tg3_phy_toggle_apd(tp, true);
11330
ab789046
MC
11331done:
11332 tp->phy_flags |= eee_cap;
11333
9f40dead
MC
11334 return err;
11335}
11336
4cafd3f5
MC
11337static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
11338 u64 *data)
11339{
566f86ad
MC
11340 struct tg3 *tp = netdev_priv(dev);
11341
80096068 11342 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
c866b7ea 11343 tg3_power_up(tp);
bc1c7567 11344
566f86ad
MC
11345 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
11346
11347 if (tg3_test_nvram(tp) != 0) {
11348 etest->flags |= ETH_TEST_FL_FAILED;
11349 data[0] = 1;
11350 }
ca43007a
MC
11351 if (tg3_test_link(tp) != 0) {
11352 etest->flags |= ETH_TEST_FL_FAILED;
11353 data[1] = 1;
11354 }
a71116d1 11355 if (etest->flags & ETH_TEST_FL_OFFLINE) {
b02fd9e3 11356 int err, err2 = 0, irq_sync = 0;
bbe832c0
MC
11357
11358 if (netif_running(dev)) {
b02fd9e3 11359 tg3_phy_stop(tp);
a71116d1 11360 tg3_netif_stop(tp);
bbe832c0
MC
11361 irq_sync = 1;
11362 }
a71116d1 11363
bbe832c0 11364 tg3_full_lock(tp, irq_sync);
a71116d1
MC
11365
11366 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
ec41c7df 11367 err = tg3_nvram_lock(tp);
a71116d1 11368 tg3_halt_cpu(tp, RX_CPU_BASE);
63c3a66f 11369 if (!tg3_flag(tp, 5705_PLUS))
a71116d1 11370 tg3_halt_cpu(tp, TX_CPU_BASE);
ec41c7df
MC
11371 if (!err)
11372 tg3_nvram_unlock(tp);
a71116d1 11373
f07e9af3 11374 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
d9ab5ad1
MC
11375 tg3_phy_reset(tp);
11376
a71116d1
MC
11377 if (tg3_test_registers(tp) != 0) {
11378 etest->flags |= ETH_TEST_FL_FAILED;
11379 data[2] = 1;
11380 }
7942e1db
MC
11381 if (tg3_test_memory(tp) != 0) {
11382 etest->flags |= ETH_TEST_FL_FAILED;
11383 data[3] = 1;
11384 }
9f40dead 11385 if ((data[4] = tg3_test_loopback(tp)) != 0)
c76949a6 11386 etest->flags |= ETH_TEST_FL_FAILED;
a71116d1 11387
f47c11ee
DM
11388 tg3_full_unlock(tp);
11389
d4bc3927
MC
11390 if (tg3_test_interrupt(tp) != 0) {
11391 etest->flags |= ETH_TEST_FL_FAILED;
11392 data[5] = 1;
11393 }
f47c11ee
DM
11394
11395 tg3_full_lock(tp, 0);
d4bc3927 11396
a71116d1
MC
11397 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
11398 if (netif_running(dev)) {
63c3a66f 11399 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
11400 err2 = tg3_restart_hw(tp, 1);
11401 if (!err2)
b9ec6c1b 11402 tg3_netif_start(tp);
a71116d1 11403 }
f47c11ee
DM
11404
11405 tg3_full_unlock(tp);
b02fd9e3
MC
11406
11407 if (irq_sync && !err2)
11408 tg3_phy_start(tp);
a71116d1 11409 }
80096068 11410 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
c866b7ea 11411 tg3_power_down(tp);
bc1c7567 11412
4cafd3f5
MC
11413}
11414
1da177e4
LT
11415static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11416{
11417 struct mii_ioctl_data *data = if_mii(ifr);
11418 struct tg3 *tp = netdev_priv(dev);
11419 int err;
11420
63c3a66f 11421 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 11422 struct phy_device *phydev;
f07e9af3 11423 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 11424 return -EAGAIN;
3f0e3ad7 11425 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
28b04113 11426 return phy_mii_ioctl(phydev, ifr, cmd);
b02fd9e3
MC
11427 }
11428
33f401ae 11429 switch (cmd) {
1da177e4 11430 case SIOCGMIIPHY:
882e9793 11431 data->phy_id = tp->phy_addr;
1da177e4
LT
11432
11433 /* fallthru */
11434 case SIOCGMIIREG: {
11435 u32 mii_regval;
11436
f07e9af3 11437 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
11438 break; /* We have no PHY */
11439
34eea5ac 11440 if (!netif_running(dev))
bc1c7567
MC
11441 return -EAGAIN;
11442
f47c11ee 11443 spin_lock_bh(&tp->lock);
1da177e4 11444 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
f47c11ee 11445 spin_unlock_bh(&tp->lock);
1da177e4
LT
11446
11447 data->val_out = mii_regval;
11448
11449 return err;
11450 }
11451
11452 case SIOCSMIIREG:
f07e9af3 11453 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
11454 break; /* We have no PHY */
11455
34eea5ac 11456 if (!netif_running(dev))
bc1c7567
MC
11457 return -EAGAIN;
11458
f47c11ee 11459 spin_lock_bh(&tp->lock);
1da177e4 11460 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
f47c11ee 11461 spin_unlock_bh(&tp->lock);
1da177e4
LT
11462
11463 return err;
11464
11465 default:
11466 /* do nothing */
11467 break;
11468 }
11469 return -EOPNOTSUPP;
11470}
11471
15f9850d
DM
11472static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11473{
11474 struct tg3 *tp = netdev_priv(dev);
11475
11476 memcpy(ec, &tp->coal, sizeof(*ec));
11477 return 0;
11478}
11479
d244c892
MC
11480static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11481{
11482 struct tg3 *tp = netdev_priv(dev);
11483 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
11484 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
11485
63c3a66f 11486 if (!tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
11487 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
11488 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
11489 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
11490 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
11491 }
11492
11493 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
11494 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
11495 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
11496 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
11497 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
11498 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
11499 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
11500 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
11501 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
11502 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
11503 return -EINVAL;
11504
11505 /* No rx interrupts will be generated if both are zero */
11506 if ((ec->rx_coalesce_usecs == 0) &&
11507 (ec->rx_max_coalesced_frames == 0))
11508 return -EINVAL;
11509
11510 /* No tx interrupts will be generated if both are zero */
11511 if ((ec->tx_coalesce_usecs == 0) &&
11512 (ec->tx_max_coalesced_frames == 0))
11513 return -EINVAL;
11514
11515 /* Only copy relevant parameters, ignore all others. */
11516 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
11517 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
11518 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
11519 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
11520 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
11521 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
11522 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
11523 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
11524 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
11525
11526 if (netif_running(dev)) {
11527 tg3_full_lock(tp, 0);
11528 __tg3_set_coalesce(tp, &tp->coal);
11529 tg3_full_unlock(tp);
11530 }
11531 return 0;
11532}
11533
7282d491 11534static const struct ethtool_ops tg3_ethtool_ops = {
1da177e4
LT
11535 .get_settings = tg3_get_settings,
11536 .set_settings = tg3_set_settings,
11537 .get_drvinfo = tg3_get_drvinfo,
11538 .get_regs_len = tg3_get_regs_len,
11539 .get_regs = tg3_get_regs,
11540 .get_wol = tg3_get_wol,
11541 .set_wol = tg3_set_wol,
11542 .get_msglevel = tg3_get_msglevel,
11543 .set_msglevel = tg3_set_msglevel,
11544 .nway_reset = tg3_nway_reset,
11545 .get_link = ethtool_op_get_link,
11546 .get_eeprom_len = tg3_get_eeprom_len,
11547 .get_eeprom = tg3_get_eeprom,
11548 .set_eeprom = tg3_set_eeprom,
11549 .get_ringparam = tg3_get_ringparam,
11550 .set_ringparam = tg3_set_ringparam,
11551 .get_pauseparam = tg3_get_pauseparam,
11552 .set_pauseparam = tg3_set_pauseparam,
4cafd3f5 11553 .self_test = tg3_self_test,
1da177e4 11554 .get_strings = tg3_get_strings,
81b8709c 11555 .set_phys_id = tg3_set_phys_id,
1da177e4 11556 .get_ethtool_stats = tg3_get_ethtool_stats,
15f9850d 11557 .get_coalesce = tg3_get_coalesce,
d244c892 11558 .set_coalesce = tg3_set_coalesce,
b9f2c044 11559 .get_sset_count = tg3_get_sset_count,
1da177e4
LT
11560};
11561
11562static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
11563{
1b27777a 11564 u32 cursize, val, magic;
1da177e4
LT
11565
11566 tp->nvram_size = EEPROM_CHIP_SIZE;
11567
e4f34110 11568 if (tg3_nvram_read(tp, 0, &magic) != 0)
1da177e4
LT
11569 return;
11570
b16250e3
MC
11571 if ((magic != TG3_EEPROM_MAGIC) &&
11572 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
11573 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
1da177e4
LT
11574 return;
11575
11576 /*
11577 * Size the chip by reading offsets at increasing powers of two.
11578 * When we encounter our validation signature, we know the addressing
11579 * has wrapped around, and thus have our chip size.
11580 */
1b27777a 11581 cursize = 0x10;
1da177e4
LT
11582
11583 while (cursize < tp->nvram_size) {
e4f34110 11584 if (tg3_nvram_read(tp, cursize, &val) != 0)
1da177e4
LT
11585 return;
11586
1820180b 11587 if (val == magic)
1da177e4
LT
11588 break;
11589
11590 cursize <<= 1;
11591 }
11592
11593 tp->nvram_size = cursize;
11594}
6aa20a22 11595
1da177e4
LT
11596static void __devinit tg3_get_nvram_size(struct tg3 *tp)
11597{
11598 u32 val;
11599
63c3a66f 11600 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
1b27777a
MC
11601 return;
11602
11603 /* Selfboot format */
1820180b 11604 if (val != TG3_EEPROM_MAGIC) {
1b27777a
MC
11605 tg3_get_eeprom_size(tp);
11606 return;
11607 }
11608
6d348f2c 11609 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
1da177e4 11610 if (val != 0) {
6d348f2c
MC
11611 /* This is confusing. We want to operate on the
11612 * 16-bit value at offset 0xf2. The tg3_nvram_read()
11613 * call will read from NVRAM and byteswap the data
11614 * according to the byteswapping settings for all
11615 * other register accesses. This ensures the data we
11616 * want will always reside in the lower 16-bits.
11617 * However, the data in NVRAM is in LE format, which
11618 * means the data from the NVRAM read will always be
11619 * opposite the endianness of the CPU. The 16-bit
11620 * byteswap then brings the data to CPU endianness.
11621 */
11622 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
1da177e4
LT
11623 return;
11624 }
11625 }
fd1122a2 11626 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
1da177e4
LT
11627}
11628
11629static void __devinit tg3_get_nvram_info(struct tg3 *tp)
11630{
11631 u32 nvcfg1;
11632
11633 nvcfg1 = tr32(NVRAM_CFG1);
11634 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
63c3a66f 11635 tg3_flag_set(tp, FLASH);
8590a603 11636 } else {
1da177e4
LT
11637 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11638 tw32(NVRAM_CFG1, nvcfg1);
11639 }
11640
6ff6f81d 11641 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
63c3a66f 11642 tg3_flag(tp, 5780_CLASS)) {
1da177e4 11643 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
8590a603
MC
11644 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
11645 tp->nvram_jedecnum = JEDEC_ATMEL;
11646 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 11647 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
11648 break;
11649 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
11650 tp->nvram_jedecnum = JEDEC_ATMEL;
11651 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
11652 break;
11653 case FLASH_VENDOR_ATMEL_EEPROM:
11654 tp->nvram_jedecnum = JEDEC_ATMEL;
11655 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
63c3a66f 11656 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
11657 break;
11658 case FLASH_VENDOR_ST:
11659 tp->nvram_jedecnum = JEDEC_ST;
11660 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
63c3a66f 11661 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
11662 break;
11663 case FLASH_VENDOR_SAIFUN:
11664 tp->nvram_jedecnum = JEDEC_SAIFUN;
11665 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
11666 break;
11667 case FLASH_VENDOR_SST_SMALL:
11668 case FLASH_VENDOR_SST_LARGE:
11669 tp->nvram_jedecnum = JEDEC_SST;
11670 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
11671 break;
1da177e4 11672 }
8590a603 11673 } else {
1da177e4
LT
11674 tp->nvram_jedecnum = JEDEC_ATMEL;
11675 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 11676 tg3_flag_set(tp, NVRAM_BUFFERED);
1da177e4
LT
11677 }
11678}
11679
a1b950d5
MC
11680static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
11681{
11682 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
11683 case FLASH_5752PAGE_SIZE_256:
11684 tp->nvram_pagesize = 256;
11685 break;
11686 case FLASH_5752PAGE_SIZE_512:
11687 tp->nvram_pagesize = 512;
11688 break;
11689 case FLASH_5752PAGE_SIZE_1K:
11690 tp->nvram_pagesize = 1024;
11691 break;
11692 case FLASH_5752PAGE_SIZE_2K:
11693 tp->nvram_pagesize = 2048;
11694 break;
11695 case FLASH_5752PAGE_SIZE_4K:
11696 tp->nvram_pagesize = 4096;
11697 break;
11698 case FLASH_5752PAGE_SIZE_264:
11699 tp->nvram_pagesize = 264;
11700 break;
11701 case FLASH_5752PAGE_SIZE_528:
11702 tp->nvram_pagesize = 528;
11703 break;
11704 }
11705}
11706
361b4ac2
MC
11707static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
11708{
11709 u32 nvcfg1;
11710
11711 nvcfg1 = tr32(NVRAM_CFG1);
11712
e6af301b
MC
11713 /* NVRAM protection for TPM */
11714 if (nvcfg1 & (1 << 27))
63c3a66f 11715 tg3_flag_set(tp, PROTECTED_NVRAM);
e6af301b 11716
361b4ac2 11717 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
11718 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
11719 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
11720 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 11721 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
11722 break;
11723 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11724 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
11725 tg3_flag_set(tp, NVRAM_BUFFERED);
11726 tg3_flag_set(tp, FLASH);
8590a603
MC
11727 break;
11728 case FLASH_5752VENDOR_ST_M45PE10:
11729 case FLASH_5752VENDOR_ST_M45PE20:
11730 case FLASH_5752VENDOR_ST_M45PE40:
11731 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
11732 tg3_flag_set(tp, NVRAM_BUFFERED);
11733 tg3_flag_set(tp, FLASH);
8590a603 11734 break;
361b4ac2
MC
11735 }
11736
63c3a66f 11737 if (tg3_flag(tp, FLASH)) {
a1b950d5 11738 tg3_nvram_get_pagesize(tp, nvcfg1);
8590a603 11739 } else {
361b4ac2
MC
11740 /* For eeprom, set pagesize to maximum eeprom size */
11741 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11742
11743 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11744 tw32(NVRAM_CFG1, nvcfg1);
11745 }
11746}
11747
d3c7b886
MC
11748static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
11749{
989a9d23 11750 u32 nvcfg1, protect = 0;
d3c7b886
MC
11751
11752 nvcfg1 = tr32(NVRAM_CFG1);
11753
11754 /* NVRAM protection for TPM */
989a9d23 11755 if (nvcfg1 & (1 << 27)) {
63c3a66f 11756 tg3_flag_set(tp, PROTECTED_NVRAM);
989a9d23
MC
11757 protect = 1;
11758 }
d3c7b886 11759
989a9d23
MC
11760 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
11761 switch (nvcfg1) {
8590a603
MC
11762 case FLASH_5755VENDOR_ATMEL_FLASH_1:
11763 case FLASH_5755VENDOR_ATMEL_FLASH_2:
11764 case FLASH_5755VENDOR_ATMEL_FLASH_3:
11765 case FLASH_5755VENDOR_ATMEL_FLASH_5:
11766 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
11767 tg3_flag_set(tp, NVRAM_BUFFERED);
11768 tg3_flag_set(tp, FLASH);
8590a603
MC
11769 tp->nvram_pagesize = 264;
11770 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
11771 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
11772 tp->nvram_size = (protect ? 0x3e200 :
11773 TG3_NVRAM_SIZE_512KB);
11774 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
11775 tp->nvram_size = (protect ? 0x1f200 :
11776 TG3_NVRAM_SIZE_256KB);
11777 else
11778 tp->nvram_size = (protect ? 0x1f200 :
11779 TG3_NVRAM_SIZE_128KB);
11780 break;
11781 case FLASH_5752VENDOR_ST_M45PE10:
11782 case FLASH_5752VENDOR_ST_M45PE20:
11783 case FLASH_5752VENDOR_ST_M45PE40:
11784 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
11785 tg3_flag_set(tp, NVRAM_BUFFERED);
11786 tg3_flag_set(tp, FLASH);
8590a603
MC
11787 tp->nvram_pagesize = 256;
11788 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
11789 tp->nvram_size = (protect ?
11790 TG3_NVRAM_SIZE_64KB :
11791 TG3_NVRAM_SIZE_128KB);
11792 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
11793 tp->nvram_size = (protect ?
11794 TG3_NVRAM_SIZE_64KB :
11795 TG3_NVRAM_SIZE_256KB);
11796 else
11797 tp->nvram_size = (protect ?
11798 TG3_NVRAM_SIZE_128KB :
11799 TG3_NVRAM_SIZE_512KB);
11800 break;
d3c7b886
MC
11801 }
11802}
11803
1b27777a
MC
11804static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
11805{
11806 u32 nvcfg1;
11807
11808 nvcfg1 = tr32(NVRAM_CFG1);
11809
11810 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
11811 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
11812 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
11813 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
11814 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
11815 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 11816 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603 11817 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
1b27777a 11818
8590a603
MC
11819 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11820 tw32(NVRAM_CFG1, nvcfg1);
11821 break;
11822 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11823 case FLASH_5755VENDOR_ATMEL_FLASH_1:
11824 case FLASH_5755VENDOR_ATMEL_FLASH_2:
11825 case FLASH_5755VENDOR_ATMEL_FLASH_3:
11826 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
11827 tg3_flag_set(tp, NVRAM_BUFFERED);
11828 tg3_flag_set(tp, FLASH);
8590a603
MC
11829 tp->nvram_pagesize = 264;
11830 break;
11831 case FLASH_5752VENDOR_ST_M45PE10:
11832 case FLASH_5752VENDOR_ST_M45PE20:
11833 case FLASH_5752VENDOR_ST_M45PE40:
11834 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
11835 tg3_flag_set(tp, NVRAM_BUFFERED);
11836 tg3_flag_set(tp, FLASH);
8590a603
MC
11837 tp->nvram_pagesize = 256;
11838 break;
1b27777a
MC
11839 }
11840}
11841
6b91fa02
MC
11842static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
11843{
11844 u32 nvcfg1, protect = 0;
11845
11846 nvcfg1 = tr32(NVRAM_CFG1);
11847
11848 /* NVRAM protection for TPM */
11849 if (nvcfg1 & (1 << 27)) {
63c3a66f 11850 tg3_flag_set(tp, PROTECTED_NVRAM);
6b91fa02
MC
11851 protect = 1;
11852 }
11853
11854 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
11855 switch (nvcfg1) {
8590a603
MC
11856 case FLASH_5761VENDOR_ATMEL_ADB021D:
11857 case FLASH_5761VENDOR_ATMEL_ADB041D:
11858 case FLASH_5761VENDOR_ATMEL_ADB081D:
11859 case FLASH_5761VENDOR_ATMEL_ADB161D:
11860 case FLASH_5761VENDOR_ATMEL_MDB021D:
11861 case FLASH_5761VENDOR_ATMEL_MDB041D:
11862 case FLASH_5761VENDOR_ATMEL_MDB081D:
11863 case FLASH_5761VENDOR_ATMEL_MDB161D:
11864 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
11865 tg3_flag_set(tp, NVRAM_BUFFERED);
11866 tg3_flag_set(tp, FLASH);
11867 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
8590a603
MC
11868 tp->nvram_pagesize = 256;
11869 break;
11870 case FLASH_5761VENDOR_ST_A_M45PE20:
11871 case FLASH_5761VENDOR_ST_A_M45PE40:
11872 case FLASH_5761VENDOR_ST_A_M45PE80:
11873 case FLASH_5761VENDOR_ST_A_M45PE16:
11874 case FLASH_5761VENDOR_ST_M_M45PE20:
11875 case FLASH_5761VENDOR_ST_M_M45PE40:
11876 case FLASH_5761VENDOR_ST_M_M45PE80:
11877 case FLASH_5761VENDOR_ST_M_M45PE16:
11878 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
11879 tg3_flag_set(tp, NVRAM_BUFFERED);
11880 tg3_flag_set(tp, FLASH);
8590a603
MC
11881 tp->nvram_pagesize = 256;
11882 break;
6b91fa02
MC
11883 }
11884
11885 if (protect) {
11886 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
11887 } else {
11888 switch (nvcfg1) {
8590a603
MC
11889 case FLASH_5761VENDOR_ATMEL_ADB161D:
11890 case FLASH_5761VENDOR_ATMEL_MDB161D:
11891 case FLASH_5761VENDOR_ST_A_M45PE16:
11892 case FLASH_5761VENDOR_ST_M_M45PE16:
11893 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
11894 break;
11895 case FLASH_5761VENDOR_ATMEL_ADB081D:
11896 case FLASH_5761VENDOR_ATMEL_MDB081D:
11897 case FLASH_5761VENDOR_ST_A_M45PE80:
11898 case FLASH_5761VENDOR_ST_M_M45PE80:
11899 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
11900 break;
11901 case FLASH_5761VENDOR_ATMEL_ADB041D:
11902 case FLASH_5761VENDOR_ATMEL_MDB041D:
11903 case FLASH_5761VENDOR_ST_A_M45PE40:
11904 case FLASH_5761VENDOR_ST_M_M45PE40:
11905 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11906 break;
11907 case FLASH_5761VENDOR_ATMEL_ADB021D:
11908 case FLASH_5761VENDOR_ATMEL_MDB021D:
11909 case FLASH_5761VENDOR_ST_A_M45PE20:
11910 case FLASH_5761VENDOR_ST_M_M45PE20:
11911 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11912 break;
6b91fa02
MC
11913 }
11914 }
11915}
11916
b5d3772c
MC
11917static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
11918{
11919 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 11920 tg3_flag_set(tp, NVRAM_BUFFERED);
b5d3772c
MC
11921 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11922}
11923
321d32a0
MC
11924static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
11925{
11926 u32 nvcfg1;
11927
11928 nvcfg1 = tr32(NVRAM_CFG1);
11929
11930 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11931 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
11932 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
11933 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 11934 tg3_flag_set(tp, NVRAM_BUFFERED);
321d32a0
MC
11935 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11936
11937 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11938 tw32(NVRAM_CFG1, nvcfg1);
11939 return;
11940 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11941 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
11942 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
11943 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
11944 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
11945 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
11946 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
11947 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
11948 tg3_flag_set(tp, NVRAM_BUFFERED);
11949 tg3_flag_set(tp, FLASH);
321d32a0
MC
11950
11951 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11952 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11953 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
11954 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
11955 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11956 break;
11957 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
11958 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
11959 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11960 break;
11961 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
11962 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
11963 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11964 break;
11965 }
11966 break;
11967 case FLASH_5752VENDOR_ST_M45PE10:
11968 case FLASH_5752VENDOR_ST_M45PE20:
11969 case FLASH_5752VENDOR_ST_M45PE40:
11970 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
11971 tg3_flag_set(tp, NVRAM_BUFFERED);
11972 tg3_flag_set(tp, FLASH);
321d32a0
MC
11973
11974 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11975 case FLASH_5752VENDOR_ST_M45PE10:
11976 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11977 break;
11978 case FLASH_5752VENDOR_ST_M45PE20:
11979 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11980 break;
11981 case FLASH_5752VENDOR_ST_M45PE40:
11982 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11983 break;
11984 }
11985 break;
11986 default:
63c3a66f 11987 tg3_flag_set(tp, NO_NVRAM);
321d32a0
MC
11988 return;
11989 }
11990
a1b950d5
MC
11991 tg3_nvram_get_pagesize(tp, nvcfg1);
11992 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 11993 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
a1b950d5
MC
11994}
11995
11996
11997static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
11998{
11999 u32 nvcfg1;
12000
12001 nvcfg1 = tr32(NVRAM_CFG1);
12002
12003 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12004 case FLASH_5717VENDOR_ATMEL_EEPROM:
12005 case FLASH_5717VENDOR_MICRO_EEPROM:
12006 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12007 tg3_flag_set(tp, NVRAM_BUFFERED);
a1b950d5
MC
12008 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12009
12010 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12011 tw32(NVRAM_CFG1, nvcfg1);
12012 return;
12013 case FLASH_5717VENDOR_ATMEL_MDB011D:
12014 case FLASH_5717VENDOR_ATMEL_ADB011B:
12015 case FLASH_5717VENDOR_ATMEL_ADB011D:
12016 case FLASH_5717VENDOR_ATMEL_MDB021D:
12017 case FLASH_5717VENDOR_ATMEL_ADB021B:
12018 case FLASH_5717VENDOR_ATMEL_ADB021D:
12019 case FLASH_5717VENDOR_ATMEL_45USPT:
12020 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12021 tg3_flag_set(tp, NVRAM_BUFFERED);
12022 tg3_flag_set(tp, FLASH);
a1b950d5
MC
12023
12024 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12025 case FLASH_5717VENDOR_ATMEL_MDB021D:
66ee33bf
MC
12026 /* Detect size with tg3_nvram_get_size() */
12027 break;
a1b950d5
MC
12028 case FLASH_5717VENDOR_ATMEL_ADB021B:
12029 case FLASH_5717VENDOR_ATMEL_ADB021D:
12030 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12031 break;
12032 default:
12033 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12034 break;
12035 }
321d32a0 12036 break;
a1b950d5
MC
12037 case FLASH_5717VENDOR_ST_M_M25PE10:
12038 case FLASH_5717VENDOR_ST_A_M25PE10:
12039 case FLASH_5717VENDOR_ST_M_M45PE10:
12040 case FLASH_5717VENDOR_ST_A_M45PE10:
12041 case FLASH_5717VENDOR_ST_M_M25PE20:
12042 case FLASH_5717VENDOR_ST_A_M25PE20:
12043 case FLASH_5717VENDOR_ST_M_M45PE20:
12044 case FLASH_5717VENDOR_ST_A_M45PE20:
12045 case FLASH_5717VENDOR_ST_25USPT:
12046 case FLASH_5717VENDOR_ST_45USPT:
12047 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12048 tg3_flag_set(tp, NVRAM_BUFFERED);
12049 tg3_flag_set(tp, FLASH);
a1b950d5
MC
12050
12051 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12052 case FLASH_5717VENDOR_ST_M_M25PE20:
a1b950d5 12053 case FLASH_5717VENDOR_ST_M_M45PE20:
66ee33bf
MC
12054 /* Detect size with tg3_nvram_get_size() */
12055 break;
12056 case FLASH_5717VENDOR_ST_A_M25PE20:
a1b950d5
MC
12057 case FLASH_5717VENDOR_ST_A_M45PE20:
12058 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12059 break;
12060 default:
12061 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12062 break;
12063 }
321d32a0 12064 break;
a1b950d5 12065 default:
63c3a66f 12066 tg3_flag_set(tp, NO_NVRAM);
a1b950d5 12067 return;
321d32a0 12068 }
a1b950d5
MC
12069
12070 tg3_nvram_get_pagesize(tp, nvcfg1);
12071 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12072 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
321d32a0
MC
12073}
12074
9b91b5f1
MC
12075static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
12076{
12077 u32 nvcfg1, nvmpinstrp;
12078
12079 nvcfg1 = tr32(NVRAM_CFG1);
12080 nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
12081
12082 switch (nvmpinstrp) {
12083 case FLASH_5720_EEPROM_HD:
12084 case FLASH_5720_EEPROM_LD:
12085 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12086 tg3_flag_set(tp, NVRAM_BUFFERED);
9b91b5f1
MC
12087
12088 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12089 tw32(NVRAM_CFG1, nvcfg1);
12090 if (nvmpinstrp == FLASH_5720_EEPROM_HD)
12091 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12092 else
12093 tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
12094 return;
12095 case FLASH_5720VENDOR_M_ATMEL_DB011D:
12096 case FLASH_5720VENDOR_A_ATMEL_DB011B:
12097 case FLASH_5720VENDOR_A_ATMEL_DB011D:
12098 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12099 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12100 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12101 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12102 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12103 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12104 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12105 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12106 case FLASH_5720VENDOR_ATMEL_45USPT:
12107 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12108 tg3_flag_set(tp, NVRAM_BUFFERED);
12109 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
12110
12111 switch (nvmpinstrp) {
12112 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12113 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12114 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12115 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12116 break;
12117 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12118 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12119 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12120 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12121 break;
12122 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12123 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12124 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12125 break;
12126 default:
12127 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12128 break;
12129 }
12130 break;
12131 case FLASH_5720VENDOR_M_ST_M25PE10:
12132 case FLASH_5720VENDOR_M_ST_M45PE10:
12133 case FLASH_5720VENDOR_A_ST_M25PE10:
12134 case FLASH_5720VENDOR_A_ST_M45PE10:
12135 case FLASH_5720VENDOR_M_ST_M25PE20:
12136 case FLASH_5720VENDOR_M_ST_M45PE20:
12137 case FLASH_5720VENDOR_A_ST_M25PE20:
12138 case FLASH_5720VENDOR_A_ST_M45PE20:
12139 case FLASH_5720VENDOR_M_ST_M25PE40:
12140 case FLASH_5720VENDOR_M_ST_M45PE40:
12141 case FLASH_5720VENDOR_A_ST_M25PE40:
12142 case FLASH_5720VENDOR_A_ST_M45PE40:
12143 case FLASH_5720VENDOR_M_ST_M25PE80:
12144 case FLASH_5720VENDOR_M_ST_M45PE80:
12145 case FLASH_5720VENDOR_A_ST_M25PE80:
12146 case FLASH_5720VENDOR_A_ST_M45PE80:
12147 case FLASH_5720VENDOR_ST_25USPT:
12148 case FLASH_5720VENDOR_ST_45USPT:
12149 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12150 tg3_flag_set(tp, NVRAM_BUFFERED);
12151 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
12152
12153 switch (nvmpinstrp) {
12154 case FLASH_5720VENDOR_M_ST_M25PE20:
12155 case FLASH_5720VENDOR_M_ST_M45PE20:
12156 case FLASH_5720VENDOR_A_ST_M25PE20:
12157 case FLASH_5720VENDOR_A_ST_M45PE20:
12158 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12159 break;
12160 case FLASH_5720VENDOR_M_ST_M25PE40:
12161 case FLASH_5720VENDOR_M_ST_M45PE40:
12162 case FLASH_5720VENDOR_A_ST_M25PE40:
12163 case FLASH_5720VENDOR_A_ST_M45PE40:
12164 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12165 break;
12166 case FLASH_5720VENDOR_M_ST_M25PE80:
12167 case FLASH_5720VENDOR_M_ST_M45PE80:
12168 case FLASH_5720VENDOR_A_ST_M25PE80:
12169 case FLASH_5720VENDOR_A_ST_M45PE80:
12170 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12171 break;
12172 default:
12173 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12174 break;
12175 }
12176 break;
12177 default:
63c3a66f 12178 tg3_flag_set(tp, NO_NVRAM);
9b91b5f1
MC
12179 return;
12180 }
12181
12182 tg3_nvram_get_pagesize(tp, nvcfg1);
12183 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12184 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
9b91b5f1
MC
12185}
12186
1da177e4
LT
12187/* Chips other than 5700/5701 use the NVRAM for fetching info. */
12188static void __devinit tg3_nvram_init(struct tg3 *tp)
12189{
1da177e4
LT
12190 tw32_f(GRC_EEPROM_ADDR,
12191 (EEPROM_ADDR_FSM_RESET |
12192 (EEPROM_DEFAULT_CLOCK_PERIOD <<
12193 EEPROM_ADDR_CLKPERD_SHIFT)));
12194
9d57f01c 12195 msleep(1);
1da177e4
LT
12196
12197 /* Enable seeprom accesses. */
12198 tw32_f(GRC_LOCAL_CTRL,
12199 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
12200 udelay(100);
12201
12202 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12203 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
63c3a66f 12204 tg3_flag_set(tp, NVRAM);
1da177e4 12205
ec41c7df 12206 if (tg3_nvram_lock(tp)) {
5129c3a3
MC
12207 netdev_warn(tp->dev,
12208 "Cannot get nvram lock, %s failed\n",
05dbe005 12209 __func__);
ec41c7df
MC
12210 return;
12211 }
e6af301b 12212 tg3_enable_nvram_access(tp);
1da177e4 12213
989a9d23
MC
12214 tp->nvram_size = 0;
12215
361b4ac2
MC
12216 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
12217 tg3_get_5752_nvram_info(tp);
d3c7b886
MC
12218 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
12219 tg3_get_5755_nvram_info(tp);
d30cdd28 12220 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
57e6983c
MC
12221 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
12222 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1b27777a 12223 tg3_get_5787_nvram_info(tp);
6b91fa02
MC
12224 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
12225 tg3_get_5761_nvram_info(tp);
b5d3772c
MC
12226 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
12227 tg3_get_5906_nvram_info(tp);
b703df6f
MC
12228 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
12229 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
321d32a0 12230 tg3_get_57780_nvram_info(tp);
9b91b5f1
MC
12231 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
12232 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
a1b950d5 12233 tg3_get_5717_nvram_info(tp);
9b91b5f1
MC
12234 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
12235 tg3_get_5720_nvram_info(tp);
361b4ac2
MC
12236 else
12237 tg3_get_nvram_info(tp);
12238
989a9d23
MC
12239 if (tp->nvram_size == 0)
12240 tg3_get_nvram_size(tp);
1da177e4 12241
e6af301b 12242 tg3_disable_nvram_access(tp);
381291b7 12243 tg3_nvram_unlock(tp);
1da177e4
LT
12244
12245 } else {
63c3a66f
JP
12246 tg3_flag_clear(tp, NVRAM);
12247 tg3_flag_clear(tp, NVRAM_BUFFERED);
1da177e4
LT
12248
12249 tg3_get_eeprom_size(tp);
12250 }
12251}
12252
1da177e4
LT
12253static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
12254 u32 offset, u32 len, u8 *buf)
12255{
12256 int i, j, rc = 0;
12257 u32 val;
12258
12259 for (i = 0; i < len; i += 4) {
b9fc7dc5 12260 u32 addr;
a9dc529d 12261 __be32 data;
1da177e4
LT
12262
12263 addr = offset + i;
12264
12265 memcpy(&data, buf + i, 4);
12266
62cedd11
MC
12267 /*
12268 * The SEEPROM interface expects the data to always be opposite
12269 * the native endian format. We accomplish this by reversing
12270 * all the operations that would have been performed on the
12271 * data from a call to tg3_nvram_read_be32().
12272 */
12273 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
1da177e4
LT
12274
12275 val = tr32(GRC_EEPROM_ADDR);
12276 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
12277
12278 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
12279 EEPROM_ADDR_READ);
12280 tw32(GRC_EEPROM_ADDR, val |
12281 (0 << EEPROM_ADDR_DEVID_SHIFT) |
12282 (addr & EEPROM_ADDR_ADDR_MASK) |
12283 EEPROM_ADDR_START |
12284 EEPROM_ADDR_WRITE);
6aa20a22 12285
9d57f01c 12286 for (j = 0; j < 1000; j++) {
1da177e4
LT
12287 val = tr32(GRC_EEPROM_ADDR);
12288
12289 if (val & EEPROM_ADDR_COMPLETE)
12290 break;
9d57f01c 12291 msleep(1);
1da177e4
LT
12292 }
12293 if (!(val & EEPROM_ADDR_COMPLETE)) {
12294 rc = -EBUSY;
12295 break;
12296 }
12297 }
12298
12299 return rc;
12300}
12301
12302/* offset and length are dword aligned */
12303static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
12304 u8 *buf)
12305{
12306 int ret = 0;
12307 u32 pagesize = tp->nvram_pagesize;
12308 u32 pagemask = pagesize - 1;
12309 u32 nvram_cmd;
12310 u8 *tmp;
12311
12312 tmp = kmalloc(pagesize, GFP_KERNEL);
12313 if (tmp == NULL)
12314 return -ENOMEM;
12315
12316 while (len) {
12317 int j;
e6af301b 12318 u32 phy_addr, page_off, size;
1da177e4
LT
12319
12320 phy_addr = offset & ~pagemask;
6aa20a22 12321
1da177e4 12322 for (j = 0; j < pagesize; j += 4) {
a9dc529d
MC
12323 ret = tg3_nvram_read_be32(tp, phy_addr + j,
12324 (__be32 *) (tmp + j));
12325 if (ret)
1da177e4
LT
12326 break;
12327 }
12328 if (ret)
12329 break;
12330
c6cdf436 12331 page_off = offset & pagemask;
1da177e4
LT
12332 size = pagesize;
12333 if (len < size)
12334 size = len;
12335
12336 len -= size;
12337
12338 memcpy(tmp + page_off, buf, size);
12339
12340 offset = offset + (pagesize - page_off);
12341
e6af301b 12342 tg3_enable_nvram_access(tp);
1da177e4
LT
12343
12344 /*
12345 * Before we can erase the flash page, we need
12346 * to issue a special "write enable" command.
12347 */
12348 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12349
12350 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12351 break;
12352
12353 /* Erase the target page */
12354 tw32(NVRAM_ADDR, phy_addr);
12355
12356 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
12357 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
12358
c6cdf436 12359 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
1da177e4
LT
12360 break;
12361
12362 /* Issue another write enable to start the write. */
12363 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12364
12365 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12366 break;
12367
12368 for (j = 0; j < pagesize; j += 4) {
b9fc7dc5 12369 __be32 data;
1da177e4 12370
b9fc7dc5 12371 data = *((__be32 *) (tmp + j));
a9dc529d 12372
b9fc7dc5 12373 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4
LT
12374
12375 tw32(NVRAM_ADDR, phy_addr + j);
12376
12377 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
12378 NVRAM_CMD_WR;
12379
12380 if (j == 0)
12381 nvram_cmd |= NVRAM_CMD_FIRST;
12382 else if (j == (pagesize - 4))
12383 nvram_cmd |= NVRAM_CMD_LAST;
12384
12385 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12386 break;
12387 }
12388 if (ret)
12389 break;
12390 }
12391
12392 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12393 tg3_nvram_exec_cmd(tp, nvram_cmd);
12394
12395 kfree(tmp);
12396
12397 return ret;
12398}
12399
12400/* offset and length are dword aligned */
12401static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
12402 u8 *buf)
12403{
12404 int i, ret = 0;
12405
12406 for (i = 0; i < len; i += 4, offset += 4) {
b9fc7dc5
AV
12407 u32 page_off, phy_addr, nvram_cmd;
12408 __be32 data;
1da177e4
LT
12409
12410 memcpy(&data, buf + i, 4);
b9fc7dc5 12411 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4 12412
c6cdf436 12413 page_off = offset % tp->nvram_pagesize;
1da177e4 12414
1820180b 12415 phy_addr = tg3_nvram_phys_addr(tp, offset);
1da177e4
LT
12416
12417 tw32(NVRAM_ADDR, phy_addr);
12418
12419 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
12420
c6cdf436 12421 if (page_off == 0 || i == 0)
1da177e4 12422 nvram_cmd |= NVRAM_CMD_FIRST;
f6d9a256 12423 if (page_off == (tp->nvram_pagesize - 4))
1da177e4
LT
12424 nvram_cmd |= NVRAM_CMD_LAST;
12425
12426 if (i == (len - 4))
12427 nvram_cmd |= NVRAM_CMD_LAST;
12428
321d32a0 12429 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
63c3a66f 12430 !tg3_flag(tp, 5755_PLUS) &&
4c987487
MC
12431 (tp->nvram_jedecnum == JEDEC_ST) &&
12432 (nvram_cmd & NVRAM_CMD_FIRST)) {
1da177e4
LT
12433
12434 if ((ret = tg3_nvram_exec_cmd(tp,
12435 NVRAM_CMD_WREN | NVRAM_CMD_GO |
12436 NVRAM_CMD_DONE)))
12437
12438 break;
12439 }
63c3a66f 12440 if (!tg3_flag(tp, FLASH)) {
1da177e4
LT
12441 /* We always do complete word writes to eeprom. */
12442 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
12443 }
12444
12445 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12446 break;
12447 }
12448 return ret;
12449}
12450
12451/* offset and length are dword aligned */
12452static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
12453{
12454 int ret;
12455
63c3a66f 12456 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
314fba34
MC
12457 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
12458 ~GRC_LCLCTRL_GPIO_OUTPUT1);
1da177e4
LT
12459 udelay(40);
12460 }
12461
63c3a66f 12462 if (!tg3_flag(tp, NVRAM)) {
1da177e4 12463 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
859a5887 12464 } else {
1da177e4
LT
12465 u32 grc_mode;
12466
ec41c7df
MC
12467 ret = tg3_nvram_lock(tp);
12468 if (ret)
12469 return ret;
1da177e4 12470
e6af301b 12471 tg3_enable_nvram_access(tp);
63c3a66f 12472 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
1da177e4 12473 tw32(NVRAM_WRITE1, 0x406);
1da177e4
LT
12474
12475 grc_mode = tr32(GRC_MODE);
12476 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
12477
63c3a66f 12478 if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
1da177e4
LT
12479 ret = tg3_nvram_write_block_buffered(tp, offset, len,
12480 buf);
859a5887 12481 } else {
1da177e4
LT
12482 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
12483 buf);
12484 }
12485
12486 grc_mode = tr32(GRC_MODE);
12487 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
12488
e6af301b 12489 tg3_disable_nvram_access(tp);
1da177e4
LT
12490 tg3_nvram_unlock(tp);
12491 }
12492
63c3a66f 12493 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
314fba34 12494 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
1da177e4
LT
12495 udelay(40);
12496 }
12497
12498 return ret;
12499}
12500
12501struct subsys_tbl_ent {
12502 u16 subsys_vendor, subsys_devid;
12503 u32 phy_id;
12504};
12505
24daf2b0 12506static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
1da177e4 12507 /* Broadcom boards. */
24daf2b0 12508 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12509 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
24daf2b0 12510 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12511 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
24daf2b0 12512 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12513 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
24daf2b0
MC
12514 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12515 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
12516 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12517 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
24daf2b0 12518 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12519 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12520 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12521 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
12522 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12523 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
24daf2b0 12524 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12525 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
24daf2b0 12526 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12527 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
24daf2b0 12528 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12529 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
1da177e4
LT
12530
12531 /* 3com boards. */
24daf2b0 12532 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12533 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
24daf2b0 12534 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12535 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12536 { TG3PCI_SUBVENDOR_ID_3COM,
12537 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
12538 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12539 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
24daf2b0 12540 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12541 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
1da177e4
LT
12542
12543 /* DELL boards. */
24daf2b0 12544 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12545 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
24daf2b0 12546 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12547 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
24daf2b0 12548 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12549 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
24daf2b0 12550 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12551 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
1da177e4
LT
12552
12553 /* Compaq boards. */
24daf2b0 12554 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12555 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
24daf2b0 12556 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12557 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12558 { TG3PCI_SUBVENDOR_ID_COMPAQ,
12559 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
12560 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12561 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
24daf2b0 12562 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12563 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
1da177e4
LT
12564
12565 /* IBM boards. */
24daf2b0
MC
12566 { TG3PCI_SUBVENDOR_ID_IBM,
12567 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
1da177e4
LT
12568};
12569
24daf2b0 12570static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
1da177e4
LT
12571{
12572 int i;
12573
12574 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
12575 if ((subsys_id_to_phy_id[i].subsys_vendor ==
12576 tp->pdev->subsystem_vendor) &&
12577 (subsys_id_to_phy_id[i].subsys_devid ==
12578 tp->pdev->subsystem_device))
12579 return &subsys_id_to_phy_id[i];
12580 }
12581 return NULL;
12582}
12583
7d0c41ef 12584static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
1da177e4 12585{
1da177e4 12586 u32 val;
caf636c7
MC
12587 u16 pmcsr;
12588
12589 /* On some early chips the SRAM cannot be accessed in D3hot state,
12590 * so need make sure we're in D0.
12591 */
12592 pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
12593 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
12594 pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
12595 msleep(1);
7d0c41ef
MC
12596
12597 /* Make sure register accesses (indirect or otherwise)
12598 * will function correctly.
12599 */
12600 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
12601 tp->misc_host_ctrl);
1da177e4 12602
f49639e6
DM
12603 /* The memory arbiter has to be enabled in order for SRAM accesses
12604 * to succeed. Normally on powerup the tg3 chip firmware will make
12605 * sure it is enabled, but other entities such as system netboot
12606 * code might disable it.
12607 */
12608 val = tr32(MEMARB_MODE);
12609 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
12610
79eb6904 12611 tp->phy_id = TG3_PHY_ID_INVALID;
7d0c41ef
MC
12612 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12613
a85feb8c 12614 /* Assume an onboard device and WOL capable by default. */
63c3a66f
JP
12615 tg3_flag_set(tp, EEPROM_WRITE_PROT);
12616 tg3_flag_set(tp, WOL_CAP);
72b845e0 12617
b5d3772c 12618 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
9d26e213 12619 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
63c3a66f
JP
12620 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
12621 tg3_flag_set(tp, IS_NIC);
9d26e213 12622 }
0527ba35
MC
12623 val = tr32(VCPU_CFGSHDW);
12624 if (val & VCPU_CFGSHDW_ASPM_DBNC)
63c3a66f 12625 tg3_flag_set(tp, ASPM_WORKAROUND);
0527ba35 12626 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
6fdbab9d 12627 (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
63c3a66f 12628 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
12629 device_set_wakeup_enable(&tp->pdev->dev, true);
12630 }
05ac4cb7 12631 goto done;
b5d3772c
MC
12632 }
12633
1da177e4
LT
12634 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
12635 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
12636 u32 nic_cfg, led_cfg;
a9daf367 12637 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
7d0c41ef 12638 int eeprom_phy_serdes = 0;
1da177e4
LT
12639
12640 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
12641 tp->nic_sram_data_cfg = nic_cfg;
12642
12643 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
12644 ver >>= NIC_SRAM_DATA_VER_SHIFT;
6ff6f81d
MC
12645 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12646 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
12647 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
1da177e4
LT
12648 (ver > 0) && (ver < 0x100))
12649 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
12650
a9daf367
MC
12651 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
12652 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
12653
1da177e4
LT
12654 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
12655 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
12656 eeprom_phy_serdes = 1;
12657
12658 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
12659 if (nic_phy_id != 0) {
12660 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
12661 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
12662
12663 eeprom_phy_id = (id1 >> 16) << 10;
12664 eeprom_phy_id |= (id2 & 0xfc00) << 16;
12665 eeprom_phy_id |= (id2 & 0x03ff) << 0;
12666 } else
12667 eeprom_phy_id = 0;
12668
7d0c41ef 12669 tp->phy_id = eeprom_phy_id;
747e8f8b 12670 if (eeprom_phy_serdes) {
63c3a66f 12671 if (!tg3_flag(tp, 5705_PLUS))
f07e9af3 12672 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
a50d0796 12673 else
f07e9af3 12674 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
747e8f8b 12675 }
7d0c41ef 12676
63c3a66f 12677 if (tg3_flag(tp, 5750_PLUS))
1da177e4
LT
12678 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
12679 SHASTA_EXT_LED_MODE_MASK);
cbf46853 12680 else
1da177e4
LT
12681 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
12682
12683 switch (led_cfg) {
12684 default:
12685 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
12686 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12687 break;
12688
12689 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
12690 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12691 break;
12692
12693 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
12694 tp->led_ctrl = LED_CTRL_MODE_MAC;
9ba27794
MC
12695
12696 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
12697 * read on some older 5700/5701 bootcode.
12698 */
12699 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
12700 ASIC_REV_5700 ||
12701 GET_ASIC_REV(tp->pci_chip_rev_id) ==
12702 ASIC_REV_5701)
12703 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12704
1da177e4
LT
12705 break;
12706
12707 case SHASTA_EXT_LED_SHARED:
12708 tp->led_ctrl = LED_CTRL_MODE_SHARED;
12709 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
12710 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
12711 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12712 LED_CTRL_MODE_PHY_2);
12713 break;
12714
12715 case SHASTA_EXT_LED_MAC:
12716 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
12717 break;
12718
12719 case SHASTA_EXT_LED_COMBO:
12720 tp->led_ctrl = LED_CTRL_MODE_COMBO;
12721 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
12722 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12723 LED_CTRL_MODE_PHY_2);
12724 break;
12725
855e1111 12726 }
1da177e4
LT
12727
12728 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
12729 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
12730 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
12731 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12732
b2a5c19c
MC
12733 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
12734 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
5f60891b 12735
9d26e213 12736 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
63c3a66f 12737 tg3_flag_set(tp, EEPROM_WRITE_PROT);
9d26e213
MC
12738 if ((tp->pdev->subsystem_vendor ==
12739 PCI_VENDOR_ID_ARIMA) &&
12740 (tp->pdev->subsystem_device == 0x205a ||
12741 tp->pdev->subsystem_device == 0x2063))
63c3a66f 12742 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
9d26e213 12743 } else {
63c3a66f
JP
12744 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
12745 tg3_flag_set(tp, IS_NIC);
9d26e213 12746 }
1da177e4
LT
12747
12748 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f
JP
12749 tg3_flag_set(tp, ENABLE_ASF);
12750 if (tg3_flag(tp, 5750_PLUS))
12751 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4 12752 }
b2b98d4a
MC
12753
12754 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
63c3a66f
JP
12755 tg3_flag(tp, 5750_PLUS))
12756 tg3_flag_set(tp, ENABLE_APE);
b2b98d4a 12757
f07e9af3 12758 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
a85feb8c 12759 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
63c3a66f 12760 tg3_flag_clear(tp, WOL_CAP);
1da177e4 12761
63c3a66f 12762 if (tg3_flag(tp, WOL_CAP) &&
6fdbab9d 12763 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
63c3a66f 12764 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
12765 device_set_wakeup_enable(&tp->pdev->dev, true);
12766 }
0527ba35 12767
1da177e4 12768 if (cfg2 & (1 << 17))
f07e9af3 12769 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
1da177e4
LT
12770
12771 /* serdes signal pre-emphasis in register 0x590 set by */
12772 /* bootcode if bit 18 is set */
12773 if (cfg2 & (1 << 18))
f07e9af3 12774 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
8ed5d97e 12775
63c3a66f
JP
12776 if ((tg3_flag(tp, 57765_PLUS) ||
12777 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
12778 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
6833c043 12779 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
f07e9af3 12780 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
6833c043 12781
63c3a66f 12782 if (tg3_flag(tp, PCI_EXPRESS) &&
8c69b1e7 12783 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 12784 !tg3_flag(tp, 57765_PLUS)) {
8ed5d97e
MC
12785 u32 cfg3;
12786
12787 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
12788 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
63c3a66f 12789 tg3_flag_set(tp, ASPM_WORKAROUND);
8ed5d97e 12790 }
a9daf367 12791
14417063 12792 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
63c3a66f 12793 tg3_flag_set(tp, RGMII_INBAND_DISABLE);
a9daf367 12794 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
63c3a66f 12795 tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
a9daf367 12796 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
63c3a66f 12797 tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
1da177e4 12798 }
05ac4cb7 12799done:
63c3a66f 12800 if (tg3_flag(tp, WOL_CAP))
43067ed8 12801 device_set_wakeup_enable(&tp->pdev->dev,
63c3a66f 12802 tg3_flag(tp, WOL_ENABLE));
43067ed8
RW
12803 else
12804 device_set_wakeup_capable(&tp->pdev->dev, false);
7d0c41ef
MC
12805}
12806
b2a5c19c
MC
12807static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
12808{
12809 int i;
12810 u32 val;
12811
12812 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
12813 tw32(OTP_CTRL, cmd);
12814
12815 /* Wait for up to 1 ms for command to execute. */
12816 for (i = 0; i < 100; i++) {
12817 val = tr32(OTP_STATUS);
12818 if (val & OTP_STATUS_CMD_DONE)
12819 break;
12820 udelay(10);
12821 }
12822
12823 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
12824}
12825
12826/* Read the gphy configuration from the OTP region of the chip. The gphy
12827 * configuration is a 32-bit value that straddles the alignment boundary.
12828 * We do two 32-bit reads and then shift and merge the results.
12829 */
12830static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
12831{
12832 u32 bhalf_otp, thalf_otp;
12833
12834 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
12835
12836 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
12837 return 0;
12838
12839 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
12840
12841 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
12842 return 0;
12843
12844 thalf_otp = tr32(OTP_READ_DATA);
12845
12846 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
12847
12848 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
12849 return 0;
12850
12851 bhalf_otp = tr32(OTP_READ_DATA);
12852
12853 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
12854}
12855
e256f8a3
MC
12856static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
12857{
12858 u32 adv = ADVERTISED_Autoneg |
12859 ADVERTISED_Pause;
12860
12861 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
12862 adv |= ADVERTISED_1000baseT_Half |
12863 ADVERTISED_1000baseT_Full;
12864
12865 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
12866 adv |= ADVERTISED_100baseT_Half |
12867 ADVERTISED_100baseT_Full |
12868 ADVERTISED_10baseT_Half |
12869 ADVERTISED_10baseT_Full |
12870 ADVERTISED_TP;
12871 else
12872 adv |= ADVERTISED_FIBRE;
12873
12874 tp->link_config.advertising = adv;
12875 tp->link_config.speed = SPEED_INVALID;
12876 tp->link_config.duplex = DUPLEX_INVALID;
12877 tp->link_config.autoneg = AUTONEG_ENABLE;
12878 tp->link_config.active_speed = SPEED_INVALID;
12879 tp->link_config.active_duplex = DUPLEX_INVALID;
12880 tp->link_config.orig_speed = SPEED_INVALID;
12881 tp->link_config.orig_duplex = DUPLEX_INVALID;
12882 tp->link_config.orig_autoneg = AUTONEG_INVALID;
12883}
12884
7d0c41ef
MC
12885static int __devinit tg3_phy_probe(struct tg3 *tp)
12886{
12887 u32 hw_phy_id_1, hw_phy_id_2;
12888 u32 hw_phy_id, hw_phy_id_masked;
12889 int err;
1da177e4 12890
e256f8a3 12891 /* flow control autonegotiation is default behavior */
63c3a66f 12892 tg3_flag_set(tp, PAUSE_AUTONEG);
e256f8a3
MC
12893 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
12894
63c3a66f 12895 if (tg3_flag(tp, USE_PHYLIB))
b02fd9e3
MC
12896 return tg3_phy_init(tp);
12897
1da177e4 12898 /* Reading the PHY ID register can conflict with ASF
877d0310 12899 * firmware access to the PHY hardware.
1da177e4
LT
12900 */
12901 err = 0;
63c3a66f 12902 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
79eb6904 12903 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
1da177e4
LT
12904 } else {
12905 /* Now read the physical PHY_ID from the chip and verify
12906 * that it is sane. If it doesn't look good, we fall back
12907 * to either the hard-coded table based PHY_ID and failing
12908 * that the value found in the eeprom area.
12909 */
12910 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
12911 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
12912
12913 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
12914 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
12915 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
12916
79eb6904 12917 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
1da177e4
LT
12918 }
12919
79eb6904 12920 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
1da177e4 12921 tp->phy_id = hw_phy_id;
79eb6904 12922 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
f07e9af3 12923 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
da6b2d01 12924 else
f07e9af3 12925 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
1da177e4 12926 } else {
79eb6904 12927 if (tp->phy_id != TG3_PHY_ID_INVALID) {
7d0c41ef
MC
12928 /* Do nothing, phy ID already set up in
12929 * tg3_get_eeprom_hw_cfg().
12930 */
1da177e4
LT
12931 } else {
12932 struct subsys_tbl_ent *p;
12933
12934 /* No eeprom signature? Try the hardcoded
12935 * subsys device table.
12936 */
24daf2b0 12937 p = tg3_lookup_by_subsys(tp);
1da177e4
LT
12938 if (!p)
12939 return -ENODEV;
12940
12941 tp->phy_id = p->phy_id;
12942 if (!tp->phy_id ||
79eb6904 12943 tp->phy_id == TG3_PHY_ID_BCM8002)
f07e9af3 12944 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
1da177e4
LT
12945 }
12946 }
12947
a6b68dab
MC
12948 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
12949 ((tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
12950 tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
12951 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
12952 tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
52b02d04
MC
12953 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
12954
e256f8a3
MC
12955 tg3_phy_init_link_config(tp);
12956
f07e9af3 12957 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
63c3a66f
JP
12958 !tg3_flag(tp, ENABLE_APE) &&
12959 !tg3_flag(tp, ENABLE_ASF)) {
42b64a45 12960 u32 bmsr, mask;
1da177e4
LT
12961
12962 tg3_readphy(tp, MII_BMSR, &bmsr);
12963 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
12964 (bmsr & BMSR_LSTATUS))
12965 goto skip_phy_reset;
6aa20a22 12966
1da177e4
LT
12967 err = tg3_phy_reset(tp);
12968 if (err)
12969 return err;
12970
42b64a45 12971 tg3_phy_set_wirespeed(tp);
1da177e4 12972
3600d918
MC
12973 mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
12974 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
12975 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
12976 if (!tg3_copper_is_advertising_all(tp, mask)) {
42b64a45
MC
12977 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
12978 tp->link_config.flowctrl);
1da177e4
LT
12979
12980 tg3_writephy(tp, MII_BMCR,
12981 BMCR_ANENABLE | BMCR_ANRESTART);
12982 }
1da177e4
LT
12983 }
12984
12985skip_phy_reset:
79eb6904 12986 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
12987 err = tg3_init_5401phy_dsp(tp);
12988 if (err)
12989 return err;
1da177e4 12990
1da177e4
LT
12991 err = tg3_init_5401phy_dsp(tp);
12992 }
12993
1da177e4
LT
12994 return err;
12995}
12996
184b8904 12997static void __devinit tg3_read_vpd(struct tg3 *tp)
1da177e4 12998{
a4a8bb15 12999 u8 *vpd_data;
4181b2c8 13000 unsigned int block_end, rosize, len;
184b8904 13001 int j, i = 0;
a4a8bb15 13002
c3e94500 13003 vpd_data = (u8 *)tg3_vpd_readblock(tp);
a4a8bb15
MC
13004 if (!vpd_data)
13005 goto out_no_vpd;
1da177e4 13006
4181b2c8
MC
13007 i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
13008 PCI_VPD_LRDT_RO_DATA);
13009 if (i < 0)
13010 goto out_not_found;
1da177e4 13011
4181b2c8
MC
13012 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
13013 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
13014 i += PCI_VPD_LRDT_TAG_SIZE;
1da177e4 13015
4181b2c8
MC
13016 if (block_end > TG3_NVM_VPD_LEN)
13017 goto out_not_found;
af2c6a4a 13018
184b8904
MC
13019 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13020 PCI_VPD_RO_KEYWORD_MFR_ID);
13021 if (j > 0) {
13022 len = pci_vpd_info_field_size(&vpd_data[j]);
13023
13024 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13025 if (j + len > block_end || len != 4 ||
13026 memcmp(&vpd_data[j], "1028", 4))
13027 goto partno;
13028
13029 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13030 PCI_VPD_RO_KEYWORD_VENDOR0);
13031 if (j < 0)
13032 goto partno;
13033
13034 len = pci_vpd_info_field_size(&vpd_data[j]);
13035
13036 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13037 if (j + len > block_end)
13038 goto partno;
13039
13040 memcpy(tp->fw_ver, &vpd_data[j], len);
13041 strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
13042 }
13043
13044partno:
4181b2c8
MC
13045 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13046 PCI_VPD_RO_KEYWORD_PARTNO);
13047 if (i < 0)
13048 goto out_not_found;
af2c6a4a 13049
4181b2c8 13050 len = pci_vpd_info_field_size(&vpd_data[i]);
1da177e4 13051
4181b2c8
MC
13052 i += PCI_VPD_INFO_FLD_HDR_SIZE;
13053 if (len > TG3_BPN_SIZE ||
13054 (len + i) > TG3_NVM_VPD_LEN)
13055 goto out_not_found;
1da177e4 13056
4181b2c8 13057 memcpy(tp->board_part_number, &vpd_data[i], len);
1da177e4 13058
1da177e4 13059out_not_found:
a4a8bb15 13060 kfree(vpd_data);
37a949c5 13061 if (tp->board_part_number[0])
a4a8bb15
MC
13062 return;
13063
13064out_no_vpd:
37a949c5
MC
13065 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
13066 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
13067 strcpy(tp->board_part_number, "BCM5717");
13068 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
13069 strcpy(tp->board_part_number, "BCM5718");
13070 else
13071 goto nomatch;
13072 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
13073 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
13074 strcpy(tp->board_part_number, "BCM57780");
13075 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
13076 strcpy(tp->board_part_number, "BCM57760");
13077 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
13078 strcpy(tp->board_part_number, "BCM57790");
13079 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
13080 strcpy(tp->board_part_number, "BCM57788");
13081 else
13082 goto nomatch;
13083 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
13084 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
13085 strcpy(tp->board_part_number, "BCM57761");
13086 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
13087 strcpy(tp->board_part_number, "BCM57765");
13088 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
13089 strcpy(tp->board_part_number, "BCM57781");
13090 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
13091 strcpy(tp->board_part_number, "BCM57785");
13092 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
13093 strcpy(tp->board_part_number, "BCM57791");
13094 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13095 strcpy(tp->board_part_number, "BCM57795");
13096 else
13097 goto nomatch;
13098 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
b5d3772c 13099 strcpy(tp->board_part_number, "BCM95906");
37a949c5
MC
13100 } else {
13101nomatch:
b5d3772c 13102 strcpy(tp->board_part_number, "none");
37a949c5 13103 }
1da177e4
LT
13104}
13105
9c8a620e
MC
13106static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
13107{
13108 u32 val;
13109
e4f34110 13110 if (tg3_nvram_read(tp, offset, &val) ||
9c8a620e 13111 (val & 0xfc000000) != 0x0c000000 ||
e4f34110 13112 tg3_nvram_read(tp, offset + 4, &val) ||
9c8a620e
MC
13113 val != 0)
13114 return 0;
13115
13116 return 1;
13117}
13118
acd9c119
MC
13119static void __devinit tg3_read_bc_ver(struct tg3 *tp)
13120{
ff3a7cb2 13121 u32 val, offset, start, ver_offset;
75f9936e 13122 int i, dst_off;
ff3a7cb2 13123 bool newver = false;
acd9c119
MC
13124
13125 if (tg3_nvram_read(tp, 0xc, &offset) ||
13126 tg3_nvram_read(tp, 0x4, &start))
13127 return;
13128
13129 offset = tg3_nvram_logical_addr(tp, offset);
13130
ff3a7cb2 13131 if (tg3_nvram_read(tp, offset, &val))
acd9c119
MC
13132 return;
13133
ff3a7cb2
MC
13134 if ((val & 0xfc000000) == 0x0c000000) {
13135 if (tg3_nvram_read(tp, offset + 4, &val))
acd9c119
MC
13136 return;
13137
ff3a7cb2
MC
13138 if (val == 0)
13139 newver = true;
13140 }
13141
75f9936e
MC
13142 dst_off = strlen(tp->fw_ver);
13143
ff3a7cb2 13144 if (newver) {
75f9936e
MC
13145 if (TG3_VER_SIZE - dst_off < 16 ||
13146 tg3_nvram_read(tp, offset + 8, &ver_offset))
ff3a7cb2
MC
13147 return;
13148
13149 offset = offset + ver_offset - start;
13150 for (i = 0; i < 16; i += 4) {
13151 __be32 v;
13152 if (tg3_nvram_read_be32(tp, offset + i, &v))
13153 return;
13154
75f9936e 13155 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
ff3a7cb2
MC
13156 }
13157 } else {
13158 u32 major, minor;
13159
13160 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
13161 return;
13162
13163 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
13164 TG3_NVM_BCVER_MAJSFT;
13165 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
75f9936e
MC
13166 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
13167 "v%d.%02d", major, minor);
acd9c119
MC
13168 }
13169}
13170
a6f6cb1c
MC
13171static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
13172{
13173 u32 val, major, minor;
13174
13175 /* Use native endian representation */
13176 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
13177 return;
13178
13179 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
13180 TG3_NVM_HWSB_CFG1_MAJSFT;
13181 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
13182 TG3_NVM_HWSB_CFG1_MINSFT;
13183
13184 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
13185}
13186
dfe00d7d
MC
13187static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
13188{
13189 u32 offset, major, minor, build;
13190
75f9936e 13191 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
dfe00d7d
MC
13192
13193 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
13194 return;
13195
13196 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
13197 case TG3_EEPROM_SB_REVISION_0:
13198 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
13199 break;
13200 case TG3_EEPROM_SB_REVISION_2:
13201 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
13202 break;
13203 case TG3_EEPROM_SB_REVISION_3:
13204 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
13205 break;
a4153d40
MC
13206 case TG3_EEPROM_SB_REVISION_4:
13207 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
13208 break;
13209 case TG3_EEPROM_SB_REVISION_5:
13210 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
13211 break;
bba226ac
MC
13212 case TG3_EEPROM_SB_REVISION_6:
13213 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
13214 break;
dfe00d7d
MC
13215 default:
13216 return;
13217 }
13218
e4f34110 13219 if (tg3_nvram_read(tp, offset, &val))
dfe00d7d
MC
13220 return;
13221
13222 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
13223 TG3_EEPROM_SB_EDH_BLD_SHFT;
13224 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
13225 TG3_EEPROM_SB_EDH_MAJ_SHFT;
13226 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
13227
13228 if (minor > 99 || build > 26)
13229 return;
13230
75f9936e
MC
13231 offset = strlen(tp->fw_ver);
13232 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
13233 " v%d.%02d", major, minor);
dfe00d7d
MC
13234
13235 if (build > 0) {
75f9936e
MC
13236 offset = strlen(tp->fw_ver);
13237 if (offset < TG3_VER_SIZE - 1)
13238 tp->fw_ver[offset] = 'a' + build - 1;
dfe00d7d
MC
13239 }
13240}
13241
acd9c119 13242static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
c4e6575c
MC
13243{
13244 u32 val, offset, start;
acd9c119 13245 int i, vlen;
9c8a620e
MC
13246
13247 for (offset = TG3_NVM_DIR_START;
13248 offset < TG3_NVM_DIR_END;
13249 offset += TG3_NVM_DIRENT_SIZE) {
e4f34110 13250 if (tg3_nvram_read(tp, offset, &val))
c4e6575c
MC
13251 return;
13252
9c8a620e
MC
13253 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
13254 break;
13255 }
13256
13257 if (offset == TG3_NVM_DIR_END)
13258 return;
13259
63c3a66f 13260 if (!tg3_flag(tp, 5705_PLUS))
9c8a620e 13261 start = 0x08000000;
e4f34110 13262 else if (tg3_nvram_read(tp, offset - 4, &start))
9c8a620e
MC
13263 return;
13264
e4f34110 13265 if (tg3_nvram_read(tp, offset + 4, &offset) ||
9c8a620e 13266 !tg3_fw_img_is_valid(tp, offset) ||
e4f34110 13267 tg3_nvram_read(tp, offset + 8, &val))
9c8a620e
MC
13268 return;
13269
13270 offset += val - start;
13271
acd9c119 13272 vlen = strlen(tp->fw_ver);
9c8a620e 13273
acd9c119
MC
13274 tp->fw_ver[vlen++] = ',';
13275 tp->fw_ver[vlen++] = ' ';
9c8a620e
MC
13276
13277 for (i = 0; i < 4; i++) {
a9dc529d
MC
13278 __be32 v;
13279 if (tg3_nvram_read_be32(tp, offset, &v))
c4e6575c
MC
13280 return;
13281
b9fc7dc5 13282 offset += sizeof(v);
c4e6575c 13283
acd9c119
MC
13284 if (vlen > TG3_VER_SIZE - sizeof(v)) {
13285 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
9c8a620e 13286 break;
c4e6575c 13287 }
9c8a620e 13288
acd9c119
MC
13289 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
13290 vlen += sizeof(v);
c4e6575c 13291 }
acd9c119
MC
13292}
13293
7fd76445
MC
13294static void __devinit tg3_read_dash_ver(struct tg3 *tp)
13295{
13296 int vlen;
13297 u32 apedata;
ecc79648 13298 char *fwtype;
7fd76445 13299
63c3a66f 13300 if (!tg3_flag(tp, ENABLE_APE) || !tg3_flag(tp, ENABLE_ASF))
7fd76445
MC
13301 return;
13302
13303 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
13304 if (apedata != APE_SEG_SIG_MAGIC)
13305 return;
13306
13307 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
13308 if (!(apedata & APE_FW_STATUS_READY))
13309 return;
13310
13311 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
13312
dc6d0744 13313 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
63c3a66f 13314 tg3_flag_set(tp, APE_HAS_NCSI);
ecc79648 13315 fwtype = "NCSI";
dc6d0744 13316 } else {
ecc79648 13317 fwtype = "DASH";
dc6d0744 13318 }
ecc79648 13319
7fd76445
MC
13320 vlen = strlen(tp->fw_ver);
13321
ecc79648
MC
13322 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
13323 fwtype,
7fd76445
MC
13324 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
13325 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
13326 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
13327 (apedata & APE_FW_VERSION_BLDMSK));
13328}
13329
acd9c119
MC
13330static void __devinit tg3_read_fw_ver(struct tg3 *tp)
13331{
13332 u32 val;
75f9936e 13333 bool vpd_vers = false;
acd9c119 13334
75f9936e
MC
13335 if (tp->fw_ver[0] != 0)
13336 vpd_vers = true;
df259d8c 13337
63c3a66f 13338 if (tg3_flag(tp, NO_NVRAM)) {
75f9936e 13339 strcat(tp->fw_ver, "sb");
df259d8c
MC
13340 return;
13341 }
13342
acd9c119
MC
13343 if (tg3_nvram_read(tp, 0, &val))
13344 return;
13345
13346 if (val == TG3_EEPROM_MAGIC)
13347 tg3_read_bc_ver(tp);
13348 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
13349 tg3_read_sb_ver(tp, val);
a6f6cb1c
MC
13350 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
13351 tg3_read_hwsb_ver(tp);
acd9c119
MC
13352 else
13353 return;
13354
63c3a66f 13355 if (!tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || vpd_vers)
75f9936e 13356 goto done;
acd9c119
MC
13357
13358 tg3_read_mgmtfw_ver(tp);
9c8a620e 13359
75f9936e 13360done:
9c8a620e 13361 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
c4e6575c
MC
13362}
13363
7544b097
MC
13364static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
13365
7cb32cf2
MC
13366static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
13367{
63c3a66f 13368 if (tg3_flag(tp, LRG_PROD_RING_CAP))
de9f5230 13369 return TG3_RX_RET_MAX_SIZE_5717;
63c3a66f 13370 else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
de9f5230 13371 return TG3_RX_RET_MAX_SIZE_5700;
7cb32cf2 13372 else
de9f5230 13373 return TG3_RX_RET_MAX_SIZE_5705;
7cb32cf2
MC
13374}
13375
4143470c 13376static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
895950c2
JP
13377 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
13378 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
13379 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
13380 { },
13381};
13382
1da177e4
LT
13383static int __devinit tg3_get_invariants(struct tg3 *tp)
13384{
1da177e4 13385 u32 misc_ctrl_reg;
1da177e4
LT
13386 u32 pci_state_reg, grc_misc_cfg;
13387 u32 val;
13388 u16 pci_cmd;
5e7dfd0f 13389 int err;
1da177e4 13390
1da177e4
LT
13391 /* Force memory write invalidate off. If we leave it on,
13392 * then on 5700_BX chips we have to enable a workaround.
13393 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
13394 * to match the cacheline size. The Broadcom driver have this
13395 * workaround but turns MWI off all the times so never uses
13396 * it. This seems to suggest that the workaround is insufficient.
13397 */
13398 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13399 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
13400 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13401
13402 /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
13403 * has the register indirect write enable bit set before
13404 * we try to access any of the MMIO registers. It is also
13405 * critical that the PCI-X hw workaround situation is decided
13406 * before that as well.
13407 */
13408 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13409 &misc_ctrl_reg);
13410
13411 tp->pci_chip_rev_id = (misc_ctrl_reg >>
13412 MISC_HOST_CTRL_CHIPREV_SHIFT);
795d01c5
MC
13413 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
13414 u32 prod_id_asic_rev;
13415
5001e2f6
MC
13416 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
13417 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
d78b59f5
MC
13418 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
13419 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
f6eb9b1f
MC
13420 pci_read_config_dword(tp->pdev,
13421 TG3PCI_GEN2_PRODID_ASICREV,
13422 &prod_id_asic_rev);
b703df6f
MC
13423 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
13424 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
13425 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
13426 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
13427 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
13428 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13429 pci_read_config_dword(tp->pdev,
13430 TG3PCI_GEN15_PRODID_ASICREV,
13431 &prod_id_asic_rev);
f6eb9b1f
MC
13432 else
13433 pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
13434 &prod_id_asic_rev);
13435
321d32a0 13436 tp->pci_chip_rev_id = prod_id_asic_rev;
795d01c5 13437 }
1da177e4 13438
ff645bec
MC
13439 /* Wrong chip ID in 5752 A0. This code can be removed later
13440 * as A0 is not in production.
13441 */
13442 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
13443 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
13444
6892914f
MC
13445 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
13446 * we need to disable memory and use config. cycles
13447 * only to access all registers. The 5702/03 chips
13448 * can mistakenly decode the special cycles from the
13449 * ICH chipsets as memory write cycles, causing corruption
13450 * of register and memory space. Only certain ICH bridges
13451 * will drive special cycles with non-zero data during the
13452 * address phase which can fall within the 5703's address
13453 * range. This is not an ICH bug as the PCI spec allows
13454 * non-zero address during special cycles. However, only
13455 * these ICH bridges are known to drive non-zero addresses
13456 * during special cycles.
13457 *
13458 * Since special cycles do not cross PCI bridges, we only
13459 * enable this workaround if the 5703 is on the secondary
13460 * bus of these ICH bridges.
13461 */
13462 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
13463 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
13464 static struct tg3_dev_id {
13465 u32 vendor;
13466 u32 device;
13467 u32 rev;
13468 } ich_chipsets[] = {
13469 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
13470 PCI_ANY_ID },
13471 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
13472 PCI_ANY_ID },
13473 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
13474 0xa },
13475 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
13476 PCI_ANY_ID },
13477 { },
13478 };
13479 struct tg3_dev_id *pci_id = &ich_chipsets[0];
13480 struct pci_dev *bridge = NULL;
13481
13482 while (pci_id->vendor != 0) {
13483 bridge = pci_get_device(pci_id->vendor, pci_id->device,
13484 bridge);
13485 if (!bridge) {
13486 pci_id++;
13487 continue;
13488 }
13489 if (pci_id->rev != PCI_ANY_ID) {
44c10138 13490 if (bridge->revision > pci_id->rev)
6892914f
MC
13491 continue;
13492 }
13493 if (bridge->subordinate &&
13494 (bridge->subordinate->number ==
13495 tp->pdev->bus->number)) {
63c3a66f 13496 tg3_flag_set(tp, ICH_WORKAROUND);
6892914f
MC
13497 pci_dev_put(bridge);
13498 break;
13499 }
13500 }
13501 }
13502
6ff6f81d 13503 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
41588ba1
MC
13504 static struct tg3_dev_id {
13505 u32 vendor;
13506 u32 device;
13507 } bridge_chipsets[] = {
13508 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
13509 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
13510 { },
13511 };
13512 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
13513 struct pci_dev *bridge = NULL;
13514
13515 while (pci_id->vendor != 0) {
13516 bridge = pci_get_device(pci_id->vendor,
13517 pci_id->device,
13518 bridge);
13519 if (!bridge) {
13520 pci_id++;
13521 continue;
13522 }
13523 if (bridge->subordinate &&
13524 (bridge->subordinate->number <=
13525 tp->pdev->bus->number) &&
13526 (bridge->subordinate->subordinate >=
13527 tp->pdev->bus->number)) {
63c3a66f 13528 tg3_flag_set(tp, 5701_DMA_BUG);
41588ba1
MC
13529 pci_dev_put(bridge);
13530 break;
13531 }
13532 }
13533 }
13534
4a29cc2e
MC
13535 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
13536 * DMA addresses > 40-bit. This bridge may have other additional
13537 * 57xx devices behind it in some 4-port NIC designs for example.
13538 * Any tg3 device found behind the bridge will also need the 40-bit
13539 * DMA workaround.
13540 */
a4e2b347
MC
13541 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
13542 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
63c3a66f
JP
13543 tg3_flag_set(tp, 5780_CLASS);
13544 tg3_flag_set(tp, 40BIT_DMA_BUG);
4cf78e4f 13545 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
859a5887 13546 } else {
4a29cc2e
MC
13547 struct pci_dev *bridge = NULL;
13548
13549 do {
13550 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
13551 PCI_DEVICE_ID_SERVERWORKS_EPB,
13552 bridge);
13553 if (bridge && bridge->subordinate &&
13554 (bridge->subordinate->number <=
13555 tp->pdev->bus->number) &&
13556 (bridge->subordinate->subordinate >=
13557 tp->pdev->bus->number)) {
63c3a66f 13558 tg3_flag_set(tp, 40BIT_DMA_BUG);
4a29cc2e
MC
13559 pci_dev_put(bridge);
13560 break;
13561 }
13562 } while (bridge);
13563 }
4cf78e4f 13564
1da177e4
LT
13565 /* Initialize misc host control in PCI block. */
13566 tp->misc_host_ctrl |= (misc_ctrl_reg &
13567 MISC_HOST_CTRL_CHIPREV);
13568 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13569 tp->misc_host_ctrl);
13570
f6eb9b1f
MC
13571 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
13572 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
d78b59f5
MC
13573 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13574 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
7544b097
MC
13575 tp->pdev_peer = tg3_find_peer(tp);
13576
c885e824 13577 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
d78b59f5
MC
13578 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13579 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
63c3a66f 13580 tg3_flag_set(tp, 5717_PLUS);
0a58d668
MC
13581
13582 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
63c3a66f
JP
13583 tg3_flag(tp, 5717_PLUS))
13584 tg3_flag_set(tp, 57765_PLUS);
c885e824 13585
321d32a0
MC
13586 /* Intentionally exclude ASIC_REV_5906 */
13587 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d9ab5ad1 13588 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
d30cdd28 13589 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
9936bcf6 13590 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c 13591 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 13592 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f
JP
13593 tg3_flag(tp, 57765_PLUS))
13594 tg3_flag_set(tp, 5755_PLUS);
321d32a0
MC
13595
13596 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13597 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
b5d3772c 13598 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
63c3a66f
JP
13599 tg3_flag(tp, 5755_PLUS) ||
13600 tg3_flag(tp, 5780_CLASS))
13601 tg3_flag_set(tp, 5750_PLUS);
6708e5cc 13602
6ff6f81d 13603 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
63c3a66f
JP
13604 tg3_flag(tp, 5750_PLUS))
13605 tg3_flag_set(tp, 5705_PLUS);
1b440c56 13606
507399f1 13607 /* Determine TSO capabilities */
2866d956 13608 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
4d163b75 13609 ; /* Do nothing. HW bug. */
63c3a66f
JP
13610 else if (tg3_flag(tp, 57765_PLUS))
13611 tg3_flag_set(tp, HW_TSO_3);
13612 else if (tg3_flag(tp, 5755_PLUS) ||
e849cdc3 13613 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
63c3a66f
JP
13614 tg3_flag_set(tp, HW_TSO_2);
13615 else if (tg3_flag(tp, 5750_PLUS)) {
13616 tg3_flag_set(tp, HW_TSO_1);
13617 tg3_flag_set(tp, TSO_BUG);
507399f1
MC
13618 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
13619 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
63c3a66f 13620 tg3_flag_clear(tp, TSO_BUG);
507399f1
MC
13621 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13622 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13623 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 13624 tg3_flag_set(tp, TSO_BUG);
507399f1
MC
13625 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
13626 tp->fw_needed = FIRMWARE_TG3TSO5;
13627 else
13628 tp->fw_needed = FIRMWARE_TG3TSO;
13629 }
13630
dabc5c67 13631 /* Selectively allow TSO based on operating conditions */
6ff6f81d
MC
13632 if (tg3_flag(tp, HW_TSO_1) ||
13633 tg3_flag(tp, HW_TSO_2) ||
13634 tg3_flag(tp, HW_TSO_3) ||
dabc5c67
MC
13635 (tp->fw_needed && !tg3_flag(tp, ENABLE_ASF)))
13636 tg3_flag_set(tp, TSO_CAPABLE);
13637 else {
13638 tg3_flag_clear(tp, TSO_CAPABLE);
13639 tg3_flag_clear(tp, TSO_BUG);
13640 tp->fw_needed = NULL;
13641 }
13642
13643 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
13644 tp->fw_needed = FIRMWARE_TG3;
13645
507399f1
MC
13646 tp->irq_max = 1;
13647
63c3a66f
JP
13648 if (tg3_flag(tp, 5750_PLUS)) {
13649 tg3_flag_set(tp, SUPPORT_MSI);
7544b097
MC
13650 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
13651 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
13652 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
13653 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
13654 tp->pdev_peer == tp->pdev))
63c3a66f 13655 tg3_flag_clear(tp, SUPPORT_MSI);
7544b097 13656
63c3a66f 13657 if (tg3_flag(tp, 5755_PLUS) ||
b5d3772c 13658 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
63c3a66f 13659 tg3_flag_set(tp, 1SHOT_MSI);
52c0fd83 13660 }
4f125f42 13661
63c3a66f
JP
13662 if (tg3_flag(tp, 57765_PLUS)) {
13663 tg3_flag_set(tp, SUPPORT_MSIX);
507399f1
MC
13664 tp->irq_max = TG3_IRQ_MAX_VECS;
13665 }
f6eb9b1f 13666 }
0e1406dd 13667
2ffcc981
MC
13668 /* All chips can get confused if TX buffers
13669 * straddle the 4GB address boundary.
13670 */
13671 tg3_flag_set(tp, 4G_DMA_BNDRY_BUG);
13672
13673 if (tg3_flag(tp, 5755_PLUS))
63c3a66f 13674 tg3_flag_set(tp, SHORT_DMA_BUG);
2ffcc981 13675 else
63c3a66f 13676 tg3_flag_set(tp, 40BIT_DMA_LIMIT_BUG);
f6eb9b1f 13677
63c3a66f
JP
13678 if (tg3_flag(tp, 5717_PLUS))
13679 tg3_flag_set(tp, LRG_PROD_RING_CAP);
de9f5230 13680
63c3a66f 13681 if (tg3_flag(tp, 57765_PLUS) &&
2866d956 13682 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
63c3a66f 13683 tg3_flag_set(tp, USE_JUMBO_BDFLAG);
b703df6f 13684
63c3a66f
JP
13685 if (!tg3_flag(tp, 5705_PLUS) ||
13686 tg3_flag(tp, 5780_CLASS) ||
13687 tg3_flag(tp, USE_JUMBO_BDFLAG))
13688 tg3_flag_set(tp, JUMBO_CAPABLE);
0f893dc6 13689
52f4490c
MC
13690 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
13691 &pci_state_reg);
13692
5e7dfd0f
MC
13693 tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
13694 if (tp->pcie_cap != 0) {
13695 u16 lnkctl;
13696
63c3a66f 13697 tg3_flag_set(tp, PCI_EXPRESS);
5f5c51e3 13698
cf79003d 13699 tp->pcie_readrq = 4096;
d78b59f5
MC
13700 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13701 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
b4495ed8 13702 tp->pcie_readrq = 2048;
cf79003d
MC
13703
13704 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
5f5c51e3 13705
5e7dfd0f
MC
13706 pci_read_config_word(tp->pdev,
13707 tp->pcie_cap + PCI_EXP_LNKCTL,
13708 &lnkctl);
13709 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
13710 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
63c3a66f 13711 tg3_flag_clear(tp, HW_TSO_2);
dabc5c67 13712 tg3_flag_clear(tp, TSO_CAPABLE);
5e7dfd0f 13713 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0 13714 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
9cf74ebb
MC
13715 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
13716 tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
63c3a66f 13717 tg3_flag_set(tp, CLKREQ_BUG);
614b0590 13718 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
63c3a66f 13719 tg3_flag_set(tp, L1PLLPD_EN);
c7835a77 13720 }
52f4490c 13721 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
63c3a66f
JP
13722 tg3_flag_set(tp, PCI_EXPRESS);
13723 } else if (!tg3_flag(tp, 5705_PLUS) ||
13724 tg3_flag(tp, 5780_CLASS)) {
52f4490c
MC
13725 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
13726 if (!tp->pcix_cap) {
2445e461
MC
13727 dev_err(&tp->pdev->dev,
13728 "Cannot find PCI-X capability, aborting\n");
52f4490c
MC
13729 return -EIO;
13730 }
13731
13732 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
63c3a66f 13733 tg3_flag_set(tp, PCIX_MODE);
52f4490c 13734 }
1da177e4 13735
399de50b
MC
13736 /* If we have an AMD 762 or VIA K8T800 chipset, write
13737 * reordering to the mailbox registers done by the host
13738 * controller can cause major troubles. We read back from
13739 * every mailbox register write to force the writes to be
13740 * posted to the chip in order.
13741 */
4143470c 13742 if (pci_dev_present(tg3_write_reorder_chipsets) &&
63c3a66f
JP
13743 !tg3_flag(tp, PCI_EXPRESS))
13744 tg3_flag_set(tp, MBOX_WRITE_REORDER);
399de50b 13745
69fc4053
MC
13746 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
13747 &tp->pci_cacheline_sz);
13748 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13749 &tp->pci_lat_timer);
1da177e4
LT
13750 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
13751 tp->pci_lat_timer < 64) {
13752 tp->pci_lat_timer = 64;
69fc4053
MC
13753 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13754 tp->pci_lat_timer);
1da177e4
LT
13755 }
13756
52f4490c
MC
13757 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
13758 /* 5700 BX chips need to have their TX producer index
13759 * mailboxes written twice to workaround a bug.
13760 */
63c3a66f 13761 tg3_flag_set(tp, TXD_MBOX_HWBUG);
1da177e4 13762
52f4490c 13763 /* If we are in PCI-X mode, enable register write workaround.
1da177e4
LT
13764 *
13765 * The workaround is to use indirect register accesses
13766 * for all chip writes not to mailbox registers.
13767 */
63c3a66f 13768 if (tg3_flag(tp, PCIX_MODE)) {
1da177e4 13769 u32 pm_reg;
1da177e4 13770
63c3a66f 13771 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
13772
13773 /* The chip can have it's power management PCI config
13774 * space registers clobbered due to this bug.
13775 * So explicitly force the chip into D0 here.
13776 */
9974a356
MC
13777 pci_read_config_dword(tp->pdev,
13778 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
13779 &pm_reg);
13780 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
13781 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
9974a356
MC
13782 pci_write_config_dword(tp->pdev,
13783 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
13784 pm_reg);
13785
13786 /* Also, force SERR#/PERR# in PCI command. */
13787 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13788 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
13789 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13790 }
13791 }
13792
1da177e4 13793 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
63c3a66f 13794 tg3_flag_set(tp, PCI_HIGH_SPEED);
1da177e4 13795 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
63c3a66f 13796 tg3_flag_set(tp, PCI_32BIT);
1da177e4
LT
13797
13798 /* Chip-specific fixup from Broadcom driver */
13799 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
13800 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
13801 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
13802 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
13803 }
13804
1ee582d8 13805 /* Default fast path register access methods */
20094930 13806 tp->read32 = tg3_read32;
1ee582d8 13807 tp->write32 = tg3_write32;
09ee929c 13808 tp->read32_mbox = tg3_read32;
20094930 13809 tp->write32_mbox = tg3_write32;
1ee582d8
MC
13810 tp->write32_tx_mbox = tg3_write32;
13811 tp->write32_rx_mbox = tg3_write32;
13812
13813 /* Various workaround register access methods */
63c3a66f 13814 if (tg3_flag(tp, PCIX_TARGET_HWBUG))
1ee582d8 13815 tp->write32 = tg3_write_indirect_reg32;
98efd8a6 13816 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
63c3a66f 13817 (tg3_flag(tp, PCI_EXPRESS) &&
98efd8a6
MC
13818 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
13819 /*
13820 * Back to back register writes can cause problems on these
13821 * chips, the workaround is to read back all reg writes
13822 * except those to mailbox regs.
13823 *
13824 * See tg3_write_indirect_reg32().
13825 */
1ee582d8 13826 tp->write32 = tg3_write_flush_reg32;
98efd8a6
MC
13827 }
13828
63c3a66f 13829 if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
1ee582d8 13830 tp->write32_tx_mbox = tg3_write32_tx_mbox;
63c3a66f 13831 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1ee582d8
MC
13832 tp->write32_rx_mbox = tg3_write_flush_reg32;
13833 }
20094930 13834
63c3a66f 13835 if (tg3_flag(tp, ICH_WORKAROUND)) {
6892914f
MC
13836 tp->read32 = tg3_read_indirect_reg32;
13837 tp->write32 = tg3_write_indirect_reg32;
13838 tp->read32_mbox = tg3_read_indirect_mbox;
13839 tp->write32_mbox = tg3_write_indirect_mbox;
13840 tp->write32_tx_mbox = tg3_write_indirect_mbox;
13841 tp->write32_rx_mbox = tg3_write_indirect_mbox;
13842
13843 iounmap(tp->regs);
22abe310 13844 tp->regs = NULL;
6892914f
MC
13845
13846 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13847 pci_cmd &= ~PCI_COMMAND_MEMORY;
13848 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13849 }
b5d3772c
MC
13850 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
13851 tp->read32_mbox = tg3_read32_mbox_5906;
13852 tp->write32_mbox = tg3_write32_mbox_5906;
13853 tp->write32_tx_mbox = tg3_write32_mbox_5906;
13854 tp->write32_rx_mbox = tg3_write32_mbox_5906;
13855 }
6892914f 13856
bbadf503 13857 if (tp->write32 == tg3_write_indirect_reg32 ||
63c3a66f 13858 (tg3_flag(tp, PCIX_MODE) &&
bbadf503 13859 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
f49639e6 13860 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
63c3a66f 13861 tg3_flag_set(tp, SRAM_USE_CONFIG);
bbadf503 13862
7d0c41ef 13863 /* Get eeprom hw config before calling tg3_set_power_state().
63c3a66f 13864 * In particular, the TG3_FLAG_IS_NIC flag must be
7d0c41ef
MC
13865 * determined before calling tg3_set_power_state() so that
13866 * we know whether or not to switch out of Vaux power.
13867 * When the flag is set, it means that GPIO1 is used for eeprom
13868 * write protect and also implies that it is a LOM where GPIOs
13869 * are not used to switch power.
6aa20a22 13870 */
7d0c41ef
MC
13871 tg3_get_eeprom_hw_cfg(tp);
13872
63c3a66f 13873 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
13874 /* Allow reads and writes to the
13875 * APE register and memory space.
13876 */
13877 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
13878 PCISTATE_ALLOW_APE_SHMEM_WR |
13879 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
13880 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
13881 pci_state_reg);
13882 }
13883
9936bcf6 13884 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
57e6983c 13885 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
321d32a0 13886 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 13887 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f
JP
13888 tg3_flag(tp, 57765_PLUS))
13889 tg3_flag_set(tp, CPMU_PRESENT);
d30cdd28 13890
bea8a63b 13891 /* Set up tp->grc_local_ctrl before calling tg3_power_up().
314fba34
MC
13892 * GPIO1 driven high will bring 5700's external PHY out of reset.
13893 * It is also used as eeprom write protect on LOMs.
13894 */
13895 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
6ff6f81d 13896 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
63c3a66f 13897 tg3_flag(tp, EEPROM_WRITE_PROT))
314fba34
MC
13898 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
13899 GRC_LCLCTRL_GPIO_OUTPUT1);
3e7d83bc
MC
13900 /* Unused GPIO3 must be driven as output on 5752 because there
13901 * are no pull-up resistors on unused GPIO pins.
13902 */
13903 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
13904 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
314fba34 13905
321d32a0 13906 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
cb4ed1fd
MC
13907 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
13908 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
af36e6b6
MC
13909 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
13910
8d519ab2
MC
13911 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
13912 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
13913 /* Turn off the debug UART. */
13914 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
63c3a66f 13915 if (tg3_flag(tp, IS_NIC))
5f0c4a3c
MC
13916 /* Keep VMain power. */
13917 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
13918 GRC_LCLCTRL_GPIO_OUTPUT0;
13919 }
13920
1da177e4 13921 /* Force the chip into D0. */
c866b7ea 13922 err = tg3_power_up(tp);
1da177e4 13923 if (err) {
2445e461 13924 dev_err(&tp->pdev->dev, "Transition to D0 failed\n");
1da177e4
LT
13925 return err;
13926 }
13927
1da177e4
LT
13928 /* Derive initial jumbo mode from MTU assigned in
13929 * ether_setup() via the alloc_etherdev() call
13930 */
63c3a66f
JP
13931 if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
13932 tg3_flag_set(tp, JUMBO_RING_ENABLE);
1da177e4
LT
13933
13934 /* Determine WakeOnLan speed to use. */
13935 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
13936 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
13937 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
13938 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
63c3a66f 13939 tg3_flag_clear(tp, WOL_SPEED_100MB);
1da177e4 13940 } else {
63c3a66f 13941 tg3_flag_set(tp, WOL_SPEED_100MB);
1da177e4
LT
13942 }
13943
7f97a4bd 13944 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
f07e9af3 13945 tp->phy_flags |= TG3_PHYFLG_IS_FET;
7f97a4bd 13946
1da177e4 13947 /* A few boards don't want Ethernet@WireSpeed phy feature */
6ff6f81d
MC
13948 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
13949 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
1da177e4 13950 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
747e8f8b 13951 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
f07e9af3
MC
13952 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
13953 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
13954 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
1da177e4
LT
13955
13956 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
13957 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
f07e9af3 13958 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
1da177e4 13959 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
f07e9af3 13960 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
1da177e4 13961
63c3a66f 13962 if (tg3_flag(tp, 5705_PLUS) &&
f07e9af3 13963 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
321d32a0 13964 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
f6eb9b1f 13965 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
63c3a66f 13966 !tg3_flag(tp, 57765_PLUS)) {
c424cb24 13967 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d30cdd28 13968 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
9936bcf6
MC
13969 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
13970 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
d4011ada
MC
13971 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
13972 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
f07e9af3 13973 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
c1d2a196 13974 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
f07e9af3 13975 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
321d32a0 13976 } else
f07e9af3 13977 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
c424cb24 13978 }
1da177e4 13979
b2a5c19c
MC
13980 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
13981 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
13982 tp->phy_otp = tg3_read_otp_phycfg(tp);
13983 if (tp->phy_otp == 0)
13984 tp->phy_otp = TG3_OTP_DEFAULT;
13985 }
13986
63c3a66f 13987 if (tg3_flag(tp, CPMU_PRESENT))
8ef21428
MC
13988 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
13989 else
13990 tp->mi_mode = MAC_MI_MODE_BASE;
13991
1da177e4 13992 tp->coalesce_mode = 0;
1da177e4
LT
13993 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
13994 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
13995 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
13996
4d958473
MC
13997 /* Set these bits to enable statistics workaround. */
13998 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13999 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
14000 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
14001 tp->coalesce_mode |= HOSTCC_MODE_ATTN;
14002 tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
14003 }
14004
321d32a0
MC
14005 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
14006 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
63c3a66f 14007 tg3_flag_set(tp, USE_PHYLIB);
57e6983c 14008
158d7abd
MC
14009 err = tg3_mdio_init(tp);
14010 if (err)
14011 return err;
1da177e4
LT
14012
14013 /* Initialize data/descriptor byte/word swapping. */
14014 val = tr32(GRC_MODE);
f2096f94
MC
14015 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
14016 val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
14017 GRC_MODE_WORD_SWAP_B2HRX_DATA |
14018 GRC_MODE_B2HRX_ENABLE |
14019 GRC_MODE_HTX2B_ENABLE |
14020 GRC_MODE_HOST_STACKUP);
14021 else
14022 val &= GRC_MODE_HOST_STACKUP;
14023
1da177e4
LT
14024 tw32(GRC_MODE, val | tp->grc_mode);
14025
14026 tg3_switch_clocks(tp);
14027
14028 /* Clear this out for sanity. */
14029 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
14030
14031 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14032 &pci_state_reg);
14033 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
63c3a66f 14034 !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
1da177e4
LT
14035 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
14036
14037 if (chiprevid == CHIPREV_ID_5701_A0 ||
14038 chiprevid == CHIPREV_ID_5701_B0 ||
14039 chiprevid == CHIPREV_ID_5701_B2 ||
14040 chiprevid == CHIPREV_ID_5701_B5) {
14041 void __iomem *sram_base;
14042
14043 /* Write some dummy words into the SRAM status block
14044 * area, see if it reads back correctly. If the return
14045 * value is bad, force enable the PCIX workaround.
14046 */
14047 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
14048
14049 writel(0x00000000, sram_base);
14050 writel(0x00000000, sram_base + 4);
14051 writel(0xffffffff, sram_base + 4);
14052 if (readl(sram_base) != 0x00000000)
63c3a66f 14053 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
14054 }
14055 }
14056
14057 udelay(50);
14058 tg3_nvram_init(tp);
14059
14060 grc_misc_cfg = tr32(GRC_MISC_CFG);
14061 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
14062
1da177e4
LT
14063 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14064 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
14065 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
63c3a66f 14066 tg3_flag_set(tp, IS_5788);
1da177e4 14067
63c3a66f 14068 if (!tg3_flag(tp, IS_5788) &&
6ff6f81d 14069 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
63c3a66f
JP
14070 tg3_flag_set(tp, TAGGED_STATUS);
14071 if (tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
14072 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
14073 HOSTCC_MODE_CLRTICK_TXBD);
14074
14075 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
14076 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
14077 tp->misc_host_ctrl);
14078 }
14079
3bda1258 14080 /* Preserve the APE MAC_MODE bits */
63c3a66f 14081 if (tg3_flag(tp, ENABLE_APE))
d2394e6b 14082 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
3bda1258
MC
14083 else
14084 tp->mac_mode = TG3_DEF_MAC_MODE;
14085
1da177e4
LT
14086 /* these are limited to 10/100 only */
14087 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14088 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
14089 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14090 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14091 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
14092 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
14093 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
14094 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14095 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
676917d4
MC
14096 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
14097 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
321d32a0 14098 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
d1101142
MC
14099 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
14100 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
f07e9af3
MC
14101 (tp->phy_flags & TG3_PHYFLG_IS_FET))
14102 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
1da177e4
LT
14103
14104 err = tg3_phy_probe(tp);
14105 if (err) {
2445e461 14106 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
1da177e4 14107 /* ... but do not return immediately ... */
b02fd9e3 14108 tg3_mdio_fini(tp);
1da177e4
LT
14109 }
14110
184b8904 14111 tg3_read_vpd(tp);
c4e6575c 14112 tg3_read_fw_ver(tp);
1da177e4 14113
f07e9af3
MC
14114 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
14115 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14116 } else {
14117 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
f07e9af3 14118 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 14119 else
f07e9af3 14120 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14121 }
14122
14123 /* 5700 {AX,BX} chips have a broken status block link
14124 * change bit implementation, so we must use the
14125 * status register in those cases.
14126 */
14127 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
63c3a66f 14128 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4 14129 else
63c3a66f 14130 tg3_flag_clear(tp, USE_LINKCHG_REG);
1da177e4
LT
14131
14132 /* The led_ctrl is set during tg3_phy_probe, here we might
14133 * have to force the link status polling mechanism based
14134 * upon subsystem IDs.
14135 */
14136 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
007a880d 14137 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
f07e9af3
MC
14138 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
14139 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
63c3a66f 14140 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4
LT
14141 }
14142
14143 /* For all SERDES we poll the MAC status register. */
f07e9af3 14144 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
63c3a66f 14145 tg3_flag_set(tp, POLL_SERDES);
1da177e4 14146 else
63c3a66f 14147 tg3_flag_clear(tp, POLL_SERDES);
1da177e4 14148
bf933c80 14149 tp->rx_offset = NET_IP_ALIGN;
d2757fc4 14150 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
1da177e4 14151 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
63c3a66f 14152 tg3_flag(tp, PCIX_MODE)) {
bf933c80 14153 tp->rx_offset = 0;
d2757fc4 14154#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
9dc7a113 14155 tp->rx_copy_thresh = ~(u16)0;
d2757fc4
MC
14156#endif
14157 }
1da177e4 14158
2c49a44d
MC
14159 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
14160 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
7cb32cf2
MC
14161 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
14162
2c49a44d 14163 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
f92905de
MC
14164
14165 /* Increment the rx prod index on the rx std ring by at most
14166 * 8 for these chips to workaround hw errata.
14167 */
14168 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
14169 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
14170 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
14171 tp->rx_std_max_post = 8;
14172
63c3a66f 14173 if (tg3_flag(tp, ASPM_WORKAROUND))
8ed5d97e
MC
14174 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
14175 PCIE_PWR_MGMT_L1_THRESH_MSK;
14176
1da177e4
LT
14177 return err;
14178}
14179
49b6e95f 14180#ifdef CONFIG_SPARC
1da177e4
LT
14181static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
14182{
14183 struct net_device *dev = tp->dev;
14184 struct pci_dev *pdev = tp->pdev;
49b6e95f 14185 struct device_node *dp = pci_device_to_OF_node(pdev);
374d4cac 14186 const unsigned char *addr;
49b6e95f
DM
14187 int len;
14188
14189 addr = of_get_property(dp, "local-mac-address", &len);
14190 if (addr && len == 6) {
14191 memcpy(dev->dev_addr, addr, 6);
14192 memcpy(dev->perm_addr, dev->dev_addr, 6);
14193 return 0;
1da177e4
LT
14194 }
14195 return -ENODEV;
14196}
14197
14198static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
14199{
14200 struct net_device *dev = tp->dev;
14201
14202 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
2ff43697 14203 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
1da177e4
LT
14204 return 0;
14205}
14206#endif
14207
14208static int __devinit tg3_get_device_address(struct tg3 *tp)
14209{
14210 struct net_device *dev = tp->dev;
14211 u32 hi, lo, mac_offset;
008652b3 14212 int addr_ok = 0;
1da177e4 14213
49b6e95f 14214#ifdef CONFIG_SPARC
1da177e4
LT
14215 if (!tg3_get_macaddr_sparc(tp))
14216 return 0;
14217#endif
14218
14219 mac_offset = 0x7c;
6ff6f81d 14220 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
63c3a66f 14221 tg3_flag(tp, 5780_CLASS)) {
1da177e4
LT
14222 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
14223 mac_offset = 0xcc;
14224 if (tg3_nvram_lock(tp))
14225 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
14226 else
14227 tg3_nvram_unlock(tp);
63c3a66f 14228 } else if (tg3_flag(tp, 5717_PLUS)) {
a50d0796 14229 if (PCI_FUNC(tp->pdev->devfn) & 1)
a1b950d5 14230 mac_offset = 0xcc;
a50d0796
MC
14231 if (PCI_FUNC(tp->pdev->devfn) > 1)
14232 mac_offset += 0x18c;
a1b950d5 14233 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
b5d3772c 14234 mac_offset = 0x10;
1da177e4
LT
14235
14236 /* First try to get it from MAC address mailbox. */
14237 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
14238 if ((hi >> 16) == 0x484b) {
14239 dev->dev_addr[0] = (hi >> 8) & 0xff;
14240 dev->dev_addr[1] = (hi >> 0) & 0xff;
14241
14242 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
14243 dev->dev_addr[2] = (lo >> 24) & 0xff;
14244 dev->dev_addr[3] = (lo >> 16) & 0xff;
14245 dev->dev_addr[4] = (lo >> 8) & 0xff;
14246 dev->dev_addr[5] = (lo >> 0) & 0xff;
1da177e4 14247
008652b3
MC
14248 /* Some old bootcode may report a 0 MAC address in SRAM */
14249 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
14250 }
14251 if (!addr_ok) {
14252 /* Next, try NVRAM. */
63c3a66f 14253 if (!tg3_flag(tp, NO_NVRAM) &&
df259d8c 14254 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
6d348f2c 14255 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
62cedd11
MC
14256 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
14257 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
008652b3
MC
14258 }
14259 /* Finally just fetch it out of the MAC control regs. */
14260 else {
14261 hi = tr32(MAC_ADDR_0_HIGH);
14262 lo = tr32(MAC_ADDR_0_LOW);
14263
14264 dev->dev_addr[5] = lo & 0xff;
14265 dev->dev_addr[4] = (lo >> 8) & 0xff;
14266 dev->dev_addr[3] = (lo >> 16) & 0xff;
14267 dev->dev_addr[2] = (lo >> 24) & 0xff;
14268 dev->dev_addr[1] = hi & 0xff;
14269 dev->dev_addr[0] = (hi >> 8) & 0xff;
14270 }
1da177e4
LT
14271 }
14272
14273 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
7582a335 14274#ifdef CONFIG_SPARC
1da177e4
LT
14275 if (!tg3_get_default_macaddr_sparc(tp))
14276 return 0;
14277#endif
14278 return -EINVAL;
14279 }
2ff43697 14280 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
1da177e4
LT
14281 return 0;
14282}
14283
59e6b434
DM
14284#define BOUNDARY_SINGLE_CACHELINE 1
14285#define BOUNDARY_MULTI_CACHELINE 2
14286
14287static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
14288{
14289 int cacheline_size;
14290 u8 byte;
14291 int goal;
14292
14293 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
14294 if (byte == 0)
14295 cacheline_size = 1024;
14296 else
14297 cacheline_size = (int) byte * 4;
14298
14299 /* On 5703 and later chips, the boundary bits have no
14300 * effect.
14301 */
14302 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14303 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
63c3a66f 14304 !tg3_flag(tp, PCI_EXPRESS))
59e6b434
DM
14305 goto out;
14306
14307#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
14308 goal = BOUNDARY_MULTI_CACHELINE;
14309#else
14310#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
14311 goal = BOUNDARY_SINGLE_CACHELINE;
14312#else
14313 goal = 0;
14314#endif
14315#endif
14316
63c3a66f 14317 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
14318 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
14319 goto out;
14320 }
14321
59e6b434
DM
14322 if (!goal)
14323 goto out;
14324
14325 /* PCI controllers on most RISC systems tend to disconnect
14326 * when a device tries to burst across a cache-line boundary.
14327 * Therefore, letting tg3 do so just wastes PCI bandwidth.
14328 *
14329 * Unfortunately, for PCI-E there are only limited
14330 * write-side controls for this, and thus for reads
14331 * we will still get the disconnects. We'll also waste
14332 * these PCI cycles for both read and write for chips
14333 * other than 5700 and 5701 which do not implement the
14334 * boundary bits.
14335 */
63c3a66f 14336 if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
14337 switch (cacheline_size) {
14338 case 16:
14339 case 32:
14340 case 64:
14341 case 128:
14342 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14343 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
14344 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
14345 } else {
14346 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14347 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14348 }
14349 break;
14350
14351 case 256:
14352 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
14353 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
14354 break;
14355
14356 default:
14357 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14358 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14359 break;
855e1111 14360 }
63c3a66f 14361 } else if (tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
14362 switch (cacheline_size) {
14363 case 16:
14364 case 32:
14365 case 64:
14366 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14367 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14368 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
14369 break;
14370 }
14371 /* fallthrough */
14372 case 128:
14373 default:
14374 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14375 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
14376 break;
855e1111 14377 }
59e6b434
DM
14378 } else {
14379 switch (cacheline_size) {
14380 case 16:
14381 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14382 val |= (DMA_RWCTRL_READ_BNDRY_16 |
14383 DMA_RWCTRL_WRITE_BNDRY_16);
14384 break;
14385 }
14386 /* fallthrough */
14387 case 32:
14388 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14389 val |= (DMA_RWCTRL_READ_BNDRY_32 |
14390 DMA_RWCTRL_WRITE_BNDRY_32);
14391 break;
14392 }
14393 /* fallthrough */
14394 case 64:
14395 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14396 val |= (DMA_RWCTRL_READ_BNDRY_64 |
14397 DMA_RWCTRL_WRITE_BNDRY_64);
14398 break;
14399 }
14400 /* fallthrough */
14401 case 128:
14402 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14403 val |= (DMA_RWCTRL_READ_BNDRY_128 |
14404 DMA_RWCTRL_WRITE_BNDRY_128);
14405 break;
14406 }
14407 /* fallthrough */
14408 case 256:
14409 val |= (DMA_RWCTRL_READ_BNDRY_256 |
14410 DMA_RWCTRL_WRITE_BNDRY_256);
14411 break;
14412 case 512:
14413 val |= (DMA_RWCTRL_READ_BNDRY_512 |
14414 DMA_RWCTRL_WRITE_BNDRY_512);
14415 break;
14416 case 1024:
14417 default:
14418 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
14419 DMA_RWCTRL_WRITE_BNDRY_1024);
14420 break;
855e1111 14421 }
59e6b434
DM
14422 }
14423
14424out:
14425 return val;
14426}
14427
1da177e4
LT
14428static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
14429{
14430 struct tg3_internal_buffer_desc test_desc;
14431 u32 sram_dma_descs;
14432 int i, ret;
14433
14434 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
14435
14436 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
14437 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
14438 tw32(RDMAC_STATUS, 0);
14439 tw32(WDMAC_STATUS, 0);
14440
14441 tw32(BUFMGR_MODE, 0);
14442 tw32(FTQ_RESET, 0);
14443
14444 test_desc.addr_hi = ((u64) buf_dma) >> 32;
14445 test_desc.addr_lo = buf_dma & 0xffffffff;
14446 test_desc.nic_mbuf = 0x00002100;
14447 test_desc.len = size;
14448
14449 /*
14450 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
14451 * the *second* time the tg3 driver was getting loaded after an
14452 * initial scan.
14453 *
14454 * Broadcom tells me:
14455 * ...the DMA engine is connected to the GRC block and a DMA
14456 * reset may affect the GRC block in some unpredictable way...
14457 * The behavior of resets to individual blocks has not been tested.
14458 *
14459 * Broadcom noted the GRC reset will also reset all sub-components.
14460 */
14461 if (to_device) {
14462 test_desc.cqid_sqid = (13 << 8) | 2;
14463
14464 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
14465 udelay(40);
14466 } else {
14467 test_desc.cqid_sqid = (16 << 8) | 7;
14468
14469 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
14470 udelay(40);
14471 }
14472 test_desc.flags = 0x00000005;
14473
14474 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
14475 u32 val;
14476
14477 val = *(((u32 *)&test_desc) + i);
14478 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
14479 sram_dma_descs + (i * sizeof(u32)));
14480 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
14481 }
14482 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
14483
859a5887 14484 if (to_device)
1da177e4 14485 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
859a5887 14486 else
1da177e4 14487 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
1da177e4
LT
14488
14489 ret = -ENODEV;
14490 for (i = 0; i < 40; i++) {
14491 u32 val;
14492
14493 if (to_device)
14494 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
14495 else
14496 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
14497 if ((val & 0xffff) == sram_dma_descs) {
14498 ret = 0;
14499 break;
14500 }
14501
14502 udelay(100);
14503 }
14504
14505 return ret;
14506}
14507
ded7340d 14508#define TEST_BUFFER_SIZE 0x2000
1da177e4 14509
4143470c 14510static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
895950c2
JP
14511 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
14512 { },
14513};
14514
1da177e4
LT
14515static int __devinit tg3_test_dma(struct tg3 *tp)
14516{
14517 dma_addr_t buf_dma;
59e6b434 14518 u32 *buf, saved_dma_rwctrl;
cbf9ca6c 14519 int ret = 0;
1da177e4 14520
4bae65c8
MC
14521 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
14522 &buf_dma, GFP_KERNEL);
1da177e4
LT
14523 if (!buf) {
14524 ret = -ENOMEM;
14525 goto out_nofree;
14526 }
14527
14528 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
14529 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
14530
59e6b434 14531 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
1da177e4 14532
63c3a66f 14533 if (tg3_flag(tp, 57765_PLUS))
cbf9ca6c
MC
14534 goto out;
14535
63c3a66f 14536 if (tg3_flag(tp, PCI_EXPRESS)) {
1da177e4
LT
14537 /* DMA read watermark not used on PCIE */
14538 tp->dma_rwctrl |= 0x00180000;
63c3a66f 14539 } else if (!tg3_flag(tp, PCIX_MODE)) {
85e94ced
MC
14540 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
14541 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
1da177e4
LT
14542 tp->dma_rwctrl |= 0x003f0000;
14543 else
14544 tp->dma_rwctrl |= 0x003f000f;
14545 } else {
14546 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14547 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
14548 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
49afdeb6 14549 u32 read_water = 0x7;
1da177e4 14550
4a29cc2e
MC
14551 /* If the 5704 is behind the EPB bridge, we can
14552 * do the less restrictive ONE_DMA workaround for
14553 * better performance.
14554 */
63c3a66f 14555 if (tg3_flag(tp, 40BIT_DMA_BUG) &&
4a29cc2e
MC
14556 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14557 tp->dma_rwctrl |= 0x8000;
14558 else if (ccval == 0x6 || ccval == 0x7)
1da177e4
LT
14559 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
14560
49afdeb6
MC
14561 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
14562 read_water = 4;
59e6b434 14563 /* Set bit 23 to enable PCIX hw bug fix */
49afdeb6
MC
14564 tp->dma_rwctrl |=
14565 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
14566 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
14567 (1 << 23);
4cf78e4f
MC
14568 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
14569 /* 5780 always in PCIX mode */
14570 tp->dma_rwctrl |= 0x00144000;
a4e2b347
MC
14571 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
14572 /* 5714 always in PCIX mode */
14573 tp->dma_rwctrl |= 0x00148000;
1da177e4
LT
14574 } else {
14575 tp->dma_rwctrl |= 0x001b000f;
14576 }
14577 }
14578
14579 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14580 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14581 tp->dma_rwctrl &= 0xfffffff0;
14582
14583 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14584 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
14585 /* Remove this if it causes problems for some boards. */
14586 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
14587
14588 /* On 5700/5701 chips, we need to set this bit.
14589 * Otherwise the chip will issue cacheline transactions
14590 * to streamable DMA memory with not all the byte
14591 * enables turned on. This is an error on several
14592 * RISC PCI controllers, in particular sparc64.
14593 *
14594 * On 5703/5704 chips, this bit has been reassigned
14595 * a different meaning. In particular, it is used
14596 * on those chips to enable a PCI-X workaround.
14597 */
14598 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
14599 }
14600
14601 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14602
14603#if 0
14604 /* Unneeded, already done by tg3_get_invariants. */
14605 tg3_switch_clocks(tp);
14606#endif
14607
1da177e4
LT
14608 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14609 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
14610 goto out;
14611
59e6b434
DM
14612 /* It is best to perform DMA test with maximum write burst size
14613 * to expose the 5700/5701 write DMA bug.
14614 */
14615 saved_dma_rwctrl = tp->dma_rwctrl;
14616 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14617 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14618
1da177e4
LT
14619 while (1) {
14620 u32 *p = buf, i;
14621
14622 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
14623 p[i] = i;
14624
14625 /* Send the buffer to the chip. */
14626 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
14627 if (ret) {
2445e461
MC
14628 dev_err(&tp->pdev->dev,
14629 "%s: Buffer write failed. err = %d\n",
14630 __func__, ret);
1da177e4
LT
14631 break;
14632 }
14633
14634#if 0
14635 /* validate data reached card RAM correctly. */
14636 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14637 u32 val;
14638 tg3_read_mem(tp, 0x2100 + (i*4), &val);
14639 if (le32_to_cpu(val) != p[i]) {
2445e461
MC
14640 dev_err(&tp->pdev->dev,
14641 "%s: Buffer corrupted on device! "
14642 "(%d != %d)\n", __func__, val, i);
1da177e4
LT
14643 /* ret = -ENODEV here? */
14644 }
14645 p[i] = 0;
14646 }
14647#endif
14648 /* Now read it back. */
14649 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
14650 if (ret) {
5129c3a3
MC
14651 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
14652 "err = %d\n", __func__, ret);
1da177e4
LT
14653 break;
14654 }
14655
14656 /* Verify it. */
14657 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14658 if (p[i] == i)
14659 continue;
14660
59e6b434
DM
14661 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14662 DMA_RWCTRL_WRITE_BNDRY_16) {
14663 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
1da177e4
LT
14664 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
14665 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14666 break;
14667 } else {
2445e461
MC
14668 dev_err(&tp->pdev->dev,
14669 "%s: Buffer corrupted on read back! "
14670 "(%d != %d)\n", __func__, p[i], i);
1da177e4
LT
14671 ret = -ENODEV;
14672 goto out;
14673 }
14674 }
14675
14676 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
14677 /* Success. */
14678 ret = 0;
14679 break;
14680 }
14681 }
59e6b434
DM
14682 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14683 DMA_RWCTRL_WRITE_BNDRY_16) {
14684 /* DMA test passed without adjusting DMA boundary,
6d1cfbab
MC
14685 * now look for chipsets that are known to expose the
14686 * DMA bug without failing the test.
59e6b434 14687 */
4143470c 14688 if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
6d1cfbab
MC
14689 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14690 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
859a5887 14691 } else {
6d1cfbab
MC
14692 /* Safe to use the calculated DMA boundary. */
14693 tp->dma_rwctrl = saved_dma_rwctrl;
859a5887 14694 }
6d1cfbab 14695
59e6b434
DM
14696 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14697 }
1da177e4
LT
14698
14699out:
4bae65c8 14700 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
1da177e4
LT
14701out_nofree:
14702 return ret;
14703}
14704
1da177e4
LT
14705static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
14706{
63c3a66f 14707 if (tg3_flag(tp, 57765_PLUS)) {
666bc831
MC
14708 tp->bufmgr_config.mbuf_read_dma_low_water =
14709 DEFAULT_MB_RDMA_LOW_WATER_5705;
14710 tp->bufmgr_config.mbuf_mac_rx_low_water =
14711 DEFAULT_MB_MACRX_LOW_WATER_57765;
14712 tp->bufmgr_config.mbuf_high_water =
14713 DEFAULT_MB_HIGH_WATER_57765;
14714
14715 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14716 DEFAULT_MB_RDMA_LOW_WATER_5705;
14717 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14718 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
14719 tp->bufmgr_config.mbuf_high_water_jumbo =
14720 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
63c3a66f 14721 } else if (tg3_flag(tp, 5705_PLUS)) {
fdfec172
MC
14722 tp->bufmgr_config.mbuf_read_dma_low_water =
14723 DEFAULT_MB_RDMA_LOW_WATER_5705;
14724 tp->bufmgr_config.mbuf_mac_rx_low_water =
14725 DEFAULT_MB_MACRX_LOW_WATER_5705;
14726 tp->bufmgr_config.mbuf_high_water =
14727 DEFAULT_MB_HIGH_WATER_5705;
b5d3772c
MC
14728 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14729 tp->bufmgr_config.mbuf_mac_rx_low_water =
14730 DEFAULT_MB_MACRX_LOW_WATER_5906;
14731 tp->bufmgr_config.mbuf_high_water =
14732 DEFAULT_MB_HIGH_WATER_5906;
14733 }
fdfec172
MC
14734
14735 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14736 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
14737 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14738 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
14739 tp->bufmgr_config.mbuf_high_water_jumbo =
14740 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
14741 } else {
14742 tp->bufmgr_config.mbuf_read_dma_low_water =
14743 DEFAULT_MB_RDMA_LOW_WATER;
14744 tp->bufmgr_config.mbuf_mac_rx_low_water =
14745 DEFAULT_MB_MACRX_LOW_WATER;
14746 tp->bufmgr_config.mbuf_high_water =
14747 DEFAULT_MB_HIGH_WATER;
14748
14749 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14750 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
14751 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14752 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
14753 tp->bufmgr_config.mbuf_high_water_jumbo =
14754 DEFAULT_MB_HIGH_WATER_JUMBO;
14755 }
1da177e4
LT
14756
14757 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
14758 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
14759}
14760
14761static char * __devinit tg3_phy_string(struct tg3 *tp)
14762{
79eb6904
MC
14763 switch (tp->phy_id & TG3_PHY_ID_MASK) {
14764 case TG3_PHY_ID_BCM5400: return "5400";
14765 case TG3_PHY_ID_BCM5401: return "5401";
14766 case TG3_PHY_ID_BCM5411: return "5411";
14767 case TG3_PHY_ID_BCM5701: return "5701";
14768 case TG3_PHY_ID_BCM5703: return "5703";
14769 case TG3_PHY_ID_BCM5704: return "5704";
14770 case TG3_PHY_ID_BCM5705: return "5705";
14771 case TG3_PHY_ID_BCM5750: return "5750";
14772 case TG3_PHY_ID_BCM5752: return "5752";
14773 case TG3_PHY_ID_BCM5714: return "5714";
14774 case TG3_PHY_ID_BCM5780: return "5780";
14775 case TG3_PHY_ID_BCM5755: return "5755";
14776 case TG3_PHY_ID_BCM5787: return "5787";
14777 case TG3_PHY_ID_BCM5784: return "5784";
14778 case TG3_PHY_ID_BCM5756: return "5722/5756";
14779 case TG3_PHY_ID_BCM5906: return "5906";
14780 case TG3_PHY_ID_BCM5761: return "5761";
14781 case TG3_PHY_ID_BCM5718C: return "5718C";
14782 case TG3_PHY_ID_BCM5718S: return "5718S";
14783 case TG3_PHY_ID_BCM57765: return "57765";
302b500b 14784 case TG3_PHY_ID_BCM5719C: return "5719C";
6418f2c1 14785 case TG3_PHY_ID_BCM5720C: return "5720C";
79eb6904 14786 case TG3_PHY_ID_BCM8002: return "8002/serdes";
1da177e4
LT
14787 case 0: return "serdes";
14788 default: return "unknown";
855e1111 14789 }
1da177e4
LT
14790}
14791
f9804ddb
MC
14792static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
14793{
63c3a66f 14794 if (tg3_flag(tp, PCI_EXPRESS)) {
f9804ddb
MC
14795 strcpy(str, "PCI Express");
14796 return str;
63c3a66f 14797 } else if (tg3_flag(tp, PCIX_MODE)) {
f9804ddb
MC
14798 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
14799
14800 strcpy(str, "PCIX:");
14801
14802 if ((clock_ctrl == 7) ||
14803 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
14804 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
14805 strcat(str, "133MHz");
14806 else if (clock_ctrl == 0)
14807 strcat(str, "33MHz");
14808 else if (clock_ctrl == 2)
14809 strcat(str, "50MHz");
14810 else if (clock_ctrl == 4)
14811 strcat(str, "66MHz");
14812 else if (clock_ctrl == 6)
14813 strcat(str, "100MHz");
f9804ddb
MC
14814 } else {
14815 strcpy(str, "PCI:");
63c3a66f 14816 if (tg3_flag(tp, PCI_HIGH_SPEED))
f9804ddb
MC
14817 strcat(str, "66MHz");
14818 else
14819 strcat(str, "33MHz");
14820 }
63c3a66f 14821 if (tg3_flag(tp, PCI_32BIT))
f9804ddb
MC
14822 strcat(str, ":32-bit");
14823 else
14824 strcat(str, ":64-bit");
14825 return str;
14826}
14827
8c2dc7e1 14828static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
1da177e4
LT
14829{
14830 struct pci_dev *peer;
14831 unsigned int func, devnr = tp->pdev->devfn & ~7;
14832
14833 for (func = 0; func < 8; func++) {
14834 peer = pci_get_slot(tp->pdev->bus, devnr | func);
14835 if (peer && peer != tp->pdev)
14836 break;
14837 pci_dev_put(peer);
14838 }
16fe9d74
MC
14839 /* 5704 can be configured in single-port mode, set peer to
14840 * tp->pdev in that case.
14841 */
14842 if (!peer) {
14843 peer = tp->pdev;
14844 return peer;
14845 }
1da177e4
LT
14846
14847 /*
14848 * We don't need to keep the refcount elevated; there's no way
14849 * to remove one half of this device without removing the other
14850 */
14851 pci_dev_put(peer);
14852
14853 return peer;
14854}
14855
15f9850d
DM
14856static void __devinit tg3_init_coal(struct tg3 *tp)
14857{
14858 struct ethtool_coalesce *ec = &tp->coal;
14859
14860 memset(ec, 0, sizeof(*ec));
14861 ec->cmd = ETHTOOL_GCOALESCE;
14862 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
14863 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
14864 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
14865 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
14866 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
14867 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
14868 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
14869 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
14870 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
14871
14872 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
14873 HOSTCC_MODE_CLRTICK_TXBD)) {
14874 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
14875 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
14876 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
14877 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
14878 }
d244c892 14879
63c3a66f 14880 if (tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
14881 ec->rx_coalesce_usecs_irq = 0;
14882 ec->tx_coalesce_usecs_irq = 0;
14883 ec->stats_block_coalesce_usecs = 0;
14884 }
15f9850d
DM
14885}
14886
7c7d64b8
SH
14887static const struct net_device_ops tg3_netdev_ops = {
14888 .ndo_open = tg3_open,
14889 .ndo_stop = tg3_close,
00829823 14890 .ndo_start_xmit = tg3_start_xmit,
511d2224 14891 .ndo_get_stats64 = tg3_get_stats64,
00829823
SH
14892 .ndo_validate_addr = eth_validate_addr,
14893 .ndo_set_multicast_list = tg3_set_rx_mode,
14894 .ndo_set_mac_address = tg3_set_mac_addr,
14895 .ndo_do_ioctl = tg3_ioctl,
14896 .ndo_tx_timeout = tg3_tx_timeout,
14897 .ndo_change_mtu = tg3_change_mtu,
dc668910 14898 .ndo_fix_features = tg3_fix_features,
06c03c02 14899 .ndo_set_features = tg3_set_features,
00829823
SH
14900#ifdef CONFIG_NET_POLL_CONTROLLER
14901 .ndo_poll_controller = tg3_poll_controller,
14902#endif
14903};
14904
1da177e4
LT
14905static int __devinit tg3_init_one(struct pci_dev *pdev,
14906 const struct pci_device_id *ent)
14907{
1da177e4
LT
14908 struct net_device *dev;
14909 struct tg3 *tp;
646c9edd
MC
14910 int i, err, pm_cap;
14911 u32 sndmbx, rcvmbx, intmbx;
f9804ddb 14912 char str[40];
72f2afb8 14913 u64 dma_mask, persist_dma_mask;
0da0606f 14914 u32 features = 0;
1da177e4 14915
05dbe005 14916 printk_once(KERN_INFO "%s\n", version);
1da177e4
LT
14917
14918 err = pci_enable_device(pdev);
14919 if (err) {
2445e461 14920 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
1da177e4
LT
14921 return err;
14922 }
14923
1da177e4
LT
14924 err = pci_request_regions(pdev, DRV_MODULE_NAME);
14925 if (err) {
2445e461 14926 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
1da177e4
LT
14927 goto err_out_disable_pdev;
14928 }
14929
14930 pci_set_master(pdev);
14931
14932 /* Find power-management capability. */
14933 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
14934 if (pm_cap == 0) {
2445e461
MC
14935 dev_err(&pdev->dev,
14936 "Cannot find Power Management capability, aborting\n");
1da177e4
LT
14937 err = -EIO;
14938 goto err_out_free_res;
14939 }
14940
fe5f5787 14941 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
1da177e4 14942 if (!dev) {
2445e461 14943 dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
1da177e4
LT
14944 err = -ENOMEM;
14945 goto err_out_free_res;
14946 }
14947
1da177e4
LT
14948 SET_NETDEV_DEV(dev, &pdev->dev);
14949
1da177e4
LT
14950 tp = netdev_priv(dev);
14951 tp->pdev = pdev;
14952 tp->dev = dev;
14953 tp->pm_cap = pm_cap;
1da177e4
LT
14954 tp->rx_mode = TG3_DEF_RX_MODE;
14955 tp->tx_mode = TG3_DEF_TX_MODE;
8ef21428 14956
1da177e4
LT
14957 if (tg3_debug > 0)
14958 tp->msg_enable = tg3_debug;
14959 else
14960 tp->msg_enable = TG3_DEF_MSG_ENABLE;
14961
14962 /* The word/byte swap controls here control register access byte
14963 * swapping. DMA data byte swapping is controlled in the GRC_MODE
14964 * setting below.
14965 */
14966 tp->misc_host_ctrl =
14967 MISC_HOST_CTRL_MASK_PCI_INT |
14968 MISC_HOST_CTRL_WORD_SWAP |
14969 MISC_HOST_CTRL_INDIR_ACCESS |
14970 MISC_HOST_CTRL_PCISTATE_RW;
14971
14972 /* The NONFRM (non-frame) byte/word swap controls take effect
14973 * on descriptor entries, anything which isn't packet data.
14974 *
14975 * The StrongARM chips on the board (one for tx, one for rx)
14976 * are running in big-endian mode.
14977 */
14978 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
14979 GRC_MODE_WSWAP_NONFRM_DATA);
14980#ifdef __BIG_ENDIAN
14981 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
14982#endif
14983 spin_lock_init(&tp->lock);
1da177e4 14984 spin_lock_init(&tp->indirect_lock);
c4028958 14985 INIT_WORK(&tp->reset_task, tg3_reset_task);
1da177e4 14986
d5fe488a 14987 tp->regs = pci_ioremap_bar(pdev, BAR_0);
ab0049b4 14988 if (!tp->regs) {
ab96b241 14989 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
1da177e4
LT
14990 err = -ENOMEM;
14991 goto err_out_free_dev;
14992 }
14993
1da177e4
LT
14994 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
14995 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
1da177e4 14996
1da177e4 14997 dev->ethtool_ops = &tg3_ethtool_ops;
1da177e4 14998 dev->watchdog_timeo = TG3_TX_TIMEOUT;
2ffcc981 14999 dev->netdev_ops = &tg3_netdev_ops;
1da177e4 15000 dev->irq = pdev->irq;
1da177e4
LT
15001
15002 err = tg3_get_invariants(tp);
15003 if (err) {
ab96b241
MC
15004 dev_err(&pdev->dev,
15005 "Problem fetching invariants of chip, aborting\n");
1da177e4
LT
15006 goto err_out_iounmap;
15007 }
15008
4a29cc2e
MC
15009 /* The EPB bridge inside 5714, 5715, and 5780 and any
15010 * device behind the EPB cannot support DMA addresses > 40-bit.
72f2afb8
MC
15011 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
15012 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
15013 * do DMA address check in tg3_start_xmit().
15014 */
63c3a66f 15015 if (tg3_flag(tp, IS_5788))
284901a9 15016 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
63c3a66f 15017 else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
50cf156a 15018 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
72f2afb8 15019#ifdef CONFIG_HIGHMEM
6a35528a 15020 dma_mask = DMA_BIT_MASK(64);
72f2afb8 15021#endif
4a29cc2e 15022 } else
6a35528a 15023 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
72f2afb8
MC
15024
15025 /* Configure DMA attributes. */
284901a9 15026 if (dma_mask > DMA_BIT_MASK(32)) {
72f2afb8
MC
15027 err = pci_set_dma_mask(pdev, dma_mask);
15028 if (!err) {
0da0606f 15029 features |= NETIF_F_HIGHDMA;
72f2afb8
MC
15030 err = pci_set_consistent_dma_mask(pdev,
15031 persist_dma_mask);
15032 if (err < 0) {
ab96b241
MC
15033 dev_err(&pdev->dev, "Unable to obtain 64 bit "
15034 "DMA for consistent allocations\n");
72f2afb8
MC
15035 goto err_out_iounmap;
15036 }
15037 }
15038 }
284901a9
YH
15039 if (err || dma_mask == DMA_BIT_MASK(32)) {
15040 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
72f2afb8 15041 if (err) {
ab96b241
MC
15042 dev_err(&pdev->dev,
15043 "No usable DMA configuration, aborting\n");
72f2afb8
MC
15044 goto err_out_iounmap;
15045 }
15046 }
15047
fdfec172 15048 tg3_init_bufmgr_config(tp);
1da177e4 15049
0da0606f
MC
15050 features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
15051
15052 /* 5700 B0 chips do not support checksumming correctly due
15053 * to hardware bugs.
15054 */
15055 if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
15056 features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
15057
15058 if (tg3_flag(tp, 5755_PLUS))
15059 features |= NETIF_F_IPV6_CSUM;
15060 }
15061
4e3a7aaa
MC
15062 /* TSO is on by default on chips that support hardware TSO.
15063 * Firmware TSO on older chips gives lower performance, so it
15064 * is off by default, but can be enabled using ethtool.
15065 */
63c3a66f
JP
15066 if ((tg3_flag(tp, HW_TSO_1) ||
15067 tg3_flag(tp, HW_TSO_2) ||
15068 tg3_flag(tp, HW_TSO_3)) &&
0da0606f
MC
15069 (features & NETIF_F_IP_CSUM))
15070 features |= NETIF_F_TSO;
63c3a66f 15071 if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
0da0606f
MC
15072 if (features & NETIF_F_IPV6_CSUM)
15073 features |= NETIF_F_TSO6;
63c3a66f 15074 if (tg3_flag(tp, HW_TSO_3) ||
e849cdc3 15075 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c
MC
15076 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
15077 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
63c3a66f 15078 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
dc668910 15079 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
0da0606f 15080 features |= NETIF_F_TSO_ECN;
b0026624 15081 }
1da177e4 15082
06c03c02
MB
15083 /*
15084 * Add loopback capability only for a subset of devices that support
15085 * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
15086 * loopback for the remaining devices.
15087 */
15088 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
15089 !tg3_flag(tp, CPMU_PRESENT))
15090 /* Add the loopback capability */
0da0606f
MC
15091 features |= NETIF_F_LOOPBACK;
15092
15093 dev->features |= features;
15094 dev->hw_features |= features;
15095 dev->vlan_features |= features;
06c03c02 15096
1da177e4 15097 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
63c3a66f 15098 !tg3_flag(tp, TSO_CAPABLE) &&
1da177e4 15099 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
63c3a66f 15100 tg3_flag_set(tp, MAX_RXPEND_64);
1da177e4
LT
15101 tp->rx_pending = 63;
15102 }
15103
1da177e4
LT
15104 err = tg3_get_device_address(tp);
15105 if (err) {
ab96b241
MC
15106 dev_err(&pdev->dev,
15107 "Could not obtain valid ethernet address, aborting\n");
026a6c21 15108 goto err_out_iounmap;
1da177e4
LT
15109 }
15110
63c3a66f 15111 if (tg3_flag(tp, ENABLE_APE)) {
63532394 15112 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
79ea13ce 15113 if (!tp->aperegs) {
ab96b241
MC
15114 dev_err(&pdev->dev,
15115 "Cannot map APE registers, aborting\n");
c88864df 15116 err = -ENOMEM;
026a6c21 15117 goto err_out_iounmap;
c88864df
MC
15118 }
15119
15120 tg3_ape_lock_init(tp);
7fd76445 15121
63c3a66f 15122 if (tg3_flag(tp, ENABLE_ASF))
7fd76445 15123 tg3_read_dash_ver(tp);
c88864df
MC
15124 }
15125
1da177e4
LT
15126 /*
15127 * Reset chip in case UNDI or EFI driver did not shutdown
15128 * DMA self test will enable WDMAC and we'll see (spurious)
15129 * pending DMA on the PCI bus at that point.
15130 */
15131 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
15132 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
1da177e4 15133 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
944d980e 15134 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
15135 }
15136
15137 err = tg3_test_dma(tp);
15138 if (err) {
ab96b241 15139 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
c88864df 15140 goto err_out_apeunmap;
1da177e4
LT
15141 }
15142
78f90dcf
MC
15143 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
15144 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
15145 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
6fd45cb8 15146 for (i = 0; i < tp->irq_max; i++) {
78f90dcf
MC
15147 struct tg3_napi *tnapi = &tp->napi[i];
15148
15149 tnapi->tp = tp;
15150 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
15151
15152 tnapi->int_mbox = intmbx;
15153 if (i < 4)
15154 intmbx += 0x8;
15155 else
15156 intmbx += 0x4;
15157
15158 tnapi->consmbox = rcvmbx;
15159 tnapi->prodmbox = sndmbx;
15160
66cfd1bd 15161 if (i)
78f90dcf 15162 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
66cfd1bd 15163 else
78f90dcf 15164 tnapi->coal_now = HOSTCC_MODE_NOW;
78f90dcf 15165
63c3a66f 15166 if (!tg3_flag(tp, SUPPORT_MSIX))
78f90dcf
MC
15167 break;
15168
15169 /*
15170 * If we support MSIX, we'll be using RSS. If we're using
15171 * RSS, the first vector only handles link interrupts and the
15172 * remaining vectors handle rx and tx interrupts. Reuse the
15173 * mailbox values for the next iteration. The values we setup
15174 * above are still useful for the single vectored mode.
15175 */
15176 if (!i)
15177 continue;
15178
15179 rcvmbx += 0x8;
15180
15181 if (sndmbx & 0x4)
15182 sndmbx -= 0x4;
15183 else
15184 sndmbx += 0xc;
15185 }
15186
15f9850d
DM
15187 tg3_init_coal(tp);
15188
c49a1561
MC
15189 pci_set_drvdata(pdev, dev);
15190
1da177e4
LT
15191 err = register_netdev(dev);
15192 if (err) {
ab96b241 15193 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
0d3031d9 15194 goto err_out_apeunmap;
1da177e4
LT
15195 }
15196
05dbe005
JP
15197 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
15198 tp->board_part_number,
15199 tp->pci_chip_rev_id,
15200 tg3_bus_string(tp, str),
15201 dev->dev_addr);
1da177e4 15202
f07e9af3 15203 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7
MC
15204 struct phy_device *phydev;
15205 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
5129c3a3
MC
15206 netdev_info(dev,
15207 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
05dbe005 15208 phydev->drv->name, dev_name(&phydev->dev));
f07e9af3
MC
15209 } else {
15210 char *ethtype;
15211
15212 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
15213 ethtype = "10/100Base-TX";
15214 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
15215 ethtype = "1000Base-SX";
15216 else
15217 ethtype = "10/100/1000Base-T";
15218
5129c3a3 15219 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
47007831
MC
15220 "(WireSpeed[%d], EEE[%d])\n",
15221 tg3_phy_string(tp), ethtype,
15222 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
15223 (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
f07e9af3 15224 }
05dbe005
JP
15225
15226 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
dc668910 15227 (dev->features & NETIF_F_RXCSUM) != 0,
63c3a66f 15228 tg3_flag(tp, USE_LINKCHG_REG) != 0,
f07e9af3 15229 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
63c3a66f
JP
15230 tg3_flag(tp, ENABLE_ASF) != 0,
15231 tg3_flag(tp, TSO_CAPABLE) != 0);
05dbe005
JP
15232 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
15233 tp->dma_rwctrl,
15234 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
15235 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
1da177e4 15236
b45aa2f6
MC
15237 pci_save_state(pdev);
15238
1da177e4
LT
15239 return 0;
15240
0d3031d9
MC
15241err_out_apeunmap:
15242 if (tp->aperegs) {
15243 iounmap(tp->aperegs);
15244 tp->aperegs = NULL;
15245 }
15246
1da177e4 15247err_out_iounmap:
6892914f
MC
15248 if (tp->regs) {
15249 iounmap(tp->regs);
22abe310 15250 tp->regs = NULL;
6892914f 15251 }
1da177e4
LT
15252
15253err_out_free_dev:
15254 free_netdev(dev);
15255
15256err_out_free_res:
15257 pci_release_regions(pdev);
15258
15259err_out_disable_pdev:
15260 pci_disable_device(pdev);
15261 pci_set_drvdata(pdev, NULL);
15262 return err;
15263}
15264
15265static void __devexit tg3_remove_one(struct pci_dev *pdev)
15266{
15267 struct net_device *dev = pci_get_drvdata(pdev);
15268
15269 if (dev) {
15270 struct tg3 *tp = netdev_priv(dev);
15271
077f849d
JSR
15272 if (tp->fw)
15273 release_firmware(tp->fw);
15274
23f333a2 15275 cancel_work_sync(&tp->reset_task);
158d7abd 15276
63c3a66f 15277 if (!tg3_flag(tp, USE_PHYLIB)) {
b02fd9e3 15278 tg3_phy_fini(tp);
158d7abd 15279 tg3_mdio_fini(tp);
b02fd9e3 15280 }
158d7abd 15281
1da177e4 15282 unregister_netdev(dev);
0d3031d9
MC
15283 if (tp->aperegs) {
15284 iounmap(tp->aperegs);
15285 tp->aperegs = NULL;
15286 }
6892914f
MC
15287 if (tp->regs) {
15288 iounmap(tp->regs);
22abe310 15289 tp->regs = NULL;
6892914f 15290 }
1da177e4
LT
15291 free_netdev(dev);
15292 pci_release_regions(pdev);
15293 pci_disable_device(pdev);
15294 pci_set_drvdata(pdev, NULL);
15295 }
15296}
15297
aa6027ca 15298#ifdef CONFIG_PM_SLEEP
c866b7ea 15299static int tg3_suspend(struct device *device)
1da177e4 15300{
c866b7ea 15301 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15302 struct net_device *dev = pci_get_drvdata(pdev);
15303 struct tg3 *tp = netdev_priv(dev);
15304 int err;
15305
15306 if (!netif_running(dev))
15307 return 0;
15308
23f333a2 15309 flush_work_sync(&tp->reset_task);
b02fd9e3 15310 tg3_phy_stop(tp);
1da177e4
LT
15311 tg3_netif_stop(tp);
15312
15313 del_timer_sync(&tp->timer);
15314
f47c11ee 15315 tg3_full_lock(tp, 1);
1da177e4 15316 tg3_disable_ints(tp);
f47c11ee 15317 tg3_full_unlock(tp);
1da177e4
LT
15318
15319 netif_device_detach(dev);
15320
f47c11ee 15321 tg3_full_lock(tp, 0);
944d980e 15322 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
63c3a66f 15323 tg3_flag_clear(tp, INIT_COMPLETE);
f47c11ee 15324 tg3_full_unlock(tp);
1da177e4 15325
c866b7ea 15326 err = tg3_power_down_prepare(tp);
1da177e4 15327 if (err) {
b02fd9e3
MC
15328 int err2;
15329
f47c11ee 15330 tg3_full_lock(tp, 0);
1da177e4 15331
63c3a66f 15332 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
15333 err2 = tg3_restart_hw(tp, 1);
15334 if (err2)
b9ec6c1b 15335 goto out;
1da177e4
LT
15336
15337 tp->timer.expires = jiffies + tp->timer_offset;
15338 add_timer(&tp->timer);
15339
15340 netif_device_attach(dev);
15341 tg3_netif_start(tp);
15342
b9ec6c1b 15343out:
f47c11ee 15344 tg3_full_unlock(tp);
b02fd9e3
MC
15345
15346 if (!err2)
15347 tg3_phy_start(tp);
1da177e4
LT
15348 }
15349
15350 return err;
15351}
15352
c866b7ea 15353static int tg3_resume(struct device *device)
1da177e4 15354{
c866b7ea 15355 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15356 struct net_device *dev = pci_get_drvdata(pdev);
15357 struct tg3 *tp = netdev_priv(dev);
15358 int err;
15359
15360 if (!netif_running(dev))
15361 return 0;
15362
1da177e4
LT
15363 netif_device_attach(dev);
15364
f47c11ee 15365 tg3_full_lock(tp, 0);
1da177e4 15366
63c3a66f 15367 tg3_flag_set(tp, INIT_COMPLETE);
b9ec6c1b
MC
15368 err = tg3_restart_hw(tp, 1);
15369 if (err)
15370 goto out;
1da177e4
LT
15371
15372 tp->timer.expires = jiffies + tp->timer_offset;
15373 add_timer(&tp->timer);
15374
1da177e4
LT
15375 tg3_netif_start(tp);
15376
b9ec6c1b 15377out:
f47c11ee 15378 tg3_full_unlock(tp);
1da177e4 15379
b02fd9e3
MC
15380 if (!err)
15381 tg3_phy_start(tp);
15382
b9ec6c1b 15383 return err;
1da177e4
LT
15384}
15385
c866b7ea 15386static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
aa6027ca
ED
15387#define TG3_PM_OPS (&tg3_pm_ops)
15388
15389#else
15390
15391#define TG3_PM_OPS NULL
15392
15393#endif /* CONFIG_PM_SLEEP */
c866b7ea 15394
b45aa2f6
MC
15395/**
15396 * tg3_io_error_detected - called when PCI error is detected
15397 * @pdev: Pointer to PCI device
15398 * @state: The current pci connection state
15399 *
15400 * This function is called after a PCI bus error affecting
15401 * this device has been detected.
15402 */
15403static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
15404 pci_channel_state_t state)
15405{
15406 struct net_device *netdev = pci_get_drvdata(pdev);
15407 struct tg3 *tp = netdev_priv(netdev);
15408 pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
15409
15410 netdev_info(netdev, "PCI I/O error detected\n");
15411
15412 rtnl_lock();
15413
15414 if (!netif_running(netdev))
15415 goto done;
15416
15417 tg3_phy_stop(tp);
15418
15419 tg3_netif_stop(tp);
15420
15421 del_timer_sync(&tp->timer);
63c3a66f 15422 tg3_flag_clear(tp, RESTART_TIMER);
b45aa2f6
MC
15423
15424 /* Want to make sure that the reset task doesn't run */
15425 cancel_work_sync(&tp->reset_task);
63c3a66f
JP
15426 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
15427 tg3_flag_clear(tp, RESTART_TIMER);
b45aa2f6
MC
15428
15429 netif_device_detach(netdev);
15430
15431 /* Clean up software state, even if MMIO is blocked */
15432 tg3_full_lock(tp, 0);
15433 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
15434 tg3_full_unlock(tp);
15435
15436done:
15437 if (state == pci_channel_io_perm_failure)
15438 err = PCI_ERS_RESULT_DISCONNECT;
15439 else
15440 pci_disable_device(pdev);
15441
15442 rtnl_unlock();
15443
15444 return err;
15445}
15446
15447/**
15448 * tg3_io_slot_reset - called after the pci bus has been reset.
15449 * @pdev: Pointer to PCI device
15450 *
15451 * Restart the card from scratch, as if from a cold-boot.
15452 * At this point, the card has exprienced a hard reset,
15453 * followed by fixups by BIOS, and has its config space
15454 * set up identically to what it was at cold boot.
15455 */
15456static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
15457{
15458 struct net_device *netdev = pci_get_drvdata(pdev);
15459 struct tg3 *tp = netdev_priv(netdev);
15460 pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
15461 int err;
15462
15463 rtnl_lock();
15464
15465 if (pci_enable_device(pdev)) {
15466 netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
15467 goto done;
15468 }
15469
15470 pci_set_master(pdev);
15471 pci_restore_state(pdev);
15472 pci_save_state(pdev);
15473
15474 if (!netif_running(netdev)) {
15475 rc = PCI_ERS_RESULT_RECOVERED;
15476 goto done;
15477 }
15478
15479 err = tg3_power_up(tp);
15480 if (err) {
15481 netdev_err(netdev, "Failed to restore register access.\n");
15482 goto done;
15483 }
15484
15485 rc = PCI_ERS_RESULT_RECOVERED;
15486
15487done:
15488 rtnl_unlock();
15489
15490 return rc;
15491}
15492
15493/**
15494 * tg3_io_resume - called when traffic can start flowing again.
15495 * @pdev: Pointer to PCI device
15496 *
15497 * This callback is called when the error recovery driver tells
15498 * us that its OK to resume normal operation.
15499 */
15500static void tg3_io_resume(struct pci_dev *pdev)
15501{
15502 struct net_device *netdev = pci_get_drvdata(pdev);
15503 struct tg3 *tp = netdev_priv(netdev);
15504 int err;
15505
15506 rtnl_lock();
15507
15508 if (!netif_running(netdev))
15509 goto done;
15510
15511 tg3_full_lock(tp, 0);
63c3a66f 15512 tg3_flag_set(tp, INIT_COMPLETE);
b45aa2f6
MC
15513 err = tg3_restart_hw(tp, 1);
15514 tg3_full_unlock(tp);
15515 if (err) {
15516 netdev_err(netdev, "Cannot restart hardware after reset.\n");
15517 goto done;
15518 }
15519
15520 netif_device_attach(netdev);
15521
15522 tp->timer.expires = jiffies + tp->timer_offset;
15523 add_timer(&tp->timer);
15524
15525 tg3_netif_start(tp);
15526
15527 tg3_phy_start(tp);
15528
15529done:
15530 rtnl_unlock();
15531}
15532
15533static struct pci_error_handlers tg3_err_handler = {
15534 .error_detected = tg3_io_error_detected,
15535 .slot_reset = tg3_io_slot_reset,
15536 .resume = tg3_io_resume
15537};
15538
1da177e4
LT
15539static struct pci_driver tg3_driver = {
15540 .name = DRV_MODULE_NAME,
15541 .id_table = tg3_pci_tbl,
15542 .probe = tg3_init_one,
15543 .remove = __devexit_p(tg3_remove_one),
b45aa2f6 15544 .err_handler = &tg3_err_handler,
aa6027ca 15545 .driver.pm = TG3_PM_OPS,
1da177e4
LT
15546};
15547
15548static int __init tg3_init(void)
15549{
29917620 15550 return pci_register_driver(&tg3_driver);
1da177e4
LT
15551}
15552
15553static void __exit tg3_cleanup(void)
15554{
15555 pci_unregister_driver(&tg3_driver);
15556}
15557
15558module_init(tg3_init);
15559module_exit(tg3_cleanup);
This page took 2.928516 seconds and 5 git commands to generate.