tg3: Workaround rx_discards stat bug
[deliverable/linux.git] / drivers / net / tg3.c
CommitLineData
1da177e4
LT
1/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
b86fb2cf 7 * Copyright (C) 2005-2011 Broadcom Corporation.
1da177e4
LT
8 *
9 * Firmware is:
49cabf49
MC
10 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
1da177e4
LT
16 */
17
1da177e4
LT
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
6867c843 21#include <linux/stringify.h>
1da177e4
LT
22#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
14c85021 27#include <linux/in.h>
1da177e4
LT
28#include <linux/init.h>
29#include <linux/ioport.h>
30#include <linux/pci.h>
31#include <linux/netdevice.h>
32#include <linux/etherdevice.h>
33#include <linux/skbuff.h>
34#include <linux/ethtool.h>
3110f5f5 35#include <linux/mdio.h>
1da177e4 36#include <linux/mii.h>
158d7abd 37#include <linux/phy.h>
a9daf367 38#include <linux/brcmphy.h>
1da177e4
LT
39#include <linux/if_vlan.h>
40#include <linux/ip.h>
41#include <linux/tcp.h>
42#include <linux/workqueue.h>
61487480 43#include <linux/prefetch.h>
f9a5f7d3 44#include <linux/dma-mapping.h>
077f849d 45#include <linux/firmware.h>
1da177e4
LT
46
47#include <net/checksum.h>
c9bdd4b5 48#include <net/ip.h>
1da177e4
LT
49
50#include <asm/system.h>
27fd9de8 51#include <linux/io.h>
1da177e4 52#include <asm/byteorder.h>
27fd9de8 53#include <linux/uaccess.h>
1da177e4 54
49b6e95f 55#ifdef CONFIG_SPARC
1da177e4 56#include <asm/idprom.h>
49b6e95f 57#include <asm/prom.h>
1da177e4
LT
58#endif
59
63532394
MC
60#define BAR_0 0
61#define BAR_2 2
62
1da177e4
LT
63#include "tg3.h"
64
65#define DRV_MODULE_NAME "tg3"
6867c843 66#define TG3_MAJ_NUM 3
b86fb2cf 67#define TG3_MIN_NUM 117
6867c843
MC
68#define DRV_MODULE_VERSION \
69 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
b86fb2cf 70#define DRV_MODULE_RELDATE "January 25, 2011"
1da177e4
LT
71
72#define TG3_DEF_MAC_MODE 0
73#define TG3_DEF_RX_MODE 0
74#define TG3_DEF_TX_MODE 0
75#define TG3_DEF_MSG_ENABLE \
76 (NETIF_MSG_DRV | \
77 NETIF_MSG_PROBE | \
78 NETIF_MSG_LINK | \
79 NETIF_MSG_TIMER | \
80 NETIF_MSG_IFDOWN | \
81 NETIF_MSG_IFUP | \
82 NETIF_MSG_RX_ERR | \
83 NETIF_MSG_TX_ERR)
84
85/* length of time before we decide the hardware is borked,
86 * and dev->tx_timeout() should be called to fix the problem
87 */
88#define TG3_TX_TIMEOUT (5 * HZ)
89
90/* hardware minimum and maximum for a single frame's data payload */
91#define TG3_MIN_MTU 60
92#define TG3_MAX_MTU(tp) \
8f666b07 93 ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
1da177e4
LT
94
95/* These numbers seem to be hard coded in the NIC firmware somehow.
96 * You can't change the ring sizes, but you can change where you place
97 * them in the NIC onboard memory.
98 */
7cb32cf2 99#define TG3_RX_STD_RING_SIZE(tp) \
de9f5230
MC
100 ((tp->tg3_flags3 & TG3_FLG3_LRG_PROD_RING_CAP) ? \
101 TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
1da177e4 102#define TG3_DEF_RX_RING_PENDING 200
7cb32cf2 103#define TG3_RX_JMB_RING_SIZE(tp) \
de9f5230
MC
104 ((tp->tg3_flags3 & TG3_FLG3_LRG_PROD_RING_CAP) ? \
105 TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
1da177e4 106#define TG3_DEF_RX_JUMBO_RING_PENDING 100
c6cdf436 107#define TG3_RSS_INDIR_TBL_SIZE 128
1da177e4
LT
108
109/* Do not place this n-ring entries value into the tp struct itself,
110 * we really want to expose these constants to GCC so that modulo et
111 * al. operations are done with shifts and masks instead of with
112 * hw multiply/modulo instructions. Another solution would be to
113 * replace things like '% foo' with '& (foo - 1)'.
114 */
1da177e4
LT
115
116#define TG3_TX_RING_SIZE 512
117#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
118
2c49a44d
MC
119#define TG3_RX_STD_RING_BYTES(tp) \
120 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
121#define TG3_RX_JMB_RING_BYTES(tp) \
122 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
123#define TG3_RX_RCB_RING_BYTES(tp) \
7cb32cf2 124 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
1da177e4
LT
125#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
126 TG3_TX_RING_SIZE)
1da177e4
LT
127#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
128
287be12e
MC
129#define TG3_DMA_BYTE_ENAB 64
130
131#define TG3_RX_STD_DMA_SZ 1536
132#define TG3_RX_JMB_DMA_SZ 9046
133
134#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
135
136#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
137#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
1da177e4 138
2c49a44d
MC
139#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
140 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
2b2cdb65 141
2c49a44d
MC
142#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
143 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
2b2cdb65 144
d2757fc4
MC
145/* Due to a hardware bug, the 5701 can only DMA to memory addresses
146 * that are at least dword aligned when used in PCIX mode. The driver
147 * works around this bug by double copying the packet. This workaround
148 * is built into the normal double copy length check for efficiency.
149 *
150 * However, the double copy is only necessary on those architectures
151 * where unaligned memory accesses are inefficient. For those architectures
152 * where unaligned memory accesses incur little penalty, we can reintegrate
153 * the 5701 in the normal rx path. Doing so saves a device structure
154 * dereference by hardcoding the double copy threshold in place.
155 */
156#define TG3_RX_COPY_THRESHOLD 256
157#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
158 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
159#else
160 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
161#endif
162
1da177e4 163/* minimum number of free TX descriptors required to wake up TX process */
f3f3f27e 164#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
1da177e4 165
ad829268
MC
166#define TG3_RAW_IP_ALIGN 2
167
c6cdf436
MC
168#define TG3_FW_UPDATE_TIMEOUT_SEC 5
169
077f849d
JSR
170#define FIRMWARE_TG3 "tigon/tg3.bin"
171#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
172#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
173
1da177e4 174static char version[] __devinitdata =
05dbe005 175 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
1da177e4
LT
176
177MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
178MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
179MODULE_LICENSE("GPL");
180MODULE_VERSION(DRV_MODULE_VERSION);
077f849d
JSR
181MODULE_FIRMWARE(FIRMWARE_TG3);
182MODULE_FIRMWARE(FIRMWARE_TG3TSO);
183MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
184
1da177e4
LT
185static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
186module_param(tg3_debug, int, 0);
187MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
188
a3aa1884 189static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
13185217
HK
190 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
191 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
192 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
193 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
194 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
195 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
196 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
197 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
198 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
199 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
200 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
201 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
202 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
203 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
204 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
205 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
206 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
207 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
208 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
209 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
210 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
211 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
13185217 212 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
126a3368 213 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
13185217 214 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
13185217
HK
215 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
216 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
217 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
218 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
219 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
220 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
221 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
222 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
223 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
224 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
225 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
126a3368 226 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
13185217
HK
227 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
228 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
229 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
676917d4 230 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
13185217
HK
231 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
232 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
233 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
234 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
235 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
236 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
b5d3772c
MC
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
d30cdd28
MC
240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
6c7af27c 242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
9936bcf6
MC
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
c88e668b
MC
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
2befdcea
MC
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
321d32a0
MC
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
5e7ccf20 252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
5001e2f6
MC
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
b0f75221
MC
255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
260 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
302b500b 261 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
ba1f3c76 262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
13185217
HK
263 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
264 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
265 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
266 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
267 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
268 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
269 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
270 {}
1da177e4
LT
271};
272
273MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
274
50da859d 275static const struct {
1da177e4 276 const char string[ETH_GSTRING_LEN];
48fa55a0 277} ethtool_stats_keys[] = {
1da177e4
LT
278 { "rx_octets" },
279 { "rx_fragments" },
280 { "rx_ucast_packets" },
281 { "rx_mcast_packets" },
282 { "rx_bcast_packets" },
283 { "rx_fcs_errors" },
284 { "rx_align_errors" },
285 { "rx_xon_pause_rcvd" },
286 { "rx_xoff_pause_rcvd" },
287 { "rx_mac_ctrl_rcvd" },
288 { "rx_xoff_entered" },
289 { "rx_frame_too_long_errors" },
290 { "rx_jabbers" },
291 { "rx_undersize_packets" },
292 { "rx_in_length_errors" },
293 { "rx_out_length_errors" },
294 { "rx_64_or_less_octet_packets" },
295 { "rx_65_to_127_octet_packets" },
296 { "rx_128_to_255_octet_packets" },
297 { "rx_256_to_511_octet_packets" },
298 { "rx_512_to_1023_octet_packets" },
299 { "rx_1024_to_1522_octet_packets" },
300 { "rx_1523_to_2047_octet_packets" },
301 { "rx_2048_to_4095_octet_packets" },
302 { "rx_4096_to_8191_octet_packets" },
303 { "rx_8192_to_9022_octet_packets" },
304
305 { "tx_octets" },
306 { "tx_collisions" },
307
308 { "tx_xon_sent" },
309 { "tx_xoff_sent" },
310 { "tx_flow_control" },
311 { "tx_mac_errors" },
312 { "tx_single_collisions" },
313 { "tx_mult_collisions" },
314 { "tx_deferred" },
315 { "tx_excessive_collisions" },
316 { "tx_late_collisions" },
317 { "tx_collide_2times" },
318 { "tx_collide_3times" },
319 { "tx_collide_4times" },
320 { "tx_collide_5times" },
321 { "tx_collide_6times" },
322 { "tx_collide_7times" },
323 { "tx_collide_8times" },
324 { "tx_collide_9times" },
325 { "tx_collide_10times" },
326 { "tx_collide_11times" },
327 { "tx_collide_12times" },
328 { "tx_collide_13times" },
329 { "tx_collide_14times" },
330 { "tx_collide_15times" },
331 { "tx_ucast_packets" },
332 { "tx_mcast_packets" },
333 { "tx_bcast_packets" },
334 { "tx_carrier_sense_errors" },
335 { "tx_discards" },
336 { "tx_errors" },
337
338 { "dma_writeq_full" },
339 { "dma_write_prioq_full" },
340 { "rxbds_empty" },
341 { "rx_discards" },
4d958473 342 { "mbuf_lwm_thresh_hit" },
1da177e4
LT
343 { "rx_errors" },
344 { "rx_threshold_hit" },
345
346 { "dma_readq_full" },
347 { "dma_read_prioq_full" },
348 { "tx_comp_queue_full" },
349
350 { "ring_set_send_prod_index" },
351 { "ring_status_update" },
352 { "nic_irqs" },
353 { "nic_avoided_irqs" },
354 { "nic_tx_threshold_hit" }
355};
356
48fa55a0
MC
357#define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
358
359
50da859d 360static const struct {
4cafd3f5 361 const char string[ETH_GSTRING_LEN];
48fa55a0 362} ethtool_test_keys[] = {
4cafd3f5
MC
363 { "nvram test (online) " },
364 { "link test (online) " },
365 { "register test (offline)" },
366 { "memory test (offline)" },
367 { "loopback test (offline)" },
368 { "interrupt test (offline)" },
369};
370
48fa55a0
MC
371#define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
372
373
b401e9e2
MC
374static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
375{
376 writel(val, tp->regs + off);
377}
378
379static u32 tg3_read32(struct tg3 *tp, u32 off)
380{
de6f31eb 381 return readl(tp->regs + off);
b401e9e2
MC
382}
383
0d3031d9
MC
384static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
385{
386 writel(val, tp->aperegs + off);
387}
388
389static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
390{
de6f31eb 391 return readl(tp->aperegs + off);
0d3031d9
MC
392}
393
1da177e4
LT
394static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
395{
6892914f
MC
396 unsigned long flags;
397
398 spin_lock_irqsave(&tp->indirect_lock, flags);
1ee582d8
MC
399 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
400 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
6892914f 401 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1ee582d8
MC
402}
403
404static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
405{
406 writel(val, tp->regs + off);
407 readl(tp->regs + off);
1da177e4
LT
408}
409
6892914f 410static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
1da177e4 411{
6892914f
MC
412 unsigned long flags;
413 u32 val;
414
415 spin_lock_irqsave(&tp->indirect_lock, flags);
416 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
417 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
418 spin_unlock_irqrestore(&tp->indirect_lock, flags);
419 return val;
420}
421
422static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
423{
424 unsigned long flags;
425
426 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
427 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
428 TG3_64BIT_REG_LOW, val);
429 return;
430 }
66711e66 431 if (off == TG3_RX_STD_PROD_IDX_REG) {
6892914f
MC
432 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
433 TG3_64BIT_REG_LOW, val);
434 return;
1da177e4 435 }
6892914f
MC
436
437 spin_lock_irqsave(&tp->indirect_lock, flags);
438 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
439 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
440 spin_unlock_irqrestore(&tp->indirect_lock, flags);
441
442 /* In indirect mode when disabling interrupts, we also need
443 * to clear the interrupt bit in the GRC local ctrl register.
444 */
445 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
446 (val == 0x1)) {
447 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
448 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
449 }
450}
451
452static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
453{
454 unsigned long flags;
455 u32 val;
456
457 spin_lock_irqsave(&tp->indirect_lock, flags);
458 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
459 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
460 spin_unlock_irqrestore(&tp->indirect_lock, flags);
461 return val;
462}
463
b401e9e2
MC
464/* usec_wait specifies the wait time in usec when writing to certain registers
465 * where it is unsafe to read back the register without some delay.
466 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
467 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
468 */
469static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
6892914f 470{
b401e9e2
MC
471 if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
472 (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
473 /* Non-posted methods */
474 tp->write32(tp, off, val);
475 else {
476 /* Posted method */
477 tg3_write32(tp, off, val);
478 if (usec_wait)
479 udelay(usec_wait);
480 tp->read32(tp, off);
481 }
482 /* Wait again after the read for the posted method to guarantee that
483 * the wait time is met.
484 */
485 if (usec_wait)
486 udelay(usec_wait);
1da177e4
LT
487}
488
09ee929c
MC
489static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
490{
491 tp->write32_mbox(tp, off, val);
6892914f
MC
492 if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
493 !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
494 tp->read32_mbox(tp, off);
09ee929c
MC
495}
496
20094930 497static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
1da177e4
LT
498{
499 void __iomem *mbox = tp->regs + off;
500 writel(val, mbox);
501 if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
502 writel(val, mbox);
503 if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
504 readl(mbox);
505}
506
b5d3772c
MC
507static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
508{
de6f31eb 509 return readl(tp->regs + off + GRCMBOX_BASE);
b5d3772c
MC
510}
511
512static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
513{
514 writel(val, tp->regs + off + GRCMBOX_BASE);
515}
516
c6cdf436 517#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
09ee929c 518#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
c6cdf436
MC
519#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
520#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
521#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
20094930 522
c6cdf436
MC
523#define tw32(reg, val) tp->write32(tp, reg, val)
524#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
525#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
526#define tr32(reg) tp->read32(tp, reg)
1da177e4
LT
527
528static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
529{
6892914f
MC
530 unsigned long flags;
531
b5d3772c
MC
532 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
533 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
534 return;
535
6892914f 536 spin_lock_irqsave(&tp->indirect_lock, flags);
bbadf503
MC
537 if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
538 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
539 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 540
bbadf503
MC
541 /* Always leave this as zero. */
542 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
543 } else {
544 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
545 tw32_f(TG3PCI_MEM_WIN_DATA, val);
28fbef78 546
bbadf503
MC
547 /* Always leave this as zero. */
548 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
549 }
550 spin_unlock_irqrestore(&tp->indirect_lock, flags);
758a6139
DM
551}
552
1da177e4
LT
553static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
554{
6892914f
MC
555 unsigned long flags;
556
b5d3772c
MC
557 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
558 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
559 *val = 0;
560 return;
561 }
562
6892914f 563 spin_lock_irqsave(&tp->indirect_lock, flags);
bbadf503
MC
564 if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
565 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
566 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 567
bbadf503
MC
568 /* Always leave this as zero. */
569 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
570 } else {
571 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
572 *val = tr32(TG3PCI_MEM_WIN_DATA);
573
574 /* Always leave this as zero. */
575 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
576 }
6892914f 577 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1da177e4
LT
578}
579
0d3031d9
MC
580static void tg3_ape_lock_init(struct tg3 *tp)
581{
582 int i;
f92d9dc1
MC
583 u32 regbase;
584
585 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
586 regbase = TG3_APE_LOCK_GRANT;
587 else
588 regbase = TG3_APE_PER_LOCK_GRANT;
0d3031d9
MC
589
590 /* Make sure the driver hasn't any stale locks. */
591 for (i = 0; i < 8; i++)
f92d9dc1 592 tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
0d3031d9
MC
593}
594
595static int tg3_ape_lock(struct tg3 *tp, int locknum)
596{
597 int i, off;
598 int ret = 0;
f92d9dc1 599 u32 status, req, gnt;
0d3031d9
MC
600
601 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
602 return 0;
603
604 switch (locknum) {
33f401ae
MC
605 case TG3_APE_LOCK_GRC:
606 case TG3_APE_LOCK_MEM:
607 break;
608 default:
609 return -EINVAL;
0d3031d9
MC
610 }
611
f92d9dc1
MC
612 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
613 req = TG3_APE_LOCK_REQ;
614 gnt = TG3_APE_LOCK_GRANT;
615 } else {
616 req = TG3_APE_PER_LOCK_REQ;
617 gnt = TG3_APE_PER_LOCK_GRANT;
618 }
619
0d3031d9
MC
620 off = 4 * locknum;
621
f92d9dc1 622 tg3_ape_write32(tp, req + off, APE_LOCK_REQ_DRIVER);
0d3031d9
MC
623
624 /* Wait for up to 1 millisecond to acquire lock. */
625 for (i = 0; i < 100; i++) {
f92d9dc1 626 status = tg3_ape_read32(tp, gnt + off);
0d3031d9
MC
627 if (status == APE_LOCK_GRANT_DRIVER)
628 break;
629 udelay(10);
630 }
631
632 if (status != APE_LOCK_GRANT_DRIVER) {
633 /* Revoke the lock request. */
f92d9dc1 634 tg3_ape_write32(tp, gnt + off,
0d3031d9
MC
635 APE_LOCK_GRANT_DRIVER);
636
637 ret = -EBUSY;
638 }
639
640 return ret;
641}
642
643static void tg3_ape_unlock(struct tg3 *tp, int locknum)
644{
f92d9dc1 645 u32 gnt;
0d3031d9
MC
646
647 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
648 return;
649
650 switch (locknum) {
33f401ae
MC
651 case TG3_APE_LOCK_GRC:
652 case TG3_APE_LOCK_MEM:
653 break;
654 default:
655 return;
0d3031d9
MC
656 }
657
f92d9dc1
MC
658 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
659 gnt = TG3_APE_LOCK_GRANT;
660 else
661 gnt = TG3_APE_PER_LOCK_GRANT;
662
663 tg3_ape_write32(tp, gnt + 4 * locknum, APE_LOCK_GRANT_DRIVER);
0d3031d9
MC
664}
665
1da177e4
LT
666static void tg3_disable_ints(struct tg3 *tp)
667{
89aeb3bc
MC
668 int i;
669
1da177e4
LT
670 tw32(TG3PCI_MISC_HOST_CTRL,
671 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc
MC
672 for (i = 0; i < tp->irq_max; i++)
673 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
1da177e4
LT
674}
675
1da177e4
LT
676static void tg3_enable_ints(struct tg3 *tp)
677{
89aeb3bc 678 int i;
89aeb3bc 679
bbe832c0
MC
680 tp->irq_sync = 0;
681 wmb();
682
1da177e4
LT
683 tw32(TG3PCI_MISC_HOST_CTRL,
684 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc 685
f89f38b8 686 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
89aeb3bc
MC
687 for (i = 0; i < tp->irq_cnt; i++) {
688 struct tg3_napi *tnapi = &tp->napi[i];
c6cdf436 689
898a56f8 690 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
89aeb3bc
MC
691 if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
692 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
f19af9c2 693
f89f38b8 694 tp->coal_now |= tnapi->coal_now;
89aeb3bc 695 }
f19af9c2
MC
696
697 /* Force an initial interrupt */
698 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
699 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
700 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
701 else
f89f38b8
MC
702 tw32(HOSTCC_MODE, tp->coal_now);
703
704 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
1da177e4
LT
705}
706
17375d25 707static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
04237ddd 708{
17375d25 709 struct tg3 *tp = tnapi->tp;
898a56f8 710 struct tg3_hw_status *sblk = tnapi->hw_status;
04237ddd
MC
711 unsigned int work_exists = 0;
712
713 /* check for phy events */
714 if (!(tp->tg3_flags &
715 (TG3_FLAG_USE_LINKCHG_REG |
716 TG3_FLAG_POLL_SERDES))) {
717 if (sblk->status & SD_STATUS_LINK_CHG)
718 work_exists = 1;
719 }
720 /* check for RX/TX work to do */
f3f3f27e 721 if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
8d9d7cfc 722 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
04237ddd
MC
723 work_exists = 1;
724
725 return work_exists;
726}
727
17375d25 728/* tg3_int_reenable
04237ddd
MC
729 * similar to tg3_enable_ints, but it accurately determines whether there
730 * is new work pending and can return without flushing the PIO write
6aa20a22 731 * which reenables interrupts
1da177e4 732 */
17375d25 733static void tg3_int_reenable(struct tg3_napi *tnapi)
1da177e4 734{
17375d25
MC
735 struct tg3 *tp = tnapi->tp;
736
898a56f8 737 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
1da177e4
LT
738 mmiowb();
739
fac9b83e
DM
740 /* When doing tagged status, this work check is unnecessary.
741 * The last_tag we write above tells the chip which piece of
742 * work we've completed.
743 */
744 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
17375d25 745 tg3_has_work(tnapi))
04237ddd 746 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 747 HOSTCC_MODE_ENABLE | tnapi->coal_now);
1da177e4
LT
748}
749
1da177e4
LT
750static void tg3_switch_clocks(struct tg3 *tp)
751{
f6eb9b1f 752 u32 clock_ctrl;
1da177e4
LT
753 u32 orig_clock_ctrl;
754
795d01c5
MC
755 if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
756 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
4cf78e4f
MC
757 return;
758
f6eb9b1f
MC
759 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
760
1da177e4
LT
761 orig_clock_ctrl = clock_ctrl;
762 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
763 CLOCK_CTRL_CLKRUN_OENABLE |
764 0x1f);
765 tp->pci_clock_ctrl = clock_ctrl;
766
767 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
768 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
b401e9e2
MC
769 tw32_wait_f(TG3PCI_CLOCK_CTRL,
770 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
1da177e4
LT
771 }
772 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
b401e9e2
MC
773 tw32_wait_f(TG3PCI_CLOCK_CTRL,
774 clock_ctrl |
775 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
776 40);
777 tw32_wait_f(TG3PCI_CLOCK_CTRL,
778 clock_ctrl | (CLOCK_CTRL_ALTCLK),
779 40);
1da177e4 780 }
b401e9e2 781 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
1da177e4
LT
782}
783
784#define PHY_BUSY_LOOPS 5000
785
786static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
787{
788 u32 frame_val;
789 unsigned int loops;
790 int ret;
791
792 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
793 tw32_f(MAC_MI_MODE,
794 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
795 udelay(80);
796 }
797
798 *val = 0x0;
799
882e9793 800 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
801 MI_COM_PHY_ADDR_MASK);
802 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
803 MI_COM_REG_ADDR_MASK);
804 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
6aa20a22 805
1da177e4
LT
806 tw32_f(MAC_MI_COM, frame_val);
807
808 loops = PHY_BUSY_LOOPS;
809 while (loops != 0) {
810 udelay(10);
811 frame_val = tr32(MAC_MI_COM);
812
813 if ((frame_val & MI_COM_BUSY) == 0) {
814 udelay(5);
815 frame_val = tr32(MAC_MI_COM);
816 break;
817 }
818 loops -= 1;
819 }
820
821 ret = -EBUSY;
822 if (loops != 0) {
823 *val = frame_val & MI_COM_DATA_MASK;
824 ret = 0;
825 }
826
827 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
828 tw32_f(MAC_MI_MODE, tp->mi_mode);
829 udelay(80);
830 }
831
832 return ret;
833}
834
835static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
836{
837 u32 frame_val;
838 unsigned int loops;
839 int ret;
840
f07e9af3 841 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
b5d3772c
MC
842 (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
843 return 0;
844
1da177e4
LT
845 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
846 tw32_f(MAC_MI_MODE,
847 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
848 udelay(80);
849 }
850
882e9793 851 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
852 MI_COM_PHY_ADDR_MASK);
853 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
854 MI_COM_REG_ADDR_MASK);
855 frame_val |= (val & MI_COM_DATA_MASK);
856 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
6aa20a22 857
1da177e4
LT
858 tw32_f(MAC_MI_COM, frame_val);
859
860 loops = PHY_BUSY_LOOPS;
861 while (loops != 0) {
862 udelay(10);
863 frame_val = tr32(MAC_MI_COM);
864 if ((frame_val & MI_COM_BUSY) == 0) {
865 udelay(5);
866 frame_val = tr32(MAC_MI_COM);
867 break;
868 }
869 loops -= 1;
870 }
871
872 ret = -EBUSY;
873 if (loops != 0)
874 ret = 0;
875
876 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
877 tw32_f(MAC_MI_MODE, tp->mi_mode);
878 udelay(80);
879 }
880
881 return ret;
882}
883
95e2869a
MC
884static int tg3_bmcr_reset(struct tg3 *tp)
885{
886 u32 phy_control;
887 int limit, err;
888
889 /* OK, reset it, and poll the BMCR_RESET bit until it
890 * clears or we time out.
891 */
892 phy_control = BMCR_RESET;
893 err = tg3_writephy(tp, MII_BMCR, phy_control);
894 if (err != 0)
895 return -EBUSY;
896
897 limit = 5000;
898 while (limit--) {
899 err = tg3_readphy(tp, MII_BMCR, &phy_control);
900 if (err != 0)
901 return -EBUSY;
902
903 if ((phy_control & BMCR_RESET) == 0) {
904 udelay(40);
905 break;
906 }
907 udelay(10);
908 }
d4675b52 909 if (limit < 0)
95e2869a
MC
910 return -EBUSY;
911
912 return 0;
913}
914
158d7abd
MC
915static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
916{
3d16543d 917 struct tg3 *tp = bp->priv;
158d7abd
MC
918 u32 val;
919
24bb4fb6 920 spin_lock_bh(&tp->lock);
158d7abd
MC
921
922 if (tg3_readphy(tp, reg, &val))
24bb4fb6
MC
923 val = -EIO;
924
925 spin_unlock_bh(&tp->lock);
158d7abd
MC
926
927 return val;
928}
929
930static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
931{
3d16543d 932 struct tg3 *tp = bp->priv;
24bb4fb6 933 u32 ret = 0;
158d7abd 934
24bb4fb6 935 spin_lock_bh(&tp->lock);
158d7abd
MC
936
937 if (tg3_writephy(tp, reg, val))
24bb4fb6 938 ret = -EIO;
158d7abd 939
24bb4fb6
MC
940 spin_unlock_bh(&tp->lock);
941
942 return ret;
158d7abd
MC
943}
944
945static int tg3_mdio_reset(struct mii_bus *bp)
946{
947 return 0;
948}
949
9c61d6bc 950static void tg3_mdio_config_5785(struct tg3 *tp)
a9daf367
MC
951{
952 u32 val;
fcb389df 953 struct phy_device *phydev;
a9daf367 954
3f0e3ad7 955 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
fcb389df 956 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f
MC
957 case PHY_ID_BCM50610:
958 case PHY_ID_BCM50610M:
fcb389df
MC
959 val = MAC_PHYCFG2_50610_LED_MODES;
960 break;
6a443a0f 961 case PHY_ID_BCMAC131:
fcb389df
MC
962 val = MAC_PHYCFG2_AC131_LED_MODES;
963 break;
6a443a0f 964 case PHY_ID_RTL8211C:
fcb389df
MC
965 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
966 break;
6a443a0f 967 case PHY_ID_RTL8201E:
fcb389df
MC
968 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
969 break;
970 default:
a9daf367 971 return;
fcb389df
MC
972 }
973
974 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
975 tw32(MAC_PHYCFG2, val);
976
977 val = tr32(MAC_PHYCFG1);
bb85fbb6
MC
978 val &= ~(MAC_PHYCFG1_RGMII_INT |
979 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
980 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
fcb389df
MC
981 tw32(MAC_PHYCFG1, val);
982
983 return;
984 }
985
14417063 986 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE))
fcb389df
MC
987 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
988 MAC_PHYCFG2_FMODE_MASK_MASK |
989 MAC_PHYCFG2_GMODE_MASK_MASK |
990 MAC_PHYCFG2_ACT_MASK_MASK |
991 MAC_PHYCFG2_QUAL_MASK_MASK |
992 MAC_PHYCFG2_INBAND_ENABLE;
993
994 tw32(MAC_PHYCFG2, val);
a9daf367 995
bb85fbb6
MC
996 val = tr32(MAC_PHYCFG1);
997 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
998 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
14417063 999 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
a9daf367
MC
1000 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1001 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
1002 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1003 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1004 }
bb85fbb6
MC
1005 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1006 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1007 tw32(MAC_PHYCFG1, val);
a9daf367 1008
a9daf367
MC
1009 val = tr32(MAC_EXT_RGMII_MODE);
1010 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1011 MAC_RGMII_MODE_RX_QUALITY |
1012 MAC_RGMII_MODE_RX_ACTIVITY |
1013 MAC_RGMII_MODE_RX_ENG_DET |
1014 MAC_RGMII_MODE_TX_ENABLE |
1015 MAC_RGMII_MODE_TX_LOWPWR |
1016 MAC_RGMII_MODE_TX_RESET);
14417063 1017 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
a9daf367
MC
1018 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1019 val |= MAC_RGMII_MODE_RX_INT_B |
1020 MAC_RGMII_MODE_RX_QUALITY |
1021 MAC_RGMII_MODE_RX_ACTIVITY |
1022 MAC_RGMII_MODE_RX_ENG_DET;
1023 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1024 val |= MAC_RGMII_MODE_TX_ENABLE |
1025 MAC_RGMII_MODE_TX_LOWPWR |
1026 MAC_RGMII_MODE_TX_RESET;
1027 }
1028 tw32(MAC_EXT_RGMII_MODE, val);
1029}
1030
158d7abd
MC
1031static void tg3_mdio_start(struct tg3 *tp)
1032{
158d7abd
MC
1033 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1034 tw32_f(MAC_MI_MODE, tp->mi_mode);
1035 udelay(80);
a9daf367 1036
9ea4818d
MC
1037 if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
1038 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1039 tg3_mdio_config_5785(tp);
1040}
1041
1042static int tg3_mdio_init(struct tg3 *tp)
1043{
1044 int i;
1045 u32 reg;
1046 struct phy_device *phydev;
1047
0a58d668 1048 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
9c7df915 1049 u32 is_serdes;
882e9793 1050
9c7df915 1051 tp->phy_addr = PCI_FUNC(tp->pdev->devfn) + 1;
882e9793 1052
d1ec96af
MC
1053 if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
1054 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1055 else
1056 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1057 TG3_CPMU_PHY_STRAP_IS_SERDES;
882e9793
MC
1058 if (is_serdes)
1059 tp->phy_addr += 7;
1060 } else
3f0e3ad7 1061 tp->phy_addr = TG3_PHY_MII_ADDR;
882e9793 1062
158d7abd
MC
1063 tg3_mdio_start(tp);
1064
1065 if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
1066 (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
1067 return 0;
1068
298cf9be
LB
1069 tp->mdio_bus = mdiobus_alloc();
1070 if (tp->mdio_bus == NULL)
1071 return -ENOMEM;
158d7abd 1072
298cf9be
LB
1073 tp->mdio_bus->name = "tg3 mdio bus";
1074 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
158d7abd 1075 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
298cf9be
LB
1076 tp->mdio_bus->priv = tp;
1077 tp->mdio_bus->parent = &tp->pdev->dev;
1078 tp->mdio_bus->read = &tg3_mdio_read;
1079 tp->mdio_bus->write = &tg3_mdio_write;
1080 tp->mdio_bus->reset = &tg3_mdio_reset;
3f0e3ad7 1081 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
298cf9be 1082 tp->mdio_bus->irq = &tp->mdio_irq[0];
158d7abd
MC
1083
1084 for (i = 0; i < PHY_MAX_ADDR; i++)
298cf9be 1085 tp->mdio_bus->irq[i] = PHY_POLL;
158d7abd
MC
1086
1087 /* The bus registration will look for all the PHYs on the mdio bus.
1088 * Unfortunately, it does not ensure the PHY is powered up before
1089 * accessing the PHY ID registers. A chip reset is the
1090 * quickest way to bring the device back to an operational state..
1091 */
1092 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1093 tg3_bmcr_reset(tp);
1094
298cf9be 1095 i = mdiobus_register(tp->mdio_bus);
a9daf367 1096 if (i) {
ab96b241 1097 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
9c61d6bc 1098 mdiobus_free(tp->mdio_bus);
a9daf367
MC
1099 return i;
1100 }
158d7abd 1101
3f0e3ad7 1102 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
a9daf367 1103
9c61d6bc 1104 if (!phydev || !phydev->drv) {
ab96b241 1105 dev_warn(&tp->pdev->dev, "No PHY devices\n");
9c61d6bc
MC
1106 mdiobus_unregister(tp->mdio_bus);
1107 mdiobus_free(tp->mdio_bus);
1108 return -ENODEV;
1109 }
1110
1111 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f 1112 case PHY_ID_BCM57780:
321d32a0 1113 phydev->interface = PHY_INTERFACE_MODE_GMII;
c704dc23 1114 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
321d32a0 1115 break;
6a443a0f
MC
1116 case PHY_ID_BCM50610:
1117 case PHY_ID_BCM50610M:
32e5a8d6 1118 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
c704dc23 1119 PHY_BRCM_RX_REFCLK_UNUSED |
52fae083 1120 PHY_BRCM_DIS_TXCRXC_NOENRGY |
c704dc23 1121 PHY_BRCM_AUTO_PWRDWN_ENABLE;
14417063 1122 if (tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)
a9daf367
MC
1123 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
1124 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1125 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
1126 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1127 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
fcb389df 1128 /* fallthru */
6a443a0f 1129 case PHY_ID_RTL8211C:
fcb389df 1130 phydev->interface = PHY_INTERFACE_MODE_RGMII;
a9daf367 1131 break;
6a443a0f
MC
1132 case PHY_ID_RTL8201E:
1133 case PHY_ID_BCMAC131:
a9daf367 1134 phydev->interface = PHY_INTERFACE_MODE_MII;
cdd4e09d 1135 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
f07e9af3 1136 tp->phy_flags |= TG3_PHYFLG_IS_FET;
a9daf367
MC
1137 break;
1138 }
1139
9c61d6bc
MC
1140 tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
1141
1142 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1143 tg3_mdio_config_5785(tp);
a9daf367
MC
1144
1145 return 0;
158d7abd
MC
1146}
1147
1148static void tg3_mdio_fini(struct tg3 *tp)
1149{
1150 if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
1151 tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
298cf9be
LB
1152 mdiobus_unregister(tp->mdio_bus);
1153 mdiobus_free(tp->mdio_bus);
158d7abd
MC
1154 }
1155}
1156
ddfc87bf
MC
1157static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
1158{
1159 int err;
1160
1161 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1162 if (err)
1163 goto done;
1164
1165 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1166 if (err)
1167 goto done;
1168
1169 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1170 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1171 if (err)
1172 goto done;
1173
1174 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
1175
1176done:
1177 return err;
1178}
1179
1180static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
1181{
1182 int err;
1183
1184 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1185 if (err)
1186 goto done;
1187
1188 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1189 if (err)
1190 goto done;
1191
1192 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1193 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1194 if (err)
1195 goto done;
1196
1197 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
1198
1199done:
1200 return err;
1201}
1202
4ba526ce
MC
1203/* tp->lock is held. */
1204static inline void tg3_generate_fw_event(struct tg3 *tp)
1205{
1206 u32 val;
1207
1208 val = tr32(GRC_RX_CPU_EVENT);
1209 val |= GRC_RX_CPU_DRIVER_EVENT;
1210 tw32_f(GRC_RX_CPU_EVENT, val);
1211
1212 tp->last_event_jiffies = jiffies;
1213}
1214
1215#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1216
95e2869a
MC
1217/* tp->lock is held. */
1218static void tg3_wait_for_event_ack(struct tg3 *tp)
1219{
1220 int i;
4ba526ce
MC
1221 unsigned int delay_cnt;
1222 long time_remain;
1223
1224 /* If enough time has passed, no wait is necessary. */
1225 time_remain = (long)(tp->last_event_jiffies + 1 +
1226 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1227 (long)jiffies;
1228 if (time_remain < 0)
1229 return;
1230
1231 /* Check if we can shorten the wait time. */
1232 delay_cnt = jiffies_to_usecs(time_remain);
1233 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1234 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1235 delay_cnt = (delay_cnt >> 3) + 1;
95e2869a 1236
4ba526ce 1237 for (i = 0; i < delay_cnt; i++) {
95e2869a
MC
1238 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1239 break;
4ba526ce 1240 udelay(8);
95e2869a
MC
1241 }
1242}
1243
1244/* tp->lock is held. */
1245static void tg3_ump_link_report(struct tg3 *tp)
1246{
1247 u32 reg;
1248 u32 val;
1249
1250 if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
1251 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
1252 return;
1253
1254 tg3_wait_for_event_ack(tp);
1255
1256 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1257
1258 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1259
1260 val = 0;
1261 if (!tg3_readphy(tp, MII_BMCR, &reg))
1262 val = reg << 16;
1263 if (!tg3_readphy(tp, MII_BMSR, &reg))
1264 val |= (reg & 0xffff);
1265 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
1266
1267 val = 0;
1268 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1269 val = reg << 16;
1270 if (!tg3_readphy(tp, MII_LPA, &reg))
1271 val |= (reg & 0xffff);
1272 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
1273
1274 val = 0;
f07e9af3 1275 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
95e2869a
MC
1276 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1277 val = reg << 16;
1278 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1279 val |= (reg & 0xffff);
1280 }
1281 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
1282
1283 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1284 val = reg << 16;
1285 else
1286 val = 0;
1287 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
1288
4ba526ce 1289 tg3_generate_fw_event(tp);
95e2869a
MC
1290}
1291
1292static void tg3_link_report(struct tg3 *tp)
1293{
1294 if (!netif_carrier_ok(tp->dev)) {
05dbe005 1295 netif_info(tp, link, tp->dev, "Link is down\n");
95e2869a
MC
1296 tg3_ump_link_report(tp);
1297 } else if (netif_msg_link(tp)) {
05dbe005
JP
1298 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1299 (tp->link_config.active_speed == SPEED_1000 ?
1300 1000 :
1301 (tp->link_config.active_speed == SPEED_100 ?
1302 100 : 10)),
1303 (tp->link_config.active_duplex == DUPLEX_FULL ?
1304 "full" : "half"));
1305
1306 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1307 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1308 "on" : "off",
1309 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1310 "on" : "off");
95e2869a
MC
1311 tg3_ump_link_report(tp);
1312 }
1313}
1314
1315static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
1316{
1317 u16 miireg;
1318
e18ce346 1319 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1320 miireg = ADVERTISE_PAUSE_CAP;
e18ce346 1321 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1322 miireg = ADVERTISE_PAUSE_ASYM;
e18ce346 1323 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1324 miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1325 else
1326 miireg = 0;
1327
1328 return miireg;
1329}
1330
1331static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1332{
1333 u16 miireg;
1334
e18ce346 1335 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1336 miireg = ADVERTISE_1000XPAUSE;
e18ce346 1337 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1338 miireg = ADVERTISE_1000XPSE_ASYM;
e18ce346 1339 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1340 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1341 else
1342 miireg = 0;
1343
1344 return miireg;
1345}
1346
95e2869a
MC
1347static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1348{
1349 u8 cap = 0;
1350
1351 if (lcladv & ADVERTISE_1000XPAUSE) {
1352 if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1353 if (rmtadv & LPA_1000XPAUSE)
e18ce346 1354 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
95e2869a 1355 else if (rmtadv & LPA_1000XPAUSE_ASYM)
e18ce346 1356 cap = FLOW_CTRL_RX;
95e2869a
MC
1357 } else {
1358 if (rmtadv & LPA_1000XPAUSE)
e18ce346 1359 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
95e2869a
MC
1360 }
1361 } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1362 if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
e18ce346 1363 cap = FLOW_CTRL_TX;
95e2869a
MC
1364 }
1365
1366 return cap;
1367}
1368
f51f3562 1369static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
95e2869a 1370{
b02fd9e3 1371 u8 autoneg;
f51f3562 1372 u8 flowctrl = 0;
95e2869a
MC
1373 u32 old_rx_mode = tp->rx_mode;
1374 u32 old_tx_mode = tp->tx_mode;
1375
b02fd9e3 1376 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
3f0e3ad7 1377 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
b02fd9e3
MC
1378 else
1379 autoneg = tp->link_config.autoneg;
1380
1381 if (autoneg == AUTONEG_ENABLE &&
95e2869a 1382 (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
f07e9af3 1383 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
f51f3562 1384 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
95e2869a 1385 else
bc02ff95 1386 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
f51f3562
MC
1387 } else
1388 flowctrl = tp->link_config.flowctrl;
95e2869a 1389
f51f3562 1390 tp->link_config.active_flowctrl = flowctrl;
95e2869a 1391
e18ce346 1392 if (flowctrl & FLOW_CTRL_RX)
95e2869a
MC
1393 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1394 else
1395 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1396
f51f3562 1397 if (old_rx_mode != tp->rx_mode)
95e2869a 1398 tw32_f(MAC_RX_MODE, tp->rx_mode);
95e2869a 1399
e18ce346 1400 if (flowctrl & FLOW_CTRL_TX)
95e2869a
MC
1401 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1402 else
1403 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1404
f51f3562 1405 if (old_tx_mode != tp->tx_mode)
95e2869a 1406 tw32_f(MAC_TX_MODE, tp->tx_mode);
95e2869a
MC
1407}
1408
b02fd9e3
MC
1409static void tg3_adjust_link(struct net_device *dev)
1410{
1411 u8 oldflowctrl, linkmesg = 0;
1412 u32 mac_mode, lcl_adv, rmt_adv;
1413 struct tg3 *tp = netdev_priv(dev);
3f0e3ad7 1414 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1415
24bb4fb6 1416 spin_lock_bh(&tp->lock);
b02fd9e3
MC
1417
1418 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1419 MAC_MODE_HALF_DUPLEX);
1420
1421 oldflowctrl = tp->link_config.active_flowctrl;
1422
1423 if (phydev->link) {
1424 lcl_adv = 0;
1425 rmt_adv = 0;
1426
1427 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1428 mac_mode |= MAC_MODE_PORT_MODE_MII;
c3df0748
MC
1429 else if (phydev->speed == SPEED_1000 ||
1430 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
b02fd9e3 1431 mac_mode |= MAC_MODE_PORT_MODE_GMII;
c3df0748
MC
1432 else
1433 mac_mode |= MAC_MODE_PORT_MODE_MII;
b02fd9e3
MC
1434
1435 if (phydev->duplex == DUPLEX_HALF)
1436 mac_mode |= MAC_MODE_HALF_DUPLEX;
1437 else {
1438 lcl_adv = tg3_advert_flowctrl_1000T(
1439 tp->link_config.flowctrl);
1440
1441 if (phydev->pause)
1442 rmt_adv = LPA_PAUSE_CAP;
1443 if (phydev->asym_pause)
1444 rmt_adv |= LPA_PAUSE_ASYM;
1445 }
1446
1447 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1448 } else
1449 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1450
1451 if (mac_mode != tp->mac_mode) {
1452 tp->mac_mode = mac_mode;
1453 tw32_f(MAC_MODE, tp->mac_mode);
1454 udelay(40);
1455 }
1456
fcb389df
MC
1457 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
1458 if (phydev->speed == SPEED_10)
1459 tw32(MAC_MI_STAT,
1460 MAC_MI_STAT_10MBPS_MODE |
1461 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1462 else
1463 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1464 }
1465
b02fd9e3
MC
1466 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
1467 tw32(MAC_TX_LENGTHS,
1468 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1469 (6 << TX_LENGTHS_IPG_SHIFT) |
1470 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
1471 else
1472 tw32(MAC_TX_LENGTHS,
1473 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1474 (6 << TX_LENGTHS_IPG_SHIFT) |
1475 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
1476
1477 if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
1478 (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
1479 phydev->speed != tp->link_config.active_speed ||
1480 phydev->duplex != tp->link_config.active_duplex ||
1481 oldflowctrl != tp->link_config.active_flowctrl)
c6cdf436 1482 linkmesg = 1;
b02fd9e3
MC
1483
1484 tp->link_config.active_speed = phydev->speed;
1485 tp->link_config.active_duplex = phydev->duplex;
1486
24bb4fb6 1487 spin_unlock_bh(&tp->lock);
b02fd9e3
MC
1488
1489 if (linkmesg)
1490 tg3_link_report(tp);
1491}
1492
1493static int tg3_phy_init(struct tg3 *tp)
1494{
1495 struct phy_device *phydev;
1496
f07e9af3 1497 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
b02fd9e3
MC
1498 return 0;
1499
1500 /* Bring the PHY back to a known state. */
1501 tg3_bmcr_reset(tp);
1502
3f0e3ad7 1503 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
1504
1505 /* Attach the MAC to the PHY. */
fb28ad35 1506 phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
a9daf367 1507 phydev->dev_flags, phydev->interface);
b02fd9e3 1508 if (IS_ERR(phydev)) {
ab96b241 1509 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
b02fd9e3
MC
1510 return PTR_ERR(phydev);
1511 }
1512
b02fd9e3 1513 /* Mask with MAC supported features. */
9c61d6bc
MC
1514 switch (phydev->interface) {
1515 case PHY_INTERFACE_MODE_GMII:
1516 case PHY_INTERFACE_MODE_RGMII:
f07e9af3 1517 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
321d32a0
MC
1518 phydev->supported &= (PHY_GBIT_FEATURES |
1519 SUPPORTED_Pause |
1520 SUPPORTED_Asym_Pause);
1521 break;
1522 }
1523 /* fallthru */
9c61d6bc
MC
1524 case PHY_INTERFACE_MODE_MII:
1525 phydev->supported &= (PHY_BASIC_FEATURES |
1526 SUPPORTED_Pause |
1527 SUPPORTED_Asym_Pause);
1528 break;
1529 default:
3f0e3ad7 1530 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
9c61d6bc
MC
1531 return -EINVAL;
1532 }
1533
f07e9af3 1534 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1535
1536 phydev->advertising = phydev->supported;
1537
b02fd9e3
MC
1538 return 0;
1539}
1540
1541static void tg3_phy_start(struct tg3 *tp)
1542{
1543 struct phy_device *phydev;
1544
f07e9af3 1545 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1546 return;
1547
3f0e3ad7 1548 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1549
80096068
MC
1550 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
1551 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
1552 phydev->speed = tp->link_config.orig_speed;
1553 phydev->duplex = tp->link_config.orig_duplex;
1554 phydev->autoneg = tp->link_config.orig_autoneg;
1555 phydev->advertising = tp->link_config.orig_advertising;
1556 }
1557
1558 phy_start(phydev);
1559
1560 phy_start_aneg(phydev);
1561}
1562
1563static void tg3_phy_stop(struct tg3 *tp)
1564{
f07e9af3 1565 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1566 return;
1567
3f0e3ad7 1568 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
1569}
1570
1571static void tg3_phy_fini(struct tg3 *tp)
1572{
f07e9af3 1573 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7 1574 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
f07e9af3 1575 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1576 }
1577}
1578
52b02d04
MC
1579static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
1580{
1581 int err;
1582
1583 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1584 if (!err)
1585 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
1586
1587 return err;
1588}
1589
6ee7c0a0 1590static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
b2a5c19c 1591{
6ee7c0a0
MC
1592 int err;
1593
1594 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1595 if (!err)
1596 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1597
1598 return err;
b2a5c19c
MC
1599}
1600
7f97a4bd
MC
1601static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
1602{
1603 u32 phytest;
1604
1605 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
1606 u32 phy;
1607
1608 tg3_writephy(tp, MII_TG3_FET_TEST,
1609 phytest | MII_TG3_FET_SHADOW_EN);
1610 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
1611 if (enable)
1612 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
1613 else
1614 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
1615 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
1616 }
1617 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
1618 }
1619}
1620
6833c043
MC
1621static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
1622{
1623 u32 reg;
1624
ecf1410b 1625 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
0a58d668 1626 ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
f07e9af3 1627 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
6833c043
MC
1628 return;
1629
f07e9af3 1630 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd
MC
1631 tg3_phy_fet_toggle_apd(tp, enable);
1632 return;
1633 }
1634
6833c043
MC
1635 reg = MII_TG3_MISC_SHDW_WREN |
1636 MII_TG3_MISC_SHDW_SCR5_SEL |
1637 MII_TG3_MISC_SHDW_SCR5_LPED |
1638 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
1639 MII_TG3_MISC_SHDW_SCR5_SDTL |
1640 MII_TG3_MISC_SHDW_SCR5_C125OE;
1641 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
1642 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
1643
1644 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1645
1646
1647 reg = MII_TG3_MISC_SHDW_WREN |
1648 MII_TG3_MISC_SHDW_APD_SEL |
1649 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
1650 if (enable)
1651 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
1652
1653 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1654}
1655
9ef8ca99
MC
1656static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
1657{
1658 u32 phy;
1659
1660 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
f07e9af3 1661 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
9ef8ca99
MC
1662 return;
1663
f07e9af3 1664 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
9ef8ca99
MC
1665 u32 ephy;
1666
535ef6e1
MC
1667 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
1668 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
1669
1670 tg3_writephy(tp, MII_TG3_FET_TEST,
1671 ephy | MII_TG3_FET_SHADOW_EN);
1672 if (!tg3_readphy(tp, reg, &phy)) {
9ef8ca99 1673 if (enable)
535ef6e1 1674 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
9ef8ca99 1675 else
535ef6e1
MC
1676 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
1677 tg3_writephy(tp, reg, phy);
9ef8ca99 1678 }
535ef6e1 1679 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
9ef8ca99
MC
1680 }
1681 } else {
1682 phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
1683 MII_TG3_AUXCTL_SHDWSEL_MISC;
1684 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
1685 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
1686 if (enable)
1687 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
1688 else
1689 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
1690 phy |= MII_TG3_AUXCTL_MISC_WREN;
1691 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1692 }
1693 }
1694}
1695
1da177e4
LT
1696static void tg3_phy_set_wirespeed(struct tg3 *tp)
1697{
1698 u32 val;
1699
f07e9af3 1700 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
1da177e4
LT
1701 return;
1702
1703 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
1704 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
1705 tg3_writephy(tp, MII_TG3_AUX_CTRL,
1706 (val | (1 << 15) | (1 << 4)));
1707}
1708
b2a5c19c
MC
1709static void tg3_phy_apply_otp(struct tg3 *tp)
1710{
1711 u32 otp, phy;
1712
1713 if (!tp->phy_otp)
1714 return;
1715
1716 otp = tp->phy_otp;
1717
1718 /* Enable SM_DSP clock and tx 6dB coding. */
1719 phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
1720 MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
1721 MII_TG3_AUXCTL_ACTL_TX_6DB;
1722 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1723
1724 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
1725 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
1726 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
1727
1728 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
1729 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
1730 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
1731
1732 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
1733 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
1734 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
1735
1736 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
1737 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
1738
1739 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
1740 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
1741
1742 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
1743 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
1744 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
1745
1746 /* Turn off SM_DSP clock. */
1747 phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
1748 MII_TG3_AUXCTL_ACTL_TX_6DB;
1749 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1750}
1751
52b02d04
MC
1752static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
1753{
1754 u32 val;
1755
1756 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
1757 return;
1758
1759 tp->setlpicnt = 0;
1760
1761 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
1762 current_link_up == 1 &&
a6b68dab
MC
1763 tp->link_config.active_duplex == DUPLEX_FULL &&
1764 (tp->link_config.active_speed == SPEED_100 ||
1765 tp->link_config.active_speed == SPEED_1000)) {
52b02d04
MC
1766 u32 eeectl;
1767
1768 if (tp->link_config.active_speed == SPEED_1000)
1769 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
1770 else
1771 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
1772
1773 tw32(TG3_CPMU_EEE_CTRL, eeectl);
1774
3110f5f5
MC
1775 tg3_phy_cl45_read(tp, MDIO_MMD_AN,
1776 TG3_CL45_D7_EEERES_STAT, &val);
52b02d04 1777
21a00ab2
MC
1778 switch (val) {
1779 case TG3_CL45_D7_EEERES_STAT_LP_1000T:
1780 switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
1781 case ASIC_REV_5717:
1782 case ASIC_REV_5719:
1783 case ASIC_REV_57765:
1784 /* Enable SM_DSP clock and tx 6dB coding. */
1785 val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
1786 MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
1787 MII_TG3_AUXCTL_ACTL_TX_6DB;
1788 tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
1789
1790 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
1791
1792 /* Turn off SM_DSP clock. */
1793 val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
1794 MII_TG3_AUXCTL_ACTL_TX_6DB;
1795 tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
1796 }
1797 /* Fallthrough */
1798 case TG3_CL45_D7_EEERES_STAT_LP_100TX:
52b02d04 1799 tp->setlpicnt = 2;
21a00ab2 1800 }
52b02d04
MC
1801 }
1802
1803 if (!tp->setlpicnt) {
1804 val = tr32(TG3_CPMU_EEE_MODE);
1805 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
1806 }
1807}
1808
1da177e4
LT
1809static int tg3_wait_macro_done(struct tg3 *tp)
1810{
1811 int limit = 100;
1812
1813 while (limit--) {
1814 u32 tmp32;
1815
f08aa1a8 1816 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
1da177e4
LT
1817 if ((tmp32 & 0x1000) == 0)
1818 break;
1819 }
1820 }
d4675b52 1821 if (limit < 0)
1da177e4
LT
1822 return -EBUSY;
1823
1824 return 0;
1825}
1826
1827static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
1828{
1829 static const u32 test_pat[4][6] = {
1830 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
1831 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
1832 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
1833 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
1834 };
1835 int chan;
1836
1837 for (chan = 0; chan < 4; chan++) {
1838 int i;
1839
1840 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1841 (chan * 0x2000) | 0x0200);
f08aa1a8 1842 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
1843
1844 for (i = 0; i < 6; i++)
1845 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
1846 test_pat[chan][i]);
1847
f08aa1a8 1848 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
1849 if (tg3_wait_macro_done(tp)) {
1850 *resetp = 1;
1851 return -EBUSY;
1852 }
1853
1854 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1855 (chan * 0x2000) | 0x0200);
f08aa1a8 1856 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
1da177e4
LT
1857 if (tg3_wait_macro_done(tp)) {
1858 *resetp = 1;
1859 return -EBUSY;
1860 }
1861
f08aa1a8 1862 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
1da177e4
LT
1863 if (tg3_wait_macro_done(tp)) {
1864 *resetp = 1;
1865 return -EBUSY;
1866 }
1867
1868 for (i = 0; i < 6; i += 2) {
1869 u32 low, high;
1870
1871 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
1872 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
1873 tg3_wait_macro_done(tp)) {
1874 *resetp = 1;
1875 return -EBUSY;
1876 }
1877 low &= 0x7fff;
1878 high &= 0x000f;
1879 if (low != test_pat[chan][i] ||
1880 high != test_pat[chan][i+1]) {
1881 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
1882 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
1883 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
1884
1885 return -EBUSY;
1886 }
1887 }
1888 }
1889
1890 return 0;
1891}
1892
1893static int tg3_phy_reset_chanpat(struct tg3 *tp)
1894{
1895 int chan;
1896
1897 for (chan = 0; chan < 4; chan++) {
1898 int i;
1899
1900 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1901 (chan * 0x2000) | 0x0200);
f08aa1a8 1902 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
1903 for (i = 0; i < 6; i++)
1904 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
f08aa1a8 1905 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
1906 if (tg3_wait_macro_done(tp))
1907 return -EBUSY;
1908 }
1909
1910 return 0;
1911}
1912
1913static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
1914{
1915 u32 reg32, phy9_orig;
1916 int retries, do_phy_reset, err;
1917
1918 retries = 10;
1919 do_phy_reset = 1;
1920 do {
1921 if (do_phy_reset) {
1922 err = tg3_bmcr_reset(tp);
1923 if (err)
1924 return err;
1925 do_phy_reset = 0;
1926 }
1927
1928 /* Disable transmitter and interrupt. */
1929 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
1930 continue;
1931
1932 reg32 |= 0x3000;
1933 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
1934
1935 /* Set full-duplex, 1000 mbps. */
1936 tg3_writephy(tp, MII_BMCR,
1937 BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
1938
1939 /* Set to master mode. */
1940 if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
1941 continue;
1942
1943 tg3_writephy(tp, MII_TG3_CTRL,
1944 (MII_TG3_CTRL_AS_MASTER |
1945 MII_TG3_CTRL_ENABLE_AS_MASTER));
1946
1947 /* Enable SM_DSP_CLOCK and 6dB. */
1948 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
1949
1950 /* Block the PHY control access. */
6ee7c0a0 1951 tg3_phydsp_write(tp, 0x8005, 0x0800);
1da177e4
LT
1952
1953 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
1954 if (!err)
1955 break;
1956 } while (--retries);
1957
1958 err = tg3_phy_reset_chanpat(tp);
1959 if (err)
1960 return err;
1961
6ee7c0a0 1962 tg3_phydsp_write(tp, 0x8005, 0x0000);
1da177e4
LT
1963
1964 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
f08aa1a8 1965 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
1da177e4
LT
1966
1967 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
1968 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
1969 /* Set Extended packet length bit for jumbo frames */
1970 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
859a5887 1971 } else {
1da177e4
LT
1972 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
1973 }
1974
1975 tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
1976
1977 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
1978 reg32 &= ~0x3000;
1979 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
1980 } else if (!err)
1981 err = -EBUSY;
1982
1983 return err;
1984}
1985
1986/* This will reset the tigon3 PHY if there is no valid
1987 * link unless the FORCE argument is non-zero.
1988 */
1989static int tg3_phy_reset(struct tg3 *tp)
1990{
f833c4c1 1991 u32 val, cpmuctrl;
1da177e4
LT
1992 int err;
1993
60189ddf 1994 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
1995 val = tr32(GRC_MISC_CFG);
1996 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
1997 udelay(40);
1998 }
f833c4c1
MC
1999 err = tg3_readphy(tp, MII_BMSR, &val);
2000 err |= tg3_readphy(tp, MII_BMSR, &val);
1da177e4
LT
2001 if (err != 0)
2002 return -EBUSY;
2003
c8e1e82b
MC
2004 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
2005 netif_carrier_off(tp->dev);
2006 tg3_link_report(tp);
2007 }
2008
1da177e4
LT
2009 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2010 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2011 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
2012 err = tg3_phy_reset_5703_4_5(tp);
2013 if (err)
2014 return err;
2015 goto out;
2016 }
2017
b2a5c19c
MC
2018 cpmuctrl = 0;
2019 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
2020 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
2021 cpmuctrl = tr32(TG3_CPMU_CTRL);
2022 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2023 tw32(TG3_CPMU_CTRL,
2024 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2025 }
2026
1da177e4
LT
2027 err = tg3_bmcr_reset(tp);
2028 if (err)
2029 return err;
2030
b2a5c19c 2031 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
f833c4c1
MC
2032 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2033 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
b2a5c19c
MC
2034
2035 tw32(TG3_CPMU_CTRL, cpmuctrl);
2036 }
2037
bcb37f6c
MC
2038 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2039 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2040 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2041 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2042 CPMU_LSPD_1000MB_MACCLK_12_5) {
2043 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2044 udelay(40);
2045 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2046 }
2047 }
2048
0a58d668 2049 if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
f07e9af3 2050 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
ecf1410b
MC
2051 return 0;
2052
b2a5c19c
MC
2053 tg3_phy_apply_otp(tp);
2054
f07e9af3 2055 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
2056 tg3_phy_toggle_apd(tp, true);
2057 else
2058 tg3_phy_toggle_apd(tp, false);
2059
1da177e4 2060out:
f07e9af3 2061 if (tp->phy_flags & TG3_PHYFLG_ADC_BUG) {
1da177e4 2062 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
6ee7c0a0
MC
2063 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2064 tg3_phydsp_write(tp, 0x000a, 0x0323);
1da177e4
LT
2065 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
2066 }
f07e9af3 2067 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
f08aa1a8
MC
2068 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2069 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
1da177e4 2070 }
f07e9af3 2071 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
1da177e4 2072 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
6ee7c0a0
MC
2073 tg3_phydsp_write(tp, 0x000a, 0x310b);
2074 tg3_phydsp_write(tp, 0x201f, 0x9506);
2075 tg3_phydsp_write(tp, 0x401f, 0x14e2);
1da177e4 2076 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
f07e9af3 2077 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
c424cb24
MC
2078 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
2079 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
f07e9af3 2080 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
c1d2a196
MC
2081 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2082 tg3_writephy(tp, MII_TG3_TEST1,
2083 MII_TG3_TEST1_TRIM_EN | 0x4);
2084 } else
2085 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
c424cb24
MC
2086 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
2087 }
1da177e4
LT
2088 /* Set Extended packet length bit (bit 14) on all chips that */
2089 /* support jumbo frames */
79eb6904 2090 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
2091 /* Cannot do read-modify-write on 5401 */
2092 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
8f666b07 2093 } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
1da177e4
LT
2094 /* Set bit 14 with read-modify-write to preserve other bits */
2095 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
f833c4c1
MC
2096 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
2097 tg3_writephy(tp, MII_TG3_AUX_CTRL, val | 0x4000);
1da177e4
LT
2098 }
2099
2100 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2101 * jumbo frames transmission.
2102 */
8f666b07 2103 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
f833c4c1 2104 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
c6cdf436 2105 tg3_writephy(tp, MII_TG3_EXT_CTRL,
f833c4c1 2106 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
1da177e4
LT
2107 }
2108
715116a1 2109 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
715116a1 2110 /* adjust output voltage */
535ef6e1 2111 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
715116a1
MC
2112 }
2113
9ef8ca99 2114 tg3_phy_toggle_automdix(tp, 1);
1da177e4
LT
2115 tg3_phy_set_wirespeed(tp);
2116 return 0;
2117}
2118
2119static void tg3_frob_aux_power(struct tg3 *tp)
2120{
683644b7 2121 bool need_vaux = false;
1da177e4 2122
334355aa
MC
2123 /* The GPIOs do something completely different on 57765. */
2124 if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0 ||
a50d0796 2125 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
334355aa 2126 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
1da177e4
LT
2127 return;
2128
683644b7
MC
2129 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2130 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
d78b59f5
MC
2131 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2132 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) &&
683644b7 2133 tp->pdev_peer != tp->pdev) {
8c2dc7e1
MC
2134 struct net_device *dev_peer;
2135
2136 dev_peer = pci_get_drvdata(tp->pdev_peer);
683644b7 2137
bc1c7567 2138 /* remove_one() may have been run on the peer. */
683644b7
MC
2139 if (dev_peer) {
2140 struct tg3 *tp_peer = netdev_priv(dev_peer);
2141
2142 if (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE)
2143 return;
2144
2145 if ((tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) ||
2146 (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF))
2147 need_vaux = true;
2148 }
1da177e4
LT
2149 }
2150
683644b7
MC
2151 if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) ||
2152 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
2153 need_vaux = true;
2154
2155 if (need_vaux) {
1da177e4
LT
2156 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2157 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
b401e9e2
MC
2158 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2159 (GRC_LCLCTRL_GPIO_OE0 |
2160 GRC_LCLCTRL_GPIO_OE1 |
2161 GRC_LCLCTRL_GPIO_OE2 |
2162 GRC_LCLCTRL_GPIO_OUTPUT0 |
2163 GRC_LCLCTRL_GPIO_OUTPUT1),
2164 100);
8d519ab2
MC
2165 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2166 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
2167 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2168 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2169 GRC_LCLCTRL_GPIO_OE1 |
2170 GRC_LCLCTRL_GPIO_OE2 |
2171 GRC_LCLCTRL_GPIO_OUTPUT0 |
2172 GRC_LCLCTRL_GPIO_OUTPUT1 |
2173 tp->grc_local_ctrl;
2174 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
2175
2176 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2177 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
2178
2179 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2180 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
1da177e4
LT
2181 } else {
2182 u32 no_gpio2;
dc56b7d4 2183 u32 grc_local_ctrl = 0;
1da177e4 2184
dc56b7d4
MC
2185 /* Workaround to prevent overdrawing Amps. */
2186 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2187 ASIC_REV_5714) {
2188 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
b401e9e2
MC
2189 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2190 grc_local_ctrl, 100);
dc56b7d4
MC
2191 }
2192
1da177e4
LT
2193 /* On 5753 and variants, GPIO2 cannot be used. */
2194 no_gpio2 = tp->nic_sram_data_cfg &
2195 NIC_SRAM_DATA_CFG_NO_GPIO2;
2196
dc56b7d4 2197 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
1da177e4
LT
2198 GRC_LCLCTRL_GPIO_OE1 |
2199 GRC_LCLCTRL_GPIO_OE2 |
2200 GRC_LCLCTRL_GPIO_OUTPUT1 |
2201 GRC_LCLCTRL_GPIO_OUTPUT2;
2202 if (no_gpio2) {
2203 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2204 GRC_LCLCTRL_GPIO_OUTPUT2);
2205 }
b401e9e2
MC
2206 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2207 grc_local_ctrl, 100);
1da177e4
LT
2208
2209 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2210
b401e9e2
MC
2211 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2212 grc_local_ctrl, 100);
1da177e4
LT
2213
2214 if (!no_gpio2) {
2215 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
b401e9e2
MC
2216 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2217 grc_local_ctrl, 100);
1da177e4
LT
2218 }
2219 }
2220 } else {
2221 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
2222 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
b401e9e2
MC
2223 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2224 (GRC_LCLCTRL_GPIO_OE1 |
2225 GRC_LCLCTRL_GPIO_OUTPUT1), 100);
1da177e4 2226
b401e9e2
MC
2227 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2228 GRC_LCLCTRL_GPIO_OE1, 100);
1da177e4 2229
b401e9e2
MC
2230 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2231 (GRC_LCLCTRL_GPIO_OE1 |
2232 GRC_LCLCTRL_GPIO_OUTPUT1), 100);
1da177e4
LT
2233 }
2234 }
2235}
2236
e8f3f6ca
MC
2237static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2238{
2239 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2240 return 1;
79eb6904 2241 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
e8f3f6ca
MC
2242 if (speed != SPEED_10)
2243 return 1;
2244 } else if (speed == SPEED_10)
2245 return 1;
2246
2247 return 0;
2248}
2249
1da177e4
LT
2250static int tg3_setup_phy(struct tg3 *, int);
2251
2252#define RESET_KIND_SHUTDOWN 0
2253#define RESET_KIND_INIT 1
2254#define RESET_KIND_SUSPEND 2
2255
2256static void tg3_write_sig_post_reset(struct tg3 *, int);
2257static int tg3_halt_cpu(struct tg3 *, u32);
2258
0a459aac 2259static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
15c3b696 2260{
ce057f01
MC
2261 u32 val;
2262
f07e9af3 2263 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
5129724a
MC
2264 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2265 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2266 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2267
2268 sg_dig_ctrl |=
2269 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2270 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2271 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2272 }
3f7045c1 2273 return;
5129724a 2274 }
3f7045c1 2275
60189ddf 2276 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2277 tg3_bmcr_reset(tp);
2278 val = tr32(GRC_MISC_CFG);
2279 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2280 udelay(40);
2281 return;
f07e9af3 2282 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
0e5f784c
MC
2283 u32 phytest;
2284 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2285 u32 phy;
2286
2287 tg3_writephy(tp, MII_ADVERTISE, 0);
2288 tg3_writephy(tp, MII_BMCR,
2289 BMCR_ANENABLE | BMCR_ANRESTART);
2290
2291 tg3_writephy(tp, MII_TG3_FET_TEST,
2292 phytest | MII_TG3_FET_SHADOW_EN);
2293 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2294 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2295 tg3_writephy(tp,
2296 MII_TG3_FET_SHDW_AUXMODE4,
2297 phy);
2298 }
2299 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2300 }
2301 return;
0a459aac 2302 } else if (do_low_power) {
715116a1
MC
2303 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2304 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
0a459aac
MC
2305
2306 tg3_writephy(tp, MII_TG3_AUX_CTRL,
2307 MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
2308 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2309 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2310 MII_TG3_AUXCTL_PCTL_VREG_11V);
715116a1 2311 }
3f7045c1 2312
15c3b696
MC
2313 /* The PHY should not be powered down on some chips because
2314 * of bugs.
2315 */
2316 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2317 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2318 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
f07e9af3 2319 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
15c3b696 2320 return;
ce057f01 2321
bcb37f6c
MC
2322 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2323 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2324 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2325 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2326 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2327 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2328 }
2329
15c3b696
MC
2330 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2331}
2332
ffbcfed4
MC
2333/* tp->lock is held. */
2334static int tg3_nvram_lock(struct tg3 *tp)
2335{
2336 if (tp->tg3_flags & TG3_FLAG_NVRAM) {
2337 int i;
2338
2339 if (tp->nvram_lock_cnt == 0) {
2340 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
2341 for (i = 0; i < 8000; i++) {
2342 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
2343 break;
2344 udelay(20);
2345 }
2346 if (i == 8000) {
2347 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
2348 return -ENODEV;
2349 }
2350 }
2351 tp->nvram_lock_cnt++;
2352 }
2353 return 0;
2354}
2355
2356/* tp->lock is held. */
2357static void tg3_nvram_unlock(struct tg3 *tp)
2358{
2359 if (tp->tg3_flags & TG3_FLAG_NVRAM) {
2360 if (tp->nvram_lock_cnt > 0)
2361 tp->nvram_lock_cnt--;
2362 if (tp->nvram_lock_cnt == 0)
2363 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
2364 }
2365}
2366
2367/* tp->lock is held. */
2368static void tg3_enable_nvram_access(struct tg3 *tp)
2369{
2370 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
f66a29b0 2371 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
ffbcfed4
MC
2372 u32 nvaccess = tr32(NVRAM_ACCESS);
2373
2374 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
2375 }
2376}
2377
2378/* tp->lock is held. */
2379static void tg3_disable_nvram_access(struct tg3 *tp)
2380{
2381 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
f66a29b0 2382 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
ffbcfed4
MC
2383 u32 nvaccess = tr32(NVRAM_ACCESS);
2384
2385 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
2386 }
2387}
2388
2389static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
2390 u32 offset, u32 *val)
2391{
2392 u32 tmp;
2393 int i;
2394
2395 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
2396 return -EINVAL;
2397
2398 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
2399 EEPROM_ADDR_DEVID_MASK |
2400 EEPROM_ADDR_READ);
2401 tw32(GRC_EEPROM_ADDR,
2402 tmp |
2403 (0 << EEPROM_ADDR_DEVID_SHIFT) |
2404 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
2405 EEPROM_ADDR_ADDR_MASK) |
2406 EEPROM_ADDR_READ | EEPROM_ADDR_START);
2407
2408 for (i = 0; i < 1000; i++) {
2409 tmp = tr32(GRC_EEPROM_ADDR);
2410
2411 if (tmp & EEPROM_ADDR_COMPLETE)
2412 break;
2413 msleep(1);
2414 }
2415 if (!(tmp & EEPROM_ADDR_COMPLETE))
2416 return -EBUSY;
2417
62cedd11
MC
2418 tmp = tr32(GRC_EEPROM_DATA);
2419
2420 /*
2421 * The data will always be opposite the native endian
2422 * format. Perform a blind byteswap to compensate.
2423 */
2424 *val = swab32(tmp);
2425
ffbcfed4
MC
2426 return 0;
2427}
2428
2429#define NVRAM_CMD_TIMEOUT 10000
2430
2431static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
2432{
2433 int i;
2434
2435 tw32(NVRAM_CMD, nvram_cmd);
2436 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
2437 udelay(10);
2438 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
2439 udelay(10);
2440 break;
2441 }
2442 }
2443
2444 if (i == NVRAM_CMD_TIMEOUT)
2445 return -EBUSY;
2446
2447 return 0;
2448}
2449
2450static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
2451{
2452 if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
2453 (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
2454 (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
2455 !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
2456 (tp->nvram_jedecnum == JEDEC_ATMEL))
2457
2458 addr = ((addr / tp->nvram_pagesize) <<
2459 ATMEL_AT45DB0X1B_PAGE_POS) +
2460 (addr % tp->nvram_pagesize);
2461
2462 return addr;
2463}
2464
2465static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
2466{
2467 if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
2468 (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
2469 (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
2470 !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
2471 (tp->nvram_jedecnum == JEDEC_ATMEL))
2472
2473 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
2474 tp->nvram_pagesize) +
2475 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
2476
2477 return addr;
2478}
2479
e4f34110
MC
2480/* NOTE: Data read in from NVRAM is byteswapped according to
2481 * the byteswapping settings for all other register accesses.
2482 * tg3 devices are BE devices, so on a BE machine, the data
2483 * returned will be exactly as it is seen in NVRAM. On a LE
2484 * machine, the 32-bit value will be byteswapped.
2485 */
ffbcfed4
MC
2486static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
2487{
2488 int ret;
2489
2490 if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
2491 return tg3_nvram_read_using_eeprom(tp, offset, val);
2492
2493 offset = tg3_nvram_phys_addr(tp, offset);
2494
2495 if (offset > NVRAM_ADDR_MSK)
2496 return -EINVAL;
2497
2498 ret = tg3_nvram_lock(tp);
2499 if (ret)
2500 return ret;
2501
2502 tg3_enable_nvram_access(tp);
2503
2504 tw32(NVRAM_ADDR, offset);
2505 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
2506 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
2507
2508 if (ret == 0)
e4f34110 2509 *val = tr32(NVRAM_RDDATA);
ffbcfed4
MC
2510
2511 tg3_disable_nvram_access(tp);
2512
2513 tg3_nvram_unlock(tp);
2514
2515 return ret;
2516}
2517
a9dc529d
MC
2518/* Ensures NVRAM data is in bytestream format. */
2519static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
ffbcfed4
MC
2520{
2521 u32 v;
a9dc529d 2522 int res = tg3_nvram_read(tp, offset, &v);
ffbcfed4 2523 if (!res)
a9dc529d 2524 *val = cpu_to_be32(v);
ffbcfed4
MC
2525 return res;
2526}
2527
3f007891
MC
2528/* tp->lock is held. */
2529static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
2530{
2531 u32 addr_high, addr_low;
2532 int i;
2533
2534 addr_high = ((tp->dev->dev_addr[0] << 8) |
2535 tp->dev->dev_addr[1]);
2536 addr_low = ((tp->dev->dev_addr[2] << 24) |
2537 (tp->dev->dev_addr[3] << 16) |
2538 (tp->dev->dev_addr[4] << 8) |
2539 (tp->dev->dev_addr[5] << 0));
2540 for (i = 0; i < 4; i++) {
2541 if (i == 1 && skip_mac_1)
2542 continue;
2543 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
2544 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
2545 }
2546
2547 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2548 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2549 for (i = 0; i < 12; i++) {
2550 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
2551 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
2552 }
2553 }
2554
2555 addr_high = (tp->dev->dev_addr[0] +
2556 tp->dev->dev_addr[1] +
2557 tp->dev->dev_addr[2] +
2558 tp->dev->dev_addr[3] +
2559 tp->dev->dev_addr[4] +
2560 tp->dev->dev_addr[5]) &
2561 TX_BACKOFF_SEED_MASK;
2562 tw32(MAC_TX_BACKOFF_SEED, addr_high);
2563}
2564
c866b7ea 2565static void tg3_enable_register_access(struct tg3 *tp)
1da177e4 2566{
c866b7ea
RW
2567 /*
2568 * Make sure register accesses (indirect or otherwise) will function
2569 * correctly.
1da177e4
LT
2570 */
2571 pci_write_config_dword(tp->pdev,
c866b7ea
RW
2572 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
2573}
1da177e4 2574
c866b7ea
RW
2575static int tg3_power_up(struct tg3 *tp)
2576{
2577 tg3_enable_register_access(tp);
8c6bda1a 2578
c866b7ea 2579 pci_set_power_state(tp->pdev, PCI_D0);
1da177e4 2580
c866b7ea
RW
2581 /* Switch out of Vaux if it is a NIC */
2582 if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
2583 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
1da177e4 2584
c866b7ea
RW
2585 return 0;
2586}
1da177e4 2587
c866b7ea
RW
2588static int tg3_power_down_prepare(struct tg3 *tp)
2589{
2590 u32 misc_host_ctrl;
2591 bool device_should_wake, do_low_power;
2592
2593 tg3_enable_register_access(tp);
5e7dfd0f
MC
2594
2595 /* Restore the CLKREQ setting. */
2596 if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
2597 u16 lnkctl;
2598
2599 pci_read_config_word(tp->pdev,
2600 tp->pcie_cap + PCI_EXP_LNKCTL,
2601 &lnkctl);
2602 lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
2603 pci_write_config_word(tp->pdev,
2604 tp->pcie_cap + PCI_EXP_LNKCTL,
2605 lnkctl);
2606 }
2607
1da177e4
LT
2608 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
2609 tw32(TG3PCI_MISC_HOST_CTRL,
2610 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
2611
c866b7ea 2612 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
05ac4cb7
MC
2613 (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
2614
dd477003 2615 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
0a459aac 2616 do_low_power = false;
f07e9af3 2617 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
80096068 2618 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
b02fd9e3 2619 struct phy_device *phydev;
0a459aac 2620 u32 phyid, advertising;
b02fd9e3 2621
3f0e3ad7 2622 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 2623
80096068 2624 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
2625
2626 tp->link_config.orig_speed = phydev->speed;
2627 tp->link_config.orig_duplex = phydev->duplex;
2628 tp->link_config.orig_autoneg = phydev->autoneg;
2629 tp->link_config.orig_advertising = phydev->advertising;
2630
2631 advertising = ADVERTISED_TP |
2632 ADVERTISED_Pause |
2633 ADVERTISED_Autoneg |
2634 ADVERTISED_10baseT_Half;
2635
2636 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
05ac4cb7 2637 device_should_wake) {
b02fd9e3
MC
2638 if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
2639 advertising |=
2640 ADVERTISED_100baseT_Half |
2641 ADVERTISED_100baseT_Full |
2642 ADVERTISED_10baseT_Full;
2643 else
2644 advertising |= ADVERTISED_10baseT_Full;
2645 }
2646
2647 phydev->advertising = advertising;
2648
2649 phy_start_aneg(phydev);
0a459aac
MC
2650
2651 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
6a443a0f
MC
2652 if (phyid != PHY_ID_BCMAC131) {
2653 phyid &= PHY_BCM_OUI_MASK;
2654 if (phyid == PHY_BCM_OUI_1 ||
2655 phyid == PHY_BCM_OUI_2 ||
2656 phyid == PHY_BCM_OUI_3)
0a459aac
MC
2657 do_low_power = true;
2658 }
b02fd9e3 2659 }
dd477003 2660 } else {
2023276e 2661 do_low_power = true;
0a459aac 2662
80096068
MC
2663 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
2664 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
2665 tp->link_config.orig_speed = tp->link_config.speed;
2666 tp->link_config.orig_duplex = tp->link_config.duplex;
2667 tp->link_config.orig_autoneg = tp->link_config.autoneg;
2668 }
1da177e4 2669
f07e9af3 2670 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
dd477003
MC
2671 tp->link_config.speed = SPEED_10;
2672 tp->link_config.duplex = DUPLEX_HALF;
2673 tp->link_config.autoneg = AUTONEG_ENABLE;
2674 tg3_setup_phy(tp, 0);
2675 }
1da177e4
LT
2676 }
2677
b5d3772c
MC
2678 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
2679 u32 val;
2680
2681 val = tr32(GRC_VCPU_EXT_CTRL);
2682 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
2683 } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
6921d201
MC
2684 int i;
2685 u32 val;
2686
2687 for (i = 0; i < 200; i++) {
2688 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
2689 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
2690 break;
2691 msleep(1);
2692 }
2693 }
a85feb8c
GZ
2694 if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
2695 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
2696 WOL_DRV_STATE_SHUTDOWN |
2697 WOL_DRV_WOL |
2698 WOL_SET_MAGIC_PKT);
6921d201 2699
05ac4cb7 2700 if (device_should_wake) {
1da177e4
LT
2701 u32 mac_mode;
2702
f07e9af3 2703 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
0a459aac 2704 if (do_low_power) {
dd477003
MC
2705 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
2706 udelay(40);
2707 }
1da177e4 2708
f07e9af3 2709 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
3f7045c1
MC
2710 mac_mode = MAC_MODE_PORT_MODE_GMII;
2711 else
2712 mac_mode = MAC_MODE_PORT_MODE_MII;
1da177e4 2713
e8f3f6ca
MC
2714 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
2715 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2716 ASIC_REV_5700) {
2717 u32 speed = (tp->tg3_flags &
2718 TG3_FLAG_WOL_SPEED_100MB) ?
2719 SPEED_100 : SPEED_10;
2720 if (tg3_5700_link_polarity(tp, speed))
2721 mac_mode |= MAC_MODE_LINK_POLARITY;
2722 else
2723 mac_mode &= ~MAC_MODE_LINK_POLARITY;
2724 }
1da177e4
LT
2725 } else {
2726 mac_mode = MAC_MODE_PORT_MODE_TBI;
2727 }
2728
cbf46853 2729 if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
1da177e4
LT
2730 tw32(MAC_LED_CTRL, tp->led_ctrl);
2731
05ac4cb7
MC
2732 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
2733 if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
2734 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
2735 ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
2736 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
2737 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
1da177e4 2738
d2394e6b
MC
2739 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
2740 mac_mode |= MAC_MODE_APE_TX_EN |
2741 MAC_MODE_APE_RX_EN |
2742 MAC_MODE_TDE_ENABLE;
3bda1258 2743
1da177e4
LT
2744 tw32_f(MAC_MODE, mac_mode);
2745 udelay(100);
2746
2747 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
2748 udelay(10);
2749 }
2750
2751 if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
2752 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2753 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
2754 u32 base_val;
2755
2756 base_val = tp->pci_clock_ctrl;
2757 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
2758 CLOCK_CTRL_TXCLK_DISABLE);
2759
b401e9e2
MC
2760 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
2761 CLOCK_CTRL_PWRDOWN_PLL133, 40);
d7b0a857 2762 } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
795d01c5 2763 (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
d7b0a857 2764 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
4cf78e4f 2765 /* do nothing */
85e94ced 2766 } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
1da177e4
LT
2767 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
2768 u32 newbits1, newbits2;
2769
2770 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2771 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2772 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
2773 CLOCK_CTRL_TXCLK_DISABLE |
2774 CLOCK_CTRL_ALTCLK);
2775 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
2776 } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
2777 newbits1 = CLOCK_CTRL_625_CORE;
2778 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
2779 } else {
2780 newbits1 = CLOCK_CTRL_ALTCLK;
2781 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
2782 }
2783
b401e9e2
MC
2784 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
2785 40);
1da177e4 2786
b401e9e2
MC
2787 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
2788 40);
1da177e4
LT
2789
2790 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
2791 u32 newbits3;
2792
2793 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2794 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2795 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
2796 CLOCK_CTRL_TXCLK_DISABLE |
2797 CLOCK_CTRL_44MHZ_CORE);
2798 } else {
2799 newbits3 = CLOCK_CTRL_44MHZ_CORE;
2800 }
2801
b401e9e2
MC
2802 tw32_wait_f(TG3PCI_CLOCK_CTRL,
2803 tp->pci_clock_ctrl | newbits3, 40);
1da177e4
LT
2804 }
2805 }
2806
05ac4cb7 2807 if (!(device_should_wake) &&
22435849 2808 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
0a459aac 2809 tg3_power_down_phy(tp, do_low_power);
6921d201 2810
1da177e4
LT
2811 tg3_frob_aux_power(tp);
2812
2813 /* Workaround for unstable PLL clock */
2814 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
2815 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
2816 u32 val = tr32(0x7d00);
2817
2818 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
2819 tw32(0x7d00, val);
6921d201 2820 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
ec41c7df
MC
2821 int err;
2822
2823 err = tg3_nvram_lock(tp);
1da177e4 2824 tg3_halt_cpu(tp, RX_CPU_BASE);
ec41c7df
MC
2825 if (!err)
2826 tg3_nvram_unlock(tp);
6921d201 2827 }
1da177e4
LT
2828 }
2829
bbadf503
MC
2830 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
2831
c866b7ea
RW
2832 return 0;
2833}
12dac075 2834
c866b7ea
RW
2835static void tg3_power_down(struct tg3 *tp)
2836{
2837 tg3_power_down_prepare(tp);
1da177e4 2838
c866b7ea
RW
2839 pci_wake_from_d3(tp->pdev, tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
2840 pci_set_power_state(tp->pdev, PCI_D3hot);
1da177e4
LT
2841}
2842
1da177e4
LT
2843static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
2844{
2845 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
2846 case MII_TG3_AUX_STAT_10HALF:
2847 *speed = SPEED_10;
2848 *duplex = DUPLEX_HALF;
2849 break;
2850
2851 case MII_TG3_AUX_STAT_10FULL:
2852 *speed = SPEED_10;
2853 *duplex = DUPLEX_FULL;
2854 break;
2855
2856 case MII_TG3_AUX_STAT_100HALF:
2857 *speed = SPEED_100;
2858 *duplex = DUPLEX_HALF;
2859 break;
2860
2861 case MII_TG3_AUX_STAT_100FULL:
2862 *speed = SPEED_100;
2863 *duplex = DUPLEX_FULL;
2864 break;
2865
2866 case MII_TG3_AUX_STAT_1000HALF:
2867 *speed = SPEED_1000;
2868 *duplex = DUPLEX_HALF;
2869 break;
2870
2871 case MII_TG3_AUX_STAT_1000FULL:
2872 *speed = SPEED_1000;
2873 *duplex = DUPLEX_FULL;
2874 break;
2875
2876 default:
f07e9af3 2877 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
715116a1
MC
2878 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
2879 SPEED_10;
2880 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
2881 DUPLEX_HALF;
2882 break;
2883 }
1da177e4
LT
2884 *speed = SPEED_INVALID;
2885 *duplex = DUPLEX_INVALID;
2886 break;
855e1111 2887 }
1da177e4
LT
2888}
2889
2890static void tg3_phy_copper_begin(struct tg3 *tp)
2891{
2892 u32 new_adv;
2893 int i;
2894
80096068 2895 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
1da177e4
LT
2896 /* Entering low power mode. Disable gigabit and
2897 * 100baseT advertisements.
2898 */
2899 tg3_writephy(tp, MII_TG3_CTRL, 0);
2900
2901 new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
2902 ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
2903 if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
2904 new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
2905
2906 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2907 } else if (tp->link_config.speed == SPEED_INVALID) {
f07e9af3 2908 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
1da177e4
LT
2909 tp->link_config.advertising &=
2910 ~(ADVERTISED_1000baseT_Half |
2911 ADVERTISED_1000baseT_Full);
2912
ba4d07a8 2913 new_adv = ADVERTISE_CSMA;
1da177e4
LT
2914 if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
2915 new_adv |= ADVERTISE_10HALF;
2916 if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
2917 new_adv |= ADVERTISE_10FULL;
2918 if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
2919 new_adv |= ADVERTISE_100HALF;
2920 if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
2921 new_adv |= ADVERTISE_100FULL;
ba4d07a8
MC
2922
2923 new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
2924
1da177e4
LT
2925 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2926
2927 if (tp->link_config.advertising &
2928 (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
2929 new_adv = 0;
2930 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
2931 new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
2932 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
2933 new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
f07e9af3 2934 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY) &&
1da177e4
LT
2935 (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
2936 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
2937 new_adv |= (MII_TG3_CTRL_AS_MASTER |
2938 MII_TG3_CTRL_ENABLE_AS_MASTER);
2939 tg3_writephy(tp, MII_TG3_CTRL, new_adv);
2940 } else {
2941 tg3_writephy(tp, MII_TG3_CTRL, 0);
2942 }
2943 } else {
ba4d07a8
MC
2944 new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
2945 new_adv |= ADVERTISE_CSMA;
2946
1da177e4
LT
2947 /* Asking for a specific link mode. */
2948 if (tp->link_config.speed == SPEED_1000) {
1da177e4
LT
2949 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2950
2951 if (tp->link_config.duplex == DUPLEX_FULL)
2952 new_adv = MII_TG3_CTRL_ADV_1000_FULL;
2953 else
2954 new_adv = MII_TG3_CTRL_ADV_1000_HALF;
2955 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
2956 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
2957 new_adv |= (MII_TG3_CTRL_AS_MASTER |
2958 MII_TG3_CTRL_ENABLE_AS_MASTER);
1da177e4 2959 } else {
1da177e4
LT
2960 if (tp->link_config.speed == SPEED_100) {
2961 if (tp->link_config.duplex == DUPLEX_FULL)
2962 new_adv |= ADVERTISE_100FULL;
2963 else
2964 new_adv |= ADVERTISE_100HALF;
2965 } else {
2966 if (tp->link_config.duplex == DUPLEX_FULL)
2967 new_adv |= ADVERTISE_10FULL;
2968 else
2969 new_adv |= ADVERTISE_10HALF;
2970 }
2971 tg3_writephy(tp, MII_ADVERTISE, new_adv);
ba4d07a8
MC
2972
2973 new_adv = 0;
1da177e4 2974 }
ba4d07a8
MC
2975
2976 tg3_writephy(tp, MII_TG3_CTRL, new_adv);
1da177e4
LT
2977 }
2978
52b02d04 2979 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
a6b68dab 2980 u32 val;
52b02d04
MC
2981
2982 tw32(TG3_CPMU_EEE_MODE,
2983 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
2984
2985 /* Enable SM_DSP clock and tx 6dB coding. */
2986 val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
2987 MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
2988 MII_TG3_AUXCTL_ACTL_TX_6DB;
2989 tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
2990
21a00ab2
MC
2991 switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
2992 case ASIC_REV_5717:
2993 case ASIC_REV_57765:
2994 if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
2995 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
2996 MII_TG3_DSP_CH34TP2_HIBW01);
2997 /* Fall through */
2998 case ASIC_REV_5719:
2999 val = MII_TG3_DSP_TAP26_ALNOKO |
3000 MII_TG3_DSP_TAP26_RMRXSTO |
3001 MII_TG3_DSP_TAP26_OPCSINPT;
3002 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
3003 }
52b02d04 3004
a6b68dab 3005 val = 0;
52b02d04
MC
3006 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
3007 /* Advertise 100-BaseTX EEE ability */
3008 if (tp->link_config.advertising &
3110f5f5
MC
3009 ADVERTISED_100baseT_Full)
3010 val |= MDIO_AN_EEE_ADV_100TX;
52b02d04
MC
3011 /* Advertise 1000-BaseT EEE ability */
3012 if (tp->link_config.advertising &
3110f5f5
MC
3013 ADVERTISED_1000baseT_Full)
3014 val |= MDIO_AN_EEE_ADV_1000T;
52b02d04 3015 }
3110f5f5 3016 tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
52b02d04
MC
3017
3018 /* Turn off SM_DSP clock. */
3019 val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
3020 MII_TG3_AUXCTL_ACTL_TX_6DB;
3021 tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
3022 }
3023
1da177e4
LT
3024 if (tp->link_config.autoneg == AUTONEG_DISABLE &&
3025 tp->link_config.speed != SPEED_INVALID) {
3026 u32 bmcr, orig_bmcr;
3027
3028 tp->link_config.active_speed = tp->link_config.speed;
3029 tp->link_config.active_duplex = tp->link_config.duplex;
3030
3031 bmcr = 0;
3032 switch (tp->link_config.speed) {
3033 default:
3034 case SPEED_10:
3035 break;
3036
3037 case SPEED_100:
3038 bmcr |= BMCR_SPEED100;
3039 break;
3040
3041 case SPEED_1000:
3042 bmcr |= TG3_BMCR_SPEED1000;
3043 break;
855e1111 3044 }
1da177e4
LT
3045
3046 if (tp->link_config.duplex == DUPLEX_FULL)
3047 bmcr |= BMCR_FULLDPLX;
3048
3049 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
3050 (bmcr != orig_bmcr)) {
3051 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
3052 for (i = 0; i < 1500; i++) {
3053 u32 tmp;
3054
3055 udelay(10);
3056 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
3057 tg3_readphy(tp, MII_BMSR, &tmp))
3058 continue;
3059 if (!(tmp & BMSR_LSTATUS)) {
3060 udelay(40);
3061 break;
3062 }
3063 }
3064 tg3_writephy(tp, MII_BMCR, bmcr);
3065 udelay(40);
3066 }
3067 } else {
3068 tg3_writephy(tp, MII_BMCR,
3069 BMCR_ANENABLE | BMCR_ANRESTART);
3070 }
3071}
3072
3073static int tg3_init_5401phy_dsp(struct tg3 *tp)
3074{
3075 int err;
3076
3077 /* Turn off tap power management. */
3078 /* Set Extended packet length bit */
3079 err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
3080
6ee7c0a0
MC
3081 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
3082 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
3083 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
3084 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
3085 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
1da177e4
LT
3086
3087 udelay(40);
3088
3089 return err;
3090}
3091
3600d918 3092static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
1da177e4 3093{
3600d918
MC
3094 u32 adv_reg, all_mask = 0;
3095
3096 if (mask & ADVERTISED_10baseT_Half)
3097 all_mask |= ADVERTISE_10HALF;
3098 if (mask & ADVERTISED_10baseT_Full)
3099 all_mask |= ADVERTISE_10FULL;
3100 if (mask & ADVERTISED_100baseT_Half)
3101 all_mask |= ADVERTISE_100HALF;
3102 if (mask & ADVERTISED_100baseT_Full)
3103 all_mask |= ADVERTISE_100FULL;
1da177e4
LT
3104
3105 if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
3106 return 0;
3107
1da177e4
LT
3108 if ((adv_reg & all_mask) != all_mask)
3109 return 0;
f07e9af3 3110 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
1da177e4
LT
3111 u32 tg3_ctrl;
3112
3600d918
MC
3113 all_mask = 0;
3114 if (mask & ADVERTISED_1000baseT_Half)
3115 all_mask |= ADVERTISE_1000HALF;
3116 if (mask & ADVERTISED_1000baseT_Full)
3117 all_mask |= ADVERTISE_1000FULL;
3118
1da177e4
LT
3119 if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
3120 return 0;
3121
1da177e4
LT
3122 if ((tg3_ctrl & all_mask) != all_mask)
3123 return 0;
3124 }
3125 return 1;
3126}
3127
ef167e27
MC
3128static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
3129{
3130 u32 curadv, reqadv;
3131
3132 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
3133 return 1;
3134
3135 curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3136 reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
3137
3138 if (tp->link_config.active_duplex == DUPLEX_FULL) {
3139 if (curadv != reqadv)
3140 return 0;
3141
3142 if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
3143 tg3_readphy(tp, MII_LPA, rmtadv);
3144 } else {
3145 /* Reprogram the advertisement register, even if it
3146 * does not affect the current link. If the link
3147 * gets renegotiated in the future, we can save an
3148 * additional renegotiation cycle by advertising
3149 * it correctly in the first place.
3150 */
3151 if (curadv != reqadv) {
3152 *lcladv &= ~(ADVERTISE_PAUSE_CAP |
3153 ADVERTISE_PAUSE_ASYM);
3154 tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
3155 }
3156 }
3157
3158 return 1;
3159}
3160
1da177e4
LT
3161static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
3162{
3163 int current_link_up;
f833c4c1 3164 u32 bmsr, val;
ef167e27 3165 u32 lcl_adv, rmt_adv;
1da177e4
LT
3166 u16 current_speed;
3167 u8 current_duplex;
3168 int i, err;
3169
3170 tw32(MAC_EVENT, 0);
3171
3172 tw32_f(MAC_STATUS,
3173 (MAC_STATUS_SYNC_CHANGED |
3174 MAC_STATUS_CFG_CHANGED |
3175 MAC_STATUS_MI_COMPLETION |
3176 MAC_STATUS_LNKSTATE_CHANGED));
3177 udelay(40);
3178
8ef21428
MC
3179 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
3180 tw32_f(MAC_MI_MODE,
3181 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
3182 udelay(80);
3183 }
1da177e4
LT
3184
3185 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
3186
3187 /* Some third-party PHYs need to be reset on link going
3188 * down.
3189 */
3190 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3191 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3192 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
3193 netif_carrier_ok(tp->dev)) {
3194 tg3_readphy(tp, MII_BMSR, &bmsr);
3195 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3196 !(bmsr & BMSR_LSTATUS))
3197 force_reset = 1;
3198 }
3199 if (force_reset)
3200 tg3_phy_reset(tp);
3201
79eb6904 3202 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
3203 tg3_readphy(tp, MII_BMSR, &bmsr);
3204 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
3205 !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
3206 bmsr = 0;
3207
3208 if (!(bmsr & BMSR_LSTATUS)) {
3209 err = tg3_init_5401phy_dsp(tp);
3210 if (err)
3211 return err;
3212
3213 tg3_readphy(tp, MII_BMSR, &bmsr);
3214 for (i = 0; i < 1000; i++) {
3215 udelay(10);
3216 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3217 (bmsr & BMSR_LSTATUS)) {
3218 udelay(40);
3219 break;
3220 }
3221 }
3222
79eb6904
MC
3223 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
3224 TG3_PHY_REV_BCM5401_B0 &&
1da177e4
LT
3225 !(bmsr & BMSR_LSTATUS) &&
3226 tp->link_config.active_speed == SPEED_1000) {
3227 err = tg3_phy_reset(tp);
3228 if (!err)
3229 err = tg3_init_5401phy_dsp(tp);
3230 if (err)
3231 return err;
3232 }
3233 }
3234 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3235 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
3236 /* 5701 {A0,B0} CRC bug workaround */
3237 tg3_writephy(tp, 0x15, 0x0a75);
f08aa1a8
MC
3238 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
3239 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
3240 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
1da177e4
LT
3241 }
3242
3243 /* Clear pending interrupts... */
f833c4c1
MC
3244 tg3_readphy(tp, MII_TG3_ISTAT, &val);
3245 tg3_readphy(tp, MII_TG3_ISTAT, &val);
1da177e4 3246
f07e9af3 3247 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
1da177e4 3248 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
f07e9af3 3249 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
1da177e4
LT
3250 tg3_writephy(tp, MII_TG3_IMASK, ~0);
3251
3252 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3253 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3254 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
3255 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3256 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
3257 else
3258 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
3259 }
3260
3261 current_link_up = 0;
3262 current_speed = SPEED_INVALID;
3263 current_duplex = DUPLEX_INVALID;
3264
f07e9af3 3265 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
1da177e4
LT
3266 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
3267 tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
3268 if (!(val & (1 << 10))) {
3269 val |= (1 << 10);
3270 tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
3271 goto relink;
3272 }
3273 }
3274
3275 bmsr = 0;
3276 for (i = 0; i < 100; i++) {
3277 tg3_readphy(tp, MII_BMSR, &bmsr);
3278 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3279 (bmsr & BMSR_LSTATUS))
3280 break;
3281 udelay(40);
3282 }
3283
3284 if (bmsr & BMSR_LSTATUS) {
3285 u32 aux_stat, bmcr;
3286
3287 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
3288 for (i = 0; i < 2000; i++) {
3289 udelay(10);
3290 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
3291 aux_stat)
3292 break;
3293 }
3294
3295 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
3296 &current_speed,
3297 &current_duplex);
3298
3299 bmcr = 0;
3300 for (i = 0; i < 200; i++) {
3301 tg3_readphy(tp, MII_BMCR, &bmcr);
3302 if (tg3_readphy(tp, MII_BMCR, &bmcr))
3303 continue;
3304 if (bmcr && bmcr != 0x7fff)
3305 break;
3306 udelay(10);
3307 }
3308
ef167e27
MC
3309 lcl_adv = 0;
3310 rmt_adv = 0;
1da177e4 3311
ef167e27
MC
3312 tp->link_config.active_speed = current_speed;
3313 tp->link_config.active_duplex = current_duplex;
3314
3315 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
3316 if ((bmcr & BMCR_ANENABLE) &&
3317 tg3_copper_is_advertising_all(tp,
3318 tp->link_config.advertising)) {
3319 if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
3320 &rmt_adv))
3321 current_link_up = 1;
1da177e4
LT
3322 }
3323 } else {
3324 if (!(bmcr & BMCR_ANENABLE) &&
3325 tp->link_config.speed == current_speed &&
ef167e27
MC
3326 tp->link_config.duplex == current_duplex &&
3327 tp->link_config.flowctrl ==
3328 tp->link_config.active_flowctrl) {
1da177e4 3329 current_link_up = 1;
1da177e4
LT
3330 }
3331 }
3332
ef167e27
MC
3333 if (current_link_up == 1 &&
3334 tp->link_config.active_duplex == DUPLEX_FULL)
3335 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1da177e4
LT
3336 }
3337
1da177e4 3338relink:
80096068 3339 if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
1da177e4
LT
3340 tg3_phy_copper_begin(tp);
3341
f833c4c1
MC
3342 tg3_readphy(tp, MII_BMSR, &bmsr);
3343 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3344 (bmsr & BMSR_LSTATUS))
1da177e4
LT
3345 current_link_up = 1;
3346 }
3347
3348 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
3349 if (current_link_up == 1) {
3350 if (tp->link_config.active_speed == SPEED_100 ||
3351 tp->link_config.active_speed == SPEED_10)
3352 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3353 else
3354 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
f07e9af3 3355 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7f97a4bd
MC
3356 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3357 else
1da177e4
LT
3358 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
3359
3360 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
3361 if (tp->link_config.active_duplex == DUPLEX_HALF)
3362 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
3363
1da177e4 3364 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
e8f3f6ca
MC
3365 if (current_link_up == 1 &&
3366 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
1da177e4 3367 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
e8f3f6ca
MC
3368 else
3369 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
1da177e4
LT
3370 }
3371
3372 /* ??? Without this setting Netgear GA302T PHY does not
3373 * ??? send/receive packets...
3374 */
79eb6904 3375 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
1da177e4
LT
3376 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
3377 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
3378 tw32_f(MAC_MI_MODE, tp->mi_mode);
3379 udelay(80);
3380 }
3381
3382 tw32_f(MAC_MODE, tp->mac_mode);
3383 udelay(40);
3384
52b02d04
MC
3385 tg3_phy_eee_adjust(tp, current_link_up);
3386
1da177e4
LT
3387 if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
3388 /* Polled via timer. */
3389 tw32_f(MAC_EVENT, 0);
3390 } else {
3391 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3392 }
3393 udelay(40);
3394
3395 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
3396 current_link_up == 1 &&
3397 tp->link_config.active_speed == SPEED_1000 &&
3398 ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
3399 (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
3400 udelay(120);
3401 tw32_f(MAC_STATUS,
3402 (MAC_STATUS_SYNC_CHANGED |
3403 MAC_STATUS_CFG_CHANGED));
3404 udelay(40);
3405 tg3_write_mem(tp,
3406 NIC_SRAM_FIRMWARE_MBOX,
3407 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
3408 }
3409
5e7dfd0f
MC
3410 /* Prevent send BD corruption. */
3411 if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
3412 u16 oldlnkctl, newlnkctl;
3413
3414 pci_read_config_word(tp->pdev,
3415 tp->pcie_cap + PCI_EXP_LNKCTL,
3416 &oldlnkctl);
3417 if (tp->link_config.active_speed == SPEED_100 ||
3418 tp->link_config.active_speed == SPEED_10)
3419 newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
3420 else
3421 newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
3422 if (newlnkctl != oldlnkctl)
3423 pci_write_config_word(tp->pdev,
3424 tp->pcie_cap + PCI_EXP_LNKCTL,
3425 newlnkctl);
3426 }
3427
1da177e4
LT
3428 if (current_link_up != netif_carrier_ok(tp->dev)) {
3429 if (current_link_up)
3430 netif_carrier_on(tp->dev);
3431 else
3432 netif_carrier_off(tp->dev);
3433 tg3_link_report(tp);
3434 }
3435
3436 return 0;
3437}
3438
3439struct tg3_fiber_aneginfo {
3440 int state;
3441#define ANEG_STATE_UNKNOWN 0
3442#define ANEG_STATE_AN_ENABLE 1
3443#define ANEG_STATE_RESTART_INIT 2
3444#define ANEG_STATE_RESTART 3
3445#define ANEG_STATE_DISABLE_LINK_OK 4
3446#define ANEG_STATE_ABILITY_DETECT_INIT 5
3447#define ANEG_STATE_ABILITY_DETECT 6
3448#define ANEG_STATE_ACK_DETECT_INIT 7
3449#define ANEG_STATE_ACK_DETECT 8
3450#define ANEG_STATE_COMPLETE_ACK_INIT 9
3451#define ANEG_STATE_COMPLETE_ACK 10
3452#define ANEG_STATE_IDLE_DETECT_INIT 11
3453#define ANEG_STATE_IDLE_DETECT 12
3454#define ANEG_STATE_LINK_OK 13
3455#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
3456#define ANEG_STATE_NEXT_PAGE_WAIT 15
3457
3458 u32 flags;
3459#define MR_AN_ENABLE 0x00000001
3460#define MR_RESTART_AN 0x00000002
3461#define MR_AN_COMPLETE 0x00000004
3462#define MR_PAGE_RX 0x00000008
3463#define MR_NP_LOADED 0x00000010
3464#define MR_TOGGLE_TX 0x00000020
3465#define MR_LP_ADV_FULL_DUPLEX 0x00000040
3466#define MR_LP_ADV_HALF_DUPLEX 0x00000080
3467#define MR_LP_ADV_SYM_PAUSE 0x00000100
3468#define MR_LP_ADV_ASYM_PAUSE 0x00000200
3469#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
3470#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
3471#define MR_LP_ADV_NEXT_PAGE 0x00001000
3472#define MR_TOGGLE_RX 0x00002000
3473#define MR_NP_RX 0x00004000
3474
3475#define MR_LINK_OK 0x80000000
3476
3477 unsigned long link_time, cur_time;
3478
3479 u32 ability_match_cfg;
3480 int ability_match_count;
3481
3482 char ability_match, idle_match, ack_match;
3483
3484 u32 txconfig, rxconfig;
3485#define ANEG_CFG_NP 0x00000080
3486#define ANEG_CFG_ACK 0x00000040
3487#define ANEG_CFG_RF2 0x00000020
3488#define ANEG_CFG_RF1 0x00000010
3489#define ANEG_CFG_PS2 0x00000001
3490#define ANEG_CFG_PS1 0x00008000
3491#define ANEG_CFG_HD 0x00004000
3492#define ANEG_CFG_FD 0x00002000
3493#define ANEG_CFG_INVAL 0x00001f06
3494
3495};
3496#define ANEG_OK 0
3497#define ANEG_DONE 1
3498#define ANEG_TIMER_ENAB 2
3499#define ANEG_FAILED -1
3500
3501#define ANEG_STATE_SETTLE_TIME 10000
3502
3503static int tg3_fiber_aneg_smachine(struct tg3 *tp,
3504 struct tg3_fiber_aneginfo *ap)
3505{
5be73b47 3506 u16 flowctrl;
1da177e4
LT
3507 unsigned long delta;
3508 u32 rx_cfg_reg;
3509 int ret;
3510
3511 if (ap->state == ANEG_STATE_UNKNOWN) {
3512 ap->rxconfig = 0;
3513 ap->link_time = 0;
3514 ap->cur_time = 0;
3515 ap->ability_match_cfg = 0;
3516 ap->ability_match_count = 0;
3517 ap->ability_match = 0;
3518 ap->idle_match = 0;
3519 ap->ack_match = 0;
3520 }
3521 ap->cur_time++;
3522
3523 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
3524 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
3525
3526 if (rx_cfg_reg != ap->ability_match_cfg) {
3527 ap->ability_match_cfg = rx_cfg_reg;
3528 ap->ability_match = 0;
3529 ap->ability_match_count = 0;
3530 } else {
3531 if (++ap->ability_match_count > 1) {
3532 ap->ability_match = 1;
3533 ap->ability_match_cfg = rx_cfg_reg;
3534 }
3535 }
3536 if (rx_cfg_reg & ANEG_CFG_ACK)
3537 ap->ack_match = 1;
3538 else
3539 ap->ack_match = 0;
3540
3541 ap->idle_match = 0;
3542 } else {
3543 ap->idle_match = 1;
3544 ap->ability_match_cfg = 0;
3545 ap->ability_match_count = 0;
3546 ap->ability_match = 0;
3547 ap->ack_match = 0;
3548
3549 rx_cfg_reg = 0;
3550 }
3551
3552 ap->rxconfig = rx_cfg_reg;
3553 ret = ANEG_OK;
3554
33f401ae 3555 switch (ap->state) {
1da177e4
LT
3556 case ANEG_STATE_UNKNOWN:
3557 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
3558 ap->state = ANEG_STATE_AN_ENABLE;
3559
3560 /* fallthru */
3561 case ANEG_STATE_AN_ENABLE:
3562 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
3563 if (ap->flags & MR_AN_ENABLE) {
3564 ap->link_time = 0;
3565 ap->cur_time = 0;
3566 ap->ability_match_cfg = 0;
3567 ap->ability_match_count = 0;
3568 ap->ability_match = 0;
3569 ap->idle_match = 0;
3570 ap->ack_match = 0;
3571
3572 ap->state = ANEG_STATE_RESTART_INIT;
3573 } else {
3574 ap->state = ANEG_STATE_DISABLE_LINK_OK;
3575 }
3576 break;
3577
3578 case ANEG_STATE_RESTART_INIT:
3579 ap->link_time = ap->cur_time;
3580 ap->flags &= ~(MR_NP_LOADED);
3581 ap->txconfig = 0;
3582 tw32(MAC_TX_AUTO_NEG, 0);
3583 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3584 tw32_f(MAC_MODE, tp->mac_mode);
3585 udelay(40);
3586
3587 ret = ANEG_TIMER_ENAB;
3588 ap->state = ANEG_STATE_RESTART;
3589
3590 /* fallthru */
3591 case ANEG_STATE_RESTART:
3592 delta = ap->cur_time - ap->link_time;
859a5887 3593 if (delta > ANEG_STATE_SETTLE_TIME)
1da177e4 3594 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
859a5887 3595 else
1da177e4 3596 ret = ANEG_TIMER_ENAB;
1da177e4
LT
3597 break;
3598
3599 case ANEG_STATE_DISABLE_LINK_OK:
3600 ret = ANEG_DONE;
3601 break;
3602
3603 case ANEG_STATE_ABILITY_DETECT_INIT:
3604 ap->flags &= ~(MR_TOGGLE_TX);
5be73b47
MC
3605 ap->txconfig = ANEG_CFG_FD;
3606 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3607 if (flowctrl & ADVERTISE_1000XPAUSE)
3608 ap->txconfig |= ANEG_CFG_PS1;
3609 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3610 ap->txconfig |= ANEG_CFG_PS2;
1da177e4
LT
3611 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3612 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3613 tw32_f(MAC_MODE, tp->mac_mode);
3614 udelay(40);
3615
3616 ap->state = ANEG_STATE_ABILITY_DETECT;
3617 break;
3618
3619 case ANEG_STATE_ABILITY_DETECT:
859a5887 3620 if (ap->ability_match != 0 && ap->rxconfig != 0)
1da177e4 3621 ap->state = ANEG_STATE_ACK_DETECT_INIT;
1da177e4
LT
3622 break;
3623
3624 case ANEG_STATE_ACK_DETECT_INIT:
3625 ap->txconfig |= ANEG_CFG_ACK;
3626 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3627 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3628 tw32_f(MAC_MODE, tp->mac_mode);
3629 udelay(40);
3630
3631 ap->state = ANEG_STATE_ACK_DETECT;
3632
3633 /* fallthru */
3634 case ANEG_STATE_ACK_DETECT:
3635 if (ap->ack_match != 0) {
3636 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
3637 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
3638 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
3639 } else {
3640 ap->state = ANEG_STATE_AN_ENABLE;
3641 }
3642 } else if (ap->ability_match != 0 &&
3643 ap->rxconfig == 0) {
3644 ap->state = ANEG_STATE_AN_ENABLE;
3645 }
3646 break;
3647
3648 case ANEG_STATE_COMPLETE_ACK_INIT:
3649 if (ap->rxconfig & ANEG_CFG_INVAL) {
3650 ret = ANEG_FAILED;
3651 break;
3652 }
3653 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
3654 MR_LP_ADV_HALF_DUPLEX |
3655 MR_LP_ADV_SYM_PAUSE |
3656 MR_LP_ADV_ASYM_PAUSE |
3657 MR_LP_ADV_REMOTE_FAULT1 |
3658 MR_LP_ADV_REMOTE_FAULT2 |
3659 MR_LP_ADV_NEXT_PAGE |
3660 MR_TOGGLE_RX |
3661 MR_NP_RX);
3662 if (ap->rxconfig & ANEG_CFG_FD)
3663 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
3664 if (ap->rxconfig & ANEG_CFG_HD)
3665 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
3666 if (ap->rxconfig & ANEG_CFG_PS1)
3667 ap->flags |= MR_LP_ADV_SYM_PAUSE;
3668 if (ap->rxconfig & ANEG_CFG_PS2)
3669 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
3670 if (ap->rxconfig & ANEG_CFG_RF1)
3671 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
3672 if (ap->rxconfig & ANEG_CFG_RF2)
3673 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
3674 if (ap->rxconfig & ANEG_CFG_NP)
3675 ap->flags |= MR_LP_ADV_NEXT_PAGE;
3676
3677 ap->link_time = ap->cur_time;
3678
3679 ap->flags ^= (MR_TOGGLE_TX);
3680 if (ap->rxconfig & 0x0008)
3681 ap->flags |= MR_TOGGLE_RX;
3682 if (ap->rxconfig & ANEG_CFG_NP)
3683 ap->flags |= MR_NP_RX;
3684 ap->flags |= MR_PAGE_RX;
3685
3686 ap->state = ANEG_STATE_COMPLETE_ACK;
3687 ret = ANEG_TIMER_ENAB;
3688 break;
3689
3690 case ANEG_STATE_COMPLETE_ACK:
3691 if (ap->ability_match != 0 &&
3692 ap->rxconfig == 0) {
3693 ap->state = ANEG_STATE_AN_ENABLE;
3694 break;
3695 }
3696 delta = ap->cur_time - ap->link_time;
3697 if (delta > ANEG_STATE_SETTLE_TIME) {
3698 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
3699 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3700 } else {
3701 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
3702 !(ap->flags & MR_NP_RX)) {
3703 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3704 } else {
3705 ret = ANEG_FAILED;
3706 }
3707 }
3708 }
3709 break;
3710
3711 case ANEG_STATE_IDLE_DETECT_INIT:
3712 ap->link_time = ap->cur_time;
3713 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3714 tw32_f(MAC_MODE, tp->mac_mode);
3715 udelay(40);
3716
3717 ap->state = ANEG_STATE_IDLE_DETECT;
3718 ret = ANEG_TIMER_ENAB;
3719 break;
3720
3721 case ANEG_STATE_IDLE_DETECT:
3722 if (ap->ability_match != 0 &&
3723 ap->rxconfig == 0) {
3724 ap->state = ANEG_STATE_AN_ENABLE;
3725 break;
3726 }
3727 delta = ap->cur_time - ap->link_time;
3728 if (delta > ANEG_STATE_SETTLE_TIME) {
3729 /* XXX another gem from the Broadcom driver :( */
3730 ap->state = ANEG_STATE_LINK_OK;
3731 }
3732 break;
3733
3734 case ANEG_STATE_LINK_OK:
3735 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
3736 ret = ANEG_DONE;
3737 break;
3738
3739 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
3740 /* ??? unimplemented */
3741 break;
3742
3743 case ANEG_STATE_NEXT_PAGE_WAIT:
3744 /* ??? unimplemented */
3745 break;
3746
3747 default:
3748 ret = ANEG_FAILED;
3749 break;
855e1111 3750 }
1da177e4
LT
3751
3752 return ret;
3753}
3754
5be73b47 3755static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
1da177e4
LT
3756{
3757 int res = 0;
3758 struct tg3_fiber_aneginfo aninfo;
3759 int status = ANEG_FAILED;
3760 unsigned int tick;
3761 u32 tmp;
3762
3763 tw32_f(MAC_TX_AUTO_NEG, 0);
3764
3765 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
3766 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
3767 udelay(40);
3768
3769 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
3770 udelay(40);
3771
3772 memset(&aninfo, 0, sizeof(aninfo));
3773 aninfo.flags |= MR_AN_ENABLE;
3774 aninfo.state = ANEG_STATE_UNKNOWN;
3775 aninfo.cur_time = 0;
3776 tick = 0;
3777 while (++tick < 195000) {
3778 status = tg3_fiber_aneg_smachine(tp, &aninfo);
3779 if (status == ANEG_DONE || status == ANEG_FAILED)
3780 break;
3781
3782 udelay(1);
3783 }
3784
3785 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3786 tw32_f(MAC_MODE, tp->mac_mode);
3787 udelay(40);
3788
5be73b47
MC
3789 *txflags = aninfo.txconfig;
3790 *rxflags = aninfo.flags;
1da177e4
LT
3791
3792 if (status == ANEG_DONE &&
3793 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
3794 MR_LP_ADV_FULL_DUPLEX)))
3795 res = 1;
3796
3797 return res;
3798}
3799
3800static void tg3_init_bcm8002(struct tg3 *tp)
3801{
3802 u32 mac_status = tr32(MAC_STATUS);
3803 int i;
3804
3805 /* Reset when initting first time or we have a link. */
3806 if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
3807 !(mac_status & MAC_STATUS_PCS_SYNCED))
3808 return;
3809
3810 /* Set PLL lock range. */
3811 tg3_writephy(tp, 0x16, 0x8007);
3812
3813 /* SW reset */
3814 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
3815
3816 /* Wait for reset to complete. */
3817 /* XXX schedule_timeout() ... */
3818 for (i = 0; i < 500; i++)
3819 udelay(10);
3820
3821 /* Config mode; select PMA/Ch 1 regs. */
3822 tg3_writephy(tp, 0x10, 0x8411);
3823
3824 /* Enable auto-lock and comdet, select txclk for tx. */
3825 tg3_writephy(tp, 0x11, 0x0a10);
3826
3827 tg3_writephy(tp, 0x18, 0x00a0);
3828 tg3_writephy(tp, 0x16, 0x41ff);
3829
3830 /* Assert and deassert POR. */
3831 tg3_writephy(tp, 0x13, 0x0400);
3832 udelay(40);
3833 tg3_writephy(tp, 0x13, 0x0000);
3834
3835 tg3_writephy(tp, 0x11, 0x0a50);
3836 udelay(40);
3837 tg3_writephy(tp, 0x11, 0x0a10);
3838
3839 /* Wait for signal to stabilize */
3840 /* XXX schedule_timeout() ... */
3841 for (i = 0; i < 15000; i++)
3842 udelay(10);
3843
3844 /* Deselect the channel register so we can read the PHYID
3845 * later.
3846 */
3847 tg3_writephy(tp, 0x10, 0x8011);
3848}
3849
3850static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
3851{
82cd3d11 3852 u16 flowctrl;
1da177e4
LT
3853 u32 sg_dig_ctrl, sg_dig_status;
3854 u32 serdes_cfg, expected_sg_dig_ctrl;
3855 int workaround, port_a;
3856 int current_link_up;
3857
3858 serdes_cfg = 0;
3859 expected_sg_dig_ctrl = 0;
3860 workaround = 0;
3861 port_a = 1;
3862 current_link_up = 0;
3863
3864 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
3865 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
3866 workaround = 1;
3867 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
3868 port_a = 0;
3869
3870 /* preserve bits 0-11,13,14 for signal pre-emphasis */
3871 /* preserve bits 20-23 for voltage regulator */
3872 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
3873 }
3874
3875 sg_dig_ctrl = tr32(SG_DIG_CTRL);
3876
3877 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
c98f6e3b 3878 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
1da177e4
LT
3879 if (workaround) {
3880 u32 val = serdes_cfg;
3881
3882 if (port_a)
3883 val |= 0xc010000;
3884 else
3885 val |= 0x4010000;
3886 tw32_f(MAC_SERDES_CFG, val);
3887 }
c98f6e3b
MC
3888
3889 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
3890 }
3891 if (mac_status & MAC_STATUS_PCS_SYNCED) {
3892 tg3_setup_flow_control(tp, 0, 0);
3893 current_link_up = 1;
3894 }
3895 goto out;
3896 }
3897
3898 /* Want auto-negotiation. */
c98f6e3b 3899 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
1da177e4 3900
82cd3d11
MC
3901 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3902 if (flowctrl & ADVERTISE_1000XPAUSE)
3903 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
3904 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3905 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
1da177e4
LT
3906
3907 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
f07e9af3 3908 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
3d3ebe74
MC
3909 tp->serdes_counter &&
3910 ((mac_status & (MAC_STATUS_PCS_SYNCED |
3911 MAC_STATUS_RCVD_CFG)) ==
3912 MAC_STATUS_PCS_SYNCED)) {
3913 tp->serdes_counter--;
3914 current_link_up = 1;
3915 goto out;
3916 }
3917restart_autoneg:
1da177e4
LT
3918 if (workaround)
3919 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
c98f6e3b 3920 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
1da177e4
LT
3921 udelay(5);
3922 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
3923
3d3ebe74 3924 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 3925 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
3926 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
3927 MAC_STATUS_SIGNAL_DET)) {
3d3ebe74 3928 sg_dig_status = tr32(SG_DIG_STATUS);
1da177e4
LT
3929 mac_status = tr32(MAC_STATUS);
3930
c98f6e3b 3931 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
1da177e4 3932 (mac_status & MAC_STATUS_PCS_SYNCED)) {
82cd3d11
MC
3933 u32 local_adv = 0, remote_adv = 0;
3934
3935 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
3936 local_adv |= ADVERTISE_1000XPAUSE;
3937 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
3938 local_adv |= ADVERTISE_1000XPSE_ASYM;
1da177e4 3939
c98f6e3b 3940 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
82cd3d11 3941 remote_adv |= LPA_1000XPAUSE;
c98f6e3b 3942 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
82cd3d11 3943 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
3944
3945 tg3_setup_flow_control(tp, local_adv, remote_adv);
3946 current_link_up = 1;
3d3ebe74 3947 tp->serdes_counter = 0;
f07e9af3 3948 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c98f6e3b 3949 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
3d3ebe74
MC
3950 if (tp->serdes_counter)
3951 tp->serdes_counter--;
1da177e4
LT
3952 else {
3953 if (workaround) {
3954 u32 val = serdes_cfg;
3955
3956 if (port_a)
3957 val |= 0xc010000;
3958 else
3959 val |= 0x4010000;
3960
3961 tw32_f(MAC_SERDES_CFG, val);
3962 }
3963
c98f6e3b 3964 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
3965 udelay(40);
3966
3967 /* Link parallel detection - link is up */
3968 /* only if we have PCS_SYNC and not */
3969 /* receiving config code words */
3970 mac_status = tr32(MAC_STATUS);
3971 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
3972 !(mac_status & MAC_STATUS_RCVD_CFG)) {
3973 tg3_setup_flow_control(tp, 0, 0);
3974 current_link_up = 1;
f07e9af3
MC
3975 tp->phy_flags |=
3976 TG3_PHYFLG_PARALLEL_DETECT;
3d3ebe74
MC
3977 tp->serdes_counter =
3978 SERDES_PARALLEL_DET_TIMEOUT;
3979 } else
3980 goto restart_autoneg;
1da177e4
LT
3981 }
3982 }
3d3ebe74
MC
3983 } else {
3984 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 3985 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
3986 }
3987
3988out:
3989 return current_link_up;
3990}
3991
3992static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
3993{
3994 int current_link_up = 0;
3995
5cf64b8a 3996 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
1da177e4 3997 goto out;
1da177e4
LT
3998
3999 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5be73b47 4000 u32 txflags, rxflags;
1da177e4 4001 int i;
6aa20a22 4002
5be73b47
MC
4003 if (fiber_autoneg(tp, &txflags, &rxflags)) {
4004 u32 local_adv = 0, remote_adv = 0;
1da177e4 4005
5be73b47
MC
4006 if (txflags & ANEG_CFG_PS1)
4007 local_adv |= ADVERTISE_1000XPAUSE;
4008 if (txflags & ANEG_CFG_PS2)
4009 local_adv |= ADVERTISE_1000XPSE_ASYM;
4010
4011 if (rxflags & MR_LP_ADV_SYM_PAUSE)
4012 remote_adv |= LPA_1000XPAUSE;
4013 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
4014 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
4015
4016 tg3_setup_flow_control(tp, local_adv, remote_adv);
4017
1da177e4
LT
4018 current_link_up = 1;
4019 }
4020 for (i = 0; i < 30; i++) {
4021 udelay(20);
4022 tw32_f(MAC_STATUS,
4023 (MAC_STATUS_SYNC_CHANGED |
4024 MAC_STATUS_CFG_CHANGED));
4025 udelay(40);
4026 if ((tr32(MAC_STATUS) &
4027 (MAC_STATUS_SYNC_CHANGED |
4028 MAC_STATUS_CFG_CHANGED)) == 0)
4029 break;
4030 }
4031
4032 mac_status = tr32(MAC_STATUS);
4033 if (current_link_up == 0 &&
4034 (mac_status & MAC_STATUS_PCS_SYNCED) &&
4035 !(mac_status & MAC_STATUS_RCVD_CFG))
4036 current_link_up = 1;
4037 } else {
5be73b47
MC
4038 tg3_setup_flow_control(tp, 0, 0);
4039
1da177e4
LT
4040 /* Forcing 1000FD link up. */
4041 current_link_up = 1;
1da177e4
LT
4042
4043 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
4044 udelay(40);
e8f3f6ca
MC
4045
4046 tw32_f(MAC_MODE, tp->mac_mode);
4047 udelay(40);
1da177e4
LT
4048 }
4049
4050out:
4051 return current_link_up;
4052}
4053
4054static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
4055{
4056 u32 orig_pause_cfg;
4057 u16 orig_active_speed;
4058 u8 orig_active_duplex;
4059 u32 mac_status;
4060 int current_link_up;
4061 int i;
4062
8d018621 4063 orig_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4064 orig_active_speed = tp->link_config.active_speed;
4065 orig_active_duplex = tp->link_config.active_duplex;
4066
4067 if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
4068 netif_carrier_ok(tp->dev) &&
4069 (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
4070 mac_status = tr32(MAC_STATUS);
4071 mac_status &= (MAC_STATUS_PCS_SYNCED |
4072 MAC_STATUS_SIGNAL_DET |
4073 MAC_STATUS_CFG_CHANGED |
4074 MAC_STATUS_RCVD_CFG);
4075 if (mac_status == (MAC_STATUS_PCS_SYNCED |
4076 MAC_STATUS_SIGNAL_DET)) {
4077 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4078 MAC_STATUS_CFG_CHANGED));
4079 return 0;
4080 }
4081 }
4082
4083 tw32_f(MAC_TX_AUTO_NEG, 0);
4084
4085 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
4086 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
4087 tw32_f(MAC_MODE, tp->mac_mode);
4088 udelay(40);
4089
79eb6904 4090 if (tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
4091 tg3_init_bcm8002(tp);
4092
4093 /* Enable link change event even when serdes polling. */
4094 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4095 udelay(40);
4096
4097 current_link_up = 0;
4098 mac_status = tr32(MAC_STATUS);
4099
4100 if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
4101 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
4102 else
4103 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
4104
898a56f8 4105 tp->napi[0].hw_status->status =
1da177e4 4106 (SD_STATUS_UPDATED |
898a56f8 4107 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
1da177e4
LT
4108
4109 for (i = 0; i < 100; i++) {
4110 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4111 MAC_STATUS_CFG_CHANGED));
4112 udelay(5);
4113 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
3d3ebe74
MC
4114 MAC_STATUS_CFG_CHANGED |
4115 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
1da177e4
LT
4116 break;
4117 }
4118
4119 mac_status = tr32(MAC_STATUS);
4120 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
4121 current_link_up = 0;
3d3ebe74
MC
4122 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
4123 tp->serdes_counter == 0) {
1da177e4
LT
4124 tw32_f(MAC_MODE, (tp->mac_mode |
4125 MAC_MODE_SEND_CONFIGS));
4126 udelay(1);
4127 tw32_f(MAC_MODE, tp->mac_mode);
4128 }
4129 }
4130
4131 if (current_link_up == 1) {
4132 tp->link_config.active_speed = SPEED_1000;
4133 tp->link_config.active_duplex = DUPLEX_FULL;
4134 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4135 LED_CTRL_LNKLED_OVERRIDE |
4136 LED_CTRL_1000MBPS_ON));
4137 } else {
4138 tp->link_config.active_speed = SPEED_INVALID;
4139 tp->link_config.active_duplex = DUPLEX_INVALID;
4140 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4141 LED_CTRL_LNKLED_OVERRIDE |
4142 LED_CTRL_TRAFFIC_OVERRIDE));
4143 }
4144
4145 if (current_link_up != netif_carrier_ok(tp->dev)) {
4146 if (current_link_up)
4147 netif_carrier_on(tp->dev);
4148 else
4149 netif_carrier_off(tp->dev);
4150 tg3_link_report(tp);
4151 } else {
8d018621 4152 u32 now_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4153 if (orig_pause_cfg != now_pause_cfg ||
4154 orig_active_speed != tp->link_config.active_speed ||
4155 orig_active_duplex != tp->link_config.active_duplex)
4156 tg3_link_report(tp);
4157 }
4158
4159 return 0;
4160}
4161
747e8f8b
MC
4162static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
4163{
4164 int current_link_up, err = 0;
4165 u32 bmsr, bmcr;
4166 u16 current_speed;
4167 u8 current_duplex;
ef167e27 4168 u32 local_adv, remote_adv;
747e8f8b
MC
4169
4170 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4171 tw32_f(MAC_MODE, tp->mac_mode);
4172 udelay(40);
4173
4174 tw32(MAC_EVENT, 0);
4175
4176 tw32_f(MAC_STATUS,
4177 (MAC_STATUS_SYNC_CHANGED |
4178 MAC_STATUS_CFG_CHANGED |
4179 MAC_STATUS_MI_COMPLETION |
4180 MAC_STATUS_LNKSTATE_CHANGED));
4181 udelay(40);
4182
4183 if (force_reset)
4184 tg3_phy_reset(tp);
4185
4186 current_link_up = 0;
4187 current_speed = SPEED_INVALID;
4188 current_duplex = DUPLEX_INVALID;
4189
4190 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4191 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4192 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
4193 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4194 bmsr |= BMSR_LSTATUS;
4195 else
4196 bmsr &= ~BMSR_LSTATUS;
4197 }
747e8f8b
MC
4198
4199 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
4200
4201 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
f07e9af3 4202 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
4203 /* do nothing, just check for link up at the end */
4204 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
4205 u32 adv, new_adv;
4206
4207 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4208 new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
4209 ADVERTISE_1000XPAUSE |
4210 ADVERTISE_1000XPSE_ASYM |
4211 ADVERTISE_SLCT);
4212
ba4d07a8 4213 new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
747e8f8b
MC
4214
4215 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
4216 new_adv |= ADVERTISE_1000XHALF;
4217 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
4218 new_adv |= ADVERTISE_1000XFULL;
4219
4220 if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
4221 tg3_writephy(tp, MII_ADVERTISE, new_adv);
4222 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
4223 tg3_writephy(tp, MII_BMCR, bmcr);
4224
4225 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3d3ebe74 4226 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
f07e9af3 4227 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4228
4229 return err;
4230 }
4231 } else {
4232 u32 new_bmcr;
4233
4234 bmcr &= ~BMCR_SPEED1000;
4235 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
4236
4237 if (tp->link_config.duplex == DUPLEX_FULL)
4238 new_bmcr |= BMCR_FULLDPLX;
4239
4240 if (new_bmcr != bmcr) {
4241 /* BMCR_SPEED1000 is a reserved bit that needs
4242 * to be set on write.
4243 */
4244 new_bmcr |= BMCR_SPEED1000;
4245
4246 /* Force a linkdown */
4247 if (netif_carrier_ok(tp->dev)) {
4248 u32 adv;
4249
4250 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4251 adv &= ~(ADVERTISE_1000XFULL |
4252 ADVERTISE_1000XHALF |
4253 ADVERTISE_SLCT);
4254 tg3_writephy(tp, MII_ADVERTISE, adv);
4255 tg3_writephy(tp, MII_BMCR, bmcr |
4256 BMCR_ANRESTART |
4257 BMCR_ANENABLE);
4258 udelay(10);
4259 netif_carrier_off(tp->dev);
4260 }
4261 tg3_writephy(tp, MII_BMCR, new_bmcr);
4262 bmcr = new_bmcr;
4263 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4264 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4265 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
4266 ASIC_REV_5714) {
4267 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4268 bmsr |= BMSR_LSTATUS;
4269 else
4270 bmsr &= ~BMSR_LSTATUS;
4271 }
f07e9af3 4272 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4273 }
4274 }
4275
4276 if (bmsr & BMSR_LSTATUS) {
4277 current_speed = SPEED_1000;
4278 current_link_up = 1;
4279 if (bmcr & BMCR_FULLDPLX)
4280 current_duplex = DUPLEX_FULL;
4281 else
4282 current_duplex = DUPLEX_HALF;
4283
ef167e27
MC
4284 local_adv = 0;
4285 remote_adv = 0;
4286
747e8f8b 4287 if (bmcr & BMCR_ANENABLE) {
ef167e27 4288 u32 common;
747e8f8b
MC
4289
4290 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
4291 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
4292 common = local_adv & remote_adv;
4293 if (common & (ADVERTISE_1000XHALF |
4294 ADVERTISE_1000XFULL)) {
4295 if (common & ADVERTISE_1000XFULL)
4296 current_duplex = DUPLEX_FULL;
4297 else
4298 current_duplex = DUPLEX_HALF;
57d8b880
MC
4299 } else if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
4300 /* Link is up via parallel detect */
859a5887 4301 } else {
747e8f8b 4302 current_link_up = 0;
859a5887 4303 }
747e8f8b
MC
4304 }
4305 }
4306
ef167e27
MC
4307 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
4308 tg3_setup_flow_control(tp, local_adv, remote_adv);
4309
747e8f8b
MC
4310 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4311 if (tp->link_config.active_duplex == DUPLEX_HALF)
4312 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4313
4314 tw32_f(MAC_MODE, tp->mac_mode);
4315 udelay(40);
4316
4317 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4318
4319 tp->link_config.active_speed = current_speed;
4320 tp->link_config.active_duplex = current_duplex;
4321
4322 if (current_link_up != netif_carrier_ok(tp->dev)) {
4323 if (current_link_up)
4324 netif_carrier_on(tp->dev);
4325 else {
4326 netif_carrier_off(tp->dev);
f07e9af3 4327 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4328 }
4329 tg3_link_report(tp);
4330 }
4331 return err;
4332}
4333
4334static void tg3_serdes_parallel_detect(struct tg3 *tp)
4335{
3d3ebe74 4336 if (tp->serdes_counter) {
747e8f8b 4337 /* Give autoneg time to complete. */
3d3ebe74 4338 tp->serdes_counter--;
747e8f8b
MC
4339 return;
4340 }
c6cdf436 4341
747e8f8b
MC
4342 if (!netif_carrier_ok(tp->dev) &&
4343 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
4344 u32 bmcr;
4345
4346 tg3_readphy(tp, MII_BMCR, &bmcr);
4347 if (bmcr & BMCR_ANENABLE) {
4348 u32 phy1, phy2;
4349
4350 /* Select shadow register 0x1f */
f08aa1a8
MC
4351 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
4352 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
747e8f8b
MC
4353
4354 /* Select expansion interrupt status register */
f08aa1a8
MC
4355 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
4356 MII_TG3_DSP_EXP1_INT_STAT);
4357 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
4358 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
4359
4360 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
4361 /* We have signal detect and not receiving
4362 * config code words, link is up by parallel
4363 * detection.
4364 */
4365
4366 bmcr &= ~BMCR_ANENABLE;
4367 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
4368 tg3_writephy(tp, MII_BMCR, bmcr);
f07e9af3 4369 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4370 }
4371 }
859a5887
MC
4372 } else if (netif_carrier_ok(tp->dev) &&
4373 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
f07e9af3 4374 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
4375 u32 phy2;
4376
4377 /* Select expansion interrupt status register */
f08aa1a8
MC
4378 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
4379 MII_TG3_DSP_EXP1_INT_STAT);
4380 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
4381 if (phy2 & 0x20) {
4382 u32 bmcr;
4383
4384 /* Config code words received, turn on autoneg. */
4385 tg3_readphy(tp, MII_BMCR, &bmcr);
4386 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
4387
f07e9af3 4388 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4389
4390 }
4391 }
4392}
4393
1da177e4
LT
4394static int tg3_setup_phy(struct tg3 *tp, int force_reset)
4395{
f2096f94 4396 u32 val;
1da177e4
LT
4397 int err;
4398
f07e9af3 4399 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4 4400 err = tg3_setup_fiber_phy(tp, force_reset);
f07e9af3 4401 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
747e8f8b 4402 err = tg3_setup_fiber_mii_phy(tp, force_reset);
859a5887 4403 else
1da177e4 4404 err = tg3_setup_copper_phy(tp, force_reset);
1da177e4 4405
bcb37f6c 4406 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
f2096f94 4407 u32 scale;
aa6c91fe
MC
4408
4409 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
4410 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
4411 scale = 65;
4412 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
4413 scale = 6;
4414 else
4415 scale = 12;
4416
4417 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
4418 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
4419 tw32(GRC_MISC_CFG, val);
4420 }
4421
f2096f94
MC
4422 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
4423 (6 << TX_LENGTHS_IPG_SHIFT);
4424 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
4425 val |= tr32(MAC_TX_LENGTHS) &
4426 (TX_LENGTHS_JMB_FRM_LEN_MSK |
4427 TX_LENGTHS_CNT_DWN_VAL_MSK);
4428
1da177e4
LT
4429 if (tp->link_config.active_speed == SPEED_1000 &&
4430 tp->link_config.active_duplex == DUPLEX_HALF)
f2096f94
MC
4431 tw32(MAC_TX_LENGTHS, val |
4432 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 4433 else
f2096f94
MC
4434 tw32(MAC_TX_LENGTHS, val |
4435 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4
LT
4436
4437 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
4438 if (netif_carrier_ok(tp->dev)) {
4439 tw32(HOSTCC_STAT_COAL_TICKS,
15f9850d 4440 tp->coal.stats_block_coalesce_usecs);
1da177e4
LT
4441 } else {
4442 tw32(HOSTCC_STAT_COAL_TICKS, 0);
4443 }
4444 }
4445
8ed5d97e 4446 if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
f2096f94 4447 val = tr32(PCIE_PWR_MGMT_THRESH);
8ed5d97e
MC
4448 if (!netif_carrier_ok(tp->dev))
4449 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
4450 tp->pwrmgmt_thresh;
4451 else
4452 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
4453 tw32(PCIE_PWR_MGMT_THRESH, val);
4454 }
4455
1da177e4
LT
4456 return err;
4457}
4458
66cfd1bd
MC
4459static inline int tg3_irq_sync(struct tg3 *tp)
4460{
4461 return tp->irq_sync;
4462}
4463
97bd8e49
MC
4464static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
4465{
4466 int i;
4467
4468 dst = (u32 *)((u8 *)dst + off);
4469 for (i = 0; i < len; i += sizeof(u32))
4470 *dst++ = tr32(off + i);
4471}
4472
4473static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
4474{
4475 tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
4476 tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
4477 tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
4478 tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
4479 tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
4480 tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
4481 tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
4482 tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
4483 tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
4484 tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
4485 tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
4486 tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
4487 tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
4488 tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
4489 tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
4490 tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
4491 tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
4492 tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
4493 tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
4494
4495 if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX)
4496 tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
4497
4498 tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
4499 tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
4500 tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
4501 tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
4502 tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
4503 tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
4504 tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
4505 tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
4506
4507 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
4508 tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
4509 tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
4510 tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
4511 }
4512
4513 tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
4514 tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
4515 tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
4516 tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
4517 tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
4518
4519 if (tp->tg3_flags & TG3_FLAG_NVRAM)
4520 tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
4521}
4522
4523static void tg3_dump_state(struct tg3 *tp)
4524{
4525 int i;
4526 u32 *regs;
4527
4528 regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
4529 if (!regs) {
4530 netdev_err(tp->dev, "Failed allocating register dump buffer\n");
4531 return;
4532 }
4533
4534 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
4535 /* Read up to but not including private PCI registers */
4536 for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
4537 regs[i / sizeof(u32)] = tr32(i);
4538 } else
4539 tg3_dump_legacy_regs(tp, regs);
4540
4541 for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
4542 if (!regs[i + 0] && !regs[i + 1] &&
4543 !regs[i + 2] && !regs[i + 3])
4544 continue;
4545
4546 netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
4547 i * 4,
4548 regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
4549 }
4550
4551 kfree(regs);
4552
4553 for (i = 0; i < tp->irq_cnt; i++) {
4554 struct tg3_napi *tnapi = &tp->napi[i];
4555
4556 /* SW status block */
4557 netdev_err(tp->dev,
4558 "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
4559 i,
4560 tnapi->hw_status->status,
4561 tnapi->hw_status->status_tag,
4562 tnapi->hw_status->rx_jumbo_consumer,
4563 tnapi->hw_status->rx_consumer,
4564 tnapi->hw_status->rx_mini_consumer,
4565 tnapi->hw_status->idx[0].rx_producer,
4566 tnapi->hw_status->idx[0].tx_consumer);
4567
4568 netdev_err(tp->dev,
4569 "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
4570 i,
4571 tnapi->last_tag, tnapi->last_irq_tag,
4572 tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
4573 tnapi->rx_rcb_ptr,
4574 tnapi->prodring.rx_std_prod_idx,
4575 tnapi->prodring.rx_std_cons_idx,
4576 tnapi->prodring.rx_jmb_prod_idx,
4577 tnapi->prodring.rx_jmb_cons_idx);
4578 }
4579}
4580
df3e6548
MC
4581/* This is called whenever we suspect that the system chipset is re-
4582 * ordering the sequence of MMIO to the tx send mailbox. The symptom
4583 * is bogus tx completions. We try to recover by setting the
4584 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
4585 * in the workqueue.
4586 */
4587static void tg3_tx_recover(struct tg3 *tp)
4588{
4589 BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
4590 tp->write32_tx_mbox == tg3_write_indirect_mbox);
4591
5129c3a3
MC
4592 netdev_warn(tp->dev,
4593 "The system may be re-ordering memory-mapped I/O "
4594 "cycles to the network device, attempting to recover. "
4595 "Please report the problem to the driver maintainer "
4596 "and include system chipset information.\n");
df3e6548
MC
4597
4598 spin_lock(&tp->lock);
df3e6548 4599 tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
df3e6548
MC
4600 spin_unlock(&tp->lock);
4601}
4602
f3f3f27e 4603static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
1b2a7205 4604{
f65aac16
MC
4605 /* Tell compiler to fetch tx indices from memory. */
4606 barrier();
f3f3f27e
MC
4607 return tnapi->tx_pending -
4608 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
1b2a7205
MC
4609}
4610
1da177e4
LT
4611/* Tigon3 never reports partial packet sends. So we do not
4612 * need special logic to handle SKBs that have not had all
4613 * of their frags sent yet, like SunGEM does.
4614 */
17375d25 4615static void tg3_tx(struct tg3_napi *tnapi)
1da177e4 4616{
17375d25 4617 struct tg3 *tp = tnapi->tp;
898a56f8 4618 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
f3f3f27e 4619 u32 sw_idx = tnapi->tx_cons;
fe5f5787
MC
4620 struct netdev_queue *txq;
4621 int index = tnapi - tp->napi;
4622
19cfaecc 4623 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
fe5f5787
MC
4624 index--;
4625
4626 txq = netdev_get_tx_queue(tp->dev, index);
1da177e4
LT
4627
4628 while (sw_idx != hw_idx) {
f4188d8a 4629 struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
1da177e4 4630 struct sk_buff *skb = ri->skb;
df3e6548
MC
4631 int i, tx_bug = 0;
4632
4633 if (unlikely(skb == NULL)) {
4634 tg3_tx_recover(tp);
4635 return;
4636 }
1da177e4 4637
f4188d8a 4638 pci_unmap_single(tp->pdev,
4e5e4f0d 4639 dma_unmap_addr(ri, mapping),
f4188d8a
AD
4640 skb_headlen(skb),
4641 PCI_DMA_TODEVICE);
1da177e4
LT
4642
4643 ri->skb = NULL;
4644
4645 sw_idx = NEXT_TX(sw_idx);
4646
4647 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
f3f3f27e 4648 ri = &tnapi->tx_buffers[sw_idx];
df3e6548
MC
4649 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
4650 tx_bug = 1;
f4188d8a
AD
4651
4652 pci_unmap_page(tp->pdev,
4e5e4f0d 4653 dma_unmap_addr(ri, mapping),
f4188d8a
AD
4654 skb_shinfo(skb)->frags[i].size,
4655 PCI_DMA_TODEVICE);
1da177e4
LT
4656 sw_idx = NEXT_TX(sw_idx);
4657 }
4658
f47c11ee 4659 dev_kfree_skb(skb);
df3e6548
MC
4660
4661 if (unlikely(tx_bug)) {
4662 tg3_tx_recover(tp);
4663 return;
4664 }
1da177e4
LT
4665 }
4666
f3f3f27e 4667 tnapi->tx_cons = sw_idx;
1da177e4 4668
1b2a7205
MC
4669 /* Need to make the tx_cons update visible to tg3_start_xmit()
4670 * before checking for netif_queue_stopped(). Without the
4671 * memory barrier, there is a small possibility that tg3_start_xmit()
4672 * will miss it and cause the queue to be stopped forever.
4673 */
4674 smp_mb();
4675
fe5f5787 4676 if (unlikely(netif_tx_queue_stopped(txq) &&
f3f3f27e 4677 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
fe5f5787
MC
4678 __netif_tx_lock(txq, smp_processor_id());
4679 if (netif_tx_queue_stopped(txq) &&
f3f3f27e 4680 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
fe5f5787
MC
4681 netif_tx_wake_queue(txq);
4682 __netif_tx_unlock(txq);
51b91468 4683 }
1da177e4
LT
4684}
4685
2b2cdb65
MC
4686static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
4687{
4688 if (!ri->skb)
4689 return;
4690
4e5e4f0d 4691 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
2b2cdb65
MC
4692 map_sz, PCI_DMA_FROMDEVICE);
4693 dev_kfree_skb_any(ri->skb);
4694 ri->skb = NULL;
4695}
4696
1da177e4
LT
4697/* Returns size of skb allocated or < 0 on error.
4698 *
4699 * We only need to fill in the address because the other members
4700 * of the RX descriptor are invariant, see tg3_init_rings.
4701 *
4702 * Note the purposeful assymetry of cpu vs. chip accesses. For
4703 * posting buffers we only dirty the first cache line of the RX
4704 * descriptor (containing the address). Whereas for the RX status
4705 * buffers the cpu only reads the last cacheline of the RX descriptor
4706 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
4707 */
86b21e59 4708static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
a3896167 4709 u32 opaque_key, u32 dest_idx_unmasked)
1da177e4
LT
4710{
4711 struct tg3_rx_buffer_desc *desc;
f94e290e 4712 struct ring_info *map;
1da177e4
LT
4713 struct sk_buff *skb;
4714 dma_addr_t mapping;
4715 int skb_size, dest_idx;
4716
1da177e4
LT
4717 switch (opaque_key) {
4718 case RXD_OPAQUE_RING_STD:
2c49a44d 4719 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
21f581a5
MC
4720 desc = &tpr->rx_std[dest_idx];
4721 map = &tpr->rx_std_buffers[dest_idx];
287be12e 4722 skb_size = tp->rx_pkt_map_sz;
1da177e4
LT
4723 break;
4724
4725 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 4726 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
79ed5ac7 4727 desc = &tpr->rx_jmb[dest_idx].std;
21f581a5 4728 map = &tpr->rx_jmb_buffers[dest_idx];
287be12e 4729 skb_size = TG3_RX_JMB_MAP_SZ;
1da177e4
LT
4730 break;
4731
4732 default:
4733 return -EINVAL;
855e1111 4734 }
1da177e4
LT
4735
4736 /* Do not overwrite any of the map or rp information
4737 * until we are sure we can commit to a new buffer.
4738 *
4739 * Callers depend upon this behavior and assume that
4740 * we leave everything unchanged if we fail.
4741 */
287be12e 4742 skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
1da177e4
LT
4743 if (skb == NULL)
4744 return -ENOMEM;
4745
1da177e4
LT
4746 skb_reserve(skb, tp->rx_offset);
4747
287be12e 4748 mapping = pci_map_single(tp->pdev, skb->data, skb_size,
1da177e4 4749 PCI_DMA_FROMDEVICE);
a21771dd
MC
4750 if (pci_dma_mapping_error(tp->pdev, mapping)) {
4751 dev_kfree_skb(skb);
4752 return -EIO;
4753 }
1da177e4
LT
4754
4755 map->skb = skb;
4e5e4f0d 4756 dma_unmap_addr_set(map, mapping, mapping);
1da177e4 4757
1da177e4
LT
4758 desc->addr_hi = ((u64)mapping >> 32);
4759 desc->addr_lo = ((u64)mapping & 0xffffffff);
4760
4761 return skb_size;
4762}
4763
4764/* We only need to move over in the address because the other
4765 * members of the RX descriptor are invariant. See notes above
4766 * tg3_alloc_rx_skb for full details.
4767 */
a3896167
MC
4768static void tg3_recycle_rx(struct tg3_napi *tnapi,
4769 struct tg3_rx_prodring_set *dpr,
4770 u32 opaque_key, int src_idx,
4771 u32 dest_idx_unmasked)
1da177e4 4772{
17375d25 4773 struct tg3 *tp = tnapi->tp;
1da177e4
LT
4774 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
4775 struct ring_info *src_map, *dest_map;
8fea32b9 4776 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
c6cdf436 4777 int dest_idx;
1da177e4
LT
4778
4779 switch (opaque_key) {
4780 case RXD_OPAQUE_RING_STD:
2c49a44d 4781 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
a3896167
MC
4782 dest_desc = &dpr->rx_std[dest_idx];
4783 dest_map = &dpr->rx_std_buffers[dest_idx];
4784 src_desc = &spr->rx_std[src_idx];
4785 src_map = &spr->rx_std_buffers[src_idx];
1da177e4
LT
4786 break;
4787
4788 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 4789 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
a3896167
MC
4790 dest_desc = &dpr->rx_jmb[dest_idx].std;
4791 dest_map = &dpr->rx_jmb_buffers[dest_idx];
4792 src_desc = &spr->rx_jmb[src_idx].std;
4793 src_map = &spr->rx_jmb_buffers[src_idx];
1da177e4
LT
4794 break;
4795
4796 default:
4797 return;
855e1111 4798 }
1da177e4
LT
4799
4800 dest_map->skb = src_map->skb;
4e5e4f0d
FT
4801 dma_unmap_addr_set(dest_map, mapping,
4802 dma_unmap_addr(src_map, mapping));
1da177e4
LT
4803 dest_desc->addr_hi = src_desc->addr_hi;
4804 dest_desc->addr_lo = src_desc->addr_lo;
e92967bf
MC
4805
4806 /* Ensure that the update to the skb happens after the physical
4807 * addresses have been transferred to the new BD location.
4808 */
4809 smp_wmb();
4810
1da177e4
LT
4811 src_map->skb = NULL;
4812}
4813
1da177e4
LT
4814/* The RX ring scheme is composed of multiple rings which post fresh
4815 * buffers to the chip, and one special ring the chip uses to report
4816 * status back to the host.
4817 *
4818 * The special ring reports the status of received packets to the
4819 * host. The chip does not write into the original descriptor the
4820 * RX buffer was obtained from. The chip simply takes the original
4821 * descriptor as provided by the host, updates the status and length
4822 * field, then writes this into the next status ring entry.
4823 *
4824 * Each ring the host uses to post buffers to the chip is described
4825 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
4826 * it is first placed into the on-chip ram. When the packet's length
4827 * is known, it walks down the TG3_BDINFO entries to select the ring.
4828 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
4829 * which is within the range of the new packet's length is chosen.
4830 *
4831 * The "separate ring for rx status" scheme may sound queer, but it makes
4832 * sense from a cache coherency perspective. If only the host writes
4833 * to the buffer post rings, and only the chip writes to the rx status
4834 * rings, then cache lines never move beyond shared-modified state.
4835 * If both the host and chip were to write into the same ring, cache line
4836 * eviction could occur since both entities want it in an exclusive state.
4837 */
17375d25 4838static int tg3_rx(struct tg3_napi *tnapi, int budget)
1da177e4 4839{
17375d25 4840 struct tg3 *tp = tnapi->tp;
f92905de 4841 u32 work_mask, rx_std_posted = 0;
4361935a 4842 u32 std_prod_idx, jmb_prod_idx;
72334482 4843 u32 sw_idx = tnapi->rx_rcb_ptr;
483ba50b 4844 u16 hw_idx;
1da177e4 4845 int received;
8fea32b9 4846 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
1da177e4 4847
8d9d7cfc 4848 hw_idx = *(tnapi->rx_rcb_prod_idx);
1da177e4
LT
4849 /*
4850 * We need to order the read of hw_idx and the read of
4851 * the opaque cookie.
4852 */
4853 rmb();
1da177e4
LT
4854 work_mask = 0;
4855 received = 0;
4361935a
MC
4856 std_prod_idx = tpr->rx_std_prod_idx;
4857 jmb_prod_idx = tpr->rx_jmb_prod_idx;
1da177e4 4858 while (sw_idx != hw_idx && budget > 0) {
afc081f8 4859 struct ring_info *ri;
72334482 4860 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
1da177e4
LT
4861 unsigned int len;
4862 struct sk_buff *skb;
4863 dma_addr_t dma_addr;
4864 u32 opaque_key, desc_idx, *post_ptr;
4865
4866 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
4867 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
4868 if (opaque_key == RXD_OPAQUE_RING_STD) {
8fea32b9 4869 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
4e5e4f0d 4870 dma_addr = dma_unmap_addr(ri, mapping);
21f581a5 4871 skb = ri->skb;
4361935a 4872 post_ptr = &std_prod_idx;
f92905de 4873 rx_std_posted++;
1da177e4 4874 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
8fea32b9 4875 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
4e5e4f0d 4876 dma_addr = dma_unmap_addr(ri, mapping);
21f581a5 4877 skb = ri->skb;
4361935a 4878 post_ptr = &jmb_prod_idx;
21f581a5 4879 } else
1da177e4 4880 goto next_pkt_nopost;
1da177e4
LT
4881
4882 work_mask |= opaque_key;
4883
4884 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
4885 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
4886 drop_it:
a3896167 4887 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
4888 desc_idx, *post_ptr);
4889 drop_it_no_recycle:
4890 /* Other statistics kept track of by card. */
b0057c51 4891 tp->rx_dropped++;
1da177e4
LT
4892 goto next_pkt;
4893 }
4894
ad829268
MC
4895 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
4896 ETH_FCS_LEN;
1da177e4 4897
d2757fc4 4898 if (len > TG3_RX_COPY_THRESH(tp)) {
1da177e4
LT
4899 int skb_size;
4900
86b21e59 4901 skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
afc081f8 4902 *post_ptr);
1da177e4
LT
4903 if (skb_size < 0)
4904 goto drop_it;
4905
287be12e 4906 pci_unmap_single(tp->pdev, dma_addr, skb_size,
1da177e4
LT
4907 PCI_DMA_FROMDEVICE);
4908
61e800cf
MC
4909 /* Ensure that the update to the skb happens
4910 * after the usage of the old DMA mapping.
4911 */
4912 smp_wmb();
4913
4914 ri->skb = NULL;
4915
1da177e4
LT
4916 skb_put(skb, len);
4917 } else {
4918 struct sk_buff *copy_skb;
4919
a3896167 4920 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
4921 desc_idx, *post_ptr);
4922
bf933c80 4923 copy_skb = netdev_alloc_skb(tp->dev, len +
9dc7a113 4924 TG3_RAW_IP_ALIGN);
1da177e4
LT
4925 if (copy_skb == NULL)
4926 goto drop_it_no_recycle;
4927
bf933c80 4928 skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
1da177e4
LT
4929 skb_put(copy_skb, len);
4930 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
d626f62b 4931 skb_copy_from_linear_data(skb, copy_skb->data, len);
1da177e4
LT
4932 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
4933
4934 /* We'll reuse the original ring buffer. */
4935 skb = copy_skb;
4936 }
4937
dc668910 4938 if ((tp->dev->features & NETIF_F_RXCSUM) &&
1da177e4
LT
4939 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
4940 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
4941 >> RXD_TCPCSUM_SHIFT) == 0xffff))
4942 skb->ip_summed = CHECKSUM_UNNECESSARY;
4943 else
bc8acf2c 4944 skb_checksum_none_assert(skb);
1da177e4
LT
4945
4946 skb->protocol = eth_type_trans(skb, tp->dev);
f7b493e0
MC
4947
4948 if (len > (tp->dev->mtu + ETH_HLEN) &&
4949 skb->protocol != htons(ETH_P_8021Q)) {
4950 dev_kfree_skb(skb);
b0057c51 4951 goto drop_it_no_recycle;
f7b493e0
MC
4952 }
4953
9dc7a113 4954 if (desc->type_flags & RXD_FLAG_VLAN &&
bf933c80
MC
4955 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
4956 __vlan_hwaccel_put_tag(skb,
4957 desc->err_vlan & RXD_VLAN_MASK);
9dc7a113 4958
bf933c80 4959 napi_gro_receive(&tnapi->napi, skb);
1da177e4 4960
1da177e4
LT
4961 received++;
4962 budget--;
4963
4964next_pkt:
4965 (*post_ptr)++;
f92905de
MC
4966
4967 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
2c49a44d
MC
4968 tpr->rx_std_prod_idx = std_prod_idx &
4969 tp->rx_std_ring_mask;
86cfe4ff
MC
4970 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
4971 tpr->rx_std_prod_idx);
f92905de
MC
4972 work_mask &= ~RXD_OPAQUE_RING_STD;
4973 rx_std_posted = 0;
4974 }
1da177e4 4975next_pkt_nopost:
483ba50b 4976 sw_idx++;
7cb32cf2 4977 sw_idx &= tp->rx_ret_ring_mask;
52f6d697
MC
4978
4979 /* Refresh hw_idx to see if there is new work */
4980 if (sw_idx == hw_idx) {
8d9d7cfc 4981 hw_idx = *(tnapi->rx_rcb_prod_idx);
52f6d697
MC
4982 rmb();
4983 }
1da177e4
LT
4984 }
4985
4986 /* ACK the status ring. */
72334482
MC
4987 tnapi->rx_rcb_ptr = sw_idx;
4988 tw32_rx_mbox(tnapi->consmbox, sw_idx);
1da177e4
LT
4989
4990 /* Refill RX ring(s). */
e4af1af9 4991 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
b196c7e4 4992 if (work_mask & RXD_OPAQUE_RING_STD) {
2c49a44d
MC
4993 tpr->rx_std_prod_idx = std_prod_idx &
4994 tp->rx_std_ring_mask;
b196c7e4
MC
4995 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
4996 tpr->rx_std_prod_idx);
4997 }
4998 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
2c49a44d
MC
4999 tpr->rx_jmb_prod_idx = jmb_prod_idx &
5000 tp->rx_jmb_ring_mask;
b196c7e4
MC
5001 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5002 tpr->rx_jmb_prod_idx);
5003 }
5004 mmiowb();
5005 } else if (work_mask) {
5006 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
5007 * updated before the producer indices can be updated.
5008 */
5009 smp_wmb();
5010
2c49a44d
MC
5011 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
5012 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
b196c7e4 5013
e4af1af9
MC
5014 if (tnapi != &tp->napi[1])
5015 napi_schedule(&tp->napi[1].napi);
1da177e4 5016 }
1da177e4
LT
5017
5018 return received;
5019}
5020
35f2d7d0 5021static void tg3_poll_link(struct tg3 *tp)
1da177e4 5022{
1da177e4
LT
5023 /* handle link change and other phy events */
5024 if (!(tp->tg3_flags &
5025 (TG3_FLAG_USE_LINKCHG_REG |
5026 TG3_FLAG_POLL_SERDES))) {
35f2d7d0
MC
5027 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
5028
1da177e4
LT
5029 if (sblk->status & SD_STATUS_LINK_CHG) {
5030 sblk->status = SD_STATUS_UPDATED |
35f2d7d0 5031 (sblk->status & ~SD_STATUS_LINK_CHG);
f47c11ee 5032 spin_lock(&tp->lock);
dd477003
MC
5033 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
5034 tw32_f(MAC_STATUS,
5035 (MAC_STATUS_SYNC_CHANGED |
5036 MAC_STATUS_CFG_CHANGED |
5037 MAC_STATUS_MI_COMPLETION |
5038 MAC_STATUS_LNKSTATE_CHANGED));
5039 udelay(40);
5040 } else
5041 tg3_setup_phy(tp, 0);
f47c11ee 5042 spin_unlock(&tp->lock);
1da177e4
LT
5043 }
5044 }
35f2d7d0
MC
5045}
5046
f89f38b8
MC
5047static int tg3_rx_prodring_xfer(struct tg3 *tp,
5048 struct tg3_rx_prodring_set *dpr,
5049 struct tg3_rx_prodring_set *spr)
b196c7e4
MC
5050{
5051 u32 si, di, cpycnt, src_prod_idx;
f89f38b8 5052 int i, err = 0;
b196c7e4
MC
5053
5054 while (1) {
5055 src_prod_idx = spr->rx_std_prod_idx;
5056
5057 /* Make sure updates to the rx_std_buffers[] entries and the
5058 * standard producer index are seen in the correct order.
5059 */
5060 smp_rmb();
5061
5062 if (spr->rx_std_cons_idx == src_prod_idx)
5063 break;
5064
5065 if (spr->rx_std_cons_idx < src_prod_idx)
5066 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
5067 else
2c49a44d
MC
5068 cpycnt = tp->rx_std_ring_mask + 1 -
5069 spr->rx_std_cons_idx;
b196c7e4 5070
2c49a44d
MC
5071 cpycnt = min(cpycnt,
5072 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
b196c7e4
MC
5073
5074 si = spr->rx_std_cons_idx;
5075 di = dpr->rx_std_prod_idx;
5076
e92967bf
MC
5077 for (i = di; i < di + cpycnt; i++) {
5078 if (dpr->rx_std_buffers[i].skb) {
5079 cpycnt = i - di;
f89f38b8 5080 err = -ENOSPC;
e92967bf
MC
5081 break;
5082 }
5083 }
5084
5085 if (!cpycnt)
5086 break;
5087
5088 /* Ensure that updates to the rx_std_buffers ring and the
5089 * shadowed hardware producer ring from tg3_recycle_skb() are
5090 * ordered correctly WRT the skb check above.
5091 */
5092 smp_rmb();
5093
b196c7e4
MC
5094 memcpy(&dpr->rx_std_buffers[di],
5095 &spr->rx_std_buffers[si],
5096 cpycnt * sizeof(struct ring_info));
5097
5098 for (i = 0; i < cpycnt; i++, di++, si++) {
5099 struct tg3_rx_buffer_desc *sbd, *dbd;
5100 sbd = &spr->rx_std[si];
5101 dbd = &dpr->rx_std[di];
5102 dbd->addr_hi = sbd->addr_hi;
5103 dbd->addr_lo = sbd->addr_lo;
5104 }
5105
2c49a44d
MC
5106 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
5107 tp->rx_std_ring_mask;
5108 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
5109 tp->rx_std_ring_mask;
b196c7e4
MC
5110 }
5111
5112 while (1) {
5113 src_prod_idx = spr->rx_jmb_prod_idx;
5114
5115 /* Make sure updates to the rx_jmb_buffers[] entries and
5116 * the jumbo producer index are seen in the correct order.
5117 */
5118 smp_rmb();
5119
5120 if (spr->rx_jmb_cons_idx == src_prod_idx)
5121 break;
5122
5123 if (spr->rx_jmb_cons_idx < src_prod_idx)
5124 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
5125 else
2c49a44d
MC
5126 cpycnt = tp->rx_jmb_ring_mask + 1 -
5127 spr->rx_jmb_cons_idx;
b196c7e4
MC
5128
5129 cpycnt = min(cpycnt,
2c49a44d 5130 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
b196c7e4
MC
5131
5132 si = spr->rx_jmb_cons_idx;
5133 di = dpr->rx_jmb_prod_idx;
5134
e92967bf
MC
5135 for (i = di; i < di + cpycnt; i++) {
5136 if (dpr->rx_jmb_buffers[i].skb) {
5137 cpycnt = i - di;
f89f38b8 5138 err = -ENOSPC;
e92967bf
MC
5139 break;
5140 }
5141 }
5142
5143 if (!cpycnt)
5144 break;
5145
5146 /* Ensure that updates to the rx_jmb_buffers ring and the
5147 * shadowed hardware producer ring from tg3_recycle_skb() are
5148 * ordered correctly WRT the skb check above.
5149 */
5150 smp_rmb();
5151
b196c7e4
MC
5152 memcpy(&dpr->rx_jmb_buffers[di],
5153 &spr->rx_jmb_buffers[si],
5154 cpycnt * sizeof(struct ring_info));
5155
5156 for (i = 0; i < cpycnt; i++, di++, si++) {
5157 struct tg3_rx_buffer_desc *sbd, *dbd;
5158 sbd = &spr->rx_jmb[si].std;
5159 dbd = &dpr->rx_jmb[di].std;
5160 dbd->addr_hi = sbd->addr_hi;
5161 dbd->addr_lo = sbd->addr_lo;
5162 }
5163
2c49a44d
MC
5164 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
5165 tp->rx_jmb_ring_mask;
5166 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
5167 tp->rx_jmb_ring_mask;
b196c7e4 5168 }
f89f38b8
MC
5169
5170 return err;
b196c7e4
MC
5171}
5172
35f2d7d0
MC
5173static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
5174{
5175 struct tg3 *tp = tnapi->tp;
1da177e4
LT
5176
5177 /* run TX completion thread */
f3f3f27e 5178 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
17375d25 5179 tg3_tx(tnapi);
6f535763 5180 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
4fd7ab59 5181 return work_done;
1da177e4
LT
5182 }
5183
1da177e4
LT
5184 /* run RX thread, within the bounds set by NAPI.
5185 * All RX "locking" is done by ensuring outside
bea3348e 5186 * code synchronizes with tg3->napi.poll()
1da177e4 5187 */
8d9d7cfc 5188 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
17375d25 5189 work_done += tg3_rx(tnapi, budget - work_done);
1da177e4 5190
b196c7e4 5191 if ((tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) && tnapi == &tp->napi[1]) {
8fea32b9 5192 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
f89f38b8 5193 int i, err = 0;
e4af1af9
MC
5194 u32 std_prod_idx = dpr->rx_std_prod_idx;
5195 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
b196c7e4 5196
e4af1af9 5197 for (i = 1; i < tp->irq_cnt; i++)
f89f38b8 5198 err |= tg3_rx_prodring_xfer(tp, dpr,
8fea32b9 5199 &tp->napi[i].prodring);
b196c7e4
MC
5200
5201 wmb();
5202
e4af1af9
MC
5203 if (std_prod_idx != dpr->rx_std_prod_idx)
5204 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5205 dpr->rx_std_prod_idx);
b196c7e4 5206
e4af1af9
MC
5207 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
5208 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5209 dpr->rx_jmb_prod_idx);
b196c7e4
MC
5210
5211 mmiowb();
f89f38b8
MC
5212
5213 if (err)
5214 tw32_f(HOSTCC_MODE, tp->coal_now);
b196c7e4
MC
5215 }
5216
6f535763
DM
5217 return work_done;
5218}
5219
35f2d7d0
MC
5220static int tg3_poll_msix(struct napi_struct *napi, int budget)
5221{
5222 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5223 struct tg3 *tp = tnapi->tp;
5224 int work_done = 0;
5225 struct tg3_hw_status *sblk = tnapi->hw_status;
5226
5227 while (1) {
5228 work_done = tg3_poll_work(tnapi, work_done, budget);
5229
5230 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
5231 goto tx_recovery;
5232
5233 if (unlikely(work_done >= budget))
5234 break;
5235
c6cdf436 5236 /* tp->last_tag is used in tg3_int_reenable() below
35f2d7d0
MC
5237 * to tell the hw how much work has been processed,
5238 * so we must read it before checking for more work.
5239 */
5240 tnapi->last_tag = sblk->status_tag;
5241 tnapi->last_irq_tag = tnapi->last_tag;
5242 rmb();
5243
5244 /* check for RX/TX work to do */
6d40db7b
MC
5245 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
5246 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
35f2d7d0
MC
5247 napi_complete(napi);
5248 /* Reenable interrupts. */
5249 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
5250 mmiowb();
5251 break;
5252 }
5253 }
5254
5255 return work_done;
5256
5257tx_recovery:
5258 /* work_done is guaranteed to be less than budget. */
5259 napi_complete(napi);
5260 schedule_work(&tp->reset_task);
5261 return work_done;
5262}
5263
e64de4e6
MC
5264static void tg3_process_error(struct tg3 *tp)
5265{
5266 u32 val;
5267 bool real_error = false;
5268
5269 if (tp->tg3_flags & TG3_FLAG_ERROR_PROCESSED)
5270 return;
5271
5272 /* Check Flow Attention register */
5273 val = tr32(HOSTCC_FLOW_ATTN);
5274 if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
5275 netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
5276 real_error = true;
5277 }
5278
5279 if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
5280 netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
5281 real_error = true;
5282 }
5283
5284 if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
5285 netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
5286 real_error = true;
5287 }
5288
5289 if (!real_error)
5290 return;
5291
5292 tg3_dump_state(tp);
5293
5294 tp->tg3_flags |= TG3_FLAG_ERROR_PROCESSED;
5295 schedule_work(&tp->reset_task);
5296}
5297
6f535763
DM
5298static int tg3_poll(struct napi_struct *napi, int budget)
5299{
8ef0442f
MC
5300 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5301 struct tg3 *tp = tnapi->tp;
6f535763 5302 int work_done = 0;
898a56f8 5303 struct tg3_hw_status *sblk = tnapi->hw_status;
6f535763
DM
5304
5305 while (1) {
e64de4e6
MC
5306 if (sblk->status & SD_STATUS_ERROR)
5307 tg3_process_error(tp);
5308
35f2d7d0
MC
5309 tg3_poll_link(tp);
5310
17375d25 5311 work_done = tg3_poll_work(tnapi, work_done, budget);
6f535763
DM
5312
5313 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
5314 goto tx_recovery;
5315
5316 if (unlikely(work_done >= budget))
5317 break;
5318
4fd7ab59 5319 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
17375d25 5320 /* tp->last_tag is used in tg3_int_reenable() below
4fd7ab59
MC
5321 * to tell the hw how much work has been processed,
5322 * so we must read it before checking for more work.
5323 */
898a56f8
MC
5324 tnapi->last_tag = sblk->status_tag;
5325 tnapi->last_irq_tag = tnapi->last_tag;
4fd7ab59
MC
5326 rmb();
5327 } else
5328 sblk->status &= ~SD_STATUS_UPDATED;
6f535763 5329
17375d25 5330 if (likely(!tg3_has_work(tnapi))) {
288379f0 5331 napi_complete(napi);
17375d25 5332 tg3_int_reenable(tnapi);
6f535763
DM
5333 break;
5334 }
1da177e4
LT
5335 }
5336
bea3348e 5337 return work_done;
6f535763
DM
5338
5339tx_recovery:
4fd7ab59 5340 /* work_done is guaranteed to be less than budget. */
288379f0 5341 napi_complete(napi);
6f535763 5342 schedule_work(&tp->reset_task);
4fd7ab59 5343 return work_done;
1da177e4
LT
5344}
5345
66cfd1bd
MC
5346static void tg3_napi_disable(struct tg3 *tp)
5347{
5348 int i;
5349
5350 for (i = tp->irq_cnt - 1; i >= 0; i--)
5351 napi_disable(&tp->napi[i].napi);
5352}
5353
5354static void tg3_napi_enable(struct tg3 *tp)
5355{
5356 int i;
5357
5358 for (i = 0; i < tp->irq_cnt; i++)
5359 napi_enable(&tp->napi[i].napi);
5360}
5361
5362static void tg3_napi_init(struct tg3 *tp)
5363{
5364 int i;
5365
5366 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
5367 for (i = 1; i < tp->irq_cnt; i++)
5368 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
5369}
5370
5371static void tg3_napi_fini(struct tg3 *tp)
5372{
5373 int i;
5374
5375 for (i = 0; i < tp->irq_cnt; i++)
5376 netif_napi_del(&tp->napi[i].napi);
5377}
5378
5379static inline void tg3_netif_stop(struct tg3 *tp)
5380{
5381 tp->dev->trans_start = jiffies; /* prevent tx timeout */
5382 tg3_napi_disable(tp);
5383 netif_tx_disable(tp->dev);
5384}
5385
5386static inline void tg3_netif_start(struct tg3 *tp)
5387{
5388 /* NOTE: unconditional netif_tx_wake_all_queues is only
5389 * appropriate so long as all callers are assured to
5390 * have free tx slots (such as after tg3_init_hw)
5391 */
5392 netif_tx_wake_all_queues(tp->dev);
5393
5394 tg3_napi_enable(tp);
5395 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
5396 tg3_enable_ints(tp);
5397}
5398
f47c11ee
DM
5399static void tg3_irq_quiesce(struct tg3 *tp)
5400{
4f125f42
MC
5401 int i;
5402
f47c11ee
DM
5403 BUG_ON(tp->irq_sync);
5404
5405 tp->irq_sync = 1;
5406 smp_mb();
5407
4f125f42
MC
5408 for (i = 0; i < tp->irq_cnt; i++)
5409 synchronize_irq(tp->napi[i].irq_vec);
f47c11ee
DM
5410}
5411
f47c11ee
DM
5412/* Fully shutdown all tg3 driver activity elsewhere in the system.
5413 * If irq_sync is non-zero, then the IRQ handler must be synchronized
5414 * with as well. Most of the time, this is not necessary except when
5415 * shutting down the device.
5416 */
5417static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
5418{
46966545 5419 spin_lock_bh(&tp->lock);
f47c11ee
DM
5420 if (irq_sync)
5421 tg3_irq_quiesce(tp);
f47c11ee
DM
5422}
5423
5424static inline void tg3_full_unlock(struct tg3 *tp)
5425{
f47c11ee
DM
5426 spin_unlock_bh(&tp->lock);
5427}
5428
fcfa0a32
MC
5429/* One-shot MSI handler - Chip automatically disables interrupt
5430 * after sending MSI so driver doesn't have to do it.
5431 */
7d12e780 5432static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
fcfa0a32 5433{
09943a18
MC
5434 struct tg3_napi *tnapi = dev_id;
5435 struct tg3 *tp = tnapi->tp;
fcfa0a32 5436
898a56f8 5437 prefetch(tnapi->hw_status);
0c1d0e2b
MC
5438 if (tnapi->rx_rcb)
5439 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
fcfa0a32
MC
5440
5441 if (likely(!tg3_irq_sync(tp)))
09943a18 5442 napi_schedule(&tnapi->napi);
fcfa0a32
MC
5443
5444 return IRQ_HANDLED;
5445}
5446
88b06bc2
MC
5447/* MSI ISR - No need to check for interrupt sharing and no need to
5448 * flush status block and interrupt mailbox. PCI ordering rules
5449 * guarantee that MSI will arrive after the status block.
5450 */
7d12e780 5451static irqreturn_t tg3_msi(int irq, void *dev_id)
88b06bc2 5452{
09943a18
MC
5453 struct tg3_napi *tnapi = dev_id;
5454 struct tg3 *tp = tnapi->tp;
88b06bc2 5455
898a56f8 5456 prefetch(tnapi->hw_status);
0c1d0e2b
MC
5457 if (tnapi->rx_rcb)
5458 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
88b06bc2 5459 /*
fac9b83e 5460 * Writing any value to intr-mbox-0 clears PCI INTA# and
88b06bc2 5461 * chip-internal interrupt pending events.
fac9b83e 5462 * Writing non-zero to intr-mbox-0 additional tells the
88b06bc2
MC
5463 * NIC to stop sending us irqs, engaging "in-intr-handler"
5464 * event coalescing.
5465 */
5466 tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
61487480 5467 if (likely(!tg3_irq_sync(tp)))
09943a18 5468 napi_schedule(&tnapi->napi);
61487480 5469
88b06bc2
MC
5470 return IRQ_RETVAL(1);
5471}
5472
7d12e780 5473static irqreturn_t tg3_interrupt(int irq, void *dev_id)
1da177e4 5474{
09943a18
MC
5475 struct tg3_napi *tnapi = dev_id;
5476 struct tg3 *tp = tnapi->tp;
898a56f8 5477 struct tg3_hw_status *sblk = tnapi->hw_status;
1da177e4
LT
5478 unsigned int handled = 1;
5479
1da177e4
LT
5480 /* In INTx mode, it is possible for the interrupt to arrive at
5481 * the CPU before the status block posted prior to the interrupt.
5482 * Reading the PCI State register will confirm whether the
5483 * interrupt is ours and will flush the status block.
5484 */
d18edcb2
MC
5485 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
5486 if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
5487 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5488 handled = 0;
f47c11ee 5489 goto out;
fac9b83e 5490 }
d18edcb2
MC
5491 }
5492
5493 /*
5494 * Writing any value to intr-mbox-0 clears PCI INTA# and
5495 * chip-internal interrupt pending events.
5496 * Writing non-zero to intr-mbox-0 additional tells the
5497 * NIC to stop sending us irqs, engaging "in-intr-handler"
5498 * event coalescing.
c04cb347
MC
5499 *
5500 * Flush the mailbox to de-assert the IRQ immediately to prevent
5501 * spurious interrupts. The flush impacts performance but
5502 * excessive spurious interrupts can be worse in some cases.
d18edcb2 5503 */
c04cb347 5504 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
d18edcb2
MC
5505 if (tg3_irq_sync(tp))
5506 goto out;
5507 sblk->status &= ~SD_STATUS_UPDATED;
17375d25 5508 if (likely(tg3_has_work(tnapi))) {
72334482 5509 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
09943a18 5510 napi_schedule(&tnapi->napi);
d18edcb2
MC
5511 } else {
5512 /* No work, shared interrupt perhaps? re-enable
5513 * interrupts, and flush that PCI write
5514 */
5515 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
5516 0x00000000);
fac9b83e 5517 }
f47c11ee 5518out:
fac9b83e
DM
5519 return IRQ_RETVAL(handled);
5520}
5521
7d12e780 5522static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
fac9b83e 5523{
09943a18
MC
5524 struct tg3_napi *tnapi = dev_id;
5525 struct tg3 *tp = tnapi->tp;
898a56f8 5526 struct tg3_hw_status *sblk = tnapi->hw_status;
fac9b83e
DM
5527 unsigned int handled = 1;
5528
fac9b83e
DM
5529 /* In INTx mode, it is possible for the interrupt to arrive at
5530 * the CPU before the status block posted prior to the interrupt.
5531 * Reading the PCI State register will confirm whether the
5532 * interrupt is ours and will flush the status block.
5533 */
898a56f8 5534 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
d18edcb2
MC
5535 if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
5536 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5537 handled = 0;
f47c11ee 5538 goto out;
1da177e4 5539 }
d18edcb2
MC
5540 }
5541
5542 /*
5543 * writing any value to intr-mbox-0 clears PCI INTA# and
5544 * chip-internal interrupt pending events.
5545 * writing non-zero to intr-mbox-0 additional tells the
5546 * NIC to stop sending us irqs, engaging "in-intr-handler"
5547 * event coalescing.
c04cb347
MC
5548 *
5549 * Flush the mailbox to de-assert the IRQ immediately to prevent
5550 * spurious interrupts. The flush impacts performance but
5551 * excessive spurious interrupts can be worse in some cases.
d18edcb2 5552 */
c04cb347 5553 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
624f8e50
MC
5554
5555 /*
5556 * In a shared interrupt configuration, sometimes other devices'
5557 * interrupts will scream. We record the current status tag here
5558 * so that the above check can report that the screaming interrupts
5559 * are unhandled. Eventually they will be silenced.
5560 */
898a56f8 5561 tnapi->last_irq_tag = sblk->status_tag;
624f8e50 5562
d18edcb2
MC
5563 if (tg3_irq_sync(tp))
5564 goto out;
624f8e50 5565
72334482 5566 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
624f8e50 5567
09943a18 5568 napi_schedule(&tnapi->napi);
624f8e50 5569
f47c11ee 5570out:
1da177e4
LT
5571 return IRQ_RETVAL(handled);
5572}
5573
7938109f 5574/* ISR for interrupt test */
7d12e780 5575static irqreturn_t tg3_test_isr(int irq, void *dev_id)
7938109f 5576{
09943a18
MC
5577 struct tg3_napi *tnapi = dev_id;
5578 struct tg3 *tp = tnapi->tp;
898a56f8 5579 struct tg3_hw_status *sblk = tnapi->hw_status;
7938109f 5580
f9804ddb
MC
5581 if ((sblk->status & SD_STATUS_UPDATED) ||
5582 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
b16250e3 5583 tg3_disable_ints(tp);
7938109f
MC
5584 return IRQ_RETVAL(1);
5585 }
5586 return IRQ_RETVAL(0);
5587}
5588
8e7a22e3 5589static int tg3_init_hw(struct tg3 *, int);
944d980e 5590static int tg3_halt(struct tg3 *, int, int);
1da177e4 5591
b9ec6c1b
MC
5592/* Restart hardware after configuration changes, self-test, etc.
5593 * Invoked with tp->lock held.
5594 */
5595static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
78c6146f
ED
5596 __releases(tp->lock)
5597 __acquires(tp->lock)
b9ec6c1b
MC
5598{
5599 int err;
5600
5601 err = tg3_init_hw(tp, reset_phy);
5602 if (err) {
5129c3a3
MC
5603 netdev_err(tp->dev,
5604 "Failed to re-initialize device, aborting\n");
b9ec6c1b
MC
5605 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
5606 tg3_full_unlock(tp);
5607 del_timer_sync(&tp->timer);
5608 tp->irq_sync = 0;
fed97810 5609 tg3_napi_enable(tp);
b9ec6c1b
MC
5610 dev_close(tp->dev);
5611 tg3_full_lock(tp, 0);
5612 }
5613 return err;
5614}
5615
1da177e4
LT
5616#ifdef CONFIG_NET_POLL_CONTROLLER
5617static void tg3_poll_controller(struct net_device *dev)
5618{
4f125f42 5619 int i;
88b06bc2
MC
5620 struct tg3 *tp = netdev_priv(dev);
5621
4f125f42 5622 for (i = 0; i < tp->irq_cnt; i++)
fe234f0e 5623 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
1da177e4
LT
5624}
5625#endif
5626
c4028958 5627static void tg3_reset_task(struct work_struct *work)
1da177e4 5628{
c4028958 5629 struct tg3 *tp = container_of(work, struct tg3, reset_task);
b02fd9e3 5630 int err;
1da177e4
LT
5631 unsigned int restart_timer;
5632
7faa006f 5633 tg3_full_lock(tp, 0);
7faa006f
MC
5634
5635 if (!netif_running(tp->dev)) {
7faa006f
MC
5636 tg3_full_unlock(tp);
5637 return;
5638 }
5639
5640 tg3_full_unlock(tp);
5641
b02fd9e3
MC
5642 tg3_phy_stop(tp);
5643
1da177e4
LT
5644 tg3_netif_stop(tp);
5645
f47c11ee 5646 tg3_full_lock(tp, 1);
1da177e4
LT
5647
5648 restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
5649 tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
5650
df3e6548
MC
5651 if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
5652 tp->write32_tx_mbox = tg3_write32_tx_mbox;
5653 tp->write32_rx_mbox = tg3_write_flush_reg32;
5654 tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
5655 tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
5656 }
5657
944d980e 5658 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
b02fd9e3
MC
5659 err = tg3_init_hw(tp, 1);
5660 if (err)
b9ec6c1b 5661 goto out;
1da177e4
LT
5662
5663 tg3_netif_start(tp);
5664
1da177e4
LT
5665 if (restart_timer)
5666 mod_timer(&tp->timer, jiffies + 1);
7faa006f 5667
b9ec6c1b 5668out:
7faa006f 5669 tg3_full_unlock(tp);
b02fd9e3
MC
5670
5671 if (!err)
5672 tg3_phy_start(tp);
1da177e4
LT
5673}
5674
5675static void tg3_tx_timeout(struct net_device *dev)
5676{
5677 struct tg3 *tp = netdev_priv(dev);
5678
b0408751 5679 if (netif_msg_tx_err(tp)) {
05dbe005 5680 netdev_err(dev, "transmit timed out, resetting\n");
97bd8e49 5681 tg3_dump_state(tp);
b0408751 5682 }
1da177e4
LT
5683
5684 schedule_work(&tp->reset_task);
5685}
5686
c58ec932
MC
5687/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
5688static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
5689{
5690 u32 base = (u32) mapping & 0xffffffff;
5691
807540ba 5692 return (base > 0xffffdcc0) && (base + len + 8 < base);
c58ec932
MC
5693}
5694
72f2afb8
MC
5695/* Test for DMA addresses > 40-bit */
5696static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
5697 int len)
5698{
5699#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
6728a8e2 5700 if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
807540ba 5701 return ((u64) mapping + len) > DMA_BIT_MASK(40);
72f2afb8
MC
5702 return 0;
5703#else
5704 return 0;
5705#endif
5706}
5707
f3f3f27e 5708static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
1da177e4 5709
72f2afb8 5710/* Workaround 4GB and 40-bit hardware DMA bugs. */
24f4efd4
MC
5711static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
5712 struct sk_buff *skb, u32 last_plus_one,
5713 u32 *start, u32 base_flags, u32 mss)
1da177e4 5714{
24f4efd4 5715 struct tg3 *tp = tnapi->tp;
41588ba1 5716 struct sk_buff *new_skb;
c58ec932 5717 dma_addr_t new_addr = 0;
1da177e4 5718 u32 entry = *start;
c58ec932 5719 int i, ret = 0;
1da177e4 5720
41588ba1
MC
5721 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
5722 new_skb = skb_copy(skb, GFP_ATOMIC);
5723 else {
5724 int more_headroom = 4 - ((unsigned long)skb->data & 3);
5725
5726 new_skb = skb_copy_expand(skb,
5727 skb_headroom(skb) + more_headroom,
5728 skb_tailroom(skb), GFP_ATOMIC);
5729 }
5730
1da177e4 5731 if (!new_skb) {
c58ec932
MC
5732 ret = -1;
5733 } else {
5734 /* New SKB is guaranteed to be linear. */
5735 entry = *start;
f4188d8a
AD
5736 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
5737 PCI_DMA_TODEVICE);
5738 /* Make sure the mapping succeeded */
5739 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
5740 ret = -1;
5741 dev_kfree_skb(new_skb);
5742 new_skb = NULL;
90079ce8 5743
c58ec932
MC
5744 /* Make sure new skb does not cross any 4G boundaries.
5745 * Drop the packet if it does.
5746 */
f4188d8a
AD
5747 } else if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
5748 tg3_4g_overflow_test(new_addr, new_skb->len)) {
5749 pci_unmap_single(tp->pdev, new_addr, new_skb->len,
5750 PCI_DMA_TODEVICE);
c58ec932
MC
5751 ret = -1;
5752 dev_kfree_skb(new_skb);
5753 new_skb = NULL;
5754 } else {
f3f3f27e 5755 tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
c58ec932
MC
5756 base_flags, 1 | (mss << 1));
5757 *start = NEXT_TX(entry);
5758 }
1da177e4
LT
5759 }
5760
1da177e4
LT
5761 /* Now clean up the sw ring entries. */
5762 i = 0;
5763 while (entry != last_plus_one) {
f4188d8a
AD
5764 int len;
5765
f3f3f27e 5766 if (i == 0)
f4188d8a 5767 len = skb_headlen(skb);
f3f3f27e 5768 else
f4188d8a
AD
5769 len = skb_shinfo(skb)->frags[i-1].size;
5770
5771 pci_unmap_single(tp->pdev,
4e5e4f0d 5772 dma_unmap_addr(&tnapi->tx_buffers[entry],
f4188d8a
AD
5773 mapping),
5774 len, PCI_DMA_TODEVICE);
5775 if (i == 0) {
5776 tnapi->tx_buffers[entry].skb = new_skb;
4e5e4f0d 5777 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a
AD
5778 new_addr);
5779 } else {
f3f3f27e 5780 tnapi->tx_buffers[entry].skb = NULL;
f4188d8a 5781 }
1da177e4
LT
5782 entry = NEXT_TX(entry);
5783 i++;
5784 }
5785
5786 dev_kfree_skb(skb);
5787
c58ec932 5788 return ret;
1da177e4
LT
5789}
5790
f3f3f27e 5791static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
1da177e4
LT
5792 dma_addr_t mapping, int len, u32 flags,
5793 u32 mss_and_is_end)
5794{
f3f3f27e 5795 struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
1da177e4
LT
5796 int is_end = (mss_and_is_end & 0x1);
5797 u32 mss = (mss_and_is_end >> 1);
5798 u32 vlan_tag = 0;
5799
5800 if (is_end)
5801 flags |= TXD_FLAG_END;
5802 if (flags & TXD_FLAG_VLAN) {
5803 vlan_tag = flags >> 16;
5804 flags &= 0xffff;
5805 }
5806 vlan_tag |= (mss << TXD_MSS_SHIFT);
5807
5808 txd->addr_hi = ((u64) mapping >> 32);
5809 txd->addr_lo = ((u64) mapping & 0xffffffff);
5810 txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
5811 txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
5812}
5813
5a6f3074 5814/* hard_start_xmit for devices that don't have any bugs and
e849cdc3 5815 * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
5a6f3074 5816 */
61357325
SH
5817static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
5818 struct net_device *dev)
5a6f3074
MC
5819{
5820 struct tg3 *tp = netdev_priv(dev);
5a6f3074 5821 u32 len, entry, base_flags, mss;
90079ce8 5822 dma_addr_t mapping;
fe5f5787
MC
5823 struct tg3_napi *tnapi;
5824 struct netdev_queue *txq;
f4188d8a
AD
5825 unsigned int i, last;
5826
fe5f5787
MC
5827 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
5828 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
19cfaecc 5829 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
fe5f5787 5830 tnapi++;
5a6f3074 5831
00b70504 5832 /* We are running in BH disabled context with netif_tx_lock
bea3348e 5833 * and TX reclaim runs via tp->napi.poll inside of a software
5a6f3074
MC
5834 * interrupt. Furthermore, IRQ processing runs lockless so we have
5835 * no IRQ context deadlocks to worry about either. Rejoice!
5836 */
f3f3f27e 5837 if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
fe5f5787
MC
5838 if (!netif_tx_queue_stopped(txq)) {
5839 netif_tx_stop_queue(txq);
5a6f3074
MC
5840
5841 /* This is a hard error, log it. */
5129c3a3
MC
5842 netdev_err(dev,
5843 "BUG! Tx Ring full when queue awake!\n");
5a6f3074 5844 }
5a6f3074
MC
5845 return NETDEV_TX_BUSY;
5846 }
5847
f3f3f27e 5848 entry = tnapi->tx_prod;
5a6f3074 5849 base_flags = 0;
be98da6a
MC
5850 mss = skb_shinfo(skb)->gso_size;
5851 if (mss) {
5a6f3074 5852 int tcp_opt_len, ip_tcp_len;
f6eb9b1f 5853 u32 hdrlen;
5a6f3074
MC
5854
5855 if (skb_header_cloned(skb) &&
5856 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
5857 dev_kfree_skb(skb);
5858 goto out_unlock;
5859 }
5860
02e96080 5861 if (skb_is_gso_v6(skb)) {
f6eb9b1f 5862 hdrlen = skb_headlen(skb) - ETH_HLEN;
02e96080 5863 } else {
eddc9ec5
ACM
5864 struct iphdr *iph = ip_hdr(skb);
5865
ab6a5bb6 5866 tcp_opt_len = tcp_optlen(skb);
c9bdd4b5 5867 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
b0026624 5868
eddc9ec5
ACM
5869 iph->check = 0;
5870 iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
f6eb9b1f 5871 hdrlen = ip_tcp_len + tcp_opt_len;
b0026624 5872 }
5a6f3074 5873
e849cdc3 5874 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
f6eb9b1f
MC
5875 mss |= (hdrlen & 0xc) << 12;
5876 if (hdrlen & 0x10)
5877 base_flags |= 0x00000010;
5878 base_flags |= (hdrlen & 0x3e0) << 5;
5879 } else
5880 mss |= hdrlen << 9;
5881
5a6f3074
MC
5882 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
5883 TXD_FLAG_CPU_POST_DMA);
5884
aa8223c7 5885 tcp_hdr(skb)->check = 0;
5a6f3074 5886
859a5887 5887 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
5a6f3074 5888 base_flags |= TXD_FLAG_TCPUDP_CSUM;
859a5887
MC
5889 }
5890
eab6d18d 5891 if (vlan_tx_tag_present(skb))
5a6f3074
MC
5892 base_flags |= (TXD_FLAG_VLAN |
5893 (vlan_tx_tag_get(skb) << 16));
5a6f3074 5894
f4188d8a
AD
5895 len = skb_headlen(skb);
5896
5897 /* Queue skb data, a.k.a. the main skb fragment. */
5898 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
5899 if (pci_dma_mapping_error(tp->pdev, mapping)) {
90079ce8
DM
5900 dev_kfree_skb(skb);
5901 goto out_unlock;
5902 }
5903
f3f3f27e 5904 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 5905 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
fe5f5787 5906
b703df6f 5907 if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
8fc2f995 5908 !mss && skb->len > VLAN_ETH_FRAME_LEN)
f6eb9b1f
MC
5909 base_flags |= TXD_FLAG_JMB_PKT;
5910
f3f3f27e 5911 tg3_set_txd(tnapi, entry, mapping, len, base_flags,
5a6f3074
MC
5912 (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
5913
5914 entry = NEXT_TX(entry);
5915
5916 /* Now loop through additional data fragments, and queue them. */
5917 if (skb_shinfo(skb)->nr_frags > 0) {
5a6f3074
MC
5918 last = skb_shinfo(skb)->nr_frags - 1;
5919 for (i = 0; i <= last; i++) {
5920 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5921
5922 len = frag->size;
f4188d8a
AD
5923 mapping = pci_map_page(tp->pdev,
5924 frag->page,
5925 frag->page_offset,
5926 len, PCI_DMA_TODEVICE);
5927 if (pci_dma_mapping_error(tp->pdev, mapping))
5928 goto dma_error;
5929
f3f3f27e 5930 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 5931 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a 5932 mapping);
5a6f3074 5933
f3f3f27e 5934 tg3_set_txd(tnapi, entry, mapping, len,
5a6f3074
MC
5935 base_flags, (i == last) | (mss << 1));
5936
5937 entry = NEXT_TX(entry);
5938 }
5939 }
5940
5941 /* Packets are ready, update Tx producer idx local and on card. */
f3f3f27e 5942 tw32_tx_mbox(tnapi->prodmbox, entry);
5a6f3074 5943
f3f3f27e
MC
5944 tnapi->tx_prod = entry;
5945 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
fe5f5787 5946 netif_tx_stop_queue(txq);
f65aac16
MC
5947
5948 /* netif_tx_stop_queue() must be done before checking
5949 * checking tx index in tg3_tx_avail() below, because in
5950 * tg3_tx(), we update tx index before checking for
5951 * netif_tx_queue_stopped().
5952 */
5953 smp_mb();
f3f3f27e 5954 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
fe5f5787 5955 netif_tx_wake_queue(txq);
5a6f3074
MC
5956 }
5957
5958out_unlock:
cdd0db05 5959 mmiowb();
5a6f3074
MC
5960
5961 return NETDEV_TX_OK;
f4188d8a
AD
5962
5963dma_error:
5964 last = i;
5965 entry = tnapi->tx_prod;
5966 tnapi->tx_buffers[entry].skb = NULL;
5967 pci_unmap_single(tp->pdev,
4e5e4f0d 5968 dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
f4188d8a
AD
5969 skb_headlen(skb),
5970 PCI_DMA_TODEVICE);
5971 for (i = 0; i <= last; i++) {
5972 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5973 entry = NEXT_TX(entry);
5974
5975 pci_unmap_page(tp->pdev,
4e5e4f0d 5976 dma_unmap_addr(&tnapi->tx_buffers[entry],
f4188d8a
AD
5977 mapping),
5978 frag->size, PCI_DMA_TODEVICE);
5979 }
5980
5981 dev_kfree_skb(skb);
5982 return NETDEV_TX_OK;
5a6f3074
MC
5983}
5984
61357325
SH
5985static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
5986 struct net_device *);
52c0fd83
MC
5987
5988/* Use GSO to workaround a rare TSO bug that may be triggered when the
5989 * TSO header is greater than 80 bytes.
5990 */
5991static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
5992{
5993 struct sk_buff *segs, *nskb;
f3f3f27e 5994 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
52c0fd83
MC
5995
5996 /* Estimate the number of fragments in the worst case */
f3f3f27e 5997 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
52c0fd83 5998 netif_stop_queue(tp->dev);
f65aac16
MC
5999
6000 /* netif_tx_stop_queue() must be done before checking
6001 * checking tx index in tg3_tx_avail() below, because in
6002 * tg3_tx(), we update tx index before checking for
6003 * netif_tx_queue_stopped().
6004 */
6005 smp_mb();
f3f3f27e 6006 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
7f62ad5d
MC
6007 return NETDEV_TX_BUSY;
6008
6009 netif_wake_queue(tp->dev);
52c0fd83
MC
6010 }
6011
6012 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
801678c5 6013 if (IS_ERR(segs))
52c0fd83
MC
6014 goto tg3_tso_bug_end;
6015
6016 do {
6017 nskb = segs;
6018 segs = segs->next;
6019 nskb->next = NULL;
6020 tg3_start_xmit_dma_bug(nskb, tp->dev);
6021 } while (segs);
6022
6023tg3_tso_bug_end:
6024 dev_kfree_skb(skb);
6025
6026 return NETDEV_TX_OK;
6027}
52c0fd83 6028
5a6f3074
MC
6029/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
6030 * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
6031 */
61357325
SH
6032static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
6033 struct net_device *dev)
1da177e4
LT
6034{
6035 struct tg3 *tp = netdev_priv(dev);
1da177e4
LT
6036 u32 len, entry, base_flags, mss;
6037 int would_hit_hwbug;
90079ce8 6038 dma_addr_t mapping;
24f4efd4
MC
6039 struct tg3_napi *tnapi;
6040 struct netdev_queue *txq;
f4188d8a
AD
6041 unsigned int i, last;
6042
24f4efd4
MC
6043 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
6044 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
19cfaecc 6045 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
24f4efd4 6046 tnapi++;
1da177e4 6047
00b70504 6048 /* We are running in BH disabled context with netif_tx_lock
bea3348e 6049 * and TX reclaim runs via tp->napi.poll inside of a software
f47c11ee
DM
6050 * interrupt. Furthermore, IRQ processing runs lockless so we have
6051 * no IRQ context deadlocks to worry about either. Rejoice!
1da177e4 6052 */
f3f3f27e 6053 if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
24f4efd4
MC
6054 if (!netif_tx_queue_stopped(txq)) {
6055 netif_tx_stop_queue(txq);
1f064a87
SH
6056
6057 /* This is a hard error, log it. */
5129c3a3
MC
6058 netdev_err(dev,
6059 "BUG! Tx Ring full when queue awake!\n");
1f064a87 6060 }
1da177e4
LT
6061 return NETDEV_TX_BUSY;
6062 }
6063
f3f3f27e 6064 entry = tnapi->tx_prod;
1da177e4 6065 base_flags = 0;
84fa7933 6066 if (skb->ip_summed == CHECKSUM_PARTIAL)
1da177e4 6067 base_flags |= TXD_FLAG_TCPUDP_CSUM;
24f4efd4 6068
be98da6a
MC
6069 mss = skb_shinfo(skb)->gso_size;
6070 if (mss) {
eddc9ec5 6071 struct iphdr *iph;
34195c3d 6072 u32 tcp_opt_len, hdr_len;
1da177e4
LT
6073
6074 if (skb_header_cloned(skb) &&
6075 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
6076 dev_kfree_skb(skb);
6077 goto out_unlock;
6078 }
6079
34195c3d 6080 iph = ip_hdr(skb);
ab6a5bb6 6081 tcp_opt_len = tcp_optlen(skb);
1da177e4 6082
02e96080 6083 if (skb_is_gso_v6(skb)) {
34195c3d
MC
6084 hdr_len = skb_headlen(skb) - ETH_HLEN;
6085 } else {
6086 u32 ip_tcp_len;
6087
6088 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
6089 hdr_len = ip_tcp_len + tcp_opt_len;
6090
6091 iph->check = 0;
6092 iph->tot_len = htons(mss + hdr_len);
6093 }
6094
52c0fd83 6095 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
7f62ad5d 6096 (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
de6f31eb 6097 return tg3_tso_bug(tp, skb);
52c0fd83 6098
1da177e4
LT
6099 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
6100 TXD_FLAG_CPU_POST_DMA);
6101
1da177e4 6102 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
aa8223c7 6103 tcp_hdr(skb)->check = 0;
1da177e4 6104 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
aa8223c7
ACM
6105 } else
6106 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6107 iph->daddr, 0,
6108 IPPROTO_TCP,
6109 0);
1da177e4 6110
615774fe
MC
6111 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
6112 mss |= (hdr_len & 0xc) << 12;
6113 if (hdr_len & 0x10)
6114 base_flags |= 0x00000010;
6115 base_flags |= (hdr_len & 0x3e0) << 5;
6116 } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
92c6b8d1
MC
6117 mss |= hdr_len << 9;
6118 else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
6119 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
eddc9ec5 6120 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
6121 int tsflags;
6122
eddc9ec5 6123 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
6124 mss |= (tsflags << 11);
6125 }
6126 } else {
eddc9ec5 6127 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
6128 int tsflags;
6129
eddc9ec5 6130 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
6131 base_flags |= tsflags << 12;
6132 }
6133 }
6134 }
bf933c80 6135
eab6d18d 6136 if (vlan_tx_tag_present(skb))
1da177e4
LT
6137 base_flags |= (TXD_FLAG_VLAN |
6138 (vlan_tx_tag_get(skb) << 16));
1da177e4 6139
b703df6f 6140 if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
8fc2f995 6141 !mss && skb->len > VLAN_ETH_FRAME_LEN)
615774fe
MC
6142 base_flags |= TXD_FLAG_JMB_PKT;
6143
f4188d8a
AD
6144 len = skb_headlen(skb);
6145
6146 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
6147 if (pci_dma_mapping_error(tp->pdev, mapping)) {
90079ce8
DM
6148 dev_kfree_skb(skb);
6149 goto out_unlock;
6150 }
6151
f3f3f27e 6152 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 6153 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
1da177e4
LT
6154
6155 would_hit_hwbug = 0;
6156
92c6b8d1
MC
6157 if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
6158 would_hit_hwbug = 1;
6159
0e1406dd
MC
6160 if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
6161 tg3_4g_overflow_test(mapping, len))
6162 would_hit_hwbug = 1;
6163
6164 if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
6165 tg3_40bit_overflow_test(tp, mapping, len))
41588ba1 6166 would_hit_hwbug = 1;
0e1406dd
MC
6167
6168 if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
c58ec932 6169 would_hit_hwbug = 1;
1da177e4 6170
f3f3f27e 6171 tg3_set_txd(tnapi, entry, mapping, len, base_flags,
1da177e4
LT
6172 (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
6173
6174 entry = NEXT_TX(entry);
6175
6176 /* Now loop through additional data fragments, and queue them. */
6177 if (skb_shinfo(skb)->nr_frags > 0) {
1da177e4
LT
6178 last = skb_shinfo(skb)->nr_frags - 1;
6179 for (i = 0; i <= last; i++) {
6180 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6181
6182 len = frag->size;
f4188d8a
AD
6183 mapping = pci_map_page(tp->pdev,
6184 frag->page,
6185 frag->page_offset,
6186 len, PCI_DMA_TODEVICE);
1da177e4 6187
f3f3f27e 6188 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 6189 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a
AD
6190 mapping);
6191 if (pci_dma_mapping_error(tp->pdev, mapping))
6192 goto dma_error;
1da177e4 6193
92c6b8d1
MC
6194 if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
6195 len <= 8)
6196 would_hit_hwbug = 1;
6197
0e1406dd
MC
6198 if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
6199 tg3_4g_overflow_test(mapping, len))
c58ec932 6200 would_hit_hwbug = 1;
1da177e4 6201
0e1406dd
MC
6202 if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
6203 tg3_40bit_overflow_test(tp, mapping, len))
72f2afb8
MC
6204 would_hit_hwbug = 1;
6205
1da177e4 6206 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
f3f3f27e 6207 tg3_set_txd(tnapi, entry, mapping, len,
1da177e4
LT
6208 base_flags, (i == last)|(mss << 1));
6209 else
f3f3f27e 6210 tg3_set_txd(tnapi, entry, mapping, len,
1da177e4
LT
6211 base_flags, (i == last));
6212
6213 entry = NEXT_TX(entry);
6214 }
6215 }
6216
6217 if (would_hit_hwbug) {
6218 u32 last_plus_one = entry;
6219 u32 start;
1da177e4 6220
c58ec932
MC
6221 start = entry - 1 - skb_shinfo(skb)->nr_frags;
6222 start &= (TG3_TX_RING_SIZE - 1);
1da177e4
LT
6223
6224 /* If the workaround fails due to memory/mapping
6225 * failure, silently drop this packet.
6226 */
24f4efd4 6227 if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
c58ec932 6228 &start, base_flags, mss))
1da177e4
LT
6229 goto out_unlock;
6230
6231 entry = start;
6232 }
6233
6234 /* Packets are ready, update Tx producer idx local and on card. */
24f4efd4 6235 tw32_tx_mbox(tnapi->prodmbox, entry);
1da177e4 6236
f3f3f27e
MC
6237 tnapi->tx_prod = entry;
6238 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
24f4efd4 6239 netif_tx_stop_queue(txq);
f65aac16
MC
6240
6241 /* netif_tx_stop_queue() must be done before checking
6242 * checking tx index in tg3_tx_avail() below, because in
6243 * tg3_tx(), we update tx index before checking for
6244 * netif_tx_queue_stopped().
6245 */
6246 smp_mb();
f3f3f27e 6247 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
24f4efd4 6248 netif_tx_wake_queue(txq);
51b91468 6249 }
1da177e4
LT
6250
6251out_unlock:
cdd0db05 6252 mmiowb();
1da177e4
LT
6253
6254 return NETDEV_TX_OK;
f4188d8a
AD
6255
6256dma_error:
6257 last = i;
6258 entry = tnapi->tx_prod;
6259 tnapi->tx_buffers[entry].skb = NULL;
6260 pci_unmap_single(tp->pdev,
4e5e4f0d 6261 dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
f4188d8a
AD
6262 skb_headlen(skb),
6263 PCI_DMA_TODEVICE);
6264 for (i = 0; i <= last; i++) {
6265 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6266 entry = NEXT_TX(entry);
6267
6268 pci_unmap_page(tp->pdev,
4e5e4f0d 6269 dma_unmap_addr(&tnapi->tx_buffers[entry],
f4188d8a
AD
6270 mapping),
6271 frag->size, PCI_DMA_TODEVICE);
6272 }
6273
6274 dev_kfree_skb(skb);
6275 return NETDEV_TX_OK;
1da177e4
LT
6276}
6277
dc668910
MM
6278static u32 tg3_fix_features(struct net_device *dev, u32 features)
6279{
6280 struct tg3 *tp = netdev_priv(dev);
6281
6282 if (dev->mtu > ETH_DATA_LEN && (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
6283 features &= ~NETIF_F_ALL_TSO;
6284
6285 return features;
6286}
6287
1da177e4
LT
6288static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
6289 int new_mtu)
6290{
6291 dev->mtu = new_mtu;
6292
ef7f5ec0 6293 if (new_mtu > ETH_DATA_LEN) {
a4e2b347 6294 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
dc668910 6295 netdev_update_features(dev);
ef7f5ec0 6296 tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
859a5887 6297 } else {
ef7f5ec0 6298 tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
859a5887 6299 }
ef7f5ec0 6300 } else {
dc668910 6301 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
ef7f5ec0 6302 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
dc668910
MM
6303 netdev_update_features(dev);
6304 }
0f893dc6 6305 tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
ef7f5ec0 6306 }
1da177e4
LT
6307}
6308
6309static int tg3_change_mtu(struct net_device *dev, int new_mtu)
6310{
6311 struct tg3 *tp = netdev_priv(dev);
b9ec6c1b 6312 int err;
1da177e4
LT
6313
6314 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
6315 return -EINVAL;
6316
6317 if (!netif_running(dev)) {
6318 /* We'll just catch it later when the
6319 * device is up'd.
6320 */
6321 tg3_set_mtu(dev, tp, new_mtu);
6322 return 0;
6323 }
6324
b02fd9e3
MC
6325 tg3_phy_stop(tp);
6326
1da177e4 6327 tg3_netif_stop(tp);
f47c11ee
DM
6328
6329 tg3_full_lock(tp, 1);
1da177e4 6330
944d980e 6331 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
6332
6333 tg3_set_mtu(dev, tp, new_mtu);
6334
b9ec6c1b 6335 err = tg3_restart_hw(tp, 0);
1da177e4 6336
b9ec6c1b
MC
6337 if (!err)
6338 tg3_netif_start(tp);
1da177e4 6339
f47c11ee 6340 tg3_full_unlock(tp);
1da177e4 6341
b02fd9e3
MC
6342 if (!err)
6343 tg3_phy_start(tp);
6344
b9ec6c1b 6345 return err;
1da177e4
LT
6346}
6347
21f581a5
MC
6348static void tg3_rx_prodring_free(struct tg3 *tp,
6349 struct tg3_rx_prodring_set *tpr)
1da177e4 6350{
1da177e4
LT
6351 int i;
6352
8fea32b9 6353 if (tpr != &tp->napi[0].prodring) {
b196c7e4 6354 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
2c49a44d 6355 i = (i + 1) & tp->rx_std_ring_mask)
b196c7e4
MC
6356 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6357 tp->rx_pkt_map_sz);
6358
6359 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
6360 for (i = tpr->rx_jmb_cons_idx;
6361 i != tpr->rx_jmb_prod_idx;
2c49a44d 6362 i = (i + 1) & tp->rx_jmb_ring_mask) {
b196c7e4
MC
6363 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6364 TG3_RX_JMB_MAP_SZ);
6365 }
6366 }
6367
2b2cdb65 6368 return;
b196c7e4 6369 }
1da177e4 6370
2c49a44d 6371 for (i = 0; i <= tp->rx_std_ring_mask; i++)
2b2cdb65
MC
6372 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6373 tp->rx_pkt_map_sz);
1da177e4 6374
48035728
MC
6375 if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
6376 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
2c49a44d 6377 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
2b2cdb65
MC
6378 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6379 TG3_RX_JMB_MAP_SZ);
1da177e4
LT
6380 }
6381}
6382
c6cdf436 6383/* Initialize rx rings for packet processing.
1da177e4
LT
6384 *
6385 * The chip has been shut down and the driver detached from
6386 * the networking, so no interrupts or new tx packets will
6387 * end up in the driver. tp->{tx,}lock are held and thus
6388 * we may not sleep.
6389 */
21f581a5
MC
6390static int tg3_rx_prodring_alloc(struct tg3 *tp,
6391 struct tg3_rx_prodring_set *tpr)
1da177e4 6392{
287be12e 6393 u32 i, rx_pkt_dma_sz;
1da177e4 6394
b196c7e4
MC
6395 tpr->rx_std_cons_idx = 0;
6396 tpr->rx_std_prod_idx = 0;
6397 tpr->rx_jmb_cons_idx = 0;
6398 tpr->rx_jmb_prod_idx = 0;
6399
8fea32b9 6400 if (tpr != &tp->napi[0].prodring) {
2c49a44d
MC
6401 memset(&tpr->rx_std_buffers[0], 0,
6402 TG3_RX_STD_BUFF_RING_SIZE(tp));
48035728 6403 if (tpr->rx_jmb_buffers)
2b2cdb65 6404 memset(&tpr->rx_jmb_buffers[0], 0,
2c49a44d 6405 TG3_RX_JMB_BUFF_RING_SIZE(tp));
2b2cdb65
MC
6406 goto done;
6407 }
6408
1da177e4 6409 /* Zero out all descriptors. */
2c49a44d 6410 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
1da177e4 6411
287be12e 6412 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
a4e2b347 6413 if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
287be12e
MC
6414 tp->dev->mtu > ETH_DATA_LEN)
6415 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
6416 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
7e72aad4 6417
1da177e4
LT
6418 /* Initialize invariants of the rings, we only set this
6419 * stuff once. This works because the card does not
6420 * write into the rx buffer posting rings.
6421 */
2c49a44d 6422 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
1da177e4
LT
6423 struct tg3_rx_buffer_desc *rxd;
6424
21f581a5 6425 rxd = &tpr->rx_std[i];
287be12e 6426 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
1da177e4
LT
6427 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
6428 rxd->opaque = (RXD_OPAQUE_RING_STD |
6429 (i << RXD_OPAQUE_INDEX_SHIFT));
6430 }
6431
1da177e4
LT
6432 /* Now allocate fresh SKBs for each rx ring. */
6433 for (i = 0; i < tp->rx_pending; i++) {
86b21e59 6434 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
5129c3a3
MC
6435 netdev_warn(tp->dev,
6436 "Using a smaller RX standard ring. Only "
6437 "%d out of %d buffers were allocated "
6438 "successfully\n", i, tp->rx_pending);
32d8c572 6439 if (i == 0)
cf7a7298 6440 goto initfail;
32d8c572 6441 tp->rx_pending = i;
1da177e4 6442 break;
32d8c572 6443 }
1da177e4
LT
6444 }
6445
48035728
MC
6446 if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ||
6447 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
cf7a7298
MC
6448 goto done;
6449
2c49a44d 6450 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
cf7a7298 6451
0d86df80
MC
6452 if (!(tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE))
6453 goto done;
cf7a7298 6454
2c49a44d 6455 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
0d86df80
MC
6456 struct tg3_rx_buffer_desc *rxd;
6457
6458 rxd = &tpr->rx_jmb[i].std;
6459 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
6460 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
6461 RXD_FLAG_JUMBO;
6462 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
6463 (i << RXD_OPAQUE_INDEX_SHIFT));
6464 }
6465
6466 for (i = 0; i < tp->rx_jumbo_pending; i++) {
6467 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
5129c3a3
MC
6468 netdev_warn(tp->dev,
6469 "Using a smaller RX jumbo ring. Only %d "
6470 "out of %d buffers were allocated "
6471 "successfully\n", i, tp->rx_jumbo_pending);
0d86df80
MC
6472 if (i == 0)
6473 goto initfail;
6474 tp->rx_jumbo_pending = i;
6475 break;
1da177e4
LT
6476 }
6477 }
cf7a7298
MC
6478
6479done:
32d8c572 6480 return 0;
cf7a7298
MC
6481
6482initfail:
21f581a5 6483 tg3_rx_prodring_free(tp, tpr);
cf7a7298 6484 return -ENOMEM;
1da177e4
LT
6485}
6486
21f581a5
MC
6487static void tg3_rx_prodring_fini(struct tg3 *tp,
6488 struct tg3_rx_prodring_set *tpr)
1da177e4 6489{
21f581a5
MC
6490 kfree(tpr->rx_std_buffers);
6491 tpr->rx_std_buffers = NULL;
6492 kfree(tpr->rx_jmb_buffers);
6493 tpr->rx_jmb_buffers = NULL;
6494 if (tpr->rx_std) {
4bae65c8
MC
6495 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
6496 tpr->rx_std, tpr->rx_std_mapping);
21f581a5 6497 tpr->rx_std = NULL;
1da177e4 6498 }
21f581a5 6499 if (tpr->rx_jmb) {
4bae65c8
MC
6500 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
6501 tpr->rx_jmb, tpr->rx_jmb_mapping);
21f581a5 6502 tpr->rx_jmb = NULL;
1da177e4 6503 }
cf7a7298
MC
6504}
6505
21f581a5
MC
6506static int tg3_rx_prodring_init(struct tg3 *tp,
6507 struct tg3_rx_prodring_set *tpr)
cf7a7298 6508{
2c49a44d
MC
6509 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
6510 GFP_KERNEL);
21f581a5 6511 if (!tpr->rx_std_buffers)
cf7a7298
MC
6512 return -ENOMEM;
6513
4bae65c8
MC
6514 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
6515 TG3_RX_STD_RING_BYTES(tp),
6516 &tpr->rx_std_mapping,
6517 GFP_KERNEL);
21f581a5 6518 if (!tpr->rx_std)
cf7a7298
MC
6519 goto err_out;
6520
48035728
MC
6521 if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
6522 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
2c49a44d 6523 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
21f581a5
MC
6524 GFP_KERNEL);
6525 if (!tpr->rx_jmb_buffers)
cf7a7298
MC
6526 goto err_out;
6527
4bae65c8
MC
6528 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
6529 TG3_RX_JMB_RING_BYTES(tp),
6530 &tpr->rx_jmb_mapping,
6531 GFP_KERNEL);
21f581a5 6532 if (!tpr->rx_jmb)
cf7a7298
MC
6533 goto err_out;
6534 }
6535
6536 return 0;
6537
6538err_out:
21f581a5 6539 tg3_rx_prodring_fini(tp, tpr);
cf7a7298
MC
6540 return -ENOMEM;
6541}
6542
6543/* Free up pending packets in all rx/tx rings.
6544 *
6545 * The chip has been shut down and the driver detached from
6546 * the networking, so no interrupts or new tx packets will
6547 * end up in the driver. tp->{tx,}lock is not held and we are not
6548 * in an interrupt context and thus may sleep.
6549 */
6550static void tg3_free_rings(struct tg3 *tp)
6551{
f77a6a8e 6552 int i, j;
cf7a7298 6553
f77a6a8e
MC
6554 for (j = 0; j < tp->irq_cnt; j++) {
6555 struct tg3_napi *tnapi = &tp->napi[j];
cf7a7298 6556
8fea32b9 6557 tg3_rx_prodring_free(tp, &tnapi->prodring);
b28f6428 6558
0c1d0e2b
MC
6559 if (!tnapi->tx_buffers)
6560 continue;
6561
f77a6a8e 6562 for (i = 0; i < TG3_TX_RING_SIZE; ) {
f4188d8a 6563 struct ring_info *txp;
f77a6a8e 6564 struct sk_buff *skb;
f4188d8a 6565 unsigned int k;
cf7a7298 6566
f77a6a8e
MC
6567 txp = &tnapi->tx_buffers[i];
6568 skb = txp->skb;
cf7a7298 6569
f77a6a8e
MC
6570 if (skb == NULL) {
6571 i++;
6572 continue;
6573 }
cf7a7298 6574
f4188d8a 6575 pci_unmap_single(tp->pdev,
4e5e4f0d 6576 dma_unmap_addr(txp, mapping),
f4188d8a
AD
6577 skb_headlen(skb),
6578 PCI_DMA_TODEVICE);
f77a6a8e 6579 txp->skb = NULL;
cf7a7298 6580
f4188d8a
AD
6581 i++;
6582
6583 for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
6584 txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
6585 pci_unmap_page(tp->pdev,
4e5e4f0d 6586 dma_unmap_addr(txp, mapping),
f4188d8a
AD
6587 skb_shinfo(skb)->frags[k].size,
6588 PCI_DMA_TODEVICE);
6589 i++;
6590 }
f77a6a8e
MC
6591
6592 dev_kfree_skb_any(skb);
6593 }
2b2cdb65 6594 }
cf7a7298
MC
6595}
6596
6597/* Initialize tx/rx rings for packet processing.
6598 *
6599 * The chip has been shut down and the driver detached from
6600 * the networking, so no interrupts or new tx packets will
6601 * end up in the driver. tp->{tx,}lock are held and thus
6602 * we may not sleep.
6603 */
6604static int tg3_init_rings(struct tg3 *tp)
6605{
f77a6a8e 6606 int i;
72334482 6607
cf7a7298
MC
6608 /* Free up all the SKBs. */
6609 tg3_free_rings(tp);
6610
f77a6a8e
MC
6611 for (i = 0; i < tp->irq_cnt; i++) {
6612 struct tg3_napi *tnapi = &tp->napi[i];
6613
6614 tnapi->last_tag = 0;
6615 tnapi->last_irq_tag = 0;
6616 tnapi->hw_status->status = 0;
6617 tnapi->hw_status->status_tag = 0;
6618 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
cf7a7298 6619
f77a6a8e
MC
6620 tnapi->tx_prod = 0;
6621 tnapi->tx_cons = 0;
0c1d0e2b
MC
6622 if (tnapi->tx_ring)
6623 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
f77a6a8e
MC
6624
6625 tnapi->rx_rcb_ptr = 0;
0c1d0e2b
MC
6626 if (tnapi->rx_rcb)
6627 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
2b2cdb65 6628
8fea32b9 6629 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
e4af1af9 6630 tg3_free_rings(tp);
2b2cdb65 6631 return -ENOMEM;
e4af1af9 6632 }
f77a6a8e 6633 }
72334482 6634
2b2cdb65 6635 return 0;
cf7a7298
MC
6636}
6637
6638/*
6639 * Must not be invoked with interrupt sources disabled and
6640 * the hardware shutdown down.
6641 */
6642static void tg3_free_consistent(struct tg3 *tp)
6643{
f77a6a8e 6644 int i;
898a56f8 6645
f77a6a8e
MC
6646 for (i = 0; i < tp->irq_cnt; i++) {
6647 struct tg3_napi *tnapi = &tp->napi[i];
6648
6649 if (tnapi->tx_ring) {
4bae65c8 6650 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
f77a6a8e
MC
6651 tnapi->tx_ring, tnapi->tx_desc_mapping);
6652 tnapi->tx_ring = NULL;
6653 }
6654
6655 kfree(tnapi->tx_buffers);
6656 tnapi->tx_buffers = NULL;
6657
6658 if (tnapi->rx_rcb) {
4bae65c8
MC
6659 dma_free_coherent(&tp->pdev->dev,
6660 TG3_RX_RCB_RING_BYTES(tp),
6661 tnapi->rx_rcb,
6662 tnapi->rx_rcb_mapping);
f77a6a8e
MC
6663 tnapi->rx_rcb = NULL;
6664 }
6665
8fea32b9
MC
6666 tg3_rx_prodring_fini(tp, &tnapi->prodring);
6667
f77a6a8e 6668 if (tnapi->hw_status) {
4bae65c8
MC
6669 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
6670 tnapi->hw_status,
6671 tnapi->status_mapping);
f77a6a8e
MC
6672 tnapi->hw_status = NULL;
6673 }
1da177e4 6674 }
f77a6a8e 6675
1da177e4 6676 if (tp->hw_stats) {
4bae65c8
MC
6677 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
6678 tp->hw_stats, tp->stats_mapping);
1da177e4
LT
6679 tp->hw_stats = NULL;
6680 }
6681}
6682
6683/*
6684 * Must not be invoked with interrupt sources disabled and
6685 * the hardware shutdown down. Can sleep.
6686 */
6687static int tg3_alloc_consistent(struct tg3 *tp)
6688{
f77a6a8e 6689 int i;
898a56f8 6690
4bae65c8
MC
6691 tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
6692 sizeof(struct tg3_hw_stats),
6693 &tp->stats_mapping,
6694 GFP_KERNEL);
f77a6a8e 6695 if (!tp->hw_stats)
1da177e4
LT
6696 goto err_out;
6697
f77a6a8e 6698 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
1da177e4 6699
f77a6a8e
MC
6700 for (i = 0; i < tp->irq_cnt; i++) {
6701 struct tg3_napi *tnapi = &tp->napi[i];
8d9d7cfc 6702 struct tg3_hw_status *sblk;
1da177e4 6703
4bae65c8
MC
6704 tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
6705 TG3_HW_STATUS_SIZE,
6706 &tnapi->status_mapping,
6707 GFP_KERNEL);
f77a6a8e
MC
6708 if (!tnapi->hw_status)
6709 goto err_out;
898a56f8 6710
f77a6a8e 6711 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8d9d7cfc
MC
6712 sblk = tnapi->hw_status;
6713
8fea32b9
MC
6714 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
6715 goto err_out;
6716
19cfaecc
MC
6717 /* If multivector TSS is enabled, vector 0 does not handle
6718 * tx interrupts. Don't allocate any resources for it.
6719 */
6720 if ((!i && !(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) ||
6721 (i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))) {
6722 tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
6723 TG3_TX_RING_SIZE,
6724 GFP_KERNEL);
6725 if (!tnapi->tx_buffers)
6726 goto err_out;
6727
4bae65c8
MC
6728 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
6729 TG3_TX_RING_BYTES,
6730 &tnapi->tx_desc_mapping,
6731 GFP_KERNEL);
19cfaecc
MC
6732 if (!tnapi->tx_ring)
6733 goto err_out;
6734 }
6735
8d9d7cfc
MC
6736 /*
6737 * When RSS is enabled, the status block format changes
6738 * slightly. The "rx_jumbo_consumer", "reserved",
6739 * and "rx_mini_consumer" members get mapped to the
6740 * other three rx return ring producer indexes.
6741 */
6742 switch (i) {
6743 default:
6744 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
6745 break;
6746 case 2:
6747 tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
6748 break;
6749 case 3:
6750 tnapi->rx_rcb_prod_idx = &sblk->reserved;
6751 break;
6752 case 4:
6753 tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
6754 break;
6755 }
72334482 6756
0c1d0e2b
MC
6757 /*
6758 * If multivector RSS is enabled, vector 0 does not handle
6759 * rx or tx interrupts. Don't allocate any resources for it.
6760 */
6761 if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
6762 continue;
6763
4bae65c8
MC
6764 tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
6765 TG3_RX_RCB_RING_BYTES(tp),
6766 &tnapi->rx_rcb_mapping,
6767 GFP_KERNEL);
f77a6a8e
MC
6768 if (!tnapi->rx_rcb)
6769 goto err_out;
72334482 6770
f77a6a8e 6771 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
f77a6a8e 6772 }
1da177e4
LT
6773
6774 return 0;
6775
6776err_out:
6777 tg3_free_consistent(tp);
6778 return -ENOMEM;
6779}
6780
6781#define MAX_WAIT_CNT 1000
6782
6783/* To stop a block, clear the enable bit and poll till it
6784 * clears. tp->lock is held.
6785 */
b3b7d6be 6786static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
1da177e4
LT
6787{
6788 unsigned int i;
6789 u32 val;
6790
6791 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
6792 switch (ofs) {
6793 case RCVLSC_MODE:
6794 case DMAC_MODE:
6795 case MBFREE_MODE:
6796 case BUFMGR_MODE:
6797 case MEMARB_MODE:
6798 /* We can't enable/disable these bits of the
6799 * 5705/5750, just say success.
6800 */
6801 return 0;
6802
6803 default:
6804 break;
855e1111 6805 }
1da177e4
LT
6806 }
6807
6808 val = tr32(ofs);
6809 val &= ~enable_bit;
6810 tw32_f(ofs, val);
6811
6812 for (i = 0; i < MAX_WAIT_CNT; i++) {
6813 udelay(100);
6814 val = tr32(ofs);
6815 if ((val & enable_bit) == 0)
6816 break;
6817 }
6818
b3b7d6be 6819 if (i == MAX_WAIT_CNT && !silent) {
2445e461
MC
6820 dev_err(&tp->pdev->dev,
6821 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
6822 ofs, enable_bit);
1da177e4
LT
6823 return -ENODEV;
6824 }
6825
6826 return 0;
6827}
6828
6829/* tp->lock is held. */
b3b7d6be 6830static int tg3_abort_hw(struct tg3 *tp, int silent)
1da177e4
LT
6831{
6832 int i, err;
6833
6834 tg3_disable_ints(tp);
6835
6836 tp->rx_mode &= ~RX_MODE_ENABLE;
6837 tw32_f(MAC_RX_MODE, tp->rx_mode);
6838 udelay(10);
6839
b3b7d6be
DM
6840 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
6841 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
6842 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
6843 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
6844 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
6845 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
6846
6847 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
6848 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
6849 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
6850 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
6851 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
6852 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
6853 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
1da177e4
LT
6854
6855 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
6856 tw32_f(MAC_MODE, tp->mac_mode);
6857 udelay(40);
6858
6859 tp->tx_mode &= ~TX_MODE_ENABLE;
6860 tw32_f(MAC_TX_MODE, tp->tx_mode);
6861
6862 for (i = 0; i < MAX_WAIT_CNT; i++) {
6863 udelay(100);
6864 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
6865 break;
6866 }
6867 if (i >= MAX_WAIT_CNT) {
ab96b241
MC
6868 dev_err(&tp->pdev->dev,
6869 "%s timed out, TX_MODE_ENABLE will not clear "
6870 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
e6de8ad1 6871 err |= -ENODEV;
1da177e4
LT
6872 }
6873
e6de8ad1 6874 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
b3b7d6be
DM
6875 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
6876 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
1da177e4
LT
6877
6878 tw32(FTQ_RESET, 0xffffffff);
6879 tw32(FTQ_RESET, 0x00000000);
6880
b3b7d6be
DM
6881 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
6882 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
1da177e4 6883
f77a6a8e
MC
6884 for (i = 0; i < tp->irq_cnt; i++) {
6885 struct tg3_napi *tnapi = &tp->napi[i];
6886 if (tnapi->hw_status)
6887 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
6888 }
1da177e4
LT
6889 if (tp->hw_stats)
6890 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
6891
1da177e4
LT
6892 return err;
6893}
6894
0d3031d9
MC
6895static void tg3_ape_send_event(struct tg3 *tp, u32 event)
6896{
6897 int i;
6898 u32 apedata;
6899
dc6d0744
MC
6900 /* NCSI does not support APE events */
6901 if (tp->tg3_flags3 & TG3_FLG3_APE_HAS_NCSI)
6902 return;
6903
0d3031d9
MC
6904 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
6905 if (apedata != APE_SEG_SIG_MAGIC)
6906 return;
6907
6908 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
731fd79c 6909 if (!(apedata & APE_FW_STATUS_READY))
0d3031d9
MC
6910 return;
6911
6912 /* Wait for up to 1 millisecond for APE to service previous event. */
6913 for (i = 0; i < 10; i++) {
6914 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
6915 return;
6916
6917 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
6918
6919 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6920 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
6921 event | APE_EVENT_STATUS_EVENT_PENDING);
6922
6923 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
6924
6925 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6926 break;
6927
6928 udelay(100);
6929 }
6930
6931 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6932 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
6933}
6934
6935static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
6936{
6937 u32 event;
6938 u32 apedata;
6939
6940 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
6941 return;
6942
6943 switch (kind) {
33f401ae
MC
6944 case RESET_KIND_INIT:
6945 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
6946 APE_HOST_SEG_SIG_MAGIC);
6947 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
6948 APE_HOST_SEG_LEN_MAGIC);
6949 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
6950 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
6951 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
6867c843 6952 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
33f401ae
MC
6953 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
6954 APE_HOST_BEHAV_NO_PHYLOCK);
dc6d0744
MC
6955 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
6956 TG3_APE_HOST_DRVR_STATE_START);
33f401ae
MC
6957
6958 event = APE_EVENT_STATUS_STATE_START;
6959 break;
6960 case RESET_KIND_SHUTDOWN:
6961 /* With the interface we are currently using,
6962 * APE does not track driver state. Wiping
6963 * out the HOST SEGMENT SIGNATURE forces
6964 * the APE to assume OS absent status.
6965 */
6966 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
b2aee154 6967
dc6d0744
MC
6968 if (device_may_wakeup(&tp->pdev->dev) &&
6969 (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)) {
6970 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
6971 TG3_APE_HOST_WOL_SPEED_AUTO);
6972 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
6973 } else
6974 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
6975
6976 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
6977
33f401ae
MC
6978 event = APE_EVENT_STATUS_STATE_UNLOAD;
6979 break;
6980 case RESET_KIND_SUSPEND:
6981 event = APE_EVENT_STATUS_STATE_SUSPEND;
6982 break;
6983 default:
6984 return;
0d3031d9
MC
6985 }
6986
6987 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
6988
6989 tg3_ape_send_event(tp, event);
6990}
6991
1da177e4
LT
6992/* tp->lock is held. */
6993static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
6994{
f49639e6
DM
6995 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
6996 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1da177e4
LT
6997
6998 if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
6999 switch (kind) {
7000 case RESET_KIND_INIT:
7001 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7002 DRV_STATE_START);
7003 break;
7004
7005 case RESET_KIND_SHUTDOWN:
7006 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7007 DRV_STATE_UNLOAD);
7008 break;
7009
7010 case RESET_KIND_SUSPEND:
7011 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7012 DRV_STATE_SUSPEND);
7013 break;
7014
7015 default:
7016 break;
855e1111 7017 }
1da177e4 7018 }
0d3031d9
MC
7019
7020 if (kind == RESET_KIND_INIT ||
7021 kind == RESET_KIND_SUSPEND)
7022 tg3_ape_driver_state_change(tp, kind);
1da177e4
LT
7023}
7024
7025/* tp->lock is held. */
7026static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
7027{
7028 if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
7029 switch (kind) {
7030 case RESET_KIND_INIT:
7031 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7032 DRV_STATE_START_DONE);
7033 break;
7034
7035 case RESET_KIND_SHUTDOWN:
7036 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7037 DRV_STATE_UNLOAD_DONE);
7038 break;
7039
7040 default:
7041 break;
855e1111 7042 }
1da177e4 7043 }
0d3031d9
MC
7044
7045 if (kind == RESET_KIND_SHUTDOWN)
7046 tg3_ape_driver_state_change(tp, kind);
1da177e4
LT
7047}
7048
7049/* tp->lock is held. */
7050static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
7051{
7052 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
7053 switch (kind) {
7054 case RESET_KIND_INIT:
7055 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7056 DRV_STATE_START);
7057 break;
7058
7059 case RESET_KIND_SHUTDOWN:
7060 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7061 DRV_STATE_UNLOAD);
7062 break;
7063
7064 case RESET_KIND_SUSPEND:
7065 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7066 DRV_STATE_SUSPEND);
7067 break;
7068
7069 default:
7070 break;
855e1111 7071 }
1da177e4
LT
7072 }
7073}
7074
7a6f4369
MC
7075static int tg3_poll_fw(struct tg3 *tp)
7076{
7077 int i;
7078 u32 val;
7079
b5d3772c 7080 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
0ccead18
GZ
7081 /* Wait up to 20ms for init done. */
7082 for (i = 0; i < 200; i++) {
b5d3772c
MC
7083 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
7084 return 0;
0ccead18 7085 udelay(100);
b5d3772c
MC
7086 }
7087 return -ENODEV;
7088 }
7089
7a6f4369
MC
7090 /* Wait for firmware initialization to complete. */
7091 for (i = 0; i < 100000; i++) {
7092 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
7093 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
7094 break;
7095 udelay(10);
7096 }
7097
7098 /* Chip might not be fitted with firmware. Some Sun onboard
7099 * parts are configured like that. So don't signal the timeout
7100 * of the above loop as an error, but do report the lack of
7101 * running firmware once.
7102 */
7103 if (i >= 100000 &&
7104 !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
7105 tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
7106
05dbe005 7107 netdev_info(tp->dev, "No firmware running\n");
7a6f4369
MC
7108 }
7109
6b10c165
MC
7110 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
7111 /* The 57765 A0 needs a little more
7112 * time to do some important work.
7113 */
7114 mdelay(10);
7115 }
7116
7a6f4369
MC
7117 return 0;
7118}
7119
ee6a99b5
MC
7120/* Save PCI command register before chip reset */
7121static void tg3_save_pci_state(struct tg3 *tp)
7122{
8a6eac90 7123 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
ee6a99b5
MC
7124}
7125
7126/* Restore PCI state after chip reset */
7127static void tg3_restore_pci_state(struct tg3 *tp)
7128{
7129 u32 val;
7130
7131 /* Re-enable indirect register accesses. */
7132 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
7133 tp->misc_host_ctrl);
7134
7135 /* Set MAX PCI retry to zero. */
7136 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
7137 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
7138 (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
7139 val |= PCISTATE_RETRY_SAME_DMA;
0d3031d9
MC
7140 /* Allow reads and writes to the APE register and memory space. */
7141 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
7142 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
7143 PCISTATE_ALLOW_APE_SHMEM_WR |
7144 PCISTATE_ALLOW_APE_PSPACE_WR;
ee6a99b5
MC
7145 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
7146
8a6eac90 7147 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
ee6a99b5 7148
fcb389df
MC
7149 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
7150 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
cf79003d 7151 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
fcb389df
MC
7152 else {
7153 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
7154 tp->pci_cacheline_sz);
7155 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
7156 tp->pci_lat_timer);
7157 }
114342f2 7158 }
5f5c51e3 7159
ee6a99b5 7160 /* Make sure PCI-X relaxed ordering bit is clear. */
52f4490c 7161 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
9974a356
MC
7162 u16 pcix_cmd;
7163
7164 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7165 &pcix_cmd);
7166 pcix_cmd &= ~PCI_X_CMD_ERO;
7167 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7168 pcix_cmd);
7169 }
ee6a99b5
MC
7170
7171 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
ee6a99b5
MC
7172
7173 /* Chip reset on 5780 will reset MSI enable bit,
7174 * so need to restore it.
7175 */
7176 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
7177 u16 ctrl;
7178
7179 pci_read_config_word(tp->pdev,
7180 tp->msi_cap + PCI_MSI_FLAGS,
7181 &ctrl);
7182 pci_write_config_word(tp->pdev,
7183 tp->msi_cap + PCI_MSI_FLAGS,
7184 ctrl | PCI_MSI_FLAGS_ENABLE);
7185 val = tr32(MSGINT_MODE);
7186 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
7187 }
7188 }
7189}
7190
1da177e4
LT
7191static void tg3_stop_fw(struct tg3 *);
7192
7193/* tp->lock is held. */
7194static int tg3_chip_reset(struct tg3 *tp)
7195{
7196 u32 val;
1ee582d8 7197 void (*write_op)(struct tg3 *, u32, u32);
4f125f42 7198 int i, err;
1da177e4 7199
f49639e6
DM
7200 tg3_nvram_lock(tp);
7201
77b483f1
MC
7202 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
7203
f49639e6
DM
7204 /* No matching tg3_nvram_unlock() after this because
7205 * chip reset below will undo the nvram lock.
7206 */
7207 tp->nvram_lock_cnt = 0;
1da177e4 7208
ee6a99b5
MC
7209 /* GRC_MISC_CFG core clock reset will clear the memory
7210 * enable bit in PCI register 4 and the MSI enable bit
7211 * on some chips, so we save relevant registers here.
7212 */
7213 tg3_save_pci_state(tp);
7214
d9ab5ad1 7215 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
321d32a0 7216 (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
d9ab5ad1
MC
7217 tw32(GRC_FASTBOOT_PC, 0);
7218
1da177e4
LT
7219 /*
7220 * We must avoid the readl() that normally takes place.
7221 * It locks machines, causes machine checks, and other
7222 * fun things. So, temporarily disable the 5701
7223 * hardware workaround, while we do the reset.
7224 */
1ee582d8
MC
7225 write_op = tp->write32;
7226 if (write_op == tg3_write_flush_reg32)
7227 tp->write32 = tg3_write32;
1da177e4 7228
d18edcb2
MC
7229 /* Prevent the irq handler from reading or writing PCI registers
7230 * during chip reset when the memory enable bit in the PCI command
7231 * register may be cleared. The chip does not generate interrupt
7232 * at this time, but the irq handler may still be called due to irq
7233 * sharing or irqpoll.
7234 */
7235 tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
f77a6a8e
MC
7236 for (i = 0; i < tp->irq_cnt; i++) {
7237 struct tg3_napi *tnapi = &tp->napi[i];
7238 if (tnapi->hw_status) {
7239 tnapi->hw_status->status = 0;
7240 tnapi->hw_status->status_tag = 0;
7241 }
7242 tnapi->last_tag = 0;
7243 tnapi->last_irq_tag = 0;
b8fa2f3a 7244 }
d18edcb2 7245 smp_mb();
4f125f42
MC
7246
7247 for (i = 0; i < tp->irq_cnt; i++)
7248 synchronize_irq(tp->napi[i].irq_vec);
d18edcb2 7249
255ca311
MC
7250 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7251 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7252 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
7253 }
7254
1da177e4
LT
7255 /* do the reset */
7256 val = GRC_MISC_CFG_CORECLK_RESET;
7257
7258 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
88075d91
MC
7259 /* Force PCIe 1.0a mode */
7260 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
1407deb1 7261 !(tp->tg3_flags3 & TG3_FLG3_57765_PLUS) &&
88075d91
MC
7262 tr32(TG3_PCIE_PHY_TSTCTL) ==
7263 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
7264 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
7265
1da177e4
LT
7266 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
7267 tw32(GRC_MISC_CFG, (1 << 29));
7268 val |= (1 << 29);
7269 }
7270 }
7271
b5d3772c
MC
7272 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7273 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
7274 tw32(GRC_VCPU_EXT_CTRL,
7275 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
7276 }
7277
f37500d3
MC
7278 /* Manage gphy power for all CPMU absent PCIe devices. */
7279 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
7280 !(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
1da177e4 7281 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
f37500d3 7282
1da177e4
LT
7283 tw32(GRC_MISC_CFG, val);
7284
1ee582d8
MC
7285 /* restore 5701 hardware bug workaround write method */
7286 tp->write32 = write_op;
1da177e4
LT
7287
7288 /* Unfortunately, we have to delay before the PCI read back.
7289 * Some 575X chips even will not respond to a PCI cfg access
7290 * when the reset command is given to the chip.
7291 *
7292 * How do these hardware designers expect things to work
7293 * properly if the PCI write is posted for a long period
7294 * of time? It is always necessary to have some method by
7295 * which a register read back can occur to push the write
7296 * out which does the reset.
7297 *
7298 * For most tg3 variants the trick below was working.
7299 * Ho hum...
7300 */
7301 udelay(120);
7302
7303 /* Flush PCI posted writes. The normal MMIO registers
7304 * are inaccessible at this time so this is the only
7305 * way to make this reliably (actually, this is no longer
7306 * the case, see above). I tried to use indirect
7307 * register read/write but this upset some 5701 variants.
7308 */
7309 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
7310
7311 udelay(120);
7312
5e7dfd0f 7313 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
e7126997
MC
7314 u16 val16;
7315
1da177e4
LT
7316 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
7317 int i;
7318 u32 cfg_val;
7319
7320 /* Wait for link training to complete. */
7321 for (i = 0; i < 5000; i++)
7322 udelay(100);
7323
7324 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
7325 pci_write_config_dword(tp->pdev, 0xc4,
7326 cfg_val | (1 << 15));
7327 }
5e7dfd0f 7328
e7126997
MC
7329 /* Clear the "no snoop" and "relaxed ordering" bits. */
7330 pci_read_config_word(tp->pdev,
7331 tp->pcie_cap + PCI_EXP_DEVCTL,
7332 &val16);
7333 val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
7334 PCI_EXP_DEVCTL_NOSNOOP_EN);
7335 /*
7336 * Older PCIe devices only support the 128 byte
7337 * MPS setting. Enforce the restriction.
5e7dfd0f 7338 */
6de34cb9 7339 if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
e7126997 7340 val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
5e7dfd0f
MC
7341 pci_write_config_word(tp->pdev,
7342 tp->pcie_cap + PCI_EXP_DEVCTL,
e7126997 7343 val16);
5e7dfd0f 7344
cf79003d 7345 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
5e7dfd0f
MC
7346
7347 /* Clear error status */
7348 pci_write_config_word(tp->pdev,
7349 tp->pcie_cap + PCI_EXP_DEVSTA,
7350 PCI_EXP_DEVSTA_CED |
7351 PCI_EXP_DEVSTA_NFED |
7352 PCI_EXP_DEVSTA_FED |
7353 PCI_EXP_DEVSTA_URD);
1da177e4
LT
7354 }
7355
ee6a99b5 7356 tg3_restore_pci_state(tp);
1da177e4 7357
e64de4e6
MC
7358 tp->tg3_flags &= ~(TG3_FLAG_CHIP_RESETTING |
7359 TG3_FLAG_ERROR_PROCESSED);
d18edcb2 7360
ee6a99b5
MC
7361 val = 0;
7362 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
4cf78e4f 7363 val = tr32(MEMARB_MODE);
ee6a99b5 7364 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
1da177e4
LT
7365
7366 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
7367 tg3_stop_fw(tp);
7368 tw32(0x5000, 0x400);
7369 }
7370
7371 tw32(GRC_MODE, tp->grc_mode);
7372
7373 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
ab0049b4 7374 val = tr32(0xc4);
1da177e4
LT
7375
7376 tw32(0xc4, val | (1 << 15));
7377 }
7378
7379 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
7380 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
7381 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
7382 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
7383 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
7384 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7385 }
7386
d2394e6b
MC
7387 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
7388 tp->mac_mode = MAC_MODE_APE_TX_EN |
7389 MAC_MODE_APE_RX_EN |
7390 MAC_MODE_TDE_ENABLE;
7391
f07e9af3 7392 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
d2394e6b
MC
7393 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
7394 val = tp->mac_mode;
f07e9af3 7395 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
d2394e6b
MC
7396 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
7397 val = tp->mac_mode;
1da177e4 7398 } else
d2394e6b
MC
7399 val = 0;
7400
7401 tw32_f(MAC_MODE, val);
1da177e4
LT
7402 udelay(40);
7403
77b483f1
MC
7404 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
7405
7a6f4369
MC
7406 err = tg3_poll_fw(tp);
7407 if (err)
7408 return err;
1da177e4 7409
0a9140cf
MC
7410 tg3_mdio_start(tp);
7411
1da177e4 7412 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
f6eb9b1f
MC
7413 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
7414 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
1407deb1 7415 !(tp->tg3_flags3 & TG3_FLG3_57765_PLUS)) {
ab0049b4 7416 val = tr32(0x7c00);
1da177e4
LT
7417
7418 tw32(0x7c00, val | (1 << 25));
7419 }
7420
d78b59f5
MC
7421 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
7422 val = tr32(TG3_CPMU_CLCK_ORIDE);
7423 tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
7424 }
7425
1da177e4
LT
7426 /* Reprobe ASF enable state. */
7427 tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
7428 tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
7429 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
7430 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
7431 u32 nic_cfg;
7432
7433 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
7434 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
7435 tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
4ba526ce 7436 tp->last_event_jiffies = jiffies;
cbf46853 7437 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
1da177e4
LT
7438 tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
7439 }
7440 }
7441
7442 return 0;
7443}
7444
7445/* tp->lock is held. */
7446static void tg3_stop_fw(struct tg3 *tp)
7447{
0d3031d9
MC
7448 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
7449 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
7c5026aa
MC
7450 /* Wait for RX cpu to ACK the previous event. */
7451 tg3_wait_for_event_ack(tp);
1da177e4
LT
7452
7453 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
4ba526ce
MC
7454
7455 tg3_generate_fw_event(tp);
1da177e4 7456
7c5026aa
MC
7457 /* Wait for RX cpu to ACK this event. */
7458 tg3_wait_for_event_ack(tp);
1da177e4
LT
7459 }
7460}
7461
7462/* tp->lock is held. */
944d980e 7463static int tg3_halt(struct tg3 *tp, int kind, int silent)
1da177e4
LT
7464{
7465 int err;
7466
7467 tg3_stop_fw(tp);
7468
944d980e 7469 tg3_write_sig_pre_reset(tp, kind);
1da177e4 7470
b3b7d6be 7471 tg3_abort_hw(tp, silent);
1da177e4
LT
7472 err = tg3_chip_reset(tp);
7473
daba2a63
MC
7474 __tg3_set_mac_addr(tp, 0);
7475
944d980e
MC
7476 tg3_write_sig_legacy(tp, kind);
7477 tg3_write_sig_post_reset(tp, kind);
1da177e4
LT
7478
7479 if (err)
7480 return err;
7481
7482 return 0;
7483}
7484
1da177e4
LT
7485#define RX_CPU_SCRATCH_BASE 0x30000
7486#define RX_CPU_SCRATCH_SIZE 0x04000
7487#define TX_CPU_SCRATCH_BASE 0x34000
7488#define TX_CPU_SCRATCH_SIZE 0x04000
7489
7490/* tp->lock is held. */
7491static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
7492{
7493 int i;
7494
5d9428de
ES
7495 BUG_ON(offset == TX_CPU_BASE &&
7496 (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
1da177e4 7497
b5d3772c
MC
7498 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7499 u32 val = tr32(GRC_VCPU_EXT_CTRL);
7500
7501 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
7502 return 0;
7503 }
1da177e4
LT
7504 if (offset == RX_CPU_BASE) {
7505 for (i = 0; i < 10000; i++) {
7506 tw32(offset + CPU_STATE, 0xffffffff);
7507 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7508 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7509 break;
7510 }
7511
7512 tw32(offset + CPU_STATE, 0xffffffff);
7513 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
7514 udelay(10);
7515 } else {
7516 for (i = 0; i < 10000; i++) {
7517 tw32(offset + CPU_STATE, 0xffffffff);
7518 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7519 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7520 break;
7521 }
7522 }
7523
7524 if (i >= 10000) {
05dbe005
JP
7525 netdev_err(tp->dev, "%s timed out, %s CPU\n",
7526 __func__, offset == RX_CPU_BASE ? "RX" : "TX");
1da177e4
LT
7527 return -ENODEV;
7528 }
ec41c7df
MC
7529
7530 /* Clear firmware's nvram arbitration. */
7531 if (tp->tg3_flags & TG3_FLAG_NVRAM)
7532 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
1da177e4
LT
7533 return 0;
7534}
7535
7536struct fw_info {
077f849d
JSR
7537 unsigned int fw_base;
7538 unsigned int fw_len;
7539 const __be32 *fw_data;
1da177e4
LT
7540};
7541
7542/* tp->lock is held. */
7543static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
7544 int cpu_scratch_size, struct fw_info *info)
7545{
ec41c7df 7546 int err, lock_err, i;
1da177e4
LT
7547 void (*write_op)(struct tg3 *, u32, u32);
7548
7549 if (cpu_base == TX_CPU_BASE &&
7550 (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
5129c3a3
MC
7551 netdev_err(tp->dev,
7552 "%s: Trying to load TX cpu firmware which is 5705\n",
05dbe005 7553 __func__);
1da177e4
LT
7554 return -EINVAL;
7555 }
7556
7557 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
7558 write_op = tg3_write_mem;
7559 else
7560 write_op = tg3_write_indirect_reg32;
7561
1b628151
MC
7562 /* It is possible that bootcode is still loading at this point.
7563 * Get the nvram lock first before halting the cpu.
7564 */
ec41c7df 7565 lock_err = tg3_nvram_lock(tp);
1da177e4 7566 err = tg3_halt_cpu(tp, cpu_base);
ec41c7df
MC
7567 if (!lock_err)
7568 tg3_nvram_unlock(tp);
1da177e4
LT
7569 if (err)
7570 goto out;
7571
7572 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
7573 write_op(tp, cpu_scratch_base + i, 0);
7574 tw32(cpu_base + CPU_STATE, 0xffffffff);
7575 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
077f849d 7576 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
1da177e4 7577 write_op(tp, (cpu_scratch_base +
077f849d 7578 (info->fw_base & 0xffff) +
1da177e4 7579 (i * sizeof(u32))),
077f849d 7580 be32_to_cpu(info->fw_data[i]));
1da177e4
LT
7581
7582 err = 0;
7583
7584out:
1da177e4
LT
7585 return err;
7586}
7587
7588/* tp->lock is held. */
7589static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
7590{
7591 struct fw_info info;
077f849d 7592 const __be32 *fw_data;
1da177e4
LT
7593 int err, i;
7594
077f849d
JSR
7595 fw_data = (void *)tp->fw->data;
7596
7597 /* Firmware blob starts with version numbers, followed by
7598 start address and length. We are setting complete length.
7599 length = end_address_of_bss - start_address_of_text.
7600 Remainder is the blob to be loaded contiguously
7601 from start address. */
7602
7603 info.fw_base = be32_to_cpu(fw_data[1]);
7604 info.fw_len = tp->fw->size - 12;
7605 info.fw_data = &fw_data[3];
1da177e4
LT
7606
7607 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
7608 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
7609 &info);
7610 if (err)
7611 return err;
7612
7613 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
7614 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
7615 &info);
7616 if (err)
7617 return err;
7618
7619 /* Now startup only the RX cpu. */
7620 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
077f849d 7621 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
1da177e4
LT
7622
7623 for (i = 0; i < 5; i++) {
077f849d 7624 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
1da177e4
LT
7625 break;
7626 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7627 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
077f849d 7628 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
1da177e4
LT
7629 udelay(1000);
7630 }
7631 if (i >= 5) {
5129c3a3
MC
7632 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
7633 "should be %08x\n", __func__,
05dbe005 7634 tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
1da177e4
LT
7635 return -ENODEV;
7636 }
7637 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7638 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
7639
7640 return 0;
7641}
7642
1da177e4 7643/* 5705 needs a special version of the TSO firmware. */
1da177e4
LT
7644
7645/* tp->lock is held. */
7646static int tg3_load_tso_firmware(struct tg3 *tp)
7647{
7648 struct fw_info info;
077f849d 7649 const __be32 *fw_data;
1da177e4
LT
7650 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
7651 int err, i;
7652
7653 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
7654 return 0;
7655
077f849d
JSR
7656 fw_data = (void *)tp->fw->data;
7657
7658 /* Firmware blob starts with version numbers, followed by
7659 start address and length. We are setting complete length.
7660 length = end_address_of_bss - start_address_of_text.
7661 Remainder is the blob to be loaded contiguously
7662 from start address. */
7663
7664 info.fw_base = be32_to_cpu(fw_data[1]);
7665 cpu_scratch_size = tp->fw_len;
7666 info.fw_len = tp->fw->size - 12;
7667 info.fw_data = &fw_data[3];
7668
1da177e4 7669 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
7670 cpu_base = RX_CPU_BASE;
7671 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
1da177e4 7672 } else {
1da177e4
LT
7673 cpu_base = TX_CPU_BASE;
7674 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
7675 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
7676 }
7677
7678 err = tg3_load_firmware_cpu(tp, cpu_base,
7679 cpu_scratch_base, cpu_scratch_size,
7680 &info);
7681 if (err)
7682 return err;
7683
7684 /* Now startup the cpu. */
7685 tw32(cpu_base + CPU_STATE, 0xffffffff);
077f849d 7686 tw32_f(cpu_base + CPU_PC, info.fw_base);
1da177e4
LT
7687
7688 for (i = 0; i < 5; i++) {
077f849d 7689 if (tr32(cpu_base + CPU_PC) == info.fw_base)
1da177e4
LT
7690 break;
7691 tw32(cpu_base + CPU_STATE, 0xffffffff);
7692 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
077f849d 7693 tw32_f(cpu_base + CPU_PC, info.fw_base);
1da177e4
LT
7694 udelay(1000);
7695 }
7696 if (i >= 5) {
5129c3a3
MC
7697 netdev_err(tp->dev,
7698 "%s fails to set CPU PC, is %08x should be %08x\n",
05dbe005 7699 __func__, tr32(cpu_base + CPU_PC), info.fw_base);
1da177e4
LT
7700 return -ENODEV;
7701 }
7702 tw32(cpu_base + CPU_STATE, 0xffffffff);
7703 tw32_f(cpu_base + CPU_MODE, 0x00000000);
7704 return 0;
7705}
7706
1da177e4 7707
1da177e4
LT
7708static int tg3_set_mac_addr(struct net_device *dev, void *p)
7709{
7710 struct tg3 *tp = netdev_priv(dev);
7711 struct sockaddr *addr = p;
986e0aeb 7712 int err = 0, skip_mac_1 = 0;
1da177e4 7713
f9804ddb
MC
7714 if (!is_valid_ether_addr(addr->sa_data))
7715 return -EINVAL;
7716
1da177e4
LT
7717 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7718
e75f7c90
MC
7719 if (!netif_running(dev))
7720 return 0;
7721
58712ef9 7722 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
986e0aeb 7723 u32 addr0_high, addr0_low, addr1_high, addr1_low;
58712ef9 7724
986e0aeb
MC
7725 addr0_high = tr32(MAC_ADDR_0_HIGH);
7726 addr0_low = tr32(MAC_ADDR_0_LOW);
7727 addr1_high = tr32(MAC_ADDR_1_HIGH);
7728 addr1_low = tr32(MAC_ADDR_1_LOW);
7729
7730 /* Skip MAC addr 1 if ASF is using it. */
7731 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
7732 !(addr1_high == 0 && addr1_low == 0))
7733 skip_mac_1 = 1;
58712ef9 7734 }
986e0aeb
MC
7735 spin_lock_bh(&tp->lock);
7736 __tg3_set_mac_addr(tp, skip_mac_1);
7737 spin_unlock_bh(&tp->lock);
1da177e4 7738
b9ec6c1b 7739 return err;
1da177e4
LT
7740}
7741
7742/* tp->lock is held. */
7743static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
7744 dma_addr_t mapping, u32 maxlen_flags,
7745 u32 nic_addr)
7746{
7747 tg3_write_mem(tp,
7748 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
7749 ((u64) mapping >> 32));
7750 tg3_write_mem(tp,
7751 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
7752 ((u64) mapping & 0xffffffff));
7753 tg3_write_mem(tp,
7754 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
7755 maxlen_flags);
7756
7757 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
7758 tg3_write_mem(tp,
7759 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
7760 nic_addr);
7761}
7762
7763static void __tg3_set_rx_mode(struct net_device *);
d244c892 7764static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
15f9850d 7765{
b6080e12
MC
7766 int i;
7767
19cfaecc 7768 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) {
b6080e12
MC
7769 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
7770 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
7771 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
b6080e12
MC
7772 } else {
7773 tw32(HOSTCC_TXCOL_TICKS, 0);
7774 tw32(HOSTCC_TXMAX_FRAMES, 0);
7775 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
19cfaecc 7776 }
b6080e12 7777
20d7375c 7778 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
19cfaecc
MC
7779 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
7780 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
7781 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
7782 } else {
b6080e12
MC
7783 tw32(HOSTCC_RXCOL_TICKS, 0);
7784 tw32(HOSTCC_RXMAX_FRAMES, 0);
7785 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
15f9850d 7786 }
b6080e12 7787
15f9850d
DM
7788 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
7789 u32 val = ec->stats_block_coalesce_usecs;
7790
b6080e12
MC
7791 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
7792 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
7793
15f9850d
DM
7794 if (!netif_carrier_ok(tp->dev))
7795 val = 0;
7796
7797 tw32(HOSTCC_STAT_COAL_TICKS, val);
7798 }
b6080e12
MC
7799
7800 for (i = 0; i < tp->irq_cnt - 1; i++) {
7801 u32 reg;
7802
7803 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
7804 tw32(reg, ec->rx_coalesce_usecs);
b6080e12
MC
7805 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
7806 tw32(reg, ec->rx_max_coalesced_frames);
b6080e12
MC
7807 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
7808 tw32(reg, ec->rx_max_coalesced_frames_irq);
19cfaecc
MC
7809
7810 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
7811 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
7812 tw32(reg, ec->tx_coalesce_usecs);
7813 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
7814 tw32(reg, ec->tx_max_coalesced_frames);
7815 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
7816 tw32(reg, ec->tx_max_coalesced_frames_irq);
7817 }
b6080e12
MC
7818 }
7819
7820 for (; i < tp->irq_max - 1; i++) {
7821 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
b6080e12 7822 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
b6080e12 7823 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
19cfaecc
MC
7824
7825 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
7826 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
7827 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
7828 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
7829 }
b6080e12 7830 }
15f9850d 7831}
1da177e4 7832
2d31ecaf
MC
7833/* tp->lock is held. */
7834static void tg3_rings_reset(struct tg3 *tp)
7835{
7836 int i;
f77a6a8e 7837 u32 stblk, txrcb, rxrcb, limit;
2d31ecaf
MC
7838 struct tg3_napi *tnapi = &tp->napi[0];
7839
7840 /* Disable all transmit rings but the first. */
7841 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
7842 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
0a58d668 7843 else if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
3d37728b 7844 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
b703df6f
MC
7845 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
7846 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
2d31ecaf
MC
7847 else
7848 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7849
7850 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7851 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
7852 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
7853 BDINFO_FLAGS_DISABLED);
7854
7855
7856 /* Disable all receive return rings but the first. */
0a58d668 7857 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
f6eb9b1f
MC
7858 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
7859 else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
2d31ecaf 7860 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
b703df6f
MC
7861 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
7862 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
2d31ecaf
MC
7863 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
7864 else
7865 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7866
7867 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7868 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
7869 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
7870 BDINFO_FLAGS_DISABLED);
7871
7872 /* Disable interrupts */
7873 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
7874
7875 /* Zero mailbox registers. */
f77a6a8e 7876 if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
6fd45cb8 7877 for (i = 1; i < tp->irq_max; i++) {
f77a6a8e
MC
7878 tp->napi[i].tx_prod = 0;
7879 tp->napi[i].tx_cons = 0;
c2353a32
MC
7880 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
7881 tw32_mailbox(tp->napi[i].prodmbox, 0);
f77a6a8e
MC
7882 tw32_rx_mbox(tp->napi[i].consmbox, 0);
7883 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
7884 }
c2353a32
MC
7885 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))
7886 tw32_mailbox(tp->napi[0].prodmbox, 0);
f77a6a8e
MC
7887 } else {
7888 tp->napi[0].tx_prod = 0;
7889 tp->napi[0].tx_cons = 0;
7890 tw32_mailbox(tp->napi[0].prodmbox, 0);
7891 tw32_rx_mbox(tp->napi[0].consmbox, 0);
7892 }
2d31ecaf
MC
7893
7894 /* Make sure the NIC-based send BD rings are disabled. */
7895 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
7896 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
7897 for (i = 0; i < 16; i++)
7898 tw32_tx_mbox(mbox + i * 8, 0);
7899 }
7900
7901 txrcb = NIC_SRAM_SEND_RCB;
7902 rxrcb = NIC_SRAM_RCV_RET_RCB;
7903
7904 /* Clear status block in ram. */
7905 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7906
7907 /* Set status block DMA address */
7908 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
7909 ((u64) tnapi->status_mapping >> 32));
7910 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
7911 ((u64) tnapi->status_mapping & 0xffffffff));
7912
f77a6a8e
MC
7913 if (tnapi->tx_ring) {
7914 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7915 (TG3_TX_RING_SIZE <<
7916 BDINFO_FLAGS_MAXLEN_SHIFT),
7917 NIC_SRAM_TX_BUFFER_DESC);
7918 txrcb += TG3_BDINFO_SIZE;
7919 }
7920
7921 if (tnapi->rx_rcb) {
7922 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2
MC
7923 (tp->rx_ret_ring_mask + 1) <<
7924 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
f77a6a8e
MC
7925 rxrcb += TG3_BDINFO_SIZE;
7926 }
7927
7928 stblk = HOSTCC_STATBLCK_RING1;
2d31ecaf 7929
f77a6a8e
MC
7930 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
7931 u64 mapping = (u64)tnapi->status_mapping;
7932 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
7933 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
7934
7935 /* Clear status block in ram. */
7936 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7937
19cfaecc
MC
7938 if (tnapi->tx_ring) {
7939 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7940 (TG3_TX_RING_SIZE <<
7941 BDINFO_FLAGS_MAXLEN_SHIFT),
7942 NIC_SRAM_TX_BUFFER_DESC);
7943 txrcb += TG3_BDINFO_SIZE;
7944 }
f77a6a8e
MC
7945
7946 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2 7947 ((tp->rx_ret_ring_mask + 1) <<
f77a6a8e
MC
7948 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
7949
7950 stblk += 8;
f77a6a8e
MC
7951 rxrcb += TG3_BDINFO_SIZE;
7952 }
2d31ecaf
MC
7953}
7954
1da177e4 7955/* tp->lock is held. */
8e7a22e3 7956static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
1da177e4
LT
7957{
7958 u32 val, rdmac_mode;
7959 int i, err, limit;
8fea32b9 7960 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
1da177e4
LT
7961
7962 tg3_disable_ints(tp);
7963
7964 tg3_stop_fw(tp);
7965
7966 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
7967
859a5887 7968 if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)
e6de8ad1 7969 tg3_abort_hw(tp, 1);
1da177e4 7970
699c0193
MC
7971 /* Enable MAC control of LPI */
7972 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
7973 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
7974 TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
7975 TG3_CPMU_EEE_LNKIDL_UART_IDL);
7976
7977 tw32_f(TG3_CPMU_EEE_CTRL,
7978 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
7979
a386b901
MC
7980 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
7981 TG3_CPMU_EEEMD_LPI_IN_TX |
7982 TG3_CPMU_EEEMD_LPI_IN_RX |
7983 TG3_CPMU_EEEMD_EEE_ENABLE;
7984
7985 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
7986 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
7987
7988 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
7989 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
7990
7991 tw32_f(TG3_CPMU_EEE_MODE, val);
7992
7993 tw32_f(TG3_CPMU_EEE_DBTMR1,
7994 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
7995 TG3_CPMU_DBTMR1_LNKIDLE_2047US);
7996
7997 tw32_f(TG3_CPMU_EEE_DBTMR2,
d7f2ab20 7998 TG3_CPMU_DBTMR2_APE_TX_2047US |
a386b901 7999 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
699c0193
MC
8000 }
8001
603f1173 8002 if (reset_phy)
d4d2c558
MC
8003 tg3_phy_reset(tp);
8004
1da177e4
LT
8005 err = tg3_chip_reset(tp);
8006 if (err)
8007 return err;
8008
8009 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
8010
bcb37f6c 8011 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
d30cdd28
MC
8012 val = tr32(TG3_CPMU_CTRL);
8013 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
8014 tw32(TG3_CPMU_CTRL, val);
9acb961e
MC
8015
8016 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8017 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8018 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8019 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
8020
8021 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
8022 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
8023 val |= CPMU_LNK_AWARE_MACCLK_6_25;
8024 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
8025
8026 val = tr32(TG3_CPMU_HST_ACC);
8027 val &= ~CPMU_HST_ACC_MACCLK_MASK;
8028 val |= CPMU_HST_ACC_MACCLK_6_25;
8029 tw32(TG3_CPMU_HST_ACC, val);
d30cdd28
MC
8030 }
8031
33466d93
MC
8032 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
8033 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
8034 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
8035 PCIE_PWR_MGMT_L1_THRESH_4MS;
8036 tw32(PCIE_PWR_MGMT_THRESH, val);
521e6b90
MC
8037
8038 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
8039 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
8040
8041 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
33466d93 8042
f40386c8
MC
8043 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
8044 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
255ca311
MC
8045 }
8046
614b0590
MC
8047 if (tp->tg3_flags3 & TG3_FLG3_L1PLLPD_EN) {
8048 u32 grc_mode = tr32(GRC_MODE);
8049
8050 /* Access the lower 1K of PL PCIE block registers. */
8051 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8052 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
8053
8054 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
8055 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
8056 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
8057
8058 tw32(GRC_MODE, grc_mode);
8059 }
8060
5093eedc
MC
8061 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
8062 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
8063 u32 grc_mode = tr32(GRC_MODE);
cea46462 8064
5093eedc
MC
8065 /* Access the lower 1K of PL PCIE block registers. */
8066 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8067 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
cea46462 8068
5093eedc
MC
8069 val = tr32(TG3_PCIE_TLDLPL_PORT +
8070 TG3_PCIE_PL_LO_PHYCTL5);
8071 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
8072 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
cea46462 8073
5093eedc
MC
8074 tw32(GRC_MODE, grc_mode);
8075 }
a977dbe8
MC
8076
8077 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8078 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8079 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8080 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
cea46462
MC
8081 }
8082
1da177e4
LT
8083 /* This works around an issue with Athlon chipsets on
8084 * B3 tigon3 silicon. This bit has no effect on any
8085 * other revision. But do not set this on PCI Express
795d01c5 8086 * chips and don't even touch the clocks if the CPMU is present.
1da177e4 8087 */
795d01c5
MC
8088 if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
8089 if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
8090 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
8091 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
8092 }
1da177e4
LT
8093
8094 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
8095 (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
8096 val = tr32(TG3PCI_PCISTATE);
8097 val |= PCISTATE_RETRY_SAME_DMA;
8098 tw32(TG3PCI_PCISTATE, val);
8099 }
8100
0d3031d9
MC
8101 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
8102 /* Allow reads and writes to the
8103 * APE register and memory space.
8104 */
8105 val = tr32(TG3PCI_PCISTATE);
8106 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
8107 PCISTATE_ALLOW_APE_SHMEM_WR |
8108 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
8109 tw32(TG3PCI_PCISTATE, val);
8110 }
8111
1da177e4
LT
8112 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
8113 /* Enable some hw fixes. */
8114 val = tr32(TG3PCI_MSI_DATA);
8115 val |= (1 << 26) | (1 << 28) | (1 << 29);
8116 tw32(TG3PCI_MSI_DATA, val);
8117 }
8118
8119 /* Descriptor ring init may make accesses to the
8120 * NIC SRAM area to setup the TX descriptors, so we
8121 * can only do this after the hardware has been
8122 * successfully reset.
8123 */
32d8c572
MC
8124 err = tg3_init_rings(tp);
8125 if (err)
8126 return err;
1da177e4 8127
1407deb1 8128 if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS) {
cbf9ca6c
MC
8129 val = tr32(TG3PCI_DMA_RW_CTRL) &
8130 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
1a319025
MC
8131 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
8132 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
cbf9ca6c
MC
8133 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
8134 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
8135 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
d30cdd28
MC
8136 /* This value is determined during the probe time DMA
8137 * engine test, tg3_test_dma.
8138 */
8139 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
8140 }
1da177e4
LT
8141
8142 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
8143 GRC_MODE_4X_NIC_SEND_RINGS |
8144 GRC_MODE_NO_TX_PHDR_CSUM |
8145 GRC_MODE_NO_RX_PHDR_CSUM);
8146 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
d2d746f8
MC
8147
8148 /* Pseudo-header checksum is done by hardware logic and not
8149 * the offload processers, so make the chip do the pseudo-
8150 * header checksums on receive. For transmit it is more
8151 * convenient to do the pseudo-header checksum in software
8152 * as Linux does that on transmit for us in all cases.
8153 */
8154 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
1da177e4
LT
8155
8156 tw32(GRC_MODE,
8157 tp->grc_mode |
8158 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
8159
8160 /* Setup the timer prescalar register. Clock is always 66Mhz. */
8161 val = tr32(GRC_MISC_CFG);
8162 val &= ~0xff;
8163 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
8164 tw32(GRC_MISC_CFG, val);
8165
8166 /* Initialize MBUF/DESC pool. */
cbf46853 8167 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
1da177e4
LT
8168 /* Do nothing. */
8169 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
8170 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
8171 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
8172 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
8173 else
8174 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
8175 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
8176 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
859a5887 8177 } else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
1da177e4
LT
8178 int fw_len;
8179
077f849d 8180 fw_len = tp->fw_len;
1da177e4
LT
8181 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
8182 tw32(BUFMGR_MB_POOL_ADDR,
8183 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
8184 tw32(BUFMGR_MB_POOL_SIZE,
8185 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
8186 }
1da177e4 8187
0f893dc6 8188 if (tp->dev->mtu <= ETH_DATA_LEN) {
1da177e4
LT
8189 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8190 tp->bufmgr_config.mbuf_read_dma_low_water);
8191 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8192 tp->bufmgr_config.mbuf_mac_rx_low_water);
8193 tw32(BUFMGR_MB_HIGH_WATER,
8194 tp->bufmgr_config.mbuf_high_water);
8195 } else {
8196 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8197 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
8198 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8199 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
8200 tw32(BUFMGR_MB_HIGH_WATER,
8201 tp->bufmgr_config.mbuf_high_water_jumbo);
8202 }
8203 tw32(BUFMGR_DMA_LOW_WATER,
8204 tp->bufmgr_config.dma_low_water);
8205 tw32(BUFMGR_DMA_HIGH_WATER,
8206 tp->bufmgr_config.dma_high_water);
8207
d309a46e
MC
8208 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
8209 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8210 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
4d958473
MC
8211 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8212 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
8213 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
8214 val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
d309a46e 8215 tw32(BUFMGR_MODE, val);
1da177e4
LT
8216 for (i = 0; i < 2000; i++) {
8217 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
8218 break;
8219 udelay(10);
8220 }
8221 if (i >= 2000) {
05dbe005 8222 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
1da177e4
LT
8223 return -ENODEV;
8224 }
8225
8226 /* Setup replenish threshold. */
f92905de
MC
8227 val = tp->rx_pending / 8;
8228 if (val == 0)
8229 val = 1;
8230 else if (val > tp->rx_std_max_post)
8231 val = tp->rx_std_max_post;
b5d3772c
MC
8232 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
8233 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
8234 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
8235
8236 if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
8237 val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
8238 }
f92905de
MC
8239
8240 tw32(RCVBDI_STD_THRESH, val);
1da177e4
LT
8241
8242 /* Initialize TG3_BDINFO's at:
8243 * RCVDBDI_STD_BD: standard eth size rx ring
8244 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
8245 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
8246 *
8247 * like so:
8248 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
8249 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
8250 * ring attribute flags
8251 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
8252 *
8253 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
8254 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
8255 *
8256 * The size of each ring is fixed in the firmware, but the location is
8257 * configurable.
8258 */
8259 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8260 ((u64) tpr->rx_std_mapping >> 32));
1da177e4 8261 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8262 ((u64) tpr->rx_std_mapping & 0xffffffff));
0a58d668 8263 if (!(tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
87668d35
MC
8264 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
8265 NIC_SRAM_RX_BUFFER_DESC);
1da177e4 8266
fdb72b38
MC
8267 /* Disable the mini ring */
8268 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
1da177e4
LT
8269 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
8270 BDINFO_FLAGS_DISABLED);
8271
fdb72b38
MC
8272 /* Program the jumbo buffer descriptor ring control
8273 * blocks on those devices that have them.
8274 */
bb18bb94 8275 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
4d163b75
MC
8276 ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
8277 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))) {
1da177e4
LT
8278 /* Setup replenish threshold. */
8279 tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
8280
0f893dc6 8281 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
1da177e4 8282 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8283 ((u64) tpr->rx_jmb_mapping >> 32));
1da177e4 8284 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8285 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
de9f5230
MC
8286 val = TG3_RX_JMB_RING_SIZE(tp) <<
8287 BDINFO_FLAGS_MAXLEN_SHIFT;
1da177e4 8288 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
de9f5230 8289 val | BDINFO_FLAGS_USE_EXT_RECV);
a50d0796
MC
8290 if (!(tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) ||
8291 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
87668d35
MC
8292 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
8293 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
1da177e4
LT
8294 } else {
8295 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
8296 BDINFO_FLAGS_DISABLED);
8297 }
8298
1407deb1 8299 if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS) {
7cb32cf2 8300 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
de9f5230 8301 val = TG3_RX_STD_MAX_SIZE_5700;
7cb32cf2 8302 else
de9f5230 8303 val = TG3_RX_STD_MAX_SIZE_5717;
7cb32cf2
MC
8304 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
8305 val |= (TG3_RX_STD_DMA_SZ << 2);
8306 } else
04380d40 8307 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38 8308 } else
de9f5230 8309 val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38
MC
8310
8311 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
1da177e4 8312
411da640 8313 tpr->rx_std_prod_idx = tp->rx_pending;
66711e66 8314 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
1da177e4 8315
411da640 8316 tpr->rx_jmb_prod_idx = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
21f581a5 8317 tp->rx_jumbo_pending : 0;
66711e66 8318 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
1da177e4 8319
1407deb1 8320 if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS) {
f6eb9b1f
MC
8321 tw32(STD_REPLENISH_LWM, 32);
8322 tw32(JMB_REPLENISH_LWM, 16);
8323 }
8324
2d31ecaf
MC
8325 tg3_rings_reset(tp);
8326
1da177e4 8327 /* Initialize MAC address and backoff seed. */
986e0aeb 8328 __tg3_set_mac_addr(tp, 0);
1da177e4
LT
8329
8330 /* MTU + ethernet header + FCS + optional VLAN tag */
f7b493e0
MC
8331 tw32(MAC_RX_MTU_SIZE,
8332 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
1da177e4
LT
8333
8334 /* The slot time is changed by tg3_setup_phy if we
8335 * run at gigabit with half duplex.
8336 */
f2096f94
MC
8337 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
8338 (6 << TX_LENGTHS_IPG_SHIFT) |
8339 (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
8340
8341 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8342 val |= tr32(MAC_TX_LENGTHS) &
8343 (TX_LENGTHS_JMB_FRM_LEN_MSK |
8344 TX_LENGTHS_CNT_DWN_VAL_MSK);
8345
8346 tw32(MAC_TX_LENGTHS, val);
1da177e4
LT
8347
8348 /* Receive rules. */
8349 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
8350 tw32(RCVLPC_CONFIG, 0x0181);
8351
8352 /* Calculate RDMAC_MODE setting early, we need it to determine
8353 * the RCVLPC_STATE_ENABLE mask.
8354 */
8355 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
8356 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
8357 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
8358 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
8359 RDMAC_MODE_LNGREAD_ENAB);
85e94ced 8360
deabaac8 8361 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
0339e4e3
MC
8362 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
8363
57e6983c 8364 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0
MC
8365 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8366 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
d30cdd28
MC
8367 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
8368 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
8369 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
8370
c5908939
MC
8371 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8372 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
1da177e4 8373 if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
c13e3713 8374 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
8375 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
8376 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
8377 !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
8378 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8379 }
8380 }
8381
85e94ced
MC
8382 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
8383 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8384
1da177e4 8385 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
027455ad
MC
8386 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
8387
e849cdc3
MC
8388 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
8389 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
027455ad
MC
8390 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
8391 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
1da177e4 8392
f2096f94
MC
8393 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8394 rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
8395
41a8a7ee
MC
8396 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
8397 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
8398 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8399 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
1407deb1 8400 (tp->tg3_flags3 & TG3_FLG3_57765_PLUS)) {
41a8a7ee 8401 val = tr32(TG3_RDMA_RSRVCTRL_REG);
d78b59f5
MC
8402 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8403 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
b4495ed8
MC
8404 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
8405 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
8406 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
8407 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
8408 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
8409 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
b75cc0e4 8410 }
41a8a7ee
MC
8411 tw32(TG3_RDMA_RSRVCTRL_REG,
8412 val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
8413 }
8414
d78b59f5
MC
8415 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8416 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
d309a46e
MC
8417 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
8418 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
8419 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
8420 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
8421 }
8422
1da177e4 8423 /* Receive/send statistics. */
1661394e
MC
8424 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
8425 val = tr32(RCVLPC_STATS_ENABLE);
8426 val &= ~RCVLPC_STATSENAB_DACK_FIX;
8427 tw32(RCVLPC_STATS_ENABLE, val);
8428 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
8429 (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
1da177e4
LT
8430 val = tr32(RCVLPC_STATS_ENABLE);
8431 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
8432 tw32(RCVLPC_STATS_ENABLE, val);
8433 } else {
8434 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
8435 }
8436 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
8437 tw32(SNDDATAI_STATSENAB, 0xffffff);
8438 tw32(SNDDATAI_STATSCTRL,
8439 (SNDDATAI_SCTRL_ENABLE |
8440 SNDDATAI_SCTRL_FASTUPD));
8441
8442 /* Setup host coalescing engine. */
8443 tw32(HOSTCC_MODE, 0);
8444 for (i = 0; i < 2000; i++) {
8445 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
8446 break;
8447 udelay(10);
8448 }
8449
d244c892 8450 __tg3_set_coalesce(tp, &tp->coal);
1da177e4 8451
1da177e4
LT
8452 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
8453 /* Status/statistics block address. See tg3_timer,
8454 * the tg3_periodic_fetch_stats call there, and
8455 * tg3_get_stats to see how this works for 5705/5750 chips.
8456 */
1da177e4
LT
8457 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8458 ((u64) tp->stats_mapping >> 32));
8459 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8460 ((u64) tp->stats_mapping & 0xffffffff));
8461 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
2d31ecaf 8462
1da177e4 8463 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
2d31ecaf
MC
8464
8465 /* Clear statistics and status block memory areas */
8466 for (i = NIC_SRAM_STATS_BLK;
8467 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
8468 i += sizeof(u32)) {
8469 tg3_write_mem(tp, i, 0);
8470 udelay(40);
8471 }
1da177e4
LT
8472 }
8473
8474 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
8475
8476 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
8477 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
8478 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
8479 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
8480
f07e9af3
MC
8481 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
8482 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c94e3941
MC
8483 /* reset to prevent losing 1st rx packet intermittently */
8484 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8485 udelay(10);
8486 }
8487
3bda1258 8488 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
d2394e6b 8489 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
3bda1258
MC
8490 else
8491 tp->mac_mode = 0;
8492 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
1da177e4 8493 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
e8f3f6ca 8494 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
f07e9af3 8495 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
e8f3f6ca
MC
8496 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
8497 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
1da177e4
LT
8498 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
8499 udelay(40);
8500
314fba34 8501 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
9d26e213 8502 * If TG3_FLG2_IS_NIC is zero, we should read the
314fba34
MC
8503 * register to preserve the GPIO settings for LOMs. The GPIOs,
8504 * whether used as inputs or outputs, are set by boot code after
8505 * reset.
8506 */
9d26e213 8507 if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
314fba34
MC
8508 u32 gpio_mask;
8509
9d26e213
MC
8510 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
8511 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
8512 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
3e7d83bc
MC
8513
8514 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
8515 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
8516 GRC_LCLCTRL_GPIO_OUTPUT3;
8517
af36e6b6
MC
8518 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
8519 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
8520
aaf84465 8521 tp->grc_local_ctrl &= ~gpio_mask;
314fba34
MC
8522 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
8523
8524 /* GPIO1 must be driven high for eeprom write protect */
9d26e213
MC
8525 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
8526 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
8527 GRC_LCLCTRL_GPIO_OUTPUT1);
314fba34 8528 }
1da177e4
LT
8529 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8530 udelay(100);
8531
0583d521
MC
8532 if ((tp->tg3_flags2 & TG3_FLG2_USING_MSIX) &&
8533 tp->irq_cnt > 1) {
baf8a94a
MC
8534 val = tr32(MSGINT_MODE);
8535 val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
8536 tw32(MSGINT_MODE, val);
8537 }
8538
1da177e4
LT
8539 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
8540 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
8541 udelay(40);
8542 }
8543
8544 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
8545 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
8546 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
8547 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
8548 WDMAC_MODE_LNGREAD_ENAB);
8549
c5908939
MC
8550 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8551 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
29ea095f 8552 if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
1da177e4
LT
8553 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
8554 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
8555 /* nothing */
8556 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
c5908939 8557 !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
1da177e4
LT
8558 val |= WDMAC_MODE_RX_ACCEL;
8559 }
8560 }
8561
d9ab5ad1 8562 /* Enable host coalescing bug fix */
321d32a0 8563 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
f51f3562 8564 val |= WDMAC_MODE_STATUS_TAG_FIX;
d9ab5ad1 8565
788a035e
MC
8566 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
8567 val |= WDMAC_MODE_BURST_ALL_DATA;
8568
1da177e4
LT
8569 tw32_f(WDMAC_MODE, val);
8570 udelay(40);
8571
9974a356
MC
8572 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
8573 u16 pcix_cmd;
8574
8575 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8576 &pcix_cmd);
1da177e4 8577 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
9974a356
MC
8578 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
8579 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8580 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
9974a356
MC
8581 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
8582 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8583 }
9974a356
MC
8584 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8585 pcix_cmd);
1da177e4
LT
8586 }
8587
8588 tw32_f(RDMAC_MODE, rdmac_mode);
8589 udelay(40);
8590
8591 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
8592 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
8593 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
9936bcf6
MC
8594
8595 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
8596 tw32(SNDDATAC_MODE,
8597 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
8598 else
8599 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
8600
1da177e4
LT
8601 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
8602 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
7cb32cf2 8603 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
de9f5230 8604 if (tp->tg3_flags3 & TG3_FLG3_LRG_PROD_RING_CAP)
7cb32cf2
MC
8605 val |= RCVDBDI_MODE_LRG_RING_SZ;
8606 tw32(RCVDBDI_MODE, val);
1da177e4 8607 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
1da177e4
LT
8608 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
8609 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
baf8a94a 8610 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
19cfaecc 8611 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
baf8a94a
MC
8612 val |= SNDBDI_MODE_MULTI_TXQ_EN;
8613 tw32(SNDBDI_MODE, val);
1da177e4
LT
8614 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
8615
8616 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
8617 err = tg3_load_5701_a0_firmware_fix(tp);
8618 if (err)
8619 return err;
8620 }
8621
1da177e4
LT
8622 if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
8623 err = tg3_load_tso_firmware(tp);
8624 if (err)
8625 return err;
8626 }
1da177e4
LT
8627
8628 tp->tx_mode = TX_MODE_ENABLE;
f2096f94 8629
b1d05210
MC
8630 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
8631 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
8632 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
f2096f94
MC
8633
8634 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
8635 val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
8636 tp->tx_mode &= ~val;
8637 tp->tx_mode |= tr32(MAC_TX_MODE) & val;
8638 }
8639
1da177e4
LT
8640 tw32_f(MAC_TX_MODE, tp->tx_mode);
8641 udelay(100);
8642
baf8a94a
MC
8643 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
8644 u32 reg = MAC_RSS_INDIR_TBL_0;
8645 u8 *ent = (u8 *)&val;
8646
8647 /* Setup the indirection table */
8648 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
8649 int idx = i % sizeof(val);
8650
5efeeea1 8651 ent[idx] = i % (tp->irq_cnt - 1);
baf8a94a
MC
8652 if (idx == sizeof(val) - 1) {
8653 tw32(reg, val);
8654 reg += 4;
8655 }
8656 }
8657
8658 /* Setup the "secret" hash key. */
8659 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
8660 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
8661 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
8662 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
8663 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
8664 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
8665 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
8666 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
8667 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
8668 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
8669 }
8670
1da177e4 8671 tp->rx_mode = RX_MODE_ENABLE;
321d32a0 8672 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
af36e6b6
MC
8673 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
8674
baf8a94a
MC
8675 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
8676 tp->rx_mode |= RX_MODE_RSS_ENABLE |
8677 RX_MODE_RSS_ITBL_HASH_BITS_7 |
8678 RX_MODE_RSS_IPV6_HASH_EN |
8679 RX_MODE_RSS_TCP_IPV6_HASH_EN |
8680 RX_MODE_RSS_IPV4_HASH_EN |
8681 RX_MODE_RSS_TCP_IPV4_HASH_EN;
8682
1da177e4
LT
8683 tw32_f(MAC_RX_MODE, tp->rx_mode);
8684 udelay(10);
8685
1da177e4
LT
8686 tw32(MAC_LED_CTRL, tp->led_ctrl);
8687
8688 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
f07e9af3 8689 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4
LT
8690 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8691 udelay(10);
8692 }
8693 tw32_f(MAC_RX_MODE, tp->rx_mode);
8694 udelay(10);
8695
f07e9af3 8696 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4 8697 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
f07e9af3 8698 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
1da177e4
LT
8699 /* Set drive transmission level to 1.2V */
8700 /* only if the signal pre-emphasis bit is not set */
8701 val = tr32(MAC_SERDES_CFG);
8702 val &= 0xfffff000;
8703 val |= 0x880;
8704 tw32(MAC_SERDES_CFG, val);
8705 }
8706 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
8707 tw32(MAC_SERDES_CFG, 0x616000);
8708 }
8709
8710 /* Prevent chip from dropping frames when flow control
8711 * is enabled.
8712 */
666bc831
MC
8713 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8714 val = 1;
8715 else
8716 val = 2;
8717 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
1da177e4
LT
8718
8719 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
f07e9af3 8720 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
1da177e4
LT
8721 /* Use hardware link auto-negotiation */
8722 tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
8723 }
8724
f07e9af3 8725 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
d4d2c558
MC
8726 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
8727 u32 tmp;
8728
8729 tmp = tr32(SERDES_RX_CTRL);
8730 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
8731 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
8732 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
8733 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8734 }
8735
dd477003 8736 if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
80096068
MC
8737 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
8738 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
8739 tp->link_config.speed = tp->link_config.orig_speed;
8740 tp->link_config.duplex = tp->link_config.orig_duplex;
8741 tp->link_config.autoneg = tp->link_config.orig_autoneg;
8742 }
1da177e4 8743
dd477003
MC
8744 err = tg3_setup_phy(tp, 0);
8745 if (err)
8746 return err;
1da177e4 8747
f07e9af3
MC
8748 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
8749 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
dd477003
MC
8750 u32 tmp;
8751
8752 /* Clear CRC stats. */
8753 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
8754 tg3_writephy(tp, MII_TG3_TEST1,
8755 tmp | MII_TG3_TEST1_CRC_EN);
f08aa1a8 8756 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
dd477003 8757 }
1da177e4
LT
8758 }
8759 }
8760
8761 __tg3_set_rx_mode(tp->dev);
8762
8763 /* Initialize receive rules. */
8764 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
8765 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
8766 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
8767 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
8768
4cf78e4f 8769 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
a4e2b347 8770 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
1da177e4
LT
8771 limit = 8;
8772 else
8773 limit = 16;
8774 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
8775 limit -= 4;
8776 switch (limit) {
8777 case 16:
8778 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
8779 case 15:
8780 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
8781 case 14:
8782 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
8783 case 13:
8784 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
8785 case 12:
8786 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
8787 case 11:
8788 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
8789 case 10:
8790 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
8791 case 9:
8792 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
8793 case 8:
8794 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
8795 case 7:
8796 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
8797 case 6:
8798 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
8799 case 5:
8800 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
8801 case 4:
8802 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
8803 case 3:
8804 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
8805 case 2:
8806 case 1:
8807
8808 default:
8809 break;
855e1111 8810 }
1da177e4 8811
9ce768ea
MC
8812 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
8813 /* Write our heartbeat update interval to APE. */
8814 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
8815 APE_HOST_HEARTBEAT_INT_DISABLE);
0d3031d9 8816
1da177e4
LT
8817 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
8818
1da177e4
LT
8819 return 0;
8820}
8821
8822/* Called at device open time to get the chip ready for
8823 * packet processing. Invoked with tp->lock held.
8824 */
8e7a22e3 8825static int tg3_init_hw(struct tg3 *tp, int reset_phy)
1da177e4 8826{
1da177e4
LT
8827 tg3_switch_clocks(tp);
8828
8829 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
8830
2f751b67 8831 return tg3_reset_hw(tp, reset_phy);
1da177e4
LT
8832}
8833
8834#define TG3_STAT_ADD32(PSTAT, REG) \
8835do { u32 __val = tr32(REG); \
8836 (PSTAT)->low += __val; \
8837 if ((PSTAT)->low < __val) \
8838 (PSTAT)->high += 1; \
8839} while (0)
8840
8841static void tg3_periodic_fetch_stats(struct tg3 *tp)
8842{
8843 struct tg3_hw_stats *sp = tp->hw_stats;
8844
8845 if (!netif_carrier_ok(tp->dev))
8846 return;
8847
8848 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
8849 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
8850 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
8851 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
8852 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
8853 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
8854 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
8855 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
8856 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
8857 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
8858 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
8859 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
8860 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
8861
8862 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
8863 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
8864 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
8865 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
8866 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
8867 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
8868 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
8869 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
8870 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
8871 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
8872 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
8873 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
8874 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
8875 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
463d305b
MC
8876
8877 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
4d958473
MC
8878 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717) {
8879 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
8880 } else {
8881 u32 val = tr32(HOSTCC_FLOW_ATTN);
8882 val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
8883 if (val) {
8884 tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
8885 sp->rx_discards.low += val;
8886 if (sp->rx_discards.low < val)
8887 sp->rx_discards.high += 1;
8888 }
8889 sp->mbuf_lwm_thresh_hit = sp->rx_discards;
8890 }
463d305b 8891 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
1da177e4
LT
8892}
8893
8894static void tg3_timer(unsigned long __opaque)
8895{
8896 struct tg3 *tp = (struct tg3 *) __opaque;
1da177e4 8897
f475f163
MC
8898 if (tp->irq_sync)
8899 goto restart_timer;
8900
f47c11ee 8901 spin_lock(&tp->lock);
1da177e4 8902
fac9b83e
DM
8903 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
8904 /* All of this garbage is because when using non-tagged
8905 * IRQ status the mailbox/status_block protocol the chip
8906 * uses with the cpu is race prone.
8907 */
898a56f8 8908 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
fac9b83e
DM
8909 tw32(GRC_LOCAL_CTRL,
8910 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
8911 } else {
8912 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 8913 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
fac9b83e 8914 }
1da177e4 8915
fac9b83e
DM
8916 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
8917 tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
f47c11ee 8918 spin_unlock(&tp->lock);
fac9b83e
DM
8919 schedule_work(&tp->reset_task);
8920 return;
8921 }
1da177e4
LT
8922 }
8923
1da177e4
LT
8924 /* This part only runs once per second. */
8925 if (!--tp->timer_counter) {
fac9b83e
DM
8926 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
8927 tg3_periodic_fetch_stats(tp);
8928
52b02d04
MC
8929 if (tp->setlpicnt && !--tp->setlpicnt) {
8930 u32 val = tr32(TG3_CPMU_EEE_MODE);
8931 tw32(TG3_CPMU_EEE_MODE,
8932 val | TG3_CPMU_EEEMD_LPI_ENABLE);
8933 }
8934
1da177e4
LT
8935 if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
8936 u32 mac_stat;
8937 int phy_event;
8938
8939 mac_stat = tr32(MAC_STATUS);
8940
8941 phy_event = 0;
f07e9af3 8942 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
1da177e4
LT
8943 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
8944 phy_event = 1;
8945 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
8946 phy_event = 1;
8947
8948 if (phy_event)
8949 tg3_setup_phy(tp, 0);
8950 } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
8951 u32 mac_stat = tr32(MAC_STATUS);
8952 int need_setup = 0;
8953
8954 if (netif_carrier_ok(tp->dev) &&
8955 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
8956 need_setup = 1;
8957 }
be98da6a 8958 if (!netif_carrier_ok(tp->dev) &&
1da177e4
LT
8959 (mac_stat & (MAC_STATUS_PCS_SYNCED |
8960 MAC_STATUS_SIGNAL_DET))) {
8961 need_setup = 1;
8962 }
8963 if (need_setup) {
3d3ebe74
MC
8964 if (!tp->serdes_counter) {
8965 tw32_f(MAC_MODE,
8966 (tp->mac_mode &
8967 ~MAC_MODE_PORT_MODE_MASK));
8968 udelay(40);
8969 tw32_f(MAC_MODE, tp->mac_mode);
8970 udelay(40);
8971 }
1da177e4
LT
8972 tg3_setup_phy(tp, 0);
8973 }
f07e9af3 8974 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
2138c002 8975 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
747e8f8b 8976 tg3_serdes_parallel_detect(tp);
57d8b880 8977 }
1da177e4
LT
8978
8979 tp->timer_counter = tp->timer_multiplier;
8980 }
8981
130b8e4d
MC
8982 /* Heartbeat is only sent once every 2 seconds.
8983 *
8984 * The heartbeat is to tell the ASF firmware that the host
8985 * driver is still alive. In the event that the OS crashes,
8986 * ASF needs to reset the hardware to free up the FIFO space
8987 * that may be filled with rx packets destined for the host.
8988 * If the FIFO is full, ASF will no longer function properly.
8989 *
8990 * Unintended resets have been reported on real time kernels
8991 * where the timer doesn't run on time. Netpoll will also have
8992 * same problem.
8993 *
8994 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
8995 * to check the ring condition when the heartbeat is expiring
8996 * before doing the reset. This will prevent most unintended
8997 * resets.
8998 */
1da177e4 8999 if (!--tp->asf_counter) {
bc7959b2
MC
9000 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
9001 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
7c5026aa
MC
9002 tg3_wait_for_event_ack(tp);
9003
bbadf503 9004 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
130b8e4d 9005 FWCMD_NICDRV_ALIVE3);
bbadf503 9006 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
c6cdf436
MC
9007 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
9008 TG3_FW_UPDATE_TIMEOUT_SEC);
4ba526ce
MC
9009
9010 tg3_generate_fw_event(tp);
1da177e4
LT
9011 }
9012 tp->asf_counter = tp->asf_multiplier;
9013 }
9014
f47c11ee 9015 spin_unlock(&tp->lock);
1da177e4 9016
f475f163 9017restart_timer:
1da177e4
LT
9018 tp->timer.expires = jiffies + tp->timer_offset;
9019 add_timer(&tp->timer);
9020}
9021
4f125f42 9022static int tg3_request_irq(struct tg3 *tp, int irq_num)
fcfa0a32 9023{
7d12e780 9024 irq_handler_t fn;
fcfa0a32 9025 unsigned long flags;
4f125f42
MC
9026 char *name;
9027 struct tg3_napi *tnapi = &tp->napi[irq_num];
9028
9029 if (tp->irq_cnt == 1)
9030 name = tp->dev->name;
9031 else {
9032 name = &tnapi->irq_lbl[0];
9033 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
9034 name[IFNAMSIZ-1] = 0;
9035 }
fcfa0a32 9036
679563f4 9037 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
fcfa0a32
MC
9038 fn = tg3_msi;
9039 if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
9040 fn = tg3_msi_1shot;
ab392d2d 9041 flags = 0;
fcfa0a32
MC
9042 } else {
9043 fn = tg3_interrupt;
9044 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
9045 fn = tg3_interrupt_tagged;
ab392d2d 9046 flags = IRQF_SHARED;
fcfa0a32 9047 }
4f125f42
MC
9048
9049 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
fcfa0a32
MC
9050}
9051
7938109f
MC
9052static int tg3_test_interrupt(struct tg3 *tp)
9053{
09943a18 9054 struct tg3_napi *tnapi = &tp->napi[0];
7938109f 9055 struct net_device *dev = tp->dev;
b16250e3 9056 int err, i, intr_ok = 0;
f6eb9b1f 9057 u32 val;
7938109f 9058
d4bc3927
MC
9059 if (!netif_running(dev))
9060 return -ENODEV;
9061
7938109f
MC
9062 tg3_disable_ints(tp);
9063
4f125f42 9064 free_irq(tnapi->irq_vec, tnapi);
7938109f 9065
f6eb9b1f
MC
9066 /*
9067 * Turn off MSI one shot mode. Otherwise this test has no
9068 * observable way to know whether the interrupt was delivered.
9069 */
1407deb1 9070 if ((tp->tg3_flags3 & TG3_FLG3_57765_PLUS) &&
f6eb9b1f
MC
9071 (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
9072 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
9073 tw32(MSGINT_MODE, val);
9074 }
9075
4f125f42 9076 err = request_irq(tnapi->irq_vec, tg3_test_isr,
09943a18 9077 IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
7938109f
MC
9078 if (err)
9079 return err;
9080
898a56f8 9081 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
7938109f
MC
9082 tg3_enable_ints(tp);
9083
9084 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 9085 tnapi->coal_now);
7938109f
MC
9086
9087 for (i = 0; i < 5; i++) {
b16250e3
MC
9088 u32 int_mbox, misc_host_ctrl;
9089
898a56f8 9090 int_mbox = tr32_mailbox(tnapi->int_mbox);
b16250e3
MC
9091 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
9092
9093 if ((int_mbox != 0) ||
9094 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
9095 intr_ok = 1;
7938109f 9096 break;
b16250e3
MC
9097 }
9098
7938109f
MC
9099 msleep(10);
9100 }
9101
9102 tg3_disable_ints(tp);
9103
4f125f42 9104 free_irq(tnapi->irq_vec, tnapi);
6aa20a22 9105
4f125f42 9106 err = tg3_request_irq(tp, 0);
7938109f
MC
9107
9108 if (err)
9109 return err;
9110
f6eb9b1f
MC
9111 if (intr_ok) {
9112 /* Reenable MSI one shot mode. */
1407deb1 9113 if ((tp->tg3_flags3 & TG3_FLG3_57765_PLUS) &&
f6eb9b1f
MC
9114 (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
9115 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
9116 tw32(MSGINT_MODE, val);
9117 }
7938109f 9118 return 0;
f6eb9b1f 9119 }
7938109f
MC
9120
9121 return -EIO;
9122}
9123
9124/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
9125 * successfully restored
9126 */
9127static int tg3_test_msi(struct tg3 *tp)
9128{
7938109f
MC
9129 int err;
9130 u16 pci_cmd;
9131
9132 if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
9133 return 0;
9134
9135 /* Turn off SERR reporting in case MSI terminates with Master
9136 * Abort.
9137 */
9138 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
9139 pci_write_config_word(tp->pdev, PCI_COMMAND,
9140 pci_cmd & ~PCI_COMMAND_SERR);
9141
9142 err = tg3_test_interrupt(tp);
9143
9144 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
9145
9146 if (!err)
9147 return 0;
9148
9149 /* other failures */
9150 if (err != -EIO)
9151 return err;
9152
9153 /* MSI test failed, go back to INTx mode */
5129c3a3
MC
9154 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
9155 "to INTx mode. Please report this failure to the PCI "
9156 "maintainer and include system chipset information\n");
7938109f 9157
4f125f42 9158 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
09943a18 9159
7938109f
MC
9160 pci_disable_msi(tp->pdev);
9161
9162 tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
dc8bf1b1 9163 tp->napi[0].irq_vec = tp->pdev->irq;
7938109f 9164
4f125f42 9165 err = tg3_request_irq(tp, 0);
7938109f
MC
9166 if (err)
9167 return err;
9168
9169 /* Need to reset the chip because the MSI cycle may have terminated
9170 * with Master Abort.
9171 */
f47c11ee 9172 tg3_full_lock(tp, 1);
7938109f 9173
944d980e 9174 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
8e7a22e3 9175 err = tg3_init_hw(tp, 1);
7938109f 9176
f47c11ee 9177 tg3_full_unlock(tp);
7938109f
MC
9178
9179 if (err)
4f125f42 9180 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
7938109f
MC
9181
9182 return err;
9183}
9184
9e9fd12d
MC
9185static int tg3_request_firmware(struct tg3 *tp)
9186{
9187 const __be32 *fw_data;
9188
9189 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
05dbe005
JP
9190 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
9191 tp->fw_needed);
9e9fd12d
MC
9192 return -ENOENT;
9193 }
9194
9195 fw_data = (void *)tp->fw->data;
9196
9197 /* Firmware blob starts with version numbers, followed by
9198 * start address and _full_ length including BSS sections
9199 * (which must be longer than the actual data, of course
9200 */
9201
9202 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
9203 if (tp->fw_len < (tp->fw->size - 12)) {
05dbe005
JP
9204 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
9205 tp->fw_len, tp->fw_needed);
9e9fd12d
MC
9206 release_firmware(tp->fw);
9207 tp->fw = NULL;
9208 return -EINVAL;
9209 }
9210
9211 /* We no longer need firmware; we have it. */
9212 tp->fw_needed = NULL;
9213 return 0;
9214}
9215
679563f4
MC
9216static bool tg3_enable_msix(struct tg3 *tp)
9217{
9218 int i, rc, cpus = num_online_cpus();
9219 struct msix_entry msix_ent[tp->irq_max];
9220
9221 if (cpus == 1)
9222 /* Just fallback to the simpler MSI mode. */
9223 return false;
9224
9225 /*
9226 * We want as many rx rings enabled as there are cpus.
9227 * The first MSIX vector only deals with link interrupts, etc,
9228 * so we add one to the number of vectors we are requesting.
9229 */
9230 tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
9231
9232 for (i = 0; i < tp->irq_max; i++) {
9233 msix_ent[i].entry = i;
9234 msix_ent[i].vector = 0;
9235 }
9236
9237 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
2430b031
MC
9238 if (rc < 0) {
9239 return false;
9240 } else if (rc != 0) {
679563f4
MC
9241 if (pci_enable_msix(tp->pdev, msix_ent, rc))
9242 return false;
05dbe005
JP
9243 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
9244 tp->irq_cnt, rc);
679563f4
MC
9245 tp->irq_cnt = rc;
9246 }
9247
9248 for (i = 0; i < tp->irq_max; i++)
9249 tp->napi[i].irq_vec = msix_ent[i].vector;
9250
2ddaad39
BH
9251 netif_set_real_num_tx_queues(tp->dev, 1);
9252 rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
9253 if (netif_set_real_num_rx_queues(tp->dev, rc)) {
9254 pci_disable_msix(tp->pdev);
9255 return false;
9256 }
b92b9040
MC
9257
9258 if (tp->irq_cnt > 1) {
2430b031 9259 tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
d78b59f5
MC
9260
9261 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
9262 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
b92b9040
MC
9263 tp->tg3_flags3 |= TG3_FLG3_ENABLE_TSS;
9264 netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
9265 }
9266 }
2430b031 9267
679563f4
MC
9268 return true;
9269}
9270
07b0173c
MC
9271static void tg3_ints_init(struct tg3 *tp)
9272{
679563f4
MC
9273 if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
9274 !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
07b0173c
MC
9275 /* All MSI supporting chips should support tagged
9276 * status. Assert that this is the case.
9277 */
5129c3a3
MC
9278 netdev_warn(tp->dev,
9279 "MSI without TAGGED_STATUS? Not using MSI\n");
679563f4 9280 goto defcfg;
07b0173c 9281 }
4f125f42 9282
679563f4
MC
9283 if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
9284 tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
9285 else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
9286 pci_enable_msi(tp->pdev) == 0)
9287 tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
9288
9289 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
9290 u32 msi_mode = tr32(MSGINT_MODE);
0583d521
MC
9291 if ((tp->tg3_flags2 & TG3_FLG2_USING_MSIX) &&
9292 tp->irq_cnt > 1)
baf8a94a 9293 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
679563f4
MC
9294 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
9295 }
9296defcfg:
9297 if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
9298 tp->irq_cnt = 1;
9299 tp->napi[0].irq_vec = tp->pdev->irq;
2ddaad39 9300 netif_set_real_num_tx_queues(tp->dev, 1);
85407885 9301 netif_set_real_num_rx_queues(tp->dev, 1);
679563f4 9302 }
07b0173c
MC
9303}
9304
9305static void tg3_ints_fini(struct tg3 *tp)
9306{
679563f4
MC
9307 if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
9308 pci_disable_msix(tp->pdev);
9309 else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
9310 pci_disable_msi(tp->pdev);
9311 tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
774ee752 9312 tp->tg3_flags3 &= ~(TG3_FLG3_ENABLE_RSS | TG3_FLG3_ENABLE_TSS);
07b0173c
MC
9313}
9314
1da177e4
LT
9315static int tg3_open(struct net_device *dev)
9316{
9317 struct tg3 *tp = netdev_priv(dev);
4f125f42 9318 int i, err;
1da177e4 9319
9e9fd12d
MC
9320 if (tp->fw_needed) {
9321 err = tg3_request_firmware(tp);
9322 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
9323 if (err)
9324 return err;
9325 } else if (err) {
05dbe005 9326 netdev_warn(tp->dev, "TSO capability disabled\n");
9e9fd12d
MC
9327 tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
9328 } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
05dbe005 9329 netdev_notice(tp->dev, "TSO capability restored\n");
9e9fd12d
MC
9330 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
9331 }
9332 }
9333
c49a1561
MC
9334 netif_carrier_off(tp->dev);
9335
c866b7ea 9336 err = tg3_power_up(tp);
2f751b67 9337 if (err)
bc1c7567 9338 return err;
2f751b67
MC
9339
9340 tg3_full_lock(tp, 0);
bc1c7567 9341
1da177e4
LT
9342 tg3_disable_ints(tp);
9343 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
9344
f47c11ee 9345 tg3_full_unlock(tp);
1da177e4 9346
679563f4
MC
9347 /*
9348 * Setup interrupts first so we know how
9349 * many NAPI resources to allocate
9350 */
9351 tg3_ints_init(tp);
9352
1da177e4
LT
9353 /* The placement of this call is tied
9354 * to the setup and use of Host TX descriptors.
9355 */
9356 err = tg3_alloc_consistent(tp);
9357 if (err)
679563f4 9358 goto err_out1;
88b06bc2 9359
66cfd1bd
MC
9360 tg3_napi_init(tp);
9361
fed97810 9362 tg3_napi_enable(tp);
1da177e4 9363
4f125f42
MC
9364 for (i = 0; i < tp->irq_cnt; i++) {
9365 struct tg3_napi *tnapi = &tp->napi[i];
9366 err = tg3_request_irq(tp, i);
9367 if (err) {
9368 for (i--; i >= 0; i--)
9369 free_irq(tnapi->irq_vec, tnapi);
9370 break;
9371 }
9372 }
1da177e4 9373
07b0173c 9374 if (err)
679563f4 9375 goto err_out2;
bea3348e 9376
f47c11ee 9377 tg3_full_lock(tp, 0);
1da177e4 9378
8e7a22e3 9379 err = tg3_init_hw(tp, 1);
1da177e4 9380 if (err) {
944d980e 9381 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
9382 tg3_free_rings(tp);
9383 } else {
fac9b83e
DM
9384 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
9385 tp->timer_offset = HZ;
9386 else
9387 tp->timer_offset = HZ / 10;
9388
9389 BUG_ON(tp->timer_offset > HZ);
9390 tp->timer_counter = tp->timer_multiplier =
9391 (HZ / tp->timer_offset);
9392 tp->asf_counter = tp->asf_multiplier =
28fbef78 9393 ((HZ / tp->timer_offset) * 2);
1da177e4
LT
9394
9395 init_timer(&tp->timer);
9396 tp->timer.expires = jiffies + tp->timer_offset;
9397 tp->timer.data = (unsigned long) tp;
9398 tp->timer.function = tg3_timer;
1da177e4
LT
9399 }
9400
f47c11ee 9401 tg3_full_unlock(tp);
1da177e4 9402
07b0173c 9403 if (err)
679563f4 9404 goto err_out3;
1da177e4 9405
7938109f
MC
9406 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
9407 err = tg3_test_msi(tp);
fac9b83e 9408
7938109f 9409 if (err) {
f47c11ee 9410 tg3_full_lock(tp, 0);
944d980e 9411 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
7938109f 9412 tg3_free_rings(tp);
f47c11ee 9413 tg3_full_unlock(tp);
7938109f 9414
679563f4 9415 goto err_out2;
7938109f 9416 }
fcfa0a32 9417
1407deb1 9418 if (!(tp->tg3_flags3 & TG3_FLG3_57765_PLUS) &&
c885e824 9419 (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
f6eb9b1f 9420 u32 val = tr32(PCIE_TRANSACTION_CFG);
fcfa0a32 9421
f6eb9b1f
MC
9422 tw32(PCIE_TRANSACTION_CFG,
9423 val | PCIE_TRANS_CFG_1SHOT_MSI);
fcfa0a32 9424 }
7938109f
MC
9425 }
9426
b02fd9e3
MC
9427 tg3_phy_start(tp);
9428
f47c11ee 9429 tg3_full_lock(tp, 0);
1da177e4 9430
7938109f
MC
9431 add_timer(&tp->timer);
9432 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
1da177e4
LT
9433 tg3_enable_ints(tp);
9434
f47c11ee 9435 tg3_full_unlock(tp);
1da177e4 9436
fe5f5787 9437 netif_tx_start_all_queues(dev);
1da177e4
LT
9438
9439 return 0;
07b0173c 9440
679563f4 9441err_out3:
4f125f42
MC
9442 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9443 struct tg3_napi *tnapi = &tp->napi[i];
9444 free_irq(tnapi->irq_vec, tnapi);
9445 }
07b0173c 9446
679563f4 9447err_out2:
fed97810 9448 tg3_napi_disable(tp);
66cfd1bd 9449 tg3_napi_fini(tp);
07b0173c 9450 tg3_free_consistent(tp);
679563f4
MC
9451
9452err_out1:
9453 tg3_ints_fini(tp);
07b0173c 9454 return err;
1da177e4
LT
9455}
9456
511d2224
ED
9457static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
9458 struct rtnl_link_stats64 *);
1da177e4
LT
9459static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
9460
9461static int tg3_close(struct net_device *dev)
9462{
4f125f42 9463 int i;
1da177e4
LT
9464 struct tg3 *tp = netdev_priv(dev);
9465
fed97810 9466 tg3_napi_disable(tp);
28e53bdd 9467 cancel_work_sync(&tp->reset_task);
7faa006f 9468
fe5f5787 9469 netif_tx_stop_all_queues(dev);
1da177e4
LT
9470
9471 del_timer_sync(&tp->timer);
9472
24bb4fb6
MC
9473 tg3_phy_stop(tp);
9474
f47c11ee 9475 tg3_full_lock(tp, 1);
1da177e4
LT
9476
9477 tg3_disable_ints(tp);
9478
944d980e 9479 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 9480 tg3_free_rings(tp);
5cf64b8a 9481 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
1da177e4 9482
f47c11ee 9483 tg3_full_unlock(tp);
1da177e4 9484
4f125f42
MC
9485 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9486 struct tg3_napi *tnapi = &tp->napi[i];
9487 free_irq(tnapi->irq_vec, tnapi);
9488 }
07b0173c
MC
9489
9490 tg3_ints_fini(tp);
1da177e4 9491
511d2224
ED
9492 tg3_get_stats64(tp->dev, &tp->net_stats_prev);
9493
1da177e4
LT
9494 memcpy(&tp->estats_prev, tg3_get_estats(tp),
9495 sizeof(tp->estats_prev));
9496
66cfd1bd
MC
9497 tg3_napi_fini(tp);
9498
1da177e4
LT
9499 tg3_free_consistent(tp);
9500
c866b7ea 9501 tg3_power_down(tp);
bc1c7567
MC
9502
9503 netif_carrier_off(tp->dev);
9504
1da177e4
LT
9505 return 0;
9506}
9507
511d2224 9508static inline u64 get_stat64(tg3_stat64_t *val)
816f8b86
SB
9509{
9510 return ((u64)val->high << 32) | ((u64)val->low);
9511}
9512
511d2224 9513static u64 calc_crc_errors(struct tg3 *tp)
1da177e4
LT
9514{
9515 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9516
f07e9af3 9517 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
1da177e4
LT
9518 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
9519 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
1da177e4
LT
9520 u32 val;
9521
f47c11ee 9522 spin_lock_bh(&tp->lock);
569a5df8
MC
9523 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
9524 tg3_writephy(tp, MII_TG3_TEST1,
9525 val | MII_TG3_TEST1_CRC_EN);
f08aa1a8 9526 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
1da177e4
LT
9527 } else
9528 val = 0;
f47c11ee 9529 spin_unlock_bh(&tp->lock);
1da177e4
LT
9530
9531 tp->phy_crc_errors += val;
9532
9533 return tp->phy_crc_errors;
9534 }
9535
9536 return get_stat64(&hw_stats->rx_fcs_errors);
9537}
9538
9539#define ESTAT_ADD(member) \
9540 estats->member = old_estats->member + \
511d2224 9541 get_stat64(&hw_stats->member)
1da177e4
LT
9542
9543static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
9544{
9545 struct tg3_ethtool_stats *estats = &tp->estats;
9546 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
9547 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9548
9549 if (!hw_stats)
9550 return old_estats;
9551
9552 ESTAT_ADD(rx_octets);
9553 ESTAT_ADD(rx_fragments);
9554 ESTAT_ADD(rx_ucast_packets);
9555 ESTAT_ADD(rx_mcast_packets);
9556 ESTAT_ADD(rx_bcast_packets);
9557 ESTAT_ADD(rx_fcs_errors);
9558 ESTAT_ADD(rx_align_errors);
9559 ESTAT_ADD(rx_xon_pause_rcvd);
9560 ESTAT_ADD(rx_xoff_pause_rcvd);
9561 ESTAT_ADD(rx_mac_ctrl_rcvd);
9562 ESTAT_ADD(rx_xoff_entered);
9563 ESTAT_ADD(rx_frame_too_long_errors);
9564 ESTAT_ADD(rx_jabbers);
9565 ESTAT_ADD(rx_undersize_packets);
9566 ESTAT_ADD(rx_in_length_errors);
9567 ESTAT_ADD(rx_out_length_errors);
9568 ESTAT_ADD(rx_64_or_less_octet_packets);
9569 ESTAT_ADD(rx_65_to_127_octet_packets);
9570 ESTAT_ADD(rx_128_to_255_octet_packets);
9571 ESTAT_ADD(rx_256_to_511_octet_packets);
9572 ESTAT_ADD(rx_512_to_1023_octet_packets);
9573 ESTAT_ADD(rx_1024_to_1522_octet_packets);
9574 ESTAT_ADD(rx_1523_to_2047_octet_packets);
9575 ESTAT_ADD(rx_2048_to_4095_octet_packets);
9576 ESTAT_ADD(rx_4096_to_8191_octet_packets);
9577 ESTAT_ADD(rx_8192_to_9022_octet_packets);
9578
9579 ESTAT_ADD(tx_octets);
9580 ESTAT_ADD(tx_collisions);
9581 ESTAT_ADD(tx_xon_sent);
9582 ESTAT_ADD(tx_xoff_sent);
9583 ESTAT_ADD(tx_flow_control);
9584 ESTAT_ADD(tx_mac_errors);
9585 ESTAT_ADD(tx_single_collisions);
9586 ESTAT_ADD(tx_mult_collisions);
9587 ESTAT_ADD(tx_deferred);
9588 ESTAT_ADD(tx_excessive_collisions);
9589 ESTAT_ADD(tx_late_collisions);
9590 ESTAT_ADD(tx_collide_2times);
9591 ESTAT_ADD(tx_collide_3times);
9592 ESTAT_ADD(tx_collide_4times);
9593 ESTAT_ADD(tx_collide_5times);
9594 ESTAT_ADD(tx_collide_6times);
9595 ESTAT_ADD(tx_collide_7times);
9596 ESTAT_ADD(tx_collide_8times);
9597 ESTAT_ADD(tx_collide_9times);
9598 ESTAT_ADD(tx_collide_10times);
9599 ESTAT_ADD(tx_collide_11times);
9600 ESTAT_ADD(tx_collide_12times);
9601 ESTAT_ADD(tx_collide_13times);
9602 ESTAT_ADD(tx_collide_14times);
9603 ESTAT_ADD(tx_collide_15times);
9604 ESTAT_ADD(tx_ucast_packets);
9605 ESTAT_ADD(tx_mcast_packets);
9606 ESTAT_ADD(tx_bcast_packets);
9607 ESTAT_ADD(tx_carrier_sense_errors);
9608 ESTAT_ADD(tx_discards);
9609 ESTAT_ADD(tx_errors);
9610
9611 ESTAT_ADD(dma_writeq_full);
9612 ESTAT_ADD(dma_write_prioq_full);
9613 ESTAT_ADD(rxbds_empty);
9614 ESTAT_ADD(rx_discards);
9615 ESTAT_ADD(rx_errors);
9616 ESTAT_ADD(rx_threshold_hit);
9617
9618 ESTAT_ADD(dma_readq_full);
9619 ESTAT_ADD(dma_read_prioq_full);
9620 ESTAT_ADD(tx_comp_queue_full);
9621
9622 ESTAT_ADD(ring_set_send_prod_index);
9623 ESTAT_ADD(ring_status_update);
9624 ESTAT_ADD(nic_irqs);
9625 ESTAT_ADD(nic_avoided_irqs);
9626 ESTAT_ADD(nic_tx_threshold_hit);
9627
9628 return estats;
9629}
9630
511d2224
ED
9631static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
9632 struct rtnl_link_stats64 *stats)
1da177e4
LT
9633{
9634 struct tg3 *tp = netdev_priv(dev);
511d2224 9635 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
1da177e4
LT
9636 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9637
9638 if (!hw_stats)
9639 return old_stats;
9640
9641 stats->rx_packets = old_stats->rx_packets +
9642 get_stat64(&hw_stats->rx_ucast_packets) +
9643 get_stat64(&hw_stats->rx_mcast_packets) +
9644 get_stat64(&hw_stats->rx_bcast_packets);
6aa20a22 9645
1da177e4
LT
9646 stats->tx_packets = old_stats->tx_packets +
9647 get_stat64(&hw_stats->tx_ucast_packets) +
9648 get_stat64(&hw_stats->tx_mcast_packets) +
9649 get_stat64(&hw_stats->tx_bcast_packets);
9650
9651 stats->rx_bytes = old_stats->rx_bytes +
9652 get_stat64(&hw_stats->rx_octets);
9653 stats->tx_bytes = old_stats->tx_bytes +
9654 get_stat64(&hw_stats->tx_octets);
9655
9656 stats->rx_errors = old_stats->rx_errors +
4f63b877 9657 get_stat64(&hw_stats->rx_errors);
1da177e4
LT
9658 stats->tx_errors = old_stats->tx_errors +
9659 get_stat64(&hw_stats->tx_errors) +
9660 get_stat64(&hw_stats->tx_mac_errors) +
9661 get_stat64(&hw_stats->tx_carrier_sense_errors) +
9662 get_stat64(&hw_stats->tx_discards);
9663
9664 stats->multicast = old_stats->multicast +
9665 get_stat64(&hw_stats->rx_mcast_packets);
9666 stats->collisions = old_stats->collisions +
9667 get_stat64(&hw_stats->tx_collisions);
9668
9669 stats->rx_length_errors = old_stats->rx_length_errors +
9670 get_stat64(&hw_stats->rx_frame_too_long_errors) +
9671 get_stat64(&hw_stats->rx_undersize_packets);
9672
9673 stats->rx_over_errors = old_stats->rx_over_errors +
9674 get_stat64(&hw_stats->rxbds_empty);
9675 stats->rx_frame_errors = old_stats->rx_frame_errors +
9676 get_stat64(&hw_stats->rx_align_errors);
9677 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
9678 get_stat64(&hw_stats->tx_discards);
9679 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
9680 get_stat64(&hw_stats->tx_carrier_sense_errors);
9681
9682 stats->rx_crc_errors = old_stats->rx_crc_errors +
9683 calc_crc_errors(tp);
9684
4f63b877
JL
9685 stats->rx_missed_errors = old_stats->rx_missed_errors +
9686 get_stat64(&hw_stats->rx_discards);
9687
b0057c51
ED
9688 stats->rx_dropped = tp->rx_dropped;
9689
1da177e4
LT
9690 return stats;
9691}
9692
9693static inline u32 calc_crc(unsigned char *buf, int len)
9694{
9695 u32 reg;
9696 u32 tmp;
9697 int j, k;
9698
9699 reg = 0xffffffff;
9700
9701 for (j = 0; j < len; j++) {
9702 reg ^= buf[j];
9703
9704 for (k = 0; k < 8; k++) {
9705 tmp = reg & 0x01;
9706
9707 reg >>= 1;
9708
859a5887 9709 if (tmp)
1da177e4 9710 reg ^= 0xedb88320;
1da177e4
LT
9711 }
9712 }
9713
9714 return ~reg;
9715}
9716
9717static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
9718{
9719 /* accept or reject all multicast frames */
9720 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
9721 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
9722 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
9723 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
9724}
9725
9726static void __tg3_set_rx_mode(struct net_device *dev)
9727{
9728 struct tg3 *tp = netdev_priv(dev);
9729 u32 rx_mode;
9730
9731 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
9732 RX_MODE_KEEP_VLAN_TAG);
9733
bf933c80 9734#if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
1da177e4
LT
9735 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
9736 * flag clear.
9737 */
1da177e4
LT
9738 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
9739 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
9740#endif
9741
9742 if (dev->flags & IFF_PROMISC) {
9743 /* Promiscuous mode. */
9744 rx_mode |= RX_MODE_PROMISC;
9745 } else if (dev->flags & IFF_ALLMULTI) {
9746 /* Accept all multicast. */
de6f31eb 9747 tg3_set_multi(tp, 1);
4cd24eaf 9748 } else if (netdev_mc_empty(dev)) {
1da177e4 9749 /* Reject all multicast. */
de6f31eb 9750 tg3_set_multi(tp, 0);
1da177e4
LT
9751 } else {
9752 /* Accept one or more multicast(s). */
22bedad3 9753 struct netdev_hw_addr *ha;
1da177e4
LT
9754 u32 mc_filter[4] = { 0, };
9755 u32 regidx;
9756 u32 bit;
9757 u32 crc;
9758
22bedad3
JP
9759 netdev_for_each_mc_addr(ha, dev) {
9760 crc = calc_crc(ha->addr, ETH_ALEN);
1da177e4
LT
9761 bit = ~crc & 0x7f;
9762 regidx = (bit & 0x60) >> 5;
9763 bit &= 0x1f;
9764 mc_filter[regidx] |= (1 << bit);
9765 }
9766
9767 tw32(MAC_HASH_REG_0, mc_filter[0]);
9768 tw32(MAC_HASH_REG_1, mc_filter[1]);
9769 tw32(MAC_HASH_REG_2, mc_filter[2]);
9770 tw32(MAC_HASH_REG_3, mc_filter[3]);
9771 }
9772
9773 if (rx_mode != tp->rx_mode) {
9774 tp->rx_mode = rx_mode;
9775 tw32_f(MAC_RX_MODE, rx_mode);
9776 udelay(10);
9777 }
9778}
9779
9780static void tg3_set_rx_mode(struct net_device *dev)
9781{
9782 struct tg3 *tp = netdev_priv(dev);
9783
e75f7c90
MC
9784 if (!netif_running(dev))
9785 return;
9786
f47c11ee 9787 tg3_full_lock(tp, 0);
1da177e4 9788 __tg3_set_rx_mode(dev);
f47c11ee 9789 tg3_full_unlock(tp);
1da177e4
LT
9790}
9791
1da177e4
LT
9792static int tg3_get_regs_len(struct net_device *dev)
9793{
97bd8e49 9794 return TG3_REG_BLK_SIZE;
1da177e4
LT
9795}
9796
9797static void tg3_get_regs(struct net_device *dev,
9798 struct ethtool_regs *regs, void *_p)
9799{
1da177e4 9800 struct tg3 *tp = netdev_priv(dev);
1da177e4
LT
9801
9802 regs->version = 0;
9803
97bd8e49 9804 memset(_p, 0, TG3_REG_BLK_SIZE);
1da177e4 9805
80096068 9806 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
9807 return;
9808
f47c11ee 9809 tg3_full_lock(tp, 0);
1da177e4 9810
97bd8e49 9811 tg3_dump_legacy_regs(tp, (u32 *)_p);
1da177e4 9812
f47c11ee 9813 tg3_full_unlock(tp);
1da177e4
LT
9814}
9815
9816static int tg3_get_eeprom_len(struct net_device *dev)
9817{
9818 struct tg3 *tp = netdev_priv(dev);
9819
9820 return tp->nvram_size;
9821}
9822
1da177e4
LT
9823static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
9824{
9825 struct tg3 *tp = netdev_priv(dev);
9826 int ret;
9827 u8 *pd;
b9fc7dc5 9828 u32 i, offset, len, b_offset, b_count;
a9dc529d 9829 __be32 val;
1da177e4 9830
df259d8c
MC
9831 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
9832 return -EINVAL;
9833
80096068 9834 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
9835 return -EAGAIN;
9836
1da177e4
LT
9837 offset = eeprom->offset;
9838 len = eeprom->len;
9839 eeprom->len = 0;
9840
9841 eeprom->magic = TG3_EEPROM_MAGIC;
9842
9843 if (offset & 3) {
9844 /* adjustments to start on required 4 byte boundary */
9845 b_offset = offset & 3;
9846 b_count = 4 - b_offset;
9847 if (b_count > len) {
9848 /* i.e. offset=1 len=2 */
9849 b_count = len;
9850 }
a9dc529d 9851 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
1da177e4
LT
9852 if (ret)
9853 return ret;
be98da6a 9854 memcpy(data, ((char *)&val) + b_offset, b_count);
1da177e4
LT
9855 len -= b_count;
9856 offset += b_count;
c6cdf436 9857 eeprom->len += b_count;
1da177e4
LT
9858 }
9859
25985edc 9860 /* read bytes up to the last 4 byte boundary */
1da177e4
LT
9861 pd = &data[eeprom->len];
9862 for (i = 0; i < (len - (len & 3)); i += 4) {
a9dc529d 9863 ret = tg3_nvram_read_be32(tp, offset + i, &val);
1da177e4
LT
9864 if (ret) {
9865 eeprom->len += i;
9866 return ret;
9867 }
1da177e4
LT
9868 memcpy(pd + i, &val, 4);
9869 }
9870 eeprom->len += i;
9871
9872 if (len & 3) {
9873 /* read last bytes not ending on 4 byte boundary */
9874 pd = &data[eeprom->len];
9875 b_count = len & 3;
9876 b_offset = offset + len - b_count;
a9dc529d 9877 ret = tg3_nvram_read_be32(tp, b_offset, &val);
1da177e4
LT
9878 if (ret)
9879 return ret;
b9fc7dc5 9880 memcpy(pd, &val, b_count);
1da177e4
LT
9881 eeprom->len += b_count;
9882 }
9883 return 0;
9884}
9885
6aa20a22 9886static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
1da177e4
LT
9887
9888static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
9889{
9890 struct tg3 *tp = netdev_priv(dev);
9891 int ret;
b9fc7dc5 9892 u32 offset, len, b_offset, odd_len;
1da177e4 9893 u8 *buf;
a9dc529d 9894 __be32 start, end;
1da177e4 9895
80096068 9896 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
9897 return -EAGAIN;
9898
df259d8c
MC
9899 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
9900 eeprom->magic != TG3_EEPROM_MAGIC)
1da177e4
LT
9901 return -EINVAL;
9902
9903 offset = eeprom->offset;
9904 len = eeprom->len;
9905
9906 if ((b_offset = (offset & 3))) {
9907 /* adjustments to start on required 4 byte boundary */
a9dc529d 9908 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
1da177e4
LT
9909 if (ret)
9910 return ret;
1da177e4
LT
9911 len += b_offset;
9912 offset &= ~3;
1c8594b4
MC
9913 if (len < 4)
9914 len = 4;
1da177e4
LT
9915 }
9916
9917 odd_len = 0;
1c8594b4 9918 if (len & 3) {
1da177e4
LT
9919 /* adjustments to end on required 4 byte boundary */
9920 odd_len = 1;
9921 len = (len + 3) & ~3;
a9dc529d 9922 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
1da177e4
LT
9923 if (ret)
9924 return ret;
1da177e4
LT
9925 }
9926
9927 buf = data;
9928 if (b_offset || odd_len) {
9929 buf = kmalloc(len, GFP_KERNEL);
ab0049b4 9930 if (!buf)
1da177e4
LT
9931 return -ENOMEM;
9932 if (b_offset)
9933 memcpy(buf, &start, 4);
9934 if (odd_len)
9935 memcpy(buf+len-4, &end, 4);
9936 memcpy(buf + b_offset, data, eeprom->len);
9937 }
9938
9939 ret = tg3_nvram_write_block(tp, offset, len, buf);
9940
9941 if (buf != data)
9942 kfree(buf);
9943
9944 return ret;
9945}
9946
9947static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
9948{
b02fd9e3
MC
9949 struct tg3 *tp = netdev_priv(dev);
9950
9951 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
3f0e3ad7 9952 struct phy_device *phydev;
f07e9af3 9953 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 9954 return -EAGAIN;
3f0e3ad7
MC
9955 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
9956 return phy_ethtool_gset(phydev, cmd);
b02fd9e3 9957 }
6aa20a22 9958
1da177e4
LT
9959 cmd->supported = (SUPPORTED_Autoneg);
9960
f07e9af3 9961 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
9962 cmd->supported |= (SUPPORTED_1000baseT_Half |
9963 SUPPORTED_1000baseT_Full);
9964
f07e9af3 9965 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
1da177e4
LT
9966 cmd->supported |= (SUPPORTED_100baseT_Half |
9967 SUPPORTED_100baseT_Full |
9968 SUPPORTED_10baseT_Half |
9969 SUPPORTED_10baseT_Full |
3bebab59 9970 SUPPORTED_TP);
ef348144
KK
9971 cmd->port = PORT_TP;
9972 } else {
1da177e4 9973 cmd->supported |= SUPPORTED_FIBRE;
ef348144
KK
9974 cmd->port = PORT_FIBRE;
9975 }
6aa20a22 9976
1da177e4
LT
9977 cmd->advertising = tp->link_config.advertising;
9978 if (netif_running(dev)) {
9979 cmd->speed = tp->link_config.active_speed;
9980 cmd->duplex = tp->link_config.active_duplex;
64c22182
MC
9981 } else {
9982 cmd->speed = SPEED_INVALID;
9983 cmd->duplex = DUPLEX_INVALID;
1da177e4 9984 }
882e9793 9985 cmd->phy_address = tp->phy_addr;
7e5856bd 9986 cmd->transceiver = XCVR_INTERNAL;
1da177e4
LT
9987 cmd->autoneg = tp->link_config.autoneg;
9988 cmd->maxtxpkt = 0;
9989 cmd->maxrxpkt = 0;
9990 return 0;
9991}
6aa20a22 9992
1da177e4
LT
9993static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
9994{
9995 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9996
b02fd9e3 9997 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
3f0e3ad7 9998 struct phy_device *phydev;
f07e9af3 9999 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10000 return -EAGAIN;
3f0e3ad7
MC
10001 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10002 return phy_ethtool_sset(phydev, cmd);
b02fd9e3
MC
10003 }
10004
7e5856bd
MC
10005 if (cmd->autoneg != AUTONEG_ENABLE &&
10006 cmd->autoneg != AUTONEG_DISABLE)
37ff238d 10007 return -EINVAL;
7e5856bd
MC
10008
10009 if (cmd->autoneg == AUTONEG_DISABLE &&
10010 cmd->duplex != DUPLEX_FULL &&
10011 cmd->duplex != DUPLEX_HALF)
37ff238d 10012 return -EINVAL;
1da177e4 10013
7e5856bd
MC
10014 if (cmd->autoneg == AUTONEG_ENABLE) {
10015 u32 mask = ADVERTISED_Autoneg |
10016 ADVERTISED_Pause |
10017 ADVERTISED_Asym_Pause;
10018
f07e9af3 10019 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
7e5856bd
MC
10020 mask |= ADVERTISED_1000baseT_Half |
10021 ADVERTISED_1000baseT_Full;
10022
f07e9af3 10023 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
7e5856bd
MC
10024 mask |= ADVERTISED_100baseT_Half |
10025 ADVERTISED_100baseT_Full |
10026 ADVERTISED_10baseT_Half |
10027 ADVERTISED_10baseT_Full |
10028 ADVERTISED_TP;
10029 else
10030 mask |= ADVERTISED_FIBRE;
10031
10032 if (cmd->advertising & ~mask)
10033 return -EINVAL;
10034
10035 mask &= (ADVERTISED_1000baseT_Half |
10036 ADVERTISED_1000baseT_Full |
10037 ADVERTISED_100baseT_Half |
10038 ADVERTISED_100baseT_Full |
10039 ADVERTISED_10baseT_Half |
10040 ADVERTISED_10baseT_Full);
10041
10042 cmd->advertising &= mask;
10043 } else {
f07e9af3 10044 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
7e5856bd
MC
10045 if (cmd->speed != SPEED_1000)
10046 return -EINVAL;
10047
10048 if (cmd->duplex != DUPLEX_FULL)
10049 return -EINVAL;
10050 } else {
10051 if (cmd->speed != SPEED_100 &&
10052 cmd->speed != SPEED_10)
10053 return -EINVAL;
10054 }
10055 }
10056
f47c11ee 10057 tg3_full_lock(tp, 0);
1da177e4
LT
10058
10059 tp->link_config.autoneg = cmd->autoneg;
10060 if (cmd->autoneg == AUTONEG_ENABLE) {
405d8e5c
AG
10061 tp->link_config.advertising = (cmd->advertising |
10062 ADVERTISED_Autoneg);
1da177e4
LT
10063 tp->link_config.speed = SPEED_INVALID;
10064 tp->link_config.duplex = DUPLEX_INVALID;
10065 } else {
10066 tp->link_config.advertising = 0;
10067 tp->link_config.speed = cmd->speed;
10068 tp->link_config.duplex = cmd->duplex;
b02fd9e3 10069 }
6aa20a22 10070
24fcad6b
MC
10071 tp->link_config.orig_speed = tp->link_config.speed;
10072 tp->link_config.orig_duplex = tp->link_config.duplex;
10073 tp->link_config.orig_autoneg = tp->link_config.autoneg;
10074
1da177e4
LT
10075 if (netif_running(dev))
10076 tg3_setup_phy(tp, 1);
10077
f47c11ee 10078 tg3_full_unlock(tp);
6aa20a22 10079
1da177e4
LT
10080 return 0;
10081}
6aa20a22 10082
1da177e4
LT
10083static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
10084{
10085 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10086
1da177e4
LT
10087 strcpy(info->driver, DRV_MODULE_NAME);
10088 strcpy(info->version, DRV_MODULE_VERSION);
c4e6575c 10089 strcpy(info->fw_version, tp->fw_ver);
1da177e4
LT
10090 strcpy(info->bus_info, pci_name(tp->pdev));
10091}
6aa20a22 10092
1da177e4
LT
10093static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10094{
10095 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10096
12dac075
RW
10097 if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
10098 device_can_wakeup(&tp->pdev->dev))
a85feb8c
GZ
10099 wol->supported = WAKE_MAGIC;
10100 else
10101 wol->supported = 0;
1da177e4 10102 wol->wolopts = 0;
05ac4cb7
MC
10103 if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
10104 device_can_wakeup(&tp->pdev->dev))
1da177e4
LT
10105 wol->wolopts = WAKE_MAGIC;
10106 memset(&wol->sopass, 0, sizeof(wol->sopass));
10107}
6aa20a22 10108
1da177e4
LT
10109static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10110{
10111 struct tg3 *tp = netdev_priv(dev);
12dac075 10112 struct device *dp = &tp->pdev->dev;
6aa20a22 10113
1da177e4
LT
10114 if (wol->wolopts & ~WAKE_MAGIC)
10115 return -EINVAL;
10116 if ((wol->wolopts & WAKE_MAGIC) &&
12dac075 10117 !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
1da177e4 10118 return -EINVAL;
6aa20a22 10119
f2dc0d18
RW
10120 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
10121
f47c11ee 10122 spin_lock_bh(&tp->lock);
f2dc0d18 10123 if (device_may_wakeup(dp))
1da177e4 10124 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
f2dc0d18 10125 else
1da177e4 10126 tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
f47c11ee 10127 spin_unlock_bh(&tp->lock);
6aa20a22 10128
f2dc0d18 10129
1da177e4
LT
10130 return 0;
10131}
6aa20a22 10132
1da177e4
LT
10133static u32 tg3_get_msglevel(struct net_device *dev)
10134{
10135 struct tg3 *tp = netdev_priv(dev);
10136 return tp->msg_enable;
10137}
6aa20a22 10138
1da177e4
LT
10139static void tg3_set_msglevel(struct net_device *dev, u32 value)
10140{
10141 struct tg3 *tp = netdev_priv(dev);
10142 tp->msg_enable = value;
10143}
6aa20a22 10144
1da177e4
LT
10145static int tg3_nway_reset(struct net_device *dev)
10146{
10147 struct tg3 *tp = netdev_priv(dev);
1da177e4 10148 int r;
6aa20a22 10149
1da177e4
LT
10150 if (!netif_running(dev))
10151 return -EAGAIN;
10152
f07e9af3 10153 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
c94e3941
MC
10154 return -EINVAL;
10155
b02fd9e3 10156 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
f07e9af3 10157 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10158 return -EAGAIN;
3f0e3ad7 10159 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
10160 } else {
10161 u32 bmcr;
10162
10163 spin_lock_bh(&tp->lock);
10164 r = -EINVAL;
10165 tg3_readphy(tp, MII_BMCR, &bmcr);
10166 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
10167 ((bmcr & BMCR_ANENABLE) ||
f07e9af3 10168 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
b02fd9e3
MC
10169 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
10170 BMCR_ANENABLE);
10171 r = 0;
10172 }
10173 spin_unlock_bh(&tp->lock);
1da177e4 10174 }
6aa20a22 10175
1da177e4
LT
10176 return r;
10177}
6aa20a22 10178
1da177e4
LT
10179static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10180{
10181 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10182
2c49a44d 10183 ering->rx_max_pending = tp->rx_std_ring_mask;
1da177e4 10184 ering->rx_mini_max_pending = 0;
4f81c32b 10185 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
2c49a44d 10186 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
4f81c32b
MC
10187 else
10188 ering->rx_jumbo_max_pending = 0;
10189
10190 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
1da177e4
LT
10191
10192 ering->rx_pending = tp->rx_pending;
10193 ering->rx_mini_pending = 0;
4f81c32b
MC
10194 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
10195 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
10196 else
10197 ering->rx_jumbo_pending = 0;
10198
f3f3f27e 10199 ering->tx_pending = tp->napi[0].tx_pending;
1da177e4 10200}
6aa20a22 10201
1da177e4
LT
10202static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10203{
10204 struct tg3 *tp = netdev_priv(dev);
646c9edd 10205 int i, irq_sync = 0, err = 0;
6aa20a22 10206
2c49a44d
MC
10207 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
10208 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
bc3a9254
MC
10209 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
10210 (ering->tx_pending <= MAX_SKB_FRAGS) ||
7f62ad5d 10211 ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
bc3a9254 10212 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
1da177e4 10213 return -EINVAL;
6aa20a22 10214
bbe832c0 10215 if (netif_running(dev)) {
b02fd9e3 10216 tg3_phy_stop(tp);
1da177e4 10217 tg3_netif_stop(tp);
bbe832c0
MC
10218 irq_sync = 1;
10219 }
1da177e4 10220
bbe832c0 10221 tg3_full_lock(tp, irq_sync);
6aa20a22 10222
1da177e4
LT
10223 tp->rx_pending = ering->rx_pending;
10224
10225 if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
10226 tp->rx_pending > 63)
10227 tp->rx_pending = 63;
10228 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
646c9edd 10229
6fd45cb8 10230 for (i = 0; i < tp->irq_max; i++)
646c9edd 10231 tp->napi[i].tx_pending = ering->tx_pending;
1da177e4
LT
10232
10233 if (netif_running(dev)) {
944d980e 10234 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
b9ec6c1b
MC
10235 err = tg3_restart_hw(tp, 1);
10236 if (!err)
10237 tg3_netif_start(tp);
1da177e4
LT
10238 }
10239
f47c11ee 10240 tg3_full_unlock(tp);
6aa20a22 10241
b02fd9e3
MC
10242 if (irq_sync && !err)
10243 tg3_phy_start(tp);
10244
b9ec6c1b 10245 return err;
1da177e4 10246}
6aa20a22 10247
1da177e4
LT
10248static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10249{
10250 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10251
1da177e4 10252 epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
8d018621 10253
e18ce346 10254 if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
8d018621
MC
10255 epause->rx_pause = 1;
10256 else
10257 epause->rx_pause = 0;
10258
e18ce346 10259 if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
8d018621
MC
10260 epause->tx_pause = 1;
10261 else
10262 epause->tx_pause = 0;
1da177e4 10263}
6aa20a22 10264
1da177e4
LT
10265static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10266{
10267 struct tg3 *tp = netdev_priv(dev);
b02fd9e3 10268 int err = 0;
6aa20a22 10269
b02fd9e3 10270 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
2712168f
MC
10271 u32 newadv;
10272 struct phy_device *phydev;
1da177e4 10273
2712168f 10274 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
f47c11ee 10275
2712168f
MC
10276 if (!(phydev->supported & SUPPORTED_Pause) ||
10277 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
2259dca3 10278 (epause->rx_pause != epause->tx_pause)))
2712168f 10279 return -EINVAL;
1da177e4 10280
2712168f
MC
10281 tp->link_config.flowctrl = 0;
10282 if (epause->rx_pause) {
10283 tp->link_config.flowctrl |= FLOW_CTRL_RX;
10284
10285 if (epause->tx_pause) {
10286 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10287 newadv = ADVERTISED_Pause;
b02fd9e3 10288 } else
2712168f
MC
10289 newadv = ADVERTISED_Pause |
10290 ADVERTISED_Asym_Pause;
10291 } else if (epause->tx_pause) {
10292 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10293 newadv = ADVERTISED_Asym_Pause;
10294 } else
10295 newadv = 0;
10296
10297 if (epause->autoneg)
10298 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
10299 else
10300 tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
10301
f07e9af3 10302 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
2712168f
MC
10303 u32 oldadv = phydev->advertising &
10304 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
10305 if (oldadv != newadv) {
10306 phydev->advertising &=
10307 ~(ADVERTISED_Pause |
10308 ADVERTISED_Asym_Pause);
10309 phydev->advertising |= newadv;
10310 if (phydev->autoneg) {
10311 /*
10312 * Always renegotiate the link to
10313 * inform our link partner of our
10314 * flow control settings, even if the
10315 * flow control is forced. Let
10316 * tg3_adjust_link() do the final
10317 * flow control setup.
10318 */
10319 return phy_start_aneg(phydev);
b02fd9e3 10320 }
b02fd9e3 10321 }
b02fd9e3 10322
2712168f 10323 if (!epause->autoneg)
b02fd9e3 10324 tg3_setup_flow_control(tp, 0, 0);
2712168f
MC
10325 } else {
10326 tp->link_config.orig_advertising &=
10327 ~(ADVERTISED_Pause |
10328 ADVERTISED_Asym_Pause);
10329 tp->link_config.orig_advertising |= newadv;
b02fd9e3
MC
10330 }
10331 } else {
10332 int irq_sync = 0;
10333
10334 if (netif_running(dev)) {
10335 tg3_netif_stop(tp);
10336 irq_sync = 1;
10337 }
10338
10339 tg3_full_lock(tp, irq_sync);
10340
10341 if (epause->autoneg)
10342 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
10343 else
10344 tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
10345 if (epause->rx_pause)
e18ce346 10346 tp->link_config.flowctrl |= FLOW_CTRL_RX;
b02fd9e3 10347 else
e18ce346 10348 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
b02fd9e3 10349 if (epause->tx_pause)
e18ce346 10350 tp->link_config.flowctrl |= FLOW_CTRL_TX;
b02fd9e3 10351 else
e18ce346 10352 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
b02fd9e3
MC
10353
10354 if (netif_running(dev)) {
10355 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10356 err = tg3_restart_hw(tp, 1);
10357 if (!err)
10358 tg3_netif_start(tp);
10359 }
10360
10361 tg3_full_unlock(tp);
10362 }
6aa20a22 10363
b9ec6c1b 10364 return err;
1da177e4 10365}
6aa20a22 10366
de6f31eb 10367static int tg3_get_sset_count(struct net_device *dev, int sset)
1da177e4 10368{
b9f2c044
JG
10369 switch (sset) {
10370 case ETH_SS_TEST:
10371 return TG3_NUM_TEST;
10372 case ETH_SS_STATS:
10373 return TG3_NUM_STATS;
10374 default:
10375 return -EOPNOTSUPP;
10376 }
4cafd3f5
MC
10377}
10378
de6f31eb 10379static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
1da177e4
LT
10380{
10381 switch (stringset) {
10382 case ETH_SS_STATS:
10383 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
10384 break;
4cafd3f5
MC
10385 case ETH_SS_TEST:
10386 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
10387 break;
1da177e4
LT
10388 default:
10389 WARN_ON(1); /* we need a WARN() */
10390 break;
10391 }
10392}
10393
81b8709c 10394static int tg3_set_phys_id(struct net_device *dev,
10395 enum ethtool_phys_id_state state)
4009a93d
MC
10396{
10397 struct tg3 *tp = netdev_priv(dev);
4009a93d
MC
10398
10399 if (!netif_running(tp->dev))
10400 return -EAGAIN;
10401
81b8709c 10402 switch (state) {
10403 case ETHTOOL_ID_ACTIVE:
fce55922 10404 return 1; /* cycle on/off once per second */
4009a93d 10405
81b8709c 10406 case ETHTOOL_ID_ON:
10407 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10408 LED_CTRL_1000MBPS_ON |
10409 LED_CTRL_100MBPS_ON |
10410 LED_CTRL_10MBPS_ON |
10411 LED_CTRL_TRAFFIC_OVERRIDE |
10412 LED_CTRL_TRAFFIC_BLINK |
10413 LED_CTRL_TRAFFIC_LED);
10414 break;
6aa20a22 10415
81b8709c 10416 case ETHTOOL_ID_OFF:
10417 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10418 LED_CTRL_TRAFFIC_OVERRIDE);
10419 break;
4009a93d 10420
81b8709c 10421 case ETHTOOL_ID_INACTIVE:
10422 tw32(MAC_LED_CTRL, tp->led_ctrl);
10423 break;
4009a93d 10424 }
81b8709c 10425
4009a93d
MC
10426 return 0;
10427}
10428
de6f31eb 10429static void tg3_get_ethtool_stats(struct net_device *dev,
1da177e4
LT
10430 struct ethtool_stats *estats, u64 *tmp_stats)
10431{
10432 struct tg3 *tp = netdev_priv(dev);
10433 memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
10434}
10435
c3e94500
MC
10436static __be32 * tg3_vpd_readblock(struct tg3 *tp)
10437{
10438 int i;
10439 __be32 *buf;
10440 u32 offset = 0, len = 0;
10441 u32 magic, val;
10442
10443 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
10444 tg3_nvram_read(tp, 0, &magic))
10445 return NULL;
10446
10447 if (magic == TG3_EEPROM_MAGIC) {
10448 for (offset = TG3_NVM_DIR_START;
10449 offset < TG3_NVM_DIR_END;
10450 offset += TG3_NVM_DIRENT_SIZE) {
10451 if (tg3_nvram_read(tp, offset, &val))
10452 return NULL;
10453
10454 if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
10455 TG3_NVM_DIRTYPE_EXTVPD)
10456 break;
10457 }
10458
10459 if (offset != TG3_NVM_DIR_END) {
10460 len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
10461 if (tg3_nvram_read(tp, offset + 4, &offset))
10462 return NULL;
10463
10464 offset = tg3_nvram_logical_addr(tp, offset);
10465 }
10466 }
10467
10468 if (!offset || !len) {
10469 offset = TG3_NVM_VPD_OFF;
10470 len = TG3_NVM_VPD_LEN;
10471 }
10472
10473 buf = kmalloc(len, GFP_KERNEL);
10474 if (buf == NULL)
10475 return NULL;
10476
10477 if (magic == TG3_EEPROM_MAGIC) {
10478 for (i = 0; i < len; i += 4) {
10479 /* The data is in little-endian format in NVRAM.
10480 * Use the big-endian read routines to preserve
10481 * the byte order as it exists in NVRAM.
10482 */
10483 if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
10484 goto error;
10485 }
10486 } else {
10487 u8 *ptr;
10488 ssize_t cnt;
10489 unsigned int pos = 0;
10490
10491 ptr = (u8 *)&buf[0];
10492 for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
10493 cnt = pci_read_vpd(tp->pdev, pos,
10494 len - pos, ptr);
10495 if (cnt == -ETIMEDOUT || cnt == -EINTR)
10496 cnt = 0;
10497 else if (cnt < 0)
10498 goto error;
10499 }
10500 if (pos != len)
10501 goto error;
10502 }
10503
10504 return buf;
10505
10506error:
10507 kfree(buf);
10508 return NULL;
10509}
10510
566f86ad 10511#define NVRAM_TEST_SIZE 0x100
a5767dec
MC
10512#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
10513#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
10514#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
b16250e3
MC
10515#define NVRAM_SELFBOOT_HW_SIZE 0x20
10516#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
566f86ad
MC
10517
10518static int tg3_test_nvram(struct tg3 *tp)
10519{
b9fc7dc5 10520 u32 csum, magic;
a9dc529d 10521 __be32 *buf;
ab0049b4 10522 int i, j, k, err = 0, size;
566f86ad 10523
df259d8c
MC
10524 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
10525 return 0;
10526
e4f34110 10527 if (tg3_nvram_read(tp, 0, &magic) != 0)
1b27777a
MC
10528 return -EIO;
10529
1b27777a
MC
10530 if (magic == TG3_EEPROM_MAGIC)
10531 size = NVRAM_TEST_SIZE;
b16250e3 10532 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
a5767dec
MC
10533 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
10534 TG3_EEPROM_SB_FORMAT_1) {
10535 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
10536 case TG3_EEPROM_SB_REVISION_0:
10537 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
10538 break;
10539 case TG3_EEPROM_SB_REVISION_2:
10540 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
10541 break;
10542 case TG3_EEPROM_SB_REVISION_3:
10543 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
10544 break;
10545 default:
10546 return 0;
10547 }
10548 } else
1b27777a 10549 return 0;
b16250e3
MC
10550 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
10551 size = NVRAM_SELFBOOT_HW_SIZE;
10552 else
1b27777a
MC
10553 return -EIO;
10554
10555 buf = kmalloc(size, GFP_KERNEL);
566f86ad
MC
10556 if (buf == NULL)
10557 return -ENOMEM;
10558
1b27777a
MC
10559 err = -EIO;
10560 for (i = 0, j = 0; i < size; i += 4, j++) {
a9dc529d
MC
10561 err = tg3_nvram_read_be32(tp, i, &buf[j]);
10562 if (err)
566f86ad 10563 break;
566f86ad 10564 }
1b27777a 10565 if (i < size)
566f86ad
MC
10566 goto out;
10567
1b27777a 10568 /* Selfboot format */
a9dc529d 10569 magic = be32_to_cpu(buf[0]);
b9fc7dc5 10570 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
b16250e3 10571 TG3_EEPROM_MAGIC_FW) {
1b27777a
MC
10572 u8 *buf8 = (u8 *) buf, csum8 = 0;
10573
b9fc7dc5 10574 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
a5767dec
MC
10575 TG3_EEPROM_SB_REVISION_2) {
10576 /* For rev 2, the csum doesn't include the MBA. */
10577 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
10578 csum8 += buf8[i];
10579 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
10580 csum8 += buf8[i];
10581 } else {
10582 for (i = 0; i < size; i++)
10583 csum8 += buf8[i];
10584 }
1b27777a 10585
ad96b485
AB
10586 if (csum8 == 0) {
10587 err = 0;
10588 goto out;
10589 }
10590
10591 err = -EIO;
10592 goto out;
1b27777a 10593 }
566f86ad 10594
b9fc7dc5 10595 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
b16250e3
MC
10596 TG3_EEPROM_MAGIC_HW) {
10597 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
a9dc529d 10598 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
b16250e3 10599 u8 *buf8 = (u8 *) buf;
b16250e3
MC
10600
10601 /* Separate the parity bits and the data bytes. */
10602 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
10603 if ((i == 0) || (i == 8)) {
10604 int l;
10605 u8 msk;
10606
10607 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
10608 parity[k++] = buf8[i] & msk;
10609 i++;
859a5887 10610 } else if (i == 16) {
b16250e3
MC
10611 int l;
10612 u8 msk;
10613
10614 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
10615 parity[k++] = buf8[i] & msk;
10616 i++;
10617
10618 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
10619 parity[k++] = buf8[i] & msk;
10620 i++;
10621 }
10622 data[j++] = buf8[i];
10623 }
10624
10625 err = -EIO;
10626 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
10627 u8 hw8 = hweight8(data[i]);
10628
10629 if ((hw8 & 0x1) && parity[i])
10630 goto out;
10631 else if (!(hw8 & 0x1) && !parity[i])
10632 goto out;
10633 }
10634 err = 0;
10635 goto out;
10636 }
10637
01c3a392
MC
10638 err = -EIO;
10639
566f86ad
MC
10640 /* Bootstrap checksum at offset 0x10 */
10641 csum = calc_crc((unsigned char *) buf, 0x10);
01c3a392 10642 if (csum != le32_to_cpu(buf[0x10/4]))
566f86ad
MC
10643 goto out;
10644
10645 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
10646 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
01c3a392 10647 if (csum != le32_to_cpu(buf[0xfc/4]))
a9dc529d 10648 goto out;
566f86ad 10649
c3e94500
MC
10650 kfree(buf);
10651
10652 buf = tg3_vpd_readblock(tp);
10653 if (!buf)
10654 return -ENOMEM;
d4894f3e
MC
10655
10656 i = pci_vpd_find_tag((u8 *)buf, 0, TG3_NVM_VPD_LEN,
10657 PCI_VPD_LRDT_RO_DATA);
10658 if (i > 0) {
10659 j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
10660 if (j < 0)
10661 goto out;
10662
10663 if (i + PCI_VPD_LRDT_TAG_SIZE + j > TG3_NVM_VPD_LEN)
10664 goto out;
10665
10666 i += PCI_VPD_LRDT_TAG_SIZE;
10667 j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
10668 PCI_VPD_RO_KEYWORD_CHKSUM);
10669 if (j > 0) {
10670 u8 csum8 = 0;
10671
10672 j += PCI_VPD_INFO_FLD_HDR_SIZE;
10673
10674 for (i = 0; i <= j; i++)
10675 csum8 += ((u8 *)buf)[i];
10676
10677 if (csum8)
10678 goto out;
10679 }
10680 }
10681
566f86ad
MC
10682 err = 0;
10683
10684out:
10685 kfree(buf);
10686 return err;
10687}
10688
ca43007a
MC
10689#define TG3_SERDES_TIMEOUT_SEC 2
10690#define TG3_COPPER_TIMEOUT_SEC 6
10691
10692static int tg3_test_link(struct tg3 *tp)
10693{
10694 int i, max;
10695
10696 if (!netif_running(tp->dev))
10697 return -ENODEV;
10698
f07e9af3 10699 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
ca43007a
MC
10700 max = TG3_SERDES_TIMEOUT_SEC;
10701 else
10702 max = TG3_COPPER_TIMEOUT_SEC;
10703
10704 for (i = 0; i < max; i++) {
10705 if (netif_carrier_ok(tp->dev))
10706 return 0;
10707
10708 if (msleep_interruptible(1000))
10709 break;
10710 }
10711
10712 return -EIO;
10713}
10714
a71116d1 10715/* Only test the commonly used registers */
30ca3e37 10716static int tg3_test_registers(struct tg3 *tp)
a71116d1 10717{
b16250e3 10718 int i, is_5705, is_5750;
a71116d1
MC
10719 u32 offset, read_mask, write_mask, val, save_val, read_val;
10720 static struct {
10721 u16 offset;
10722 u16 flags;
10723#define TG3_FL_5705 0x1
10724#define TG3_FL_NOT_5705 0x2
10725#define TG3_FL_NOT_5788 0x4
b16250e3 10726#define TG3_FL_NOT_5750 0x8
a71116d1
MC
10727 u32 read_mask;
10728 u32 write_mask;
10729 } reg_tbl[] = {
10730 /* MAC Control Registers */
10731 { MAC_MODE, TG3_FL_NOT_5705,
10732 0x00000000, 0x00ef6f8c },
10733 { MAC_MODE, TG3_FL_5705,
10734 0x00000000, 0x01ef6b8c },
10735 { MAC_STATUS, TG3_FL_NOT_5705,
10736 0x03800107, 0x00000000 },
10737 { MAC_STATUS, TG3_FL_5705,
10738 0x03800100, 0x00000000 },
10739 { MAC_ADDR_0_HIGH, 0x0000,
10740 0x00000000, 0x0000ffff },
10741 { MAC_ADDR_0_LOW, 0x0000,
c6cdf436 10742 0x00000000, 0xffffffff },
a71116d1
MC
10743 { MAC_RX_MTU_SIZE, 0x0000,
10744 0x00000000, 0x0000ffff },
10745 { MAC_TX_MODE, 0x0000,
10746 0x00000000, 0x00000070 },
10747 { MAC_TX_LENGTHS, 0x0000,
10748 0x00000000, 0x00003fff },
10749 { MAC_RX_MODE, TG3_FL_NOT_5705,
10750 0x00000000, 0x000007fc },
10751 { MAC_RX_MODE, TG3_FL_5705,
10752 0x00000000, 0x000007dc },
10753 { MAC_HASH_REG_0, 0x0000,
10754 0x00000000, 0xffffffff },
10755 { MAC_HASH_REG_1, 0x0000,
10756 0x00000000, 0xffffffff },
10757 { MAC_HASH_REG_2, 0x0000,
10758 0x00000000, 0xffffffff },
10759 { MAC_HASH_REG_3, 0x0000,
10760 0x00000000, 0xffffffff },
10761
10762 /* Receive Data and Receive BD Initiator Control Registers. */
10763 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
10764 0x00000000, 0xffffffff },
10765 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
10766 0x00000000, 0xffffffff },
10767 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
10768 0x00000000, 0x00000003 },
10769 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
10770 0x00000000, 0xffffffff },
10771 { RCVDBDI_STD_BD+0, 0x0000,
10772 0x00000000, 0xffffffff },
10773 { RCVDBDI_STD_BD+4, 0x0000,
10774 0x00000000, 0xffffffff },
10775 { RCVDBDI_STD_BD+8, 0x0000,
10776 0x00000000, 0xffff0002 },
10777 { RCVDBDI_STD_BD+0xc, 0x0000,
10778 0x00000000, 0xffffffff },
6aa20a22 10779
a71116d1
MC
10780 /* Receive BD Initiator Control Registers. */
10781 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
10782 0x00000000, 0xffffffff },
10783 { RCVBDI_STD_THRESH, TG3_FL_5705,
10784 0x00000000, 0x000003ff },
10785 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
10786 0x00000000, 0xffffffff },
6aa20a22 10787
a71116d1
MC
10788 /* Host Coalescing Control Registers. */
10789 { HOSTCC_MODE, TG3_FL_NOT_5705,
10790 0x00000000, 0x00000004 },
10791 { HOSTCC_MODE, TG3_FL_5705,
10792 0x00000000, 0x000000f6 },
10793 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
10794 0x00000000, 0xffffffff },
10795 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
10796 0x00000000, 0x000003ff },
10797 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
10798 0x00000000, 0xffffffff },
10799 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
10800 0x00000000, 0x000003ff },
10801 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
10802 0x00000000, 0xffffffff },
10803 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10804 0x00000000, 0x000000ff },
10805 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
10806 0x00000000, 0xffffffff },
10807 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10808 0x00000000, 0x000000ff },
10809 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
10810 0x00000000, 0xffffffff },
10811 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
10812 0x00000000, 0xffffffff },
10813 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10814 0x00000000, 0xffffffff },
10815 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10816 0x00000000, 0x000000ff },
10817 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10818 0x00000000, 0xffffffff },
10819 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10820 0x00000000, 0x000000ff },
10821 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
10822 0x00000000, 0xffffffff },
10823 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
10824 0x00000000, 0xffffffff },
10825 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
10826 0x00000000, 0xffffffff },
10827 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
10828 0x00000000, 0xffffffff },
10829 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
10830 0x00000000, 0xffffffff },
10831 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
10832 0xffffffff, 0x00000000 },
10833 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
10834 0xffffffff, 0x00000000 },
10835
10836 /* Buffer Manager Control Registers. */
b16250e3 10837 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
a71116d1 10838 0x00000000, 0x007fff80 },
b16250e3 10839 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
a71116d1
MC
10840 0x00000000, 0x007fffff },
10841 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
10842 0x00000000, 0x0000003f },
10843 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
10844 0x00000000, 0x000001ff },
10845 { BUFMGR_MB_HIGH_WATER, 0x0000,
10846 0x00000000, 0x000001ff },
10847 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
10848 0xffffffff, 0x00000000 },
10849 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
10850 0xffffffff, 0x00000000 },
6aa20a22 10851
a71116d1
MC
10852 /* Mailbox Registers */
10853 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
10854 0x00000000, 0x000001ff },
10855 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
10856 0x00000000, 0x000001ff },
10857 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
10858 0x00000000, 0x000007ff },
10859 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
10860 0x00000000, 0x000001ff },
10861
10862 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
10863 };
10864
b16250e3
MC
10865 is_5705 = is_5750 = 0;
10866 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
a71116d1 10867 is_5705 = 1;
b16250e3
MC
10868 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
10869 is_5750 = 1;
10870 }
a71116d1
MC
10871
10872 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
10873 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
10874 continue;
10875
10876 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
10877 continue;
10878
10879 if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
10880 (reg_tbl[i].flags & TG3_FL_NOT_5788))
10881 continue;
10882
b16250e3
MC
10883 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
10884 continue;
10885
a71116d1
MC
10886 offset = (u32) reg_tbl[i].offset;
10887 read_mask = reg_tbl[i].read_mask;
10888 write_mask = reg_tbl[i].write_mask;
10889
10890 /* Save the original register content */
10891 save_val = tr32(offset);
10892
10893 /* Determine the read-only value. */
10894 read_val = save_val & read_mask;
10895
10896 /* Write zero to the register, then make sure the read-only bits
10897 * are not changed and the read/write bits are all zeros.
10898 */
10899 tw32(offset, 0);
10900
10901 val = tr32(offset);
10902
10903 /* Test the read-only and read/write bits. */
10904 if (((val & read_mask) != read_val) || (val & write_mask))
10905 goto out;
10906
10907 /* Write ones to all the bits defined by RdMask and WrMask, then
10908 * make sure the read-only bits are not changed and the
10909 * read/write bits are all ones.
10910 */
10911 tw32(offset, read_mask | write_mask);
10912
10913 val = tr32(offset);
10914
10915 /* Test the read-only bits. */
10916 if ((val & read_mask) != read_val)
10917 goto out;
10918
10919 /* Test the read/write bits. */
10920 if ((val & write_mask) != write_mask)
10921 goto out;
10922
10923 tw32(offset, save_val);
10924 }
10925
10926 return 0;
10927
10928out:
9f88f29f 10929 if (netif_msg_hw(tp))
2445e461
MC
10930 netdev_err(tp->dev,
10931 "Register test failed at offset %x\n", offset);
a71116d1
MC
10932 tw32(offset, save_val);
10933 return -EIO;
10934}
10935
7942e1db
MC
10936static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
10937{
f71e1309 10938 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
7942e1db
MC
10939 int i;
10940 u32 j;
10941
e9edda69 10942 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
7942e1db
MC
10943 for (j = 0; j < len; j += 4) {
10944 u32 val;
10945
10946 tg3_write_mem(tp, offset + j, test_pattern[i]);
10947 tg3_read_mem(tp, offset + j, &val);
10948 if (val != test_pattern[i])
10949 return -EIO;
10950 }
10951 }
10952 return 0;
10953}
10954
10955static int tg3_test_memory(struct tg3 *tp)
10956{
10957 static struct mem_entry {
10958 u32 offset;
10959 u32 len;
10960 } mem_tbl_570x[] = {
38690194 10961 { 0x00000000, 0x00b50},
7942e1db
MC
10962 { 0x00002000, 0x1c000},
10963 { 0xffffffff, 0x00000}
10964 }, mem_tbl_5705[] = {
10965 { 0x00000100, 0x0000c},
10966 { 0x00000200, 0x00008},
7942e1db
MC
10967 { 0x00004000, 0x00800},
10968 { 0x00006000, 0x01000},
10969 { 0x00008000, 0x02000},
10970 { 0x00010000, 0x0e000},
10971 { 0xffffffff, 0x00000}
79f4d13a
MC
10972 }, mem_tbl_5755[] = {
10973 { 0x00000200, 0x00008},
10974 { 0x00004000, 0x00800},
10975 { 0x00006000, 0x00800},
10976 { 0x00008000, 0x02000},
10977 { 0x00010000, 0x0c000},
10978 { 0xffffffff, 0x00000}
b16250e3
MC
10979 }, mem_tbl_5906[] = {
10980 { 0x00000200, 0x00008},
10981 { 0x00004000, 0x00400},
10982 { 0x00006000, 0x00400},
10983 { 0x00008000, 0x01000},
10984 { 0x00010000, 0x01000},
10985 { 0xffffffff, 0x00000}
8b5a6c42
MC
10986 }, mem_tbl_5717[] = {
10987 { 0x00000200, 0x00008},
10988 { 0x00010000, 0x0a000},
10989 { 0x00020000, 0x13c00},
10990 { 0xffffffff, 0x00000}
10991 }, mem_tbl_57765[] = {
10992 { 0x00000200, 0x00008},
10993 { 0x00004000, 0x00800},
10994 { 0x00006000, 0x09800},
10995 { 0x00010000, 0x0a000},
10996 { 0xffffffff, 0x00000}
7942e1db
MC
10997 };
10998 struct mem_entry *mem_tbl;
10999 int err = 0;
11000 int i;
11001
0a58d668 11002 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
8b5a6c42
MC
11003 mem_tbl = mem_tbl_5717;
11004 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
11005 mem_tbl = mem_tbl_57765;
11006 else if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
321d32a0
MC
11007 mem_tbl = mem_tbl_5755;
11008 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
11009 mem_tbl = mem_tbl_5906;
11010 else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
11011 mem_tbl = mem_tbl_5705;
11012 else
7942e1db
MC
11013 mem_tbl = mem_tbl_570x;
11014
11015 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
be98da6a
MC
11016 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
11017 if (err)
7942e1db
MC
11018 break;
11019 }
6aa20a22 11020
7942e1db
MC
11021 return err;
11022}
11023
9f40dead
MC
11024#define TG3_MAC_LOOPBACK 0
11025#define TG3_PHY_LOOPBACK 1
11026
4852a861 11027static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, int loopback_mode)
c76949a6 11028{
9f40dead 11029 u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
fd2ce37f 11030 u32 desc_idx, coal_now;
c76949a6
MC
11031 struct sk_buff *skb, *rx_skb;
11032 u8 *tx_data;
11033 dma_addr_t map;
11034 int num_pkts, tx_len, rx_len, i, err;
11035 struct tg3_rx_buffer_desc *desc;
898a56f8 11036 struct tg3_napi *tnapi, *rnapi;
8fea32b9 11037 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
c76949a6 11038
c8873405
MC
11039 tnapi = &tp->napi[0];
11040 rnapi = &tp->napi[0];
0c1d0e2b 11041 if (tp->irq_cnt > 1) {
1da85aa3
MC
11042 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
11043 rnapi = &tp->napi[1];
c8873405
MC
11044 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
11045 tnapi = &tp->napi[1];
0c1d0e2b 11046 }
fd2ce37f 11047 coal_now = tnapi->coal_now | rnapi->coal_now;
898a56f8 11048
9f40dead 11049 if (loopback_mode == TG3_MAC_LOOPBACK) {
c94e3941
MC
11050 /* HW errata - mac loopback fails in some cases on 5780.
11051 * Normal traffic and PHY loopback are not affected by
aba49f24
MC
11052 * errata. Also, the MAC loopback test is deprecated for
11053 * all newer ASIC revisions.
c94e3941 11054 */
aba49f24
MC
11055 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
11056 (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
c94e3941
MC
11057 return 0;
11058
49692ca1
MC
11059 mac_mode = tp->mac_mode &
11060 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
11061 mac_mode |= MAC_MODE_PORT_INT_LPBACK;
e8f3f6ca
MC
11062 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
11063 mac_mode |= MAC_MODE_LINK_POLARITY;
f07e9af3 11064 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3f7045c1
MC
11065 mac_mode |= MAC_MODE_PORT_MODE_MII;
11066 else
11067 mac_mode |= MAC_MODE_PORT_MODE_GMII;
9f40dead
MC
11068 tw32(MAC_MODE, mac_mode);
11069 } else if (loopback_mode == TG3_PHY_LOOPBACK) {
3f7045c1
MC
11070 u32 val;
11071
f07e9af3 11072 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd 11073 tg3_phy_fet_toggle_apd(tp, false);
5d64ad34
MC
11074 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
11075 } else
11076 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
3f7045c1 11077
9ef8ca99
MC
11078 tg3_phy_toggle_automdix(tp, 0);
11079
3f7045c1 11080 tg3_writephy(tp, MII_BMCR, val);
c94e3941 11081 udelay(40);
5d64ad34 11082
49692ca1
MC
11083 mac_mode = tp->mac_mode &
11084 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
f07e9af3 11085 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
1061b7c5
MC
11086 tg3_writephy(tp, MII_TG3_FET_PTEST,
11087 MII_TG3_FET_PTEST_FRC_TX_LINK |
11088 MII_TG3_FET_PTEST_FRC_TX_LOCK);
11089 /* The write needs to be flushed for the AC131 */
11090 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
11091 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
5d64ad34
MC
11092 mac_mode |= MAC_MODE_PORT_MODE_MII;
11093 } else
11094 mac_mode |= MAC_MODE_PORT_MODE_GMII;
b16250e3 11095
c94e3941 11096 /* reset to prevent losing 1st rx packet intermittently */
f07e9af3 11097 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
c94e3941
MC
11098 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
11099 udelay(10);
11100 tw32_f(MAC_RX_MODE, tp->rx_mode);
11101 }
e8f3f6ca 11102 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
79eb6904
MC
11103 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
11104 if (masked_phy_id == TG3_PHY_ID_BCM5401)
e8f3f6ca 11105 mac_mode &= ~MAC_MODE_LINK_POLARITY;
79eb6904 11106 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
e8f3f6ca 11107 mac_mode |= MAC_MODE_LINK_POLARITY;
ff18ff02
MC
11108 tg3_writephy(tp, MII_TG3_EXT_CTRL,
11109 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
11110 }
9f40dead 11111 tw32(MAC_MODE, mac_mode);
49692ca1
MC
11112
11113 /* Wait for link */
11114 for (i = 0; i < 100; i++) {
11115 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
11116 break;
11117 mdelay(1);
11118 }
859a5887 11119 } else {
9f40dead 11120 return -EINVAL;
859a5887 11121 }
c76949a6
MC
11122
11123 err = -EIO;
11124
4852a861 11125 tx_len = pktsz;
a20e9c62 11126 skb = netdev_alloc_skb(tp->dev, tx_len);
a50bb7b9
JJ
11127 if (!skb)
11128 return -ENOMEM;
11129
c76949a6
MC
11130 tx_data = skb_put(skb, tx_len);
11131 memcpy(tx_data, tp->dev->dev_addr, 6);
11132 memset(tx_data + 6, 0x0, 8);
11133
4852a861 11134 tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
c76949a6
MC
11135
11136 for (i = 14; i < tx_len; i++)
11137 tx_data[i] = (u8) (i & 0xff);
11138
f4188d8a
AD
11139 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
11140 if (pci_dma_mapping_error(tp->pdev, map)) {
a21771dd
MC
11141 dev_kfree_skb(skb);
11142 return -EIO;
11143 }
c76949a6
MC
11144
11145 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11146 rnapi->coal_now);
c76949a6
MC
11147
11148 udelay(10);
11149
898a56f8 11150 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
c76949a6 11151
c76949a6
MC
11152 num_pkts = 0;
11153
f4188d8a 11154 tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
c76949a6 11155
f3f3f27e 11156 tnapi->tx_prod++;
c76949a6
MC
11157 num_pkts++;
11158
f3f3f27e
MC
11159 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
11160 tr32_mailbox(tnapi->prodmbox);
c76949a6
MC
11161
11162 udelay(10);
11163
303fc921
MC
11164 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
11165 for (i = 0; i < 35; i++) {
c76949a6 11166 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11167 coal_now);
c76949a6
MC
11168
11169 udelay(10);
11170
898a56f8
MC
11171 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
11172 rx_idx = rnapi->hw_status->idx[0].rx_producer;
f3f3f27e 11173 if ((tx_idx == tnapi->tx_prod) &&
c76949a6
MC
11174 (rx_idx == (rx_start_idx + num_pkts)))
11175 break;
11176 }
11177
f4188d8a 11178 pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
c76949a6
MC
11179 dev_kfree_skb(skb);
11180
f3f3f27e 11181 if (tx_idx != tnapi->tx_prod)
c76949a6
MC
11182 goto out;
11183
11184 if (rx_idx != rx_start_idx + num_pkts)
11185 goto out;
11186
72334482 11187 desc = &rnapi->rx_rcb[rx_start_idx];
c76949a6
MC
11188 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
11189 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
c76949a6
MC
11190
11191 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
11192 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
11193 goto out;
11194
11195 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
11196 if (rx_len != tx_len)
11197 goto out;
11198
4852a861
MC
11199 if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
11200 if (opaque_key != RXD_OPAQUE_RING_STD)
11201 goto out;
11202
11203 rx_skb = tpr->rx_std_buffers[desc_idx].skb;
11204 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
11205 } else {
11206 if (opaque_key != RXD_OPAQUE_RING_JUMBO)
11207 goto out;
11208
11209 rx_skb = tpr->rx_jmb_buffers[desc_idx].skb;
11210 map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx], mapping);
11211 }
c76949a6 11212
c76949a6
MC
11213 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
11214
11215 for (i = 14; i < tx_len; i++) {
11216 if (*(rx_skb->data + i) != (u8) (i & 0xff))
11217 goto out;
11218 }
11219 err = 0;
6aa20a22 11220
c76949a6
MC
11221 /* tg3_free_rings will unmap and free the rx_skb */
11222out:
11223 return err;
11224}
11225
9f40dead
MC
11226#define TG3_MAC_LOOPBACK_FAILED 1
11227#define TG3_PHY_LOOPBACK_FAILED 2
11228#define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
11229 TG3_PHY_LOOPBACK_FAILED)
11230
11231static int tg3_test_loopback(struct tg3 *tp)
11232{
11233 int err = 0;
ab789046 11234 u32 eee_cap, cpmuctrl = 0;
9f40dead
MC
11235
11236 if (!netif_running(tp->dev))
11237 return TG3_LOOPBACK_FAILED;
11238
ab789046
MC
11239 eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
11240 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
11241
b9ec6c1b 11242 err = tg3_reset_hw(tp, 1);
ab789046
MC
11243 if (err) {
11244 err = TG3_LOOPBACK_FAILED;
11245 goto done;
11246 }
9f40dead 11247
6833c043 11248 /* Turn off gphy autopowerdown. */
f07e9af3 11249 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
11250 tg3_phy_toggle_apd(tp, false);
11251
321d32a0 11252 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
9936bcf6
MC
11253 int i;
11254 u32 status;
11255
11256 tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
11257
11258 /* Wait for up to 40 microseconds to acquire lock. */
11259 for (i = 0; i < 4; i++) {
11260 status = tr32(TG3_CPMU_MUTEX_GNT);
11261 if (status == CPMU_MUTEX_GNT_DRIVER)
11262 break;
11263 udelay(10);
11264 }
11265
ab789046
MC
11266 if (status != CPMU_MUTEX_GNT_DRIVER) {
11267 err = TG3_LOOPBACK_FAILED;
11268 goto done;
11269 }
9936bcf6 11270
b2a5c19c 11271 /* Turn off link-based power management. */
e875093c 11272 cpmuctrl = tr32(TG3_CPMU_CTRL);
109115e1
MC
11273 tw32(TG3_CPMU_CTRL,
11274 cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
11275 CPMU_CTRL_LINK_AWARE_MODE));
9936bcf6
MC
11276 }
11277
4852a861 11278 if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_MAC_LOOPBACK))
9f40dead 11279 err |= TG3_MAC_LOOPBACK_FAILED;
9936bcf6 11280
4852a861
MC
11281 if ((tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) &&
11282 tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_MAC_LOOPBACK))
11283 err |= (TG3_MAC_LOOPBACK_FAILED << 2);
11284
321d32a0 11285 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
9936bcf6
MC
11286 tw32(TG3_CPMU_CTRL, cpmuctrl);
11287
11288 /* Release the mutex */
11289 tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
11290 }
11291
f07e9af3 11292 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
dd477003 11293 !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
4852a861 11294 if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_PHY_LOOPBACK))
9f40dead 11295 err |= TG3_PHY_LOOPBACK_FAILED;
4852a861
MC
11296 if ((tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) &&
11297 tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_PHY_LOOPBACK))
11298 err |= (TG3_PHY_LOOPBACK_FAILED << 2);
9f40dead
MC
11299 }
11300
6833c043 11301 /* Re-enable gphy autopowerdown. */
f07e9af3 11302 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
11303 tg3_phy_toggle_apd(tp, true);
11304
ab789046
MC
11305done:
11306 tp->phy_flags |= eee_cap;
11307
9f40dead
MC
11308 return err;
11309}
11310
4cafd3f5
MC
11311static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
11312 u64 *data)
11313{
566f86ad
MC
11314 struct tg3 *tp = netdev_priv(dev);
11315
80096068 11316 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
c866b7ea 11317 tg3_power_up(tp);
bc1c7567 11318
566f86ad
MC
11319 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
11320
11321 if (tg3_test_nvram(tp) != 0) {
11322 etest->flags |= ETH_TEST_FL_FAILED;
11323 data[0] = 1;
11324 }
ca43007a
MC
11325 if (tg3_test_link(tp) != 0) {
11326 etest->flags |= ETH_TEST_FL_FAILED;
11327 data[1] = 1;
11328 }
a71116d1 11329 if (etest->flags & ETH_TEST_FL_OFFLINE) {
b02fd9e3 11330 int err, err2 = 0, irq_sync = 0;
bbe832c0
MC
11331
11332 if (netif_running(dev)) {
b02fd9e3 11333 tg3_phy_stop(tp);
a71116d1 11334 tg3_netif_stop(tp);
bbe832c0
MC
11335 irq_sync = 1;
11336 }
a71116d1 11337
bbe832c0 11338 tg3_full_lock(tp, irq_sync);
a71116d1
MC
11339
11340 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
ec41c7df 11341 err = tg3_nvram_lock(tp);
a71116d1
MC
11342 tg3_halt_cpu(tp, RX_CPU_BASE);
11343 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
11344 tg3_halt_cpu(tp, TX_CPU_BASE);
ec41c7df
MC
11345 if (!err)
11346 tg3_nvram_unlock(tp);
a71116d1 11347
f07e9af3 11348 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
d9ab5ad1
MC
11349 tg3_phy_reset(tp);
11350
a71116d1
MC
11351 if (tg3_test_registers(tp) != 0) {
11352 etest->flags |= ETH_TEST_FL_FAILED;
11353 data[2] = 1;
11354 }
7942e1db
MC
11355 if (tg3_test_memory(tp) != 0) {
11356 etest->flags |= ETH_TEST_FL_FAILED;
11357 data[3] = 1;
11358 }
9f40dead 11359 if ((data[4] = tg3_test_loopback(tp)) != 0)
c76949a6 11360 etest->flags |= ETH_TEST_FL_FAILED;
a71116d1 11361
f47c11ee
DM
11362 tg3_full_unlock(tp);
11363
d4bc3927
MC
11364 if (tg3_test_interrupt(tp) != 0) {
11365 etest->flags |= ETH_TEST_FL_FAILED;
11366 data[5] = 1;
11367 }
f47c11ee
DM
11368
11369 tg3_full_lock(tp, 0);
d4bc3927 11370
a71116d1
MC
11371 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
11372 if (netif_running(dev)) {
11373 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
b02fd9e3
MC
11374 err2 = tg3_restart_hw(tp, 1);
11375 if (!err2)
b9ec6c1b 11376 tg3_netif_start(tp);
a71116d1 11377 }
f47c11ee
DM
11378
11379 tg3_full_unlock(tp);
b02fd9e3
MC
11380
11381 if (irq_sync && !err2)
11382 tg3_phy_start(tp);
a71116d1 11383 }
80096068 11384 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
c866b7ea 11385 tg3_power_down(tp);
bc1c7567 11386
4cafd3f5
MC
11387}
11388
1da177e4
LT
11389static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11390{
11391 struct mii_ioctl_data *data = if_mii(ifr);
11392 struct tg3 *tp = netdev_priv(dev);
11393 int err;
11394
b02fd9e3 11395 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
3f0e3ad7 11396 struct phy_device *phydev;
f07e9af3 11397 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 11398 return -EAGAIN;
3f0e3ad7 11399 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
28b04113 11400 return phy_mii_ioctl(phydev, ifr, cmd);
b02fd9e3
MC
11401 }
11402
33f401ae 11403 switch (cmd) {
1da177e4 11404 case SIOCGMIIPHY:
882e9793 11405 data->phy_id = tp->phy_addr;
1da177e4
LT
11406
11407 /* fallthru */
11408 case SIOCGMIIREG: {
11409 u32 mii_regval;
11410
f07e9af3 11411 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
11412 break; /* We have no PHY */
11413
f746a313
MC
11414 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) ||
11415 ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
11416 !netif_running(dev)))
bc1c7567
MC
11417 return -EAGAIN;
11418
f47c11ee 11419 spin_lock_bh(&tp->lock);
1da177e4 11420 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
f47c11ee 11421 spin_unlock_bh(&tp->lock);
1da177e4
LT
11422
11423 data->val_out = mii_regval;
11424
11425 return err;
11426 }
11427
11428 case SIOCSMIIREG:
f07e9af3 11429 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
11430 break; /* We have no PHY */
11431
f746a313
MC
11432 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) ||
11433 ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
11434 !netif_running(dev)))
bc1c7567
MC
11435 return -EAGAIN;
11436
f47c11ee 11437 spin_lock_bh(&tp->lock);
1da177e4 11438 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
f47c11ee 11439 spin_unlock_bh(&tp->lock);
1da177e4
LT
11440
11441 return err;
11442
11443 default:
11444 /* do nothing */
11445 break;
11446 }
11447 return -EOPNOTSUPP;
11448}
11449
15f9850d
DM
11450static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11451{
11452 struct tg3 *tp = netdev_priv(dev);
11453
11454 memcpy(ec, &tp->coal, sizeof(*ec));
11455 return 0;
11456}
11457
d244c892
MC
11458static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11459{
11460 struct tg3 *tp = netdev_priv(dev);
11461 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
11462 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
11463
11464 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
11465 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
11466 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
11467 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
11468 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
11469 }
11470
11471 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
11472 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
11473 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
11474 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
11475 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
11476 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
11477 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
11478 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
11479 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
11480 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
11481 return -EINVAL;
11482
11483 /* No rx interrupts will be generated if both are zero */
11484 if ((ec->rx_coalesce_usecs == 0) &&
11485 (ec->rx_max_coalesced_frames == 0))
11486 return -EINVAL;
11487
11488 /* No tx interrupts will be generated if both are zero */
11489 if ((ec->tx_coalesce_usecs == 0) &&
11490 (ec->tx_max_coalesced_frames == 0))
11491 return -EINVAL;
11492
11493 /* Only copy relevant parameters, ignore all others. */
11494 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
11495 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
11496 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
11497 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
11498 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
11499 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
11500 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
11501 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
11502 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
11503
11504 if (netif_running(dev)) {
11505 tg3_full_lock(tp, 0);
11506 __tg3_set_coalesce(tp, &tp->coal);
11507 tg3_full_unlock(tp);
11508 }
11509 return 0;
11510}
11511
7282d491 11512static const struct ethtool_ops tg3_ethtool_ops = {
1da177e4
LT
11513 .get_settings = tg3_get_settings,
11514 .set_settings = tg3_set_settings,
11515 .get_drvinfo = tg3_get_drvinfo,
11516 .get_regs_len = tg3_get_regs_len,
11517 .get_regs = tg3_get_regs,
11518 .get_wol = tg3_get_wol,
11519 .set_wol = tg3_set_wol,
11520 .get_msglevel = tg3_get_msglevel,
11521 .set_msglevel = tg3_set_msglevel,
11522 .nway_reset = tg3_nway_reset,
11523 .get_link = ethtool_op_get_link,
11524 .get_eeprom_len = tg3_get_eeprom_len,
11525 .get_eeprom = tg3_get_eeprom,
11526 .set_eeprom = tg3_set_eeprom,
11527 .get_ringparam = tg3_get_ringparam,
11528 .set_ringparam = tg3_set_ringparam,
11529 .get_pauseparam = tg3_get_pauseparam,
11530 .set_pauseparam = tg3_set_pauseparam,
4cafd3f5 11531 .self_test = tg3_self_test,
1da177e4 11532 .get_strings = tg3_get_strings,
81b8709c 11533 .set_phys_id = tg3_set_phys_id,
1da177e4 11534 .get_ethtool_stats = tg3_get_ethtool_stats,
15f9850d 11535 .get_coalesce = tg3_get_coalesce,
d244c892 11536 .set_coalesce = tg3_set_coalesce,
b9f2c044 11537 .get_sset_count = tg3_get_sset_count,
1da177e4
LT
11538};
11539
11540static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
11541{
1b27777a 11542 u32 cursize, val, magic;
1da177e4
LT
11543
11544 tp->nvram_size = EEPROM_CHIP_SIZE;
11545
e4f34110 11546 if (tg3_nvram_read(tp, 0, &magic) != 0)
1da177e4
LT
11547 return;
11548
b16250e3
MC
11549 if ((magic != TG3_EEPROM_MAGIC) &&
11550 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
11551 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
1da177e4
LT
11552 return;
11553
11554 /*
11555 * Size the chip by reading offsets at increasing powers of two.
11556 * When we encounter our validation signature, we know the addressing
11557 * has wrapped around, and thus have our chip size.
11558 */
1b27777a 11559 cursize = 0x10;
1da177e4
LT
11560
11561 while (cursize < tp->nvram_size) {
e4f34110 11562 if (tg3_nvram_read(tp, cursize, &val) != 0)
1da177e4
LT
11563 return;
11564
1820180b 11565 if (val == magic)
1da177e4
LT
11566 break;
11567
11568 cursize <<= 1;
11569 }
11570
11571 tp->nvram_size = cursize;
11572}
6aa20a22 11573
1da177e4
LT
11574static void __devinit tg3_get_nvram_size(struct tg3 *tp)
11575{
11576 u32 val;
11577
df259d8c
MC
11578 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
11579 tg3_nvram_read(tp, 0, &val) != 0)
1b27777a
MC
11580 return;
11581
11582 /* Selfboot format */
1820180b 11583 if (val != TG3_EEPROM_MAGIC) {
1b27777a
MC
11584 tg3_get_eeprom_size(tp);
11585 return;
11586 }
11587
6d348f2c 11588 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
1da177e4 11589 if (val != 0) {
6d348f2c
MC
11590 /* This is confusing. We want to operate on the
11591 * 16-bit value at offset 0xf2. The tg3_nvram_read()
11592 * call will read from NVRAM and byteswap the data
11593 * according to the byteswapping settings for all
11594 * other register accesses. This ensures the data we
11595 * want will always reside in the lower 16-bits.
11596 * However, the data in NVRAM is in LE format, which
11597 * means the data from the NVRAM read will always be
11598 * opposite the endianness of the CPU. The 16-bit
11599 * byteswap then brings the data to CPU endianness.
11600 */
11601 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
1da177e4
LT
11602 return;
11603 }
11604 }
fd1122a2 11605 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
1da177e4
LT
11606}
11607
11608static void __devinit tg3_get_nvram_info(struct tg3 *tp)
11609{
11610 u32 nvcfg1;
11611
11612 nvcfg1 = tr32(NVRAM_CFG1);
11613 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
11614 tp->tg3_flags2 |= TG3_FLG2_FLASH;
8590a603 11615 } else {
1da177e4
LT
11616 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11617 tw32(NVRAM_CFG1, nvcfg1);
11618 }
11619
4c987487 11620 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
a4e2b347 11621 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
1da177e4 11622 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
8590a603
MC
11623 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
11624 tp->nvram_jedecnum = JEDEC_ATMEL;
11625 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
11626 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11627 break;
11628 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
11629 tp->nvram_jedecnum = JEDEC_ATMEL;
11630 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
11631 break;
11632 case FLASH_VENDOR_ATMEL_EEPROM:
11633 tp->nvram_jedecnum = JEDEC_ATMEL;
11634 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11635 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11636 break;
11637 case FLASH_VENDOR_ST:
11638 tp->nvram_jedecnum = JEDEC_ST;
11639 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
11640 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11641 break;
11642 case FLASH_VENDOR_SAIFUN:
11643 tp->nvram_jedecnum = JEDEC_SAIFUN;
11644 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
11645 break;
11646 case FLASH_VENDOR_SST_SMALL:
11647 case FLASH_VENDOR_SST_LARGE:
11648 tp->nvram_jedecnum = JEDEC_SST;
11649 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
11650 break;
1da177e4 11651 }
8590a603 11652 } else {
1da177e4
LT
11653 tp->nvram_jedecnum = JEDEC_ATMEL;
11654 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
11655 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11656 }
11657}
11658
a1b950d5
MC
11659static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
11660{
11661 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
11662 case FLASH_5752PAGE_SIZE_256:
11663 tp->nvram_pagesize = 256;
11664 break;
11665 case FLASH_5752PAGE_SIZE_512:
11666 tp->nvram_pagesize = 512;
11667 break;
11668 case FLASH_5752PAGE_SIZE_1K:
11669 tp->nvram_pagesize = 1024;
11670 break;
11671 case FLASH_5752PAGE_SIZE_2K:
11672 tp->nvram_pagesize = 2048;
11673 break;
11674 case FLASH_5752PAGE_SIZE_4K:
11675 tp->nvram_pagesize = 4096;
11676 break;
11677 case FLASH_5752PAGE_SIZE_264:
11678 tp->nvram_pagesize = 264;
11679 break;
11680 case FLASH_5752PAGE_SIZE_528:
11681 tp->nvram_pagesize = 528;
11682 break;
11683 }
11684}
11685
361b4ac2
MC
11686static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
11687{
11688 u32 nvcfg1;
11689
11690 nvcfg1 = tr32(NVRAM_CFG1);
11691
e6af301b
MC
11692 /* NVRAM protection for TPM */
11693 if (nvcfg1 & (1 << 27))
f66a29b0 11694 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
e6af301b 11695
361b4ac2 11696 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
11697 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
11698 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
11699 tp->nvram_jedecnum = JEDEC_ATMEL;
11700 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11701 break;
11702 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11703 tp->nvram_jedecnum = JEDEC_ATMEL;
11704 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11705 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11706 break;
11707 case FLASH_5752VENDOR_ST_M45PE10:
11708 case FLASH_5752VENDOR_ST_M45PE20:
11709 case FLASH_5752VENDOR_ST_M45PE40:
11710 tp->nvram_jedecnum = JEDEC_ST;
11711 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11712 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11713 break;
361b4ac2
MC
11714 }
11715
11716 if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
a1b950d5 11717 tg3_nvram_get_pagesize(tp, nvcfg1);
8590a603 11718 } else {
361b4ac2
MC
11719 /* For eeprom, set pagesize to maximum eeprom size */
11720 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11721
11722 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11723 tw32(NVRAM_CFG1, nvcfg1);
11724 }
11725}
11726
d3c7b886
MC
11727static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
11728{
989a9d23 11729 u32 nvcfg1, protect = 0;
d3c7b886
MC
11730
11731 nvcfg1 = tr32(NVRAM_CFG1);
11732
11733 /* NVRAM protection for TPM */
989a9d23 11734 if (nvcfg1 & (1 << 27)) {
f66a29b0 11735 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
989a9d23
MC
11736 protect = 1;
11737 }
d3c7b886 11738
989a9d23
MC
11739 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
11740 switch (nvcfg1) {
8590a603
MC
11741 case FLASH_5755VENDOR_ATMEL_FLASH_1:
11742 case FLASH_5755VENDOR_ATMEL_FLASH_2:
11743 case FLASH_5755VENDOR_ATMEL_FLASH_3:
11744 case FLASH_5755VENDOR_ATMEL_FLASH_5:
11745 tp->nvram_jedecnum = JEDEC_ATMEL;
11746 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11747 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11748 tp->nvram_pagesize = 264;
11749 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
11750 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
11751 tp->nvram_size = (protect ? 0x3e200 :
11752 TG3_NVRAM_SIZE_512KB);
11753 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
11754 tp->nvram_size = (protect ? 0x1f200 :
11755 TG3_NVRAM_SIZE_256KB);
11756 else
11757 tp->nvram_size = (protect ? 0x1f200 :
11758 TG3_NVRAM_SIZE_128KB);
11759 break;
11760 case FLASH_5752VENDOR_ST_M45PE10:
11761 case FLASH_5752VENDOR_ST_M45PE20:
11762 case FLASH_5752VENDOR_ST_M45PE40:
11763 tp->nvram_jedecnum = JEDEC_ST;
11764 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11765 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11766 tp->nvram_pagesize = 256;
11767 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
11768 tp->nvram_size = (protect ?
11769 TG3_NVRAM_SIZE_64KB :
11770 TG3_NVRAM_SIZE_128KB);
11771 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
11772 tp->nvram_size = (protect ?
11773 TG3_NVRAM_SIZE_64KB :
11774 TG3_NVRAM_SIZE_256KB);
11775 else
11776 tp->nvram_size = (protect ?
11777 TG3_NVRAM_SIZE_128KB :
11778 TG3_NVRAM_SIZE_512KB);
11779 break;
d3c7b886
MC
11780 }
11781}
11782
1b27777a
MC
11783static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
11784{
11785 u32 nvcfg1;
11786
11787 nvcfg1 = tr32(NVRAM_CFG1);
11788
11789 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
11790 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
11791 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
11792 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
11793 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
11794 tp->nvram_jedecnum = JEDEC_ATMEL;
11795 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11796 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
1b27777a 11797
8590a603
MC
11798 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11799 tw32(NVRAM_CFG1, nvcfg1);
11800 break;
11801 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11802 case FLASH_5755VENDOR_ATMEL_FLASH_1:
11803 case FLASH_5755VENDOR_ATMEL_FLASH_2:
11804 case FLASH_5755VENDOR_ATMEL_FLASH_3:
11805 tp->nvram_jedecnum = JEDEC_ATMEL;
11806 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11807 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11808 tp->nvram_pagesize = 264;
11809 break;
11810 case FLASH_5752VENDOR_ST_M45PE10:
11811 case FLASH_5752VENDOR_ST_M45PE20:
11812 case FLASH_5752VENDOR_ST_M45PE40:
11813 tp->nvram_jedecnum = JEDEC_ST;
11814 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11815 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11816 tp->nvram_pagesize = 256;
11817 break;
1b27777a
MC
11818 }
11819}
11820
6b91fa02
MC
11821static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
11822{
11823 u32 nvcfg1, protect = 0;
11824
11825 nvcfg1 = tr32(NVRAM_CFG1);
11826
11827 /* NVRAM protection for TPM */
11828 if (nvcfg1 & (1 << 27)) {
f66a29b0 11829 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
6b91fa02
MC
11830 protect = 1;
11831 }
11832
11833 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
11834 switch (nvcfg1) {
8590a603
MC
11835 case FLASH_5761VENDOR_ATMEL_ADB021D:
11836 case FLASH_5761VENDOR_ATMEL_ADB041D:
11837 case FLASH_5761VENDOR_ATMEL_ADB081D:
11838 case FLASH_5761VENDOR_ATMEL_ADB161D:
11839 case FLASH_5761VENDOR_ATMEL_MDB021D:
11840 case FLASH_5761VENDOR_ATMEL_MDB041D:
11841 case FLASH_5761VENDOR_ATMEL_MDB081D:
11842 case FLASH_5761VENDOR_ATMEL_MDB161D:
11843 tp->nvram_jedecnum = JEDEC_ATMEL;
11844 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11845 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11846 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
11847 tp->nvram_pagesize = 256;
11848 break;
11849 case FLASH_5761VENDOR_ST_A_M45PE20:
11850 case FLASH_5761VENDOR_ST_A_M45PE40:
11851 case FLASH_5761VENDOR_ST_A_M45PE80:
11852 case FLASH_5761VENDOR_ST_A_M45PE16:
11853 case FLASH_5761VENDOR_ST_M_M45PE20:
11854 case FLASH_5761VENDOR_ST_M_M45PE40:
11855 case FLASH_5761VENDOR_ST_M_M45PE80:
11856 case FLASH_5761VENDOR_ST_M_M45PE16:
11857 tp->nvram_jedecnum = JEDEC_ST;
11858 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11859 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11860 tp->nvram_pagesize = 256;
11861 break;
6b91fa02
MC
11862 }
11863
11864 if (protect) {
11865 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
11866 } else {
11867 switch (nvcfg1) {
8590a603
MC
11868 case FLASH_5761VENDOR_ATMEL_ADB161D:
11869 case FLASH_5761VENDOR_ATMEL_MDB161D:
11870 case FLASH_5761VENDOR_ST_A_M45PE16:
11871 case FLASH_5761VENDOR_ST_M_M45PE16:
11872 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
11873 break;
11874 case FLASH_5761VENDOR_ATMEL_ADB081D:
11875 case FLASH_5761VENDOR_ATMEL_MDB081D:
11876 case FLASH_5761VENDOR_ST_A_M45PE80:
11877 case FLASH_5761VENDOR_ST_M_M45PE80:
11878 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
11879 break;
11880 case FLASH_5761VENDOR_ATMEL_ADB041D:
11881 case FLASH_5761VENDOR_ATMEL_MDB041D:
11882 case FLASH_5761VENDOR_ST_A_M45PE40:
11883 case FLASH_5761VENDOR_ST_M_M45PE40:
11884 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11885 break;
11886 case FLASH_5761VENDOR_ATMEL_ADB021D:
11887 case FLASH_5761VENDOR_ATMEL_MDB021D:
11888 case FLASH_5761VENDOR_ST_A_M45PE20:
11889 case FLASH_5761VENDOR_ST_M_M45PE20:
11890 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11891 break;
6b91fa02
MC
11892 }
11893 }
11894}
11895
b5d3772c
MC
11896static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
11897{
11898 tp->nvram_jedecnum = JEDEC_ATMEL;
11899 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11900 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11901}
11902
321d32a0
MC
11903static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
11904{
11905 u32 nvcfg1;
11906
11907 nvcfg1 = tr32(NVRAM_CFG1);
11908
11909 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11910 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
11911 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
11912 tp->nvram_jedecnum = JEDEC_ATMEL;
11913 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11914 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11915
11916 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11917 tw32(NVRAM_CFG1, nvcfg1);
11918 return;
11919 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11920 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
11921 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
11922 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
11923 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
11924 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
11925 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
11926 tp->nvram_jedecnum = JEDEC_ATMEL;
11927 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11928 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11929
11930 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11931 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11932 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
11933 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
11934 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11935 break;
11936 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
11937 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
11938 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11939 break;
11940 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
11941 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
11942 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11943 break;
11944 }
11945 break;
11946 case FLASH_5752VENDOR_ST_M45PE10:
11947 case FLASH_5752VENDOR_ST_M45PE20:
11948 case FLASH_5752VENDOR_ST_M45PE40:
11949 tp->nvram_jedecnum = JEDEC_ST;
11950 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11951 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11952
11953 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11954 case FLASH_5752VENDOR_ST_M45PE10:
11955 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11956 break;
11957 case FLASH_5752VENDOR_ST_M45PE20:
11958 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11959 break;
11960 case FLASH_5752VENDOR_ST_M45PE40:
11961 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11962 break;
11963 }
11964 break;
11965 default:
df259d8c 11966 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
321d32a0
MC
11967 return;
11968 }
11969
a1b950d5
MC
11970 tg3_nvram_get_pagesize(tp, nvcfg1);
11971 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
321d32a0 11972 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
a1b950d5
MC
11973}
11974
11975
11976static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
11977{
11978 u32 nvcfg1;
11979
11980 nvcfg1 = tr32(NVRAM_CFG1);
11981
11982 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11983 case FLASH_5717VENDOR_ATMEL_EEPROM:
11984 case FLASH_5717VENDOR_MICRO_EEPROM:
11985 tp->nvram_jedecnum = JEDEC_ATMEL;
11986 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11987 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11988
11989 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11990 tw32(NVRAM_CFG1, nvcfg1);
11991 return;
11992 case FLASH_5717VENDOR_ATMEL_MDB011D:
11993 case FLASH_5717VENDOR_ATMEL_ADB011B:
11994 case FLASH_5717VENDOR_ATMEL_ADB011D:
11995 case FLASH_5717VENDOR_ATMEL_MDB021D:
11996 case FLASH_5717VENDOR_ATMEL_ADB021B:
11997 case FLASH_5717VENDOR_ATMEL_ADB021D:
11998 case FLASH_5717VENDOR_ATMEL_45USPT:
11999 tp->nvram_jedecnum = JEDEC_ATMEL;
12000 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
12001 tp->tg3_flags2 |= TG3_FLG2_FLASH;
12002
12003 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12004 case FLASH_5717VENDOR_ATMEL_MDB021D:
66ee33bf
MC
12005 /* Detect size with tg3_nvram_get_size() */
12006 break;
a1b950d5
MC
12007 case FLASH_5717VENDOR_ATMEL_ADB021B:
12008 case FLASH_5717VENDOR_ATMEL_ADB021D:
12009 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12010 break;
12011 default:
12012 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12013 break;
12014 }
321d32a0 12015 break;
a1b950d5
MC
12016 case FLASH_5717VENDOR_ST_M_M25PE10:
12017 case FLASH_5717VENDOR_ST_A_M25PE10:
12018 case FLASH_5717VENDOR_ST_M_M45PE10:
12019 case FLASH_5717VENDOR_ST_A_M45PE10:
12020 case FLASH_5717VENDOR_ST_M_M25PE20:
12021 case FLASH_5717VENDOR_ST_A_M25PE20:
12022 case FLASH_5717VENDOR_ST_M_M45PE20:
12023 case FLASH_5717VENDOR_ST_A_M45PE20:
12024 case FLASH_5717VENDOR_ST_25USPT:
12025 case FLASH_5717VENDOR_ST_45USPT:
12026 tp->nvram_jedecnum = JEDEC_ST;
12027 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
12028 tp->tg3_flags2 |= TG3_FLG2_FLASH;
12029
12030 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12031 case FLASH_5717VENDOR_ST_M_M25PE20:
a1b950d5 12032 case FLASH_5717VENDOR_ST_M_M45PE20:
66ee33bf
MC
12033 /* Detect size with tg3_nvram_get_size() */
12034 break;
12035 case FLASH_5717VENDOR_ST_A_M25PE20:
a1b950d5
MC
12036 case FLASH_5717VENDOR_ST_A_M45PE20:
12037 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12038 break;
12039 default:
12040 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12041 break;
12042 }
321d32a0 12043 break;
a1b950d5
MC
12044 default:
12045 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
12046 return;
321d32a0 12047 }
a1b950d5
MC
12048
12049 tg3_nvram_get_pagesize(tp, nvcfg1);
12050 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
12051 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
321d32a0
MC
12052}
12053
9b91b5f1
MC
12054static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
12055{
12056 u32 nvcfg1, nvmpinstrp;
12057
12058 nvcfg1 = tr32(NVRAM_CFG1);
12059 nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
12060
12061 switch (nvmpinstrp) {
12062 case FLASH_5720_EEPROM_HD:
12063 case FLASH_5720_EEPROM_LD:
12064 tp->nvram_jedecnum = JEDEC_ATMEL;
12065 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
12066
12067 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12068 tw32(NVRAM_CFG1, nvcfg1);
12069 if (nvmpinstrp == FLASH_5720_EEPROM_HD)
12070 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12071 else
12072 tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
12073 return;
12074 case FLASH_5720VENDOR_M_ATMEL_DB011D:
12075 case FLASH_5720VENDOR_A_ATMEL_DB011B:
12076 case FLASH_5720VENDOR_A_ATMEL_DB011D:
12077 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12078 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12079 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12080 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12081 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12082 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12083 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12084 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12085 case FLASH_5720VENDOR_ATMEL_45USPT:
12086 tp->nvram_jedecnum = JEDEC_ATMEL;
12087 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
12088 tp->tg3_flags2 |= TG3_FLG2_FLASH;
12089
12090 switch (nvmpinstrp) {
12091 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12092 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12093 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12094 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12095 break;
12096 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12097 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12098 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12099 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12100 break;
12101 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12102 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12103 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12104 break;
12105 default:
12106 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12107 break;
12108 }
12109 break;
12110 case FLASH_5720VENDOR_M_ST_M25PE10:
12111 case FLASH_5720VENDOR_M_ST_M45PE10:
12112 case FLASH_5720VENDOR_A_ST_M25PE10:
12113 case FLASH_5720VENDOR_A_ST_M45PE10:
12114 case FLASH_5720VENDOR_M_ST_M25PE20:
12115 case FLASH_5720VENDOR_M_ST_M45PE20:
12116 case FLASH_5720VENDOR_A_ST_M25PE20:
12117 case FLASH_5720VENDOR_A_ST_M45PE20:
12118 case FLASH_5720VENDOR_M_ST_M25PE40:
12119 case FLASH_5720VENDOR_M_ST_M45PE40:
12120 case FLASH_5720VENDOR_A_ST_M25PE40:
12121 case FLASH_5720VENDOR_A_ST_M45PE40:
12122 case FLASH_5720VENDOR_M_ST_M25PE80:
12123 case FLASH_5720VENDOR_M_ST_M45PE80:
12124 case FLASH_5720VENDOR_A_ST_M25PE80:
12125 case FLASH_5720VENDOR_A_ST_M45PE80:
12126 case FLASH_5720VENDOR_ST_25USPT:
12127 case FLASH_5720VENDOR_ST_45USPT:
12128 tp->nvram_jedecnum = JEDEC_ST;
12129 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
12130 tp->tg3_flags2 |= TG3_FLG2_FLASH;
12131
12132 switch (nvmpinstrp) {
12133 case FLASH_5720VENDOR_M_ST_M25PE20:
12134 case FLASH_5720VENDOR_M_ST_M45PE20:
12135 case FLASH_5720VENDOR_A_ST_M25PE20:
12136 case FLASH_5720VENDOR_A_ST_M45PE20:
12137 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12138 break;
12139 case FLASH_5720VENDOR_M_ST_M25PE40:
12140 case FLASH_5720VENDOR_M_ST_M45PE40:
12141 case FLASH_5720VENDOR_A_ST_M25PE40:
12142 case FLASH_5720VENDOR_A_ST_M45PE40:
12143 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12144 break;
12145 case FLASH_5720VENDOR_M_ST_M25PE80:
12146 case FLASH_5720VENDOR_M_ST_M45PE80:
12147 case FLASH_5720VENDOR_A_ST_M25PE80:
12148 case FLASH_5720VENDOR_A_ST_M45PE80:
12149 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12150 break;
12151 default:
12152 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12153 break;
12154 }
12155 break;
12156 default:
12157 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
12158 return;
12159 }
12160
12161 tg3_nvram_get_pagesize(tp, nvcfg1);
12162 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
12163 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
12164}
12165
1da177e4
LT
12166/* Chips other than 5700/5701 use the NVRAM for fetching info. */
12167static void __devinit tg3_nvram_init(struct tg3 *tp)
12168{
1da177e4
LT
12169 tw32_f(GRC_EEPROM_ADDR,
12170 (EEPROM_ADDR_FSM_RESET |
12171 (EEPROM_DEFAULT_CLOCK_PERIOD <<
12172 EEPROM_ADDR_CLKPERD_SHIFT)));
12173
9d57f01c 12174 msleep(1);
1da177e4
LT
12175
12176 /* Enable seeprom accesses. */
12177 tw32_f(GRC_LOCAL_CTRL,
12178 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
12179 udelay(100);
12180
12181 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12182 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
12183 tp->tg3_flags |= TG3_FLAG_NVRAM;
12184
ec41c7df 12185 if (tg3_nvram_lock(tp)) {
5129c3a3
MC
12186 netdev_warn(tp->dev,
12187 "Cannot get nvram lock, %s failed\n",
05dbe005 12188 __func__);
ec41c7df
MC
12189 return;
12190 }
e6af301b 12191 tg3_enable_nvram_access(tp);
1da177e4 12192
989a9d23
MC
12193 tp->nvram_size = 0;
12194
361b4ac2
MC
12195 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
12196 tg3_get_5752_nvram_info(tp);
d3c7b886
MC
12197 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
12198 tg3_get_5755_nvram_info(tp);
d30cdd28 12199 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
57e6983c
MC
12200 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
12201 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1b27777a 12202 tg3_get_5787_nvram_info(tp);
6b91fa02
MC
12203 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
12204 tg3_get_5761_nvram_info(tp);
b5d3772c
MC
12205 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
12206 tg3_get_5906_nvram_info(tp);
b703df6f
MC
12207 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
12208 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
321d32a0 12209 tg3_get_57780_nvram_info(tp);
9b91b5f1
MC
12210 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
12211 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
a1b950d5 12212 tg3_get_5717_nvram_info(tp);
9b91b5f1
MC
12213 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
12214 tg3_get_5720_nvram_info(tp);
361b4ac2
MC
12215 else
12216 tg3_get_nvram_info(tp);
12217
989a9d23
MC
12218 if (tp->nvram_size == 0)
12219 tg3_get_nvram_size(tp);
1da177e4 12220
e6af301b 12221 tg3_disable_nvram_access(tp);
381291b7 12222 tg3_nvram_unlock(tp);
1da177e4
LT
12223
12224 } else {
12225 tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
12226
12227 tg3_get_eeprom_size(tp);
12228 }
12229}
12230
1da177e4
LT
12231static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
12232 u32 offset, u32 len, u8 *buf)
12233{
12234 int i, j, rc = 0;
12235 u32 val;
12236
12237 for (i = 0; i < len; i += 4) {
b9fc7dc5 12238 u32 addr;
a9dc529d 12239 __be32 data;
1da177e4
LT
12240
12241 addr = offset + i;
12242
12243 memcpy(&data, buf + i, 4);
12244
62cedd11
MC
12245 /*
12246 * The SEEPROM interface expects the data to always be opposite
12247 * the native endian format. We accomplish this by reversing
12248 * all the operations that would have been performed on the
12249 * data from a call to tg3_nvram_read_be32().
12250 */
12251 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
1da177e4
LT
12252
12253 val = tr32(GRC_EEPROM_ADDR);
12254 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
12255
12256 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
12257 EEPROM_ADDR_READ);
12258 tw32(GRC_EEPROM_ADDR, val |
12259 (0 << EEPROM_ADDR_DEVID_SHIFT) |
12260 (addr & EEPROM_ADDR_ADDR_MASK) |
12261 EEPROM_ADDR_START |
12262 EEPROM_ADDR_WRITE);
6aa20a22 12263
9d57f01c 12264 for (j = 0; j < 1000; j++) {
1da177e4
LT
12265 val = tr32(GRC_EEPROM_ADDR);
12266
12267 if (val & EEPROM_ADDR_COMPLETE)
12268 break;
9d57f01c 12269 msleep(1);
1da177e4
LT
12270 }
12271 if (!(val & EEPROM_ADDR_COMPLETE)) {
12272 rc = -EBUSY;
12273 break;
12274 }
12275 }
12276
12277 return rc;
12278}
12279
12280/* offset and length are dword aligned */
12281static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
12282 u8 *buf)
12283{
12284 int ret = 0;
12285 u32 pagesize = tp->nvram_pagesize;
12286 u32 pagemask = pagesize - 1;
12287 u32 nvram_cmd;
12288 u8 *tmp;
12289
12290 tmp = kmalloc(pagesize, GFP_KERNEL);
12291 if (tmp == NULL)
12292 return -ENOMEM;
12293
12294 while (len) {
12295 int j;
e6af301b 12296 u32 phy_addr, page_off, size;
1da177e4
LT
12297
12298 phy_addr = offset & ~pagemask;
6aa20a22 12299
1da177e4 12300 for (j = 0; j < pagesize; j += 4) {
a9dc529d
MC
12301 ret = tg3_nvram_read_be32(tp, phy_addr + j,
12302 (__be32 *) (tmp + j));
12303 if (ret)
1da177e4
LT
12304 break;
12305 }
12306 if (ret)
12307 break;
12308
c6cdf436 12309 page_off = offset & pagemask;
1da177e4
LT
12310 size = pagesize;
12311 if (len < size)
12312 size = len;
12313
12314 len -= size;
12315
12316 memcpy(tmp + page_off, buf, size);
12317
12318 offset = offset + (pagesize - page_off);
12319
e6af301b 12320 tg3_enable_nvram_access(tp);
1da177e4
LT
12321
12322 /*
12323 * Before we can erase the flash page, we need
12324 * to issue a special "write enable" command.
12325 */
12326 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12327
12328 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12329 break;
12330
12331 /* Erase the target page */
12332 tw32(NVRAM_ADDR, phy_addr);
12333
12334 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
12335 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
12336
c6cdf436 12337 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
1da177e4
LT
12338 break;
12339
12340 /* Issue another write enable to start the write. */
12341 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12342
12343 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12344 break;
12345
12346 for (j = 0; j < pagesize; j += 4) {
b9fc7dc5 12347 __be32 data;
1da177e4 12348
b9fc7dc5 12349 data = *((__be32 *) (tmp + j));
a9dc529d 12350
b9fc7dc5 12351 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4
LT
12352
12353 tw32(NVRAM_ADDR, phy_addr + j);
12354
12355 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
12356 NVRAM_CMD_WR;
12357
12358 if (j == 0)
12359 nvram_cmd |= NVRAM_CMD_FIRST;
12360 else if (j == (pagesize - 4))
12361 nvram_cmd |= NVRAM_CMD_LAST;
12362
12363 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12364 break;
12365 }
12366 if (ret)
12367 break;
12368 }
12369
12370 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12371 tg3_nvram_exec_cmd(tp, nvram_cmd);
12372
12373 kfree(tmp);
12374
12375 return ret;
12376}
12377
12378/* offset and length are dword aligned */
12379static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
12380 u8 *buf)
12381{
12382 int i, ret = 0;
12383
12384 for (i = 0; i < len; i += 4, offset += 4) {
b9fc7dc5
AV
12385 u32 page_off, phy_addr, nvram_cmd;
12386 __be32 data;
1da177e4
LT
12387
12388 memcpy(&data, buf + i, 4);
b9fc7dc5 12389 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4 12390
c6cdf436 12391 page_off = offset % tp->nvram_pagesize;
1da177e4 12392
1820180b 12393 phy_addr = tg3_nvram_phys_addr(tp, offset);
1da177e4
LT
12394
12395 tw32(NVRAM_ADDR, phy_addr);
12396
12397 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
12398
c6cdf436 12399 if (page_off == 0 || i == 0)
1da177e4 12400 nvram_cmd |= NVRAM_CMD_FIRST;
f6d9a256 12401 if (page_off == (tp->nvram_pagesize - 4))
1da177e4
LT
12402 nvram_cmd |= NVRAM_CMD_LAST;
12403
12404 if (i == (len - 4))
12405 nvram_cmd |= NVRAM_CMD_LAST;
12406
321d32a0
MC
12407 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
12408 !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
4c987487
MC
12409 (tp->nvram_jedecnum == JEDEC_ST) &&
12410 (nvram_cmd & NVRAM_CMD_FIRST)) {
1da177e4
LT
12411
12412 if ((ret = tg3_nvram_exec_cmd(tp,
12413 NVRAM_CMD_WREN | NVRAM_CMD_GO |
12414 NVRAM_CMD_DONE)))
12415
12416 break;
12417 }
12418 if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
12419 /* We always do complete word writes to eeprom. */
12420 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
12421 }
12422
12423 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12424 break;
12425 }
12426 return ret;
12427}
12428
12429/* offset and length are dword aligned */
12430static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
12431{
12432 int ret;
12433
1da177e4 12434 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
314fba34
MC
12435 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
12436 ~GRC_LCLCTRL_GPIO_OUTPUT1);
1da177e4
LT
12437 udelay(40);
12438 }
12439
12440 if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
12441 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
859a5887 12442 } else {
1da177e4
LT
12443 u32 grc_mode;
12444
ec41c7df
MC
12445 ret = tg3_nvram_lock(tp);
12446 if (ret)
12447 return ret;
1da177e4 12448
e6af301b
MC
12449 tg3_enable_nvram_access(tp);
12450 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
f66a29b0 12451 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
1da177e4 12452 tw32(NVRAM_WRITE1, 0x406);
1da177e4
LT
12453
12454 grc_mode = tr32(GRC_MODE);
12455 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
12456
12457 if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
12458 !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
12459
12460 ret = tg3_nvram_write_block_buffered(tp, offset, len,
12461 buf);
859a5887 12462 } else {
1da177e4
LT
12463 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
12464 buf);
12465 }
12466
12467 grc_mode = tr32(GRC_MODE);
12468 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
12469
e6af301b 12470 tg3_disable_nvram_access(tp);
1da177e4
LT
12471 tg3_nvram_unlock(tp);
12472 }
12473
12474 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
314fba34 12475 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
1da177e4
LT
12476 udelay(40);
12477 }
12478
12479 return ret;
12480}
12481
12482struct subsys_tbl_ent {
12483 u16 subsys_vendor, subsys_devid;
12484 u32 phy_id;
12485};
12486
24daf2b0 12487static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
1da177e4 12488 /* Broadcom boards. */
24daf2b0 12489 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12490 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
24daf2b0 12491 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12492 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
24daf2b0 12493 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12494 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
24daf2b0
MC
12495 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12496 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
12497 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12498 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
24daf2b0 12499 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12500 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12501 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12502 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
12503 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12504 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
24daf2b0 12505 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12506 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
24daf2b0 12507 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12508 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
24daf2b0 12509 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12510 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
1da177e4
LT
12511
12512 /* 3com boards. */
24daf2b0 12513 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12514 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
24daf2b0 12515 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12516 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12517 { TG3PCI_SUBVENDOR_ID_3COM,
12518 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
12519 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12520 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
24daf2b0 12521 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12522 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
1da177e4
LT
12523
12524 /* DELL boards. */
24daf2b0 12525 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12526 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
24daf2b0 12527 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12528 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
24daf2b0 12529 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12530 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
24daf2b0 12531 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12532 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
1da177e4
LT
12533
12534 /* Compaq boards. */
24daf2b0 12535 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12536 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
24daf2b0 12537 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12538 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12539 { TG3PCI_SUBVENDOR_ID_COMPAQ,
12540 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
12541 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12542 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
24daf2b0 12543 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12544 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
1da177e4
LT
12545
12546 /* IBM boards. */
24daf2b0
MC
12547 { TG3PCI_SUBVENDOR_ID_IBM,
12548 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
1da177e4
LT
12549};
12550
24daf2b0 12551static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
1da177e4
LT
12552{
12553 int i;
12554
12555 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
12556 if ((subsys_id_to_phy_id[i].subsys_vendor ==
12557 tp->pdev->subsystem_vendor) &&
12558 (subsys_id_to_phy_id[i].subsys_devid ==
12559 tp->pdev->subsystem_device))
12560 return &subsys_id_to_phy_id[i];
12561 }
12562 return NULL;
12563}
12564
7d0c41ef 12565static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
1da177e4 12566{
1da177e4 12567 u32 val;
caf636c7
MC
12568 u16 pmcsr;
12569
12570 /* On some early chips the SRAM cannot be accessed in D3hot state,
12571 * so need make sure we're in D0.
12572 */
12573 pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
12574 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
12575 pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
12576 msleep(1);
7d0c41ef
MC
12577
12578 /* Make sure register accesses (indirect or otherwise)
12579 * will function correctly.
12580 */
12581 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
12582 tp->misc_host_ctrl);
1da177e4 12583
f49639e6
DM
12584 /* The memory arbiter has to be enabled in order for SRAM accesses
12585 * to succeed. Normally on powerup the tg3 chip firmware will make
12586 * sure it is enabled, but other entities such as system netboot
12587 * code might disable it.
12588 */
12589 val = tr32(MEMARB_MODE);
12590 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
12591
79eb6904 12592 tp->phy_id = TG3_PHY_ID_INVALID;
7d0c41ef
MC
12593 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12594
a85feb8c
GZ
12595 /* Assume an onboard device and WOL capable by default. */
12596 tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
72b845e0 12597
b5d3772c 12598 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
9d26e213 12599 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
b5d3772c 12600 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
9d26e213
MC
12601 tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
12602 }
0527ba35
MC
12603 val = tr32(VCPU_CFGSHDW);
12604 if (val & VCPU_CFGSHDW_ASPM_DBNC)
8ed5d97e 12605 tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
0527ba35 12606 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
2023276e 12607 (val & VCPU_CFGSHDW_WOL_MAGPKT))
0527ba35 12608 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
05ac4cb7 12609 goto done;
b5d3772c
MC
12610 }
12611
1da177e4
LT
12612 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
12613 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
12614 u32 nic_cfg, led_cfg;
a9daf367 12615 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
7d0c41ef 12616 int eeprom_phy_serdes = 0;
1da177e4
LT
12617
12618 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
12619 tp->nic_sram_data_cfg = nic_cfg;
12620
12621 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
12622 ver >>= NIC_SRAM_DATA_VER_SHIFT;
12623 if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
12624 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
12625 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
12626 (ver > 0) && (ver < 0x100))
12627 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
12628
a9daf367
MC
12629 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
12630 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
12631
1da177e4
LT
12632 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
12633 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
12634 eeprom_phy_serdes = 1;
12635
12636 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
12637 if (nic_phy_id != 0) {
12638 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
12639 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
12640
12641 eeprom_phy_id = (id1 >> 16) << 10;
12642 eeprom_phy_id |= (id2 & 0xfc00) << 16;
12643 eeprom_phy_id |= (id2 & 0x03ff) << 0;
12644 } else
12645 eeprom_phy_id = 0;
12646
7d0c41ef 12647 tp->phy_id = eeprom_phy_id;
747e8f8b 12648 if (eeprom_phy_serdes) {
a50d0796 12649 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
f07e9af3 12650 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
a50d0796 12651 else
f07e9af3 12652 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
747e8f8b 12653 }
7d0c41ef 12654
cbf46853 12655 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
1da177e4
LT
12656 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
12657 SHASTA_EXT_LED_MODE_MASK);
cbf46853 12658 else
1da177e4
LT
12659 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
12660
12661 switch (led_cfg) {
12662 default:
12663 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
12664 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12665 break;
12666
12667 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
12668 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12669 break;
12670
12671 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
12672 tp->led_ctrl = LED_CTRL_MODE_MAC;
9ba27794
MC
12673
12674 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
12675 * read on some older 5700/5701 bootcode.
12676 */
12677 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
12678 ASIC_REV_5700 ||
12679 GET_ASIC_REV(tp->pci_chip_rev_id) ==
12680 ASIC_REV_5701)
12681 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12682
1da177e4
LT
12683 break;
12684
12685 case SHASTA_EXT_LED_SHARED:
12686 tp->led_ctrl = LED_CTRL_MODE_SHARED;
12687 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
12688 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
12689 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12690 LED_CTRL_MODE_PHY_2);
12691 break;
12692
12693 case SHASTA_EXT_LED_MAC:
12694 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
12695 break;
12696
12697 case SHASTA_EXT_LED_COMBO:
12698 tp->led_ctrl = LED_CTRL_MODE_COMBO;
12699 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
12700 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12701 LED_CTRL_MODE_PHY_2);
12702 break;
12703
855e1111 12704 }
1da177e4
LT
12705
12706 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
12707 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
12708 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
12709 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12710
b2a5c19c
MC
12711 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
12712 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
5f60891b 12713
9d26e213 12714 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
1da177e4 12715 tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
9d26e213
MC
12716 if ((tp->pdev->subsystem_vendor ==
12717 PCI_VENDOR_ID_ARIMA) &&
12718 (tp->pdev->subsystem_device == 0x205a ||
12719 tp->pdev->subsystem_device == 0x2063))
12720 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
12721 } else {
f49639e6 12722 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
9d26e213
MC
12723 tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
12724 }
1da177e4
LT
12725
12726 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
12727 tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
cbf46853 12728 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
1da177e4
LT
12729 tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
12730 }
b2b98d4a
MC
12731
12732 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
12733 (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
0d3031d9 12734 tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
b2b98d4a 12735
f07e9af3 12736 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
a85feb8c
GZ
12737 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
12738 tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
1da177e4 12739
12dac075 12740 if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
05ac4cb7 12741 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
0527ba35
MC
12742 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
12743
1da177e4 12744 if (cfg2 & (1 << 17))
f07e9af3 12745 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
1da177e4
LT
12746
12747 /* serdes signal pre-emphasis in register 0x590 set by */
12748 /* bootcode if bit 18 is set */
12749 if (cfg2 & (1 << 18))
f07e9af3 12750 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
8ed5d97e 12751
1407deb1 12752 if (((tp->tg3_flags3 & TG3_FLG3_57765_PLUS) ||
2e1e3291
MC
12753 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
12754 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX))) &&
6833c043 12755 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
f07e9af3 12756 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
6833c043 12757
8c69b1e7
MC
12758 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
12759 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
1407deb1 12760 !(tp->tg3_flags3 & TG3_FLG3_57765_PLUS)) {
8ed5d97e
MC
12761 u32 cfg3;
12762
12763 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
12764 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
12765 tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
12766 }
a9daf367 12767
14417063
MC
12768 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
12769 tp->tg3_flags3 |= TG3_FLG3_RGMII_INBAND_DISABLE;
a9daf367
MC
12770 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
12771 tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
12772 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
12773 tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
1da177e4 12774 }
05ac4cb7 12775done:
43067ed8
RW
12776 if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
12777 device_set_wakeup_enable(&tp->pdev->dev,
05ac4cb7 12778 tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
43067ed8
RW
12779 else
12780 device_set_wakeup_capable(&tp->pdev->dev, false);
7d0c41ef
MC
12781}
12782
b2a5c19c
MC
12783static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
12784{
12785 int i;
12786 u32 val;
12787
12788 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
12789 tw32(OTP_CTRL, cmd);
12790
12791 /* Wait for up to 1 ms for command to execute. */
12792 for (i = 0; i < 100; i++) {
12793 val = tr32(OTP_STATUS);
12794 if (val & OTP_STATUS_CMD_DONE)
12795 break;
12796 udelay(10);
12797 }
12798
12799 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
12800}
12801
12802/* Read the gphy configuration from the OTP region of the chip. The gphy
12803 * configuration is a 32-bit value that straddles the alignment boundary.
12804 * We do two 32-bit reads and then shift and merge the results.
12805 */
12806static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
12807{
12808 u32 bhalf_otp, thalf_otp;
12809
12810 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
12811
12812 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
12813 return 0;
12814
12815 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
12816
12817 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
12818 return 0;
12819
12820 thalf_otp = tr32(OTP_READ_DATA);
12821
12822 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
12823
12824 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
12825 return 0;
12826
12827 bhalf_otp = tr32(OTP_READ_DATA);
12828
12829 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
12830}
12831
e256f8a3
MC
12832static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
12833{
12834 u32 adv = ADVERTISED_Autoneg |
12835 ADVERTISED_Pause;
12836
12837 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
12838 adv |= ADVERTISED_1000baseT_Half |
12839 ADVERTISED_1000baseT_Full;
12840
12841 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
12842 adv |= ADVERTISED_100baseT_Half |
12843 ADVERTISED_100baseT_Full |
12844 ADVERTISED_10baseT_Half |
12845 ADVERTISED_10baseT_Full |
12846 ADVERTISED_TP;
12847 else
12848 adv |= ADVERTISED_FIBRE;
12849
12850 tp->link_config.advertising = adv;
12851 tp->link_config.speed = SPEED_INVALID;
12852 tp->link_config.duplex = DUPLEX_INVALID;
12853 tp->link_config.autoneg = AUTONEG_ENABLE;
12854 tp->link_config.active_speed = SPEED_INVALID;
12855 tp->link_config.active_duplex = DUPLEX_INVALID;
12856 tp->link_config.orig_speed = SPEED_INVALID;
12857 tp->link_config.orig_duplex = DUPLEX_INVALID;
12858 tp->link_config.orig_autoneg = AUTONEG_INVALID;
12859}
12860
7d0c41ef
MC
12861static int __devinit tg3_phy_probe(struct tg3 *tp)
12862{
12863 u32 hw_phy_id_1, hw_phy_id_2;
12864 u32 hw_phy_id, hw_phy_id_masked;
12865 int err;
1da177e4 12866
e256f8a3
MC
12867 /* flow control autonegotiation is default behavior */
12868 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
12869 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
12870
b02fd9e3
MC
12871 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
12872 return tg3_phy_init(tp);
12873
1da177e4 12874 /* Reading the PHY ID register can conflict with ASF
877d0310 12875 * firmware access to the PHY hardware.
1da177e4
LT
12876 */
12877 err = 0;
0d3031d9
MC
12878 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
12879 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
79eb6904 12880 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
1da177e4
LT
12881 } else {
12882 /* Now read the physical PHY_ID from the chip and verify
12883 * that it is sane. If it doesn't look good, we fall back
12884 * to either the hard-coded table based PHY_ID and failing
12885 * that the value found in the eeprom area.
12886 */
12887 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
12888 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
12889
12890 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
12891 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
12892 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
12893
79eb6904 12894 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
1da177e4
LT
12895 }
12896
79eb6904 12897 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
1da177e4 12898 tp->phy_id = hw_phy_id;
79eb6904 12899 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
f07e9af3 12900 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
da6b2d01 12901 else
f07e9af3 12902 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
1da177e4 12903 } else {
79eb6904 12904 if (tp->phy_id != TG3_PHY_ID_INVALID) {
7d0c41ef
MC
12905 /* Do nothing, phy ID already set up in
12906 * tg3_get_eeprom_hw_cfg().
12907 */
1da177e4
LT
12908 } else {
12909 struct subsys_tbl_ent *p;
12910
12911 /* No eeprom signature? Try the hardcoded
12912 * subsys device table.
12913 */
24daf2b0 12914 p = tg3_lookup_by_subsys(tp);
1da177e4
LT
12915 if (!p)
12916 return -ENODEV;
12917
12918 tp->phy_id = p->phy_id;
12919 if (!tp->phy_id ||
79eb6904 12920 tp->phy_id == TG3_PHY_ID_BCM8002)
f07e9af3 12921 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
1da177e4
LT
12922 }
12923 }
12924
a6b68dab
MC
12925 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
12926 ((tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
12927 tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
12928 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
12929 tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
52b02d04
MC
12930 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
12931
e256f8a3
MC
12932 tg3_phy_init_link_config(tp);
12933
f07e9af3 12934 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
0d3031d9 12935 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
1da177e4 12936 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
3600d918 12937 u32 bmsr, adv_reg, tg3_ctrl, mask;
1da177e4
LT
12938
12939 tg3_readphy(tp, MII_BMSR, &bmsr);
12940 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
12941 (bmsr & BMSR_LSTATUS))
12942 goto skip_phy_reset;
6aa20a22 12943
1da177e4
LT
12944 err = tg3_phy_reset(tp);
12945 if (err)
12946 return err;
12947
12948 adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
12949 ADVERTISE_100HALF | ADVERTISE_100FULL |
12950 ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
12951 tg3_ctrl = 0;
f07e9af3 12952 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
1da177e4
LT
12953 tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
12954 MII_TG3_CTRL_ADV_1000_FULL);
12955 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
12956 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
12957 tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
12958 MII_TG3_CTRL_ENABLE_AS_MASTER);
12959 }
12960
3600d918
MC
12961 mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
12962 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
12963 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
12964 if (!tg3_copper_is_advertising_all(tp, mask)) {
1da177e4
LT
12965 tg3_writephy(tp, MII_ADVERTISE, adv_reg);
12966
f07e9af3 12967 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
12968 tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
12969
12970 tg3_writephy(tp, MII_BMCR,
12971 BMCR_ANENABLE | BMCR_ANRESTART);
12972 }
12973 tg3_phy_set_wirespeed(tp);
12974
12975 tg3_writephy(tp, MII_ADVERTISE, adv_reg);
f07e9af3 12976 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
12977 tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
12978 }
12979
12980skip_phy_reset:
79eb6904 12981 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
12982 err = tg3_init_5401phy_dsp(tp);
12983 if (err)
12984 return err;
1da177e4 12985
1da177e4
LT
12986 err = tg3_init_5401phy_dsp(tp);
12987 }
12988
1da177e4
LT
12989 return err;
12990}
12991
184b8904 12992static void __devinit tg3_read_vpd(struct tg3 *tp)
1da177e4 12993{
a4a8bb15 12994 u8 *vpd_data;
4181b2c8 12995 unsigned int block_end, rosize, len;
184b8904 12996 int j, i = 0;
a4a8bb15 12997
c3e94500 12998 vpd_data = (u8 *)tg3_vpd_readblock(tp);
a4a8bb15
MC
12999 if (!vpd_data)
13000 goto out_no_vpd;
1da177e4 13001
4181b2c8
MC
13002 i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
13003 PCI_VPD_LRDT_RO_DATA);
13004 if (i < 0)
13005 goto out_not_found;
1da177e4 13006
4181b2c8
MC
13007 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
13008 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
13009 i += PCI_VPD_LRDT_TAG_SIZE;
1da177e4 13010
4181b2c8
MC
13011 if (block_end > TG3_NVM_VPD_LEN)
13012 goto out_not_found;
af2c6a4a 13013
184b8904
MC
13014 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13015 PCI_VPD_RO_KEYWORD_MFR_ID);
13016 if (j > 0) {
13017 len = pci_vpd_info_field_size(&vpd_data[j]);
13018
13019 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13020 if (j + len > block_end || len != 4 ||
13021 memcmp(&vpd_data[j], "1028", 4))
13022 goto partno;
13023
13024 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13025 PCI_VPD_RO_KEYWORD_VENDOR0);
13026 if (j < 0)
13027 goto partno;
13028
13029 len = pci_vpd_info_field_size(&vpd_data[j]);
13030
13031 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13032 if (j + len > block_end)
13033 goto partno;
13034
13035 memcpy(tp->fw_ver, &vpd_data[j], len);
13036 strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
13037 }
13038
13039partno:
4181b2c8
MC
13040 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13041 PCI_VPD_RO_KEYWORD_PARTNO);
13042 if (i < 0)
13043 goto out_not_found;
af2c6a4a 13044
4181b2c8 13045 len = pci_vpd_info_field_size(&vpd_data[i]);
1da177e4 13046
4181b2c8
MC
13047 i += PCI_VPD_INFO_FLD_HDR_SIZE;
13048 if (len > TG3_BPN_SIZE ||
13049 (len + i) > TG3_NVM_VPD_LEN)
13050 goto out_not_found;
1da177e4 13051
4181b2c8 13052 memcpy(tp->board_part_number, &vpd_data[i], len);
1da177e4 13053
1da177e4 13054out_not_found:
a4a8bb15 13055 kfree(vpd_data);
37a949c5 13056 if (tp->board_part_number[0])
a4a8bb15
MC
13057 return;
13058
13059out_no_vpd:
37a949c5
MC
13060 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
13061 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
13062 strcpy(tp->board_part_number, "BCM5717");
13063 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
13064 strcpy(tp->board_part_number, "BCM5718");
13065 else
13066 goto nomatch;
13067 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
13068 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
13069 strcpy(tp->board_part_number, "BCM57780");
13070 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
13071 strcpy(tp->board_part_number, "BCM57760");
13072 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
13073 strcpy(tp->board_part_number, "BCM57790");
13074 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
13075 strcpy(tp->board_part_number, "BCM57788");
13076 else
13077 goto nomatch;
13078 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
13079 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
13080 strcpy(tp->board_part_number, "BCM57761");
13081 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
13082 strcpy(tp->board_part_number, "BCM57765");
13083 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
13084 strcpy(tp->board_part_number, "BCM57781");
13085 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
13086 strcpy(tp->board_part_number, "BCM57785");
13087 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
13088 strcpy(tp->board_part_number, "BCM57791");
13089 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13090 strcpy(tp->board_part_number, "BCM57795");
13091 else
13092 goto nomatch;
13093 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
b5d3772c 13094 strcpy(tp->board_part_number, "BCM95906");
37a949c5
MC
13095 } else {
13096nomatch:
b5d3772c 13097 strcpy(tp->board_part_number, "none");
37a949c5 13098 }
1da177e4
LT
13099}
13100
9c8a620e
MC
13101static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
13102{
13103 u32 val;
13104
e4f34110 13105 if (tg3_nvram_read(tp, offset, &val) ||
9c8a620e 13106 (val & 0xfc000000) != 0x0c000000 ||
e4f34110 13107 tg3_nvram_read(tp, offset + 4, &val) ||
9c8a620e
MC
13108 val != 0)
13109 return 0;
13110
13111 return 1;
13112}
13113
acd9c119
MC
13114static void __devinit tg3_read_bc_ver(struct tg3 *tp)
13115{
ff3a7cb2 13116 u32 val, offset, start, ver_offset;
75f9936e 13117 int i, dst_off;
ff3a7cb2 13118 bool newver = false;
acd9c119
MC
13119
13120 if (tg3_nvram_read(tp, 0xc, &offset) ||
13121 tg3_nvram_read(tp, 0x4, &start))
13122 return;
13123
13124 offset = tg3_nvram_logical_addr(tp, offset);
13125
ff3a7cb2 13126 if (tg3_nvram_read(tp, offset, &val))
acd9c119
MC
13127 return;
13128
ff3a7cb2
MC
13129 if ((val & 0xfc000000) == 0x0c000000) {
13130 if (tg3_nvram_read(tp, offset + 4, &val))
acd9c119
MC
13131 return;
13132
ff3a7cb2
MC
13133 if (val == 0)
13134 newver = true;
13135 }
13136
75f9936e
MC
13137 dst_off = strlen(tp->fw_ver);
13138
ff3a7cb2 13139 if (newver) {
75f9936e
MC
13140 if (TG3_VER_SIZE - dst_off < 16 ||
13141 tg3_nvram_read(tp, offset + 8, &ver_offset))
ff3a7cb2
MC
13142 return;
13143
13144 offset = offset + ver_offset - start;
13145 for (i = 0; i < 16; i += 4) {
13146 __be32 v;
13147 if (tg3_nvram_read_be32(tp, offset + i, &v))
13148 return;
13149
75f9936e 13150 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
ff3a7cb2
MC
13151 }
13152 } else {
13153 u32 major, minor;
13154
13155 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
13156 return;
13157
13158 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
13159 TG3_NVM_BCVER_MAJSFT;
13160 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
75f9936e
MC
13161 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
13162 "v%d.%02d", major, minor);
acd9c119
MC
13163 }
13164}
13165
a6f6cb1c
MC
13166static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
13167{
13168 u32 val, major, minor;
13169
13170 /* Use native endian representation */
13171 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
13172 return;
13173
13174 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
13175 TG3_NVM_HWSB_CFG1_MAJSFT;
13176 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
13177 TG3_NVM_HWSB_CFG1_MINSFT;
13178
13179 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
13180}
13181
dfe00d7d
MC
13182static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
13183{
13184 u32 offset, major, minor, build;
13185
75f9936e 13186 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
dfe00d7d
MC
13187
13188 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
13189 return;
13190
13191 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
13192 case TG3_EEPROM_SB_REVISION_0:
13193 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
13194 break;
13195 case TG3_EEPROM_SB_REVISION_2:
13196 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
13197 break;
13198 case TG3_EEPROM_SB_REVISION_3:
13199 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
13200 break;
a4153d40
MC
13201 case TG3_EEPROM_SB_REVISION_4:
13202 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
13203 break;
13204 case TG3_EEPROM_SB_REVISION_5:
13205 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
13206 break;
bba226ac
MC
13207 case TG3_EEPROM_SB_REVISION_6:
13208 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
13209 break;
dfe00d7d
MC
13210 default:
13211 return;
13212 }
13213
e4f34110 13214 if (tg3_nvram_read(tp, offset, &val))
dfe00d7d
MC
13215 return;
13216
13217 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
13218 TG3_EEPROM_SB_EDH_BLD_SHFT;
13219 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
13220 TG3_EEPROM_SB_EDH_MAJ_SHFT;
13221 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
13222
13223 if (minor > 99 || build > 26)
13224 return;
13225
75f9936e
MC
13226 offset = strlen(tp->fw_ver);
13227 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
13228 " v%d.%02d", major, minor);
dfe00d7d
MC
13229
13230 if (build > 0) {
75f9936e
MC
13231 offset = strlen(tp->fw_ver);
13232 if (offset < TG3_VER_SIZE - 1)
13233 tp->fw_ver[offset] = 'a' + build - 1;
dfe00d7d
MC
13234 }
13235}
13236
acd9c119 13237static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
c4e6575c
MC
13238{
13239 u32 val, offset, start;
acd9c119 13240 int i, vlen;
9c8a620e
MC
13241
13242 for (offset = TG3_NVM_DIR_START;
13243 offset < TG3_NVM_DIR_END;
13244 offset += TG3_NVM_DIRENT_SIZE) {
e4f34110 13245 if (tg3_nvram_read(tp, offset, &val))
c4e6575c
MC
13246 return;
13247
9c8a620e
MC
13248 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
13249 break;
13250 }
13251
13252 if (offset == TG3_NVM_DIR_END)
13253 return;
13254
13255 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
13256 start = 0x08000000;
e4f34110 13257 else if (tg3_nvram_read(tp, offset - 4, &start))
9c8a620e
MC
13258 return;
13259
e4f34110 13260 if (tg3_nvram_read(tp, offset + 4, &offset) ||
9c8a620e 13261 !tg3_fw_img_is_valid(tp, offset) ||
e4f34110 13262 tg3_nvram_read(tp, offset + 8, &val))
9c8a620e
MC
13263 return;
13264
13265 offset += val - start;
13266
acd9c119 13267 vlen = strlen(tp->fw_ver);
9c8a620e 13268
acd9c119
MC
13269 tp->fw_ver[vlen++] = ',';
13270 tp->fw_ver[vlen++] = ' ';
9c8a620e
MC
13271
13272 for (i = 0; i < 4; i++) {
a9dc529d
MC
13273 __be32 v;
13274 if (tg3_nvram_read_be32(tp, offset, &v))
c4e6575c
MC
13275 return;
13276
b9fc7dc5 13277 offset += sizeof(v);
c4e6575c 13278
acd9c119
MC
13279 if (vlen > TG3_VER_SIZE - sizeof(v)) {
13280 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
9c8a620e 13281 break;
c4e6575c 13282 }
9c8a620e 13283
acd9c119
MC
13284 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
13285 vlen += sizeof(v);
c4e6575c 13286 }
acd9c119
MC
13287}
13288
7fd76445
MC
13289static void __devinit tg3_read_dash_ver(struct tg3 *tp)
13290{
13291 int vlen;
13292 u32 apedata;
ecc79648 13293 char *fwtype;
7fd76445
MC
13294
13295 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
13296 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
13297 return;
13298
13299 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
13300 if (apedata != APE_SEG_SIG_MAGIC)
13301 return;
13302
13303 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
13304 if (!(apedata & APE_FW_STATUS_READY))
13305 return;
13306
13307 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
13308
dc6d0744
MC
13309 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
13310 tp->tg3_flags3 |= TG3_FLG3_APE_HAS_NCSI;
ecc79648 13311 fwtype = "NCSI";
dc6d0744 13312 } else {
ecc79648 13313 fwtype = "DASH";
dc6d0744 13314 }
ecc79648 13315
7fd76445
MC
13316 vlen = strlen(tp->fw_ver);
13317
ecc79648
MC
13318 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
13319 fwtype,
7fd76445
MC
13320 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
13321 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
13322 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
13323 (apedata & APE_FW_VERSION_BLDMSK));
13324}
13325
acd9c119
MC
13326static void __devinit tg3_read_fw_ver(struct tg3 *tp)
13327{
13328 u32 val;
75f9936e 13329 bool vpd_vers = false;
acd9c119 13330
75f9936e
MC
13331 if (tp->fw_ver[0] != 0)
13332 vpd_vers = true;
df259d8c 13333
75f9936e
MC
13334 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
13335 strcat(tp->fw_ver, "sb");
df259d8c
MC
13336 return;
13337 }
13338
acd9c119
MC
13339 if (tg3_nvram_read(tp, 0, &val))
13340 return;
13341
13342 if (val == TG3_EEPROM_MAGIC)
13343 tg3_read_bc_ver(tp);
13344 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
13345 tg3_read_sb_ver(tp, val);
a6f6cb1c
MC
13346 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
13347 tg3_read_hwsb_ver(tp);
acd9c119
MC
13348 else
13349 return;
13350
13351 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
75f9936e
MC
13352 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) || vpd_vers)
13353 goto done;
acd9c119
MC
13354
13355 tg3_read_mgmtfw_ver(tp);
9c8a620e 13356
75f9936e 13357done:
9c8a620e 13358 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
c4e6575c
MC
13359}
13360
7544b097
MC
13361static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
13362
7cb32cf2
MC
13363static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
13364{
de9f5230
MC
13365 if (tp->tg3_flags3 & TG3_FLG3_LRG_PROD_RING_CAP)
13366 return TG3_RX_RET_MAX_SIZE_5717;
7cb32cf2
MC
13367 else if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
13368 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
de9f5230 13369 return TG3_RX_RET_MAX_SIZE_5700;
7cb32cf2 13370 else
de9f5230 13371 return TG3_RX_RET_MAX_SIZE_5705;
7cb32cf2
MC
13372}
13373
4143470c 13374static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
895950c2
JP
13375 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
13376 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
13377 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
13378 { },
13379};
13380
1da177e4
LT
13381static int __devinit tg3_get_invariants(struct tg3 *tp)
13382{
1da177e4 13383 u32 misc_ctrl_reg;
1da177e4
LT
13384 u32 pci_state_reg, grc_misc_cfg;
13385 u32 val;
13386 u16 pci_cmd;
5e7dfd0f 13387 int err;
1da177e4 13388
1da177e4
LT
13389 /* Force memory write invalidate off. If we leave it on,
13390 * then on 5700_BX chips we have to enable a workaround.
13391 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
13392 * to match the cacheline size. The Broadcom driver have this
13393 * workaround but turns MWI off all the times so never uses
13394 * it. This seems to suggest that the workaround is insufficient.
13395 */
13396 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13397 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
13398 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13399
13400 /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
13401 * has the register indirect write enable bit set before
13402 * we try to access any of the MMIO registers. It is also
13403 * critical that the PCI-X hw workaround situation is decided
13404 * before that as well.
13405 */
13406 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13407 &misc_ctrl_reg);
13408
13409 tp->pci_chip_rev_id = (misc_ctrl_reg >>
13410 MISC_HOST_CTRL_CHIPREV_SHIFT);
795d01c5
MC
13411 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
13412 u32 prod_id_asic_rev;
13413
5001e2f6
MC
13414 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
13415 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
d78b59f5
MC
13416 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
13417 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
f6eb9b1f
MC
13418 pci_read_config_dword(tp->pdev,
13419 TG3PCI_GEN2_PRODID_ASICREV,
13420 &prod_id_asic_rev);
b703df6f
MC
13421 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
13422 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
13423 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
13424 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
13425 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
13426 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13427 pci_read_config_dword(tp->pdev,
13428 TG3PCI_GEN15_PRODID_ASICREV,
13429 &prod_id_asic_rev);
f6eb9b1f
MC
13430 else
13431 pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
13432 &prod_id_asic_rev);
13433
321d32a0 13434 tp->pci_chip_rev_id = prod_id_asic_rev;
795d01c5 13435 }
1da177e4 13436
ff645bec
MC
13437 /* Wrong chip ID in 5752 A0. This code can be removed later
13438 * as A0 is not in production.
13439 */
13440 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
13441 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
13442
6892914f
MC
13443 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
13444 * we need to disable memory and use config. cycles
13445 * only to access all registers. The 5702/03 chips
13446 * can mistakenly decode the special cycles from the
13447 * ICH chipsets as memory write cycles, causing corruption
13448 * of register and memory space. Only certain ICH bridges
13449 * will drive special cycles with non-zero data during the
13450 * address phase which can fall within the 5703's address
13451 * range. This is not an ICH bug as the PCI spec allows
13452 * non-zero address during special cycles. However, only
13453 * these ICH bridges are known to drive non-zero addresses
13454 * during special cycles.
13455 *
13456 * Since special cycles do not cross PCI bridges, we only
13457 * enable this workaround if the 5703 is on the secondary
13458 * bus of these ICH bridges.
13459 */
13460 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
13461 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
13462 static struct tg3_dev_id {
13463 u32 vendor;
13464 u32 device;
13465 u32 rev;
13466 } ich_chipsets[] = {
13467 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
13468 PCI_ANY_ID },
13469 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
13470 PCI_ANY_ID },
13471 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
13472 0xa },
13473 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
13474 PCI_ANY_ID },
13475 { },
13476 };
13477 struct tg3_dev_id *pci_id = &ich_chipsets[0];
13478 struct pci_dev *bridge = NULL;
13479
13480 while (pci_id->vendor != 0) {
13481 bridge = pci_get_device(pci_id->vendor, pci_id->device,
13482 bridge);
13483 if (!bridge) {
13484 pci_id++;
13485 continue;
13486 }
13487 if (pci_id->rev != PCI_ANY_ID) {
44c10138 13488 if (bridge->revision > pci_id->rev)
6892914f
MC
13489 continue;
13490 }
13491 if (bridge->subordinate &&
13492 (bridge->subordinate->number ==
13493 tp->pdev->bus->number)) {
13494
13495 tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
13496 pci_dev_put(bridge);
13497 break;
13498 }
13499 }
13500 }
13501
41588ba1
MC
13502 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
13503 static struct tg3_dev_id {
13504 u32 vendor;
13505 u32 device;
13506 } bridge_chipsets[] = {
13507 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
13508 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
13509 { },
13510 };
13511 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
13512 struct pci_dev *bridge = NULL;
13513
13514 while (pci_id->vendor != 0) {
13515 bridge = pci_get_device(pci_id->vendor,
13516 pci_id->device,
13517 bridge);
13518 if (!bridge) {
13519 pci_id++;
13520 continue;
13521 }
13522 if (bridge->subordinate &&
13523 (bridge->subordinate->number <=
13524 tp->pdev->bus->number) &&
13525 (bridge->subordinate->subordinate >=
13526 tp->pdev->bus->number)) {
13527 tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
13528 pci_dev_put(bridge);
13529 break;
13530 }
13531 }
13532 }
13533
4a29cc2e
MC
13534 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
13535 * DMA addresses > 40-bit. This bridge may have other additional
13536 * 57xx devices behind it in some 4-port NIC designs for example.
13537 * Any tg3 device found behind the bridge will also need the 40-bit
13538 * DMA workaround.
13539 */
a4e2b347
MC
13540 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
13541 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
13542 tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
4a29cc2e 13543 tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
4cf78e4f 13544 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
859a5887 13545 } else {
4a29cc2e
MC
13546 struct pci_dev *bridge = NULL;
13547
13548 do {
13549 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
13550 PCI_DEVICE_ID_SERVERWORKS_EPB,
13551 bridge);
13552 if (bridge && bridge->subordinate &&
13553 (bridge->subordinate->number <=
13554 tp->pdev->bus->number) &&
13555 (bridge->subordinate->subordinate >=
13556 tp->pdev->bus->number)) {
13557 tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
13558 pci_dev_put(bridge);
13559 break;
13560 }
13561 } while (bridge);
13562 }
4cf78e4f 13563
1da177e4
LT
13564 /* Initialize misc host control in PCI block. */
13565 tp->misc_host_ctrl |= (misc_ctrl_reg &
13566 MISC_HOST_CTRL_CHIPREV);
13567 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13568 tp->misc_host_ctrl);
13569
f6eb9b1f
MC
13570 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
13571 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
d78b59f5
MC
13572 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13573 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
7544b097
MC
13574 tp->pdev_peer = tg3_find_peer(tp);
13575
c885e824 13576 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
d78b59f5
MC
13577 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13578 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
0a58d668
MC
13579 tp->tg3_flags3 |= TG3_FLG3_5717_PLUS;
13580
13581 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
13582 (tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
1407deb1 13583 tp->tg3_flags3 |= TG3_FLG3_57765_PLUS;
c885e824 13584
321d32a0
MC
13585 /* Intentionally exclude ASIC_REV_5906 */
13586 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d9ab5ad1 13587 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
d30cdd28 13588 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
9936bcf6 13589 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c 13590 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 13591 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
1407deb1 13592 (tp->tg3_flags3 & TG3_FLG3_57765_PLUS))
321d32a0
MC
13593 tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
13594
13595 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13596 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
b5d3772c 13597 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
321d32a0 13598 (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
a4e2b347 13599 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
6708e5cc
JL
13600 tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
13601
1b440c56
JL
13602 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
13603 (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
13604 tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
13605
027455ad
MC
13606 /* 5700 B0 chips do not support checksumming correctly due
13607 * to hardware bugs.
13608 */
dc668910
MM
13609 if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
13610 u32 features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
7fe876af 13611
027455ad 13612 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
7fe876af
ED
13613 features |= NETIF_F_IPV6_CSUM;
13614 tp->dev->features |= features;
dc668910
MM
13615 tp->dev->hw_features |= features;
13616 tp->dev->vlan_features |= features;
027455ad
MC
13617 }
13618
507399f1 13619 /* Determine TSO capabilities */
2866d956 13620 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
4d163b75 13621 ; /* Do nothing. HW bug. */
1407deb1 13622 else if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS)
e849cdc3
MC
13623 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
13624 else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
13625 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
507399f1
MC
13626 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
13627 else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
13628 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
13629 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
13630 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
13631 tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
13632 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13633 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13634 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
13635 tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
13636 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
13637 tp->fw_needed = FIRMWARE_TG3TSO5;
13638 else
13639 tp->fw_needed = FIRMWARE_TG3TSO;
13640 }
13641
13642 tp->irq_max = 1;
13643
5a6f3074 13644 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
7544b097
MC
13645 tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
13646 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
13647 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
13648 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
13649 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
13650 tp->pdev_peer == tp->pdev))
13651 tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
13652
321d32a0 13653 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
b5d3772c 13654 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
fcfa0a32 13655 tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
52c0fd83 13656 }
4f125f42 13657
1407deb1 13658 if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS) {
507399f1
MC
13659 tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
13660 tp->irq_max = TG3_IRQ_MAX_VECS;
13661 }
f6eb9b1f 13662 }
0e1406dd 13663
615774fe 13664 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
a50d0796 13665 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
615774fe
MC
13666 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
13667 tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
13668 else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
13669 tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
13670 tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
0e1406dd 13671 }
f6eb9b1f 13672
0a58d668 13673 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
de9f5230
MC
13674 tp->tg3_flags3 |= TG3_FLG3_LRG_PROD_RING_CAP;
13675
1407deb1 13676 if ((tp->tg3_flags3 & TG3_FLG3_57765_PLUS) &&
2866d956 13677 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
b703df6f
MC
13678 tp->tg3_flags3 |= TG3_FLG3_USE_JUMBO_BDFLAG;
13679
f51f3562 13680 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
c6cdf436
MC
13681 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
13682 (tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG))
8f666b07 13683 tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
0f893dc6 13684
52f4490c
MC
13685 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
13686 &pci_state_reg);
13687
5e7dfd0f
MC
13688 tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
13689 if (tp->pcie_cap != 0) {
13690 u16 lnkctl;
13691
1da177e4 13692 tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
5f5c51e3 13693
cf79003d 13694 tp->pcie_readrq = 4096;
d78b59f5
MC
13695 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13696 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
b4495ed8 13697 tp->pcie_readrq = 2048;
cf79003d
MC
13698
13699 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
5f5c51e3 13700
5e7dfd0f
MC
13701 pci_read_config_word(tp->pdev,
13702 tp->pcie_cap + PCI_EXP_LNKCTL,
13703 &lnkctl);
13704 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
13705 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
c7835a77 13706 tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
5e7dfd0f 13707 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0 13708 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
9cf74ebb
MC
13709 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
13710 tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
5e7dfd0f 13711 tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
614b0590
MC
13712 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
13713 tp->tg3_flags3 |= TG3_FLG3_L1PLLPD_EN;
c7835a77 13714 }
52f4490c 13715 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
fcb389df 13716 tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
52f4490c
MC
13717 } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
13718 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
13719 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
13720 if (!tp->pcix_cap) {
2445e461
MC
13721 dev_err(&tp->pdev->dev,
13722 "Cannot find PCI-X capability, aborting\n");
52f4490c
MC
13723 return -EIO;
13724 }
13725
13726 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
13727 tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
13728 }
1da177e4 13729
399de50b
MC
13730 /* If we have an AMD 762 or VIA K8T800 chipset, write
13731 * reordering to the mailbox registers done by the host
13732 * controller can cause major troubles. We read back from
13733 * every mailbox register write to force the writes to be
13734 * posted to the chip in order.
13735 */
4143470c 13736 if (pci_dev_present(tg3_write_reorder_chipsets) &&
399de50b
MC
13737 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
13738 tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
13739
69fc4053
MC
13740 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
13741 &tp->pci_cacheline_sz);
13742 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13743 &tp->pci_lat_timer);
1da177e4
LT
13744 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
13745 tp->pci_lat_timer < 64) {
13746 tp->pci_lat_timer = 64;
69fc4053
MC
13747 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13748 tp->pci_lat_timer);
1da177e4
LT
13749 }
13750
52f4490c
MC
13751 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
13752 /* 5700 BX chips need to have their TX producer index
13753 * mailboxes written twice to workaround a bug.
13754 */
13755 tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
1da177e4 13756
52f4490c 13757 /* If we are in PCI-X mode, enable register write workaround.
1da177e4
LT
13758 *
13759 * The workaround is to use indirect register accesses
13760 * for all chip writes not to mailbox registers.
13761 */
52f4490c 13762 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
1da177e4 13763 u32 pm_reg;
1da177e4
LT
13764
13765 tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
13766
13767 /* The chip can have it's power management PCI config
13768 * space registers clobbered due to this bug.
13769 * So explicitly force the chip into D0 here.
13770 */
9974a356
MC
13771 pci_read_config_dword(tp->pdev,
13772 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
13773 &pm_reg);
13774 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
13775 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
9974a356
MC
13776 pci_write_config_dword(tp->pdev,
13777 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
13778 pm_reg);
13779
13780 /* Also, force SERR#/PERR# in PCI command. */
13781 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13782 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
13783 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13784 }
13785 }
13786
1da177e4
LT
13787 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
13788 tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
13789 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
13790 tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
13791
13792 /* Chip-specific fixup from Broadcom driver */
13793 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
13794 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
13795 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
13796 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
13797 }
13798
1ee582d8 13799 /* Default fast path register access methods */
20094930 13800 tp->read32 = tg3_read32;
1ee582d8 13801 tp->write32 = tg3_write32;
09ee929c 13802 tp->read32_mbox = tg3_read32;
20094930 13803 tp->write32_mbox = tg3_write32;
1ee582d8
MC
13804 tp->write32_tx_mbox = tg3_write32;
13805 tp->write32_rx_mbox = tg3_write32;
13806
13807 /* Various workaround register access methods */
13808 if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
13809 tp->write32 = tg3_write_indirect_reg32;
98efd8a6
MC
13810 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
13811 ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
13812 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
13813 /*
13814 * Back to back register writes can cause problems on these
13815 * chips, the workaround is to read back all reg writes
13816 * except those to mailbox regs.
13817 *
13818 * See tg3_write_indirect_reg32().
13819 */
1ee582d8 13820 tp->write32 = tg3_write_flush_reg32;
98efd8a6
MC
13821 }
13822
1ee582d8
MC
13823 if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
13824 (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
13825 tp->write32_tx_mbox = tg3_write32_tx_mbox;
13826 if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
13827 tp->write32_rx_mbox = tg3_write_flush_reg32;
13828 }
20094930 13829
6892914f
MC
13830 if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
13831 tp->read32 = tg3_read_indirect_reg32;
13832 tp->write32 = tg3_write_indirect_reg32;
13833 tp->read32_mbox = tg3_read_indirect_mbox;
13834 tp->write32_mbox = tg3_write_indirect_mbox;
13835 tp->write32_tx_mbox = tg3_write_indirect_mbox;
13836 tp->write32_rx_mbox = tg3_write_indirect_mbox;
13837
13838 iounmap(tp->regs);
22abe310 13839 tp->regs = NULL;
6892914f
MC
13840
13841 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13842 pci_cmd &= ~PCI_COMMAND_MEMORY;
13843 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13844 }
b5d3772c
MC
13845 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
13846 tp->read32_mbox = tg3_read32_mbox_5906;
13847 tp->write32_mbox = tg3_write32_mbox_5906;
13848 tp->write32_tx_mbox = tg3_write32_mbox_5906;
13849 tp->write32_rx_mbox = tg3_write32_mbox_5906;
13850 }
6892914f 13851
bbadf503
MC
13852 if (tp->write32 == tg3_write_indirect_reg32 ||
13853 ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
13854 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
f49639e6 13855 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
bbadf503
MC
13856 tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
13857
7d0c41ef 13858 /* Get eeprom hw config before calling tg3_set_power_state().
9d26e213 13859 * In particular, the TG3_FLG2_IS_NIC flag must be
7d0c41ef
MC
13860 * determined before calling tg3_set_power_state() so that
13861 * we know whether or not to switch out of Vaux power.
13862 * When the flag is set, it means that GPIO1 is used for eeprom
13863 * write protect and also implies that it is a LOM where GPIOs
13864 * are not used to switch power.
6aa20a22 13865 */
7d0c41ef
MC
13866 tg3_get_eeprom_hw_cfg(tp);
13867
0d3031d9
MC
13868 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
13869 /* Allow reads and writes to the
13870 * APE register and memory space.
13871 */
13872 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
13873 PCISTATE_ALLOW_APE_SHMEM_WR |
13874 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
13875 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
13876 pci_state_reg);
13877 }
13878
9936bcf6 13879 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
57e6983c 13880 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
321d32a0 13881 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 13882 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
1407deb1 13883 (tp->tg3_flags3 & TG3_FLG3_57765_PLUS))
d30cdd28
MC
13884 tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
13885
c866b7ea 13886 /* Set up tp->grc_local_ctrl before calling tg_power_up().
314fba34
MC
13887 * GPIO1 driven high will bring 5700's external PHY out of reset.
13888 * It is also used as eeprom write protect on LOMs.
13889 */
13890 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
13891 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
13892 (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
13893 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
13894 GRC_LCLCTRL_GPIO_OUTPUT1);
3e7d83bc
MC
13895 /* Unused GPIO3 must be driven as output on 5752 because there
13896 * are no pull-up resistors on unused GPIO pins.
13897 */
13898 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
13899 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
314fba34 13900
321d32a0 13901 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
cb4ed1fd
MC
13902 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
13903 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
af36e6b6
MC
13904 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
13905
8d519ab2
MC
13906 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
13907 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
13908 /* Turn off the debug UART. */
13909 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
13910 if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
13911 /* Keep VMain power. */
13912 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
13913 GRC_LCLCTRL_GPIO_OUTPUT0;
13914 }
13915
1da177e4 13916 /* Force the chip into D0. */
c866b7ea 13917 err = tg3_power_up(tp);
1da177e4 13918 if (err) {
2445e461 13919 dev_err(&tp->pdev->dev, "Transition to D0 failed\n");
1da177e4
LT
13920 return err;
13921 }
13922
1da177e4
LT
13923 /* Derive initial jumbo mode from MTU assigned in
13924 * ether_setup() via the alloc_etherdev() call
13925 */
0f893dc6 13926 if (tp->dev->mtu > ETH_DATA_LEN &&
a4e2b347 13927 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
0f893dc6 13928 tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
1da177e4
LT
13929
13930 /* Determine WakeOnLan speed to use. */
13931 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
13932 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
13933 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
13934 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
13935 tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
13936 } else {
13937 tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
13938 }
13939
7f97a4bd 13940 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
f07e9af3 13941 tp->phy_flags |= TG3_PHYFLG_IS_FET;
7f97a4bd 13942
1da177e4
LT
13943 /* A few boards don't want Ethernet@WireSpeed phy feature */
13944 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
13945 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
13946 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
747e8f8b 13947 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
f07e9af3
MC
13948 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
13949 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
13950 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
1da177e4
LT
13951
13952 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
13953 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
f07e9af3 13954 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
1da177e4 13955 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
f07e9af3 13956 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
1da177e4 13957
321d32a0 13958 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
f07e9af3 13959 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
321d32a0 13960 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
f6eb9b1f 13961 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
1407deb1 13962 !(tp->tg3_flags3 & TG3_FLG3_57765_PLUS)) {
c424cb24 13963 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d30cdd28 13964 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
9936bcf6
MC
13965 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
13966 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
d4011ada
MC
13967 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
13968 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
f07e9af3 13969 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
c1d2a196 13970 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
f07e9af3 13971 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
321d32a0 13972 } else
f07e9af3 13973 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
c424cb24 13974 }
1da177e4 13975
b2a5c19c
MC
13976 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
13977 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
13978 tp->phy_otp = tg3_read_otp_phycfg(tp);
13979 if (tp->phy_otp == 0)
13980 tp->phy_otp = TG3_OTP_DEFAULT;
13981 }
13982
f51f3562 13983 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
8ef21428
MC
13984 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
13985 else
13986 tp->mi_mode = MAC_MI_MODE_BASE;
13987
1da177e4 13988 tp->coalesce_mode = 0;
1da177e4
LT
13989 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
13990 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
13991 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
13992
4d958473
MC
13993 /* Set these bits to enable statistics workaround. */
13994 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13995 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
13996 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
13997 tp->coalesce_mode |= HOSTCC_MODE_ATTN;
13998 tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
13999 }
14000
321d32a0
MC
14001 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
14002 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
57e6983c
MC
14003 tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
14004
158d7abd
MC
14005 err = tg3_mdio_init(tp);
14006 if (err)
14007 return err;
1da177e4
LT
14008
14009 /* Initialize data/descriptor byte/word swapping. */
14010 val = tr32(GRC_MODE);
f2096f94
MC
14011 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
14012 val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
14013 GRC_MODE_WORD_SWAP_B2HRX_DATA |
14014 GRC_MODE_B2HRX_ENABLE |
14015 GRC_MODE_HTX2B_ENABLE |
14016 GRC_MODE_HOST_STACKUP);
14017 else
14018 val &= GRC_MODE_HOST_STACKUP;
14019
1da177e4
LT
14020 tw32(GRC_MODE, val | tp->grc_mode);
14021
14022 tg3_switch_clocks(tp);
14023
14024 /* Clear this out for sanity. */
14025 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
14026
14027 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14028 &pci_state_reg);
14029 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
14030 (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
14031 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
14032
14033 if (chiprevid == CHIPREV_ID_5701_A0 ||
14034 chiprevid == CHIPREV_ID_5701_B0 ||
14035 chiprevid == CHIPREV_ID_5701_B2 ||
14036 chiprevid == CHIPREV_ID_5701_B5) {
14037 void __iomem *sram_base;
14038
14039 /* Write some dummy words into the SRAM status block
14040 * area, see if it reads back correctly. If the return
14041 * value is bad, force enable the PCIX workaround.
14042 */
14043 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
14044
14045 writel(0x00000000, sram_base);
14046 writel(0x00000000, sram_base + 4);
14047 writel(0xffffffff, sram_base + 4);
14048 if (readl(sram_base) != 0x00000000)
14049 tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
14050 }
14051 }
14052
14053 udelay(50);
14054 tg3_nvram_init(tp);
14055
14056 grc_misc_cfg = tr32(GRC_MISC_CFG);
14057 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
14058
1da177e4
LT
14059 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14060 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
14061 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
14062 tp->tg3_flags2 |= TG3_FLG2_IS_5788;
14063
fac9b83e
DM
14064 if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
14065 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
14066 tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
14067 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
14068 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
14069 HOSTCC_MODE_CLRTICK_TXBD);
14070
14071 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
14072 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
14073 tp->misc_host_ctrl);
14074 }
14075
3bda1258
MC
14076 /* Preserve the APE MAC_MODE bits */
14077 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
d2394e6b 14078 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
3bda1258
MC
14079 else
14080 tp->mac_mode = TG3_DEF_MAC_MODE;
14081
1da177e4
LT
14082 /* these are limited to 10/100 only */
14083 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14084 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
14085 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14086 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14087 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
14088 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
14089 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
14090 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14091 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
676917d4
MC
14092 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
14093 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
321d32a0 14094 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
d1101142
MC
14095 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
14096 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
f07e9af3
MC
14097 (tp->phy_flags & TG3_PHYFLG_IS_FET))
14098 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
1da177e4
LT
14099
14100 err = tg3_phy_probe(tp);
14101 if (err) {
2445e461 14102 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
1da177e4 14103 /* ... but do not return immediately ... */
b02fd9e3 14104 tg3_mdio_fini(tp);
1da177e4
LT
14105 }
14106
184b8904 14107 tg3_read_vpd(tp);
c4e6575c 14108 tg3_read_fw_ver(tp);
1da177e4 14109
f07e9af3
MC
14110 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
14111 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14112 } else {
14113 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
f07e9af3 14114 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 14115 else
f07e9af3 14116 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14117 }
14118
14119 /* 5700 {AX,BX} chips have a broken status block link
14120 * change bit implementation, so we must use the
14121 * status register in those cases.
14122 */
14123 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
14124 tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
14125 else
14126 tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
14127
14128 /* The led_ctrl is set during tg3_phy_probe, here we might
14129 * have to force the link status polling mechanism based
14130 * upon subsystem IDs.
14131 */
14132 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
007a880d 14133 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
f07e9af3
MC
14134 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
14135 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
14136 tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
1da177e4
LT
14137 }
14138
14139 /* For all SERDES we poll the MAC status register. */
f07e9af3 14140 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
14141 tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
14142 else
14143 tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
14144
bf933c80 14145 tp->rx_offset = NET_IP_ALIGN;
d2757fc4 14146 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
1da177e4 14147 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
d2757fc4 14148 (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
bf933c80 14149 tp->rx_offset = 0;
d2757fc4 14150#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
9dc7a113 14151 tp->rx_copy_thresh = ~(u16)0;
d2757fc4
MC
14152#endif
14153 }
1da177e4 14154
2c49a44d
MC
14155 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
14156 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
7cb32cf2
MC
14157 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
14158
2c49a44d 14159 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
f92905de
MC
14160
14161 /* Increment the rx prod index on the rx std ring by at most
14162 * 8 for these chips to workaround hw errata.
14163 */
14164 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
14165 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
14166 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
14167 tp->rx_std_max_post = 8;
14168
8ed5d97e
MC
14169 if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
14170 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
14171 PCIE_PWR_MGMT_L1_THRESH_MSK;
14172
1da177e4
LT
14173 return err;
14174}
14175
49b6e95f 14176#ifdef CONFIG_SPARC
1da177e4
LT
14177static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
14178{
14179 struct net_device *dev = tp->dev;
14180 struct pci_dev *pdev = tp->pdev;
49b6e95f 14181 struct device_node *dp = pci_device_to_OF_node(pdev);
374d4cac 14182 const unsigned char *addr;
49b6e95f
DM
14183 int len;
14184
14185 addr = of_get_property(dp, "local-mac-address", &len);
14186 if (addr && len == 6) {
14187 memcpy(dev->dev_addr, addr, 6);
14188 memcpy(dev->perm_addr, dev->dev_addr, 6);
14189 return 0;
1da177e4
LT
14190 }
14191 return -ENODEV;
14192}
14193
14194static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
14195{
14196 struct net_device *dev = tp->dev;
14197
14198 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
2ff43697 14199 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
1da177e4
LT
14200 return 0;
14201}
14202#endif
14203
14204static int __devinit tg3_get_device_address(struct tg3 *tp)
14205{
14206 struct net_device *dev = tp->dev;
14207 u32 hi, lo, mac_offset;
008652b3 14208 int addr_ok = 0;
1da177e4 14209
49b6e95f 14210#ifdef CONFIG_SPARC
1da177e4
LT
14211 if (!tg3_get_macaddr_sparc(tp))
14212 return 0;
14213#endif
14214
14215 mac_offset = 0x7c;
f49639e6 14216 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
a4e2b347 14217 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
1da177e4
LT
14218 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
14219 mac_offset = 0xcc;
14220 if (tg3_nvram_lock(tp))
14221 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
14222 else
14223 tg3_nvram_unlock(tp);
0a58d668 14224 } else if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
a50d0796 14225 if (PCI_FUNC(tp->pdev->devfn) & 1)
a1b950d5 14226 mac_offset = 0xcc;
a50d0796
MC
14227 if (PCI_FUNC(tp->pdev->devfn) > 1)
14228 mac_offset += 0x18c;
a1b950d5 14229 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
b5d3772c 14230 mac_offset = 0x10;
1da177e4
LT
14231
14232 /* First try to get it from MAC address mailbox. */
14233 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
14234 if ((hi >> 16) == 0x484b) {
14235 dev->dev_addr[0] = (hi >> 8) & 0xff;
14236 dev->dev_addr[1] = (hi >> 0) & 0xff;
14237
14238 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
14239 dev->dev_addr[2] = (lo >> 24) & 0xff;
14240 dev->dev_addr[3] = (lo >> 16) & 0xff;
14241 dev->dev_addr[4] = (lo >> 8) & 0xff;
14242 dev->dev_addr[5] = (lo >> 0) & 0xff;
1da177e4 14243
008652b3
MC
14244 /* Some old bootcode may report a 0 MAC address in SRAM */
14245 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
14246 }
14247 if (!addr_ok) {
14248 /* Next, try NVRAM. */
df259d8c
MC
14249 if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
14250 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
6d348f2c 14251 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
62cedd11
MC
14252 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
14253 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
008652b3
MC
14254 }
14255 /* Finally just fetch it out of the MAC control regs. */
14256 else {
14257 hi = tr32(MAC_ADDR_0_HIGH);
14258 lo = tr32(MAC_ADDR_0_LOW);
14259
14260 dev->dev_addr[5] = lo & 0xff;
14261 dev->dev_addr[4] = (lo >> 8) & 0xff;
14262 dev->dev_addr[3] = (lo >> 16) & 0xff;
14263 dev->dev_addr[2] = (lo >> 24) & 0xff;
14264 dev->dev_addr[1] = hi & 0xff;
14265 dev->dev_addr[0] = (hi >> 8) & 0xff;
14266 }
1da177e4
LT
14267 }
14268
14269 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
7582a335 14270#ifdef CONFIG_SPARC
1da177e4
LT
14271 if (!tg3_get_default_macaddr_sparc(tp))
14272 return 0;
14273#endif
14274 return -EINVAL;
14275 }
2ff43697 14276 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
1da177e4
LT
14277 return 0;
14278}
14279
59e6b434
DM
14280#define BOUNDARY_SINGLE_CACHELINE 1
14281#define BOUNDARY_MULTI_CACHELINE 2
14282
14283static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
14284{
14285 int cacheline_size;
14286 u8 byte;
14287 int goal;
14288
14289 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
14290 if (byte == 0)
14291 cacheline_size = 1024;
14292 else
14293 cacheline_size = (int) byte * 4;
14294
14295 /* On 5703 and later chips, the boundary bits have no
14296 * effect.
14297 */
14298 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14299 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
14300 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
14301 goto out;
14302
14303#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
14304 goal = BOUNDARY_MULTI_CACHELINE;
14305#else
14306#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
14307 goal = BOUNDARY_SINGLE_CACHELINE;
14308#else
14309 goal = 0;
14310#endif
14311#endif
14312
1407deb1 14313 if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS) {
cbf9ca6c
MC
14314 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
14315 goto out;
14316 }
14317
59e6b434
DM
14318 if (!goal)
14319 goto out;
14320
14321 /* PCI controllers on most RISC systems tend to disconnect
14322 * when a device tries to burst across a cache-line boundary.
14323 * Therefore, letting tg3 do so just wastes PCI bandwidth.
14324 *
14325 * Unfortunately, for PCI-E there are only limited
14326 * write-side controls for this, and thus for reads
14327 * we will still get the disconnects. We'll also waste
14328 * these PCI cycles for both read and write for chips
14329 * other than 5700 and 5701 which do not implement the
14330 * boundary bits.
14331 */
14332 if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
14333 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
14334 switch (cacheline_size) {
14335 case 16:
14336 case 32:
14337 case 64:
14338 case 128:
14339 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14340 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
14341 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
14342 } else {
14343 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14344 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14345 }
14346 break;
14347
14348 case 256:
14349 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
14350 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
14351 break;
14352
14353 default:
14354 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14355 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14356 break;
855e1111 14357 }
59e6b434
DM
14358 } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
14359 switch (cacheline_size) {
14360 case 16:
14361 case 32:
14362 case 64:
14363 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14364 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14365 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
14366 break;
14367 }
14368 /* fallthrough */
14369 case 128:
14370 default:
14371 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14372 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
14373 break;
855e1111 14374 }
59e6b434
DM
14375 } else {
14376 switch (cacheline_size) {
14377 case 16:
14378 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14379 val |= (DMA_RWCTRL_READ_BNDRY_16 |
14380 DMA_RWCTRL_WRITE_BNDRY_16);
14381 break;
14382 }
14383 /* fallthrough */
14384 case 32:
14385 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14386 val |= (DMA_RWCTRL_READ_BNDRY_32 |
14387 DMA_RWCTRL_WRITE_BNDRY_32);
14388 break;
14389 }
14390 /* fallthrough */
14391 case 64:
14392 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14393 val |= (DMA_RWCTRL_READ_BNDRY_64 |
14394 DMA_RWCTRL_WRITE_BNDRY_64);
14395 break;
14396 }
14397 /* fallthrough */
14398 case 128:
14399 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14400 val |= (DMA_RWCTRL_READ_BNDRY_128 |
14401 DMA_RWCTRL_WRITE_BNDRY_128);
14402 break;
14403 }
14404 /* fallthrough */
14405 case 256:
14406 val |= (DMA_RWCTRL_READ_BNDRY_256 |
14407 DMA_RWCTRL_WRITE_BNDRY_256);
14408 break;
14409 case 512:
14410 val |= (DMA_RWCTRL_READ_BNDRY_512 |
14411 DMA_RWCTRL_WRITE_BNDRY_512);
14412 break;
14413 case 1024:
14414 default:
14415 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
14416 DMA_RWCTRL_WRITE_BNDRY_1024);
14417 break;
855e1111 14418 }
59e6b434
DM
14419 }
14420
14421out:
14422 return val;
14423}
14424
1da177e4
LT
14425static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
14426{
14427 struct tg3_internal_buffer_desc test_desc;
14428 u32 sram_dma_descs;
14429 int i, ret;
14430
14431 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
14432
14433 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
14434 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
14435 tw32(RDMAC_STATUS, 0);
14436 tw32(WDMAC_STATUS, 0);
14437
14438 tw32(BUFMGR_MODE, 0);
14439 tw32(FTQ_RESET, 0);
14440
14441 test_desc.addr_hi = ((u64) buf_dma) >> 32;
14442 test_desc.addr_lo = buf_dma & 0xffffffff;
14443 test_desc.nic_mbuf = 0x00002100;
14444 test_desc.len = size;
14445
14446 /*
14447 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
14448 * the *second* time the tg3 driver was getting loaded after an
14449 * initial scan.
14450 *
14451 * Broadcom tells me:
14452 * ...the DMA engine is connected to the GRC block and a DMA
14453 * reset may affect the GRC block in some unpredictable way...
14454 * The behavior of resets to individual blocks has not been tested.
14455 *
14456 * Broadcom noted the GRC reset will also reset all sub-components.
14457 */
14458 if (to_device) {
14459 test_desc.cqid_sqid = (13 << 8) | 2;
14460
14461 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
14462 udelay(40);
14463 } else {
14464 test_desc.cqid_sqid = (16 << 8) | 7;
14465
14466 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
14467 udelay(40);
14468 }
14469 test_desc.flags = 0x00000005;
14470
14471 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
14472 u32 val;
14473
14474 val = *(((u32 *)&test_desc) + i);
14475 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
14476 sram_dma_descs + (i * sizeof(u32)));
14477 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
14478 }
14479 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
14480
859a5887 14481 if (to_device)
1da177e4 14482 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
859a5887 14483 else
1da177e4 14484 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
1da177e4
LT
14485
14486 ret = -ENODEV;
14487 for (i = 0; i < 40; i++) {
14488 u32 val;
14489
14490 if (to_device)
14491 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
14492 else
14493 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
14494 if ((val & 0xffff) == sram_dma_descs) {
14495 ret = 0;
14496 break;
14497 }
14498
14499 udelay(100);
14500 }
14501
14502 return ret;
14503}
14504
ded7340d 14505#define TEST_BUFFER_SIZE 0x2000
1da177e4 14506
4143470c 14507static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
895950c2
JP
14508 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
14509 { },
14510};
14511
1da177e4
LT
14512static int __devinit tg3_test_dma(struct tg3 *tp)
14513{
14514 dma_addr_t buf_dma;
59e6b434 14515 u32 *buf, saved_dma_rwctrl;
cbf9ca6c 14516 int ret = 0;
1da177e4 14517
4bae65c8
MC
14518 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
14519 &buf_dma, GFP_KERNEL);
1da177e4
LT
14520 if (!buf) {
14521 ret = -ENOMEM;
14522 goto out_nofree;
14523 }
14524
14525 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
14526 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
14527
59e6b434 14528 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
1da177e4 14529
1407deb1 14530 if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS)
cbf9ca6c
MC
14531 goto out;
14532
1da177e4
LT
14533 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
14534 /* DMA read watermark not used on PCIE */
14535 tp->dma_rwctrl |= 0x00180000;
14536 } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
85e94ced
MC
14537 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
14538 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
1da177e4
LT
14539 tp->dma_rwctrl |= 0x003f0000;
14540 else
14541 tp->dma_rwctrl |= 0x003f000f;
14542 } else {
14543 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14544 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
14545 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
49afdeb6 14546 u32 read_water = 0x7;
1da177e4 14547
4a29cc2e
MC
14548 /* If the 5704 is behind the EPB bridge, we can
14549 * do the less restrictive ONE_DMA workaround for
14550 * better performance.
14551 */
14552 if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
14553 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14554 tp->dma_rwctrl |= 0x8000;
14555 else if (ccval == 0x6 || ccval == 0x7)
1da177e4
LT
14556 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
14557
49afdeb6
MC
14558 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
14559 read_water = 4;
59e6b434 14560 /* Set bit 23 to enable PCIX hw bug fix */
49afdeb6
MC
14561 tp->dma_rwctrl |=
14562 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
14563 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
14564 (1 << 23);
4cf78e4f
MC
14565 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
14566 /* 5780 always in PCIX mode */
14567 tp->dma_rwctrl |= 0x00144000;
a4e2b347
MC
14568 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
14569 /* 5714 always in PCIX mode */
14570 tp->dma_rwctrl |= 0x00148000;
1da177e4
LT
14571 } else {
14572 tp->dma_rwctrl |= 0x001b000f;
14573 }
14574 }
14575
14576 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14577 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14578 tp->dma_rwctrl &= 0xfffffff0;
14579
14580 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14581 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
14582 /* Remove this if it causes problems for some boards. */
14583 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
14584
14585 /* On 5700/5701 chips, we need to set this bit.
14586 * Otherwise the chip will issue cacheline transactions
14587 * to streamable DMA memory with not all the byte
14588 * enables turned on. This is an error on several
14589 * RISC PCI controllers, in particular sparc64.
14590 *
14591 * On 5703/5704 chips, this bit has been reassigned
14592 * a different meaning. In particular, it is used
14593 * on those chips to enable a PCI-X workaround.
14594 */
14595 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
14596 }
14597
14598 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14599
14600#if 0
14601 /* Unneeded, already done by tg3_get_invariants. */
14602 tg3_switch_clocks(tp);
14603#endif
14604
1da177e4
LT
14605 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14606 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
14607 goto out;
14608
59e6b434
DM
14609 /* It is best to perform DMA test with maximum write burst size
14610 * to expose the 5700/5701 write DMA bug.
14611 */
14612 saved_dma_rwctrl = tp->dma_rwctrl;
14613 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14614 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14615
1da177e4
LT
14616 while (1) {
14617 u32 *p = buf, i;
14618
14619 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
14620 p[i] = i;
14621
14622 /* Send the buffer to the chip. */
14623 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
14624 if (ret) {
2445e461
MC
14625 dev_err(&tp->pdev->dev,
14626 "%s: Buffer write failed. err = %d\n",
14627 __func__, ret);
1da177e4
LT
14628 break;
14629 }
14630
14631#if 0
14632 /* validate data reached card RAM correctly. */
14633 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14634 u32 val;
14635 tg3_read_mem(tp, 0x2100 + (i*4), &val);
14636 if (le32_to_cpu(val) != p[i]) {
2445e461
MC
14637 dev_err(&tp->pdev->dev,
14638 "%s: Buffer corrupted on device! "
14639 "(%d != %d)\n", __func__, val, i);
1da177e4
LT
14640 /* ret = -ENODEV here? */
14641 }
14642 p[i] = 0;
14643 }
14644#endif
14645 /* Now read it back. */
14646 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
14647 if (ret) {
5129c3a3
MC
14648 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
14649 "err = %d\n", __func__, ret);
1da177e4
LT
14650 break;
14651 }
14652
14653 /* Verify it. */
14654 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14655 if (p[i] == i)
14656 continue;
14657
59e6b434
DM
14658 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14659 DMA_RWCTRL_WRITE_BNDRY_16) {
14660 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
1da177e4
LT
14661 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
14662 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14663 break;
14664 } else {
2445e461
MC
14665 dev_err(&tp->pdev->dev,
14666 "%s: Buffer corrupted on read back! "
14667 "(%d != %d)\n", __func__, p[i], i);
1da177e4
LT
14668 ret = -ENODEV;
14669 goto out;
14670 }
14671 }
14672
14673 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
14674 /* Success. */
14675 ret = 0;
14676 break;
14677 }
14678 }
59e6b434
DM
14679 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14680 DMA_RWCTRL_WRITE_BNDRY_16) {
6d1cfbab 14681
59e6b434 14682 /* DMA test passed without adjusting DMA boundary,
6d1cfbab
MC
14683 * now look for chipsets that are known to expose the
14684 * DMA bug without failing the test.
59e6b434 14685 */
4143470c 14686 if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
6d1cfbab
MC
14687 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14688 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
859a5887 14689 } else {
6d1cfbab
MC
14690 /* Safe to use the calculated DMA boundary. */
14691 tp->dma_rwctrl = saved_dma_rwctrl;
859a5887 14692 }
6d1cfbab 14693
59e6b434
DM
14694 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14695 }
1da177e4
LT
14696
14697out:
4bae65c8 14698 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
1da177e4
LT
14699out_nofree:
14700 return ret;
14701}
14702
1da177e4
LT
14703static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
14704{
1407deb1 14705 if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS) {
666bc831
MC
14706 tp->bufmgr_config.mbuf_read_dma_low_water =
14707 DEFAULT_MB_RDMA_LOW_WATER_5705;
14708 tp->bufmgr_config.mbuf_mac_rx_low_water =
14709 DEFAULT_MB_MACRX_LOW_WATER_57765;
14710 tp->bufmgr_config.mbuf_high_water =
14711 DEFAULT_MB_HIGH_WATER_57765;
14712
14713 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14714 DEFAULT_MB_RDMA_LOW_WATER_5705;
14715 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14716 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
14717 tp->bufmgr_config.mbuf_high_water_jumbo =
14718 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
14719 } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
fdfec172
MC
14720 tp->bufmgr_config.mbuf_read_dma_low_water =
14721 DEFAULT_MB_RDMA_LOW_WATER_5705;
14722 tp->bufmgr_config.mbuf_mac_rx_low_water =
14723 DEFAULT_MB_MACRX_LOW_WATER_5705;
14724 tp->bufmgr_config.mbuf_high_water =
14725 DEFAULT_MB_HIGH_WATER_5705;
b5d3772c
MC
14726 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14727 tp->bufmgr_config.mbuf_mac_rx_low_water =
14728 DEFAULT_MB_MACRX_LOW_WATER_5906;
14729 tp->bufmgr_config.mbuf_high_water =
14730 DEFAULT_MB_HIGH_WATER_5906;
14731 }
fdfec172
MC
14732
14733 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14734 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
14735 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14736 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
14737 tp->bufmgr_config.mbuf_high_water_jumbo =
14738 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
14739 } else {
14740 tp->bufmgr_config.mbuf_read_dma_low_water =
14741 DEFAULT_MB_RDMA_LOW_WATER;
14742 tp->bufmgr_config.mbuf_mac_rx_low_water =
14743 DEFAULT_MB_MACRX_LOW_WATER;
14744 tp->bufmgr_config.mbuf_high_water =
14745 DEFAULT_MB_HIGH_WATER;
14746
14747 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14748 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
14749 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14750 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
14751 tp->bufmgr_config.mbuf_high_water_jumbo =
14752 DEFAULT_MB_HIGH_WATER_JUMBO;
14753 }
1da177e4
LT
14754
14755 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
14756 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
14757}
14758
14759static char * __devinit tg3_phy_string(struct tg3 *tp)
14760{
79eb6904
MC
14761 switch (tp->phy_id & TG3_PHY_ID_MASK) {
14762 case TG3_PHY_ID_BCM5400: return "5400";
14763 case TG3_PHY_ID_BCM5401: return "5401";
14764 case TG3_PHY_ID_BCM5411: return "5411";
14765 case TG3_PHY_ID_BCM5701: return "5701";
14766 case TG3_PHY_ID_BCM5703: return "5703";
14767 case TG3_PHY_ID_BCM5704: return "5704";
14768 case TG3_PHY_ID_BCM5705: return "5705";
14769 case TG3_PHY_ID_BCM5750: return "5750";
14770 case TG3_PHY_ID_BCM5752: return "5752";
14771 case TG3_PHY_ID_BCM5714: return "5714";
14772 case TG3_PHY_ID_BCM5780: return "5780";
14773 case TG3_PHY_ID_BCM5755: return "5755";
14774 case TG3_PHY_ID_BCM5787: return "5787";
14775 case TG3_PHY_ID_BCM5784: return "5784";
14776 case TG3_PHY_ID_BCM5756: return "5722/5756";
14777 case TG3_PHY_ID_BCM5906: return "5906";
14778 case TG3_PHY_ID_BCM5761: return "5761";
14779 case TG3_PHY_ID_BCM5718C: return "5718C";
14780 case TG3_PHY_ID_BCM5718S: return "5718S";
14781 case TG3_PHY_ID_BCM57765: return "57765";
302b500b 14782 case TG3_PHY_ID_BCM5719C: return "5719C";
6418f2c1 14783 case TG3_PHY_ID_BCM5720C: return "5720C";
79eb6904 14784 case TG3_PHY_ID_BCM8002: return "8002/serdes";
1da177e4
LT
14785 case 0: return "serdes";
14786 default: return "unknown";
855e1111 14787 }
1da177e4
LT
14788}
14789
f9804ddb
MC
14790static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
14791{
14792 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
14793 strcpy(str, "PCI Express");
14794 return str;
14795 } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
14796 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
14797
14798 strcpy(str, "PCIX:");
14799
14800 if ((clock_ctrl == 7) ||
14801 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
14802 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
14803 strcat(str, "133MHz");
14804 else if (clock_ctrl == 0)
14805 strcat(str, "33MHz");
14806 else if (clock_ctrl == 2)
14807 strcat(str, "50MHz");
14808 else if (clock_ctrl == 4)
14809 strcat(str, "66MHz");
14810 else if (clock_ctrl == 6)
14811 strcat(str, "100MHz");
f9804ddb
MC
14812 } else {
14813 strcpy(str, "PCI:");
14814 if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
14815 strcat(str, "66MHz");
14816 else
14817 strcat(str, "33MHz");
14818 }
14819 if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
14820 strcat(str, ":32-bit");
14821 else
14822 strcat(str, ":64-bit");
14823 return str;
14824}
14825
8c2dc7e1 14826static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
1da177e4
LT
14827{
14828 struct pci_dev *peer;
14829 unsigned int func, devnr = tp->pdev->devfn & ~7;
14830
14831 for (func = 0; func < 8; func++) {
14832 peer = pci_get_slot(tp->pdev->bus, devnr | func);
14833 if (peer && peer != tp->pdev)
14834 break;
14835 pci_dev_put(peer);
14836 }
16fe9d74
MC
14837 /* 5704 can be configured in single-port mode, set peer to
14838 * tp->pdev in that case.
14839 */
14840 if (!peer) {
14841 peer = tp->pdev;
14842 return peer;
14843 }
1da177e4
LT
14844
14845 /*
14846 * We don't need to keep the refcount elevated; there's no way
14847 * to remove one half of this device without removing the other
14848 */
14849 pci_dev_put(peer);
14850
14851 return peer;
14852}
14853
15f9850d
DM
14854static void __devinit tg3_init_coal(struct tg3 *tp)
14855{
14856 struct ethtool_coalesce *ec = &tp->coal;
14857
14858 memset(ec, 0, sizeof(*ec));
14859 ec->cmd = ETHTOOL_GCOALESCE;
14860 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
14861 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
14862 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
14863 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
14864 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
14865 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
14866 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
14867 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
14868 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
14869
14870 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
14871 HOSTCC_MODE_CLRTICK_TXBD)) {
14872 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
14873 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
14874 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
14875 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
14876 }
d244c892
MC
14877
14878 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
14879 ec->rx_coalesce_usecs_irq = 0;
14880 ec->tx_coalesce_usecs_irq = 0;
14881 ec->stats_block_coalesce_usecs = 0;
14882 }
15f9850d
DM
14883}
14884
7c7d64b8
SH
14885static const struct net_device_ops tg3_netdev_ops = {
14886 .ndo_open = tg3_open,
14887 .ndo_stop = tg3_close,
00829823 14888 .ndo_start_xmit = tg3_start_xmit,
511d2224 14889 .ndo_get_stats64 = tg3_get_stats64,
00829823
SH
14890 .ndo_validate_addr = eth_validate_addr,
14891 .ndo_set_multicast_list = tg3_set_rx_mode,
14892 .ndo_set_mac_address = tg3_set_mac_addr,
14893 .ndo_do_ioctl = tg3_ioctl,
14894 .ndo_tx_timeout = tg3_tx_timeout,
14895 .ndo_change_mtu = tg3_change_mtu,
dc668910 14896 .ndo_fix_features = tg3_fix_features,
00829823
SH
14897#ifdef CONFIG_NET_POLL_CONTROLLER
14898 .ndo_poll_controller = tg3_poll_controller,
14899#endif
14900};
14901
14902static const struct net_device_ops tg3_netdev_ops_dma_bug = {
14903 .ndo_open = tg3_open,
14904 .ndo_stop = tg3_close,
14905 .ndo_start_xmit = tg3_start_xmit_dma_bug,
511d2224 14906 .ndo_get_stats64 = tg3_get_stats64,
7c7d64b8
SH
14907 .ndo_validate_addr = eth_validate_addr,
14908 .ndo_set_multicast_list = tg3_set_rx_mode,
14909 .ndo_set_mac_address = tg3_set_mac_addr,
14910 .ndo_do_ioctl = tg3_ioctl,
14911 .ndo_tx_timeout = tg3_tx_timeout,
14912 .ndo_change_mtu = tg3_change_mtu,
7c7d64b8
SH
14913#ifdef CONFIG_NET_POLL_CONTROLLER
14914 .ndo_poll_controller = tg3_poll_controller,
14915#endif
14916};
14917
1da177e4
LT
14918static int __devinit tg3_init_one(struct pci_dev *pdev,
14919 const struct pci_device_id *ent)
14920{
1da177e4
LT
14921 struct net_device *dev;
14922 struct tg3 *tp;
646c9edd
MC
14923 int i, err, pm_cap;
14924 u32 sndmbx, rcvmbx, intmbx;
f9804ddb 14925 char str[40];
72f2afb8 14926 u64 dma_mask, persist_dma_mask;
dc668910 14927 u32 hw_features = 0;
1da177e4 14928
05dbe005 14929 printk_once(KERN_INFO "%s\n", version);
1da177e4
LT
14930
14931 err = pci_enable_device(pdev);
14932 if (err) {
2445e461 14933 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
1da177e4
LT
14934 return err;
14935 }
14936
1da177e4
LT
14937 err = pci_request_regions(pdev, DRV_MODULE_NAME);
14938 if (err) {
2445e461 14939 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
1da177e4
LT
14940 goto err_out_disable_pdev;
14941 }
14942
14943 pci_set_master(pdev);
14944
14945 /* Find power-management capability. */
14946 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
14947 if (pm_cap == 0) {
2445e461
MC
14948 dev_err(&pdev->dev,
14949 "Cannot find Power Management capability, aborting\n");
1da177e4
LT
14950 err = -EIO;
14951 goto err_out_free_res;
14952 }
14953
fe5f5787 14954 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
1da177e4 14955 if (!dev) {
2445e461 14956 dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
1da177e4
LT
14957 err = -ENOMEM;
14958 goto err_out_free_res;
14959 }
14960
1da177e4
LT
14961 SET_NETDEV_DEV(dev, &pdev->dev);
14962
1da177e4 14963 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
1da177e4
LT
14964
14965 tp = netdev_priv(dev);
14966 tp->pdev = pdev;
14967 tp->dev = dev;
14968 tp->pm_cap = pm_cap;
1da177e4
LT
14969 tp->rx_mode = TG3_DEF_RX_MODE;
14970 tp->tx_mode = TG3_DEF_TX_MODE;
8ef21428 14971
1da177e4
LT
14972 if (tg3_debug > 0)
14973 tp->msg_enable = tg3_debug;
14974 else
14975 tp->msg_enable = TG3_DEF_MSG_ENABLE;
14976
14977 /* The word/byte swap controls here control register access byte
14978 * swapping. DMA data byte swapping is controlled in the GRC_MODE
14979 * setting below.
14980 */
14981 tp->misc_host_ctrl =
14982 MISC_HOST_CTRL_MASK_PCI_INT |
14983 MISC_HOST_CTRL_WORD_SWAP |
14984 MISC_HOST_CTRL_INDIR_ACCESS |
14985 MISC_HOST_CTRL_PCISTATE_RW;
14986
14987 /* The NONFRM (non-frame) byte/word swap controls take effect
14988 * on descriptor entries, anything which isn't packet data.
14989 *
14990 * The StrongARM chips on the board (one for tx, one for rx)
14991 * are running in big-endian mode.
14992 */
14993 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
14994 GRC_MODE_WSWAP_NONFRM_DATA);
14995#ifdef __BIG_ENDIAN
14996 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
14997#endif
14998 spin_lock_init(&tp->lock);
1da177e4 14999 spin_lock_init(&tp->indirect_lock);
c4028958 15000 INIT_WORK(&tp->reset_task, tg3_reset_task);
1da177e4 15001
d5fe488a 15002 tp->regs = pci_ioremap_bar(pdev, BAR_0);
ab0049b4 15003 if (!tp->regs) {
ab96b241 15004 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
1da177e4
LT
15005 err = -ENOMEM;
15006 goto err_out_free_dev;
15007 }
15008
1da177e4
LT
15009 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
15010 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
1da177e4 15011
1da177e4 15012 dev->ethtool_ops = &tg3_ethtool_ops;
1da177e4 15013 dev->watchdog_timeo = TG3_TX_TIMEOUT;
1da177e4 15014 dev->irq = pdev->irq;
1da177e4
LT
15015
15016 err = tg3_get_invariants(tp);
15017 if (err) {
ab96b241
MC
15018 dev_err(&pdev->dev,
15019 "Problem fetching invariants of chip, aborting\n");
1da177e4
LT
15020 goto err_out_iounmap;
15021 }
15022
615774fe 15023 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
0a58d668 15024 !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
00829823
SH
15025 dev->netdev_ops = &tg3_netdev_ops;
15026 else
15027 dev->netdev_ops = &tg3_netdev_ops_dma_bug;
15028
15029
4a29cc2e
MC
15030 /* The EPB bridge inside 5714, 5715, and 5780 and any
15031 * device behind the EPB cannot support DMA addresses > 40-bit.
72f2afb8
MC
15032 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
15033 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
15034 * do DMA address check in tg3_start_xmit().
15035 */
4a29cc2e 15036 if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
284901a9 15037 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
4a29cc2e 15038 else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
50cf156a 15039 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
72f2afb8 15040#ifdef CONFIG_HIGHMEM
6a35528a 15041 dma_mask = DMA_BIT_MASK(64);
72f2afb8 15042#endif
4a29cc2e 15043 } else
6a35528a 15044 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
72f2afb8
MC
15045
15046 /* Configure DMA attributes. */
284901a9 15047 if (dma_mask > DMA_BIT_MASK(32)) {
72f2afb8
MC
15048 err = pci_set_dma_mask(pdev, dma_mask);
15049 if (!err) {
15050 dev->features |= NETIF_F_HIGHDMA;
15051 err = pci_set_consistent_dma_mask(pdev,
15052 persist_dma_mask);
15053 if (err < 0) {
ab96b241
MC
15054 dev_err(&pdev->dev, "Unable to obtain 64 bit "
15055 "DMA for consistent allocations\n");
72f2afb8
MC
15056 goto err_out_iounmap;
15057 }
15058 }
15059 }
284901a9
YH
15060 if (err || dma_mask == DMA_BIT_MASK(32)) {
15061 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
72f2afb8 15062 if (err) {
ab96b241
MC
15063 dev_err(&pdev->dev,
15064 "No usable DMA configuration, aborting\n");
72f2afb8
MC
15065 goto err_out_iounmap;
15066 }
15067 }
15068
fdfec172 15069 tg3_init_bufmgr_config(tp);
1da177e4 15070
507399f1
MC
15071 /* Selectively allow TSO based on operating conditions */
15072 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
15073 (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
1da177e4 15074 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
507399f1
MC
15075 else {
15076 tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
15077 tp->fw_needed = NULL;
1da177e4 15078 }
507399f1
MC
15079
15080 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
15081 tp->fw_needed = FIRMWARE_TG3;
1da177e4 15082
4e3a7aaa
MC
15083 /* TSO is on by default on chips that support hardware TSO.
15084 * Firmware TSO on older chips gives lower performance, so it
15085 * is off by default, but can be enabled using ethtool.
15086 */
e849cdc3 15087 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
dc668910
MM
15088 (dev->features & NETIF_F_IP_CSUM))
15089 hw_features |= NETIF_F_TSO;
e849cdc3
MC
15090 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
15091 (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
dc668910
MM
15092 if (dev->features & NETIF_F_IPV6_CSUM)
15093 hw_features |= NETIF_F_TSO6;
e849cdc3
MC
15094 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
15095 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c
MC
15096 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
15097 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
321d32a0 15098 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
dc668910
MM
15099 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
15100 hw_features |= NETIF_F_TSO_ECN;
b0026624 15101 }
1da177e4 15102
dc668910
MM
15103 dev->hw_features |= hw_features;
15104 dev->features |= hw_features;
15105 dev->vlan_features |= hw_features;
15106
1da177e4
LT
15107 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
15108 !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
15109 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
15110 tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
15111 tp->rx_pending = 63;
15112 }
15113
1da177e4
LT
15114 err = tg3_get_device_address(tp);
15115 if (err) {
ab96b241
MC
15116 dev_err(&pdev->dev,
15117 "Could not obtain valid ethernet address, aborting\n");
026a6c21 15118 goto err_out_iounmap;
1da177e4
LT
15119 }
15120
c88864df 15121 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
63532394 15122 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
79ea13ce 15123 if (!tp->aperegs) {
ab96b241
MC
15124 dev_err(&pdev->dev,
15125 "Cannot map APE registers, aborting\n");
c88864df 15126 err = -ENOMEM;
026a6c21 15127 goto err_out_iounmap;
c88864df
MC
15128 }
15129
15130 tg3_ape_lock_init(tp);
7fd76445
MC
15131
15132 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
15133 tg3_read_dash_ver(tp);
c88864df
MC
15134 }
15135
1da177e4
LT
15136 /*
15137 * Reset chip in case UNDI or EFI driver did not shutdown
15138 * DMA self test will enable WDMAC and we'll see (spurious)
15139 * pending DMA on the PCI bus at that point.
15140 */
15141 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
15142 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
1da177e4 15143 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
944d980e 15144 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
15145 }
15146
15147 err = tg3_test_dma(tp);
15148 if (err) {
ab96b241 15149 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
c88864df 15150 goto err_out_apeunmap;
1da177e4
LT
15151 }
15152
78f90dcf
MC
15153 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
15154 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
15155 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
6fd45cb8 15156 for (i = 0; i < tp->irq_max; i++) {
78f90dcf
MC
15157 struct tg3_napi *tnapi = &tp->napi[i];
15158
15159 tnapi->tp = tp;
15160 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
15161
15162 tnapi->int_mbox = intmbx;
15163 if (i < 4)
15164 intmbx += 0x8;
15165 else
15166 intmbx += 0x4;
15167
15168 tnapi->consmbox = rcvmbx;
15169 tnapi->prodmbox = sndmbx;
15170
66cfd1bd 15171 if (i)
78f90dcf 15172 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
66cfd1bd 15173 else
78f90dcf 15174 tnapi->coal_now = HOSTCC_MODE_NOW;
78f90dcf
MC
15175
15176 if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
15177 break;
15178
15179 /*
15180 * If we support MSIX, we'll be using RSS. If we're using
15181 * RSS, the first vector only handles link interrupts and the
15182 * remaining vectors handle rx and tx interrupts. Reuse the
15183 * mailbox values for the next iteration. The values we setup
15184 * above are still useful for the single vectored mode.
15185 */
15186 if (!i)
15187 continue;
15188
15189 rcvmbx += 0x8;
15190
15191 if (sndmbx & 0x4)
15192 sndmbx -= 0x4;
15193 else
15194 sndmbx += 0xc;
15195 }
15196
15f9850d
DM
15197 tg3_init_coal(tp);
15198
c49a1561
MC
15199 pci_set_drvdata(pdev, dev);
15200
1da177e4
LT
15201 err = register_netdev(dev);
15202 if (err) {
ab96b241 15203 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
0d3031d9 15204 goto err_out_apeunmap;
1da177e4
LT
15205 }
15206
05dbe005
JP
15207 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
15208 tp->board_part_number,
15209 tp->pci_chip_rev_id,
15210 tg3_bus_string(tp, str),
15211 dev->dev_addr);
1da177e4 15212
f07e9af3 15213 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7
MC
15214 struct phy_device *phydev;
15215 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
5129c3a3
MC
15216 netdev_info(dev,
15217 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
05dbe005 15218 phydev->drv->name, dev_name(&phydev->dev));
f07e9af3
MC
15219 } else {
15220 char *ethtype;
15221
15222 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
15223 ethtype = "10/100Base-TX";
15224 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
15225 ethtype = "1000Base-SX";
15226 else
15227 ethtype = "10/100/1000Base-T";
15228
5129c3a3 15229 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
f07e9af3
MC
15230 "(WireSpeed[%d])\n", tg3_phy_string(tp), ethtype,
15231 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0);
15232 }
05dbe005
JP
15233
15234 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
dc668910 15235 (dev->features & NETIF_F_RXCSUM) != 0,
05dbe005 15236 (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
f07e9af3 15237 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
05dbe005
JP
15238 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
15239 (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
15240 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
15241 tp->dma_rwctrl,
15242 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
15243 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
1da177e4
LT
15244
15245 return 0;
15246
0d3031d9
MC
15247err_out_apeunmap:
15248 if (tp->aperegs) {
15249 iounmap(tp->aperegs);
15250 tp->aperegs = NULL;
15251 }
15252
1da177e4 15253err_out_iounmap:
6892914f
MC
15254 if (tp->regs) {
15255 iounmap(tp->regs);
22abe310 15256 tp->regs = NULL;
6892914f 15257 }
1da177e4
LT
15258
15259err_out_free_dev:
15260 free_netdev(dev);
15261
15262err_out_free_res:
15263 pci_release_regions(pdev);
15264
15265err_out_disable_pdev:
15266 pci_disable_device(pdev);
15267 pci_set_drvdata(pdev, NULL);
15268 return err;
15269}
15270
15271static void __devexit tg3_remove_one(struct pci_dev *pdev)
15272{
15273 struct net_device *dev = pci_get_drvdata(pdev);
15274
15275 if (dev) {
15276 struct tg3 *tp = netdev_priv(dev);
15277
077f849d
JSR
15278 if (tp->fw)
15279 release_firmware(tp->fw);
15280
23f333a2 15281 cancel_work_sync(&tp->reset_task);
158d7abd 15282
b02fd9e3
MC
15283 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
15284 tg3_phy_fini(tp);
158d7abd 15285 tg3_mdio_fini(tp);
b02fd9e3 15286 }
158d7abd 15287
1da177e4 15288 unregister_netdev(dev);
0d3031d9
MC
15289 if (tp->aperegs) {
15290 iounmap(tp->aperegs);
15291 tp->aperegs = NULL;
15292 }
6892914f
MC
15293 if (tp->regs) {
15294 iounmap(tp->regs);
22abe310 15295 tp->regs = NULL;
6892914f 15296 }
1da177e4
LT
15297 free_netdev(dev);
15298 pci_release_regions(pdev);
15299 pci_disable_device(pdev);
15300 pci_set_drvdata(pdev, NULL);
15301 }
15302}
15303
aa6027ca 15304#ifdef CONFIG_PM_SLEEP
c866b7ea 15305static int tg3_suspend(struct device *device)
1da177e4 15306{
c866b7ea 15307 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15308 struct net_device *dev = pci_get_drvdata(pdev);
15309 struct tg3 *tp = netdev_priv(dev);
15310 int err;
15311
15312 if (!netif_running(dev))
15313 return 0;
15314
23f333a2 15315 flush_work_sync(&tp->reset_task);
b02fd9e3 15316 tg3_phy_stop(tp);
1da177e4
LT
15317 tg3_netif_stop(tp);
15318
15319 del_timer_sync(&tp->timer);
15320
f47c11ee 15321 tg3_full_lock(tp, 1);
1da177e4 15322 tg3_disable_ints(tp);
f47c11ee 15323 tg3_full_unlock(tp);
1da177e4
LT
15324
15325 netif_device_detach(dev);
15326
f47c11ee 15327 tg3_full_lock(tp, 0);
944d980e 15328 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
6a9eba15 15329 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
f47c11ee 15330 tg3_full_unlock(tp);
1da177e4 15331
c866b7ea 15332 err = tg3_power_down_prepare(tp);
1da177e4 15333 if (err) {
b02fd9e3
MC
15334 int err2;
15335
f47c11ee 15336 tg3_full_lock(tp, 0);
1da177e4 15337
6a9eba15 15338 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
b02fd9e3
MC
15339 err2 = tg3_restart_hw(tp, 1);
15340 if (err2)
b9ec6c1b 15341 goto out;
1da177e4
LT
15342
15343 tp->timer.expires = jiffies + tp->timer_offset;
15344 add_timer(&tp->timer);
15345
15346 netif_device_attach(dev);
15347 tg3_netif_start(tp);
15348
b9ec6c1b 15349out:
f47c11ee 15350 tg3_full_unlock(tp);
b02fd9e3
MC
15351
15352 if (!err2)
15353 tg3_phy_start(tp);
1da177e4
LT
15354 }
15355
15356 return err;
15357}
15358
c866b7ea 15359static int tg3_resume(struct device *device)
1da177e4 15360{
c866b7ea 15361 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15362 struct net_device *dev = pci_get_drvdata(pdev);
15363 struct tg3 *tp = netdev_priv(dev);
15364 int err;
15365
15366 if (!netif_running(dev))
15367 return 0;
15368
1da177e4
LT
15369 netif_device_attach(dev);
15370
f47c11ee 15371 tg3_full_lock(tp, 0);
1da177e4 15372
6a9eba15 15373 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
b9ec6c1b
MC
15374 err = tg3_restart_hw(tp, 1);
15375 if (err)
15376 goto out;
1da177e4
LT
15377
15378 tp->timer.expires = jiffies + tp->timer_offset;
15379 add_timer(&tp->timer);
15380
1da177e4
LT
15381 tg3_netif_start(tp);
15382
b9ec6c1b 15383out:
f47c11ee 15384 tg3_full_unlock(tp);
1da177e4 15385
b02fd9e3
MC
15386 if (!err)
15387 tg3_phy_start(tp);
15388
b9ec6c1b 15389 return err;
1da177e4
LT
15390}
15391
c866b7ea 15392static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
aa6027ca
ED
15393#define TG3_PM_OPS (&tg3_pm_ops)
15394
15395#else
15396
15397#define TG3_PM_OPS NULL
15398
15399#endif /* CONFIG_PM_SLEEP */
c866b7ea 15400
1da177e4
LT
15401static struct pci_driver tg3_driver = {
15402 .name = DRV_MODULE_NAME,
15403 .id_table = tg3_pci_tbl,
15404 .probe = tg3_init_one,
15405 .remove = __devexit_p(tg3_remove_one),
aa6027ca 15406 .driver.pm = TG3_PM_OPS,
1da177e4
LT
15407};
15408
15409static int __init tg3_init(void)
15410{
29917620 15411 return pci_register_driver(&tg3_driver);
1da177e4
LT
15412}
15413
15414static void __exit tg3_cleanup(void)
15415{
15416 pci_unregister_driver(&tg3_driver);
15417}
15418
15419module_init(tg3_init);
15420module_exit(tg3_cleanup);
This page took 2.742197 seconds and 5 git commands to generate.