tg3: Simplify tx bd assignments
[deliverable/linux.git] / drivers / net / tg3.c
CommitLineData
1da177e4
LT
1/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
b86fb2cf 7 * Copyright (C) 2005-2011 Broadcom Corporation.
1da177e4
LT
8 *
9 * Firmware is:
49cabf49
MC
10 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
1da177e4
LT
16 */
17
1da177e4
LT
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
6867c843 21#include <linux/stringify.h>
1da177e4
LT
22#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
14c85021 27#include <linux/in.h>
1da177e4 28#include <linux/init.h>
a6b7a407 29#include <linux/interrupt.h>
1da177e4
LT
30#include <linux/ioport.h>
31#include <linux/pci.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/skbuff.h>
35#include <linux/ethtool.h>
3110f5f5 36#include <linux/mdio.h>
1da177e4 37#include <linux/mii.h>
158d7abd 38#include <linux/phy.h>
a9daf367 39#include <linux/brcmphy.h>
1da177e4
LT
40#include <linux/if_vlan.h>
41#include <linux/ip.h>
42#include <linux/tcp.h>
43#include <linux/workqueue.h>
61487480 44#include <linux/prefetch.h>
f9a5f7d3 45#include <linux/dma-mapping.h>
077f849d 46#include <linux/firmware.h>
1da177e4
LT
47
48#include <net/checksum.h>
c9bdd4b5 49#include <net/ip.h>
1da177e4
LT
50
51#include <asm/system.h>
27fd9de8 52#include <linux/io.h>
1da177e4 53#include <asm/byteorder.h>
27fd9de8 54#include <linux/uaccess.h>
1da177e4 55
49b6e95f 56#ifdef CONFIG_SPARC
1da177e4 57#include <asm/idprom.h>
49b6e95f 58#include <asm/prom.h>
1da177e4
LT
59#endif
60
63532394
MC
61#define BAR_0 0
62#define BAR_2 2
63
1da177e4
LT
64#include "tg3.h"
65
63c3a66f
JP
66/* Functions & macros to verify TG3_FLAGS types */
67
68static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
69{
70 return test_bit(flag, bits);
71}
72
73static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
74{
75 set_bit(flag, bits);
76}
77
78static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
79{
80 clear_bit(flag, bits);
81}
82
83#define tg3_flag(tp, flag) \
84 _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
85#define tg3_flag_set(tp, flag) \
86 _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
87#define tg3_flag_clear(tp, flag) \
88 _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
89
1da177e4 90#define DRV_MODULE_NAME "tg3"
6867c843 91#define TG3_MAJ_NUM 3
43a5f002 92#define TG3_MIN_NUM 119
6867c843
MC
93#define DRV_MODULE_VERSION \
94 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
43a5f002 95#define DRV_MODULE_RELDATE "May 18, 2011"
1da177e4
LT
96
97#define TG3_DEF_MAC_MODE 0
98#define TG3_DEF_RX_MODE 0
99#define TG3_DEF_TX_MODE 0
100#define TG3_DEF_MSG_ENABLE \
101 (NETIF_MSG_DRV | \
102 NETIF_MSG_PROBE | \
103 NETIF_MSG_LINK | \
104 NETIF_MSG_TIMER | \
105 NETIF_MSG_IFDOWN | \
106 NETIF_MSG_IFUP | \
107 NETIF_MSG_RX_ERR | \
108 NETIF_MSG_TX_ERR)
109
520b2756
MC
110#define TG3_GRC_LCLCTL_PWRSW_DELAY 100
111
1da177e4
LT
112/* length of time before we decide the hardware is borked,
113 * and dev->tx_timeout() should be called to fix the problem
114 */
63c3a66f 115
1da177e4
LT
116#define TG3_TX_TIMEOUT (5 * HZ)
117
118/* hardware minimum and maximum for a single frame's data payload */
119#define TG3_MIN_MTU 60
120#define TG3_MAX_MTU(tp) \
63c3a66f 121 (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
1da177e4
LT
122
123/* These numbers seem to be hard coded in the NIC firmware somehow.
124 * You can't change the ring sizes, but you can change where you place
125 * them in the NIC onboard memory.
126 */
7cb32cf2 127#define TG3_RX_STD_RING_SIZE(tp) \
63c3a66f 128 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 129 TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
1da177e4 130#define TG3_DEF_RX_RING_PENDING 200
7cb32cf2 131#define TG3_RX_JMB_RING_SIZE(tp) \
63c3a66f 132 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 133 TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
1da177e4 134#define TG3_DEF_RX_JUMBO_RING_PENDING 100
c6cdf436 135#define TG3_RSS_INDIR_TBL_SIZE 128
1da177e4
LT
136
137/* Do not place this n-ring entries value into the tp struct itself,
138 * we really want to expose these constants to GCC so that modulo et
139 * al. operations are done with shifts and masks instead of with
140 * hw multiply/modulo instructions. Another solution would be to
141 * replace things like '% foo' with '& (foo - 1)'.
142 */
1da177e4
LT
143
144#define TG3_TX_RING_SIZE 512
145#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
146
2c49a44d
MC
147#define TG3_RX_STD_RING_BYTES(tp) \
148 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
149#define TG3_RX_JMB_RING_BYTES(tp) \
150 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
151#define TG3_RX_RCB_RING_BYTES(tp) \
7cb32cf2 152 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
1da177e4
LT
153#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
154 TG3_TX_RING_SIZE)
1da177e4
LT
155#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
156
287be12e
MC
157#define TG3_DMA_BYTE_ENAB 64
158
159#define TG3_RX_STD_DMA_SZ 1536
160#define TG3_RX_JMB_DMA_SZ 9046
161
162#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
163
164#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
165#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
1da177e4 166
2c49a44d
MC
167#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
168 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
2b2cdb65 169
2c49a44d
MC
170#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
171 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
2b2cdb65 172
d2757fc4
MC
173/* Due to a hardware bug, the 5701 can only DMA to memory addresses
174 * that are at least dword aligned when used in PCIX mode. The driver
175 * works around this bug by double copying the packet. This workaround
176 * is built into the normal double copy length check for efficiency.
177 *
178 * However, the double copy is only necessary on those architectures
179 * where unaligned memory accesses are inefficient. For those architectures
180 * where unaligned memory accesses incur little penalty, we can reintegrate
181 * the 5701 in the normal rx path. Doing so saves a device structure
182 * dereference by hardcoding the double copy threshold in place.
183 */
184#define TG3_RX_COPY_THRESHOLD 256
185#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
186 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
187#else
188 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
189#endif
190
1da177e4 191/* minimum number of free TX descriptors required to wake up TX process */
f3f3f27e 192#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
1da177e4 193
ad829268
MC
194#define TG3_RAW_IP_ALIGN 2
195
c6cdf436
MC
196#define TG3_FW_UPDATE_TIMEOUT_SEC 5
197
077f849d
JSR
198#define FIRMWARE_TG3 "tigon/tg3.bin"
199#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
200#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
201
1da177e4 202static char version[] __devinitdata =
05dbe005 203 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
1da177e4
LT
204
205MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
206MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
207MODULE_LICENSE("GPL");
208MODULE_VERSION(DRV_MODULE_VERSION);
077f849d
JSR
209MODULE_FIRMWARE(FIRMWARE_TG3);
210MODULE_FIRMWARE(FIRMWARE_TG3TSO);
211MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
212
1da177e4
LT
213static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
214module_param(tg3_debug, int, 0);
215MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
216
a3aa1884 217static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
13185217
HK
218 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
219 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
220 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
221 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
222 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
223 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
224 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
225 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
226 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
227 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
228 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
229 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
230 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
231 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
232 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
233 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
234 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
235 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
236 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
13185217 240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
126a3368 241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
13185217 242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
13185217
HK
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
126a3368 254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
13185217
HK
255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
676917d4 258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
13185217
HK
259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
260 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
261 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
264 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
265 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
b5d3772c
MC
266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
d30cdd28
MC
268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
6c7af27c 270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
9936bcf6
MC
271 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
272 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
c88e668b
MC
273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
2befdcea
MC
275 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
276 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
321d32a0
MC
277 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
278 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
279 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
5e7ccf20 280 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
5001e2f6
MC
281 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
282 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
b0f75221
MC
283 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
284 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
285 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
286 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
287 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
288 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
302b500b 289 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
ba1f3c76 290 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
13185217
HK
291 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
292 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
293 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
294 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
295 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
296 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
297 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
1dcb14d9 298 {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
13185217 299 {}
1da177e4
LT
300};
301
302MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
303
50da859d 304static const struct {
1da177e4 305 const char string[ETH_GSTRING_LEN];
48fa55a0 306} ethtool_stats_keys[] = {
1da177e4
LT
307 { "rx_octets" },
308 { "rx_fragments" },
309 { "rx_ucast_packets" },
310 { "rx_mcast_packets" },
311 { "rx_bcast_packets" },
312 { "rx_fcs_errors" },
313 { "rx_align_errors" },
314 { "rx_xon_pause_rcvd" },
315 { "rx_xoff_pause_rcvd" },
316 { "rx_mac_ctrl_rcvd" },
317 { "rx_xoff_entered" },
318 { "rx_frame_too_long_errors" },
319 { "rx_jabbers" },
320 { "rx_undersize_packets" },
321 { "rx_in_length_errors" },
322 { "rx_out_length_errors" },
323 { "rx_64_or_less_octet_packets" },
324 { "rx_65_to_127_octet_packets" },
325 { "rx_128_to_255_octet_packets" },
326 { "rx_256_to_511_octet_packets" },
327 { "rx_512_to_1023_octet_packets" },
328 { "rx_1024_to_1522_octet_packets" },
329 { "rx_1523_to_2047_octet_packets" },
330 { "rx_2048_to_4095_octet_packets" },
331 { "rx_4096_to_8191_octet_packets" },
332 { "rx_8192_to_9022_octet_packets" },
333
334 { "tx_octets" },
335 { "tx_collisions" },
336
337 { "tx_xon_sent" },
338 { "tx_xoff_sent" },
339 { "tx_flow_control" },
340 { "tx_mac_errors" },
341 { "tx_single_collisions" },
342 { "tx_mult_collisions" },
343 { "tx_deferred" },
344 { "tx_excessive_collisions" },
345 { "tx_late_collisions" },
346 { "tx_collide_2times" },
347 { "tx_collide_3times" },
348 { "tx_collide_4times" },
349 { "tx_collide_5times" },
350 { "tx_collide_6times" },
351 { "tx_collide_7times" },
352 { "tx_collide_8times" },
353 { "tx_collide_9times" },
354 { "tx_collide_10times" },
355 { "tx_collide_11times" },
356 { "tx_collide_12times" },
357 { "tx_collide_13times" },
358 { "tx_collide_14times" },
359 { "tx_collide_15times" },
360 { "tx_ucast_packets" },
361 { "tx_mcast_packets" },
362 { "tx_bcast_packets" },
363 { "tx_carrier_sense_errors" },
364 { "tx_discards" },
365 { "tx_errors" },
366
367 { "dma_writeq_full" },
368 { "dma_write_prioq_full" },
369 { "rxbds_empty" },
370 { "rx_discards" },
371 { "rx_errors" },
372 { "rx_threshold_hit" },
373
374 { "dma_readq_full" },
375 { "dma_read_prioq_full" },
376 { "tx_comp_queue_full" },
377
378 { "ring_set_send_prod_index" },
379 { "ring_status_update" },
380 { "nic_irqs" },
381 { "nic_avoided_irqs" },
4452d099
MC
382 { "nic_tx_threshold_hit" },
383
384 { "mbuf_lwm_thresh_hit" },
1da177e4
LT
385};
386
48fa55a0
MC
387#define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
388
389
50da859d 390static const struct {
4cafd3f5 391 const char string[ETH_GSTRING_LEN];
48fa55a0 392} ethtool_test_keys[] = {
4cafd3f5
MC
393 { "nvram test (online) " },
394 { "link test (online) " },
395 { "register test (offline)" },
396 { "memory test (offline)" },
397 { "loopback test (offline)" },
398 { "interrupt test (offline)" },
399};
400
48fa55a0
MC
401#define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
402
403
b401e9e2
MC
404static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
405{
406 writel(val, tp->regs + off);
407}
408
409static u32 tg3_read32(struct tg3 *tp, u32 off)
410{
de6f31eb 411 return readl(tp->regs + off);
b401e9e2
MC
412}
413
0d3031d9
MC
414static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
415{
416 writel(val, tp->aperegs + off);
417}
418
419static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
420{
de6f31eb 421 return readl(tp->aperegs + off);
0d3031d9
MC
422}
423
1da177e4
LT
424static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
425{
6892914f
MC
426 unsigned long flags;
427
428 spin_lock_irqsave(&tp->indirect_lock, flags);
1ee582d8
MC
429 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
430 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
6892914f 431 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1ee582d8
MC
432}
433
434static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
435{
436 writel(val, tp->regs + off);
437 readl(tp->regs + off);
1da177e4
LT
438}
439
6892914f 440static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
1da177e4 441{
6892914f
MC
442 unsigned long flags;
443 u32 val;
444
445 spin_lock_irqsave(&tp->indirect_lock, flags);
446 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
447 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
448 spin_unlock_irqrestore(&tp->indirect_lock, flags);
449 return val;
450}
451
452static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
453{
454 unsigned long flags;
455
456 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
457 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
458 TG3_64BIT_REG_LOW, val);
459 return;
460 }
66711e66 461 if (off == TG3_RX_STD_PROD_IDX_REG) {
6892914f
MC
462 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
463 TG3_64BIT_REG_LOW, val);
464 return;
1da177e4 465 }
6892914f
MC
466
467 spin_lock_irqsave(&tp->indirect_lock, flags);
468 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
469 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
470 spin_unlock_irqrestore(&tp->indirect_lock, flags);
471
472 /* In indirect mode when disabling interrupts, we also need
473 * to clear the interrupt bit in the GRC local ctrl register.
474 */
475 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
476 (val == 0x1)) {
477 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
478 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
479 }
480}
481
482static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
483{
484 unsigned long flags;
485 u32 val;
486
487 spin_lock_irqsave(&tp->indirect_lock, flags);
488 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
489 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
490 spin_unlock_irqrestore(&tp->indirect_lock, flags);
491 return val;
492}
493
b401e9e2
MC
494/* usec_wait specifies the wait time in usec when writing to certain registers
495 * where it is unsafe to read back the register without some delay.
496 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
497 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
498 */
499static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
6892914f 500{
63c3a66f 501 if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
b401e9e2
MC
502 /* Non-posted methods */
503 tp->write32(tp, off, val);
504 else {
505 /* Posted method */
506 tg3_write32(tp, off, val);
507 if (usec_wait)
508 udelay(usec_wait);
509 tp->read32(tp, off);
510 }
511 /* Wait again after the read for the posted method to guarantee that
512 * the wait time is met.
513 */
514 if (usec_wait)
515 udelay(usec_wait);
1da177e4
LT
516}
517
09ee929c
MC
518static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
519{
520 tp->write32_mbox(tp, off, val);
63c3a66f 521 if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
6892914f 522 tp->read32_mbox(tp, off);
09ee929c
MC
523}
524
20094930 525static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
1da177e4
LT
526{
527 void __iomem *mbox = tp->regs + off;
528 writel(val, mbox);
63c3a66f 529 if (tg3_flag(tp, TXD_MBOX_HWBUG))
1da177e4 530 writel(val, mbox);
63c3a66f 531 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1da177e4
LT
532 readl(mbox);
533}
534
b5d3772c
MC
535static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
536{
de6f31eb 537 return readl(tp->regs + off + GRCMBOX_BASE);
b5d3772c
MC
538}
539
540static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
541{
542 writel(val, tp->regs + off + GRCMBOX_BASE);
543}
544
c6cdf436 545#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
09ee929c 546#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
c6cdf436
MC
547#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
548#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
549#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
20094930 550
c6cdf436
MC
551#define tw32(reg, val) tp->write32(tp, reg, val)
552#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
553#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
554#define tr32(reg) tp->read32(tp, reg)
1da177e4
LT
555
556static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
557{
6892914f
MC
558 unsigned long flags;
559
6ff6f81d 560 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
b5d3772c
MC
561 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
562 return;
563
6892914f 564 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 565 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
566 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
567 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 568
bbadf503
MC
569 /* Always leave this as zero. */
570 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
571 } else {
572 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
573 tw32_f(TG3PCI_MEM_WIN_DATA, val);
28fbef78 574
bbadf503
MC
575 /* Always leave this as zero. */
576 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
577 }
578 spin_unlock_irqrestore(&tp->indirect_lock, flags);
758a6139
DM
579}
580
1da177e4
LT
581static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
582{
6892914f
MC
583 unsigned long flags;
584
6ff6f81d 585 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
b5d3772c
MC
586 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
587 *val = 0;
588 return;
589 }
590
6892914f 591 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 592 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
593 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
594 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 595
bbadf503
MC
596 /* Always leave this as zero. */
597 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
598 } else {
599 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
600 *val = tr32(TG3PCI_MEM_WIN_DATA);
601
602 /* Always leave this as zero. */
603 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
604 }
6892914f 605 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1da177e4
LT
606}
607
0d3031d9
MC
608static void tg3_ape_lock_init(struct tg3 *tp)
609{
610 int i;
6f5c8f83 611 u32 regbase, bit;
f92d9dc1
MC
612
613 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
614 regbase = TG3_APE_LOCK_GRANT;
615 else
616 regbase = TG3_APE_PER_LOCK_GRANT;
0d3031d9
MC
617
618 /* Make sure the driver hasn't any stale locks. */
6f5c8f83
MC
619 for (i = 0; i < 8; i++) {
620 if (i == TG3_APE_LOCK_GPIO)
621 continue;
f92d9dc1 622 tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
6f5c8f83
MC
623 }
624
625 /* Clear the correct bit of the GPIO lock too. */
626 if (!tp->pci_fn)
627 bit = APE_LOCK_GRANT_DRIVER;
628 else
629 bit = 1 << tp->pci_fn;
630
631 tg3_ape_write32(tp, regbase + 4 * TG3_APE_LOCK_GPIO, bit);
0d3031d9
MC
632}
633
634static int tg3_ape_lock(struct tg3 *tp, int locknum)
635{
636 int i, off;
637 int ret = 0;
6f5c8f83 638 u32 status, req, gnt, bit;
0d3031d9 639
63c3a66f 640 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
641 return 0;
642
643 switch (locknum) {
6f5c8f83
MC
644 case TG3_APE_LOCK_GPIO:
645 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
646 return 0;
33f401ae
MC
647 case TG3_APE_LOCK_GRC:
648 case TG3_APE_LOCK_MEM:
649 break;
650 default:
651 return -EINVAL;
0d3031d9
MC
652 }
653
f92d9dc1
MC
654 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
655 req = TG3_APE_LOCK_REQ;
656 gnt = TG3_APE_LOCK_GRANT;
657 } else {
658 req = TG3_APE_PER_LOCK_REQ;
659 gnt = TG3_APE_PER_LOCK_GRANT;
660 }
661
0d3031d9
MC
662 off = 4 * locknum;
663
6f5c8f83
MC
664 if (locknum != TG3_APE_LOCK_GPIO || !tp->pci_fn)
665 bit = APE_LOCK_REQ_DRIVER;
666 else
667 bit = 1 << tp->pci_fn;
668
669 tg3_ape_write32(tp, req + off, bit);
0d3031d9
MC
670
671 /* Wait for up to 1 millisecond to acquire lock. */
672 for (i = 0; i < 100; i++) {
f92d9dc1 673 status = tg3_ape_read32(tp, gnt + off);
6f5c8f83 674 if (status == bit)
0d3031d9
MC
675 break;
676 udelay(10);
677 }
678
6f5c8f83 679 if (status != bit) {
0d3031d9 680 /* Revoke the lock request. */
6f5c8f83 681 tg3_ape_write32(tp, gnt + off, bit);
0d3031d9
MC
682 ret = -EBUSY;
683 }
684
685 return ret;
686}
687
688static void tg3_ape_unlock(struct tg3 *tp, int locknum)
689{
6f5c8f83 690 u32 gnt, bit;
0d3031d9 691
63c3a66f 692 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
693 return;
694
695 switch (locknum) {
6f5c8f83
MC
696 case TG3_APE_LOCK_GPIO:
697 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
698 return;
33f401ae
MC
699 case TG3_APE_LOCK_GRC:
700 case TG3_APE_LOCK_MEM:
701 break;
702 default:
703 return;
0d3031d9
MC
704 }
705
f92d9dc1
MC
706 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
707 gnt = TG3_APE_LOCK_GRANT;
708 else
709 gnt = TG3_APE_PER_LOCK_GRANT;
710
6f5c8f83
MC
711 if (locknum != TG3_APE_LOCK_GPIO || !tp->pci_fn)
712 bit = APE_LOCK_GRANT_DRIVER;
713 else
714 bit = 1 << tp->pci_fn;
715
716 tg3_ape_write32(tp, gnt + 4 * locknum, bit);
0d3031d9
MC
717}
718
1da177e4
LT
719static void tg3_disable_ints(struct tg3 *tp)
720{
89aeb3bc
MC
721 int i;
722
1da177e4
LT
723 tw32(TG3PCI_MISC_HOST_CTRL,
724 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc
MC
725 for (i = 0; i < tp->irq_max; i++)
726 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
1da177e4
LT
727}
728
1da177e4
LT
729static void tg3_enable_ints(struct tg3 *tp)
730{
89aeb3bc 731 int i;
89aeb3bc 732
bbe832c0
MC
733 tp->irq_sync = 0;
734 wmb();
735
1da177e4
LT
736 tw32(TG3PCI_MISC_HOST_CTRL,
737 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc 738
f89f38b8 739 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
89aeb3bc
MC
740 for (i = 0; i < tp->irq_cnt; i++) {
741 struct tg3_napi *tnapi = &tp->napi[i];
c6cdf436 742
898a56f8 743 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
63c3a66f 744 if (tg3_flag(tp, 1SHOT_MSI))
89aeb3bc 745 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
f19af9c2 746
f89f38b8 747 tp->coal_now |= tnapi->coal_now;
89aeb3bc 748 }
f19af9c2
MC
749
750 /* Force an initial interrupt */
63c3a66f 751 if (!tg3_flag(tp, TAGGED_STATUS) &&
f19af9c2
MC
752 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
753 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
754 else
f89f38b8
MC
755 tw32(HOSTCC_MODE, tp->coal_now);
756
757 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
1da177e4
LT
758}
759
17375d25 760static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
04237ddd 761{
17375d25 762 struct tg3 *tp = tnapi->tp;
898a56f8 763 struct tg3_hw_status *sblk = tnapi->hw_status;
04237ddd
MC
764 unsigned int work_exists = 0;
765
766 /* check for phy events */
63c3a66f 767 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
04237ddd
MC
768 if (sblk->status & SD_STATUS_LINK_CHG)
769 work_exists = 1;
770 }
771 /* check for RX/TX work to do */
f3f3f27e 772 if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
8d9d7cfc 773 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
04237ddd
MC
774 work_exists = 1;
775
776 return work_exists;
777}
778
17375d25 779/* tg3_int_reenable
04237ddd
MC
780 * similar to tg3_enable_ints, but it accurately determines whether there
781 * is new work pending and can return without flushing the PIO write
6aa20a22 782 * which reenables interrupts
1da177e4 783 */
17375d25 784static void tg3_int_reenable(struct tg3_napi *tnapi)
1da177e4 785{
17375d25
MC
786 struct tg3 *tp = tnapi->tp;
787
898a56f8 788 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
1da177e4
LT
789 mmiowb();
790
fac9b83e
DM
791 /* When doing tagged status, this work check is unnecessary.
792 * The last_tag we write above tells the chip which piece of
793 * work we've completed.
794 */
63c3a66f 795 if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
04237ddd 796 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 797 HOSTCC_MODE_ENABLE | tnapi->coal_now);
1da177e4
LT
798}
799
1da177e4
LT
800static void tg3_switch_clocks(struct tg3 *tp)
801{
f6eb9b1f 802 u32 clock_ctrl;
1da177e4
LT
803 u32 orig_clock_ctrl;
804
63c3a66f 805 if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
4cf78e4f
MC
806 return;
807
f6eb9b1f
MC
808 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
809
1da177e4
LT
810 orig_clock_ctrl = clock_ctrl;
811 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
812 CLOCK_CTRL_CLKRUN_OENABLE |
813 0x1f);
814 tp->pci_clock_ctrl = clock_ctrl;
815
63c3a66f 816 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4 817 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
b401e9e2
MC
818 tw32_wait_f(TG3PCI_CLOCK_CTRL,
819 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
1da177e4
LT
820 }
821 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
b401e9e2
MC
822 tw32_wait_f(TG3PCI_CLOCK_CTRL,
823 clock_ctrl |
824 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
825 40);
826 tw32_wait_f(TG3PCI_CLOCK_CTRL,
827 clock_ctrl | (CLOCK_CTRL_ALTCLK),
828 40);
1da177e4 829 }
b401e9e2 830 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
1da177e4
LT
831}
832
833#define PHY_BUSY_LOOPS 5000
834
835static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
836{
837 u32 frame_val;
838 unsigned int loops;
839 int ret;
840
841 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
842 tw32_f(MAC_MI_MODE,
843 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
844 udelay(80);
845 }
846
847 *val = 0x0;
848
882e9793 849 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
850 MI_COM_PHY_ADDR_MASK);
851 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
852 MI_COM_REG_ADDR_MASK);
853 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
6aa20a22 854
1da177e4
LT
855 tw32_f(MAC_MI_COM, frame_val);
856
857 loops = PHY_BUSY_LOOPS;
858 while (loops != 0) {
859 udelay(10);
860 frame_val = tr32(MAC_MI_COM);
861
862 if ((frame_val & MI_COM_BUSY) == 0) {
863 udelay(5);
864 frame_val = tr32(MAC_MI_COM);
865 break;
866 }
867 loops -= 1;
868 }
869
870 ret = -EBUSY;
871 if (loops != 0) {
872 *val = frame_val & MI_COM_DATA_MASK;
873 ret = 0;
874 }
875
876 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
877 tw32_f(MAC_MI_MODE, tp->mi_mode);
878 udelay(80);
879 }
880
881 return ret;
882}
883
884static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
885{
886 u32 frame_val;
887 unsigned int loops;
888 int ret;
889
f07e9af3 890 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
221c5637 891 (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
b5d3772c
MC
892 return 0;
893
1da177e4
LT
894 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
895 tw32_f(MAC_MI_MODE,
896 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
897 udelay(80);
898 }
899
882e9793 900 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
901 MI_COM_PHY_ADDR_MASK);
902 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
903 MI_COM_REG_ADDR_MASK);
904 frame_val |= (val & MI_COM_DATA_MASK);
905 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
6aa20a22 906
1da177e4
LT
907 tw32_f(MAC_MI_COM, frame_val);
908
909 loops = PHY_BUSY_LOOPS;
910 while (loops != 0) {
911 udelay(10);
912 frame_val = tr32(MAC_MI_COM);
913 if ((frame_val & MI_COM_BUSY) == 0) {
914 udelay(5);
915 frame_val = tr32(MAC_MI_COM);
916 break;
917 }
918 loops -= 1;
919 }
920
921 ret = -EBUSY;
922 if (loops != 0)
923 ret = 0;
924
925 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
926 tw32_f(MAC_MI_MODE, tp->mi_mode);
927 udelay(80);
928 }
929
930 return ret;
931}
932
b0988c15
MC
933static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
934{
935 int err;
936
937 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
938 if (err)
939 goto done;
940
941 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
942 if (err)
943 goto done;
944
945 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
946 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
947 if (err)
948 goto done;
949
950 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
951
952done:
953 return err;
954}
955
956static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
957{
958 int err;
959
960 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
961 if (err)
962 goto done;
963
964 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
965 if (err)
966 goto done;
967
968 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
969 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
970 if (err)
971 goto done;
972
973 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
974
975done:
976 return err;
977}
978
979static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
980{
981 int err;
982
983 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
984 if (!err)
985 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
986
987 return err;
988}
989
990static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
991{
992 int err;
993
994 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
995 if (!err)
996 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
997
998 return err;
999}
1000
15ee95c3
MC
1001static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
1002{
1003 int err;
1004
1005 err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
1006 (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
1007 MII_TG3_AUXCTL_SHDWSEL_MISC);
1008 if (!err)
1009 err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
1010
1011 return err;
1012}
1013
b4bd2929
MC
1014static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
1015{
1016 if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
1017 set |= MII_TG3_AUXCTL_MISC_WREN;
1018
1019 return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
1020}
1021
1d36ba45
MC
1022#define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
1023 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1024 MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
1025 MII_TG3_AUXCTL_ACTL_TX_6DB)
1026
1027#define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
1028 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1029 MII_TG3_AUXCTL_ACTL_TX_6DB);
1030
95e2869a
MC
1031static int tg3_bmcr_reset(struct tg3 *tp)
1032{
1033 u32 phy_control;
1034 int limit, err;
1035
1036 /* OK, reset it, and poll the BMCR_RESET bit until it
1037 * clears or we time out.
1038 */
1039 phy_control = BMCR_RESET;
1040 err = tg3_writephy(tp, MII_BMCR, phy_control);
1041 if (err != 0)
1042 return -EBUSY;
1043
1044 limit = 5000;
1045 while (limit--) {
1046 err = tg3_readphy(tp, MII_BMCR, &phy_control);
1047 if (err != 0)
1048 return -EBUSY;
1049
1050 if ((phy_control & BMCR_RESET) == 0) {
1051 udelay(40);
1052 break;
1053 }
1054 udelay(10);
1055 }
d4675b52 1056 if (limit < 0)
95e2869a
MC
1057 return -EBUSY;
1058
1059 return 0;
1060}
1061
158d7abd
MC
1062static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
1063{
3d16543d 1064 struct tg3 *tp = bp->priv;
158d7abd
MC
1065 u32 val;
1066
24bb4fb6 1067 spin_lock_bh(&tp->lock);
158d7abd
MC
1068
1069 if (tg3_readphy(tp, reg, &val))
24bb4fb6
MC
1070 val = -EIO;
1071
1072 spin_unlock_bh(&tp->lock);
158d7abd
MC
1073
1074 return val;
1075}
1076
1077static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
1078{
3d16543d 1079 struct tg3 *tp = bp->priv;
24bb4fb6 1080 u32 ret = 0;
158d7abd 1081
24bb4fb6 1082 spin_lock_bh(&tp->lock);
158d7abd
MC
1083
1084 if (tg3_writephy(tp, reg, val))
24bb4fb6 1085 ret = -EIO;
158d7abd 1086
24bb4fb6
MC
1087 spin_unlock_bh(&tp->lock);
1088
1089 return ret;
158d7abd
MC
1090}
1091
1092static int tg3_mdio_reset(struct mii_bus *bp)
1093{
1094 return 0;
1095}
1096
9c61d6bc 1097static void tg3_mdio_config_5785(struct tg3 *tp)
a9daf367
MC
1098{
1099 u32 val;
fcb389df 1100 struct phy_device *phydev;
a9daf367 1101
3f0e3ad7 1102 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
fcb389df 1103 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f
MC
1104 case PHY_ID_BCM50610:
1105 case PHY_ID_BCM50610M:
fcb389df
MC
1106 val = MAC_PHYCFG2_50610_LED_MODES;
1107 break;
6a443a0f 1108 case PHY_ID_BCMAC131:
fcb389df
MC
1109 val = MAC_PHYCFG2_AC131_LED_MODES;
1110 break;
6a443a0f 1111 case PHY_ID_RTL8211C:
fcb389df
MC
1112 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1113 break;
6a443a0f 1114 case PHY_ID_RTL8201E:
fcb389df
MC
1115 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1116 break;
1117 default:
a9daf367 1118 return;
fcb389df
MC
1119 }
1120
1121 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1122 tw32(MAC_PHYCFG2, val);
1123
1124 val = tr32(MAC_PHYCFG1);
bb85fbb6
MC
1125 val &= ~(MAC_PHYCFG1_RGMII_INT |
1126 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1127 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
fcb389df
MC
1128 tw32(MAC_PHYCFG1, val);
1129
1130 return;
1131 }
1132
63c3a66f 1133 if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
fcb389df
MC
1134 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1135 MAC_PHYCFG2_FMODE_MASK_MASK |
1136 MAC_PHYCFG2_GMODE_MASK_MASK |
1137 MAC_PHYCFG2_ACT_MASK_MASK |
1138 MAC_PHYCFG2_QUAL_MASK_MASK |
1139 MAC_PHYCFG2_INBAND_ENABLE;
1140
1141 tw32(MAC_PHYCFG2, val);
a9daf367 1142
bb85fbb6
MC
1143 val = tr32(MAC_PHYCFG1);
1144 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1145 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
63c3a66f
JP
1146 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1147 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1148 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
63c3a66f 1149 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1150 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1151 }
bb85fbb6
MC
1152 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1153 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1154 tw32(MAC_PHYCFG1, val);
a9daf367 1155
a9daf367
MC
1156 val = tr32(MAC_EXT_RGMII_MODE);
1157 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1158 MAC_RGMII_MODE_RX_QUALITY |
1159 MAC_RGMII_MODE_RX_ACTIVITY |
1160 MAC_RGMII_MODE_RX_ENG_DET |
1161 MAC_RGMII_MODE_TX_ENABLE |
1162 MAC_RGMII_MODE_TX_LOWPWR |
1163 MAC_RGMII_MODE_TX_RESET);
63c3a66f
JP
1164 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1165 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367
MC
1166 val |= MAC_RGMII_MODE_RX_INT_B |
1167 MAC_RGMII_MODE_RX_QUALITY |
1168 MAC_RGMII_MODE_RX_ACTIVITY |
1169 MAC_RGMII_MODE_RX_ENG_DET;
63c3a66f 1170 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1171 val |= MAC_RGMII_MODE_TX_ENABLE |
1172 MAC_RGMII_MODE_TX_LOWPWR |
1173 MAC_RGMII_MODE_TX_RESET;
1174 }
1175 tw32(MAC_EXT_RGMII_MODE, val);
1176}
1177
158d7abd
MC
1178static void tg3_mdio_start(struct tg3 *tp)
1179{
158d7abd
MC
1180 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1181 tw32_f(MAC_MI_MODE, tp->mi_mode);
1182 udelay(80);
a9daf367 1183
63c3a66f 1184 if (tg3_flag(tp, MDIOBUS_INITED) &&
9ea4818d
MC
1185 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1186 tg3_mdio_config_5785(tp);
1187}
1188
1189static int tg3_mdio_init(struct tg3 *tp)
1190{
1191 int i;
1192 u32 reg;
1193 struct phy_device *phydev;
1194
63c3a66f 1195 if (tg3_flag(tp, 5717_PLUS)) {
9c7df915 1196 u32 is_serdes;
882e9793 1197
69f11c99 1198 tp->phy_addr = tp->pci_fn + 1;
882e9793 1199
d1ec96af
MC
1200 if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
1201 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1202 else
1203 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1204 TG3_CPMU_PHY_STRAP_IS_SERDES;
882e9793
MC
1205 if (is_serdes)
1206 tp->phy_addr += 7;
1207 } else
3f0e3ad7 1208 tp->phy_addr = TG3_PHY_MII_ADDR;
882e9793 1209
158d7abd
MC
1210 tg3_mdio_start(tp);
1211
63c3a66f 1212 if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
158d7abd
MC
1213 return 0;
1214
298cf9be
LB
1215 tp->mdio_bus = mdiobus_alloc();
1216 if (tp->mdio_bus == NULL)
1217 return -ENOMEM;
158d7abd 1218
298cf9be
LB
1219 tp->mdio_bus->name = "tg3 mdio bus";
1220 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
158d7abd 1221 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
298cf9be
LB
1222 tp->mdio_bus->priv = tp;
1223 tp->mdio_bus->parent = &tp->pdev->dev;
1224 tp->mdio_bus->read = &tg3_mdio_read;
1225 tp->mdio_bus->write = &tg3_mdio_write;
1226 tp->mdio_bus->reset = &tg3_mdio_reset;
3f0e3ad7 1227 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
298cf9be 1228 tp->mdio_bus->irq = &tp->mdio_irq[0];
158d7abd
MC
1229
1230 for (i = 0; i < PHY_MAX_ADDR; i++)
298cf9be 1231 tp->mdio_bus->irq[i] = PHY_POLL;
158d7abd
MC
1232
1233 /* The bus registration will look for all the PHYs on the mdio bus.
1234 * Unfortunately, it does not ensure the PHY is powered up before
1235 * accessing the PHY ID registers. A chip reset is the
1236 * quickest way to bring the device back to an operational state..
1237 */
1238 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1239 tg3_bmcr_reset(tp);
1240
298cf9be 1241 i = mdiobus_register(tp->mdio_bus);
a9daf367 1242 if (i) {
ab96b241 1243 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
9c61d6bc 1244 mdiobus_free(tp->mdio_bus);
a9daf367
MC
1245 return i;
1246 }
158d7abd 1247
3f0e3ad7 1248 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
a9daf367 1249
9c61d6bc 1250 if (!phydev || !phydev->drv) {
ab96b241 1251 dev_warn(&tp->pdev->dev, "No PHY devices\n");
9c61d6bc
MC
1252 mdiobus_unregister(tp->mdio_bus);
1253 mdiobus_free(tp->mdio_bus);
1254 return -ENODEV;
1255 }
1256
1257 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f 1258 case PHY_ID_BCM57780:
321d32a0 1259 phydev->interface = PHY_INTERFACE_MODE_GMII;
c704dc23 1260 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
321d32a0 1261 break;
6a443a0f
MC
1262 case PHY_ID_BCM50610:
1263 case PHY_ID_BCM50610M:
32e5a8d6 1264 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
c704dc23 1265 PHY_BRCM_RX_REFCLK_UNUSED |
52fae083 1266 PHY_BRCM_DIS_TXCRXC_NOENRGY |
c704dc23 1267 PHY_BRCM_AUTO_PWRDWN_ENABLE;
63c3a66f 1268 if (tg3_flag(tp, RGMII_INBAND_DISABLE))
a9daf367 1269 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
63c3a66f 1270 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1271 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
63c3a66f 1272 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367 1273 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
fcb389df 1274 /* fallthru */
6a443a0f 1275 case PHY_ID_RTL8211C:
fcb389df 1276 phydev->interface = PHY_INTERFACE_MODE_RGMII;
a9daf367 1277 break;
6a443a0f
MC
1278 case PHY_ID_RTL8201E:
1279 case PHY_ID_BCMAC131:
a9daf367 1280 phydev->interface = PHY_INTERFACE_MODE_MII;
cdd4e09d 1281 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
f07e9af3 1282 tp->phy_flags |= TG3_PHYFLG_IS_FET;
a9daf367
MC
1283 break;
1284 }
1285
63c3a66f 1286 tg3_flag_set(tp, MDIOBUS_INITED);
9c61d6bc
MC
1287
1288 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1289 tg3_mdio_config_5785(tp);
a9daf367
MC
1290
1291 return 0;
158d7abd
MC
1292}
1293
1294static void tg3_mdio_fini(struct tg3 *tp)
1295{
63c3a66f
JP
1296 if (tg3_flag(tp, MDIOBUS_INITED)) {
1297 tg3_flag_clear(tp, MDIOBUS_INITED);
298cf9be
LB
1298 mdiobus_unregister(tp->mdio_bus);
1299 mdiobus_free(tp->mdio_bus);
158d7abd
MC
1300 }
1301}
1302
4ba526ce
MC
1303/* tp->lock is held. */
1304static inline void tg3_generate_fw_event(struct tg3 *tp)
1305{
1306 u32 val;
1307
1308 val = tr32(GRC_RX_CPU_EVENT);
1309 val |= GRC_RX_CPU_DRIVER_EVENT;
1310 tw32_f(GRC_RX_CPU_EVENT, val);
1311
1312 tp->last_event_jiffies = jiffies;
1313}
1314
1315#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1316
95e2869a
MC
1317/* tp->lock is held. */
1318static void tg3_wait_for_event_ack(struct tg3 *tp)
1319{
1320 int i;
4ba526ce
MC
1321 unsigned int delay_cnt;
1322 long time_remain;
1323
1324 /* If enough time has passed, no wait is necessary. */
1325 time_remain = (long)(tp->last_event_jiffies + 1 +
1326 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1327 (long)jiffies;
1328 if (time_remain < 0)
1329 return;
1330
1331 /* Check if we can shorten the wait time. */
1332 delay_cnt = jiffies_to_usecs(time_remain);
1333 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1334 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1335 delay_cnt = (delay_cnt >> 3) + 1;
95e2869a 1336
4ba526ce 1337 for (i = 0; i < delay_cnt; i++) {
95e2869a
MC
1338 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1339 break;
4ba526ce 1340 udelay(8);
95e2869a
MC
1341 }
1342}
1343
1344/* tp->lock is held. */
1345static void tg3_ump_link_report(struct tg3 *tp)
1346{
1347 u32 reg;
1348 u32 val;
1349
63c3a66f 1350 if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
95e2869a
MC
1351 return;
1352
1353 tg3_wait_for_event_ack(tp);
1354
1355 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1356
1357 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1358
1359 val = 0;
1360 if (!tg3_readphy(tp, MII_BMCR, &reg))
1361 val = reg << 16;
1362 if (!tg3_readphy(tp, MII_BMSR, &reg))
1363 val |= (reg & 0xffff);
1364 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
1365
1366 val = 0;
1367 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1368 val = reg << 16;
1369 if (!tg3_readphy(tp, MII_LPA, &reg))
1370 val |= (reg & 0xffff);
1371 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
1372
1373 val = 0;
f07e9af3 1374 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
95e2869a
MC
1375 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1376 val = reg << 16;
1377 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1378 val |= (reg & 0xffff);
1379 }
1380 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
1381
1382 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1383 val = reg << 16;
1384 else
1385 val = 0;
1386 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
1387
4ba526ce 1388 tg3_generate_fw_event(tp);
95e2869a
MC
1389}
1390
1391static void tg3_link_report(struct tg3 *tp)
1392{
1393 if (!netif_carrier_ok(tp->dev)) {
05dbe005 1394 netif_info(tp, link, tp->dev, "Link is down\n");
95e2869a
MC
1395 tg3_ump_link_report(tp);
1396 } else if (netif_msg_link(tp)) {
05dbe005
JP
1397 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1398 (tp->link_config.active_speed == SPEED_1000 ?
1399 1000 :
1400 (tp->link_config.active_speed == SPEED_100 ?
1401 100 : 10)),
1402 (tp->link_config.active_duplex == DUPLEX_FULL ?
1403 "full" : "half"));
1404
1405 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1406 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1407 "on" : "off",
1408 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1409 "on" : "off");
47007831
MC
1410
1411 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
1412 netdev_info(tp->dev, "EEE is %s\n",
1413 tp->setlpicnt ? "enabled" : "disabled");
1414
95e2869a
MC
1415 tg3_ump_link_report(tp);
1416 }
1417}
1418
1419static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
1420{
1421 u16 miireg;
1422
e18ce346 1423 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1424 miireg = ADVERTISE_PAUSE_CAP;
e18ce346 1425 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1426 miireg = ADVERTISE_PAUSE_ASYM;
e18ce346 1427 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1428 miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1429 else
1430 miireg = 0;
1431
1432 return miireg;
1433}
1434
1435static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1436{
1437 u16 miireg;
1438
e18ce346 1439 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1440 miireg = ADVERTISE_1000XPAUSE;
e18ce346 1441 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1442 miireg = ADVERTISE_1000XPSE_ASYM;
e18ce346 1443 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1444 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1445 else
1446 miireg = 0;
1447
1448 return miireg;
1449}
1450
95e2869a
MC
1451static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1452{
1453 u8 cap = 0;
1454
1455 if (lcladv & ADVERTISE_1000XPAUSE) {
1456 if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1457 if (rmtadv & LPA_1000XPAUSE)
e18ce346 1458 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
95e2869a 1459 else if (rmtadv & LPA_1000XPAUSE_ASYM)
e18ce346 1460 cap = FLOW_CTRL_RX;
95e2869a
MC
1461 } else {
1462 if (rmtadv & LPA_1000XPAUSE)
e18ce346 1463 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
95e2869a
MC
1464 }
1465 } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1466 if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
e18ce346 1467 cap = FLOW_CTRL_TX;
95e2869a
MC
1468 }
1469
1470 return cap;
1471}
1472
f51f3562 1473static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
95e2869a 1474{
b02fd9e3 1475 u8 autoneg;
f51f3562 1476 u8 flowctrl = 0;
95e2869a
MC
1477 u32 old_rx_mode = tp->rx_mode;
1478 u32 old_tx_mode = tp->tx_mode;
1479
63c3a66f 1480 if (tg3_flag(tp, USE_PHYLIB))
3f0e3ad7 1481 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
b02fd9e3
MC
1482 else
1483 autoneg = tp->link_config.autoneg;
1484
63c3a66f 1485 if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
f07e9af3 1486 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
f51f3562 1487 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
95e2869a 1488 else
bc02ff95 1489 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
f51f3562
MC
1490 } else
1491 flowctrl = tp->link_config.flowctrl;
95e2869a 1492
f51f3562 1493 tp->link_config.active_flowctrl = flowctrl;
95e2869a 1494
e18ce346 1495 if (flowctrl & FLOW_CTRL_RX)
95e2869a
MC
1496 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1497 else
1498 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1499
f51f3562 1500 if (old_rx_mode != tp->rx_mode)
95e2869a 1501 tw32_f(MAC_RX_MODE, tp->rx_mode);
95e2869a 1502
e18ce346 1503 if (flowctrl & FLOW_CTRL_TX)
95e2869a
MC
1504 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1505 else
1506 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1507
f51f3562 1508 if (old_tx_mode != tp->tx_mode)
95e2869a 1509 tw32_f(MAC_TX_MODE, tp->tx_mode);
95e2869a
MC
1510}
1511
b02fd9e3
MC
1512static void tg3_adjust_link(struct net_device *dev)
1513{
1514 u8 oldflowctrl, linkmesg = 0;
1515 u32 mac_mode, lcl_adv, rmt_adv;
1516 struct tg3 *tp = netdev_priv(dev);
3f0e3ad7 1517 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1518
24bb4fb6 1519 spin_lock_bh(&tp->lock);
b02fd9e3
MC
1520
1521 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1522 MAC_MODE_HALF_DUPLEX);
1523
1524 oldflowctrl = tp->link_config.active_flowctrl;
1525
1526 if (phydev->link) {
1527 lcl_adv = 0;
1528 rmt_adv = 0;
1529
1530 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1531 mac_mode |= MAC_MODE_PORT_MODE_MII;
c3df0748
MC
1532 else if (phydev->speed == SPEED_1000 ||
1533 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
b02fd9e3 1534 mac_mode |= MAC_MODE_PORT_MODE_GMII;
c3df0748
MC
1535 else
1536 mac_mode |= MAC_MODE_PORT_MODE_MII;
b02fd9e3
MC
1537
1538 if (phydev->duplex == DUPLEX_HALF)
1539 mac_mode |= MAC_MODE_HALF_DUPLEX;
1540 else {
1541 lcl_adv = tg3_advert_flowctrl_1000T(
1542 tp->link_config.flowctrl);
1543
1544 if (phydev->pause)
1545 rmt_adv = LPA_PAUSE_CAP;
1546 if (phydev->asym_pause)
1547 rmt_adv |= LPA_PAUSE_ASYM;
1548 }
1549
1550 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1551 } else
1552 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1553
1554 if (mac_mode != tp->mac_mode) {
1555 tp->mac_mode = mac_mode;
1556 tw32_f(MAC_MODE, tp->mac_mode);
1557 udelay(40);
1558 }
1559
fcb389df
MC
1560 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
1561 if (phydev->speed == SPEED_10)
1562 tw32(MAC_MI_STAT,
1563 MAC_MI_STAT_10MBPS_MODE |
1564 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1565 else
1566 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1567 }
1568
b02fd9e3
MC
1569 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
1570 tw32(MAC_TX_LENGTHS,
1571 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1572 (6 << TX_LENGTHS_IPG_SHIFT) |
1573 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
1574 else
1575 tw32(MAC_TX_LENGTHS,
1576 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1577 (6 << TX_LENGTHS_IPG_SHIFT) |
1578 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
1579
1580 if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
1581 (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
1582 phydev->speed != tp->link_config.active_speed ||
1583 phydev->duplex != tp->link_config.active_duplex ||
1584 oldflowctrl != tp->link_config.active_flowctrl)
c6cdf436 1585 linkmesg = 1;
b02fd9e3
MC
1586
1587 tp->link_config.active_speed = phydev->speed;
1588 tp->link_config.active_duplex = phydev->duplex;
1589
24bb4fb6 1590 spin_unlock_bh(&tp->lock);
b02fd9e3
MC
1591
1592 if (linkmesg)
1593 tg3_link_report(tp);
1594}
1595
1596static int tg3_phy_init(struct tg3 *tp)
1597{
1598 struct phy_device *phydev;
1599
f07e9af3 1600 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
b02fd9e3
MC
1601 return 0;
1602
1603 /* Bring the PHY back to a known state. */
1604 tg3_bmcr_reset(tp);
1605
3f0e3ad7 1606 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
1607
1608 /* Attach the MAC to the PHY. */
fb28ad35 1609 phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
a9daf367 1610 phydev->dev_flags, phydev->interface);
b02fd9e3 1611 if (IS_ERR(phydev)) {
ab96b241 1612 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
b02fd9e3
MC
1613 return PTR_ERR(phydev);
1614 }
1615
b02fd9e3 1616 /* Mask with MAC supported features. */
9c61d6bc
MC
1617 switch (phydev->interface) {
1618 case PHY_INTERFACE_MODE_GMII:
1619 case PHY_INTERFACE_MODE_RGMII:
f07e9af3 1620 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
321d32a0
MC
1621 phydev->supported &= (PHY_GBIT_FEATURES |
1622 SUPPORTED_Pause |
1623 SUPPORTED_Asym_Pause);
1624 break;
1625 }
1626 /* fallthru */
9c61d6bc
MC
1627 case PHY_INTERFACE_MODE_MII:
1628 phydev->supported &= (PHY_BASIC_FEATURES |
1629 SUPPORTED_Pause |
1630 SUPPORTED_Asym_Pause);
1631 break;
1632 default:
3f0e3ad7 1633 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
9c61d6bc
MC
1634 return -EINVAL;
1635 }
1636
f07e9af3 1637 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1638
1639 phydev->advertising = phydev->supported;
1640
b02fd9e3
MC
1641 return 0;
1642}
1643
1644static void tg3_phy_start(struct tg3 *tp)
1645{
1646 struct phy_device *phydev;
1647
f07e9af3 1648 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1649 return;
1650
3f0e3ad7 1651 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1652
80096068
MC
1653 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
1654 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
1655 phydev->speed = tp->link_config.orig_speed;
1656 phydev->duplex = tp->link_config.orig_duplex;
1657 phydev->autoneg = tp->link_config.orig_autoneg;
1658 phydev->advertising = tp->link_config.orig_advertising;
1659 }
1660
1661 phy_start(phydev);
1662
1663 phy_start_aneg(phydev);
1664}
1665
1666static void tg3_phy_stop(struct tg3 *tp)
1667{
f07e9af3 1668 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1669 return;
1670
3f0e3ad7 1671 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
1672}
1673
1674static void tg3_phy_fini(struct tg3 *tp)
1675{
f07e9af3 1676 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7 1677 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
f07e9af3 1678 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1679 }
1680}
1681
7f97a4bd
MC
1682static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
1683{
1684 u32 phytest;
1685
1686 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
1687 u32 phy;
1688
1689 tg3_writephy(tp, MII_TG3_FET_TEST,
1690 phytest | MII_TG3_FET_SHADOW_EN);
1691 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
1692 if (enable)
1693 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
1694 else
1695 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
1696 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
1697 }
1698 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
1699 }
1700}
1701
6833c043
MC
1702static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
1703{
1704 u32 reg;
1705
63c3a66f
JP
1706 if (!tg3_flag(tp, 5705_PLUS) ||
1707 (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 1708 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
6833c043
MC
1709 return;
1710
f07e9af3 1711 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd
MC
1712 tg3_phy_fet_toggle_apd(tp, enable);
1713 return;
1714 }
1715
6833c043
MC
1716 reg = MII_TG3_MISC_SHDW_WREN |
1717 MII_TG3_MISC_SHDW_SCR5_SEL |
1718 MII_TG3_MISC_SHDW_SCR5_LPED |
1719 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
1720 MII_TG3_MISC_SHDW_SCR5_SDTL |
1721 MII_TG3_MISC_SHDW_SCR5_C125OE;
1722 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
1723 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
1724
1725 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1726
1727
1728 reg = MII_TG3_MISC_SHDW_WREN |
1729 MII_TG3_MISC_SHDW_APD_SEL |
1730 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
1731 if (enable)
1732 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
1733
1734 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1735}
1736
9ef8ca99
MC
1737static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
1738{
1739 u32 phy;
1740
63c3a66f 1741 if (!tg3_flag(tp, 5705_PLUS) ||
f07e9af3 1742 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
9ef8ca99
MC
1743 return;
1744
f07e9af3 1745 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
9ef8ca99
MC
1746 u32 ephy;
1747
535ef6e1
MC
1748 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
1749 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
1750
1751 tg3_writephy(tp, MII_TG3_FET_TEST,
1752 ephy | MII_TG3_FET_SHADOW_EN);
1753 if (!tg3_readphy(tp, reg, &phy)) {
9ef8ca99 1754 if (enable)
535ef6e1 1755 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
9ef8ca99 1756 else
535ef6e1
MC
1757 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
1758 tg3_writephy(tp, reg, phy);
9ef8ca99 1759 }
535ef6e1 1760 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
9ef8ca99
MC
1761 }
1762 } else {
15ee95c3
MC
1763 int ret;
1764
1765 ret = tg3_phy_auxctl_read(tp,
1766 MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
1767 if (!ret) {
9ef8ca99
MC
1768 if (enable)
1769 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
1770 else
1771 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
b4bd2929
MC
1772 tg3_phy_auxctl_write(tp,
1773 MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
9ef8ca99
MC
1774 }
1775 }
1776}
1777
1da177e4
LT
1778static void tg3_phy_set_wirespeed(struct tg3 *tp)
1779{
15ee95c3 1780 int ret;
1da177e4
LT
1781 u32 val;
1782
f07e9af3 1783 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
1da177e4
LT
1784 return;
1785
15ee95c3
MC
1786 ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
1787 if (!ret)
b4bd2929
MC
1788 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
1789 val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
1da177e4
LT
1790}
1791
b2a5c19c
MC
1792static void tg3_phy_apply_otp(struct tg3 *tp)
1793{
1794 u32 otp, phy;
1795
1796 if (!tp->phy_otp)
1797 return;
1798
1799 otp = tp->phy_otp;
1800
1d36ba45
MC
1801 if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
1802 return;
b2a5c19c
MC
1803
1804 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
1805 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
1806 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
1807
1808 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
1809 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
1810 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
1811
1812 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
1813 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
1814 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
1815
1816 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
1817 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
1818
1819 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
1820 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
1821
1822 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
1823 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
1824 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
1825
1d36ba45 1826 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
b2a5c19c
MC
1827}
1828
52b02d04
MC
1829static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
1830{
1831 u32 val;
1832
1833 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
1834 return;
1835
1836 tp->setlpicnt = 0;
1837
1838 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
1839 current_link_up == 1 &&
a6b68dab
MC
1840 tp->link_config.active_duplex == DUPLEX_FULL &&
1841 (tp->link_config.active_speed == SPEED_100 ||
1842 tp->link_config.active_speed == SPEED_1000)) {
52b02d04
MC
1843 u32 eeectl;
1844
1845 if (tp->link_config.active_speed == SPEED_1000)
1846 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
1847 else
1848 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
1849
1850 tw32(TG3_CPMU_EEE_CTRL, eeectl);
1851
3110f5f5
MC
1852 tg3_phy_cl45_read(tp, MDIO_MMD_AN,
1853 TG3_CL45_D7_EEERES_STAT, &val);
52b02d04 1854
b0c5943f
MC
1855 if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
1856 val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
52b02d04
MC
1857 tp->setlpicnt = 2;
1858 }
1859
1860 if (!tp->setlpicnt) {
b715ce94
MC
1861 if (current_link_up == 1 &&
1862 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
1863 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
1864 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1865 }
1866
52b02d04
MC
1867 val = tr32(TG3_CPMU_EEE_MODE);
1868 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
1869 }
1870}
1871
b0c5943f
MC
1872static void tg3_phy_eee_enable(struct tg3 *tp)
1873{
1874 u32 val;
1875
1876 if (tp->link_config.active_speed == SPEED_1000 &&
1877 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
1878 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
1879 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
1880 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
b715ce94
MC
1881 val = MII_TG3_DSP_TAP26_ALNOKO |
1882 MII_TG3_DSP_TAP26_RMRXSTO;
1883 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
b0c5943f
MC
1884 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1885 }
1886
1887 val = tr32(TG3_CPMU_EEE_MODE);
1888 tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
1889}
1890
1da177e4
LT
1891static int tg3_wait_macro_done(struct tg3 *tp)
1892{
1893 int limit = 100;
1894
1895 while (limit--) {
1896 u32 tmp32;
1897
f08aa1a8 1898 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
1da177e4
LT
1899 if ((tmp32 & 0x1000) == 0)
1900 break;
1901 }
1902 }
d4675b52 1903 if (limit < 0)
1da177e4
LT
1904 return -EBUSY;
1905
1906 return 0;
1907}
1908
1909static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
1910{
1911 static const u32 test_pat[4][6] = {
1912 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
1913 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
1914 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
1915 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
1916 };
1917 int chan;
1918
1919 for (chan = 0; chan < 4; chan++) {
1920 int i;
1921
1922 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1923 (chan * 0x2000) | 0x0200);
f08aa1a8 1924 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
1925
1926 for (i = 0; i < 6; i++)
1927 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
1928 test_pat[chan][i]);
1929
f08aa1a8 1930 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
1931 if (tg3_wait_macro_done(tp)) {
1932 *resetp = 1;
1933 return -EBUSY;
1934 }
1935
1936 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1937 (chan * 0x2000) | 0x0200);
f08aa1a8 1938 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
1da177e4
LT
1939 if (tg3_wait_macro_done(tp)) {
1940 *resetp = 1;
1941 return -EBUSY;
1942 }
1943
f08aa1a8 1944 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
1da177e4
LT
1945 if (tg3_wait_macro_done(tp)) {
1946 *resetp = 1;
1947 return -EBUSY;
1948 }
1949
1950 for (i = 0; i < 6; i += 2) {
1951 u32 low, high;
1952
1953 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
1954 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
1955 tg3_wait_macro_done(tp)) {
1956 *resetp = 1;
1957 return -EBUSY;
1958 }
1959 low &= 0x7fff;
1960 high &= 0x000f;
1961 if (low != test_pat[chan][i] ||
1962 high != test_pat[chan][i+1]) {
1963 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
1964 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
1965 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
1966
1967 return -EBUSY;
1968 }
1969 }
1970 }
1971
1972 return 0;
1973}
1974
1975static int tg3_phy_reset_chanpat(struct tg3 *tp)
1976{
1977 int chan;
1978
1979 for (chan = 0; chan < 4; chan++) {
1980 int i;
1981
1982 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1983 (chan * 0x2000) | 0x0200);
f08aa1a8 1984 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
1985 for (i = 0; i < 6; i++)
1986 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
f08aa1a8 1987 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
1988 if (tg3_wait_macro_done(tp))
1989 return -EBUSY;
1990 }
1991
1992 return 0;
1993}
1994
1995static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
1996{
1997 u32 reg32, phy9_orig;
1998 int retries, do_phy_reset, err;
1999
2000 retries = 10;
2001 do_phy_reset = 1;
2002 do {
2003 if (do_phy_reset) {
2004 err = tg3_bmcr_reset(tp);
2005 if (err)
2006 return err;
2007 do_phy_reset = 0;
2008 }
2009
2010 /* Disable transmitter and interrupt. */
2011 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
2012 continue;
2013
2014 reg32 |= 0x3000;
2015 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2016
2017 /* Set full-duplex, 1000 mbps. */
2018 tg3_writephy(tp, MII_BMCR,
221c5637 2019 BMCR_FULLDPLX | BMCR_SPEED1000);
1da177e4
LT
2020
2021 /* Set to master mode. */
221c5637 2022 if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
1da177e4
LT
2023 continue;
2024
221c5637
MC
2025 tg3_writephy(tp, MII_CTRL1000,
2026 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
1da177e4 2027
1d36ba45
MC
2028 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
2029 if (err)
2030 return err;
1da177e4
LT
2031
2032 /* Block the PHY control access. */
6ee7c0a0 2033 tg3_phydsp_write(tp, 0x8005, 0x0800);
1da177e4
LT
2034
2035 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
2036 if (!err)
2037 break;
2038 } while (--retries);
2039
2040 err = tg3_phy_reset_chanpat(tp);
2041 if (err)
2042 return err;
2043
6ee7c0a0 2044 tg3_phydsp_write(tp, 0x8005, 0x0000);
1da177e4
LT
2045
2046 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
f08aa1a8 2047 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
1da177e4 2048
1d36ba45 2049 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1da177e4 2050
221c5637 2051 tg3_writephy(tp, MII_CTRL1000, phy9_orig);
1da177e4
LT
2052
2053 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
2054 reg32 &= ~0x3000;
2055 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2056 } else if (!err)
2057 err = -EBUSY;
2058
2059 return err;
2060}
2061
2062/* This will reset the tigon3 PHY if there is no valid
2063 * link unless the FORCE argument is non-zero.
2064 */
2065static int tg3_phy_reset(struct tg3 *tp)
2066{
f833c4c1 2067 u32 val, cpmuctrl;
1da177e4
LT
2068 int err;
2069
60189ddf 2070 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2071 val = tr32(GRC_MISC_CFG);
2072 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
2073 udelay(40);
2074 }
f833c4c1
MC
2075 err = tg3_readphy(tp, MII_BMSR, &val);
2076 err |= tg3_readphy(tp, MII_BMSR, &val);
1da177e4
LT
2077 if (err != 0)
2078 return -EBUSY;
2079
c8e1e82b
MC
2080 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
2081 netif_carrier_off(tp->dev);
2082 tg3_link_report(tp);
2083 }
2084
1da177e4
LT
2085 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2086 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2087 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
2088 err = tg3_phy_reset_5703_4_5(tp);
2089 if (err)
2090 return err;
2091 goto out;
2092 }
2093
b2a5c19c
MC
2094 cpmuctrl = 0;
2095 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
2096 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
2097 cpmuctrl = tr32(TG3_CPMU_CTRL);
2098 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2099 tw32(TG3_CPMU_CTRL,
2100 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2101 }
2102
1da177e4
LT
2103 err = tg3_bmcr_reset(tp);
2104 if (err)
2105 return err;
2106
b2a5c19c 2107 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
f833c4c1
MC
2108 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2109 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
b2a5c19c
MC
2110
2111 tw32(TG3_CPMU_CTRL, cpmuctrl);
2112 }
2113
bcb37f6c
MC
2114 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2115 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2116 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2117 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2118 CPMU_LSPD_1000MB_MACCLK_12_5) {
2119 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2120 udelay(40);
2121 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2122 }
2123 }
2124
63c3a66f 2125 if (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 2126 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
ecf1410b
MC
2127 return 0;
2128
b2a5c19c
MC
2129 tg3_phy_apply_otp(tp);
2130
f07e9af3 2131 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
2132 tg3_phy_toggle_apd(tp, true);
2133 else
2134 tg3_phy_toggle_apd(tp, false);
2135
1da177e4 2136out:
1d36ba45
MC
2137 if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
2138 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
6ee7c0a0
MC
2139 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2140 tg3_phydsp_write(tp, 0x000a, 0x0323);
1d36ba45 2141 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1da177e4 2142 }
1d36ba45 2143
f07e9af3 2144 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
f08aa1a8
MC
2145 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2146 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
1da177e4 2147 }
1d36ba45 2148
f07e9af3 2149 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
1d36ba45
MC
2150 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2151 tg3_phydsp_write(tp, 0x000a, 0x310b);
2152 tg3_phydsp_write(tp, 0x201f, 0x9506);
2153 tg3_phydsp_write(tp, 0x401f, 0x14e2);
2154 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2155 }
f07e9af3 2156 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
1d36ba45
MC
2157 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2158 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
2159 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
2160 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2161 tg3_writephy(tp, MII_TG3_TEST1,
2162 MII_TG3_TEST1_TRIM_EN | 0x4);
2163 } else
2164 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
2165
2166 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2167 }
c424cb24 2168 }
1d36ba45 2169
1da177e4
LT
2170 /* Set Extended packet length bit (bit 14) on all chips that */
2171 /* support jumbo frames */
79eb6904 2172 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4 2173 /* Cannot do read-modify-write on 5401 */
b4bd2929 2174 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
63c3a66f 2175 } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
1da177e4 2176 /* Set bit 14 with read-modify-write to preserve other bits */
15ee95c3
MC
2177 err = tg3_phy_auxctl_read(tp,
2178 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2179 if (!err)
b4bd2929
MC
2180 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2181 val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
1da177e4
LT
2182 }
2183
2184 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2185 * jumbo frames transmission.
2186 */
63c3a66f 2187 if (tg3_flag(tp, JUMBO_CAPABLE)) {
f833c4c1 2188 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
c6cdf436 2189 tg3_writephy(tp, MII_TG3_EXT_CTRL,
f833c4c1 2190 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
1da177e4
LT
2191 }
2192
715116a1 2193 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
715116a1 2194 /* adjust output voltage */
535ef6e1 2195 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
715116a1
MC
2196 }
2197
9ef8ca99 2198 tg3_phy_toggle_automdix(tp, 1);
1da177e4
LT
2199 tg3_phy_set_wirespeed(tp);
2200 return 0;
2201}
2202
3a1e19d3
MC
2203#define TG3_GPIO_MSG_DRVR_PRES 0x00000001
2204#define TG3_GPIO_MSG_NEED_VAUX 0x00000002
2205#define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
2206 TG3_GPIO_MSG_NEED_VAUX)
2207#define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
2208 ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
2209 (TG3_GPIO_MSG_DRVR_PRES << 4) | \
2210 (TG3_GPIO_MSG_DRVR_PRES << 8) | \
2211 (TG3_GPIO_MSG_DRVR_PRES << 12))
2212
2213#define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
2214 ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
2215 (TG3_GPIO_MSG_NEED_VAUX << 4) | \
2216 (TG3_GPIO_MSG_NEED_VAUX << 8) | \
2217 (TG3_GPIO_MSG_NEED_VAUX << 12))
2218
2219static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
2220{
2221 u32 status, shift;
2222
2223 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2224 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2225 status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
2226 else
2227 status = tr32(TG3_CPMU_DRV_STATUS);
2228
2229 shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
2230 status &= ~(TG3_GPIO_MSG_MASK << shift);
2231 status |= (newstat << shift);
2232
2233 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2234 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2235 tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
2236 else
2237 tw32(TG3_CPMU_DRV_STATUS, status);
2238
2239 return status >> TG3_APE_GPIO_MSG_SHIFT;
2240}
2241
520b2756
MC
2242static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
2243{
2244 if (!tg3_flag(tp, IS_NIC))
2245 return 0;
2246
3a1e19d3
MC
2247 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2248 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2249 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
2250 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2251 return -EIO;
520b2756 2252
3a1e19d3
MC
2253 tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
2254
2255 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2256 TG3_GRC_LCLCTL_PWRSW_DELAY);
2257
2258 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
2259 } else {
2260 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2261 TG3_GRC_LCLCTL_PWRSW_DELAY);
2262 }
6f5c8f83 2263
520b2756
MC
2264 return 0;
2265}
2266
2267static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
2268{
2269 u32 grc_local_ctrl;
2270
2271 if (!tg3_flag(tp, IS_NIC) ||
2272 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2273 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
2274 return;
2275
2276 grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
2277
2278 tw32_wait_f(GRC_LOCAL_CTRL,
2279 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2280 TG3_GRC_LCLCTL_PWRSW_DELAY);
2281
2282 tw32_wait_f(GRC_LOCAL_CTRL,
2283 grc_local_ctrl,
2284 TG3_GRC_LCLCTL_PWRSW_DELAY);
2285
2286 tw32_wait_f(GRC_LOCAL_CTRL,
2287 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2288 TG3_GRC_LCLCTL_PWRSW_DELAY);
2289}
2290
2291static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
2292{
2293 if (!tg3_flag(tp, IS_NIC))
2294 return;
2295
2296 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2297 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2298 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2299 (GRC_LCLCTRL_GPIO_OE0 |
2300 GRC_LCLCTRL_GPIO_OE1 |
2301 GRC_LCLCTRL_GPIO_OE2 |
2302 GRC_LCLCTRL_GPIO_OUTPUT0 |
2303 GRC_LCLCTRL_GPIO_OUTPUT1),
2304 TG3_GRC_LCLCTL_PWRSW_DELAY);
2305 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2306 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
2307 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2308 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2309 GRC_LCLCTRL_GPIO_OE1 |
2310 GRC_LCLCTRL_GPIO_OE2 |
2311 GRC_LCLCTRL_GPIO_OUTPUT0 |
2312 GRC_LCLCTRL_GPIO_OUTPUT1 |
2313 tp->grc_local_ctrl;
2314 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2315 TG3_GRC_LCLCTL_PWRSW_DELAY);
2316
2317 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2318 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2319 TG3_GRC_LCLCTL_PWRSW_DELAY);
2320
2321 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2322 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2323 TG3_GRC_LCLCTL_PWRSW_DELAY);
2324 } else {
2325 u32 no_gpio2;
2326 u32 grc_local_ctrl = 0;
2327
2328 /* Workaround to prevent overdrawing Amps. */
2329 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
2330 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
2331 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2332 grc_local_ctrl,
2333 TG3_GRC_LCLCTL_PWRSW_DELAY);
2334 }
2335
2336 /* On 5753 and variants, GPIO2 cannot be used. */
2337 no_gpio2 = tp->nic_sram_data_cfg &
2338 NIC_SRAM_DATA_CFG_NO_GPIO2;
2339
2340 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
2341 GRC_LCLCTRL_GPIO_OE1 |
2342 GRC_LCLCTRL_GPIO_OE2 |
2343 GRC_LCLCTRL_GPIO_OUTPUT1 |
2344 GRC_LCLCTRL_GPIO_OUTPUT2;
2345 if (no_gpio2) {
2346 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2347 GRC_LCLCTRL_GPIO_OUTPUT2);
2348 }
2349 tw32_wait_f(GRC_LOCAL_CTRL,
2350 tp->grc_local_ctrl | grc_local_ctrl,
2351 TG3_GRC_LCLCTL_PWRSW_DELAY);
2352
2353 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2354
2355 tw32_wait_f(GRC_LOCAL_CTRL,
2356 tp->grc_local_ctrl | grc_local_ctrl,
2357 TG3_GRC_LCLCTL_PWRSW_DELAY);
2358
2359 if (!no_gpio2) {
2360 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
2361 tw32_wait_f(GRC_LOCAL_CTRL,
2362 tp->grc_local_ctrl | grc_local_ctrl,
2363 TG3_GRC_LCLCTL_PWRSW_DELAY);
2364 }
2365 }
3a1e19d3
MC
2366}
2367
cd0d7228 2368static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
3a1e19d3
MC
2369{
2370 u32 msg = 0;
2371
2372 /* Serialize power state transitions */
2373 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2374 return;
2375
cd0d7228 2376 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
3a1e19d3
MC
2377 msg = TG3_GPIO_MSG_NEED_VAUX;
2378
2379 msg = tg3_set_function_status(tp, msg);
2380
2381 if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
2382 goto done;
6f5c8f83 2383
3a1e19d3
MC
2384 if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
2385 tg3_pwrsrc_switch_to_vaux(tp);
2386 else
2387 tg3_pwrsrc_die_with_vmain(tp);
2388
2389done:
6f5c8f83 2390 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
520b2756
MC
2391}
2392
cd0d7228 2393static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
1da177e4 2394{
683644b7 2395 bool need_vaux = false;
1da177e4 2396
334355aa 2397 /* The GPIOs do something completely different on 57765. */
63c3a66f 2398 if (!tg3_flag(tp, IS_NIC) ||
334355aa 2399 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
1da177e4
LT
2400 return;
2401
3a1e19d3
MC
2402 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2403 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2404 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
cd0d7228
MC
2405 tg3_frob_aux_power_5717(tp, include_wol ?
2406 tg3_flag(tp, WOL_ENABLE) != 0 : 0);
3a1e19d3
MC
2407 return;
2408 }
2409
2410 if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
8c2dc7e1
MC
2411 struct net_device *dev_peer;
2412
2413 dev_peer = pci_get_drvdata(tp->pdev_peer);
683644b7 2414
bc1c7567 2415 /* remove_one() may have been run on the peer. */
683644b7
MC
2416 if (dev_peer) {
2417 struct tg3 *tp_peer = netdev_priv(dev_peer);
2418
63c3a66f 2419 if (tg3_flag(tp_peer, INIT_COMPLETE))
683644b7
MC
2420 return;
2421
cd0d7228 2422 if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
63c3a66f 2423 tg3_flag(tp_peer, ENABLE_ASF))
683644b7
MC
2424 need_vaux = true;
2425 }
1da177e4
LT
2426 }
2427
cd0d7228
MC
2428 if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
2429 tg3_flag(tp, ENABLE_ASF))
683644b7
MC
2430 need_vaux = true;
2431
520b2756
MC
2432 if (need_vaux)
2433 tg3_pwrsrc_switch_to_vaux(tp);
2434 else
2435 tg3_pwrsrc_die_with_vmain(tp);
1da177e4
LT
2436}
2437
e8f3f6ca
MC
2438static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2439{
2440 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2441 return 1;
79eb6904 2442 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
e8f3f6ca
MC
2443 if (speed != SPEED_10)
2444 return 1;
2445 } else if (speed == SPEED_10)
2446 return 1;
2447
2448 return 0;
2449}
2450
1da177e4
LT
2451static int tg3_setup_phy(struct tg3 *, int);
2452
2453#define RESET_KIND_SHUTDOWN 0
2454#define RESET_KIND_INIT 1
2455#define RESET_KIND_SUSPEND 2
2456
2457static void tg3_write_sig_post_reset(struct tg3 *, int);
2458static int tg3_halt_cpu(struct tg3 *, u32);
2459
0a459aac 2460static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
15c3b696 2461{
ce057f01
MC
2462 u32 val;
2463
f07e9af3 2464 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
5129724a
MC
2465 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2466 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2467 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2468
2469 sg_dig_ctrl |=
2470 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2471 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2472 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2473 }
3f7045c1 2474 return;
5129724a 2475 }
3f7045c1 2476
60189ddf 2477 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2478 tg3_bmcr_reset(tp);
2479 val = tr32(GRC_MISC_CFG);
2480 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2481 udelay(40);
2482 return;
f07e9af3 2483 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
0e5f784c
MC
2484 u32 phytest;
2485 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2486 u32 phy;
2487
2488 tg3_writephy(tp, MII_ADVERTISE, 0);
2489 tg3_writephy(tp, MII_BMCR,
2490 BMCR_ANENABLE | BMCR_ANRESTART);
2491
2492 tg3_writephy(tp, MII_TG3_FET_TEST,
2493 phytest | MII_TG3_FET_SHADOW_EN);
2494 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2495 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2496 tg3_writephy(tp,
2497 MII_TG3_FET_SHDW_AUXMODE4,
2498 phy);
2499 }
2500 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2501 }
2502 return;
0a459aac 2503 } else if (do_low_power) {
715116a1
MC
2504 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2505 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
0a459aac 2506
b4bd2929
MC
2507 val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2508 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2509 MII_TG3_AUXCTL_PCTL_VREG_11V;
2510 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
715116a1 2511 }
3f7045c1 2512
15c3b696
MC
2513 /* The PHY should not be powered down on some chips because
2514 * of bugs.
2515 */
2516 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2517 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2518 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
f07e9af3 2519 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
15c3b696 2520 return;
ce057f01 2521
bcb37f6c
MC
2522 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2523 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2524 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2525 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2526 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2527 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2528 }
2529
15c3b696
MC
2530 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2531}
2532
ffbcfed4
MC
2533/* tp->lock is held. */
2534static int tg3_nvram_lock(struct tg3 *tp)
2535{
63c3a66f 2536 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
2537 int i;
2538
2539 if (tp->nvram_lock_cnt == 0) {
2540 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
2541 for (i = 0; i < 8000; i++) {
2542 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
2543 break;
2544 udelay(20);
2545 }
2546 if (i == 8000) {
2547 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
2548 return -ENODEV;
2549 }
2550 }
2551 tp->nvram_lock_cnt++;
2552 }
2553 return 0;
2554}
2555
2556/* tp->lock is held. */
2557static void tg3_nvram_unlock(struct tg3 *tp)
2558{
63c3a66f 2559 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
2560 if (tp->nvram_lock_cnt > 0)
2561 tp->nvram_lock_cnt--;
2562 if (tp->nvram_lock_cnt == 0)
2563 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
2564 }
2565}
2566
2567/* tp->lock is held. */
2568static void tg3_enable_nvram_access(struct tg3 *tp)
2569{
63c3a66f 2570 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
2571 u32 nvaccess = tr32(NVRAM_ACCESS);
2572
2573 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
2574 }
2575}
2576
2577/* tp->lock is held. */
2578static void tg3_disable_nvram_access(struct tg3 *tp)
2579{
63c3a66f 2580 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
2581 u32 nvaccess = tr32(NVRAM_ACCESS);
2582
2583 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
2584 }
2585}
2586
2587static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
2588 u32 offset, u32 *val)
2589{
2590 u32 tmp;
2591 int i;
2592
2593 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
2594 return -EINVAL;
2595
2596 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
2597 EEPROM_ADDR_DEVID_MASK |
2598 EEPROM_ADDR_READ);
2599 tw32(GRC_EEPROM_ADDR,
2600 tmp |
2601 (0 << EEPROM_ADDR_DEVID_SHIFT) |
2602 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
2603 EEPROM_ADDR_ADDR_MASK) |
2604 EEPROM_ADDR_READ | EEPROM_ADDR_START);
2605
2606 for (i = 0; i < 1000; i++) {
2607 tmp = tr32(GRC_EEPROM_ADDR);
2608
2609 if (tmp & EEPROM_ADDR_COMPLETE)
2610 break;
2611 msleep(1);
2612 }
2613 if (!(tmp & EEPROM_ADDR_COMPLETE))
2614 return -EBUSY;
2615
62cedd11
MC
2616 tmp = tr32(GRC_EEPROM_DATA);
2617
2618 /*
2619 * The data will always be opposite the native endian
2620 * format. Perform a blind byteswap to compensate.
2621 */
2622 *val = swab32(tmp);
2623
ffbcfed4
MC
2624 return 0;
2625}
2626
2627#define NVRAM_CMD_TIMEOUT 10000
2628
2629static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
2630{
2631 int i;
2632
2633 tw32(NVRAM_CMD, nvram_cmd);
2634 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
2635 udelay(10);
2636 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
2637 udelay(10);
2638 break;
2639 }
2640 }
2641
2642 if (i == NVRAM_CMD_TIMEOUT)
2643 return -EBUSY;
2644
2645 return 0;
2646}
2647
2648static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
2649{
63c3a66f
JP
2650 if (tg3_flag(tp, NVRAM) &&
2651 tg3_flag(tp, NVRAM_BUFFERED) &&
2652 tg3_flag(tp, FLASH) &&
2653 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
2654 (tp->nvram_jedecnum == JEDEC_ATMEL))
2655
2656 addr = ((addr / tp->nvram_pagesize) <<
2657 ATMEL_AT45DB0X1B_PAGE_POS) +
2658 (addr % tp->nvram_pagesize);
2659
2660 return addr;
2661}
2662
2663static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
2664{
63c3a66f
JP
2665 if (tg3_flag(tp, NVRAM) &&
2666 tg3_flag(tp, NVRAM_BUFFERED) &&
2667 tg3_flag(tp, FLASH) &&
2668 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
2669 (tp->nvram_jedecnum == JEDEC_ATMEL))
2670
2671 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
2672 tp->nvram_pagesize) +
2673 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
2674
2675 return addr;
2676}
2677
e4f34110
MC
2678/* NOTE: Data read in from NVRAM is byteswapped according to
2679 * the byteswapping settings for all other register accesses.
2680 * tg3 devices are BE devices, so on a BE machine, the data
2681 * returned will be exactly as it is seen in NVRAM. On a LE
2682 * machine, the 32-bit value will be byteswapped.
2683 */
ffbcfed4
MC
2684static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
2685{
2686 int ret;
2687
63c3a66f 2688 if (!tg3_flag(tp, NVRAM))
ffbcfed4
MC
2689 return tg3_nvram_read_using_eeprom(tp, offset, val);
2690
2691 offset = tg3_nvram_phys_addr(tp, offset);
2692
2693 if (offset > NVRAM_ADDR_MSK)
2694 return -EINVAL;
2695
2696 ret = tg3_nvram_lock(tp);
2697 if (ret)
2698 return ret;
2699
2700 tg3_enable_nvram_access(tp);
2701
2702 tw32(NVRAM_ADDR, offset);
2703 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
2704 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
2705
2706 if (ret == 0)
e4f34110 2707 *val = tr32(NVRAM_RDDATA);
ffbcfed4
MC
2708
2709 tg3_disable_nvram_access(tp);
2710
2711 tg3_nvram_unlock(tp);
2712
2713 return ret;
2714}
2715
a9dc529d
MC
2716/* Ensures NVRAM data is in bytestream format. */
2717static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
ffbcfed4
MC
2718{
2719 u32 v;
a9dc529d 2720 int res = tg3_nvram_read(tp, offset, &v);
ffbcfed4 2721 if (!res)
a9dc529d 2722 *val = cpu_to_be32(v);
ffbcfed4
MC
2723 return res;
2724}
2725
3f007891
MC
2726/* tp->lock is held. */
2727static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
2728{
2729 u32 addr_high, addr_low;
2730 int i;
2731
2732 addr_high = ((tp->dev->dev_addr[0] << 8) |
2733 tp->dev->dev_addr[1]);
2734 addr_low = ((tp->dev->dev_addr[2] << 24) |
2735 (tp->dev->dev_addr[3] << 16) |
2736 (tp->dev->dev_addr[4] << 8) |
2737 (tp->dev->dev_addr[5] << 0));
2738 for (i = 0; i < 4; i++) {
2739 if (i == 1 && skip_mac_1)
2740 continue;
2741 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
2742 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
2743 }
2744
2745 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2746 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2747 for (i = 0; i < 12; i++) {
2748 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
2749 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
2750 }
2751 }
2752
2753 addr_high = (tp->dev->dev_addr[0] +
2754 tp->dev->dev_addr[1] +
2755 tp->dev->dev_addr[2] +
2756 tp->dev->dev_addr[3] +
2757 tp->dev->dev_addr[4] +
2758 tp->dev->dev_addr[5]) &
2759 TX_BACKOFF_SEED_MASK;
2760 tw32(MAC_TX_BACKOFF_SEED, addr_high);
2761}
2762
c866b7ea 2763static void tg3_enable_register_access(struct tg3 *tp)
1da177e4 2764{
c866b7ea
RW
2765 /*
2766 * Make sure register accesses (indirect or otherwise) will function
2767 * correctly.
1da177e4
LT
2768 */
2769 pci_write_config_dword(tp->pdev,
c866b7ea
RW
2770 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
2771}
1da177e4 2772
c866b7ea
RW
2773static int tg3_power_up(struct tg3 *tp)
2774{
bed9829f 2775 int err;
8c6bda1a 2776
bed9829f 2777 tg3_enable_register_access(tp);
1da177e4 2778
bed9829f
MC
2779 err = pci_set_power_state(tp->pdev, PCI_D0);
2780 if (!err) {
2781 /* Switch out of Vaux if it is a NIC */
2782 tg3_pwrsrc_switch_to_vmain(tp);
2783 } else {
2784 netdev_err(tp->dev, "Transition to D0 failed\n");
2785 }
1da177e4 2786
bed9829f 2787 return err;
c866b7ea 2788}
1da177e4 2789
c866b7ea
RW
2790static int tg3_power_down_prepare(struct tg3 *tp)
2791{
2792 u32 misc_host_ctrl;
2793 bool device_should_wake, do_low_power;
2794
2795 tg3_enable_register_access(tp);
5e7dfd0f
MC
2796
2797 /* Restore the CLKREQ setting. */
63c3a66f 2798 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
2799 u16 lnkctl;
2800
2801 pci_read_config_word(tp->pdev,
708ebb3a 2802 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
2803 &lnkctl);
2804 lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
2805 pci_write_config_word(tp->pdev,
708ebb3a 2806 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
2807 lnkctl);
2808 }
2809
1da177e4
LT
2810 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
2811 tw32(TG3PCI_MISC_HOST_CTRL,
2812 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
2813
c866b7ea 2814 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
63c3a66f 2815 tg3_flag(tp, WOL_ENABLE);
05ac4cb7 2816
63c3a66f 2817 if (tg3_flag(tp, USE_PHYLIB)) {
0a459aac 2818 do_low_power = false;
f07e9af3 2819 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
80096068 2820 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
b02fd9e3 2821 struct phy_device *phydev;
0a459aac 2822 u32 phyid, advertising;
b02fd9e3 2823
3f0e3ad7 2824 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 2825
80096068 2826 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
2827
2828 tp->link_config.orig_speed = phydev->speed;
2829 tp->link_config.orig_duplex = phydev->duplex;
2830 tp->link_config.orig_autoneg = phydev->autoneg;
2831 tp->link_config.orig_advertising = phydev->advertising;
2832
2833 advertising = ADVERTISED_TP |
2834 ADVERTISED_Pause |
2835 ADVERTISED_Autoneg |
2836 ADVERTISED_10baseT_Half;
2837
63c3a66f
JP
2838 if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
2839 if (tg3_flag(tp, WOL_SPEED_100MB))
b02fd9e3
MC
2840 advertising |=
2841 ADVERTISED_100baseT_Half |
2842 ADVERTISED_100baseT_Full |
2843 ADVERTISED_10baseT_Full;
2844 else
2845 advertising |= ADVERTISED_10baseT_Full;
2846 }
2847
2848 phydev->advertising = advertising;
2849
2850 phy_start_aneg(phydev);
0a459aac
MC
2851
2852 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
6a443a0f
MC
2853 if (phyid != PHY_ID_BCMAC131) {
2854 phyid &= PHY_BCM_OUI_MASK;
2855 if (phyid == PHY_BCM_OUI_1 ||
2856 phyid == PHY_BCM_OUI_2 ||
2857 phyid == PHY_BCM_OUI_3)
0a459aac
MC
2858 do_low_power = true;
2859 }
b02fd9e3 2860 }
dd477003 2861 } else {
2023276e 2862 do_low_power = true;
0a459aac 2863
80096068
MC
2864 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
2865 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
2866 tp->link_config.orig_speed = tp->link_config.speed;
2867 tp->link_config.orig_duplex = tp->link_config.duplex;
2868 tp->link_config.orig_autoneg = tp->link_config.autoneg;
2869 }
1da177e4 2870
f07e9af3 2871 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
dd477003
MC
2872 tp->link_config.speed = SPEED_10;
2873 tp->link_config.duplex = DUPLEX_HALF;
2874 tp->link_config.autoneg = AUTONEG_ENABLE;
2875 tg3_setup_phy(tp, 0);
2876 }
1da177e4
LT
2877 }
2878
b5d3772c
MC
2879 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
2880 u32 val;
2881
2882 val = tr32(GRC_VCPU_EXT_CTRL);
2883 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
63c3a66f 2884 } else if (!tg3_flag(tp, ENABLE_ASF)) {
6921d201
MC
2885 int i;
2886 u32 val;
2887
2888 for (i = 0; i < 200; i++) {
2889 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
2890 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
2891 break;
2892 msleep(1);
2893 }
2894 }
63c3a66f 2895 if (tg3_flag(tp, WOL_CAP))
a85feb8c
GZ
2896 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
2897 WOL_DRV_STATE_SHUTDOWN |
2898 WOL_DRV_WOL |
2899 WOL_SET_MAGIC_PKT);
6921d201 2900
05ac4cb7 2901 if (device_should_wake) {
1da177e4
LT
2902 u32 mac_mode;
2903
f07e9af3 2904 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
b4bd2929
MC
2905 if (do_low_power &&
2906 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
2907 tg3_phy_auxctl_write(tp,
2908 MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
2909 MII_TG3_AUXCTL_PCTL_WOL_EN |
2910 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2911 MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
dd477003
MC
2912 udelay(40);
2913 }
1da177e4 2914
f07e9af3 2915 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
3f7045c1
MC
2916 mac_mode = MAC_MODE_PORT_MODE_GMII;
2917 else
2918 mac_mode = MAC_MODE_PORT_MODE_MII;
1da177e4 2919
e8f3f6ca
MC
2920 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
2921 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2922 ASIC_REV_5700) {
63c3a66f 2923 u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
e8f3f6ca
MC
2924 SPEED_100 : SPEED_10;
2925 if (tg3_5700_link_polarity(tp, speed))
2926 mac_mode |= MAC_MODE_LINK_POLARITY;
2927 else
2928 mac_mode &= ~MAC_MODE_LINK_POLARITY;
2929 }
1da177e4
LT
2930 } else {
2931 mac_mode = MAC_MODE_PORT_MODE_TBI;
2932 }
2933
63c3a66f 2934 if (!tg3_flag(tp, 5750_PLUS))
1da177e4
LT
2935 tw32(MAC_LED_CTRL, tp->led_ctrl);
2936
05ac4cb7 2937 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
63c3a66f
JP
2938 if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
2939 (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
05ac4cb7 2940 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
1da177e4 2941
63c3a66f 2942 if (tg3_flag(tp, ENABLE_APE))
d2394e6b
MC
2943 mac_mode |= MAC_MODE_APE_TX_EN |
2944 MAC_MODE_APE_RX_EN |
2945 MAC_MODE_TDE_ENABLE;
3bda1258 2946
1da177e4
LT
2947 tw32_f(MAC_MODE, mac_mode);
2948 udelay(100);
2949
2950 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
2951 udelay(10);
2952 }
2953
63c3a66f 2954 if (!tg3_flag(tp, WOL_SPEED_100MB) &&
1da177e4
LT
2955 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2956 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
2957 u32 base_val;
2958
2959 base_val = tp->pci_clock_ctrl;
2960 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
2961 CLOCK_CTRL_TXCLK_DISABLE);
2962
b401e9e2
MC
2963 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
2964 CLOCK_CTRL_PWRDOWN_PLL133, 40);
63c3a66f
JP
2965 } else if (tg3_flag(tp, 5780_CLASS) ||
2966 tg3_flag(tp, CPMU_PRESENT) ||
6ff6f81d 2967 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
4cf78e4f 2968 /* do nothing */
63c3a66f 2969 } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
1da177e4
LT
2970 u32 newbits1, newbits2;
2971
2972 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2973 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2974 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
2975 CLOCK_CTRL_TXCLK_DISABLE |
2976 CLOCK_CTRL_ALTCLK);
2977 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
63c3a66f 2978 } else if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
2979 newbits1 = CLOCK_CTRL_625_CORE;
2980 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
2981 } else {
2982 newbits1 = CLOCK_CTRL_ALTCLK;
2983 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
2984 }
2985
b401e9e2
MC
2986 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
2987 40);
1da177e4 2988
b401e9e2
MC
2989 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
2990 40);
1da177e4 2991
63c3a66f 2992 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
2993 u32 newbits3;
2994
2995 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2996 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2997 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
2998 CLOCK_CTRL_TXCLK_DISABLE |
2999 CLOCK_CTRL_44MHZ_CORE);
3000 } else {
3001 newbits3 = CLOCK_CTRL_44MHZ_CORE;
3002 }
3003
b401e9e2
MC
3004 tw32_wait_f(TG3PCI_CLOCK_CTRL,
3005 tp->pci_clock_ctrl | newbits3, 40);
1da177e4
LT
3006 }
3007 }
3008
63c3a66f 3009 if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
0a459aac 3010 tg3_power_down_phy(tp, do_low_power);
6921d201 3011
cd0d7228 3012 tg3_frob_aux_power(tp, true);
1da177e4
LT
3013
3014 /* Workaround for unstable PLL clock */
3015 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
3016 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
3017 u32 val = tr32(0x7d00);
3018
3019 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
3020 tw32(0x7d00, val);
63c3a66f 3021 if (!tg3_flag(tp, ENABLE_ASF)) {
ec41c7df
MC
3022 int err;
3023
3024 err = tg3_nvram_lock(tp);
1da177e4 3025 tg3_halt_cpu(tp, RX_CPU_BASE);
ec41c7df
MC
3026 if (!err)
3027 tg3_nvram_unlock(tp);
6921d201 3028 }
1da177e4
LT
3029 }
3030
bbadf503
MC
3031 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
3032
c866b7ea
RW
3033 return 0;
3034}
12dac075 3035
c866b7ea
RW
3036static void tg3_power_down(struct tg3 *tp)
3037{
3038 tg3_power_down_prepare(tp);
1da177e4 3039
63c3a66f 3040 pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
c866b7ea 3041 pci_set_power_state(tp->pdev, PCI_D3hot);
1da177e4
LT
3042}
3043
1da177e4
LT
3044static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
3045{
3046 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
3047 case MII_TG3_AUX_STAT_10HALF:
3048 *speed = SPEED_10;
3049 *duplex = DUPLEX_HALF;
3050 break;
3051
3052 case MII_TG3_AUX_STAT_10FULL:
3053 *speed = SPEED_10;
3054 *duplex = DUPLEX_FULL;
3055 break;
3056
3057 case MII_TG3_AUX_STAT_100HALF:
3058 *speed = SPEED_100;
3059 *duplex = DUPLEX_HALF;
3060 break;
3061
3062 case MII_TG3_AUX_STAT_100FULL:
3063 *speed = SPEED_100;
3064 *duplex = DUPLEX_FULL;
3065 break;
3066
3067 case MII_TG3_AUX_STAT_1000HALF:
3068 *speed = SPEED_1000;
3069 *duplex = DUPLEX_HALF;
3070 break;
3071
3072 case MII_TG3_AUX_STAT_1000FULL:
3073 *speed = SPEED_1000;
3074 *duplex = DUPLEX_FULL;
3075 break;
3076
3077 default:
f07e9af3 3078 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
715116a1
MC
3079 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
3080 SPEED_10;
3081 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
3082 DUPLEX_HALF;
3083 break;
3084 }
1da177e4
LT
3085 *speed = SPEED_INVALID;
3086 *duplex = DUPLEX_INVALID;
3087 break;
855e1111 3088 }
1da177e4
LT
3089}
3090
42b64a45 3091static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
1da177e4 3092{
42b64a45
MC
3093 int err = 0;
3094 u32 val, new_adv;
1da177e4 3095
42b64a45
MC
3096 new_adv = ADVERTISE_CSMA;
3097 if (advertise & ADVERTISED_10baseT_Half)
3098 new_adv |= ADVERTISE_10HALF;
3099 if (advertise & ADVERTISED_10baseT_Full)
3100 new_adv |= ADVERTISE_10FULL;
3101 if (advertise & ADVERTISED_100baseT_Half)
3102 new_adv |= ADVERTISE_100HALF;
3103 if (advertise & ADVERTISED_100baseT_Full)
3104 new_adv |= ADVERTISE_100FULL;
1da177e4 3105
42b64a45 3106 new_adv |= tg3_advert_flowctrl_1000T(flowctrl);
1da177e4 3107
42b64a45
MC
3108 err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
3109 if (err)
3110 goto done;
ba4d07a8 3111
42b64a45
MC
3112 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3113 goto done;
1da177e4 3114
42b64a45
MC
3115 new_adv = 0;
3116 if (advertise & ADVERTISED_1000baseT_Half)
221c5637 3117 new_adv |= ADVERTISE_1000HALF;
42b64a45 3118 if (advertise & ADVERTISED_1000baseT_Full)
221c5637 3119 new_adv |= ADVERTISE_1000FULL;
ba4d07a8 3120
42b64a45
MC
3121 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3122 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
221c5637 3123 new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
ba4d07a8 3124
221c5637 3125 err = tg3_writephy(tp, MII_CTRL1000, new_adv);
42b64a45
MC
3126 if (err)
3127 goto done;
1da177e4 3128
42b64a45
MC
3129 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
3130 goto done;
52b02d04 3131
42b64a45
MC
3132 tw32(TG3_CPMU_EEE_MODE,
3133 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
52b02d04 3134
42b64a45
MC
3135 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
3136 if (!err) {
3137 u32 err2;
52b02d04 3138
b715ce94
MC
3139 val = 0;
3140 /* Advertise 100-BaseTX EEE ability */
3141 if (advertise & ADVERTISED_100baseT_Full)
3142 val |= MDIO_AN_EEE_ADV_100TX;
3143 /* Advertise 1000-BaseT EEE ability */
3144 if (advertise & ADVERTISED_1000baseT_Full)
3145 val |= MDIO_AN_EEE_ADV_1000T;
3146 err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
3147 if (err)
3148 val = 0;
3149
21a00ab2
MC
3150 switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
3151 case ASIC_REV_5717:
3152 case ASIC_REV_57765:
21a00ab2 3153 case ASIC_REV_5719:
b715ce94
MC
3154 /* If we advertised any eee advertisements above... */
3155 if (val)
3156 val = MII_TG3_DSP_TAP26_ALNOKO |
3157 MII_TG3_DSP_TAP26_RMRXSTO |
3158 MII_TG3_DSP_TAP26_OPCSINPT;
21a00ab2 3159 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
be671947
MC
3160 /* Fall through */
3161 case ASIC_REV_5720:
3162 if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
3163 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
3164 MII_TG3_DSP_CH34TP2_HIBW01);
21a00ab2 3165 }
52b02d04 3166
42b64a45
MC
3167 err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
3168 if (!err)
3169 err = err2;
3170 }
3171
3172done:
3173 return err;
3174}
3175
3176static void tg3_phy_copper_begin(struct tg3 *tp)
3177{
3178 u32 new_adv;
3179 int i;
3180
3181 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
3182 new_adv = ADVERTISED_10baseT_Half |
3183 ADVERTISED_10baseT_Full;
3184 if (tg3_flag(tp, WOL_SPEED_100MB))
3185 new_adv |= ADVERTISED_100baseT_Half |
3186 ADVERTISED_100baseT_Full;
3187
3188 tg3_phy_autoneg_cfg(tp, new_adv,
3189 FLOW_CTRL_TX | FLOW_CTRL_RX);
3190 } else if (tp->link_config.speed == SPEED_INVALID) {
3191 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3192 tp->link_config.advertising &=
3193 ~(ADVERTISED_1000baseT_Half |
3194 ADVERTISED_1000baseT_Full);
3195
3196 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
3197 tp->link_config.flowctrl);
3198 } else {
3199 /* Asking for a specific link mode. */
3200 if (tp->link_config.speed == SPEED_1000) {
3201 if (tp->link_config.duplex == DUPLEX_FULL)
3202 new_adv = ADVERTISED_1000baseT_Full;
3203 else
3204 new_adv = ADVERTISED_1000baseT_Half;
3205 } else if (tp->link_config.speed == SPEED_100) {
3206 if (tp->link_config.duplex == DUPLEX_FULL)
3207 new_adv = ADVERTISED_100baseT_Full;
3208 else
3209 new_adv = ADVERTISED_100baseT_Half;
3210 } else {
3211 if (tp->link_config.duplex == DUPLEX_FULL)
3212 new_adv = ADVERTISED_10baseT_Full;
3213 else
3214 new_adv = ADVERTISED_10baseT_Half;
52b02d04 3215 }
52b02d04 3216
42b64a45
MC
3217 tg3_phy_autoneg_cfg(tp, new_adv,
3218 tp->link_config.flowctrl);
52b02d04
MC
3219 }
3220
1da177e4
LT
3221 if (tp->link_config.autoneg == AUTONEG_DISABLE &&
3222 tp->link_config.speed != SPEED_INVALID) {
3223 u32 bmcr, orig_bmcr;
3224
3225 tp->link_config.active_speed = tp->link_config.speed;
3226 tp->link_config.active_duplex = tp->link_config.duplex;
3227
3228 bmcr = 0;
3229 switch (tp->link_config.speed) {
3230 default:
3231 case SPEED_10:
3232 break;
3233
3234 case SPEED_100:
3235 bmcr |= BMCR_SPEED100;
3236 break;
3237
3238 case SPEED_1000:
221c5637 3239 bmcr |= BMCR_SPEED1000;
1da177e4 3240 break;
855e1111 3241 }
1da177e4
LT
3242
3243 if (tp->link_config.duplex == DUPLEX_FULL)
3244 bmcr |= BMCR_FULLDPLX;
3245
3246 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
3247 (bmcr != orig_bmcr)) {
3248 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
3249 for (i = 0; i < 1500; i++) {
3250 u32 tmp;
3251
3252 udelay(10);
3253 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
3254 tg3_readphy(tp, MII_BMSR, &tmp))
3255 continue;
3256 if (!(tmp & BMSR_LSTATUS)) {
3257 udelay(40);
3258 break;
3259 }
3260 }
3261 tg3_writephy(tp, MII_BMCR, bmcr);
3262 udelay(40);
3263 }
3264 } else {
3265 tg3_writephy(tp, MII_BMCR,
3266 BMCR_ANENABLE | BMCR_ANRESTART);
3267 }
3268}
3269
3270static int tg3_init_5401phy_dsp(struct tg3 *tp)
3271{
3272 int err;
3273
3274 /* Turn off tap power management. */
3275 /* Set Extended packet length bit */
b4bd2929 3276 err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
1da177e4 3277
6ee7c0a0
MC
3278 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
3279 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
3280 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
3281 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
3282 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
1da177e4
LT
3283
3284 udelay(40);
3285
3286 return err;
3287}
3288
3600d918 3289static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
1da177e4 3290{
3600d918
MC
3291 u32 adv_reg, all_mask = 0;
3292
3293 if (mask & ADVERTISED_10baseT_Half)
3294 all_mask |= ADVERTISE_10HALF;
3295 if (mask & ADVERTISED_10baseT_Full)
3296 all_mask |= ADVERTISE_10FULL;
3297 if (mask & ADVERTISED_100baseT_Half)
3298 all_mask |= ADVERTISE_100HALF;
3299 if (mask & ADVERTISED_100baseT_Full)
3300 all_mask |= ADVERTISE_100FULL;
1da177e4
LT
3301
3302 if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
3303 return 0;
3304
1da177e4
LT
3305 if ((adv_reg & all_mask) != all_mask)
3306 return 0;
f07e9af3 3307 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
1da177e4
LT
3308 u32 tg3_ctrl;
3309
3600d918
MC
3310 all_mask = 0;
3311 if (mask & ADVERTISED_1000baseT_Half)
3312 all_mask |= ADVERTISE_1000HALF;
3313 if (mask & ADVERTISED_1000baseT_Full)
3314 all_mask |= ADVERTISE_1000FULL;
3315
221c5637 3316 if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
1da177e4
LT
3317 return 0;
3318
1da177e4
LT
3319 if ((tg3_ctrl & all_mask) != all_mask)
3320 return 0;
3321 }
3322 return 1;
3323}
3324
ef167e27
MC
3325static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
3326{
3327 u32 curadv, reqadv;
3328
3329 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
3330 return 1;
3331
3332 curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3333 reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
3334
3335 if (tp->link_config.active_duplex == DUPLEX_FULL) {
3336 if (curadv != reqadv)
3337 return 0;
3338
63c3a66f 3339 if (tg3_flag(tp, PAUSE_AUTONEG))
ef167e27
MC
3340 tg3_readphy(tp, MII_LPA, rmtadv);
3341 } else {
3342 /* Reprogram the advertisement register, even if it
3343 * does not affect the current link. If the link
3344 * gets renegotiated in the future, we can save an
3345 * additional renegotiation cycle by advertising
3346 * it correctly in the first place.
3347 */
3348 if (curadv != reqadv) {
3349 *lcladv &= ~(ADVERTISE_PAUSE_CAP |
3350 ADVERTISE_PAUSE_ASYM);
3351 tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
3352 }
3353 }
3354
3355 return 1;
3356}
3357
1da177e4
LT
3358static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
3359{
3360 int current_link_up;
f833c4c1 3361 u32 bmsr, val;
ef167e27 3362 u32 lcl_adv, rmt_adv;
1da177e4
LT
3363 u16 current_speed;
3364 u8 current_duplex;
3365 int i, err;
3366
3367 tw32(MAC_EVENT, 0);
3368
3369 tw32_f(MAC_STATUS,
3370 (MAC_STATUS_SYNC_CHANGED |
3371 MAC_STATUS_CFG_CHANGED |
3372 MAC_STATUS_MI_COMPLETION |
3373 MAC_STATUS_LNKSTATE_CHANGED));
3374 udelay(40);
3375
8ef21428
MC
3376 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
3377 tw32_f(MAC_MI_MODE,
3378 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
3379 udelay(80);
3380 }
1da177e4 3381
b4bd2929 3382 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
1da177e4
LT
3383
3384 /* Some third-party PHYs need to be reset on link going
3385 * down.
3386 */
3387 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3388 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3389 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
3390 netif_carrier_ok(tp->dev)) {
3391 tg3_readphy(tp, MII_BMSR, &bmsr);
3392 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3393 !(bmsr & BMSR_LSTATUS))
3394 force_reset = 1;
3395 }
3396 if (force_reset)
3397 tg3_phy_reset(tp);
3398
79eb6904 3399 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
3400 tg3_readphy(tp, MII_BMSR, &bmsr);
3401 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
63c3a66f 3402 !tg3_flag(tp, INIT_COMPLETE))
1da177e4
LT
3403 bmsr = 0;
3404
3405 if (!(bmsr & BMSR_LSTATUS)) {
3406 err = tg3_init_5401phy_dsp(tp);
3407 if (err)
3408 return err;
3409
3410 tg3_readphy(tp, MII_BMSR, &bmsr);
3411 for (i = 0; i < 1000; i++) {
3412 udelay(10);
3413 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3414 (bmsr & BMSR_LSTATUS)) {
3415 udelay(40);
3416 break;
3417 }
3418 }
3419
79eb6904
MC
3420 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
3421 TG3_PHY_REV_BCM5401_B0 &&
1da177e4
LT
3422 !(bmsr & BMSR_LSTATUS) &&
3423 tp->link_config.active_speed == SPEED_1000) {
3424 err = tg3_phy_reset(tp);
3425 if (!err)
3426 err = tg3_init_5401phy_dsp(tp);
3427 if (err)
3428 return err;
3429 }
3430 }
3431 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3432 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
3433 /* 5701 {A0,B0} CRC bug workaround */
3434 tg3_writephy(tp, 0x15, 0x0a75);
f08aa1a8
MC
3435 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
3436 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
3437 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
1da177e4
LT
3438 }
3439
3440 /* Clear pending interrupts... */
f833c4c1
MC
3441 tg3_readphy(tp, MII_TG3_ISTAT, &val);
3442 tg3_readphy(tp, MII_TG3_ISTAT, &val);
1da177e4 3443
f07e9af3 3444 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
1da177e4 3445 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
f07e9af3 3446 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
1da177e4
LT
3447 tg3_writephy(tp, MII_TG3_IMASK, ~0);
3448
3449 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3450 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3451 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
3452 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3453 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
3454 else
3455 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
3456 }
3457
3458 current_link_up = 0;
3459 current_speed = SPEED_INVALID;
3460 current_duplex = DUPLEX_INVALID;
3461
f07e9af3 3462 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
15ee95c3
MC
3463 err = tg3_phy_auxctl_read(tp,
3464 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
3465 &val);
3466 if (!err && !(val & (1 << 10))) {
b4bd2929
MC
3467 tg3_phy_auxctl_write(tp,
3468 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
3469 val | (1 << 10));
1da177e4
LT
3470 goto relink;
3471 }
3472 }
3473
3474 bmsr = 0;
3475 for (i = 0; i < 100; i++) {
3476 tg3_readphy(tp, MII_BMSR, &bmsr);
3477 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3478 (bmsr & BMSR_LSTATUS))
3479 break;
3480 udelay(40);
3481 }
3482
3483 if (bmsr & BMSR_LSTATUS) {
3484 u32 aux_stat, bmcr;
3485
3486 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
3487 for (i = 0; i < 2000; i++) {
3488 udelay(10);
3489 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
3490 aux_stat)
3491 break;
3492 }
3493
3494 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
3495 &current_speed,
3496 &current_duplex);
3497
3498 bmcr = 0;
3499 for (i = 0; i < 200; i++) {
3500 tg3_readphy(tp, MII_BMCR, &bmcr);
3501 if (tg3_readphy(tp, MII_BMCR, &bmcr))
3502 continue;
3503 if (bmcr && bmcr != 0x7fff)
3504 break;
3505 udelay(10);
3506 }
3507
ef167e27
MC
3508 lcl_adv = 0;
3509 rmt_adv = 0;
1da177e4 3510
ef167e27
MC
3511 tp->link_config.active_speed = current_speed;
3512 tp->link_config.active_duplex = current_duplex;
3513
3514 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
3515 if ((bmcr & BMCR_ANENABLE) &&
3516 tg3_copper_is_advertising_all(tp,
3517 tp->link_config.advertising)) {
3518 if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
3519 &rmt_adv))
3520 current_link_up = 1;
1da177e4
LT
3521 }
3522 } else {
3523 if (!(bmcr & BMCR_ANENABLE) &&
3524 tp->link_config.speed == current_speed &&
ef167e27
MC
3525 tp->link_config.duplex == current_duplex &&
3526 tp->link_config.flowctrl ==
3527 tp->link_config.active_flowctrl) {
1da177e4 3528 current_link_up = 1;
1da177e4
LT
3529 }
3530 }
3531
ef167e27
MC
3532 if (current_link_up == 1 &&
3533 tp->link_config.active_duplex == DUPLEX_FULL)
3534 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1da177e4
LT
3535 }
3536
1da177e4 3537relink:
80096068 3538 if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
1da177e4
LT
3539 tg3_phy_copper_begin(tp);
3540
f833c4c1 3541 tg3_readphy(tp, MII_BMSR, &bmsr);
06c03c02
MB
3542 if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
3543 (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
1da177e4
LT
3544 current_link_up = 1;
3545 }
3546
3547 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
3548 if (current_link_up == 1) {
3549 if (tp->link_config.active_speed == SPEED_100 ||
3550 tp->link_config.active_speed == SPEED_10)
3551 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3552 else
3553 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
f07e9af3 3554 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7f97a4bd
MC
3555 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3556 else
1da177e4
LT
3557 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
3558
3559 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
3560 if (tp->link_config.active_duplex == DUPLEX_HALF)
3561 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
3562
1da177e4 3563 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
e8f3f6ca
MC
3564 if (current_link_up == 1 &&
3565 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
1da177e4 3566 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
e8f3f6ca
MC
3567 else
3568 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
1da177e4
LT
3569 }
3570
3571 /* ??? Without this setting Netgear GA302T PHY does not
3572 * ??? send/receive packets...
3573 */
79eb6904 3574 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
1da177e4
LT
3575 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
3576 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
3577 tw32_f(MAC_MI_MODE, tp->mi_mode);
3578 udelay(80);
3579 }
3580
3581 tw32_f(MAC_MODE, tp->mac_mode);
3582 udelay(40);
3583
52b02d04
MC
3584 tg3_phy_eee_adjust(tp, current_link_up);
3585
63c3a66f 3586 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
3587 /* Polled via timer. */
3588 tw32_f(MAC_EVENT, 0);
3589 } else {
3590 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3591 }
3592 udelay(40);
3593
3594 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
3595 current_link_up == 1 &&
3596 tp->link_config.active_speed == SPEED_1000 &&
63c3a66f 3597 (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
1da177e4
LT
3598 udelay(120);
3599 tw32_f(MAC_STATUS,
3600 (MAC_STATUS_SYNC_CHANGED |
3601 MAC_STATUS_CFG_CHANGED));
3602 udelay(40);
3603 tg3_write_mem(tp,
3604 NIC_SRAM_FIRMWARE_MBOX,
3605 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
3606 }
3607
5e7dfd0f 3608 /* Prevent send BD corruption. */
63c3a66f 3609 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
3610 u16 oldlnkctl, newlnkctl;
3611
3612 pci_read_config_word(tp->pdev,
708ebb3a 3613 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
3614 &oldlnkctl);
3615 if (tp->link_config.active_speed == SPEED_100 ||
3616 tp->link_config.active_speed == SPEED_10)
3617 newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
3618 else
3619 newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
3620 if (newlnkctl != oldlnkctl)
3621 pci_write_config_word(tp->pdev,
708ebb3a 3622 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
3623 newlnkctl);
3624 }
3625
1da177e4
LT
3626 if (current_link_up != netif_carrier_ok(tp->dev)) {
3627 if (current_link_up)
3628 netif_carrier_on(tp->dev);
3629 else
3630 netif_carrier_off(tp->dev);
3631 tg3_link_report(tp);
3632 }
3633
3634 return 0;
3635}
3636
3637struct tg3_fiber_aneginfo {
3638 int state;
3639#define ANEG_STATE_UNKNOWN 0
3640#define ANEG_STATE_AN_ENABLE 1
3641#define ANEG_STATE_RESTART_INIT 2
3642#define ANEG_STATE_RESTART 3
3643#define ANEG_STATE_DISABLE_LINK_OK 4
3644#define ANEG_STATE_ABILITY_DETECT_INIT 5
3645#define ANEG_STATE_ABILITY_DETECT 6
3646#define ANEG_STATE_ACK_DETECT_INIT 7
3647#define ANEG_STATE_ACK_DETECT 8
3648#define ANEG_STATE_COMPLETE_ACK_INIT 9
3649#define ANEG_STATE_COMPLETE_ACK 10
3650#define ANEG_STATE_IDLE_DETECT_INIT 11
3651#define ANEG_STATE_IDLE_DETECT 12
3652#define ANEG_STATE_LINK_OK 13
3653#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
3654#define ANEG_STATE_NEXT_PAGE_WAIT 15
3655
3656 u32 flags;
3657#define MR_AN_ENABLE 0x00000001
3658#define MR_RESTART_AN 0x00000002
3659#define MR_AN_COMPLETE 0x00000004
3660#define MR_PAGE_RX 0x00000008
3661#define MR_NP_LOADED 0x00000010
3662#define MR_TOGGLE_TX 0x00000020
3663#define MR_LP_ADV_FULL_DUPLEX 0x00000040
3664#define MR_LP_ADV_HALF_DUPLEX 0x00000080
3665#define MR_LP_ADV_SYM_PAUSE 0x00000100
3666#define MR_LP_ADV_ASYM_PAUSE 0x00000200
3667#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
3668#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
3669#define MR_LP_ADV_NEXT_PAGE 0x00001000
3670#define MR_TOGGLE_RX 0x00002000
3671#define MR_NP_RX 0x00004000
3672
3673#define MR_LINK_OK 0x80000000
3674
3675 unsigned long link_time, cur_time;
3676
3677 u32 ability_match_cfg;
3678 int ability_match_count;
3679
3680 char ability_match, idle_match, ack_match;
3681
3682 u32 txconfig, rxconfig;
3683#define ANEG_CFG_NP 0x00000080
3684#define ANEG_CFG_ACK 0x00000040
3685#define ANEG_CFG_RF2 0x00000020
3686#define ANEG_CFG_RF1 0x00000010
3687#define ANEG_CFG_PS2 0x00000001
3688#define ANEG_CFG_PS1 0x00008000
3689#define ANEG_CFG_HD 0x00004000
3690#define ANEG_CFG_FD 0x00002000
3691#define ANEG_CFG_INVAL 0x00001f06
3692
3693};
3694#define ANEG_OK 0
3695#define ANEG_DONE 1
3696#define ANEG_TIMER_ENAB 2
3697#define ANEG_FAILED -1
3698
3699#define ANEG_STATE_SETTLE_TIME 10000
3700
3701static int tg3_fiber_aneg_smachine(struct tg3 *tp,
3702 struct tg3_fiber_aneginfo *ap)
3703{
5be73b47 3704 u16 flowctrl;
1da177e4
LT
3705 unsigned long delta;
3706 u32 rx_cfg_reg;
3707 int ret;
3708
3709 if (ap->state == ANEG_STATE_UNKNOWN) {
3710 ap->rxconfig = 0;
3711 ap->link_time = 0;
3712 ap->cur_time = 0;
3713 ap->ability_match_cfg = 0;
3714 ap->ability_match_count = 0;
3715 ap->ability_match = 0;
3716 ap->idle_match = 0;
3717 ap->ack_match = 0;
3718 }
3719 ap->cur_time++;
3720
3721 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
3722 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
3723
3724 if (rx_cfg_reg != ap->ability_match_cfg) {
3725 ap->ability_match_cfg = rx_cfg_reg;
3726 ap->ability_match = 0;
3727 ap->ability_match_count = 0;
3728 } else {
3729 if (++ap->ability_match_count > 1) {
3730 ap->ability_match = 1;
3731 ap->ability_match_cfg = rx_cfg_reg;
3732 }
3733 }
3734 if (rx_cfg_reg & ANEG_CFG_ACK)
3735 ap->ack_match = 1;
3736 else
3737 ap->ack_match = 0;
3738
3739 ap->idle_match = 0;
3740 } else {
3741 ap->idle_match = 1;
3742 ap->ability_match_cfg = 0;
3743 ap->ability_match_count = 0;
3744 ap->ability_match = 0;
3745 ap->ack_match = 0;
3746
3747 rx_cfg_reg = 0;
3748 }
3749
3750 ap->rxconfig = rx_cfg_reg;
3751 ret = ANEG_OK;
3752
33f401ae 3753 switch (ap->state) {
1da177e4
LT
3754 case ANEG_STATE_UNKNOWN:
3755 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
3756 ap->state = ANEG_STATE_AN_ENABLE;
3757
3758 /* fallthru */
3759 case ANEG_STATE_AN_ENABLE:
3760 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
3761 if (ap->flags & MR_AN_ENABLE) {
3762 ap->link_time = 0;
3763 ap->cur_time = 0;
3764 ap->ability_match_cfg = 0;
3765 ap->ability_match_count = 0;
3766 ap->ability_match = 0;
3767 ap->idle_match = 0;
3768 ap->ack_match = 0;
3769
3770 ap->state = ANEG_STATE_RESTART_INIT;
3771 } else {
3772 ap->state = ANEG_STATE_DISABLE_LINK_OK;
3773 }
3774 break;
3775
3776 case ANEG_STATE_RESTART_INIT:
3777 ap->link_time = ap->cur_time;
3778 ap->flags &= ~(MR_NP_LOADED);
3779 ap->txconfig = 0;
3780 tw32(MAC_TX_AUTO_NEG, 0);
3781 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3782 tw32_f(MAC_MODE, tp->mac_mode);
3783 udelay(40);
3784
3785 ret = ANEG_TIMER_ENAB;
3786 ap->state = ANEG_STATE_RESTART;
3787
3788 /* fallthru */
3789 case ANEG_STATE_RESTART:
3790 delta = ap->cur_time - ap->link_time;
859a5887 3791 if (delta > ANEG_STATE_SETTLE_TIME)
1da177e4 3792 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
859a5887 3793 else
1da177e4 3794 ret = ANEG_TIMER_ENAB;
1da177e4
LT
3795 break;
3796
3797 case ANEG_STATE_DISABLE_LINK_OK:
3798 ret = ANEG_DONE;
3799 break;
3800
3801 case ANEG_STATE_ABILITY_DETECT_INIT:
3802 ap->flags &= ~(MR_TOGGLE_TX);
5be73b47
MC
3803 ap->txconfig = ANEG_CFG_FD;
3804 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3805 if (flowctrl & ADVERTISE_1000XPAUSE)
3806 ap->txconfig |= ANEG_CFG_PS1;
3807 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3808 ap->txconfig |= ANEG_CFG_PS2;
1da177e4
LT
3809 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3810 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3811 tw32_f(MAC_MODE, tp->mac_mode);
3812 udelay(40);
3813
3814 ap->state = ANEG_STATE_ABILITY_DETECT;
3815 break;
3816
3817 case ANEG_STATE_ABILITY_DETECT:
859a5887 3818 if (ap->ability_match != 0 && ap->rxconfig != 0)
1da177e4 3819 ap->state = ANEG_STATE_ACK_DETECT_INIT;
1da177e4
LT
3820 break;
3821
3822 case ANEG_STATE_ACK_DETECT_INIT:
3823 ap->txconfig |= ANEG_CFG_ACK;
3824 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3825 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3826 tw32_f(MAC_MODE, tp->mac_mode);
3827 udelay(40);
3828
3829 ap->state = ANEG_STATE_ACK_DETECT;
3830
3831 /* fallthru */
3832 case ANEG_STATE_ACK_DETECT:
3833 if (ap->ack_match != 0) {
3834 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
3835 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
3836 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
3837 } else {
3838 ap->state = ANEG_STATE_AN_ENABLE;
3839 }
3840 } else if (ap->ability_match != 0 &&
3841 ap->rxconfig == 0) {
3842 ap->state = ANEG_STATE_AN_ENABLE;
3843 }
3844 break;
3845
3846 case ANEG_STATE_COMPLETE_ACK_INIT:
3847 if (ap->rxconfig & ANEG_CFG_INVAL) {
3848 ret = ANEG_FAILED;
3849 break;
3850 }
3851 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
3852 MR_LP_ADV_HALF_DUPLEX |
3853 MR_LP_ADV_SYM_PAUSE |
3854 MR_LP_ADV_ASYM_PAUSE |
3855 MR_LP_ADV_REMOTE_FAULT1 |
3856 MR_LP_ADV_REMOTE_FAULT2 |
3857 MR_LP_ADV_NEXT_PAGE |
3858 MR_TOGGLE_RX |
3859 MR_NP_RX);
3860 if (ap->rxconfig & ANEG_CFG_FD)
3861 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
3862 if (ap->rxconfig & ANEG_CFG_HD)
3863 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
3864 if (ap->rxconfig & ANEG_CFG_PS1)
3865 ap->flags |= MR_LP_ADV_SYM_PAUSE;
3866 if (ap->rxconfig & ANEG_CFG_PS2)
3867 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
3868 if (ap->rxconfig & ANEG_CFG_RF1)
3869 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
3870 if (ap->rxconfig & ANEG_CFG_RF2)
3871 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
3872 if (ap->rxconfig & ANEG_CFG_NP)
3873 ap->flags |= MR_LP_ADV_NEXT_PAGE;
3874
3875 ap->link_time = ap->cur_time;
3876
3877 ap->flags ^= (MR_TOGGLE_TX);
3878 if (ap->rxconfig & 0x0008)
3879 ap->flags |= MR_TOGGLE_RX;
3880 if (ap->rxconfig & ANEG_CFG_NP)
3881 ap->flags |= MR_NP_RX;
3882 ap->flags |= MR_PAGE_RX;
3883
3884 ap->state = ANEG_STATE_COMPLETE_ACK;
3885 ret = ANEG_TIMER_ENAB;
3886 break;
3887
3888 case ANEG_STATE_COMPLETE_ACK:
3889 if (ap->ability_match != 0 &&
3890 ap->rxconfig == 0) {
3891 ap->state = ANEG_STATE_AN_ENABLE;
3892 break;
3893 }
3894 delta = ap->cur_time - ap->link_time;
3895 if (delta > ANEG_STATE_SETTLE_TIME) {
3896 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
3897 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3898 } else {
3899 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
3900 !(ap->flags & MR_NP_RX)) {
3901 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3902 } else {
3903 ret = ANEG_FAILED;
3904 }
3905 }
3906 }
3907 break;
3908
3909 case ANEG_STATE_IDLE_DETECT_INIT:
3910 ap->link_time = ap->cur_time;
3911 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3912 tw32_f(MAC_MODE, tp->mac_mode);
3913 udelay(40);
3914
3915 ap->state = ANEG_STATE_IDLE_DETECT;
3916 ret = ANEG_TIMER_ENAB;
3917 break;
3918
3919 case ANEG_STATE_IDLE_DETECT:
3920 if (ap->ability_match != 0 &&
3921 ap->rxconfig == 0) {
3922 ap->state = ANEG_STATE_AN_ENABLE;
3923 break;
3924 }
3925 delta = ap->cur_time - ap->link_time;
3926 if (delta > ANEG_STATE_SETTLE_TIME) {
3927 /* XXX another gem from the Broadcom driver :( */
3928 ap->state = ANEG_STATE_LINK_OK;
3929 }
3930 break;
3931
3932 case ANEG_STATE_LINK_OK:
3933 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
3934 ret = ANEG_DONE;
3935 break;
3936
3937 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
3938 /* ??? unimplemented */
3939 break;
3940
3941 case ANEG_STATE_NEXT_PAGE_WAIT:
3942 /* ??? unimplemented */
3943 break;
3944
3945 default:
3946 ret = ANEG_FAILED;
3947 break;
855e1111 3948 }
1da177e4
LT
3949
3950 return ret;
3951}
3952
5be73b47 3953static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
1da177e4
LT
3954{
3955 int res = 0;
3956 struct tg3_fiber_aneginfo aninfo;
3957 int status = ANEG_FAILED;
3958 unsigned int tick;
3959 u32 tmp;
3960
3961 tw32_f(MAC_TX_AUTO_NEG, 0);
3962
3963 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
3964 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
3965 udelay(40);
3966
3967 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
3968 udelay(40);
3969
3970 memset(&aninfo, 0, sizeof(aninfo));
3971 aninfo.flags |= MR_AN_ENABLE;
3972 aninfo.state = ANEG_STATE_UNKNOWN;
3973 aninfo.cur_time = 0;
3974 tick = 0;
3975 while (++tick < 195000) {
3976 status = tg3_fiber_aneg_smachine(tp, &aninfo);
3977 if (status == ANEG_DONE || status == ANEG_FAILED)
3978 break;
3979
3980 udelay(1);
3981 }
3982
3983 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3984 tw32_f(MAC_MODE, tp->mac_mode);
3985 udelay(40);
3986
5be73b47
MC
3987 *txflags = aninfo.txconfig;
3988 *rxflags = aninfo.flags;
1da177e4
LT
3989
3990 if (status == ANEG_DONE &&
3991 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
3992 MR_LP_ADV_FULL_DUPLEX)))
3993 res = 1;
3994
3995 return res;
3996}
3997
3998static void tg3_init_bcm8002(struct tg3 *tp)
3999{
4000 u32 mac_status = tr32(MAC_STATUS);
4001 int i;
4002
4003 /* Reset when initting first time or we have a link. */
63c3a66f 4004 if (tg3_flag(tp, INIT_COMPLETE) &&
1da177e4
LT
4005 !(mac_status & MAC_STATUS_PCS_SYNCED))
4006 return;
4007
4008 /* Set PLL lock range. */
4009 tg3_writephy(tp, 0x16, 0x8007);
4010
4011 /* SW reset */
4012 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
4013
4014 /* Wait for reset to complete. */
4015 /* XXX schedule_timeout() ... */
4016 for (i = 0; i < 500; i++)
4017 udelay(10);
4018
4019 /* Config mode; select PMA/Ch 1 regs. */
4020 tg3_writephy(tp, 0x10, 0x8411);
4021
4022 /* Enable auto-lock and comdet, select txclk for tx. */
4023 tg3_writephy(tp, 0x11, 0x0a10);
4024
4025 tg3_writephy(tp, 0x18, 0x00a0);
4026 tg3_writephy(tp, 0x16, 0x41ff);
4027
4028 /* Assert and deassert POR. */
4029 tg3_writephy(tp, 0x13, 0x0400);
4030 udelay(40);
4031 tg3_writephy(tp, 0x13, 0x0000);
4032
4033 tg3_writephy(tp, 0x11, 0x0a50);
4034 udelay(40);
4035 tg3_writephy(tp, 0x11, 0x0a10);
4036
4037 /* Wait for signal to stabilize */
4038 /* XXX schedule_timeout() ... */
4039 for (i = 0; i < 15000; i++)
4040 udelay(10);
4041
4042 /* Deselect the channel register so we can read the PHYID
4043 * later.
4044 */
4045 tg3_writephy(tp, 0x10, 0x8011);
4046}
4047
4048static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
4049{
82cd3d11 4050 u16 flowctrl;
1da177e4
LT
4051 u32 sg_dig_ctrl, sg_dig_status;
4052 u32 serdes_cfg, expected_sg_dig_ctrl;
4053 int workaround, port_a;
4054 int current_link_up;
4055
4056 serdes_cfg = 0;
4057 expected_sg_dig_ctrl = 0;
4058 workaround = 0;
4059 port_a = 1;
4060 current_link_up = 0;
4061
4062 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
4063 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
4064 workaround = 1;
4065 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
4066 port_a = 0;
4067
4068 /* preserve bits 0-11,13,14 for signal pre-emphasis */
4069 /* preserve bits 20-23 for voltage regulator */
4070 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
4071 }
4072
4073 sg_dig_ctrl = tr32(SG_DIG_CTRL);
4074
4075 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
c98f6e3b 4076 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
1da177e4
LT
4077 if (workaround) {
4078 u32 val = serdes_cfg;
4079
4080 if (port_a)
4081 val |= 0xc010000;
4082 else
4083 val |= 0x4010000;
4084 tw32_f(MAC_SERDES_CFG, val);
4085 }
c98f6e3b
MC
4086
4087 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
4088 }
4089 if (mac_status & MAC_STATUS_PCS_SYNCED) {
4090 tg3_setup_flow_control(tp, 0, 0);
4091 current_link_up = 1;
4092 }
4093 goto out;
4094 }
4095
4096 /* Want auto-negotiation. */
c98f6e3b 4097 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
1da177e4 4098
82cd3d11
MC
4099 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4100 if (flowctrl & ADVERTISE_1000XPAUSE)
4101 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
4102 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4103 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
1da177e4
LT
4104
4105 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
f07e9af3 4106 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
3d3ebe74
MC
4107 tp->serdes_counter &&
4108 ((mac_status & (MAC_STATUS_PCS_SYNCED |
4109 MAC_STATUS_RCVD_CFG)) ==
4110 MAC_STATUS_PCS_SYNCED)) {
4111 tp->serdes_counter--;
4112 current_link_up = 1;
4113 goto out;
4114 }
4115restart_autoneg:
1da177e4
LT
4116 if (workaround)
4117 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
c98f6e3b 4118 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
1da177e4
LT
4119 udelay(5);
4120 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
4121
3d3ebe74 4122 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 4123 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
4124 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
4125 MAC_STATUS_SIGNAL_DET)) {
3d3ebe74 4126 sg_dig_status = tr32(SG_DIG_STATUS);
1da177e4
LT
4127 mac_status = tr32(MAC_STATUS);
4128
c98f6e3b 4129 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
1da177e4 4130 (mac_status & MAC_STATUS_PCS_SYNCED)) {
82cd3d11
MC
4131 u32 local_adv = 0, remote_adv = 0;
4132
4133 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
4134 local_adv |= ADVERTISE_1000XPAUSE;
4135 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
4136 local_adv |= ADVERTISE_1000XPSE_ASYM;
1da177e4 4137
c98f6e3b 4138 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
82cd3d11 4139 remote_adv |= LPA_1000XPAUSE;
c98f6e3b 4140 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
82cd3d11 4141 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
4142
4143 tg3_setup_flow_control(tp, local_adv, remote_adv);
4144 current_link_up = 1;
3d3ebe74 4145 tp->serdes_counter = 0;
f07e9af3 4146 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c98f6e3b 4147 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
3d3ebe74
MC
4148 if (tp->serdes_counter)
4149 tp->serdes_counter--;
1da177e4
LT
4150 else {
4151 if (workaround) {
4152 u32 val = serdes_cfg;
4153
4154 if (port_a)
4155 val |= 0xc010000;
4156 else
4157 val |= 0x4010000;
4158
4159 tw32_f(MAC_SERDES_CFG, val);
4160 }
4161
c98f6e3b 4162 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
4163 udelay(40);
4164
4165 /* Link parallel detection - link is up */
4166 /* only if we have PCS_SYNC and not */
4167 /* receiving config code words */
4168 mac_status = tr32(MAC_STATUS);
4169 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
4170 !(mac_status & MAC_STATUS_RCVD_CFG)) {
4171 tg3_setup_flow_control(tp, 0, 0);
4172 current_link_up = 1;
f07e9af3
MC
4173 tp->phy_flags |=
4174 TG3_PHYFLG_PARALLEL_DETECT;
3d3ebe74
MC
4175 tp->serdes_counter =
4176 SERDES_PARALLEL_DET_TIMEOUT;
4177 } else
4178 goto restart_autoneg;
1da177e4
LT
4179 }
4180 }
3d3ebe74
MC
4181 } else {
4182 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 4183 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
4184 }
4185
4186out:
4187 return current_link_up;
4188}
4189
4190static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
4191{
4192 int current_link_up = 0;
4193
5cf64b8a 4194 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
1da177e4 4195 goto out;
1da177e4
LT
4196
4197 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5be73b47 4198 u32 txflags, rxflags;
1da177e4 4199 int i;
6aa20a22 4200
5be73b47
MC
4201 if (fiber_autoneg(tp, &txflags, &rxflags)) {
4202 u32 local_adv = 0, remote_adv = 0;
1da177e4 4203
5be73b47
MC
4204 if (txflags & ANEG_CFG_PS1)
4205 local_adv |= ADVERTISE_1000XPAUSE;
4206 if (txflags & ANEG_CFG_PS2)
4207 local_adv |= ADVERTISE_1000XPSE_ASYM;
4208
4209 if (rxflags & MR_LP_ADV_SYM_PAUSE)
4210 remote_adv |= LPA_1000XPAUSE;
4211 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
4212 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
4213
4214 tg3_setup_flow_control(tp, local_adv, remote_adv);
4215
1da177e4
LT
4216 current_link_up = 1;
4217 }
4218 for (i = 0; i < 30; i++) {
4219 udelay(20);
4220 tw32_f(MAC_STATUS,
4221 (MAC_STATUS_SYNC_CHANGED |
4222 MAC_STATUS_CFG_CHANGED));
4223 udelay(40);
4224 if ((tr32(MAC_STATUS) &
4225 (MAC_STATUS_SYNC_CHANGED |
4226 MAC_STATUS_CFG_CHANGED)) == 0)
4227 break;
4228 }
4229
4230 mac_status = tr32(MAC_STATUS);
4231 if (current_link_up == 0 &&
4232 (mac_status & MAC_STATUS_PCS_SYNCED) &&
4233 !(mac_status & MAC_STATUS_RCVD_CFG))
4234 current_link_up = 1;
4235 } else {
5be73b47
MC
4236 tg3_setup_flow_control(tp, 0, 0);
4237
1da177e4
LT
4238 /* Forcing 1000FD link up. */
4239 current_link_up = 1;
1da177e4
LT
4240
4241 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
4242 udelay(40);
e8f3f6ca
MC
4243
4244 tw32_f(MAC_MODE, tp->mac_mode);
4245 udelay(40);
1da177e4
LT
4246 }
4247
4248out:
4249 return current_link_up;
4250}
4251
4252static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
4253{
4254 u32 orig_pause_cfg;
4255 u16 orig_active_speed;
4256 u8 orig_active_duplex;
4257 u32 mac_status;
4258 int current_link_up;
4259 int i;
4260
8d018621 4261 orig_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4262 orig_active_speed = tp->link_config.active_speed;
4263 orig_active_duplex = tp->link_config.active_duplex;
4264
63c3a66f 4265 if (!tg3_flag(tp, HW_AUTONEG) &&
1da177e4 4266 netif_carrier_ok(tp->dev) &&
63c3a66f 4267 tg3_flag(tp, INIT_COMPLETE)) {
1da177e4
LT
4268 mac_status = tr32(MAC_STATUS);
4269 mac_status &= (MAC_STATUS_PCS_SYNCED |
4270 MAC_STATUS_SIGNAL_DET |
4271 MAC_STATUS_CFG_CHANGED |
4272 MAC_STATUS_RCVD_CFG);
4273 if (mac_status == (MAC_STATUS_PCS_SYNCED |
4274 MAC_STATUS_SIGNAL_DET)) {
4275 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4276 MAC_STATUS_CFG_CHANGED));
4277 return 0;
4278 }
4279 }
4280
4281 tw32_f(MAC_TX_AUTO_NEG, 0);
4282
4283 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
4284 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
4285 tw32_f(MAC_MODE, tp->mac_mode);
4286 udelay(40);
4287
79eb6904 4288 if (tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
4289 tg3_init_bcm8002(tp);
4290
4291 /* Enable link change event even when serdes polling. */
4292 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4293 udelay(40);
4294
4295 current_link_up = 0;
4296 mac_status = tr32(MAC_STATUS);
4297
63c3a66f 4298 if (tg3_flag(tp, HW_AUTONEG))
1da177e4
LT
4299 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
4300 else
4301 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
4302
898a56f8 4303 tp->napi[0].hw_status->status =
1da177e4 4304 (SD_STATUS_UPDATED |
898a56f8 4305 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
1da177e4
LT
4306
4307 for (i = 0; i < 100; i++) {
4308 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4309 MAC_STATUS_CFG_CHANGED));
4310 udelay(5);
4311 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
3d3ebe74
MC
4312 MAC_STATUS_CFG_CHANGED |
4313 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
1da177e4
LT
4314 break;
4315 }
4316
4317 mac_status = tr32(MAC_STATUS);
4318 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
4319 current_link_up = 0;
3d3ebe74
MC
4320 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
4321 tp->serdes_counter == 0) {
1da177e4
LT
4322 tw32_f(MAC_MODE, (tp->mac_mode |
4323 MAC_MODE_SEND_CONFIGS));
4324 udelay(1);
4325 tw32_f(MAC_MODE, tp->mac_mode);
4326 }
4327 }
4328
4329 if (current_link_up == 1) {
4330 tp->link_config.active_speed = SPEED_1000;
4331 tp->link_config.active_duplex = DUPLEX_FULL;
4332 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4333 LED_CTRL_LNKLED_OVERRIDE |
4334 LED_CTRL_1000MBPS_ON));
4335 } else {
4336 tp->link_config.active_speed = SPEED_INVALID;
4337 tp->link_config.active_duplex = DUPLEX_INVALID;
4338 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4339 LED_CTRL_LNKLED_OVERRIDE |
4340 LED_CTRL_TRAFFIC_OVERRIDE));
4341 }
4342
4343 if (current_link_up != netif_carrier_ok(tp->dev)) {
4344 if (current_link_up)
4345 netif_carrier_on(tp->dev);
4346 else
4347 netif_carrier_off(tp->dev);
4348 tg3_link_report(tp);
4349 } else {
8d018621 4350 u32 now_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4351 if (orig_pause_cfg != now_pause_cfg ||
4352 orig_active_speed != tp->link_config.active_speed ||
4353 orig_active_duplex != tp->link_config.active_duplex)
4354 tg3_link_report(tp);
4355 }
4356
4357 return 0;
4358}
4359
747e8f8b
MC
4360static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
4361{
4362 int current_link_up, err = 0;
4363 u32 bmsr, bmcr;
4364 u16 current_speed;
4365 u8 current_duplex;
ef167e27 4366 u32 local_adv, remote_adv;
747e8f8b
MC
4367
4368 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4369 tw32_f(MAC_MODE, tp->mac_mode);
4370 udelay(40);
4371
4372 tw32(MAC_EVENT, 0);
4373
4374 tw32_f(MAC_STATUS,
4375 (MAC_STATUS_SYNC_CHANGED |
4376 MAC_STATUS_CFG_CHANGED |
4377 MAC_STATUS_MI_COMPLETION |
4378 MAC_STATUS_LNKSTATE_CHANGED));
4379 udelay(40);
4380
4381 if (force_reset)
4382 tg3_phy_reset(tp);
4383
4384 current_link_up = 0;
4385 current_speed = SPEED_INVALID;
4386 current_duplex = DUPLEX_INVALID;
4387
4388 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4389 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4390 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
4391 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4392 bmsr |= BMSR_LSTATUS;
4393 else
4394 bmsr &= ~BMSR_LSTATUS;
4395 }
747e8f8b
MC
4396
4397 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
4398
4399 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
f07e9af3 4400 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
4401 /* do nothing, just check for link up at the end */
4402 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
4403 u32 adv, new_adv;
4404
4405 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4406 new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
4407 ADVERTISE_1000XPAUSE |
4408 ADVERTISE_1000XPSE_ASYM |
4409 ADVERTISE_SLCT);
4410
ba4d07a8 4411 new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
747e8f8b
MC
4412
4413 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
4414 new_adv |= ADVERTISE_1000XHALF;
4415 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
4416 new_adv |= ADVERTISE_1000XFULL;
4417
4418 if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
4419 tg3_writephy(tp, MII_ADVERTISE, new_adv);
4420 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
4421 tg3_writephy(tp, MII_BMCR, bmcr);
4422
4423 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3d3ebe74 4424 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
f07e9af3 4425 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4426
4427 return err;
4428 }
4429 } else {
4430 u32 new_bmcr;
4431
4432 bmcr &= ~BMCR_SPEED1000;
4433 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
4434
4435 if (tp->link_config.duplex == DUPLEX_FULL)
4436 new_bmcr |= BMCR_FULLDPLX;
4437
4438 if (new_bmcr != bmcr) {
4439 /* BMCR_SPEED1000 is a reserved bit that needs
4440 * to be set on write.
4441 */
4442 new_bmcr |= BMCR_SPEED1000;
4443
4444 /* Force a linkdown */
4445 if (netif_carrier_ok(tp->dev)) {
4446 u32 adv;
4447
4448 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4449 adv &= ~(ADVERTISE_1000XFULL |
4450 ADVERTISE_1000XHALF |
4451 ADVERTISE_SLCT);
4452 tg3_writephy(tp, MII_ADVERTISE, adv);
4453 tg3_writephy(tp, MII_BMCR, bmcr |
4454 BMCR_ANRESTART |
4455 BMCR_ANENABLE);
4456 udelay(10);
4457 netif_carrier_off(tp->dev);
4458 }
4459 tg3_writephy(tp, MII_BMCR, new_bmcr);
4460 bmcr = new_bmcr;
4461 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4462 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4463 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
4464 ASIC_REV_5714) {
4465 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4466 bmsr |= BMSR_LSTATUS;
4467 else
4468 bmsr &= ~BMSR_LSTATUS;
4469 }
f07e9af3 4470 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4471 }
4472 }
4473
4474 if (bmsr & BMSR_LSTATUS) {
4475 current_speed = SPEED_1000;
4476 current_link_up = 1;
4477 if (bmcr & BMCR_FULLDPLX)
4478 current_duplex = DUPLEX_FULL;
4479 else
4480 current_duplex = DUPLEX_HALF;
4481
ef167e27
MC
4482 local_adv = 0;
4483 remote_adv = 0;
4484
747e8f8b 4485 if (bmcr & BMCR_ANENABLE) {
ef167e27 4486 u32 common;
747e8f8b
MC
4487
4488 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
4489 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
4490 common = local_adv & remote_adv;
4491 if (common & (ADVERTISE_1000XHALF |
4492 ADVERTISE_1000XFULL)) {
4493 if (common & ADVERTISE_1000XFULL)
4494 current_duplex = DUPLEX_FULL;
4495 else
4496 current_duplex = DUPLEX_HALF;
63c3a66f 4497 } else if (!tg3_flag(tp, 5780_CLASS)) {
57d8b880 4498 /* Link is up via parallel detect */
859a5887 4499 } else {
747e8f8b 4500 current_link_up = 0;
859a5887 4501 }
747e8f8b
MC
4502 }
4503 }
4504
ef167e27
MC
4505 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
4506 tg3_setup_flow_control(tp, local_adv, remote_adv);
4507
747e8f8b
MC
4508 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4509 if (tp->link_config.active_duplex == DUPLEX_HALF)
4510 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4511
4512 tw32_f(MAC_MODE, tp->mac_mode);
4513 udelay(40);
4514
4515 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4516
4517 tp->link_config.active_speed = current_speed;
4518 tp->link_config.active_duplex = current_duplex;
4519
4520 if (current_link_up != netif_carrier_ok(tp->dev)) {
4521 if (current_link_up)
4522 netif_carrier_on(tp->dev);
4523 else {
4524 netif_carrier_off(tp->dev);
f07e9af3 4525 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4526 }
4527 tg3_link_report(tp);
4528 }
4529 return err;
4530}
4531
4532static void tg3_serdes_parallel_detect(struct tg3 *tp)
4533{
3d3ebe74 4534 if (tp->serdes_counter) {
747e8f8b 4535 /* Give autoneg time to complete. */
3d3ebe74 4536 tp->serdes_counter--;
747e8f8b
MC
4537 return;
4538 }
c6cdf436 4539
747e8f8b
MC
4540 if (!netif_carrier_ok(tp->dev) &&
4541 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
4542 u32 bmcr;
4543
4544 tg3_readphy(tp, MII_BMCR, &bmcr);
4545 if (bmcr & BMCR_ANENABLE) {
4546 u32 phy1, phy2;
4547
4548 /* Select shadow register 0x1f */
f08aa1a8
MC
4549 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
4550 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
747e8f8b
MC
4551
4552 /* Select expansion interrupt status register */
f08aa1a8
MC
4553 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
4554 MII_TG3_DSP_EXP1_INT_STAT);
4555 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
4556 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
4557
4558 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
4559 /* We have signal detect and not receiving
4560 * config code words, link is up by parallel
4561 * detection.
4562 */
4563
4564 bmcr &= ~BMCR_ANENABLE;
4565 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
4566 tg3_writephy(tp, MII_BMCR, bmcr);
f07e9af3 4567 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4568 }
4569 }
859a5887
MC
4570 } else if (netif_carrier_ok(tp->dev) &&
4571 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
f07e9af3 4572 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
4573 u32 phy2;
4574
4575 /* Select expansion interrupt status register */
f08aa1a8
MC
4576 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
4577 MII_TG3_DSP_EXP1_INT_STAT);
4578 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
4579 if (phy2 & 0x20) {
4580 u32 bmcr;
4581
4582 /* Config code words received, turn on autoneg. */
4583 tg3_readphy(tp, MII_BMCR, &bmcr);
4584 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
4585
f07e9af3 4586 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4587
4588 }
4589 }
4590}
4591
1da177e4
LT
4592static int tg3_setup_phy(struct tg3 *tp, int force_reset)
4593{
f2096f94 4594 u32 val;
1da177e4
LT
4595 int err;
4596
f07e9af3 4597 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4 4598 err = tg3_setup_fiber_phy(tp, force_reset);
f07e9af3 4599 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
747e8f8b 4600 err = tg3_setup_fiber_mii_phy(tp, force_reset);
859a5887 4601 else
1da177e4 4602 err = tg3_setup_copper_phy(tp, force_reset);
1da177e4 4603
bcb37f6c 4604 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
f2096f94 4605 u32 scale;
aa6c91fe
MC
4606
4607 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
4608 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
4609 scale = 65;
4610 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
4611 scale = 6;
4612 else
4613 scale = 12;
4614
4615 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
4616 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
4617 tw32(GRC_MISC_CFG, val);
4618 }
4619
f2096f94
MC
4620 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
4621 (6 << TX_LENGTHS_IPG_SHIFT);
4622 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
4623 val |= tr32(MAC_TX_LENGTHS) &
4624 (TX_LENGTHS_JMB_FRM_LEN_MSK |
4625 TX_LENGTHS_CNT_DWN_VAL_MSK);
4626
1da177e4
LT
4627 if (tp->link_config.active_speed == SPEED_1000 &&
4628 tp->link_config.active_duplex == DUPLEX_HALF)
f2096f94
MC
4629 tw32(MAC_TX_LENGTHS, val |
4630 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 4631 else
f2096f94
MC
4632 tw32(MAC_TX_LENGTHS, val |
4633 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 4634
63c3a66f 4635 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
4636 if (netif_carrier_ok(tp->dev)) {
4637 tw32(HOSTCC_STAT_COAL_TICKS,
15f9850d 4638 tp->coal.stats_block_coalesce_usecs);
1da177e4
LT
4639 } else {
4640 tw32(HOSTCC_STAT_COAL_TICKS, 0);
4641 }
4642 }
4643
63c3a66f 4644 if (tg3_flag(tp, ASPM_WORKAROUND)) {
f2096f94 4645 val = tr32(PCIE_PWR_MGMT_THRESH);
8ed5d97e
MC
4646 if (!netif_carrier_ok(tp->dev))
4647 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
4648 tp->pwrmgmt_thresh;
4649 else
4650 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
4651 tw32(PCIE_PWR_MGMT_THRESH, val);
4652 }
4653
1da177e4
LT
4654 return err;
4655}
4656
66cfd1bd
MC
4657static inline int tg3_irq_sync(struct tg3 *tp)
4658{
4659 return tp->irq_sync;
4660}
4661
97bd8e49
MC
4662static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
4663{
4664 int i;
4665
4666 dst = (u32 *)((u8 *)dst + off);
4667 for (i = 0; i < len; i += sizeof(u32))
4668 *dst++ = tr32(off + i);
4669}
4670
4671static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
4672{
4673 tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
4674 tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
4675 tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
4676 tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
4677 tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
4678 tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
4679 tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
4680 tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
4681 tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
4682 tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
4683 tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
4684 tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
4685 tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
4686 tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
4687 tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
4688 tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
4689 tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
4690 tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
4691 tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
4692
63c3a66f 4693 if (tg3_flag(tp, SUPPORT_MSIX))
97bd8e49
MC
4694 tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
4695
4696 tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
4697 tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
4698 tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
4699 tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
4700 tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
4701 tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
4702 tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
4703 tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
4704
63c3a66f 4705 if (!tg3_flag(tp, 5705_PLUS)) {
97bd8e49
MC
4706 tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
4707 tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
4708 tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
4709 }
4710
4711 tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
4712 tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
4713 tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
4714 tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
4715 tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
4716
63c3a66f 4717 if (tg3_flag(tp, NVRAM))
97bd8e49
MC
4718 tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
4719}
4720
4721static void tg3_dump_state(struct tg3 *tp)
4722{
4723 int i;
4724 u32 *regs;
4725
4726 regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
4727 if (!regs) {
4728 netdev_err(tp->dev, "Failed allocating register dump buffer\n");
4729 return;
4730 }
4731
63c3a66f 4732 if (tg3_flag(tp, PCI_EXPRESS)) {
97bd8e49
MC
4733 /* Read up to but not including private PCI registers */
4734 for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
4735 regs[i / sizeof(u32)] = tr32(i);
4736 } else
4737 tg3_dump_legacy_regs(tp, regs);
4738
4739 for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
4740 if (!regs[i + 0] && !regs[i + 1] &&
4741 !regs[i + 2] && !regs[i + 3])
4742 continue;
4743
4744 netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
4745 i * 4,
4746 regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
4747 }
4748
4749 kfree(regs);
4750
4751 for (i = 0; i < tp->irq_cnt; i++) {
4752 struct tg3_napi *tnapi = &tp->napi[i];
4753
4754 /* SW status block */
4755 netdev_err(tp->dev,
4756 "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
4757 i,
4758 tnapi->hw_status->status,
4759 tnapi->hw_status->status_tag,
4760 tnapi->hw_status->rx_jumbo_consumer,
4761 tnapi->hw_status->rx_consumer,
4762 tnapi->hw_status->rx_mini_consumer,
4763 tnapi->hw_status->idx[0].rx_producer,
4764 tnapi->hw_status->idx[0].tx_consumer);
4765
4766 netdev_err(tp->dev,
4767 "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
4768 i,
4769 tnapi->last_tag, tnapi->last_irq_tag,
4770 tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
4771 tnapi->rx_rcb_ptr,
4772 tnapi->prodring.rx_std_prod_idx,
4773 tnapi->prodring.rx_std_cons_idx,
4774 tnapi->prodring.rx_jmb_prod_idx,
4775 tnapi->prodring.rx_jmb_cons_idx);
4776 }
4777}
4778
df3e6548
MC
4779/* This is called whenever we suspect that the system chipset is re-
4780 * ordering the sequence of MMIO to the tx send mailbox. The symptom
4781 * is bogus tx completions. We try to recover by setting the
4782 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
4783 * in the workqueue.
4784 */
4785static void tg3_tx_recover(struct tg3 *tp)
4786{
63c3a66f 4787 BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
df3e6548
MC
4788 tp->write32_tx_mbox == tg3_write_indirect_mbox);
4789
5129c3a3
MC
4790 netdev_warn(tp->dev,
4791 "The system may be re-ordering memory-mapped I/O "
4792 "cycles to the network device, attempting to recover. "
4793 "Please report the problem to the driver maintainer "
4794 "and include system chipset information.\n");
df3e6548
MC
4795
4796 spin_lock(&tp->lock);
63c3a66f 4797 tg3_flag_set(tp, TX_RECOVERY_PENDING);
df3e6548
MC
4798 spin_unlock(&tp->lock);
4799}
4800
f3f3f27e 4801static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
1b2a7205 4802{
f65aac16
MC
4803 /* Tell compiler to fetch tx indices from memory. */
4804 barrier();
f3f3f27e
MC
4805 return tnapi->tx_pending -
4806 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
1b2a7205
MC
4807}
4808
1da177e4
LT
4809/* Tigon3 never reports partial packet sends. So we do not
4810 * need special logic to handle SKBs that have not had all
4811 * of their frags sent yet, like SunGEM does.
4812 */
17375d25 4813static void tg3_tx(struct tg3_napi *tnapi)
1da177e4 4814{
17375d25 4815 struct tg3 *tp = tnapi->tp;
898a56f8 4816 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
f3f3f27e 4817 u32 sw_idx = tnapi->tx_cons;
fe5f5787
MC
4818 struct netdev_queue *txq;
4819 int index = tnapi - tp->napi;
4820
63c3a66f 4821 if (tg3_flag(tp, ENABLE_TSS))
fe5f5787
MC
4822 index--;
4823
4824 txq = netdev_get_tx_queue(tp->dev, index);
1da177e4
LT
4825
4826 while (sw_idx != hw_idx) {
df8944cf 4827 struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
1da177e4 4828 struct sk_buff *skb = ri->skb;
df3e6548
MC
4829 int i, tx_bug = 0;
4830
4831 if (unlikely(skb == NULL)) {
4832 tg3_tx_recover(tp);
4833 return;
4834 }
1da177e4 4835
f4188d8a 4836 pci_unmap_single(tp->pdev,
4e5e4f0d 4837 dma_unmap_addr(ri, mapping),
f4188d8a
AD
4838 skb_headlen(skb),
4839 PCI_DMA_TODEVICE);
1da177e4
LT
4840
4841 ri->skb = NULL;
4842
4843 sw_idx = NEXT_TX(sw_idx);
4844
4845 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
f3f3f27e 4846 ri = &tnapi->tx_buffers[sw_idx];
df3e6548
MC
4847 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
4848 tx_bug = 1;
f4188d8a
AD
4849
4850 pci_unmap_page(tp->pdev,
4e5e4f0d 4851 dma_unmap_addr(ri, mapping),
f4188d8a
AD
4852 skb_shinfo(skb)->frags[i].size,
4853 PCI_DMA_TODEVICE);
1da177e4
LT
4854 sw_idx = NEXT_TX(sw_idx);
4855 }
4856
f47c11ee 4857 dev_kfree_skb(skb);
df3e6548
MC
4858
4859 if (unlikely(tx_bug)) {
4860 tg3_tx_recover(tp);
4861 return;
4862 }
1da177e4
LT
4863 }
4864
f3f3f27e 4865 tnapi->tx_cons = sw_idx;
1da177e4 4866
1b2a7205
MC
4867 /* Need to make the tx_cons update visible to tg3_start_xmit()
4868 * before checking for netif_queue_stopped(). Without the
4869 * memory barrier, there is a small possibility that tg3_start_xmit()
4870 * will miss it and cause the queue to be stopped forever.
4871 */
4872 smp_mb();
4873
fe5f5787 4874 if (unlikely(netif_tx_queue_stopped(txq) &&
f3f3f27e 4875 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
fe5f5787
MC
4876 __netif_tx_lock(txq, smp_processor_id());
4877 if (netif_tx_queue_stopped(txq) &&
f3f3f27e 4878 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
fe5f5787
MC
4879 netif_tx_wake_queue(txq);
4880 __netif_tx_unlock(txq);
51b91468 4881 }
1da177e4
LT
4882}
4883
2b2cdb65
MC
4884static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
4885{
4886 if (!ri->skb)
4887 return;
4888
4e5e4f0d 4889 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
2b2cdb65
MC
4890 map_sz, PCI_DMA_FROMDEVICE);
4891 dev_kfree_skb_any(ri->skb);
4892 ri->skb = NULL;
4893}
4894
1da177e4
LT
4895/* Returns size of skb allocated or < 0 on error.
4896 *
4897 * We only need to fill in the address because the other members
4898 * of the RX descriptor are invariant, see tg3_init_rings.
4899 *
4900 * Note the purposeful assymetry of cpu vs. chip accesses. For
4901 * posting buffers we only dirty the first cache line of the RX
4902 * descriptor (containing the address). Whereas for the RX status
4903 * buffers the cpu only reads the last cacheline of the RX descriptor
4904 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
4905 */
86b21e59 4906static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
a3896167 4907 u32 opaque_key, u32 dest_idx_unmasked)
1da177e4
LT
4908{
4909 struct tg3_rx_buffer_desc *desc;
f94e290e 4910 struct ring_info *map;
1da177e4
LT
4911 struct sk_buff *skb;
4912 dma_addr_t mapping;
4913 int skb_size, dest_idx;
4914
1da177e4
LT
4915 switch (opaque_key) {
4916 case RXD_OPAQUE_RING_STD:
2c49a44d 4917 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
21f581a5
MC
4918 desc = &tpr->rx_std[dest_idx];
4919 map = &tpr->rx_std_buffers[dest_idx];
287be12e 4920 skb_size = tp->rx_pkt_map_sz;
1da177e4
LT
4921 break;
4922
4923 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 4924 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
79ed5ac7 4925 desc = &tpr->rx_jmb[dest_idx].std;
21f581a5 4926 map = &tpr->rx_jmb_buffers[dest_idx];
287be12e 4927 skb_size = TG3_RX_JMB_MAP_SZ;
1da177e4
LT
4928 break;
4929
4930 default:
4931 return -EINVAL;
855e1111 4932 }
1da177e4
LT
4933
4934 /* Do not overwrite any of the map or rp information
4935 * until we are sure we can commit to a new buffer.
4936 *
4937 * Callers depend upon this behavior and assume that
4938 * we leave everything unchanged if we fail.
4939 */
287be12e 4940 skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
1da177e4
LT
4941 if (skb == NULL)
4942 return -ENOMEM;
4943
1da177e4
LT
4944 skb_reserve(skb, tp->rx_offset);
4945
287be12e 4946 mapping = pci_map_single(tp->pdev, skb->data, skb_size,
1da177e4 4947 PCI_DMA_FROMDEVICE);
a21771dd
MC
4948 if (pci_dma_mapping_error(tp->pdev, mapping)) {
4949 dev_kfree_skb(skb);
4950 return -EIO;
4951 }
1da177e4
LT
4952
4953 map->skb = skb;
4e5e4f0d 4954 dma_unmap_addr_set(map, mapping, mapping);
1da177e4 4955
1da177e4
LT
4956 desc->addr_hi = ((u64)mapping >> 32);
4957 desc->addr_lo = ((u64)mapping & 0xffffffff);
4958
4959 return skb_size;
4960}
4961
4962/* We only need to move over in the address because the other
4963 * members of the RX descriptor are invariant. See notes above
4964 * tg3_alloc_rx_skb for full details.
4965 */
a3896167
MC
4966static void tg3_recycle_rx(struct tg3_napi *tnapi,
4967 struct tg3_rx_prodring_set *dpr,
4968 u32 opaque_key, int src_idx,
4969 u32 dest_idx_unmasked)
1da177e4 4970{
17375d25 4971 struct tg3 *tp = tnapi->tp;
1da177e4
LT
4972 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
4973 struct ring_info *src_map, *dest_map;
8fea32b9 4974 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
c6cdf436 4975 int dest_idx;
1da177e4
LT
4976
4977 switch (opaque_key) {
4978 case RXD_OPAQUE_RING_STD:
2c49a44d 4979 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
a3896167
MC
4980 dest_desc = &dpr->rx_std[dest_idx];
4981 dest_map = &dpr->rx_std_buffers[dest_idx];
4982 src_desc = &spr->rx_std[src_idx];
4983 src_map = &spr->rx_std_buffers[src_idx];
1da177e4
LT
4984 break;
4985
4986 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 4987 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
a3896167
MC
4988 dest_desc = &dpr->rx_jmb[dest_idx].std;
4989 dest_map = &dpr->rx_jmb_buffers[dest_idx];
4990 src_desc = &spr->rx_jmb[src_idx].std;
4991 src_map = &spr->rx_jmb_buffers[src_idx];
1da177e4
LT
4992 break;
4993
4994 default:
4995 return;
855e1111 4996 }
1da177e4
LT
4997
4998 dest_map->skb = src_map->skb;
4e5e4f0d
FT
4999 dma_unmap_addr_set(dest_map, mapping,
5000 dma_unmap_addr(src_map, mapping));
1da177e4
LT
5001 dest_desc->addr_hi = src_desc->addr_hi;
5002 dest_desc->addr_lo = src_desc->addr_lo;
e92967bf
MC
5003
5004 /* Ensure that the update to the skb happens after the physical
5005 * addresses have been transferred to the new BD location.
5006 */
5007 smp_wmb();
5008
1da177e4
LT
5009 src_map->skb = NULL;
5010}
5011
1da177e4
LT
5012/* The RX ring scheme is composed of multiple rings which post fresh
5013 * buffers to the chip, and one special ring the chip uses to report
5014 * status back to the host.
5015 *
5016 * The special ring reports the status of received packets to the
5017 * host. The chip does not write into the original descriptor the
5018 * RX buffer was obtained from. The chip simply takes the original
5019 * descriptor as provided by the host, updates the status and length
5020 * field, then writes this into the next status ring entry.
5021 *
5022 * Each ring the host uses to post buffers to the chip is described
5023 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
5024 * it is first placed into the on-chip ram. When the packet's length
5025 * is known, it walks down the TG3_BDINFO entries to select the ring.
5026 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
5027 * which is within the range of the new packet's length is chosen.
5028 *
5029 * The "separate ring for rx status" scheme may sound queer, but it makes
5030 * sense from a cache coherency perspective. If only the host writes
5031 * to the buffer post rings, and only the chip writes to the rx status
5032 * rings, then cache lines never move beyond shared-modified state.
5033 * If both the host and chip were to write into the same ring, cache line
5034 * eviction could occur since both entities want it in an exclusive state.
5035 */
17375d25 5036static int tg3_rx(struct tg3_napi *tnapi, int budget)
1da177e4 5037{
17375d25 5038 struct tg3 *tp = tnapi->tp;
f92905de 5039 u32 work_mask, rx_std_posted = 0;
4361935a 5040 u32 std_prod_idx, jmb_prod_idx;
72334482 5041 u32 sw_idx = tnapi->rx_rcb_ptr;
483ba50b 5042 u16 hw_idx;
1da177e4 5043 int received;
8fea32b9 5044 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
1da177e4 5045
8d9d7cfc 5046 hw_idx = *(tnapi->rx_rcb_prod_idx);
1da177e4
LT
5047 /*
5048 * We need to order the read of hw_idx and the read of
5049 * the opaque cookie.
5050 */
5051 rmb();
1da177e4
LT
5052 work_mask = 0;
5053 received = 0;
4361935a
MC
5054 std_prod_idx = tpr->rx_std_prod_idx;
5055 jmb_prod_idx = tpr->rx_jmb_prod_idx;
1da177e4 5056 while (sw_idx != hw_idx && budget > 0) {
afc081f8 5057 struct ring_info *ri;
72334482 5058 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
1da177e4
LT
5059 unsigned int len;
5060 struct sk_buff *skb;
5061 dma_addr_t dma_addr;
5062 u32 opaque_key, desc_idx, *post_ptr;
5063
5064 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
5065 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
5066 if (opaque_key == RXD_OPAQUE_RING_STD) {
8fea32b9 5067 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
4e5e4f0d 5068 dma_addr = dma_unmap_addr(ri, mapping);
21f581a5 5069 skb = ri->skb;
4361935a 5070 post_ptr = &std_prod_idx;
f92905de 5071 rx_std_posted++;
1da177e4 5072 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
8fea32b9 5073 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
4e5e4f0d 5074 dma_addr = dma_unmap_addr(ri, mapping);
21f581a5 5075 skb = ri->skb;
4361935a 5076 post_ptr = &jmb_prod_idx;
21f581a5 5077 } else
1da177e4 5078 goto next_pkt_nopost;
1da177e4
LT
5079
5080 work_mask |= opaque_key;
5081
5082 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
5083 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
5084 drop_it:
a3896167 5085 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
5086 desc_idx, *post_ptr);
5087 drop_it_no_recycle:
5088 /* Other statistics kept track of by card. */
b0057c51 5089 tp->rx_dropped++;
1da177e4
LT
5090 goto next_pkt;
5091 }
5092
ad829268
MC
5093 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
5094 ETH_FCS_LEN;
1da177e4 5095
d2757fc4 5096 if (len > TG3_RX_COPY_THRESH(tp)) {
1da177e4
LT
5097 int skb_size;
5098
86b21e59 5099 skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
afc081f8 5100 *post_ptr);
1da177e4
LT
5101 if (skb_size < 0)
5102 goto drop_it;
5103
287be12e 5104 pci_unmap_single(tp->pdev, dma_addr, skb_size,
1da177e4
LT
5105 PCI_DMA_FROMDEVICE);
5106
61e800cf
MC
5107 /* Ensure that the update to the skb happens
5108 * after the usage of the old DMA mapping.
5109 */
5110 smp_wmb();
5111
5112 ri->skb = NULL;
5113
1da177e4
LT
5114 skb_put(skb, len);
5115 } else {
5116 struct sk_buff *copy_skb;
5117
a3896167 5118 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
5119 desc_idx, *post_ptr);
5120
bf933c80 5121 copy_skb = netdev_alloc_skb(tp->dev, len +
9dc7a113 5122 TG3_RAW_IP_ALIGN);
1da177e4
LT
5123 if (copy_skb == NULL)
5124 goto drop_it_no_recycle;
5125
bf933c80 5126 skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
1da177e4
LT
5127 skb_put(copy_skb, len);
5128 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
d626f62b 5129 skb_copy_from_linear_data(skb, copy_skb->data, len);
1da177e4
LT
5130 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
5131
5132 /* We'll reuse the original ring buffer. */
5133 skb = copy_skb;
5134 }
5135
dc668910 5136 if ((tp->dev->features & NETIF_F_RXCSUM) &&
1da177e4
LT
5137 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
5138 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
5139 >> RXD_TCPCSUM_SHIFT) == 0xffff))
5140 skb->ip_summed = CHECKSUM_UNNECESSARY;
5141 else
bc8acf2c 5142 skb_checksum_none_assert(skb);
1da177e4
LT
5143
5144 skb->protocol = eth_type_trans(skb, tp->dev);
f7b493e0
MC
5145
5146 if (len > (tp->dev->mtu + ETH_HLEN) &&
5147 skb->protocol != htons(ETH_P_8021Q)) {
5148 dev_kfree_skb(skb);
b0057c51 5149 goto drop_it_no_recycle;
f7b493e0
MC
5150 }
5151
9dc7a113 5152 if (desc->type_flags & RXD_FLAG_VLAN &&
bf933c80
MC
5153 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
5154 __vlan_hwaccel_put_tag(skb,
5155 desc->err_vlan & RXD_VLAN_MASK);
9dc7a113 5156
bf933c80 5157 napi_gro_receive(&tnapi->napi, skb);
1da177e4 5158
1da177e4
LT
5159 received++;
5160 budget--;
5161
5162next_pkt:
5163 (*post_ptr)++;
f92905de
MC
5164
5165 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
2c49a44d
MC
5166 tpr->rx_std_prod_idx = std_prod_idx &
5167 tp->rx_std_ring_mask;
86cfe4ff
MC
5168 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5169 tpr->rx_std_prod_idx);
f92905de
MC
5170 work_mask &= ~RXD_OPAQUE_RING_STD;
5171 rx_std_posted = 0;
5172 }
1da177e4 5173next_pkt_nopost:
483ba50b 5174 sw_idx++;
7cb32cf2 5175 sw_idx &= tp->rx_ret_ring_mask;
52f6d697
MC
5176
5177 /* Refresh hw_idx to see if there is new work */
5178 if (sw_idx == hw_idx) {
8d9d7cfc 5179 hw_idx = *(tnapi->rx_rcb_prod_idx);
52f6d697
MC
5180 rmb();
5181 }
1da177e4
LT
5182 }
5183
5184 /* ACK the status ring. */
72334482
MC
5185 tnapi->rx_rcb_ptr = sw_idx;
5186 tw32_rx_mbox(tnapi->consmbox, sw_idx);
1da177e4
LT
5187
5188 /* Refill RX ring(s). */
63c3a66f 5189 if (!tg3_flag(tp, ENABLE_RSS)) {
b196c7e4 5190 if (work_mask & RXD_OPAQUE_RING_STD) {
2c49a44d
MC
5191 tpr->rx_std_prod_idx = std_prod_idx &
5192 tp->rx_std_ring_mask;
b196c7e4
MC
5193 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5194 tpr->rx_std_prod_idx);
5195 }
5196 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
2c49a44d
MC
5197 tpr->rx_jmb_prod_idx = jmb_prod_idx &
5198 tp->rx_jmb_ring_mask;
b196c7e4
MC
5199 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5200 tpr->rx_jmb_prod_idx);
5201 }
5202 mmiowb();
5203 } else if (work_mask) {
5204 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
5205 * updated before the producer indices can be updated.
5206 */
5207 smp_wmb();
5208
2c49a44d
MC
5209 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
5210 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
b196c7e4 5211
e4af1af9
MC
5212 if (tnapi != &tp->napi[1])
5213 napi_schedule(&tp->napi[1].napi);
1da177e4 5214 }
1da177e4
LT
5215
5216 return received;
5217}
5218
35f2d7d0 5219static void tg3_poll_link(struct tg3 *tp)
1da177e4 5220{
1da177e4 5221 /* handle link change and other phy events */
63c3a66f 5222 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
35f2d7d0
MC
5223 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
5224
1da177e4
LT
5225 if (sblk->status & SD_STATUS_LINK_CHG) {
5226 sblk->status = SD_STATUS_UPDATED |
35f2d7d0 5227 (sblk->status & ~SD_STATUS_LINK_CHG);
f47c11ee 5228 spin_lock(&tp->lock);
63c3a66f 5229 if (tg3_flag(tp, USE_PHYLIB)) {
dd477003
MC
5230 tw32_f(MAC_STATUS,
5231 (MAC_STATUS_SYNC_CHANGED |
5232 MAC_STATUS_CFG_CHANGED |
5233 MAC_STATUS_MI_COMPLETION |
5234 MAC_STATUS_LNKSTATE_CHANGED));
5235 udelay(40);
5236 } else
5237 tg3_setup_phy(tp, 0);
f47c11ee 5238 spin_unlock(&tp->lock);
1da177e4
LT
5239 }
5240 }
35f2d7d0
MC
5241}
5242
f89f38b8
MC
5243static int tg3_rx_prodring_xfer(struct tg3 *tp,
5244 struct tg3_rx_prodring_set *dpr,
5245 struct tg3_rx_prodring_set *spr)
b196c7e4
MC
5246{
5247 u32 si, di, cpycnt, src_prod_idx;
f89f38b8 5248 int i, err = 0;
b196c7e4
MC
5249
5250 while (1) {
5251 src_prod_idx = spr->rx_std_prod_idx;
5252
5253 /* Make sure updates to the rx_std_buffers[] entries and the
5254 * standard producer index are seen in the correct order.
5255 */
5256 smp_rmb();
5257
5258 if (spr->rx_std_cons_idx == src_prod_idx)
5259 break;
5260
5261 if (spr->rx_std_cons_idx < src_prod_idx)
5262 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
5263 else
2c49a44d
MC
5264 cpycnt = tp->rx_std_ring_mask + 1 -
5265 spr->rx_std_cons_idx;
b196c7e4 5266
2c49a44d
MC
5267 cpycnt = min(cpycnt,
5268 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
b196c7e4
MC
5269
5270 si = spr->rx_std_cons_idx;
5271 di = dpr->rx_std_prod_idx;
5272
e92967bf
MC
5273 for (i = di; i < di + cpycnt; i++) {
5274 if (dpr->rx_std_buffers[i].skb) {
5275 cpycnt = i - di;
f89f38b8 5276 err = -ENOSPC;
e92967bf
MC
5277 break;
5278 }
5279 }
5280
5281 if (!cpycnt)
5282 break;
5283
5284 /* Ensure that updates to the rx_std_buffers ring and the
5285 * shadowed hardware producer ring from tg3_recycle_skb() are
5286 * ordered correctly WRT the skb check above.
5287 */
5288 smp_rmb();
5289
b196c7e4
MC
5290 memcpy(&dpr->rx_std_buffers[di],
5291 &spr->rx_std_buffers[si],
5292 cpycnt * sizeof(struct ring_info));
5293
5294 for (i = 0; i < cpycnt; i++, di++, si++) {
5295 struct tg3_rx_buffer_desc *sbd, *dbd;
5296 sbd = &spr->rx_std[si];
5297 dbd = &dpr->rx_std[di];
5298 dbd->addr_hi = sbd->addr_hi;
5299 dbd->addr_lo = sbd->addr_lo;
5300 }
5301
2c49a44d
MC
5302 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
5303 tp->rx_std_ring_mask;
5304 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
5305 tp->rx_std_ring_mask;
b196c7e4
MC
5306 }
5307
5308 while (1) {
5309 src_prod_idx = spr->rx_jmb_prod_idx;
5310
5311 /* Make sure updates to the rx_jmb_buffers[] entries and
5312 * the jumbo producer index are seen in the correct order.
5313 */
5314 smp_rmb();
5315
5316 if (spr->rx_jmb_cons_idx == src_prod_idx)
5317 break;
5318
5319 if (spr->rx_jmb_cons_idx < src_prod_idx)
5320 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
5321 else
2c49a44d
MC
5322 cpycnt = tp->rx_jmb_ring_mask + 1 -
5323 spr->rx_jmb_cons_idx;
b196c7e4
MC
5324
5325 cpycnt = min(cpycnt,
2c49a44d 5326 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
b196c7e4
MC
5327
5328 si = spr->rx_jmb_cons_idx;
5329 di = dpr->rx_jmb_prod_idx;
5330
e92967bf
MC
5331 for (i = di; i < di + cpycnt; i++) {
5332 if (dpr->rx_jmb_buffers[i].skb) {
5333 cpycnt = i - di;
f89f38b8 5334 err = -ENOSPC;
e92967bf
MC
5335 break;
5336 }
5337 }
5338
5339 if (!cpycnt)
5340 break;
5341
5342 /* Ensure that updates to the rx_jmb_buffers ring and the
5343 * shadowed hardware producer ring from tg3_recycle_skb() are
5344 * ordered correctly WRT the skb check above.
5345 */
5346 smp_rmb();
5347
b196c7e4
MC
5348 memcpy(&dpr->rx_jmb_buffers[di],
5349 &spr->rx_jmb_buffers[si],
5350 cpycnt * sizeof(struct ring_info));
5351
5352 for (i = 0; i < cpycnt; i++, di++, si++) {
5353 struct tg3_rx_buffer_desc *sbd, *dbd;
5354 sbd = &spr->rx_jmb[si].std;
5355 dbd = &dpr->rx_jmb[di].std;
5356 dbd->addr_hi = sbd->addr_hi;
5357 dbd->addr_lo = sbd->addr_lo;
5358 }
5359
2c49a44d
MC
5360 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
5361 tp->rx_jmb_ring_mask;
5362 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
5363 tp->rx_jmb_ring_mask;
b196c7e4 5364 }
f89f38b8
MC
5365
5366 return err;
b196c7e4
MC
5367}
5368
35f2d7d0
MC
5369static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
5370{
5371 struct tg3 *tp = tnapi->tp;
1da177e4
LT
5372
5373 /* run TX completion thread */
f3f3f27e 5374 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
17375d25 5375 tg3_tx(tnapi);
63c3a66f 5376 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
4fd7ab59 5377 return work_done;
1da177e4
LT
5378 }
5379
1da177e4
LT
5380 /* run RX thread, within the bounds set by NAPI.
5381 * All RX "locking" is done by ensuring outside
bea3348e 5382 * code synchronizes with tg3->napi.poll()
1da177e4 5383 */
8d9d7cfc 5384 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
17375d25 5385 work_done += tg3_rx(tnapi, budget - work_done);
1da177e4 5386
63c3a66f 5387 if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
8fea32b9 5388 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
f89f38b8 5389 int i, err = 0;
e4af1af9
MC
5390 u32 std_prod_idx = dpr->rx_std_prod_idx;
5391 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
b196c7e4 5392
e4af1af9 5393 for (i = 1; i < tp->irq_cnt; i++)
f89f38b8 5394 err |= tg3_rx_prodring_xfer(tp, dpr,
8fea32b9 5395 &tp->napi[i].prodring);
b196c7e4
MC
5396
5397 wmb();
5398
e4af1af9
MC
5399 if (std_prod_idx != dpr->rx_std_prod_idx)
5400 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5401 dpr->rx_std_prod_idx);
b196c7e4 5402
e4af1af9
MC
5403 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
5404 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5405 dpr->rx_jmb_prod_idx);
b196c7e4
MC
5406
5407 mmiowb();
f89f38b8
MC
5408
5409 if (err)
5410 tw32_f(HOSTCC_MODE, tp->coal_now);
b196c7e4
MC
5411 }
5412
6f535763
DM
5413 return work_done;
5414}
5415
35f2d7d0
MC
5416static int tg3_poll_msix(struct napi_struct *napi, int budget)
5417{
5418 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5419 struct tg3 *tp = tnapi->tp;
5420 int work_done = 0;
5421 struct tg3_hw_status *sblk = tnapi->hw_status;
5422
5423 while (1) {
5424 work_done = tg3_poll_work(tnapi, work_done, budget);
5425
63c3a66f 5426 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
35f2d7d0
MC
5427 goto tx_recovery;
5428
5429 if (unlikely(work_done >= budget))
5430 break;
5431
c6cdf436 5432 /* tp->last_tag is used in tg3_int_reenable() below
35f2d7d0
MC
5433 * to tell the hw how much work has been processed,
5434 * so we must read it before checking for more work.
5435 */
5436 tnapi->last_tag = sblk->status_tag;
5437 tnapi->last_irq_tag = tnapi->last_tag;
5438 rmb();
5439
5440 /* check for RX/TX work to do */
6d40db7b
MC
5441 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
5442 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
35f2d7d0
MC
5443 napi_complete(napi);
5444 /* Reenable interrupts. */
5445 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
5446 mmiowb();
5447 break;
5448 }
5449 }
5450
5451 return work_done;
5452
5453tx_recovery:
5454 /* work_done is guaranteed to be less than budget. */
5455 napi_complete(napi);
5456 schedule_work(&tp->reset_task);
5457 return work_done;
5458}
5459
e64de4e6
MC
5460static void tg3_process_error(struct tg3 *tp)
5461{
5462 u32 val;
5463 bool real_error = false;
5464
63c3a66f 5465 if (tg3_flag(tp, ERROR_PROCESSED))
e64de4e6
MC
5466 return;
5467
5468 /* Check Flow Attention register */
5469 val = tr32(HOSTCC_FLOW_ATTN);
5470 if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
5471 netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
5472 real_error = true;
5473 }
5474
5475 if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
5476 netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
5477 real_error = true;
5478 }
5479
5480 if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
5481 netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
5482 real_error = true;
5483 }
5484
5485 if (!real_error)
5486 return;
5487
5488 tg3_dump_state(tp);
5489
63c3a66f 5490 tg3_flag_set(tp, ERROR_PROCESSED);
e64de4e6
MC
5491 schedule_work(&tp->reset_task);
5492}
5493
6f535763
DM
5494static int tg3_poll(struct napi_struct *napi, int budget)
5495{
8ef0442f
MC
5496 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5497 struct tg3 *tp = tnapi->tp;
6f535763 5498 int work_done = 0;
898a56f8 5499 struct tg3_hw_status *sblk = tnapi->hw_status;
6f535763
DM
5500
5501 while (1) {
e64de4e6
MC
5502 if (sblk->status & SD_STATUS_ERROR)
5503 tg3_process_error(tp);
5504
35f2d7d0
MC
5505 tg3_poll_link(tp);
5506
17375d25 5507 work_done = tg3_poll_work(tnapi, work_done, budget);
6f535763 5508
63c3a66f 5509 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
6f535763
DM
5510 goto tx_recovery;
5511
5512 if (unlikely(work_done >= budget))
5513 break;
5514
63c3a66f 5515 if (tg3_flag(tp, TAGGED_STATUS)) {
17375d25 5516 /* tp->last_tag is used in tg3_int_reenable() below
4fd7ab59
MC
5517 * to tell the hw how much work has been processed,
5518 * so we must read it before checking for more work.
5519 */
898a56f8
MC
5520 tnapi->last_tag = sblk->status_tag;
5521 tnapi->last_irq_tag = tnapi->last_tag;
4fd7ab59
MC
5522 rmb();
5523 } else
5524 sblk->status &= ~SD_STATUS_UPDATED;
6f535763 5525
17375d25 5526 if (likely(!tg3_has_work(tnapi))) {
288379f0 5527 napi_complete(napi);
17375d25 5528 tg3_int_reenable(tnapi);
6f535763
DM
5529 break;
5530 }
1da177e4
LT
5531 }
5532
bea3348e 5533 return work_done;
6f535763
DM
5534
5535tx_recovery:
4fd7ab59 5536 /* work_done is guaranteed to be less than budget. */
288379f0 5537 napi_complete(napi);
6f535763 5538 schedule_work(&tp->reset_task);
4fd7ab59 5539 return work_done;
1da177e4
LT
5540}
5541
66cfd1bd
MC
5542static void tg3_napi_disable(struct tg3 *tp)
5543{
5544 int i;
5545
5546 for (i = tp->irq_cnt - 1; i >= 0; i--)
5547 napi_disable(&tp->napi[i].napi);
5548}
5549
5550static void tg3_napi_enable(struct tg3 *tp)
5551{
5552 int i;
5553
5554 for (i = 0; i < tp->irq_cnt; i++)
5555 napi_enable(&tp->napi[i].napi);
5556}
5557
5558static void tg3_napi_init(struct tg3 *tp)
5559{
5560 int i;
5561
5562 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
5563 for (i = 1; i < tp->irq_cnt; i++)
5564 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
5565}
5566
5567static void tg3_napi_fini(struct tg3 *tp)
5568{
5569 int i;
5570
5571 for (i = 0; i < tp->irq_cnt; i++)
5572 netif_napi_del(&tp->napi[i].napi);
5573}
5574
5575static inline void tg3_netif_stop(struct tg3 *tp)
5576{
5577 tp->dev->trans_start = jiffies; /* prevent tx timeout */
5578 tg3_napi_disable(tp);
5579 netif_tx_disable(tp->dev);
5580}
5581
5582static inline void tg3_netif_start(struct tg3 *tp)
5583{
5584 /* NOTE: unconditional netif_tx_wake_all_queues is only
5585 * appropriate so long as all callers are assured to
5586 * have free tx slots (such as after tg3_init_hw)
5587 */
5588 netif_tx_wake_all_queues(tp->dev);
5589
5590 tg3_napi_enable(tp);
5591 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
5592 tg3_enable_ints(tp);
5593}
5594
f47c11ee
DM
5595static void tg3_irq_quiesce(struct tg3 *tp)
5596{
4f125f42
MC
5597 int i;
5598
f47c11ee
DM
5599 BUG_ON(tp->irq_sync);
5600
5601 tp->irq_sync = 1;
5602 smp_mb();
5603
4f125f42
MC
5604 for (i = 0; i < tp->irq_cnt; i++)
5605 synchronize_irq(tp->napi[i].irq_vec);
f47c11ee
DM
5606}
5607
f47c11ee
DM
5608/* Fully shutdown all tg3 driver activity elsewhere in the system.
5609 * If irq_sync is non-zero, then the IRQ handler must be synchronized
5610 * with as well. Most of the time, this is not necessary except when
5611 * shutting down the device.
5612 */
5613static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
5614{
46966545 5615 spin_lock_bh(&tp->lock);
f47c11ee
DM
5616 if (irq_sync)
5617 tg3_irq_quiesce(tp);
f47c11ee
DM
5618}
5619
5620static inline void tg3_full_unlock(struct tg3 *tp)
5621{
f47c11ee
DM
5622 spin_unlock_bh(&tp->lock);
5623}
5624
fcfa0a32
MC
5625/* One-shot MSI handler - Chip automatically disables interrupt
5626 * after sending MSI so driver doesn't have to do it.
5627 */
7d12e780 5628static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
fcfa0a32 5629{
09943a18
MC
5630 struct tg3_napi *tnapi = dev_id;
5631 struct tg3 *tp = tnapi->tp;
fcfa0a32 5632
898a56f8 5633 prefetch(tnapi->hw_status);
0c1d0e2b
MC
5634 if (tnapi->rx_rcb)
5635 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
fcfa0a32
MC
5636
5637 if (likely(!tg3_irq_sync(tp)))
09943a18 5638 napi_schedule(&tnapi->napi);
fcfa0a32
MC
5639
5640 return IRQ_HANDLED;
5641}
5642
88b06bc2
MC
5643/* MSI ISR - No need to check for interrupt sharing and no need to
5644 * flush status block and interrupt mailbox. PCI ordering rules
5645 * guarantee that MSI will arrive after the status block.
5646 */
7d12e780 5647static irqreturn_t tg3_msi(int irq, void *dev_id)
88b06bc2 5648{
09943a18
MC
5649 struct tg3_napi *tnapi = dev_id;
5650 struct tg3 *tp = tnapi->tp;
88b06bc2 5651
898a56f8 5652 prefetch(tnapi->hw_status);
0c1d0e2b
MC
5653 if (tnapi->rx_rcb)
5654 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
88b06bc2 5655 /*
fac9b83e 5656 * Writing any value to intr-mbox-0 clears PCI INTA# and
88b06bc2 5657 * chip-internal interrupt pending events.
fac9b83e 5658 * Writing non-zero to intr-mbox-0 additional tells the
88b06bc2
MC
5659 * NIC to stop sending us irqs, engaging "in-intr-handler"
5660 * event coalescing.
5661 */
5662 tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
61487480 5663 if (likely(!tg3_irq_sync(tp)))
09943a18 5664 napi_schedule(&tnapi->napi);
61487480 5665
88b06bc2
MC
5666 return IRQ_RETVAL(1);
5667}
5668
7d12e780 5669static irqreturn_t tg3_interrupt(int irq, void *dev_id)
1da177e4 5670{
09943a18
MC
5671 struct tg3_napi *tnapi = dev_id;
5672 struct tg3 *tp = tnapi->tp;
898a56f8 5673 struct tg3_hw_status *sblk = tnapi->hw_status;
1da177e4
LT
5674 unsigned int handled = 1;
5675
1da177e4
LT
5676 /* In INTx mode, it is possible for the interrupt to arrive at
5677 * the CPU before the status block posted prior to the interrupt.
5678 * Reading the PCI State register will confirm whether the
5679 * interrupt is ours and will flush the status block.
5680 */
d18edcb2 5681 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
63c3a66f 5682 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
5683 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5684 handled = 0;
f47c11ee 5685 goto out;
fac9b83e 5686 }
d18edcb2
MC
5687 }
5688
5689 /*
5690 * Writing any value to intr-mbox-0 clears PCI INTA# and
5691 * chip-internal interrupt pending events.
5692 * Writing non-zero to intr-mbox-0 additional tells the
5693 * NIC to stop sending us irqs, engaging "in-intr-handler"
5694 * event coalescing.
c04cb347
MC
5695 *
5696 * Flush the mailbox to de-assert the IRQ immediately to prevent
5697 * spurious interrupts. The flush impacts performance but
5698 * excessive spurious interrupts can be worse in some cases.
d18edcb2 5699 */
c04cb347 5700 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
d18edcb2
MC
5701 if (tg3_irq_sync(tp))
5702 goto out;
5703 sblk->status &= ~SD_STATUS_UPDATED;
17375d25 5704 if (likely(tg3_has_work(tnapi))) {
72334482 5705 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
09943a18 5706 napi_schedule(&tnapi->napi);
d18edcb2
MC
5707 } else {
5708 /* No work, shared interrupt perhaps? re-enable
5709 * interrupts, and flush that PCI write
5710 */
5711 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
5712 0x00000000);
fac9b83e 5713 }
f47c11ee 5714out:
fac9b83e
DM
5715 return IRQ_RETVAL(handled);
5716}
5717
7d12e780 5718static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
fac9b83e 5719{
09943a18
MC
5720 struct tg3_napi *tnapi = dev_id;
5721 struct tg3 *tp = tnapi->tp;
898a56f8 5722 struct tg3_hw_status *sblk = tnapi->hw_status;
fac9b83e
DM
5723 unsigned int handled = 1;
5724
fac9b83e
DM
5725 /* In INTx mode, it is possible for the interrupt to arrive at
5726 * the CPU before the status block posted prior to the interrupt.
5727 * Reading the PCI State register will confirm whether the
5728 * interrupt is ours and will flush the status block.
5729 */
898a56f8 5730 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
63c3a66f 5731 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
5732 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5733 handled = 0;
f47c11ee 5734 goto out;
1da177e4 5735 }
d18edcb2
MC
5736 }
5737
5738 /*
5739 * writing any value to intr-mbox-0 clears PCI INTA# and
5740 * chip-internal interrupt pending events.
5741 * writing non-zero to intr-mbox-0 additional tells the
5742 * NIC to stop sending us irqs, engaging "in-intr-handler"
5743 * event coalescing.
c04cb347
MC
5744 *
5745 * Flush the mailbox to de-assert the IRQ immediately to prevent
5746 * spurious interrupts. The flush impacts performance but
5747 * excessive spurious interrupts can be worse in some cases.
d18edcb2 5748 */
c04cb347 5749 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
624f8e50
MC
5750
5751 /*
5752 * In a shared interrupt configuration, sometimes other devices'
5753 * interrupts will scream. We record the current status tag here
5754 * so that the above check can report that the screaming interrupts
5755 * are unhandled. Eventually they will be silenced.
5756 */
898a56f8 5757 tnapi->last_irq_tag = sblk->status_tag;
624f8e50 5758
d18edcb2
MC
5759 if (tg3_irq_sync(tp))
5760 goto out;
624f8e50 5761
72334482 5762 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
624f8e50 5763
09943a18 5764 napi_schedule(&tnapi->napi);
624f8e50 5765
f47c11ee 5766out:
1da177e4
LT
5767 return IRQ_RETVAL(handled);
5768}
5769
7938109f 5770/* ISR for interrupt test */
7d12e780 5771static irqreturn_t tg3_test_isr(int irq, void *dev_id)
7938109f 5772{
09943a18
MC
5773 struct tg3_napi *tnapi = dev_id;
5774 struct tg3 *tp = tnapi->tp;
898a56f8 5775 struct tg3_hw_status *sblk = tnapi->hw_status;
7938109f 5776
f9804ddb
MC
5777 if ((sblk->status & SD_STATUS_UPDATED) ||
5778 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
b16250e3 5779 tg3_disable_ints(tp);
7938109f
MC
5780 return IRQ_RETVAL(1);
5781 }
5782 return IRQ_RETVAL(0);
5783}
5784
8e7a22e3 5785static int tg3_init_hw(struct tg3 *, int);
944d980e 5786static int tg3_halt(struct tg3 *, int, int);
1da177e4 5787
b9ec6c1b
MC
5788/* Restart hardware after configuration changes, self-test, etc.
5789 * Invoked with tp->lock held.
5790 */
5791static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
78c6146f
ED
5792 __releases(tp->lock)
5793 __acquires(tp->lock)
b9ec6c1b
MC
5794{
5795 int err;
5796
5797 err = tg3_init_hw(tp, reset_phy);
5798 if (err) {
5129c3a3
MC
5799 netdev_err(tp->dev,
5800 "Failed to re-initialize device, aborting\n");
b9ec6c1b
MC
5801 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
5802 tg3_full_unlock(tp);
5803 del_timer_sync(&tp->timer);
5804 tp->irq_sync = 0;
fed97810 5805 tg3_napi_enable(tp);
b9ec6c1b
MC
5806 dev_close(tp->dev);
5807 tg3_full_lock(tp, 0);
5808 }
5809 return err;
5810}
5811
1da177e4
LT
5812#ifdef CONFIG_NET_POLL_CONTROLLER
5813static void tg3_poll_controller(struct net_device *dev)
5814{
4f125f42 5815 int i;
88b06bc2
MC
5816 struct tg3 *tp = netdev_priv(dev);
5817
4f125f42 5818 for (i = 0; i < tp->irq_cnt; i++)
fe234f0e 5819 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
1da177e4
LT
5820}
5821#endif
5822
c4028958 5823static void tg3_reset_task(struct work_struct *work)
1da177e4 5824{
c4028958 5825 struct tg3 *tp = container_of(work, struct tg3, reset_task);
b02fd9e3 5826 int err;
1da177e4
LT
5827 unsigned int restart_timer;
5828
7faa006f 5829 tg3_full_lock(tp, 0);
7faa006f
MC
5830
5831 if (!netif_running(tp->dev)) {
7faa006f
MC
5832 tg3_full_unlock(tp);
5833 return;
5834 }
5835
5836 tg3_full_unlock(tp);
5837
b02fd9e3
MC
5838 tg3_phy_stop(tp);
5839
1da177e4
LT
5840 tg3_netif_stop(tp);
5841
f47c11ee 5842 tg3_full_lock(tp, 1);
1da177e4 5843
63c3a66f
JP
5844 restart_timer = tg3_flag(tp, RESTART_TIMER);
5845 tg3_flag_clear(tp, RESTART_TIMER);
1da177e4 5846
63c3a66f 5847 if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
df3e6548
MC
5848 tp->write32_tx_mbox = tg3_write32_tx_mbox;
5849 tp->write32_rx_mbox = tg3_write_flush_reg32;
63c3a66f
JP
5850 tg3_flag_set(tp, MBOX_WRITE_REORDER);
5851 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
df3e6548
MC
5852 }
5853
944d980e 5854 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
b02fd9e3
MC
5855 err = tg3_init_hw(tp, 1);
5856 if (err)
b9ec6c1b 5857 goto out;
1da177e4
LT
5858
5859 tg3_netif_start(tp);
5860
1da177e4
LT
5861 if (restart_timer)
5862 mod_timer(&tp->timer, jiffies + 1);
7faa006f 5863
b9ec6c1b 5864out:
7faa006f 5865 tg3_full_unlock(tp);
b02fd9e3
MC
5866
5867 if (!err)
5868 tg3_phy_start(tp);
1da177e4
LT
5869}
5870
5871static void tg3_tx_timeout(struct net_device *dev)
5872{
5873 struct tg3 *tp = netdev_priv(dev);
5874
b0408751 5875 if (netif_msg_tx_err(tp)) {
05dbe005 5876 netdev_err(dev, "transmit timed out, resetting\n");
97bd8e49 5877 tg3_dump_state(tp);
b0408751 5878 }
1da177e4
LT
5879
5880 schedule_work(&tp->reset_task);
5881}
5882
c58ec932
MC
5883/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
5884static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
5885{
5886 u32 base = (u32) mapping & 0xffffffff;
5887
807540ba 5888 return (base > 0xffffdcc0) && (base + len + 8 < base);
c58ec932
MC
5889}
5890
72f2afb8
MC
5891/* Test for DMA addresses > 40-bit */
5892static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
5893 int len)
5894{
5895#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
63c3a66f 5896 if (tg3_flag(tp, 40BIT_DMA_BUG))
807540ba 5897 return ((u64) mapping + len) > DMA_BIT_MASK(40);
72f2afb8
MC
5898 return 0;
5899#else
5900 return 0;
5901#endif
5902}
5903
92cd3a17
MC
5904static inline void tg3_tx_set_bd(struct tg3_napi *tnapi, u32 entry,
5905 dma_addr_t mapping, u32 len, u32 flags,
5906 u32 mss, u32 vlan)
2ffcc981 5907{
92cd3a17 5908 struct tg3_tx_buffer_desc *txbd = &tnapi->tx_ring[entry];
2ffcc981 5909
92cd3a17
MC
5910 txbd->addr_hi = ((u64) mapping >> 32);
5911 txbd->addr_lo = ((u64) mapping & 0xffffffff);
5912 txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
5913 txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
2ffcc981 5914}
1da177e4 5915
432aa7ed
MC
5916static void tg3_skb_error_unmap(struct tg3_napi *tnapi,
5917 struct sk_buff *skb, int last)
5918{
5919 int i;
5920 u32 entry = tnapi->tx_prod;
df8944cf 5921 struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
432aa7ed
MC
5922
5923 pci_unmap_single(tnapi->tp->pdev,
5924 dma_unmap_addr(txb, mapping),
5925 skb_headlen(skb),
5926 PCI_DMA_TODEVICE);
9a2e0fb0 5927 for (i = 0; i < last; i++) {
432aa7ed
MC
5928 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5929
5930 entry = NEXT_TX(entry);
5931 txb = &tnapi->tx_buffers[entry];
5932
5933 pci_unmap_page(tnapi->tp->pdev,
5934 dma_unmap_addr(txb, mapping),
5935 frag->size, PCI_DMA_TODEVICE);
5936 }
5937}
5938
72f2afb8 5939/* Workaround 4GB and 40-bit hardware DMA bugs. */
24f4efd4 5940static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
432aa7ed 5941 struct sk_buff *skb,
92cd3a17 5942 u32 base_flags, u32 mss, u32 vlan)
1da177e4 5943{
24f4efd4 5944 struct tg3 *tp = tnapi->tp;
41588ba1 5945 struct sk_buff *new_skb;
c58ec932 5946 dma_addr_t new_addr = 0;
432aa7ed
MC
5947 u32 entry = tnapi->tx_prod;
5948 int ret = 0;
1da177e4 5949
41588ba1
MC
5950 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
5951 new_skb = skb_copy(skb, GFP_ATOMIC);
5952 else {
5953 int more_headroom = 4 - ((unsigned long)skb->data & 3);
5954
5955 new_skb = skb_copy_expand(skb,
5956 skb_headroom(skb) + more_headroom,
5957 skb_tailroom(skb), GFP_ATOMIC);
5958 }
5959
1da177e4 5960 if (!new_skb) {
c58ec932
MC
5961 ret = -1;
5962 } else {
5963 /* New SKB is guaranteed to be linear. */
f4188d8a
AD
5964 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
5965 PCI_DMA_TODEVICE);
5966 /* Make sure the mapping succeeded */
5967 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
5968 ret = -1;
5969 dev_kfree_skb(new_skb);
90079ce8 5970
c58ec932
MC
5971 /* Make sure new skb does not cross any 4G boundaries.
5972 * Drop the packet if it does.
5973 */
eb69d564 5974 } else if (tg3_4g_overflow_test(new_addr, new_skb->len)) {
f4188d8a
AD
5975 pci_unmap_single(tp->pdev, new_addr, new_skb->len,
5976 PCI_DMA_TODEVICE);
c58ec932
MC
5977 ret = -1;
5978 dev_kfree_skb(new_skb);
c58ec932 5979 } else {
92cd3a17
MC
5980 base_flags |= TXD_FLAG_END;
5981
432aa7ed
MC
5982 tnapi->tx_buffers[entry].skb = new_skb;
5983 dma_unmap_addr_set(&tnapi->tx_buffers[entry],
5984 mapping, new_addr);
5985
92cd3a17
MC
5986 tg3_tx_set_bd(tnapi, entry, new_addr, new_skb->len,
5987 base_flags, mss, vlan);
f4188d8a 5988 }
1da177e4
LT
5989 }
5990
5991 dev_kfree_skb(skb);
5992
c58ec932 5993 return ret;
1da177e4
LT
5994}
5995
2ffcc981 5996static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
52c0fd83
MC
5997
5998/* Use GSO to workaround a rare TSO bug that may be triggered when the
5999 * TSO header is greater than 80 bytes.
6000 */
6001static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
6002{
6003 struct sk_buff *segs, *nskb;
f3f3f27e 6004 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
52c0fd83
MC
6005
6006 /* Estimate the number of fragments in the worst case */
f3f3f27e 6007 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
52c0fd83 6008 netif_stop_queue(tp->dev);
f65aac16
MC
6009
6010 /* netif_tx_stop_queue() must be done before checking
6011 * checking tx index in tg3_tx_avail() below, because in
6012 * tg3_tx(), we update tx index before checking for
6013 * netif_tx_queue_stopped().
6014 */
6015 smp_mb();
f3f3f27e 6016 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
7f62ad5d
MC
6017 return NETDEV_TX_BUSY;
6018
6019 netif_wake_queue(tp->dev);
52c0fd83
MC
6020 }
6021
6022 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
801678c5 6023 if (IS_ERR(segs))
52c0fd83
MC
6024 goto tg3_tso_bug_end;
6025
6026 do {
6027 nskb = segs;
6028 segs = segs->next;
6029 nskb->next = NULL;
2ffcc981 6030 tg3_start_xmit(nskb, tp->dev);
52c0fd83
MC
6031 } while (segs);
6032
6033tg3_tso_bug_end:
6034 dev_kfree_skb(skb);
6035
6036 return NETDEV_TX_OK;
6037}
52c0fd83 6038
5a6f3074 6039/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
63c3a66f 6040 * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
5a6f3074 6041 */
2ffcc981 6042static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
1da177e4
LT
6043{
6044 struct tg3 *tp = netdev_priv(dev);
92cd3a17 6045 u32 len, entry, base_flags, mss, vlan = 0;
432aa7ed 6046 int i = -1, would_hit_hwbug;
90079ce8 6047 dma_addr_t mapping;
24f4efd4
MC
6048 struct tg3_napi *tnapi;
6049 struct netdev_queue *txq;
432aa7ed 6050 unsigned int last;
f4188d8a 6051
24f4efd4
MC
6052 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
6053 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
63c3a66f 6054 if (tg3_flag(tp, ENABLE_TSS))
24f4efd4 6055 tnapi++;
1da177e4 6056
00b70504 6057 /* We are running in BH disabled context with netif_tx_lock
bea3348e 6058 * and TX reclaim runs via tp->napi.poll inside of a software
f47c11ee
DM
6059 * interrupt. Furthermore, IRQ processing runs lockless so we have
6060 * no IRQ context deadlocks to worry about either. Rejoice!
1da177e4 6061 */
f3f3f27e 6062 if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
24f4efd4
MC
6063 if (!netif_tx_queue_stopped(txq)) {
6064 netif_tx_stop_queue(txq);
1f064a87
SH
6065
6066 /* This is a hard error, log it. */
5129c3a3
MC
6067 netdev_err(dev,
6068 "BUG! Tx Ring full when queue awake!\n");
1f064a87 6069 }
1da177e4
LT
6070 return NETDEV_TX_BUSY;
6071 }
6072
f3f3f27e 6073 entry = tnapi->tx_prod;
1da177e4 6074 base_flags = 0;
84fa7933 6075 if (skb->ip_summed == CHECKSUM_PARTIAL)
1da177e4 6076 base_flags |= TXD_FLAG_TCPUDP_CSUM;
24f4efd4 6077
be98da6a
MC
6078 mss = skb_shinfo(skb)->gso_size;
6079 if (mss) {
eddc9ec5 6080 struct iphdr *iph;
34195c3d 6081 u32 tcp_opt_len, hdr_len;
1da177e4
LT
6082
6083 if (skb_header_cloned(skb) &&
6084 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
6085 dev_kfree_skb(skb);
6086 goto out_unlock;
6087 }
6088
34195c3d 6089 iph = ip_hdr(skb);
ab6a5bb6 6090 tcp_opt_len = tcp_optlen(skb);
1da177e4 6091
02e96080 6092 if (skb_is_gso_v6(skb)) {
34195c3d
MC
6093 hdr_len = skb_headlen(skb) - ETH_HLEN;
6094 } else {
6095 u32 ip_tcp_len;
6096
6097 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
6098 hdr_len = ip_tcp_len + tcp_opt_len;
6099
6100 iph->check = 0;
6101 iph->tot_len = htons(mss + hdr_len);
6102 }
6103
52c0fd83 6104 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
63c3a66f 6105 tg3_flag(tp, TSO_BUG))
de6f31eb 6106 return tg3_tso_bug(tp, skb);
52c0fd83 6107
1da177e4
LT
6108 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
6109 TXD_FLAG_CPU_POST_DMA);
6110
63c3a66f
JP
6111 if (tg3_flag(tp, HW_TSO_1) ||
6112 tg3_flag(tp, HW_TSO_2) ||
6113 tg3_flag(tp, HW_TSO_3)) {
aa8223c7 6114 tcp_hdr(skb)->check = 0;
1da177e4 6115 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
aa8223c7
ACM
6116 } else
6117 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6118 iph->daddr, 0,
6119 IPPROTO_TCP,
6120 0);
1da177e4 6121
63c3a66f 6122 if (tg3_flag(tp, HW_TSO_3)) {
615774fe
MC
6123 mss |= (hdr_len & 0xc) << 12;
6124 if (hdr_len & 0x10)
6125 base_flags |= 0x00000010;
6126 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 6127 } else if (tg3_flag(tp, HW_TSO_2))
92c6b8d1 6128 mss |= hdr_len << 9;
63c3a66f 6129 else if (tg3_flag(tp, HW_TSO_1) ||
92c6b8d1 6130 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
eddc9ec5 6131 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
6132 int tsflags;
6133
eddc9ec5 6134 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
6135 mss |= (tsflags << 11);
6136 }
6137 } else {
eddc9ec5 6138 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
6139 int tsflags;
6140
eddc9ec5 6141 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
6142 base_flags |= tsflags << 12;
6143 }
6144 }
6145 }
bf933c80 6146
92cd3a17
MC
6147#ifdef BCM_KERNEL_SUPPORTS_8021Q
6148 if (vlan_tx_tag_present(skb)) {
6149 base_flags |= TXD_FLAG_VLAN;
6150 vlan = vlan_tx_tag_get(skb);
6151 }
6152#endif
1da177e4 6153
63c3a66f 6154 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
8fc2f995 6155 !mss && skb->len > VLAN_ETH_FRAME_LEN)
615774fe
MC
6156 base_flags |= TXD_FLAG_JMB_PKT;
6157
f4188d8a
AD
6158 len = skb_headlen(skb);
6159
6160 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
6161 if (pci_dma_mapping_error(tp->pdev, mapping)) {
90079ce8
DM
6162 dev_kfree_skb(skb);
6163 goto out_unlock;
6164 }
6165
f3f3f27e 6166 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 6167 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
1da177e4
LT
6168
6169 would_hit_hwbug = 0;
6170
63c3a66f 6171 if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
92c6b8d1
MC
6172 would_hit_hwbug = 1;
6173
eb69d564 6174 if (tg3_4g_overflow_test(mapping, len))
0e1406dd
MC
6175 would_hit_hwbug = 1;
6176
daf9a553 6177 if (tg3_40bit_overflow_test(tp, mapping, len))
41588ba1 6178 would_hit_hwbug = 1;
0e1406dd 6179
63c3a66f 6180 if (tg3_flag(tp, 5701_DMA_BUG))
c58ec932 6181 would_hit_hwbug = 1;
1da177e4 6182
92cd3a17
MC
6183 tg3_tx_set_bd(tnapi, entry, mapping, len, base_flags |
6184 ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
6185 mss, vlan);
1da177e4
LT
6186
6187 entry = NEXT_TX(entry);
6188
6189 /* Now loop through additional data fragments, and queue them. */
6190 if (skb_shinfo(skb)->nr_frags > 0) {
92cd3a17
MC
6191 u32 tmp_mss = mss;
6192
6193 if (!tg3_flag(tp, HW_TSO_1) &&
6194 !tg3_flag(tp, HW_TSO_2) &&
6195 !tg3_flag(tp, HW_TSO_3))
6196 tmp_mss = 0;
6197
1da177e4
LT
6198 last = skb_shinfo(skb)->nr_frags - 1;
6199 for (i = 0; i <= last; i++) {
6200 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6201
6202 len = frag->size;
f4188d8a
AD
6203 mapping = pci_map_page(tp->pdev,
6204 frag->page,
6205 frag->page_offset,
6206 len, PCI_DMA_TODEVICE);
1da177e4 6207
f3f3f27e 6208 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 6209 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a
AD
6210 mapping);
6211 if (pci_dma_mapping_error(tp->pdev, mapping))
6212 goto dma_error;
1da177e4 6213
63c3a66f 6214 if (tg3_flag(tp, SHORT_DMA_BUG) &&
92c6b8d1
MC
6215 len <= 8)
6216 would_hit_hwbug = 1;
6217
eb69d564 6218 if (tg3_4g_overflow_test(mapping, len))
c58ec932 6219 would_hit_hwbug = 1;
1da177e4 6220
daf9a553 6221 if (tg3_40bit_overflow_test(tp, mapping, len))
72f2afb8
MC
6222 would_hit_hwbug = 1;
6223
92cd3a17
MC
6224 tg3_tx_set_bd(tnapi, entry, mapping, len, base_flags |
6225 ((i == last) ? TXD_FLAG_END : 0),
6226 tmp_mss, vlan);
1da177e4
LT
6227
6228 entry = NEXT_TX(entry);
6229 }
6230 }
6231
6232 if (would_hit_hwbug) {
432aa7ed 6233 tg3_skb_error_unmap(tnapi, skb, i);
1da177e4
LT
6234
6235 /* If the workaround fails due to memory/mapping
6236 * failure, silently drop this packet.
6237 */
92cd3a17
MC
6238 if (tigon3_dma_hwbug_workaround(tnapi, skb, base_flags,
6239 mss, vlan))
1da177e4
LT
6240 goto out_unlock;
6241
432aa7ed 6242 entry = NEXT_TX(tnapi->tx_prod);
1da177e4
LT
6243 }
6244
d515b450
RC
6245 skb_tx_timestamp(skb);
6246
1da177e4 6247 /* Packets are ready, update Tx producer idx local and on card. */
24f4efd4 6248 tw32_tx_mbox(tnapi->prodmbox, entry);
1da177e4 6249
f3f3f27e
MC
6250 tnapi->tx_prod = entry;
6251 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
24f4efd4 6252 netif_tx_stop_queue(txq);
f65aac16
MC
6253
6254 /* netif_tx_stop_queue() must be done before checking
6255 * checking tx index in tg3_tx_avail() below, because in
6256 * tg3_tx(), we update tx index before checking for
6257 * netif_tx_queue_stopped().
6258 */
6259 smp_mb();
f3f3f27e 6260 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
24f4efd4 6261 netif_tx_wake_queue(txq);
51b91468 6262 }
1da177e4
LT
6263
6264out_unlock:
cdd0db05 6265 mmiowb();
1da177e4
LT
6266
6267 return NETDEV_TX_OK;
f4188d8a
AD
6268
6269dma_error:
432aa7ed 6270 tg3_skb_error_unmap(tnapi, skb, i);
f4188d8a 6271 dev_kfree_skb(skb);
432aa7ed 6272 tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
f4188d8a 6273 return NETDEV_TX_OK;
1da177e4
LT
6274}
6275
06c03c02
MB
6276static void tg3_set_loopback(struct net_device *dev, u32 features)
6277{
6278 struct tg3 *tp = netdev_priv(dev);
6279
6280 if (features & NETIF_F_LOOPBACK) {
6281 if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
6282 return;
6283
6284 /*
6285 * Clear MAC_MODE_HALF_DUPLEX or you won't get packets back in
6286 * loopback mode if Half-Duplex mode was negotiated earlier.
6287 */
6288 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
6289
6290 /* Enable internal MAC loopback mode */
6291 tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
6292 spin_lock_bh(&tp->lock);
6293 tw32(MAC_MODE, tp->mac_mode);
6294 netif_carrier_on(tp->dev);
6295 spin_unlock_bh(&tp->lock);
6296 netdev_info(dev, "Internal MAC loopback mode enabled.\n");
6297 } else {
6298 if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
6299 return;
6300
6301 /* Disable internal MAC loopback mode */
6302 tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
6303 spin_lock_bh(&tp->lock);
6304 tw32(MAC_MODE, tp->mac_mode);
6305 /* Force link status check */
6306 tg3_setup_phy(tp, 1);
6307 spin_unlock_bh(&tp->lock);
6308 netdev_info(dev, "Internal MAC loopback mode disabled.\n");
6309 }
6310}
6311
dc668910
MM
6312static u32 tg3_fix_features(struct net_device *dev, u32 features)
6313{
6314 struct tg3 *tp = netdev_priv(dev);
6315
63c3a66f 6316 if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
dc668910
MM
6317 features &= ~NETIF_F_ALL_TSO;
6318
6319 return features;
6320}
6321
06c03c02
MB
6322static int tg3_set_features(struct net_device *dev, u32 features)
6323{
6324 u32 changed = dev->features ^ features;
6325
6326 if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
6327 tg3_set_loopback(dev, features);
6328
6329 return 0;
6330}
6331
1da177e4
LT
6332static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
6333 int new_mtu)
6334{
6335 dev->mtu = new_mtu;
6336
ef7f5ec0 6337 if (new_mtu > ETH_DATA_LEN) {
63c3a66f 6338 if (tg3_flag(tp, 5780_CLASS)) {
dc668910 6339 netdev_update_features(dev);
63c3a66f 6340 tg3_flag_clear(tp, TSO_CAPABLE);
859a5887 6341 } else {
63c3a66f 6342 tg3_flag_set(tp, JUMBO_RING_ENABLE);
859a5887 6343 }
ef7f5ec0 6344 } else {
63c3a66f
JP
6345 if (tg3_flag(tp, 5780_CLASS)) {
6346 tg3_flag_set(tp, TSO_CAPABLE);
dc668910
MM
6347 netdev_update_features(dev);
6348 }
63c3a66f 6349 tg3_flag_clear(tp, JUMBO_RING_ENABLE);
ef7f5ec0 6350 }
1da177e4
LT
6351}
6352
6353static int tg3_change_mtu(struct net_device *dev, int new_mtu)
6354{
6355 struct tg3 *tp = netdev_priv(dev);
b9ec6c1b 6356 int err;
1da177e4
LT
6357
6358 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
6359 return -EINVAL;
6360
6361 if (!netif_running(dev)) {
6362 /* We'll just catch it later when the
6363 * device is up'd.
6364 */
6365 tg3_set_mtu(dev, tp, new_mtu);
6366 return 0;
6367 }
6368
b02fd9e3
MC
6369 tg3_phy_stop(tp);
6370
1da177e4 6371 tg3_netif_stop(tp);
f47c11ee
DM
6372
6373 tg3_full_lock(tp, 1);
1da177e4 6374
944d980e 6375 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
6376
6377 tg3_set_mtu(dev, tp, new_mtu);
6378
b9ec6c1b 6379 err = tg3_restart_hw(tp, 0);
1da177e4 6380
b9ec6c1b
MC
6381 if (!err)
6382 tg3_netif_start(tp);
1da177e4 6383
f47c11ee 6384 tg3_full_unlock(tp);
1da177e4 6385
b02fd9e3
MC
6386 if (!err)
6387 tg3_phy_start(tp);
6388
b9ec6c1b 6389 return err;
1da177e4
LT
6390}
6391
21f581a5
MC
6392static void tg3_rx_prodring_free(struct tg3 *tp,
6393 struct tg3_rx_prodring_set *tpr)
1da177e4 6394{
1da177e4
LT
6395 int i;
6396
8fea32b9 6397 if (tpr != &tp->napi[0].prodring) {
b196c7e4 6398 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
2c49a44d 6399 i = (i + 1) & tp->rx_std_ring_mask)
b196c7e4
MC
6400 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6401 tp->rx_pkt_map_sz);
6402
63c3a66f 6403 if (tg3_flag(tp, JUMBO_CAPABLE)) {
b196c7e4
MC
6404 for (i = tpr->rx_jmb_cons_idx;
6405 i != tpr->rx_jmb_prod_idx;
2c49a44d 6406 i = (i + 1) & tp->rx_jmb_ring_mask) {
b196c7e4
MC
6407 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6408 TG3_RX_JMB_MAP_SZ);
6409 }
6410 }
6411
2b2cdb65 6412 return;
b196c7e4 6413 }
1da177e4 6414
2c49a44d 6415 for (i = 0; i <= tp->rx_std_ring_mask; i++)
2b2cdb65
MC
6416 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6417 tp->rx_pkt_map_sz);
1da177e4 6418
63c3a66f 6419 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 6420 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
2b2cdb65
MC
6421 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6422 TG3_RX_JMB_MAP_SZ);
1da177e4
LT
6423 }
6424}
6425
c6cdf436 6426/* Initialize rx rings for packet processing.
1da177e4
LT
6427 *
6428 * The chip has been shut down and the driver detached from
6429 * the networking, so no interrupts or new tx packets will
6430 * end up in the driver. tp->{tx,}lock are held and thus
6431 * we may not sleep.
6432 */
21f581a5
MC
6433static int tg3_rx_prodring_alloc(struct tg3 *tp,
6434 struct tg3_rx_prodring_set *tpr)
1da177e4 6435{
287be12e 6436 u32 i, rx_pkt_dma_sz;
1da177e4 6437
b196c7e4
MC
6438 tpr->rx_std_cons_idx = 0;
6439 tpr->rx_std_prod_idx = 0;
6440 tpr->rx_jmb_cons_idx = 0;
6441 tpr->rx_jmb_prod_idx = 0;
6442
8fea32b9 6443 if (tpr != &tp->napi[0].prodring) {
2c49a44d
MC
6444 memset(&tpr->rx_std_buffers[0], 0,
6445 TG3_RX_STD_BUFF_RING_SIZE(tp));
48035728 6446 if (tpr->rx_jmb_buffers)
2b2cdb65 6447 memset(&tpr->rx_jmb_buffers[0], 0,
2c49a44d 6448 TG3_RX_JMB_BUFF_RING_SIZE(tp));
2b2cdb65
MC
6449 goto done;
6450 }
6451
1da177e4 6452 /* Zero out all descriptors. */
2c49a44d 6453 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
1da177e4 6454
287be12e 6455 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
63c3a66f 6456 if (tg3_flag(tp, 5780_CLASS) &&
287be12e
MC
6457 tp->dev->mtu > ETH_DATA_LEN)
6458 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
6459 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
7e72aad4 6460
1da177e4
LT
6461 /* Initialize invariants of the rings, we only set this
6462 * stuff once. This works because the card does not
6463 * write into the rx buffer posting rings.
6464 */
2c49a44d 6465 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
1da177e4
LT
6466 struct tg3_rx_buffer_desc *rxd;
6467
21f581a5 6468 rxd = &tpr->rx_std[i];
287be12e 6469 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
1da177e4
LT
6470 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
6471 rxd->opaque = (RXD_OPAQUE_RING_STD |
6472 (i << RXD_OPAQUE_INDEX_SHIFT));
6473 }
6474
1da177e4
LT
6475 /* Now allocate fresh SKBs for each rx ring. */
6476 for (i = 0; i < tp->rx_pending; i++) {
86b21e59 6477 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
5129c3a3
MC
6478 netdev_warn(tp->dev,
6479 "Using a smaller RX standard ring. Only "
6480 "%d out of %d buffers were allocated "
6481 "successfully\n", i, tp->rx_pending);
32d8c572 6482 if (i == 0)
cf7a7298 6483 goto initfail;
32d8c572 6484 tp->rx_pending = i;
1da177e4 6485 break;
32d8c572 6486 }
1da177e4
LT
6487 }
6488
63c3a66f 6489 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
cf7a7298
MC
6490 goto done;
6491
2c49a44d 6492 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
cf7a7298 6493
63c3a66f 6494 if (!tg3_flag(tp, JUMBO_RING_ENABLE))
0d86df80 6495 goto done;
cf7a7298 6496
2c49a44d 6497 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
0d86df80
MC
6498 struct tg3_rx_buffer_desc *rxd;
6499
6500 rxd = &tpr->rx_jmb[i].std;
6501 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
6502 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
6503 RXD_FLAG_JUMBO;
6504 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
6505 (i << RXD_OPAQUE_INDEX_SHIFT));
6506 }
6507
6508 for (i = 0; i < tp->rx_jumbo_pending; i++) {
6509 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
5129c3a3
MC
6510 netdev_warn(tp->dev,
6511 "Using a smaller RX jumbo ring. Only %d "
6512 "out of %d buffers were allocated "
6513 "successfully\n", i, tp->rx_jumbo_pending);
0d86df80
MC
6514 if (i == 0)
6515 goto initfail;
6516 tp->rx_jumbo_pending = i;
6517 break;
1da177e4
LT
6518 }
6519 }
cf7a7298
MC
6520
6521done:
32d8c572 6522 return 0;
cf7a7298
MC
6523
6524initfail:
21f581a5 6525 tg3_rx_prodring_free(tp, tpr);
cf7a7298 6526 return -ENOMEM;
1da177e4
LT
6527}
6528
21f581a5
MC
6529static void tg3_rx_prodring_fini(struct tg3 *tp,
6530 struct tg3_rx_prodring_set *tpr)
1da177e4 6531{
21f581a5
MC
6532 kfree(tpr->rx_std_buffers);
6533 tpr->rx_std_buffers = NULL;
6534 kfree(tpr->rx_jmb_buffers);
6535 tpr->rx_jmb_buffers = NULL;
6536 if (tpr->rx_std) {
4bae65c8
MC
6537 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
6538 tpr->rx_std, tpr->rx_std_mapping);
21f581a5 6539 tpr->rx_std = NULL;
1da177e4 6540 }
21f581a5 6541 if (tpr->rx_jmb) {
4bae65c8
MC
6542 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
6543 tpr->rx_jmb, tpr->rx_jmb_mapping);
21f581a5 6544 tpr->rx_jmb = NULL;
1da177e4 6545 }
cf7a7298
MC
6546}
6547
21f581a5
MC
6548static int tg3_rx_prodring_init(struct tg3 *tp,
6549 struct tg3_rx_prodring_set *tpr)
cf7a7298 6550{
2c49a44d
MC
6551 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
6552 GFP_KERNEL);
21f581a5 6553 if (!tpr->rx_std_buffers)
cf7a7298
MC
6554 return -ENOMEM;
6555
4bae65c8
MC
6556 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
6557 TG3_RX_STD_RING_BYTES(tp),
6558 &tpr->rx_std_mapping,
6559 GFP_KERNEL);
21f581a5 6560 if (!tpr->rx_std)
cf7a7298
MC
6561 goto err_out;
6562
63c3a66f 6563 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 6564 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
21f581a5
MC
6565 GFP_KERNEL);
6566 if (!tpr->rx_jmb_buffers)
cf7a7298
MC
6567 goto err_out;
6568
4bae65c8
MC
6569 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
6570 TG3_RX_JMB_RING_BYTES(tp),
6571 &tpr->rx_jmb_mapping,
6572 GFP_KERNEL);
21f581a5 6573 if (!tpr->rx_jmb)
cf7a7298
MC
6574 goto err_out;
6575 }
6576
6577 return 0;
6578
6579err_out:
21f581a5 6580 tg3_rx_prodring_fini(tp, tpr);
cf7a7298
MC
6581 return -ENOMEM;
6582}
6583
6584/* Free up pending packets in all rx/tx rings.
6585 *
6586 * The chip has been shut down and the driver detached from
6587 * the networking, so no interrupts or new tx packets will
6588 * end up in the driver. tp->{tx,}lock is not held and we are not
6589 * in an interrupt context and thus may sleep.
6590 */
6591static void tg3_free_rings(struct tg3 *tp)
6592{
f77a6a8e 6593 int i, j;
cf7a7298 6594
f77a6a8e
MC
6595 for (j = 0; j < tp->irq_cnt; j++) {
6596 struct tg3_napi *tnapi = &tp->napi[j];
cf7a7298 6597
8fea32b9 6598 tg3_rx_prodring_free(tp, &tnapi->prodring);
b28f6428 6599
0c1d0e2b
MC
6600 if (!tnapi->tx_buffers)
6601 continue;
6602
f77a6a8e 6603 for (i = 0; i < TG3_TX_RING_SIZE; ) {
df8944cf 6604 struct tg3_tx_ring_info *txp;
f77a6a8e 6605 struct sk_buff *skb;
f4188d8a 6606 unsigned int k;
cf7a7298 6607
f77a6a8e
MC
6608 txp = &tnapi->tx_buffers[i];
6609 skb = txp->skb;
cf7a7298 6610
f77a6a8e
MC
6611 if (skb == NULL) {
6612 i++;
6613 continue;
6614 }
cf7a7298 6615
f4188d8a 6616 pci_unmap_single(tp->pdev,
4e5e4f0d 6617 dma_unmap_addr(txp, mapping),
f4188d8a
AD
6618 skb_headlen(skb),
6619 PCI_DMA_TODEVICE);
f77a6a8e 6620 txp->skb = NULL;
cf7a7298 6621
f4188d8a
AD
6622 i++;
6623
6624 for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
6625 txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
6626 pci_unmap_page(tp->pdev,
4e5e4f0d 6627 dma_unmap_addr(txp, mapping),
f4188d8a
AD
6628 skb_shinfo(skb)->frags[k].size,
6629 PCI_DMA_TODEVICE);
6630 i++;
6631 }
f77a6a8e
MC
6632
6633 dev_kfree_skb_any(skb);
6634 }
2b2cdb65 6635 }
cf7a7298
MC
6636}
6637
6638/* Initialize tx/rx rings for packet processing.
6639 *
6640 * The chip has been shut down and the driver detached from
6641 * the networking, so no interrupts or new tx packets will
6642 * end up in the driver. tp->{tx,}lock are held and thus
6643 * we may not sleep.
6644 */
6645static int tg3_init_rings(struct tg3 *tp)
6646{
f77a6a8e 6647 int i;
72334482 6648
cf7a7298
MC
6649 /* Free up all the SKBs. */
6650 tg3_free_rings(tp);
6651
f77a6a8e
MC
6652 for (i = 0; i < tp->irq_cnt; i++) {
6653 struct tg3_napi *tnapi = &tp->napi[i];
6654
6655 tnapi->last_tag = 0;
6656 tnapi->last_irq_tag = 0;
6657 tnapi->hw_status->status = 0;
6658 tnapi->hw_status->status_tag = 0;
6659 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
cf7a7298 6660
f77a6a8e
MC
6661 tnapi->tx_prod = 0;
6662 tnapi->tx_cons = 0;
0c1d0e2b
MC
6663 if (tnapi->tx_ring)
6664 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
f77a6a8e
MC
6665
6666 tnapi->rx_rcb_ptr = 0;
0c1d0e2b
MC
6667 if (tnapi->rx_rcb)
6668 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
2b2cdb65 6669
8fea32b9 6670 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
e4af1af9 6671 tg3_free_rings(tp);
2b2cdb65 6672 return -ENOMEM;
e4af1af9 6673 }
f77a6a8e 6674 }
72334482 6675
2b2cdb65 6676 return 0;
cf7a7298
MC
6677}
6678
6679/*
6680 * Must not be invoked with interrupt sources disabled and
6681 * the hardware shutdown down.
6682 */
6683static void tg3_free_consistent(struct tg3 *tp)
6684{
f77a6a8e 6685 int i;
898a56f8 6686
f77a6a8e
MC
6687 for (i = 0; i < tp->irq_cnt; i++) {
6688 struct tg3_napi *tnapi = &tp->napi[i];
6689
6690 if (tnapi->tx_ring) {
4bae65c8 6691 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
f77a6a8e
MC
6692 tnapi->tx_ring, tnapi->tx_desc_mapping);
6693 tnapi->tx_ring = NULL;
6694 }
6695
6696 kfree(tnapi->tx_buffers);
6697 tnapi->tx_buffers = NULL;
6698
6699 if (tnapi->rx_rcb) {
4bae65c8
MC
6700 dma_free_coherent(&tp->pdev->dev,
6701 TG3_RX_RCB_RING_BYTES(tp),
6702 tnapi->rx_rcb,
6703 tnapi->rx_rcb_mapping);
f77a6a8e
MC
6704 tnapi->rx_rcb = NULL;
6705 }
6706
8fea32b9
MC
6707 tg3_rx_prodring_fini(tp, &tnapi->prodring);
6708
f77a6a8e 6709 if (tnapi->hw_status) {
4bae65c8
MC
6710 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
6711 tnapi->hw_status,
6712 tnapi->status_mapping);
f77a6a8e
MC
6713 tnapi->hw_status = NULL;
6714 }
1da177e4 6715 }
f77a6a8e 6716
1da177e4 6717 if (tp->hw_stats) {
4bae65c8
MC
6718 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
6719 tp->hw_stats, tp->stats_mapping);
1da177e4
LT
6720 tp->hw_stats = NULL;
6721 }
6722}
6723
6724/*
6725 * Must not be invoked with interrupt sources disabled and
6726 * the hardware shutdown down. Can sleep.
6727 */
6728static int tg3_alloc_consistent(struct tg3 *tp)
6729{
f77a6a8e 6730 int i;
898a56f8 6731
4bae65c8
MC
6732 tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
6733 sizeof(struct tg3_hw_stats),
6734 &tp->stats_mapping,
6735 GFP_KERNEL);
f77a6a8e 6736 if (!tp->hw_stats)
1da177e4
LT
6737 goto err_out;
6738
f77a6a8e 6739 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
1da177e4 6740
f77a6a8e
MC
6741 for (i = 0; i < tp->irq_cnt; i++) {
6742 struct tg3_napi *tnapi = &tp->napi[i];
8d9d7cfc 6743 struct tg3_hw_status *sblk;
1da177e4 6744
4bae65c8
MC
6745 tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
6746 TG3_HW_STATUS_SIZE,
6747 &tnapi->status_mapping,
6748 GFP_KERNEL);
f77a6a8e
MC
6749 if (!tnapi->hw_status)
6750 goto err_out;
898a56f8 6751
f77a6a8e 6752 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8d9d7cfc
MC
6753 sblk = tnapi->hw_status;
6754
8fea32b9
MC
6755 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
6756 goto err_out;
6757
19cfaecc
MC
6758 /* If multivector TSS is enabled, vector 0 does not handle
6759 * tx interrupts. Don't allocate any resources for it.
6760 */
63c3a66f
JP
6761 if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
6762 (i && tg3_flag(tp, ENABLE_TSS))) {
df8944cf
MC
6763 tnapi->tx_buffers = kzalloc(
6764 sizeof(struct tg3_tx_ring_info) *
6765 TG3_TX_RING_SIZE, GFP_KERNEL);
19cfaecc
MC
6766 if (!tnapi->tx_buffers)
6767 goto err_out;
6768
4bae65c8
MC
6769 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
6770 TG3_TX_RING_BYTES,
6771 &tnapi->tx_desc_mapping,
6772 GFP_KERNEL);
19cfaecc
MC
6773 if (!tnapi->tx_ring)
6774 goto err_out;
6775 }
6776
8d9d7cfc
MC
6777 /*
6778 * When RSS is enabled, the status block format changes
6779 * slightly. The "rx_jumbo_consumer", "reserved",
6780 * and "rx_mini_consumer" members get mapped to the
6781 * other three rx return ring producer indexes.
6782 */
6783 switch (i) {
6784 default:
6785 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
6786 break;
6787 case 2:
6788 tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
6789 break;
6790 case 3:
6791 tnapi->rx_rcb_prod_idx = &sblk->reserved;
6792 break;
6793 case 4:
6794 tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
6795 break;
6796 }
72334482 6797
0c1d0e2b
MC
6798 /*
6799 * If multivector RSS is enabled, vector 0 does not handle
6800 * rx or tx interrupts. Don't allocate any resources for it.
6801 */
63c3a66f 6802 if (!i && tg3_flag(tp, ENABLE_RSS))
0c1d0e2b
MC
6803 continue;
6804
4bae65c8
MC
6805 tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
6806 TG3_RX_RCB_RING_BYTES(tp),
6807 &tnapi->rx_rcb_mapping,
6808 GFP_KERNEL);
f77a6a8e
MC
6809 if (!tnapi->rx_rcb)
6810 goto err_out;
72334482 6811
f77a6a8e 6812 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
f77a6a8e 6813 }
1da177e4
LT
6814
6815 return 0;
6816
6817err_out:
6818 tg3_free_consistent(tp);
6819 return -ENOMEM;
6820}
6821
6822#define MAX_WAIT_CNT 1000
6823
6824/* To stop a block, clear the enable bit and poll till it
6825 * clears. tp->lock is held.
6826 */
b3b7d6be 6827static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
1da177e4
LT
6828{
6829 unsigned int i;
6830 u32 val;
6831
63c3a66f 6832 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
6833 switch (ofs) {
6834 case RCVLSC_MODE:
6835 case DMAC_MODE:
6836 case MBFREE_MODE:
6837 case BUFMGR_MODE:
6838 case MEMARB_MODE:
6839 /* We can't enable/disable these bits of the
6840 * 5705/5750, just say success.
6841 */
6842 return 0;
6843
6844 default:
6845 break;
855e1111 6846 }
1da177e4
LT
6847 }
6848
6849 val = tr32(ofs);
6850 val &= ~enable_bit;
6851 tw32_f(ofs, val);
6852
6853 for (i = 0; i < MAX_WAIT_CNT; i++) {
6854 udelay(100);
6855 val = tr32(ofs);
6856 if ((val & enable_bit) == 0)
6857 break;
6858 }
6859
b3b7d6be 6860 if (i == MAX_WAIT_CNT && !silent) {
2445e461
MC
6861 dev_err(&tp->pdev->dev,
6862 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
6863 ofs, enable_bit);
1da177e4
LT
6864 return -ENODEV;
6865 }
6866
6867 return 0;
6868}
6869
6870/* tp->lock is held. */
b3b7d6be 6871static int tg3_abort_hw(struct tg3 *tp, int silent)
1da177e4
LT
6872{
6873 int i, err;
6874
6875 tg3_disable_ints(tp);
6876
6877 tp->rx_mode &= ~RX_MODE_ENABLE;
6878 tw32_f(MAC_RX_MODE, tp->rx_mode);
6879 udelay(10);
6880
b3b7d6be
DM
6881 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
6882 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
6883 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
6884 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
6885 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
6886 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
6887
6888 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
6889 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
6890 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
6891 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
6892 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
6893 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
6894 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
1da177e4
LT
6895
6896 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
6897 tw32_f(MAC_MODE, tp->mac_mode);
6898 udelay(40);
6899
6900 tp->tx_mode &= ~TX_MODE_ENABLE;
6901 tw32_f(MAC_TX_MODE, tp->tx_mode);
6902
6903 for (i = 0; i < MAX_WAIT_CNT; i++) {
6904 udelay(100);
6905 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
6906 break;
6907 }
6908 if (i >= MAX_WAIT_CNT) {
ab96b241
MC
6909 dev_err(&tp->pdev->dev,
6910 "%s timed out, TX_MODE_ENABLE will not clear "
6911 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
e6de8ad1 6912 err |= -ENODEV;
1da177e4
LT
6913 }
6914
e6de8ad1 6915 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
b3b7d6be
DM
6916 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
6917 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
1da177e4
LT
6918
6919 tw32(FTQ_RESET, 0xffffffff);
6920 tw32(FTQ_RESET, 0x00000000);
6921
b3b7d6be
DM
6922 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
6923 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
1da177e4 6924
f77a6a8e
MC
6925 for (i = 0; i < tp->irq_cnt; i++) {
6926 struct tg3_napi *tnapi = &tp->napi[i];
6927 if (tnapi->hw_status)
6928 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
6929 }
1da177e4
LT
6930 if (tp->hw_stats)
6931 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
6932
1da177e4
LT
6933 return err;
6934}
6935
0d3031d9
MC
6936static void tg3_ape_send_event(struct tg3 *tp, u32 event)
6937{
6938 int i;
6939 u32 apedata;
6940
dc6d0744 6941 /* NCSI does not support APE events */
63c3a66f 6942 if (tg3_flag(tp, APE_HAS_NCSI))
dc6d0744
MC
6943 return;
6944
0d3031d9
MC
6945 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
6946 if (apedata != APE_SEG_SIG_MAGIC)
6947 return;
6948
6949 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
731fd79c 6950 if (!(apedata & APE_FW_STATUS_READY))
0d3031d9
MC
6951 return;
6952
6953 /* Wait for up to 1 millisecond for APE to service previous event. */
6954 for (i = 0; i < 10; i++) {
6955 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
6956 return;
6957
6958 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
6959
6960 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6961 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
6962 event | APE_EVENT_STATUS_EVENT_PENDING);
6963
6964 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
6965
6966 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6967 break;
6968
6969 udelay(100);
6970 }
6971
6972 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6973 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
6974}
6975
6976static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
6977{
6978 u32 event;
6979 u32 apedata;
6980
63c3a66f 6981 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
6982 return;
6983
6984 switch (kind) {
33f401ae
MC
6985 case RESET_KIND_INIT:
6986 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
6987 APE_HOST_SEG_SIG_MAGIC);
6988 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
6989 APE_HOST_SEG_LEN_MAGIC);
6990 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
6991 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
6992 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
6867c843 6993 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
33f401ae
MC
6994 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
6995 APE_HOST_BEHAV_NO_PHYLOCK);
dc6d0744
MC
6996 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
6997 TG3_APE_HOST_DRVR_STATE_START);
33f401ae
MC
6998
6999 event = APE_EVENT_STATUS_STATE_START;
7000 break;
7001 case RESET_KIND_SHUTDOWN:
7002 /* With the interface we are currently using,
7003 * APE does not track driver state. Wiping
7004 * out the HOST SEGMENT SIGNATURE forces
7005 * the APE to assume OS absent status.
7006 */
7007 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
b2aee154 7008
dc6d0744 7009 if (device_may_wakeup(&tp->pdev->dev) &&
63c3a66f 7010 tg3_flag(tp, WOL_ENABLE)) {
dc6d0744
MC
7011 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
7012 TG3_APE_HOST_WOL_SPEED_AUTO);
7013 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
7014 } else
7015 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
7016
7017 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
7018
33f401ae
MC
7019 event = APE_EVENT_STATUS_STATE_UNLOAD;
7020 break;
7021 case RESET_KIND_SUSPEND:
7022 event = APE_EVENT_STATUS_STATE_SUSPEND;
7023 break;
7024 default:
7025 return;
0d3031d9
MC
7026 }
7027
7028 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
7029
7030 tg3_ape_send_event(tp, event);
7031}
7032
1da177e4
LT
7033/* tp->lock is held. */
7034static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
7035{
f49639e6
DM
7036 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
7037 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1da177e4 7038
63c3a66f 7039 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1da177e4
LT
7040 switch (kind) {
7041 case RESET_KIND_INIT:
7042 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7043 DRV_STATE_START);
7044 break;
7045
7046 case RESET_KIND_SHUTDOWN:
7047 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7048 DRV_STATE_UNLOAD);
7049 break;
7050
7051 case RESET_KIND_SUSPEND:
7052 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7053 DRV_STATE_SUSPEND);
7054 break;
7055
7056 default:
7057 break;
855e1111 7058 }
1da177e4 7059 }
0d3031d9
MC
7060
7061 if (kind == RESET_KIND_INIT ||
7062 kind == RESET_KIND_SUSPEND)
7063 tg3_ape_driver_state_change(tp, kind);
1da177e4
LT
7064}
7065
7066/* tp->lock is held. */
7067static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
7068{
63c3a66f 7069 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1da177e4
LT
7070 switch (kind) {
7071 case RESET_KIND_INIT:
7072 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7073 DRV_STATE_START_DONE);
7074 break;
7075
7076 case RESET_KIND_SHUTDOWN:
7077 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7078 DRV_STATE_UNLOAD_DONE);
7079 break;
7080
7081 default:
7082 break;
855e1111 7083 }
1da177e4 7084 }
0d3031d9
MC
7085
7086 if (kind == RESET_KIND_SHUTDOWN)
7087 tg3_ape_driver_state_change(tp, kind);
1da177e4
LT
7088}
7089
7090/* tp->lock is held. */
7091static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
7092{
63c3a66f 7093 if (tg3_flag(tp, ENABLE_ASF)) {
1da177e4
LT
7094 switch (kind) {
7095 case RESET_KIND_INIT:
7096 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7097 DRV_STATE_START);
7098 break;
7099
7100 case RESET_KIND_SHUTDOWN:
7101 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7102 DRV_STATE_UNLOAD);
7103 break;
7104
7105 case RESET_KIND_SUSPEND:
7106 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7107 DRV_STATE_SUSPEND);
7108 break;
7109
7110 default:
7111 break;
855e1111 7112 }
1da177e4
LT
7113 }
7114}
7115
7a6f4369
MC
7116static int tg3_poll_fw(struct tg3 *tp)
7117{
7118 int i;
7119 u32 val;
7120
b5d3772c 7121 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
0ccead18
GZ
7122 /* Wait up to 20ms for init done. */
7123 for (i = 0; i < 200; i++) {
b5d3772c
MC
7124 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
7125 return 0;
0ccead18 7126 udelay(100);
b5d3772c
MC
7127 }
7128 return -ENODEV;
7129 }
7130
7a6f4369
MC
7131 /* Wait for firmware initialization to complete. */
7132 for (i = 0; i < 100000; i++) {
7133 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
7134 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
7135 break;
7136 udelay(10);
7137 }
7138
7139 /* Chip might not be fitted with firmware. Some Sun onboard
7140 * parts are configured like that. So don't signal the timeout
7141 * of the above loop as an error, but do report the lack of
7142 * running firmware once.
7143 */
63c3a66f
JP
7144 if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
7145 tg3_flag_set(tp, NO_FWARE_REPORTED);
7a6f4369 7146
05dbe005 7147 netdev_info(tp->dev, "No firmware running\n");
7a6f4369
MC
7148 }
7149
6b10c165
MC
7150 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
7151 /* The 57765 A0 needs a little more
7152 * time to do some important work.
7153 */
7154 mdelay(10);
7155 }
7156
7a6f4369
MC
7157 return 0;
7158}
7159
ee6a99b5
MC
7160/* Save PCI command register before chip reset */
7161static void tg3_save_pci_state(struct tg3 *tp)
7162{
8a6eac90 7163 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
ee6a99b5
MC
7164}
7165
7166/* Restore PCI state after chip reset */
7167static void tg3_restore_pci_state(struct tg3 *tp)
7168{
7169 u32 val;
7170
7171 /* Re-enable indirect register accesses. */
7172 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
7173 tp->misc_host_ctrl);
7174
7175 /* Set MAX PCI retry to zero. */
7176 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
7177 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
63c3a66f 7178 tg3_flag(tp, PCIX_MODE))
ee6a99b5 7179 val |= PCISTATE_RETRY_SAME_DMA;
0d3031d9 7180 /* Allow reads and writes to the APE register and memory space. */
63c3a66f 7181 if (tg3_flag(tp, ENABLE_APE))
0d3031d9 7182 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
7183 PCISTATE_ALLOW_APE_SHMEM_WR |
7184 PCISTATE_ALLOW_APE_PSPACE_WR;
ee6a99b5
MC
7185 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
7186
8a6eac90 7187 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
ee6a99b5 7188
fcb389df 7189 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
63c3a66f 7190 if (tg3_flag(tp, PCI_EXPRESS))
cf79003d 7191 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
fcb389df
MC
7192 else {
7193 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
7194 tp->pci_cacheline_sz);
7195 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
7196 tp->pci_lat_timer);
7197 }
114342f2 7198 }
5f5c51e3 7199
ee6a99b5 7200 /* Make sure PCI-X relaxed ordering bit is clear. */
63c3a66f 7201 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
7202 u16 pcix_cmd;
7203
7204 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7205 &pcix_cmd);
7206 pcix_cmd &= ~PCI_X_CMD_ERO;
7207 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7208 pcix_cmd);
7209 }
ee6a99b5 7210
63c3a66f 7211 if (tg3_flag(tp, 5780_CLASS)) {
ee6a99b5
MC
7212
7213 /* Chip reset on 5780 will reset MSI enable bit,
7214 * so need to restore it.
7215 */
63c3a66f 7216 if (tg3_flag(tp, USING_MSI)) {
ee6a99b5
MC
7217 u16 ctrl;
7218
7219 pci_read_config_word(tp->pdev,
7220 tp->msi_cap + PCI_MSI_FLAGS,
7221 &ctrl);
7222 pci_write_config_word(tp->pdev,
7223 tp->msi_cap + PCI_MSI_FLAGS,
7224 ctrl | PCI_MSI_FLAGS_ENABLE);
7225 val = tr32(MSGINT_MODE);
7226 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
7227 }
7228 }
7229}
7230
1da177e4
LT
7231static void tg3_stop_fw(struct tg3 *);
7232
7233/* tp->lock is held. */
7234static int tg3_chip_reset(struct tg3 *tp)
7235{
7236 u32 val;
1ee582d8 7237 void (*write_op)(struct tg3 *, u32, u32);
4f125f42 7238 int i, err;
1da177e4 7239
f49639e6
DM
7240 tg3_nvram_lock(tp);
7241
77b483f1
MC
7242 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
7243
f49639e6
DM
7244 /* No matching tg3_nvram_unlock() after this because
7245 * chip reset below will undo the nvram lock.
7246 */
7247 tp->nvram_lock_cnt = 0;
1da177e4 7248
ee6a99b5
MC
7249 /* GRC_MISC_CFG core clock reset will clear the memory
7250 * enable bit in PCI register 4 and the MSI enable bit
7251 * on some chips, so we save relevant registers here.
7252 */
7253 tg3_save_pci_state(tp);
7254
d9ab5ad1 7255 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
63c3a66f 7256 tg3_flag(tp, 5755_PLUS))
d9ab5ad1
MC
7257 tw32(GRC_FASTBOOT_PC, 0);
7258
1da177e4
LT
7259 /*
7260 * We must avoid the readl() that normally takes place.
7261 * It locks machines, causes machine checks, and other
7262 * fun things. So, temporarily disable the 5701
7263 * hardware workaround, while we do the reset.
7264 */
1ee582d8
MC
7265 write_op = tp->write32;
7266 if (write_op == tg3_write_flush_reg32)
7267 tp->write32 = tg3_write32;
1da177e4 7268
d18edcb2
MC
7269 /* Prevent the irq handler from reading or writing PCI registers
7270 * during chip reset when the memory enable bit in the PCI command
7271 * register may be cleared. The chip does not generate interrupt
7272 * at this time, but the irq handler may still be called due to irq
7273 * sharing or irqpoll.
7274 */
63c3a66f 7275 tg3_flag_set(tp, CHIP_RESETTING);
f77a6a8e
MC
7276 for (i = 0; i < tp->irq_cnt; i++) {
7277 struct tg3_napi *tnapi = &tp->napi[i];
7278 if (tnapi->hw_status) {
7279 tnapi->hw_status->status = 0;
7280 tnapi->hw_status->status_tag = 0;
7281 }
7282 tnapi->last_tag = 0;
7283 tnapi->last_irq_tag = 0;
b8fa2f3a 7284 }
d18edcb2 7285 smp_mb();
4f125f42
MC
7286
7287 for (i = 0; i < tp->irq_cnt; i++)
7288 synchronize_irq(tp->napi[i].irq_vec);
d18edcb2 7289
255ca311
MC
7290 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7291 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7292 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
7293 }
7294
1da177e4
LT
7295 /* do the reset */
7296 val = GRC_MISC_CFG_CORECLK_RESET;
7297
63c3a66f 7298 if (tg3_flag(tp, PCI_EXPRESS)) {
88075d91
MC
7299 /* Force PCIe 1.0a mode */
7300 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 7301 !tg3_flag(tp, 57765_PLUS) &&
88075d91
MC
7302 tr32(TG3_PCIE_PHY_TSTCTL) ==
7303 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
7304 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
7305
1da177e4
LT
7306 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
7307 tw32(GRC_MISC_CFG, (1 << 29));
7308 val |= (1 << 29);
7309 }
7310 }
7311
b5d3772c
MC
7312 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7313 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
7314 tw32(GRC_VCPU_EXT_CTRL,
7315 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
7316 }
7317
f37500d3 7318 /* Manage gphy power for all CPMU absent PCIe devices. */
63c3a66f 7319 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
1da177e4 7320 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
f37500d3 7321
1da177e4
LT
7322 tw32(GRC_MISC_CFG, val);
7323
1ee582d8
MC
7324 /* restore 5701 hardware bug workaround write method */
7325 tp->write32 = write_op;
1da177e4
LT
7326
7327 /* Unfortunately, we have to delay before the PCI read back.
7328 * Some 575X chips even will not respond to a PCI cfg access
7329 * when the reset command is given to the chip.
7330 *
7331 * How do these hardware designers expect things to work
7332 * properly if the PCI write is posted for a long period
7333 * of time? It is always necessary to have some method by
7334 * which a register read back can occur to push the write
7335 * out which does the reset.
7336 *
7337 * For most tg3 variants the trick below was working.
7338 * Ho hum...
7339 */
7340 udelay(120);
7341
7342 /* Flush PCI posted writes. The normal MMIO registers
7343 * are inaccessible at this time so this is the only
7344 * way to make this reliably (actually, this is no longer
7345 * the case, see above). I tried to use indirect
7346 * register read/write but this upset some 5701 variants.
7347 */
7348 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
7349
7350 udelay(120);
7351
708ebb3a 7352 if (tg3_flag(tp, PCI_EXPRESS) && pci_pcie_cap(tp->pdev)) {
e7126997
MC
7353 u16 val16;
7354
1da177e4
LT
7355 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
7356 int i;
7357 u32 cfg_val;
7358
7359 /* Wait for link training to complete. */
7360 for (i = 0; i < 5000; i++)
7361 udelay(100);
7362
7363 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
7364 pci_write_config_dword(tp->pdev, 0xc4,
7365 cfg_val | (1 << 15));
7366 }
5e7dfd0f 7367
e7126997
MC
7368 /* Clear the "no snoop" and "relaxed ordering" bits. */
7369 pci_read_config_word(tp->pdev,
708ebb3a 7370 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
e7126997
MC
7371 &val16);
7372 val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
7373 PCI_EXP_DEVCTL_NOSNOOP_EN);
7374 /*
7375 * Older PCIe devices only support the 128 byte
7376 * MPS setting. Enforce the restriction.
5e7dfd0f 7377 */
63c3a66f 7378 if (!tg3_flag(tp, CPMU_PRESENT))
e7126997 7379 val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
5e7dfd0f 7380 pci_write_config_word(tp->pdev,
708ebb3a 7381 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
e7126997 7382 val16);
5e7dfd0f 7383
cf79003d 7384 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
5e7dfd0f
MC
7385
7386 /* Clear error status */
7387 pci_write_config_word(tp->pdev,
708ebb3a 7388 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVSTA,
5e7dfd0f
MC
7389 PCI_EXP_DEVSTA_CED |
7390 PCI_EXP_DEVSTA_NFED |
7391 PCI_EXP_DEVSTA_FED |
7392 PCI_EXP_DEVSTA_URD);
1da177e4
LT
7393 }
7394
ee6a99b5 7395 tg3_restore_pci_state(tp);
1da177e4 7396
63c3a66f
JP
7397 tg3_flag_clear(tp, CHIP_RESETTING);
7398 tg3_flag_clear(tp, ERROR_PROCESSED);
d18edcb2 7399
ee6a99b5 7400 val = 0;
63c3a66f 7401 if (tg3_flag(tp, 5780_CLASS))
4cf78e4f 7402 val = tr32(MEMARB_MODE);
ee6a99b5 7403 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
1da177e4
LT
7404
7405 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
7406 tg3_stop_fw(tp);
7407 tw32(0x5000, 0x400);
7408 }
7409
7410 tw32(GRC_MODE, tp->grc_mode);
7411
7412 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
ab0049b4 7413 val = tr32(0xc4);
1da177e4
LT
7414
7415 tw32(0xc4, val | (1 << 15));
7416 }
7417
7418 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
7419 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
7420 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
7421 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
7422 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
7423 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7424 }
7425
f07e9af3 7426 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
9e975cc2 7427 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
d2394e6b 7428 val = tp->mac_mode;
f07e9af3 7429 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
9e975cc2 7430 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
d2394e6b 7431 val = tp->mac_mode;
1da177e4 7432 } else
d2394e6b
MC
7433 val = 0;
7434
7435 tw32_f(MAC_MODE, val);
1da177e4
LT
7436 udelay(40);
7437
77b483f1
MC
7438 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
7439
7a6f4369
MC
7440 err = tg3_poll_fw(tp);
7441 if (err)
7442 return err;
1da177e4 7443
0a9140cf
MC
7444 tg3_mdio_start(tp);
7445
63c3a66f 7446 if (tg3_flag(tp, PCI_EXPRESS) &&
f6eb9b1f
MC
7447 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
7448 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 7449 !tg3_flag(tp, 57765_PLUS)) {
ab0049b4 7450 val = tr32(0x7c00);
1da177e4
LT
7451
7452 tw32(0x7c00, val | (1 << 25));
7453 }
7454
d78b59f5
MC
7455 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
7456 val = tr32(TG3_CPMU_CLCK_ORIDE);
7457 tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
7458 }
7459
1da177e4 7460 /* Reprobe ASF enable state. */
63c3a66f
JP
7461 tg3_flag_clear(tp, ENABLE_ASF);
7462 tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
7463 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
7464 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
7465 u32 nic_cfg;
7466
7467 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
7468 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f 7469 tg3_flag_set(tp, ENABLE_ASF);
4ba526ce 7470 tp->last_event_jiffies = jiffies;
63c3a66f
JP
7471 if (tg3_flag(tp, 5750_PLUS))
7472 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
7473 }
7474 }
7475
7476 return 0;
7477}
7478
7479/* tp->lock is held. */
7480static void tg3_stop_fw(struct tg3 *tp)
7481{
63c3a66f 7482 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
7c5026aa
MC
7483 /* Wait for RX cpu to ACK the previous event. */
7484 tg3_wait_for_event_ack(tp);
1da177e4
LT
7485
7486 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
4ba526ce
MC
7487
7488 tg3_generate_fw_event(tp);
1da177e4 7489
7c5026aa
MC
7490 /* Wait for RX cpu to ACK this event. */
7491 tg3_wait_for_event_ack(tp);
1da177e4
LT
7492 }
7493}
7494
7495/* tp->lock is held. */
944d980e 7496static int tg3_halt(struct tg3 *tp, int kind, int silent)
1da177e4
LT
7497{
7498 int err;
7499
7500 tg3_stop_fw(tp);
7501
944d980e 7502 tg3_write_sig_pre_reset(tp, kind);
1da177e4 7503
b3b7d6be 7504 tg3_abort_hw(tp, silent);
1da177e4
LT
7505 err = tg3_chip_reset(tp);
7506
daba2a63
MC
7507 __tg3_set_mac_addr(tp, 0);
7508
944d980e
MC
7509 tg3_write_sig_legacy(tp, kind);
7510 tg3_write_sig_post_reset(tp, kind);
1da177e4
LT
7511
7512 if (err)
7513 return err;
7514
7515 return 0;
7516}
7517
1da177e4
LT
7518#define RX_CPU_SCRATCH_BASE 0x30000
7519#define RX_CPU_SCRATCH_SIZE 0x04000
7520#define TX_CPU_SCRATCH_BASE 0x34000
7521#define TX_CPU_SCRATCH_SIZE 0x04000
7522
7523/* tp->lock is held. */
7524static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
7525{
7526 int i;
7527
63c3a66f 7528 BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
1da177e4 7529
b5d3772c
MC
7530 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7531 u32 val = tr32(GRC_VCPU_EXT_CTRL);
7532
7533 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
7534 return 0;
7535 }
1da177e4
LT
7536 if (offset == RX_CPU_BASE) {
7537 for (i = 0; i < 10000; i++) {
7538 tw32(offset + CPU_STATE, 0xffffffff);
7539 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7540 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7541 break;
7542 }
7543
7544 tw32(offset + CPU_STATE, 0xffffffff);
7545 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
7546 udelay(10);
7547 } else {
7548 for (i = 0; i < 10000; i++) {
7549 tw32(offset + CPU_STATE, 0xffffffff);
7550 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7551 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7552 break;
7553 }
7554 }
7555
7556 if (i >= 10000) {
05dbe005
JP
7557 netdev_err(tp->dev, "%s timed out, %s CPU\n",
7558 __func__, offset == RX_CPU_BASE ? "RX" : "TX");
1da177e4
LT
7559 return -ENODEV;
7560 }
ec41c7df
MC
7561
7562 /* Clear firmware's nvram arbitration. */
63c3a66f 7563 if (tg3_flag(tp, NVRAM))
ec41c7df 7564 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
1da177e4
LT
7565 return 0;
7566}
7567
7568struct fw_info {
077f849d
JSR
7569 unsigned int fw_base;
7570 unsigned int fw_len;
7571 const __be32 *fw_data;
1da177e4
LT
7572};
7573
7574/* tp->lock is held. */
7575static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
7576 int cpu_scratch_size, struct fw_info *info)
7577{
ec41c7df 7578 int err, lock_err, i;
1da177e4
LT
7579 void (*write_op)(struct tg3 *, u32, u32);
7580
63c3a66f 7581 if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
5129c3a3
MC
7582 netdev_err(tp->dev,
7583 "%s: Trying to load TX cpu firmware which is 5705\n",
05dbe005 7584 __func__);
1da177e4
LT
7585 return -EINVAL;
7586 }
7587
63c3a66f 7588 if (tg3_flag(tp, 5705_PLUS))
1da177e4
LT
7589 write_op = tg3_write_mem;
7590 else
7591 write_op = tg3_write_indirect_reg32;
7592
1b628151
MC
7593 /* It is possible that bootcode is still loading at this point.
7594 * Get the nvram lock first before halting the cpu.
7595 */
ec41c7df 7596 lock_err = tg3_nvram_lock(tp);
1da177e4 7597 err = tg3_halt_cpu(tp, cpu_base);
ec41c7df
MC
7598 if (!lock_err)
7599 tg3_nvram_unlock(tp);
1da177e4
LT
7600 if (err)
7601 goto out;
7602
7603 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
7604 write_op(tp, cpu_scratch_base + i, 0);
7605 tw32(cpu_base + CPU_STATE, 0xffffffff);
7606 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
077f849d 7607 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
1da177e4 7608 write_op(tp, (cpu_scratch_base +
077f849d 7609 (info->fw_base & 0xffff) +
1da177e4 7610 (i * sizeof(u32))),
077f849d 7611 be32_to_cpu(info->fw_data[i]));
1da177e4
LT
7612
7613 err = 0;
7614
7615out:
1da177e4
LT
7616 return err;
7617}
7618
7619/* tp->lock is held. */
7620static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
7621{
7622 struct fw_info info;
077f849d 7623 const __be32 *fw_data;
1da177e4
LT
7624 int err, i;
7625
077f849d
JSR
7626 fw_data = (void *)tp->fw->data;
7627
7628 /* Firmware blob starts with version numbers, followed by
7629 start address and length. We are setting complete length.
7630 length = end_address_of_bss - start_address_of_text.
7631 Remainder is the blob to be loaded contiguously
7632 from start address. */
7633
7634 info.fw_base = be32_to_cpu(fw_data[1]);
7635 info.fw_len = tp->fw->size - 12;
7636 info.fw_data = &fw_data[3];
1da177e4
LT
7637
7638 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
7639 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
7640 &info);
7641 if (err)
7642 return err;
7643
7644 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
7645 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
7646 &info);
7647 if (err)
7648 return err;
7649
7650 /* Now startup only the RX cpu. */
7651 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
077f849d 7652 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
1da177e4
LT
7653
7654 for (i = 0; i < 5; i++) {
077f849d 7655 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
1da177e4
LT
7656 break;
7657 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7658 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
077f849d 7659 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
1da177e4
LT
7660 udelay(1000);
7661 }
7662 if (i >= 5) {
5129c3a3
MC
7663 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
7664 "should be %08x\n", __func__,
05dbe005 7665 tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
1da177e4
LT
7666 return -ENODEV;
7667 }
7668 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7669 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
7670
7671 return 0;
7672}
7673
1da177e4
LT
7674/* tp->lock is held. */
7675static int tg3_load_tso_firmware(struct tg3 *tp)
7676{
7677 struct fw_info info;
077f849d 7678 const __be32 *fw_data;
1da177e4
LT
7679 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
7680 int err, i;
7681
63c3a66f
JP
7682 if (tg3_flag(tp, HW_TSO_1) ||
7683 tg3_flag(tp, HW_TSO_2) ||
7684 tg3_flag(tp, HW_TSO_3))
1da177e4
LT
7685 return 0;
7686
077f849d
JSR
7687 fw_data = (void *)tp->fw->data;
7688
7689 /* Firmware blob starts with version numbers, followed by
7690 start address and length. We are setting complete length.
7691 length = end_address_of_bss - start_address_of_text.
7692 Remainder is the blob to be loaded contiguously
7693 from start address. */
7694
7695 info.fw_base = be32_to_cpu(fw_data[1]);
7696 cpu_scratch_size = tp->fw_len;
7697 info.fw_len = tp->fw->size - 12;
7698 info.fw_data = &fw_data[3];
7699
1da177e4 7700 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
7701 cpu_base = RX_CPU_BASE;
7702 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
1da177e4 7703 } else {
1da177e4
LT
7704 cpu_base = TX_CPU_BASE;
7705 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
7706 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
7707 }
7708
7709 err = tg3_load_firmware_cpu(tp, cpu_base,
7710 cpu_scratch_base, cpu_scratch_size,
7711 &info);
7712 if (err)
7713 return err;
7714
7715 /* Now startup the cpu. */
7716 tw32(cpu_base + CPU_STATE, 0xffffffff);
077f849d 7717 tw32_f(cpu_base + CPU_PC, info.fw_base);
1da177e4
LT
7718
7719 for (i = 0; i < 5; i++) {
077f849d 7720 if (tr32(cpu_base + CPU_PC) == info.fw_base)
1da177e4
LT
7721 break;
7722 tw32(cpu_base + CPU_STATE, 0xffffffff);
7723 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
077f849d 7724 tw32_f(cpu_base + CPU_PC, info.fw_base);
1da177e4
LT
7725 udelay(1000);
7726 }
7727 if (i >= 5) {
5129c3a3
MC
7728 netdev_err(tp->dev,
7729 "%s fails to set CPU PC, is %08x should be %08x\n",
05dbe005 7730 __func__, tr32(cpu_base + CPU_PC), info.fw_base);
1da177e4
LT
7731 return -ENODEV;
7732 }
7733 tw32(cpu_base + CPU_STATE, 0xffffffff);
7734 tw32_f(cpu_base + CPU_MODE, 0x00000000);
7735 return 0;
7736}
7737
1da177e4 7738
1da177e4
LT
7739static int tg3_set_mac_addr(struct net_device *dev, void *p)
7740{
7741 struct tg3 *tp = netdev_priv(dev);
7742 struct sockaddr *addr = p;
986e0aeb 7743 int err = 0, skip_mac_1 = 0;
1da177e4 7744
f9804ddb
MC
7745 if (!is_valid_ether_addr(addr->sa_data))
7746 return -EINVAL;
7747
1da177e4
LT
7748 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7749
e75f7c90
MC
7750 if (!netif_running(dev))
7751 return 0;
7752
63c3a66f 7753 if (tg3_flag(tp, ENABLE_ASF)) {
986e0aeb 7754 u32 addr0_high, addr0_low, addr1_high, addr1_low;
58712ef9 7755
986e0aeb
MC
7756 addr0_high = tr32(MAC_ADDR_0_HIGH);
7757 addr0_low = tr32(MAC_ADDR_0_LOW);
7758 addr1_high = tr32(MAC_ADDR_1_HIGH);
7759 addr1_low = tr32(MAC_ADDR_1_LOW);
7760
7761 /* Skip MAC addr 1 if ASF is using it. */
7762 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
7763 !(addr1_high == 0 && addr1_low == 0))
7764 skip_mac_1 = 1;
58712ef9 7765 }
986e0aeb
MC
7766 spin_lock_bh(&tp->lock);
7767 __tg3_set_mac_addr(tp, skip_mac_1);
7768 spin_unlock_bh(&tp->lock);
1da177e4 7769
b9ec6c1b 7770 return err;
1da177e4
LT
7771}
7772
7773/* tp->lock is held. */
7774static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
7775 dma_addr_t mapping, u32 maxlen_flags,
7776 u32 nic_addr)
7777{
7778 tg3_write_mem(tp,
7779 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
7780 ((u64) mapping >> 32));
7781 tg3_write_mem(tp,
7782 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
7783 ((u64) mapping & 0xffffffff));
7784 tg3_write_mem(tp,
7785 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
7786 maxlen_flags);
7787
63c3a66f 7788 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
7789 tg3_write_mem(tp,
7790 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
7791 nic_addr);
7792}
7793
7794static void __tg3_set_rx_mode(struct net_device *);
d244c892 7795static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
15f9850d 7796{
b6080e12
MC
7797 int i;
7798
63c3a66f 7799 if (!tg3_flag(tp, ENABLE_TSS)) {
b6080e12
MC
7800 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
7801 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
7802 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
b6080e12
MC
7803 } else {
7804 tw32(HOSTCC_TXCOL_TICKS, 0);
7805 tw32(HOSTCC_TXMAX_FRAMES, 0);
7806 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
19cfaecc 7807 }
b6080e12 7808
63c3a66f 7809 if (!tg3_flag(tp, ENABLE_RSS)) {
19cfaecc
MC
7810 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
7811 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
7812 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
7813 } else {
b6080e12
MC
7814 tw32(HOSTCC_RXCOL_TICKS, 0);
7815 tw32(HOSTCC_RXMAX_FRAMES, 0);
7816 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
15f9850d 7817 }
b6080e12 7818
63c3a66f 7819 if (!tg3_flag(tp, 5705_PLUS)) {
15f9850d
DM
7820 u32 val = ec->stats_block_coalesce_usecs;
7821
b6080e12
MC
7822 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
7823 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
7824
15f9850d
DM
7825 if (!netif_carrier_ok(tp->dev))
7826 val = 0;
7827
7828 tw32(HOSTCC_STAT_COAL_TICKS, val);
7829 }
b6080e12
MC
7830
7831 for (i = 0; i < tp->irq_cnt - 1; i++) {
7832 u32 reg;
7833
7834 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
7835 tw32(reg, ec->rx_coalesce_usecs);
b6080e12
MC
7836 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
7837 tw32(reg, ec->rx_max_coalesced_frames);
b6080e12
MC
7838 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
7839 tw32(reg, ec->rx_max_coalesced_frames_irq);
19cfaecc 7840
63c3a66f 7841 if (tg3_flag(tp, ENABLE_TSS)) {
19cfaecc
MC
7842 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
7843 tw32(reg, ec->tx_coalesce_usecs);
7844 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
7845 tw32(reg, ec->tx_max_coalesced_frames);
7846 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
7847 tw32(reg, ec->tx_max_coalesced_frames_irq);
7848 }
b6080e12
MC
7849 }
7850
7851 for (; i < tp->irq_max - 1; i++) {
7852 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
b6080e12 7853 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
b6080e12 7854 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
19cfaecc 7855
63c3a66f 7856 if (tg3_flag(tp, ENABLE_TSS)) {
19cfaecc
MC
7857 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
7858 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
7859 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
7860 }
b6080e12 7861 }
15f9850d 7862}
1da177e4 7863
2d31ecaf
MC
7864/* tp->lock is held. */
7865static void tg3_rings_reset(struct tg3 *tp)
7866{
7867 int i;
f77a6a8e 7868 u32 stblk, txrcb, rxrcb, limit;
2d31ecaf
MC
7869 struct tg3_napi *tnapi = &tp->napi[0];
7870
7871 /* Disable all transmit rings but the first. */
63c3a66f 7872 if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 7873 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
63c3a66f 7874 else if (tg3_flag(tp, 5717_PLUS))
3d37728b 7875 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
b703df6f
MC
7876 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
7877 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
2d31ecaf
MC
7878 else
7879 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7880
7881 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7882 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
7883 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
7884 BDINFO_FLAGS_DISABLED);
7885
7886
7887 /* Disable all receive return rings but the first. */
63c3a66f 7888 if (tg3_flag(tp, 5717_PLUS))
f6eb9b1f 7889 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
63c3a66f 7890 else if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 7891 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
b703df6f
MC
7892 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
7893 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
2d31ecaf
MC
7894 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
7895 else
7896 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7897
7898 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7899 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
7900 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
7901 BDINFO_FLAGS_DISABLED);
7902
7903 /* Disable interrupts */
7904 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
0e6cf6a9
MC
7905 tp->napi[0].chk_msi_cnt = 0;
7906 tp->napi[0].last_rx_cons = 0;
7907 tp->napi[0].last_tx_cons = 0;
2d31ecaf
MC
7908
7909 /* Zero mailbox registers. */
63c3a66f 7910 if (tg3_flag(tp, SUPPORT_MSIX)) {
6fd45cb8 7911 for (i = 1; i < tp->irq_max; i++) {
f77a6a8e
MC
7912 tp->napi[i].tx_prod = 0;
7913 tp->napi[i].tx_cons = 0;
63c3a66f 7914 if (tg3_flag(tp, ENABLE_TSS))
c2353a32 7915 tw32_mailbox(tp->napi[i].prodmbox, 0);
f77a6a8e
MC
7916 tw32_rx_mbox(tp->napi[i].consmbox, 0);
7917 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
0e6cf6a9
MC
7918 tp->napi[0].chk_msi_cnt = 0;
7919 tp->napi[i].last_rx_cons = 0;
7920 tp->napi[i].last_tx_cons = 0;
f77a6a8e 7921 }
63c3a66f 7922 if (!tg3_flag(tp, ENABLE_TSS))
c2353a32 7923 tw32_mailbox(tp->napi[0].prodmbox, 0);
f77a6a8e
MC
7924 } else {
7925 tp->napi[0].tx_prod = 0;
7926 tp->napi[0].tx_cons = 0;
7927 tw32_mailbox(tp->napi[0].prodmbox, 0);
7928 tw32_rx_mbox(tp->napi[0].consmbox, 0);
7929 }
2d31ecaf
MC
7930
7931 /* Make sure the NIC-based send BD rings are disabled. */
63c3a66f 7932 if (!tg3_flag(tp, 5705_PLUS)) {
2d31ecaf
MC
7933 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
7934 for (i = 0; i < 16; i++)
7935 tw32_tx_mbox(mbox + i * 8, 0);
7936 }
7937
7938 txrcb = NIC_SRAM_SEND_RCB;
7939 rxrcb = NIC_SRAM_RCV_RET_RCB;
7940
7941 /* Clear status block in ram. */
7942 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7943
7944 /* Set status block DMA address */
7945 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
7946 ((u64) tnapi->status_mapping >> 32));
7947 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
7948 ((u64) tnapi->status_mapping & 0xffffffff));
7949
f77a6a8e
MC
7950 if (tnapi->tx_ring) {
7951 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7952 (TG3_TX_RING_SIZE <<
7953 BDINFO_FLAGS_MAXLEN_SHIFT),
7954 NIC_SRAM_TX_BUFFER_DESC);
7955 txrcb += TG3_BDINFO_SIZE;
7956 }
7957
7958 if (tnapi->rx_rcb) {
7959 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2
MC
7960 (tp->rx_ret_ring_mask + 1) <<
7961 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
f77a6a8e
MC
7962 rxrcb += TG3_BDINFO_SIZE;
7963 }
7964
7965 stblk = HOSTCC_STATBLCK_RING1;
2d31ecaf 7966
f77a6a8e
MC
7967 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
7968 u64 mapping = (u64)tnapi->status_mapping;
7969 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
7970 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
7971
7972 /* Clear status block in ram. */
7973 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7974
19cfaecc
MC
7975 if (tnapi->tx_ring) {
7976 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7977 (TG3_TX_RING_SIZE <<
7978 BDINFO_FLAGS_MAXLEN_SHIFT),
7979 NIC_SRAM_TX_BUFFER_DESC);
7980 txrcb += TG3_BDINFO_SIZE;
7981 }
f77a6a8e
MC
7982
7983 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2 7984 ((tp->rx_ret_ring_mask + 1) <<
f77a6a8e
MC
7985 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
7986
7987 stblk += 8;
f77a6a8e
MC
7988 rxrcb += TG3_BDINFO_SIZE;
7989 }
2d31ecaf
MC
7990}
7991
eb07a940
MC
7992static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
7993{
7994 u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
7995
63c3a66f
JP
7996 if (!tg3_flag(tp, 5750_PLUS) ||
7997 tg3_flag(tp, 5780_CLASS) ||
eb07a940
MC
7998 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
7999 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
8000 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
8001 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
8002 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
8003 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
8004 else
8005 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
8006
8007 nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
8008 host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
8009
8010 val = min(nic_rep_thresh, host_rep_thresh);
8011 tw32(RCVBDI_STD_THRESH, val);
8012
63c3a66f 8013 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8014 tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
8015
63c3a66f 8016 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
eb07a940
MC
8017 return;
8018
63c3a66f 8019 if (!tg3_flag(tp, 5705_PLUS))
eb07a940
MC
8020 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
8021 else
8022 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5717;
8023
8024 host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
8025
8026 val = min(bdcache_maxcnt / 2, host_rep_thresh);
8027 tw32(RCVBDI_JUMBO_THRESH, val);
8028
63c3a66f 8029 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8030 tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
8031}
8032
1da177e4 8033/* tp->lock is held. */
8e7a22e3 8034static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
1da177e4
LT
8035{
8036 u32 val, rdmac_mode;
8037 int i, err, limit;
8fea32b9 8038 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
1da177e4
LT
8039
8040 tg3_disable_ints(tp);
8041
8042 tg3_stop_fw(tp);
8043
8044 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
8045
63c3a66f 8046 if (tg3_flag(tp, INIT_COMPLETE))
e6de8ad1 8047 tg3_abort_hw(tp, 1);
1da177e4 8048
699c0193
MC
8049 /* Enable MAC control of LPI */
8050 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
8051 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
8052 TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
8053 TG3_CPMU_EEE_LNKIDL_UART_IDL);
8054
8055 tw32_f(TG3_CPMU_EEE_CTRL,
8056 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
8057
a386b901
MC
8058 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
8059 TG3_CPMU_EEEMD_LPI_IN_TX |
8060 TG3_CPMU_EEEMD_LPI_IN_RX |
8061 TG3_CPMU_EEEMD_EEE_ENABLE;
8062
8063 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8064 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
8065
63c3a66f 8066 if (tg3_flag(tp, ENABLE_APE))
a386b901
MC
8067 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
8068
8069 tw32_f(TG3_CPMU_EEE_MODE, val);
8070
8071 tw32_f(TG3_CPMU_EEE_DBTMR1,
8072 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
8073 TG3_CPMU_DBTMR1_LNKIDLE_2047US);
8074
8075 tw32_f(TG3_CPMU_EEE_DBTMR2,
d7f2ab20 8076 TG3_CPMU_DBTMR2_APE_TX_2047US |
a386b901 8077 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
699c0193
MC
8078 }
8079
603f1173 8080 if (reset_phy)
d4d2c558
MC
8081 tg3_phy_reset(tp);
8082
1da177e4
LT
8083 err = tg3_chip_reset(tp);
8084 if (err)
8085 return err;
8086
8087 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
8088
bcb37f6c 8089 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
d30cdd28
MC
8090 val = tr32(TG3_CPMU_CTRL);
8091 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
8092 tw32(TG3_CPMU_CTRL, val);
9acb961e
MC
8093
8094 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8095 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8096 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8097 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
8098
8099 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
8100 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
8101 val |= CPMU_LNK_AWARE_MACCLK_6_25;
8102 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
8103
8104 val = tr32(TG3_CPMU_HST_ACC);
8105 val &= ~CPMU_HST_ACC_MACCLK_MASK;
8106 val |= CPMU_HST_ACC_MACCLK_6_25;
8107 tw32(TG3_CPMU_HST_ACC, val);
d30cdd28
MC
8108 }
8109
33466d93
MC
8110 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
8111 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
8112 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
8113 PCIE_PWR_MGMT_L1_THRESH_4MS;
8114 tw32(PCIE_PWR_MGMT_THRESH, val);
521e6b90
MC
8115
8116 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
8117 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
8118
8119 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
33466d93 8120
f40386c8
MC
8121 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
8122 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
255ca311
MC
8123 }
8124
63c3a66f 8125 if (tg3_flag(tp, L1PLLPD_EN)) {
614b0590
MC
8126 u32 grc_mode = tr32(GRC_MODE);
8127
8128 /* Access the lower 1K of PL PCIE block registers. */
8129 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8130 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
8131
8132 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
8133 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
8134 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
8135
8136 tw32(GRC_MODE, grc_mode);
8137 }
8138
5093eedc
MC
8139 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
8140 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
8141 u32 grc_mode = tr32(GRC_MODE);
cea46462 8142
5093eedc
MC
8143 /* Access the lower 1K of PL PCIE block registers. */
8144 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8145 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
cea46462 8146
5093eedc
MC
8147 val = tr32(TG3_PCIE_TLDLPL_PORT +
8148 TG3_PCIE_PL_LO_PHYCTL5);
8149 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
8150 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
cea46462 8151
5093eedc
MC
8152 tw32(GRC_MODE, grc_mode);
8153 }
a977dbe8 8154
1ff30a59
MC
8155 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
8156 u32 grc_mode = tr32(GRC_MODE);
8157
8158 /* Access the lower 1K of DL PCIE block registers. */
8159 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8160 tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
8161
8162 val = tr32(TG3_PCIE_TLDLPL_PORT +
8163 TG3_PCIE_DL_LO_FTSMAX);
8164 val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
8165 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
8166 val | TG3_PCIE_DL_LO_FTSMAX_VAL);
8167
8168 tw32(GRC_MODE, grc_mode);
8169 }
8170
a977dbe8
MC
8171 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8172 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8173 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8174 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
cea46462
MC
8175 }
8176
1da177e4
LT
8177 /* This works around an issue with Athlon chipsets on
8178 * B3 tigon3 silicon. This bit has no effect on any
8179 * other revision. But do not set this on PCI Express
795d01c5 8180 * chips and don't even touch the clocks if the CPMU is present.
1da177e4 8181 */
63c3a66f
JP
8182 if (!tg3_flag(tp, CPMU_PRESENT)) {
8183 if (!tg3_flag(tp, PCI_EXPRESS))
795d01c5
MC
8184 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
8185 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
8186 }
1da177e4
LT
8187
8188 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
63c3a66f 8189 tg3_flag(tp, PCIX_MODE)) {
1da177e4
LT
8190 val = tr32(TG3PCI_PCISTATE);
8191 val |= PCISTATE_RETRY_SAME_DMA;
8192 tw32(TG3PCI_PCISTATE, val);
8193 }
8194
63c3a66f 8195 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
8196 /* Allow reads and writes to the
8197 * APE register and memory space.
8198 */
8199 val = tr32(TG3PCI_PCISTATE);
8200 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
8201 PCISTATE_ALLOW_APE_SHMEM_WR |
8202 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
8203 tw32(TG3PCI_PCISTATE, val);
8204 }
8205
1da177e4
LT
8206 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
8207 /* Enable some hw fixes. */
8208 val = tr32(TG3PCI_MSI_DATA);
8209 val |= (1 << 26) | (1 << 28) | (1 << 29);
8210 tw32(TG3PCI_MSI_DATA, val);
8211 }
8212
8213 /* Descriptor ring init may make accesses to the
8214 * NIC SRAM area to setup the TX descriptors, so we
8215 * can only do this after the hardware has been
8216 * successfully reset.
8217 */
32d8c572
MC
8218 err = tg3_init_rings(tp);
8219 if (err)
8220 return err;
1da177e4 8221
63c3a66f 8222 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
8223 val = tr32(TG3PCI_DMA_RW_CTRL) &
8224 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
1a319025
MC
8225 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
8226 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
0aebff48
MC
8227 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
8228 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8229 val |= DMA_RWCTRL_TAGGED_STAT_WA;
cbf9ca6c
MC
8230 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
8231 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
8232 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
d30cdd28
MC
8233 /* This value is determined during the probe time DMA
8234 * engine test, tg3_test_dma.
8235 */
8236 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
8237 }
1da177e4
LT
8238
8239 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
8240 GRC_MODE_4X_NIC_SEND_RINGS |
8241 GRC_MODE_NO_TX_PHDR_CSUM |
8242 GRC_MODE_NO_RX_PHDR_CSUM);
8243 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
d2d746f8
MC
8244
8245 /* Pseudo-header checksum is done by hardware logic and not
8246 * the offload processers, so make the chip do the pseudo-
8247 * header checksums on receive. For transmit it is more
8248 * convenient to do the pseudo-header checksum in software
8249 * as Linux does that on transmit for us in all cases.
8250 */
8251 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
1da177e4
LT
8252
8253 tw32(GRC_MODE,
8254 tp->grc_mode |
8255 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
8256
8257 /* Setup the timer prescalar register. Clock is always 66Mhz. */
8258 val = tr32(GRC_MISC_CFG);
8259 val &= ~0xff;
8260 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
8261 tw32(GRC_MISC_CFG, val);
8262
8263 /* Initialize MBUF/DESC pool. */
63c3a66f 8264 if (tg3_flag(tp, 5750_PLUS)) {
1da177e4
LT
8265 /* Do nothing. */
8266 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
8267 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
8268 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
8269 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
8270 else
8271 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
8272 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
8273 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
63c3a66f 8274 } else if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8275 int fw_len;
8276
077f849d 8277 fw_len = tp->fw_len;
1da177e4
LT
8278 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
8279 tw32(BUFMGR_MB_POOL_ADDR,
8280 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
8281 tw32(BUFMGR_MB_POOL_SIZE,
8282 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
8283 }
1da177e4 8284
0f893dc6 8285 if (tp->dev->mtu <= ETH_DATA_LEN) {
1da177e4
LT
8286 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8287 tp->bufmgr_config.mbuf_read_dma_low_water);
8288 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8289 tp->bufmgr_config.mbuf_mac_rx_low_water);
8290 tw32(BUFMGR_MB_HIGH_WATER,
8291 tp->bufmgr_config.mbuf_high_water);
8292 } else {
8293 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8294 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
8295 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8296 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
8297 tw32(BUFMGR_MB_HIGH_WATER,
8298 tp->bufmgr_config.mbuf_high_water_jumbo);
8299 }
8300 tw32(BUFMGR_DMA_LOW_WATER,
8301 tp->bufmgr_config.dma_low_water);
8302 tw32(BUFMGR_DMA_HIGH_WATER,
8303 tp->bufmgr_config.dma_high_water);
8304
d309a46e
MC
8305 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
8306 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8307 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
4d958473
MC
8308 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8309 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
8310 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
8311 val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
d309a46e 8312 tw32(BUFMGR_MODE, val);
1da177e4
LT
8313 for (i = 0; i < 2000; i++) {
8314 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
8315 break;
8316 udelay(10);
8317 }
8318 if (i >= 2000) {
05dbe005 8319 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
1da177e4
LT
8320 return -ENODEV;
8321 }
8322
eb07a940
MC
8323 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
8324 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
b5d3772c 8325
eb07a940 8326 tg3_setup_rxbd_thresholds(tp);
1da177e4
LT
8327
8328 /* Initialize TG3_BDINFO's at:
8329 * RCVDBDI_STD_BD: standard eth size rx ring
8330 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
8331 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
8332 *
8333 * like so:
8334 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
8335 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
8336 * ring attribute flags
8337 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
8338 *
8339 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
8340 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
8341 *
8342 * The size of each ring is fixed in the firmware, but the location is
8343 * configurable.
8344 */
8345 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8346 ((u64) tpr->rx_std_mapping >> 32));
1da177e4 8347 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8348 ((u64) tpr->rx_std_mapping & 0xffffffff));
63c3a66f 8349 if (!tg3_flag(tp, 5717_PLUS))
87668d35
MC
8350 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
8351 NIC_SRAM_RX_BUFFER_DESC);
1da177e4 8352
fdb72b38 8353 /* Disable the mini ring */
63c3a66f 8354 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8355 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
8356 BDINFO_FLAGS_DISABLED);
8357
fdb72b38
MC
8358 /* Program the jumbo buffer descriptor ring control
8359 * blocks on those devices that have them.
8360 */
bb18bb94 8361 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
63c3a66f 8362 (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
1da177e4 8363
63c3a66f 8364 if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
1da177e4 8365 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8366 ((u64) tpr->rx_jmb_mapping >> 32));
1da177e4 8367 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8368 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
de9f5230
MC
8369 val = TG3_RX_JMB_RING_SIZE(tp) <<
8370 BDINFO_FLAGS_MAXLEN_SHIFT;
1da177e4 8371 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
de9f5230 8372 val | BDINFO_FLAGS_USE_EXT_RECV);
63c3a66f 8373 if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
a50d0796 8374 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
87668d35
MC
8375 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
8376 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
1da177e4
LT
8377 } else {
8378 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
8379 BDINFO_FLAGS_DISABLED);
8380 }
8381
63c3a66f 8382 if (tg3_flag(tp, 57765_PLUS)) {
7cb32cf2 8383 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
de9f5230 8384 val = TG3_RX_STD_MAX_SIZE_5700;
7cb32cf2 8385 else
de9f5230 8386 val = TG3_RX_STD_MAX_SIZE_5717;
7cb32cf2
MC
8387 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
8388 val |= (TG3_RX_STD_DMA_SZ << 2);
8389 } else
04380d40 8390 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38 8391 } else
de9f5230 8392 val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38
MC
8393
8394 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
1da177e4 8395
411da640 8396 tpr->rx_std_prod_idx = tp->rx_pending;
66711e66 8397 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
1da177e4 8398
63c3a66f
JP
8399 tpr->rx_jmb_prod_idx =
8400 tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
66711e66 8401 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
1da177e4 8402
2d31ecaf
MC
8403 tg3_rings_reset(tp);
8404
1da177e4 8405 /* Initialize MAC address and backoff seed. */
986e0aeb 8406 __tg3_set_mac_addr(tp, 0);
1da177e4
LT
8407
8408 /* MTU + ethernet header + FCS + optional VLAN tag */
f7b493e0
MC
8409 tw32(MAC_RX_MTU_SIZE,
8410 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
1da177e4
LT
8411
8412 /* The slot time is changed by tg3_setup_phy if we
8413 * run at gigabit with half duplex.
8414 */
f2096f94
MC
8415 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
8416 (6 << TX_LENGTHS_IPG_SHIFT) |
8417 (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
8418
8419 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8420 val |= tr32(MAC_TX_LENGTHS) &
8421 (TX_LENGTHS_JMB_FRM_LEN_MSK |
8422 TX_LENGTHS_CNT_DWN_VAL_MSK);
8423
8424 tw32(MAC_TX_LENGTHS, val);
1da177e4
LT
8425
8426 /* Receive rules. */
8427 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
8428 tw32(RCVLPC_CONFIG, 0x0181);
8429
8430 /* Calculate RDMAC_MODE setting early, we need it to determine
8431 * the RCVLPC_STATE_ENABLE mask.
8432 */
8433 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
8434 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
8435 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
8436 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
8437 RDMAC_MODE_LNGREAD_ENAB);
85e94ced 8438
deabaac8 8439 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
0339e4e3
MC
8440 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
8441
57e6983c 8442 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0
MC
8443 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8444 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
d30cdd28
MC
8445 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
8446 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
8447 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
8448
c5908939
MC
8449 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8450 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 8451 if (tg3_flag(tp, TSO_CAPABLE) &&
c13e3713 8452 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
8453 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
8454 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 8455 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
8456 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8457 }
8458 }
8459
63c3a66f 8460 if (tg3_flag(tp, PCI_EXPRESS))
85e94ced
MC
8461 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8462
63c3a66f
JP
8463 if (tg3_flag(tp, HW_TSO_1) ||
8464 tg3_flag(tp, HW_TSO_2) ||
8465 tg3_flag(tp, HW_TSO_3))
027455ad
MC
8466 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
8467
108a6c16 8468 if (tg3_flag(tp, 57765_PLUS) ||
e849cdc3 8469 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
027455ad
MC
8470 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
8471 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
1da177e4 8472
f2096f94
MC
8473 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8474 rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
8475
41a8a7ee
MC
8476 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
8477 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
8478 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8479 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f 8480 tg3_flag(tp, 57765_PLUS)) {
41a8a7ee 8481 val = tr32(TG3_RDMA_RSRVCTRL_REG);
d78b59f5
MC
8482 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8483 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
b4495ed8
MC
8484 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
8485 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
8486 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
8487 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
8488 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
8489 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
b75cc0e4 8490 }
41a8a7ee
MC
8491 tw32(TG3_RDMA_RSRVCTRL_REG,
8492 val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
8493 }
8494
d78b59f5
MC
8495 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8496 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
d309a46e
MC
8497 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
8498 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
8499 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
8500 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
8501 }
8502
1da177e4 8503 /* Receive/send statistics. */
63c3a66f 8504 if (tg3_flag(tp, 5750_PLUS)) {
1661394e
MC
8505 val = tr32(RCVLPC_STATS_ENABLE);
8506 val &= ~RCVLPC_STATSENAB_DACK_FIX;
8507 tw32(RCVLPC_STATS_ENABLE, val);
8508 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
63c3a66f 8509 tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8510 val = tr32(RCVLPC_STATS_ENABLE);
8511 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
8512 tw32(RCVLPC_STATS_ENABLE, val);
8513 } else {
8514 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
8515 }
8516 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
8517 tw32(SNDDATAI_STATSENAB, 0xffffff);
8518 tw32(SNDDATAI_STATSCTRL,
8519 (SNDDATAI_SCTRL_ENABLE |
8520 SNDDATAI_SCTRL_FASTUPD));
8521
8522 /* Setup host coalescing engine. */
8523 tw32(HOSTCC_MODE, 0);
8524 for (i = 0; i < 2000; i++) {
8525 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
8526 break;
8527 udelay(10);
8528 }
8529
d244c892 8530 __tg3_set_coalesce(tp, &tp->coal);
1da177e4 8531
63c3a66f 8532 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
8533 /* Status/statistics block address. See tg3_timer,
8534 * the tg3_periodic_fetch_stats call there, and
8535 * tg3_get_stats to see how this works for 5705/5750 chips.
8536 */
1da177e4
LT
8537 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8538 ((u64) tp->stats_mapping >> 32));
8539 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8540 ((u64) tp->stats_mapping & 0xffffffff));
8541 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
2d31ecaf 8542
1da177e4 8543 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
2d31ecaf
MC
8544
8545 /* Clear statistics and status block memory areas */
8546 for (i = NIC_SRAM_STATS_BLK;
8547 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
8548 i += sizeof(u32)) {
8549 tg3_write_mem(tp, i, 0);
8550 udelay(40);
8551 }
1da177e4
LT
8552 }
8553
8554 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
8555
8556 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
8557 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
63c3a66f 8558 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8559 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
8560
f07e9af3
MC
8561 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
8562 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c94e3941
MC
8563 /* reset to prevent losing 1st rx packet intermittently */
8564 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8565 udelay(10);
8566 }
8567
3bda1258 8568 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
9e975cc2
MC
8569 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
8570 MAC_MODE_FHDE_ENABLE;
8571 if (tg3_flag(tp, ENABLE_APE))
8572 tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
63c3a66f 8573 if (!tg3_flag(tp, 5705_PLUS) &&
f07e9af3 8574 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
e8f3f6ca
MC
8575 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
8576 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
1da177e4
LT
8577 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
8578 udelay(40);
8579
314fba34 8580 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
63c3a66f 8581 * If TG3_FLAG_IS_NIC is zero, we should read the
314fba34
MC
8582 * register to preserve the GPIO settings for LOMs. The GPIOs,
8583 * whether used as inputs or outputs, are set by boot code after
8584 * reset.
8585 */
63c3a66f 8586 if (!tg3_flag(tp, IS_NIC)) {
314fba34
MC
8587 u32 gpio_mask;
8588
9d26e213
MC
8589 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
8590 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
8591 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
3e7d83bc
MC
8592
8593 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
8594 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
8595 GRC_LCLCTRL_GPIO_OUTPUT3;
8596
af36e6b6
MC
8597 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
8598 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
8599
aaf84465 8600 tp->grc_local_ctrl &= ~gpio_mask;
314fba34
MC
8601 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
8602
8603 /* GPIO1 must be driven high for eeprom write protect */
63c3a66f 8604 if (tg3_flag(tp, EEPROM_WRITE_PROT))
9d26e213
MC
8605 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
8606 GRC_LCLCTRL_GPIO_OUTPUT1);
314fba34 8607 }
1da177e4
LT
8608 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8609 udelay(100);
8610
63c3a66f 8611 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1) {
baf8a94a
MC
8612 val = tr32(MSGINT_MODE);
8613 val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
8614 tw32(MSGINT_MODE, val);
8615 }
8616
63c3a66f 8617 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
8618 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
8619 udelay(40);
8620 }
8621
8622 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
8623 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
8624 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
8625 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
8626 WDMAC_MODE_LNGREAD_ENAB);
8627
c5908939
MC
8628 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8629 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 8630 if (tg3_flag(tp, TSO_CAPABLE) &&
1da177e4
LT
8631 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
8632 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
8633 /* nothing */
8634 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 8635 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
8636 val |= WDMAC_MODE_RX_ACCEL;
8637 }
8638 }
8639
d9ab5ad1 8640 /* Enable host coalescing bug fix */
63c3a66f 8641 if (tg3_flag(tp, 5755_PLUS))
f51f3562 8642 val |= WDMAC_MODE_STATUS_TAG_FIX;
d9ab5ad1 8643
788a035e
MC
8644 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
8645 val |= WDMAC_MODE_BURST_ALL_DATA;
8646
1da177e4
LT
8647 tw32_f(WDMAC_MODE, val);
8648 udelay(40);
8649
63c3a66f 8650 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
8651 u16 pcix_cmd;
8652
8653 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8654 &pcix_cmd);
1da177e4 8655 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
9974a356
MC
8656 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
8657 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8658 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
9974a356
MC
8659 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
8660 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8661 }
9974a356
MC
8662 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8663 pcix_cmd);
1da177e4
LT
8664 }
8665
8666 tw32_f(RDMAC_MODE, rdmac_mode);
8667 udelay(40);
8668
8669 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
63c3a66f 8670 if (!tg3_flag(tp, 5705_PLUS))
1da177e4 8671 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
9936bcf6
MC
8672
8673 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
8674 tw32(SNDDATAC_MODE,
8675 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
8676 else
8677 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
8678
1da177e4
LT
8679 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
8680 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
7cb32cf2 8681 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
63c3a66f 8682 if (tg3_flag(tp, LRG_PROD_RING_CAP))
7cb32cf2
MC
8683 val |= RCVDBDI_MODE_LRG_RING_SZ;
8684 tw32(RCVDBDI_MODE, val);
1da177e4 8685 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
63c3a66f
JP
8686 if (tg3_flag(tp, HW_TSO_1) ||
8687 tg3_flag(tp, HW_TSO_2) ||
8688 tg3_flag(tp, HW_TSO_3))
1da177e4 8689 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
baf8a94a 8690 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
63c3a66f 8691 if (tg3_flag(tp, ENABLE_TSS))
baf8a94a
MC
8692 val |= SNDBDI_MODE_MULTI_TXQ_EN;
8693 tw32(SNDBDI_MODE, val);
1da177e4
LT
8694 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
8695
8696 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
8697 err = tg3_load_5701_a0_firmware_fix(tp);
8698 if (err)
8699 return err;
8700 }
8701
63c3a66f 8702 if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8703 err = tg3_load_tso_firmware(tp);
8704 if (err)
8705 return err;
8706 }
1da177e4
LT
8707
8708 tp->tx_mode = TX_MODE_ENABLE;
f2096f94 8709
63c3a66f 8710 if (tg3_flag(tp, 5755_PLUS) ||
b1d05210
MC
8711 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
8712 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
f2096f94
MC
8713
8714 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
8715 val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
8716 tp->tx_mode &= ~val;
8717 tp->tx_mode |= tr32(MAC_TX_MODE) & val;
8718 }
8719
1da177e4
LT
8720 tw32_f(MAC_TX_MODE, tp->tx_mode);
8721 udelay(100);
8722
63c3a66f 8723 if (tg3_flag(tp, ENABLE_RSS)) {
9d53fa12 8724 int i = 0;
baf8a94a 8725 u32 reg = MAC_RSS_INDIR_TBL_0;
baf8a94a 8726
9d53fa12
MC
8727 if (tp->irq_cnt == 2) {
8728 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i += 8) {
8729 tw32(reg, 0x0);
8730 reg += 4;
8731 }
8732 } else {
8733 u32 val;
baf8a94a 8734
9d53fa12
MC
8735 while (i < TG3_RSS_INDIR_TBL_SIZE) {
8736 val = i % (tp->irq_cnt - 1);
8737 i++;
8738 for (; i % 8; i++) {
8739 val <<= 4;
8740 val |= (i % (tp->irq_cnt - 1));
8741 }
baf8a94a
MC
8742 tw32(reg, val);
8743 reg += 4;
8744 }
8745 }
8746
8747 /* Setup the "secret" hash key. */
8748 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
8749 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
8750 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
8751 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
8752 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
8753 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
8754 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
8755 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
8756 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
8757 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
8758 }
8759
1da177e4 8760 tp->rx_mode = RX_MODE_ENABLE;
63c3a66f 8761 if (tg3_flag(tp, 5755_PLUS))
af36e6b6
MC
8762 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
8763
63c3a66f 8764 if (tg3_flag(tp, ENABLE_RSS))
baf8a94a
MC
8765 tp->rx_mode |= RX_MODE_RSS_ENABLE |
8766 RX_MODE_RSS_ITBL_HASH_BITS_7 |
8767 RX_MODE_RSS_IPV6_HASH_EN |
8768 RX_MODE_RSS_TCP_IPV6_HASH_EN |
8769 RX_MODE_RSS_IPV4_HASH_EN |
8770 RX_MODE_RSS_TCP_IPV4_HASH_EN;
8771
1da177e4
LT
8772 tw32_f(MAC_RX_MODE, tp->rx_mode);
8773 udelay(10);
8774
1da177e4
LT
8775 tw32(MAC_LED_CTRL, tp->led_ctrl);
8776
8777 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
f07e9af3 8778 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4
LT
8779 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8780 udelay(10);
8781 }
8782 tw32_f(MAC_RX_MODE, tp->rx_mode);
8783 udelay(10);
8784
f07e9af3 8785 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4 8786 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
f07e9af3 8787 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
1da177e4
LT
8788 /* Set drive transmission level to 1.2V */
8789 /* only if the signal pre-emphasis bit is not set */
8790 val = tr32(MAC_SERDES_CFG);
8791 val &= 0xfffff000;
8792 val |= 0x880;
8793 tw32(MAC_SERDES_CFG, val);
8794 }
8795 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
8796 tw32(MAC_SERDES_CFG, 0x616000);
8797 }
8798
8799 /* Prevent chip from dropping frames when flow control
8800 * is enabled.
8801 */
666bc831
MC
8802 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8803 val = 1;
8804 else
8805 val = 2;
8806 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
1da177e4
LT
8807
8808 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
f07e9af3 8809 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
1da177e4 8810 /* Use hardware link auto-negotiation */
63c3a66f 8811 tg3_flag_set(tp, HW_AUTONEG);
1da177e4
LT
8812 }
8813
f07e9af3 8814 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
6ff6f81d 8815 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
d4d2c558
MC
8816 u32 tmp;
8817
8818 tmp = tr32(SERDES_RX_CTRL);
8819 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
8820 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
8821 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
8822 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8823 }
8824
63c3a66f 8825 if (!tg3_flag(tp, USE_PHYLIB)) {
80096068
MC
8826 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
8827 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
8828 tp->link_config.speed = tp->link_config.orig_speed;
8829 tp->link_config.duplex = tp->link_config.orig_duplex;
8830 tp->link_config.autoneg = tp->link_config.orig_autoneg;
8831 }
1da177e4 8832
dd477003
MC
8833 err = tg3_setup_phy(tp, 0);
8834 if (err)
8835 return err;
1da177e4 8836
f07e9af3
MC
8837 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
8838 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
dd477003
MC
8839 u32 tmp;
8840
8841 /* Clear CRC stats. */
8842 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
8843 tg3_writephy(tp, MII_TG3_TEST1,
8844 tmp | MII_TG3_TEST1_CRC_EN);
f08aa1a8 8845 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
dd477003 8846 }
1da177e4
LT
8847 }
8848 }
8849
8850 __tg3_set_rx_mode(tp->dev);
8851
8852 /* Initialize receive rules. */
8853 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
8854 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
8855 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
8856 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
8857
63c3a66f 8858 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
1da177e4
LT
8859 limit = 8;
8860 else
8861 limit = 16;
63c3a66f 8862 if (tg3_flag(tp, ENABLE_ASF))
1da177e4
LT
8863 limit -= 4;
8864 switch (limit) {
8865 case 16:
8866 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
8867 case 15:
8868 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
8869 case 14:
8870 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
8871 case 13:
8872 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
8873 case 12:
8874 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
8875 case 11:
8876 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
8877 case 10:
8878 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
8879 case 9:
8880 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
8881 case 8:
8882 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
8883 case 7:
8884 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
8885 case 6:
8886 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
8887 case 5:
8888 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
8889 case 4:
8890 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
8891 case 3:
8892 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
8893 case 2:
8894 case 1:
8895
8896 default:
8897 break;
855e1111 8898 }
1da177e4 8899
63c3a66f 8900 if (tg3_flag(tp, ENABLE_APE))
9ce768ea
MC
8901 /* Write our heartbeat update interval to APE. */
8902 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
8903 APE_HOST_HEARTBEAT_INT_DISABLE);
0d3031d9 8904
1da177e4
LT
8905 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
8906
1da177e4
LT
8907 return 0;
8908}
8909
8910/* Called at device open time to get the chip ready for
8911 * packet processing. Invoked with tp->lock held.
8912 */
8e7a22e3 8913static int tg3_init_hw(struct tg3 *tp, int reset_phy)
1da177e4 8914{
1da177e4
LT
8915 tg3_switch_clocks(tp);
8916
8917 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
8918
2f751b67 8919 return tg3_reset_hw(tp, reset_phy);
1da177e4
LT
8920}
8921
8922#define TG3_STAT_ADD32(PSTAT, REG) \
8923do { u32 __val = tr32(REG); \
8924 (PSTAT)->low += __val; \
8925 if ((PSTAT)->low < __val) \
8926 (PSTAT)->high += 1; \
8927} while (0)
8928
8929static void tg3_periodic_fetch_stats(struct tg3 *tp)
8930{
8931 struct tg3_hw_stats *sp = tp->hw_stats;
8932
8933 if (!netif_carrier_ok(tp->dev))
8934 return;
8935
8936 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
8937 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
8938 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
8939 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
8940 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
8941 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
8942 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
8943 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
8944 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
8945 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
8946 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
8947 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
8948 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
8949
8950 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
8951 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
8952 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
8953 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
8954 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
8955 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
8956 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
8957 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
8958 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
8959 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
8960 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
8961 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
8962 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
8963 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
463d305b
MC
8964
8965 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
310050fa
MC
8966 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
8967 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
8968 tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
4d958473
MC
8969 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
8970 } else {
8971 u32 val = tr32(HOSTCC_FLOW_ATTN);
8972 val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
8973 if (val) {
8974 tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
8975 sp->rx_discards.low += val;
8976 if (sp->rx_discards.low < val)
8977 sp->rx_discards.high += 1;
8978 }
8979 sp->mbuf_lwm_thresh_hit = sp->rx_discards;
8980 }
463d305b 8981 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
1da177e4
LT
8982}
8983
0e6cf6a9
MC
8984static void tg3_chk_missed_msi(struct tg3 *tp)
8985{
8986 u32 i;
8987
8988 for (i = 0; i < tp->irq_cnt; i++) {
8989 struct tg3_napi *tnapi = &tp->napi[i];
8990
8991 if (tg3_has_work(tnapi)) {
8992 if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
8993 tnapi->last_tx_cons == tnapi->tx_cons) {
8994 if (tnapi->chk_msi_cnt < 1) {
8995 tnapi->chk_msi_cnt++;
8996 return;
8997 }
8998 tw32_mailbox(tnapi->int_mbox,
8999 tnapi->last_tag << 24);
9000 }
9001 }
9002 tnapi->chk_msi_cnt = 0;
9003 tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
9004 tnapi->last_tx_cons = tnapi->tx_cons;
9005 }
9006}
9007
1da177e4
LT
9008static void tg3_timer(unsigned long __opaque)
9009{
9010 struct tg3 *tp = (struct tg3 *) __opaque;
1da177e4 9011
f475f163
MC
9012 if (tp->irq_sync)
9013 goto restart_timer;
9014
f47c11ee 9015 spin_lock(&tp->lock);
1da177e4 9016
0e6cf6a9
MC
9017 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
9018 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
9019 tg3_chk_missed_msi(tp);
9020
63c3a66f 9021 if (!tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
9022 /* All of this garbage is because when using non-tagged
9023 * IRQ status the mailbox/status_block protocol the chip
9024 * uses with the cpu is race prone.
9025 */
898a56f8 9026 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
fac9b83e
DM
9027 tw32(GRC_LOCAL_CTRL,
9028 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
9029 } else {
9030 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 9031 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
fac9b83e 9032 }
1da177e4 9033
fac9b83e 9034 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
63c3a66f 9035 tg3_flag_set(tp, RESTART_TIMER);
f47c11ee 9036 spin_unlock(&tp->lock);
fac9b83e
DM
9037 schedule_work(&tp->reset_task);
9038 return;
9039 }
1da177e4
LT
9040 }
9041
1da177e4
LT
9042 /* This part only runs once per second. */
9043 if (!--tp->timer_counter) {
63c3a66f 9044 if (tg3_flag(tp, 5705_PLUS))
fac9b83e
DM
9045 tg3_periodic_fetch_stats(tp);
9046
b0c5943f
MC
9047 if (tp->setlpicnt && !--tp->setlpicnt)
9048 tg3_phy_eee_enable(tp);
52b02d04 9049
63c3a66f 9050 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
9051 u32 mac_stat;
9052 int phy_event;
9053
9054 mac_stat = tr32(MAC_STATUS);
9055
9056 phy_event = 0;
f07e9af3 9057 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
1da177e4
LT
9058 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
9059 phy_event = 1;
9060 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
9061 phy_event = 1;
9062
9063 if (phy_event)
9064 tg3_setup_phy(tp, 0);
63c3a66f 9065 } else if (tg3_flag(tp, POLL_SERDES)) {
1da177e4
LT
9066 u32 mac_stat = tr32(MAC_STATUS);
9067 int need_setup = 0;
9068
9069 if (netif_carrier_ok(tp->dev) &&
9070 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
9071 need_setup = 1;
9072 }
be98da6a 9073 if (!netif_carrier_ok(tp->dev) &&
1da177e4
LT
9074 (mac_stat & (MAC_STATUS_PCS_SYNCED |
9075 MAC_STATUS_SIGNAL_DET))) {
9076 need_setup = 1;
9077 }
9078 if (need_setup) {
3d3ebe74
MC
9079 if (!tp->serdes_counter) {
9080 tw32_f(MAC_MODE,
9081 (tp->mac_mode &
9082 ~MAC_MODE_PORT_MODE_MASK));
9083 udelay(40);
9084 tw32_f(MAC_MODE, tp->mac_mode);
9085 udelay(40);
9086 }
1da177e4
LT
9087 tg3_setup_phy(tp, 0);
9088 }
f07e9af3 9089 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
63c3a66f 9090 tg3_flag(tp, 5780_CLASS)) {
747e8f8b 9091 tg3_serdes_parallel_detect(tp);
57d8b880 9092 }
1da177e4
LT
9093
9094 tp->timer_counter = tp->timer_multiplier;
9095 }
9096
130b8e4d
MC
9097 /* Heartbeat is only sent once every 2 seconds.
9098 *
9099 * The heartbeat is to tell the ASF firmware that the host
9100 * driver is still alive. In the event that the OS crashes,
9101 * ASF needs to reset the hardware to free up the FIFO space
9102 * that may be filled with rx packets destined for the host.
9103 * If the FIFO is full, ASF will no longer function properly.
9104 *
9105 * Unintended resets have been reported on real time kernels
9106 * where the timer doesn't run on time. Netpoll will also have
9107 * same problem.
9108 *
9109 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
9110 * to check the ring condition when the heartbeat is expiring
9111 * before doing the reset. This will prevent most unintended
9112 * resets.
9113 */
1da177e4 9114 if (!--tp->asf_counter) {
63c3a66f 9115 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
7c5026aa
MC
9116 tg3_wait_for_event_ack(tp);
9117
bbadf503 9118 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
130b8e4d 9119 FWCMD_NICDRV_ALIVE3);
bbadf503 9120 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
c6cdf436
MC
9121 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
9122 TG3_FW_UPDATE_TIMEOUT_SEC);
4ba526ce
MC
9123
9124 tg3_generate_fw_event(tp);
1da177e4
LT
9125 }
9126 tp->asf_counter = tp->asf_multiplier;
9127 }
9128
f47c11ee 9129 spin_unlock(&tp->lock);
1da177e4 9130
f475f163 9131restart_timer:
1da177e4
LT
9132 tp->timer.expires = jiffies + tp->timer_offset;
9133 add_timer(&tp->timer);
9134}
9135
4f125f42 9136static int tg3_request_irq(struct tg3 *tp, int irq_num)
fcfa0a32 9137{
7d12e780 9138 irq_handler_t fn;
fcfa0a32 9139 unsigned long flags;
4f125f42
MC
9140 char *name;
9141 struct tg3_napi *tnapi = &tp->napi[irq_num];
9142
9143 if (tp->irq_cnt == 1)
9144 name = tp->dev->name;
9145 else {
9146 name = &tnapi->irq_lbl[0];
9147 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
9148 name[IFNAMSIZ-1] = 0;
9149 }
fcfa0a32 9150
63c3a66f 9151 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
fcfa0a32 9152 fn = tg3_msi;
63c3a66f 9153 if (tg3_flag(tp, 1SHOT_MSI))
fcfa0a32 9154 fn = tg3_msi_1shot;
ab392d2d 9155 flags = 0;
fcfa0a32
MC
9156 } else {
9157 fn = tg3_interrupt;
63c3a66f 9158 if (tg3_flag(tp, TAGGED_STATUS))
fcfa0a32 9159 fn = tg3_interrupt_tagged;
ab392d2d 9160 flags = IRQF_SHARED;
fcfa0a32 9161 }
4f125f42
MC
9162
9163 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
fcfa0a32
MC
9164}
9165
7938109f
MC
9166static int tg3_test_interrupt(struct tg3 *tp)
9167{
09943a18 9168 struct tg3_napi *tnapi = &tp->napi[0];
7938109f 9169 struct net_device *dev = tp->dev;
b16250e3 9170 int err, i, intr_ok = 0;
f6eb9b1f 9171 u32 val;
7938109f 9172
d4bc3927
MC
9173 if (!netif_running(dev))
9174 return -ENODEV;
9175
7938109f
MC
9176 tg3_disable_ints(tp);
9177
4f125f42 9178 free_irq(tnapi->irq_vec, tnapi);
7938109f 9179
f6eb9b1f
MC
9180 /*
9181 * Turn off MSI one shot mode. Otherwise this test has no
9182 * observable way to know whether the interrupt was delivered.
9183 */
3aa1cdf8 9184 if (tg3_flag(tp, 57765_PLUS)) {
f6eb9b1f
MC
9185 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
9186 tw32(MSGINT_MODE, val);
9187 }
9188
4f125f42 9189 err = request_irq(tnapi->irq_vec, tg3_test_isr,
09943a18 9190 IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
7938109f
MC
9191 if (err)
9192 return err;
9193
898a56f8 9194 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
7938109f
MC
9195 tg3_enable_ints(tp);
9196
9197 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 9198 tnapi->coal_now);
7938109f
MC
9199
9200 for (i = 0; i < 5; i++) {
b16250e3
MC
9201 u32 int_mbox, misc_host_ctrl;
9202
898a56f8 9203 int_mbox = tr32_mailbox(tnapi->int_mbox);
b16250e3
MC
9204 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
9205
9206 if ((int_mbox != 0) ||
9207 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
9208 intr_ok = 1;
7938109f 9209 break;
b16250e3
MC
9210 }
9211
3aa1cdf8
MC
9212 if (tg3_flag(tp, 57765_PLUS) &&
9213 tnapi->hw_status->status_tag != tnapi->last_tag)
9214 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
9215
7938109f
MC
9216 msleep(10);
9217 }
9218
9219 tg3_disable_ints(tp);
9220
4f125f42 9221 free_irq(tnapi->irq_vec, tnapi);
6aa20a22 9222
4f125f42 9223 err = tg3_request_irq(tp, 0);
7938109f
MC
9224
9225 if (err)
9226 return err;
9227
f6eb9b1f
MC
9228 if (intr_ok) {
9229 /* Reenable MSI one shot mode. */
3aa1cdf8 9230 if (tg3_flag(tp, 57765_PLUS)) {
f6eb9b1f
MC
9231 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
9232 tw32(MSGINT_MODE, val);
9233 }
7938109f 9234 return 0;
f6eb9b1f 9235 }
7938109f
MC
9236
9237 return -EIO;
9238}
9239
9240/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
9241 * successfully restored
9242 */
9243static int tg3_test_msi(struct tg3 *tp)
9244{
7938109f
MC
9245 int err;
9246 u16 pci_cmd;
9247
63c3a66f 9248 if (!tg3_flag(tp, USING_MSI))
7938109f
MC
9249 return 0;
9250
9251 /* Turn off SERR reporting in case MSI terminates with Master
9252 * Abort.
9253 */
9254 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
9255 pci_write_config_word(tp->pdev, PCI_COMMAND,
9256 pci_cmd & ~PCI_COMMAND_SERR);
9257
9258 err = tg3_test_interrupt(tp);
9259
9260 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
9261
9262 if (!err)
9263 return 0;
9264
9265 /* other failures */
9266 if (err != -EIO)
9267 return err;
9268
9269 /* MSI test failed, go back to INTx mode */
5129c3a3
MC
9270 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
9271 "to INTx mode. Please report this failure to the PCI "
9272 "maintainer and include system chipset information\n");
7938109f 9273
4f125f42 9274 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
09943a18 9275
7938109f
MC
9276 pci_disable_msi(tp->pdev);
9277
63c3a66f 9278 tg3_flag_clear(tp, USING_MSI);
dc8bf1b1 9279 tp->napi[0].irq_vec = tp->pdev->irq;
7938109f 9280
4f125f42 9281 err = tg3_request_irq(tp, 0);
7938109f
MC
9282 if (err)
9283 return err;
9284
9285 /* Need to reset the chip because the MSI cycle may have terminated
9286 * with Master Abort.
9287 */
f47c11ee 9288 tg3_full_lock(tp, 1);
7938109f 9289
944d980e 9290 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
8e7a22e3 9291 err = tg3_init_hw(tp, 1);
7938109f 9292
f47c11ee 9293 tg3_full_unlock(tp);
7938109f
MC
9294
9295 if (err)
4f125f42 9296 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
7938109f
MC
9297
9298 return err;
9299}
9300
9e9fd12d
MC
9301static int tg3_request_firmware(struct tg3 *tp)
9302{
9303 const __be32 *fw_data;
9304
9305 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
05dbe005
JP
9306 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
9307 tp->fw_needed);
9e9fd12d
MC
9308 return -ENOENT;
9309 }
9310
9311 fw_data = (void *)tp->fw->data;
9312
9313 /* Firmware blob starts with version numbers, followed by
9314 * start address and _full_ length including BSS sections
9315 * (which must be longer than the actual data, of course
9316 */
9317
9318 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
9319 if (tp->fw_len < (tp->fw->size - 12)) {
05dbe005
JP
9320 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
9321 tp->fw_len, tp->fw_needed);
9e9fd12d
MC
9322 release_firmware(tp->fw);
9323 tp->fw = NULL;
9324 return -EINVAL;
9325 }
9326
9327 /* We no longer need firmware; we have it. */
9328 tp->fw_needed = NULL;
9329 return 0;
9330}
9331
679563f4
MC
9332static bool tg3_enable_msix(struct tg3 *tp)
9333{
9334 int i, rc, cpus = num_online_cpus();
9335 struct msix_entry msix_ent[tp->irq_max];
9336
9337 if (cpus == 1)
9338 /* Just fallback to the simpler MSI mode. */
9339 return false;
9340
9341 /*
9342 * We want as many rx rings enabled as there are cpus.
9343 * The first MSIX vector only deals with link interrupts, etc,
9344 * so we add one to the number of vectors we are requesting.
9345 */
9346 tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
9347
9348 for (i = 0; i < tp->irq_max; i++) {
9349 msix_ent[i].entry = i;
9350 msix_ent[i].vector = 0;
9351 }
9352
9353 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
2430b031
MC
9354 if (rc < 0) {
9355 return false;
9356 } else if (rc != 0) {
679563f4
MC
9357 if (pci_enable_msix(tp->pdev, msix_ent, rc))
9358 return false;
05dbe005
JP
9359 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
9360 tp->irq_cnt, rc);
679563f4
MC
9361 tp->irq_cnt = rc;
9362 }
9363
9364 for (i = 0; i < tp->irq_max; i++)
9365 tp->napi[i].irq_vec = msix_ent[i].vector;
9366
2ddaad39
BH
9367 netif_set_real_num_tx_queues(tp->dev, 1);
9368 rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
9369 if (netif_set_real_num_rx_queues(tp->dev, rc)) {
9370 pci_disable_msix(tp->pdev);
9371 return false;
9372 }
b92b9040
MC
9373
9374 if (tp->irq_cnt > 1) {
63c3a66f 9375 tg3_flag_set(tp, ENABLE_RSS);
d78b59f5
MC
9376
9377 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
9378 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
63c3a66f 9379 tg3_flag_set(tp, ENABLE_TSS);
b92b9040
MC
9380 netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
9381 }
9382 }
2430b031 9383
679563f4
MC
9384 return true;
9385}
9386
07b0173c
MC
9387static void tg3_ints_init(struct tg3 *tp)
9388{
63c3a66f
JP
9389 if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
9390 !tg3_flag(tp, TAGGED_STATUS)) {
07b0173c
MC
9391 /* All MSI supporting chips should support tagged
9392 * status. Assert that this is the case.
9393 */
5129c3a3
MC
9394 netdev_warn(tp->dev,
9395 "MSI without TAGGED_STATUS? Not using MSI\n");
679563f4 9396 goto defcfg;
07b0173c 9397 }
4f125f42 9398
63c3a66f
JP
9399 if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
9400 tg3_flag_set(tp, USING_MSIX);
9401 else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
9402 tg3_flag_set(tp, USING_MSI);
679563f4 9403
63c3a66f 9404 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
679563f4 9405 u32 msi_mode = tr32(MSGINT_MODE);
63c3a66f 9406 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
baf8a94a 9407 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
679563f4
MC
9408 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
9409 }
9410defcfg:
63c3a66f 9411 if (!tg3_flag(tp, USING_MSIX)) {
679563f4
MC
9412 tp->irq_cnt = 1;
9413 tp->napi[0].irq_vec = tp->pdev->irq;
2ddaad39 9414 netif_set_real_num_tx_queues(tp->dev, 1);
85407885 9415 netif_set_real_num_rx_queues(tp->dev, 1);
679563f4 9416 }
07b0173c
MC
9417}
9418
9419static void tg3_ints_fini(struct tg3 *tp)
9420{
63c3a66f 9421 if (tg3_flag(tp, USING_MSIX))
679563f4 9422 pci_disable_msix(tp->pdev);
63c3a66f 9423 else if (tg3_flag(tp, USING_MSI))
679563f4 9424 pci_disable_msi(tp->pdev);
63c3a66f
JP
9425 tg3_flag_clear(tp, USING_MSI);
9426 tg3_flag_clear(tp, USING_MSIX);
9427 tg3_flag_clear(tp, ENABLE_RSS);
9428 tg3_flag_clear(tp, ENABLE_TSS);
07b0173c
MC
9429}
9430
1da177e4
LT
9431static int tg3_open(struct net_device *dev)
9432{
9433 struct tg3 *tp = netdev_priv(dev);
4f125f42 9434 int i, err;
1da177e4 9435
9e9fd12d
MC
9436 if (tp->fw_needed) {
9437 err = tg3_request_firmware(tp);
9438 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
9439 if (err)
9440 return err;
9441 } else if (err) {
05dbe005 9442 netdev_warn(tp->dev, "TSO capability disabled\n");
63c3a66f
JP
9443 tg3_flag_clear(tp, TSO_CAPABLE);
9444 } else if (!tg3_flag(tp, TSO_CAPABLE)) {
05dbe005 9445 netdev_notice(tp->dev, "TSO capability restored\n");
63c3a66f 9446 tg3_flag_set(tp, TSO_CAPABLE);
9e9fd12d
MC
9447 }
9448 }
9449
c49a1561
MC
9450 netif_carrier_off(tp->dev);
9451
c866b7ea 9452 err = tg3_power_up(tp);
2f751b67 9453 if (err)
bc1c7567 9454 return err;
2f751b67
MC
9455
9456 tg3_full_lock(tp, 0);
bc1c7567 9457
1da177e4 9458 tg3_disable_ints(tp);
63c3a66f 9459 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 9460
f47c11ee 9461 tg3_full_unlock(tp);
1da177e4 9462
679563f4
MC
9463 /*
9464 * Setup interrupts first so we know how
9465 * many NAPI resources to allocate
9466 */
9467 tg3_ints_init(tp);
9468
1da177e4
LT
9469 /* The placement of this call is tied
9470 * to the setup and use of Host TX descriptors.
9471 */
9472 err = tg3_alloc_consistent(tp);
9473 if (err)
679563f4 9474 goto err_out1;
88b06bc2 9475
66cfd1bd
MC
9476 tg3_napi_init(tp);
9477
fed97810 9478 tg3_napi_enable(tp);
1da177e4 9479
4f125f42
MC
9480 for (i = 0; i < tp->irq_cnt; i++) {
9481 struct tg3_napi *tnapi = &tp->napi[i];
9482 err = tg3_request_irq(tp, i);
9483 if (err) {
9484 for (i--; i >= 0; i--)
9485 free_irq(tnapi->irq_vec, tnapi);
9486 break;
9487 }
9488 }
1da177e4 9489
07b0173c 9490 if (err)
679563f4 9491 goto err_out2;
bea3348e 9492
f47c11ee 9493 tg3_full_lock(tp, 0);
1da177e4 9494
8e7a22e3 9495 err = tg3_init_hw(tp, 1);
1da177e4 9496 if (err) {
944d980e 9497 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
9498 tg3_free_rings(tp);
9499 } else {
0e6cf6a9
MC
9500 if (tg3_flag(tp, TAGGED_STATUS) &&
9501 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
9502 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765)
fac9b83e
DM
9503 tp->timer_offset = HZ;
9504 else
9505 tp->timer_offset = HZ / 10;
9506
9507 BUG_ON(tp->timer_offset > HZ);
9508 tp->timer_counter = tp->timer_multiplier =
9509 (HZ / tp->timer_offset);
9510 tp->asf_counter = tp->asf_multiplier =
28fbef78 9511 ((HZ / tp->timer_offset) * 2);
1da177e4
LT
9512
9513 init_timer(&tp->timer);
9514 tp->timer.expires = jiffies + tp->timer_offset;
9515 tp->timer.data = (unsigned long) tp;
9516 tp->timer.function = tg3_timer;
1da177e4
LT
9517 }
9518
f47c11ee 9519 tg3_full_unlock(tp);
1da177e4 9520
07b0173c 9521 if (err)
679563f4 9522 goto err_out3;
1da177e4 9523
63c3a66f 9524 if (tg3_flag(tp, USING_MSI)) {
7938109f 9525 err = tg3_test_msi(tp);
fac9b83e 9526
7938109f 9527 if (err) {
f47c11ee 9528 tg3_full_lock(tp, 0);
944d980e 9529 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
7938109f 9530 tg3_free_rings(tp);
f47c11ee 9531 tg3_full_unlock(tp);
7938109f 9532
679563f4 9533 goto err_out2;
7938109f 9534 }
fcfa0a32 9535
63c3a66f 9536 if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
f6eb9b1f 9537 u32 val = tr32(PCIE_TRANSACTION_CFG);
fcfa0a32 9538
f6eb9b1f
MC
9539 tw32(PCIE_TRANSACTION_CFG,
9540 val | PCIE_TRANS_CFG_1SHOT_MSI);
fcfa0a32 9541 }
7938109f
MC
9542 }
9543
b02fd9e3
MC
9544 tg3_phy_start(tp);
9545
f47c11ee 9546 tg3_full_lock(tp, 0);
1da177e4 9547
7938109f 9548 add_timer(&tp->timer);
63c3a66f 9549 tg3_flag_set(tp, INIT_COMPLETE);
1da177e4
LT
9550 tg3_enable_ints(tp);
9551
f47c11ee 9552 tg3_full_unlock(tp);
1da177e4 9553
fe5f5787 9554 netif_tx_start_all_queues(dev);
1da177e4 9555
06c03c02
MB
9556 /*
9557 * Reset loopback feature if it was turned on while the device was down
9558 * make sure that it's installed properly now.
9559 */
9560 if (dev->features & NETIF_F_LOOPBACK)
9561 tg3_set_loopback(dev, dev->features);
9562
1da177e4 9563 return 0;
07b0173c 9564
679563f4 9565err_out3:
4f125f42
MC
9566 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9567 struct tg3_napi *tnapi = &tp->napi[i];
9568 free_irq(tnapi->irq_vec, tnapi);
9569 }
07b0173c 9570
679563f4 9571err_out2:
fed97810 9572 tg3_napi_disable(tp);
66cfd1bd 9573 tg3_napi_fini(tp);
07b0173c 9574 tg3_free_consistent(tp);
679563f4
MC
9575
9576err_out1:
9577 tg3_ints_fini(tp);
cd0d7228
MC
9578 tg3_frob_aux_power(tp, false);
9579 pci_set_power_state(tp->pdev, PCI_D3hot);
07b0173c 9580 return err;
1da177e4
LT
9581}
9582
511d2224
ED
9583static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
9584 struct rtnl_link_stats64 *);
1da177e4
LT
9585static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
9586
9587static int tg3_close(struct net_device *dev)
9588{
4f125f42 9589 int i;
1da177e4
LT
9590 struct tg3 *tp = netdev_priv(dev);
9591
fed97810 9592 tg3_napi_disable(tp);
28e53bdd 9593 cancel_work_sync(&tp->reset_task);
7faa006f 9594
fe5f5787 9595 netif_tx_stop_all_queues(dev);
1da177e4
LT
9596
9597 del_timer_sync(&tp->timer);
9598
24bb4fb6
MC
9599 tg3_phy_stop(tp);
9600
f47c11ee 9601 tg3_full_lock(tp, 1);
1da177e4
LT
9602
9603 tg3_disable_ints(tp);
9604
944d980e 9605 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 9606 tg3_free_rings(tp);
63c3a66f 9607 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 9608
f47c11ee 9609 tg3_full_unlock(tp);
1da177e4 9610
4f125f42
MC
9611 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9612 struct tg3_napi *tnapi = &tp->napi[i];
9613 free_irq(tnapi->irq_vec, tnapi);
9614 }
07b0173c
MC
9615
9616 tg3_ints_fini(tp);
1da177e4 9617
511d2224
ED
9618 tg3_get_stats64(tp->dev, &tp->net_stats_prev);
9619
1da177e4
LT
9620 memcpy(&tp->estats_prev, tg3_get_estats(tp),
9621 sizeof(tp->estats_prev));
9622
66cfd1bd
MC
9623 tg3_napi_fini(tp);
9624
1da177e4
LT
9625 tg3_free_consistent(tp);
9626
c866b7ea 9627 tg3_power_down(tp);
bc1c7567
MC
9628
9629 netif_carrier_off(tp->dev);
9630
1da177e4
LT
9631 return 0;
9632}
9633
511d2224 9634static inline u64 get_stat64(tg3_stat64_t *val)
816f8b86
SB
9635{
9636 return ((u64)val->high << 32) | ((u64)val->low);
9637}
9638
511d2224 9639static u64 calc_crc_errors(struct tg3 *tp)
1da177e4
LT
9640{
9641 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9642
f07e9af3 9643 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
1da177e4
LT
9644 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
9645 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
1da177e4
LT
9646 u32 val;
9647
f47c11ee 9648 spin_lock_bh(&tp->lock);
569a5df8
MC
9649 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
9650 tg3_writephy(tp, MII_TG3_TEST1,
9651 val | MII_TG3_TEST1_CRC_EN);
f08aa1a8 9652 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
1da177e4
LT
9653 } else
9654 val = 0;
f47c11ee 9655 spin_unlock_bh(&tp->lock);
1da177e4
LT
9656
9657 tp->phy_crc_errors += val;
9658
9659 return tp->phy_crc_errors;
9660 }
9661
9662 return get_stat64(&hw_stats->rx_fcs_errors);
9663}
9664
9665#define ESTAT_ADD(member) \
9666 estats->member = old_estats->member + \
511d2224 9667 get_stat64(&hw_stats->member)
1da177e4
LT
9668
9669static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
9670{
9671 struct tg3_ethtool_stats *estats = &tp->estats;
9672 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
9673 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9674
9675 if (!hw_stats)
9676 return old_estats;
9677
9678 ESTAT_ADD(rx_octets);
9679 ESTAT_ADD(rx_fragments);
9680 ESTAT_ADD(rx_ucast_packets);
9681 ESTAT_ADD(rx_mcast_packets);
9682 ESTAT_ADD(rx_bcast_packets);
9683 ESTAT_ADD(rx_fcs_errors);
9684 ESTAT_ADD(rx_align_errors);
9685 ESTAT_ADD(rx_xon_pause_rcvd);
9686 ESTAT_ADD(rx_xoff_pause_rcvd);
9687 ESTAT_ADD(rx_mac_ctrl_rcvd);
9688 ESTAT_ADD(rx_xoff_entered);
9689 ESTAT_ADD(rx_frame_too_long_errors);
9690 ESTAT_ADD(rx_jabbers);
9691 ESTAT_ADD(rx_undersize_packets);
9692 ESTAT_ADD(rx_in_length_errors);
9693 ESTAT_ADD(rx_out_length_errors);
9694 ESTAT_ADD(rx_64_or_less_octet_packets);
9695 ESTAT_ADD(rx_65_to_127_octet_packets);
9696 ESTAT_ADD(rx_128_to_255_octet_packets);
9697 ESTAT_ADD(rx_256_to_511_octet_packets);
9698 ESTAT_ADD(rx_512_to_1023_octet_packets);
9699 ESTAT_ADD(rx_1024_to_1522_octet_packets);
9700 ESTAT_ADD(rx_1523_to_2047_octet_packets);
9701 ESTAT_ADD(rx_2048_to_4095_octet_packets);
9702 ESTAT_ADD(rx_4096_to_8191_octet_packets);
9703 ESTAT_ADD(rx_8192_to_9022_octet_packets);
9704
9705 ESTAT_ADD(tx_octets);
9706 ESTAT_ADD(tx_collisions);
9707 ESTAT_ADD(tx_xon_sent);
9708 ESTAT_ADD(tx_xoff_sent);
9709 ESTAT_ADD(tx_flow_control);
9710 ESTAT_ADD(tx_mac_errors);
9711 ESTAT_ADD(tx_single_collisions);
9712 ESTAT_ADD(tx_mult_collisions);
9713 ESTAT_ADD(tx_deferred);
9714 ESTAT_ADD(tx_excessive_collisions);
9715 ESTAT_ADD(tx_late_collisions);
9716 ESTAT_ADD(tx_collide_2times);
9717 ESTAT_ADD(tx_collide_3times);
9718 ESTAT_ADD(tx_collide_4times);
9719 ESTAT_ADD(tx_collide_5times);
9720 ESTAT_ADD(tx_collide_6times);
9721 ESTAT_ADD(tx_collide_7times);
9722 ESTAT_ADD(tx_collide_8times);
9723 ESTAT_ADD(tx_collide_9times);
9724 ESTAT_ADD(tx_collide_10times);
9725 ESTAT_ADD(tx_collide_11times);
9726 ESTAT_ADD(tx_collide_12times);
9727 ESTAT_ADD(tx_collide_13times);
9728 ESTAT_ADD(tx_collide_14times);
9729 ESTAT_ADD(tx_collide_15times);
9730 ESTAT_ADD(tx_ucast_packets);
9731 ESTAT_ADD(tx_mcast_packets);
9732 ESTAT_ADD(tx_bcast_packets);
9733 ESTAT_ADD(tx_carrier_sense_errors);
9734 ESTAT_ADD(tx_discards);
9735 ESTAT_ADD(tx_errors);
9736
9737 ESTAT_ADD(dma_writeq_full);
9738 ESTAT_ADD(dma_write_prioq_full);
9739 ESTAT_ADD(rxbds_empty);
9740 ESTAT_ADD(rx_discards);
9741 ESTAT_ADD(rx_errors);
9742 ESTAT_ADD(rx_threshold_hit);
9743
9744 ESTAT_ADD(dma_readq_full);
9745 ESTAT_ADD(dma_read_prioq_full);
9746 ESTAT_ADD(tx_comp_queue_full);
9747
9748 ESTAT_ADD(ring_set_send_prod_index);
9749 ESTAT_ADD(ring_status_update);
9750 ESTAT_ADD(nic_irqs);
9751 ESTAT_ADD(nic_avoided_irqs);
9752 ESTAT_ADD(nic_tx_threshold_hit);
9753
4452d099
MC
9754 ESTAT_ADD(mbuf_lwm_thresh_hit);
9755
1da177e4
LT
9756 return estats;
9757}
9758
511d2224
ED
9759static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
9760 struct rtnl_link_stats64 *stats)
1da177e4
LT
9761{
9762 struct tg3 *tp = netdev_priv(dev);
511d2224 9763 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
1da177e4
LT
9764 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9765
9766 if (!hw_stats)
9767 return old_stats;
9768
9769 stats->rx_packets = old_stats->rx_packets +
9770 get_stat64(&hw_stats->rx_ucast_packets) +
9771 get_stat64(&hw_stats->rx_mcast_packets) +
9772 get_stat64(&hw_stats->rx_bcast_packets);
6aa20a22 9773
1da177e4
LT
9774 stats->tx_packets = old_stats->tx_packets +
9775 get_stat64(&hw_stats->tx_ucast_packets) +
9776 get_stat64(&hw_stats->tx_mcast_packets) +
9777 get_stat64(&hw_stats->tx_bcast_packets);
9778
9779 stats->rx_bytes = old_stats->rx_bytes +
9780 get_stat64(&hw_stats->rx_octets);
9781 stats->tx_bytes = old_stats->tx_bytes +
9782 get_stat64(&hw_stats->tx_octets);
9783
9784 stats->rx_errors = old_stats->rx_errors +
4f63b877 9785 get_stat64(&hw_stats->rx_errors);
1da177e4
LT
9786 stats->tx_errors = old_stats->tx_errors +
9787 get_stat64(&hw_stats->tx_errors) +
9788 get_stat64(&hw_stats->tx_mac_errors) +
9789 get_stat64(&hw_stats->tx_carrier_sense_errors) +
9790 get_stat64(&hw_stats->tx_discards);
9791
9792 stats->multicast = old_stats->multicast +
9793 get_stat64(&hw_stats->rx_mcast_packets);
9794 stats->collisions = old_stats->collisions +
9795 get_stat64(&hw_stats->tx_collisions);
9796
9797 stats->rx_length_errors = old_stats->rx_length_errors +
9798 get_stat64(&hw_stats->rx_frame_too_long_errors) +
9799 get_stat64(&hw_stats->rx_undersize_packets);
9800
9801 stats->rx_over_errors = old_stats->rx_over_errors +
9802 get_stat64(&hw_stats->rxbds_empty);
9803 stats->rx_frame_errors = old_stats->rx_frame_errors +
9804 get_stat64(&hw_stats->rx_align_errors);
9805 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
9806 get_stat64(&hw_stats->tx_discards);
9807 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
9808 get_stat64(&hw_stats->tx_carrier_sense_errors);
9809
9810 stats->rx_crc_errors = old_stats->rx_crc_errors +
9811 calc_crc_errors(tp);
9812
4f63b877
JL
9813 stats->rx_missed_errors = old_stats->rx_missed_errors +
9814 get_stat64(&hw_stats->rx_discards);
9815
b0057c51
ED
9816 stats->rx_dropped = tp->rx_dropped;
9817
1da177e4
LT
9818 return stats;
9819}
9820
9821static inline u32 calc_crc(unsigned char *buf, int len)
9822{
9823 u32 reg;
9824 u32 tmp;
9825 int j, k;
9826
9827 reg = 0xffffffff;
9828
9829 for (j = 0; j < len; j++) {
9830 reg ^= buf[j];
9831
9832 for (k = 0; k < 8; k++) {
9833 tmp = reg & 0x01;
9834
9835 reg >>= 1;
9836
859a5887 9837 if (tmp)
1da177e4 9838 reg ^= 0xedb88320;
1da177e4
LT
9839 }
9840 }
9841
9842 return ~reg;
9843}
9844
9845static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
9846{
9847 /* accept or reject all multicast frames */
9848 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
9849 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
9850 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
9851 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
9852}
9853
9854static void __tg3_set_rx_mode(struct net_device *dev)
9855{
9856 struct tg3 *tp = netdev_priv(dev);
9857 u32 rx_mode;
9858
9859 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
9860 RX_MODE_KEEP_VLAN_TAG);
9861
bf933c80 9862#if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
1da177e4
LT
9863 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
9864 * flag clear.
9865 */
63c3a66f 9866 if (!tg3_flag(tp, ENABLE_ASF))
1da177e4
LT
9867 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
9868#endif
9869
9870 if (dev->flags & IFF_PROMISC) {
9871 /* Promiscuous mode. */
9872 rx_mode |= RX_MODE_PROMISC;
9873 } else if (dev->flags & IFF_ALLMULTI) {
9874 /* Accept all multicast. */
de6f31eb 9875 tg3_set_multi(tp, 1);
4cd24eaf 9876 } else if (netdev_mc_empty(dev)) {
1da177e4 9877 /* Reject all multicast. */
de6f31eb 9878 tg3_set_multi(tp, 0);
1da177e4
LT
9879 } else {
9880 /* Accept one or more multicast(s). */
22bedad3 9881 struct netdev_hw_addr *ha;
1da177e4
LT
9882 u32 mc_filter[4] = { 0, };
9883 u32 regidx;
9884 u32 bit;
9885 u32 crc;
9886
22bedad3
JP
9887 netdev_for_each_mc_addr(ha, dev) {
9888 crc = calc_crc(ha->addr, ETH_ALEN);
1da177e4
LT
9889 bit = ~crc & 0x7f;
9890 regidx = (bit & 0x60) >> 5;
9891 bit &= 0x1f;
9892 mc_filter[regidx] |= (1 << bit);
9893 }
9894
9895 tw32(MAC_HASH_REG_0, mc_filter[0]);
9896 tw32(MAC_HASH_REG_1, mc_filter[1]);
9897 tw32(MAC_HASH_REG_2, mc_filter[2]);
9898 tw32(MAC_HASH_REG_3, mc_filter[3]);
9899 }
9900
9901 if (rx_mode != tp->rx_mode) {
9902 tp->rx_mode = rx_mode;
9903 tw32_f(MAC_RX_MODE, rx_mode);
9904 udelay(10);
9905 }
9906}
9907
9908static void tg3_set_rx_mode(struct net_device *dev)
9909{
9910 struct tg3 *tp = netdev_priv(dev);
9911
e75f7c90
MC
9912 if (!netif_running(dev))
9913 return;
9914
f47c11ee 9915 tg3_full_lock(tp, 0);
1da177e4 9916 __tg3_set_rx_mode(dev);
f47c11ee 9917 tg3_full_unlock(tp);
1da177e4
LT
9918}
9919
1da177e4
LT
9920static int tg3_get_regs_len(struct net_device *dev)
9921{
97bd8e49 9922 return TG3_REG_BLK_SIZE;
1da177e4
LT
9923}
9924
9925static void tg3_get_regs(struct net_device *dev,
9926 struct ethtool_regs *regs, void *_p)
9927{
1da177e4 9928 struct tg3 *tp = netdev_priv(dev);
1da177e4
LT
9929
9930 regs->version = 0;
9931
97bd8e49 9932 memset(_p, 0, TG3_REG_BLK_SIZE);
1da177e4 9933
80096068 9934 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
9935 return;
9936
f47c11ee 9937 tg3_full_lock(tp, 0);
1da177e4 9938
97bd8e49 9939 tg3_dump_legacy_regs(tp, (u32 *)_p);
1da177e4 9940
f47c11ee 9941 tg3_full_unlock(tp);
1da177e4
LT
9942}
9943
9944static int tg3_get_eeprom_len(struct net_device *dev)
9945{
9946 struct tg3 *tp = netdev_priv(dev);
9947
9948 return tp->nvram_size;
9949}
9950
1da177e4
LT
9951static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
9952{
9953 struct tg3 *tp = netdev_priv(dev);
9954 int ret;
9955 u8 *pd;
b9fc7dc5 9956 u32 i, offset, len, b_offset, b_count;
a9dc529d 9957 __be32 val;
1da177e4 9958
63c3a66f 9959 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
9960 return -EINVAL;
9961
80096068 9962 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
9963 return -EAGAIN;
9964
1da177e4
LT
9965 offset = eeprom->offset;
9966 len = eeprom->len;
9967 eeprom->len = 0;
9968
9969 eeprom->magic = TG3_EEPROM_MAGIC;
9970
9971 if (offset & 3) {
9972 /* adjustments to start on required 4 byte boundary */
9973 b_offset = offset & 3;
9974 b_count = 4 - b_offset;
9975 if (b_count > len) {
9976 /* i.e. offset=1 len=2 */
9977 b_count = len;
9978 }
a9dc529d 9979 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
1da177e4
LT
9980 if (ret)
9981 return ret;
be98da6a 9982 memcpy(data, ((char *)&val) + b_offset, b_count);
1da177e4
LT
9983 len -= b_count;
9984 offset += b_count;
c6cdf436 9985 eeprom->len += b_count;
1da177e4
LT
9986 }
9987
25985edc 9988 /* read bytes up to the last 4 byte boundary */
1da177e4
LT
9989 pd = &data[eeprom->len];
9990 for (i = 0; i < (len - (len & 3)); i += 4) {
a9dc529d 9991 ret = tg3_nvram_read_be32(tp, offset + i, &val);
1da177e4
LT
9992 if (ret) {
9993 eeprom->len += i;
9994 return ret;
9995 }
1da177e4
LT
9996 memcpy(pd + i, &val, 4);
9997 }
9998 eeprom->len += i;
9999
10000 if (len & 3) {
10001 /* read last bytes not ending on 4 byte boundary */
10002 pd = &data[eeprom->len];
10003 b_count = len & 3;
10004 b_offset = offset + len - b_count;
a9dc529d 10005 ret = tg3_nvram_read_be32(tp, b_offset, &val);
1da177e4
LT
10006 if (ret)
10007 return ret;
b9fc7dc5 10008 memcpy(pd, &val, b_count);
1da177e4
LT
10009 eeprom->len += b_count;
10010 }
10011 return 0;
10012}
10013
6aa20a22 10014static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
1da177e4
LT
10015
10016static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
10017{
10018 struct tg3 *tp = netdev_priv(dev);
10019 int ret;
b9fc7dc5 10020 u32 offset, len, b_offset, odd_len;
1da177e4 10021 u8 *buf;
a9dc529d 10022 __be32 start, end;
1da177e4 10023
80096068 10024 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10025 return -EAGAIN;
10026
63c3a66f 10027 if (tg3_flag(tp, NO_NVRAM) ||
df259d8c 10028 eeprom->magic != TG3_EEPROM_MAGIC)
1da177e4
LT
10029 return -EINVAL;
10030
10031 offset = eeprom->offset;
10032 len = eeprom->len;
10033
10034 if ((b_offset = (offset & 3))) {
10035 /* adjustments to start on required 4 byte boundary */
a9dc529d 10036 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
1da177e4
LT
10037 if (ret)
10038 return ret;
1da177e4
LT
10039 len += b_offset;
10040 offset &= ~3;
1c8594b4
MC
10041 if (len < 4)
10042 len = 4;
1da177e4
LT
10043 }
10044
10045 odd_len = 0;
1c8594b4 10046 if (len & 3) {
1da177e4
LT
10047 /* adjustments to end on required 4 byte boundary */
10048 odd_len = 1;
10049 len = (len + 3) & ~3;
a9dc529d 10050 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
1da177e4
LT
10051 if (ret)
10052 return ret;
1da177e4
LT
10053 }
10054
10055 buf = data;
10056 if (b_offset || odd_len) {
10057 buf = kmalloc(len, GFP_KERNEL);
ab0049b4 10058 if (!buf)
1da177e4
LT
10059 return -ENOMEM;
10060 if (b_offset)
10061 memcpy(buf, &start, 4);
10062 if (odd_len)
10063 memcpy(buf+len-4, &end, 4);
10064 memcpy(buf + b_offset, data, eeprom->len);
10065 }
10066
10067 ret = tg3_nvram_write_block(tp, offset, len, buf);
10068
10069 if (buf != data)
10070 kfree(buf);
10071
10072 return ret;
10073}
10074
10075static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10076{
b02fd9e3
MC
10077 struct tg3 *tp = netdev_priv(dev);
10078
63c3a66f 10079 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 10080 struct phy_device *phydev;
f07e9af3 10081 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10082 return -EAGAIN;
3f0e3ad7
MC
10083 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10084 return phy_ethtool_gset(phydev, cmd);
b02fd9e3 10085 }
6aa20a22 10086
1da177e4
LT
10087 cmd->supported = (SUPPORTED_Autoneg);
10088
f07e9af3 10089 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
10090 cmd->supported |= (SUPPORTED_1000baseT_Half |
10091 SUPPORTED_1000baseT_Full);
10092
f07e9af3 10093 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
1da177e4
LT
10094 cmd->supported |= (SUPPORTED_100baseT_Half |
10095 SUPPORTED_100baseT_Full |
10096 SUPPORTED_10baseT_Half |
10097 SUPPORTED_10baseT_Full |
3bebab59 10098 SUPPORTED_TP);
ef348144
KK
10099 cmd->port = PORT_TP;
10100 } else {
1da177e4 10101 cmd->supported |= SUPPORTED_FIBRE;
ef348144
KK
10102 cmd->port = PORT_FIBRE;
10103 }
6aa20a22 10104
1da177e4 10105 cmd->advertising = tp->link_config.advertising;
5bb09778
MC
10106 if (tg3_flag(tp, PAUSE_AUTONEG)) {
10107 if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
10108 if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10109 cmd->advertising |= ADVERTISED_Pause;
10110 } else {
10111 cmd->advertising |= ADVERTISED_Pause |
10112 ADVERTISED_Asym_Pause;
10113 }
10114 } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10115 cmd->advertising |= ADVERTISED_Asym_Pause;
10116 }
10117 }
1da177e4 10118 if (netif_running(dev)) {
70739497 10119 ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
1da177e4 10120 cmd->duplex = tp->link_config.active_duplex;
64c22182 10121 } else {
70739497 10122 ethtool_cmd_speed_set(cmd, SPEED_INVALID);
64c22182 10123 cmd->duplex = DUPLEX_INVALID;
1da177e4 10124 }
882e9793 10125 cmd->phy_address = tp->phy_addr;
7e5856bd 10126 cmd->transceiver = XCVR_INTERNAL;
1da177e4
LT
10127 cmd->autoneg = tp->link_config.autoneg;
10128 cmd->maxtxpkt = 0;
10129 cmd->maxrxpkt = 0;
10130 return 0;
10131}
6aa20a22 10132
1da177e4
LT
10133static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10134{
10135 struct tg3 *tp = netdev_priv(dev);
25db0338 10136 u32 speed = ethtool_cmd_speed(cmd);
6aa20a22 10137
63c3a66f 10138 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 10139 struct phy_device *phydev;
f07e9af3 10140 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10141 return -EAGAIN;
3f0e3ad7
MC
10142 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10143 return phy_ethtool_sset(phydev, cmd);
b02fd9e3
MC
10144 }
10145
7e5856bd
MC
10146 if (cmd->autoneg != AUTONEG_ENABLE &&
10147 cmd->autoneg != AUTONEG_DISABLE)
37ff238d 10148 return -EINVAL;
7e5856bd
MC
10149
10150 if (cmd->autoneg == AUTONEG_DISABLE &&
10151 cmd->duplex != DUPLEX_FULL &&
10152 cmd->duplex != DUPLEX_HALF)
37ff238d 10153 return -EINVAL;
1da177e4 10154
7e5856bd
MC
10155 if (cmd->autoneg == AUTONEG_ENABLE) {
10156 u32 mask = ADVERTISED_Autoneg |
10157 ADVERTISED_Pause |
10158 ADVERTISED_Asym_Pause;
10159
f07e9af3 10160 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
7e5856bd
MC
10161 mask |= ADVERTISED_1000baseT_Half |
10162 ADVERTISED_1000baseT_Full;
10163
f07e9af3 10164 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
7e5856bd
MC
10165 mask |= ADVERTISED_100baseT_Half |
10166 ADVERTISED_100baseT_Full |
10167 ADVERTISED_10baseT_Half |
10168 ADVERTISED_10baseT_Full |
10169 ADVERTISED_TP;
10170 else
10171 mask |= ADVERTISED_FIBRE;
10172
10173 if (cmd->advertising & ~mask)
10174 return -EINVAL;
10175
10176 mask &= (ADVERTISED_1000baseT_Half |
10177 ADVERTISED_1000baseT_Full |
10178 ADVERTISED_100baseT_Half |
10179 ADVERTISED_100baseT_Full |
10180 ADVERTISED_10baseT_Half |
10181 ADVERTISED_10baseT_Full);
10182
10183 cmd->advertising &= mask;
10184 } else {
f07e9af3 10185 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
25db0338 10186 if (speed != SPEED_1000)
7e5856bd
MC
10187 return -EINVAL;
10188
10189 if (cmd->duplex != DUPLEX_FULL)
10190 return -EINVAL;
10191 } else {
25db0338
DD
10192 if (speed != SPEED_100 &&
10193 speed != SPEED_10)
7e5856bd
MC
10194 return -EINVAL;
10195 }
10196 }
10197
f47c11ee 10198 tg3_full_lock(tp, 0);
1da177e4
LT
10199
10200 tp->link_config.autoneg = cmd->autoneg;
10201 if (cmd->autoneg == AUTONEG_ENABLE) {
405d8e5c
AG
10202 tp->link_config.advertising = (cmd->advertising |
10203 ADVERTISED_Autoneg);
1da177e4
LT
10204 tp->link_config.speed = SPEED_INVALID;
10205 tp->link_config.duplex = DUPLEX_INVALID;
10206 } else {
10207 tp->link_config.advertising = 0;
25db0338 10208 tp->link_config.speed = speed;
1da177e4 10209 tp->link_config.duplex = cmd->duplex;
b02fd9e3 10210 }
6aa20a22 10211
24fcad6b
MC
10212 tp->link_config.orig_speed = tp->link_config.speed;
10213 tp->link_config.orig_duplex = tp->link_config.duplex;
10214 tp->link_config.orig_autoneg = tp->link_config.autoneg;
10215
1da177e4
LT
10216 if (netif_running(dev))
10217 tg3_setup_phy(tp, 1);
10218
f47c11ee 10219 tg3_full_unlock(tp);
6aa20a22 10220
1da177e4
LT
10221 return 0;
10222}
6aa20a22 10223
1da177e4
LT
10224static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
10225{
10226 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10227
1da177e4
LT
10228 strcpy(info->driver, DRV_MODULE_NAME);
10229 strcpy(info->version, DRV_MODULE_VERSION);
c4e6575c 10230 strcpy(info->fw_version, tp->fw_ver);
1da177e4
LT
10231 strcpy(info->bus_info, pci_name(tp->pdev));
10232}
6aa20a22 10233
1da177e4
LT
10234static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10235{
10236 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10237
63c3a66f 10238 if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
a85feb8c
GZ
10239 wol->supported = WAKE_MAGIC;
10240 else
10241 wol->supported = 0;
1da177e4 10242 wol->wolopts = 0;
63c3a66f 10243 if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
1da177e4
LT
10244 wol->wolopts = WAKE_MAGIC;
10245 memset(&wol->sopass, 0, sizeof(wol->sopass));
10246}
6aa20a22 10247
1da177e4
LT
10248static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10249{
10250 struct tg3 *tp = netdev_priv(dev);
12dac075 10251 struct device *dp = &tp->pdev->dev;
6aa20a22 10252
1da177e4
LT
10253 if (wol->wolopts & ~WAKE_MAGIC)
10254 return -EINVAL;
10255 if ((wol->wolopts & WAKE_MAGIC) &&
63c3a66f 10256 !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
1da177e4 10257 return -EINVAL;
6aa20a22 10258
f2dc0d18
RW
10259 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
10260
f47c11ee 10261 spin_lock_bh(&tp->lock);
f2dc0d18 10262 if (device_may_wakeup(dp))
63c3a66f 10263 tg3_flag_set(tp, WOL_ENABLE);
f2dc0d18 10264 else
63c3a66f 10265 tg3_flag_clear(tp, WOL_ENABLE);
f47c11ee 10266 spin_unlock_bh(&tp->lock);
6aa20a22 10267
1da177e4
LT
10268 return 0;
10269}
6aa20a22 10270
1da177e4
LT
10271static u32 tg3_get_msglevel(struct net_device *dev)
10272{
10273 struct tg3 *tp = netdev_priv(dev);
10274 return tp->msg_enable;
10275}
6aa20a22 10276
1da177e4
LT
10277static void tg3_set_msglevel(struct net_device *dev, u32 value)
10278{
10279 struct tg3 *tp = netdev_priv(dev);
10280 tp->msg_enable = value;
10281}
6aa20a22 10282
1da177e4
LT
10283static int tg3_nway_reset(struct net_device *dev)
10284{
10285 struct tg3 *tp = netdev_priv(dev);
1da177e4 10286 int r;
6aa20a22 10287
1da177e4
LT
10288 if (!netif_running(dev))
10289 return -EAGAIN;
10290
f07e9af3 10291 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
c94e3941
MC
10292 return -EINVAL;
10293
63c3a66f 10294 if (tg3_flag(tp, USE_PHYLIB)) {
f07e9af3 10295 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10296 return -EAGAIN;
3f0e3ad7 10297 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
10298 } else {
10299 u32 bmcr;
10300
10301 spin_lock_bh(&tp->lock);
10302 r = -EINVAL;
10303 tg3_readphy(tp, MII_BMCR, &bmcr);
10304 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
10305 ((bmcr & BMCR_ANENABLE) ||
f07e9af3 10306 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
b02fd9e3
MC
10307 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
10308 BMCR_ANENABLE);
10309 r = 0;
10310 }
10311 spin_unlock_bh(&tp->lock);
1da177e4 10312 }
6aa20a22 10313
1da177e4
LT
10314 return r;
10315}
6aa20a22 10316
1da177e4
LT
10317static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10318{
10319 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10320
2c49a44d 10321 ering->rx_max_pending = tp->rx_std_ring_mask;
1da177e4 10322 ering->rx_mini_max_pending = 0;
63c3a66f 10323 if (tg3_flag(tp, JUMBO_RING_ENABLE))
2c49a44d 10324 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
4f81c32b
MC
10325 else
10326 ering->rx_jumbo_max_pending = 0;
10327
10328 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
1da177e4
LT
10329
10330 ering->rx_pending = tp->rx_pending;
10331 ering->rx_mini_pending = 0;
63c3a66f 10332 if (tg3_flag(tp, JUMBO_RING_ENABLE))
4f81c32b
MC
10333 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
10334 else
10335 ering->rx_jumbo_pending = 0;
10336
f3f3f27e 10337 ering->tx_pending = tp->napi[0].tx_pending;
1da177e4 10338}
6aa20a22 10339
1da177e4
LT
10340static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10341{
10342 struct tg3 *tp = netdev_priv(dev);
646c9edd 10343 int i, irq_sync = 0, err = 0;
6aa20a22 10344
2c49a44d
MC
10345 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
10346 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
bc3a9254
MC
10347 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
10348 (ering->tx_pending <= MAX_SKB_FRAGS) ||
63c3a66f 10349 (tg3_flag(tp, TSO_BUG) &&
bc3a9254 10350 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
1da177e4 10351 return -EINVAL;
6aa20a22 10352
bbe832c0 10353 if (netif_running(dev)) {
b02fd9e3 10354 tg3_phy_stop(tp);
1da177e4 10355 tg3_netif_stop(tp);
bbe832c0
MC
10356 irq_sync = 1;
10357 }
1da177e4 10358
bbe832c0 10359 tg3_full_lock(tp, irq_sync);
6aa20a22 10360
1da177e4
LT
10361 tp->rx_pending = ering->rx_pending;
10362
63c3a66f 10363 if (tg3_flag(tp, MAX_RXPEND_64) &&
1da177e4
LT
10364 tp->rx_pending > 63)
10365 tp->rx_pending = 63;
10366 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
646c9edd 10367
6fd45cb8 10368 for (i = 0; i < tp->irq_max; i++)
646c9edd 10369 tp->napi[i].tx_pending = ering->tx_pending;
1da177e4
LT
10370
10371 if (netif_running(dev)) {
944d980e 10372 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
b9ec6c1b
MC
10373 err = tg3_restart_hw(tp, 1);
10374 if (!err)
10375 tg3_netif_start(tp);
1da177e4
LT
10376 }
10377
f47c11ee 10378 tg3_full_unlock(tp);
6aa20a22 10379
b02fd9e3
MC
10380 if (irq_sync && !err)
10381 tg3_phy_start(tp);
10382
b9ec6c1b 10383 return err;
1da177e4 10384}
6aa20a22 10385
1da177e4
LT
10386static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10387{
10388 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10389
63c3a66f 10390 epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
8d018621 10391
e18ce346 10392 if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
8d018621
MC
10393 epause->rx_pause = 1;
10394 else
10395 epause->rx_pause = 0;
10396
e18ce346 10397 if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
8d018621
MC
10398 epause->tx_pause = 1;
10399 else
10400 epause->tx_pause = 0;
1da177e4 10401}
6aa20a22 10402
1da177e4
LT
10403static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10404{
10405 struct tg3 *tp = netdev_priv(dev);
b02fd9e3 10406 int err = 0;
6aa20a22 10407
63c3a66f 10408 if (tg3_flag(tp, USE_PHYLIB)) {
2712168f
MC
10409 u32 newadv;
10410 struct phy_device *phydev;
1da177e4 10411
2712168f 10412 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
f47c11ee 10413
2712168f
MC
10414 if (!(phydev->supported & SUPPORTED_Pause) ||
10415 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
2259dca3 10416 (epause->rx_pause != epause->tx_pause)))
2712168f 10417 return -EINVAL;
1da177e4 10418
2712168f
MC
10419 tp->link_config.flowctrl = 0;
10420 if (epause->rx_pause) {
10421 tp->link_config.flowctrl |= FLOW_CTRL_RX;
10422
10423 if (epause->tx_pause) {
10424 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10425 newadv = ADVERTISED_Pause;
b02fd9e3 10426 } else
2712168f
MC
10427 newadv = ADVERTISED_Pause |
10428 ADVERTISED_Asym_Pause;
10429 } else if (epause->tx_pause) {
10430 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10431 newadv = ADVERTISED_Asym_Pause;
10432 } else
10433 newadv = 0;
10434
10435 if (epause->autoneg)
63c3a66f 10436 tg3_flag_set(tp, PAUSE_AUTONEG);
2712168f 10437 else
63c3a66f 10438 tg3_flag_clear(tp, PAUSE_AUTONEG);
2712168f 10439
f07e9af3 10440 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
2712168f
MC
10441 u32 oldadv = phydev->advertising &
10442 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
10443 if (oldadv != newadv) {
10444 phydev->advertising &=
10445 ~(ADVERTISED_Pause |
10446 ADVERTISED_Asym_Pause);
10447 phydev->advertising |= newadv;
10448 if (phydev->autoneg) {
10449 /*
10450 * Always renegotiate the link to
10451 * inform our link partner of our
10452 * flow control settings, even if the
10453 * flow control is forced. Let
10454 * tg3_adjust_link() do the final
10455 * flow control setup.
10456 */
10457 return phy_start_aneg(phydev);
b02fd9e3 10458 }
b02fd9e3 10459 }
b02fd9e3 10460
2712168f 10461 if (!epause->autoneg)
b02fd9e3 10462 tg3_setup_flow_control(tp, 0, 0);
2712168f
MC
10463 } else {
10464 tp->link_config.orig_advertising &=
10465 ~(ADVERTISED_Pause |
10466 ADVERTISED_Asym_Pause);
10467 tp->link_config.orig_advertising |= newadv;
b02fd9e3
MC
10468 }
10469 } else {
10470 int irq_sync = 0;
10471
10472 if (netif_running(dev)) {
10473 tg3_netif_stop(tp);
10474 irq_sync = 1;
10475 }
10476
10477 tg3_full_lock(tp, irq_sync);
10478
10479 if (epause->autoneg)
63c3a66f 10480 tg3_flag_set(tp, PAUSE_AUTONEG);
b02fd9e3 10481 else
63c3a66f 10482 tg3_flag_clear(tp, PAUSE_AUTONEG);
b02fd9e3 10483 if (epause->rx_pause)
e18ce346 10484 tp->link_config.flowctrl |= FLOW_CTRL_RX;
b02fd9e3 10485 else
e18ce346 10486 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
b02fd9e3 10487 if (epause->tx_pause)
e18ce346 10488 tp->link_config.flowctrl |= FLOW_CTRL_TX;
b02fd9e3 10489 else
e18ce346 10490 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
b02fd9e3
MC
10491
10492 if (netif_running(dev)) {
10493 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10494 err = tg3_restart_hw(tp, 1);
10495 if (!err)
10496 tg3_netif_start(tp);
10497 }
10498
10499 tg3_full_unlock(tp);
10500 }
6aa20a22 10501
b9ec6c1b 10502 return err;
1da177e4 10503}
6aa20a22 10504
de6f31eb 10505static int tg3_get_sset_count(struct net_device *dev, int sset)
1da177e4 10506{
b9f2c044
JG
10507 switch (sset) {
10508 case ETH_SS_TEST:
10509 return TG3_NUM_TEST;
10510 case ETH_SS_STATS:
10511 return TG3_NUM_STATS;
10512 default:
10513 return -EOPNOTSUPP;
10514 }
4cafd3f5
MC
10515}
10516
de6f31eb 10517static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
1da177e4
LT
10518{
10519 switch (stringset) {
10520 case ETH_SS_STATS:
10521 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
10522 break;
4cafd3f5
MC
10523 case ETH_SS_TEST:
10524 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
10525 break;
1da177e4
LT
10526 default:
10527 WARN_ON(1); /* we need a WARN() */
10528 break;
10529 }
10530}
10531
81b8709c 10532static int tg3_set_phys_id(struct net_device *dev,
10533 enum ethtool_phys_id_state state)
4009a93d
MC
10534{
10535 struct tg3 *tp = netdev_priv(dev);
4009a93d
MC
10536
10537 if (!netif_running(tp->dev))
10538 return -EAGAIN;
10539
81b8709c 10540 switch (state) {
10541 case ETHTOOL_ID_ACTIVE:
fce55922 10542 return 1; /* cycle on/off once per second */
4009a93d 10543
81b8709c 10544 case ETHTOOL_ID_ON:
10545 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10546 LED_CTRL_1000MBPS_ON |
10547 LED_CTRL_100MBPS_ON |
10548 LED_CTRL_10MBPS_ON |
10549 LED_CTRL_TRAFFIC_OVERRIDE |
10550 LED_CTRL_TRAFFIC_BLINK |
10551 LED_CTRL_TRAFFIC_LED);
10552 break;
6aa20a22 10553
81b8709c 10554 case ETHTOOL_ID_OFF:
10555 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10556 LED_CTRL_TRAFFIC_OVERRIDE);
10557 break;
4009a93d 10558
81b8709c 10559 case ETHTOOL_ID_INACTIVE:
10560 tw32(MAC_LED_CTRL, tp->led_ctrl);
10561 break;
4009a93d 10562 }
81b8709c 10563
4009a93d
MC
10564 return 0;
10565}
10566
de6f31eb 10567static void tg3_get_ethtool_stats(struct net_device *dev,
1da177e4
LT
10568 struct ethtool_stats *estats, u64 *tmp_stats)
10569{
10570 struct tg3 *tp = netdev_priv(dev);
10571 memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
10572}
10573
535a490e 10574static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
c3e94500
MC
10575{
10576 int i;
10577 __be32 *buf;
10578 u32 offset = 0, len = 0;
10579 u32 magic, val;
10580
63c3a66f 10581 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
c3e94500
MC
10582 return NULL;
10583
10584 if (magic == TG3_EEPROM_MAGIC) {
10585 for (offset = TG3_NVM_DIR_START;
10586 offset < TG3_NVM_DIR_END;
10587 offset += TG3_NVM_DIRENT_SIZE) {
10588 if (tg3_nvram_read(tp, offset, &val))
10589 return NULL;
10590
10591 if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
10592 TG3_NVM_DIRTYPE_EXTVPD)
10593 break;
10594 }
10595
10596 if (offset != TG3_NVM_DIR_END) {
10597 len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
10598 if (tg3_nvram_read(tp, offset + 4, &offset))
10599 return NULL;
10600
10601 offset = tg3_nvram_logical_addr(tp, offset);
10602 }
10603 }
10604
10605 if (!offset || !len) {
10606 offset = TG3_NVM_VPD_OFF;
10607 len = TG3_NVM_VPD_LEN;
10608 }
10609
10610 buf = kmalloc(len, GFP_KERNEL);
10611 if (buf == NULL)
10612 return NULL;
10613
10614 if (magic == TG3_EEPROM_MAGIC) {
10615 for (i = 0; i < len; i += 4) {
10616 /* The data is in little-endian format in NVRAM.
10617 * Use the big-endian read routines to preserve
10618 * the byte order as it exists in NVRAM.
10619 */
10620 if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
10621 goto error;
10622 }
10623 } else {
10624 u8 *ptr;
10625 ssize_t cnt;
10626 unsigned int pos = 0;
10627
10628 ptr = (u8 *)&buf[0];
10629 for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
10630 cnt = pci_read_vpd(tp->pdev, pos,
10631 len - pos, ptr);
10632 if (cnt == -ETIMEDOUT || cnt == -EINTR)
10633 cnt = 0;
10634 else if (cnt < 0)
10635 goto error;
10636 }
10637 if (pos != len)
10638 goto error;
10639 }
10640
535a490e
MC
10641 *vpdlen = len;
10642
c3e94500
MC
10643 return buf;
10644
10645error:
10646 kfree(buf);
10647 return NULL;
10648}
10649
566f86ad 10650#define NVRAM_TEST_SIZE 0x100
a5767dec
MC
10651#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
10652#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
10653#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
727a6d9f
MC
10654#define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
10655#define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
bda18faf 10656#define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
b16250e3
MC
10657#define NVRAM_SELFBOOT_HW_SIZE 0x20
10658#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
566f86ad
MC
10659
10660static int tg3_test_nvram(struct tg3 *tp)
10661{
535a490e 10662 u32 csum, magic, len;
a9dc529d 10663 __be32 *buf;
ab0049b4 10664 int i, j, k, err = 0, size;
566f86ad 10665
63c3a66f 10666 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
10667 return 0;
10668
e4f34110 10669 if (tg3_nvram_read(tp, 0, &magic) != 0)
1b27777a
MC
10670 return -EIO;
10671
1b27777a
MC
10672 if (magic == TG3_EEPROM_MAGIC)
10673 size = NVRAM_TEST_SIZE;
b16250e3 10674 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
a5767dec
MC
10675 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
10676 TG3_EEPROM_SB_FORMAT_1) {
10677 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
10678 case TG3_EEPROM_SB_REVISION_0:
10679 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
10680 break;
10681 case TG3_EEPROM_SB_REVISION_2:
10682 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
10683 break;
10684 case TG3_EEPROM_SB_REVISION_3:
10685 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
10686 break;
727a6d9f
MC
10687 case TG3_EEPROM_SB_REVISION_4:
10688 size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
10689 break;
10690 case TG3_EEPROM_SB_REVISION_5:
10691 size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
10692 break;
10693 case TG3_EEPROM_SB_REVISION_6:
10694 size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
10695 break;
a5767dec 10696 default:
727a6d9f 10697 return -EIO;
a5767dec
MC
10698 }
10699 } else
1b27777a 10700 return 0;
b16250e3
MC
10701 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
10702 size = NVRAM_SELFBOOT_HW_SIZE;
10703 else
1b27777a
MC
10704 return -EIO;
10705
10706 buf = kmalloc(size, GFP_KERNEL);
566f86ad
MC
10707 if (buf == NULL)
10708 return -ENOMEM;
10709
1b27777a
MC
10710 err = -EIO;
10711 for (i = 0, j = 0; i < size; i += 4, j++) {
a9dc529d
MC
10712 err = tg3_nvram_read_be32(tp, i, &buf[j]);
10713 if (err)
566f86ad 10714 break;
566f86ad 10715 }
1b27777a 10716 if (i < size)
566f86ad
MC
10717 goto out;
10718
1b27777a 10719 /* Selfboot format */
a9dc529d 10720 magic = be32_to_cpu(buf[0]);
b9fc7dc5 10721 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
b16250e3 10722 TG3_EEPROM_MAGIC_FW) {
1b27777a
MC
10723 u8 *buf8 = (u8 *) buf, csum8 = 0;
10724
b9fc7dc5 10725 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
a5767dec
MC
10726 TG3_EEPROM_SB_REVISION_2) {
10727 /* For rev 2, the csum doesn't include the MBA. */
10728 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
10729 csum8 += buf8[i];
10730 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
10731 csum8 += buf8[i];
10732 } else {
10733 for (i = 0; i < size; i++)
10734 csum8 += buf8[i];
10735 }
1b27777a 10736
ad96b485
AB
10737 if (csum8 == 0) {
10738 err = 0;
10739 goto out;
10740 }
10741
10742 err = -EIO;
10743 goto out;
1b27777a 10744 }
566f86ad 10745
b9fc7dc5 10746 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
b16250e3
MC
10747 TG3_EEPROM_MAGIC_HW) {
10748 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
a9dc529d 10749 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
b16250e3 10750 u8 *buf8 = (u8 *) buf;
b16250e3
MC
10751
10752 /* Separate the parity bits and the data bytes. */
10753 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
10754 if ((i == 0) || (i == 8)) {
10755 int l;
10756 u8 msk;
10757
10758 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
10759 parity[k++] = buf8[i] & msk;
10760 i++;
859a5887 10761 } else if (i == 16) {
b16250e3
MC
10762 int l;
10763 u8 msk;
10764
10765 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
10766 parity[k++] = buf8[i] & msk;
10767 i++;
10768
10769 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
10770 parity[k++] = buf8[i] & msk;
10771 i++;
10772 }
10773 data[j++] = buf8[i];
10774 }
10775
10776 err = -EIO;
10777 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
10778 u8 hw8 = hweight8(data[i]);
10779
10780 if ((hw8 & 0x1) && parity[i])
10781 goto out;
10782 else if (!(hw8 & 0x1) && !parity[i])
10783 goto out;
10784 }
10785 err = 0;
10786 goto out;
10787 }
10788
01c3a392
MC
10789 err = -EIO;
10790
566f86ad
MC
10791 /* Bootstrap checksum at offset 0x10 */
10792 csum = calc_crc((unsigned char *) buf, 0x10);
01c3a392 10793 if (csum != le32_to_cpu(buf[0x10/4]))
566f86ad
MC
10794 goto out;
10795
10796 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
10797 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
01c3a392 10798 if (csum != le32_to_cpu(buf[0xfc/4]))
a9dc529d 10799 goto out;
566f86ad 10800
c3e94500
MC
10801 kfree(buf);
10802
535a490e 10803 buf = tg3_vpd_readblock(tp, &len);
c3e94500
MC
10804 if (!buf)
10805 return -ENOMEM;
d4894f3e 10806
535a490e 10807 i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
d4894f3e
MC
10808 if (i > 0) {
10809 j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
10810 if (j < 0)
10811 goto out;
10812
535a490e 10813 if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
d4894f3e
MC
10814 goto out;
10815
10816 i += PCI_VPD_LRDT_TAG_SIZE;
10817 j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
10818 PCI_VPD_RO_KEYWORD_CHKSUM);
10819 if (j > 0) {
10820 u8 csum8 = 0;
10821
10822 j += PCI_VPD_INFO_FLD_HDR_SIZE;
10823
10824 for (i = 0; i <= j; i++)
10825 csum8 += ((u8 *)buf)[i];
10826
10827 if (csum8)
10828 goto out;
10829 }
10830 }
10831
566f86ad
MC
10832 err = 0;
10833
10834out:
10835 kfree(buf);
10836 return err;
10837}
10838
ca43007a
MC
10839#define TG3_SERDES_TIMEOUT_SEC 2
10840#define TG3_COPPER_TIMEOUT_SEC 6
10841
10842static int tg3_test_link(struct tg3 *tp)
10843{
10844 int i, max;
10845
10846 if (!netif_running(tp->dev))
10847 return -ENODEV;
10848
f07e9af3 10849 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
ca43007a
MC
10850 max = TG3_SERDES_TIMEOUT_SEC;
10851 else
10852 max = TG3_COPPER_TIMEOUT_SEC;
10853
10854 for (i = 0; i < max; i++) {
10855 if (netif_carrier_ok(tp->dev))
10856 return 0;
10857
10858 if (msleep_interruptible(1000))
10859 break;
10860 }
10861
10862 return -EIO;
10863}
10864
a71116d1 10865/* Only test the commonly used registers */
30ca3e37 10866static int tg3_test_registers(struct tg3 *tp)
a71116d1 10867{
b16250e3 10868 int i, is_5705, is_5750;
a71116d1
MC
10869 u32 offset, read_mask, write_mask, val, save_val, read_val;
10870 static struct {
10871 u16 offset;
10872 u16 flags;
10873#define TG3_FL_5705 0x1
10874#define TG3_FL_NOT_5705 0x2
10875#define TG3_FL_NOT_5788 0x4
b16250e3 10876#define TG3_FL_NOT_5750 0x8
a71116d1
MC
10877 u32 read_mask;
10878 u32 write_mask;
10879 } reg_tbl[] = {
10880 /* MAC Control Registers */
10881 { MAC_MODE, TG3_FL_NOT_5705,
10882 0x00000000, 0x00ef6f8c },
10883 { MAC_MODE, TG3_FL_5705,
10884 0x00000000, 0x01ef6b8c },
10885 { MAC_STATUS, TG3_FL_NOT_5705,
10886 0x03800107, 0x00000000 },
10887 { MAC_STATUS, TG3_FL_5705,
10888 0x03800100, 0x00000000 },
10889 { MAC_ADDR_0_HIGH, 0x0000,
10890 0x00000000, 0x0000ffff },
10891 { MAC_ADDR_0_LOW, 0x0000,
c6cdf436 10892 0x00000000, 0xffffffff },
a71116d1
MC
10893 { MAC_RX_MTU_SIZE, 0x0000,
10894 0x00000000, 0x0000ffff },
10895 { MAC_TX_MODE, 0x0000,
10896 0x00000000, 0x00000070 },
10897 { MAC_TX_LENGTHS, 0x0000,
10898 0x00000000, 0x00003fff },
10899 { MAC_RX_MODE, TG3_FL_NOT_5705,
10900 0x00000000, 0x000007fc },
10901 { MAC_RX_MODE, TG3_FL_5705,
10902 0x00000000, 0x000007dc },
10903 { MAC_HASH_REG_0, 0x0000,
10904 0x00000000, 0xffffffff },
10905 { MAC_HASH_REG_1, 0x0000,
10906 0x00000000, 0xffffffff },
10907 { MAC_HASH_REG_2, 0x0000,
10908 0x00000000, 0xffffffff },
10909 { MAC_HASH_REG_3, 0x0000,
10910 0x00000000, 0xffffffff },
10911
10912 /* Receive Data and Receive BD Initiator Control Registers. */
10913 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
10914 0x00000000, 0xffffffff },
10915 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
10916 0x00000000, 0xffffffff },
10917 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
10918 0x00000000, 0x00000003 },
10919 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
10920 0x00000000, 0xffffffff },
10921 { RCVDBDI_STD_BD+0, 0x0000,
10922 0x00000000, 0xffffffff },
10923 { RCVDBDI_STD_BD+4, 0x0000,
10924 0x00000000, 0xffffffff },
10925 { RCVDBDI_STD_BD+8, 0x0000,
10926 0x00000000, 0xffff0002 },
10927 { RCVDBDI_STD_BD+0xc, 0x0000,
10928 0x00000000, 0xffffffff },
6aa20a22 10929
a71116d1
MC
10930 /* Receive BD Initiator Control Registers. */
10931 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
10932 0x00000000, 0xffffffff },
10933 { RCVBDI_STD_THRESH, TG3_FL_5705,
10934 0x00000000, 0x000003ff },
10935 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
10936 0x00000000, 0xffffffff },
6aa20a22 10937
a71116d1
MC
10938 /* Host Coalescing Control Registers. */
10939 { HOSTCC_MODE, TG3_FL_NOT_5705,
10940 0x00000000, 0x00000004 },
10941 { HOSTCC_MODE, TG3_FL_5705,
10942 0x00000000, 0x000000f6 },
10943 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
10944 0x00000000, 0xffffffff },
10945 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
10946 0x00000000, 0x000003ff },
10947 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
10948 0x00000000, 0xffffffff },
10949 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
10950 0x00000000, 0x000003ff },
10951 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
10952 0x00000000, 0xffffffff },
10953 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10954 0x00000000, 0x000000ff },
10955 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
10956 0x00000000, 0xffffffff },
10957 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10958 0x00000000, 0x000000ff },
10959 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
10960 0x00000000, 0xffffffff },
10961 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
10962 0x00000000, 0xffffffff },
10963 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10964 0x00000000, 0xffffffff },
10965 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10966 0x00000000, 0x000000ff },
10967 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10968 0x00000000, 0xffffffff },
10969 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10970 0x00000000, 0x000000ff },
10971 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
10972 0x00000000, 0xffffffff },
10973 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
10974 0x00000000, 0xffffffff },
10975 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
10976 0x00000000, 0xffffffff },
10977 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
10978 0x00000000, 0xffffffff },
10979 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
10980 0x00000000, 0xffffffff },
10981 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
10982 0xffffffff, 0x00000000 },
10983 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
10984 0xffffffff, 0x00000000 },
10985
10986 /* Buffer Manager Control Registers. */
b16250e3 10987 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
a71116d1 10988 0x00000000, 0x007fff80 },
b16250e3 10989 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
a71116d1
MC
10990 0x00000000, 0x007fffff },
10991 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
10992 0x00000000, 0x0000003f },
10993 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
10994 0x00000000, 0x000001ff },
10995 { BUFMGR_MB_HIGH_WATER, 0x0000,
10996 0x00000000, 0x000001ff },
10997 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
10998 0xffffffff, 0x00000000 },
10999 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
11000 0xffffffff, 0x00000000 },
6aa20a22 11001
a71116d1
MC
11002 /* Mailbox Registers */
11003 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
11004 0x00000000, 0x000001ff },
11005 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
11006 0x00000000, 0x000001ff },
11007 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
11008 0x00000000, 0x000007ff },
11009 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
11010 0x00000000, 0x000001ff },
11011
11012 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
11013 };
11014
b16250e3 11015 is_5705 = is_5750 = 0;
63c3a66f 11016 if (tg3_flag(tp, 5705_PLUS)) {
a71116d1 11017 is_5705 = 1;
63c3a66f 11018 if (tg3_flag(tp, 5750_PLUS))
b16250e3
MC
11019 is_5750 = 1;
11020 }
a71116d1
MC
11021
11022 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
11023 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
11024 continue;
11025
11026 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
11027 continue;
11028
63c3a66f 11029 if (tg3_flag(tp, IS_5788) &&
a71116d1
MC
11030 (reg_tbl[i].flags & TG3_FL_NOT_5788))
11031 continue;
11032
b16250e3
MC
11033 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
11034 continue;
11035
a71116d1
MC
11036 offset = (u32) reg_tbl[i].offset;
11037 read_mask = reg_tbl[i].read_mask;
11038 write_mask = reg_tbl[i].write_mask;
11039
11040 /* Save the original register content */
11041 save_val = tr32(offset);
11042
11043 /* Determine the read-only value. */
11044 read_val = save_val & read_mask;
11045
11046 /* Write zero to the register, then make sure the read-only bits
11047 * are not changed and the read/write bits are all zeros.
11048 */
11049 tw32(offset, 0);
11050
11051 val = tr32(offset);
11052
11053 /* Test the read-only and read/write bits. */
11054 if (((val & read_mask) != read_val) || (val & write_mask))
11055 goto out;
11056
11057 /* Write ones to all the bits defined by RdMask and WrMask, then
11058 * make sure the read-only bits are not changed and the
11059 * read/write bits are all ones.
11060 */
11061 tw32(offset, read_mask | write_mask);
11062
11063 val = tr32(offset);
11064
11065 /* Test the read-only bits. */
11066 if ((val & read_mask) != read_val)
11067 goto out;
11068
11069 /* Test the read/write bits. */
11070 if ((val & write_mask) != write_mask)
11071 goto out;
11072
11073 tw32(offset, save_val);
11074 }
11075
11076 return 0;
11077
11078out:
9f88f29f 11079 if (netif_msg_hw(tp))
2445e461
MC
11080 netdev_err(tp->dev,
11081 "Register test failed at offset %x\n", offset);
a71116d1
MC
11082 tw32(offset, save_val);
11083 return -EIO;
11084}
11085
7942e1db
MC
11086static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
11087{
f71e1309 11088 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
7942e1db
MC
11089 int i;
11090 u32 j;
11091
e9edda69 11092 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
7942e1db
MC
11093 for (j = 0; j < len; j += 4) {
11094 u32 val;
11095
11096 tg3_write_mem(tp, offset + j, test_pattern[i]);
11097 tg3_read_mem(tp, offset + j, &val);
11098 if (val != test_pattern[i])
11099 return -EIO;
11100 }
11101 }
11102 return 0;
11103}
11104
11105static int tg3_test_memory(struct tg3 *tp)
11106{
11107 static struct mem_entry {
11108 u32 offset;
11109 u32 len;
11110 } mem_tbl_570x[] = {
38690194 11111 { 0x00000000, 0x00b50},
7942e1db
MC
11112 { 0x00002000, 0x1c000},
11113 { 0xffffffff, 0x00000}
11114 }, mem_tbl_5705[] = {
11115 { 0x00000100, 0x0000c},
11116 { 0x00000200, 0x00008},
7942e1db
MC
11117 { 0x00004000, 0x00800},
11118 { 0x00006000, 0x01000},
11119 { 0x00008000, 0x02000},
11120 { 0x00010000, 0x0e000},
11121 { 0xffffffff, 0x00000}
79f4d13a
MC
11122 }, mem_tbl_5755[] = {
11123 { 0x00000200, 0x00008},
11124 { 0x00004000, 0x00800},
11125 { 0x00006000, 0x00800},
11126 { 0x00008000, 0x02000},
11127 { 0x00010000, 0x0c000},
11128 { 0xffffffff, 0x00000}
b16250e3
MC
11129 }, mem_tbl_5906[] = {
11130 { 0x00000200, 0x00008},
11131 { 0x00004000, 0x00400},
11132 { 0x00006000, 0x00400},
11133 { 0x00008000, 0x01000},
11134 { 0x00010000, 0x01000},
11135 { 0xffffffff, 0x00000}
8b5a6c42
MC
11136 }, mem_tbl_5717[] = {
11137 { 0x00000200, 0x00008},
11138 { 0x00010000, 0x0a000},
11139 { 0x00020000, 0x13c00},
11140 { 0xffffffff, 0x00000}
11141 }, mem_tbl_57765[] = {
11142 { 0x00000200, 0x00008},
11143 { 0x00004000, 0x00800},
11144 { 0x00006000, 0x09800},
11145 { 0x00010000, 0x0a000},
11146 { 0xffffffff, 0x00000}
7942e1db
MC
11147 };
11148 struct mem_entry *mem_tbl;
11149 int err = 0;
11150 int i;
11151
63c3a66f 11152 if (tg3_flag(tp, 5717_PLUS))
8b5a6c42
MC
11153 mem_tbl = mem_tbl_5717;
11154 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
11155 mem_tbl = mem_tbl_57765;
63c3a66f 11156 else if (tg3_flag(tp, 5755_PLUS))
321d32a0
MC
11157 mem_tbl = mem_tbl_5755;
11158 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
11159 mem_tbl = mem_tbl_5906;
63c3a66f 11160 else if (tg3_flag(tp, 5705_PLUS))
321d32a0
MC
11161 mem_tbl = mem_tbl_5705;
11162 else
7942e1db
MC
11163 mem_tbl = mem_tbl_570x;
11164
11165 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
be98da6a
MC
11166 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
11167 if (err)
7942e1db
MC
11168 break;
11169 }
6aa20a22 11170
7942e1db
MC
11171 return err;
11172}
11173
9f40dead
MC
11174#define TG3_MAC_LOOPBACK 0
11175#define TG3_PHY_LOOPBACK 1
bb158d69
MC
11176#define TG3_TSO_LOOPBACK 2
11177
11178#define TG3_TSO_MSS 500
11179
11180#define TG3_TSO_IP_HDR_LEN 20
11181#define TG3_TSO_TCP_HDR_LEN 20
11182#define TG3_TSO_TCP_OPT_LEN 12
11183
11184static const u8 tg3_tso_header[] = {
111850x08, 0x00,
111860x45, 0x00, 0x00, 0x00,
111870x00, 0x00, 0x40, 0x00,
111880x40, 0x06, 0x00, 0x00,
111890x0a, 0x00, 0x00, 0x01,
111900x0a, 0x00, 0x00, 0x02,
111910x0d, 0x00, 0xe0, 0x00,
111920x00, 0x00, 0x01, 0x00,
111930x00, 0x00, 0x02, 0x00,
111940x80, 0x10, 0x10, 0x00,
111950x14, 0x09, 0x00, 0x00,
111960x01, 0x01, 0x08, 0x0a,
111970x11, 0x11, 0x11, 0x11,
111980x11, 0x11, 0x11, 0x11,
11199};
9f40dead 11200
4852a861 11201static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, int loopback_mode)
c76949a6 11202{
9f40dead 11203 u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
bb158d69 11204 u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
c76949a6
MC
11205 struct sk_buff *skb, *rx_skb;
11206 u8 *tx_data;
11207 dma_addr_t map;
11208 int num_pkts, tx_len, rx_len, i, err;
11209 struct tg3_rx_buffer_desc *desc;
898a56f8 11210 struct tg3_napi *tnapi, *rnapi;
8fea32b9 11211 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
c76949a6 11212
c8873405
MC
11213 tnapi = &tp->napi[0];
11214 rnapi = &tp->napi[0];
0c1d0e2b 11215 if (tp->irq_cnt > 1) {
63c3a66f 11216 if (tg3_flag(tp, ENABLE_RSS))
1da85aa3 11217 rnapi = &tp->napi[1];
63c3a66f 11218 if (tg3_flag(tp, ENABLE_TSS))
c8873405 11219 tnapi = &tp->napi[1];
0c1d0e2b 11220 }
fd2ce37f 11221 coal_now = tnapi->coal_now | rnapi->coal_now;
898a56f8 11222
9f40dead 11223 if (loopback_mode == TG3_MAC_LOOPBACK) {
c94e3941
MC
11224 /* HW errata - mac loopback fails in some cases on 5780.
11225 * Normal traffic and PHY loopback are not affected by
aba49f24
MC
11226 * errata. Also, the MAC loopback test is deprecated for
11227 * all newer ASIC revisions.
c94e3941 11228 */
aba49f24 11229 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
63c3a66f 11230 tg3_flag(tp, CPMU_PRESENT))
c94e3941
MC
11231 return 0;
11232
49692ca1
MC
11233 mac_mode = tp->mac_mode &
11234 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
11235 mac_mode |= MAC_MODE_PORT_INT_LPBACK;
63c3a66f 11236 if (!tg3_flag(tp, 5705_PLUS))
e8f3f6ca 11237 mac_mode |= MAC_MODE_LINK_POLARITY;
f07e9af3 11238 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3f7045c1
MC
11239 mac_mode |= MAC_MODE_PORT_MODE_MII;
11240 else
11241 mac_mode |= MAC_MODE_PORT_MODE_GMII;
9f40dead 11242 tw32(MAC_MODE, mac_mode);
bb158d69 11243 } else {
f07e9af3 11244 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd 11245 tg3_phy_fet_toggle_apd(tp, false);
5d64ad34
MC
11246 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
11247 } else
11248 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
3f7045c1 11249
9ef8ca99
MC
11250 tg3_phy_toggle_automdix(tp, 0);
11251
3f7045c1 11252 tg3_writephy(tp, MII_BMCR, val);
c94e3941 11253 udelay(40);
5d64ad34 11254
49692ca1
MC
11255 mac_mode = tp->mac_mode &
11256 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
f07e9af3 11257 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
1061b7c5
MC
11258 tg3_writephy(tp, MII_TG3_FET_PTEST,
11259 MII_TG3_FET_PTEST_FRC_TX_LINK |
11260 MII_TG3_FET_PTEST_FRC_TX_LOCK);
11261 /* The write needs to be flushed for the AC131 */
11262 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
11263 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
5d64ad34
MC
11264 mac_mode |= MAC_MODE_PORT_MODE_MII;
11265 } else
11266 mac_mode |= MAC_MODE_PORT_MODE_GMII;
b16250e3 11267
c94e3941 11268 /* reset to prevent losing 1st rx packet intermittently */
f07e9af3 11269 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
c94e3941
MC
11270 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
11271 udelay(10);
11272 tw32_f(MAC_RX_MODE, tp->rx_mode);
11273 }
e8f3f6ca 11274 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
79eb6904
MC
11275 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
11276 if (masked_phy_id == TG3_PHY_ID_BCM5401)
e8f3f6ca 11277 mac_mode &= ~MAC_MODE_LINK_POLARITY;
79eb6904 11278 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
e8f3f6ca 11279 mac_mode |= MAC_MODE_LINK_POLARITY;
ff18ff02
MC
11280 tg3_writephy(tp, MII_TG3_EXT_CTRL,
11281 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
11282 }
9f40dead 11283 tw32(MAC_MODE, mac_mode);
49692ca1
MC
11284
11285 /* Wait for link */
11286 for (i = 0; i < 100; i++) {
11287 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
11288 break;
11289 mdelay(1);
11290 }
859a5887 11291 }
c76949a6
MC
11292
11293 err = -EIO;
11294
4852a861 11295 tx_len = pktsz;
a20e9c62 11296 skb = netdev_alloc_skb(tp->dev, tx_len);
a50bb7b9
JJ
11297 if (!skb)
11298 return -ENOMEM;
11299
c76949a6
MC
11300 tx_data = skb_put(skb, tx_len);
11301 memcpy(tx_data, tp->dev->dev_addr, 6);
11302 memset(tx_data + 6, 0x0, 8);
11303
4852a861 11304 tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
c76949a6 11305
bb158d69
MC
11306 if (loopback_mode == TG3_TSO_LOOPBACK) {
11307 struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
11308
11309 u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
11310 TG3_TSO_TCP_OPT_LEN;
11311
11312 memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
11313 sizeof(tg3_tso_header));
11314 mss = TG3_TSO_MSS;
11315
11316 val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
11317 num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
11318
11319 /* Set the total length field in the IP header */
11320 iph->tot_len = htons((u16)(mss + hdr_len));
11321
11322 base_flags = (TXD_FLAG_CPU_PRE_DMA |
11323 TXD_FLAG_CPU_POST_DMA);
11324
63c3a66f
JP
11325 if (tg3_flag(tp, HW_TSO_1) ||
11326 tg3_flag(tp, HW_TSO_2) ||
11327 tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
11328 struct tcphdr *th;
11329 val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
11330 th = (struct tcphdr *)&tx_data[val];
11331 th->check = 0;
11332 } else
11333 base_flags |= TXD_FLAG_TCPUDP_CSUM;
11334
63c3a66f 11335 if (tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
11336 mss |= (hdr_len & 0xc) << 12;
11337 if (hdr_len & 0x10)
11338 base_flags |= 0x00000010;
11339 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 11340 } else if (tg3_flag(tp, HW_TSO_2))
bb158d69 11341 mss |= hdr_len << 9;
63c3a66f 11342 else if (tg3_flag(tp, HW_TSO_1) ||
bb158d69
MC
11343 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
11344 mss |= (TG3_TSO_TCP_OPT_LEN << 9);
11345 } else {
11346 base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
11347 }
11348
11349 data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
11350 } else {
11351 num_pkts = 1;
11352 data_off = ETH_HLEN;
11353 }
11354
11355 for (i = data_off; i < tx_len; i++)
c76949a6
MC
11356 tx_data[i] = (u8) (i & 0xff);
11357
f4188d8a
AD
11358 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
11359 if (pci_dma_mapping_error(tp->pdev, map)) {
a21771dd
MC
11360 dev_kfree_skb(skb);
11361 return -EIO;
11362 }
c76949a6
MC
11363
11364 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11365 rnapi->coal_now);
c76949a6
MC
11366
11367 udelay(10);
11368
898a56f8 11369 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
c76949a6 11370
92cd3a17
MC
11371 tg3_tx_set_bd(tnapi, tnapi->tx_prod, map, tx_len,
11372 base_flags | TXD_FLAG_END, mss, 0);
c76949a6 11373
f3f3f27e 11374 tnapi->tx_prod++;
c76949a6 11375
f3f3f27e
MC
11376 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
11377 tr32_mailbox(tnapi->prodmbox);
c76949a6
MC
11378
11379 udelay(10);
11380
303fc921
MC
11381 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
11382 for (i = 0; i < 35; i++) {
c76949a6 11383 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11384 coal_now);
c76949a6
MC
11385
11386 udelay(10);
11387
898a56f8
MC
11388 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
11389 rx_idx = rnapi->hw_status->idx[0].rx_producer;
f3f3f27e 11390 if ((tx_idx == tnapi->tx_prod) &&
c76949a6
MC
11391 (rx_idx == (rx_start_idx + num_pkts)))
11392 break;
11393 }
11394
f4188d8a 11395 pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
c76949a6
MC
11396 dev_kfree_skb(skb);
11397
f3f3f27e 11398 if (tx_idx != tnapi->tx_prod)
c76949a6
MC
11399 goto out;
11400
11401 if (rx_idx != rx_start_idx + num_pkts)
11402 goto out;
11403
bb158d69
MC
11404 val = data_off;
11405 while (rx_idx != rx_start_idx) {
11406 desc = &rnapi->rx_rcb[rx_start_idx++];
11407 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
11408 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
c76949a6 11409
bb158d69
MC
11410 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
11411 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
11412 goto out;
c76949a6 11413
bb158d69
MC
11414 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
11415 - ETH_FCS_LEN;
c76949a6 11416
bb158d69
MC
11417 if (loopback_mode != TG3_TSO_LOOPBACK) {
11418 if (rx_len != tx_len)
11419 goto out;
4852a861 11420
bb158d69
MC
11421 if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
11422 if (opaque_key != RXD_OPAQUE_RING_STD)
11423 goto out;
11424 } else {
11425 if (opaque_key != RXD_OPAQUE_RING_JUMBO)
11426 goto out;
11427 }
11428 } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
11429 (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
54e0a67f 11430 >> RXD_TCPCSUM_SHIFT != 0xffff) {
4852a861 11431 goto out;
bb158d69 11432 }
4852a861 11433
bb158d69
MC
11434 if (opaque_key == RXD_OPAQUE_RING_STD) {
11435 rx_skb = tpr->rx_std_buffers[desc_idx].skb;
11436 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
11437 mapping);
11438 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
11439 rx_skb = tpr->rx_jmb_buffers[desc_idx].skb;
11440 map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
11441 mapping);
11442 } else
11443 goto out;
c76949a6 11444
bb158d69
MC
11445 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
11446 PCI_DMA_FROMDEVICE);
c76949a6 11447
bb158d69
MC
11448 for (i = data_off; i < rx_len; i++, val++) {
11449 if (*(rx_skb->data + i) != (u8) (val & 0xff))
11450 goto out;
11451 }
c76949a6 11452 }
bb158d69 11453
c76949a6 11454 err = 0;
6aa20a22 11455
c76949a6
MC
11456 /* tg3_free_rings will unmap and free the rx_skb */
11457out:
11458 return err;
11459}
11460
00c266b7
MC
11461#define TG3_STD_LOOPBACK_FAILED 1
11462#define TG3_JMB_LOOPBACK_FAILED 2
bb158d69 11463#define TG3_TSO_LOOPBACK_FAILED 4
00c266b7
MC
11464
11465#define TG3_MAC_LOOPBACK_SHIFT 0
11466#define TG3_PHY_LOOPBACK_SHIFT 4
bb158d69 11467#define TG3_LOOPBACK_FAILED 0x00000077
9f40dead
MC
11468
11469static int tg3_test_loopback(struct tg3 *tp)
11470{
11471 int err = 0;
ab789046 11472 u32 eee_cap, cpmuctrl = 0;
9f40dead
MC
11473
11474 if (!netif_running(tp->dev))
11475 return TG3_LOOPBACK_FAILED;
11476
ab789046
MC
11477 eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
11478 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
11479
b9ec6c1b 11480 err = tg3_reset_hw(tp, 1);
ab789046
MC
11481 if (err) {
11482 err = TG3_LOOPBACK_FAILED;
11483 goto done;
11484 }
9f40dead 11485
63c3a66f 11486 if (tg3_flag(tp, ENABLE_RSS)) {
4a85f098
MC
11487 int i;
11488
11489 /* Reroute all rx packets to the 1st queue */
11490 for (i = MAC_RSS_INDIR_TBL_0;
11491 i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
11492 tw32(i, 0x0);
11493 }
11494
6833c043 11495 /* Turn off gphy autopowerdown. */
f07e9af3 11496 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
11497 tg3_phy_toggle_apd(tp, false);
11498
63c3a66f 11499 if (tg3_flag(tp, CPMU_PRESENT)) {
9936bcf6
MC
11500 int i;
11501 u32 status;
11502
11503 tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
11504
11505 /* Wait for up to 40 microseconds to acquire lock. */
11506 for (i = 0; i < 4; i++) {
11507 status = tr32(TG3_CPMU_MUTEX_GNT);
11508 if (status == CPMU_MUTEX_GNT_DRIVER)
11509 break;
11510 udelay(10);
11511 }
11512
ab789046
MC
11513 if (status != CPMU_MUTEX_GNT_DRIVER) {
11514 err = TG3_LOOPBACK_FAILED;
11515 goto done;
11516 }
9936bcf6 11517
b2a5c19c 11518 /* Turn off link-based power management. */
e875093c 11519 cpmuctrl = tr32(TG3_CPMU_CTRL);
109115e1
MC
11520 tw32(TG3_CPMU_CTRL,
11521 cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
11522 CPMU_CTRL_LINK_AWARE_MODE));
9936bcf6
MC
11523 }
11524
4852a861 11525 if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_MAC_LOOPBACK))
00c266b7 11526 err |= TG3_STD_LOOPBACK_FAILED << TG3_MAC_LOOPBACK_SHIFT;
9936bcf6 11527
63c3a66f 11528 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
4852a861 11529 tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_MAC_LOOPBACK))
00c266b7 11530 err |= TG3_JMB_LOOPBACK_FAILED << TG3_MAC_LOOPBACK_SHIFT;
4852a861 11531
63c3a66f 11532 if (tg3_flag(tp, CPMU_PRESENT)) {
9936bcf6
MC
11533 tw32(TG3_CPMU_CTRL, cpmuctrl);
11534
11535 /* Release the mutex */
11536 tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
11537 }
11538
f07e9af3 11539 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
63c3a66f 11540 !tg3_flag(tp, USE_PHYLIB)) {
4852a861 11541 if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_PHY_LOOPBACK))
00c266b7
MC
11542 err |= TG3_STD_LOOPBACK_FAILED <<
11543 TG3_PHY_LOOPBACK_SHIFT;
63c3a66f 11544 if (tg3_flag(tp, TSO_CAPABLE) &&
bb158d69
MC
11545 tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_TSO_LOOPBACK))
11546 err |= TG3_TSO_LOOPBACK_FAILED <<
11547 TG3_PHY_LOOPBACK_SHIFT;
63c3a66f 11548 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
4852a861 11549 tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_PHY_LOOPBACK))
00c266b7
MC
11550 err |= TG3_JMB_LOOPBACK_FAILED <<
11551 TG3_PHY_LOOPBACK_SHIFT;
9f40dead
MC
11552 }
11553
6833c043 11554 /* Re-enable gphy autopowerdown. */
f07e9af3 11555 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
11556 tg3_phy_toggle_apd(tp, true);
11557
ab789046
MC
11558done:
11559 tp->phy_flags |= eee_cap;
11560
9f40dead
MC
11561 return err;
11562}
11563
4cafd3f5
MC
11564static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
11565 u64 *data)
11566{
566f86ad
MC
11567 struct tg3 *tp = netdev_priv(dev);
11568
bed9829f
MC
11569 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
11570 tg3_power_up(tp)) {
11571 etest->flags |= ETH_TEST_FL_FAILED;
11572 memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
11573 return;
11574 }
bc1c7567 11575
566f86ad
MC
11576 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
11577
11578 if (tg3_test_nvram(tp) != 0) {
11579 etest->flags |= ETH_TEST_FL_FAILED;
11580 data[0] = 1;
11581 }
ca43007a
MC
11582 if (tg3_test_link(tp) != 0) {
11583 etest->flags |= ETH_TEST_FL_FAILED;
11584 data[1] = 1;
11585 }
a71116d1 11586 if (etest->flags & ETH_TEST_FL_OFFLINE) {
b02fd9e3 11587 int err, err2 = 0, irq_sync = 0;
bbe832c0
MC
11588
11589 if (netif_running(dev)) {
b02fd9e3 11590 tg3_phy_stop(tp);
a71116d1 11591 tg3_netif_stop(tp);
bbe832c0
MC
11592 irq_sync = 1;
11593 }
a71116d1 11594
bbe832c0 11595 tg3_full_lock(tp, irq_sync);
a71116d1
MC
11596
11597 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
ec41c7df 11598 err = tg3_nvram_lock(tp);
a71116d1 11599 tg3_halt_cpu(tp, RX_CPU_BASE);
63c3a66f 11600 if (!tg3_flag(tp, 5705_PLUS))
a71116d1 11601 tg3_halt_cpu(tp, TX_CPU_BASE);
ec41c7df
MC
11602 if (!err)
11603 tg3_nvram_unlock(tp);
a71116d1 11604
f07e9af3 11605 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
d9ab5ad1
MC
11606 tg3_phy_reset(tp);
11607
a71116d1
MC
11608 if (tg3_test_registers(tp) != 0) {
11609 etest->flags |= ETH_TEST_FL_FAILED;
11610 data[2] = 1;
11611 }
7942e1db
MC
11612 if (tg3_test_memory(tp) != 0) {
11613 etest->flags |= ETH_TEST_FL_FAILED;
11614 data[3] = 1;
11615 }
9f40dead 11616 if ((data[4] = tg3_test_loopback(tp)) != 0)
c76949a6 11617 etest->flags |= ETH_TEST_FL_FAILED;
a71116d1 11618
f47c11ee
DM
11619 tg3_full_unlock(tp);
11620
d4bc3927
MC
11621 if (tg3_test_interrupt(tp) != 0) {
11622 etest->flags |= ETH_TEST_FL_FAILED;
11623 data[5] = 1;
11624 }
f47c11ee
DM
11625
11626 tg3_full_lock(tp, 0);
d4bc3927 11627
a71116d1
MC
11628 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
11629 if (netif_running(dev)) {
63c3a66f 11630 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
11631 err2 = tg3_restart_hw(tp, 1);
11632 if (!err2)
b9ec6c1b 11633 tg3_netif_start(tp);
a71116d1 11634 }
f47c11ee
DM
11635
11636 tg3_full_unlock(tp);
b02fd9e3
MC
11637
11638 if (irq_sync && !err2)
11639 tg3_phy_start(tp);
a71116d1 11640 }
80096068 11641 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
c866b7ea 11642 tg3_power_down(tp);
bc1c7567 11643
4cafd3f5
MC
11644}
11645
1da177e4
LT
11646static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11647{
11648 struct mii_ioctl_data *data = if_mii(ifr);
11649 struct tg3 *tp = netdev_priv(dev);
11650 int err;
11651
63c3a66f 11652 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 11653 struct phy_device *phydev;
f07e9af3 11654 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 11655 return -EAGAIN;
3f0e3ad7 11656 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
28b04113 11657 return phy_mii_ioctl(phydev, ifr, cmd);
b02fd9e3
MC
11658 }
11659
33f401ae 11660 switch (cmd) {
1da177e4 11661 case SIOCGMIIPHY:
882e9793 11662 data->phy_id = tp->phy_addr;
1da177e4
LT
11663
11664 /* fallthru */
11665 case SIOCGMIIREG: {
11666 u32 mii_regval;
11667
f07e9af3 11668 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
11669 break; /* We have no PHY */
11670
34eea5ac 11671 if (!netif_running(dev))
bc1c7567
MC
11672 return -EAGAIN;
11673
f47c11ee 11674 spin_lock_bh(&tp->lock);
1da177e4 11675 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
f47c11ee 11676 spin_unlock_bh(&tp->lock);
1da177e4
LT
11677
11678 data->val_out = mii_regval;
11679
11680 return err;
11681 }
11682
11683 case SIOCSMIIREG:
f07e9af3 11684 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
11685 break; /* We have no PHY */
11686
34eea5ac 11687 if (!netif_running(dev))
bc1c7567
MC
11688 return -EAGAIN;
11689
f47c11ee 11690 spin_lock_bh(&tp->lock);
1da177e4 11691 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
f47c11ee 11692 spin_unlock_bh(&tp->lock);
1da177e4
LT
11693
11694 return err;
11695
11696 default:
11697 /* do nothing */
11698 break;
11699 }
11700 return -EOPNOTSUPP;
11701}
11702
15f9850d
DM
11703static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11704{
11705 struct tg3 *tp = netdev_priv(dev);
11706
11707 memcpy(ec, &tp->coal, sizeof(*ec));
11708 return 0;
11709}
11710
d244c892
MC
11711static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11712{
11713 struct tg3 *tp = netdev_priv(dev);
11714 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
11715 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
11716
63c3a66f 11717 if (!tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
11718 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
11719 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
11720 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
11721 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
11722 }
11723
11724 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
11725 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
11726 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
11727 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
11728 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
11729 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
11730 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
11731 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
11732 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
11733 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
11734 return -EINVAL;
11735
11736 /* No rx interrupts will be generated if both are zero */
11737 if ((ec->rx_coalesce_usecs == 0) &&
11738 (ec->rx_max_coalesced_frames == 0))
11739 return -EINVAL;
11740
11741 /* No tx interrupts will be generated if both are zero */
11742 if ((ec->tx_coalesce_usecs == 0) &&
11743 (ec->tx_max_coalesced_frames == 0))
11744 return -EINVAL;
11745
11746 /* Only copy relevant parameters, ignore all others. */
11747 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
11748 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
11749 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
11750 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
11751 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
11752 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
11753 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
11754 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
11755 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
11756
11757 if (netif_running(dev)) {
11758 tg3_full_lock(tp, 0);
11759 __tg3_set_coalesce(tp, &tp->coal);
11760 tg3_full_unlock(tp);
11761 }
11762 return 0;
11763}
11764
7282d491 11765static const struct ethtool_ops tg3_ethtool_ops = {
1da177e4
LT
11766 .get_settings = tg3_get_settings,
11767 .set_settings = tg3_set_settings,
11768 .get_drvinfo = tg3_get_drvinfo,
11769 .get_regs_len = tg3_get_regs_len,
11770 .get_regs = tg3_get_regs,
11771 .get_wol = tg3_get_wol,
11772 .set_wol = tg3_set_wol,
11773 .get_msglevel = tg3_get_msglevel,
11774 .set_msglevel = tg3_set_msglevel,
11775 .nway_reset = tg3_nway_reset,
11776 .get_link = ethtool_op_get_link,
11777 .get_eeprom_len = tg3_get_eeprom_len,
11778 .get_eeprom = tg3_get_eeprom,
11779 .set_eeprom = tg3_set_eeprom,
11780 .get_ringparam = tg3_get_ringparam,
11781 .set_ringparam = tg3_set_ringparam,
11782 .get_pauseparam = tg3_get_pauseparam,
11783 .set_pauseparam = tg3_set_pauseparam,
4cafd3f5 11784 .self_test = tg3_self_test,
1da177e4 11785 .get_strings = tg3_get_strings,
81b8709c 11786 .set_phys_id = tg3_set_phys_id,
1da177e4 11787 .get_ethtool_stats = tg3_get_ethtool_stats,
15f9850d 11788 .get_coalesce = tg3_get_coalesce,
d244c892 11789 .set_coalesce = tg3_set_coalesce,
b9f2c044 11790 .get_sset_count = tg3_get_sset_count,
1da177e4
LT
11791};
11792
11793static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
11794{
1b27777a 11795 u32 cursize, val, magic;
1da177e4
LT
11796
11797 tp->nvram_size = EEPROM_CHIP_SIZE;
11798
e4f34110 11799 if (tg3_nvram_read(tp, 0, &magic) != 0)
1da177e4
LT
11800 return;
11801
b16250e3
MC
11802 if ((magic != TG3_EEPROM_MAGIC) &&
11803 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
11804 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
1da177e4
LT
11805 return;
11806
11807 /*
11808 * Size the chip by reading offsets at increasing powers of two.
11809 * When we encounter our validation signature, we know the addressing
11810 * has wrapped around, and thus have our chip size.
11811 */
1b27777a 11812 cursize = 0x10;
1da177e4
LT
11813
11814 while (cursize < tp->nvram_size) {
e4f34110 11815 if (tg3_nvram_read(tp, cursize, &val) != 0)
1da177e4
LT
11816 return;
11817
1820180b 11818 if (val == magic)
1da177e4
LT
11819 break;
11820
11821 cursize <<= 1;
11822 }
11823
11824 tp->nvram_size = cursize;
11825}
6aa20a22 11826
1da177e4
LT
11827static void __devinit tg3_get_nvram_size(struct tg3 *tp)
11828{
11829 u32 val;
11830
63c3a66f 11831 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
1b27777a
MC
11832 return;
11833
11834 /* Selfboot format */
1820180b 11835 if (val != TG3_EEPROM_MAGIC) {
1b27777a
MC
11836 tg3_get_eeprom_size(tp);
11837 return;
11838 }
11839
6d348f2c 11840 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
1da177e4 11841 if (val != 0) {
6d348f2c
MC
11842 /* This is confusing. We want to operate on the
11843 * 16-bit value at offset 0xf2. The tg3_nvram_read()
11844 * call will read from NVRAM and byteswap the data
11845 * according to the byteswapping settings for all
11846 * other register accesses. This ensures the data we
11847 * want will always reside in the lower 16-bits.
11848 * However, the data in NVRAM is in LE format, which
11849 * means the data from the NVRAM read will always be
11850 * opposite the endianness of the CPU. The 16-bit
11851 * byteswap then brings the data to CPU endianness.
11852 */
11853 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
1da177e4
LT
11854 return;
11855 }
11856 }
fd1122a2 11857 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
1da177e4
LT
11858}
11859
11860static void __devinit tg3_get_nvram_info(struct tg3 *tp)
11861{
11862 u32 nvcfg1;
11863
11864 nvcfg1 = tr32(NVRAM_CFG1);
11865 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
63c3a66f 11866 tg3_flag_set(tp, FLASH);
8590a603 11867 } else {
1da177e4
LT
11868 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11869 tw32(NVRAM_CFG1, nvcfg1);
11870 }
11871
6ff6f81d 11872 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
63c3a66f 11873 tg3_flag(tp, 5780_CLASS)) {
1da177e4 11874 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
8590a603
MC
11875 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
11876 tp->nvram_jedecnum = JEDEC_ATMEL;
11877 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 11878 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
11879 break;
11880 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
11881 tp->nvram_jedecnum = JEDEC_ATMEL;
11882 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
11883 break;
11884 case FLASH_VENDOR_ATMEL_EEPROM:
11885 tp->nvram_jedecnum = JEDEC_ATMEL;
11886 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
63c3a66f 11887 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
11888 break;
11889 case FLASH_VENDOR_ST:
11890 tp->nvram_jedecnum = JEDEC_ST;
11891 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
63c3a66f 11892 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
11893 break;
11894 case FLASH_VENDOR_SAIFUN:
11895 tp->nvram_jedecnum = JEDEC_SAIFUN;
11896 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
11897 break;
11898 case FLASH_VENDOR_SST_SMALL:
11899 case FLASH_VENDOR_SST_LARGE:
11900 tp->nvram_jedecnum = JEDEC_SST;
11901 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
11902 break;
1da177e4 11903 }
8590a603 11904 } else {
1da177e4
LT
11905 tp->nvram_jedecnum = JEDEC_ATMEL;
11906 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 11907 tg3_flag_set(tp, NVRAM_BUFFERED);
1da177e4
LT
11908 }
11909}
11910
a1b950d5
MC
11911static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
11912{
11913 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
11914 case FLASH_5752PAGE_SIZE_256:
11915 tp->nvram_pagesize = 256;
11916 break;
11917 case FLASH_5752PAGE_SIZE_512:
11918 tp->nvram_pagesize = 512;
11919 break;
11920 case FLASH_5752PAGE_SIZE_1K:
11921 tp->nvram_pagesize = 1024;
11922 break;
11923 case FLASH_5752PAGE_SIZE_2K:
11924 tp->nvram_pagesize = 2048;
11925 break;
11926 case FLASH_5752PAGE_SIZE_4K:
11927 tp->nvram_pagesize = 4096;
11928 break;
11929 case FLASH_5752PAGE_SIZE_264:
11930 tp->nvram_pagesize = 264;
11931 break;
11932 case FLASH_5752PAGE_SIZE_528:
11933 tp->nvram_pagesize = 528;
11934 break;
11935 }
11936}
11937
361b4ac2
MC
11938static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
11939{
11940 u32 nvcfg1;
11941
11942 nvcfg1 = tr32(NVRAM_CFG1);
11943
e6af301b
MC
11944 /* NVRAM protection for TPM */
11945 if (nvcfg1 & (1 << 27))
63c3a66f 11946 tg3_flag_set(tp, PROTECTED_NVRAM);
e6af301b 11947
361b4ac2 11948 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
11949 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
11950 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
11951 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 11952 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
11953 break;
11954 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11955 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
11956 tg3_flag_set(tp, NVRAM_BUFFERED);
11957 tg3_flag_set(tp, FLASH);
8590a603
MC
11958 break;
11959 case FLASH_5752VENDOR_ST_M45PE10:
11960 case FLASH_5752VENDOR_ST_M45PE20:
11961 case FLASH_5752VENDOR_ST_M45PE40:
11962 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
11963 tg3_flag_set(tp, NVRAM_BUFFERED);
11964 tg3_flag_set(tp, FLASH);
8590a603 11965 break;
361b4ac2
MC
11966 }
11967
63c3a66f 11968 if (tg3_flag(tp, FLASH)) {
a1b950d5 11969 tg3_nvram_get_pagesize(tp, nvcfg1);
8590a603 11970 } else {
361b4ac2
MC
11971 /* For eeprom, set pagesize to maximum eeprom size */
11972 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11973
11974 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11975 tw32(NVRAM_CFG1, nvcfg1);
11976 }
11977}
11978
d3c7b886
MC
11979static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
11980{
989a9d23 11981 u32 nvcfg1, protect = 0;
d3c7b886
MC
11982
11983 nvcfg1 = tr32(NVRAM_CFG1);
11984
11985 /* NVRAM protection for TPM */
989a9d23 11986 if (nvcfg1 & (1 << 27)) {
63c3a66f 11987 tg3_flag_set(tp, PROTECTED_NVRAM);
989a9d23
MC
11988 protect = 1;
11989 }
d3c7b886 11990
989a9d23
MC
11991 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
11992 switch (nvcfg1) {
8590a603
MC
11993 case FLASH_5755VENDOR_ATMEL_FLASH_1:
11994 case FLASH_5755VENDOR_ATMEL_FLASH_2:
11995 case FLASH_5755VENDOR_ATMEL_FLASH_3:
11996 case FLASH_5755VENDOR_ATMEL_FLASH_5:
11997 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
11998 tg3_flag_set(tp, NVRAM_BUFFERED);
11999 tg3_flag_set(tp, FLASH);
8590a603
MC
12000 tp->nvram_pagesize = 264;
12001 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
12002 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
12003 tp->nvram_size = (protect ? 0x3e200 :
12004 TG3_NVRAM_SIZE_512KB);
12005 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
12006 tp->nvram_size = (protect ? 0x1f200 :
12007 TG3_NVRAM_SIZE_256KB);
12008 else
12009 tp->nvram_size = (protect ? 0x1f200 :
12010 TG3_NVRAM_SIZE_128KB);
12011 break;
12012 case FLASH_5752VENDOR_ST_M45PE10:
12013 case FLASH_5752VENDOR_ST_M45PE20:
12014 case FLASH_5752VENDOR_ST_M45PE40:
12015 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12016 tg3_flag_set(tp, NVRAM_BUFFERED);
12017 tg3_flag_set(tp, FLASH);
8590a603
MC
12018 tp->nvram_pagesize = 256;
12019 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
12020 tp->nvram_size = (protect ?
12021 TG3_NVRAM_SIZE_64KB :
12022 TG3_NVRAM_SIZE_128KB);
12023 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
12024 tp->nvram_size = (protect ?
12025 TG3_NVRAM_SIZE_64KB :
12026 TG3_NVRAM_SIZE_256KB);
12027 else
12028 tp->nvram_size = (protect ?
12029 TG3_NVRAM_SIZE_128KB :
12030 TG3_NVRAM_SIZE_512KB);
12031 break;
d3c7b886
MC
12032 }
12033}
12034
1b27777a
MC
12035static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
12036{
12037 u32 nvcfg1;
12038
12039 nvcfg1 = tr32(NVRAM_CFG1);
12040
12041 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
12042 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
12043 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12044 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
12045 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12046 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12047 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603 12048 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
1b27777a 12049
8590a603
MC
12050 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12051 tw32(NVRAM_CFG1, nvcfg1);
12052 break;
12053 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12054 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12055 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12056 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12057 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12058 tg3_flag_set(tp, NVRAM_BUFFERED);
12059 tg3_flag_set(tp, FLASH);
8590a603
MC
12060 tp->nvram_pagesize = 264;
12061 break;
12062 case FLASH_5752VENDOR_ST_M45PE10:
12063 case FLASH_5752VENDOR_ST_M45PE20:
12064 case FLASH_5752VENDOR_ST_M45PE40:
12065 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12066 tg3_flag_set(tp, NVRAM_BUFFERED);
12067 tg3_flag_set(tp, FLASH);
8590a603
MC
12068 tp->nvram_pagesize = 256;
12069 break;
1b27777a
MC
12070 }
12071}
12072
6b91fa02
MC
12073static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
12074{
12075 u32 nvcfg1, protect = 0;
12076
12077 nvcfg1 = tr32(NVRAM_CFG1);
12078
12079 /* NVRAM protection for TPM */
12080 if (nvcfg1 & (1 << 27)) {
63c3a66f 12081 tg3_flag_set(tp, PROTECTED_NVRAM);
6b91fa02
MC
12082 protect = 1;
12083 }
12084
12085 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
12086 switch (nvcfg1) {
8590a603
MC
12087 case FLASH_5761VENDOR_ATMEL_ADB021D:
12088 case FLASH_5761VENDOR_ATMEL_ADB041D:
12089 case FLASH_5761VENDOR_ATMEL_ADB081D:
12090 case FLASH_5761VENDOR_ATMEL_ADB161D:
12091 case FLASH_5761VENDOR_ATMEL_MDB021D:
12092 case FLASH_5761VENDOR_ATMEL_MDB041D:
12093 case FLASH_5761VENDOR_ATMEL_MDB081D:
12094 case FLASH_5761VENDOR_ATMEL_MDB161D:
12095 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12096 tg3_flag_set(tp, NVRAM_BUFFERED);
12097 tg3_flag_set(tp, FLASH);
12098 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
8590a603
MC
12099 tp->nvram_pagesize = 256;
12100 break;
12101 case FLASH_5761VENDOR_ST_A_M45PE20:
12102 case FLASH_5761VENDOR_ST_A_M45PE40:
12103 case FLASH_5761VENDOR_ST_A_M45PE80:
12104 case FLASH_5761VENDOR_ST_A_M45PE16:
12105 case FLASH_5761VENDOR_ST_M_M45PE20:
12106 case FLASH_5761VENDOR_ST_M_M45PE40:
12107 case FLASH_5761VENDOR_ST_M_M45PE80:
12108 case FLASH_5761VENDOR_ST_M_M45PE16:
12109 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12110 tg3_flag_set(tp, NVRAM_BUFFERED);
12111 tg3_flag_set(tp, FLASH);
8590a603
MC
12112 tp->nvram_pagesize = 256;
12113 break;
6b91fa02
MC
12114 }
12115
12116 if (protect) {
12117 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
12118 } else {
12119 switch (nvcfg1) {
8590a603
MC
12120 case FLASH_5761VENDOR_ATMEL_ADB161D:
12121 case FLASH_5761VENDOR_ATMEL_MDB161D:
12122 case FLASH_5761VENDOR_ST_A_M45PE16:
12123 case FLASH_5761VENDOR_ST_M_M45PE16:
12124 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
12125 break;
12126 case FLASH_5761VENDOR_ATMEL_ADB081D:
12127 case FLASH_5761VENDOR_ATMEL_MDB081D:
12128 case FLASH_5761VENDOR_ST_A_M45PE80:
12129 case FLASH_5761VENDOR_ST_M_M45PE80:
12130 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12131 break;
12132 case FLASH_5761VENDOR_ATMEL_ADB041D:
12133 case FLASH_5761VENDOR_ATMEL_MDB041D:
12134 case FLASH_5761VENDOR_ST_A_M45PE40:
12135 case FLASH_5761VENDOR_ST_M_M45PE40:
12136 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12137 break;
12138 case FLASH_5761VENDOR_ATMEL_ADB021D:
12139 case FLASH_5761VENDOR_ATMEL_MDB021D:
12140 case FLASH_5761VENDOR_ST_A_M45PE20:
12141 case FLASH_5761VENDOR_ST_M_M45PE20:
12142 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12143 break;
6b91fa02
MC
12144 }
12145 }
12146}
12147
b5d3772c
MC
12148static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
12149{
12150 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12151 tg3_flag_set(tp, NVRAM_BUFFERED);
b5d3772c
MC
12152 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12153}
12154
321d32a0
MC
12155static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
12156{
12157 u32 nvcfg1;
12158
12159 nvcfg1 = tr32(NVRAM_CFG1);
12160
12161 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12162 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12163 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12164 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12165 tg3_flag_set(tp, NVRAM_BUFFERED);
321d32a0
MC
12166 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12167
12168 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12169 tw32(NVRAM_CFG1, nvcfg1);
12170 return;
12171 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12172 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12173 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12174 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12175 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12176 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12177 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12178 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12179 tg3_flag_set(tp, NVRAM_BUFFERED);
12180 tg3_flag_set(tp, FLASH);
321d32a0
MC
12181
12182 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12183 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12184 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12185 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12186 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12187 break;
12188 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12189 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12190 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12191 break;
12192 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12193 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12194 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12195 break;
12196 }
12197 break;
12198 case FLASH_5752VENDOR_ST_M45PE10:
12199 case FLASH_5752VENDOR_ST_M45PE20:
12200 case FLASH_5752VENDOR_ST_M45PE40:
12201 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12202 tg3_flag_set(tp, NVRAM_BUFFERED);
12203 tg3_flag_set(tp, FLASH);
321d32a0
MC
12204
12205 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12206 case FLASH_5752VENDOR_ST_M45PE10:
12207 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12208 break;
12209 case FLASH_5752VENDOR_ST_M45PE20:
12210 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12211 break;
12212 case FLASH_5752VENDOR_ST_M45PE40:
12213 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12214 break;
12215 }
12216 break;
12217 default:
63c3a66f 12218 tg3_flag_set(tp, NO_NVRAM);
321d32a0
MC
12219 return;
12220 }
12221
a1b950d5
MC
12222 tg3_nvram_get_pagesize(tp, nvcfg1);
12223 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12224 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
a1b950d5
MC
12225}
12226
12227
12228static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
12229{
12230 u32 nvcfg1;
12231
12232 nvcfg1 = tr32(NVRAM_CFG1);
12233
12234 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12235 case FLASH_5717VENDOR_ATMEL_EEPROM:
12236 case FLASH_5717VENDOR_MICRO_EEPROM:
12237 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12238 tg3_flag_set(tp, NVRAM_BUFFERED);
a1b950d5
MC
12239 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12240
12241 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12242 tw32(NVRAM_CFG1, nvcfg1);
12243 return;
12244 case FLASH_5717VENDOR_ATMEL_MDB011D:
12245 case FLASH_5717VENDOR_ATMEL_ADB011B:
12246 case FLASH_5717VENDOR_ATMEL_ADB011D:
12247 case FLASH_5717VENDOR_ATMEL_MDB021D:
12248 case FLASH_5717VENDOR_ATMEL_ADB021B:
12249 case FLASH_5717VENDOR_ATMEL_ADB021D:
12250 case FLASH_5717VENDOR_ATMEL_45USPT:
12251 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12252 tg3_flag_set(tp, NVRAM_BUFFERED);
12253 tg3_flag_set(tp, FLASH);
a1b950d5
MC
12254
12255 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12256 case FLASH_5717VENDOR_ATMEL_MDB021D:
66ee33bf
MC
12257 /* Detect size with tg3_nvram_get_size() */
12258 break;
a1b950d5
MC
12259 case FLASH_5717VENDOR_ATMEL_ADB021B:
12260 case FLASH_5717VENDOR_ATMEL_ADB021D:
12261 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12262 break;
12263 default:
12264 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12265 break;
12266 }
321d32a0 12267 break;
a1b950d5
MC
12268 case FLASH_5717VENDOR_ST_M_M25PE10:
12269 case FLASH_5717VENDOR_ST_A_M25PE10:
12270 case FLASH_5717VENDOR_ST_M_M45PE10:
12271 case FLASH_5717VENDOR_ST_A_M45PE10:
12272 case FLASH_5717VENDOR_ST_M_M25PE20:
12273 case FLASH_5717VENDOR_ST_A_M25PE20:
12274 case FLASH_5717VENDOR_ST_M_M45PE20:
12275 case FLASH_5717VENDOR_ST_A_M45PE20:
12276 case FLASH_5717VENDOR_ST_25USPT:
12277 case FLASH_5717VENDOR_ST_45USPT:
12278 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12279 tg3_flag_set(tp, NVRAM_BUFFERED);
12280 tg3_flag_set(tp, FLASH);
a1b950d5
MC
12281
12282 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12283 case FLASH_5717VENDOR_ST_M_M25PE20:
a1b950d5 12284 case FLASH_5717VENDOR_ST_M_M45PE20:
66ee33bf
MC
12285 /* Detect size with tg3_nvram_get_size() */
12286 break;
12287 case FLASH_5717VENDOR_ST_A_M25PE20:
a1b950d5
MC
12288 case FLASH_5717VENDOR_ST_A_M45PE20:
12289 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12290 break;
12291 default:
12292 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12293 break;
12294 }
321d32a0 12295 break;
a1b950d5 12296 default:
63c3a66f 12297 tg3_flag_set(tp, NO_NVRAM);
a1b950d5 12298 return;
321d32a0 12299 }
a1b950d5
MC
12300
12301 tg3_nvram_get_pagesize(tp, nvcfg1);
12302 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12303 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
321d32a0
MC
12304}
12305
9b91b5f1
MC
12306static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
12307{
12308 u32 nvcfg1, nvmpinstrp;
12309
12310 nvcfg1 = tr32(NVRAM_CFG1);
12311 nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
12312
12313 switch (nvmpinstrp) {
12314 case FLASH_5720_EEPROM_HD:
12315 case FLASH_5720_EEPROM_LD:
12316 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12317 tg3_flag_set(tp, NVRAM_BUFFERED);
9b91b5f1
MC
12318
12319 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12320 tw32(NVRAM_CFG1, nvcfg1);
12321 if (nvmpinstrp == FLASH_5720_EEPROM_HD)
12322 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12323 else
12324 tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
12325 return;
12326 case FLASH_5720VENDOR_M_ATMEL_DB011D:
12327 case FLASH_5720VENDOR_A_ATMEL_DB011B:
12328 case FLASH_5720VENDOR_A_ATMEL_DB011D:
12329 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12330 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12331 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12332 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12333 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12334 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12335 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12336 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12337 case FLASH_5720VENDOR_ATMEL_45USPT:
12338 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12339 tg3_flag_set(tp, NVRAM_BUFFERED);
12340 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
12341
12342 switch (nvmpinstrp) {
12343 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12344 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12345 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12346 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12347 break;
12348 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12349 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12350 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12351 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12352 break;
12353 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12354 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12355 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12356 break;
12357 default:
12358 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12359 break;
12360 }
12361 break;
12362 case FLASH_5720VENDOR_M_ST_M25PE10:
12363 case FLASH_5720VENDOR_M_ST_M45PE10:
12364 case FLASH_5720VENDOR_A_ST_M25PE10:
12365 case FLASH_5720VENDOR_A_ST_M45PE10:
12366 case FLASH_5720VENDOR_M_ST_M25PE20:
12367 case FLASH_5720VENDOR_M_ST_M45PE20:
12368 case FLASH_5720VENDOR_A_ST_M25PE20:
12369 case FLASH_5720VENDOR_A_ST_M45PE20:
12370 case FLASH_5720VENDOR_M_ST_M25PE40:
12371 case FLASH_5720VENDOR_M_ST_M45PE40:
12372 case FLASH_5720VENDOR_A_ST_M25PE40:
12373 case FLASH_5720VENDOR_A_ST_M45PE40:
12374 case FLASH_5720VENDOR_M_ST_M25PE80:
12375 case FLASH_5720VENDOR_M_ST_M45PE80:
12376 case FLASH_5720VENDOR_A_ST_M25PE80:
12377 case FLASH_5720VENDOR_A_ST_M45PE80:
12378 case FLASH_5720VENDOR_ST_25USPT:
12379 case FLASH_5720VENDOR_ST_45USPT:
12380 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12381 tg3_flag_set(tp, NVRAM_BUFFERED);
12382 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
12383
12384 switch (nvmpinstrp) {
12385 case FLASH_5720VENDOR_M_ST_M25PE20:
12386 case FLASH_5720VENDOR_M_ST_M45PE20:
12387 case FLASH_5720VENDOR_A_ST_M25PE20:
12388 case FLASH_5720VENDOR_A_ST_M45PE20:
12389 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12390 break;
12391 case FLASH_5720VENDOR_M_ST_M25PE40:
12392 case FLASH_5720VENDOR_M_ST_M45PE40:
12393 case FLASH_5720VENDOR_A_ST_M25PE40:
12394 case FLASH_5720VENDOR_A_ST_M45PE40:
12395 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12396 break;
12397 case FLASH_5720VENDOR_M_ST_M25PE80:
12398 case FLASH_5720VENDOR_M_ST_M45PE80:
12399 case FLASH_5720VENDOR_A_ST_M25PE80:
12400 case FLASH_5720VENDOR_A_ST_M45PE80:
12401 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12402 break;
12403 default:
12404 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12405 break;
12406 }
12407 break;
12408 default:
63c3a66f 12409 tg3_flag_set(tp, NO_NVRAM);
9b91b5f1
MC
12410 return;
12411 }
12412
12413 tg3_nvram_get_pagesize(tp, nvcfg1);
12414 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12415 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
9b91b5f1
MC
12416}
12417
1da177e4
LT
12418/* Chips other than 5700/5701 use the NVRAM for fetching info. */
12419static void __devinit tg3_nvram_init(struct tg3 *tp)
12420{
1da177e4
LT
12421 tw32_f(GRC_EEPROM_ADDR,
12422 (EEPROM_ADDR_FSM_RESET |
12423 (EEPROM_DEFAULT_CLOCK_PERIOD <<
12424 EEPROM_ADDR_CLKPERD_SHIFT)));
12425
9d57f01c 12426 msleep(1);
1da177e4
LT
12427
12428 /* Enable seeprom accesses. */
12429 tw32_f(GRC_LOCAL_CTRL,
12430 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
12431 udelay(100);
12432
12433 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12434 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
63c3a66f 12435 tg3_flag_set(tp, NVRAM);
1da177e4 12436
ec41c7df 12437 if (tg3_nvram_lock(tp)) {
5129c3a3
MC
12438 netdev_warn(tp->dev,
12439 "Cannot get nvram lock, %s failed\n",
05dbe005 12440 __func__);
ec41c7df
MC
12441 return;
12442 }
e6af301b 12443 tg3_enable_nvram_access(tp);
1da177e4 12444
989a9d23
MC
12445 tp->nvram_size = 0;
12446
361b4ac2
MC
12447 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
12448 tg3_get_5752_nvram_info(tp);
d3c7b886
MC
12449 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
12450 tg3_get_5755_nvram_info(tp);
d30cdd28 12451 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
57e6983c
MC
12452 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
12453 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1b27777a 12454 tg3_get_5787_nvram_info(tp);
6b91fa02
MC
12455 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
12456 tg3_get_5761_nvram_info(tp);
b5d3772c
MC
12457 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
12458 tg3_get_5906_nvram_info(tp);
b703df6f
MC
12459 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
12460 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
321d32a0 12461 tg3_get_57780_nvram_info(tp);
9b91b5f1
MC
12462 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
12463 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
a1b950d5 12464 tg3_get_5717_nvram_info(tp);
9b91b5f1
MC
12465 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
12466 tg3_get_5720_nvram_info(tp);
361b4ac2
MC
12467 else
12468 tg3_get_nvram_info(tp);
12469
989a9d23
MC
12470 if (tp->nvram_size == 0)
12471 tg3_get_nvram_size(tp);
1da177e4 12472
e6af301b 12473 tg3_disable_nvram_access(tp);
381291b7 12474 tg3_nvram_unlock(tp);
1da177e4
LT
12475
12476 } else {
63c3a66f
JP
12477 tg3_flag_clear(tp, NVRAM);
12478 tg3_flag_clear(tp, NVRAM_BUFFERED);
1da177e4
LT
12479
12480 tg3_get_eeprom_size(tp);
12481 }
12482}
12483
1da177e4
LT
12484static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
12485 u32 offset, u32 len, u8 *buf)
12486{
12487 int i, j, rc = 0;
12488 u32 val;
12489
12490 for (i = 0; i < len; i += 4) {
b9fc7dc5 12491 u32 addr;
a9dc529d 12492 __be32 data;
1da177e4
LT
12493
12494 addr = offset + i;
12495
12496 memcpy(&data, buf + i, 4);
12497
62cedd11
MC
12498 /*
12499 * The SEEPROM interface expects the data to always be opposite
12500 * the native endian format. We accomplish this by reversing
12501 * all the operations that would have been performed on the
12502 * data from a call to tg3_nvram_read_be32().
12503 */
12504 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
1da177e4
LT
12505
12506 val = tr32(GRC_EEPROM_ADDR);
12507 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
12508
12509 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
12510 EEPROM_ADDR_READ);
12511 tw32(GRC_EEPROM_ADDR, val |
12512 (0 << EEPROM_ADDR_DEVID_SHIFT) |
12513 (addr & EEPROM_ADDR_ADDR_MASK) |
12514 EEPROM_ADDR_START |
12515 EEPROM_ADDR_WRITE);
6aa20a22 12516
9d57f01c 12517 for (j = 0; j < 1000; j++) {
1da177e4
LT
12518 val = tr32(GRC_EEPROM_ADDR);
12519
12520 if (val & EEPROM_ADDR_COMPLETE)
12521 break;
9d57f01c 12522 msleep(1);
1da177e4
LT
12523 }
12524 if (!(val & EEPROM_ADDR_COMPLETE)) {
12525 rc = -EBUSY;
12526 break;
12527 }
12528 }
12529
12530 return rc;
12531}
12532
12533/* offset and length are dword aligned */
12534static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
12535 u8 *buf)
12536{
12537 int ret = 0;
12538 u32 pagesize = tp->nvram_pagesize;
12539 u32 pagemask = pagesize - 1;
12540 u32 nvram_cmd;
12541 u8 *tmp;
12542
12543 tmp = kmalloc(pagesize, GFP_KERNEL);
12544 if (tmp == NULL)
12545 return -ENOMEM;
12546
12547 while (len) {
12548 int j;
e6af301b 12549 u32 phy_addr, page_off, size;
1da177e4
LT
12550
12551 phy_addr = offset & ~pagemask;
6aa20a22 12552
1da177e4 12553 for (j = 0; j < pagesize; j += 4) {
a9dc529d
MC
12554 ret = tg3_nvram_read_be32(tp, phy_addr + j,
12555 (__be32 *) (tmp + j));
12556 if (ret)
1da177e4
LT
12557 break;
12558 }
12559 if (ret)
12560 break;
12561
c6cdf436 12562 page_off = offset & pagemask;
1da177e4
LT
12563 size = pagesize;
12564 if (len < size)
12565 size = len;
12566
12567 len -= size;
12568
12569 memcpy(tmp + page_off, buf, size);
12570
12571 offset = offset + (pagesize - page_off);
12572
e6af301b 12573 tg3_enable_nvram_access(tp);
1da177e4
LT
12574
12575 /*
12576 * Before we can erase the flash page, we need
12577 * to issue a special "write enable" command.
12578 */
12579 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12580
12581 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12582 break;
12583
12584 /* Erase the target page */
12585 tw32(NVRAM_ADDR, phy_addr);
12586
12587 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
12588 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
12589
c6cdf436 12590 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
1da177e4
LT
12591 break;
12592
12593 /* Issue another write enable to start the write. */
12594 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12595
12596 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12597 break;
12598
12599 for (j = 0; j < pagesize; j += 4) {
b9fc7dc5 12600 __be32 data;
1da177e4 12601
b9fc7dc5 12602 data = *((__be32 *) (tmp + j));
a9dc529d 12603
b9fc7dc5 12604 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4
LT
12605
12606 tw32(NVRAM_ADDR, phy_addr + j);
12607
12608 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
12609 NVRAM_CMD_WR;
12610
12611 if (j == 0)
12612 nvram_cmd |= NVRAM_CMD_FIRST;
12613 else if (j == (pagesize - 4))
12614 nvram_cmd |= NVRAM_CMD_LAST;
12615
12616 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12617 break;
12618 }
12619 if (ret)
12620 break;
12621 }
12622
12623 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12624 tg3_nvram_exec_cmd(tp, nvram_cmd);
12625
12626 kfree(tmp);
12627
12628 return ret;
12629}
12630
12631/* offset and length are dword aligned */
12632static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
12633 u8 *buf)
12634{
12635 int i, ret = 0;
12636
12637 for (i = 0; i < len; i += 4, offset += 4) {
b9fc7dc5
AV
12638 u32 page_off, phy_addr, nvram_cmd;
12639 __be32 data;
1da177e4
LT
12640
12641 memcpy(&data, buf + i, 4);
b9fc7dc5 12642 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4 12643
c6cdf436 12644 page_off = offset % tp->nvram_pagesize;
1da177e4 12645
1820180b 12646 phy_addr = tg3_nvram_phys_addr(tp, offset);
1da177e4
LT
12647
12648 tw32(NVRAM_ADDR, phy_addr);
12649
12650 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
12651
c6cdf436 12652 if (page_off == 0 || i == 0)
1da177e4 12653 nvram_cmd |= NVRAM_CMD_FIRST;
f6d9a256 12654 if (page_off == (tp->nvram_pagesize - 4))
1da177e4
LT
12655 nvram_cmd |= NVRAM_CMD_LAST;
12656
12657 if (i == (len - 4))
12658 nvram_cmd |= NVRAM_CMD_LAST;
12659
321d32a0 12660 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
63c3a66f 12661 !tg3_flag(tp, 5755_PLUS) &&
4c987487
MC
12662 (tp->nvram_jedecnum == JEDEC_ST) &&
12663 (nvram_cmd & NVRAM_CMD_FIRST)) {
1da177e4
LT
12664
12665 if ((ret = tg3_nvram_exec_cmd(tp,
12666 NVRAM_CMD_WREN | NVRAM_CMD_GO |
12667 NVRAM_CMD_DONE)))
12668
12669 break;
12670 }
63c3a66f 12671 if (!tg3_flag(tp, FLASH)) {
1da177e4
LT
12672 /* We always do complete word writes to eeprom. */
12673 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
12674 }
12675
12676 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12677 break;
12678 }
12679 return ret;
12680}
12681
12682/* offset and length are dword aligned */
12683static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
12684{
12685 int ret;
12686
63c3a66f 12687 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
314fba34
MC
12688 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
12689 ~GRC_LCLCTRL_GPIO_OUTPUT1);
1da177e4
LT
12690 udelay(40);
12691 }
12692
63c3a66f 12693 if (!tg3_flag(tp, NVRAM)) {
1da177e4 12694 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
859a5887 12695 } else {
1da177e4
LT
12696 u32 grc_mode;
12697
ec41c7df
MC
12698 ret = tg3_nvram_lock(tp);
12699 if (ret)
12700 return ret;
1da177e4 12701
e6af301b 12702 tg3_enable_nvram_access(tp);
63c3a66f 12703 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
1da177e4 12704 tw32(NVRAM_WRITE1, 0x406);
1da177e4
LT
12705
12706 grc_mode = tr32(GRC_MODE);
12707 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
12708
63c3a66f 12709 if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
1da177e4
LT
12710 ret = tg3_nvram_write_block_buffered(tp, offset, len,
12711 buf);
859a5887 12712 } else {
1da177e4
LT
12713 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
12714 buf);
12715 }
12716
12717 grc_mode = tr32(GRC_MODE);
12718 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
12719
e6af301b 12720 tg3_disable_nvram_access(tp);
1da177e4
LT
12721 tg3_nvram_unlock(tp);
12722 }
12723
63c3a66f 12724 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
314fba34 12725 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
1da177e4
LT
12726 udelay(40);
12727 }
12728
12729 return ret;
12730}
12731
12732struct subsys_tbl_ent {
12733 u16 subsys_vendor, subsys_devid;
12734 u32 phy_id;
12735};
12736
24daf2b0 12737static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
1da177e4 12738 /* Broadcom boards. */
24daf2b0 12739 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12740 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
24daf2b0 12741 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12742 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
24daf2b0 12743 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12744 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
24daf2b0
MC
12745 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12746 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
12747 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12748 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
24daf2b0 12749 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12750 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12751 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12752 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
12753 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12754 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
24daf2b0 12755 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12756 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
24daf2b0 12757 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12758 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
24daf2b0 12759 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12760 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
1da177e4
LT
12761
12762 /* 3com boards. */
24daf2b0 12763 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12764 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
24daf2b0 12765 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12766 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12767 { TG3PCI_SUBVENDOR_ID_3COM,
12768 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
12769 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12770 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
24daf2b0 12771 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12772 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
1da177e4
LT
12773
12774 /* DELL boards. */
24daf2b0 12775 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12776 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
24daf2b0 12777 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12778 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
24daf2b0 12779 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12780 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
24daf2b0 12781 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12782 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
1da177e4
LT
12783
12784 /* Compaq boards. */
24daf2b0 12785 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12786 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
24daf2b0 12787 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12788 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12789 { TG3PCI_SUBVENDOR_ID_COMPAQ,
12790 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
12791 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12792 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
24daf2b0 12793 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12794 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
1da177e4
LT
12795
12796 /* IBM boards. */
24daf2b0
MC
12797 { TG3PCI_SUBVENDOR_ID_IBM,
12798 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
1da177e4
LT
12799};
12800
24daf2b0 12801static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
1da177e4
LT
12802{
12803 int i;
12804
12805 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
12806 if ((subsys_id_to_phy_id[i].subsys_vendor ==
12807 tp->pdev->subsystem_vendor) &&
12808 (subsys_id_to_phy_id[i].subsys_devid ==
12809 tp->pdev->subsystem_device))
12810 return &subsys_id_to_phy_id[i];
12811 }
12812 return NULL;
12813}
12814
7d0c41ef 12815static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
1da177e4 12816{
1da177e4 12817 u32 val;
f49639e6 12818
79eb6904 12819 tp->phy_id = TG3_PHY_ID_INVALID;
7d0c41ef
MC
12820 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12821
a85feb8c 12822 /* Assume an onboard device and WOL capable by default. */
63c3a66f
JP
12823 tg3_flag_set(tp, EEPROM_WRITE_PROT);
12824 tg3_flag_set(tp, WOL_CAP);
72b845e0 12825
b5d3772c 12826 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
9d26e213 12827 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
63c3a66f
JP
12828 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
12829 tg3_flag_set(tp, IS_NIC);
9d26e213 12830 }
0527ba35
MC
12831 val = tr32(VCPU_CFGSHDW);
12832 if (val & VCPU_CFGSHDW_ASPM_DBNC)
63c3a66f 12833 tg3_flag_set(tp, ASPM_WORKAROUND);
0527ba35 12834 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
6fdbab9d 12835 (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
63c3a66f 12836 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
12837 device_set_wakeup_enable(&tp->pdev->dev, true);
12838 }
05ac4cb7 12839 goto done;
b5d3772c
MC
12840 }
12841
1da177e4
LT
12842 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
12843 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
12844 u32 nic_cfg, led_cfg;
a9daf367 12845 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
7d0c41ef 12846 int eeprom_phy_serdes = 0;
1da177e4
LT
12847
12848 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
12849 tp->nic_sram_data_cfg = nic_cfg;
12850
12851 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
12852 ver >>= NIC_SRAM_DATA_VER_SHIFT;
6ff6f81d
MC
12853 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12854 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
12855 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
1da177e4
LT
12856 (ver > 0) && (ver < 0x100))
12857 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
12858
a9daf367
MC
12859 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
12860 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
12861
1da177e4
LT
12862 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
12863 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
12864 eeprom_phy_serdes = 1;
12865
12866 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
12867 if (nic_phy_id != 0) {
12868 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
12869 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
12870
12871 eeprom_phy_id = (id1 >> 16) << 10;
12872 eeprom_phy_id |= (id2 & 0xfc00) << 16;
12873 eeprom_phy_id |= (id2 & 0x03ff) << 0;
12874 } else
12875 eeprom_phy_id = 0;
12876
7d0c41ef 12877 tp->phy_id = eeprom_phy_id;
747e8f8b 12878 if (eeprom_phy_serdes) {
63c3a66f 12879 if (!tg3_flag(tp, 5705_PLUS))
f07e9af3 12880 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
a50d0796 12881 else
f07e9af3 12882 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
747e8f8b 12883 }
7d0c41ef 12884
63c3a66f 12885 if (tg3_flag(tp, 5750_PLUS))
1da177e4
LT
12886 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
12887 SHASTA_EXT_LED_MODE_MASK);
cbf46853 12888 else
1da177e4
LT
12889 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
12890
12891 switch (led_cfg) {
12892 default:
12893 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
12894 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12895 break;
12896
12897 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
12898 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12899 break;
12900
12901 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
12902 tp->led_ctrl = LED_CTRL_MODE_MAC;
9ba27794
MC
12903
12904 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
12905 * read on some older 5700/5701 bootcode.
12906 */
12907 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
12908 ASIC_REV_5700 ||
12909 GET_ASIC_REV(tp->pci_chip_rev_id) ==
12910 ASIC_REV_5701)
12911 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12912
1da177e4
LT
12913 break;
12914
12915 case SHASTA_EXT_LED_SHARED:
12916 tp->led_ctrl = LED_CTRL_MODE_SHARED;
12917 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
12918 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
12919 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12920 LED_CTRL_MODE_PHY_2);
12921 break;
12922
12923 case SHASTA_EXT_LED_MAC:
12924 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
12925 break;
12926
12927 case SHASTA_EXT_LED_COMBO:
12928 tp->led_ctrl = LED_CTRL_MODE_COMBO;
12929 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
12930 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12931 LED_CTRL_MODE_PHY_2);
12932 break;
12933
855e1111 12934 }
1da177e4
LT
12935
12936 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
12937 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
12938 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
12939 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12940
b2a5c19c
MC
12941 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
12942 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
5f60891b 12943
9d26e213 12944 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
63c3a66f 12945 tg3_flag_set(tp, EEPROM_WRITE_PROT);
9d26e213
MC
12946 if ((tp->pdev->subsystem_vendor ==
12947 PCI_VENDOR_ID_ARIMA) &&
12948 (tp->pdev->subsystem_device == 0x205a ||
12949 tp->pdev->subsystem_device == 0x2063))
63c3a66f 12950 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
9d26e213 12951 } else {
63c3a66f
JP
12952 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
12953 tg3_flag_set(tp, IS_NIC);
9d26e213 12954 }
1da177e4
LT
12955
12956 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f
JP
12957 tg3_flag_set(tp, ENABLE_ASF);
12958 if (tg3_flag(tp, 5750_PLUS))
12959 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4 12960 }
b2b98d4a
MC
12961
12962 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
63c3a66f
JP
12963 tg3_flag(tp, 5750_PLUS))
12964 tg3_flag_set(tp, ENABLE_APE);
b2b98d4a 12965
f07e9af3 12966 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
a85feb8c 12967 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
63c3a66f 12968 tg3_flag_clear(tp, WOL_CAP);
1da177e4 12969
63c3a66f 12970 if (tg3_flag(tp, WOL_CAP) &&
6fdbab9d 12971 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
63c3a66f 12972 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
12973 device_set_wakeup_enable(&tp->pdev->dev, true);
12974 }
0527ba35 12975
1da177e4 12976 if (cfg2 & (1 << 17))
f07e9af3 12977 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
1da177e4
LT
12978
12979 /* serdes signal pre-emphasis in register 0x590 set by */
12980 /* bootcode if bit 18 is set */
12981 if (cfg2 & (1 << 18))
f07e9af3 12982 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
8ed5d97e 12983
63c3a66f
JP
12984 if ((tg3_flag(tp, 57765_PLUS) ||
12985 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
12986 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
6833c043 12987 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
f07e9af3 12988 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
6833c043 12989
63c3a66f 12990 if (tg3_flag(tp, PCI_EXPRESS) &&
8c69b1e7 12991 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 12992 !tg3_flag(tp, 57765_PLUS)) {
8ed5d97e
MC
12993 u32 cfg3;
12994
12995 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
12996 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
63c3a66f 12997 tg3_flag_set(tp, ASPM_WORKAROUND);
8ed5d97e 12998 }
a9daf367 12999
14417063 13000 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
63c3a66f 13001 tg3_flag_set(tp, RGMII_INBAND_DISABLE);
a9daf367 13002 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
63c3a66f 13003 tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
a9daf367 13004 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
63c3a66f 13005 tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
1da177e4 13006 }
05ac4cb7 13007done:
63c3a66f 13008 if (tg3_flag(tp, WOL_CAP))
43067ed8 13009 device_set_wakeup_enable(&tp->pdev->dev,
63c3a66f 13010 tg3_flag(tp, WOL_ENABLE));
43067ed8
RW
13011 else
13012 device_set_wakeup_capable(&tp->pdev->dev, false);
7d0c41ef
MC
13013}
13014
b2a5c19c
MC
13015static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
13016{
13017 int i;
13018 u32 val;
13019
13020 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
13021 tw32(OTP_CTRL, cmd);
13022
13023 /* Wait for up to 1 ms for command to execute. */
13024 for (i = 0; i < 100; i++) {
13025 val = tr32(OTP_STATUS);
13026 if (val & OTP_STATUS_CMD_DONE)
13027 break;
13028 udelay(10);
13029 }
13030
13031 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
13032}
13033
13034/* Read the gphy configuration from the OTP region of the chip. The gphy
13035 * configuration is a 32-bit value that straddles the alignment boundary.
13036 * We do two 32-bit reads and then shift and merge the results.
13037 */
13038static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
13039{
13040 u32 bhalf_otp, thalf_otp;
13041
13042 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
13043
13044 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
13045 return 0;
13046
13047 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
13048
13049 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13050 return 0;
13051
13052 thalf_otp = tr32(OTP_READ_DATA);
13053
13054 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
13055
13056 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13057 return 0;
13058
13059 bhalf_otp = tr32(OTP_READ_DATA);
13060
13061 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
13062}
13063
e256f8a3
MC
13064static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
13065{
13066 u32 adv = ADVERTISED_Autoneg |
13067 ADVERTISED_Pause;
13068
13069 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
13070 adv |= ADVERTISED_1000baseT_Half |
13071 ADVERTISED_1000baseT_Full;
13072
13073 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
13074 adv |= ADVERTISED_100baseT_Half |
13075 ADVERTISED_100baseT_Full |
13076 ADVERTISED_10baseT_Half |
13077 ADVERTISED_10baseT_Full |
13078 ADVERTISED_TP;
13079 else
13080 adv |= ADVERTISED_FIBRE;
13081
13082 tp->link_config.advertising = adv;
13083 tp->link_config.speed = SPEED_INVALID;
13084 tp->link_config.duplex = DUPLEX_INVALID;
13085 tp->link_config.autoneg = AUTONEG_ENABLE;
13086 tp->link_config.active_speed = SPEED_INVALID;
13087 tp->link_config.active_duplex = DUPLEX_INVALID;
13088 tp->link_config.orig_speed = SPEED_INVALID;
13089 tp->link_config.orig_duplex = DUPLEX_INVALID;
13090 tp->link_config.orig_autoneg = AUTONEG_INVALID;
13091}
13092
7d0c41ef
MC
13093static int __devinit tg3_phy_probe(struct tg3 *tp)
13094{
13095 u32 hw_phy_id_1, hw_phy_id_2;
13096 u32 hw_phy_id, hw_phy_id_masked;
13097 int err;
1da177e4 13098
e256f8a3 13099 /* flow control autonegotiation is default behavior */
63c3a66f 13100 tg3_flag_set(tp, PAUSE_AUTONEG);
e256f8a3
MC
13101 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
13102
63c3a66f 13103 if (tg3_flag(tp, USE_PHYLIB))
b02fd9e3
MC
13104 return tg3_phy_init(tp);
13105
1da177e4 13106 /* Reading the PHY ID register can conflict with ASF
877d0310 13107 * firmware access to the PHY hardware.
1da177e4
LT
13108 */
13109 err = 0;
63c3a66f 13110 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
79eb6904 13111 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
1da177e4
LT
13112 } else {
13113 /* Now read the physical PHY_ID from the chip and verify
13114 * that it is sane. If it doesn't look good, we fall back
13115 * to either the hard-coded table based PHY_ID and failing
13116 * that the value found in the eeprom area.
13117 */
13118 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
13119 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
13120
13121 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
13122 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
13123 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
13124
79eb6904 13125 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
1da177e4
LT
13126 }
13127
79eb6904 13128 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
1da177e4 13129 tp->phy_id = hw_phy_id;
79eb6904 13130 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
f07e9af3 13131 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
da6b2d01 13132 else
f07e9af3 13133 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
1da177e4 13134 } else {
79eb6904 13135 if (tp->phy_id != TG3_PHY_ID_INVALID) {
7d0c41ef
MC
13136 /* Do nothing, phy ID already set up in
13137 * tg3_get_eeprom_hw_cfg().
13138 */
1da177e4
LT
13139 } else {
13140 struct subsys_tbl_ent *p;
13141
13142 /* No eeprom signature? Try the hardcoded
13143 * subsys device table.
13144 */
24daf2b0 13145 p = tg3_lookup_by_subsys(tp);
1da177e4
LT
13146 if (!p)
13147 return -ENODEV;
13148
13149 tp->phy_id = p->phy_id;
13150 if (!tp->phy_id ||
79eb6904 13151 tp->phy_id == TG3_PHY_ID_BCM8002)
f07e9af3 13152 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
1da177e4
LT
13153 }
13154 }
13155
a6b68dab 13156 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
5baa5e9a
MC
13157 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13158 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
13159 (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
a6b68dab
MC
13160 tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
13161 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
13162 tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
52b02d04
MC
13163 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
13164
e256f8a3
MC
13165 tg3_phy_init_link_config(tp);
13166
f07e9af3 13167 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
63c3a66f
JP
13168 !tg3_flag(tp, ENABLE_APE) &&
13169 !tg3_flag(tp, ENABLE_ASF)) {
42b64a45 13170 u32 bmsr, mask;
1da177e4
LT
13171
13172 tg3_readphy(tp, MII_BMSR, &bmsr);
13173 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
13174 (bmsr & BMSR_LSTATUS))
13175 goto skip_phy_reset;
6aa20a22 13176
1da177e4
LT
13177 err = tg3_phy_reset(tp);
13178 if (err)
13179 return err;
13180
42b64a45 13181 tg3_phy_set_wirespeed(tp);
1da177e4 13182
3600d918
MC
13183 mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
13184 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
13185 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
13186 if (!tg3_copper_is_advertising_all(tp, mask)) {
42b64a45
MC
13187 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
13188 tp->link_config.flowctrl);
1da177e4
LT
13189
13190 tg3_writephy(tp, MII_BMCR,
13191 BMCR_ANENABLE | BMCR_ANRESTART);
13192 }
1da177e4
LT
13193 }
13194
13195skip_phy_reset:
79eb6904 13196 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
13197 err = tg3_init_5401phy_dsp(tp);
13198 if (err)
13199 return err;
1da177e4 13200
1da177e4
LT
13201 err = tg3_init_5401phy_dsp(tp);
13202 }
13203
1da177e4
LT
13204 return err;
13205}
13206
184b8904 13207static void __devinit tg3_read_vpd(struct tg3 *tp)
1da177e4 13208{
a4a8bb15 13209 u8 *vpd_data;
4181b2c8 13210 unsigned int block_end, rosize, len;
535a490e 13211 u32 vpdlen;
184b8904 13212 int j, i = 0;
a4a8bb15 13213
535a490e 13214 vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
a4a8bb15
MC
13215 if (!vpd_data)
13216 goto out_no_vpd;
1da177e4 13217
535a490e 13218 i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
4181b2c8
MC
13219 if (i < 0)
13220 goto out_not_found;
1da177e4 13221
4181b2c8
MC
13222 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
13223 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
13224 i += PCI_VPD_LRDT_TAG_SIZE;
1da177e4 13225
535a490e 13226 if (block_end > vpdlen)
4181b2c8 13227 goto out_not_found;
af2c6a4a 13228
184b8904
MC
13229 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13230 PCI_VPD_RO_KEYWORD_MFR_ID);
13231 if (j > 0) {
13232 len = pci_vpd_info_field_size(&vpd_data[j]);
13233
13234 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13235 if (j + len > block_end || len != 4 ||
13236 memcmp(&vpd_data[j], "1028", 4))
13237 goto partno;
13238
13239 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13240 PCI_VPD_RO_KEYWORD_VENDOR0);
13241 if (j < 0)
13242 goto partno;
13243
13244 len = pci_vpd_info_field_size(&vpd_data[j]);
13245
13246 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13247 if (j + len > block_end)
13248 goto partno;
13249
13250 memcpy(tp->fw_ver, &vpd_data[j], len);
535a490e 13251 strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
184b8904
MC
13252 }
13253
13254partno:
4181b2c8
MC
13255 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13256 PCI_VPD_RO_KEYWORD_PARTNO);
13257 if (i < 0)
13258 goto out_not_found;
af2c6a4a 13259
4181b2c8 13260 len = pci_vpd_info_field_size(&vpd_data[i]);
1da177e4 13261
4181b2c8
MC
13262 i += PCI_VPD_INFO_FLD_HDR_SIZE;
13263 if (len > TG3_BPN_SIZE ||
535a490e 13264 (len + i) > vpdlen)
4181b2c8 13265 goto out_not_found;
1da177e4 13266
4181b2c8 13267 memcpy(tp->board_part_number, &vpd_data[i], len);
1da177e4 13268
1da177e4 13269out_not_found:
a4a8bb15 13270 kfree(vpd_data);
37a949c5 13271 if (tp->board_part_number[0])
a4a8bb15
MC
13272 return;
13273
13274out_no_vpd:
37a949c5
MC
13275 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
13276 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
13277 strcpy(tp->board_part_number, "BCM5717");
13278 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
13279 strcpy(tp->board_part_number, "BCM5718");
13280 else
13281 goto nomatch;
13282 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
13283 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
13284 strcpy(tp->board_part_number, "BCM57780");
13285 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
13286 strcpy(tp->board_part_number, "BCM57760");
13287 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
13288 strcpy(tp->board_part_number, "BCM57790");
13289 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
13290 strcpy(tp->board_part_number, "BCM57788");
13291 else
13292 goto nomatch;
13293 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
13294 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
13295 strcpy(tp->board_part_number, "BCM57761");
13296 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
13297 strcpy(tp->board_part_number, "BCM57765");
13298 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
13299 strcpy(tp->board_part_number, "BCM57781");
13300 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
13301 strcpy(tp->board_part_number, "BCM57785");
13302 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
13303 strcpy(tp->board_part_number, "BCM57791");
13304 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13305 strcpy(tp->board_part_number, "BCM57795");
13306 else
13307 goto nomatch;
13308 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
b5d3772c 13309 strcpy(tp->board_part_number, "BCM95906");
37a949c5
MC
13310 } else {
13311nomatch:
b5d3772c 13312 strcpy(tp->board_part_number, "none");
37a949c5 13313 }
1da177e4
LT
13314}
13315
9c8a620e
MC
13316static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
13317{
13318 u32 val;
13319
e4f34110 13320 if (tg3_nvram_read(tp, offset, &val) ||
9c8a620e 13321 (val & 0xfc000000) != 0x0c000000 ||
e4f34110 13322 tg3_nvram_read(tp, offset + 4, &val) ||
9c8a620e
MC
13323 val != 0)
13324 return 0;
13325
13326 return 1;
13327}
13328
acd9c119
MC
13329static void __devinit tg3_read_bc_ver(struct tg3 *tp)
13330{
ff3a7cb2 13331 u32 val, offset, start, ver_offset;
75f9936e 13332 int i, dst_off;
ff3a7cb2 13333 bool newver = false;
acd9c119
MC
13334
13335 if (tg3_nvram_read(tp, 0xc, &offset) ||
13336 tg3_nvram_read(tp, 0x4, &start))
13337 return;
13338
13339 offset = tg3_nvram_logical_addr(tp, offset);
13340
ff3a7cb2 13341 if (tg3_nvram_read(tp, offset, &val))
acd9c119
MC
13342 return;
13343
ff3a7cb2
MC
13344 if ((val & 0xfc000000) == 0x0c000000) {
13345 if (tg3_nvram_read(tp, offset + 4, &val))
acd9c119
MC
13346 return;
13347
ff3a7cb2
MC
13348 if (val == 0)
13349 newver = true;
13350 }
13351
75f9936e
MC
13352 dst_off = strlen(tp->fw_ver);
13353
ff3a7cb2 13354 if (newver) {
75f9936e
MC
13355 if (TG3_VER_SIZE - dst_off < 16 ||
13356 tg3_nvram_read(tp, offset + 8, &ver_offset))
ff3a7cb2
MC
13357 return;
13358
13359 offset = offset + ver_offset - start;
13360 for (i = 0; i < 16; i += 4) {
13361 __be32 v;
13362 if (tg3_nvram_read_be32(tp, offset + i, &v))
13363 return;
13364
75f9936e 13365 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
ff3a7cb2
MC
13366 }
13367 } else {
13368 u32 major, minor;
13369
13370 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
13371 return;
13372
13373 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
13374 TG3_NVM_BCVER_MAJSFT;
13375 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
75f9936e
MC
13376 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
13377 "v%d.%02d", major, minor);
acd9c119
MC
13378 }
13379}
13380
a6f6cb1c
MC
13381static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
13382{
13383 u32 val, major, minor;
13384
13385 /* Use native endian representation */
13386 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
13387 return;
13388
13389 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
13390 TG3_NVM_HWSB_CFG1_MAJSFT;
13391 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
13392 TG3_NVM_HWSB_CFG1_MINSFT;
13393
13394 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
13395}
13396
dfe00d7d
MC
13397static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
13398{
13399 u32 offset, major, minor, build;
13400
75f9936e 13401 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
dfe00d7d
MC
13402
13403 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
13404 return;
13405
13406 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
13407 case TG3_EEPROM_SB_REVISION_0:
13408 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
13409 break;
13410 case TG3_EEPROM_SB_REVISION_2:
13411 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
13412 break;
13413 case TG3_EEPROM_SB_REVISION_3:
13414 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
13415 break;
a4153d40
MC
13416 case TG3_EEPROM_SB_REVISION_4:
13417 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
13418 break;
13419 case TG3_EEPROM_SB_REVISION_5:
13420 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
13421 break;
bba226ac
MC
13422 case TG3_EEPROM_SB_REVISION_6:
13423 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
13424 break;
dfe00d7d
MC
13425 default:
13426 return;
13427 }
13428
e4f34110 13429 if (tg3_nvram_read(tp, offset, &val))
dfe00d7d
MC
13430 return;
13431
13432 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
13433 TG3_EEPROM_SB_EDH_BLD_SHFT;
13434 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
13435 TG3_EEPROM_SB_EDH_MAJ_SHFT;
13436 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
13437
13438 if (minor > 99 || build > 26)
13439 return;
13440
75f9936e
MC
13441 offset = strlen(tp->fw_ver);
13442 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
13443 " v%d.%02d", major, minor);
dfe00d7d
MC
13444
13445 if (build > 0) {
75f9936e
MC
13446 offset = strlen(tp->fw_ver);
13447 if (offset < TG3_VER_SIZE - 1)
13448 tp->fw_ver[offset] = 'a' + build - 1;
dfe00d7d
MC
13449 }
13450}
13451
acd9c119 13452static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
c4e6575c
MC
13453{
13454 u32 val, offset, start;
acd9c119 13455 int i, vlen;
9c8a620e
MC
13456
13457 for (offset = TG3_NVM_DIR_START;
13458 offset < TG3_NVM_DIR_END;
13459 offset += TG3_NVM_DIRENT_SIZE) {
e4f34110 13460 if (tg3_nvram_read(tp, offset, &val))
c4e6575c
MC
13461 return;
13462
9c8a620e
MC
13463 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
13464 break;
13465 }
13466
13467 if (offset == TG3_NVM_DIR_END)
13468 return;
13469
63c3a66f 13470 if (!tg3_flag(tp, 5705_PLUS))
9c8a620e 13471 start = 0x08000000;
e4f34110 13472 else if (tg3_nvram_read(tp, offset - 4, &start))
9c8a620e
MC
13473 return;
13474
e4f34110 13475 if (tg3_nvram_read(tp, offset + 4, &offset) ||
9c8a620e 13476 !tg3_fw_img_is_valid(tp, offset) ||
e4f34110 13477 tg3_nvram_read(tp, offset + 8, &val))
9c8a620e
MC
13478 return;
13479
13480 offset += val - start;
13481
acd9c119 13482 vlen = strlen(tp->fw_ver);
9c8a620e 13483
acd9c119
MC
13484 tp->fw_ver[vlen++] = ',';
13485 tp->fw_ver[vlen++] = ' ';
9c8a620e
MC
13486
13487 for (i = 0; i < 4; i++) {
a9dc529d
MC
13488 __be32 v;
13489 if (tg3_nvram_read_be32(tp, offset, &v))
c4e6575c
MC
13490 return;
13491
b9fc7dc5 13492 offset += sizeof(v);
c4e6575c 13493
acd9c119
MC
13494 if (vlen > TG3_VER_SIZE - sizeof(v)) {
13495 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
9c8a620e 13496 break;
c4e6575c 13497 }
9c8a620e 13498
acd9c119
MC
13499 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
13500 vlen += sizeof(v);
c4e6575c 13501 }
acd9c119
MC
13502}
13503
7fd76445
MC
13504static void __devinit tg3_read_dash_ver(struct tg3 *tp)
13505{
13506 int vlen;
13507 u32 apedata;
ecc79648 13508 char *fwtype;
7fd76445 13509
63c3a66f 13510 if (!tg3_flag(tp, ENABLE_APE) || !tg3_flag(tp, ENABLE_ASF))
7fd76445
MC
13511 return;
13512
13513 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
13514 if (apedata != APE_SEG_SIG_MAGIC)
13515 return;
13516
13517 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
13518 if (!(apedata & APE_FW_STATUS_READY))
13519 return;
13520
13521 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
13522
dc6d0744 13523 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
63c3a66f 13524 tg3_flag_set(tp, APE_HAS_NCSI);
ecc79648 13525 fwtype = "NCSI";
dc6d0744 13526 } else {
ecc79648 13527 fwtype = "DASH";
dc6d0744 13528 }
ecc79648 13529
7fd76445
MC
13530 vlen = strlen(tp->fw_ver);
13531
ecc79648
MC
13532 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
13533 fwtype,
7fd76445
MC
13534 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
13535 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
13536 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
13537 (apedata & APE_FW_VERSION_BLDMSK));
13538}
13539
acd9c119
MC
13540static void __devinit tg3_read_fw_ver(struct tg3 *tp)
13541{
13542 u32 val;
75f9936e 13543 bool vpd_vers = false;
acd9c119 13544
75f9936e
MC
13545 if (tp->fw_ver[0] != 0)
13546 vpd_vers = true;
df259d8c 13547
63c3a66f 13548 if (tg3_flag(tp, NO_NVRAM)) {
75f9936e 13549 strcat(tp->fw_ver, "sb");
df259d8c
MC
13550 return;
13551 }
13552
acd9c119
MC
13553 if (tg3_nvram_read(tp, 0, &val))
13554 return;
13555
13556 if (val == TG3_EEPROM_MAGIC)
13557 tg3_read_bc_ver(tp);
13558 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
13559 tg3_read_sb_ver(tp, val);
a6f6cb1c
MC
13560 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
13561 tg3_read_hwsb_ver(tp);
acd9c119
MC
13562 else
13563 return;
13564
c9cab24e 13565 if (vpd_vers)
75f9936e 13566 goto done;
acd9c119 13567
c9cab24e
MC
13568 if (tg3_flag(tp, ENABLE_APE)) {
13569 if (tg3_flag(tp, ENABLE_ASF))
13570 tg3_read_dash_ver(tp);
13571 } else if (tg3_flag(tp, ENABLE_ASF)) {
13572 tg3_read_mgmtfw_ver(tp);
13573 }
9c8a620e 13574
75f9936e 13575done:
9c8a620e 13576 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
c4e6575c
MC
13577}
13578
7544b097
MC
13579static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
13580
7cb32cf2
MC
13581static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
13582{
63c3a66f 13583 if (tg3_flag(tp, LRG_PROD_RING_CAP))
de9f5230 13584 return TG3_RX_RET_MAX_SIZE_5717;
63c3a66f 13585 else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
de9f5230 13586 return TG3_RX_RET_MAX_SIZE_5700;
7cb32cf2 13587 else
de9f5230 13588 return TG3_RX_RET_MAX_SIZE_5705;
7cb32cf2
MC
13589}
13590
4143470c 13591static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
895950c2
JP
13592 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
13593 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
13594 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
13595 { },
13596};
13597
1da177e4
LT
13598static int __devinit tg3_get_invariants(struct tg3 *tp)
13599{
1da177e4 13600 u32 misc_ctrl_reg;
1da177e4
LT
13601 u32 pci_state_reg, grc_misc_cfg;
13602 u32 val;
13603 u16 pci_cmd;
5e7dfd0f 13604 int err;
1da177e4 13605
1da177e4
LT
13606 /* Force memory write invalidate off. If we leave it on,
13607 * then on 5700_BX chips we have to enable a workaround.
13608 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
13609 * to match the cacheline size. The Broadcom driver have this
13610 * workaround but turns MWI off all the times so never uses
13611 * it. This seems to suggest that the workaround is insufficient.
13612 */
13613 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13614 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
13615 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13616
16821285
MC
13617 /* Important! -- Make sure register accesses are byteswapped
13618 * correctly. Also, for those chips that require it, make
13619 * sure that indirect register accesses are enabled before
13620 * the first operation.
1da177e4
LT
13621 */
13622 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13623 &misc_ctrl_reg);
16821285
MC
13624 tp->misc_host_ctrl |= (misc_ctrl_reg &
13625 MISC_HOST_CTRL_CHIPREV);
13626 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13627 tp->misc_host_ctrl);
1da177e4
LT
13628
13629 tp->pci_chip_rev_id = (misc_ctrl_reg >>
13630 MISC_HOST_CTRL_CHIPREV_SHIFT);
795d01c5
MC
13631 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
13632 u32 prod_id_asic_rev;
13633
5001e2f6
MC
13634 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
13635 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
d78b59f5
MC
13636 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
13637 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
f6eb9b1f
MC
13638 pci_read_config_dword(tp->pdev,
13639 TG3PCI_GEN2_PRODID_ASICREV,
13640 &prod_id_asic_rev);
b703df6f
MC
13641 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
13642 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
13643 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
13644 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
13645 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
13646 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13647 pci_read_config_dword(tp->pdev,
13648 TG3PCI_GEN15_PRODID_ASICREV,
13649 &prod_id_asic_rev);
f6eb9b1f
MC
13650 else
13651 pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
13652 &prod_id_asic_rev);
13653
321d32a0 13654 tp->pci_chip_rev_id = prod_id_asic_rev;
795d01c5 13655 }
1da177e4 13656
ff645bec
MC
13657 /* Wrong chip ID in 5752 A0. This code can be removed later
13658 * as A0 is not in production.
13659 */
13660 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
13661 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
13662
6892914f
MC
13663 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
13664 * we need to disable memory and use config. cycles
13665 * only to access all registers. The 5702/03 chips
13666 * can mistakenly decode the special cycles from the
13667 * ICH chipsets as memory write cycles, causing corruption
13668 * of register and memory space. Only certain ICH bridges
13669 * will drive special cycles with non-zero data during the
13670 * address phase which can fall within the 5703's address
13671 * range. This is not an ICH bug as the PCI spec allows
13672 * non-zero address during special cycles. However, only
13673 * these ICH bridges are known to drive non-zero addresses
13674 * during special cycles.
13675 *
13676 * Since special cycles do not cross PCI bridges, we only
13677 * enable this workaround if the 5703 is on the secondary
13678 * bus of these ICH bridges.
13679 */
13680 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
13681 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
13682 static struct tg3_dev_id {
13683 u32 vendor;
13684 u32 device;
13685 u32 rev;
13686 } ich_chipsets[] = {
13687 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
13688 PCI_ANY_ID },
13689 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
13690 PCI_ANY_ID },
13691 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
13692 0xa },
13693 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
13694 PCI_ANY_ID },
13695 { },
13696 };
13697 struct tg3_dev_id *pci_id = &ich_chipsets[0];
13698 struct pci_dev *bridge = NULL;
13699
13700 while (pci_id->vendor != 0) {
13701 bridge = pci_get_device(pci_id->vendor, pci_id->device,
13702 bridge);
13703 if (!bridge) {
13704 pci_id++;
13705 continue;
13706 }
13707 if (pci_id->rev != PCI_ANY_ID) {
44c10138 13708 if (bridge->revision > pci_id->rev)
6892914f
MC
13709 continue;
13710 }
13711 if (bridge->subordinate &&
13712 (bridge->subordinate->number ==
13713 tp->pdev->bus->number)) {
63c3a66f 13714 tg3_flag_set(tp, ICH_WORKAROUND);
6892914f
MC
13715 pci_dev_put(bridge);
13716 break;
13717 }
13718 }
13719 }
13720
6ff6f81d 13721 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
41588ba1
MC
13722 static struct tg3_dev_id {
13723 u32 vendor;
13724 u32 device;
13725 } bridge_chipsets[] = {
13726 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
13727 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
13728 { },
13729 };
13730 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
13731 struct pci_dev *bridge = NULL;
13732
13733 while (pci_id->vendor != 0) {
13734 bridge = pci_get_device(pci_id->vendor,
13735 pci_id->device,
13736 bridge);
13737 if (!bridge) {
13738 pci_id++;
13739 continue;
13740 }
13741 if (bridge->subordinate &&
13742 (bridge->subordinate->number <=
13743 tp->pdev->bus->number) &&
13744 (bridge->subordinate->subordinate >=
13745 tp->pdev->bus->number)) {
63c3a66f 13746 tg3_flag_set(tp, 5701_DMA_BUG);
41588ba1
MC
13747 pci_dev_put(bridge);
13748 break;
13749 }
13750 }
13751 }
13752
4a29cc2e
MC
13753 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
13754 * DMA addresses > 40-bit. This bridge may have other additional
13755 * 57xx devices behind it in some 4-port NIC designs for example.
13756 * Any tg3 device found behind the bridge will also need the 40-bit
13757 * DMA workaround.
13758 */
a4e2b347
MC
13759 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
13760 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
63c3a66f
JP
13761 tg3_flag_set(tp, 5780_CLASS);
13762 tg3_flag_set(tp, 40BIT_DMA_BUG);
4cf78e4f 13763 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
859a5887 13764 } else {
4a29cc2e
MC
13765 struct pci_dev *bridge = NULL;
13766
13767 do {
13768 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
13769 PCI_DEVICE_ID_SERVERWORKS_EPB,
13770 bridge);
13771 if (bridge && bridge->subordinate &&
13772 (bridge->subordinate->number <=
13773 tp->pdev->bus->number) &&
13774 (bridge->subordinate->subordinate >=
13775 tp->pdev->bus->number)) {
63c3a66f 13776 tg3_flag_set(tp, 40BIT_DMA_BUG);
4a29cc2e
MC
13777 pci_dev_put(bridge);
13778 break;
13779 }
13780 } while (bridge);
13781 }
4cf78e4f 13782
f6eb9b1f 13783 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3a1e19d3 13784 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
7544b097
MC
13785 tp->pdev_peer = tg3_find_peer(tp);
13786
c885e824 13787 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
d78b59f5
MC
13788 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13789 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
63c3a66f 13790 tg3_flag_set(tp, 5717_PLUS);
0a58d668
MC
13791
13792 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
63c3a66f
JP
13793 tg3_flag(tp, 5717_PLUS))
13794 tg3_flag_set(tp, 57765_PLUS);
c885e824 13795
321d32a0
MC
13796 /* Intentionally exclude ASIC_REV_5906 */
13797 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d9ab5ad1 13798 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
d30cdd28 13799 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
9936bcf6 13800 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c 13801 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 13802 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f
JP
13803 tg3_flag(tp, 57765_PLUS))
13804 tg3_flag_set(tp, 5755_PLUS);
321d32a0
MC
13805
13806 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13807 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
b5d3772c 13808 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
63c3a66f
JP
13809 tg3_flag(tp, 5755_PLUS) ||
13810 tg3_flag(tp, 5780_CLASS))
13811 tg3_flag_set(tp, 5750_PLUS);
6708e5cc 13812
6ff6f81d 13813 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
63c3a66f
JP
13814 tg3_flag(tp, 5750_PLUS))
13815 tg3_flag_set(tp, 5705_PLUS);
1b440c56 13816
507399f1 13817 /* Determine TSO capabilities */
2866d956 13818 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
4d163b75 13819 ; /* Do nothing. HW bug. */
63c3a66f
JP
13820 else if (tg3_flag(tp, 57765_PLUS))
13821 tg3_flag_set(tp, HW_TSO_3);
13822 else if (tg3_flag(tp, 5755_PLUS) ||
e849cdc3 13823 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
63c3a66f
JP
13824 tg3_flag_set(tp, HW_TSO_2);
13825 else if (tg3_flag(tp, 5750_PLUS)) {
13826 tg3_flag_set(tp, HW_TSO_1);
13827 tg3_flag_set(tp, TSO_BUG);
507399f1
MC
13828 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
13829 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
63c3a66f 13830 tg3_flag_clear(tp, TSO_BUG);
507399f1
MC
13831 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13832 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13833 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 13834 tg3_flag_set(tp, TSO_BUG);
507399f1
MC
13835 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
13836 tp->fw_needed = FIRMWARE_TG3TSO5;
13837 else
13838 tp->fw_needed = FIRMWARE_TG3TSO;
13839 }
13840
dabc5c67 13841 /* Selectively allow TSO based on operating conditions */
6ff6f81d
MC
13842 if (tg3_flag(tp, HW_TSO_1) ||
13843 tg3_flag(tp, HW_TSO_2) ||
13844 tg3_flag(tp, HW_TSO_3) ||
dabc5c67
MC
13845 (tp->fw_needed && !tg3_flag(tp, ENABLE_ASF)))
13846 tg3_flag_set(tp, TSO_CAPABLE);
13847 else {
13848 tg3_flag_clear(tp, TSO_CAPABLE);
13849 tg3_flag_clear(tp, TSO_BUG);
13850 tp->fw_needed = NULL;
13851 }
13852
13853 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
13854 tp->fw_needed = FIRMWARE_TG3;
13855
507399f1
MC
13856 tp->irq_max = 1;
13857
63c3a66f
JP
13858 if (tg3_flag(tp, 5750_PLUS)) {
13859 tg3_flag_set(tp, SUPPORT_MSI);
7544b097
MC
13860 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
13861 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
13862 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
13863 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
13864 tp->pdev_peer == tp->pdev))
63c3a66f 13865 tg3_flag_clear(tp, SUPPORT_MSI);
7544b097 13866
63c3a66f 13867 if (tg3_flag(tp, 5755_PLUS) ||
b5d3772c 13868 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
63c3a66f 13869 tg3_flag_set(tp, 1SHOT_MSI);
52c0fd83 13870 }
4f125f42 13871
63c3a66f
JP
13872 if (tg3_flag(tp, 57765_PLUS)) {
13873 tg3_flag_set(tp, SUPPORT_MSIX);
507399f1
MC
13874 tp->irq_max = TG3_IRQ_MAX_VECS;
13875 }
f6eb9b1f 13876 }
0e1406dd 13877
2ffcc981 13878 if (tg3_flag(tp, 5755_PLUS))
63c3a66f 13879 tg3_flag_set(tp, SHORT_DMA_BUG);
f6eb9b1f 13880
63c3a66f
JP
13881 if (tg3_flag(tp, 5717_PLUS))
13882 tg3_flag_set(tp, LRG_PROD_RING_CAP);
de9f5230 13883
63c3a66f 13884 if (tg3_flag(tp, 57765_PLUS) &&
2866d956 13885 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
63c3a66f 13886 tg3_flag_set(tp, USE_JUMBO_BDFLAG);
b703df6f 13887
63c3a66f
JP
13888 if (!tg3_flag(tp, 5705_PLUS) ||
13889 tg3_flag(tp, 5780_CLASS) ||
13890 tg3_flag(tp, USE_JUMBO_BDFLAG))
13891 tg3_flag_set(tp, JUMBO_CAPABLE);
0f893dc6 13892
52f4490c
MC
13893 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
13894 &pci_state_reg);
13895
708ebb3a 13896 if (pci_is_pcie(tp->pdev)) {
5e7dfd0f
MC
13897 u16 lnkctl;
13898
63c3a66f 13899 tg3_flag_set(tp, PCI_EXPRESS);
5f5c51e3 13900
cf79003d 13901 tp->pcie_readrq = 4096;
d78b59f5
MC
13902 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13903 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
b4495ed8 13904 tp->pcie_readrq = 2048;
cf79003d
MC
13905
13906 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
5f5c51e3 13907
5e7dfd0f 13908 pci_read_config_word(tp->pdev,
708ebb3a 13909 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
13910 &lnkctl);
13911 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
7196cd6c
MC
13912 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
13913 ASIC_REV_5906) {
63c3a66f 13914 tg3_flag_clear(tp, HW_TSO_2);
dabc5c67 13915 tg3_flag_clear(tp, TSO_CAPABLE);
7196cd6c 13916 }
5e7dfd0f 13917 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0 13918 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
9cf74ebb
MC
13919 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
13920 tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
63c3a66f 13921 tg3_flag_set(tp, CLKREQ_BUG);
614b0590 13922 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
63c3a66f 13923 tg3_flag_set(tp, L1PLLPD_EN);
c7835a77 13924 }
52f4490c 13925 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
708ebb3a
JM
13926 /* BCM5785 devices are effectively PCIe devices, and should
13927 * follow PCIe codepaths, but do not have a PCIe capabilities
13928 * section.
13929 */
63c3a66f
JP
13930 tg3_flag_set(tp, PCI_EXPRESS);
13931 } else if (!tg3_flag(tp, 5705_PLUS) ||
13932 tg3_flag(tp, 5780_CLASS)) {
52f4490c
MC
13933 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
13934 if (!tp->pcix_cap) {
2445e461
MC
13935 dev_err(&tp->pdev->dev,
13936 "Cannot find PCI-X capability, aborting\n");
52f4490c
MC
13937 return -EIO;
13938 }
13939
13940 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
63c3a66f 13941 tg3_flag_set(tp, PCIX_MODE);
52f4490c 13942 }
1da177e4 13943
399de50b
MC
13944 /* If we have an AMD 762 or VIA K8T800 chipset, write
13945 * reordering to the mailbox registers done by the host
13946 * controller can cause major troubles. We read back from
13947 * every mailbox register write to force the writes to be
13948 * posted to the chip in order.
13949 */
4143470c 13950 if (pci_dev_present(tg3_write_reorder_chipsets) &&
63c3a66f
JP
13951 !tg3_flag(tp, PCI_EXPRESS))
13952 tg3_flag_set(tp, MBOX_WRITE_REORDER);
399de50b 13953
69fc4053
MC
13954 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
13955 &tp->pci_cacheline_sz);
13956 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13957 &tp->pci_lat_timer);
1da177e4
LT
13958 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
13959 tp->pci_lat_timer < 64) {
13960 tp->pci_lat_timer = 64;
69fc4053
MC
13961 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13962 tp->pci_lat_timer);
1da177e4
LT
13963 }
13964
16821285
MC
13965 /* Important! -- It is critical that the PCI-X hw workaround
13966 * situation is decided before the first MMIO register access.
13967 */
52f4490c
MC
13968 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
13969 /* 5700 BX chips need to have their TX producer index
13970 * mailboxes written twice to workaround a bug.
13971 */
63c3a66f 13972 tg3_flag_set(tp, TXD_MBOX_HWBUG);
1da177e4 13973
52f4490c 13974 /* If we are in PCI-X mode, enable register write workaround.
1da177e4
LT
13975 *
13976 * The workaround is to use indirect register accesses
13977 * for all chip writes not to mailbox registers.
13978 */
63c3a66f 13979 if (tg3_flag(tp, PCIX_MODE)) {
1da177e4 13980 u32 pm_reg;
1da177e4 13981
63c3a66f 13982 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
13983
13984 /* The chip can have it's power management PCI config
13985 * space registers clobbered due to this bug.
13986 * So explicitly force the chip into D0 here.
13987 */
9974a356
MC
13988 pci_read_config_dword(tp->pdev,
13989 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
13990 &pm_reg);
13991 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
13992 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
9974a356
MC
13993 pci_write_config_dword(tp->pdev,
13994 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
13995 pm_reg);
13996
13997 /* Also, force SERR#/PERR# in PCI command. */
13998 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13999 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
14000 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14001 }
14002 }
14003
1da177e4 14004 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
63c3a66f 14005 tg3_flag_set(tp, PCI_HIGH_SPEED);
1da177e4 14006 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
63c3a66f 14007 tg3_flag_set(tp, PCI_32BIT);
1da177e4
LT
14008
14009 /* Chip-specific fixup from Broadcom driver */
14010 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
14011 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
14012 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
14013 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
14014 }
14015
1ee582d8 14016 /* Default fast path register access methods */
20094930 14017 tp->read32 = tg3_read32;
1ee582d8 14018 tp->write32 = tg3_write32;
09ee929c 14019 tp->read32_mbox = tg3_read32;
20094930 14020 tp->write32_mbox = tg3_write32;
1ee582d8
MC
14021 tp->write32_tx_mbox = tg3_write32;
14022 tp->write32_rx_mbox = tg3_write32;
14023
14024 /* Various workaround register access methods */
63c3a66f 14025 if (tg3_flag(tp, PCIX_TARGET_HWBUG))
1ee582d8 14026 tp->write32 = tg3_write_indirect_reg32;
98efd8a6 14027 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
63c3a66f 14028 (tg3_flag(tp, PCI_EXPRESS) &&
98efd8a6
MC
14029 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
14030 /*
14031 * Back to back register writes can cause problems on these
14032 * chips, the workaround is to read back all reg writes
14033 * except those to mailbox regs.
14034 *
14035 * See tg3_write_indirect_reg32().
14036 */
1ee582d8 14037 tp->write32 = tg3_write_flush_reg32;
98efd8a6
MC
14038 }
14039
63c3a66f 14040 if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
1ee582d8 14041 tp->write32_tx_mbox = tg3_write32_tx_mbox;
63c3a66f 14042 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1ee582d8
MC
14043 tp->write32_rx_mbox = tg3_write_flush_reg32;
14044 }
20094930 14045
63c3a66f 14046 if (tg3_flag(tp, ICH_WORKAROUND)) {
6892914f
MC
14047 tp->read32 = tg3_read_indirect_reg32;
14048 tp->write32 = tg3_write_indirect_reg32;
14049 tp->read32_mbox = tg3_read_indirect_mbox;
14050 tp->write32_mbox = tg3_write_indirect_mbox;
14051 tp->write32_tx_mbox = tg3_write_indirect_mbox;
14052 tp->write32_rx_mbox = tg3_write_indirect_mbox;
14053
14054 iounmap(tp->regs);
22abe310 14055 tp->regs = NULL;
6892914f
MC
14056
14057 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14058 pci_cmd &= ~PCI_COMMAND_MEMORY;
14059 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14060 }
b5d3772c
MC
14061 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14062 tp->read32_mbox = tg3_read32_mbox_5906;
14063 tp->write32_mbox = tg3_write32_mbox_5906;
14064 tp->write32_tx_mbox = tg3_write32_mbox_5906;
14065 tp->write32_rx_mbox = tg3_write32_mbox_5906;
14066 }
6892914f 14067
bbadf503 14068 if (tp->write32 == tg3_write_indirect_reg32 ||
63c3a66f 14069 (tg3_flag(tp, PCIX_MODE) &&
bbadf503 14070 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
f49639e6 14071 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
63c3a66f 14072 tg3_flag_set(tp, SRAM_USE_CONFIG);
bbadf503 14073
16821285
MC
14074 /* The memory arbiter has to be enabled in order for SRAM accesses
14075 * to succeed. Normally on powerup the tg3 chip firmware will make
14076 * sure it is enabled, but other entities such as system netboot
14077 * code might disable it.
14078 */
14079 val = tr32(MEMARB_MODE);
14080 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
14081
69f11c99
MC
14082 if (tg3_flag(tp, PCIX_MODE)) {
14083 pci_read_config_dword(tp->pdev,
14084 tp->pcix_cap + PCI_X_STATUS, &val);
14085 tp->pci_fn = val & 0x7;
14086 } else {
14087 tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
14088 }
14089
7d0c41ef 14090 /* Get eeprom hw config before calling tg3_set_power_state().
63c3a66f 14091 * In particular, the TG3_FLAG_IS_NIC flag must be
7d0c41ef
MC
14092 * determined before calling tg3_set_power_state() so that
14093 * we know whether or not to switch out of Vaux power.
14094 * When the flag is set, it means that GPIO1 is used for eeprom
14095 * write protect and also implies that it is a LOM where GPIOs
14096 * are not used to switch power.
6aa20a22 14097 */
7d0c41ef
MC
14098 tg3_get_eeprom_hw_cfg(tp);
14099
63c3a66f 14100 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
14101 /* Allow reads and writes to the
14102 * APE register and memory space.
14103 */
14104 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
14105 PCISTATE_ALLOW_APE_SHMEM_WR |
14106 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
14107 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
14108 pci_state_reg);
c9cab24e
MC
14109
14110 tg3_ape_lock_init(tp);
0d3031d9
MC
14111 }
14112
9936bcf6 14113 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
57e6983c 14114 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
321d32a0 14115 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 14116 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f
JP
14117 tg3_flag(tp, 57765_PLUS))
14118 tg3_flag_set(tp, CPMU_PRESENT);
d30cdd28 14119
16821285
MC
14120 /* Set up tp->grc_local_ctrl before calling
14121 * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
14122 * will bring 5700's external PHY out of reset.
314fba34
MC
14123 * It is also used as eeprom write protect on LOMs.
14124 */
14125 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
6ff6f81d 14126 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
63c3a66f 14127 tg3_flag(tp, EEPROM_WRITE_PROT))
314fba34
MC
14128 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
14129 GRC_LCLCTRL_GPIO_OUTPUT1);
3e7d83bc
MC
14130 /* Unused GPIO3 must be driven as output on 5752 because there
14131 * are no pull-up resistors on unused GPIO pins.
14132 */
14133 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
14134 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
314fba34 14135
321d32a0 14136 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
cb4ed1fd
MC
14137 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
14138 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
af36e6b6
MC
14139 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
14140
8d519ab2
MC
14141 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
14142 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
14143 /* Turn off the debug UART. */
14144 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
63c3a66f 14145 if (tg3_flag(tp, IS_NIC))
5f0c4a3c
MC
14146 /* Keep VMain power. */
14147 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
14148 GRC_LCLCTRL_GPIO_OUTPUT0;
14149 }
14150
16821285
MC
14151 /* Switch out of Vaux if it is a NIC */
14152 tg3_pwrsrc_switch_to_vmain(tp);
1da177e4 14153
1da177e4
LT
14154 /* Derive initial jumbo mode from MTU assigned in
14155 * ether_setup() via the alloc_etherdev() call
14156 */
63c3a66f
JP
14157 if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
14158 tg3_flag_set(tp, JUMBO_RING_ENABLE);
1da177e4
LT
14159
14160 /* Determine WakeOnLan speed to use. */
14161 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14162 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
14163 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
14164 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
63c3a66f 14165 tg3_flag_clear(tp, WOL_SPEED_100MB);
1da177e4 14166 } else {
63c3a66f 14167 tg3_flag_set(tp, WOL_SPEED_100MB);
1da177e4
LT
14168 }
14169
7f97a4bd 14170 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
f07e9af3 14171 tp->phy_flags |= TG3_PHYFLG_IS_FET;
7f97a4bd 14172
1da177e4 14173 /* A few boards don't want Ethernet@WireSpeed phy feature */
6ff6f81d
MC
14174 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14175 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
1da177e4 14176 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
747e8f8b 14177 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
f07e9af3
MC
14178 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
14179 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
14180 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
1da177e4
LT
14181
14182 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
14183 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
f07e9af3 14184 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
1da177e4 14185 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
f07e9af3 14186 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
1da177e4 14187
63c3a66f 14188 if (tg3_flag(tp, 5705_PLUS) &&
f07e9af3 14189 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
321d32a0 14190 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
f6eb9b1f 14191 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
63c3a66f 14192 !tg3_flag(tp, 57765_PLUS)) {
c424cb24 14193 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d30cdd28 14194 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
9936bcf6
MC
14195 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
14196 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
d4011ada
MC
14197 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
14198 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
f07e9af3 14199 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
c1d2a196 14200 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
f07e9af3 14201 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
321d32a0 14202 } else
f07e9af3 14203 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
c424cb24 14204 }
1da177e4 14205
b2a5c19c
MC
14206 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
14207 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
14208 tp->phy_otp = tg3_read_otp_phycfg(tp);
14209 if (tp->phy_otp == 0)
14210 tp->phy_otp = TG3_OTP_DEFAULT;
14211 }
14212
63c3a66f 14213 if (tg3_flag(tp, CPMU_PRESENT))
8ef21428
MC
14214 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
14215 else
14216 tp->mi_mode = MAC_MI_MODE_BASE;
14217
1da177e4 14218 tp->coalesce_mode = 0;
1da177e4
LT
14219 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
14220 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
14221 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
14222
4d958473
MC
14223 /* Set these bits to enable statistics workaround. */
14224 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14225 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
14226 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
14227 tp->coalesce_mode |= HOSTCC_MODE_ATTN;
14228 tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
14229 }
14230
321d32a0
MC
14231 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
14232 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
63c3a66f 14233 tg3_flag_set(tp, USE_PHYLIB);
57e6983c 14234
158d7abd
MC
14235 err = tg3_mdio_init(tp);
14236 if (err)
14237 return err;
1da177e4
LT
14238
14239 /* Initialize data/descriptor byte/word swapping. */
14240 val = tr32(GRC_MODE);
f2096f94
MC
14241 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
14242 val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
14243 GRC_MODE_WORD_SWAP_B2HRX_DATA |
14244 GRC_MODE_B2HRX_ENABLE |
14245 GRC_MODE_HTX2B_ENABLE |
14246 GRC_MODE_HOST_STACKUP);
14247 else
14248 val &= GRC_MODE_HOST_STACKUP;
14249
1da177e4
LT
14250 tw32(GRC_MODE, val | tp->grc_mode);
14251
14252 tg3_switch_clocks(tp);
14253
14254 /* Clear this out for sanity. */
14255 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
14256
14257 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14258 &pci_state_reg);
14259 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
63c3a66f 14260 !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
1da177e4
LT
14261 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
14262
14263 if (chiprevid == CHIPREV_ID_5701_A0 ||
14264 chiprevid == CHIPREV_ID_5701_B0 ||
14265 chiprevid == CHIPREV_ID_5701_B2 ||
14266 chiprevid == CHIPREV_ID_5701_B5) {
14267 void __iomem *sram_base;
14268
14269 /* Write some dummy words into the SRAM status block
14270 * area, see if it reads back correctly. If the return
14271 * value is bad, force enable the PCIX workaround.
14272 */
14273 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
14274
14275 writel(0x00000000, sram_base);
14276 writel(0x00000000, sram_base + 4);
14277 writel(0xffffffff, sram_base + 4);
14278 if (readl(sram_base) != 0x00000000)
63c3a66f 14279 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
14280 }
14281 }
14282
14283 udelay(50);
14284 tg3_nvram_init(tp);
14285
14286 grc_misc_cfg = tr32(GRC_MISC_CFG);
14287 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
14288
1da177e4
LT
14289 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14290 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
14291 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
63c3a66f 14292 tg3_flag_set(tp, IS_5788);
1da177e4 14293
63c3a66f 14294 if (!tg3_flag(tp, IS_5788) &&
6ff6f81d 14295 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
63c3a66f
JP
14296 tg3_flag_set(tp, TAGGED_STATUS);
14297 if (tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
14298 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
14299 HOSTCC_MODE_CLRTICK_TXBD);
14300
14301 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
14302 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
14303 tp->misc_host_ctrl);
14304 }
14305
3bda1258 14306 /* Preserve the APE MAC_MODE bits */
63c3a66f 14307 if (tg3_flag(tp, ENABLE_APE))
d2394e6b 14308 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
3bda1258
MC
14309 else
14310 tp->mac_mode = TG3_DEF_MAC_MODE;
14311
1da177e4
LT
14312 /* these are limited to 10/100 only */
14313 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14314 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
14315 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14316 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14317 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
14318 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
14319 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
14320 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14321 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
676917d4
MC
14322 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
14323 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
321d32a0 14324 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
d1101142
MC
14325 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
14326 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
f07e9af3
MC
14327 (tp->phy_flags & TG3_PHYFLG_IS_FET))
14328 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
1da177e4
LT
14329
14330 err = tg3_phy_probe(tp);
14331 if (err) {
2445e461 14332 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
1da177e4 14333 /* ... but do not return immediately ... */
b02fd9e3 14334 tg3_mdio_fini(tp);
1da177e4
LT
14335 }
14336
184b8904 14337 tg3_read_vpd(tp);
c4e6575c 14338 tg3_read_fw_ver(tp);
1da177e4 14339
f07e9af3
MC
14340 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
14341 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14342 } else {
14343 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
f07e9af3 14344 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 14345 else
f07e9af3 14346 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14347 }
14348
14349 /* 5700 {AX,BX} chips have a broken status block link
14350 * change bit implementation, so we must use the
14351 * status register in those cases.
14352 */
14353 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
63c3a66f 14354 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4 14355 else
63c3a66f 14356 tg3_flag_clear(tp, USE_LINKCHG_REG);
1da177e4
LT
14357
14358 /* The led_ctrl is set during tg3_phy_probe, here we might
14359 * have to force the link status polling mechanism based
14360 * upon subsystem IDs.
14361 */
14362 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
007a880d 14363 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
f07e9af3
MC
14364 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
14365 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
63c3a66f 14366 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4
LT
14367 }
14368
14369 /* For all SERDES we poll the MAC status register. */
f07e9af3 14370 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
63c3a66f 14371 tg3_flag_set(tp, POLL_SERDES);
1da177e4 14372 else
63c3a66f 14373 tg3_flag_clear(tp, POLL_SERDES);
1da177e4 14374
bf933c80 14375 tp->rx_offset = NET_IP_ALIGN;
d2757fc4 14376 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
1da177e4 14377 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
63c3a66f 14378 tg3_flag(tp, PCIX_MODE)) {
bf933c80 14379 tp->rx_offset = 0;
d2757fc4 14380#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
9dc7a113 14381 tp->rx_copy_thresh = ~(u16)0;
d2757fc4
MC
14382#endif
14383 }
1da177e4 14384
2c49a44d
MC
14385 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
14386 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
7cb32cf2
MC
14387 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
14388
2c49a44d 14389 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
f92905de
MC
14390
14391 /* Increment the rx prod index on the rx std ring by at most
14392 * 8 for these chips to workaround hw errata.
14393 */
14394 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
14395 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
14396 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
14397 tp->rx_std_max_post = 8;
14398
63c3a66f 14399 if (tg3_flag(tp, ASPM_WORKAROUND))
8ed5d97e
MC
14400 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
14401 PCIE_PWR_MGMT_L1_THRESH_MSK;
14402
1da177e4
LT
14403 return err;
14404}
14405
49b6e95f 14406#ifdef CONFIG_SPARC
1da177e4
LT
14407static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
14408{
14409 struct net_device *dev = tp->dev;
14410 struct pci_dev *pdev = tp->pdev;
49b6e95f 14411 struct device_node *dp = pci_device_to_OF_node(pdev);
374d4cac 14412 const unsigned char *addr;
49b6e95f
DM
14413 int len;
14414
14415 addr = of_get_property(dp, "local-mac-address", &len);
14416 if (addr && len == 6) {
14417 memcpy(dev->dev_addr, addr, 6);
14418 memcpy(dev->perm_addr, dev->dev_addr, 6);
14419 return 0;
1da177e4
LT
14420 }
14421 return -ENODEV;
14422}
14423
14424static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
14425{
14426 struct net_device *dev = tp->dev;
14427
14428 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
2ff43697 14429 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
1da177e4
LT
14430 return 0;
14431}
14432#endif
14433
14434static int __devinit tg3_get_device_address(struct tg3 *tp)
14435{
14436 struct net_device *dev = tp->dev;
14437 u32 hi, lo, mac_offset;
008652b3 14438 int addr_ok = 0;
1da177e4 14439
49b6e95f 14440#ifdef CONFIG_SPARC
1da177e4
LT
14441 if (!tg3_get_macaddr_sparc(tp))
14442 return 0;
14443#endif
14444
14445 mac_offset = 0x7c;
6ff6f81d 14446 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
63c3a66f 14447 tg3_flag(tp, 5780_CLASS)) {
1da177e4
LT
14448 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
14449 mac_offset = 0xcc;
14450 if (tg3_nvram_lock(tp))
14451 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
14452 else
14453 tg3_nvram_unlock(tp);
63c3a66f 14454 } else if (tg3_flag(tp, 5717_PLUS)) {
69f11c99 14455 if (tp->pci_fn & 1)
a1b950d5 14456 mac_offset = 0xcc;
69f11c99 14457 if (tp->pci_fn > 1)
a50d0796 14458 mac_offset += 0x18c;
a1b950d5 14459 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
b5d3772c 14460 mac_offset = 0x10;
1da177e4
LT
14461
14462 /* First try to get it from MAC address mailbox. */
14463 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
14464 if ((hi >> 16) == 0x484b) {
14465 dev->dev_addr[0] = (hi >> 8) & 0xff;
14466 dev->dev_addr[1] = (hi >> 0) & 0xff;
14467
14468 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
14469 dev->dev_addr[2] = (lo >> 24) & 0xff;
14470 dev->dev_addr[3] = (lo >> 16) & 0xff;
14471 dev->dev_addr[4] = (lo >> 8) & 0xff;
14472 dev->dev_addr[5] = (lo >> 0) & 0xff;
1da177e4 14473
008652b3
MC
14474 /* Some old bootcode may report a 0 MAC address in SRAM */
14475 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
14476 }
14477 if (!addr_ok) {
14478 /* Next, try NVRAM. */
63c3a66f 14479 if (!tg3_flag(tp, NO_NVRAM) &&
df259d8c 14480 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
6d348f2c 14481 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
62cedd11
MC
14482 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
14483 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
008652b3
MC
14484 }
14485 /* Finally just fetch it out of the MAC control regs. */
14486 else {
14487 hi = tr32(MAC_ADDR_0_HIGH);
14488 lo = tr32(MAC_ADDR_0_LOW);
14489
14490 dev->dev_addr[5] = lo & 0xff;
14491 dev->dev_addr[4] = (lo >> 8) & 0xff;
14492 dev->dev_addr[3] = (lo >> 16) & 0xff;
14493 dev->dev_addr[2] = (lo >> 24) & 0xff;
14494 dev->dev_addr[1] = hi & 0xff;
14495 dev->dev_addr[0] = (hi >> 8) & 0xff;
14496 }
1da177e4
LT
14497 }
14498
14499 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
7582a335 14500#ifdef CONFIG_SPARC
1da177e4
LT
14501 if (!tg3_get_default_macaddr_sparc(tp))
14502 return 0;
14503#endif
14504 return -EINVAL;
14505 }
2ff43697 14506 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
1da177e4
LT
14507 return 0;
14508}
14509
59e6b434
DM
14510#define BOUNDARY_SINGLE_CACHELINE 1
14511#define BOUNDARY_MULTI_CACHELINE 2
14512
14513static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
14514{
14515 int cacheline_size;
14516 u8 byte;
14517 int goal;
14518
14519 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
14520 if (byte == 0)
14521 cacheline_size = 1024;
14522 else
14523 cacheline_size = (int) byte * 4;
14524
14525 /* On 5703 and later chips, the boundary bits have no
14526 * effect.
14527 */
14528 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14529 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
63c3a66f 14530 !tg3_flag(tp, PCI_EXPRESS))
59e6b434
DM
14531 goto out;
14532
14533#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
14534 goal = BOUNDARY_MULTI_CACHELINE;
14535#else
14536#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
14537 goal = BOUNDARY_SINGLE_CACHELINE;
14538#else
14539 goal = 0;
14540#endif
14541#endif
14542
63c3a66f 14543 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
14544 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
14545 goto out;
14546 }
14547
59e6b434
DM
14548 if (!goal)
14549 goto out;
14550
14551 /* PCI controllers on most RISC systems tend to disconnect
14552 * when a device tries to burst across a cache-line boundary.
14553 * Therefore, letting tg3 do so just wastes PCI bandwidth.
14554 *
14555 * Unfortunately, for PCI-E there are only limited
14556 * write-side controls for this, and thus for reads
14557 * we will still get the disconnects. We'll also waste
14558 * these PCI cycles for both read and write for chips
14559 * other than 5700 and 5701 which do not implement the
14560 * boundary bits.
14561 */
63c3a66f 14562 if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
14563 switch (cacheline_size) {
14564 case 16:
14565 case 32:
14566 case 64:
14567 case 128:
14568 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14569 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
14570 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
14571 } else {
14572 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14573 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14574 }
14575 break;
14576
14577 case 256:
14578 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
14579 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
14580 break;
14581
14582 default:
14583 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14584 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14585 break;
855e1111 14586 }
63c3a66f 14587 } else if (tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
14588 switch (cacheline_size) {
14589 case 16:
14590 case 32:
14591 case 64:
14592 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14593 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14594 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
14595 break;
14596 }
14597 /* fallthrough */
14598 case 128:
14599 default:
14600 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14601 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
14602 break;
855e1111 14603 }
59e6b434
DM
14604 } else {
14605 switch (cacheline_size) {
14606 case 16:
14607 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14608 val |= (DMA_RWCTRL_READ_BNDRY_16 |
14609 DMA_RWCTRL_WRITE_BNDRY_16);
14610 break;
14611 }
14612 /* fallthrough */
14613 case 32:
14614 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14615 val |= (DMA_RWCTRL_READ_BNDRY_32 |
14616 DMA_RWCTRL_WRITE_BNDRY_32);
14617 break;
14618 }
14619 /* fallthrough */
14620 case 64:
14621 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14622 val |= (DMA_RWCTRL_READ_BNDRY_64 |
14623 DMA_RWCTRL_WRITE_BNDRY_64);
14624 break;
14625 }
14626 /* fallthrough */
14627 case 128:
14628 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14629 val |= (DMA_RWCTRL_READ_BNDRY_128 |
14630 DMA_RWCTRL_WRITE_BNDRY_128);
14631 break;
14632 }
14633 /* fallthrough */
14634 case 256:
14635 val |= (DMA_RWCTRL_READ_BNDRY_256 |
14636 DMA_RWCTRL_WRITE_BNDRY_256);
14637 break;
14638 case 512:
14639 val |= (DMA_RWCTRL_READ_BNDRY_512 |
14640 DMA_RWCTRL_WRITE_BNDRY_512);
14641 break;
14642 case 1024:
14643 default:
14644 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
14645 DMA_RWCTRL_WRITE_BNDRY_1024);
14646 break;
855e1111 14647 }
59e6b434
DM
14648 }
14649
14650out:
14651 return val;
14652}
14653
1da177e4
LT
14654static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
14655{
14656 struct tg3_internal_buffer_desc test_desc;
14657 u32 sram_dma_descs;
14658 int i, ret;
14659
14660 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
14661
14662 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
14663 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
14664 tw32(RDMAC_STATUS, 0);
14665 tw32(WDMAC_STATUS, 0);
14666
14667 tw32(BUFMGR_MODE, 0);
14668 tw32(FTQ_RESET, 0);
14669
14670 test_desc.addr_hi = ((u64) buf_dma) >> 32;
14671 test_desc.addr_lo = buf_dma & 0xffffffff;
14672 test_desc.nic_mbuf = 0x00002100;
14673 test_desc.len = size;
14674
14675 /*
14676 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
14677 * the *second* time the tg3 driver was getting loaded after an
14678 * initial scan.
14679 *
14680 * Broadcom tells me:
14681 * ...the DMA engine is connected to the GRC block and a DMA
14682 * reset may affect the GRC block in some unpredictable way...
14683 * The behavior of resets to individual blocks has not been tested.
14684 *
14685 * Broadcom noted the GRC reset will also reset all sub-components.
14686 */
14687 if (to_device) {
14688 test_desc.cqid_sqid = (13 << 8) | 2;
14689
14690 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
14691 udelay(40);
14692 } else {
14693 test_desc.cqid_sqid = (16 << 8) | 7;
14694
14695 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
14696 udelay(40);
14697 }
14698 test_desc.flags = 0x00000005;
14699
14700 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
14701 u32 val;
14702
14703 val = *(((u32 *)&test_desc) + i);
14704 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
14705 sram_dma_descs + (i * sizeof(u32)));
14706 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
14707 }
14708 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
14709
859a5887 14710 if (to_device)
1da177e4 14711 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
859a5887 14712 else
1da177e4 14713 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
1da177e4
LT
14714
14715 ret = -ENODEV;
14716 for (i = 0; i < 40; i++) {
14717 u32 val;
14718
14719 if (to_device)
14720 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
14721 else
14722 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
14723 if ((val & 0xffff) == sram_dma_descs) {
14724 ret = 0;
14725 break;
14726 }
14727
14728 udelay(100);
14729 }
14730
14731 return ret;
14732}
14733
ded7340d 14734#define TEST_BUFFER_SIZE 0x2000
1da177e4 14735
4143470c 14736static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
895950c2
JP
14737 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
14738 { },
14739};
14740
1da177e4
LT
14741static int __devinit tg3_test_dma(struct tg3 *tp)
14742{
14743 dma_addr_t buf_dma;
59e6b434 14744 u32 *buf, saved_dma_rwctrl;
cbf9ca6c 14745 int ret = 0;
1da177e4 14746
4bae65c8
MC
14747 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
14748 &buf_dma, GFP_KERNEL);
1da177e4
LT
14749 if (!buf) {
14750 ret = -ENOMEM;
14751 goto out_nofree;
14752 }
14753
14754 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
14755 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
14756
59e6b434 14757 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
1da177e4 14758
63c3a66f 14759 if (tg3_flag(tp, 57765_PLUS))
cbf9ca6c
MC
14760 goto out;
14761
63c3a66f 14762 if (tg3_flag(tp, PCI_EXPRESS)) {
1da177e4
LT
14763 /* DMA read watermark not used on PCIE */
14764 tp->dma_rwctrl |= 0x00180000;
63c3a66f 14765 } else if (!tg3_flag(tp, PCIX_MODE)) {
85e94ced
MC
14766 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
14767 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
1da177e4
LT
14768 tp->dma_rwctrl |= 0x003f0000;
14769 else
14770 tp->dma_rwctrl |= 0x003f000f;
14771 } else {
14772 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14773 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
14774 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
49afdeb6 14775 u32 read_water = 0x7;
1da177e4 14776
4a29cc2e
MC
14777 /* If the 5704 is behind the EPB bridge, we can
14778 * do the less restrictive ONE_DMA workaround for
14779 * better performance.
14780 */
63c3a66f 14781 if (tg3_flag(tp, 40BIT_DMA_BUG) &&
4a29cc2e
MC
14782 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14783 tp->dma_rwctrl |= 0x8000;
14784 else if (ccval == 0x6 || ccval == 0x7)
1da177e4
LT
14785 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
14786
49afdeb6
MC
14787 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
14788 read_water = 4;
59e6b434 14789 /* Set bit 23 to enable PCIX hw bug fix */
49afdeb6
MC
14790 tp->dma_rwctrl |=
14791 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
14792 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
14793 (1 << 23);
4cf78e4f
MC
14794 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
14795 /* 5780 always in PCIX mode */
14796 tp->dma_rwctrl |= 0x00144000;
a4e2b347
MC
14797 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
14798 /* 5714 always in PCIX mode */
14799 tp->dma_rwctrl |= 0x00148000;
1da177e4
LT
14800 } else {
14801 tp->dma_rwctrl |= 0x001b000f;
14802 }
14803 }
14804
14805 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14806 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14807 tp->dma_rwctrl &= 0xfffffff0;
14808
14809 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14810 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
14811 /* Remove this if it causes problems for some boards. */
14812 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
14813
14814 /* On 5700/5701 chips, we need to set this bit.
14815 * Otherwise the chip will issue cacheline transactions
14816 * to streamable DMA memory with not all the byte
14817 * enables turned on. This is an error on several
14818 * RISC PCI controllers, in particular sparc64.
14819 *
14820 * On 5703/5704 chips, this bit has been reassigned
14821 * a different meaning. In particular, it is used
14822 * on those chips to enable a PCI-X workaround.
14823 */
14824 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
14825 }
14826
14827 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14828
14829#if 0
14830 /* Unneeded, already done by tg3_get_invariants. */
14831 tg3_switch_clocks(tp);
14832#endif
14833
1da177e4
LT
14834 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14835 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
14836 goto out;
14837
59e6b434
DM
14838 /* It is best to perform DMA test with maximum write burst size
14839 * to expose the 5700/5701 write DMA bug.
14840 */
14841 saved_dma_rwctrl = tp->dma_rwctrl;
14842 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14843 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14844
1da177e4
LT
14845 while (1) {
14846 u32 *p = buf, i;
14847
14848 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
14849 p[i] = i;
14850
14851 /* Send the buffer to the chip. */
14852 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
14853 if (ret) {
2445e461
MC
14854 dev_err(&tp->pdev->dev,
14855 "%s: Buffer write failed. err = %d\n",
14856 __func__, ret);
1da177e4
LT
14857 break;
14858 }
14859
14860#if 0
14861 /* validate data reached card RAM correctly. */
14862 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14863 u32 val;
14864 tg3_read_mem(tp, 0x2100 + (i*4), &val);
14865 if (le32_to_cpu(val) != p[i]) {
2445e461
MC
14866 dev_err(&tp->pdev->dev,
14867 "%s: Buffer corrupted on device! "
14868 "(%d != %d)\n", __func__, val, i);
1da177e4
LT
14869 /* ret = -ENODEV here? */
14870 }
14871 p[i] = 0;
14872 }
14873#endif
14874 /* Now read it back. */
14875 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
14876 if (ret) {
5129c3a3
MC
14877 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
14878 "err = %d\n", __func__, ret);
1da177e4
LT
14879 break;
14880 }
14881
14882 /* Verify it. */
14883 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14884 if (p[i] == i)
14885 continue;
14886
59e6b434
DM
14887 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14888 DMA_RWCTRL_WRITE_BNDRY_16) {
14889 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
1da177e4
LT
14890 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
14891 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14892 break;
14893 } else {
2445e461
MC
14894 dev_err(&tp->pdev->dev,
14895 "%s: Buffer corrupted on read back! "
14896 "(%d != %d)\n", __func__, p[i], i);
1da177e4
LT
14897 ret = -ENODEV;
14898 goto out;
14899 }
14900 }
14901
14902 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
14903 /* Success. */
14904 ret = 0;
14905 break;
14906 }
14907 }
59e6b434
DM
14908 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14909 DMA_RWCTRL_WRITE_BNDRY_16) {
14910 /* DMA test passed without adjusting DMA boundary,
6d1cfbab
MC
14911 * now look for chipsets that are known to expose the
14912 * DMA bug without failing the test.
59e6b434 14913 */
4143470c 14914 if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
6d1cfbab
MC
14915 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14916 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
859a5887 14917 } else {
6d1cfbab
MC
14918 /* Safe to use the calculated DMA boundary. */
14919 tp->dma_rwctrl = saved_dma_rwctrl;
859a5887 14920 }
6d1cfbab 14921
59e6b434
DM
14922 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14923 }
1da177e4
LT
14924
14925out:
4bae65c8 14926 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
1da177e4
LT
14927out_nofree:
14928 return ret;
14929}
14930
1da177e4
LT
14931static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
14932{
63c3a66f 14933 if (tg3_flag(tp, 57765_PLUS)) {
666bc831
MC
14934 tp->bufmgr_config.mbuf_read_dma_low_water =
14935 DEFAULT_MB_RDMA_LOW_WATER_5705;
14936 tp->bufmgr_config.mbuf_mac_rx_low_water =
14937 DEFAULT_MB_MACRX_LOW_WATER_57765;
14938 tp->bufmgr_config.mbuf_high_water =
14939 DEFAULT_MB_HIGH_WATER_57765;
14940
14941 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14942 DEFAULT_MB_RDMA_LOW_WATER_5705;
14943 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14944 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
14945 tp->bufmgr_config.mbuf_high_water_jumbo =
14946 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
63c3a66f 14947 } else if (tg3_flag(tp, 5705_PLUS)) {
fdfec172
MC
14948 tp->bufmgr_config.mbuf_read_dma_low_water =
14949 DEFAULT_MB_RDMA_LOW_WATER_5705;
14950 tp->bufmgr_config.mbuf_mac_rx_low_water =
14951 DEFAULT_MB_MACRX_LOW_WATER_5705;
14952 tp->bufmgr_config.mbuf_high_water =
14953 DEFAULT_MB_HIGH_WATER_5705;
b5d3772c
MC
14954 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14955 tp->bufmgr_config.mbuf_mac_rx_low_water =
14956 DEFAULT_MB_MACRX_LOW_WATER_5906;
14957 tp->bufmgr_config.mbuf_high_water =
14958 DEFAULT_MB_HIGH_WATER_5906;
14959 }
fdfec172
MC
14960
14961 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14962 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
14963 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14964 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
14965 tp->bufmgr_config.mbuf_high_water_jumbo =
14966 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
14967 } else {
14968 tp->bufmgr_config.mbuf_read_dma_low_water =
14969 DEFAULT_MB_RDMA_LOW_WATER;
14970 tp->bufmgr_config.mbuf_mac_rx_low_water =
14971 DEFAULT_MB_MACRX_LOW_WATER;
14972 tp->bufmgr_config.mbuf_high_water =
14973 DEFAULT_MB_HIGH_WATER;
14974
14975 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14976 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
14977 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14978 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
14979 tp->bufmgr_config.mbuf_high_water_jumbo =
14980 DEFAULT_MB_HIGH_WATER_JUMBO;
14981 }
1da177e4
LT
14982
14983 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
14984 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
14985}
14986
14987static char * __devinit tg3_phy_string(struct tg3 *tp)
14988{
79eb6904
MC
14989 switch (tp->phy_id & TG3_PHY_ID_MASK) {
14990 case TG3_PHY_ID_BCM5400: return "5400";
14991 case TG3_PHY_ID_BCM5401: return "5401";
14992 case TG3_PHY_ID_BCM5411: return "5411";
14993 case TG3_PHY_ID_BCM5701: return "5701";
14994 case TG3_PHY_ID_BCM5703: return "5703";
14995 case TG3_PHY_ID_BCM5704: return "5704";
14996 case TG3_PHY_ID_BCM5705: return "5705";
14997 case TG3_PHY_ID_BCM5750: return "5750";
14998 case TG3_PHY_ID_BCM5752: return "5752";
14999 case TG3_PHY_ID_BCM5714: return "5714";
15000 case TG3_PHY_ID_BCM5780: return "5780";
15001 case TG3_PHY_ID_BCM5755: return "5755";
15002 case TG3_PHY_ID_BCM5787: return "5787";
15003 case TG3_PHY_ID_BCM5784: return "5784";
15004 case TG3_PHY_ID_BCM5756: return "5722/5756";
15005 case TG3_PHY_ID_BCM5906: return "5906";
15006 case TG3_PHY_ID_BCM5761: return "5761";
15007 case TG3_PHY_ID_BCM5718C: return "5718C";
15008 case TG3_PHY_ID_BCM5718S: return "5718S";
15009 case TG3_PHY_ID_BCM57765: return "57765";
302b500b 15010 case TG3_PHY_ID_BCM5719C: return "5719C";
6418f2c1 15011 case TG3_PHY_ID_BCM5720C: return "5720C";
79eb6904 15012 case TG3_PHY_ID_BCM8002: return "8002/serdes";
1da177e4
LT
15013 case 0: return "serdes";
15014 default: return "unknown";
855e1111 15015 }
1da177e4
LT
15016}
15017
f9804ddb
MC
15018static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
15019{
63c3a66f 15020 if (tg3_flag(tp, PCI_EXPRESS)) {
f9804ddb
MC
15021 strcpy(str, "PCI Express");
15022 return str;
63c3a66f 15023 } else if (tg3_flag(tp, PCIX_MODE)) {
f9804ddb
MC
15024 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
15025
15026 strcpy(str, "PCIX:");
15027
15028 if ((clock_ctrl == 7) ||
15029 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
15030 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
15031 strcat(str, "133MHz");
15032 else if (clock_ctrl == 0)
15033 strcat(str, "33MHz");
15034 else if (clock_ctrl == 2)
15035 strcat(str, "50MHz");
15036 else if (clock_ctrl == 4)
15037 strcat(str, "66MHz");
15038 else if (clock_ctrl == 6)
15039 strcat(str, "100MHz");
f9804ddb
MC
15040 } else {
15041 strcpy(str, "PCI:");
63c3a66f 15042 if (tg3_flag(tp, PCI_HIGH_SPEED))
f9804ddb
MC
15043 strcat(str, "66MHz");
15044 else
15045 strcat(str, "33MHz");
15046 }
63c3a66f 15047 if (tg3_flag(tp, PCI_32BIT))
f9804ddb
MC
15048 strcat(str, ":32-bit");
15049 else
15050 strcat(str, ":64-bit");
15051 return str;
15052}
15053
8c2dc7e1 15054static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
1da177e4
LT
15055{
15056 struct pci_dev *peer;
15057 unsigned int func, devnr = tp->pdev->devfn & ~7;
15058
15059 for (func = 0; func < 8; func++) {
15060 peer = pci_get_slot(tp->pdev->bus, devnr | func);
15061 if (peer && peer != tp->pdev)
15062 break;
15063 pci_dev_put(peer);
15064 }
16fe9d74
MC
15065 /* 5704 can be configured in single-port mode, set peer to
15066 * tp->pdev in that case.
15067 */
15068 if (!peer) {
15069 peer = tp->pdev;
15070 return peer;
15071 }
1da177e4
LT
15072
15073 /*
15074 * We don't need to keep the refcount elevated; there's no way
15075 * to remove one half of this device without removing the other
15076 */
15077 pci_dev_put(peer);
15078
15079 return peer;
15080}
15081
15f9850d
DM
15082static void __devinit tg3_init_coal(struct tg3 *tp)
15083{
15084 struct ethtool_coalesce *ec = &tp->coal;
15085
15086 memset(ec, 0, sizeof(*ec));
15087 ec->cmd = ETHTOOL_GCOALESCE;
15088 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
15089 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
15090 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
15091 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
15092 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
15093 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
15094 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
15095 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
15096 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
15097
15098 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
15099 HOSTCC_MODE_CLRTICK_TXBD)) {
15100 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
15101 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
15102 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
15103 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
15104 }
d244c892 15105
63c3a66f 15106 if (tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
15107 ec->rx_coalesce_usecs_irq = 0;
15108 ec->tx_coalesce_usecs_irq = 0;
15109 ec->stats_block_coalesce_usecs = 0;
15110 }
15f9850d
DM
15111}
15112
7c7d64b8
SH
15113static const struct net_device_ops tg3_netdev_ops = {
15114 .ndo_open = tg3_open,
15115 .ndo_stop = tg3_close,
00829823 15116 .ndo_start_xmit = tg3_start_xmit,
511d2224 15117 .ndo_get_stats64 = tg3_get_stats64,
00829823
SH
15118 .ndo_validate_addr = eth_validate_addr,
15119 .ndo_set_multicast_list = tg3_set_rx_mode,
15120 .ndo_set_mac_address = tg3_set_mac_addr,
15121 .ndo_do_ioctl = tg3_ioctl,
15122 .ndo_tx_timeout = tg3_tx_timeout,
15123 .ndo_change_mtu = tg3_change_mtu,
dc668910 15124 .ndo_fix_features = tg3_fix_features,
06c03c02 15125 .ndo_set_features = tg3_set_features,
00829823
SH
15126#ifdef CONFIG_NET_POLL_CONTROLLER
15127 .ndo_poll_controller = tg3_poll_controller,
15128#endif
15129};
15130
1da177e4
LT
15131static int __devinit tg3_init_one(struct pci_dev *pdev,
15132 const struct pci_device_id *ent)
15133{
1da177e4
LT
15134 struct net_device *dev;
15135 struct tg3 *tp;
646c9edd
MC
15136 int i, err, pm_cap;
15137 u32 sndmbx, rcvmbx, intmbx;
f9804ddb 15138 char str[40];
72f2afb8 15139 u64 dma_mask, persist_dma_mask;
0da0606f 15140 u32 features = 0;
1da177e4 15141
05dbe005 15142 printk_once(KERN_INFO "%s\n", version);
1da177e4
LT
15143
15144 err = pci_enable_device(pdev);
15145 if (err) {
2445e461 15146 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
1da177e4
LT
15147 return err;
15148 }
15149
1da177e4
LT
15150 err = pci_request_regions(pdev, DRV_MODULE_NAME);
15151 if (err) {
2445e461 15152 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
1da177e4
LT
15153 goto err_out_disable_pdev;
15154 }
15155
15156 pci_set_master(pdev);
15157
15158 /* Find power-management capability. */
15159 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
15160 if (pm_cap == 0) {
2445e461
MC
15161 dev_err(&pdev->dev,
15162 "Cannot find Power Management capability, aborting\n");
1da177e4
LT
15163 err = -EIO;
15164 goto err_out_free_res;
15165 }
15166
16821285
MC
15167 err = pci_set_power_state(pdev, PCI_D0);
15168 if (err) {
15169 dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
15170 goto err_out_free_res;
15171 }
15172
fe5f5787 15173 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
1da177e4 15174 if (!dev) {
2445e461 15175 dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
1da177e4 15176 err = -ENOMEM;
16821285 15177 goto err_out_power_down;
1da177e4
LT
15178 }
15179
1da177e4
LT
15180 SET_NETDEV_DEV(dev, &pdev->dev);
15181
1da177e4
LT
15182 tp = netdev_priv(dev);
15183 tp->pdev = pdev;
15184 tp->dev = dev;
15185 tp->pm_cap = pm_cap;
1da177e4
LT
15186 tp->rx_mode = TG3_DEF_RX_MODE;
15187 tp->tx_mode = TG3_DEF_TX_MODE;
8ef21428 15188
1da177e4
LT
15189 if (tg3_debug > 0)
15190 tp->msg_enable = tg3_debug;
15191 else
15192 tp->msg_enable = TG3_DEF_MSG_ENABLE;
15193
15194 /* The word/byte swap controls here control register access byte
15195 * swapping. DMA data byte swapping is controlled in the GRC_MODE
15196 * setting below.
15197 */
15198 tp->misc_host_ctrl =
15199 MISC_HOST_CTRL_MASK_PCI_INT |
15200 MISC_HOST_CTRL_WORD_SWAP |
15201 MISC_HOST_CTRL_INDIR_ACCESS |
15202 MISC_HOST_CTRL_PCISTATE_RW;
15203
15204 /* The NONFRM (non-frame) byte/word swap controls take effect
15205 * on descriptor entries, anything which isn't packet data.
15206 *
15207 * The StrongARM chips on the board (one for tx, one for rx)
15208 * are running in big-endian mode.
15209 */
15210 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
15211 GRC_MODE_WSWAP_NONFRM_DATA);
15212#ifdef __BIG_ENDIAN
15213 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
15214#endif
15215 spin_lock_init(&tp->lock);
1da177e4 15216 spin_lock_init(&tp->indirect_lock);
c4028958 15217 INIT_WORK(&tp->reset_task, tg3_reset_task);
1da177e4 15218
d5fe488a 15219 tp->regs = pci_ioremap_bar(pdev, BAR_0);
ab0049b4 15220 if (!tp->regs) {
ab96b241 15221 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
1da177e4
LT
15222 err = -ENOMEM;
15223 goto err_out_free_dev;
15224 }
15225
c9cab24e
MC
15226 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
15227 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
15228 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
15229 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
15230 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
15231 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
15232 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
15233 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
15234 tg3_flag_set(tp, ENABLE_APE);
15235 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
15236 if (!tp->aperegs) {
15237 dev_err(&pdev->dev,
15238 "Cannot map APE registers, aborting\n");
15239 err = -ENOMEM;
15240 goto err_out_iounmap;
15241 }
15242 }
15243
1da177e4
LT
15244 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
15245 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
1da177e4 15246
1da177e4 15247 dev->ethtool_ops = &tg3_ethtool_ops;
1da177e4 15248 dev->watchdog_timeo = TG3_TX_TIMEOUT;
2ffcc981 15249 dev->netdev_ops = &tg3_netdev_ops;
1da177e4 15250 dev->irq = pdev->irq;
1da177e4
LT
15251
15252 err = tg3_get_invariants(tp);
15253 if (err) {
ab96b241
MC
15254 dev_err(&pdev->dev,
15255 "Problem fetching invariants of chip, aborting\n");
c9cab24e 15256 goto err_out_apeunmap;
1da177e4
LT
15257 }
15258
4a29cc2e
MC
15259 /* The EPB bridge inside 5714, 5715, and 5780 and any
15260 * device behind the EPB cannot support DMA addresses > 40-bit.
72f2afb8
MC
15261 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
15262 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
15263 * do DMA address check in tg3_start_xmit().
15264 */
63c3a66f 15265 if (tg3_flag(tp, IS_5788))
284901a9 15266 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
63c3a66f 15267 else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
50cf156a 15268 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
72f2afb8 15269#ifdef CONFIG_HIGHMEM
6a35528a 15270 dma_mask = DMA_BIT_MASK(64);
72f2afb8 15271#endif
4a29cc2e 15272 } else
6a35528a 15273 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
72f2afb8
MC
15274
15275 /* Configure DMA attributes. */
284901a9 15276 if (dma_mask > DMA_BIT_MASK(32)) {
72f2afb8
MC
15277 err = pci_set_dma_mask(pdev, dma_mask);
15278 if (!err) {
0da0606f 15279 features |= NETIF_F_HIGHDMA;
72f2afb8
MC
15280 err = pci_set_consistent_dma_mask(pdev,
15281 persist_dma_mask);
15282 if (err < 0) {
ab96b241
MC
15283 dev_err(&pdev->dev, "Unable to obtain 64 bit "
15284 "DMA for consistent allocations\n");
c9cab24e 15285 goto err_out_apeunmap;
72f2afb8
MC
15286 }
15287 }
15288 }
284901a9
YH
15289 if (err || dma_mask == DMA_BIT_MASK(32)) {
15290 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
72f2afb8 15291 if (err) {
ab96b241
MC
15292 dev_err(&pdev->dev,
15293 "No usable DMA configuration, aborting\n");
c9cab24e 15294 goto err_out_apeunmap;
72f2afb8
MC
15295 }
15296 }
15297
fdfec172 15298 tg3_init_bufmgr_config(tp);
1da177e4 15299
0da0606f
MC
15300 features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
15301
15302 /* 5700 B0 chips do not support checksumming correctly due
15303 * to hardware bugs.
15304 */
15305 if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
15306 features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
15307
15308 if (tg3_flag(tp, 5755_PLUS))
15309 features |= NETIF_F_IPV6_CSUM;
15310 }
15311
4e3a7aaa
MC
15312 /* TSO is on by default on chips that support hardware TSO.
15313 * Firmware TSO on older chips gives lower performance, so it
15314 * is off by default, but can be enabled using ethtool.
15315 */
63c3a66f
JP
15316 if ((tg3_flag(tp, HW_TSO_1) ||
15317 tg3_flag(tp, HW_TSO_2) ||
15318 tg3_flag(tp, HW_TSO_3)) &&
0da0606f
MC
15319 (features & NETIF_F_IP_CSUM))
15320 features |= NETIF_F_TSO;
63c3a66f 15321 if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
0da0606f
MC
15322 if (features & NETIF_F_IPV6_CSUM)
15323 features |= NETIF_F_TSO6;
63c3a66f 15324 if (tg3_flag(tp, HW_TSO_3) ||
e849cdc3 15325 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c
MC
15326 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
15327 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
63c3a66f 15328 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
dc668910 15329 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
0da0606f 15330 features |= NETIF_F_TSO_ECN;
b0026624 15331 }
1da177e4 15332
d542fe27
MC
15333 dev->features |= features;
15334 dev->vlan_features |= features;
15335
06c03c02
MB
15336 /*
15337 * Add loopback capability only for a subset of devices that support
15338 * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
15339 * loopback for the remaining devices.
15340 */
15341 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
15342 !tg3_flag(tp, CPMU_PRESENT))
15343 /* Add the loopback capability */
0da0606f
MC
15344 features |= NETIF_F_LOOPBACK;
15345
0da0606f 15346 dev->hw_features |= features;
06c03c02 15347
1da177e4 15348 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
63c3a66f 15349 !tg3_flag(tp, TSO_CAPABLE) &&
1da177e4 15350 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
63c3a66f 15351 tg3_flag_set(tp, MAX_RXPEND_64);
1da177e4
LT
15352 tp->rx_pending = 63;
15353 }
15354
1da177e4
LT
15355 err = tg3_get_device_address(tp);
15356 if (err) {
ab96b241
MC
15357 dev_err(&pdev->dev,
15358 "Could not obtain valid ethernet address, aborting\n");
c9cab24e 15359 goto err_out_apeunmap;
c88864df
MC
15360 }
15361
1da177e4
LT
15362 /*
15363 * Reset chip in case UNDI or EFI driver did not shutdown
15364 * DMA self test will enable WDMAC and we'll see (spurious)
15365 * pending DMA on the PCI bus at that point.
15366 */
15367 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
15368 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
1da177e4 15369 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
944d980e 15370 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
15371 }
15372
15373 err = tg3_test_dma(tp);
15374 if (err) {
ab96b241 15375 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
c88864df 15376 goto err_out_apeunmap;
1da177e4
LT
15377 }
15378
78f90dcf
MC
15379 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
15380 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
15381 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
6fd45cb8 15382 for (i = 0; i < tp->irq_max; i++) {
78f90dcf
MC
15383 struct tg3_napi *tnapi = &tp->napi[i];
15384
15385 tnapi->tp = tp;
15386 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
15387
15388 tnapi->int_mbox = intmbx;
15389 if (i < 4)
15390 intmbx += 0x8;
15391 else
15392 intmbx += 0x4;
15393
15394 tnapi->consmbox = rcvmbx;
15395 tnapi->prodmbox = sndmbx;
15396
66cfd1bd 15397 if (i)
78f90dcf 15398 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
66cfd1bd 15399 else
78f90dcf 15400 tnapi->coal_now = HOSTCC_MODE_NOW;
78f90dcf 15401
63c3a66f 15402 if (!tg3_flag(tp, SUPPORT_MSIX))
78f90dcf
MC
15403 break;
15404
15405 /*
15406 * If we support MSIX, we'll be using RSS. If we're using
15407 * RSS, the first vector only handles link interrupts and the
15408 * remaining vectors handle rx and tx interrupts. Reuse the
15409 * mailbox values for the next iteration. The values we setup
15410 * above are still useful for the single vectored mode.
15411 */
15412 if (!i)
15413 continue;
15414
15415 rcvmbx += 0x8;
15416
15417 if (sndmbx & 0x4)
15418 sndmbx -= 0x4;
15419 else
15420 sndmbx += 0xc;
15421 }
15422
15f9850d
DM
15423 tg3_init_coal(tp);
15424
c49a1561
MC
15425 pci_set_drvdata(pdev, dev);
15426
cd0d7228
MC
15427 if (tg3_flag(tp, 5717_PLUS)) {
15428 /* Resume a low-power mode */
15429 tg3_frob_aux_power(tp, false);
15430 }
15431
1da177e4
LT
15432 err = register_netdev(dev);
15433 if (err) {
ab96b241 15434 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
0d3031d9 15435 goto err_out_apeunmap;
1da177e4
LT
15436 }
15437
05dbe005
JP
15438 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
15439 tp->board_part_number,
15440 tp->pci_chip_rev_id,
15441 tg3_bus_string(tp, str),
15442 dev->dev_addr);
1da177e4 15443
f07e9af3 15444 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7
MC
15445 struct phy_device *phydev;
15446 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
5129c3a3
MC
15447 netdev_info(dev,
15448 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
05dbe005 15449 phydev->drv->name, dev_name(&phydev->dev));
f07e9af3
MC
15450 } else {
15451 char *ethtype;
15452
15453 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
15454 ethtype = "10/100Base-TX";
15455 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
15456 ethtype = "1000Base-SX";
15457 else
15458 ethtype = "10/100/1000Base-T";
15459
5129c3a3 15460 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
47007831
MC
15461 "(WireSpeed[%d], EEE[%d])\n",
15462 tg3_phy_string(tp), ethtype,
15463 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
15464 (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
f07e9af3 15465 }
05dbe005
JP
15466
15467 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
dc668910 15468 (dev->features & NETIF_F_RXCSUM) != 0,
63c3a66f 15469 tg3_flag(tp, USE_LINKCHG_REG) != 0,
f07e9af3 15470 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
63c3a66f
JP
15471 tg3_flag(tp, ENABLE_ASF) != 0,
15472 tg3_flag(tp, TSO_CAPABLE) != 0);
05dbe005
JP
15473 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
15474 tp->dma_rwctrl,
15475 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
15476 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
1da177e4 15477
b45aa2f6
MC
15478 pci_save_state(pdev);
15479
1da177e4
LT
15480 return 0;
15481
0d3031d9
MC
15482err_out_apeunmap:
15483 if (tp->aperegs) {
15484 iounmap(tp->aperegs);
15485 tp->aperegs = NULL;
15486 }
15487
1da177e4 15488err_out_iounmap:
6892914f
MC
15489 if (tp->regs) {
15490 iounmap(tp->regs);
22abe310 15491 tp->regs = NULL;
6892914f 15492 }
1da177e4
LT
15493
15494err_out_free_dev:
15495 free_netdev(dev);
15496
16821285
MC
15497err_out_power_down:
15498 pci_set_power_state(pdev, PCI_D3hot);
15499
1da177e4
LT
15500err_out_free_res:
15501 pci_release_regions(pdev);
15502
15503err_out_disable_pdev:
15504 pci_disable_device(pdev);
15505 pci_set_drvdata(pdev, NULL);
15506 return err;
15507}
15508
15509static void __devexit tg3_remove_one(struct pci_dev *pdev)
15510{
15511 struct net_device *dev = pci_get_drvdata(pdev);
15512
15513 if (dev) {
15514 struct tg3 *tp = netdev_priv(dev);
15515
077f849d
JSR
15516 if (tp->fw)
15517 release_firmware(tp->fw);
15518
23f333a2 15519 cancel_work_sync(&tp->reset_task);
158d7abd 15520
63c3a66f 15521 if (!tg3_flag(tp, USE_PHYLIB)) {
b02fd9e3 15522 tg3_phy_fini(tp);
158d7abd 15523 tg3_mdio_fini(tp);
b02fd9e3 15524 }
158d7abd 15525
1da177e4 15526 unregister_netdev(dev);
0d3031d9
MC
15527 if (tp->aperegs) {
15528 iounmap(tp->aperegs);
15529 tp->aperegs = NULL;
15530 }
6892914f
MC
15531 if (tp->regs) {
15532 iounmap(tp->regs);
22abe310 15533 tp->regs = NULL;
6892914f 15534 }
1da177e4
LT
15535 free_netdev(dev);
15536 pci_release_regions(pdev);
15537 pci_disable_device(pdev);
15538 pci_set_drvdata(pdev, NULL);
15539 }
15540}
15541
aa6027ca 15542#ifdef CONFIG_PM_SLEEP
c866b7ea 15543static int tg3_suspend(struct device *device)
1da177e4 15544{
c866b7ea 15545 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15546 struct net_device *dev = pci_get_drvdata(pdev);
15547 struct tg3 *tp = netdev_priv(dev);
15548 int err;
15549
15550 if (!netif_running(dev))
15551 return 0;
15552
23f333a2 15553 flush_work_sync(&tp->reset_task);
b02fd9e3 15554 tg3_phy_stop(tp);
1da177e4
LT
15555 tg3_netif_stop(tp);
15556
15557 del_timer_sync(&tp->timer);
15558
f47c11ee 15559 tg3_full_lock(tp, 1);
1da177e4 15560 tg3_disable_ints(tp);
f47c11ee 15561 tg3_full_unlock(tp);
1da177e4
LT
15562
15563 netif_device_detach(dev);
15564
f47c11ee 15565 tg3_full_lock(tp, 0);
944d980e 15566 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
63c3a66f 15567 tg3_flag_clear(tp, INIT_COMPLETE);
f47c11ee 15568 tg3_full_unlock(tp);
1da177e4 15569
c866b7ea 15570 err = tg3_power_down_prepare(tp);
1da177e4 15571 if (err) {
b02fd9e3
MC
15572 int err2;
15573
f47c11ee 15574 tg3_full_lock(tp, 0);
1da177e4 15575
63c3a66f 15576 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
15577 err2 = tg3_restart_hw(tp, 1);
15578 if (err2)
b9ec6c1b 15579 goto out;
1da177e4
LT
15580
15581 tp->timer.expires = jiffies + tp->timer_offset;
15582 add_timer(&tp->timer);
15583
15584 netif_device_attach(dev);
15585 tg3_netif_start(tp);
15586
b9ec6c1b 15587out:
f47c11ee 15588 tg3_full_unlock(tp);
b02fd9e3
MC
15589
15590 if (!err2)
15591 tg3_phy_start(tp);
1da177e4
LT
15592 }
15593
15594 return err;
15595}
15596
c866b7ea 15597static int tg3_resume(struct device *device)
1da177e4 15598{
c866b7ea 15599 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15600 struct net_device *dev = pci_get_drvdata(pdev);
15601 struct tg3 *tp = netdev_priv(dev);
15602 int err;
15603
15604 if (!netif_running(dev))
15605 return 0;
15606
1da177e4
LT
15607 netif_device_attach(dev);
15608
f47c11ee 15609 tg3_full_lock(tp, 0);
1da177e4 15610
63c3a66f 15611 tg3_flag_set(tp, INIT_COMPLETE);
b9ec6c1b
MC
15612 err = tg3_restart_hw(tp, 1);
15613 if (err)
15614 goto out;
1da177e4
LT
15615
15616 tp->timer.expires = jiffies + tp->timer_offset;
15617 add_timer(&tp->timer);
15618
1da177e4
LT
15619 tg3_netif_start(tp);
15620
b9ec6c1b 15621out:
f47c11ee 15622 tg3_full_unlock(tp);
1da177e4 15623
b02fd9e3
MC
15624 if (!err)
15625 tg3_phy_start(tp);
15626
b9ec6c1b 15627 return err;
1da177e4
LT
15628}
15629
c866b7ea 15630static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
aa6027ca
ED
15631#define TG3_PM_OPS (&tg3_pm_ops)
15632
15633#else
15634
15635#define TG3_PM_OPS NULL
15636
15637#endif /* CONFIG_PM_SLEEP */
c866b7ea 15638
b45aa2f6
MC
15639/**
15640 * tg3_io_error_detected - called when PCI error is detected
15641 * @pdev: Pointer to PCI device
15642 * @state: The current pci connection state
15643 *
15644 * This function is called after a PCI bus error affecting
15645 * this device has been detected.
15646 */
15647static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
15648 pci_channel_state_t state)
15649{
15650 struct net_device *netdev = pci_get_drvdata(pdev);
15651 struct tg3 *tp = netdev_priv(netdev);
15652 pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
15653
15654 netdev_info(netdev, "PCI I/O error detected\n");
15655
15656 rtnl_lock();
15657
15658 if (!netif_running(netdev))
15659 goto done;
15660
15661 tg3_phy_stop(tp);
15662
15663 tg3_netif_stop(tp);
15664
15665 del_timer_sync(&tp->timer);
63c3a66f 15666 tg3_flag_clear(tp, RESTART_TIMER);
b45aa2f6
MC
15667
15668 /* Want to make sure that the reset task doesn't run */
15669 cancel_work_sync(&tp->reset_task);
63c3a66f
JP
15670 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
15671 tg3_flag_clear(tp, RESTART_TIMER);
b45aa2f6
MC
15672
15673 netif_device_detach(netdev);
15674
15675 /* Clean up software state, even if MMIO is blocked */
15676 tg3_full_lock(tp, 0);
15677 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
15678 tg3_full_unlock(tp);
15679
15680done:
15681 if (state == pci_channel_io_perm_failure)
15682 err = PCI_ERS_RESULT_DISCONNECT;
15683 else
15684 pci_disable_device(pdev);
15685
15686 rtnl_unlock();
15687
15688 return err;
15689}
15690
15691/**
15692 * tg3_io_slot_reset - called after the pci bus has been reset.
15693 * @pdev: Pointer to PCI device
15694 *
15695 * Restart the card from scratch, as if from a cold-boot.
15696 * At this point, the card has exprienced a hard reset,
15697 * followed by fixups by BIOS, and has its config space
15698 * set up identically to what it was at cold boot.
15699 */
15700static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
15701{
15702 struct net_device *netdev = pci_get_drvdata(pdev);
15703 struct tg3 *tp = netdev_priv(netdev);
15704 pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
15705 int err;
15706
15707 rtnl_lock();
15708
15709 if (pci_enable_device(pdev)) {
15710 netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
15711 goto done;
15712 }
15713
15714 pci_set_master(pdev);
15715 pci_restore_state(pdev);
15716 pci_save_state(pdev);
15717
15718 if (!netif_running(netdev)) {
15719 rc = PCI_ERS_RESULT_RECOVERED;
15720 goto done;
15721 }
15722
15723 err = tg3_power_up(tp);
bed9829f 15724 if (err)
b45aa2f6 15725 goto done;
b45aa2f6
MC
15726
15727 rc = PCI_ERS_RESULT_RECOVERED;
15728
15729done:
15730 rtnl_unlock();
15731
15732 return rc;
15733}
15734
15735/**
15736 * tg3_io_resume - called when traffic can start flowing again.
15737 * @pdev: Pointer to PCI device
15738 *
15739 * This callback is called when the error recovery driver tells
15740 * us that its OK to resume normal operation.
15741 */
15742static void tg3_io_resume(struct pci_dev *pdev)
15743{
15744 struct net_device *netdev = pci_get_drvdata(pdev);
15745 struct tg3 *tp = netdev_priv(netdev);
15746 int err;
15747
15748 rtnl_lock();
15749
15750 if (!netif_running(netdev))
15751 goto done;
15752
15753 tg3_full_lock(tp, 0);
63c3a66f 15754 tg3_flag_set(tp, INIT_COMPLETE);
b45aa2f6
MC
15755 err = tg3_restart_hw(tp, 1);
15756 tg3_full_unlock(tp);
15757 if (err) {
15758 netdev_err(netdev, "Cannot restart hardware after reset.\n");
15759 goto done;
15760 }
15761
15762 netif_device_attach(netdev);
15763
15764 tp->timer.expires = jiffies + tp->timer_offset;
15765 add_timer(&tp->timer);
15766
15767 tg3_netif_start(tp);
15768
15769 tg3_phy_start(tp);
15770
15771done:
15772 rtnl_unlock();
15773}
15774
15775static struct pci_error_handlers tg3_err_handler = {
15776 .error_detected = tg3_io_error_detected,
15777 .slot_reset = tg3_io_slot_reset,
15778 .resume = tg3_io_resume
15779};
15780
1da177e4
LT
15781static struct pci_driver tg3_driver = {
15782 .name = DRV_MODULE_NAME,
15783 .id_table = tg3_pci_tbl,
15784 .probe = tg3_init_one,
15785 .remove = __devexit_p(tg3_remove_one),
b45aa2f6 15786 .err_handler = &tg3_err_handler,
aa6027ca 15787 .driver.pm = TG3_PM_OPS,
1da177e4
LT
15788};
15789
15790static int __init tg3_init(void)
15791{
29917620 15792 return pci_register_driver(&tg3_driver);
1da177e4
LT
15793}
15794
15795static void __exit tg3_cleanup(void)
15796{
15797 pci_unregister_driver(&tg3_driver);
15798}
15799
15800module_init(tg3_init);
15801module_exit(tg3_cleanup);
This page took 2.63185 seconds and 5 git commands to generate.