tg3: Fix io failures after chip reset
[deliverable/linux.git] / drivers / net / tg3.c
CommitLineData
1da177e4
LT
1/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
b86fb2cf 7 * Copyright (C) 2005-2011 Broadcom Corporation.
1da177e4
LT
8 *
9 * Firmware is:
49cabf49
MC
10 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
1da177e4
LT
16 */
17
1da177e4
LT
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
6867c843 21#include <linux/stringify.h>
1da177e4
LT
22#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
14c85021 27#include <linux/in.h>
1da177e4 28#include <linux/init.h>
a6b7a407 29#include <linux/interrupt.h>
1da177e4
LT
30#include <linux/ioport.h>
31#include <linux/pci.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/skbuff.h>
35#include <linux/ethtool.h>
3110f5f5 36#include <linux/mdio.h>
1da177e4 37#include <linux/mii.h>
158d7abd 38#include <linux/phy.h>
a9daf367 39#include <linux/brcmphy.h>
1da177e4
LT
40#include <linux/if_vlan.h>
41#include <linux/ip.h>
42#include <linux/tcp.h>
43#include <linux/workqueue.h>
61487480 44#include <linux/prefetch.h>
f9a5f7d3 45#include <linux/dma-mapping.h>
077f849d 46#include <linux/firmware.h>
1da177e4
LT
47
48#include <net/checksum.h>
c9bdd4b5 49#include <net/ip.h>
1da177e4
LT
50
51#include <asm/system.h>
27fd9de8 52#include <linux/io.h>
1da177e4 53#include <asm/byteorder.h>
27fd9de8 54#include <linux/uaccess.h>
1da177e4 55
49b6e95f 56#ifdef CONFIG_SPARC
1da177e4 57#include <asm/idprom.h>
49b6e95f 58#include <asm/prom.h>
1da177e4
LT
59#endif
60
63532394
MC
61#define BAR_0 0
62#define BAR_2 2
63
1da177e4
LT
64#include "tg3.h"
65
63c3a66f
JP
66/* Functions & macros to verify TG3_FLAGS types */
67
68static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
69{
70 return test_bit(flag, bits);
71}
72
73static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
74{
75 set_bit(flag, bits);
76}
77
78static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
79{
80 clear_bit(flag, bits);
81}
82
83#define tg3_flag(tp, flag) \
84 _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
85#define tg3_flag_set(tp, flag) \
86 _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
87#define tg3_flag_clear(tp, flag) \
88 _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
89
1da177e4 90#define DRV_MODULE_NAME "tg3"
6867c843 91#define TG3_MAJ_NUM 3
43a5f002 92#define TG3_MIN_NUM 119
6867c843
MC
93#define DRV_MODULE_VERSION \
94 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
43a5f002 95#define DRV_MODULE_RELDATE "May 18, 2011"
1da177e4
LT
96
97#define TG3_DEF_MAC_MODE 0
98#define TG3_DEF_RX_MODE 0
99#define TG3_DEF_TX_MODE 0
100#define TG3_DEF_MSG_ENABLE \
101 (NETIF_MSG_DRV | \
102 NETIF_MSG_PROBE | \
103 NETIF_MSG_LINK | \
104 NETIF_MSG_TIMER | \
105 NETIF_MSG_IFDOWN | \
106 NETIF_MSG_IFUP | \
107 NETIF_MSG_RX_ERR | \
108 NETIF_MSG_TX_ERR)
109
520b2756
MC
110#define TG3_GRC_LCLCTL_PWRSW_DELAY 100
111
1da177e4
LT
112/* length of time before we decide the hardware is borked,
113 * and dev->tx_timeout() should be called to fix the problem
114 */
63c3a66f 115
1da177e4
LT
116#define TG3_TX_TIMEOUT (5 * HZ)
117
118/* hardware minimum and maximum for a single frame's data payload */
119#define TG3_MIN_MTU 60
120#define TG3_MAX_MTU(tp) \
63c3a66f 121 (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
1da177e4
LT
122
123/* These numbers seem to be hard coded in the NIC firmware somehow.
124 * You can't change the ring sizes, but you can change where you place
125 * them in the NIC onboard memory.
126 */
7cb32cf2 127#define TG3_RX_STD_RING_SIZE(tp) \
63c3a66f 128 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 129 TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
1da177e4 130#define TG3_DEF_RX_RING_PENDING 200
7cb32cf2 131#define TG3_RX_JMB_RING_SIZE(tp) \
63c3a66f 132 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 133 TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
1da177e4 134#define TG3_DEF_RX_JUMBO_RING_PENDING 100
c6cdf436 135#define TG3_RSS_INDIR_TBL_SIZE 128
1da177e4
LT
136
137/* Do not place this n-ring entries value into the tp struct itself,
138 * we really want to expose these constants to GCC so that modulo et
139 * al. operations are done with shifts and masks instead of with
140 * hw multiply/modulo instructions. Another solution would be to
141 * replace things like '% foo' with '& (foo - 1)'.
142 */
1da177e4
LT
143
144#define TG3_TX_RING_SIZE 512
145#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
146
2c49a44d
MC
147#define TG3_RX_STD_RING_BYTES(tp) \
148 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
149#define TG3_RX_JMB_RING_BYTES(tp) \
150 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
151#define TG3_RX_RCB_RING_BYTES(tp) \
7cb32cf2 152 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
1da177e4
LT
153#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
154 TG3_TX_RING_SIZE)
1da177e4
LT
155#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
156
287be12e
MC
157#define TG3_DMA_BYTE_ENAB 64
158
159#define TG3_RX_STD_DMA_SZ 1536
160#define TG3_RX_JMB_DMA_SZ 9046
161
162#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
163
164#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
165#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
1da177e4 166
2c49a44d
MC
167#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
168 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
2b2cdb65 169
2c49a44d
MC
170#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
171 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
2b2cdb65 172
d2757fc4
MC
173/* Due to a hardware bug, the 5701 can only DMA to memory addresses
174 * that are at least dword aligned when used in PCIX mode. The driver
175 * works around this bug by double copying the packet. This workaround
176 * is built into the normal double copy length check for efficiency.
177 *
178 * However, the double copy is only necessary on those architectures
179 * where unaligned memory accesses are inefficient. For those architectures
180 * where unaligned memory accesses incur little penalty, we can reintegrate
181 * the 5701 in the normal rx path. Doing so saves a device structure
182 * dereference by hardcoding the double copy threshold in place.
183 */
184#define TG3_RX_COPY_THRESHOLD 256
185#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
186 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
187#else
188 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
189#endif
190
1da177e4 191/* minimum number of free TX descriptors required to wake up TX process */
f3f3f27e 192#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
1da177e4 193
ad829268
MC
194#define TG3_RAW_IP_ALIGN 2
195
c6cdf436
MC
196#define TG3_FW_UPDATE_TIMEOUT_SEC 5
197
077f849d
JSR
198#define FIRMWARE_TG3 "tigon/tg3.bin"
199#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
200#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
201
1da177e4 202static char version[] __devinitdata =
05dbe005 203 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
1da177e4
LT
204
205MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
206MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
207MODULE_LICENSE("GPL");
208MODULE_VERSION(DRV_MODULE_VERSION);
077f849d
JSR
209MODULE_FIRMWARE(FIRMWARE_TG3);
210MODULE_FIRMWARE(FIRMWARE_TG3TSO);
211MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
212
1da177e4
LT
213static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
214module_param(tg3_debug, int, 0);
215MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
216
a3aa1884 217static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
13185217
HK
218 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
219 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
220 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
221 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
222 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
223 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
224 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
225 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
226 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
227 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
228 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
229 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
230 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
231 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
232 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
233 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
234 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
235 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
236 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
13185217 240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
126a3368 241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
13185217 242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
13185217
HK
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
126a3368 254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
13185217
HK
255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
676917d4 258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
13185217
HK
259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
260 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
261 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
264 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
265 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
b5d3772c
MC
266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
d30cdd28
MC
268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
6c7af27c 270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
9936bcf6
MC
271 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
272 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
c88e668b
MC
273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
2befdcea
MC
275 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
276 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
321d32a0
MC
277 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
278 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
279 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
5e7ccf20 280 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
5001e2f6
MC
281 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
282 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
b0f75221
MC
283 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
284 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
285 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
286 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
287 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
288 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
302b500b 289 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
ba1f3c76 290 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
13185217
HK
291 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
292 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
293 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
294 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
295 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
296 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
297 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
1dcb14d9 298 {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
13185217 299 {}
1da177e4
LT
300};
301
302MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
303
50da859d 304static const struct {
1da177e4 305 const char string[ETH_GSTRING_LEN];
48fa55a0 306} ethtool_stats_keys[] = {
1da177e4
LT
307 { "rx_octets" },
308 { "rx_fragments" },
309 { "rx_ucast_packets" },
310 { "rx_mcast_packets" },
311 { "rx_bcast_packets" },
312 { "rx_fcs_errors" },
313 { "rx_align_errors" },
314 { "rx_xon_pause_rcvd" },
315 { "rx_xoff_pause_rcvd" },
316 { "rx_mac_ctrl_rcvd" },
317 { "rx_xoff_entered" },
318 { "rx_frame_too_long_errors" },
319 { "rx_jabbers" },
320 { "rx_undersize_packets" },
321 { "rx_in_length_errors" },
322 { "rx_out_length_errors" },
323 { "rx_64_or_less_octet_packets" },
324 { "rx_65_to_127_octet_packets" },
325 { "rx_128_to_255_octet_packets" },
326 { "rx_256_to_511_octet_packets" },
327 { "rx_512_to_1023_octet_packets" },
328 { "rx_1024_to_1522_octet_packets" },
329 { "rx_1523_to_2047_octet_packets" },
330 { "rx_2048_to_4095_octet_packets" },
331 { "rx_4096_to_8191_octet_packets" },
332 { "rx_8192_to_9022_octet_packets" },
333
334 { "tx_octets" },
335 { "tx_collisions" },
336
337 { "tx_xon_sent" },
338 { "tx_xoff_sent" },
339 { "tx_flow_control" },
340 { "tx_mac_errors" },
341 { "tx_single_collisions" },
342 { "tx_mult_collisions" },
343 { "tx_deferred" },
344 { "tx_excessive_collisions" },
345 { "tx_late_collisions" },
346 { "tx_collide_2times" },
347 { "tx_collide_3times" },
348 { "tx_collide_4times" },
349 { "tx_collide_5times" },
350 { "tx_collide_6times" },
351 { "tx_collide_7times" },
352 { "tx_collide_8times" },
353 { "tx_collide_9times" },
354 { "tx_collide_10times" },
355 { "tx_collide_11times" },
356 { "tx_collide_12times" },
357 { "tx_collide_13times" },
358 { "tx_collide_14times" },
359 { "tx_collide_15times" },
360 { "tx_ucast_packets" },
361 { "tx_mcast_packets" },
362 { "tx_bcast_packets" },
363 { "tx_carrier_sense_errors" },
364 { "tx_discards" },
365 { "tx_errors" },
366
367 { "dma_writeq_full" },
368 { "dma_write_prioq_full" },
369 { "rxbds_empty" },
370 { "rx_discards" },
371 { "rx_errors" },
372 { "rx_threshold_hit" },
373
374 { "dma_readq_full" },
375 { "dma_read_prioq_full" },
376 { "tx_comp_queue_full" },
377
378 { "ring_set_send_prod_index" },
379 { "ring_status_update" },
380 { "nic_irqs" },
381 { "nic_avoided_irqs" },
4452d099
MC
382 { "nic_tx_threshold_hit" },
383
384 { "mbuf_lwm_thresh_hit" },
1da177e4
LT
385};
386
48fa55a0
MC
387#define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
388
389
50da859d 390static const struct {
4cafd3f5 391 const char string[ETH_GSTRING_LEN];
48fa55a0 392} ethtool_test_keys[] = {
4cafd3f5
MC
393 { "nvram test (online) " },
394 { "link test (online) " },
395 { "register test (offline)" },
396 { "memory test (offline)" },
397 { "loopback test (offline)" },
398 { "interrupt test (offline)" },
399};
400
48fa55a0
MC
401#define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
402
403
b401e9e2
MC
404static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
405{
406 writel(val, tp->regs + off);
407}
408
409static u32 tg3_read32(struct tg3 *tp, u32 off)
410{
de6f31eb 411 return readl(tp->regs + off);
b401e9e2
MC
412}
413
0d3031d9
MC
414static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
415{
416 writel(val, tp->aperegs + off);
417}
418
419static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
420{
de6f31eb 421 return readl(tp->aperegs + off);
0d3031d9
MC
422}
423
1da177e4
LT
424static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
425{
6892914f
MC
426 unsigned long flags;
427
428 spin_lock_irqsave(&tp->indirect_lock, flags);
1ee582d8
MC
429 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
430 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
6892914f 431 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1ee582d8
MC
432}
433
434static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
435{
436 writel(val, tp->regs + off);
437 readl(tp->regs + off);
1da177e4
LT
438}
439
6892914f 440static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
1da177e4 441{
6892914f
MC
442 unsigned long flags;
443 u32 val;
444
445 spin_lock_irqsave(&tp->indirect_lock, flags);
446 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
447 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
448 spin_unlock_irqrestore(&tp->indirect_lock, flags);
449 return val;
450}
451
452static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
453{
454 unsigned long flags;
455
456 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
457 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
458 TG3_64BIT_REG_LOW, val);
459 return;
460 }
66711e66 461 if (off == TG3_RX_STD_PROD_IDX_REG) {
6892914f
MC
462 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
463 TG3_64BIT_REG_LOW, val);
464 return;
1da177e4 465 }
6892914f
MC
466
467 spin_lock_irqsave(&tp->indirect_lock, flags);
468 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
469 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
470 spin_unlock_irqrestore(&tp->indirect_lock, flags);
471
472 /* In indirect mode when disabling interrupts, we also need
473 * to clear the interrupt bit in the GRC local ctrl register.
474 */
475 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
476 (val == 0x1)) {
477 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
478 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
479 }
480}
481
482static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
483{
484 unsigned long flags;
485 u32 val;
486
487 spin_lock_irqsave(&tp->indirect_lock, flags);
488 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
489 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
490 spin_unlock_irqrestore(&tp->indirect_lock, flags);
491 return val;
492}
493
b401e9e2
MC
494/* usec_wait specifies the wait time in usec when writing to certain registers
495 * where it is unsafe to read back the register without some delay.
496 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
497 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
498 */
499static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
6892914f 500{
63c3a66f 501 if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
b401e9e2
MC
502 /* Non-posted methods */
503 tp->write32(tp, off, val);
504 else {
505 /* Posted method */
506 tg3_write32(tp, off, val);
507 if (usec_wait)
508 udelay(usec_wait);
509 tp->read32(tp, off);
510 }
511 /* Wait again after the read for the posted method to guarantee that
512 * the wait time is met.
513 */
514 if (usec_wait)
515 udelay(usec_wait);
1da177e4
LT
516}
517
09ee929c
MC
518static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
519{
520 tp->write32_mbox(tp, off, val);
63c3a66f 521 if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
6892914f 522 tp->read32_mbox(tp, off);
09ee929c
MC
523}
524
20094930 525static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
1da177e4
LT
526{
527 void __iomem *mbox = tp->regs + off;
528 writel(val, mbox);
63c3a66f 529 if (tg3_flag(tp, TXD_MBOX_HWBUG))
1da177e4 530 writel(val, mbox);
63c3a66f 531 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1da177e4
LT
532 readl(mbox);
533}
534
b5d3772c
MC
535static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
536{
de6f31eb 537 return readl(tp->regs + off + GRCMBOX_BASE);
b5d3772c
MC
538}
539
540static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
541{
542 writel(val, tp->regs + off + GRCMBOX_BASE);
543}
544
c6cdf436 545#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
09ee929c 546#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
c6cdf436
MC
547#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
548#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
549#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
20094930 550
c6cdf436
MC
551#define tw32(reg, val) tp->write32(tp, reg, val)
552#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
553#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
554#define tr32(reg) tp->read32(tp, reg)
1da177e4
LT
555
556static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
557{
6892914f
MC
558 unsigned long flags;
559
6ff6f81d 560 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
b5d3772c
MC
561 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
562 return;
563
6892914f 564 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 565 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
566 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
567 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 568
bbadf503
MC
569 /* Always leave this as zero. */
570 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
571 } else {
572 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
573 tw32_f(TG3PCI_MEM_WIN_DATA, val);
28fbef78 574
bbadf503
MC
575 /* Always leave this as zero. */
576 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
577 }
578 spin_unlock_irqrestore(&tp->indirect_lock, flags);
758a6139
DM
579}
580
1da177e4
LT
581static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
582{
6892914f
MC
583 unsigned long flags;
584
6ff6f81d 585 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
b5d3772c
MC
586 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
587 *val = 0;
588 return;
589 }
590
6892914f 591 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 592 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
593 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
594 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 595
bbadf503
MC
596 /* Always leave this as zero. */
597 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
598 } else {
599 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
600 *val = tr32(TG3PCI_MEM_WIN_DATA);
601
602 /* Always leave this as zero. */
603 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
604 }
6892914f 605 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1da177e4
LT
606}
607
0d3031d9
MC
608static void tg3_ape_lock_init(struct tg3 *tp)
609{
610 int i;
6f5c8f83 611 u32 regbase, bit;
f92d9dc1
MC
612
613 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
614 regbase = TG3_APE_LOCK_GRANT;
615 else
616 regbase = TG3_APE_PER_LOCK_GRANT;
0d3031d9
MC
617
618 /* Make sure the driver hasn't any stale locks. */
6f5c8f83
MC
619 for (i = 0; i < 8; i++) {
620 if (i == TG3_APE_LOCK_GPIO)
621 continue;
f92d9dc1 622 tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
6f5c8f83
MC
623 }
624
625 /* Clear the correct bit of the GPIO lock too. */
626 if (!tp->pci_fn)
627 bit = APE_LOCK_GRANT_DRIVER;
628 else
629 bit = 1 << tp->pci_fn;
630
631 tg3_ape_write32(tp, regbase + 4 * TG3_APE_LOCK_GPIO, bit);
0d3031d9
MC
632}
633
634static int tg3_ape_lock(struct tg3 *tp, int locknum)
635{
636 int i, off;
637 int ret = 0;
6f5c8f83 638 u32 status, req, gnt, bit;
0d3031d9 639
63c3a66f 640 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
641 return 0;
642
643 switch (locknum) {
6f5c8f83
MC
644 case TG3_APE_LOCK_GPIO:
645 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
646 return 0;
33f401ae
MC
647 case TG3_APE_LOCK_GRC:
648 case TG3_APE_LOCK_MEM:
649 break;
650 default:
651 return -EINVAL;
0d3031d9
MC
652 }
653
f92d9dc1
MC
654 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
655 req = TG3_APE_LOCK_REQ;
656 gnt = TG3_APE_LOCK_GRANT;
657 } else {
658 req = TG3_APE_PER_LOCK_REQ;
659 gnt = TG3_APE_PER_LOCK_GRANT;
660 }
661
0d3031d9
MC
662 off = 4 * locknum;
663
6f5c8f83
MC
664 if (locknum != TG3_APE_LOCK_GPIO || !tp->pci_fn)
665 bit = APE_LOCK_REQ_DRIVER;
666 else
667 bit = 1 << tp->pci_fn;
668
669 tg3_ape_write32(tp, req + off, bit);
0d3031d9
MC
670
671 /* Wait for up to 1 millisecond to acquire lock. */
672 for (i = 0; i < 100; i++) {
f92d9dc1 673 status = tg3_ape_read32(tp, gnt + off);
6f5c8f83 674 if (status == bit)
0d3031d9
MC
675 break;
676 udelay(10);
677 }
678
6f5c8f83 679 if (status != bit) {
0d3031d9 680 /* Revoke the lock request. */
6f5c8f83 681 tg3_ape_write32(tp, gnt + off, bit);
0d3031d9
MC
682 ret = -EBUSY;
683 }
684
685 return ret;
686}
687
688static void tg3_ape_unlock(struct tg3 *tp, int locknum)
689{
6f5c8f83 690 u32 gnt, bit;
0d3031d9 691
63c3a66f 692 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
693 return;
694
695 switch (locknum) {
6f5c8f83
MC
696 case TG3_APE_LOCK_GPIO:
697 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
698 return;
33f401ae
MC
699 case TG3_APE_LOCK_GRC:
700 case TG3_APE_LOCK_MEM:
701 break;
702 default:
703 return;
0d3031d9
MC
704 }
705
f92d9dc1
MC
706 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
707 gnt = TG3_APE_LOCK_GRANT;
708 else
709 gnt = TG3_APE_PER_LOCK_GRANT;
710
6f5c8f83
MC
711 if (locknum != TG3_APE_LOCK_GPIO || !tp->pci_fn)
712 bit = APE_LOCK_GRANT_DRIVER;
713 else
714 bit = 1 << tp->pci_fn;
715
716 tg3_ape_write32(tp, gnt + 4 * locknum, bit);
0d3031d9
MC
717}
718
1da177e4
LT
719static void tg3_disable_ints(struct tg3 *tp)
720{
89aeb3bc
MC
721 int i;
722
1da177e4
LT
723 tw32(TG3PCI_MISC_HOST_CTRL,
724 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc
MC
725 for (i = 0; i < tp->irq_max; i++)
726 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
1da177e4
LT
727}
728
1da177e4
LT
729static void tg3_enable_ints(struct tg3 *tp)
730{
89aeb3bc 731 int i;
89aeb3bc 732
bbe832c0
MC
733 tp->irq_sync = 0;
734 wmb();
735
1da177e4
LT
736 tw32(TG3PCI_MISC_HOST_CTRL,
737 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc 738
f89f38b8 739 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
89aeb3bc
MC
740 for (i = 0; i < tp->irq_cnt; i++) {
741 struct tg3_napi *tnapi = &tp->napi[i];
c6cdf436 742
898a56f8 743 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
63c3a66f 744 if (tg3_flag(tp, 1SHOT_MSI))
89aeb3bc 745 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
f19af9c2 746
f89f38b8 747 tp->coal_now |= tnapi->coal_now;
89aeb3bc 748 }
f19af9c2
MC
749
750 /* Force an initial interrupt */
63c3a66f 751 if (!tg3_flag(tp, TAGGED_STATUS) &&
f19af9c2
MC
752 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
753 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
754 else
f89f38b8
MC
755 tw32(HOSTCC_MODE, tp->coal_now);
756
757 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
1da177e4
LT
758}
759
17375d25 760static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
04237ddd 761{
17375d25 762 struct tg3 *tp = tnapi->tp;
898a56f8 763 struct tg3_hw_status *sblk = tnapi->hw_status;
04237ddd
MC
764 unsigned int work_exists = 0;
765
766 /* check for phy events */
63c3a66f 767 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
04237ddd
MC
768 if (sblk->status & SD_STATUS_LINK_CHG)
769 work_exists = 1;
770 }
771 /* check for RX/TX work to do */
f3f3f27e 772 if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
8d9d7cfc 773 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
04237ddd
MC
774 work_exists = 1;
775
776 return work_exists;
777}
778
17375d25 779/* tg3_int_reenable
04237ddd
MC
780 * similar to tg3_enable_ints, but it accurately determines whether there
781 * is new work pending and can return without flushing the PIO write
6aa20a22 782 * which reenables interrupts
1da177e4 783 */
17375d25 784static void tg3_int_reenable(struct tg3_napi *tnapi)
1da177e4 785{
17375d25
MC
786 struct tg3 *tp = tnapi->tp;
787
898a56f8 788 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
1da177e4
LT
789 mmiowb();
790
fac9b83e
DM
791 /* When doing tagged status, this work check is unnecessary.
792 * The last_tag we write above tells the chip which piece of
793 * work we've completed.
794 */
63c3a66f 795 if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
04237ddd 796 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 797 HOSTCC_MODE_ENABLE | tnapi->coal_now);
1da177e4
LT
798}
799
1da177e4
LT
800static void tg3_switch_clocks(struct tg3 *tp)
801{
f6eb9b1f 802 u32 clock_ctrl;
1da177e4
LT
803 u32 orig_clock_ctrl;
804
63c3a66f 805 if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
4cf78e4f
MC
806 return;
807
f6eb9b1f
MC
808 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
809
1da177e4
LT
810 orig_clock_ctrl = clock_ctrl;
811 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
812 CLOCK_CTRL_CLKRUN_OENABLE |
813 0x1f);
814 tp->pci_clock_ctrl = clock_ctrl;
815
63c3a66f 816 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4 817 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
b401e9e2
MC
818 tw32_wait_f(TG3PCI_CLOCK_CTRL,
819 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
1da177e4
LT
820 }
821 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
b401e9e2
MC
822 tw32_wait_f(TG3PCI_CLOCK_CTRL,
823 clock_ctrl |
824 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
825 40);
826 tw32_wait_f(TG3PCI_CLOCK_CTRL,
827 clock_ctrl | (CLOCK_CTRL_ALTCLK),
828 40);
1da177e4 829 }
b401e9e2 830 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
1da177e4
LT
831}
832
833#define PHY_BUSY_LOOPS 5000
834
835static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
836{
837 u32 frame_val;
838 unsigned int loops;
839 int ret;
840
841 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
842 tw32_f(MAC_MI_MODE,
843 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
844 udelay(80);
845 }
846
847 *val = 0x0;
848
882e9793 849 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
850 MI_COM_PHY_ADDR_MASK);
851 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
852 MI_COM_REG_ADDR_MASK);
853 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
6aa20a22 854
1da177e4
LT
855 tw32_f(MAC_MI_COM, frame_val);
856
857 loops = PHY_BUSY_LOOPS;
858 while (loops != 0) {
859 udelay(10);
860 frame_val = tr32(MAC_MI_COM);
861
862 if ((frame_val & MI_COM_BUSY) == 0) {
863 udelay(5);
864 frame_val = tr32(MAC_MI_COM);
865 break;
866 }
867 loops -= 1;
868 }
869
870 ret = -EBUSY;
871 if (loops != 0) {
872 *val = frame_val & MI_COM_DATA_MASK;
873 ret = 0;
874 }
875
876 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
877 tw32_f(MAC_MI_MODE, tp->mi_mode);
878 udelay(80);
879 }
880
881 return ret;
882}
883
884static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
885{
886 u32 frame_val;
887 unsigned int loops;
888 int ret;
889
f07e9af3 890 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
221c5637 891 (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
b5d3772c
MC
892 return 0;
893
1da177e4
LT
894 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
895 tw32_f(MAC_MI_MODE,
896 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
897 udelay(80);
898 }
899
882e9793 900 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
901 MI_COM_PHY_ADDR_MASK);
902 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
903 MI_COM_REG_ADDR_MASK);
904 frame_val |= (val & MI_COM_DATA_MASK);
905 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
6aa20a22 906
1da177e4
LT
907 tw32_f(MAC_MI_COM, frame_val);
908
909 loops = PHY_BUSY_LOOPS;
910 while (loops != 0) {
911 udelay(10);
912 frame_val = tr32(MAC_MI_COM);
913 if ((frame_val & MI_COM_BUSY) == 0) {
914 udelay(5);
915 frame_val = tr32(MAC_MI_COM);
916 break;
917 }
918 loops -= 1;
919 }
920
921 ret = -EBUSY;
922 if (loops != 0)
923 ret = 0;
924
925 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
926 tw32_f(MAC_MI_MODE, tp->mi_mode);
927 udelay(80);
928 }
929
930 return ret;
931}
932
b0988c15
MC
933static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
934{
935 int err;
936
937 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
938 if (err)
939 goto done;
940
941 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
942 if (err)
943 goto done;
944
945 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
946 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
947 if (err)
948 goto done;
949
950 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
951
952done:
953 return err;
954}
955
956static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
957{
958 int err;
959
960 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
961 if (err)
962 goto done;
963
964 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
965 if (err)
966 goto done;
967
968 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
969 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
970 if (err)
971 goto done;
972
973 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
974
975done:
976 return err;
977}
978
979static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
980{
981 int err;
982
983 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
984 if (!err)
985 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
986
987 return err;
988}
989
990static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
991{
992 int err;
993
994 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
995 if (!err)
996 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
997
998 return err;
999}
1000
15ee95c3
MC
1001static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
1002{
1003 int err;
1004
1005 err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
1006 (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
1007 MII_TG3_AUXCTL_SHDWSEL_MISC);
1008 if (!err)
1009 err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
1010
1011 return err;
1012}
1013
b4bd2929
MC
1014static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
1015{
1016 if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
1017 set |= MII_TG3_AUXCTL_MISC_WREN;
1018
1019 return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
1020}
1021
1d36ba45
MC
1022#define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
1023 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1024 MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
1025 MII_TG3_AUXCTL_ACTL_TX_6DB)
1026
1027#define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
1028 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1029 MII_TG3_AUXCTL_ACTL_TX_6DB);
1030
95e2869a
MC
1031static int tg3_bmcr_reset(struct tg3 *tp)
1032{
1033 u32 phy_control;
1034 int limit, err;
1035
1036 /* OK, reset it, and poll the BMCR_RESET bit until it
1037 * clears or we time out.
1038 */
1039 phy_control = BMCR_RESET;
1040 err = tg3_writephy(tp, MII_BMCR, phy_control);
1041 if (err != 0)
1042 return -EBUSY;
1043
1044 limit = 5000;
1045 while (limit--) {
1046 err = tg3_readphy(tp, MII_BMCR, &phy_control);
1047 if (err != 0)
1048 return -EBUSY;
1049
1050 if ((phy_control & BMCR_RESET) == 0) {
1051 udelay(40);
1052 break;
1053 }
1054 udelay(10);
1055 }
d4675b52 1056 if (limit < 0)
95e2869a
MC
1057 return -EBUSY;
1058
1059 return 0;
1060}
1061
158d7abd
MC
1062static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
1063{
3d16543d 1064 struct tg3 *tp = bp->priv;
158d7abd
MC
1065 u32 val;
1066
24bb4fb6 1067 spin_lock_bh(&tp->lock);
158d7abd
MC
1068
1069 if (tg3_readphy(tp, reg, &val))
24bb4fb6
MC
1070 val = -EIO;
1071
1072 spin_unlock_bh(&tp->lock);
158d7abd
MC
1073
1074 return val;
1075}
1076
1077static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
1078{
3d16543d 1079 struct tg3 *tp = bp->priv;
24bb4fb6 1080 u32 ret = 0;
158d7abd 1081
24bb4fb6 1082 spin_lock_bh(&tp->lock);
158d7abd
MC
1083
1084 if (tg3_writephy(tp, reg, val))
24bb4fb6 1085 ret = -EIO;
158d7abd 1086
24bb4fb6
MC
1087 spin_unlock_bh(&tp->lock);
1088
1089 return ret;
158d7abd
MC
1090}
1091
1092static int tg3_mdio_reset(struct mii_bus *bp)
1093{
1094 return 0;
1095}
1096
9c61d6bc 1097static void tg3_mdio_config_5785(struct tg3 *tp)
a9daf367
MC
1098{
1099 u32 val;
fcb389df 1100 struct phy_device *phydev;
a9daf367 1101
3f0e3ad7 1102 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
fcb389df 1103 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f
MC
1104 case PHY_ID_BCM50610:
1105 case PHY_ID_BCM50610M:
fcb389df
MC
1106 val = MAC_PHYCFG2_50610_LED_MODES;
1107 break;
6a443a0f 1108 case PHY_ID_BCMAC131:
fcb389df
MC
1109 val = MAC_PHYCFG2_AC131_LED_MODES;
1110 break;
6a443a0f 1111 case PHY_ID_RTL8211C:
fcb389df
MC
1112 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1113 break;
6a443a0f 1114 case PHY_ID_RTL8201E:
fcb389df
MC
1115 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1116 break;
1117 default:
a9daf367 1118 return;
fcb389df
MC
1119 }
1120
1121 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1122 tw32(MAC_PHYCFG2, val);
1123
1124 val = tr32(MAC_PHYCFG1);
bb85fbb6
MC
1125 val &= ~(MAC_PHYCFG1_RGMII_INT |
1126 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1127 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
fcb389df
MC
1128 tw32(MAC_PHYCFG1, val);
1129
1130 return;
1131 }
1132
63c3a66f 1133 if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
fcb389df
MC
1134 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1135 MAC_PHYCFG2_FMODE_MASK_MASK |
1136 MAC_PHYCFG2_GMODE_MASK_MASK |
1137 MAC_PHYCFG2_ACT_MASK_MASK |
1138 MAC_PHYCFG2_QUAL_MASK_MASK |
1139 MAC_PHYCFG2_INBAND_ENABLE;
1140
1141 tw32(MAC_PHYCFG2, val);
a9daf367 1142
bb85fbb6
MC
1143 val = tr32(MAC_PHYCFG1);
1144 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1145 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
63c3a66f
JP
1146 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1147 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1148 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
63c3a66f 1149 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1150 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1151 }
bb85fbb6
MC
1152 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1153 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1154 tw32(MAC_PHYCFG1, val);
a9daf367 1155
a9daf367
MC
1156 val = tr32(MAC_EXT_RGMII_MODE);
1157 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1158 MAC_RGMII_MODE_RX_QUALITY |
1159 MAC_RGMII_MODE_RX_ACTIVITY |
1160 MAC_RGMII_MODE_RX_ENG_DET |
1161 MAC_RGMII_MODE_TX_ENABLE |
1162 MAC_RGMII_MODE_TX_LOWPWR |
1163 MAC_RGMII_MODE_TX_RESET);
63c3a66f
JP
1164 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1165 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367
MC
1166 val |= MAC_RGMII_MODE_RX_INT_B |
1167 MAC_RGMII_MODE_RX_QUALITY |
1168 MAC_RGMII_MODE_RX_ACTIVITY |
1169 MAC_RGMII_MODE_RX_ENG_DET;
63c3a66f 1170 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1171 val |= MAC_RGMII_MODE_TX_ENABLE |
1172 MAC_RGMII_MODE_TX_LOWPWR |
1173 MAC_RGMII_MODE_TX_RESET;
1174 }
1175 tw32(MAC_EXT_RGMII_MODE, val);
1176}
1177
158d7abd
MC
1178static void tg3_mdio_start(struct tg3 *tp)
1179{
158d7abd
MC
1180 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1181 tw32_f(MAC_MI_MODE, tp->mi_mode);
1182 udelay(80);
a9daf367 1183
63c3a66f 1184 if (tg3_flag(tp, MDIOBUS_INITED) &&
9ea4818d
MC
1185 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1186 tg3_mdio_config_5785(tp);
1187}
1188
1189static int tg3_mdio_init(struct tg3 *tp)
1190{
1191 int i;
1192 u32 reg;
1193 struct phy_device *phydev;
1194
63c3a66f 1195 if (tg3_flag(tp, 5717_PLUS)) {
9c7df915 1196 u32 is_serdes;
882e9793 1197
69f11c99 1198 tp->phy_addr = tp->pci_fn + 1;
882e9793 1199
d1ec96af
MC
1200 if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
1201 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1202 else
1203 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1204 TG3_CPMU_PHY_STRAP_IS_SERDES;
882e9793
MC
1205 if (is_serdes)
1206 tp->phy_addr += 7;
1207 } else
3f0e3ad7 1208 tp->phy_addr = TG3_PHY_MII_ADDR;
882e9793 1209
158d7abd
MC
1210 tg3_mdio_start(tp);
1211
63c3a66f 1212 if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
158d7abd
MC
1213 return 0;
1214
298cf9be
LB
1215 tp->mdio_bus = mdiobus_alloc();
1216 if (tp->mdio_bus == NULL)
1217 return -ENOMEM;
158d7abd 1218
298cf9be
LB
1219 tp->mdio_bus->name = "tg3 mdio bus";
1220 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
158d7abd 1221 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
298cf9be
LB
1222 tp->mdio_bus->priv = tp;
1223 tp->mdio_bus->parent = &tp->pdev->dev;
1224 tp->mdio_bus->read = &tg3_mdio_read;
1225 tp->mdio_bus->write = &tg3_mdio_write;
1226 tp->mdio_bus->reset = &tg3_mdio_reset;
3f0e3ad7 1227 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
298cf9be 1228 tp->mdio_bus->irq = &tp->mdio_irq[0];
158d7abd
MC
1229
1230 for (i = 0; i < PHY_MAX_ADDR; i++)
298cf9be 1231 tp->mdio_bus->irq[i] = PHY_POLL;
158d7abd
MC
1232
1233 /* The bus registration will look for all the PHYs on the mdio bus.
1234 * Unfortunately, it does not ensure the PHY is powered up before
1235 * accessing the PHY ID registers. A chip reset is the
1236 * quickest way to bring the device back to an operational state..
1237 */
1238 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1239 tg3_bmcr_reset(tp);
1240
298cf9be 1241 i = mdiobus_register(tp->mdio_bus);
a9daf367 1242 if (i) {
ab96b241 1243 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
9c61d6bc 1244 mdiobus_free(tp->mdio_bus);
a9daf367
MC
1245 return i;
1246 }
158d7abd 1247
3f0e3ad7 1248 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
a9daf367 1249
9c61d6bc 1250 if (!phydev || !phydev->drv) {
ab96b241 1251 dev_warn(&tp->pdev->dev, "No PHY devices\n");
9c61d6bc
MC
1252 mdiobus_unregister(tp->mdio_bus);
1253 mdiobus_free(tp->mdio_bus);
1254 return -ENODEV;
1255 }
1256
1257 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f 1258 case PHY_ID_BCM57780:
321d32a0 1259 phydev->interface = PHY_INTERFACE_MODE_GMII;
c704dc23 1260 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
321d32a0 1261 break;
6a443a0f
MC
1262 case PHY_ID_BCM50610:
1263 case PHY_ID_BCM50610M:
32e5a8d6 1264 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
c704dc23 1265 PHY_BRCM_RX_REFCLK_UNUSED |
52fae083 1266 PHY_BRCM_DIS_TXCRXC_NOENRGY |
c704dc23 1267 PHY_BRCM_AUTO_PWRDWN_ENABLE;
63c3a66f 1268 if (tg3_flag(tp, RGMII_INBAND_DISABLE))
a9daf367 1269 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
63c3a66f 1270 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1271 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
63c3a66f 1272 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367 1273 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
fcb389df 1274 /* fallthru */
6a443a0f 1275 case PHY_ID_RTL8211C:
fcb389df 1276 phydev->interface = PHY_INTERFACE_MODE_RGMII;
a9daf367 1277 break;
6a443a0f
MC
1278 case PHY_ID_RTL8201E:
1279 case PHY_ID_BCMAC131:
a9daf367 1280 phydev->interface = PHY_INTERFACE_MODE_MII;
cdd4e09d 1281 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
f07e9af3 1282 tp->phy_flags |= TG3_PHYFLG_IS_FET;
a9daf367
MC
1283 break;
1284 }
1285
63c3a66f 1286 tg3_flag_set(tp, MDIOBUS_INITED);
9c61d6bc
MC
1287
1288 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1289 tg3_mdio_config_5785(tp);
a9daf367
MC
1290
1291 return 0;
158d7abd
MC
1292}
1293
1294static void tg3_mdio_fini(struct tg3 *tp)
1295{
63c3a66f
JP
1296 if (tg3_flag(tp, MDIOBUS_INITED)) {
1297 tg3_flag_clear(tp, MDIOBUS_INITED);
298cf9be
LB
1298 mdiobus_unregister(tp->mdio_bus);
1299 mdiobus_free(tp->mdio_bus);
158d7abd
MC
1300 }
1301}
1302
4ba526ce
MC
1303/* tp->lock is held. */
1304static inline void tg3_generate_fw_event(struct tg3 *tp)
1305{
1306 u32 val;
1307
1308 val = tr32(GRC_RX_CPU_EVENT);
1309 val |= GRC_RX_CPU_DRIVER_EVENT;
1310 tw32_f(GRC_RX_CPU_EVENT, val);
1311
1312 tp->last_event_jiffies = jiffies;
1313}
1314
1315#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1316
95e2869a
MC
1317/* tp->lock is held. */
1318static void tg3_wait_for_event_ack(struct tg3 *tp)
1319{
1320 int i;
4ba526ce
MC
1321 unsigned int delay_cnt;
1322 long time_remain;
1323
1324 /* If enough time has passed, no wait is necessary. */
1325 time_remain = (long)(tp->last_event_jiffies + 1 +
1326 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1327 (long)jiffies;
1328 if (time_remain < 0)
1329 return;
1330
1331 /* Check if we can shorten the wait time. */
1332 delay_cnt = jiffies_to_usecs(time_remain);
1333 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1334 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1335 delay_cnt = (delay_cnt >> 3) + 1;
95e2869a 1336
4ba526ce 1337 for (i = 0; i < delay_cnt; i++) {
95e2869a
MC
1338 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1339 break;
4ba526ce 1340 udelay(8);
95e2869a
MC
1341 }
1342}
1343
1344/* tp->lock is held. */
1345static void tg3_ump_link_report(struct tg3 *tp)
1346{
1347 u32 reg;
1348 u32 val;
1349
63c3a66f 1350 if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
95e2869a
MC
1351 return;
1352
1353 tg3_wait_for_event_ack(tp);
1354
1355 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1356
1357 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1358
1359 val = 0;
1360 if (!tg3_readphy(tp, MII_BMCR, &reg))
1361 val = reg << 16;
1362 if (!tg3_readphy(tp, MII_BMSR, &reg))
1363 val |= (reg & 0xffff);
1364 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
1365
1366 val = 0;
1367 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1368 val = reg << 16;
1369 if (!tg3_readphy(tp, MII_LPA, &reg))
1370 val |= (reg & 0xffff);
1371 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
1372
1373 val = 0;
f07e9af3 1374 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
95e2869a
MC
1375 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1376 val = reg << 16;
1377 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1378 val |= (reg & 0xffff);
1379 }
1380 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
1381
1382 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1383 val = reg << 16;
1384 else
1385 val = 0;
1386 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
1387
4ba526ce 1388 tg3_generate_fw_event(tp);
95e2869a
MC
1389}
1390
1391static void tg3_link_report(struct tg3 *tp)
1392{
1393 if (!netif_carrier_ok(tp->dev)) {
05dbe005 1394 netif_info(tp, link, tp->dev, "Link is down\n");
95e2869a
MC
1395 tg3_ump_link_report(tp);
1396 } else if (netif_msg_link(tp)) {
05dbe005
JP
1397 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1398 (tp->link_config.active_speed == SPEED_1000 ?
1399 1000 :
1400 (tp->link_config.active_speed == SPEED_100 ?
1401 100 : 10)),
1402 (tp->link_config.active_duplex == DUPLEX_FULL ?
1403 "full" : "half"));
1404
1405 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1406 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1407 "on" : "off",
1408 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1409 "on" : "off");
47007831
MC
1410
1411 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
1412 netdev_info(tp->dev, "EEE is %s\n",
1413 tp->setlpicnt ? "enabled" : "disabled");
1414
95e2869a
MC
1415 tg3_ump_link_report(tp);
1416 }
1417}
1418
1419static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
1420{
1421 u16 miireg;
1422
e18ce346 1423 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1424 miireg = ADVERTISE_PAUSE_CAP;
e18ce346 1425 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1426 miireg = ADVERTISE_PAUSE_ASYM;
e18ce346 1427 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1428 miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1429 else
1430 miireg = 0;
1431
1432 return miireg;
1433}
1434
1435static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1436{
1437 u16 miireg;
1438
e18ce346 1439 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1440 miireg = ADVERTISE_1000XPAUSE;
e18ce346 1441 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1442 miireg = ADVERTISE_1000XPSE_ASYM;
e18ce346 1443 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1444 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1445 else
1446 miireg = 0;
1447
1448 return miireg;
1449}
1450
95e2869a
MC
1451static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1452{
1453 u8 cap = 0;
1454
1455 if (lcladv & ADVERTISE_1000XPAUSE) {
1456 if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1457 if (rmtadv & LPA_1000XPAUSE)
e18ce346 1458 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
95e2869a 1459 else if (rmtadv & LPA_1000XPAUSE_ASYM)
e18ce346 1460 cap = FLOW_CTRL_RX;
95e2869a
MC
1461 } else {
1462 if (rmtadv & LPA_1000XPAUSE)
e18ce346 1463 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
95e2869a
MC
1464 }
1465 } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1466 if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
e18ce346 1467 cap = FLOW_CTRL_TX;
95e2869a
MC
1468 }
1469
1470 return cap;
1471}
1472
f51f3562 1473static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
95e2869a 1474{
b02fd9e3 1475 u8 autoneg;
f51f3562 1476 u8 flowctrl = 0;
95e2869a
MC
1477 u32 old_rx_mode = tp->rx_mode;
1478 u32 old_tx_mode = tp->tx_mode;
1479
63c3a66f 1480 if (tg3_flag(tp, USE_PHYLIB))
3f0e3ad7 1481 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
b02fd9e3
MC
1482 else
1483 autoneg = tp->link_config.autoneg;
1484
63c3a66f 1485 if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
f07e9af3 1486 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
f51f3562 1487 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
95e2869a 1488 else
bc02ff95 1489 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
f51f3562
MC
1490 } else
1491 flowctrl = tp->link_config.flowctrl;
95e2869a 1492
f51f3562 1493 tp->link_config.active_flowctrl = flowctrl;
95e2869a 1494
e18ce346 1495 if (flowctrl & FLOW_CTRL_RX)
95e2869a
MC
1496 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1497 else
1498 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1499
f51f3562 1500 if (old_rx_mode != tp->rx_mode)
95e2869a 1501 tw32_f(MAC_RX_MODE, tp->rx_mode);
95e2869a 1502
e18ce346 1503 if (flowctrl & FLOW_CTRL_TX)
95e2869a
MC
1504 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1505 else
1506 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1507
f51f3562 1508 if (old_tx_mode != tp->tx_mode)
95e2869a 1509 tw32_f(MAC_TX_MODE, tp->tx_mode);
95e2869a
MC
1510}
1511
b02fd9e3
MC
1512static void tg3_adjust_link(struct net_device *dev)
1513{
1514 u8 oldflowctrl, linkmesg = 0;
1515 u32 mac_mode, lcl_adv, rmt_adv;
1516 struct tg3 *tp = netdev_priv(dev);
3f0e3ad7 1517 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1518
24bb4fb6 1519 spin_lock_bh(&tp->lock);
b02fd9e3
MC
1520
1521 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1522 MAC_MODE_HALF_DUPLEX);
1523
1524 oldflowctrl = tp->link_config.active_flowctrl;
1525
1526 if (phydev->link) {
1527 lcl_adv = 0;
1528 rmt_adv = 0;
1529
1530 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1531 mac_mode |= MAC_MODE_PORT_MODE_MII;
c3df0748
MC
1532 else if (phydev->speed == SPEED_1000 ||
1533 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
b02fd9e3 1534 mac_mode |= MAC_MODE_PORT_MODE_GMII;
c3df0748
MC
1535 else
1536 mac_mode |= MAC_MODE_PORT_MODE_MII;
b02fd9e3
MC
1537
1538 if (phydev->duplex == DUPLEX_HALF)
1539 mac_mode |= MAC_MODE_HALF_DUPLEX;
1540 else {
1541 lcl_adv = tg3_advert_flowctrl_1000T(
1542 tp->link_config.flowctrl);
1543
1544 if (phydev->pause)
1545 rmt_adv = LPA_PAUSE_CAP;
1546 if (phydev->asym_pause)
1547 rmt_adv |= LPA_PAUSE_ASYM;
1548 }
1549
1550 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1551 } else
1552 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1553
1554 if (mac_mode != tp->mac_mode) {
1555 tp->mac_mode = mac_mode;
1556 tw32_f(MAC_MODE, tp->mac_mode);
1557 udelay(40);
1558 }
1559
fcb389df
MC
1560 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
1561 if (phydev->speed == SPEED_10)
1562 tw32(MAC_MI_STAT,
1563 MAC_MI_STAT_10MBPS_MODE |
1564 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1565 else
1566 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1567 }
1568
b02fd9e3
MC
1569 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
1570 tw32(MAC_TX_LENGTHS,
1571 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1572 (6 << TX_LENGTHS_IPG_SHIFT) |
1573 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
1574 else
1575 tw32(MAC_TX_LENGTHS,
1576 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1577 (6 << TX_LENGTHS_IPG_SHIFT) |
1578 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
1579
1580 if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
1581 (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
1582 phydev->speed != tp->link_config.active_speed ||
1583 phydev->duplex != tp->link_config.active_duplex ||
1584 oldflowctrl != tp->link_config.active_flowctrl)
c6cdf436 1585 linkmesg = 1;
b02fd9e3
MC
1586
1587 tp->link_config.active_speed = phydev->speed;
1588 tp->link_config.active_duplex = phydev->duplex;
1589
24bb4fb6 1590 spin_unlock_bh(&tp->lock);
b02fd9e3
MC
1591
1592 if (linkmesg)
1593 tg3_link_report(tp);
1594}
1595
1596static int tg3_phy_init(struct tg3 *tp)
1597{
1598 struct phy_device *phydev;
1599
f07e9af3 1600 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
b02fd9e3
MC
1601 return 0;
1602
1603 /* Bring the PHY back to a known state. */
1604 tg3_bmcr_reset(tp);
1605
3f0e3ad7 1606 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
1607
1608 /* Attach the MAC to the PHY. */
fb28ad35 1609 phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
a9daf367 1610 phydev->dev_flags, phydev->interface);
b02fd9e3 1611 if (IS_ERR(phydev)) {
ab96b241 1612 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
b02fd9e3
MC
1613 return PTR_ERR(phydev);
1614 }
1615
b02fd9e3 1616 /* Mask with MAC supported features. */
9c61d6bc
MC
1617 switch (phydev->interface) {
1618 case PHY_INTERFACE_MODE_GMII:
1619 case PHY_INTERFACE_MODE_RGMII:
f07e9af3 1620 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
321d32a0
MC
1621 phydev->supported &= (PHY_GBIT_FEATURES |
1622 SUPPORTED_Pause |
1623 SUPPORTED_Asym_Pause);
1624 break;
1625 }
1626 /* fallthru */
9c61d6bc
MC
1627 case PHY_INTERFACE_MODE_MII:
1628 phydev->supported &= (PHY_BASIC_FEATURES |
1629 SUPPORTED_Pause |
1630 SUPPORTED_Asym_Pause);
1631 break;
1632 default:
3f0e3ad7 1633 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
9c61d6bc
MC
1634 return -EINVAL;
1635 }
1636
f07e9af3 1637 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1638
1639 phydev->advertising = phydev->supported;
1640
b02fd9e3
MC
1641 return 0;
1642}
1643
1644static void tg3_phy_start(struct tg3 *tp)
1645{
1646 struct phy_device *phydev;
1647
f07e9af3 1648 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1649 return;
1650
3f0e3ad7 1651 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1652
80096068
MC
1653 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
1654 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
1655 phydev->speed = tp->link_config.orig_speed;
1656 phydev->duplex = tp->link_config.orig_duplex;
1657 phydev->autoneg = tp->link_config.orig_autoneg;
1658 phydev->advertising = tp->link_config.orig_advertising;
1659 }
1660
1661 phy_start(phydev);
1662
1663 phy_start_aneg(phydev);
1664}
1665
1666static void tg3_phy_stop(struct tg3 *tp)
1667{
f07e9af3 1668 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1669 return;
1670
3f0e3ad7 1671 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
1672}
1673
1674static void tg3_phy_fini(struct tg3 *tp)
1675{
f07e9af3 1676 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7 1677 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
f07e9af3 1678 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1679 }
1680}
1681
7f97a4bd
MC
1682static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
1683{
1684 u32 phytest;
1685
1686 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
1687 u32 phy;
1688
1689 tg3_writephy(tp, MII_TG3_FET_TEST,
1690 phytest | MII_TG3_FET_SHADOW_EN);
1691 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
1692 if (enable)
1693 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
1694 else
1695 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
1696 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
1697 }
1698 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
1699 }
1700}
1701
6833c043
MC
1702static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
1703{
1704 u32 reg;
1705
63c3a66f
JP
1706 if (!tg3_flag(tp, 5705_PLUS) ||
1707 (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 1708 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
6833c043
MC
1709 return;
1710
f07e9af3 1711 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd
MC
1712 tg3_phy_fet_toggle_apd(tp, enable);
1713 return;
1714 }
1715
6833c043
MC
1716 reg = MII_TG3_MISC_SHDW_WREN |
1717 MII_TG3_MISC_SHDW_SCR5_SEL |
1718 MII_TG3_MISC_SHDW_SCR5_LPED |
1719 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
1720 MII_TG3_MISC_SHDW_SCR5_SDTL |
1721 MII_TG3_MISC_SHDW_SCR5_C125OE;
1722 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
1723 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
1724
1725 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1726
1727
1728 reg = MII_TG3_MISC_SHDW_WREN |
1729 MII_TG3_MISC_SHDW_APD_SEL |
1730 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
1731 if (enable)
1732 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
1733
1734 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1735}
1736
9ef8ca99
MC
1737static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
1738{
1739 u32 phy;
1740
63c3a66f 1741 if (!tg3_flag(tp, 5705_PLUS) ||
f07e9af3 1742 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
9ef8ca99
MC
1743 return;
1744
f07e9af3 1745 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
9ef8ca99
MC
1746 u32 ephy;
1747
535ef6e1
MC
1748 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
1749 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
1750
1751 tg3_writephy(tp, MII_TG3_FET_TEST,
1752 ephy | MII_TG3_FET_SHADOW_EN);
1753 if (!tg3_readphy(tp, reg, &phy)) {
9ef8ca99 1754 if (enable)
535ef6e1 1755 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
9ef8ca99 1756 else
535ef6e1
MC
1757 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
1758 tg3_writephy(tp, reg, phy);
9ef8ca99 1759 }
535ef6e1 1760 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
9ef8ca99
MC
1761 }
1762 } else {
15ee95c3
MC
1763 int ret;
1764
1765 ret = tg3_phy_auxctl_read(tp,
1766 MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
1767 if (!ret) {
9ef8ca99
MC
1768 if (enable)
1769 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
1770 else
1771 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
b4bd2929
MC
1772 tg3_phy_auxctl_write(tp,
1773 MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
9ef8ca99
MC
1774 }
1775 }
1776}
1777
1da177e4
LT
1778static void tg3_phy_set_wirespeed(struct tg3 *tp)
1779{
15ee95c3 1780 int ret;
1da177e4
LT
1781 u32 val;
1782
f07e9af3 1783 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
1da177e4
LT
1784 return;
1785
15ee95c3
MC
1786 ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
1787 if (!ret)
b4bd2929
MC
1788 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
1789 val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
1da177e4
LT
1790}
1791
b2a5c19c
MC
1792static void tg3_phy_apply_otp(struct tg3 *tp)
1793{
1794 u32 otp, phy;
1795
1796 if (!tp->phy_otp)
1797 return;
1798
1799 otp = tp->phy_otp;
1800
1d36ba45
MC
1801 if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
1802 return;
b2a5c19c
MC
1803
1804 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
1805 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
1806 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
1807
1808 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
1809 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
1810 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
1811
1812 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
1813 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
1814 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
1815
1816 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
1817 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
1818
1819 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
1820 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
1821
1822 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
1823 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
1824 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
1825
1d36ba45 1826 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
b2a5c19c
MC
1827}
1828
52b02d04
MC
1829static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
1830{
1831 u32 val;
1832
1833 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
1834 return;
1835
1836 tp->setlpicnt = 0;
1837
1838 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
1839 current_link_up == 1 &&
a6b68dab
MC
1840 tp->link_config.active_duplex == DUPLEX_FULL &&
1841 (tp->link_config.active_speed == SPEED_100 ||
1842 tp->link_config.active_speed == SPEED_1000)) {
52b02d04
MC
1843 u32 eeectl;
1844
1845 if (tp->link_config.active_speed == SPEED_1000)
1846 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
1847 else
1848 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
1849
1850 tw32(TG3_CPMU_EEE_CTRL, eeectl);
1851
3110f5f5
MC
1852 tg3_phy_cl45_read(tp, MDIO_MMD_AN,
1853 TG3_CL45_D7_EEERES_STAT, &val);
52b02d04 1854
b0c5943f
MC
1855 if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
1856 val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
52b02d04
MC
1857 tp->setlpicnt = 2;
1858 }
1859
1860 if (!tp->setlpicnt) {
1861 val = tr32(TG3_CPMU_EEE_MODE);
1862 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
1863 }
1864}
1865
b0c5943f
MC
1866static void tg3_phy_eee_enable(struct tg3 *tp)
1867{
1868 u32 val;
1869
1870 if (tp->link_config.active_speed == SPEED_1000 &&
1871 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
1872 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
1873 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
1874 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
1875 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0003);
1876 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1877 }
1878
1879 val = tr32(TG3_CPMU_EEE_MODE);
1880 tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
1881}
1882
1da177e4
LT
1883static int tg3_wait_macro_done(struct tg3 *tp)
1884{
1885 int limit = 100;
1886
1887 while (limit--) {
1888 u32 tmp32;
1889
f08aa1a8 1890 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
1da177e4
LT
1891 if ((tmp32 & 0x1000) == 0)
1892 break;
1893 }
1894 }
d4675b52 1895 if (limit < 0)
1da177e4
LT
1896 return -EBUSY;
1897
1898 return 0;
1899}
1900
1901static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
1902{
1903 static const u32 test_pat[4][6] = {
1904 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
1905 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
1906 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
1907 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
1908 };
1909 int chan;
1910
1911 for (chan = 0; chan < 4; chan++) {
1912 int i;
1913
1914 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1915 (chan * 0x2000) | 0x0200);
f08aa1a8 1916 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
1917
1918 for (i = 0; i < 6; i++)
1919 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
1920 test_pat[chan][i]);
1921
f08aa1a8 1922 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
1923 if (tg3_wait_macro_done(tp)) {
1924 *resetp = 1;
1925 return -EBUSY;
1926 }
1927
1928 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1929 (chan * 0x2000) | 0x0200);
f08aa1a8 1930 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
1da177e4
LT
1931 if (tg3_wait_macro_done(tp)) {
1932 *resetp = 1;
1933 return -EBUSY;
1934 }
1935
f08aa1a8 1936 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
1da177e4
LT
1937 if (tg3_wait_macro_done(tp)) {
1938 *resetp = 1;
1939 return -EBUSY;
1940 }
1941
1942 for (i = 0; i < 6; i += 2) {
1943 u32 low, high;
1944
1945 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
1946 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
1947 tg3_wait_macro_done(tp)) {
1948 *resetp = 1;
1949 return -EBUSY;
1950 }
1951 low &= 0x7fff;
1952 high &= 0x000f;
1953 if (low != test_pat[chan][i] ||
1954 high != test_pat[chan][i+1]) {
1955 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
1956 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
1957 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
1958
1959 return -EBUSY;
1960 }
1961 }
1962 }
1963
1964 return 0;
1965}
1966
1967static int tg3_phy_reset_chanpat(struct tg3 *tp)
1968{
1969 int chan;
1970
1971 for (chan = 0; chan < 4; chan++) {
1972 int i;
1973
1974 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1975 (chan * 0x2000) | 0x0200);
f08aa1a8 1976 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
1977 for (i = 0; i < 6; i++)
1978 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
f08aa1a8 1979 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
1980 if (tg3_wait_macro_done(tp))
1981 return -EBUSY;
1982 }
1983
1984 return 0;
1985}
1986
1987static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
1988{
1989 u32 reg32, phy9_orig;
1990 int retries, do_phy_reset, err;
1991
1992 retries = 10;
1993 do_phy_reset = 1;
1994 do {
1995 if (do_phy_reset) {
1996 err = tg3_bmcr_reset(tp);
1997 if (err)
1998 return err;
1999 do_phy_reset = 0;
2000 }
2001
2002 /* Disable transmitter and interrupt. */
2003 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
2004 continue;
2005
2006 reg32 |= 0x3000;
2007 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2008
2009 /* Set full-duplex, 1000 mbps. */
2010 tg3_writephy(tp, MII_BMCR,
221c5637 2011 BMCR_FULLDPLX | BMCR_SPEED1000);
1da177e4
LT
2012
2013 /* Set to master mode. */
221c5637 2014 if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
1da177e4
LT
2015 continue;
2016
221c5637
MC
2017 tg3_writephy(tp, MII_CTRL1000,
2018 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
1da177e4 2019
1d36ba45
MC
2020 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
2021 if (err)
2022 return err;
1da177e4
LT
2023
2024 /* Block the PHY control access. */
6ee7c0a0 2025 tg3_phydsp_write(tp, 0x8005, 0x0800);
1da177e4
LT
2026
2027 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
2028 if (!err)
2029 break;
2030 } while (--retries);
2031
2032 err = tg3_phy_reset_chanpat(tp);
2033 if (err)
2034 return err;
2035
6ee7c0a0 2036 tg3_phydsp_write(tp, 0x8005, 0x0000);
1da177e4
LT
2037
2038 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
f08aa1a8 2039 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
1da177e4 2040
1d36ba45 2041 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1da177e4 2042
221c5637 2043 tg3_writephy(tp, MII_CTRL1000, phy9_orig);
1da177e4
LT
2044
2045 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
2046 reg32 &= ~0x3000;
2047 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2048 } else if (!err)
2049 err = -EBUSY;
2050
2051 return err;
2052}
2053
2054/* This will reset the tigon3 PHY if there is no valid
2055 * link unless the FORCE argument is non-zero.
2056 */
2057static int tg3_phy_reset(struct tg3 *tp)
2058{
f833c4c1 2059 u32 val, cpmuctrl;
1da177e4
LT
2060 int err;
2061
60189ddf 2062 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2063 val = tr32(GRC_MISC_CFG);
2064 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
2065 udelay(40);
2066 }
f833c4c1
MC
2067 err = tg3_readphy(tp, MII_BMSR, &val);
2068 err |= tg3_readphy(tp, MII_BMSR, &val);
1da177e4
LT
2069 if (err != 0)
2070 return -EBUSY;
2071
c8e1e82b
MC
2072 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
2073 netif_carrier_off(tp->dev);
2074 tg3_link_report(tp);
2075 }
2076
1da177e4
LT
2077 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2078 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2079 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
2080 err = tg3_phy_reset_5703_4_5(tp);
2081 if (err)
2082 return err;
2083 goto out;
2084 }
2085
b2a5c19c
MC
2086 cpmuctrl = 0;
2087 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
2088 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
2089 cpmuctrl = tr32(TG3_CPMU_CTRL);
2090 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2091 tw32(TG3_CPMU_CTRL,
2092 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2093 }
2094
1da177e4
LT
2095 err = tg3_bmcr_reset(tp);
2096 if (err)
2097 return err;
2098
b2a5c19c 2099 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
f833c4c1
MC
2100 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2101 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
b2a5c19c
MC
2102
2103 tw32(TG3_CPMU_CTRL, cpmuctrl);
2104 }
2105
bcb37f6c
MC
2106 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2107 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2108 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2109 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2110 CPMU_LSPD_1000MB_MACCLK_12_5) {
2111 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2112 udelay(40);
2113 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2114 }
2115 }
2116
63c3a66f 2117 if (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 2118 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
ecf1410b
MC
2119 return 0;
2120
b2a5c19c
MC
2121 tg3_phy_apply_otp(tp);
2122
f07e9af3 2123 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
2124 tg3_phy_toggle_apd(tp, true);
2125 else
2126 tg3_phy_toggle_apd(tp, false);
2127
1da177e4 2128out:
1d36ba45
MC
2129 if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
2130 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
6ee7c0a0
MC
2131 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2132 tg3_phydsp_write(tp, 0x000a, 0x0323);
1d36ba45 2133 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1da177e4 2134 }
1d36ba45 2135
f07e9af3 2136 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
f08aa1a8
MC
2137 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2138 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
1da177e4 2139 }
1d36ba45 2140
f07e9af3 2141 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
1d36ba45
MC
2142 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2143 tg3_phydsp_write(tp, 0x000a, 0x310b);
2144 tg3_phydsp_write(tp, 0x201f, 0x9506);
2145 tg3_phydsp_write(tp, 0x401f, 0x14e2);
2146 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2147 }
f07e9af3 2148 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
1d36ba45
MC
2149 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2150 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
2151 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
2152 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2153 tg3_writephy(tp, MII_TG3_TEST1,
2154 MII_TG3_TEST1_TRIM_EN | 0x4);
2155 } else
2156 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
2157
2158 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2159 }
c424cb24 2160 }
1d36ba45 2161
1da177e4
LT
2162 /* Set Extended packet length bit (bit 14) on all chips that */
2163 /* support jumbo frames */
79eb6904 2164 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4 2165 /* Cannot do read-modify-write on 5401 */
b4bd2929 2166 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
63c3a66f 2167 } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
1da177e4 2168 /* Set bit 14 with read-modify-write to preserve other bits */
15ee95c3
MC
2169 err = tg3_phy_auxctl_read(tp,
2170 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2171 if (!err)
b4bd2929
MC
2172 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2173 val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
1da177e4
LT
2174 }
2175
2176 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2177 * jumbo frames transmission.
2178 */
63c3a66f 2179 if (tg3_flag(tp, JUMBO_CAPABLE)) {
f833c4c1 2180 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
c6cdf436 2181 tg3_writephy(tp, MII_TG3_EXT_CTRL,
f833c4c1 2182 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
1da177e4
LT
2183 }
2184
715116a1 2185 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
715116a1 2186 /* adjust output voltage */
535ef6e1 2187 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
715116a1
MC
2188 }
2189
9ef8ca99 2190 tg3_phy_toggle_automdix(tp, 1);
1da177e4
LT
2191 tg3_phy_set_wirespeed(tp);
2192 return 0;
2193}
2194
3a1e19d3
MC
2195#define TG3_GPIO_MSG_DRVR_PRES 0x00000001
2196#define TG3_GPIO_MSG_NEED_VAUX 0x00000002
2197#define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
2198 TG3_GPIO_MSG_NEED_VAUX)
2199#define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
2200 ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
2201 (TG3_GPIO_MSG_DRVR_PRES << 4) | \
2202 (TG3_GPIO_MSG_DRVR_PRES << 8) | \
2203 (TG3_GPIO_MSG_DRVR_PRES << 12))
2204
2205#define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
2206 ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
2207 (TG3_GPIO_MSG_NEED_VAUX << 4) | \
2208 (TG3_GPIO_MSG_NEED_VAUX << 8) | \
2209 (TG3_GPIO_MSG_NEED_VAUX << 12))
2210
2211static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
2212{
2213 u32 status, shift;
2214
2215 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2216 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2217 status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
2218 else
2219 status = tr32(TG3_CPMU_DRV_STATUS);
2220
2221 shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
2222 status &= ~(TG3_GPIO_MSG_MASK << shift);
2223 status |= (newstat << shift);
2224
2225 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2226 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2227 tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
2228 else
2229 tw32(TG3_CPMU_DRV_STATUS, status);
2230
2231 return status >> TG3_APE_GPIO_MSG_SHIFT;
2232}
2233
520b2756
MC
2234static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
2235{
2236 if (!tg3_flag(tp, IS_NIC))
2237 return 0;
2238
3a1e19d3
MC
2239 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2240 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2241 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
2242 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2243 return -EIO;
520b2756 2244
3a1e19d3
MC
2245 tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
2246
2247 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2248 TG3_GRC_LCLCTL_PWRSW_DELAY);
2249
2250 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
2251 } else {
2252 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2253 TG3_GRC_LCLCTL_PWRSW_DELAY);
2254 }
6f5c8f83 2255
520b2756
MC
2256 return 0;
2257}
2258
2259static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
2260{
2261 u32 grc_local_ctrl;
2262
2263 if (!tg3_flag(tp, IS_NIC) ||
2264 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2265 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
2266 return;
2267
2268 grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
2269
2270 tw32_wait_f(GRC_LOCAL_CTRL,
2271 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2272 TG3_GRC_LCLCTL_PWRSW_DELAY);
2273
2274 tw32_wait_f(GRC_LOCAL_CTRL,
2275 grc_local_ctrl,
2276 TG3_GRC_LCLCTL_PWRSW_DELAY);
2277
2278 tw32_wait_f(GRC_LOCAL_CTRL,
2279 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2280 TG3_GRC_LCLCTL_PWRSW_DELAY);
2281}
2282
2283static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
2284{
2285 if (!tg3_flag(tp, IS_NIC))
2286 return;
2287
2288 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2289 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2290 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2291 (GRC_LCLCTRL_GPIO_OE0 |
2292 GRC_LCLCTRL_GPIO_OE1 |
2293 GRC_LCLCTRL_GPIO_OE2 |
2294 GRC_LCLCTRL_GPIO_OUTPUT0 |
2295 GRC_LCLCTRL_GPIO_OUTPUT1),
2296 TG3_GRC_LCLCTL_PWRSW_DELAY);
2297 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2298 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
2299 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2300 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2301 GRC_LCLCTRL_GPIO_OE1 |
2302 GRC_LCLCTRL_GPIO_OE2 |
2303 GRC_LCLCTRL_GPIO_OUTPUT0 |
2304 GRC_LCLCTRL_GPIO_OUTPUT1 |
2305 tp->grc_local_ctrl;
2306 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2307 TG3_GRC_LCLCTL_PWRSW_DELAY);
2308
2309 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2310 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2311 TG3_GRC_LCLCTL_PWRSW_DELAY);
2312
2313 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2314 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2315 TG3_GRC_LCLCTL_PWRSW_DELAY);
2316 } else {
2317 u32 no_gpio2;
2318 u32 grc_local_ctrl = 0;
2319
2320 /* Workaround to prevent overdrawing Amps. */
2321 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
2322 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
2323 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2324 grc_local_ctrl,
2325 TG3_GRC_LCLCTL_PWRSW_DELAY);
2326 }
2327
2328 /* On 5753 and variants, GPIO2 cannot be used. */
2329 no_gpio2 = tp->nic_sram_data_cfg &
2330 NIC_SRAM_DATA_CFG_NO_GPIO2;
2331
2332 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
2333 GRC_LCLCTRL_GPIO_OE1 |
2334 GRC_LCLCTRL_GPIO_OE2 |
2335 GRC_LCLCTRL_GPIO_OUTPUT1 |
2336 GRC_LCLCTRL_GPIO_OUTPUT2;
2337 if (no_gpio2) {
2338 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2339 GRC_LCLCTRL_GPIO_OUTPUT2);
2340 }
2341 tw32_wait_f(GRC_LOCAL_CTRL,
2342 tp->grc_local_ctrl | grc_local_ctrl,
2343 TG3_GRC_LCLCTL_PWRSW_DELAY);
2344
2345 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2346
2347 tw32_wait_f(GRC_LOCAL_CTRL,
2348 tp->grc_local_ctrl | grc_local_ctrl,
2349 TG3_GRC_LCLCTL_PWRSW_DELAY);
2350
2351 if (!no_gpio2) {
2352 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
2353 tw32_wait_f(GRC_LOCAL_CTRL,
2354 tp->grc_local_ctrl | grc_local_ctrl,
2355 TG3_GRC_LCLCTL_PWRSW_DELAY);
2356 }
2357 }
3a1e19d3
MC
2358}
2359
cd0d7228 2360static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
3a1e19d3
MC
2361{
2362 u32 msg = 0;
2363
2364 /* Serialize power state transitions */
2365 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2366 return;
2367
cd0d7228 2368 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
3a1e19d3
MC
2369 msg = TG3_GPIO_MSG_NEED_VAUX;
2370
2371 msg = tg3_set_function_status(tp, msg);
2372
2373 if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
2374 goto done;
6f5c8f83 2375
3a1e19d3
MC
2376 if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
2377 tg3_pwrsrc_switch_to_vaux(tp);
2378 else
2379 tg3_pwrsrc_die_with_vmain(tp);
2380
2381done:
6f5c8f83 2382 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
520b2756
MC
2383}
2384
cd0d7228 2385static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
1da177e4 2386{
683644b7 2387 bool need_vaux = false;
1da177e4 2388
334355aa 2389 /* The GPIOs do something completely different on 57765. */
63c3a66f 2390 if (!tg3_flag(tp, IS_NIC) ||
334355aa 2391 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
1da177e4
LT
2392 return;
2393
3a1e19d3
MC
2394 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2395 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2396 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
cd0d7228
MC
2397 tg3_frob_aux_power_5717(tp, include_wol ?
2398 tg3_flag(tp, WOL_ENABLE) != 0 : 0);
3a1e19d3
MC
2399 return;
2400 }
2401
2402 if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
8c2dc7e1
MC
2403 struct net_device *dev_peer;
2404
2405 dev_peer = pci_get_drvdata(tp->pdev_peer);
683644b7 2406
bc1c7567 2407 /* remove_one() may have been run on the peer. */
683644b7
MC
2408 if (dev_peer) {
2409 struct tg3 *tp_peer = netdev_priv(dev_peer);
2410
63c3a66f 2411 if (tg3_flag(tp_peer, INIT_COMPLETE))
683644b7
MC
2412 return;
2413
cd0d7228 2414 if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
63c3a66f 2415 tg3_flag(tp_peer, ENABLE_ASF))
683644b7
MC
2416 need_vaux = true;
2417 }
1da177e4
LT
2418 }
2419
cd0d7228
MC
2420 if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
2421 tg3_flag(tp, ENABLE_ASF))
683644b7
MC
2422 need_vaux = true;
2423
520b2756
MC
2424 if (need_vaux)
2425 tg3_pwrsrc_switch_to_vaux(tp);
2426 else
2427 tg3_pwrsrc_die_with_vmain(tp);
1da177e4
LT
2428}
2429
e8f3f6ca
MC
2430static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2431{
2432 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2433 return 1;
79eb6904 2434 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
e8f3f6ca
MC
2435 if (speed != SPEED_10)
2436 return 1;
2437 } else if (speed == SPEED_10)
2438 return 1;
2439
2440 return 0;
2441}
2442
1da177e4
LT
2443static int tg3_setup_phy(struct tg3 *, int);
2444
2445#define RESET_KIND_SHUTDOWN 0
2446#define RESET_KIND_INIT 1
2447#define RESET_KIND_SUSPEND 2
2448
2449static void tg3_write_sig_post_reset(struct tg3 *, int);
2450static int tg3_halt_cpu(struct tg3 *, u32);
2451
0a459aac 2452static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
15c3b696 2453{
ce057f01
MC
2454 u32 val;
2455
f07e9af3 2456 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
5129724a
MC
2457 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2458 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2459 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2460
2461 sg_dig_ctrl |=
2462 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2463 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2464 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2465 }
3f7045c1 2466 return;
5129724a 2467 }
3f7045c1 2468
60189ddf 2469 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2470 tg3_bmcr_reset(tp);
2471 val = tr32(GRC_MISC_CFG);
2472 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2473 udelay(40);
2474 return;
f07e9af3 2475 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
0e5f784c
MC
2476 u32 phytest;
2477 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2478 u32 phy;
2479
2480 tg3_writephy(tp, MII_ADVERTISE, 0);
2481 tg3_writephy(tp, MII_BMCR,
2482 BMCR_ANENABLE | BMCR_ANRESTART);
2483
2484 tg3_writephy(tp, MII_TG3_FET_TEST,
2485 phytest | MII_TG3_FET_SHADOW_EN);
2486 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2487 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2488 tg3_writephy(tp,
2489 MII_TG3_FET_SHDW_AUXMODE4,
2490 phy);
2491 }
2492 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2493 }
2494 return;
0a459aac 2495 } else if (do_low_power) {
715116a1
MC
2496 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2497 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
0a459aac 2498
b4bd2929
MC
2499 val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2500 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2501 MII_TG3_AUXCTL_PCTL_VREG_11V;
2502 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
715116a1 2503 }
3f7045c1 2504
15c3b696
MC
2505 /* The PHY should not be powered down on some chips because
2506 * of bugs.
2507 */
2508 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2509 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2510 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
f07e9af3 2511 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
15c3b696 2512 return;
ce057f01 2513
bcb37f6c
MC
2514 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2515 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2516 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2517 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2518 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2519 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2520 }
2521
15c3b696
MC
2522 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2523}
2524
ffbcfed4
MC
2525/* tp->lock is held. */
2526static int tg3_nvram_lock(struct tg3 *tp)
2527{
63c3a66f 2528 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
2529 int i;
2530
2531 if (tp->nvram_lock_cnt == 0) {
2532 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
2533 for (i = 0; i < 8000; i++) {
2534 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
2535 break;
2536 udelay(20);
2537 }
2538 if (i == 8000) {
2539 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
2540 return -ENODEV;
2541 }
2542 }
2543 tp->nvram_lock_cnt++;
2544 }
2545 return 0;
2546}
2547
2548/* tp->lock is held. */
2549static void tg3_nvram_unlock(struct tg3 *tp)
2550{
63c3a66f 2551 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
2552 if (tp->nvram_lock_cnt > 0)
2553 tp->nvram_lock_cnt--;
2554 if (tp->nvram_lock_cnt == 0)
2555 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
2556 }
2557}
2558
2559/* tp->lock is held. */
2560static void tg3_enable_nvram_access(struct tg3 *tp)
2561{
63c3a66f 2562 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
2563 u32 nvaccess = tr32(NVRAM_ACCESS);
2564
2565 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
2566 }
2567}
2568
2569/* tp->lock is held. */
2570static void tg3_disable_nvram_access(struct tg3 *tp)
2571{
63c3a66f 2572 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
2573 u32 nvaccess = tr32(NVRAM_ACCESS);
2574
2575 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
2576 }
2577}
2578
2579static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
2580 u32 offset, u32 *val)
2581{
2582 u32 tmp;
2583 int i;
2584
2585 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
2586 return -EINVAL;
2587
2588 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
2589 EEPROM_ADDR_DEVID_MASK |
2590 EEPROM_ADDR_READ);
2591 tw32(GRC_EEPROM_ADDR,
2592 tmp |
2593 (0 << EEPROM_ADDR_DEVID_SHIFT) |
2594 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
2595 EEPROM_ADDR_ADDR_MASK) |
2596 EEPROM_ADDR_READ | EEPROM_ADDR_START);
2597
2598 for (i = 0; i < 1000; i++) {
2599 tmp = tr32(GRC_EEPROM_ADDR);
2600
2601 if (tmp & EEPROM_ADDR_COMPLETE)
2602 break;
2603 msleep(1);
2604 }
2605 if (!(tmp & EEPROM_ADDR_COMPLETE))
2606 return -EBUSY;
2607
62cedd11
MC
2608 tmp = tr32(GRC_EEPROM_DATA);
2609
2610 /*
2611 * The data will always be opposite the native endian
2612 * format. Perform a blind byteswap to compensate.
2613 */
2614 *val = swab32(tmp);
2615
ffbcfed4
MC
2616 return 0;
2617}
2618
2619#define NVRAM_CMD_TIMEOUT 10000
2620
2621static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
2622{
2623 int i;
2624
2625 tw32(NVRAM_CMD, nvram_cmd);
2626 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
2627 udelay(10);
2628 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
2629 udelay(10);
2630 break;
2631 }
2632 }
2633
2634 if (i == NVRAM_CMD_TIMEOUT)
2635 return -EBUSY;
2636
2637 return 0;
2638}
2639
2640static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
2641{
63c3a66f
JP
2642 if (tg3_flag(tp, NVRAM) &&
2643 tg3_flag(tp, NVRAM_BUFFERED) &&
2644 tg3_flag(tp, FLASH) &&
2645 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
2646 (tp->nvram_jedecnum == JEDEC_ATMEL))
2647
2648 addr = ((addr / tp->nvram_pagesize) <<
2649 ATMEL_AT45DB0X1B_PAGE_POS) +
2650 (addr % tp->nvram_pagesize);
2651
2652 return addr;
2653}
2654
2655static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
2656{
63c3a66f
JP
2657 if (tg3_flag(tp, NVRAM) &&
2658 tg3_flag(tp, NVRAM_BUFFERED) &&
2659 tg3_flag(tp, FLASH) &&
2660 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
2661 (tp->nvram_jedecnum == JEDEC_ATMEL))
2662
2663 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
2664 tp->nvram_pagesize) +
2665 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
2666
2667 return addr;
2668}
2669
e4f34110
MC
2670/* NOTE: Data read in from NVRAM is byteswapped according to
2671 * the byteswapping settings for all other register accesses.
2672 * tg3 devices are BE devices, so on a BE machine, the data
2673 * returned will be exactly as it is seen in NVRAM. On a LE
2674 * machine, the 32-bit value will be byteswapped.
2675 */
ffbcfed4
MC
2676static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
2677{
2678 int ret;
2679
63c3a66f 2680 if (!tg3_flag(tp, NVRAM))
ffbcfed4
MC
2681 return tg3_nvram_read_using_eeprom(tp, offset, val);
2682
2683 offset = tg3_nvram_phys_addr(tp, offset);
2684
2685 if (offset > NVRAM_ADDR_MSK)
2686 return -EINVAL;
2687
2688 ret = tg3_nvram_lock(tp);
2689 if (ret)
2690 return ret;
2691
2692 tg3_enable_nvram_access(tp);
2693
2694 tw32(NVRAM_ADDR, offset);
2695 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
2696 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
2697
2698 if (ret == 0)
e4f34110 2699 *val = tr32(NVRAM_RDDATA);
ffbcfed4
MC
2700
2701 tg3_disable_nvram_access(tp);
2702
2703 tg3_nvram_unlock(tp);
2704
2705 return ret;
2706}
2707
a9dc529d
MC
2708/* Ensures NVRAM data is in bytestream format. */
2709static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
ffbcfed4
MC
2710{
2711 u32 v;
a9dc529d 2712 int res = tg3_nvram_read(tp, offset, &v);
ffbcfed4 2713 if (!res)
a9dc529d 2714 *val = cpu_to_be32(v);
ffbcfed4
MC
2715 return res;
2716}
2717
3f007891
MC
2718/* tp->lock is held. */
2719static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
2720{
2721 u32 addr_high, addr_low;
2722 int i;
2723
2724 addr_high = ((tp->dev->dev_addr[0] << 8) |
2725 tp->dev->dev_addr[1]);
2726 addr_low = ((tp->dev->dev_addr[2] << 24) |
2727 (tp->dev->dev_addr[3] << 16) |
2728 (tp->dev->dev_addr[4] << 8) |
2729 (tp->dev->dev_addr[5] << 0));
2730 for (i = 0; i < 4; i++) {
2731 if (i == 1 && skip_mac_1)
2732 continue;
2733 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
2734 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
2735 }
2736
2737 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2738 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2739 for (i = 0; i < 12; i++) {
2740 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
2741 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
2742 }
2743 }
2744
2745 addr_high = (tp->dev->dev_addr[0] +
2746 tp->dev->dev_addr[1] +
2747 tp->dev->dev_addr[2] +
2748 tp->dev->dev_addr[3] +
2749 tp->dev->dev_addr[4] +
2750 tp->dev->dev_addr[5]) &
2751 TX_BACKOFF_SEED_MASK;
2752 tw32(MAC_TX_BACKOFF_SEED, addr_high);
2753}
2754
c866b7ea 2755static void tg3_enable_register_access(struct tg3 *tp)
1da177e4 2756{
c866b7ea
RW
2757 /*
2758 * Make sure register accesses (indirect or otherwise) will function
2759 * correctly.
1da177e4
LT
2760 */
2761 pci_write_config_dword(tp->pdev,
c866b7ea
RW
2762 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
2763}
1da177e4 2764
c866b7ea
RW
2765static int tg3_power_up(struct tg3 *tp)
2766{
bed9829f 2767 int err;
8c6bda1a 2768
bed9829f 2769 tg3_enable_register_access(tp);
1da177e4 2770
bed9829f
MC
2771 err = pci_set_power_state(tp->pdev, PCI_D0);
2772 if (!err) {
2773 /* Switch out of Vaux if it is a NIC */
2774 tg3_pwrsrc_switch_to_vmain(tp);
2775 } else {
2776 netdev_err(tp->dev, "Transition to D0 failed\n");
2777 }
1da177e4 2778
bed9829f 2779 return err;
c866b7ea 2780}
1da177e4 2781
c866b7ea
RW
2782static int tg3_power_down_prepare(struct tg3 *tp)
2783{
2784 u32 misc_host_ctrl;
2785 bool device_should_wake, do_low_power;
2786
2787 tg3_enable_register_access(tp);
5e7dfd0f
MC
2788
2789 /* Restore the CLKREQ setting. */
63c3a66f 2790 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
2791 u16 lnkctl;
2792
2793 pci_read_config_word(tp->pdev,
708ebb3a 2794 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
2795 &lnkctl);
2796 lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
2797 pci_write_config_word(tp->pdev,
708ebb3a 2798 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
2799 lnkctl);
2800 }
2801
1da177e4
LT
2802 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
2803 tw32(TG3PCI_MISC_HOST_CTRL,
2804 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
2805
c866b7ea 2806 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
63c3a66f 2807 tg3_flag(tp, WOL_ENABLE);
05ac4cb7 2808
63c3a66f 2809 if (tg3_flag(tp, USE_PHYLIB)) {
0a459aac 2810 do_low_power = false;
f07e9af3 2811 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
80096068 2812 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
b02fd9e3 2813 struct phy_device *phydev;
0a459aac 2814 u32 phyid, advertising;
b02fd9e3 2815
3f0e3ad7 2816 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 2817
80096068 2818 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
2819
2820 tp->link_config.orig_speed = phydev->speed;
2821 tp->link_config.orig_duplex = phydev->duplex;
2822 tp->link_config.orig_autoneg = phydev->autoneg;
2823 tp->link_config.orig_advertising = phydev->advertising;
2824
2825 advertising = ADVERTISED_TP |
2826 ADVERTISED_Pause |
2827 ADVERTISED_Autoneg |
2828 ADVERTISED_10baseT_Half;
2829
63c3a66f
JP
2830 if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
2831 if (tg3_flag(tp, WOL_SPEED_100MB))
b02fd9e3
MC
2832 advertising |=
2833 ADVERTISED_100baseT_Half |
2834 ADVERTISED_100baseT_Full |
2835 ADVERTISED_10baseT_Full;
2836 else
2837 advertising |= ADVERTISED_10baseT_Full;
2838 }
2839
2840 phydev->advertising = advertising;
2841
2842 phy_start_aneg(phydev);
0a459aac
MC
2843
2844 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
6a443a0f
MC
2845 if (phyid != PHY_ID_BCMAC131) {
2846 phyid &= PHY_BCM_OUI_MASK;
2847 if (phyid == PHY_BCM_OUI_1 ||
2848 phyid == PHY_BCM_OUI_2 ||
2849 phyid == PHY_BCM_OUI_3)
0a459aac
MC
2850 do_low_power = true;
2851 }
b02fd9e3 2852 }
dd477003 2853 } else {
2023276e 2854 do_low_power = true;
0a459aac 2855
80096068
MC
2856 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
2857 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
2858 tp->link_config.orig_speed = tp->link_config.speed;
2859 tp->link_config.orig_duplex = tp->link_config.duplex;
2860 tp->link_config.orig_autoneg = tp->link_config.autoneg;
2861 }
1da177e4 2862
f07e9af3 2863 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
dd477003
MC
2864 tp->link_config.speed = SPEED_10;
2865 tp->link_config.duplex = DUPLEX_HALF;
2866 tp->link_config.autoneg = AUTONEG_ENABLE;
2867 tg3_setup_phy(tp, 0);
2868 }
1da177e4
LT
2869 }
2870
b5d3772c
MC
2871 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
2872 u32 val;
2873
2874 val = tr32(GRC_VCPU_EXT_CTRL);
2875 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
63c3a66f 2876 } else if (!tg3_flag(tp, ENABLE_ASF)) {
6921d201
MC
2877 int i;
2878 u32 val;
2879
2880 for (i = 0; i < 200; i++) {
2881 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
2882 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
2883 break;
2884 msleep(1);
2885 }
2886 }
63c3a66f 2887 if (tg3_flag(tp, WOL_CAP))
a85feb8c
GZ
2888 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
2889 WOL_DRV_STATE_SHUTDOWN |
2890 WOL_DRV_WOL |
2891 WOL_SET_MAGIC_PKT);
6921d201 2892
05ac4cb7 2893 if (device_should_wake) {
1da177e4
LT
2894 u32 mac_mode;
2895
f07e9af3 2896 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
b4bd2929
MC
2897 if (do_low_power &&
2898 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
2899 tg3_phy_auxctl_write(tp,
2900 MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
2901 MII_TG3_AUXCTL_PCTL_WOL_EN |
2902 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2903 MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
dd477003
MC
2904 udelay(40);
2905 }
1da177e4 2906
f07e9af3 2907 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
3f7045c1
MC
2908 mac_mode = MAC_MODE_PORT_MODE_GMII;
2909 else
2910 mac_mode = MAC_MODE_PORT_MODE_MII;
1da177e4 2911
e8f3f6ca
MC
2912 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
2913 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2914 ASIC_REV_5700) {
63c3a66f 2915 u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
e8f3f6ca
MC
2916 SPEED_100 : SPEED_10;
2917 if (tg3_5700_link_polarity(tp, speed))
2918 mac_mode |= MAC_MODE_LINK_POLARITY;
2919 else
2920 mac_mode &= ~MAC_MODE_LINK_POLARITY;
2921 }
1da177e4
LT
2922 } else {
2923 mac_mode = MAC_MODE_PORT_MODE_TBI;
2924 }
2925
63c3a66f 2926 if (!tg3_flag(tp, 5750_PLUS))
1da177e4
LT
2927 tw32(MAC_LED_CTRL, tp->led_ctrl);
2928
05ac4cb7 2929 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
63c3a66f
JP
2930 if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
2931 (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
05ac4cb7 2932 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
1da177e4 2933
63c3a66f 2934 if (tg3_flag(tp, ENABLE_APE))
d2394e6b
MC
2935 mac_mode |= MAC_MODE_APE_TX_EN |
2936 MAC_MODE_APE_RX_EN |
2937 MAC_MODE_TDE_ENABLE;
3bda1258 2938
1da177e4
LT
2939 tw32_f(MAC_MODE, mac_mode);
2940 udelay(100);
2941
2942 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
2943 udelay(10);
2944 }
2945
63c3a66f 2946 if (!tg3_flag(tp, WOL_SPEED_100MB) &&
1da177e4
LT
2947 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2948 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
2949 u32 base_val;
2950
2951 base_val = tp->pci_clock_ctrl;
2952 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
2953 CLOCK_CTRL_TXCLK_DISABLE);
2954
b401e9e2
MC
2955 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
2956 CLOCK_CTRL_PWRDOWN_PLL133, 40);
63c3a66f
JP
2957 } else if (tg3_flag(tp, 5780_CLASS) ||
2958 tg3_flag(tp, CPMU_PRESENT) ||
6ff6f81d 2959 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
4cf78e4f 2960 /* do nothing */
63c3a66f 2961 } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
1da177e4
LT
2962 u32 newbits1, newbits2;
2963
2964 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2965 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2966 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
2967 CLOCK_CTRL_TXCLK_DISABLE |
2968 CLOCK_CTRL_ALTCLK);
2969 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
63c3a66f 2970 } else if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
2971 newbits1 = CLOCK_CTRL_625_CORE;
2972 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
2973 } else {
2974 newbits1 = CLOCK_CTRL_ALTCLK;
2975 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
2976 }
2977
b401e9e2
MC
2978 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
2979 40);
1da177e4 2980
b401e9e2
MC
2981 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
2982 40);
1da177e4 2983
63c3a66f 2984 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
2985 u32 newbits3;
2986
2987 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2988 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2989 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
2990 CLOCK_CTRL_TXCLK_DISABLE |
2991 CLOCK_CTRL_44MHZ_CORE);
2992 } else {
2993 newbits3 = CLOCK_CTRL_44MHZ_CORE;
2994 }
2995
b401e9e2
MC
2996 tw32_wait_f(TG3PCI_CLOCK_CTRL,
2997 tp->pci_clock_ctrl | newbits3, 40);
1da177e4
LT
2998 }
2999 }
3000
63c3a66f 3001 if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
0a459aac 3002 tg3_power_down_phy(tp, do_low_power);
6921d201 3003
cd0d7228 3004 tg3_frob_aux_power(tp, true);
1da177e4
LT
3005
3006 /* Workaround for unstable PLL clock */
3007 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
3008 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
3009 u32 val = tr32(0x7d00);
3010
3011 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
3012 tw32(0x7d00, val);
63c3a66f 3013 if (!tg3_flag(tp, ENABLE_ASF)) {
ec41c7df
MC
3014 int err;
3015
3016 err = tg3_nvram_lock(tp);
1da177e4 3017 tg3_halt_cpu(tp, RX_CPU_BASE);
ec41c7df
MC
3018 if (!err)
3019 tg3_nvram_unlock(tp);
6921d201 3020 }
1da177e4
LT
3021 }
3022
bbadf503
MC
3023 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
3024
c866b7ea
RW
3025 return 0;
3026}
12dac075 3027
c866b7ea
RW
3028static void tg3_power_down(struct tg3 *tp)
3029{
3030 tg3_power_down_prepare(tp);
1da177e4 3031
63c3a66f 3032 pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
c866b7ea 3033 pci_set_power_state(tp->pdev, PCI_D3hot);
1da177e4
LT
3034}
3035
1da177e4
LT
3036static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
3037{
3038 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
3039 case MII_TG3_AUX_STAT_10HALF:
3040 *speed = SPEED_10;
3041 *duplex = DUPLEX_HALF;
3042 break;
3043
3044 case MII_TG3_AUX_STAT_10FULL:
3045 *speed = SPEED_10;
3046 *duplex = DUPLEX_FULL;
3047 break;
3048
3049 case MII_TG3_AUX_STAT_100HALF:
3050 *speed = SPEED_100;
3051 *duplex = DUPLEX_HALF;
3052 break;
3053
3054 case MII_TG3_AUX_STAT_100FULL:
3055 *speed = SPEED_100;
3056 *duplex = DUPLEX_FULL;
3057 break;
3058
3059 case MII_TG3_AUX_STAT_1000HALF:
3060 *speed = SPEED_1000;
3061 *duplex = DUPLEX_HALF;
3062 break;
3063
3064 case MII_TG3_AUX_STAT_1000FULL:
3065 *speed = SPEED_1000;
3066 *duplex = DUPLEX_FULL;
3067 break;
3068
3069 default:
f07e9af3 3070 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
715116a1
MC
3071 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
3072 SPEED_10;
3073 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
3074 DUPLEX_HALF;
3075 break;
3076 }
1da177e4
LT
3077 *speed = SPEED_INVALID;
3078 *duplex = DUPLEX_INVALID;
3079 break;
855e1111 3080 }
1da177e4
LT
3081}
3082
42b64a45 3083static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
1da177e4 3084{
42b64a45
MC
3085 int err = 0;
3086 u32 val, new_adv;
1da177e4 3087
42b64a45
MC
3088 new_adv = ADVERTISE_CSMA;
3089 if (advertise & ADVERTISED_10baseT_Half)
3090 new_adv |= ADVERTISE_10HALF;
3091 if (advertise & ADVERTISED_10baseT_Full)
3092 new_adv |= ADVERTISE_10FULL;
3093 if (advertise & ADVERTISED_100baseT_Half)
3094 new_adv |= ADVERTISE_100HALF;
3095 if (advertise & ADVERTISED_100baseT_Full)
3096 new_adv |= ADVERTISE_100FULL;
1da177e4 3097
42b64a45 3098 new_adv |= tg3_advert_flowctrl_1000T(flowctrl);
1da177e4 3099
42b64a45
MC
3100 err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
3101 if (err)
3102 goto done;
ba4d07a8 3103
42b64a45
MC
3104 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3105 goto done;
1da177e4 3106
42b64a45
MC
3107 new_adv = 0;
3108 if (advertise & ADVERTISED_1000baseT_Half)
221c5637 3109 new_adv |= ADVERTISE_1000HALF;
42b64a45 3110 if (advertise & ADVERTISED_1000baseT_Full)
221c5637 3111 new_adv |= ADVERTISE_1000FULL;
ba4d07a8 3112
42b64a45
MC
3113 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3114 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
221c5637 3115 new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
ba4d07a8 3116
221c5637 3117 err = tg3_writephy(tp, MII_CTRL1000, new_adv);
42b64a45
MC
3118 if (err)
3119 goto done;
1da177e4 3120
42b64a45
MC
3121 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
3122 goto done;
52b02d04 3123
42b64a45
MC
3124 tw32(TG3_CPMU_EEE_MODE,
3125 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
52b02d04 3126
42b64a45
MC
3127 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
3128 if (!err) {
3129 u32 err2;
52b02d04 3130
21a00ab2
MC
3131 switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
3132 case ASIC_REV_5717:
3133 case ASIC_REV_57765:
3134 if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
3135 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
3136 MII_TG3_DSP_CH34TP2_HIBW01);
3137 /* Fall through */
3138 case ASIC_REV_5719:
3139 val = MII_TG3_DSP_TAP26_ALNOKO |
3140 MII_TG3_DSP_TAP26_RMRXSTO |
3141 MII_TG3_DSP_TAP26_OPCSINPT;
3142 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
3143 }
52b02d04 3144
a6b68dab 3145 val = 0;
42b64a45
MC
3146 /* Advertise 100-BaseTX EEE ability */
3147 if (advertise & ADVERTISED_100baseT_Full)
3148 val |= MDIO_AN_EEE_ADV_100TX;
3149 /* Advertise 1000-BaseT EEE ability */
3150 if (advertise & ADVERTISED_1000baseT_Full)
3151 val |= MDIO_AN_EEE_ADV_1000T;
3152 err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
3153
3154 err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
3155 if (!err)
3156 err = err2;
3157 }
3158
3159done:
3160 return err;
3161}
3162
3163static void tg3_phy_copper_begin(struct tg3 *tp)
3164{
3165 u32 new_adv;
3166 int i;
3167
3168 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
3169 new_adv = ADVERTISED_10baseT_Half |
3170 ADVERTISED_10baseT_Full;
3171 if (tg3_flag(tp, WOL_SPEED_100MB))
3172 new_adv |= ADVERTISED_100baseT_Half |
3173 ADVERTISED_100baseT_Full;
3174
3175 tg3_phy_autoneg_cfg(tp, new_adv,
3176 FLOW_CTRL_TX | FLOW_CTRL_RX);
3177 } else if (tp->link_config.speed == SPEED_INVALID) {
3178 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3179 tp->link_config.advertising &=
3180 ~(ADVERTISED_1000baseT_Half |
3181 ADVERTISED_1000baseT_Full);
3182
3183 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
3184 tp->link_config.flowctrl);
3185 } else {
3186 /* Asking for a specific link mode. */
3187 if (tp->link_config.speed == SPEED_1000) {
3188 if (tp->link_config.duplex == DUPLEX_FULL)
3189 new_adv = ADVERTISED_1000baseT_Full;
3190 else
3191 new_adv = ADVERTISED_1000baseT_Half;
3192 } else if (tp->link_config.speed == SPEED_100) {
3193 if (tp->link_config.duplex == DUPLEX_FULL)
3194 new_adv = ADVERTISED_100baseT_Full;
3195 else
3196 new_adv = ADVERTISED_100baseT_Half;
3197 } else {
3198 if (tp->link_config.duplex == DUPLEX_FULL)
3199 new_adv = ADVERTISED_10baseT_Full;
3200 else
3201 new_adv = ADVERTISED_10baseT_Half;
52b02d04 3202 }
52b02d04 3203
42b64a45
MC
3204 tg3_phy_autoneg_cfg(tp, new_adv,
3205 tp->link_config.flowctrl);
52b02d04
MC
3206 }
3207
1da177e4
LT
3208 if (tp->link_config.autoneg == AUTONEG_DISABLE &&
3209 tp->link_config.speed != SPEED_INVALID) {
3210 u32 bmcr, orig_bmcr;
3211
3212 tp->link_config.active_speed = tp->link_config.speed;
3213 tp->link_config.active_duplex = tp->link_config.duplex;
3214
3215 bmcr = 0;
3216 switch (tp->link_config.speed) {
3217 default:
3218 case SPEED_10:
3219 break;
3220
3221 case SPEED_100:
3222 bmcr |= BMCR_SPEED100;
3223 break;
3224
3225 case SPEED_1000:
221c5637 3226 bmcr |= BMCR_SPEED1000;
1da177e4 3227 break;
855e1111 3228 }
1da177e4
LT
3229
3230 if (tp->link_config.duplex == DUPLEX_FULL)
3231 bmcr |= BMCR_FULLDPLX;
3232
3233 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
3234 (bmcr != orig_bmcr)) {
3235 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
3236 for (i = 0; i < 1500; i++) {
3237 u32 tmp;
3238
3239 udelay(10);
3240 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
3241 tg3_readphy(tp, MII_BMSR, &tmp))
3242 continue;
3243 if (!(tmp & BMSR_LSTATUS)) {
3244 udelay(40);
3245 break;
3246 }
3247 }
3248 tg3_writephy(tp, MII_BMCR, bmcr);
3249 udelay(40);
3250 }
3251 } else {
3252 tg3_writephy(tp, MII_BMCR,
3253 BMCR_ANENABLE | BMCR_ANRESTART);
3254 }
3255}
3256
3257static int tg3_init_5401phy_dsp(struct tg3 *tp)
3258{
3259 int err;
3260
3261 /* Turn off tap power management. */
3262 /* Set Extended packet length bit */
b4bd2929 3263 err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
1da177e4 3264
6ee7c0a0
MC
3265 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
3266 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
3267 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
3268 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
3269 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
1da177e4
LT
3270
3271 udelay(40);
3272
3273 return err;
3274}
3275
3600d918 3276static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
1da177e4 3277{
3600d918
MC
3278 u32 adv_reg, all_mask = 0;
3279
3280 if (mask & ADVERTISED_10baseT_Half)
3281 all_mask |= ADVERTISE_10HALF;
3282 if (mask & ADVERTISED_10baseT_Full)
3283 all_mask |= ADVERTISE_10FULL;
3284 if (mask & ADVERTISED_100baseT_Half)
3285 all_mask |= ADVERTISE_100HALF;
3286 if (mask & ADVERTISED_100baseT_Full)
3287 all_mask |= ADVERTISE_100FULL;
1da177e4
LT
3288
3289 if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
3290 return 0;
3291
1da177e4
LT
3292 if ((adv_reg & all_mask) != all_mask)
3293 return 0;
f07e9af3 3294 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
1da177e4
LT
3295 u32 tg3_ctrl;
3296
3600d918
MC
3297 all_mask = 0;
3298 if (mask & ADVERTISED_1000baseT_Half)
3299 all_mask |= ADVERTISE_1000HALF;
3300 if (mask & ADVERTISED_1000baseT_Full)
3301 all_mask |= ADVERTISE_1000FULL;
3302
221c5637 3303 if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
1da177e4
LT
3304 return 0;
3305
1da177e4
LT
3306 if ((tg3_ctrl & all_mask) != all_mask)
3307 return 0;
3308 }
3309 return 1;
3310}
3311
ef167e27
MC
3312static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
3313{
3314 u32 curadv, reqadv;
3315
3316 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
3317 return 1;
3318
3319 curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3320 reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
3321
3322 if (tp->link_config.active_duplex == DUPLEX_FULL) {
3323 if (curadv != reqadv)
3324 return 0;
3325
63c3a66f 3326 if (tg3_flag(tp, PAUSE_AUTONEG))
ef167e27
MC
3327 tg3_readphy(tp, MII_LPA, rmtadv);
3328 } else {
3329 /* Reprogram the advertisement register, even if it
3330 * does not affect the current link. If the link
3331 * gets renegotiated in the future, we can save an
3332 * additional renegotiation cycle by advertising
3333 * it correctly in the first place.
3334 */
3335 if (curadv != reqadv) {
3336 *lcladv &= ~(ADVERTISE_PAUSE_CAP |
3337 ADVERTISE_PAUSE_ASYM);
3338 tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
3339 }
3340 }
3341
3342 return 1;
3343}
3344
1da177e4
LT
3345static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
3346{
3347 int current_link_up;
f833c4c1 3348 u32 bmsr, val;
ef167e27 3349 u32 lcl_adv, rmt_adv;
1da177e4
LT
3350 u16 current_speed;
3351 u8 current_duplex;
3352 int i, err;
3353
3354 tw32(MAC_EVENT, 0);
3355
3356 tw32_f(MAC_STATUS,
3357 (MAC_STATUS_SYNC_CHANGED |
3358 MAC_STATUS_CFG_CHANGED |
3359 MAC_STATUS_MI_COMPLETION |
3360 MAC_STATUS_LNKSTATE_CHANGED));
3361 udelay(40);
3362
8ef21428
MC
3363 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
3364 tw32_f(MAC_MI_MODE,
3365 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
3366 udelay(80);
3367 }
1da177e4 3368
b4bd2929 3369 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
1da177e4
LT
3370
3371 /* Some third-party PHYs need to be reset on link going
3372 * down.
3373 */
3374 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3375 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3376 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
3377 netif_carrier_ok(tp->dev)) {
3378 tg3_readphy(tp, MII_BMSR, &bmsr);
3379 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3380 !(bmsr & BMSR_LSTATUS))
3381 force_reset = 1;
3382 }
3383 if (force_reset)
3384 tg3_phy_reset(tp);
3385
79eb6904 3386 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
3387 tg3_readphy(tp, MII_BMSR, &bmsr);
3388 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
63c3a66f 3389 !tg3_flag(tp, INIT_COMPLETE))
1da177e4
LT
3390 bmsr = 0;
3391
3392 if (!(bmsr & BMSR_LSTATUS)) {
3393 err = tg3_init_5401phy_dsp(tp);
3394 if (err)
3395 return err;
3396
3397 tg3_readphy(tp, MII_BMSR, &bmsr);
3398 for (i = 0; i < 1000; i++) {
3399 udelay(10);
3400 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3401 (bmsr & BMSR_LSTATUS)) {
3402 udelay(40);
3403 break;
3404 }
3405 }
3406
79eb6904
MC
3407 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
3408 TG3_PHY_REV_BCM5401_B0 &&
1da177e4
LT
3409 !(bmsr & BMSR_LSTATUS) &&
3410 tp->link_config.active_speed == SPEED_1000) {
3411 err = tg3_phy_reset(tp);
3412 if (!err)
3413 err = tg3_init_5401phy_dsp(tp);
3414 if (err)
3415 return err;
3416 }
3417 }
3418 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3419 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
3420 /* 5701 {A0,B0} CRC bug workaround */
3421 tg3_writephy(tp, 0x15, 0x0a75);
f08aa1a8
MC
3422 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
3423 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
3424 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
1da177e4
LT
3425 }
3426
3427 /* Clear pending interrupts... */
f833c4c1
MC
3428 tg3_readphy(tp, MII_TG3_ISTAT, &val);
3429 tg3_readphy(tp, MII_TG3_ISTAT, &val);
1da177e4 3430
f07e9af3 3431 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
1da177e4 3432 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
f07e9af3 3433 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
1da177e4
LT
3434 tg3_writephy(tp, MII_TG3_IMASK, ~0);
3435
3436 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3437 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3438 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
3439 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3440 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
3441 else
3442 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
3443 }
3444
3445 current_link_up = 0;
3446 current_speed = SPEED_INVALID;
3447 current_duplex = DUPLEX_INVALID;
3448
f07e9af3 3449 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
15ee95c3
MC
3450 err = tg3_phy_auxctl_read(tp,
3451 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
3452 &val);
3453 if (!err && !(val & (1 << 10))) {
b4bd2929
MC
3454 tg3_phy_auxctl_write(tp,
3455 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
3456 val | (1 << 10));
1da177e4
LT
3457 goto relink;
3458 }
3459 }
3460
3461 bmsr = 0;
3462 for (i = 0; i < 100; i++) {
3463 tg3_readphy(tp, MII_BMSR, &bmsr);
3464 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3465 (bmsr & BMSR_LSTATUS))
3466 break;
3467 udelay(40);
3468 }
3469
3470 if (bmsr & BMSR_LSTATUS) {
3471 u32 aux_stat, bmcr;
3472
3473 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
3474 for (i = 0; i < 2000; i++) {
3475 udelay(10);
3476 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
3477 aux_stat)
3478 break;
3479 }
3480
3481 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
3482 &current_speed,
3483 &current_duplex);
3484
3485 bmcr = 0;
3486 for (i = 0; i < 200; i++) {
3487 tg3_readphy(tp, MII_BMCR, &bmcr);
3488 if (tg3_readphy(tp, MII_BMCR, &bmcr))
3489 continue;
3490 if (bmcr && bmcr != 0x7fff)
3491 break;
3492 udelay(10);
3493 }
3494
ef167e27
MC
3495 lcl_adv = 0;
3496 rmt_adv = 0;
1da177e4 3497
ef167e27
MC
3498 tp->link_config.active_speed = current_speed;
3499 tp->link_config.active_duplex = current_duplex;
3500
3501 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
3502 if ((bmcr & BMCR_ANENABLE) &&
3503 tg3_copper_is_advertising_all(tp,
3504 tp->link_config.advertising)) {
3505 if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
3506 &rmt_adv))
3507 current_link_up = 1;
1da177e4
LT
3508 }
3509 } else {
3510 if (!(bmcr & BMCR_ANENABLE) &&
3511 tp->link_config.speed == current_speed &&
ef167e27
MC
3512 tp->link_config.duplex == current_duplex &&
3513 tp->link_config.flowctrl ==
3514 tp->link_config.active_flowctrl) {
1da177e4 3515 current_link_up = 1;
1da177e4
LT
3516 }
3517 }
3518
ef167e27
MC
3519 if (current_link_up == 1 &&
3520 tp->link_config.active_duplex == DUPLEX_FULL)
3521 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1da177e4
LT
3522 }
3523
1da177e4 3524relink:
80096068 3525 if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
1da177e4
LT
3526 tg3_phy_copper_begin(tp);
3527
f833c4c1 3528 tg3_readphy(tp, MII_BMSR, &bmsr);
06c03c02
MB
3529 if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
3530 (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
1da177e4
LT
3531 current_link_up = 1;
3532 }
3533
3534 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
3535 if (current_link_up == 1) {
3536 if (tp->link_config.active_speed == SPEED_100 ||
3537 tp->link_config.active_speed == SPEED_10)
3538 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3539 else
3540 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
f07e9af3 3541 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7f97a4bd
MC
3542 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3543 else
1da177e4
LT
3544 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
3545
3546 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
3547 if (tp->link_config.active_duplex == DUPLEX_HALF)
3548 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
3549
1da177e4 3550 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
e8f3f6ca
MC
3551 if (current_link_up == 1 &&
3552 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
1da177e4 3553 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
e8f3f6ca
MC
3554 else
3555 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
1da177e4
LT
3556 }
3557
3558 /* ??? Without this setting Netgear GA302T PHY does not
3559 * ??? send/receive packets...
3560 */
79eb6904 3561 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
1da177e4
LT
3562 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
3563 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
3564 tw32_f(MAC_MI_MODE, tp->mi_mode);
3565 udelay(80);
3566 }
3567
3568 tw32_f(MAC_MODE, tp->mac_mode);
3569 udelay(40);
3570
52b02d04
MC
3571 tg3_phy_eee_adjust(tp, current_link_up);
3572
63c3a66f 3573 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
3574 /* Polled via timer. */
3575 tw32_f(MAC_EVENT, 0);
3576 } else {
3577 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3578 }
3579 udelay(40);
3580
3581 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
3582 current_link_up == 1 &&
3583 tp->link_config.active_speed == SPEED_1000 &&
63c3a66f 3584 (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
1da177e4
LT
3585 udelay(120);
3586 tw32_f(MAC_STATUS,
3587 (MAC_STATUS_SYNC_CHANGED |
3588 MAC_STATUS_CFG_CHANGED));
3589 udelay(40);
3590 tg3_write_mem(tp,
3591 NIC_SRAM_FIRMWARE_MBOX,
3592 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
3593 }
3594
5e7dfd0f 3595 /* Prevent send BD corruption. */
63c3a66f 3596 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
3597 u16 oldlnkctl, newlnkctl;
3598
3599 pci_read_config_word(tp->pdev,
708ebb3a 3600 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
3601 &oldlnkctl);
3602 if (tp->link_config.active_speed == SPEED_100 ||
3603 tp->link_config.active_speed == SPEED_10)
3604 newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
3605 else
3606 newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
3607 if (newlnkctl != oldlnkctl)
3608 pci_write_config_word(tp->pdev,
708ebb3a 3609 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
3610 newlnkctl);
3611 }
3612
1da177e4
LT
3613 if (current_link_up != netif_carrier_ok(tp->dev)) {
3614 if (current_link_up)
3615 netif_carrier_on(tp->dev);
3616 else
3617 netif_carrier_off(tp->dev);
3618 tg3_link_report(tp);
3619 }
3620
3621 return 0;
3622}
3623
3624struct tg3_fiber_aneginfo {
3625 int state;
3626#define ANEG_STATE_UNKNOWN 0
3627#define ANEG_STATE_AN_ENABLE 1
3628#define ANEG_STATE_RESTART_INIT 2
3629#define ANEG_STATE_RESTART 3
3630#define ANEG_STATE_DISABLE_LINK_OK 4
3631#define ANEG_STATE_ABILITY_DETECT_INIT 5
3632#define ANEG_STATE_ABILITY_DETECT 6
3633#define ANEG_STATE_ACK_DETECT_INIT 7
3634#define ANEG_STATE_ACK_DETECT 8
3635#define ANEG_STATE_COMPLETE_ACK_INIT 9
3636#define ANEG_STATE_COMPLETE_ACK 10
3637#define ANEG_STATE_IDLE_DETECT_INIT 11
3638#define ANEG_STATE_IDLE_DETECT 12
3639#define ANEG_STATE_LINK_OK 13
3640#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
3641#define ANEG_STATE_NEXT_PAGE_WAIT 15
3642
3643 u32 flags;
3644#define MR_AN_ENABLE 0x00000001
3645#define MR_RESTART_AN 0x00000002
3646#define MR_AN_COMPLETE 0x00000004
3647#define MR_PAGE_RX 0x00000008
3648#define MR_NP_LOADED 0x00000010
3649#define MR_TOGGLE_TX 0x00000020
3650#define MR_LP_ADV_FULL_DUPLEX 0x00000040
3651#define MR_LP_ADV_HALF_DUPLEX 0x00000080
3652#define MR_LP_ADV_SYM_PAUSE 0x00000100
3653#define MR_LP_ADV_ASYM_PAUSE 0x00000200
3654#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
3655#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
3656#define MR_LP_ADV_NEXT_PAGE 0x00001000
3657#define MR_TOGGLE_RX 0x00002000
3658#define MR_NP_RX 0x00004000
3659
3660#define MR_LINK_OK 0x80000000
3661
3662 unsigned long link_time, cur_time;
3663
3664 u32 ability_match_cfg;
3665 int ability_match_count;
3666
3667 char ability_match, idle_match, ack_match;
3668
3669 u32 txconfig, rxconfig;
3670#define ANEG_CFG_NP 0x00000080
3671#define ANEG_CFG_ACK 0x00000040
3672#define ANEG_CFG_RF2 0x00000020
3673#define ANEG_CFG_RF1 0x00000010
3674#define ANEG_CFG_PS2 0x00000001
3675#define ANEG_CFG_PS1 0x00008000
3676#define ANEG_CFG_HD 0x00004000
3677#define ANEG_CFG_FD 0x00002000
3678#define ANEG_CFG_INVAL 0x00001f06
3679
3680};
3681#define ANEG_OK 0
3682#define ANEG_DONE 1
3683#define ANEG_TIMER_ENAB 2
3684#define ANEG_FAILED -1
3685
3686#define ANEG_STATE_SETTLE_TIME 10000
3687
3688static int tg3_fiber_aneg_smachine(struct tg3 *tp,
3689 struct tg3_fiber_aneginfo *ap)
3690{
5be73b47 3691 u16 flowctrl;
1da177e4
LT
3692 unsigned long delta;
3693 u32 rx_cfg_reg;
3694 int ret;
3695
3696 if (ap->state == ANEG_STATE_UNKNOWN) {
3697 ap->rxconfig = 0;
3698 ap->link_time = 0;
3699 ap->cur_time = 0;
3700 ap->ability_match_cfg = 0;
3701 ap->ability_match_count = 0;
3702 ap->ability_match = 0;
3703 ap->idle_match = 0;
3704 ap->ack_match = 0;
3705 }
3706 ap->cur_time++;
3707
3708 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
3709 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
3710
3711 if (rx_cfg_reg != ap->ability_match_cfg) {
3712 ap->ability_match_cfg = rx_cfg_reg;
3713 ap->ability_match = 0;
3714 ap->ability_match_count = 0;
3715 } else {
3716 if (++ap->ability_match_count > 1) {
3717 ap->ability_match = 1;
3718 ap->ability_match_cfg = rx_cfg_reg;
3719 }
3720 }
3721 if (rx_cfg_reg & ANEG_CFG_ACK)
3722 ap->ack_match = 1;
3723 else
3724 ap->ack_match = 0;
3725
3726 ap->idle_match = 0;
3727 } else {
3728 ap->idle_match = 1;
3729 ap->ability_match_cfg = 0;
3730 ap->ability_match_count = 0;
3731 ap->ability_match = 0;
3732 ap->ack_match = 0;
3733
3734 rx_cfg_reg = 0;
3735 }
3736
3737 ap->rxconfig = rx_cfg_reg;
3738 ret = ANEG_OK;
3739
33f401ae 3740 switch (ap->state) {
1da177e4
LT
3741 case ANEG_STATE_UNKNOWN:
3742 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
3743 ap->state = ANEG_STATE_AN_ENABLE;
3744
3745 /* fallthru */
3746 case ANEG_STATE_AN_ENABLE:
3747 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
3748 if (ap->flags & MR_AN_ENABLE) {
3749 ap->link_time = 0;
3750 ap->cur_time = 0;
3751 ap->ability_match_cfg = 0;
3752 ap->ability_match_count = 0;
3753 ap->ability_match = 0;
3754 ap->idle_match = 0;
3755 ap->ack_match = 0;
3756
3757 ap->state = ANEG_STATE_RESTART_INIT;
3758 } else {
3759 ap->state = ANEG_STATE_DISABLE_LINK_OK;
3760 }
3761 break;
3762
3763 case ANEG_STATE_RESTART_INIT:
3764 ap->link_time = ap->cur_time;
3765 ap->flags &= ~(MR_NP_LOADED);
3766 ap->txconfig = 0;
3767 tw32(MAC_TX_AUTO_NEG, 0);
3768 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3769 tw32_f(MAC_MODE, tp->mac_mode);
3770 udelay(40);
3771
3772 ret = ANEG_TIMER_ENAB;
3773 ap->state = ANEG_STATE_RESTART;
3774
3775 /* fallthru */
3776 case ANEG_STATE_RESTART:
3777 delta = ap->cur_time - ap->link_time;
859a5887 3778 if (delta > ANEG_STATE_SETTLE_TIME)
1da177e4 3779 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
859a5887 3780 else
1da177e4 3781 ret = ANEG_TIMER_ENAB;
1da177e4
LT
3782 break;
3783
3784 case ANEG_STATE_DISABLE_LINK_OK:
3785 ret = ANEG_DONE;
3786 break;
3787
3788 case ANEG_STATE_ABILITY_DETECT_INIT:
3789 ap->flags &= ~(MR_TOGGLE_TX);
5be73b47
MC
3790 ap->txconfig = ANEG_CFG_FD;
3791 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3792 if (flowctrl & ADVERTISE_1000XPAUSE)
3793 ap->txconfig |= ANEG_CFG_PS1;
3794 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3795 ap->txconfig |= ANEG_CFG_PS2;
1da177e4
LT
3796 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3797 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3798 tw32_f(MAC_MODE, tp->mac_mode);
3799 udelay(40);
3800
3801 ap->state = ANEG_STATE_ABILITY_DETECT;
3802 break;
3803
3804 case ANEG_STATE_ABILITY_DETECT:
859a5887 3805 if (ap->ability_match != 0 && ap->rxconfig != 0)
1da177e4 3806 ap->state = ANEG_STATE_ACK_DETECT_INIT;
1da177e4
LT
3807 break;
3808
3809 case ANEG_STATE_ACK_DETECT_INIT:
3810 ap->txconfig |= ANEG_CFG_ACK;
3811 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3812 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3813 tw32_f(MAC_MODE, tp->mac_mode);
3814 udelay(40);
3815
3816 ap->state = ANEG_STATE_ACK_DETECT;
3817
3818 /* fallthru */
3819 case ANEG_STATE_ACK_DETECT:
3820 if (ap->ack_match != 0) {
3821 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
3822 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
3823 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
3824 } else {
3825 ap->state = ANEG_STATE_AN_ENABLE;
3826 }
3827 } else if (ap->ability_match != 0 &&
3828 ap->rxconfig == 0) {
3829 ap->state = ANEG_STATE_AN_ENABLE;
3830 }
3831 break;
3832
3833 case ANEG_STATE_COMPLETE_ACK_INIT:
3834 if (ap->rxconfig & ANEG_CFG_INVAL) {
3835 ret = ANEG_FAILED;
3836 break;
3837 }
3838 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
3839 MR_LP_ADV_HALF_DUPLEX |
3840 MR_LP_ADV_SYM_PAUSE |
3841 MR_LP_ADV_ASYM_PAUSE |
3842 MR_LP_ADV_REMOTE_FAULT1 |
3843 MR_LP_ADV_REMOTE_FAULT2 |
3844 MR_LP_ADV_NEXT_PAGE |
3845 MR_TOGGLE_RX |
3846 MR_NP_RX);
3847 if (ap->rxconfig & ANEG_CFG_FD)
3848 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
3849 if (ap->rxconfig & ANEG_CFG_HD)
3850 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
3851 if (ap->rxconfig & ANEG_CFG_PS1)
3852 ap->flags |= MR_LP_ADV_SYM_PAUSE;
3853 if (ap->rxconfig & ANEG_CFG_PS2)
3854 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
3855 if (ap->rxconfig & ANEG_CFG_RF1)
3856 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
3857 if (ap->rxconfig & ANEG_CFG_RF2)
3858 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
3859 if (ap->rxconfig & ANEG_CFG_NP)
3860 ap->flags |= MR_LP_ADV_NEXT_PAGE;
3861
3862 ap->link_time = ap->cur_time;
3863
3864 ap->flags ^= (MR_TOGGLE_TX);
3865 if (ap->rxconfig & 0x0008)
3866 ap->flags |= MR_TOGGLE_RX;
3867 if (ap->rxconfig & ANEG_CFG_NP)
3868 ap->flags |= MR_NP_RX;
3869 ap->flags |= MR_PAGE_RX;
3870
3871 ap->state = ANEG_STATE_COMPLETE_ACK;
3872 ret = ANEG_TIMER_ENAB;
3873 break;
3874
3875 case ANEG_STATE_COMPLETE_ACK:
3876 if (ap->ability_match != 0 &&
3877 ap->rxconfig == 0) {
3878 ap->state = ANEG_STATE_AN_ENABLE;
3879 break;
3880 }
3881 delta = ap->cur_time - ap->link_time;
3882 if (delta > ANEG_STATE_SETTLE_TIME) {
3883 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
3884 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3885 } else {
3886 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
3887 !(ap->flags & MR_NP_RX)) {
3888 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3889 } else {
3890 ret = ANEG_FAILED;
3891 }
3892 }
3893 }
3894 break;
3895
3896 case ANEG_STATE_IDLE_DETECT_INIT:
3897 ap->link_time = ap->cur_time;
3898 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3899 tw32_f(MAC_MODE, tp->mac_mode);
3900 udelay(40);
3901
3902 ap->state = ANEG_STATE_IDLE_DETECT;
3903 ret = ANEG_TIMER_ENAB;
3904 break;
3905
3906 case ANEG_STATE_IDLE_DETECT:
3907 if (ap->ability_match != 0 &&
3908 ap->rxconfig == 0) {
3909 ap->state = ANEG_STATE_AN_ENABLE;
3910 break;
3911 }
3912 delta = ap->cur_time - ap->link_time;
3913 if (delta > ANEG_STATE_SETTLE_TIME) {
3914 /* XXX another gem from the Broadcom driver :( */
3915 ap->state = ANEG_STATE_LINK_OK;
3916 }
3917 break;
3918
3919 case ANEG_STATE_LINK_OK:
3920 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
3921 ret = ANEG_DONE;
3922 break;
3923
3924 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
3925 /* ??? unimplemented */
3926 break;
3927
3928 case ANEG_STATE_NEXT_PAGE_WAIT:
3929 /* ??? unimplemented */
3930 break;
3931
3932 default:
3933 ret = ANEG_FAILED;
3934 break;
855e1111 3935 }
1da177e4
LT
3936
3937 return ret;
3938}
3939
5be73b47 3940static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
1da177e4
LT
3941{
3942 int res = 0;
3943 struct tg3_fiber_aneginfo aninfo;
3944 int status = ANEG_FAILED;
3945 unsigned int tick;
3946 u32 tmp;
3947
3948 tw32_f(MAC_TX_AUTO_NEG, 0);
3949
3950 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
3951 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
3952 udelay(40);
3953
3954 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
3955 udelay(40);
3956
3957 memset(&aninfo, 0, sizeof(aninfo));
3958 aninfo.flags |= MR_AN_ENABLE;
3959 aninfo.state = ANEG_STATE_UNKNOWN;
3960 aninfo.cur_time = 0;
3961 tick = 0;
3962 while (++tick < 195000) {
3963 status = tg3_fiber_aneg_smachine(tp, &aninfo);
3964 if (status == ANEG_DONE || status == ANEG_FAILED)
3965 break;
3966
3967 udelay(1);
3968 }
3969
3970 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3971 tw32_f(MAC_MODE, tp->mac_mode);
3972 udelay(40);
3973
5be73b47
MC
3974 *txflags = aninfo.txconfig;
3975 *rxflags = aninfo.flags;
1da177e4
LT
3976
3977 if (status == ANEG_DONE &&
3978 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
3979 MR_LP_ADV_FULL_DUPLEX)))
3980 res = 1;
3981
3982 return res;
3983}
3984
3985static void tg3_init_bcm8002(struct tg3 *tp)
3986{
3987 u32 mac_status = tr32(MAC_STATUS);
3988 int i;
3989
3990 /* Reset when initting first time or we have a link. */
63c3a66f 3991 if (tg3_flag(tp, INIT_COMPLETE) &&
1da177e4
LT
3992 !(mac_status & MAC_STATUS_PCS_SYNCED))
3993 return;
3994
3995 /* Set PLL lock range. */
3996 tg3_writephy(tp, 0x16, 0x8007);
3997
3998 /* SW reset */
3999 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
4000
4001 /* Wait for reset to complete. */
4002 /* XXX schedule_timeout() ... */
4003 for (i = 0; i < 500; i++)
4004 udelay(10);
4005
4006 /* Config mode; select PMA/Ch 1 regs. */
4007 tg3_writephy(tp, 0x10, 0x8411);
4008
4009 /* Enable auto-lock and comdet, select txclk for tx. */
4010 tg3_writephy(tp, 0x11, 0x0a10);
4011
4012 tg3_writephy(tp, 0x18, 0x00a0);
4013 tg3_writephy(tp, 0x16, 0x41ff);
4014
4015 /* Assert and deassert POR. */
4016 tg3_writephy(tp, 0x13, 0x0400);
4017 udelay(40);
4018 tg3_writephy(tp, 0x13, 0x0000);
4019
4020 tg3_writephy(tp, 0x11, 0x0a50);
4021 udelay(40);
4022 tg3_writephy(tp, 0x11, 0x0a10);
4023
4024 /* Wait for signal to stabilize */
4025 /* XXX schedule_timeout() ... */
4026 for (i = 0; i < 15000; i++)
4027 udelay(10);
4028
4029 /* Deselect the channel register so we can read the PHYID
4030 * later.
4031 */
4032 tg3_writephy(tp, 0x10, 0x8011);
4033}
4034
4035static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
4036{
82cd3d11 4037 u16 flowctrl;
1da177e4
LT
4038 u32 sg_dig_ctrl, sg_dig_status;
4039 u32 serdes_cfg, expected_sg_dig_ctrl;
4040 int workaround, port_a;
4041 int current_link_up;
4042
4043 serdes_cfg = 0;
4044 expected_sg_dig_ctrl = 0;
4045 workaround = 0;
4046 port_a = 1;
4047 current_link_up = 0;
4048
4049 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
4050 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
4051 workaround = 1;
4052 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
4053 port_a = 0;
4054
4055 /* preserve bits 0-11,13,14 for signal pre-emphasis */
4056 /* preserve bits 20-23 for voltage regulator */
4057 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
4058 }
4059
4060 sg_dig_ctrl = tr32(SG_DIG_CTRL);
4061
4062 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
c98f6e3b 4063 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
1da177e4
LT
4064 if (workaround) {
4065 u32 val = serdes_cfg;
4066
4067 if (port_a)
4068 val |= 0xc010000;
4069 else
4070 val |= 0x4010000;
4071 tw32_f(MAC_SERDES_CFG, val);
4072 }
c98f6e3b
MC
4073
4074 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
4075 }
4076 if (mac_status & MAC_STATUS_PCS_SYNCED) {
4077 tg3_setup_flow_control(tp, 0, 0);
4078 current_link_up = 1;
4079 }
4080 goto out;
4081 }
4082
4083 /* Want auto-negotiation. */
c98f6e3b 4084 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
1da177e4 4085
82cd3d11
MC
4086 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4087 if (flowctrl & ADVERTISE_1000XPAUSE)
4088 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
4089 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4090 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
1da177e4
LT
4091
4092 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
f07e9af3 4093 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
3d3ebe74
MC
4094 tp->serdes_counter &&
4095 ((mac_status & (MAC_STATUS_PCS_SYNCED |
4096 MAC_STATUS_RCVD_CFG)) ==
4097 MAC_STATUS_PCS_SYNCED)) {
4098 tp->serdes_counter--;
4099 current_link_up = 1;
4100 goto out;
4101 }
4102restart_autoneg:
1da177e4
LT
4103 if (workaround)
4104 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
c98f6e3b 4105 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
1da177e4
LT
4106 udelay(5);
4107 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
4108
3d3ebe74 4109 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 4110 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
4111 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
4112 MAC_STATUS_SIGNAL_DET)) {
3d3ebe74 4113 sg_dig_status = tr32(SG_DIG_STATUS);
1da177e4
LT
4114 mac_status = tr32(MAC_STATUS);
4115
c98f6e3b 4116 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
1da177e4 4117 (mac_status & MAC_STATUS_PCS_SYNCED)) {
82cd3d11
MC
4118 u32 local_adv = 0, remote_adv = 0;
4119
4120 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
4121 local_adv |= ADVERTISE_1000XPAUSE;
4122 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
4123 local_adv |= ADVERTISE_1000XPSE_ASYM;
1da177e4 4124
c98f6e3b 4125 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
82cd3d11 4126 remote_adv |= LPA_1000XPAUSE;
c98f6e3b 4127 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
82cd3d11 4128 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
4129
4130 tg3_setup_flow_control(tp, local_adv, remote_adv);
4131 current_link_up = 1;
3d3ebe74 4132 tp->serdes_counter = 0;
f07e9af3 4133 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c98f6e3b 4134 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
3d3ebe74
MC
4135 if (tp->serdes_counter)
4136 tp->serdes_counter--;
1da177e4
LT
4137 else {
4138 if (workaround) {
4139 u32 val = serdes_cfg;
4140
4141 if (port_a)
4142 val |= 0xc010000;
4143 else
4144 val |= 0x4010000;
4145
4146 tw32_f(MAC_SERDES_CFG, val);
4147 }
4148
c98f6e3b 4149 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
4150 udelay(40);
4151
4152 /* Link parallel detection - link is up */
4153 /* only if we have PCS_SYNC and not */
4154 /* receiving config code words */
4155 mac_status = tr32(MAC_STATUS);
4156 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
4157 !(mac_status & MAC_STATUS_RCVD_CFG)) {
4158 tg3_setup_flow_control(tp, 0, 0);
4159 current_link_up = 1;
f07e9af3
MC
4160 tp->phy_flags |=
4161 TG3_PHYFLG_PARALLEL_DETECT;
3d3ebe74
MC
4162 tp->serdes_counter =
4163 SERDES_PARALLEL_DET_TIMEOUT;
4164 } else
4165 goto restart_autoneg;
1da177e4
LT
4166 }
4167 }
3d3ebe74
MC
4168 } else {
4169 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 4170 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
4171 }
4172
4173out:
4174 return current_link_up;
4175}
4176
4177static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
4178{
4179 int current_link_up = 0;
4180
5cf64b8a 4181 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
1da177e4 4182 goto out;
1da177e4
LT
4183
4184 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5be73b47 4185 u32 txflags, rxflags;
1da177e4 4186 int i;
6aa20a22 4187
5be73b47
MC
4188 if (fiber_autoneg(tp, &txflags, &rxflags)) {
4189 u32 local_adv = 0, remote_adv = 0;
1da177e4 4190
5be73b47
MC
4191 if (txflags & ANEG_CFG_PS1)
4192 local_adv |= ADVERTISE_1000XPAUSE;
4193 if (txflags & ANEG_CFG_PS2)
4194 local_adv |= ADVERTISE_1000XPSE_ASYM;
4195
4196 if (rxflags & MR_LP_ADV_SYM_PAUSE)
4197 remote_adv |= LPA_1000XPAUSE;
4198 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
4199 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
4200
4201 tg3_setup_flow_control(tp, local_adv, remote_adv);
4202
1da177e4
LT
4203 current_link_up = 1;
4204 }
4205 for (i = 0; i < 30; i++) {
4206 udelay(20);
4207 tw32_f(MAC_STATUS,
4208 (MAC_STATUS_SYNC_CHANGED |
4209 MAC_STATUS_CFG_CHANGED));
4210 udelay(40);
4211 if ((tr32(MAC_STATUS) &
4212 (MAC_STATUS_SYNC_CHANGED |
4213 MAC_STATUS_CFG_CHANGED)) == 0)
4214 break;
4215 }
4216
4217 mac_status = tr32(MAC_STATUS);
4218 if (current_link_up == 0 &&
4219 (mac_status & MAC_STATUS_PCS_SYNCED) &&
4220 !(mac_status & MAC_STATUS_RCVD_CFG))
4221 current_link_up = 1;
4222 } else {
5be73b47
MC
4223 tg3_setup_flow_control(tp, 0, 0);
4224
1da177e4
LT
4225 /* Forcing 1000FD link up. */
4226 current_link_up = 1;
1da177e4
LT
4227
4228 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
4229 udelay(40);
e8f3f6ca
MC
4230
4231 tw32_f(MAC_MODE, tp->mac_mode);
4232 udelay(40);
1da177e4
LT
4233 }
4234
4235out:
4236 return current_link_up;
4237}
4238
4239static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
4240{
4241 u32 orig_pause_cfg;
4242 u16 orig_active_speed;
4243 u8 orig_active_duplex;
4244 u32 mac_status;
4245 int current_link_up;
4246 int i;
4247
8d018621 4248 orig_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4249 orig_active_speed = tp->link_config.active_speed;
4250 orig_active_duplex = tp->link_config.active_duplex;
4251
63c3a66f 4252 if (!tg3_flag(tp, HW_AUTONEG) &&
1da177e4 4253 netif_carrier_ok(tp->dev) &&
63c3a66f 4254 tg3_flag(tp, INIT_COMPLETE)) {
1da177e4
LT
4255 mac_status = tr32(MAC_STATUS);
4256 mac_status &= (MAC_STATUS_PCS_SYNCED |
4257 MAC_STATUS_SIGNAL_DET |
4258 MAC_STATUS_CFG_CHANGED |
4259 MAC_STATUS_RCVD_CFG);
4260 if (mac_status == (MAC_STATUS_PCS_SYNCED |
4261 MAC_STATUS_SIGNAL_DET)) {
4262 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4263 MAC_STATUS_CFG_CHANGED));
4264 return 0;
4265 }
4266 }
4267
4268 tw32_f(MAC_TX_AUTO_NEG, 0);
4269
4270 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
4271 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
4272 tw32_f(MAC_MODE, tp->mac_mode);
4273 udelay(40);
4274
79eb6904 4275 if (tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
4276 tg3_init_bcm8002(tp);
4277
4278 /* Enable link change event even when serdes polling. */
4279 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4280 udelay(40);
4281
4282 current_link_up = 0;
4283 mac_status = tr32(MAC_STATUS);
4284
63c3a66f 4285 if (tg3_flag(tp, HW_AUTONEG))
1da177e4
LT
4286 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
4287 else
4288 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
4289
898a56f8 4290 tp->napi[0].hw_status->status =
1da177e4 4291 (SD_STATUS_UPDATED |
898a56f8 4292 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
1da177e4
LT
4293
4294 for (i = 0; i < 100; i++) {
4295 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4296 MAC_STATUS_CFG_CHANGED));
4297 udelay(5);
4298 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
3d3ebe74
MC
4299 MAC_STATUS_CFG_CHANGED |
4300 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
1da177e4
LT
4301 break;
4302 }
4303
4304 mac_status = tr32(MAC_STATUS);
4305 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
4306 current_link_up = 0;
3d3ebe74
MC
4307 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
4308 tp->serdes_counter == 0) {
1da177e4
LT
4309 tw32_f(MAC_MODE, (tp->mac_mode |
4310 MAC_MODE_SEND_CONFIGS));
4311 udelay(1);
4312 tw32_f(MAC_MODE, tp->mac_mode);
4313 }
4314 }
4315
4316 if (current_link_up == 1) {
4317 tp->link_config.active_speed = SPEED_1000;
4318 tp->link_config.active_duplex = DUPLEX_FULL;
4319 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4320 LED_CTRL_LNKLED_OVERRIDE |
4321 LED_CTRL_1000MBPS_ON));
4322 } else {
4323 tp->link_config.active_speed = SPEED_INVALID;
4324 tp->link_config.active_duplex = DUPLEX_INVALID;
4325 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4326 LED_CTRL_LNKLED_OVERRIDE |
4327 LED_CTRL_TRAFFIC_OVERRIDE));
4328 }
4329
4330 if (current_link_up != netif_carrier_ok(tp->dev)) {
4331 if (current_link_up)
4332 netif_carrier_on(tp->dev);
4333 else
4334 netif_carrier_off(tp->dev);
4335 tg3_link_report(tp);
4336 } else {
8d018621 4337 u32 now_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4338 if (orig_pause_cfg != now_pause_cfg ||
4339 orig_active_speed != tp->link_config.active_speed ||
4340 orig_active_duplex != tp->link_config.active_duplex)
4341 tg3_link_report(tp);
4342 }
4343
4344 return 0;
4345}
4346
747e8f8b
MC
4347static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
4348{
4349 int current_link_up, err = 0;
4350 u32 bmsr, bmcr;
4351 u16 current_speed;
4352 u8 current_duplex;
ef167e27 4353 u32 local_adv, remote_adv;
747e8f8b
MC
4354
4355 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4356 tw32_f(MAC_MODE, tp->mac_mode);
4357 udelay(40);
4358
4359 tw32(MAC_EVENT, 0);
4360
4361 tw32_f(MAC_STATUS,
4362 (MAC_STATUS_SYNC_CHANGED |
4363 MAC_STATUS_CFG_CHANGED |
4364 MAC_STATUS_MI_COMPLETION |
4365 MAC_STATUS_LNKSTATE_CHANGED));
4366 udelay(40);
4367
4368 if (force_reset)
4369 tg3_phy_reset(tp);
4370
4371 current_link_up = 0;
4372 current_speed = SPEED_INVALID;
4373 current_duplex = DUPLEX_INVALID;
4374
4375 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4376 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4377 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
4378 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4379 bmsr |= BMSR_LSTATUS;
4380 else
4381 bmsr &= ~BMSR_LSTATUS;
4382 }
747e8f8b
MC
4383
4384 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
4385
4386 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
f07e9af3 4387 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
4388 /* do nothing, just check for link up at the end */
4389 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
4390 u32 adv, new_adv;
4391
4392 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4393 new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
4394 ADVERTISE_1000XPAUSE |
4395 ADVERTISE_1000XPSE_ASYM |
4396 ADVERTISE_SLCT);
4397
ba4d07a8 4398 new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
747e8f8b
MC
4399
4400 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
4401 new_adv |= ADVERTISE_1000XHALF;
4402 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
4403 new_adv |= ADVERTISE_1000XFULL;
4404
4405 if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
4406 tg3_writephy(tp, MII_ADVERTISE, new_adv);
4407 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
4408 tg3_writephy(tp, MII_BMCR, bmcr);
4409
4410 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3d3ebe74 4411 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
f07e9af3 4412 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4413
4414 return err;
4415 }
4416 } else {
4417 u32 new_bmcr;
4418
4419 bmcr &= ~BMCR_SPEED1000;
4420 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
4421
4422 if (tp->link_config.duplex == DUPLEX_FULL)
4423 new_bmcr |= BMCR_FULLDPLX;
4424
4425 if (new_bmcr != bmcr) {
4426 /* BMCR_SPEED1000 is a reserved bit that needs
4427 * to be set on write.
4428 */
4429 new_bmcr |= BMCR_SPEED1000;
4430
4431 /* Force a linkdown */
4432 if (netif_carrier_ok(tp->dev)) {
4433 u32 adv;
4434
4435 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4436 adv &= ~(ADVERTISE_1000XFULL |
4437 ADVERTISE_1000XHALF |
4438 ADVERTISE_SLCT);
4439 tg3_writephy(tp, MII_ADVERTISE, adv);
4440 tg3_writephy(tp, MII_BMCR, bmcr |
4441 BMCR_ANRESTART |
4442 BMCR_ANENABLE);
4443 udelay(10);
4444 netif_carrier_off(tp->dev);
4445 }
4446 tg3_writephy(tp, MII_BMCR, new_bmcr);
4447 bmcr = new_bmcr;
4448 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4449 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4450 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
4451 ASIC_REV_5714) {
4452 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4453 bmsr |= BMSR_LSTATUS;
4454 else
4455 bmsr &= ~BMSR_LSTATUS;
4456 }
f07e9af3 4457 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4458 }
4459 }
4460
4461 if (bmsr & BMSR_LSTATUS) {
4462 current_speed = SPEED_1000;
4463 current_link_up = 1;
4464 if (bmcr & BMCR_FULLDPLX)
4465 current_duplex = DUPLEX_FULL;
4466 else
4467 current_duplex = DUPLEX_HALF;
4468
ef167e27
MC
4469 local_adv = 0;
4470 remote_adv = 0;
4471
747e8f8b 4472 if (bmcr & BMCR_ANENABLE) {
ef167e27 4473 u32 common;
747e8f8b
MC
4474
4475 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
4476 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
4477 common = local_adv & remote_adv;
4478 if (common & (ADVERTISE_1000XHALF |
4479 ADVERTISE_1000XFULL)) {
4480 if (common & ADVERTISE_1000XFULL)
4481 current_duplex = DUPLEX_FULL;
4482 else
4483 current_duplex = DUPLEX_HALF;
63c3a66f 4484 } else if (!tg3_flag(tp, 5780_CLASS)) {
57d8b880 4485 /* Link is up via parallel detect */
859a5887 4486 } else {
747e8f8b 4487 current_link_up = 0;
859a5887 4488 }
747e8f8b
MC
4489 }
4490 }
4491
ef167e27
MC
4492 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
4493 tg3_setup_flow_control(tp, local_adv, remote_adv);
4494
747e8f8b
MC
4495 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4496 if (tp->link_config.active_duplex == DUPLEX_HALF)
4497 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4498
4499 tw32_f(MAC_MODE, tp->mac_mode);
4500 udelay(40);
4501
4502 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4503
4504 tp->link_config.active_speed = current_speed;
4505 tp->link_config.active_duplex = current_duplex;
4506
4507 if (current_link_up != netif_carrier_ok(tp->dev)) {
4508 if (current_link_up)
4509 netif_carrier_on(tp->dev);
4510 else {
4511 netif_carrier_off(tp->dev);
f07e9af3 4512 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4513 }
4514 tg3_link_report(tp);
4515 }
4516 return err;
4517}
4518
4519static void tg3_serdes_parallel_detect(struct tg3 *tp)
4520{
3d3ebe74 4521 if (tp->serdes_counter) {
747e8f8b 4522 /* Give autoneg time to complete. */
3d3ebe74 4523 tp->serdes_counter--;
747e8f8b
MC
4524 return;
4525 }
c6cdf436 4526
747e8f8b
MC
4527 if (!netif_carrier_ok(tp->dev) &&
4528 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
4529 u32 bmcr;
4530
4531 tg3_readphy(tp, MII_BMCR, &bmcr);
4532 if (bmcr & BMCR_ANENABLE) {
4533 u32 phy1, phy2;
4534
4535 /* Select shadow register 0x1f */
f08aa1a8
MC
4536 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
4537 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
747e8f8b
MC
4538
4539 /* Select expansion interrupt status register */
f08aa1a8
MC
4540 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
4541 MII_TG3_DSP_EXP1_INT_STAT);
4542 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
4543 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
4544
4545 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
4546 /* We have signal detect and not receiving
4547 * config code words, link is up by parallel
4548 * detection.
4549 */
4550
4551 bmcr &= ~BMCR_ANENABLE;
4552 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
4553 tg3_writephy(tp, MII_BMCR, bmcr);
f07e9af3 4554 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4555 }
4556 }
859a5887
MC
4557 } else if (netif_carrier_ok(tp->dev) &&
4558 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
f07e9af3 4559 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
4560 u32 phy2;
4561
4562 /* Select expansion interrupt status register */
f08aa1a8
MC
4563 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
4564 MII_TG3_DSP_EXP1_INT_STAT);
4565 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
4566 if (phy2 & 0x20) {
4567 u32 bmcr;
4568
4569 /* Config code words received, turn on autoneg. */
4570 tg3_readphy(tp, MII_BMCR, &bmcr);
4571 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
4572
f07e9af3 4573 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4574
4575 }
4576 }
4577}
4578
1da177e4
LT
4579static int tg3_setup_phy(struct tg3 *tp, int force_reset)
4580{
f2096f94 4581 u32 val;
1da177e4
LT
4582 int err;
4583
f07e9af3 4584 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4 4585 err = tg3_setup_fiber_phy(tp, force_reset);
f07e9af3 4586 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
747e8f8b 4587 err = tg3_setup_fiber_mii_phy(tp, force_reset);
859a5887 4588 else
1da177e4 4589 err = tg3_setup_copper_phy(tp, force_reset);
1da177e4 4590
bcb37f6c 4591 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
f2096f94 4592 u32 scale;
aa6c91fe
MC
4593
4594 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
4595 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
4596 scale = 65;
4597 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
4598 scale = 6;
4599 else
4600 scale = 12;
4601
4602 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
4603 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
4604 tw32(GRC_MISC_CFG, val);
4605 }
4606
f2096f94
MC
4607 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
4608 (6 << TX_LENGTHS_IPG_SHIFT);
4609 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
4610 val |= tr32(MAC_TX_LENGTHS) &
4611 (TX_LENGTHS_JMB_FRM_LEN_MSK |
4612 TX_LENGTHS_CNT_DWN_VAL_MSK);
4613
1da177e4
LT
4614 if (tp->link_config.active_speed == SPEED_1000 &&
4615 tp->link_config.active_duplex == DUPLEX_HALF)
f2096f94
MC
4616 tw32(MAC_TX_LENGTHS, val |
4617 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 4618 else
f2096f94
MC
4619 tw32(MAC_TX_LENGTHS, val |
4620 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 4621
63c3a66f 4622 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
4623 if (netif_carrier_ok(tp->dev)) {
4624 tw32(HOSTCC_STAT_COAL_TICKS,
15f9850d 4625 tp->coal.stats_block_coalesce_usecs);
1da177e4
LT
4626 } else {
4627 tw32(HOSTCC_STAT_COAL_TICKS, 0);
4628 }
4629 }
4630
63c3a66f 4631 if (tg3_flag(tp, ASPM_WORKAROUND)) {
f2096f94 4632 val = tr32(PCIE_PWR_MGMT_THRESH);
8ed5d97e
MC
4633 if (!netif_carrier_ok(tp->dev))
4634 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
4635 tp->pwrmgmt_thresh;
4636 else
4637 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
4638 tw32(PCIE_PWR_MGMT_THRESH, val);
4639 }
4640
1da177e4
LT
4641 return err;
4642}
4643
66cfd1bd
MC
4644static inline int tg3_irq_sync(struct tg3 *tp)
4645{
4646 return tp->irq_sync;
4647}
4648
97bd8e49
MC
4649static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
4650{
4651 int i;
4652
4653 dst = (u32 *)((u8 *)dst + off);
4654 for (i = 0; i < len; i += sizeof(u32))
4655 *dst++ = tr32(off + i);
4656}
4657
4658static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
4659{
4660 tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
4661 tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
4662 tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
4663 tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
4664 tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
4665 tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
4666 tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
4667 tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
4668 tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
4669 tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
4670 tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
4671 tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
4672 tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
4673 tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
4674 tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
4675 tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
4676 tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
4677 tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
4678 tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
4679
63c3a66f 4680 if (tg3_flag(tp, SUPPORT_MSIX))
97bd8e49
MC
4681 tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
4682
4683 tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
4684 tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
4685 tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
4686 tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
4687 tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
4688 tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
4689 tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
4690 tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
4691
63c3a66f 4692 if (!tg3_flag(tp, 5705_PLUS)) {
97bd8e49
MC
4693 tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
4694 tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
4695 tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
4696 }
4697
4698 tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
4699 tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
4700 tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
4701 tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
4702 tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
4703
63c3a66f 4704 if (tg3_flag(tp, NVRAM))
97bd8e49
MC
4705 tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
4706}
4707
4708static void tg3_dump_state(struct tg3 *tp)
4709{
4710 int i;
4711 u32 *regs;
4712
4713 regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
4714 if (!regs) {
4715 netdev_err(tp->dev, "Failed allocating register dump buffer\n");
4716 return;
4717 }
4718
63c3a66f 4719 if (tg3_flag(tp, PCI_EXPRESS)) {
97bd8e49
MC
4720 /* Read up to but not including private PCI registers */
4721 for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
4722 regs[i / sizeof(u32)] = tr32(i);
4723 } else
4724 tg3_dump_legacy_regs(tp, regs);
4725
4726 for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
4727 if (!regs[i + 0] && !regs[i + 1] &&
4728 !regs[i + 2] && !regs[i + 3])
4729 continue;
4730
4731 netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
4732 i * 4,
4733 regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
4734 }
4735
4736 kfree(regs);
4737
4738 for (i = 0; i < tp->irq_cnt; i++) {
4739 struct tg3_napi *tnapi = &tp->napi[i];
4740
4741 /* SW status block */
4742 netdev_err(tp->dev,
4743 "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
4744 i,
4745 tnapi->hw_status->status,
4746 tnapi->hw_status->status_tag,
4747 tnapi->hw_status->rx_jumbo_consumer,
4748 tnapi->hw_status->rx_consumer,
4749 tnapi->hw_status->rx_mini_consumer,
4750 tnapi->hw_status->idx[0].rx_producer,
4751 tnapi->hw_status->idx[0].tx_consumer);
4752
4753 netdev_err(tp->dev,
4754 "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
4755 i,
4756 tnapi->last_tag, tnapi->last_irq_tag,
4757 tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
4758 tnapi->rx_rcb_ptr,
4759 tnapi->prodring.rx_std_prod_idx,
4760 tnapi->prodring.rx_std_cons_idx,
4761 tnapi->prodring.rx_jmb_prod_idx,
4762 tnapi->prodring.rx_jmb_cons_idx);
4763 }
4764}
4765
df3e6548
MC
4766/* This is called whenever we suspect that the system chipset is re-
4767 * ordering the sequence of MMIO to the tx send mailbox. The symptom
4768 * is bogus tx completions. We try to recover by setting the
4769 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
4770 * in the workqueue.
4771 */
4772static void tg3_tx_recover(struct tg3 *tp)
4773{
63c3a66f 4774 BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
df3e6548
MC
4775 tp->write32_tx_mbox == tg3_write_indirect_mbox);
4776
5129c3a3
MC
4777 netdev_warn(tp->dev,
4778 "The system may be re-ordering memory-mapped I/O "
4779 "cycles to the network device, attempting to recover. "
4780 "Please report the problem to the driver maintainer "
4781 "and include system chipset information.\n");
df3e6548
MC
4782
4783 spin_lock(&tp->lock);
63c3a66f 4784 tg3_flag_set(tp, TX_RECOVERY_PENDING);
df3e6548
MC
4785 spin_unlock(&tp->lock);
4786}
4787
f3f3f27e 4788static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
1b2a7205 4789{
f65aac16
MC
4790 /* Tell compiler to fetch tx indices from memory. */
4791 barrier();
f3f3f27e
MC
4792 return tnapi->tx_pending -
4793 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
1b2a7205
MC
4794}
4795
1da177e4
LT
4796/* Tigon3 never reports partial packet sends. So we do not
4797 * need special logic to handle SKBs that have not had all
4798 * of their frags sent yet, like SunGEM does.
4799 */
17375d25 4800static void tg3_tx(struct tg3_napi *tnapi)
1da177e4 4801{
17375d25 4802 struct tg3 *tp = tnapi->tp;
898a56f8 4803 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
f3f3f27e 4804 u32 sw_idx = tnapi->tx_cons;
fe5f5787
MC
4805 struct netdev_queue *txq;
4806 int index = tnapi - tp->napi;
4807
63c3a66f 4808 if (tg3_flag(tp, ENABLE_TSS))
fe5f5787
MC
4809 index--;
4810
4811 txq = netdev_get_tx_queue(tp->dev, index);
1da177e4
LT
4812
4813 while (sw_idx != hw_idx) {
f4188d8a 4814 struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
1da177e4 4815 struct sk_buff *skb = ri->skb;
df3e6548
MC
4816 int i, tx_bug = 0;
4817
4818 if (unlikely(skb == NULL)) {
4819 tg3_tx_recover(tp);
4820 return;
4821 }
1da177e4 4822
f4188d8a 4823 pci_unmap_single(tp->pdev,
4e5e4f0d 4824 dma_unmap_addr(ri, mapping),
f4188d8a
AD
4825 skb_headlen(skb),
4826 PCI_DMA_TODEVICE);
1da177e4
LT
4827
4828 ri->skb = NULL;
4829
4830 sw_idx = NEXT_TX(sw_idx);
4831
4832 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
f3f3f27e 4833 ri = &tnapi->tx_buffers[sw_idx];
df3e6548
MC
4834 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
4835 tx_bug = 1;
f4188d8a
AD
4836
4837 pci_unmap_page(tp->pdev,
4e5e4f0d 4838 dma_unmap_addr(ri, mapping),
f4188d8a
AD
4839 skb_shinfo(skb)->frags[i].size,
4840 PCI_DMA_TODEVICE);
1da177e4
LT
4841 sw_idx = NEXT_TX(sw_idx);
4842 }
4843
f47c11ee 4844 dev_kfree_skb(skb);
df3e6548
MC
4845
4846 if (unlikely(tx_bug)) {
4847 tg3_tx_recover(tp);
4848 return;
4849 }
1da177e4
LT
4850 }
4851
f3f3f27e 4852 tnapi->tx_cons = sw_idx;
1da177e4 4853
1b2a7205
MC
4854 /* Need to make the tx_cons update visible to tg3_start_xmit()
4855 * before checking for netif_queue_stopped(). Without the
4856 * memory barrier, there is a small possibility that tg3_start_xmit()
4857 * will miss it and cause the queue to be stopped forever.
4858 */
4859 smp_mb();
4860
fe5f5787 4861 if (unlikely(netif_tx_queue_stopped(txq) &&
f3f3f27e 4862 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
fe5f5787
MC
4863 __netif_tx_lock(txq, smp_processor_id());
4864 if (netif_tx_queue_stopped(txq) &&
f3f3f27e 4865 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
fe5f5787
MC
4866 netif_tx_wake_queue(txq);
4867 __netif_tx_unlock(txq);
51b91468 4868 }
1da177e4
LT
4869}
4870
2b2cdb65
MC
4871static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
4872{
4873 if (!ri->skb)
4874 return;
4875
4e5e4f0d 4876 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
2b2cdb65
MC
4877 map_sz, PCI_DMA_FROMDEVICE);
4878 dev_kfree_skb_any(ri->skb);
4879 ri->skb = NULL;
4880}
4881
1da177e4
LT
4882/* Returns size of skb allocated or < 0 on error.
4883 *
4884 * We only need to fill in the address because the other members
4885 * of the RX descriptor are invariant, see tg3_init_rings.
4886 *
4887 * Note the purposeful assymetry of cpu vs. chip accesses. For
4888 * posting buffers we only dirty the first cache line of the RX
4889 * descriptor (containing the address). Whereas for the RX status
4890 * buffers the cpu only reads the last cacheline of the RX descriptor
4891 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
4892 */
86b21e59 4893static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
a3896167 4894 u32 opaque_key, u32 dest_idx_unmasked)
1da177e4
LT
4895{
4896 struct tg3_rx_buffer_desc *desc;
f94e290e 4897 struct ring_info *map;
1da177e4
LT
4898 struct sk_buff *skb;
4899 dma_addr_t mapping;
4900 int skb_size, dest_idx;
4901
1da177e4
LT
4902 switch (opaque_key) {
4903 case RXD_OPAQUE_RING_STD:
2c49a44d 4904 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
21f581a5
MC
4905 desc = &tpr->rx_std[dest_idx];
4906 map = &tpr->rx_std_buffers[dest_idx];
287be12e 4907 skb_size = tp->rx_pkt_map_sz;
1da177e4
LT
4908 break;
4909
4910 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 4911 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
79ed5ac7 4912 desc = &tpr->rx_jmb[dest_idx].std;
21f581a5 4913 map = &tpr->rx_jmb_buffers[dest_idx];
287be12e 4914 skb_size = TG3_RX_JMB_MAP_SZ;
1da177e4
LT
4915 break;
4916
4917 default:
4918 return -EINVAL;
855e1111 4919 }
1da177e4
LT
4920
4921 /* Do not overwrite any of the map or rp information
4922 * until we are sure we can commit to a new buffer.
4923 *
4924 * Callers depend upon this behavior and assume that
4925 * we leave everything unchanged if we fail.
4926 */
287be12e 4927 skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
1da177e4
LT
4928 if (skb == NULL)
4929 return -ENOMEM;
4930
1da177e4
LT
4931 skb_reserve(skb, tp->rx_offset);
4932
287be12e 4933 mapping = pci_map_single(tp->pdev, skb->data, skb_size,
1da177e4 4934 PCI_DMA_FROMDEVICE);
a21771dd
MC
4935 if (pci_dma_mapping_error(tp->pdev, mapping)) {
4936 dev_kfree_skb(skb);
4937 return -EIO;
4938 }
1da177e4
LT
4939
4940 map->skb = skb;
4e5e4f0d 4941 dma_unmap_addr_set(map, mapping, mapping);
1da177e4 4942
1da177e4
LT
4943 desc->addr_hi = ((u64)mapping >> 32);
4944 desc->addr_lo = ((u64)mapping & 0xffffffff);
4945
4946 return skb_size;
4947}
4948
4949/* We only need to move over in the address because the other
4950 * members of the RX descriptor are invariant. See notes above
4951 * tg3_alloc_rx_skb for full details.
4952 */
a3896167
MC
4953static void tg3_recycle_rx(struct tg3_napi *tnapi,
4954 struct tg3_rx_prodring_set *dpr,
4955 u32 opaque_key, int src_idx,
4956 u32 dest_idx_unmasked)
1da177e4 4957{
17375d25 4958 struct tg3 *tp = tnapi->tp;
1da177e4
LT
4959 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
4960 struct ring_info *src_map, *dest_map;
8fea32b9 4961 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
c6cdf436 4962 int dest_idx;
1da177e4
LT
4963
4964 switch (opaque_key) {
4965 case RXD_OPAQUE_RING_STD:
2c49a44d 4966 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
a3896167
MC
4967 dest_desc = &dpr->rx_std[dest_idx];
4968 dest_map = &dpr->rx_std_buffers[dest_idx];
4969 src_desc = &spr->rx_std[src_idx];
4970 src_map = &spr->rx_std_buffers[src_idx];
1da177e4
LT
4971 break;
4972
4973 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 4974 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
a3896167
MC
4975 dest_desc = &dpr->rx_jmb[dest_idx].std;
4976 dest_map = &dpr->rx_jmb_buffers[dest_idx];
4977 src_desc = &spr->rx_jmb[src_idx].std;
4978 src_map = &spr->rx_jmb_buffers[src_idx];
1da177e4
LT
4979 break;
4980
4981 default:
4982 return;
855e1111 4983 }
1da177e4
LT
4984
4985 dest_map->skb = src_map->skb;
4e5e4f0d
FT
4986 dma_unmap_addr_set(dest_map, mapping,
4987 dma_unmap_addr(src_map, mapping));
1da177e4
LT
4988 dest_desc->addr_hi = src_desc->addr_hi;
4989 dest_desc->addr_lo = src_desc->addr_lo;
e92967bf
MC
4990
4991 /* Ensure that the update to the skb happens after the physical
4992 * addresses have been transferred to the new BD location.
4993 */
4994 smp_wmb();
4995
1da177e4
LT
4996 src_map->skb = NULL;
4997}
4998
1da177e4
LT
4999/* The RX ring scheme is composed of multiple rings which post fresh
5000 * buffers to the chip, and one special ring the chip uses to report
5001 * status back to the host.
5002 *
5003 * The special ring reports the status of received packets to the
5004 * host. The chip does not write into the original descriptor the
5005 * RX buffer was obtained from. The chip simply takes the original
5006 * descriptor as provided by the host, updates the status and length
5007 * field, then writes this into the next status ring entry.
5008 *
5009 * Each ring the host uses to post buffers to the chip is described
5010 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
5011 * it is first placed into the on-chip ram. When the packet's length
5012 * is known, it walks down the TG3_BDINFO entries to select the ring.
5013 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
5014 * which is within the range of the new packet's length is chosen.
5015 *
5016 * The "separate ring for rx status" scheme may sound queer, but it makes
5017 * sense from a cache coherency perspective. If only the host writes
5018 * to the buffer post rings, and only the chip writes to the rx status
5019 * rings, then cache lines never move beyond shared-modified state.
5020 * If both the host and chip were to write into the same ring, cache line
5021 * eviction could occur since both entities want it in an exclusive state.
5022 */
17375d25 5023static int tg3_rx(struct tg3_napi *tnapi, int budget)
1da177e4 5024{
17375d25 5025 struct tg3 *tp = tnapi->tp;
f92905de 5026 u32 work_mask, rx_std_posted = 0;
4361935a 5027 u32 std_prod_idx, jmb_prod_idx;
72334482 5028 u32 sw_idx = tnapi->rx_rcb_ptr;
483ba50b 5029 u16 hw_idx;
1da177e4 5030 int received;
8fea32b9 5031 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
1da177e4 5032
8d9d7cfc 5033 hw_idx = *(tnapi->rx_rcb_prod_idx);
1da177e4
LT
5034 /*
5035 * We need to order the read of hw_idx and the read of
5036 * the opaque cookie.
5037 */
5038 rmb();
1da177e4
LT
5039 work_mask = 0;
5040 received = 0;
4361935a
MC
5041 std_prod_idx = tpr->rx_std_prod_idx;
5042 jmb_prod_idx = tpr->rx_jmb_prod_idx;
1da177e4 5043 while (sw_idx != hw_idx && budget > 0) {
afc081f8 5044 struct ring_info *ri;
72334482 5045 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
1da177e4
LT
5046 unsigned int len;
5047 struct sk_buff *skb;
5048 dma_addr_t dma_addr;
5049 u32 opaque_key, desc_idx, *post_ptr;
5050
5051 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
5052 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
5053 if (opaque_key == RXD_OPAQUE_RING_STD) {
8fea32b9 5054 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
4e5e4f0d 5055 dma_addr = dma_unmap_addr(ri, mapping);
21f581a5 5056 skb = ri->skb;
4361935a 5057 post_ptr = &std_prod_idx;
f92905de 5058 rx_std_posted++;
1da177e4 5059 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
8fea32b9 5060 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
4e5e4f0d 5061 dma_addr = dma_unmap_addr(ri, mapping);
21f581a5 5062 skb = ri->skb;
4361935a 5063 post_ptr = &jmb_prod_idx;
21f581a5 5064 } else
1da177e4 5065 goto next_pkt_nopost;
1da177e4
LT
5066
5067 work_mask |= opaque_key;
5068
5069 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
5070 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
5071 drop_it:
a3896167 5072 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
5073 desc_idx, *post_ptr);
5074 drop_it_no_recycle:
5075 /* Other statistics kept track of by card. */
b0057c51 5076 tp->rx_dropped++;
1da177e4
LT
5077 goto next_pkt;
5078 }
5079
ad829268
MC
5080 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
5081 ETH_FCS_LEN;
1da177e4 5082
d2757fc4 5083 if (len > TG3_RX_COPY_THRESH(tp)) {
1da177e4
LT
5084 int skb_size;
5085
86b21e59 5086 skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
afc081f8 5087 *post_ptr);
1da177e4
LT
5088 if (skb_size < 0)
5089 goto drop_it;
5090
287be12e 5091 pci_unmap_single(tp->pdev, dma_addr, skb_size,
1da177e4
LT
5092 PCI_DMA_FROMDEVICE);
5093
61e800cf
MC
5094 /* Ensure that the update to the skb happens
5095 * after the usage of the old DMA mapping.
5096 */
5097 smp_wmb();
5098
5099 ri->skb = NULL;
5100
1da177e4
LT
5101 skb_put(skb, len);
5102 } else {
5103 struct sk_buff *copy_skb;
5104
a3896167 5105 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
5106 desc_idx, *post_ptr);
5107
bf933c80 5108 copy_skb = netdev_alloc_skb(tp->dev, len +
9dc7a113 5109 TG3_RAW_IP_ALIGN);
1da177e4
LT
5110 if (copy_skb == NULL)
5111 goto drop_it_no_recycle;
5112
bf933c80 5113 skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
1da177e4
LT
5114 skb_put(copy_skb, len);
5115 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
d626f62b 5116 skb_copy_from_linear_data(skb, copy_skb->data, len);
1da177e4
LT
5117 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
5118
5119 /* We'll reuse the original ring buffer. */
5120 skb = copy_skb;
5121 }
5122
dc668910 5123 if ((tp->dev->features & NETIF_F_RXCSUM) &&
1da177e4
LT
5124 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
5125 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
5126 >> RXD_TCPCSUM_SHIFT) == 0xffff))
5127 skb->ip_summed = CHECKSUM_UNNECESSARY;
5128 else
bc8acf2c 5129 skb_checksum_none_assert(skb);
1da177e4
LT
5130
5131 skb->protocol = eth_type_trans(skb, tp->dev);
f7b493e0
MC
5132
5133 if (len > (tp->dev->mtu + ETH_HLEN) &&
5134 skb->protocol != htons(ETH_P_8021Q)) {
5135 dev_kfree_skb(skb);
b0057c51 5136 goto drop_it_no_recycle;
f7b493e0
MC
5137 }
5138
9dc7a113 5139 if (desc->type_flags & RXD_FLAG_VLAN &&
bf933c80
MC
5140 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
5141 __vlan_hwaccel_put_tag(skb,
5142 desc->err_vlan & RXD_VLAN_MASK);
9dc7a113 5143
bf933c80 5144 napi_gro_receive(&tnapi->napi, skb);
1da177e4 5145
1da177e4
LT
5146 received++;
5147 budget--;
5148
5149next_pkt:
5150 (*post_ptr)++;
f92905de
MC
5151
5152 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
2c49a44d
MC
5153 tpr->rx_std_prod_idx = std_prod_idx &
5154 tp->rx_std_ring_mask;
86cfe4ff
MC
5155 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5156 tpr->rx_std_prod_idx);
f92905de
MC
5157 work_mask &= ~RXD_OPAQUE_RING_STD;
5158 rx_std_posted = 0;
5159 }
1da177e4 5160next_pkt_nopost:
483ba50b 5161 sw_idx++;
7cb32cf2 5162 sw_idx &= tp->rx_ret_ring_mask;
52f6d697
MC
5163
5164 /* Refresh hw_idx to see if there is new work */
5165 if (sw_idx == hw_idx) {
8d9d7cfc 5166 hw_idx = *(tnapi->rx_rcb_prod_idx);
52f6d697
MC
5167 rmb();
5168 }
1da177e4
LT
5169 }
5170
5171 /* ACK the status ring. */
72334482
MC
5172 tnapi->rx_rcb_ptr = sw_idx;
5173 tw32_rx_mbox(tnapi->consmbox, sw_idx);
1da177e4
LT
5174
5175 /* Refill RX ring(s). */
63c3a66f 5176 if (!tg3_flag(tp, ENABLE_RSS)) {
b196c7e4 5177 if (work_mask & RXD_OPAQUE_RING_STD) {
2c49a44d
MC
5178 tpr->rx_std_prod_idx = std_prod_idx &
5179 tp->rx_std_ring_mask;
b196c7e4
MC
5180 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5181 tpr->rx_std_prod_idx);
5182 }
5183 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
2c49a44d
MC
5184 tpr->rx_jmb_prod_idx = jmb_prod_idx &
5185 tp->rx_jmb_ring_mask;
b196c7e4
MC
5186 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5187 tpr->rx_jmb_prod_idx);
5188 }
5189 mmiowb();
5190 } else if (work_mask) {
5191 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
5192 * updated before the producer indices can be updated.
5193 */
5194 smp_wmb();
5195
2c49a44d
MC
5196 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
5197 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
b196c7e4 5198
e4af1af9
MC
5199 if (tnapi != &tp->napi[1])
5200 napi_schedule(&tp->napi[1].napi);
1da177e4 5201 }
1da177e4
LT
5202
5203 return received;
5204}
5205
35f2d7d0 5206static void tg3_poll_link(struct tg3 *tp)
1da177e4 5207{
1da177e4 5208 /* handle link change and other phy events */
63c3a66f 5209 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
35f2d7d0
MC
5210 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
5211
1da177e4
LT
5212 if (sblk->status & SD_STATUS_LINK_CHG) {
5213 sblk->status = SD_STATUS_UPDATED |
35f2d7d0 5214 (sblk->status & ~SD_STATUS_LINK_CHG);
f47c11ee 5215 spin_lock(&tp->lock);
63c3a66f 5216 if (tg3_flag(tp, USE_PHYLIB)) {
dd477003
MC
5217 tw32_f(MAC_STATUS,
5218 (MAC_STATUS_SYNC_CHANGED |
5219 MAC_STATUS_CFG_CHANGED |
5220 MAC_STATUS_MI_COMPLETION |
5221 MAC_STATUS_LNKSTATE_CHANGED));
5222 udelay(40);
5223 } else
5224 tg3_setup_phy(tp, 0);
f47c11ee 5225 spin_unlock(&tp->lock);
1da177e4
LT
5226 }
5227 }
35f2d7d0
MC
5228}
5229
f89f38b8
MC
5230static int tg3_rx_prodring_xfer(struct tg3 *tp,
5231 struct tg3_rx_prodring_set *dpr,
5232 struct tg3_rx_prodring_set *spr)
b196c7e4
MC
5233{
5234 u32 si, di, cpycnt, src_prod_idx;
f89f38b8 5235 int i, err = 0;
b196c7e4
MC
5236
5237 while (1) {
5238 src_prod_idx = spr->rx_std_prod_idx;
5239
5240 /* Make sure updates to the rx_std_buffers[] entries and the
5241 * standard producer index are seen in the correct order.
5242 */
5243 smp_rmb();
5244
5245 if (spr->rx_std_cons_idx == src_prod_idx)
5246 break;
5247
5248 if (spr->rx_std_cons_idx < src_prod_idx)
5249 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
5250 else
2c49a44d
MC
5251 cpycnt = tp->rx_std_ring_mask + 1 -
5252 spr->rx_std_cons_idx;
b196c7e4 5253
2c49a44d
MC
5254 cpycnt = min(cpycnt,
5255 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
b196c7e4
MC
5256
5257 si = spr->rx_std_cons_idx;
5258 di = dpr->rx_std_prod_idx;
5259
e92967bf
MC
5260 for (i = di; i < di + cpycnt; i++) {
5261 if (dpr->rx_std_buffers[i].skb) {
5262 cpycnt = i - di;
f89f38b8 5263 err = -ENOSPC;
e92967bf
MC
5264 break;
5265 }
5266 }
5267
5268 if (!cpycnt)
5269 break;
5270
5271 /* Ensure that updates to the rx_std_buffers ring and the
5272 * shadowed hardware producer ring from tg3_recycle_skb() are
5273 * ordered correctly WRT the skb check above.
5274 */
5275 smp_rmb();
5276
b196c7e4
MC
5277 memcpy(&dpr->rx_std_buffers[di],
5278 &spr->rx_std_buffers[si],
5279 cpycnt * sizeof(struct ring_info));
5280
5281 for (i = 0; i < cpycnt; i++, di++, si++) {
5282 struct tg3_rx_buffer_desc *sbd, *dbd;
5283 sbd = &spr->rx_std[si];
5284 dbd = &dpr->rx_std[di];
5285 dbd->addr_hi = sbd->addr_hi;
5286 dbd->addr_lo = sbd->addr_lo;
5287 }
5288
2c49a44d
MC
5289 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
5290 tp->rx_std_ring_mask;
5291 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
5292 tp->rx_std_ring_mask;
b196c7e4
MC
5293 }
5294
5295 while (1) {
5296 src_prod_idx = spr->rx_jmb_prod_idx;
5297
5298 /* Make sure updates to the rx_jmb_buffers[] entries and
5299 * the jumbo producer index are seen in the correct order.
5300 */
5301 smp_rmb();
5302
5303 if (spr->rx_jmb_cons_idx == src_prod_idx)
5304 break;
5305
5306 if (spr->rx_jmb_cons_idx < src_prod_idx)
5307 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
5308 else
2c49a44d
MC
5309 cpycnt = tp->rx_jmb_ring_mask + 1 -
5310 spr->rx_jmb_cons_idx;
b196c7e4
MC
5311
5312 cpycnt = min(cpycnt,
2c49a44d 5313 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
b196c7e4
MC
5314
5315 si = spr->rx_jmb_cons_idx;
5316 di = dpr->rx_jmb_prod_idx;
5317
e92967bf
MC
5318 for (i = di; i < di + cpycnt; i++) {
5319 if (dpr->rx_jmb_buffers[i].skb) {
5320 cpycnt = i - di;
f89f38b8 5321 err = -ENOSPC;
e92967bf
MC
5322 break;
5323 }
5324 }
5325
5326 if (!cpycnt)
5327 break;
5328
5329 /* Ensure that updates to the rx_jmb_buffers ring and the
5330 * shadowed hardware producer ring from tg3_recycle_skb() are
5331 * ordered correctly WRT the skb check above.
5332 */
5333 smp_rmb();
5334
b196c7e4
MC
5335 memcpy(&dpr->rx_jmb_buffers[di],
5336 &spr->rx_jmb_buffers[si],
5337 cpycnt * sizeof(struct ring_info));
5338
5339 for (i = 0; i < cpycnt; i++, di++, si++) {
5340 struct tg3_rx_buffer_desc *sbd, *dbd;
5341 sbd = &spr->rx_jmb[si].std;
5342 dbd = &dpr->rx_jmb[di].std;
5343 dbd->addr_hi = sbd->addr_hi;
5344 dbd->addr_lo = sbd->addr_lo;
5345 }
5346
2c49a44d
MC
5347 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
5348 tp->rx_jmb_ring_mask;
5349 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
5350 tp->rx_jmb_ring_mask;
b196c7e4 5351 }
f89f38b8
MC
5352
5353 return err;
b196c7e4
MC
5354}
5355
35f2d7d0
MC
5356static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
5357{
5358 struct tg3 *tp = tnapi->tp;
1da177e4
LT
5359
5360 /* run TX completion thread */
f3f3f27e 5361 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
17375d25 5362 tg3_tx(tnapi);
63c3a66f 5363 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
4fd7ab59 5364 return work_done;
1da177e4
LT
5365 }
5366
1da177e4
LT
5367 /* run RX thread, within the bounds set by NAPI.
5368 * All RX "locking" is done by ensuring outside
bea3348e 5369 * code synchronizes with tg3->napi.poll()
1da177e4 5370 */
8d9d7cfc 5371 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
17375d25 5372 work_done += tg3_rx(tnapi, budget - work_done);
1da177e4 5373
63c3a66f 5374 if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
8fea32b9 5375 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
f89f38b8 5376 int i, err = 0;
e4af1af9
MC
5377 u32 std_prod_idx = dpr->rx_std_prod_idx;
5378 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
b196c7e4 5379
e4af1af9 5380 for (i = 1; i < tp->irq_cnt; i++)
f89f38b8 5381 err |= tg3_rx_prodring_xfer(tp, dpr,
8fea32b9 5382 &tp->napi[i].prodring);
b196c7e4
MC
5383
5384 wmb();
5385
e4af1af9
MC
5386 if (std_prod_idx != dpr->rx_std_prod_idx)
5387 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5388 dpr->rx_std_prod_idx);
b196c7e4 5389
e4af1af9
MC
5390 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
5391 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5392 dpr->rx_jmb_prod_idx);
b196c7e4
MC
5393
5394 mmiowb();
f89f38b8
MC
5395
5396 if (err)
5397 tw32_f(HOSTCC_MODE, tp->coal_now);
b196c7e4
MC
5398 }
5399
6f535763
DM
5400 return work_done;
5401}
5402
35f2d7d0
MC
5403static int tg3_poll_msix(struct napi_struct *napi, int budget)
5404{
5405 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5406 struct tg3 *tp = tnapi->tp;
5407 int work_done = 0;
5408 struct tg3_hw_status *sblk = tnapi->hw_status;
5409
5410 while (1) {
5411 work_done = tg3_poll_work(tnapi, work_done, budget);
5412
63c3a66f 5413 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
35f2d7d0
MC
5414 goto tx_recovery;
5415
5416 if (unlikely(work_done >= budget))
5417 break;
5418
c6cdf436 5419 /* tp->last_tag is used in tg3_int_reenable() below
35f2d7d0
MC
5420 * to tell the hw how much work has been processed,
5421 * so we must read it before checking for more work.
5422 */
5423 tnapi->last_tag = sblk->status_tag;
5424 tnapi->last_irq_tag = tnapi->last_tag;
5425 rmb();
5426
5427 /* check for RX/TX work to do */
6d40db7b
MC
5428 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
5429 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
35f2d7d0
MC
5430 napi_complete(napi);
5431 /* Reenable interrupts. */
5432 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
5433 mmiowb();
5434 break;
5435 }
5436 }
5437
5438 return work_done;
5439
5440tx_recovery:
5441 /* work_done is guaranteed to be less than budget. */
5442 napi_complete(napi);
5443 schedule_work(&tp->reset_task);
5444 return work_done;
5445}
5446
e64de4e6
MC
5447static void tg3_process_error(struct tg3 *tp)
5448{
5449 u32 val;
5450 bool real_error = false;
5451
63c3a66f 5452 if (tg3_flag(tp, ERROR_PROCESSED))
e64de4e6
MC
5453 return;
5454
5455 /* Check Flow Attention register */
5456 val = tr32(HOSTCC_FLOW_ATTN);
5457 if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
5458 netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
5459 real_error = true;
5460 }
5461
5462 if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
5463 netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
5464 real_error = true;
5465 }
5466
5467 if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
5468 netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
5469 real_error = true;
5470 }
5471
5472 if (!real_error)
5473 return;
5474
5475 tg3_dump_state(tp);
5476
63c3a66f 5477 tg3_flag_set(tp, ERROR_PROCESSED);
e64de4e6
MC
5478 schedule_work(&tp->reset_task);
5479}
5480
6f535763
DM
5481static int tg3_poll(struct napi_struct *napi, int budget)
5482{
8ef0442f
MC
5483 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5484 struct tg3 *tp = tnapi->tp;
6f535763 5485 int work_done = 0;
898a56f8 5486 struct tg3_hw_status *sblk = tnapi->hw_status;
6f535763
DM
5487
5488 while (1) {
e64de4e6
MC
5489 if (sblk->status & SD_STATUS_ERROR)
5490 tg3_process_error(tp);
5491
35f2d7d0
MC
5492 tg3_poll_link(tp);
5493
17375d25 5494 work_done = tg3_poll_work(tnapi, work_done, budget);
6f535763 5495
63c3a66f 5496 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
6f535763
DM
5497 goto tx_recovery;
5498
5499 if (unlikely(work_done >= budget))
5500 break;
5501
63c3a66f 5502 if (tg3_flag(tp, TAGGED_STATUS)) {
17375d25 5503 /* tp->last_tag is used in tg3_int_reenable() below
4fd7ab59
MC
5504 * to tell the hw how much work has been processed,
5505 * so we must read it before checking for more work.
5506 */
898a56f8
MC
5507 tnapi->last_tag = sblk->status_tag;
5508 tnapi->last_irq_tag = tnapi->last_tag;
4fd7ab59
MC
5509 rmb();
5510 } else
5511 sblk->status &= ~SD_STATUS_UPDATED;
6f535763 5512
17375d25 5513 if (likely(!tg3_has_work(tnapi))) {
288379f0 5514 napi_complete(napi);
17375d25 5515 tg3_int_reenable(tnapi);
6f535763
DM
5516 break;
5517 }
1da177e4
LT
5518 }
5519
bea3348e 5520 return work_done;
6f535763
DM
5521
5522tx_recovery:
4fd7ab59 5523 /* work_done is guaranteed to be less than budget. */
288379f0 5524 napi_complete(napi);
6f535763 5525 schedule_work(&tp->reset_task);
4fd7ab59 5526 return work_done;
1da177e4
LT
5527}
5528
66cfd1bd
MC
5529static void tg3_napi_disable(struct tg3 *tp)
5530{
5531 int i;
5532
5533 for (i = tp->irq_cnt - 1; i >= 0; i--)
5534 napi_disable(&tp->napi[i].napi);
5535}
5536
5537static void tg3_napi_enable(struct tg3 *tp)
5538{
5539 int i;
5540
5541 for (i = 0; i < tp->irq_cnt; i++)
5542 napi_enable(&tp->napi[i].napi);
5543}
5544
5545static void tg3_napi_init(struct tg3 *tp)
5546{
5547 int i;
5548
5549 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
5550 for (i = 1; i < tp->irq_cnt; i++)
5551 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
5552}
5553
5554static void tg3_napi_fini(struct tg3 *tp)
5555{
5556 int i;
5557
5558 for (i = 0; i < tp->irq_cnt; i++)
5559 netif_napi_del(&tp->napi[i].napi);
5560}
5561
5562static inline void tg3_netif_stop(struct tg3 *tp)
5563{
5564 tp->dev->trans_start = jiffies; /* prevent tx timeout */
5565 tg3_napi_disable(tp);
5566 netif_tx_disable(tp->dev);
5567}
5568
5569static inline void tg3_netif_start(struct tg3 *tp)
5570{
5571 /* NOTE: unconditional netif_tx_wake_all_queues is only
5572 * appropriate so long as all callers are assured to
5573 * have free tx slots (such as after tg3_init_hw)
5574 */
5575 netif_tx_wake_all_queues(tp->dev);
5576
5577 tg3_napi_enable(tp);
5578 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
5579 tg3_enable_ints(tp);
5580}
5581
f47c11ee
DM
5582static void tg3_irq_quiesce(struct tg3 *tp)
5583{
4f125f42
MC
5584 int i;
5585
f47c11ee
DM
5586 BUG_ON(tp->irq_sync);
5587
5588 tp->irq_sync = 1;
5589 smp_mb();
5590
4f125f42
MC
5591 for (i = 0; i < tp->irq_cnt; i++)
5592 synchronize_irq(tp->napi[i].irq_vec);
f47c11ee
DM
5593}
5594
f47c11ee
DM
5595/* Fully shutdown all tg3 driver activity elsewhere in the system.
5596 * If irq_sync is non-zero, then the IRQ handler must be synchronized
5597 * with as well. Most of the time, this is not necessary except when
5598 * shutting down the device.
5599 */
5600static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
5601{
46966545 5602 spin_lock_bh(&tp->lock);
f47c11ee
DM
5603 if (irq_sync)
5604 tg3_irq_quiesce(tp);
f47c11ee
DM
5605}
5606
5607static inline void tg3_full_unlock(struct tg3 *tp)
5608{
f47c11ee
DM
5609 spin_unlock_bh(&tp->lock);
5610}
5611
fcfa0a32
MC
5612/* One-shot MSI handler - Chip automatically disables interrupt
5613 * after sending MSI so driver doesn't have to do it.
5614 */
7d12e780 5615static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
fcfa0a32 5616{
09943a18
MC
5617 struct tg3_napi *tnapi = dev_id;
5618 struct tg3 *tp = tnapi->tp;
fcfa0a32 5619
898a56f8 5620 prefetch(tnapi->hw_status);
0c1d0e2b
MC
5621 if (tnapi->rx_rcb)
5622 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
fcfa0a32
MC
5623
5624 if (likely(!tg3_irq_sync(tp)))
09943a18 5625 napi_schedule(&tnapi->napi);
fcfa0a32
MC
5626
5627 return IRQ_HANDLED;
5628}
5629
88b06bc2
MC
5630/* MSI ISR - No need to check for interrupt sharing and no need to
5631 * flush status block and interrupt mailbox. PCI ordering rules
5632 * guarantee that MSI will arrive after the status block.
5633 */
7d12e780 5634static irqreturn_t tg3_msi(int irq, void *dev_id)
88b06bc2 5635{
09943a18
MC
5636 struct tg3_napi *tnapi = dev_id;
5637 struct tg3 *tp = tnapi->tp;
88b06bc2 5638
898a56f8 5639 prefetch(tnapi->hw_status);
0c1d0e2b
MC
5640 if (tnapi->rx_rcb)
5641 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
88b06bc2 5642 /*
fac9b83e 5643 * Writing any value to intr-mbox-0 clears PCI INTA# and
88b06bc2 5644 * chip-internal interrupt pending events.
fac9b83e 5645 * Writing non-zero to intr-mbox-0 additional tells the
88b06bc2
MC
5646 * NIC to stop sending us irqs, engaging "in-intr-handler"
5647 * event coalescing.
5648 */
5649 tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
61487480 5650 if (likely(!tg3_irq_sync(tp)))
09943a18 5651 napi_schedule(&tnapi->napi);
61487480 5652
88b06bc2
MC
5653 return IRQ_RETVAL(1);
5654}
5655
7d12e780 5656static irqreturn_t tg3_interrupt(int irq, void *dev_id)
1da177e4 5657{
09943a18
MC
5658 struct tg3_napi *tnapi = dev_id;
5659 struct tg3 *tp = tnapi->tp;
898a56f8 5660 struct tg3_hw_status *sblk = tnapi->hw_status;
1da177e4
LT
5661 unsigned int handled = 1;
5662
1da177e4
LT
5663 /* In INTx mode, it is possible for the interrupt to arrive at
5664 * the CPU before the status block posted prior to the interrupt.
5665 * Reading the PCI State register will confirm whether the
5666 * interrupt is ours and will flush the status block.
5667 */
d18edcb2 5668 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
63c3a66f 5669 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
5670 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5671 handled = 0;
f47c11ee 5672 goto out;
fac9b83e 5673 }
d18edcb2
MC
5674 }
5675
5676 /*
5677 * Writing any value to intr-mbox-0 clears PCI INTA# and
5678 * chip-internal interrupt pending events.
5679 * Writing non-zero to intr-mbox-0 additional tells the
5680 * NIC to stop sending us irqs, engaging "in-intr-handler"
5681 * event coalescing.
c04cb347
MC
5682 *
5683 * Flush the mailbox to de-assert the IRQ immediately to prevent
5684 * spurious interrupts. The flush impacts performance but
5685 * excessive spurious interrupts can be worse in some cases.
d18edcb2 5686 */
c04cb347 5687 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
d18edcb2
MC
5688 if (tg3_irq_sync(tp))
5689 goto out;
5690 sblk->status &= ~SD_STATUS_UPDATED;
17375d25 5691 if (likely(tg3_has_work(tnapi))) {
72334482 5692 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
09943a18 5693 napi_schedule(&tnapi->napi);
d18edcb2
MC
5694 } else {
5695 /* No work, shared interrupt perhaps? re-enable
5696 * interrupts, and flush that PCI write
5697 */
5698 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
5699 0x00000000);
fac9b83e 5700 }
f47c11ee 5701out:
fac9b83e
DM
5702 return IRQ_RETVAL(handled);
5703}
5704
7d12e780 5705static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
fac9b83e 5706{
09943a18
MC
5707 struct tg3_napi *tnapi = dev_id;
5708 struct tg3 *tp = tnapi->tp;
898a56f8 5709 struct tg3_hw_status *sblk = tnapi->hw_status;
fac9b83e
DM
5710 unsigned int handled = 1;
5711
fac9b83e
DM
5712 /* In INTx mode, it is possible for the interrupt to arrive at
5713 * the CPU before the status block posted prior to the interrupt.
5714 * Reading the PCI State register will confirm whether the
5715 * interrupt is ours and will flush the status block.
5716 */
898a56f8 5717 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
63c3a66f 5718 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
5719 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5720 handled = 0;
f47c11ee 5721 goto out;
1da177e4 5722 }
d18edcb2
MC
5723 }
5724
5725 /*
5726 * writing any value to intr-mbox-0 clears PCI INTA# and
5727 * chip-internal interrupt pending events.
5728 * writing non-zero to intr-mbox-0 additional tells the
5729 * NIC to stop sending us irqs, engaging "in-intr-handler"
5730 * event coalescing.
c04cb347
MC
5731 *
5732 * Flush the mailbox to de-assert the IRQ immediately to prevent
5733 * spurious interrupts. The flush impacts performance but
5734 * excessive spurious interrupts can be worse in some cases.
d18edcb2 5735 */
c04cb347 5736 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
624f8e50
MC
5737
5738 /*
5739 * In a shared interrupt configuration, sometimes other devices'
5740 * interrupts will scream. We record the current status tag here
5741 * so that the above check can report that the screaming interrupts
5742 * are unhandled. Eventually they will be silenced.
5743 */
898a56f8 5744 tnapi->last_irq_tag = sblk->status_tag;
624f8e50 5745
d18edcb2
MC
5746 if (tg3_irq_sync(tp))
5747 goto out;
624f8e50 5748
72334482 5749 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
624f8e50 5750
09943a18 5751 napi_schedule(&tnapi->napi);
624f8e50 5752
f47c11ee 5753out:
1da177e4
LT
5754 return IRQ_RETVAL(handled);
5755}
5756
7938109f 5757/* ISR for interrupt test */
7d12e780 5758static irqreturn_t tg3_test_isr(int irq, void *dev_id)
7938109f 5759{
09943a18
MC
5760 struct tg3_napi *tnapi = dev_id;
5761 struct tg3 *tp = tnapi->tp;
898a56f8 5762 struct tg3_hw_status *sblk = tnapi->hw_status;
7938109f 5763
f9804ddb
MC
5764 if ((sblk->status & SD_STATUS_UPDATED) ||
5765 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
b16250e3 5766 tg3_disable_ints(tp);
7938109f
MC
5767 return IRQ_RETVAL(1);
5768 }
5769 return IRQ_RETVAL(0);
5770}
5771
8e7a22e3 5772static int tg3_init_hw(struct tg3 *, int);
944d980e 5773static int tg3_halt(struct tg3 *, int, int);
1da177e4 5774
b9ec6c1b
MC
5775/* Restart hardware after configuration changes, self-test, etc.
5776 * Invoked with tp->lock held.
5777 */
5778static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
78c6146f
ED
5779 __releases(tp->lock)
5780 __acquires(tp->lock)
b9ec6c1b
MC
5781{
5782 int err;
5783
5784 err = tg3_init_hw(tp, reset_phy);
5785 if (err) {
5129c3a3
MC
5786 netdev_err(tp->dev,
5787 "Failed to re-initialize device, aborting\n");
b9ec6c1b
MC
5788 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
5789 tg3_full_unlock(tp);
5790 del_timer_sync(&tp->timer);
5791 tp->irq_sync = 0;
fed97810 5792 tg3_napi_enable(tp);
b9ec6c1b
MC
5793 dev_close(tp->dev);
5794 tg3_full_lock(tp, 0);
5795 }
5796 return err;
5797}
5798
1da177e4
LT
5799#ifdef CONFIG_NET_POLL_CONTROLLER
5800static void tg3_poll_controller(struct net_device *dev)
5801{
4f125f42 5802 int i;
88b06bc2
MC
5803 struct tg3 *tp = netdev_priv(dev);
5804
4f125f42 5805 for (i = 0; i < tp->irq_cnt; i++)
fe234f0e 5806 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
1da177e4
LT
5807}
5808#endif
5809
c4028958 5810static void tg3_reset_task(struct work_struct *work)
1da177e4 5811{
c4028958 5812 struct tg3 *tp = container_of(work, struct tg3, reset_task);
b02fd9e3 5813 int err;
1da177e4
LT
5814 unsigned int restart_timer;
5815
7faa006f 5816 tg3_full_lock(tp, 0);
7faa006f
MC
5817
5818 if (!netif_running(tp->dev)) {
7faa006f
MC
5819 tg3_full_unlock(tp);
5820 return;
5821 }
5822
5823 tg3_full_unlock(tp);
5824
b02fd9e3
MC
5825 tg3_phy_stop(tp);
5826
1da177e4
LT
5827 tg3_netif_stop(tp);
5828
f47c11ee 5829 tg3_full_lock(tp, 1);
1da177e4 5830
63c3a66f
JP
5831 restart_timer = tg3_flag(tp, RESTART_TIMER);
5832 tg3_flag_clear(tp, RESTART_TIMER);
1da177e4 5833
63c3a66f 5834 if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
df3e6548
MC
5835 tp->write32_tx_mbox = tg3_write32_tx_mbox;
5836 tp->write32_rx_mbox = tg3_write_flush_reg32;
63c3a66f
JP
5837 tg3_flag_set(tp, MBOX_WRITE_REORDER);
5838 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
df3e6548
MC
5839 }
5840
944d980e 5841 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
b02fd9e3
MC
5842 err = tg3_init_hw(tp, 1);
5843 if (err)
b9ec6c1b 5844 goto out;
1da177e4
LT
5845
5846 tg3_netif_start(tp);
5847
1da177e4
LT
5848 if (restart_timer)
5849 mod_timer(&tp->timer, jiffies + 1);
7faa006f 5850
b9ec6c1b 5851out:
7faa006f 5852 tg3_full_unlock(tp);
b02fd9e3
MC
5853
5854 if (!err)
5855 tg3_phy_start(tp);
1da177e4
LT
5856}
5857
5858static void tg3_tx_timeout(struct net_device *dev)
5859{
5860 struct tg3 *tp = netdev_priv(dev);
5861
b0408751 5862 if (netif_msg_tx_err(tp)) {
05dbe005 5863 netdev_err(dev, "transmit timed out, resetting\n");
97bd8e49 5864 tg3_dump_state(tp);
b0408751 5865 }
1da177e4
LT
5866
5867 schedule_work(&tp->reset_task);
5868}
5869
c58ec932
MC
5870/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
5871static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
5872{
5873 u32 base = (u32) mapping & 0xffffffff;
5874
807540ba 5875 return (base > 0xffffdcc0) && (base + len + 8 < base);
c58ec932
MC
5876}
5877
72f2afb8
MC
5878/* Test for DMA addresses > 40-bit */
5879static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
5880 int len)
5881{
5882#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
63c3a66f 5883 if (tg3_flag(tp, 40BIT_DMA_BUG))
807540ba 5884 return ((u64) mapping + len) > DMA_BIT_MASK(40);
72f2afb8
MC
5885 return 0;
5886#else
5887 return 0;
5888#endif
5889}
5890
2ffcc981
MC
5891static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
5892 dma_addr_t mapping, int len, u32 flags,
5893 u32 mss_and_is_end)
5894{
5895 struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
5896 int is_end = (mss_and_is_end & 0x1);
5897 u32 mss = (mss_and_is_end >> 1);
5898 u32 vlan_tag = 0;
5899
5900 if (is_end)
5901 flags |= TXD_FLAG_END;
5902 if (flags & TXD_FLAG_VLAN) {
5903 vlan_tag = flags >> 16;
5904 flags &= 0xffff;
5905 }
5906 vlan_tag |= (mss << TXD_MSS_SHIFT);
5907
5908 txd->addr_hi = ((u64) mapping >> 32);
5909 txd->addr_lo = ((u64) mapping & 0xffffffff);
5910 txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
5911 txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
5912}
1da177e4 5913
432aa7ed
MC
5914static void tg3_skb_error_unmap(struct tg3_napi *tnapi,
5915 struct sk_buff *skb, int last)
5916{
5917 int i;
5918 u32 entry = tnapi->tx_prod;
5919 struct ring_info *txb = &tnapi->tx_buffers[entry];
5920
5921 pci_unmap_single(tnapi->tp->pdev,
5922 dma_unmap_addr(txb, mapping),
5923 skb_headlen(skb),
5924 PCI_DMA_TODEVICE);
9a2e0fb0 5925 for (i = 0; i < last; i++) {
432aa7ed
MC
5926 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5927
5928 entry = NEXT_TX(entry);
5929 txb = &tnapi->tx_buffers[entry];
5930
5931 pci_unmap_page(tnapi->tp->pdev,
5932 dma_unmap_addr(txb, mapping),
5933 frag->size, PCI_DMA_TODEVICE);
5934 }
5935}
5936
72f2afb8 5937/* Workaround 4GB and 40-bit hardware DMA bugs. */
24f4efd4 5938static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
432aa7ed
MC
5939 struct sk_buff *skb,
5940 u32 base_flags, u32 mss)
1da177e4 5941{
24f4efd4 5942 struct tg3 *tp = tnapi->tp;
41588ba1 5943 struct sk_buff *new_skb;
c58ec932 5944 dma_addr_t new_addr = 0;
432aa7ed
MC
5945 u32 entry = tnapi->tx_prod;
5946 int ret = 0;
1da177e4 5947
41588ba1
MC
5948 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
5949 new_skb = skb_copy(skb, GFP_ATOMIC);
5950 else {
5951 int more_headroom = 4 - ((unsigned long)skb->data & 3);
5952
5953 new_skb = skb_copy_expand(skb,
5954 skb_headroom(skb) + more_headroom,
5955 skb_tailroom(skb), GFP_ATOMIC);
5956 }
5957
1da177e4 5958 if (!new_skb) {
c58ec932
MC
5959 ret = -1;
5960 } else {
5961 /* New SKB is guaranteed to be linear. */
f4188d8a
AD
5962 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
5963 PCI_DMA_TODEVICE);
5964 /* Make sure the mapping succeeded */
5965 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
5966 ret = -1;
5967 dev_kfree_skb(new_skb);
90079ce8 5968
c58ec932
MC
5969 /* Make sure new skb does not cross any 4G boundaries.
5970 * Drop the packet if it does.
5971 */
eb69d564 5972 } else if (tg3_4g_overflow_test(new_addr, new_skb->len)) {
f4188d8a
AD
5973 pci_unmap_single(tp->pdev, new_addr, new_skb->len,
5974 PCI_DMA_TODEVICE);
c58ec932
MC
5975 ret = -1;
5976 dev_kfree_skb(new_skb);
c58ec932 5977 } else {
432aa7ed
MC
5978 tnapi->tx_buffers[entry].skb = new_skb;
5979 dma_unmap_addr_set(&tnapi->tx_buffers[entry],
5980 mapping, new_addr);
5981
f3f3f27e 5982 tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
c58ec932 5983 base_flags, 1 | (mss << 1));
f4188d8a 5984 }
1da177e4
LT
5985 }
5986
5987 dev_kfree_skb(skb);
5988
c58ec932 5989 return ret;
1da177e4
LT
5990}
5991
2ffcc981 5992static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
52c0fd83
MC
5993
5994/* Use GSO to workaround a rare TSO bug that may be triggered when the
5995 * TSO header is greater than 80 bytes.
5996 */
5997static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
5998{
5999 struct sk_buff *segs, *nskb;
f3f3f27e 6000 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
52c0fd83
MC
6001
6002 /* Estimate the number of fragments in the worst case */
f3f3f27e 6003 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
52c0fd83 6004 netif_stop_queue(tp->dev);
f65aac16
MC
6005
6006 /* netif_tx_stop_queue() must be done before checking
6007 * checking tx index in tg3_tx_avail() below, because in
6008 * tg3_tx(), we update tx index before checking for
6009 * netif_tx_queue_stopped().
6010 */
6011 smp_mb();
f3f3f27e 6012 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
7f62ad5d
MC
6013 return NETDEV_TX_BUSY;
6014
6015 netif_wake_queue(tp->dev);
52c0fd83
MC
6016 }
6017
6018 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
801678c5 6019 if (IS_ERR(segs))
52c0fd83
MC
6020 goto tg3_tso_bug_end;
6021
6022 do {
6023 nskb = segs;
6024 segs = segs->next;
6025 nskb->next = NULL;
2ffcc981 6026 tg3_start_xmit(nskb, tp->dev);
52c0fd83
MC
6027 } while (segs);
6028
6029tg3_tso_bug_end:
6030 dev_kfree_skb(skb);
6031
6032 return NETDEV_TX_OK;
6033}
52c0fd83 6034
5a6f3074 6035/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
63c3a66f 6036 * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
5a6f3074 6037 */
2ffcc981 6038static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
1da177e4
LT
6039{
6040 struct tg3 *tp = netdev_priv(dev);
1da177e4 6041 u32 len, entry, base_flags, mss;
432aa7ed 6042 int i = -1, would_hit_hwbug;
90079ce8 6043 dma_addr_t mapping;
24f4efd4
MC
6044 struct tg3_napi *tnapi;
6045 struct netdev_queue *txq;
432aa7ed 6046 unsigned int last;
f4188d8a 6047
24f4efd4
MC
6048 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
6049 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
63c3a66f 6050 if (tg3_flag(tp, ENABLE_TSS))
24f4efd4 6051 tnapi++;
1da177e4 6052
00b70504 6053 /* We are running in BH disabled context with netif_tx_lock
bea3348e 6054 * and TX reclaim runs via tp->napi.poll inside of a software
f47c11ee
DM
6055 * interrupt. Furthermore, IRQ processing runs lockless so we have
6056 * no IRQ context deadlocks to worry about either. Rejoice!
1da177e4 6057 */
f3f3f27e 6058 if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
24f4efd4
MC
6059 if (!netif_tx_queue_stopped(txq)) {
6060 netif_tx_stop_queue(txq);
1f064a87
SH
6061
6062 /* This is a hard error, log it. */
5129c3a3
MC
6063 netdev_err(dev,
6064 "BUG! Tx Ring full when queue awake!\n");
1f064a87 6065 }
1da177e4
LT
6066 return NETDEV_TX_BUSY;
6067 }
6068
f3f3f27e 6069 entry = tnapi->tx_prod;
1da177e4 6070 base_flags = 0;
84fa7933 6071 if (skb->ip_summed == CHECKSUM_PARTIAL)
1da177e4 6072 base_flags |= TXD_FLAG_TCPUDP_CSUM;
24f4efd4 6073
be98da6a
MC
6074 mss = skb_shinfo(skb)->gso_size;
6075 if (mss) {
eddc9ec5 6076 struct iphdr *iph;
34195c3d 6077 u32 tcp_opt_len, hdr_len;
1da177e4
LT
6078
6079 if (skb_header_cloned(skb) &&
6080 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
6081 dev_kfree_skb(skb);
6082 goto out_unlock;
6083 }
6084
34195c3d 6085 iph = ip_hdr(skb);
ab6a5bb6 6086 tcp_opt_len = tcp_optlen(skb);
1da177e4 6087
02e96080 6088 if (skb_is_gso_v6(skb)) {
34195c3d
MC
6089 hdr_len = skb_headlen(skb) - ETH_HLEN;
6090 } else {
6091 u32 ip_tcp_len;
6092
6093 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
6094 hdr_len = ip_tcp_len + tcp_opt_len;
6095
6096 iph->check = 0;
6097 iph->tot_len = htons(mss + hdr_len);
6098 }
6099
52c0fd83 6100 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
63c3a66f 6101 tg3_flag(tp, TSO_BUG))
de6f31eb 6102 return tg3_tso_bug(tp, skb);
52c0fd83 6103
1da177e4
LT
6104 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
6105 TXD_FLAG_CPU_POST_DMA);
6106
63c3a66f
JP
6107 if (tg3_flag(tp, HW_TSO_1) ||
6108 tg3_flag(tp, HW_TSO_2) ||
6109 tg3_flag(tp, HW_TSO_3)) {
aa8223c7 6110 tcp_hdr(skb)->check = 0;
1da177e4 6111 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
aa8223c7
ACM
6112 } else
6113 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6114 iph->daddr, 0,
6115 IPPROTO_TCP,
6116 0);
1da177e4 6117
63c3a66f 6118 if (tg3_flag(tp, HW_TSO_3)) {
615774fe
MC
6119 mss |= (hdr_len & 0xc) << 12;
6120 if (hdr_len & 0x10)
6121 base_flags |= 0x00000010;
6122 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 6123 } else if (tg3_flag(tp, HW_TSO_2))
92c6b8d1 6124 mss |= hdr_len << 9;
63c3a66f 6125 else if (tg3_flag(tp, HW_TSO_1) ||
92c6b8d1 6126 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
eddc9ec5 6127 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
6128 int tsflags;
6129
eddc9ec5 6130 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
6131 mss |= (tsflags << 11);
6132 }
6133 } else {
eddc9ec5 6134 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
6135 int tsflags;
6136
eddc9ec5 6137 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
6138 base_flags |= tsflags << 12;
6139 }
6140 }
6141 }
bf933c80 6142
eab6d18d 6143 if (vlan_tx_tag_present(skb))
1da177e4
LT
6144 base_flags |= (TXD_FLAG_VLAN |
6145 (vlan_tx_tag_get(skb) << 16));
1da177e4 6146
63c3a66f 6147 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
8fc2f995 6148 !mss && skb->len > VLAN_ETH_FRAME_LEN)
615774fe
MC
6149 base_flags |= TXD_FLAG_JMB_PKT;
6150
f4188d8a
AD
6151 len = skb_headlen(skb);
6152
6153 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
6154 if (pci_dma_mapping_error(tp->pdev, mapping)) {
90079ce8
DM
6155 dev_kfree_skb(skb);
6156 goto out_unlock;
6157 }
6158
f3f3f27e 6159 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 6160 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
1da177e4
LT
6161
6162 would_hit_hwbug = 0;
6163
63c3a66f 6164 if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
92c6b8d1
MC
6165 would_hit_hwbug = 1;
6166
eb69d564 6167 if (tg3_4g_overflow_test(mapping, len))
0e1406dd
MC
6168 would_hit_hwbug = 1;
6169
daf9a553 6170 if (tg3_40bit_overflow_test(tp, mapping, len))
41588ba1 6171 would_hit_hwbug = 1;
0e1406dd 6172
63c3a66f 6173 if (tg3_flag(tp, 5701_DMA_BUG))
c58ec932 6174 would_hit_hwbug = 1;
1da177e4 6175
f3f3f27e 6176 tg3_set_txd(tnapi, entry, mapping, len, base_flags,
1da177e4
LT
6177 (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
6178
6179 entry = NEXT_TX(entry);
6180
6181 /* Now loop through additional data fragments, and queue them. */
6182 if (skb_shinfo(skb)->nr_frags > 0) {
1da177e4
LT
6183 last = skb_shinfo(skb)->nr_frags - 1;
6184 for (i = 0; i <= last; i++) {
6185 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6186
6187 len = frag->size;
f4188d8a
AD
6188 mapping = pci_map_page(tp->pdev,
6189 frag->page,
6190 frag->page_offset,
6191 len, PCI_DMA_TODEVICE);
1da177e4 6192
f3f3f27e 6193 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 6194 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a
AD
6195 mapping);
6196 if (pci_dma_mapping_error(tp->pdev, mapping))
6197 goto dma_error;
1da177e4 6198
63c3a66f 6199 if (tg3_flag(tp, SHORT_DMA_BUG) &&
92c6b8d1
MC
6200 len <= 8)
6201 would_hit_hwbug = 1;
6202
eb69d564 6203 if (tg3_4g_overflow_test(mapping, len))
c58ec932 6204 would_hit_hwbug = 1;
1da177e4 6205
daf9a553 6206 if (tg3_40bit_overflow_test(tp, mapping, len))
72f2afb8
MC
6207 would_hit_hwbug = 1;
6208
63c3a66f
JP
6209 if (tg3_flag(tp, HW_TSO_1) ||
6210 tg3_flag(tp, HW_TSO_2) ||
6211 tg3_flag(tp, HW_TSO_3))
f3f3f27e 6212 tg3_set_txd(tnapi, entry, mapping, len,
1da177e4
LT
6213 base_flags, (i == last)|(mss << 1));
6214 else
f3f3f27e 6215 tg3_set_txd(tnapi, entry, mapping, len,
1da177e4
LT
6216 base_flags, (i == last));
6217
6218 entry = NEXT_TX(entry);
6219 }
6220 }
6221
6222 if (would_hit_hwbug) {
432aa7ed 6223 tg3_skb_error_unmap(tnapi, skb, i);
1da177e4
LT
6224
6225 /* If the workaround fails due to memory/mapping
6226 * failure, silently drop this packet.
6227 */
432aa7ed 6228 if (tigon3_dma_hwbug_workaround(tnapi, skb, base_flags, mss))
1da177e4
LT
6229 goto out_unlock;
6230
432aa7ed 6231 entry = NEXT_TX(tnapi->tx_prod);
1da177e4
LT
6232 }
6233
d515b450
RC
6234 skb_tx_timestamp(skb);
6235
1da177e4 6236 /* Packets are ready, update Tx producer idx local and on card. */
24f4efd4 6237 tw32_tx_mbox(tnapi->prodmbox, entry);
1da177e4 6238
f3f3f27e
MC
6239 tnapi->tx_prod = entry;
6240 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
24f4efd4 6241 netif_tx_stop_queue(txq);
f65aac16
MC
6242
6243 /* netif_tx_stop_queue() must be done before checking
6244 * checking tx index in tg3_tx_avail() below, because in
6245 * tg3_tx(), we update tx index before checking for
6246 * netif_tx_queue_stopped().
6247 */
6248 smp_mb();
f3f3f27e 6249 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
24f4efd4 6250 netif_tx_wake_queue(txq);
51b91468 6251 }
1da177e4
LT
6252
6253out_unlock:
cdd0db05 6254 mmiowb();
1da177e4
LT
6255
6256 return NETDEV_TX_OK;
f4188d8a
AD
6257
6258dma_error:
432aa7ed 6259 tg3_skb_error_unmap(tnapi, skb, i);
f4188d8a 6260 dev_kfree_skb(skb);
432aa7ed 6261 tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
f4188d8a 6262 return NETDEV_TX_OK;
1da177e4
LT
6263}
6264
06c03c02
MB
6265static void tg3_set_loopback(struct net_device *dev, u32 features)
6266{
6267 struct tg3 *tp = netdev_priv(dev);
6268
6269 if (features & NETIF_F_LOOPBACK) {
6270 if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
6271 return;
6272
6273 /*
6274 * Clear MAC_MODE_HALF_DUPLEX or you won't get packets back in
6275 * loopback mode if Half-Duplex mode was negotiated earlier.
6276 */
6277 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
6278
6279 /* Enable internal MAC loopback mode */
6280 tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
6281 spin_lock_bh(&tp->lock);
6282 tw32(MAC_MODE, tp->mac_mode);
6283 netif_carrier_on(tp->dev);
6284 spin_unlock_bh(&tp->lock);
6285 netdev_info(dev, "Internal MAC loopback mode enabled.\n");
6286 } else {
6287 if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
6288 return;
6289
6290 /* Disable internal MAC loopback mode */
6291 tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
6292 spin_lock_bh(&tp->lock);
6293 tw32(MAC_MODE, tp->mac_mode);
6294 /* Force link status check */
6295 tg3_setup_phy(tp, 1);
6296 spin_unlock_bh(&tp->lock);
6297 netdev_info(dev, "Internal MAC loopback mode disabled.\n");
6298 }
6299}
6300
dc668910
MM
6301static u32 tg3_fix_features(struct net_device *dev, u32 features)
6302{
6303 struct tg3 *tp = netdev_priv(dev);
6304
63c3a66f 6305 if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
dc668910
MM
6306 features &= ~NETIF_F_ALL_TSO;
6307
6308 return features;
6309}
6310
06c03c02
MB
6311static int tg3_set_features(struct net_device *dev, u32 features)
6312{
6313 u32 changed = dev->features ^ features;
6314
6315 if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
6316 tg3_set_loopback(dev, features);
6317
6318 return 0;
6319}
6320
1da177e4
LT
6321static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
6322 int new_mtu)
6323{
6324 dev->mtu = new_mtu;
6325
ef7f5ec0 6326 if (new_mtu > ETH_DATA_LEN) {
63c3a66f 6327 if (tg3_flag(tp, 5780_CLASS)) {
dc668910 6328 netdev_update_features(dev);
63c3a66f 6329 tg3_flag_clear(tp, TSO_CAPABLE);
859a5887 6330 } else {
63c3a66f 6331 tg3_flag_set(tp, JUMBO_RING_ENABLE);
859a5887 6332 }
ef7f5ec0 6333 } else {
63c3a66f
JP
6334 if (tg3_flag(tp, 5780_CLASS)) {
6335 tg3_flag_set(tp, TSO_CAPABLE);
dc668910
MM
6336 netdev_update_features(dev);
6337 }
63c3a66f 6338 tg3_flag_clear(tp, JUMBO_RING_ENABLE);
ef7f5ec0 6339 }
1da177e4
LT
6340}
6341
6342static int tg3_change_mtu(struct net_device *dev, int new_mtu)
6343{
6344 struct tg3 *tp = netdev_priv(dev);
b9ec6c1b 6345 int err;
1da177e4
LT
6346
6347 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
6348 return -EINVAL;
6349
6350 if (!netif_running(dev)) {
6351 /* We'll just catch it later when the
6352 * device is up'd.
6353 */
6354 tg3_set_mtu(dev, tp, new_mtu);
6355 return 0;
6356 }
6357
b02fd9e3
MC
6358 tg3_phy_stop(tp);
6359
1da177e4 6360 tg3_netif_stop(tp);
f47c11ee
DM
6361
6362 tg3_full_lock(tp, 1);
1da177e4 6363
944d980e 6364 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
6365
6366 tg3_set_mtu(dev, tp, new_mtu);
6367
b9ec6c1b 6368 err = tg3_restart_hw(tp, 0);
1da177e4 6369
b9ec6c1b
MC
6370 if (!err)
6371 tg3_netif_start(tp);
1da177e4 6372
f47c11ee 6373 tg3_full_unlock(tp);
1da177e4 6374
b02fd9e3
MC
6375 if (!err)
6376 tg3_phy_start(tp);
6377
b9ec6c1b 6378 return err;
1da177e4
LT
6379}
6380
21f581a5
MC
6381static void tg3_rx_prodring_free(struct tg3 *tp,
6382 struct tg3_rx_prodring_set *tpr)
1da177e4 6383{
1da177e4
LT
6384 int i;
6385
8fea32b9 6386 if (tpr != &tp->napi[0].prodring) {
b196c7e4 6387 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
2c49a44d 6388 i = (i + 1) & tp->rx_std_ring_mask)
b196c7e4
MC
6389 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6390 tp->rx_pkt_map_sz);
6391
63c3a66f 6392 if (tg3_flag(tp, JUMBO_CAPABLE)) {
b196c7e4
MC
6393 for (i = tpr->rx_jmb_cons_idx;
6394 i != tpr->rx_jmb_prod_idx;
2c49a44d 6395 i = (i + 1) & tp->rx_jmb_ring_mask) {
b196c7e4
MC
6396 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6397 TG3_RX_JMB_MAP_SZ);
6398 }
6399 }
6400
2b2cdb65 6401 return;
b196c7e4 6402 }
1da177e4 6403
2c49a44d 6404 for (i = 0; i <= tp->rx_std_ring_mask; i++)
2b2cdb65
MC
6405 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6406 tp->rx_pkt_map_sz);
1da177e4 6407
63c3a66f 6408 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 6409 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
2b2cdb65
MC
6410 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6411 TG3_RX_JMB_MAP_SZ);
1da177e4
LT
6412 }
6413}
6414
c6cdf436 6415/* Initialize rx rings for packet processing.
1da177e4
LT
6416 *
6417 * The chip has been shut down and the driver detached from
6418 * the networking, so no interrupts or new tx packets will
6419 * end up in the driver. tp->{tx,}lock are held and thus
6420 * we may not sleep.
6421 */
21f581a5
MC
6422static int tg3_rx_prodring_alloc(struct tg3 *tp,
6423 struct tg3_rx_prodring_set *tpr)
1da177e4 6424{
287be12e 6425 u32 i, rx_pkt_dma_sz;
1da177e4 6426
b196c7e4
MC
6427 tpr->rx_std_cons_idx = 0;
6428 tpr->rx_std_prod_idx = 0;
6429 tpr->rx_jmb_cons_idx = 0;
6430 tpr->rx_jmb_prod_idx = 0;
6431
8fea32b9 6432 if (tpr != &tp->napi[0].prodring) {
2c49a44d
MC
6433 memset(&tpr->rx_std_buffers[0], 0,
6434 TG3_RX_STD_BUFF_RING_SIZE(tp));
48035728 6435 if (tpr->rx_jmb_buffers)
2b2cdb65 6436 memset(&tpr->rx_jmb_buffers[0], 0,
2c49a44d 6437 TG3_RX_JMB_BUFF_RING_SIZE(tp));
2b2cdb65
MC
6438 goto done;
6439 }
6440
1da177e4 6441 /* Zero out all descriptors. */
2c49a44d 6442 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
1da177e4 6443
287be12e 6444 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
63c3a66f 6445 if (tg3_flag(tp, 5780_CLASS) &&
287be12e
MC
6446 tp->dev->mtu > ETH_DATA_LEN)
6447 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
6448 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
7e72aad4 6449
1da177e4
LT
6450 /* Initialize invariants of the rings, we only set this
6451 * stuff once. This works because the card does not
6452 * write into the rx buffer posting rings.
6453 */
2c49a44d 6454 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
1da177e4
LT
6455 struct tg3_rx_buffer_desc *rxd;
6456
21f581a5 6457 rxd = &tpr->rx_std[i];
287be12e 6458 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
1da177e4
LT
6459 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
6460 rxd->opaque = (RXD_OPAQUE_RING_STD |
6461 (i << RXD_OPAQUE_INDEX_SHIFT));
6462 }
6463
1da177e4
LT
6464 /* Now allocate fresh SKBs for each rx ring. */
6465 for (i = 0; i < tp->rx_pending; i++) {
86b21e59 6466 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
5129c3a3
MC
6467 netdev_warn(tp->dev,
6468 "Using a smaller RX standard ring. Only "
6469 "%d out of %d buffers were allocated "
6470 "successfully\n", i, tp->rx_pending);
32d8c572 6471 if (i == 0)
cf7a7298 6472 goto initfail;
32d8c572 6473 tp->rx_pending = i;
1da177e4 6474 break;
32d8c572 6475 }
1da177e4
LT
6476 }
6477
63c3a66f 6478 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
cf7a7298
MC
6479 goto done;
6480
2c49a44d 6481 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
cf7a7298 6482
63c3a66f 6483 if (!tg3_flag(tp, JUMBO_RING_ENABLE))
0d86df80 6484 goto done;
cf7a7298 6485
2c49a44d 6486 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
0d86df80
MC
6487 struct tg3_rx_buffer_desc *rxd;
6488
6489 rxd = &tpr->rx_jmb[i].std;
6490 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
6491 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
6492 RXD_FLAG_JUMBO;
6493 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
6494 (i << RXD_OPAQUE_INDEX_SHIFT));
6495 }
6496
6497 for (i = 0; i < tp->rx_jumbo_pending; i++) {
6498 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
5129c3a3
MC
6499 netdev_warn(tp->dev,
6500 "Using a smaller RX jumbo ring. Only %d "
6501 "out of %d buffers were allocated "
6502 "successfully\n", i, tp->rx_jumbo_pending);
0d86df80
MC
6503 if (i == 0)
6504 goto initfail;
6505 tp->rx_jumbo_pending = i;
6506 break;
1da177e4
LT
6507 }
6508 }
cf7a7298
MC
6509
6510done:
32d8c572 6511 return 0;
cf7a7298
MC
6512
6513initfail:
21f581a5 6514 tg3_rx_prodring_free(tp, tpr);
cf7a7298 6515 return -ENOMEM;
1da177e4
LT
6516}
6517
21f581a5
MC
6518static void tg3_rx_prodring_fini(struct tg3 *tp,
6519 struct tg3_rx_prodring_set *tpr)
1da177e4 6520{
21f581a5
MC
6521 kfree(tpr->rx_std_buffers);
6522 tpr->rx_std_buffers = NULL;
6523 kfree(tpr->rx_jmb_buffers);
6524 tpr->rx_jmb_buffers = NULL;
6525 if (tpr->rx_std) {
4bae65c8
MC
6526 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
6527 tpr->rx_std, tpr->rx_std_mapping);
21f581a5 6528 tpr->rx_std = NULL;
1da177e4 6529 }
21f581a5 6530 if (tpr->rx_jmb) {
4bae65c8
MC
6531 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
6532 tpr->rx_jmb, tpr->rx_jmb_mapping);
21f581a5 6533 tpr->rx_jmb = NULL;
1da177e4 6534 }
cf7a7298
MC
6535}
6536
21f581a5
MC
6537static int tg3_rx_prodring_init(struct tg3 *tp,
6538 struct tg3_rx_prodring_set *tpr)
cf7a7298 6539{
2c49a44d
MC
6540 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
6541 GFP_KERNEL);
21f581a5 6542 if (!tpr->rx_std_buffers)
cf7a7298
MC
6543 return -ENOMEM;
6544
4bae65c8
MC
6545 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
6546 TG3_RX_STD_RING_BYTES(tp),
6547 &tpr->rx_std_mapping,
6548 GFP_KERNEL);
21f581a5 6549 if (!tpr->rx_std)
cf7a7298
MC
6550 goto err_out;
6551
63c3a66f 6552 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 6553 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
21f581a5
MC
6554 GFP_KERNEL);
6555 if (!tpr->rx_jmb_buffers)
cf7a7298
MC
6556 goto err_out;
6557
4bae65c8
MC
6558 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
6559 TG3_RX_JMB_RING_BYTES(tp),
6560 &tpr->rx_jmb_mapping,
6561 GFP_KERNEL);
21f581a5 6562 if (!tpr->rx_jmb)
cf7a7298
MC
6563 goto err_out;
6564 }
6565
6566 return 0;
6567
6568err_out:
21f581a5 6569 tg3_rx_prodring_fini(tp, tpr);
cf7a7298
MC
6570 return -ENOMEM;
6571}
6572
6573/* Free up pending packets in all rx/tx rings.
6574 *
6575 * The chip has been shut down and the driver detached from
6576 * the networking, so no interrupts or new tx packets will
6577 * end up in the driver. tp->{tx,}lock is not held and we are not
6578 * in an interrupt context and thus may sleep.
6579 */
6580static void tg3_free_rings(struct tg3 *tp)
6581{
f77a6a8e 6582 int i, j;
cf7a7298 6583
f77a6a8e
MC
6584 for (j = 0; j < tp->irq_cnt; j++) {
6585 struct tg3_napi *tnapi = &tp->napi[j];
cf7a7298 6586
8fea32b9 6587 tg3_rx_prodring_free(tp, &tnapi->prodring);
b28f6428 6588
0c1d0e2b
MC
6589 if (!tnapi->tx_buffers)
6590 continue;
6591
f77a6a8e 6592 for (i = 0; i < TG3_TX_RING_SIZE; ) {
f4188d8a 6593 struct ring_info *txp;
f77a6a8e 6594 struct sk_buff *skb;
f4188d8a 6595 unsigned int k;
cf7a7298 6596
f77a6a8e
MC
6597 txp = &tnapi->tx_buffers[i];
6598 skb = txp->skb;
cf7a7298 6599
f77a6a8e
MC
6600 if (skb == NULL) {
6601 i++;
6602 continue;
6603 }
cf7a7298 6604
f4188d8a 6605 pci_unmap_single(tp->pdev,
4e5e4f0d 6606 dma_unmap_addr(txp, mapping),
f4188d8a
AD
6607 skb_headlen(skb),
6608 PCI_DMA_TODEVICE);
f77a6a8e 6609 txp->skb = NULL;
cf7a7298 6610
f4188d8a
AD
6611 i++;
6612
6613 for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
6614 txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
6615 pci_unmap_page(tp->pdev,
4e5e4f0d 6616 dma_unmap_addr(txp, mapping),
f4188d8a
AD
6617 skb_shinfo(skb)->frags[k].size,
6618 PCI_DMA_TODEVICE);
6619 i++;
6620 }
f77a6a8e
MC
6621
6622 dev_kfree_skb_any(skb);
6623 }
2b2cdb65 6624 }
cf7a7298
MC
6625}
6626
6627/* Initialize tx/rx rings for packet processing.
6628 *
6629 * The chip has been shut down and the driver detached from
6630 * the networking, so no interrupts or new tx packets will
6631 * end up in the driver. tp->{tx,}lock are held and thus
6632 * we may not sleep.
6633 */
6634static int tg3_init_rings(struct tg3 *tp)
6635{
f77a6a8e 6636 int i;
72334482 6637
cf7a7298
MC
6638 /* Free up all the SKBs. */
6639 tg3_free_rings(tp);
6640
f77a6a8e
MC
6641 for (i = 0; i < tp->irq_cnt; i++) {
6642 struct tg3_napi *tnapi = &tp->napi[i];
6643
6644 tnapi->last_tag = 0;
6645 tnapi->last_irq_tag = 0;
6646 tnapi->hw_status->status = 0;
6647 tnapi->hw_status->status_tag = 0;
6648 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
cf7a7298 6649
f77a6a8e
MC
6650 tnapi->tx_prod = 0;
6651 tnapi->tx_cons = 0;
0c1d0e2b
MC
6652 if (tnapi->tx_ring)
6653 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
f77a6a8e
MC
6654
6655 tnapi->rx_rcb_ptr = 0;
0c1d0e2b
MC
6656 if (tnapi->rx_rcb)
6657 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
2b2cdb65 6658
8fea32b9 6659 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
e4af1af9 6660 tg3_free_rings(tp);
2b2cdb65 6661 return -ENOMEM;
e4af1af9 6662 }
f77a6a8e 6663 }
72334482 6664
2b2cdb65 6665 return 0;
cf7a7298
MC
6666}
6667
6668/*
6669 * Must not be invoked with interrupt sources disabled and
6670 * the hardware shutdown down.
6671 */
6672static void tg3_free_consistent(struct tg3 *tp)
6673{
f77a6a8e 6674 int i;
898a56f8 6675
f77a6a8e
MC
6676 for (i = 0; i < tp->irq_cnt; i++) {
6677 struct tg3_napi *tnapi = &tp->napi[i];
6678
6679 if (tnapi->tx_ring) {
4bae65c8 6680 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
f77a6a8e
MC
6681 tnapi->tx_ring, tnapi->tx_desc_mapping);
6682 tnapi->tx_ring = NULL;
6683 }
6684
6685 kfree(tnapi->tx_buffers);
6686 tnapi->tx_buffers = NULL;
6687
6688 if (tnapi->rx_rcb) {
4bae65c8
MC
6689 dma_free_coherent(&tp->pdev->dev,
6690 TG3_RX_RCB_RING_BYTES(tp),
6691 tnapi->rx_rcb,
6692 tnapi->rx_rcb_mapping);
f77a6a8e
MC
6693 tnapi->rx_rcb = NULL;
6694 }
6695
8fea32b9
MC
6696 tg3_rx_prodring_fini(tp, &tnapi->prodring);
6697
f77a6a8e 6698 if (tnapi->hw_status) {
4bae65c8
MC
6699 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
6700 tnapi->hw_status,
6701 tnapi->status_mapping);
f77a6a8e
MC
6702 tnapi->hw_status = NULL;
6703 }
1da177e4 6704 }
f77a6a8e 6705
1da177e4 6706 if (tp->hw_stats) {
4bae65c8
MC
6707 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
6708 tp->hw_stats, tp->stats_mapping);
1da177e4
LT
6709 tp->hw_stats = NULL;
6710 }
6711}
6712
6713/*
6714 * Must not be invoked with interrupt sources disabled and
6715 * the hardware shutdown down. Can sleep.
6716 */
6717static int tg3_alloc_consistent(struct tg3 *tp)
6718{
f77a6a8e 6719 int i;
898a56f8 6720
4bae65c8
MC
6721 tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
6722 sizeof(struct tg3_hw_stats),
6723 &tp->stats_mapping,
6724 GFP_KERNEL);
f77a6a8e 6725 if (!tp->hw_stats)
1da177e4
LT
6726 goto err_out;
6727
f77a6a8e 6728 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
1da177e4 6729
f77a6a8e
MC
6730 for (i = 0; i < tp->irq_cnt; i++) {
6731 struct tg3_napi *tnapi = &tp->napi[i];
8d9d7cfc 6732 struct tg3_hw_status *sblk;
1da177e4 6733
4bae65c8
MC
6734 tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
6735 TG3_HW_STATUS_SIZE,
6736 &tnapi->status_mapping,
6737 GFP_KERNEL);
f77a6a8e
MC
6738 if (!tnapi->hw_status)
6739 goto err_out;
898a56f8 6740
f77a6a8e 6741 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8d9d7cfc
MC
6742 sblk = tnapi->hw_status;
6743
8fea32b9
MC
6744 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
6745 goto err_out;
6746
19cfaecc
MC
6747 /* If multivector TSS is enabled, vector 0 does not handle
6748 * tx interrupts. Don't allocate any resources for it.
6749 */
63c3a66f
JP
6750 if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
6751 (i && tg3_flag(tp, ENABLE_TSS))) {
19cfaecc
MC
6752 tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
6753 TG3_TX_RING_SIZE,
6754 GFP_KERNEL);
6755 if (!tnapi->tx_buffers)
6756 goto err_out;
6757
4bae65c8
MC
6758 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
6759 TG3_TX_RING_BYTES,
6760 &tnapi->tx_desc_mapping,
6761 GFP_KERNEL);
19cfaecc
MC
6762 if (!tnapi->tx_ring)
6763 goto err_out;
6764 }
6765
8d9d7cfc
MC
6766 /*
6767 * When RSS is enabled, the status block format changes
6768 * slightly. The "rx_jumbo_consumer", "reserved",
6769 * and "rx_mini_consumer" members get mapped to the
6770 * other three rx return ring producer indexes.
6771 */
6772 switch (i) {
6773 default:
6774 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
6775 break;
6776 case 2:
6777 tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
6778 break;
6779 case 3:
6780 tnapi->rx_rcb_prod_idx = &sblk->reserved;
6781 break;
6782 case 4:
6783 tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
6784 break;
6785 }
72334482 6786
0c1d0e2b
MC
6787 /*
6788 * If multivector RSS is enabled, vector 0 does not handle
6789 * rx or tx interrupts. Don't allocate any resources for it.
6790 */
63c3a66f 6791 if (!i && tg3_flag(tp, ENABLE_RSS))
0c1d0e2b
MC
6792 continue;
6793
4bae65c8
MC
6794 tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
6795 TG3_RX_RCB_RING_BYTES(tp),
6796 &tnapi->rx_rcb_mapping,
6797 GFP_KERNEL);
f77a6a8e
MC
6798 if (!tnapi->rx_rcb)
6799 goto err_out;
72334482 6800
f77a6a8e 6801 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
f77a6a8e 6802 }
1da177e4
LT
6803
6804 return 0;
6805
6806err_out:
6807 tg3_free_consistent(tp);
6808 return -ENOMEM;
6809}
6810
6811#define MAX_WAIT_CNT 1000
6812
6813/* To stop a block, clear the enable bit and poll till it
6814 * clears. tp->lock is held.
6815 */
b3b7d6be 6816static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
1da177e4
LT
6817{
6818 unsigned int i;
6819 u32 val;
6820
63c3a66f 6821 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
6822 switch (ofs) {
6823 case RCVLSC_MODE:
6824 case DMAC_MODE:
6825 case MBFREE_MODE:
6826 case BUFMGR_MODE:
6827 case MEMARB_MODE:
6828 /* We can't enable/disable these bits of the
6829 * 5705/5750, just say success.
6830 */
6831 return 0;
6832
6833 default:
6834 break;
855e1111 6835 }
1da177e4
LT
6836 }
6837
6838 val = tr32(ofs);
6839 val &= ~enable_bit;
6840 tw32_f(ofs, val);
6841
6842 for (i = 0; i < MAX_WAIT_CNT; i++) {
6843 udelay(100);
6844 val = tr32(ofs);
6845 if ((val & enable_bit) == 0)
6846 break;
6847 }
6848
b3b7d6be 6849 if (i == MAX_WAIT_CNT && !silent) {
2445e461
MC
6850 dev_err(&tp->pdev->dev,
6851 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
6852 ofs, enable_bit);
1da177e4
LT
6853 return -ENODEV;
6854 }
6855
6856 return 0;
6857}
6858
6859/* tp->lock is held. */
b3b7d6be 6860static int tg3_abort_hw(struct tg3 *tp, int silent)
1da177e4
LT
6861{
6862 int i, err;
6863
6864 tg3_disable_ints(tp);
6865
6866 tp->rx_mode &= ~RX_MODE_ENABLE;
6867 tw32_f(MAC_RX_MODE, tp->rx_mode);
6868 udelay(10);
6869
b3b7d6be
DM
6870 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
6871 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
6872 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
6873 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
6874 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
6875 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
6876
6877 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
6878 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
6879 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
6880 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
6881 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
6882 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
6883 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
1da177e4
LT
6884
6885 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
6886 tw32_f(MAC_MODE, tp->mac_mode);
6887 udelay(40);
6888
6889 tp->tx_mode &= ~TX_MODE_ENABLE;
6890 tw32_f(MAC_TX_MODE, tp->tx_mode);
6891
6892 for (i = 0; i < MAX_WAIT_CNT; i++) {
6893 udelay(100);
6894 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
6895 break;
6896 }
6897 if (i >= MAX_WAIT_CNT) {
ab96b241
MC
6898 dev_err(&tp->pdev->dev,
6899 "%s timed out, TX_MODE_ENABLE will not clear "
6900 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
e6de8ad1 6901 err |= -ENODEV;
1da177e4
LT
6902 }
6903
e6de8ad1 6904 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
b3b7d6be
DM
6905 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
6906 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
1da177e4
LT
6907
6908 tw32(FTQ_RESET, 0xffffffff);
6909 tw32(FTQ_RESET, 0x00000000);
6910
b3b7d6be
DM
6911 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
6912 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
1da177e4 6913
f77a6a8e
MC
6914 for (i = 0; i < tp->irq_cnt; i++) {
6915 struct tg3_napi *tnapi = &tp->napi[i];
6916 if (tnapi->hw_status)
6917 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
6918 }
1da177e4
LT
6919 if (tp->hw_stats)
6920 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
6921
1da177e4
LT
6922 return err;
6923}
6924
0d3031d9
MC
6925static void tg3_ape_send_event(struct tg3 *tp, u32 event)
6926{
6927 int i;
6928 u32 apedata;
6929
dc6d0744 6930 /* NCSI does not support APE events */
63c3a66f 6931 if (tg3_flag(tp, APE_HAS_NCSI))
dc6d0744
MC
6932 return;
6933
0d3031d9
MC
6934 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
6935 if (apedata != APE_SEG_SIG_MAGIC)
6936 return;
6937
6938 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
731fd79c 6939 if (!(apedata & APE_FW_STATUS_READY))
0d3031d9
MC
6940 return;
6941
6942 /* Wait for up to 1 millisecond for APE to service previous event. */
6943 for (i = 0; i < 10; i++) {
6944 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
6945 return;
6946
6947 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
6948
6949 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6950 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
6951 event | APE_EVENT_STATUS_EVENT_PENDING);
6952
6953 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
6954
6955 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6956 break;
6957
6958 udelay(100);
6959 }
6960
6961 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6962 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
6963}
6964
6965static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
6966{
6967 u32 event;
6968 u32 apedata;
6969
63c3a66f 6970 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
6971 return;
6972
6973 switch (kind) {
33f401ae
MC
6974 case RESET_KIND_INIT:
6975 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
6976 APE_HOST_SEG_SIG_MAGIC);
6977 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
6978 APE_HOST_SEG_LEN_MAGIC);
6979 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
6980 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
6981 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
6867c843 6982 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
33f401ae
MC
6983 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
6984 APE_HOST_BEHAV_NO_PHYLOCK);
dc6d0744
MC
6985 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
6986 TG3_APE_HOST_DRVR_STATE_START);
33f401ae
MC
6987
6988 event = APE_EVENT_STATUS_STATE_START;
6989 break;
6990 case RESET_KIND_SHUTDOWN:
6991 /* With the interface we are currently using,
6992 * APE does not track driver state. Wiping
6993 * out the HOST SEGMENT SIGNATURE forces
6994 * the APE to assume OS absent status.
6995 */
6996 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
b2aee154 6997
dc6d0744 6998 if (device_may_wakeup(&tp->pdev->dev) &&
63c3a66f 6999 tg3_flag(tp, WOL_ENABLE)) {
dc6d0744
MC
7000 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
7001 TG3_APE_HOST_WOL_SPEED_AUTO);
7002 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
7003 } else
7004 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
7005
7006 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
7007
33f401ae
MC
7008 event = APE_EVENT_STATUS_STATE_UNLOAD;
7009 break;
7010 case RESET_KIND_SUSPEND:
7011 event = APE_EVENT_STATUS_STATE_SUSPEND;
7012 break;
7013 default:
7014 return;
0d3031d9
MC
7015 }
7016
7017 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
7018
7019 tg3_ape_send_event(tp, event);
7020}
7021
1da177e4
LT
7022/* tp->lock is held. */
7023static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
7024{
f49639e6
DM
7025 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
7026 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1da177e4 7027
63c3a66f 7028 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1da177e4
LT
7029 switch (kind) {
7030 case RESET_KIND_INIT:
7031 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7032 DRV_STATE_START);
7033 break;
7034
7035 case RESET_KIND_SHUTDOWN:
7036 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7037 DRV_STATE_UNLOAD);
7038 break;
7039
7040 case RESET_KIND_SUSPEND:
7041 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7042 DRV_STATE_SUSPEND);
7043 break;
7044
7045 default:
7046 break;
855e1111 7047 }
1da177e4 7048 }
0d3031d9
MC
7049
7050 if (kind == RESET_KIND_INIT ||
7051 kind == RESET_KIND_SUSPEND)
7052 tg3_ape_driver_state_change(tp, kind);
1da177e4
LT
7053}
7054
7055/* tp->lock is held. */
7056static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
7057{
63c3a66f 7058 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1da177e4
LT
7059 switch (kind) {
7060 case RESET_KIND_INIT:
7061 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7062 DRV_STATE_START_DONE);
7063 break;
7064
7065 case RESET_KIND_SHUTDOWN:
7066 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7067 DRV_STATE_UNLOAD_DONE);
7068 break;
7069
7070 default:
7071 break;
855e1111 7072 }
1da177e4 7073 }
0d3031d9
MC
7074
7075 if (kind == RESET_KIND_SHUTDOWN)
7076 tg3_ape_driver_state_change(tp, kind);
1da177e4
LT
7077}
7078
7079/* tp->lock is held. */
7080static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
7081{
63c3a66f 7082 if (tg3_flag(tp, ENABLE_ASF)) {
1da177e4
LT
7083 switch (kind) {
7084 case RESET_KIND_INIT:
7085 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7086 DRV_STATE_START);
7087 break;
7088
7089 case RESET_KIND_SHUTDOWN:
7090 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7091 DRV_STATE_UNLOAD);
7092 break;
7093
7094 case RESET_KIND_SUSPEND:
7095 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7096 DRV_STATE_SUSPEND);
7097 break;
7098
7099 default:
7100 break;
855e1111 7101 }
1da177e4
LT
7102 }
7103}
7104
7a6f4369
MC
7105static int tg3_poll_fw(struct tg3 *tp)
7106{
7107 int i;
7108 u32 val;
7109
b5d3772c 7110 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
0ccead18
GZ
7111 /* Wait up to 20ms for init done. */
7112 for (i = 0; i < 200; i++) {
b5d3772c
MC
7113 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
7114 return 0;
0ccead18 7115 udelay(100);
b5d3772c
MC
7116 }
7117 return -ENODEV;
7118 }
7119
7a6f4369
MC
7120 /* Wait for firmware initialization to complete. */
7121 for (i = 0; i < 100000; i++) {
7122 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
7123 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
7124 break;
7125 udelay(10);
7126 }
7127
7128 /* Chip might not be fitted with firmware. Some Sun onboard
7129 * parts are configured like that. So don't signal the timeout
7130 * of the above loop as an error, but do report the lack of
7131 * running firmware once.
7132 */
63c3a66f
JP
7133 if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
7134 tg3_flag_set(tp, NO_FWARE_REPORTED);
7a6f4369 7135
05dbe005 7136 netdev_info(tp->dev, "No firmware running\n");
7a6f4369
MC
7137 }
7138
6b10c165
MC
7139 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
7140 /* The 57765 A0 needs a little more
7141 * time to do some important work.
7142 */
7143 mdelay(10);
7144 }
7145
7a6f4369
MC
7146 return 0;
7147}
7148
ee6a99b5
MC
7149/* Save PCI command register before chip reset */
7150static void tg3_save_pci_state(struct tg3 *tp)
7151{
8a6eac90 7152 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
ee6a99b5
MC
7153}
7154
7155/* Restore PCI state after chip reset */
7156static void tg3_restore_pci_state(struct tg3 *tp)
7157{
7158 u32 val;
7159
7160 /* Re-enable indirect register accesses. */
7161 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
7162 tp->misc_host_ctrl);
7163
7164 /* Set MAX PCI retry to zero. */
7165 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
7166 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
63c3a66f 7167 tg3_flag(tp, PCIX_MODE))
ee6a99b5 7168 val |= PCISTATE_RETRY_SAME_DMA;
0d3031d9 7169 /* Allow reads and writes to the APE register and memory space. */
63c3a66f 7170 if (tg3_flag(tp, ENABLE_APE))
0d3031d9 7171 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
7172 PCISTATE_ALLOW_APE_SHMEM_WR |
7173 PCISTATE_ALLOW_APE_PSPACE_WR;
ee6a99b5
MC
7174 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
7175
8a6eac90 7176 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
ee6a99b5 7177
fcb389df 7178 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
63c3a66f 7179 if (tg3_flag(tp, PCI_EXPRESS))
cf79003d 7180 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
fcb389df
MC
7181 else {
7182 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
7183 tp->pci_cacheline_sz);
7184 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
7185 tp->pci_lat_timer);
7186 }
114342f2 7187 }
5f5c51e3 7188
ee6a99b5 7189 /* Make sure PCI-X relaxed ordering bit is clear. */
63c3a66f 7190 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
7191 u16 pcix_cmd;
7192
7193 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7194 &pcix_cmd);
7195 pcix_cmd &= ~PCI_X_CMD_ERO;
7196 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7197 pcix_cmd);
7198 }
ee6a99b5 7199
63c3a66f 7200 if (tg3_flag(tp, 5780_CLASS)) {
ee6a99b5
MC
7201
7202 /* Chip reset on 5780 will reset MSI enable bit,
7203 * so need to restore it.
7204 */
63c3a66f 7205 if (tg3_flag(tp, USING_MSI)) {
ee6a99b5
MC
7206 u16 ctrl;
7207
7208 pci_read_config_word(tp->pdev,
7209 tp->msi_cap + PCI_MSI_FLAGS,
7210 &ctrl);
7211 pci_write_config_word(tp->pdev,
7212 tp->msi_cap + PCI_MSI_FLAGS,
7213 ctrl | PCI_MSI_FLAGS_ENABLE);
7214 val = tr32(MSGINT_MODE);
7215 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
7216 }
7217 }
7218}
7219
1da177e4
LT
7220static void tg3_stop_fw(struct tg3 *);
7221
7222/* tp->lock is held. */
7223static int tg3_chip_reset(struct tg3 *tp)
7224{
7225 u32 val;
1ee582d8 7226 void (*write_op)(struct tg3 *, u32, u32);
4f125f42 7227 int i, err;
1da177e4 7228
f49639e6
DM
7229 tg3_nvram_lock(tp);
7230
77b483f1
MC
7231 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
7232
f49639e6
DM
7233 /* No matching tg3_nvram_unlock() after this because
7234 * chip reset below will undo the nvram lock.
7235 */
7236 tp->nvram_lock_cnt = 0;
1da177e4 7237
ee6a99b5
MC
7238 /* GRC_MISC_CFG core clock reset will clear the memory
7239 * enable bit in PCI register 4 and the MSI enable bit
7240 * on some chips, so we save relevant registers here.
7241 */
7242 tg3_save_pci_state(tp);
7243
d9ab5ad1 7244 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
63c3a66f 7245 tg3_flag(tp, 5755_PLUS))
d9ab5ad1
MC
7246 tw32(GRC_FASTBOOT_PC, 0);
7247
1da177e4
LT
7248 /*
7249 * We must avoid the readl() that normally takes place.
7250 * It locks machines, causes machine checks, and other
7251 * fun things. So, temporarily disable the 5701
7252 * hardware workaround, while we do the reset.
7253 */
1ee582d8
MC
7254 write_op = tp->write32;
7255 if (write_op == tg3_write_flush_reg32)
7256 tp->write32 = tg3_write32;
1da177e4 7257
d18edcb2
MC
7258 /* Prevent the irq handler from reading or writing PCI registers
7259 * during chip reset when the memory enable bit in the PCI command
7260 * register may be cleared. The chip does not generate interrupt
7261 * at this time, but the irq handler may still be called due to irq
7262 * sharing or irqpoll.
7263 */
63c3a66f 7264 tg3_flag_set(tp, CHIP_RESETTING);
f77a6a8e
MC
7265 for (i = 0; i < tp->irq_cnt; i++) {
7266 struct tg3_napi *tnapi = &tp->napi[i];
7267 if (tnapi->hw_status) {
7268 tnapi->hw_status->status = 0;
7269 tnapi->hw_status->status_tag = 0;
7270 }
7271 tnapi->last_tag = 0;
7272 tnapi->last_irq_tag = 0;
b8fa2f3a 7273 }
d18edcb2 7274 smp_mb();
4f125f42
MC
7275
7276 for (i = 0; i < tp->irq_cnt; i++)
7277 synchronize_irq(tp->napi[i].irq_vec);
d18edcb2 7278
255ca311
MC
7279 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7280 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7281 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
7282 }
7283
1da177e4
LT
7284 /* do the reset */
7285 val = GRC_MISC_CFG_CORECLK_RESET;
7286
63c3a66f 7287 if (tg3_flag(tp, PCI_EXPRESS)) {
88075d91
MC
7288 /* Force PCIe 1.0a mode */
7289 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 7290 !tg3_flag(tp, 57765_PLUS) &&
88075d91
MC
7291 tr32(TG3_PCIE_PHY_TSTCTL) ==
7292 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
7293 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
7294
1da177e4
LT
7295 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
7296 tw32(GRC_MISC_CFG, (1 << 29));
7297 val |= (1 << 29);
7298 }
7299 }
7300
b5d3772c
MC
7301 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7302 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
7303 tw32(GRC_VCPU_EXT_CTRL,
7304 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
7305 }
7306
f37500d3 7307 /* Manage gphy power for all CPMU absent PCIe devices. */
63c3a66f 7308 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
1da177e4 7309 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
f37500d3 7310
1da177e4
LT
7311 tw32(GRC_MISC_CFG, val);
7312
1ee582d8
MC
7313 /* restore 5701 hardware bug workaround write method */
7314 tp->write32 = write_op;
1da177e4
LT
7315
7316 /* Unfortunately, we have to delay before the PCI read back.
7317 * Some 575X chips even will not respond to a PCI cfg access
7318 * when the reset command is given to the chip.
7319 *
7320 * How do these hardware designers expect things to work
7321 * properly if the PCI write is posted for a long period
7322 * of time? It is always necessary to have some method by
7323 * which a register read back can occur to push the write
7324 * out which does the reset.
7325 *
7326 * For most tg3 variants the trick below was working.
7327 * Ho hum...
7328 */
7329 udelay(120);
7330
7331 /* Flush PCI posted writes. The normal MMIO registers
7332 * are inaccessible at this time so this is the only
7333 * way to make this reliably (actually, this is no longer
7334 * the case, see above). I tried to use indirect
7335 * register read/write but this upset some 5701 variants.
7336 */
7337 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
7338
7339 udelay(120);
7340
708ebb3a 7341 if (tg3_flag(tp, PCI_EXPRESS) && pci_pcie_cap(tp->pdev)) {
e7126997
MC
7342 u16 val16;
7343
1da177e4
LT
7344 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
7345 int i;
7346 u32 cfg_val;
7347
7348 /* Wait for link training to complete. */
7349 for (i = 0; i < 5000; i++)
7350 udelay(100);
7351
7352 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
7353 pci_write_config_dword(tp->pdev, 0xc4,
7354 cfg_val | (1 << 15));
7355 }
5e7dfd0f 7356
e7126997
MC
7357 /* Clear the "no snoop" and "relaxed ordering" bits. */
7358 pci_read_config_word(tp->pdev,
708ebb3a 7359 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
e7126997
MC
7360 &val16);
7361 val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
7362 PCI_EXP_DEVCTL_NOSNOOP_EN);
7363 /*
7364 * Older PCIe devices only support the 128 byte
7365 * MPS setting. Enforce the restriction.
5e7dfd0f 7366 */
63c3a66f 7367 if (!tg3_flag(tp, CPMU_PRESENT))
e7126997 7368 val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
5e7dfd0f 7369 pci_write_config_word(tp->pdev,
708ebb3a 7370 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
e7126997 7371 val16);
5e7dfd0f 7372
cf79003d 7373 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
5e7dfd0f
MC
7374
7375 /* Clear error status */
7376 pci_write_config_word(tp->pdev,
708ebb3a 7377 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVSTA,
5e7dfd0f
MC
7378 PCI_EXP_DEVSTA_CED |
7379 PCI_EXP_DEVSTA_NFED |
7380 PCI_EXP_DEVSTA_FED |
7381 PCI_EXP_DEVSTA_URD);
1da177e4
LT
7382 }
7383
ee6a99b5 7384 tg3_restore_pci_state(tp);
1da177e4 7385
63c3a66f
JP
7386 tg3_flag_clear(tp, CHIP_RESETTING);
7387 tg3_flag_clear(tp, ERROR_PROCESSED);
d18edcb2 7388
ee6a99b5 7389 val = 0;
63c3a66f 7390 if (tg3_flag(tp, 5780_CLASS))
4cf78e4f 7391 val = tr32(MEMARB_MODE);
ee6a99b5 7392 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
1da177e4
LT
7393
7394 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
7395 tg3_stop_fw(tp);
7396 tw32(0x5000, 0x400);
7397 }
7398
7399 tw32(GRC_MODE, tp->grc_mode);
7400
7401 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
ab0049b4 7402 val = tr32(0xc4);
1da177e4
LT
7403
7404 tw32(0xc4, val | (1 << 15));
7405 }
7406
7407 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
7408 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
7409 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
7410 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
7411 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
7412 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7413 }
7414
f07e9af3 7415 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
9e975cc2 7416 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
d2394e6b 7417 val = tp->mac_mode;
f07e9af3 7418 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
9e975cc2 7419 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
d2394e6b 7420 val = tp->mac_mode;
1da177e4 7421 } else
d2394e6b
MC
7422 val = 0;
7423
7424 tw32_f(MAC_MODE, val);
1da177e4
LT
7425 udelay(40);
7426
77b483f1
MC
7427 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
7428
7a6f4369
MC
7429 err = tg3_poll_fw(tp);
7430 if (err)
7431 return err;
1da177e4 7432
0a9140cf
MC
7433 tg3_mdio_start(tp);
7434
63c3a66f 7435 if (tg3_flag(tp, PCI_EXPRESS) &&
f6eb9b1f
MC
7436 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
7437 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 7438 !tg3_flag(tp, 57765_PLUS)) {
ab0049b4 7439 val = tr32(0x7c00);
1da177e4
LT
7440
7441 tw32(0x7c00, val | (1 << 25));
7442 }
7443
d78b59f5
MC
7444 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
7445 val = tr32(TG3_CPMU_CLCK_ORIDE);
7446 tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
7447 }
7448
1da177e4 7449 /* Reprobe ASF enable state. */
63c3a66f
JP
7450 tg3_flag_clear(tp, ENABLE_ASF);
7451 tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
7452 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
7453 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
7454 u32 nic_cfg;
7455
7456 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
7457 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f 7458 tg3_flag_set(tp, ENABLE_ASF);
4ba526ce 7459 tp->last_event_jiffies = jiffies;
63c3a66f
JP
7460 if (tg3_flag(tp, 5750_PLUS))
7461 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
7462 }
7463 }
7464
7465 return 0;
7466}
7467
7468/* tp->lock is held. */
7469static void tg3_stop_fw(struct tg3 *tp)
7470{
63c3a66f 7471 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
7c5026aa
MC
7472 /* Wait for RX cpu to ACK the previous event. */
7473 tg3_wait_for_event_ack(tp);
1da177e4
LT
7474
7475 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
4ba526ce
MC
7476
7477 tg3_generate_fw_event(tp);
1da177e4 7478
7c5026aa
MC
7479 /* Wait for RX cpu to ACK this event. */
7480 tg3_wait_for_event_ack(tp);
1da177e4
LT
7481 }
7482}
7483
7484/* tp->lock is held. */
944d980e 7485static int tg3_halt(struct tg3 *tp, int kind, int silent)
1da177e4
LT
7486{
7487 int err;
7488
7489 tg3_stop_fw(tp);
7490
944d980e 7491 tg3_write_sig_pre_reset(tp, kind);
1da177e4 7492
b3b7d6be 7493 tg3_abort_hw(tp, silent);
1da177e4
LT
7494 err = tg3_chip_reset(tp);
7495
daba2a63
MC
7496 __tg3_set_mac_addr(tp, 0);
7497
944d980e
MC
7498 tg3_write_sig_legacy(tp, kind);
7499 tg3_write_sig_post_reset(tp, kind);
1da177e4
LT
7500
7501 if (err)
7502 return err;
7503
7504 return 0;
7505}
7506
1da177e4
LT
7507#define RX_CPU_SCRATCH_BASE 0x30000
7508#define RX_CPU_SCRATCH_SIZE 0x04000
7509#define TX_CPU_SCRATCH_BASE 0x34000
7510#define TX_CPU_SCRATCH_SIZE 0x04000
7511
7512/* tp->lock is held. */
7513static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
7514{
7515 int i;
7516
63c3a66f 7517 BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
1da177e4 7518
b5d3772c
MC
7519 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7520 u32 val = tr32(GRC_VCPU_EXT_CTRL);
7521
7522 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
7523 return 0;
7524 }
1da177e4
LT
7525 if (offset == RX_CPU_BASE) {
7526 for (i = 0; i < 10000; i++) {
7527 tw32(offset + CPU_STATE, 0xffffffff);
7528 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7529 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7530 break;
7531 }
7532
7533 tw32(offset + CPU_STATE, 0xffffffff);
7534 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
7535 udelay(10);
7536 } else {
7537 for (i = 0; i < 10000; i++) {
7538 tw32(offset + CPU_STATE, 0xffffffff);
7539 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7540 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7541 break;
7542 }
7543 }
7544
7545 if (i >= 10000) {
05dbe005
JP
7546 netdev_err(tp->dev, "%s timed out, %s CPU\n",
7547 __func__, offset == RX_CPU_BASE ? "RX" : "TX");
1da177e4
LT
7548 return -ENODEV;
7549 }
ec41c7df
MC
7550
7551 /* Clear firmware's nvram arbitration. */
63c3a66f 7552 if (tg3_flag(tp, NVRAM))
ec41c7df 7553 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
1da177e4
LT
7554 return 0;
7555}
7556
7557struct fw_info {
077f849d
JSR
7558 unsigned int fw_base;
7559 unsigned int fw_len;
7560 const __be32 *fw_data;
1da177e4
LT
7561};
7562
7563/* tp->lock is held. */
7564static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
7565 int cpu_scratch_size, struct fw_info *info)
7566{
ec41c7df 7567 int err, lock_err, i;
1da177e4
LT
7568 void (*write_op)(struct tg3 *, u32, u32);
7569
63c3a66f 7570 if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
5129c3a3
MC
7571 netdev_err(tp->dev,
7572 "%s: Trying to load TX cpu firmware which is 5705\n",
05dbe005 7573 __func__);
1da177e4
LT
7574 return -EINVAL;
7575 }
7576
63c3a66f 7577 if (tg3_flag(tp, 5705_PLUS))
1da177e4
LT
7578 write_op = tg3_write_mem;
7579 else
7580 write_op = tg3_write_indirect_reg32;
7581
1b628151
MC
7582 /* It is possible that bootcode is still loading at this point.
7583 * Get the nvram lock first before halting the cpu.
7584 */
ec41c7df 7585 lock_err = tg3_nvram_lock(tp);
1da177e4 7586 err = tg3_halt_cpu(tp, cpu_base);
ec41c7df
MC
7587 if (!lock_err)
7588 tg3_nvram_unlock(tp);
1da177e4
LT
7589 if (err)
7590 goto out;
7591
7592 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
7593 write_op(tp, cpu_scratch_base + i, 0);
7594 tw32(cpu_base + CPU_STATE, 0xffffffff);
7595 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
077f849d 7596 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
1da177e4 7597 write_op(tp, (cpu_scratch_base +
077f849d 7598 (info->fw_base & 0xffff) +
1da177e4 7599 (i * sizeof(u32))),
077f849d 7600 be32_to_cpu(info->fw_data[i]));
1da177e4
LT
7601
7602 err = 0;
7603
7604out:
1da177e4
LT
7605 return err;
7606}
7607
7608/* tp->lock is held. */
7609static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
7610{
7611 struct fw_info info;
077f849d 7612 const __be32 *fw_data;
1da177e4
LT
7613 int err, i;
7614
077f849d
JSR
7615 fw_data = (void *)tp->fw->data;
7616
7617 /* Firmware blob starts with version numbers, followed by
7618 start address and length. We are setting complete length.
7619 length = end_address_of_bss - start_address_of_text.
7620 Remainder is the blob to be loaded contiguously
7621 from start address. */
7622
7623 info.fw_base = be32_to_cpu(fw_data[1]);
7624 info.fw_len = tp->fw->size - 12;
7625 info.fw_data = &fw_data[3];
1da177e4
LT
7626
7627 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
7628 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
7629 &info);
7630 if (err)
7631 return err;
7632
7633 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
7634 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
7635 &info);
7636 if (err)
7637 return err;
7638
7639 /* Now startup only the RX cpu. */
7640 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
077f849d 7641 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
1da177e4
LT
7642
7643 for (i = 0; i < 5; i++) {
077f849d 7644 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
1da177e4
LT
7645 break;
7646 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7647 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
077f849d 7648 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
1da177e4
LT
7649 udelay(1000);
7650 }
7651 if (i >= 5) {
5129c3a3
MC
7652 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
7653 "should be %08x\n", __func__,
05dbe005 7654 tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
1da177e4
LT
7655 return -ENODEV;
7656 }
7657 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7658 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
7659
7660 return 0;
7661}
7662
1da177e4
LT
7663/* tp->lock is held. */
7664static int tg3_load_tso_firmware(struct tg3 *tp)
7665{
7666 struct fw_info info;
077f849d 7667 const __be32 *fw_data;
1da177e4
LT
7668 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
7669 int err, i;
7670
63c3a66f
JP
7671 if (tg3_flag(tp, HW_TSO_1) ||
7672 tg3_flag(tp, HW_TSO_2) ||
7673 tg3_flag(tp, HW_TSO_3))
1da177e4
LT
7674 return 0;
7675
077f849d
JSR
7676 fw_data = (void *)tp->fw->data;
7677
7678 /* Firmware blob starts with version numbers, followed by
7679 start address and length. We are setting complete length.
7680 length = end_address_of_bss - start_address_of_text.
7681 Remainder is the blob to be loaded contiguously
7682 from start address. */
7683
7684 info.fw_base = be32_to_cpu(fw_data[1]);
7685 cpu_scratch_size = tp->fw_len;
7686 info.fw_len = tp->fw->size - 12;
7687 info.fw_data = &fw_data[3];
7688
1da177e4 7689 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
7690 cpu_base = RX_CPU_BASE;
7691 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
1da177e4 7692 } else {
1da177e4
LT
7693 cpu_base = TX_CPU_BASE;
7694 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
7695 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
7696 }
7697
7698 err = tg3_load_firmware_cpu(tp, cpu_base,
7699 cpu_scratch_base, cpu_scratch_size,
7700 &info);
7701 if (err)
7702 return err;
7703
7704 /* Now startup the cpu. */
7705 tw32(cpu_base + CPU_STATE, 0xffffffff);
077f849d 7706 tw32_f(cpu_base + CPU_PC, info.fw_base);
1da177e4
LT
7707
7708 for (i = 0; i < 5; i++) {
077f849d 7709 if (tr32(cpu_base + CPU_PC) == info.fw_base)
1da177e4
LT
7710 break;
7711 tw32(cpu_base + CPU_STATE, 0xffffffff);
7712 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
077f849d 7713 tw32_f(cpu_base + CPU_PC, info.fw_base);
1da177e4
LT
7714 udelay(1000);
7715 }
7716 if (i >= 5) {
5129c3a3
MC
7717 netdev_err(tp->dev,
7718 "%s fails to set CPU PC, is %08x should be %08x\n",
05dbe005 7719 __func__, tr32(cpu_base + CPU_PC), info.fw_base);
1da177e4
LT
7720 return -ENODEV;
7721 }
7722 tw32(cpu_base + CPU_STATE, 0xffffffff);
7723 tw32_f(cpu_base + CPU_MODE, 0x00000000);
7724 return 0;
7725}
7726
1da177e4 7727
1da177e4
LT
7728static int tg3_set_mac_addr(struct net_device *dev, void *p)
7729{
7730 struct tg3 *tp = netdev_priv(dev);
7731 struct sockaddr *addr = p;
986e0aeb 7732 int err = 0, skip_mac_1 = 0;
1da177e4 7733
f9804ddb
MC
7734 if (!is_valid_ether_addr(addr->sa_data))
7735 return -EINVAL;
7736
1da177e4
LT
7737 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7738
e75f7c90
MC
7739 if (!netif_running(dev))
7740 return 0;
7741
63c3a66f 7742 if (tg3_flag(tp, ENABLE_ASF)) {
986e0aeb 7743 u32 addr0_high, addr0_low, addr1_high, addr1_low;
58712ef9 7744
986e0aeb
MC
7745 addr0_high = tr32(MAC_ADDR_0_HIGH);
7746 addr0_low = tr32(MAC_ADDR_0_LOW);
7747 addr1_high = tr32(MAC_ADDR_1_HIGH);
7748 addr1_low = tr32(MAC_ADDR_1_LOW);
7749
7750 /* Skip MAC addr 1 if ASF is using it. */
7751 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
7752 !(addr1_high == 0 && addr1_low == 0))
7753 skip_mac_1 = 1;
58712ef9 7754 }
986e0aeb
MC
7755 spin_lock_bh(&tp->lock);
7756 __tg3_set_mac_addr(tp, skip_mac_1);
7757 spin_unlock_bh(&tp->lock);
1da177e4 7758
b9ec6c1b 7759 return err;
1da177e4
LT
7760}
7761
7762/* tp->lock is held. */
7763static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
7764 dma_addr_t mapping, u32 maxlen_flags,
7765 u32 nic_addr)
7766{
7767 tg3_write_mem(tp,
7768 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
7769 ((u64) mapping >> 32));
7770 tg3_write_mem(tp,
7771 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
7772 ((u64) mapping & 0xffffffff));
7773 tg3_write_mem(tp,
7774 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
7775 maxlen_flags);
7776
63c3a66f 7777 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
7778 tg3_write_mem(tp,
7779 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
7780 nic_addr);
7781}
7782
7783static void __tg3_set_rx_mode(struct net_device *);
d244c892 7784static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
15f9850d 7785{
b6080e12
MC
7786 int i;
7787
63c3a66f 7788 if (!tg3_flag(tp, ENABLE_TSS)) {
b6080e12
MC
7789 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
7790 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
7791 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
b6080e12
MC
7792 } else {
7793 tw32(HOSTCC_TXCOL_TICKS, 0);
7794 tw32(HOSTCC_TXMAX_FRAMES, 0);
7795 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
19cfaecc 7796 }
b6080e12 7797
63c3a66f 7798 if (!tg3_flag(tp, ENABLE_RSS)) {
19cfaecc
MC
7799 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
7800 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
7801 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
7802 } else {
b6080e12
MC
7803 tw32(HOSTCC_RXCOL_TICKS, 0);
7804 tw32(HOSTCC_RXMAX_FRAMES, 0);
7805 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
15f9850d 7806 }
b6080e12 7807
63c3a66f 7808 if (!tg3_flag(tp, 5705_PLUS)) {
15f9850d
DM
7809 u32 val = ec->stats_block_coalesce_usecs;
7810
b6080e12
MC
7811 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
7812 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
7813
15f9850d
DM
7814 if (!netif_carrier_ok(tp->dev))
7815 val = 0;
7816
7817 tw32(HOSTCC_STAT_COAL_TICKS, val);
7818 }
b6080e12
MC
7819
7820 for (i = 0; i < tp->irq_cnt - 1; i++) {
7821 u32 reg;
7822
7823 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
7824 tw32(reg, ec->rx_coalesce_usecs);
b6080e12
MC
7825 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
7826 tw32(reg, ec->rx_max_coalesced_frames);
b6080e12
MC
7827 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
7828 tw32(reg, ec->rx_max_coalesced_frames_irq);
19cfaecc 7829
63c3a66f 7830 if (tg3_flag(tp, ENABLE_TSS)) {
19cfaecc
MC
7831 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
7832 tw32(reg, ec->tx_coalesce_usecs);
7833 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
7834 tw32(reg, ec->tx_max_coalesced_frames);
7835 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
7836 tw32(reg, ec->tx_max_coalesced_frames_irq);
7837 }
b6080e12
MC
7838 }
7839
7840 for (; i < tp->irq_max - 1; i++) {
7841 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
b6080e12 7842 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
b6080e12 7843 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
19cfaecc 7844
63c3a66f 7845 if (tg3_flag(tp, ENABLE_TSS)) {
19cfaecc
MC
7846 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
7847 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
7848 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
7849 }
b6080e12 7850 }
15f9850d 7851}
1da177e4 7852
2d31ecaf
MC
7853/* tp->lock is held. */
7854static void tg3_rings_reset(struct tg3 *tp)
7855{
7856 int i;
f77a6a8e 7857 u32 stblk, txrcb, rxrcb, limit;
2d31ecaf
MC
7858 struct tg3_napi *tnapi = &tp->napi[0];
7859
7860 /* Disable all transmit rings but the first. */
63c3a66f 7861 if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 7862 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
63c3a66f 7863 else if (tg3_flag(tp, 5717_PLUS))
3d37728b 7864 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
b703df6f
MC
7865 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
7866 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
2d31ecaf
MC
7867 else
7868 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7869
7870 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7871 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
7872 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
7873 BDINFO_FLAGS_DISABLED);
7874
7875
7876 /* Disable all receive return rings but the first. */
63c3a66f 7877 if (tg3_flag(tp, 5717_PLUS))
f6eb9b1f 7878 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
63c3a66f 7879 else if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 7880 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
b703df6f
MC
7881 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
7882 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
2d31ecaf
MC
7883 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
7884 else
7885 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7886
7887 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7888 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
7889 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
7890 BDINFO_FLAGS_DISABLED);
7891
7892 /* Disable interrupts */
7893 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
0e6cf6a9
MC
7894 tp->napi[0].chk_msi_cnt = 0;
7895 tp->napi[0].last_rx_cons = 0;
7896 tp->napi[0].last_tx_cons = 0;
2d31ecaf
MC
7897
7898 /* Zero mailbox registers. */
63c3a66f 7899 if (tg3_flag(tp, SUPPORT_MSIX)) {
6fd45cb8 7900 for (i = 1; i < tp->irq_max; i++) {
f77a6a8e
MC
7901 tp->napi[i].tx_prod = 0;
7902 tp->napi[i].tx_cons = 0;
63c3a66f 7903 if (tg3_flag(tp, ENABLE_TSS))
c2353a32 7904 tw32_mailbox(tp->napi[i].prodmbox, 0);
f77a6a8e
MC
7905 tw32_rx_mbox(tp->napi[i].consmbox, 0);
7906 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
0e6cf6a9
MC
7907 tp->napi[0].chk_msi_cnt = 0;
7908 tp->napi[i].last_rx_cons = 0;
7909 tp->napi[i].last_tx_cons = 0;
f77a6a8e 7910 }
63c3a66f 7911 if (!tg3_flag(tp, ENABLE_TSS))
c2353a32 7912 tw32_mailbox(tp->napi[0].prodmbox, 0);
f77a6a8e
MC
7913 } else {
7914 tp->napi[0].tx_prod = 0;
7915 tp->napi[0].tx_cons = 0;
7916 tw32_mailbox(tp->napi[0].prodmbox, 0);
7917 tw32_rx_mbox(tp->napi[0].consmbox, 0);
7918 }
2d31ecaf
MC
7919
7920 /* Make sure the NIC-based send BD rings are disabled. */
63c3a66f 7921 if (!tg3_flag(tp, 5705_PLUS)) {
2d31ecaf
MC
7922 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
7923 for (i = 0; i < 16; i++)
7924 tw32_tx_mbox(mbox + i * 8, 0);
7925 }
7926
7927 txrcb = NIC_SRAM_SEND_RCB;
7928 rxrcb = NIC_SRAM_RCV_RET_RCB;
7929
7930 /* Clear status block in ram. */
7931 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7932
7933 /* Set status block DMA address */
7934 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
7935 ((u64) tnapi->status_mapping >> 32));
7936 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
7937 ((u64) tnapi->status_mapping & 0xffffffff));
7938
f77a6a8e
MC
7939 if (tnapi->tx_ring) {
7940 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7941 (TG3_TX_RING_SIZE <<
7942 BDINFO_FLAGS_MAXLEN_SHIFT),
7943 NIC_SRAM_TX_BUFFER_DESC);
7944 txrcb += TG3_BDINFO_SIZE;
7945 }
7946
7947 if (tnapi->rx_rcb) {
7948 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2
MC
7949 (tp->rx_ret_ring_mask + 1) <<
7950 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
f77a6a8e
MC
7951 rxrcb += TG3_BDINFO_SIZE;
7952 }
7953
7954 stblk = HOSTCC_STATBLCK_RING1;
2d31ecaf 7955
f77a6a8e
MC
7956 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
7957 u64 mapping = (u64)tnapi->status_mapping;
7958 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
7959 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
7960
7961 /* Clear status block in ram. */
7962 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7963
19cfaecc
MC
7964 if (tnapi->tx_ring) {
7965 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7966 (TG3_TX_RING_SIZE <<
7967 BDINFO_FLAGS_MAXLEN_SHIFT),
7968 NIC_SRAM_TX_BUFFER_DESC);
7969 txrcb += TG3_BDINFO_SIZE;
7970 }
f77a6a8e
MC
7971
7972 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2 7973 ((tp->rx_ret_ring_mask + 1) <<
f77a6a8e
MC
7974 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
7975
7976 stblk += 8;
f77a6a8e
MC
7977 rxrcb += TG3_BDINFO_SIZE;
7978 }
2d31ecaf
MC
7979}
7980
eb07a940
MC
7981static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
7982{
7983 u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
7984
63c3a66f
JP
7985 if (!tg3_flag(tp, 5750_PLUS) ||
7986 tg3_flag(tp, 5780_CLASS) ||
eb07a940
MC
7987 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
7988 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
7989 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
7990 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
7991 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
7992 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
7993 else
7994 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
7995
7996 nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
7997 host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
7998
7999 val = min(nic_rep_thresh, host_rep_thresh);
8000 tw32(RCVBDI_STD_THRESH, val);
8001
63c3a66f 8002 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8003 tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
8004
63c3a66f 8005 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
eb07a940
MC
8006 return;
8007
63c3a66f 8008 if (!tg3_flag(tp, 5705_PLUS))
eb07a940
MC
8009 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
8010 else
8011 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5717;
8012
8013 host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
8014
8015 val = min(bdcache_maxcnt / 2, host_rep_thresh);
8016 tw32(RCVBDI_JUMBO_THRESH, val);
8017
63c3a66f 8018 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8019 tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
8020}
8021
1da177e4 8022/* tp->lock is held. */
8e7a22e3 8023static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
1da177e4
LT
8024{
8025 u32 val, rdmac_mode;
8026 int i, err, limit;
8fea32b9 8027 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
1da177e4
LT
8028
8029 tg3_disable_ints(tp);
8030
8031 tg3_stop_fw(tp);
8032
8033 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
8034
63c3a66f 8035 if (tg3_flag(tp, INIT_COMPLETE))
e6de8ad1 8036 tg3_abort_hw(tp, 1);
1da177e4 8037
699c0193
MC
8038 /* Enable MAC control of LPI */
8039 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
8040 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
8041 TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
8042 TG3_CPMU_EEE_LNKIDL_UART_IDL);
8043
8044 tw32_f(TG3_CPMU_EEE_CTRL,
8045 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
8046
a386b901
MC
8047 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
8048 TG3_CPMU_EEEMD_LPI_IN_TX |
8049 TG3_CPMU_EEEMD_LPI_IN_RX |
8050 TG3_CPMU_EEEMD_EEE_ENABLE;
8051
8052 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8053 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
8054
63c3a66f 8055 if (tg3_flag(tp, ENABLE_APE))
a386b901
MC
8056 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
8057
8058 tw32_f(TG3_CPMU_EEE_MODE, val);
8059
8060 tw32_f(TG3_CPMU_EEE_DBTMR1,
8061 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
8062 TG3_CPMU_DBTMR1_LNKIDLE_2047US);
8063
8064 tw32_f(TG3_CPMU_EEE_DBTMR2,
d7f2ab20 8065 TG3_CPMU_DBTMR2_APE_TX_2047US |
a386b901 8066 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
699c0193
MC
8067 }
8068
603f1173 8069 if (reset_phy)
d4d2c558
MC
8070 tg3_phy_reset(tp);
8071
1da177e4
LT
8072 err = tg3_chip_reset(tp);
8073 if (err)
8074 return err;
8075
8076 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
8077
bcb37f6c 8078 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
d30cdd28
MC
8079 val = tr32(TG3_CPMU_CTRL);
8080 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
8081 tw32(TG3_CPMU_CTRL, val);
9acb961e
MC
8082
8083 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8084 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8085 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8086 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
8087
8088 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
8089 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
8090 val |= CPMU_LNK_AWARE_MACCLK_6_25;
8091 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
8092
8093 val = tr32(TG3_CPMU_HST_ACC);
8094 val &= ~CPMU_HST_ACC_MACCLK_MASK;
8095 val |= CPMU_HST_ACC_MACCLK_6_25;
8096 tw32(TG3_CPMU_HST_ACC, val);
d30cdd28
MC
8097 }
8098
33466d93
MC
8099 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
8100 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
8101 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
8102 PCIE_PWR_MGMT_L1_THRESH_4MS;
8103 tw32(PCIE_PWR_MGMT_THRESH, val);
521e6b90
MC
8104
8105 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
8106 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
8107
8108 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
33466d93 8109
f40386c8
MC
8110 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
8111 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
255ca311
MC
8112 }
8113
63c3a66f 8114 if (tg3_flag(tp, L1PLLPD_EN)) {
614b0590
MC
8115 u32 grc_mode = tr32(GRC_MODE);
8116
8117 /* Access the lower 1K of PL PCIE block registers. */
8118 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8119 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
8120
8121 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
8122 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
8123 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
8124
8125 tw32(GRC_MODE, grc_mode);
8126 }
8127
5093eedc
MC
8128 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
8129 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
8130 u32 grc_mode = tr32(GRC_MODE);
cea46462 8131
5093eedc
MC
8132 /* Access the lower 1K of PL PCIE block registers. */
8133 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8134 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
cea46462 8135
5093eedc
MC
8136 val = tr32(TG3_PCIE_TLDLPL_PORT +
8137 TG3_PCIE_PL_LO_PHYCTL5);
8138 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
8139 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
cea46462 8140
5093eedc
MC
8141 tw32(GRC_MODE, grc_mode);
8142 }
a977dbe8 8143
1ff30a59
MC
8144 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
8145 u32 grc_mode = tr32(GRC_MODE);
8146
8147 /* Access the lower 1K of DL PCIE block registers. */
8148 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8149 tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
8150
8151 val = tr32(TG3_PCIE_TLDLPL_PORT +
8152 TG3_PCIE_DL_LO_FTSMAX);
8153 val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
8154 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
8155 val | TG3_PCIE_DL_LO_FTSMAX_VAL);
8156
8157 tw32(GRC_MODE, grc_mode);
8158 }
8159
a977dbe8
MC
8160 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8161 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8162 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8163 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
cea46462
MC
8164 }
8165
1da177e4
LT
8166 /* This works around an issue with Athlon chipsets on
8167 * B3 tigon3 silicon. This bit has no effect on any
8168 * other revision. But do not set this on PCI Express
795d01c5 8169 * chips and don't even touch the clocks if the CPMU is present.
1da177e4 8170 */
63c3a66f
JP
8171 if (!tg3_flag(tp, CPMU_PRESENT)) {
8172 if (!tg3_flag(tp, PCI_EXPRESS))
795d01c5
MC
8173 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
8174 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
8175 }
1da177e4
LT
8176
8177 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
63c3a66f 8178 tg3_flag(tp, PCIX_MODE)) {
1da177e4
LT
8179 val = tr32(TG3PCI_PCISTATE);
8180 val |= PCISTATE_RETRY_SAME_DMA;
8181 tw32(TG3PCI_PCISTATE, val);
8182 }
8183
63c3a66f 8184 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
8185 /* Allow reads and writes to the
8186 * APE register and memory space.
8187 */
8188 val = tr32(TG3PCI_PCISTATE);
8189 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
8190 PCISTATE_ALLOW_APE_SHMEM_WR |
8191 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
8192 tw32(TG3PCI_PCISTATE, val);
8193 }
8194
1da177e4
LT
8195 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
8196 /* Enable some hw fixes. */
8197 val = tr32(TG3PCI_MSI_DATA);
8198 val |= (1 << 26) | (1 << 28) | (1 << 29);
8199 tw32(TG3PCI_MSI_DATA, val);
8200 }
8201
8202 /* Descriptor ring init may make accesses to the
8203 * NIC SRAM area to setup the TX descriptors, so we
8204 * can only do this after the hardware has been
8205 * successfully reset.
8206 */
32d8c572
MC
8207 err = tg3_init_rings(tp);
8208 if (err)
8209 return err;
1da177e4 8210
63c3a66f 8211 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
8212 val = tr32(TG3PCI_DMA_RW_CTRL) &
8213 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
1a319025
MC
8214 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
8215 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
0aebff48
MC
8216 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
8217 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8218 val |= DMA_RWCTRL_TAGGED_STAT_WA;
cbf9ca6c
MC
8219 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
8220 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
8221 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
d30cdd28
MC
8222 /* This value is determined during the probe time DMA
8223 * engine test, tg3_test_dma.
8224 */
8225 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
8226 }
1da177e4
LT
8227
8228 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
8229 GRC_MODE_4X_NIC_SEND_RINGS |
8230 GRC_MODE_NO_TX_PHDR_CSUM |
8231 GRC_MODE_NO_RX_PHDR_CSUM);
8232 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
d2d746f8
MC
8233
8234 /* Pseudo-header checksum is done by hardware logic and not
8235 * the offload processers, so make the chip do the pseudo-
8236 * header checksums on receive. For transmit it is more
8237 * convenient to do the pseudo-header checksum in software
8238 * as Linux does that on transmit for us in all cases.
8239 */
8240 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
1da177e4
LT
8241
8242 tw32(GRC_MODE,
8243 tp->grc_mode |
8244 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
8245
8246 /* Setup the timer prescalar register. Clock is always 66Mhz. */
8247 val = tr32(GRC_MISC_CFG);
8248 val &= ~0xff;
8249 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
8250 tw32(GRC_MISC_CFG, val);
8251
8252 /* Initialize MBUF/DESC pool. */
63c3a66f 8253 if (tg3_flag(tp, 5750_PLUS)) {
1da177e4
LT
8254 /* Do nothing. */
8255 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
8256 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
8257 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
8258 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
8259 else
8260 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
8261 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
8262 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
63c3a66f 8263 } else if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8264 int fw_len;
8265
077f849d 8266 fw_len = tp->fw_len;
1da177e4
LT
8267 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
8268 tw32(BUFMGR_MB_POOL_ADDR,
8269 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
8270 tw32(BUFMGR_MB_POOL_SIZE,
8271 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
8272 }
1da177e4 8273
0f893dc6 8274 if (tp->dev->mtu <= ETH_DATA_LEN) {
1da177e4
LT
8275 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8276 tp->bufmgr_config.mbuf_read_dma_low_water);
8277 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8278 tp->bufmgr_config.mbuf_mac_rx_low_water);
8279 tw32(BUFMGR_MB_HIGH_WATER,
8280 tp->bufmgr_config.mbuf_high_water);
8281 } else {
8282 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8283 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
8284 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8285 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
8286 tw32(BUFMGR_MB_HIGH_WATER,
8287 tp->bufmgr_config.mbuf_high_water_jumbo);
8288 }
8289 tw32(BUFMGR_DMA_LOW_WATER,
8290 tp->bufmgr_config.dma_low_water);
8291 tw32(BUFMGR_DMA_HIGH_WATER,
8292 tp->bufmgr_config.dma_high_water);
8293
d309a46e
MC
8294 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
8295 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8296 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
4d958473
MC
8297 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8298 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
8299 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
8300 val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
d309a46e 8301 tw32(BUFMGR_MODE, val);
1da177e4
LT
8302 for (i = 0; i < 2000; i++) {
8303 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
8304 break;
8305 udelay(10);
8306 }
8307 if (i >= 2000) {
05dbe005 8308 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
1da177e4
LT
8309 return -ENODEV;
8310 }
8311
eb07a940
MC
8312 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
8313 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
b5d3772c 8314
eb07a940 8315 tg3_setup_rxbd_thresholds(tp);
1da177e4
LT
8316
8317 /* Initialize TG3_BDINFO's at:
8318 * RCVDBDI_STD_BD: standard eth size rx ring
8319 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
8320 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
8321 *
8322 * like so:
8323 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
8324 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
8325 * ring attribute flags
8326 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
8327 *
8328 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
8329 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
8330 *
8331 * The size of each ring is fixed in the firmware, but the location is
8332 * configurable.
8333 */
8334 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8335 ((u64) tpr->rx_std_mapping >> 32));
1da177e4 8336 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8337 ((u64) tpr->rx_std_mapping & 0xffffffff));
63c3a66f 8338 if (!tg3_flag(tp, 5717_PLUS))
87668d35
MC
8339 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
8340 NIC_SRAM_RX_BUFFER_DESC);
1da177e4 8341
fdb72b38 8342 /* Disable the mini ring */
63c3a66f 8343 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8344 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
8345 BDINFO_FLAGS_DISABLED);
8346
fdb72b38
MC
8347 /* Program the jumbo buffer descriptor ring control
8348 * blocks on those devices that have them.
8349 */
bb18bb94 8350 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
63c3a66f 8351 (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
1da177e4 8352
63c3a66f 8353 if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
1da177e4 8354 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8355 ((u64) tpr->rx_jmb_mapping >> 32));
1da177e4 8356 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8357 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
de9f5230
MC
8358 val = TG3_RX_JMB_RING_SIZE(tp) <<
8359 BDINFO_FLAGS_MAXLEN_SHIFT;
1da177e4 8360 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
de9f5230 8361 val | BDINFO_FLAGS_USE_EXT_RECV);
63c3a66f 8362 if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
a50d0796 8363 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
87668d35
MC
8364 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
8365 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
1da177e4
LT
8366 } else {
8367 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
8368 BDINFO_FLAGS_DISABLED);
8369 }
8370
63c3a66f 8371 if (tg3_flag(tp, 57765_PLUS)) {
7cb32cf2 8372 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
de9f5230 8373 val = TG3_RX_STD_MAX_SIZE_5700;
7cb32cf2 8374 else
de9f5230 8375 val = TG3_RX_STD_MAX_SIZE_5717;
7cb32cf2
MC
8376 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
8377 val |= (TG3_RX_STD_DMA_SZ << 2);
8378 } else
04380d40 8379 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38 8380 } else
de9f5230 8381 val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38
MC
8382
8383 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
1da177e4 8384
411da640 8385 tpr->rx_std_prod_idx = tp->rx_pending;
66711e66 8386 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
1da177e4 8387
63c3a66f
JP
8388 tpr->rx_jmb_prod_idx =
8389 tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
66711e66 8390 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
1da177e4 8391
2d31ecaf
MC
8392 tg3_rings_reset(tp);
8393
1da177e4 8394 /* Initialize MAC address and backoff seed. */
986e0aeb 8395 __tg3_set_mac_addr(tp, 0);
1da177e4
LT
8396
8397 /* MTU + ethernet header + FCS + optional VLAN tag */
f7b493e0
MC
8398 tw32(MAC_RX_MTU_SIZE,
8399 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
1da177e4
LT
8400
8401 /* The slot time is changed by tg3_setup_phy if we
8402 * run at gigabit with half duplex.
8403 */
f2096f94
MC
8404 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
8405 (6 << TX_LENGTHS_IPG_SHIFT) |
8406 (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
8407
8408 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8409 val |= tr32(MAC_TX_LENGTHS) &
8410 (TX_LENGTHS_JMB_FRM_LEN_MSK |
8411 TX_LENGTHS_CNT_DWN_VAL_MSK);
8412
8413 tw32(MAC_TX_LENGTHS, val);
1da177e4
LT
8414
8415 /* Receive rules. */
8416 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
8417 tw32(RCVLPC_CONFIG, 0x0181);
8418
8419 /* Calculate RDMAC_MODE setting early, we need it to determine
8420 * the RCVLPC_STATE_ENABLE mask.
8421 */
8422 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
8423 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
8424 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
8425 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
8426 RDMAC_MODE_LNGREAD_ENAB);
85e94ced 8427
deabaac8 8428 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
0339e4e3
MC
8429 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
8430
57e6983c 8431 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0
MC
8432 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8433 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
d30cdd28
MC
8434 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
8435 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
8436 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
8437
c5908939
MC
8438 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8439 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 8440 if (tg3_flag(tp, TSO_CAPABLE) &&
c13e3713 8441 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
8442 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
8443 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 8444 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
8445 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8446 }
8447 }
8448
63c3a66f 8449 if (tg3_flag(tp, PCI_EXPRESS))
85e94ced
MC
8450 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8451
63c3a66f
JP
8452 if (tg3_flag(tp, HW_TSO_1) ||
8453 tg3_flag(tp, HW_TSO_2) ||
8454 tg3_flag(tp, HW_TSO_3))
027455ad
MC
8455 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
8456
108a6c16 8457 if (tg3_flag(tp, 57765_PLUS) ||
e849cdc3 8458 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
027455ad
MC
8459 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
8460 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
1da177e4 8461
f2096f94
MC
8462 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8463 rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
8464
41a8a7ee
MC
8465 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
8466 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
8467 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8468 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f 8469 tg3_flag(tp, 57765_PLUS)) {
41a8a7ee 8470 val = tr32(TG3_RDMA_RSRVCTRL_REG);
d78b59f5
MC
8471 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8472 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
b4495ed8
MC
8473 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
8474 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
8475 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
8476 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
8477 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
8478 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
b75cc0e4 8479 }
41a8a7ee
MC
8480 tw32(TG3_RDMA_RSRVCTRL_REG,
8481 val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
8482 }
8483
d78b59f5
MC
8484 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8485 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
d309a46e
MC
8486 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
8487 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
8488 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
8489 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
8490 }
8491
1da177e4 8492 /* Receive/send statistics. */
63c3a66f 8493 if (tg3_flag(tp, 5750_PLUS)) {
1661394e
MC
8494 val = tr32(RCVLPC_STATS_ENABLE);
8495 val &= ~RCVLPC_STATSENAB_DACK_FIX;
8496 tw32(RCVLPC_STATS_ENABLE, val);
8497 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
63c3a66f 8498 tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8499 val = tr32(RCVLPC_STATS_ENABLE);
8500 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
8501 tw32(RCVLPC_STATS_ENABLE, val);
8502 } else {
8503 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
8504 }
8505 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
8506 tw32(SNDDATAI_STATSENAB, 0xffffff);
8507 tw32(SNDDATAI_STATSCTRL,
8508 (SNDDATAI_SCTRL_ENABLE |
8509 SNDDATAI_SCTRL_FASTUPD));
8510
8511 /* Setup host coalescing engine. */
8512 tw32(HOSTCC_MODE, 0);
8513 for (i = 0; i < 2000; i++) {
8514 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
8515 break;
8516 udelay(10);
8517 }
8518
d244c892 8519 __tg3_set_coalesce(tp, &tp->coal);
1da177e4 8520
63c3a66f 8521 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
8522 /* Status/statistics block address. See tg3_timer,
8523 * the tg3_periodic_fetch_stats call there, and
8524 * tg3_get_stats to see how this works for 5705/5750 chips.
8525 */
1da177e4
LT
8526 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8527 ((u64) tp->stats_mapping >> 32));
8528 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8529 ((u64) tp->stats_mapping & 0xffffffff));
8530 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
2d31ecaf 8531
1da177e4 8532 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
2d31ecaf
MC
8533
8534 /* Clear statistics and status block memory areas */
8535 for (i = NIC_SRAM_STATS_BLK;
8536 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
8537 i += sizeof(u32)) {
8538 tg3_write_mem(tp, i, 0);
8539 udelay(40);
8540 }
1da177e4
LT
8541 }
8542
8543 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
8544
8545 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
8546 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
63c3a66f 8547 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8548 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
8549
f07e9af3
MC
8550 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
8551 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c94e3941
MC
8552 /* reset to prevent losing 1st rx packet intermittently */
8553 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8554 udelay(10);
8555 }
8556
3bda1258 8557 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
9e975cc2
MC
8558 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
8559 MAC_MODE_FHDE_ENABLE;
8560 if (tg3_flag(tp, ENABLE_APE))
8561 tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
63c3a66f 8562 if (!tg3_flag(tp, 5705_PLUS) &&
f07e9af3 8563 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
e8f3f6ca
MC
8564 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
8565 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
1da177e4
LT
8566 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
8567 udelay(40);
8568
314fba34 8569 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
63c3a66f 8570 * If TG3_FLAG_IS_NIC is zero, we should read the
314fba34
MC
8571 * register to preserve the GPIO settings for LOMs. The GPIOs,
8572 * whether used as inputs or outputs, are set by boot code after
8573 * reset.
8574 */
63c3a66f 8575 if (!tg3_flag(tp, IS_NIC)) {
314fba34
MC
8576 u32 gpio_mask;
8577
9d26e213
MC
8578 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
8579 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
8580 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
3e7d83bc
MC
8581
8582 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
8583 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
8584 GRC_LCLCTRL_GPIO_OUTPUT3;
8585
af36e6b6
MC
8586 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
8587 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
8588
aaf84465 8589 tp->grc_local_ctrl &= ~gpio_mask;
314fba34
MC
8590 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
8591
8592 /* GPIO1 must be driven high for eeprom write protect */
63c3a66f 8593 if (tg3_flag(tp, EEPROM_WRITE_PROT))
9d26e213
MC
8594 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
8595 GRC_LCLCTRL_GPIO_OUTPUT1);
314fba34 8596 }
1da177e4
LT
8597 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8598 udelay(100);
8599
63c3a66f 8600 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1) {
baf8a94a
MC
8601 val = tr32(MSGINT_MODE);
8602 val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
8603 tw32(MSGINT_MODE, val);
8604 }
8605
63c3a66f 8606 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
8607 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
8608 udelay(40);
8609 }
8610
8611 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
8612 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
8613 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
8614 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
8615 WDMAC_MODE_LNGREAD_ENAB);
8616
c5908939
MC
8617 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8618 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 8619 if (tg3_flag(tp, TSO_CAPABLE) &&
1da177e4
LT
8620 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
8621 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
8622 /* nothing */
8623 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 8624 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
8625 val |= WDMAC_MODE_RX_ACCEL;
8626 }
8627 }
8628
d9ab5ad1 8629 /* Enable host coalescing bug fix */
63c3a66f 8630 if (tg3_flag(tp, 5755_PLUS))
f51f3562 8631 val |= WDMAC_MODE_STATUS_TAG_FIX;
d9ab5ad1 8632
788a035e
MC
8633 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
8634 val |= WDMAC_MODE_BURST_ALL_DATA;
8635
1da177e4
LT
8636 tw32_f(WDMAC_MODE, val);
8637 udelay(40);
8638
63c3a66f 8639 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
8640 u16 pcix_cmd;
8641
8642 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8643 &pcix_cmd);
1da177e4 8644 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
9974a356
MC
8645 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
8646 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8647 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
9974a356
MC
8648 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
8649 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8650 }
9974a356
MC
8651 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8652 pcix_cmd);
1da177e4
LT
8653 }
8654
8655 tw32_f(RDMAC_MODE, rdmac_mode);
8656 udelay(40);
8657
8658 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
63c3a66f 8659 if (!tg3_flag(tp, 5705_PLUS))
1da177e4 8660 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
9936bcf6
MC
8661
8662 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
8663 tw32(SNDDATAC_MODE,
8664 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
8665 else
8666 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
8667
1da177e4
LT
8668 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
8669 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
7cb32cf2 8670 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
63c3a66f 8671 if (tg3_flag(tp, LRG_PROD_RING_CAP))
7cb32cf2
MC
8672 val |= RCVDBDI_MODE_LRG_RING_SZ;
8673 tw32(RCVDBDI_MODE, val);
1da177e4 8674 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
63c3a66f
JP
8675 if (tg3_flag(tp, HW_TSO_1) ||
8676 tg3_flag(tp, HW_TSO_2) ||
8677 tg3_flag(tp, HW_TSO_3))
1da177e4 8678 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
baf8a94a 8679 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
63c3a66f 8680 if (tg3_flag(tp, ENABLE_TSS))
baf8a94a
MC
8681 val |= SNDBDI_MODE_MULTI_TXQ_EN;
8682 tw32(SNDBDI_MODE, val);
1da177e4
LT
8683 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
8684
8685 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
8686 err = tg3_load_5701_a0_firmware_fix(tp);
8687 if (err)
8688 return err;
8689 }
8690
63c3a66f 8691 if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8692 err = tg3_load_tso_firmware(tp);
8693 if (err)
8694 return err;
8695 }
1da177e4
LT
8696
8697 tp->tx_mode = TX_MODE_ENABLE;
f2096f94 8698
63c3a66f 8699 if (tg3_flag(tp, 5755_PLUS) ||
b1d05210
MC
8700 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
8701 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
f2096f94
MC
8702
8703 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
8704 val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
8705 tp->tx_mode &= ~val;
8706 tp->tx_mode |= tr32(MAC_TX_MODE) & val;
8707 }
8708
1da177e4
LT
8709 tw32_f(MAC_TX_MODE, tp->tx_mode);
8710 udelay(100);
8711
63c3a66f 8712 if (tg3_flag(tp, ENABLE_RSS)) {
baf8a94a
MC
8713 u32 reg = MAC_RSS_INDIR_TBL_0;
8714 u8 *ent = (u8 *)&val;
8715
8716 /* Setup the indirection table */
8717 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
8718 int idx = i % sizeof(val);
8719
5efeeea1 8720 ent[idx] = i % (tp->irq_cnt - 1);
baf8a94a
MC
8721 if (idx == sizeof(val) - 1) {
8722 tw32(reg, val);
8723 reg += 4;
8724 }
8725 }
8726
8727 /* Setup the "secret" hash key. */
8728 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
8729 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
8730 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
8731 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
8732 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
8733 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
8734 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
8735 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
8736 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
8737 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
8738 }
8739
1da177e4 8740 tp->rx_mode = RX_MODE_ENABLE;
63c3a66f 8741 if (tg3_flag(tp, 5755_PLUS))
af36e6b6
MC
8742 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
8743
63c3a66f 8744 if (tg3_flag(tp, ENABLE_RSS))
baf8a94a
MC
8745 tp->rx_mode |= RX_MODE_RSS_ENABLE |
8746 RX_MODE_RSS_ITBL_HASH_BITS_7 |
8747 RX_MODE_RSS_IPV6_HASH_EN |
8748 RX_MODE_RSS_TCP_IPV6_HASH_EN |
8749 RX_MODE_RSS_IPV4_HASH_EN |
8750 RX_MODE_RSS_TCP_IPV4_HASH_EN;
8751
1da177e4
LT
8752 tw32_f(MAC_RX_MODE, tp->rx_mode);
8753 udelay(10);
8754
1da177e4
LT
8755 tw32(MAC_LED_CTRL, tp->led_ctrl);
8756
8757 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
f07e9af3 8758 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4
LT
8759 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8760 udelay(10);
8761 }
8762 tw32_f(MAC_RX_MODE, tp->rx_mode);
8763 udelay(10);
8764
f07e9af3 8765 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4 8766 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
f07e9af3 8767 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
1da177e4
LT
8768 /* Set drive transmission level to 1.2V */
8769 /* only if the signal pre-emphasis bit is not set */
8770 val = tr32(MAC_SERDES_CFG);
8771 val &= 0xfffff000;
8772 val |= 0x880;
8773 tw32(MAC_SERDES_CFG, val);
8774 }
8775 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
8776 tw32(MAC_SERDES_CFG, 0x616000);
8777 }
8778
8779 /* Prevent chip from dropping frames when flow control
8780 * is enabled.
8781 */
666bc831
MC
8782 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8783 val = 1;
8784 else
8785 val = 2;
8786 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
1da177e4
LT
8787
8788 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
f07e9af3 8789 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
1da177e4 8790 /* Use hardware link auto-negotiation */
63c3a66f 8791 tg3_flag_set(tp, HW_AUTONEG);
1da177e4
LT
8792 }
8793
f07e9af3 8794 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
6ff6f81d 8795 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
d4d2c558
MC
8796 u32 tmp;
8797
8798 tmp = tr32(SERDES_RX_CTRL);
8799 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
8800 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
8801 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
8802 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8803 }
8804
63c3a66f 8805 if (!tg3_flag(tp, USE_PHYLIB)) {
80096068
MC
8806 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
8807 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
8808 tp->link_config.speed = tp->link_config.orig_speed;
8809 tp->link_config.duplex = tp->link_config.orig_duplex;
8810 tp->link_config.autoneg = tp->link_config.orig_autoneg;
8811 }
1da177e4 8812
dd477003
MC
8813 err = tg3_setup_phy(tp, 0);
8814 if (err)
8815 return err;
1da177e4 8816
f07e9af3
MC
8817 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
8818 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
dd477003
MC
8819 u32 tmp;
8820
8821 /* Clear CRC stats. */
8822 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
8823 tg3_writephy(tp, MII_TG3_TEST1,
8824 tmp | MII_TG3_TEST1_CRC_EN);
f08aa1a8 8825 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
dd477003 8826 }
1da177e4
LT
8827 }
8828 }
8829
8830 __tg3_set_rx_mode(tp->dev);
8831
8832 /* Initialize receive rules. */
8833 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
8834 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
8835 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
8836 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
8837
63c3a66f 8838 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
1da177e4
LT
8839 limit = 8;
8840 else
8841 limit = 16;
63c3a66f 8842 if (tg3_flag(tp, ENABLE_ASF))
1da177e4
LT
8843 limit -= 4;
8844 switch (limit) {
8845 case 16:
8846 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
8847 case 15:
8848 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
8849 case 14:
8850 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
8851 case 13:
8852 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
8853 case 12:
8854 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
8855 case 11:
8856 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
8857 case 10:
8858 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
8859 case 9:
8860 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
8861 case 8:
8862 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
8863 case 7:
8864 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
8865 case 6:
8866 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
8867 case 5:
8868 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
8869 case 4:
8870 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
8871 case 3:
8872 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
8873 case 2:
8874 case 1:
8875
8876 default:
8877 break;
855e1111 8878 }
1da177e4 8879
63c3a66f 8880 if (tg3_flag(tp, ENABLE_APE))
9ce768ea
MC
8881 /* Write our heartbeat update interval to APE. */
8882 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
8883 APE_HOST_HEARTBEAT_INT_DISABLE);
0d3031d9 8884
1da177e4
LT
8885 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
8886
1da177e4
LT
8887 return 0;
8888}
8889
8890/* Called at device open time to get the chip ready for
8891 * packet processing. Invoked with tp->lock held.
8892 */
8e7a22e3 8893static int tg3_init_hw(struct tg3 *tp, int reset_phy)
1da177e4 8894{
1da177e4
LT
8895 tg3_switch_clocks(tp);
8896
8897 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
8898
2f751b67 8899 return tg3_reset_hw(tp, reset_phy);
1da177e4
LT
8900}
8901
8902#define TG3_STAT_ADD32(PSTAT, REG) \
8903do { u32 __val = tr32(REG); \
8904 (PSTAT)->low += __val; \
8905 if ((PSTAT)->low < __val) \
8906 (PSTAT)->high += 1; \
8907} while (0)
8908
8909static void tg3_periodic_fetch_stats(struct tg3 *tp)
8910{
8911 struct tg3_hw_stats *sp = tp->hw_stats;
8912
8913 if (!netif_carrier_ok(tp->dev))
8914 return;
8915
8916 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
8917 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
8918 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
8919 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
8920 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
8921 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
8922 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
8923 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
8924 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
8925 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
8926 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
8927 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
8928 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
8929
8930 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
8931 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
8932 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
8933 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
8934 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
8935 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
8936 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
8937 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
8938 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
8939 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
8940 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
8941 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
8942 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
8943 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
463d305b
MC
8944
8945 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
310050fa
MC
8946 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
8947 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
8948 tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
4d958473
MC
8949 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
8950 } else {
8951 u32 val = tr32(HOSTCC_FLOW_ATTN);
8952 val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
8953 if (val) {
8954 tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
8955 sp->rx_discards.low += val;
8956 if (sp->rx_discards.low < val)
8957 sp->rx_discards.high += 1;
8958 }
8959 sp->mbuf_lwm_thresh_hit = sp->rx_discards;
8960 }
463d305b 8961 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
1da177e4
LT
8962}
8963
0e6cf6a9
MC
8964static void tg3_chk_missed_msi(struct tg3 *tp)
8965{
8966 u32 i;
8967
8968 for (i = 0; i < tp->irq_cnt; i++) {
8969 struct tg3_napi *tnapi = &tp->napi[i];
8970
8971 if (tg3_has_work(tnapi)) {
8972 if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
8973 tnapi->last_tx_cons == tnapi->tx_cons) {
8974 if (tnapi->chk_msi_cnt < 1) {
8975 tnapi->chk_msi_cnt++;
8976 return;
8977 }
8978 tw32_mailbox(tnapi->int_mbox,
8979 tnapi->last_tag << 24);
8980 }
8981 }
8982 tnapi->chk_msi_cnt = 0;
8983 tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
8984 tnapi->last_tx_cons = tnapi->tx_cons;
8985 }
8986}
8987
1da177e4
LT
8988static void tg3_timer(unsigned long __opaque)
8989{
8990 struct tg3 *tp = (struct tg3 *) __opaque;
1da177e4 8991
f475f163
MC
8992 if (tp->irq_sync)
8993 goto restart_timer;
8994
f47c11ee 8995 spin_lock(&tp->lock);
1da177e4 8996
0e6cf6a9
MC
8997 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8998 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8999 tg3_chk_missed_msi(tp);
9000
63c3a66f 9001 if (!tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
9002 /* All of this garbage is because when using non-tagged
9003 * IRQ status the mailbox/status_block protocol the chip
9004 * uses with the cpu is race prone.
9005 */
898a56f8 9006 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
fac9b83e
DM
9007 tw32(GRC_LOCAL_CTRL,
9008 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
9009 } else {
9010 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 9011 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
fac9b83e 9012 }
1da177e4 9013
fac9b83e 9014 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
63c3a66f 9015 tg3_flag_set(tp, RESTART_TIMER);
f47c11ee 9016 spin_unlock(&tp->lock);
fac9b83e
DM
9017 schedule_work(&tp->reset_task);
9018 return;
9019 }
1da177e4
LT
9020 }
9021
1da177e4
LT
9022 /* This part only runs once per second. */
9023 if (!--tp->timer_counter) {
63c3a66f 9024 if (tg3_flag(tp, 5705_PLUS))
fac9b83e
DM
9025 tg3_periodic_fetch_stats(tp);
9026
b0c5943f
MC
9027 if (tp->setlpicnt && !--tp->setlpicnt)
9028 tg3_phy_eee_enable(tp);
52b02d04 9029
63c3a66f 9030 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
9031 u32 mac_stat;
9032 int phy_event;
9033
9034 mac_stat = tr32(MAC_STATUS);
9035
9036 phy_event = 0;
f07e9af3 9037 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
1da177e4
LT
9038 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
9039 phy_event = 1;
9040 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
9041 phy_event = 1;
9042
9043 if (phy_event)
9044 tg3_setup_phy(tp, 0);
63c3a66f 9045 } else if (tg3_flag(tp, POLL_SERDES)) {
1da177e4
LT
9046 u32 mac_stat = tr32(MAC_STATUS);
9047 int need_setup = 0;
9048
9049 if (netif_carrier_ok(tp->dev) &&
9050 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
9051 need_setup = 1;
9052 }
be98da6a 9053 if (!netif_carrier_ok(tp->dev) &&
1da177e4
LT
9054 (mac_stat & (MAC_STATUS_PCS_SYNCED |
9055 MAC_STATUS_SIGNAL_DET))) {
9056 need_setup = 1;
9057 }
9058 if (need_setup) {
3d3ebe74
MC
9059 if (!tp->serdes_counter) {
9060 tw32_f(MAC_MODE,
9061 (tp->mac_mode &
9062 ~MAC_MODE_PORT_MODE_MASK));
9063 udelay(40);
9064 tw32_f(MAC_MODE, tp->mac_mode);
9065 udelay(40);
9066 }
1da177e4
LT
9067 tg3_setup_phy(tp, 0);
9068 }
f07e9af3 9069 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
63c3a66f 9070 tg3_flag(tp, 5780_CLASS)) {
747e8f8b 9071 tg3_serdes_parallel_detect(tp);
57d8b880 9072 }
1da177e4
LT
9073
9074 tp->timer_counter = tp->timer_multiplier;
9075 }
9076
130b8e4d
MC
9077 /* Heartbeat is only sent once every 2 seconds.
9078 *
9079 * The heartbeat is to tell the ASF firmware that the host
9080 * driver is still alive. In the event that the OS crashes,
9081 * ASF needs to reset the hardware to free up the FIFO space
9082 * that may be filled with rx packets destined for the host.
9083 * If the FIFO is full, ASF will no longer function properly.
9084 *
9085 * Unintended resets have been reported on real time kernels
9086 * where the timer doesn't run on time. Netpoll will also have
9087 * same problem.
9088 *
9089 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
9090 * to check the ring condition when the heartbeat is expiring
9091 * before doing the reset. This will prevent most unintended
9092 * resets.
9093 */
1da177e4 9094 if (!--tp->asf_counter) {
63c3a66f 9095 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
7c5026aa
MC
9096 tg3_wait_for_event_ack(tp);
9097
bbadf503 9098 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
130b8e4d 9099 FWCMD_NICDRV_ALIVE3);
bbadf503 9100 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
c6cdf436
MC
9101 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
9102 TG3_FW_UPDATE_TIMEOUT_SEC);
4ba526ce
MC
9103
9104 tg3_generate_fw_event(tp);
1da177e4
LT
9105 }
9106 tp->asf_counter = tp->asf_multiplier;
9107 }
9108
f47c11ee 9109 spin_unlock(&tp->lock);
1da177e4 9110
f475f163 9111restart_timer:
1da177e4
LT
9112 tp->timer.expires = jiffies + tp->timer_offset;
9113 add_timer(&tp->timer);
9114}
9115
4f125f42 9116static int tg3_request_irq(struct tg3 *tp, int irq_num)
fcfa0a32 9117{
7d12e780 9118 irq_handler_t fn;
fcfa0a32 9119 unsigned long flags;
4f125f42
MC
9120 char *name;
9121 struct tg3_napi *tnapi = &tp->napi[irq_num];
9122
9123 if (tp->irq_cnt == 1)
9124 name = tp->dev->name;
9125 else {
9126 name = &tnapi->irq_lbl[0];
9127 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
9128 name[IFNAMSIZ-1] = 0;
9129 }
fcfa0a32 9130
63c3a66f 9131 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
fcfa0a32 9132 fn = tg3_msi;
63c3a66f 9133 if (tg3_flag(tp, 1SHOT_MSI))
fcfa0a32 9134 fn = tg3_msi_1shot;
ab392d2d 9135 flags = 0;
fcfa0a32
MC
9136 } else {
9137 fn = tg3_interrupt;
63c3a66f 9138 if (tg3_flag(tp, TAGGED_STATUS))
fcfa0a32 9139 fn = tg3_interrupt_tagged;
ab392d2d 9140 flags = IRQF_SHARED;
fcfa0a32 9141 }
4f125f42
MC
9142
9143 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
fcfa0a32
MC
9144}
9145
7938109f
MC
9146static int tg3_test_interrupt(struct tg3 *tp)
9147{
09943a18 9148 struct tg3_napi *tnapi = &tp->napi[0];
7938109f 9149 struct net_device *dev = tp->dev;
b16250e3 9150 int err, i, intr_ok = 0;
f6eb9b1f 9151 u32 val;
7938109f 9152
d4bc3927
MC
9153 if (!netif_running(dev))
9154 return -ENODEV;
9155
7938109f
MC
9156 tg3_disable_ints(tp);
9157
4f125f42 9158 free_irq(tnapi->irq_vec, tnapi);
7938109f 9159
f6eb9b1f
MC
9160 /*
9161 * Turn off MSI one shot mode. Otherwise this test has no
9162 * observable way to know whether the interrupt was delivered.
9163 */
63c3a66f 9164 if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
f6eb9b1f
MC
9165 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
9166 tw32(MSGINT_MODE, val);
9167 }
9168
4f125f42 9169 err = request_irq(tnapi->irq_vec, tg3_test_isr,
09943a18 9170 IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
7938109f
MC
9171 if (err)
9172 return err;
9173
898a56f8 9174 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
7938109f
MC
9175 tg3_enable_ints(tp);
9176
9177 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 9178 tnapi->coal_now);
7938109f
MC
9179
9180 for (i = 0; i < 5; i++) {
b16250e3
MC
9181 u32 int_mbox, misc_host_ctrl;
9182
898a56f8 9183 int_mbox = tr32_mailbox(tnapi->int_mbox);
b16250e3
MC
9184 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
9185
9186 if ((int_mbox != 0) ||
9187 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
9188 intr_ok = 1;
7938109f 9189 break;
b16250e3
MC
9190 }
9191
7938109f
MC
9192 msleep(10);
9193 }
9194
9195 tg3_disable_ints(tp);
9196
4f125f42 9197 free_irq(tnapi->irq_vec, tnapi);
6aa20a22 9198
4f125f42 9199 err = tg3_request_irq(tp, 0);
7938109f
MC
9200
9201 if (err)
9202 return err;
9203
f6eb9b1f
MC
9204 if (intr_ok) {
9205 /* Reenable MSI one shot mode. */
63c3a66f 9206 if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
f6eb9b1f
MC
9207 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
9208 tw32(MSGINT_MODE, val);
9209 }
7938109f 9210 return 0;
f6eb9b1f 9211 }
7938109f
MC
9212
9213 return -EIO;
9214}
9215
9216/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
9217 * successfully restored
9218 */
9219static int tg3_test_msi(struct tg3 *tp)
9220{
7938109f
MC
9221 int err;
9222 u16 pci_cmd;
9223
63c3a66f 9224 if (!tg3_flag(tp, USING_MSI))
7938109f
MC
9225 return 0;
9226
9227 /* Turn off SERR reporting in case MSI terminates with Master
9228 * Abort.
9229 */
9230 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
9231 pci_write_config_word(tp->pdev, PCI_COMMAND,
9232 pci_cmd & ~PCI_COMMAND_SERR);
9233
9234 err = tg3_test_interrupt(tp);
9235
9236 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
9237
9238 if (!err)
9239 return 0;
9240
9241 /* other failures */
9242 if (err != -EIO)
9243 return err;
9244
9245 /* MSI test failed, go back to INTx mode */
5129c3a3
MC
9246 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
9247 "to INTx mode. Please report this failure to the PCI "
9248 "maintainer and include system chipset information\n");
7938109f 9249
4f125f42 9250 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
09943a18 9251
7938109f
MC
9252 pci_disable_msi(tp->pdev);
9253
63c3a66f 9254 tg3_flag_clear(tp, USING_MSI);
dc8bf1b1 9255 tp->napi[0].irq_vec = tp->pdev->irq;
7938109f 9256
4f125f42 9257 err = tg3_request_irq(tp, 0);
7938109f
MC
9258 if (err)
9259 return err;
9260
9261 /* Need to reset the chip because the MSI cycle may have terminated
9262 * with Master Abort.
9263 */
f47c11ee 9264 tg3_full_lock(tp, 1);
7938109f 9265
944d980e 9266 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
8e7a22e3 9267 err = tg3_init_hw(tp, 1);
7938109f 9268
f47c11ee 9269 tg3_full_unlock(tp);
7938109f
MC
9270
9271 if (err)
4f125f42 9272 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
7938109f
MC
9273
9274 return err;
9275}
9276
9e9fd12d
MC
9277static int tg3_request_firmware(struct tg3 *tp)
9278{
9279 const __be32 *fw_data;
9280
9281 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
05dbe005
JP
9282 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
9283 tp->fw_needed);
9e9fd12d
MC
9284 return -ENOENT;
9285 }
9286
9287 fw_data = (void *)tp->fw->data;
9288
9289 /* Firmware blob starts with version numbers, followed by
9290 * start address and _full_ length including BSS sections
9291 * (which must be longer than the actual data, of course
9292 */
9293
9294 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
9295 if (tp->fw_len < (tp->fw->size - 12)) {
05dbe005
JP
9296 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
9297 tp->fw_len, tp->fw_needed);
9e9fd12d
MC
9298 release_firmware(tp->fw);
9299 tp->fw = NULL;
9300 return -EINVAL;
9301 }
9302
9303 /* We no longer need firmware; we have it. */
9304 tp->fw_needed = NULL;
9305 return 0;
9306}
9307
679563f4
MC
9308static bool tg3_enable_msix(struct tg3 *tp)
9309{
9310 int i, rc, cpus = num_online_cpus();
9311 struct msix_entry msix_ent[tp->irq_max];
9312
9313 if (cpus == 1)
9314 /* Just fallback to the simpler MSI mode. */
9315 return false;
9316
9317 /*
9318 * We want as many rx rings enabled as there are cpus.
9319 * The first MSIX vector only deals with link interrupts, etc,
9320 * so we add one to the number of vectors we are requesting.
9321 */
9322 tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
9323
9324 for (i = 0; i < tp->irq_max; i++) {
9325 msix_ent[i].entry = i;
9326 msix_ent[i].vector = 0;
9327 }
9328
9329 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
2430b031
MC
9330 if (rc < 0) {
9331 return false;
9332 } else if (rc != 0) {
679563f4
MC
9333 if (pci_enable_msix(tp->pdev, msix_ent, rc))
9334 return false;
05dbe005
JP
9335 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
9336 tp->irq_cnt, rc);
679563f4
MC
9337 tp->irq_cnt = rc;
9338 }
9339
9340 for (i = 0; i < tp->irq_max; i++)
9341 tp->napi[i].irq_vec = msix_ent[i].vector;
9342
2ddaad39
BH
9343 netif_set_real_num_tx_queues(tp->dev, 1);
9344 rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
9345 if (netif_set_real_num_rx_queues(tp->dev, rc)) {
9346 pci_disable_msix(tp->pdev);
9347 return false;
9348 }
b92b9040
MC
9349
9350 if (tp->irq_cnt > 1) {
63c3a66f 9351 tg3_flag_set(tp, ENABLE_RSS);
d78b59f5
MC
9352
9353 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
9354 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
63c3a66f 9355 tg3_flag_set(tp, ENABLE_TSS);
b92b9040
MC
9356 netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
9357 }
9358 }
2430b031 9359
679563f4
MC
9360 return true;
9361}
9362
07b0173c
MC
9363static void tg3_ints_init(struct tg3 *tp)
9364{
63c3a66f
JP
9365 if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
9366 !tg3_flag(tp, TAGGED_STATUS)) {
07b0173c
MC
9367 /* All MSI supporting chips should support tagged
9368 * status. Assert that this is the case.
9369 */
5129c3a3
MC
9370 netdev_warn(tp->dev,
9371 "MSI without TAGGED_STATUS? Not using MSI\n");
679563f4 9372 goto defcfg;
07b0173c 9373 }
4f125f42 9374
63c3a66f
JP
9375 if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
9376 tg3_flag_set(tp, USING_MSIX);
9377 else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
9378 tg3_flag_set(tp, USING_MSI);
679563f4 9379
63c3a66f 9380 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
679563f4 9381 u32 msi_mode = tr32(MSGINT_MODE);
63c3a66f 9382 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
baf8a94a 9383 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
679563f4
MC
9384 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
9385 }
9386defcfg:
63c3a66f 9387 if (!tg3_flag(tp, USING_MSIX)) {
679563f4
MC
9388 tp->irq_cnt = 1;
9389 tp->napi[0].irq_vec = tp->pdev->irq;
2ddaad39 9390 netif_set_real_num_tx_queues(tp->dev, 1);
85407885 9391 netif_set_real_num_rx_queues(tp->dev, 1);
679563f4 9392 }
07b0173c
MC
9393}
9394
9395static void tg3_ints_fini(struct tg3 *tp)
9396{
63c3a66f 9397 if (tg3_flag(tp, USING_MSIX))
679563f4 9398 pci_disable_msix(tp->pdev);
63c3a66f 9399 else if (tg3_flag(tp, USING_MSI))
679563f4 9400 pci_disable_msi(tp->pdev);
63c3a66f
JP
9401 tg3_flag_clear(tp, USING_MSI);
9402 tg3_flag_clear(tp, USING_MSIX);
9403 tg3_flag_clear(tp, ENABLE_RSS);
9404 tg3_flag_clear(tp, ENABLE_TSS);
07b0173c
MC
9405}
9406
1da177e4
LT
9407static int tg3_open(struct net_device *dev)
9408{
9409 struct tg3 *tp = netdev_priv(dev);
4f125f42 9410 int i, err;
1da177e4 9411
9e9fd12d
MC
9412 if (tp->fw_needed) {
9413 err = tg3_request_firmware(tp);
9414 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
9415 if (err)
9416 return err;
9417 } else if (err) {
05dbe005 9418 netdev_warn(tp->dev, "TSO capability disabled\n");
63c3a66f
JP
9419 tg3_flag_clear(tp, TSO_CAPABLE);
9420 } else if (!tg3_flag(tp, TSO_CAPABLE)) {
05dbe005 9421 netdev_notice(tp->dev, "TSO capability restored\n");
63c3a66f 9422 tg3_flag_set(tp, TSO_CAPABLE);
9e9fd12d
MC
9423 }
9424 }
9425
c49a1561
MC
9426 netif_carrier_off(tp->dev);
9427
c866b7ea 9428 err = tg3_power_up(tp);
2f751b67 9429 if (err)
bc1c7567 9430 return err;
2f751b67
MC
9431
9432 tg3_full_lock(tp, 0);
bc1c7567 9433
1da177e4 9434 tg3_disable_ints(tp);
63c3a66f 9435 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 9436
f47c11ee 9437 tg3_full_unlock(tp);
1da177e4 9438
679563f4
MC
9439 /*
9440 * Setup interrupts first so we know how
9441 * many NAPI resources to allocate
9442 */
9443 tg3_ints_init(tp);
9444
1da177e4
LT
9445 /* The placement of this call is tied
9446 * to the setup and use of Host TX descriptors.
9447 */
9448 err = tg3_alloc_consistent(tp);
9449 if (err)
679563f4 9450 goto err_out1;
88b06bc2 9451
66cfd1bd
MC
9452 tg3_napi_init(tp);
9453
fed97810 9454 tg3_napi_enable(tp);
1da177e4 9455
4f125f42
MC
9456 for (i = 0; i < tp->irq_cnt; i++) {
9457 struct tg3_napi *tnapi = &tp->napi[i];
9458 err = tg3_request_irq(tp, i);
9459 if (err) {
9460 for (i--; i >= 0; i--)
9461 free_irq(tnapi->irq_vec, tnapi);
9462 break;
9463 }
9464 }
1da177e4 9465
07b0173c 9466 if (err)
679563f4 9467 goto err_out2;
bea3348e 9468
f47c11ee 9469 tg3_full_lock(tp, 0);
1da177e4 9470
8e7a22e3 9471 err = tg3_init_hw(tp, 1);
1da177e4 9472 if (err) {
944d980e 9473 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
9474 tg3_free_rings(tp);
9475 } else {
0e6cf6a9
MC
9476 if (tg3_flag(tp, TAGGED_STATUS) &&
9477 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
9478 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765)
fac9b83e
DM
9479 tp->timer_offset = HZ;
9480 else
9481 tp->timer_offset = HZ / 10;
9482
9483 BUG_ON(tp->timer_offset > HZ);
9484 tp->timer_counter = tp->timer_multiplier =
9485 (HZ / tp->timer_offset);
9486 tp->asf_counter = tp->asf_multiplier =
28fbef78 9487 ((HZ / tp->timer_offset) * 2);
1da177e4
LT
9488
9489 init_timer(&tp->timer);
9490 tp->timer.expires = jiffies + tp->timer_offset;
9491 tp->timer.data = (unsigned long) tp;
9492 tp->timer.function = tg3_timer;
1da177e4
LT
9493 }
9494
f47c11ee 9495 tg3_full_unlock(tp);
1da177e4 9496
07b0173c 9497 if (err)
679563f4 9498 goto err_out3;
1da177e4 9499
63c3a66f 9500 if (tg3_flag(tp, USING_MSI)) {
7938109f 9501 err = tg3_test_msi(tp);
fac9b83e 9502
7938109f 9503 if (err) {
f47c11ee 9504 tg3_full_lock(tp, 0);
944d980e 9505 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
7938109f 9506 tg3_free_rings(tp);
f47c11ee 9507 tg3_full_unlock(tp);
7938109f 9508
679563f4 9509 goto err_out2;
7938109f 9510 }
fcfa0a32 9511
63c3a66f 9512 if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
f6eb9b1f 9513 u32 val = tr32(PCIE_TRANSACTION_CFG);
fcfa0a32 9514
f6eb9b1f
MC
9515 tw32(PCIE_TRANSACTION_CFG,
9516 val | PCIE_TRANS_CFG_1SHOT_MSI);
fcfa0a32 9517 }
7938109f
MC
9518 }
9519
b02fd9e3
MC
9520 tg3_phy_start(tp);
9521
f47c11ee 9522 tg3_full_lock(tp, 0);
1da177e4 9523
7938109f 9524 add_timer(&tp->timer);
63c3a66f 9525 tg3_flag_set(tp, INIT_COMPLETE);
1da177e4
LT
9526 tg3_enable_ints(tp);
9527
f47c11ee 9528 tg3_full_unlock(tp);
1da177e4 9529
fe5f5787 9530 netif_tx_start_all_queues(dev);
1da177e4 9531
06c03c02
MB
9532 /*
9533 * Reset loopback feature if it was turned on while the device was down
9534 * make sure that it's installed properly now.
9535 */
9536 if (dev->features & NETIF_F_LOOPBACK)
9537 tg3_set_loopback(dev, dev->features);
9538
1da177e4 9539 return 0;
07b0173c 9540
679563f4 9541err_out3:
4f125f42
MC
9542 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9543 struct tg3_napi *tnapi = &tp->napi[i];
9544 free_irq(tnapi->irq_vec, tnapi);
9545 }
07b0173c 9546
679563f4 9547err_out2:
fed97810 9548 tg3_napi_disable(tp);
66cfd1bd 9549 tg3_napi_fini(tp);
07b0173c 9550 tg3_free_consistent(tp);
679563f4
MC
9551
9552err_out1:
9553 tg3_ints_fini(tp);
cd0d7228
MC
9554 tg3_frob_aux_power(tp, false);
9555 pci_set_power_state(tp->pdev, PCI_D3hot);
07b0173c 9556 return err;
1da177e4
LT
9557}
9558
511d2224
ED
9559static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
9560 struct rtnl_link_stats64 *);
1da177e4
LT
9561static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
9562
9563static int tg3_close(struct net_device *dev)
9564{
4f125f42 9565 int i;
1da177e4
LT
9566 struct tg3 *tp = netdev_priv(dev);
9567
fed97810 9568 tg3_napi_disable(tp);
28e53bdd 9569 cancel_work_sync(&tp->reset_task);
7faa006f 9570
fe5f5787 9571 netif_tx_stop_all_queues(dev);
1da177e4
LT
9572
9573 del_timer_sync(&tp->timer);
9574
24bb4fb6
MC
9575 tg3_phy_stop(tp);
9576
f47c11ee 9577 tg3_full_lock(tp, 1);
1da177e4
LT
9578
9579 tg3_disable_ints(tp);
9580
944d980e 9581 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 9582 tg3_free_rings(tp);
63c3a66f 9583 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 9584
f47c11ee 9585 tg3_full_unlock(tp);
1da177e4 9586
4f125f42
MC
9587 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9588 struct tg3_napi *tnapi = &tp->napi[i];
9589 free_irq(tnapi->irq_vec, tnapi);
9590 }
07b0173c
MC
9591
9592 tg3_ints_fini(tp);
1da177e4 9593
511d2224
ED
9594 tg3_get_stats64(tp->dev, &tp->net_stats_prev);
9595
1da177e4
LT
9596 memcpy(&tp->estats_prev, tg3_get_estats(tp),
9597 sizeof(tp->estats_prev));
9598
66cfd1bd
MC
9599 tg3_napi_fini(tp);
9600
1da177e4
LT
9601 tg3_free_consistent(tp);
9602
c866b7ea 9603 tg3_power_down(tp);
bc1c7567
MC
9604
9605 netif_carrier_off(tp->dev);
9606
1da177e4
LT
9607 return 0;
9608}
9609
511d2224 9610static inline u64 get_stat64(tg3_stat64_t *val)
816f8b86
SB
9611{
9612 return ((u64)val->high << 32) | ((u64)val->low);
9613}
9614
511d2224 9615static u64 calc_crc_errors(struct tg3 *tp)
1da177e4
LT
9616{
9617 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9618
f07e9af3 9619 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
1da177e4
LT
9620 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
9621 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
1da177e4
LT
9622 u32 val;
9623
f47c11ee 9624 spin_lock_bh(&tp->lock);
569a5df8
MC
9625 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
9626 tg3_writephy(tp, MII_TG3_TEST1,
9627 val | MII_TG3_TEST1_CRC_EN);
f08aa1a8 9628 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
1da177e4
LT
9629 } else
9630 val = 0;
f47c11ee 9631 spin_unlock_bh(&tp->lock);
1da177e4
LT
9632
9633 tp->phy_crc_errors += val;
9634
9635 return tp->phy_crc_errors;
9636 }
9637
9638 return get_stat64(&hw_stats->rx_fcs_errors);
9639}
9640
9641#define ESTAT_ADD(member) \
9642 estats->member = old_estats->member + \
511d2224 9643 get_stat64(&hw_stats->member)
1da177e4
LT
9644
9645static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
9646{
9647 struct tg3_ethtool_stats *estats = &tp->estats;
9648 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
9649 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9650
9651 if (!hw_stats)
9652 return old_estats;
9653
9654 ESTAT_ADD(rx_octets);
9655 ESTAT_ADD(rx_fragments);
9656 ESTAT_ADD(rx_ucast_packets);
9657 ESTAT_ADD(rx_mcast_packets);
9658 ESTAT_ADD(rx_bcast_packets);
9659 ESTAT_ADD(rx_fcs_errors);
9660 ESTAT_ADD(rx_align_errors);
9661 ESTAT_ADD(rx_xon_pause_rcvd);
9662 ESTAT_ADD(rx_xoff_pause_rcvd);
9663 ESTAT_ADD(rx_mac_ctrl_rcvd);
9664 ESTAT_ADD(rx_xoff_entered);
9665 ESTAT_ADD(rx_frame_too_long_errors);
9666 ESTAT_ADD(rx_jabbers);
9667 ESTAT_ADD(rx_undersize_packets);
9668 ESTAT_ADD(rx_in_length_errors);
9669 ESTAT_ADD(rx_out_length_errors);
9670 ESTAT_ADD(rx_64_or_less_octet_packets);
9671 ESTAT_ADD(rx_65_to_127_octet_packets);
9672 ESTAT_ADD(rx_128_to_255_octet_packets);
9673 ESTAT_ADD(rx_256_to_511_octet_packets);
9674 ESTAT_ADD(rx_512_to_1023_octet_packets);
9675 ESTAT_ADD(rx_1024_to_1522_octet_packets);
9676 ESTAT_ADD(rx_1523_to_2047_octet_packets);
9677 ESTAT_ADD(rx_2048_to_4095_octet_packets);
9678 ESTAT_ADD(rx_4096_to_8191_octet_packets);
9679 ESTAT_ADD(rx_8192_to_9022_octet_packets);
9680
9681 ESTAT_ADD(tx_octets);
9682 ESTAT_ADD(tx_collisions);
9683 ESTAT_ADD(tx_xon_sent);
9684 ESTAT_ADD(tx_xoff_sent);
9685 ESTAT_ADD(tx_flow_control);
9686 ESTAT_ADD(tx_mac_errors);
9687 ESTAT_ADD(tx_single_collisions);
9688 ESTAT_ADD(tx_mult_collisions);
9689 ESTAT_ADD(tx_deferred);
9690 ESTAT_ADD(tx_excessive_collisions);
9691 ESTAT_ADD(tx_late_collisions);
9692 ESTAT_ADD(tx_collide_2times);
9693 ESTAT_ADD(tx_collide_3times);
9694 ESTAT_ADD(tx_collide_4times);
9695 ESTAT_ADD(tx_collide_5times);
9696 ESTAT_ADD(tx_collide_6times);
9697 ESTAT_ADD(tx_collide_7times);
9698 ESTAT_ADD(tx_collide_8times);
9699 ESTAT_ADD(tx_collide_9times);
9700 ESTAT_ADD(tx_collide_10times);
9701 ESTAT_ADD(tx_collide_11times);
9702 ESTAT_ADD(tx_collide_12times);
9703 ESTAT_ADD(tx_collide_13times);
9704 ESTAT_ADD(tx_collide_14times);
9705 ESTAT_ADD(tx_collide_15times);
9706 ESTAT_ADD(tx_ucast_packets);
9707 ESTAT_ADD(tx_mcast_packets);
9708 ESTAT_ADD(tx_bcast_packets);
9709 ESTAT_ADD(tx_carrier_sense_errors);
9710 ESTAT_ADD(tx_discards);
9711 ESTAT_ADD(tx_errors);
9712
9713 ESTAT_ADD(dma_writeq_full);
9714 ESTAT_ADD(dma_write_prioq_full);
9715 ESTAT_ADD(rxbds_empty);
9716 ESTAT_ADD(rx_discards);
9717 ESTAT_ADD(rx_errors);
9718 ESTAT_ADD(rx_threshold_hit);
9719
9720 ESTAT_ADD(dma_readq_full);
9721 ESTAT_ADD(dma_read_prioq_full);
9722 ESTAT_ADD(tx_comp_queue_full);
9723
9724 ESTAT_ADD(ring_set_send_prod_index);
9725 ESTAT_ADD(ring_status_update);
9726 ESTAT_ADD(nic_irqs);
9727 ESTAT_ADD(nic_avoided_irqs);
9728 ESTAT_ADD(nic_tx_threshold_hit);
9729
4452d099
MC
9730 ESTAT_ADD(mbuf_lwm_thresh_hit);
9731
1da177e4
LT
9732 return estats;
9733}
9734
511d2224
ED
9735static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
9736 struct rtnl_link_stats64 *stats)
1da177e4
LT
9737{
9738 struct tg3 *tp = netdev_priv(dev);
511d2224 9739 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
1da177e4
LT
9740 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9741
9742 if (!hw_stats)
9743 return old_stats;
9744
9745 stats->rx_packets = old_stats->rx_packets +
9746 get_stat64(&hw_stats->rx_ucast_packets) +
9747 get_stat64(&hw_stats->rx_mcast_packets) +
9748 get_stat64(&hw_stats->rx_bcast_packets);
6aa20a22 9749
1da177e4
LT
9750 stats->tx_packets = old_stats->tx_packets +
9751 get_stat64(&hw_stats->tx_ucast_packets) +
9752 get_stat64(&hw_stats->tx_mcast_packets) +
9753 get_stat64(&hw_stats->tx_bcast_packets);
9754
9755 stats->rx_bytes = old_stats->rx_bytes +
9756 get_stat64(&hw_stats->rx_octets);
9757 stats->tx_bytes = old_stats->tx_bytes +
9758 get_stat64(&hw_stats->tx_octets);
9759
9760 stats->rx_errors = old_stats->rx_errors +
4f63b877 9761 get_stat64(&hw_stats->rx_errors);
1da177e4
LT
9762 stats->tx_errors = old_stats->tx_errors +
9763 get_stat64(&hw_stats->tx_errors) +
9764 get_stat64(&hw_stats->tx_mac_errors) +
9765 get_stat64(&hw_stats->tx_carrier_sense_errors) +
9766 get_stat64(&hw_stats->tx_discards);
9767
9768 stats->multicast = old_stats->multicast +
9769 get_stat64(&hw_stats->rx_mcast_packets);
9770 stats->collisions = old_stats->collisions +
9771 get_stat64(&hw_stats->tx_collisions);
9772
9773 stats->rx_length_errors = old_stats->rx_length_errors +
9774 get_stat64(&hw_stats->rx_frame_too_long_errors) +
9775 get_stat64(&hw_stats->rx_undersize_packets);
9776
9777 stats->rx_over_errors = old_stats->rx_over_errors +
9778 get_stat64(&hw_stats->rxbds_empty);
9779 stats->rx_frame_errors = old_stats->rx_frame_errors +
9780 get_stat64(&hw_stats->rx_align_errors);
9781 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
9782 get_stat64(&hw_stats->tx_discards);
9783 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
9784 get_stat64(&hw_stats->tx_carrier_sense_errors);
9785
9786 stats->rx_crc_errors = old_stats->rx_crc_errors +
9787 calc_crc_errors(tp);
9788
4f63b877
JL
9789 stats->rx_missed_errors = old_stats->rx_missed_errors +
9790 get_stat64(&hw_stats->rx_discards);
9791
b0057c51
ED
9792 stats->rx_dropped = tp->rx_dropped;
9793
1da177e4
LT
9794 return stats;
9795}
9796
9797static inline u32 calc_crc(unsigned char *buf, int len)
9798{
9799 u32 reg;
9800 u32 tmp;
9801 int j, k;
9802
9803 reg = 0xffffffff;
9804
9805 for (j = 0; j < len; j++) {
9806 reg ^= buf[j];
9807
9808 for (k = 0; k < 8; k++) {
9809 tmp = reg & 0x01;
9810
9811 reg >>= 1;
9812
859a5887 9813 if (tmp)
1da177e4 9814 reg ^= 0xedb88320;
1da177e4
LT
9815 }
9816 }
9817
9818 return ~reg;
9819}
9820
9821static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
9822{
9823 /* accept or reject all multicast frames */
9824 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
9825 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
9826 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
9827 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
9828}
9829
9830static void __tg3_set_rx_mode(struct net_device *dev)
9831{
9832 struct tg3 *tp = netdev_priv(dev);
9833 u32 rx_mode;
9834
9835 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
9836 RX_MODE_KEEP_VLAN_TAG);
9837
bf933c80 9838#if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
1da177e4
LT
9839 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
9840 * flag clear.
9841 */
63c3a66f 9842 if (!tg3_flag(tp, ENABLE_ASF))
1da177e4
LT
9843 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
9844#endif
9845
9846 if (dev->flags & IFF_PROMISC) {
9847 /* Promiscuous mode. */
9848 rx_mode |= RX_MODE_PROMISC;
9849 } else if (dev->flags & IFF_ALLMULTI) {
9850 /* Accept all multicast. */
de6f31eb 9851 tg3_set_multi(tp, 1);
4cd24eaf 9852 } else if (netdev_mc_empty(dev)) {
1da177e4 9853 /* Reject all multicast. */
de6f31eb 9854 tg3_set_multi(tp, 0);
1da177e4
LT
9855 } else {
9856 /* Accept one or more multicast(s). */
22bedad3 9857 struct netdev_hw_addr *ha;
1da177e4
LT
9858 u32 mc_filter[4] = { 0, };
9859 u32 regidx;
9860 u32 bit;
9861 u32 crc;
9862
22bedad3
JP
9863 netdev_for_each_mc_addr(ha, dev) {
9864 crc = calc_crc(ha->addr, ETH_ALEN);
1da177e4
LT
9865 bit = ~crc & 0x7f;
9866 regidx = (bit & 0x60) >> 5;
9867 bit &= 0x1f;
9868 mc_filter[regidx] |= (1 << bit);
9869 }
9870
9871 tw32(MAC_HASH_REG_0, mc_filter[0]);
9872 tw32(MAC_HASH_REG_1, mc_filter[1]);
9873 tw32(MAC_HASH_REG_2, mc_filter[2]);
9874 tw32(MAC_HASH_REG_3, mc_filter[3]);
9875 }
9876
9877 if (rx_mode != tp->rx_mode) {
9878 tp->rx_mode = rx_mode;
9879 tw32_f(MAC_RX_MODE, rx_mode);
9880 udelay(10);
9881 }
9882}
9883
9884static void tg3_set_rx_mode(struct net_device *dev)
9885{
9886 struct tg3 *tp = netdev_priv(dev);
9887
e75f7c90
MC
9888 if (!netif_running(dev))
9889 return;
9890
f47c11ee 9891 tg3_full_lock(tp, 0);
1da177e4 9892 __tg3_set_rx_mode(dev);
f47c11ee 9893 tg3_full_unlock(tp);
1da177e4
LT
9894}
9895
1da177e4
LT
9896static int tg3_get_regs_len(struct net_device *dev)
9897{
97bd8e49 9898 return TG3_REG_BLK_SIZE;
1da177e4
LT
9899}
9900
9901static void tg3_get_regs(struct net_device *dev,
9902 struct ethtool_regs *regs, void *_p)
9903{
1da177e4 9904 struct tg3 *tp = netdev_priv(dev);
1da177e4
LT
9905
9906 regs->version = 0;
9907
97bd8e49 9908 memset(_p, 0, TG3_REG_BLK_SIZE);
1da177e4 9909
80096068 9910 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
9911 return;
9912
f47c11ee 9913 tg3_full_lock(tp, 0);
1da177e4 9914
97bd8e49 9915 tg3_dump_legacy_regs(tp, (u32 *)_p);
1da177e4 9916
f47c11ee 9917 tg3_full_unlock(tp);
1da177e4
LT
9918}
9919
9920static int tg3_get_eeprom_len(struct net_device *dev)
9921{
9922 struct tg3 *tp = netdev_priv(dev);
9923
9924 return tp->nvram_size;
9925}
9926
1da177e4
LT
9927static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
9928{
9929 struct tg3 *tp = netdev_priv(dev);
9930 int ret;
9931 u8 *pd;
b9fc7dc5 9932 u32 i, offset, len, b_offset, b_count;
a9dc529d 9933 __be32 val;
1da177e4 9934
63c3a66f 9935 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
9936 return -EINVAL;
9937
80096068 9938 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
9939 return -EAGAIN;
9940
1da177e4
LT
9941 offset = eeprom->offset;
9942 len = eeprom->len;
9943 eeprom->len = 0;
9944
9945 eeprom->magic = TG3_EEPROM_MAGIC;
9946
9947 if (offset & 3) {
9948 /* adjustments to start on required 4 byte boundary */
9949 b_offset = offset & 3;
9950 b_count = 4 - b_offset;
9951 if (b_count > len) {
9952 /* i.e. offset=1 len=2 */
9953 b_count = len;
9954 }
a9dc529d 9955 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
1da177e4
LT
9956 if (ret)
9957 return ret;
be98da6a 9958 memcpy(data, ((char *)&val) + b_offset, b_count);
1da177e4
LT
9959 len -= b_count;
9960 offset += b_count;
c6cdf436 9961 eeprom->len += b_count;
1da177e4
LT
9962 }
9963
25985edc 9964 /* read bytes up to the last 4 byte boundary */
1da177e4
LT
9965 pd = &data[eeprom->len];
9966 for (i = 0; i < (len - (len & 3)); i += 4) {
a9dc529d 9967 ret = tg3_nvram_read_be32(tp, offset + i, &val);
1da177e4
LT
9968 if (ret) {
9969 eeprom->len += i;
9970 return ret;
9971 }
1da177e4
LT
9972 memcpy(pd + i, &val, 4);
9973 }
9974 eeprom->len += i;
9975
9976 if (len & 3) {
9977 /* read last bytes not ending on 4 byte boundary */
9978 pd = &data[eeprom->len];
9979 b_count = len & 3;
9980 b_offset = offset + len - b_count;
a9dc529d 9981 ret = tg3_nvram_read_be32(tp, b_offset, &val);
1da177e4
LT
9982 if (ret)
9983 return ret;
b9fc7dc5 9984 memcpy(pd, &val, b_count);
1da177e4
LT
9985 eeprom->len += b_count;
9986 }
9987 return 0;
9988}
9989
6aa20a22 9990static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
1da177e4
LT
9991
9992static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
9993{
9994 struct tg3 *tp = netdev_priv(dev);
9995 int ret;
b9fc7dc5 9996 u32 offset, len, b_offset, odd_len;
1da177e4 9997 u8 *buf;
a9dc529d 9998 __be32 start, end;
1da177e4 9999
80096068 10000 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10001 return -EAGAIN;
10002
63c3a66f 10003 if (tg3_flag(tp, NO_NVRAM) ||
df259d8c 10004 eeprom->magic != TG3_EEPROM_MAGIC)
1da177e4
LT
10005 return -EINVAL;
10006
10007 offset = eeprom->offset;
10008 len = eeprom->len;
10009
10010 if ((b_offset = (offset & 3))) {
10011 /* adjustments to start on required 4 byte boundary */
a9dc529d 10012 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
1da177e4
LT
10013 if (ret)
10014 return ret;
1da177e4
LT
10015 len += b_offset;
10016 offset &= ~3;
1c8594b4
MC
10017 if (len < 4)
10018 len = 4;
1da177e4
LT
10019 }
10020
10021 odd_len = 0;
1c8594b4 10022 if (len & 3) {
1da177e4
LT
10023 /* adjustments to end on required 4 byte boundary */
10024 odd_len = 1;
10025 len = (len + 3) & ~3;
a9dc529d 10026 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
1da177e4
LT
10027 if (ret)
10028 return ret;
1da177e4
LT
10029 }
10030
10031 buf = data;
10032 if (b_offset || odd_len) {
10033 buf = kmalloc(len, GFP_KERNEL);
ab0049b4 10034 if (!buf)
1da177e4
LT
10035 return -ENOMEM;
10036 if (b_offset)
10037 memcpy(buf, &start, 4);
10038 if (odd_len)
10039 memcpy(buf+len-4, &end, 4);
10040 memcpy(buf + b_offset, data, eeprom->len);
10041 }
10042
10043 ret = tg3_nvram_write_block(tp, offset, len, buf);
10044
10045 if (buf != data)
10046 kfree(buf);
10047
10048 return ret;
10049}
10050
10051static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10052{
b02fd9e3
MC
10053 struct tg3 *tp = netdev_priv(dev);
10054
63c3a66f 10055 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 10056 struct phy_device *phydev;
f07e9af3 10057 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10058 return -EAGAIN;
3f0e3ad7
MC
10059 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10060 return phy_ethtool_gset(phydev, cmd);
b02fd9e3 10061 }
6aa20a22 10062
1da177e4
LT
10063 cmd->supported = (SUPPORTED_Autoneg);
10064
f07e9af3 10065 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
10066 cmd->supported |= (SUPPORTED_1000baseT_Half |
10067 SUPPORTED_1000baseT_Full);
10068
f07e9af3 10069 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
1da177e4
LT
10070 cmd->supported |= (SUPPORTED_100baseT_Half |
10071 SUPPORTED_100baseT_Full |
10072 SUPPORTED_10baseT_Half |
10073 SUPPORTED_10baseT_Full |
3bebab59 10074 SUPPORTED_TP);
ef348144
KK
10075 cmd->port = PORT_TP;
10076 } else {
1da177e4 10077 cmd->supported |= SUPPORTED_FIBRE;
ef348144
KK
10078 cmd->port = PORT_FIBRE;
10079 }
6aa20a22 10080
1da177e4 10081 cmd->advertising = tp->link_config.advertising;
5bb09778
MC
10082 if (tg3_flag(tp, PAUSE_AUTONEG)) {
10083 if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
10084 if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10085 cmd->advertising |= ADVERTISED_Pause;
10086 } else {
10087 cmd->advertising |= ADVERTISED_Pause |
10088 ADVERTISED_Asym_Pause;
10089 }
10090 } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10091 cmd->advertising |= ADVERTISED_Asym_Pause;
10092 }
10093 }
1da177e4 10094 if (netif_running(dev)) {
70739497 10095 ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
1da177e4 10096 cmd->duplex = tp->link_config.active_duplex;
64c22182 10097 } else {
70739497 10098 ethtool_cmd_speed_set(cmd, SPEED_INVALID);
64c22182 10099 cmd->duplex = DUPLEX_INVALID;
1da177e4 10100 }
882e9793 10101 cmd->phy_address = tp->phy_addr;
7e5856bd 10102 cmd->transceiver = XCVR_INTERNAL;
1da177e4
LT
10103 cmd->autoneg = tp->link_config.autoneg;
10104 cmd->maxtxpkt = 0;
10105 cmd->maxrxpkt = 0;
10106 return 0;
10107}
6aa20a22 10108
1da177e4
LT
10109static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10110{
10111 struct tg3 *tp = netdev_priv(dev);
25db0338 10112 u32 speed = ethtool_cmd_speed(cmd);
6aa20a22 10113
63c3a66f 10114 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 10115 struct phy_device *phydev;
f07e9af3 10116 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10117 return -EAGAIN;
3f0e3ad7
MC
10118 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10119 return phy_ethtool_sset(phydev, cmd);
b02fd9e3
MC
10120 }
10121
7e5856bd
MC
10122 if (cmd->autoneg != AUTONEG_ENABLE &&
10123 cmd->autoneg != AUTONEG_DISABLE)
37ff238d 10124 return -EINVAL;
7e5856bd
MC
10125
10126 if (cmd->autoneg == AUTONEG_DISABLE &&
10127 cmd->duplex != DUPLEX_FULL &&
10128 cmd->duplex != DUPLEX_HALF)
37ff238d 10129 return -EINVAL;
1da177e4 10130
7e5856bd
MC
10131 if (cmd->autoneg == AUTONEG_ENABLE) {
10132 u32 mask = ADVERTISED_Autoneg |
10133 ADVERTISED_Pause |
10134 ADVERTISED_Asym_Pause;
10135
f07e9af3 10136 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
7e5856bd
MC
10137 mask |= ADVERTISED_1000baseT_Half |
10138 ADVERTISED_1000baseT_Full;
10139
f07e9af3 10140 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
7e5856bd
MC
10141 mask |= ADVERTISED_100baseT_Half |
10142 ADVERTISED_100baseT_Full |
10143 ADVERTISED_10baseT_Half |
10144 ADVERTISED_10baseT_Full |
10145 ADVERTISED_TP;
10146 else
10147 mask |= ADVERTISED_FIBRE;
10148
10149 if (cmd->advertising & ~mask)
10150 return -EINVAL;
10151
10152 mask &= (ADVERTISED_1000baseT_Half |
10153 ADVERTISED_1000baseT_Full |
10154 ADVERTISED_100baseT_Half |
10155 ADVERTISED_100baseT_Full |
10156 ADVERTISED_10baseT_Half |
10157 ADVERTISED_10baseT_Full);
10158
10159 cmd->advertising &= mask;
10160 } else {
f07e9af3 10161 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
25db0338 10162 if (speed != SPEED_1000)
7e5856bd
MC
10163 return -EINVAL;
10164
10165 if (cmd->duplex != DUPLEX_FULL)
10166 return -EINVAL;
10167 } else {
25db0338
DD
10168 if (speed != SPEED_100 &&
10169 speed != SPEED_10)
7e5856bd
MC
10170 return -EINVAL;
10171 }
10172 }
10173
f47c11ee 10174 tg3_full_lock(tp, 0);
1da177e4
LT
10175
10176 tp->link_config.autoneg = cmd->autoneg;
10177 if (cmd->autoneg == AUTONEG_ENABLE) {
405d8e5c
AG
10178 tp->link_config.advertising = (cmd->advertising |
10179 ADVERTISED_Autoneg);
1da177e4
LT
10180 tp->link_config.speed = SPEED_INVALID;
10181 tp->link_config.duplex = DUPLEX_INVALID;
10182 } else {
10183 tp->link_config.advertising = 0;
25db0338 10184 tp->link_config.speed = speed;
1da177e4 10185 tp->link_config.duplex = cmd->duplex;
b02fd9e3 10186 }
6aa20a22 10187
24fcad6b
MC
10188 tp->link_config.orig_speed = tp->link_config.speed;
10189 tp->link_config.orig_duplex = tp->link_config.duplex;
10190 tp->link_config.orig_autoneg = tp->link_config.autoneg;
10191
1da177e4
LT
10192 if (netif_running(dev))
10193 tg3_setup_phy(tp, 1);
10194
f47c11ee 10195 tg3_full_unlock(tp);
6aa20a22 10196
1da177e4
LT
10197 return 0;
10198}
6aa20a22 10199
1da177e4
LT
10200static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
10201{
10202 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10203
1da177e4
LT
10204 strcpy(info->driver, DRV_MODULE_NAME);
10205 strcpy(info->version, DRV_MODULE_VERSION);
c4e6575c 10206 strcpy(info->fw_version, tp->fw_ver);
1da177e4
LT
10207 strcpy(info->bus_info, pci_name(tp->pdev));
10208}
6aa20a22 10209
1da177e4
LT
10210static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10211{
10212 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10213
63c3a66f 10214 if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
a85feb8c
GZ
10215 wol->supported = WAKE_MAGIC;
10216 else
10217 wol->supported = 0;
1da177e4 10218 wol->wolopts = 0;
63c3a66f 10219 if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
1da177e4
LT
10220 wol->wolopts = WAKE_MAGIC;
10221 memset(&wol->sopass, 0, sizeof(wol->sopass));
10222}
6aa20a22 10223
1da177e4
LT
10224static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10225{
10226 struct tg3 *tp = netdev_priv(dev);
12dac075 10227 struct device *dp = &tp->pdev->dev;
6aa20a22 10228
1da177e4
LT
10229 if (wol->wolopts & ~WAKE_MAGIC)
10230 return -EINVAL;
10231 if ((wol->wolopts & WAKE_MAGIC) &&
63c3a66f 10232 !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
1da177e4 10233 return -EINVAL;
6aa20a22 10234
f2dc0d18
RW
10235 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
10236
f47c11ee 10237 spin_lock_bh(&tp->lock);
f2dc0d18 10238 if (device_may_wakeup(dp))
63c3a66f 10239 tg3_flag_set(tp, WOL_ENABLE);
f2dc0d18 10240 else
63c3a66f 10241 tg3_flag_clear(tp, WOL_ENABLE);
f47c11ee 10242 spin_unlock_bh(&tp->lock);
6aa20a22 10243
1da177e4
LT
10244 return 0;
10245}
6aa20a22 10246
1da177e4
LT
10247static u32 tg3_get_msglevel(struct net_device *dev)
10248{
10249 struct tg3 *tp = netdev_priv(dev);
10250 return tp->msg_enable;
10251}
6aa20a22 10252
1da177e4
LT
10253static void tg3_set_msglevel(struct net_device *dev, u32 value)
10254{
10255 struct tg3 *tp = netdev_priv(dev);
10256 tp->msg_enable = value;
10257}
6aa20a22 10258
1da177e4
LT
10259static int tg3_nway_reset(struct net_device *dev)
10260{
10261 struct tg3 *tp = netdev_priv(dev);
1da177e4 10262 int r;
6aa20a22 10263
1da177e4
LT
10264 if (!netif_running(dev))
10265 return -EAGAIN;
10266
f07e9af3 10267 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
c94e3941
MC
10268 return -EINVAL;
10269
63c3a66f 10270 if (tg3_flag(tp, USE_PHYLIB)) {
f07e9af3 10271 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10272 return -EAGAIN;
3f0e3ad7 10273 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
10274 } else {
10275 u32 bmcr;
10276
10277 spin_lock_bh(&tp->lock);
10278 r = -EINVAL;
10279 tg3_readphy(tp, MII_BMCR, &bmcr);
10280 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
10281 ((bmcr & BMCR_ANENABLE) ||
f07e9af3 10282 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
b02fd9e3
MC
10283 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
10284 BMCR_ANENABLE);
10285 r = 0;
10286 }
10287 spin_unlock_bh(&tp->lock);
1da177e4 10288 }
6aa20a22 10289
1da177e4
LT
10290 return r;
10291}
6aa20a22 10292
1da177e4
LT
10293static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10294{
10295 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10296
2c49a44d 10297 ering->rx_max_pending = tp->rx_std_ring_mask;
1da177e4 10298 ering->rx_mini_max_pending = 0;
63c3a66f 10299 if (tg3_flag(tp, JUMBO_RING_ENABLE))
2c49a44d 10300 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
4f81c32b
MC
10301 else
10302 ering->rx_jumbo_max_pending = 0;
10303
10304 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
1da177e4
LT
10305
10306 ering->rx_pending = tp->rx_pending;
10307 ering->rx_mini_pending = 0;
63c3a66f 10308 if (tg3_flag(tp, JUMBO_RING_ENABLE))
4f81c32b
MC
10309 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
10310 else
10311 ering->rx_jumbo_pending = 0;
10312
f3f3f27e 10313 ering->tx_pending = tp->napi[0].tx_pending;
1da177e4 10314}
6aa20a22 10315
1da177e4
LT
10316static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10317{
10318 struct tg3 *tp = netdev_priv(dev);
646c9edd 10319 int i, irq_sync = 0, err = 0;
6aa20a22 10320
2c49a44d
MC
10321 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
10322 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
bc3a9254
MC
10323 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
10324 (ering->tx_pending <= MAX_SKB_FRAGS) ||
63c3a66f 10325 (tg3_flag(tp, TSO_BUG) &&
bc3a9254 10326 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
1da177e4 10327 return -EINVAL;
6aa20a22 10328
bbe832c0 10329 if (netif_running(dev)) {
b02fd9e3 10330 tg3_phy_stop(tp);
1da177e4 10331 tg3_netif_stop(tp);
bbe832c0
MC
10332 irq_sync = 1;
10333 }
1da177e4 10334
bbe832c0 10335 tg3_full_lock(tp, irq_sync);
6aa20a22 10336
1da177e4
LT
10337 tp->rx_pending = ering->rx_pending;
10338
63c3a66f 10339 if (tg3_flag(tp, MAX_RXPEND_64) &&
1da177e4
LT
10340 tp->rx_pending > 63)
10341 tp->rx_pending = 63;
10342 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
646c9edd 10343
6fd45cb8 10344 for (i = 0; i < tp->irq_max; i++)
646c9edd 10345 tp->napi[i].tx_pending = ering->tx_pending;
1da177e4
LT
10346
10347 if (netif_running(dev)) {
944d980e 10348 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
b9ec6c1b
MC
10349 err = tg3_restart_hw(tp, 1);
10350 if (!err)
10351 tg3_netif_start(tp);
1da177e4
LT
10352 }
10353
f47c11ee 10354 tg3_full_unlock(tp);
6aa20a22 10355
b02fd9e3
MC
10356 if (irq_sync && !err)
10357 tg3_phy_start(tp);
10358
b9ec6c1b 10359 return err;
1da177e4 10360}
6aa20a22 10361
1da177e4
LT
10362static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10363{
10364 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10365
63c3a66f 10366 epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
8d018621 10367
e18ce346 10368 if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
8d018621
MC
10369 epause->rx_pause = 1;
10370 else
10371 epause->rx_pause = 0;
10372
e18ce346 10373 if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
8d018621
MC
10374 epause->tx_pause = 1;
10375 else
10376 epause->tx_pause = 0;
1da177e4 10377}
6aa20a22 10378
1da177e4
LT
10379static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10380{
10381 struct tg3 *tp = netdev_priv(dev);
b02fd9e3 10382 int err = 0;
6aa20a22 10383
63c3a66f 10384 if (tg3_flag(tp, USE_PHYLIB)) {
2712168f
MC
10385 u32 newadv;
10386 struct phy_device *phydev;
1da177e4 10387
2712168f 10388 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
f47c11ee 10389
2712168f
MC
10390 if (!(phydev->supported & SUPPORTED_Pause) ||
10391 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
2259dca3 10392 (epause->rx_pause != epause->tx_pause)))
2712168f 10393 return -EINVAL;
1da177e4 10394
2712168f
MC
10395 tp->link_config.flowctrl = 0;
10396 if (epause->rx_pause) {
10397 tp->link_config.flowctrl |= FLOW_CTRL_RX;
10398
10399 if (epause->tx_pause) {
10400 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10401 newadv = ADVERTISED_Pause;
b02fd9e3 10402 } else
2712168f
MC
10403 newadv = ADVERTISED_Pause |
10404 ADVERTISED_Asym_Pause;
10405 } else if (epause->tx_pause) {
10406 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10407 newadv = ADVERTISED_Asym_Pause;
10408 } else
10409 newadv = 0;
10410
10411 if (epause->autoneg)
63c3a66f 10412 tg3_flag_set(tp, PAUSE_AUTONEG);
2712168f 10413 else
63c3a66f 10414 tg3_flag_clear(tp, PAUSE_AUTONEG);
2712168f 10415
f07e9af3 10416 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
2712168f
MC
10417 u32 oldadv = phydev->advertising &
10418 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
10419 if (oldadv != newadv) {
10420 phydev->advertising &=
10421 ~(ADVERTISED_Pause |
10422 ADVERTISED_Asym_Pause);
10423 phydev->advertising |= newadv;
10424 if (phydev->autoneg) {
10425 /*
10426 * Always renegotiate the link to
10427 * inform our link partner of our
10428 * flow control settings, even if the
10429 * flow control is forced. Let
10430 * tg3_adjust_link() do the final
10431 * flow control setup.
10432 */
10433 return phy_start_aneg(phydev);
b02fd9e3 10434 }
b02fd9e3 10435 }
b02fd9e3 10436
2712168f 10437 if (!epause->autoneg)
b02fd9e3 10438 tg3_setup_flow_control(tp, 0, 0);
2712168f
MC
10439 } else {
10440 tp->link_config.orig_advertising &=
10441 ~(ADVERTISED_Pause |
10442 ADVERTISED_Asym_Pause);
10443 tp->link_config.orig_advertising |= newadv;
b02fd9e3
MC
10444 }
10445 } else {
10446 int irq_sync = 0;
10447
10448 if (netif_running(dev)) {
10449 tg3_netif_stop(tp);
10450 irq_sync = 1;
10451 }
10452
10453 tg3_full_lock(tp, irq_sync);
10454
10455 if (epause->autoneg)
63c3a66f 10456 tg3_flag_set(tp, PAUSE_AUTONEG);
b02fd9e3 10457 else
63c3a66f 10458 tg3_flag_clear(tp, PAUSE_AUTONEG);
b02fd9e3 10459 if (epause->rx_pause)
e18ce346 10460 tp->link_config.flowctrl |= FLOW_CTRL_RX;
b02fd9e3 10461 else
e18ce346 10462 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
b02fd9e3 10463 if (epause->tx_pause)
e18ce346 10464 tp->link_config.flowctrl |= FLOW_CTRL_TX;
b02fd9e3 10465 else
e18ce346 10466 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
b02fd9e3
MC
10467
10468 if (netif_running(dev)) {
10469 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10470 err = tg3_restart_hw(tp, 1);
10471 if (!err)
10472 tg3_netif_start(tp);
10473 }
10474
10475 tg3_full_unlock(tp);
10476 }
6aa20a22 10477
b9ec6c1b 10478 return err;
1da177e4 10479}
6aa20a22 10480
de6f31eb 10481static int tg3_get_sset_count(struct net_device *dev, int sset)
1da177e4 10482{
b9f2c044
JG
10483 switch (sset) {
10484 case ETH_SS_TEST:
10485 return TG3_NUM_TEST;
10486 case ETH_SS_STATS:
10487 return TG3_NUM_STATS;
10488 default:
10489 return -EOPNOTSUPP;
10490 }
4cafd3f5
MC
10491}
10492
de6f31eb 10493static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
1da177e4
LT
10494{
10495 switch (stringset) {
10496 case ETH_SS_STATS:
10497 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
10498 break;
4cafd3f5
MC
10499 case ETH_SS_TEST:
10500 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
10501 break;
1da177e4
LT
10502 default:
10503 WARN_ON(1); /* we need a WARN() */
10504 break;
10505 }
10506}
10507
81b8709c 10508static int tg3_set_phys_id(struct net_device *dev,
10509 enum ethtool_phys_id_state state)
4009a93d
MC
10510{
10511 struct tg3 *tp = netdev_priv(dev);
4009a93d
MC
10512
10513 if (!netif_running(tp->dev))
10514 return -EAGAIN;
10515
81b8709c 10516 switch (state) {
10517 case ETHTOOL_ID_ACTIVE:
fce55922 10518 return 1; /* cycle on/off once per second */
4009a93d 10519
81b8709c 10520 case ETHTOOL_ID_ON:
10521 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10522 LED_CTRL_1000MBPS_ON |
10523 LED_CTRL_100MBPS_ON |
10524 LED_CTRL_10MBPS_ON |
10525 LED_CTRL_TRAFFIC_OVERRIDE |
10526 LED_CTRL_TRAFFIC_BLINK |
10527 LED_CTRL_TRAFFIC_LED);
10528 break;
6aa20a22 10529
81b8709c 10530 case ETHTOOL_ID_OFF:
10531 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10532 LED_CTRL_TRAFFIC_OVERRIDE);
10533 break;
4009a93d 10534
81b8709c 10535 case ETHTOOL_ID_INACTIVE:
10536 tw32(MAC_LED_CTRL, tp->led_ctrl);
10537 break;
4009a93d 10538 }
81b8709c 10539
4009a93d
MC
10540 return 0;
10541}
10542
de6f31eb 10543static void tg3_get_ethtool_stats(struct net_device *dev,
1da177e4
LT
10544 struct ethtool_stats *estats, u64 *tmp_stats)
10545{
10546 struct tg3 *tp = netdev_priv(dev);
10547 memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
10548}
10549
c3e94500
MC
10550static __be32 * tg3_vpd_readblock(struct tg3 *tp)
10551{
10552 int i;
10553 __be32 *buf;
10554 u32 offset = 0, len = 0;
10555 u32 magic, val;
10556
63c3a66f 10557 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
c3e94500
MC
10558 return NULL;
10559
10560 if (magic == TG3_EEPROM_MAGIC) {
10561 for (offset = TG3_NVM_DIR_START;
10562 offset < TG3_NVM_DIR_END;
10563 offset += TG3_NVM_DIRENT_SIZE) {
10564 if (tg3_nvram_read(tp, offset, &val))
10565 return NULL;
10566
10567 if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
10568 TG3_NVM_DIRTYPE_EXTVPD)
10569 break;
10570 }
10571
10572 if (offset != TG3_NVM_DIR_END) {
10573 len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
10574 if (tg3_nvram_read(tp, offset + 4, &offset))
10575 return NULL;
10576
10577 offset = tg3_nvram_logical_addr(tp, offset);
10578 }
10579 }
10580
10581 if (!offset || !len) {
10582 offset = TG3_NVM_VPD_OFF;
10583 len = TG3_NVM_VPD_LEN;
10584 }
10585
10586 buf = kmalloc(len, GFP_KERNEL);
10587 if (buf == NULL)
10588 return NULL;
10589
10590 if (magic == TG3_EEPROM_MAGIC) {
10591 for (i = 0; i < len; i += 4) {
10592 /* The data is in little-endian format in NVRAM.
10593 * Use the big-endian read routines to preserve
10594 * the byte order as it exists in NVRAM.
10595 */
10596 if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
10597 goto error;
10598 }
10599 } else {
10600 u8 *ptr;
10601 ssize_t cnt;
10602 unsigned int pos = 0;
10603
10604 ptr = (u8 *)&buf[0];
10605 for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
10606 cnt = pci_read_vpd(tp->pdev, pos,
10607 len - pos, ptr);
10608 if (cnt == -ETIMEDOUT || cnt == -EINTR)
10609 cnt = 0;
10610 else if (cnt < 0)
10611 goto error;
10612 }
10613 if (pos != len)
10614 goto error;
10615 }
10616
10617 return buf;
10618
10619error:
10620 kfree(buf);
10621 return NULL;
10622}
10623
566f86ad 10624#define NVRAM_TEST_SIZE 0x100
a5767dec
MC
10625#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
10626#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
10627#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
727a6d9f
MC
10628#define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
10629#define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
10630#define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x4c
b16250e3
MC
10631#define NVRAM_SELFBOOT_HW_SIZE 0x20
10632#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
566f86ad
MC
10633
10634static int tg3_test_nvram(struct tg3 *tp)
10635{
b9fc7dc5 10636 u32 csum, magic;
a9dc529d 10637 __be32 *buf;
ab0049b4 10638 int i, j, k, err = 0, size;
566f86ad 10639
63c3a66f 10640 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
10641 return 0;
10642
e4f34110 10643 if (tg3_nvram_read(tp, 0, &magic) != 0)
1b27777a
MC
10644 return -EIO;
10645
1b27777a
MC
10646 if (magic == TG3_EEPROM_MAGIC)
10647 size = NVRAM_TEST_SIZE;
b16250e3 10648 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
a5767dec
MC
10649 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
10650 TG3_EEPROM_SB_FORMAT_1) {
10651 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
10652 case TG3_EEPROM_SB_REVISION_0:
10653 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
10654 break;
10655 case TG3_EEPROM_SB_REVISION_2:
10656 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
10657 break;
10658 case TG3_EEPROM_SB_REVISION_3:
10659 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
10660 break;
727a6d9f
MC
10661 case TG3_EEPROM_SB_REVISION_4:
10662 size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
10663 break;
10664 case TG3_EEPROM_SB_REVISION_5:
10665 size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
10666 break;
10667 case TG3_EEPROM_SB_REVISION_6:
10668 size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
10669 break;
a5767dec 10670 default:
727a6d9f 10671 return -EIO;
a5767dec
MC
10672 }
10673 } else
1b27777a 10674 return 0;
b16250e3
MC
10675 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
10676 size = NVRAM_SELFBOOT_HW_SIZE;
10677 else
1b27777a
MC
10678 return -EIO;
10679
10680 buf = kmalloc(size, GFP_KERNEL);
566f86ad
MC
10681 if (buf == NULL)
10682 return -ENOMEM;
10683
1b27777a
MC
10684 err = -EIO;
10685 for (i = 0, j = 0; i < size; i += 4, j++) {
a9dc529d
MC
10686 err = tg3_nvram_read_be32(tp, i, &buf[j]);
10687 if (err)
566f86ad 10688 break;
566f86ad 10689 }
1b27777a 10690 if (i < size)
566f86ad
MC
10691 goto out;
10692
1b27777a 10693 /* Selfboot format */
a9dc529d 10694 magic = be32_to_cpu(buf[0]);
b9fc7dc5 10695 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
b16250e3 10696 TG3_EEPROM_MAGIC_FW) {
1b27777a
MC
10697 u8 *buf8 = (u8 *) buf, csum8 = 0;
10698
b9fc7dc5 10699 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
a5767dec
MC
10700 TG3_EEPROM_SB_REVISION_2) {
10701 /* For rev 2, the csum doesn't include the MBA. */
10702 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
10703 csum8 += buf8[i];
10704 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
10705 csum8 += buf8[i];
10706 } else {
10707 for (i = 0; i < size; i++)
10708 csum8 += buf8[i];
10709 }
1b27777a 10710
ad96b485
AB
10711 if (csum8 == 0) {
10712 err = 0;
10713 goto out;
10714 }
10715
10716 err = -EIO;
10717 goto out;
1b27777a 10718 }
566f86ad 10719
b9fc7dc5 10720 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
b16250e3
MC
10721 TG3_EEPROM_MAGIC_HW) {
10722 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
a9dc529d 10723 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
b16250e3 10724 u8 *buf8 = (u8 *) buf;
b16250e3
MC
10725
10726 /* Separate the parity bits and the data bytes. */
10727 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
10728 if ((i == 0) || (i == 8)) {
10729 int l;
10730 u8 msk;
10731
10732 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
10733 parity[k++] = buf8[i] & msk;
10734 i++;
859a5887 10735 } else if (i == 16) {
b16250e3
MC
10736 int l;
10737 u8 msk;
10738
10739 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
10740 parity[k++] = buf8[i] & msk;
10741 i++;
10742
10743 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
10744 parity[k++] = buf8[i] & msk;
10745 i++;
10746 }
10747 data[j++] = buf8[i];
10748 }
10749
10750 err = -EIO;
10751 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
10752 u8 hw8 = hweight8(data[i]);
10753
10754 if ((hw8 & 0x1) && parity[i])
10755 goto out;
10756 else if (!(hw8 & 0x1) && !parity[i])
10757 goto out;
10758 }
10759 err = 0;
10760 goto out;
10761 }
10762
01c3a392
MC
10763 err = -EIO;
10764
566f86ad
MC
10765 /* Bootstrap checksum at offset 0x10 */
10766 csum = calc_crc((unsigned char *) buf, 0x10);
01c3a392 10767 if (csum != le32_to_cpu(buf[0x10/4]))
566f86ad
MC
10768 goto out;
10769
10770 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
10771 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
01c3a392 10772 if (csum != le32_to_cpu(buf[0xfc/4]))
a9dc529d 10773 goto out;
566f86ad 10774
c3e94500
MC
10775 kfree(buf);
10776
10777 buf = tg3_vpd_readblock(tp);
10778 if (!buf)
10779 return -ENOMEM;
d4894f3e
MC
10780
10781 i = pci_vpd_find_tag((u8 *)buf, 0, TG3_NVM_VPD_LEN,
10782 PCI_VPD_LRDT_RO_DATA);
10783 if (i > 0) {
10784 j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
10785 if (j < 0)
10786 goto out;
10787
10788 if (i + PCI_VPD_LRDT_TAG_SIZE + j > TG3_NVM_VPD_LEN)
10789 goto out;
10790
10791 i += PCI_VPD_LRDT_TAG_SIZE;
10792 j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
10793 PCI_VPD_RO_KEYWORD_CHKSUM);
10794 if (j > 0) {
10795 u8 csum8 = 0;
10796
10797 j += PCI_VPD_INFO_FLD_HDR_SIZE;
10798
10799 for (i = 0; i <= j; i++)
10800 csum8 += ((u8 *)buf)[i];
10801
10802 if (csum8)
10803 goto out;
10804 }
10805 }
10806
566f86ad
MC
10807 err = 0;
10808
10809out:
10810 kfree(buf);
10811 return err;
10812}
10813
ca43007a
MC
10814#define TG3_SERDES_TIMEOUT_SEC 2
10815#define TG3_COPPER_TIMEOUT_SEC 6
10816
10817static int tg3_test_link(struct tg3 *tp)
10818{
10819 int i, max;
10820
10821 if (!netif_running(tp->dev))
10822 return -ENODEV;
10823
f07e9af3 10824 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
ca43007a
MC
10825 max = TG3_SERDES_TIMEOUT_SEC;
10826 else
10827 max = TG3_COPPER_TIMEOUT_SEC;
10828
10829 for (i = 0; i < max; i++) {
10830 if (netif_carrier_ok(tp->dev))
10831 return 0;
10832
10833 if (msleep_interruptible(1000))
10834 break;
10835 }
10836
10837 return -EIO;
10838}
10839
a71116d1 10840/* Only test the commonly used registers */
30ca3e37 10841static int tg3_test_registers(struct tg3 *tp)
a71116d1 10842{
b16250e3 10843 int i, is_5705, is_5750;
a71116d1
MC
10844 u32 offset, read_mask, write_mask, val, save_val, read_val;
10845 static struct {
10846 u16 offset;
10847 u16 flags;
10848#define TG3_FL_5705 0x1
10849#define TG3_FL_NOT_5705 0x2
10850#define TG3_FL_NOT_5788 0x4
b16250e3 10851#define TG3_FL_NOT_5750 0x8
a71116d1
MC
10852 u32 read_mask;
10853 u32 write_mask;
10854 } reg_tbl[] = {
10855 /* MAC Control Registers */
10856 { MAC_MODE, TG3_FL_NOT_5705,
10857 0x00000000, 0x00ef6f8c },
10858 { MAC_MODE, TG3_FL_5705,
10859 0x00000000, 0x01ef6b8c },
10860 { MAC_STATUS, TG3_FL_NOT_5705,
10861 0x03800107, 0x00000000 },
10862 { MAC_STATUS, TG3_FL_5705,
10863 0x03800100, 0x00000000 },
10864 { MAC_ADDR_0_HIGH, 0x0000,
10865 0x00000000, 0x0000ffff },
10866 { MAC_ADDR_0_LOW, 0x0000,
c6cdf436 10867 0x00000000, 0xffffffff },
a71116d1
MC
10868 { MAC_RX_MTU_SIZE, 0x0000,
10869 0x00000000, 0x0000ffff },
10870 { MAC_TX_MODE, 0x0000,
10871 0x00000000, 0x00000070 },
10872 { MAC_TX_LENGTHS, 0x0000,
10873 0x00000000, 0x00003fff },
10874 { MAC_RX_MODE, TG3_FL_NOT_5705,
10875 0x00000000, 0x000007fc },
10876 { MAC_RX_MODE, TG3_FL_5705,
10877 0x00000000, 0x000007dc },
10878 { MAC_HASH_REG_0, 0x0000,
10879 0x00000000, 0xffffffff },
10880 { MAC_HASH_REG_1, 0x0000,
10881 0x00000000, 0xffffffff },
10882 { MAC_HASH_REG_2, 0x0000,
10883 0x00000000, 0xffffffff },
10884 { MAC_HASH_REG_3, 0x0000,
10885 0x00000000, 0xffffffff },
10886
10887 /* Receive Data and Receive BD Initiator Control Registers. */
10888 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
10889 0x00000000, 0xffffffff },
10890 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
10891 0x00000000, 0xffffffff },
10892 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
10893 0x00000000, 0x00000003 },
10894 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
10895 0x00000000, 0xffffffff },
10896 { RCVDBDI_STD_BD+0, 0x0000,
10897 0x00000000, 0xffffffff },
10898 { RCVDBDI_STD_BD+4, 0x0000,
10899 0x00000000, 0xffffffff },
10900 { RCVDBDI_STD_BD+8, 0x0000,
10901 0x00000000, 0xffff0002 },
10902 { RCVDBDI_STD_BD+0xc, 0x0000,
10903 0x00000000, 0xffffffff },
6aa20a22 10904
a71116d1
MC
10905 /* Receive BD Initiator Control Registers. */
10906 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
10907 0x00000000, 0xffffffff },
10908 { RCVBDI_STD_THRESH, TG3_FL_5705,
10909 0x00000000, 0x000003ff },
10910 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
10911 0x00000000, 0xffffffff },
6aa20a22 10912
a71116d1
MC
10913 /* Host Coalescing Control Registers. */
10914 { HOSTCC_MODE, TG3_FL_NOT_5705,
10915 0x00000000, 0x00000004 },
10916 { HOSTCC_MODE, TG3_FL_5705,
10917 0x00000000, 0x000000f6 },
10918 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
10919 0x00000000, 0xffffffff },
10920 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
10921 0x00000000, 0x000003ff },
10922 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
10923 0x00000000, 0xffffffff },
10924 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
10925 0x00000000, 0x000003ff },
10926 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
10927 0x00000000, 0xffffffff },
10928 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10929 0x00000000, 0x000000ff },
10930 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
10931 0x00000000, 0xffffffff },
10932 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10933 0x00000000, 0x000000ff },
10934 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
10935 0x00000000, 0xffffffff },
10936 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
10937 0x00000000, 0xffffffff },
10938 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10939 0x00000000, 0xffffffff },
10940 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10941 0x00000000, 0x000000ff },
10942 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10943 0x00000000, 0xffffffff },
10944 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10945 0x00000000, 0x000000ff },
10946 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
10947 0x00000000, 0xffffffff },
10948 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
10949 0x00000000, 0xffffffff },
10950 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
10951 0x00000000, 0xffffffff },
10952 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
10953 0x00000000, 0xffffffff },
10954 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
10955 0x00000000, 0xffffffff },
10956 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
10957 0xffffffff, 0x00000000 },
10958 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
10959 0xffffffff, 0x00000000 },
10960
10961 /* Buffer Manager Control Registers. */
b16250e3 10962 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
a71116d1 10963 0x00000000, 0x007fff80 },
b16250e3 10964 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
a71116d1
MC
10965 0x00000000, 0x007fffff },
10966 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
10967 0x00000000, 0x0000003f },
10968 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
10969 0x00000000, 0x000001ff },
10970 { BUFMGR_MB_HIGH_WATER, 0x0000,
10971 0x00000000, 0x000001ff },
10972 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
10973 0xffffffff, 0x00000000 },
10974 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
10975 0xffffffff, 0x00000000 },
6aa20a22 10976
a71116d1
MC
10977 /* Mailbox Registers */
10978 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
10979 0x00000000, 0x000001ff },
10980 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
10981 0x00000000, 0x000001ff },
10982 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
10983 0x00000000, 0x000007ff },
10984 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
10985 0x00000000, 0x000001ff },
10986
10987 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
10988 };
10989
b16250e3 10990 is_5705 = is_5750 = 0;
63c3a66f 10991 if (tg3_flag(tp, 5705_PLUS)) {
a71116d1 10992 is_5705 = 1;
63c3a66f 10993 if (tg3_flag(tp, 5750_PLUS))
b16250e3
MC
10994 is_5750 = 1;
10995 }
a71116d1
MC
10996
10997 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
10998 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
10999 continue;
11000
11001 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
11002 continue;
11003
63c3a66f 11004 if (tg3_flag(tp, IS_5788) &&
a71116d1
MC
11005 (reg_tbl[i].flags & TG3_FL_NOT_5788))
11006 continue;
11007
b16250e3
MC
11008 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
11009 continue;
11010
a71116d1
MC
11011 offset = (u32) reg_tbl[i].offset;
11012 read_mask = reg_tbl[i].read_mask;
11013 write_mask = reg_tbl[i].write_mask;
11014
11015 /* Save the original register content */
11016 save_val = tr32(offset);
11017
11018 /* Determine the read-only value. */
11019 read_val = save_val & read_mask;
11020
11021 /* Write zero to the register, then make sure the read-only bits
11022 * are not changed and the read/write bits are all zeros.
11023 */
11024 tw32(offset, 0);
11025
11026 val = tr32(offset);
11027
11028 /* Test the read-only and read/write bits. */
11029 if (((val & read_mask) != read_val) || (val & write_mask))
11030 goto out;
11031
11032 /* Write ones to all the bits defined by RdMask and WrMask, then
11033 * make sure the read-only bits are not changed and the
11034 * read/write bits are all ones.
11035 */
11036 tw32(offset, read_mask | write_mask);
11037
11038 val = tr32(offset);
11039
11040 /* Test the read-only bits. */
11041 if ((val & read_mask) != read_val)
11042 goto out;
11043
11044 /* Test the read/write bits. */
11045 if ((val & write_mask) != write_mask)
11046 goto out;
11047
11048 tw32(offset, save_val);
11049 }
11050
11051 return 0;
11052
11053out:
9f88f29f 11054 if (netif_msg_hw(tp))
2445e461
MC
11055 netdev_err(tp->dev,
11056 "Register test failed at offset %x\n", offset);
a71116d1
MC
11057 tw32(offset, save_val);
11058 return -EIO;
11059}
11060
7942e1db
MC
11061static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
11062{
f71e1309 11063 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
7942e1db
MC
11064 int i;
11065 u32 j;
11066
e9edda69 11067 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
7942e1db
MC
11068 for (j = 0; j < len; j += 4) {
11069 u32 val;
11070
11071 tg3_write_mem(tp, offset + j, test_pattern[i]);
11072 tg3_read_mem(tp, offset + j, &val);
11073 if (val != test_pattern[i])
11074 return -EIO;
11075 }
11076 }
11077 return 0;
11078}
11079
11080static int tg3_test_memory(struct tg3 *tp)
11081{
11082 static struct mem_entry {
11083 u32 offset;
11084 u32 len;
11085 } mem_tbl_570x[] = {
38690194 11086 { 0x00000000, 0x00b50},
7942e1db
MC
11087 { 0x00002000, 0x1c000},
11088 { 0xffffffff, 0x00000}
11089 }, mem_tbl_5705[] = {
11090 { 0x00000100, 0x0000c},
11091 { 0x00000200, 0x00008},
7942e1db
MC
11092 { 0x00004000, 0x00800},
11093 { 0x00006000, 0x01000},
11094 { 0x00008000, 0x02000},
11095 { 0x00010000, 0x0e000},
11096 { 0xffffffff, 0x00000}
79f4d13a
MC
11097 }, mem_tbl_5755[] = {
11098 { 0x00000200, 0x00008},
11099 { 0x00004000, 0x00800},
11100 { 0x00006000, 0x00800},
11101 { 0x00008000, 0x02000},
11102 { 0x00010000, 0x0c000},
11103 { 0xffffffff, 0x00000}
b16250e3
MC
11104 }, mem_tbl_5906[] = {
11105 { 0x00000200, 0x00008},
11106 { 0x00004000, 0x00400},
11107 { 0x00006000, 0x00400},
11108 { 0x00008000, 0x01000},
11109 { 0x00010000, 0x01000},
11110 { 0xffffffff, 0x00000}
8b5a6c42
MC
11111 }, mem_tbl_5717[] = {
11112 { 0x00000200, 0x00008},
11113 { 0x00010000, 0x0a000},
11114 { 0x00020000, 0x13c00},
11115 { 0xffffffff, 0x00000}
11116 }, mem_tbl_57765[] = {
11117 { 0x00000200, 0x00008},
11118 { 0x00004000, 0x00800},
11119 { 0x00006000, 0x09800},
11120 { 0x00010000, 0x0a000},
11121 { 0xffffffff, 0x00000}
7942e1db
MC
11122 };
11123 struct mem_entry *mem_tbl;
11124 int err = 0;
11125 int i;
11126
63c3a66f 11127 if (tg3_flag(tp, 5717_PLUS))
8b5a6c42
MC
11128 mem_tbl = mem_tbl_5717;
11129 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
11130 mem_tbl = mem_tbl_57765;
63c3a66f 11131 else if (tg3_flag(tp, 5755_PLUS))
321d32a0
MC
11132 mem_tbl = mem_tbl_5755;
11133 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
11134 mem_tbl = mem_tbl_5906;
63c3a66f 11135 else if (tg3_flag(tp, 5705_PLUS))
321d32a0
MC
11136 mem_tbl = mem_tbl_5705;
11137 else
7942e1db
MC
11138 mem_tbl = mem_tbl_570x;
11139
11140 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
be98da6a
MC
11141 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
11142 if (err)
7942e1db
MC
11143 break;
11144 }
6aa20a22 11145
7942e1db
MC
11146 return err;
11147}
11148
9f40dead
MC
11149#define TG3_MAC_LOOPBACK 0
11150#define TG3_PHY_LOOPBACK 1
bb158d69
MC
11151#define TG3_TSO_LOOPBACK 2
11152
11153#define TG3_TSO_MSS 500
11154
11155#define TG3_TSO_IP_HDR_LEN 20
11156#define TG3_TSO_TCP_HDR_LEN 20
11157#define TG3_TSO_TCP_OPT_LEN 12
11158
11159static const u8 tg3_tso_header[] = {
111600x08, 0x00,
111610x45, 0x00, 0x00, 0x00,
111620x00, 0x00, 0x40, 0x00,
111630x40, 0x06, 0x00, 0x00,
111640x0a, 0x00, 0x00, 0x01,
111650x0a, 0x00, 0x00, 0x02,
111660x0d, 0x00, 0xe0, 0x00,
111670x00, 0x00, 0x01, 0x00,
111680x00, 0x00, 0x02, 0x00,
111690x80, 0x10, 0x10, 0x00,
111700x14, 0x09, 0x00, 0x00,
111710x01, 0x01, 0x08, 0x0a,
111720x11, 0x11, 0x11, 0x11,
111730x11, 0x11, 0x11, 0x11,
11174};
9f40dead 11175
4852a861 11176static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, int loopback_mode)
c76949a6 11177{
9f40dead 11178 u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
bb158d69 11179 u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
c76949a6
MC
11180 struct sk_buff *skb, *rx_skb;
11181 u8 *tx_data;
11182 dma_addr_t map;
11183 int num_pkts, tx_len, rx_len, i, err;
11184 struct tg3_rx_buffer_desc *desc;
898a56f8 11185 struct tg3_napi *tnapi, *rnapi;
8fea32b9 11186 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
c76949a6 11187
c8873405
MC
11188 tnapi = &tp->napi[0];
11189 rnapi = &tp->napi[0];
0c1d0e2b 11190 if (tp->irq_cnt > 1) {
63c3a66f 11191 if (tg3_flag(tp, ENABLE_RSS))
1da85aa3 11192 rnapi = &tp->napi[1];
63c3a66f 11193 if (tg3_flag(tp, ENABLE_TSS))
c8873405 11194 tnapi = &tp->napi[1];
0c1d0e2b 11195 }
fd2ce37f 11196 coal_now = tnapi->coal_now | rnapi->coal_now;
898a56f8 11197
9f40dead 11198 if (loopback_mode == TG3_MAC_LOOPBACK) {
c94e3941
MC
11199 /* HW errata - mac loopback fails in some cases on 5780.
11200 * Normal traffic and PHY loopback are not affected by
aba49f24
MC
11201 * errata. Also, the MAC loopback test is deprecated for
11202 * all newer ASIC revisions.
c94e3941 11203 */
aba49f24 11204 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
63c3a66f 11205 tg3_flag(tp, CPMU_PRESENT))
c94e3941
MC
11206 return 0;
11207
49692ca1
MC
11208 mac_mode = tp->mac_mode &
11209 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
11210 mac_mode |= MAC_MODE_PORT_INT_LPBACK;
63c3a66f 11211 if (!tg3_flag(tp, 5705_PLUS))
e8f3f6ca 11212 mac_mode |= MAC_MODE_LINK_POLARITY;
f07e9af3 11213 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3f7045c1
MC
11214 mac_mode |= MAC_MODE_PORT_MODE_MII;
11215 else
11216 mac_mode |= MAC_MODE_PORT_MODE_GMII;
9f40dead 11217 tw32(MAC_MODE, mac_mode);
bb158d69 11218 } else {
f07e9af3 11219 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd 11220 tg3_phy_fet_toggle_apd(tp, false);
5d64ad34
MC
11221 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
11222 } else
11223 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
3f7045c1 11224
9ef8ca99
MC
11225 tg3_phy_toggle_automdix(tp, 0);
11226
3f7045c1 11227 tg3_writephy(tp, MII_BMCR, val);
c94e3941 11228 udelay(40);
5d64ad34 11229
49692ca1
MC
11230 mac_mode = tp->mac_mode &
11231 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
f07e9af3 11232 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
1061b7c5
MC
11233 tg3_writephy(tp, MII_TG3_FET_PTEST,
11234 MII_TG3_FET_PTEST_FRC_TX_LINK |
11235 MII_TG3_FET_PTEST_FRC_TX_LOCK);
11236 /* The write needs to be flushed for the AC131 */
11237 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
11238 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
5d64ad34
MC
11239 mac_mode |= MAC_MODE_PORT_MODE_MII;
11240 } else
11241 mac_mode |= MAC_MODE_PORT_MODE_GMII;
b16250e3 11242
c94e3941 11243 /* reset to prevent losing 1st rx packet intermittently */
f07e9af3 11244 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
c94e3941
MC
11245 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
11246 udelay(10);
11247 tw32_f(MAC_RX_MODE, tp->rx_mode);
11248 }
e8f3f6ca 11249 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
79eb6904
MC
11250 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
11251 if (masked_phy_id == TG3_PHY_ID_BCM5401)
e8f3f6ca 11252 mac_mode &= ~MAC_MODE_LINK_POLARITY;
79eb6904 11253 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
e8f3f6ca 11254 mac_mode |= MAC_MODE_LINK_POLARITY;
ff18ff02
MC
11255 tg3_writephy(tp, MII_TG3_EXT_CTRL,
11256 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
11257 }
9f40dead 11258 tw32(MAC_MODE, mac_mode);
49692ca1
MC
11259
11260 /* Wait for link */
11261 for (i = 0; i < 100; i++) {
11262 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
11263 break;
11264 mdelay(1);
11265 }
859a5887 11266 }
c76949a6
MC
11267
11268 err = -EIO;
11269
4852a861 11270 tx_len = pktsz;
a20e9c62 11271 skb = netdev_alloc_skb(tp->dev, tx_len);
a50bb7b9
JJ
11272 if (!skb)
11273 return -ENOMEM;
11274
c76949a6
MC
11275 tx_data = skb_put(skb, tx_len);
11276 memcpy(tx_data, tp->dev->dev_addr, 6);
11277 memset(tx_data + 6, 0x0, 8);
11278
4852a861 11279 tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
c76949a6 11280
bb158d69
MC
11281 if (loopback_mode == TG3_TSO_LOOPBACK) {
11282 struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
11283
11284 u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
11285 TG3_TSO_TCP_OPT_LEN;
11286
11287 memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
11288 sizeof(tg3_tso_header));
11289 mss = TG3_TSO_MSS;
11290
11291 val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
11292 num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
11293
11294 /* Set the total length field in the IP header */
11295 iph->tot_len = htons((u16)(mss + hdr_len));
11296
11297 base_flags = (TXD_FLAG_CPU_PRE_DMA |
11298 TXD_FLAG_CPU_POST_DMA);
11299
63c3a66f
JP
11300 if (tg3_flag(tp, HW_TSO_1) ||
11301 tg3_flag(tp, HW_TSO_2) ||
11302 tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
11303 struct tcphdr *th;
11304 val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
11305 th = (struct tcphdr *)&tx_data[val];
11306 th->check = 0;
11307 } else
11308 base_flags |= TXD_FLAG_TCPUDP_CSUM;
11309
63c3a66f 11310 if (tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
11311 mss |= (hdr_len & 0xc) << 12;
11312 if (hdr_len & 0x10)
11313 base_flags |= 0x00000010;
11314 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 11315 } else if (tg3_flag(tp, HW_TSO_2))
bb158d69 11316 mss |= hdr_len << 9;
63c3a66f 11317 else if (tg3_flag(tp, HW_TSO_1) ||
bb158d69
MC
11318 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
11319 mss |= (TG3_TSO_TCP_OPT_LEN << 9);
11320 } else {
11321 base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
11322 }
11323
11324 data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
11325 } else {
11326 num_pkts = 1;
11327 data_off = ETH_HLEN;
11328 }
11329
11330 for (i = data_off; i < tx_len; i++)
c76949a6
MC
11331 tx_data[i] = (u8) (i & 0xff);
11332
f4188d8a
AD
11333 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
11334 if (pci_dma_mapping_error(tp->pdev, map)) {
a21771dd
MC
11335 dev_kfree_skb(skb);
11336 return -EIO;
11337 }
c76949a6
MC
11338
11339 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11340 rnapi->coal_now);
c76949a6
MC
11341
11342 udelay(10);
11343
898a56f8 11344 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
c76949a6 11345
bb158d69
MC
11346 tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len,
11347 base_flags, (mss << 1) | 1);
c76949a6 11348
f3f3f27e 11349 tnapi->tx_prod++;
c76949a6 11350
f3f3f27e
MC
11351 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
11352 tr32_mailbox(tnapi->prodmbox);
c76949a6
MC
11353
11354 udelay(10);
11355
303fc921
MC
11356 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
11357 for (i = 0; i < 35; i++) {
c76949a6 11358 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11359 coal_now);
c76949a6
MC
11360
11361 udelay(10);
11362
898a56f8
MC
11363 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
11364 rx_idx = rnapi->hw_status->idx[0].rx_producer;
f3f3f27e 11365 if ((tx_idx == tnapi->tx_prod) &&
c76949a6
MC
11366 (rx_idx == (rx_start_idx + num_pkts)))
11367 break;
11368 }
11369
f4188d8a 11370 pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
c76949a6
MC
11371 dev_kfree_skb(skb);
11372
f3f3f27e 11373 if (tx_idx != tnapi->tx_prod)
c76949a6
MC
11374 goto out;
11375
11376 if (rx_idx != rx_start_idx + num_pkts)
11377 goto out;
11378
bb158d69
MC
11379 val = data_off;
11380 while (rx_idx != rx_start_idx) {
11381 desc = &rnapi->rx_rcb[rx_start_idx++];
11382 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
11383 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
c76949a6 11384
bb158d69
MC
11385 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
11386 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
11387 goto out;
c76949a6 11388
bb158d69
MC
11389 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
11390 - ETH_FCS_LEN;
c76949a6 11391
bb158d69
MC
11392 if (loopback_mode != TG3_TSO_LOOPBACK) {
11393 if (rx_len != tx_len)
11394 goto out;
4852a861 11395
bb158d69
MC
11396 if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
11397 if (opaque_key != RXD_OPAQUE_RING_STD)
11398 goto out;
11399 } else {
11400 if (opaque_key != RXD_OPAQUE_RING_JUMBO)
11401 goto out;
11402 }
11403 } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
11404 (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
54e0a67f 11405 >> RXD_TCPCSUM_SHIFT != 0xffff) {
4852a861 11406 goto out;
bb158d69 11407 }
4852a861 11408
bb158d69
MC
11409 if (opaque_key == RXD_OPAQUE_RING_STD) {
11410 rx_skb = tpr->rx_std_buffers[desc_idx].skb;
11411 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
11412 mapping);
11413 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
11414 rx_skb = tpr->rx_jmb_buffers[desc_idx].skb;
11415 map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
11416 mapping);
11417 } else
11418 goto out;
c76949a6 11419
bb158d69
MC
11420 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
11421 PCI_DMA_FROMDEVICE);
c76949a6 11422
bb158d69
MC
11423 for (i = data_off; i < rx_len; i++, val++) {
11424 if (*(rx_skb->data + i) != (u8) (val & 0xff))
11425 goto out;
11426 }
c76949a6 11427 }
bb158d69 11428
c76949a6 11429 err = 0;
6aa20a22 11430
c76949a6
MC
11431 /* tg3_free_rings will unmap and free the rx_skb */
11432out:
11433 return err;
11434}
11435
00c266b7
MC
11436#define TG3_STD_LOOPBACK_FAILED 1
11437#define TG3_JMB_LOOPBACK_FAILED 2
bb158d69 11438#define TG3_TSO_LOOPBACK_FAILED 4
00c266b7
MC
11439
11440#define TG3_MAC_LOOPBACK_SHIFT 0
11441#define TG3_PHY_LOOPBACK_SHIFT 4
bb158d69 11442#define TG3_LOOPBACK_FAILED 0x00000077
9f40dead
MC
11443
11444static int tg3_test_loopback(struct tg3 *tp)
11445{
11446 int err = 0;
ab789046 11447 u32 eee_cap, cpmuctrl = 0;
9f40dead
MC
11448
11449 if (!netif_running(tp->dev))
11450 return TG3_LOOPBACK_FAILED;
11451
ab789046
MC
11452 eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
11453 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
11454
b9ec6c1b 11455 err = tg3_reset_hw(tp, 1);
ab789046
MC
11456 if (err) {
11457 err = TG3_LOOPBACK_FAILED;
11458 goto done;
11459 }
9f40dead 11460
63c3a66f 11461 if (tg3_flag(tp, ENABLE_RSS)) {
4a85f098
MC
11462 int i;
11463
11464 /* Reroute all rx packets to the 1st queue */
11465 for (i = MAC_RSS_INDIR_TBL_0;
11466 i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
11467 tw32(i, 0x0);
11468 }
11469
6833c043 11470 /* Turn off gphy autopowerdown. */
f07e9af3 11471 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
11472 tg3_phy_toggle_apd(tp, false);
11473
63c3a66f 11474 if (tg3_flag(tp, CPMU_PRESENT)) {
9936bcf6
MC
11475 int i;
11476 u32 status;
11477
11478 tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
11479
11480 /* Wait for up to 40 microseconds to acquire lock. */
11481 for (i = 0; i < 4; i++) {
11482 status = tr32(TG3_CPMU_MUTEX_GNT);
11483 if (status == CPMU_MUTEX_GNT_DRIVER)
11484 break;
11485 udelay(10);
11486 }
11487
ab789046
MC
11488 if (status != CPMU_MUTEX_GNT_DRIVER) {
11489 err = TG3_LOOPBACK_FAILED;
11490 goto done;
11491 }
9936bcf6 11492
b2a5c19c 11493 /* Turn off link-based power management. */
e875093c 11494 cpmuctrl = tr32(TG3_CPMU_CTRL);
109115e1
MC
11495 tw32(TG3_CPMU_CTRL,
11496 cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
11497 CPMU_CTRL_LINK_AWARE_MODE));
9936bcf6
MC
11498 }
11499
4852a861 11500 if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_MAC_LOOPBACK))
00c266b7 11501 err |= TG3_STD_LOOPBACK_FAILED << TG3_MAC_LOOPBACK_SHIFT;
9936bcf6 11502
63c3a66f 11503 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
4852a861 11504 tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_MAC_LOOPBACK))
00c266b7 11505 err |= TG3_JMB_LOOPBACK_FAILED << TG3_MAC_LOOPBACK_SHIFT;
4852a861 11506
63c3a66f 11507 if (tg3_flag(tp, CPMU_PRESENT)) {
9936bcf6
MC
11508 tw32(TG3_CPMU_CTRL, cpmuctrl);
11509
11510 /* Release the mutex */
11511 tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
11512 }
11513
f07e9af3 11514 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
63c3a66f 11515 !tg3_flag(tp, USE_PHYLIB)) {
4852a861 11516 if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_PHY_LOOPBACK))
00c266b7
MC
11517 err |= TG3_STD_LOOPBACK_FAILED <<
11518 TG3_PHY_LOOPBACK_SHIFT;
63c3a66f 11519 if (tg3_flag(tp, TSO_CAPABLE) &&
bb158d69
MC
11520 tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_TSO_LOOPBACK))
11521 err |= TG3_TSO_LOOPBACK_FAILED <<
11522 TG3_PHY_LOOPBACK_SHIFT;
63c3a66f 11523 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
4852a861 11524 tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_PHY_LOOPBACK))
00c266b7
MC
11525 err |= TG3_JMB_LOOPBACK_FAILED <<
11526 TG3_PHY_LOOPBACK_SHIFT;
9f40dead
MC
11527 }
11528
6833c043 11529 /* Re-enable gphy autopowerdown. */
f07e9af3 11530 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
11531 tg3_phy_toggle_apd(tp, true);
11532
ab789046
MC
11533done:
11534 tp->phy_flags |= eee_cap;
11535
9f40dead
MC
11536 return err;
11537}
11538
4cafd3f5
MC
11539static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
11540 u64 *data)
11541{
566f86ad
MC
11542 struct tg3 *tp = netdev_priv(dev);
11543
bed9829f
MC
11544 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
11545 tg3_power_up(tp)) {
11546 etest->flags |= ETH_TEST_FL_FAILED;
11547 memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
11548 return;
11549 }
bc1c7567 11550
566f86ad
MC
11551 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
11552
11553 if (tg3_test_nvram(tp) != 0) {
11554 etest->flags |= ETH_TEST_FL_FAILED;
11555 data[0] = 1;
11556 }
ca43007a
MC
11557 if (tg3_test_link(tp) != 0) {
11558 etest->flags |= ETH_TEST_FL_FAILED;
11559 data[1] = 1;
11560 }
a71116d1 11561 if (etest->flags & ETH_TEST_FL_OFFLINE) {
b02fd9e3 11562 int err, err2 = 0, irq_sync = 0;
bbe832c0
MC
11563
11564 if (netif_running(dev)) {
b02fd9e3 11565 tg3_phy_stop(tp);
a71116d1 11566 tg3_netif_stop(tp);
bbe832c0
MC
11567 irq_sync = 1;
11568 }
a71116d1 11569
bbe832c0 11570 tg3_full_lock(tp, irq_sync);
a71116d1
MC
11571
11572 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
ec41c7df 11573 err = tg3_nvram_lock(tp);
a71116d1 11574 tg3_halt_cpu(tp, RX_CPU_BASE);
63c3a66f 11575 if (!tg3_flag(tp, 5705_PLUS))
a71116d1 11576 tg3_halt_cpu(tp, TX_CPU_BASE);
ec41c7df
MC
11577 if (!err)
11578 tg3_nvram_unlock(tp);
a71116d1 11579
f07e9af3 11580 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
d9ab5ad1
MC
11581 tg3_phy_reset(tp);
11582
a71116d1
MC
11583 if (tg3_test_registers(tp) != 0) {
11584 etest->flags |= ETH_TEST_FL_FAILED;
11585 data[2] = 1;
11586 }
7942e1db
MC
11587 if (tg3_test_memory(tp) != 0) {
11588 etest->flags |= ETH_TEST_FL_FAILED;
11589 data[3] = 1;
11590 }
9f40dead 11591 if ((data[4] = tg3_test_loopback(tp)) != 0)
c76949a6 11592 etest->flags |= ETH_TEST_FL_FAILED;
a71116d1 11593
f47c11ee
DM
11594 tg3_full_unlock(tp);
11595
d4bc3927
MC
11596 if (tg3_test_interrupt(tp) != 0) {
11597 etest->flags |= ETH_TEST_FL_FAILED;
11598 data[5] = 1;
11599 }
f47c11ee
DM
11600
11601 tg3_full_lock(tp, 0);
d4bc3927 11602
a71116d1
MC
11603 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
11604 if (netif_running(dev)) {
63c3a66f 11605 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
11606 err2 = tg3_restart_hw(tp, 1);
11607 if (!err2)
b9ec6c1b 11608 tg3_netif_start(tp);
a71116d1 11609 }
f47c11ee
DM
11610
11611 tg3_full_unlock(tp);
b02fd9e3
MC
11612
11613 if (irq_sync && !err2)
11614 tg3_phy_start(tp);
a71116d1 11615 }
80096068 11616 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
c866b7ea 11617 tg3_power_down(tp);
bc1c7567 11618
4cafd3f5
MC
11619}
11620
1da177e4
LT
11621static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11622{
11623 struct mii_ioctl_data *data = if_mii(ifr);
11624 struct tg3 *tp = netdev_priv(dev);
11625 int err;
11626
63c3a66f 11627 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 11628 struct phy_device *phydev;
f07e9af3 11629 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 11630 return -EAGAIN;
3f0e3ad7 11631 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
28b04113 11632 return phy_mii_ioctl(phydev, ifr, cmd);
b02fd9e3
MC
11633 }
11634
33f401ae 11635 switch (cmd) {
1da177e4 11636 case SIOCGMIIPHY:
882e9793 11637 data->phy_id = tp->phy_addr;
1da177e4
LT
11638
11639 /* fallthru */
11640 case SIOCGMIIREG: {
11641 u32 mii_regval;
11642
f07e9af3 11643 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
11644 break; /* We have no PHY */
11645
34eea5ac 11646 if (!netif_running(dev))
bc1c7567
MC
11647 return -EAGAIN;
11648
f47c11ee 11649 spin_lock_bh(&tp->lock);
1da177e4 11650 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
f47c11ee 11651 spin_unlock_bh(&tp->lock);
1da177e4
LT
11652
11653 data->val_out = mii_regval;
11654
11655 return err;
11656 }
11657
11658 case SIOCSMIIREG:
f07e9af3 11659 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
11660 break; /* We have no PHY */
11661
34eea5ac 11662 if (!netif_running(dev))
bc1c7567
MC
11663 return -EAGAIN;
11664
f47c11ee 11665 spin_lock_bh(&tp->lock);
1da177e4 11666 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
f47c11ee 11667 spin_unlock_bh(&tp->lock);
1da177e4
LT
11668
11669 return err;
11670
11671 default:
11672 /* do nothing */
11673 break;
11674 }
11675 return -EOPNOTSUPP;
11676}
11677
15f9850d
DM
11678static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11679{
11680 struct tg3 *tp = netdev_priv(dev);
11681
11682 memcpy(ec, &tp->coal, sizeof(*ec));
11683 return 0;
11684}
11685
d244c892
MC
11686static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11687{
11688 struct tg3 *tp = netdev_priv(dev);
11689 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
11690 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
11691
63c3a66f 11692 if (!tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
11693 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
11694 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
11695 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
11696 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
11697 }
11698
11699 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
11700 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
11701 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
11702 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
11703 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
11704 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
11705 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
11706 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
11707 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
11708 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
11709 return -EINVAL;
11710
11711 /* No rx interrupts will be generated if both are zero */
11712 if ((ec->rx_coalesce_usecs == 0) &&
11713 (ec->rx_max_coalesced_frames == 0))
11714 return -EINVAL;
11715
11716 /* No tx interrupts will be generated if both are zero */
11717 if ((ec->tx_coalesce_usecs == 0) &&
11718 (ec->tx_max_coalesced_frames == 0))
11719 return -EINVAL;
11720
11721 /* Only copy relevant parameters, ignore all others. */
11722 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
11723 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
11724 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
11725 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
11726 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
11727 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
11728 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
11729 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
11730 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
11731
11732 if (netif_running(dev)) {
11733 tg3_full_lock(tp, 0);
11734 __tg3_set_coalesce(tp, &tp->coal);
11735 tg3_full_unlock(tp);
11736 }
11737 return 0;
11738}
11739
7282d491 11740static const struct ethtool_ops tg3_ethtool_ops = {
1da177e4
LT
11741 .get_settings = tg3_get_settings,
11742 .set_settings = tg3_set_settings,
11743 .get_drvinfo = tg3_get_drvinfo,
11744 .get_regs_len = tg3_get_regs_len,
11745 .get_regs = tg3_get_regs,
11746 .get_wol = tg3_get_wol,
11747 .set_wol = tg3_set_wol,
11748 .get_msglevel = tg3_get_msglevel,
11749 .set_msglevel = tg3_set_msglevel,
11750 .nway_reset = tg3_nway_reset,
11751 .get_link = ethtool_op_get_link,
11752 .get_eeprom_len = tg3_get_eeprom_len,
11753 .get_eeprom = tg3_get_eeprom,
11754 .set_eeprom = tg3_set_eeprom,
11755 .get_ringparam = tg3_get_ringparam,
11756 .set_ringparam = tg3_set_ringparam,
11757 .get_pauseparam = tg3_get_pauseparam,
11758 .set_pauseparam = tg3_set_pauseparam,
4cafd3f5 11759 .self_test = tg3_self_test,
1da177e4 11760 .get_strings = tg3_get_strings,
81b8709c 11761 .set_phys_id = tg3_set_phys_id,
1da177e4 11762 .get_ethtool_stats = tg3_get_ethtool_stats,
15f9850d 11763 .get_coalesce = tg3_get_coalesce,
d244c892 11764 .set_coalesce = tg3_set_coalesce,
b9f2c044 11765 .get_sset_count = tg3_get_sset_count,
1da177e4
LT
11766};
11767
11768static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
11769{
1b27777a 11770 u32 cursize, val, magic;
1da177e4
LT
11771
11772 tp->nvram_size = EEPROM_CHIP_SIZE;
11773
e4f34110 11774 if (tg3_nvram_read(tp, 0, &magic) != 0)
1da177e4
LT
11775 return;
11776
b16250e3
MC
11777 if ((magic != TG3_EEPROM_MAGIC) &&
11778 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
11779 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
1da177e4
LT
11780 return;
11781
11782 /*
11783 * Size the chip by reading offsets at increasing powers of two.
11784 * When we encounter our validation signature, we know the addressing
11785 * has wrapped around, and thus have our chip size.
11786 */
1b27777a 11787 cursize = 0x10;
1da177e4
LT
11788
11789 while (cursize < tp->nvram_size) {
e4f34110 11790 if (tg3_nvram_read(tp, cursize, &val) != 0)
1da177e4
LT
11791 return;
11792
1820180b 11793 if (val == magic)
1da177e4
LT
11794 break;
11795
11796 cursize <<= 1;
11797 }
11798
11799 tp->nvram_size = cursize;
11800}
6aa20a22 11801
1da177e4
LT
11802static void __devinit tg3_get_nvram_size(struct tg3 *tp)
11803{
11804 u32 val;
11805
63c3a66f 11806 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
1b27777a
MC
11807 return;
11808
11809 /* Selfboot format */
1820180b 11810 if (val != TG3_EEPROM_MAGIC) {
1b27777a
MC
11811 tg3_get_eeprom_size(tp);
11812 return;
11813 }
11814
6d348f2c 11815 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
1da177e4 11816 if (val != 0) {
6d348f2c
MC
11817 /* This is confusing. We want to operate on the
11818 * 16-bit value at offset 0xf2. The tg3_nvram_read()
11819 * call will read from NVRAM and byteswap the data
11820 * according to the byteswapping settings for all
11821 * other register accesses. This ensures the data we
11822 * want will always reside in the lower 16-bits.
11823 * However, the data in NVRAM is in LE format, which
11824 * means the data from the NVRAM read will always be
11825 * opposite the endianness of the CPU. The 16-bit
11826 * byteswap then brings the data to CPU endianness.
11827 */
11828 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
1da177e4
LT
11829 return;
11830 }
11831 }
fd1122a2 11832 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
1da177e4
LT
11833}
11834
11835static void __devinit tg3_get_nvram_info(struct tg3 *tp)
11836{
11837 u32 nvcfg1;
11838
11839 nvcfg1 = tr32(NVRAM_CFG1);
11840 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
63c3a66f 11841 tg3_flag_set(tp, FLASH);
8590a603 11842 } else {
1da177e4
LT
11843 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11844 tw32(NVRAM_CFG1, nvcfg1);
11845 }
11846
6ff6f81d 11847 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
63c3a66f 11848 tg3_flag(tp, 5780_CLASS)) {
1da177e4 11849 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
8590a603
MC
11850 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
11851 tp->nvram_jedecnum = JEDEC_ATMEL;
11852 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 11853 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
11854 break;
11855 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
11856 tp->nvram_jedecnum = JEDEC_ATMEL;
11857 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
11858 break;
11859 case FLASH_VENDOR_ATMEL_EEPROM:
11860 tp->nvram_jedecnum = JEDEC_ATMEL;
11861 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
63c3a66f 11862 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
11863 break;
11864 case FLASH_VENDOR_ST:
11865 tp->nvram_jedecnum = JEDEC_ST;
11866 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
63c3a66f 11867 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
11868 break;
11869 case FLASH_VENDOR_SAIFUN:
11870 tp->nvram_jedecnum = JEDEC_SAIFUN;
11871 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
11872 break;
11873 case FLASH_VENDOR_SST_SMALL:
11874 case FLASH_VENDOR_SST_LARGE:
11875 tp->nvram_jedecnum = JEDEC_SST;
11876 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
11877 break;
1da177e4 11878 }
8590a603 11879 } else {
1da177e4
LT
11880 tp->nvram_jedecnum = JEDEC_ATMEL;
11881 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 11882 tg3_flag_set(tp, NVRAM_BUFFERED);
1da177e4
LT
11883 }
11884}
11885
a1b950d5
MC
11886static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
11887{
11888 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
11889 case FLASH_5752PAGE_SIZE_256:
11890 tp->nvram_pagesize = 256;
11891 break;
11892 case FLASH_5752PAGE_SIZE_512:
11893 tp->nvram_pagesize = 512;
11894 break;
11895 case FLASH_5752PAGE_SIZE_1K:
11896 tp->nvram_pagesize = 1024;
11897 break;
11898 case FLASH_5752PAGE_SIZE_2K:
11899 tp->nvram_pagesize = 2048;
11900 break;
11901 case FLASH_5752PAGE_SIZE_4K:
11902 tp->nvram_pagesize = 4096;
11903 break;
11904 case FLASH_5752PAGE_SIZE_264:
11905 tp->nvram_pagesize = 264;
11906 break;
11907 case FLASH_5752PAGE_SIZE_528:
11908 tp->nvram_pagesize = 528;
11909 break;
11910 }
11911}
11912
361b4ac2
MC
11913static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
11914{
11915 u32 nvcfg1;
11916
11917 nvcfg1 = tr32(NVRAM_CFG1);
11918
e6af301b
MC
11919 /* NVRAM protection for TPM */
11920 if (nvcfg1 & (1 << 27))
63c3a66f 11921 tg3_flag_set(tp, PROTECTED_NVRAM);
e6af301b 11922
361b4ac2 11923 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
11924 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
11925 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
11926 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 11927 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
11928 break;
11929 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11930 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
11931 tg3_flag_set(tp, NVRAM_BUFFERED);
11932 tg3_flag_set(tp, FLASH);
8590a603
MC
11933 break;
11934 case FLASH_5752VENDOR_ST_M45PE10:
11935 case FLASH_5752VENDOR_ST_M45PE20:
11936 case FLASH_5752VENDOR_ST_M45PE40:
11937 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
11938 tg3_flag_set(tp, NVRAM_BUFFERED);
11939 tg3_flag_set(tp, FLASH);
8590a603 11940 break;
361b4ac2
MC
11941 }
11942
63c3a66f 11943 if (tg3_flag(tp, FLASH)) {
a1b950d5 11944 tg3_nvram_get_pagesize(tp, nvcfg1);
8590a603 11945 } else {
361b4ac2
MC
11946 /* For eeprom, set pagesize to maximum eeprom size */
11947 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11948
11949 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11950 tw32(NVRAM_CFG1, nvcfg1);
11951 }
11952}
11953
d3c7b886
MC
11954static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
11955{
989a9d23 11956 u32 nvcfg1, protect = 0;
d3c7b886
MC
11957
11958 nvcfg1 = tr32(NVRAM_CFG1);
11959
11960 /* NVRAM protection for TPM */
989a9d23 11961 if (nvcfg1 & (1 << 27)) {
63c3a66f 11962 tg3_flag_set(tp, PROTECTED_NVRAM);
989a9d23
MC
11963 protect = 1;
11964 }
d3c7b886 11965
989a9d23
MC
11966 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
11967 switch (nvcfg1) {
8590a603
MC
11968 case FLASH_5755VENDOR_ATMEL_FLASH_1:
11969 case FLASH_5755VENDOR_ATMEL_FLASH_2:
11970 case FLASH_5755VENDOR_ATMEL_FLASH_3:
11971 case FLASH_5755VENDOR_ATMEL_FLASH_5:
11972 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
11973 tg3_flag_set(tp, NVRAM_BUFFERED);
11974 tg3_flag_set(tp, FLASH);
8590a603
MC
11975 tp->nvram_pagesize = 264;
11976 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
11977 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
11978 tp->nvram_size = (protect ? 0x3e200 :
11979 TG3_NVRAM_SIZE_512KB);
11980 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
11981 tp->nvram_size = (protect ? 0x1f200 :
11982 TG3_NVRAM_SIZE_256KB);
11983 else
11984 tp->nvram_size = (protect ? 0x1f200 :
11985 TG3_NVRAM_SIZE_128KB);
11986 break;
11987 case FLASH_5752VENDOR_ST_M45PE10:
11988 case FLASH_5752VENDOR_ST_M45PE20:
11989 case FLASH_5752VENDOR_ST_M45PE40:
11990 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
11991 tg3_flag_set(tp, NVRAM_BUFFERED);
11992 tg3_flag_set(tp, FLASH);
8590a603
MC
11993 tp->nvram_pagesize = 256;
11994 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
11995 tp->nvram_size = (protect ?
11996 TG3_NVRAM_SIZE_64KB :
11997 TG3_NVRAM_SIZE_128KB);
11998 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
11999 tp->nvram_size = (protect ?
12000 TG3_NVRAM_SIZE_64KB :
12001 TG3_NVRAM_SIZE_256KB);
12002 else
12003 tp->nvram_size = (protect ?
12004 TG3_NVRAM_SIZE_128KB :
12005 TG3_NVRAM_SIZE_512KB);
12006 break;
d3c7b886
MC
12007 }
12008}
12009
1b27777a
MC
12010static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
12011{
12012 u32 nvcfg1;
12013
12014 nvcfg1 = tr32(NVRAM_CFG1);
12015
12016 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
12017 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
12018 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12019 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
12020 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12021 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12022 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603 12023 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
1b27777a 12024
8590a603
MC
12025 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12026 tw32(NVRAM_CFG1, nvcfg1);
12027 break;
12028 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12029 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12030 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12031 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12032 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12033 tg3_flag_set(tp, NVRAM_BUFFERED);
12034 tg3_flag_set(tp, FLASH);
8590a603
MC
12035 tp->nvram_pagesize = 264;
12036 break;
12037 case FLASH_5752VENDOR_ST_M45PE10:
12038 case FLASH_5752VENDOR_ST_M45PE20:
12039 case FLASH_5752VENDOR_ST_M45PE40:
12040 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12041 tg3_flag_set(tp, NVRAM_BUFFERED);
12042 tg3_flag_set(tp, FLASH);
8590a603
MC
12043 tp->nvram_pagesize = 256;
12044 break;
1b27777a
MC
12045 }
12046}
12047
6b91fa02
MC
12048static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
12049{
12050 u32 nvcfg1, protect = 0;
12051
12052 nvcfg1 = tr32(NVRAM_CFG1);
12053
12054 /* NVRAM protection for TPM */
12055 if (nvcfg1 & (1 << 27)) {
63c3a66f 12056 tg3_flag_set(tp, PROTECTED_NVRAM);
6b91fa02
MC
12057 protect = 1;
12058 }
12059
12060 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
12061 switch (nvcfg1) {
8590a603
MC
12062 case FLASH_5761VENDOR_ATMEL_ADB021D:
12063 case FLASH_5761VENDOR_ATMEL_ADB041D:
12064 case FLASH_5761VENDOR_ATMEL_ADB081D:
12065 case FLASH_5761VENDOR_ATMEL_ADB161D:
12066 case FLASH_5761VENDOR_ATMEL_MDB021D:
12067 case FLASH_5761VENDOR_ATMEL_MDB041D:
12068 case FLASH_5761VENDOR_ATMEL_MDB081D:
12069 case FLASH_5761VENDOR_ATMEL_MDB161D:
12070 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12071 tg3_flag_set(tp, NVRAM_BUFFERED);
12072 tg3_flag_set(tp, FLASH);
12073 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
8590a603
MC
12074 tp->nvram_pagesize = 256;
12075 break;
12076 case FLASH_5761VENDOR_ST_A_M45PE20:
12077 case FLASH_5761VENDOR_ST_A_M45PE40:
12078 case FLASH_5761VENDOR_ST_A_M45PE80:
12079 case FLASH_5761VENDOR_ST_A_M45PE16:
12080 case FLASH_5761VENDOR_ST_M_M45PE20:
12081 case FLASH_5761VENDOR_ST_M_M45PE40:
12082 case FLASH_5761VENDOR_ST_M_M45PE80:
12083 case FLASH_5761VENDOR_ST_M_M45PE16:
12084 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12085 tg3_flag_set(tp, NVRAM_BUFFERED);
12086 tg3_flag_set(tp, FLASH);
8590a603
MC
12087 tp->nvram_pagesize = 256;
12088 break;
6b91fa02
MC
12089 }
12090
12091 if (protect) {
12092 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
12093 } else {
12094 switch (nvcfg1) {
8590a603
MC
12095 case FLASH_5761VENDOR_ATMEL_ADB161D:
12096 case FLASH_5761VENDOR_ATMEL_MDB161D:
12097 case FLASH_5761VENDOR_ST_A_M45PE16:
12098 case FLASH_5761VENDOR_ST_M_M45PE16:
12099 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
12100 break;
12101 case FLASH_5761VENDOR_ATMEL_ADB081D:
12102 case FLASH_5761VENDOR_ATMEL_MDB081D:
12103 case FLASH_5761VENDOR_ST_A_M45PE80:
12104 case FLASH_5761VENDOR_ST_M_M45PE80:
12105 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12106 break;
12107 case FLASH_5761VENDOR_ATMEL_ADB041D:
12108 case FLASH_5761VENDOR_ATMEL_MDB041D:
12109 case FLASH_5761VENDOR_ST_A_M45PE40:
12110 case FLASH_5761VENDOR_ST_M_M45PE40:
12111 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12112 break;
12113 case FLASH_5761VENDOR_ATMEL_ADB021D:
12114 case FLASH_5761VENDOR_ATMEL_MDB021D:
12115 case FLASH_5761VENDOR_ST_A_M45PE20:
12116 case FLASH_5761VENDOR_ST_M_M45PE20:
12117 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12118 break;
6b91fa02
MC
12119 }
12120 }
12121}
12122
b5d3772c
MC
12123static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
12124{
12125 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12126 tg3_flag_set(tp, NVRAM_BUFFERED);
b5d3772c
MC
12127 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12128}
12129
321d32a0
MC
12130static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
12131{
12132 u32 nvcfg1;
12133
12134 nvcfg1 = tr32(NVRAM_CFG1);
12135
12136 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12137 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12138 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12139 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12140 tg3_flag_set(tp, NVRAM_BUFFERED);
321d32a0
MC
12141 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12142
12143 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12144 tw32(NVRAM_CFG1, nvcfg1);
12145 return;
12146 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12147 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12148 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12149 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12150 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12151 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12152 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12153 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12154 tg3_flag_set(tp, NVRAM_BUFFERED);
12155 tg3_flag_set(tp, FLASH);
321d32a0
MC
12156
12157 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12158 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12159 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12160 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12161 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12162 break;
12163 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12164 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12165 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12166 break;
12167 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12168 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12169 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12170 break;
12171 }
12172 break;
12173 case FLASH_5752VENDOR_ST_M45PE10:
12174 case FLASH_5752VENDOR_ST_M45PE20:
12175 case FLASH_5752VENDOR_ST_M45PE40:
12176 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12177 tg3_flag_set(tp, NVRAM_BUFFERED);
12178 tg3_flag_set(tp, FLASH);
321d32a0
MC
12179
12180 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12181 case FLASH_5752VENDOR_ST_M45PE10:
12182 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12183 break;
12184 case FLASH_5752VENDOR_ST_M45PE20:
12185 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12186 break;
12187 case FLASH_5752VENDOR_ST_M45PE40:
12188 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12189 break;
12190 }
12191 break;
12192 default:
63c3a66f 12193 tg3_flag_set(tp, NO_NVRAM);
321d32a0
MC
12194 return;
12195 }
12196
a1b950d5
MC
12197 tg3_nvram_get_pagesize(tp, nvcfg1);
12198 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12199 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
a1b950d5
MC
12200}
12201
12202
12203static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
12204{
12205 u32 nvcfg1;
12206
12207 nvcfg1 = tr32(NVRAM_CFG1);
12208
12209 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12210 case FLASH_5717VENDOR_ATMEL_EEPROM:
12211 case FLASH_5717VENDOR_MICRO_EEPROM:
12212 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12213 tg3_flag_set(tp, NVRAM_BUFFERED);
a1b950d5
MC
12214 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12215
12216 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12217 tw32(NVRAM_CFG1, nvcfg1);
12218 return;
12219 case FLASH_5717VENDOR_ATMEL_MDB011D:
12220 case FLASH_5717VENDOR_ATMEL_ADB011B:
12221 case FLASH_5717VENDOR_ATMEL_ADB011D:
12222 case FLASH_5717VENDOR_ATMEL_MDB021D:
12223 case FLASH_5717VENDOR_ATMEL_ADB021B:
12224 case FLASH_5717VENDOR_ATMEL_ADB021D:
12225 case FLASH_5717VENDOR_ATMEL_45USPT:
12226 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12227 tg3_flag_set(tp, NVRAM_BUFFERED);
12228 tg3_flag_set(tp, FLASH);
a1b950d5
MC
12229
12230 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12231 case FLASH_5717VENDOR_ATMEL_MDB021D:
66ee33bf
MC
12232 /* Detect size with tg3_nvram_get_size() */
12233 break;
a1b950d5
MC
12234 case FLASH_5717VENDOR_ATMEL_ADB021B:
12235 case FLASH_5717VENDOR_ATMEL_ADB021D:
12236 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12237 break;
12238 default:
12239 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12240 break;
12241 }
321d32a0 12242 break;
a1b950d5
MC
12243 case FLASH_5717VENDOR_ST_M_M25PE10:
12244 case FLASH_5717VENDOR_ST_A_M25PE10:
12245 case FLASH_5717VENDOR_ST_M_M45PE10:
12246 case FLASH_5717VENDOR_ST_A_M45PE10:
12247 case FLASH_5717VENDOR_ST_M_M25PE20:
12248 case FLASH_5717VENDOR_ST_A_M25PE20:
12249 case FLASH_5717VENDOR_ST_M_M45PE20:
12250 case FLASH_5717VENDOR_ST_A_M45PE20:
12251 case FLASH_5717VENDOR_ST_25USPT:
12252 case FLASH_5717VENDOR_ST_45USPT:
12253 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12254 tg3_flag_set(tp, NVRAM_BUFFERED);
12255 tg3_flag_set(tp, FLASH);
a1b950d5
MC
12256
12257 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12258 case FLASH_5717VENDOR_ST_M_M25PE20:
a1b950d5 12259 case FLASH_5717VENDOR_ST_M_M45PE20:
66ee33bf
MC
12260 /* Detect size with tg3_nvram_get_size() */
12261 break;
12262 case FLASH_5717VENDOR_ST_A_M25PE20:
a1b950d5
MC
12263 case FLASH_5717VENDOR_ST_A_M45PE20:
12264 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12265 break;
12266 default:
12267 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12268 break;
12269 }
321d32a0 12270 break;
a1b950d5 12271 default:
63c3a66f 12272 tg3_flag_set(tp, NO_NVRAM);
a1b950d5 12273 return;
321d32a0 12274 }
a1b950d5
MC
12275
12276 tg3_nvram_get_pagesize(tp, nvcfg1);
12277 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12278 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
321d32a0
MC
12279}
12280
9b91b5f1
MC
12281static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
12282{
12283 u32 nvcfg1, nvmpinstrp;
12284
12285 nvcfg1 = tr32(NVRAM_CFG1);
12286 nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
12287
12288 switch (nvmpinstrp) {
12289 case FLASH_5720_EEPROM_HD:
12290 case FLASH_5720_EEPROM_LD:
12291 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12292 tg3_flag_set(tp, NVRAM_BUFFERED);
9b91b5f1
MC
12293
12294 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12295 tw32(NVRAM_CFG1, nvcfg1);
12296 if (nvmpinstrp == FLASH_5720_EEPROM_HD)
12297 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12298 else
12299 tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
12300 return;
12301 case FLASH_5720VENDOR_M_ATMEL_DB011D:
12302 case FLASH_5720VENDOR_A_ATMEL_DB011B:
12303 case FLASH_5720VENDOR_A_ATMEL_DB011D:
12304 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12305 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12306 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12307 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12308 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12309 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12310 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12311 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12312 case FLASH_5720VENDOR_ATMEL_45USPT:
12313 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12314 tg3_flag_set(tp, NVRAM_BUFFERED);
12315 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
12316
12317 switch (nvmpinstrp) {
12318 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12319 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12320 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12321 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12322 break;
12323 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12324 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12325 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12326 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12327 break;
12328 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12329 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12330 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12331 break;
12332 default:
12333 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12334 break;
12335 }
12336 break;
12337 case FLASH_5720VENDOR_M_ST_M25PE10:
12338 case FLASH_5720VENDOR_M_ST_M45PE10:
12339 case FLASH_5720VENDOR_A_ST_M25PE10:
12340 case FLASH_5720VENDOR_A_ST_M45PE10:
12341 case FLASH_5720VENDOR_M_ST_M25PE20:
12342 case FLASH_5720VENDOR_M_ST_M45PE20:
12343 case FLASH_5720VENDOR_A_ST_M25PE20:
12344 case FLASH_5720VENDOR_A_ST_M45PE20:
12345 case FLASH_5720VENDOR_M_ST_M25PE40:
12346 case FLASH_5720VENDOR_M_ST_M45PE40:
12347 case FLASH_5720VENDOR_A_ST_M25PE40:
12348 case FLASH_5720VENDOR_A_ST_M45PE40:
12349 case FLASH_5720VENDOR_M_ST_M25PE80:
12350 case FLASH_5720VENDOR_M_ST_M45PE80:
12351 case FLASH_5720VENDOR_A_ST_M25PE80:
12352 case FLASH_5720VENDOR_A_ST_M45PE80:
12353 case FLASH_5720VENDOR_ST_25USPT:
12354 case FLASH_5720VENDOR_ST_45USPT:
12355 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12356 tg3_flag_set(tp, NVRAM_BUFFERED);
12357 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
12358
12359 switch (nvmpinstrp) {
12360 case FLASH_5720VENDOR_M_ST_M25PE20:
12361 case FLASH_5720VENDOR_M_ST_M45PE20:
12362 case FLASH_5720VENDOR_A_ST_M25PE20:
12363 case FLASH_5720VENDOR_A_ST_M45PE20:
12364 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12365 break;
12366 case FLASH_5720VENDOR_M_ST_M25PE40:
12367 case FLASH_5720VENDOR_M_ST_M45PE40:
12368 case FLASH_5720VENDOR_A_ST_M25PE40:
12369 case FLASH_5720VENDOR_A_ST_M45PE40:
12370 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12371 break;
12372 case FLASH_5720VENDOR_M_ST_M25PE80:
12373 case FLASH_5720VENDOR_M_ST_M45PE80:
12374 case FLASH_5720VENDOR_A_ST_M25PE80:
12375 case FLASH_5720VENDOR_A_ST_M45PE80:
12376 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12377 break;
12378 default:
12379 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12380 break;
12381 }
12382 break;
12383 default:
63c3a66f 12384 tg3_flag_set(tp, NO_NVRAM);
9b91b5f1
MC
12385 return;
12386 }
12387
12388 tg3_nvram_get_pagesize(tp, nvcfg1);
12389 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12390 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
9b91b5f1
MC
12391}
12392
1da177e4
LT
12393/* Chips other than 5700/5701 use the NVRAM for fetching info. */
12394static void __devinit tg3_nvram_init(struct tg3 *tp)
12395{
1da177e4
LT
12396 tw32_f(GRC_EEPROM_ADDR,
12397 (EEPROM_ADDR_FSM_RESET |
12398 (EEPROM_DEFAULT_CLOCK_PERIOD <<
12399 EEPROM_ADDR_CLKPERD_SHIFT)));
12400
9d57f01c 12401 msleep(1);
1da177e4
LT
12402
12403 /* Enable seeprom accesses. */
12404 tw32_f(GRC_LOCAL_CTRL,
12405 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
12406 udelay(100);
12407
12408 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12409 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
63c3a66f 12410 tg3_flag_set(tp, NVRAM);
1da177e4 12411
ec41c7df 12412 if (tg3_nvram_lock(tp)) {
5129c3a3
MC
12413 netdev_warn(tp->dev,
12414 "Cannot get nvram lock, %s failed\n",
05dbe005 12415 __func__);
ec41c7df
MC
12416 return;
12417 }
e6af301b 12418 tg3_enable_nvram_access(tp);
1da177e4 12419
989a9d23
MC
12420 tp->nvram_size = 0;
12421
361b4ac2
MC
12422 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
12423 tg3_get_5752_nvram_info(tp);
d3c7b886
MC
12424 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
12425 tg3_get_5755_nvram_info(tp);
d30cdd28 12426 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
57e6983c
MC
12427 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
12428 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1b27777a 12429 tg3_get_5787_nvram_info(tp);
6b91fa02
MC
12430 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
12431 tg3_get_5761_nvram_info(tp);
b5d3772c
MC
12432 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
12433 tg3_get_5906_nvram_info(tp);
b703df6f
MC
12434 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
12435 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
321d32a0 12436 tg3_get_57780_nvram_info(tp);
9b91b5f1
MC
12437 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
12438 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
a1b950d5 12439 tg3_get_5717_nvram_info(tp);
9b91b5f1
MC
12440 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
12441 tg3_get_5720_nvram_info(tp);
361b4ac2
MC
12442 else
12443 tg3_get_nvram_info(tp);
12444
989a9d23
MC
12445 if (tp->nvram_size == 0)
12446 tg3_get_nvram_size(tp);
1da177e4 12447
e6af301b 12448 tg3_disable_nvram_access(tp);
381291b7 12449 tg3_nvram_unlock(tp);
1da177e4
LT
12450
12451 } else {
63c3a66f
JP
12452 tg3_flag_clear(tp, NVRAM);
12453 tg3_flag_clear(tp, NVRAM_BUFFERED);
1da177e4
LT
12454
12455 tg3_get_eeprom_size(tp);
12456 }
12457}
12458
1da177e4
LT
12459static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
12460 u32 offset, u32 len, u8 *buf)
12461{
12462 int i, j, rc = 0;
12463 u32 val;
12464
12465 for (i = 0; i < len; i += 4) {
b9fc7dc5 12466 u32 addr;
a9dc529d 12467 __be32 data;
1da177e4
LT
12468
12469 addr = offset + i;
12470
12471 memcpy(&data, buf + i, 4);
12472
62cedd11
MC
12473 /*
12474 * The SEEPROM interface expects the data to always be opposite
12475 * the native endian format. We accomplish this by reversing
12476 * all the operations that would have been performed on the
12477 * data from a call to tg3_nvram_read_be32().
12478 */
12479 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
1da177e4
LT
12480
12481 val = tr32(GRC_EEPROM_ADDR);
12482 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
12483
12484 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
12485 EEPROM_ADDR_READ);
12486 tw32(GRC_EEPROM_ADDR, val |
12487 (0 << EEPROM_ADDR_DEVID_SHIFT) |
12488 (addr & EEPROM_ADDR_ADDR_MASK) |
12489 EEPROM_ADDR_START |
12490 EEPROM_ADDR_WRITE);
6aa20a22 12491
9d57f01c 12492 for (j = 0; j < 1000; j++) {
1da177e4
LT
12493 val = tr32(GRC_EEPROM_ADDR);
12494
12495 if (val & EEPROM_ADDR_COMPLETE)
12496 break;
9d57f01c 12497 msleep(1);
1da177e4
LT
12498 }
12499 if (!(val & EEPROM_ADDR_COMPLETE)) {
12500 rc = -EBUSY;
12501 break;
12502 }
12503 }
12504
12505 return rc;
12506}
12507
12508/* offset and length are dword aligned */
12509static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
12510 u8 *buf)
12511{
12512 int ret = 0;
12513 u32 pagesize = tp->nvram_pagesize;
12514 u32 pagemask = pagesize - 1;
12515 u32 nvram_cmd;
12516 u8 *tmp;
12517
12518 tmp = kmalloc(pagesize, GFP_KERNEL);
12519 if (tmp == NULL)
12520 return -ENOMEM;
12521
12522 while (len) {
12523 int j;
e6af301b 12524 u32 phy_addr, page_off, size;
1da177e4
LT
12525
12526 phy_addr = offset & ~pagemask;
6aa20a22 12527
1da177e4 12528 for (j = 0; j < pagesize; j += 4) {
a9dc529d
MC
12529 ret = tg3_nvram_read_be32(tp, phy_addr + j,
12530 (__be32 *) (tmp + j));
12531 if (ret)
1da177e4
LT
12532 break;
12533 }
12534 if (ret)
12535 break;
12536
c6cdf436 12537 page_off = offset & pagemask;
1da177e4
LT
12538 size = pagesize;
12539 if (len < size)
12540 size = len;
12541
12542 len -= size;
12543
12544 memcpy(tmp + page_off, buf, size);
12545
12546 offset = offset + (pagesize - page_off);
12547
e6af301b 12548 tg3_enable_nvram_access(tp);
1da177e4
LT
12549
12550 /*
12551 * Before we can erase the flash page, we need
12552 * to issue a special "write enable" command.
12553 */
12554 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12555
12556 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12557 break;
12558
12559 /* Erase the target page */
12560 tw32(NVRAM_ADDR, phy_addr);
12561
12562 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
12563 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
12564
c6cdf436 12565 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
1da177e4
LT
12566 break;
12567
12568 /* Issue another write enable to start the write. */
12569 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12570
12571 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12572 break;
12573
12574 for (j = 0; j < pagesize; j += 4) {
b9fc7dc5 12575 __be32 data;
1da177e4 12576
b9fc7dc5 12577 data = *((__be32 *) (tmp + j));
a9dc529d 12578
b9fc7dc5 12579 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4
LT
12580
12581 tw32(NVRAM_ADDR, phy_addr + j);
12582
12583 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
12584 NVRAM_CMD_WR;
12585
12586 if (j == 0)
12587 nvram_cmd |= NVRAM_CMD_FIRST;
12588 else if (j == (pagesize - 4))
12589 nvram_cmd |= NVRAM_CMD_LAST;
12590
12591 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12592 break;
12593 }
12594 if (ret)
12595 break;
12596 }
12597
12598 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12599 tg3_nvram_exec_cmd(tp, nvram_cmd);
12600
12601 kfree(tmp);
12602
12603 return ret;
12604}
12605
12606/* offset and length are dword aligned */
12607static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
12608 u8 *buf)
12609{
12610 int i, ret = 0;
12611
12612 for (i = 0; i < len; i += 4, offset += 4) {
b9fc7dc5
AV
12613 u32 page_off, phy_addr, nvram_cmd;
12614 __be32 data;
1da177e4
LT
12615
12616 memcpy(&data, buf + i, 4);
b9fc7dc5 12617 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4 12618
c6cdf436 12619 page_off = offset % tp->nvram_pagesize;
1da177e4 12620
1820180b 12621 phy_addr = tg3_nvram_phys_addr(tp, offset);
1da177e4
LT
12622
12623 tw32(NVRAM_ADDR, phy_addr);
12624
12625 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
12626
c6cdf436 12627 if (page_off == 0 || i == 0)
1da177e4 12628 nvram_cmd |= NVRAM_CMD_FIRST;
f6d9a256 12629 if (page_off == (tp->nvram_pagesize - 4))
1da177e4
LT
12630 nvram_cmd |= NVRAM_CMD_LAST;
12631
12632 if (i == (len - 4))
12633 nvram_cmd |= NVRAM_CMD_LAST;
12634
321d32a0 12635 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
63c3a66f 12636 !tg3_flag(tp, 5755_PLUS) &&
4c987487
MC
12637 (tp->nvram_jedecnum == JEDEC_ST) &&
12638 (nvram_cmd & NVRAM_CMD_FIRST)) {
1da177e4
LT
12639
12640 if ((ret = tg3_nvram_exec_cmd(tp,
12641 NVRAM_CMD_WREN | NVRAM_CMD_GO |
12642 NVRAM_CMD_DONE)))
12643
12644 break;
12645 }
63c3a66f 12646 if (!tg3_flag(tp, FLASH)) {
1da177e4
LT
12647 /* We always do complete word writes to eeprom. */
12648 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
12649 }
12650
12651 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12652 break;
12653 }
12654 return ret;
12655}
12656
12657/* offset and length are dword aligned */
12658static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
12659{
12660 int ret;
12661
63c3a66f 12662 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
314fba34
MC
12663 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
12664 ~GRC_LCLCTRL_GPIO_OUTPUT1);
1da177e4
LT
12665 udelay(40);
12666 }
12667
63c3a66f 12668 if (!tg3_flag(tp, NVRAM)) {
1da177e4 12669 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
859a5887 12670 } else {
1da177e4
LT
12671 u32 grc_mode;
12672
ec41c7df
MC
12673 ret = tg3_nvram_lock(tp);
12674 if (ret)
12675 return ret;
1da177e4 12676
e6af301b 12677 tg3_enable_nvram_access(tp);
63c3a66f 12678 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
1da177e4 12679 tw32(NVRAM_WRITE1, 0x406);
1da177e4
LT
12680
12681 grc_mode = tr32(GRC_MODE);
12682 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
12683
63c3a66f 12684 if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
1da177e4
LT
12685 ret = tg3_nvram_write_block_buffered(tp, offset, len,
12686 buf);
859a5887 12687 } else {
1da177e4
LT
12688 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
12689 buf);
12690 }
12691
12692 grc_mode = tr32(GRC_MODE);
12693 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
12694
e6af301b 12695 tg3_disable_nvram_access(tp);
1da177e4
LT
12696 tg3_nvram_unlock(tp);
12697 }
12698
63c3a66f 12699 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
314fba34 12700 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
1da177e4
LT
12701 udelay(40);
12702 }
12703
12704 return ret;
12705}
12706
12707struct subsys_tbl_ent {
12708 u16 subsys_vendor, subsys_devid;
12709 u32 phy_id;
12710};
12711
24daf2b0 12712static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
1da177e4 12713 /* Broadcom boards. */
24daf2b0 12714 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12715 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
24daf2b0 12716 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12717 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
24daf2b0 12718 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12719 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
24daf2b0
MC
12720 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12721 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
12722 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12723 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
24daf2b0 12724 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12725 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12726 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12727 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
12728 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12729 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
24daf2b0 12730 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12731 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
24daf2b0 12732 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12733 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
24daf2b0 12734 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12735 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
1da177e4
LT
12736
12737 /* 3com boards. */
24daf2b0 12738 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12739 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
24daf2b0 12740 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12741 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12742 { TG3PCI_SUBVENDOR_ID_3COM,
12743 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
12744 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12745 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
24daf2b0 12746 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12747 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
1da177e4
LT
12748
12749 /* DELL boards. */
24daf2b0 12750 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12751 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
24daf2b0 12752 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12753 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
24daf2b0 12754 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12755 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
24daf2b0 12756 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12757 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
1da177e4
LT
12758
12759 /* Compaq boards. */
24daf2b0 12760 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12761 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
24daf2b0 12762 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12763 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12764 { TG3PCI_SUBVENDOR_ID_COMPAQ,
12765 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
12766 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12767 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
24daf2b0 12768 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12769 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
1da177e4
LT
12770
12771 /* IBM boards. */
24daf2b0
MC
12772 { TG3PCI_SUBVENDOR_ID_IBM,
12773 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
1da177e4
LT
12774};
12775
24daf2b0 12776static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
1da177e4
LT
12777{
12778 int i;
12779
12780 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
12781 if ((subsys_id_to_phy_id[i].subsys_vendor ==
12782 tp->pdev->subsystem_vendor) &&
12783 (subsys_id_to_phy_id[i].subsys_devid ==
12784 tp->pdev->subsystem_device))
12785 return &subsys_id_to_phy_id[i];
12786 }
12787 return NULL;
12788}
12789
7d0c41ef 12790static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
1da177e4 12791{
1da177e4 12792 u32 val;
f49639e6 12793
79eb6904 12794 tp->phy_id = TG3_PHY_ID_INVALID;
7d0c41ef
MC
12795 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12796
a85feb8c 12797 /* Assume an onboard device and WOL capable by default. */
63c3a66f
JP
12798 tg3_flag_set(tp, EEPROM_WRITE_PROT);
12799 tg3_flag_set(tp, WOL_CAP);
72b845e0 12800
b5d3772c 12801 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
9d26e213 12802 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
63c3a66f
JP
12803 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
12804 tg3_flag_set(tp, IS_NIC);
9d26e213 12805 }
0527ba35
MC
12806 val = tr32(VCPU_CFGSHDW);
12807 if (val & VCPU_CFGSHDW_ASPM_DBNC)
63c3a66f 12808 tg3_flag_set(tp, ASPM_WORKAROUND);
0527ba35 12809 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
6fdbab9d 12810 (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
63c3a66f 12811 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
12812 device_set_wakeup_enable(&tp->pdev->dev, true);
12813 }
05ac4cb7 12814 goto done;
b5d3772c
MC
12815 }
12816
1da177e4
LT
12817 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
12818 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
12819 u32 nic_cfg, led_cfg;
a9daf367 12820 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
7d0c41ef 12821 int eeprom_phy_serdes = 0;
1da177e4
LT
12822
12823 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
12824 tp->nic_sram_data_cfg = nic_cfg;
12825
12826 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
12827 ver >>= NIC_SRAM_DATA_VER_SHIFT;
6ff6f81d
MC
12828 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12829 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
12830 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
1da177e4
LT
12831 (ver > 0) && (ver < 0x100))
12832 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
12833
a9daf367
MC
12834 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
12835 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
12836
1da177e4
LT
12837 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
12838 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
12839 eeprom_phy_serdes = 1;
12840
12841 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
12842 if (nic_phy_id != 0) {
12843 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
12844 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
12845
12846 eeprom_phy_id = (id1 >> 16) << 10;
12847 eeprom_phy_id |= (id2 & 0xfc00) << 16;
12848 eeprom_phy_id |= (id2 & 0x03ff) << 0;
12849 } else
12850 eeprom_phy_id = 0;
12851
7d0c41ef 12852 tp->phy_id = eeprom_phy_id;
747e8f8b 12853 if (eeprom_phy_serdes) {
63c3a66f 12854 if (!tg3_flag(tp, 5705_PLUS))
f07e9af3 12855 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
a50d0796 12856 else
f07e9af3 12857 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
747e8f8b 12858 }
7d0c41ef 12859
63c3a66f 12860 if (tg3_flag(tp, 5750_PLUS))
1da177e4
LT
12861 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
12862 SHASTA_EXT_LED_MODE_MASK);
cbf46853 12863 else
1da177e4
LT
12864 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
12865
12866 switch (led_cfg) {
12867 default:
12868 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
12869 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12870 break;
12871
12872 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
12873 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12874 break;
12875
12876 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
12877 tp->led_ctrl = LED_CTRL_MODE_MAC;
9ba27794
MC
12878
12879 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
12880 * read on some older 5700/5701 bootcode.
12881 */
12882 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
12883 ASIC_REV_5700 ||
12884 GET_ASIC_REV(tp->pci_chip_rev_id) ==
12885 ASIC_REV_5701)
12886 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12887
1da177e4
LT
12888 break;
12889
12890 case SHASTA_EXT_LED_SHARED:
12891 tp->led_ctrl = LED_CTRL_MODE_SHARED;
12892 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
12893 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
12894 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12895 LED_CTRL_MODE_PHY_2);
12896 break;
12897
12898 case SHASTA_EXT_LED_MAC:
12899 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
12900 break;
12901
12902 case SHASTA_EXT_LED_COMBO:
12903 tp->led_ctrl = LED_CTRL_MODE_COMBO;
12904 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
12905 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12906 LED_CTRL_MODE_PHY_2);
12907 break;
12908
855e1111 12909 }
1da177e4
LT
12910
12911 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
12912 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
12913 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
12914 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12915
b2a5c19c
MC
12916 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
12917 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
5f60891b 12918
9d26e213 12919 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
63c3a66f 12920 tg3_flag_set(tp, EEPROM_WRITE_PROT);
9d26e213
MC
12921 if ((tp->pdev->subsystem_vendor ==
12922 PCI_VENDOR_ID_ARIMA) &&
12923 (tp->pdev->subsystem_device == 0x205a ||
12924 tp->pdev->subsystem_device == 0x2063))
63c3a66f 12925 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
9d26e213 12926 } else {
63c3a66f
JP
12927 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
12928 tg3_flag_set(tp, IS_NIC);
9d26e213 12929 }
1da177e4
LT
12930
12931 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f
JP
12932 tg3_flag_set(tp, ENABLE_ASF);
12933 if (tg3_flag(tp, 5750_PLUS))
12934 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4 12935 }
b2b98d4a
MC
12936
12937 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
63c3a66f
JP
12938 tg3_flag(tp, 5750_PLUS))
12939 tg3_flag_set(tp, ENABLE_APE);
b2b98d4a 12940
f07e9af3 12941 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
a85feb8c 12942 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
63c3a66f 12943 tg3_flag_clear(tp, WOL_CAP);
1da177e4 12944
63c3a66f 12945 if (tg3_flag(tp, WOL_CAP) &&
6fdbab9d 12946 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
63c3a66f 12947 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
12948 device_set_wakeup_enable(&tp->pdev->dev, true);
12949 }
0527ba35 12950
1da177e4 12951 if (cfg2 & (1 << 17))
f07e9af3 12952 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
1da177e4
LT
12953
12954 /* serdes signal pre-emphasis in register 0x590 set by */
12955 /* bootcode if bit 18 is set */
12956 if (cfg2 & (1 << 18))
f07e9af3 12957 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
8ed5d97e 12958
63c3a66f
JP
12959 if ((tg3_flag(tp, 57765_PLUS) ||
12960 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
12961 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
6833c043 12962 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
f07e9af3 12963 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
6833c043 12964
63c3a66f 12965 if (tg3_flag(tp, PCI_EXPRESS) &&
8c69b1e7 12966 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 12967 !tg3_flag(tp, 57765_PLUS)) {
8ed5d97e
MC
12968 u32 cfg3;
12969
12970 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
12971 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
63c3a66f 12972 tg3_flag_set(tp, ASPM_WORKAROUND);
8ed5d97e 12973 }
a9daf367 12974
14417063 12975 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
63c3a66f 12976 tg3_flag_set(tp, RGMII_INBAND_DISABLE);
a9daf367 12977 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
63c3a66f 12978 tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
a9daf367 12979 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
63c3a66f 12980 tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
1da177e4 12981 }
05ac4cb7 12982done:
63c3a66f 12983 if (tg3_flag(tp, WOL_CAP))
43067ed8 12984 device_set_wakeup_enable(&tp->pdev->dev,
63c3a66f 12985 tg3_flag(tp, WOL_ENABLE));
43067ed8
RW
12986 else
12987 device_set_wakeup_capable(&tp->pdev->dev, false);
7d0c41ef
MC
12988}
12989
b2a5c19c
MC
12990static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
12991{
12992 int i;
12993 u32 val;
12994
12995 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
12996 tw32(OTP_CTRL, cmd);
12997
12998 /* Wait for up to 1 ms for command to execute. */
12999 for (i = 0; i < 100; i++) {
13000 val = tr32(OTP_STATUS);
13001 if (val & OTP_STATUS_CMD_DONE)
13002 break;
13003 udelay(10);
13004 }
13005
13006 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
13007}
13008
13009/* Read the gphy configuration from the OTP region of the chip. The gphy
13010 * configuration is a 32-bit value that straddles the alignment boundary.
13011 * We do two 32-bit reads and then shift and merge the results.
13012 */
13013static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
13014{
13015 u32 bhalf_otp, thalf_otp;
13016
13017 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
13018
13019 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
13020 return 0;
13021
13022 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
13023
13024 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13025 return 0;
13026
13027 thalf_otp = tr32(OTP_READ_DATA);
13028
13029 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
13030
13031 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13032 return 0;
13033
13034 bhalf_otp = tr32(OTP_READ_DATA);
13035
13036 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
13037}
13038
e256f8a3
MC
13039static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
13040{
13041 u32 adv = ADVERTISED_Autoneg |
13042 ADVERTISED_Pause;
13043
13044 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
13045 adv |= ADVERTISED_1000baseT_Half |
13046 ADVERTISED_1000baseT_Full;
13047
13048 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
13049 adv |= ADVERTISED_100baseT_Half |
13050 ADVERTISED_100baseT_Full |
13051 ADVERTISED_10baseT_Half |
13052 ADVERTISED_10baseT_Full |
13053 ADVERTISED_TP;
13054 else
13055 adv |= ADVERTISED_FIBRE;
13056
13057 tp->link_config.advertising = adv;
13058 tp->link_config.speed = SPEED_INVALID;
13059 tp->link_config.duplex = DUPLEX_INVALID;
13060 tp->link_config.autoneg = AUTONEG_ENABLE;
13061 tp->link_config.active_speed = SPEED_INVALID;
13062 tp->link_config.active_duplex = DUPLEX_INVALID;
13063 tp->link_config.orig_speed = SPEED_INVALID;
13064 tp->link_config.orig_duplex = DUPLEX_INVALID;
13065 tp->link_config.orig_autoneg = AUTONEG_INVALID;
13066}
13067
7d0c41ef
MC
13068static int __devinit tg3_phy_probe(struct tg3 *tp)
13069{
13070 u32 hw_phy_id_1, hw_phy_id_2;
13071 u32 hw_phy_id, hw_phy_id_masked;
13072 int err;
1da177e4 13073
e256f8a3 13074 /* flow control autonegotiation is default behavior */
63c3a66f 13075 tg3_flag_set(tp, PAUSE_AUTONEG);
e256f8a3
MC
13076 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
13077
63c3a66f 13078 if (tg3_flag(tp, USE_PHYLIB))
b02fd9e3
MC
13079 return tg3_phy_init(tp);
13080
1da177e4 13081 /* Reading the PHY ID register can conflict with ASF
877d0310 13082 * firmware access to the PHY hardware.
1da177e4
LT
13083 */
13084 err = 0;
63c3a66f 13085 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
79eb6904 13086 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
1da177e4
LT
13087 } else {
13088 /* Now read the physical PHY_ID from the chip and verify
13089 * that it is sane. If it doesn't look good, we fall back
13090 * to either the hard-coded table based PHY_ID and failing
13091 * that the value found in the eeprom area.
13092 */
13093 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
13094 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
13095
13096 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
13097 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
13098 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
13099
79eb6904 13100 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
1da177e4
LT
13101 }
13102
79eb6904 13103 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
1da177e4 13104 tp->phy_id = hw_phy_id;
79eb6904 13105 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
f07e9af3 13106 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
da6b2d01 13107 else
f07e9af3 13108 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
1da177e4 13109 } else {
79eb6904 13110 if (tp->phy_id != TG3_PHY_ID_INVALID) {
7d0c41ef
MC
13111 /* Do nothing, phy ID already set up in
13112 * tg3_get_eeprom_hw_cfg().
13113 */
1da177e4
LT
13114 } else {
13115 struct subsys_tbl_ent *p;
13116
13117 /* No eeprom signature? Try the hardcoded
13118 * subsys device table.
13119 */
24daf2b0 13120 p = tg3_lookup_by_subsys(tp);
1da177e4
LT
13121 if (!p)
13122 return -ENODEV;
13123
13124 tp->phy_id = p->phy_id;
13125 if (!tp->phy_id ||
79eb6904 13126 tp->phy_id == TG3_PHY_ID_BCM8002)
f07e9af3 13127 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
1da177e4
LT
13128 }
13129 }
13130
a6b68dab
MC
13131 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
13132 ((tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
13133 tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
13134 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
13135 tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
52b02d04
MC
13136 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
13137
e256f8a3
MC
13138 tg3_phy_init_link_config(tp);
13139
f07e9af3 13140 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
63c3a66f
JP
13141 !tg3_flag(tp, ENABLE_APE) &&
13142 !tg3_flag(tp, ENABLE_ASF)) {
42b64a45 13143 u32 bmsr, mask;
1da177e4
LT
13144
13145 tg3_readphy(tp, MII_BMSR, &bmsr);
13146 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
13147 (bmsr & BMSR_LSTATUS))
13148 goto skip_phy_reset;
6aa20a22 13149
1da177e4
LT
13150 err = tg3_phy_reset(tp);
13151 if (err)
13152 return err;
13153
42b64a45 13154 tg3_phy_set_wirespeed(tp);
1da177e4 13155
3600d918
MC
13156 mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
13157 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
13158 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
13159 if (!tg3_copper_is_advertising_all(tp, mask)) {
42b64a45
MC
13160 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
13161 tp->link_config.flowctrl);
1da177e4
LT
13162
13163 tg3_writephy(tp, MII_BMCR,
13164 BMCR_ANENABLE | BMCR_ANRESTART);
13165 }
1da177e4
LT
13166 }
13167
13168skip_phy_reset:
79eb6904 13169 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
13170 err = tg3_init_5401phy_dsp(tp);
13171 if (err)
13172 return err;
1da177e4 13173
1da177e4
LT
13174 err = tg3_init_5401phy_dsp(tp);
13175 }
13176
1da177e4
LT
13177 return err;
13178}
13179
184b8904 13180static void __devinit tg3_read_vpd(struct tg3 *tp)
1da177e4 13181{
a4a8bb15 13182 u8 *vpd_data;
4181b2c8 13183 unsigned int block_end, rosize, len;
184b8904 13184 int j, i = 0;
a4a8bb15 13185
c3e94500 13186 vpd_data = (u8 *)tg3_vpd_readblock(tp);
a4a8bb15
MC
13187 if (!vpd_data)
13188 goto out_no_vpd;
1da177e4 13189
4181b2c8
MC
13190 i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
13191 PCI_VPD_LRDT_RO_DATA);
13192 if (i < 0)
13193 goto out_not_found;
1da177e4 13194
4181b2c8
MC
13195 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
13196 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
13197 i += PCI_VPD_LRDT_TAG_SIZE;
1da177e4 13198
4181b2c8
MC
13199 if (block_end > TG3_NVM_VPD_LEN)
13200 goto out_not_found;
af2c6a4a 13201
184b8904
MC
13202 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13203 PCI_VPD_RO_KEYWORD_MFR_ID);
13204 if (j > 0) {
13205 len = pci_vpd_info_field_size(&vpd_data[j]);
13206
13207 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13208 if (j + len > block_end || len != 4 ||
13209 memcmp(&vpd_data[j], "1028", 4))
13210 goto partno;
13211
13212 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13213 PCI_VPD_RO_KEYWORD_VENDOR0);
13214 if (j < 0)
13215 goto partno;
13216
13217 len = pci_vpd_info_field_size(&vpd_data[j]);
13218
13219 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13220 if (j + len > block_end)
13221 goto partno;
13222
13223 memcpy(tp->fw_ver, &vpd_data[j], len);
13224 strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
13225 }
13226
13227partno:
4181b2c8
MC
13228 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13229 PCI_VPD_RO_KEYWORD_PARTNO);
13230 if (i < 0)
13231 goto out_not_found;
af2c6a4a 13232
4181b2c8 13233 len = pci_vpd_info_field_size(&vpd_data[i]);
1da177e4 13234
4181b2c8
MC
13235 i += PCI_VPD_INFO_FLD_HDR_SIZE;
13236 if (len > TG3_BPN_SIZE ||
13237 (len + i) > TG3_NVM_VPD_LEN)
13238 goto out_not_found;
1da177e4 13239
4181b2c8 13240 memcpy(tp->board_part_number, &vpd_data[i], len);
1da177e4 13241
1da177e4 13242out_not_found:
a4a8bb15 13243 kfree(vpd_data);
37a949c5 13244 if (tp->board_part_number[0])
a4a8bb15
MC
13245 return;
13246
13247out_no_vpd:
37a949c5
MC
13248 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
13249 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
13250 strcpy(tp->board_part_number, "BCM5717");
13251 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
13252 strcpy(tp->board_part_number, "BCM5718");
13253 else
13254 goto nomatch;
13255 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
13256 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
13257 strcpy(tp->board_part_number, "BCM57780");
13258 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
13259 strcpy(tp->board_part_number, "BCM57760");
13260 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
13261 strcpy(tp->board_part_number, "BCM57790");
13262 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
13263 strcpy(tp->board_part_number, "BCM57788");
13264 else
13265 goto nomatch;
13266 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
13267 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
13268 strcpy(tp->board_part_number, "BCM57761");
13269 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
13270 strcpy(tp->board_part_number, "BCM57765");
13271 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
13272 strcpy(tp->board_part_number, "BCM57781");
13273 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
13274 strcpy(tp->board_part_number, "BCM57785");
13275 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
13276 strcpy(tp->board_part_number, "BCM57791");
13277 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13278 strcpy(tp->board_part_number, "BCM57795");
13279 else
13280 goto nomatch;
13281 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
b5d3772c 13282 strcpy(tp->board_part_number, "BCM95906");
37a949c5
MC
13283 } else {
13284nomatch:
b5d3772c 13285 strcpy(tp->board_part_number, "none");
37a949c5 13286 }
1da177e4
LT
13287}
13288
9c8a620e
MC
13289static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
13290{
13291 u32 val;
13292
e4f34110 13293 if (tg3_nvram_read(tp, offset, &val) ||
9c8a620e 13294 (val & 0xfc000000) != 0x0c000000 ||
e4f34110 13295 tg3_nvram_read(tp, offset + 4, &val) ||
9c8a620e
MC
13296 val != 0)
13297 return 0;
13298
13299 return 1;
13300}
13301
acd9c119
MC
13302static void __devinit tg3_read_bc_ver(struct tg3 *tp)
13303{
ff3a7cb2 13304 u32 val, offset, start, ver_offset;
75f9936e 13305 int i, dst_off;
ff3a7cb2 13306 bool newver = false;
acd9c119
MC
13307
13308 if (tg3_nvram_read(tp, 0xc, &offset) ||
13309 tg3_nvram_read(tp, 0x4, &start))
13310 return;
13311
13312 offset = tg3_nvram_logical_addr(tp, offset);
13313
ff3a7cb2 13314 if (tg3_nvram_read(tp, offset, &val))
acd9c119
MC
13315 return;
13316
ff3a7cb2
MC
13317 if ((val & 0xfc000000) == 0x0c000000) {
13318 if (tg3_nvram_read(tp, offset + 4, &val))
acd9c119
MC
13319 return;
13320
ff3a7cb2
MC
13321 if (val == 0)
13322 newver = true;
13323 }
13324
75f9936e
MC
13325 dst_off = strlen(tp->fw_ver);
13326
ff3a7cb2 13327 if (newver) {
75f9936e
MC
13328 if (TG3_VER_SIZE - dst_off < 16 ||
13329 tg3_nvram_read(tp, offset + 8, &ver_offset))
ff3a7cb2
MC
13330 return;
13331
13332 offset = offset + ver_offset - start;
13333 for (i = 0; i < 16; i += 4) {
13334 __be32 v;
13335 if (tg3_nvram_read_be32(tp, offset + i, &v))
13336 return;
13337
75f9936e 13338 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
ff3a7cb2
MC
13339 }
13340 } else {
13341 u32 major, minor;
13342
13343 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
13344 return;
13345
13346 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
13347 TG3_NVM_BCVER_MAJSFT;
13348 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
75f9936e
MC
13349 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
13350 "v%d.%02d", major, minor);
acd9c119
MC
13351 }
13352}
13353
a6f6cb1c
MC
13354static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
13355{
13356 u32 val, major, minor;
13357
13358 /* Use native endian representation */
13359 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
13360 return;
13361
13362 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
13363 TG3_NVM_HWSB_CFG1_MAJSFT;
13364 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
13365 TG3_NVM_HWSB_CFG1_MINSFT;
13366
13367 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
13368}
13369
dfe00d7d
MC
13370static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
13371{
13372 u32 offset, major, minor, build;
13373
75f9936e 13374 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
dfe00d7d
MC
13375
13376 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
13377 return;
13378
13379 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
13380 case TG3_EEPROM_SB_REVISION_0:
13381 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
13382 break;
13383 case TG3_EEPROM_SB_REVISION_2:
13384 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
13385 break;
13386 case TG3_EEPROM_SB_REVISION_3:
13387 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
13388 break;
a4153d40
MC
13389 case TG3_EEPROM_SB_REVISION_4:
13390 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
13391 break;
13392 case TG3_EEPROM_SB_REVISION_5:
13393 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
13394 break;
bba226ac
MC
13395 case TG3_EEPROM_SB_REVISION_6:
13396 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
13397 break;
dfe00d7d
MC
13398 default:
13399 return;
13400 }
13401
e4f34110 13402 if (tg3_nvram_read(tp, offset, &val))
dfe00d7d
MC
13403 return;
13404
13405 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
13406 TG3_EEPROM_SB_EDH_BLD_SHFT;
13407 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
13408 TG3_EEPROM_SB_EDH_MAJ_SHFT;
13409 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
13410
13411 if (minor > 99 || build > 26)
13412 return;
13413
75f9936e
MC
13414 offset = strlen(tp->fw_ver);
13415 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
13416 " v%d.%02d", major, minor);
dfe00d7d
MC
13417
13418 if (build > 0) {
75f9936e
MC
13419 offset = strlen(tp->fw_ver);
13420 if (offset < TG3_VER_SIZE - 1)
13421 tp->fw_ver[offset] = 'a' + build - 1;
dfe00d7d
MC
13422 }
13423}
13424
acd9c119 13425static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
c4e6575c
MC
13426{
13427 u32 val, offset, start;
acd9c119 13428 int i, vlen;
9c8a620e
MC
13429
13430 for (offset = TG3_NVM_DIR_START;
13431 offset < TG3_NVM_DIR_END;
13432 offset += TG3_NVM_DIRENT_SIZE) {
e4f34110 13433 if (tg3_nvram_read(tp, offset, &val))
c4e6575c
MC
13434 return;
13435
9c8a620e
MC
13436 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
13437 break;
13438 }
13439
13440 if (offset == TG3_NVM_DIR_END)
13441 return;
13442
63c3a66f 13443 if (!tg3_flag(tp, 5705_PLUS))
9c8a620e 13444 start = 0x08000000;
e4f34110 13445 else if (tg3_nvram_read(tp, offset - 4, &start))
9c8a620e
MC
13446 return;
13447
e4f34110 13448 if (tg3_nvram_read(tp, offset + 4, &offset) ||
9c8a620e 13449 !tg3_fw_img_is_valid(tp, offset) ||
e4f34110 13450 tg3_nvram_read(tp, offset + 8, &val))
9c8a620e
MC
13451 return;
13452
13453 offset += val - start;
13454
acd9c119 13455 vlen = strlen(tp->fw_ver);
9c8a620e 13456
acd9c119
MC
13457 tp->fw_ver[vlen++] = ',';
13458 tp->fw_ver[vlen++] = ' ';
9c8a620e
MC
13459
13460 for (i = 0; i < 4; i++) {
a9dc529d
MC
13461 __be32 v;
13462 if (tg3_nvram_read_be32(tp, offset, &v))
c4e6575c
MC
13463 return;
13464
b9fc7dc5 13465 offset += sizeof(v);
c4e6575c 13466
acd9c119
MC
13467 if (vlen > TG3_VER_SIZE - sizeof(v)) {
13468 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
9c8a620e 13469 break;
c4e6575c 13470 }
9c8a620e 13471
acd9c119
MC
13472 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
13473 vlen += sizeof(v);
c4e6575c 13474 }
acd9c119
MC
13475}
13476
7fd76445
MC
13477static void __devinit tg3_read_dash_ver(struct tg3 *tp)
13478{
13479 int vlen;
13480 u32 apedata;
ecc79648 13481 char *fwtype;
7fd76445 13482
63c3a66f 13483 if (!tg3_flag(tp, ENABLE_APE) || !tg3_flag(tp, ENABLE_ASF))
7fd76445
MC
13484 return;
13485
13486 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
13487 if (apedata != APE_SEG_SIG_MAGIC)
13488 return;
13489
13490 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
13491 if (!(apedata & APE_FW_STATUS_READY))
13492 return;
13493
13494 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
13495
dc6d0744 13496 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
63c3a66f 13497 tg3_flag_set(tp, APE_HAS_NCSI);
ecc79648 13498 fwtype = "NCSI";
dc6d0744 13499 } else {
ecc79648 13500 fwtype = "DASH";
dc6d0744 13501 }
ecc79648 13502
7fd76445
MC
13503 vlen = strlen(tp->fw_ver);
13504
ecc79648
MC
13505 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
13506 fwtype,
7fd76445
MC
13507 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
13508 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
13509 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
13510 (apedata & APE_FW_VERSION_BLDMSK));
13511}
13512
acd9c119
MC
13513static void __devinit tg3_read_fw_ver(struct tg3 *tp)
13514{
13515 u32 val;
75f9936e 13516 bool vpd_vers = false;
acd9c119 13517
75f9936e
MC
13518 if (tp->fw_ver[0] != 0)
13519 vpd_vers = true;
df259d8c 13520
63c3a66f 13521 if (tg3_flag(tp, NO_NVRAM)) {
75f9936e 13522 strcat(tp->fw_ver, "sb");
df259d8c
MC
13523 return;
13524 }
13525
acd9c119
MC
13526 if (tg3_nvram_read(tp, 0, &val))
13527 return;
13528
13529 if (val == TG3_EEPROM_MAGIC)
13530 tg3_read_bc_ver(tp);
13531 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
13532 tg3_read_sb_ver(tp, val);
a6f6cb1c
MC
13533 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
13534 tg3_read_hwsb_ver(tp);
acd9c119
MC
13535 else
13536 return;
13537
c9cab24e 13538 if (vpd_vers)
75f9936e 13539 goto done;
acd9c119 13540
c9cab24e
MC
13541 if (tg3_flag(tp, ENABLE_APE)) {
13542 if (tg3_flag(tp, ENABLE_ASF))
13543 tg3_read_dash_ver(tp);
13544 } else if (tg3_flag(tp, ENABLE_ASF)) {
13545 tg3_read_mgmtfw_ver(tp);
13546 }
9c8a620e 13547
75f9936e 13548done:
9c8a620e 13549 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
c4e6575c
MC
13550}
13551
7544b097
MC
13552static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
13553
7cb32cf2
MC
13554static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
13555{
63c3a66f 13556 if (tg3_flag(tp, LRG_PROD_RING_CAP))
de9f5230 13557 return TG3_RX_RET_MAX_SIZE_5717;
63c3a66f 13558 else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
de9f5230 13559 return TG3_RX_RET_MAX_SIZE_5700;
7cb32cf2 13560 else
de9f5230 13561 return TG3_RX_RET_MAX_SIZE_5705;
7cb32cf2
MC
13562}
13563
4143470c 13564static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
895950c2
JP
13565 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
13566 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
13567 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
13568 { },
13569};
13570
1da177e4
LT
13571static int __devinit tg3_get_invariants(struct tg3 *tp)
13572{
1da177e4 13573 u32 misc_ctrl_reg;
1da177e4
LT
13574 u32 pci_state_reg, grc_misc_cfg;
13575 u32 val;
13576 u16 pci_cmd;
5e7dfd0f 13577 int err;
1da177e4 13578
1da177e4
LT
13579 /* Force memory write invalidate off. If we leave it on,
13580 * then on 5700_BX chips we have to enable a workaround.
13581 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
13582 * to match the cacheline size. The Broadcom driver have this
13583 * workaround but turns MWI off all the times so never uses
13584 * it. This seems to suggest that the workaround is insufficient.
13585 */
13586 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13587 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
13588 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13589
16821285
MC
13590 /* Important! -- Make sure register accesses are byteswapped
13591 * correctly. Also, for those chips that require it, make
13592 * sure that indirect register accesses are enabled before
13593 * the first operation.
1da177e4
LT
13594 */
13595 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13596 &misc_ctrl_reg);
16821285
MC
13597 tp->misc_host_ctrl |= (misc_ctrl_reg &
13598 MISC_HOST_CTRL_CHIPREV);
13599 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13600 tp->misc_host_ctrl);
1da177e4
LT
13601
13602 tp->pci_chip_rev_id = (misc_ctrl_reg >>
13603 MISC_HOST_CTRL_CHIPREV_SHIFT);
795d01c5
MC
13604 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
13605 u32 prod_id_asic_rev;
13606
5001e2f6
MC
13607 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
13608 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
d78b59f5
MC
13609 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
13610 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
f6eb9b1f
MC
13611 pci_read_config_dword(tp->pdev,
13612 TG3PCI_GEN2_PRODID_ASICREV,
13613 &prod_id_asic_rev);
b703df6f
MC
13614 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
13615 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
13616 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
13617 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
13618 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
13619 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13620 pci_read_config_dword(tp->pdev,
13621 TG3PCI_GEN15_PRODID_ASICREV,
13622 &prod_id_asic_rev);
f6eb9b1f
MC
13623 else
13624 pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
13625 &prod_id_asic_rev);
13626
321d32a0 13627 tp->pci_chip_rev_id = prod_id_asic_rev;
795d01c5 13628 }
1da177e4 13629
ff645bec
MC
13630 /* Wrong chip ID in 5752 A0. This code can be removed later
13631 * as A0 is not in production.
13632 */
13633 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
13634 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
13635
6892914f
MC
13636 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
13637 * we need to disable memory and use config. cycles
13638 * only to access all registers. The 5702/03 chips
13639 * can mistakenly decode the special cycles from the
13640 * ICH chipsets as memory write cycles, causing corruption
13641 * of register and memory space. Only certain ICH bridges
13642 * will drive special cycles with non-zero data during the
13643 * address phase which can fall within the 5703's address
13644 * range. This is not an ICH bug as the PCI spec allows
13645 * non-zero address during special cycles. However, only
13646 * these ICH bridges are known to drive non-zero addresses
13647 * during special cycles.
13648 *
13649 * Since special cycles do not cross PCI bridges, we only
13650 * enable this workaround if the 5703 is on the secondary
13651 * bus of these ICH bridges.
13652 */
13653 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
13654 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
13655 static struct tg3_dev_id {
13656 u32 vendor;
13657 u32 device;
13658 u32 rev;
13659 } ich_chipsets[] = {
13660 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
13661 PCI_ANY_ID },
13662 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
13663 PCI_ANY_ID },
13664 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
13665 0xa },
13666 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
13667 PCI_ANY_ID },
13668 { },
13669 };
13670 struct tg3_dev_id *pci_id = &ich_chipsets[0];
13671 struct pci_dev *bridge = NULL;
13672
13673 while (pci_id->vendor != 0) {
13674 bridge = pci_get_device(pci_id->vendor, pci_id->device,
13675 bridge);
13676 if (!bridge) {
13677 pci_id++;
13678 continue;
13679 }
13680 if (pci_id->rev != PCI_ANY_ID) {
44c10138 13681 if (bridge->revision > pci_id->rev)
6892914f
MC
13682 continue;
13683 }
13684 if (bridge->subordinate &&
13685 (bridge->subordinate->number ==
13686 tp->pdev->bus->number)) {
63c3a66f 13687 tg3_flag_set(tp, ICH_WORKAROUND);
6892914f
MC
13688 pci_dev_put(bridge);
13689 break;
13690 }
13691 }
13692 }
13693
6ff6f81d 13694 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
41588ba1
MC
13695 static struct tg3_dev_id {
13696 u32 vendor;
13697 u32 device;
13698 } bridge_chipsets[] = {
13699 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
13700 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
13701 { },
13702 };
13703 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
13704 struct pci_dev *bridge = NULL;
13705
13706 while (pci_id->vendor != 0) {
13707 bridge = pci_get_device(pci_id->vendor,
13708 pci_id->device,
13709 bridge);
13710 if (!bridge) {
13711 pci_id++;
13712 continue;
13713 }
13714 if (bridge->subordinate &&
13715 (bridge->subordinate->number <=
13716 tp->pdev->bus->number) &&
13717 (bridge->subordinate->subordinate >=
13718 tp->pdev->bus->number)) {
63c3a66f 13719 tg3_flag_set(tp, 5701_DMA_BUG);
41588ba1
MC
13720 pci_dev_put(bridge);
13721 break;
13722 }
13723 }
13724 }
13725
4a29cc2e
MC
13726 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
13727 * DMA addresses > 40-bit. This bridge may have other additional
13728 * 57xx devices behind it in some 4-port NIC designs for example.
13729 * Any tg3 device found behind the bridge will also need the 40-bit
13730 * DMA workaround.
13731 */
a4e2b347
MC
13732 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
13733 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
63c3a66f
JP
13734 tg3_flag_set(tp, 5780_CLASS);
13735 tg3_flag_set(tp, 40BIT_DMA_BUG);
4cf78e4f 13736 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
859a5887 13737 } else {
4a29cc2e
MC
13738 struct pci_dev *bridge = NULL;
13739
13740 do {
13741 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
13742 PCI_DEVICE_ID_SERVERWORKS_EPB,
13743 bridge);
13744 if (bridge && bridge->subordinate &&
13745 (bridge->subordinate->number <=
13746 tp->pdev->bus->number) &&
13747 (bridge->subordinate->subordinate >=
13748 tp->pdev->bus->number)) {
63c3a66f 13749 tg3_flag_set(tp, 40BIT_DMA_BUG);
4a29cc2e
MC
13750 pci_dev_put(bridge);
13751 break;
13752 }
13753 } while (bridge);
13754 }
4cf78e4f 13755
f6eb9b1f 13756 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3a1e19d3 13757 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
7544b097
MC
13758 tp->pdev_peer = tg3_find_peer(tp);
13759
c885e824 13760 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
d78b59f5
MC
13761 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13762 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
63c3a66f 13763 tg3_flag_set(tp, 5717_PLUS);
0a58d668
MC
13764
13765 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
63c3a66f
JP
13766 tg3_flag(tp, 5717_PLUS))
13767 tg3_flag_set(tp, 57765_PLUS);
c885e824 13768
321d32a0
MC
13769 /* Intentionally exclude ASIC_REV_5906 */
13770 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d9ab5ad1 13771 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
d30cdd28 13772 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
9936bcf6 13773 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c 13774 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 13775 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f
JP
13776 tg3_flag(tp, 57765_PLUS))
13777 tg3_flag_set(tp, 5755_PLUS);
321d32a0
MC
13778
13779 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13780 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
b5d3772c 13781 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
63c3a66f
JP
13782 tg3_flag(tp, 5755_PLUS) ||
13783 tg3_flag(tp, 5780_CLASS))
13784 tg3_flag_set(tp, 5750_PLUS);
6708e5cc 13785
6ff6f81d 13786 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
63c3a66f
JP
13787 tg3_flag(tp, 5750_PLUS))
13788 tg3_flag_set(tp, 5705_PLUS);
1b440c56 13789
507399f1 13790 /* Determine TSO capabilities */
2866d956 13791 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
4d163b75 13792 ; /* Do nothing. HW bug. */
63c3a66f
JP
13793 else if (tg3_flag(tp, 57765_PLUS))
13794 tg3_flag_set(tp, HW_TSO_3);
13795 else if (tg3_flag(tp, 5755_PLUS) ||
e849cdc3 13796 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
63c3a66f
JP
13797 tg3_flag_set(tp, HW_TSO_2);
13798 else if (tg3_flag(tp, 5750_PLUS)) {
13799 tg3_flag_set(tp, HW_TSO_1);
13800 tg3_flag_set(tp, TSO_BUG);
507399f1
MC
13801 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
13802 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
63c3a66f 13803 tg3_flag_clear(tp, TSO_BUG);
507399f1
MC
13804 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13805 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13806 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 13807 tg3_flag_set(tp, TSO_BUG);
507399f1
MC
13808 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
13809 tp->fw_needed = FIRMWARE_TG3TSO5;
13810 else
13811 tp->fw_needed = FIRMWARE_TG3TSO;
13812 }
13813
dabc5c67 13814 /* Selectively allow TSO based on operating conditions */
6ff6f81d
MC
13815 if (tg3_flag(tp, HW_TSO_1) ||
13816 tg3_flag(tp, HW_TSO_2) ||
13817 tg3_flag(tp, HW_TSO_3) ||
dabc5c67
MC
13818 (tp->fw_needed && !tg3_flag(tp, ENABLE_ASF)))
13819 tg3_flag_set(tp, TSO_CAPABLE);
13820 else {
13821 tg3_flag_clear(tp, TSO_CAPABLE);
13822 tg3_flag_clear(tp, TSO_BUG);
13823 tp->fw_needed = NULL;
13824 }
13825
13826 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
13827 tp->fw_needed = FIRMWARE_TG3;
13828
507399f1
MC
13829 tp->irq_max = 1;
13830
63c3a66f
JP
13831 if (tg3_flag(tp, 5750_PLUS)) {
13832 tg3_flag_set(tp, SUPPORT_MSI);
7544b097
MC
13833 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
13834 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
13835 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
13836 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
13837 tp->pdev_peer == tp->pdev))
63c3a66f 13838 tg3_flag_clear(tp, SUPPORT_MSI);
7544b097 13839
63c3a66f 13840 if (tg3_flag(tp, 5755_PLUS) ||
b5d3772c 13841 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
63c3a66f 13842 tg3_flag_set(tp, 1SHOT_MSI);
52c0fd83 13843 }
4f125f42 13844
63c3a66f
JP
13845 if (tg3_flag(tp, 57765_PLUS)) {
13846 tg3_flag_set(tp, SUPPORT_MSIX);
507399f1
MC
13847 tp->irq_max = TG3_IRQ_MAX_VECS;
13848 }
f6eb9b1f 13849 }
0e1406dd 13850
2ffcc981 13851 if (tg3_flag(tp, 5755_PLUS))
63c3a66f 13852 tg3_flag_set(tp, SHORT_DMA_BUG);
f6eb9b1f 13853
63c3a66f
JP
13854 if (tg3_flag(tp, 5717_PLUS))
13855 tg3_flag_set(tp, LRG_PROD_RING_CAP);
de9f5230 13856
63c3a66f 13857 if (tg3_flag(tp, 57765_PLUS) &&
2866d956 13858 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
63c3a66f 13859 tg3_flag_set(tp, USE_JUMBO_BDFLAG);
b703df6f 13860
63c3a66f
JP
13861 if (!tg3_flag(tp, 5705_PLUS) ||
13862 tg3_flag(tp, 5780_CLASS) ||
13863 tg3_flag(tp, USE_JUMBO_BDFLAG))
13864 tg3_flag_set(tp, JUMBO_CAPABLE);
0f893dc6 13865
52f4490c
MC
13866 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
13867 &pci_state_reg);
13868
708ebb3a 13869 if (pci_is_pcie(tp->pdev)) {
5e7dfd0f
MC
13870 u16 lnkctl;
13871
63c3a66f 13872 tg3_flag_set(tp, PCI_EXPRESS);
5f5c51e3 13873
cf79003d 13874 tp->pcie_readrq = 4096;
d78b59f5
MC
13875 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13876 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
b4495ed8 13877 tp->pcie_readrq = 2048;
cf79003d
MC
13878
13879 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
5f5c51e3 13880
5e7dfd0f 13881 pci_read_config_word(tp->pdev,
708ebb3a 13882 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
13883 &lnkctl);
13884 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
7196cd6c
MC
13885 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
13886 ASIC_REV_5906) {
63c3a66f 13887 tg3_flag_clear(tp, HW_TSO_2);
dabc5c67 13888 tg3_flag_clear(tp, TSO_CAPABLE);
7196cd6c 13889 }
5e7dfd0f 13890 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0 13891 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
9cf74ebb
MC
13892 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
13893 tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
63c3a66f 13894 tg3_flag_set(tp, CLKREQ_BUG);
614b0590 13895 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
63c3a66f 13896 tg3_flag_set(tp, L1PLLPD_EN);
c7835a77 13897 }
52f4490c 13898 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
708ebb3a
JM
13899 /* BCM5785 devices are effectively PCIe devices, and should
13900 * follow PCIe codepaths, but do not have a PCIe capabilities
13901 * section.
13902 */
63c3a66f
JP
13903 tg3_flag_set(tp, PCI_EXPRESS);
13904 } else if (!tg3_flag(tp, 5705_PLUS) ||
13905 tg3_flag(tp, 5780_CLASS)) {
52f4490c
MC
13906 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
13907 if (!tp->pcix_cap) {
2445e461
MC
13908 dev_err(&tp->pdev->dev,
13909 "Cannot find PCI-X capability, aborting\n");
52f4490c
MC
13910 return -EIO;
13911 }
13912
13913 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
63c3a66f 13914 tg3_flag_set(tp, PCIX_MODE);
52f4490c 13915 }
1da177e4 13916
399de50b
MC
13917 /* If we have an AMD 762 or VIA K8T800 chipset, write
13918 * reordering to the mailbox registers done by the host
13919 * controller can cause major troubles. We read back from
13920 * every mailbox register write to force the writes to be
13921 * posted to the chip in order.
13922 */
4143470c 13923 if (pci_dev_present(tg3_write_reorder_chipsets) &&
63c3a66f
JP
13924 !tg3_flag(tp, PCI_EXPRESS))
13925 tg3_flag_set(tp, MBOX_WRITE_REORDER);
399de50b 13926
69fc4053
MC
13927 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
13928 &tp->pci_cacheline_sz);
13929 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13930 &tp->pci_lat_timer);
1da177e4
LT
13931 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
13932 tp->pci_lat_timer < 64) {
13933 tp->pci_lat_timer = 64;
69fc4053
MC
13934 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13935 tp->pci_lat_timer);
1da177e4
LT
13936 }
13937
16821285
MC
13938 /* Important! -- It is critical that the PCI-X hw workaround
13939 * situation is decided before the first MMIO register access.
13940 */
52f4490c
MC
13941 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
13942 /* 5700 BX chips need to have their TX producer index
13943 * mailboxes written twice to workaround a bug.
13944 */
63c3a66f 13945 tg3_flag_set(tp, TXD_MBOX_HWBUG);
1da177e4 13946
52f4490c 13947 /* If we are in PCI-X mode, enable register write workaround.
1da177e4
LT
13948 *
13949 * The workaround is to use indirect register accesses
13950 * for all chip writes not to mailbox registers.
13951 */
63c3a66f 13952 if (tg3_flag(tp, PCIX_MODE)) {
1da177e4 13953 u32 pm_reg;
1da177e4 13954
63c3a66f 13955 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
13956
13957 /* The chip can have it's power management PCI config
13958 * space registers clobbered due to this bug.
13959 * So explicitly force the chip into D0 here.
13960 */
9974a356
MC
13961 pci_read_config_dword(tp->pdev,
13962 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
13963 &pm_reg);
13964 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
13965 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
9974a356
MC
13966 pci_write_config_dword(tp->pdev,
13967 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
13968 pm_reg);
13969
13970 /* Also, force SERR#/PERR# in PCI command. */
13971 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13972 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
13973 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13974 }
13975 }
13976
1da177e4 13977 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
63c3a66f 13978 tg3_flag_set(tp, PCI_HIGH_SPEED);
1da177e4 13979 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
63c3a66f 13980 tg3_flag_set(tp, PCI_32BIT);
1da177e4
LT
13981
13982 /* Chip-specific fixup from Broadcom driver */
13983 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
13984 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
13985 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
13986 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
13987 }
13988
1ee582d8 13989 /* Default fast path register access methods */
20094930 13990 tp->read32 = tg3_read32;
1ee582d8 13991 tp->write32 = tg3_write32;
09ee929c 13992 tp->read32_mbox = tg3_read32;
20094930 13993 tp->write32_mbox = tg3_write32;
1ee582d8
MC
13994 tp->write32_tx_mbox = tg3_write32;
13995 tp->write32_rx_mbox = tg3_write32;
13996
13997 /* Various workaround register access methods */
63c3a66f 13998 if (tg3_flag(tp, PCIX_TARGET_HWBUG))
1ee582d8 13999 tp->write32 = tg3_write_indirect_reg32;
98efd8a6 14000 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
63c3a66f 14001 (tg3_flag(tp, PCI_EXPRESS) &&
98efd8a6
MC
14002 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
14003 /*
14004 * Back to back register writes can cause problems on these
14005 * chips, the workaround is to read back all reg writes
14006 * except those to mailbox regs.
14007 *
14008 * See tg3_write_indirect_reg32().
14009 */
1ee582d8 14010 tp->write32 = tg3_write_flush_reg32;
98efd8a6
MC
14011 }
14012
63c3a66f 14013 if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
1ee582d8 14014 tp->write32_tx_mbox = tg3_write32_tx_mbox;
63c3a66f 14015 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1ee582d8
MC
14016 tp->write32_rx_mbox = tg3_write_flush_reg32;
14017 }
20094930 14018
63c3a66f 14019 if (tg3_flag(tp, ICH_WORKAROUND)) {
6892914f
MC
14020 tp->read32 = tg3_read_indirect_reg32;
14021 tp->write32 = tg3_write_indirect_reg32;
14022 tp->read32_mbox = tg3_read_indirect_mbox;
14023 tp->write32_mbox = tg3_write_indirect_mbox;
14024 tp->write32_tx_mbox = tg3_write_indirect_mbox;
14025 tp->write32_rx_mbox = tg3_write_indirect_mbox;
14026
14027 iounmap(tp->regs);
22abe310 14028 tp->regs = NULL;
6892914f
MC
14029
14030 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14031 pci_cmd &= ~PCI_COMMAND_MEMORY;
14032 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14033 }
b5d3772c
MC
14034 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14035 tp->read32_mbox = tg3_read32_mbox_5906;
14036 tp->write32_mbox = tg3_write32_mbox_5906;
14037 tp->write32_tx_mbox = tg3_write32_mbox_5906;
14038 tp->write32_rx_mbox = tg3_write32_mbox_5906;
14039 }
6892914f 14040
bbadf503 14041 if (tp->write32 == tg3_write_indirect_reg32 ||
63c3a66f 14042 (tg3_flag(tp, PCIX_MODE) &&
bbadf503 14043 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
f49639e6 14044 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
63c3a66f 14045 tg3_flag_set(tp, SRAM_USE_CONFIG);
bbadf503 14046
16821285
MC
14047 /* The memory arbiter has to be enabled in order for SRAM accesses
14048 * to succeed. Normally on powerup the tg3 chip firmware will make
14049 * sure it is enabled, but other entities such as system netboot
14050 * code might disable it.
14051 */
14052 val = tr32(MEMARB_MODE);
14053 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
14054
69f11c99
MC
14055 if (tg3_flag(tp, PCIX_MODE)) {
14056 pci_read_config_dword(tp->pdev,
14057 tp->pcix_cap + PCI_X_STATUS, &val);
14058 tp->pci_fn = val & 0x7;
14059 } else {
14060 tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
14061 }
14062
7d0c41ef 14063 /* Get eeprom hw config before calling tg3_set_power_state().
63c3a66f 14064 * In particular, the TG3_FLAG_IS_NIC flag must be
7d0c41ef
MC
14065 * determined before calling tg3_set_power_state() so that
14066 * we know whether or not to switch out of Vaux power.
14067 * When the flag is set, it means that GPIO1 is used for eeprom
14068 * write protect and also implies that it is a LOM where GPIOs
14069 * are not used to switch power.
6aa20a22 14070 */
7d0c41ef
MC
14071 tg3_get_eeprom_hw_cfg(tp);
14072
63c3a66f 14073 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
14074 /* Allow reads and writes to the
14075 * APE register and memory space.
14076 */
14077 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
14078 PCISTATE_ALLOW_APE_SHMEM_WR |
14079 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
14080 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
14081 pci_state_reg);
c9cab24e
MC
14082
14083 tg3_ape_lock_init(tp);
0d3031d9
MC
14084 }
14085
9936bcf6 14086 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
57e6983c 14087 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
321d32a0 14088 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 14089 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f
JP
14090 tg3_flag(tp, 57765_PLUS))
14091 tg3_flag_set(tp, CPMU_PRESENT);
d30cdd28 14092
16821285
MC
14093 /* Set up tp->grc_local_ctrl before calling
14094 * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
14095 * will bring 5700's external PHY out of reset.
314fba34
MC
14096 * It is also used as eeprom write protect on LOMs.
14097 */
14098 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
6ff6f81d 14099 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
63c3a66f 14100 tg3_flag(tp, EEPROM_WRITE_PROT))
314fba34
MC
14101 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
14102 GRC_LCLCTRL_GPIO_OUTPUT1);
3e7d83bc
MC
14103 /* Unused GPIO3 must be driven as output on 5752 because there
14104 * are no pull-up resistors on unused GPIO pins.
14105 */
14106 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
14107 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
314fba34 14108
321d32a0 14109 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
cb4ed1fd
MC
14110 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
14111 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
af36e6b6
MC
14112 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
14113
8d519ab2
MC
14114 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
14115 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
14116 /* Turn off the debug UART. */
14117 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
63c3a66f 14118 if (tg3_flag(tp, IS_NIC))
5f0c4a3c
MC
14119 /* Keep VMain power. */
14120 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
14121 GRC_LCLCTRL_GPIO_OUTPUT0;
14122 }
14123
16821285
MC
14124 /* Switch out of Vaux if it is a NIC */
14125 tg3_pwrsrc_switch_to_vmain(tp);
1da177e4 14126
1da177e4
LT
14127 /* Derive initial jumbo mode from MTU assigned in
14128 * ether_setup() via the alloc_etherdev() call
14129 */
63c3a66f
JP
14130 if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
14131 tg3_flag_set(tp, JUMBO_RING_ENABLE);
1da177e4
LT
14132
14133 /* Determine WakeOnLan speed to use. */
14134 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14135 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
14136 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
14137 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
63c3a66f 14138 tg3_flag_clear(tp, WOL_SPEED_100MB);
1da177e4 14139 } else {
63c3a66f 14140 tg3_flag_set(tp, WOL_SPEED_100MB);
1da177e4
LT
14141 }
14142
7f97a4bd 14143 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
f07e9af3 14144 tp->phy_flags |= TG3_PHYFLG_IS_FET;
7f97a4bd 14145
1da177e4 14146 /* A few boards don't want Ethernet@WireSpeed phy feature */
6ff6f81d
MC
14147 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14148 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
1da177e4 14149 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
747e8f8b 14150 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
f07e9af3
MC
14151 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
14152 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
14153 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
1da177e4
LT
14154
14155 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
14156 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
f07e9af3 14157 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
1da177e4 14158 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
f07e9af3 14159 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
1da177e4 14160
63c3a66f 14161 if (tg3_flag(tp, 5705_PLUS) &&
f07e9af3 14162 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
321d32a0 14163 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
f6eb9b1f 14164 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
63c3a66f 14165 !tg3_flag(tp, 57765_PLUS)) {
c424cb24 14166 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d30cdd28 14167 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
9936bcf6
MC
14168 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
14169 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
d4011ada
MC
14170 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
14171 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
f07e9af3 14172 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
c1d2a196 14173 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
f07e9af3 14174 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
321d32a0 14175 } else
f07e9af3 14176 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
c424cb24 14177 }
1da177e4 14178
b2a5c19c
MC
14179 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
14180 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
14181 tp->phy_otp = tg3_read_otp_phycfg(tp);
14182 if (tp->phy_otp == 0)
14183 tp->phy_otp = TG3_OTP_DEFAULT;
14184 }
14185
63c3a66f 14186 if (tg3_flag(tp, CPMU_PRESENT))
8ef21428
MC
14187 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
14188 else
14189 tp->mi_mode = MAC_MI_MODE_BASE;
14190
1da177e4 14191 tp->coalesce_mode = 0;
1da177e4
LT
14192 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
14193 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
14194 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
14195
4d958473
MC
14196 /* Set these bits to enable statistics workaround. */
14197 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14198 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
14199 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
14200 tp->coalesce_mode |= HOSTCC_MODE_ATTN;
14201 tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
14202 }
14203
321d32a0
MC
14204 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
14205 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
63c3a66f 14206 tg3_flag_set(tp, USE_PHYLIB);
57e6983c 14207
158d7abd
MC
14208 err = tg3_mdio_init(tp);
14209 if (err)
14210 return err;
1da177e4
LT
14211
14212 /* Initialize data/descriptor byte/word swapping. */
14213 val = tr32(GRC_MODE);
f2096f94
MC
14214 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
14215 val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
14216 GRC_MODE_WORD_SWAP_B2HRX_DATA |
14217 GRC_MODE_B2HRX_ENABLE |
14218 GRC_MODE_HTX2B_ENABLE |
14219 GRC_MODE_HOST_STACKUP);
14220 else
14221 val &= GRC_MODE_HOST_STACKUP;
14222
1da177e4
LT
14223 tw32(GRC_MODE, val | tp->grc_mode);
14224
14225 tg3_switch_clocks(tp);
14226
14227 /* Clear this out for sanity. */
14228 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
14229
14230 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14231 &pci_state_reg);
14232 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
63c3a66f 14233 !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
1da177e4
LT
14234 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
14235
14236 if (chiprevid == CHIPREV_ID_5701_A0 ||
14237 chiprevid == CHIPREV_ID_5701_B0 ||
14238 chiprevid == CHIPREV_ID_5701_B2 ||
14239 chiprevid == CHIPREV_ID_5701_B5) {
14240 void __iomem *sram_base;
14241
14242 /* Write some dummy words into the SRAM status block
14243 * area, see if it reads back correctly. If the return
14244 * value is bad, force enable the PCIX workaround.
14245 */
14246 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
14247
14248 writel(0x00000000, sram_base);
14249 writel(0x00000000, sram_base + 4);
14250 writel(0xffffffff, sram_base + 4);
14251 if (readl(sram_base) != 0x00000000)
63c3a66f 14252 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
14253 }
14254 }
14255
14256 udelay(50);
14257 tg3_nvram_init(tp);
14258
14259 grc_misc_cfg = tr32(GRC_MISC_CFG);
14260 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
14261
1da177e4
LT
14262 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14263 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
14264 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
63c3a66f 14265 tg3_flag_set(tp, IS_5788);
1da177e4 14266
63c3a66f 14267 if (!tg3_flag(tp, IS_5788) &&
6ff6f81d 14268 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
63c3a66f
JP
14269 tg3_flag_set(tp, TAGGED_STATUS);
14270 if (tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
14271 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
14272 HOSTCC_MODE_CLRTICK_TXBD);
14273
14274 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
14275 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
14276 tp->misc_host_ctrl);
14277 }
14278
3bda1258 14279 /* Preserve the APE MAC_MODE bits */
63c3a66f 14280 if (tg3_flag(tp, ENABLE_APE))
d2394e6b 14281 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
3bda1258
MC
14282 else
14283 tp->mac_mode = TG3_DEF_MAC_MODE;
14284
1da177e4
LT
14285 /* these are limited to 10/100 only */
14286 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14287 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
14288 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14289 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14290 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
14291 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
14292 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
14293 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14294 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
676917d4
MC
14295 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
14296 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
321d32a0 14297 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
d1101142
MC
14298 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
14299 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
f07e9af3
MC
14300 (tp->phy_flags & TG3_PHYFLG_IS_FET))
14301 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
1da177e4
LT
14302
14303 err = tg3_phy_probe(tp);
14304 if (err) {
2445e461 14305 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
1da177e4 14306 /* ... but do not return immediately ... */
b02fd9e3 14307 tg3_mdio_fini(tp);
1da177e4
LT
14308 }
14309
184b8904 14310 tg3_read_vpd(tp);
c4e6575c 14311 tg3_read_fw_ver(tp);
1da177e4 14312
f07e9af3
MC
14313 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
14314 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14315 } else {
14316 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
f07e9af3 14317 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 14318 else
f07e9af3 14319 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14320 }
14321
14322 /* 5700 {AX,BX} chips have a broken status block link
14323 * change bit implementation, so we must use the
14324 * status register in those cases.
14325 */
14326 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
63c3a66f 14327 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4 14328 else
63c3a66f 14329 tg3_flag_clear(tp, USE_LINKCHG_REG);
1da177e4
LT
14330
14331 /* The led_ctrl is set during tg3_phy_probe, here we might
14332 * have to force the link status polling mechanism based
14333 * upon subsystem IDs.
14334 */
14335 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
007a880d 14336 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
f07e9af3
MC
14337 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
14338 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
63c3a66f 14339 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4
LT
14340 }
14341
14342 /* For all SERDES we poll the MAC status register. */
f07e9af3 14343 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
63c3a66f 14344 tg3_flag_set(tp, POLL_SERDES);
1da177e4 14345 else
63c3a66f 14346 tg3_flag_clear(tp, POLL_SERDES);
1da177e4 14347
bf933c80 14348 tp->rx_offset = NET_IP_ALIGN;
d2757fc4 14349 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
1da177e4 14350 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
63c3a66f 14351 tg3_flag(tp, PCIX_MODE)) {
bf933c80 14352 tp->rx_offset = 0;
d2757fc4 14353#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
9dc7a113 14354 tp->rx_copy_thresh = ~(u16)0;
d2757fc4
MC
14355#endif
14356 }
1da177e4 14357
2c49a44d
MC
14358 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
14359 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
7cb32cf2
MC
14360 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
14361
2c49a44d 14362 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
f92905de
MC
14363
14364 /* Increment the rx prod index on the rx std ring by at most
14365 * 8 for these chips to workaround hw errata.
14366 */
14367 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
14368 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
14369 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
14370 tp->rx_std_max_post = 8;
14371
63c3a66f 14372 if (tg3_flag(tp, ASPM_WORKAROUND))
8ed5d97e
MC
14373 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
14374 PCIE_PWR_MGMT_L1_THRESH_MSK;
14375
1da177e4
LT
14376 return err;
14377}
14378
49b6e95f 14379#ifdef CONFIG_SPARC
1da177e4
LT
14380static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
14381{
14382 struct net_device *dev = tp->dev;
14383 struct pci_dev *pdev = tp->pdev;
49b6e95f 14384 struct device_node *dp = pci_device_to_OF_node(pdev);
374d4cac 14385 const unsigned char *addr;
49b6e95f
DM
14386 int len;
14387
14388 addr = of_get_property(dp, "local-mac-address", &len);
14389 if (addr && len == 6) {
14390 memcpy(dev->dev_addr, addr, 6);
14391 memcpy(dev->perm_addr, dev->dev_addr, 6);
14392 return 0;
1da177e4
LT
14393 }
14394 return -ENODEV;
14395}
14396
14397static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
14398{
14399 struct net_device *dev = tp->dev;
14400
14401 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
2ff43697 14402 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
1da177e4
LT
14403 return 0;
14404}
14405#endif
14406
14407static int __devinit tg3_get_device_address(struct tg3 *tp)
14408{
14409 struct net_device *dev = tp->dev;
14410 u32 hi, lo, mac_offset;
008652b3 14411 int addr_ok = 0;
1da177e4 14412
49b6e95f 14413#ifdef CONFIG_SPARC
1da177e4
LT
14414 if (!tg3_get_macaddr_sparc(tp))
14415 return 0;
14416#endif
14417
14418 mac_offset = 0x7c;
6ff6f81d 14419 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
63c3a66f 14420 tg3_flag(tp, 5780_CLASS)) {
1da177e4
LT
14421 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
14422 mac_offset = 0xcc;
14423 if (tg3_nvram_lock(tp))
14424 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
14425 else
14426 tg3_nvram_unlock(tp);
63c3a66f 14427 } else if (tg3_flag(tp, 5717_PLUS)) {
69f11c99 14428 if (tp->pci_fn & 1)
a1b950d5 14429 mac_offset = 0xcc;
69f11c99 14430 if (tp->pci_fn > 1)
a50d0796 14431 mac_offset += 0x18c;
a1b950d5 14432 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
b5d3772c 14433 mac_offset = 0x10;
1da177e4
LT
14434
14435 /* First try to get it from MAC address mailbox. */
14436 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
14437 if ((hi >> 16) == 0x484b) {
14438 dev->dev_addr[0] = (hi >> 8) & 0xff;
14439 dev->dev_addr[1] = (hi >> 0) & 0xff;
14440
14441 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
14442 dev->dev_addr[2] = (lo >> 24) & 0xff;
14443 dev->dev_addr[3] = (lo >> 16) & 0xff;
14444 dev->dev_addr[4] = (lo >> 8) & 0xff;
14445 dev->dev_addr[5] = (lo >> 0) & 0xff;
1da177e4 14446
008652b3
MC
14447 /* Some old bootcode may report a 0 MAC address in SRAM */
14448 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
14449 }
14450 if (!addr_ok) {
14451 /* Next, try NVRAM. */
63c3a66f 14452 if (!tg3_flag(tp, NO_NVRAM) &&
df259d8c 14453 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
6d348f2c 14454 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
62cedd11
MC
14455 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
14456 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
008652b3
MC
14457 }
14458 /* Finally just fetch it out of the MAC control regs. */
14459 else {
14460 hi = tr32(MAC_ADDR_0_HIGH);
14461 lo = tr32(MAC_ADDR_0_LOW);
14462
14463 dev->dev_addr[5] = lo & 0xff;
14464 dev->dev_addr[4] = (lo >> 8) & 0xff;
14465 dev->dev_addr[3] = (lo >> 16) & 0xff;
14466 dev->dev_addr[2] = (lo >> 24) & 0xff;
14467 dev->dev_addr[1] = hi & 0xff;
14468 dev->dev_addr[0] = (hi >> 8) & 0xff;
14469 }
1da177e4
LT
14470 }
14471
14472 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
7582a335 14473#ifdef CONFIG_SPARC
1da177e4
LT
14474 if (!tg3_get_default_macaddr_sparc(tp))
14475 return 0;
14476#endif
14477 return -EINVAL;
14478 }
2ff43697 14479 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
1da177e4
LT
14480 return 0;
14481}
14482
59e6b434
DM
14483#define BOUNDARY_SINGLE_CACHELINE 1
14484#define BOUNDARY_MULTI_CACHELINE 2
14485
14486static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
14487{
14488 int cacheline_size;
14489 u8 byte;
14490 int goal;
14491
14492 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
14493 if (byte == 0)
14494 cacheline_size = 1024;
14495 else
14496 cacheline_size = (int) byte * 4;
14497
14498 /* On 5703 and later chips, the boundary bits have no
14499 * effect.
14500 */
14501 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14502 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
63c3a66f 14503 !tg3_flag(tp, PCI_EXPRESS))
59e6b434
DM
14504 goto out;
14505
14506#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
14507 goal = BOUNDARY_MULTI_CACHELINE;
14508#else
14509#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
14510 goal = BOUNDARY_SINGLE_CACHELINE;
14511#else
14512 goal = 0;
14513#endif
14514#endif
14515
63c3a66f 14516 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
14517 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
14518 goto out;
14519 }
14520
59e6b434
DM
14521 if (!goal)
14522 goto out;
14523
14524 /* PCI controllers on most RISC systems tend to disconnect
14525 * when a device tries to burst across a cache-line boundary.
14526 * Therefore, letting tg3 do so just wastes PCI bandwidth.
14527 *
14528 * Unfortunately, for PCI-E there are only limited
14529 * write-side controls for this, and thus for reads
14530 * we will still get the disconnects. We'll also waste
14531 * these PCI cycles for both read and write for chips
14532 * other than 5700 and 5701 which do not implement the
14533 * boundary bits.
14534 */
63c3a66f 14535 if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
14536 switch (cacheline_size) {
14537 case 16:
14538 case 32:
14539 case 64:
14540 case 128:
14541 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14542 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
14543 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
14544 } else {
14545 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14546 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14547 }
14548 break;
14549
14550 case 256:
14551 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
14552 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
14553 break;
14554
14555 default:
14556 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14557 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14558 break;
855e1111 14559 }
63c3a66f 14560 } else if (tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
14561 switch (cacheline_size) {
14562 case 16:
14563 case 32:
14564 case 64:
14565 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14566 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14567 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
14568 break;
14569 }
14570 /* fallthrough */
14571 case 128:
14572 default:
14573 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14574 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
14575 break;
855e1111 14576 }
59e6b434
DM
14577 } else {
14578 switch (cacheline_size) {
14579 case 16:
14580 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14581 val |= (DMA_RWCTRL_READ_BNDRY_16 |
14582 DMA_RWCTRL_WRITE_BNDRY_16);
14583 break;
14584 }
14585 /* fallthrough */
14586 case 32:
14587 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14588 val |= (DMA_RWCTRL_READ_BNDRY_32 |
14589 DMA_RWCTRL_WRITE_BNDRY_32);
14590 break;
14591 }
14592 /* fallthrough */
14593 case 64:
14594 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14595 val |= (DMA_RWCTRL_READ_BNDRY_64 |
14596 DMA_RWCTRL_WRITE_BNDRY_64);
14597 break;
14598 }
14599 /* fallthrough */
14600 case 128:
14601 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14602 val |= (DMA_RWCTRL_READ_BNDRY_128 |
14603 DMA_RWCTRL_WRITE_BNDRY_128);
14604 break;
14605 }
14606 /* fallthrough */
14607 case 256:
14608 val |= (DMA_RWCTRL_READ_BNDRY_256 |
14609 DMA_RWCTRL_WRITE_BNDRY_256);
14610 break;
14611 case 512:
14612 val |= (DMA_RWCTRL_READ_BNDRY_512 |
14613 DMA_RWCTRL_WRITE_BNDRY_512);
14614 break;
14615 case 1024:
14616 default:
14617 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
14618 DMA_RWCTRL_WRITE_BNDRY_1024);
14619 break;
855e1111 14620 }
59e6b434
DM
14621 }
14622
14623out:
14624 return val;
14625}
14626
1da177e4
LT
14627static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
14628{
14629 struct tg3_internal_buffer_desc test_desc;
14630 u32 sram_dma_descs;
14631 int i, ret;
14632
14633 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
14634
14635 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
14636 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
14637 tw32(RDMAC_STATUS, 0);
14638 tw32(WDMAC_STATUS, 0);
14639
14640 tw32(BUFMGR_MODE, 0);
14641 tw32(FTQ_RESET, 0);
14642
14643 test_desc.addr_hi = ((u64) buf_dma) >> 32;
14644 test_desc.addr_lo = buf_dma & 0xffffffff;
14645 test_desc.nic_mbuf = 0x00002100;
14646 test_desc.len = size;
14647
14648 /*
14649 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
14650 * the *second* time the tg3 driver was getting loaded after an
14651 * initial scan.
14652 *
14653 * Broadcom tells me:
14654 * ...the DMA engine is connected to the GRC block and a DMA
14655 * reset may affect the GRC block in some unpredictable way...
14656 * The behavior of resets to individual blocks has not been tested.
14657 *
14658 * Broadcom noted the GRC reset will also reset all sub-components.
14659 */
14660 if (to_device) {
14661 test_desc.cqid_sqid = (13 << 8) | 2;
14662
14663 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
14664 udelay(40);
14665 } else {
14666 test_desc.cqid_sqid = (16 << 8) | 7;
14667
14668 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
14669 udelay(40);
14670 }
14671 test_desc.flags = 0x00000005;
14672
14673 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
14674 u32 val;
14675
14676 val = *(((u32 *)&test_desc) + i);
14677 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
14678 sram_dma_descs + (i * sizeof(u32)));
14679 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
14680 }
14681 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
14682
859a5887 14683 if (to_device)
1da177e4 14684 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
859a5887 14685 else
1da177e4 14686 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
1da177e4
LT
14687
14688 ret = -ENODEV;
14689 for (i = 0; i < 40; i++) {
14690 u32 val;
14691
14692 if (to_device)
14693 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
14694 else
14695 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
14696 if ((val & 0xffff) == sram_dma_descs) {
14697 ret = 0;
14698 break;
14699 }
14700
14701 udelay(100);
14702 }
14703
14704 return ret;
14705}
14706
ded7340d 14707#define TEST_BUFFER_SIZE 0x2000
1da177e4 14708
4143470c 14709static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
895950c2
JP
14710 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
14711 { },
14712};
14713
1da177e4
LT
14714static int __devinit tg3_test_dma(struct tg3 *tp)
14715{
14716 dma_addr_t buf_dma;
59e6b434 14717 u32 *buf, saved_dma_rwctrl;
cbf9ca6c 14718 int ret = 0;
1da177e4 14719
4bae65c8
MC
14720 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
14721 &buf_dma, GFP_KERNEL);
1da177e4
LT
14722 if (!buf) {
14723 ret = -ENOMEM;
14724 goto out_nofree;
14725 }
14726
14727 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
14728 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
14729
59e6b434 14730 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
1da177e4 14731
63c3a66f 14732 if (tg3_flag(tp, 57765_PLUS))
cbf9ca6c
MC
14733 goto out;
14734
63c3a66f 14735 if (tg3_flag(tp, PCI_EXPRESS)) {
1da177e4
LT
14736 /* DMA read watermark not used on PCIE */
14737 tp->dma_rwctrl |= 0x00180000;
63c3a66f 14738 } else if (!tg3_flag(tp, PCIX_MODE)) {
85e94ced
MC
14739 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
14740 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
1da177e4
LT
14741 tp->dma_rwctrl |= 0x003f0000;
14742 else
14743 tp->dma_rwctrl |= 0x003f000f;
14744 } else {
14745 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14746 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
14747 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
49afdeb6 14748 u32 read_water = 0x7;
1da177e4 14749
4a29cc2e
MC
14750 /* If the 5704 is behind the EPB bridge, we can
14751 * do the less restrictive ONE_DMA workaround for
14752 * better performance.
14753 */
63c3a66f 14754 if (tg3_flag(tp, 40BIT_DMA_BUG) &&
4a29cc2e
MC
14755 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14756 tp->dma_rwctrl |= 0x8000;
14757 else if (ccval == 0x6 || ccval == 0x7)
1da177e4
LT
14758 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
14759
49afdeb6
MC
14760 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
14761 read_water = 4;
59e6b434 14762 /* Set bit 23 to enable PCIX hw bug fix */
49afdeb6
MC
14763 tp->dma_rwctrl |=
14764 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
14765 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
14766 (1 << 23);
4cf78e4f
MC
14767 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
14768 /* 5780 always in PCIX mode */
14769 tp->dma_rwctrl |= 0x00144000;
a4e2b347
MC
14770 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
14771 /* 5714 always in PCIX mode */
14772 tp->dma_rwctrl |= 0x00148000;
1da177e4
LT
14773 } else {
14774 tp->dma_rwctrl |= 0x001b000f;
14775 }
14776 }
14777
14778 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14779 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14780 tp->dma_rwctrl &= 0xfffffff0;
14781
14782 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14783 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
14784 /* Remove this if it causes problems for some boards. */
14785 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
14786
14787 /* On 5700/5701 chips, we need to set this bit.
14788 * Otherwise the chip will issue cacheline transactions
14789 * to streamable DMA memory with not all the byte
14790 * enables turned on. This is an error on several
14791 * RISC PCI controllers, in particular sparc64.
14792 *
14793 * On 5703/5704 chips, this bit has been reassigned
14794 * a different meaning. In particular, it is used
14795 * on those chips to enable a PCI-X workaround.
14796 */
14797 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
14798 }
14799
14800 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14801
14802#if 0
14803 /* Unneeded, already done by tg3_get_invariants. */
14804 tg3_switch_clocks(tp);
14805#endif
14806
1da177e4
LT
14807 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14808 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
14809 goto out;
14810
59e6b434
DM
14811 /* It is best to perform DMA test with maximum write burst size
14812 * to expose the 5700/5701 write DMA bug.
14813 */
14814 saved_dma_rwctrl = tp->dma_rwctrl;
14815 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14816 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14817
1da177e4
LT
14818 while (1) {
14819 u32 *p = buf, i;
14820
14821 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
14822 p[i] = i;
14823
14824 /* Send the buffer to the chip. */
14825 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
14826 if (ret) {
2445e461
MC
14827 dev_err(&tp->pdev->dev,
14828 "%s: Buffer write failed. err = %d\n",
14829 __func__, ret);
1da177e4
LT
14830 break;
14831 }
14832
14833#if 0
14834 /* validate data reached card RAM correctly. */
14835 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14836 u32 val;
14837 tg3_read_mem(tp, 0x2100 + (i*4), &val);
14838 if (le32_to_cpu(val) != p[i]) {
2445e461
MC
14839 dev_err(&tp->pdev->dev,
14840 "%s: Buffer corrupted on device! "
14841 "(%d != %d)\n", __func__, val, i);
1da177e4
LT
14842 /* ret = -ENODEV here? */
14843 }
14844 p[i] = 0;
14845 }
14846#endif
14847 /* Now read it back. */
14848 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
14849 if (ret) {
5129c3a3
MC
14850 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
14851 "err = %d\n", __func__, ret);
1da177e4
LT
14852 break;
14853 }
14854
14855 /* Verify it. */
14856 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14857 if (p[i] == i)
14858 continue;
14859
59e6b434
DM
14860 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14861 DMA_RWCTRL_WRITE_BNDRY_16) {
14862 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
1da177e4
LT
14863 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
14864 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14865 break;
14866 } else {
2445e461
MC
14867 dev_err(&tp->pdev->dev,
14868 "%s: Buffer corrupted on read back! "
14869 "(%d != %d)\n", __func__, p[i], i);
1da177e4
LT
14870 ret = -ENODEV;
14871 goto out;
14872 }
14873 }
14874
14875 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
14876 /* Success. */
14877 ret = 0;
14878 break;
14879 }
14880 }
59e6b434
DM
14881 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14882 DMA_RWCTRL_WRITE_BNDRY_16) {
14883 /* DMA test passed without adjusting DMA boundary,
6d1cfbab
MC
14884 * now look for chipsets that are known to expose the
14885 * DMA bug without failing the test.
59e6b434 14886 */
4143470c 14887 if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
6d1cfbab
MC
14888 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14889 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
859a5887 14890 } else {
6d1cfbab
MC
14891 /* Safe to use the calculated DMA boundary. */
14892 tp->dma_rwctrl = saved_dma_rwctrl;
859a5887 14893 }
6d1cfbab 14894
59e6b434
DM
14895 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14896 }
1da177e4
LT
14897
14898out:
4bae65c8 14899 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
1da177e4
LT
14900out_nofree:
14901 return ret;
14902}
14903
1da177e4
LT
14904static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
14905{
63c3a66f 14906 if (tg3_flag(tp, 57765_PLUS)) {
666bc831
MC
14907 tp->bufmgr_config.mbuf_read_dma_low_water =
14908 DEFAULT_MB_RDMA_LOW_WATER_5705;
14909 tp->bufmgr_config.mbuf_mac_rx_low_water =
14910 DEFAULT_MB_MACRX_LOW_WATER_57765;
14911 tp->bufmgr_config.mbuf_high_water =
14912 DEFAULT_MB_HIGH_WATER_57765;
14913
14914 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14915 DEFAULT_MB_RDMA_LOW_WATER_5705;
14916 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14917 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
14918 tp->bufmgr_config.mbuf_high_water_jumbo =
14919 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
63c3a66f 14920 } else if (tg3_flag(tp, 5705_PLUS)) {
fdfec172
MC
14921 tp->bufmgr_config.mbuf_read_dma_low_water =
14922 DEFAULT_MB_RDMA_LOW_WATER_5705;
14923 tp->bufmgr_config.mbuf_mac_rx_low_water =
14924 DEFAULT_MB_MACRX_LOW_WATER_5705;
14925 tp->bufmgr_config.mbuf_high_water =
14926 DEFAULT_MB_HIGH_WATER_5705;
b5d3772c
MC
14927 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14928 tp->bufmgr_config.mbuf_mac_rx_low_water =
14929 DEFAULT_MB_MACRX_LOW_WATER_5906;
14930 tp->bufmgr_config.mbuf_high_water =
14931 DEFAULT_MB_HIGH_WATER_5906;
14932 }
fdfec172
MC
14933
14934 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14935 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
14936 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14937 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
14938 tp->bufmgr_config.mbuf_high_water_jumbo =
14939 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
14940 } else {
14941 tp->bufmgr_config.mbuf_read_dma_low_water =
14942 DEFAULT_MB_RDMA_LOW_WATER;
14943 tp->bufmgr_config.mbuf_mac_rx_low_water =
14944 DEFAULT_MB_MACRX_LOW_WATER;
14945 tp->bufmgr_config.mbuf_high_water =
14946 DEFAULT_MB_HIGH_WATER;
14947
14948 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14949 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
14950 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14951 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
14952 tp->bufmgr_config.mbuf_high_water_jumbo =
14953 DEFAULT_MB_HIGH_WATER_JUMBO;
14954 }
1da177e4
LT
14955
14956 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
14957 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
14958}
14959
14960static char * __devinit tg3_phy_string(struct tg3 *tp)
14961{
79eb6904
MC
14962 switch (tp->phy_id & TG3_PHY_ID_MASK) {
14963 case TG3_PHY_ID_BCM5400: return "5400";
14964 case TG3_PHY_ID_BCM5401: return "5401";
14965 case TG3_PHY_ID_BCM5411: return "5411";
14966 case TG3_PHY_ID_BCM5701: return "5701";
14967 case TG3_PHY_ID_BCM5703: return "5703";
14968 case TG3_PHY_ID_BCM5704: return "5704";
14969 case TG3_PHY_ID_BCM5705: return "5705";
14970 case TG3_PHY_ID_BCM5750: return "5750";
14971 case TG3_PHY_ID_BCM5752: return "5752";
14972 case TG3_PHY_ID_BCM5714: return "5714";
14973 case TG3_PHY_ID_BCM5780: return "5780";
14974 case TG3_PHY_ID_BCM5755: return "5755";
14975 case TG3_PHY_ID_BCM5787: return "5787";
14976 case TG3_PHY_ID_BCM5784: return "5784";
14977 case TG3_PHY_ID_BCM5756: return "5722/5756";
14978 case TG3_PHY_ID_BCM5906: return "5906";
14979 case TG3_PHY_ID_BCM5761: return "5761";
14980 case TG3_PHY_ID_BCM5718C: return "5718C";
14981 case TG3_PHY_ID_BCM5718S: return "5718S";
14982 case TG3_PHY_ID_BCM57765: return "57765";
302b500b 14983 case TG3_PHY_ID_BCM5719C: return "5719C";
6418f2c1 14984 case TG3_PHY_ID_BCM5720C: return "5720C";
79eb6904 14985 case TG3_PHY_ID_BCM8002: return "8002/serdes";
1da177e4
LT
14986 case 0: return "serdes";
14987 default: return "unknown";
855e1111 14988 }
1da177e4
LT
14989}
14990
f9804ddb
MC
14991static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
14992{
63c3a66f 14993 if (tg3_flag(tp, PCI_EXPRESS)) {
f9804ddb
MC
14994 strcpy(str, "PCI Express");
14995 return str;
63c3a66f 14996 } else if (tg3_flag(tp, PCIX_MODE)) {
f9804ddb
MC
14997 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
14998
14999 strcpy(str, "PCIX:");
15000
15001 if ((clock_ctrl == 7) ||
15002 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
15003 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
15004 strcat(str, "133MHz");
15005 else if (clock_ctrl == 0)
15006 strcat(str, "33MHz");
15007 else if (clock_ctrl == 2)
15008 strcat(str, "50MHz");
15009 else if (clock_ctrl == 4)
15010 strcat(str, "66MHz");
15011 else if (clock_ctrl == 6)
15012 strcat(str, "100MHz");
f9804ddb
MC
15013 } else {
15014 strcpy(str, "PCI:");
63c3a66f 15015 if (tg3_flag(tp, PCI_HIGH_SPEED))
f9804ddb
MC
15016 strcat(str, "66MHz");
15017 else
15018 strcat(str, "33MHz");
15019 }
63c3a66f 15020 if (tg3_flag(tp, PCI_32BIT))
f9804ddb
MC
15021 strcat(str, ":32-bit");
15022 else
15023 strcat(str, ":64-bit");
15024 return str;
15025}
15026
8c2dc7e1 15027static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
1da177e4
LT
15028{
15029 struct pci_dev *peer;
15030 unsigned int func, devnr = tp->pdev->devfn & ~7;
15031
15032 for (func = 0; func < 8; func++) {
15033 peer = pci_get_slot(tp->pdev->bus, devnr | func);
15034 if (peer && peer != tp->pdev)
15035 break;
15036 pci_dev_put(peer);
15037 }
16fe9d74
MC
15038 /* 5704 can be configured in single-port mode, set peer to
15039 * tp->pdev in that case.
15040 */
15041 if (!peer) {
15042 peer = tp->pdev;
15043 return peer;
15044 }
1da177e4
LT
15045
15046 /*
15047 * We don't need to keep the refcount elevated; there's no way
15048 * to remove one half of this device without removing the other
15049 */
15050 pci_dev_put(peer);
15051
15052 return peer;
15053}
15054
15f9850d
DM
15055static void __devinit tg3_init_coal(struct tg3 *tp)
15056{
15057 struct ethtool_coalesce *ec = &tp->coal;
15058
15059 memset(ec, 0, sizeof(*ec));
15060 ec->cmd = ETHTOOL_GCOALESCE;
15061 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
15062 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
15063 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
15064 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
15065 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
15066 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
15067 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
15068 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
15069 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
15070
15071 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
15072 HOSTCC_MODE_CLRTICK_TXBD)) {
15073 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
15074 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
15075 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
15076 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
15077 }
d244c892 15078
63c3a66f 15079 if (tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
15080 ec->rx_coalesce_usecs_irq = 0;
15081 ec->tx_coalesce_usecs_irq = 0;
15082 ec->stats_block_coalesce_usecs = 0;
15083 }
15f9850d
DM
15084}
15085
7c7d64b8
SH
15086static const struct net_device_ops tg3_netdev_ops = {
15087 .ndo_open = tg3_open,
15088 .ndo_stop = tg3_close,
00829823 15089 .ndo_start_xmit = tg3_start_xmit,
511d2224 15090 .ndo_get_stats64 = tg3_get_stats64,
00829823
SH
15091 .ndo_validate_addr = eth_validate_addr,
15092 .ndo_set_multicast_list = tg3_set_rx_mode,
15093 .ndo_set_mac_address = tg3_set_mac_addr,
15094 .ndo_do_ioctl = tg3_ioctl,
15095 .ndo_tx_timeout = tg3_tx_timeout,
15096 .ndo_change_mtu = tg3_change_mtu,
dc668910 15097 .ndo_fix_features = tg3_fix_features,
06c03c02 15098 .ndo_set_features = tg3_set_features,
00829823
SH
15099#ifdef CONFIG_NET_POLL_CONTROLLER
15100 .ndo_poll_controller = tg3_poll_controller,
15101#endif
15102};
15103
1da177e4
LT
15104static int __devinit tg3_init_one(struct pci_dev *pdev,
15105 const struct pci_device_id *ent)
15106{
1da177e4
LT
15107 struct net_device *dev;
15108 struct tg3 *tp;
646c9edd
MC
15109 int i, err, pm_cap;
15110 u32 sndmbx, rcvmbx, intmbx;
f9804ddb 15111 char str[40];
72f2afb8 15112 u64 dma_mask, persist_dma_mask;
0da0606f 15113 u32 features = 0;
1da177e4 15114
05dbe005 15115 printk_once(KERN_INFO "%s\n", version);
1da177e4
LT
15116
15117 err = pci_enable_device(pdev);
15118 if (err) {
2445e461 15119 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
1da177e4
LT
15120 return err;
15121 }
15122
1da177e4
LT
15123 err = pci_request_regions(pdev, DRV_MODULE_NAME);
15124 if (err) {
2445e461 15125 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
1da177e4
LT
15126 goto err_out_disable_pdev;
15127 }
15128
15129 pci_set_master(pdev);
15130
15131 /* Find power-management capability. */
15132 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
15133 if (pm_cap == 0) {
2445e461
MC
15134 dev_err(&pdev->dev,
15135 "Cannot find Power Management capability, aborting\n");
1da177e4
LT
15136 err = -EIO;
15137 goto err_out_free_res;
15138 }
15139
16821285
MC
15140 err = pci_set_power_state(pdev, PCI_D0);
15141 if (err) {
15142 dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
15143 goto err_out_free_res;
15144 }
15145
fe5f5787 15146 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
1da177e4 15147 if (!dev) {
2445e461 15148 dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
1da177e4 15149 err = -ENOMEM;
16821285 15150 goto err_out_power_down;
1da177e4
LT
15151 }
15152
1da177e4
LT
15153 SET_NETDEV_DEV(dev, &pdev->dev);
15154
1da177e4
LT
15155 tp = netdev_priv(dev);
15156 tp->pdev = pdev;
15157 tp->dev = dev;
15158 tp->pm_cap = pm_cap;
1da177e4
LT
15159 tp->rx_mode = TG3_DEF_RX_MODE;
15160 tp->tx_mode = TG3_DEF_TX_MODE;
8ef21428 15161
1da177e4
LT
15162 if (tg3_debug > 0)
15163 tp->msg_enable = tg3_debug;
15164 else
15165 tp->msg_enable = TG3_DEF_MSG_ENABLE;
15166
15167 /* The word/byte swap controls here control register access byte
15168 * swapping. DMA data byte swapping is controlled in the GRC_MODE
15169 * setting below.
15170 */
15171 tp->misc_host_ctrl =
15172 MISC_HOST_CTRL_MASK_PCI_INT |
15173 MISC_HOST_CTRL_WORD_SWAP |
15174 MISC_HOST_CTRL_INDIR_ACCESS |
15175 MISC_HOST_CTRL_PCISTATE_RW;
15176
15177 /* The NONFRM (non-frame) byte/word swap controls take effect
15178 * on descriptor entries, anything which isn't packet data.
15179 *
15180 * The StrongARM chips on the board (one for tx, one for rx)
15181 * are running in big-endian mode.
15182 */
15183 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
15184 GRC_MODE_WSWAP_NONFRM_DATA);
15185#ifdef __BIG_ENDIAN
15186 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
15187#endif
15188 spin_lock_init(&tp->lock);
1da177e4 15189 spin_lock_init(&tp->indirect_lock);
c4028958 15190 INIT_WORK(&tp->reset_task, tg3_reset_task);
1da177e4 15191
d5fe488a 15192 tp->regs = pci_ioremap_bar(pdev, BAR_0);
ab0049b4 15193 if (!tp->regs) {
ab96b241 15194 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
1da177e4
LT
15195 err = -ENOMEM;
15196 goto err_out_free_dev;
15197 }
15198
c9cab24e
MC
15199 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
15200 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
15201 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
15202 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
15203 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
15204 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
15205 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
15206 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
15207 tg3_flag_set(tp, ENABLE_APE);
15208 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
15209 if (!tp->aperegs) {
15210 dev_err(&pdev->dev,
15211 "Cannot map APE registers, aborting\n");
15212 err = -ENOMEM;
15213 goto err_out_iounmap;
15214 }
15215 }
15216
1da177e4
LT
15217 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
15218 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
1da177e4 15219
1da177e4 15220 dev->ethtool_ops = &tg3_ethtool_ops;
1da177e4 15221 dev->watchdog_timeo = TG3_TX_TIMEOUT;
2ffcc981 15222 dev->netdev_ops = &tg3_netdev_ops;
1da177e4 15223 dev->irq = pdev->irq;
1da177e4
LT
15224
15225 err = tg3_get_invariants(tp);
15226 if (err) {
ab96b241
MC
15227 dev_err(&pdev->dev,
15228 "Problem fetching invariants of chip, aborting\n");
c9cab24e 15229 goto err_out_apeunmap;
1da177e4
LT
15230 }
15231
4a29cc2e
MC
15232 /* The EPB bridge inside 5714, 5715, and 5780 and any
15233 * device behind the EPB cannot support DMA addresses > 40-bit.
72f2afb8
MC
15234 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
15235 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
15236 * do DMA address check in tg3_start_xmit().
15237 */
63c3a66f 15238 if (tg3_flag(tp, IS_5788))
284901a9 15239 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
63c3a66f 15240 else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
50cf156a 15241 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
72f2afb8 15242#ifdef CONFIG_HIGHMEM
6a35528a 15243 dma_mask = DMA_BIT_MASK(64);
72f2afb8 15244#endif
4a29cc2e 15245 } else
6a35528a 15246 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
72f2afb8
MC
15247
15248 /* Configure DMA attributes. */
284901a9 15249 if (dma_mask > DMA_BIT_MASK(32)) {
72f2afb8
MC
15250 err = pci_set_dma_mask(pdev, dma_mask);
15251 if (!err) {
0da0606f 15252 features |= NETIF_F_HIGHDMA;
72f2afb8
MC
15253 err = pci_set_consistent_dma_mask(pdev,
15254 persist_dma_mask);
15255 if (err < 0) {
ab96b241
MC
15256 dev_err(&pdev->dev, "Unable to obtain 64 bit "
15257 "DMA for consistent allocations\n");
c9cab24e 15258 goto err_out_apeunmap;
72f2afb8
MC
15259 }
15260 }
15261 }
284901a9
YH
15262 if (err || dma_mask == DMA_BIT_MASK(32)) {
15263 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
72f2afb8 15264 if (err) {
ab96b241
MC
15265 dev_err(&pdev->dev,
15266 "No usable DMA configuration, aborting\n");
c9cab24e 15267 goto err_out_apeunmap;
72f2afb8
MC
15268 }
15269 }
15270
fdfec172 15271 tg3_init_bufmgr_config(tp);
1da177e4 15272
0da0606f
MC
15273 features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
15274
15275 /* 5700 B0 chips do not support checksumming correctly due
15276 * to hardware bugs.
15277 */
15278 if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
15279 features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
15280
15281 if (tg3_flag(tp, 5755_PLUS))
15282 features |= NETIF_F_IPV6_CSUM;
15283 }
15284
4e3a7aaa
MC
15285 /* TSO is on by default on chips that support hardware TSO.
15286 * Firmware TSO on older chips gives lower performance, so it
15287 * is off by default, but can be enabled using ethtool.
15288 */
63c3a66f
JP
15289 if ((tg3_flag(tp, HW_TSO_1) ||
15290 tg3_flag(tp, HW_TSO_2) ||
15291 tg3_flag(tp, HW_TSO_3)) &&
0da0606f
MC
15292 (features & NETIF_F_IP_CSUM))
15293 features |= NETIF_F_TSO;
63c3a66f 15294 if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
0da0606f
MC
15295 if (features & NETIF_F_IPV6_CSUM)
15296 features |= NETIF_F_TSO6;
63c3a66f 15297 if (tg3_flag(tp, HW_TSO_3) ||
e849cdc3 15298 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c
MC
15299 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
15300 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
63c3a66f 15301 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
dc668910 15302 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
0da0606f 15303 features |= NETIF_F_TSO_ECN;
b0026624 15304 }
1da177e4 15305
d542fe27
MC
15306 dev->features |= features;
15307 dev->vlan_features |= features;
15308
06c03c02
MB
15309 /*
15310 * Add loopback capability only for a subset of devices that support
15311 * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
15312 * loopback for the remaining devices.
15313 */
15314 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
15315 !tg3_flag(tp, CPMU_PRESENT))
15316 /* Add the loopback capability */
0da0606f
MC
15317 features |= NETIF_F_LOOPBACK;
15318
0da0606f 15319 dev->hw_features |= features;
06c03c02 15320
1da177e4 15321 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
63c3a66f 15322 !tg3_flag(tp, TSO_CAPABLE) &&
1da177e4 15323 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
63c3a66f 15324 tg3_flag_set(tp, MAX_RXPEND_64);
1da177e4
LT
15325 tp->rx_pending = 63;
15326 }
15327
1da177e4
LT
15328 err = tg3_get_device_address(tp);
15329 if (err) {
ab96b241
MC
15330 dev_err(&pdev->dev,
15331 "Could not obtain valid ethernet address, aborting\n");
c9cab24e 15332 goto err_out_apeunmap;
c88864df
MC
15333 }
15334
1da177e4
LT
15335 /*
15336 * Reset chip in case UNDI or EFI driver did not shutdown
15337 * DMA self test will enable WDMAC and we'll see (spurious)
15338 * pending DMA on the PCI bus at that point.
15339 */
15340 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
15341 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
1da177e4 15342 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
944d980e 15343 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
15344 }
15345
15346 err = tg3_test_dma(tp);
15347 if (err) {
ab96b241 15348 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
c88864df 15349 goto err_out_apeunmap;
1da177e4
LT
15350 }
15351
78f90dcf
MC
15352 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
15353 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
15354 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
6fd45cb8 15355 for (i = 0; i < tp->irq_max; i++) {
78f90dcf
MC
15356 struct tg3_napi *tnapi = &tp->napi[i];
15357
15358 tnapi->tp = tp;
15359 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
15360
15361 tnapi->int_mbox = intmbx;
15362 if (i < 4)
15363 intmbx += 0x8;
15364 else
15365 intmbx += 0x4;
15366
15367 tnapi->consmbox = rcvmbx;
15368 tnapi->prodmbox = sndmbx;
15369
66cfd1bd 15370 if (i)
78f90dcf 15371 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
66cfd1bd 15372 else
78f90dcf 15373 tnapi->coal_now = HOSTCC_MODE_NOW;
78f90dcf 15374
63c3a66f 15375 if (!tg3_flag(tp, SUPPORT_MSIX))
78f90dcf
MC
15376 break;
15377
15378 /*
15379 * If we support MSIX, we'll be using RSS. If we're using
15380 * RSS, the first vector only handles link interrupts and the
15381 * remaining vectors handle rx and tx interrupts. Reuse the
15382 * mailbox values for the next iteration. The values we setup
15383 * above are still useful for the single vectored mode.
15384 */
15385 if (!i)
15386 continue;
15387
15388 rcvmbx += 0x8;
15389
15390 if (sndmbx & 0x4)
15391 sndmbx -= 0x4;
15392 else
15393 sndmbx += 0xc;
15394 }
15395
15f9850d
DM
15396 tg3_init_coal(tp);
15397
c49a1561
MC
15398 pci_set_drvdata(pdev, dev);
15399
cd0d7228
MC
15400 if (tg3_flag(tp, 5717_PLUS)) {
15401 /* Resume a low-power mode */
15402 tg3_frob_aux_power(tp, false);
15403 }
15404
1da177e4
LT
15405 err = register_netdev(dev);
15406 if (err) {
ab96b241 15407 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
0d3031d9 15408 goto err_out_apeunmap;
1da177e4
LT
15409 }
15410
05dbe005
JP
15411 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
15412 tp->board_part_number,
15413 tp->pci_chip_rev_id,
15414 tg3_bus_string(tp, str),
15415 dev->dev_addr);
1da177e4 15416
f07e9af3 15417 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7
MC
15418 struct phy_device *phydev;
15419 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
5129c3a3
MC
15420 netdev_info(dev,
15421 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
05dbe005 15422 phydev->drv->name, dev_name(&phydev->dev));
f07e9af3
MC
15423 } else {
15424 char *ethtype;
15425
15426 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
15427 ethtype = "10/100Base-TX";
15428 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
15429 ethtype = "1000Base-SX";
15430 else
15431 ethtype = "10/100/1000Base-T";
15432
5129c3a3 15433 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
47007831
MC
15434 "(WireSpeed[%d], EEE[%d])\n",
15435 tg3_phy_string(tp), ethtype,
15436 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
15437 (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
f07e9af3 15438 }
05dbe005
JP
15439
15440 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
dc668910 15441 (dev->features & NETIF_F_RXCSUM) != 0,
63c3a66f 15442 tg3_flag(tp, USE_LINKCHG_REG) != 0,
f07e9af3 15443 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
63c3a66f
JP
15444 tg3_flag(tp, ENABLE_ASF) != 0,
15445 tg3_flag(tp, TSO_CAPABLE) != 0);
05dbe005
JP
15446 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
15447 tp->dma_rwctrl,
15448 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
15449 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
1da177e4 15450
b45aa2f6
MC
15451 pci_save_state(pdev);
15452
1da177e4
LT
15453 return 0;
15454
0d3031d9
MC
15455err_out_apeunmap:
15456 if (tp->aperegs) {
15457 iounmap(tp->aperegs);
15458 tp->aperegs = NULL;
15459 }
15460
1da177e4 15461err_out_iounmap:
6892914f
MC
15462 if (tp->regs) {
15463 iounmap(tp->regs);
22abe310 15464 tp->regs = NULL;
6892914f 15465 }
1da177e4
LT
15466
15467err_out_free_dev:
15468 free_netdev(dev);
15469
16821285
MC
15470err_out_power_down:
15471 pci_set_power_state(pdev, PCI_D3hot);
15472
1da177e4
LT
15473err_out_free_res:
15474 pci_release_regions(pdev);
15475
15476err_out_disable_pdev:
15477 pci_disable_device(pdev);
15478 pci_set_drvdata(pdev, NULL);
15479 return err;
15480}
15481
15482static void __devexit tg3_remove_one(struct pci_dev *pdev)
15483{
15484 struct net_device *dev = pci_get_drvdata(pdev);
15485
15486 if (dev) {
15487 struct tg3 *tp = netdev_priv(dev);
15488
077f849d
JSR
15489 if (tp->fw)
15490 release_firmware(tp->fw);
15491
23f333a2 15492 cancel_work_sync(&tp->reset_task);
158d7abd 15493
63c3a66f 15494 if (!tg3_flag(tp, USE_PHYLIB)) {
b02fd9e3 15495 tg3_phy_fini(tp);
158d7abd 15496 tg3_mdio_fini(tp);
b02fd9e3 15497 }
158d7abd 15498
1da177e4 15499 unregister_netdev(dev);
0d3031d9
MC
15500 if (tp->aperegs) {
15501 iounmap(tp->aperegs);
15502 tp->aperegs = NULL;
15503 }
6892914f
MC
15504 if (tp->regs) {
15505 iounmap(tp->regs);
22abe310 15506 tp->regs = NULL;
6892914f 15507 }
1da177e4
LT
15508 free_netdev(dev);
15509 pci_release_regions(pdev);
15510 pci_disable_device(pdev);
15511 pci_set_drvdata(pdev, NULL);
15512 }
15513}
15514
aa6027ca 15515#ifdef CONFIG_PM_SLEEP
c866b7ea 15516static int tg3_suspend(struct device *device)
1da177e4 15517{
c866b7ea 15518 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15519 struct net_device *dev = pci_get_drvdata(pdev);
15520 struct tg3 *tp = netdev_priv(dev);
15521 int err;
15522
15523 if (!netif_running(dev))
15524 return 0;
15525
23f333a2 15526 flush_work_sync(&tp->reset_task);
b02fd9e3 15527 tg3_phy_stop(tp);
1da177e4
LT
15528 tg3_netif_stop(tp);
15529
15530 del_timer_sync(&tp->timer);
15531
f47c11ee 15532 tg3_full_lock(tp, 1);
1da177e4 15533 tg3_disable_ints(tp);
f47c11ee 15534 tg3_full_unlock(tp);
1da177e4
LT
15535
15536 netif_device_detach(dev);
15537
f47c11ee 15538 tg3_full_lock(tp, 0);
944d980e 15539 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
63c3a66f 15540 tg3_flag_clear(tp, INIT_COMPLETE);
f47c11ee 15541 tg3_full_unlock(tp);
1da177e4 15542
c866b7ea 15543 err = tg3_power_down_prepare(tp);
1da177e4 15544 if (err) {
b02fd9e3
MC
15545 int err2;
15546
f47c11ee 15547 tg3_full_lock(tp, 0);
1da177e4 15548
63c3a66f 15549 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
15550 err2 = tg3_restart_hw(tp, 1);
15551 if (err2)
b9ec6c1b 15552 goto out;
1da177e4
LT
15553
15554 tp->timer.expires = jiffies + tp->timer_offset;
15555 add_timer(&tp->timer);
15556
15557 netif_device_attach(dev);
15558 tg3_netif_start(tp);
15559
b9ec6c1b 15560out:
f47c11ee 15561 tg3_full_unlock(tp);
b02fd9e3
MC
15562
15563 if (!err2)
15564 tg3_phy_start(tp);
1da177e4
LT
15565 }
15566
15567 return err;
15568}
15569
c866b7ea 15570static int tg3_resume(struct device *device)
1da177e4 15571{
c866b7ea 15572 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15573 struct net_device *dev = pci_get_drvdata(pdev);
15574 struct tg3 *tp = netdev_priv(dev);
15575 int err;
15576
15577 if (!netif_running(dev))
15578 return 0;
15579
1da177e4
LT
15580 netif_device_attach(dev);
15581
f47c11ee 15582 tg3_full_lock(tp, 0);
1da177e4 15583
63c3a66f 15584 tg3_flag_set(tp, INIT_COMPLETE);
b9ec6c1b
MC
15585 err = tg3_restart_hw(tp, 1);
15586 if (err)
15587 goto out;
1da177e4
LT
15588
15589 tp->timer.expires = jiffies + tp->timer_offset;
15590 add_timer(&tp->timer);
15591
1da177e4
LT
15592 tg3_netif_start(tp);
15593
b9ec6c1b 15594out:
f47c11ee 15595 tg3_full_unlock(tp);
1da177e4 15596
b02fd9e3
MC
15597 if (!err)
15598 tg3_phy_start(tp);
15599
b9ec6c1b 15600 return err;
1da177e4
LT
15601}
15602
c866b7ea 15603static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
aa6027ca
ED
15604#define TG3_PM_OPS (&tg3_pm_ops)
15605
15606#else
15607
15608#define TG3_PM_OPS NULL
15609
15610#endif /* CONFIG_PM_SLEEP */
c866b7ea 15611
b45aa2f6
MC
15612/**
15613 * tg3_io_error_detected - called when PCI error is detected
15614 * @pdev: Pointer to PCI device
15615 * @state: The current pci connection state
15616 *
15617 * This function is called after a PCI bus error affecting
15618 * this device has been detected.
15619 */
15620static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
15621 pci_channel_state_t state)
15622{
15623 struct net_device *netdev = pci_get_drvdata(pdev);
15624 struct tg3 *tp = netdev_priv(netdev);
15625 pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
15626
15627 netdev_info(netdev, "PCI I/O error detected\n");
15628
15629 rtnl_lock();
15630
15631 if (!netif_running(netdev))
15632 goto done;
15633
15634 tg3_phy_stop(tp);
15635
15636 tg3_netif_stop(tp);
15637
15638 del_timer_sync(&tp->timer);
63c3a66f 15639 tg3_flag_clear(tp, RESTART_TIMER);
b45aa2f6
MC
15640
15641 /* Want to make sure that the reset task doesn't run */
15642 cancel_work_sync(&tp->reset_task);
63c3a66f
JP
15643 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
15644 tg3_flag_clear(tp, RESTART_TIMER);
b45aa2f6
MC
15645
15646 netif_device_detach(netdev);
15647
15648 /* Clean up software state, even if MMIO is blocked */
15649 tg3_full_lock(tp, 0);
15650 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
15651 tg3_full_unlock(tp);
15652
15653done:
15654 if (state == pci_channel_io_perm_failure)
15655 err = PCI_ERS_RESULT_DISCONNECT;
15656 else
15657 pci_disable_device(pdev);
15658
15659 rtnl_unlock();
15660
15661 return err;
15662}
15663
15664/**
15665 * tg3_io_slot_reset - called after the pci bus has been reset.
15666 * @pdev: Pointer to PCI device
15667 *
15668 * Restart the card from scratch, as if from a cold-boot.
15669 * At this point, the card has exprienced a hard reset,
15670 * followed by fixups by BIOS, and has its config space
15671 * set up identically to what it was at cold boot.
15672 */
15673static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
15674{
15675 struct net_device *netdev = pci_get_drvdata(pdev);
15676 struct tg3 *tp = netdev_priv(netdev);
15677 pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
15678 int err;
15679
15680 rtnl_lock();
15681
15682 if (pci_enable_device(pdev)) {
15683 netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
15684 goto done;
15685 }
15686
15687 pci_set_master(pdev);
15688 pci_restore_state(pdev);
15689 pci_save_state(pdev);
15690
15691 if (!netif_running(netdev)) {
15692 rc = PCI_ERS_RESULT_RECOVERED;
15693 goto done;
15694 }
15695
15696 err = tg3_power_up(tp);
bed9829f 15697 if (err)
b45aa2f6 15698 goto done;
b45aa2f6
MC
15699
15700 rc = PCI_ERS_RESULT_RECOVERED;
15701
15702done:
15703 rtnl_unlock();
15704
15705 return rc;
15706}
15707
15708/**
15709 * tg3_io_resume - called when traffic can start flowing again.
15710 * @pdev: Pointer to PCI device
15711 *
15712 * This callback is called when the error recovery driver tells
15713 * us that its OK to resume normal operation.
15714 */
15715static void tg3_io_resume(struct pci_dev *pdev)
15716{
15717 struct net_device *netdev = pci_get_drvdata(pdev);
15718 struct tg3 *tp = netdev_priv(netdev);
15719 int err;
15720
15721 rtnl_lock();
15722
15723 if (!netif_running(netdev))
15724 goto done;
15725
15726 tg3_full_lock(tp, 0);
63c3a66f 15727 tg3_flag_set(tp, INIT_COMPLETE);
b45aa2f6
MC
15728 err = tg3_restart_hw(tp, 1);
15729 tg3_full_unlock(tp);
15730 if (err) {
15731 netdev_err(netdev, "Cannot restart hardware after reset.\n");
15732 goto done;
15733 }
15734
15735 netif_device_attach(netdev);
15736
15737 tp->timer.expires = jiffies + tp->timer_offset;
15738 add_timer(&tp->timer);
15739
15740 tg3_netif_start(tp);
15741
15742 tg3_phy_start(tp);
15743
15744done:
15745 rtnl_unlock();
15746}
15747
15748static struct pci_error_handlers tg3_err_handler = {
15749 .error_detected = tg3_io_error_detected,
15750 .slot_reset = tg3_io_slot_reset,
15751 .resume = tg3_io_resume
15752};
15753
1da177e4
LT
15754static struct pci_driver tg3_driver = {
15755 .name = DRV_MODULE_NAME,
15756 .id_table = tg3_pci_tbl,
15757 .probe = tg3_init_one,
15758 .remove = __devexit_p(tg3_remove_one),
b45aa2f6 15759 .err_handler = &tg3_err_handler,
aa6027ca 15760 .driver.pm = TG3_PM_OPS,
1da177e4
LT
15761};
15762
15763static int __init tg3_init(void)
15764{
29917620 15765 return pci_register_driver(&tg3_driver);
1da177e4
LT
15766}
15767
15768static void __exit tg3_cleanup(void)
15769{
15770 pci_unregister_driver(&tg3_driver);
15771}
15772
15773module_init(tg3_init);
15774module_exit(tg3_cleanup);
This page took 2.724783 seconds and 5 git commands to generate.