tg3: Fix link down notify failure when EEE disabled
[deliverable/linux.git] / drivers / net / tg3.c
CommitLineData
1da177e4
LT
1/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
b86fb2cf 7 * Copyright (C) 2005-2011 Broadcom Corporation.
1da177e4
LT
8 *
9 * Firmware is:
49cabf49
MC
10 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
1da177e4
LT
16 */
17
1da177e4
LT
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
6867c843 21#include <linux/stringify.h>
1da177e4
LT
22#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
14c85021 27#include <linux/in.h>
1da177e4 28#include <linux/init.h>
a6b7a407 29#include <linux/interrupt.h>
1da177e4
LT
30#include <linux/ioport.h>
31#include <linux/pci.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/skbuff.h>
35#include <linux/ethtool.h>
3110f5f5 36#include <linux/mdio.h>
1da177e4 37#include <linux/mii.h>
158d7abd 38#include <linux/phy.h>
a9daf367 39#include <linux/brcmphy.h>
1da177e4
LT
40#include <linux/if_vlan.h>
41#include <linux/ip.h>
42#include <linux/tcp.h>
43#include <linux/workqueue.h>
61487480 44#include <linux/prefetch.h>
f9a5f7d3 45#include <linux/dma-mapping.h>
077f849d 46#include <linux/firmware.h>
1da177e4
LT
47
48#include <net/checksum.h>
c9bdd4b5 49#include <net/ip.h>
1da177e4
LT
50
51#include <asm/system.h>
27fd9de8 52#include <linux/io.h>
1da177e4 53#include <asm/byteorder.h>
27fd9de8 54#include <linux/uaccess.h>
1da177e4 55
49b6e95f 56#ifdef CONFIG_SPARC
1da177e4 57#include <asm/idprom.h>
49b6e95f 58#include <asm/prom.h>
1da177e4
LT
59#endif
60
63532394
MC
61#define BAR_0 0
62#define BAR_2 2
63
1da177e4
LT
64#include "tg3.h"
65
63c3a66f
JP
66/* Functions & macros to verify TG3_FLAGS types */
67
68static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
69{
70 return test_bit(flag, bits);
71}
72
73static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
74{
75 set_bit(flag, bits);
76}
77
78static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
79{
80 clear_bit(flag, bits);
81}
82
83#define tg3_flag(tp, flag) \
84 _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
85#define tg3_flag_set(tp, flag) \
86 _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
87#define tg3_flag_clear(tp, flag) \
88 _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
89
1da177e4 90#define DRV_MODULE_NAME "tg3"
6867c843 91#define TG3_MAJ_NUM 3
43a5f002 92#define TG3_MIN_NUM 119
6867c843
MC
93#define DRV_MODULE_VERSION \
94 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
43a5f002 95#define DRV_MODULE_RELDATE "May 18, 2011"
1da177e4
LT
96
97#define TG3_DEF_MAC_MODE 0
98#define TG3_DEF_RX_MODE 0
99#define TG3_DEF_TX_MODE 0
100#define TG3_DEF_MSG_ENABLE \
101 (NETIF_MSG_DRV | \
102 NETIF_MSG_PROBE | \
103 NETIF_MSG_LINK | \
104 NETIF_MSG_TIMER | \
105 NETIF_MSG_IFDOWN | \
106 NETIF_MSG_IFUP | \
107 NETIF_MSG_RX_ERR | \
108 NETIF_MSG_TX_ERR)
109
520b2756
MC
110#define TG3_GRC_LCLCTL_PWRSW_DELAY 100
111
1da177e4
LT
112/* length of time before we decide the hardware is borked,
113 * and dev->tx_timeout() should be called to fix the problem
114 */
63c3a66f 115
1da177e4
LT
116#define TG3_TX_TIMEOUT (5 * HZ)
117
118/* hardware minimum and maximum for a single frame's data payload */
119#define TG3_MIN_MTU 60
120#define TG3_MAX_MTU(tp) \
63c3a66f 121 (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
1da177e4
LT
122
123/* These numbers seem to be hard coded in the NIC firmware somehow.
124 * You can't change the ring sizes, but you can change where you place
125 * them in the NIC onboard memory.
126 */
7cb32cf2 127#define TG3_RX_STD_RING_SIZE(tp) \
63c3a66f 128 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 129 TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
1da177e4 130#define TG3_DEF_RX_RING_PENDING 200
7cb32cf2 131#define TG3_RX_JMB_RING_SIZE(tp) \
63c3a66f 132 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 133 TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
1da177e4 134#define TG3_DEF_RX_JUMBO_RING_PENDING 100
c6cdf436 135#define TG3_RSS_INDIR_TBL_SIZE 128
1da177e4
LT
136
137/* Do not place this n-ring entries value into the tp struct itself,
138 * we really want to expose these constants to GCC so that modulo et
139 * al. operations are done with shifts and masks instead of with
140 * hw multiply/modulo instructions. Another solution would be to
141 * replace things like '% foo' with '& (foo - 1)'.
142 */
1da177e4
LT
143
144#define TG3_TX_RING_SIZE 512
145#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
146
2c49a44d
MC
147#define TG3_RX_STD_RING_BYTES(tp) \
148 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
149#define TG3_RX_JMB_RING_BYTES(tp) \
150 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
151#define TG3_RX_RCB_RING_BYTES(tp) \
7cb32cf2 152 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
1da177e4
LT
153#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
154 TG3_TX_RING_SIZE)
1da177e4
LT
155#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
156
287be12e
MC
157#define TG3_DMA_BYTE_ENAB 64
158
159#define TG3_RX_STD_DMA_SZ 1536
160#define TG3_RX_JMB_DMA_SZ 9046
161
162#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
163
164#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
165#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
1da177e4 166
2c49a44d
MC
167#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
168 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
2b2cdb65 169
2c49a44d
MC
170#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
171 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
2b2cdb65 172
d2757fc4
MC
173/* Due to a hardware bug, the 5701 can only DMA to memory addresses
174 * that are at least dword aligned when used in PCIX mode. The driver
175 * works around this bug by double copying the packet. This workaround
176 * is built into the normal double copy length check for efficiency.
177 *
178 * However, the double copy is only necessary on those architectures
179 * where unaligned memory accesses are inefficient. For those architectures
180 * where unaligned memory accesses incur little penalty, we can reintegrate
181 * the 5701 in the normal rx path. Doing so saves a device structure
182 * dereference by hardcoding the double copy threshold in place.
183 */
184#define TG3_RX_COPY_THRESHOLD 256
185#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
186 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
187#else
188 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
189#endif
190
1da177e4 191/* minimum number of free TX descriptors required to wake up TX process */
f3f3f27e 192#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
1da177e4 193
ad829268
MC
194#define TG3_RAW_IP_ALIGN 2
195
c6cdf436
MC
196#define TG3_FW_UPDATE_TIMEOUT_SEC 5
197
077f849d
JSR
198#define FIRMWARE_TG3 "tigon/tg3.bin"
199#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
200#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
201
1da177e4 202static char version[] __devinitdata =
05dbe005 203 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
1da177e4
LT
204
205MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
206MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
207MODULE_LICENSE("GPL");
208MODULE_VERSION(DRV_MODULE_VERSION);
077f849d
JSR
209MODULE_FIRMWARE(FIRMWARE_TG3);
210MODULE_FIRMWARE(FIRMWARE_TG3TSO);
211MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
212
1da177e4
LT
213static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
214module_param(tg3_debug, int, 0);
215MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
216
a3aa1884 217static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
13185217
HK
218 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
219 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
220 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
221 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
222 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
223 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
224 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
225 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
226 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
227 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
228 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
229 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
230 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
231 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
232 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
233 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
234 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
235 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
236 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
13185217 240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
126a3368 241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
13185217 242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
13185217
HK
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
126a3368 254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
13185217
HK
255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
676917d4 258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
13185217
HK
259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
260 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
261 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
264 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
265 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
b5d3772c
MC
266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
d30cdd28
MC
268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
6c7af27c 270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
9936bcf6
MC
271 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
272 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
c88e668b
MC
273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
2befdcea
MC
275 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
276 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
321d32a0
MC
277 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
278 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
279 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
5e7ccf20 280 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
5001e2f6
MC
281 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
282 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
b0f75221
MC
283 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
284 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
285 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
286 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
287 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
288 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
302b500b 289 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
ba1f3c76 290 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
13185217
HK
291 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
292 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
293 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
294 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
295 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
296 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
297 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
1dcb14d9 298 {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
13185217 299 {}
1da177e4
LT
300};
301
302MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
303
50da859d 304static const struct {
1da177e4 305 const char string[ETH_GSTRING_LEN];
48fa55a0 306} ethtool_stats_keys[] = {
1da177e4
LT
307 { "rx_octets" },
308 { "rx_fragments" },
309 { "rx_ucast_packets" },
310 { "rx_mcast_packets" },
311 { "rx_bcast_packets" },
312 { "rx_fcs_errors" },
313 { "rx_align_errors" },
314 { "rx_xon_pause_rcvd" },
315 { "rx_xoff_pause_rcvd" },
316 { "rx_mac_ctrl_rcvd" },
317 { "rx_xoff_entered" },
318 { "rx_frame_too_long_errors" },
319 { "rx_jabbers" },
320 { "rx_undersize_packets" },
321 { "rx_in_length_errors" },
322 { "rx_out_length_errors" },
323 { "rx_64_or_less_octet_packets" },
324 { "rx_65_to_127_octet_packets" },
325 { "rx_128_to_255_octet_packets" },
326 { "rx_256_to_511_octet_packets" },
327 { "rx_512_to_1023_octet_packets" },
328 { "rx_1024_to_1522_octet_packets" },
329 { "rx_1523_to_2047_octet_packets" },
330 { "rx_2048_to_4095_octet_packets" },
331 { "rx_4096_to_8191_octet_packets" },
332 { "rx_8192_to_9022_octet_packets" },
333
334 { "tx_octets" },
335 { "tx_collisions" },
336
337 { "tx_xon_sent" },
338 { "tx_xoff_sent" },
339 { "tx_flow_control" },
340 { "tx_mac_errors" },
341 { "tx_single_collisions" },
342 { "tx_mult_collisions" },
343 { "tx_deferred" },
344 { "tx_excessive_collisions" },
345 { "tx_late_collisions" },
346 { "tx_collide_2times" },
347 { "tx_collide_3times" },
348 { "tx_collide_4times" },
349 { "tx_collide_5times" },
350 { "tx_collide_6times" },
351 { "tx_collide_7times" },
352 { "tx_collide_8times" },
353 { "tx_collide_9times" },
354 { "tx_collide_10times" },
355 { "tx_collide_11times" },
356 { "tx_collide_12times" },
357 { "tx_collide_13times" },
358 { "tx_collide_14times" },
359 { "tx_collide_15times" },
360 { "tx_ucast_packets" },
361 { "tx_mcast_packets" },
362 { "tx_bcast_packets" },
363 { "tx_carrier_sense_errors" },
364 { "tx_discards" },
365 { "tx_errors" },
366
367 { "dma_writeq_full" },
368 { "dma_write_prioq_full" },
369 { "rxbds_empty" },
370 { "rx_discards" },
371 { "rx_errors" },
372 { "rx_threshold_hit" },
373
374 { "dma_readq_full" },
375 { "dma_read_prioq_full" },
376 { "tx_comp_queue_full" },
377
378 { "ring_set_send_prod_index" },
379 { "ring_status_update" },
380 { "nic_irqs" },
381 { "nic_avoided_irqs" },
4452d099
MC
382 { "nic_tx_threshold_hit" },
383
384 { "mbuf_lwm_thresh_hit" },
1da177e4
LT
385};
386
48fa55a0
MC
387#define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
388
389
50da859d 390static const struct {
4cafd3f5 391 const char string[ETH_GSTRING_LEN];
48fa55a0 392} ethtool_test_keys[] = {
4cafd3f5
MC
393 { "nvram test (online) " },
394 { "link test (online) " },
395 { "register test (offline)" },
396 { "memory test (offline)" },
397 { "loopback test (offline)" },
398 { "interrupt test (offline)" },
399};
400
48fa55a0
MC
401#define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
402
403
b401e9e2
MC
404static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
405{
406 writel(val, tp->regs + off);
407}
408
409static u32 tg3_read32(struct tg3 *tp, u32 off)
410{
de6f31eb 411 return readl(tp->regs + off);
b401e9e2
MC
412}
413
0d3031d9
MC
414static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
415{
416 writel(val, tp->aperegs + off);
417}
418
419static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
420{
de6f31eb 421 return readl(tp->aperegs + off);
0d3031d9
MC
422}
423
1da177e4
LT
424static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
425{
6892914f
MC
426 unsigned long flags;
427
428 spin_lock_irqsave(&tp->indirect_lock, flags);
1ee582d8
MC
429 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
430 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
6892914f 431 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1ee582d8
MC
432}
433
434static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
435{
436 writel(val, tp->regs + off);
437 readl(tp->regs + off);
1da177e4
LT
438}
439
6892914f 440static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
1da177e4 441{
6892914f
MC
442 unsigned long flags;
443 u32 val;
444
445 spin_lock_irqsave(&tp->indirect_lock, flags);
446 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
447 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
448 spin_unlock_irqrestore(&tp->indirect_lock, flags);
449 return val;
450}
451
452static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
453{
454 unsigned long flags;
455
456 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
457 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
458 TG3_64BIT_REG_LOW, val);
459 return;
460 }
66711e66 461 if (off == TG3_RX_STD_PROD_IDX_REG) {
6892914f
MC
462 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
463 TG3_64BIT_REG_LOW, val);
464 return;
1da177e4 465 }
6892914f
MC
466
467 spin_lock_irqsave(&tp->indirect_lock, flags);
468 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
469 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
470 spin_unlock_irqrestore(&tp->indirect_lock, flags);
471
472 /* In indirect mode when disabling interrupts, we also need
473 * to clear the interrupt bit in the GRC local ctrl register.
474 */
475 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
476 (val == 0x1)) {
477 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
478 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
479 }
480}
481
482static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
483{
484 unsigned long flags;
485 u32 val;
486
487 spin_lock_irqsave(&tp->indirect_lock, flags);
488 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
489 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
490 spin_unlock_irqrestore(&tp->indirect_lock, flags);
491 return val;
492}
493
b401e9e2
MC
494/* usec_wait specifies the wait time in usec when writing to certain registers
495 * where it is unsafe to read back the register without some delay.
496 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
497 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
498 */
499static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
6892914f 500{
63c3a66f 501 if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
b401e9e2
MC
502 /* Non-posted methods */
503 tp->write32(tp, off, val);
504 else {
505 /* Posted method */
506 tg3_write32(tp, off, val);
507 if (usec_wait)
508 udelay(usec_wait);
509 tp->read32(tp, off);
510 }
511 /* Wait again after the read for the posted method to guarantee that
512 * the wait time is met.
513 */
514 if (usec_wait)
515 udelay(usec_wait);
1da177e4
LT
516}
517
09ee929c
MC
518static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
519{
520 tp->write32_mbox(tp, off, val);
63c3a66f 521 if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
6892914f 522 tp->read32_mbox(tp, off);
09ee929c
MC
523}
524
20094930 525static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
1da177e4
LT
526{
527 void __iomem *mbox = tp->regs + off;
528 writel(val, mbox);
63c3a66f 529 if (tg3_flag(tp, TXD_MBOX_HWBUG))
1da177e4 530 writel(val, mbox);
63c3a66f 531 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1da177e4
LT
532 readl(mbox);
533}
534
b5d3772c
MC
535static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
536{
de6f31eb 537 return readl(tp->regs + off + GRCMBOX_BASE);
b5d3772c
MC
538}
539
540static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
541{
542 writel(val, tp->regs + off + GRCMBOX_BASE);
543}
544
c6cdf436 545#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
09ee929c 546#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
c6cdf436
MC
547#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
548#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
549#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
20094930 550
c6cdf436
MC
551#define tw32(reg, val) tp->write32(tp, reg, val)
552#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
553#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
554#define tr32(reg) tp->read32(tp, reg)
1da177e4
LT
555
556static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
557{
6892914f
MC
558 unsigned long flags;
559
6ff6f81d 560 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
b5d3772c
MC
561 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
562 return;
563
6892914f 564 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 565 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
566 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
567 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 568
bbadf503
MC
569 /* Always leave this as zero. */
570 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
571 } else {
572 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
573 tw32_f(TG3PCI_MEM_WIN_DATA, val);
28fbef78 574
bbadf503
MC
575 /* Always leave this as zero. */
576 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
577 }
578 spin_unlock_irqrestore(&tp->indirect_lock, flags);
758a6139
DM
579}
580
1da177e4
LT
581static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
582{
6892914f
MC
583 unsigned long flags;
584
6ff6f81d 585 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
b5d3772c
MC
586 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
587 *val = 0;
588 return;
589 }
590
6892914f 591 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 592 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
593 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
594 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 595
bbadf503
MC
596 /* Always leave this as zero. */
597 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
598 } else {
599 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
600 *val = tr32(TG3PCI_MEM_WIN_DATA);
601
602 /* Always leave this as zero. */
603 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
604 }
6892914f 605 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1da177e4
LT
606}
607
0d3031d9
MC
608static void tg3_ape_lock_init(struct tg3 *tp)
609{
610 int i;
6f5c8f83 611 u32 regbase, bit;
f92d9dc1
MC
612
613 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
614 regbase = TG3_APE_LOCK_GRANT;
615 else
616 regbase = TG3_APE_PER_LOCK_GRANT;
0d3031d9
MC
617
618 /* Make sure the driver hasn't any stale locks. */
6f5c8f83
MC
619 for (i = 0; i < 8; i++) {
620 if (i == TG3_APE_LOCK_GPIO)
621 continue;
f92d9dc1 622 tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
6f5c8f83
MC
623 }
624
625 /* Clear the correct bit of the GPIO lock too. */
626 if (!tp->pci_fn)
627 bit = APE_LOCK_GRANT_DRIVER;
628 else
629 bit = 1 << tp->pci_fn;
630
631 tg3_ape_write32(tp, regbase + 4 * TG3_APE_LOCK_GPIO, bit);
0d3031d9
MC
632}
633
634static int tg3_ape_lock(struct tg3 *tp, int locknum)
635{
636 int i, off;
637 int ret = 0;
6f5c8f83 638 u32 status, req, gnt, bit;
0d3031d9 639
63c3a66f 640 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
641 return 0;
642
643 switch (locknum) {
6f5c8f83
MC
644 case TG3_APE_LOCK_GPIO:
645 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
646 return 0;
33f401ae
MC
647 case TG3_APE_LOCK_GRC:
648 case TG3_APE_LOCK_MEM:
649 break;
650 default:
651 return -EINVAL;
0d3031d9
MC
652 }
653
f92d9dc1
MC
654 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
655 req = TG3_APE_LOCK_REQ;
656 gnt = TG3_APE_LOCK_GRANT;
657 } else {
658 req = TG3_APE_PER_LOCK_REQ;
659 gnt = TG3_APE_PER_LOCK_GRANT;
660 }
661
0d3031d9
MC
662 off = 4 * locknum;
663
6f5c8f83
MC
664 if (locknum != TG3_APE_LOCK_GPIO || !tp->pci_fn)
665 bit = APE_LOCK_REQ_DRIVER;
666 else
667 bit = 1 << tp->pci_fn;
668
669 tg3_ape_write32(tp, req + off, bit);
0d3031d9
MC
670
671 /* Wait for up to 1 millisecond to acquire lock. */
672 for (i = 0; i < 100; i++) {
f92d9dc1 673 status = tg3_ape_read32(tp, gnt + off);
6f5c8f83 674 if (status == bit)
0d3031d9
MC
675 break;
676 udelay(10);
677 }
678
6f5c8f83 679 if (status != bit) {
0d3031d9 680 /* Revoke the lock request. */
6f5c8f83 681 tg3_ape_write32(tp, gnt + off, bit);
0d3031d9
MC
682 ret = -EBUSY;
683 }
684
685 return ret;
686}
687
688static void tg3_ape_unlock(struct tg3 *tp, int locknum)
689{
6f5c8f83 690 u32 gnt, bit;
0d3031d9 691
63c3a66f 692 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
693 return;
694
695 switch (locknum) {
6f5c8f83
MC
696 case TG3_APE_LOCK_GPIO:
697 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
698 return;
33f401ae
MC
699 case TG3_APE_LOCK_GRC:
700 case TG3_APE_LOCK_MEM:
701 break;
702 default:
703 return;
0d3031d9
MC
704 }
705
f92d9dc1
MC
706 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
707 gnt = TG3_APE_LOCK_GRANT;
708 else
709 gnt = TG3_APE_PER_LOCK_GRANT;
710
6f5c8f83
MC
711 if (locknum != TG3_APE_LOCK_GPIO || !tp->pci_fn)
712 bit = APE_LOCK_GRANT_DRIVER;
713 else
714 bit = 1 << tp->pci_fn;
715
716 tg3_ape_write32(tp, gnt + 4 * locknum, bit);
0d3031d9
MC
717}
718
1da177e4
LT
719static void tg3_disable_ints(struct tg3 *tp)
720{
89aeb3bc
MC
721 int i;
722
1da177e4
LT
723 tw32(TG3PCI_MISC_HOST_CTRL,
724 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc
MC
725 for (i = 0; i < tp->irq_max; i++)
726 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
1da177e4
LT
727}
728
1da177e4
LT
729static void tg3_enable_ints(struct tg3 *tp)
730{
89aeb3bc 731 int i;
89aeb3bc 732
bbe832c0
MC
733 tp->irq_sync = 0;
734 wmb();
735
1da177e4
LT
736 tw32(TG3PCI_MISC_HOST_CTRL,
737 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc 738
f89f38b8 739 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
89aeb3bc
MC
740 for (i = 0; i < tp->irq_cnt; i++) {
741 struct tg3_napi *tnapi = &tp->napi[i];
c6cdf436 742
898a56f8 743 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
63c3a66f 744 if (tg3_flag(tp, 1SHOT_MSI))
89aeb3bc 745 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
f19af9c2 746
f89f38b8 747 tp->coal_now |= tnapi->coal_now;
89aeb3bc 748 }
f19af9c2
MC
749
750 /* Force an initial interrupt */
63c3a66f 751 if (!tg3_flag(tp, TAGGED_STATUS) &&
f19af9c2
MC
752 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
753 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
754 else
f89f38b8
MC
755 tw32(HOSTCC_MODE, tp->coal_now);
756
757 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
1da177e4
LT
758}
759
17375d25 760static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
04237ddd 761{
17375d25 762 struct tg3 *tp = tnapi->tp;
898a56f8 763 struct tg3_hw_status *sblk = tnapi->hw_status;
04237ddd
MC
764 unsigned int work_exists = 0;
765
766 /* check for phy events */
63c3a66f 767 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
04237ddd
MC
768 if (sblk->status & SD_STATUS_LINK_CHG)
769 work_exists = 1;
770 }
771 /* check for RX/TX work to do */
f3f3f27e 772 if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
8d9d7cfc 773 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
04237ddd
MC
774 work_exists = 1;
775
776 return work_exists;
777}
778
17375d25 779/* tg3_int_reenable
04237ddd
MC
780 * similar to tg3_enable_ints, but it accurately determines whether there
781 * is new work pending and can return without flushing the PIO write
6aa20a22 782 * which reenables interrupts
1da177e4 783 */
17375d25 784static void tg3_int_reenable(struct tg3_napi *tnapi)
1da177e4 785{
17375d25
MC
786 struct tg3 *tp = tnapi->tp;
787
898a56f8 788 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
1da177e4
LT
789 mmiowb();
790
fac9b83e
DM
791 /* When doing tagged status, this work check is unnecessary.
792 * The last_tag we write above tells the chip which piece of
793 * work we've completed.
794 */
63c3a66f 795 if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
04237ddd 796 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 797 HOSTCC_MODE_ENABLE | tnapi->coal_now);
1da177e4
LT
798}
799
1da177e4
LT
800static void tg3_switch_clocks(struct tg3 *tp)
801{
f6eb9b1f 802 u32 clock_ctrl;
1da177e4
LT
803 u32 orig_clock_ctrl;
804
63c3a66f 805 if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
4cf78e4f
MC
806 return;
807
f6eb9b1f
MC
808 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
809
1da177e4
LT
810 orig_clock_ctrl = clock_ctrl;
811 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
812 CLOCK_CTRL_CLKRUN_OENABLE |
813 0x1f);
814 tp->pci_clock_ctrl = clock_ctrl;
815
63c3a66f 816 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4 817 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
b401e9e2
MC
818 tw32_wait_f(TG3PCI_CLOCK_CTRL,
819 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
1da177e4
LT
820 }
821 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
b401e9e2
MC
822 tw32_wait_f(TG3PCI_CLOCK_CTRL,
823 clock_ctrl |
824 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
825 40);
826 tw32_wait_f(TG3PCI_CLOCK_CTRL,
827 clock_ctrl | (CLOCK_CTRL_ALTCLK),
828 40);
1da177e4 829 }
b401e9e2 830 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
1da177e4
LT
831}
832
833#define PHY_BUSY_LOOPS 5000
834
835static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
836{
837 u32 frame_val;
838 unsigned int loops;
839 int ret;
840
841 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
842 tw32_f(MAC_MI_MODE,
843 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
844 udelay(80);
845 }
846
847 *val = 0x0;
848
882e9793 849 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
850 MI_COM_PHY_ADDR_MASK);
851 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
852 MI_COM_REG_ADDR_MASK);
853 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
6aa20a22 854
1da177e4
LT
855 tw32_f(MAC_MI_COM, frame_val);
856
857 loops = PHY_BUSY_LOOPS;
858 while (loops != 0) {
859 udelay(10);
860 frame_val = tr32(MAC_MI_COM);
861
862 if ((frame_val & MI_COM_BUSY) == 0) {
863 udelay(5);
864 frame_val = tr32(MAC_MI_COM);
865 break;
866 }
867 loops -= 1;
868 }
869
870 ret = -EBUSY;
871 if (loops != 0) {
872 *val = frame_val & MI_COM_DATA_MASK;
873 ret = 0;
874 }
875
876 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
877 tw32_f(MAC_MI_MODE, tp->mi_mode);
878 udelay(80);
879 }
880
881 return ret;
882}
883
884static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
885{
886 u32 frame_val;
887 unsigned int loops;
888 int ret;
889
f07e9af3 890 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
221c5637 891 (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
b5d3772c
MC
892 return 0;
893
1da177e4
LT
894 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
895 tw32_f(MAC_MI_MODE,
896 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
897 udelay(80);
898 }
899
882e9793 900 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
901 MI_COM_PHY_ADDR_MASK);
902 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
903 MI_COM_REG_ADDR_MASK);
904 frame_val |= (val & MI_COM_DATA_MASK);
905 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
6aa20a22 906
1da177e4
LT
907 tw32_f(MAC_MI_COM, frame_val);
908
909 loops = PHY_BUSY_LOOPS;
910 while (loops != 0) {
911 udelay(10);
912 frame_val = tr32(MAC_MI_COM);
913 if ((frame_val & MI_COM_BUSY) == 0) {
914 udelay(5);
915 frame_val = tr32(MAC_MI_COM);
916 break;
917 }
918 loops -= 1;
919 }
920
921 ret = -EBUSY;
922 if (loops != 0)
923 ret = 0;
924
925 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
926 tw32_f(MAC_MI_MODE, tp->mi_mode);
927 udelay(80);
928 }
929
930 return ret;
931}
932
b0988c15
MC
933static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
934{
935 int err;
936
937 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
938 if (err)
939 goto done;
940
941 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
942 if (err)
943 goto done;
944
945 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
946 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
947 if (err)
948 goto done;
949
950 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
951
952done:
953 return err;
954}
955
956static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
957{
958 int err;
959
960 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
961 if (err)
962 goto done;
963
964 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
965 if (err)
966 goto done;
967
968 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
969 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
970 if (err)
971 goto done;
972
973 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
974
975done:
976 return err;
977}
978
979static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
980{
981 int err;
982
983 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
984 if (!err)
985 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
986
987 return err;
988}
989
990static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
991{
992 int err;
993
994 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
995 if (!err)
996 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
997
998 return err;
999}
1000
15ee95c3
MC
1001static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
1002{
1003 int err;
1004
1005 err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
1006 (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
1007 MII_TG3_AUXCTL_SHDWSEL_MISC);
1008 if (!err)
1009 err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
1010
1011 return err;
1012}
1013
b4bd2929
MC
1014static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
1015{
1016 if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
1017 set |= MII_TG3_AUXCTL_MISC_WREN;
1018
1019 return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
1020}
1021
1d36ba45
MC
1022#define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
1023 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1024 MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
1025 MII_TG3_AUXCTL_ACTL_TX_6DB)
1026
1027#define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
1028 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1029 MII_TG3_AUXCTL_ACTL_TX_6DB);
1030
95e2869a
MC
1031static int tg3_bmcr_reset(struct tg3 *tp)
1032{
1033 u32 phy_control;
1034 int limit, err;
1035
1036 /* OK, reset it, and poll the BMCR_RESET bit until it
1037 * clears or we time out.
1038 */
1039 phy_control = BMCR_RESET;
1040 err = tg3_writephy(tp, MII_BMCR, phy_control);
1041 if (err != 0)
1042 return -EBUSY;
1043
1044 limit = 5000;
1045 while (limit--) {
1046 err = tg3_readphy(tp, MII_BMCR, &phy_control);
1047 if (err != 0)
1048 return -EBUSY;
1049
1050 if ((phy_control & BMCR_RESET) == 0) {
1051 udelay(40);
1052 break;
1053 }
1054 udelay(10);
1055 }
d4675b52 1056 if (limit < 0)
95e2869a
MC
1057 return -EBUSY;
1058
1059 return 0;
1060}
1061
158d7abd
MC
1062static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
1063{
3d16543d 1064 struct tg3 *tp = bp->priv;
158d7abd
MC
1065 u32 val;
1066
24bb4fb6 1067 spin_lock_bh(&tp->lock);
158d7abd
MC
1068
1069 if (tg3_readphy(tp, reg, &val))
24bb4fb6
MC
1070 val = -EIO;
1071
1072 spin_unlock_bh(&tp->lock);
158d7abd
MC
1073
1074 return val;
1075}
1076
1077static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
1078{
3d16543d 1079 struct tg3 *tp = bp->priv;
24bb4fb6 1080 u32 ret = 0;
158d7abd 1081
24bb4fb6 1082 spin_lock_bh(&tp->lock);
158d7abd
MC
1083
1084 if (tg3_writephy(tp, reg, val))
24bb4fb6 1085 ret = -EIO;
158d7abd 1086
24bb4fb6
MC
1087 spin_unlock_bh(&tp->lock);
1088
1089 return ret;
158d7abd
MC
1090}
1091
1092static int tg3_mdio_reset(struct mii_bus *bp)
1093{
1094 return 0;
1095}
1096
9c61d6bc 1097static void tg3_mdio_config_5785(struct tg3 *tp)
a9daf367
MC
1098{
1099 u32 val;
fcb389df 1100 struct phy_device *phydev;
a9daf367 1101
3f0e3ad7 1102 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
fcb389df 1103 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f
MC
1104 case PHY_ID_BCM50610:
1105 case PHY_ID_BCM50610M:
fcb389df
MC
1106 val = MAC_PHYCFG2_50610_LED_MODES;
1107 break;
6a443a0f 1108 case PHY_ID_BCMAC131:
fcb389df
MC
1109 val = MAC_PHYCFG2_AC131_LED_MODES;
1110 break;
6a443a0f 1111 case PHY_ID_RTL8211C:
fcb389df
MC
1112 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1113 break;
6a443a0f 1114 case PHY_ID_RTL8201E:
fcb389df
MC
1115 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1116 break;
1117 default:
a9daf367 1118 return;
fcb389df
MC
1119 }
1120
1121 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1122 tw32(MAC_PHYCFG2, val);
1123
1124 val = tr32(MAC_PHYCFG1);
bb85fbb6
MC
1125 val &= ~(MAC_PHYCFG1_RGMII_INT |
1126 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1127 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
fcb389df
MC
1128 tw32(MAC_PHYCFG1, val);
1129
1130 return;
1131 }
1132
63c3a66f 1133 if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
fcb389df
MC
1134 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1135 MAC_PHYCFG2_FMODE_MASK_MASK |
1136 MAC_PHYCFG2_GMODE_MASK_MASK |
1137 MAC_PHYCFG2_ACT_MASK_MASK |
1138 MAC_PHYCFG2_QUAL_MASK_MASK |
1139 MAC_PHYCFG2_INBAND_ENABLE;
1140
1141 tw32(MAC_PHYCFG2, val);
a9daf367 1142
bb85fbb6
MC
1143 val = tr32(MAC_PHYCFG1);
1144 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1145 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
63c3a66f
JP
1146 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1147 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1148 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
63c3a66f 1149 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1150 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1151 }
bb85fbb6
MC
1152 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1153 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1154 tw32(MAC_PHYCFG1, val);
a9daf367 1155
a9daf367
MC
1156 val = tr32(MAC_EXT_RGMII_MODE);
1157 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1158 MAC_RGMII_MODE_RX_QUALITY |
1159 MAC_RGMII_MODE_RX_ACTIVITY |
1160 MAC_RGMII_MODE_RX_ENG_DET |
1161 MAC_RGMII_MODE_TX_ENABLE |
1162 MAC_RGMII_MODE_TX_LOWPWR |
1163 MAC_RGMII_MODE_TX_RESET);
63c3a66f
JP
1164 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1165 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367
MC
1166 val |= MAC_RGMII_MODE_RX_INT_B |
1167 MAC_RGMII_MODE_RX_QUALITY |
1168 MAC_RGMII_MODE_RX_ACTIVITY |
1169 MAC_RGMII_MODE_RX_ENG_DET;
63c3a66f 1170 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1171 val |= MAC_RGMII_MODE_TX_ENABLE |
1172 MAC_RGMII_MODE_TX_LOWPWR |
1173 MAC_RGMII_MODE_TX_RESET;
1174 }
1175 tw32(MAC_EXT_RGMII_MODE, val);
1176}
1177
158d7abd
MC
1178static void tg3_mdio_start(struct tg3 *tp)
1179{
158d7abd
MC
1180 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1181 tw32_f(MAC_MI_MODE, tp->mi_mode);
1182 udelay(80);
a9daf367 1183
63c3a66f 1184 if (tg3_flag(tp, MDIOBUS_INITED) &&
9ea4818d
MC
1185 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1186 tg3_mdio_config_5785(tp);
1187}
1188
1189static int tg3_mdio_init(struct tg3 *tp)
1190{
1191 int i;
1192 u32 reg;
1193 struct phy_device *phydev;
1194
63c3a66f 1195 if (tg3_flag(tp, 5717_PLUS)) {
9c7df915 1196 u32 is_serdes;
882e9793 1197
69f11c99 1198 tp->phy_addr = tp->pci_fn + 1;
882e9793 1199
d1ec96af
MC
1200 if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
1201 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1202 else
1203 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1204 TG3_CPMU_PHY_STRAP_IS_SERDES;
882e9793
MC
1205 if (is_serdes)
1206 tp->phy_addr += 7;
1207 } else
3f0e3ad7 1208 tp->phy_addr = TG3_PHY_MII_ADDR;
882e9793 1209
158d7abd
MC
1210 tg3_mdio_start(tp);
1211
63c3a66f 1212 if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
158d7abd
MC
1213 return 0;
1214
298cf9be
LB
1215 tp->mdio_bus = mdiobus_alloc();
1216 if (tp->mdio_bus == NULL)
1217 return -ENOMEM;
158d7abd 1218
298cf9be
LB
1219 tp->mdio_bus->name = "tg3 mdio bus";
1220 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
158d7abd 1221 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
298cf9be
LB
1222 tp->mdio_bus->priv = tp;
1223 tp->mdio_bus->parent = &tp->pdev->dev;
1224 tp->mdio_bus->read = &tg3_mdio_read;
1225 tp->mdio_bus->write = &tg3_mdio_write;
1226 tp->mdio_bus->reset = &tg3_mdio_reset;
3f0e3ad7 1227 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
298cf9be 1228 tp->mdio_bus->irq = &tp->mdio_irq[0];
158d7abd
MC
1229
1230 for (i = 0; i < PHY_MAX_ADDR; i++)
298cf9be 1231 tp->mdio_bus->irq[i] = PHY_POLL;
158d7abd
MC
1232
1233 /* The bus registration will look for all the PHYs on the mdio bus.
1234 * Unfortunately, it does not ensure the PHY is powered up before
1235 * accessing the PHY ID registers. A chip reset is the
1236 * quickest way to bring the device back to an operational state..
1237 */
1238 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1239 tg3_bmcr_reset(tp);
1240
298cf9be 1241 i = mdiobus_register(tp->mdio_bus);
a9daf367 1242 if (i) {
ab96b241 1243 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
9c61d6bc 1244 mdiobus_free(tp->mdio_bus);
a9daf367
MC
1245 return i;
1246 }
158d7abd 1247
3f0e3ad7 1248 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
a9daf367 1249
9c61d6bc 1250 if (!phydev || !phydev->drv) {
ab96b241 1251 dev_warn(&tp->pdev->dev, "No PHY devices\n");
9c61d6bc
MC
1252 mdiobus_unregister(tp->mdio_bus);
1253 mdiobus_free(tp->mdio_bus);
1254 return -ENODEV;
1255 }
1256
1257 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f 1258 case PHY_ID_BCM57780:
321d32a0 1259 phydev->interface = PHY_INTERFACE_MODE_GMII;
c704dc23 1260 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
321d32a0 1261 break;
6a443a0f
MC
1262 case PHY_ID_BCM50610:
1263 case PHY_ID_BCM50610M:
32e5a8d6 1264 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
c704dc23 1265 PHY_BRCM_RX_REFCLK_UNUSED |
52fae083 1266 PHY_BRCM_DIS_TXCRXC_NOENRGY |
c704dc23 1267 PHY_BRCM_AUTO_PWRDWN_ENABLE;
63c3a66f 1268 if (tg3_flag(tp, RGMII_INBAND_DISABLE))
a9daf367 1269 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
63c3a66f 1270 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1271 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
63c3a66f 1272 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367 1273 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
fcb389df 1274 /* fallthru */
6a443a0f 1275 case PHY_ID_RTL8211C:
fcb389df 1276 phydev->interface = PHY_INTERFACE_MODE_RGMII;
a9daf367 1277 break;
6a443a0f
MC
1278 case PHY_ID_RTL8201E:
1279 case PHY_ID_BCMAC131:
a9daf367 1280 phydev->interface = PHY_INTERFACE_MODE_MII;
cdd4e09d 1281 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
f07e9af3 1282 tp->phy_flags |= TG3_PHYFLG_IS_FET;
a9daf367
MC
1283 break;
1284 }
1285
63c3a66f 1286 tg3_flag_set(tp, MDIOBUS_INITED);
9c61d6bc
MC
1287
1288 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1289 tg3_mdio_config_5785(tp);
a9daf367
MC
1290
1291 return 0;
158d7abd
MC
1292}
1293
1294static void tg3_mdio_fini(struct tg3 *tp)
1295{
63c3a66f
JP
1296 if (tg3_flag(tp, MDIOBUS_INITED)) {
1297 tg3_flag_clear(tp, MDIOBUS_INITED);
298cf9be
LB
1298 mdiobus_unregister(tp->mdio_bus);
1299 mdiobus_free(tp->mdio_bus);
158d7abd
MC
1300 }
1301}
1302
4ba526ce
MC
1303/* tp->lock is held. */
1304static inline void tg3_generate_fw_event(struct tg3 *tp)
1305{
1306 u32 val;
1307
1308 val = tr32(GRC_RX_CPU_EVENT);
1309 val |= GRC_RX_CPU_DRIVER_EVENT;
1310 tw32_f(GRC_RX_CPU_EVENT, val);
1311
1312 tp->last_event_jiffies = jiffies;
1313}
1314
1315#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1316
95e2869a
MC
1317/* tp->lock is held. */
1318static void tg3_wait_for_event_ack(struct tg3 *tp)
1319{
1320 int i;
4ba526ce
MC
1321 unsigned int delay_cnt;
1322 long time_remain;
1323
1324 /* If enough time has passed, no wait is necessary. */
1325 time_remain = (long)(tp->last_event_jiffies + 1 +
1326 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1327 (long)jiffies;
1328 if (time_remain < 0)
1329 return;
1330
1331 /* Check if we can shorten the wait time. */
1332 delay_cnt = jiffies_to_usecs(time_remain);
1333 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1334 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1335 delay_cnt = (delay_cnt >> 3) + 1;
95e2869a 1336
4ba526ce 1337 for (i = 0; i < delay_cnt; i++) {
95e2869a
MC
1338 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1339 break;
4ba526ce 1340 udelay(8);
95e2869a
MC
1341 }
1342}
1343
1344/* tp->lock is held. */
1345static void tg3_ump_link_report(struct tg3 *tp)
1346{
1347 u32 reg;
1348 u32 val;
1349
63c3a66f 1350 if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
95e2869a
MC
1351 return;
1352
1353 tg3_wait_for_event_ack(tp);
1354
1355 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1356
1357 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1358
1359 val = 0;
1360 if (!tg3_readphy(tp, MII_BMCR, &reg))
1361 val = reg << 16;
1362 if (!tg3_readphy(tp, MII_BMSR, &reg))
1363 val |= (reg & 0xffff);
1364 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
1365
1366 val = 0;
1367 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1368 val = reg << 16;
1369 if (!tg3_readphy(tp, MII_LPA, &reg))
1370 val |= (reg & 0xffff);
1371 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
1372
1373 val = 0;
f07e9af3 1374 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
95e2869a
MC
1375 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1376 val = reg << 16;
1377 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1378 val |= (reg & 0xffff);
1379 }
1380 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
1381
1382 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1383 val = reg << 16;
1384 else
1385 val = 0;
1386 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
1387
4ba526ce 1388 tg3_generate_fw_event(tp);
95e2869a
MC
1389}
1390
1391static void tg3_link_report(struct tg3 *tp)
1392{
1393 if (!netif_carrier_ok(tp->dev)) {
05dbe005 1394 netif_info(tp, link, tp->dev, "Link is down\n");
95e2869a
MC
1395 tg3_ump_link_report(tp);
1396 } else if (netif_msg_link(tp)) {
05dbe005
JP
1397 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1398 (tp->link_config.active_speed == SPEED_1000 ?
1399 1000 :
1400 (tp->link_config.active_speed == SPEED_100 ?
1401 100 : 10)),
1402 (tp->link_config.active_duplex == DUPLEX_FULL ?
1403 "full" : "half"));
1404
1405 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1406 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1407 "on" : "off",
1408 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1409 "on" : "off");
47007831
MC
1410
1411 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
1412 netdev_info(tp->dev, "EEE is %s\n",
1413 tp->setlpicnt ? "enabled" : "disabled");
1414
95e2869a
MC
1415 tg3_ump_link_report(tp);
1416 }
1417}
1418
1419static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
1420{
1421 u16 miireg;
1422
e18ce346 1423 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1424 miireg = ADVERTISE_PAUSE_CAP;
e18ce346 1425 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1426 miireg = ADVERTISE_PAUSE_ASYM;
e18ce346 1427 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1428 miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1429 else
1430 miireg = 0;
1431
1432 return miireg;
1433}
1434
1435static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1436{
1437 u16 miireg;
1438
e18ce346 1439 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1440 miireg = ADVERTISE_1000XPAUSE;
e18ce346 1441 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1442 miireg = ADVERTISE_1000XPSE_ASYM;
e18ce346 1443 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1444 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1445 else
1446 miireg = 0;
1447
1448 return miireg;
1449}
1450
95e2869a
MC
1451static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1452{
1453 u8 cap = 0;
1454
1455 if (lcladv & ADVERTISE_1000XPAUSE) {
1456 if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1457 if (rmtadv & LPA_1000XPAUSE)
e18ce346 1458 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
95e2869a 1459 else if (rmtadv & LPA_1000XPAUSE_ASYM)
e18ce346 1460 cap = FLOW_CTRL_RX;
95e2869a
MC
1461 } else {
1462 if (rmtadv & LPA_1000XPAUSE)
e18ce346 1463 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
95e2869a
MC
1464 }
1465 } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1466 if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
e18ce346 1467 cap = FLOW_CTRL_TX;
95e2869a
MC
1468 }
1469
1470 return cap;
1471}
1472
f51f3562 1473static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
95e2869a 1474{
b02fd9e3 1475 u8 autoneg;
f51f3562 1476 u8 flowctrl = 0;
95e2869a
MC
1477 u32 old_rx_mode = tp->rx_mode;
1478 u32 old_tx_mode = tp->tx_mode;
1479
63c3a66f 1480 if (tg3_flag(tp, USE_PHYLIB))
3f0e3ad7 1481 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
b02fd9e3
MC
1482 else
1483 autoneg = tp->link_config.autoneg;
1484
63c3a66f 1485 if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
f07e9af3 1486 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
f51f3562 1487 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
95e2869a 1488 else
bc02ff95 1489 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
f51f3562
MC
1490 } else
1491 flowctrl = tp->link_config.flowctrl;
95e2869a 1492
f51f3562 1493 tp->link_config.active_flowctrl = flowctrl;
95e2869a 1494
e18ce346 1495 if (flowctrl & FLOW_CTRL_RX)
95e2869a
MC
1496 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1497 else
1498 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1499
f51f3562 1500 if (old_rx_mode != tp->rx_mode)
95e2869a 1501 tw32_f(MAC_RX_MODE, tp->rx_mode);
95e2869a 1502
e18ce346 1503 if (flowctrl & FLOW_CTRL_TX)
95e2869a
MC
1504 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1505 else
1506 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1507
f51f3562 1508 if (old_tx_mode != tp->tx_mode)
95e2869a 1509 tw32_f(MAC_TX_MODE, tp->tx_mode);
95e2869a
MC
1510}
1511
b02fd9e3
MC
1512static void tg3_adjust_link(struct net_device *dev)
1513{
1514 u8 oldflowctrl, linkmesg = 0;
1515 u32 mac_mode, lcl_adv, rmt_adv;
1516 struct tg3 *tp = netdev_priv(dev);
3f0e3ad7 1517 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1518
24bb4fb6 1519 spin_lock_bh(&tp->lock);
b02fd9e3
MC
1520
1521 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1522 MAC_MODE_HALF_DUPLEX);
1523
1524 oldflowctrl = tp->link_config.active_flowctrl;
1525
1526 if (phydev->link) {
1527 lcl_adv = 0;
1528 rmt_adv = 0;
1529
1530 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1531 mac_mode |= MAC_MODE_PORT_MODE_MII;
c3df0748
MC
1532 else if (phydev->speed == SPEED_1000 ||
1533 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
b02fd9e3 1534 mac_mode |= MAC_MODE_PORT_MODE_GMII;
c3df0748
MC
1535 else
1536 mac_mode |= MAC_MODE_PORT_MODE_MII;
b02fd9e3
MC
1537
1538 if (phydev->duplex == DUPLEX_HALF)
1539 mac_mode |= MAC_MODE_HALF_DUPLEX;
1540 else {
1541 lcl_adv = tg3_advert_flowctrl_1000T(
1542 tp->link_config.flowctrl);
1543
1544 if (phydev->pause)
1545 rmt_adv = LPA_PAUSE_CAP;
1546 if (phydev->asym_pause)
1547 rmt_adv |= LPA_PAUSE_ASYM;
1548 }
1549
1550 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1551 } else
1552 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1553
1554 if (mac_mode != tp->mac_mode) {
1555 tp->mac_mode = mac_mode;
1556 tw32_f(MAC_MODE, tp->mac_mode);
1557 udelay(40);
1558 }
1559
fcb389df
MC
1560 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
1561 if (phydev->speed == SPEED_10)
1562 tw32(MAC_MI_STAT,
1563 MAC_MI_STAT_10MBPS_MODE |
1564 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1565 else
1566 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1567 }
1568
b02fd9e3
MC
1569 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
1570 tw32(MAC_TX_LENGTHS,
1571 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1572 (6 << TX_LENGTHS_IPG_SHIFT) |
1573 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
1574 else
1575 tw32(MAC_TX_LENGTHS,
1576 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1577 (6 << TX_LENGTHS_IPG_SHIFT) |
1578 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
1579
1580 if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
1581 (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
1582 phydev->speed != tp->link_config.active_speed ||
1583 phydev->duplex != tp->link_config.active_duplex ||
1584 oldflowctrl != tp->link_config.active_flowctrl)
c6cdf436 1585 linkmesg = 1;
b02fd9e3
MC
1586
1587 tp->link_config.active_speed = phydev->speed;
1588 tp->link_config.active_duplex = phydev->duplex;
1589
24bb4fb6 1590 spin_unlock_bh(&tp->lock);
b02fd9e3
MC
1591
1592 if (linkmesg)
1593 tg3_link_report(tp);
1594}
1595
1596static int tg3_phy_init(struct tg3 *tp)
1597{
1598 struct phy_device *phydev;
1599
f07e9af3 1600 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
b02fd9e3
MC
1601 return 0;
1602
1603 /* Bring the PHY back to a known state. */
1604 tg3_bmcr_reset(tp);
1605
3f0e3ad7 1606 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
1607
1608 /* Attach the MAC to the PHY. */
fb28ad35 1609 phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
a9daf367 1610 phydev->dev_flags, phydev->interface);
b02fd9e3 1611 if (IS_ERR(phydev)) {
ab96b241 1612 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
b02fd9e3
MC
1613 return PTR_ERR(phydev);
1614 }
1615
b02fd9e3 1616 /* Mask with MAC supported features. */
9c61d6bc
MC
1617 switch (phydev->interface) {
1618 case PHY_INTERFACE_MODE_GMII:
1619 case PHY_INTERFACE_MODE_RGMII:
f07e9af3 1620 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
321d32a0
MC
1621 phydev->supported &= (PHY_GBIT_FEATURES |
1622 SUPPORTED_Pause |
1623 SUPPORTED_Asym_Pause);
1624 break;
1625 }
1626 /* fallthru */
9c61d6bc
MC
1627 case PHY_INTERFACE_MODE_MII:
1628 phydev->supported &= (PHY_BASIC_FEATURES |
1629 SUPPORTED_Pause |
1630 SUPPORTED_Asym_Pause);
1631 break;
1632 default:
3f0e3ad7 1633 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
9c61d6bc
MC
1634 return -EINVAL;
1635 }
1636
f07e9af3 1637 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1638
1639 phydev->advertising = phydev->supported;
1640
b02fd9e3
MC
1641 return 0;
1642}
1643
1644static void tg3_phy_start(struct tg3 *tp)
1645{
1646 struct phy_device *phydev;
1647
f07e9af3 1648 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1649 return;
1650
3f0e3ad7 1651 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1652
80096068
MC
1653 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
1654 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
1655 phydev->speed = tp->link_config.orig_speed;
1656 phydev->duplex = tp->link_config.orig_duplex;
1657 phydev->autoneg = tp->link_config.orig_autoneg;
1658 phydev->advertising = tp->link_config.orig_advertising;
1659 }
1660
1661 phy_start(phydev);
1662
1663 phy_start_aneg(phydev);
1664}
1665
1666static void tg3_phy_stop(struct tg3 *tp)
1667{
f07e9af3 1668 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1669 return;
1670
3f0e3ad7 1671 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
1672}
1673
1674static void tg3_phy_fini(struct tg3 *tp)
1675{
f07e9af3 1676 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7 1677 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
f07e9af3 1678 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1679 }
1680}
1681
7f97a4bd
MC
1682static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
1683{
1684 u32 phytest;
1685
1686 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
1687 u32 phy;
1688
1689 tg3_writephy(tp, MII_TG3_FET_TEST,
1690 phytest | MII_TG3_FET_SHADOW_EN);
1691 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
1692 if (enable)
1693 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
1694 else
1695 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
1696 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
1697 }
1698 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
1699 }
1700}
1701
6833c043
MC
1702static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
1703{
1704 u32 reg;
1705
63c3a66f
JP
1706 if (!tg3_flag(tp, 5705_PLUS) ||
1707 (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 1708 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
6833c043
MC
1709 return;
1710
f07e9af3 1711 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd
MC
1712 tg3_phy_fet_toggle_apd(tp, enable);
1713 return;
1714 }
1715
6833c043
MC
1716 reg = MII_TG3_MISC_SHDW_WREN |
1717 MII_TG3_MISC_SHDW_SCR5_SEL |
1718 MII_TG3_MISC_SHDW_SCR5_LPED |
1719 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
1720 MII_TG3_MISC_SHDW_SCR5_SDTL |
1721 MII_TG3_MISC_SHDW_SCR5_C125OE;
1722 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
1723 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
1724
1725 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1726
1727
1728 reg = MII_TG3_MISC_SHDW_WREN |
1729 MII_TG3_MISC_SHDW_APD_SEL |
1730 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
1731 if (enable)
1732 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
1733
1734 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1735}
1736
9ef8ca99
MC
1737static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
1738{
1739 u32 phy;
1740
63c3a66f 1741 if (!tg3_flag(tp, 5705_PLUS) ||
f07e9af3 1742 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
9ef8ca99
MC
1743 return;
1744
f07e9af3 1745 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
9ef8ca99
MC
1746 u32 ephy;
1747
535ef6e1
MC
1748 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
1749 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
1750
1751 tg3_writephy(tp, MII_TG3_FET_TEST,
1752 ephy | MII_TG3_FET_SHADOW_EN);
1753 if (!tg3_readphy(tp, reg, &phy)) {
9ef8ca99 1754 if (enable)
535ef6e1 1755 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
9ef8ca99 1756 else
535ef6e1
MC
1757 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
1758 tg3_writephy(tp, reg, phy);
9ef8ca99 1759 }
535ef6e1 1760 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
9ef8ca99
MC
1761 }
1762 } else {
15ee95c3
MC
1763 int ret;
1764
1765 ret = tg3_phy_auxctl_read(tp,
1766 MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
1767 if (!ret) {
9ef8ca99
MC
1768 if (enable)
1769 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
1770 else
1771 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
b4bd2929
MC
1772 tg3_phy_auxctl_write(tp,
1773 MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
9ef8ca99
MC
1774 }
1775 }
1776}
1777
1da177e4
LT
1778static void tg3_phy_set_wirespeed(struct tg3 *tp)
1779{
15ee95c3 1780 int ret;
1da177e4
LT
1781 u32 val;
1782
f07e9af3 1783 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
1da177e4
LT
1784 return;
1785
15ee95c3
MC
1786 ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
1787 if (!ret)
b4bd2929
MC
1788 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
1789 val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
1da177e4
LT
1790}
1791
b2a5c19c
MC
1792static void tg3_phy_apply_otp(struct tg3 *tp)
1793{
1794 u32 otp, phy;
1795
1796 if (!tp->phy_otp)
1797 return;
1798
1799 otp = tp->phy_otp;
1800
1d36ba45
MC
1801 if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
1802 return;
b2a5c19c
MC
1803
1804 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
1805 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
1806 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
1807
1808 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
1809 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
1810 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
1811
1812 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
1813 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
1814 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
1815
1816 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
1817 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
1818
1819 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
1820 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
1821
1822 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
1823 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
1824 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
1825
1d36ba45 1826 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
b2a5c19c
MC
1827}
1828
52b02d04
MC
1829static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
1830{
1831 u32 val;
1832
1833 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
1834 return;
1835
1836 tp->setlpicnt = 0;
1837
1838 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
1839 current_link_up == 1 &&
a6b68dab
MC
1840 tp->link_config.active_duplex == DUPLEX_FULL &&
1841 (tp->link_config.active_speed == SPEED_100 ||
1842 tp->link_config.active_speed == SPEED_1000)) {
52b02d04
MC
1843 u32 eeectl;
1844
1845 if (tp->link_config.active_speed == SPEED_1000)
1846 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
1847 else
1848 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
1849
1850 tw32(TG3_CPMU_EEE_CTRL, eeectl);
1851
3110f5f5
MC
1852 tg3_phy_cl45_read(tp, MDIO_MMD_AN,
1853 TG3_CL45_D7_EEERES_STAT, &val);
52b02d04 1854
b0c5943f
MC
1855 if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
1856 val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
52b02d04
MC
1857 tp->setlpicnt = 2;
1858 }
1859
1860 if (!tp->setlpicnt) {
b715ce94
MC
1861 if (current_link_up == 1 &&
1862 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
1863 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
1864 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1865 }
1866
52b02d04
MC
1867 val = tr32(TG3_CPMU_EEE_MODE);
1868 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
1869 }
1870}
1871
b0c5943f
MC
1872static void tg3_phy_eee_enable(struct tg3 *tp)
1873{
1874 u32 val;
1875
1876 if (tp->link_config.active_speed == SPEED_1000 &&
1877 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
1878 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
1879 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
1880 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
b715ce94
MC
1881 val = MII_TG3_DSP_TAP26_ALNOKO |
1882 MII_TG3_DSP_TAP26_RMRXSTO;
1883 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
b0c5943f
MC
1884 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1885 }
1886
1887 val = tr32(TG3_CPMU_EEE_MODE);
1888 tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
1889}
1890
1da177e4
LT
1891static int tg3_wait_macro_done(struct tg3 *tp)
1892{
1893 int limit = 100;
1894
1895 while (limit--) {
1896 u32 tmp32;
1897
f08aa1a8 1898 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
1da177e4
LT
1899 if ((tmp32 & 0x1000) == 0)
1900 break;
1901 }
1902 }
d4675b52 1903 if (limit < 0)
1da177e4
LT
1904 return -EBUSY;
1905
1906 return 0;
1907}
1908
1909static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
1910{
1911 static const u32 test_pat[4][6] = {
1912 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
1913 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
1914 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
1915 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
1916 };
1917 int chan;
1918
1919 for (chan = 0; chan < 4; chan++) {
1920 int i;
1921
1922 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1923 (chan * 0x2000) | 0x0200);
f08aa1a8 1924 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
1925
1926 for (i = 0; i < 6; i++)
1927 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
1928 test_pat[chan][i]);
1929
f08aa1a8 1930 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
1931 if (tg3_wait_macro_done(tp)) {
1932 *resetp = 1;
1933 return -EBUSY;
1934 }
1935
1936 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1937 (chan * 0x2000) | 0x0200);
f08aa1a8 1938 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
1da177e4
LT
1939 if (tg3_wait_macro_done(tp)) {
1940 *resetp = 1;
1941 return -EBUSY;
1942 }
1943
f08aa1a8 1944 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
1da177e4
LT
1945 if (tg3_wait_macro_done(tp)) {
1946 *resetp = 1;
1947 return -EBUSY;
1948 }
1949
1950 for (i = 0; i < 6; i += 2) {
1951 u32 low, high;
1952
1953 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
1954 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
1955 tg3_wait_macro_done(tp)) {
1956 *resetp = 1;
1957 return -EBUSY;
1958 }
1959 low &= 0x7fff;
1960 high &= 0x000f;
1961 if (low != test_pat[chan][i] ||
1962 high != test_pat[chan][i+1]) {
1963 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
1964 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
1965 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
1966
1967 return -EBUSY;
1968 }
1969 }
1970 }
1971
1972 return 0;
1973}
1974
1975static int tg3_phy_reset_chanpat(struct tg3 *tp)
1976{
1977 int chan;
1978
1979 for (chan = 0; chan < 4; chan++) {
1980 int i;
1981
1982 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1983 (chan * 0x2000) | 0x0200);
f08aa1a8 1984 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
1985 for (i = 0; i < 6; i++)
1986 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
f08aa1a8 1987 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
1988 if (tg3_wait_macro_done(tp))
1989 return -EBUSY;
1990 }
1991
1992 return 0;
1993}
1994
1995static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
1996{
1997 u32 reg32, phy9_orig;
1998 int retries, do_phy_reset, err;
1999
2000 retries = 10;
2001 do_phy_reset = 1;
2002 do {
2003 if (do_phy_reset) {
2004 err = tg3_bmcr_reset(tp);
2005 if (err)
2006 return err;
2007 do_phy_reset = 0;
2008 }
2009
2010 /* Disable transmitter and interrupt. */
2011 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
2012 continue;
2013
2014 reg32 |= 0x3000;
2015 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2016
2017 /* Set full-duplex, 1000 mbps. */
2018 tg3_writephy(tp, MII_BMCR,
221c5637 2019 BMCR_FULLDPLX | BMCR_SPEED1000);
1da177e4
LT
2020
2021 /* Set to master mode. */
221c5637 2022 if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
1da177e4
LT
2023 continue;
2024
221c5637
MC
2025 tg3_writephy(tp, MII_CTRL1000,
2026 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
1da177e4 2027
1d36ba45
MC
2028 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
2029 if (err)
2030 return err;
1da177e4
LT
2031
2032 /* Block the PHY control access. */
6ee7c0a0 2033 tg3_phydsp_write(tp, 0x8005, 0x0800);
1da177e4
LT
2034
2035 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
2036 if (!err)
2037 break;
2038 } while (--retries);
2039
2040 err = tg3_phy_reset_chanpat(tp);
2041 if (err)
2042 return err;
2043
6ee7c0a0 2044 tg3_phydsp_write(tp, 0x8005, 0x0000);
1da177e4
LT
2045
2046 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
f08aa1a8 2047 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
1da177e4 2048
1d36ba45 2049 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1da177e4 2050
221c5637 2051 tg3_writephy(tp, MII_CTRL1000, phy9_orig);
1da177e4
LT
2052
2053 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
2054 reg32 &= ~0x3000;
2055 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2056 } else if (!err)
2057 err = -EBUSY;
2058
2059 return err;
2060}
2061
2062/* This will reset the tigon3 PHY if there is no valid
2063 * link unless the FORCE argument is non-zero.
2064 */
2065static int tg3_phy_reset(struct tg3 *tp)
2066{
f833c4c1 2067 u32 val, cpmuctrl;
1da177e4
LT
2068 int err;
2069
60189ddf 2070 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2071 val = tr32(GRC_MISC_CFG);
2072 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
2073 udelay(40);
2074 }
f833c4c1
MC
2075 err = tg3_readphy(tp, MII_BMSR, &val);
2076 err |= tg3_readphy(tp, MII_BMSR, &val);
1da177e4
LT
2077 if (err != 0)
2078 return -EBUSY;
2079
c8e1e82b
MC
2080 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
2081 netif_carrier_off(tp->dev);
2082 tg3_link_report(tp);
2083 }
2084
1da177e4
LT
2085 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2086 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2087 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
2088 err = tg3_phy_reset_5703_4_5(tp);
2089 if (err)
2090 return err;
2091 goto out;
2092 }
2093
b2a5c19c
MC
2094 cpmuctrl = 0;
2095 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
2096 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
2097 cpmuctrl = tr32(TG3_CPMU_CTRL);
2098 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2099 tw32(TG3_CPMU_CTRL,
2100 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2101 }
2102
1da177e4
LT
2103 err = tg3_bmcr_reset(tp);
2104 if (err)
2105 return err;
2106
b2a5c19c 2107 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
f833c4c1
MC
2108 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2109 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
b2a5c19c
MC
2110
2111 tw32(TG3_CPMU_CTRL, cpmuctrl);
2112 }
2113
bcb37f6c
MC
2114 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2115 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2116 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2117 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2118 CPMU_LSPD_1000MB_MACCLK_12_5) {
2119 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2120 udelay(40);
2121 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2122 }
2123 }
2124
63c3a66f 2125 if (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 2126 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
ecf1410b
MC
2127 return 0;
2128
b2a5c19c
MC
2129 tg3_phy_apply_otp(tp);
2130
f07e9af3 2131 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
2132 tg3_phy_toggle_apd(tp, true);
2133 else
2134 tg3_phy_toggle_apd(tp, false);
2135
1da177e4 2136out:
1d36ba45
MC
2137 if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
2138 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
6ee7c0a0
MC
2139 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2140 tg3_phydsp_write(tp, 0x000a, 0x0323);
1d36ba45 2141 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1da177e4 2142 }
1d36ba45 2143
f07e9af3 2144 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
f08aa1a8
MC
2145 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2146 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
1da177e4 2147 }
1d36ba45 2148
f07e9af3 2149 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
1d36ba45
MC
2150 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2151 tg3_phydsp_write(tp, 0x000a, 0x310b);
2152 tg3_phydsp_write(tp, 0x201f, 0x9506);
2153 tg3_phydsp_write(tp, 0x401f, 0x14e2);
2154 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2155 }
f07e9af3 2156 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
1d36ba45
MC
2157 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2158 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
2159 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
2160 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2161 tg3_writephy(tp, MII_TG3_TEST1,
2162 MII_TG3_TEST1_TRIM_EN | 0x4);
2163 } else
2164 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
2165
2166 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2167 }
c424cb24 2168 }
1d36ba45 2169
1da177e4
LT
2170 /* Set Extended packet length bit (bit 14) on all chips that */
2171 /* support jumbo frames */
79eb6904 2172 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4 2173 /* Cannot do read-modify-write on 5401 */
b4bd2929 2174 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
63c3a66f 2175 } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
1da177e4 2176 /* Set bit 14 with read-modify-write to preserve other bits */
15ee95c3
MC
2177 err = tg3_phy_auxctl_read(tp,
2178 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2179 if (!err)
b4bd2929
MC
2180 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2181 val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
1da177e4
LT
2182 }
2183
2184 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2185 * jumbo frames transmission.
2186 */
63c3a66f 2187 if (tg3_flag(tp, JUMBO_CAPABLE)) {
f833c4c1 2188 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
c6cdf436 2189 tg3_writephy(tp, MII_TG3_EXT_CTRL,
f833c4c1 2190 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
1da177e4
LT
2191 }
2192
715116a1 2193 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
715116a1 2194 /* adjust output voltage */
535ef6e1 2195 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
715116a1
MC
2196 }
2197
9ef8ca99 2198 tg3_phy_toggle_automdix(tp, 1);
1da177e4
LT
2199 tg3_phy_set_wirespeed(tp);
2200 return 0;
2201}
2202
3a1e19d3
MC
2203#define TG3_GPIO_MSG_DRVR_PRES 0x00000001
2204#define TG3_GPIO_MSG_NEED_VAUX 0x00000002
2205#define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
2206 TG3_GPIO_MSG_NEED_VAUX)
2207#define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
2208 ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
2209 (TG3_GPIO_MSG_DRVR_PRES << 4) | \
2210 (TG3_GPIO_MSG_DRVR_PRES << 8) | \
2211 (TG3_GPIO_MSG_DRVR_PRES << 12))
2212
2213#define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
2214 ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
2215 (TG3_GPIO_MSG_NEED_VAUX << 4) | \
2216 (TG3_GPIO_MSG_NEED_VAUX << 8) | \
2217 (TG3_GPIO_MSG_NEED_VAUX << 12))
2218
2219static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
2220{
2221 u32 status, shift;
2222
2223 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2224 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2225 status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
2226 else
2227 status = tr32(TG3_CPMU_DRV_STATUS);
2228
2229 shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
2230 status &= ~(TG3_GPIO_MSG_MASK << shift);
2231 status |= (newstat << shift);
2232
2233 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2234 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2235 tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
2236 else
2237 tw32(TG3_CPMU_DRV_STATUS, status);
2238
2239 return status >> TG3_APE_GPIO_MSG_SHIFT;
2240}
2241
520b2756
MC
2242static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
2243{
2244 if (!tg3_flag(tp, IS_NIC))
2245 return 0;
2246
3a1e19d3
MC
2247 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2248 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2249 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
2250 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2251 return -EIO;
520b2756 2252
3a1e19d3
MC
2253 tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
2254
2255 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2256 TG3_GRC_LCLCTL_PWRSW_DELAY);
2257
2258 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
2259 } else {
2260 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2261 TG3_GRC_LCLCTL_PWRSW_DELAY);
2262 }
6f5c8f83 2263
520b2756
MC
2264 return 0;
2265}
2266
2267static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
2268{
2269 u32 grc_local_ctrl;
2270
2271 if (!tg3_flag(tp, IS_NIC) ||
2272 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2273 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
2274 return;
2275
2276 grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
2277
2278 tw32_wait_f(GRC_LOCAL_CTRL,
2279 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2280 TG3_GRC_LCLCTL_PWRSW_DELAY);
2281
2282 tw32_wait_f(GRC_LOCAL_CTRL,
2283 grc_local_ctrl,
2284 TG3_GRC_LCLCTL_PWRSW_DELAY);
2285
2286 tw32_wait_f(GRC_LOCAL_CTRL,
2287 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2288 TG3_GRC_LCLCTL_PWRSW_DELAY);
2289}
2290
2291static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
2292{
2293 if (!tg3_flag(tp, IS_NIC))
2294 return;
2295
2296 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2297 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2298 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2299 (GRC_LCLCTRL_GPIO_OE0 |
2300 GRC_LCLCTRL_GPIO_OE1 |
2301 GRC_LCLCTRL_GPIO_OE2 |
2302 GRC_LCLCTRL_GPIO_OUTPUT0 |
2303 GRC_LCLCTRL_GPIO_OUTPUT1),
2304 TG3_GRC_LCLCTL_PWRSW_DELAY);
2305 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2306 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
2307 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2308 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2309 GRC_LCLCTRL_GPIO_OE1 |
2310 GRC_LCLCTRL_GPIO_OE2 |
2311 GRC_LCLCTRL_GPIO_OUTPUT0 |
2312 GRC_LCLCTRL_GPIO_OUTPUT1 |
2313 tp->grc_local_ctrl;
2314 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2315 TG3_GRC_LCLCTL_PWRSW_DELAY);
2316
2317 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2318 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2319 TG3_GRC_LCLCTL_PWRSW_DELAY);
2320
2321 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2322 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2323 TG3_GRC_LCLCTL_PWRSW_DELAY);
2324 } else {
2325 u32 no_gpio2;
2326 u32 grc_local_ctrl = 0;
2327
2328 /* Workaround to prevent overdrawing Amps. */
2329 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
2330 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
2331 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2332 grc_local_ctrl,
2333 TG3_GRC_LCLCTL_PWRSW_DELAY);
2334 }
2335
2336 /* On 5753 and variants, GPIO2 cannot be used. */
2337 no_gpio2 = tp->nic_sram_data_cfg &
2338 NIC_SRAM_DATA_CFG_NO_GPIO2;
2339
2340 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
2341 GRC_LCLCTRL_GPIO_OE1 |
2342 GRC_LCLCTRL_GPIO_OE2 |
2343 GRC_LCLCTRL_GPIO_OUTPUT1 |
2344 GRC_LCLCTRL_GPIO_OUTPUT2;
2345 if (no_gpio2) {
2346 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2347 GRC_LCLCTRL_GPIO_OUTPUT2);
2348 }
2349 tw32_wait_f(GRC_LOCAL_CTRL,
2350 tp->grc_local_ctrl | grc_local_ctrl,
2351 TG3_GRC_LCLCTL_PWRSW_DELAY);
2352
2353 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2354
2355 tw32_wait_f(GRC_LOCAL_CTRL,
2356 tp->grc_local_ctrl | grc_local_ctrl,
2357 TG3_GRC_LCLCTL_PWRSW_DELAY);
2358
2359 if (!no_gpio2) {
2360 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
2361 tw32_wait_f(GRC_LOCAL_CTRL,
2362 tp->grc_local_ctrl | grc_local_ctrl,
2363 TG3_GRC_LCLCTL_PWRSW_DELAY);
2364 }
2365 }
3a1e19d3
MC
2366}
2367
cd0d7228 2368static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
3a1e19d3
MC
2369{
2370 u32 msg = 0;
2371
2372 /* Serialize power state transitions */
2373 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2374 return;
2375
cd0d7228 2376 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
3a1e19d3
MC
2377 msg = TG3_GPIO_MSG_NEED_VAUX;
2378
2379 msg = tg3_set_function_status(tp, msg);
2380
2381 if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
2382 goto done;
6f5c8f83 2383
3a1e19d3
MC
2384 if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
2385 tg3_pwrsrc_switch_to_vaux(tp);
2386 else
2387 tg3_pwrsrc_die_with_vmain(tp);
2388
2389done:
6f5c8f83 2390 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
520b2756
MC
2391}
2392
cd0d7228 2393static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
1da177e4 2394{
683644b7 2395 bool need_vaux = false;
1da177e4 2396
334355aa 2397 /* The GPIOs do something completely different on 57765. */
63c3a66f 2398 if (!tg3_flag(tp, IS_NIC) ||
334355aa 2399 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
1da177e4
LT
2400 return;
2401
3a1e19d3
MC
2402 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2403 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2404 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
cd0d7228
MC
2405 tg3_frob_aux_power_5717(tp, include_wol ?
2406 tg3_flag(tp, WOL_ENABLE) != 0 : 0);
3a1e19d3
MC
2407 return;
2408 }
2409
2410 if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
8c2dc7e1
MC
2411 struct net_device *dev_peer;
2412
2413 dev_peer = pci_get_drvdata(tp->pdev_peer);
683644b7 2414
bc1c7567 2415 /* remove_one() may have been run on the peer. */
683644b7
MC
2416 if (dev_peer) {
2417 struct tg3 *tp_peer = netdev_priv(dev_peer);
2418
63c3a66f 2419 if (tg3_flag(tp_peer, INIT_COMPLETE))
683644b7
MC
2420 return;
2421
cd0d7228 2422 if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
63c3a66f 2423 tg3_flag(tp_peer, ENABLE_ASF))
683644b7
MC
2424 need_vaux = true;
2425 }
1da177e4
LT
2426 }
2427
cd0d7228
MC
2428 if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
2429 tg3_flag(tp, ENABLE_ASF))
683644b7
MC
2430 need_vaux = true;
2431
520b2756
MC
2432 if (need_vaux)
2433 tg3_pwrsrc_switch_to_vaux(tp);
2434 else
2435 tg3_pwrsrc_die_with_vmain(tp);
1da177e4
LT
2436}
2437
e8f3f6ca
MC
2438static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2439{
2440 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2441 return 1;
79eb6904 2442 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
e8f3f6ca
MC
2443 if (speed != SPEED_10)
2444 return 1;
2445 } else if (speed == SPEED_10)
2446 return 1;
2447
2448 return 0;
2449}
2450
1da177e4
LT
2451static int tg3_setup_phy(struct tg3 *, int);
2452
2453#define RESET_KIND_SHUTDOWN 0
2454#define RESET_KIND_INIT 1
2455#define RESET_KIND_SUSPEND 2
2456
2457static void tg3_write_sig_post_reset(struct tg3 *, int);
2458static int tg3_halt_cpu(struct tg3 *, u32);
2459
0a459aac 2460static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
15c3b696 2461{
ce057f01
MC
2462 u32 val;
2463
f07e9af3 2464 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
5129724a
MC
2465 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2466 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2467 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2468
2469 sg_dig_ctrl |=
2470 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2471 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2472 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2473 }
3f7045c1 2474 return;
5129724a 2475 }
3f7045c1 2476
60189ddf 2477 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2478 tg3_bmcr_reset(tp);
2479 val = tr32(GRC_MISC_CFG);
2480 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2481 udelay(40);
2482 return;
f07e9af3 2483 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
0e5f784c
MC
2484 u32 phytest;
2485 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2486 u32 phy;
2487
2488 tg3_writephy(tp, MII_ADVERTISE, 0);
2489 tg3_writephy(tp, MII_BMCR,
2490 BMCR_ANENABLE | BMCR_ANRESTART);
2491
2492 tg3_writephy(tp, MII_TG3_FET_TEST,
2493 phytest | MII_TG3_FET_SHADOW_EN);
2494 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2495 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2496 tg3_writephy(tp,
2497 MII_TG3_FET_SHDW_AUXMODE4,
2498 phy);
2499 }
2500 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2501 }
2502 return;
0a459aac 2503 } else if (do_low_power) {
715116a1
MC
2504 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2505 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
0a459aac 2506
b4bd2929
MC
2507 val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2508 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2509 MII_TG3_AUXCTL_PCTL_VREG_11V;
2510 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
715116a1 2511 }
3f7045c1 2512
15c3b696
MC
2513 /* The PHY should not be powered down on some chips because
2514 * of bugs.
2515 */
2516 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2517 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2518 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
f07e9af3 2519 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
15c3b696 2520 return;
ce057f01 2521
bcb37f6c
MC
2522 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2523 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2524 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2525 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2526 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2527 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2528 }
2529
15c3b696
MC
2530 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2531}
2532
ffbcfed4
MC
2533/* tp->lock is held. */
2534static int tg3_nvram_lock(struct tg3 *tp)
2535{
63c3a66f 2536 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
2537 int i;
2538
2539 if (tp->nvram_lock_cnt == 0) {
2540 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
2541 for (i = 0; i < 8000; i++) {
2542 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
2543 break;
2544 udelay(20);
2545 }
2546 if (i == 8000) {
2547 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
2548 return -ENODEV;
2549 }
2550 }
2551 tp->nvram_lock_cnt++;
2552 }
2553 return 0;
2554}
2555
2556/* tp->lock is held. */
2557static void tg3_nvram_unlock(struct tg3 *tp)
2558{
63c3a66f 2559 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
2560 if (tp->nvram_lock_cnt > 0)
2561 tp->nvram_lock_cnt--;
2562 if (tp->nvram_lock_cnt == 0)
2563 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
2564 }
2565}
2566
2567/* tp->lock is held. */
2568static void tg3_enable_nvram_access(struct tg3 *tp)
2569{
63c3a66f 2570 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
2571 u32 nvaccess = tr32(NVRAM_ACCESS);
2572
2573 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
2574 }
2575}
2576
2577/* tp->lock is held. */
2578static void tg3_disable_nvram_access(struct tg3 *tp)
2579{
63c3a66f 2580 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
2581 u32 nvaccess = tr32(NVRAM_ACCESS);
2582
2583 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
2584 }
2585}
2586
2587static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
2588 u32 offset, u32 *val)
2589{
2590 u32 tmp;
2591 int i;
2592
2593 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
2594 return -EINVAL;
2595
2596 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
2597 EEPROM_ADDR_DEVID_MASK |
2598 EEPROM_ADDR_READ);
2599 tw32(GRC_EEPROM_ADDR,
2600 tmp |
2601 (0 << EEPROM_ADDR_DEVID_SHIFT) |
2602 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
2603 EEPROM_ADDR_ADDR_MASK) |
2604 EEPROM_ADDR_READ | EEPROM_ADDR_START);
2605
2606 for (i = 0; i < 1000; i++) {
2607 tmp = tr32(GRC_EEPROM_ADDR);
2608
2609 if (tmp & EEPROM_ADDR_COMPLETE)
2610 break;
2611 msleep(1);
2612 }
2613 if (!(tmp & EEPROM_ADDR_COMPLETE))
2614 return -EBUSY;
2615
62cedd11
MC
2616 tmp = tr32(GRC_EEPROM_DATA);
2617
2618 /*
2619 * The data will always be opposite the native endian
2620 * format. Perform a blind byteswap to compensate.
2621 */
2622 *val = swab32(tmp);
2623
ffbcfed4
MC
2624 return 0;
2625}
2626
2627#define NVRAM_CMD_TIMEOUT 10000
2628
2629static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
2630{
2631 int i;
2632
2633 tw32(NVRAM_CMD, nvram_cmd);
2634 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
2635 udelay(10);
2636 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
2637 udelay(10);
2638 break;
2639 }
2640 }
2641
2642 if (i == NVRAM_CMD_TIMEOUT)
2643 return -EBUSY;
2644
2645 return 0;
2646}
2647
2648static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
2649{
63c3a66f
JP
2650 if (tg3_flag(tp, NVRAM) &&
2651 tg3_flag(tp, NVRAM_BUFFERED) &&
2652 tg3_flag(tp, FLASH) &&
2653 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
2654 (tp->nvram_jedecnum == JEDEC_ATMEL))
2655
2656 addr = ((addr / tp->nvram_pagesize) <<
2657 ATMEL_AT45DB0X1B_PAGE_POS) +
2658 (addr % tp->nvram_pagesize);
2659
2660 return addr;
2661}
2662
2663static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
2664{
63c3a66f
JP
2665 if (tg3_flag(tp, NVRAM) &&
2666 tg3_flag(tp, NVRAM_BUFFERED) &&
2667 tg3_flag(tp, FLASH) &&
2668 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
2669 (tp->nvram_jedecnum == JEDEC_ATMEL))
2670
2671 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
2672 tp->nvram_pagesize) +
2673 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
2674
2675 return addr;
2676}
2677
e4f34110
MC
2678/* NOTE: Data read in from NVRAM is byteswapped according to
2679 * the byteswapping settings for all other register accesses.
2680 * tg3 devices are BE devices, so on a BE machine, the data
2681 * returned will be exactly as it is seen in NVRAM. On a LE
2682 * machine, the 32-bit value will be byteswapped.
2683 */
ffbcfed4
MC
2684static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
2685{
2686 int ret;
2687
63c3a66f 2688 if (!tg3_flag(tp, NVRAM))
ffbcfed4
MC
2689 return tg3_nvram_read_using_eeprom(tp, offset, val);
2690
2691 offset = tg3_nvram_phys_addr(tp, offset);
2692
2693 if (offset > NVRAM_ADDR_MSK)
2694 return -EINVAL;
2695
2696 ret = tg3_nvram_lock(tp);
2697 if (ret)
2698 return ret;
2699
2700 tg3_enable_nvram_access(tp);
2701
2702 tw32(NVRAM_ADDR, offset);
2703 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
2704 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
2705
2706 if (ret == 0)
e4f34110 2707 *val = tr32(NVRAM_RDDATA);
ffbcfed4
MC
2708
2709 tg3_disable_nvram_access(tp);
2710
2711 tg3_nvram_unlock(tp);
2712
2713 return ret;
2714}
2715
a9dc529d
MC
2716/* Ensures NVRAM data is in bytestream format. */
2717static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
ffbcfed4
MC
2718{
2719 u32 v;
a9dc529d 2720 int res = tg3_nvram_read(tp, offset, &v);
ffbcfed4 2721 if (!res)
a9dc529d 2722 *val = cpu_to_be32(v);
ffbcfed4
MC
2723 return res;
2724}
2725
3f007891
MC
2726/* tp->lock is held. */
2727static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
2728{
2729 u32 addr_high, addr_low;
2730 int i;
2731
2732 addr_high = ((tp->dev->dev_addr[0] << 8) |
2733 tp->dev->dev_addr[1]);
2734 addr_low = ((tp->dev->dev_addr[2] << 24) |
2735 (tp->dev->dev_addr[3] << 16) |
2736 (tp->dev->dev_addr[4] << 8) |
2737 (tp->dev->dev_addr[5] << 0));
2738 for (i = 0; i < 4; i++) {
2739 if (i == 1 && skip_mac_1)
2740 continue;
2741 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
2742 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
2743 }
2744
2745 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2746 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2747 for (i = 0; i < 12; i++) {
2748 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
2749 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
2750 }
2751 }
2752
2753 addr_high = (tp->dev->dev_addr[0] +
2754 tp->dev->dev_addr[1] +
2755 tp->dev->dev_addr[2] +
2756 tp->dev->dev_addr[3] +
2757 tp->dev->dev_addr[4] +
2758 tp->dev->dev_addr[5]) &
2759 TX_BACKOFF_SEED_MASK;
2760 tw32(MAC_TX_BACKOFF_SEED, addr_high);
2761}
2762
c866b7ea 2763static void tg3_enable_register_access(struct tg3 *tp)
1da177e4 2764{
c866b7ea
RW
2765 /*
2766 * Make sure register accesses (indirect or otherwise) will function
2767 * correctly.
1da177e4
LT
2768 */
2769 pci_write_config_dword(tp->pdev,
c866b7ea
RW
2770 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
2771}
1da177e4 2772
c866b7ea
RW
2773static int tg3_power_up(struct tg3 *tp)
2774{
bed9829f 2775 int err;
8c6bda1a 2776
bed9829f 2777 tg3_enable_register_access(tp);
1da177e4 2778
bed9829f
MC
2779 err = pci_set_power_state(tp->pdev, PCI_D0);
2780 if (!err) {
2781 /* Switch out of Vaux if it is a NIC */
2782 tg3_pwrsrc_switch_to_vmain(tp);
2783 } else {
2784 netdev_err(tp->dev, "Transition to D0 failed\n");
2785 }
1da177e4 2786
bed9829f 2787 return err;
c866b7ea 2788}
1da177e4 2789
c866b7ea
RW
2790static int tg3_power_down_prepare(struct tg3 *tp)
2791{
2792 u32 misc_host_ctrl;
2793 bool device_should_wake, do_low_power;
2794
2795 tg3_enable_register_access(tp);
5e7dfd0f
MC
2796
2797 /* Restore the CLKREQ setting. */
63c3a66f 2798 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
2799 u16 lnkctl;
2800
2801 pci_read_config_word(tp->pdev,
708ebb3a 2802 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
2803 &lnkctl);
2804 lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
2805 pci_write_config_word(tp->pdev,
708ebb3a 2806 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
2807 lnkctl);
2808 }
2809
1da177e4
LT
2810 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
2811 tw32(TG3PCI_MISC_HOST_CTRL,
2812 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
2813
c866b7ea 2814 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
63c3a66f 2815 tg3_flag(tp, WOL_ENABLE);
05ac4cb7 2816
63c3a66f 2817 if (tg3_flag(tp, USE_PHYLIB)) {
0a459aac 2818 do_low_power = false;
f07e9af3 2819 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
80096068 2820 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
b02fd9e3 2821 struct phy_device *phydev;
0a459aac 2822 u32 phyid, advertising;
b02fd9e3 2823
3f0e3ad7 2824 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 2825
80096068 2826 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
2827
2828 tp->link_config.orig_speed = phydev->speed;
2829 tp->link_config.orig_duplex = phydev->duplex;
2830 tp->link_config.orig_autoneg = phydev->autoneg;
2831 tp->link_config.orig_advertising = phydev->advertising;
2832
2833 advertising = ADVERTISED_TP |
2834 ADVERTISED_Pause |
2835 ADVERTISED_Autoneg |
2836 ADVERTISED_10baseT_Half;
2837
63c3a66f
JP
2838 if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
2839 if (tg3_flag(tp, WOL_SPEED_100MB))
b02fd9e3
MC
2840 advertising |=
2841 ADVERTISED_100baseT_Half |
2842 ADVERTISED_100baseT_Full |
2843 ADVERTISED_10baseT_Full;
2844 else
2845 advertising |= ADVERTISED_10baseT_Full;
2846 }
2847
2848 phydev->advertising = advertising;
2849
2850 phy_start_aneg(phydev);
0a459aac
MC
2851
2852 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
6a443a0f
MC
2853 if (phyid != PHY_ID_BCMAC131) {
2854 phyid &= PHY_BCM_OUI_MASK;
2855 if (phyid == PHY_BCM_OUI_1 ||
2856 phyid == PHY_BCM_OUI_2 ||
2857 phyid == PHY_BCM_OUI_3)
0a459aac
MC
2858 do_low_power = true;
2859 }
b02fd9e3 2860 }
dd477003 2861 } else {
2023276e 2862 do_low_power = true;
0a459aac 2863
80096068
MC
2864 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
2865 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
2866 tp->link_config.orig_speed = tp->link_config.speed;
2867 tp->link_config.orig_duplex = tp->link_config.duplex;
2868 tp->link_config.orig_autoneg = tp->link_config.autoneg;
2869 }
1da177e4 2870
f07e9af3 2871 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
dd477003
MC
2872 tp->link_config.speed = SPEED_10;
2873 tp->link_config.duplex = DUPLEX_HALF;
2874 tp->link_config.autoneg = AUTONEG_ENABLE;
2875 tg3_setup_phy(tp, 0);
2876 }
1da177e4
LT
2877 }
2878
b5d3772c
MC
2879 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
2880 u32 val;
2881
2882 val = tr32(GRC_VCPU_EXT_CTRL);
2883 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
63c3a66f 2884 } else if (!tg3_flag(tp, ENABLE_ASF)) {
6921d201
MC
2885 int i;
2886 u32 val;
2887
2888 for (i = 0; i < 200; i++) {
2889 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
2890 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
2891 break;
2892 msleep(1);
2893 }
2894 }
63c3a66f 2895 if (tg3_flag(tp, WOL_CAP))
a85feb8c
GZ
2896 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
2897 WOL_DRV_STATE_SHUTDOWN |
2898 WOL_DRV_WOL |
2899 WOL_SET_MAGIC_PKT);
6921d201 2900
05ac4cb7 2901 if (device_should_wake) {
1da177e4
LT
2902 u32 mac_mode;
2903
f07e9af3 2904 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
b4bd2929
MC
2905 if (do_low_power &&
2906 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
2907 tg3_phy_auxctl_write(tp,
2908 MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
2909 MII_TG3_AUXCTL_PCTL_WOL_EN |
2910 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2911 MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
dd477003
MC
2912 udelay(40);
2913 }
1da177e4 2914
f07e9af3 2915 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
3f7045c1
MC
2916 mac_mode = MAC_MODE_PORT_MODE_GMII;
2917 else
2918 mac_mode = MAC_MODE_PORT_MODE_MII;
1da177e4 2919
e8f3f6ca
MC
2920 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
2921 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2922 ASIC_REV_5700) {
63c3a66f 2923 u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
e8f3f6ca
MC
2924 SPEED_100 : SPEED_10;
2925 if (tg3_5700_link_polarity(tp, speed))
2926 mac_mode |= MAC_MODE_LINK_POLARITY;
2927 else
2928 mac_mode &= ~MAC_MODE_LINK_POLARITY;
2929 }
1da177e4
LT
2930 } else {
2931 mac_mode = MAC_MODE_PORT_MODE_TBI;
2932 }
2933
63c3a66f 2934 if (!tg3_flag(tp, 5750_PLUS))
1da177e4
LT
2935 tw32(MAC_LED_CTRL, tp->led_ctrl);
2936
05ac4cb7 2937 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
63c3a66f
JP
2938 if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
2939 (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
05ac4cb7 2940 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
1da177e4 2941
63c3a66f 2942 if (tg3_flag(tp, ENABLE_APE))
d2394e6b
MC
2943 mac_mode |= MAC_MODE_APE_TX_EN |
2944 MAC_MODE_APE_RX_EN |
2945 MAC_MODE_TDE_ENABLE;
3bda1258 2946
1da177e4
LT
2947 tw32_f(MAC_MODE, mac_mode);
2948 udelay(100);
2949
2950 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
2951 udelay(10);
2952 }
2953
63c3a66f 2954 if (!tg3_flag(tp, WOL_SPEED_100MB) &&
1da177e4
LT
2955 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2956 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
2957 u32 base_val;
2958
2959 base_val = tp->pci_clock_ctrl;
2960 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
2961 CLOCK_CTRL_TXCLK_DISABLE);
2962
b401e9e2
MC
2963 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
2964 CLOCK_CTRL_PWRDOWN_PLL133, 40);
63c3a66f
JP
2965 } else if (tg3_flag(tp, 5780_CLASS) ||
2966 tg3_flag(tp, CPMU_PRESENT) ||
6ff6f81d 2967 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
4cf78e4f 2968 /* do nothing */
63c3a66f 2969 } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
1da177e4
LT
2970 u32 newbits1, newbits2;
2971
2972 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2973 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2974 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
2975 CLOCK_CTRL_TXCLK_DISABLE |
2976 CLOCK_CTRL_ALTCLK);
2977 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
63c3a66f 2978 } else if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
2979 newbits1 = CLOCK_CTRL_625_CORE;
2980 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
2981 } else {
2982 newbits1 = CLOCK_CTRL_ALTCLK;
2983 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
2984 }
2985
b401e9e2
MC
2986 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
2987 40);
1da177e4 2988
b401e9e2
MC
2989 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
2990 40);
1da177e4 2991
63c3a66f 2992 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
2993 u32 newbits3;
2994
2995 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2996 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2997 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
2998 CLOCK_CTRL_TXCLK_DISABLE |
2999 CLOCK_CTRL_44MHZ_CORE);
3000 } else {
3001 newbits3 = CLOCK_CTRL_44MHZ_CORE;
3002 }
3003
b401e9e2
MC
3004 tw32_wait_f(TG3PCI_CLOCK_CTRL,
3005 tp->pci_clock_ctrl | newbits3, 40);
1da177e4
LT
3006 }
3007 }
3008
63c3a66f 3009 if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
0a459aac 3010 tg3_power_down_phy(tp, do_low_power);
6921d201 3011
cd0d7228 3012 tg3_frob_aux_power(tp, true);
1da177e4
LT
3013
3014 /* Workaround for unstable PLL clock */
3015 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
3016 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
3017 u32 val = tr32(0x7d00);
3018
3019 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
3020 tw32(0x7d00, val);
63c3a66f 3021 if (!tg3_flag(tp, ENABLE_ASF)) {
ec41c7df
MC
3022 int err;
3023
3024 err = tg3_nvram_lock(tp);
1da177e4 3025 tg3_halt_cpu(tp, RX_CPU_BASE);
ec41c7df
MC
3026 if (!err)
3027 tg3_nvram_unlock(tp);
6921d201 3028 }
1da177e4
LT
3029 }
3030
bbadf503
MC
3031 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
3032
c866b7ea
RW
3033 return 0;
3034}
12dac075 3035
c866b7ea
RW
3036static void tg3_power_down(struct tg3 *tp)
3037{
3038 tg3_power_down_prepare(tp);
1da177e4 3039
63c3a66f 3040 pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
c866b7ea 3041 pci_set_power_state(tp->pdev, PCI_D3hot);
1da177e4
LT
3042}
3043
1da177e4
LT
3044static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
3045{
3046 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
3047 case MII_TG3_AUX_STAT_10HALF:
3048 *speed = SPEED_10;
3049 *duplex = DUPLEX_HALF;
3050 break;
3051
3052 case MII_TG3_AUX_STAT_10FULL:
3053 *speed = SPEED_10;
3054 *duplex = DUPLEX_FULL;
3055 break;
3056
3057 case MII_TG3_AUX_STAT_100HALF:
3058 *speed = SPEED_100;
3059 *duplex = DUPLEX_HALF;
3060 break;
3061
3062 case MII_TG3_AUX_STAT_100FULL:
3063 *speed = SPEED_100;
3064 *duplex = DUPLEX_FULL;
3065 break;
3066
3067 case MII_TG3_AUX_STAT_1000HALF:
3068 *speed = SPEED_1000;
3069 *duplex = DUPLEX_HALF;
3070 break;
3071
3072 case MII_TG3_AUX_STAT_1000FULL:
3073 *speed = SPEED_1000;
3074 *duplex = DUPLEX_FULL;
3075 break;
3076
3077 default:
f07e9af3 3078 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
715116a1
MC
3079 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
3080 SPEED_10;
3081 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
3082 DUPLEX_HALF;
3083 break;
3084 }
1da177e4
LT
3085 *speed = SPEED_INVALID;
3086 *duplex = DUPLEX_INVALID;
3087 break;
855e1111 3088 }
1da177e4
LT
3089}
3090
42b64a45 3091static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
1da177e4 3092{
42b64a45
MC
3093 int err = 0;
3094 u32 val, new_adv;
1da177e4 3095
42b64a45
MC
3096 new_adv = ADVERTISE_CSMA;
3097 if (advertise & ADVERTISED_10baseT_Half)
3098 new_adv |= ADVERTISE_10HALF;
3099 if (advertise & ADVERTISED_10baseT_Full)
3100 new_adv |= ADVERTISE_10FULL;
3101 if (advertise & ADVERTISED_100baseT_Half)
3102 new_adv |= ADVERTISE_100HALF;
3103 if (advertise & ADVERTISED_100baseT_Full)
3104 new_adv |= ADVERTISE_100FULL;
1da177e4 3105
42b64a45 3106 new_adv |= tg3_advert_flowctrl_1000T(flowctrl);
1da177e4 3107
42b64a45
MC
3108 err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
3109 if (err)
3110 goto done;
ba4d07a8 3111
42b64a45
MC
3112 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3113 goto done;
1da177e4 3114
42b64a45
MC
3115 new_adv = 0;
3116 if (advertise & ADVERTISED_1000baseT_Half)
221c5637 3117 new_adv |= ADVERTISE_1000HALF;
42b64a45 3118 if (advertise & ADVERTISED_1000baseT_Full)
221c5637 3119 new_adv |= ADVERTISE_1000FULL;
ba4d07a8 3120
42b64a45
MC
3121 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3122 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
221c5637 3123 new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
ba4d07a8 3124
221c5637 3125 err = tg3_writephy(tp, MII_CTRL1000, new_adv);
42b64a45
MC
3126 if (err)
3127 goto done;
1da177e4 3128
42b64a45
MC
3129 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
3130 goto done;
52b02d04 3131
42b64a45
MC
3132 tw32(TG3_CPMU_EEE_MODE,
3133 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
52b02d04 3134
42b64a45
MC
3135 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
3136 if (!err) {
3137 u32 err2;
52b02d04 3138
b715ce94
MC
3139 val = 0;
3140 /* Advertise 100-BaseTX EEE ability */
3141 if (advertise & ADVERTISED_100baseT_Full)
3142 val |= MDIO_AN_EEE_ADV_100TX;
3143 /* Advertise 1000-BaseT EEE ability */
3144 if (advertise & ADVERTISED_1000baseT_Full)
3145 val |= MDIO_AN_EEE_ADV_1000T;
3146 err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
3147 if (err)
3148 val = 0;
3149
21a00ab2
MC
3150 switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
3151 case ASIC_REV_5717:
3152 case ASIC_REV_57765:
21a00ab2 3153 case ASIC_REV_5719:
b715ce94
MC
3154 /* If we advertised any eee advertisements above... */
3155 if (val)
3156 val = MII_TG3_DSP_TAP26_ALNOKO |
3157 MII_TG3_DSP_TAP26_RMRXSTO |
3158 MII_TG3_DSP_TAP26_OPCSINPT;
21a00ab2 3159 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
be671947
MC
3160 /* Fall through */
3161 case ASIC_REV_5720:
3162 if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
3163 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
3164 MII_TG3_DSP_CH34TP2_HIBW01);
21a00ab2 3165 }
52b02d04 3166
42b64a45
MC
3167 err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
3168 if (!err)
3169 err = err2;
3170 }
3171
3172done:
3173 return err;
3174}
3175
3176static void tg3_phy_copper_begin(struct tg3 *tp)
3177{
3178 u32 new_adv;
3179 int i;
3180
3181 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
3182 new_adv = ADVERTISED_10baseT_Half |
3183 ADVERTISED_10baseT_Full;
3184 if (tg3_flag(tp, WOL_SPEED_100MB))
3185 new_adv |= ADVERTISED_100baseT_Half |
3186 ADVERTISED_100baseT_Full;
3187
3188 tg3_phy_autoneg_cfg(tp, new_adv,
3189 FLOW_CTRL_TX | FLOW_CTRL_RX);
3190 } else if (tp->link_config.speed == SPEED_INVALID) {
3191 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3192 tp->link_config.advertising &=
3193 ~(ADVERTISED_1000baseT_Half |
3194 ADVERTISED_1000baseT_Full);
3195
3196 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
3197 tp->link_config.flowctrl);
3198 } else {
3199 /* Asking for a specific link mode. */
3200 if (tp->link_config.speed == SPEED_1000) {
3201 if (tp->link_config.duplex == DUPLEX_FULL)
3202 new_adv = ADVERTISED_1000baseT_Full;
3203 else
3204 new_adv = ADVERTISED_1000baseT_Half;
3205 } else if (tp->link_config.speed == SPEED_100) {
3206 if (tp->link_config.duplex == DUPLEX_FULL)
3207 new_adv = ADVERTISED_100baseT_Full;
3208 else
3209 new_adv = ADVERTISED_100baseT_Half;
3210 } else {
3211 if (tp->link_config.duplex == DUPLEX_FULL)
3212 new_adv = ADVERTISED_10baseT_Full;
3213 else
3214 new_adv = ADVERTISED_10baseT_Half;
52b02d04 3215 }
52b02d04 3216
42b64a45
MC
3217 tg3_phy_autoneg_cfg(tp, new_adv,
3218 tp->link_config.flowctrl);
52b02d04
MC
3219 }
3220
1da177e4
LT
3221 if (tp->link_config.autoneg == AUTONEG_DISABLE &&
3222 tp->link_config.speed != SPEED_INVALID) {
3223 u32 bmcr, orig_bmcr;
3224
3225 tp->link_config.active_speed = tp->link_config.speed;
3226 tp->link_config.active_duplex = tp->link_config.duplex;
3227
3228 bmcr = 0;
3229 switch (tp->link_config.speed) {
3230 default:
3231 case SPEED_10:
3232 break;
3233
3234 case SPEED_100:
3235 bmcr |= BMCR_SPEED100;
3236 break;
3237
3238 case SPEED_1000:
221c5637 3239 bmcr |= BMCR_SPEED1000;
1da177e4 3240 break;
855e1111 3241 }
1da177e4
LT
3242
3243 if (tp->link_config.duplex == DUPLEX_FULL)
3244 bmcr |= BMCR_FULLDPLX;
3245
3246 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
3247 (bmcr != orig_bmcr)) {
3248 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
3249 for (i = 0; i < 1500; i++) {
3250 u32 tmp;
3251
3252 udelay(10);
3253 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
3254 tg3_readphy(tp, MII_BMSR, &tmp))
3255 continue;
3256 if (!(tmp & BMSR_LSTATUS)) {
3257 udelay(40);
3258 break;
3259 }
3260 }
3261 tg3_writephy(tp, MII_BMCR, bmcr);
3262 udelay(40);
3263 }
3264 } else {
3265 tg3_writephy(tp, MII_BMCR,
3266 BMCR_ANENABLE | BMCR_ANRESTART);
3267 }
3268}
3269
3270static int tg3_init_5401phy_dsp(struct tg3 *tp)
3271{
3272 int err;
3273
3274 /* Turn off tap power management. */
3275 /* Set Extended packet length bit */
b4bd2929 3276 err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
1da177e4 3277
6ee7c0a0
MC
3278 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
3279 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
3280 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
3281 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
3282 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
1da177e4
LT
3283
3284 udelay(40);
3285
3286 return err;
3287}
3288
3600d918 3289static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
1da177e4 3290{
3600d918
MC
3291 u32 adv_reg, all_mask = 0;
3292
3293 if (mask & ADVERTISED_10baseT_Half)
3294 all_mask |= ADVERTISE_10HALF;
3295 if (mask & ADVERTISED_10baseT_Full)
3296 all_mask |= ADVERTISE_10FULL;
3297 if (mask & ADVERTISED_100baseT_Half)
3298 all_mask |= ADVERTISE_100HALF;
3299 if (mask & ADVERTISED_100baseT_Full)
3300 all_mask |= ADVERTISE_100FULL;
1da177e4
LT
3301
3302 if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
3303 return 0;
3304
1da177e4
LT
3305 if ((adv_reg & all_mask) != all_mask)
3306 return 0;
f07e9af3 3307 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
1da177e4
LT
3308 u32 tg3_ctrl;
3309
3600d918
MC
3310 all_mask = 0;
3311 if (mask & ADVERTISED_1000baseT_Half)
3312 all_mask |= ADVERTISE_1000HALF;
3313 if (mask & ADVERTISED_1000baseT_Full)
3314 all_mask |= ADVERTISE_1000FULL;
3315
221c5637 3316 if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
1da177e4
LT
3317 return 0;
3318
1da177e4
LT
3319 if ((tg3_ctrl & all_mask) != all_mask)
3320 return 0;
3321 }
3322 return 1;
3323}
3324
ef167e27
MC
3325static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
3326{
3327 u32 curadv, reqadv;
3328
3329 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
3330 return 1;
3331
3332 curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3333 reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
3334
3335 if (tp->link_config.active_duplex == DUPLEX_FULL) {
3336 if (curadv != reqadv)
3337 return 0;
3338
63c3a66f 3339 if (tg3_flag(tp, PAUSE_AUTONEG))
ef167e27
MC
3340 tg3_readphy(tp, MII_LPA, rmtadv);
3341 } else {
3342 /* Reprogram the advertisement register, even if it
3343 * does not affect the current link. If the link
3344 * gets renegotiated in the future, we can save an
3345 * additional renegotiation cycle by advertising
3346 * it correctly in the first place.
3347 */
3348 if (curadv != reqadv) {
3349 *lcladv &= ~(ADVERTISE_PAUSE_CAP |
3350 ADVERTISE_PAUSE_ASYM);
3351 tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
3352 }
3353 }
3354
3355 return 1;
3356}
3357
1da177e4
LT
3358static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
3359{
3360 int current_link_up;
f833c4c1 3361 u32 bmsr, val;
ef167e27 3362 u32 lcl_adv, rmt_adv;
1da177e4
LT
3363 u16 current_speed;
3364 u8 current_duplex;
3365 int i, err;
3366
3367 tw32(MAC_EVENT, 0);
3368
3369 tw32_f(MAC_STATUS,
3370 (MAC_STATUS_SYNC_CHANGED |
3371 MAC_STATUS_CFG_CHANGED |
3372 MAC_STATUS_MI_COMPLETION |
3373 MAC_STATUS_LNKSTATE_CHANGED));
3374 udelay(40);
3375
8ef21428
MC
3376 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
3377 tw32_f(MAC_MI_MODE,
3378 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
3379 udelay(80);
3380 }
1da177e4 3381
b4bd2929 3382 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
1da177e4
LT
3383
3384 /* Some third-party PHYs need to be reset on link going
3385 * down.
3386 */
3387 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3388 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3389 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
3390 netif_carrier_ok(tp->dev)) {
3391 tg3_readphy(tp, MII_BMSR, &bmsr);
3392 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3393 !(bmsr & BMSR_LSTATUS))
3394 force_reset = 1;
3395 }
3396 if (force_reset)
3397 tg3_phy_reset(tp);
3398
79eb6904 3399 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
3400 tg3_readphy(tp, MII_BMSR, &bmsr);
3401 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
63c3a66f 3402 !tg3_flag(tp, INIT_COMPLETE))
1da177e4
LT
3403 bmsr = 0;
3404
3405 if (!(bmsr & BMSR_LSTATUS)) {
3406 err = tg3_init_5401phy_dsp(tp);
3407 if (err)
3408 return err;
3409
3410 tg3_readphy(tp, MII_BMSR, &bmsr);
3411 for (i = 0; i < 1000; i++) {
3412 udelay(10);
3413 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3414 (bmsr & BMSR_LSTATUS)) {
3415 udelay(40);
3416 break;
3417 }
3418 }
3419
79eb6904
MC
3420 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
3421 TG3_PHY_REV_BCM5401_B0 &&
1da177e4
LT
3422 !(bmsr & BMSR_LSTATUS) &&
3423 tp->link_config.active_speed == SPEED_1000) {
3424 err = tg3_phy_reset(tp);
3425 if (!err)
3426 err = tg3_init_5401phy_dsp(tp);
3427 if (err)
3428 return err;
3429 }
3430 }
3431 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3432 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
3433 /* 5701 {A0,B0} CRC bug workaround */
3434 tg3_writephy(tp, 0x15, 0x0a75);
f08aa1a8
MC
3435 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
3436 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
3437 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
1da177e4
LT
3438 }
3439
3440 /* Clear pending interrupts... */
f833c4c1
MC
3441 tg3_readphy(tp, MII_TG3_ISTAT, &val);
3442 tg3_readphy(tp, MII_TG3_ISTAT, &val);
1da177e4 3443
f07e9af3 3444 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
1da177e4 3445 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
f07e9af3 3446 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
1da177e4
LT
3447 tg3_writephy(tp, MII_TG3_IMASK, ~0);
3448
3449 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3450 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3451 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
3452 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3453 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
3454 else
3455 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
3456 }
3457
3458 current_link_up = 0;
3459 current_speed = SPEED_INVALID;
3460 current_duplex = DUPLEX_INVALID;
3461
f07e9af3 3462 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
15ee95c3
MC
3463 err = tg3_phy_auxctl_read(tp,
3464 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
3465 &val);
3466 if (!err && !(val & (1 << 10))) {
b4bd2929
MC
3467 tg3_phy_auxctl_write(tp,
3468 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
3469 val | (1 << 10));
1da177e4
LT
3470 goto relink;
3471 }
3472 }
3473
3474 bmsr = 0;
3475 for (i = 0; i < 100; i++) {
3476 tg3_readphy(tp, MII_BMSR, &bmsr);
3477 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3478 (bmsr & BMSR_LSTATUS))
3479 break;
3480 udelay(40);
3481 }
3482
3483 if (bmsr & BMSR_LSTATUS) {
3484 u32 aux_stat, bmcr;
3485
3486 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
3487 for (i = 0; i < 2000; i++) {
3488 udelay(10);
3489 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
3490 aux_stat)
3491 break;
3492 }
3493
3494 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
3495 &current_speed,
3496 &current_duplex);
3497
3498 bmcr = 0;
3499 for (i = 0; i < 200; i++) {
3500 tg3_readphy(tp, MII_BMCR, &bmcr);
3501 if (tg3_readphy(tp, MII_BMCR, &bmcr))
3502 continue;
3503 if (bmcr && bmcr != 0x7fff)
3504 break;
3505 udelay(10);
3506 }
3507
ef167e27
MC
3508 lcl_adv = 0;
3509 rmt_adv = 0;
1da177e4 3510
ef167e27
MC
3511 tp->link_config.active_speed = current_speed;
3512 tp->link_config.active_duplex = current_duplex;
3513
3514 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
3515 if ((bmcr & BMCR_ANENABLE) &&
3516 tg3_copper_is_advertising_all(tp,
3517 tp->link_config.advertising)) {
3518 if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
3519 &rmt_adv))
3520 current_link_up = 1;
1da177e4
LT
3521 }
3522 } else {
3523 if (!(bmcr & BMCR_ANENABLE) &&
3524 tp->link_config.speed == current_speed &&
ef167e27
MC
3525 tp->link_config.duplex == current_duplex &&
3526 tp->link_config.flowctrl ==
3527 tp->link_config.active_flowctrl) {
1da177e4 3528 current_link_up = 1;
1da177e4
LT
3529 }
3530 }
3531
ef167e27
MC
3532 if (current_link_up == 1 &&
3533 tp->link_config.active_duplex == DUPLEX_FULL)
3534 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1da177e4
LT
3535 }
3536
1da177e4 3537relink:
80096068 3538 if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
1da177e4
LT
3539 tg3_phy_copper_begin(tp);
3540
f833c4c1 3541 tg3_readphy(tp, MII_BMSR, &bmsr);
06c03c02
MB
3542 if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
3543 (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
1da177e4
LT
3544 current_link_up = 1;
3545 }
3546
3547 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
3548 if (current_link_up == 1) {
3549 if (tp->link_config.active_speed == SPEED_100 ||
3550 tp->link_config.active_speed == SPEED_10)
3551 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3552 else
3553 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
f07e9af3 3554 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7f97a4bd
MC
3555 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3556 else
1da177e4
LT
3557 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
3558
3559 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
3560 if (tp->link_config.active_duplex == DUPLEX_HALF)
3561 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
3562
1da177e4 3563 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
e8f3f6ca
MC
3564 if (current_link_up == 1 &&
3565 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
1da177e4 3566 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
e8f3f6ca
MC
3567 else
3568 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
1da177e4
LT
3569 }
3570
3571 /* ??? Without this setting Netgear GA302T PHY does not
3572 * ??? send/receive packets...
3573 */
79eb6904 3574 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
1da177e4
LT
3575 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
3576 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
3577 tw32_f(MAC_MI_MODE, tp->mi_mode);
3578 udelay(80);
3579 }
3580
3581 tw32_f(MAC_MODE, tp->mac_mode);
3582 udelay(40);
3583
52b02d04
MC
3584 tg3_phy_eee_adjust(tp, current_link_up);
3585
63c3a66f 3586 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
3587 /* Polled via timer. */
3588 tw32_f(MAC_EVENT, 0);
3589 } else {
3590 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3591 }
3592 udelay(40);
3593
3594 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
3595 current_link_up == 1 &&
3596 tp->link_config.active_speed == SPEED_1000 &&
63c3a66f 3597 (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
1da177e4
LT
3598 udelay(120);
3599 tw32_f(MAC_STATUS,
3600 (MAC_STATUS_SYNC_CHANGED |
3601 MAC_STATUS_CFG_CHANGED));
3602 udelay(40);
3603 tg3_write_mem(tp,
3604 NIC_SRAM_FIRMWARE_MBOX,
3605 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
3606 }
3607
5e7dfd0f 3608 /* Prevent send BD corruption. */
63c3a66f 3609 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
3610 u16 oldlnkctl, newlnkctl;
3611
3612 pci_read_config_word(tp->pdev,
708ebb3a 3613 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
3614 &oldlnkctl);
3615 if (tp->link_config.active_speed == SPEED_100 ||
3616 tp->link_config.active_speed == SPEED_10)
3617 newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
3618 else
3619 newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
3620 if (newlnkctl != oldlnkctl)
3621 pci_write_config_word(tp->pdev,
708ebb3a 3622 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
3623 newlnkctl);
3624 }
3625
1da177e4
LT
3626 if (current_link_up != netif_carrier_ok(tp->dev)) {
3627 if (current_link_up)
3628 netif_carrier_on(tp->dev);
3629 else
3630 netif_carrier_off(tp->dev);
3631 tg3_link_report(tp);
3632 }
3633
3634 return 0;
3635}
3636
3637struct tg3_fiber_aneginfo {
3638 int state;
3639#define ANEG_STATE_UNKNOWN 0
3640#define ANEG_STATE_AN_ENABLE 1
3641#define ANEG_STATE_RESTART_INIT 2
3642#define ANEG_STATE_RESTART 3
3643#define ANEG_STATE_DISABLE_LINK_OK 4
3644#define ANEG_STATE_ABILITY_DETECT_INIT 5
3645#define ANEG_STATE_ABILITY_DETECT 6
3646#define ANEG_STATE_ACK_DETECT_INIT 7
3647#define ANEG_STATE_ACK_DETECT 8
3648#define ANEG_STATE_COMPLETE_ACK_INIT 9
3649#define ANEG_STATE_COMPLETE_ACK 10
3650#define ANEG_STATE_IDLE_DETECT_INIT 11
3651#define ANEG_STATE_IDLE_DETECT 12
3652#define ANEG_STATE_LINK_OK 13
3653#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
3654#define ANEG_STATE_NEXT_PAGE_WAIT 15
3655
3656 u32 flags;
3657#define MR_AN_ENABLE 0x00000001
3658#define MR_RESTART_AN 0x00000002
3659#define MR_AN_COMPLETE 0x00000004
3660#define MR_PAGE_RX 0x00000008
3661#define MR_NP_LOADED 0x00000010
3662#define MR_TOGGLE_TX 0x00000020
3663#define MR_LP_ADV_FULL_DUPLEX 0x00000040
3664#define MR_LP_ADV_HALF_DUPLEX 0x00000080
3665#define MR_LP_ADV_SYM_PAUSE 0x00000100
3666#define MR_LP_ADV_ASYM_PAUSE 0x00000200
3667#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
3668#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
3669#define MR_LP_ADV_NEXT_PAGE 0x00001000
3670#define MR_TOGGLE_RX 0x00002000
3671#define MR_NP_RX 0x00004000
3672
3673#define MR_LINK_OK 0x80000000
3674
3675 unsigned long link_time, cur_time;
3676
3677 u32 ability_match_cfg;
3678 int ability_match_count;
3679
3680 char ability_match, idle_match, ack_match;
3681
3682 u32 txconfig, rxconfig;
3683#define ANEG_CFG_NP 0x00000080
3684#define ANEG_CFG_ACK 0x00000040
3685#define ANEG_CFG_RF2 0x00000020
3686#define ANEG_CFG_RF1 0x00000010
3687#define ANEG_CFG_PS2 0x00000001
3688#define ANEG_CFG_PS1 0x00008000
3689#define ANEG_CFG_HD 0x00004000
3690#define ANEG_CFG_FD 0x00002000
3691#define ANEG_CFG_INVAL 0x00001f06
3692
3693};
3694#define ANEG_OK 0
3695#define ANEG_DONE 1
3696#define ANEG_TIMER_ENAB 2
3697#define ANEG_FAILED -1
3698
3699#define ANEG_STATE_SETTLE_TIME 10000
3700
3701static int tg3_fiber_aneg_smachine(struct tg3 *tp,
3702 struct tg3_fiber_aneginfo *ap)
3703{
5be73b47 3704 u16 flowctrl;
1da177e4
LT
3705 unsigned long delta;
3706 u32 rx_cfg_reg;
3707 int ret;
3708
3709 if (ap->state == ANEG_STATE_UNKNOWN) {
3710 ap->rxconfig = 0;
3711 ap->link_time = 0;
3712 ap->cur_time = 0;
3713 ap->ability_match_cfg = 0;
3714 ap->ability_match_count = 0;
3715 ap->ability_match = 0;
3716 ap->idle_match = 0;
3717 ap->ack_match = 0;
3718 }
3719 ap->cur_time++;
3720
3721 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
3722 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
3723
3724 if (rx_cfg_reg != ap->ability_match_cfg) {
3725 ap->ability_match_cfg = rx_cfg_reg;
3726 ap->ability_match = 0;
3727 ap->ability_match_count = 0;
3728 } else {
3729 if (++ap->ability_match_count > 1) {
3730 ap->ability_match = 1;
3731 ap->ability_match_cfg = rx_cfg_reg;
3732 }
3733 }
3734 if (rx_cfg_reg & ANEG_CFG_ACK)
3735 ap->ack_match = 1;
3736 else
3737 ap->ack_match = 0;
3738
3739 ap->idle_match = 0;
3740 } else {
3741 ap->idle_match = 1;
3742 ap->ability_match_cfg = 0;
3743 ap->ability_match_count = 0;
3744 ap->ability_match = 0;
3745 ap->ack_match = 0;
3746
3747 rx_cfg_reg = 0;
3748 }
3749
3750 ap->rxconfig = rx_cfg_reg;
3751 ret = ANEG_OK;
3752
33f401ae 3753 switch (ap->state) {
1da177e4
LT
3754 case ANEG_STATE_UNKNOWN:
3755 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
3756 ap->state = ANEG_STATE_AN_ENABLE;
3757
3758 /* fallthru */
3759 case ANEG_STATE_AN_ENABLE:
3760 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
3761 if (ap->flags & MR_AN_ENABLE) {
3762 ap->link_time = 0;
3763 ap->cur_time = 0;
3764 ap->ability_match_cfg = 0;
3765 ap->ability_match_count = 0;
3766 ap->ability_match = 0;
3767 ap->idle_match = 0;
3768 ap->ack_match = 0;
3769
3770 ap->state = ANEG_STATE_RESTART_INIT;
3771 } else {
3772 ap->state = ANEG_STATE_DISABLE_LINK_OK;
3773 }
3774 break;
3775
3776 case ANEG_STATE_RESTART_INIT:
3777 ap->link_time = ap->cur_time;
3778 ap->flags &= ~(MR_NP_LOADED);
3779 ap->txconfig = 0;
3780 tw32(MAC_TX_AUTO_NEG, 0);
3781 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3782 tw32_f(MAC_MODE, tp->mac_mode);
3783 udelay(40);
3784
3785 ret = ANEG_TIMER_ENAB;
3786 ap->state = ANEG_STATE_RESTART;
3787
3788 /* fallthru */
3789 case ANEG_STATE_RESTART:
3790 delta = ap->cur_time - ap->link_time;
859a5887 3791 if (delta > ANEG_STATE_SETTLE_TIME)
1da177e4 3792 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
859a5887 3793 else
1da177e4 3794 ret = ANEG_TIMER_ENAB;
1da177e4
LT
3795 break;
3796
3797 case ANEG_STATE_DISABLE_LINK_OK:
3798 ret = ANEG_DONE;
3799 break;
3800
3801 case ANEG_STATE_ABILITY_DETECT_INIT:
3802 ap->flags &= ~(MR_TOGGLE_TX);
5be73b47
MC
3803 ap->txconfig = ANEG_CFG_FD;
3804 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3805 if (flowctrl & ADVERTISE_1000XPAUSE)
3806 ap->txconfig |= ANEG_CFG_PS1;
3807 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3808 ap->txconfig |= ANEG_CFG_PS2;
1da177e4
LT
3809 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3810 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3811 tw32_f(MAC_MODE, tp->mac_mode);
3812 udelay(40);
3813
3814 ap->state = ANEG_STATE_ABILITY_DETECT;
3815 break;
3816
3817 case ANEG_STATE_ABILITY_DETECT:
859a5887 3818 if (ap->ability_match != 0 && ap->rxconfig != 0)
1da177e4 3819 ap->state = ANEG_STATE_ACK_DETECT_INIT;
1da177e4
LT
3820 break;
3821
3822 case ANEG_STATE_ACK_DETECT_INIT:
3823 ap->txconfig |= ANEG_CFG_ACK;
3824 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3825 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3826 tw32_f(MAC_MODE, tp->mac_mode);
3827 udelay(40);
3828
3829 ap->state = ANEG_STATE_ACK_DETECT;
3830
3831 /* fallthru */
3832 case ANEG_STATE_ACK_DETECT:
3833 if (ap->ack_match != 0) {
3834 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
3835 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
3836 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
3837 } else {
3838 ap->state = ANEG_STATE_AN_ENABLE;
3839 }
3840 } else if (ap->ability_match != 0 &&
3841 ap->rxconfig == 0) {
3842 ap->state = ANEG_STATE_AN_ENABLE;
3843 }
3844 break;
3845
3846 case ANEG_STATE_COMPLETE_ACK_INIT:
3847 if (ap->rxconfig & ANEG_CFG_INVAL) {
3848 ret = ANEG_FAILED;
3849 break;
3850 }
3851 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
3852 MR_LP_ADV_HALF_DUPLEX |
3853 MR_LP_ADV_SYM_PAUSE |
3854 MR_LP_ADV_ASYM_PAUSE |
3855 MR_LP_ADV_REMOTE_FAULT1 |
3856 MR_LP_ADV_REMOTE_FAULT2 |
3857 MR_LP_ADV_NEXT_PAGE |
3858 MR_TOGGLE_RX |
3859 MR_NP_RX);
3860 if (ap->rxconfig & ANEG_CFG_FD)
3861 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
3862 if (ap->rxconfig & ANEG_CFG_HD)
3863 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
3864 if (ap->rxconfig & ANEG_CFG_PS1)
3865 ap->flags |= MR_LP_ADV_SYM_PAUSE;
3866 if (ap->rxconfig & ANEG_CFG_PS2)
3867 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
3868 if (ap->rxconfig & ANEG_CFG_RF1)
3869 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
3870 if (ap->rxconfig & ANEG_CFG_RF2)
3871 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
3872 if (ap->rxconfig & ANEG_CFG_NP)
3873 ap->flags |= MR_LP_ADV_NEXT_PAGE;
3874
3875 ap->link_time = ap->cur_time;
3876
3877 ap->flags ^= (MR_TOGGLE_TX);
3878 if (ap->rxconfig & 0x0008)
3879 ap->flags |= MR_TOGGLE_RX;
3880 if (ap->rxconfig & ANEG_CFG_NP)
3881 ap->flags |= MR_NP_RX;
3882 ap->flags |= MR_PAGE_RX;
3883
3884 ap->state = ANEG_STATE_COMPLETE_ACK;
3885 ret = ANEG_TIMER_ENAB;
3886 break;
3887
3888 case ANEG_STATE_COMPLETE_ACK:
3889 if (ap->ability_match != 0 &&
3890 ap->rxconfig == 0) {
3891 ap->state = ANEG_STATE_AN_ENABLE;
3892 break;
3893 }
3894 delta = ap->cur_time - ap->link_time;
3895 if (delta > ANEG_STATE_SETTLE_TIME) {
3896 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
3897 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3898 } else {
3899 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
3900 !(ap->flags & MR_NP_RX)) {
3901 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3902 } else {
3903 ret = ANEG_FAILED;
3904 }
3905 }
3906 }
3907 break;
3908
3909 case ANEG_STATE_IDLE_DETECT_INIT:
3910 ap->link_time = ap->cur_time;
3911 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3912 tw32_f(MAC_MODE, tp->mac_mode);
3913 udelay(40);
3914
3915 ap->state = ANEG_STATE_IDLE_DETECT;
3916 ret = ANEG_TIMER_ENAB;
3917 break;
3918
3919 case ANEG_STATE_IDLE_DETECT:
3920 if (ap->ability_match != 0 &&
3921 ap->rxconfig == 0) {
3922 ap->state = ANEG_STATE_AN_ENABLE;
3923 break;
3924 }
3925 delta = ap->cur_time - ap->link_time;
3926 if (delta > ANEG_STATE_SETTLE_TIME) {
3927 /* XXX another gem from the Broadcom driver :( */
3928 ap->state = ANEG_STATE_LINK_OK;
3929 }
3930 break;
3931
3932 case ANEG_STATE_LINK_OK:
3933 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
3934 ret = ANEG_DONE;
3935 break;
3936
3937 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
3938 /* ??? unimplemented */
3939 break;
3940
3941 case ANEG_STATE_NEXT_PAGE_WAIT:
3942 /* ??? unimplemented */
3943 break;
3944
3945 default:
3946 ret = ANEG_FAILED;
3947 break;
855e1111 3948 }
1da177e4
LT
3949
3950 return ret;
3951}
3952
5be73b47 3953static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
1da177e4
LT
3954{
3955 int res = 0;
3956 struct tg3_fiber_aneginfo aninfo;
3957 int status = ANEG_FAILED;
3958 unsigned int tick;
3959 u32 tmp;
3960
3961 tw32_f(MAC_TX_AUTO_NEG, 0);
3962
3963 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
3964 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
3965 udelay(40);
3966
3967 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
3968 udelay(40);
3969
3970 memset(&aninfo, 0, sizeof(aninfo));
3971 aninfo.flags |= MR_AN_ENABLE;
3972 aninfo.state = ANEG_STATE_UNKNOWN;
3973 aninfo.cur_time = 0;
3974 tick = 0;
3975 while (++tick < 195000) {
3976 status = tg3_fiber_aneg_smachine(tp, &aninfo);
3977 if (status == ANEG_DONE || status == ANEG_FAILED)
3978 break;
3979
3980 udelay(1);
3981 }
3982
3983 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3984 tw32_f(MAC_MODE, tp->mac_mode);
3985 udelay(40);
3986
5be73b47
MC
3987 *txflags = aninfo.txconfig;
3988 *rxflags = aninfo.flags;
1da177e4
LT
3989
3990 if (status == ANEG_DONE &&
3991 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
3992 MR_LP_ADV_FULL_DUPLEX)))
3993 res = 1;
3994
3995 return res;
3996}
3997
3998static void tg3_init_bcm8002(struct tg3 *tp)
3999{
4000 u32 mac_status = tr32(MAC_STATUS);
4001 int i;
4002
4003 /* Reset when initting first time or we have a link. */
63c3a66f 4004 if (tg3_flag(tp, INIT_COMPLETE) &&
1da177e4
LT
4005 !(mac_status & MAC_STATUS_PCS_SYNCED))
4006 return;
4007
4008 /* Set PLL lock range. */
4009 tg3_writephy(tp, 0x16, 0x8007);
4010
4011 /* SW reset */
4012 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
4013
4014 /* Wait for reset to complete. */
4015 /* XXX schedule_timeout() ... */
4016 for (i = 0; i < 500; i++)
4017 udelay(10);
4018
4019 /* Config mode; select PMA/Ch 1 regs. */
4020 tg3_writephy(tp, 0x10, 0x8411);
4021
4022 /* Enable auto-lock and comdet, select txclk for tx. */
4023 tg3_writephy(tp, 0x11, 0x0a10);
4024
4025 tg3_writephy(tp, 0x18, 0x00a0);
4026 tg3_writephy(tp, 0x16, 0x41ff);
4027
4028 /* Assert and deassert POR. */
4029 tg3_writephy(tp, 0x13, 0x0400);
4030 udelay(40);
4031 tg3_writephy(tp, 0x13, 0x0000);
4032
4033 tg3_writephy(tp, 0x11, 0x0a50);
4034 udelay(40);
4035 tg3_writephy(tp, 0x11, 0x0a10);
4036
4037 /* Wait for signal to stabilize */
4038 /* XXX schedule_timeout() ... */
4039 for (i = 0; i < 15000; i++)
4040 udelay(10);
4041
4042 /* Deselect the channel register so we can read the PHYID
4043 * later.
4044 */
4045 tg3_writephy(tp, 0x10, 0x8011);
4046}
4047
4048static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
4049{
82cd3d11 4050 u16 flowctrl;
1da177e4
LT
4051 u32 sg_dig_ctrl, sg_dig_status;
4052 u32 serdes_cfg, expected_sg_dig_ctrl;
4053 int workaround, port_a;
4054 int current_link_up;
4055
4056 serdes_cfg = 0;
4057 expected_sg_dig_ctrl = 0;
4058 workaround = 0;
4059 port_a = 1;
4060 current_link_up = 0;
4061
4062 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
4063 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
4064 workaround = 1;
4065 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
4066 port_a = 0;
4067
4068 /* preserve bits 0-11,13,14 for signal pre-emphasis */
4069 /* preserve bits 20-23 for voltage regulator */
4070 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
4071 }
4072
4073 sg_dig_ctrl = tr32(SG_DIG_CTRL);
4074
4075 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
c98f6e3b 4076 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
1da177e4
LT
4077 if (workaround) {
4078 u32 val = serdes_cfg;
4079
4080 if (port_a)
4081 val |= 0xc010000;
4082 else
4083 val |= 0x4010000;
4084 tw32_f(MAC_SERDES_CFG, val);
4085 }
c98f6e3b
MC
4086
4087 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
4088 }
4089 if (mac_status & MAC_STATUS_PCS_SYNCED) {
4090 tg3_setup_flow_control(tp, 0, 0);
4091 current_link_up = 1;
4092 }
4093 goto out;
4094 }
4095
4096 /* Want auto-negotiation. */
c98f6e3b 4097 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
1da177e4 4098
82cd3d11
MC
4099 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4100 if (flowctrl & ADVERTISE_1000XPAUSE)
4101 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
4102 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4103 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
1da177e4
LT
4104
4105 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
f07e9af3 4106 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
3d3ebe74
MC
4107 tp->serdes_counter &&
4108 ((mac_status & (MAC_STATUS_PCS_SYNCED |
4109 MAC_STATUS_RCVD_CFG)) ==
4110 MAC_STATUS_PCS_SYNCED)) {
4111 tp->serdes_counter--;
4112 current_link_up = 1;
4113 goto out;
4114 }
4115restart_autoneg:
1da177e4
LT
4116 if (workaround)
4117 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
c98f6e3b 4118 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
1da177e4
LT
4119 udelay(5);
4120 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
4121
3d3ebe74 4122 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 4123 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
4124 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
4125 MAC_STATUS_SIGNAL_DET)) {
3d3ebe74 4126 sg_dig_status = tr32(SG_DIG_STATUS);
1da177e4
LT
4127 mac_status = tr32(MAC_STATUS);
4128
c98f6e3b 4129 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
1da177e4 4130 (mac_status & MAC_STATUS_PCS_SYNCED)) {
82cd3d11
MC
4131 u32 local_adv = 0, remote_adv = 0;
4132
4133 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
4134 local_adv |= ADVERTISE_1000XPAUSE;
4135 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
4136 local_adv |= ADVERTISE_1000XPSE_ASYM;
1da177e4 4137
c98f6e3b 4138 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
82cd3d11 4139 remote_adv |= LPA_1000XPAUSE;
c98f6e3b 4140 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
82cd3d11 4141 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
4142
4143 tg3_setup_flow_control(tp, local_adv, remote_adv);
4144 current_link_up = 1;
3d3ebe74 4145 tp->serdes_counter = 0;
f07e9af3 4146 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c98f6e3b 4147 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
3d3ebe74
MC
4148 if (tp->serdes_counter)
4149 tp->serdes_counter--;
1da177e4
LT
4150 else {
4151 if (workaround) {
4152 u32 val = serdes_cfg;
4153
4154 if (port_a)
4155 val |= 0xc010000;
4156 else
4157 val |= 0x4010000;
4158
4159 tw32_f(MAC_SERDES_CFG, val);
4160 }
4161
c98f6e3b 4162 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
4163 udelay(40);
4164
4165 /* Link parallel detection - link is up */
4166 /* only if we have PCS_SYNC and not */
4167 /* receiving config code words */
4168 mac_status = tr32(MAC_STATUS);
4169 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
4170 !(mac_status & MAC_STATUS_RCVD_CFG)) {
4171 tg3_setup_flow_control(tp, 0, 0);
4172 current_link_up = 1;
f07e9af3
MC
4173 tp->phy_flags |=
4174 TG3_PHYFLG_PARALLEL_DETECT;
3d3ebe74
MC
4175 tp->serdes_counter =
4176 SERDES_PARALLEL_DET_TIMEOUT;
4177 } else
4178 goto restart_autoneg;
1da177e4
LT
4179 }
4180 }
3d3ebe74
MC
4181 } else {
4182 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 4183 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
4184 }
4185
4186out:
4187 return current_link_up;
4188}
4189
4190static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
4191{
4192 int current_link_up = 0;
4193
5cf64b8a 4194 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
1da177e4 4195 goto out;
1da177e4
LT
4196
4197 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5be73b47 4198 u32 txflags, rxflags;
1da177e4 4199 int i;
6aa20a22 4200
5be73b47
MC
4201 if (fiber_autoneg(tp, &txflags, &rxflags)) {
4202 u32 local_adv = 0, remote_adv = 0;
1da177e4 4203
5be73b47
MC
4204 if (txflags & ANEG_CFG_PS1)
4205 local_adv |= ADVERTISE_1000XPAUSE;
4206 if (txflags & ANEG_CFG_PS2)
4207 local_adv |= ADVERTISE_1000XPSE_ASYM;
4208
4209 if (rxflags & MR_LP_ADV_SYM_PAUSE)
4210 remote_adv |= LPA_1000XPAUSE;
4211 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
4212 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
4213
4214 tg3_setup_flow_control(tp, local_adv, remote_adv);
4215
1da177e4
LT
4216 current_link_up = 1;
4217 }
4218 for (i = 0; i < 30; i++) {
4219 udelay(20);
4220 tw32_f(MAC_STATUS,
4221 (MAC_STATUS_SYNC_CHANGED |
4222 MAC_STATUS_CFG_CHANGED));
4223 udelay(40);
4224 if ((tr32(MAC_STATUS) &
4225 (MAC_STATUS_SYNC_CHANGED |
4226 MAC_STATUS_CFG_CHANGED)) == 0)
4227 break;
4228 }
4229
4230 mac_status = tr32(MAC_STATUS);
4231 if (current_link_up == 0 &&
4232 (mac_status & MAC_STATUS_PCS_SYNCED) &&
4233 !(mac_status & MAC_STATUS_RCVD_CFG))
4234 current_link_up = 1;
4235 } else {
5be73b47
MC
4236 tg3_setup_flow_control(tp, 0, 0);
4237
1da177e4
LT
4238 /* Forcing 1000FD link up. */
4239 current_link_up = 1;
1da177e4
LT
4240
4241 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
4242 udelay(40);
e8f3f6ca
MC
4243
4244 tw32_f(MAC_MODE, tp->mac_mode);
4245 udelay(40);
1da177e4
LT
4246 }
4247
4248out:
4249 return current_link_up;
4250}
4251
4252static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
4253{
4254 u32 orig_pause_cfg;
4255 u16 orig_active_speed;
4256 u8 orig_active_duplex;
4257 u32 mac_status;
4258 int current_link_up;
4259 int i;
4260
8d018621 4261 orig_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4262 orig_active_speed = tp->link_config.active_speed;
4263 orig_active_duplex = tp->link_config.active_duplex;
4264
63c3a66f 4265 if (!tg3_flag(tp, HW_AUTONEG) &&
1da177e4 4266 netif_carrier_ok(tp->dev) &&
63c3a66f 4267 tg3_flag(tp, INIT_COMPLETE)) {
1da177e4
LT
4268 mac_status = tr32(MAC_STATUS);
4269 mac_status &= (MAC_STATUS_PCS_SYNCED |
4270 MAC_STATUS_SIGNAL_DET |
4271 MAC_STATUS_CFG_CHANGED |
4272 MAC_STATUS_RCVD_CFG);
4273 if (mac_status == (MAC_STATUS_PCS_SYNCED |
4274 MAC_STATUS_SIGNAL_DET)) {
4275 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4276 MAC_STATUS_CFG_CHANGED));
4277 return 0;
4278 }
4279 }
4280
4281 tw32_f(MAC_TX_AUTO_NEG, 0);
4282
4283 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
4284 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
4285 tw32_f(MAC_MODE, tp->mac_mode);
4286 udelay(40);
4287
79eb6904 4288 if (tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
4289 tg3_init_bcm8002(tp);
4290
4291 /* Enable link change event even when serdes polling. */
4292 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4293 udelay(40);
4294
4295 current_link_up = 0;
4296 mac_status = tr32(MAC_STATUS);
4297
63c3a66f 4298 if (tg3_flag(tp, HW_AUTONEG))
1da177e4
LT
4299 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
4300 else
4301 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
4302
898a56f8 4303 tp->napi[0].hw_status->status =
1da177e4 4304 (SD_STATUS_UPDATED |
898a56f8 4305 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
1da177e4
LT
4306
4307 for (i = 0; i < 100; i++) {
4308 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4309 MAC_STATUS_CFG_CHANGED));
4310 udelay(5);
4311 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
3d3ebe74
MC
4312 MAC_STATUS_CFG_CHANGED |
4313 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
1da177e4
LT
4314 break;
4315 }
4316
4317 mac_status = tr32(MAC_STATUS);
4318 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
4319 current_link_up = 0;
3d3ebe74
MC
4320 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
4321 tp->serdes_counter == 0) {
1da177e4
LT
4322 tw32_f(MAC_MODE, (tp->mac_mode |
4323 MAC_MODE_SEND_CONFIGS));
4324 udelay(1);
4325 tw32_f(MAC_MODE, tp->mac_mode);
4326 }
4327 }
4328
4329 if (current_link_up == 1) {
4330 tp->link_config.active_speed = SPEED_1000;
4331 tp->link_config.active_duplex = DUPLEX_FULL;
4332 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4333 LED_CTRL_LNKLED_OVERRIDE |
4334 LED_CTRL_1000MBPS_ON));
4335 } else {
4336 tp->link_config.active_speed = SPEED_INVALID;
4337 tp->link_config.active_duplex = DUPLEX_INVALID;
4338 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4339 LED_CTRL_LNKLED_OVERRIDE |
4340 LED_CTRL_TRAFFIC_OVERRIDE));
4341 }
4342
4343 if (current_link_up != netif_carrier_ok(tp->dev)) {
4344 if (current_link_up)
4345 netif_carrier_on(tp->dev);
4346 else
4347 netif_carrier_off(tp->dev);
4348 tg3_link_report(tp);
4349 } else {
8d018621 4350 u32 now_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4351 if (orig_pause_cfg != now_pause_cfg ||
4352 orig_active_speed != tp->link_config.active_speed ||
4353 orig_active_duplex != tp->link_config.active_duplex)
4354 tg3_link_report(tp);
4355 }
4356
4357 return 0;
4358}
4359
747e8f8b
MC
4360static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
4361{
4362 int current_link_up, err = 0;
4363 u32 bmsr, bmcr;
4364 u16 current_speed;
4365 u8 current_duplex;
ef167e27 4366 u32 local_adv, remote_adv;
747e8f8b
MC
4367
4368 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4369 tw32_f(MAC_MODE, tp->mac_mode);
4370 udelay(40);
4371
4372 tw32(MAC_EVENT, 0);
4373
4374 tw32_f(MAC_STATUS,
4375 (MAC_STATUS_SYNC_CHANGED |
4376 MAC_STATUS_CFG_CHANGED |
4377 MAC_STATUS_MI_COMPLETION |
4378 MAC_STATUS_LNKSTATE_CHANGED));
4379 udelay(40);
4380
4381 if (force_reset)
4382 tg3_phy_reset(tp);
4383
4384 current_link_up = 0;
4385 current_speed = SPEED_INVALID;
4386 current_duplex = DUPLEX_INVALID;
4387
4388 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4389 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4390 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
4391 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4392 bmsr |= BMSR_LSTATUS;
4393 else
4394 bmsr &= ~BMSR_LSTATUS;
4395 }
747e8f8b
MC
4396
4397 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
4398
4399 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
f07e9af3 4400 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
4401 /* do nothing, just check for link up at the end */
4402 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
4403 u32 adv, new_adv;
4404
4405 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4406 new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
4407 ADVERTISE_1000XPAUSE |
4408 ADVERTISE_1000XPSE_ASYM |
4409 ADVERTISE_SLCT);
4410
ba4d07a8 4411 new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
747e8f8b
MC
4412
4413 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
4414 new_adv |= ADVERTISE_1000XHALF;
4415 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
4416 new_adv |= ADVERTISE_1000XFULL;
4417
4418 if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
4419 tg3_writephy(tp, MII_ADVERTISE, new_adv);
4420 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
4421 tg3_writephy(tp, MII_BMCR, bmcr);
4422
4423 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3d3ebe74 4424 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
f07e9af3 4425 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4426
4427 return err;
4428 }
4429 } else {
4430 u32 new_bmcr;
4431
4432 bmcr &= ~BMCR_SPEED1000;
4433 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
4434
4435 if (tp->link_config.duplex == DUPLEX_FULL)
4436 new_bmcr |= BMCR_FULLDPLX;
4437
4438 if (new_bmcr != bmcr) {
4439 /* BMCR_SPEED1000 is a reserved bit that needs
4440 * to be set on write.
4441 */
4442 new_bmcr |= BMCR_SPEED1000;
4443
4444 /* Force a linkdown */
4445 if (netif_carrier_ok(tp->dev)) {
4446 u32 adv;
4447
4448 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4449 adv &= ~(ADVERTISE_1000XFULL |
4450 ADVERTISE_1000XHALF |
4451 ADVERTISE_SLCT);
4452 tg3_writephy(tp, MII_ADVERTISE, adv);
4453 tg3_writephy(tp, MII_BMCR, bmcr |
4454 BMCR_ANRESTART |
4455 BMCR_ANENABLE);
4456 udelay(10);
4457 netif_carrier_off(tp->dev);
4458 }
4459 tg3_writephy(tp, MII_BMCR, new_bmcr);
4460 bmcr = new_bmcr;
4461 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4462 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4463 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
4464 ASIC_REV_5714) {
4465 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4466 bmsr |= BMSR_LSTATUS;
4467 else
4468 bmsr &= ~BMSR_LSTATUS;
4469 }
f07e9af3 4470 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4471 }
4472 }
4473
4474 if (bmsr & BMSR_LSTATUS) {
4475 current_speed = SPEED_1000;
4476 current_link_up = 1;
4477 if (bmcr & BMCR_FULLDPLX)
4478 current_duplex = DUPLEX_FULL;
4479 else
4480 current_duplex = DUPLEX_HALF;
4481
ef167e27
MC
4482 local_adv = 0;
4483 remote_adv = 0;
4484
747e8f8b 4485 if (bmcr & BMCR_ANENABLE) {
ef167e27 4486 u32 common;
747e8f8b
MC
4487
4488 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
4489 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
4490 common = local_adv & remote_adv;
4491 if (common & (ADVERTISE_1000XHALF |
4492 ADVERTISE_1000XFULL)) {
4493 if (common & ADVERTISE_1000XFULL)
4494 current_duplex = DUPLEX_FULL;
4495 else
4496 current_duplex = DUPLEX_HALF;
63c3a66f 4497 } else if (!tg3_flag(tp, 5780_CLASS)) {
57d8b880 4498 /* Link is up via parallel detect */
859a5887 4499 } else {
747e8f8b 4500 current_link_up = 0;
859a5887 4501 }
747e8f8b
MC
4502 }
4503 }
4504
ef167e27
MC
4505 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
4506 tg3_setup_flow_control(tp, local_adv, remote_adv);
4507
747e8f8b
MC
4508 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4509 if (tp->link_config.active_duplex == DUPLEX_HALF)
4510 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4511
4512 tw32_f(MAC_MODE, tp->mac_mode);
4513 udelay(40);
4514
4515 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4516
4517 tp->link_config.active_speed = current_speed;
4518 tp->link_config.active_duplex = current_duplex;
4519
4520 if (current_link_up != netif_carrier_ok(tp->dev)) {
4521 if (current_link_up)
4522 netif_carrier_on(tp->dev);
4523 else {
4524 netif_carrier_off(tp->dev);
f07e9af3 4525 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4526 }
4527 tg3_link_report(tp);
4528 }
4529 return err;
4530}
4531
4532static void tg3_serdes_parallel_detect(struct tg3 *tp)
4533{
3d3ebe74 4534 if (tp->serdes_counter) {
747e8f8b 4535 /* Give autoneg time to complete. */
3d3ebe74 4536 tp->serdes_counter--;
747e8f8b
MC
4537 return;
4538 }
c6cdf436 4539
747e8f8b
MC
4540 if (!netif_carrier_ok(tp->dev) &&
4541 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
4542 u32 bmcr;
4543
4544 tg3_readphy(tp, MII_BMCR, &bmcr);
4545 if (bmcr & BMCR_ANENABLE) {
4546 u32 phy1, phy2;
4547
4548 /* Select shadow register 0x1f */
f08aa1a8
MC
4549 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
4550 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
747e8f8b
MC
4551
4552 /* Select expansion interrupt status register */
f08aa1a8
MC
4553 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
4554 MII_TG3_DSP_EXP1_INT_STAT);
4555 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
4556 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
4557
4558 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
4559 /* We have signal detect and not receiving
4560 * config code words, link is up by parallel
4561 * detection.
4562 */
4563
4564 bmcr &= ~BMCR_ANENABLE;
4565 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
4566 tg3_writephy(tp, MII_BMCR, bmcr);
f07e9af3 4567 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4568 }
4569 }
859a5887
MC
4570 } else if (netif_carrier_ok(tp->dev) &&
4571 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
f07e9af3 4572 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
4573 u32 phy2;
4574
4575 /* Select expansion interrupt status register */
f08aa1a8
MC
4576 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
4577 MII_TG3_DSP_EXP1_INT_STAT);
4578 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
4579 if (phy2 & 0x20) {
4580 u32 bmcr;
4581
4582 /* Config code words received, turn on autoneg. */
4583 tg3_readphy(tp, MII_BMCR, &bmcr);
4584 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
4585
f07e9af3 4586 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4587
4588 }
4589 }
4590}
4591
1da177e4
LT
4592static int tg3_setup_phy(struct tg3 *tp, int force_reset)
4593{
f2096f94 4594 u32 val;
1da177e4
LT
4595 int err;
4596
f07e9af3 4597 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4 4598 err = tg3_setup_fiber_phy(tp, force_reset);
f07e9af3 4599 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
747e8f8b 4600 err = tg3_setup_fiber_mii_phy(tp, force_reset);
859a5887 4601 else
1da177e4 4602 err = tg3_setup_copper_phy(tp, force_reset);
1da177e4 4603
bcb37f6c 4604 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
f2096f94 4605 u32 scale;
aa6c91fe
MC
4606
4607 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
4608 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
4609 scale = 65;
4610 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
4611 scale = 6;
4612 else
4613 scale = 12;
4614
4615 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
4616 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
4617 tw32(GRC_MISC_CFG, val);
4618 }
4619
f2096f94
MC
4620 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
4621 (6 << TX_LENGTHS_IPG_SHIFT);
4622 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
4623 val |= tr32(MAC_TX_LENGTHS) &
4624 (TX_LENGTHS_JMB_FRM_LEN_MSK |
4625 TX_LENGTHS_CNT_DWN_VAL_MSK);
4626
1da177e4
LT
4627 if (tp->link_config.active_speed == SPEED_1000 &&
4628 tp->link_config.active_duplex == DUPLEX_HALF)
f2096f94
MC
4629 tw32(MAC_TX_LENGTHS, val |
4630 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 4631 else
f2096f94
MC
4632 tw32(MAC_TX_LENGTHS, val |
4633 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 4634
63c3a66f 4635 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
4636 if (netif_carrier_ok(tp->dev)) {
4637 tw32(HOSTCC_STAT_COAL_TICKS,
15f9850d 4638 tp->coal.stats_block_coalesce_usecs);
1da177e4
LT
4639 } else {
4640 tw32(HOSTCC_STAT_COAL_TICKS, 0);
4641 }
4642 }
4643
63c3a66f 4644 if (tg3_flag(tp, ASPM_WORKAROUND)) {
f2096f94 4645 val = tr32(PCIE_PWR_MGMT_THRESH);
8ed5d97e
MC
4646 if (!netif_carrier_ok(tp->dev))
4647 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
4648 tp->pwrmgmt_thresh;
4649 else
4650 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
4651 tw32(PCIE_PWR_MGMT_THRESH, val);
4652 }
4653
1da177e4
LT
4654 return err;
4655}
4656
66cfd1bd
MC
4657static inline int tg3_irq_sync(struct tg3 *tp)
4658{
4659 return tp->irq_sync;
4660}
4661
97bd8e49
MC
4662static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
4663{
4664 int i;
4665
4666 dst = (u32 *)((u8 *)dst + off);
4667 for (i = 0; i < len; i += sizeof(u32))
4668 *dst++ = tr32(off + i);
4669}
4670
4671static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
4672{
4673 tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
4674 tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
4675 tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
4676 tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
4677 tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
4678 tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
4679 tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
4680 tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
4681 tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
4682 tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
4683 tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
4684 tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
4685 tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
4686 tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
4687 tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
4688 tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
4689 tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
4690 tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
4691 tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
4692
63c3a66f 4693 if (tg3_flag(tp, SUPPORT_MSIX))
97bd8e49
MC
4694 tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
4695
4696 tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
4697 tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
4698 tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
4699 tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
4700 tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
4701 tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
4702 tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
4703 tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
4704
63c3a66f 4705 if (!tg3_flag(tp, 5705_PLUS)) {
97bd8e49
MC
4706 tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
4707 tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
4708 tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
4709 }
4710
4711 tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
4712 tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
4713 tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
4714 tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
4715 tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
4716
63c3a66f 4717 if (tg3_flag(tp, NVRAM))
97bd8e49
MC
4718 tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
4719}
4720
4721static void tg3_dump_state(struct tg3 *tp)
4722{
4723 int i;
4724 u32 *regs;
4725
4726 regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
4727 if (!regs) {
4728 netdev_err(tp->dev, "Failed allocating register dump buffer\n");
4729 return;
4730 }
4731
63c3a66f 4732 if (tg3_flag(tp, PCI_EXPRESS)) {
97bd8e49
MC
4733 /* Read up to but not including private PCI registers */
4734 for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
4735 regs[i / sizeof(u32)] = tr32(i);
4736 } else
4737 tg3_dump_legacy_regs(tp, regs);
4738
4739 for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
4740 if (!regs[i + 0] && !regs[i + 1] &&
4741 !regs[i + 2] && !regs[i + 3])
4742 continue;
4743
4744 netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
4745 i * 4,
4746 regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
4747 }
4748
4749 kfree(regs);
4750
4751 for (i = 0; i < tp->irq_cnt; i++) {
4752 struct tg3_napi *tnapi = &tp->napi[i];
4753
4754 /* SW status block */
4755 netdev_err(tp->dev,
4756 "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
4757 i,
4758 tnapi->hw_status->status,
4759 tnapi->hw_status->status_tag,
4760 tnapi->hw_status->rx_jumbo_consumer,
4761 tnapi->hw_status->rx_consumer,
4762 tnapi->hw_status->rx_mini_consumer,
4763 tnapi->hw_status->idx[0].rx_producer,
4764 tnapi->hw_status->idx[0].tx_consumer);
4765
4766 netdev_err(tp->dev,
4767 "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
4768 i,
4769 tnapi->last_tag, tnapi->last_irq_tag,
4770 tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
4771 tnapi->rx_rcb_ptr,
4772 tnapi->prodring.rx_std_prod_idx,
4773 tnapi->prodring.rx_std_cons_idx,
4774 tnapi->prodring.rx_jmb_prod_idx,
4775 tnapi->prodring.rx_jmb_cons_idx);
4776 }
4777}
4778
df3e6548
MC
4779/* This is called whenever we suspect that the system chipset is re-
4780 * ordering the sequence of MMIO to the tx send mailbox. The symptom
4781 * is bogus tx completions. We try to recover by setting the
4782 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
4783 * in the workqueue.
4784 */
4785static void tg3_tx_recover(struct tg3 *tp)
4786{
63c3a66f 4787 BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
df3e6548
MC
4788 tp->write32_tx_mbox == tg3_write_indirect_mbox);
4789
5129c3a3
MC
4790 netdev_warn(tp->dev,
4791 "The system may be re-ordering memory-mapped I/O "
4792 "cycles to the network device, attempting to recover. "
4793 "Please report the problem to the driver maintainer "
4794 "and include system chipset information.\n");
df3e6548
MC
4795
4796 spin_lock(&tp->lock);
63c3a66f 4797 tg3_flag_set(tp, TX_RECOVERY_PENDING);
df3e6548
MC
4798 spin_unlock(&tp->lock);
4799}
4800
f3f3f27e 4801static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
1b2a7205 4802{
f65aac16
MC
4803 /* Tell compiler to fetch tx indices from memory. */
4804 barrier();
f3f3f27e
MC
4805 return tnapi->tx_pending -
4806 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
1b2a7205
MC
4807}
4808
1da177e4
LT
4809/* Tigon3 never reports partial packet sends. So we do not
4810 * need special logic to handle SKBs that have not had all
4811 * of their frags sent yet, like SunGEM does.
4812 */
17375d25 4813static void tg3_tx(struct tg3_napi *tnapi)
1da177e4 4814{
17375d25 4815 struct tg3 *tp = tnapi->tp;
898a56f8 4816 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
f3f3f27e 4817 u32 sw_idx = tnapi->tx_cons;
fe5f5787
MC
4818 struct netdev_queue *txq;
4819 int index = tnapi - tp->napi;
4820
63c3a66f 4821 if (tg3_flag(tp, ENABLE_TSS))
fe5f5787
MC
4822 index--;
4823
4824 txq = netdev_get_tx_queue(tp->dev, index);
1da177e4
LT
4825
4826 while (sw_idx != hw_idx) {
f4188d8a 4827 struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
1da177e4 4828 struct sk_buff *skb = ri->skb;
df3e6548
MC
4829 int i, tx_bug = 0;
4830
4831 if (unlikely(skb == NULL)) {
4832 tg3_tx_recover(tp);
4833 return;
4834 }
1da177e4 4835
f4188d8a 4836 pci_unmap_single(tp->pdev,
4e5e4f0d 4837 dma_unmap_addr(ri, mapping),
f4188d8a
AD
4838 skb_headlen(skb),
4839 PCI_DMA_TODEVICE);
1da177e4
LT
4840
4841 ri->skb = NULL;
4842
4843 sw_idx = NEXT_TX(sw_idx);
4844
4845 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
f3f3f27e 4846 ri = &tnapi->tx_buffers[sw_idx];
df3e6548
MC
4847 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
4848 tx_bug = 1;
f4188d8a
AD
4849
4850 pci_unmap_page(tp->pdev,
4e5e4f0d 4851 dma_unmap_addr(ri, mapping),
f4188d8a
AD
4852 skb_shinfo(skb)->frags[i].size,
4853 PCI_DMA_TODEVICE);
1da177e4
LT
4854 sw_idx = NEXT_TX(sw_idx);
4855 }
4856
f47c11ee 4857 dev_kfree_skb(skb);
df3e6548
MC
4858
4859 if (unlikely(tx_bug)) {
4860 tg3_tx_recover(tp);
4861 return;
4862 }
1da177e4
LT
4863 }
4864
f3f3f27e 4865 tnapi->tx_cons = sw_idx;
1da177e4 4866
1b2a7205
MC
4867 /* Need to make the tx_cons update visible to tg3_start_xmit()
4868 * before checking for netif_queue_stopped(). Without the
4869 * memory barrier, there is a small possibility that tg3_start_xmit()
4870 * will miss it and cause the queue to be stopped forever.
4871 */
4872 smp_mb();
4873
fe5f5787 4874 if (unlikely(netif_tx_queue_stopped(txq) &&
f3f3f27e 4875 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
fe5f5787
MC
4876 __netif_tx_lock(txq, smp_processor_id());
4877 if (netif_tx_queue_stopped(txq) &&
f3f3f27e 4878 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
fe5f5787
MC
4879 netif_tx_wake_queue(txq);
4880 __netif_tx_unlock(txq);
51b91468 4881 }
1da177e4
LT
4882}
4883
2b2cdb65
MC
4884static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
4885{
4886 if (!ri->skb)
4887 return;
4888
4e5e4f0d 4889 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
2b2cdb65
MC
4890 map_sz, PCI_DMA_FROMDEVICE);
4891 dev_kfree_skb_any(ri->skb);
4892 ri->skb = NULL;
4893}
4894
1da177e4
LT
4895/* Returns size of skb allocated or < 0 on error.
4896 *
4897 * We only need to fill in the address because the other members
4898 * of the RX descriptor are invariant, see tg3_init_rings.
4899 *
4900 * Note the purposeful assymetry of cpu vs. chip accesses. For
4901 * posting buffers we only dirty the first cache line of the RX
4902 * descriptor (containing the address). Whereas for the RX status
4903 * buffers the cpu only reads the last cacheline of the RX descriptor
4904 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
4905 */
86b21e59 4906static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
a3896167 4907 u32 opaque_key, u32 dest_idx_unmasked)
1da177e4
LT
4908{
4909 struct tg3_rx_buffer_desc *desc;
f94e290e 4910 struct ring_info *map;
1da177e4
LT
4911 struct sk_buff *skb;
4912 dma_addr_t mapping;
4913 int skb_size, dest_idx;
4914
1da177e4
LT
4915 switch (opaque_key) {
4916 case RXD_OPAQUE_RING_STD:
2c49a44d 4917 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
21f581a5
MC
4918 desc = &tpr->rx_std[dest_idx];
4919 map = &tpr->rx_std_buffers[dest_idx];
287be12e 4920 skb_size = tp->rx_pkt_map_sz;
1da177e4
LT
4921 break;
4922
4923 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 4924 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
79ed5ac7 4925 desc = &tpr->rx_jmb[dest_idx].std;
21f581a5 4926 map = &tpr->rx_jmb_buffers[dest_idx];
287be12e 4927 skb_size = TG3_RX_JMB_MAP_SZ;
1da177e4
LT
4928 break;
4929
4930 default:
4931 return -EINVAL;
855e1111 4932 }
1da177e4
LT
4933
4934 /* Do not overwrite any of the map or rp information
4935 * until we are sure we can commit to a new buffer.
4936 *
4937 * Callers depend upon this behavior and assume that
4938 * we leave everything unchanged if we fail.
4939 */
287be12e 4940 skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
1da177e4
LT
4941 if (skb == NULL)
4942 return -ENOMEM;
4943
1da177e4
LT
4944 skb_reserve(skb, tp->rx_offset);
4945
287be12e 4946 mapping = pci_map_single(tp->pdev, skb->data, skb_size,
1da177e4 4947 PCI_DMA_FROMDEVICE);
a21771dd
MC
4948 if (pci_dma_mapping_error(tp->pdev, mapping)) {
4949 dev_kfree_skb(skb);
4950 return -EIO;
4951 }
1da177e4
LT
4952
4953 map->skb = skb;
4e5e4f0d 4954 dma_unmap_addr_set(map, mapping, mapping);
1da177e4 4955
1da177e4
LT
4956 desc->addr_hi = ((u64)mapping >> 32);
4957 desc->addr_lo = ((u64)mapping & 0xffffffff);
4958
4959 return skb_size;
4960}
4961
4962/* We only need to move over in the address because the other
4963 * members of the RX descriptor are invariant. See notes above
4964 * tg3_alloc_rx_skb for full details.
4965 */
a3896167
MC
4966static void tg3_recycle_rx(struct tg3_napi *tnapi,
4967 struct tg3_rx_prodring_set *dpr,
4968 u32 opaque_key, int src_idx,
4969 u32 dest_idx_unmasked)
1da177e4 4970{
17375d25 4971 struct tg3 *tp = tnapi->tp;
1da177e4
LT
4972 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
4973 struct ring_info *src_map, *dest_map;
8fea32b9 4974 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
c6cdf436 4975 int dest_idx;
1da177e4
LT
4976
4977 switch (opaque_key) {
4978 case RXD_OPAQUE_RING_STD:
2c49a44d 4979 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
a3896167
MC
4980 dest_desc = &dpr->rx_std[dest_idx];
4981 dest_map = &dpr->rx_std_buffers[dest_idx];
4982 src_desc = &spr->rx_std[src_idx];
4983 src_map = &spr->rx_std_buffers[src_idx];
1da177e4
LT
4984 break;
4985
4986 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 4987 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
a3896167
MC
4988 dest_desc = &dpr->rx_jmb[dest_idx].std;
4989 dest_map = &dpr->rx_jmb_buffers[dest_idx];
4990 src_desc = &spr->rx_jmb[src_idx].std;
4991 src_map = &spr->rx_jmb_buffers[src_idx];
1da177e4
LT
4992 break;
4993
4994 default:
4995 return;
855e1111 4996 }
1da177e4
LT
4997
4998 dest_map->skb = src_map->skb;
4e5e4f0d
FT
4999 dma_unmap_addr_set(dest_map, mapping,
5000 dma_unmap_addr(src_map, mapping));
1da177e4
LT
5001 dest_desc->addr_hi = src_desc->addr_hi;
5002 dest_desc->addr_lo = src_desc->addr_lo;
e92967bf
MC
5003
5004 /* Ensure that the update to the skb happens after the physical
5005 * addresses have been transferred to the new BD location.
5006 */
5007 smp_wmb();
5008
1da177e4
LT
5009 src_map->skb = NULL;
5010}
5011
1da177e4
LT
5012/* The RX ring scheme is composed of multiple rings which post fresh
5013 * buffers to the chip, and one special ring the chip uses to report
5014 * status back to the host.
5015 *
5016 * The special ring reports the status of received packets to the
5017 * host. The chip does not write into the original descriptor the
5018 * RX buffer was obtained from. The chip simply takes the original
5019 * descriptor as provided by the host, updates the status and length
5020 * field, then writes this into the next status ring entry.
5021 *
5022 * Each ring the host uses to post buffers to the chip is described
5023 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
5024 * it is first placed into the on-chip ram. When the packet's length
5025 * is known, it walks down the TG3_BDINFO entries to select the ring.
5026 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
5027 * which is within the range of the new packet's length is chosen.
5028 *
5029 * The "separate ring for rx status" scheme may sound queer, but it makes
5030 * sense from a cache coherency perspective. If only the host writes
5031 * to the buffer post rings, and only the chip writes to the rx status
5032 * rings, then cache lines never move beyond shared-modified state.
5033 * If both the host and chip were to write into the same ring, cache line
5034 * eviction could occur since both entities want it in an exclusive state.
5035 */
17375d25 5036static int tg3_rx(struct tg3_napi *tnapi, int budget)
1da177e4 5037{
17375d25 5038 struct tg3 *tp = tnapi->tp;
f92905de 5039 u32 work_mask, rx_std_posted = 0;
4361935a 5040 u32 std_prod_idx, jmb_prod_idx;
72334482 5041 u32 sw_idx = tnapi->rx_rcb_ptr;
483ba50b 5042 u16 hw_idx;
1da177e4 5043 int received;
8fea32b9 5044 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
1da177e4 5045
8d9d7cfc 5046 hw_idx = *(tnapi->rx_rcb_prod_idx);
1da177e4
LT
5047 /*
5048 * We need to order the read of hw_idx and the read of
5049 * the opaque cookie.
5050 */
5051 rmb();
1da177e4
LT
5052 work_mask = 0;
5053 received = 0;
4361935a
MC
5054 std_prod_idx = tpr->rx_std_prod_idx;
5055 jmb_prod_idx = tpr->rx_jmb_prod_idx;
1da177e4 5056 while (sw_idx != hw_idx && budget > 0) {
afc081f8 5057 struct ring_info *ri;
72334482 5058 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
1da177e4
LT
5059 unsigned int len;
5060 struct sk_buff *skb;
5061 dma_addr_t dma_addr;
5062 u32 opaque_key, desc_idx, *post_ptr;
5063
5064 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
5065 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
5066 if (opaque_key == RXD_OPAQUE_RING_STD) {
8fea32b9 5067 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
4e5e4f0d 5068 dma_addr = dma_unmap_addr(ri, mapping);
21f581a5 5069 skb = ri->skb;
4361935a 5070 post_ptr = &std_prod_idx;
f92905de 5071 rx_std_posted++;
1da177e4 5072 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
8fea32b9 5073 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
4e5e4f0d 5074 dma_addr = dma_unmap_addr(ri, mapping);
21f581a5 5075 skb = ri->skb;
4361935a 5076 post_ptr = &jmb_prod_idx;
21f581a5 5077 } else
1da177e4 5078 goto next_pkt_nopost;
1da177e4
LT
5079
5080 work_mask |= opaque_key;
5081
5082 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
5083 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
5084 drop_it:
a3896167 5085 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
5086 desc_idx, *post_ptr);
5087 drop_it_no_recycle:
5088 /* Other statistics kept track of by card. */
b0057c51 5089 tp->rx_dropped++;
1da177e4
LT
5090 goto next_pkt;
5091 }
5092
ad829268
MC
5093 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
5094 ETH_FCS_LEN;
1da177e4 5095
d2757fc4 5096 if (len > TG3_RX_COPY_THRESH(tp)) {
1da177e4
LT
5097 int skb_size;
5098
86b21e59 5099 skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
afc081f8 5100 *post_ptr);
1da177e4
LT
5101 if (skb_size < 0)
5102 goto drop_it;
5103
287be12e 5104 pci_unmap_single(tp->pdev, dma_addr, skb_size,
1da177e4
LT
5105 PCI_DMA_FROMDEVICE);
5106
61e800cf
MC
5107 /* Ensure that the update to the skb happens
5108 * after the usage of the old DMA mapping.
5109 */
5110 smp_wmb();
5111
5112 ri->skb = NULL;
5113
1da177e4
LT
5114 skb_put(skb, len);
5115 } else {
5116 struct sk_buff *copy_skb;
5117
a3896167 5118 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
5119 desc_idx, *post_ptr);
5120
bf933c80 5121 copy_skb = netdev_alloc_skb(tp->dev, len +
9dc7a113 5122 TG3_RAW_IP_ALIGN);
1da177e4
LT
5123 if (copy_skb == NULL)
5124 goto drop_it_no_recycle;
5125
bf933c80 5126 skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
1da177e4
LT
5127 skb_put(copy_skb, len);
5128 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
d626f62b 5129 skb_copy_from_linear_data(skb, copy_skb->data, len);
1da177e4
LT
5130 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
5131
5132 /* We'll reuse the original ring buffer. */
5133 skb = copy_skb;
5134 }
5135
dc668910 5136 if ((tp->dev->features & NETIF_F_RXCSUM) &&
1da177e4
LT
5137 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
5138 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
5139 >> RXD_TCPCSUM_SHIFT) == 0xffff))
5140 skb->ip_summed = CHECKSUM_UNNECESSARY;
5141 else
bc8acf2c 5142 skb_checksum_none_assert(skb);
1da177e4
LT
5143
5144 skb->protocol = eth_type_trans(skb, tp->dev);
f7b493e0
MC
5145
5146 if (len > (tp->dev->mtu + ETH_HLEN) &&
5147 skb->protocol != htons(ETH_P_8021Q)) {
5148 dev_kfree_skb(skb);
b0057c51 5149 goto drop_it_no_recycle;
f7b493e0
MC
5150 }
5151
9dc7a113 5152 if (desc->type_flags & RXD_FLAG_VLAN &&
bf933c80
MC
5153 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
5154 __vlan_hwaccel_put_tag(skb,
5155 desc->err_vlan & RXD_VLAN_MASK);
9dc7a113 5156
bf933c80 5157 napi_gro_receive(&tnapi->napi, skb);
1da177e4 5158
1da177e4
LT
5159 received++;
5160 budget--;
5161
5162next_pkt:
5163 (*post_ptr)++;
f92905de
MC
5164
5165 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
2c49a44d
MC
5166 tpr->rx_std_prod_idx = std_prod_idx &
5167 tp->rx_std_ring_mask;
86cfe4ff
MC
5168 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5169 tpr->rx_std_prod_idx);
f92905de
MC
5170 work_mask &= ~RXD_OPAQUE_RING_STD;
5171 rx_std_posted = 0;
5172 }
1da177e4 5173next_pkt_nopost:
483ba50b 5174 sw_idx++;
7cb32cf2 5175 sw_idx &= tp->rx_ret_ring_mask;
52f6d697
MC
5176
5177 /* Refresh hw_idx to see if there is new work */
5178 if (sw_idx == hw_idx) {
8d9d7cfc 5179 hw_idx = *(tnapi->rx_rcb_prod_idx);
52f6d697
MC
5180 rmb();
5181 }
1da177e4
LT
5182 }
5183
5184 /* ACK the status ring. */
72334482
MC
5185 tnapi->rx_rcb_ptr = sw_idx;
5186 tw32_rx_mbox(tnapi->consmbox, sw_idx);
1da177e4
LT
5187
5188 /* Refill RX ring(s). */
63c3a66f 5189 if (!tg3_flag(tp, ENABLE_RSS)) {
b196c7e4 5190 if (work_mask & RXD_OPAQUE_RING_STD) {
2c49a44d
MC
5191 tpr->rx_std_prod_idx = std_prod_idx &
5192 tp->rx_std_ring_mask;
b196c7e4
MC
5193 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5194 tpr->rx_std_prod_idx);
5195 }
5196 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
2c49a44d
MC
5197 tpr->rx_jmb_prod_idx = jmb_prod_idx &
5198 tp->rx_jmb_ring_mask;
b196c7e4
MC
5199 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5200 tpr->rx_jmb_prod_idx);
5201 }
5202 mmiowb();
5203 } else if (work_mask) {
5204 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
5205 * updated before the producer indices can be updated.
5206 */
5207 smp_wmb();
5208
2c49a44d
MC
5209 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
5210 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
b196c7e4 5211
e4af1af9
MC
5212 if (tnapi != &tp->napi[1])
5213 napi_schedule(&tp->napi[1].napi);
1da177e4 5214 }
1da177e4
LT
5215
5216 return received;
5217}
5218
35f2d7d0 5219static void tg3_poll_link(struct tg3 *tp)
1da177e4 5220{
1da177e4 5221 /* handle link change and other phy events */
63c3a66f 5222 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
35f2d7d0
MC
5223 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
5224
1da177e4
LT
5225 if (sblk->status & SD_STATUS_LINK_CHG) {
5226 sblk->status = SD_STATUS_UPDATED |
35f2d7d0 5227 (sblk->status & ~SD_STATUS_LINK_CHG);
f47c11ee 5228 spin_lock(&tp->lock);
63c3a66f 5229 if (tg3_flag(tp, USE_PHYLIB)) {
dd477003
MC
5230 tw32_f(MAC_STATUS,
5231 (MAC_STATUS_SYNC_CHANGED |
5232 MAC_STATUS_CFG_CHANGED |
5233 MAC_STATUS_MI_COMPLETION |
5234 MAC_STATUS_LNKSTATE_CHANGED));
5235 udelay(40);
5236 } else
5237 tg3_setup_phy(tp, 0);
f47c11ee 5238 spin_unlock(&tp->lock);
1da177e4
LT
5239 }
5240 }
35f2d7d0
MC
5241}
5242
f89f38b8
MC
5243static int tg3_rx_prodring_xfer(struct tg3 *tp,
5244 struct tg3_rx_prodring_set *dpr,
5245 struct tg3_rx_prodring_set *spr)
b196c7e4
MC
5246{
5247 u32 si, di, cpycnt, src_prod_idx;
f89f38b8 5248 int i, err = 0;
b196c7e4
MC
5249
5250 while (1) {
5251 src_prod_idx = spr->rx_std_prod_idx;
5252
5253 /* Make sure updates to the rx_std_buffers[] entries and the
5254 * standard producer index are seen in the correct order.
5255 */
5256 smp_rmb();
5257
5258 if (spr->rx_std_cons_idx == src_prod_idx)
5259 break;
5260
5261 if (spr->rx_std_cons_idx < src_prod_idx)
5262 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
5263 else
2c49a44d
MC
5264 cpycnt = tp->rx_std_ring_mask + 1 -
5265 spr->rx_std_cons_idx;
b196c7e4 5266
2c49a44d
MC
5267 cpycnt = min(cpycnt,
5268 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
b196c7e4
MC
5269
5270 si = spr->rx_std_cons_idx;
5271 di = dpr->rx_std_prod_idx;
5272
e92967bf
MC
5273 for (i = di; i < di + cpycnt; i++) {
5274 if (dpr->rx_std_buffers[i].skb) {
5275 cpycnt = i - di;
f89f38b8 5276 err = -ENOSPC;
e92967bf
MC
5277 break;
5278 }
5279 }
5280
5281 if (!cpycnt)
5282 break;
5283
5284 /* Ensure that updates to the rx_std_buffers ring and the
5285 * shadowed hardware producer ring from tg3_recycle_skb() are
5286 * ordered correctly WRT the skb check above.
5287 */
5288 smp_rmb();
5289
b196c7e4
MC
5290 memcpy(&dpr->rx_std_buffers[di],
5291 &spr->rx_std_buffers[si],
5292 cpycnt * sizeof(struct ring_info));
5293
5294 for (i = 0; i < cpycnt; i++, di++, si++) {
5295 struct tg3_rx_buffer_desc *sbd, *dbd;
5296 sbd = &spr->rx_std[si];
5297 dbd = &dpr->rx_std[di];
5298 dbd->addr_hi = sbd->addr_hi;
5299 dbd->addr_lo = sbd->addr_lo;
5300 }
5301
2c49a44d
MC
5302 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
5303 tp->rx_std_ring_mask;
5304 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
5305 tp->rx_std_ring_mask;
b196c7e4
MC
5306 }
5307
5308 while (1) {
5309 src_prod_idx = spr->rx_jmb_prod_idx;
5310
5311 /* Make sure updates to the rx_jmb_buffers[] entries and
5312 * the jumbo producer index are seen in the correct order.
5313 */
5314 smp_rmb();
5315
5316 if (spr->rx_jmb_cons_idx == src_prod_idx)
5317 break;
5318
5319 if (spr->rx_jmb_cons_idx < src_prod_idx)
5320 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
5321 else
2c49a44d
MC
5322 cpycnt = tp->rx_jmb_ring_mask + 1 -
5323 spr->rx_jmb_cons_idx;
b196c7e4
MC
5324
5325 cpycnt = min(cpycnt,
2c49a44d 5326 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
b196c7e4
MC
5327
5328 si = spr->rx_jmb_cons_idx;
5329 di = dpr->rx_jmb_prod_idx;
5330
e92967bf
MC
5331 for (i = di; i < di + cpycnt; i++) {
5332 if (dpr->rx_jmb_buffers[i].skb) {
5333 cpycnt = i - di;
f89f38b8 5334 err = -ENOSPC;
e92967bf
MC
5335 break;
5336 }
5337 }
5338
5339 if (!cpycnt)
5340 break;
5341
5342 /* Ensure that updates to the rx_jmb_buffers ring and the
5343 * shadowed hardware producer ring from tg3_recycle_skb() are
5344 * ordered correctly WRT the skb check above.
5345 */
5346 smp_rmb();
5347
b196c7e4
MC
5348 memcpy(&dpr->rx_jmb_buffers[di],
5349 &spr->rx_jmb_buffers[si],
5350 cpycnt * sizeof(struct ring_info));
5351
5352 for (i = 0; i < cpycnt; i++, di++, si++) {
5353 struct tg3_rx_buffer_desc *sbd, *dbd;
5354 sbd = &spr->rx_jmb[si].std;
5355 dbd = &dpr->rx_jmb[di].std;
5356 dbd->addr_hi = sbd->addr_hi;
5357 dbd->addr_lo = sbd->addr_lo;
5358 }
5359
2c49a44d
MC
5360 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
5361 tp->rx_jmb_ring_mask;
5362 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
5363 tp->rx_jmb_ring_mask;
b196c7e4 5364 }
f89f38b8
MC
5365
5366 return err;
b196c7e4
MC
5367}
5368
35f2d7d0
MC
5369static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
5370{
5371 struct tg3 *tp = tnapi->tp;
1da177e4
LT
5372
5373 /* run TX completion thread */
f3f3f27e 5374 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
17375d25 5375 tg3_tx(tnapi);
63c3a66f 5376 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
4fd7ab59 5377 return work_done;
1da177e4
LT
5378 }
5379
1da177e4
LT
5380 /* run RX thread, within the bounds set by NAPI.
5381 * All RX "locking" is done by ensuring outside
bea3348e 5382 * code synchronizes with tg3->napi.poll()
1da177e4 5383 */
8d9d7cfc 5384 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
17375d25 5385 work_done += tg3_rx(tnapi, budget - work_done);
1da177e4 5386
63c3a66f 5387 if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
8fea32b9 5388 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
f89f38b8 5389 int i, err = 0;
e4af1af9
MC
5390 u32 std_prod_idx = dpr->rx_std_prod_idx;
5391 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
b196c7e4 5392
e4af1af9 5393 for (i = 1; i < tp->irq_cnt; i++)
f89f38b8 5394 err |= tg3_rx_prodring_xfer(tp, dpr,
8fea32b9 5395 &tp->napi[i].prodring);
b196c7e4
MC
5396
5397 wmb();
5398
e4af1af9
MC
5399 if (std_prod_idx != dpr->rx_std_prod_idx)
5400 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5401 dpr->rx_std_prod_idx);
b196c7e4 5402
e4af1af9
MC
5403 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
5404 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5405 dpr->rx_jmb_prod_idx);
b196c7e4
MC
5406
5407 mmiowb();
f89f38b8
MC
5408
5409 if (err)
5410 tw32_f(HOSTCC_MODE, tp->coal_now);
b196c7e4
MC
5411 }
5412
6f535763
DM
5413 return work_done;
5414}
5415
35f2d7d0
MC
5416static int tg3_poll_msix(struct napi_struct *napi, int budget)
5417{
5418 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5419 struct tg3 *tp = tnapi->tp;
5420 int work_done = 0;
5421 struct tg3_hw_status *sblk = tnapi->hw_status;
5422
5423 while (1) {
5424 work_done = tg3_poll_work(tnapi, work_done, budget);
5425
63c3a66f 5426 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
35f2d7d0
MC
5427 goto tx_recovery;
5428
5429 if (unlikely(work_done >= budget))
5430 break;
5431
c6cdf436 5432 /* tp->last_tag is used in tg3_int_reenable() below
35f2d7d0
MC
5433 * to tell the hw how much work has been processed,
5434 * so we must read it before checking for more work.
5435 */
5436 tnapi->last_tag = sblk->status_tag;
5437 tnapi->last_irq_tag = tnapi->last_tag;
5438 rmb();
5439
5440 /* check for RX/TX work to do */
6d40db7b
MC
5441 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
5442 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
35f2d7d0
MC
5443 napi_complete(napi);
5444 /* Reenable interrupts. */
5445 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
5446 mmiowb();
5447 break;
5448 }
5449 }
5450
5451 return work_done;
5452
5453tx_recovery:
5454 /* work_done is guaranteed to be less than budget. */
5455 napi_complete(napi);
5456 schedule_work(&tp->reset_task);
5457 return work_done;
5458}
5459
e64de4e6
MC
5460static void tg3_process_error(struct tg3 *tp)
5461{
5462 u32 val;
5463 bool real_error = false;
5464
63c3a66f 5465 if (tg3_flag(tp, ERROR_PROCESSED))
e64de4e6
MC
5466 return;
5467
5468 /* Check Flow Attention register */
5469 val = tr32(HOSTCC_FLOW_ATTN);
5470 if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
5471 netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
5472 real_error = true;
5473 }
5474
5475 if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
5476 netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
5477 real_error = true;
5478 }
5479
5480 if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
5481 netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
5482 real_error = true;
5483 }
5484
5485 if (!real_error)
5486 return;
5487
5488 tg3_dump_state(tp);
5489
63c3a66f 5490 tg3_flag_set(tp, ERROR_PROCESSED);
e64de4e6
MC
5491 schedule_work(&tp->reset_task);
5492}
5493
6f535763
DM
5494static int tg3_poll(struct napi_struct *napi, int budget)
5495{
8ef0442f
MC
5496 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5497 struct tg3 *tp = tnapi->tp;
6f535763 5498 int work_done = 0;
898a56f8 5499 struct tg3_hw_status *sblk = tnapi->hw_status;
6f535763
DM
5500
5501 while (1) {
e64de4e6
MC
5502 if (sblk->status & SD_STATUS_ERROR)
5503 tg3_process_error(tp);
5504
35f2d7d0
MC
5505 tg3_poll_link(tp);
5506
17375d25 5507 work_done = tg3_poll_work(tnapi, work_done, budget);
6f535763 5508
63c3a66f 5509 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
6f535763
DM
5510 goto tx_recovery;
5511
5512 if (unlikely(work_done >= budget))
5513 break;
5514
63c3a66f 5515 if (tg3_flag(tp, TAGGED_STATUS)) {
17375d25 5516 /* tp->last_tag is used in tg3_int_reenable() below
4fd7ab59
MC
5517 * to tell the hw how much work has been processed,
5518 * so we must read it before checking for more work.
5519 */
898a56f8
MC
5520 tnapi->last_tag = sblk->status_tag;
5521 tnapi->last_irq_tag = tnapi->last_tag;
4fd7ab59
MC
5522 rmb();
5523 } else
5524 sblk->status &= ~SD_STATUS_UPDATED;
6f535763 5525
17375d25 5526 if (likely(!tg3_has_work(tnapi))) {
288379f0 5527 napi_complete(napi);
17375d25 5528 tg3_int_reenable(tnapi);
6f535763
DM
5529 break;
5530 }
1da177e4
LT
5531 }
5532
bea3348e 5533 return work_done;
6f535763
DM
5534
5535tx_recovery:
4fd7ab59 5536 /* work_done is guaranteed to be less than budget. */
288379f0 5537 napi_complete(napi);
6f535763 5538 schedule_work(&tp->reset_task);
4fd7ab59 5539 return work_done;
1da177e4
LT
5540}
5541
66cfd1bd
MC
5542static void tg3_napi_disable(struct tg3 *tp)
5543{
5544 int i;
5545
5546 for (i = tp->irq_cnt - 1; i >= 0; i--)
5547 napi_disable(&tp->napi[i].napi);
5548}
5549
5550static void tg3_napi_enable(struct tg3 *tp)
5551{
5552 int i;
5553
5554 for (i = 0; i < tp->irq_cnt; i++)
5555 napi_enable(&tp->napi[i].napi);
5556}
5557
5558static void tg3_napi_init(struct tg3 *tp)
5559{
5560 int i;
5561
5562 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
5563 for (i = 1; i < tp->irq_cnt; i++)
5564 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
5565}
5566
5567static void tg3_napi_fini(struct tg3 *tp)
5568{
5569 int i;
5570
5571 for (i = 0; i < tp->irq_cnt; i++)
5572 netif_napi_del(&tp->napi[i].napi);
5573}
5574
5575static inline void tg3_netif_stop(struct tg3 *tp)
5576{
5577 tp->dev->trans_start = jiffies; /* prevent tx timeout */
5578 tg3_napi_disable(tp);
5579 netif_tx_disable(tp->dev);
5580}
5581
5582static inline void tg3_netif_start(struct tg3 *tp)
5583{
5584 /* NOTE: unconditional netif_tx_wake_all_queues is only
5585 * appropriate so long as all callers are assured to
5586 * have free tx slots (such as after tg3_init_hw)
5587 */
5588 netif_tx_wake_all_queues(tp->dev);
5589
5590 tg3_napi_enable(tp);
5591 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
5592 tg3_enable_ints(tp);
5593}
5594
f47c11ee
DM
5595static void tg3_irq_quiesce(struct tg3 *tp)
5596{
4f125f42
MC
5597 int i;
5598
f47c11ee
DM
5599 BUG_ON(tp->irq_sync);
5600
5601 tp->irq_sync = 1;
5602 smp_mb();
5603
4f125f42
MC
5604 for (i = 0; i < tp->irq_cnt; i++)
5605 synchronize_irq(tp->napi[i].irq_vec);
f47c11ee
DM
5606}
5607
f47c11ee
DM
5608/* Fully shutdown all tg3 driver activity elsewhere in the system.
5609 * If irq_sync is non-zero, then the IRQ handler must be synchronized
5610 * with as well. Most of the time, this is not necessary except when
5611 * shutting down the device.
5612 */
5613static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
5614{
46966545 5615 spin_lock_bh(&tp->lock);
f47c11ee
DM
5616 if (irq_sync)
5617 tg3_irq_quiesce(tp);
f47c11ee
DM
5618}
5619
5620static inline void tg3_full_unlock(struct tg3 *tp)
5621{
f47c11ee
DM
5622 spin_unlock_bh(&tp->lock);
5623}
5624
fcfa0a32
MC
5625/* One-shot MSI handler - Chip automatically disables interrupt
5626 * after sending MSI so driver doesn't have to do it.
5627 */
7d12e780 5628static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
fcfa0a32 5629{
09943a18
MC
5630 struct tg3_napi *tnapi = dev_id;
5631 struct tg3 *tp = tnapi->tp;
fcfa0a32 5632
898a56f8 5633 prefetch(tnapi->hw_status);
0c1d0e2b
MC
5634 if (tnapi->rx_rcb)
5635 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
fcfa0a32
MC
5636
5637 if (likely(!tg3_irq_sync(tp)))
09943a18 5638 napi_schedule(&tnapi->napi);
fcfa0a32
MC
5639
5640 return IRQ_HANDLED;
5641}
5642
88b06bc2
MC
5643/* MSI ISR - No need to check for interrupt sharing and no need to
5644 * flush status block and interrupt mailbox. PCI ordering rules
5645 * guarantee that MSI will arrive after the status block.
5646 */
7d12e780 5647static irqreturn_t tg3_msi(int irq, void *dev_id)
88b06bc2 5648{
09943a18
MC
5649 struct tg3_napi *tnapi = dev_id;
5650 struct tg3 *tp = tnapi->tp;
88b06bc2 5651
898a56f8 5652 prefetch(tnapi->hw_status);
0c1d0e2b
MC
5653 if (tnapi->rx_rcb)
5654 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
88b06bc2 5655 /*
fac9b83e 5656 * Writing any value to intr-mbox-0 clears PCI INTA# and
88b06bc2 5657 * chip-internal interrupt pending events.
fac9b83e 5658 * Writing non-zero to intr-mbox-0 additional tells the
88b06bc2
MC
5659 * NIC to stop sending us irqs, engaging "in-intr-handler"
5660 * event coalescing.
5661 */
5662 tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
61487480 5663 if (likely(!tg3_irq_sync(tp)))
09943a18 5664 napi_schedule(&tnapi->napi);
61487480 5665
88b06bc2
MC
5666 return IRQ_RETVAL(1);
5667}
5668
7d12e780 5669static irqreturn_t tg3_interrupt(int irq, void *dev_id)
1da177e4 5670{
09943a18
MC
5671 struct tg3_napi *tnapi = dev_id;
5672 struct tg3 *tp = tnapi->tp;
898a56f8 5673 struct tg3_hw_status *sblk = tnapi->hw_status;
1da177e4
LT
5674 unsigned int handled = 1;
5675
1da177e4
LT
5676 /* In INTx mode, it is possible for the interrupt to arrive at
5677 * the CPU before the status block posted prior to the interrupt.
5678 * Reading the PCI State register will confirm whether the
5679 * interrupt is ours and will flush the status block.
5680 */
d18edcb2 5681 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
63c3a66f 5682 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
5683 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5684 handled = 0;
f47c11ee 5685 goto out;
fac9b83e 5686 }
d18edcb2
MC
5687 }
5688
5689 /*
5690 * Writing any value to intr-mbox-0 clears PCI INTA# and
5691 * chip-internal interrupt pending events.
5692 * Writing non-zero to intr-mbox-0 additional tells the
5693 * NIC to stop sending us irqs, engaging "in-intr-handler"
5694 * event coalescing.
c04cb347
MC
5695 *
5696 * Flush the mailbox to de-assert the IRQ immediately to prevent
5697 * spurious interrupts. The flush impacts performance but
5698 * excessive spurious interrupts can be worse in some cases.
d18edcb2 5699 */
c04cb347 5700 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
d18edcb2
MC
5701 if (tg3_irq_sync(tp))
5702 goto out;
5703 sblk->status &= ~SD_STATUS_UPDATED;
17375d25 5704 if (likely(tg3_has_work(tnapi))) {
72334482 5705 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
09943a18 5706 napi_schedule(&tnapi->napi);
d18edcb2
MC
5707 } else {
5708 /* No work, shared interrupt perhaps? re-enable
5709 * interrupts, and flush that PCI write
5710 */
5711 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
5712 0x00000000);
fac9b83e 5713 }
f47c11ee 5714out:
fac9b83e
DM
5715 return IRQ_RETVAL(handled);
5716}
5717
7d12e780 5718static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
fac9b83e 5719{
09943a18
MC
5720 struct tg3_napi *tnapi = dev_id;
5721 struct tg3 *tp = tnapi->tp;
898a56f8 5722 struct tg3_hw_status *sblk = tnapi->hw_status;
fac9b83e
DM
5723 unsigned int handled = 1;
5724
fac9b83e
DM
5725 /* In INTx mode, it is possible for the interrupt to arrive at
5726 * the CPU before the status block posted prior to the interrupt.
5727 * Reading the PCI State register will confirm whether the
5728 * interrupt is ours and will flush the status block.
5729 */
898a56f8 5730 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
63c3a66f 5731 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
5732 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5733 handled = 0;
f47c11ee 5734 goto out;
1da177e4 5735 }
d18edcb2
MC
5736 }
5737
5738 /*
5739 * writing any value to intr-mbox-0 clears PCI INTA# and
5740 * chip-internal interrupt pending events.
5741 * writing non-zero to intr-mbox-0 additional tells the
5742 * NIC to stop sending us irqs, engaging "in-intr-handler"
5743 * event coalescing.
c04cb347
MC
5744 *
5745 * Flush the mailbox to de-assert the IRQ immediately to prevent
5746 * spurious interrupts. The flush impacts performance but
5747 * excessive spurious interrupts can be worse in some cases.
d18edcb2 5748 */
c04cb347 5749 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
624f8e50
MC
5750
5751 /*
5752 * In a shared interrupt configuration, sometimes other devices'
5753 * interrupts will scream. We record the current status tag here
5754 * so that the above check can report that the screaming interrupts
5755 * are unhandled. Eventually they will be silenced.
5756 */
898a56f8 5757 tnapi->last_irq_tag = sblk->status_tag;
624f8e50 5758
d18edcb2
MC
5759 if (tg3_irq_sync(tp))
5760 goto out;
624f8e50 5761
72334482 5762 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
624f8e50 5763
09943a18 5764 napi_schedule(&tnapi->napi);
624f8e50 5765
f47c11ee 5766out:
1da177e4
LT
5767 return IRQ_RETVAL(handled);
5768}
5769
7938109f 5770/* ISR for interrupt test */
7d12e780 5771static irqreturn_t tg3_test_isr(int irq, void *dev_id)
7938109f 5772{
09943a18
MC
5773 struct tg3_napi *tnapi = dev_id;
5774 struct tg3 *tp = tnapi->tp;
898a56f8 5775 struct tg3_hw_status *sblk = tnapi->hw_status;
7938109f 5776
f9804ddb
MC
5777 if ((sblk->status & SD_STATUS_UPDATED) ||
5778 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
b16250e3 5779 tg3_disable_ints(tp);
7938109f
MC
5780 return IRQ_RETVAL(1);
5781 }
5782 return IRQ_RETVAL(0);
5783}
5784
8e7a22e3 5785static int tg3_init_hw(struct tg3 *, int);
944d980e 5786static int tg3_halt(struct tg3 *, int, int);
1da177e4 5787
b9ec6c1b
MC
5788/* Restart hardware after configuration changes, self-test, etc.
5789 * Invoked with tp->lock held.
5790 */
5791static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
78c6146f
ED
5792 __releases(tp->lock)
5793 __acquires(tp->lock)
b9ec6c1b
MC
5794{
5795 int err;
5796
5797 err = tg3_init_hw(tp, reset_phy);
5798 if (err) {
5129c3a3
MC
5799 netdev_err(tp->dev,
5800 "Failed to re-initialize device, aborting\n");
b9ec6c1b
MC
5801 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
5802 tg3_full_unlock(tp);
5803 del_timer_sync(&tp->timer);
5804 tp->irq_sync = 0;
fed97810 5805 tg3_napi_enable(tp);
b9ec6c1b
MC
5806 dev_close(tp->dev);
5807 tg3_full_lock(tp, 0);
5808 }
5809 return err;
5810}
5811
1da177e4
LT
5812#ifdef CONFIG_NET_POLL_CONTROLLER
5813static void tg3_poll_controller(struct net_device *dev)
5814{
4f125f42 5815 int i;
88b06bc2
MC
5816 struct tg3 *tp = netdev_priv(dev);
5817
4f125f42 5818 for (i = 0; i < tp->irq_cnt; i++)
fe234f0e 5819 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
1da177e4
LT
5820}
5821#endif
5822
c4028958 5823static void tg3_reset_task(struct work_struct *work)
1da177e4 5824{
c4028958 5825 struct tg3 *tp = container_of(work, struct tg3, reset_task);
b02fd9e3 5826 int err;
1da177e4
LT
5827 unsigned int restart_timer;
5828
7faa006f 5829 tg3_full_lock(tp, 0);
7faa006f
MC
5830
5831 if (!netif_running(tp->dev)) {
7faa006f
MC
5832 tg3_full_unlock(tp);
5833 return;
5834 }
5835
5836 tg3_full_unlock(tp);
5837
b02fd9e3
MC
5838 tg3_phy_stop(tp);
5839
1da177e4
LT
5840 tg3_netif_stop(tp);
5841
f47c11ee 5842 tg3_full_lock(tp, 1);
1da177e4 5843
63c3a66f
JP
5844 restart_timer = tg3_flag(tp, RESTART_TIMER);
5845 tg3_flag_clear(tp, RESTART_TIMER);
1da177e4 5846
63c3a66f 5847 if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
df3e6548
MC
5848 tp->write32_tx_mbox = tg3_write32_tx_mbox;
5849 tp->write32_rx_mbox = tg3_write_flush_reg32;
63c3a66f
JP
5850 tg3_flag_set(tp, MBOX_WRITE_REORDER);
5851 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
df3e6548
MC
5852 }
5853
944d980e 5854 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
b02fd9e3
MC
5855 err = tg3_init_hw(tp, 1);
5856 if (err)
b9ec6c1b 5857 goto out;
1da177e4
LT
5858
5859 tg3_netif_start(tp);
5860
1da177e4
LT
5861 if (restart_timer)
5862 mod_timer(&tp->timer, jiffies + 1);
7faa006f 5863
b9ec6c1b 5864out:
7faa006f 5865 tg3_full_unlock(tp);
b02fd9e3
MC
5866
5867 if (!err)
5868 tg3_phy_start(tp);
1da177e4
LT
5869}
5870
5871static void tg3_tx_timeout(struct net_device *dev)
5872{
5873 struct tg3 *tp = netdev_priv(dev);
5874
b0408751 5875 if (netif_msg_tx_err(tp)) {
05dbe005 5876 netdev_err(dev, "transmit timed out, resetting\n");
97bd8e49 5877 tg3_dump_state(tp);
b0408751 5878 }
1da177e4
LT
5879
5880 schedule_work(&tp->reset_task);
5881}
5882
c58ec932
MC
5883/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
5884static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
5885{
5886 u32 base = (u32) mapping & 0xffffffff;
5887
807540ba 5888 return (base > 0xffffdcc0) && (base + len + 8 < base);
c58ec932
MC
5889}
5890
72f2afb8
MC
5891/* Test for DMA addresses > 40-bit */
5892static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
5893 int len)
5894{
5895#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
63c3a66f 5896 if (tg3_flag(tp, 40BIT_DMA_BUG))
807540ba 5897 return ((u64) mapping + len) > DMA_BIT_MASK(40);
72f2afb8
MC
5898 return 0;
5899#else
5900 return 0;
5901#endif
5902}
5903
2ffcc981
MC
5904static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
5905 dma_addr_t mapping, int len, u32 flags,
5906 u32 mss_and_is_end)
5907{
5908 struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
5909 int is_end = (mss_and_is_end & 0x1);
5910 u32 mss = (mss_and_is_end >> 1);
5911 u32 vlan_tag = 0;
5912
5913 if (is_end)
5914 flags |= TXD_FLAG_END;
5915 if (flags & TXD_FLAG_VLAN) {
5916 vlan_tag = flags >> 16;
5917 flags &= 0xffff;
5918 }
5919 vlan_tag |= (mss << TXD_MSS_SHIFT);
5920
5921 txd->addr_hi = ((u64) mapping >> 32);
5922 txd->addr_lo = ((u64) mapping & 0xffffffff);
5923 txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
5924 txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
5925}
1da177e4 5926
432aa7ed
MC
5927static void tg3_skb_error_unmap(struct tg3_napi *tnapi,
5928 struct sk_buff *skb, int last)
5929{
5930 int i;
5931 u32 entry = tnapi->tx_prod;
5932 struct ring_info *txb = &tnapi->tx_buffers[entry];
5933
5934 pci_unmap_single(tnapi->tp->pdev,
5935 dma_unmap_addr(txb, mapping),
5936 skb_headlen(skb),
5937 PCI_DMA_TODEVICE);
9a2e0fb0 5938 for (i = 0; i < last; i++) {
432aa7ed
MC
5939 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5940
5941 entry = NEXT_TX(entry);
5942 txb = &tnapi->tx_buffers[entry];
5943
5944 pci_unmap_page(tnapi->tp->pdev,
5945 dma_unmap_addr(txb, mapping),
5946 frag->size, PCI_DMA_TODEVICE);
5947 }
5948}
5949
72f2afb8 5950/* Workaround 4GB and 40-bit hardware DMA bugs. */
24f4efd4 5951static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
432aa7ed
MC
5952 struct sk_buff *skb,
5953 u32 base_flags, u32 mss)
1da177e4 5954{
24f4efd4 5955 struct tg3 *tp = tnapi->tp;
41588ba1 5956 struct sk_buff *new_skb;
c58ec932 5957 dma_addr_t new_addr = 0;
432aa7ed
MC
5958 u32 entry = tnapi->tx_prod;
5959 int ret = 0;
1da177e4 5960
41588ba1
MC
5961 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
5962 new_skb = skb_copy(skb, GFP_ATOMIC);
5963 else {
5964 int more_headroom = 4 - ((unsigned long)skb->data & 3);
5965
5966 new_skb = skb_copy_expand(skb,
5967 skb_headroom(skb) + more_headroom,
5968 skb_tailroom(skb), GFP_ATOMIC);
5969 }
5970
1da177e4 5971 if (!new_skb) {
c58ec932
MC
5972 ret = -1;
5973 } else {
5974 /* New SKB is guaranteed to be linear. */
f4188d8a
AD
5975 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
5976 PCI_DMA_TODEVICE);
5977 /* Make sure the mapping succeeded */
5978 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
5979 ret = -1;
5980 dev_kfree_skb(new_skb);
90079ce8 5981
c58ec932
MC
5982 /* Make sure new skb does not cross any 4G boundaries.
5983 * Drop the packet if it does.
5984 */
eb69d564 5985 } else if (tg3_4g_overflow_test(new_addr, new_skb->len)) {
f4188d8a
AD
5986 pci_unmap_single(tp->pdev, new_addr, new_skb->len,
5987 PCI_DMA_TODEVICE);
c58ec932
MC
5988 ret = -1;
5989 dev_kfree_skb(new_skb);
c58ec932 5990 } else {
432aa7ed
MC
5991 tnapi->tx_buffers[entry].skb = new_skb;
5992 dma_unmap_addr_set(&tnapi->tx_buffers[entry],
5993 mapping, new_addr);
5994
f3f3f27e 5995 tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
c58ec932 5996 base_flags, 1 | (mss << 1));
f4188d8a 5997 }
1da177e4
LT
5998 }
5999
6000 dev_kfree_skb(skb);
6001
c58ec932 6002 return ret;
1da177e4
LT
6003}
6004
2ffcc981 6005static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
52c0fd83
MC
6006
6007/* Use GSO to workaround a rare TSO bug that may be triggered when the
6008 * TSO header is greater than 80 bytes.
6009 */
6010static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
6011{
6012 struct sk_buff *segs, *nskb;
f3f3f27e 6013 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
52c0fd83
MC
6014
6015 /* Estimate the number of fragments in the worst case */
f3f3f27e 6016 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
52c0fd83 6017 netif_stop_queue(tp->dev);
f65aac16
MC
6018
6019 /* netif_tx_stop_queue() must be done before checking
6020 * checking tx index in tg3_tx_avail() below, because in
6021 * tg3_tx(), we update tx index before checking for
6022 * netif_tx_queue_stopped().
6023 */
6024 smp_mb();
f3f3f27e 6025 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
7f62ad5d
MC
6026 return NETDEV_TX_BUSY;
6027
6028 netif_wake_queue(tp->dev);
52c0fd83
MC
6029 }
6030
6031 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
801678c5 6032 if (IS_ERR(segs))
52c0fd83
MC
6033 goto tg3_tso_bug_end;
6034
6035 do {
6036 nskb = segs;
6037 segs = segs->next;
6038 nskb->next = NULL;
2ffcc981 6039 tg3_start_xmit(nskb, tp->dev);
52c0fd83
MC
6040 } while (segs);
6041
6042tg3_tso_bug_end:
6043 dev_kfree_skb(skb);
6044
6045 return NETDEV_TX_OK;
6046}
52c0fd83 6047
5a6f3074 6048/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
63c3a66f 6049 * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
5a6f3074 6050 */
2ffcc981 6051static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
1da177e4
LT
6052{
6053 struct tg3 *tp = netdev_priv(dev);
1da177e4 6054 u32 len, entry, base_flags, mss;
432aa7ed 6055 int i = -1, would_hit_hwbug;
90079ce8 6056 dma_addr_t mapping;
24f4efd4
MC
6057 struct tg3_napi *tnapi;
6058 struct netdev_queue *txq;
432aa7ed 6059 unsigned int last;
f4188d8a 6060
24f4efd4
MC
6061 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
6062 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
63c3a66f 6063 if (tg3_flag(tp, ENABLE_TSS))
24f4efd4 6064 tnapi++;
1da177e4 6065
00b70504 6066 /* We are running in BH disabled context with netif_tx_lock
bea3348e 6067 * and TX reclaim runs via tp->napi.poll inside of a software
f47c11ee
DM
6068 * interrupt. Furthermore, IRQ processing runs lockless so we have
6069 * no IRQ context deadlocks to worry about either. Rejoice!
1da177e4 6070 */
f3f3f27e 6071 if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
24f4efd4
MC
6072 if (!netif_tx_queue_stopped(txq)) {
6073 netif_tx_stop_queue(txq);
1f064a87
SH
6074
6075 /* This is a hard error, log it. */
5129c3a3
MC
6076 netdev_err(dev,
6077 "BUG! Tx Ring full when queue awake!\n");
1f064a87 6078 }
1da177e4
LT
6079 return NETDEV_TX_BUSY;
6080 }
6081
f3f3f27e 6082 entry = tnapi->tx_prod;
1da177e4 6083 base_flags = 0;
84fa7933 6084 if (skb->ip_summed == CHECKSUM_PARTIAL)
1da177e4 6085 base_flags |= TXD_FLAG_TCPUDP_CSUM;
24f4efd4 6086
be98da6a
MC
6087 mss = skb_shinfo(skb)->gso_size;
6088 if (mss) {
eddc9ec5 6089 struct iphdr *iph;
34195c3d 6090 u32 tcp_opt_len, hdr_len;
1da177e4
LT
6091
6092 if (skb_header_cloned(skb) &&
6093 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
6094 dev_kfree_skb(skb);
6095 goto out_unlock;
6096 }
6097
34195c3d 6098 iph = ip_hdr(skb);
ab6a5bb6 6099 tcp_opt_len = tcp_optlen(skb);
1da177e4 6100
02e96080 6101 if (skb_is_gso_v6(skb)) {
34195c3d
MC
6102 hdr_len = skb_headlen(skb) - ETH_HLEN;
6103 } else {
6104 u32 ip_tcp_len;
6105
6106 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
6107 hdr_len = ip_tcp_len + tcp_opt_len;
6108
6109 iph->check = 0;
6110 iph->tot_len = htons(mss + hdr_len);
6111 }
6112
52c0fd83 6113 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
63c3a66f 6114 tg3_flag(tp, TSO_BUG))
de6f31eb 6115 return tg3_tso_bug(tp, skb);
52c0fd83 6116
1da177e4
LT
6117 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
6118 TXD_FLAG_CPU_POST_DMA);
6119
63c3a66f
JP
6120 if (tg3_flag(tp, HW_TSO_1) ||
6121 tg3_flag(tp, HW_TSO_2) ||
6122 tg3_flag(tp, HW_TSO_3)) {
aa8223c7 6123 tcp_hdr(skb)->check = 0;
1da177e4 6124 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
aa8223c7
ACM
6125 } else
6126 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6127 iph->daddr, 0,
6128 IPPROTO_TCP,
6129 0);
1da177e4 6130
63c3a66f 6131 if (tg3_flag(tp, HW_TSO_3)) {
615774fe
MC
6132 mss |= (hdr_len & 0xc) << 12;
6133 if (hdr_len & 0x10)
6134 base_flags |= 0x00000010;
6135 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 6136 } else if (tg3_flag(tp, HW_TSO_2))
92c6b8d1 6137 mss |= hdr_len << 9;
63c3a66f 6138 else if (tg3_flag(tp, HW_TSO_1) ||
92c6b8d1 6139 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
eddc9ec5 6140 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
6141 int tsflags;
6142
eddc9ec5 6143 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
6144 mss |= (tsflags << 11);
6145 }
6146 } else {
eddc9ec5 6147 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
6148 int tsflags;
6149
eddc9ec5 6150 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
6151 base_flags |= tsflags << 12;
6152 }
6153 }
6154 }
bf933c80 6155
eab6d18d 6156 if (vlan_tx_tag_present(skb))
1da177e4
LT
6157 base_flags |= (TXD_FLAG_VLAN |
6158 (vlan_tx_tag_get(skb) << 16));
1da177e4 6159
63c3a66f 6160 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
8fc2f995 6161 !mss && skb->len > VLAN_ETH_FRAME_LEN)
615774fe
MC
6162 base_flags |= TXD_FLAG_JMB_PKT;
6163
f4188d8a
AD
6164 len = skb_headlen(skb);
6165
6166 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
6167 if (pci_dma_mapping_error(tp->pdev, mapping)) {
90079ce8
DM
6168 dev_kfree_skb(skb);
6169 goto out_unlock;
6170 }
6171
f3f3f27e 6172 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 6173 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
1da177e4
LT
6174
6175 would_hit_hwbug = 0;
6176
63c3a66f 6177 if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
92c6b8d1
MC
6178 would_hit_hwbug = 1;
6179
eb69d564 6180 if (tg3_4g_overflow_test(mapping, len))
0e1406dd
MC
6181 would_hit_hwbug = 1;
6182
daf9a553 6183 if (tg3_40bit_overflow_test(tp, mapping, len))
41588ba1 6184 would_hit_hwbug = 1;
0e1406dd 6185
63c3a66f 6186 if (tg3_flag(tp, 5701_DMA_BUG))
c58ec932 6187 would_hit_hwbug = 1;
1da177e4 6188
f3f3f27e 6189 tg3_set_txd(tnapi, entry, mapping, len, base_flags,
1da177e4
LT
6190 (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
6191
6192 entry = NEXT_TX(entry);
6193
6194 /* Now loop through additional data fragments, and queue them. */
6195 if (skb_shinfo(skb)->nr_frags > 0) {
1da177e4
LT
6196 last = skb_shinfo(skb)->nr_frags - 1;
6197 for (i = 0; i <= last; i++) {
6198 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6199
6200 len = frag->size;
f4188d8a
AD
6201 mapping = pci_map_page(tp->pdev,
6202 frag->page,
6203 frag->page_offset,
6204 len, PCI_DMA_TODEVICE);
1da177e4 6205
f3f3f27e 6206 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 6207 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a
AD
6208 mapping);
6209 if (pci_dma_mapping_error(tp->pdev, mapping))
6210 goto dma_error;
1da177e4 6211
63c3a66f 6212 if (tg3_flag(tp, SHORT_DMA_BUG) &&
92c6b8d1
MC
6213 len <= 8)
6214 would_hit_hwbug = 1;
6215
eb69d564 6216 if (tg3_4g_overflow_test(mapping, len))
c58ec932 6217 would_hit_hwbug = 1;
1da177e4 6218
daf9a553 6219 if (tg3_40bit_overflow_test(tp, mapping, len))
72f2afb8
MC
6220 would_hit_hwbug = 1;
6221
63c3a66f
JP
6222 if (tg3_flag(tp, HW_TSO_1) ||
6223 tg3_flag(tp, HW_TSO_2) ||
6224 tg3_flag(tp, HW_TSO_3))
f3f3f27e 6225 tg3_set_txd(tnapi, entry, mapping, len,
1da177e4
LT
6226 base_flags, (i == last)|(mss << 1));
6227 else
f3f3f27e 6228 tg3_set_txd(tnapi, entry, mapping, len,
1da177e4
LT
6229 base_flags, (i == last));
6230
6231 entry = NEXT_TX(entry);
6232 }
6233 }
6234
6235 if (would_hit_hwbug) {
432aa7ed 6236 tg3_skb_error_unmap(tnapi, skb, i);
1da177e4
LT
6237
6238 /* If the workaround fails due to memory/mapping
6239 * failure, silently drop this packet.
6240 */
432aa7ed 6241 if (tigon3_dma_hwbug_workaround(tnapi, skb, base_flags, mss))
1da177e4
LT
6242 goto out_unlock;
6243
432aa7ed 6244 entry = NEXT_TX(tnapi->tx_prod);
1da177e4
LT
6245 }
6246
d515b450
RC
6247 skb_tx_timestamp(skb);
6248
1da177e4 6249 /* Packets are ready, update Tx producer idx local and on card. */
24f4efd4 6250 tw32_tx_mbox(tnapi->prodmbox, entry);
1da177e4 6251
f3f3f27e
MC
6252 tnapi->tx_prod = entry;
6253 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
24f4efd4 6254 netif_tx_stop_queue(txq);
f65aac16
MC
6255
6256 /* netif_tx_stop_queue() must be done before checking
6257 * checking tx index in tg3_tx_avail() below, because in
6258 * tg3_tx(), we update tx index before checking for
6259 * netif_tx_queue_stopped().
6260 */
6261 smp_mb();
f3f3f27e 6262 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
24f4efd4 6263 netif_tx_wake_queue(txq);
51b91468 6264 }
1da177e4
LT
6265
6266out_unlock:
cdd0db05 6267 mmiowb();
1da177e4
LT
6268
6269 return NETDEV_TX_OK;
f4188d8a
AD
6270
6271dma_error:
432aa7ed 6272 tg3_skb_error_unmap(tnapi, skb, i);
f4188d8a 6273 dev_kfree_skb(skb);
432aa7ed 6274 tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
f4188d8a 6275 return NETDEV_TX_OK;
1da177e4
LT
6276}
6277
06c03c02
MB
6278static void tg3_set_loopback(struct net_device *dev, u32 features)
6279{
6280 struct tg3 *tp = netdev_priv(dev);
6281
6282 if (features & NETIF_F_LOOPBACK) {
6283 if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
6284 return;
6285
6286 /*
6287 * Clear MAC_MODE_HALF_DUPLEX or you won't get packets back in
6288 * loopback mode if Half-Duplex mode was negotiated earlier.
6289 */
6290 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
6291
6292 /* Enable internal MAC loopback mode */
6293 tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
6294 spin_lock_bh(&tp->lock);
6295 tw32(MAC_MODE, tp->mac_mode);
6296 netif_carrier_on(tp->dev);
6297 spin_unlock_bh(&tp->lock);
6298 netdev_info(dev, "Internal MAC loopback mode enabled.\n");
6299 } else {
6300 if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
6301 return;
6302
6303 /* Disable internal MAC loopback mode */
6304 tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
6305 spin_lock_bh(&tp->lock);
6306 tw32(MAC_MODE, tp->mac_mode);
6307 /* Force link status check */
6308 tg3_setup_phy(tp, 1);
6309 spin_unlock_bh(&tp->lock);
6310 netdev_info(dev, "Internal MAC loopback mode disabled.\n");
6311 }
6312}
6313
dc668910
MM
6314static u32 tg3_fix_features(struct net_device *dev, u32 features)
6315{
6316 struct tg3 *tp = netdev_priv(dev);
6317
63c3a66f 6318 if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
dc668910
MM
6319 features &= ~NETIF_F_ALL_TSO;
6320
6321 return features;
6322}
6323
06c03c02
MB
6324static int tg3_set_features(struct net_device *dev, u32 features)
6325{
6326 u32 changed = dev->features ^ features;
6327
6328 if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
6329 tg3_set_loopback(dev, features);
6330
6331 return 0;
6332}
6333
1da177e4
LT
6334static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
6335 int new_mtu)
6336{
6337 dev->mtu = new_mtu;
6338
ef7f5ec0 6339 if (new_mtu > ETH_DATA_LEN) {
63c3a66f 6340 if (tg3_flag(tp, 5780_CLASS)) {
dc668910 6341 netdev_update_features(dev);
63c3a66f 6342 tg3_flag_clear(tp, TSO_CAPABLE);
859a5887 6343 } else {
63c3a66f 6344 tg3_flag_set(tp, JUMBO_RING_ENABLE);
859a5887 6345 }
ef7f5ec0 6346 } else {
63c3a66f
JP
6347 if (tg3_flag(tp, 5780_CLASS)) {
6348 tg3_flag_set(tp, TSO_CAPABLE);
dc668910
MM
6349 netdev_update_features(dev);
6350 }
63c3a66f 6351 tg3_flag_clear(tp, JUMBO_RING_ENABLE);
ef7f5ec0 6352 }
1da177e4
LT
6353}
6354
6355static int tg3_change_mtu(struct net_device *dev, int new_mtu)
6356{
6357 struct tg3 *tp = netdev_priv(dev);
b9ec6c1b 6358 int err;
1da177e4
LT
6359
6360 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
6361 return -EINVAL;
6362
6363 if (!netif_running(dev)) {
6364 /* We'll just catch it later when the
6365 * device is up'd.
6366 */
6367 tg3_set_mtu(dev, tp, new_mtu);
6368 return 0;
6369 }
6370
b02fd9e3
MC
6371 tg3_phy_stop(tp);
6372
1da177e4 6373 tg3_netif_stop(tp);
f47c11ee
DM
6374
6375 tg3_full_lock(tp, 1);
1da177e4 6376
944d980e 6377 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
6378
6379 tg3_set_mtu(dev, tp, new_mtu);
6380
b9ec6c1b 6381 err = tg3_restart_hw(tp, 0);
1da177e4 6382
b9ec6c1b
MC
6383 if (!err)
6384 tg3_netif_start(tp);
1da177e4 6385
f47c11ee 6386 tg3_full_unlock(tp);
1da177e4 6387
b02fd9e3
MC
6388 if (!err)
6389 tg3_phy_start(tp);
6390
b9ec6c1b 6391 return err;
1da177e4
LT
6392}
6393
21f581a5
MC
6394static void tg3_rx_prodring_free(struct tg3 *tp,
6395 struct tg3_rx_prodring_set *tpr)
1da177e4 6396{
1da177e4
LT
6397 int i;
6398
8fea32b9 6399 if (tpr != &tp->napi[0].prodring) {
b196c7e4 6400 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
2c49a44d 6401 i = (i + 1) & tp->rx_std_ring_mask)
b196c7e4
MC
6402 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6403 tp->rx_pkt_map_sz);
6404
63c3a66f 6405 if (tg3_flag(tp, JUMBO_CAPABLE)) {
b196c7e4
MC
6406 for (i = tpr->rx_jmb_cons_idx;
6407 i != tpr->rx_jmb_prod_idx;
2c49a44d 6408 i = (i + 1) & tp->rx_jmb_ring_mask) {
b196c7e4
MC
6409 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6410 TG3_RX_JMB_MAP_SZ);
6411 }
6412 }
6413
2b2cdb65 6414 return;
b196c7e4 6415 }
1da177e4 6416
2c49a44d 6417 for (i = 0; i <= tp->rx_std_ring_mask; i++)
2b2cdb65
MC
6418 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6419 tp->rx_pkt_map_sz);
1da177e4 6420
63c3a66f 6421 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 6422 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
2b2cdb65
MC
6423 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6424 TG3_RX_JMB_MAP_SZ);
1da177e4
LT
6425 }
6426}
6427
c6cdf436 6428/* Initialize rx rings for packet processing.
1da177e4
LT
6429 *
6430 * The chip has been shut down and the driver detached from
6431 * the networking, so no interrupts or new tx packets will
6432 * end up in the driver. tp->{tx,}lock are held and thus
6433 * we may not sleep.
6434 */
21f581a5
MC
6435static int tg3_rx_prodring_alloc(struct tg3 *tp,
6436 struct tg3_rx_prodring_set *tpr)
1da177e4 6437{
287be12e 6438 u32 i, rx_pkt_dma_sz;
1da177e4 6439
b196c7e4
MC
6440 tpr->rx_std_cons_idx = 0;
6441 tpr->rx_std_prod_idx = 0;
6442 tpr->rx_jmb_cons_idx = 0;
6443 tpr->rx_jmb_prod_idx = 0;
6444
8fea32b9 6445 if (tpr != &tp->napi[0].prodring) {
2c49a44d
MC
6446 memset(&tpr->rx_std_buffers[0], 0,
6447 TG3_RX_STD_BUFF_RING_SIZE(tp));
48035728 6448 if (tpr->rx_jmb_buffers)
2b2cdb65 6449 memset(&tpr->rx_jmb_buffers[0], 0,
2c49a44d 6450 TG3_RX_JMB_BUFF_RING_SIZE(tp));
2b2cdb65
MC
6451 goto done;
6452 }
6453
1da177e4 6454 /* Zero out all descriptors. */
2c49a44d 6455 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
1da177e4 6456
287be12e 6457 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
63c3a66f 6458 if (tg3_flag(tp, 5780_CLASS) &&
287be12e
MC
6459 tp->dev->mtu > ETH_DATA_LEN)
6460 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
6461 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
7e72aad4 6462
1da177e4
LT
6463 /* Initialize invariants of the rings, we only set this
6464 * stuff once. This works because the card does not
6465 * write into the rx buffer posting rings.
6466 */
2c49a44d 6467 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
1da177e4
LT
6468 struct tg3_rx_buffer_desc *rxd;
6469
21f581a5 6470 rxd = &tpr->rx_std[i];
287be12e 6471 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
1da177e4
LT
6472 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
6473 rxd->opaque = (RXD_OPAQUE_RING_STD |
6474 (i << RXD_OPAQUE_INDEX_SHIFT));
6475 }
6476
1da177e4
LT
6477 /* Now allocate fresh SKBs for each rx ring. */
6478 for (i = 0; i < tp->rx_pending; i++) {
86b21e59 6479 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
5129c3a3
MC
6480 netdev_warn(tp->dev,
6481 "Using a smaller RX standard ring. Only "
6482 "%d out of %d buffers were allocated "
6483 "successfully\n", i, tp->rx_pending);
32d8c572 6484 if (i == 0)
cf7a7298 6485 goto initfail;
32d8c572 6486 tp->rx_pending = i;
1da177e4 6487 break;
32d8c572 6488 }
1da177e4
LT
6489 }
6490
63c3a66f 6491 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
cf7a7298
MC
6492 goto done;
6493
2c49a44d 6494 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
cf7a7298 6495
63c3a66f 6496 if (!tg3_flag(tp, JUMBO_RING_ENABLE))
0d86df80 6497 goto done;
cf7a7298 6498
2c49a44d 6499 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
0d86df80
MC
6500 struct tg3_rx_buffer_desc *rxd;
6501
6502 rxd = &tpr->rx_jmb[i].std;
6503 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
6504 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
6505 RXD_FLAG_JUMBO;
6506 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
6507 (i << RXD_OPAQUE_INDEX_SHIFT));
6508 }
6509
6510 for (i = 0; i < tp->rx_jumbo_pending; i++) {
6511 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
5129c3a3
MC
6512 netdev_warn(tp->dev,
6513 "Using a smaller RX jumbo ring. Only %d "
6514 "out of %d buffers were allocated "
6515 "successfully\n", i, tp->rx_jumbo_pending);
0d86df80
MC
6516 if (i == 0)
6517 goto initfail;
6518 tp->rx_jumbo_pending = i;
6519 break;
1da177e4
LT
6520 }
6521 }
cf7a7298
MC
6522
6523done:
32d8c572 6524 return 0;
cf7a7298
MC
6525
6526initfail:
21f581a5 6527 tg3_rx_prodring_free(tp, tpr);
cf7a7298 6528 return -ENOMEM;
1da177e4
LT
6529}
6530
21f581a5
MC
6531static void tg3_rx_prodring_fini(struct tg3 *tp,
6532 struct tg3_rx_prodring_set *tpr)
1da177e4 6533{
21f581a5
MC
6534 kfree(tpr->rx_std_buffers);
6535 tpr->rx_std_buffers = NULL;
6536 kfree(tpr->rx_jmb_buffers);
6537 tpr->rx_jmb_buffers = NULL;
6538 if (tpr->rx_std) {
4bae65c8
MC
6539 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
6540 tpr->rx_std, tpr->rx_std_mapping);
21f581a5 6541 tpr->rx_std = NULL;
1da177e4 6542 }
21f581a5 6543 if (tpr->rx_jmb) {
4bae65c8
MC
6544 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
6545 tpr->rx_jmb, tpr->rx_jmb_mapping);
21f581a5 6546 tpr->rx_jmb = NULL;
1da177e4 6547 }
cf7a7298
MC
6548}
6549
21f581a5
MC
6550static int tg3_rx_prodring_init(struct tg3 *tp,
6551 struct tg3_rx_prodring_set *tpr)
cf7a7298 6552{
2c49a44d
MC
6553 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
6554 GFP_KERNEL);
21f581a5 6555 if (!tpr->rx_std_buffers)
cf7a7298
MC
6556 return -ENOMEM;
6557
4bae65c8
MC
6558 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
6559 TG3_RX_STD_RING_BYTES(tp),
6560 &tpr->rx_std_mapping,
6561 GFP_KERNEL);
21f581a5 6562 if (!tpr->rx_std)
cf7a7298
MC
6563 goto err_out;
6564
63c3a66f 6565 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 6566 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
21f581a5
MC
6567 GFP_KERNEL);
6568 if (!tpr->rx_jmb_buffers)
cf7a7298
MC
6569 goto err_out;
6570
4bae65c8
MC
6571 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
6572 TG3_RX_JMB_RING_BYTES(tp),
6573 &tpr->rx_jmb_mapping,
6574 GFP_KERNEL);
21f581a5 6575 if (!tpr->rx_jmb)
cf7a7298
MC
6576 goto err_out;
6577 }
6578
6579 return 0;
6580
6581err_out:
21f581a5 6582 tg3_rx_prodring_fini(tp, tpr);
cf7a7298
MC
6583 return -ENOMEM;
6584}
6585
6586/* Free up pending packets in all rx/tx rings.
6587 *
6588 * The chip has been shut down and the driver detached from
6589 * the networking, so no interrupts or new tx packets will
6590 * end up in the driver. tp->{tx,}lock is not held and we are not
6591 * in an interrupt context and thus may sleep.
6592 */
6593static void tg3_free_rings(struct tg3 *tp)
6594{
f77a6a8e 6595 int i, j;
cf7a7298 6596
f77a6a8e
MC
6597 for (j = 0; j < tp->irq_cnt; j++) {
6598 struct tg3_napi *tnapi = &tp->napi[j];
cf7a7298 6599
8fea32b9 6600 tg3_rx_prodring_free(tp, &tnapi->prodring);
b28f6428 6601
0c1d0e2b
MC
6602 if (!tnapi->tx_buffers)
6603 continue;
6604
f77a6a8e 6605 for (i = 0; i < TG3_TX_RING_SIZE; ) {
f4188d8a 6606 struct ring_info *txp;
f77a6a8e 6607 struct sk_buff *skb;
f4188d8a 6608 unsigned int k;
cf7a7298 6609
f77a6a8e
MC
6610 txp = &tnapi->tx_buffers[i];
6611 skb = txp->skb;
cf7a7298 6612
f77a6a8e
MC
6613 if (skb == NULL) {
6614 i++;
6615 continue;
6616 }
cf7a7298 6617
f4188d8a 6618 pci_unmap_single(tp->pdev,
4e5e4f0d 6619 dma_unmap_addr(txp, mapping),
f4188d8a
AD
6620 skb_headlen(skb),
6621 PCI_DMA_TODEVICE);
f77a6a8e 6622 txp->skb = NULL;
cf7a7298 6623
f4188d8a
AD
6624 i++;
6625
6626 for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
6627 txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
6628 pci_unmap_page(tp->pdev,
4e5e4f0d 6629 dma_unmap_addr(txp, mapping),
f4188d8a
AD
6630 skb_shinfo(skb)->frags[k].size,
6631 PCI_DMA_TODEVICE);
6632 i++;
6633 }
f77a6a8e
MC
6634
6635 dev_kfree_skb_any(skb);
6636 }
2b2cdb65 6637 }
cf7a7298
MC
6638}
6639
6640/* Initialize tx/rx rings for packet processing.
6641 *
6642 * The chip has been shut down and the driver detached from
6643 * the networking, so no interrupts or new tx packets will
6644 * end up in the driver. tp->{tx,}lock are held and thus
6645 * we may not sleep.
6646 */
6647static int tg3_init_rings(struct tg3 *tp)
6648{
f77a6a8e 6649 int i;
72334482 6650
cf7a7298
MC
6651 /* Free up all the SKBs. */
6652 tg3_free_rings(tp);
6653
f77a6a8e
MC
6654 for (i = 0; i < tp->irq_cnt; i++) {
6655 struct tg3_napi *tnapi = &tp->napi[i];
6656
6657 tnapi->last_tag = 0;
6658 tnapi->last_irq_tag = 0;
6659 tnapi->hw_status->status = 0;
6660 tnapi->hw_status->status_tag = 0;
6661 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
cf7a7298 6662
f77a6a8e
MC
6663 tnapi->tx_prod = 0;
6664 tnapi->tx_cons = 0;
0c1d0e2b
MC
6665 if (tnapi->tx_ring)
6666 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
f77a6a8e
MC
6667
6668 tnapi->rx_rcb_ptr = 0;
0c1d0e2b
MC
6669 if (tnapi->rx_rcb)
6670 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
2b2cdb65 6671
8fea32b9 6672 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
e4af1af9 6673 tg3_free_rings(tp);
2b2cdb65 6674 return -ENOMEM;
e4af1af9 6675 }
f77a6a8e 6676 }
72334482 6677
2b2cdb65 6678 return 0;
cf7a7298
MC
6679}
6680
6681/*
6682 * Must not be invoked with interrupt sources disabled and
6683 * the hardware shutdown down.
6684 */
6685static void tg3_free_consistent(struct tg3 *tp)
6686{
f77a6a8e 6687 int i;
898a56f8 6688
f77a6a8e
MC
6689 for (i = 0; i < tp->irq_cnt; i++) {
6690 struct tg3_napi *tnapi = &tp->napi[i];
6691
6692 if (tnapi->tx_ring) {
4bae65c8 6693 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
f77a6a8e
MC
6694 tnapi->tx_ring, tnapi->tx_desc_mapping);
6695 tnapi->tx_ring = NULL;
6696 }
6697
6698 kfree(tnapi->tx_buffers);
6699 tnapi->tx_buffers = NULL;
6700
6701 if (tnapi->rx_rcb) {
4bae65c8
MC
6702 dma_free_coherent(&tp->pdev->dev,
6703 TG3_RX_RCB_RING_BYTES(tp),
6704 tnapi->rx_rcb,
6705 tnapi->rx_rcb_mapping);
f77a6a8e
MC
6706 tnapi->rx_rcb = NULL;
6707 }
6708
8fea32b9
MC
6709 tg3_rx_prodring_fini(tp, &tnapi->prodring);
6710
f77a6a8e 6711 if (tnapi->hw_status) {
4bae65c8
MC
6712 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
6713 tnapi->hw_status,
6714 tnapi->status_mapping);
f77a6a8e
MC
6715 tnapi->hw_status = NULL;
6716 }
1da177e4 6717 }
f77a6a8e 6718
1da177e4 6719 if (tp->hw_stats) {
4bae65c8
MC
6720 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
6721 tp->hw_stats, tp->stats_mapping);
1da177e4
LT
6722 tp->hw_stats = NULL;
6723 }
6724}
6725
6726/*
6727 * Must not be invoked with interrupt sources disabled and
6728 * the hardware shutdown down. Can sleep.
6729 */
6730static int tg3_alloc_consistent(struct tg3 *tp)
6731{
f77a6a8e 6732 int i;
898a56f8 6733
4bae65c8
MC
6734 tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
6735 sizeof(struct tg3_hw_stats),
6736 &tp->stats_mapping,
6737 GFP_KERNEL);
f77a6a8e 6738 if (!tp->hw_stats)
1da177e4
LT
6739 goto err_out;
6740
f77a6a8e 6741 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
1da177e4 6742
f77a6a8e
MC
6743 for (i = 0; i < tp->irq_cnt; i++) {
6744 struct tg3_napi *tnapi = &tp->napi[i];
8d9d7cfc 6745 struct tg3_hw_status *sblk;
1da177e4 6746
4bae65c8
MC
6747 tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
6748 TG3_HW_STATUS_SIZE,
6749 &tnapi->status_mapping,
6750 GFP_KERNEL);
f77a6a8e
MC
6751 if (!tnapi->hw_status)
6752 goto err_out;
898a56f8 6753
f77a6a8e 6754 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8d9d7cfc
MC
6755 sblk = tnapi->hw_status;
6756
8fea32b9
MC
6757 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
6758 goto err_out;
6759
19cfaecc
MC
6760 /* If multivector TSS is enabled, vector 0 does not handle
6761 * tx interrupts. Don't allocate any resources for it.
6762 */
63c3a66f
JP
6763 if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
6764 (i && tg3_flag(tp, ENABLE_TSS))) {
19cfaecc
MC
6765 tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
6766 TG3_TX_RING_SIZE,
6767 GFP_KERNEL);
6768 if (!tnapi->tx_buffers)
6769 goto err_out;
6770
4bae65c8
MC
6771 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
6772 TG3_TX_RING_BYTES,
6773 &tnapi->tx_desc_mapping,
6774 GFP_KERNEL);
19cfaecc
MC
6775 if (!tnapi->tx_ring)
6776 goto err_out;
6777 }
6778
8d9d7cfc
MC
6779 /*
6780 * When RSS is enabled, the status block format changes
6781 * slightly. The "rx_jumbo_consumer", "reserved",
6782 * and "rx_mini_consumer" members get mapped to the
6783 * other three rx return ring producer indexes.
6784 */
6785 switch (i) {
6786 default:
6787 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
6788 break;
6789 case 2:
6790 tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
6791 break;
6792 case 3:
6793 tnapi->rx_rcb_prod_idx = &sblk->reserved;
6794 break;
6795 case 4:
6796 tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
6797 break;
6798 }
72334482 6799
0c1d0e2b
MC
6800 /*
6801 * If multivector RSS is enabled, vector 0 does not handle
6802 * rx or tx interrupts. Don't allocate any resources for it.
6803 */
63c3a66f 6804 if (!i && tg3_flag(tp, ENABLE_RSS))
0c1d0e2b
MC
6805 continue;
6806
4bae65c8
MC
6807 tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
6808 TG3_RX_RCB_RING_BYTES(tp),
6809 &tnapi->rx_rcb_mapping,
6810 GFP_KERNEL);
f77a6a8e
MC
6811 if (!tnapi->rx_rcb)
6812 goto err_out;
72334482 6813
f77a6a8e 6814 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
f77a6a8e 6815 }
1da177e4
LT
6816
6817 return 0;
6818
6819err_out:
6820 tg3_free_consistent(tp);
6821 return -ENOMEM;
6822}
6823
6824#define MAX_WAIT_CNT 1000
6825
6826/* To stop a block, clear the enable bit and poll till it
6827 * clears. tp->lock is held.
6828 */
b3b7d6be 6829static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
1da177e4
LT
6830{
6831 unsigned int i;
6832 u32 val;
6833
63c3a66f 6834 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
6835 switch (ofs) {
6836 case RCVLSC_MODE:
6837 case DMAC_MODE:
6838 case MBFREE_MODE:
6839 case BUFMGR_MODE:
6840 case MEMARB_MODE:
6841 /* We can't enable/disable these bits of the
6842 * 5705/5750, just say success.
6843 */
6844 return 0;
6845
6846 default:
6847 break;
855e1111 6848 }
1da177e4
LT
6849 }
6850
6851 val = tr32(ofs);
6852 val &= ~enable_bit;
6853 tw32_f(ofs, val);
6854
6855 for (i = 0; i < MAX_WAIT_CNT; i++) {
6856 udelay(100);
6857 val = tr32(ofs);
6858 if ((val & enable_bit) == 0)
6859 break;
6860 }
6861
b3b7d6be 6862 if (i == MAX_WAIT_CNT && !silent) {
2445e461
MC
6863 dev_err(&tp->pdev->dev,
6864 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
6865 ofs, enable_bit);
1da177e4
LT
6866 return -ENODEV;
6867 }
6868
6869 return 0;
6870}
6871
6872/* tp->lock is held. */
b3b7d6be 6873static int tg3_abort_hw(struct tg3 *tp, int silent)
1da177e4
LT
6874{
6875 int i, err;
6876
6877 tg3_disable_ints(tp);
6878
6879 tp->rx_mode &= ~RX_MODE_ENABLE;
6880 tw32_f(MAC_RX_MODE, tp->rx_mode);
6881 udelay(10);
6882
b3b7d6be
DM
6883 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
6884 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
6885 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
6886 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
6887 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
6888 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
6889
6890 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
6891 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
6892 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
6893 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
6894 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
6895 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
6896 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
1da177e4
LT
6897
6898 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
6899 tw32_f(MAC_MODE, tp->mac_mode);
6900 udelay(40);
6901
6902 tp->tx_mode &= ~TX_MODE_ENABLE;
6903 tw32_f(MAC_TX_MODE, tp->tx_mode);
6904
6905 for (i = 0; i < MAX_WAIT_CNT; i++) {
6906 udelay(100);
6907 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
6908 break;
6909 }
6910 if (i >= MAX_WAIT_CNT) {
ab96b241
MC
6911 dev_err(&tp->pdev->dev,
6912 "%s timed out, TX_MODE_ENABLE will not clear "
6913 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
e6de8ad1 6914 err |= -ENODEV;
1da177e4
LT
6915 }
6916
e6de8ad1 6917 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
b3b7d6be
DM
6918 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
6919 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
1da177e4
LT
6920
6921 tw32(FTQ_RESET, 0xffffffff);
6922 tw32(FTQ_RESET, 0x00000000);
6923
b3b7d6be
DM
6924 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
6925 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
1da177e4 6926
f77a6a8e
MC
6927 for (i = 0; i < tp->irq_cnt; i++) {
6928 struct tg3_napi *tnapi = &tp->napi[i];
6929 if (tnapi->hw_status)
6930 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
6931 }
1da177e4
LT
6932 if (tp->hw_stats)
6933 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
6934
1da177e4
LT
6935 return err;
6936}
6937
0d3031d9
MC
6938static void tg3_ape_send_event(struct tg3 *tp, u32 event)
6939{
6940 int i;
6941 u32 apedata;
6942
dc6d0744 6943 /* NCSI does not support APE events */
63c3a66f 6944 if (tg3_flag(tp, APE_HAS_NCSI))
dc6d0744
MC
6945 return;
6946
0d3031d9
MC
6947 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
6948 if (apedata != APE_SEG_SIG_MAGIC)
6949 return;
6950
6951 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
731fd79c 6952 if (!(apedata & APE_FW_STATUS_READY))
0d3031d9
MC
6953 return;
6954
6955 /* Wait for up to 1 millisecond for APE to service previous event. */
6956 for (i = 0; i < 10; i++) {
6957 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
6958 return;
6959
6960 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
6961
6962 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6963 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
6964 event | APE_EVENT_STATUS_EVENT_PENDING);
6965
6966 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
6967
6968 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6969 break;
6970
6971 udelay(100);
6972 }
6973
6974 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6975 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
6976}
6977
6978static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
6979{
6980 u32 event;
6981 u32 apedata;
6982
63c3a66f 6983 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
6984 return;
6985
6986 switch (kind) {
33f401ae
MC
6987 case RESET_KIND_INIT:
6988 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
6989 APE_HOST_SEG_SIG_MAGIC);
6990 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
6991 APE_HOST_SEG_LEN_MAGIC);
6992 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
6993 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
6994 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
6867c843 6995 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
33f401ae
MC
6996 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
6997 APE_HOST_BEHAV_NO_PHYLOCK);
dc6d0744
MC
6998 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
6999 TG3_APE_HOST_DRVR_STATE_START);
33f401ae
MC
7000
7001 event = APE_EVENT_STATUS_STATE_START;
7002 break;
7003 case RESET_KIND_SHUTDOWN:
7004 /* With the interface we are currently using,
7005 * APE does not track driver state. Wiping
7006 * out the HOST SEGMENT SIGNATURE forces
7007 * the APE to assume OS absent status.
7008 */
7009 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
b2aee154 7010
dc6d0744 7011 if (device_may_wakeup(&tp->pdev->dev) &&
63c3a66f 7012 tg3_flag(tp, WOL_ENABLE)) {
dc6d0744
MC
7013 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
7014 TG3_APE_HOST_WOL_SPEED_AUTO);
7015 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
7016 } else
7017 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
7018
7019 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
7020
33f401ae
MC
7021 event = APE_EVENT_STATUS_STATE_UNLOAD;
7022 break;
7023 case RESET_KIND_SUSPEND:
7024 event = APE_EVENT_STATUS_STATE_SUSPEND;
7025 break;
7026 default:
7027 return;
0d3031d9
MC
7028 }
7029
7030 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
7031
7032 tg3_ape_send_event(tp, event);
7033}
7034
1da177e4
LT
7035/* tp->lock is held. */
7036static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
7037{
f49639e6
DM
7038 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
7039 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1da177e4 7040
63c3a66f 7041 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1da177e4
LT
7042 switch (kind) {
7043 case RESET_KIND_INIT:
7044 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7045 DRV_STATE_START);
7046 break;
7047
7048 case RESET_KIND_SHUTDOWN:
7049 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7050 DRV_STATE_UNLOAD);
7051 break;
7052
7053 case RESET_KIND_SUSPEND:
7054 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7055 DRV_STATE_SUSPEND);
7056 break;
7057
7058 default:
7059 break;
855e1111 7060 }
1da177e4 7061 }
0d3031d9
MC
7062
7063 if (kind == RESET_KIND_INIT ||
7064 kind == RESET_KIND_SUSPEND)
7065 tg3_ape_driver_state_change(tp, kind);
1da177e4
LT
7066}
7067
7068/* tp->lock is held. */
7069static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
7070{
63c3a66f 7071 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1da177e4
LT
7072 switch (kind) {
7073 case RESET_KIND_INIT:
7074 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7075 DRV_STATE_START_DONE);
7076 break;
7077
7078 case RESET_KIND_SHUTDOWN:
7079 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7080 DRV_STATE_UNLOAD_DONE);
7081 break;
7082
7083 default:
7084 break;
855e1111 7085 }
1da177e4 7086 }
0d3031d9
MC
7087
7088 if (kind == RESET_KIND_SHUTDOWN)
7089 tg3_ape_driver_state_change(tp, kind);
1da177e4
LT
7090}
7091
7092/* tp->lock is held. */
7093static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
7094{
63c3a66f 7095 if (tg3_flag(tp, ENABLE_ASF)) {
1da177e4
LT
7096 switch (kind) {
7097 case RESET_KIND_INIT:
7098 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7099 DRV_STATE_START);
7100 break;
7101
7102 case RESET_KIND_SHUTDOWN:
7103 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7104 DRV_STATE_UNLOAD);
7105 break;
7106
7107 case RESET_KIND_SUSPEND:
7108 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7109 DRV_STATE_SUSPEND);
7110 break;
7111
7112 default:
7113 break;
855e1111 7114 }
1da177e4
LT
7115 }
7116}
7117
7a6f4369
MC
7118static int tg3_poll_fw(struct tg3 *tp)
7119{
7120 int i;
7121 u32 val;
7122
b5d3772c 7123 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
0ccead18
GZ
7124 /* Wait up to 20ms for init done. */
7125 for (i = 0; i < 200; i++) {
b5d3772c
MC
7126 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
7127 return 0;
0ccead18 7128 udelay(100);
b5d3772c
MC
7129 }
7130 return -ENODEV;
7131 }
7132
7a6f4369
MC
7133 /* Wait for firmware initialization to complete. */
7134 for (i = 0; i < 100000; i++) {
7135 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
7136 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
7137 break;
7138 udelay(10);
7139 }
7140
7141 /* Chip might not be fitted with firmware. Some Sun onboard
7142 * parts are configured like that. So don't signal the timeout
7143 * of the above loop as an error, but do report the lack of
7144 * running firmware once.
7145 */
63c3a66f
JP
7146 if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
7147 tg3_flag_set(tp, NO_FWARE_REPORTED);
7a6f4369 7148
05dbe005 7149 netdev_info(tp->dev, "No firmware running\n");
7a6f4369
MC
7150 }
7151
6b10c165
MC
7152 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
7153 /* The 57765 A0 needs a little more
7154 * time to do some important work.
7155 */
7156 mdelay(10);
7157 }
7158
7a6f4369
MC
7159 return 0;
7160}
7161
ee6a99b5
MC
7162/* Save PCI command register before chip reset */
7163static void tg3_save_pci_state(struct tg3 *tp)
7164{
8a6eac90 7165 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
ee6a99b5
MC
7166}
7167
7168/* Restore PCI state after chip reset */
7169static void tg3_restore_pci_state(struct tg3 *tp)
7170{
7171 u32 val;
7172
7173 /* Re-enable indirect register accesses. */
7174 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
7175 tp->misc_host_ctrl);
7176
7177 /* Set MAX PCI retry to zero. */
7178 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
7179 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
63c3a66f 7180 tg3_flag(tp, PCIX_MODE))
ee6a99b5 7181 val |= PCISTATE_RETRY_SAME_DMA;
0d3031d9 7182 /* Allow reads and writes to the APE register and memory space. */
63c3a66f 7183 if (tg3_flag(tp, ENABLE_APE))
0d3031d9 7184 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
7185 PCISTATE_ALLOW_APE_SHMEM_WR |
7186 PCISTATE_ALLOW_APE_PSPACE_WR;
ee6a99b5
MC
7187 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
7188
8a6eac90 7189 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
ee6a99b5 7190
fcb389df 7191 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
63c3a66f 7192 if (tg3_flag(tp, PCI_EXPRESS))
cf79003d 7193 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
fcb389df
MC
7194 else {
7195 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
7196 tp->pci_cacheline_sz);
7197 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
7198 tp->pci_lat_timer);
7199 }
114342f2 7200 }
5f5c51e3 7201
ee6a99b5 7202 /* Make sure PCI-X relaxed ordering bit is clear. */
63c3a66f 7203 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
7204 u16 pcix_cmd;
7205
7206 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7207 &pcix_cmd);
7208 pcix_cmd &= ~PCI_X_CMD_ERO;
7209 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7210 pcix_cmd);
7211 }
ee6a99b5 7212
63c3a66f 7213 if (tg3_flag(tp, 5780_CLASS)) {
ee6a99b5
MC
7214
7215 /* Chip reset on 5780 will reset MSI enable bit,
7216 * so need to restore it.
7217 */
63c3a66f 7218 if (tg3_flag(tp, USING_MSI)) {
ee6a99b5
MC
7219 u16 ctrl;
7220
7221 pci_read_config_word(tp->pdev,
7222 tp->msi_cap + PCI_MSI_FLAGS,
7223 &ctrl);
7224 pci_write_config_word(tp->pdev,
7225 tp->msi_cap + PCI_MSI_FLAGS,
7226 ctrl | PCI_MSI_FLAGS_ENABLE);
7227 val = tr32(MSGINT_MODE);
7228 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
7229 }
7230 }
7231}
7232
1da177e4
LT
7233static void tg3_stop_fw(struct tg3 *);
7234
7235/* tp->lock is held. */
7236static int tg3_chip_reset(struct tg3 *tp)
7237{
7238 u32 val;
1ee582d8 7239 void (*write_op)(struct tg3 *, u32, u32);
4f125f42 7240 int i, err;
1da177e4 7241
f49639e6
DM
7242 tg3_nvram_lock(tp);
7243
77b483f1
MC
7244 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
7245
f49639e6
DM
7246 /* No matching tg3_nvram_unlock() after this because
7247 * chip reset below will undo the nvram lock.
7248 */
7249 tp->nvram_lock_cnt = 0;
1da177e4 7250
ee6a99b5
MC
7251 /* GRC_MISC_CFG core clock reset will clear the memory
7252 * enable bit in PCI register 4 and the MSI enable bit
7253 * on some chips, so we save relevant registers here.
7254 */
7255 tg3_save_pci_state(tp);
7256
d9ab5ad1 7257 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
63c3a66f 7258 tg3_flag(tp, 5755_PLUS))
d9ab5ad1
MC
7259 tw32(GRC_FASTBOOT_PC, 0);
7260
1da177e4
LT
7261 /*
7262 * We must avoid the readl() that normally takes place.
7263 * It locks machines, causes machine checks, and other
7264 * fun things. So, temporarily disable the 5701
7265 * hardware workaround, while we do the reset.
7266 */
1ee582d8
MC
7267 write_op = tp->write32;
7268 if (write_op == tg3_write_flush_reg32)
7269 tp->write32 = tg3_write32;
1da177e4 7270
d18edcb2
MC
7271 /* Prevent the irq handler from reading or writing PCI registers
7272 * during chip reset when the memory enable bit in the PCI command
7273 * register may be cleared. The chip does not generate interrupt
7274 * at this time, but the irq handler may still be called due to irq
7275 * sharing or irqpoll.
7276 */
63c3a66f 7277 tg3_flag_set(tp, CHIP_RESETTING);
f77a6a8e
MC
7278 for (i = 0; i < tp->irq_cnt; i++) {
7279 struct tg3_napi *tnapi = &tp->napi[i];
7280 if (tnapi->hw_status) {
7281 tnapi->hw_status->status = 0;
7282 tnapi->hw_status->status_tag = 0;
7283 }
7284 tnapi->last_tag = 0;
7285 tnapi->last_irq_tag = 0;
b8fa2f3a 7286 }
d18edcb2 7287 smp_mb();
4f125f42
MC
7288
7289 for (i = 0; i < tp->irq_cnt; i++)
7290 synchronize_irq(tp->napi[i].irq_vec);
d18edcb2 7291
255ca311
MC
7292 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7293 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7294 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
7295 }
7296
1da177e4
LT
7297 /* do the reset */
7298 val = GRC_MISC_CFG_CORECLK_RESET;
7299
63c3a66f 7300 if (tg3_flag(tp, PCI_EXPRESS)) {
88075d91
MC
7301 /* Force PCIe 1.0a mode */
7302 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 7303 !tg3_flag(tp, 57765_PLUS) &&
88075d91
MC
7304 tr32(TG3_PCIE_PHY_TSTCTL) ==
7305 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
7306 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
7307
1da177e4
LT
7308 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
7309 tw32(GRC_MISC_CFG, (1 << 29));
7310 val |= (1 << 29);
7311 }
7312 }
7313
b5d3772c
MC
7314 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7315 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
7316 tw32(GRC_VCPU_EXT_CTRL,
7317 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
7318 }
7319
f37500d3 7320 /* Manage gphy power for all CPMU absent PCIe devices. */
63c3a66f 7321 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
1da177e4 7322 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
f37500d3 7323
1da177e4
LT
7324 tw32(GRC_MISC_CFG, val);
7325
1ee582d8
MC
7326 /* restore 5701 hardware bug workaround write method */
7327 tp->write32 = write_op;
1da177e4
LT
7328
7329 /* Unfortunately, we have to delay before the PCI read back.
7330 * Some 575X chips even will not respond to a PCI cfg access
7331 * when the reset command is given to the chip.
7332 *
7333 * How do these hardware designers expect things to work
7334 * properly if the PCI write is posted for a long period
7335 * of time? It is always necessary to have some method by
7336 * which a register read back can occur to push the write
7337 * out which does the reset.
7338 *
7339 * For most tg3 variants the trick below was working.
7340 * Ho hum...
7341 */
7342 udelay(120);
7343
7344 /* Flush PCI posted writes. The normal MMIO registers
7345 * are inaccessible at this time so this is the only
7346 * way to make this reliably (actually, this is no longer
7347 * the case, see above). I tried to use indirect
7348 * register read/write but this upset some 5701 variants.
7349 */
7350 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
7351
7352 udelay(120);
7353
708ebb3a 7354 if (tg3_flag(tp, PCI_EXPRESS) && pci_pcie_cap(tp->pdev)) {
e7126997
MC
7355 u16 val16;
7356
1da177e4
LT
7357 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
7358 int i;
7359 u32 cfg_val;
7360
7361 /* Wait for link training to complete. */
7362 for (i = 0; i < 5000; i++)
7363 udelay(100);
7364
7365 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
7366 pci_write_config_dword(tp->pdev, 0xc4,
7367 cfg_val | (1 << 15));
7368 }
5e7dfd0f 7369
e7126997
MC
7370 /* Clear the "no snoop" and "relaxed ordering" bits. */
7371 pci_read_config_word(tp->pdev,
708ebb3a 7372 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
e7126997
MC
7373 &val16);
7374 val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
7375 PCI_EXP_DEVCTL_NOSNOOP_EN);
7376 /*
7377 * Older PCIe devices only support the 128 byte
7378 * MPS setting. Enforce the restriction.
5e7dfd0f 7379 */
63c3a66f 7380 if (!tg3_flag(tp, CPMU_PRESENT))
e7126997 7381 val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
5e7dfd0f 7382 pci_write_config_word(tp->pdev,
708ebb3a 7383 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
e7126997 7384 val16);
5e7dfd0f 7385
cf79003d 7386 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
5e7dfd0f
MC
7387
7388 /* Clear error status */
7389 pci_write_config_word(tp->pdev,
708ebb3a 7390 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVSTA,
5e7dfd0f
MC
7391 PCI_EXP_DEVSTA_CED |
7392 PCI_EXP_DEVSTA_NFED |
7393 PCI_EXP_DEVSTA_FED |
7394 PCI_EXP_DEVSTA_URD);
1da177e4
LT
7395 }
7396
ee6a99b5 7397 tg3_restore_pci_state(tp);
1da177e4 7398
63c3a66f
JP
7399 tg3_flag_clear(tp, CHIP_RESETTING);
7400 tg3_flag_clear(tp, ERROR_PROCESSED);
d18edcb2 7401
ee6a99b5 7402 val = 0;
63c3a66f 7403 if (tg3_flag(tp, 5780_CLASS))
4cf78e4f 7404 val = tr32(MEMARB_MODE);
ee6a99b5 7405 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
1da177e4
LT
7406
7407 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
7408 tg3_stop_fw(tp);
7409 tw32(0x5000, 0x400);
7410 }
7411
7412 tw32(GRC_MODE, tp->grc_mode);
7413
7414 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
ab0049b4 7415 val = tr32(0xc4);
1da177e4
LT
7416
7417 tw32(0xc4, val | (1 << 15));
7418 }
7419
7420 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
7421 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
7422 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
7423 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
7424 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
7425 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7426 }
7427
f07e9af3 7428 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
9e975cc2 7429 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
d2394e6b 7430 val = tp->mac_mode;
f07e9af3 7431 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
9e975cc2 7432 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
d2394e6b 7433 val = tp->mac_mode;
1da177e4 7434 } else
d2394e6b
MC
7435 val = 0;
7436
7437 tw32_f(MAC_MODE, val);
1da177e4
LT
7438 udelay(40);
7439
77b483f1
MC
7440 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
7441
7a6f4369
MC
7442 err = tg3_poll_fw(tp);
7443 if (err)
7444 return err;
1da177e4 7445
0a9140cf
MC
7446 tg3_mdio_start(tp);
7447
63c3a66f 7448 if (tg3_flag(tp, PCI_EXPRESS) &&
f6eb9b1f
MC
7449 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
7450 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 7451 !tg3_flag(tp, 57765_PLUS)) {
ab0049b4 7452 val = tr32(0x7c00);
1da177e4
LT
7453
7454 tw32(0x7c00, val | (1 << 25));
7455 }
7456
d78b59f5
MC
7457 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
7458 val = tr32(TG3_CPMU_CLCK_ORIDE);
7459 tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
7460 }
7461
1da177e4 7462 /* Reprobe ASF enable state. */
63c3a66f
JP
7463 tg3_flag_clear(tp, ENABLE_ASF);
7464 tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
7465 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
7466 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
7467 u32 nic_cfg;
7468
7469 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
7470 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f 7471 tg3_flag_set(tp, ENABLE_ASF);
4ba526ce 7472 tp->last_event_jiffies = jiffies;
63c3a66f
JP
7473 if (tg3_flag(tp, 5750_PLUS))
7474 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
7475 }
7476 }
7477
7478 return 0;
7479}
7480
7481/* tp->lock is held. */
7482static void tg3_stop_fw(struct tg3 *tp)
7483{
63c3a66f 7484 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
7c5026aa
MC
7485 /* Wait for RX cpu to ACK the previous event. */
7486 tg3_wait_for_event_ack(tp);
1da177e4
LT
7487
7488 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
4ba526ce
MC
7489
7490 tg3_generate_fw_event(tp);
1da177e4 7491
7c5026aa
MC
7492 /* Wait for RX cpu to ACK this event. */
7493 tg3_wait_for_event_ack(tp);
1da177e4
LT
7494 }
7495}
7496
7497/* tp->lock is held. */
944d980e 7498static int tg3_halt(struct tg3 *tp, int kind, int silent)
1da177e4
LT
7499{
7500 int err;
7501
7502 tg3_stop_fw(tp);
7503
944d980e 7504 tg3_write_sig_pre_reset(tp, kind);
1da177e4 7505
b3b7d6be 7506 tg3_abort_hw(tp, silent);
1da177e4
LT
7507 err = tg3_chip_reset(tp);
7508
daba2a63
MC
7509 __tg3_set_mac_addr(tp, 0);
7510
944d980e
MC
7511 tg3_write_sig_legacy(tp, kind);
7512 tg3_write_sig_post_reset(tp, kind);
1da177e4
LT
7513
7514 if (err)
7515 return err;
7516
7517 return 0;
7518}
7519
1da177e4
LT
7520#define RX_CPU_SCRATCH_BASE 0x30000
7521#define RX_CPU_SCRATCH_SIZE 0x04000
7522#define TX_CPU_SCRATCH_BASE 0x34000
7523#define TX_CPU_SCRATCH_SIZE 0x04000
7524
7525/* tp->lock is held. */
7526static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
7527{
7528 int i;
7529
63c3a66f 7530 BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
1da177e4 7531
b5d3772c
MC
7532 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7533 u32 val = tr32(GRC_VCPU_EXT_CTRL);
7534
7535 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
7536 return 0;
7537 }
1da177e4
LT
7538 if (offset == RX_CPU_BASE) {
7539 for (i = 0; i < 10000; i++) {
7540 tw32(offset + CPU_STATE, 0xffffffff);
7541 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7542 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7543 break;
7544 }
7545
7546 tw32(offset + CPU_STATE, 0xffffffff);
7547 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
7548 udelay(10);
7549 } else {
7550 for (i = 0; i < 10000; i++) {
7551 tw32(offset + CPU_STATE, 0xffffffff);
7552 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7553 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7554 break;
7555 }
7556 }
7557
7558 if (i >= 10000) {
05dbe005
JP
7559 netdev_err(tp->dev, "%s timed out, %s CPU\n",
7560 __func__, offset == RX_CPU_BASE ? "RX" : "TX");
1da177e4
LT
7561 return -ENODEV;
7562 }
ec41c7df
MC
7563
7564 /* Clear firmware's nvram arbitration. */
63c3a66f 7565 if (tg3_flag(tp, NVRAM))
ec41c7df 7566 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
1da177e4
LT
7567 return 0;
7568}
7569
7570struct fw_info {
077f849d
JSR
7571 unsigned int fw_base;
7572 unsigned int fw_len;
7573 const __be32 *fw_data;
1da177e4
LT
7574};
7575
7576/* tp->lock is held. */
7577static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
7578 int cpu_scratch_size, struct fw_info *info)
7579{
ec41c7df 7580 int err, lock_err, i;
1da177e4
LT
7581 void (*write_op)(struct tg3 *, u32, u32);
7582
63c3a66f 7583 if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
5129c3a3
MC
7584 netdev_err(tp->dev,
7585 "%s: Trying to load TX cpu firmware which is 5705\n",
05dbe005 7586 __func__);
1da177e4
LT
7587 return -EINVAL;
7588 }
7589
63c3a66f 7590 if (tg3_flag(tp, 5705_PLUS))
1da177e4
LT
7591 write_op = tg3_write_mem;
7592 else
7593 write_op = tg3_write_indirect_reg32;
7594
1b628151
MC
7595 /* It is possible that bootcode is still loading at this point.
7596 * Get the nvram lock first before halting the cpu.
7597 */
ec41c7df 7598 lock_err = tg3_nvram_lock(tp);
1da177e4 7599 err = tg3_halt_cpu(tp, cpu_base);
ec41c7df
MC
7600 if (!lock_err)
7601 tg3_nvram_unlock(tp);
1da177e4
LT
7602 if (err)
7603 goto out;
7604
7605 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
7606 write_op(tp, cpu_scratch_base + i, 0);
7607 tw32(cpu_base + CPU_STATE, 0xffffffff);
7608 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
077f849d 7609 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
1da177e4 7610 write_op(tp, (cpu_scratch_base +
077f849d 7611 (info->fw_base & 0xffff) +
1da177e4 7612 (i * sizeof(u32))),
077f849d 7613 be32_to_cpu(info->fw_data[i]));
1da177e4
LT
7614
7615 err = 0;
7616
7617out:
1da177e4
LT
7618 return err;
7619}
7620
7621/* tp->lock is held. */
7622static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
7623{
7624 struct fw_info info;
077f849d 7625 const __be32 *fw_data;
1da177e4
LT
7626 int err, i;
7627
077f849d
JSR
7628 fw_data = (void *)tp->fw->data;
7629
7630 /* Firmware blob starts with version numbers, followed by
7631 start address and length. We are setting complete length.
7632 length = end_address_of_bss - start_address_of_text.
7633 Remainder is the blob to be loaded contiguously
7634 from start address. */
7635
7636 info.fw_base = be32_to_cpu(fw_data[1]);
7637 info.fw_len = tp->fw->size - 12;
7638 info.fw_data = &fw_data[3];
1da177e4
LT
7639
7640 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
7641 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
7642 &info);
7643 if (err)
7644 return err;
7645
7646 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
7647 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
7648 &info);
7649 if (err)
7650 return err;
7651
7652 /* Now startup only the RX cpu. */
7653 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
077f849d 7654 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
1da177e4
LT
7655
7656 for (i = 0; i < 5; i++) {
077f849d 7657 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
1da177e4
LT
7658 break;
7659 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7660 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
077f849d 7661 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
1da177e4
LT
7662 udelay(1000);
7663 }
7664 if (i >= 5) {
5129c3a3
MC
7665 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
7666 "should be %08x\n", __func__,
05dbe005 7667 tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
1da177e4
LT
7668 return -ENODEV;
7669 }
7670 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7671 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
7672
7673 return 0;
7674}
7675
1da177e4
LT
7676/* tp->lock is held. */
7677static int tg3_load_tso_firmware(struct tg3 *tp)
7678{
7679 struct fw_info info;
077f849d 7680 const __be32 *fw_data;
1da177e4
LT
7681 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
7682 int err, i;
7683
63c3a66f
JP
7684 if (tg3_flag(tp, HW_TSO_1) ||
7685 tg3_flag(tp, HW_TSO_2) ||
7686 tg3_flag(tp, HW_TSO_3))
1da177e4
LT
7687 return 0;
7688
077f849d
JSR
7689 fw_data = (void *)tp->fw->data;
7690
7691 /* Firmware blob starts with version numbers, followed by
7692 start address and length. We are setting complete length.
7693 length = end_address_of_bss - start_address_of_text.
7694 Remainder is the blob to be loaded contiguously
7695 from start address. */
7696
7697 info.fw_base = be32_to_cpu(fw_data[1]);
7698 cpu_scratch_size = tp->fw_len;
7699 info.fw_len = tp->fw->size - 12;
7700 info.fw_data = &fw_data[3];
7701
1da177e4 7702 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
7703 cpu_base = RX_CPU_BASE;
7704 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
1da177e4 7705 } else {
1da177e4
LT
7706 cpu_base = TX_CPU_BASE;
7707 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
7708 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
7709 }
7710
7711 err = tg3_load_firmware_cpu(tp, cpu_base,
7712 cpu_scratch_base, cpu_scratch_size,
7713 &info);
7714 if (err)
7715 return err;
7716
7717 /* Now startup the cpu. */
7718 tw32(cpu_base + CPU_STATE, 0xffffffff);
077f849d 7719 tw32_f(cpu_base + CPU_PC, info.fw_base);
1da177e4
LT
7720
7721 for (i = 0; i < 5; i++) {
077f849d 7722 if (tr32(cpu_base + CPU_PC) == info.fw_base)
1da177e4
LT
7723 break;
7724 tw32(cpu_base + CPU_STATE, 0xffffffff);
7725 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
077f849d 7726 tw32_f(cpu_base + CPU_PC, info.fw_base);
1da177e4
LT
7727 udelay(1000);
7728 }
7729 if (i >= 5) {
5129c3a3
MC
7730 netdev_err(tp->dev,
7731 "%s fails to set CPU PC, is %08x should be %08x\n",
05dbe005 7732 __func__, tr32(cpu_base + CPU_PC), info.fw_base);
1da177e4
LT
7733 return -ENODEV;
7734 }
7735 tw32(cpu_base + CPU_STATE, 0xffffffff);
7736 tw32_f(cpu_base + CPU_MODE, 0x00000000);
7737 return 0;
7738}
7739
1da177e4 7740
1da177e4
LT
7741static int tg3_set_mac_addr(struct net_device *dev, void *p)
7742{
7743 struct tg3 *tp = netdev_priv(dev);
7744 struct sockaddr *addr = p;
986e0aeb 7745 int err = 0, skip_mac_1 = 0;
1da177e4 7746
f9804ddb
MC
7747 if (!is_valid_ether_addr(addr->sa_data))
7748 return -EINVAL;
7749
1da177e4
LT
7750 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7751
e75f7c90
MC
7752 if (!netif_running(dev))
7753 return 0;
7754
63c3a66f 7755 if (tg3_flag(tp, ENABLE_ASF)) {
986e0aeb 7756 u32 addr0_high, addr0_low, addr1_high, addr1_low;
58712ef9 7757
986e0aeb
MC
7758 addr0_high = tr32(MAC_ADDR_0_HIGH);
7759 addr0_low = tr32(MAC_ADDR_0_LOW);
7760 addr1_high = tr32(MAC_ADDR_1_HIGH);
7761 addr1_low = tr32(MAC_ADDR_1_LOW);
7762
7763 /* Skip MAC addr 1 if ASF is using it. */
7764 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
7765 !(addr1_high == 0 && addr1_low == 0))
7766 skip_mac_1 = 1;
58712ef9 7767 }
986e0aeb
MC
7768 spin_lock_bh(&tp->lock);
7769 __tg3_set_mac_addr(tp, skip_mac_1);
7770 spin_unlock_bh(&tp->lock);
1da177e4 7771
b9ec6c1b 7772 return err;
1da177e4
LT
7773}
7774
7775/* tp->lock is held. */
7776static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
7777 dma_addr_t mapping, u32 maxlen_flags,
7778 u32 nic_addr)
7779{
7780 tg3_write_mem(tp,
7781 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
7782 ((u64) mapping >> 32));
7783 tg3_write_mem(tp,
7784 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
7785 ((u64) mapping & 0xffffffff));
7786 tg3_write_mem(tp,
7787 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
7788 maxlen_flags);
7789
63c3a66f 7790 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
7791 tg3_write_mem(tp,
7792 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
7793 nic_addr);
7794}
7795
7796static void __tg3_set_rx_mode(struct net_device *);
d244c892 7797static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
15f9850d 7798{
b6080e12
MC
7799 int i;
7800
63c3a66f 7801 if (!tg3_flag(tp, ENABLE_TSS)) {
b6080e12
MC
7802 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
7803 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
7804 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
b6080e12
MC
7805 } else {
7806 tw32(HOSTCC_TXCOL_TICKS, 0);
7807 tw32(HOSTCC_TXMAX_FRAMES, 0);
7808 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
19cfaecc 7809 }
b6080e12 7810
63c3a66f 7811 if (!tg3_flag(tp, ENABLE_RSS)) {
19cfaecc
MC
7812 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
7813 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
7814 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
7815 } else {
b6080e12
MC
7816 tw32(HOSTCC_RXCOL_TICKS, 0);
7817 tw32(HOSTCC_RXMAX_FRAMES, 0);
7818 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
15f9850d 7819 }
b6080e12 7820
63c3a66f 7821 if (!tg3_flag(tp, 5705_PLUS)) {
15f9850d
DM
7822 u32 val = ec->stats_block_coalesce_usecs;
7823
b6080e12
MC
7824 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
7825 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
7826
15f9850d
DM
7827 if (!netif_carrier_ok(tp->dev))
7828 val = 0;
7829
7830 tw32(HOSTCC_STAT_COAL_TICKS, val);
7831 }
b6080e12
MC
7832
7833 for (i = 0; i < tp->irq_cnt - 1; i++) {
7834 u32 reg;
7835
7836 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
7837 tw32(reg, ec->rx_coalesce_usecs);
b6080e12
MC
7838 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
7839 tw32(reg, ec->rx_max_coalesced_frames);
b6080e12
MC
7840 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
7841 tw32(reg, ec->rx_max_coalesced_frames_irq);
19cfaecc 7842
63c3a66f 7843 if (tg3_flag(tp, ENABLE_TSS)) {
19cfaecc
MC
7844 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
7845 tw32(reg, ec->tx_coalesce_usecs);
7846 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
7847 tw32(reg, ec->tx_max_coalesced_frames);
7848 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
7849 tw32(reg, ec->tx_max_coalesced_frames_irq);
7850 }
b6080e12
MC
7851 }
7852
7853 for (; i < tp->irq_max - 1; i++) {
7854 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
b6080e12 7855 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
b6080e12 7856 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
19cfaecc 7857
63c3a66f 7858 if (tg3_flag(tp, ENABLE_TSS)) {
19cfaecc
MC
7859 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
7860 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
7861 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
7862 }
b6080e12 7863 }
15f9850d 7864}
1da177e4 7865
2d31ecaf
MC
7866/* tp->lock is held. */
7867static void tg3_rings_reset(struct tg3 *tp)
7868{
7869 int i;
f77a6a8e 7870 u32 stblk, txrcb, rxrcb, limit;
2d31ecaf
MC
7871 struct tg3_napi *tnapi = &tp->napi[0];
7872
7873 /* Disable all transmit rings but the first. */
63c3a66f 7874 if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 7875 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
63c3a66f 7876 else if (tg3_flag(tp, 5717_PLUS))
3d37728b 7877 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
b703df6f
MC
7878 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
7879 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
2d31ecaf
MC
7880 else
7881 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7882
7883 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7884 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
7885 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
7886 BDINFO_FLAGS_DISABLED);
7887
7888
7889 /* Disable all receive return rings but the first. */
63c3a66f 7890 if (tg3_flag(tp, 5717_PLUS))
f6eb9b1f 7891 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
63c3a66f 7892 else if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 7893 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
b703df6f
MC
7894 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
7895 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
2d31ecaf
MC
7896 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
7897 else
7898 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7899
7900 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7901 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
7902 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
7903 BDINFO_FLAGS_DISABLED);
7904
7905 /* Disable interrupts */
7906 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
0e6cf6a9
MC
7907 tp->napi[0].chk_msi_cnt = 0;
7908 tp->napi[0].last_rx_cons = 0;
7909 tp->napi[0].last_tx_cons = 0;
2d31ecaf
MC
7910
7911 /* Zero mailbox registers. */
63c3a66f 7912 if (tg3_flag(tp, SUPPORT_MSIX)) {
6fd45cb8 7913 for (i = 1; i < tp->irq_max; i++) {
f77a6a8e
MC
7914 tp->napi[i].tx_prod = 0;
7915 tp->napi[i].tx_cons = 0;
63c3a66f 7916 if (tg3_flag(tp, ENABLE_TSS))
c2353a32 7917 tw32_mailbox(tp->napi[i].prodmbox, 0);
f77a6a8e
MC
7918 tw32_rx_mbox(tp->napi[i].consmbox, 0);
7919 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
0e6cf6a9
MC
7920 tp->napi[0].chk_msi_cnt = 0;
7921 tp->napi[i].last_rx_cons = 0;
7922 tp->napi[i].last_tx_cons = 0;
f77a6a8e 7923 }
63c3a66f 7924 if (!tg3_flag(tp, ENABLE_TSS))
c2353a32 7925 tw32_mailbox(tp->napi[0].prodmbox, 0);
f77a6a8e
MC
7926 } else {
7927 tp->napi[0].tx_prod = 0;
7928 tp->napi[0].tx_cons = 0;
7929 tw32_mailbox(tp->napi[0].prodmbox, 0);
7930 tw32_rx_mbox(tp->napi[0].consmbox, 0);
7931 }
2d31ecaf
MC
7932
7933 /* Make sure the NIC-based send BD rings are disabled. */
63c3a66f 7934 if (!tg3_flag(tp, 5705_PLUS)) {
2d31ecaf
MC
7935 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
7936 for (i = 0; i < 16; i++)
7937 tw32_tx_mbox(mbox + i * 8, 0);
7938 }
7939
7940 txrcb = NIC_SRAM_SEND_RCB;
7941 rxrcb = NIC_SRAM_RCV_RET_RCB;
7942
7943 /* Clear status block in ram. */
7944 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7945
7946 /* Set status block DMA address */
7947 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
7948 ((u64) tnapi->status_mapping >> 32));
7949 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
7950 ((u64) tnapi->status_mapping & 0xffffffff));
7951
f77a6a8e
MC
7952 if (tnapi->tx_ring) {
7953 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7954 (TG3_TX_RING_SIZE <<
7955 BDINFO_FLAGS_MAXLEN_SHIFT),
7956 NIC_SRAM_TX_BUFFER_DESC);
7957 txrcb += TG3_BDINFO_SIZE;
7958 }
7959
7960 if (tnapi->rx_rcb) {
7961 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2
MC
7962 (tp->rx_ret_ring_mask + 1) <<
7963 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
f77a6a8e
MC
7964 rxrcb += TG3_BDINFO_SIZE;
7965 }
7966
7967 stblk = HOSTCC_STATBLCK_RING1;
2d31ecaf 7968
f77a6a8e
MC
7969 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
7970 u64 mapping = (u64)tnapi->status_mapping;
7971 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
7972 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
7973
7974 /* Clear status block in ram. */
7975 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7976
19cfaecc
MC
7977 if (tnapi->tx_ring) {
7978 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7979 (TG3_TX_RING_SIZE <<
7980 BDINFO_FLAGS_MAXLEN_SHIFT),
7981 NIC_SRAM_TX_BUFFER_DESC);
7982 txrcb += TG3_BDINFO_SIZE;
7983 }
f77a6a8e
MC
7984
7985 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2 7986 ((tp->rx_ret_ring_mask + 1) <<
f77a6a8e
MC
7987 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
7988
7989 stblk += 8;
f77a6a8e
MC
7990 rxrcb += TG3_BDINFO_SIZE;
7991 }
2d31ecaf
MC
7992}
7993
eb07a940
MC
7994static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
7995{
7996 u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
7997
63c3a66f
JP
7998 if (!tg3_flag(tp, 5750_PLUS) ||
7999 tg3_flag(tp, 5780_CLASS) ||
eb07a940
MC
8000 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
8001 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
8002 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
8003 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
8004 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
8005 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
8006 else
8007 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
8008
8009 nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
8010 host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
8011
8012 val = min(nic_rep_thresh, host_rep_thresh);
8013 tw32(RCVBDI_STD_THRESH, val);
8014
63c3a66f 8015 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8016 tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
8017
63c3a66f 8018 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
eb07a940
MC
8019 return;
8020
63c3a66f 8021 if (!tg3_flag(tp, 5705_PLUS))
eb07a940
MC
8022 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
8023 else
8024 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5717;
8025
8026 host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
8027
8028 val = min(bdcache_maxcnt / 2, host_rep_thresh);
8029 tw32(RCVBDI_JUMBO_THRESH, val);
8030
63c3a66f 8031 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8032 tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
8033}
8034
1da177e4 8035/* tp->lock is held. */
8e7a22e3 8036static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
1da177e4
LT
8037{
8038 u32 val, rdmac_mode;
8039 int i, err, limit;
8fea32b9 8040 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
1da177e4
LT
8041
8042 tg3_disable_ints(tp);
8043
8044 tg3_stop_fw(tp);
8045
8046 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
8047
63c3a66f 8048 if (tg3_flag(tp, INIT_COMPLETE))
e6de8ad1 8049 tg3_abort_hw(tp, 1);
1da177e4 8050
699c0193
MC
8051 /* Enable MAC control of LPI */
8052 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
8053 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
8054 TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
8055 TG3_CPMU_EEE_LNKIDL_UART_IDL);
8056
8057 tw32_f(TG3_CPMU_EEE_CTRL,
8058 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
8059
a386b901
MC
8060 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
8061 TG3_CPMU_EEEMD_LPI_IN_TX |
8062 TG3_CPMU_EEEMD_LPI_IN_RX |
8063 TG3_CPMU_EEEMD_EEE_ENABLE;
8064
8065 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8066 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
8067
63c3a66f 8068 if (tg3_flag(tp, ENABLE_APE))
a386b901
MC
8069 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
8070
8071 tw32_f(TG3_CPMU_EEE_MODE, val);
8072
8073 tw32_f(TG3_CPMU_EEE_DBTMR1,
8074 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
8075 TG3_CPMU_DBTMR1_LNKIDLE_2047US);
8076
8077 tw32_f(TG3_CPMU_EEE_DBTMR2,
d7f2ab20 8078 TG3_CPMU_DBTMR2_APE_TX_2047US |
a386b901 8079 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
699c0193
MC
8080 }
8081
603f1173 8082 if (reset_phy)
d4d2c558
MC
8083 tg3_phy_reset(tp);
8084
1da177e4
LT
8085 err = tg3_chip_reset(tp);
8086 if (err)
8087 return err;
8088
8089 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
8090
bcb37f6c 8091 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
d30cdd28
MC
8092 val = tr32(TG3_CPMU_CTRL);
8093 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
8094 tw32(TG3_CPMU_CTRL, val);
9acb961e
MC
8095
8096 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8097 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8098 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8099 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
8100
8101 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
8102 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
8103 val |= CPMU_LNK_AWARE_MACCLK_6_25;
8104 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
8105
8106 val = tr32(TG3_CPMU_HST_ACC);
8107 val &= ~CPMU_HST_ACC_MACCLK_MASK;
8108 val |= CPMU_HST_ACC_MACCLK_6_25;
8109 tw32(TG3_CPMU_HST_ACC, val);
d30cdd28
MC
8110 }
8111
33466d93
MC
8112 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
8113 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
8114 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
8115 PCIE_PWR_MGMT_L1_THRESH_4MS;
8116 tw32(PCIE_PWR_MGMT_THRESH, val);
521e6b90
MC
8117
8118 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
8119 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
8120
8121 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
33466d93 8122
f40386c8
MC
8123 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
8124 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
255ca311
MC
8125 }
8126
63c3a66f 8127 if (tg3_flag(tp, L1PLLPD_EN)) {
614b0590
MC
8128 u32 grc_mode = tr32(GRC_MODE);
8129
8130 /* Access the lower 1K of PL PCIE block registers. */
8131 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8132 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
8133
8134 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
8135 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
8136 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
8137
8138 tw32(GRC_MODE, grc_mode);
8139 }
8140
5093eedc
MC
8141 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
8142 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
8143 u32 grc_mode = tr32(GRC_MODE);
cea46462 8144
5093eedc
MC
8145 /* Access the lower 1K of PL PCIE block registers. */
8146 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8147 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
cea46462 8148
5093eedc
MC
8149 val = tr32(TG3_PCIE_TLDLPL_PORT +
8150 TG3_PCIE_PL_LO_PHYCTL5);
8151 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
8152 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
cea46462 8153
5093eedc
MC
8154 tw32(GRC_MODE, grc_mode);
8155 }
a977dbe8 8156
1ff30a59
MC
8157 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
8158 u32 grc_mode = tr32(GRC_MODE);
8159
8160 /* Access the lower 1K of DL PCIE block registers. */
8161 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8162 tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
8163
8164 val = tr32(TG3_PCIE_TLDLPL_PORT +
8165 TG3_PCIE_DL_LO_FTSMAX);
8166 val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
8167 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
8168 val | TG3_PCIE_DL_LO_FTSMAX_VAL);
8169
8170 tw32(GRC_MODE, grc_mode);
8171 }
8172
a977dbe8
MC
8173 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8174 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8175 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8176 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
cea46462
MC
8177 }
8178
1da177e4
LT
8179 /* This works around an issue with Athlon chipsets on
8180 * B3 tigon3 silicon. This bit has no effect on any
8181 * other revision. But do not set this on PCI Express
795d01c5 8182 * chips and don't even touch the clocks if the CPMU is present.
1da177e4 8183 */
63c3a66f
JP
8184 if (!tg3_flag(tp, CPMU_PRESENT)) {
8185 if (!tg3_flag(tp, PCI_EXPRESS))
795d01c5
MC
8186 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
8187 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
8188 }
1da177e4
LT
8189
8190 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
63c3a66f 8191 tg3_flag(tp, PCIX_MODE)) {
1da177e4
LT
8192 val = tr32(TG3PCI_PCISTATE);
8193 val |= PCISTATE_RETRY_SAME_DMA;
8194 tw32(TG3PCI_PCISTATE, val);
8195 }
8196
63c3a66f 8197 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
8198 /* Allow reads and writes to the
8199 * APE register and memory space.
8200 */
8201 val = tr32(TG3PCI_PCISTATE);
8202 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
8203 PCISTATE_ALLOW_APE_SHMEM_WR |
8204 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
8205 tw32(TG3PCI_PCISTATE, val);
8206 }
8207
1da177e4
LT
8208 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
8209 /* Enable some hw fixes. */
8210 val = tr32(TG3PCI_MSI_DATA);
8211 val |= (1 << 26) | (1 << 28) | (1 << 29);
8212 tw32(TG3PCI_MSI_DATA, val);
8213 }
8214
8215 /* Descriptor ring init may make accesses to the
8216 * NIC SRAM area to setup the TX descriptors, so we
8217 * can only do this after the hardware has been
8218 * successfully reset.
8219 */
32d8c572
MC
8220 err = tg3_init_rings(tp);
8221 if (err)
8222 return err;
1da177e4 8223
63c3a66f 8224 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
8225 val = tr32(TG3PCI_DMA_RW_CTRL) &
8226 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
1a319025
MC
8227 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
8228 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
0aebff48
MC
8229 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
8230 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8231 val |= DMA_RWCTRL_TAGGED_STAT_WA;
cbf9ca6c
MC
8232 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
8233 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
8234 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
d30cdd28
MC
8235 /* This value is determined during the probe time DMA
8236 * engine test, tg3_test_dma.
8237 */
8238 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
8239 }
1da177e4
LT
8240
8241 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
8242 GRC_MODE_4X_NIC_SEND_RINGS |
8243 GRC_MODE_NO_TX_PHDR_CSUM |
8244 GRC_MODE_NO_RX_PHDR_CSUM);
8245 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
d2d746f8
MC
8246
8247 /* Pseudo-header checksum is done by hardware logic and not
8248 * the offload processers, so make the chip do the pseudo-
8249 * header checksums on receive. For transmit it is more
8250 * convenient to do the pseudo-header checksum in software
8251 * as Linux does that on transmit for us in all cases.
8252 */
8253 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
1da177e4
LT
8254
8255 tw32(GRC_MODE,
8256 tp->grc_mode |
8257 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
8258
8259 /* Setup the timer prescalar register. Clock is always 66Mhz. */
8260 val = tr32(GRC_MISC_CFG);
8261 val &= ~0xff;
8262 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
8263 tw32(GRC_MISC_CFG, val);
8264
8265 /* Initialize MBUF/DESC pool. */
63c3a66f 8266 if (tg3_flag(tp, 5750_PLUS)) {
1da177e4
LT
8267 /* Do nothing. */
8268 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
8269 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
8270 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
8271 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
8272 else
8273 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
8274 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
8275 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
63c3a66f 8276 } else if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8277 int fw_len;
8278
077f849d 8279 fw_len = tp->fw_len;
1da177e4
LT
8280 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
8281 tw32(BUFMGR_MB_POOL_ADDR,
8282 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
8283 tw32(BUFMGR_MB_POOL_SIZE,
8284 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
8285 }
1da177e4 8286
0f893dc6 8287 if (tp->dev->mtu <= ETH_DATA_LEN) {
1da177e4
LT
8288 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8289 tp->bufmgr_config.mbuf_read_dma_low_water);
8290 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8291 tp->bufmgr_config.mbuf_mac_rx_low_water);
8292 tw32(BUFMGR_MB_HIGH_WATER,
8293 tp->bufmgr_config.mbuf_high_water);
8294 } else {
8295 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8296 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
8297 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8298 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
8299 tw32(BUFMGR_MB_HIGH_WATER,
8300 tp->bufmgr_config.mbuf_high_water_jumbo);
8301 }
8302 tw32(BUFMGR_DMA_LOW_WATER,
8303 tp->bufmgr_config.dma_low_water);
8304 tw32(BUFMGR_DMA_HIGH_WATER,
8305 tp->bufmgr_config.dma_high_water);
8306
d309a46e
MC
8307 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
8308 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8309 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
4d958473
MC
8310 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8311 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
8312 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
8313 val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
d309a46e 8314 tw32(BUFMGR_MODE, val);
1da177e4
LT
8315 for (i = 0; i < 2000; i++) {
8316 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
8317 break;
8318 udelay(10);
8319 }
8320 if (i >= 2000) {
05dbe005 8321 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
1da177e4
LT
8322 return -ENODEV;
8323 }
8324
eb07a940
MC
8325 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
8326 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
b5d3772c 8327
eb07a940 8328 tg3_setup_rxbd_thresholds(tp);
1da177e4
LT
8329
8330 /* Initialize TG3_BDINFO's at:
8331 * RCVDBDI_STD_BD: standard eth size rx ring
8332 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
8333 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
8334 *
8335 * like so:
8336 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
8337 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
8338 * ring attribute flags
8339 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
8340 *
8341 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
8342 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
8343 *
8344 * The size of each ring is fixed in the firmware, but the location is
8345 * configurable.
8346 */
8347 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8348 ((u64) tpr->rx_std_mapping >> 32));
1da177e4 8349 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8350 ((u64) tpr->rx_std_mapping & 0xffffffff));
63c3a66f 8351 if (!tg3_flag(tp, 5717_PLUS))
87668d35
MC
8352 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
8353 NIC_SRAM_RX_BUFFER_DESC);
1da177e4 8354
fdb72b38 8355 /* Disable the mini ring */
63c3a66f 8356 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8357 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
8358 BDINFO_FLAGS_DISABLED);
8359
fdb72b38
MC
8360 /* Program the jumbo buffer descriptor ring control
8361 * blocks on those devices that have them.
8362 */
bb18bb94 8363 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
63c3a66f 8364 (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
1da177e4 8365
63c3a66f 8366 if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
1da177e4 8367 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8368 ((u64) tpr->rx_jmb_mapping >> 32));
1da177e4 8369 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8370 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
de9f5230
MC
8371 val = TG3_RX_JMB_RING_SIZE(tp) <<
8372 BDINFO_FLAGS_MAXLEN_SHIFT;
1da177e4 8373 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
de9f5230 8374 val | BDINFO_FLAGS_USE_EXT_RECV);
63c3a66f 8375 if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
a50d0796 8376 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
87668d35
MC
8377 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
8378 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
1da177e4
LT
8379 } else {
8380 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
8381 BDINFO_FLAGS_DISABLED);
8382 }
8383
63c3a66f 8384 if (tg3_flag(tp, 57765_PLUS)) {
7cb32cf2 8385 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
de9f5230 8386 val = TG3_RX_STD_MAX_SIZE_5700;
7cb32cf2 8387 else
de9f5230 8388 val = TG3_RX_STD_MAX_SIZE_5717;
7cb32cf2
MC
8389 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
8390 val |= (TG3_RX_STD_DMA_SZ << 2);
8391 } else
04380d40 8392 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38 8393 } else
de9f5230 8394 val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38
MC
8395
8396 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
1da177e4 8397
411da640 8398 tpr->rx_std_prod_idx = tp->rx_pending;
66711e66 8399 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
1da177e4 8400
63c3a66f
JP
8401 tpr->rx_jmb_prod_idx =
8402 tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
66711e66 8403 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
1da177e4 8404
2d31ecaf
MC
8405 tg3_rings_reset(tp);
8406
1da177e4 8407 /* Initialize MAC address and backoff seed. */
986e0aeb 8408 __tg3_set_mac_addr(tp, 0);
1da177e4
LT
8409
8410 /* MTU + ethernet header + FCS + optional VLAN tag */
f7b493e0
MC
8411 tw32(MAC_RX_MTU_SIZE,
8412 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
1da177e4
LT
8413
8414 /* The slot time is changed by tg3_setup_phy if we
8415 * run at gigabit with half duplex.
8416 */
f2096f94
MC
8417 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
8418 (6 << TX_LENGTHS_IPG_SHIFT) |
8419 (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
8420
8421 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8422 val |= tr32(MAC_TX_LENGTHS) &
8423 (TX_LENGTHS_JMB_FRM_LEN_MSK |
8424 TX_LENGTHS_CNT_DWN_VAL_MSK);
8425
8426 tw32(MAC_TX_LENGTHS, val);
1da177e4
LT
8427
8428 /* Receive rules. */
8429 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
8430 tw32(RCVLPC_CONFIG, 0x0181);
8431
8432 /* Calculate RDMAC_MODE setting early, we need it to determine
8433 * the RCVLPC_STATE_ENABLE mask.
8434 */
8435 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
8436 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
8437 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
8438 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
8439 RDMAC_MODE_LNGREAD_ENAB);
85e94ced 8440
deabaac8 8441 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
0339e4e3
MC
8442 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
8443
57e6983c 8444 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0
MC
8445 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8446 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
d30cdd28
MC
8447 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
8448 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
8449 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
8450
c5908939
MC
8451 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8452 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 8453 if (tg3_flag(tp, TSO_CAPABLE) &&
c13e3713 8454 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
8455 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
8456 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 8457 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
8458 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8459 }
8460 }
8461
63c3a66f 8462 if (tg3_flag(tp, PCI_EXPRESS))
85e94ced
MC
8463 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8464
63c3a66f
JP
8465 if (tg3_flag(tp, HW_TSO_1) ||
8466 tg3_flag(tp, HW_TSO_2) ||
8467 tg3_flag(tp, HW_TSO_3))
027455ad
MC
8468 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
8469
108a6c16 8470 if (tg3_flag(tp, 57765_PLUS) ||
e849cdc3 8471 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
027455ad
MC
8472 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
8473 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
1da177e4 8474
f2096f94
MC
8475 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8476 rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
8477
41a8a7ee
MC
8478 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
8479 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
8480 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8481 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f 8482 tg3_flag(tp, 57765_PLUS)) {
41a8a7ee 8483 val = tr32(TG3_RDMA_RSRVCTRL_REG);
d78b59f5
MC
8484 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8485 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
b4495ed8
MC
8486 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
8487 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
8488 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
8489 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
8490 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
8491 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
b75cc0e4 8492 }
41a8a7ee
MC
8493 tw32(TG3_RDMA_RSRVCTRL_REG,
8494 val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
8495 }
8496
d78b59f5
MC
8497 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8498 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
d309a46e
MC
8499 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
8500 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
8501 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
8502 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
8503 }
8504
1da177e4 8505 /* Receive/send statistics. */
63c3a66f 8506 if (tg3_flag(tp, 5750_PLUS)) {
1661394e
MC
8507 val = tr32(RCVLPC_STATS_ENABLE);
8508 val &= ~RCVLPC_STATSENAB_DACK_FIX;
8509 tw32(RCVLPC_STATS_ENABLE, val);
8510 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
63c3a66f 8511 tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8512 val = tr32(RCVLPC_STATS_ENABLE);
8513 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
8514 tw32(RCVLPC_STATS_ENABLE, val);
8515 } else {
8516 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
8517 }
8518 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
8519 tw32(SNDDATAI_STATSENAB, 0xffffff);
8520 tw32(SNDDATAI_STATSCTRL,
8521 (SNDDATAI_SCTRL_ENABLE |
8522 SNDDATAI_SCTRL_FASTUPD));
8523
8524 /* Setup host coalescing engine. */
8525 tw32(HOSTCC_MODE, 0);
8526 for (i = 0; i < 2000; i++) {
8527 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
8528 break;
8529 udelay(10);
8530 }
8531
d244c892 8532 __tg3_set_coalesce(tp, &tp->coal);
1da177e4 8533
63c3a66f 8534 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
8535 /* Status/statistics block address. See tg3_timer,
8536 * the tg3_periodic_fetch_stats call there, and
8537 * tg3_get_stats to see how this works for 5705/5750 chips.
8538 */
1da177e4
LT
8539 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8540 ((u64) tp->stats_mapping >> 32));
8541 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8542 ((u64) tp->stats_mapping & 0xffffffff));
8543 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
2d31ecaf 8544
1da177e4 8545 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
2d31ecaf
MC
8546
8547 /* Clear statistics and status block memory areas */
8548 for (i = NIC_SRAM_STATS_BLK;
8549 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
8550 i += sizeof(u32)) {
8551 tg3_write_mem(tp, i, 0);
8552 udelay(40);
8553 }
1da177e4
LT
8554 }
8555
8556 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
8557
8558 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
8559 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
63c3a66f 8560 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8561 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
8562
f07e9af3
MC
8563 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
8564 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c94e3941
MC
8565 /* reset to prevent losing 1st rx packet intermittently */
8566 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8567 udelay(10);
8568 }
8569
3bda1258 8570 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
9e975cc2
MC
8571 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
8572 MAC_MODE_FHDE_ENABLE;
8573 if (tg3_flag(tp, ENABLE_APE))
8574 tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
63c3a66f 8575 if (!tg3_flag(tp, 5705_PLUS) &&
f07e9af3 8576 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
e8f3f6ca
MC
8577 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
8578 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
1da177e4
LT
8579 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
8580 udelay(40);
8581
314fba34 8582 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
63c3a66f 8583 * If TG3_FLAG_IS_NIC is zero, we should read the
314fba34
MC
8584 * register to preserve the GPIO settings for LOMs. The GPIOs,
8585 * whether used as inputs or outputs, are set by boot code after
8586 * reset.
8587 */
63c3a66f 8588 if (!tg3_flag(tp, IS_NIC)) {
314fba34
MC
8589 u32 gpio_mask;
8590
9d26e213
MC
8591 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
8592 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
8593 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
3e7d83bc
MC
8594
8595 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
8596 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
8597 GRC_LCLCTRL_GPIO_OUTPUT3;
8598
af36e6b6
MC
8599 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
8600 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
8601
aaf84465 8602 tp->grc_local_ctrl &= ~gpio_mask;
314fba34
MC
8603 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
8604
8605 /* GPIO1 must be driven high for eeprom write protect */
63c3a66f 8606 if (tg3_flag(tp, EEPROM_WRITE_PROT))
9d26e213
MC
8607 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
8608 GRC_LCLCTRL_GPIO_OUTPUT1);
314fba34 8609 }
1da177e4
LT
8610 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8611 udelay(100);
8612
63c3a66f 8613 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1) {
baf8a94a
MC
8614 val = tr32(MSGINT_MODE);
8615 val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
8616 tw32(MSGINT_MODE, val);
8617 }
8618
63c3a66f 8619 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
8620 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
8621 udelay(40);
8622 }
8623
8624 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
8625 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
8626 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
8627 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
8628 WDMAC_MODE_LNGREAD_ENAB);
8629
c5908939
MC
8630 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8631 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 8632 if (tg3_flag(tp, TSO_CAPABLE) &&
1da177e4
LT
8633 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
8634 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
8635 /* nothing */
8636 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 8637 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
8638 val |= WDMAC_MODE_RX_ACCEL;
8639 }
8640 }
8641
d9ab5ad1 8642 /* Enable host coalescing bug fix */
63c3a66f 8643 if (tg3_flag(tp, 5755_PLUS))
f51f3562 8644 val |= WDMAC_MODE_STATUS_TAG_FIX;
d9ab5ad1 8645
788a035e
MC
8646 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
8647 val |= WDMAC_MODE_BURST_ALL_DATA;
8648
1da177e4
LT
8649 tw32_f(WDMAC_MODE, val);
8650 udelay(40);
8651
63c3a66f 8652 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
8653 u16 pcix_cmd;
8654
8655 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8656 &pcix_cmd);
1da177e4 8657 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
9974a356
MC
8658 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
8659 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8660 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
9974a356
MC
8661 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
8662 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8663 }
9974a356
MC
8664 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8665 pcix_cmd);
1da177e4
LT
8666 }
8667
8668 tw32_f(RDMAC_MODE, rdmac_mode);
8669 udelay(40);
8670
8671 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
63c3a66f 8672 if (!tg3_flag(tp, 5705_PLUS))
1da177e4 8673 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
9936bcf6
MC
8674
8675 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
8676 tw32(SNDDATAC_MODE,
8677 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
8678 else
8679 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
8680
1da177e4
LT
8681 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
8682 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
7cb32cf2 8683 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
63c3a66f 8684 if (tg3_flag(tp, LRG_PROD_RING_CAP))
7cb32cf2
MC
8685 val |= RCVDBDI_MODE_LRG_RING_SZ;
8686 tw32(RCVDBDI_MODE, val);
1da177e4 8687 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
63c3a66f
JP
8688 if (tg3_flag(tp, HW_TSO_1) ||
8689 tg3_flag(tp, HW_TSO_2) ||
8690 tg3_flag(tp, HW_TSO_3))
1da177e4 8691 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
baf8a94a 8692 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
63c3a66f 8693 if (tg3_flag(tp, ENABLE_TSS))
baf8a94a
MC
8694 val |= SNDBDI_MODE_MULTI_TXQ_EN;
8695 tw32(SNDBDI_MODE, val);
1da177e4
LT
8696 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
8697
8698 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
8699 err = tg3_load_5701_a0_firmware_fix(tp);
8700 if (err)
8701 return err;
8702 }
8703
63c3a66f 8704 if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8705 err = tg3_load_tso_firmware(tp);
8706 if (err)
8707 return err;
8708 }
1da177e4
LT
8709
8710 tp->tx_mode = TX_MODE_ENABLE;
f2096f94 8711
63c3a66f 8712 if (tg3_flag(tp, 5755_PLUS) ||
b1d05210
MC
8713 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
8714 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
f2096f94
MC
8715
8716 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
8717 val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
8718 tp->tx_mode &= ~val;
8719 tp->tx_mode |= tr32(MAC_TX_MODE) & val;
8720 }
8721
1da177e4
LT
8722 tw32_f(MAC_TX_MODE, tp->tx_mode);
8723 udelay(100);
8724
63c3a66f 8725 if (tg3_flag(tp, ENABLE_RSS)) {
baf8a94a
MC
8726 u32 reg = MAC_RSS_INDIR_TBL_0;
8727 u8 *ent = (u8 *)&val;
8728
8729 /* Setup the indirection table */
8730 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
8731 int idx = i % sizeof(val);
8732
5efeeea1 8733 ent[idx] = i % (tp->irq_cnt - 1);
baf8a94a
MC
8734 if (idx == sizeof(val) - 1) {
8735 tw32(reg, val);
8736 reg += 4;
8737 }
8738 }
8739
8740 /* Setup the "secret" hash key. */
8741 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
8742 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
8743 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
8744 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
8745 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
8746 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
8747 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
8748 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
8749 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
8750 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
8751 }
8752
1da177e4 8753 tp->rx_mode = RX_MODE_ENABLE;
63c3a66f 8754 if (tg3_flag(tp, 5755_PLUS))
af36e6b6
MC
8755 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
8756
63c3a66f 8757 if (tg3_flag(tp, ENABLE_RSS))
baf8a94a
MC
8758 tp->rx_mode |= RX_MODE_RSS_ENABLE |
8759 RX_MODE_RSS_ITBL_HASH_BITS_7 |
8760 RX_MODE_RSS_IPV6_HASH_EN |
8761 RX_MODE_RSS_TCP_IPV6_HASH_EN |
8762 RX_MODE_RSS_IPV4_HASH_EN |
8763 RX_MODE_RSS_TCP_IPV4_HASH_EN;
8764
1da177e4
LT
8765 tw32_f(MAC_RX_MODE, tp->rx_mode);
8766 udelay(10);
8767
1da177e4
LT
8768 tw32(MAC_LED_CTRL, tp->led_ctrl);
8769
8770 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
f07e9af3 8771 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4
LT
8772 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8773 udelay(10);
8774 }
8775 tw32_f(MAC_RX_MODE, tp->rx_mode);
8776 udelay(10);
8777
f07e9af3 8778 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4 8779 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
f07e9af3 8780 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
1da177e4
LT
8781 /* Set drive transmission level to 1.2V */
8782 /* only if the signal pre-emphasis bit is not set */
8783 val = tr32(MAC_SERDES_CFG);
8784 val &= 0xfffff000;
8785 val |= 0x880;
8786 tw32(MAC_SERDES_CFG, val);
8787 }
8788 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
8789 tw32(MAC_SERDES_CFG, 0x616000);
8790 }
8791
8792 /* Prevent chip from dropping frames when flow control
8793 * is enabled.
8794 */
666bc831
MC
8795 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8796 val = 1;
8797 else
8798 val = 2;
8799 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
1da177e4
LT
8800
8801 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
f07e9af3 8802 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
1da177e4 8803 /* Use hardware link auto-negotiation */
63c3a66f 8804 tg3_flag_set(tp, HW_AUTONEG);
1da177e4
LT
8805 }
8806
f07e9af3 8807 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
6ff6f81d 8808 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
d4d2c558
MC
8809 u32 tmp;
8810
8811 tmp = tr32(SERDES_RX_CTRL);
8812 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
8813 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
8814 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
8815 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8816 }
8817
63c3a66f 8818 if (!tg3_flag(tp, USE_PHYLIB)) {
80096068
MC
8819 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
8820 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
8821 tp->link_config.speed = tp->link_config.orig_speed;
8822 tp->link_config.duplex = tp->link_config.orig_duplex;
8823 tp->link_config.autoneg = tp->link_config.orig_autoneg;
8824 }
1da177e4 8825
dd477003
MC
8826 err = tg3_setup_phy(tp, 0);
8827 if (err)
8828 return err;
1da177e4 8829
f07e9af3
MC
8830 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
8831 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
dd477003
MC
8832 u32 tmp;
8833
8834 /* Clear CRC stats. */
8835 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
8836 tg3_writephy(tp, MII_TG3_TEST1,
8837 tmp | MII_TG3_TEST1_CRC_EN);
f08aa1a8 8838 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
dd477003 8839 }
1da177e4
LT
8840 }
8841 }
8842
8843 __tg3_set_rx_mode(tp->dev);
8844
8845 /* Initialize receive rules. */
8846 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
8847 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
8848 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
8849 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
8850
63c3a66f 8851 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
1da177e4
LT
8852 limit = 8;
8853 else
8854 limit = 16;
63c3a66f 8855 if (tg3_flag(tp, ENABLE_ASF))
1da177e4
LT
8856 limit -= 4;
8857 switch (limit) {
8858 case 16:
8859 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
8860 case 15:
8861 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
8862 case 14:
8863 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
8864 case 13:
8865 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
8866 case 12:
8867 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
8868 case 11:
8869 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
8870 case 10:
8871 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
8872 case 9:
8873 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
8874 case 8:
8875 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
8876 case 7:
8877 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
8878 case 6:
8879 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
8880 case 5:
8881 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
8882 case 4:
8883 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
8884 case 3:
8885 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
8886 case 2:
8887 case 1:
8888
8889 default:
8890 break;
855e1111 8891 }
1da177e4 8892
63c3a66f 8893 if (tg3_flag(tp, ENABLE_APE))
9ce768ea
MC
8894 /* Write our heartbeat update interval to APE. */
8895 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
8896 APE_HOST_HEARTBEAT_INT_DISABLE);
0d3031d9 8897
1da177e4
LT
8898 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
8899
1da177e4
LT
8900 return 0;
8901}
8902
8903/* Called at device open time to get the chip ready for
8904 * packet processing. Invoked with tp->lock held.
8905 */
8e7a22e3 8906static int tg3_init_hw(struct tg3 *tp, int reset_phy)
1da177e4 8907{
1da177e4
LT
8908 tg3_switch_clocks(tp);
8909
8910 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
8911
2f751b67 8912 return tg3_reset_hw(tp, reset_phy);
1da177e4
LT
8913}
8914
8915#define TG3_STAT_ADD32(PSTAT, REG) \
8916do { u32 __val = tr32(REG); \
8917 (PSTAT)->low += __val; \
8918 if ((PSTAT)->low < __val) \
8919 (PSTAT)->high += 1; \
8920} while (0)
8921
8922static void tg3_periodic_fetch_stats(struct tg3 *tp)
8923{
8924 struct tg3_hw_stats *sp = tp->hw_stats;
8925
8926 if (!netif_carrier_ok(tp->dev))
8927 return;
8928
8929 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
8930 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
8931 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
8932 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
8933 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
8934 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
8935 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
8936 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
8937 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
8938 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
8939 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
8940 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
8941 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
8942
8943 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
8944 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
8945 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
8946 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
8947 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
8948 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
8949 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
8950 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
8951 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
8952 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
8953 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
8954 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
8955 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
8956 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
463d305b
MC
8957
8958 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
310050fa
MC
8959 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
8960 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
8961 tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
4d958473
MC
8962 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
8963 } else {
8964 u32 val = tr32(HOSTCC_FLOW_ATTN);
8965 val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
8966 if (val) {
8967 tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
8968 sp->rx_discards.low += val;
8969 if (sp->rx_discards.low < val)
8970 sp->rx_discards.high += 1;
8971 }
8972 sp->mbuf_lwm_thresh_hit = sp->rx_discards;
8973 }
463d305b 8974 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
1da177e4
LT
8975}
8976
0e6cf6a9
MC
8977static void tg3_chk_missed_msi(struct tg3 *tp)
8978{
8979 u32 i;
8980
8981 for (i = 0; i < tp->irq_cnt; i++) {
8982 struct tg3_napi *tnapi = &tp->napi[i];
8983
8984 if (tg3_has_work(tnapi)) {
8985 if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
8986 tnapi->last_tx_cons == tnapi->tx_cons) {
8987 if (tnapi->chk_msi_cnt < 1) {
8988 tnapi->chk_msi_cnt++;
8989 return;
8990 }
8991 tw32_mailbox(tnapi->int_mbox,
8992 tnapi->last_tag << 24);
8993 }
8994 }
8995 tnapi->chk_msi_cnt = 0;
8996 tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
8997 tnapi->last_tx_cons = tnapi->tx_cons;
8998 }
8999}
9000
1da177e4
LT
9001static void tg3_timer(unsigned long __opaque)
9002{
9003 struct tg3 *tp = (struct tg3 *) __opaque;
1da177e4 9004
f475f163
MC
9005 if (tp->irq_sync)
9006 goto restart_timer;
9007
f47c11ee 9008 spin_lock(&tp->lock);
1da177e4 9009
0e6cf6a9
MC
9010 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
9011 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
9012 tg3_chk_missed_msi(tp);
9013
63c3a66f 9014 if (!tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
9015 /* All of this garbage is because when using non-tagged
9016 * IRQ status the mailbox/status_block protocol the chip
9017 * uses with the cpu is race prone.
9018 */
898a56f8 9019 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
fac9b83e
DM
9020 tw32(GRC_LOCAL_CTRL,
9021 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
9022 } else {
9023 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 9024 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
fac9b83e 9025 }
1da177e4 9026
fac9b83e 9027 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
63c3a66f 9028 tg3_flag_set(tp, RESTART_TIMER);
f47c11ee 9029 spin_unlock(&tp->lock);
fac9b83e
DM
9030 schedule_work(&tp->reset_task);
9031 return;
9032 }
1da177e4
LT
9033 }
9034
1da177e4
LT
9035 /* This part only runs once per second. */
9036 if (!--tp->timer_counter) {
63c3a66f 9037 if (tg3_flag(tp, 5705_PLUS))
fac9b83e
DM
9038 tg3_periodic_fetch_stats(tp);
9039
b0c5943f
MC
9040 if (tp->setlpicnt && !--tp->setlpicnt)
9041 tg3_phy_eee_enable(tp);
52b02d04 9042
63c3a66f 9043 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
9044 u32 mac_stat;
9045 int phy_event;
9046
9047 mac_stat = tr32(MAC_STATUS);
9048
9049 phy_event = 0;
f07e9af3 9050 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
1da177e4
LT
9051 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
9052 phy_event = 1;
9053 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
9054 phy_event = 1;
9055
9056 if (phy_event)
9057 tg3_setup_phy(tp, 0);
63c3a66f 9058 } else if (tg3_flag(tp, POLL_SERDES)) {
1da177e4
LT
9059 u32 mac_stat = tr32(MAC_STATUS);
9060 int need_setup = 0;
9061
9062 if (netif_carrier_ok(tp->dev) &&
9063 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
9064 need_setup = 1;
9065 }
be98da6a 9066 if (!netif_carrier_ok(tp->dev) &&
1da177e4
LT
9067 (mac_stat & (MAC_STATUS_PCS_SYNCED |
9068 MAC_STATUS_SIGNAL_DET))) {
9069 need_setup = 1;
9070 }
9071 if (need_setup) {
3d3ebe74
MC
9072 if (!tp->serdes_counter) {
9073 tw32_f(MAC_MODE,
9074 (tp->mac_mode &
9075 ~MAC_MODE_PORT_MODE_MASK));
9076 udelay(40);
9077 tw32_f(MAC_MODE, tp->mac_mode);
9078 udelay(40);
9079 }
1da177e4
LT
9080 tg3_setup_phy(tp, 0);
9081 }
f07e9af3 9082 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
63c3a66f 9083 tg3_flag(tp, 5780_CLASS)) {
747e8f8b 9084 tg3_serdes_parallel_detect(tp);
57d8b880 9085 }
1da177e4
LT
9086
9087 tp->timer_counter = tp->timer_multiplier;
9088 }
9089
130b8e4d
MC
9090 /* Heartbeat is only sent once every 2 seconds.
9091 *
9092 * The heartbeat is to tell the ASF firmware that the host
9093 * driver is still alive. In the event that the OS crashes,
9094 * ASF needs to reset the hardware to free up the FIFO space
9095 * that may be filled with rx packets destined for the host.
9096 * If the FIFO is full, ASF will no longer function properly.
9097 *
9098 * Unintended resets have been reported on real time kernels
9099 * where the timer doesn't run on time. Netpoll will also have
9100 * same problem.
9101 *
9102 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
9103 * to check the ring condition when the heartbeat is expiring
9104 * before doing the reset. This will prevent most unintended
9105 * resets.
9106 */
1da177e4 9107 if (!--tp->asf_counter) {
63c3a66f 9108 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
7c5026aa
MC
9109 tg3_wait_for_event_ack(tp);
9110
bbadf503 9111 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
130b8e4d 9112 FWCMD_NICDRV_ALIVE3);
bbadf503 9113 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
c6cdf436
MC
9114 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
9115 TG3_FW_UPDATE_TIMEOUT_SEC);
4ba526ce
MC
9116
9117 tg3_generate_fw_event(tp);
1da177e4
LT
9118 }
9119 tp->asf_counter = tp->asf_multiplier;
9120 }
9121
f47c11ee 9122 spin_unlock(&tp->lock);
1da177e4 9123
f475f163 9124restart_timer:
1da177e4
LT
9125 tp->timer.expires = jiffies + tp->timer_offset;
9126 add_timer(&tp->timer);
9127}
9128
4f125f42 9129static int tg3_request_irq(struct tg3 *tp, int irq_num)
fcfa0a32 9130{
7d12e780 9131 irq_handler_t fn;
fcfa0a32 9132 unsigned long flags;
4f125f42
MC
9133 char *name;
9134 struct tg3_napi *tnapi = &tp->napi[irq_num];
9135
9136 if (tp->irq_cnt == 1)
9137 name = tp->dev->name;
9138 else {
9139 name = &tnapi->irq_lbl[0];
9140 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
9141 name[IFNAMSIZ-1] = 0;
9142 }
fcfa0a32 9143
63c3a66f 9144 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
fcfa0a32 9145 fn = tg3_msi;
63c3a66f 9146 if (tg3_flag(tp, 1SHOT_MSI))
fcfa0a32 9147 fn = tg3_msi_1shot;
ab392d2d 9148 flags = 0;
fcfa0a32
MC
9149 } else {
9150 fn = tg3_interrupt;
63c3a66f 9151 if (tg3_flag(tp, TAGGED_STATUS))
fcfa0a32 9152 fn = tg3_interrupt_tagged;
ab392d2d 9153 flags = IRQF_SHARED;
fcfa0a32 9154 }
4f125f42
MC
9155
9156 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
fcfa0a32
MC
9157}
9158
7938109f
MC
9159static int tg3_test_interrupt(struct tg3 *tp)
9160{
09943a18 9161 struct tg3_napi *tnapi = &tp->napi[0];
7938109f 9162 struct net_device *dev = tp->dev;
b16250e3 9163 int err, i, intr_ok = 0;
f6eb9b1f 9164 u32 val;
7938109f 9165
d4bc3927
MC
9166 if (!netif_running(dev))
9167 return -ENODEV;
9168
7938109f
MC
9169 tg3_disable_ints(tp);
9170
4f125f42 9171 free_irq(tnapi->irq_vec, tnapi);
7938109f 9172
f6eb9b1f
MC
9173 /*
9174 * Turn off MSI one shot mode. Otherwise this test has no
9175 * observable way to know whether the interrupt was delivered.
9176 */
63c3a66f 9177 if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
f6eb9b1f
MC
9178 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
9179 tw32(MSGINT_MODE, val);
9180 }
9181
4f125f42 9182 err = request_irq(tnapi->irq_vec, tg3_test_isr,
09943a18 9183 IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
7938109f
MC
9184 if (err)
9185 return err;
9186
898a56f8 9187 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
7938109f
MC
9188 tg3_enable_ints(tp);
9189
9190 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 9191 tnapi->coal_now);
7938109f
MC
9192
9193 for (i = 0; i < 5; i++) {
b16250e3
MC
9194 u32 int_mbox, misc_host_ctrl;
9195
898a56f8 9196 int_mbox = tr32_mailbox(tnapi->int_mbox);
b16250e3
MC
9197 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
9198
9199 if ((int_mbox != 0) ||
9200 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
9201 intr_ok = 1;
7938109f 9202 break;
b16250e3
MC
9203 }
9204
7938109f
MC
9205 msleep(10);
9206 }
9207
9208 tg3_disable_ints(tp);
9209
4f125f42 9210 free_irq(tnapi->irq_vec, tnapi);
6aa20a22 9211
4f125f42 9212 err = tg3_request_irq(tp, 0);
7938109f
MC
9213
9214 if (err)
9215 return err;
9216
f6eb9b1f
MC
9217 if (intr_ok) {
9218 /* Reenable MSI one shot mode. */
63c3a66f 9219 if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
f6eb9b1f
MC
9220 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
9221 tw32(MSGINT_MODE, val);
9222 }
7938109f 9223 return 0;
f6eb9b1f 9224 }
7938109f
MC
9225
9226 return -EIO;
9227}
9228
9229/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
9230 * successfully restored
9231 */
9232static int tg3_test_msi(struct tg3 *tp)
9233{
7938109f
MC
9234 int err;
9235 u16 pci_cmd;
9236
63c3a66f 9237 if (!tg3_flag(tp, USING_MSI))
7938109f
MC
9238 return 0;
9239
9240 /* Turn off SERR reporting in case MSI terminates with Master
9241 * Abort.
9242 */
9243 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
9244 pci_write_config_word(tp->pdev, PCI_COMMAND,
9245 pci_cmd & ~PCI_COMMAND_SERR);
9246
9247 err = tg3_test_interrupt(tp);
9248
9249 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
9250
9251 if (!err)
9252 return 0;
9253
9254 /* other failures */
9255 if (err != -EIO)
9256 return err;
9257
9258 /* MSI test failed, go back to INTx mode */
5129c3a3
MC
9259 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
9260 "to INTx mode. Please report this failure to the PCI "
9261 "maintainer and include system chipset information\n");
7938109f 9262
4f125f42 9263 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
09943a18 9264
7938109f
MC
9265 pci_disable_msi(tp->pdev);
9266
63c3a66f 9267 tg3_flag_clear(tp, USING_MSI);
dc8bf1b1 9268 tp->napi[0].irq_vec = tp->pdev->irq;
7938109f 9269
4f125f42 9270 err = tg3_request_irq(tp, 0);
7938109f
MC
9271 if (err)
9272 return err;
9273
9274 /* Need to reset the chip because the MSI cycle may have terminated
9275 * with Master Abort.
9276 */
f47c11ee 9277 tg3_full_lock(tp, 1);
7938109f 9278
944d980e 9279 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
8e7a22e3 9280 err = tg3_init_hw(tp, 1);
7938109f 9281
f47c11ee 9282 tg3_full_unlock(tp);
7938109f
MC
9283
9284 if (err)
4f125f42 9285 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
7938109f
MC
9286
9287 return err;
9288}
9289
9e9fd12d
MC
9290static int tg3_request_firmware(struct tg3 *tp)
9291{
9292 const __be32 *fw_data;
9293
9294 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
05dbe005
JP
9295 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
9296 tp->fw_needed);
9e9fd12d
MC
9297 return -ENOENT;
9298 }
9299
9300 fw_data = (void *)tp->fw->data;
9301
9302 /* Firmware blob starts with version numbers, followed by
9303 * start address and _full_ length including BSS sections
9304 * (which must be longer than the actual data, of course
9305 */
9306
9307 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
9308 if (tp->fw_len < (tp->fw->size - 12)) {
05dbe005
JP
9309 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
9310 tp->fw_len, tp->fw_needed);
9e9fd12d
MC
9311 release_firmware(tp->fw);
9312 tp->fw = NULL;
9313 return -EINVAL;
9314 }
9315
9316 /* We no longer need firmware; we have it. */
9317 tp->fw_needed = NULL;
9318 return 0;
9319}
9320
679563f4
MC
9321static bool tg3_enable_msix(struct tg3 *tp)
9322{
9323 int i, rc, cpus = num_online_cpus();
9324 struct msix_entry msix_ent[tp->irq_max];
9325
9326 if (cpus == 1)
9327 /* Just fallback to the simpler MSI mode. */
9328 return false;
9329
9330 /*
9331 * We want as many rx rings enabled as there are cpus.
9332 * The first MSIX vector only deals with link interrupts, etc,
9333 * so we add one to the number of vectors we are requesting.
9334 */
9335 tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
9336
9337 for (i = 0; i < tp->irq_max; i++) {
9338 msix_ent[i].entry = i;
9339 msix_ent[i].vector = 0;
9340 }
9341
9342 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
2430b031
MC
9343 if (rc < 0) {
9344 return false;
9345 } else if (rc != 0) {
679563f4
MC
9346 if (pci_enable_msix(tp->pdev, msix_ent, rc))
9347 return false;
05dbe005
JP
9348 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
9349 tp->irq_cnt, rc);
679563f4
MC
9350 tp->irq_cnt = rc;
9351 }
9352
9353 for (i = 0; i < tp->irq_max; i++)
9354 tp->napi[i].irq_vec = msix_ent[i].vector;
9355
2ddaad39
BH
9356 netif_set_real_num_tx_queues(tp->dev, 1);
9357 rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
9358 if (netif_set_real_num_rx_queues(tp->dev, rc)) {
9359 pci_disable_msix(tp->pdev);
9360 return false;
9361 }
b92b9040
MC
9362
9363 if (tp->irq_cnt > 1) {
63c3a66f 9364 tg3_flag_set(tp, ENABLE_RSS);
d78b59f5
MC
9365
9366 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
9367 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
63c3a66f 9368 tg3_flag_set(tp, ENABLE_TSS);
b92b9040
MC
9369 netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
9370 }
9371 }
2430b031 9372
679563f4
MC
9373 return true;
9374}
9375
07b0173c
MC
9376static void tg3_ints_init(struct tg3 *tp)
9377{
63c3a66f
JP
9378 if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
9379 !tg3_flag(tp, TAGGED_STATUS)) {
07b0173c
MC
9380 /* All MSI supporting chips should support tagged
9381 * status. Assert that this is the case.
9382 */
5129c3a3
MC
9383 netdev_warn(tp->dev,
9384 "MSI without TAGGED_STATUS? Not using MSI\n");
679563f4 9385 goto defcfg;
07b0173c 9386 }
4f125f42 9387
63c3a66f
JP
9388 if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
9389 tg3_flag_set(tp, USING_MSIX);
9390 else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
9391 tg3_flag_set(tp, USING_MSI);
679563f4 9392
63c3a66f 9393 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
679563f4 9394 u32 msi_mode = tr32(MSGINT_MODE);
63c3a66f 9395 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
baf8a94a 9396 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
679563f4
MC
9397 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
9398 }
9399defcfg:
63c3a66f 9400 if (!tg3_flag(tp, USING_MSIX)) {
679563f4
MC
9401 tp->irq_cnt = 1;
9402 tp->napi[0].irq_vec = tp->pdev->irq;
2ddaad39 9403 netif_set_real_num_tx_queues(tp->dev, 1);
85407885 9404 netif_set_real_num_rx_queues(tp->dev, 1);
679563f4 9405 }
07b0173c
MC
9406}
9407
9408static void tg3_ints_fini(struct tg3 *tp)
9409{
63c3a66f 9410 if (tg3_flag(tp, USING_MSIX))
679563f4 9411 pci_disable_msix(tp->pdev);
63c3a66f 9412 else if (tg3_flag(tp, USING_MSI))
679563f4 9413 pci_disable_msi(tp->pdev);
63c3a66f
JP
9414 tg3_flag_clear(tp, USING_MSI);
9415 tg3_flag_clear(tp, USING_MSIX);
9416 tg3_flag_clear(tp, ENABLE_RSS);
9417 tg3_flag_clear(tp, ENABLE_TSS);
07b0173c
MC
9418}
9419
1da177e4
LT
9420static int tg3_open(struct net_device *dev)
9421{
9422 struct tg3 *tp = netdev_priv(dev);
4f125f42 9423 int i, err;
1da177e4 9424
9e9fd12d
MC
9425 if (tp->fw_needed) {
9426 err = tg3_request_firmware(tp);
9427 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
9428 if (err)
9429 return err;
9430 } else if (err) {
05dbe005 9431 netdev_warn(tp->dev, "TSO capability disabled\n");
63c3a66f
JP
9432 tg3_flag_clear(tp, TSO_CAPABLE);
9433 } else if (!tg3_flag(tp, TSO_CAPABLE)) {
05dbe005 9434 netdev_notice(tp->dev, "TSO capability restored\n");
63c3a66f 9435 tg3_flag_set(tp, TSO_CAPABLE);
9e9fd12d
MC
9436 }
9437 }
9438
c49a1561
MC
9439 netif_carrier_off(tp->dev);
9440
c866b7ea 9441 err = tg3_power_up(tp);
2f751b67 9442 if (err)
bc1c7567 9443 return err;
2f751b67
MC
9444
9445 tg3_full_lock(tp, 0);
bc1c7567 9446
1da177e4 9447 tg3_disable_ints(tp);
63c3a66f 9448 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 9449
f47c11ee 9450 tg3_full_unlock(tp);
1da177e4 9451
679563f4
MC
9452 /*
9453 * Setup interrupts first so we know how
9454 * many NAPI resources to allocate
9455 */
9456 tg3_ints_init(tp);
9457
1da177e4
LT
9458 /* The placement of this call is tied
9459 * to the setup and use of Host TX descriptors.
9460 */
9461 err = tg3_alloc_consistent(tp);
9462 if (err)
679563f4 9463 goto err_out1;
88b06bc2 9464
66cfd1bd
MC
9465 tg3_napi_init(tp);
9466
fed97810 9467 tg3_napi_enable(tp);
1da177e4 9468
4f125f42
MC
9469 for (i = 0; i < tp->irq_cnt; i++) {
9470 struct tg3_napi *tnapi = &tp->napi[i];
9471 err = tg3_request_irq(tp, i);
9472 if (err) {
9473 for (i--; i >= 0; i--)
9474 free_irq(tnapi->irq_vec, tnapi);
9475 break;
9476 }
9477 }
1da177e4 9478
07b0173c 9479 if (err)
679563f4 9480 goto err_out2;
bea3348e 9481
f47c11ee 9482 tg3_full_lock(tp, 0);
1da177e4 9483
8e7a22e3 9484 err = tg3_init_hw(tp, 1);
1da177e4 9485 if (err) {
944d980e 9486 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
9487 tg3_free_rings(tp);
9488 } else {
0e6cf6a9
MC
9489 if (tg3_flag(tp, TAGGED_STATUS) &&
9490 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
9491 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765)
fac9b83e
DM
9492 tp->timer_offset = HZ;
9493 else
9494 tp->timer_offset = HZ / 10;
9495
9496 BUG_ON(tp->timer_offset > HZ);
9497 tp->timer_counter = tp->timer_multiplier =
9498 (HZ / tp->timer_offset);
9499 tp->asf_counter = tp->asf_multiplier =
28fbef78 9500 ((HZ / tp->timer_offset) * 2);
1da177e4
LT
9501
9502 init_timer(&tp->timer);
9503 tp->timer.expires = jiffies + tp->timer_offset;
9504 tp->timer.data = (unsigned long) tp;
9505 tp->timer.function = tg3_timer;
1da177e4
LT
9506 }
9507
f47c11ee 9508 tg3_full_unlock(tp);
1da177e4 9509
07b0173c 9510 if (err)
679563f4 9511 goto err_out3;
1da177e4 9512
63c3a66f 9513 if (tg3_flag(tp, USING_MSI)) {
7938109f 9514 err = tg3_test_msi(tp);
fac9b83e 9515
7938109f 9516 if (err) {
f47c11ee 9517 tg3_full_lock(tp, 0);
944d980e 9518 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
7938109f 9519 tg3_free_rings(tp);
f47c11ee 9520 tg3_full_unlock(tp);
7938109f 9521
679563f4 9522 goto err_out2;
7938109f 9523 }
fcfa0a32 9524
63c3a66f 9525 if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
f6eb9b1f 9526 u32 val = tr32(PCIE_TRANSACTION_CFG);
fcfa0a32 9527
f6eb9b1f
MC
9528 tw32(PCIE_TRANSACTION_CFG,
9529 val | PCIE_TRANS_CFG_1SHOT_MSI);
fcfa0a32 9530 }
7938109f
MC
9531 }
9532
b02fd9e3
MC
9533 tg3_phy_start(tp);
9534
f47c11ee 9535 tg3_full_lock(tp, 0);
1da177e4 9536
7938109f 9537 add_timer(&tp->timer);
63c3a66f 9538 tg3_flag_set(tp, INIT_COMPLETE);
1da177e4
LT
9539 tg3_enable_ints(tp);
9540
f47c11ee 9541 tg3_full_unlock(tp);
1da177e4 9542
fe5f5787 9543 netif_tx_start_all_queues(dev);
1da177e4 9544
06c03c02
MB
9545 /*
9546 * Reset loopback feature if it was turned on while the device was down
9547 * make sure that it's installed properly now.
9548 */
9549 if (dev->features & NETIF_F_LOOPBACK)
9550 tg3_set_loopback(dev, dev->features);
9551
1da177e4 9552 return 0;
07b0173c 9553
679563f4 9554err_out3:
4f125f42
MC
9555 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9556 struct tg3_napi *tnapi = &tp->napi[i];
9557 free_irq(tnapi->irq_vec, tnapi);
9558 }
07b0173c 9559
679563f4 9560err_out2:
fed97810 9561 tg3_napi_disable(tp);
66cfd1bd 9562 tg3_napi_fini(tp);
07b0173c 9563 tg3_free_consistent(tp);
679563f4
MC
9564
9565err_out1:
9566 tg3_ints_fini(tp);
cd0d7228
MC
9567 tg3_frob_aux_power(tp, false);
9568 pci_set_power_state(tp->pdev, PCI_D3hot);
07b0173c 9569 return err;
1da177e4
LT
9570}
9571
511d2224
ED
9572static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
9573 struct rtnl_link_stats64 *);
1da177e4
LT
9574static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
9575
9576static int tg3_close(struct net_device *dev)
9577{
4f125f42 9578 int i;
1da177e4
LT
9579 struct tg3 *tp = netdev_priv(dev);
9580
fed97810 9581 tg3_napi_disable(tp);
28e53bdd 9582 cancel_work_sync(&tp->reset_task);
7faa006f 9583
fe5f5787 9584 netif_tx_stop_all_queues(dev);
1da177e4
LT
9585
9586 del_timer_sync(&tp->timer);
9587
24bb4fb6
MC
9588 tg3_phy_stop(tp);
9589
f47c11ee 9590 tg3_full_lock(tp, 1);
1da177e4
LT
9591
9592 tg3_disable_ints(tp);
9593
944d980e 9594 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 9595 tg3_free_rings(tp);
63c3a66f 9596 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 9597
f47c11ee 9598 tg3_full_unlock(tp);
1da177e4 9599
4f125f42
MC
9600 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9601 struct tg3_napi *tnapi = &tp->napi[i];
9602 free_irq(tnapi->irq_vec, tnapi);
9603 }
07b0173c
MC
9604
9605 tg3_ints_fini(tp);
1da177e4 9606
511d2224
ED
9607 tg3_get_stats64(tp->dev, &tp->net_stats_prev);
9608
1da177e4
LT
9609 memcpy(&tp->estats_prev, tg3_get_estats(tp),
9610 sizeof(tp->estats_prev));
9611
66cfd1bd
MC
9612 tg3_napi_fini(tp);
9613
1da177e4
LT
9614 tg3_free_consistent(tp);
9615
c866b7ea 9616 tg3_power_down(tp);
bc1c7567
MC
9617
9618 netif_carrier_off(tp->dev);
9619
1da177e4
LT
9620 return 0;
9621}
9622
511d2224 9623static inline u64 get_stat64(tg3_stat64_t *val)
816f8b86
SB
9624{
9625 return ((u64)val->high << 32) | ((u64)val->low);
9626}
9627
511d2224 9628static u64 calc_crc_errors(struct tg3 *tp)
1da177e4
LT
9629{
9630 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9631
f07e9af3 9632 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
1da177e4
LT
9633 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
9634 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
1da177e4
LT
9635 u32 val;
9636
f47c11ee 9637 spin_lock_bh(&tp->lock);
569a5df8
MC
9638 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
9639 tg3_writephy(tp, MII_TG3_TEST1,
9640 val | MII_TG3_TEST1_CRC_EN);
f08aa1a8 9641 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
1da177e4
LT
9642 } else
9643 val = 0;
f47c11ee 9644 spin_unlock_bh(&tp->lock);
1da177e4
LT
9645
9646 tp->phy_crc_errors += val;
9647
9648 return tp->phy_crc_errors;
9649 }
9650
9651 return get_stat64(&hw_stats->rx_fcs_errors);
9652}
9653
9654#define ESTAT_ADD(member) \
9655 estats->member = old_estats->member + \
511d2224 9656 get_stat64(&hw_stats->member)
1da177e4
LT
9657
9658static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
9659{
9660 struct tg3_ethtool_stats *estats = &tp->estats;
9661 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
9662 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9663
9664 if (!hw_stats)
9665 return old_estats;
9666
9667 ESTAT_ADD(rx_octets);
9668 ESTAT_ADD(rx_fragments);
9669 ESTAT_ADD(rx_ucast_packets);
9670 ESTAT_ADD(rx_mcast_packets);
9671 ESTAT_ADD(rx_bcast_packets);
9672 ESTAT_ADD(rx_fcs_errors);
9673 ESTAT_ADD(rx_align_errors);
9674 ESTAT_ADD(rx_xon_pause_rcvd);
9675 ESTAT_ADD(rx_xoff_pause_rcvd);
9676 ESTAT_ADD(rx_mac_ctrl_rcvd);
9677 ESTAT_ADD(rx_xoff_entered);
9678 ESTAT_ADD(rx_frame_too_long_errors);
9679 ESTAT_ADD(rx_jabbers);
9680 ESTAT_ADD(rx_undersize_packets);
9681 ESTAT_ADD(rx_in_length_errors);
9682 ESTAT_ADD(rx_out_length_errors);
9683 ESTAT_ADD(rx_64_or_less_octet_packets);
9684 ESTAT_ADD(rx_65_to_127_octet_packets);
9685 ESTAT_ADD(rx_128_to_255_octet_packets);
9686 ESTAT_ADD(rx_256_to_511_octet_packets);
9687 ESTAT_ADD(rx_512_to_1023_octet_packets);
9688 ESTAT_ADD(rx_1024_to_1522_octet_packets);
9689 ESTAT_ADD(rx_1523_to_2047_octet_packets);
9690 ESTAT_ADD(rx_2048_to_4095_octet_packets);
9691 ESTAT_ADD(rx_4096_to_8191_octet_packets);
9692 ESTAT_ADD(rx_8192_to_9022_octet_packets);
9693
9694 ESTAT_ADD(tx_octets);
9695 ESTAT_ADD(tx_collisions);
9696 ESTAT_ADD(tx_xon_sent);
9697 ESTAT_ADD(tx_xoff_sent);
9698 ESTAT_ADD(tx_flow_control);
9699 ESTAT_ADD(tx_mac_errors);
9700 ESTAT_ADD(tx_single_collisions);
9701 ESTAT_ADD(tx_mult_collisions);
9702 ESTAT_ADD(tx_deferred);
9703 ESTAT_ADD(tx_excessive_collisions);
9704 ESTAT_ADD(tx_late_collisions);
9705 ESTAT_ADD(tx_collide_2times);
9706 ESTAT_ADD(tx_collide_3times);
9707 ESTAT_ADD(tx_collide_4times);
9708 ESTAT_ADD(tx_collide_5times);
9709 ESTAT_ADD(tx_collide_6times);
9710 ESTAT_ADD(tx_collide_7times);
9711 ESTAT_ADD(tx_collide_8times);
9712 ESTAT_ADD(tx_collide_9times);
9713 ESTAT_ADD(tx_collide_10times);
9714 ESTAT_ADD(tx_collide_11times);
9715 ESTAT_ADD(tx_collide_12times);
9716 ESTAT_ADD(tx_collide_13times);
9717 ESTAT_ADD(tx_collide_14times);
9718 ESTAT_ADD(tx_collide_15times);
9719 ESTAT_ADD(tx_ucast_packets);
9720 ESTAT_ADD(tx_mcast_packets);
9721 ESTAT_ADD(tx_bcast_packets);
9722 ESTAT_ADD(tx_carrier_sense_errors);
9723 ESTAT_ADD(tx_discards);
9724 ESTAT_ADD(tx_errors);
9725
9726 ESTAT_ADD(dma_writeq_full);
9727 ESTAT_ADD(dma_write_prioq_full);
9728 ESTAT_ADD(rxbds_empty);
9729 ESTAT_ADD(rx_discards);
9730 ESTAT_ADD(rx_errors);
9731 ESTAT_ADD(rx_threshold_hit);
9732
9733 ESTAT_ADD(dma_readq_full);
9734 ESTAT_ADD(dma_read_prioq_full);
9735 ESTAT_ADD(tx_comp_queue_full);
9736
9737 ESTAT_ADD(ring_set_send_prod_index);
9738 ESTAT_ADD(ring_status_update);
9739 ESTAT_ADD(nic_irqs);
9740 ESTAT_ADD(nic_avoided_irqs);
9741 ESTAT_ADD(nic_tx_threshold_hit);
9742
4452d099
MC
9743 ESTAT_ADD(mbuf_lwm_thresh_hit);
9744
1da177e4
LT
9745 return estats;
9746}
9747
511d2224
ED
9748static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
9749 struct rtnl_link_stats64 *stats)
1da177e4
LT
9750{
9751 struct tg3 *tp = netdev_priv(dev);
511d2224 9752 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
1da177e4
LT
9753 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9754
9755 if (!hw_stats)
9756 return old_stats;
9757
9758 stats->rx_packets = old_stats->rx_packets +
9759 get_stat64(&hw_stats->rx_ucast_packets) +
9760 get_stat64(&hw_stats->rx_mcast_packets) +
9761 get_stat64(&hw_stats->rx_bcast_packets);
6aa20a22 9762
1da177e4
LT
9763 stats->tx_packets = old_stats->tx_packets +
9764 get_stat64(&hw_stats->tx_ucast_packets) +
9765 get_stat64(&hw_stats->tx_mcast_packets) +
9766 get_stat64(&hw_stats->tx_bcast_packets);
9767
9768 stats->rx_bytes = old_stats->rx_bytes +
9769 get_stat64(&hw_stats->rx_octets);
9770 stats->tx_bytes = old_stats->tx_bytes +
9771 get_stat64(&hw_stats->tx_octets);
9772
9773 stats->rx_errors = old_stats->rx_errors +
4f63b877 9774 get_stat64(&hw_stats->rx_errors);
1da177e4
LT
9775 stats->tx_errors = old_stats->tx_errors +
9776 get_stat64(&hw_stats->tx_errors) +
9777 get_stat64(&hw_stats->tx_mac_errors) +
9778 get_stat64(&hw_stats->tx_carrier_sense_errors) +
9779 get_stat64(&hw_stats->tx_discards);
9780
9781 stats->multicast = old_stats->multicast +
9782 get_stat64(&hw_stats->rx_mcast_packets);
9783 stats->collisions = old_stats->collisions +
9784 get_stat64(&hw_stats->tx_collisions);
9785
9786 stats->rx_length_errors = old_stats->rx_length_errors +
9787 get_stat64(&hw_stats->rx_frame_too_long_errors) +
9788 get_stat64(&hw_stats->rx_undersize_packets);
9789
9790 stats->rx_over_errors = old_stats->rx_over_errors +
9791 get_stat64(&hw_stats->rxbds_empty);
9792 stats->rx_frame_errors = old_stats->rx_frame_errors +
9793 get_stat64(&hw_stats->rx_align_errors);
9794 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
9795 get_stat64(&hw_stats->tx_discards);
9796 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
9797 get_stat64(&hw_stats->tx_carrier_sense_errors);
9798
9799 stats->rx_crc_errors = old_stats->rx_crc_errors +
9800 calc_crc_errors(tp);
9801
4f63b877
JL
9802 stats->rx_missed_errors = old_stats->rx_missed_errors +
9803 get_stat64(&hw_stats->rx_discards);
9804
b0057c51
ED
9805 stats->rx_dropped = tp->rx_dropped;
9806
1da177e4
LT
9807 return stats;
9808}
9809
9810static inline u32 calc_crc(unsigned char *buf, int len)
9811{
9812 u32 reg;
9813 u32 tmp;
9814 int j, k;
9815
9816 reg = 0xffffffff;
9817
9818 for (j = 0; j < len; j++) {
9819 reg ^= buf[j];
9820
9821 for (k = 0; k < 8; k++) {
9822 tmp = reg & 0x01;
9823
9824 reg >>= 1;
9825
859a5887 9826 if (tmp)
1da177e4 9827 reg ^= 0xedb88320;
1da177e4
LT
9828 }
9829 }
9830
9831 return ~reg;
9832}
9833
9834static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
9835{
9836 /* accept or reject all multicast frames */
9837 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
9838 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
9839 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
9840 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
9841}
9842
9843static void __tg3_set_rx_mode(struct net_device *dev)
9844{
9845 struct tg3 *tp = netdev_priv(dev);
9846 u32 rx_mode;
9847
9848 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
9849 RX_MODE_KEEP_VLAN_TAG);
9850
bf933c80 9851#if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
1da177e4
LT
9852 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
9853 * flag clear.
9854 */
63c3a66f 9855 if (!tg3_flag(tp, ENABLE_ASF))
1da177e4
LT
9856 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
9857#endif
9858
9859 if (dev->flags & IFF_PROMISC) {
9860 /* Promiscuous mode. */
9861 rx_mode |= RX_MODE_PROMISC;
9862 } else if (dev->flags & IFF_ALLMULTI) {
9863 /* Accept all multicast. */
de6f31eb 9864 tg3_set_multi(tp, 1);
4cd24eaf 9865 } else if (netdev_mc_empty(dev)) {
1da177e4 9866 /* Reject all multicast. */
de6f31eb 9867 tg3_set_multi(tp, 0);
1da177e4
LT
9868 } else {
9869 /* Accept one or more multicast(s). */
22bedad3 9870 struct netdev_hw_addr *ha;
1da177e4
LT
9871 u32 mc_filter[4] = { 0, };
9872 u32 regidx;
9873 u32 bit;
9874 u32 crc;
9875
22bedad3
JP
9876 netdev_for_each_mc_addr(ha, dev) {
9877 crc = calc_crc(ha->addr, ETH_ALEN);
1da177e4
LT
9878 bit = ~crc & 0x7f;
9879 regidx = (bit & 0x60) >> 5;
9880 bit &= 0x1f;
9881 mc_filter[regidx] |= (1 << bit);
9882 }
9883
9884 tw32(MAC_HASH_REG_0, mc_filter[0]);
9885 tw32(MAC_HASH_REG_1, mc_filter[1]);
9886 tw32(MAC_HASH_REG_2, mc_filter[2]);
9887 tw32(MAC_HASH_REG_3, mc_filter[3]);
9888 }
9889
9890 if (rx_mode != tp->rx_mode) {
9891 tp->rx_mode = rx_mode;
9892 tw32_f(MAC_RX_MODE, rx_mode);
9893 udelay(10);
9894 }
9895}
9896
9897static void tg3_set_rx_mode(struct net_device *dev)
9898{
9899 struct tg3 *tp = netdev_priv(dev);
9900
e75f7c90
MC
9901 if (!netif_running(dev))
9902 return;
9903
f47c11ee 9904 tg3_full_lock(tp, 0);
1da177e4 9905 __tg3_set_rx_mode(dev);
f47c11ee 9906 tg3_full_unlock(tp);
1da177e4
LT
9907}
9908
1da177e4
LT
9909static int tg3_get_regs_len(struct net_device *dev)
9910{
97bd8e49 9911 return TG3_REG_BLK_SIZE;
1da177e4
LT
9912}
9913
9914static void tg3_get_regs(struct net_device *dev,
9915 struct ethtool_regs *regs, void *_p)
9916{
1da177e4 9917 struct tg3 *tp = netdev_priv(dev);
1da177e4
LT
9918
9919 regs->version = 0;
9920
97bd8e49 9921 memset(_p, 0, TG3_REG_BLK_SIZE);
1da177e4 9922
80096068 9923 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
9924 return;
9925
f47c11ee 9926 tg3_full_lock(tp, 0);
1da177e4 9927
97bd8e49 9928 tg3_dump_legacy_regs(tp, (u32 *)_p);
1da177e4 9929
f47c11ee 9930 tg3_full_unlock(tp);
1da177e4
LT
9931}
9932
9933static int tg3_get_eeprom_len(struct net_device *dev)
9934{
9935 struct tg3 *tp = netdev_priv(dev);
9936
9937 return tp->nvram_size;
9938}
9939
1da177e4
LT
9940static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
9941{
9942 struct tg3 *tp = netdev_priv(dev);
9943 int ret;
9944 u8 *pd;
b9fc7dc5 9945 u32 i, offset, len, b_offset, b_count;
a9dc529d 9946 __be32 val;
1da177e4 9947
63c3a66f 9948 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
9949 return -EINVAL;
9950
80096068 9951 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
9952 return -EAGAIN;
9953
1da177e4
LT
9954 offset = eeprom->offset;
9955 len = eeprom->len;
9956 eeprom->len = 0;
9957
9958 eeprom->magic = TG3_EEPROM_MAGIC;
9959
9960 if (offset & 3) {
9961 /* adjustments to start on required 4 byte boundary */
9962 b_offset = offset & 3;
9963 b_count = 4 - b_offset;
9964 if (b_count > len) {
9965 /* i.e. offset=1 len=2 */
9966 b_count = len;
9967 }
a9dc529d 9968 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
1da177e4
LT
9969 if (ret)
9970 return ret;
be98da6a 9971 memcpy(data, ((char *)&val) + b_offset, b_count);
1da177e4
LT
9972 len -= b_count;
9973 offset += b_count;
c6cdf436 9974 eeprom->len += b_count;
1da177e4
LT
9975 }
9976
25985edc 9977 /* read bytes up to the last 4 byte boundary */
1da177e4
LT
9978 pd = &data[eeprom->len];
9979 for (i = 0; i < (len - (len & 3)); i += 4) {
a9dc529d 9980 ret = tg3_nvram_read_be32(tp, offset + i, &val);
1da177e4
LT
9981 if (ret) {
9982 eeprom->len += i;
9983 return ret;
9984 }
1da177e4
LT
9985 memcpy(pd + i, &val, 4);
9986 }
9987 eeprom->len += i;
9988
9989 if (len & 3) {
9990 /* read last bytes not ending on 4 byte boundary */
9991 pd = &data[eeprom->len];
9992 b_count = len & 3;
9993 b_offset = offset + len - b_count;
a9dc529d 9994 ret = tg3_nvram_read_be32(tp, b_offset, &val);
1da177e4
LT
9995 if (ret)
9996 return ret;
b9fc7dc5 9997 memcpy(pd, &val, b_count);
1da177e4
LT
9998 eeprom->len += b_count;
9999 }
10000 return 0;
10001}
10002
6aa20a22 10003static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
1da177e4
LT
10004
10005static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
10006{
10007 struct tg3 *tp = netdev_priv(dev);
10008 int ret;
b9fc7dc5 10009 u32 offset, len, b_offset, odd_len;
1da177e4 10010 u8 *buf;
a9dc529d 10011 __be32 start, end;
1da177e4 10012
80096068 10013 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10014 return -EAGAIN;
10015
63c3a66f 10016 if (tg3_flag(tp, NO_NVRAM) ||
df259d8c 10017 eeprom->magic != TG3_EEPROM_MAGIC)
1da177e4
LT
10018 return -EINVAL;
10019
10020 offset = eeprom->offset;
10021 len = eeprom->len;
10022
10023 if ((b_offset = (offset & 3))) {
10024 /* adjustments to start on required 4 byte boundary */
a9dc529d 10025 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
1da177e4
LT
10026 if (ret)
10027 return ret;
1da177e4
LT
10028 len += b_offset;
10029 offset &= ~3;
1c8594b4
MC
10030 if (len < 4)
10031 len = 4;
1da177e4
LT
10032 }
10033
10034 odd_len = 0;
1c8594b4 10035 if (len & 3) {
1da177e4
LT
10036 /* adjustments to end on required 4 byte boundary */
10037 odd_len = 1;
10038 len = (len + 3) & ~3;
a9dc529d 10039 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
1da177e4
LT
10040 if (ret)
10041 return ret;
1da177e4
LT
10042 }
10043
10044 buf = data;
10045 if (b_offset || odd_len) {
10046 buf = kmalloc(len, GFP_KERNEL);
ab0049b4 10047 if (!buf)
1da177e4
LT
10048 return -ENOMEM;
10049 if (b_offset)
10050 memcpy(buf, &start, 4);
10051 if (odd_len)
10052 memcpy(buf+len-4, &end, 4);
10053 memcpy(buf + b_offset, data, eeprom->len);
10054 }
10055
10056 ret = tg3_nvram_write_block(tp, offset, len, buf);
10057
10058 if (buf != data)
10059 kfree(buf);
10060
10061 return ret;
10062}
10063
10064static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10065{
b02fd9e3
MC
10066 struct tg3 *tp = netdev_priv(dev);
10067
63c3a66f 10068 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 10069 struct phy_device *phydev;
f07e9af3 10070 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10071 return -EAGAIN;
3f0e3ad7
MC
10072 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10073 return phy_ethtool_gset(phydev, cmd);
b02fd9e3 10074 }
6aa20a22 10075
1da177e4
LT
10076 cmd->supported = (SUPPORTED_Autoneg);
10077
f07e9af3 10078 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
10079 cmd->supported |= (SUPPORTED_1000baseT_Half |
10080 SUPPORTED_1000baseT_Full);
10081
f07e9af3 10082 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
1da177e4
LT
10083 cmd->supported |= (SUPPORTED_100baseT_Half |
10084 SUPPORTED_100baseT_Full |
10085 SUPPORTED_10baseT_Half |
10086 SUPPORTED_10baseT_Full |
3bebab59 10087 SUPPORTED_TP);
ef348144
KK
10088 cmd->port = PORT_TP;
10089 } else {
1da177e4 10090 cmd->supported |= SUPPORTED_FIBRE;
ef348144
KK
10091 cmd->port = PORT_FIBRE;
10092 }
6aa20a22 10093
1da177e4 10094 cmd->advertising = tp->link_config.advertising;
5bb09778
MC
10095 if (tg3_flag(tp, PAUSE_AUTONEG)) {
10096 if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
10097 if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10098 cmd->advertising |= ADVERTISED_Pause;
10099 } else {
10100 cmd->advertising |= ADVERTISED_Pause |
10101 ADVERTISED_Asym_Pause;
10102 }
10103 } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10104 cmd->advertising |= ADVERTISED_Asym_Pause;
10105 }
10106 }
1da177e4 10107 if (netif_running(dev)) {
70739497 10108 ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
1da177e4 10109 cmd->duplex = tp->link_config.active_duplex;
64c22182 10110 } else {
70739497 10111 ethtool_cmd_speed_set(cmd, SPEED_INVALID);
64c22182 10112 cmd->duplex = DUPLEX_INVALID;
1da177e4 10113 }
882e9793 10114 cmd->phy_address = tp->phy_addr;
7e5856bd 10115 cmd->transceiver = XCVR_INTERNAL;
1da177e4
LT
10116 cmd->autoneg = tp->link_config.autoneg;
10117 cmd->maxtxpkt = 0;
10118 cmd->maxrxpkt = 0;
10119 return 0;
10120}
6aa20a22 10121
1da177e4
LT
10122static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10123{
10124 struct tg3 *tp = netdev_priv(dev);
25db0338 10125 u32 speed = ethtool_cmd_speed(cmd);
6aa20a22 10126
63c3a66f 10127 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 10128 struct phy_device *phydev;
f07e9af3 10129 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10130 return -EAGAIN;
3f0e3ad7
MC
10131 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10132 return phy_ethtool_sset(phydev, cmd);
b02fd9e3
MC
10133 }
10134
7e5856bd
MC
10135 if (cmd->autoneg != AUTONEG_ENABLE &&
10136 cmd->autoneg != AUTONEG_DISABLE)
37ff238d 10137 return -EINVAL;
7e5856bd
MC
10138
10139 if (cmd->autoneg == AUTONEG_DISABLE &&
10140 cmd->duplex != DUPLEX_FULL &&
10141 cmd->duplex != DUPLEX_HALF)
37ff238d 10142 return -EINVAL;
1da177e4 10143
7e5856bd
MC
10144 if (cmd->autoneg == AUTONEG_ENABLE) {
10145 u32 mask = ADVERTISED_Autoneg |
10146 ADVERTISED_Pause |
10147 ADVERTISED_Asym_Pause;
10148
f07e9af3 10149 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
7e5856bd
MC
10150 mask |= ADVERTISED_1000baseT_Half |
10151 ADVERTISED_1000baseT_Full;
10152
f07e9af3 10153 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
7e5856bd
MC
10154 mask |= ADVERTISED_100baseT_Half |
10155 ADVERTISED_100baseT_Full |
10156 ADVERTISED_10baseT_Half |
10157 ADVERTISED_10baseT_Full |
10158 ADVERTISED_TP;
10159 else
10160 mask |= ADVERTISED_FIBRE;
10161
10162 if (cmd->advertising & ~mask)
10163 return -EINVAL;
10164
10165 mask &= (ADVERTISED_1000baseT_Half |
10166 ADVERTISED_1000baseT_Full |
10167 ADVERTISED_100baseT_Half |
10168 ADVERTISED_100baseT_Full |
10169 ADVERTISED_10baseT_Half |
10170 ADVERTISED_10baseT_Full);
10171
10172 cmd->advertising &= mask;
10173 } else {
f07e9af3 10174 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
25db0338 10175 if (speed != SPEED_1000)
7e5856bd
MC
10176 return -EINVAL;
10177
10178 if (cmd->duplex != DUPLEX_FULL)
10179 return -EINVAL;
10180 } else {
25db0338
DD
10181 if (speed != SPEED_100 &&
10182 speed != SPEED_10)
7e5856bd
MC
10183 return -EINVAL;
10184 }
10185 }
10186
f47c11ee 10187 tg3_full_lock(tp, 0);
1da177e4
LT
10188
10189 tp->link_config.autoneg = cmd->autoneg;
10190 if (cmd->autoneg == AUTONEG_ENABLE) {
405d8e5c
AG
10191 tp->link_config.advertising = (cmd->advertising |
10192 ADVERTISED_Autoneg);
1da177e4
LT
10193 tp->link_config.speed = SPEED_INVALID;
10194 tp->link_config.duplex = DUPLEX_INVALID;
10195 } else {
10196 tp->link_config.advertising = 0;
25db0338 10197 tp->link_config.speed = speed;
1da177e4 10198 tp->link_config.duplex = cmd->duplex;
b02fd9e3 10199 }
6aa20a22 10200
24fcad6b
MC
10201 tp->link_config.orig_speed = tp->link_config.speed;
10202 tp->link_config.orig_duplex = tp->link_config.duplex;
10203 tp->link_config.orig_autoneg = tp->link_config.autoneg;
10204
1da177e4
LT
10205 if (netif_running(dev))
10206 tg3_setup_phy(tp, 1);
10207
f47c11ee 10208 tg3_full_unlock(tp);
6aa20a22 10209
1da177e4
LT
10210 return 0;
10211}
6aa20a22 10212
1da177e4
LT
10213static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
10214{
10215 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10216
1da177e4
LT
10217 strcpy(info->driver, DRV_MODULE_NAME);
10218 strcpy(info->version, DRV_MODULE_VERSION);
c4e6575c 10219 strcpy(info->fw_version, tp->fw_ver);
1da177e4
LT
10220 strcpy(info->bus_info, pci_name(tp->pdev));
10221}
6aa20a22 10222
1da177e4
LT
10223static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10224{
10225 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10226
63c3a66f 10227 if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
a85feb8c
GZ
10228 wol->supported = WAKE_MAGIC;
10229 else
10230 wol->supported = 0;
1da177e4 10231 wol->wolopts = 0;
63c3a66f 10232 if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
1da177e4
LT
10233 wol->wolopts = WAKE_MAGIC;
10234 memset(&wol->sopass, 0, sizeof(wol->sopass));
10235}
6aa20a22 10236
1da177e4
LT
10237static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10238{
10239 struct tg3 *tp = netdev_priv(dev);
12dac075 10240 struct device *dp = &tp->pdev->dev;
6aa20a22 10241
1da177e4
LT
10242 if (wol->wolopts & ~WAKE_MAGIC)
10243 return -EINVAL;
10244 if ((wol->wolopts & WAKE_MAGIC) &&
63c3a66f 10245 !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
1da177e4 10246 return -EINVAL;
6aa20a22 10247
f2dc0d18
RW
10248 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
10249
f47c11ee 10250 spin_lock_bh(&tp->lock);
f2dc0d18 10251 if (device_may_wakeup(dp))
63c3a66f 10252 tg3_flag_set(tp, WOL_ENABLE);
f2dc0d18 10253 else
63c3a66f 10254 tg3_flag_clear(tp, WOL_ENABLE);
f47c11ee 10255 spin_unlock_bh(&tp->lock);
6aa20a22 10256
1da177e4
LT
10257 return 0;
10258}
6aa20a22 10259
1da177e4
LT
10260static u32 tg3_get_msglevel(struct net_device *dev)
10261{
10262 struct tg3 *tp = netdev_priv(dev);
10263 return tp->msg_enable;
10264}
6aa20a22 10265
1da177e4
LT
10266static void tg3_set_msglevel(struct net_device *dev, u32 value)
10267{
10268 struct tg3 *tp = netdev_priv(dev);
10269 tp->msg_enable = value;
10270}
6aa20a22 10271
1da177e4
LT
10272static int tg3_nway_reset(struct net_device *dev)
10273{
10274 struct tg3 *tp = netdev_priv(dev);
1da177e4 10275 int r;
6aa20a22 10276
1da177e4
LT
10277 if (!netif_running(dev))
10278 return -EAGAIN;
10279
f07e9af3 10280 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
c94e3941
MC
10281 return -EINVAL;
10282
63c3a66f 10283 if (tg3_flag(tp, USE_PHYLIB)) {
f07e9af3 10284 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10285 return -EAGAIN;
3f0e3ad7 10286 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
10287 } else {
10288 u32 bmcr;
10289
10290 spin_lock_bh(&tp->lock);
10291 r = -EINVAL;
10292 tg3_readphy(tp, MII_BMCR, &bmcr);
10293 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
10294 ((bmcr & BMCR_ANENABLE) ||
f07e9af3 10295 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
b02fd9e3
MC
10296 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
10297 BMCR_ANENABLE);
10298 r = 0;
10299 }
10300 spin_unlock_bh(&tp->lock);
1da177e4 10301 }
6aa20a22 10302
1da177e4
LT
10303 return r;
10304}
6aa20a22 10305
1da177e4
LT
10306static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10307{
10308 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10309
2c49a44d 10310 ering->rx_max_pending = tp->rx_std_ring_mask;
1da177e4 10311 ering->rx_mini_max_pending = 0;
63c3a66f 10312 if (tg3_flag(tp, JUMBO_RING_ENABLE))
2c49a44d 10313 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
4f81c32b
MC
10314 else
10315 ering->rx_jumbo_max_pending = 0;
10316
10317 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
1da177e4
LT
10318
10319 ering->rx_pending = tp->rx_pending;
10320 ering->rx_mini_pending = 0;
63c3a66f 10321 if (tg3_flag(tp, JUMBO_RING_ENABLE))
4f81c32b
MC
10322 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
10323 else
10324 ering->rx_jumbo_pending = 0;
10325
f3f3f27e 10326 ering->tx_pending = tp->napi[0].tx_pending;
1da177e4 10327}
6aa20a22 10328
1da177e4
LT
10329static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10330{
10331 struct tg3 *tp = netdev_priv(dev);
646c9edd 10332 int i, irq_sync = 0, err = 0;
6aa20a22 10333
2c49a44d
MC
10334 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
10335 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
bc3a9254
MC
10336 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
10337 (ering->tx_pending <= MAX_SKB_FRAGS) ||
63c3a66f 10338 (tg3_flag(tp, TSO_BUG) &&
bc3a9254 10339 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
1da177e4 10340 return -EINVAL;
6aa20a22 10341
bbe832c0 10342 if (netif_running(dev)) {
b02fd9e3 10343 tg3_phy_stop(tp);
1da177e4 10344 tg3_netif_stop(tp);
bbe832c0
MC
10345 irq_sync = 1;
10346 }
1da177e4 10347
bbe832c0 10348 tg3_full_lock(tp, irq_sync);
6aa20a22 10349
1da177e4
LT
10350 tp->rx_pending = ering->rx_pending;
10351
63c3a66f 10352 if (tg3_flag(tp, MAX_RXPEND_64) &&
1da177e4
LT
10353 tp->rx_pending > 63)
10354 tp->rx_pending = 63;
10355 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
646c9edd 10356
6fd45cb8 10357 for (i = 0; i < tp->irq_max; i++)
646c9edd 10358 tp->napi[i].tx_pending = ering->tx_pending;
1da177e4
LT
10359
10360 if (netif_running(dev)) {
944d980e 10361 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
b9ec6c1b
MC
10362 err = tg3_restart_hw(tp, 1);
10363 if (!err)
10364 tg3_netif_start(tp);
1da177e4
LT
10365 }
10366
f47c11ee 10367 tg3_full_unlock(tp);
6aa20a22 10368
b02fd9e3
MC
10369 if (irq_sync && !err)
10370 tg3_phy_start(tp);
10371
b9ec6c1b 10372 return err;
1da177e4 10373}
6aa20a22 10374
1da177e4
LT
10375static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10376{
10377 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10378
63c3a66f 10379 epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
8d018621 10380
e18ce346 10381 if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
8d018621
MC
10382 epause->rx_pause = 1;
10383 else
10384 epause->rx_pause = 0;
10385
e18ce346 10386 if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
8d018621
MC
10387 epause->tx_pause = 1;
10388 else
10389 epause->tx_pause = 0;
1da177e4 10390}
6aa20a22 10391
1da177e4
LT
10392static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10393{
10394 struct tg3 *tp = netdev_priv(dev);
b02fd9e3 10395 int err = 0;
6aa20a22 10396
63c3a66f 10397 if (tg3_flag(tp, USE_PHYLIB)) {
2712168f
MC
10398 u32 newadv;
10399 struct phy_device *phydev;
1da177e4 10400
2712168f 10401 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
f47c11ee 10402
2712168f
MC
10403 if (!(phydev->supported & SUPPORTED_Pause) ||
10404 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
2259dca3 10405 (epause->rx_pause != epause->tx_pause)))
2712168f 10406 return -EINVAL;
1da177e4 10407
2712168f
MC
10408 tp->link_config.flowctrl = 0;
10409 if (epause->rx_pause) {
10410 tp->link_config.flowctrl |= FLOW_CTRL_RX;
10411
10412 if (epause->tx_pause) {
10413 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10414 newadv = ADVERTISED_Pause;
b02fd9e3 10415 } else
2712168f
MC
10416 newadv = ADVERTISED_Pause |
10417 ADVERTISED_Asym_Pause;
10418 } else if (epause->tx_pause) {
10419 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10420 newadv = ADVERTISED_Asym_Pause;
10421 } else
10422 newadv = 0;
10423
10424 if (epause->autoneg)
63c3a66f 10425 tg3_flag_set(tp, PAUSE_AUTONEG);
2712168f 10426 else
63c3a66f 10427 tg3_flag_clear(tp, PAUSE_AUTONEG);
2712168f 10428
f07e9af3 10429 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
2712168f
MC
10430 u32 oldadv = phydev->advertising &
10431 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
10432 if (oldadv != newadv) {
10433 phydev->advertising &=
10434 ~(ADVERTISED_Pause |
10435 ADVERTISED_Asym_Pause);
10436 phydev->advertising |= newadv;
10437 if (phydev->autoneg) {
10438 /*
10439 * Always renegotiate the link to
10440 * inform our link partner of our
10441 * flow control settings, even if the
10442 * flow control is forced. Let
10443 * tg3_adjust_link() do the final
10444 * flow control setup.
10445 */
10446 return phy_start_aneg(phydev);
b02fd9e3 10447 }
b02fd9e3 10448 }
b02fd9e3 10449
2712168f 10450 if (!epause->autoneg)
b02fd9e3 10451 tg3_setup_flow_control(tp, 0, 0);
2712168f
MC
10452 } else {
10453 tp->link_config.orig_advertising &=
10454 ~(ADVERTISED_Pause |
10455 ADVERTISED_Asym_Pause);
10456 tp->link_config.orig_advertising |= newadv;
b02fd9e3
MC
10457 }
10458 } else {
10459 int irq_sync = 0;
10460
10461 if (netif_running(dev)) {
10462 tg3_netif_stop(tp);
10463 irq_sync = 1;
10464 }
10465
10466 tg3_full_lock(tp, irq_sync);
10467
10468 if (epause->autoneg)
63c3a66f 10469 tg3_flag_set(tp, PAUSE_AUTONEG);
b02fd9e3 10470 else
63c3a66f 10471 tg3_flag_clear(tp, PAUSE_AUTONEG);
b02fd9e3 10472 if (epause->rx_pause)
e18ce346 10473 tp->link_config.flowctrl |= FLOW_CTRL_RX;
b02fd9e3 10474 else
e18ce346 10475 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
b02fd9e3 10476 if (epause->tx_pause)
e18ce346 10477 tp->link_config.flowctrl |= FLOW_CTRL_TX;
b02fd9e3 10478 else
e18ce346 10479 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
b02fd9e3
MC
10480
10481 if (netif_running(dev)) {
10482 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10483 err = tg3_restart_hw(tp, 1);
10484 if (!err)
10485 tg3_netif_start(tp);
10486 }
10487
10488 tg3_full_unlock(tp);
10489 }
6aa20a22 10490
b9ec6c1b 10491 return err;
1da177e4 10492}
6aa20a22 10493
de6f31eb 10494static int tg3_get_sset_count(struct net_device *dev, int sset)
1da177e4 10495{
b9f2c044
JG
10496 switch (sset) {
10497 case ETH_SS_TEST:
10498 return TG3_NUM_TEST;
10499 case ETH_SS_STATS:
10500 return TG3_NUM_STATS;
10501 default:
10502 return -EOPNOTSUPP;
10503 }
4cafd3f5
MC
10504}
10505
de6f31eb 10506static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
1da177e4
LT
10507{
10508 switch (stringset) {
10509 case ETH_SS_STATS:
10510 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
10511 break;
4cafd3f5
MC
10512 case ETH_SS_TEST:
10513 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
10514 break;
1da177e4
LT
10515 default:
10516 WARN_ON(1); /* we need a WARN() */
10517 break;
10518 }
10519}
10520
81b8709c 10521static int tg3_set_phys_id(struct net_device *dev,
10522 enum ethtool_phys_id_state state)
4009a93d
MC
10523{
10524 struct tg3 *tp = netdev_priv(dev);
4009a93d
MC
10525
10526 if (!netif_running(tp->dev))
10527 return -EAGAIN;
10528
81b8709c 10529 switch (state) {
10530 case ETHTOOL_ID_ACTIVE:
fce55922 10531 return 1; /* cycle on/off once per second */
4009a93d 10532
81b8709c 10533 case ETHTOOL_ID_ON:
10534 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10535 LED_CTRL_1000MBPS_ON |
10536 LED_CTRL_100MBPS_ON |
10537 LED_CTRL_10MBPS_ON |
10538 LED_CTRL_TRAFFIC_OVERRIDE |
10539 LED_CTRL_TRAFFIC_BLINK |
10540 LED_CTRL_TRAFFIC_LED);
10541 break;
6aa20a22 10542
81b8709c 10543 case ETHTOOL_ID_OFF:
10544 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10545 LED_CTRL_TRAFFIC_OVERRIDE);
10546 break;
4009a93d 10547
81b8709c 10548 case ETHTOOL_ID_INACTIVE:
10549 tw32(MAC_LED_CTRL, tp->led_ctrl);
10550 break;
4009a93d 10551 }
81b8709c 10552
4009a93d
MC
10553 return 0;
10554}
10555
de6f31eb 10556static void tg3_get_ethtool_stats(struct net_device *dev,
1da177e4
LT
10557 struct ethtool_stats *estats, u64 *tmp_stats)
10558{
10559 struct tg3 *tp = netdev_priv(dev);
10560 memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
10561}
10562
c3e94500
MC
10563static __be32 * tg3_vpd_readblock(struct tg3 *tp)
10564{
10565 int i;
10566 __be32 *buf;
10567 u32 offset = 0, len = 0;
10568 u32 magic, val;
10569
63c3a66f 10570 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
c3e94500
MC
10571 return NULL;
10572
10573 if (magic == TG3_EEPROM_MAGIC) {
10574 for (offset = TG3_NVM_DIR_START;
10575 offset < TG3_NVM_DIR_END;
10576 offset += TG3_NVM_DIRENT_SIZE) {
10577 if (tg3_nvram_read(tp, offset, &val))
10578 return NULL;
10579
10580 if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
10581 TG3_NVM_DIRTYPE_EXTVPD)
10582 break;
10583 }
10584
10585 if (offset != TG3_NVM_DIR_END) {
10586 len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
10587 if (tg3_nvram_read(tp, offset + 4, &offset))
10588 return NULL;
10589
10590 offset = tg3_nvram_logical_addr(tp, offset);
10591 }
10592 }
10593
10594 if (!offset || !len) {
10595 offset = TG3_NVM_VPD_OFF;
10596 len = TG3_NVM_VPD_LEN;
10597 }
10598
10599 buf = kmalloc(len, GFP_KERNEL);
10600 if (buf == NULL)
10601 return NULL;
10602
10603 if (magic == TG3_EEPROM_MAGIC) {
10604 for (i = 0; i < len; i += 4) {
10605 /* The data is in little-endian format in NVRAM.
10606 * Use the big-endian read routines to preserve
10607 * the byte order as it exists in NVRAM.
10608 */
10609 if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
10610 goto error;
10611 }
10612 } else {
10613 u8 *ptr;
10614 ssize_t cnt;
10615 unsigned int pos = 0;
10616
10617 ptr = (u8 *)&buf[0];
10618 for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
10619 cnt = pci_read_vpd(tp->pdev, pos,
10620 len - pos, ptr);
10621 if (cnt == -ETIMEDOUT || cnt == -EINTR)
10622 cnt = 0;
10623 else if (cnt < 0)
10624 goto error;
10625 }
10626 if (pos != len)
10627 goto error;
10628 }
10629
10630 return buf;
10631
10632error:
10633 kfree(buf);
10634 return NULL;
10635}
10636
566f86ad 10637#define NVRAM_TEST_SIZE 0x100
a5767dec
MC
10638#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
10639#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
10640#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
727a6d9f
MC
10641#define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
10642#define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
10643#define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x4c
b16250e3
MC
10644#define NVRAM_SELFBOOT_HW_SIZE 0x20
10645#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
566f86ad
MC
10646
10647static int tg3_test_nvram(struct tg3 *tp)
10648{
b9fc7dc5 10649 u32 csum, magic;
a9dc529d 10650 __be32 *buf;
ab0049b4 10651 int i, j, k, err = 0, size;
566f86ad 10652
63c3a66f 10653 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
10654 return 0;
10655
e4f34110 10656 if (tg3_nvram_read(tp, 0, &magic) != 0)
1b27777a
MC
10657 return -EIO;
10658
1b27777a
MC
10659 if (magic == TG3_EEPROM_MAGIC)
10660 size = NVRAM_TEST_SIZE;
b16250e3 10661 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
a5767dec
MC
10662 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
10663 TG3_EEPROM_SB_FORMAT_1) {
10664 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
10665 case TG3_EEPROM_SB_REVISION_0:
10666 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
10667 break;
10668 case TG3_EEPROM_SB_REVISION_2:
10669 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
10670 break;
10671 case TG3_EEPROM_SB_REVISION_3:
10672 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
10673 break;
727a6d9f
MC
10674 case TG3_EEPROM_SB_REVISION_4:
10675 size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
10676 break;
10677 case TG3_EEPROM_SB_REVISION_5:
10678 size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
10679 break;
10680 case TG3_EEPROM_SB_REVISION_6:
10681 size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
10682 break;
a5767dec 10683 default:
727a6d9f 10684 return -EIO;
a5767dec
MC
10685 }
10686 } else
1b27777a 10687 return 0;
b16250e3
MC
10688 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
10689 size = NVRAM_SELFBOOT_HW_SIZE;
10690 else
1b27777a
MC
10691 return -EIO;
10692
10693 buf = kmalloc(size, GFP_KERNEL);
566f86ad
MC
10694 if (buf == NULL)
10695 return -ENOMEM;
10696
1b27777a
MC
10697 err = -EIO;
10698 for (i = 0, j = 0; i < size; i += 4, j++) {
a9dc529d
MC
10699 err = tg3_nvram_read_be32(tp, i, &buf[j]);
10700 if (err)
566f86ad 10701 break;
566f86ad 10702 }
1b27777a 10703 if (i < size)
566f86ad
MC
10704 goto out;
10705
1b27777a 10706 /* Selfboot format */
a9dc529d 10707 magic = be32_to_cpu(buf[0]);
b9fc7dc5 10708 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
b16250e3 10709 TG3_EEPROM_MAGIC_FW) {
1b27777a
MC
10710 u8 *buf8 = (u8 *) buf, csum8 = 0;
10711
b9fc7dc5 10712 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
a5767dec
MC
10713 TG3_EEPROM_SB_REVISION_2) {
10714 /* For rev 2, the csum doesn't include the MBA. */
10715 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
10716 csum8 += buf8[i];
10717 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
10718 csum8 += buf8[i];
10719 } else {
10720 for (i = 0; i < size; i++)
10721 csum8 += buf8[i];
10722 }
1b27777a 10723
ad96b485
AB
10724 if (csum8 == 0) {
10725 err = 0;
10726 goto out;
10727 }
10728
10729 err = -EIO;
10730 goto out;
1b27777a 10731 }
566f86ad 10732
b9fc7dc5 10733 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
b16250e3
MC
10734 TG3_EEPROM_MAGIC_HW) {
10735 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
a9dc529d 10736 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
b16250e3 10737 u8 *buf8 = (u8 *) buf;
b16250e3
MC
10738
10739 /* Separate the parity bits and the data bytes. */
10740 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
10741 if ((i == 0) || (i == 8)) {
10742 int l;
10743 u8 msk;
10744
10745 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
10746 parity[k++] = buf8[i] & msk;
10747 i++;
859a5887 10748 } else if (i == 16) {
b16250e3
MC
10749 int l;
10750 u8 msk;
10751
10752 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
10753 parity[k++] = buf8[i] & msk;
10754 i++;
10755
10756 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
10757 parity[k++] = buf8[i] & msk;
10758 i++;
10759 }
10760 data[j++] = buf8[i];
10761 }
10762
10763 err = -EIO;
10764 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
10765 u8 hw8 = hweight8(data[i]);
10766
10767 if ((hw8 & 0x1) && parity[i])
10768 goto out;
10769 else if (!(hw8 & 0x1) && !parity[i])
10770 goto out;
10771 }
10772 err = 0;
10773 goto out;
10774 }
10775
01c3a392
MC
10776 err = -EIO;
10777
566f86ad
MC
10778 /* Bootstrap checksum at offset 0x10 */
10779 csum = calc_crc((unsigned char *) buf, 0x10);
01c3a392 10780 if (csum != le32_to_cpu(buf[0x10/4]))
566f86ad
MC
10781 goto out;
10782
10783 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
10784 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
01c3a392 10785 if (csum != le32_to_cpu(buf[0xfc/4]))
a9dc529d 10786 goto out;
566f86ad 10787
c3e94500
MC
10788 kfree(buf);
10789
10790 buf = tg3_vpd_readblock(tp);
10791 if (!buf)
10792 return -ENOMEM;
d4894f3e
MC
10793
10794 i = pci_vpd_find_tag((u8 *)buf, 0, TG3_NVM_VPD_LEN,
10795 PCI_VPD_LRDT_RO_DATA);
10796 if (i > 0) {
10797 j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
10798 if (j < 0)
10799 goto out;
10800
10801 if (i + PCI_VPD_LRDT_TAG_SIZE + j > TG3_NVM_VPD_LEN)
10802 goto out;
10803
10804 i += PCI_VPD_LRDT_TAG_SIZE;
10805 j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
10806 PCI_VPD_RO_KEYWORD_CHKSUM);
10807 if (j > 0) {
10808 u8 csum8 = 0;
10809
10810 j += PCI_VPD_INFO_FLD_HDR_SIZE;
10811
10812 for (i = 0; i <= j; i++)
10813 csum8 += ((u8 *)buf)[i];
10814
10815 if (csum8)
10816 goto out;
10817 }
10818 }
10819
566f86ad
MC
10820 err = 0;
10821
10822out:
10823 kfree(buf);
10824 return err;
10825}
10826
ca43007a
MC
10827#define TG3_SERDES_TIMEOUT_SEC 2
10828#define TG3_COPPER_TIMEOUT_SEC 6
10829
10830static int tg3_test_link(struct tg3 *tp)
10831{
10832 int i, max;
10833
10834 if (!netif_running(tp->dev))
10835 return -ENODEV;
10836
f07e9af3 10837 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
ca43007a
MC
10838 max = TG3_SERDES_TIMEOUT_SEC;
10839 else
10840 max = TG3_COPPER_TIMEOUT_SEC;
10841
10842 for (i = 0; i < max; i++) {
10843 if (netif_carrier_ok(tp->dev))
10844 return 0;
10845
10846 if (msleep_interruptible(1000))
10847 break;
10848 }
10849
10850 return -EIO;
10851}
10852
a71116d1 10853/* Only test the commonly used registers */
30ca3e37 10854static int tg3_test_registers(struct tg3 *tp)
a71116d1 10855{
b16250e3 10856 int i, is_5705, is_5750;
a71116d1
MC
10857 u32 offset, read_mask, write_mask, val, save_val, read_val;
10858 static struct {
10859 u16 offset;
10860 u16 flags;
10861#define TG3_FL_5705 0x1
10862#define TG3_FL_NOT_5705 0x2
10863#define TG3_FL_NOT_5788 0x4
b16250e3 10864#define TG3_FL_NOT_5750 0x8
a71116d1
MC
10865 u32 read_mask;
10866 u32 write_mask;
10867 } reg_tbl[] = {
10868 /* MAC Control Registers */
10869 { MAC_MODE, TG3_FL_NOT_5705,
10870 0x00000000, 0x00ef6f8c },
10871 { MAC_MODE, TG3_FL_5705,
10872 0x00000000, 0x01ef6b8c },
10873 { MAC_STATUS, TG3_FL_NOT_5705,
10874 0x03800107, 0x00000000 },
10875 { MAC_STATUS, TG3_FL_5705,
10876 0x03800100, 0x00000000 },
10877 { MAC_ADDR_0_HIGH, 0x0000,
10878 0x00000000, 0x0000ffff },
10879 { MAC_ADDR_0_LOW, 0x0000,
c6cdf436 10880 0x00000000, 0xffffffff },
a71116d1
MC
10881 { MAC_RX_MTU_SIZE, 0x0000,
10882 0x00000000, 0x0000ffff },
10883 { MAC_TX_MODE, 0x0000,
10884 0x00000000, 0x00000070 },
10885 { MAC_TX_LENGTHS, 0x0000,
10886 0x00000000, 0x00003fff },
10887 { MAC_RX_MODE, TG3_FL_NOT_5705,
10888 0x00000000, 0x000007fc },
10889 { MAC_RX_MODE, TG3_FL_5705,
10890 0x00000000, 0x000007dc },
10891 { MAC_HASH_REG_0, 0x0000,
10892 0x00000000, 0xffffffff },
10893 { MAC_HASH_REG_1, 0x0000,
10894 0x00000000, 0xffffffff },
10895 { MAC_HASH_REG_2, 0x0000,
10896 0x00000000, 0xffffffff },
10897 { MAC_HASH_REG_3, 0x0000,
10898 0x00000000, 0xffffffff },
10899
10900 /* Receive Data and Receive BD Initiator Control Registers. */
10901 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
10902 0x00000000, 0xffffffff },
10903 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
10904 0x00000000, 0xffffffff },
10905 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
10906 0x00000000, 0x00000003 },
10907 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
10908 0x00000000, 0xffffffff },
10909 { RCVDBDI_STD_BD+0, 0x0000,
10910 0x00000000, 0xffffffff },
10911 { RCVDBDI_STD_BD+4, 0x0000,
10912 0x00000000, 0xffffffff },
10913 { RCVDBDI_STD_BD+8, 0x0000,
10914 0x00000000, 0xffff0002 },
10915 { RCVDBDI_STD_BD+0xc, 0x0000,
10916 0x00000000, 0xffffffff },
6aa20a22 10917
a71116d1
MC
10918 /* Receive BD Initiator Control Registers. */
10919 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
10920 0x00000000, 0xffffffff },
10921 { RCVBDI_STD_THRESH, TG3_FL_5705,
10922 0x00000000, 0x000003ff },
10923 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
10924 0x00000000, 0xffffffff },
6aa20a22 10925
a71116d1
MC
10926 /* Host Coalescing Control Registers. */
10927 { HOSTCC_MODE, TG3_FL_NOT_5705,
10928 0x00000000, 0x00000004 },
10929 { HOSTCC_MODE, TG3_FL_5705,
10930 0x00000000, 0x000000f6 },
10931 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
10932 0x00000000, 0xffffffff },
10933 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
10934 0x00000000, 0x000003ff },
10935 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
10936 0x00000000, 0xffffffff },
10937 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
10938 0x00000000, 0x000003ff },
10939 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
10940 0x00000000, 0xffffffff },
10941 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10942 0x00000000, 0x000000ff },
10943 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
10944 0x00000000, 0xffffffff },
10945 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10946 0x00000000, 0x000000ff },
10947 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
10948 0x00000000, 0xffffffff },
10949 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
10950 0x00000000, 0xffffffff },
10951 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10952 0x00000000, 0xffffffff },
10953 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10954 0x00000000, 0x000000ff },
10955 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10956 0x00000000, 0xffffffff },
10957 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10958 0x00000000, 0x000000ff },
10959 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
10960 0x00000000, 0xffffffff },
10961 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
10962 0x00000000, 0xffffffff },
10963 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
10964 0x00000000, 0xffffffff },
10965 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
10966 0x00000000, 0xffffffff },
10967 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
10968 0x00000000, 0xffffffff },
10969 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
10970 0xffffffff, 0x00000000 },
10971 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
10972 0xffffffff, 0x00000000 },
10973
10974 /* Buffer Manager Control Registers. */
b16250e3 10975 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
a71116d1 10976 0x00000000, 0x007fff80 },
b16250e3 10977 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
a71116d1
MC
10978 0x00000000, 0x007fffff },
10979 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
10980 0x00000000, 0x0000003f },
10981 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
10982 0x00000000, 0x000001ff },
10983 { BUFMGR_MB_HIGH_WATER, 0x0000,
10984 0x00000000, 0x000001ff },
10985 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
10986 0xffffffff, 0x00000000 },
10987 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
10988 0xffffffff, 0x00000000 },
6aa20a22 10989
a71116d1
MC
10990 /* Mailbox Registers */
10991 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
10992 0x00000000, 0x000001ff },
10993 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
10994 0x00000000, 0x000001ff },
10995 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
10996 0x00000000, 0x000007ff },
10997 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
10998 0x00000000, 0x000001ff },
10999
11000 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
11001 };
11002
b16250e3 11003 is_5705 = is_5750 = 0;
63c3a66f 11004 if (tg3_flag(tp, 5705_PLUS)) {
a71116d1 11005 is_5705 = 1;
63c3a66f 11006 if (tg3_flag(tp, 5750_PLUS))
b16250e3
MC
11007 is_5750 = 1;
11008 }
a71116d1
MC
11009
11010 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
11011 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
11012 continue;
11013
11014 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
11015 continue;
11016
63c3a66f 11017 if (tg3_flag(tp, IS_5788) &&
a71116d1
MC
11018 (reg_tbl[i].flags & TG3_FL_NOT_5788))
11019 continue;
11020
b16250e3
MC
11021 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
11022 continue;
11023
a71116d1
MC
11024 offset = (u32) reg_tbl[i].offset;
11025 read_mask = reg_tbl[i].read_mask;
11026 write_mask = reg_tbl[i].write_mask;
11027
11028 /* Save the original register content */
11029 save_val = tr32(offset);
11030
11031 /* Determine the read-only value. */
11032 read_val = save_val & read_mask;
11033
11034 /* Write zero to the register, then make sure the read-only bits
11035 * are not changed and the read/write bits are all zeros.
11036 */
11037 tw32(offset, 0);
11038
11039 val = tr32(offset);
11040
11041 /* Test the read-only and read/write bits. */
11042 if (((val & read_mask) != read_val) || (val & write_mask))
11043 goto out;
11044
11045 /* Write ones to all the bits defined by RdMask and WrMask, then
11046 * make sure the read-only bits are not changed and the
11047 * read/write bits are all ones.
11048 */
11049 tw32(offset, read_mask | write_mask);
11050
11051 val = tr32(offset);
11052
11053 /* Test the read-only bits. */
11054 if ((val & read_mask) != read_val)
11055 goto out;
11056
11057 /* Test the read/write bits. */
11058 if ((val & write_mask) != write_mask)
11059 goto out;
11060
11061 tw32(offset, save_val);
11062 }
11063
11064 return 0;
11065
11066out:
9f88f29f 11067 if (netif_msg_hw(tp))
2445e461
MC
11068 netdev_err(tp->dev,
11069 "Register test failed at offset %x\n", offset);
a71116d1
MC
11070 tw32(offset, save_val);
11071 return -EIO;
11072}
11073
7942e1db
MC
11074static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
11075{
f71e1309 11076 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
7942e1db
MC
11077 int i;
11078 u32 j;
11079
e9edda69 11080 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
7942e1db
MC
11081 for (j = 0; j < len; j += 4) {
11082 u32 val;
11083
11084 tg3_write_mem(tp, offset + j, test_pattern[i]);
11085 tg3_read_mem(tp, offset + j, &val);
11086 if (val != test_pattern[i])
11087 return -EIO;
11088 }
11089 }
11090 return 0;
11091}
11092
11093static int tg3_test_memory(struct tg3 *tp)
11094{
11095 static struct mem_entry {
11096 u32 offset;
11097 u32 len;
11098 } mem_tbl_570x[] = {
38690194 11099 { 0x00000000, 0x00b50},
7942e1db
MC
11100 { 0x00002000, 0x1c000},
11101 { 0xffffffff, 0x00000}
11102 }, mem_tbl_5705[] = {
11103 { 0x00000100, 0x0000c},
11104 { 0x00000200, 0x00008},
7942e1db
MC
11105 { 0x00004000, 0x00800},
11106 { 0x00006000, 0x01000},
11107 { 0x00008000, 0x02000},
11108 { 0x00010000, 0x0e000},
11109 { 0xffffffff, 0x00000}
79f4d13a
MC
11110 }, mem_tbl_5755[] = {
11111 { 0x00000200, 0x00008},
11112 { 0x00004000, 0x00800},
11113 { 0x00006000, 0x00800},
11114 { 0x00008000, 0x02000},
11115 { 0x00010000, 0x0c000},
11116 { 0xffffffff, 0x00000}
b16250e3
MC
11117 }, mem_tbl_5906[] = {
11118 { 0x00000200, 0x00008},
11119 { 0x00004000, 0x00400},
11120 { 0x00006000, 0x00400},
11121 { 0x00008000, 0x01000},
11122 { 0x00010000, 0x01000},
11123 { 0xffffffff, 0x00000}
8b5a6c42
MC
11124 }, mem_tbl_5717[] = {
11125 { 0x00000200, 0x00008},
11126 { 0x00010000, 0x0a000},
11127 { 0x00020000, 0x13c00},
11128 { 0xffffffff, 0x00000}
11129 }, mem_tbl_57765[] = {
11130 { 0x00000200, 0x00008},
11131 { 0x00004000, 0x00800},
11132 { 0x00006000, 0x09800},
11133 { 0x00010000, 0x0a000},
11134 { 0xffffffff, 0x00000}
7942e1db
MC
11135 };
11136 struct mem_entry *mem_tbl;
11137 int err = 0;
11138 int i;
11139
63c3a66f 11140 if (tg3_flag(tp, 5717_PLUS))
8b5a6c42
MC
11141 mem_tbl = mem_tbl_5717;
11142 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
11143 mem_tbl = mem_tbl_57765;
63c3a66f 11144 else if (tg3_flag(tp, 5755_PLUS))
321d32a0
MC
11145 mem_tbl = mem_tbl_5755;
11146 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
11147 mem_tbl = mem_tbl_5906;
63c3a66f 11148 else if (tg3_flag(tp, 5705_PLUS))
321d32a0
MC
11149 mem_tbl = mem_tbl_5705;
11150 else
7942e1db
MC
11151 mem_tbl = mem_tbl_570x;
11152
11153 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
be98da6a
MC
11154 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
11155 if (err)
7942e1db
MC
11156 break;
11157 }
6aa20a22 11158
7942e1db
MC
11159 return err;
11160}
11161
9f40dead
MC
11162#define TG3_MAC_LOOPBACK 0
11163#define TG3_PHY_LOOPBACK 1
bb158d69
MC
11164#define TG3_TSO_LOOPBACK 2
11165
11166#define TG3_TSO_MSS 500
11167
11168#define TG3_TSO_IP_HDR_LEN 20
11169#define TG3_TSO_TCP_HDR_LEN 20
11170#define TG3_TSO_TCP_OPT_LEN 12
11171
11172static const u8 tg3_tso_header[] = {
111730x08, 0x00,
111740x45, 0x00, 0x00, 0x00,
111750x00, 0x00, 0x40, 0x00,
111760x40, 0x06, 0x00, 0x00,
111770x0a, 0x00, 0x00, 0x01,
111780x0a, 0x00, 0x00, 0x02,
111790x0d, 0x00, 0xe0, 0x00,
111800x00, 0x00, 0x01, 0x00,
111810x00, 0x00, 0x02, 0x00,
111820x80, 0x10, 0x10, 0x00,
111830x14, 0x09, 0x00, 0x00,
111840x01, 0x01, 0x08, 0x0a,
111850x11, 0x11, 0x11, 0x11,
111860x11, 0x11, 0x11, 0x11,
11187};
9f40dead 11188
4852a861 11189static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, int loopback_mode)
c76949a6 11190{
9f40dead 11191 u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
bb158d69 11192 u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
c76949a6
MC
11193 struct sk_buff *skb, *rx_skb;
11194 u8 *tx_data;
11195 dma_addr_t map;
11196 int num_pkts, tx_len, rx_len, i, err;
11197 struct tg3_rx_buffer_desc *desc;
898a56f8 11198 struct tg3_napi *tnapi, *rnapi;
8fea32b9 11199 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
c76949a6 11200
c8873405
MC
11201 tnapi = &tp->napi[0];
11202 rnapi = &tp->napi[0];
0c1d0e2b 11203 if (tp->irq_cnt > 1) {
63c3a66f 11204 if (tg3_flag(tp, ENABLE_RSS))
1da85aa3 11205 rnapi = &tp->napi[1];
63c3a66f 11206 if (tg3_flag(tp, ENABLE_TSS))
c8873405 11207 tnapi = &tp->napi[1];
0c1d0e2b 11208 }
fd2ce37f 11209 coal_now = tnapi->coal_now | rnapi->coal_now;
898a56f8 11210
9f40dead 11211 if (loopback_mode == TG3_MAC_LOOPBACK) {
c94e3941
MC
11212 /* HW errata - mac loopback fails in some cases on 5780.
11213 * Normal traffic and PHY loopback are not affected by
aba49f24
MC
11214 * errata. Also, the MAC loopback test is deprecated for
11215 * all newer ASIC revisions.
c94e3941 11216 */
aba49f24 11217 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
63c3a66f 11218 tg3_flag(tp, CPMU_PRESENT))
c94e3941
MC
11219 return 0;
11220
49692ca1
MC
11221 mac_mode = tp->mac_mode &
11222 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
11223 mac_mode |= MAC_MODE_PORT_INT_LPBACK;
63c3a66f 11224 if (!tg3_flag(tp, 5705_PLUS))
e8f3f6ca 11225 mac_mode |= MAC_MODE_LINK_POLARITY;
f07e9af3 11226 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3f7045c1
MC
11227 mac_mode |= MAC_MODE_PORT_MODE_MII;
11228 else
11229 mac_mode |= MAC_MODE_PORT_MODE_GMII;
9f40dead 11230 tw32(MAC_MODE, mac_mode);
bb158d69 11231 } else {
f07e9af3 11232 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd 11233 tg3_phy_fet_toggle_apd(tp, false);
5d64ad34
MC
11234 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
11235 } else
11236 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
3f7045c1 11237
9ef8ca99
MC
11238 tg3_phy_toggle_automdix(tp, 0);
11239
3f7045c1 11240 tg3_writephy(tp, MII_BMCR, val);
c94e3941 11241 udelay(40);
5d64ad34 11242
49692ca1
MC
11243 mac_mode = tp->mac_mode &
11244 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
f07e9af3 11245 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
1061b7c5
MC
11246 tg3_writephy(tp, MII_TG3_FET_PTEST,
11247 MII_TG3_FET_PTEST_FRC_TX_LINK |
11248 MII_TG3_FET_PTEST_FRC_TX_LOCK);
11249 /* The write needs to be flushed for the AC131 */
11250 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
11251 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
5d64ad34
MC
11252 mac_mode |= MAC_MODE_PORT_MODE_MII;
11253 } else
11254 mac_mode |= MAC_MODE_PORT_MODE_GMII;
b16250e3 11255
c94e3941 11256 /* reset to prevent losing 1st rx packet intermittently */
f07e9af3 11257 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
c94e3941
MC
11258 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
11259 udelay(10);
11260 tw32_f(MAC_RX_MODE, tp->rx_mode);
11261 }
e8f3f6ca 11262 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
79eb6904
MC
11263 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
11264 if (masked_phy_id == TG3_PHY_ID_BCM5401)
e8f3f6ca 11265 mac_mode &= ~MAC_MODE_LINK_POLARITY;
79eb6904 11266 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
e8f3f6ca 11267 mac_mode |= MAC_MODE_LINK_POLARITY;
ff18ff02
MC
11268 tg3_writephy(tp, MII_TG3_EXT_CTRL,
11269 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
11270 }
9f40dead 11271 tw32(MAC_MODE, mac_mode);
49692ca1
MC
11272
11273 /* Wait for link */
11274 for (i = 0; i < 100; i++) {
11275 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
11276 break;
11277 mdelay(1);
11278 }
859a5887 11279 }
c76949a6
MC
11280
11281 err = -EIO;
11282
4852a861 11283 tx_len = pktsz;
a20e9c62 11284 skb = netdev_alloc_skb(tp->dev, tx_len);
a50bb7b9
JJ
11285 if (!skb)
11286 return -ENOMEM;
11287
c76949a6
MC
11288 tx_data = skb_put(skb, tx_len);
11289 memcpy(tx_data, tp->dev->dev_addr, 6);
11290 memset(tx_data + 6, 0x0, 8);
11291
4852a861 11292 tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
c76949a6 11293
bb158d69
MC
11294 if (loopback_mode == TG3_TSO_LOOPBACK) {
11295 struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
11296
11297 u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
11298 TG3_TSO_TCP_OPT_LEN;
11299
11300 memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
11301 sizeof(tg3_tso_header));
11302 mss = TG3_TSO_MSS;
11303
11304 val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
11305 num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
11306
11307 /* Set the total length field in the IP header */
11308 iph->tot_len = htons((u16)(mss + hdr_len));
11309
11310 base_flags = (TXD_FLAG_CPU_PRE_DMA |
11311 TXD_FLAG_CPU_POST_DMA);
11312
63c3a66f
JP
11313 if (tg3_flag(tp, HW_TSO_1) ||
11314 tg3_flag(tp, HW_TSO_2) ||
11315 tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
11316 struct tcphdr *th;
11317 val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
11318 th = (struct tcphdr *)&tx_data[val];
11319 th->check = 0;
11320 } else
11321 base_flags |= TXD_FLAG_TCPUDP_CSUM;
11322
63c3a66f 11323 if (tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
11324 mss |= (hdr_len & 0xc) << 12;
11325 if (hdr_len & 0x10)
11326 base_flags |= 0x00000010;
11327 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 11328 } else if (tg3_flag(tp, HW_TSO_2))
bb158d69 11329 mss |= hdr_len << 9;
63c3a66f 11330 else if (tg3_flag(tp, HW_TSO_1) ||
bb158d69
MC
11331 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
11332 mss |= (TG3_TSO_TCP_OPT_LEN << 9);
11333 } else {
11334 base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
11335 }
11336
11337 data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
11338 } else {
11339 num_pkts = 1;
11340 data_off = ETH_HLEN;
11341 }
11342
11343 for (i = data_off; i < tx_len; i++)
c76949a6
MC
11344 tx_data[i] = (u8) (i & 0xff);
11345
f4188d8a
AD
11346 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
11347 if (pci_dma_mapping_error(tp->pdev, map)) {
a21771dd
MC
11348 dev_kfree_skb(skb);
11349 return -EIO;
11350 }
c76949a6
MC
11351
11352 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11353 rnapi->coal_now);
c76949a6
MC
11354
11355 udelay(10);
11356
898a56f8 11357 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
c76949a6 11358
bb158d69
MC
11359 tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len,
11360 base_flags, (mss << 1) | 1);
c76949a6 11361
f3f3f27e 11362 tnapi->tx_prod++;
c76949a6 11363
f3f3f27e
MC
11364 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
11365 tr32_mailbox(tnapi->prodmbox);
c76949a6
MC
11366
11367 udelay(10);
11368
303fc921
MC
11369 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
11370 for (i = 0; i < 35; i++) {
c76949a6 11371 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11372 coal_now);
c76949a6
MC
11373
11374 udelay(10);
11375
898a56f8
MC
11376 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
11377 rx_idx = rnapi->hw_status->idx[0].rx_producer;
f3f3f27e 11378 if ((tx_idx == tnapi->tx_prod) &&
c76949a6
MC
11379 (rx_idx == (rx_start_idx + num_pkts)))
11380 break;
11381 }
11382
f4188d8a 11383 pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
c76949a6
MC
11384 dev_kfree_skb(skb);
11385
f3f3f27e 11386 if (tx_idx != tnapi->tx_prod)
c76949a6
MC
11387 goto out;
11388
11389 if (rx_idx != rx_start_idx + num_pkts)
11390 goto out;
11391
bb158d69
MC
11392 val = data_off;
11393 while (rx_idx != rx_start_idx) {
11394 desc = &rnapi->rx_rcb[rx_start_idx++];
11395 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
11396 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
c76949a6 11397
bb158d69
MC
11398 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
11399 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
11400 goto out;
c76949a6 11401
bb158d69
MC
11402 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
11403 - ETH_FCS_LEN;
c76949a6 11404
bb158d69
MC
11405 if (loopback_mode != TG3_TSO_LOOPBACK) {
11406 if (rx_len != tx_len)
11407 goto out;
4852a861 11408
bb158d69
MC
11409 if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
11410 if (opaque_key != RXD_OPAQUE_RING_STD)
11411 goto out;
11412 } else {
11413 if (opaque_key != RXD_OPAQUE_RING_JUMBO)
11414 goto out;
11415 }
11416 } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
11417 (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
54e0a67f 11418 >> RXD_TCPCSUM_SHIFT != 0xffff) {
4852a861 11419 goto out;
bb158d69 11420 }
4852a861 11421
bb158d69
MC
11422 if (opaque_key == RXD_OPAQUE_RING_STD) {
11423 rx_skb = tpr->rx_std_buffers[desc_idx].skb;
11424 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
11425 mapping);
11426 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
11427 rx_skb = tpr->rx_jmb_buffers[desc_idx].skb;
11428 map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
11429 mapping);
11430 } else
11431 goto out;
c76949a6 11432
bb158d69
MC
11433 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
11434 PCI_DMA_FROMDEVICE);
c76949a6 11435
bb158d69
MC
11436 for (i = data_off; i < rx_len; i++, val++) {
11437 if (*(rx_skb->data + i) != (u8) (val & 0xff))
11438 goto out;
11439 }
c76949a6 11440 }
bb158d69 11441
c76949a6 11442 err = 0;
6aa20a22 11443
c76949a6
MC
11444 /* tg3_free_rings will unmap and free the rx_skb */
11445out:
11446 return err;
11447}
11448
00c266b7
MC
11449#define TG3_STD_LOOPBACK_FAILED 1
11450#define TG3_JMB_LOOPBACK_FAILED 2
bb158d69 11451#define TG3_TSO_LOOPBACK_FAILED 4
00c266b7
MC
11452
11453#define TG3_MAC_LOOPBACK_SHIFT 0
11454#define TG3_PHY_LOOPBACK_SHIFT 4
bb158d69 11455#define TG3_LOOPBACK_FAILED 0x00000077
9f40dead
MC
11456
11457static int tg3_test_loopback(struct tg3 *tp)
11458{
11459 int err = 0;
ab789046 11460 u32 eee_cap, cpmuctrl = 0;
9f40dead
MC
11461
11462 if (!netif_running(tp->dev))
11463 return TG3_LOOPBACK_FAILED;
11464
ab789046
MC
11465 eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
11466 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
11467
b9ec6c1b 11468 err = tg3_reset_hw(tp, 1);
ab789046
MC
11469 if (err) {
11470 err = TG3_LOOPBACK_FAILED;
11471 goto done;
11472 }
9f40dead 11473
63c3a66f 11474 if (tg3_flag(tp, ENABLE_RSS)) {
4a85f098
MC
11475 int i;
11476
11477 /* Reroute all rx packets to the 1st queue */
11478 for (i = MAC_RSS_INDIR_TBL_0;
11479 i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
11480 tw32(i, 0x0);
11481 }
11482
6833c043 11483 /* Turn off gphy autopowerdown. */
f07e9af3 11484 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
11485 tg3_phy_toggle_apd(tp, false);
11486
63c3a66f 11487 if (tg3_flag(tp, CPMU_PRESENT)) {
9936bcf6
MC
11488 int i;
11489 u32 status;
11490
11491 tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
11492
11493 /* Wait for up to 40 microseconds to acquire lock. */
11494 for (i = 0; i < 4; i++) {
11495 status = tr32(TG3_CPMU_MUTEX_GNT);
11496 if (status == CPMU_MUTEX_GNT_DRIVER)
11497 break;
11498 udelay(10);
11499 }
11500
ab789046
MC
11501 if (status != CPMU_MUTEX_GNT_DRIVER) {
11502 err = TG3_LOOPBACK_FAILED;
11503 goto done;
11504 }
9936bcf6 11505
b2a5c19c 11506 /* Turn off link-based power management. */
e875093c 11507 cpmuctrl = tr32(TG3_CPMU_CTRL);
109115e1
MC
11508 tw32(TG3_CPMU_CTRL,
11509 cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
11510 CPMU_CTRL_LINK_AWARE_MODE));
9936bcf6
MC
11511 }
11512
4852a861 11513 if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_MAC_LOOPBACK))
00c266b7 11514 err |= TG3_STD_LOOPBACK_FAILED << TG3_MAC_LOOPBACK_SHIFT;
9936bcf6 11515
63c3a66f 11516 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
4852a861 11517 tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_MAC_LOOPBACK))
00c266b7 11518 err |= TG3_JMB_LOOPBACK_FAILED << TG3_MAC_LOOPBACK_SHIFT;
4852a861 11519
63c3a66f 11520 if (tg3_flag(tp, CPMU_PRESENT)) {
9936bcf6
MC
11521 tw32(TG3_CPMU_CTRL, cpmuctrl);
11522
11523 /* Release the mutex */
11524 tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
11525 }
11526
f07e9af3 11527 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
63c3a66f 11528 !tg3_flag(tp, USE_PHYLIB)) {
4852a861 11529 if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_PHY_LOOPBACK))
00c266b7
MC
11530 err |= TG3_STD_LOOPBACK_FAILED <<
11531 TG3_PHY_LOOPBACK_SHIFT;
63c3a66f 11532 if (tg3_flag(tp, TSO_CAPABLE) &&
bb158d69
MC
11533 tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_TSO_LOOPBACK))
11534 err |= TG3_TSO_LOOPBACK_FAILED <<
11535 TG3_PHY_LOOPBACK_SHIFT;
63c3a66f 11536 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
4852a861 11537 tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_PHY_LOOPBACK))
00c266b7
MC
11538 err |= TG3_JMB_LOOPBACK_FAILED <<
11539 TG3_PHY_LOOPBACK_SHIFT;
9f40dead
MC
11540 }
11541
6833c043 11542 /* Re-enable gphy autopowerdown. */
f07e9af3 11543 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
11544 tg3_phy_toggle_apd(tp, true);
11545
ab789046
MC
11546done:
11547 tp->phy_flags |= eee_cap;
11548
9f40dead
MC
11549 return err;
11550}
11551
4cafd3f5
MC
11552static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
11553 u64 *data)
11554{
566f86ad
MC
11555 struct tg3 *tp = netdev_priv(dev);
11556
bed9829f
MC
11557 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
11558 tg3_power_up(tp)) {
11559 etest->flags |= ETH_TEST_FL_FAILED;
11560 memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
11561 return;
11562 }
bc1c7567 11563
566f86ad
MC
11564 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
11565
11566 if (tg3_test_nvram(tp) != 0) {
11567 etest->flags |= ETH_TEST_FL_FAILED;
11568 data[0] = 1;
11569 }
ca43007a
MC
11570 if (tg3_test_link(tp) != 0) {
11571 etest->flags |= ETH_TEST_FL_FAILED;
11572 data[1] = 1;
11573 }
a71116d1 11574 if (etest->flags & ETH_TEST_FL_OFFLINE) {
b02fd9e3 11575 int err, err2 = 0, irq_sync = 0;
bbe832c0
MC
11576
11577 if (netif_running(dev)) {
b02fd9e3 11578 tg3_phy_stop(tp);
a71116d1 11579 tg3_netif_stop(tp);
bbe832c0
MC
11580 irq_sync = 1;
11581 }
a71116d1 11582
bbe832c0 11583 tg3_full_lock(tp, irq_sync);
a71116d1
MC
11584
11585 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
ec41c7df 11586 err = tg3_nvram_lock(tp);
a71116d1 11587 tg3_halt_cpu(tp, RX_CPU_BASE);
63c3a66f 11588 if (!tg3_flag(tp, 5705_PLUS))
a71116d1 11589 tg3_halt_cpu(tp, TX_CPU_BASE);
ec41c7df
MC
11590 if (!err)
11591 tg3_nvram_unlock(tp);
a71116d1 11592
f07e9af3 11593 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
d9ab5ad1
MC
11594 tg3_phy_reset(tp);
11595
a71116d1
MC
11596 if (tg3_test_registers(tp) != 0) {
11597 etest->flags |= ETH_TEST_FL_FAILED;
11598 data[2] = 1;
11599 }
7942e1db
MC
11600 if (tg3_test_memory(tp) != 0) {
11601 etest->flags |= ETH_TEST_FL_FAILED;
11602 data[3] = 1;
11603 }
9f40dead 11604 if ((data[4] = tg3_test_loopback(tp)) != 0)
c76949a6 11605 etest->flags |= ETH_TEST_FL_FAILED;
a71116d1 11606
f47c11ee
DM
11607 tg3_full_unlock(tp);
11608
d4bc3927
MC
11609 if (tg3_test_interrupt(tp) != 0) {
11610 etest->flags |= ETH_TEST_FL_FAILED;
11611 data[5] = 1;
11612 }
f47c11ee
DM
11613
11614 tg3_full_lock(tp, 0);
d4bc3927 11615
a71116d1
MC
11616 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
11617 if (netif_running(dev)) {
63c3a66f 11618 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
11619 err2 = tg3_restart_hw(tp, 1);
11620 if (!err2)
b9ec6c1b 11621 tg3_netif_start(tp);
a71116d1 11622 }
f47c11ee
DM
11623
11624 tg3_full_unlock(tp);
b02fd9e3
MC
11625
11626 if (irq_sync && !err2)
11627 tg3_phy_start(tp);
a71116d1 11628 }
80096068 11629 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
c866b7ea 11630 tg3_power_down(tp);
bc1c7567 11631
4cafd3f5
MC
11632}
11633
1da177e4
LT
11634static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11635{
11636 struct mii_ioctl_data *data = if_mii(ifr);
11637 struct tg3 *tp = netdev_priv(dev);
11638 int err;
11639
63c3a66f 11640 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 11641 struct phy_device *phydev;
f07e9af3 11642 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 11643 return -EAGAIN;
3f0e3ad7 11644 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
28b04113 11645 return phy_mii_ioctl(phydev, ifr, cmd);
b02fd9e3
MC
11646 }
11647
33f401ae 11648 switch (cmd) {
1da177e4 11649 case SIOCGMIIPHY:
882e9793 11650 data->phy_id = tp->phy_addr;
1da177e4
LT
11651
11652 /* fallthru */
11653 case SIOCGMIIREG: {
11654 u32 mii_regval;
11655
f07e9af3 11656 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
11657 break; /* We have no PHY */
11658
34eea5ac 11659 if (!netif_running(dev))
bc1c7567
MC
11660 return -EAGAIN;
11661
f47c11ee 11662 spin_lock_bh(&tp->lock);
1da177e4 11663 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
f47c11ee 11664 spin_unlock_bh(&tp->lock);
1da177e4
LT
11665
11666 data->val_out = mii_regval;
11667
11668 return err;
11669 }
11670
11671 case SIOCSMIIREG:
f07e9af3 11672 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
11673 break; /* We have no PHY */
11674
34eea5ac 11675 if (!netif_running(dev))
bc1c7567
MC
11676 return -EAGAIN;
11677
f47c11ee 11678 spin_lock_bh(&tp->lock);
1da177e4 11679 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
f47c11ee 11680 spin_unlock_bh(&tp->lock);
1da177e4
LT
11681
11682 return err;
11683
11684 default:
11685 /* do nothing */
11686 break;
11687 }
11688 return -EOPNOTSUPP;
11689}
11690
15f9850d
DM
11691static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11692{
11693 struct tg3 *tp = netdev_priv(dev);
11694
11695 memcpy(ec, &tp->coal, sizeof(*ec));
11696 return 0;
11697}
11698
d244c892
MC
11699static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11700{
11701 struct tg3 *tp = netdev_priv(dev);
11702 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
11703 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
11704
63c3a66f 11705 if (!tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
11706 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
11707 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
11708 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
11709 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
11710 }
11711
11712 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
11713 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
11714 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
11715 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
11716 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
11717 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
11718 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
11719 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
11720 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
11721 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
11722 return -EINVAL;
11723
11724 /* No rx interrupts will be generated if both are zero */
11725 if ((ec->rx_coalesce_usecs == 0) &&
11726 (ec->rx_max_coalesced_frames == 0))
11727 return -EINVAL;
11728
11729 /* No tx interrupts will be generated if both are zero */
11730 if ((ec->tx_coalesce_usecs == 0) &&
11731 (ec->tx_max_coalesced_frames == 0))
11732 return -EINVAL;
11733
11734 /* Only copy relevant parameters, ignore all others. */
11735 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
11736 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
11737 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
11738 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
11739 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
11740 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
11741 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
11742 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
11743 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
11744
11745 if (netif_running(dev)) {
11746 tg3_full_lock(tp, 0);
11747 __tg3_set_coalesce(tp, &tp->coal);
11748 tg3_full_unlock(tp);
11749 }
11750 return 0;
11751}
11752
7282d491 11753static const struct ethtool_ops tg3_ethtool_ops = {
1da177e4
LT
11754 .get_settings = tg3_get_settings,
11755 .set_settings = tg3_set_settings,
11756 .get_drvinfo = tg3_get_drvinfo,
11757 .get_regs_len = tg3_get_regs_len,
11758 .get_regs = tg3_get_regs,
11759 .get_wol = tg3_get_wol,
11760 .set_wol = tg3_set_wol,
11761 .get_msglevel = tg3_get_msglevel,
11762 .set_msglevel = tg3_set_msglevel,
11763 .nway_reset = tg3_nway_reset,
11764 .get_link = ethtool_op_get_link,
11765 .get_eeprom_len = tg3_get_eeprom_len,
11766 .get_eeprom = tg3_get_eeprom,
11767 .set_eeprom = tg3_set_eeprom,
11768 .get_ringparam = tg3_get_ringparam,
11769 .set_ringparam = tg3_set_ringparam,
11770 .get_pauseparam = tg3_get_pauseparam,
11771 .set_pauseparam = tg3_set_pauseparam,
4cafd3f5 11772 .self_test = tg3_self_test,
1da177e4 11773 .get_strings = tg3_get_strings,
81b8709c 11774 .set_phys_id = tg3_set_phys_id,
1da177e4 11775 .get_ethtool_stats = tg3_get_ethtool_stats,
15f9850d 11776 .get_coalesce = tg3_get_coalesce,
d244c892 11777 .set_coalesce = tg3_set_coalesce,
b9f2c044 11778 .get_sset_count = tg3_get_sset_count,
1da177e4
LT
11779};
11780
11781static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
11782{
1b27777a 11783 u32 cursize, val, magic;
1da177e4
LT
11784
11785 tp->nvram_size = EEPROM_CHIP_SIZE;
11786
e4f34110 11787 if (tg3_nvram_read(tp, 0, &magic) != 0)
1da177e4
LT
11788 return;
11789
b16250e3
MC
11790 if ((magic != TG3_EEPROM_MAGIC) &&
11791 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
11792 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
1da177e4
LT
11793 return;
11794
11795 /*
11796 * Size the chip by reading offsets at increasing powers of two.
11797 * When we encounter our validation signature, we know the addressing
11798 * has wrapped around, and thus have our chip size.
11799 */
1b27777a 11800 cursize = 0x10;
1da177e4
LT
11801
11802 while (cursize < tp->nvram_size) {
e4f34110 11803 if (tg3_nvram_read(tp, cursize, &val) != 0)
1da177e4
LT
11804 return;
11805
1820180b 11806 if (val == magic)
1da177e4
LT
11807 break;
11808
11809 cursize <<= 1;
11810 }
11811
11812 tp->nvram_size = cursize;
11813}
6aa20a22 11814
1da177e4
LT
11815static void __devinit tg3_get_nvram_size(struct tg3 *tp)
11816{
11817 u32 val;
11818
63c3a66f 11819 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
1b27777a
MC
11820 return;
11821
11822 /* Selfboot format */
1820180b 11823 if (val != TG3_EEPROM_MAGIC) {
1b27777a
MC
11824 tg3_get_eeprom_size(tp);
11825 return;
11826 }
11827
6d348f2c 11828 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
1da177e4 11829 if (val != 0) {
6d348f2c
MC
11830 /* This is confusing. We want to operate on the
11831 * 16-bit value at offset 0xf2. The tg3_nvram_read()
11832 * call will read from NVRAM and byteswap the data
11833 * according to the byteswapping settings for all
11834 * other register accesses. This ensures the data we
11835 * want will always reside in the lower 16-bits.
11836 * However, the data in NVRAM is in LE format, which
11837 * means the data from the NVRAM read will always be
11838 * opposite the endianness of the CPU. The 16-bit
11839 * byteswap then brings the data to CPU endianness.
11840 */
11841 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
1da177e4
LT
11842 return;
11843 }
11844 }
fd1122a2 11845 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
1da177e4
LT
11846}
11847
11848static void __devinit tg3_get_nvram_info(struct tg3 *tp)
11849{
11850 u32 nvcfg1;
11851
11852 nvcfg1 = tr32(NVRAM_CFG1);
11853 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
63c3a66f 11854 tg3_flag_set(tp, FLASH);
8590a603 11855 } else {
1da177e4
LT
11856 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11857 tw32(NVRAM_CFG1, nvcfg1);
11858 }
11859
6ff6f81d 11860 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
63c3a66f 11861 tg3_flag(tp, 5780_CLASS)) {
1da177e4 11862 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
8590a603
MC
11863 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
11864 tp->nvram_jedecnum = JEDEC_ATMEL;
11865 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 11866 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
11867 break;
11868 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
11869 tp->nvram_jedecnum = JEDEC_ATMEL;
11870 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
11871 break;
11872 case FLASH_VENDOR_ATMEL_EEPROM:
11873 tp->nvram_jedecnum = JEDEC_ATMEL;
11874 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
63c3a66f 11875 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
11876 break;
11877 case FLASH_VENDOR_ST:
11878 tp->nvram_jedecnum = JEDEC_ST;
11879 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
63c3a66f 11880 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
11881 break;
11882 case FLASH_VENDOR_SAIFUN:
11883 tp->nvram_jedecnum = JEDEC_SAIFUN;
11884 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
11885 break;
11886 case FLASH_VENDOR_SST_SMALL:
11887 case FLASH_VENDOR_SST_LARGE:
11888 tp->nvram_jedecnum = JEDEC_SST;
11889 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
11890 break;
1da177e4 11891 }
8590a603 11892 } else {
1da177e4
LT
11893 tp->nvram_jedecnum = JEDEC_ATMEL;
11894 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 11895 tg3_flag_set(tp, NVRAM_BUFFERED);
1da177e4
LT
11896 }
11897}
11898
a1b950d5
MC
11899static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
11900{
11901 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
11902 case FLASH_5752PAGE_SIZE_256:
11903 tp->nvram_pagesize = 256;
11904 break;
11905 case FLASH_5752PAGE_SIZE_512:
11906 tp->nvram_pagesize = 512;
11907 break;
11908 case FLASH_5752PAGE_SIZE_1K:
11909 tp->nvram_pagesize = 1024;
11910 break;
11911 case FLASH_5752PAGE_SIZE_2K:
11912 tp->nvram_pagesize = 2048;
11913 break;
11914 case FLASH_5752PAGE_SIZE_4K:
11915 tp->nvram_pagesize = 4096;
11916 break;
11917 case FLASH_5752PAGE_SIZE_264:
11918 tp->nvram_pagesize = 264;
11919 break;
11920 case FLASH_5752PAGE_SIZE_528:
11921 tp->nvram_pagesize = 528;
11922 break;
11923 }
11924}
11925
361b4ac2
MC
11926static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
11927{
11928 u32 nvcfg1;
11929
11930 nvcfg1 = tr32(NVRAM_CFG1);
11931
e6af301b
MC
11932 /* NVRAM protection for TPM */
11933 if (nvcfg1 & (1 << 27))
63c3a66f 11934 tg3_flag_set(tp, PROTECTED_NVRAM);
e6af301b 11935
361b4ac2 11936 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
11937 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
11938 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
11939 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 11940 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
11941 break;
11942 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11943 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
11944 tg3_flag_set(tp, NVRAM_BUFFERED);
11945 tg3_flag_set(tp, FLASH);
8590a603
MC
11946 break;
11947 case FLASH_5752VENDOR_ST_M45PE10:
11948 case FLASH_5752VENDOR_ST_M45PE20:
11949 case FLASH_5752VENDOR_ST_M45PE40:
11950 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
11951 tg3_flag_set(tp, NVRAM_BUFFERED);
11952 tg3_flag_set(tp, FLASH);
8590a603 11953 break;
361b4ac2
MC
11954 }
11955
63c3a66f 11956 if (tg3_flag(tp, FLASH)) {
a1b950d5 11957 tg3_nvram_get_pagesize(tp, nvcfg1);
8590a603 11958 } else {
361b4ac2
MC
11959 /* For eeprom, set pagesize to maximum eeprom size */
11960 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11961
11962 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11963 tw32(NVRAM_CFG1, nvcfg1);
11964 }
11965}
11966
d3c7b886
MC
11967static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
11968{
989a9d23 11969 u32 nvcfg1, protect = 0;
d3c7b886
MC
11970
11971 nvcfg1 = tr32(NVRAM_CFG1);
11972
11973 /* NVRAM protection for TPM */
989a9d23 11974 if (nvcfg1 & (1 << 27)) {
63c3a66f 11975 tg3_flag_set(tp, PROTECTED_NVRAM);
989a9d23
MC
11976 protect = 1;
11977 }
d3c7b886 11978
989a9d23
MC
11979 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
11980 switch (nvcfg1) {
8590a603
MC
11981 case FLASH_5755VENDOR_ATMEL_FLASH_1:
11982 case FLASH_5755VENDOR_ATMEL_FLASH_2:
11983 case FLASH_5755VENDOR_ATMEL_FLASH_3:
11984 case FLASH_5755VENDOR_ATMEL_FLASH_5:
11985 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
11986 tg3_flag_set(tp, NVRAM_BUFFERED);
11987 tg3_flag_set(tp, FLASH);
8590a603
MC
11988 tp->nvram_pagesize = 264;
11989 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
11990 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
11991 tp->nvram_size = (protect ? 0x3e200 :
11992 TG3_NVRAM_SIZE_512KB);
11993 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
11994 tp->nvram_size = (protect ? 0x1f200 :
11995 TG3_NVRAM_SIZE_256KB);
11996 else
11997 tp->nvram_size = (protect ? 0x1f200 :
11998 TG3_NVRAM_SIZE_128KB);
11999 break;
12000 case FLASH_5752VENDOR_ST_M45PE10:
12001 case FLASH_5752VENDOR_ST_M45PE20:
12002 case FLASH_5752VENDOR_ST_M45PE40:
12003 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12004 tg3_flag_set(tp, NVRAM_BUFFERED);
12005 tg3_flag_set(tp, FLASH);
8590a603
MC
12006 tp->nvram_pagesize = 256;
12007 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
12008 tp->nvram_size = (protect ?
12009 TG3_NVRAM_SIZE_64KB :
12010 TG3_NVRAM_SIZE_128KB);
12011 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
12012 tp->nvram_size = (protect ?
12013 TG3_NVRAM_SIZE_64KB :
12014 TG3_NVRAM_SIZE_256KB);
12015 else
12016 tp->nvram_size = (protect ?
12017 TG3_NVRAM_SIZE_128KB :
12018 TG3_NVRAM_SIZE_512KB);
12019 break;
d3c7b886
MC
12020 }
12021}
12022
1b27777a
MC
12023static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
12024{
12025 u32 nvcfg1;
12026
12027 nvcfg1 = tr32(NVRAM_CFG1);
12028
12029 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
12030 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
12031 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12032 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
12033 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12034 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12035 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603 12036 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
1b27777a 12037
8590a603
MC
12038 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12039 tw32(NVRAM_CFG1, nvcfg1);
12040 break;
12041 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12042 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12043 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12044 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12045 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12046 tg3_flag_set(tp, NVRAM_BUFFERED);
12047 tg3_flag_set(tp, FLASH);
8590a603
MC
12048 tp->nvram_pagesize = 264;
12049 break;
12050 case FLASH_5752VENDOR_ST_M45PE10:
12051 case FLASH_5752VENDOR_ST_M45PE20:
12052 case FLASH_5752VENDOR_ST_M45PE40:
12053 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12054 tg3_flag_set(tp, NVRAM_BUFFERED);
12055 tg3_flag_set(tp, FLASH);
8590a603
MC
12056 tp->nvram_pagesize = 256;
12057 break;
1b27777a
MC
12058 }
12059}
12060
6b91fa02
MC
12061static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
12062{
12063 u32 nvcfg1, protect = 0;
12064
12065 nvcfg1 = tr32(NVRAM_CFG1);
12066
12067 /* NVRAM protection for TPM */
12068 if (nvcfg1 & (1 << 27)) {
63c3a66f 12069 tg3_flag_set(tp, PROTECTED_NVRAM);
6b91fa02
MC
12070 protect = 1;
12071 }
12072
12073 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
12074 switch (nvcfg1) {
8590a603
MC
12075 case FLASH_5761VENDOR_ATMEL_ADB021D:
12076 case FLASH_5761VENDOR_ATMEL_ADB041D:
12077 case FLASH_5761VENDOR_ATMEL_ADB081D:
12078 case FLASH_5761VENDOR_ATMEL_ADB161D:
12079 case FLASH_5761VENDOR_ATMEL_MDB021D:
12080 case FLASH_5761VENDOR_ATMEL_MDB041D:
12081 case FLASH_5761VENDOR_ATMEL_MDB081D:
12082 case FLASH_5761VENDOR_ATMEL_MDB161D:
12083 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12084 tg3_flag_set(tp, NVRAM_BUFFERED);
12085 tg3_flag_set(tp, FLASH);
12086 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
8590a603
MC
12087 tp->nvram_pagesize = 256;
12088 break;
12089 case FLASH_5761VENDOR_ST_A_M45PE20:
12090 case FLASH_5761VENDOR_ST_A_M45PE40:
12091 case FLASH_5761VENDOR_ST_A_M45PE80:
12092 case FLASH_5761VENDOR_ST_A_M45PE16:
12093 case FLASH_5761VENDOR_ST_M_M45PE20:
12094 case FLASH_5761VENDOR_ST_M_M45PE40:
12095 case FLASH_5761VENDOR_ST_M_M45PE80:
12096 case FLASH_5761VENDOR_ST_M_M45PE16:
12097 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12098 tg3_flag_set(tp, NVRAM_BUFFERED);
12099 tg3_flag_set(tp, FLASH);
8590a603
MC
12100 tp->nvram_pagesize = 256;
12101 break;
6b91fa02
MC
12102 }
12103
12104 if (protect) {
12105 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
12106 } else {
12107 switch (nvcfg1) {
8590a603
MC
12108 case FLASH_5761VENDOR_ATMEL_ADB161D:
12109 case FLASH_5761VENDOR_ATMEL_MDB161D:
12110 case FLASH_5761VENDOR_ST_A_M45PE16:
12111 case FLASH_5761VENDOR_ST_M_M45PE16:
12112 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
12113 break;
12114 case FLASH_5761VENDOR_ATMEL_ADB081D:
12115 case FLASH_5761VENDOR_ATMEL_MDB081D:
12116 case FLASH_5761VENDOR_ST_A_M45PE80:
12117 case FLASH_5761VENDOR_ST_M_M45PE80:
12118 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12119 break;
12120 case FLASH_5761VENDOR_ATMEL_ADB041D:
12121 case FLASH_5761VENDOR_ATMEL_MDB041D:
12122 case FLASH_5761VENDOR_ST_A_M45PE40:
12123 case FLASH_5761VENDOR_ST_M_M45PE40:
12124 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12125 break;
12126 case FLASH_5761VENDOR_ATMEL_ADB021D:
12127 case FLASH_5761VENDOR_ATMEL_MDB021D:
12128 case FLASH_5761VENDOR_ST_A_M45PE20:
12129 case FLASH_5761VENDOR_ST_M_M45PE20:
12130 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12131 break;
6b91fa02
MC
12132 }
12133 }
12134}
12135
b5d3772c
MC
12136static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
12137{
12138 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12139 tg3_flag_set(tp, NVRAM_BUFFERED);
b5d3772c
MC
12140 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12141}
12142
321d32a0
MC
12143static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
12144{
12145 u32 nvcfg1;
12146
12147 nvcfg1 = tr32(NVRAM_CFG1);
12148
12149 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12150 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12151 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12152 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12153 tg3_flag_set(tp, NVRAM_BUFFERED);
321d32a0
MC
12154 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12155
12156 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12157 tw32(NVRAM_CFG1, nvcfg1);
12158 return;
12159 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12160 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12161 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12162 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12163 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12164 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12165 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12166 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12167 tg3_flag_set(tp, NVRAM_BUFFERED);
12168 tg3_flag_set(tp, FLASH);
321d32a0
MC
12169
12170 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12171 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12172 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12173 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12174 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12175 break;
12176 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12177 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12178 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12179 break;
12180 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12181 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12182 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12183 break;
12184 }
12185 break;
12186 case FLASH_5752VENDOR_ST_M45PE10:
12187 case FLASH_5752VENDOR_ST_M45PE20:
12188 case FLASH_5752VENDOR_ST_M45PE40:
12189 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12190 tg3_flag_set(tp, NVRAM_BUFFERED);
12191 tg3_flag_set(tp, FLASH);
321d32a0
MC
12192
12193 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12194 case FLASH_5752VENDOR_ST_M45PE10:
12195 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12196 break;
12197 case FLASH_5752VENDOR_ST_M45PE20:
12198 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12199 break;
12200 case FLASH_5752VENDOR_ST_M45PE40:
12201 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12202 break;
12203 }
12204 break;
12205 default:
63c3a66f 12206 tg3_flag_set(tp, NO_NVRAM);
321d32a0
MC
12207 return;
12208 }
12209
a1b950d5
MC
12210 tg3_nvram_get_pagesize(tp, nvcfg1);
12211 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12212 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
a1b950d5
MC
12213}
12214
12215
12216static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
12217{
12218 u32 nvcfg1;
12219
12220 nvcfg1 = tr32(NVRAM_CFG1);
12221
12222 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12223 case FLASH_5717VENDOR_ATMEL_EEPROM:
12224 case FLASH_5717VENDOR_MICRO_EEPROM:
12225 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12226 tg3_flag_set(tp, NVRAM_BUFFERED);
a1b950d5
MC
12227 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12228
12229 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12230 tw32(NVRAM_CFG1, nvcfg1);
12231 return;
12232 case FLASH_5717VENDOR_ATMEL_MDB011D:
12233 case FLASH_5717VENDOR_ATMEL_ADB011B:
12234 case FLASH_5717VENDOR_ATMEL_ADB011D:
12235 case FLASH_5717VENDOR_ATMEL_MDB021D:
12236 case FLASH_5717VENDOR_ATMEL_ADB021B:
12237 case FLASH_5717VENDOR_ATMEL_ADB021D:
12238 case FLASH_5717VENDOR_ATMEL_45USPT:
12239 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12240 tg3_flag_set(tp, NVRAM_BUFFERED);
12241 tg3_flag_set(tp, FLASH);
a1b950d5
MC
12242
12243 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12244 case FLASH_5717VENDOR_ATMEL_MDB021D:
66ee33bf
MC
12245 /* Detect size with tg3_nvram_get_size() */
12246 break;
a1b950d5
MC
12247 case FLASH_5717VENDOR_ATMEL_ADB021B:
12248 case FLASH_5717VENDOR_ATMEL_ADB021D:
12249 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12250 break;
12251 default:
12252 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12253 break;
12254 }
321d32a0 12255 break;
a1b950d5
MC
12256 case FLASH_5717VENDOR_ST_M_M25PE10:
12257 case FLASH_5717VENDOR_ST_A_M25PE10:
12258 case FLASH_5717VENDOR_ST_M_M45PE10:
12259 case FLASH_5717VENDOR_ST_A_M45PE10:
12260 case FLASH_5717VENDOR_ST_M_M25PE20:
12261 case FLASH_5717VENDOR_ST_A_M25PE20:
12262 case FLASH_5717VENDOR_ST_M_M45PE20:
12263 case FLASH_5717VENDOR_ST_A_M45PE20:
12264 case FLASH_5717VENDOR_ST_25USPT:
12265 case FLASH_5717VENDOR_ST_45USPT:
12266 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12267 tg3_flag_set(tp, NVRAM_BUFFERED);
12268 tg3_flag_set(tp, FLASH);
a1b950d5
MC
12269
12270 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12271 case FLASH_5717VENDOR_ST_M_M25PE20:
a1b950d5 12272 case FLASH_5717VENDOR_ST_M_M45PE20:
66ee33bf
MC
12273 /* Detect size with tg3_nvram_get_size() */
12274 break;
12275 case FLASH_5717VENDOR_ST_A_M25PE20:
a1b950d5
MC
12276 case FLASH_5717VENDOR_ST_A_M45PE20:
12277 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12278 break;
12279 default:
12280 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12281 break;
12282 }
321d32a0 12283 break;
a1b950d5 12284 default:
63c3a66f 12285 tg3_flag_set(tp, NO_NVRAM);
a1b950d5 12286 return;
321d32a0 12287 }
a1b950d5
MC
12288
12289 tg3_nvram_get_pagesize(tp, nvcfg1);
12290 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12291 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
321d32a0
MC
12292}
12293
9b91b5f1
MC
12294static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
12295{
12296 u32 nvcfg1, nvmpinstrp;
12297
12298 nvcfg1 = tr32(NVRAM_CFG1);
12299 nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
12300
12301 switch (nvmpinstrp) {
12302 case FLASH_5720_EEPROM_HD:
12303 case FLASH_5720_EEPROM_LD:
12304 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12305 tg3_flag_set(tp, NVRAM_BUFFERED);
9b91b5f1
MC
12306
12307 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12308 tw32(NVRAM_CFG1, nvcfg1);
12309 if (nvmpinstrp == FLASH_5720_EEPROM_HD)
12310 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12311 else
12312 tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
12313 return;
12314 case FLASH_5720VENDOR_M_ATMEL_DB011D:
12315 case FLASH_5720VENDOR_A_ATMEL_DB011B:
12316 case FLASH_5720VENDOR_A_ATMEL_DB011D:
12317 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12318 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12319 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12320 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12321 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12322 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12323 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12324 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12325 case FLASH_5720VENDOR_ATMEL_45USPT:
12326 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12327 tg3_flag_set(tp, NVRAM_BUFFERED);
12328 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
12329
12330 switch (nvmpinstrp) {
12331 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12332 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12333 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12334 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12335 break;
12336 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12337 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12338 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12339 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12340 break;
12341 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12342 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12343 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12344 break;
12345 default:
12346 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12347 break;
12348 }
12349 break;
12350 case FLASH_5720VENDOR_M_ST_M25PE10:
12351 case FLASH_5720VENDOR_M_ST_M45PE10:
12352 case FLASH_5720VENDOR_A_ST_M25PE10:
12353 case FLASH_5720VENDOR_A_ST_M45PE10:
12354 case FLASH_5720VENDOR_M_ST_M25PE20:
12355 case FLASH_5720VENDOR_M_ST_M45PE20:
12356 case FLASH_5720VENDOR_A_ST_M25PE20:
12357 case FLASH_5720VENDOR_A_ST_M45PE20:
12358 case FLASH_5720VENDOR_M_ST_M25PE40:
12359 case FLASH_5720VENDOR_M_ST_M45PE40:
12360 case FLASH_5720VENDOR_A_ST_M25PE40:
12361 case FLASH_5720VENDOR_A_ST_M45PE40:
12362 case FLASH_5720VENDOR_M_ST_M25PE80:
12363 case FLASH_5720VENDOR_M_ST_M45PE80:
12364 case FLASH_5720VENDOR_A_ST_M25PE80:
12365 case FLASH_5720VENDOR_A_ST_M45PE80:
12366 case FLASH_5720VENDOR_ST_25USPT:
12367 case FLASH_5720VENDOR_ST_45USPT:
12368 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12369 tg3_flag_set(tp, NVRAM_BUFFERED);
12370 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
12371
12372 switch (nvmpinstrp) {
12373 case FLASH_5720VENDOR_M_ST_M25PE20:
12374 case FLASH_5720VENDOR_M_ST_M45PE20:
12375 case FLASH_5720VENDOR_A_ST_M25PE20:
12376 case FLASH_5720VENDOR_A_ST_M45PE20:
12377 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12378 break;
12379 case FLASH_5720VENDOR_M_ST_M25PE40:
12380 case FLASH_5720VENDOR_M_ST_M45PE40:
12381 case FLASH_5720VENDOR_A_ST_M25PE40:
12382 case FLASH_5720VENDOR_A_ST_M45PE40:
12383 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12384 break;
12385 case FLASH_5720VENDOR_M_ST_M25PE80:
12386 case FLASH_5720VENDOR_M_ST_M45PE80:
12387 case FLASH_5720VENDOR_A_ST_M25PE80:
12388 case FLASH_5720VENDOR_A_ST_M45PE80:
12389 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12390 break;
12391 default:
12392 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12393 break;
12394 }
12395 break;
12396 default:
63c3a66f 12397 tg3_flag_set(tp, NO_NVRAM);
9b91b5f1
MC
12398 return;
12399 }
12400
12401 tg3_nvram_get_pagesize(tp, nvcfg1);
12402 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12403 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
9b91b5f1
MC
12404}
12405
1da177e4
LT
12406/* Chips other than 5700/5701 use the NVRAM for fetching info. */
12407static void __devinit tg3_nvram_init(struct tg3 *tp)
12408{
1da177e4
LT
12409 tw32_f(GRC_EEPROM_ADDR,
12410 (EEPROM_ADDR_FSM_RESET |
12411 (EEPROM_DEFAULT_CLOCK_PERIOD <<
12412 EEPROM_ADDR_CLKPERD_SHIFT)));
12413
9d57f01c 12414 msleep(1);
1da177e4
LT
12415
12416 /* Enable seeprom accesses. */
12417 tw32_f(GRC_LOCAL_CTRL,
12418 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
12419 udelay(100);
12420
12421 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12422 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
63c3a66f 12423 tg3_flag_set(tp, NVRAM);
1da177e4 12424
ec41c7df 12425 if (tg3_nvram_lock(tp)) {
5129c3a3
MC
12426 netdev_warn(tp->dev,
12427 "Cannot get nvram lock, %s failed\n",
05dbe005 12428 __func__);
ec41c7df
MC
12429 return;
12430 }
e6af301b 12431 tg3_enable_nvram_access(tp);
1da177e4 12432
989a9d23
MC
12433 tp->nvram_size = 0;
12434
361b4ac2
MC
12435 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
12436 tg3_get_5752_nvram_info(tp);
d3c7b886
MC
12437 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
12438 tg3_get_5755_nvram_info(tp);
d30cdd28 12439 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
57e6983c
MC
12440 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
12441 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1b27777a 12442 tg3_get_5787_nvram_info(tp);
6b91fa02
MC
12443 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
12444 tg3_get_5761_nvram_info(tp);
b5d3772c
MC
12445 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
12446 tg3_get_5906_nvram_info(tp);
b703df6f
MC
12447 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
12448 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
321d32a0 12449 tg3_get_57780_nvram_info(tp);
9b91b5f1
MC
12450 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
12451 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
a1b950d5 12452 tg3_get_5717_nvram_info(tp);
9b91b5f1
MC
12453 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
12454 tg3_get_5720_nvram_info(tp);
361b4ac2
MC
12455 else
12456 tg3_get_nvram_info(tp);
12457
989a9d23
MC
12458 if (tp->nvram_size == 0)
12459 tg3_get_nvram_size(tp);
1da177e4 12460
e6af301b 12461 tg3_disable_nvram_access(tp);
381291b7 12462 tg3_nvram_unlock(tp);
1da177e4
LT
12463
12464 } else {
63c3a66f
JP
12465 tg3_flag_clear(tp, NVRAM);
12466 tg3_flag_clear(tp, NVRAM_BUFFERED);
1da177e4
LT
12467
12468 tg3_get_eeprom_size(tp);
12469 }
12470}
12471
1da177e4
LT
12472static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
12473 u32 offset, u32 len, u8 *buf)
12474{
12475 int i, j, rc = 0;
12476 u32 val;
12477
12478 for (i = 0; i < len; i += 4) {
b9fc7dc5 12479 u32 addr;
a9dc529d 12480 __be32 data;
1da177e4
LT
12481
12482 addr = offset + i;
12483
12484 memcpy(&data, buf + i, 4);
12485
62cedd11
MC
12486 /*
12487 * The SEEPROM interface expects the data to always be opposite
12488 * the native endian format. We accomplish this by reversing
12489 * all the operations that would have been performed on the
12490 * data from a call to tg3_nvram_read_be32().
12491 */
12492 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
1da177e4
LT
12493
12494 val = tr32(GRC_EEPROM_ADDR);
12495 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
12496
12497 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
12498 EEPROM_ADDR_READ);
12499 tw32(GRC_EEPROM_ADDR, val |
12500 (0 << EEPROM_ADDR_DEVID_SHIFT) |
12501 (addr & EEPROM_ADDR_ADDR_MASK) |
12502 EEPROM_ADDR_START |
12503 EEPROM_ADDR_WRITE);
6aa20a22 12504
9d57f01c 12505 for (j = 0; j < 1000; j++) {
1da177e4
LT
12506 val = tr32(GRC_EEPROM_ADDR);
12507
12508 if (val & EEPROM_ADDR_COMPLETE)
12509 break;
9d57f01c 12510 msleep(1);
1da177e4
LT
12511 }
12512 if (!(val & EEPROM_ADDR_COMPLETE)) {
12513 rc = -EBUSY;
12514 break;
12515 }
12516 }
12517
12518 return rc;
12519}
12520
12521/* offset and length are dword aligned */
12522static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
12523 u8 *buf)
12524{
12525 int ret = 0;
12526 u32 pagesize = tp->nvram_pagesize;
12527 u32 pagemask = pagesize - 1;
12528 u32 nvram_cmd;
12529 u8 *tmp;
12530
12531 tmp = kmalloc(pagesize, GFP_KERNEL);
12532 if (tmp == NULL)
12533 return -ENOMEM;
12534
12535 while (len) {
12536 int j;
e6af301b 12537 u32 phy_addr, page_off, size;
1da177e4
LT
12538
12539 phy_addr = offset & ~pagemask;
6aa20a22 12540
1da177e4 12541 for (j = 0; j < pagesize; j += 4) {
a9dc529d
MC
12542 ret = tg3_nvram_read_be32(tp, phy_addr + j,
12543 (__be32 *) (tmp + j));
12544 if (ret)
1da177e4
LT
12545 break;
12546 }
12547 if (ret)
12548 break;
12549
c6cdf436 12550 page_off = offset & pagemask;
1da177e4
LT
12551 size = pagesize;
12552 if (len < size)
12553 size = len;
12554
12555 len -= size;
12556
12557 memcpy(tmp + page_off, buf, size);
12558
12559 offset = offset + (pagesize - page_off);
12560
e6af301b 12561 tg3_enable_nvram_access(tp);
1da177e4
LT
12562
12563 /*
12564 * Before we can erase the flash page, we need
12565 * to issue a special "write enable" command.
12566 */
12567 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12568
12569 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12570 break;
12571
12572 /* Erase the target page */
12573 tw32(NVRAM_ADDR, phy_addr);
12574
12575 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
12576 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
12577
c6cdf436 12578 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
1da177e4
LT
12579 break;
12580
12581 /* Issue another write enable to start the write. */
12582 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12583
12584 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12585 break;
12586
12587 for (j = 0; j < pagesize; j += 4) {
b9fc7dc5 12588 __be32 data;
1da177e4 12589
b9fc7dc5 12590 data = *((__be32 *) (tmp + j));
a9dc529d 12591
b9fc7dc5 12592 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4
LT
12593
12594 tw32(NVRAM_ADDR, phy_addr + j);
12595
12596 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
12597 NVRAM_CMD_WR;
12598
12599 if (j == 0)
12600 nvram_cmd |= NVRAM_CMD_FIRST;
12601 else if (j == (pagesize - 4))
12602 nvram_cmd |= NVRAM_CMD_LAST;
12603
12604 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12605 break;
12606 }
12607 if (ret)
12608 break;
12609 }
12610
12611 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12612 tg3_nvram_exec_cmd(tp, nvram_cmd);
12613
12614 kfree(tmp);
12615
12616 return ret;
12617}
12618
12619/* offset and length are dword aligned */
12620static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
12621 u8 *buf)
12622{
12623 int i, ret = 0;
12624
12625 for (i = 0; i < len; i += 4, offset += 4) {
b9fc7dc5
AV
12626 u32 page_off, phy_addr, nvram_cmd;
12627 __be32 data;
1da177e4
LT
12628
12629 memcpy(&data, buf + i, 4);
b9fc7dc5 12630 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4 12631
c6cdf436 12632 page_off = offset % tp->nvram_pagesize;
1da177e4 12633
1820180b 12634 phy_addr = tg3_nvram_phys_addr(tp, offset);
1da177e4
LT
12635
12636 tw32(NVRAM_ADDR, phy_addr);
12637
12638 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
12639
c6cdf436 12640 if (page_off == 0 || i == 0)
1da177e4 12641 nvram_cmd |= NVRAM_CMD_FIRST;
f6d9a256 12642 if (page_off == (tp->nvram_pagesize - 4))
1da177e4
LT
12643 nvram_cmd |= NVRAM_CMD_LAST;
12644
12645 if (i == (len - 4))
12646 nvram_cmd |= NVRAM_CMD_LAST;
12647
321d32a0 12648 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
63c3a66f 12649 !tg3_flag(tp, 5755_PLUS) &&
4c987487
MC
12650 (tp->nvram_jedecnum == JEDEC_ST) &&
12651 (nvram_cmd & NVRAM_CMD_FIRST)) {
1da177e4
LT
12652
12653 if ((ret = tg3_nvram_exec_cmd(tp,
12654 NVRAM_CMD_WREN | NVRAM_CMD_GO |
12655 NVRAM_CMD_DONE)))
12656
12657 break;
12658 }
63c3a66f 12659 if (!tg3_flag(tp, FLASH)) {
1da177e4
LT
12660 /* We always do complete word writes to eeprom. */
12661 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
12662 }
12663
12664 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12665 break;
12666 }
12667 return ret;
12668}
12669
12670/* offset and length are dword aligned */
12671static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
12672{
12673 int ret;
12674
63c3a66f 12675 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
314fba34
MC
12676 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
12677 ~GRC_LCLCTRL_GPIO_OUTPUT1);
1da177e4
LT
12678 udelay(40);
12679 }
12680
63c3a66f 12681 if (!tg3_flag(tp, NVRAM)) {
1da177e4 12682 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
859a5887 12683 } else {
1da177e4
LT
12684 u32 grc_mode;
12685
ec41c7df
MC
12686 ret = tg3_nvram_lock(tp);
12687 if (ret)
12688 return ret;
1da177e4 12689
e6af301b 12690 tg3_enable_nvram_access(tp);
63c3a66f 12691 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
1da177e4 12692 tw32(NVRAM_WRITE1, 0x406);
1da177e4
LT
12693
12694 grc_mode = tr32(GRC_MODE);
12695 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
12696
63c3a66f 12697 if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
1da177e4
LT
12698 ret = tg3_nvram_write_block_buffered(tp, offset, len,
12699 buf);
859a5887 12700 } else {
1da177e4
LT
12701 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
12702 buf);
12703 }
12704
12705 grc_mode = tr32(GRC_MODE);
12706 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
12707
e6af301b 12708 tg3_disable_nvram_access(tp);
1da177e4
LT
12709 tg3_nvram_unlock(tp);
12710 }
12711
63c3a66f 12712 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
314fba34 12713 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
1da177e4
LT
12714 udelay(40);
12715 }
12716
12717 return ret;
12718}
12719
12720struct subsys_tbl_ent {
12721 u16 subsys_vendor, subsys_devid;
12722 u32 phy_id;
12723};
12724
24daf2b0 12725static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
1da177e4 12726 /* Broadcom boards. */
24daf2b0 12727 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12728 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
24daf2b0 12729 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12730 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
24daf2b0 12731 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12732 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
24daf2b0
MC
12733 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12734 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
12735 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12736 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
24daf2b0 12737 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12738 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12739 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12740 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
12741 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12742 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
24daf2b0 12743 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12744 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
24daf2b0 12745 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12746 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
24daf2b0 12747 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12748 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
1da177e4
LT
12749
12750 /* 3com boards. */
24daf2b0 12751 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12752 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
24daf2b0 12753 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12754 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12755 { TG3PCI_SUBVENDOR_ID_3COM,
12756 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
12757 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12758 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
24daf2b0 12759 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12760 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
1da177e4
LT
12761
12762 /* DELL boards. */
24daf2b0 12763 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12764 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
24daf2b0 12765 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12766 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
24daf2b0 12767 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12768 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
24daf2b0 12769 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12770 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
1da177e4
LT
12771
12772 /* Compaq boards. */
24daf2b0 12773 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12774 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
24daf2b0 12775 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12776 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12777 { TG3PCI_SUBVENDOR_ID_COMPAQ,
12778 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
12779 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12780 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
24daf2b0 12781 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12782 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
1da177e4
LT
12783
12784 /* IBM boards. */
24daf2b0
MC
12785 { TG3PCI_SUBVENDOR_ID_IBM,
12786 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
1da177e4
LT
12787};
12788
24daf2b0 12789static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
1da177e4
LT
12790{
12791 int i;
12792
12793 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
12794 if ((subsys_id_to_phy_id[i].subsys_vendor ==
12795 tp->pdev->subsystem_vendor) &&
12796 (subsys_id_to_phy_id[i].subsys_devid ==
12797 tp->pdev->subsystem_device))
12798 return &subsys_id_to_phy_id[i];
12799 }
12800 return NULL;
12801}
12802
7d0c41ef 12803static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
1da177e4 12804{
1da177e4 12805 u32 val;
f49639e6 12806
79eb6904 12807 tp->phy_id = TG3_PHY_ID_INVALID;
7d0c41ef
MC
12808 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12809
a85feb8c 12810 /* Assume an onboard device and WOL capable by default. */
63c3a66f
JP
12811 tg3_flag_set(tp, EEPROM_WRITE_PROT);
12812 tg3_flag_set(tp, WOL_CAP);
72b845e0 12813
b5d3772c 12814 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
9d26e213 12815 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
63c3a66f
JP
12816 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
12817 tg3_flag_set(tp, IS_NIC);
9d26e213 12818 }
0527ba35
MC
12819 val = tr32(VCPU_CFGSHDW);
12820 if (val & VCPU_CFGSHDW_ASPM_DBNC)
63c3a66f 12821 tg3_flag_set(tp, ASPM_WORKAROUND);
0527ba35 12822 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
6fdbab9d 12823 (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
63c3a66f 12824 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
12825 device_set_wakeup_enable(&tp->pdev->dev, true);
12826 }
05ac4cb7 12827 goto done;
b5d3772c
MC
12828 }
12829
1da177e4
LT
12830 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
12831 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
12832 u32 nic_cfg, led_cfg;
a9daf367 12833 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
7d0c41ef 12834 int eeprom_phy_serdes = 0;
1da177e4
LT
12835
12836 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
12837 tp->nic_sram_data_cfg = nic_cfg;
12838
12839 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
12840 ver >>= NIC_SRAM_DATA_VER_SHIFT;
6ff6f81d
MC
12841 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12842 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
12843 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
1da177e4
LT
12844 (ver > 0) && (ver < 0x100))
12845 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
12846
a9daf367
MC
12847 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
12848 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
12849
1da177e4
LT
12850 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
12851 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
12852 eeprom_phy_serdes = 1;
12853
12854 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
12855 if (nic_phy_id != 0) {
12856 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
12857 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
12858
12859 eeprom_phy_id = (id1 >> 16) << 10;
12860 eeprom_phy_id |= (id2 & 0xfc00) << 16;
12861 eeprom_phy_id |= (id2 & 0x03ff) << 0;
12862 } else
12863 eeprom_phy_id = 0;
12864
7d0c41ef 12865 tp->phy_id = eeprom_phy_id;
747e8f8b 12866 if (eeprom_phy_serdes) {
63c3a66f 12867 if (!tg3_flag(tp, 5705_PLUS))
f07e9af3 12868 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
a50d0796 12869 else
f07e9af3 12870 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
747e8f8b 12871 }
7d0c41ef 12872
63c3a66f 12873 if (tg3_flag(tp, 5750_PLUS))
1da177e4
LT
12874 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
12875 SHASTA_EXT_LED_MODE_MASK);
cbf46853 12876 else
1da177e4
LT
12877 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
12878
12879 switch (led_cfg) {
12880 default:
12881 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
12882 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12883 break;
12884
12885 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
12886 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12887 break;
12888
12889 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
12890 tp->led_ctrl = LED_CTRL_MODE_MAC;
9ba27794
MC
12891
12892 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
12893 * read on some older 5700/5701 bootcode.
12894 */
12895 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
12896 ASIC_REV_5700 ||
12897 GET_ASIC_REV(tp->pci_chip_rev_id) ==
12898 ASIC_REV_5701)
12899 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12900
1da177e4
LT
12901 break;
12902
12903 case SHASTA_EXT_LED_SHARED:
12904 tp->led_ctrl = LED_CTRL_MODE_SHARED;
12905 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
12906 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
12907 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12908 LED_CTRL_MODE_PHY_2);
12909 break;
12910
12911 case SHASTA_EXT_LED_MAC:
12912 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
12913 break;
12914
12915 case SHASTA_EXT_LED_COMBO:
12916 tp->led_ctrl = LED_CTRL_MODE_COMBO;
12917 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
12918 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12919 LED_CTRL_MODE_PHY_2);
12920 break;
12921
855e1111 12922 }
1da177e4
LT
12923
12924 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
12925 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
12926 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
12927 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12928
b2a5c19c
MC
12929 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
12930 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
5f60891b 12931
9d26e213 12932 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
63c3a66f 12933 tg3_flag_set(tp, EEPROM_WRITE_PROT);
9d26e213
MC
12934 if ((tp->pdev->subsystem_vendor ==
12935 PCI_VENDOR_ID_ARIMA) &&
12936 (tp->pdev->subsystem_device == 0x205a ||
12937 tp->pdev->subsystem_device == 0x2063))
63c3a66f 12938 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
9d26e213 12939 } else {
63c3a66f
JP
12940 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
12941 tg3_flag_set(tp, IS_NIC);
9d26e213 12942 }
1da177e4
LT
12943
12944 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f
JP
12945 tg3_flag_set(tp, ENABLE_ASF);
12946 if (tg3_flag(tp, 5750_PLUS))
12947 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4 12948 }
b2b98d4a
MC
12949
12950 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
63c3a66f
JP
12951 tg3_flag(tp, 5750_PLUS))
12952 tg3_flag_set(tp, ENABLE_APE);
b2b98d4a 12953
f07e9af3 12954 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
a85feb8c 12955 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
63c3a66f 12956 tg3_flag_clear(tp, WOL_CAP);
1da177e4 12957
63c3a66f 12958 if (tg3_flag(tp, WOL_CAP) &&
6fdbab9d 12959 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
63c3a66f 12960 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
12961 device_set_wakeup_enable(&tp->pdev->dev, true);
12962 }
0527ba35 12963
1da177e4 12964 if (cfg2 & (1 << 17))
f07e9af3 12965 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
1da177e4
LT
12966
12967 /* serdes signal pre-emphasis in register 0x590 set by */
12968 /* bootcode if bit 18 is set */
12969 if (cfg2 & (1 << 18))
f07e9af3 12970 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
8ed5d97e 12971
63c3a66f
JP
12972 if ((tg3_flag(tp, 57765_PLUS) ||
12973 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
12974 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
6833c043 12975 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
f07e9af3 12976 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
6833c043 12977
63c3a66f 12978 if (tg3_flag(tp, PCI_EXPRESS) &&
8c69b1e7 12979 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 12980 !tg3_flag(tp, 57765_PLUS)) {
8ed5d97e
MC
12981 u32 cfg3;
12982
12983 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
12984 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
63c3a66f 12985 tg3_flag_set(tp, ASPM_WORKAROUND);
8ed5d97e 12986 }
a9daf367 12987
14417063 12988 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
63c3a66f 12989 tg3_flag_set(tp, RGMII_INBAND_DISABLE);
a9daf367 12990 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
63c3a66f 12991 tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
a9daf367 12992 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
63c3a66f 12993 tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
1da177e4 12994 }
05ac4cb7 12995done:
63c3a66f 12996 if (tg3_flag(tp, WOL_CAP))
43067ed8 12997 device_set_wakeup_enable(&tp->pdev->dev,
63c3a66f 12998 tg3_flag(tp, WOL_ENABLE));
43067ed8
RW
12999 else
13000 device_set_wakeup_capable(&tp->pdev->dev, false);
7d0c41ef
MC
13001}
13002
b2a5c19c
MC
13003static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
13004{
13005 int i;
13006 u32 val;
13007
13008 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
13009 tw32(OTP_CTRL, cmd);
13010
13011 /* Wait for up to 1 ms for command to execute. */
13012 for (i = 0; i < 100; i++) {
13013 val = tr32(OTP_STATUS);
13014 if (val & OTP_STATUS_CMD_DONE)
13015 break;
13016 udelay(10);
13017 }
13018
13019 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
13020}
13021
13022/* Read the gphy configuration from the OTP region of the chip. The gphy
13023 * configuration is a 32-bit value that straddles the alignment boundary.
13024 * We do two 32-bit reads and then shift and merge the results.
13025 */
13026static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
13027{
13028 u32 bhalf_otp, thalf_otp;
13029
13030 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
13031
13032 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
13033 return 0;
13034
13035 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
13036
13037 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13038 return 0;
13039
13040 thalf_otp = tr32(OTP_READ_DATA);
13041
13042 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
13043
13044 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13045 return 0;
13046
13047 bhalf_otp = tr32(OTP_READ_DATA);
13048
13049 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
13050}
13051
e256f8a3
MC
13052static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
13053{
13054 u32 adv = ADVERTISED_Autoneg |
13055 ADVERTISED_Pause;
13056
13057 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
13058 adv |= ADVERTISED_1000baseT_Half |
13059 ADVERTISED_1000baseT_Full;
13060
13061 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
13062 adv |= ADVERTISED_100baseT_Half |
13063 ADVERTISED_100baseT_Full |
13064 ADVERTISED_10baseT_Half |
13065 ADVERTISED_10baseT_Full |
13066 ADVERTISED_TP;
13067 else
13068 adv |= ADVERTISED_FIBRE;
13069
13070 tp->link_config.advertising = adv;
13071 tp->link_config.speed = SPEED_INVALID;
13072 tp->link_config.duplex = DUPLEX_INVALID;
13073 tp->link_config.autoneg = AUTONEG_ENABLE;
13074 tp->link_config.active_speed = SPEED_INVALID;
13075 tp->link_config.active_duplex = DUPLEX_INVALID;
13076 tp->link_config.orig_speed = SPEED_INVALID;
13077 tp->link_config.orig_duplex = DUPLEX_INVALID;
13078 tp->link_config.orig_autoneg = AUTONEG_INVALID;
13079}
13080
7d0c41ef
MC
13081static int __devinit tg3_phy_probe(struct tg3 *tp)
13082{
13083 u32 hw_phy_id_1, hw_phy_id_2;
13084 u32 hw_phy_id, hw_phy_id_masked;
13085 int err;
1da177e4 13086
e256f8a3 13087 /* flow control autonegotiation is default behavior */
63c3a66f 13088 tg3_flag_set(tp, PAUSE_AUTONEG);
e256f8a3
MC
13089 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
13090
63c3a66f 13091 if (tg3_flag(tp, USE_PHYLIB))
b02fd9e3
MC
13092 return tg3_phy_init(tp);
13093
1da177e4 13094 /* Reading the PHY ID register can conflict with ASF
877d0310 13095 * firmware access to the PHY hardware.
1da177e4
LT
13096 */
13097 err = 0;
63c3a66f 13098 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
79eb6904 13099 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
1da177e4
LT
13100 } else {
13101 /* Now read the physical PHY_ID from the chip and verify
13102 * that it is sane. If it doesn't look good, we fall back
13103 * to either the hard-coded table based PHY_ID and failing
13104 * that the value found in the eeprom area.
13105 */
13106 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
13107 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
13108
13109 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
13110 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
13111 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
13112
79eb6904 13113 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
1da177e4
LT
13114 }
13115
79eb6904 13116 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
1da177e4 13117 tp->phy_id = hw_phy_id;
79eb6904 13118 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
f07e9af3 13119 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
da6b2d01 13120 else
f07e9af3 13121 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
1da177e4 13122 } else {
79eb6904 13123 if (tp->phy_id != TG3_PHY_ID_INVALID) {
7d0c41ef
MC
13124 /* Do nothing, phy ID already set up in
13125 * tg3_get_eeprom_hw_cfg().
13126 */
1da177e4
LT
13127 } else {
13128 struct subsys_tbl_ent *p;
13129
13130 /* No eeprom signature? Try the hardcoded
13131 * subsys device table.
13132 */
24daf2b0 13133 p = tg3_lookup_by_subsys(tp);
1da177e4
LT
13134 if (!p)
13135 return -ENODEV;
13136
13137 tp->phy_id = p->phy_id;
13138 if (!tp->phy_id ||
79eb6904 13139 tp->phy_id == TG3_PHY_ID_BCM8002)
f07e9af3 13140 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
1da177e4
LT
13141 }
13142 }
13143
a6b68dab
MC
13144 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
13145 ((tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
13146 tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
13147 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
13148 tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
52b02d04
MC
13149 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
13150
e256f8a3
MC
13151 tg3_phy_init_link_config(tp);
13152
f07e9af3 13153 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
63c3a66f
JP
13154 !tg3_flag(tp, ENABLE_APE) &&
13155 !tg3_flag(tp, ENABLE_ASF)) {
42b64a45 13156 u32 bmsr, mask;
1da177e4
LT
13157
13158 tg3_readphy(tp, MII_BMSR, &bmsr);
13159 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
13160 (bmsr & BMSR_LSTATUS))
13161 goto skip_phy_reset;
6aa20a22 13162
1da177e4
LT
13163 err = tg3_phy_reset(tp);
13164 if (err)
13165 return err;
13166
42b64a45 13167 tg3_phy_set_wirespeed(tp);
1da177e4 13168
3600d918
MC
13169 mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
13170 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
13171 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
13172 if (!tg3_copper_is_advertising_all(tp, mask)) {
42b64a45
MC
13173 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
13174 tp->link_config.flowctrl);
1da177e4
LT
13175
13176 tg3_writephy(tp, MII_BMCR,
13177 BMCR_ANENABLE | BMCR_ANRESTART);
13178 }
1da177e4
LT
13179 }
13180
13181skip_phy_reset:
79eb6904 13182 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
13183 err = tg3_init_5401phy_dsp(tp);
13184 if (err)
13185 return err;
1da177e4 13186
1da177e4
LT
13187 err = tg3_init_5401phy_dsp(tp);
13188 }
13189
1da177e4
LT
13190 return err;
13191}
13192
184b8904 13193static void __devinit tg3_read_vpd(struct tg3 *tp)
1da177e4 13194{
a4a8bb15 13195 u8 *vpd_data;
4181b2c8 13196 unsigned int block_end, rosize, len;
184b8904 13197 int j, i = 0;
a4a8bb15 13198
c3e94500 13199 vpd_data = (u8 *)tg3_vpd_readblock(tp);
a4a8bb15
MC
13200 if (!vpd_data)
13201 goto out_no_vpd;
1da177e4 13202
4181b2c8
MC
13203 i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
13204 PCI_VPD_LRDT_RO_DATA);
13205 if (i < 0)
13206 goto out_not_found;
1da177e4 13207
4181b2c8
MC
13208 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
13209 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
13210 i += PCI_VPD_LRDT_TAG_SIZE;
1da177e4 13211
4181b2c8
MC
13212 if (block_end > TG3_NVM_VPD_LEN)
13213 goto out_not_found;
af2c6a4a 13214
184b8904
MC
13215 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13216 PCI_VPD_RO_KEYWORD_MFR_ID);
13217 if (j > 0) {
13218 len = pci_vpd_info_field_size(&vpd_data[j]);
13219
13220 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13221 if (j + len > block_end || len != 4 ||
13222 memcmp(&vpd_data[j], "1028", 4))
13223 goto partno;
13224
13225 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13226 PCI_VPD_RO_KEYWORD_VENDOR0);
13227 if (j < 0)
13228 goto partno;
13229
13230 len = pci_vpd_info_field_size(&vpd_data[j]);
13231
13232 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13233 if (j + len > block_end)
13234 goto partno;
13235
13236 memcpy(tp->fw_ver, &vpd_data[j], len);
13237 strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
13238 }
13239
13240partno:
4181b2c8
MC
13241 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13242 PCI_VPD_RO_KEYWORD_PARTNO);
13243 if (i < 0)
13244 goto out_not_found;
af2c6a4a 13245
4181b2c8 13246 len = pci_vpd_info_field_size(&vpd_data[i]);
1da177e4 13247
4181b2c8
MC
13248 i += PCI_VPD_INFO_FLD_HDR_SIZE;
13249 if (len > TG3_BPN_SIZE ||
13250 (len + i) > TG3_NVM_VPD_LEN)
13251 goto out_not_found;
1da177e4 13252
4181b2c8 13253 memcpy(tp->board_part_number, &vpd_data[i], len);
1da177e4 13254
1da177e4 13255out_not_found:
a4a8bb15 13256 kfree(vpd_data);
37a949c5 13257 if (tp->board_part_number[0])
a4a8bb15
MC
13258 return;
13259
13260out_no_vpd:
37a949c5
MC
13261 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
13262 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
13263 strcpy(tp->board_part_number, "BCM5717");
13264 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
13265 strcpy(tp->board_part_number, "BCM5718");
13266 else
13267 goto nomatch;
13268 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
13269 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
13270 strcpy(tp->board_part_number, "BCM57780");
13271 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
13272 strcpy(tp->board_part_number, "BCM57760");
13273 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
13274 strcpy(tp->board_part_number, "BCM57790");
13275 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
13276 strcpy(tp->board_part_number, "BCM57788");
13277 else
13278 goto nomatch;
13279 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
13280 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
13281 strcpy(tp->board_part_number, "BCM57761");
13282 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
13283 strcpy(tp->board_part_number, "BCM57765");
13284 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
13285 strcpy(tp->board_part_number, "BCM57781");
13286 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
13287 strcpy(tp->board_part_number, "BCM57785");
13288 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
13289 strcpy(tp->board_part_number, "BCM57791");
13290 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13291 strcpy(tp->board_part_number, "BCM57795");
13292 else
13293 goto nomatch;
13294 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
b5d3772c 13295 strcpy(tp->board_part_number, "BCM95906");
37a949c5
MC
13296 } else {
13297nomatch:
b5d3772c 13298 strcpy(tp->board_part_number, "none");
37a949c5 13299 }
1da177e4
LT
13300}
13301
9c8a620e
MC
13302static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
13303{
13304 u32 val;
13305
e4f34110 13306 if (tg3_nvram_read(tp, offset, &val) ||
9c8a620e 13307 (val & 0xfc000000) != 0x0c000000 ||
e4f34110 13308 tg3_nvram_read(tp, offset + 4, &val) ||
9c8a620e
MC
13309 val != 0)
13310 return 0;
13311
13312 return 1;
13313}
13314
acd9c119
MC
13315static void __devinit tg3_read_bc_ver(struct tg3 *tp)
13316{
ff3a7cb2 13317 u32 val, offset, start, ver_offset;
75f9936e 13318 int i, dst_off;
ff3a7cb2 13319 bool newver = false;
acd9c119
MC
13320
13321 if (tg3_nvram_read(tp, 0xc, &offset) ||
13322 tg3_nvram_read(tp, 0x4, &start))
13323 return;
13324
13325 offset = tg3_nvram_logical_addr(tp, offset);
13326
ff3a7cb2 13327 if (tg3_nvram_read(tp, offset, &val))
acd9c119
MC
13328 return;
13329
ff3a7cb2
MC
13330 if ((val & 0xfc000000) == 0x0c000000) {
13331 if (tg3_nvram_read(tp, offset + 4, &val))
acd9c119
MC
13332 return;
13333
ff3a7cb2
MC
13334 if (val == 0)
13335 newver = true;
13336 }
13337
75f9936e
MC
13338 dst_off = strlen(tp->fw_ver);
13339
ff3a7cb2 13340 if (newver) {
75f9936e
MC
13341 if (TG3_VER_SIZE - dst_off < 16 ||
13342 tg3_nvram_read(tp, offset + 8, &ver_offset))
ff3a7cb2
MC
13343 return;
13344
13345 offset = offset + ver_offset - start;
13346 for (i = 0; i < 16; i += 4) {
13347 __be32 v;
13348 if (tg3_nvram_read_be32(tp, offset + i, &v))
13349 return;
13350
75f9936e 13351 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
ff3a7cb2
MC
13352 }
13353 } else {
13354 u32 major, minor;
13355
13356 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
13357 return;
13358
13359 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
13360 TG3_NVM_BCVER_MAJSFT;
13361 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
75f9936e
MC
13362 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
13363 "v%d.%02d", major, minor);
acd9c119
MC
13364 }
13365}
13366
a6f6cb1c
MC
13367static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
13368{
13369 u32 val, major, minor;
13370
13371 /* Use native endian representation */
13372 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
13373 return;
13374
13375 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
13376 TG3_NVM_HWSB_CFG1_MAJSFT;
13377 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
13378 TG3_NVM_HWSB_CFG1_MINSFT;
13379
13380 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
13381}
13382
dfe00d7d
MC
13383static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
13384{
13385 u32 offset, major, minor, build;
13386
75f9936e 13387 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
dfe00d7d
MC
13388
13389 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
13390 return;
13391
13392 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
13393 case TG3_EEPROM_SB_REVISION_0:
13394 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
13395 break;
13396 case TG3_EEPROM_SB_REVISION_2:
13397 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
13398 break;
13399 case TG3_EEPROM_SB_REVISION_3:
13400 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
13401 break;
a4153d40
MC
13402 case TG3_EEPROM_SB_REVISION_4:
13403 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
13404 break;
13405 case TG3_EEPROM_SB_REVISION_5:
13406 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
13407 break;
bba226ac
MC
13408 case TG3_EEPROM_SB_REVISION_6:
13409 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
13410 break;
dfe00d7d
MC
13411 default:
13412 return;
13413 }
13414
e4f34110 13415 if (tg3_nvram_read(tp, offset, &val))
dfe00d7d
MC
13416 return;
13417
13418 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
13419 TG3_EEPROM_SB_EDH_BLD_SHFT;
13420 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
13421 TG3_EEPROM_SB_EDH_MAJ_SHFT;
13422 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
13423
13424 if (minor > 99 || build > 26)
13425 return;
13426
75f9936e
MC
13427 offset = strlen(tp->fw_ver);
13428 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
13429 " v%d.%02d", major, minor);
dfe00d7d
MC
13430
13431 if (build > 0) {
75f9936e
MC
13432 offset = strlen(tp->fw_ver);
13433 if (offset < TG3_VER_SIZE - 1)
13434 tp->fw_ver[offset] = 'a' + build - 1;
dfe00d7d
MC
13435 }
13436}
13437
acd9c119 13438static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
c4e6575c
MC
13439{
13440 u32 val, offset, start;
acd9c119 13441 int i, vlen;
9c8a620e
MC
13442
13443 for (offset = TG3_NVM_DIR_START;
13444 offset < TG3_NVM_DIR_END;
13445 offset += TG3_NVM_DIRENT_SIZE) {
e4f34110 13446 if (tg3_nvram_read(tp, offset, &val))
c4e6575c
MC
13447 return;
13448
9c8a620e
MC
13449 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
13450 break;
13451 }
13452
13453 if (offset == TG3_NVM_DIR_END)
13454 return;
13455
63c3a66f 13456 if (!tg3_flag(tp, 5705_PLUS))
9c8a620e 13457 start = 0x08000000;
e4f34110 13458 else if (tg3_nvram_read(tp, offset - 4, &start))
9c8a620e
MC
13459 return;
13460
e4f34110 13461 if (tg3_nvram_read(tp, offset + 4, &offset) ||
9c8a620e 13462 !tg3_fw_img_is_valid(tp, offset) ||
e4f34110 13463 tg3_nvram_read(tp, offset + 8, &val))
9c8a620e
MC
13464 return;
13465
13466 offset += val - start;
13467
acd9c119 13468 vlen = strlen(tp->fw_ver);
9c8a620e 13469
acd9c119
MC
13470 tp->fw_ver[vlen++] = ',';
13471 tp->fw_ver[vlen++] = ' ';
9c8a620e
MC
13472
13473 for (i = 0; i < 4; i++) {
a9dc529d
MC
13474 __be32 v;
13475 if (tg3_nvram_read_be32(tp, offset, &v))
c4e6575c
MC
13476 return;
13477
b9fc7dc5 13478 offset += sizeof(v);
c4e6575c 13479
acd9c119
MC
13480 if (vlen > TG3_VER_SIZE - sizeof(v)) {
13481 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
9c8a620e 13482 break;
c4e6575c 13483 }
9c8a620e 13484
acd9c119
MC
13485 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
13486 vlen += sizeof(v);
c4e6575c 13487 }
acd9c119
MC
13488}
13489
7fd76445
MC
13490static void __devinit tg3_read_dash_ver(struct tg3 *tp)
13491{
13492 int vlen;
13493 u32 apedata;
ecc79648 13494 char *fwtype;
7fd76445 13495
63c3a66f 13496 if (!tg3_flag(tp, ENABLE_APE) || !tg3_flag(tp, ENABLE_ASF))
7fd76445
MC
13497 return;
13498
13499 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
13500 if (apedata != APE_SEG_SIG_MAGIC)
13501 return;
13502
13503 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
13504 if (!(apedata & APE_FW_STATUS_READY))
13505 return;
13506
13507 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
13508
dc6d0744 13509 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
63c3a66f 13510 tg3_flag_set(tp, APE_HAS_NCSI);
ecc79648 13511 fwtype = "NCSI";
dc6d0744 13512 } else {
ecc79648 13513 fwtype = "DASH";
dc6d0744 13514 }
ecc79648 13515
7fd76445
MC
13516 vlen = strlen(tp->fw_ver);
13517
ecc79648
MC
13518 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
13519 fwtype,
7fd76445
MC
13520 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
13521 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
13522 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
13523 (apedata & APE_FW_VERSION_BLDMSK));
13524}
13525
acd9c119
MC
13526static void __devinit tg3_read_fw_ver(struct tg3 *tp)
13527{
13528 u32 val;
75f9936e 13529 bool vpd_vers = false;
acd9c119 13530
75f9936e
MC
13531 if (tp->fw_ver[0] != 0)
13532 vpd_vers = true;
df259d8c 13533
63c3a66f 13534 if (tg3_flag(tp, NO_NVRAM)) {
75f9936e 13535 strcat(tp->fw_ver, "sb");
df259d8c
MC
13536 return;
13537 }
13538
acd9c119
MC
13539 if (tg3_nvram_read(tp, 0, &val))
13540 return;
13541
13542 if (val == TG3_EEPROM_MAGIC)
13543 tg3_read_bc_ver(tp);
13544 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
13545 tg3_read_sb_ver(tp, val);
a6f6cb1c
MC
13546 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
13547 tg3_read_hwsb_ver(tp);
acd9c119
MC
13548 else
13549 return;
13550
c9cab24e 13551 if (vpd_vers)
75f9936e 13552 goto done;
acd9c119 13553
c9cab24e
MC
13554 if (tg3_flag(tp, ENABLE_APE)) {
13555 if (tg3_flag(tp, ENABLE_ASF))
13556 tg3_read_dash_ver(tp);
13557 } else if (tg3_flag(tp, ENABLE_ASF)) {
13558 tg3_read_mgmtfw_ver(tp);
13559 }
9c8a620e 13560
75f9936e 13561done:
9c8a620e 13562 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
c4e6575c
MC
13563}
13564
7544b097
MC
13565static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
13566
7cb32cf2
MC
13567static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
13568{
63c3a66f 13569 if (tg3_flag(tp, LRG_PROD_RING_CAP))
de9f5230 13570 return TG3_RX_RET_MAX_SIZE_5717;
63c3a66f 13571 else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
de9f5230 13572 return TG3_RX_RET_MAX_SIZE_5700;
7cb32cf2 13573 else
de9f5230 13574 return TG3_RX_RET_MAX_SIZE_5705;
7cb32cf2
MC
13575}
13576
4143470c 13577static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
895950c2
JP
13578 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
13579 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
13580 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
13581 { },
13582};
13583
1da177e4
LT
13584static int __devinit tg3_get_invariants(struct tg3 *tp)
13585{
1da177e4 13586 u32 misc_ctrl_reg;
1da177e4
LT
13587 u32 pci_state_reg, grc_misc_cfg;
13588 u32 val;
13589 u16 pci_cmd;
5e7dfd0f 13590 int err;
1da177e4 13591
1da177e4
LT
13592 /* Force memory write invalidate off. If we leave it on,
13593 * then on 5700_BX chips we have to enable a workaround.
13594 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
13595 * to match the cacheline size. The Broadcom driver have this
13596 * workaround but turns MWI off all the times so never uses
13597 * it. This seems to suggest that the workaround is insufficient.
13598 */
13599 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13600 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
13601 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13602
16821285
MC
13603 /* Important! -- Make sure register accesses are byteswapped
13604 * correctly. Also, for those chips that require it, make
13605 * sure that indirect register accesses are enabled before
13606 * the first operation.
1da177e4
LT
13607 */
13608 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13609 &misc_ctrl_reg);
16821285
MC
13610 tp->misc_host_ctrl |= (misc_ctrl_reg &
13611 MISC_HOST_CTRL_CHIPREV);
13612 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13613 tp->misc_host_ctrl);
1da177e4
LT
13614
13615 tp->pci_chip_rev_id = (misc_ctrl_reg >>
13616 MISC_HOST_CTRL_CHIPREV_SHIFT);
795d01c5
MC
13617 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
13618 u32 prod_id_asic_rev;
13619
5001e2f6
MC
13620 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
13621 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
d78b59f5
MC
13622 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
13623 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
f6eb9b1f
MC
13624 pci_read_config_dword(tp->pdev,
13625 TG3PCI_GEN2_PRODID_ASICREV,
13626 &prod_id_asic_rev);
b703df6f
MC
13627 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
13628 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
13629 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
13630 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
13631 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
13632 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13633 pci_read_config_dword(tp->pdev,
13634 TG3PCI_GEN15_PRODID_ASICREV,
13635 &prod_id_asic_rev);
f6eb9b1f
MC
13636 else
13637 pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
13638 &prod_id_asic_rev);
13639
321d32a0 13640 tp->pci_chip_rev_id = prod_id_asic_rev;
795d01c5 13641 }
1da177e4 13642
ff645bec
MC
13643 /* Wrong chip ID in 5752 A0. This code can be removed later
13644 * as A0 is not in production.
13645 */
13646 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
13647 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
13648
6892914f
MC
13649 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
13650 * we need to disable memory and use config. cycles
13651 * only to access all registers. The 5702/03 chips
13652 * can mistakenly decode the special cycles from the
13653 * ICH chipsets as memory write cycles, causing corruption
13654 * of register and memory space. Only certain ICH bridges
13655 * will drive special cycles with non-zero data during the
13656 * address phase which can fall within the 5703's address
13657 * range. This is not an ICH bug as the PCI spec allows
13658 * non-zero address during special cycles. However, only
13659 * these ICH bridges are known to drive non-zero addresses
13660 * during special cycles.
13661 *
13662 * Since special cycles do not cross PCI bridges, we only
13663 * enable this workaround if the 5703 is on the secondary
13664 * bus of these ICH bridges.
13665 */
13666 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
13667 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
13668 static struct tg3_dev_id {
13669 u32 vendor;
13670 u32 device;
13671 u32 rev;
13672 } ich_chipsets[] = {
13673 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
13674 PCI_ANY_ID },
13675 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
13676 PCI_ANY_ID },
13677 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
13678 0xa },
13679 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
13680 PCI_ANY_ID },
13681 { },
13682 };
13683 struct tg3_dev_id *pci_id = &ich_chipsets[0];
13684 struct pci_dev *bridge = NULL;
13685
13686 while (pci_id->vendor != 0) {
13687 bridge = pci_get_device(pci_id->vendor, pci_id->device,
13688 bridge);
13689 if (!bridge) {
13690 pci_id++;
13691 continue;
13692 }
13693 if (pci_id->rev != PCI_ANY_ID) {
44c10138 13694 if (bridge->revision > pci_id->rev)
6892914f
MC
13695 continue;
13696 }
13697 if (bridge->subordinate &&
13698 (bridge->subordinate->number ==
13699 tp->pdev->bus->number)) {
63c3a66f 13700 tg3_flag_set(tp, ICH_WORKAROUND);
6892914f
MC
13701 pci_dev_put(bridge);
13702 break;
13703 }
13704 }
13705 }
13706
6ff6f81d 13707 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
41588ba1
MC
13708 static struct tg3_dev_id {
13709 u32 vendor;
13710 u32 device;
13711 } bridge_chipsets[] = {
13712 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
13713 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
13714 { },
13715 };
13716 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
13717 struct pci_dev *bridge = NULL;
13718
13719 while (pci_id->vendor != 0) {
13720 bridge = pci_get_device(pci_id->vendor,
13721 pci_id->device,
13722 bridge);
13723 if (!bridge) {
13724 pci_id++;
13725 continue;
13726 }
13727 if (bridge->subordinate &&
13728 (bridge->subordinate->number <=
13729 tp->pdev->bus->number) &&
13730 (bridge->subordinate->subordinate >=
13731 tp->pdev->bus->number)) {
63c3a66f 13732 tg3_flag_set(tp, 5701_DMA_BUG);
41588ba1
MC
13733 pci_dev_put(bridge);
13734 break;
13735 }
13736 }
13737 }
13738
4a29cc2e
MC
13739 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
13740 * DMA addresses > 40-bit. This bridge may have other additional
13741 * 57xx devices behind it in some 4-port NIC designs for example.
13742 * Any tg3 device found behind the bridge will also need the 40-bit
13743 * DMA workaround.
13744 */
a4e2b347
MC
13745 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
13746 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
63c3a66f
JP
13747 tg3_flag_set(tp, 5780_CLASS);
13748 tg3_flag_set(tp, 40BIT_DMA_BUG);
4cf78e4f 13749 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
859a5887 13750 } else {
4a29cc2e
MC
13751 struct pci_dev *bridge = NULL;
13752
13753 do {
13754 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
13755 PCI_DEVICE_ID_SERVERWORKS_EPB,
13756 bridge);
13757 if (bridge && bridge->subordinate &&
13758 (bridge->subordinate->number <=
13759 tp->pdev->bus->number) &&
13760 (bridge->subordinate->subordinate >=
13761 tp->pdev->bus->number)) {
63c3a66f 13762 tg3_flag_set(tp, 40BIT_DMA_BUG);
4a29cc2e
MC
13763 pci_dev_put(bridge);
13764 break;
13765 }
13766 } while (bridge);
13767 }
4cf78e4f 13768
f6eb9b1f 13769 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3a1e19d3 13770 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
7544b097
MC
13771 tp->pdev_peer = tg3_find_peer(tp);
13772
c885e824 13773 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
d78b59f5
MC
13774 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13775 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
63c3a66f 13776 tg3_flag_set(tp, 5717_PLUS);
0a58d668
MC
13777
13778 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
63c3a66f
JP
13779 tg3_flag(tp, 5717_PLUS))
13780 tg3_flag_set(tp, 57765_PLUS);
c885e824 13781
321d32a0
MC
13782 /* Intentionally exclude ASIC_REV_5906 */
13783 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d9ab5ad1 13784 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
d30cdd28 13785 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
9936bcf6 13786 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c 13787 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 13788 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f
JP
13789 tg3_flag(tp, 57765_PLUS))
13790 tg3_flag_set(tp, 5755_PLUS);
321d32a0
MC
13791
13792 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13793 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
b5d3772c 13794 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
63c3a66f
JP
13795 tg3_flag(tp, 5755_PLUS) ||
13796 tg3_flag(tp, 5780_CLASS))
13797 tg3_flag_set(tp, 5750_PLUS);
6708e5cc 13798
6ff6f81d 13799 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
63c3a66f
JP
13800 tg3_flag(tp, 5750_PLUS))
13801 tg3_flag_set(tp, 5705_PLUS);
1b440c56 13802
507399f1 13803 /* Determine TSO capabilities */
2866d956 13804 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
4d163b75 13805 ; /* Do nothing. HW bug. */
63c3a66f
JP
13806 else if (tg3_flag(tp, 57765_PLUS))
13807 tg3_flag_set(tp, HW_TSO_3);
13808 else if (tg3_flag(tp, 5755_PLUS) ||
e849cdc3 13809 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
63c3a66f
JP
13810 tg3_flag_set(tp, HW_TSO_2);
13811 else if (tg3_flag(tp, 5750_PLUS)) {
13812 tg3_flag_set(tp, HW_TSO_1);
13813 tg3_flag_set(tp, TSO_BUG);
507399f1
MC
13814 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
13815 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
63c3a66f 13816 tg3_flag_clear(tp, TSO_BUG);
507399f1
MC
13817 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13818 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13819 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 13820 tg3_flag_set(tp, TSO_BUG);
507399f1
MC
13821 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
13822 tp->fw_needed = FIRMWARE_TG3TSO5;
13823 else
13824 tp->fw_needed = FIRMWARE_TG3TSO;
13825 }
13826
dabc5c67 13827 /* Selectively allow TSO based on operating conditions */
6ff6f81d
MC
13828 if (tg3_flag(tp, HW_TSO_1) ||
13829 tg3_flag(tp, HW_TSO_2) ||
13830 tg3_flag(tp, HW_TSO_3) ||
dabc5c67
MC
13831 (tp->fw_needed && !tg3_flag(tp, ENABLE_ASF)))
13832 tg3_flag_set(tp, TSO_CAPABLE);
13833 else {
13834 tg3_flag_clear(tp, TSO_CAPABLE);
13835 tg3_flag_clear(tp, TSO_BUG);
13836 tp->fw_needed = NULL;
13837 }
13838
13839 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
13840 tp->fw_needed = FIRMWARE_TG3;
13841
507399f1
MC
13842 tp->irq_max = 1;
13843
63c3a66f
JP
13844 if (tg3_flag(tp, 5750_PLUS)) {
13845 tg3_flag_set(tp, SUPPORT_MSI);
7544b097
MC
13846 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
13847 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
13848 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
13849 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
13850 tp->pdev_peer == tp->pdev))
63c3a66f 13851 tg3_flag_clear(tp, SUPPORT_MSI);
7544b097 13852
63c3a66f 13853 if (tg3_flag(tp, 5755_PLUS) ||
b5d3772c 13854 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
63c3a66f 13855 tg3_flag_set(tp, 1SHOT_MSI);
52c0fd83 13856 }
4f125f42 13857
63c3a66f
JP
13858 if (tg3_flag(tp, 57765_PLUS)) {
13859 tg3_flag_set(tp, SUPPORT_MSIX);
507399f1
MC
13860 tp->irq_max = TG3_IRQ_MAX_VECS;
13861 }
f6eb9b1f 13862 }
0e1406dd 13863
2ffcc981 13864 if (tg3_flag(tp, 5755_PLUS))
63c3a66f 13865 tg3_flag_set(tp, SHORT_DMA_BUG);
f6eb9b1f 13866
63c3a66f
JP
13867 if (tg3_flag(tp, 5717_PLUS))
13868 tg3_flag_set(tp, LRG_PROD_RING_CAP);
de9f5230 13869
63c3a66f 13870 if (tg3_flag(tp, 57765_PLUS) &&
2866d956 13871 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
63c3a66f 13872 tg3_flag_set(tp, USE_JUMBO_BDFLAG);
b703df6f 13873
63c3a66f
JP
13874 if (!tg3_flag(tp, 5705_PLUS) ||
13875 tg3_flag(tp, 5780_CLASS) ||
13876 tg3_flag(tp, USE_JUMBO_BDFLAG))
13877 tg3_flag_set(tp, JUMBO_CAPABLE);
0f893dc6 13878
52f4490c
MC
13879 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
13880 &pci_state_reg);
13881
708ebb3a 13882 if (pci_is_pcie(tp->pdev)) {
5e7dfd0f
MC
13883 u16 lnkctl;
13884
63c3a66f 13885 tg3_flag_set(tp, PCI_EXPRESS);
5f5c51e3 13886
cf79003d 13887 tp->pcie_readrq = 4096;
d78b59f5
MC
13888 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13889 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
b4495ed8 13890 tp->pcie_readrq = 2048;
cf79003d
MC
13891
13892 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
5f5c51e3 13893
5e7dfd0f 13894 pci_read_config_word(tp->pdev,
708ebb3a 13895 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
13896 &lnkctl);
13897 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
7196cd6c
MC
13898 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
13899 ASIC_REV_5906) {
63c3a66f 13900 tg3_flag_clear(tp, HW_TSO_2);
dabc5c67 13901 tg3_flag_clear(tp, TSO_CAPABLE);
7196cd6c 13902 }
5e7dfd0f 13903 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0 13904 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
9cf74ebb
MC
13905 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
13906 tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
63c3a66f 13907 tg3_flag_set(tp, CLKREQ_BUG);
614b0590 13908 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
63c3a66f 13909 tg3_flag_set(tp, L1PLLPD_EN);
c7835a77 13910 }
52f4490c 13911 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
708ebb3a
JM
13912 /* BCM5785 devices are effectively PCIe devices, and should
13913 * follow PCIe codepaths, but do not have a PCIe capabilities
13914 * section.
13915 */
63c3a66f
JP
13916 tg3_flag_set(tp, PCI_EXPRESS);
13917 } else if (!tg3_flag(tp, 5705_PLUS) ||
13918 tg3_flag(tp, 5780_CLASS)) {
52f4490c
MC
13919 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
13920 if (!tp->pcix_cap) {
2445e461
MC
13921 dev_err(&tp->pdev->dev,
13922 "Cannot find PCI-X capability, aborting\n");
52f4490c
MC
13923 return -EIO;
13924 }
13925
13926 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
63c3a66f 13927 tg3_flag_set(tp, PCIX_MODE);
52f4490c 13928 }
1da177e4 13929
399de50b
MC
13930 /* If we have an AMD 762 or VIA K8T800 chipset, write
13931 * reordering to the mailbox registers done by the host
13932 * controller can cause major troubles. We read back from
13933 * every mailbox register write to force the writes to be
13934 * posted to the chip in order.
13935 */
4143470c 13936 if (pci_dev_present(tg3_write_reorder_chipsets) &&
63c3a66f
JP
13937 !tg3_flag(tp, PCI_EXPRESS))
13938 tg3_flag_set(tp, MBOX_WRITE_REORDER);
399de50b 13939
69fc4053
MC
13940 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
13941 &tp->pci_cacheline_sz);
13942 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13943 &tp->pci_lat_timer);
1da177e4
LT
13944 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
13945 tp->pci_lat_timer < 64) {
13946 tp->pci_lat_timer = 64;
69fc4053
MC
13947 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13948 tp->pci_lat_timer);
1da177e4
LT
13949 }
13950
16821285
MC
13951 /* Important! -- It is critical that the PCI-X hw workaround
13952 * situation is decided before the first MMIO register access.
13953 */
52f4490c
MC
13954 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
13955 /* 5700 BX chips need to have their TX producer index
13956 * mailboxes written twice to workaround a bug.
13957 */
63c3a66f 13958 tg3_flag_set(tp, TXD_MBOX_HWBUG);
1da177e4 13959
52f4490c 13960 /* If we are in PCI-X mode, enable register write workaround.
1da177e4
LT
13961 *
13962 * The workaround is to use indirect register accesses
13963 * for all chip writes not to mailbox registers.
13964 */
63c3a66f 13965 if (tg3_flag(tp, PCIX_MODE)) {
1da177e4 13966 u32 pm_reg;
1da177e4 13967
63c3a66f 13968 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
13969
13970 /* The chip can have it's power management PCI config
13971 * space registers clobbered due to this bug.
13972 * So explicitly force the chip into D0 here.
13973 */
9974a356
MC
13974 pci_read_config_dword(tp->pdev,
13975 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
13976 &pm_reg);
13977 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
13978 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
9974a356
MC
13979 pci_write_config_dword(tp->pdev,
13980 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
13981 pm_reg);
13982
13983 /* Also, force SERR#/PERR# in PCI command. */
13984 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13985 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
13986 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13987 }
13988 }
13989
1da177e4 13990 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
63c3a66f 13991 tg3_flag_set(tp, PCI_HIGH_SPEED);
1da177e4 13992 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
63c3a66f 13993 tg3_flag_set(tp, PCI_32BIT);
1da177e4
LT
13994
13995 /* Chip-specific fixup from Broadcom driver */
13996 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
13997 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
13998 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
13999 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
14000 }
14001
1ee582d8 14002 /* Default fast path register access methods */
20094930 14003 tp->read32 = tg3_read32;
1ee582d8 14004 tp->write32 = tg3_write32;
09ee929c 14005 tp->read32_mbox = tg3_read32;
20094930 14006 tp->write32_mbox = tg3_write32;
1ee582d8
MC
14007 tp->write32_tx_mbox = tg3_write32;
14008 tp->write32_rx_mbox = tg3_write32;
14009
14010 /* Various workaround register access methods */
63c3a66f 14011 if (tg3_flag(tp, PCIX_TARGET_HWBUG))
1ee582d8 14012 tp->write32 = tg3_write_indirect_reg32;
98efd8a6 14013 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
63c3a66f 14014 (tg3_flag(tp, PCI_EXPRESS) &&
98efd8a6
MC
14015 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
14016 /*
14017 * Back to back register writes can cause problems on these
14018 * chips, the workaround is to read back all reg writes
14019 * except those to mailbox regs.
14020 *
14021 * See tg3_write_indirect_reg32().
14022 */
1ee582d8 14023 tp->write32 = tg3_write_flush_reg32;
98efd8a6
MC
14024 }
14025
63c3a66f 14026 if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
1ee582d8 14027 tp->write32_tx_mbox = tg3_write32_tx_mbox;
63c3a66f 14028 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1ee582d8
MC
14029 tp->write32_rx_mbox = tg3_write_flush_reg32;
14030 }
20094930 14031
63c3a66f 14032 if (tg3_flag(tp, ICH_WORKAROUND)) {
6892914f
MC
14033 tp->read32 = tg3_read_indirect_reg32;
14034 tp->write32 = tg3_write_indirect_reg32;
14035 tp->read32_mbox = tg3_read_indirect_mbox;
14036 tp->write32_mbox = tg3_write_indirect_mbox;
14037 tp->write32_tx_mbox = tg3_write_indirect_mbox;
14038 tp->write32_rx_mbox = tg3_write_indirect_mbox;
14039
14040 iounmap(tp->regs);
22abe310 14041 tp->regs = NULL;
6892914f
MC
14042
14043 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14044 pci_cmd &= ~PCI_COMMAND_MEMORY;
14045 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14046 }
b5d3772c
MC
14047 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14048 tp->read32_mbox = tg3_read32_mbox_5906;
14049 tp->write32_mbox = tg3_write32_mbox_5906;
14050 tp->write32_tx_mbox = tg3_write32_mbox_5906;
14051 tp->write32_rx_mbox = tg3_write32_mbox_5906;
14052 }
6892914f 14053
bbadf503 14054 if (tp->write32 == tg3_write_indirect_reg32 ||
63c3a66f 14055 (tg3_flag(tp, PCIX_MODE) &&
bbadf503 14056 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
f49639e6 14057 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
63c3a66f 14058 tg3_flag_set(tp, SRAM_USE_CONFIG);
bbadf503 14059
16821285
MC
14060 /* The memory arbiter has to be enabled in order for SRAM accesses
14061 * to succeed. Normally on powerup the tg3 chip firmware will make
14062 * sure it is enabled, but other entities such as system netboot
14063 * code might disable it.
14064 */
14065 val = tr32(MEMARB_MODE);
14066 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
14067
69f11c99
MC
14068 if (tg3_flag(tp, PCIX_MODE)) {
14069 pci_read_config_dword(tp->pdev,
14070 tp->pcix_cap + PCI_X_STATUS, &val);
14071 tp->pci_fn = val & 0x7;
14072 } else {
14073 tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
14074 }
14075
7d0c41ef 14076 /* Get eeprom hw config before calling tg3_set_power_state().
63c3a66f 14077 * In particular, the TG3_FLAG_IS_NIC flag must be
7d0c41ef
MC
14078 * determined before calling tg3_set_power_state() so that
14079 * we know whether or not to switch out of Vaux power.
14080 * When the flag is set, it means that GPIO1 is used for eeprom
14081 * write protect and also implies that it is a LOM where GPIOs
14082 * are not used to switch power.
6aa20a22 14083 */
7d0c41ef
MC
14084 tg3_get_eeprom_hw_cfg(tp);
14085
63c3a66f 14086 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
14087 /* Allow reads and writes to the
14088 * APE register and memory space.
14089 */
14090 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
14091 PCISTATE_ALLOW_APE_SHMEM_WR |
14092 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
14093 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
14094 pci_state_reg);
c9cab24e
MC
14095
14096 tg3_ape_lock_init(tp);
0d3031d9
MC
14097 }
14098
9936bcf6 14099 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
57e6983c 14100 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
321d32a0 14101 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 14102 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f
JP
14103 tg3_flag(tp, 57765_PLUS))
14104 tg3_flag_set(tp, CPMU_PRESENT);
d30cdd28 14105
16821285
MC
14106 /* Set up tp->grc_local_ctrl before calling
14107 * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
14108 * will bring 5700's external PHY out of reset.
314fba34
MC
14109 * It is also used as eeprom write protect on LOMs.
14110 */
14111 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
6ff6f81d 14112 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
63c3a66f 14113 tg3_flag(tp, EEPROM_WRITE_PROT))
314fba34
MC
14114 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
14115 GRC_LCLCTRL_GPIO_OUTPUT1);
3e7d83bc
MC
14116 /* Unused GPIO3 must be driven as output on 5752 because there
14117 * are no pull-up resistors on unused GPIO pins.
14118 */
14119 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
14120 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
314fba34 14121
321d32a0 14122 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
cb4ed1fd
MC
14123 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
14124 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
af36e6b6
MC
14125 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
14126
8d519ab2
MC
14127 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
14128 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
14129 /* Turn off the debug UART. */
14130 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
63c3a66f 14131 if (tg3_flag(tp, IS_NIC))
5f0c4a3c
MC
14132 /* Keep VMain power. */
14133 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
14134 GRC_LCLCTRL_GPIO_OUTPUT0;
14135 }
14136
16821285
MC
14137 /* Switch out of Vaux if it is a NIC */
14138 tg3_pwrsrc_switch_to_vmain(tp);
1da177e4 14139
1da177e4
LT
14140 /* Derive initial jumbo mode from MTU assigned in
14141 * ether_setup() via the alloc_etherdev() call
14142 */
63c3a66f
JP
14143 if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
14144 tg3_flag_set(tp, JUMBO_RING_ENABLE);
1da177e4
LT
14145
14146 /* Determine WakeOnLan speed to use. */
14147 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14148 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
14149 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
14150 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
63c3a66f 14151 tg3_flag_clear(tp, WOL_SPEED_100MB);
1da177e4 14152 } else {
63c3a66f 14153 tg3_flag_set(tp, WOL_SPEED_100MB);
1da177e4
LT
14154 }
14155
7f97a4bd 14156 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
f07e9af3 14157 tp->phy_flags |= TG3_PHYFLG_IS_FET;
7f97a4bd 14158
1da177e4 14159 /* A few boards don't want Ethernet@WireSpeed phy feature */
6ff6f81d
MC
14160 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14161 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
1da177e4 14162 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
747e8f8b 14163 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
f07e9af3
MC
14164 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
14165 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
14166 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
1da177e4
LT
14167
14168 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
14169 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
f07e9af3 14170 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
1da177e4 14171 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
f07e9af3 14172 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
1da177e4 14173
63c3a66f 14174 if (tg3_flag(tp, 5705_PLUS) &&
f07e9af3 14175 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
321d32a0 14176 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
f6eb9b1f 14177 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
63c3a66f 14178 !tg3_flag(tp, 57765_PLUS)) {
c424cb24 14179 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d30cdd28 14180 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
9936bcf6
MC
14181 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
14182 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
d4011ada
MC
14183 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
14184 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
f07e9af3 14185 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
c1d2a196 14186 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
f07e9af3 14187 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
321d32a0 14188 } else
f07e9af3 14189 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
c424cb24 14190 }
1da177e4 14191
b2a5c19c
MC
14192 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
14193 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
14194 tp->phy_otp = tg3_read_otp_phycfg(tp);
14195 if (tp->phy_otp == 0)
14196 tp->phy_otp = TG3_OTP_DEFAULT;
14197 }
14198
63c3a66f 14199 if (tg3_flag(tp, CPMU_PRESENT))
8ef21428
MC
14200 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
14201 else
14202 tp->mi_mode = MAC_MI_MODE_BASE;
14203
1da177e4 14204 tp->coalesce_mode = 0;
1da177e4
LT
14205 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
14206 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
14207 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
14208
4d958473
MC
14209 /* Set these bits to enable statistics workaround. */
14210 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14211 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
14212 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
14213 tp->coalesce_mode |= HOSTCC_MODE_ATTN;
14214 tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
14215 }
14216
321d32a0
MC
14217 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
14218 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
63c3a66f 14219 tg3_flag_set(tp, USE_PHYLIB);
57e6983c 14220
158d7abd
MC
14221 err = tg3_mdio_init(tp);
14222 if (err)
14223 return err;
1da177e4
LT
14224
14225 /* Initialize data/descriptor byte/word swapping. */
14226 val = tr32(GRC_MODE);
f2096f94
MC
14227 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
14228 val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
14229 GRC_MODE_WORD_SWAP_B2HRX_DATA |
14230 GRC_MODE_B2HRX_ENABLE |
14231 GRC_MODE_HTX2B_ENABLE |
14232 GRC_MODE_HOST_STACKUP);
14233 else
14234 val &= GRC_MODE_HOST_STACKUP;
14235
1da177e4
LT
14236 tw32(GRC_MODE, val | tp->grc_mode);
14237
14238 tg3_switch_clocks(tp);
14239
14240 /* Clear this out for sanity. */
14241 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
14242
14243 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14244 &pci_state_reg);
14245 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
63c3a66f 14246 !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
1da177e4
LT
14247 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
14248
14249 if (chiprevid == CHIPREV_ID_5701_A0 ||
14250 chiprevid == CHIPREV_ID_5701_B0 ||
14251 chiprevid == CHIPREV_ID_5701_B2 ||
14252 chiprevid == CHIPREV_ID_5701_B5) {
14253 void __iomem *sram_base;
14254
14255 /* Write some dummy words into the SRAM status block
14256 * area, see if it reads back correctly. If the return
14257 * value is bad, force enable the PCIX workaround.
14258 */
14259 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
14260
14261 writel(0x00000000, sram_base);
14262 writel(0x00000000, sram_base + 4);
14263 writel(0xffffffff, sram_base + 4);
14264 if (readl(sram_base) != 0x00000000)
63c3a66f 14265 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
14266 }
14267 }
14268
14269 udelay(50);
14270 tg3_nvram_init(tp);
14271
14272 grc_misc_cfg = tr32(GRC_MISC_CFG);
14273 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
14274
1da177e4
LT
14275 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14276 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
14277 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
63c3a66f 14278 tg3_flag_set(tp, IS_5788);
1da177e4 14279
63c3a66f 14280 if (!tg3_flag(tp, IS_5788) &&
6ff6f81d 14281 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
63c3a66f
JP
14282 tg3_flag_set(tp, TAGGED_STATUS);
14283 if (tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
14284 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
14285 HOSTCC_MODE_CLRTICK_TXBD);
14286
14287 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
14288 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
14289 tp->misc_host_ctrl);
14290 }
14291
3bda1258 14292 /* Preserve the APE MAC_MODE bits */
63c3a66f 14293 if (tg3_flag(tp, ENABLE_APE))
d2394e6b 14294 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
3bda1258
MC
14295 else
14296 tp->mac_mode = TG3_DEF_MAC_MODE;
14297
1da177e4
LT
14298 /* these are limited to 10/100 only */
14299 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14300 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
14301 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14302 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14303 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
14304 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
14305 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
14306 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14307 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
676917d4
MC
14308 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
14309 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
321d32a0 14310 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
d1101142
MC
14311 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
14312 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
f07e9af3
MC
14313 (tp->phy_flags & TG3_PHYFLG_IS_FET))
14314 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
1da177e4
LT
14315
14316 err = tg3_phy_probe(tp);
14317 if (err) {
2445e461 14318 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
1da177e4 14319 /* ... but do not return immediately ... */
b02fd9e3 14320 tg3_mdio_fini(tp);
1da177e4
LT
14321 }
14322
184b8904 14323 tg3_read_vpd(tp);
c4e6575c 14324 tg3_read_fw_ver(tp);
1da177e4 14325
f07e9af3
MC
14326 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
14327 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14328 } else {
14329 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
f07e9af3 14330 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 14331 else
f07e9af3 14332 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14333 }
14334
14335 /* 5700 {AX,BX} chips have a broken status block link
14336 * change bit implementation, so we must use the
14337 * status register in those cases.
14338 */
14339 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
63c3a66f 14340 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4 14341 else
63c3a66f 14342 tg3_flag_clear(tp, USE_LINKCHG_REG);
1da177e4
LT
14343
14344 /* The led_ctrl is set during tg3_phy_probe, here we might
14345 * have to force the link status polling mechanism based
14346 * upon subsystem IDs.
14347 */
14348 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
007a880d 14349 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
f07e9af3
MC
14350 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
14351 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
63c3a66f 14352 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4
LT
14353 }
14354
14355 /* For all SERDES we poll the MAC status register. */
f07e9af3 14356 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
63c3a66f 14357 tg3_flag_set(tp, POLL_SERDES);
1da177e4 14358 else
63c3a66f 14359 tg3_flag_clear(tp, POLL_SERDES);
1da177e4 14360
bf933c80 14361 tp->rx_offset = NET_IP_ALIGN;
d2757fc4 14362 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
1da177e4 14363 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
63c3a66f 14364 tg3_flag(tp, PCIX_MODE)) {
bf933c80 14365 tp->rx_offset = 0;
d2757fc4 14366#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
9dc7a113 14367 tp->rx_copy_thresh = ~(u16)0;
d2757fc4
MC
14368#endif
14369 }
1da177e4 14370
2c49a44d
MC
14371 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
14372 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
7cb32cf2
MC
14373 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
14374
2c49a44d 14375 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
f92905de
MC
14376
14377 /* Increment the rx prod index on the rx std ring by at most
14378 * 8 for these chips to workaround hw errata.
14379 */
14380 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
14381 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
14382 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
14383 tp->rx_std_max_post = 8;
14384
63c3a66f 14385 if (tg3_flag(tp, ASPM_WORKAROUND))
8ed5d97e
MC
14386 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
14387 PCIE_PWR_MGMT_L1_THRESH_MSK;
14388
1da177e4
LT
14389 return err;
14390}
14391
49b6e95f 14392#ifdef CONFIG_SPARC
1da177e4
LT
14393static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
14394{
14395 struct net_device *dev = tp->dev;
14396 struct pci_dev *pdev = tp->pdev;
49b6e95f 14397 struct device_node *dp = pci_device_to_OF_node(pdev);
374d4cac 14398 const unsigned char *addr;
49b6e95f
DM
14399 int len;
14400
14401 addr = of_get_property(dp, "local-mac-address", &len);
14402 if (addr && len == 6) {
14403 memcpy(dev->dev_addr, addr, 6);
14404 memcpy(dev->perm_addr, dev->dev_addr, 6);
14405 return 0;
1da177e4
LT
14406 }
14407 return -ENODEV;
14408}
14409
14410static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
14411{
14412 struct net_device *dev = tp->dev;
14413
14414 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
2ff43697 14415 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
1da177e4
LT
14416 return 0;
14417}
14418#endif
14419
14420static int __devinit tg3_get_device_address(struct tg3 *tp)
14421{
14422 struct net_device *dev = tp->dev;
14423 u32 hi, lo, mac_offset;
008652b3 14424 int addr_ok = 0;
1da177e4 14425
49b6e95f 14426#ifdef CONFIG_SPARC
1da177e4
LT
14427 if (!tg3_get_macaddr_sparc(tp))
14428 return 0;
14429#endif
14430
14431 mac_offset = 0x7c;
6ff6f81d 14432 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
63c3a66f 14433 tg3_flag(tp, 5780_CLASS)) {
1da177e4
LT
14434 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
14435 mac_offset = 0xcc;
14436 if (tg3_nvram_lock(tp))
14437 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
14438 else
14439 tg3_nvram_unlock(tp);
63c3a66f 14440 } else if (tg3_flag(tp, 5717_PLUS)) {
69f11c99 14441 if (tp->pci_fn & 1)
a1b950d5 14442 mac_offset = 0xcc;
69f11c99 14443 if (tp->pci_fn > 1)
a50d0796 14444 mac_offset += 0x18c;
a1b950d5 14445 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
b5d3772c 14446 mac_offset = 0x10;
1da177e4
LT
14447
14448 /* First try to get it from MAC address mailbox. */
14449 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
14450 if ((hi >> 16) == 0x484b) {
14451 dev->dev_addr[0] = (hi >> 8) & 0xff;
14452 dev->dev_addr[1] = (hi >> 0) & 0xff;
14453
14454 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
14455 dev->dev_addr[2] = (lo >> 24) & 0xff;
14456 dev->dev_addr[3] = (lo >> 16) & 0xff;
14457 dev->dev_addr[4] = (lo >> 8) & 0xff;
14458 dev->dev_addr[5] = (lo >> 0) & 0xff;
1da177e4 14459
008652b3
MC
14460 /* Some old bootcode may report a 0 MAC address in SRAM */
14461 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
14462 }
14463 if (!addr_ok) {
14464 /* Next, try NVRAM. */
63c3a66f 14465 if (!tg3_flag(tp, NO_NVRAM) &&
df259d8c 14466 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
6d348f2c 14467 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
62cedd11
MC
14468 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
14469 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
008652b3
MC
14470 }
14471 /* Finally just fetch it out of the MAC control regs. */
14472 else {
14473 hi = tr32(MAC_ADDR_0_HIGH);
14474 lo = tr32(MAC_ADDR_0_LOW);
14475
14476 dev->dev_addr[5] = lo & 0xff;
14477 dev->dev_addr[4] = (lo >> 8) & 0xff;
14478 dev->dev_addr[3] = (lo >> 16) & 0xff;
14479 dev->dev_addr[2] = (lo >> 24) & 0xff;
14480 dev->dev_addr[1] = hi & 0xff;
14481 dev->dev_addr[0] = (hi >> 8) & 0xff;
14482 }
1da177e4
LT
14483 }
14484
14485 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
7582a335 14486#ifdef CONFIG_SPARC
1da177e4
LT
14487 if (!tg3_get_default_macaddr_sparc(tp))
14488 return 0;
14489#endif
14490 return -EINVAL;
14491 }
2ff43697 14492 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
1da177e4
LT
14493 return 0;
14494}
14495
59e6b434
DM
14496#define BOUNDARY_SINGLE_CACHELINE 1
14497#define BOUNDARY_MULTI_CACHELINE 2
14498
14499static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
14500{
14501 int cacheline_size;
14502 u8 byte;
14503 int goal;
14504
14505 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
14506 if (byte == 0)
14507 cacheline_size = 1024;
14508 else
14509 cacheline_size = (int) byte * 4;
14510
14511 /* On 5703 and later chips, the boundary bits have no
14512 * effect.
14513 */
14514 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14515 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
63c3a66f 14516 !tg3_flag(tp, PCI_EXPRESS))
59e6b434
DM
14517 goto out;
14518
14519#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
14520 goal = BOUNDARY_MULTI_CACHELINE;
14521#else
14522#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
14523 goal = BOUNDARY_SINGLE_CACHELINE;
14524#else
14525 goal = 0;
14526#endif
14527#endif
14528
63c3a66f 14529 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
14530 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
14531 goto out;
14532 }
14533
59e6b434
DM
14534 if (!goal)
14535 goto out;
14536
14537 /* PCI controllers on most RISC systems tend to disconnect
14538 * when a device tries to burst across a cache-line boundary.
14539 * Therefore, letting tg3 do so just wastes PCI bandwidth.
14540 *
14541 * Unfortunately, for PCI-E there are only limited
14542 * write-side controls for this, and thus for reads
14543 * we will still get the disconnects. We'll also waste
14544 * these PCI cycles for both read and write for chips
14545 * other than 5700 and 5701 which do not implement the
14546 * boundary bits.
14547 */
63c3a66f 14548 if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
14549 switch (cacheline_size) {
14550 case 16:
14551 case 32:
14552 case 64:
14553 case 128:
14554 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14555 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
14556 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
14557 } else {
14558 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14559 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14560 }
14561 break;
14562
14563 case 256:
14564 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
14565 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
14566 break;
14567
14568 default:
14569 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14570 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14571 break;
855e1111 14572 }
63c3a66f 14573 } else if (tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
14574 switch (cacheline_size) {
14575 case 16:
14576 case 32:
14577 case 64:
14578 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14579 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14580 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
14581 break;
14582 }
14583 /* fallthrough */
14584 case 128:
14585 default:
14586 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14587 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
14588 break;
855e1111 14589 }
59e6b434
DM
14590 } else {
14591 switch (cacheline_size) {
14592 case 16:
14593 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14594 val |= (DMA_RWCTRL_READ_BNDRY_16 |
14595 DMA_RWCTRL_WRITE_BNDRY_16);
14596 break;
14597 }
14598 /* fallthrough */
14599 case 32:
14600 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14601 val |= (DMA_RWCTRL_READ_BNDRY_32 |
14602 DMA_RWCTRL_WRITE_BNDRY_32);
14603 break;
14604 }
14605 /* fallthrough */
14606 case 64:
14607 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14608 val |= (DMA_RWCTRL_READ_BNDRY_64 |
14609 DMA_RWCTRL_WRITE_BNDRY_64);
14610 break;
14611 }
14612 /* fallthrough */
14613 case 128:
14614 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14615 val |= (DMA_RWCTRL_READ_BNDRY_128 |
14616 DMA_RWCTRL_WRITE_BNDRY_128);
14617 break;
14618 }
14619 /* fallthrough */
14620 case 256:
14621 val |= (DMA_RWCTRL_READ_BNDRY_256 |
14622 DMA_RWCTRL_WRITE_BNDRY_256);
14623 break;
14624 case 512:
14625 val |= (DMA_RWCTRL_READ_BNDRY_512 |
14626 DMA_RWCTRL_WRITE_BNDRY_512);
14627 break;
14628 case 1024:
14629 default:
14630 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
14631 DMA_RWCTRL_WRITE_BNDRY_1024);
14632 break;
855e1111 14633 }
59e6b434
DM
14634 }
14635
14636out:
14637 return val;
14638}
14639
1da177e4
LT
14640static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
14641{
14642 struct tg3_internal_buffer_desc test_desc;
14643 u32 sram_dma_descs;
14644 int i, ret;
14645
14646 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
14647
14648 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
14649 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
14650 tw32(RDMAC_STATUS, 0);
14651 tw32(WDMAC_STATUS, 0);
14652
14653 tw32(BUFMGR_MODE, 0);
14654 tw32(FTQ_RESET, 0);
14655
14656 test_desc.addr_hi = ((u64) buf_dma) >> 32;
14657 test_desc.addr_lo = buf_dma & 0xffffffff;
14658 test_desc.nic_mbuf = 0x00002100;
14659 test_desc.len = size;
14660
14661 /*
14662 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
14663 * the *second* time the tg3 driver was getting loaded after an
14664 * initial scan.
14665 *
14666 * Broadcom tells me:
14667 * ...the DMA engine is connected to the GRC block and a DMA
14668 * reset may affect the GRC block in some unpredictable way...
14669 * The behavior of resets to individual blocks has not been tested.
14670 *
14671 * Broadcom noted the GRC reset will also reset all sub-components.
14672 */
14673 if (to_device) {
14674 test_desc.cqid_sqid = (13 << 8) | 2;
14675
14676 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
14677 udelay(40);
14678 } else {
14679 test_desc.cqid_sqid = (16 << 8) | 7;
14680
14681 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
14682 udelay(40);
14683 }
14684 test_desc.flags = 0x00000005;
14685
14686 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
14687 u32 val;
14688
14689 val = *(((u32 *)&test_desc) + i);
14690 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
14691 sram_dma_descs + (i * sizeof(u32)));
14692 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
14693 }
14694 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
14695
859a5887 14696 if (to_device)
1da177e4 14697 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
859a5887 14698 else
1da177e4 14699 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
1da177e4
LT
14700
14701 ret = -ENODEV;
14702 for (i = 0; i < 40; i++) {
14703 u32 val;
14704
14705 if (to_device)
14706 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
14707 else
14708 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
14709 if ((val & 0xffff) == sram_dma_descs) {
14710 ret = 0;
14711 break;
14712 }
14713
14714 udelay(100);
14715 }
14716
14717 return ret;
14718}
14719
ded7340d 14720#define TEST_BUFFER_SIZE 0x2000
1da177e4 14721
4143470c 14722static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
895950c2
JP
14723 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
14724 { },
14725};
14726
1da177e4
LT
14727static int __devinit tg3_test_dma(struct tg3 *tp)
14728{
14729 dma_addr_t buf_dma;
59e6b434 14730 u32 *buf, saved_dma_rwctrl;
cbf9ca6c 14731 int ret = 0;
1da177e4 14732
4bae65c8
MC
14733 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
14734 &buf_dma, GFP_KERNEL);
1da177e4
LT
14735 if (!buf) {
14736 ret = -ENOMEM;
14737 goto out_nofree;
14738 }
14739
14740 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
14741 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
14742
59e6b434 14743 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
1da177e4 14744
63c3a66f 14745 if (tg3_flag(tp, 57765_PLUS))
cbf9ca6c
MC
14746 goto out;
14747
63c3a66f 14748 if (tg3_flag(tp, PCI_EXPRESS)) {
1da177e4
LT
14749 /* DMA read watermark not used on PCIE */
14750 tp->dma_rwctrl |= 0x00180000;
63c3a66f 14751 } else if (!tg3_flag(tp, PCIX_MODE)) {
85e94ced
MC
14752 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
14753 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
1da177e4
LT
14754 tp->dma_rwctrl |= 0x003f0000;
14755 else
14756 tp->dma_rwctrl |= 0x003f000f;
14757 } else {
14758 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14759 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
14760 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
49afdeb6 14761 u32 read_water = 0x7;
1da177e4 14762
4a29cc2e
MC
14763 /* If the 5704 is behind the EPB bridge, we can
14764 * do the less restrictive ONE_DMA workaround for
14765 * better performance.
14766 */
63c3a66f 14767 if (tg3_flag(tp, 40BIT_DMA_BUG) &&
4a29cc2e
MC
14768 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14769 tp->dma_rwctrl |= 0x8000;
14770 else if (ccval == 0x6 || ccval == 0x7)
1da177e4
LT
14771 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
14772
49afdeb6
MC
14773 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
14774 read_water = 4;
59e6b434 14775 /* Set bit 23 to enable PCIX hw bug fix */
49afdeb6
MC
14776 tp->dma_rwctrl |=
14777 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
14778 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
14779 (1 << 23);
4cf78e4f
MC
14780 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
14781 /* 5780 always in PCIX mode */
14782 tp->dma_rwctrl |= 0x00144000;
a4e2b347
MC
14783 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
14784 /* 5714 always in PCIX mode */
14785 tp->dma_rwctrl |= 0x00148000;
1da177e4
LT
14786 } else {
14787 tp->dma_rwctrl |= 0x001b000f;
14788 }
14789 }
14790
14791 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14792 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14793 tp->dma_rwctrl &= 0xfffffff0;
14794
14795 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14796 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
14797 /* Remove this if it causes problems for some boards. */
14798 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
14799
14800 /* On 5700/5701 chips, we need to set this bit.
14801 * Otherwise the chip will issue cacheline transactions
14802 * to streamable DMA memory with not all the byte
14803 * enables turned on. This is an error on several
14804 * RISC PCI controllers, in particular sparc64.
14805 *
14806 * On 5703/5704 chips, this bit has been reassigned
14807 * a different meaning. In particular, it is used
14808 * on those chips to enable a PCI-X workaround.
14809 */
14810 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
14811 }
14812
14813 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14814
14815#if 0
14816 /* Unneeded, already done by tg3_get_invariants. */
14817 tg3_switch_clocks(tp);
14818#endif
14819
1da177e4
LT
14820 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14821 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
14822 goto out;
14823
59e6b434
DM
14824 /* It is best to perform DMA test with maximum write burst size
14825 * to expose the 5700/5701 write DMA bug.
14826 */
14827 saved_dma_rwctrl = tp->dma_rwctrl;
14828 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14829 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14830
1da177e4
LT
14831 while (1) {
14832 u32 *p = buf, i;
14833
14834 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
14835 p[i] = i;
14836
14837 /* Send the buffer to the chip. */
14838 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
14839 if (ret) {
2445e461
MC
14840 dev_err(&tp->pdev->dev,
14841 "%s: Buffer write failed. err = %d\n",
14842 __func__, ret);
1da177e4
LT
14843 break;
14844 }
14845
14846#if 0
14847 /* validate data reached card RAM correctly. */
14848 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14849 u32 val;
14850 tg3_read_mem(tp, 0x2100 + (i*4), &val);
14851 if (le32_to_cpu(val) != p[i]) {
2445e461
MC
14852 dev_err(&tp->pdev->dev,
14853 "%s: Buffer corrupted on device! "
14854 "(%d != %d)\n", __func__, val, i);
1da177e4
LT
14855 /* ret = -ENODEV here? */
14856 }
14857 p[i] = 0;
14858 }
14859#endif
14860 /* Now read it back. */
14861 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
14862 if (ret) {
5129c3a3
MC
14863 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
14864 "err = %d\n", __func__, ret);
1da177e4
LT
14865 break;
14866 }
14867
14868 /* Verify it. */
14869 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14870 if (p[i] == i)
14871 continue;
14872
59e6b434
DM
14873 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14874 DMA_RWCTRL_WRITE_BNDRY_16) {
14875 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
1da177e4
LT
14876 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
14877 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14878 break;
14879 } else {
2445e461
MC
14880 dev_err(&tp->pdev->dev,
14881 "%s: Buffer corrupted on read back! "
14882 "(%d != %d)\n", __func__, p[i], i);
1da177e4
LT
14883 ret = -ENODEV;
14884 goto out;
14885 }
14886 }
14887
14888 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
14889 /* Success. */
14890 ret = 0;
14891 break;
14892 }
14893 }
59e6b434
DM
14894 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14895 DMA_RWCTRL_WRITE_BNDRY_16) {
14896 /* DMA test passed without adjusting DMA boundary,
6d1cfbab
MC
14897 * now look for chipsets that are known to expose the
14898 * DMA bug without failing the test.
59e6b434 14899 */
4143470c 14900 if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
6d1cfbab
MC
14901 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14902 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
859a5887 14903 } else {
6d1cfbab
MC
14904 /* Safe to use the calculated DMA boundary. */
14905 tp->dma_rwctrl = saved_dma_rwctrl;
859a5887 14906 }
6d1cfbab 14907
59e6b434
DM
14908 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14909 }
1da177e4
LT
14910
14911out:
4bae65c8 14912 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
1da177e4
LT
14913out_nofree:
14914 return ret;
14915}
14916
1da177e4
LT
14917static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
14918{
63c3a66f 14919 if (tg3_flag(tp, 57765_PLUS)) {
666bc831
MC
14920 tp->bufmgr_config.mbuf_read_dma_low_water =
14921 DEFAULT_MB_RDMA_LOW_WATER_5705;
14922 tp->bufmgr_config.mbuf_mac_rx_low_water =
14923 DEFAULT_MB_MACRX_LOW_WATER_57765;
14924 tp->bufmgr_config.mbuf_high_water =
14925 DEFAULT_MB_HIGH_WATER_57765;
14926
14927 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14928 DEFAULT_MB_RDMA_LOW_WATER_5705;
14929 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14930 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
14931 tp->bufmgr_config.mbuf_high_water_jumbo =
14932 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
63c3a66f 14933 } else if (tg3_flag(tp, 5705_PLUS)) {
fdfec172
MC
14934 tp->bufmgr_config.mbuf_read_dma_low_water =
14935 DEFAULT_MB_RDMA_LOW_WATER_5705;
14936 tp->bufmgr_config.mbuf_mac_rx_low_water =
14937 DEFAULT_MB_MACRX_LOW_WATER_5705;
14938 tp->bufmgr_config.mbuf_high_water =
14939 DEFAULT_MB_HIGH_WATER_5705;
b5d3772c
MC
14940 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14941 tp->bufmgr_config.mbuf_mac_rx_low_water =
14942 DEFAULT_MB_MACRX_LOW_WATER_5906;
14943 tp->bufmgr_config.mbuf_high_water =
14944 DEFAULT_MB_HIGH_WATER_5906;
14945 }
fdfec172
MC
14946
14947 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14948 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
14949 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14950 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
14951 tp->bufmgr_config.mbuf_high_water_jumbo =
14952 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
14953 } else {
14954 tp->bufmgr_config.mbuf_read_dma_low_water =
14955 DEFAULT_MB_RDMA_LOW_WATER;
14956 tp->bufmgr_config.mbuf_mac_rx_low_water =
14957 DEFAULT_MB_MACRX_LOW_WATER;
14958 tp->bufmgr_config.mbuf_high_water =
14959 DEFAULT_MB_HIGH_WATER;
14960
14961 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14962 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
14963 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14964 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
14965 tp->bufmgr_config.mbuf_high_water_jumbo =
14966 DEFAULT_MB_HIGH_WATER_JUMBO;
14967 }
1da177e4
LT
14968
14969 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
14970 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
14971}
14972
14973static char * __devinit tg3_phy_string(struct tg3 *tp)
14974{
79eb6904
MC
14975 switch (tp->phy_id & TG3_PHY_ID_MASK) {
14976 case TG3_PHY_ID_BCM5400: return "5400";
14977 case TG3_PHY_ID_BCM5401: return "5401";
14978 case TG3_PHY_ID_BCM5411: return "5411";
14979 case TG3_PHY_ID_BCM5701: return "5701";
14980 case TG3_PHY_ID_BCM5703: return "5703";
14981 case TG3_PHY_ID_BCM5704: return "5704";
14982 case TG3_PHY_ID_BCM5705: return "5705";
14983 case TG3_PHY_ID_BCM5750: return "5750";
14984 case TG3_PHY_ID_BCM5752: return "5752";
14985 case TG3_PHY_ID_BCM5714: return "5714";
14986 case TG3_PHY_ID_BCM5780: return "5780";
14987 case TG3_PHY_ID_BCM5755: return "5755";
14988 case TG3_PHY_ID_BCM5787: return "5787";
14989 case TG3_PHY_ID_BCM5784: return "5784";
14990 case TG3_PHY_ID_BCM5756: return "5722/5756";
14991 case TG3_PHY_ID_BCM5906: return "5906";
14992 case TG3_PHY_ID_BCM5761: return "5761";
14993 case TG3_PHY_ID_BCM5718C: return "5718C";
14994 case TG3_PHY_ID_BCM5718S: return "5718S";
14995 case TG3_PHY_ID_BCM57765: return "57765";
302b500b 14996 case TG3_PHY_ID_BCM5719C: return "5719C";
6418f2c1 14997 case TG3_PHY_ID_BCM5720C: return "5720C";
79eb6904 14998 case TG3_PHY_ID_BCM8002: return "8002/serdes";
1da177e4
LT
14999 case 0: return "serdes";
15000 default: return "unknown";
855e1111 15001 }
1da177e4
LT
15002}
15003
f9804ddb
MC
15004static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
15005{
63c3a66f 15006 if (tg3_flag(tp, PCI_EXPRESS)) {
f9804ddb
MC
15007 strcpy(str, "PCI Express");
15008 return str;
63c3a66f 15009 } else if (tg3_flag(tp, PCIX_MODE)) {
f9804ddb
MC
15010 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
15011
15012 strcpy(str, "PCIX:");
15013
15014 if ((clock_ctrl == 7) ||
15015 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
15016 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
15017 strcat(str, "133MHz");
15018 else if (clock_ctrl == 0)
15019 strcat(str, "33MHz");
15020 else if (clock_ctrl == 2)
15021 strcat(str, "50MHz");
15022 else if (clock_ctrl == 4)
15023 strcat(str, "66MHz");
15024 else if (clock_ctrl == 6)
15025 strcat(str, "100MHz");
f9804ddb
MC
15026 } else {
15027 strcpy(str, "PCI:");
63c3a66f 15028 if (tg3_flag(tp, PCI_HIGH_SPEED))
f9804ddb
MC
15029 strcat(str, "66MHz");
15030 else
15031 strcat(str, "33MHz");
15032 }
63c3a66f 15033 if (tg3_flag(tp, PCI_32BIT))
f9804ddb
MC
15034 strcat(str, ":32-bit");
15035 else
15036 strcat(str, ":64-bit");
15037 return str;
15038}
15039
8c2dc7e1 15040static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
1da177e4
LT
15041{
15042 struct pci_dev *peer;
15043 unsigned int func, devnr = tp->pdev->devfn & ~7;
15044
15045 for (func = 0; func < 8; func++) {
15046 peer = pci_get_slot(tp->pdev->bus, devnr | func);
15047 if (peer && peer != tp->pdev)
15048 break;
15049 pci_dev_put(peer);
15050 }
16fe9d74
MC
15051 /* 5704 can be configured in single-port mode, set peer to
15052 * tp->pdev in that case.
15053 */
15054 if (!peer) {
15055 peer = tp->pdev;
15056 return peer;
15057 }
1da177e4
LT
15058
15059 /*
15060 * We don't need to keep the refcount elevated; there's no way
15061 * to remove one half of this device without removing the other
15062 */
15063 pci_dev_put(peer);
15064
15065 return peer;
15066}
15067
15f9850d
DM
15068static void __devinit tg3_init_coal(struct tg3 *tp)
15069{
15070 struct ethtool_coalesce *ec = &tp->coal;
15071
15072 memset(ec, 0, sizeof(*ec));
15073 ec->cmd = ETHTOOL_GCOALESCE;
15074 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
15075 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
15076 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
15077 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
15078 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
15079 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
15080 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
15081 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
15082 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
15083
15084 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
15085 HOSTCC_MODE_CLRTICK_TXBD)) {
15086 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
15087 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
15088 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
15089 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
15090 }
d244c892 15091
63c3a66f 15092 if (tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
15093 ec->rx_coalesce_usecs_irq = 0;
15094 ec->tx_coalesce_usecs_irq = 0;
15095 ec->stats_block_coalesce_usecs = 0;
15096 }
15f9850d
DM
15097}
15098
7c7d64b8
SH
15099static const struct net_device_ops tg3_netdev_ops = {
15100 .ndo_open = tg3_open,
15101 .ndo_stop = tg3_close,
00829823 15102 .ndo_start_xmit = tg3_start_xmit,
511d2224 15103 .ndo_get_stats64 = tg3_get_stats64,
00829823
SH
15104 .ndo_validate_addr = eth_validate_addr,
15105 .ndo_set_multicast_list = tg3_set_rx_mode,
15106 .ndo_set_mac_address = tg3_set_mac_addr,
15107 .ndo_do_ioctl = tg3_ioctl,
15108 .ndo_tx_timeout = tg3_tx_timeout,
15109 .ndo_change_mtu = tg3_change_mtu,
dc668910 15110 .ndo_fix_features = tg3_fix_features,
06c03c02 15111 .ndo_set_features = tg3_set_features,
00829823
SH
15112#ifdef CONFIG_NET_POLL_CONTROLLER
15113 .ndo_poll_controller = tg3_poll_controller,
15114#endif
15115};
15116
1da177e4
LT
15117static int __devinit tg3_init_one(struct pci_dev *pdev,
15118 const struct pci_device_id *ent)
15119{
1da177e4
LT
15120 struct net_device *dev;
15121 struct tg3 *tp;
646c9edd
MC
15122 int i, err, pm_cap;
15123 u32 sndmbx, rcvmbx, intmbx;
f9804ddb 15124 char str[40];
72f2afb8 15125 u64 dma_mask, persist_dma_mask;
0da0606f 15126 u32 features = 0;
1da177e4 15127
05dbe005 15128 printk_once(KERN_INFO "%s\n", version);
1da177e4
LT
15129
15130 err = pci_enable_device(pdev);
15131 if (err) {
2445e461 15132 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
1da177e4
LT
15133 return err;
15134 }
15135
1da177e4
LT
15136 err = pci_request_regions(pdev, DRV_MODULE_NAME);
15137 if (err) {
2445e461 15138 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
1da177e4
LT
15139 goto err_out_disable_pdev;
15140 }
15141
15142 pci_set_master(pdev);
15143
15144 /* Find power-management capability. */
15145 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
15146 if (pm_cap == 0) {
2445e461
MC
15147 dev_err(&pdev->dev,
15148 "Cannot find Power Management capability, aborting\n");
1da177e4
LT
15149 err = -EIO;
15150 goto err_out_free_res;
15151 }
15152
16821285
MC
15153 err = pci_set_power_state(pdev, PCI_D0);
15154 if (err) {
15155 dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
15156 goto err_out_free_res;
15157 }
15158
fe5f5787 15159 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
1da177e4 15160 if (!dev) {
2445e461 15161 dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
1da177e4 15162 err = -ENOMEM;
16821285 15163 goto err_out_power_down;
1da177e4
LT
15164 }
15165
1da177e4
LT
15166 SET_NETDEV_DEV(dev, &pdev->dev);
15167
1da177e4
LT
15168 tp = netdev_priv(dev);
15169 tp->pdev = pdev;
15170 tp->dev = dev;
15171 tp->pm_cap = pm_cap;
1da177e4
LT
15172 tp->rx_mode = TG3_DEF_RX_MODE;
15173 tp->tx_mode = TG3_DEF_TX_MODE;
8ef21428 15174
1da177e4
LT
15175 if (tg3_debug > 0)
15176 tp->msg_enable = tg3_debug;
15177 else
15178 tp->msg_enable = TG3_DEF_MSG_ENABLE;
15179
15180 /* The word/byte swap controls here control register access byte
15181 * swapping. DMA data byte swapping is controlled in the GRC_MODE
15182 * setting below.
15183 */
15184 tp->misc_host_ctrl =
15185 MISC_HOST_CTRL_MASK_PCI_INT |
15186 MISC_HOST_CTRL_WORD_SWAP |
15187 MISC_HOST_CTRL_INDIR_ACCESS |
15188 MISC_HOST_CTRL_PCISTATE_RW;
15189
15190 /* The NONFRM (non-frame) byte/word swap controls take effect
15191 * on descriptor entries, anything which isn't packet data.
15192 *
15193 * The StrongARM chips on the board (one for tx, one for rx)
15194 * are running in big-endian mode.
15195 */
15196 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
15197 GRC_MODE_WSWAP_NONFRM_DATA);
15198#ifdef __BIG_ENDIAN
15199 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
15200#endif
15201 spin_lock_init(&tp->lock);
1da177e4 15202 spin_lock_init(&tp->indirect_lock);
c4028958 15203 INIT_WORK(&tp->reset_task, tg3_reset_task);
1da177e4 15204
d5fe488a 15205 tp->regs = pci_ioremap_bar(pdev, BAR_0);
ab0049b4 15206 if (!tp->regs) {
ab96b241 15207 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
1da177e4
LT
15208 err = -ENOMEM;
15209 goto err_out_free_dev;
15210 }
15211
c9cab24e
MC
15212 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
15213 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
15214 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
15215 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
15216 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
15217 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
15218 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
15219 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
15220 tg3_flag_set(tp, ENABLE_APE);
15221 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
15222 if (!tp->aperegs) {
15223 dev_err(&pdev->dev,
15224 "Cannot map APE registers, aborting\n");
15225 err = -ENOMEM;
15226 goto err_out_iounmap;
15227 }
15228 }
15229
1da177e4
LT
15230 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
15231 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
1da177e4 15232
1da177e4 15233 dev->ethtool_ops = &tg3_ethtool_ops;
1da177e4 15234 dev->watchdog_timeo = TG3_TX_TIMEOUT;
2ffcc981 15235 dev->netdev_ops = &tg3_netdev_ops;
1da177e4 15236 dev->irq = pdev->irq;
1da177e4
LT
15237
15238 err = tg3_get_invariants(tp);
15239 if (err) {
ab96b241
MC
15240 dev_err(&pdev->dev,
15241 "Problem fetching invariants of chip, aborting\n");
c9cab24e 15242 goto err_out_apeunmap;
1da177e4
LT
15243 }
15244
4a29cc2e
MC
15245 /* The EPB bridge inside 5714, 5715, and 5780 and any
15246 * device behind the EPB cannot support DMA addresses > 40-bit.
72f2afb8
MC
15247 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
15248 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
15249 * do DMA address check in tg3_start_xmit().
15250 */
63c3a66f 15251 if (tg3_flag(tp, IS_5788))
284901a9 15252 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
63c3a66f 15253 else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
50cf156a 15254 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
72f2afb8 15255#ifdef CONFIG_HIGHMEM
6a35528a 15256 dma_mask = DMA_BIT_MASK(64);
72f2afb8 15257#endif
4a29cc2e 15258 } else
6a35528a 15259 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
72f2afb8
MC
15260
15261 /* Configure DMA attributes. */
284901a9 15262 if (dma_mask > DMA_BIT_MASK(32)) {
72f2afb8
MC
15263 err = pci_set_dma_mask(pdev, dma_mask);
15264 if (!err) {
0da0606f 15265 features |= NETIF_F_HIGHDMA;
72f2afb8
MC
15266 err = pci_set_consistent_dma_mask(pdev,
15267 persist_dma_mask);
15268 if (err < 0) {
ab96b241
MC
15269 dev_err(&pdev->dev, "Unable to obtain 64 bit "
15270 "DMA for consistent allocations\n");
c9cab24e 15271 goto err_out_apeunmap;
72f2afb8
MC
15272 }
15273 }
15274 }
284901a9
YH
15275 if (err || dma_mask == DMA_BIT_MASK(32)) {
15276 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
72f2afb8 15277 if (err) {
ab96b241
MC
15278 dev_err(&pdev->dev,
15279 "No usable DMA configuration, aborting\n");
c9cab24e 15280 goto err_out_apeunmap;
72f2afb8
MC
15281 }
15282 }
15283
fdfec172 15284 tg3_init_bufmgr_config(tp);
1da177e4 15285
0da0606f
MC
15286 features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
15287
15288 /* 5700 B0 chips do not support checksumming correctly due
15289 * to hardware bugs.
15290 */
15291 if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
15292 features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
15293
15294 if (tg3_flag(tp, 5755_PLUS))
15295 features |= NETIF_F_IPV6_CSUM;
15296 }
15297
4e3a7aaa
MC
15298 /* TSO is on by default on chips that support hardware TSO.
15299 * Firmware TSO on older chips gives lower performance, so it
15300 * is off by default, but can be enabled using ethtool.
15301 */
63c3a66f
JP
15302 if ((tg3_flag(tp, HW_TSO_1) ||
15303 tg3_flag(tp, HW_TSO_2) ||
15304 tg3_flag(tp, HW_TSO_3)) &&
0da0606f
MC
15305 (features & NETIF_F_IP_CSUM))
15306 features |= NETIF_F_TSO;
63c3a66f 15307 if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
0da0606f
MC
15308 if (features & NETIF_F_IPV6_CSUM)
15309 features |= NETIF_F_TSO6;
63c3a66f 15310 if (tg3_flag(tp, HW_TSO_3) ||
e849cdc3 15311 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c
MC
15312 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
15313 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
63c3a66f 15314 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
dc668910 15315 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
0da0606f 15316 features |= NETIF_F_TSO_ECN;
b0026624 15317 }
1da177e4 15318
d542fe27
MC
15319 dev->features |= features;
15320 dev->vlan_features |= features;
15321
06c03c02
MB
15322 /*
15323 * Add loopback capability only for a subset of devices that support
15324 * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
15325 * loopback for the remaining devices.
15326 */
15327 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
15328 !tg3_flag(tp, CPMU_PRESENT))
15329 /* Add the loopback capability */
0da0606f
MC
15330 features |= NETIF_F_LOOPBACK;
15331
0da0606f 15332 dev->hw_features |= features;
06c03c02 15333
1da177e4 15334 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
63c3a66f 15335 !tg3_flag(tp, TSO_CAPABLE) &&
1da177e4 15336 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
63c3a66f 15337 tg3_flag_set(tp, MAX_RXPEND_64);
1da177e4
LT
15338 tp->rx_pending = 63;
15339 }
15340
1da177e4
LT
15341 err = tg3_get_device_address(tp);
15342 if (err) {
ab96b241
MC
15343 dev_err(&pdev->dev,
15344 "Could not obtain valid ethernet address, aborting\n");
c9cab24e 15345 goto err_out_apeunmap;
c88864df
MC
15346 }
15347
1da177e4
LT
15348 /*
15349 * Reset chip in case UNDI or EFI driver did not shutdown
15350 * DMA self test will enable WDMAC and we'll see (spurious)
15351 * pending DMA on the PCI bus at that point.
15352 */
15353 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
15354 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
1da177e4 15355 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
944d980e 15356 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
15357 }
15358
15359 err = tg3_test_dma(tp);
15360 if (err) {
ab96b241 15361 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
c88864df 15362 goto err_out_apeunmap;
1da177e4
LT
15363 }
15364
78f90dcf
MC
15365 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
15366 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
15367 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
6fd45cb8 15368 for (i = 0; i < tp->irq_max; i++) {
78f90dcf
MC
15369 struct tg3_napi *tnapi = &tp->napi[i];
15370
15371 tnapi->tp = tp;
15372 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
15373
15374 tnapi->int_mbox = intmbx;
15375 if (i < 4)
15376 intmbx += 0x8;
15377 else
15378 intmbx += 0x4;
15379
15380 tnapi->consmbox = rcvmbx;
15381 tnapi->prodmbox = sndmbx;
15382
66cfd1bd 15383 if (i)
78f90dcf 15384 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
66cfd1bd 15385 else
78f90dcf 15386 tnapi->coal_now = HOSTCC_MODE_NOW;
78f90dcf 15387
63c3a66f 15388 if (!tg3_flag(tp, SUPPORT_MSIX))
78f90dcf
MC
15389 break;
15390
15391 /*
15392 * If we support MSIX, we'll be using RSS. If we're using
15393 * RSS, the first vector only handles link interrupts and the
15394 * remaining vectors handle rx and tx interrupts. Reuse the
15395 * mailbox values for the next iteration. The values we setup
15396 * above are still useful for the single vectored mode.
15397 */
15398 if (!i)
15399 continue;
15400
15401 rcvmbx += 0x8;
15402
15403 if (sndmbx & 0x4)
15404 sndmbx -= 0x4;
15405 else
15406 sndmbx += 0xc;
15407 }
15408
15f9850d
DM
15409 tg3_init_coal(tp);
15410
c49a1561
MC
15411 pci_set_drvdata(pdev, dev);
15412
cd0d7228
MC
15413 if (tg3_flag(tp, 5717_PLUS)) {
15414 /* Resume a low-power mode */
15415 tg3_frob_aux_power(tp, false);
15416 }
15417
1da177e4
LT
15418 err = register_netdev(dev);
15419 if (err) {
ab96b241 15420 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
0d3031d9 15421 goto err_out_apeunmap;
1da177e4
LT
15422 }
15423
05dbe005
JP
15424 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
15425 tp->board_part_number,
15426 tp->pci_chip_rev_id,
15427 tg3_bus_string(tp, str),
15428 dev->dev_addr);
1da177e4 15429
f07e9af3 15430 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7
MC
15431 struct phy_device *phydev;
15432 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
5129c3a3
MC
15433 netdev_info(dev,
15434 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
05dbe005 15435 phydev->drv->name, dev_name(&phydev->dev));
f07e9af3
MC
15436 } else {
15437 char *ethtype;
15438
15439 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
15440 ethtype = "10/100Base-TX";
15441 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
15442 ethtype = "1000Base-SX";
15443 else
15444 ethtype = "10/100/1000Base-T";
15445
5129c3a3 15446 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
47007831
MC
15447 "(WireSpeed[%d], EEE[%d])\n",
15448 tg3_phy_string(tp), ethtype,
15449 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
15450 (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
f07e9af3 15451 }
05dbe005
JP
15452
15453 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
dc668910 15454 (dev->features & NETIF_F_RXCSUM) != 0,
63c3a66f 15455 tg3_flag(tp, USE_LINKCHG_REG) != 0,
f07e9af3 15456 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
63c3a66f
JP
15457 tg3_flag(tp, ENABLE_ASF) != 0,
15458 tg3_flag(tp, TSO_CAPABLE) != 0);
05dbe005
JP
15459 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
15460 tp->dma_rwctrl,
15461 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
15462 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
1da177e4 15463
b45aa2f6
MC
15464 pci_save_state(pdev);
15465
1da177e4
LT
15466 return 0;
15467
0d3031d9
MC
15468err_out_apeunmap:
15469 if (tp->aperegs) {
15470 iounmap(tp->aperegs);
15471 tp->aperegs = NULL;
15472 }
15473
1da177e4 15474err_out_iounmap:
6892914f
MC
15475 if (tp->regs) {
15476 iounmap(tp->regs);
22abe310 15477 tp->regs = NULL;
6892914f 15478 }
1da177e4
LT
15479
15480err_out_free_dev:
15481 free_netdev(dev);
15482
16821285
MC
15483err_out_power_down:
15484 pci_set_power_state(pdev, PCI_D3hot);
15485
1da177e4
LT
15486err_out_free_res:
15487 pci_release_regions(pdev);
15488
15489err_out_disable_pdev:
15490 pci_disable_device(pdev);
15491 pci_set_drvdata(pdev, NULL);
15492 return err;
15493}
15494
15495static void __devexit tg3_remove_one(struct pci_dev *pdev)
15496{
15497 struct net_device *dev = pci_get_drvdata(pdev);
15498
15499 if (dev) {
15500 struct tg3 *tp = netdev_priv(dev);
15501
077f849d
JSR
15502 if (tp->fw)
15503 release_firmware(tp->fw);
15504
23f333a2 15505 cancel_work_sync(&tp->reset_task);
158d7abd 15506
63c3a66f 15507 if (!tg3_flag(tp, USE_PHYLIB)) {
b02fd9e3 15508 tg3_phy_fini(tp);
158d7abd 15509 tg3_mdio_fini(tp);
b02fd9e3 15510 }
158d7abd 15511
1da177e4 15512 unregister_netdev(dev);
0d3031d9
MC
15513 if (tp->aperegs) {
15514 iounmap(tp->aperegs);
15515 tp->aperegs = NULL;
15516 }
6892914f
MC
15517 if (tp->regs) {
15518 iounmap(tp->regs);
22abe310 15519 tp->regs = NULL;
6892914f 15520 }
1da177e4
LT
15521 free_netdev(dev);
15522 pci_release_regions(pdev);
15523 pci_disable_device(pdev);
15524 pci_set_drvdata(pdev, NULL);
15525 }
15526}
15527
aa6027ca 15528#ifdef CONFIG_PM_SLEEP
c866b7ea 15529static int tg3_suspend(struct device *device)
1da177e4 15530{
c866b7ea 15531 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15532 struct net_device *dev = pci_get_drvdata(pdev);
15533 struct tg3 *tp = netdev_priv(dev);
15534 int err;
15535
15536 if (!netif_running(dev))
15537 return 0;
15538
23f333a2 15539 flush_work_sync(&tp->reset_task);
b02fd9e3 15540 tg3_phy_stop(tp);
1da177e4
LT
15541 tg3_netif_stop(tp);
15542
15543 del_timer_sync(&tp->timer);
15544
f47c11ee 15545 tg3_full_lock(tp, 1);
1da177e4 15546 tg3_disable_ints(tp);
f47c11ee 15547 tg3_full_unlock(tp);
1da177e4
LT
15548
15549 netif_device_detach(dev);
15550
f47c11ee 15551 tg3_full_lock(tp, 0);
944d980e 15552 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
63c3a66f 15553 tg3_flag_clear(tp, INIT_COMPLETE);
f47c11ee 15554 tg3_full_unlock(tp);
1da177e4 15555
c866b7ea 15556 err = tg3_power_down_prepare(tp);
1da177e4 15557 if (err) {
b02fd9e3
MC
15558 int err2;
15559
f47c11ee 15560 tg3_full_lock(tp, 0);
1da177e4 15561
63c3a66f 15562 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
15563 err2 = tg3_restart_hw(tp, 1);
15564 if (err2)
b9ec6c1b 15565 goto out;
1da177e4
LT
15566
15567 tp->timer.expires = jiffies + tp->timer_offset;
15568 add_timer(&tp->timer);
15569
15570 netif_device_attach(dev);
15571 tg3_netif_start(tp);
15572
b9ec6c1b 15573out:
f47c11ee 15574 tg3_full_unlock(tp);
b02fd9e3
MC
15575
15576 if (!err2)
15577 tg3_phy_start(tp);
1da177e4
LT
15578 }
15579
15580 return err;
15581}
15582
c866b7ea 15583static int tg3_resume(struct device *device)
1da177e4 15584{
c866b7ea 15585 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15586 struct net_device *dev = pci_get_drvdata(pdev);
15587 struct tg3 *tp = netdev_priv(dev);
15588 int err;
15589
15590 if (!netif_running(dev))
15591 return 0;
15592
1da177e4
LT
15593 netif_device_attach(dev);
15594
f47c11ee 15595 tg3_full_lock(tp, 0);
1da177e4 15596
63c3a66f 15597 tg3_flag_set(tp, INIT_COMPLETE);
b9ec6c1b
MC
15598 err = tg3_restart_hw(tp, 1);
15599 if (err)
15600 goto out;
1da177e4
LT
15601
15602 tp->timer.expires = jiffies + tp->timer_offset;
15603 add_timer(&tp->timer);
15604
1da177e4
LT
15605 tg3_netif_start(tp);
15606
b9ec6c1b 15607out:
f47c11ee 15608 tg3_full_unlock(tp);
1da177e4 15609
b02fd9e3
MC
15610 if (!err)
15611 tg3_phy_start(tp);
15612
b9ec6c1b 15613 return err;
1da177e4
LT
15614}
15615
c866b7ea 15616static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
aa6027ca
ED
15617#define TG3_PM_OPS (&tg3_pm_ops)
15618
15619#else
15620
15621#define TG3_PM_OPS NULL
15622
15623#endif /* CONFIG_PM_SLEEP */
c866b7ea 15624
b45aa2f6
MC
15625/**
15626 * tg3_io_error_detected - called when PCI error is detected
15627 * @pdev: Pointer to PCI device
15628 * @state: The current pci connection state
15629 *
15630 * This function is called after a PCI bus error affecting
15631 * this device has been detected.
15632 */
15633static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
15634 pci_channel_state_t state)
15635{
15636 struct net_device *netdev = pci_get_drvdata(pdev);
15637 struct tg3 *tp = netdev_priv(netdev);
15638 pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
15639
15640 netdev_info(netdev, "PCI I/O error detected\n");
15641
15642 rtnl_lock();
15643
15644 if (!netif_running(netdev))
15645 goto done;
15646
15647 tg3_phy_stop(tp);
15648
15649 tg3_netif_stop(tp);
15650
15651 del_timer_sync(&tp->timer);
63c3a66f 15652 tg3_flag_clear(tp, RESTART_TIMER);
b45aa2f6
MC
15653
15654 /* Want to make sure that the reset task doesn't run */
15655 cancel_work_sync(&tp->reset_task);
63c3a66f
JP
15656 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
15657 tg3_flag_clear(tp, RESTART_TIMER);
b45aa2f6
MC
15658
15659 netif_device_detach(netdev);
15660
15661 /* Clean up software state, even if MMIO is blocked */
15662 tg3_full_lock(tp, 0);
15663 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
15664 tg3_full_unlock(tp);
15665
15666done:
15667 if (state == pci_channel_io_perm_failure)
15668 err = PCI_ERS_RESULT_DISCONNECT;
15669 else
15670 pci_disable_device(pdev);
15671
15672 rtnl_unlock();
15673
15674 return err;
15675}
15676
15677/**
15678 * tg3_io_slot_reset - called after the pci bus has been reset.
15679 * @pdev: Pointer to PCI device
15680 *
15681 * Restart the card from scratch, as if from a cold-boot.
15682 * At this point, the card has exprienced a hard reset,
15683 * followed by fixups by BIOS, and has its config space
15684 * set up identically to what it was at cold boot.
15685 */
15686static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
15687{
15688 struct net_device *netdev = pci_get_drvdata(pdev);
15689 struct tg3 *tp = netdev_priv(netdev);
15690 pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
15691 int err;
15692
15693 rtnl_lock();
15694
15695 if (pci_enable_device(pdev)) {
15696 netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
15697 goto done;
15698 }
15699
15700 pci_set_master(pdev);
15701 pci_restore_state(pdev);
15702 pci_save_state(pdev);
15703
15704 if (!netif_running(netdev)) {
15705 rc = PCI_ERS_RESULT_RECOVERED;
15706 goto done;
15707 }
15708
15709 err = tg3_power_up(tp);
bed9829f 15710 if (err)
b45aa2f6 15711 goto done;
b45aa2f6
MC
15712
15713 rc = PCI_ERS_RESULT_RECOVERED;
15714
15715done:
15716 rtnl_unlock();
15717
15718 return rc;
15719}
15720
15721/**
15722 * tg3_io_resume - called when traffic can start flowing again.
15723 * @pdev: Pointer to PCI device
15724 *
15725 * This callback is called when the error recovery driver tells
15726 * us that its OK to resume normal operation.
15727 */
15728static void tg3_io_resume(struct pci_dev *pdev)
15729{
15730 struct net_device *netdev = pci_get_drvdata(pdev);
15731 struct tg3 *tp = netdev_priv(netdev);
15732 int err;
15733
15734 rtnl_lock();
15735
15736 if (!netif_running(netdev))
15737 goto done;
15738
15739 tg3_full_lock(tp, 0);
63c3a66f 15740 tg3_flag_set(tp, INIT_COMPLETE);
b45aa2f6
MC
15741 err = tg3_restart_hw(tp, 1);
15742 tg3_full_unlock(tp);
15743 if (err) {
15744 netdev_err(netdev, "Cannot restart hardware after reset.\n");
15745 goto done;
15746 }
15747
15748 netif_device_attach(netdev);
15749
15750 tp->timer.expires = jiffies + tp->timer_offset;
15751 add_timer(&tp->timer);
15752
15753 tg3_netif_start(tp);
15754
15755 tg3_phy_start(tp);
15756
15757done:
15758 rtnl_unlock();
15759}
15760
15761static struct pci_error_handlers tg3_err_handler = {
15762 .error_detected = tg3_io_error_detected,
15763 .slot_reset = tg3_io_slot_reset,
15764 .resume = tg3_io_resume
15765};
15766
1da177e4
LT
15767static struct pci_driver tg3_driver = {
15768 .name = DRV_MODULE_NAME,
15769 .id_table = tg3_pci_tbl,
15770 .probe = tg3_init_one,
15771 .remove = __devexit_p(tg3_remove_one),
b45aa2f6 15772 .err_handler = &tg3_err_handler,
aa6027ca 15773 .driver.pm = TG3_PM_OPS,
1da177e4
LT
15774};
15775
15776static int __init tg3_init(void)
15777{
29917620 15778 return pci_register_driver(&tg3_driver);
1da177e4
LT
15779}
15780
15781static void __exit tg3_cleanup(void)
15782{
15783 pci_unregister_driver(&tg3_driver);
15784}
15785
15786module_init(tg3_init);
15787module_exit(tg3_cleanup);
This page took 2.911847 seconds and 5 git commands to generate.