tg3: Cleanup extended rx ring size code
[deliverable/linux.git] / drivers / net / tg3.c
CommitLineData
1da177e4
LT
1/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
b86fb2cf 7 * Copyright (C) 2005-2011 Broadcom Corporation.
1da177e4
LT
8 *
9 * Firmware is:
49cabf49
MC
10 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
1da177e4
LT
16 */
17
1da177e4
LT
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
6867c843 21#include <linux/stringify.h>
1da177e4
LT
22#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
14c85021 27#include <linux/in.h>
1da177e4
LT
28#include <linux/init.h>
29#include <linux/ioport.h>
30#include <linux/pci.h>
31#include <linux/netdevice.h>
32#include <linux/etherdevice.h>
33#include <linux/skbuff.h>
34#include <linux/ethtool.h>
3110f5f5 35#include <linux/mdio.h>
1da177e4 36#include <linux/mii.h>
158d7abd 37#include <linux/phy.h>
a9daf367 38#include <linux/brcmphy.h>
1da177e4
LT
39#include <linux/if_vlan.h>
40#include <linux/ip.h>
41#include <linux/tcp.h>
42#include <linux/workqueue.h>
61487480 43#include <linux/prefetch.h>
f9a5f7d3 44#include <linux/dma-mapping.h>
077f849d 45#include <linux/firmware.h>
1da177e4
LT
46
47#include <net/checksum.h>
c9bdd4b5 48#include <net/ip.h>
1da177e4
LT
49
50#include <asm/system.h>
27fd9de8 51#include <linux/io.h>
1da177e4 52#include <asm/byteorder.h>
27fd9de8 53#include <linux/uaccess.h>
1da177e4 54
49b6e95f 55#ifdef CONFIG_SPARC
1da177e4 56#include <asm/idprom.h>
49b6e95f 57#include <asm/prom.h>
1da177e4
LT
58#endif
59
63532394
MC
60#define BAR_0 0
61#define BAR_2 2
62
1da177e4
LT
63#include "tg3.h"
64
65#define DRV_MODULE_NAME "tg3"
6867c843 66#define TG3_MAJ_NUM 3
b86fb2cf 67#define TG3_MIN_NUM 117
6867c843
MC
68#define DRV_MODULE_VERSION \
69 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
b86fb2cf 70#define DRV_MODULE_RELDATE "January 25, 2011"
1da177e4
LT
71
72#define TG3_DEF_MAC_MODE 0
73#define TG3_DEF_RX_MODE 0
74#define TG3_DEF_TX_MODE 0
75#define TG3_DEF_MSG_ENABLE \
76 (NETIF_MSG_DRV | \
77 NETIF_MSG_PROBE | \
78 NETIF_MSG_LINK | \
79 NETIF_MSG_TIMER | \
80 NETIF_MSG_IFDOWN | \
81 NETIF_MSG_IFUP | \
82 NETIF_MSG_RX_ERR | \
83 NETIF_MSG_TX_ERR)
84
85/* length of time before we decide the hardware is borked,
86 * and dev->tx_timeout() should be called to fix the problem
87 */
88#define TG3_TX_TIMEOUT (5 * HZ)
89
90/* hardware minimum and maximum for a single frame's data payload */
91#define TG3_MIN_MTU 60
92#define TG3_MAX_MTU(tp) \
8f666b07 93 ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
1da177e4
LT
94
95/* These numbers seem to be hard coded in the NIC firmware somehow.
96 * You can't change the ring sizes, but you can change where you place
97 * them in the NIC onboard memory.
98 */
7cb32cf2 99#define TG3_RX_STD_RING_SIZE(tp) \
de9f5230
MC
100 ((tp->tg3_flags3 & TG3_FLG3_LRG_PROD_RING_CAP) ? \
101 TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
1da177e4 102#define TG3_DEF_RX_RING_PENDING 200
7cb32cf2 103#define TG3_RX_JMB_RING_SIZE(tp) \
de9f5230
MC
104 ((tp->tg3_flags3 & TG3_FLG3_LRG_PROD_RING_CAP) ? \
105 TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
1da177e4 106#define TG3_DEF_RX_JUMBO_RING_PENDING 100
c6cdf436 107#define TG3_RSS_INDIR_TBL_SIZE 128
1da177e4
LT
108
109/* Do not place this n-ring entries value into the tp struct itself,
110 * we really want to expose these constants to GCC so that modulo et
111 * al. operations are done with shifts and masks instead of with
112 * hw multiply/modulo instructions. Another solution would be to
113 * replace things like '% foo' with '& (foo - 1)'.
114 */
1da177e4
LT
115
116#define TG3_TX_RING_SIZE 512
117#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
118
2c49a44d
MC
119#define TG3_RX_STD_RING_BYTES(tp) \
120 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
121#define TG3_RX_JMB_RING_BYTES(tp) \
122 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
123#define TG3_RX_RCB_RING_BYTES(tp) \
7cb32cf2 124 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
1da177e4
LT
125#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
126 TG3_TX_RING_SIZE)
1da177e4
LT
127#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
128
287be12e
MC
129#define TG3_DMA_BYTE_ENAB 64
130
131#define TG3_RX_STD_DMA_SZ 1536
132#define TG3_RX_JMB_DMA_SZ 9046
133
134#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
135
136#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
137#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
1da177e4 138
2c49a44d
MC
139#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
140 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
2b2cdb65 141
2c49a44d
MC
142#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
143 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
2b2cdb65 144
d2757fc4
MC
145/* Due to a hardware bug, the 5701 can only DMA to memory addresses
146 * that are at least dword aligned when used in PCIX mode. The driver
147 * works around this bug by double copying the packet. This workaround
148 * is built into the normal double copy length check for efficiency.
149 *
150 * However, the double copy is only necessary on those architectures
151 * where unaligned memory accesses are inefficient. For those architectures
152 * where unaligned memory accesses incur little penalty, we can reintegrate
153 * the 5701 in the normal rx path. Doing so saves a device structure
154 * dereference by hardcoding the double copy threshold in place.
155 */
156#define TG3_RX_COPY_THRESHOLD 256
157#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
158 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
159#else
160 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
161#endif
162
1da177e4 163/* minimum number of free TX descriptors required to wake up TX process */
f3f3f27e 164#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
1da177e4 165
ad829268
MC
166#define TG3_RAW_IP_ALIGN 2
167
1da177e4
LT
168/* number of ETHTOOL_GSTATS u64's */
169#define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
170
4cafd3f5
MC
171#define TG3_NUM_TEST 6
172
c6cdf436
MC
173#define TG3_FW_UPDATE_TIMEOUT_SEC 5
174
077f849d
JSR
175#define FIRMWARE_TG3 "tigon/tg3.bin"
176#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
177#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
178
1da177e4 179static char version[] __devinitdata =
05dbe005 180 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
1da177e4
LT
181
182MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
183MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
184MODULE_LICENSE("GPL");
185MODULE_VERSION(DRV_MODULE_VERSION);
077f849d
JSR
186MODULE_FIRMWARE(FIRMWARE_TG3);
187MODULE_FIRMWARE(FIRMWARE_TG3TSO);
188MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
189
1da177e4
LT
190static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
191module_param(tg3_debug, int, 0);
192MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
193
a3aa1884 194static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
13185217
HK
195 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
196 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
197 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
198 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
199 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
200 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
201 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
202 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
203 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
204 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
205 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
206 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
207 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
208 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
209 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
210 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
211 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
212 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
213 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
214 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
215 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
216 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
13185217 217 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
126a3368 218 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
13185217 219 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
13185217
HK
220 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
221 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
222 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
223 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
224 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
225 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
226 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
227 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
228 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
229 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
230 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
126a3368 231 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
13185217
HK
232 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
233 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
234 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
676917d4 235 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
13185217
HK
236 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
b5d3772c
MC
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
d30cdd28
MC
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
6c7af27c 247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
9936bcf6
MC
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
c88e668b
MC
250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
2befdcea
MC
252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
321d32a0
MC
254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
5e7ccf20 257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
5001e2f6
MC
258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
b0f75221
MC
260 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
261 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
264 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
265 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
302b500b 266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
13185217
HK
267 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
268 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
269 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
270 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
271 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
272 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
273 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
274 {}
1da177e4
LT
275};
276
277MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
278
50da859d 279static const struct {
1da177e4
LT
280 const char string[ETH_GSTRING_LEN];
281} ethtool_stats_keys[TG3_NUM_STATS] = {
282 { "rx_octets" },
283 { "rx_fragments" },
284 { "rx_ucast_packets" },
285 { "rx_mcast_packets" },
286 { "rx_bcast_packets" },
287 { "rx_fcs_errors" },
288 { "rx_align_errors" },
289 { "rx_xon_pause_rcvd" },
290 { "rx_xoff_pause_rcvd" },
291 { "rx_mac_ctrl_rcvd" },
292 { "rx_xoff_entered" },
293 { "rx_frame_too_long_errors" },
294 { "rx_jabbers" },
295 { "rx_undersize_packets" },
296 { "rx_in_length_errors" },
297 { "rx_out_length_errors" },
298 { "rx_64_or_less_octet_packets" },
299 { "rx_65_to_127_octet_packets" },
300 { "rx_128_to_255_octet_packets" },
301 { "rx_256_to_511_octet_packets" },
302 { "rx_512_to_1023_octet_packets" },
303 { "rx_1024_to_1522_octet_packets" },
304 { "rx_1523_to_2047_octet_packets" },
305 { "rx_2048_to_4095_octet_packets" },
306 { "rx_4096_to_8191_octet_packets" },
307 { "rx_8192_to_9022_octet_packets" },
308
309 { "tx_octets" },
310 { "tx_collisions" },
311
312 { "tx_xon_sent" },
313 { "tx_xoff_sent" },
314 { "tx_flow_control" },
315 { "tx_mac_errors" },
316 { "tx_single_collisions" },
317 { "tx_mult_collisions" },
318 { "tx_deferred" },
319 { "tx_excessive_collisions" },
320 { "tx_late_collisions" },
321 { "tx_collide_2times" },
322 { "tx_collide_3times" },
323 { "tx_collide_4times" },
324 { "tx_collide_5times" },
325 { "tx_collide_6times" },
326 { "tx_collide_7times" },
327 { "tx_collide_8times" },
328 { "tx_collide_9times" },
329 { "tx_collide_10times" },
330 { "tx_collide_11times" },
331 { "tx_collide_12times" },
332 { "tx_collide_13times" },
333 { "tx_collide_14times" },
334 { "tx_collide_15times" },
335 { "tx_ucast_packets" },
336 { "tx_mcast_packets" },
337 { "tx_bcast_packets" },
338 { "tx_carrier_sense_errors" },
339 { "tx_discards" },
340 { "tx_errors" },
341
342 { "dma_writeq_full" },
343 { "dma_write_prioq_full" },
344 { "rxbds_empty" },
345 { "rx_discards" },
346 { "rx_errors" },
347 { "rx_threshold_hit" },
348
349 { "dma_readq_full" },
350 { "dma_read_prioq_full" },
351 { "tx_comp_queue_full" },
352
353 { "ring_set_send_prod_index" },
354 { "ring_status_update" },
355 { "nic_irqs" },
356 { "nic_avoided_irqs" },
357 { "nic_tx_threshold_hit" }
358};
359
50da859d 360static const struct {
4cafd3f5
MC
361 const char string[ETH_GSTRING_LEN];
362} ethtool_test_keys[TG3_NUM_TEST] = {
363 { "nvram test (online) " },
364 { "link test (online) " },
365 { "register test (offline)" },
366 { "memory test (offline)" },
367 { "loopback test (offline)" },
368 { "interrupt test (offline)" },
369};
370
b401e9e2
MC
371static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
372{
373 writel(val, tp->regs + off);
374}
375
376static u32 tg3_read32(struct tg3 *tp, u32 off)
377{
de6f31eb 378 return readl(tp->regs + off);
b401e9e2
MC
379}
380
0d3031d9
MC
381static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
382{
383 writel(val, tp->aperegs + off);
384}
385
386static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
387{
de6f31eb 388 return readl(tp->aperegs + off);
0d3031d9
MC
389}
390
1da177e4
LT
391static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
392{
6892914f
MC
393 unsigned long flags;
394
395 spin_lock_irqsave(&tp->indirect_lock, flags);
1ee582d8
MC
396 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
397 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
6892914f 398 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1ee582d8
MC
399}
400
401static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
402{
403 writel(val, tp->regs + off);
404 readl(tp->regs + off);
1da177e4
LT
405}
406
6892914f 407static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
1da177e4 408{
6892914f
MC
409 unsigned long flags;
410 u32 val;
411
412 spin_lock_irqsave(&tp->indirect_lock, flags);
413 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
414 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
415 spin_unlock_irqrestore(&tp->indirect_lock, flags);
416 return val;
417}
418
419static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
420{
421 unsigned long flags;
422
423 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
424 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
425 TG3_64BIT_REG_LOW, val);
426 return;
427 }
66711e66 428 if (off == TG3_RX_STD_PROD_IDX_REG) {
6892914f
MC
429 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
430 TG3_64BIT_REG_LOW, val);
431 return;
1da177e4 432 }
6892914f
MC
433
434 spin_lock_irqsave(&tp->indirect_lock, flags);
435 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
436 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
437 spin_unlock_irqrestore(&tp->indirect_lock, flags);
438
439 /* In indirect mode when disabling interrupts, we also need
440 * to clear the interrupt bit in the GRC local ctrl register.
441 */
442 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
443 (val == 0x1)) {
444 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
445 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
446 }
447}
448
449static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
450{
451 unsigned long flags;
452 u32 val;
453
454 spin_lock_irqsave(&tp->indirect_lock, flags);
455 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
456 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
457 spin_unlock_irqrestore(&tp->indirect_lock, flags);
458 return val;
459}
460
b401e9e2
MC
461/* usec_wait specifies the wait time in usec when writing to certain registers
462 * where it is unsafe to read back the register without some delay.
463 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
464 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
465 */
466static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
6892914f 467{
b401e9e2
MC
468 if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
469 (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
470 /* Non-posted methods */
471 tp->write32(tp, off, val);
472 else {
473 /* Posted method */
474 tg3_write32(tp, off, val);
475 if (usec_wait)
476 udelay(usec_wait);
477 tp->read32(tp, off);
478 }
479 /* Wait again after the read for the posted method to guarantee that
480 * the wait time is met.
481 */
482 if (usec_wait)
483 udelay(usec_wait);
1da177e4
LT
484}
485
09ee929c
MC
486static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
487{
488 tp->write32_mbox(tp, off, val);
6892914f
MC
489 if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
490 !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
491 tp->read32_mbox(tp, off);
09ee929c
MC
492}
493
20094930 494static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
1da177e4
LT
495{
496 void __iomem *mbox = tp->regs + off;
497 writel(val, mbox);
498 if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
499 writel(val, mbox);
500 if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
501 readl(mbox);
502}
503
b5d3772c
MC
504static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
505{
de6f31eb 506 return readl(tp->regs + off + GRCMBOX_BASE);
b5d3772c
MC
507}
508
509static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
510{
511 writel(val, tp->regs + off + GRCMBOX_BASE);
512}
513
c6cdf436 514#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
09ee929c 515#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
c6cdf436
MC
516#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
517#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
518#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
20094930 519
c6cdf436
MC
520#define tw32(reg, val) tp->write32(tp, reg, val)
521#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
522#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
523#define tr32(reg) tp->read32(tp, reg)
1da177e4
LT
524
525static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
526{
6892914f
MC
527 unsigned long flags;
528
b5d3772c
MC
529 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
530 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
531 return;
532
6892914f 533 spin_lock_irqsave(&tp->indirect_lock, flags);
bbadf503
MC
534 if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
535 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
536 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 537
bbadf503
MC
538 /* Always leave this as zero. */
539 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
540 } else {
541 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
542 tw32_f(TG3PCI_MEM_WIN_DATA, val);
28fbef78 543
bbadf503
MC
544 /* Always leave this as zero. */
545 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
546 }
547 spin_unlock_irqrestore(&tp->indirect_lock, flags);
758a6139
DM
548}
549
1da177e4
LT
550static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
551{
6892914f
MC
552 unsigned long flags;
553
b5d3772c
MC
554 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
555 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
556 *val = 0;
557 return;
558 }
559
6892914f 560 spin_lock_irqsave(&tp->indirect_lock, flags);
bbadf503
MC
561 if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
562 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
563 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 564
bbadf503
MC
565 /* Always leave this as zero. */
566 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
567 } else {
568 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
569 *val = tr32(TG3PCI_MEM_WIN_DATA);
570
571 /* Always leave this as zero. */
572 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
573 }
6892914f 574 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1da177e4
LT
575}
576
0d3031d9
MC
577static void tg3_ape_lock_init(struct tg3 *tp)
578{
579 int i;
f92d9dc1
MC
580 u32 regbase;
581
582 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
583 regbase = TG3_APE_LOCK_GRANT;
584 else
585 regbase = TG3_APE_PER_LOCK_GRANT;
0d3031d9
MC
586
587 /* Make sure the driver hasn't any stale locks. */
588 for (i = 0; i < 8; i++)
f92d9dc1 589 tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
0d3031d9
MC
590}
591
592static int tg3_ape_lock(struct tg3 *tp, int locknum)
593{
594 int i, off;
595 int ret = 0;
f92d9dc1 596 u32 status, req, gnt;
0d3031d9
MC
597
598 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
599 return 0;
600
601 switch (locknum) {
33f401ae
MC
602 case TG3_APE_LOCK_GRC:
603 case TG3_APE_LOCK_MEM:
604 break;
605 default:
606 return -EINVAL;
0d3031d9
MC
607 }
608
f92d9dc1
MC
609 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
610 req = TG3_APE_LOCK_REQ;
611 gnt = TG3_APE_LOCK_GRANT;
612 } else {
613 req = TG3_APE_PER_LOCK_REQ;
614 gnt = TG3_APE_PER_LOCK_GRANT;
615 }
616
0d3031d9
MC
617 off = 4 * locknum;
618
f92d9dc1 619 tg3_ape_write32(tp, req + off, APE_LOCK_REQ_DRIVER);
0d3031d9
MC
620
621 /* Wait for up to 1 millisecond to acquire lock. */
622 for (i = 0; i < 100; i++) {
f92d9dc1 623 status = tg3_ape_read32(tp, gnt + off);
0d3031d9
MC
624 if (status == APE_LOCK_GRANT_DRIVER)
625 break;
626 udelay(10);
627 }
628
629 if (status != APE_LOCK_GRANT_DRIVER) {
630 /* Revoke the lock request. */
f92d9dc1 631 tg3_ape_write32(tp, gnt + off,
0d3031d9
MC
632 APE_LOCK_GRANT_DRIVER);
633
634 ret = -EBUSY;
635 }
636
637 return ret;
638}
639
640static void tg3_ape_unlock(struct tg3 *tp, int locknum)
641{
f92d9dc1 642 u32 gnt;
0d3031d9
MC
643
644 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
645 return;
646
647 switch (locknum) {
33f401ae
MC
648 case TG3_APE_LOCK_GRC:
649 case TG3_APE_LOCK_MEM:
650 break;
651 default:
652 return;
0d3031d9
MC
653 }
654
f92d9dc1
MC
655 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
656 gnt = TG3_APE_LOCK_GRANT;
657 else
658 gnt = TG3_APE_PER_LOCK_GRANT;
659
660 tg3_ape_write32(tp, gnt + 4 * locknum, APE_LOCK_GRANT_DRIVER);
0d3031d9
MC
661}
662
1da177e4
LT
663static void tg3_disable_ints(struct tg3 *tp)
664{
89aeb3bc
MC
665 int i;
666
1da177e4
LT
667 tw32(TG3PCI_MISC_HOST_CTRL,
668 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc
MC
669 for (i = 0; i < tp->irq_max; i++)
670 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
1da177e4
LT
671}
672
1da177e4
LT
673static void tg3_enable_ints(struct tg3 *tp)
674{
89aeb3bc 675 int i;
89aeb3bc 676
bbe832c0
MC
677 tp->irq_sync = 0;
678 wmb();
679
1da177e4
LT
680 tw32(TG3PCI_MISC_HOST_CTRL,
681 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc 682
f89f38b8 683 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
89aeb3bc
MC
684 for (i = 0; i < tp->irq_cnt; i++) {
685 struct tg3_napi *tnapi = &tp->napi[i];
c6cdf436 686
898a56f8 687 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
89aeb3bc
MC
688 if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
689 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
f19af9c2 690
f89f38b8 691 tp->coal_now |= tnapi->coal_now;
89aeb3bc 692 }
f19af9c2
MC
693
694 /* Force an initial interrupt */
695 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
696 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
697 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
698 else
f89f38b8
MC
699 tw32(HOSTCC_MODE, tp->coal_now);
700
701 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
1da177e4
LT
702}
703
17375d25 704static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
04237ddd 705{
17375d25 706 struct tg3 *tp = tnapi->tp;
898a56f8 707 struct tg3_hw_status *sblk = tnapi->hw_status;
04237ddd
MC
708 unsigned int work_exists = 0;
709
710 /* check for phy events */
711 if (!(tp->tg3_flags &
712 (TG3_FLAG_USE_LINKCHG_REG |
713 TG3_FLAG_POLL_SERDES))) {
714 if (sblk->status & SD_STATUS_LINK_CHG)
715 work_exists = 1;
716 }
717 /* check for RX/TX work to do */
f3f3f27e 718 if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
8d9d7cfc 719 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
04237ddd
MC
720 work_exists = 1;
721
722 return work_exists;
723}
724
17375d25 725/* tg3_int_reenable
04237ddd
MC
726 * similar to tg3_enable_ints, but it accurately determines whether there
727 * is new work pending and can return without flushing the PIO write
6aa20a22 728 * which reenables interrupts
1da177e4 729 */
17375d25 730static void tg3_int_reenable(struct tg3_napi *tnapi)
1da177e4 731{
17375d25
MC
732 struct tg3 *tp = tnapi->tp;
733
898a56f8 734 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
1da177e4
LT
735 mmiowb();
736
fac9b83e
DM
737 /* When doing tagged status, this work check is unnecessary.
738 * The last_tag we write above tells the chip which piece of
739 * work we've completed.
740 */
741 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
17375d25 742 tg3_has_work(tnapi))
04237ddd 743 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 744 HOSTCC_MODE_ENABLE | tnapi->coal_now);
1da177e4
LT
745}
746
1da177e4
LT
747static void tg3_switch_clocks(struct tg3 *tp)
748{
f6eb9b1f 749 u32 clock_ctrl;
1da177e4
LT
750 u32 orig_clock_ctrl;
751
795d01c5
MC
752 if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
753 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
4cf78e4f
MC
754 return;
755
f6eb9b1f
MC
756 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
757
1da177e4
LT
758 orig_clock_ctrl = clock_ctrl;
759 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
760 CLOCK_CTRL_CLKRUN_OENABLE |
761 0x1f);
762 tp->pci_clock_ctrl = clock_ctrl;
763
764 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
765 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
b401e9e2
MC
766 tw32_wait_f(TG3PCI_CLOCK_CTRL,
767 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
1da177e4
LT
768 }
769 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
b401e9e2
MC
770 tw32_wait_f(TG3PCI_CLOCK_CTRL,
771 clock_ctrl |
772 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
773 40);
774 tw32_wait_f(TG3PCI_CLOCK_CTRL,
775 clock_ctrl | (CLOCK_CTRL_ALTCLK),
776 40);
1da177e4 777 }
b401e9e2 778 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
1da177e4
LT
779}
780
781#define PHY_BUSY_LOOPS 5000
782
783static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
784{
785 u32 frame_val;
786 unsigned int loops;
787 int ret;
788
789 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
790 tw32_f(MAC_MI_MODE,
791 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
792 udelay(80);
793 }
794
795 *val = 0x0;
796
882e9793 797 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
798 MI_COM_PHY_ADDR_MASK);
799 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
800 MI_COM_REG_ADDR_MASK);
801 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
6aa20a22 802
1da177e4
LT
803 tw32_f(MAC_MI_COM, frame_val);
804
805 loops = PHY_BUSY_LOOPS;
806 while (loops != 0) {
807 udelay(10);
808 frame_val = tr32(MAC_MI_COM);
809
810 if ((frame_val & MI_COM_BUSY) == 0) {
811 udelay(5);
812 frame_val = tr32(MAC_MI_COM);
813 break;
814 }
815 loops -= 1;
816 }
817
818 ret = -EBUSY;
819 if (loops != 0) {
820 *val = frame_val & MI_COM_DATA_MASK;
821 ret = 0;
822 }
823
824 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
825 tw32_f(MAC_MI_MODE, tp->mi_mode);
826 udelay(80);
827 }
828
829 return ret;
830}
831
832static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
833{
834 u32 frame_val;
835 unsigned int loops;
836 int ret;
837
f07e9af3 838 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
b5d3772c
MC
839 (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
840 return 0;
841
1da177e4
LT
842 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
843 tw32_f(MAC_MI_MODE,
844 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
845 udelay(80);
846 }
847
882e9793 848 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
849 MI_COM_PHY_ADDR_MASK);
850 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
851 MI_COM_REG_ADDR_MASK);
852 frame_val |= (val & MI_COM_DATA_MASK);
853 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
6aa20a22 854
1da177e4
LT
855 tw32_f(MAC_MI_COM, frame_val);
856
857 loops = PHY_BUSY_LOOPS;
858 while (loops != 0) {
859 udelay(10);
860 frame_val = tr32(MAC_MI_COM);
861 if ((frame_val & MI_COM_BUSY) == 0) {
862 udelay(5);
863 frame_val = tr32(MAC_MI_COM);
864 break;
865 }
866 loops -= 1;
867 }
868
869 ret = -EBUSY;
870 if (loops != 0)
871 ret = 0;
872
873 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
874 tw32_f(MAC_MI_MODE, tp->mi_mode);
875 udelay(80);
876 }
877
878 return ret;
879}
880
95e2869a
MC
881static int tg3_bmcr_reset(struct tg3 *tp)
882{
883 u32 phy_control;
884 int limit, err;
885
886 /* OK, reset it, and poll the BMCR_RESET bit until it
887 * clears or we time out.
888 */
889 phy_control = BMCR_RESET;
890 err = tg3_writephy(tp, MII_BMCR, phy_control);
891 if (err != 0)
892 return -EBUSY;
893
894 limit = 5000;
895 while (limit--) {
896 err = tg3_readphy(tp, MII_BMCR, &phy_control);
897 if (err != 0)
898 return -EBUSY;
899
900 if ((phy_control & BMCR_RESET) == 0) {
901 udelay(40);
902 break;
903 }
904 udelay(10);
905 }
d4675b52 906 if (limit < 0)
95e2869a
MC
907 return -EBUSY;
908
909 return 0;
910}
911
158d7abd
MC
912static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
913{
3d16543d 914 struct tg3 *tp = bp->priv;
158d7abd
MC
915 u32 val;
916
24bb4fb6 917 spin_lock_bh(&tp->lock);
158d7abd
MC
918
919 if (tg3_readphy(tp, reg, &val))
24bb4fb6
MC
920 val = -EIO;
921
922 spin_unlock_bh(&tp->lock);
158d7abd
MC
923
924 return val;
925}
926
927static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
928{
3d16543d 929 struct tg3 *tp = bp->priv;
24bb4fb6 930 u32 ret = 0;
158d7abd 931
24bb4fb6 932 spin_lock_bh(&tp->lock);
158d7abd
MC
933
934 if (tg3_writephy(tp, reg, val))
24bb4fb6 935 ret = -EIO;
158d7abd 936
24bb4fb6
MC
937 spin_unlock_bh(&tp->lock);
938
939 return ret;
158d7abd
MC
940}
941
942static int tg3_mdio_reset(struct mii_bus *bp)
943{
944 return 0;
945}
946
9c61d6bc 947static void tg3_mdio_config_5785(struct tg3 *tp)
a9daf367
MC
948{
949 u32 val;
fcb389df 950 struct phy_device *phydev;
a9daf367 951
3f0e3ad7 952 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
fcb389df 953 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f
MC
954 case PHY_ID_BCM50610:
955 case PHY_ID_BCM50610M:
fcb389df
MC
956 val = MAC_PHYCFG2_50610_LED_MODES;
957 break;
6a443a0f 958 case PHY_ID_BCMAC131:
fcb389df
MC
959 val = MAC_PHYCFG2_AC131_LED_MODES;
960 break;
6a443a0f 961 case PHY_ID_RTL8211C:
fcb389df
MC
962 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
963 break;
6a443a0f 964 case PHY_ID_RTL8201E:
fcb389df
MC
965 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
966 break;
967 default:
a9daf367 968 return;
fcb389df
MC
969 }
970
971 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
972 tw32(MAC_PHYCFG2, val);
973
974 val = tr32(MAC_PHYCFG1);
bb85fbb6
MC
975 val &= ~(MAC_PHYCFG1_RGMII_INT |
976 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
977 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
fcb389df
MC
978 tw32(MAC_PHYCFG1, val);
979
980 return;
981 }
982
14417063 983 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE))
fcb389df
MC
984 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
985 MAC_PHYCFG2_FMODE_MASK_MASK |
986 MAC_PHYCFG2_GMODE_MASK_MASK |
987 MAC_PHYCFG2_ACT_MASK_MASK |
988 MAC_PHYCFG2_QUAL_MASK_MASK |
989 MAC_PHYCFG2_INBAND_ENABLE;
990
991 tw32(MAC_PHYCFG2, val);
a9daf367 992
bb85fbb6
MC
993 val = tr32(MAC_PHYCFG1);
994 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
995 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
14417063 996 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
a9daf367
MC
997 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
998 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
999 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1000 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1001 }
bb85fbb6
MC
1002 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1003 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1004 tw32(MAC_PHYCFG1, val);
a9daf367 1005
a9daf367
MC
1006 val = tr32(MAC_EXT_RGMII_MODE);
1007 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1008 MAC_RGMII_MODE_RX_QUALITY |
1009 MAC_RGMII_MODE_RX_ACTIVITY |
1010 MAC_RGMII_MODE_RX_ENG_DET |
1011 MAC_RGMII_MODE_TX_ENABLE |
1012 MAC_RGMII_MODE_TX_LOWPWR |
1013 MAC_RGMII_MODE_TX_RESET);
14417063 1014 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
a9daf367
MC
1015 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1016 val |= MAC_RGMII_MODE_RX_INT_B |
1017 MAC_RGMII_MODE_RX_QUALITY |
1018 MAC_RGMII_MODE_RX_ACTIVITY |
1019 MAC_RGMII_MODE_RX_ENG_DET;
1020 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1021 val |= MAC_RGMII_MODE_TX_ENABLE |
1022 MAC_RGMII_MODE_TX_LOWPWR |
1023 MAC_RGMII_MODE_TX_RESET;
1024 }
1025 tw32(MAC_EXT_RGMII_MODE, val);
1026}
1027
158d7abd
MC
1028static void tg3_mdio_start(struct tg3 *tp)
1029{
158d7abd
MC
1030 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1031 tw32_f(MAC_MI_MODE, tp->mi_mode);
1032 udelay(80);
a9daf367 1033
9ea4818d
MC
1034 if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
1035 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1036 tg3_mdio_config_5785(tp);
1037}
1038
1039static int tg3_mdio_init(struct tg3 *tp)
1040{
1041 int i;
1042 u32 reg;
1043 struct phy_device *phydev;
1044
a50d0796
MC
1045 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
1046 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
9c7df915 1047 u32 is_serdes;
882e9793 1048
9c7df915 1049 tp->phy_addr = PCI_FUNC(tp->pdev->devfn) + 1;
882e9793 1050
d1ec96af
MC
1051 if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
1052 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1053 else
1054 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1055 TG3_CPMU_PHY_STRAP_IS_SERDES;
882e9793
MC
1056 if (is_serdes)
1057 tp->phy_addr += 7;
1058 } else
3f0e3ad7 1059 tp->phy_addr = TG3_PHY_MII_ADDR;
882e9793 1060
158d7abd
MC
1061 tg3_mdio_start(tp);
1062
1063 if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
1064 (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
1065 return 0;
1066
298cf9be
LB
1067 tp->mdio_bus = mdiobus_alloc();
1068 if (tp->mdio_bus == NULL)
1069 return -ENOMEM;
158d7abd 1070
298cf9be
LB
1071 tp->mdio_bus->name = "tg3 mdio bus";
1072 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
158d7abd 1073 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
298cf9be
LB
1074 tp->mdio_bus->priv = tp;
1075 tp->mdio_bus->parent = &tp->pdev->dev;
1076 tp->mdio_bus->read = &tg3_mdio_read;
1077 tp->mdio_bus->write = &tg3_mdio_write;
1078 tp->mdio_bus->reset = &tg3_mdio_reset;
3f0e3ad7 1079 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
298cf9be 1080 tp->mdio_bus->irq = &tp->mdio_irq[0];
158d7abd
MC
1081
1082 for (i = 0; i < PHY_MAX_ADDR; i++)
298cf9be 1083 tp->mdio_bus->irq[i] = PHY_POLL;
158d7abd
MC
1084
1085 /* The bus registration will look for all the PHYs on the mdio bus.
1086 * Unfortunately, it does not ensure the PHY is powered up before
1087 * accessing the PHY ID registers. A chip reset is the
1088 * quickest way to bring the device back to an operational state..
1089 */
1090 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1091 tg3_bmcr_reset(tp);
1092
298cf9be 1093 i = mdiobus_register(tp->mdio_bus);
a9daf367 1094 if (i) {
ab96b241 1095 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
9c61d6bc 1096 mdiobus_free(tp->mdio_bus);
a9daf367
MC
1097 return i;
1098 }
158d7abd 1099
3f0e3ad7 1100 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
a9daf367 1101
9c61d6bc 1102 if (!phydev || !phydev->drv) {
ab96b241 1103 dev_warn(&tp->pdev->dev, "No PHY devices\n");
9c61d6bc
MC
1104 mdiobus_unregister(tp->mdio_bus);
1105 mdiobus_free(tp->mdio_bus);
1106 return -ENODEV;
1107 }
1108
1109 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f 1110 case PHY_ID_BCM57780:
321d32a0 1111 phydev->interface = PHY_INTERFACE_MODE_GMII;
c704dc23 1112 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
321d32a0 1113 break;
6a443a0f
MC
1114 case PHY_ID_BCM50610:
1115 case PHY_ID_BCM50610M:
32e5a8d6 1116 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
c704dc23 1117 PHY_BRCM_RX_REFCLK_UNUSED |
52fae083 1118 PHY_BRCM_DIS_TXCRXC_NOENRGY |
c704dc23 1119 PHY_BRCM_AUTO_PWRDWN_ENABLE;
14417063 1120 if (tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)
a9daf367
MC
1121 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
1122 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1123 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
1124 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1125 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
fcb389df 1126 /* fallthru */
6a443a0f 1127 case PHY_ID_RTL8211C:
fcb389df 1128 phydev->interface = PHY_INTERFACE_MODE_RGMII;
a9daf367 1129 break;
6a443a0f
MC
1130 case PHY_ID_RTL8201E:
1131 case PHY_ID_BCMAC131:
a9daf367 1132 phydev->interface = PHY_INTERFACE_MODE_MII;
cdd4e09d 1133 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
f07e9af3 1134 tp->phy_flags |= TG3_PHYFLG_IS_FET;
a9daf367
MC
1135 break;
1136 }
1137
9c61d6bc
MC
1138 tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
1139
1140 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1141 tg3_mdio_config_5785(tp);
a9daf367
MC
1142
1143 return 0;
158d7abd
MC
1144}
1145
1146static void tg3_mdio_fini(struct tg3 *tp)
1147{
1148 if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
1149 tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
298cf9be
LB
1150 mdiobus_unregister(tp->mdio_bus);
1151 mdiobus_free(tp->mdio_bus);
158d7abd
MC
1152 }
1153}
1154
ddfc87bf
MC
1155static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
1156{
1157 int err;
1158
1159 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1160 if (err)
1161 goto done;
1162
1163 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1164 if (err)
1165 goto done;
1166
1167 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1168 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1169 if (err)
1170 goto done;
1171
1172 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
1173
1174done:
1175 return err;
1176}
1177
1178static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
1179{
1180 int err;
1181
1182 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1183 if (err)
1184 goto done;
1185
1186 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1187 if (err)
1188 goto done;
1189
1190 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1191 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1192 if (err)
1193 goto done;
1194
1195 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
1196
1197done:
1198 return err;
1199}
1200
4ba526ce
MC
1201/* tp->lock is held. */
1202static inline void tg3_generate_fw_event(struct tg3 *tp)
1203{
1204 u32 val;
1205
1206 val = tr32(GRC_RX_CPU_EVENT);
1207 val |= GRC_RX_CPU_DRIVER_EVENT;
1208 tw32_f(GRC_RX_CPU_EVENT, val);
1209
1210 tp->last_event_jiffies = jiffies;
1211}
1212
1213#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1214
95e2869a
MC
1215/* tp->lock is held. */
1216static void tg3_wait_for_event_ack(struct tg3 *tp)
1217{
1218 int i;
4ba526ce
MC
1219 unsigned int delay_cnt;
1220 long time_remain;
1221
1222 /* If enough time has passed, no wait is necessary. */
1223 time_remain = (long)(tp->last_event_jiffies + 1 +
1224 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1225 (long)jiffies;
1226 if (time_remain < 0)
1227 return;
1228
1229 /* Check if we can shorten the wait time. */
1230 delay_cnt = jiffies_to_usecs(time_remain);
1231 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1232 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1233 delay_cnt = (delay_cnt >> 3) + 1;
95e2869a 1234
4ba526ce 1235 for (i = 0; i < delay_cnt; i++) {
95e2869a
MC
1236 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1237 break;
4ba526ce 1238 udelay(8);
95e2869a
MC
1239 }
1240}
1241
1242/* tp->lock is held. */
1243static void tg3_ump_link_report(struct tg3 *tp)
1244{
1245 u32 reg;
1246 u32 val;
1247
1248 if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
1249 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
1250 return;
1251
1252 tg3_wait_for_event_ack(tp);
1253
1254 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1255
1256 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1257
1258 val = 0;
1259 if (!tg3_readphy(tp, MII_BMCR, &reg))
1260 val = reg << 16;
1261 if (!tg3_readphy(tp, MII_BMSR, &reg))
1262 val |= (reg & 0xffff);
1263 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
1264
1265 val = 0;
1266 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1267 val = reg << 16;
1268 if (!tg3_readphy(tp, MII_LPA, &reg))
1269 val |= (reg & 0xffff);
1270 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
1271
1272 val = 0;
f07e9af3 1273 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
95e2869a
MC
1274 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1275 val = reg << 16;
1276 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1277 val |= (reg & 0xffff);
1278 }
1279 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
1280
1281 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1282 val = reg << 16;
1283 else
1284 val = 0;
1285 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
1286
4ba526ce 1287 tg3_generate_fw_event(tp);
95e2869a
MC
1288}
1289
1290static void tg3_link_report(struct tg3 *tp)
1291{
1292 if (!netif_carrier_ok(tp->dev)) {
05dbe005 1293 netif_info(tp, link, tp->dev, "Link is down\n");
95e2869a
MC
1294 tg3_ump_link_report(tp);
1295 } else if (netif_msg_link(tp)) {
05dbe005
JP
1296 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1297 (tp->link_config.active_speed == SPEED_1000 ?
1298 1000 :
1299 (tp->link_config.active_speed == SPEED_100 ?
1300 100 : 10)),
1301 (tp->link_config.active_duplex == DUPLEX_FULL ?
1302 "full" : "half"));
1303
1304 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1305 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1306 "on" : "off",
1307 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1308 "on" : "off");
95e2869a
MC
1309 tg3_ump_link_report(tp);
1310 }
1311}
1312
1313static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
1314{
1315 u16 miireg;
1316
e18ce346 1317 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1318 miireg = ADVERTISE_PAUSE_CAP;
e18ce346 1319 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1320 miireg = ADVERTISE_PAUSE_ASYM;
e18ce346 1321 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1322 miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1323 else
1324 miireg = 0;
1325
1326 return miireg;
1327}
1328
1329static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1330{
1331 u16 miireg;
1332
e18ce346 1333 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1334 miireg = ADVERTISE_1000XPAUSE;
e18ce346 1335 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1336 miireg = ADVERTISE_1000XPSE_ASYM;
e18ce346 1337 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1338 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1339 else
1340 miireg = 0;
1341
1342 return miireg;
1343}
1344
95e2869a
MC
1345static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1346{
1347 u8 cap = 0;
1348
1349 if (lcladv & ADVERTISE_1000XPAUSE) {
1350 if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1351 if (rmtadv & LPA_1000XPAUSE)
e18ce346 1352 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
95e2869a 1353 else if (rmtadv & LPA_1000XPAUSE_ASYM)
e18ce346 1354 cap = FLOW_CTRL_RX;
95e2869a
MC
1355 } else {
1356 if (rmtadv & LPA_1000XPAUSE)
e18ce346 1357 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
95e2869a
MC
1358 }
1359 } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1360 if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
e18ce346 1361 cap = FLOW_CTRL_TX;
95e2869a
MC
1362 }
1363
1364 return cap;
1365}
1366
f51f3562 1367static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
95e2869a 1368{
b02fd9e3 1369 u8 autoneg;
f51f3562 1370 u8 flowctrl = 0;
95e2869a
MC
1371 u32 old_rx_mode = tp->rx_mode;
1372 u32 old_tx_mode = tp->tx_mode;
1373
b02fd9e3 1374 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
3f0e3ad7 1375 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
b02fd9e3
MC
1376 else
1377 autoneg = tp->link_config.autoneg;
1378
1379 if (autoneg == AUTONEG_ENABLE &&
95e2869a 1380 (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
f07e9af3 1381 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
f51f3562 1382 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
95e2869a 1383 else
bc02ff95 1384 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
f51f3562
MC
1385 } else
1386 flowctrl = tp->link_config.flowctrl;
95e2869a 1387
f51f3562 1388 tp->link_config.active_flowctrl = flowctrl;
95e2869a 1389
e18ce346 1390 if (flowctrl & FLOW_CTRL_RX)
95e2869a
MC
1391 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1392 else
1393 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1394
f51f3562 1395 if (old_rx_mode != tp->rx_mode)
95e2869a 1396 tw32_f(MAC_RX_MODE, tp->rx_mode);
95e2869a 1397
e18ce346 1398 if (flowctrl & FLOW_CTRL_TX)
95e2869a
MC
1399 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1400 else
1401 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1402
f51f3562 1403 if (old_tx_mode != tp->tx_mode)
95e2869a 1404 tw32_f(MAC_TX_MODE, tp->tx_mode);
95e2869a
MC
1405}
1406
b02fd9e3
MC
1407static void tg3_adjust_link(struct net_device *dev)
1408{
1409 u8 oldflowctrl, linkmesg = 0;
1410 u32 mac_mode, lcl_adv, rmt_adv;
1411 struct tg3 *tp = netdev_priv(dev);
3f0e3ad7 1412 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1413
24bb4fb6 1414 spin_lock_bh(&tp->lock);
b02fd9e3
MC
1415
1416 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1417 MAC_MODE_HALF_DUPLEX);
1418
1419 oldflowctrl = tp->link_config.active_flowctrl;
1420
1421 if (phydev->link) {
1422 lcl_adv = 0;
1423 rmt_adv = 0;
1424
1425 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1426 mac_mode |= MAC_MODE_PORT_MODE_MII;
c3df0748
MC
1427 else if (phydev->speed == SPEED_1000 ||
1428 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
b02fd9e3 1429 mac_mode |= MAC_MODE_PORT_MODE_GMII;
c3df0748
MC
1430 else
1431 mac_mode |= MAC_MODE_PORT_MODE_MII;
b02fd9e3
MC
1432
1433 if (phydev->duplex == DUPLEX_HALF)
1434 mac_mode |= MAC_MODE_HALF_DUPLEX;
1435 else {
1436 lcl_adv = tg3_advert_flowctrl_1000T(
1437 tp->link_config.flowctrl);
1438
1439 if (phydev->pause)
1440 rmt_adv = LPA_PAUSE_CAP;
1441 if (phydev->asym_pause)
1442 rmt_adv |= LPA_PAUSE_ASYM;
1443 }
1444
1445 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1446 } else
1447 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1448
1449 if (mac_mode != tp->mac_mode) {
1450 tp->mac_mode = mac_mode;
1451 tw32_f(MAC_MODE, tp->mac_mode);
1452 udelay(40);
1453 }
1454
fcb389df
MC
1455 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
1456 if (phydev->speed == SPEED_10)
1457 tw32(MAC_MI_STAT,
1458 MAC_MI_STAT_10MBPS_MODE |
1459 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1460 else
1461 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1462 }
1463
b02fd9e3
MC
1464 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
1465 tw32(MAC_TX_LENGTHS,
1466 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1467 (6 << TX_LENGTHS_IPG_SHIFT) |
1468 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
1469 else
1470 tw32(MAC_TX_LENGTHS,
1471 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1472 (6 << TX_LENGTHS_IPG_SHIFT) |
1473 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
1474
1475 if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
1476 (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
1477 phydev->speed != tp->link_config.active_speed ||
1478 phydev->duplex != tp->link_config.active_duplex ||
1479 oldflowctrl != tp->link_config.active_flowctrl)
c6cdf436 1480 linkmesg = 1;
b02fd9e3
MC
1481
1482 tp->link_config.active_speed = phydev->speed;
1483 tp->link_config.active_duplex = phydev->duplex;
1484
24bb4fb6 1485 spin_unlock_bh(&tp->lock);
b02fd9e3
MC
1486
1487 if (linkmesg)
1488 tg3_link_report(tp);
1489}
1490
1491static int tg3_phy_init(struct tg3 *tp)
1492{
1493 struct phy_device *phydev;
1494
f07e9af3 1495 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
b02fd9e3
MC
1496 return 0;
1497
1498 /* Bring the PHY back to a known state. */
1499 tg3_bmcr_reset(tp);
1500
3f0e3ad7 1501 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
1502
1503 /* Attach the MAC to the PHY. */
fb28ad35 1504 phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
a9daf367 1505 phydev->dev_flags, phydev->interface);
b02fd9e3 1506 if (IS_ERR(phydev)) {
ab96b241 1507 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
b02fd9e3
MC
1508 return PTR_ERR(phydev);
1509 }
1510
b02fd9e3 1511 /* Mask with MAC supported features. */
9c61d6bc
MC
1512 switch (phydev->interface) {
1513 case PHY_INTERFACE_MODE_GMII:
1514 case PHY_INTERFACE_MODE_RGMII:
f07e9af3 1515 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
321d32a0
MC
1516 phydev->supported &= (PHY_GBIT_FEATURES |
1517 SUPPORTED_Pause |
1518 SUPPORTED_Asym_Pause);
1519 break;
1520 }
1521 /* fallthru */
9c61d6bc
MC
1522 case PHY_INTERFACE_MODE_MII:
1523 phydev->supported &= (PHY_BASIC_FEATURES |
1524 SUPPORTED_Pause |
1525 SUPPORTED_Asym_Pause);
1526 break;
1527 default:
3f0e3ad7 1528 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
9c61d6bc
MC
1529 return -EINVAL;
1530 }
1531
f07e9af3 1532 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1533
1534 phydev->advertising = phydev->supported;
1535
b02fd9e3
MC
1536 return 0;
1537}
1538
1539static void tg3_phy_start(struct tg3 *tp)
1540{
1541 struct phy_device *phydev;
1542
f07e9af3 1543 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1544 return;
1545
3f0e3ad7 1546 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1547
80096068
MC
1548 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
1549 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
1550 phydev->speed = tp->link_config.orig_speed;
1551 phydev->duplex = tp->link_config.orig_duplex;
1552 phydev->autoneg = tp->link_config.orig_autoneg;
1553 phydev->advertising = tp->link_config.orig_advertising;
1554 }
1555
1556 phy_start(phydev);
1557
1558 phy_start_aneg(phydev);
1559}
1560
1561static void tg3_phy_stop(struct tg3 *tp)
1562{
f07e9af3 1563 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1564 return;
1565
3f0e3ad7 1566 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
1567}
1568
1569static void tg3_phy_fini(struct tg3 *tp)
1570{
f07e9af3 1571 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7 1572 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
f07e9af3 1573 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1574 }
1575}
1576
52b02d04
MC
1577static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
1578{
1579 int err;
1580
1581 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1582 if (!err)
1583 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
1584
1585 return err;
1586}
1587
6ee7c0a0 1588static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
b2a5c19c 1589{
6ee7c0a0
MC
1590 int err;
1591
1592 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1593 if (!err)
1594 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1595
1596 return err;
b2a5c19c
MC
1597}
1598
7f97a4bd
MC
1599static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
1600{
1601 u32 phytest;
1602
1603 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
1604 u32 phy;
1605
1606 tg3_writephy(tp, MII_TG3_FET_TEST,
1607 phytest | MII_TG3_FET_SHADOW_EN);
1608 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
1609 if (enable)
1610 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
1611 else
1612 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
1613 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
1614 }
1615 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
1616 }
1617}
1618
6833c043
MC
1619static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
1620{
1621 u32 reg;
1622
ecf1410b 1623 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
a50d0796
MC
1624 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
1625 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) &&
f07e9af3 1626 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
6833c043
MC
1627 return;
1628
f07e9af3 1629 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd
MC
1630 tg3_phy_fet_toggle_apd(tp, enable);
1631 return;
1632 }
1633
6833c043
MC
1634 reg = MII_TG3_MISC_SHDW_WREN |
1635 MII_TG3_MISC_SHDW_SCR5_SEL |
1636 MII_TG3_MISC_SHDW_SCR5_LPED |
1637 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
1638 MII_TG3_MISC_SHDW_SCR5_SDTL |
1639 MII_TG3_MISC_SHDW_SCR5_C125OE;
1640 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
1641 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
1642
1643 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1644
1645
1646 reg = MII_TG3_MISC_SHDW_WREN |
1647 MII_TG3_MISC_SHDW_APD_SEL |
1648 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
1649 if (enable)
1650 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
1651
1652 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1653}
1654
9ef8ca99
MC
1655static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
1656{
1657 u32 phy;
1658
1659 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
f07e9af3 1660 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
9ef8ca99
MC
1661 return;
1662
f07e9af3 1663 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
9ef8ca99
MC
1664 u32 ephy;
1665
535ef6e1
MC
1666 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
1667 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
1668
1669 tg3_writephy(tp, MII_TG3_FET_TEST,
1670 ephy | MII_TG3_FET_SHADOW_EN);
1671 if (!tg3_readphy(tp, reg, &phy)) {
9ef8ca99 1672 if (enable)
535ef6e1 1673 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
9ef8ca99 1674 else
535ef6e1
MC
1675 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
1676 tg3_writephy(tp, reg, phy);
9ef8ca99 1677 }
535ef6e1 1678 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
9ef8ca99
MC
1679 }
1680 } else {
1681 phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
1682 MII_TG3_AUXCTL_SHDWSEL_MISC;
1683 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
1684 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
1685 if (enable)
1686 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
1687 else
1688 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
1689 phy |= MII_TG3_AUXCTL_MISC_WREN;
1690 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1691 }
1692 }
1693}
1694
1da177e4
LT
1695static void tg3_phy_set_wirespeed(struct tg3 *tp)
1696{
1697 u32 val;
1698
f07e9af3 1699 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
1da177e4
LT
1700 return;
1701
1702 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
1703 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
1704 tg3_writephy(tp, MII_TG3_AUX_CTRL,
1705 (val | (1 << 15) | (1 << 4)));
1706}
1707
b2a5c19c
MC
1708static void tg3_phy_apply_otp(struct tg3 *tp)
1709{
1710 u32 otp, phy;
1711
1712 if (!tp->phy_otp)
1713 return;
1714
1715 otp = tp->phy_otp;
1716
1717 /* Enable SM_DSP clock and tx 6dB coding. */
1718 phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
1719 MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
1720 MII_TG3_AUXCTL_ACTL_TX_6DB;
1721 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1722
1723 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
1724 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
1725 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
1726
1727 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
1728 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
1729 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
1730
1731 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
1732 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
1733 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
1734
1735 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
1736 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
1737
1738 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
1739 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
1740
1741 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
1742 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
1743 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
1744
1745 /* Turn off SM_DSP clock. */
1746 phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
1747 MII_TG3_AUXCTL_ACTL_TX_6DB;
1748 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1749}
1750
52b02d04
MC
1751static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
1752{
1753 u32 val;
1754
1755 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
1756 return;
1757
1758 tp->setlpicnt = 0;
1759
1760 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
1761 current_link_up == 1 &&
a6b68dab
MC
1762 tp->link_config.active_duplex == DUPLEX_FULL &&
1763 (tp->link_config.active_speed == SPEED_100 ||
1764 tp->link_config.active_speed == SPEED_1000)) {
52b02d04
MC
1765 u32 eeectl;
1766
1767 if (tp->link_config.active_speed == SPEED_1000)
1768 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
1769 else
1770 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
1771
1772 tw32(TG3_CPMU_EEE_CTRL, eeectl);
1773
3110f5f5
MC
1774 tg3_phy_cl45_read(tp, MDIO_MMD_AN,
1775 TG3_CL45_D7_EEERES_STAT, &val);
52b02d04 1776
21a00ab2
MC
1777 switch (val) {
1778 case TG3_CL45_D7_EEERES_STAT_LP_1000T:
1779 switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
1780 case ASIC_REV_5717:
1781 case ASIC_REV_5719:
1782 case ASIC_REV_57765:
1783 /* Enable SM_DSP clock and tx 6dB coding. */
1784 val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
1785 MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
1786 MII_TG3_AUXCTL_ACTL_TX_6DB;
1787 tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
1788
1789 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
1790
1791 /* Turn off SM_DSP clock. */
1792 val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
1793 MII_TG3_AUXCTL_ACTL_TX_6DB;
1794 tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
1795 }
1796 /* Fallthrough */
1797 case TG3_CL45_D7_EEERES_STAT_LP_100TX:
52b02d04 1798 tp->setlpicnt = 2;
21a00ab2 1799 }
52b02d04
MC
1800 }
1801
1802 if (!tp->setlpicnt) {
1803 val = tr32(TG3_CPMU_EEE_MODE);
1804 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
1805 }
1806}
1807
1da177e4
LT
1808static int tg3_wait_macro_done(struct tg3 *tp)
1809{
1810 int limit = 100;
1811
1812 while (limit--) {
1813 u32 tmp32;
1814
f08aa1a8 1815 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
1da177e4
LT
1816 if ((tmp32 & 0x1000) == 0)
1817 break;
1818 }
1819 }
d4675b52 1820 if (limit < 0)
1da177e4
LT
1821 return -EBUSY;
1822
1823 return 0;
1824}
1825
1826static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
1827{
1828 static const u32 test_pat[4][6] = {
1829 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
1830 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
1831 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
1832 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
1833 };
1834 int chan;
1835
1836 for (chan = 0; chan < 4; chan++) {
1837 int i;
1838
1839 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1840 (chan * 0x2000) | 0x0200);
f08aa1a8 1841 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
1842
1843 for (i = 0; i < 6; i++)
1844 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
1845 test_pat[chan][i]);
1846
f08aa1a8 1847 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
1848 if (tg3_wait_macro_done(tp)) {
1849 *resetp = 1;
1850 return -EBUSY;
1851 }
1852
1853 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1854 (chan * 0x2000) | 0x0200);
f08aa1a8 1855 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
1da177e4
LT
1856 if (tg3_wait_macro_done(tp)) {
1857 *resetp = 1;
1858 return -EBUSY;
1859 }
1860
f08aa1a8 1861 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
1da177e4
LT
1862 if (tg3_wait_macro_done(tp)) {
1863 *resetp = 1;
1864 return -EBUSY;
1865 }
1866
1867 for (i = 0; i < 6; i += 2) {
1868 u32 low, high;
1869
1870 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
1871 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
1872 tg3_wait_macro_done(tp)) {
1873 *resetp = 1;
1874 return -EBUSY;
1875 }
1876 low &= 0x7fff;
1877 high &= 0x000f;
1878 if (low != test_pat[chan][i] ||
1879 high != test_pat[chan][i+1]) {
1880 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
1881 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
1882 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
1883
1884 return -EBUSY;
1885 }
1886 }
1887 }
1888
1889 return 0;
1890}
1891
1892static int tg3_phy_reset_chanpat(struct tg3 *tp)
1893{
1894 int chan;
1895
1896 for (chan = 0; chan < 4; chan++) {
1897 int i;
1898
1899 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1900 (chan * 0x2000) | 0x0200);
f08aa1a8 1901 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
1902 for (i = 0; i < 6; i++)
1903 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
f08aa1a8 1904 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
1905 if (tg3_wait_macro_done(tp))
1906 return -EBUSY;
1907 }
1908
1909 return 0;
1910}
1911
1912static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
1913{
1914 u32 reg32, phy9_orig;
1915 int retries, do_phy_reset, err;
1916
1917 retries = 10;
1918 do_phy_reset = 1;
1919 do {
1920 if (do_phy_reset) {
1921 err = tg3_bmcr_reset(tp);
1922 if (err)
1923 return err;
1924 do_phy_reset = 0;
1925 }
1926
1927 /* Disable transmitter and interrupt. */
1928 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
1929 continue;
1930
1931 reg32 |= 0x3000;
1932 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
1933
1934 /* Set full-duplex, 1000 mbps. */
1935 tg3_writephy(tp, MII_BMCR,
1936 BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
1937
1938 /* Set to master mode. */
1939 if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
1940 continue;
1941
1942 tg3_writephy(tp, MII_TG3_CTRL,
1943 (MII_TG3_CTRL_AS_MASTER |
1944 MII_TG3_CTRL_ENABLE_AS_MASTER));
1945
1946 /* Enable SM_DSP_CLOCK and 6dB. */
1947 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
1948
1949 /* Block the PHY control access. */
6ee7c0a0 1950 tg3_phydsp_write(tp, 0x8005, 0x0800);
1da177e4
LT
1951
1952 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
1953 if (!err)
1954 break;
1955 } while (--retries);
1956
1957 err = tg3_phy_reset_chanpat(tp);
1958 if (err)
1959 return err;
1960
6ee7c0a0 1961 tg3_phydsp_write(tp, 0x8005, 0x0000);
1da177e4
LT
1962
1963 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
f08aa1a8 1964 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
1da177e4
LT
1965
1966 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
1967 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
1968 /* Set Extended packet length bit for jumbo frames */
1969 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
859a5887 1970 } else {
1da177e4
LT
1971 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
1972 }
1973
1974 tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
1975
1976 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
1977 reg32 &= ~0x3000;
1978 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
1979 } else if (!err)
1980 err = -EBUSY;
1981
1982 return err;
1983}
1984
1985/* This will reset the tigon3 PHY if there is no valid
1986 * link unless the FORCE argument is non-zero.
1987 */
1988static int tg3_phy_reset(struct tg3 *tp)
1989{
f833c4c1 1990 u32 val, cpmuctrl;
1da177e4
LT
1991 int err;
1992
60189ddf 1993 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
1994 val = tr32(GRC_MISC_CFG);
1995 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
1996 udelay(40);
1997 }
f833c4c1
MC
1998 err = tg3_readphy(tp, MII_BMSR, &val);
1999 err |= tg3_readphy(tp, MII_BMSR, &val);
1da177e4
LT
2000 if (err != 0)
2001 return -EBUSY;
2002
c8e1e82b
MC
2003 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
2004 netif_carrier_off(tp->dev);
2005 tg3_link_report(tp);
2006 }
2007
1da177e4
LT
2008 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2009 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2010 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
2011 err = tg3_phy_reset_5703_4_5(tp);
2012 if (err)
2013 return err;
2014 goto out;
2015 }
2016
b2a5c19c
MC
2017 cpmuctrl = 0;
2018 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
2019 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
2020 cpmuctrl = tr32(TG3_CPMU_CTRL);
2021 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2022 tw32(TG3_CPMU_CTRL,
2023 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2024 }
2025
1da177e4
LT
2026 err = tg3_bmcr_reset(tp);
2027 if (err)
2028 return err;
2029
b2a5c19c 2030 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
f833c4c1
MC
2031 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2032 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
b2a5c19c
MC
2033
2034 tw32(TG3_CPMU_CTRL, cpmuctrl);
2035 }
2036
bcb37f6c
MC
2037 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2038 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2039 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2040 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2041 CPMU_LSPD_1000MB_MACCLK_12_5) {
2042 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2043 udelay(40);
2044 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2045 }
2046 }
2047
a50d0796
MC
2048 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2049 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) &&
f07e9af3 2050 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
ecf1410b
MC
2051 return 0;
2052
b2a5c19c
MC
2053 tg3_phy_apply_otp(tp);
2054
f07e9af3 2055 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
2056 tg3_phy_toggle_apd(tp, true);
2057 else
2058 tg3_phy_toggle_apd(tp, false);
2059
1da177e4 2060out:
f07e9af3 2061 if (tp->phy_flags & TG3_PHYFLG_ADC_BUG) {
1da177e4 2062 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
6ee7c0a0
MC
2063 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2064 tg3_phydsp_write(tp, 0x000a, 0x0323);
1da177e4
LT
2065 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
2066 }
f07e9af3 2067 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
f08aa1a8
MC
2068 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2069 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
1da177e4 2070 }
f07e9af3 2071 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
1da177e4 2072 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
6ee7c0a0
MC
2073 tg3_phydsp_write(tp, 0x000a, 0x310b);
2074 tg3_phydsp_write(tp, 0x201f, 0x9506);
2075 tg3_phydsp_write(tp, 0x401f, 0x14e2);
1da177e4 2076 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
f07e9af3 2077 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
c424cb24
MC
2078 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
2079 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
f07e9af3 2080 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
c1d2a196
MC
2081 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2082 tg3_writephy(tp, MII_TG3_TEST1,
2083 MII_TG3_TEST1_TRIM_EN | 0x4);
2084 } else
2085 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
c424cb24
MC
2086 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
2087 }
1da177e4
LT
2088 /* Set Extended packet length bit (bit 14) on all chips that */
2089 /* support jumbo frames */
79eb6904 2090 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
2091 /* Cannot do read-modify-write on 5401 */
2092 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
8f666b07 2093 } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
1da177e4
LT
2094 /* Set bit 14 with read-modify-write to preserve other bits */
2095 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
f833c4c1
MC
2096 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
2097 tg3_writephy(tp, MII_TG3_AUX_CTRL, val | 0x4000);
1da177e4
LT
2098 }
2099
2100 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2101 * jumbo frames transmission.
2102 */
8f666b07 2103 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
f833c4c1 2104 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
c6cdf436 2105 tg3_writephy(tp, MII_TG3_EXT_CTRL,
f833c4c1 2106 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
1da177e4
LT
2107 }
2108
715116a1 2109 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
715116a1 2110 /* adjust output voltage */
535ef6e1 2111 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
715116a1
MC
2112 }
2113
9ef8ca99 2114 tg3_phy_toggle_automdix(tp, 1);
1da177e4
LT
2115 tg3_phy_set_wirespeed(tp);
2116 return 0;
2117}
2118
2119static void tg3_frob_aux_power(struct tg3 *tp)
2120{
683644b7 2121 bool need_vaux = false;
1da177e4 2122
334355aa
MC
2123 /* The GPIOs do something completely different on 57765. */
2124 if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0 ||
a50d0796 2125 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
334355aa 2126 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
1da177e4
LT
2127 return;
2128
683644b7
MC
2129 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2130 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
2131 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) &&
2132 tp->pdev_peer != tp->pdev) {
8c2dc7e1
MC
2133 struct net_device *dev_peer;
2134
2135 dev_peer = pci_get_drvdata(tp->pdev_peer);
683644b7 2136
bc1c7567 2137 /* remove_one() may have been run on the peer. */
683644b7
MC
2138 if (dev_peer) {
2139 struct tg3 *tp_peer = netdev_priv(dev_peer);
2140
2141 if (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE)
2142 return;
2143
2144 if ((tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) ||
2145 (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF))
2146 need_vaux = true;
2147 }
1da177e4
LT
2148 }
2149
683644b7
MC
2150 if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) ||
2151 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
2152 need_vaux = true;
2153
2154 if (need_vaux) {
1da177e4
LT
2155 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2156 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
b401e9e2
MC
2157 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2158 (GRC_LCLCTRL_GPIO_OE0 |
2159 GRC_LCLCTRL_GPIO_OE1 |
2160 GRC_LCLCTRL_GPIO_OE2 |
2161 GRC_LCLCTRL_GPIO_OUTPUT0 |
2162 GRC_LCLCTRL_GPIO_OUTPUT1),
2163 100);
8d519ab2
MC
2164 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2165 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
2166 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2167 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2168 GRC_LCLCTRL_GPIO_OE1 |
2169 GRC_LCLCTRL_GPIO_OE2 |
2170 GRC_LCLCTRL_GPIO_OUTPUT0 |
2171 GRC_LCLCTRL_GPIO_OUTPUT1 |
2172 tp->grc_local_ctrl;
2173 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
2174
2175 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2176 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
2177
2178 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2179 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
1da177e4
LT
2180 } else {
2181 u32 no_gpio2;
dc56b7d4 2182 u32 grc_local_ctrl = 0;
1da177e4 2183
dc56b7d4
MC
2184 /* Workaround to prevent overdrawing Amps. */
2185 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2186 ASIC_REV_5714) {
2187 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
b401e9e2
MC
2188 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2189 grc_local_ctrl, 100);
dc56b7d4
MC
2190 }
2191
1da177e4
LT
2192 /* On 5753 and variants, GPIO2 cannot be used. */
2193 no_gpio2 = tp->nic_sram_data_cfg &
2194 NIC_SRAM_DATA_CFG_NO_GPIO2;
2195
dc56b7d4 2196 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
1da177e4
LT
2197 GRC_LCLCTRL_GPIO_OE1 |
2198 GRC_LCLCTRL_GPIO_OE2 |
2199 GRC_LCLCTRL_GPIO_OUTPUT1 |
2200 GRC_LCLCTRL_GPIO_OUTPUT2;
2201 if (no_gpio2) {
2202 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2203 GRC_LCLCTRL_GPIO_OUTPUT2);
2204 }
b401e9e2
MC
2205 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2206 grc_local_ctrl, 100);
1da177e4
LT
2207
2208 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2209
b401e9e2
MC
2210 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2211 grc_local_ctrl, 100);
1da177e4
LT
2212
2213 if (!no_gpio2) {
2214 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
b401e9e2
MC
2215 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2216 grc_local_ctrl, 100);
1da177e4
LT
2217 }
2218 }
2219 } else {
2220 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
2221 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
b401e9e2
MC
2222 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2223 (GRC_LCLCTRL_GPIO_OE1 |
2224 GRC_LCLCTRL_GPIO_OUTPUT1), 100);
1da177e4 2225
b401e9e2
MC
2226 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2227 GRC_LCLCTRL_GPIO_OE1, 100);
1da177e4 2228
b401e9e2
MC
2229 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2230 (GRC_LCLCTRL_GPIO_OE1 |
2231 GRC_LCLCTRL_GPIO_OUTPUT1), 100);
1da177e4
LT
2232 }
2233 }
2234}
2235
e8f3f6ca
MC
2236static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2237{
2238 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2239 return 1;
79eb6904 2240 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
e8f3f6ca
MC
2241 if (speed != SPEED_10)
2242 return 1;
2243 } else if (speed == SPEED_10)
2244 return 1;
2245
2246 return 0;
2247}
2248
1da177e4
LT
2249static int tg3_setup_phy(struct tg3 *, int);
2250
2251#define RESET_KIND_SHUTDOWN 0
2252#define RESET_KIND_INIT 1
2253#define RESET_KIND_SUSPEND 2
2254
2255static void tg3_write_sig_post_reset(struct tg3 *, int);
2256static int tg3_halt_cpu(struct tg3 *, u32);
2257
0a459aac 2258static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
15c3b696 2259{
ce057f01
MC
2260 u32 val;
2261
f07e9af3 2262 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
5129724a
MC
2263 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2264 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2265 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2266
2267 sg_dig_ctrl |=
2268 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2269 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2270 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2271 }
3f7045c1 2272 return;
5129724a 2273 }
3f7045c1 2274
60189ddf 2275 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2276 tg3_bmcr_reset(tp);
2277 val = tr32(GRC_MISC_CFG);
2278 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2279 udelay(40);
2280 return;
f07e9af3 2281 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
0e5f784c
MC
2282 u32 phytest;
2283 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2284 u32 phy;
2285
2286 tg3_writephy(tp, MII_ADVERTISE, 0);
2287 tg3_writephy(tp, MII_BMCR,
2288 BMCR_ANENABLE | BMCR_ANRESTART);
2289
2290 tg3_writephy(tp, MII_TG3_FET_TEST,
2291 phytest | MII_TG3_FET_SHADOW_EN);
2292 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2293 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2294 tg3_writephy(tp,
2295 MII_TG3_FET_SHDW_AUXMODE4,
2296 phy);
2297 }
2298 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2299 }
2300 return;
0a459aac 2301 } else if (do_low_power) {
715116a1
MC
2302 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2303 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
0a459aac
MC
2304
2305 tg3_writephy(tp, MII_TG3_AUX_CTRL,
2306 MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
2307 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2308 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2309 MII_TG3_AUXCTL_PCTL_VREG_11V);
715116a1 2310 }
3f7045c1 2311
15c3b696
MC
2312 /* The PHY should not be powered down on some chips because
2313 * of bugs.
2314 */
2315 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2316 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2317 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
f07e9af3 2318 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
15c3b696 2319 return;
ce057f01 2320
bcb37f6c
MC
2321 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2322 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2323 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2324 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2325 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2326 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2327 }
2328
15c3b696
MC
2329 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2330}
2331
ffbcfed4
MC
2332/* tp->lock is held. */
2333static int tg3_nvram_lock(struct tg3 *tp)
2334{
2335 if (tp->tg3_flags & TG3_FLAG_NVRAM) {
2336 int i;
2337
2338 if (tp->nvram_lock_cnt == 0) {
2339 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
2340 for (i = 0; i < 8000; i++) {
2341 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
2342 break;
2343 udelay(20);
2344 }
2345 if (i == 8000) {
2346 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
2347 return -ENODEV;
2348 }
2349 }
2350 tp->nvram_lock_cnt++;
2351 }
2352 return 0;
2353}
2354
2355/* tp->lock is held. */
2356static void tg3_nvram_unlock(struct tg3 *tp)
2357{
2358 if (tp->tg3_flags & TG3_FLAG_NVRAM) {
2359 if (tp->nvram_lock_cnt > 0)
2360 tp->nvram_lock_cnt--;
2361 if (tp->nvram_lock_cnt == 0)
2362 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
2363 }
2364}
2365
2366/* tp->lock is held. */
2367static void tg3_enable_nvram_access(struct tg3 *tp)
2368{
2369 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
f66a29b0 2370 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
ffbcfed4
MC
2371 u32 nvaccess = tr32(NVRAM_ACCESS);
2372
2373 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
2374 }
2375}
2376
2377/* tp->lock is held. */
2378static void tg3_disable_nvram_access(struct tg3 *tp)
2379{
2380 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
f66a29b0 2381 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
ffbcfed4
MC
2382 u32 nvaccess = tr32(NVRAM_ACCESS);
2383
2384 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
2385 }
2386}
2387
2388static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
2389 u32 offset, u32 *val)
2390{
2391 u32 tmp;
2392 int i;
2393
2394 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
2395 return -EINVAL;
2396
2397 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
2398 EEPROM_ADDR_DEVID_MASK |
2399 EEPROM_ADDR_READ);
2400 tw32(GRC_EEPROM_ADDR,
2401 tmp |
2402 (0 << EEPROM_ADDR_DEVID_SHIFT) |
2403 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
2404 EEPROM_ADDR_ADDR_MASK) |
2405 EEPROM_ADDR_READ | EEPROM_ADDR_START);
2406
2407 for (i = 0; i < 1000; i++) {
2408 tmp = tr32(GRC_EEPROM_ADDR);
2409
2410 if (tmp & EEPROM_ADDR_COMPLETE)
2411 break;
2412 msleep(1);
2413 }
2414 if (!(tmp & EEPROM_ADDR_COMPLETE))
2415 return -EBUSY;
2416
62cedd11
MC
2417 tmp = tr32(GRC_EEPROM_DATA);
2418
2419 /*
2420 * The data will always be opposite the native endian
2421 * format. Perform a blind byteswap to compensate.
2422 */
2423 *val = swab32(tmp);
2424
ffbcfed4
MC
2425 return 0;
2426}
2427
2428#define NVRAM_CMD_TIMEOUT 10000
2429
2430static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
2431{
2432 int i;
2433
2434 tw32(NVRAM_CMD, nvram_cmd);
2435 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
2436 udelay(10);
2437 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
2438 udelay(10);
2439 break;
2440 }
2441 }
2442
2443 if (i == NVRAM_CMD_TIMEOUT)
2444 return -EBUSY;
2445
2446 return 0;
2447}
2448
2449static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
2450{
2451 if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
2452 (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
2453 (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
2454 !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
2455 (tp->nvram_jedecnum == JEDEC_ATMEL))
2456
2457 addr = ((addr / tp->nvram_pagesize) <<
2458 ATMEL_AT45DB0X1B_PAGE_POS) +
2459 (addr % tp->nvram_pagesize);
2460
2461 return addr;
2462}
2463
2464static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
2465{
2466 if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
2467 (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
2468 (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
2469 !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
2470 (tp->nvram_jedecnum == JEDEC_ATMEL))
2471
2472 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
2473 tp->nvram_pagesize) +
2474 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
2475
2476 return addr;
2477}
2478
e4f34110
MC
2479/* NOTE: Data read in from NVRAM is byteswapped according to
2480 * the byteswapping settings for all other register accesses.
2481 * tg3 devices are BE devices, so on a BE machine, the data
2482 * returned will be exactly as it is seen in NVRAM. On a LE
2483 * machine, the 32-bit value will be byteswapped.
2484 */
ffbcfed4
MC
2485static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
2486{
2487 int ret;
2488
2489 if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
2490 return tg3_nvram_read_using_eeprom(tp, offset, val);
2491
2492 offset = tg3_nvram_phys_addr(tp, offset);
2493
2494 if (offset > NVRAM_ADDR_MSK)
2495 return -EINVAL;
2496
2497 ret = tg3_nvram_lock(tp);
2498 if (ret)
2499 return ret;
2500
2501 tg3_enable_nvram_access(tp);
2502
2503 tw32(NVRAM_ADDR, offset);
2504 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
2505 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
2506
2507 if (ret == 0)
e4f34110 2508 *val = tr32(NVRAM_RDDATA);
ffbcfed4
MC
2509
2510 tg3_disable_nvram_access(tp);
2511
2512 tg3_nvram_unlock(tp);
2513
2514 return ret;
2515}
2516
a9dc529d
MC
2517/* Ensures NVRAM data is in bytestream format. */
2518static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
ffbcfed4
MC
2519{
2520 u32 v;
a9dc529d 2521 int res = tg3_nvram_read(tp, offset, &v);
ffbcfed4 2522 if (!res)
a9dc529d 2523 *val = cpu_to_be32(v);
ffbcfed4
MC
2524 return res;
2525}
2526
3f007891
MC
2527/* tp->lock is held. */
2528static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
2529{
2530 u32 addr_high, addr_low;
2531 int i;
2532
2533 addr_high = ((tp->dev->dev_addr[0] << 8) |
2534 tp->dev->dev_addr[1]);
2535 addr_low = ((tp->dev->dev_addr[2] << 24) |
2536 (tp->dev->dev_addr[3] << 16) |
2537 (tp->dev->dev_addr[4] << 8) |
2538 (tp->dev->dev_addr[5] << 0));
2539 for (i = 0; i < 4; i++) {
2540 if (i == 1 && skip_mac_1)
2541 continue;
2542 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
2543 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
2544 }
2545
2546 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2547 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2548 for (i = 0; i < 12; i++) {
2549 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
2550 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
2551 }
2552 }
2553
2554 addr_high = (tp->dev->dev_addr[0] +
2555 tp->dev->dev_addr[1] +
2556 tp->dev->dev_addr[2] +
2557 tp->dev->dev_addr[3] +
2558 tp->dev->dev_addr[4] +
2559 tp->dev->dev_addr[5]) &
2560 TX_BACKOFF_SEED_MASK;
2561 tw32(MAC_TX_BACKOFF_SEED, addr_high);
2562}
2563
c866b7ea 2564static void tg3_enable_register_access(struct tg3 *tp)
1da177e4 2565{
c866b7ea
RW
2566 /*
2567 * Make sure register accesses (indirect or otherwise) will function
2568 * correctly.
1da177e4
LT
2569 */
2570 pci_write_config_dword(tp->pdev,
c866b7ea
RW
2571 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
2572}
1da177e4 2573
c866b7ea
RW
2574static int tg3_power_up(struct tg3 *tp)
2575{
2576 tg3_enable_register_access(tp);
8c6bda1a 2577
c866b7ea 2578 pci_set_power_state(tp->pdev, PCI_D0);
1da177e4 2579
c866b7ea
RW
2580 /* Switch out of Vaux if it is a NIC */
2581 if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
2582 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
1da177e4 2583
c866b7ea
RW
2584 return 0;
2585}
1da177e4 2586
c866b7ea
RW
2587static int tg3_power_down_prepare(struct tg3 *tp)
2588{
2589 u32 misc_host_ctrl;
2590 bool device_should_wake, do_low_power;
2591
2592 tg3_enable_register_access(tp);
5e7dfd0f
MC
2593
2594 /* Restore the CLKREQ setting. */
2595 if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
2596 u16 lnkctl;
2597
2598 pci_read_config_word(tp->pdev,
2599 tp->pcie_cap + PCI_EXP_LNKCTL,
2600 &lnkctl);
2601 lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
2602 pci_write_config_word(tp->pdev,
2603 tp->pcie_cap + PCI_EXP_LNKCTL,
2604 lnkctl);
2605 }
2606
1da177e4
LT
2607 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
2608 tw32(TG3PCI_MISC_HOST_CTRL,
2609 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
2610
c866b7ea 2611 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
05ac4cb7
MC
2612 (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
2613
dd477003 2614 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
0a459aac 2615 do_low_power = false;
f07e9af3 2616 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
80096068 2617 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
b02fd9e3 2618 struct phy_device *phydev;
0a459aac 2619 u32 phyid, advertising;
b02fd9e3 2620
3f0e3ad7 2621 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 2622
80096068 2623 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
2624
2625 tp->link_config.orig_speed = phydev->speed;
2626 tp->link_config.orig_duplex = phydev->duplex;
2627 tp->link_config.orig_autoneg = phydev->autoneg;
2628 tp->link_config.orig_advertising = phydev->advertising;
2629
2630 advertising = ADVERTISED_TP |
2631 ADVERTISED_Pause |
2632 ADVERTISED_Autoneg |
2633 ADVERTISED_10baseT_Half;
2634
2635 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
05ac4cb7 2636 device_should_wake) {
b02fd9e3
MC
2637 if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
2638 advertising |=
2639 ADVERTISED_100baseT_Half |
2640 ADVERTISED_100baseT_Full |
2641 ADVERTISED_10baseT_Full;
2642 else
2643 advertising |= ADVERTISED_10baseT_Full;
2644 }
2645
2646 phydev->advertising = advertising;
2647
2648 phy_start_aneg(phydev);
0a459aac
MC
2649
2650 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
6a443a0f
MC
2651 if (phyid != PHY_ID_BCMAC131) {
2652 phyid &= PHY_BCM_OUI_MASK;
2653 if (phyid == PHY_BCM_OUI_1 ||
2654 phyid == PHY_BCM_OUI_2 ||
2655 phyid == PHY_BCM_OUI_3)
0a459aac
MC
2656 do_low_power = true;
2657 }
b02fd9e3 2658 }
dd477003 2659 } else {
2023276e 2660 do_low_power = true;
0a459aac 2661
80096068
MC
2662 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
2663 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
2664 tp->link_config.orig_speed = tp->link_config.speed;
2665 tp->link_config.orig_duplex = tp->link_config.duplex;
2666 tp->link_config.orig_autoneg = tp->link_config.autoneg;
2667 }
1da177e4 2668
f07e9af3 2669 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
dd477003
MC
2670 tp->link_config.speed = SPEED_10;
2671 tp->link_config.duplex = DUPLEX_HALF;
2672 tp->link_config.autoneg = AUTONEG_ENABLE;
2673 tg3_setup_phy(tp, 0);
2674 }
1da177e4
LT
2675 }
2676
b5d3772c
MC
2677 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
2678 u32 val;
2679
2680 val = tr32(GRC_VCPU_EXT_CTRL);
2681 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
2682 } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
6921d201
MC
2683 int i;
2684 u32 val;
2685
2686 for (i = 0; i < 200; i++) {
2687 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
2688 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
2689 break;
2690 msleep(1);
2691 }
2692 }
a85feb8c
GZ
2693 if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
2694 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
2695 WOL_DRV_STATE_SHUTDOWN |
2696 WOL_DRV_WOL |
2697 WOL_SET_MAGIC_PKT);
6921d201 2698
05ac4cb7 2699 if (device_should_wake) {
1da177e4
LT
2700 u32 mac_mode;
2701
f07e9af3 2702 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
0a459aac 2703 if (do_low_power) {
dd477003
MC
2704 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
2705 udelay(40);
2706 }
1da177e4 2707
f07e9af3 2708 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
3f7045c1
MC
2709 mac_mode = MAC_MODE_PORT_MODE_GMII;
2710 else
2711 mac_mode = MAC_MODE_PORT_MODE_MII;
1da177e4 2712
e8f3f6ca
MC
2713 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
2714 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2715 ASIC_REV_5700) {
2716 u32 speed = (tp->tg3_flags &
2717 TG3_FLAG_WOL_SPEED_100MB) ?
2718 SPEED_100 : SPEED_10;
2719 if (tg3_5700_link_polarity(tp, speed))
2720 mac_mode |= MAC_MODE_LINK_POLARITY;
2721 else
2722 mac_mode &= ~MAC_MODE_LINK_POLARITY;
2723 }
1da177e4
LT
2724 } else {
2725 mac_mode = MAC_MODE_PORT_MODE_TBI;
2726 }
2727
cbf46853 2728 if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
1da177e4
LT
2729 tw32(MAC_LED_CTRL, tp->led_ctrl);
2730
05ac4cb7
MC
2731 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
2732 if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
2733 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
2734 ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
2735 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
2736 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
1da177e4 2737
d2394e6b
MC
2738 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
2739 mac_mode |= MAC_MODE_APE_TX_EN |
2740 MAC_MODE_APE_RX_EN |
2741 MAC_MODE_TDE_ENABLE;
3bda1258 2742
1da177e4
LT
2743 tw32_f(MAC_MODE, mac_mode);
2744 udelay(100);
2745
2746 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
2747 udelay(10);
2748 }
2749
2750 if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
2751 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2752 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
2753 u32 base_val;
2754
2755 base_val = tp->pci_clock_ctrl;
2756 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
2757 CLOCK_CTRL_TXCLK_DISABLE);
2758
b401e9e2
MC
2759 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
2760 CLOCK_CTRL_PWRDOWN_PLL133, 40);
d7b0a857 2761 } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
795d01c5 2762 (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
d7b0a857 2763 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
4cf78e4f 2764 /* do nothing */
85e94ced 2765 } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
1da177e4
LT
2766 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
2767 u32 newbits1, newbits2;
2768
2769 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2770 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2771 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
2772 CLOCK_CTRL_TXCLK_DISABLE |
2773 CLOCK_CTRL_ALTCLK);
2774 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
2775 } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
2776 newbits1 = CLOCK_CTRL_625_CORE;
2777 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
2778 } else {
2779 newbits1 = CLOCK_CTRL_ALTCLK;
2780 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
2781 }
2782
b401e9e2
MC
2783 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
2784 40);
1da177e4 2785
b401e9e2
MC
2786 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
2787 40);
1da177e4
LT
2788
2789 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
2790 u32 newbits3;
2791
2792 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2793 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2794 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
2795 CLOCK_CTRL_TXCLK_DISABLE |
2796 CLOCK_CTRL_44MHZ_CORE);
2797 } else {
2798 newbits3 = CLOCK_CTRL_44MHZ_CORE;
2799 }
2800
b401e9e2
MC
2801 tw32_wait_f(TG3PCI_CLOCK_CTRL,
2802 tp->pci_clock_ctrl | newbits3, 40);
1da177e4
LT
2803 }
2804 }
2805
05ac4cb7 2806 if (!(device_should_wake) &&
22435849 2807 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
0a459aac 2808 tg3_power_down_phy(tp, do_low_power);
6921d201 2809
1da177e4
LT
2810 tg3_frob_aux_power(tp);
2811
2812 /* Workaround for unstable PLL clock */
2813 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
2814 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
2815 u32 val = tr32(0x7d00);
2816
2817 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
2818 tw32(0x7d00, val);
6921d201 2819 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
ec41c7df
MC
2820 int err;
2821
2822 err = tg3_nvram_lock(tp);
1da177e4 2823 tg3_halt_cpu(tp, RX_CPU_BASE);
ec41c7df
MC
2824 if (!err)
2825 tg3_nvram_unlock(tp);
6921d201 2826 }
1da177e4
LT
2827 }
2828
bbadf503
MC
2829 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
2830
c866b7ea
RW
2831 return 0;
2832}
12dac075 2833
c866b7ea
RW
2834static void tg3_power_down(struct tg3 *tp)
2835{
2836 tg3_power_down_prepare(tp);
1da177e4 2837
c866b7ea
RW
2838 pci_wake_from_d3(tp->pdev, tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
2839 pci_set_power_state(tp->pdev, PCI_D3hot);
1da177e4
LT
2840}
2841
1da177e4
LT
2842static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
2843{
2844 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
2845 case MII_TG3_AUX_STAT_10HALF:
2846 *speed = SPEED_10;
2847 *duplex = DUPLEX_HALF;
2848 break;
2849
2850 case MII_TG3_AUX_STAT_10FULL:
2851 *speed = SPEED_10;
2852 *duplex = DUPLEX_FULL;
2853 break;
2854
2855 case MII_TG3_AUX_STAT_100HALF:
2856 *speed = SPEED_100;
2857 *duplex = DUPLEX_HALF;
2858 break;
2859
2860 case MII_TG3_AUX_STAT_100FULL:
2861 *speed = SPEED_100;
2862 *duplex = DUPLEX_FULL;
2863 break;
2864
2865 case MII_TG3_AUX_STAT_1000HALF:
2866 *speed = SPEED_1000;
2867 *duplex = DUPLEX_HALF;
2868 break;
2869
2870 case MII_TG3_AUX_STAT_1000FULL:
2871 *speed = SPEED_1000;
2872 *duplex = DUPLEX_FULL;
2873 break;
2874
2875 default:
f07e9af3 2876 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
715116a1
MC
2877 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
2878 SPEED_10;
2879 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
2880 DUPLEX_HALF;
2881 break;
2882 }
1da177e4
LT
2883 *speed = SPEED_INVALID;
2884 *duplex = DUPLEX_INVALID;
2885 break;
855e1111 2886 }
1da177e4
LT
2887}
2888
2889static void tg3_phy_copper_begin(struct tg3 *tp)
2890{
2891 u32 new_adv;
2892 int i;
2893
80096068 2894 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
1da177e4
LT
2895 /* Entering low power mode. Disable gigabit and
2896 * 100baseT advertisements.
2897 */
2898 tg3_writephy(tp, MII_TG3_CTRL, 0);
2899
2900 new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
2901 ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
2902 if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
2903 new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
2904
2905 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2906 } else if (tp->link_config.speed == SPEED_INVALID) {
f07e9af3 2907 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
1da177e4
LT
2908 tp->link_config.advertising &=
2909 ~(ADVERTISED_1000baseT_Half |
2910 ADVERTISED_1000baseT_Full);
2911
ba4d07a8 2912 new_adv = ADVERTISE_CSMA;
1da177e4
LT
2913 if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
2914 new_adv |= ADVERTISE_10HALF;
2915 if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
2916 new_adv |= ADVERTISE_10FULL;
2917 if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
2918 new_adv |= ADVERTISE_100HALF;
2919 if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
2920 new_adv |= ADVERTISE_100FULL;
ba4d07a8
MC
2921
2922 new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
2923
1da177e4
LT
2924 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2925
2926 if (tp->link_config.advertising &
2927 (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
2928 new_adv = 0;
2929 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
2930 new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
2931 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
2932 new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
f07e9af3 2933 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY) &&
1da177e4
LT
2934 (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
2935 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
2936 new_adv |= (MII_TG3_CTRL_AS_MASTER |
2937 MII_TG3_CTRL_ENABLE_AS_MASTER);
2938 tg3_writephy(tp, MII_TG3_CTRL, new_adv);
2939 } else {
2940 tg3_writephy(tp, MII_TG3_CTRL, 0);
2941 }
2942 } else {
ba4d07a8
MC
2943 new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
2944 new_adv |= ADVERTISE_CSMA;
2945
1da177e4
LT
2946 /* Asking for a specific link mode. */
2947 if (tp->link_config.speed == SPEED_1000) {
1da177e4
LT
2948 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2949
2950 if (tp->link_config.duplex == DUPLEX_FULL)
2951 new_adv = MII_TG3_CTRL_ADV_1000_FULL;
2952 else
2953 new_adv = MII_TG3_CTRL_ADV_1000_HALF;
2954 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
2955 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
2956 new_adv |= (MII_TG3_CTRL_AS_MASTER |
2957 MII_TG3_CTRL_ENABLE_AS_MASTER);
1da177e4 2958 } else {
1da177e4
LT
2959 if (tp->link_config.speed == SPEED_100) {
2960 if (tp->link_config.duplex == DUPLEX_FULL)
2961 new_adv |= ADVERTISE_100FULL;
2962 else
2963 new_adv |= ADVERTISE_100HALF;
2964 } else {
2965 if (tp->link_config.duplex == DUPLEX_FULL)
2966 new_adv |= ADVERTISE_10FULL;
2967 else
2968 new_adv |= ADVERTISE_10HALF;
2969 }
2970 tg3_writephy(tp, MII_ADVERTISE, new_adv);
ba4d07a8
MC
2971
2972 new_adv = 0;
1da177e4 2973 }
ba4d07a8
MC
2974
2975 tg3_writephy(tp, MII_TG3_CTRL, new_adv);
1da177e4
LT
2976 }
2977
52b02d04 2978 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
a6b68dab 2979 u32 val;
52b02d04
MC
2980
2981 tw32(TG3_CPMU_EEE_MODE,
2982 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
2983
2984 /* Enable SM_DSP clock and tx 6dB coding. */
2985 val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
2986 MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
2987 MII_TG3_AUXCTL_ACTL_TX_6DB;
2988 tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
2989
21a00ab2
MC
2990 switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
2991 case ASIC_REV_5717:
2992 case ASIC_REV_57765:
2993 if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
2994 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
2995 MII_TG3_DSP_CH34TP2_HIBW01);
2996 /* Fall through */
2997 case ASIC_REV_5719:
2998 val = MII_TG3_DSP_TAP26_ALNOKO |
2999 MII_TG3_DSP_TAP26_RMRXSTO |
3000 MII_TG3_DSP_TAP26_OPCSINPT;
3001 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
3002 }
52b02d04 3003
a6b68dab 3004 val = 0;
52b02d04
MC
3005 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
3006 /* Advertise 100-BaseTX EEE ability */
3007 if (tp->link_config.advertising &
3110f5f5
MC
3008 ADVERTISED_100baseT_Full)
3009 val |= MDIO_AN_EEE_ADV_100TX;
52b02d04
MC
3010 /* Advertise 1000-BaseT EEE ability */
3011 if (tp->link_config.advertising &
3110f5f5
MC
3012 ADVERTISED_1000baseT_Full)
3013 val |= MDIO_AN_EEE_ADV_1000T;
52b02d04 3014 }
3110f5f5 3015 tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
52b02d04
MC
3016
3017 /* Turn off SM_DSP clock. */
3018 val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
3019 MII_TG3_AUXCTL_ACTL_TX_6DB;
3020 tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
3021 }
3022
1da177e4
LT
3023 if (tp->link_config.autoneg == AUTONEG_DISABLE &&
3024 tp->link_config.speed != SPEED_INVALID) {
3025 u32 bmcr, orig_bmcr;
3026
3027 tp->link_config.active_speed = tp->link_config.speed;
3028 tp->link_config.active_duplex = tp->link_config.duplex;
3029
3030 bmcr = 0;
3031 switch (tp->link_config.speed) {
3032 default:
3033 case SPEED_10:
3034 break;
3035
3036 case SPEED_100:
3037 bmcr |= BMCR_SPEED100;
3038 break;
3039
3040 case SPEED_1000:
3041 bmcr |= TG3_BMCR_SPEED1000;
3042 break;
855e1111 3043 }
1da177e4
LT
3044
3045 if (tp->link_config.duplex == DUPLEX_FULL)
3046 bmcr |= BMCR_FULLDPLX;
3047
3048 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
3049 (bmcr != orig_bmcr)) {
3050 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
3051 for (i = 0; i < 1500; i++) {
3052 u32 tmp;
3053
3054 udelay(10);
3055 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
3056 tg3_readphy(tp, MII_BMSR, &tmp))
3057 continue;
3058 if (!(tmp & BMSR_LSTATUS)) {
3059 udelay(40);
3060 break;
3061 }
3062 }
3063 tg3_writephy(tp, MII_BMCR, bmcr);
3064 udelay(40);
3065 }
3066 } else {
3067 tg3_writephy(tp, MII_BMCR,
3068 BMCR_ANENABLE | BMCR_ANRESTART);
3069 }
3070}
3071
3072static int tg3_init_5401phy_dsp(struct tg3 *tp)
3073{
3074 int err;
3075
3076 /* Turn off tap power management. */
3077 /* Set Extended packet length bit */
3078 err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
3079
6ee7c0a0
MC
3080 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
3081 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
3082 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
3083 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
3084 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
1da177e4
LT
3085
3086 udelay(40);
3087
3088 return err;
3089}
3090
3600d918 3091static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
1da177e4 3092{
3600d918
MC
3093 u32 adv_reg, all_mask = 0;
3094
3095 if (mask & ADVERTISED_10baseT_Half)
3096 all_mask |= ADVERTISE_10HALF;
3097 if (mask & ADVERTISED_10baseT_Full)
3098 all_mask |= ADVERTISE_10FULL;
3099 if (mask & ADVERTISED_100baseT_Half)
3100 all_mask |= ADVERTISE_100HALF;
3101 if (mask & ADVERTISED_100baseT_Full)
3102 all_mask |= ADVERTISE_100FULL;
1da177e4
LT
3103
3104 if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
3105 return 0;
3106
1da177e4
LT
3107 if ((adv_reg & all_mask) != all_mask)
3108 return 0;
f07e9af3 3109 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
1da177e4
LT
3110 u32 tg3_ctrl;
3111
3600d918
MC
3112 all_mask = 0;
3113 if (mask & ADVERTISED_1000baseT_Half)
3114 all_mask |= ADVERTISE_1000HALF;
3115 if (mask & ADVERTISED_1000baseT_Full)
3116 all_mask |= ADVERTISE_1000FULL;
3117
1da177e4
LT
3118 if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
3119 return 0;
3120
1da177e4
LT
3121 if ((tg3_ctrl & all_mask) != all_mask)
3122 return 0;
3123 }
3124 return 1;
3125}
3126
ef167e27
MC
3127static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
3128{
3129 u32 curadv, reqadv;
3130
3131 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
3132 return 1;
3133
3134 curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3135 reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
3136
3137 if (tp->link_config.active_duplex == DUPLEX_FULL) {
3138 if (curadv != reqadv)
3139 return 0;
3140
3141 if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
3142 tg3_readphy(tp, MII_LPA, rmtadv);
3143 } else {
3144 /* Reprogram the advertisement register, even if it
3145 * does not affect the current link. If the link
3146 * gets renegotiated in the future, we can save an
3147 * additional renegotiation cycle by advertising
3148 * it correctly in the first place.
3149 */
3150 if (curadv != reqadv) {
3151 *lcladv &= ~(ADVERTISE_PAUSE_CAP |
3152 ADVERTISE_PAUSE_ASYM);
3153 tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
3154 }
3155 }
3156
3157 return 1;
3158}
3159
1da177e4
LT
3160static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
3161{
3162 int current_link_up;
f833c4c1 3163 u32 bmsr, val;
ef167e27 3164 u32 lcl_adv, rmt_adv;
1da177e4
LT
3165 u16 current_speed;
3166 u8 current_duplex;
3167 int i, err;
3168
3169 tw32(MAC_EVENT, 0);
3170
3171 tw32_f(MAC_STATUS,
3172 (MAC_STATUS_SYNC_CHANGED |
3173 MAC_STATUS_CFG_CHANGED |
3174 MAC_STATUS_MI_COMPLETION |
3175 MAC_STATUS_LNKSTATE_CHANGED));
3176 udelay(40);
3177
8ef21428
MC
3178 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
3179 tw32_f(MAC_MI_MODE,
3180 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
3181 udelay(80);
3182 }
1da177e4
LT
3183
3184 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
3185
3186 /* Some third-party PHYs need to be reset on link going
3187 * down.
3188 */
3189 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3190 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3191 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
3192 netif_carrier_ok(tp->dev)) {
3193 tg3_readphy(tp, MII_BMSR, &bmsr);
3194 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3195 !(bmsr & BMSR_LSTATUS))
3196 force_reset = 1;
3197 }
3198 if (force_reset)
3199 tg3_phy_reset(tp);
3200
79eb6904 3201 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
3202 tg3_readphy(tp, MII_BMSR, &bmsr);
3203 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
3204 !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
3205 bmsr = 0;
3206
3207 if (!(bmsr & BMSR_LSTATUS)) {
3208 err = tg3_init_5401phy_dsp(tp);
3209 if (err)
3210 return err;
3211
3212 tg3_readphy(tp, MII_BMSR, &bmsr);
3213 for (i = 0; i < 1000; i++) {
3214 udelay(10);
3215 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3216 (bmsr & BMSR_LSTATUS)) {
3217 udelay(40);
3218 break;
3219 }
3220 }
3221
79eb6904
MC
3222 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
3223 TG3_PHY_REV_BCM5401_B0 &&
1da177e4
LT
3224 !(bmsr & BMSR_LSTATUS) &&
3225 tp->link_config.active_speed == SPEED_1000) {
3226 err = tg3_phy_reset(tp);
3227 if (!err)
3228 err = tg3_init_5401phy_dsp(tp);
3229 if (err)
3230 return err;
3231 }
3232 }
3233 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3234 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
3235 /* 5701 {A0,B0} CRC bug workaround */
3236 tg3_writephy(tp, 0x15, 0x0a75);
f08aa1a8
MC
3237 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
3238 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
3239 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
1da177e4
LT
3240 }
3241
3242 /* Clear pending interrupts... */
f833c4c1
MC
3243 tg3_readphy(tp, MII_TG3_ISTAT, &val);
3244 tg3_readphy(tp, MII_TG3_ISTAT, &val);
1da177e4 3245
f07e9af3 3246 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
1da177e4 3247 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
f07e9af3 3248 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
1da177e4
LT
3249 tg3_writephy(tp, MII_TG3_IMASK, ~0);
3250
3251 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3252 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3253 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
3254 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3255 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
3256 else
3257 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
3258 }
3259
3260 current_link_up = 0;
3261 current_speed = SPEED_INVALID;
3262 current_duplex = DUPLEX_INVALID;
3263
f07e9af3 3264 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
1da177e4
LT
3265 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
3266 tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
3267 if (!(val & (1 << 10))) {
3268 val |= (1 << 10);
3269 tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
3270 goto relink;
3271 }
3272 }
3273
3274 bmsr = 0;
3275 for (i = 0; i < 100; i++) {
3276 tg3_readphy(tp, MII_BMSR, &bmsr);
3277 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3278 (bmsr & BMSR_LSTATUS))
3279 break;
3280 udelay(40);
3281 }
3282
3283 if (bmsr & BMSR_LSTATUS) {
3284 u32 aux_stat, bmcr;
3285
3286 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
3287 for (i = 0; i < 2000; i++) {
3288 udelay(10);
3289 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
3290 aux_stat)
3291 break;
3292 }
3293
3294 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
3295 &current_speed,
3296 &current_duplex);
3297
3298 bmcr = 0;
3299 for (i = 0; i < 200; i++) {
3300 tg3_readphy(tp, MII_BMCR, &bmcr);
3301 if (tg3_readphy(tp, MII_BMCR, &bmcr))
3302 continue;
3303 if (bmcr && bmcr != 0x7fff)
3304 break;
3305 udelay(10);
3306 }
3307
ef167e27
MC
3308 lcl_adv = 0;
3309 rmt_adv = 0;
1da177e4 3310
ef167e27
MC
3311 tp->link_config.active_speed = current_speed;
3312 tp->link_config.active_duplex = current_duplex;
3313
3314 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
3315 if ((bmcr & BMCR_ANENABLE) &&
3316 tg3_copper_is_advertising_all(tp,
3317 tp->link_config.advertising)) {
3318 if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
3319 &rmt_adv))
3320 current_link_up = 1;
1da177e4
LT
3321 }
3322 } else {
3323 if (!(bmcr & BMCR_ANENABLE) &&
3324 tp->link_config.speed == current_speed &&
ef167e27
MC
3325 tp->link_config.duplex == current_duplex &&
3326 tp->link_config.flowctrl ==
3327 tp->link_config.active_flowctrl) {
1da177e4 3328 current_link_up = 1;
1da177e4
LT
3329 }
3330 }
3331
ef167e27
MC
3332 if (current_link_up == 1 &&
3333 tp->link_config.active_duplex == DUPLEX_FULL)
3334 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1da177e4
LT
3335 }
3336
1da177e4 3337relink:
80096068 3338 if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
1da177e4
LT
3339 tg3_phy_copper_begin(tp);
3340
f833c4c1
MC
3341 tg3_readphy(tp, MII_BMSR, &bmsr);
3342 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3343 (bmsr & BMSR_LSTATUS))
1da177e4
LT
3344 current_link_up = 1;
3345 }
3346
3347 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
3348 if (current_link_up == 1) {
3349 if (tp->link_config.active_speed == SPEED_100 ||
3350 tp->link_config.active_speed == SPEED_10)
3351 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3352 else
3353 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
f07e9af3 3354 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7f97a4bd
MC
3355 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3356 else
1da177e4
LT
3357 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
3358
3359 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
3360 if (tp->link_config.active_duplex == DUPLEX_HALF)
3361 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
3362
1da177e4 3363 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
e8f3f6ca
MC
3364 if (current_link_up == 1 &&
3365 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
1da177e4 3366 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
e8f3f6ca
MC
3367 else
3368 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
1da177e4
LT
3369 }
3370
3371 /* ??? Without this setting Netgear GA302T PHY does not
3372 * ??? send/receive packets...
3373 */
79eb6904 3374 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
1da177e4
LT
3375 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
3376 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
3377 tw32_f(MAC_MI_MODE, tp->mi_mode);
3378 udelay(80);
3379 }
3380
3381 tw32_f(MAC_MODE, tp->mac_mode);
3382 udelay(40);
3383
52b02d04
MC
3384 tg3_phy_eee_adjust(tp, current_link_up);
3385
1da177e4
LT
3386 if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
3387 /* Polled via timer. */
3388 tw32_f(MAC_EVENT, 0);
3389 } else {
3390 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3391 }
3392 udelay(40);
3393
3394 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
3395 current_link_up == 1 &&
3396 tp->link_config.active_speed == SPEED_1000 &&
3397 ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
3398 (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
3399 udelay(120);
3400 tw32_f(MAC_STATUS,
3401 (MAC_STATUS_SYNC_CHANGED |
3402 MAC_STATUS_CFG_CHANGED));
3403 udelay(40);
3404 tg3_write_mem(tp,
3405 NIC_SRAM_FIRMWARE_MBOX,
3406 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
3407 }
3408
5e7dfd0f
MC
3409 /* Prevent send BD corruption. */
3410 if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
3411 u16 oldlnkctl, newlnkctl;
3412
3413 pci_read_config_word(tp->pdev,
3414 tp->pcie_cap + PCI_EXP_LNKCTL,
3415 &oldlnkctl);
3416 if (tp->link_config.active_speed == SPEED_100 ||
3417 tp->link_config.active_speed == SPEED_10)
3418 newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
3419 else
3420 newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
3421 if (newlnkctl != oldlnkctl)
3422 pci_write_config_word(tp->pdev,
3423 tp->pcie_cap + PCI_EXP_LNKCTL,
3424 newlnkctl);
3425 }
3426
1da177e4
LT
3427 if (current_link_up != netif_carrier_ok(tp->dev)) {
3428 if (current_link_up)
3429 netif_carrier_on(tp->dev);
3430 else
3431 netif_carrier_off(tp->dev);
3432 tg3_link_report(tp);
3433 }
3434
3435 return 0;
3436}
3437
3438struct tg3_fiber_aneginfo {
3439 int state;
3440#define ANEG_STATE_UNKNOWN 0
3441#define ANEG_STATE_AN_ENABLE 1
3442#define ANEG_STATE_RESTART_INIT 2
3443#define ANEG_STATE_RESTART 3
3444#define ANEG_STATE_DISABLE_LINK_OK 4
3445#define ANEG_STATE_ABILITY_DETECT_INIT 5
3446#define ANEG_STATE_ABILITY_DETECT 6
3447#define ANEG_STATE_ACK_DETECT_INIT 7
3448#define ANEG_STATE_ACK_DETECT 8
3449#define ANEG_STATE_COMPLETE_ACK_INIT 9
3450#define ANEG_STATE_COMPLETE_ACK 10
3451#define ANEG_STATE_IDLE_DETECT_INIT 11
3452#define ANEG_STATE_IDLE_DETECT 12
3453#define ANEG_STATE_LINK_OK 13
3454#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
3455#define ANEG_STATE_NEXT_PAGE_WAIT 15
3456
3457 u32 flags;
3458#define MR_AN_ENABLE 0x00000001
3459#define MR_RESTART_AN 0x00000002
3460#define MR_AN_COMPLETE 0x00000004
3461#define MR_PAGE_RX 0x00000008
3462#define MR_NP_LOADED 0x00000010
3463#define MR_TOGGLE_TX 0x00000020
3464#define MR_LP_ADV_FULL_DUPLEX 0x00000040
3465#define MR_LP_ADV_HALF_DUPLEX 0x00000080
3466#define MR_LP_ADV_SYM_PAUSE 0x00000100
3467#define MR_LP_ADV_ASYM_PAUSE 0x00000200
3468#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
3469#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
3470#define MR_LP_ADV_NEXT_PAGE 0x00001000
3471#define MR_TOGGLE_RX 0x00002000
3472#define MR_NP_RX 0x00004000
3473
3474#define MR_LINK_OK 0x80000000
3475
3476 unsigned long link_time, cur_time;
3477
3478 u32 ability_match_cfg;
3479 int ability_match_count;
3480
3481 char ability_match, idle_match, ack_match;
3482
3483 u32 txconfig, rxconfig;
3484#define ANEG_CFG_NP 0x00000080
3485#define ANEG_CFG_ACK 0x00000040
3486#define ANEG_CFG_RF2 0x00000020
3487#define ANEG_CFG_RF1 0x00000010
3488#define ANEG_CFG_PS2 0x00000001
3489#define ANEG_CFG_PS1 0x00008000
3490#define ANEG_CFG_HD 0x00004000
3491#define ANEG_CFG_FD 0x00002000
3492#define ANEG_CFG_INVAL 0x00001f06
3493
3494};
3495#define ANEG_OK 0
3496#define ANEG_DONE 1
3497#define ANEG_TIMER_ENAB 2
3498#define ANEG_FAILED -1
3499
3500#define ANEG_STATE_SETTLE_TIME 10000
3501
3502static int tg3_fiber_aneg_smachine(struct tg3 *tp,
3503 struct tg3_fiber_aneginfo *ap)
3504{
5be73b47 3505 u16 flowctrl;
1da177e4
LT
3506 unsigned long delta;
3507 u32 rx_cfg_reg;
3508 int ret;
3509
3510 if (ap->state == ANEG_STATE_UNKNOWN) {
3511 ap->rxconfig = 0;
3512 ap->link_time = 0;
3513 ap->cur_time = 0;
3514 ap->ability_match_cfg = 0;
3515 ap->ability_match_count = 0;
3516 ap->ability_match = 0;
3517 ap->idle_match = 0;
3518 ap->ack_match = 0;
3519 }
3520 ap->cur_time++;
3521
3522 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
3523 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
3524
3525 if (rx_cfg_reg != ap->ability_match_cfg) {
3526 ap->ability_match_cfg = rx_cfg_reg;
3527 ap->ability_match = 0;
3528 ap->ability_match_count = 0;
3529 } else {
3530 if (++ap->ability_match_count > 1) {
3531 ap->ability_match = 1;
3532 ap->ability_match_cfg = rx_cfg_reg;
3533 }
3534 }
3535 if (rx_cfg_reg & ANEG_CFG_ACK)
3536 ap->ack_match = 1;
3537 else
3538 ap->ack_match = 0;
3539
3540 ap->idle_match = 0;
3541 } else {
3542 ap->idle_match = 1;
3543 ap->ability_match_cfg = 0;
3544 ap->ability_match_count = 0;
3545 ap->ability_match = 0;
3546 ap->ack_match = 0;
3547
3548 rx_cfg_reg = 0;
3549 }
3550
3551 ap->rxconfig = rx_cfg_reg;
3552 ret = ANEG_OK;
3553
33f401ae 3554 switch (ap->state) {
1da177e4
LT
3555 case ANEG_STATE_UNKNOWN:
3556 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
3557 ap->state = ANEG_STATE_AN_ENABLE;
3558
3559 /* fallthru */
3560 case ANEG_STATE_AN_ENABLE:
3561 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
3562 if (ap->flags & MR_AN_ENABLE) {
3563 ap->link_time = 0;
3564 ap->cur_time = 0;
3565 ap->ability_match_cfg = 0;
3566 ap->ability_match_count = 0;
3567 ap->ability_match = 0;
3568 ap->idle_match = 0;
3569 ap->ack_match = 0;
3570
3571 ap->state = ANEG_STATE_RESTART_INIT;
3572 } else {
3573 ap->state = ANEG_STATE_DISABLE_LINK_OK;
3574 }
3575 break;
3576
3577 case ANEG_STATE_RESTART_INIT:
3578 ap->link_time = ap->cur_time;
3579 ap->flags &= ~(MR_NP_LOADED);
3580 ap->txconfig = 0;
3581 tw32(MAC_TX_AUTO_NEG, 0);
3582 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3583 tw32_f(MAC_MODE, tp->mac_mode);
3584 udelay(40);
3585
3586 ret = ANEG_TIMER_ENAB;
3587 ap->state = ANEG_STATE_RESTART;
3588
3589 /* fallthru */
3590 case ANEG_STATE_RESTART:
3591 delta = ap->cur_time - ap->link_time;
859a5887 3592 if (delta > ANEG_STATE_SETTLE_TIME)
1da177e4 3593 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
859a5887 3594 else
1da177e4 3595 ret = ANEG_TIMER_ENAB;
1da177e4
LT
3596 break;
3597
3598 case ANEG_STATE_DISABLE_LINK_OK:
3599 ret = ANEG_DONE;
3600 break;
3601
3602 case ANEG_STATE_ABILITY_DETECT_INIT:
3603 ap->flags &= ~(MR_TOGGLE_TX);
5be73b47
MC
3604 ap->txconfig = ANEG_CFG_FD;
3605 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3606 if (flowctrl & ADVERTISE_1000XPAUSE)
3607 ap->txconfig |= ANEG_CFG_PS1;
3608 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3609 ap->txconfig |= ANEG_CFG_PS2;
1da177e4
LT
3610 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3611 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3612 tw32_f(MAC_MODE, tp->mac_mode);
3613 udelay(40);
3614
3615 ap->state = ANEG_STATE_ABILITY_DETECT;
3616 break;
3617
3618 case ANEG_STATE_ABILITY_DETECT:
859a5887 3619 if (ap->ability_match != 0 && ap->rxconfig != 0)
1da177e4 3620 ap->state = ANEG_STATE_ACK_DETECT_INIT;
1da177e4
LT
3621 break;
3622
3623 case ANEG_STATE_ACK_DETECT_INIT:
3624 ap->txconfig |= ANEG_CFG_ACK;
3625 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3626 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3627 tw32_f(MAC_MODE, tp->mac_mode);
3628 udelay(40);
3629
3630 ap->state = ANEG_STATE_ACK_DETECT;
3631
3632 /* fallthru */
3633 case ANEG_STATE_ACK_DETECT:
3634 if (ap->ack_match != 0) {
3635 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
3636 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
3637 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
3638 } else {
3639 ap->state = ANEG_STATE_AN_ENABLE;
3640 }
3641 } else if (ap->ability_match != 0 &&
3642 ap->rxconfig == 0) {
3643 ap->state = ANEG_STATE_AN_ENABLE;
3644 }
3645 break;
3646
3647 case ANEG_STATE_COMPLETE_ACK_INIT:
3648 if (ap->rxconfig & ANEG_CFG_INVAL) {
3649 ret = ANEG_FAILED;
3650 break;
3651 }
3652 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
3653 MR_LP_ADV_HALF_DUPLEX |
3654 MR_LP_ADV_SYM_PAUSE |
3655 MR_LP_ADV_ASYM_PAUSE |
3656 MR_LP_ADV_REMOTE_FAULT1 |
3657 MR_LP_ADV_REMOTE_FAULT2 |
3658 MR_LP_ADV_NEXT_PAGE |
3659 MR_TOGGLE_RX |
3660 MR_NP_RX);
3661 if (ap->rxconfig & ANEG_CFG_FD)
3662 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
3663 if (ap->rxconfig & ANEG_CFG_HD)
3664 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
3665 if (ap->rxconfig & ANEG_CFG_PS1)
3666 ap->flags |= MR_LP_ADV_SYM_PAUSE;
3667 if (ap->rxconfig & ANEG_CFG_PS2)
3668 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
3669 if (ap->rxconfig & ANEG_CFG_RF1)
3670 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
3671 if (ap->rxconfig & ANEG_CFG_RF2)
3672 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
3673 if (ap->rxconfig & ANEG_CFG_NP)
3674 ap->flags |= MR_LP_ADV_NEXT_PAGE;
3675
3676 ap->link_time = ap->cur_time;
3677
3678 ap->flags ^= (MR_TOGGLE_TX);
3679 if (ap->rxconfig & 0x0008)
3680 ap->flags |= MR_TOGGLE_RX;
3681 if (ap->rxconfig & ANEG_CFG_NP)
3682 ap->flags |= MR_NP_RX;
3683 ap->flags |= MR_PAGE_RX;
3684
3685 ap->state = ANEG_STATE_COMPLETE_ACK;
3686 ret = ANEG_TIMER_ENAB;
3687 break;
3688
3689 case ANEG_STATE_COMPLETE_ACK:
3690 if (ap->ability_match != 0 &&
3691 ap->rxconfig == 0) {
3692 ap->state = ANEG_STATE_AN_ENABLE;
3693 break;
3694 }
3695 delta = ap->cur_time - ap->link_time;
3696 if (delta > ANEG_STATE_SETTLE_TIME) {
3697 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
3698 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3699 } else {
3700 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
3701 !(ap->flags & MR_NP_RX)) {
3702 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3703 } else {
3704 ret = ANEG_FAILED;
3705 }
3706 }
3707 }
3708 break;
3709
3710 case ANEG_STATE_IDLE_DETECT_INIT:
3711 ap->link_time = ap->cur_time;
3712 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3713 tw32_f(MAC_MODE, tp->mac_mode);
3714 udelay(40);
3715
3716 ap->state = ANEG_STATE_IDLE_DETECT;
3717 ret = ANEG_TIMER_ENAB;
3718 break;
3719
3720 case ANEG_STATE_IDLE_DETECT:
3721 if (ap->ability_match != 0 &&
3722 ap->rxconfig == 0) {
3723 ap->state = ANEG_STATE_AN_ENABLE;
3724 break;
3725 }
3726 delta = ap->cur_time - ap->link_time;
3727 if (delta > ANEG_STATE_SETTLE_TIME) {
3728 /* XXX another gem from the Broadcom driver :( */
3729 ap->state = ANEG_STATE_LINK_OK;
3730 }
3731 break;
3732
3733 case ANEG_STATE_LINK_OK:
3734 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
3735 ret = ANEG_DONE;
3736 break;
3737
3738 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
3739 /* ??? unimplemented */
3740 break;
3741
3742 case ANEG_STATE_NEXT_PAGE_WAIT:
3743 /* ??? unimplemented */
3744 break;
3745
3746 default:
3747 ret = ANEG_FAILED;
3748 break;
855e1111 3749 }
1da177e4
LT
3750
3751 return ret;
3752}
3753
5be73b47 3754static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
1da177e4
LT
3755{
3756 int res = 0;
3757 struct tg3_fiber_aneginfo aninfo;
3758 int status = ANEG_FAILED;
3759 unsigned int tick;
3760 u32 tmp;
3761
3762 tw32_f(MAC_TX_AUTO_NEG, 0);
3763
3764 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
3765 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
3766 udelay(40);
3767
3768 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
3769 udelay(40);
3770
3771 memset(&aninfo, 0, sizeof(aninfo));
3772 aninfo.flags |= MR_AN_ENABLE;
3773 aninfo.state = ANEG_STATE_UNKNOWN;
3774 aninfo.cur_time = 0;
3775 tick = 0;
3776 while (++tick < 195000) {
3777 status = tg3_fiber_aneg_smachine(tp, &aninfo);
3778 if (status == ANEG_DONE || status == ANEG_FAILED)
3779 break;
3780
3781 udelay(1);
3782 }
3783
3784 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3785 tw32_f(MAC_MODE, tp->mac_mode);
3786 udelay(40);
3787
5be73b47
MC
3788 *txflags = aninfo.txconfig;
3789 *rxflags = aninfo.flags;
1da177e4
LT
3790
3791 if (status == ANEG_DONE &&
3792 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
3793 MR_LP_ADV_FULL_DUPLEX)))
3794 res = 1;
3795
3796 return res;
3797}
3798
3799static void tg3_init_bcm8002(struct tg3 *tp)
3800{
3801 u32 mac_status = tr32(MAC_STATUS);
3802 int i;
3803
3804 /* Reset when initting first time or we have a link. */
3805 if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
3806 !(mac_status & MAC_STATUS_PCS_SYNCED))
3807 return;
3808
3809 /* Set PLL lock range. */
3810 tg3_writephy(tp, 0x16, 0x8007);
3811
3812 /* SW reset */
3813 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
3814
3815 /* Wait for reset to complete. */
3816 /* XXX schedule_timeout() ... */
3817 for (i = 0; i < 500; i++)
3818 udelay(10);
3819
3820 /* Config mode; select PMA/Ch 1 regs. */
3821 tg3_writephy(tp, 0x10, 0x8411);
3822
3823 /* Enable auto-lock and comdet, select txclk for tx. */
3824 tg3_writephy(tp, 0x11, 0x0a10);
3825
3826 tg3_writephy(tp, 0x18, 0x00a0);
3827 tg3_writephy(tp, 0x16, 0x41ff);
3828
3829 /* Assert and deassert POR. */
3830 tg3_writephy(tp, 0x13, 0x0400);
3831 udelay(40);
3832 tg3_writephy(tp, 0x13, 0x0000);
3833
3834 tg3_writephy(tp, 0x11, 0x0a50);
3835 udelay(40);
3836 tg3_writephy(tp, 0x11, 0x0a10);
3837
3838 /* Wait for signal to stabilize */
3839 /* XXX schedule_timeout() ... */
3840 for (i = 0; i < 15000; i++)
3841 udelay(10);
3842
3843 /* Deselect the channel register so we can read the PHYID
3844 * later.
3845 */
3846 tg3_writephy(tp, 0x10, 0x8011);
3847}
3848
3849static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
3850{
82cd3d11 3851 u16 flowctrl;
1da177e4
LT
3852 u32 sg_dig_ctrl, sg_dig_status;
3853 u32 serdes_cfg, expected_sg_dig_ctrl;
3854 int workaround, port_a;
3855 int current_link_up;
3856
3857 serdes_cfg = 0;
3858 expected_sg_dig_ctrl = 0;
3859 workaround = 0;
3860 port_a = 1;
3861 current_link_up = 0;
3862
3863 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
3864 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
3865 workaround = 1;
3866 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
3867 port_a = 0;
3868
3869 /* preserve bits 0-11,13,14 for signal pre-emphasis */
3870 /* preserve bits 20-23 for voltage regulator */
3871 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
3872 }
3873
3874 sg_dig_ctrl = tr32(SG_DIG_CTRL);
3875
3876 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
c98f6e3b 3877 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
1da177e4
LT
3878 if (workaround) {
3879 u32 val = serdes_cfg;
3880
3881 if (port_a)
3882 val |= 0xc010000;
3883 else
3884 val |= 0x4010000;
3885 tw32_f(MAC_SERDES_CFG, val);
3886 }
c98f6e3b
MC
3887
3888 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
3889 }
3890 if (mac_status & MAC_STATUS_PCS_SYNCED) {
3891 tg3_setup_flow_control(tp, 0, 0);
3892 current_link_up = 1;
3893 }
3894 goto out;
3895 }
3896
3897 /* Want auto-negotiation. */
c98f6e3b 3898 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
1da177e4 3899
82cd3d11
MC
3900 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3901 if (flowctrl & ADVERTISE_1000XPAUSE)
3902 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
3903 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3904 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
1da177e4
LT
3905
3906 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
f07e9af3 3907 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
3d3ebe74
MC
3908 tp->serdes_counter &&
3909 ((mac_status & (MAC_STATUS_PCS_SYNCED |
3910 MAC_STATUS_RCVD_CFG)) ==
3911 MAC_STATUS_PCS_SYNCED)) {
3912 tp->serdes_counter--;
3913 current_link_up = 1;
3914 goto out;
3915 }
3916restart_autoneg:
1da177e4
LT
3917 if (workaround)
3918 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
c98f6e3b 3919 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
1da177e4
LT
3920 udelay(5);
3921 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
3922
3d3ebe74 3923 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 3924 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
3925 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
3926 MAC_STATUS_SIGNAL_DET)) {
3d3ebe74 3927 sg_dig_status = tr32(SG_DIG_STATUS);
1da177e4
LT
3928 mac_status = tr32(MAC_STATUS);
3929
c98f6e3b 3930 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
1da177e4 3931 (mac_status & MAC_STATUS_PCS_SYNCED)) {
82cd3d11
MC
3932 u32 local_adv = 0, remote_adv = 0;
3933
3934 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
3935 local_adv |= ADVERTISE_1000XPAUSE;
3936 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
3937 local_adv |= ADVERTISE_1000XPSE_ASYM;
1da177e4 3938
c98f6e3b 3939 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
82cd3d11 3940 remote_adv |= LPA_1000XPAUSE;
c98f6e3b 3941 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
82cd3d11 3942 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
3943
3944 tg3_setup_flow_control(tp, local_adv, remote_adv);
3945 current_link_up = 1;
3d3ebe74 3946 tp->serdes_counter = 0;
f07e9af3 3947 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c98f6e3b 3948 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
3d3ebe74
MC
3949 if (tp->serdes_counter)
3950 tp->serdes_counter--;
1da177e4
LT
3951 else {
3952 if (workaround) {
3953 u32 val = serdes_cfg;
3954
3955 if (port_a)
3956 val |= 0xc010000;
3957 else
3958 val |= 0x4010000;
3959
3960 tw32_f(MAC_SERDES_CFG, val);
3961 }
3962
c98f6e3b 3963 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
3964 udelay(40);
3965
3966 /* Link parallel detection - link is up */
3967 /* only if we have PCS_SYNC and not */
3968 /* receiving config code words */
3969 mac_status = tr32(MAC_STATUS);
3970 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
3971 !(mac_status & MAC_STATUS_RCVD_CFG)) {
3972 tg3_setup_flow_control(tp, 0, 0);
3973 current_link_up = 1;
f07e9af3
MC
3974 tp->phy_flags |=
3975 TG3_PHYFLG_PARALLEL_DETECT;
3d3ebe74
MC
3976 tp->serdes_counter =
3977 SERDES_PARALLEL_DET_TIMEOUT;
3978 } else
3979 goto restart_autoneg;
1da177e4
LT
3980 }
3981 }
3d3ebe74
MC
3982 } else {
3983 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 3984 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
3985 }
3986
3987out:
3988 return current_link_up;
3989}
3990
3991static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
3992{
3993 int current_link_up = 0;
3994
5cf64b8a 3995 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
1da177e4 3996 goto out;
1da177e4
LT
3997
3998 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5be73b47 3999 u32 txflags, rxflags;
1da177e4 4000 int i;
6aa20a22 4001
5be73b47
MC
4002 if (fiber_autoneg(tp, &txflags, &rxflags)) {
4003 u32 local_adv = 0, remote_adv = 0;
1da177e4 4004
5be73b47
MC
4005 if (txflags & ANEG_CFG_PS1)
4006 local_adv |= ADVERTISE_1000XPAUSE;
4007 if (txflags & ANEG_CFG_PS2)
4008 local_adv |= ADVERTISE_1000XPSE_ASYM;
4009
4010 if (rxflags & MR_LP_ADV_SYM_PAUSE)
4011 remote_adv |= LPA_1000XPAUSE;
4012 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
4013 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
4014
4015 tg3_setup_flow_control(tp, local_adv, remote_adv);
4016
1da177e4
LT
4017 current_link_up = 1;
4018 }
4019 for (i = 0; i < 30; i++) {
4020 udelay(20);
4021 tw32_f(MAC_STATUS,
4022 (MAC_STATUS_SYNC_CHANGED |
4023 MAC_STATUS_CFG_CHANGED));
4024 udelay(40);
4025 if ((tr32(MAC_STATUS) &
4026 (MAC_STATUS_SYNC_CHANGED |
4027 MAC_STATUS_CFG_CHANGED)) == 0)
4028 break;
4029 }
4030
4031 mac_status = tr32(MAC_STATUS);
4032 if (current_link_up == 0 &&
4033 (mac_status & MAC_STATUS_PCS_SYNCED) &&
4034 !(mac_status & MAC_STATUS_RCVD_CFG))
4035 current_link_up = 1;
4036 } else {
5be73b47
MC
4037 tg3_setup_flow_control(tp, 0, 0);
4038
1da177e4
LT
4039 /* Forcing 1000FD link up. */
4040 current_link_up = 1;
1da177e4
LT
4041
4042 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
4043 udelay(40);
e8f3f6ca
MC
4044
4045 tw32_f(MAC_MODE, tp->mac_mode);
4046 udelay(40);
1da177e4
LT
4047 }
4048
4049out:
4050 return current_link_up;
4051}
4052
4053static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
4054{
4055 u32 orig_pause_cfg;
4056 u16 orig_active_speed;
4057 u8 orig_active_duplex;
4058 u32 mac_status;
4059 int current_link_up;
4060 int i;
4061
8d018621 4062 orig_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4063 orig_active_speed = tp->link_config.active_speed;
4064 orig_active_duplex = tp->link_config.active_duplex;
4065
4066 if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
4067 netif_carrier_ok(tp->dev) &&
4068 (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
4069 mac_status = tr32(MAC_STATUS);
4070 mac_status &= (MAC_STATUS_PCS_SYNCED |
4071 MAC_STATUS_SIGNAL_DET |
4072 MAC_STATUS_CFG_CHANGED |
4073 MAC_STATUS_RCVD_CFG);
4074 if (mac_status == (MAC_STATUS_PCS_SYNCED |
4075 MAC_STATUS_SIGNAL_DET)) {
4076 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4077 MAC_STATUS_CFG_CHANGED));
4078 return 0;
4079 }
4080 }
4081
4082 tw32_f(MAC_TX_AUTO_NEG, 0);
4083
4084 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
4085 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
4086 tw32_f(MAC_MODE, tp->mac_mode);
4087 udelay(40);
4088
79eb6904 4089 if (tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
4090 tg3_init_bcm8002(tp);
4091
4092 /* Enable link change event even when serdes polling. */
4093 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4094 udelay(40);
4095
4096 current_link_up = 0;
4097 mac_status = tr32(MAC_STATUS);
4098
4099 if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
4100 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
4101 else
4102 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
4103
898a56f8 4104 tp->napi[0].hw_status->status =
1da177e4 4105 (SD_STATUS_UPDATED |
898a56f8 4106 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
1da177e4
LT
4107
4108 for (i = 0; i < 100; i++) {
4109 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4110 MAC_STATUS_CFG_CHANGED));
4111 udelay(5);
4112 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
3d3ebe74
MC
4113 MAC_STATUS_CFG_CHANGED |
4114 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
1da177e4
LT
4115 break;
4116 }
4117
4118 mac_status = tr32(MAC_STATUS);
4119 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
4120 current_link_up = 0;
3d3ebe74
MC
4121 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
4122 tp->serdes_counter == 0) {
1da177e4
LT
4123 tw32_f(MAC_MODE, (tp->mac_mode |
4124 MAC_MODE_SEND_CONFIGS));
4125 udelay(1);
4126 tw32_f(MAC_MODE, tp->mac_mode);
4127 }
4128 }
4129
4130 if (current_link_up == 1) {
4131 tp->link_config.active_speed = SPEED_1000;
4132 tp->link_config.active_duplex = DUPLEX_FULL;
4133 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4134 LED_CTRL_LNKLED_OVERRIDE |
4135 LED_CTRL_1000MBPS_ON));
4136 } else {
4137 tp->link_config.active_speed = SPEED_INVALID;
4138 tp->link_config.active_duplex = DUPLEX_INVALID;
4139 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4140 LED_CTRL_LNKLED_OVERRIDE |
4141 LED_CTRL_TRAFFIC_OVERRIDE));
4142 }
4143
4144 if (current_link_up != netif_carrier_ok(tp->dev)) {
4145 if (current_link_up)
4146 netif_carrier_on(tp->dev);
4147 else
4148 netif_carrier_off(tp->dev);
4149 tg3_link_report(tp);
4150 } else {
8d018621 4151 u32 now_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4152 if (orig_pause_cfg != now_pause_cfg ||
4153 orig_active_speed != tp->link_config.active_speed ||
4154 orig_active_duplex != tp->link_config.active_duplex)
4155 tg3_link_report(tp);
4156 }
4157
4158 return 0;
4159}
4160
747e8f8b
MC
4161static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
4162{
4163 int current_link_up, err = 0;
4164 u32 bmsr, bmcr;
4165 u16 current_speed;
4166 u8 current_duplex;
ef167e27 4167 u32 local_adv, remote_adv;
747e8f8b
MC
4168
4169 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4170 tw32_f(MAC_MODE, tp->mac_mode);
4171 udelay(40);
4172
4173 tw32(MAC_EVENT, 0);
4174
4175 tw32_f(MAC_STATUS,
4176 (MAC_STATUS_SYNC_CHANGED |
4177 MAC_STATUS_CFG_CHANGED |
4178 MAC_STATUS_MI_COMPLETION |
4179 MAC_STATUS_LNKSTATE_CHANGED));
4180 udelay(40);
4181
4182 if (force_reset)
4183 tg3_phy_reset(tp);
4184
4185 current_link_up = 0;
4186 current_speed = SPEED_INVALID;
4187 current_duplex = DUPLEX_INVALID;
4188
4189 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4190 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4191 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
4192 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4193 bmsr |= BMSR_LSTATUS;
4194 else
4195 bmsr &= ~BMSR_LSTATUS;
4196 }
747e8f8b
MC
4197
4198 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
4199
4200 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
f07e9af3 4201 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
4202 /* do nothing, just check for link up at the end */
4203 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
4204 u32 adv, new_adv;
4205
4206 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4207 new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
4208 ADVERTISE_1000XPAUSE |
4209 ADVERTISE_1000XPSE_ASYM |
4210 ADVERTISE_SLCT);
4211
ba4d07a8 4212 new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
747e8f8b
MC
4213
4214 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
4215 new_adv |= ADVERTISE_1000XHALF;
4216 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
4217 new_adv |= ADVERTISE_1000XFULL;
4218
4219 if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
4220 tg3_writephy(tp, MII_ADVERTISE, new_adv);
4221 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
4222 tg3_writephy(tp, MII_BMCR, bmcr);
4223
4224 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3d3ebe74 4225 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
f07e9af3 4226 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4227
4228 return err;
4229 }
4230 } else {
4231 u32 new_bmcr;
4232
4233 bmcr &= ~BMCR_SPEED1000;
4234 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
4235
4236 if (tp->link_config.duplex == DUPLEX_FULL)
4237 new_bmcr |= BMCR_FULLDPLX;
4238
4239 if (new_bmcr != bmcr) {
4240 /* BMCR_SPEED1000 is a reserved bit that needs
4241 * to be set on write.
4242 */
4243 new_bmcr |= BMCR_SPEED1000;
4244
4245 /* Force a linkdown */
4246 if (netif_carrier_ok(tp->dev)) {
4247 u32 adv;
4248
4249 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4250 adv &= ~(ADVERTISE_1000XFULL |
4251 ADVERTISE_1000XHALF |
4252 ADVERTISE_SLCT);
4253 tg3_writephy(tp, MII_ADVERTISE, adv);
4254 tg3_writephy(tp, MII_BMCR, bmcr |
4255 BMCR_ANRESTART |
4256 BMCR_ANENABLE);
4257 udelay(10);
4258 netif_carrier_off(tp->dev);
4259 }
4260 tg3_writephy(tp, MII_BMCR, new_bmcr);
4261 bmcr = new_bmcr;
4262 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4263 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4264 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
4265 ASIC_REV_5714) {
4266 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4267 bmsr |= BMSR_LSTATUS;
4268 else
4269 bmsr &= ~BMSR_LSTATUS;
4270 }
f07e9af3 4271 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4272 }
4273 }
4274
4275 if (bmsr & BMSR_LSTATUS) {
4276 current_speed = SPEED_1000;
4277 current_link_up = 1;
4278 if (bmcr & BMCR_FULLDPLX)
4279 current_duplex = DUPLEX_FULL;
4280 else
4281 current_duplex = DUPLEX_HALF;
4282
ef167e27
MC
4283 local_adv = 0;
4284 remote_adv = 0;
4285
747e8f8b 4286 if (bmcr & BMCR_ANENABLE) {
ef167e27 4287 u32 common;
747e8f8b
MC
4288
4289 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
4290 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
4291 common = local_adv & remote_adv;
4292 if (common & (ADVERTISE_1000XHALF |
4293 ADVERTISE_1000XFULL)) {
4294 if (common & ADVERTISE_1000XFULL)
4295 current_duplex = DUPLEX_FULL;
4296 else
4297 current_duplex = DUPLEX_HALF;
57d8b880
MC
4298 } else if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
4299 /* Link is up via parallel detect */
859a5887 4300 } else {
747e8f8b 4301 current_link_up = 0;
859a5887 4302 }
747e8f8b
MC
4303 }
4304 }
4305
ef167e27
MC
4306 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
4307 tg3_setup_flow_control(tp, local_adv, remote_adv);
4308
747e8f8b
MC
4309 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4310 if (tp->link_config.active_duplex == DUPLEX_HALF)
4311 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4312
4313 tw32_f(MAC_MODE, tp->mac_mode);
4314 udelay(40);
4315
4316 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4317
4318 tp->link_config.active_speed = current_speed;
4319 tp->link_config.active_duplex = current_duplex;
4320
4321 if (current_link_up != netif_carrier_ok(tp->dev)) {
4322 if (current_link_up)
4323 netif_carrier_on(tp->dev);
4324 else {
4325 netif_carrier_off(tp->dev);
f07e9af3 4326 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4327 }
4328 tg3_link_report(tp);
4329 }
4330 return err;
4331}
4332
4333static void tg3_serdes_parallel_detect(struct tg3 *tp)
4334{
3d3ebe74 4335 if (tp->serdes_counter) {
747e8f8b 4336 /* Give autoneg time to complete. */
3d3ebe74 4337 tp->serdes_counter--;
747e8f8b
MC
4338 return;
4339 }
c6cdf436 4340
747e8f8b
MC
4341 if (!netif_carrier_ok(tp->dev) &&
4342 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
4343 u32 bmcr;
4344
4345 tg3_readphy(tp, MII_BMCR, &bmcr);
4346 if (bmcr & BMCR_ANENABLE) {
4347 u32 phy1, phy2;
4348
4349 /* Select shadow register 0x1f */
f08aa1a8
MC
4350 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
4351 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
747e8f8b
MC
4352
4353 /* Select expansion interrupt status register */
f08aa1a8
MC
4354 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
4355 MII_TG3_DSP_EXP1_INT_STAT);
4356 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
4357 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
4358
4359 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
4360 /* We have signal detect and not receiving
4361 * config code words, link is up by parallel
4362 * detection.
4363 */
4364
4365 bmcr &= ~BMCR_ANENABLE;
4366 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
4367 tg3_writephy(tp, MII_BMCR, bmcr);
f07e9af3 4368 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4369 }
4370 }
859a5887
MC
4371 } else if (netif_carrier_ok(tp->dev) &&
4372 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
f07e9af3 4373 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
4374 u32 phy2;
4375
4376 /* Select expansion interrupt status register */
f08aa1a8
MC
4377 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
4378 MII_TG3_DSP_EXP1_INT_STAT);
4379 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
4380 if (phy2 & 0x20) {
4381 u32 bmcr;
4382
4383 /* Config code words received, turn on autoneg. */
4384 tg3_readphy(tp, MII_BMCR, &bmcr);
4385 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
4386
f07e9af3 4387 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4388
4389 }
4390 }
4391}
4392
1da177e4
LT
4393static int tg3_setup_phy(struct tg3 *tp, int force_reset)
4394{
4395 int err;
4396
f07e9af3 4397 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4 4398 err = tg3_setup_fiber_phy(tp, force_reset);
f07e9af3 4399 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
747e8f8b 4400 err = tg3_setup_fiber_mii_phy(tp, force_reset);
859a5887 4401 else
1da177e4 4402 err = tg3_setup_copper_phy(tp, force_reset);
1da177e4 4403
bcb37f6c 4404 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
aa6c91fe
MC
4405 u32 val, scale;
4406
4407 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
4408 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
4409 scale = 65;
4410 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
4411 scale = 6;
4412 else
4413 scale = 12;
4414
4415 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
4416 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
4417 tw32(GRC_MISC_CFG, val);
4418 }
4419
1da177e4
LT
4420 if (tp->link_config.active_speed == SPEED_1000 &&
4421 tp->link_config.active_duplex == DUPLEX_HALF)
4422 tw32(MAC_TX_LENGTHS,
4423 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
4424 (6 << TX_LENGTHS_IPG_SHIFT) |
4425 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
4426 else
4427 tw32(MAC_TX_LENGTHS,
4428 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
4429 (6 << TX_LENGTHS_IPG_SHIFT) |
4430 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
4431
4432 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
4433 if (netif_carrier_ok(tp->dev)) {
4434 tw32(HOSTCC_STAT_COAL_TICKS,
15f9850d 4435 tp->coal.stats_block_coalesce_usecs);
1da177e4
LT
4436 } else {
4437 tw32(HOSTCC_STAT_COAL_TICKS, 0);
4438 }
4439 }
4440
8ed5d97e
MC
4441 if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
4442 u32 val = tr32(PCIE_PWR_MGMT_THRESH);
4443 if (!netif_carrier_ok(tp->dev))
4444 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
4445 tp->pwrmgmt_thresh;
4446 else
4447 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
4448 tw32(PCIE_PWR_MGMT_THRESH, val);
4449 }
4450
1da177e4
LT
4451 return err;
4452}
4453
66cfd1bd
MC
4454static inline int tg3_irq_sync(struct tg3 *tp)
4455{
4456 return tp->irq_sync;
4457}
4458
df3e6548
MC
4459/* This is called whenever we suspect that the system chipset is re-
4460 * ordering the sequence of MMIO to the tx send mailbox. The symptom
4461 * is bogus tx completions. We try to recover by setting the
4462 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
4463 * in the workqueue.
4464 */
4465static void tg3_tx_recover(struct tg3 *tp)
4466{
4467 BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
4468 tp->write32_tx_mbox == tg3_write_indirect_mbox);
4469
5129c3a3
MC
4470 netdev_warn(tp->dev,
4471 "The system may be re-ordering memory-mapped I/O "
4472 "cycles to the network device, attempting to recover. "
4473 "Please report the problem to the driver maintainer "
4474 "and include system chipset information.\n");
df3e6548
MC
4475
4476 spin_lock(&tp->lock);
df3e6548 4477 tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
df3e6548
MC
4478 spin_unlock(&tp->lock);
4479}
4480
f3f3f27e 4481static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
1b2a7205 4482{
f65aac16
MC
4483 /* Tell compiler to fetch tx indices from memory. */
4484 barrier();
f3f3f27e
MC
4485 return tnapi->tx_pending -
4486 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
1b2a7205
MC
4487}
4488
1da177e4
LT
4489/* Tigon3 never reports partial packet sends. So we do not
4490 * need special logic to handle SKBs that have not had all
4491 * of their frags sent yet, like SunGEM does.
4492 */
17375d25 4493static void tg3_tx(struct tg3_napi *tnapi)
1da177e4 4494{
17375d25 4495 struct tg3 *tp = tnapi->tp;
898a56f8 4496 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
f3f3f27e 4497 u32 sw_idx = tnapi->tx_cons;
fe5f5787
MC
4498 struct netdev_queue *txq;
4499 int index = tnapi - tp->napi;
4500
19cfaecc 4501 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
fe5f5787
MC
4502 index--;
4503
4504 txq = netdev_get_tx_queue(tp->dev, index);
1da177e4
LT
4505
4506 while (sw_idx != hw_idx) {
f4188d8a 4507 struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
1da177e4 4508 struct sk_buff *skb = ri->skb;
df3e6548
MC
4509 int i, tx_bug = 0;
4510
4511 if (unlikely(skb == NULL)) {
4512 tg3_tx_recover(tp);
4513 return;
4514 }
1da177e4 4515
f4188d8a 4516 pci_unmap_single(tp->pdev,
4e5e4f0d 4517 dma_unmap_addr(ri, mapping),
f4188d8a
AD
4518 skb_headlen(skb),
4519 PCI_DMA_TODEVICE);
1da177e4
LT
4520
4521 ri->skb = NULL;
4522
4523 sw_idx = NEXT_TX(sw_idx);
4524
4525 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
f3f3f27e 4526 ri = &tnapi->tx_buffers[sw_idx];
df3e6548
MC
4527 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
4528 tx_bug = 1;
f4188d8a
AD
4529
4530 pci_unmap_page(tp->pdev,
4e5e4f0d 4531 dma_unmap_addr(ri, mapping),
f4188d8a
AD
4532 skb_shinfo(skb)->frags[i].size,
4533 PCI_DMA_TODEVICE);
1da177e4
LT
4534 sw_idx = NEXT_TX(sw_idx);
4535 }
4536
f47c11ee 4537 dev_kfree_skb(skb);
df3e6548
MC
4538
4539 if (unlikely(tx_bug)) {
4540 tg3_tx_recover(tp);
4541 return;
4542 }
1da177e4
LT
4543 }
4544
f3f3f27e 4545 tnapi->tx_cons = sw_idx;
1da177e4 4546
1b2a7205
MC
4547 /* Need to make the tx_cons update visible to tg3_start_xmit()
4548 * before checking for netif_queue_stopped(). Without the
4549 * memory barrier, there is a small possibility that tg3_start_xmit()
4550 * will miss it and cause the queue to be stopped forever.
4551 */
4552 smp_mb();
4553
fe5f5787 4554 if (unlikely(netif_tx_queue_stopped(txq) &&
f3f3f27e 4555 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
fe5f5787
MC
4556 __netif_tx_lock(txq, smp_processor_id());
4557 if (netif_tx_queue_stopped(txq) &&
f3f3f27e 4558 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
fe5f5787
MC
4559 netif_tx_wake_queue(txq);
4560 __netif_tx_unlock(txq);
51b91468 4561 }
1da177e4
LT
4562}
4563
2b2cdb65
MC
4564static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
4565{
4566 if (!ri->skb)
4567 return;
4568
4e5e4f0d 4569 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
2b2cdb65
MC
4570 map_sz, PCI_DMA_FROMDEVICE);
4571 dev_kfree_skb_any(ri->skb);
4572 ri->skb = NULL;
4573}
4574
1da177e4
LT
4575/* Returns size of skb allocated or < 0 on error.
4576 *
4577 * We only need to fill in the address because the other members
4578 * of the RX descriptor are invariant, see tg3_init_rings.
4579 *
4580 * Note the purposeful assymetry of cpu vs. chip accesses. For
4581 * posting buffers we only dirty the first cache line of the RX
4582 * descriptor (containing the address). Whereas for the RX status
4583 * buffers the cpu only reads the last cacheline of the RX descriptor
4584 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
4585 */
86b21e59 4586static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
a3896167 4587 u32 opaque_key, u32 dest_idx_unmasked)
1da177e4
LT
4588{
4589 struct tg3_rx_buffer_desc *desc;
f94e290e 4590 struct ring_info *map;
1da177e4
LT
4591 struct sk_buff *skb;
4592 dma_addr_t mapping;
4593 int skb_size, dest_idx;
4594
1da177e4
LT
4595 switch (opaque_key) {
4596 case RXD_OPAQUE_RING_STD:
2c49a44d 4597 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
21f581a5
MC
4598 desc = &tpr->rx_std[dest_idx];
4599 map = &tpr->rx_std_buffers[dest_idx];
287be12e 4600 skb_size = tp->rx_pkt_map_sz;
1da177e4
LT
4601 break;
4602
4603 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 4604 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
79ed5ac7 4605 desc = &tpr->rx_jmb[dest_idx].std;
21f581a5 4606 map = &tpr->rx_jmb_buffers[dest_idx];
287be12e 4607 skb_size = TG3_RX_JMB_MAP_SZ;
1da177e4
LT
4608 break;
4609
4610 default:
4611 return -EINVAL;
855e1111 4612 }
1da177e4
LT
4613
4614 /* Do not overwrite any of the map or rp information
4615 * until we are sure we can commit to a new buffer.
4616 *
4617 * Callers depend upon this behavior and assume that
4618 * we leave everything unchanged if we fail.
4619 */
287be12e 4620 skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
1da177e4
LT
4621 if (skb == NULL)
4622 return -ENOMEM;
4623
1da177e4
LT
4624 skb_reserve(skb, tp->rx_offset);
4625
287be12e 4626 mapping = pci_map_single(tp->pdev, skb->data, skb_size,
1da177e4 4627 PCI_DMA_FROMDEVICE);
a21771dd
MC
4628 if (pci_dma_mapping_error(tp->pdev, mapping)) {
4629 dev_kfree_skb(skb);
4630 return -EIO;
4631 }
1da177e4
LT
4632
4633 map->skb = skb;
4e5e4f0d 4634 dma_unmap_addr_set(map, mapping, mapping);
1da177e4 4635
1da177e4
LT
4636 desc->addr_hi = ((u64)mapping >> 32);
4637 desc->addr_lo = ((u64)mapping & 0xffffffff);
4638
4639 return skb_size;
4640}
4641
4642/* We only need to move over in the address because the other
4643 * members of the RX descriptor are invariant. See notes above
4644 * tg3_alloc_rx_skb for full details.
4645 */
a3896167
MC
4646static void tg3_recycle_rx(struct tg3_napi *tnapi,
4647 struct tg3_rx_prodring_set *dpr,
4648 u32 opaque_key, int src_idx,
4649 u32 dest_idx_unmasked)
1da177e4 4650{
17375d25 4651 struct tg3 *tp = tnapi->tp;
1da177e4
LT
4652 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
4653 struct ring_info *src_map, *dest_map;
8fea32b9 4654 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
c6cdf436 4655 int dest_idx;
1da177e4
LT
4656
4657 switch (opaque_key) {
4658 case RXD_OPAQUE_RING_STD:
2c49a44d 4659 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
a3896167
MC
4660 dest_desc = &dpr->rx_std[dest_idx];
4661 dest_map = &dpr->rx_std_buffers[dest_idx];
4662 src_desc = &spr->rx_std[src_idx];
4663 src_map = &spr->rx_std_buffers[src_idx];
1da177e4
LT
4664 break;
4665
4666 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 4667 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
a3896167
MC
4668 dest_desc = &dpr->rx_jmb[dest_idx].std;
4669 dest_map = &dpr->rx_jmb_buffers[dest_idx];
4670 src_desc = &spr->rx_jmb[src_idx].std;
4671 src_map = &spr->rx_jmb_buffers[src_idx];
1da177e4
LT
4672 break;
4673
4674 default:
4675 return;
855e1111 4676 }
1da177e4
LT
4677
4678 dest_map->skb = src_map->skb;
4e5e4f0d
FT
4679 dma_unmap_addr_set(dest_map, mapping,
4680 dma_unmap_addr(src_map, mapping));
1da177e4
LT
4681 dest_desc->addr_hi = src_desc->addr_hi;
4682 dest_desc->addr_lo = src_desc->addr_lo;
e92967bf
MC
4683
4684 /* Ensure that the update to the skb happens after the physical
4685 * addresses have been transferred to the new BD location.
4686 */
4687 smp_wmb();
4688
1da177e4
LT
4689 src_map->skb = NULL;
4690}
4691
1da177e4
LT
4692/* The RX ring scheme is composed of multiple rings which post fresh
4693 * buffers to the chip, and one special ring the chip uses to report
4694 * status back to the host.
4695 *
4696 * The special ring reports the status of received packets to the
4697 * host. The chip does not write into the original descriptor the
4698 * RX buffer was obtained from. The chip simply takes the original
4699 * descriptor as provided by the host, updates the status and length
4700 * field, then writes this into the next status ring entry.
4701 *
4702 * Each ring the host uses to post buffers to the chip is described
4703 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
4704 * it is first placed into the on-chip ram. When the packet's length
4705 * is known, it walks down the TG3_BDINFO entries to select the ring.
4706 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
4707 * which is within the range of the new packet's length is chosen.
4708 *
4709 * The "separate ring for rx status" scheme may sound queer, but it makes
4710 * sense from a cache coherency perspective. If only the host writes
4711 * to the buffer post rings, and only the chip writes to the rx status
4712 * rings, then cache lines never move beyond shared-modified state.
4713 * If both the host and chip were to write into the same ring, cache line
4714 * eviction could occur since both entities want it in an exclusive state.
4715 */
17375d25 4716static int tg3_rx(struct tg3_napi *tnapi, int budget)
1da177e4 4717{
17375d25 4718 struct tg3 *tp = tnapi->tp;
f92905de 4719 u32 work_mask, rx_std_posted = 0;
4361935a 4720 u32 std_prod_idx, jmb_prod_idx;
72334482 4721 u32 sw_idx = tnapi->rx_rcb_ptr;
483ba50b 4722 u16 hw_idx;
1da177e4 4723 int received;
8fea32b9 4724 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
1da177e4 4725
8d9d7cfc 4726 hw_idx = *(tnapi->rx_rcb_prod_idx);
1da177e4
LT
4727 /*
4728 * We need to order the read of hw_idx and the read of
4729 * the opaque cookie.
4730 */
4731 rmb();
1da177e4
LT
4732 work_mask = 0;
4733 received = 0;
4361935a
MC
4734 std_prod_idx = tpr->rx_std_prod_idx;
4735 jmb_prod_idx = tpr->rx_jmb_prod_idx;
1da177e4 4736 while (sw_idx != hw_idx && budget > 0) {
afc081f8 4737 struct ring_info *ri;
72334482 4738 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
1da177e4
LT
4739 unsigned int len;
4740 struct sk_buff *skb;
4741 dma_addr_t dma_addr;
4742 u32 opaque_key, desc_idx, *post_ptr;
4743
4744 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
4745 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
4746 if (opaque_key == RXD_OPAQUE_RING_STD) {
8fea32b9 4747 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
4e5e4f0d 4748 dma_addr = dma_unmap_addr(ri, mapping);
21f581a5 4749 skb = ri->skb;
4361935a 4750 post_ptr = &std_prod_idx;
f92905de 4751 rx_std_posted++;
1da177e4 4752 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
8fea32b9 4753 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
4e5e4f0d 4754 dma_addr = dma_unmap_addr(ri, mapping);
21f581a5 4755 skb = ri->skb;
4361935a 4756 post_ptr = &jmb_prod_idx;
21f581a5 4757 } else
1da177e4 4758 goto next_pkt_nopost;
1da177e4
LT
4759
4760 work_mask |= opaque_key;
4761
4762 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
4763 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
4764 drop_it:
a3896167 4765 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
4766 desc_idx, *post_ptr);
4767 drop_it_no_recycle:
4768 /* Other statistics kept track of by card. */
b0057c51 4769 tp->rx_dropped++;
1da177e4
LT
4770 goto next_pkt;
4771 }
4772
ad829268
MC
4773 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
4774 ETH_FCS_LEN;
1da177e4 4775
d2757fc4 4776 if (len > TG3_RX_COPY_THRESH(tp)) {
1da177e4
LT
4777 int skb_size;
4778
86b21e59 4779 skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
afc081f8 4780 *post_ptr);
1da177e4
LT
4781 if (skb_size < 0)
4782 goto drop_it;
4783
287be12e 4784 pci_unmap_single(tp->pdev, dma_addr, skb_size,
1da177e4
LT
4785 PCI_DMA_FROMDEVICE);
4786
61e800cf
MC
4787 /* Ensure that the update to the skb happens
4788 * after the usage of the old DMA mapping.
4789 */
4790 smp_wmb();
4791
4792 ri->skb = NULL;
4793
1da177e4
LT
4794 skb_put(skb, len);
4795 } else {
4796 struct sk_buff *copy_skb;
4797
a3896167 4798 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
4799 desc_idx, *post_ptr);
4800
bf933c80 4801 copy_skb = netdev_alloc_skb(tp->dev, len +
9dc7a113 4802 TG3_RAW_IP_ALIGN);
1da177e4
LT
4803 if (copy_skb == NULL)
4804 goto drop_it_no_recycle;
4805
bf933c80 4806 skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
1da177e4
LT
4807 skb_put(copy_skb, len);
4808 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
d626f62b 4809 skb_copy_from_linear_data(skb, copy_skb->data, len);
1da177e4
LT
4810 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
4811
4812 /* We'll reuse the original ring buffer. */
4813 skb = copy_skb;
4814 }
4815
4816 if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
4817 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
4818 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
4819 >> RXD_TCPCSUM_SHIFT) == 0xffff))
4820 skb->ip_summed = CHECKSUM_UNNECESSARY;
4821 else
bc8acf2c 4822 skb_checksum_none_assert(skb);
1da177e4
LT
4823
4824 skb->protocol = eth_type_trans(skb, tp->dev);
f7b493e0
MC
4825
4826 if (len > (tp->dev->mtu + ETH_HLEN) &&
4827 skb->protocol != htons(ETH_P_8021Q)) {
4828 dev_kfree_skb(skb);
b0057c51 4829 goto drop_it_no_recycle;
f7b493e0
MC
4830 }
4831
9dc7a113 4832 if (desc->type_flags & RXD_FLAG_VLAN &&
bf933c80
MC
4833 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
4834 __vlan_hwaccel_put_tag(skb,
4835 desc->err_vlan & RXD_VLAN_MASK);
9dc7a113 4836
bf933c80 4837 napi_gro_receive(&tnapi->napi, skb);
1da177e4 4838
1da177e4
LT
4839 received++;
4840 budget--;
4841
4842next_pkt:
4843 (*post_ptr)++;
f92905de
MC
4844
4845 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
2c49a44d
MC
4846 tpr->rx_std_prod_idx = std_prod_idx &
4847 tp->rx_std_ring_mask;
86cfe4ff
MC
4848 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
4849 tpr->rx_std_prod_idx);
f92905de
MC
4850 work_mask &= ~RXD_OPAQUE_RING_STD;
4851 rx_std_posted = 0;
4852 }
1da177e4 4853next_pkt_nopost:
483ba50b 4854 sw_idx++;
7cb32cf2 4855 sw_idx &= tp->rx_ret_ring_mask;
52f6d697
MC
4856
4857 /* Refresh hw_idx to see if there is new work */
4858 if (sw_idx == hw_idx) {
8d9d7cfc 4859 hw_idx = *(tnapi->rx_rcb_prod_idx);
52f6d697
MC
4860 rmb();
4861 }
1da177e4
LT
4862 }
4863
4864 /* ACK the status ring. */
72334482
MC
4865 tnapi->rx_rcb_ptr = sw_idx;
4866 tw32_rx_mbox(tnapi->consmbox, sw_idx);
1da177e4
LT
4867
4868 /* Refill RX ring(s). */
e4af1af9 4869 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
b196c7e4 4870 if (work_mask & RXD_OPAQUE_RING_STD) {
2c49a44d
MC
4871 tpr->rx_std_prod_idx = std_prod_idx &
4872 tp->rx_std_ring_mask;
b196c7e4
MC
4873 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
4874 tpr->rx_std_prod_idx);
4875 }
4876 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
2c49a44d
MC
4877 tpr->rx_jmb_prod_idx = jmb_prod_idx &
4878 tp->rx_jmb_ring_mask;
b196c7e4
MC
4879 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
4880 tpr->rx_jmb_prod_idx);
4881 }
4882 mmiowb();
4883 } else if (work_mask) {
4884 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
4885 * updated before the producer indices can be updated.
4886 */
4887 smp_wmb();
4888
2c49a44d
MC
4889 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
4890 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
b196c7e4 4891
e4af1af9
MC
4892 if (tnapi != &tp->napi[1])
4893 napi_schedule(&tp->napi[1].napi);
1da177e4 4894 }
1da177e4
LT
4895
4896 return received;
4897}
4898
35f2d7d0 4899static void tg3_poll_link(struct tg3 *tp)
1da177e4 4900{
1da177e4
LT
4901 /* handle link change and other phy events */
4902 if (!(tp->tg3_flags &
4903 (TG3_FLAG_USE_LINKCHG_REG |
4904 TG3_FLAG_POLL_SERDES))) {
35f2d7d0
MC
4905 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
4906
1da177e4
LT
4907 if (sblk->status & SD_STATUS_LINK_CHG) {
4908 sblk->status = SD_STATUS_UPDATED |
35f2d7d0 4909 (sblk->status & ~SD_STATUS_LINK_CHG);
f47c11ee 4910 spin_lock(&tp->lock);
dd477003
MC
4911 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
4912 tw32_f(MAC_STATUS,
4913 (MAC_STATUS_SYNC_CHANGED |
4914 MAC_STATUS_CFG_CHANGED |
4915 MAC_STATUS_MI_COMPLETION |
4916 MAC_STATUS_LNKSTATE_CHANGED));
4917 udelay(40);
4918 } else
4919 tg3_setup_phy(tp, 0);
f47c11ee 4920 spin_unlock(&tp->lock);
1da177e4
LT
4921 }
4922 }
35f2d7d0
MC
4923}
4924
f89f38b8
MC
4925static int tg3_rx_prodring_xfer(struct tg3 *tp,
4926 struct tg3_rx_prodring_set *dpr,
4927 struct tg3_rx_prodring_set *spr)
b196c7e4
MC
4928{
4929 u32 si, di, cpycnt, src_prod_idx;
f89f38b8 4930 int i, err = 0;
b196c7e4
MC
4931
4932 while (1) {
4933 src_prod_idx = spr->rx_std_prod_idx;
4934
4935 /* Make sure updates to the rx_std_buffers[] entries and the
4936 * standard producer index are seen in the correct order.
4937 */
4938 smp_rmb();
4939
4940 if (spr->rx_std_cons_idx == src_prod_idx)
4941 break;
4942
4943 if (spr->rx_std_cons_idx < src_prod_idx)
4944 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
4945 else
2c49a44d
MC
4946 cpycnt = tp->rx_std_ring_mask + 1 -
4947 spr->rx_std_cons_idx;
b196c7e4 4948
2c49a44d
MC
4949 cpycnt = min(cpycnt,
4950 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
b196c7e4
MC
4951
4952 si = spr->rx_std_cons_idx;
4953 di = dpr->rx_std_prod_idx;
4954
e92967bf
MC
4955 for (i = di; i < di + cpycnt; i++) {
4956 if (dpr->rx_std_buffers[i].skb) {
4957 cpycnt = i - di;
f89f38b8 4958 err = -ENOSPC;
e92967bf
MC
4959 break;
4960 }
4961 }
4962
4963 if (!cpycnt)
4964 break;
4965
4966 /* Ensure that updates to the rx_std_buffers ring and the
4967 * shadowed hardware producer ring from tg3_recycle_skb() are
4968 * ordered correctly WRT the skb check above.
4969 */
4970 smp_rmb();
4971
b196c7e4
MC
4972 memcpy(&dpr->rx_std_buffers[di],
4973 &spr->rx_std_buffers[si],
4974 cpycnt * sizeof(struct ring_info));
4975
4976 for (i = 0; i < cpycnt; i++, di++, si++) {
4977 struct tg3_rx_buffer_desc *sbd, *dbd;
4978 sbd = &spr->rx_std[si];
4979 dbd = &dpr->rx_std[di];
4980 dbd->addr_hi = sbd->addr_hi;
4981 dbd->addr_lo = sbd->addr_lo;
4982 }
4983
2c49a44d
MC
4984 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
4985 tp->rx_std_ring_mask;
4986 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
4987 tp->rx_std_ring_mask;
b196c7e4
MC
4988 }
4989
4990 while (1) {
4991 src_prod_idx = spr->rx_jmb_prod_idx;
4992
4993 /* Make sure updates to the rx_jmb_buffers[] entries and
4994 * the jumbo producer index are seen in the correct order.
4995 */
4996 smp_rmb();
4997
4998 if (spr->rx_jmb_cons_idx == src_prod_idx)
4999 break;
5000
5001 if (spr->rx_jmb_cons_idx < src_prod_idx)
5002 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
5003 else
2c49a44d
MC
5004 cpycnt = tp->rx_jmb_ring_mask + 1 -
5005 spr->rx_jmb_cons_idx;
b196c7e4
MC
5006
5007 cpycnt = min(cpycnt,
2c49a44d 5008 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
b196c7e4
MC
5009
5010 si = spr->rx_jmb_cons_idx;
5011 di = dpr->rx_jmb_prod_idx;
5012
e92967bf
MC
5013 for (i = di; i < di + cpycnt; i++) {
5014 if (dpr->rx_jmb_buffers[i].skb) {
5015 cpycnt = i - di;
f89f38b8 5016 err = -ENOSPC;
e92967bf
MC
5017 break;
5018 }
5019 }
5020
5021 if (!cpycnt)
5022 break;
5023
5024 /* Ensure that updates to the rx_jmb_buffers ring and the
5025 * shadowed hardware producer ring from tg3_recycle_skb() are
5026 * ordered correctly WRT the skb check above.
5027 */
5028 smp_rmb();
5029
b196c7e4
MC
5030 memcpy(&dpr->rx_jmb_buffers[di],
5031 &spr->rx_jmb_buffers[si],
5032 cpycnt * sizeof(struct ring_info));
5033
5034 for (i = 0; i < cpycnt; i++, di++, si++) {
5035 struct tg3_rx_buffer_desc *sbd, *dbd;
5036 sbd = &spr->rx_jmb[si].std;
5037 dbd = &dpr->rx_jmb[di].std;
5038 dbd->addr_hi = sbd->addr_hi;
5039 dbd->addr_lo = sbd->addr_lo;
5040 }
5041
2c49a44d
MC
5042 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
5043 tp->rx_jmb_ring_mask;
5044 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
5045 tp->rx_jmb_ring_mask;
b196c7e4 5046 }
f89f38b8
MC
5047
5048 return err;
b196c7e4
MC
5049}
5050
35f2d7d0
MC
5051static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
5052{
5053 struct tg3 *tp = tnapi->tp;
1da177e4
LT
5054
5055 /* run TX completion thread */
f3f3f27e 5056 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
17375d25 5057 tg3_tx(tnapi);
6f535763 5058 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
4fd7ab59 5059 return work_done;
1da177e4
LT
5060 }
5061
1da177e4
LT
5062 /* run RX thread, within the bounds set by NAPI.
5063 * All RX "locking" is done by ensuring outside
bea3348e 5064 * code synchronizes with tg3->napi.poll()
1da177e4 5065 */
8d9d7cfc 5066 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
17375d25 5067 work_done += tg3_rx(tnapi, budget - work_done);
1da177e4 5068
b196c7e4 5069 if ((tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) && tnapi == &tp->napi[1]) {
8fea32b9 5070 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
f89f38b8 5071 int i, err = 0;
e4af1af9
MC
5072 u32 std_prod_idx = dpr->rx_std_prod_idx;
5073 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
b196c7e4 5074
e4af1af9 5075 for (i = 1; i < tp->irq_cnt; i++)
f89f38b8 5076 err |= tg3_rx_prodring_xfer(tp, dpr,
8fea32b9 5077 &tp->napi[i].prodring);
b196c7e4
MC
5078
5079 wmb();
5080
e4af1af9
MC
5081 if (std_prod_idx != dpr->rx_std_prod_idx)
5082 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5083 dpr->rx_std_prod_idx);
b196c7e4 5084
e4af1af9
MC
5085 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
5086 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5087 dpr->rx_jmb_prod_idx);
b196c7e4
MC
5088
5089 mmiowb();
f89f38b8
MC
5090
5091 if (err)
5092 tw32_f(HOSTCC_MODE, tp->coal_now);
b196c7e4
MC
5093 }
5094
6f535763
DM
5095 return work_done;
5096}
5097
35f2d7d0
MC
5098static int tg3_poll_msix(struct napi_struct *napi, int budget)
5099{
5100 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5101 struct tg3 *tp = tnapi->tp;
5102 int work_done = 0;
5103 struct tg3_hw_status *sblk = tnapi->hw_status;
5104
5105 while (1) {
5106 work_done = tg3_poll_work(tnapi, work_done, budget);
5107
5108 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
5109 goto tx_recovery;
5110
5111 if (unlikely(work_done >= budget))
5112 break;
5113
c6cdf436 5114 /* tp->last_tag is used in tg3_int_reenable() below
35f2d7d0
MC
5115 * to tell the hw how much work has been processed,
5116 * so we must read it before checking for more work.
5117 */
5118 tnapi->last_tag = sblk->status_tag;
5119 tnapi->last_irq_tag = tnapi->last_tag;
5120 rmb();
5121
5122 /* check for RX/TX work to do */
6d40db7b
MC
5123 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
5124 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
35f2d7d0
MC
5125 napi_complete(napi);
5126 /* Reenable interrupts. */
5127 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
5128 mmiowb();
5129 break;
5130 }
5131 }
5132
5133 return work_done;
5134
5135tx_recovery:
5136 /* work_done is guaranteed to be less than budget. */
5137 napi_complete(napi);
5138 schedule_work(&tp->reset_task);
5139 return work_done;
5140}
5141
6f535763
DM
5142static int tg3_poll(struct napi_struct *napi, int budget)
5143{
8ef0442f
MC
5144 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5145 struct tg3 *tp = tnapi->tp;
6f535763 5146 int work_done = 0;
898a56f8 5147 struct tg3_hw_status *sblk = tnapi->hw_status;
6f535763
DM
5148
5149 while (1) {
35f2d7d0
MC
5150 tg3_poll_link(tp);
5151
17375d25 5152 work_done = tg3_poll_work(tnapi, work_done, budget);
6f535763
DM
5153
5154 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
5155 goto tx_recovery;
5156
5157 if (unlikely(work_done >= budget))
5158 break;
5159
4fd7ab59 5160 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
17375d25 5161 /* tp->last_tag is used in tg3_int_reenable() below
4fd7ab59
MC
5162 * to tell the hw how much work has been processed,
5163 * so we must read it before checking for more work.
5164 */
898a56f8
MC
5165 tnapi->last_tag = sblk->status_tag;
5166 tnapi->last_irq_tag = tnapi->last_tag;
4fd7ab59
MC
5167 rmb();
5168 } else
5169 sblk->status &= ~SD_STATUS_UPDATED;
6f535763 5170
17375d25 5171 if (likely(!tg3_has_work(tnapi))) {
288379f0 5172 napi_complete(napi);
17375d25 5173 tg3_int_reenable(tnapi);
6f535763
DM
5174 break;
5175 }
1da177e4
LT
5176 }
5177
bea3348e 5178 return work_done;
6f535763
DM
5179
5180tx_recovery:
4fd7ab59 5181 /* work_done is guaranteed to be less than budget. */
288379f0 5182 napi_complete(napi);
6f535763 5183 schedule_work(&tp->reset_task);
4fd7ab59 5184 return work_done;
1da177e4
LT
5185}
5186
66cfd1bd
MC
5187static void tg3_napi_disable(struct tg3 *tp)
5188{
5189 int i;
5190
5191 for (i = tp->irq_cnt - 1; i >= 0; i--)
5192 napi_disable(&tp->napi[i].napi);
5193}
5194
5195static void tg3_napi_enable(struct tg3 *tp)
5196{
5197 int i;
5198
5199 for (i = 0; i < tp->irq_cnt; i++)
5200 napi_enable(&tp->napi[i].napi);
5201}
5202
5203static void tg3_napi_init(struct tg3 *tp)
5204{
5205 int i;
5206
5207 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
5208 for (i = 1; i < tp->irq_cnt; i++)
5209 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
5210}
5211
5212static void tg3_napi_fini(struct tg3 *tp)
5213{
5214 int i;
5215
5216 for (i = 0; i < tp->irq_cnt; i++)
5217 netif_napi_del(&tp->napi[i].napi);
5218}
5219
5220static inline void tg3_netif_stop(struct tg3 *tp)
5221{
5222 tp->dev->trans_start = jiffies; /* prevent tx timeout */
5223 tg3_napi_disable(tp);
5224 netif_tx_disable(tp->dev);
5225}
5226
5227static inline void tg3_netif_start(struct tg3 *tp)
5228{
5229 /* NOTE: unconditional netif_tx_wake_all_queues is only
5230 * appropriate so long as all callers are assured to
5231 * have free tx slots (such as after tg3_init_hw)
5232 */
5233 netif_tx_wake_all_queues(tp->dev);
5234
5235 tg3_napi_enable(tp);
5236 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
5237 tg3_enable_ints(tp);
5238}
5239
f47c11ee
DM
5240static void tg3_irq_quiesce(struct tg3 *tp)
5241{
4f125f42
MC
5242 int i;
5243
f47c11ee
DM
5244 BUG_ON(tp->irq_sync);
5245
5246 tp->irq_sync = 1;
5247 smp_mb();
5248
4f125f42
MC
5249 for (i = 0; i < tp->irq_cnt; i++)
5250 synchronize_irq(tp->napi[i].irq_vec);
f47c11ee
DM
5251}
5252
f47c11ee
DM
5253/* Fully shutdown all tg3 driver activity elsewhere in the system.
5254 * If irq_sync is non-zero, then the IRQ handler must be synchronized
5255 * with as well. Most of the time, this is not necessary except when
5256 * shutting down the device.
5257 */
5258static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
5259{
46966545 5260 spin_lock_bh(&tp->lock);
f47c11ee
DM
5261 if (irq_sync)
5262 tg3_irq_quiesce(tp);
f47c11ee
DM
5263}
5264
5265static inline void tg3_full_unlock(struct tg3 *tp)
5266{
f47c11ee
DM
5267 spin_unlock_bh(&tp->lock);
5268}
5269
fcfa0a32
MC
5270/* One-shot MSI handler - Chip automatically disables interrupt
5271 * after sending MSI so driver doesn't have to do it.
5272 */
7d12e780 5273static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
fcfa0a32 5274{
09943a18
MC
5275 struct tg3_napi *tnapi = dev_id;
5276 struct tg3 *tp = tnapi->tp;
fcfa0a32 5277
898a56f8 5278 prefetch(tnapi->hw_status);
0c1d0e2b
MC
5279 if (tnapi->rx_rcb)
5280 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
fcfa0a32
MC
5281
5282 if (likely(!tg3_irq_sync(tp)))
09943a18 5283 napi_schedule(&tnapi->napi);
fcfa0a32
MC
5284
5285 return IRQ_HANDLED;
5286}
5287
88b06bc2
MC
5288/* MSI ISR - No need to check for interrupt sharing and no need to
5289 * flush status block and interrupt mailbox. PCI ordering rules
5290 * guarantee that MSI will arrive after the status block.
5291 */
7d12e780 5292static irqreturn_t tg3_msi(int irq, void *dev_id)
88b06bc2 5293{
09943a18
MC
5294 struct tg3_napi *tnapi = dev_id;
5295 struct tg3 *tp = tnapi->tp;
88b06bc2 5296
898a56f8 5297 prefetch(tnapi->hw_status);
0c1d0e2b
MC
5298 if (tnapi->rx_rcb)
5299 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
88b06bc2 5300 /*
fac9b83e 5301 * Writing any value to intr-mbox-0 clears PCI INTA# and
88b06bc2 5302 * chip-internal interrupt pending events.
fac9b83e 5303 * Writing non-zero to intr-mbox-0 additional tells the
88b06bc2
MC
5304 * NIC to stop sending us irqs, engaging "in-intr-handler"
5305 * event coalescing.
5306 */
5307 tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
61487480 5308 if (likely(!tg3_irq_sync(tp)))
09943a18 5309 napi_schedule(&tnapi->napi);
61487480 5310
88b06bc2
MC
5311 return IRQ_RETVAL(1);
5312}
5313
7d12e780 5314static irqreturn_t tg3_interrupt(int irq, void *dev_id)
1da177e4 5315{
09943a18
MC
5316 struct tg3_napi *tnapi = dev_id;
5317 struct tg3 *tp = tnapi->tp;
898a56f8 5318 struct tg3_hw_status *sblk = tnapi->hw_status;
1da177e4
LT
5319 unsigned int handled = 1;
5320
1da177e4
LT
5321 /* In INTx mode, it is possible for the interrupt to arrive at
5322 * the CPU before the status block posted prior to the interrupt.
5323 * Reading the PCI State register will confirm whether the
5324 * interrupt is ours and will flush the status block.
5325 */
d18edcb2
MC
5326 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
5327 if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
5328 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5329 handled = 0;
f47c11ee 5330 goto out;
fac9b83e 5331 }
d18edcb2
MC
5332 }
5333
5334 /*
5335 * Writing any value to intr-mbox-0 clears PCI INTA# and
5336 * chip-internal interrupt pending events.
5337 * Writing non-zero to intr-mbox-0 additional tells the
5338 * NIC to stop sending us irqs, engaging "in-intr-handler"
5339 * event coalescing.
c04cb347
MC
5340 *
5341 * Flush the mailbox to de-assert the IRQ immediately to prevent
5342 * spurious interrupts. The flush impacts performance but
5343 * excessive spurious interrupts can be worse in some cases.
d18edcb2 5344 */
c04cb347 5345 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
d18edcb2
MC
5346 if (tg3_irq_sync(tp))
5347 goto out;
5348 sblk->status &= ~SD_STATUS_UPDATED;
17375d25 5349 if (likely(tg3_has_work(tnapi))) {
72334482 5350 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
09943a18 5351 napi_schedule(&tnapi->napi);
d18edcb2
MC
5352 } else {
5353 /* No work, shared interrupt perhaps? re-enable
5354 * interrupts, and flush that PCI write
5355 */
5356 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
5357 0x00000000);
fac9b83e 5358 }
f47c11ee 5359out:
fac9b83e
DM
5360 return IRQ_RETVAL(handled);
5361}
5362
7d12e780 5363static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
fac9b83e 5364{
09943a18
MC
5365 struct tg3_napi *tnapi = dev_id;
5366 struct tg3 *tp = tnapi->tp;
898a56f8 5367 struct tg3_hw_status *sblk = tnapi->hw_status;
fac9b83e
DM
5368 unsigned int handled = 1;
5369
fac9b83e
DM
5370 /* In INTx mode, it is possible for the interrupt to arrive at
5371 * the CPU before the status block posted prior to the interrupt.
5372 * Reading the PCI State register will confirm whether the
5373 * interrupt is ours and will flush the status block.
5374 */
898a56f8 5375 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
d18edcb2
MC
5376 if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
5377 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5378 handled = 0;
f47c11ee 5379 goto out;
1da177e4 5380 }
d18edcb2
MC
5381 }
5382
5383 /*
5384 * writing any value to intr-mbox-0 clears PCI INTA# and
5385 * chip-internal interrupt pending events.
5386 * writing non-zero to intr-mbox-0 additional tells the
5387 * NIC to stop sending us irqs, engaging "in-intr-handler"
5388 * event coalescing.
c04cb347
MC
5389 *
5390 * Flush the mailbox to de-assert the IRQ immediately to prevent
5391 * spurious interrupts. The flush impacts performance but
5392 * excessive spurious interrupts can be worse in some cases.
d18edcb2 5393 */
c04cb347 5394 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
624f8e50
MC
5395
5396 /*
5397 * In a shared interrupt configuration, sometimes other devices'
5398 * interrupts will scream. We record the current status tag here
5399 * so that the above check can report that the screaming interrupts
5400 * are unhandled. Eventually they will be silenced.
5401 */
898a56f8 5402 tnapi->last_irq_tag = sblk->status_tag;
624f8e50 5403
d18edcb2
MC
5404 if (tg3_irq_sync(tp))
5405 goto out;
624f8e50 5406
72334482 5407 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
624f8e50 5408
09943a18 5409 napi_schedule(&tnapi->napi);
624f8e50 5410
f47c11ee 5411out:
1da177e4
LT
5412 return IRQ_RETVAL(handled);
5413}
5414
7938109f 5415/* ISR for interrupt test */
7d12e780 5416static irqreturn_t tg3_test_isr(int irq, void *dev_id)
7938109f 5417{
09943a18
MC
5418 struct tg3_napi *tnapi = dev_id;
5419 struct tg3 *tp = tnapi->tp;
898a56f8 5420 struct tg3_hw_status *sblk = tnapi->hw_status;
7938109f 5421
f9804ddb
MC
5422 if ((sblk->status & SD_STATUS_UPDATED) ||
5423 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
b16250e3 5424 tg3_disable_ints(tp);
7938109f
MC
5425 return IRQ_RETVAL(1);
5426 }
5427 return IRQ_RETVAL(0);
5428}
5429
8e7a22e3 5430static int tg3_init_hw(struct tg3 *, int);
944d980e 5431static int tg3_halt(struct tg3 *, int, int);
1da177e4 5432
b9ec6c1b
MC
5433/* Restart hardware after configuration changes, self-test, etc.
5434 * Invoked with tp->lock held.
5435 */
5436static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
78c6146f
ED
5437 __releases(tp->lock)
5438 __acquires(tp->lock)
b9ec6c1b
MC
5439{
5440 int err;
5441
5442 err = tg3_init_hw(tp, reset_phy);
5443 if (err) {
5129c3a3
MC
5444 netdev_err(tp->dev,
5445 "Failed to re-initialize device, aborting\n");
b9ec6c1b
MC
5446 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
5447 tg3_full_unlock(tp);
5448 del_timer_sync(&tp->timer);
5449 tp->irq_sync = 0;
fed97810 5450 tg3_napi_enable(tp);
b9ec6c1b
MC
5451 dev_close(tp->dev);
5452 tg3_full_lock(tp, 0);
5453 }
5454 return err;
5455}
5456
1da177e4
LT
5457#ifdef CONFIG_NET_POLL_CONTROLLER
5458static void tg3_poll_controller(struct net_device *dev)
5459{
4f125f42 5460 int i;
88b06bc2
MC
5461 struct tg3 *tp = netdev_priv(dev);
5462
4f125f42 5463 for (i = 0; i < tp->irq_cnt; i++)
fe234f0e 5464 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
1da177e4
LT
5465}
5466#endif
5467
c4028958 5468static void tg3_reset_task(struct work_struct *work)
1da177e4 5469{
c4028958 5470 struct tg3 *tp = container_of(work, struct tg3, reset_task);
b02fd9e3 5471 int err;
1da177e4
LT
5472 unsigned int restart_timer;
5473
7faa006f 5474 tg3_full_lock(tp, 0);
7faa006f
MC
5475
5476 if (!netif_running(tp->dev)) {
7faa006f
MC
5477 tg3_full_unlock(tp);
5478 return;
5479 }
5480
5481 tg3_full_unlock(tp);
5482
b02fd9e3
MC
5483 tg3_phy_stop(tp);
5484
1da177e4
LT
5485 tg3_netif_stop(tp);
5486
f47c11ee 5487 tg3_full_lock(tp, 1);
1da177e4
LT
5488
5489 restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
5490 tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
5491
df3e6548
MC
5492 if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
5493 tp->write32_tx_mbox = tg3_write32_tx_mbox;
5494 tp->write32_rx_mbox = tg3_write_flush_reg32;
5495 tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
5496 tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
5497 }
5498
944d980e 5499 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
b02fd9e3
MC
5500 err = tg3_init_hw(tp, 1);
5501 if (err)
b9ec6c1b 5502 goto out;
1da177e4
LT
5503
5504 tg3_netif_start(tp);
5505
1da177e4
LT
5506 if (restart_timer)
5507 mod_timer(&tp->timer, jiffies + 1);
7faa006f 5508
b9ec6c1b 5509out:
7faa006f 5510 tg3_full_unlock(tp);
b02fd9e3
MC
5511
5512 if (!err)
5513 tg3_phy_start(tp);
1da177e4
LT
5514}
5515
b0408751
MC
5516static void tg3_dump_short_state(struct tg3 *tp)
5517{
05dbe005
JP
5518 netdev_err(tp->dev, "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
5519 tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
5520 netdev_err(tp->dev, "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
5521 tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
b0408751
MC
5522}
5523
1da177e4
LT
5524static void tg3_tx_timeout(struct net_device *dev)
5525{
5526 struct tg3 *tp = netdev_priv(dev);
5527
b0408751 5528 if (netif_msg_tx_err(tp)) {
05dbe005 5529 netdev_err(dev, "transmit timed out, resetting\n");
b0408751
MC
5530 tg3_dump_short_state(tp);
5531 }
1da177e4
LT
5532
5533 schedule_work(&tp->reset_task);
5534}
5535
c58ec932
MC
5536/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
5537static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
5538{
5539 u32 base = (u32) mapping & 0xffffffff;
5540
807540ba 5541 return (base > 0xffffdcc0) && (base + len + 8 < base);
c58ec932
MC
5542}
5543
72f2afb8
MC
5544/* Test for DMA addresses > 40-bit */
5545static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
5546 int len)
5547{
5548#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
6728a8e2 5549 if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
807540ba 5550 return ((u64) mapping + len) > DMA_BIT_MASK(40);
72f2afb8
MC
5551 return 0;
5552#else
5553 return 0;
5554#endif
5555}
5556
f3f3f27e 5557static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
1da177e4 5558
72f2afb8 5559/* Workaround 4GB and 40-bit hardware DMA bugs. */
24f4efd4
MC
5560static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
5561 struct sk_buff *skb, u32 last_plus_one,
5562 u32 *start, u32 base_flags, u32 mss)
1da177e4 5563{
24f4efd4 5564 struct tg3 *tp = tnapi->tp;
41588ba1 5565 struct sk_buff *new_skb;
c58ec932 5566 dma_addr_t new_addr = 0;
1da177e4 5567 u32 entry = *start;
c58ec932 5568 int i, ret = 0;
1da177e4 5569
41588ba1
MC
5570 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
5571 new_skb = skb_copy(skb, GFP_ATOMIC);
5572 else {
5573 int more_headroom = 4 - ((unsigned long)skb->data & 3);
5574
5575 new_skb = skb_copy_expand(skb,
5576 skb_headroom(skb) + more_headroom,
5577 skb_tailroom(skb), GFP_ATOMIC);
5578 }
5579
1da177e4 5580 if (!new_skb) {
c58ec932
MC
5581 ret = -1;
5582 } else {
5583 /* New SKB is guaranteed to be linear. */
5584 entry = *start;
f4188d8a
AD
5585 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
5586 PCI_DMA_TODEVICE);
5587 /* Make sure the mapping succeeded */
5588 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
5589 ret = -1;
5590 dev_kfree_skb(new_skb);
5591 new_skb = NULL;
90079ce8 5592
c58ec932
MC
5593 /* Make sure new skb does not cross any 4G boundaries.
5594 * Drop the packet if it does.
5595 */
f4188d8a
AD
5596 } else if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
5597 tg3_4g_overflow_test(new_addr, new_skb->len)) {
5598 pci_unmap_single(tp->pdev, new_addr, new_skb->len,
5599 PCI_DMA_TODEVICE);
c58ec932
MC
5600 ret = -1;
5601 dev_kfree_skb(new_skb);
5602 new_skb = NULL;
5603 } else {
f3f3f27e 5604 tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
c58ec932
MC
5605 base_flags, 1 | (mss << 1));
5606 *start = NEXT_TX(entry);
5607 }
1da177e4
LT
5608 }
5609
1da177e4
LT
5610 /* Now clean up the sw ring entries. */
5611 i = 0;
5612 while (entry != last_plus_one) {
f4188d8a
AD
5613 int len;
5614
f3f3f27e 5615 if (i == 0)
f4188d8a 5616 len = skb_headlen(skb);
f3f3f27e 5617 else
f4188d8a
AD
5618 len = skb_shinfo(skb)->frags[i-1].size;
5619
5620 pci_unmap_single(tp->pdev,
4e5e4f0d 5621 dma_unmap_addr(&tnapi->tx_buffers[entry],
f4188d8a
AD
5622 mapping),
5623 len, PCI_DMA_TODEVICE);
5624 if (i == 0) {
5625 tnapi->tx_buffers[entry].skb = new_skb;
4e5e4f0d 5626 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a
AD
5627 new_addr);
5628 } else {
f3f3f27e 5629 tnapi->tx_buffers[entry].skb = NULL;
f4188d8a 5630 }
1da177e4
LT
5631 entry = NEXT_TX(entry);
5632 i++;
5633 }
5634
5635 dev_kfree_skb(skb);
5636
c58ec932 5637 return ret;
1da177e4
LT
5638}
5639
f3f3f27e 5640static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
1da177e4
LT
5641 dma_addr_t mapping, int len, u32 flags,
5642 u32 mss_and_is_end)
5643{
f3f3f27e 5644 struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
1da177e4
LT
5645 int is_end = (mss_and_is_end & 0x1);
5646 u32 mss = (mss_and_is_end >> 1);
5647 u32 vlan_tag = 0;
5648
5649 if (is_end)
5650 flags |= TXD_FLAG_END;
5651 if (flags & TXD_FLAG_VLAN) {
5652 vlan_tag = flags >> 16;
5653 flags &= 0xffff;
5654 }
5655 vlan_tag |= (mss << TXD_MSS_SHIFT);
5656
5657 txd->addr_hi = ((u64) mapping >> 32);
5658 txd->addr_lo = ((u64) mapping & 0xffffffff);
5659 txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
5660 txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
5661}
5662
5a6f3074 5663/* hard_start_xmit for devices that don't have any bugs and
e849cdc3 5664 * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
5a6f3074 5665 */
61357325
SH
5666static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
5667 struct net_device *dev)
5a6f3074
MC
5668{
5669 struct tg3 *tp = netdev_priv(dev);
5a6f3074 5670 u32 len, entry, base_flags, mss;
90079ce8 5671 dma_addr_t mapping;
fe5f5787
MC
5672 struct tg3_napi *tnapi;
5673 struct netdev_queue *txq;
f4188d8a
AD
5674 unsigned int i, last;
5675
fe5f5787
MC
5676 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
5677 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
19cfaecc 5678 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
fe5f5787 5679 tnapi++;
5a6f3074 5680
00b70504 5681 /* We are running in BH disabled context with netif_tx_lock
bea3348e 5682 * and TX reclaim runs via tp->napi.poll inside of a software
5a6f3074
MC
5683 * interrupt. Furthermore, IRQ processing runs lockless so we have
5684 * no IRQ context deadlocks to worry about either. Rejoice!
5685 */
f3f3f27e 5686 if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
fe5f5787
MC
5687 if (!netif_tx_queue_stopped(txq)) {
5688 netif_tx_stop_queue(txq);
5a6f3074
MC
5689
5690 /* This is a hard error, log it. */
5129c3a3
MC
5691 netdev_err(dev,
5692 "BUG! Tx Ring full when queue awake!\n");
5a6f3074 5693 }
5a6f3074
MC
5694 return NETDEV_TX_BUSY;
5695 }
5696
f3f3f27e 5697 entry = tnapi->tx_prod;
5a6f3074 5698 base_flags = 0;
be98da6a
MC
5699 mss = skb_shinfo(skb)->gso_size;
5700 if (mss) {
5a6f3074 5701 int tcp_opt_len, ip_tcp_len;
f6eb9b1f 5702 u32 hdrlen;
5a6f3074
MC
5703
5704 if (skb_header_cloned(skb) &&
5705 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
5706 dev_kfree_skb(skb);
5707 goto out_unlock;
5708 }
5709
02e96080 5710 if (skb_is_gso_v6(skb)) {
f6eb9b1f 5711 hdrlen = skb_headlen(skb) - ETH_HLEN;
02e96080 5712 } else {
eddc9ec5
ACM
5713 struct iphdr *iph = ip_hdr(skb);
5714
ab6a5bb6 5715 tcp_opt_len = tcp_optlen(skb);
c9bdd4b5 5716 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
b0026624 5717
eddc9ec5
ACM
5718 iph->check = 0;
5719 iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
f6eb9b1f 5720 hdrlen = ip_tcp_len + tcp_opt_len;
b0026624 5721 }
5a6f3074 5722
e849cdc3 5723 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
f6eb9b1f
MC
5724 mss |= (hdrlen & 0xc) << 12;
5725 if (hdrlen & 0x10)
5726 base_flags |= 0x00000010;
5727 base_flags |= (hdrlen & 0x3e0) << 5;
5728 } else
5729 mss |= hdrlen << 9;
5730
5a6f3074
MC
5731 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
5732 TXD_FLAG_CPU_POST_DMA);
5733
aa8223c7 5734 tcp_hdr(skb)->check = 0;
5a6f3074 5735
859a5887 5736 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
5a6f3074 5737 base_flags |= TXD_FLAG_TCPUDP_CSUM;
859a5887
MC
5738 }
5739
eab6d18d 5740 if (vlan_tx_tag_present(skb))
5a6f3074
MC
5741 base_flags |= (TXD_FLAG_VLAN |
5742 (vlan_tx_tag_get(skb) << 16));
5a6f3074 5743
f4188d8a
AD
5744 len = skb_headlen(skb);
5745
5746 /* Queue skb data, a.k.a. the main skb fragment. */
5747 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
5748 if (pci_dma_mapping_error(tp->pdev, mapping)) {
90079ce8
DM
5749 dev_kfree_skb(skb);
5750 goto out_unlock;
5751 }
5752
f3f3f27e 5753 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 5754 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
fe5f5787 5755
b703df6f 5756 if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
8fc2f995 5757 !mss && skb->len > VLAN_ETH_FRAME_LEN)
f6eb9b1f
MC
5758 base_flags |= TXD_FLAG_JMB_PKT;
5759
f3f3f27e 5760 tg3_set_txd(tnapi, entry, mapping, len, base_flags,
5a6f3074
MC
5761 (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
5762
5763 entry = NEXT_TX(entry);
5764
5765 /* Now loop through additional data fragments, and queue them. */
5766 if (skb_shinfo(skb)->nr_frags > 0) {
5a6f3074
MC
5767 last = skb_shinfo(skb)->nr_frags - 1;
5768 for (i = 0; i <= last; i++) {
5769 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5770
5771 len = frag->size;
f4188d8a
AD
5772 mapping = pci_map_page(tp->pdev,
5773 frag->page,
5774 frag->page_offset,
5775 len, PCI_DMA_TODEVICE);
5776 if (pci_dma_mapping_error(tp->pdev, mapping))
5777 goto dma_error;
5778
f3f3f27e 5779 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 5780 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a 5781 mapping);
5a6f3074 5782
f3f3f27e 5783 tg3_set_txd(tnapi, entry, mapping, len,
5a6f3074
MC
5784 base_flags, (i == last) | (mss << 1));
5785
5786 entry = NEXT_TX(entry);
5787 }
5788 }
5789
5790 /* Packets are ready, update Tx producer idx local and on card. */
f3f3f27e 5791 tw32_tx_mbox(tnapi->prodmbox, entry);
5a6f3074 5792
f3f3f27e
MC
5793 tnapi->tx_prod = entry;
5794 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
fe5f5787 5795 netif_tx_stop_queue(txq);
f65aac16
MC
5796
5797 /* netif_tx_stop_queue() must be done before checking
5798 * checking tx index in tg3_tx_avail() below, because in
5799 * tg3_tx(), we update tx index before checking for
5800 * netif_tx_queue_stopped().
5801 */
5802 smp_mb();
f3f3f27e 5803 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
fe5f5787 5804 netif_tx_wake_queue(txq);
5a6f3074
MC
5805 }
5806
5807out_unlock:
cdd0db05 5808 mmiowb();
5a6f3074
MC
5809
5810 return NETDEV_TX_OK;
f4188d8a
AD
5811
5812dma_error:
5813 last = i;
5814 entry = tnapi->tx_prod;
5815 tnapi->tx_buffers[entry].skb = NULL;
5816 pci_unmap_single(tp->pdev,
4e5e4f0d 5817 dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
f4188d8a
AD
5818 skb_headlen(skb),
5819 PCI_DMA_TODEVICE);
5820 for (i = 0; i <= last; i++) {
5821 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5822 entry = NEXT_TX(entry);
5823
5824 pci_unmap_page(tp->pdev,
4e5e4f0d 5825 dma_unmap_addr(&tnapi->tx_buffers[entry],
f4188d8a
AD
5826 mapping),
5827 frag->size, PCI_DMA_TODEVICE);
5828 }
5829
5830 dev_kfree_skb(skb);
5831 return NETDEV_TX_OK;
5a6f3074
MC
5832}
5833
61357325
SH
5834static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
5835 struct net_device *);
52c0fd83
MC
5836
5837/* Use GSO to workaround a rare TSO bug that may be triggered when the
5838 * TSO header is greater than 80 bytes.
5839 */
5840static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
5841{
5842 struct sk_buff *segs, *nskb;
f3f3f27e 5843 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
52c0fd83
MC
5844
5845 /* Estimate the number of fragments in the worst case */
f3f3f27e 5846 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
52c0fd83 5847 netif_stop_queue(tp->dev);
f65aac16
MC
5848
5849 /* netif_tx_stop_queue() must be done before checking
5850 * checking tx index in tg3_tx_avail() below, because in
5851 * tg3_tx(), we update tx index before checking for
5852 * netif_tx_queue_stopped().
5853 */
5854 smp_mb();
f3f3f27e 5855 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
7f62ad5d
MC
5856 return NETDEV_TX_BUSY;
5857
5858 netif_wake_queue(tp->dev);
52c0fd83
MC
5859 }
5860
5861 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
801678c5 5862 if (IS_ERR(segs))
52c0fd83
MC
5863 goto tg3_tso_bug_end;
5864
5865 do {
5866 nskb = segs;
5867 segs = segs->next;
5868 nskb->next = NULL;
5869 tg3_start_xmit_dma_bug(nskb, tp->dev);
5870 } while (segs);
5871
5872tg3_tso_bug_end:
5873 dev_kfree_skb(skb);
5874
5875 return NETDEV_TX_OK;
5876}
52c0fd83 5877
5a6f3074
MC
5878/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
5879 * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
5880 */
61357325
SH
5881static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
5882 struct net_device *dev)
1da177e4
LT
5883{
5884 struct tg3 *tp = netdev_priv(dev);
1da177e4
LT
5885 u32 len, entry, base_flags, mss;
5886 int would_hit_hwbug;
90079ce8 5887 dma_addr_t mapping;
24f4efd4
MC
5888 struct tg3_napi *tnapi;
5889 struct netdev_queue *txq;
f4188d8a
AD
5890 unsigned int i, last;
5891
24f4efd4
MC
5892 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
5893 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
19cfaecc 5894 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
24f4efd4 5895 tnapi++;
1da177e4 5896
00b70504 5897 /* We are running in BH disabled context with netif_tx_lock
bea3348e 5898 * and TX reclaim runs via tp->napi.poll inside of a software
f47c11ee
DM
5899 * interrupt. Furthermore, IRQ processing runs lockless so we have
5900 * no IRQ context deadlocks to worry about either. Rejoice!
1da177e4 5901 */
f3f3f27e 5902 if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
24f4efd4
MC
5903 if (!netif_tx_queue_stopped(txq)) {
5904 netif_tx_stop_queue(txq);
1f064a87
SH
5905
5906 /* This is a hard error, log it. */
5129c3a3
MC
5907 netdev_err(dev,
5908 "BUG! Tx Ring full when queue awake!\n");
1f064a87 5909 }
1da177e4
LT
5910 return NETDEV_TX_BUSY;
5911 }
5912
f3f3f27e 5913 entry = tnapi->tx_prod;
1da177e4 5914 base_flags = 0;
84fa7933 5915 if (skb->ip_summed == CHECKSUM_PARTIAL)
1da177e4 5916 base_flags |= TXD_FLAG_TCPUDP_CSUM;
24f4efd4 5917
be98da6a
MC
5918 mss = skb_shinfo(skb)->gso_size;
5919 if (mss) {
eddc9ec5 5920 struct iphdr *iph;
34195c3d 5921 u32 tcp_opt_len, hdr_len;
1da177e4
LT
5922
5923 if (skb_header_cloned(skb) &&
5924 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
5925 dev_kfree_skb(skb);
5926 goto out_unlock;
5927 }
5928
34195c3d 5929 iph = ip_hdr(skb);
ab6a5bb6 5930 tcp_opt_len = tcp_optlen(skb);
1da177e4 5931
02e96080 5932 if (skb_is_gso_v6(skb)) {
34195c3d
MC
5933 hdr_len = skb_headlen(skb) - ETH_HLEN;
5934 } else {
5935 u32 ip_tcp_len;
5936
5937 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
5938 hdr_len = ip_tcp_len + tcp_opt_len;
5939
5940 iph->check = 0;
5941 iph->tot_len = htons(mss + hdr_len);
5942 }
5943
52c0fd83 5944 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
7f62ad5d 5945 (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
de6f31eb 5946 return tg3_tso_bug(tp, skb);
52c0fd83 5947
1da177e4
LT
5948 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
5949 TXD_FLAG_CPU_POST_DMA);
5950
1da177e4 5951 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
aa8223c7 5952 tcp_hdr(skb)->check = 0;
1da177e4 5953 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
aa8223c7
ACM
5954 } else
5955 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
5956 iph->daddr, 0,
5957 IPPROTO_TCP,
5958 0);
1da177e4 5959
615774fe
MC
5960 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
5961 mss |= (hdr_len & 0xc) << 12;
5962 if (hdr_len & 0x10)
5963 base_flags |= 0x00000010;
5964 base_flags |= (hdr_len & 0x3e0) << 5;
5965 } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
92c6b8d1
MC
5966 mss |= hdr_len << 9;
5967 else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
5968 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
eddc9ec5 5969 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
5970 int tsflags;
5971
eddc9ec5 5972 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
5973 mss |= (tsflags << 11);
5974 }
5975 } else {
eddc9ec5 5976 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
5977 int tsflags;
5978
eddc9ec5 5979 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
5980 base_flags |= tsflags << 12;
5981 }
5982 }
5983 }
bf933c80 5984
eab6d18d 5985 if (vlan_tx_tag_present(skb))
1da177e4
LT
5986 base_flags |= (TXD_FLAG_VLAN |
5987 (vlan_tx_tag_get(skb) << 16));
1da177e4 5988
b703df6f 5989 if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
8fc2f995 5990 !mss && skb->len > VLAN_ETH_FRAME_LEN)
615774fe
MC
5991 base_flags |= TXD_FLAG_JMB_PKT;
5992
f4188d8a
AD
5993 len = skb_headlen(skb);
5994
5995 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
5996 if (pci_dma_mapping_error(tp->pdev, mapping)) {
90079ce8
DM
5997 dev_kfree_skb(skb);
5998 goto out_unlock;
5999 }
6000
f3f3f27e 6001 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 6002 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
1da177e4
LT
6003
6004 would_hit_hwbug = 0;
6005
92c6b8d1
MC
6006 if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
6007 would_hit_hwbug = 1;
6008
0e1406dd
MC
6009 if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
6010 tg3_4g_overflow_test(mapping, len))
6011 would_hit_hwbug = 1;
6012
6013 if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
6014 tg3_40bit_overflow_test(tp, mapping, len))
41588ba1 6015 would_hit_hwbug = 1;
0e1406dd
MC
6016
6017 if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
c58ec932 6018 would_hit_hwbug = 1;
1da177e4 6019
f3f3f27e 6020 tg3_set_txd(tnapi, entry, mapping, len, base_flags,
1da177e4
LT
6021 (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
6022
6023 entry = NEXT_TX(entry);
6024
6025 /* Now loop through additional data fragments, and queue them. */
6026 if (skb_shinfo(skb)->nr_frags > 0) {
1da177e4
LT
6027 last = skb_shinfo(skb)->nr_frags - 1;
6028 for (i = 0; i <= last; i++) {
6029 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6030
6031 len = frag->size;
f4188d8a
AD
6032 mapping = pci_map_page(tp->pdev,
6033 frag->page,
6034 frag->page_offset,
6035 len, PCI_DMA_TODEVICE);
1da177e4 6036
f3f3f27e 6037 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 6038 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a
AD
6039 mapping);
6040 if (pci_dma_mapping_error(tp->pdev, mapping))
6041 goto dma_error;
1da177e4 6042
92c6b8d1
MC
6043 if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
6044 len <= 8)
6045 would_hit_hwbug = 1;
6046
0e1406dd
MC
6047 if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
6048 tg3_4g_overflow_test(mapping, len))
c58ec932 6049 would_hit_hwbug = 1;
1da177e4 6050
0e1406dd
MC
6051 if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
6052 tg3_40bit_overflow_test(tp, mapping, len))
72f2afb8
MC
6053 would_hit_hwbug = 1;
6054
1da177e4 6055 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
f3f3f27e 6056 tg3_set_txd(tnapi, entry, mapping, len,
1da177e4
LT
6057 base_flags, (i == last)|(mss << 1));
6058 else
f3f3f27e 6059 tg3_set_txd(tnapi, entry, mapping, len,
1da177e4
LT
6060 base_flags, (i == last));
6061
6062 entry = NEXT_TX(entry);
6063 }
6064 }
6065
6066 if (would_hit_hwbug) {
6067 u32 last_plus_one = entry;
6068 u32 start;
1da177e4 6069
c58ec932
MC
6070 start = entry - 1 - skb_shinfo(skb)->nr_frags;
6071 start &= (TG3_TX_RING_SIZE - 1);
1da177e4
LT
6072
6073 /* If the workaround fails due to memory/mapping
6074 * failure, silently drop this packet.
6075 */
24f4efd4 6076 if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
c58ec932 6077 &start, base_flags, mss))
1da177e4
LT
6078 goto out_unlock;
6079
6080 entry = start;
6081 }
6082
6083 /* Packets are ready, update Tx producer idx local and on card. */
24f4efd4 6084 tw32_tx_mbox(tnapi->prodmbox, entry);
1da177e4 6085
f3f3f27e
MC
6086 tnapi->tx_prod = entry;
6087 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
24f4efd4 6088 netif_tx_stop_queue(txq);
f65aac16
MC
6089
6090 /* netif_tx_stop_queue() must be done before checking
6091 * checking tx index in tg3_tx_avail() below, because in
6092 * tg3_tx(), we update tx index before checking for
6093 * netif_tx_queue_stopped().
6094 */
6095 smp_mb();
f3f3f27e 6096 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
24f4efd4 6097 netif_tx_wake_queue(txq);
51b91468 6098 }
1da177e4
LT
6099
6100out_unlock:
cdd0db05 6101 mmiowb();
1da177e4
LT
6102
6103 return NETDEV_TX_OK;
f4188d8a
AD
6104
6105dma_error:
6106 last = i;
6107 entry = tnapi->tx_prod;
6108 tnapi->tx_buffers[entry].skb = NULL;
6109 pci_unmap_single(tp->pdev,
4e5e4f0d 6110 dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
f4188d8a
AD
6111 skb_headlen(skb),
6112 PCI_DMA_TODEVICE);
6113 for (i = 0; i <= last; i++) {
6114 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6115 entry = NEXT_TX(entry);
6116
6117 pci_unmap_page(tp->pdev,
4e5e4f0d 6118 dma_unmap_addr(&tnapi->tx_buffers[entry],
f4188d8a
AD
6119 mapping),
6120 frag->size, PCI_DMA_TODEVICE);
6121 }
6122
6123 dev_kfree_skb(skb);
6124 return NETDEV_TX_OK;
1da177e4
LT
6125}
6126
6127static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
6128 int new_mtu)
6129{
6130 dev->mtu = new_mtu;
6131
ef7f5ec0 6132 if (new_mtu > ETH_DATA_LEN) {
a4e2b347 6133 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
ef7f5ec0
MC
6134 tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
6135 ethtool_op_set_tso(dev, 0);
859a5887 6136 } else {
ef7f5ec0 6137 tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
859a5887 6138 }
ef7f5ec0 6139 } else {
a4e2b347 6140 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
ef7f5ec0 6141 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
0f893dc6 6142 tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
ef7f5ec0 6143 }
1da177e4
LT
6144}
6145
6146static int tg3_change_mtu(struct net_device *dev, int new_mtu)
6147{
6148 struct tg3 *tp = netdev_priv(dev);
b9ec6c1b 6149 int err;
1da177e4
LT
6150
6151 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
6152 return -EINVAL;
6153
6154 if (!netif_running(dev)) {
6155 /* We'll just catch it later when the
6156 * device is up'd.
6157 */
6158 tg3_set_mtu(dev, tp, new_mtu);
6159 return 0;
6160 }
6161
b02fd9e3
MC
6162 tg3_phy_stop(tp);
6163
1da177e4 6164 tg3_netif_stop(tp);
f47c11ee
DM
6165
6166 tg3_full_lock(tp, 1);
1da177e4 6167
944d980e 6168 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
6169
6170 tg3_set_mtu(dev, tp, new_mtu);
6171
b9ec6c1b 6172 err = tg3_restart_hw(tp, 0);
1da177e4 6173
b9ec6c1b
MC
6174 if (!err)
6175 tg3_netif_start(tp);
1da177e4 6176
f47c11ee 6177 tg3_full_unlock(tp);
1da177e4 6178
b02fd9e3
MC
6179 if (!err)
6180 tg3_phy_start(tp);
6181
b9ec6c1b 6182 return err;
1da177e4
LT
6183}
6184
21f581a5
MC
6185static void tg3_rx_prodring_free(struct tg3 *tp,
6186 struct tg3_rx_prodring_set *tpr)
1da177e4 6187{
1da177e4
LT
6188 int i;
6189
8fea32b9 6190 if (tpr != &tp->napi[0].prodring) {
b196c7e4 6191 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
2c49a44d 6192 i = (i + 1) & tp->rx_std_ring_mask)
b196c7e4
MC
6193 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6194 tp->rx_pkt_map_sz);
6195
6196 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
6197 for (i = tpr->rx_jmb_cons_idx;
6198 i != tpr->rx_jmb_prod_idx;
2c49a44d 6199 i = (i + 1) & tp->rx_jmb_ring_mask) {
b196c7e4
MC
6200 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6201 TG3_RX_JMB_MAP_SZ);
6202 }
6203 }
6204
2b2cdb65 6205 return;
b196c7e4 6206 }
1da177e4 6207
2c49a44d 6208 for (i = 0; i <= tp->rx_std_ring_mask; i++)
2b2cdb65
MC
6209 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6210 tp->rx_pkt_map_sz);
1da177e4 6211
48035728
MC
6212 if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
6213 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
2c49a44d 6214 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
2b2cdb65
MC
6215 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6216 TG3_RX_JMB_MAP_SZ);
1da177e4
LT
6217 }
6218}
6219
c6cdf436 6220/* Initialize rx rings for packet processing.
1da177e4
LT
6221 *
6222 * The chip has been shut down and the driver detached from
6223 * the networking, so no interrupts or new tx packets will
6224 * end up in the driver. tp->{tx,}lock are held and thus
6225 * we may not sleep.
6226 */
21f581a5
MC
6227static int tg3_rx_prodring_alloc(struct tg3 *tp,
6228 struct tg3_rx_prodring_set *tpr)
1da177e4 6229{
287be12e 6230 u32 i, rx_pkt_dma_sz;
1da177e4 6231
b196c7e4
MC
6232 tpr->rx_std_cons_idx = 0;
6233 tpr->rx_std_prod_idx = 0;
6234 tpr->rx_jmb_cons_idx = 0;
6235 tpr->rx_jmb_prod_idx = 0;
6236
8fea32b9 6237 if (tpr != &tp->napi[0].prodring) {
2c49a44d
MC
6238 memset(&tpr->rx_std_buffers[0], 0,
6239 TG3_RX_STD_BUFF_RING_SIZE(tp));
48035728 6240 if (tpr->rx_jmb_buffers)
2b2cdb65 6241 memset(&tpr->rx_jmb_buffers[0], 0,
2c49a44d 6242 TG3_RX_JMB_BUFF_RING_SIZE(tp));
2b2cdb65
MC
6243 goto done;
6244 }
6245
1da177e4 6246 /* Zero out all descriptors. */
2c49a44d 6247 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
1da177e4 6248
287be12e 6249 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
a4e2b347 6250 if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
287be12e
MC
6251 tp->dev->mtu > ETH_DATA_LEN)
6252 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
6253 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
7e72aad4 6254
1da177e4
LT
6255 /* Initialize invariants of the rings, we only set this
6256 * stuff once. This works because the card does not
6257 * write into the rx buffer posting rings.
6258 */
2c49a44d 6259 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
1da177e4
LT
6260 struct tg3_rx_buffer_desc *rxd;
6261
21f581a5 6262 rxd = &tpr->rx_std[i];
287be12e 6263 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
1da177e4
LT
6264 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
6265 rxd->opaque = (RXD_OPAQUE_RING_STD |
6266 (i << RXD_OPAQUE_INDEX_SHIFT));
6267 }
6268
1da177e4
LT
6269 /* Now allocate fresh SKBs for each rx ring. */
6270 for (i = 0; i < tp->rx_pending; i++) {
86b21e59 6271 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
5129c3a3
MC
6272 netdev_warn(tp->dev,
6273 "Using a smaller RX standard ring. Only "
6274 "%d out of %d buffers were allocated "
6275 "successfully\n", i, tp->rx_pending);
32d8c572 6276 if (i == 0)
cf7a7298 6277 goto initfail;
32d8c572 6278 tp->rx_pending = i;
1da177e4 6279 break;
32d8c572 6280 }
1da177e4
LT
6281 }
6282
48035728
MC
6283 if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ||
6284 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
cf7a7298
MC
6285 goto done;
6286
2c49a44d 6287 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
cf7a7298 6288
0d86df80
MC
6289 if (!(tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE))
6290 goto done;
cf7a7298 6291
2c49a44d 6292 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
0d86df80
MC
6293 struct tg3_rx_buffer_desc *rxd;
6294
6295 rxd = &tpr->rx_jmb[i].std;
6296 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
6297 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
6298 RXD_FLAG_JUMBO;
6299 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
6300 (i << RXD_OPAQUE_INDEX_SHIFT));
6301 }
6302
6303 for (i = 0; i < tp->rx_jumbo_pending; i++) {
6304 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
5129c3a3
MC
6305 netdev_warn(tp->dev,
6306 "Using a smaller RX jumbo ring. Only %d "
6307 "out of %d buffers were allocated "
6308 "successfully\n", i, tp->rx_jumbo_pending);
0d86df80
MC
6309 if (i == 0)
6310 goto initfail;
6311 tp->rx_jumbo_pending = i;
6312 break;
1da177e4
LT
6313 }
6314 }
cf7a7298
MC
6315
6316done:
32d8c572 6317 return 0;
cf7a7298
MC
6318
6319initfail:
21f581a5 6320 tg3_rx_prodring_free(tp, tpr);
cf7a7298 6321 return -ENOMEM;
1da177e4
LT
6322}
6323
21f581a5
MC
6324static void tg3_rx_prodring_fini(struct tg3 *tp,
6325 struct tg3_rx_prodring_set *tpr)
1da177e4 6326{
21f581a5
MC
6327 kfree(tpr->rx_std_buffers);
6328 tpr->rx_std_buffers = NULL;
6329 kfree(tpr->rx_jmb_buffers);
6330 tpr->rx_jmb_buffers = NULL;
6331 if (tpr->rx_std) {
4bae65c8
MC
6332 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
6333 tpr->rx_std, tpr->rx_std_mapping);
21f581a5 6334 tpr->rx_std = NULL;
1da177e4 6335 }
21f581a5 6336 if (tpr->rx_jmb) {
4bae65c8
MC
6337 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
6338 tpr->rx_jmb, tpr->rx_jmb_mapping);
21f581a5 6339 tpr->rx_jmb = NULL;
1da177e4 6340 }
cf7a7298
MC
6341}
6342
21f581a5
MC
6343static int tg3_rx_prodring_init(struct tg3 *tp,
6344 struct tg3_rx_prodring_set *tpr)
cf7a7298 6345{
2c49a44d
MC
6346 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
6347 GFP_KERNEL);
21f581a5 6348 if (!tpr->rx_std_buffers)
cf7a7298
MC
6349 return -ENOMEM;
6350
4bae65c8
MC
6351 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
6352 TG3_RX_STD_RING_BYTES(tp),
6353 &tpr->rx_std_mapping,
6354 GFP_KERNEL);
21f581a5 6355 if (!tpr->rx_std)
cf7a7298
MC
6356 goto err_out;
6357
48035728
MC
6358 if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
6359 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
2c49a44d 6360 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
21f581a5
MC
6361 GFP_KERNEL);
6362 if (!tpr->rx_jmb_buffers)
cf7a7298
MC
6363 goto err_out;
6364
4bae65c8
MC
6365 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
6366 TG3_RX_JMB_RING_BYTES(tp),
6367 &tpr->rx_jmb_mapping,
6368 GFP_KERNEL);
21f581a5 6369 if (!tpr->rx_jmb)
cf7a7298
MC
6370 goto err_out;
6371 }
6372
6373 return 0;
6374
6375err_out:
21f581a5 6376 tg3_rx_prodring_fini(tp, tpr);
cf7a7298
MC
6377 return -ENOMEM;
6378}
6379
6380/* Free up pending packets in all rx/tx rings.
6381 *
6382 * The chip has been shut down and the driver detached from
6383 * the networking, so no interrupts or new tx packets will
6384 * end up in the driver. tp->{tx,}lock is not held and we are not
6385 * in an interrupt context and thus may sleep.
6386 */
6387static void tg3_free_rings(struct tg3 *tp)
6388{
f77a6a8e 6389 int i, j;
cf7a7298 6390
f77a6a8e
MC
6391 for (j = 0; j < tp->irq_cnt; j++) {
6392 struct tg3_napi *tnapi = &tp->napi[j];
cf7a7298 6393
8fea32b9 6394 tg3_rx_prodring_free(tp, &tnapi->prodring);
b28f6428 6395
0c1d0e2b
MC
6396 if (!tnapi->tx_buffers)
6397 continue;
6398
f77a6a8e 6399 for (i = 0; i < TG3_TX_RING_SIZE; ) {
f4188d8a 6400 struct ring_info *txp;
f77a6a8e 6401 struct sk_buff *skb;
f4188d8a 6402 unsigned int k;
cf7a7298 6403
f77a6a8e
MC
6404 txp = &tnapi->tx_buffers[i];
6405 skb = txp->skb;
cf7a7298 6406
f77a6a8e
MC
6407 if (skb == NULL) {
6408 i++;
6409 continue;
6410 }
cf7a7298 6411
f4188d8a 6412 pci_unmap_single(tp->pdev,
4e5e4f0d 6413 dma_unmap_addr(txp, mapping),
f4188d8a
AD
6414 skb_headlen(skb),
6415 PCI_DMA_TODEVICE);
f77a6a8e 6416 txp->skb = NULL;
cf7a7298 6417
f4188d8a
AD
6418 i++;
6419
6420 for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
6421 txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
6422 pci_unmap_page(tp->pdev,
4e5e4f0d 6423 dma_unmap_addr(txp, mapping),
f4188d8a
AD
6424 skb_shinfo(skb)->frags[k].size,
6425 PCI_DMA_TODEVICE);
6426 i++;
6427 }
f77a6a8e
MC
6428
6429 dev_kfree_skb_any(skb);
6430 }
2b2cdb65 6431 }
cf7a7298
MC
6432}
6433
6434/* Initialize tx/rx rings for packet processing.
6435 *
6436 * The chip has been shut down and the driver detached from
6437 * the networking, so no interrupts or new tx packets will
6438 * end up in the driver. tp->{tx,}lock are held and thus
6439 * we may not sleep.
6440 */
6441static int tg3_init_rings(struct tg3 *tp)
6442{
f77a6a8e 6443 int i;
72334482 6444
cf7a7298
MC
6445 /* Free up all the SKBs. */
6446 tg3_free_rings(tp);
6447
f77a6a8e
MC
6448 for (i = 0; i < tp->irq_cnt; i++) {
6449 struct tg3_napi *tnapi = &tp->napi[i];
6450
6451 tnapi->last_tag = 0;
6452 tnapi->last_irq_tag = 0;
6453 tnapi->hw_status->status = 0;
6454 tnapi->hw_status->status_tag = 0;
6455 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
cf7a7298 6456
f77a6a8e
MC
6457 tnapi->tx_prod = 0;
6458 tnapi->tx_cons = 0;
0c1d0e2b
MC
6459 if (tnapi->tx_ring)
6460 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
f77a6a8e
MC
6461
6462 tnapi->rx_rcb_ptr = 0;
0c1d0e2b
MC
6463 if (tnapi->rx_rcb)
6464 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
2b2cdb65 6465
8fea32b9 6466 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
e4af1af9 6467 tg3_free_rings(tp);
2b2cdb65 6468 return -ENOMEM;
e4af1af9 6469 }
f77a6a8e 6470 }
72334482 6471
2b2cdb65 6472 return 0;
cf7a7298
MC
6473}
6474
6475/*
6476 * Must not be invoked with interrupt sources disabled and
6477 * the hardware shutdown down.
6478 */
6479static void tg3_free_consistent(struct tg3 *tp)
6480{
f77a6a8e 6481 int i;
898a56f8 6482
f77a6a8e
MC
6483 for (i = 0; i < tp->irq_cnt; i++) {
6484 struct tg3_napi *tnapi = &tp->napi[i];
6485
6486 if (tnapi->tx_ring) {
4bae65c8 6487 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
f77a6a8e
MC
6488 tnapi->tx_ring, tnapi->tx_desc_mapping);
6489 tnapi->tx_ring = NULL;
6490 }
6491
6492 kfree(tnapi->tx_buffers);
6493 tnapi->tx_buffers = NULL;
6494
6495 if (tnapi->rx_rcb) {
4bae65c8
MC
6496 dma_free_coherent(&tp->pdev->dev,
6497 TG3_RX_RCB_RING_BYTES(tp),
6498 tnapi->rx_rcb,
6499 tnapi->rx_rcb_mapping);
f77a6a8e
MC
6500 tnapi->rx_rcb = NULL;
6501 }
6502
8fea32b9
MC
6503 tg3_rx_prodring_fini(tp, &tnapi->prodring);
6504
f77a6a8e 6505 if (tnapi->hw_status) {
4bae65c8
MC
6506 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
6507 tnapi->hw_status,
6508 tnapi->status_mapping);
f77a6a8e
MC
6509 tnapi->hw_status = NULL;
6510 }
1da177e4 6511 }
f77a6a8e 6512
1da177e4 6513 if (tp->hw_stats) {
4bae65c8
MC
6514 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
6515 tp->hw_stats, tp->stats_mapping);
1da177e4
LT
6516 tp->hw_stats = NULL;
6517 }
6518}
6519
6520/*
6521 * Must not be invoked with interrupt sources disabled and
6522 * the hardware shutdown down. Can sleep.
6523 */
6524static int tg3_alloc_consistent(struct tg3 *tp)
6525{
f77a6a8e 6526 int i;
898a56f8 6527
4bae65c8
MC
6528 tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
6529 sizeof(struct tg3_hw_stats),
6530 &tp->stats_mapping,
6531 GFP_KERNEL);
f77a6a8e 6532 if (!tp->hw_stats)
1da177e4
LT
6533 goto err_out;
6534
f77a6a8e 6535 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
1da177e4 6536
f77a6a8e
MC
6537 for (i = 0; i < tp->irq_cnt; i++) {
6538 struct tg3_napi *tnapi = &tp->napi[i];
8d9d7cfc 6539 struct tg3_hw_status *sblk;
1da177e4 6540
4bae65c8
MC
6541 tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
6542 TG3_HW_STATUS_SIZE,
6543 &tnapi->status_mapping,
6544 GFP_KERNEL);
f77a6a8e
MC
6545 if (!tnapi->hw_status)
6546 goto err_out;
898a56f8 6547
f77a6a8e 6548 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8d9d7cfc
MC
6549 sblk = tnapi->hw_status;
6550
8fea32b9
MC
6551 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
6552 goto err_out;
6553
19cfaecc
MC
6554 /* If multivector TSS is enabled, vector 0 does not handle
6555 * tx interrupts. Don't allocate any resources for it.
6556 */
6557 if ((!i && !(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) ||
6558 (i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))) {
6559 tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
6560 TG3_TX_RING_SIZE,
6561 GFP_KERNEL);
6562 if (!tnapi->tx_buffers)
6563 goto err_out;
6564
4bae65c8
MC
6565 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
6566 TG3_TX_RING_BYTES,
6567 &tnapi->tx_desc_mapping,
6568 GFP_KERNEL);
19cfaecc
MC
6569 if (!tnapi->tx_ring)
6570 goto err_out;
6571 }
6572
8d9d7cfc
MC
6573 /*
6574 * When RSS is enabled, the status block format changes
6575 * slightly. The "rx_jumbo_consumer", "reserved",
6576 * and "rx_mini_consumer" members get mapped to the
6577 * other three rx return ring producer indexes.
6578 */
6579 switch (i) {
6580 default:
6581 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
6582 break;
6583 case 2:
6584 tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
6585 break;
6586 case 3:
6587 tnapi->rx_rcb_prod_idx = &sblk->reserved;
6588 break;
6589 case 4:
6590 tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
6591 break;
6592 }
72334482 6593
0c1d0e2b
MC
6594 /*
6595 * If multivector RSS is enabled, vector 0 does not handle
6596 * rx or tx interrupts. Don't allocate any resources for it.
6597 */
6598 if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
6599 continue;
6600
4bae65c8
MC
6601 tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
6602 TG3_RX_RCB_RING_BYTES(tp),
6603 &tnapi->rx_rcb_mapping,
6604 GFP_KERNEL);
f77a6a8e
MC
6605 if (!tnapi->rx_rcb)
6606 goto err_out;
72334482 6607
f77a6a8e 6608 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
f77a6a8e 6609 }
1da177e4
LT
6610
6611 return 0;
6612
6613err_out:
6614 tg3_free_consistent(tp);
6615 return -ENOMEM;
6616}
6617
6618#define MAX_WAIT_CNT 1000
6619
6620/* To stop a block, clear the enable bit and poll till it
6621 * clears. tp->lock is held.
6622 */
b3b7d6be 6623static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
1da177e4
LT
6624{
6625 unsigned int i;
6626 u32 val;
6627
6628 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
6629 switch (ofs) {
6630 case RCVLSC_MODE:
6631 case DMAC_MODE:
6632 case MBFREE_MODE:
6633 case BUFMGR_MODE:
6634 case MEMARB_MODE:
6635 /* We can't enable/disable these bits of the
6636 * 5705/5750, just say success.
6637 */
6638 return 0;
6639
6640 default:
6641 break;
855e1111 6642 }
1da177e4
LT
6643 }
6644
6645 val = tr32(ofs);
6646 val &= ~enable_bit;
6647 tw32_f(ofs, val);
6648
6649 for (i = 0; i < MAX_WAIT_CNT; i++) {
6650 udelay(100);
6651 val = tr32(ofs);
6652 if ((val & enable_bit) == 0)
6653 break;
6654 }
6655
b3b7d6be 6656 if (i == MAX_WAIT_CNT && !silent) {
2445e461
MC
6657 dev_err(&tp->pdev->dev,
6658 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
6659 ofs, enable_bit);
1da177e4
LT
6660 return -ENODEV;
6661 }
6662
6663 return 0;
6664}
6665
6666/* tp->lock is held. */
b3b7d6be 6667static int tg3_abort_hw(struct tg3 *tp, int silent)
1da177e4
LT
6668{
6669 int i, err;
6670
6671 tg3_disable_ints(tp);
6672
6673 tp->rx_mode &= ~RX_MODE_ENABLE;
6674 tw32_f(MAC_RX_MODE, tp->rx_mode);
6675 udelay(10);
6676
b3b7d6be
DM
6677 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
6678 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
6679 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
6680 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
6681 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
6682 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
6683
6684 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
6685 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
6686 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
6687 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
6688 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
6689 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
6690 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
1da177e4
LT
6691
6692 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
6693 tw32_f(MAC_MODE, tp->mac_mode);
6694 udelay(40);
6695
6696 tp->tx_mode &= ~TX_MODE_ENABLE;
6697 tw32_f(MAC_TX_MODE, tp->tx_mode);
6698
6699 for (i = 0; i < MAX_WAIT_CNT; i++) {
6700 udelay(100);
6701 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
6702 break;
6703 }
6704 if (i >= MAX_WAIT_CNT) {
ab96b241
MC
6705 dev_err(&tp->pdev->dev,
6706 "%s timed out, TX_MODE_ENABLE will not clear "
6707 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
e6de8ad1 6708 err |= -ENODEV;
1da177e4
LT
6709 }
6710
e6de8ad1 6711 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
b3b7d6be
DM
6712 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
6713 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
1da177e4
LT
6714
6715 tw32(FTQ_RESET, 0xffffffff);
6716 tw32(FTQ_RESET, 0x00000000);
6717
b3b7d6be
DM
6718 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
6719 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
1da177e4 6720
f77a6a8e
MC
6721 for (i = 0; i < tp->irq_cnt; i++) {
6722 struct tg3_napi *tnapi = &tp->napi[i];
6723 if (tnapi->hw_status)
6724 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
6725 }
1da177e4
LT
6726 if (tp->hw_stats)
6727 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
6728
1da177e4
LT
6729 return err;
6730}
6731
0d3031d9
MC
6732static void tg3_ape_send_event(struct tg3 *tp, u32 event)
6733{
6734 int i;
6735 u32 apedata;
6736
dc6d0744
MC
6737 /* NCSI does not support APE events */
6738 if (tp->tg3_flags3 & TG3_FLG3_APE_HAS_NCSI)
6739 return;
6740
0d3031d9
MC
6741 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
6742 if (apedata != APE_SEG_SIG_MAGIC)
6743 return;
6744
6745 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
731fd79c 6746 if (!(apedata & APE_FW_STATUS_READY))
0d3031d9
MC
6747 return;
6748
6749 /* Wait for up to 1 millisecond for APE to service previous event. */
6750 for (i = 0; i < 10; i++) {
6751 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
6752 return;
6753
6754 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
6755
6756 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6757 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
6758 event | APE_EVENT_STATUS_EVENT_PENDING);
6759
6760 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
6761
6762 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6763 break;
6764
6765 udelay(100);
6766 }
6767
6768 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6769 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
6770}
6771
6772static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
6773{
6774 u32 event;
6775 u32 apedata;
6776
6777 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
6778 return;
6779
6780 switch (kind) {
33f401ae
MC
6781 case RESET_KIND_INIT:
6782 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
6783 APE_HOST_SEG_SIG_MAGIC);
6784 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
6785 APE_HOST_SEG_LEN_MAGIC);
6786 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
6787 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
6788 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
6867c843 6789 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
33f401ae
MC
6790 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
6791 APE_HOST_BEHAV_NO_PHYLOCK);
dc6d0744
MC
6792 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
6793 TG3_APE_HOST_DRVR_STATE_START);
33f401ae
MC
6794
6795 event = APE_EVENT_STATUS_STATE_START;
6796 break;
6797 case RESET_KIND_SHUTDOWN:
6798 /* With the interface we are currently using,
6799 * APE does not track driver state. Wiping
6800 * out the HOST SEGMENT SIGNATURE forces
6801 * the APE to assume OS absent status.
6802 */
6803 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
b2aee154 6804
dc6d0744
MC
6805 if (device_may_wakeup(&tp->pdev->dev) &&
6806 (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)) {
6807 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
6808 TG3_APE_HOST_WOL_SPEED_AUTO);
6809 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
6810 } else
6811 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
6812
6813 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
6814
33f401ae
MC
6815 event = APE_EVENT_STATUS_STATE_UNLOAD;
6816 break;
6817 case RESET_KIND_SUSPEND:
6818 event = APE_EVENT_STATUS_STATE_SUSPEND;
6819 break;
6820 default:
6821 return;
0d3031d9
MC
6822 }
6823
6824 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
6825
6826 tg3_ape_send_event(tp, event);
6827}
6828
1da177e4
LT
6829/* tp->lock is held. */
6830static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
6831{
f49639e6
DM
6832 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
6833 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1da177e4
LT
6834
6835 if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
6836 switch (kind) {
6837 case RESET_KIND_INIT:
6838 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6839 DRV_STATE_START);
6840 break;
6841
6842 case RESET_KIND_SHUTDOWN:
6843 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6844 DRV_STATE_UNLOAD);
6845 break;
6846
6847 case RESET_KIND_SUSPEND:
6848 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6849 DRV_STATE_SUSPEND);
6850 break;
6851
6852 default:
6853 break;
855e1111 6854 }
1da177e4 6855 }
0d3031d9
MC
6856
6857 if (kind == RESET_KIND_INIT ||
6858 kind == RESET_KIND_SUSPEND)
6859 tg3_ape_driver_state_change(tp, kind);
1da177e4
LT
6860}
6861
6862/* tp->lock is held. */
6863static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
6864{
6865 if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
6866 switch (kind) {
6867 case RESET_KIND_INIT:
6868 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6869 DRV_STATE_START_DONE);
6870 break;
6871
6872 case RESET_KIND_SHUTDOWN:
6873 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6874 DRV_STATE_UNLOAD_DONE);
6875 break;
6876
6877 default:
6878 break;
855e1111 6879 }
1da177e4 6880 }
0d3031d9
MC
6881
6882 if (kind == RESET_KIND_SHUTDOWN)
6883 tg3_ape_driver_state_change(tp, kind);
1da177e4
LT
6884}
6885
6886/* tp->lock is held. */
6887static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
6888{
6889 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
6890 switch (kind) {
6891 case RESET_KIND_INIT:
6892 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6893 DRV_STATE_START);
6894 break;
6895
6896 case RESET_KIND_SHUTDOWN:
6897 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6898 DRV_STATE_UNLOAD);
6899 break;
6900
6901 case RESET_KIND_SUSPEND:
6902 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6903 DRV_STATE_SUSPEND);
6904 break;
6905
6906 default:
6907 break;
855e1111 6908 }
1da177e4
LT
6909 }
6910}
6911
7a6f4369
MC
6912static int tg3_poll_fw(struct tg3 *tp)
6913{
6914 int i;
6915 u32 val;
6916
b5d3772c 6917 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
0ccead18
GZ
6918 /* Wait up to 20ms for init done. */
6919 for (i = 0; i < 200; i++) {
b5d3772c
MC
6920 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
6921 return 0;
0ccead18 6922 udelay(100);
b5d3772c
MC
6923 }
6924 return -ENODEV;
6925 }
6926
7a6f4369
MC
6927 /* Wait for firmware initialization to complete. */
6928 for (i = 0; i < 100000; i++) {
6929 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
6930 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
6931 break;
6932 udelay(10);
6933 }
6934
6935 /* Chip might not be fitted with firmware. Some Sun onboard
6936 * parts are configured like that. So don't signal the timeout
6937 * of the above loop as an error, but do report the lack of
6938 * running firmware once.
6939 */
6940 if (i >= 100000 &&
6941 !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
6942 tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
6943
05dbe005 6944 netdev_info(tp->dev, "No firmware running\n");
7a6f4369
MC
6945 }
6946
6b10c165
MC
6947 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
6948 /* The 57765 A0 needs a little more
6949 * time to do some important work.
6950 */
6951 mdelay(10);
6952 }
6953
7a6f4369
MC
6954 return 0;
6955}
6956
ee6a99b5
MC
6957/* Save PCI command register before chip reset */
6958static void tg3_save_pci_state(struct tg3 *tp)
6959{
8a6eac90 6960 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
ee6a99b5
MC
6961}
6962
6963/* Restore PCI state after chip reset */
6964static void tg3_restore_pci_state(struct tg3 *tp)
6965{
6966 u32 val;
6967
6968 /* Re-enable indirect register accesses. */
6969 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
6970 tp->misc_host_ctrl);
6971
6972 /* Set MAX PCI retry to zero. */
6973 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
6974 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
6975 (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
6976 val |= PCISTATE_RETRY_SAME_DMA;
0d3031d9
MC
6977 /* Allow reads and writes to the APE register and memory space. */
6978 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
6979 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
6980 PCISTATE_ALLOW_APE_SHMEM_WR |
6981 PCISTATE_ALLOW_APE_PSPACE_WR;
ee6a99b5
MC
6982 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
6983
8a6eac90 6984 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
ee6a99b5 6985
fcb389df
MC
6986 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
6987 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
cf79003d 6988 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
fcb389df
MC
6989 else {
6990 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
6991 tp->pci_cacheline_sz);
6992 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
6993 tp->pci_lat_timer);
6994 }
114342f2 6995 }
5f5c51e3 6996
ee6a99b5 6997 /* Make sure PCI-X relaxed ordering bit is clear. */
52f4490c 6998 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
9974a356
MC
6999 u16 pcix_cmd;
7000
7001 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7002 &pcix_cmd);
7003 pcix_cmd &= ~PCI_X_CMD_ERO;
7004 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7005 pcix_cmd);
7006 }
ee6a99b5
MC
7007
7008 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
ee6a99b5
MC
7009
7010 /* Chip reset on 5780 will reset MSI enable bit,
7011 * so need to restore it.
7012 */
7013 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
7014 u16 ctrl;
7015
7016 pci_read_config_word(tp->pdev,
7017 tp->msi_cap + PCI_MSI_FLAGS,
7018 &ctrl);
7019 pci_write_config_word(tp->pdev,
7020 tp->msi_cap + PCI_MSI_FLAGS,
7021 ctrl | PCI_MSI_FLAGS_ENABLE);
7022 val = tr32(MSGINT_MODE);
7023 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
7024 }
7025 }
7026}
7027
1da177e4
LT
7028static void tg3_stop_fw(struct tg3 *);
7029
7030/* tp->lock is held. */
7031static int tg3_chip_reset(struct tg3 *tp)
7032{
7033 u32 val;
1ee582d8 7034 void (*write_op)(struct tg3 *, u32, u32);
4f125f42 7035 int i, err;
1da177e4 7036
f49639e6
DM
7037 tg3_nvram_lock(tp);
7038
77b483f1
MC
7039 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
7040
f49639e6
DM
7041 /* No matching tg3_nvram_unlock() after this because
7042 * chip reset below will undo the nvram lock.
7043 */
7044 tp->nvram_lock_cnt = 0;
1da177e4 7045
ee6a99b5
MC
7046 /* GRC_MISC_CFG core clock reset will clear the memory
7047 * enable bit in PCI register 4 and the MSI enable bit
7048 * on some chips, so we save relevant registers here.
7049 */
7050 tg3_save_pci_state(tp);
7051
d9ab5ad1 7052 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
321d32a0 7053 (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
d9ab5ad1
MC
7054 tw32(GRC_FASTBOOT_PC, 0);
7055
1da177e4
LT
7056 /*
7057 * We must avoid the readl() that normally takes place.
7058 * It locks machines, causes machine checks, and other
7059 * fun things. So, temporarily disable the 5701
7060 * hardware workaround, while we do the reset.
7061 */
1ee582d8
MC
7062 write_op = tp->write32;
7063 if (write_op == tg3_write_flush_reg32)
7064 tp->write32 = tg3_write32;
1da177e4 7065
d18edcb2
MC
7066 /* Prevent the irq handler from reading or writing PCI registers
7067 * during chip reset when the memory enable bit in the PCI command
7068 * register may be cleared. The chip does not generate interrupt
7069 * at this time, but the irq handler may still be called due to irq
7070 * sharing or irqpoll.
7071 */
7072 tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
f77a6a8e
MC
7073 for (i = 0; i < tp->irq_cnt; i++) {
7074 struct tg3_napi *tnapi = &tp->napi[i];
7075 if (tnapi->hw_status) {
7076 tnapi->hw_status->status = 0;
7077 tnapi->hw_status->status_tag = 0;
7078 }
7079 tnapi->last_tag = 0;
7080 tnapi->last_irq_tag = 0;
b8fa2f3a 7081 }
d18edcb2 7082 smp_mb();
4f125f42
MC
7083
7084 for (i = 0; i < tp->irq_cnt; i++)
7085 synchronize_irq(tp->napi[i].irq_vec);
d18edcb2 7086
255ca311
MC
7087 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7088 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7089 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
7090 }
7091
1da177e4
LT
7092 /* do the reset */
7093 val = GRC_MISC_CFG_CORECLK_RESET;
7094
7095 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
88075d91
MC
7096 /* Force PCIe 1.0a mode */
7097 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
7098 !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
7099 tr32(TG3_PCIE_PHY_TSTCTL) ==
7100 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
7101 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
7102
1da177e4
LT
7103 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
7104 tw32(GRC_MISC_CFG, (1 << 29));
7105 val |= (1 << 29);
7106 }
7107 }
7108
b5d3772c
MC
7109 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7110 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
7111 tw32(GRC_VCPU_EXT_CTRL,
7112 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
7113 }
7114
f37500d3
MC
7115 /* Manage gphy power for all CPMU absent PCIe devices. */
7116 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
7117 !(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
1da177e4 7118 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
f37500d3 7119
1da177e4
LT
7120 tw32(GRC_MISC_CFG, val);
7121
1ee582d8
MC
7122 /* restore 5701 hardware bug workaround write method */
7123 tp->write32 = write_op;
1da177e4
LT
7124
7125 /* Unfortunately, we have to delay before the PCI read back.
7126 * Some 575X chips even will not respond to a PCI cfg access
7127 * when the reset command is given to the chip.
7128 *
7129 * How do these hardware designers expect things to work
7130 * properly if the PCI write is posted for a long period
7131 * of time? It is always necessary to have some method by
7132 * which a register read back can occur to push the write
7133 * out which does the reset.
7134 *
7135 * For most tg3 variants the trick below was working.
7136 * Ho hum...
7137 */
7138 udelay(120);
7139
7140 /* Flush PCI posted writes. The normal MMIO registers
7141 * are inaccessible at this time so this is the only
7142 * way to make this reliably (actually, this is no longer
7143 * the case, see above). I tried to use indirect
7144 * register read/write but this upset some 5701 variants.
7145 */
7146 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
7147
7148 udelay(120);
7149
5e7dfd0f 7150 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
e7126997
MC
7151 u16 val16;
7152
1da177e4
LT
7153 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
7154 int i;
7155 u32 cfg_val;
7156
7157 /* Wait for link training to complete. */
7158 for (i = 0; i < 5000; i++)
7159 udelay(100);
7160
7161 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
7162 pci_write_config_dword(tp->pdev, 0xc4,
7163 cfg_val | (1 << 15));
7164 }
5e7dfd0f 7165
e7126997
MC
7166 /* Clear the "no snoop" and "relaxed ordering" bits. */
7167 pci_read_config_word(tp->pdev,
7168 tp->pcie_cap + PCI_EXP_DEVCTL,
7169 &val16);
7170 val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
7171 PCI_EXP_DEVCTL_NOSNOOP_EN);
7172 /*
7173 * Older PCIe devices only support the 128 byte
7174 * MPS setting. Enforce the restriction.
5e7dfd0f 7175 */
6de34cb9 7176 if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
e7126997 7177 val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
5e7dfd0f
MC
7178 pci_write_config_word(tp->pdev,
7179 tp->pcie_cap + PCI_EXP_DEVCTL,
e7126997 7180 val16);
5e7dfd0f 7181
cf79003d 7182 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
5e7dfd0f
MC
7183
7184 /* Clear error status */
7185 pci_write_config_word(tp->pdev,
7186 tp->pcie_cap + PCI_EXP_DEVSTA,
7187 PCI_EXP_DEVSTA_CED |
7188 PCI_EXP_DEVSTA_NFED |
7189 PCI_EXP_DEVSTA_FED |
7190 PCI_EXP_DEVSTA_URD);
1da177e4
LT
7191 }
7192
ee6a99b5 7193 tg3_restore_pci_state(tp);
1da177e4 7194
d18edcb2
MC
7195 tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
7196
ee6a99b5
MC
7197 val = 0;
7198 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
4cf78e4f 7199 val = tr32(MEMARB_MODE);
ee6a99b5 7200 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
1da177e4
LT
7201
7202 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
7203 tg3_stop_fw(tp);
7204 tw32(0x5000, 0x400);
7205 }
7206
7207 tw32(GRC_MODE, tp->grc_mode);
7208
7209 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
ab0049b4 7210 val = tr32(0xc4);
1da177e4
LT
7211
7212 tw32(0xc4, val | (1 << 15));
7213 }
7214
7215 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
7216 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
7217 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
7218 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
7219 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
7220 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7221 }
7222
d2394e6b
MC
7223 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
7224 tp->mac_mode = MAC_MODE_APE_TX_EN |
7225 MAC_MODE_APE_RX_EN |
7226 MAC_MODE_TDE_ENABLE;
7227
f07e9af3 7228 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
d2394e6b
MC
7229 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
7230 val = tp->mac_mode;
f07e9af3 7231 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
d2394e6b
MC
7232 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
7233 val = tp->mac_mode;
1da177e4 7234 } else
d2394e6b
MC
7235 val = 0;
7236
7237 tw32_f(MAC_MODE, val);
1da177e4
LT
7238 udelay(40);
7239
77b483f1
MC
7240 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
7241
7a6f4369
MC
7242 err = tg3_poll_fw(tp);
7243 if (err)
7244 return err;
1da177e4 7245
0a9140cf
MC
7246 tg3_mdio_start(tp);
7247
1da177e4 7248 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
f6eb9b1f
MC
7249 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
7250 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
c885e824 7251 !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
ab0049b4 7252 val = tr32(0x7c00);
1da177e4
LT
7253
7254 tw32(0x7c00, val | (1 << 25));
7255 }
7256
7257 /* Reprobe ASF enable state. */
7258 tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
7259 tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
7260 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
7261 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
7262 u32 nic_cfg;
7263
7264 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
7265 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
7266 tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
4ba526ce 7267 tp->last_event_jiffies = jiffies;
cbf46853 7268 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
1da177e4
LT
7269 tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
7270 }
7271 }
7272
7273 return 0;
7274}
7275
7276/* tp->lock is held. */
7277static void tg3_stop_fw(struct tg3 *tp)
7278{
0d3031d9
MC
7279 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
7280 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
7c5026aa
MC
7281 /* Wait for RX cpu to ACK the previous event. */
7282 tg3_wait_for_event_ack(tp);
1da177e4
LT
7283
7284 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
4ba526ce
MC
7285
7286 tg3_generate_fw_event(tp);
1da177e4 7287
7c5026aa
MC
7288 /* Wait for RX cpu to ACK this event. */
7289 tg3_wait_for_event_ack(tp);
1da177e4
LT
7290 }
7291}
7292
7293/* tp->lock is held. */
944d980e 7294static int tg3_halt(struct tg3 *tp, int kind, int silent)
1da177e4
LT
7295{
7296 int err;
7297
7298 tg3_stop_fw(tp);
7299
944d980e 7300 tg3_write_sig_pre_reset(tp, kind);
1da177e4 7301
b3b7d6be 7302 tg3_abort_hw(tp, silent);
1da177e4
LT
7303 err = tg3_chip_reset(tp);
7304
daba2a63
MC
7305 __tg3_set_mac_addr(tp, 0);
7306
944d980e
MC
7307 tg3_write_sig_legacy(tp, kind);
7308 tg3_write_sig_post_reset(tp, kind);
1da177e4
LT
7309
7310 if (err)
7311 return err;
7312
7313 return 0;
7314}
7315
1da177e4
LT
7316#define RX_CPU_SCRATCH_BASE 0x30000
7317#define RX_CPU_SCRATCH_SIZE 0x04000
7318#define TX_CPU_SCRATCH_BASE 0x34000
7319#define TX_CPU_SCRATCH_SIZE 0x04000
7320
7321/* tp->lock is held. */
7322static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
7323{
7324 int i;
7325
5d9428de
ES
7326 BUG_ON(offset == TX_CPU_BASE &&
7327 (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
1da177e4 7328
b5d3772c
MC
7329 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7330 u32 val = tr32(GRC_VCPU_EXT_CTRL);
7331
7332 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
7333 return 0;
7334 }
1da177e4
LT
7335 if (offset == RX_CPU_BASE) {
7336 for (i = 0; i < 10000; i++) {
7337 tw32(offset + CPU_STATE, 0xffffffff);
7338 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7339 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7340 break;
7341 }
7342
7343 tw32(offset + CPU_STATE, 0xffffffff);
7344 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
7345 udelay(10);
7346 } else {
7347 for (i = 0; i < 10000; i++) {
7348 tw32(offset + CPU_STATE, 0xffffffff);
7349 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7350 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7351 break;
7352 }
7353 }
7354
7355 if (i >= 10000) {
05dbe005
JP
7356 netdev_err(tp->dev, "%s timed out, %s CPU\n",
7357 __func__, offset == RX_CPU_BASE ? "RX" : "TX");
1da177e4
LT
7358 return -ENODEV;
7359 }
ec41c7df
MC
7360
7361 /* Clear firmware's nvram arbitration. */
7362 if (tp->tg3_flags & TG3_FLAG_NVRAM)
7363 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
1da177e4
LT
7364 return 0;
7365}
7366
7367struct fw_info {
077f849d
JSR
7368 unsigned int fw_base;
7369 unsigned int fw_len;
7370 const __be32 *fw_data;
1da177e4
LT
7371};
7372
7373/* tp->lock is held. */
7374static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
7375 int cpu_scratch_size, struct fw_info *info)
7376{
ec41c7df 7377 int err, lock_err, i;
1da177e4
LT
7378 void (*write_op)(struct tg3 *, u32, u32);
7379
7380 if (cpu_base == TX_CPU_BASE &&
7381 (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
5129c3a3
MC
7382 netdev_err(tp->dev,
7383 "%s: Trying to load TX cpu firmware which is 5705\n",
05dbe005 7384 __func__);
1da177e4
LT
7385 return -EINVAL;
7386 }
7387
7388 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
7389 write_op = tg3_write_mem;
7390 else
7391 write_op = tg3_write_indirect_reg32;
7392
1b628151
MC
7393 /* It is possible that bootcode is still loading at this point.
7394 * Get the nvram lock first before halting the cpu.
7395 */
ec41c7df 7396 lock_err = tg3_nvram_lock(tp);
1da177e4 7397 err = tg3_halt_cpu(tp, cpu_base);
ec41c7df
MC
7398 if (!lock_err)
7399 tg3_nvram_unlock(tp);
1da177e4
LT
7400 if (err)
7401 goto out;
7402
7403 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
7404 write_op(tp, cpu_scratch_base + i, 0);
7405 tw32(cpu_base + CPU_STATE, 0xffffffff);
7406 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
077f849d 7407 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
1da177e4 7408 write_op(tp, (cpu_scratch_base +
077f849d 7409 (info->fw_base & 0xffff) +
1da177e4 7410 (i * sizeof(u32))),
077f849d 7411 be32_to_cpu(info->fw_data[i]));
1da177e4
LT
7412
7413 err = 0;
7414
7415out:
1da177e4
LT
7416 return err;
7417}
7418
7419/* tp->lock is held. */
7420static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
7421{
7422 struct fw_info info;
077f849d 7423 const __be32 *fw_data;
1da177e4
LT
7424 int err, i;
7425
077f849d
JSR
7426 fw_data = (void *)tp->fw->data;
7427
7428 /* Firmware blob starts with version numbers, followed by
7429 start address and length. We are setting complete length.
7430 length = end_address_of_bss - start_address_of_text.
7431 Remainder is the blob to be loaded contiguously
7432 from start address. */
7433
7434 info.fw_base = be32_to_cpu(fw_data[1]);
7435 info.fw_len = tp->fw->size - 12;
7436 info.fw_data = &fw_data[3];
1da177e4
LT
7437
7438 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
7439 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
7440 &info);
7441 if (err)
7442 return err;
7443
7444 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
7445 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
7446 &info);
7447 if (err)
7448 return err;
7449
7450 /* Now startup only the RX cpu. */
7451 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
077f849d 7452 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
1da177e4
LT
7453
7454 for (i = 0; i < 5; i++) {
077f849d 7455 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
1da177e4
LT
7456 break;
7457 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7458 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
077f849d 7459 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
1da177e4
LT
7460 udelay(1000);
7461 }
7462 if (i >= 5) {
5129c3a3
MC
7463 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
7464 "should be %08x\n", __func__,
05dbe005 7465 tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
1da177e4
LT
7466 return -ENODEV;
7467 }
7468 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7469 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
7470
7471 return 0;
7472}
7473
1da177e4 7474/* 5705 needs a special version of the TSO firmware. */
1da177e4
LT
7475
7476/* tp->lock is held. */
7477static int tg3_load_tso_firmware(struct tg3 *tp)
7478{
7479 struct fw_info info;
077f849d 7480 const __be32 *fw_data;
1da177e4
LT
7481 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
7482 int err, i;
7483
7484 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
7485 return 0;
7486
077f849d
JSR
7487 fw_data = (void *)tp->fw->data;
7488
7489 /* Firmware blob starts with version numbers, followed by
7490 start address and length. We are setting complete length.
7491 length = end_address_of_bss - start_address_of_text.
7492 Remainder is the blob to be loaded contiguously
7493 from start address. */
7494
7495 info.fw_base = be32_to_cpu(fw_data[1]);
7496 cpu_scratch_size = tp->fw_len;
7497 info.fw_len = tp->fw->size - 12;
7498 info.fw_data = &fw_data[3];
7499
1da177e4 7500 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
7501 cpu_base = RX_CPU_BASE;
7502 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
1da177e4 7503 } else {
1da177e4
LT
7504 cpu_base = TX_CPU_BASE;
7505 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
7506 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
7507 }
7508
7509 err = tg3_load_firmware_cpu(tp, cpu_base,
7510 cpu_scratch_base, cpu_scratch_size,
7511 &info);
7512 if (err)
7513 return err;
7514
7515 /* Now startup the cpu. */
7516 tw32(cpu_base + CPU_STATE, 0xffffffff);
077f849d 7517 tw32_f(cpu_base + CPU_PC, info.fw_base);
1da177e4
LT
7518
7519 for (i = 0; i < 5; i++) {
077f849d 7520 if (tr32(cpu_base + CPU_PC) == info.fw_base)
1da177e4
LT
7521 break;
7522 tw32(cpu_base + CPU_STATE, 0xffffffff);
7523 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
077f849d 7524 tw32_f(cpu_base + CPU_PC, info.fw_base);
1da177e4
LT
7525 udelay(1000);
7526 }
7527 if (i >= 5) {
5129c3a3
MC
7528 netdev_err(tp->dev,
7529 "%s fails to set CPU PC, is %08x should be %08x\n",
05dbe005 7530 __func__, tr32(cpu_base + CPU_PC), info.fw_base);
1da177e4
LT
7531 return -ENODEV;
7532 }
7533 tw32(cpu_base + CPU_STATE, 0xffffffff);
7534 tw32_f(cpu_base + CPU_MODE, 0x00000000);
7535 return 0;
7536}
7537
1da177e4 7538
1da177e4
LT
7539static int tg3_set_mac_addr(struct net_device *dev, void *p)
7540{
7541 struct tg3 *tp = netdev_priv(dev);
7542 struct sockaddr *addr = p;
986e0aeb 7543 int err = 0, skip_mac_1 = 0;
1da177e4 7544
f9804ddb
MC
7545 if (!is_valid_ether_addr(addr->sa_data))
7546 return -EINVAL;
7547
1da177e4
LT
7548 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7549
e75f7c90
MC
7550 if (!netif_running(dev))
7551 return 0;
7552
58712ef9 7553 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
986e0aeb 7554 u32 addr0_high, addr0_low, addr1_high, addr1_low;
58712ef9 7555
986e0aeb
MC
7556 addr0_high = tr32(MAC_ADDR_0_HIGH);
7557 addr0_low = tr32(MAC_ADDR_0_LOW);
7558 addr1_high = tr32(MAC_ADDR_1_HIGH);
7559 addr1_low = tr32(MAC_ADDR_1_LOW);
7560
7561 /* Skip MAC addr 1 if ASF is using it. */
7562 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
7563 !(addr1_high == 0 && addr1_low == 0))
7564 skip_mac_1 = 1;
58712ef9 7565 }
986e0aeb
MC
7566 spin_lock_bh(&tp->lock);
7567 __tg3_set_mac_addr(tp, skip_mac_1);
7568 spin_unlock_bh(&tp->lock);
1da177e4 7569
b9ec6c1b 7570 return err;
1da177e4
LT
7571}
7572
7573/* tp->lock is held. */
7574static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
7575 dma_addr_t mapping, u32 maxlen_flags,
7576 u32 nic_addr)
7577{
7578 tg3_write_mem(tp,
7579 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
7580 ((u64) mapping >> 32));
7581 tg3_write_mem(tp,
7582 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
7583 ((u64) mapping & 0xffffffff));
7584 tg3_write_mem(tp,
7585 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
7586 maxlen_flags);
7587
7588 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
7589 tg3_write_mem(tp,
7590 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
7591 nic_addr);
7592}
7593
7594static void __tg3_set_rx_mode(struct net_device *);
d244c892 7595static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
15f9850d 7596{
b6080e12
MC
7597 int i;
7598
19cfaecc 7599 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) {
b6080e12
MC
7600 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
7601 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
7602 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
b6080e12
MC
7603 } else {
7604 tw32(HOSTCC_TXCOL_TICKS, 0);
7605 tw32(HOSTCC_TXMAX_FRAMES, 0);
7606 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
19cfaecc 7607 }
b6080e12 7608
20d7375c 7609 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
19cfaecc
MC
7610 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
7611 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
7612 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
7613 } else {
b6080e12
MC
7614 tw32(HOSTCC_RXCOL_TICKS, 0);
7615 tw32(HOSTCC_RXMAX_FRAMES, 0);
7616 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
15f9850d 7617 }
b6080e12 7618
15f9850d
DM
7619 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
7620 u32 val = ec->stats_block_coalesce_usecs;
7621
b6080e12
MC
7622 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
7623 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
7624
15f9850d
DM
7625 if (!netif_carrier_ok(tp->dev))
7626 val = 0;
7627
7628 tw32(HOSTCC_STAT_COAL_TICKS, val);
7629 }
b6080e12
MC
7630
7631 for (i = 0; i < tp->irq_cnt - 1; i++) {
7632 u32 reg;
7633
7634 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
7635 tw32(reg, ec->rx_coalesce_usecs);
b6080e12
MC
7636 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
7637 tw32(reg, ec->rx_max_coalesced_frames);
b6080e12
MC
7638 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
7639 tw32(reg, ec->rx_max_coalesced_frames_irq);
19cfaecc
MC
7640
7641 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
7642 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
7643 tw32(reg, ec->tx_coalesce_usecs);
7644 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
7645 tw32(reg, ec->tx_max_coalesced_frames);
7646 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
7647 tw32(reg, ec->tx_max_coalesced_frames_irq);
7648 }
b6080e12
MC
7649 }
7650
7651 for (; i < tp->irq_max - 1; i++) {
7652 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
b6080e12 7653 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
b6080e12 7654 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
19cfaecc
MC
7655
7656 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
7657 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
7658 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
7659 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
7660 }
b6080e12 7661 }
15f9850d 7662}
1da177e4 7663
2d31ecaf
MC
7664/* tp->lock is held. */
7665static void tg3_rings_reset(struct tg3 *tp)
7666{
7667 int i;
f77a6a8e 7668 u32 stblk, txrcb, rxrcb, limit;
2d31ecaf
MC
7669 struct tg3_napi *tnapi = &tp->napi[0];
7670
7671 /* Disable all transmit rings but the first. */
7672 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
7673 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
3d37728b
MC
7674 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
7675 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
7676 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
b703df6f
MC
7677 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
7678 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
2d31ecaf
MC
7679 else
7680 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7681
7682 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7683 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
7684 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
7685 BDINFO_FLAGS_DISABLED);
7686
7687
7688 /* Disable all receive return rings but the first. */
a50d0796
MC
7689 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
7690 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
f6eb9b1f
MC
7691 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
7692 else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
2d31ecaf 7693 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
b703df6f
MC
7694 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
7695 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
2d31ecaf
MC
7696 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
7697 else
7698 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7699
7700 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7701 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
7702 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
7703 BDINFO_FLAGS_DISABLED);
7704
7705 /* Disable interrupts */
7706 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
7707
7708 /* Zero mailbox registers. */
f77a6a8e 7709 if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
6fd45cb8 7710 for (i = 1; i < tp->irq_max; i++) {
f77a6a8e
MC
7711 tp->napi[i].tx_prod = 0;
7712 tp->napi[i].tx_cons = 0;
c2353a32
MC
7713 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
7714 tw32_mailbox(tp->napi[i].prodmbox, 0);
f77a6a8e
MC
7715 tw32_rx_mbox(tp->napi[i].consmbox, 0);
7716 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
7717 }
c2353a32
MC
7718 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))
7719 tw32_mailbox(tp->napi[0].prodmbox, 0);
f77a6a8e
MC
7720 } else {
7721 tp->napi[0].tx_prod = 0;
7722 tp->napi[0].tx_cons = 0;
7723 tw32_mailbox(tp->napi[0].prodmbox, 0);
7724 tw32_rx_mbox(tp->napi[0].consmbox, 0);
7725 }
2d31ecaf
MC
7726
7727 /* Make sure the NIC-based send BD rings are disabled. */
7728 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
7729 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
7730 for (i = 0; i < 16; i++)
7731 tw32_tx_mbox(mbox + i * 8, 0);
7732 }
7733
7734 txrcb = NIC_SRAM_SEND_RCB;
7735 rxrcb = NIC_SRAM_RCV_RET_RCB;
7736
7737 /* Clear status block in ram. */
7738 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7739
7740 /* Set status block DMA address */
7741 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
7742 ((u64) tnapi->status_mapping >> 32));
7743 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
7744 ((u64) tnapi->status_mapping & 0xffffffff));
7745
f77a6a8e
MC
7746 if (tnapi->tx_ring) {
7747 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7748 (TG3_TX_RING_SIZE <<
7749 BDINFO_FLAGS_MAXLEN_SHIFT),
7750 NIC_SRAM_TX_BUFFER_DESC);
7751 txrcb += TG3_BDINFO_SIZE;
7752 }
7753
7754 if (tnapi->rx_rcb) {
7755 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2
MC
7756 (tp->rx_ret_ring_mask + 1) <<
7757 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
f77a6a8e
MC
7758 rxrcb += TG3_BDINFO_SIZE;
7759 }
7760
7761 stblk = HOSTCC_STATBLCK_RING1;
2d31ecaf 7762
f77a6a8e
MC
7763 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
7764 u64 mapping = (u64)tnapi->status_mapping;
7765 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
7766 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
7767
7768 /* Clear status block in ram. */
7769 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7770
19cfaecc
MC
7771 if (tnapi->tx_ring) {
7772 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7773 (TG3_TX_RING_SIZE <<
7774 BDINFO_FLAGS_MAXLEN_SHIFT),
7775 NIC_SRAM_TX_BUFFER_DESC);
7776 txrcb += TG3_BDINFO_SIZE;
7777 }
f77a6a8e
MC
7778
7779 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2 7780 ((tp->rx_ret_ring_mask + 1) <<
f77a6a8e
MC
7781 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
7782
7783 stblk += 8;
f77a6a8e
MC
7784 rxrcb += TG3_BDINFO_SIZE;
7785 }
2d31ecaf
MC
7786}
7787
1da177e4 7788/* tp->lock is held. */
8e7a22e3 7789static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
1da177e4
LT
7790{
7791 u32 val, rdmac_mode;
7792 int i, err, limit;
8fea32b9 7793 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
1da177e4
LT
7794
7795 tg3_disable_ints(tp);
7796
7797 tg3_stop_fw(tp);
7798
7799 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
7800
859a5887 7801 if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)
e6de8ad1 7802 tg3_abort_hw(tp, 1);
1da177e4 7803
699c0193
MC
7804 /* Enable MAC control of LPI */
7805 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
7806 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
7807 TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
7808 TG3_CPMU_EEE_LNKIDL_UART_IDL);
7809
7810 tw32_f(TG3_CPMU_EEE_CTRL,
7811 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
7812
a386b901
MC
7813 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
7814 TG3_CPMU_EEEMD_LPI_IN_TX |
7815 TG3_CPMU_EEEMD_LPI_IN_RX |
7816 TG3_CPMU_EEEMD_EEE_ENABLE;
7817
7818 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
7819 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
7820
7821 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
7822 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
7823
7824 tw32_f(TG3_CPMU_EEE_MODE, val);
7825
7826 tw32_f(TG3_CPMU_EEE_DBTMR1,
7827 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
7828 TG3_CPMU_DBTMR1_LNKIDLE_2047US);
7829
7830 tw32_f(TG3_CPMU_EEE_DBTMR2,
d7f2ab20 7831 TG3_CPMU_DBTMR2_APE_TX_2047US |
a386b901 7832 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
699c0193
MC
7833 }
7834
603f1173 7835 if (reset_phy)
d4d2c558
MC
7836 tg3_phy_reset(tp);
7837
1da177e4
LT
7838 err = tg3_chip_reset(tp);
7839 if (err)
7840 return err;
7841
7842 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
7843
bcb37f6c 7844 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
d30cdd28
MC
7845 val = tr32(TG3_CPMU_CTRL);
7846 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
7847 tw32(TG3_CPMU_CTRL, val);
9acb961e
MC
7848
7849 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
7850 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
7851 val |= CPMU_LSPD_10MB_MACCLK_6_25;
7852 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
7853
7854 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
7855 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
7856 val |= CPMU_LNK_AWARE_MACCLK_6_25;
7857 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
7858
7859 val = tr32(TG3_CPMU_HST_ACC);
7860 val &= ~CPMU_HST_ACC_MACCLK_MASK;
7861 val |= CPMU_HST_ACC_MACCLK_6_25;
7862 tw32(TG3_CPMU_HST_ACC, val);
d30cdd28
MC
7863 }
7864
33466d93
MC
7865 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7866 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
7867 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
7868 PCIE_PWR_MGMT_L1_THRESH_4MS;
7869 tw32(PCIE_PWR_MGMT_THRESH, val);
521e6b90
MC
7870
7871 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
7872 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
7873
7874 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
33466d93 7875
f40386c8
MC
7876 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7877 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
255ca311
MC
7878 }
7879
614b0590
MC
7880 if (tp->tg3_flags3 & TG3_FLG3_L1PLLPD_EN) {
7881 u32 grc_mode = tr32(GRC_MODE);
7882
7883 /* Access the lower 1K of PL PCIE block registers. */
7884 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
7885 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
7886
7887 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
7888 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
7889 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
7890
7891 tw32(GRC_MODE, grc_mode);
7892 }
7893
5093eedc
MC
7894 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
7895 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
7896 u32 grc_mode = tr32(GRC_MODE);
cea46462 7897
5093eedc
MC
7898 /* Access the lower 1K of PL PCIE block registers. */
7899 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
7900 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
cea46462 7901
5093eedc
MC
7902 val = tr32(TG3_PCIE_TLDLPL_PORT +
7903 TG3_PCIE_PL_LO_PHYCTL5);
7904 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
7905 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
cea46462 7906
5093eedc
MC
7907 tw32(GRC_MODE, grc_mode);
7908 }
a977dbe8
MC
7909
7910 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
7911 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
7912 val |= CPMU_LSPD_10MB_MACCLK_6_25;
7913 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
cea46462
MC
7914 }
7915
1da177e4
LT
7916 /* This works around an issue with Athlon chipsets on
7917 * B3 tigon3 silicon. This bit has no effect on any
7918 * other revision. But do not set this on PCI Express
795d01c5 7919 * chips and don't even touch the clocks if the CPMU is present.
1da177e4 7920 */
795d01c5
MC
7921 if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
7922 if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
7923 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
7924 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7925 }
1da177e4
LT
7926
7927 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
7928 (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
7929 val = tr32(TG3PCI_PCISTATE);
7930 val |= PCISTATE_RETRY_SAME_DMA;
7931 tw32(TG3PCI_PCISTATE, val);
7932 }
7933
0d3031d9
MC
7934 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
7935 /* Allow reads and writes to the
7936 * APE register and memory space.
7937 */
7938 val = tr32(TG3PCI_PCISTATE);
7939 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
7940 PCISTATE_ALLOW_APE_SHMEM_WR |
7941 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
7942 tw32(TG3PCI_PCISTATE, val);
7943 }
7944
1da177e4
LT
7945 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
7946 /* Enable some hw fixes. */
7947 val = tr32(TG3PCI_MSI_DATA);
7948 val |= (1 << 26) | (1 << 28) | (1 << 29);
7949 tw32(TG3PCI_MSI_DATA, val);
7950 }
7951
7952 /* Descriptor ring init may make accesses to the
7953 * NIC SRAM area to setup the TX descriptors, so we
7954 * can only do this after the hardware has been
7955 * successfully reset.
7956 */
32d8c572
MC
7957 err = tg3_init_rings(tp);
7958 if (err)
7959 return err;
1da177e4 7960
c885e824 7961 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
cbf9ca6c
MC
7962 val = tr32(TG3PCI_DMA_RW_CTRL) &
7963 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
1a319025
MC
7964 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
7965 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
cbf9ca6c
MC
7966 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
7967 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
7968 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
d30cdd28
MC
7969 /* This value is determined during the probe time DMA
7970 * engine test, tg3_test_dma.
7971 */
7972 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
7973 }
1da177e4
LT
7974
7975 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
7976 GRC_MODE_4X_NIC_SEND_RINGS |
7977 GRC_MODE_NO_TX_PHDR_CSUM |
7978 GRC_MODE_NO_RX_PHDR_CSUM);
7979 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
d2d746f8
MC
7980
7981 /* Pseudo-header checksum is done by hardware logic and not
7982 * the offload processers, so make the chip do the pseudo-
7983 * header checksums on receive. For transmit it is more
7984 * convenient to do the pseudo-header checksum in software
7985 * as Linux does that on transmit for us in all cases.
7986 */
7987 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
1da177e4
LT
7988
7989 tw32(GRC_MODE,
7990 tp->grc_mode |
7991 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
7992
7993 /* Setup the timer prescalar register. Clock is always 66Mhz. */
7994 val = tr32(GRC_MISC_CFG);
7995 val &= ~0xff;
7996 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
7997 tw32(GRC_MISC_CFG, val);
7998
7999 /* Initialize MBUF/DESC pool. */
cbf46853 8000 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
1da177e4
LT
8001 /* Do nothing. */
8002 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
8003 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
8004 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
8005 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
8006 else
8007 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
8008 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
8009 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
859a5887 8010 } else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
1da177e4
LT
8011 int fw_len;
8012
077f849d 8013 fw_len = tp->fw_len;
1da177e4
LT
8014 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
8015 tw32(BUFMGR_MB_POOL_ADDR,
8016 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
8017 tw32(BUFMGR_MB_POOL_SIZE,
8018 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
8019 }
1da177e4 8020
0f893dc6 8021 if (tp->dev->mtu <= ETH_DATA_LEN) {
1da177e4
LT
8022 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8023 tp->bufmgr_config.mbuf_read_dma_low_water);
8024 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8025 tp->bufmgr_config.mbuf_mac_rx_low_water);
8026 tw32(BUFMGR_MB_HIGH_WATER,
8027 tp->bufmgr_config.mbuf_high_water);
8028 } else {
8029 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8030 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
8031 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8032 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
8033 tw32(BUFMGR_MB_HIGH_WATER,
8034 tp->bufmgr_config.mbuf_high_water_jumbo);
8035 }
8036 tw32(BUFMGR_DMA_LOW_WATER,
8037 tp->bufmgr_config.dma_low_water);
8038 tw32(BUFMGR_DMA_HIGH_WATER,
8039 tp->bufmgr_config.dma_high_water);
8040
d309a46e
MC
8041 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
8042 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8043 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
8044 tw32(BUFMGR_MODE, val);
1da177e4
LT
8045 for (i = 0; i < 2000; i++) {
8046 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
8047 break;
8048 udelay(10);
8049 }
8050 if (i >= 2000) {
05dbe005 8051 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
1da177e4
LT
8052 return -ENODEV;
8053 }
8054
8055 /* Setup replenish threshold. */
f92905de
MC
8056 val = tp->rx_pending / 8;
8057 if (val == 0)
8058 val = 1;
8059 else if (val > tp->rx_std_max_post)
8060 val = tp->rx_std_max_post;
b5d3772c
MC
8061 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
8062 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
8063 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
8064
8065 if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
8066 val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
8067 }
f92905de
MC
8068
8069 tw32(RCVBDI_STD_THRESH, val);
1da177e4
LT
8070
8071 /* Initialize TG3_BDINFO's at:
8072 * RCVDBDI_STD_BD: standard eth size rx ring
8073 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
8074 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
8075 *
8076 * like so:
8077 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
8078 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
8079 * ring attribute flags
8080 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
8081 *
8082 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
8083 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
8084 *
8085 * The size of each ring is fixed in the firmware, but the location is
8086 * configurable.
8087 */
8088 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8089 ((u64) tpr->rx_std_mapping >> 32));
1da177e4 8090 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8091 ((u64) tpr->rx_std_mapping & 0xffffffff));
a50d0796
MC
8092 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
8093 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
87668d35
MC
8094 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
8095 NIC_SRAM_RX_BUFFER_DESC);
1da177e4 8096
fdb72b38
MC
8097 /* Disable the mini ring */
8098 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
1da177e4
LT
8099 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
8100 BDINFO_FLAGS_DISABLED);
8101
fdb72b38
MC
8102 /* Program the jumbo buffer descriptor ring control
8103 * blocks on those devices that have them.
8104 */
bb18bb94 8105 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
4d163b75
MC
8106 ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
8107 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))) {
1da177e4
LT
8108 /* Setup replenish threshold. */
8109 tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
8110
0f893dc6 8111 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
1da177e4 8112 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8113 ((u64) tpr->rx_jmb_mapping >> 32));
1da177e4 8114 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8115 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
de9f5230
MC
8116 val = TG3_RX_JMB_RING_SIZE(tp) <<
8117 BDINFO_FLAGS_MAXLEN_SHIFT;
1da177e4 8118 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
de9f5230 8119 val | BDINFO_FLAGS_USE_EXT_RECV);
a50d0796
MC
8120 if (!(tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) ||
8121 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
87668d35
MC
8122 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
8123 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
1da177e4
LT
8124 } else {
8125 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
8126 BDINFO_FLAGS_DISABLED);
8127 }
8128
7cb32cf2
MC
8129 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
8130 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
de9f5230 8131 val = TG3_RX_STD_MAX_SIZE_5700;
7cb32cf2 8132 else
de9f5230 8133 val = TG3_RX_STD_MAX_SIZE_5717;
7cb32cf2
MC
8134 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
8135 val |= (TG3_RX_STD_DMA_SZ << 2);
8136 } else
04380d40 8137 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38 8138 } else
de9f5230 8139 val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38
MC
8140
8141 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
1da177e4 8142
411da640 8143 tpr->rx_std_prod_idx = tp->rx_pending;
66711e66 8144 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
1da177e4 8145
411da640 8146 tpr->rx_jmb_prod_idx = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
21f581a5 8147 tp->rx_jumbo_pending : 0;
66711e66 8148 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
1da177e4 8149
c885e824 8150 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
f6eb9b1f
MC
8151 tw32(STD_REPLENISH_LWM, 32);
8152 tw32(JMB_REPLENISH_LWM, 16);
8153 }
8154
2d31ecaf
MC
8155 tg3_rings_reset(tp);
8156
1da177e4 8157 /* Initialize MAC address and backoff seed. */
986e0aeb 8158 __tg3_set_mac_addr(tp, 0);
1da177e4
LT
8159
8160 /* MTU + ethernet header + FCS + optional VLAN tag */
f7b493e0
MC
8161 tw32(MAC_RX_MTU_SIZE,
8162 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
1da177e4
LT
8163
8164 /* The slot time is changed by tg3_setup_phy if we
8165 * run at gigabit with half duplex.
8166 */
8167 tw32(MAC_TX_LENGTHS,
8168 (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
8169 (6 << TX_LENGTHS_IPG_SHIFT) |
8170 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
8171
8172 /* Receive rules. */
8173 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
8174 tw32(RCVLPC_CONFIG, 0x0181);
8175
8176 /* Calculate RDMAC_MODE setting early, we need it to determine
8177 * the RCVLPC_STATE_ENABLE mask.
8178 */
8179 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
8180 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
8181 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
8182 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
8183 RDMAC_MODE_LNGREAD_ENAB);
85e94ced 8184
deabaac8 8185 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
0339e4e3
MC
8186 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
8187
57e6983c 8188 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0
MC
8189 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8190 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
d30cdd28
MC
8191 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
8192 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
8193 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
8194
c5908939
MC
8195 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8196 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
1da177e4 8197 if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
c13e3713 8198 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
8199 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
8200 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
8201 !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
8202 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8203 }
8204 }
8205
85e94ced
MC
8206 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
8207 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8208
1da177e4 8209 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
027455ad
MC
8210 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
8211
e849cdc3
MC
8212 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
8213 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
027455ad
MC
8214 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
8215 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
1da177e4 8216
41a8a7ee
MC
8217 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
8218 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
8219 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8220 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
8221 (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
8222 val = tr32(TG3_RDMA_RSRVCTRL_REG);
b75cc0e4 8223 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
b4495ed8
MC
8224 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
8225 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
8226 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
8227 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
8228 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
8229 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
b75cc0e4 8230 }
41a8a7ee
MC
8231 tw32(TG3_RDMA_RSRVCTRL_REG,
8232 val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
8233 }
8234
d309a46e
MC
8235 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
8236 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
8237 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
8238 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
8239 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
8240 }
8241
1da177e4 8242 /* Receive/send statistics. */
1661394e
MC
8243 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
8244 val = tr32(RCVLPC_STATS_ENABLE);
8245 val &= ~RCVLPC_STATSENAB_DACK_FIX;
8246 tw32(RCVLPC_STATS_ENABLE, val);
8247 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
8248 (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
1da177e4
LT
8249 val = tr32(RCVLPC_STATS_ENABLE);
8250 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
8251 tw32(RCVLPC_STATS_ENABLE, val);
8252 } else {
8253 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
8254 }
8255 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
8256 tw32(SNDDATAI_STATSENAB, 0xffffff);
8257 tw32(SNDDATAI_STATSCTRL,
8258 (SNDDATAI_SCTRL_ENABLE |
8259 SNDDATAI_SCTRL_FASTUPD));
8260
8261 /* Setup host coalescing engine. */
8262 tw32(HOSTCC_MODE, 0);
8263 for (i = 0; i < 2000; i++) {
8264 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
8265 break;
8266 udelay(10);
8267 }
8268
d244c892 8269 __tg3_set_coalesce(tp, &tp->coal);
1da177e4 8270
1da177e4
LT
8271 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
8272 /* Status/statistics block address. See tg3_timer,
8273 * the tg3_periodic_fetch_stats call there, and
8274 * tg3_get_stats to see how this works for 5705/5750 chips.
8275 */
1da177e4
LT
8276 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8277 ((u64) tp->stats_mapping >> 32));
8278 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8279 ((u64) tp->stats_mapping & 0xffffffff));
8280 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
2d31ecaf 8281
1da177e4 8282 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
2d31ecaf
MC
8283
8284 /* Clear statistics and status block memory areas */
8285 for (i = NIC_SRAM_STATS_BLK;
8286 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
8287 i += sizeof(u32)) {
8288 tg3_write_mem(tp, i, 0);
8289 udelay(40);
8290 }
1da177e4
LT
8291 }
8292
8293 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
8294
8295 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
8296 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
8297 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
8298 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
8299
f07e9af3
MC
8300 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
8301 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c94e3941
MC
8302 /* reset to prevent losing 1st rx packet intermittently */
8303 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8304 udelay(10);
8305 }
8306
3bda1258 8307 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
d2394e6b 8308 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
3bda1258
MC
8309 else
8310 tp->mac_mode = 0;
8311 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
1da177e4 8312 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
e8f3f6ca 8313 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
f07e9af3 8314 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
e8f3f6ca
MC
8315 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
8316 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
1da177e4
LT
8317 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
8318 udelay(40);
8319
314fba34 8320 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
9d26e213 8321 * If TG3_FLG2_IS_NIC is zero, we should read the
314fba34
MC
8322 * register to preserve the GPIO settings for LOMs. The GPIOs,
8323 * whether used as inputs or outputs, are set by boot code after
8324 * reset.
8325 */
9d26e213 8326 if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
314fba34
MC
8327 u32 gpio_mask;
8328
9d26e213
MC
8329 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
8330 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
8331 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
3e7d83bc
MC
8332
8333 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
8334 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
8335 GRC_LCLCTRL_GPIO_OUTPUT3;
8336
af36e6b6
MC
8337 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
8338 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
8339
aaf84465 8340 tp->grc_local_ctrl &= ~gpio_mask;
314fba34
MC
8341 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
8342
8343 /* GPIO1 must be driven high for eeprom write protect */
9d26e213
MC
8344 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
8345 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
8346 GRC_LCLCTRL_GPIO_OUTPUT1);
314fba34 8347 }
1da177e4
LT
8348 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8349 udelay(100);
8350
0583d521
MC
8351 if ((tp->tg3_flags2 & TG3_FLG2_USING_MSIX) &&
8352 tp->irq_cnt > 1) {
baf8a94a
MC
8353 val = tr32(MSGINT_MODE);
8354 val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
8355 tw32(MSGINT_MODE, val);
8356 }
8357
1da177e4
LT
8358 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
8359 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
8360 udelay(40);
8361 }
8362
8363 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
8364 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
8365 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
8366 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
8367 WDMAC_MODE_LNGREAD_ENAB);
8368
c5908939
MC
8369 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8370 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
29ea095f 8371 if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
1da177e4
LT
8372 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
8373 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
8374 /* nothing */
8375 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
c5908939 8376 !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
1da177e4
LT
8377 val |= WDMAC_MODE_RX_ACCEL;
8378 }
8379 }
8380
d9ab5ad1 8381 /* Enable host coalescing bug fix */
321d32a0 8382 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
f51f3562 8383 val |= WDMAC_MODE_STATUS_TAG_FIX;
d9ab5ad1 8384
788a035e
MC
8385 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
8386 val |= WDMAC_MODE_BURST_ALL_DATA;
8387
1da177e4
LT
8388 tw32_f(WDMAC_MODE, val);
8389 udelay(40);
8390
9974a356
MC
8391 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
8392 u16 pcix_cmd;
8393
8394 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8395 &pcix_cmd);
1da177e4 8396 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
9974a356
MC
8397 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
8398 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8399 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
9974a356
MC
8400 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
8401 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8402 }
9974a356
MC
8403 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8404 pcix_cmd);
1da177e4
LT
8405 }
8406
8407 tw32_f(RDMAC_MODE, rdmac_mode);
8408 udelay(40);
8409
8410 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
8411 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
8412 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
9936bcf6
MC
8413
8414 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
8415 tw32(SNDDATAC_MODE,
8416 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
8417 else
8418 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
8419
1da177e4
LT
8420 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
8421 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
7cb32cf2 8422 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
de9f5230 8423 if (tp->tg3_flags3 & TG3_FLG3_LRG_PROD_RING_CAP)
7cb32cf2
MC
8424 val |= RCVDBDI_MODE_LRG_RING_SZ;
8425 tw32(RCVDBDI_MODE, val);
1da177e4 8426 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
1da177e4
LT
8427 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
8428 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
baf8a94a 8429 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
19cfaecc 8430 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
baf8a94a
MC
8431 val |= SNDBDI_MODE_MULTI_TXQ_EN;
8432 tw32(SNDBDI_MODE, val);
1da177e4
LT
8433 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
8434
8435 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
8436 err = tg3_load_5701_a0_firmware_fix(tp);
8437 if (err)
8438 return err;
8439 }
8440
1da177e4
LT
8441 if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
8442 err = tg3_load_tso_firmware(tp);
8443 if (err)
8444 return err;
8445 }
1da177e4
LT
8446
8447 tp->tx_mode = TX_MODE_ENABLE;
b1d05210
MC
8448 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
8449 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
8450 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
1da177e4
LT
8451 tw32_f(MAC_TX_MODE, tp->tx_mode);
8452 udelay(100);
8453
baf8a94a
MC
8454 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
8455 u32 reg = MAC_RSS_INDIR_TBL_0;
8456 u8 *ent = (u8 *)&val;
8457
8458 /* Setup the indirection table */
8459 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
8460 int idx = i % sizeof(val);
8461
5efeeea1 8462 ent[idx] = i % (tp->irq_cnt - 1);
baf8a94a
MC
8463 if (idx == sizeof(val) - 1) {
8464 tw32(reg, val);
8465 reg += 4;
8466 }
8467 }
8468
8469 /* Setup the "secret" hash key. */
8470 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
8471 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
8472 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
8473 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
8474 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
8475 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
8476 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
8477 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
8478 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
8479 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
8480 }
8481
1da177e4 8482 tp->rx_mode = RX_MODE_ENABLE;
321d32a0 8483 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
af36e6b6
MC
8484 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
8485
baf8a94a
MC
8486 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
8487 tp->rx_mode |= RX_MODE_RSS_ENABLE |
8488 RX_MODE_RSS_ITBL_HASH_BITS_7 |
8489 RX_MODE_RSS_IPV6_HASH_EN |
8490 RX_MODE_RSS_TCP_IPV6_HASH_EN |
8491 RX_MODE_RSS_IPV4_HASH_EN |
8492 RX_MODE_RSS_TCP_IPV4_HASH_EN;
8493
1da177e4
LT
8494 tw32_f(MAC_RX_MODE, tp->rx_mode);
8495 udelay(10);
8496
1da177e4
LT
8497 tw32(MAC_LED_CTRL, tp->led_ctrl);
8498
8499 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
f07e9af3 8500 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4
LT
8501 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8502 udelay(10);
8503 }
8504 tw32_f(MAC_RX_MODE, tp->rx_mode);
8505 udelay(10);
8506
f07e9af3 8507 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4 8508 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
f07e9af3 8509 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
1da177e4
LT
8510 /* Set drive transmission level to 1.2V */
8511 /* only if the signal pre-emphasis bit is not set */
8512 val = tr32(MAC_SERDES_CFG);
8513 val &= 0xfffff000;
8514 val |= 0x880;
8515 tw32(MAC_SERDES_CFG, val);
8516 }
8517 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
8518 tw32(MAC_SERDES_CFG, 0x616000);
8519 }
8520
8521 /* Prevent chip from dropping frames when flow control
8522 * is enabled.
8523 */
666bc831
MC
8524 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8525 val = 1;
8526 else
8527 val = 2;
8528 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
1da177e4
LT
8529
8530 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
f07e9af3 8531 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
1da177e4
LT
8532 /* Use hardware link auto-negotiation */
8533 tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
8534 }
8535
f07e9af3 8536 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
d4d2c558
MC
8537 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
8538 u32 tmp;
8539
8540 tmp = tr32(SERDES_RX_CTRL);
8541 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
8542 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
8543 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
8544 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8545 }
8546
dd477003 8547 if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
80096068
MC
8548 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
8549 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
8550 tp->link_config.speed = tp->link_config.orig_speed;
8551 tp->link_config.duplex = tp->link_config.orig_duplex;
8552 tp->link_config.autoneg = tp->link_config.orig_autoneg;
8553 }
1da177e4 8554
dd477003
MC
8555 err = tg3_setup_phy(tp, 0);
8556 if (err)
8557 return err;
1da177e4 8558
f07e9af3
MC
8559 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
8560 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
dd477003
MC
8561 u32 tmp;
8562
8563 /* Clear CRC stats. */
8564 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
8565 tg3_writephy(tp, MII_TG3_TEST1,
8566 tmp | MII_TG3_TEST1_CRC_EN);
f08aa1a8 8567 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
dd477003 8568 }
1da177e4
LT
8569 }
8570 }
8571
8572 __tg3_set_rx_mode(tp->dev);
8573
8574 /* Initialize receive rules. */
8575 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
8576 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
8577 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
8578 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
8579
4cf78e4f 8580 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
a4e2b347 8581 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
1da177e4
LT
8582 limit = 8;
8583 else
8584 limit = 16;
8585 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
8586 limit -= 4;
8587 switch (limit) {
8588 case 16:
8589 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
8590 case 15:
8591 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
8592 case 14:
8593 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
8594 case 13:
8595 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
8596 case 12:
8597 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
8598 case 11:
8599 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
8600 case 10:
8601 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
8602 case 9:
8603 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
8604 case 8:
8605 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
8606 case 7:
8607 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
8608 case 6:
8609 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
8610 case 5:
8611 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
8612 case 4:
8613 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
8614 case 3:
8615 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
8616 case 2:
8617 case 1:
8618
8619 default:
8620 break;
855e1111 8621 }
1da177e4 8622
9ce768ea
MC
8623 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
8624 /* Write our heartbeat update interval to APE. */
8625 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
8626 APE_HOST_HEARTBEAT_INT_DISABLE);
0d3031d9 8627
1da177e4
LT
8628 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
8629
1da177e4
LT
8630 return 0;
8631}
8632
8633/* Called at device open time to get the chip ready for
8634 * packet processing. Invoked with tp->lock held.
8635 */
8e7a22e3 8636static int tg3_init_hw(struct tg3 *tp, int reset_phy)
1da177e4 8637{
1da177e4
LT
8638 tg3_switch_clocks(tp);
8639
8640 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
8641
2f751b67 8642 return tg3_reset_hw(tp, reset_phy);
1da177e4
LT
8643}
8644
8645#define TG3_STAT_ADD32(PSTAT, REG) \
8646do { u32 __val = tr32(REG); \
8647 (PSTAT)->low += __val; \
8648 if ((PSTAT)->low < __val) \
8649 (PSTAT)->high += 1; \
8650} while (0)
8651
8652static void tg3_periodic_fetch_stats(struct tg3 *tp)
8653{
8654 struct tg3_hw_stats *sp = tp->hw_stats;
8655
8656 if (!netif_carrier_ok(tp->dev))
8657 return;
8658
8659 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
8660 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
8661 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
8662 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
8663 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
8664 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
8665 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
8666 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
8667 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
8668 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
8669 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
8670 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
8671 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
8672
8673 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
8674 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
8675 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
8676 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
8677 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
8678 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
8679 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
8680 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
8681 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
8682 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
8683 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
8684 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
8685 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
8686 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
463d305b
MC
8687
8688 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
8689 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
8690 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
1da177e4
LT
8691}
8692
8693static void tg3_timer(unsigned long __opaque)
8694{
8695 struct tg3 *tp = (struct tg3 *) __opaque;
1da177e4 8696
f475f163
MC
8697 if (tp->irq_sync)
8698 goto restart_timer;
8699
f47c11ee 8700 spin_lock(&tp->lock);
1da177e4 8701
fac9b83e
DM
8702 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
8703 /* All of this garbage is because when using non-tagged
8704 * IRQ status the mailbox/status_block protocol the chip
8705 * uses with the cpu is race prone.
8706 */
898a56f8 8707 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
fac9b83e
DM
8708 tw32(GRC_LOCAL_CTRL,
8709 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
8710 } else {
8711 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 8712 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
fac9b83e 8713 }
1da177e4 8714
fac9b83e
DM
8715 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
8716 tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
f47c11ee 8717 spin_unlock(&tp->lock);
fac9b83e
DM
8718 schedule_work(&tp->reset_task);
8719 return;
8720 }
1da177e4
LT
8721 }
8722
1da177e4
LT
8723 /* This part only runs once per second. */
8724 if (!--tp->timer_counter) {
fac9b83e
DM
8725 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
8726 tg3_periodic_fetch_stats(tp);
8727
52b02d04
MC
8728 if (tp->setlpicnt && !--tp->setlpicnt) {
8729 u32 val = tr32(TG3_CPMU_EEE_MODE);
8730 tw32(TG3_CPMU_EEE_MODE,
8731 val | TG3_CPMU_EEEMD_LPI_ENABLE);
8732 }
8733
1da177e4
LT
8734 if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
8735 u32 mac_stat;
8736 int phy_event;
8737
8738 mac_stat = tr32(MAC_STATUS);
8739
8740 phy_event = 0;
f07e9af3 8741 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
1da177e4
LT
8742 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
8743 phy_event = 1;
8744 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
8745 phy_event = 1;
8746
8747 if (phy_event)
8748 tg3_setup_phy(tp, 0);
8749 } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
8750 u32 mac_stat = tr32(MAC_STATUS);
8751 int need_setup = 0;
8752
8753 if (netif_carrier_ok(tp->dev) &&
8754 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
8755 need_setup = 1;
8756 }
be98da6a 8757 if (!netif_carrier_ok(tp->dev) &&
1da177e4
LT
8758 (mac_stat & (MAC_STATUS_PCS_SYNCED |
8759 MAC_STATUS_SIGNAL_DET))) {
8760 need_setup = 1;
8761 }
8762 if (need_setup) {
3d3ebe74
MC
8763 if (!tp->serdes_counter) {
8764 tw32_f(MAC_MODE,
8765 (tp->mac_mode &
8766 ~MAC_MODE_PORT_MODE_MASK));
8767 udelay(40);
8768 tw32_f(MAC_MODE, tp->mac_mode);
8769 udelay(40);
8770 }
1da177e4
LT
8771 tg3_setup_phy(tp, 0);
8772 }
f07e9af3 8773 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
2138c002 8774 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
747e8f8b 8775 tg3_serdes_parallel_detect(tp);
57d8b880 8776 }
1da177e4
LT
8777
8778 tp->timer_counter = tp->timer_multiplier;
8779 }
8780
130b8e4d
MC
8781 /* Heartbeat is only sent once every 2 seconds.
8782 *
8783 * The heartbeat is to tell the ASF firmware that the host
8784 * driver is still alive. In the event that the OS crashes,
8785 * ASF needs to reset the hardware to free up the FIFO space
8786 * that may be filled with rx packets destined for the host.
8787 * If the FIFO is full, ASF will no longer function properly.
8788 *
8789 * Unintended resets have been reported on real time kernels
8790 * where the timer doesn't run on time. Netpoll will also have
8791 * same problem.
8792 *
8793 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
8794 * to check the ring condition when the heartbeat is expiring
8795 * before doing the reset. This will prevent most unintended
8796 * resets.
8797 */
1da177e4 8798 if (!--tp->asf_counter) {
bc7959b2
MC
8799 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
8800 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
7c5026aa
MC
8801 tg3_wait_for_event_ack(tp);
8802
bbadf503 8803 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
130b8e4d 8804 FWCMD_NICDRV_ALIVE3);
bbadf503 8805 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
c6cdf436
MC
8806 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
8807 TG3_FW_UPDATE_TIMEOUT_SEC);
4ba526ce
MC
8808
8809 tg3_generate_fw_event(tp);
1da177e4
LT
8810 }
8811 tp->asf_counter = tp->asf_multiplier;
8812 }
8813
f47c11ee 8814 spin_unlock(&tp->lock);
1da177e4 8815
f475f163 8816restart_timer:
1da177e4
LT
8817 tp->timer.expires = jiffies + tp->timer_offset;
8818 add_timer(&tp->timer);
8819}
8820
4f125f42 8821static int tg3_request_irq(struct tg3 *tp, int irq_num)
fcfa0a32 8822{
7d12e780 8823 irq_handler_t fn;
fcfa0a32 8824 unsigned long flags;
4f125f42
MC
8825 char *name;
8826 struct tg3_napi *tnapi = &tp->napi[irq_num];
8827
8828 if (tp->irq_cnt == 1)
8829 name = tp->dev->name;
8830 else {
8831 name = &tnapi->irq_lbl[0];
8832 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
8833 name[IFNAMSIZ-1] = 0;
8834 }
fcfa0a32 8835
679563f4 8836 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
fcfa0a32
MC
8837 fn = tg3_msi;
8838 if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
8839 fn = tg3_msi_1shot;
ab392d2d 8840 flags = 0;
fcfa0a32
MC
8841 } else {
8842 fn = tg3_interrupt;
8843 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
8844 fn = tg3_interrupt_tagged;
ab392d2d 8845 flags = IRQF_SHARED;
fcfa0a32 8846 }
4f125f42
MC
8847
8848 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
fcfa0a32
MC
8849}
8850
7938109f
MC
8851static int tg3_test_interrupt(struct tg3 *tp)
8852{
09943a18 8853 struct tg3_napi *tnapi = &tp->napi[0];
7938109f 8854 struct net_device *dev = tp->dev;
b16250e3 8855 int err, i, intr_ok = 0;
f6eb9b1f 8856 u32 val;
7938109f 8857
d4bc3927
MC
8858 if (!netif_running(dev))
8859 return -ENODEV;
8860
7938109f
MC
8861 tg3_disable_ints(tp);
8862
4f125f42 8863 free_irq(tnapi->irq_vec, tnapi);
7938109f 8864
f6eb9b1f
MC
8865 /*
8866 * Turn off MSI one shot mode. Otherwise this test has no
8867 * observable way to know whether the interrupt was delivered.
8868 */
c885e824 8869 if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
f6eb9b1f
MC
8870 (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
8871 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
8872 tw32(MSGINT_MODE, val);
8873 }
8874
4f125f42 8875 err = request_irq(tnapi->irq_vec, tg3_test_isr,
09943a18 8876 IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
7938109f
MC
8877 if (err)
8878 return err;
8879
898a56f8 8880 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
7938109f
MC
8881 tg3_enable_ints(tp);
8882
8883 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 8884 tnapi->coal_now);
7938109f
MC
8885
8886 for (i = 0; i < 5; i++) {
b16250e3
MC
8887 u32 int_mbox, misc_host_ctrl;
8888
898a56f8 8889 int_mbox = tr32_mailbox(tnapi->int_mbox);
b16250e3
MC
8890 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
8891
8892 if ((int_mbox != 0) ||
8893 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
8894 intr_ok = 1;
7938109f 8895 break;
b16250e3
MC
8896 }
8897
7938109f
MC
8898 msleep(10);
8899 }
8900
8901 tg3_disable_ints(tp);
8902
4f125f42 8903 free_irq(tnapi->irq_vec, tnapi);
6aa20a22 8904
4f125f42 8905 err = tg3_request_irq(tp, 0);
7938109f
MC
8906
8907 if (err)
8908 return err;
8909
f6eb9b1f
MC
8910 if (intr_ok) {
8911 /* Reenable MSI one shot mode. */
c885e824 8912 if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
f6eb9b1f
MC
8913 (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
8914 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
8915 tw32(MSGINT_MODE, val);
8916 }
7938109f 8917 return 0;
f6eb9b1f 8918 }
7938109f
MC
8919
8920 return -EIO;
8921}
8922
8923/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
8924 * successfully restored
8925 */
8926static int tg3_test_msi(struct tg3 *tp)
8927{
7938109f
MC
8928 int err;
8929 u16 pci_cmd;
8930
8931 if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
8932 return 0;
8933
8934 /* Turn off SERR reporting in case MSI terminates with Master
8935 * Abort.
8936 */
8937 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
8938 pci_write_config_word(tp->pdev, PCI_COMMAND,
8939 pci_cmd & ~PCI_COMMAND_SERR);
8940
8941 err = tg3_test_interrupt(tp);
8942
8943 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
8944
8945 if (!err)
8946 return 0;
8947
8948 /* other failures */
8949 if (err != -EIO)
8950 return err;
8951
8952 /* MSI test failed, go back to INTx mode */
5129c3a3
MC
8953 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
8954 "to INTx mode. Please report this failure to the PCI "
8955 "maintainer and include system chipset information\n");
7938109f 8956
4f125f42 8957 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
09943a18 8958
7938109f
MC
8959 pci_disable_msi(tp->pdev);
8960
8961 tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
dc8bf1b1 8962 tp->napi[0].irq_vec = tp->pdev->irq;
7938109f 8963
4f125f42 8964 err = tg3_request_irq(tp, 0);
7938109f
MC
8965 if (err)
8966 return err;
8967
8968 /* Need to reset the chip because the MSI cycle may have terminated
8969 * with Master Abort.
8970 */
f47c11ee 8971 tg3_full_lock(tp, 1);
7938109f 8972
944d980e 8973 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
8e7a22e3 8974 err = tg3_init_hw(tp, 1);
7938109f 8975
f47c11ee 8976 tg3_full_unlock(tp);
7938109f
MC
8977
8978 if (err)
4f125f42 8979 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
7938109f
MC
8980
8981 return err;
8982}
8983
9e9fd12d
MC
8984static int tg3_request_firmware(struct tg3 *tp)
8985{
8986 const __be32 *fw_data;
8987
8988 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
05dbe005
JP
8989 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
8990 tp->fw_needed);
9e9fd12d
MC
8991 return -ENOENT;
8992 }
8993
8994 fw_data = (void *)tp->fw->data;
8995
8996 /* Firmware blob starts with version numbers, followed by
8997 * start address and _full_ length including BSS sections
8998 * (which must be longer than the actual data, of course
8999 */
9000
9001 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
9002 if (tp->fw_len < (tp->fw->size - 12)) {
05dbe005
JP
9003 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
9004 tp->fw_len, tp->fw_needed);
9e9fd12d
MC
9005 release_firmware(tp->fw);
9006 tp->fw = NULL;
9007 return -EINVAL;
9008 }
9009
9010 /* We no longer need firmware; we have it. */
9011 tp->fw_needed = NULL;
9012 return 0;
9013}
9014
679563f4
MC
9015static bool tg3_enable_msix(struct tg3 *tp)
9016{
9017 int i, rc, cpus = num_online_cpus();
9018 struct msix_entry msix_ent[tp->irq_max];
9019
9020 if (cpus == 1)
9021 /* Just fallback to the simpler MSI mode. */
9022 return false;
9023
9024 /*
9025 * We want as many rx rings enabled as there are cpus.
9026 * The first MSIX vector only deals with link interrupts, etc,
9027 * so we add one to the number of vectors we are requesting.
9028 */
9029 tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
9030
9031 for (i = 0; i < tp->irq_max; i++) {
9032 msix_ent[i].entry = i;
9033 msix_ent[i].vector = 0;
9034 }
9035
9036 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
2430b031
MC
9037 if (rc < 0) {
9038 return false;
9039 } else if (rc != 0) {
679563f4
MC
9040 if (pci_enable_msix(tp->pdev, msix_ent, rc))
9041 return false;
05dbe005
JP
9042 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
9043 tp->irq_cnt, rc);
679563f4
MC
9044 tp->irq_cnt = rc;
9045 }
9046
9047 for (i = 0; i < tp->irq_max; i++)
9048 tp->napi[i].irq_vec = msix_ent[i].vector;
9049
2ddaad39
BH
9050 netif_set_real_num_tx_queues(tp->dev, 1);
9051 rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
9052 if (netif_set_real_num_rx_queues(tp->dev, rc)) {
9053 pci_disable_msix(tp->pdev);
9054 return false;
9055 }
b92b9040
MC
9056
9057 if (tp->irq_cnt > 1) {
2430b031 9058 tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
b92b9040
MC
9059 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
9060 tp->tg3_flags3 |= TG3_FLG3_ENABLE_TSS;
9061 netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
9062 }
9063 }
2430b031 9064
679563f4
MC
9065 return true;
9066}
9067
07b0173c
MC
9068static void tg3_ints_init(struct tg3 *tp)
9069{
679563f4
MC
9070 if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
9071 !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
07b0173c
MC
9072 /* All MSI supporting chips should support tagged
9073 * status. Assert that this is the case.
9074 */
5129c3a3
MC
9075 netdev_warn(tp->dev,
9076 "MSI without TAGGED_STATUS? Not using MSI\n");
679563f4 9077 goto defcfg;
07b0173c 9078 }
4f125f42 9079
679563f4
MC
9080 if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
9081 tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
9082 else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
9083 pci_enable_msi(tp->pdev) == 0)
9084 tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
9085
9086 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
9087 u32 msi_mode = tr32(MSGINT_MODE);
0583d521
MC
9088 if ((tp->tg3_flags2 & TG3_FLG2_USING_MSIX) &&
9089 tp->irq_cnt > 1)
baf8a94a 9090 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
679563f4
MC
9091 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
9092 }
9093defcfg:
9094 if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
9095 tp->irq_cnt = 1;
9096 tp->napi[0].irq_vec = tp->pdev->irq;
2ddaad39 9097 netif_set_real_num_tx_queues(tp->dev, 1);
85407885 9098 netif_set_real_num_rx_queues(tp->dev, 1);
679563f4 9099 }
07b0173c
MC
9100}
9101
9102static void tg3_ints_fini(struct tg3 *tp)
9103{
679563f4
MC
9104 if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
9105 pci_disable_msix(tp->pdev);
9106 else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
9107 pci_disable_msi(tp->pdev);
9108 tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
774ee752 9109 tp->tg3_flags3 &= ~(TG3_FLG3_ENABLE_RSS | TG3_FLG3_ENABLE_TSS);
07b0173c
MC
9110}
9111
1da177e4
LT
9112static int tg3_open(struct net_device *dev)
9113{
9114 struct tg3 *tp = netdev_priv(dev);
4f125f42 9115 int i, err;
1da177e4 9116
9e9fd12d
MC
9117 if (tp->fw_needed) {
9118 err = tg3_request_firmware(tp);
9119 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
9120 if (err)
9121 return err;
9122 } else if (err) {
05dbe005 9123 netdev_warn(tp->dev, "TSO capability disabled\n");
9e9fd12d
MC
9124 tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
9125 } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
05dbe005 9126 netdev_notice(tp->dev, "TSO capability restored\n");
9e9fd12d
MC
9127 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
9128 }
9129 }
9130
c49a1561
MC
9131 netif_carrier_off(tp->dev);
9132
c866b7ea 9133 err = tg3_power_up(tp);
2f751b67 9134 if (err)
bc1c7567 9135 return err;
2f751b67
MC
9136
9137 tg3_full_lock(tp, 0);
bc1c7567 9138
1da177e4
LT
9139 tg3_disable_ints(tp);
9140 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
9141
f47c11ee 9142 tg3_full_unlock(tp);
1da177e4 9143
679563f4
MC
9144 /*
9145 * Setup interrupts first so we know how
9146 * many NAPI resources to allocate
9147 */
9148 tg3_ints_init(tp);
9149
1da177e4
LT
9150 /* The placement of this call is tied
9151 * to the setup and use of Host TX descriptors.
9152 */
9153 err = tg3_alloc_consistent(tp);
9154 if (err)
679563f4 9155 goto err_out1;
88b06bc2 9156
66cfd1bd
MC
9157 tg3_napi_init(tp);
9158
fed97810 9159 tg3_napi_enable(tp);
1da177e4 9160
4f125f42
MC
9161 for (i = 0; i < tp->irq_cnt; i++) {
9162 struct tg3_napi *tnapi = &tp->napi[i];
9163 err = tg3_request_irq(tp, i);
9164 if (err) {
9165 for (i--; i >= 0; i--)
9166 free_irq(tnapi->irq_vec, tnapi);
9167 break;
9168 }
9169 }
1da177e4 9170
07b0173c 9171 if (err)
679563f4 9172 goto err_out2;
bea3348e 9173
f47c11ee 9174 tg3_full_lock(tp, 0);
1da177e4 9175
8e7a22e3 9176 err = tg3_init_hw(tp, 1);
1da177e4 9177 if (err) {
944d980e 9178 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
9179 tg3_free_rings(tp);
9180 } else {
fac9b83e
DM
9181 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
9182 tp->timer_offset = HZ;
9183 else
9184 tp->timer_offset = HZ / 10;
9185
9186 BUG_ON(tp->timer_offset > HZ);
9187 tp->timer_counter = tp->timer_multiplier =
9188 (HZ / tp->timer_offset);
9189 tp->asf_counter = tp->asf_multiplier =
28fbef78 9190 ((HZ / tp->timer_offset) * 2);
1da177e4
LT
9191
9192 init_timer(&tp->timer);
9193 tp->timer.expires = jiffies + tp->timer_offset;
9194 tp->timer.data = (unsigned long) tp;
9195 tp->timer.function = tg3_timer;
1da177e4
LT
9196 }
9197
f47c11ee 9198 tg3_full_unlock(tp);
1da177e4 9199
07b0173c 9200 if (err)
679563f4 9201 goto err_out3;
1da177e4 9202
7938109f
MC
9203 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
9204 err = tg3_test_msi(tp);
fac9b83e 9205
7938109f 9206 if (err) {
f47c11ee 9207 tg3_full_lock(tp, 0);
944d980e 9208 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
7938109f 9209 tg3_free_rings(tp);
f47c11ee 9210 tg3_full_unlock(tp);
7938109f 9211
679563f4 9212 goto err_out2;
7938109f 9213 }
fcfa0a32 9214
c885e824
MC
9215 if (!(tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
9216 (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
f6eb9b1f 9217 u32 val = tr32(PCIE_TRANSACTION_CFG);
fcfa0a32 9218
f6eb9b1f
MC
9219 tw32(PCIE_TRANSACTION_CFG,
9220 val | PCIE_TRANS_CFG_1SHOT_MSI);
fcfa0a32 9221 }
7938109f
MC
9222 }
9223
b02fd9e3
MC
9224 tg3_phy_start(tp);
9225
f47c11ee 9226 tg3_full_lock(tp, 0);
1da177e4 9227
7938109f
MC
9228 add_timer(&tp->timer);
9229 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
1da177e4
LT
9230 tg3_enable_ints(tp);
9231
f47c11ee 9232 tg3_full_unlock(tp);
1da177e4 9233
fe5f5787 9234 netif_tx_start_all_queues(dev);
1da177e4
LT
9235
9236 return 0;
07b0173c 9237
679563f4 9238err_out3:
4f125f42
MC
9239 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9240 struct tg3_napi *tnapi = &tp->napi[i];
9241 free_irq(tnapi->irq_vec, tnapi);
9242 }
07b0173c 9243
679563f4 9244err_out2:
fed97810 9245 tg3_napi_disable(tp);
66cfd1bd 9246 tg3_napi_fini(tp);
07b0173c 9247 tg3_free_consistent(tp);
679563f4
MC
9248
9249err_out1:
9250 tg3_ints_fini(tp);
07b0173c 9251 return err;
1da177e4
LT
9252}
9253
511d2224
ED
9254static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
9255 struct rtnl_link_stats64 *);
1da177e4
LT
9256static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
9257
9258static int tg3_close(struct net_device *dev)
9259{
4f125f42 9260 int i;
1da177e4
LT
9261 struct tg3 *tp = netdev_priv(dev);
9262
fed97810 9263 tg3_napi_disable(tp);
28e53bdd 9264 cancel_work_sync(&tp->reset_task);
7faa006f 9265
fe5f5787 9266 netif_tx_stop_all_queues(dev);
1da177e4
LT
9267
9268 del_timer_sync(&tp->timer);
9269
24bb4fb6
MC
9270 tg3_phy_stop(tp);
9271
f47c11ee 9272 tg3_full_lock(tp, 1);
1da177e4
LT
9273
9274 tg3_disable_ints(tp);
9275
944d980e 9276 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 9277 tg3_free_rings(tp);
5cf64b8a 9278 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
1da177e4 9279
f47c11ee 9280 tg3_full_unlock(tp);
1da177e4 9281
4f125f42
MC
9282 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9283 struct tg3_napi *tnapi = &tp->napi[i];
9284 free_irq(tnapi->irq_vec, tnapi);
9285 }
07b0173c
MC
9286
9287 tg3_ints_fini(tp);
1da177e4 9288
511d2224
ED
9289 tg3_get_stats64(tp->dev, &tp->net_stats_prev);
9290
1da177e4
LT
9291 memcpy(&tp->estats_prev, tg3_get_estats(tp),
9292 sizeof(tp->estats_prev));
9293
66cfd1bd
MC
9294 tg3_napi_fini(tp);
9295
1da177e4
LT
9296 tg3_free_consistent(tp);
9297
c866b7ea 9298 tg3_power_down(tp);
bc1c7567
MC
9299
9300 netif_carrier_off(tp->dev);
9301
1da177e4
LT
9302 return 0;
9303}
9304
511d2224 9305static inline u64 get_stat64(tg3_stat64_t *val)
816f8b86
SB
9306{
9307 return ((u64)val->high << 32) | ((u64)val->low);
9308}
9309
511d2224 9310static u64 calc_crc_errors(struct tg3 *tp)
1da177e4
LT
9311{
9312 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9313
f07e9af3 9314 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
1da177e4
LT
9315 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
9316 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
1da177e4
LT
9317 u32 val;
9318
f47c11ee 9319 spin_lock_bh(&tp->lock);
569a5df8
MC
9320 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
9321 tg3_writephy(tp, MII_TG3_TEST1,
9322 val | MII_TG3_TEST1_CRC_EN);
f08aa1a8 9323 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
1da177e4
LT
9324 } else
9325 val = 0;
f47c11ee 9326 spin_unlock_bh(&tp->lock);
1da177e4
LT
9327
9328 tp->phy_crc_errors += val;
9329
9330 return tp->phy_crc_errors;
9331 }
9332
9333 return get_stat64(&hw_stats->rx_fcs_errors);
9334}
9335
9336#define ESTAT_ADD(member) \
9337 estats->member = old_estats->member + \
511d2224 9338 get_stat64(&hw_stats->member)
1da177e4
LT
9339
9340static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
9341{
9342 struct tg3_ethtool_stats *estats = &tp->estats;
9343 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
9344 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9345
9346 if (!hw_stats)
9347 return old_estats;
9348
9349 ESTAT_ADD(rx_octets);
9350 ESTAT_ADD(rx_fragments);
9351 ESTAT_ADD(rx_ucast_packets);
9352 ESTAT_ADD(rx_mcast_packets);
9353 ESTAT_ADD(rx_bcast_packets);
9354 ESTAT_ADD(rx_fcs_errors);
9355 ESTAT_ADD(rx_align_errors);
9356 ESTAT_ADD(rx_xon_pause_rcvd);
9357 ESTAT_ADD(rx_xoff_pause_rcvd);
9358 ESTAT_ADD(rx_mac_ctrl_rcvd);
9359 ESTAT_ADD(rx_xoff_entered);
9360 ESTAT_ADD(rx_frame_too_long_errors);
9361 ESTAT_ADD(rx_jabbers);
9362 ESTAT_ADD(rx_undersize_packets);
9363 ESTAT_ADD(rx_in_length_errors);
9364 ESTAT_ADD(rx_out_length_errors);
9365 ESTAT_ADD(rx_64_or_less_octet_packets);
9366 ESTAT_ADD(rx_65_to_127_octet_packets);
9367 ESTAT_ADD(rx_128_to_255_octet_packets);
9368 ESTAT_ADD(rx_256_to_511_octet_packets);
9369 ESTAT_ADD(rx_512_to_1023_octet_packets);
9370 ESTAT_ADD(rx_1024_to_1522_octet_packets);
9371 ESTAT_ADD(rx_1523_to_2047_octet_packets);
9372 ESTAT_ADD(rx_2048_to_4095_octet_packets);
9373 ESTAT_ADD(rx_4096_to_8191_octet_packets);
9374 ESTAT_ADD(rx_8192_to_9022_octet_packets);
9375
9376 ESTAT_ADD(tx_octets);
9377 ESTAT_ADD(tx_collisions);
9378 ESTAT_ADD(tx_xon_sent);
9379 ESTAT_ADD(tx_xoff_sent);
9380 ESTAT_ADD(tx_flow_control);
9381 ESTAT_ADD(tx_mac_errors);
9382 ESTAT_ADD(tx_single_collisions);
9383 ESTAT_ADD(tx_mult_collisions);
9384 ESTAT_ADD(tx_deferred);
9385 ESTAT_ADD(tx_excessive_collisions);
9386 ESTAT_ADD(tx_late_collisions);
9387 ESTAT_ADD(tx_collide_2times);
9388 ESTAT_ADD(tx_collide_3times);
9389 ESTAT_ADD(tx_collide_4times);
9390 ESTAT_ADD(tx_collide_5times);
9391 ESTAT_ADD(tx_collide_6times);
9392 ESTAT_ADD(tx_collide_7times);
9393 ESTAT_ADD(tx_collide_8times);
9394 ESTAT_ADD(tx_collide_9times);
9395 ESTAT_ADD(tx_collide_10times);
9396 ESTAT_ADD(tx_collide_11times);
9397 ESTAT_ADD(tx_collide_12times);
9398 ESTAT_ADD(tx_collide_13times);
9399 ESTAT_ADD(tx_collide_14times);
9400 ESTAT_ADD(tx_collide_15times);
9401 ESTAT_ADD(tx_ucast_packets);
9402 ESTAT_ADD(tx_mcast_packets);
9403 ESTAT_ADD(tx_bcast_packets);
9404 ESTAT_ADD(tx_carrier_sense_errors);
9405 ESTAT_ADD(tx_discards);
9406 ESTAT_ADD(tx_errors);
9407
9408 ESTAT_ADD(dma_writeq_full);
9409 ESTAT_ADD(dma_write_prioq_full);
9410 ESTAT_ADD(rxbds_empty);
9411 ESTAT_ADD(rx_discards);
9412 ESTAT_ADD(rx_errors);
9413 ESTAT_ADD(rx_threshold_hit);
9414
9415 ESTAT_ADD(dma_readq_full);
9416 ESTAT_ADD(dma_read_prioq_full);
9417 ESTAT_ADD(tx_comp_queue_full);
9418
9419 ESTAT_ADD(ring_set_send_prod_index);
9420 ESTAT_ADD(ring_status_update);
9421 ESTAT_ADD(nic_irqs);
9422 ESTAT_ADD(nic_avoided_irqs);
9423 ESTAT_ADD(nic_tx_threshold_hit);
9424
9425 return estats;
9426}
9427
511d2224
ED
9428static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
9429 struct rtnl_link_stats64 *stats)
1da177e4
LT
9430{
9431 struct tg3 *tp = netdev_priv(dev);
511d2224 9432 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
1da177e4
LT
9433 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9434
9435 if (!hw_stats)
9436 return old_stats;
9437
9438 stats->rx_packets = old_stats->rx_packets +
9439 get_stat64(&hw_stats->rx_ucast_packets) +
9440 get_stat64(&hw_stats->rx_mcast_packets) +
9441 get_stat64(&hw_stats->rx_bcast_packets);
6aa20a22 9442
1da177e4
LT
9443 stats->tx_packets = old_stats->tx_packets +
9444 get_stat64(&hw_stats->tx_ucast_packets) +
9445 get_stat64(&hw_stats->tx_mcast_packets) +
9446 get_stat64(&hw_stats->tx_bcast_packets);
9447
9448 stats->rx_bytes = old_stats->rx_bytes +
9449 get_stat64(&hw_stats->rx_octets);
9450 stats->tx_bytes = old_stats->tx_bytes +
9451 get_stat64(&hw_stats->tx_octets);
9452
9453 stats->rx_errors = old_stats->rx_errors +
4f63b877 9454 get_stat64(&hw_stats->rx_errors);
1da177e4
LT
9455 stats->tx_errors = old_stats->tx_errors +
9456 get_stat64(&hw_stats->tx_errors) +
9457 get_stat64(&hw_stats->tx_mac_errors) +
9458 get_stat64(&hw_stats->tx_carrier_sense_errors) +
9459 get_stat64(&hw_stats->tx_discards);
9460
9461 stats->multicast = old_stats->multicast +
9462 get_stat64(&hw_stats->rx_mcast_packets);
9463 stats->collisions = old_stats->collisions +
9464 get_stat64(&hw_stats->tx_collisions);
9465
9466 stats->rx_length_errors = old_stats->rx_length_errors +
9467 get_stat64(&hw_stats->rx_frame_too_long_errors) +
9468 get_stat64(&hw_stats->rx_undersize_packets);
9469
9470 stats->rx_over_errors = old_stats->rx_over_errors +
9471 get_stat64(&hw_stats->rxbds_empty);
9472 stats->rx_frame_errors = old_stats->rx_frame_errors +
9473 get_stat64(&hw_stats->rx_align_errors);
9474 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
9475 get_stat64(&hw_stats->tx_discards);
9476 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
9477 get_stat64(&hw_stats->tx_carrier_sense_errors);
9478
9479 stats->rx_crc_errors = old_stats->rx_crc_errors +
9480 calc_crc_errors(tp);
9481
4f63b877
JL
9482 stats->rx_missed_errors = old_stats->rx_missed_errors +
9483 get_stat64(&hw_stats->rx_discards);
9484
b0057c51
ED
9485 stats->rx_dropped = tp->rx_dropped;
9486
1da177e4
LT
9487 return stats;
9488}
9489
9490static inline u32 calc_crc(unsigned char *buf, int len)
9491{
9492 u32 reg;
9493 u32 tmp;
9494 int j, k;
9495
9496 reg = 0xffffffff;
9497
9498 for (j = 0; j < len; j++) {
9499 reg ^= buf[j];
9500
9501 for (k = 0; k < 8; k++) {
9502 tmp = reg & 0x01;
9503
9504 reg >>= 1;
9505
859a5887 9506 if (tmp)
1da177e4 9507 reg ^= 0xedb88320;
1da177e4
LT
9508 }
9509 }
9510
9511 return ~reg;
9512}
9513
9514static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
9515{
9516 /* accept or reject all multicast frames */
9517 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
9518 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
9519 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
9520 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
9521}
9522
9523static void __tg3_set_rx_mode(struct net_device *dev)
9524{
9525 struct tg3 *tp = netdev_priv(dev);
9526 u32 rx_mode;
9527
9528 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
9529 RX_MODE_KEEP_VLAN_TAG);
9530
bf933c80 9531#if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
1da177e4
LT
9532 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
9533 * flag clear.
9534 */
1da177e4
LT
9535 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
9536 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
9537#endif
9538
9539 if (dev->flags & IFF_PROMISC) {
9540 /* Promiscuous mode. */
9541 rx_mode |= RX_MODE_PROMISC;
9542 } else if (dev->flags & IFF_ALLMULTI) {
9543 /* Accept all multicast. */
de6f31eb 9544 tg3_set_multi(tp, 1);
4cd24eaf 9545 } else if (netdev_mc_empty(dev)) {
1da177e4 9546 /* Reject all multicast. */
de6f31eb 9547 tg3_set_multi(tp, 0);
1da177e4
LT
9548 } else {
9549 /* Accept one or more multicast(s). */
22bedad3 9550 struct netdev_hw_addr *ha;
1da177e4
LT
9551 u32 mc_filter[4] = { 0, };
9552 u32 regidx;
9553 u32 bit;
9554 u32 crc;
9555
22bedad3
JP
9556 netdev_for_each_mc_addr(ha, dev) {
9557 crc = calc_crc(ha->addr, ETH_ALEN);
1da177e4
LT
9558 bit = ~crc & 0x7f;
9559 regidx = (bit & 0x60) >> 5;
9560 bit &= 0x1f;
9561 mc_filter[regidx] |= (1 << bit);
9562 }
9563
9564 tw32(MAC_HASH_REG_0, mc_filter[0]);
9565 tw32(MAC_HASH_REG_1, mc_filter[1]);
9566 tw32(MAC_HASH_REG_2, mc_filter[2]);
9567 tw32(MAC_HASH_REG_3, mc_filter[3]);
9568 }
9569
9570 if (rx_mode != tp->rx_mode) {
9571 tp->rx_mode = rx_mode;
9572 tw32_f(MAC_RX_MODE, rx_mode);
9573 udelay(10);
9574 }
9575}
9576
9577static void tg3_set_rx_mode(struct net_device *dev)
9578{
9579 struct tg3 *tp = netdev_priv(dev);
9580
e75f7c90
MC
9581 if (!netif_running(dev))
9582 return;
9583
f47c11ee 9584 tg3_full_lock(tp, 0);
1da177e4 9585 __tg3_set_rx_mode(dev);
f47c11ee 9586 tg3_full_unlock(tp);
1da177e4
LT
9587}
9588
9589#define TG3_REGDUMP_LEN (32 * 1024)
9590
9591static int tg3_get_regs_len(struct net_device *dev)
9592{
9593 return TG3_REGDUMP_LEN;
9594}
9595
9596static void tg3_get_regs(struct net_device *dev,
9597 struct ethtool_regs *regs, void *_p)
9598{
9599 u32 *p = _p;
9600 struct tg3 *tp = netdev_priv(dev);
9601 u8 *orig_p = _p;
9602 int i;
9603
9604 regs->version = 0;
9605
9606 memset(p, 0, TG3_REGDUMP_LEN);
9607
80096068 9608 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
9609 return;
9610
f47c11ee 9611 tg3_full_lock(tp, 0);
1da177e4
LT
9612
9613#define __GET_REG32(reg) (*(p)++ = tr32(reg))
be98da6a 9614#define GET_REG32_LOOP(base, len) \
1da177e4
LT
9615do { p = (u32 *)(orig_p + (base)); \
9616 for (i = 0; i < len; i += 4) \
9617 __GET_REG32((base) + i); \
9618} while (0)
9619#define GET_REG32_1(reg) \
9620do { p = (u32 *)(orig_p + (reg)); \
9621 __GET_REG32((reg)); \
9622} while (0)
9623
9624 GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
9625 GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
9626 GET_REG32_LOOP(MAC_MODE, 0x4f0);
9627 GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
9628 GET_REG32_1(SNDDATAC_MODE);
9629 GET_REG32_LOOP(SNDBDS_MODE, 0x80);
9630 GET_REG32_LOOP(SNDBDI_MODE, 0x48);
9631 GET_REG32_1(SNDBDC_MODE);
9632 GET_REG32_LOOP(RCVLPC_MODE, 0x20);
9633 GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
9634 GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
9635 GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
9636 GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
9637 GET_REG32_1(RCVDCC_MODE);
9638 GET_REG32_LOOP(RCVBDI_MODE, 0x20);
9639 GET_REG32_LOOP(RCVCC_MODE, 0x14);
9640 GET_REG32_LOOP(RCVLSC_MODE, 0x08);
9641 GET_REG32_1(MBFREE_MODE);
9642 GET_REG32_LOOP(HOSTCC_MODE, 0x100);
9643 GET_REG32_LOOP(MEMARB_MODE, 0x10);
9644 GET_REG32_LOOP(BUFMGR_MODE, 0x58);
9645 GET_REG32_LOOP(RDMAC_MODE, 0x08);
9646 GET_REG32_LOOP(WDMAC_MODE, 0x08);
091465d7
CE
9647 GET_REG32_1(RX_CPU_MODE);
9648 GET_REG32_1(RX_CPU_STATE);
9649 GET_REG32_1(RX_CPU_PGMCTR);
9650 GET_REG32_1(RX_CPU_HWBKPT);
9651 GET_REG32_1(TX_CPU_MODE);
9652 GET_REG32_1(TX_CPU_STATE);
9653 GET_REG32_1(TX_CPU_PGMCTR);
1da177e4
LT
9654 GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
9655 GET_REG32_LOOP(FTQ_RESET, 0x120);
9656 GET_REG32_LOOP(MSGINT_MODE, 0x0c);
9657 GET_REG32_1(DMAC_MODE);
9658 GET_REG32_LOOP(GRC_MODE, 0x4c);
9659 if (tp->tg3_flags & TG3_FLAG_NVRAM)
9660 GET_REG32_LOOP(NVRAM_CMD, 0x24);
9661
9662#undef __GET_REG32
9663#undef GET_REG32_LOOP
9664#undef GET_REG32_1
9665
f47c11ee 9666 tg3_full_unlock(tp);
1da177e4
LT
9667}
9668
9669static int tg3_get_eeprom_len(struct net_device *dev)
9670{
9671 struct tg3 *tp = netdev_priv(dev);
9672
9673 return tp->nvram_size;
9674}
9675
1da177e4
LT
9676static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
9677{
9678 struct tg3 *tp = netdev_priv(dev);
9679 int ret;
9680 u8 *pd;
b9fc7dc5 9681 u32 i, offset, len, b_offset, b_count;
a9dc529d 9682 __be32 val;
1da177e4 9683
df259d8c
MC
9684 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
9685 return -EINVAL;
9686
80096068 9687 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
9688 return -EAGAIN;
9689
1da177e4
LT
9690 offset = eeprom->offset;
9691 len = eeprom->len;
9692 eeprom->len = 0;
9693
9694 eeprom->magic = TG3_EEPROM_MAGIC;
9695
9696 if (offset & 3) {
9697 /* adjustments to start on required 4 byte boundary */
9698 b_offset = offset & 3;
9699 b_count = 4 - b_offset;
9700 if (b_count > len) {
9701 /* i.e. offset=1 len=2 */
9702 b_count = len;
9703 }
a9dc529d 9704 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
1da177e4
LT
9705 if (ret)
9706 return ret;
be98da6a 9707 memcpy(data, ((char *)&val) + b_offset, b_count);
1da177e4
LT
9708 len -= b_count;
9709 offset += b_count;
c6cdf436 9710 eeprom->len += b_count;
1da177e4
LT
9711 }
9712
9713 /* read bytes upto the last 4 byte boundary */
9714 pd = &data[eeprom->len];
9715 for (i = 0; i < (len - (len & 3)); i += 4) {
a9dc529d 9716 ret = tg3_nvram_read_be32(tp, offset + i, &val);
1da177e4
LT
9717 if (ret) {
9718 eeprom->len += i;
9719 return ret;
9720 }
1da177e4
LT
9721 memcpy(pd + i, &val, 4);
9722 }
9723 eeprom->len += i;
9724
9725 if (len & 3) {
9726 /* read last bytes not ending on 4 byte boundary */
9727 pd = &data[eeprom->len];
9728 b_count = len & 3;
9729 b_offset = offset + len - b_count;
a9dc529d 9730 ret = tg3_nvram_read_be32(tp, b_offset, &val);
1da177e4
LT
9731 if (ret)
9732 return ret;
b9fc7dc5 9733 memcpy(pd, &val, b_count);
1da177e4
LT
9734 eeprom->len += b_count;
9735 }
9736 return 0;
9737}
9738
6aa20a22 9739static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
1da177e4
LT
9740
9741static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
9742{
9743 struct tg3 *tp = netdev_priv(dev);
9744 int ret;
b9fc7dc5 9745 u32 offset, len, b_offset, odd_len;
1da177e4 9746 u8 *buf;
a9dc529d 9747 __be32 start, end;
1da177e4 9748
80096068 9749 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
9750 return -EAGAIN;
9751
df259d8c
MC
9752 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
9753 eeprom->magic != TG3_EEPROM_MAGIC)
1da177e4
LT
9754 return -EINVAL;
9755
9756 offset = eeprom->offset;
9757 len = eeprom->len;
9758
9759 if ((b_offset = (offset & 3))) {
9760 /* adjustments to start on required 4 byte boundary */
a9dc529d 9761 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
1da177e4
LT
9762 if (ret)
9763 return ret;
1da177e4
LT
9764 len += b_offset;
9765 offset &= ~3;
1c8594b4
MC
9766 if (len < 4)
9767 len = 4;
1da177e4
LT
9768 }
9769
9770 odd_len = 0;
1c8594b4 9771 if (len & 3) {
1da177e4
LT
9772 /* adjustments to end on required 4 byte boundary */
9773 odd_len = 1;
9774 len = (len + 3) & ~3;
a9dc529d 9775 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
1da177e4
LT
9776 if (ret)
9777 return ret;
1da177e4
LT
9778 }
9779
9780 buf = data;
9781 if (b_offset || odd_len) {
9782 buf = kmalloc(len, GFP_KERNEL);
ab0049b4 9783 if (!buf)
1da177e4
LT
9784 return -ENOMEM;
9785 if (b_offset)
9786 memcpy(buf, &start, 4);
9787 if (odd_len)
9788 memcpy(buf+len-4, &end, 4);
9789 memcpy(buf + b_offset, data, eeprom->len);
9790 }
9791
9792 ret = tg3_nvram_write_block(tp, offset, len, buf);
9793
9794 if (buf != data)
9795 kfree(buf);
9796
9797 return ret;
9798}
9799
9800static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
9801{
b02fd9e3
MC
9802 struct tg3 *tp = netdev_priv(dev);
9803
9804 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
3f0e3ad7 9805 struct phy_device *phydev;
f07e9af3 9806 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 9807 return -EAGAIN;
3f0e3ad7
MC
9808 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
9809 return phy_ethtool_gset(phydev, cmd);
b02fd9e3 9810 }
6aa20a22 9811
1da177e4
LT
9812 cmd->supported = (SUPPORTED_Autoneg);
9813
f07e9af3 9814 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
9815 cmd->supported |= (SUPPORTED_1000baseT_Half |
9816 SUPPORTED_1000baseT_Full);
9817
f07e9af3 9818 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
1da177e4
LT
9819 cmd->supported |= (SUPPORTED_100baseT_Half |
9820 SUPPORTED_100baseT_Full |
9821 SUPPORTED_10baseT_Half |
9822 SUPPORTED_10baseT_Full |
3bebab59 9823 SUPPORTED_TP);
ef348144
KK
9824 cmd->port = PORT_TP;
9825 } else {
1da177e4 9826 cmd->supported |= SUPPORTED_FIBRE;
ef348144
KK
9827 cmd->port = PORT_FIBRE;
9828 }
6aa20a22 9829
1da177e4
LT
9830 cmd->advertising = tp->link_config.advertising;
9831 if (netif_running(dev)) {
9832 cmd->speed = tp->link_config.active_speed;
9833 cmd->duplex = tp->link_config.active_duplex;
64c22182
MC
9834 } else {
9835 cmd->speed = SPEED_INVALID;
9836 cmd->duplex = DUPLEX_INVALID;
1da177e4 9837 }
882e9793 9838 cmd->phy_address = tp->phy_addr;
7e5856bd 9839 cmd->transceiver = XCVR_INTERNAL;
1da177e4
LT
9840 cmd->autoneg = tp->link_config.autoneg;
9841 cmd->maxtxpkt = 0;
9842 cmd->maxrxpkt = 0;
9843 return 0;
9844}
6aa20a22 9845
1da177e4
LT
9846static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
9847{
9848 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9849
b02fd9e3 9850 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
3f0e3ad7 9851 struct phy_device *phydev;
f07e9af3 9852 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 9853 return -EAGAIN;
3f0e3ad7
MC
9854 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
9855 return phy_ethtool_sset(phydev, cmd);
b02fd9e3
MC
9856 }
9857
7e5856bd
MC
9858 if (cmd->autoneg != AUTONEG_ENABLE &&
9859 cmd->autoneg != AUTONEG_DISABLE)
37ff238d 9860 return -EINVAL;
7e5856bd
MC
9861
9862 if (cmd->autoneg == AUTONEG_DISABLE &&
9863 cmd->duplex != DUPLEX_FULL &&
9864 cmd->duplex != DUPLEX_HALF)
37ff238d 9865 return -EINVAL;
1da177e4 9866
7e5856bd
MC
9867 if (cmd->autoneg == AUTONEG_ENABLE) {
9868 u32 mask = ADVERTISED_Autoneg |
9869 ADVERTISED_Pause |
9870 ADVERTISED_Asym_Pause;
9871
f07e9af3 9872 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
7e5856bd
MC
9873 mask |= ADVERTISED_1000baseT_Half |
9874 ADVERTISED_1000baseT_Full;
9875
f07e9af3 9876 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
7e5856bd
MC
9877 mask |= ADVERTISED_100baseT_Half |
9878 ADVERTISED_100baseT_Full |
9879 ADVERTISED_10baseT_Half |
9880 ADVERTISED_10baseT_Full |
9881 ADVERTISED_TP;
9882 else
9883 mask |= ADVERTISED_FIBRE;
9884
9885 if (cmd->advertising & ~mask)
9886 return -EINVAL;
9887
9888 mask &= (ADVERTISED_1000baseT_Half |
9889 ADVERTISED_1000baseT_Full |
9890 ADVERTISED_100baseT_Half |
9891 ADVERTISED_100baseT_Full |
9892 ADVERTISED_10baseT_Half |
9893 ADVERTISED_10baseT_Full);
9894
9895 cmd->advertising &= mask;
9896 } else {
f07e9af3 9897 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
7e5856bd
MC
9898 if (cmd->speed != SPEED_1000)
9899 return -EINVAL;
9900
9901 if (cmd->duplex != DUPLEX_FULL)
9902 return -EINVAL;
9903 } else {
9904 if (cmd->speed != SPEED_100 &&
9905 cmd->speed != SPEED_10)
9906 return -EINVAL;
9907 }
9908 }
9909
f47c11ee 9910 tg3_full_lock(tp, 0);
1da177e4
LT
9911
9912 tp->link_config.autoneg = cmd->autoneg;
9913 if (cmd->autoneg == AUTONEG_ENABLE) {
405d8e5c
AG
9914 tp->link_config.advertising = (cmd->advertising |
9915 ADVERTISED_Autoneg);
1da177e4
LT
9916 tp->link_config.speed = SPEED_INVALID;
9917 tp->link_config.duplex = DUPLEX_INVALID;
9918 } else {
9919 tp->link_config.advertising = 0;
9920 tp->link_config.speed = cmd->speed;
9921 tp->link_config.duplex = cmd->duplex;
b02fd9e3 9922 }
6aa20a22 9923
24fcad6b
MC
9924 tp->link_config.orig_speed = tp->link_config.speed;
9925 tp->link_config.orig_duplex = tp->link_config.duplex;
9926 tp->link_config.orig_autoneg = tp->link_config.autoneg;
9927
1da177e4
LT
9928 if (netif_running(dev))
9929 tg3_setup_phy(tp, 1);
9930
f47c11ee 9931 tg3_full_unlock(tp);
6aa20a22 9932
1da177e4
LT
9933 return 0;
9934}
6aa20a22 9935
1da177e4
LT
9936static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
9937{
9938 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9939
1da177e4
LT
9940 strcpy(info->driver, DRV_MODULE_NAME);
9941 strcpy(info->version, DRV_MODULE_VERSION);
c4e6575c 9942 strcpy(info->fw_version, tp->fw_ver);
1da177e4
LT
9943 strcpy(info->bus_info, pci_name(tp->pdev));
9944}
6aa20a22 9945
1da177e4
LT
9946static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
9947{
9948 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9949
12dac075
RW
9950 if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
9951 device_can_wakeup(&tp->pdev->dev))
a85feb8c
GZ
9952 wol->supported = WAKE_MAGIC;
9953 else
9954 wol->supported = 0;
1da177e4 9955 wol->wolopts = 0;
05ac4cb7
MC
9956 if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
9957 device_can_wakeup(&tp->pdev->dev))
1da177e4
LT
9958 wol->wolopts = WAKE_MAGIC;
9959 memset(&wol->sopass, 0, sizeof(wol->sopass));
9960}
6aa20a22 9961
1da177e4
LT
9962static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
9963{
9964 struct tg3 *tp = netdev_priv(dev);
12dac075 9965 struct device *dp = &tp->pdev->dev;
6aa20a22 9966
1da177e4
LT
9967 if (wol->wolopts & ~WAKE_MAGIC)
9968 return -EINVAL;
9969 if ((wol->wolopts & WAKE_MAGIC) &&
12dac075 9970 !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
1da177e4 9971 return -EINVAL;
6aa20a22 9972
f2dc0d18
RW
9973 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
9974
f47c11ee 9975 spin_lock_bh(&tp->lock);
f2dc0d18 9976 if (device_may_wakeup(dp))
1da177e4 9977 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
f2dc0d18 9978 else
1da177e4 9979 tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
f47c11ee 9980 spin_unlock_bh(&tp->lock);
6aa20a22 9981
f2dc0d18 9982
1da177e4
LT
9983 return 0;
9984}
6aa20a22 9985
1da177e4
LT
9986static u32 tg3_get_msglevel(struct net_device *dev)
9987{
9988 struct tg3 *tp = netdev_priv(dev);
9989 return tp->msg_enable;
9990}
6aa20a22 9991
1da177e4
LT
9992static void tg3_set_msglevel(struct net_device *dev, u32 value)
9993{
9994 struct tg3 *tp = netdev_priv(dev);
9995 tp->msg_enable = value;
9996}
6aa20a22 9997
1da177e4
LT
9998static int tg3_set_tso(struct net_device *dev, u32 value)
9999{
10000 struct tg3 *tp = netdev_priv(dev);
10001
10002 if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
10003 if (value)
10004 return -EINVAL;
10005 return 0;
10006 }
027455ad 10007 if ((dev->features & NETIF_F_IPV6_CSUM) &&
e849cdc3
MC
10008 ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
10009 (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3))) {
9936bcf6 10010 if (value) {
b0026624 10011 dev->features |= NETIF_F_TSO6;
e849cdc3
MC
10012 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
10013 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c
MC
10014 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
10015 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
321d32a0 10016 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
e849cdc3 10017 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
9936bcf6
MC
10018 dev->features |= NETIF_F_TSO_ECN;
10019 } else
10020 dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
b0026624 10021 }
1da177e4
LT
10022 return ethtool_op_set_tso(dev, value);
10023}
6aa20a22 10024
1da177e4
LT
10025static int tg3_nway_reset(struct net_device *dev)
10026{
10027 struct tg3 *tp = netdev_priv(dev);
1da177e4 10028 int r;
6aa20a22 10029
1da177e4
LT
10030 if (!netif_running(dev))
10031 return -EAGAIN;
10032
f07e9af3 10033 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
c94e3941
MC
10034 return -EINVAL;
10035
b02fd9e3 10036 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
f07e9af3 10037 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10038 return -EAGAIN;
3f0e3ad7 10039 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
10040 } else {
10041 u32 bmcr;
10042
10043 spin_lock_bh(&tp->lock);
10044 r = -EINVAL;
10045 tg3_readphy(tp, MII_BMCR, &bmcr);
10046 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
10047 ((bmcr & BMCR_ANENABLE) ||
f07e9af3 10048 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
b02fd9e3
MC
10049 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
10050 BMCR_ANENABLE);
10051 r = 0;
10052 }
10053 spin_unlock_bh(&tp->lock);
1da177e4 10054 }
6aa20a22 10055
1da177e4
LT
10056 return r;
10057}
6aa20a22 10058
1da177e4
LT
10059static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10060{
10061 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10062
2c49a44d 10063 ering->rx_max_pending = tp->rx_std_ring_mask;
1da177e4 10064 ering->rx_mini_max_pending = 0;
4f81c32b 10065 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
2c49a44d 10066 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
4f81c32b
MC
10067 else
10068 ering->rx_jumbo_max_pending = 0;
10069
10070 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
1da177e4
LT
10071
10072 ering->rx_pending = tp->rx_pending;
10073 ering->rx_mini_pending = 0;
4f81c32b
MC
10074 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
10075 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
10076 else
10077 ering->rx_jumbo_pending = 0;
10078
f3f3f27e 10079 ering->tx_pending = tp->napi[0].tx_pending;
1da177e4 10080}
6aa20a22 10081
1da177e4
LT
10082static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10083{
10084 struct tg3 *tp = netdev_priv(dev);
646c9edd 10085 int i, irq_sync = 0, err = 0;
6aa20a22 10086
2c49a44d
MC
10087 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
10088 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
bc3a9254
MC
10089 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
10090 (ering->tx_pending <= MAX_SKB_FRAGS) ||
7f62ad5d 10091 ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
bc3a9254 10092 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
1da177e4 10093 return -EINVAL;
6aa20a22 10094
bbe832c0 10095 if (netif_running(dev)) {
b02fd9e3 10096 tg3_phy_stop(tp);
1da177e4 10097 tg3_netif_stop(tp);
bbe832c0
MC
10098 irq_sync = 1;
10099 }
1da177e4 10100
bbe832c0 10101 tg3_full_lock(tp, irq_sync);
6aa20a22 10102
1da177e4
LT
10103 tp->rx_pending = ering->rx_pending;
10104
10105 if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
10106 tp->rx_pending > 63)
10107 tp->rx_pending = 63;
10108 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
646c9edd 10109
6fd45cb8 10110 for (i = 0; i < tp->irq_max; i++)
646c9edd 10111 tp->napi[i].tx_pending = ering->tx_pending;
1da177e4
LT
10112
10113 if (netif_running(dev)) {
944d980e 10114 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
b9ec6c1b
MC
10115 err = tg3_restart_hw(tp, 1);
10116 if (!err)
10117 tg3_netif_start(tp);
1da177e4
LT
10118 }
10119
f47c11ee 10120 tg3_full_unlock(tp);
6aa20a22 10121
b02fd9e3
MC
10122 if (irq_sync && !err)
10123 tg3_phy_start(tp);
10124
b9ec6c1b 10125 return err;
1da177e4 10126}
6aa20a22 10127
1da177e4
LT
10128static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10129{
10130 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10131
1da177e4 10132 epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
8d018621 10133
e18ce346 10134 if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
8d018621
MC
10135 epause->rx_pause = 1;
10136 else
10137 epause->rx_pause = 0;
10138
e18ce346 10139 if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
8d018621
MC
10140 epause->tx_pause = 1;
10141 else
10142 epause->tx_pause = 0;
1da177e4 10143}
6aa20a22 10144
1da177e4
LT
10145static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10146{
10147 struct tg3 *tp = netdev_priv(dev);
b02fd9e3 10148 int err = 0;
6aa20a22 10149
b02fd9e3 10150 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
2712168f
MC
10151 u32 newadv;
10152 struct phy_device *phydev;
1da177e4 10153
2712168f 10154 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
f47c11ee 10155
2712168f
MC
10156 if (!(phydev->supported & SUPPORTED_Pause) ||
10157 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
2259dca3 10158 (epause->rx_pause != epause->tx_pause)))
2712168f 10159 return -EINVAL;
1da177e4 10160
2712168f
MC
10161 tp->link_config.flowctrl = 0;
10162 if (epause->rx_pause) {
10163 tp->link_config.flowctrl |= FLOW_CTRL_RX;
10164
10165 if (epause->tx_pause) {
10166 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10167 newadv = ADVERTISED_Pause;
b02fd9e3 10168 } else
2712168f
MC
10169 newadv = ADVERTISED_Pause |
10170 ADVERTISED_Asym_Pause;
10171 } else if (epause->tx_pause) {
10172 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10173 newadv = ADVERTISED_Asym_Pause;
10174 } else
10175 newadv = 0;
10176
10177 if (epause->autoneg)
10178 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
10179 else
10180 tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
10181
f07e9af3 10182 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
2712168f
MC
10183 u32 oldadv = phydev->advertising &
10184 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
10185 if (oldadv != newadv) {
10186 phydev->advertising &=
10187 ~(ADVERTISED_Pause |
10188 ADVERTISED_Asym_Pause);
10189 phydev->advertising |= newadv;
10190 if (phydev->autoneg) {
10191 /*
10192 * Always renegotiate the link to
10193 * inform our link partner of our
10194 * flow control settings, even if the
10195 * flow control is forced. Let
10196 * tg3_adjust_link() do the final
10197 * flow control setup.
10198 */
10199 return phy_start_aneg(phydev);
b02fd9e3 10200 }
b02fd9e3 10201 }
b02fd9e3 10202
2712168f 10203 if (!epause->autoneg)
b02fd9e3 10204 tg3_setup_flow_control(tp, 0, 0);
2712168f
MC
10205 } else {
10206 tp->link_config.orig_advertising &=
10207 ~(ADVERTISED_Pause |
10208 ADVERTISED_Asym_Pause);
10209 tp->link_config.orig_advertising |= newadv;
b02fd9e3
MC
10210 }
10211 } else {
10212 int irq_sync = 0;
10213
10214 if (netif_running(dev)) {
10215 tg3_netif_stop(tp);
10216 irq_sync = 1;
10217 }
10218
10219 tg3_full_lock(tp, irq_sync);
10220
10221 if (epause->autoneg)
10222 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
10223 else
10224 tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
10225 if (epause->rx_pause)
e18ce346 10226 tp->link_config.flowctrl |= FLOW_CTRL_RX;
b02fd9e3 10227 else
e18ce346 10228 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
b02fd9e3 10229 if (epause->tx_pause)
e18ce346 10230 tp->link_config.flowctrl |= FLOW_CTRL_TX;
b02fd9e3 10231 else
e18ce346 10232 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
b02fd9e3
MC
10233
10234 if (netif_running(dev)) {
10235 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10236 err = tg3_restart_hw(tp, 1);
10237 if (!err)
10238 tg3_netif_start(tp);
10239 }
10240
10241 tg3_full_unlock(tp);
10242 }
6aa20a22 10243
b9ec6c1b 10244 return err;
1da177e4 10245}
6aa20a22 10246
1da177e4
LT
10247static u32 tg3_get_rx_csum(struct net_device *dev)
10248{
10249 struct tg3 *tp = netdev_priv(dev);
10250 return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
10251}
6aa20a22 10252
1da177e4
LT
10253static int tg3_set_rx_csum(struct net_device *dev, u32 data)
10254{
10255 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10256
1da177e4
LT
10257 if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
10258 if (data != 0)
10259 return -EINVAL;
c6cdf436
MC
10260 return 0;
10261 }
6aa20a22 10262
f47c11ee 10263 spin_lock_bh(&tp->lock);
1da177e4
LT
10264 if (data)
10265 tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
10266 else
10267 tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
f47c11ee 10268 spin_unlock_bh(&tp->lock);
6aa20a22 10269
1da177e4
LT
10270 return 0;
10271}
6aa20a22 10272
1da177e4
LT
10273static int tg3_set_tx_csum(struct net_device *dev, u32 data)
10274{
10275 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10276
1da177e4
LT
10277 if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
10278 if (data != 0)
10279 return -EINVAL;
c6cdf436
MC
10280 return 0;
10281 }
6aa20a22 10282
321d32a0 10283 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
6460d948 10284 ethtool_op_set_tx_ipv6_csum(dev, data);
1da177e4 10285 else
9c27dbdf 10286 ethtool_op_set_tx_csum(dev, data);
1da177e4
LT
10287
10288 return 0;
10289}
10290
de6f31eb 10291static int tg3_get_sset_count(struct net_device *dev, int sset)
1da177e4 10292{
b9f2c044
JG
10293 switch (sset) {
10294 case ETH_SS_TEST:
10295 return TG3_NUM_TEST;
10296 case ETH_SS_STATS:
10297 return TG3_NUM_STATS;
10298 default:
10299 return -EOPNOTSUPP;
10300 }
4cafd3f5
MC
10301}
10302
de6f31eb 10303static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
1da177e4
LT
10304{
10305 switch (stringset) {
10306 case ETH_SS_STATS:
10307 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
10308 break;
4cafd3f5
MC
10309 case ETH_SS_TEST:
10310 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
10311 break;
1da177e4
LT
10312 default:
10313 WARN_ON(1); /* we need a WARN() */
10314 break;
10315 }
10316}
10317
4009a93d
MC
10318static int tg3_phys_id(struct net_device *dev, u32 data)
10319{
10320 struct tg3 *tp = netdev_priv(dev);
10321 int i;
10322
10323 if (!netif_running(tp->dev))
10324 return -EAGAIN;
10325
10326 if (data == 0)
759afc31 10327 data = UINT_MAX / 2;
4009a93d
MC
10328
10329 for (i = 0; i < (data * 2); i++) {
10330 if ((i % 2) == 0)
10331 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10332 LED_CTRL_1000MBPS_ON |
10333 LED_CTRL_100MBPS_ON |
10334 LED_CTRL_10MBPS_ON |
10335 LED_CTRL_TRAFFIC_OVERRIDE |
10336 LED_CTRL_TRAFFIC_BLINK |
10337 LED_CTRL_TRAFFIC_LED);
6aa20a22 10338
4009a93d
MC
10339 else
10340 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10341 LED_CTRL_TRAFFIC_OVERRIDE);
10342
10343 if (msleep_interruptible(500))
10344 break;
10345 }
10346 tw32(MAC_LED_CTRL, tp->led_ctrl);
10347 return 0;
10348}
10349
de6f31eb 10350static void tg3_get_ethtool_stats(struct net_device *dev,
1da177e4
LT
10351 struct ethtool_stats *estats, u64 *tmp_stats)
10352{
10353 struct tg3 *tp = netdev_priv(dev);
10354 memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
10355}
10356
566f86ad 10357#define NVRAM_TEST_SIZE 0x100
a5767dec
MC
10358#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
10359#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
10360#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
b16250e3
MC
10361#define NVRAM_SELFBOOT_HW_SIZE 0x20
10362#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
566f86ad
MC
10363
10364static int tg3_test_nvram(struct tg3 *tp)
10365{
b9fc7dc5 10366 u32 csum, magic;
a9dc529d 10367 __be32 *buf;
ab0049b4 10368 int i, j, k, err = 0, size;
566f86ad 10369
df259d8c
MC
10370 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
10371 return 0;
10372
e4f34110 10373 if (tg3_nvram_read(tp, 0, &magic) != 0)
1b27777a
MC
10374 return -EIO;
10375
1b27777a
MC
10376 if (magic == TG3_EEPROM_MAGIC)
10377 size = NVRAM_TEST_SIZE;
b16250e3 10378 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
a5767dec
MC
10379 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
10380 TG3_EEPROM_SB_FORMAT_1) {
10381 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
10382 case TG3_EEPROM_SB_REVISION_0:
10383 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
10384 break;
10385 case TG3_EEPROM_SB_REVISION_2:
10386 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
10387 break;
10388 case TG3_EEPROM_SB_REVISION_3:
10389 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
10390 break;
10391 default:
10392 return 0;
10393 }
10394 } else
1b27777a 10395 return 0;
b16250e3
MC
10396 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
10397 size = NVRAM_SELFBOOT_HW_SIZE;
10398 else
1b27777a
MC
10399 return -EIO;
10400
10401 buf = kmalloc(size, GFP_KERNEL);
566f86ad
MC
10402 if (buf == NULL)
10403 return -ENOMEM;
10404
1b27777a
MC
10405 err = -EIO;
10406 for (i = 0, j = 0; i < size; i += 4, j++) {
a9dc529d
MC
10407 err = tg3_nvram_read_be32(tp, i, &buf[j]);
10408 if (err)
566f86ad 10409 break;
566f86ad 10410 }
1b27777a 10411 if (i < size)
566f86ad
MC
10412 goto out;
10413
1b27777a 10414 /* Selfboot format */
a9dc529d 10415 magic = be32_to_cpu(buf[0]);
b9fc7dc5 10416 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
b16250e3 10417 TG3_EEPROM_MAGIC_FW) {
1b27777a
MC
10418 u8 *buf8 = (u8 *) buf, csum8 = 0;
10419
b9fc7dc5 10420 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
a5767dec
MC
10421 TG3_EEPROM_SB_REVISION_2) {
10422 /* For rev 2, the csum doesn't include the MBA. */
10423 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
10424 csum8 += buf8[i];
10425 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
10426 csum8 += buf8[i];
10427 } else {
10428 for (i = 0; i < size; i++)
10429 csum8 += buf8[i];
10430 }
1b27777a 10431
ad96b485
AB
10432 if (csum8 == 0) {
10433 err = 0;
10434 goto out;
10435 }
10436
10437 err = -EIO;
10438 goto out;
1b27777a 10439 }
566f86ad 10440
b9fc7dc5 10441 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
b16250e3
MC
10442 TG3_EEPROM_MAGIC_HW) {
10443 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
a9dc529d 10444 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
b16250e3 10445 u8 *buf8 = (u8 *) buf;
b16250e3
MC
10446
10447 /* Separate the parity bits and the data bytes. */
10448 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
10449 if ((i == 0) || (i == 8)) {
10450 int l;
10451 u8 msk;
10452
10453 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
10454 parity[k++] = buf8[i] & msk;
10455 i++;
859a5887 10456 } else if (i == 16) {
b16250e3
MC
10457 int l;
10458 u8 msk;
10459
10460 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
10461 parity[k++] = buf8[i] & msk;
10462 i++;
10463
10464 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
10465 parity[k++] = buf8[i] & msk;
10466 i++;
10467 }
10468 data[j++] = buf8[i];
10469 }
10470
10471 err = -EIO;
10472 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
10473 u8 hw8 = hweight8(data[i]);
10474
10475 if ((hw8 & 0x1) && parity[i])
10476 goto out;
10477 else if (!(hw8 & 0x1) && !parity[i])
10478 goto out;
10479 }
10480 err = 0;
10481 goto out;
10482 }
10483
01c3a392
MC
10484 err = -EIO;
10485
566f86ad
MC
10486 /* Bootstrap checksum at offset 0x10 */
10487 csum = calc_crc((unsigned char *) buf, 0x10);
01c3a392 10488 if (csum != le32_to_cpu(buf[0x10/4]))
566f86ad
MC
10489 goto out;
10490
10491 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
10492 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
01c3a392 10493 if (csum != le32_to_cpu(buf[0xfc/4]))
a9dc529d 10494 goto out;
566f86ad 10495
d4894f3e
MC
10496 for (i = 0; i < TG3_NVM_VPD_LEN; i += 4) {
10497 /* The data is in little-endian format in NVRAM.
10498 * Use the big-endian read routines to preserve
10499 * the byte order as it exists in NVRAM.
10500 */
10501 if (tg3_nvram_read_be32(tp, TG3_NVM_VPD_OFF + i, &buf[i/4]))
10502 goto out;
10503 }
10504
10505 i = pci_vpd_find_tag((u8 *)buf, 0, TG3_NVM_VPD_LEN,
10506 PCI_VPD_LRDT_RO_DATA);
10507 if (i > 0) {
10508 j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
10509 if (j < 0)
10510 goto out;
10511
10512 if (i + PCI_VPD_LRDT_TAG_SIZE + j > TG3_NVM_VPD_LEN)
10513 goto out;
10514
10515 i += PCI_VPD_LRDT_TAG_SIZE;
10516 j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
10517 PCI_VPD_RO_KEYWORD_CHKSUM);
10518 if (j > 0) {
10519 u8 csum8 = 0;
10520
10521 j += PCI_VPD_INFO_FLD_HDR_SIZE;
10522
10523 for (i = 0; i <= j; i++)
10524 csum8 += ((u8 *)buf)[i];
10525
10526 if (csum8)
10527 goto out;
10528 }
10529 }
10530
566f86ad
MC
10531 err = 0;
10532
10533out:
10534 kfree(buf);
10535 return err;
10536}
10537
ca43007a
MC
10538#define TG3_SERDES_TIMEOUT_SEC 2
10539#define TG3_COPPER_TIMEOUT_SEC 6
10540
10541static int tg3_test_link(struct tg3 *tp)
10542{
10543 int i, max;
10544
10545 if (!netif_running(tp->dev))
10546 return -ENODEV;
10547
f07e9af3 10548 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
ca43007a
MC
10549 max = TG3_SERDES_TIMEOUT_SEC;
10550 else
10551 max = TG3_COPPER_TIMEOUT_SEC;
10552
10553 for (i = 0; i < max; i++) {
10554 if (netif_carrier_ok(tp->dev))
10555 return 0;
10556
10557 if (msleep_interruptible(1000))
10558 break;
10559 }
10560
10561 return -EIO;
10562}
10563
a71116d1 10564/* Only test the commonly used registers */
30ca3e37 10565static int tg3_test_registers(struct tg3 *tp)
a71116d1 10566{
b16250e3 10567 int i, is_5705, is_5750;
a71116d1
MC
10568 u32 offset, read_mask, write_mask, val, save_val, read_val;
10569 static struct {
10570 u16 offset;
10571 u16 flags;
10572#define TG3_FL_5705 0x1
10573#define TG3_FL_NOT_5705 0x2
10574#define TG3_FL_NOT_5788 0x4
b16250e3 10575#define TG3_FL_NOT_5750 0x8
a71116d1
MC
10576 u32 read_mask;
10577 u32 write_mask;
10578 } reg_tbl[] = {
10579 /* MAC Control Registers */
10580 { MAC_MODE, TG3_FL_NOT_5705,
10581 0x00000000, 0x00ef6f8c },
10582 { MAC_MODE, TG3_FL_5705,
10583 0x00000000, 0x01ef6b8c },
10584 { MAC_STATUS, TG3_FL_NOT_5705,
10585 0x03800107, 0x00000000 },
10586 { MAC_STATUS, TG3_FL_5705,
10587 0x03800100, 0x00000000 },
10588 { MAC_ADDR_0_HIGH, 0x0000,
10589 0x00000000, 0x0000ffff },
10590 { MAC_ADDR_0_LOW, 0x0000,
c6cdf436 10591 0x00000000, 0xffffffff },
a71116d1
MC
10592 { MAC_RX_MTU_SIZE, 0x0000,
10593 0x00000000, 0x0000ffff },
10594 { MAC_TX_MODE, 0x0000,
10595 0x00000000, 0x00000070 },
10596 { MAC_TX_LENGTHS, 0x0000,
10597 0x00000000, 0x00003fff },
10598 { MAC_RX_MODE, TG3_FL_NOT_5705,
10599 0x00000000, 0x000007fc },
10600 { MAC_RX_MODE, TG3_FL_5705,
10601 0x00000000, 0x000007dc },
10602 { MAC_HASH_REG_0, 0x0000,
10603 0x00000000, 0xffffffff },
10604 { MAC_HASH_REG_1, 0x0000,
10605 0x00000000, 0xffffffff },
10606 { MAC_HASH_REG_2, 0x0000,
10607 0x00000000, 0xffffffff },
10608 { MAC_HASH_REG_3, 0x0000,
10609 0x00000000, 0xffffffff },
10610
10611 /* Receive Data and Receive BD Initiator Control Registers. */
10612 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
10613 0x00000000, 0xffffffff },
10614 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
10615 0x00000000, 0xffffffff },
10616 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
10617 0x00000000, 0x00000003 },
10618 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
10619 0x00000000, 0xffffffff },
10620 { RCVDBDI_STD_BD+0, 0x0000,
10621 0x00000000, 0xffffffff },
10622 { RCVDBDI_STD_BD+4, 0x0000,
10623 0x00000000, 0xffffffff },
10624 { RCVDBDI_STD_BD+8, 0x0000,
10625 0x00000000, 0xffff0002 },
10626 { RCVDBDI_STD_BD+0xc, 0x0000,
10627 0x00000000, 0xffffffff },
6aa20a22 10628
a71116d1
MC
10629 /* Receive BD Initiator Control Registers. */
10630 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
10631 0x00000000, 0xffffffff },
10632 { RCVBDI_STD_THRESH, TG3_FL_5705,
10633 0x00000000, 0x000003ff },
10634 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
10635 0x00000000, 0xffffffff },
6aa20a22 10636
a71116d1
MC
10637 /* Host Coalescing Control Registers. */
10638 { HOSTCC_MODE, TG3_FL_NOT_5705,
10639 0x00000000, 0x00000004 },
10640 { HOSTCC_MODE, TG3_FL_5705,
10641 0x00000000, 0x000000f6 },
10642 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
10643 0x00000000, 0xffffffff },
10644 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
10645 0x00000000, 0x000003ff },
10646 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
10647 0x00000000, 0xffffffff },
10648 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
10649 0x00000000, 0x000003ff },
10650 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
10651 0x00000000, 0xffffffff },
10652 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10653 0x00000000, 0x000000ff },
10654 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
10655 0x00000000, 0xffffffff },
10656 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10657 0x00000000, 0x000000ff },
10658 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
10659 0x00000000, 0xffffffff },
10660 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
10661 0x00000000, 0xffffffff },
10662 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10663 0x00000000, 0xffffffff },
10664 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10665 0x00000000, 0x000000ff },
10666 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10667 0x00000000, 0xffffffff },
10668 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10669 0x00000000, 0x000000ff },
10670 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
10671 0x00000000, 0xffffffff },
10672 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
10673 0x00000000, 0xffffffff },
10674 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
10675 0x00000000, 0xffffffff },
10676 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
10677 0x00000000, 0xffffffff },
10678 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
10679 0x00000000, 0xffffffff },
10680 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
10681 0xffffffff, 0x00000000 },
10682 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
10683 0xffffffff, 0x00000000 },
10684
10685 /* Buffer Manager Control Registers. */
b16250e3 10686 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
a71116d1 10687 0x00000000, 0x007fff80 },
b16250e3 10688 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
a71116d1
MC
10689 0x00000000, 0x007fffff },
10690 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
10691 0x00000000, 0x0000003f },
10692 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
10693 0x00000000, 0x000001ff },
10694 { BUFMGR_MB_HIGH_WATER, 0x0000,
10695 0x00000000, 0x000001ff },
10696 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
10697 0xffffffff, 0x00000000 },
10698 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
10699 0xffffffff, 0x00000000 },
6aa20a22 10700
a71116d1
MC
10701 /* Mailbox Registers */
10702 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
10703 0x00000000, 0x000001ff },
10704 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
10705 0x00000000, 0x000001ff },
10706 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
10707 0x00000000, 0x000007ff },
10708 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
10709 0x00000000, 0x000001ff },
10710
10711 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
10712 };
10713
b16250e3
MC
10714 is_5705 = is_5750 = 0;
10715 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
a71116d1 10716 is_5705 = 1;
b16250e3
MC
10717 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
10718 is_5750 = 1;
10719 }
a71116d1
MC
10720
10721 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
10722 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
10723 continue;
10724
10725 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
10726 continue;
10727
10728 if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
10729 (reg_tbl[i].flags & TG3_FL_NOT_5788))
10730 continue;
10731
b16250e3
MC
10732 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
10733 continue;
10734
a71116d1
MC
10735 offset = (u32) reg_tbl[i].offset;
10736 read_mask = reg_tbl[i].read_mask;
10737 write_mask = reg_tbl[i].write_mask;
10738
10739 /* Save the original register content */
10740 save_val = tr32(offset);
10741
10742 /* Determine the read-only value. */
10743 read_val = save_val & read_mask;
10744
10745 /* Write zero to the register, then make sure the read-only bits
10746 * are not changed and the read/write bits are all zeros.
10747 */
10748 tw32(offset, 0);
10749
10750 val = tr32(offset);
10751
10752 /* Test the read-only and read/write bits. */
10753 if (((val & read_mask) != read_val) || (val & write_mask))
10754 goto out;
10755
10756 /* Write ones to all the bits defined by RdMask and WrMask, then
10757 * make sure the read-only bits are not changed and the
10758 * read/write bits are all ones.
10759 */
10760 tw32(offset, read_mask | write_mask);
10761
10762 val = tr32(offset);
10763
10764 /* Test the read-only bits. */
10765 if ((val & read_mask) != read_val)
10766 goto out;
10767
10768 /* Test the read/write bits. */
10769 if ((val & write_mask) != write_mask)
10770 goto out;
10771
10772 tw32(offset, save_val);
10773 }
10774
10775 return 0;
10776
10777out:
9f88f29f 10778 if (netif_msg_hw(tp))
2445e461
MC
10779 netdev_err(tp->dev,
10780 "Register test failed at offset %x\n", offset);
a71116d1
MC
10781 tw32(offset, save_val);
10782 return -EIO;
10783}
10784
7942e1db
MC
10785static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
10786{
f71e1309 10787 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
7942e1db
MC
10788 int i;
10789 u32 j;
10790
e9edda69 10791 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
7942e1db
MC
10792 for (j = 0; j < len; j += 4) {
10793 u32 val;
10794
10795 tg3_write_mem(tp, offset + j, test_pattern[i]);
10796 tg3_read_mem(tp, offset + j, &val);
10797 if (val != test_pattern[i])
10798 return -EIO;
10799 }
10800 }
10801 return 0;
10802}
10803
10804static int tg3_test_memory(struct tg3 *tp)
10805{
10806 static struct mem_entry {
10807 u32 offset;
10808 u32 len;
10809 } mem_tbl_570x[] = {
38690194 10810 { 0x00000000, 0x00b50},
7942e1db
MC
10811 { 0x00002000, 0x1c000},
10812 { 0xffffffff, 0x00000}
10813 }, mem_tbl_5705[] = {
10814 { 0x00000100, 0x0000c},
10815 { 0x00000200, 0x00008},
7942e1db
MC
10816 { 0x00004000, 0x00800},
10817 { 0x00006000, 0x01000},
10818 { 0x00008000, 0x02000},
10819 { 0x00010000, 0x0e000},
10820 { 0xffffffff, 0x00000}
79f4d13a
MC
10821 }, mem_tbl_5755[] = {
10822 { 0x00000200, 0x00008},
10823 { 0x00004000, 0x00800},
10824 { 0x00006000, 0x00800},
10825 { 0x00008000, 0x02000},
10826 { 0x00010000, 0x0c000},
10827 { 0xffffffff, 0x00000}
b16250e3
MC
10828 }, mem_tbl_5906[] = {
10829 { 0x00000200, 0x00008},
10830 { 0x00004000, 0x00400},
10831 { 0x00006000, 0x00400},
10832 { 0x00008000, 0x01000},
10833 { 0x00010000, 0x01000},
10834 { 0xffffffff, 0x00000}
8b5a6c42
MC
10835 }, mem_tbl_5717[] = {
10836 { 0x00000200, 0x00008},
10837 { 0x00010000, 0x0a000},
10838 { 0x00020000, 0x13c00},
10839 { 0xffffffff, 0x00000}
10840 }, mem_tbl_57765[] = {
10841 { 0x00000200, 0x00008},
10842 { 0x00004000, 0x00800},
10843 { 0x00006000, 0x09800},
10844 { 0x00010000, 0x0a000},
10845 { 0xffffffff, 0x00000}
7942e1db
MC
10846 };
10847 struct mem_entry *mem_tbl;
10848 int err = 0;
10849 int i;
10850
a50d0796
MC
10851 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
10852 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8b5a6c42
MC
10853 mem_tbl = mem_tbl_5717;
10854 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
10855 mem_tbl = mem_tbl_57765;
10856 else if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
321d32a0
MC
10857 mem_tbl = mem_tbl_5755;
10858 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
10859 mem_tbl = mem_tbl_5906;
10860 else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
10861 mem_tbl = mem_tbl_5705;
10862 else
7942e1db
MC
10863 mem_tbl = mem_tbl_570x;
10864
10865 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
be98da6a
MC
10866 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
10867 if (err)
7942e1db
MC
10868 break;
10869 }
6aa20a22 10870
7942e1db
MC
10871 return err;
10872}
10873
9f40dead
MC
10874#define TG3_MAC_LOOPBACK 0
10875#define TG3_PHY_LOOPBACK 1
10876
10877static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
c76949a6 10878{
9f40dead 10879 u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
fd2ce37f 10880 u32 desc_idx, coal_now;
c76949a6
MC
10881 struct sk_buff *skb, *rx_skb;
10882 u8 *tx_data;
10883 dma_addr_t map;
10884 int num_pkts, tx_len, rx_len, i, err;
10885 struct tg3_rx_buffer_desc *desc;
898a56f8 10886 struct tg3_napi *tnapi, *rnapi;
8fea32b9 10887 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
c76949a6 10888
c8873405
MC
10889 tnapi = &tp->napi[0];
10890 rnapi = &tp->napi[0];
0c1d0e2b 10891 if (tp->irq_cnt > 1) {
1da85aa3
MC
10892 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
10893 rnapi = &tp->napi[1];
c8873405
MC
10894 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
10895 tnapi = &tp->napi[1];
0c1d0e2b 10896 }
fd2ce37f 10897 coal_now = tnapi->coal_now | rnapi->coal_now;
898a56f8 10898
9f40dead 10899 if (loopback_mode == TG3_MAC_LOOPBACK) {
c94e3941
MC
10900 /* HW errata - mac loopback fails in some cases on 5780.
10901 * Normal traffic and PHY loopback are not affected by
aba49f24
MC
10902 * errata. Also, the MAC loopback test is deprecated for
10903 * all newer ASIC revisions.
c94e3941 10904 */
aba49f24
MC
10905 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
10906 (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
c94e3941
MC
10907 return 0;
10908
49692ca1
MC
10909 mac_mode = tp->mac_mode &
10910 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
10911 mac_mode |= MAC_MODE_PORT_INT_LPBACK;
e8f3f6ca
MC
10912 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
10913 mac_mode |= MAC_MODE_LINK_POLARITY;
f07e9af3 10914 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3f7045c1
MC
10915 mac_mode |= MAC_MODE_PORT_MODE_MII;
10916 else
10917 mac_mode |= MAC_MODE_PORT_MODE_GMII;
9f40dead
MC
10918 tw32(MAC_MODE, mac_mode);
10919 } else if (loopback_mode == TG3_PHY_LOOPBACK) {
3f7045c1
MC
10920 u32 val;
10921
f07e9af3 10922 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd 10923 tg3_phy_fet_toggle_apd(tp, false);
5d64ad34
MC
10924 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
10925 } else
10926 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
3f7045c1 10927
9ef8ca99
MC
10928 tg3_phy_toggle_automdix(tp, 0);
10929
3f7045c1 10930 tg3_writephy(tp, MII_BMCR, val);
c94e3941 10931 udelay(40);
5d64ad34 10932
49692ca1
MC
10933 mac_mode = tp->mac_mode &
10934 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
f07e9af3 10935 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
1061b7c5
MC
10936 tg3_writephy(tp, MII_TG3_FET_PTEST,
10937 MII_TG3_FET_PTEST_FRC_TX_LINK |
10938 MII_TG3_FET_PTEST_FRC_TX_LOCK);
10939 /* The write needs to be flushed for the AC131 */
10940 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
10941 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
5d64ad34
MC
10942 mac_mode |= MAC_MODE_PORT_MODE_MII;
10943 } else
10944 mac_mode |= MAC_MODE_PORT_MODE_GMII;
b16250e3 10945
c94e3941 10946 /* reset to prevent losing 1st rx packet intermittently */
f07e9af3 10947 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
c94e3941
MC
10948 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
10949 udelay(10);
10950 tw32_f(MAC_RX_MODE, tp->rx_mode);
10951 }
e8f3f6ca 10952 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
79eb6904
MC
10953 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
10954 if (masked_phy_id == TG3_PHY_ID_BCM5401)
e8f3f6ca 10955 mac_mode &= ~MAC_MODE_LINK_POLARITY;
79eb6904 10956 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
e8f3f6ca 10957 mac_mode |= MAC_MODE_LINK_POLARITY;
ff18ff02
MC
10958 tg3_writephy(tp, MII_TG3_EXT_CTRL,
10959 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
10960 }
9f40dead 10961 tw32(MAC_MODE, mac_mode);
49692ca1
MC
10962
10963 /* Wait for link */
10964 for (i = 0; i < 100; i++) {
10965 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
10966 break;
10967 mdelay(1);
10968 }
859a5887 10969 } else {
9f40dead 10970 return -EINVAL;
859a5887 10971 }
c76949a6
MC
10972
10973 err = -EIO;
10974
c76949a6 10975 tx_len = 1514;
a20e9c62 10976 skb = netdev_alloc_skb(tp->dev, tx_len);
a50bb7b9
JJ
10977 if (!skb)
10978 return -ENOMEM;
10979
c76949a6
MC
10980 tx_data = skb_put(skb, tx_len);
10981 memcpy(tx_data, tp->dev->dev_addr, 6);
10982 memset(tx_data + 6, 0x0, 8);
10983
10984 tw32(MAC_RX_MTU_SIZE, tx_len + 4);
10985
10986 for (i = 14; i < tx_len; i++)
10987 tx_data[i] = (u8) (i & 0xff);
10988
f4188d8a
AD
10989 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
10990 if (pci_dma_mapping_error(tp->pdev, map)) {
a21771dd
MC
10991 dev_kfree_skb(skb);
10992 return -EIO;
10993 }
c76949a6
MC
10994
10995 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 10996 rnapi->coal_now);
c76949a6
MC
10997
10998 udelay(10);
10999
898a56f8 11000 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
c76949a6 11001
c76949a6
MC
11002 num_pkts = 0;
11003
f4188d8a 11004 tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
c76949a6 11005
f3f3f27e 11006 tnapi->tx_prod++;
c76949a6
MC
11007 num_pkts++;
11008
f3f3f27e
MC
11009 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
11010 tr32_mailbox(tnapi->prodmbox);
c76949a6
MC
11011
11012 udelay(10);
11013
303fc921
MC
11014 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
11015 for (i = 0; i < 35; i++) {
c76949a6 11016 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11017 coal_now);
c76949a6
MC
11018
11019 udelay(10);
11020
898a56f8
MC
11021 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
11022 rx_idx = rnapi->hw_status->idx[0].rx_producer;
f3f3f27e 11023 if ((tx_idx == tnapi->tx_prod) &&
c76949a6
MC
11024 (rx_idx == (rx_start_idx + num_pkts)))
11025 break;
11026 }
11027
f4188d8a 11028 pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
c76949a6
MC
11029 dev_kfree_skb(skb);
11030
f3f3f27e 11031 if (tx_idx != tnapi->tx_prod)
c76949a6
MC
11032 goto out;
11033
11034 if (rx_idx != rx_start_idx + num_pkts)
11035 goto out;
11036
72334482 11037 desc = &rnapi->rx_rcb[rx_start_idx];
c76949a6
MC
11038 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
11039 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
11040 if (opaque_key != RXD_OPAQUE_RING_STD)
11041 goto out;
11042
11043 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
11044 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
11045 goto out;
11046
11047 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
11048 if (rx_len != tx_len)
11049 goto out;
11050
21f581a5 11051 rx_skb = tpr->rx_std_buffers[desc_idx].skb;
c76949a6 11052
4e5e4f0d 11053 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
c76949a6
MC
11054 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
11055
11056 for (i = 14; i < tx_len; i++) {
11057 if (*(rx_skb->data + i) != (u8) (i & 0xff))
11058 goto out;
11059 }
11060 err = 0;
6aa20a22 11061
c76949a6
MC
11062 /* tg3_free_rings will unmap and free the rx_skb */
11063out:
11064 return err;
11065}
11066
9f40dead
MC
11067#define TG3_MAC_LOOPBACK_FAILED 1
11068#define TG3_PHY_LOOPBACK_FAILED 2
11069#define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
11070 TG3_PHY_LOOPBACK_FAILED)
11071
11072static int tg3_test_loopback(struct tg3 *tp)
11073{
11074 int err = 0;
ab789046 11075 u32 eee_cap, cpmuctrl = 0;
9f40dead
MC
11076
11077 if (!netif_running(tp->dev))
11078 return TG3_LOOPBACK_FAILED;
11079
ab789046
MC
11080 eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
11081 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
11082
b9ec6c1b 11083 err = tg3_reset_hw(tp, 1);
ab789046
MC
11084 if (err) {
11085 err = TG3_LOOPBACK_FAILED;
11086 goto done;
11087 }
9f40dead 11088
6833c043 11089 /* Turn off gphy autopowerdown. */
f07e9af3 11090 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
11091 tg3_phy_toggle_apd(tp, false);
11092
321d32a0 11093 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
9936bcf6
MC
11094 int i;
11095 u32 status;
11096
11097 tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
11098
11099 /* Wait for up to 40 microseconds to acquire lock. */
11100 for (i = 0; i < 4; i++) {
11101 status = tr32(TG3_CPMU_MUTEX_GNT);
11102 if (status == CPMU_MUTEX_GNT_DRIVER)
11103 break;
11104 udelay(10);
11105 }
11106
ab789046
MC
11107 if (status != CPMU_MUTEX_GNT_DRIVER) {
11108 err = TG3_LOOPBACK_FAILED;
11109 goto done;
11110 }
9936bcf6 11111
b2a5c19c 11112 /* Turn off link-based power management. */
e875093c 11113 cpmuctrl = tr32(TG3_CPMU_CTRL);
109115e1
MC
11114 tw32(TG3_CPMU_CTRL,
11115 cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
11116 CPMU_CTRL_LINK_AWARE_MODE));
9936bcf6
MC
11117 }
11118
9f40dead
MC
11119 if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
11120 err |= TG3_MAC_LOOPBACK_FAILED;
9936bcf6 11121
321d32a0 11122 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
9936bcf6
MC
11123 tw32(TG3_CPMU_CTRL, cpmuctrl);
11124
11125 /* Release the mutex */
11126 tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
11127 }
11128
f07e9af3 11129 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
dd477003 11130 !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
9f40dead
MC
11131 if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
11132 err |= TG3_PHY_LOOPBACK_FAILED;
11133 }
11134
6833c043 11135 /* Re-enable gphy autopowerdown. */
f07e9af3 11136 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
11137 tg3_phy_toggle_apd(tp, true);
11138
ab789046
MC
11139done:
11140 tp->phy_flags |= eee_cap;
11141
9f40dead
MC
11142 return err;
11143}
11144
4cafd3f5
MC
11145static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
11146 u64 *data)
11147{
566f86ad
MC
11148 struct tg3 *tp = netdev_priv(dev);
11149
80096068 11150 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
c866b7ea 11151 tg3_power_up(tp);
bc1c7567 11152
566f86ad
MC
11153 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
11154
11155 if (tg3_test_nvram(tp) != 0) {
11156 etest->flags |= ETH_TEST_FL_FAILED;
11157 data[0] = 1;
11158 }
ca43007a
MC
11159 if (tg3_test_link(tp) != 0) {
11160 etest->flags |= ETH_TEST_FL_FAILED;
11161 data[1] = 1;
11162 }
a71116d1 11163 if (etest->flags & ETH_TEST_FL_OFFLINE) {
b02fd9e3 11164 int err, err2 = 0, irq_sync = 0;
bbe832c0
MC
11165
11166 if (netif_running(dev)) {
b02fd9e3 11167 tg3_phy_stop(tp);
a71116d1 11168 tg3_netif_stop(tp);
bbe832c0
MC
11169 irq_sync = 1;
11170 }
a71116d1 11171
bbe832c0 11172 tg3_full_lock(tp, irq_sync);
a71116d1
MC
11173
11174 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
ec41c7df 11175 err = tg3_nvram_lock(tp);
a71116d1
MC
11176 tg3_halt_cpu(tp, RX_CPU_BASE);
11177 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
11178 tg3_halt_cpu(tp, TX_CPU_BASE);
ec41c7df
MC
11179 if (!err)
11180 tg3_nvram_unlock(tp);
a71116d1 11181
f07e9af3 11182 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
d9ab5ad1
MC
11183 tg3_phy_reset(tp);
11184
a71116d1
MC
11185 if (tg3_test_registers(tp) != 0) {
11186 etest->flags |= ETH_TEST_FL_FAILED;
11187 data[2] = 1;
11188 }
7942e1db
MC
11189 if (tg3_test_memory(tp) != 0) {
11190 etest->flags |= ETH_TEST_FL_FAILED;
11191 data[3] = 1;
11192 }
9f40dead 11193 if ((data[4] = tg3_test_loopback(tp)) != 0)
c76949a6 11194 etest->flags |= ETH_TEST_FL_FAILED;
a71116d1 11195
f47c11ee
DM
11196 tg3_full_unlock(tp);
11197
d4bc3927
MC
11198 if (tg3_test_interrupt(tp) != 0) {
11199 etest->flags |= ETH_TEST_FL_FAILED;
11200 data[5] = 1;
11201 }
f47c11ee
DM
11202
11203 tg3_full_lock(tp, 0);
d4bc3927 11204
a71116d1
MC
11205 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
11206 if (netif_running(dev)) {
11207 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
b02fd9e3
MC
11208 err2 = tg3_restart_hw(tp, 1);
11209 if (!err2)
b9ec6c1b 11210 tg3_netif_start(tp);
a71116d1 11211 }
f47c11ee
DM
11212
11213 tg3_full_unlock(tp);
b02fd9e3
MC
11214
11215 if (irq_sync && !err2)
11216 tg3_phy_start(tp);
a71116d1 11217 }
80096068 11218 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
c866b7ea 11219 tg3_power_down(tp);
bc1c7567 11220
4cafd3f5
MC
11221}
11222
1da177e4
LT
11223static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11224{
11225 struct mii_ioctl_data *data = if_mii(ifr);
11226 struct tg3 *tp = netdev_priv(dev);
11227 int err;
11228
b02fd9e3 11229 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
3f0e3ad7 11230 struct phy_device *phydev;
f07e9af3 11231 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 11232 return -EAGAIN;
3f0e3ad7 11233 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
28b04113 11234 return phy_mii_ioctl(phydev, ifr, cmd);
b02fd9e3
MC
11235 }
11236
33f401ae 11237 switch (cmd) {
1da177e4 11238 case SIOCGMIIPHY:
882e9793 11239 data->phy_id = tp->phy_addr;
1da177e4
LT
11240
11241 /* fallthru */
11242 case SIOCGMIIREG: {
11243 u32 mii_regval;
11244
f07e9af3 11245 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
11246 break; /* We have no PHY */
11247
f746a313
MC
11248 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) ||
11249 ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
11250 !netif_running(dev)))
bc1c7567
MC
11251 return -EAGAIN;
11252
f47c11ee 11253 spin_lock_bh(&tp->lock);
1da177e4 11254 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
f47c11ee 11255 spin_unlock_bh(&tp->lock);
1da177e4
LT
11256
11257 data->val_out = mii_regval;
11258
11259 return err;
11260 }
11261
11262 case SIOCSMIIREG:
f07e9af3 11263 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
11264 break; /* We have no PHY */
11265
f746a313
MC
11266 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) ||
11267 ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
11268 !netif_running(dev)))
bc1c7567
MC
11269 return -EAGAIN;
11270
f47c11ee 11271 spin_lock_bh(&tp->lock);
1da177e4 11272 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
f47c11ee 11273 spin_unlock_bh(&tp->lock);
1da177e4
LT
11274
11275 return err;
11276
11277 default:
11278 /* do nothing */
11279 break;
11280 }
11281 return -EOPNOTSUPP;
11282}
11283
15f9850d
DM
11284static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11285{
11286 struct tg3 *tp = netdev_priv(dev);
11287
11288 memcpy(ec, &tp->coal, sizeof(*ec));
11289 return 0;
11290}
11291
d244c892
MC
11292static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11293{
11294 struct tg3 *tp = netdev_priv(dev);
11295 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
11296 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
11297
11298 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
11299 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
11300 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
11301 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
11302 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
11303 }
11304
11305 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
11306 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
11307 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
11308 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
11309 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
11310 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
11311 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
11312 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
11313 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
11314 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
11315 return -EINVAL;
11316
11317 /* No rx interrupts will be generated if both are zero */
11318 if ((ec->rx_coalesce_usecs == 0) &&
11319 (ec->rx_max_coalesced_frames == 0))
11320 return -EINVAL;
11321
11322 /* No tx interrupts will be generated if both are zero */
11323 if ((ec->tx_coalesce_usecs == 0) &&
11324 (ec->tx_max_coalesced_frames == 0))
11325 return -EINVAL;
11326
11327 /* Only copy relevant parameters, ignore all others. */
11328 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
11329 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
11330 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
11331 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
11332 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
11333 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
11334 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
11335 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
11336 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
11337
11338 if (netif_running(dev)) {
11339 tg3_full_lock(tp, 0);
11340 __tg3_set_coalesce(tp, &tp->coal);
11341 tg3_full_unlock(tp);
11342 }
11343 return 0;
11344}
11345
7282d491 11346static const struct ethtool_ops tg3_ethtool_ops = {
1da177e4
LT
11347 .get_settings = tg3_get_settings,
11348 .set_settings = tg3_set_settings,
11349 .get_drvinfo = tg3_get_drvinfo,
11350 .get_regs_len = tg3_get_regs_len,
11351 .get_regs = tg3_get_regs,
11352 .get_wol = tg3_get_wol,
11353 .set_wol = tg3_set_wol,
11354 .get_msglevel = tg3_get_msglevel,
11355 .set_msglevel = tg3_set_msglevel,
11356 .nway_reset = tg3_nway_reset,
11357 .get_link = ethtool_op_get_link,
11358 .get_eeprom_len = tg3_get_eeprom_len,
11359 .get_eeprom = tg3_get_eeprom,
11360 .set_eeprom = tg3_set_eeprom,
11361 .get_ringparam = tg3_get_ringparam,
11362 .set_ringparam = tg3_set_ringparam,
11363 .get_pauseparam = tg3_get_pauseparam,
11364 .set_pauseparam = tg3_set_pauseparam,
11365 .get_rx_csum = tg3_get_rx_csum,
11366 .set_rx_csum = tg3_set_rx_csum,
1da177e4 11367 .set_tx_csum = tg3_set_tx_csum,
1da177e4 11368 .set_sg = ethtool_op_set_sg,
1da177e4 11369 .set_tso = tg3_set_tso,
4cafd3f5 11370 .self_test = tg3_self_test,
1da177e4 11371 .get_strings = tg3_get_strings,
4009a93d 11372 .phys_id = tg3_phys_id,
1da177e4 11373 .get_ethtool_stats = tg3_get_ethtool_stats,
15f9850d 11374 .get_coalesce = tg3_get_coalesce,
d244c892 11375 .set_coalesce = tg3_set_coalesce,
b9f2c044 11376 .get_sset_count = tg3_get_sset_count,
1da177e4
LT
11377};
11378
11379static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
11380{
1b27777a 11381 u32 cursize, val, magic;
1da177e4
LT
11382
11383 tp->nvram_size = EEPROM_CHIP_SIZE;
11384
e4f34110 11385 if (tg3_nvram_read(tp, 0, &magic) != 0)
1da177e4
LT
11386 return;
11387
b16250e3
MC
11388 if ((magic != TG3_EEPROM_MAGIC) &&
11389 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
11390 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
1da177e4
LT
11391 return;
11392
11393 /*
11394 * Size the chip by reading offsets at increasing powers of two.
11395 * When we encounter our validation signature, we know the addressing
11396 * has wrapped around, and thus have our chip size.
11397 */
1b27777a 11398 cursize = 0x10;
1da177e4
LT
11399
11400 while (cursize < tp->nvram_size) {
e4f34110 11401 if (tg3_nvram_read(tp, cursize, &val) != 0)
1da177e4
LT
11402 return;
11403
1820180b 11404 if (val == magic)
1da177e4
LT
11405 break;
11406
11407 cursize <<= 1;
11408 }
11409
11410 tp->nvram_size = cursize;
11411}
6aa20a22 11412
1da177e4
LT
11413static void __devinit tg3_get_nvram_size(struct tg3 *tp)
11414{
11415 u32 val;
11416
df259d8c
MC
11417 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
11418 tg3_nvram_read(tp, 0, &val) != 0)
1b27777a
MC
11419 return;
11420
11421 /* Selfboot format */
1820180b 11422 if (val != TG3_EEPROM_MAGIC) {
1b27777a
MC
11423 tg3_get_eeprom_size(tp);
11424 return;
11425 }
11426
6d348f2c 11427 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
1da177e4 11428 if (val != 0) {
6d348f2c
MC
11429 /* This is confusing. We want to operate on the
11430 * 16-bit value at offset 0xf2. The tg3_nvram_read()
11431 * call will read from NVRAM and byteswap the data
11432 * according to the byteswapping settings for all
11433 * other register accesses. This ensures the data we
11434 * want will always reside in the lower 16-bits.
11435 * However, the data in NVRAM is in LE format, which
11436 * means the data from the NVRAM read will always be
11437 * opposite the endianness of the CPU. The 16-bit
11438 * byteswap then brings the data to CPU endianness.
11439 */
11440 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
1da177e4
LT
11441 return;
11442 }
11443 }
fd1122a2 11444 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
1da177e4
LT
11445}
11446
11447static void __devinit tg3_get_nvram_info(struct tg3 *tp)
11448{
11449 u32 nvcfg1;
11450
11451 nvcfg1 = tr32(NVRAM_CFG1);
11452 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
11453 tp->tg3_flags2 |= TG3_FLG2_FLASH;
8590a603 11454 } else {
1da177e4
LT
11455 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11456 tw32(NVRAM_CFG1, nvcfg1);
11457 }
11458
4c987487 11459 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
a4e2b347 11460 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
1da177e4 11461 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
8590a603
MC
11462 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
11463 tp->nvram_jedecnum = JEDEC_ATMEL;
11464 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
11465 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11466 break;
11467 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
11468 tp->nvram_jedecnum = JEDEC_ATMEL;
11469 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
11470 break;
11471 case FLASH_VENDOR_ATMEL_EEPROM:
11472 tp->nvram_jedecnum = JEDEC_ATMEL;
11473 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11474 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11475 break;
11476 case FLASH_VENDOR_ST:
11477 tp->nvram_jedecnum = JEDEC_ST;
11478 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
11479 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11480 break;
11481 case FLASH_VENDOR_SAIFUN:
11482 tp->nvram_jedecnum = JEDEC_SAIFUN;
11483 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
11484 break;
11485 case FLASH_VENDOR_SST_SMALL:
11486 case FLASH_VENDOR_SST_LARGE:
11487 tp->nvram_jedecnum = JEDEC_SST;
11488 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
11489 break;
1da177e4 11490 }
8590a603 11491 } else {
1da177e4
LT
11492 tp->nvram_jedecnum = JEDEC_ATMEL;
11493 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
11494 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11495 }
11496}
11497
a1b950d5
MC
11498static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
11499{
11500 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
11501 case FLASH_5752PAGE_SIZE_256:
11502 tp->nvram_pagesize = 256;
11503 break;
11504 case FLASH_5752PAGE_SIZE_512:
11505 tp->nvram_pagesize = 512;
11506 break;
11507 case FLASH_5752PAGE_SIZE_1K:
11508 tp->nvram_pagesize = 1024;
11509 break;
11510 case FLASH_5752PAGE_SIZE_2K:
11511 tp->nvram_pagesize = 2048;
11512 break;
11513 case FLASH_5752PAGE_SIZE_4K:
11514 tp->nvram_pagesize = 4096;
11515 break;
11516 case FLASH_5752PAGE_SIZE_264:
11517 tp->nvram_pagesize = 264;
11518 break;
11519 case FLASH_5752PAGE_SIZE_528:
11520 tp->nvram_pagesize = 528;
11521 break;
11522 }
11523}
11524
361b4ac2
MC
11525static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
11526{
11527 u32 nvcfg1;
11528
11529 nvcfg1 = tr32(NVRAM_CFG1);
11530
e6af301b
MC
11531 /* NVRAM protection for TPM */
11532 if (nvcfg1 & (1 << 27))
f66a29b0 11533 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
e6af301b 11534
361b4ac2 11535 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
11536 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
11537 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
11538 tp->nvram_jedecnum = JEDEC_ATMEL;
11539 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11540 break;
11541 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11542 tp->nvram_jedecnum = JEDEC_ATMEL;
11543 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11544 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11545 break;
11546 case FLASH_5752VENDOR_ST_M45PE10:
11547 case FLASH_5752VENDOR_ST_M45PE20:
11548 case FLASH_5752VENDOR_ST_M45PE40:
11549 tp->nvram_jedecnum = JEDEC_ST;
11550 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11551 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11552 break;
361b4ac2
MC
11553 }
11554
11555 if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
a1b950d5 11556 tg3_nvram_get_pagesize(tp, nvcfg1);
8590a603 11557 } else {
361b4ac2
MC
11558 /* For eeprom, set pagesize to maximum eeprom size */
11559 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11560
11561 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11562 tw32(NVRAM_CFG1, nvcfg1);
11563 }
11564}
11565
d3c7b886
MC
11566static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
11567{
989a9d23 11568 u32 nvcfg1, protect = 0;
d3c7b886
MC
11569
11570 nvcfg1 = tr32(NVRAM_CFG1);
11571
11572 /* NVRAM protection for TPM */
989a9d23 11573 if (nvcfg1 & (1 << 27)) {
f66a29b0 11574 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
989a9d23
MC
11575 protect = 1;
11576 }
d3c7b886 11577
989a9d23
MC
11578 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
11579 switch (nvcfg1) {
8590a603
MC
11580 case FLASH_5755VENDOR_ATMEL_FLASH_1:
11581 case FLASH_5755VENDOR_ATMEL_FLASH_2:
11582 case FLASH_5755VENDOR_ATMEL_FLASH_3:
11583 case FLASH_5755VENDOR_ATMEL_FLASH_5:
11584 tp->nvram_jedecnum = JEDEC_ATMEL;
11585 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11586 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11587 tp->nvram_pagesize = 264;
11588 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
11589 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
11590 tp->nvram_size = (protect ? 0x3e200 :
11591 TG3_NVRAM_SIZE_512KB);
11592 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
11593 tp->nvram_size = (protect ? 0x1f200 :
11594 TG3_NVRAM_SIZE_256KB);
11595 else
11596 tp->nvram_size = (protect ? 0x1f200 :
11597 TG3_NVRAM_SIZE_128KB);
11598 break;
11599 case FLASH_5752VENDOR_ST_M45PE10:
11600 case FLASH_5752VENDOR_ST_M45PE20:
11601 case FLASH_5752VENDOR_ST_M45PE40:
11602 tp->nvram_jedecnum = JEDEC_ST;
11603 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11604 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11605 tp->nvram_pagesize = 256;
11606 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
11607 tp->nvram_size = (protect ?
11608 TG3_NVRAM_SIZE_64KB :
11609 TG3_NVRAM_SIZE_128KB);
11610 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
11611 tp->nvram_size = (protect ?
11612 TG3_NVRAM_SIZE_64KB :
11613 TG3_NVRAM_SIZE_256KB);
11614 else
11615 tp->nvram_size = (protect ?
11616 TG3_NVRAM_SIZE_128KB :
11617 TG3_NVRAM_SIZE_512KB);
11618 break;
d3c7b886
MC
11619 }
11620}
11621
1b27777a
MC
11622static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
11623{
11624 u32 nvcfg1;
11625
11626 nvcfg1 = tr32(NVRAM_CFG1);
11627
11628 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
11629 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
11630 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
11631 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
11632 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
11633 tp->nvram_jedecnum = JEDEC_ATMEL;
11634 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11635 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
1b27777a 11636
8590a603
MC
11637 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11638 tw32(NVRAM_CFG1, nvcfg1);
11639 break;
11640 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11641 case FLASH_5755VENDOR_ATMEL_FLASH_1:
11642 case FLASH_5755VENDOR_ATMEL_FLASH_2:
11643 case FLASH_5755VENDOR_ATMEL_FLASH_3:
11644 tp->nvram_jedecnum = JEDEC_ATMEL;
11645 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11646 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11647 tp->nvram_pagesize = 264;
11648 break;
11649 case FLASH_5752VENDOR_ST_M45PE10:
11650 case FLASH_5752VENDOR_ST_M45PE20:
11651 case FLASH_5752VENDOR_ST_M45PE40:
11652 tp->nvram_jedecnum = JEDEC_ST;
11653 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11654 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11655 tp->nvram_pagesize = 256;
11656 break;
1b27777a
MC
11657 }
11658}
11659
6b91fa02
MC
11660static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
11661{
11662 u32 nvcfg1, protect = 0;
11663
11664 nvcfg1 = tr32(NVRAM_CFG1);
11665
11666 /* NVRAM protection for TPM */
11667 if (nvcfg1 & (1 << 27)) {
f66a29b0 11668 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
6b91fa02
MC
11669 protect = 1;
11670 }
11671
11672 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
11673 switch (nvcfg1) {
8590a603
MC
11674 case FLASH_5761VENDOR_ATMEL_ADB021D:
11675 case FLASH_5761VENDOR_ATMEL_ADB041D:
11676 case FLASH_5761VENDOR_ATMEL_ADB081D:
11677 case FLASH_5761VENDOR_ATMEL_ADB161D:
11678 case FLASH_5761VENDOR_ATMEL_MDB021D:
11679 case FLASH_5761VENDOR_ATMEL_MDB041D:
11680 case FLASH_5761VENDOR_ATMEL_MDB081D:
11681 case FLASH_5761VENDOR_ATMEL_MDB161D:
11682 tp->nvram_jedecnum = JEDEC_ATMEL;
11683 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11684 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11685 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
11686 tp->nvram_pagesize = 256;
11687 break;
11688 case FLASH_5761VENDOR_ST_A_M45PE20:
11689 case FLASH_5761VENDOR_ST_A_M45PE40:
11690 case FLASH_5761VENDOR_ST_A_M45PE80:
11691 case FLASH_5761VENDOR_ST_A_M45PE16:
11692 case FLASH_5761VENDOR_ST_M_M45PE20:
11693 case FLASH_5761VENDOR_ST_M_M45PE40:
11694 case FLASH_5761VENDOR_ST_M_M45PE80:
11695 case FLASH_5761VENDOR_ST_M_M45PE16:
11696 tp->nvram_jedecnum = JEDEC_ST;
11697 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11698 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11699 tp->nvram_pagesize = 256;
11700 break;
6b91fa02
MC
11701 }
11702
11703 if (protect) {
11704 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
11705 } else {
11706 switch (nvcfg1) {
8590a603
MC
11707 case FLASH_5761VENDOR_ATMEL_ADB161D:
11708 case FLASH_5761VENDOR_ATMEL_MDB161D:
11709 case FLASH_5761VENDOR_ST_A_M45PE16:
11710 case FLASH_5761VENDOR_ST_M_M45PE16:
11711 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
11712 break;
11713 case FLASH_5761VENDOR_ATMEL_ADB081D:
11714 case FLASH_5761VENDOR_ATMEL_MDB081D:
11715 case FLASH_5761VENDOR_ST_A_M45PE80:
11716 case FLASH_5761VENDOR_ST_M_M45PE80:
11717 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
11718 break;
11719 case FLASH_5761VENDOR_ATMEL_ADB041D:
11720 case FLASH_5761VENDOR_ATMEL_MDB041D:
11721 case FLASH_5761VENDOR_ST_A_M45PE40:
11722 case FLASH_5761VENDOR_ST_M_M45PE40:
11723 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11724 break;
11725 case FLASH_5761VENDOR_ATMEL_ADB021D:
11726 case FLASH_5761VENDOR_ATMEL_MDB021D:
11727 case FLASH_5761VENDOR_ST_A_M45PE20:
11728 case FLASH_5761VENDOR_ST_M_M45PE20:
11729 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11730 break;
6b91fa02
MC
11731 }
11732 }
11733}
11734
b5d3772c
MC
11735static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
11736{
11737 tp->nvram_jedecnum = JEDEC_ATMEL;
11738 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11739 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11740}
11741
321d32a0
MC
11742static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
11743{
11744 u32 nvcfg1;
11745
11746 nvcfg1 = tr32(NVRAM_CFG1);
11747
11748 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11749 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
11750 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
11751 tp->nvram_jedecnum = JEDEC_ATMEL;
11752 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11753 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11754
11755 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11756 tw32(NVRAM_CFG1, nvcfg1);
11757 return;
11758 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11759 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
11760 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
11761 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
11762 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
11763 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
11764 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
11765 tp->nvram_jedecnum = JEDEC_ATMEL;
11766 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11767 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11768
11769 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11770 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11771 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
11772 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
11773 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11774 break;
11775 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
11776 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
11777 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11778 break;
11779 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
11780 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
11781 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11782 break;
11783 }
11784 break;
11785 case FLASH_5752VENDOR_ST_M45PE10:
11786 case FLASH_5752VENDOR_ST_M45PE20:
11787 case FLASH_5752VENDOR_ST_M45PE40:
11788 tp->nvram_jedecnum = JEDEC_ST;
11789 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11790 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11791
11792 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11793 case FLASH_5752VENDOR_ST_M45PE10:
11794 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11795 break;
11796 case FLASH_5752VENDOR_ST_M45PE20:
11797 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11798 break;
11799 case FLASH_5752VENDOR_ST_M45PE40:
11800 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11801 break;
11802 }
11803 break;
11804 default:
df259d8c 11805 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
321d32a0
MC
11806 return;
11807 }
11808
a1b950d5
MC
11809 tg3_nvram_get_pagesize(tp, nvcfg1);
11810 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
321d32a0 11811 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
a1b950d5
MC
11812}
11813
11814
11815static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
11816{
11817 u32 nvcfg1;
11818
11819 nvcfg1 = tr32(NVRAM_CFG1);
11820
11821 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11822 case FLASH_5717VENDOR_ATMEL_EEPROM:
11823 case FLASH_5717VENDOR_MICRO_EEPROM:
11824 tp->nvram_jedecnum = JEDEC_ATMEL;
11825 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11826 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11827
11828 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11829 tw32(NVRAM_CFG1, nvcfg1);
11830 return;
11831 case FLASH_5717VENDOR_ATMEL_MDB011D:
11832 case FLASH_5717VENDOR_ATMEL_ADB011B:
11833 case FLASH_5717VENDOR_ATMEL_ADB011D:
11834 case FLASH_5717VENDOR_ATMEL_MDB021D:
11835 case FLASH_5717VENDOR_ATMEL_ADB021B:
11836 case FLASH_5717VENDOR_ATMEL_ADB021D:
11837 case FLASH_5717VENDOR_ATMEL_45USPT:
11838 tp->nvram_jedecnum = JEDEC_ATMEL;
11839 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11840 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11841
11842 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11843 case FLASH_5717VENDOR_ATMEL_MDB021D:
11844 case FLASH_5717VENDOR_ATMEL_ADB021B:
11845 case FLASH_5717VENDOR_ATMEL_ADB021D:
11846 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11847 break;
11848 default:
11849 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11850 break;
11851 }
321d32a0 11852 break;
a1b950d5
MC
11853 case FLASH_5717VENDOR_ST_M_M25PE10:
11854 case FLASH_5717VENDOR_ST_A_M25PE10:
11855 case FLASH_5717VENDOR_ST_M_M45PE10:
11856 case FLASH_5717VENDOR_ST_A_M45PE10:
11857 case FLASH_5717VENDOR_ST_M_M25PE20:
11858 case FLASH_5717VENDOR_ST_A_M25PE20:
11859 case FLASH_5717VENDOR_ST_M_M45PE20:
11860 case FLASH_5717VENDOR_ST_A_M45PE20:
11861 case FLASH_5717VENDOR_ST_25USPT:
11862 case FLASH_5717VENDOR_ST_45USPT:
11863 tp->nvram_jedecnum = JEDEC_ST;
11864 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11865 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11866
11867 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11868 case FLASH_5717VENDOR_ST_M_M25PE20:
11869 case FLASH_5717VENDOR_ST_A_M25PE20:
11870 case FLASH_5717VENDOR_ST_M_M45PE20:
11871 case FLASH_5717VENDOR_ST_A_M45PE20:
11872 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11873 break;
11874 default:
11875 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11876 break;
11877 }
321d32a0 11878 break;
a1b950d5
MC
11879 default:
11880 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
11881 return;
321d32a0 11882 }
a1b950d5
MC
11883
11884 tg3_nvram_get_pagesize(tp, nvcfg1);
11885 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
11886 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
321d32a0
MC
11887}
11888
1da177e4
LT
11889/* Chips other than 5700/5701 use the NVRAM for fetching info. */
11890static void __devinit tg3_nvram_init(struct tg3 *tp)
11891{
1da177e4
LT
11892 tw32_f(GRC_EEPROM_ADDR,
11893 (EEPROM_ADDR_FSM_RESET |
11894 (EEPROM_DEFAULT_CLOCK_PERIOD <<
11895 EEPROM_ADDR_CLKPERD_SHIFT)));
11896
9d57f01c 11897 msleep(1);
1da177e4
LT
11898
11899 /* Enable seeprom accesses. */
11900 tw32_f(GRC_LOCAL_CTRL,
11901 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
11902 udelay(100);
11903
11904 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
11905 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
11906 tp->tg3_flags |= TG3_FLAG_NVRAM;
11907
ec41c7df 11908 if (tg3_nvram_lock(tp)) {
5129c3a3
MC
11909 netdev_warn(tp->dev,
11910 "Cannot get nvram lock, %s failed\n",
05dbe005 11911 __func__);
ec41c7df
MC
11912 return;
11913 }
e6af301b 11914 tg3_enable_nvram_access(tp);
1da177e4 11915
989a9d23
MC
11916 tp->nvram_size = 0;
11917
361b4ac2
MC
11918 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
11919 tg3_get_5752_nvram_info(tp);
d3c7b886
MC
11920 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
11921 tg3_get_5755_nvram_info(tp);
d30cdd28 11922 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
57e6983c
MC
11923 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
11924 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1b27777a 11925 tg3_get_5787_nvram_info(tp);
6b91fa02
MC
11926 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
11927 tg3_get_5761_nvram_info(tp);
b5d3772c
MC
11928 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
11929 tg3_get_5906_nvram_info(tp);
b703df6f
MC
11930 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
11931 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
321d32a0 11932 tg3_get_57780_nvram_info(tp);
a50d0796
MC
11933 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
11934 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
a1b950d5 11935 tg3_get_5717_nvram_info(tp);
361b4ac2
MC
11936 else
11937 tg3_get_nvram_info(tp);
11938
989a9d23
MC
11939 if (tp->nvram_size == 0)
11940 tg3_get_nvram_size(tp);
1da177e4 11941
e6af301b 11942 tg3_disable_nvram_access(tp);
381291b7 11943 tg3_nvram_unlock(tp);
1da177e4
LT
11944
11945 } else {
11946 tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
11947
11948 tg3_get_eeprom_size(tp);
11949 }
11950}
11951
1da177e4
LT
11952static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
11953 u32 offset, u32 len, u8 *buf)
11954{
11955 int i, j, rc = 0;
11956 u32 val;
11957
11958 for (i = 0; i < len; i += 4) {
b9fc7dc5 11959 u32 addr;
a9dc529d 11960 __be32 data;
1da177e4
LT
11961
11962 addr = offset + i;
11963
11964 memcpy(&data, buf + i, 4);
11965
62cedd11
MC
11966 /*
11967 * The SEEPROM interface expects the data to always be opposite
11968 * the native endian format. We accomplish this by reversing
11969 * all the operations that would have been performed on the
11970 * data from a call to tg3_nvram_read_be32().
11971 */
11972 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
1da177e4
LT
11973
11974 val = tr32(GRC_EEPROM_ADDR);
11975 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
11976
11977 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
11978 EEPROM_ADDR_READ);
11979 tw32(GRC_EEPROM_ADDR, val |
11980 (0 << EEPROM_ADDR_DEVID_SHIFT) |
11981 (addr & EEPROM_ADDR_ADDR_MASK) |
11982 EEPROM_ADDR_START |
11983 EEPROM_ADDR_WRITE);
6aa20a22 11984
9d57f01c 11985 for (j = 0; j < 1000; j++) {
1da177e4
LT
11986 val = tr32(GRC_EEPROM_ADDR);
11987
11988 if (val & EEPROM_ADDR_COMPLETE)
11989 break;
9d57f01c 11990 msleep(1);
1da177e4
LT
11991 }
11992 if (!(val & EEPROM_ADDR_COMPLETE)) {
11993 rc = -EBUSY;
11994 break;
11995 }
11996 }
11997
11998 return rc;
11999}
12000
12001/* offset and length are dword aligned */
12002static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
12003 u8 *buf)
12004{
12005 int ret = 0;
12006 u32 pagesize = tp->nvram_pagesize;
12007 u32 pagemask = pagesize - 1;
12008 u32 nvram_cmd;
12009 u8 *tmp;
12010
12011 tmp = kmalloc(pagesize, GFP_KERNEL);
12012 if (tmp == NULL)
12013 return -ENOMEM;
12014
12015 while (len) {
12016 int j;
e6af301b 12017 u32 phy_addr, page_off, size;
1da177e4
LT
12018
12019 phy_addr = offset & ~pagemask;
6aa20a22 12020
1da177e4 12021 for (j = 0; j < pagesize; j += 4) {
a9dc529d
MC
12022 ret = tg3_nvram_read_be32(tp, phy_addr + j,
12023 (__be32 *) (tmp + j));
12024 if (ret)
1da177e4
LT
12025 break;
12026 }
12027 if (ret)
12028 break;
12029
c6cdf436 12030 page_off = offset & pagemask;
1da177e4
LT
12031 size = pagesize;
12032 if (len < size)
12033 size = len;
12034
12035 len -= size;
12036
12037 memcpy(tmp + page_off, buf, size);
12038
12039 offset = offset + (pagesize - page_off);
12040
e6af301b 12041 tg3_enable_nvram_access(tp);
1da177e4
LT
12042
12043 /*
12044 * Before we can erase the flash page, we need
12045 * to issue a special "write enable" command.
12046 */
12047 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12048
12049 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12050 break;
12051
12052 /* Erase the target page */
12053 tw32(NVRAM_ADDR, phy_addr);
12054
12055 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
12056 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
12057
c6cdf436 12058 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
1da177e4
LT
12059 break;
12060
12061 /* Issue another write enable to start the write. */
12062 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12063
12064 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12065 break;
12066
12067 for (j = 0; j < pagesize; j += 4) {
b9fc7dc5 12068 __be32 data;
1da177e4 12069
b9fc7dc5 12070 data = *((__be32 *) (tmp + j));
a9dc529d 12071
b9fc7dc5 12072 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4
LT
12073
12074 tw32(NVRAM_ADDR, phy_addr + j);
12075
12076 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
12077 NVRAM_CMD_WR;
12078
12079 if (j == 0)
12080 nvram_cmd |= NVRAM_CMD_FIRST;
12081 else if (j == (pagesize - 4))
12082 nvram_cmd |= NVRAM_CMD_LAST;
12083
12084 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12085 break;
12086 }
12087 if (ret)
12088 break;
12089 }
12090
12091 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12092 tg3_nvram_exec_cmd(tp, nvram_cmd);
12093
12094 kfree(tmp);
12095
12096 return ret;
12097}
12098
12099/* offset and length are dword aligned */
12100static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
12101 u8 *buf)
12102{
12103 int i, ret = 0;
12104
12105 for (i = 0; i < len; i += 4, offset += 4) {
b9fc7dc5
AV
12106 u32 page_off, phy_addr, nvram_cmd;
12107 __be32 data;
1da177e4
LT
12108
12109 memcpy(&data, buf + i, 4);
b9fc7dc5 12110 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4 12111
c6cdf436 12112 page_off = offset % tp->nvram_pagesize;
1da177e4 12113
1820180b 12114 phy_addr = tg3_nvram_phys_addr(tp, offset);
1da177e4
LT
12115
12116 tw32(NVRAM_ADDR, phy_addr);
12117
12118 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
12119
c6cdf436 12120 if (page_off == 0 || i == 0)
1da177e4 12121 nvram_cmd |= NVRAM_CMD_FIRST;
f6d9a256 12122 if (page_off == (tp->nvram_pagesize - 4))
1da177e4
LT
12123 nvram_cmd |= NVRAM_CMD_LAST;
12124
12125 if (i == (len - 4))
12126 nvram_cmd |= NVRAM_CMD_LAST;
12127
321d32a0
MC
12128 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
12129 !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
4c987487
MC
12130 (tp->nvram_jedecnum == JEDEC_ST) &&
12131 (nvram_cmd & NVRAM_CMD_FIRST)) {
1da177e4
LT
12132
12133 if ((ret = tg3_nvram_exec_cmd(tp,
12134 NVRAM_CMD_WREN | NVRAM_CMD_GO |
12135 NVRAM_CMD_DONE)))
12136
12137 break;
12138 }
12139 if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
12140 /* We always do complete word writes to eeprom. */
12141 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
12142 }
12143
12144 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12145 break;
12146 }
12147 return ret;
12148}
12149
12150/* offset and length are dword aligned */
12151static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
12152{
12153 int ret;
12154
1da177e4 12155 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
314fba34
MC
12156 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
12157 ~GRC_LCLCTRL_GPIO_OUTPUT1);
1da177e4
LT
12158 udelay(40);
12159 }
12160
12161 if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
12162 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
859a5887 12163 } else {
1da177e4
LT
12164 u32 grc_mode;
12165
ec41c7df
MC
12166 ret = tg3_nvram_lock(tp);
12167 if (ret)
12168 return ret;
1da177e4 12169
e6af301b
MC
12170 tg3_enable_nvram_access(tp);
12171 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
f66a29b0 12172 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
1da177e4 12173 tw32(NVRAM_WRITE1, 0x406);
1da177e4
LT
12174
12175 grc_mode = tr32(GRC_MODE);
12176 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
12177
12178 if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
12179 !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
12180
12181 ret = tg3_nvram_write_block_buffered(tp, offset, len,
12182 buf);
859a5887 12183 } else {
1da177e4
LT
12184 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
12185 buf);
12186 }
12187
12188 grc_mode = tr32(GRC_MODE);
12189 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
12190
e6af301b 12191 tg3_disable_nvram_access(tp);
1da177e4
LT
12192 tg3_nvram_unlock(tp);
12193 }
12194
12195 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
314fba34 12196 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
1da177e4
LT
12197 udelay(40);
12198 }
12199
12200 return ret;
12201}
12202
12203struct subsys_tbl_ent {
12204 u16 subsys_vendor, subsys_devid;
12205 u32 phy_id;
12206};
12207
24daf2b0 12208static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
1da177e4 12209 /* Broadcom boards. */
24daf2b0 12210 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12211 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
24daf2b0 12212 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12213 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
24daf2b0 12214 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12215 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
24daf2b0
MC
12216 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12217 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
12218 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12219 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
24daf2b0 12220 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12221 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12222 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12223 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
12224 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12225 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
24daf2b0 12226 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12227 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
24daf2b0 12228 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12229 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
24daf2b0 12230 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12231 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
1da177e4
LT
12232
12233 /* 3com boards. */
24daf2b0 12234 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12235 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
24daf2b0 12236 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12237 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12238 { TG3PCI_SUBVENDOR_ID_3COM,
12239 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
12240 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12241 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
24daf2b0 12242 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12243 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
1da177e4
LT
12244
12245 /* DELL boards. */
24daf2b0 12246 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12247 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
24daf2b0 12248 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12249 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
24daf2b0 12250 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12251 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
24daf2b0 12252 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12253 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
1da177e4
LT
12254
12255 /* Compaq boards. */
24daf2b0 12256 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12257 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
24daf2b0 12258 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12259 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12260 { TG3PCI_SUBVENDOR_ID_COMPAQ,
12261 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
12262 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12263 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
24daf2b0 12264 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12265 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
1da177e4
LT
12266
12267 /* IBM boards. */
24daf2b0
MC
12268 { TG3PCI_SUBVENDOR_ID_IBM,
12269 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
1da177e4
LT
12270};
12271
24daf2b0 12272static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
1da177e4
LT
12273{
12274 int i;
12275
12276 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
12277 if ((subsys_id_to_phy_id[i].subsys_vendor ==
12278 tp->pdev->subsystem_vendor) &&
12279 (subsys_id_to_phy_id[i].subsys_devid ==
12280 tp->pdev->subsystem_device))
12281 return &subsys_id_to_phy_id[i];
12282 }
12283 return NULL;
12284}
12285
7d0c41ef 12286static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
1da177e4 12287{
1da177e4 12288 u32 val;
caf636c7
MC
12289 u16 pmcsr;
12290
12291 /* On some early chips the SRAM cannot be accessed in D3hot state,
12292 * so need make sure we're in D0.
12293 */
12294 pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
12295 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
12296 pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
12297 msleep(1);
7d0c41ef
MC
12298
12299 /* Make sure register accesses (indirect or otherwise)
12300 * will function correctly.
12301 */
12302 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
12303 tp->misc_host_ctrl);
1da177e4 12304
f49639e6
DM
12305 /* The memory arbiter has to be enabled in order for SRAM accesses
12306 * to succeed. Normally on powerup the tg3 chip firmware will make
12307 * sure it is enabled, but other entities such as system netboot
12308 * code might disable it.
12309 */
12310 val = tr32(MEMARB_MODE);
12311 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
12312
79eb6904 12313 tp->phy_id = TG3_PHY_ID_INVALID;
7d0c41ef
MC
12314 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12315
a85feb8c
GZ
12316 /* Assume an onboard device and WOL capable by default. */
12317 tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
72b845e0 12318
b5d3772c 12319 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
9d26e213 12320 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
b5d3772c 12321 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
9d26e213
MC
12322 tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
12323 }
0527ba35
MC
12324 val = tr32(VCPU_CFGSHDW);
12325 if (val & VCPU_CFGSHDW_ASPM_DBNC)
8ed5d97e 12326 tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
0527ba35 12327 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
2023276e 12328 (val & VCPU_CFGSHDW_WOL_MAGPKT))
0527ba35 12329 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
05ac4cb7 12330 goto done;
b5d3772c
MC
12331 }
12332
1da177e4
LT
12333 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
12334 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
12335 u32 nic_cfg, led_cfg;
a9daf367 12336 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
7d0c41ef 12337 int eeprom_phy_serdes = 0;
1da177e4
LT
12338
12339 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
12340 tp->nic_sram_data_cfg = nic_cfg;
12341
12342 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
12343 ver >>= NIC_SRAM_DATA_VER_SHIFT;
12344 if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
12345 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
12346 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
12347 (ver > 0) && (ver < 0x100))
12348 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
12349
a9daf367
MC
12350 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
12351 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
12352
1da177e4
LT
12353 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
12354 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
12355 eeprom_phy_serdes = 1;
12356
12357 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
12358 if (nic_phy_id != 0) {
12359 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
12360 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
12361
12362 eeprom_phy_id = (id1 >> 16) << 10;
12363 eeprom_phy_id |= (id2 & 0xfc00) << 16;
12364 eeprom_phy_id |= (id2 & 0x03ff) << 0;
12365 } else
12366 eeprom_phy_id = 0;
12367
7d0c41ef 12368 tp->phy_id = eeprom_phy_id;
747e8f8b 12369 if (eeprom_phy_serdes) {
a50d0796 12370 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
f07e9af3 12371 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
a50d0796 12372 else
f07e9af3 12373 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
747e8f8b 12374 }
7d0c41ef 12375
cbf46853 12376 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
1da177e4
LT
12377 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
12378 SHASTA_EXT_LED_MODE_MASK);
cbf46853 12379 else
1da177e4
LT
12380 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
12381
12382 switch (led_cfg) {
12383 default:
12384 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
12385 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12386 break;
12387
12388 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
12389 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12390 break;
12391
12392 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
12393 tp->led_ctrl = LED_CTRL_MODE_MAC;
9ba27794
MC
12394
12395 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
12396 * read on some older 5700/5701 bootcode.
12397 */
12398 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
12399 ASIC_REV_5700 ||
12400 GET_ASIC_REV(tp->pci_chip_rev_id) ==
12401 ASIC_REV_5701)
12402 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12403
1da177e4
LT
12404 break;
12405
12406 case SHASTA_EXT_LED_SHARED:
12407 tp->led_ctrl = LED_CTRL_MODE_SHARED;
12408 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
12409 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
12410 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12411 LED_CTRL_MODE_PHY_2);
12412 break;
12413
12414 case SHASTA_EXT_LED_MAC:
12415 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
12416 break;
12417
12418 case SHASTA_EXT_LED_COMBO:
12419 tp->led_ctrl = LED_CTRL_MODE_COMBO;
12420 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
12421 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12422 LED_CTRL_MODE_PHY_2);
12423 break;
12424
855e1111 12425 }
1da177e4
LT
12426
12427 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
12428 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
12429 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
12430 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12431
b2a5c19c
MC
12432 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
12433 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
5f60891b 12434
9d26e213 12435 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
1da177e4 12436 tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
9d26e213
MC
12437 if ((tp->pdev->subsystem_vendor ==
12438 PCI_VENDOR_ID_ARIMA) &&
12439 (tp->pdev->subsystem_device == 0x205a ||
12440 tp->pdev->subsystem_device == 0x2063))
12441 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
12442 } else {
f49639e6 12443 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
9d26e213
MC
12444 tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
12445 }
1da177e4
LT
12446
12447 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
12448 tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
cbf46853 12449 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
1da177e4
LT
12450 tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
12451 }
b2b98d4a
MC
12452
12453 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
12454 (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
0d3031d9 12455 tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
b2b98d4a 12456
f07e9af3 12457 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
a85feb8c
GZ
12458 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
12459 tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
1da177e4 12460
12dac075 12461 if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
05ac4cb7 12462 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
0527ba35
MC
12463 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
12464
1da177e4 12465 if (cfg2 & (1 << 17))
f07e9af3 12466 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
1da177e4
LT
12467
12468 /* serdes signal pre-emphasis in register 0x590 set by */
12469 /* bootcode if bit 18 is set */
12470 if (cfg2 & (1 << 18))
f07e9af3 12471 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
8ed5d97e 12472
2e1e3291
MC
12473 if (((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) ||
12474 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
12475 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX))) &&
6833c043 12476 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
f07e9af3 12477 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
6833c043 12478
8c69b1e7
MC
12479 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
12480 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
12481 !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
8ed5d97e
MC
12482 u32 cfg3;
12483
12484 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
12485 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
12486 tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
12487 }
a9daf367 12488
14417063
MC
12489 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
12490 tp->tg3_flags3 |= TG3_FLG3_RGMII_INBAND_DISABLE;
a9daf367
MC
12491 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
12492 tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
12493 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
12494 tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
1da177e4 12495 }
05ac4cb7 12496done:
43067ed8
RW
12497 if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
12498 device_set_wakeup_enable(&tp->pdev->dev,
05ac4cb7 12499 tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
43067ed8
RW
12500 else
12501 device_set_wakeup_capable(&tp->pdev->dev, false);
7d0c41ef
MC
12502}
12503
b2a5c19c
MC
12504static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
12505{
12506 int i;
12507 u32 val;
12508
12509 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
12510 tw32(OTP_CTRL, cmd);
12511
12512 /* Wait for up to 1 ms for command to execute. */
12513 for (i = 0; i < 100; i++) {
12514 val = tr32(OTP_STATUS);
12515 if (val & OTP_STATUS_CMD_DONE)
12516 break;
12517 udelay(10);
12518 }
12519
12520 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
12521}
12522
12523/* Read the gphy configuration from the OTP region of the chip. The gphy
12524 * configuration is a 32-bit value that straddles the alignment boundary.
12525 * We do two 32-bit reads and then shift and merge the results.
12526 */
12527static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
12528{
12529 u32 bhalf_otp, thalf_otp;
12530
12531 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
12532
12533 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
12534 return 0;
12535
12536 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
12537
12538 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
12539 return 0;
12540
12541 thalf_otp = tr32(OTP_READ_DATA);
12542
12543 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
12544
12545 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
12546 return 0;
12547
12548 bhalf_otp = tr32(OTP_READ_DATA);
12549
12550 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
12551}
12552
e256f8a3
MC
12553static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
12554{
12555 u32 adv = ADVERTISED_Autoneg |
12556 ADVERTISED_Pause;
12557
12558 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
12559 adv |= ADVERTISED_1000baseT_Half |
12560 ADVERTISED_1000baseT_Full;
12561
12562 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
12563 adv |= ADVERTISED_100baseT_Half |
12564 ADVERTISED_100baseT_Full |
12565 ADVERTISED_10baseT_Half |
12566 ADVERTISED_10baseT_Full |
12567 ADVERTISED_TP;
12568 else
12569 adv |= ADVERTISED_FIBRE;
12570
12571 tp->link_config.advertising = adv;
12572 tp->link_config.speed = SPEED_INVALID;
12573 tp->link_config.duplex = DUPLEX_INVALID;
12574 tp->link_config.autoneg = AUTONEG_ENABLE;
12575 tp->link_config.active_speed = SPEED_INVALID;
12576 tp->link_config.active_duplex = DUPLEX_INVALID;
12577 tp->link_config.orig_speed = SPEED_INVALID;
12578 tp->link_config.orig_duplex = DUPLEX_INVALID;
12579 tp->link_config.orig_autoneg = AUTONEG_INVALID;
12580}
12581
7d0c41ef
MC
12582static int __devinit tg3_phy_probe(struct tg3 *tp)
12583{
12584 u32 hw_phy_id_1, hw_phy_id_2;
12585 u32 hw_phy_id, hw_phy_id_masked;
12586 int err;
1da177e4 12587
e256f8a3
MC
12588 /* flow control autonegotiation is default behavior */
12589 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
12590 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
12591
b02fd9e3
MC
12592 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
12593 return tg3_phy_init(tp);
12594
1da177e4 12595 /* Reading the PHY ID register can conflict with ASF
877d0310 12596 * firmware access to the PHY hardware.
1da177e4
LT
12597 */
12598 err = 0;
0d3031d9
MC
12599 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
12600 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
79eb6904 12601 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
1da177e4
LT
12602 } else {
12603 /* Now read the physical PHY_ID from the chip and verify
12604 * that it is sane. If it doesn't look good, we fall back
12605 * to either the hard-coded table based PHY_ID and failing
12606 * that the value found in the eeprom area.
12607 */
12608 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
12609 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
12610
12611 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
12612 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
12613 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
12614
79eb6904 12615 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
1da177e4
LT
12616 }
12617
79eb6904 12618 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
1da177e4 12619 tp->phy_id = hw_phy_id;
79eb6904 12620 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
f07e9af3 12621 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
da6b2d01 12622 else
f07e9af3 12623 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
1da177e4 12624 } else {
79eb6904 12625 if (tp->phy_id != TG3_PHY_ID_INVALID) {
7d0c41ef
MC
12626 /* Do nothing, phy ID already set up in
12627 * tg3_get_eeprom_hw_cfg().
12628 */
1da177e4
LT
12629 } else {
12630 struct subsys_tbl_ent *p;
12631
12632 /* No eeprom signature? Try the hardcoded
12633 * subsys device table.
12634 */
24daf2b0 12635 p = tg3_lookup_by_subsys(tp);
1da177e4
LT
12636 if (!p)
12637 return -ENODEV;
12638
12639 tp->phy_id = p->phy_id;
12640 if (!tp->phy_id ||
79eb6904 12641 tp->phy_id == TG3_PHY_ID_BCM8002)
f07e9af3 12642 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
1da177e4
LT
12643 }
12644 }
12645
a6b68dab
MC
12646 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
12647 ((tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
12648 tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
12649 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
12650 tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
52b02d04
MC
12651 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
12652
e256f8a3
MC
12653 tg3_phy_init_link_config(tp);
12654
f07e9af3 12655 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
0d3031d9 12656 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
1da177e4 12657 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
3600d918 12658 u32 bmsr, adv_reg, tg3_ctrl, mask;
1da177e4
LT
12659
12660 tg3_readphy(tp, MII_BMSR, &bmsr);
12661 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
12662 (bmsr & BMSR_LSTATUS))
12663 goto skip_phy_reset;
6aa20a22 12664
1da177e4
LT
12665 err = tg3_phy_reset(tp);
12666 if (err)
12667 return err;
12668
12669 adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
12670 ADVERTISE_100HALF | ADVERTISE_100FULL |
12671 ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
12672 tg3_ctrl = 0;
f07e9af3 12673 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
1da177e4
LT
12674 tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
12675 MII_TG3_CTRL_ADV_1000_FULL);
12676 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
12677 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
12678 tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
12679 MII_TG3_CTRL_ENABLE_AS_MASTER);
12680 }
12681
3600d918
MC
12682 mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
12683 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
12684 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
12685 if (!tg3_copper_is_advertising_all(tp, mask)) {
1da177e4
LT
12686 tg3_writephy(tp, MII_ADVERTISE, adv_reg);
12687
f07e9af3 12688 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
12689 tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
12690
12691 tg3_writephy(tp, MII_BMCR,
12692 BMCR_ANENABLE | BMCR_ANRESTART);
12693 }
12694 tg3_phy_set_wirespeed(tp);
12695
12696 tg3_writephy(tp, MII_ADVERTISE, adv_reg);
f07e9af3 12697 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
12698 tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
12699 }
12700
12701skip_phy_reset:
79eb6904 12702 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
12703 err = tg3_init_5401phy_dsp(tp);
12704 if (err)
12705 return err;
1da177e4 12706
1da177e4
LT
12707 err = tg3_init_5401phy_dsp(tp);
12708 }
12709
1da177e4
LT
12710 return err;
12711}
12712
184b8904 12713static void __devinit tg3_read_vpd(struct tg3 *tp)
1da177e4 12714{
a4a8bb15 12715 u8 *vpd_data;
4181b2c8 12716 unsigned int block_end, rosize, len;
184b8904 12717 int j, i = 0;
1b27777a 12718 u32 magic;
1da177e4 12719
df259d8c
MC
12720 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
12721 tg3_nvram_read(tp, 0x0, &magic))
a4a8bb15
MC
12722 goto out_no_vpd;
12723
12724 vpd_data = kmalloc(TG3_NVM_VPD_LEN, GFP_KERNEL);
12725 if (!vpd_data)
12726 goto out_no_vpd;
1da177e4 12727
1820180b 12728 if (magic == TG3_EEPROM_MAGIC) {
141518c9 12729 for (i = 0; i < TG3_NVM_VPD_LEN; i += 4) {
1b27777a 12730 u32 tmp;
1da177e4 12731
6d348f2c
MC
12732 /* The data is in little-endian format in NVRAM.
12733 * Use the big-endian read routines to preserve
12734 * the byte order as it exists in NVRAM.
12735 */
141518c9 12736 if (tg3_nvram_read_be32(tp, TG3_NVM_VPD_OFF + i, &tmp))
1b27777a
MC
12737 goto out_not_found;
12738
6d348f2c 12739 memcpy(&vpd_data[i], &tmp, sizeof(tmp));
1b27777a
MC
12740 }
12741 } else {
94c982bd 12742 ssize_t cnt;
4181b2c8 12743 unsigned int pos = 0;
94c982bd
MC
12744
12745 for (; pos < TG3_NVM_VPD_LEN && i < 3; i++, pos += cnt) {
12746 cnt = pci_read_vpd(tp->pdev, pos,
12747 TG3_NVM_VPD_LEN - pos,
12748 &vpd_data[pos]);
824f5f38 12749 if (cnt == -ETIMEDOUT || cnt == -EINTR)
94c982bd
MC
12750 cnt = 0;
12751 else if (cnt < 0)
f49639e6 12752 goto out_not_found;
1b27777a 12753 }
94c982bd
MC
12754 if (pos != TG3_NVM_VPD_LEN)
12755 goto out_not_found;
1da177e4
LT
12756 }
12757
4181b2c8
MC
12758 i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
12759 PCI_VPD_LRDT_RO_DATA);
12760 if (i < 0)
12761 goto out_not_found;
1da177e4 12762
4181b2c8
MC
12763 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
12764 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
12765 i += PCI_VPD_LRDT_TAG_SIZE;
1da177e4 12766
4181b2c8
MC
12767 if (block_end > TG3_NVM_VPD_LEN)
12768 goto out_not_found;
af2c6a4a 12769
184b8904
MC
12770 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
12771 PCI_VPD_RO_KEYWORD_MFR_ID);
12772 if (j > 0) {
12773 len = pci_vpd_info_field_size(&vpd_data[j]);
12774
12775 j += PCI_VPD_INFO_FLD_HDR_SIZE;
12776 if (j + len > block_end || len != 4 ||
12777 memcmp(&vpd_data[j], "1028", 4))
12778 goto partno;
12779
12780 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
12781 PCI_VPD_RO_KEYWORD_VENDOR0);
12782 if (j < 0)
12783 goto partno;
12784
12785 len = pci_vpd_info_field_size(&vpd_data[j]);
12786
12787 j += PCI_VPD_INFO_FLD_HDR_SIZE;
12788 if (j + len > block_end)
12789 goto partno;
12790
12791 memcpy(tp->fw_ver, &vpd_data[j], len);
12792 strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
12793 }
12794
12795partno:
4181b2c8
MC
12796 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
12797 PCI_VPD_RO_KEYWORD_PARTNO);
12798 if (i < 0)
12799 goto out_not_found;
af2c6a4a 12800
4181b2c8 12801 len = pci_vpd_info_field_size(&vpd_data[i]);
1da177e4 12802
4181b2c8
MC
12803 i += PCI_VPD_INFO_FLD_HDR_SIZE;
12804 if (len > TG3_BPN_SIZE ||
12805 (len + i) > TG3_NVM_VPD_LEN)
12806 goto out_not_found;
1da177e4 12807
4181b2c8 12808 memcpy(tp->board_part_number, &vpd_data[i], len);
1da177e4 12809
1da177e4 12810out_not_found:
a4a8bb15 12811 kfree(vpd_data);
37a949c5 12812 if (tp->board_part_number[0])
a4a8bb15
MC
12813 return;
12814
12815out_no_vpd:
37a949c5
MC
12816 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
12817 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
12818 strcpy(tp->board_part_number, "BCM5717");
12819 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
12820 strcpy(tp->board_part_number, "BCM5718");
12821 else
12822 goto nomatch;
12823 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
12824 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
12825 strcpy(tp->board_part_number, "BCM57780");
12826 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
12827 strcpy(tp->board_part_number, "BCM57760");
12828 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
12829 strcpy(tp->board_part_number, "BCM57790");
12830 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
12831 strcpy(tp->board_part_number, "BCM57788");
12832 else
12833 goto nomatch;
12834 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
12835 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
12836 strcpy(tp->board_part_number, "BCM57761");
12837 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
12838 strcpy(tp->board_part_number, "BCM57765");
12839 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
12840 strcpy(tp->board_part_number, "BCM57781");
12841 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
12842 strcpy(tp->board_part_number, "BCM57785");
12843 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
12844 strcpy(tp->board_part_number, "BCM57791");
12845 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
12846 strcpy(tp->board_part_number, "BCM57795");
12847 else
12848 goto nomatch;
12849 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
b5d3772c 12850 strcpy(tp->board_part_number, "BCM95906");
37a949c5
MC
12851 } else {
12852nomatch:
b5d3772c 12853 strcpy(tp->board_part_number, "none");
37a949c5 12854 }
1da177e4
LT
12855}
12856
9c8a620e
MC
12857static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
12858{
12859 u32 val;
12860
e4f34110 12861 if (tg3_nvram_read(tp, offset, &val) ||
9c8a620e 12862 (val & 0xfc000000) != 0x0c000000 ||
e4f34110 12863 tg3_nvram_read(tp, offset + 4, &val) ||
9c8a620e
MC
12864 val != 0)
12865 return 0;
12866
12867 return 1;
12868}
12869
acd9c119
MC
12870static void __devinit tg3_read_bc_ver(struct tg3 *tp)
12871{
ff3a7cb2 12872 u32 val, offset, start, ver_offset;
75f9936e 12873 int i, dst_off;
ff3a7cb2 12874 bool newver = false;
acd9c119
MC
12875
12876 if (tg3_nvram_read(tp, 0xc, &offset) ||
12877 tg3_nvram_read(tp, 0x4, &start))
12878 return;
12879
12880 offset = tg3_nvram_logical_addr(tp, offset);
12881
ff3a7cb2 12882 if (tg3_nvram_read(tp, offset, &val))
acd9c119
MC
12883 return;
12884
ff3a7cb2
MC
12885 if ((val & 0xfc000000) == 0x0c000000) {
12886 if (tg3_nvram_read(tp, offset + 4, &val))
acd9c119
MC
12887 return;
12888
ff3a7cb2
MC
12889 if (val == 0)
12890 newver = true;
12891 }
12892
75f9936e
MC
12893 dst_off = strlen(tp->fw_ver);
12894
ff3a7cb2 12895 if (newver) {
75f9936e
MC
12896 if (TG3_VER_SIZE - dst_off < 16 ||
12897 tg3_nvram_read(tp, offset + 8, &ver_offset))
ff3a7cb2
MC
12898 return;
12899
12900 offset = offset + ver_offset - start;
12901 for (i = 0; i < 16; i += 4) {
12902 __be32 v;
12903 if (tg3_nvram_read_be32(tp, offset + i, &v))
12904 return;
12905
75f9936e 12906 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
ff3a7cb2
MC
12907 }
12908 } else {
12909 u32 major, minor;
12910
12911 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
12912 return;
12913
12914 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
12915 TG3_NVM_BCVER_MAJSFT;
12916 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
75f9936e
MC
12917 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
12918 "v%d.%02d", major, minor);
acd9c119
MC
12919 }
12920}
12921
a6f6cb1c
MC
12922static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
12923{
12924 u32 val, major, minor;
12925
12926 /* Use native endian representation */
12927 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
12928 return;
12929
12930 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
12931 TG3_NVM_HWSB_CFG1_MAJSFT;
12932 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
12933 TG3_NVM_HWSB_CFG1_MINSFT;
12934
12935 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
12936}
12937
dfe00d7d
MC
12938static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
12939{
12940 u32 offset, major, minor, build;
12941
75f9936e 12942 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
dfe00d7d
MC
12943
12944 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
12945 return;
12946
12947 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
12948 case TG3_EEPROM_SB_REVISION_0:
12949 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
12950 break;
12951 case TG3_EEPROM_SB_REVISION_2:
12952 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
12953 break;
12954 case TG3_EEPROM_SB_REVISION_3:
12955 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
12956 break;
a4153d40
MC
12957 case TG3_EEPROM_SB_REVISION_4:
12958 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
12959 break;
12960 case TG3_EEPROM_SB_REVISION_5:
12961 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
12962 break;
bba226ac
MC
12963 case TG3_EEPROM_SB_REVISION_6:
12964 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
12965 break;
dfe00d7d
MC
12966 default:
12967 return;
12968 }
12969
e4f34110 12970 if (tg3_nvram_read(tp, offset, &val))
dfe00d7d
MC
12971 return;
12972
12973 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
12974 TG3_EEPROM_SB_EDH_BLD_SHFT;
12975 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
12976 TG3_EEPROM_SB_EDH_MAJ_SHFT;
12977 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
12978
12979 if (minor > 99 || build > 26)
12980 return;
12981
75f9936e
MC
12982 offset = strlen(tp->fw_ver);
12983 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
12984 " v%d.%02d", major, minor);
dfe00d7d
MC
12985
12986 if (build > 0) {
75f9936e
MC
12987 offset = strlen(tp->fw_ver);
12988 if (offset < TG3_VER_SIZE - 1)
12989 tp->fw_ver[offset] = 'a' + build - 1;
dfe00d7d
MC
12990 }
12991}
12992
acd9c119 12993static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
c4e6575c
MC
12994{
12995 u32 val, offset, start;
acd9c119 12996 int i, vlen;
9c8a620e
MC
12997
12998 for (offset = TG3_NVM_DIR_START;
12999 offset < TG3_NVM_DIR_END;
13000 offset += TG3_NVM_DIRENT_SIZE) {
e4f34110 13001 if (tg3_nvram_read(tp, offset, &val))
c4e6575c
MC
13002 return;
13003
9c8a620e
MC
13004 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
13005 break;
13006 }
13007
13008 if (offset == TG3_NVM_DIR_END)
13009 return;
13010
13011 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
13012 start = 0x08000000;
e4f34110 13013 else if (tg3_nvram_read(tp, offset - 4, &start))
9c8a620e
MC
13014 return;
13015
e4f34110 13016 if (tg3_nvram_read(tp, offset + 4, &offset) ||
9c8a620e 13017 !tg3_fw_img_is_valid(tp, offset) ||
e4f34110 13018 tg3_nvram_read(tp, offset + 8, &val))
9c8a620e
MC
13019 return;
13020
13021 offset += val - start;
13022
acd9c119 13023 vlen = strlen(tp->fw_ver);
9c8a620e 13024
acd9c119
MC
13025 tp->fw_ver[vlen++] = ',';
13026 tp->fw_ver[vlen++] = ' ';
9c8a620e
MC
13027
13028 for (i = 0; i < 4; i++) {
a9dc529d
MC
13029 __be32 v;
13030 if (tg3_nvram_read_be32(tp, offset, &v))
c4e6575c
MC
13031 return;
13032
b9fc7dc5 13033 offset += sizeof(v);
c4e6575c 13034
acd9c119
MC
13035 if (vlen > TG3_VER_SIZE - sizeof(v)) {
13036 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
9c8a620e 13037 break;
c4e6575c 13038 }
9c8a620e 13039
acd9c119
MC
13040 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
13041 vlen += sizeof(v);
c4e6575c 13042 }
acd9c119
MC
13043}
13044
7fd76445
MC
13045static void __devinit tg3_read_dash_ver(struct tg3 *tp)
13046{
13047 int vlen;
13048 u32 apedata;
ecc79648 13049 char *fwtype;
7fd76445
MC
13050
13051 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
13052 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
13053 return;
13054
13055 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
13056 if (apedata != APE_SEG_SIG_MAGIC)
13057 return;
13058
13059 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
13060 if (!(apedata & APE_FW_STATUS_READY))
13061 return;
13062
13063 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
13064
dc6d0744
MC
13065 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
13066 tp->tg3_flags3 |= TG3_FLG3_APE_HAS_NCSI;
ecc79648 13067 fwtype = "NCSI";
dc6d0744 13068 } else {
ecc79648 13069 fwtype = "DASH";
dc6d0744 13070 }
ecc79648 13071
7fd76445
MC
13072 vlen = strlen(tp->fw_ver);
13073
ecc79648
MC
13074 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
13075 fwtype,
7fd76445
MC
13076 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
13077 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
13078 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
13079 (apedata & APE_FW_VERSION_BLDMSK));
13080}
13081
acd9c119
MC
13082static void __devinit tg3_read_fw_ver(struct tg3 *tp)
13083{
13084 u32 val;
75f9936e 13085 bool vpd_vers = false;
acd9c119 13086
75f9936e
MC
13087 if (tp->fw_ver[0] != 0)
13088 vpd_vers = true;
df259d8c 13089
75f9936e
MC
13090 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
13091 strcat(tp->fw_ver, "sb");
df259d8c
MC
13092 return;
13093 }
13094
acd9c119
MC
13095 if (tg3_nvram_read(tp, 0, &val))
13096 return;
13097
13098 if (val == TG3_EEPROM_MAGIC)
13099 tg3_read_bc_ver(tp);
13100 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
13101 tg3_read_sb_ver(tp, val);
a6f6cb1c
MC
13102 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
13103 tg3_read_hwsb_ver(tp);
acd9c119
MC
13104 else
13105 return;
13106
13107 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
75f9936e
MC
13108 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) || vpd_vers)
13109 goto done;
acd9c119
MC
13110
13111 tg3_read_mgmtfw_ver(tp);
9c8a620e 13112
75f9936e 13113done:
9c8a620e 13114 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
c4e6575c
MC
13115}
13116
7544b097
MC
13117static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
13118
6303e6e8 13119static inline void vlan_features_add(struct net_device *dev, unsigned long flags)
7fe876af 13120{
7fe876af 13121 dev->vlan_features |= flags;
7fe876af
ED
13122}
13123
7cb32cf2
MC
13124static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
13125{
de9f5230
MC
13126 if (tp->tg3_flags3 & TG3_FLG3_LRG_PROD_RING_CAP)
13127 return TG3_RX_RET_MAX_SIZE_5717;
7cb32cf2
MC
13128 else if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
13129 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
de9f5230 13130 return TG3_RX_RET_MAX_SIZE_5700;
7cb32cf2 13131 else
de9f5230 13132 return TG3_RX_RET_MAX_SIZE_5705;
7cb32cf2
MC
13133}
13134
4143470c 13135static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
895950c2
JP
13136 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
13137 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
13138 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
13139 { },
13140};
13141
1da177e4
LT
13142static int __devinit tg3_get_invariants(struct tg3 *tp)
13143{
1da177e4 13144 u32 misc_ctrl_reg;
1da177e4
LT
13145 u32 pci_state_reg, grc_misc_cfg;
13146 u32 val;
13147 u16 pci_cmd;
5e7dfd0f 13148 int err;
1da177e4 13149
1da177e4
LT
13150 /* Force memory write invalidate off. If we leave it on,
13151 * then on 5700_BX chips we have to enable a workaround.
13152 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
13153 * to match the cacheline size. The Broadcom driver have this
13154 * workaround but turns MWI off all the times so never uses
13155 * it. This seems to suggest that the workaround is insufficient.
13156 */
13157 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13158 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
13159 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13160
13161 /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
13162 * has the register indirect write enable bit set before
13163 * we try to access any of the MMIO registers. It is also
13164 * critical that the PCI-X hw workaround situation is decided
13165 * before that as well.
13166 */
13167 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13168 &misc_ctrl_reg);
13169
13170 tp->pci_chip_rev_id = (misc_ctrl_reg >>
13171 MISC_HOST_CTRL_CHIPREV_SHIFT);
795d01c5
MC
13172 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
13173 u32 prod_id_asic_rev;
13174
5001e2f6
MC
13175 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
13176 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
a50d0796 13177 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719)
f6eb9b1f
MC
13178 pci_read_config_dword(tp->pdev,
13179 TG3PCI_GEN2_PRODID_ASICREV,
13180 &prod_id_asic_rev);
b703df6f
MC
13181 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
13182 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
13183 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
13184 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
13185 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
13186 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13187 pci_read_config_dword(tp->pdev,
13188 TG3PCI_GEN15_PRODID_ASICREV,
13189 &prod_id_asic_rev);
f6eb9b1f
MC
13190 else
13191 pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
13192 &prod_id_asic_rev);
13193
321d32a0 13194 tp->pci_chip_rev_id = prod_id_asic_rev;
795d01c5 13195 }
1da177e4 13196
ff645bec
MC
13197 /* Wrong chip ID in 5752 A0. This code can be removed later
13198 * as A0 is not in production.
13199 */
13200 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
13201 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
13202
6892914f
MC
13203 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
13204 * we need to disable memory and use config. cycles
13205 * only to access all registers. The 5702/03 chips
13206 * can mistakenly decode the special cycles from the
13207 * ICH chipsets as memory write cycles, causing corruption
13208 * of register and memory space. Only certain ICH bridges
13209 * will drive special cycles with non-zero data during the
13210 * address phase which can fall within the 5703's address
13211 * range. This is not an ICH bug as the PCI spec allows
13212 * non-zero address during special cycles. However, only
13213 * these ICH bridges are known to drive non-zero addresses
13214 * during special cycles.
13215 *
13216 * Since special cycles do not cross PCI bridges, we only
13217 * enable this workaround if the 5703 is on the secondary
13218 * bus of these ICH bridges.
13219 */
13220 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
13221 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
13222 static struct tg3_dev_id {
13223 u32 vendor;
13224 u32 device;
13225 u32 rev;
13226 } ich_chipsets[] = {
13227 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
13228 PCI_ANY_ID },
13229 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
13230 PCI_ANY_ID },
13231 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
13232 0xa },
13233 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
13234 PCI_ANY_ID },
13235 { },
13236 };
13237 struct tg3_dev_id *pci_id = &ich_chipsets[0];
13238 struct pci_dev *bridge = NULL;
13239
13240 while (pci_id->vendor != 0) {
13241 bridge = pci_get_device(pci_id->vendor, pci_id->device,
13242 bridge);
13243 if (!bridge) {
13244 pci_id++;
13245 continue;
13246 }
13247 if (pci_id->rev != PCI_ANY_ID) {
44c10138 13248 if (bridge->revision > pci_id->rev)
6892914f
MC
13249 continue;
13250 }
13251 if (bridge->subordinate &&
13252 (bridge->subordinate->number ==
13253 tp->pdev->bus->number)) {
13254
13255 tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
13256 pci_dev_put(bridge);
13257 break;
13258 }
13259 }
13260 }
13261
41588ba1
MC
13262 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
13263 static struct tg3_dev_id {
13264 u32 vendor;
13265 u32 device;
13266 } bridge_chipsets[] = {
13267 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
13268 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
13269 { },
13270 };
13271 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
13272 struct pci_dev *bridge = NULL;
13273
13274 while (pci_id->vendor != 0) {
13275 bridge = pci_get_device(pci_id->vendor,
13276 pci_id->device,
13277 bridge);
13278 if (!bridge) {
13279 pci_id++;
13280 continue;
13281 }
13282 if (bridge->subordinate &&
13283 (bridge->subordinate->number <=
13284 tp->pdev->bus->number) &&
13285 (bridge->subordinate->subordinate >=
13286 tp->pdev->bus->number)) {
13287 tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
13288 pci_dev_put(bridge);
13289 break;
13290 }
13291 }
13292 }
13293
4a29cc2e
MC
13294 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
13295 * DMA addresses > 40-bit. This bridge may have other additional
13296 * 57xx devices behind it in some 4-port NIC designs for example.
13297 * Any tg3 device found behind the bridge will also need the 40-bit
13298 * DMA workaround.
13299 */
a4e2b347
MC
13300 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
13301 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
13302 tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
4a29cc2e 13303 tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
4cf78e4f 13304 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
859a5887 13305 } else {
4a29cc2e
MC
13306 struct pci_dev *bridge = NULL;
13307
13308 do {
13309 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
13310 PCI_DEVICE_ID_SERVERWORKS_EPB,
13311 bridge);
13312 if (bridge && bridge->subordinate &&
13313 (bridge->subordinate->number <=
13314 tp->pdev->bus->number) &&
13315 (bridge->subordinate->subordinate >=
13316 tp->pdev->bus->number)) {
13317 tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
13318 pci_dev_put(bridge);
13319 break;
13320 }
13321 } while (bridge);
13322 }
4cf78e4f 13323
1da177e4
LT
13324 /* Initialize misc host control in PCI block. */
13325 tp->misc_host_ctrl |= (misc_ctrl_reg &
13326 MISC_HOST_CTRL_CHIPREV);
13327 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13328 tp->misc_host_ctrl);
13329
f6eb9b1f
MC
13330 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
13331 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
13332 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
7544b097
MC
13333 tp->pdev_peer = tg3_find_peer(tp);
13334
c885e824
MC
13335 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13336 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13337 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
13338 tp->tg3_flags3 |= TG3_FLG3_5717_PLUS;
13339
321d32a0
MC
13340 /* Intentionally exclude ASIC_REV_5906 */
13341 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d9ab5ad1 13342 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
d30cdd28 13343 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
9936bcf6 13344 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c 13345 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 13346 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
c885e824 13347 (tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
321d32a0
MC
13348 tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
13349
13350 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13351 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
b5d3772c 13352 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
321d32a0 13353 (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
a4e2b347 13354 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
6708e5cc
JL
13355 tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
13356
1b440c56
JL
13357 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
13358 (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
13359 tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
13360
027455ad
MC
13361 /* 5700 B0 chips do not support checksumming correctly due
13362 * to hardware bugs.
13363 */
13364 if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
13365 tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
13366 else {
7fe876af
ED
13367 unsigned long features = NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_GRO;
13368
027455ad 13369 tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
027455ad 13370 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
7fe876af
ED
13371 features |= NETIF_F_IPV6_CSUM;
13372 tp->dev->features |= features;
13373 vlan_features_add(tp->dev, features);
027455ad
MC
13374 }
13375
507399f1 13376 /* Determine TSO capabilities */
2866d956 13377 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
4d163b75
MC
13378 ; /* Do nothing. HW bug. */
13379 else if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
e849cdc3
MC
13380 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
13381 else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
13382 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
507399f1
MC
13383 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
13384 else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
13385 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
13386 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
13387 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
13388 tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
13389 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13390 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13391 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
13392 tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
13393 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
13394 tp->fw_needed = FIRMWARE_TG3TSO5;
13395 else
13396 tp->fw_needed = FIRMWARE_TG3TSO;
13397 }
13398
13399 tp->irq_max = 1;
13400
5a6f3074 13401 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
7544b097
MC
13402 tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
13403 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
13404 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
13405 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
13406 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
13407 tp->pdev_peer == tp->pdev))
13408 tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
13409
321d32a0 13410 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
b5d3772c 13411 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
fcfa0a32 13412 tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
52c0fd83 13413 }
4f125f42 13414
c885e824 13415 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
507399f1
MC
13416 tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
13417 tp->irq_max = TG3_IRQ_MAX_VECS;
13418 }
f6eb9b1f 13419 }
0e1406dd 13420
615774fe 13421 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
a50d0796 13422 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
615774fe
MC
13423 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
13424 tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
13425 else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
13426 tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
13427 tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
0e1406dd 13428 }
f6eb9b1f 13429
de9f5230
MC
13430 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13431 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
13432 tp->tg3_flags3 |= TG3_FLG3_LRG_PROD_RING_CAP;
13433
4d163b75 13434 if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
2866d956 13435 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
b703df6f
MC
13436 tp->tg3_flags3 |= TG3_FLG3_USE_JUMBO_BDFLAG;
13437
f51f3562 13438 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
c6cdf436
MC
13439 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
13440 (tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG))
8f666b07 13441 tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
0f893dc6 13442
52f4490c
MC
13443 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
13444 &pci_state_reg);
13445
5e7dfd0f
MC
13446 tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
13447 if (tp->pcie_cap != 0) {
13448 u16 lnkctl;
13449
1da177e4 13450 tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
5f5c51e3 13451
cf79003d 13452 tp->pcie_readrq = 4096;
b4495ed8
MC
13453 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
13454 tp->pcie_readrq = 2048;
cf79003d
MC
13455
13456 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
5f5c51e3 13457
5e7dfd0f
MC
13458 pci_read_config_word(tp->pdev,
13459 tp->pcie_cap + PCI_EXP_LNKCTL,
13460 &lnkctl);
13461 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
13462 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
c7835a77 13463 tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
5e7dfd0f 13464 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0 13465 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
9cf74ebb
MC
13466 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
13467 tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
5e7dfd0f 13468 tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
614b0590
MC
13469 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
13470 tp->tg3_flags3 |= TG3_FLG3_L1PLLPD_EN;
c7835a77 13471 }
52f4490c 13472 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
fcb389df 13473 tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
52f4490c
MC
13474 } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
13475 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
13476 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
13477 if (!tp->pcix_cap) {
2445e461
MC
13478 dev_err(&tp->pdev->dev,
13479 "Cannot find PCI-X capability, aborting\n");
52f4490c
MC
13480 return -EIO;
13481 }
13482
13483 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
13484 tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
13485 }
1da177e4 13486
399de50b
MC
13487 /* If we have an AMD 762 or VIA K8T800 chipset, write
13488 * reordering to the mailbox registers done by the host
13489 * controller can cause major troubles. We read back from
13490 * every mailbox register write to force the writes to be
13491 * posted to the chip in order.
13492 */
4143470c 13493 if (pci_dev_present(tg3_write_reorder_chipsets) &&
399de50b
MC
13494 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
13495 tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
13496
69fc4053
MC
13497 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
13498 &tp->pci_cacheline_sz);
13499 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13500 &tp->pci_lat_timer);
1da177e4
LT
13501 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
13502 tp->pci_lat_timer < 64) {
13503 tp->pci_lat_timer = 64;
69fc4053
MC
13504 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13505 tp->pci_lat_timer);
1da177e4
LT
13506 }
13507
52f4490c
MC
13508 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
13509 /* 5700 BX chips need to have their TX producer index
13510 * mailboxes written twice to workaround a bug.
13511 */
13512 tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
1da177e4 13513
52f4490c 13514 /* If we are in PCI-X mode, enable register write workaround.
1da177e4
LT
13515 *
13516 * The workaround is to use indirect register accesses
13517 * for all chip writes not to mailbox registers.
13518 */
52f4490c 13519 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
1da177e4 13520 u32 pm_reg;
1da177e4
LT
13521
13522 tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
13523
13524 /* The chip can have it's power management PCI config
13525 * space registers clobbered due to this bug.
13526 * So explicitly force the chip into D0 here.
13527 */
9974a356
MC
13528 pci_read_config_dword(tp->pdev,
13529 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
13530 &pm_reg);
13531 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
13532 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
9974a356
MC
13533 pci_write_config_dword(tp->pdev,
13534 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
13535 pm_reg);
13536
13537 /* Also, force SERR#/PERR# in PCI command. */
13538 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13539 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
13540 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13541 }
13542 }
13543
1da177e4
LT
13544 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
13545 tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
13546 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
13547 tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
13548
13549 /* Chip-specific fixup from Broadcom driver */
13550 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
13551 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
13552 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
13553 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
13554 }
13555
1ee582d8 13556 /* Default fast path register access methods */
20094930 13557 tp->read32 = tg3_read32;
1ee582d8 13558 tp->write32 = tg3_write32;
09ee929c 13559 tp->read32_mbox = tg3_read32;
20094930 13560 tp->write32_mbox = tg3_write32;
1ee582d8
MC
13561 tp->write32_tx_mbox = tg3_write32;
13562 tp->write32_rx_mbox = tg3_write32;
13563
13564 /* Various workaround register access methods */
13565 if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
13566 tp->write32 = tg3_write_indirect_reg32;
98efd8a6
MC
13567 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
13568 ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
13569 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
13570 /*
13571 * Back to back register writes can cause problems on these
13572 * chips, the workaround is to read back all reg writes
13573 * except those to mailbox regs.
13574 *
13575 * See tg3_write_indirect_reg32().
13576 */
1ee582d8 13577 tp->write32 = tg3_write_flush_reg32;
98efd8a6
MC
13578 }
13579
1ee582d8
MC
13580 if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
13581 (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
13582 tp->write32_tx_mbox = tg3_write32_tx_mbox;
13583 if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
13584 tp->write32_rx_mbox = tg3_write_flush_reg32;
13585 }
20094930 13586
6892914f
MC
13587 if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
13588 tp->read32 = tg3_read_indirect_reg32;
13589 tp->write32 = tg3_write_indirect_reg32;
13590 tp->read32_mbox = tg3_read_indirect_mbox;
13591 tp->write32_mbox = tg3_write_indirect_mbox;
13592 tp->write32_tx_mbox = tg3_write_indirect_mbox;
13593 tp->write32_rx_mbox = tg3_write_indirect_mbox;
13594
13595 iounmap(tp->regs);
22abe310 13596 tp->regs = NULL;
6892914f
MC
13597
13598 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13599 pci_cmd &= ~PCI_COMMAND_MEMORY;
13600 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13601 }
b5d3772c
MC
13602 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
13603 tp->read32_mbox = tg3_read32_mbox_5906;
13604 tp->write32_mbox = tg3_write32_mbox_5906;
13605 tp->write32_tx_mbox = tg3_write32_mbox_5906;
13606 tp->write32_rx_mbox = tg3_write32_mbox_5906;
13607 }
6892914f 13608
bbadf503
MC
13609 if (tp->write32 == tg3_write_indirect_reg32 ||
13610 ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
13611 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
f49639e6 13612 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
bbadf503
MC
13613 tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
13614
7d0c41ef 13615 /* Get eeprom hw config before calling tg3_set_power_state().
9d26e213 13616 * In particular, the TG3_FLG2_IS_NIC flag must be
7d0c41ef
MC
13617 * determined before calling tg3_set_power_state() so that
13618 * we know whether or not to switch out of Vaux power.
13619 * When the flag is set, it means that GPIO1 is used for eeprom
13620 * write protect and also implies that it is a LOM where GPIOs
13621 * are not used to switch power.
6aa20a22 13622 */
7d0c41ef
MC
13623 tg3_get_eeprom_hw_cfg(tp);
13624
0d3031d9
MC
13625 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
13626 /* Allow reads and writes to the
13627 * APE register and memory space.
13628 */
13629 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
13630 PCISTATE_ALLOW_APE_SHMEM_WR |
13631 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
13632 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
13633 pci_state_reg);
13634 }
13635
9936bcf6 13636 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
57e6983c 13637 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
321d32a0 13638 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 13639 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
c885e824 13640 (tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
d30cdd28
MC
13641 tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
13642
c866b7ea 13643 /* Set up tp->grc_local_ctrl before calling tg_power_up().
314fba34
MC
13644 * GPIO1 driven high will bring 5700's external PHY out of reset.
13645 * It is also used as eeprom write protect on LOMs.
13646 */
13647 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
13648 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
13649 (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
13650 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
13651 GRC_LCLCTRL_GPIO_OUTPUT1);
3e7d83bc
MC
13652 /* Unused GPIO3 must be driven as output on 5752 because there
13653 * are no pull-up resistors on unused GPIO pins.
13654 */
13655 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
13656 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
314fba34 13657
321d32a0 13658 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
cb4ed1fd
MC
13659 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
13660 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
af36e6b6
MC
13661 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
13662
8d519ab2
MC
13663 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
13664 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
13665 /* Turn off the debug UART. */
13666 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
13667 if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
13668 /* Keep VMain power. */
13669 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
13670 GRC_LCLCTRL_GPIO_OUTPUT0;
13671 }
13672
1da177e4 13673 /* Force the chip into D0. */
c866b7ea 13674 err = tg3_power_up(tp);
1da177e4 13675 if (err) {
2445e461 13676 dev_err(&tp->pdev->dev, "Transition to D0 failed\n");
1da177e4
LT
13677 return err;
13678 }
13679
1da177e4
LT
13680 /* Derive initial jumbo mode from MTU assigned in
13681 * ether_setup() via the alloc_etherdev() call
13682 */
0f893dc6 13683 if (tp->dev->mtu > ETH_DATA_LEN &&
a4e2b347 13684 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
0f893dc6 13685 tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
1da177e4
LT
13686
13687 /* Determine WakeOnLan speed to use. */
13688 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
13689 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
13690 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
13691 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
13692 tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
13693 } else {
13694 tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
13695 }
13696
7f97a4bd 13697 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
f07e9af3 13698 tp->phy_flags |= TG3_PHYFLG_IS_FET;
7f97a4bd 13699
1da177e4
LT
13700 /* A few boards don't want Ethernet@WireSpeed phy feature */
13701 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
13702 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
13703 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
747e8f8b 13704 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
f07e9af3
MC
13705 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
13706 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
13707 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
1da177e4
LT
13708
13709 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
13710 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
f07e9af3 13711 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
1da177e4 13712 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
f07e9af3 13713 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
1da177e4 13714
321d32a0 13715 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
f07e9af3 13716 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
321d32a0 13717 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
f6eb9b1f 13718 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
c885e824 13719 !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
c424cb24 13720 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d30cdd28 13721 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
9936bcf6
MC
13722 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
13723 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
d4011ada
MC
13724 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
13725 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
f07e9af3 13726 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
c1d2a196 13727 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
f07e9af3 13728 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
321d32a0 13729 } else
f07e9af3 13730 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
c424cb24 13731 }
1da177e4 13732
b2a5c19c
MC
13733 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
13734 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
13735 tp->phy_otp = tg3_read_otp_phycfg(tp);
13736 if (tp->phy_otp == 0)
13737 tp->phy_otp = TG3_OTP_DEFAULT;
13738 }
13739
f51f3562 13740 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
8ef21428
MC
13741 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
13742 else
13743 tp->mi_mode = MAC_MI_MODE_BASE;
13744
1da177e4 13745 tp->coalesce_mode = 0;
1da177e4
LT
13746 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
13747 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
13748 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
13749
321d32a0
MC
13750 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
13751 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
57e6983c
MC
13752 tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
13753
158d7abd
MC
13754 err = tg3_mdio_init(tp);
13755 if (err)
13756 return err;
1da177e4
LT
13757
13758 /* Initialize data/descriptor byte/word swapping. */
13759 val = tr32(GRC_MODE);
13760 val &= GRC_MODE_HOST_STACKUP;
13761 tw32(GRC_MODE, val | tp->grc_mode);
13762
13763 tg3_switch_clocks(tp);
13764
13765 /* Clear this out for sanity. */
13766 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
13767
13768 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
13769 &pci_state_reg);
13770 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
13771 (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
13772 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
13773
13774 if (chiprevid == CHIPREV_ID_5701_A0 ||
13775 chiprevid == CHIPREV_ID_5701_B0 ||
13776 chiprevid == CHIPREV_ID_5701_B2 ||
13777 chiprevid == CHIPREV_ID_5701_B5) {
13778 void __iomem *sram_base;
13779
13780 /* Write some dummy words into the SRAM status block
13781 * area, see if it reads back correctly. If the return
13782 * value is bad, force enable the PCIX workaround.
13783 */
13784 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
13785
13786 writel(0x00000000, sram_base);
13787 writel(0x00000000, sram_base + 4);
13788 writel(0xffffffff, sram_base + 4);
13789 if (readl(sram_base) != 0x00000000)
13790 tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
13791 }
13792 }
13793
13794 udelay(50);
13795 tg3_nvram_init(tp);
13796
13797 grc_misc_cfg = tr32(GRC_MISC_CFG);
13798 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
13799
1da177e4
LT
13800 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
13801 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
13802 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
13803 tp->tg3_flags2 |= TG3_FLG2_IS_5788;
13804
fac9b83e
DM
13805 if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
13806 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
13807 tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
13808 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
13809 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
13810 HOSTCC_MODE_CLRTICK_TXBD);
13811
13812 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
13813 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13814 tp->misc_host_ctrl);
13815 }
13816
3bda1258
MC
13817 /* Preserve the APE MAC_MODE bits */
13818 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
d2394e6b 13819 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
3bda1258
MC
13820 else
13821 tp->mac_mode = TG3_DEF_MAC_MODE;
13822
1da177e4
LT
13823 /* these are limited to 10/100 only */
13824 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
13825 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
13826 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
13827 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
13828 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
13829 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
13830 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
13831 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
13832 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
676917d4
MC
13833 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
13834 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
321d32a0 13835 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
d1101142
MC
13836 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
13837 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
f07e9af3
MC
13838 (tp->phy_flags & TG3_PHYFLG_IS_FET))
13839 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
1da177e4
LT
13840
13841 err = tg3_phy_probe(tp);
13842 if (err) {
2445e461 13843 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
1da177e4 13844 /* ... but do not return immediately ... */
b02fd9e3 13845 tg3_mdio_fini(tp);
1da177e4
LT
13846 }
13847
184b8904 13848 tg3_read_vpd(tp);
c4e6575c 13849 tg3_read_fw_ver(tp);
1da177e4 13850
f07e9af3
MC
13851 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
13852 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
13853 } else {
13854 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
f07e9af3 13855 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 13856 else
f07e9af3 13857 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
13858 }
13859
13860 /* 5700 {AX,BX} chips have a broken status block link
13861 * change bit implementation, so we must use the
13862 * status register in those cases.
13863 */
13864 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
13865 tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
13866 else
13867 tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
13868
13869 /* The led_ctrl is set during tg3_phy_probe, here we might
13870 * have to force the link status polling mechanism based
13871 * upon subsystem IDs.
13872 */
13873 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
007a880d 13874 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
f07e9af3
MC
13875 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
13876 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
13877 tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
1da177e4
LT
13878 }
13879
13880 /* For all SERDES we poll the MAC status register. */
f07e9af3 13881 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
13882 tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
13883 else
13884 tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
13885
bf933c80 13886 tp->rx_offset = NET_IP_ALIGN;
d2757fc4 13887 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
1da177e4 13888 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
d2757fc4 13889 (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
bf933c80 13890 tp->rx_offset = 0;
d2757fc4 13891#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
9dc7a113 13892 tp->rx_copy_thresh = ~(u16)0;
d2757fc4
MC
13893#endif
13894 }
1da177e4 13895
2c49a44d
MC
13896 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
13897 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
7cb32cf2
MC
13898 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
13899
2c49a44d 13900 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
f92905de
MC
13901
13902 /* Increment the rx prod index on the rx std ring by at most
13903 * 8 for these chips to workaround hw errata.
13904 */
13905 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13906 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
13907 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
13908 tp->rx_std_max_post = 8;
13909
8ed5d97e
MC
13910 if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
13911 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
13912 PCIE_PWR_MGMT_L1_THRESH_MSK;
13913
1da177e4
LT
13914 return err;
13915}
13916
49b6e95f 13917#ifdef CONFIG_SPARC
1da177e4
LT
13918static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
13919{
13920 struct net_device *dev = tp->dev;
13921 struct pci_dev *pdev = tp->pdev;
49b6e95f 13922 struct device_node *dp = pci_device_to_OF_node(pdev);
374d4cac 13923 const unsigned char *addr;
49b6e95f
DM
13924 int len;
13925
13926 addr = of_get_property(dp, "local-mac-address", &len);
13927 if (addr && len == 6) {
13928 memcpy(dev->dev_addr, addr, 6);
13929 memcpy(dev->perm_addr, dev->dev_addr, 6);
13930 return 0;
1da177e4
LT
13931 }
13932 return -ENODEV;
13933}
13934
13935static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
13936{
13937 struct net_device *dev = tp->dev;
13938
13939 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
2ff43697 13940 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
1da177e4
LT
13941 return 0;
13942}
13943#endif
13944
13945static int __devinit tg3_get_device_address(struct tg3 *tp)
13946{
13947 struct net_device *dev = tp->dev;
13948 u32 hi, lo, mac_offset;
008652b3 13949 int addr_ok = 0;
1da177e4 13950
49b6e95f 13951#ifdef CONFIG_SPARC
1da177e4
LT
13952 if (!tg3_get_macaddr_sparc(tp))
13953 return 0;
13954#endif
13955
13956 mac_offset = 0x7c;
f49639e6 13957 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
a4e2b347 13958 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
1da177e4
LT
13959 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
13960 mac_offset = 0xcc;
13961 if (tg3_nvram_lock(tp))
13962 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
13963 else
13964 tg3_nvram_unlock(tp);
a50d0796
MC
13965 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13966 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
13967 if (PCI_FUNC(tp->pdev->devfn) & 1)
a1b950d5 13968 mac_offset = 0xcc;
a50d0796
MC
13969 if (PCI_FUNC(tp->pdev->devfn) > 1)
13970 mac_offset += 0x18c;
a1b950d5 13971 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
b5d3772c 13972 mac_offset = 0x10;
1da177e4
LT
13973
13974 /* First try to get it from MAC address mailbox. */
13975 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
13976 if ((hi >> 16) == 0x484b) {
13977 dev->dev_addr[0] = (hi >> 8) & 0xff;
13978 dev->dev_addr[1] = (hi >> 0) & 0xff;
13979
13980 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
13981 dev->dev_addr[2] = (lo >> 24) & 0xff;
13982 dev->dev_addr[3] = (lo >> 16) & 0xff;
13983 dev->dev_addr[4] = (lo >> 8) & 0xff;
13984 dev->dev_addr[5] = (lo >> 0) & 0xff;
1da177e4 13985
008652b3
MC
13986 /* Some old bootcode may report a 0 MAC address in SRAM */
13987 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
13988 }
13989 if (!addr_ok) {
13990 /* Next, try NVRAM. */
df259d8c
MC
13991 if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
13992 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
6d348f2c 13993 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
62cedd11
MC
13994 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
13995 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
008652b3
MC
13996 }
13997 /* Finally just fetch it out of the MAC control regs. */
13998 else {
13999 hi = tr32(MAC_ADDR_0_HIGH);
14000 lo = tr32(MAC_ADDR_0_LOW);
14001
14002 dev->dev_addr[5] = lo & 0xff;
14003 dev->dev_addr[4] = (lo >> 8) & 0xff;
14004 dev->dev_addr[3] = (lo >> 16) & 0xff;
14005 dev->dev_addr[2] = (lo >> 24) & 0xff;
14006 dev->dev_addr[1] = hi & 0xff;
14007 dev->dev_addr[0] = (hi >> 8) & 0xff;
14008 }
1da177e4
LT
14009 }
14010
14011 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
7582a335 14012#ifdef CONFIG_SPARC
1da177e4
LT
14013 if (!tg3_get_default_macaddr_sparc(tp))
14014 return 0;
14015#endif
14016 return -EINVAL;
14017 }
2ff43697 14018 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
1da177e4
LT
14019 return 0;
14020}
14021
59e6b434
DM
14022#define BOUNDARY_SINGLE_CACHELINE 1
14023#define BOUNDARY_MULTI_CACHELINE 2
14024
14025static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
14026{
14027 int cacheline_size;
14028 u8 byte;
14029 int goal;
14030
14031 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
14032 if (byte == 0)
14033 cacheline_size = 1024;
14034 else
14035 cacheline_size = (int) byte * 4;
14036
14037 /* On 5703 and later chips, the boundary bits have no
14038 * effect.
14039 */
14040 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14041 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
14042 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
14043 goto out;
14044
14045#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
14046 goal = BOUNDARY_MULTI_CACHELINE;
14047#else
14048#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
14049 goal = BOUNDARY_SINGLE_CACHELINE;
14050#else
14051 goal = 0;
14052#endif
14053#endif
14054
c885e824 14055 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
cbf9ca6c
MC
14056 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
14057 goto out;
14058 }
14059
59e6b434
DM
14060 if (!goal)
14061 goto out;
14062
14063 /* PCI controllers on most RISC systems tend to disconnect
14064 * when a device tries to burst across a cache-line boundary.
14065 * Therefore, letting tg3 do so just wastes PCI bandwidth.
14066 *
14067 * Unfortunately, for PCI-E there are only limited
14068 * write-side controls for this, and thus for reads
14069 * we will still get the disconnects. We'll also waste
14070 * these PCI cycles for both read and write for chips
14071 * other than 5700 and 5701 which do not implement the
14072 * boundary bits.
14073 */
14074 if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
14075 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
14076 switch (cacheline_size) {
14077 case 16:
14078 case 32:
14079 case 64:
14080 case 128:
14081 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14082 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
14083 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
14084 } else {
14085 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14086 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14087 }
14088 break;
14089
14090 case 256:
14091 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
14092 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
14093 break;
14094
14095 default:
14096 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14097 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14098 break;
855e1111 14099 }
59e6b434
DM
14100 } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
14101 switch (cacheline_size) {
14102 case 16:
14103 case 32:
14104 case 64:
14105 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14106 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14107 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
14108 break;
14109 }
14110 /* fallthrough */
14111 case 128:
14112 default:
14113 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14114 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
14115 break;
855e1111 14116 }
59e6b434
DM
14117 } else {
14118 switch (cacheline_size) {
14119 case 16:
14120 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14121 val |= (DMA_RWCTRL_READ_BNDRY_16 |
14122 DMA_RWCTRL_WRITE_BNDRY_16);
14123 break;
14124 }
14125 /* fallthrough */
14126 case 32:
14127 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14128 val |= (DMA_RWCTRL_READ_BNDRY_32 |
14129 DMA_RWCTRL_WRITE_BNDRY_32);
14130 break;
14131 }
14132 /* fallthrough */
14133 case 64:
14134 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14135 val |= (DMA_RWCTRL_READ_BNDRY_64 |
14136 DMA_RWCTRL_WRITE_BNDRY_64);
14137 break;
14138 }
14139 /* fallthrough */
14140 case 128:
14141 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14142 val |= (DMA_RWCTRL_READ_BNDRY_128 |
14143 DMA_RWCTRL_WRITE_BNDRY_128);
14144 break;
14145 }
14146 /* fallthrough */
14147 case 256:
14148 val |= (DMA_RWCTRL_READ_BNDRY_256 |
14149 DMA_RWCTRL_WRITE_BNDRY_256);
14150 break;
14151 case 512:
14152 val |= (DMA_RWCTRL_READ_BNDRY_512 |
14153 DMA_RWCTRL_WRITE_BNDRY_512);
14154 break;
14155 case 1024:
14156 default:
14157 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
14158 DMA_RWCTRL_WRITE_BNDRY_1024);
14159 break;
855e1111 14160 }
59e6b434
DM
14161 }
14162
14163out:
14164 return val;
14165}
14166
1da177e4
LT
14167static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
14168{
14169 struct tg3_internal_buffer_desc test_desc;
14170 u32 sram_dma_descs;
14171 int i, ret;
14172
14173 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
14174
14175 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
14176 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
14177 tw32(RDMAC_STATUS, 0);
14178 tw32(WDMAC_STATUS, 0);
14179
14180 tw32(BUFMGR_MODE, 0);
14181 tw32(FTQ_RESET, 0);
14182
14183 test_desc.addr_hi = ((u64) buf_dma) >> 32;
14184 test_desc.addr_lo = buf_dma & 0xffffffff;
14185 test_desc.nic_mbuf = 0x00002100;
14186 test_desc.len = size;
14187
14188 /*
14189 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
14190 * the *second* time the tg3 driver was getting loaded after an
14191 * initial scan.
14192 *
14193 * Broadcom tells me:
14194 * ...the DMA engine is connected to the GRC block and a DMA
14195 * reset may affect the GRC block in some unpredictable way...
14196 * The behavior of resets to individual blocks has not been tested.
14197 *
14198 * Broadcom noted the GRC reset will also reset all sub-components.
14199 */
14200 if (to_device) {
14201 test_desc.cqid_sqid = (13 << 8) | 2;
14202
14203 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
14204 udelay(40);
14205 } else {
14206 test_desc.cqid_sqid = (16 << 8) | 7;
14207
14208 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
14209 udelay(40);
14210 }
14211 test_desc.flags = 0x00000005;
14212
14213 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
14214 u32 val;
14215
14216 val = *(((u32 *)&test_desc) + i);
14217 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
14218 sram_dma_descs + (i * sizeof(u32)));
14219 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
14220 }
14221 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
14222
859a5887 14223 if (to_device)
1da177e4 14224 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
859a5887 14225 else
1da177e4 14226 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
1da177e4
LT
14227
14228 ret = -ENODEV;
14229 for (i = 0; i < 40; i++) {
14230 u32 val;
14231
14232 if (to_device)
14233 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
14234 else
14235 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
14236 if ((val & 0xffff) == sram_dma_descs) {
14237 ret = 0;
14238 break;
14239 }
14240
14241 udelay(100);
14242 }
14243
14244 return ret;
14245}
14246
ded7340d 14247#define TEST_BUFFER_SIZE 0x2000
1da177e4 14248
4143470c 14249static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
895950c2
JP
14250 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
14251 { },
14252};
14253
1da177e4
LT
14254static int __devinit tg3_test_dma(struct tg3 *tp)
14255{
14256 dma_addr_t buf_dma;
59e6b434 14257 u32 *buf, saved_dma_rwctrl;
cbf9ca6c 14258 int ret = 0;
1da177e4 14259
4bae65c8
MC
14260 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
14261 &buf_dma, GFP_KERNEL);
1da177e4
LT
14262 if (!buf) {
14263 ret = -ENOMEM;
14264 goto out_nofree;
14265 }
14266
14267 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
14268 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
14269
59e6b434 14270 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
1da177e4 14271
c885e824 14272 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
cbf9ca6c
MC
14273 goto out;
14274
1da177e4
LT
14275 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
14276 /* DMA read watermark not used on PCIE */
14277 tp->dma_rwctrl |= 0x00180000;
14278 } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
85e94ced
MC
14279 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
14280 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
1da177e4
LT
14281 tp->dma_rwctrl |= 0x003f0000;
14282 else
14283 tp->dma_rwctrl |= 0x003f000f;
14284 } else {
14285 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14286 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
14287 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
49afdeb6 14288 u32 read_water = 0x7;
1da177e4 14289
4a29cc2e
MC
14290 /* If the 5704 is behind the EPB bridge, we can
14291 * do the less restrictive ONE_DMA workaround for
14292 * better performance.
14293 */
14294 if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
14295 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14296 tp->dma_rwctrl |= 0x8000;
14297 else if (ccval == 0x6 || ccval == 0x7)
1da177e4
LT
14298 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
14299
49afdeb6
MC
14300 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
14301 read_water = 4;
59e6b434 14302 /* Set bit 23 to enable PCIX hw bug fix */
49afdeb6
MC
14303 tp->dma_rwctrl |=
14304 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
14305 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
14306 (1 << 23);
4cf78e4f
MC
14307 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
14308 /* 5780 always in PCIX mode */
14309 tp->dma_rwctrl |= 0x00144000;
a4e2b347
MC
14310 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
14311 /* 5714 always in PCIX mode */
14312 tp->dma_rwctrl |= 0x00148000;
1da177e4
LT
14313 } else {
14314 tp->dma_rwctrl |= 0x001b000f;
14315 }
14316 }
14317
14318 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14319 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14320 tp->dma_rwctrl &= 0xfffffff0;
14321
14322 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14323 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
14324 /* Remove this if it causes problems for some boards. */
14325 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
14326
14327 /* On 5700/5701 chips, we need to set this bit.
14328 * Otherwise the chip will issue cacheline transactions
14329 * to streamable DMA memory with not all the byte
14330 * enables turned on. This is an error on several
14331 * RISC PCI controllers, in particular sparc64.
14332 *
14333 * On 5703/5704 chips, this bit has been reassigned
14334 * a different meaning. In particular, it is used
14335 * on those chips to enable a PCI-X workaround.
14336 */
14337 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
14338 }
14339
14340 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14341
14342#if 0
14343 /* Unneeded, already done by tg3_get_invariants. */
14344 tg3_switch_clocks(tp);
14345#endif
14346
1da177e4
LT
14347 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14348 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
14349 goto out;
14350
59e6b434
DM
14351 /* It is best to perform DMA test with maximum write burst size
14352 * to expose the 5700/5701 write DMA bug.
14353 */
14354 saved_dma_rwctrl = tp->dma_rwctrl;
14355 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14356 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14357
1da177e4
LT
14358 while (1) {
14359 u32 *p = buf, i;
14360
14361 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
14362 p[i] = i;
14363
14364 /* Send the buffer to the chip. */
14365 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
14366 if (ret) {
2445e461
MC
14367 dev_err(&tp->pdev->dev,
14368 "%s: Buffer write failed. err = %d\n",
14369 __func__, ret);
1da177e4
LT
14370 break;
14371 }
14372
14373#if 0
14374 /* validate data reached card RAM correctly. */
14375 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14376 u32 val;
14377 tg3_read_mem(tp, 0x2100 + (i*4), &val);
14378 if (le32_to_cpu(val) != p[i]) {
2445e461
MC
14379 dev_err(&tp->pdev->dev,
14380 "%s: Buffer corrupted on device! "
14381 "(%d != %d)\n", __func__, val, i);
1da177e4
LT
14382 /* ret = -ENODEV here? */
14383 }
14384 p[i] = 0;
14385 }
14386#endif
14387 /* Now read it back. */
14388 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
14389 if (ret) {
5129c3a3
MC
14390 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
14391 "err = %d\n", __func__, ret);
1da177e4
LT
14392 break;
14393 }
14394
14395 /* Verify it. */
14396 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14397 if (p[i] == i)
14398 continue;
14399
59e6b434
DM
14400 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14401 DMA_RWCTRL_WRITE_BNDRY_16) {
14402 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
1da177e4
LT
14403 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
14404 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14405 break;
14406 } else {
2445e461
MC
14407 dev_err(&tp->pdev->dev,
14408 "%s: Buffer corrupted on read back! "
14409 "(%d != %d)\n", __func__, p[i], i);
1da177e4
LT
14410 ret = -ENODEV;
14411 goto out;
14412 }
14413 }
14414
14415 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
14416 /* Success. */
14417 ret = 0;
14418 break;
14419 }
14420 }
59e6b434
DM
14421 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14422 DMA_RWCTRL_WRITE_BNDRY_16) {
6d1cfbab 14423
59e6b434 14424 /* DMA test passed without adjusting DMA boundary,
6d1cfbab
MC
14425 * now look for chipsets that are known to expose the
14426 * DMA bug without failing the test.
59e6b434 14427 */
4143470c 14428 if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
6d1cfbab
MC
14429 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14430 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
859a5887 14431 } else {
6d1cfbab
MC
14432 /* Safe to use the calculated DMA boundary. */
14433 tp->dma_rwctrl = saved_dma_rwctrl;
859a5887 14434 }
6d1cfbab 14435
59e6b434
DM
14436 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14437 }
1da177e4
LT
14438
14439out:
4bae65c8 14440 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
1da177e4
LT
14441out_nofree:
14442 return ret;
14443}
14444
1da177e4
LT
14445static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
14446{
c885e824 14447 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
666bc831
MC
14448 tp->bufmgr_config.mbuf_read_dma_low_water =
14449 DEFAULT_MB_RDMA_LOW_WATER_5705;
14450 tp->bufmgr_config.mbuf_mac_rx_low_water =
14451 DEFAULT_MB_MACRX_LOW_WATER_57765;
14452 tp->bufmgr_config.mbuf_high_water =
14453 DEFAULT_MB_HIGH_WATER_57765;
14454
14455 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14456 DEFAULT_MB_RDMA_LOW_WATER_5705;
14457 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14458 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
14459 tp->bufmgr_config.mbuf_high_water_jumbo =
14460 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
14461 } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
fdfec172
MC
14462 tp->bufmgr_config.mbuf_read_dma_low_water =
14463 DEFAULT_MB_RDMA_LOW_WATER_5705;
14464 tp->bufmgr_config.mbuf_mac_rx_low_water =
14465 DEFAULT_MB_MACRX_LOW_WATER_5705;
14466 tp->bufmgr_config.mbuf_high_water =
14467 DEFAULT_MB_HIGH_WATER_5705;
b5d3772c
MC
14468 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14469 tp->bufmgr_config.mbuf_mac_rx_low_water =
14470 DEFAULT_MB_MACRX_LOW_WATER_5906;
14471 tp->bufmgr_config.mbuf_high_water =
14472 DEFAULT_MB_HIGH_WATER_5906;
14473 }
fdfec172
MC
14474
14475 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14476 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
14477 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14478 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
14479 tp->bufmgr_config.mbuf_high_water_jumbo =
14480 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
14481 } else {
14482 tp->bufmgr_config.mbuf_read_dma_low_water =
14483 DEFAULT_MB_RDMA_LOW_WATER;
14484 tp->bufmgr_config.mbuf_mac_rx_low_water =
14485 DEFAULT_MB_MACRX_LOW_WATER;
14486 tp->bufmgr_config.mbuf_high_water =
14487 DEFAULT_MB_HIGH_WATER;
14488
14489 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14490 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
14491 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14492 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
14493 tp->bufmgr_config.mbuf_high_water_jumbo =
14494 DEFAULT_MB_HIGH_WATER_JUMBO;
14495 }
1da177e4
LT
14496
14497 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
14498 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
14499}
14500
14501static char * __devinit tg3_phy_string(struct tg3 *tp)
14502{
79eb6904
MC
14503 switch (tp->phy_id & TG3_PHY_ID_MASK) {
14504 case TG3_PHY_ID_BCM5400: return "5400";
14505 case TG3_PHY_ID_BCM5401: return "5401";
14506 case TG3_PHY_ID_BCM5411: return "5411";
14507 case TG3_PHY_ID_BCM5701: return "5701";
14508 case TG3_PHY_ID_BCM5703: return "5703";
14509 case TG3_PHY_ID_BCM5704: return "5704";
14510 case TG3_PHY_ID_BCM5705: return "5705";
14511 case TG3_PHY_ID_BCM5750: return "5750";
14512 case TG3_PHY_ID_BCM5752: return "5752";
14513 case TG3_PHY_ID_BCM5714: return "5714";
14514 case TG3_PHY_ID_BCM5780: return "5780";
14515 case TG3_PHY_ID_BCM5755: return "5755";
14516 case TG3_PHY_ID_BCM5787: return "5787";
14517 case TG3_PHY_ID_BCM5784: return "5784";
14518 case TG3_PHY_ID_BCM5756: return "5722/5756";
14519 case TG3_PHY_ID_BCM5906: return "5906";
14520 case TG3_PHY_ID_BCM5761: return "5761";
14521 case TG3_PHY_ID_BCM5718C: return "5718C";
14522 case TG3_PHY_ID_BCM5718S: return "5718S";
14523 case TG3_PHY_ID_BCM57765: return "57765";
302b500b 14524 case TG3_PHY_ID_BCM5719C: return "5719C";
79eb6904 14525 case TG3_PHY_ID_BCM8002: return "8002/serdes";
1da177e4
LT
14526 case 0: return "serdes";
14527 default: return "unknown";
855e1111 14528 }
1da177e4
LT
14529}
14530
f9804ddb
MC
14531static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
14532{
14533 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
14534 strcpy(str, "PCI Express");
14535 return str;
14536 } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
14537 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
14538
14539 strcpy(str, "PCIX:");
14540
14541 if ((clock_ctrl == 7) ||
14542 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
14543 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
14544 strcat(str, "133MHz");
14545 else if (clock_ctrl == 0)
14546 strcat(str, "33MHz");
14547 else if (clock_ctrl == 2)
14548 strcat(str, "50MHz");
14549 else if (clock_ctrl == 4)
14550 strcat(str, "66MHz");
14551 else if (clock_ctrl == 6)
14552 strcat(str, "100MHz");
f9804ddb
MC
14553 } else {
14554 strcpy(str, "PCI:");
14555 if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
14556 strcat(str, "66MHz");
14557 else
14558 strcat(str, "33MHz");
14559 }
14560 if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
14561 strcat(str, ":32-bit");
14562 else
14563 strcat(str, ":64-bit");
14564 return str;
14565}
14566
8c2dc7e1 14567static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
1da177e4
LT
14568{
14569 struct pci_dev *peer;
14570 unsigned int func, devnr = tp->pdev->devfn & ~7;
14571
14572 for (func = 0; func < 8; func++) {
14573 peer = pci_get_slot(tp->pdev->bus, devnr | func);
14574 if (peer && peer != tp->pdev)
14575 break;
14576 pci_dev_put(peer);
14577 }
16fe9d74
MC
14578 /* 5704 can be configured in single-port mode, set peer to
14579 * tp->pdev in that case.
14580 */
14581 if (!peer) {
14582 peer = tp->pdev;
14583 return peer;
14584 }
1da177e4
LT
14585
14586 /*
14587 * We don't need to keep the refcount elevated; there's no way
14588 * to remove one half of this device without removing the other
14589 */
14590 pci_dev_put(peer);
14591
14592 return peer;
14593}
14594
15f9850d
DM
14595static void __devinit tg3_init_coal(struct tg3 *tp)
14596{
14597 struct ethtool_coalesce *ec = &tp->coal;
14598
14599 memset(ec, 0, sizeof(*ec));
14600 ec->cmd = ETHTOOL_GCOALESCE;
14601 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
14602 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
14603 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
14604 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
14605 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
14606 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
14607 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
14608 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
14609 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
14610
14611 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
14612 HOSTCC_MODE_CLRTICK_TXBD)) {
14613 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
14614 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
14615 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
14616 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
14617 }
d244c892
MC
14618
14619 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
14620 ec->rx_coalesce_usecs_irq = 0;
14621 ec->tx_coalesce_usecs_irq = 0;
14622 ec->stats_block_coalesce_usecs = 0;
14623 }
15f9850d
DM
14624}
14625
7c7d64b8
SH
14626static const struct net_device_ops tg3_netdev_ops = {
14627 .ndo_open = tg3_open,
14628 .ndo_stop = tg3_close,
00829823 14629 .ndo_start_xmit = tg3_start_xmit,
511d2224 14630 .ndo_get_stats64 = tg3_get_stats64,
00829823
SH
14631 .ndo_validate_addr = eth_validate_addr,
14632 .ndo_set_multicast_list = tg3_set_rx_mode,
14633 .ndo_set_mac_address = tg3_set_mac_addr,
14634 .ndo_do_ioctl = tg3_ioctl,
14635 .ndo_tx_timeout = tg3_tx_timeout,
14636 .ndo_change_mtu = tg3_change_mtu,
00829823
SH
14637#ifdef CONFIG_NET_POLL_CONTROLLER
14638 .ndo_poll_controller = tg3_poll_controller,
14639#endif
14640};
14641
14642static const struct net_device_ops tg3_netdev_ops_dma_bug = {
14643 .ndo_open = tg3_open,
14644 .ndo_stop = tg3_close,
14645 .ndo_start_xmit = tg3_start_xmit_dma_bug,
511d2224 14646 .ndo_get_stats64 = tg3_get_stats64,
7c7d64b8
SH
14647 .ndo_validate_addr = eth_validate_addr,
14648 .ndo_set_multicast_list = tg3_set_rx_mode,
14649 .ndo_set_mac_address = tg3_set_mac_addr,
14650 .ndo_do_ioctl = tg3_ioctl,
14651 .ndo_tx_timeout = tg3_tx_timeout,
14652 .ndo_change_mtu = tg3_change_mtu,
7c7d64b8
SH
14653#ifdef CONFIG_NET_POLL_CONTROLLER
14654 .ndo_poll_controller = tg3_poll_controller,
14655#endif
14656};
14657
1da177e4
LT
14658static int __devinit tg3_init_one(struct pci_dev *pdev,
14659 const struct pci_device_id *ent)
14660{
1da177e4
LT
14661 struct net_device *dev;
14662 struct tg3 *tp;
646c9edd
MC
14663 int i, err, pm_cap;
14664 u32 sndmbx, rcvmbx, intmbx;
f9804ddb 14665 char str[40];
72f2afb8 14666 u64 dma_mask, persist_dma_mask;
1da177e4 14667
05dbe005 14668 printk_once(KERN_INFO "%s\n", version);
1da177e4
LT
14669
14670 err = pci_enable_device(pdev);
14671 if (err) {
2445e461 14672 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
1da177e4
LT
14673 return err;
14674 }
14675
1da177e4
LT
14676 err = pci_request_regions(pdev, DRV_MODULE_NAME);
14677 if (err) {
2445e461 14678 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
1da177e4
LT
14679 goto err_out_disable_pdev;
14680 }
14681
14682 pci_set_master(pdev);
14683
14684 /* Find power-management capability. */
14685 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
14686 if (pm_cap == 0) {
2445e461
MC
14687 dev_err(&pdev->dev,
14688 "Cannot find Power Management capability, aborting\n");
1da177e4
LT
14689 err = -EIO;
14690 goto err_out_free_res;
14691 }
14692
fe5f5787 14693 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
1da177e4 14694 if (!dev) {
2445e461 14695 dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
1da177e4
LT
14696 err = -ENOMEM;
14697 goto err_out_free_res;
14698 }
14699
1da177e4
LT
14700 SET_NETDEV_DEV(dev, &pdev->dev);
14701
1da177e4 14702 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
1da177e4
LT
14703
14704 tp = netdev_priv(dev);
14705 tp->pdev = pdev;
14706 tp->dev = dev;
14707 tp->pm_cap = pm_cap;
1da177e4
LT
14708 tp->rx_mode = TG3_DEF_RX_MODE;
14709 tp->tx_mode = TG3_DEF_TX_MODE;
8ef21428 14710
1da177e4
LT
14711 if (tg3_debug > 0)
14712 tp->msg_enable = tg3_debug;
14713 else
14714 tp->msg_enable = TG3_DEF_MSG_ENABLE;
14715
14716 /* The word/byte swap controls here control register access byte
14717 * swapping. DMA data byte swapping is controlled in the GRC_MODE
14718 * setting below.
14719 */
14720 tp->misc_host_ctrl =
14721 MISC_HOST_CTRL_MASK_PCI_INT |
14722 MISC_HOST_CTRL_WORD_SWAP |
14723 MISC_HOST_CTRL_INDIR_ACCESS |
14724 MISC_HOST_CTRL_PCISTATE_RW;
14725
14726 /* The NONFRM (non-frame) byte/word swap controls take effect
14727 * on descriptor entries, anything which isn't packet data.
14728 *
14729 * The StrongARM chips on the board (one for tx, one for rx)
14730 * are running in big-endian mode.
14731 */
14732 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
14733 GRC_MODE_WSWAP_NONFRM_DATA);
14734#ifdef __BIG_ENDIAN
14735 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
14736#endif
14737 spin_lock_init(&tp->lock);
1da177e4 14738 spin_lock_init(&tp->indirect_lock);
c4028958 14739 INIT_WORK(&tp->reset_task, tg3_reset_task);
1da177e4 14740
d5fe488a 14741 tp->regs = pci_ioremap_bar(pdev, BAR_0);
ab0049b4 14742 if (!tp->regs) {
ab96b241 14743 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
1da177e4
LT
14744 err = -ENOMEM;
14745 goto err_out_free_dev;
14746 }
14747
1da177e4
LT
14748 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
14749 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
1da177e4 14750
1da177e4 14751 dev->ethtool_ops = &tg3_ethtool_ops;
1da177e4 14752 dev->watchdog_timeo = TG3_TX_TIMEOUT;
1da177e4 14753 dev->irq = pdev->irq;
1da177e4
LT
14754
14755 err = tg3_get_invariants(tp);
14756 if (err) {
ab96b241
MC
14757 dev_err(&pdev->dev,
14758 "Problem fetching invariants of chip, aborting\n");
1da177e4
LT
14759 goto err_out_iounmap;
14760 }
14761
615774fe 14762 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
2e9f7a74 14763 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
a50d0796 14764 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
00829823
SH
14765 dev->netdev_ops = &tg3_netdev_ops;
14766 else
14767 dev->netdev_ops = &tg3_netdev_ops_dma_bug;
14768
14769
4a29cc2e
MC
14770 /* The EPB bridge inside 5714, 5715, and 5780 and any
14771 * device behind the EPB cannot support DMA addresses > 40-bit.
72f2afb8
MC
14772 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
14773 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
14774 * do DMA address check in tg3_start_xmit().
14775 */
4a29cc2e 14776 if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
284901a9 14777 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
4a29cc2e 14778 else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
50cf156a 14779 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
72f2afb8 14780#ifdef CONFIG_HIGHMEM
6a35528a 14781 dma_mask = DMA_BIT_MASK(64);
72f2afb8 14782#endif
4a29cc2e 14783 } else
6a35528a 14784 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
72f2afb8
MC
14785
14786 /* Configure DMA attributes. */
284901a9 14787 if (dma_mask > DMA_BIT_MASK(32)) {
72f2afb8
MC
14788 err = pci_set_dma_mask(pdev, dma_mask);
14789 if (!err) {
14790 dev->features |= NETIF_F_HIGHDMA;
14791 err = pci_set_consistent_dma_mask(pdev,
14792 persist_dma_mask);
14793 if (err < 0) {
ab96b241
MC
14794 dev_err(&pdev->dev, "Unable to obtain 64 bit "
14795 "DMA for consistent allocations\n");
72f2afb8
MC
14796 goto err_out_iounmap;
14797 }
14798 }
14799 }
284901a9
YH
14800 if (err || dma_mask == DMA_BIT_MASK(32)) {
14801 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
72f2afb8 14802 if (err) {
ab96b241
MC
14803 dev_err(&pdev->dev,
14804 "No usable DMA configuration, aborting\n");
72f2afb8
MC
14805 goto err_out_iounmap;
14806 }
14807 }
14808
fdfec172 14809 tg3_init_bufmgr_config(tp);
1da177e4 14810
507399f1
MC
14811 /* Selectively allow TSO based on operating conditions */
14812 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
14813 (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
1da177e4 14814 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
507399f1
MC
14815 else {
14816 tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
14817 tp->fw_needed = NULL;
1da177e4 14818 }
507399f1
MC
14819
14820 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
14821 tp->fw_needed = FIRMWARE_TG3;
1da177e4 14822
4e3a7aaa
MC
14823 /* TSO is on by default on chips that support hardware TSO.
14824 * Firmware TSO on older chips gives lower performance, so it
14825 * is off by default, but can be enabled using ethtool.
14826 */
e849cdc3 14827 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
7fe876af 14828 (dev->features & NETIF_F_IP_CSUM)) {
e849cdc3 14829 dev->features |= NETIF_F_TSO;
7fe876af
ED
14830 vlan_features_add(dev, NETIF_F_TSO);
14831 }
e849cdc3
MC
14832 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
14833 (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
7fe876af 14834 if (dev->features & NETIF_F_IPV6_CSUM) {
b0026624 14835 dev->features |= NETIF_F_TSO6;
7fe876af
ED
14836 vlan_features_add(dev, NETIF_F_TSO6);
14837 }
e849cdc3
MC
14838 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
14839 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c
MC
14840 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
14841 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
321d32a0 14842 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
7fe876af 14843 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
9936bcf6 14844 dev->features |= NETIF_F_TSO_ECN;
7fe876af
ED
14845 vlan_features_add(dev, NETIF_F_TSO_ECN);
14846 }
b0026624 14847 }
1da177e4 14848
1da177e4
LT
14849 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
14850 !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
14851 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
14852 tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
14853 tp->rx_pending = 63;
14854 }
14855
1da177e4
LT
14856 err = tg3_get_device_address(tp);
14857 if (err) {
ab96b241
MC
14858 dev_err(&pdev->dev,
14859 "Could not obtain valid ethernet address, aborting\n");
026a6c21 14860 goto err_out_iounmap;
1da177e4
LT
14861 }
14862
c88864df 14863 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
63532394 14864 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
79ea13ce 14865 if (!tp->aperegs) {
ab96b241
MC
14866 dev_err(&pdev->dev,
14867 "Cannot map APE registers, aborting\n");
c88864df 14868 err = -ENOMEM;
026a6c21 14869 goto err_out_iounmap;
c88864df
MC
14870 }
14871
14872 tg3_ape_lock_init(tp);
7fd76445
MC
14873
14874 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
14875 tg3_read_dash_ver(tp);
c88864df
MC
14876 }
14877
1da177e4
LT
14878 /*
14879 * Reset chip in case UNDI or EFI driver did not shutdown
14880 * DMA self test will enable WDMAC and we'll see (spurious)
14881 * pending DMA on the PCI bus at that point.
14882 */
14883 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
14884 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
1da177e4 14885 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
944d980e 14886 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
14887 }
14888
14889 err = tg3_test_dma(tp);
14890 if (err) {
ab96b241 14891 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
c88864df 14892 goto err_out_apeunmap;
1da177e4
LT
14893 }
14894
78f90dcf
MC
14895 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
14896 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
14897 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
6fd45cb8 14898 for (i = 0; i < tp->irq_max; i++) {
78f90dcf
MC
14899 struct tg3_napi *tnapi = &tp->napi[i];
14900
14901 tnapi->tp = tp;
14902 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
14903
14904 tnapi->int_mbox = intmbx;
14905 if (i < 4)
14906 intmbx += 0x8;
14907 else
14908 intmbx += 0x4;
14909
14910 tnapi->consmbox = rcvmbx;
14911 tnapi->prodmbox = sndmbx;
14912
66cfd1bd 14913 if (i)
78f90dcf 14914 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
66cfd1bd 14915 else
78f90dcf 14916 tnapi->coal_now = HOSTCC_MODE_NOW;
78f90dcf
MC
14917
14918 if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
14919 break;
14920
14921 /*
14922 * If we support MSIX, we'll be using RSS. If we're using
14923 * RSS, the first vector only handles link interrupts and the
14924 * remaining vectors handle rx and tx interrupts. Reuse the
14925 * mailbox values for the next iteration. The values we setup
14926 * above are still useful for the single vectored mode.
14927 */
14928 if (!i)
14929 continue;
14930
14931 rcvmbx += 0x8;
14932
14933 if (sndmbx & 0x4)
14934 sndmbx -= 0x4;
14935 else
14936 sndmbx += 0xc;
14937 }
14938
15f9850d
DM
14939 tg3_init_coal(tp);
14940
c49a1561
MC
14941 pci_set_drvdata(pdev, dev);
14942
1da177e4
LT
14943 err = register_netdev(dev);
14944 if (err) {
ab96b241 14945 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
0d3031d9 14946 goto err_out_apeunmap;
1da177e4
LT
14947 }
14948
05dbe005
JP
14949 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
14950 tp->board_part_number,
14951 tp->pci_chip_rev_id,
14952 tg3_bus_string(tp, str),
14953 dev->dev_addr);
1da177e4 14954
f07e9af3 14955 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7
MC
14956 struct phy_device *phydev;
14957 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
5129c3a3
MC
14958 netdev_info(dev,
14959 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
05dbe005 14960 phydev->drv->name, dev_name(&phydev->dev));
f07e9af3
MC
14961 } else {
14962 char *ethtype;
14963
14964 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
14965 ethtype = "10/100Base-TX";
14966 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
14967 ethtype = "1000Base-SX";
14968 else
14969 ethtype = "10/100/1000Base-T";
14970
5129c3a3 14971 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
f07e9af3
MC
14972 "(WireSpeed[%d])\n", tg3_phy_string(tp), ethtype,
14973 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0);
14974 }
05dbe005
JP
14975
14976 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
14977 (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
14978 (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
f07e9af3 14979 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
05dbe005
JP
14980 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
14981 (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
14982 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
14983 tp->dma_rwctrl,
14984 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
14985 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
1da177e4
LT
14986
14987 return 0;
14988
0d3031d9
MC
14989err_out_apeunmap:
14990 if (tp->aperegs) {
14991 iounmap(tp->aperegs);
14992 tp->aperegs = NULL;
14993 }
14994
1da177e4 14995err_out_iounmap:
6892914f
MC
14996 if (tp->regs) {
14997 iounmap(tp->regs);
22abe310 14998 tp->regs = NULL;
6892914f 14999 }
1da177e4
LT
15000
15001err_out_free_dev:
15002 free_netdev(dev);
15003
15004err_out_free_res:
15005 pci_release_regions(pdev);
15006
15007err_out_disable_pdev:
15008 pci_disable_device(pdev);
15009 pci_set_drvdata(pdev, NULL);
15010 return err;
15011}
15012
15013static void __devexit tg3_remove_one(struct pci_dev *pdev)
15014{
15015 struct net_device *dev = pci_get_drvdata(pdev);
15016
15017 if (dev) {
15018 struct tg3 *tp = netdev_priv(dev);
15019
077f849d
JSR
15020 if (tp->fw)
15021 release_firmware(tp->fw);
15022
23f333a2 15023 cancel_work_sync(&tp->reset_task);
158d7abd 15024
b02fd9e3
MC
15025 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
15026 tg3_phy_fini(tp);
158d7abd 15027 tg3_mdio_fini(tp);
b02fd9e3 15028 }
158d7abd 15029
1da177e4 15030 unregister_netdev(dev);
0d3031d9
MC
15031 if (tp->aperegs) {
15032 iounmap(tp->aperegs);
15033 tp->aperegs = NULL;
15034 }
6892914f
MC
15035 if (tp->regs) {
15036 iounmap(tp->regs);
22abe310 15037 tp->regs = NULL;
6892914f 15038 }
1da177e4
LT
15039 free_netdev(dev);
15040 pci_release_regions(pdev);
15041 pci_disable_device(pdev);
15042 pci_set_drvdata(pdev, NULL);
15043 }
15044}
15045
aa6027ca 15046#ifdef CONFIG_PM_SLEEP
c866b7ea 15047static int tg3_suspend(struct device *device)
1da177e4 15048{
c866b7ea 15049 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15050 struct net_device *dev = pci_get_drvdata(pdev);
15051 struct tg3 *tp = netdev_priv(dev);
15052 int err;
15053
15054 if (!netif_running(dev))
15055 return 0;
15056
23f333a2 15057 flush_work_sync(&tp->reset_task);
b02fd9e3 15058 tg3_phy_stop(tp);
1da177e4
LT
15059 tg3_netif_stop(tp);
15060
15061 del_timer_sync(&tp->timer);
15062
f47c11ee 15063 tg3_full_lock(tp, 1);
1da177e4 15064 tg3_disable_ints(tp);
f47c11ee 15065 tg3_full_unlock(tp);
1da177e4
LT
15066
15067 netif_device_detach(dev);
15068
f47c11ee 15069 tg3_full_lock(tp, 0);
944d980e 15070 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
6a9eba15 15071 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
f47c11ee 15072 tg3_full_unlock(tp);
1da177e4 15073
c866b7ea 15074 err = tg3_power_down_prepare(tp);
1da177e4 15075 if (err) {
b02fd9e3
MC
15076 int err2;
15077
f47c11ee 15078 tg3_full_lock(tp, 0);
1da177e4 15079
6a9eba15 15080 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
b02fd9e3
MC
15081 err2 = tg3_restart_hw(tp, 1);
15082 if (err2)
b9ec6c1b 15083 goto out;
1da177e4
LT
15084
15085 tp->timer.expires = jiffies + tp->timer_offset;
15086 add_timer(&tp->timer);
15087
15088 netif_device_attach(dev);
15089 tg3_netif_start(tp);
15090
b9ec6c1b 15091out:
f47c11ee 15092 tg3_full_unlock(tp);
b02fd9e3
MC
15093
15094 if (!err2)
15095 tg3_phy_start(tp);
1da177e4
LT
15096 }
15097
15098 return err;
15099}
15100
c866b7ea 15101static int tg3_resume(struct device *device)
1da177e4 15102{
c866b7ea 15103 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15104 struct net_device *dev = pci_get_drvdata(pdev);
15105 struct tg3 *tp = netdev_priv(dev);
15106 int err;
15107
15108 if (!netif_running(dev))
15109 return 0;
15110
1da177e4
LT
15111 netif_device_attach(dev);
15112
f47c11ee 15113 tg3_full_lock(tp, 0);
1da177e4 15114
6a9eba15 15115 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
b9ec6c1b
MC
15116 err = tg3_restart_hw(tp, 1);
15117 if (err)
15118 goto out;
1da177e4
LT
15119
15120 tp->timer.expires = jiffies + tp->timer_offset;
15121 add_timer(&tp->timer);
15122
1da177e4
LT
15123 tg3_netif_start(tp);
15124
b9ec6c1b 15125out:
f47c11ee 15126 tg3_full_unlock(tp);
1da177e4 15127
b02fd9e3
MC
15128 if (!err)
15129 tg3_phy_start(tp);
15130
b9ec6c1b 15131 return err;
1da177e4
LT
15132}
15133
c866b7ea 15134static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
aa6027ca
ED
15135#define TG3_PM_OPS (&tg3_pm_ops)
15136
15137#else
15138
15139#define TG3_PM_OPS NULL
15140
15141#endif /* CONFIG_PM_SLEEP */
c866b7ea 15142
1da177e4
LT
15143static struct pci_driver tg3_driver = {
15144 .name = DRV_MODULE_NAME,
15145 .id_table = tg3_pci_tbl,
15146 .probe = tg3_init_one,
15147 .remove = __devexit_p(tg3_remove_one),
aa6027ca 15148 .driver.pm = TG3_PM_OPS,
1da177e4
LT
15149};
15150
15151static int __init tg3_init(void)
15152{
29917620 15153 return pci_register_driver(&tg3_driver);
1da177e4
LT
15154}
15155
15156static void __exit tg3_cleanup(void)
15157{
15158 pci_unregister_driver(&tg3_driver);
15159}
15160
15161module_init(tg3_init);
15162module_exit(tg3_cleanup);
This page took 2.61544 seconds and 5 git commands to generate.