tg3: 5717_PLUS => 57765_PLUS
[deliverable/linux.git] / drivers / net / tg3.h
CommitLineData
1da177e4
LT
1/* $Id: tg3.h,v 1.37.2.32 2002/03/11 12:18:18 davem Exp $
2 * tg3.h: Definitions for Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
b86fb2cf 7 * Copyright (C) 2007-2011 Broadcom Corporation.
1da177e4
LT
8 */
9
10#ifndef _T3_H
11#define _T3_H
12
13#define TG3_64BIT_REG_HIGH 0x00UL
14#define TG3_64BIT_REG_LOW 0x04UL
15
16/* Descriptor block info. */
17#define TG3_BDINFO_HOST_ADDR 0x0UL /* 64-bit */
18#define TG3_BDINFO_MAXLEN_FLAGS 0x8UL /* 32-bit */
19#define BDINFO_FLAGS_USE_EXT_RECV 0x00000001 /* ext rx_buffer_desc */
20#define BDINFO_FLAGS_DISABLED 0x00000002
21#define BDINFO_FLAGS_MAXLEN_MASK 0xffff0000
22#define BDINFO_FLAGS_MAXLEN_SHIFT 16
23#define TG3_BDINFO_NIC_ADDR 0xcUL /* 32-bit */
24#define TG3_BDINFO_SIZE 0x10UL
25
b5d3772c
MC
26#define TG3_RX_INTERNAL_RING_SZ_5906 32
27
de9f5230
MC
28#define TG3_RX_STD_MAX_SIZE_5700 512
29#define TG3_RX_STD_MAX_SIZE_5717 2048
30#define TG3_RX_JMB_MAX_SIZE_5700 256
31#define TG3_RX_JMB_MAX_SIZE_5717 1024
32#define TG3_RX_RET_MAX_SIZE_5700 1024
33#define TG3_RX_RET_MAX_SIZE_5705 512
34#define TG3_RX_RET_MAX_SIZE_5717 4096
1da177e4
LT
35
36/* First 256 bytes are a mirror of PCI config space. */
37#define TG3PCI_VENDOR 0x00000000
38#define TG3PCI_VENDOR_BROADCOM 0x14e4
39#define TG3PCI_DEVICE 0x00000002
40#define TG3PCI_DEVICE_TIGON3_1 0x1644 /* BCM5700 */
41#define TG3PCI_DEVICE_TIGON3_2 0x1645 /* BCM5701 */
42#define TG3PCI_DEVICE_TIGON3_3 0x1646 /* BCM5702 */
43#define TG3PCI_DEVICE_TIGON3_4 0x1647 /* BCM5703 */
c88e668b
MC
44#define TG3PCI_DEVICE_TIGON3_5761S 0x1688
45#define TG3PCI_DEVICE_TIGON3_5761SE 0x1689
321d32a0
MC
46#define TG3PCI_DEVICE_TIGON3_57780 0x1692
47#define TG3PCI_DEVICE_TIGON3_57760 0x1690
48#define TG3PCI_DEVICE_TIGON3_57790 0x1694
5e7ccf20 49#define TG3PCI_DEVICE_TIGON3_57788 0x1691
2befdcea
MC
50#define TG3PCI_DEVICE_TIGON3_5785_G 0x1699 /* GPHY */
51#define TG3PCI_DEVICE_TIGON3_5785_F 0x16a0 /* 10/100 only */
5001e2f6
MC
52#define TG3PCI_DEVICE_TIGON3_5717 0x1655
53#define TG3PCI_DEVICE_TIGON3_5718 0x1656
b703df6f
MC
54#define TG3PCI_DEVICE_TIGON3_57781 0x16b1
55#define TG3PCI_DEVICE_TIGON3_57785 0x16b5
56#define TG3PCI_DEVICE_TIGON3_57761 0x16b0
57#define TG3PCI_DEVICE_TIGON3_57765 0x16b4
58#define TG3PCI_DEVICE_TIGON3_57791 0x16b2
59#define TG3PCI_DEVICE_TIGON3_57795 0x16b6
a50d0796 60#define TG3PCI_DEVICE_TIGON3_5719 0x1657
24daf2b0
MC
61/* 0x04 --> 0x2c unused */
62#define TG3PCI_SUBVENDOR_ID_BROADCOM PCI_VENDOR_ID_BROADCOM
63#define TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6 0x1644
64#define TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5 0x0001
65#define TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6 0x0002
66#define TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9 0x0003
67#define TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1 0x0005
68#define TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8 0x0006
69#define TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7 0x0007
70#define TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10 0x0008
71#define TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12 0x8008
72#define TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1 0x0009
73#define TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2 0x8009
74#define TG3PCI_SUBVENDOR_ID_3COM PCI_VENDOR_ID_3COM
75#define TG3PCI_SUBDEVICE_ID_3COM_3C996T 0x1000
76#define TG3PCI_SUBDEVICE_ID_3COM_3C996BT 0x1006
77#define TG3PCI_SUBDEVICE_ID_3COM_3C996SX 0x1004
78#define TG3PCI_SUBDEVICE_ID_3COM_3C1000T 0x1007
79#define TG3PCI_SUBDEVICE_ID_3COM_3C940BR01 0x1008
80#define TG3PCI_SUBVENDOR_ID_DELL PCI_VENDOR_ID_DELL
81#define TG3PCI_SUBDEVICE_ID_DELL_VIPER 0x00d1
82#define TG3PCI_SUBDEVICE_ID_DELL_JAGUAR 0x0106
83#define TG3PCI_SUBDEVICE_ID_DELL_MERLOT 0x0109
84#define TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT 0x010a
85#define TG3PCI_SUBVENDOR_ID_COMPAQ PCI_VENDOR_ID_COMPAQ
86#define TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE 0x007c
87#define TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2 0x009a
88#define TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING 0x007d
89#define TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780 0x0085
90#define TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2 0x0099
91#define TG3PCI_SUBVENDOR_ID_IBM PCI_VENDOR_ID_IBM
92#define TG3PCI_SUBDEVICE_ID_IBM_5703SAX2 0x0281
93/* 0x30 --> 0x64 unused */
1da177e4
LT
94#define TG3PCI_MSI_DATA 0x00000064
95/* 0x66 --> 0x68 unused */
96#define TG3PCI_MISC_HOST_CTRL 0x00000068
97#define MISC_HOST_CTRL_CLEAR_INT 0x00000001
98#define MISC_HOST_CTRL_MASK_PCI_INT 0x00000002
99#define MISC_HOST_CTRL_BYTE_SWAP 0x00000004
100#define MISC_HOST_CTRL_WORD_SWAP 0x00000008
101#define MISC_HOST_CTRL_PCISTATE_RW 0x00000010
102#define MISC_HOST_CTRL_CLKREG_RW 0x00000020
103#define MISC_HOST_CTRL_REGWORD_SWAP 0x00000040
104#define MISC_HOST_CTRL_INDIR_ACCESS 0x00000080
105#define MISC_HOST_CTRL_IRQ_MASK_MODE 0x00000100
106#define MISC_HOST_CTRL_TAGGED_STATUS 0x00000200
107#define MISC_HOST_CTRL_CHIPREV 0xffff0000
108#define MISC_HOST_CTRL_CHIPREV_SHIFT 16
109#define GET_CHIP_REV_ID(MISC_HOST_CTRL) \
110 (((MISC_HOST_CTRL) & MISC_HOST_CTRL_CHIPREV) >> \
111 MISC_HOST_CTRL_CHIPREV_SHIFT)
112#define CHIPREV_ID_5700_A0 0x7000
113#define CHIPREV_ID_5700_A1 0x7001
114#define CHIPREV_ID_5700_B0 0x7100
115#define CHIPREV_ID_5700_B1 0x7101
116#define CHIPREV_ID_5700_B3 0x7102
117#define CHIPREV_ID_5700_ALTIMA 0x7104
118#define CHIPREV_ID_5700_C0 0x7200
119#define CHIPREV_ID_5701_A0 0x0000
120#define CHIPREV_ID_5701_B0 0x0100
121#define CHIPREV_ID_5701_B2 0x0102
122#define CHIPREV_ID_5701_B5 0x0105
123#define CHIPREV_ID_5703_A0 0x1000
124#define CHIPREV_ID_5703_A1 0x1001
125#define CHIPREV_ID_5703_A2 0x1002
126#define CHIPREV_ID_5703_A3 0x1003
127#define CHIPREV_ID_5704_A0 0x2000
128#define CHIPREV_ID_5704_A1 0x2001
129#define CHIPREV_ID_5704_A2 0x2002
130#define CHIPREV_ID_5704_A3 0x2003
131#define CHIPREV_ID_5705_A0 0x3000
132#define CHIPREV_ID_5705_A1 0x3001
133#define CHIPREV_ID_5705_A2 0x3002
134#define CHIPREV_ID_5705_A3 0x3003
135#define CHIPREV_ID_5750_A0 0x4000
136#define CHIPREV_ID_5750_A1 0x4001
137#define CHIPREV_ID_5750_A3 0x4003
52c0fd83 138#define CHIPREV_ID_5750_C2 0x4202
ff645bec
MC
139#define CHIPREV_ID_5752_A0_HW 0x5000
140#define CHIPREV_ID_5752_A0 0x6000
053d7800 141#define CHIPREV_ID_5752_A1 0x6001
7544b097 142#define CHIPREV_ID_5714_A2 0x9002
b5d3772c 143#define CHIPREV_ID_5906_A1 0xc001
9cf74ebb
MC
144#define CHIPREV_ID_57780_A0 0x57780000
145#define CHIPREV_ID_57780_A1 0x57780001
615774fe 146#define CHIPREV_ID_5717_A0 0x05717000
6b10c165 147#define CHIPREV_ID_57765_A0 0x57785000
4d163b75 148#define CHIPREV_ID_5719_A0 0x05719000
1da177e4
LT
149#define GET_ASIC_REV(CHIP_REV_ID) ((CHIP_REV_ID) >> 12)
150#define ASIC_REV_5700 0x07
151#define ASIC_REV_5701 0x00
152#define ASIC_REV_5703 0x01
153#define ASIC_REV_5704 0x02
154#define ASIC_REV_5705 0x03
155#define ASIC_REV_5750 0x04
ff645bec 156#define ASIC_REV_5752 0x06
4cf78e4f 157#define ASIC_REV_5780 0x08
a4e2b347 158#define ASIC_REV_5714 0x09
af36e6b6 159#define ASIC_REV_5755 0x0a
d9ab5ad1 160#define ASIC_REV_5787 0x0b
b5d3772c 161#define ASIC_REV_5906 0x0c
795d01c5 162#define ASIC_REV_USE_PROD_ID_REG 0x0f
d30cdd28 163#define ASIC_REV_5784 0x5784
6b91fa02 164#define ASIC_REV_5761 0x5761
57e6983c 165#define ASIC_REV_5785 0x5785
321d32a0 166#define ASIC_REV_57780 0x57780
f6eb9b1f 167#define ASIC_REV_5717 0x5717
b703df6f 168#define ASIC_REV_57765 0x57785
a50d0796 169#define ASIC_REV_5719 0x5719
1da177e4
LT
170#define GET_CHIP_REV(CHIP_REV_ID) ((CHIP_REV_ID) >> 8)
171#define CHIPREV_5700_AX 0x70
172#define CHIPREV_5700_BX 0x71
173#define CHIPREV_5700_CX 0x72
174#define CHIPREV_5701_AX 0x00
175#define CHIPREV_5703_AX 0x10
176#define CHIPREV_5704_AX 0x20
177#define CHIPREV_5704_BX 0x21
178#define CHIPREV_5750_AX 0x40
179#define CHIPREV_5750_BX 0x41
b2a5c19c
MC
180#define CHIPREV_5784_AX 0x57840
181#define CHIPREV_5761_AX 0x57610
1da177e4
LT
182#define GET_METAL_REV(CHIP_REV_ID) ((CHIP_REV_ID) & 0xff)
183#define METAL_REV_A0 0x00
184#define METAL_REV_A1 0x01
185#define METAL_REV_B0 0x00
186#define METAL_REV_B1 0x01
187#define METAL_REV_B2 0x02
188#define TG3PCI_DMA_RW_CTRL 0x0000006c
cbf9ca6c 189#define DMA_RWCTRL_DIS_CACHE_ALIGNMENT 0x00000001
1a319025 190#define DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK 0x00000380
1da177e4
LT
191#define DMA_RWCTRL_READ_BNDRY_MASK 0x00000700
192#define DMA_RWCTRL_READ_BNDRY_DISAB 0x00000000
193#define DMA_RWCTRL_READ_BNDRY_16 0x00000100
194#define DMA_RWCTRL_READ_BNDRY_128_PCIX 0x00000100
195#define DMA_RWCTRL_READ_BNDRY_32 0x00000200
196#define DMA_RWCTRL_READ_BNDRY_256_PCIX 0x00000200
197#define DMA_RWCTRL_READ_BNDRY_64 0x00000300
198#define DMA_RWCTRL_READ_BNDRY_384_PCIX 0x00000300
199#define DMA_RWCTRL_READ_BNDRY_128 0x00000400
200#define DMA_RWCTRL_READ_BNDRY_256 0x00000500
201#define DMA_RWCTRL_READ_BNDRY_512 0x00000600
202#define DMA_RWCTRL_READ_BNDRY_1024 0x00000700
203#define DMA_RWCTRL_WRITE_BNDRY_MASK 0x00003800
204#define DMA_RWCTRL_WRITE_BNDRY_DISAB 0x00000000
205#define DMA_RWCTRL_WRITE_BNDRY_16 0x00000800
206#define DMA_RWCTRL_WRITE_BNDRY_128_PCIX 0x00000800
207#define DMA_RWCTRL_WRITE_BNDRY_32 0x00001000
208#define DMA_RWCTRL_WRITE_BNDRY_256_PCIX 0x00001000
209#define DMA_RWCTRL_WRITE_BNDRY_64 0x00001800
210#define DMA_RWCTRL_WRITE_BNDRY_384_PCIX 0x00001800
211#define DMA_RWCTRL_WRITE_BNDRY_128 0x00002000
212#define DMA_RWCTRL_WRITE_BNDRY_256 0x00002800
213#define DMA_RWCTRL_WRITE_BNDRY_512 0x00003000
214#define DMA_RWCTRL_WRITE_BNDRY_1024 0x00003800
215#define DMA_RWCTRL_ONE_DMA 0x00004000
216#define DMA_RWCTRL_READ_WATER 0x00070000
217#define DMA_RWCTRL_READ_WATER_SHIFT 16
218#define DMA_RWCTRL_WRITE_WATER 0x00380000
219#define DMA_RWCTRL_WRITE_WATER_SHIFT 19
220#define DMA_RWCTRL_USE_MEM_READ_MULT 0x00400000
221#define DMA_RWCTRL_ASSERT_ALL_BE 0x00800000
222#define DMA_RWCTRL_PCI_READ_CMD 0x0f000000
223#define DMA_RWCTRL_PCI_READ_CMD_SHIFT 24
224#define DMA_RWCTRL_PCI_WRITE_CMD 0xf0000000
225#define DMA_RWCTRL_PCI_WRITE_CMD_SHIFT 28
226#define DMA_RWCTRL_WRITE_BNDRY_64_PCIE 0x10000000
227#define DMA_RWCTRL_WRITE_BNDRY_128_PCIE 0x30000000
228#define DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE 0x70000000
229#define TG3PCI_PCISTATE 0x00000070
230#define PCISTATE_FORCE_RESET 0x00000001
231#define PCISTATE_INT_NOT_ACTIVE 0x00000002
232#define PCISTATE_CONV_PCI_MODE 0x00000004
233#define PCISTATE_BUS_SPEED_HIGH 0x00000008
234#define PCISTATE_BUS_32BIT 0x00000010
235#define PCISTATE_ROM_ENABLE 0x00000020
236#define PCISTATE_ROM_RETRY_ENABLE 0x00000040
237#define PCISTATE_FLAT_VIEW 0x00000100
238#define PCISTATE_RETRY_SAME_DMA 0x00002000
0d3031d9
MC
239#define PCISTATE_ALLOW_APE_CTLSPC_WR 0x00010000
240#define PCISTATE_ALLOW_APE_SHMEM_WR 0x00020000
f92d9dc1 241#define PCISTATE_ALLOW_APE_PSPACE_WR 0x00040000
1da177e4
LT
242#define TG3PCI_CLOCK_CTRL 0x00000074
243#define CLOCK_CTRL_CORECLK_DISABLE 0x00000200
244#define CLOCK_CTRL_RXCLK_DISABLE 0x00000400
245#define CLOCK_CTRL_TXCLK_DISABLE 0x00000800
246#define CLOCK_CTRL_ALTCLK 0x00001000
247#define CLOCK_CTRL_PWRDOWN_PLL133 0x00008000
248#define CLOCK_CTRL_44MHZ_CORE 0x00040000
249#define CLOCK_CTRL_625_CORE 0x00100000
250#define CLOCK_CTRL_FORCE_CLKRUN 0x00200000
251#define CLOCK_CTRL_CLKRUN_OENABLE 0x00400000
252#define CLOCK_CTRL_DELAY_PCI_GRANT 0x80000000
253#define TG3PCI_REG_BASE_ADDR 0x00000078
254#define TG3PCI_MEM_WIN_BASE_ADDR 0x0000007c
255#define TG3PCI_REG_DATA 0x00000080
256#define TG3PCI_MEM_WIN_DATA 0x00000084
1da177e4
LT
257#define TG3PCI_MISC_LOCAL_CTRL 0x00000090
258/* 0x94 --> 0x98 unused */
259#define TG3PCI_STD_RING_PROD_IDX 0x00000098 /* 64-bit */
260#define TG3PCI_RCV_RET_RING_CON_IDX 0x000000a0 /* 64-bit */
c6cdf436 261/* 0xa8 --> 0xb8 unused */
1da177e4
LT
262#define TG3PCI_DUAL_MAC_CTRL 0x000000b8
263#define DUAL_MAC_CTRL_CH_MASK 0x00000003
264#define DUAL_MAC_CTRL_ID 0x00000004
795d01c5
MC
265#define TG3PCI_PRODID_ASICREV 0x000000bc
266#define PROD_ID_ASIC_REV_MASK 0x0fffffff
f6eb9b1f
MC
267/* 0xc0 --> 0xf4 unused */
268
269#define TG3PCI_GEN2_PRODID_ASICREV 0x000000f4
b703df6f 270#define TG3PCI_GEN15_PRODID_ASICREV 0x000000fc
f6eb9b1f 271/* 0xf8 --> 0x200 unused */
1da177e4 272
521e6b90
MC
273#define TG3_CORR_ERR_STAT 0x00000110
274#define TG3_CORR_ERR_STAT_CLEAR 0xffffffff
275/* 0x114 --> 0x200 unused */
1da177e4
LT
276
277/* Mailbox registers */
278#define MAILBOX_INTERRUPT_0 0x00000200 /* 64-bit */
279#define MAILBOX_INTERRUPT_1 0x00000208 /* 64-bit */
280#define MAILBOX_INTERRUPT_2 0x00000210 /* 64-bit */
281#define MAILBOX_INTERRUPT_3 0x00000218 /* 64-bit */
282#define MAILBOX_GENERAL_0 0x00000220 /* 64-bit */
283#define MAILBOX_GENERAL_1 0x00000228 /* 64-bit */
284#define MAILBOX_GENERAL_2 0x00000230 /* 64-bit */
285#define MAILBOX_GENERAL_3 0x00000238 /* 64-bit */
286#define MAILBOX_GENERAL_4 0x00000240 /* 64-bit */
287#define MAILBOX_GENERAL_5 0x00000248 /* 64-bit */
288#define MAILBOX_GENERAL_6 0x00000250 /* 64-bit */
289#define MAILBOX_GENERAL_7 0x00000258 /* 64-bit */
290#define MAILBOX_RELOAD_STAT 0x00000260 /* 64-bit */
291#define MAILBOX_RCV_STD_PROD_IDX 0x00000268 /* 64-bit */
66711e66
MC
292#define TG3_RX_STD_PROD_IDX_REG (MAILBOX_RCV_STD_PROD_IDX + \
293 TG3_64BIT_REG_LOW)
1da177e4 294#define MAILBOX_RCV_JUMBO_PROD_IDX 0x00000270 /* 64-bit */
66711e66
MC
295#define TG3_RX_JMB_PROD_IDX_REG (MAILBOX_RCV_JUMBO_PROD_IDX + \
296 TG3_64BIT_REG_LOW)
1da177e4
LT
297#define MAILBOX_RCV_MINI_PROD_IDX 0x00000278 /* 64-bit */
298#define MAILBOX_RCVRET_CON_IDX_0 0x00000280 /* 64-bit */
299#define MAILBOX_RCVRET_CON_IDX_1 0x00000288 /* 64-bit */
300#define MAILBOX_RCVRET_CON_IDX_2 0x00000290 /* 64-bit */
301#define MAILBOX_RCVRET_CON_IDX_3 0x00000298 /* 64-bit */
302#define MAILBOX_RCVRET_CON_IDX_4 0x000002a0 /* 64-bit */
303#define MAILBOX_RCVRET_CON_IDX_5 0x000002a8 /* 64-bit */
304#define MAILBOX_RCVRET_CON_IDX_6 0x000002b0 /* 64-bit */
305#define MAILBOX_RCVRET_CON_IDX_7 0x000002b8 /* 64-bit */
306#define MAILBOX_RCVRET_CON_IDX_8 0x000002c0 /* 64-bit */
307#define MAILBOX_RCVRET_CON_IDX_9 0x000002c8 /* 64-bit */
308#define MAILBOX_RCVRET_CON_IDX_10 0x000002d0 /* 64-bit */
309#define MAILBOX_RCVRET_CON_IDX_11 0x000002d8 /* 64-bit */
310#define MAILBOX_RCVRET_CON_IDX_12 0x000002e0 /* 64-bit */
311#define MAILBOX_RCVRET_CON_IDX_13 0x000002e8 /* 64-bit */
312#define MAILBOX_RCVRET_CON_IDX_14 0x000002f0 /* 64-bit */
313#define MAILBOX_RCVRET_CON_IDX_15 0x000002f8 /* 64-bit */
314#define MAILBOX_SNDHOST_PROD_IDX_0 0x00000300 /* 64-bit */
315#define MAILBOX_SNDHOST_PROD_IDX_1 0x00000308 /* 64-bit */
316#define MAILBOX_SNDHOST_PROD_IDX_2 0x00000310 /* 64-bit */
317#define MAILBOX_SNDHOST_PROD_IDX_3 0x00000318 /* 64-bit */
318#define MAILBOX_SNDHOST_PROD_IDX_4 0x00000320 /* 64-bit */
319#define MAILBOX_SNDHOST_PROD_IDX_5 0x00000328 /* 64-bit */
320#define MAILBOX_SNDHOST_PROD_IDX_6 0x00000330 /* 64-bit */
321#define MAILBOX_SNDHOST_PROD_IDX_7 0x00000338 /* 64-bit */
322#define MAILBOX_SNDHOST_PROD_IDX_8 0x00000340 /* 64-bit */
323#define MAILBOX_SNDHOST_PROD_IDX_9 0x00000348 /* 64-bit */
324#define MAILBOX_SNDHOST_PROD_IDX_10 0x00000350 /* 64-bit */
325#define MAILBOX_SNDHOST_PROD_IDX_11 0x00000358 /* 64-bit */
326#define MAILBOX_SNDHOST_PROD_IDX_12 0x00000360 /* 64-bit */
327#define MAILBOX_SNDHOST_PROD_IDX_13 0x00000368 /* 64-bit */
328#define MAILBOX_SNDHOST_PROD_IDX_14 0x00000370 /* 64-bit */
329#define MAILBOX_SNDHOST_PROD_IDX_15 0x00000378 /* 64-bit */
330#define MAILBOX_SNDNIC_PROD_IDX_0 0x00000380 /* 64-bit */
331#define MAILBOX_SNDNIC_PROD_IDX_1 0x00000388 /* 64-bit */
332#define MAILBOX_SNDNIC_PROD_IDX_2 0x00000390 /* 64-bit */
333#define MAILBOX_SNDNIC_PROD_IDX_3 0x00000398 /* 64-bit */
334#define MAILBOX_SNDNIC_PROD_IDX_4 0x000003a0 /* 64-bit */
335#define MAILBOX_SNDNIC_PROD_IDX_5 0x000003a8 /* 64-bit */
336#define MAILBOX_SNDNIC_PROD_IDX_6 0x000003b0 /* 64-bit */
337#define MAILBOX_SNDNIC_PROD_IDX_7 0x000003b8 /* 64-bit */
338#define MAILBOX_SNDNIC_PROD_IDX_8 0x000003c0 /* 64-bit */
339#define MAILBOX_SNDNIC_PROD_IDX_9 0x000003c8 /* 64-bit */
340#define MAILBOX_SNDNIC_PROD_IDX_10 0x000003d0 /* 64-bit */
341#define MAILBOX_SNDNIC_PROD_IDX_11 0x000003d8 /* 64-bit */
342#define MAILBOX_SNDNIC_PROD_IDX_12 0x000003e0 /* 64-bit */
343#define MAILBOX_SNDNIC_PROD_IDX_13 0x000003e8 /* 64-bit */
344#define MAILBOX_SNDNIC_PROD_IDX_14 0x000003f0 /* 64-bit */
345#define MAILBOX_SNDNIC_PROD_IDX_15 0x000003f8 /* 64-bit */
346
347/* MAC control registers */
348#define MAC_MODE 0x00000400
349#define MAC_MODE_RESET 0x00000001
350#define MAC_MODE_HALF_DUPLEX 0x00000002
351#define MAC_MODE_PORT_MODE_MASK 0x0000000c
352#define MAC_MODE_PORT_MODE_TBI 0x0000000c
353#define MAC_MODE_PORT_MODE_GMII 0x00000008
354#define MAC_MODE_PORT_MODE_MII 0x00000004
355#define MAC_MODE_PORT_MODE_NONE 0x00000000
356#define MAC_MODE_PORT_INT_LPBACK 0x00000010
357#define MAC_MODE_TAGGED_MAC_CTRL 0x00000080
358#define MAC_MODE_TX_BURSTING 0x00000100
359#define MAC_MODE_MAX_DEFER 0x00000200
360#define MAC_MODE_LINK_POLARITY 0x00000400
361#define MAC_MODE_RXSTAT_ENABLE 0x00000800
362#define MAC_MODE_RXSTAT_CLEAR 0x00001000
363#define MAC_MODE_RXSTAT_FLUSH 0x00002000
364#define MAC_MODE_TXSTAT_ENABLE 0x00004000
365#define MAC_MODE_TXSTAT_CLEAR 0x00008000
366#define MAC_MODE_TXSTAT_FLUSH 0x00010000
367#define MAC_MODE_SEND_CONFIGS 0x00020000
368#define MAC_MODE_MAGIC_PKT_ENABLE 0x00040000
369#define MAC_MODE_ACPI_ENABLE 0x00080000
370#define MAC_MODE_MIP_ENABLE 0x00100000
371#define MAC_MODE_TDE_ENABLE 0x00200000
372#define MAC_MODE_RDE_ENABLE 0x00400000
373#define MAC_MODE_FHDE_ENABLE 0x00800000
b2aee154 374#define MAC_MODE_KEEP_FRAME_IN_WOL 0x01000000
3bda1258
MC
375#define MAC_MODE_APE_RX_EN 0x08000000
376#define MAC_MODE_APE_TX_EN 0x10000000
1da177e4
LT
377#define MAC_STATUS 0x00000404
378#define MAC_STATUS_PCS_SYNCED 0x00000001
379#define MAC_STATUS_SIGNAL_DET 0x00000002
380#define MAC_STATUS_RCVD_CFG 0x00000004
381#define MAC_STATUS_CFG_CHANGED 0x00000008
382#define MAC_STATUS_SYNC_CHANGED 0x00000010
383#define MAC_STATUS_PORT_DEC_ERR 0x00000400
384#define MAC_STATUS_LNKSTATE_CHANGED 0x00001000
385#define MAC_STATUS_MI_COMPLETION 0x00400000
386#define MAC_STATUS_MI_INTERRUPT 0x00800000
387#define MAC_STATUS_AP_ERROR 0x01000000
388#define MAC_STATUS_ODI_ERROR 0x02000000
389#define MAC_STATUS_RXSTAT_OVERRUN 0x04000000
390#define MAC_STATUS_TXSTAT_OVERRUN 0x08000000
391#define MAC_EVENT 0x00000408
392#define MAC_EVENT_PORT_DECODE_ERR 0x00000400
393#define MAC_EVENT_LNKSTATE_CHANGED 0x00001000
394#define MAC_EVENT_MI_COMPLETION 0x00400000
395#define MAC_EVENT_MI_INTERRUPT 0x00800000
396#define MAC_EVENT_AP_ERROR 0x01000000
397#define MAC_EVENT_ODI_ERROR 0x02000000
398#define MAC_EVENT_RXSTAT_OVERRUN 0x04000000
399#define MAC_EVENT_TXSTAT_OVERRUN 0x08000000
400#define MAC_LED_CTRL 0x0000040c
401#define LED_CTRL_LNKLED_OVERRIDE 0x00000001
402#define LED_CTRL_1000MBPS_ON 0x00000002
403#define LED_CTRL_100MBPS_ON 0x00000004
404#define LED_CTRL_10MBPS_ON 0x00000008
405#define LED_CTRL_TRAFFIC_OVERRIDE 0x00000010
406#define LED_CTRL_TRAFFIC_BLINK 0x00000020
407#define LED_CTRL_TRAFFIC_LED 0x00000040
408#define LED_CTRL_1000MBPS_STATUS 0x00000080
409#define LED_CTRL_100MBPS_STATUS 0x00000100
410#define LED_CTRL_10MBPS_STATUS 0x00000200
411#define LED_CTRL_TRAFFIC_STATUS 0x00000400
412#define LED_CTRL_MODE_MAC 0x00000000
413#define LED_CTRL_MODE_PHY_1 0x00000800
414#define LED_CTRL_MODE_PHY_2 0x00001000
415#define LED_CTRL_MODE_SHASTA_MAC 0x00002000
416#define LED_CTRL_MODE_SHARED 0x00004000
417#define LED_CTRL_MODE_COMBO 0x00008000
418#define LED_CTRL_BLINK_RATE_MASK 0x7ff80000
419#define LED_CTRL_BLINK_RATE_SHIFT 19
420#define LED_CTRL_BLINK_PER_OVERRIDE 0x00080000
421#define LED_CTRL_BLINK_RATE_OVERRIDE 0x80000000
422#define MAC_ADDR_0_HIGH 0x00000410 /* upper 2 bytes */
423#define MAC_ADDR_0_LOW 0x00000414 /* lower 4 bytes */
424#define MAC_ADDR_1_HIGH 0x00000418 /* upper 2 bytes */
425#define MAC_ADDR_1_LOW 0x0000041c /* lower 4 bytes */
426#define MAC_ADDR_2_HIGH 0x00000420 /* upper 2 bytes */
427#define MAC_ADDR_2_LOW 0x00000424 /* lower 4 bytes */
428#define MAC_ADDR_3_HIGH 0x00000428 /* upper 2 bytes */
429#define MAC_ADDR_3_LOW 0x0000042c /* lower 4 bytes */
430#define MAC_ACPI_MBUF_PTR 0x00000430
431#define MAC_ACPI_LEN_OFFSET 0x00000434
432#define ACPI_LENOFF_LEN_MASK 0x0000ffff
433#define ACPI_LENOFF_LEN_SHIFT 0
434#define ACPI_LENOFF_OFF_MASK 0x0fff0000
435#define ACPI_LENOFF_OFF_SHIFT 16
436#define MAC_TX_BACKOFF_SEED 0x00000438
437#define TX_BACKOFF_SEED_MASK 0x000003ff
438#define MAC_RX_MTU_SIZE 0x0000043c
439#define RX_MTU_SIZE_MASK 0x0000ffff
440#define MAC_PCS_TEST 0x00000440
441#define PCS_TEST_PATTERN_MASK 0x000fffff
442#define PCS_TEST_PATTERN_SHIFT 0
443#define PCS_TEST_ENABLE 0x00100000
444#define MAC_TX_AUTO_NEG 0x00000444
445#define TX_AUTO_NEG_MASK 0x0000ffff
446#define TX_AUTO_NEG_SHIFT 0
447#define MAC_RX_AUTO_NEG 0x00000448
448#define RX_AUTO_NEG_MASK 0x0000ffff
449#define RX_AUTO_NEG_SHIFT 0
450#define MAC_MI_COM 0x0000044c
451#define MI_COM_CMD_MASK 0x0c000000
452#define MI_COM_CMD_WRITE 0x04000000
453#define MI_COM_CMD_READ 0x08000000
454#define MI_COM_READ_FAILED 0x10000000
455#define MI_COM_START 0x20000000
456#define MI_COM_BUSY 0x20000000
457#define MI_COM_PHY_ADDR_MASK 0x03e00000
458#define MI_COM_PHY_ADDR_SHIFT 21
459#define MI_COM_REG_ADDR_MASK 0x001f0000
460#define MI_COM_REG_ADDR_SHIFT 16
461#define MI_COM_DATA_MASK 0x0000ffff
462#define MAC_MI_STAT 0x00000450
463#define MAC_MI_STAT_LNKSTAT_ATTN_ENAB 0x00000001
fcb389df 464#define MAC_MI_STAT_10MBPS_MODE 0x00000002
1da177e4
LT
465#define MAC_MI_MODE 0x00000454
466#define MAC_MI_MODE_CLK_10MHZ 0x00000001
467#define MAC_MI_MODE_SHORT_PREAMBLE 0x00000002
468#define MAC_MI_MODE_AUTO_POLL 0x00000010
8ef21428 469#define MAC_MI_MODE_500KHZ_CONST 0x00008000
1da177e4
LT
470#define MAC_MI_MODE_BASE 0x000c0000 /* XXX magic values XXX */
471#define MAC_AUTO_POLL_STATUS 0x00000458
472#define MAC_AUTO_POLL_ERROR 0x00000001
473#define MAC_TX_MODE 0x0000045c
474#define TX_MODE_RESET 0x00000001
475#define TX_MODE_ENABLE 0x00000002
476#define TX_MODE_FLOW_CTRL_ENABLE 0x00000010
477#define TX_MODE_BIG_BCKOFF_ENABLE 0x00000020
478#define TX_MODE_LONG_PAUSE_ENABLE 0x00000040
b1d05210 479#define TX_MODE_MBUF_LOCKUP_FIX 0x00000100
1da177e4
LT
480#define MAC_TX_STATUS 0x00000460
481#define TX_STATUS_XOFFED 0x00000001
482#define TX_STATUS_SENT_XOFF 0x00000002
483#define TX_STATUS_SENT_XON 0x00000004
484#define TX_STATUS_LINK_UP 0x00000008
485#define TX_STATUS_ODI_UNDERRUN 0x00000010
486#define TX_STATUS_ODI_OVERRUN 0x00000020
487#define MAC_TX_LENGTHS 0x00000464
488#define TX_LENGTHS_SLOT_TIME_MASK 0x000000ff
489#define TX_LENGTHS_SLOT_TIME_SHIFT 0
490#define TX_LENGTHS_IPG_MASK 0x00000f00
491#define TX_LENGTHS_IPG_SHIFT 8
492#define TX_LENGTHS_IPG_CRS_MASK 0x00003000
493#define TX_LENGTHS_IPG_CRS_SHIFT 12
494#define MAC_RX_MODE 0x00000468
495#define RX_MODE_RESET 0x00000001
496#define RX_MODE_ENABLE 0x00000002
497#define RX_MODE_FLOW_CTRL_ENABLE 0x00000004
498#define RX_MODE_KEEP_MAC_CTRL 0x00000008
499#define RX_MODE_KEEP_PAUSE 0x00000010
500#define RX_MODE_ACCEPT_OVERSIZED 0x00000020
501#define RX_MODE_ACCEPT_RUNTS 0x00000040
502#define RX_MODE_LEN_CHECK 0x00000080
503#define RX_MODE_PROMISC 0x00000100
504#define RX_MODE_NO_CRC_CHECK 0x00000200
505#define RX_MODE_KEEP_VLAN_TAG 0x00000400
baf8a94a
MC
506#define RX_MODE_RSS_IPV4_HASH_EN 0x00010000
507#define RX_MODE_RSS_TCP_IPV4_HASH_EN 0x00020000
508#define RX_MODE_RSS_IPV6_HASH_EN 0x00040000
509#define RX_MODE_RSS_TCP_IPV6_HASH_EN 0x00080000
510#define RX_MODE_RSS_ITBL_HASH_BITS_7 0x00700000
511#define RX_MODE_RSS_ENABLE 0x00800000
af36e6b6 512#define RX_MODE_IPV6_CSUM_ENABLE 0x01000000
1da177e4
LT
513#define MAC_RX_STATUS 0x0000046c
514#define RX_STATUS_REMOTE_TX_XOFFED 0x00000001
515#define RX_STATUS_XOFF_RCVD 0x00000002
516#define RX_STATUS_XON_RCVD 0x00000004
517#define MAC_HASH_REG_0 0x00000470
518#define MAC_HASH_REG_1 0x00000474
519#define MAC_HASH_REG_2 0x00000478
520#define MAC_HASH_REG_3 0x0000047c
521#define MAC_RCV_RULE_0 0x00000480
522#define MAC_RCV_VALUE_0 0x00000484
523#define MAC_RCV_RULE_1 0x00000488
524#define MAC_RCV_VALUE_1 0x0000048c
525#define MAC_RCV_RULE_2 0x00000490
526#define MAC_RCV_VALUE_2 0x00000494
527#define MAC_RCV_RULE_3 0x00000498
528#define MAC_RCV_VALUE_3 0x0000049c
529#define MAC_RCV_RULE_4 0x000004a0
530#define MAC_RCV_VALUE_4 0x000004a4
531#define MAC_RCV_RULE_5 0x000004a8
532#define MAC_RCV_VALUE_5 0x000004ac
533#define MAC_RCV_RULE_6 0x000004b0
534#define MAC_RCV_VALUE_6 0x000004b4
535#define MAC_RCV_RULE_7 0x000004b8
536#define MAC_RCV_VALUE_7 0x000004bc
537#define MAC_RCV_RULE_8 0x000004c0
538#define MAC_RCV_VALUE_8 0x000004c4
539#define MAC_RCV_RULE_9 0x000004c8
540#define MAC_RCV_VALUE_9 0x000004cc
541#define MAC_RCV_RULE_10 0x000004d0
542#define MAC_RCV_VALUE_10 0x000004d4
543#define MAC_RCV_RULE_11 0x000004d8
544#define MAC_RCV_VALUE_11 0x000004dc
545#define MAC_RCV_RULE_12 0x000004e0
546#define MAC_RCV_VALUE_12 0x000004e4
547#define MAC_RCV_RULE_13 0x000004e8
548#define MAC_RCV_VALUE_13 0x000004ec
549#define MAC_RCV_RULE_14 0x000004f0
550#define MAC_RCV_VALUE_14 0x000004f4
551#define MAC_RCV_RULE_15 0x000004f8
552#define MAC_RCV_VALUE_15 0x000004fc
553#define RCV_RULE_DISABLE_MASK 0x7fffffff
554#define MAC_RCV_RULE_CFG 0x00000500
555#define RCV_RULE_CFG_DEFAULT_CLASS 0x00000008
556#define MAC_LOW_WMARK_MAX_RX_FRAME 0x00000504
557/* 0x508 --> 0x520 unused */
558#define MAC_HASHREGU_0 0x00000520
559#define MAC_HASHREGU_1 0x00000524
560#define MAC_HASHREGU_2 0x00000528
561#define MAC_HASHREGU_3 0x0000052c
562#define MAC_EXTADDR_0_HIGH 0x00000530
563#define MAC_EXTADDR_0_LOW 0x00000534
564#define MAC_EXTADDR_1_HIGH 0x00000538
565#define MAC_EXTADDR_1_LOW 0x0000053c
566#define MAC_EXTADDR_2_HIGH 0x00000540
567#define MAC_EXTADDR_2_LOW 0x00000544
568#define MAC_EXTADDR_3_HIGH 0x00000548
569#define MAC_EXTADDR_3_LOW 0x0000054c
570#define MAC_EXTADDR_4_HIGH 0x00000550
571#define MAC_EXTADDR_4_LOW 0x00000554
572#define MAC_EXTADDR_5_HIGH 0x00000558
573#define MAC_EXTADDR_5_LOW 0x0000055c
574#define MAC_EXTADDR_6_HIGH 0x00000560
575#define MAC_EXTADDR_6_LOW 0x00000564
576#define MAC_EXTADDR_7_HIGH 0x00000568
577#define MAC_EXTADDR_7_LOW 0x0000056c
578#define MAC_EXTADDR_8_HIGH 0x00000570
579#define MAC_EXTADDR_8_LOW 0x00000574
580#define MAC_EXTADDR_9_HIGH 0x00000578
581#define MAC_EXTADDR_9_LOW 0x0000057c
582#define MAC_EXTADDR_10_HIGH 0x00000580
583#define MAC_EXTADDR_10_LOW 0x00000584
584#define MAC_EXTADDR_11_HIGH 0x00000588
585#define MAC_EXTADDR_11_LOW 0x0000058c
586#define MAC_SERDES_CFG 0x00000590
587#define MAC_SERDES_CFG_EDGE_SELECT 0x00001000
588#define MAC_SERDES_STAT 0x00000594
a9daf367
MC
589/* 0x598 --> 0x5a0 unused */
590#define MAC_PHYCFG1 0x000005a0
591#define MAC_PHYCFG1_RGMII_INT 0x00000001
bb85fbb6
MC
592#define MAC_PHYCFG1_RXCLK_TO_MASK 0x00001ff0
593#define MAC_PHYCFG1_RXCLK_TIMEOUT 0x00001000
594#define MAC_PHYCFG1_TXCLK_TO_MASK 0x01ff0000
595#define MAC_PHYCFG1_TXCLK_TIMEOUT 0x01000000
a9daf367
MC
596#define MAC_PHYCFG1_RGMII_EXT_RX_DEC 0x02000000
597#define MAC_PHYCFG1_RGMII_SND_STAT_EN 0x04000000
598#define MAC_PHYCFG1_TXC_DRV 0x20000000
599#define MAC_PHYCFG2 0x000005a4
600#define MAC_PHYCFG2_INBAND_ENABLE 0x00000001
fcb389df
MC
601#define MAC_PHYCFG2_EMODE_MASK_MASK 0x000001c0
602#define MAC_PHYCFG2_EMODE_MASK_AC131 0x000000c0
603#define MAC_PHYCFG2_EMODE_MASK_50610 0x00000100
604#define MAC_PHYCFG2_EMODE_MASK_RT8211 0x00000000
605#define MAC_PHYCFG2_EMODE_MASK_RT8201 0x000001c0
606#define MAC_PHYCFG2_EMODE_COMP_MASK 0x00000e00
607#define MAC_PHYCFG2_EMODE_COMP_AC131 0x00000600
608#define MAC_PHYCFG2_EMODE_COMP_50610 0x00000400
609#define MAC_PHYCFG2_EMODE_COMP_RT8211 0x00000800
610#define MAC_PHYCFG2_EMODE_COMP_RT8201 0x00000000
611#define MAC_PHYCFG2_FMODE_MASK_MASK 0x00007000
612#define MAC_PHYCFG2_FMODE_MASK_AC131 0x00006000
613#define MAC_PHYCFG2_FMODE_MASK_50610 0x00004000
614#define MAC_PHYCFG2_FMODE_MASK_RT8211 0x00000000
615#define MAC_PHYCFG2_FMODE_MASK_RT8201 0x00007000
616#define MAC_PHYCFG2_FMODE_COMP_MASK 0x00038000
617#define MAC_PHYCFG2_FMODE_COMP_AC131 0x00030000
618#define MAC_PHYCFG2_FMODE_COMP_50610 0x00008000
619#define MAC_PHYCFG2_FMODE_COMP_RT8211 0x00038000
620#define MAC_PHYCFG2_FMODE_COMP_RT8201 0x00000000
621#define MAC_PHYCFG2_GMODE_MASK_MASK 0x001c0000
622#define MAC_PHYCFG2_GMODE_MASK_AC131 0x001c0000
623#define MAC_PHYCFG2_GMODE_MASK_50610 0x00100000
624#define MAC_PHYCFG2_GMODE_MASK_RT8211 0x00000000
625#define MAC_PHYCFG2_GMODE_MASK_RT8201 0x001c0000
626#define MAC_PHYCFG2_GMODE_COMP_MASK 0x00e00000
627#define MAC_PHYCFG2_GMODE_COMP_AC131 0x00e00000
628#define MAC_PHYCFG2_GMODE_COMP_50610 0x00000000
629#define MAC_PHYCFG2_GMODE_COMP_RT8211 0x00200000
630#define MAC_PHYCFG2_GMODE_COMP_RT8201 0x00000000
631#define MAC_PHYCFG2_ACT_MASK_MASK 0x03000000
632#define MAC_PHYCFG2_ACT_MASK_AC131 0x03000000
633#define MAC_PHYCFG2_ACT_MASK_50610 0x01000000
634#define MAC_PHYCFG2_ACT_MASK_RT8211 0x03000000
635#define MAC_PHYCFG2_ACT_MASK_RT8201 0x01000000
636#define MAC_PHYCFG2_ACT_COMP_MASK 0x0c000000
637#define MAC_PHYCFG2_ACT_COMP_AC131 0x00000000
638#define MAC_PHYCFG2_ACT_COMP_50610 0x00000000
639#define MAC_PHYCFG2_ACT_COMP_RT8211 0x00000000
640#define MAC_PHYCFG2_ACT_COMP_RT8201 0x08000000
641#define MAC_PHYCFG2_QUAL_MASK_MASK 0x30000000
642#define MAC_PHYCFG2_QUAL_MASK_AC131 0x30000000
643#define MAC_PHYCFG2_QUAL_MASK_50610 0x30000000
644#define MAC_PHYCFG2_QUAL_MASK_RT8211 0x30000000
645#define MAC_PHYCFG2_QUAL_MASK_RT8201 0x30000000
646#define MAC_PHYCFG2_QUAL_COMP_MASK 0xc0000000
647#define MAC_PHYCFG2_QUAL_COMP_AC131 0x00000000
648#define MAC_PHYCFG2_QUAL_COMP_50610 0x00000000
649#define MAC_PHYCFG2_QUAL_COMP_RT8211 0x00000000
650#define MAC_PHYCFG2_QUAL_COMP_RT8201 0x00000000
651#define MAC_PHYCFG2_50610_LED_MODES \
652 (MAC_PHYCFG2_EMODE_MASK_50610 | \
653 MAC_PHYCFG2_EMODE_COMP_50610 | \
654 MAC_PHYCFG2_FMODE_MASK_50610 | \
655 MAC_PHYCFG2_FMODE_COMP_50610 | \
656 MAC_PHYCFG2_GMODE_MASK_50610 | \
657 MAC_PHYCFG2_GMODE_COMP_50610 | \
658 MAC_PHYCFG2_ACT_MASK_50610 | \
659 MAC_PHYCFG2_ACT_COMP_50610 | \
660 MAC_PHYCFG2_QUAL_MASK_50610 | \
661 MAC_PHYCFG2_QUAL_COMP_50610)
662#define MAC_PHYCFG2_AC131_LED_MODES \
663 (MAC_PHYCFG2_EMODE_MASK_AC131 | \
664 MAC_PHYCFG2_EMODE_COMP_AC131 | \
665 MAC_PHYCFG2_FMODE_MASK_AC131 | \
666 MAC_PHYCFG2_FMODE_COMP_AC131 | \
667 MAC_PHYCFG2_GMODE_MASK_AC131 | \
668 MAC_PHYCFG2_GMODE_COMP_AC131 | \
669 MAC_PHYCFG2_ACT_MASK_AC131 | \
670 MAC_PHYCFG2_ACT_COMP_AC131 | \
671 MAC_PHYCFG2_QUAL_MASK_AC131 | \
672 MAC_PHYCFG2_QUAL_COMP_AC131)
673#define MAC_PHYCFG2_RTL8211C_LED_MODES \
674 (MAC_PHYCFG2_EMODE_MASK_RT8211 | \
675 MAC_PHYCFG2_EMODE_COMP_RT8211 | \
676 MAC_PHYCFG2_FMODE_MASK_RT8211 | \
677 MAC_PHYCFG2_FMODE_COMP_RT8211 | \
678 MAC_PHYCFG2_GMODE_MASK_RT8211 | \
679 MAC_PHYCFG2_GMODE_COMP_RT8211 | \
680 MAC_PHYCFG2_ACT_MASK_RT8211 | \
681 MAC_PHYCFG2_ACT_COMP_RT8211 | \
682 MAC_PHYCFG2_QUAL_MASK_RT8211 | \
683 MAC_PHYCFG2_QUAL_COMP_RT8211)
684#define MAC_PHYCFG2_RTL8201E_LED_MODES \
685 (MAC_PHYCFG2_EMODE_MASK_RT8201 | \
686 MAC_PHYCFG2_EMODE_COMP_RT8201 | \
687 MAC_PHYCFG2_FMODE_MASK_RT8201 | \
688 MAC_PHYCFG2_FMODE_COMP_RT8201 | \
689 MAC_PHYCFG2_GMODE_MASK_RT8201 | \
690 MAC_PHYCFG2_GMODE_COMP_RT8201 | \
691 MAC_PHYCFG2_ACT_MASK_RT8201 | \
692 MAC_PHYCFG2_ACT_COMP_RT8201 | \
693 MAC_PHYCFG2_QUAL_MASK_RT8201 | \
694 MAC_PHYCFG2_QUAL_COMP_RT8201)
a9daf367
MC
695#define MAC_EXT_RGMII_MODE 0x000005a8
696#define MAC_RGMII_MODE_TX_ENABLE 0x00000001
697#define MAC_RGMII_MODE_TX_LOWPWR 0x00000002
698#define MAC_RGMII_MODE_TX_RESET 0x00000004
699#define MAC_RGMII_MODE_RX_INT_B 0x00000100
700#define MAC_RGMII_MODE_RX_QUALITY 0x00000200
701#define MAC_RGMII_MODE_RX_ACTIVITY 0x00000400
702#define MAC_RGMII_MODE_RX_ENG_DET 0x00000800
703/* 0x5ac --> 0x5b0 unused */
a4e2b347
MC
704#define SERDES_RX_CTRL 0x000005b0 /* 5780/5714 only */
705#define SERDES_RX_SIG_DETECT 0x00000400
1da177e4
LT
706#define SG_DIG_CTRL 0x000005b0
707#define SG_DIG_USING_HW_AUTONEG 0x80000000
708#define SG_DIG_SOFT_RESET 0x40000000
709#define SG_DIG_DISABLE_LINKRDY 0x20000000
710#define SG_DIG_CRC16_CLEAR_N 0x01000000
711#define SG_DIG_EN10B 0x00800000
712#define SG_DIG_CLEAR_STATUS 0x00400000
713#define SG_DIG_LOCAL_DUPLEX_STATUS 0x00200000
714#define SG_DIG_LOCAL_LINK_STATUS 0x00100000
715#define SG_DIG_SPEED_STATUS_MASK 0x000c0000
716#define SG_DIG_SPEED_STATUS_SHIFT 18
717#define SG_DIG_JUMBO_PACKET_DISABLE 0x00020000
718#define SG_DIG_RESTART_AUTONEG 0x00010000
719#define SG_DIG_FIBER_MODE 0x00008000
720#define SG_DIG_REMOTE_FAULT_MASK 0x00006000
721#define SG_DIG_PAUSE_MASK 0x00001800
c98f6e3b
MC
722#define SG_DIG_PAUSE_CAP 0x00000800
723#define SG_DIG_ASYM_PAUSE 0x00001000
1da177e4
LT
724#define SG_DIG_GBIC_ENABLE 0x00000400
725#define SG_DIG_CHECK_END_ENABLE 0x00000200
726#define SG_DIG_SGMII_AUTONEG_TIMER 0x00000100
727#define SG_DIG_CLOCK_PHASE_SELECT 0x00000080
728#define SG_DIG_GMII_INPUT_SELECT 0x00000040
729#define SG_DIG_MRADV_CRC16_SELECT 0x00000020
730#define SG_DIG_COMMA_DETECT_ENABLE 0x00000010
731#define SG_DIG_AUTONEG_TIMER_REDUCE 0x00000008
732#define SG_DIG_AUTONEG_LOW_ENABLE 0x00000004
733#define SG_DIG_REMOTE_LOOPBACK 0x00000002
734#define SG_DIG_LOOPBACK 0x00000001
c98f6e3b
MC
735#define SG_DIG_COMMON_SETUP (SG_DIG_CRC16_CLEAR_N | \
736 SG_DIG_LOCAL_DUPLEX_STATUS | \
737 SG_DIG_LOCAL_LINK_STATUS | \
738 (0x2 << SG_DIG_SPEED_STATUS_SHIFT) | \
739 SG_DIG_FIBER_MODE | SG_DIG_GBIC_ENABLE)
1da177e4
LT
740#define SG_DIG_STATUS 0x000005b4
741#define SG_DIG_CRC16_BUS_MASK 0xffff0000
742#define SG_DIG_PARTNER_FAULT_MASK 0x00600000 /* If !MRADV_CRC16_SELECT */
743#define SG_DIG_PARTNER_ASYM_PAUSE 0x00100000 /* If !MRADV_CRC16_SELECT */
744#define SG_DIG_PARTNER_PAUSE_CAPABLE 0x00080000 /* If !MRADV_CRC16_SELECT */
745#define SG_DIG_PARTNER_HALF_DUPLEX 0x00040000 /* If !MRADV_CRC16_SELECT */
746#define SG_DIG_PARTNER_FULL_DUPLEX 0x00020000 /* If !MRADV_CRC16_SELECT */
747#define SG_DIG_PARTNER_NEXT_PAGE 0x00010000 /* If !MRADV_CRC16_SELECT */
748#define SG_DIG_AUTONEG_STATE_MASK 0x00000ff0
882e9793 749#define SG_DIG_IS_SERDES 0x00000100
1da177e4
LT
750#define SG_DIG_COMMA_DETECTOR 0x00000008
751#define SG_DIG_MAC_ACK_STATUS 0x00000004
752#define SG_DIG_AUTONEG_COMPLETE 0x00000002
753#define SG_DIG_AUTONEG_ERROR 0x00000001
754/* 0x5b8 --> 0x600 unused */
755#define MAC_TX_MAC_STATE_BASE 0x00000600 /* 16 bytes */
756#define MAC_RX_MAC_STATE_BASE 0x00000610 /* 20 bytes */
baf8a94a
MC
757/* 0x624 --> 0x670 unused */
758
759#define MAC_RSS_INDIR_TBL_0 0x00000630
760
761#define MAC_RSS_HASH_KEY_0 0x00000670
762#define MAC_RSS_HASH_KEY_1 0x00000674
763#define MAC_RSS_HASH_KEY_2 0x00000678
764#define MAC_RSS_HASH_KEY_3 0x0000067c
765#define MAC_RSS_HASH_KEY_4 0x00000680
766#define MAC_RSS_HASH_KEY_5 0x00000684
767#define MAC_RSS_HASH_KEY_6 0x00000688
768#define MAC_RSS_HASH_KEY_7 0x0000068c
769#define MAC_RSS_HASH_KEY_8 0x00000690
770#define MAC_RSS_HASH_KEY_9 0x00000694
771/* 0x698 --> 0x800 unused */
772
1da177e4
LT
773#define MAC_TX_STATS_OCTETS 0x00000800
774#define MAC_TX_STATS_RESV1 0x00000804
775#define MAC_TX_STATS_COLLISIONS 0x00000808
776#define MAC_TX_STATS_XON_SENT 0x0000080c
777#define MAC_TX_STATS_XOFF_SENT 0x00000810
778#define MAC_TX_STATS_RESV2 0x00000814
779#define MAC_TX_STATS_MAC_ERRORS 0x00000818
780#define MAC_TX_STATS_SINGLE_COLLISIONS 0x0000081c
781#define MAC_TX_STATS_MULT_COLLISIONS 0x00000820
782#define MAC_TX_STATS_DEFERRED 0x00000824
783#define MAC_TX_STATS_RESV3 0x00000828
784#define MAC_TX_STATS_EXCESSIVE_COL 0x0000082c
785#define MAC_TX_STATS_LATE_COL 0x00000830
786#define MAC_TX_STATS_RESV4_1 0x00000834
787#define MAC_TX_STATS_RESV4_2 0x00000838
788#define MAC_TX_STATS_RESV4_3 0x0000083c
789#define MAC_TX_STATS_RESV4_4 0x00000840
790#define MAC_TX_STATS_RESV4_5 0x00000844
791#define MAC_TX_STATS_RESV4_6 0x00000848
792#define MAC_TX_STATS_RESV4_7 0x0000084c
793#define MAC_TX_STATS_RESV4_8 0x00000850
794#define MAC_TX_STATS_RESV4_9 0x00000854
795#define MAC_TX_STATS_RESV4_10 0x00000858
796#define MAC_TX_STATS_RESV4_11 0x0000085c
797#define MAC_TX_STATS_RESV4_12 0x00000860
798#define MAC_TX_STATS_RESV4_13 0x00000864
799#define MAC_TX_STATS_RESV4_14 0x00000868
800#define MAC_TX_STATS_UCAST 0x0000086c
801#define MAC_TX_STATS_MCAST 0x00000870
802#define MAC_TX_STATS_BCAST 0x00000874
803#define MAC_TX_STATS_RESV5_1 0x00000878
804#define MAC_TX_STATS_RESV5_2 0x0000087c
805#define MAC_RX_STATS_OCTETS 0x00000880
806#define MAC_RX_STATS_RESV1 0x00000884
807#define MAC_RX_STATS_FRAGMENTS 0x00000888
808#define MAC_RX_STATS_UCAST 0x0000088c
809#define MAC_RX_STATS_MCAST 0x00000890
810#define MAC_RX_STATS_BCAST 0x00000894
811#define MAC_RX_STATS_FCS_ERRORS 0x00000898
812#define MAC_RX_STATS_ALIGN_ERRORS 0x0000089c
813#define MAC_RX_STATS_XON_PAUSE_RECVD 0x000008a0
814#define MAC_RX_STATS_XOFF_PAUSE_RECVD 0x000008a4
815#define MAC_RX_STATS_MAC_CTRL_RECVD 0x000008a8
816#define MAC_RX_STATS_XOFF_ENTERED 0x000008ac
817#define MAC_RX_STATS_FRAME_TOO_LONG 0x000008b0
818#define MAC_RX_STATS_JABBERS 0x000008b4
819#define MAC_RX_STATS_UNDERSIZE 0x000008b8
820/* 0x8bc --> 0xc00 unused */
821
822/* Send data initiator control registers */
823#define SNDDATAI_MODE 0x00000c00
824#define SNDDATAI_MODE_RESET 0x00000001
825#define SNDDATAI_MODE_ENABLE 0x00000002
826#define SNDDATAI_MODE_STAT_OFLOW_ENAB 0x00000004
827#define SNDDATAI_STATUS 0x00000c04
828#define SNDDATAI_STATUS_STAT_OFLOW 0x00000004
829#define SNDDATAI_STATSCTRL 0x00000c08
830#define SNDDATAI_SCTRL_ENABLE 0x00000001
831#define SNDDATAI_SCTRL_FASTUPD 0x00000002
832#define SNDDATAI_SCTRL_CLEAR 0x00000004
833#define SNDDATAI_SCTRL_FLUSH 0x00000008
834#define SNDDATAI_SCTRL_FORCE_ZERO 0x00000010
835#define SNDDATAI_STATSENAB 0x00000c0c
836#define SNDDATAI_STATSINCMASK 0x00000c10
b5d3772c
MC
837#define ISO_PKT_TX 0x00000c20
838/* 0xc24 --> 0xc80 unused */
1da177e4
LT
839#define SNDDATAI_COS_CNT_0 0x00000c80
840#define SNDDATAI_COS_CNT_1 0x00000c84
841#define SNDDATAI_COS_CNT_2 0x00000c88
842#define SNDDATAI_COS_CNT_3 0x00000c8c
843#define SNDDATAI_COS_CNT_4 0x00000c90
844#define SNDDATAI_COS_CNT_5 0x00000c94
845#define SNDDATAI_COS_CNT_6 0x00000c98
846#define SNDDATAI_COS_CNT_7 0x00000c9c
847#define SNDDATAI_COS_CNT_8 0x00000ca0
848#define SNDDATAI_COS_CNT_9 0x00000ca4
849#define SNDDATAI_COS_CNT_10 0x00000ca8
850#define SNDDATAI_COS_CNT_11 0x00000cac
851#define SNDDATAI_COS_CNT_12 0x00000cb0
852#define SNDDATAI_COS_CNT_13 0x00000cb4
853#define SNDDATAI_COS_CNT_14 0x00000cb8
854#define SNDDATAI_COS_CNT_15 0x00000cbc
855#define SNDDATAI_DMA_RDQ_FULL_CNT 0x00000cc0
856#define SNDDATAI_DMA_PRIO_RDQ_FULL_CNT 0x00000cc4
857#define SNDDATAI_SDCQ_FULL_CNT 0x00000cc8
858#define SNDDATAI_NICRNG_SSND_PIDX_CNT 0x00000ccc
859#define SNDDATAI_STATS_UPDATED_CNT 0x00000cd0
860#define SNDDATAI_INTERRUPTS_CNT 0x00000cd4
861#define SNDDATAI_AVOID_INTERRUPTS_CNT 0x00000cd8
862#define SNDDATAI_SND_THRESH_HIT_CNT 0x00000cdc
863/* 0xce0 --> 0x1000 unused */
864
865/* Send data completion control registers */
866#define SNDDATAC_MODE 0x00001000
867#define SNDDATAC_MODE_RESET 0x00000001
868#define SNDDATAC_MODE_ENABLE 0x00000002
9936bcf6 869#define SNDDATAC_MODE_CDELAY 0x00000010
1da177e4
LT
870/* 0x1004 --> 0x1400 unused */
871
872/* Send BD ring selector */
873#define SNDBDS_MODE 0x00001400
874#define SNDBDS_MODE_RESET 0x00000001
875#define SNDBDS_MODE_ENABLE 0x00000002
876#define SNDBDS_MODE_ATTN_ENABLE 0x00000004
877#define SNDBDS_STATUS 0x00001404
878#define SNDBDS_STATUS_ERROR_ATTN 0x00000004
879#define SNDBDS_HWDIAG 0x00001408
880/* 0x140c --> 0x1440 */
881#define SNDBDS_SEL_CON_IDX_0 0x00001440
882#define SNDBDS_SEL_CON_IDX_1 0x00001444
883#define SNDBDS_SEL_CON_IDX_2 0x00001448
884#define SNDBDS_SEL_CON_IDX_3 0x0000144c
885#define SNDBDS_SEL_CON_IDX_4 0x00001450
886#define SNDBDS_SEL_CON_IDX_5 0x00001454
887#define SNDBDS_SEL_CON_IDX_6 0x00001458
888#define SNDBDS_SEL_CON_IDX_7 0x0000145c
889#define SNDBDS_SEL_CON_IDX_8 0x00001460
890#define SNDBDS_SEL_CON_IDX_9 0x00001464
891#define SNDBDS_SEL_CON_IDX_10 0x00001468
892#define SNDBDS_SEL_CON_IDX_11 0x0000146c
893#define SNDBDS_SEL_CON_IDX_12 0x00001470
894#define SNDBDS_SEL_CON_IDX_13 0x00001474
895#define SNDBDS_SEL_CON_IDX_14 0x00001478
896#define SNDBDS_SEL_CON_IDX_15 0x0000147c
897/* 0x1480 --> 0x1800 unused */
898
899/* Send BD initiator control registers */
900#define SNDBDI_MODE 0x00001800
901#define SNDBDI_MODE_RESET 0x00000001
902#define SNDBDI_MODE_ENABLE 0x00000002
903#define SNDBDI_MODE_ATTN_ENABLE 0x00000004
fe5f5787 904#define SNDBDI_MODE_MULTI_TXQ_EN 0x00000020
1da177e4
LT
905#define SNDBDI_STATUS 0x00001804
906#define SNDBDI_STATUS_ERROR_ATTN 0x00000004
907#define SNDBDI_IN_PROD_IDX_0 0x00001808
908#define SNDBDI_IN_PROD_IDX_1 0x0000180c
909#define SNDBDI_IN_PROD_IDX_2 0x00001810
910#define SNDBDI_IN_PROD_IDX_3 0x00001814
911#define SNDBDI_IN_PROD_IDX_4 0x00001818
912#define SNDBDI_IN_PROD_IDX_5 0x0000181c
913#define SNDBDI_IN_PROD_IDX_6 0x00001820
914#define SNDBDI_IN_PROD_IDX_7 0x00001824
915#define SNDBDI_IN_PROD_IDX_8 0x00001828
916#define SNDBDI_IN_PROD_IDX_9 0x0000182c
917#define SNDBDI_IN_PROD_IDX_10 0x00001830
918#define SNDBDI_IN_PROD_IDX_11 0x00001834
919#define SNDBDI_IN_PROD_IDX_12 0x00001838
920#define SNDBDI_IN_PROD_IDX_13 0x0000183c
921#define SNDBDI_IN_PROD_IDX_14 0x00001840
922#define SNDBDI_IN_PROD_IDX_15 0x00001844
923/* 0x1848 --> 0x1c00 unused */
924
925/* Send BD completion control registers */
926#define SNDBDC_MODE 0x00001c00
927#define SNDBDC_MODE_RESET 0x00000001
928#define SNDBDC_MODE_ENABLE 0x00000002
929#define SNDBDC_MODE_ATTN_ENABLE 0x00000004
930/* 0x1c04 --> 0x2000 unused */
931
932/* Receive list placement control registers */
933#define RCVLPC_MODE 0x00002000
934#define RCVLPC_MODE_RESET 0x00000001
935#define RCVLPC_MODE_ENABLE 0x00000002
936#define RCVLPC_MODE_CLASS0_ATTN_ENAB 0x00000004
937#define RCVLPC_MODE_MAPOOR_AATTN_ENAB 0x00000008
938#define RCVLPC_MODE_STAT_OFLOW_ENAB 0x00000010
939#define RCVLPC_STATUS 0x00002004
940#define RCVLPC_STATUS_CLASS0 0x00000004
941#define RCVLPC_STATUS_MAPOOR 0x00000008
942#define RCVLPC_STATUS_STAT_OFLOW 0x00000010
943#define RCVLPC_LOCK 0x00002008
944#define RCVLPC_LOCK_REQ_MASK 0x0000ffff
945#define RCVLPC_LOCK_REQ_SHIFT 0
946#define RCVLPC_LOCK_GRANT_MASK 0xffff0000
947#define RCVLPC_LOCK_GRANT_SHIFT 16
948#define RCVLPC_NON_EMPTY_BITS 0x0000200c
949#define RCVLPC_NON_EMPTY_BITS_MASK 0x0000ffff
950#define RCVLPC_CONFIG 0x00002010
951#define RCVLPC_STATSCTRL 0x00002014
952#define RCVLPC_STATSCTRL_ENABLE 0x00000001
953#define RCVLPC_STATSCTRL_FASTUPD 0x00000002
954#define RCVLPC_STATS_ENABLE 0x00002018
255ca311 955#define RCVLPC_STATSENAB_ASF_FIX 0x00000002
1661394e 956#define RCVLPC_STATSENAB_DACK_FIX 0x00040000
1da177e4
LT
957#define RCVLPC_STATSENAB_LNGBRST_RFIX 0x00400000
958#define RCVLPC_STATS_INCMASK 0x0000201c
959/* 0x2020 --> 0x2100 unused */
960#define RCVLPC_SELLST_BASE 0x00002100 /* 16 16-byte entries */
961#define SELLST_TAIL 0x00000004
962#define SELLST_CONT 0x00000008
963#define SELLST_UNUSED 0x0000000c
964#define RCVLPC_COS_CNTL_BASE 0x00002200 /* 16 4-byte entries */
965#define RCVLPC_DROP_FILTER_CNT 0x00002240
966#define RCVLPC_DMA_WQ_FULL_CNT 0x00002244
967#define RCVLPC_DMA_HIPRIO_WQ_FULL_CNT 0x00002248
968#define RCVLPC_NO_RCV_BD_CNT 0x0000224c
969#define RCVLPC_IN_DISCARDS_CNT 0x00002250
970#define RCVLPC_IN_ERRORS_CNT 0x00002254
971#define RCVLPC_RCV_THRESH_HIT_CNT 0x00002258
972/* 0x225c --> 0x2400 unused */
973
974/* Receive Data and Receive BD Initiator Control */
975#define RCVDBDI_MODE 0x00002400
976#define RCVDBDI_MODE_RESET 0x00000001
977#define RCVDBDI_MODE_ENABLE 0x00000002
978#define RCVDBDI_MODE_JUMBOBD_NEEDED 0x00000004
979#define RCVDBDI_MODE_FRM_TOO_BIG 0x00000008
980#define RCVDBDI_MODE_INV_RING_SZ 0x00000010
7cb32cf2 981#define RCVDBDI_MODE_LRG_RING_SZ 0x00010000
1da177e4
LT
982#define RCVDBDI_STATUS 0x00002404
983#define RCVDBDI_STATUS_JUMBOBD_NEEDED 0x00000004
984#define RCVDBDI_STATUS_FRM_TOO_BIG 0x00000008
985#define RCVDBDI_STATUS_INV_RING_SZ 0x00000010
986#define RCVDBDI_SPLIT_FRAME_MINSZ 0x00002408
987/* 0x240c --> 0x2440 unused */
988#define RCVDBDI_JUMBO_BD 0x00002440 /* TG3_BDINFO_... */
989#define RCVDBDI_STD_BD 0x00002450 /* TG3_BDINFO_... */
990#define RCVDBDI_MINI_BD 0x00002460 /* TG3_BDINFO_... */
991#define RCVDBDI_JUMBO_CON_IDX 0x00002470
992#define RCVDBDI_STD_CON_IDX 0x00002474
993#define RCVDBDI_MINI_CON_IDX 0x00002478
994/* 0x247c --> 0x2480 unused */
995#define RCVDBDI_BD_PROD_IDX_0 0x00002480
996#define RCVDBDI_BD_PROD_IDX_1 0x00002484
997#define RCVDBDI_BD_PROD_IDX_2 0x00002488
998#define RCVDBDI_BD_PROD_IDX_3 0x0000248c
999#define RCVDBDI_BD_PROD_IDX_4 0x00002490
1000#define RCVDBDI_BD_PROD_IDX_5 0x00002494
1001#define RCVDBDI_BD_PROD_IDX_6 0x00002498
1002#define RCVDBDI_BD_PROD_IDX_7 0x0000249c
1003#define RCVDBDI_BD_PROD_IDX_8 0x000024a0
1004#define RCVDBDI_BD_PROD_IDX_9 0x000024a4
1005#define RCVDBDI_BD_PROD_IDX_10 0x000024a8
1006#define RCVDBDI_BD_PROD_IDX_11 0x000024ac
1007#define RCVDBDI_BD_PROD_IDX_12 0x000024b0
1008#define RCVDBDI_BD_PROD_IDX_13 0x000024b4
1009#define RCVDBDI_BD_PROD_IDX_14 0x000024b8
1010#define RCVDBDI_BD_PROD_IDX_15 0x000024bc
1011#define RCVDBDI_HWDIAG 0x000024c0
1012/* 0x24c4 --> 0x2800 unused */
1013
1014/* Receive Data Completion Control */
1015#define RCVDCC_MODE 0x00002800
1016#define RCVDCC_MODE_RESET 0x00000001
1017#define RCVDCC_MODE_ENABLE 0x00000002
1018#define RCVDCC_MODE_ATTN_ENABLE 0x00000004
1019/* 0x2804 --> 0x2c00 unused */
1020
1021/* Receive BD Initiator Control Registers */
1022#define RCVBDI_MODE 0x00002c00
1023#define RCVBDI_MODE_RESET 0x00000001
1024#define RCVBDI_MODE_ENABLE 0x00000002
1025#define RCVBDI_MODE_RCB_ATTN_ENAB 0x00000004
1026#define RCVBDI_STATUS 0x00002c04
1027#define RCVBDI_STATUS_RCB_ATTN 0x00000004
1028#define RCVBDI_JUMBO_PROD_IDX 0x00002c08
1029#define RCVBDI_STD_PROD_IDX 0x00002c0c
1030#define RCVBDI_MINI_PROD_IDX 0x00002c10
1031#define RCVBDI_MINI_THRESH 0x00002c14
1032#define RCVBDI_STD_THRESH 0x00002c18
1033#define RCVBDI_JUMBO_THRESH 0x00002c1c
f6eb9b1f
MC
1034/* 0x2c20 --> 0x2d00 unused */
1035
1036#define STD_REPLENISH_LWM 0x00002d00
1037#define JMB_REPLENISH_LWM 0x00002d04
1038/* 0x2d08 --> 0x3000 unused */
1da177e4
LT
1039
1040/* Receive BD Completion Control Registers */
1041#define RCVCC_MODE 0x00003000
1042#define RCVCC_MODE_RESET 0x00000001
1043#define RCVCC_MODE_ENABLE 0x00000002
1044#define RCVCC_MODE_ATTN_ENABLE 0x00000004
1045#define RCVCC_STATUS 0x00003004
1046#define RCVCC_STATUS_ERROR_ATTN 0x00000004
1047#define RCVCC_JUMP_PROD_IDX 0x00003008
1048#define RCVCC_STD_PROD_IDX 0x0000300c
1049#define RCVCC_MINI_PROD_IDX 0x00003010
1050/* 0x3014 --> 0x3400 unused */
1051
1052/* Receive list selector control registers */
1053#define RCVLSC_MODE 0x00003400
1054#define RCVLSC_MODE_RESET 0x00000001
1055#define RCVLSC_MODE_ENABLE 0x00000002
1056#define RCVLSC_MODE_ATTN_ENABLE 0x00000004
1057#define RCVLSC_STATUS 0x00003404
1058#define RCVLSC_STATUS_ERROR_ATTN 0x00000004
d30cdd28
MC
1059/* 0x3408 --> 0x3600 unused */
1060
1061/* CPMU registers */
1062#define TG3_CPMU_CTRL 0x00003600
1063#define CPMU_CTRL_LINK_IDLE_MODE 0x00000200
1064#define CPMU_CTRL_LINK_AWARE_MODE 0x00000400
9936bcf6 1065#define CPMU_CTRL_LINK_SPEED_MODE 0x00004000
b2a5c19c 1066#define CPMU_CTRL_GPHY_10MB_RXONLY 0x00010000
9acb961e
MC
1067#define TG3_CPMU_LSPD_10MB_CLK 0x00003604
1068#define CPMU_LSPD_10MB_MACCLK_MASK 0x001f0000
1069#define CPMU_LSPD_10MB_MACCLK_6_25 0x00130000
1070/* 0x3608 --> 0x360c unused */
ce057f01
MC
1071
1072#define TG3_CPMU_LSPD_1000MB_CLK 0x0000360c
1073#define CPMU_LSPD_1000MB_MACCLK_62_5 0x00000000
1074#define CPMU_LSPD_1000MB_MACCLK_12_5 0x00110000
1075#define CPMU_LSPD_1000MB_MACCLK_MASK 0x001f0000
9acb961e
MC
1076#define TG3_CPMU_LNK_AWARE_PWRMD 0x00003610
1077#define CPMU_LNK_AWARE_MACCLK_MASK 0x001f0000
1078#define CPMU_LNK_AWARE_MACCLK_6_25 0x00130000
1079/* 0x3614 --> 0x361c unused */
1080
1081#define TG3_CPMU_HST_ACC 0x0000361c
1082#define CPMU_HST_ACC_MACCLK_MASK 0x001f0000
1083#define CPMU_HST_ACC_MACCLK_6_25 0x00130000
9c7df915 1084/* 0x3620 --> 0x3630 unused */
aa6c91fe
MC
1085
1086#define TG3_CPMU_CLCK_STAT 0x00003630
1087#define CPMU_CLCK_STAT_MAC_CLCK_MASK 0x001f0000
1088#define CPMU_CLCK_STAT_MAC_CLCK_62_5 0x00000000
1089#define CPMU_CLCK_STAT_MAC_CLCK_12_5 0x00110000
1090#define CPMU_CLCK_STAT_MAC_CLCK_6_25 0x00130000
1091/* 0x3634 --> 0x365c unused */
9936bcf6
MC
1092
1093#define TG3_CPMU_MUTEX_REQ 0x0000365c
1094#define CPMU_MUTEX_REQ_DRIVER 0x00001000
1095#define TG3_CPMU_MUTEX_GNT 0x00003660
1096#define CPMU_MUTEX_GNT_DRIVER 0x00001000
d1ec96af
MC
1097#define TG3_CPMU_PHY_STRAP 0x00003664
1098#define TG3_CPMU_PHY_STRAP_IS_SERDES 0x00000020
52b02d04
MC
1099/* 0x3664 --> 0x36b0 unused */
1100
1101#define TG3_CPMU_EEE_MODE 0x000036b0
a386b901
MC
1102#define TG3_CPMU_EEEMD_APE_TX_DET_EN 0x00000004
1103#define TG3_CPMU_EEEMD_ERLY_L1_XIT_DET 0x00000008
1104#define TG3_CPMU_EEEMD_SND_IDX_DET_EN 0x00000040
1105#define TG3_CPMU_EEEMD_LPI_ENABLE 0x00000080
1106#define TG3_CPMU_EEEMD_LPI_IN_TX 0x00000100
1107#define TG3_CPMU_EEEMD_LPI_IN_RX 0x00000200
1108#define TG3_CPMU_EEEMD_EEE_ENABLE 0x00100000
1109#define TG3_CPMU_EEE_DBTMR1 0x000036b4
1110#define TG3_CPMU_DBTMR1_PCIEXIT_2047US 0x07ff0000
1111#define TG3_CPMU_DBTMR1_LNKIDLE_2047US 0x000070ff
1112#define TG3_CPMU_EEE_DBTMR2 0x000036b8
d7f2ab20 1113#define TG3_CPMU_DBTMR2_APE_TX_2047US 0x07ff0000
a386b901 1114#define TG3_CPMU_DBTMR2_TXIDXEQ_2047US 0x000070ff
52b02d04
MC
1115#define TG3_CPMU_EEE_LNKIDL_CTRL 0x000036bc
1116#define TG3_CPMU_EEE_LNKIDL_PCIE_NL0 0x01000000
1117#define TG3_CPMU_EEE_LNKIDL_UART_IDL 0x00000004
1118/* 0x36c0 --> 0x36d0 unused */
1119
1120#define TG3_CPMU_EEE_CTRL 0x000036d0
1121#define TG3_CPMU_EEE_CTRL_EXIT_16_5_US 0x0000019d
1122#define TG3_CPMU_EEE_CTRL_EXIT_36_US 0x00000384
1123#define TG3_CPMU_EEE_CTRL_EXIT_20_1_US 0x000001f8
1124/* 0x36d4 --> 0x3800 unused */
1da177e4
LT
1125
1126/* Mbuf cluster free registers */
1127#define MBFREE_MODE 0x00003800
1128#define MBFREE_MODE_RESET 0x00000001
1129#define MBFREE_MODE_ENABLE 0x00000002
1130#define MBFREE_STATUS 0x00003804
1131/* 0x3808 --> 0x3c00 unused */
1132
1133/* Host coalescing control registers */
1134#define HOSTCC_MODE 0x00003c00
1135#define HOSTCC_MODE_RESET 0x00000001
1136#define HOSTCC_MODE_ENABLE 0x00000002
1137#define HOSTCC_MODE_ATTN 0x00000004
1138#define HOSTCC_MODE_NOW 0x00000008
1139#define HOSTCC_MODE_FULL_STATUS 0x00000000
1140#define HOSTCC_MODE_64BYTE 0x00000080
1141#define HOSTCC_MODE_32BYTE 0x00000100
1142#define HOSTCC_MODE_CLRTICK_RXBD 0x00000200
1143#define HOSTCC_MODE_CLRTICK_TXBD 0x00000400
1144#define HOSTCC_MODE_NOINT_ON_NOW 0x00000800
1145#define HOSTCC_MODE_NOINT_ON_FORCE 0x00001000
fd2ce37f 1146#define HOSTCC_MODE_COAL_VEC1_NOW 0x00002000
1da177e4
LT
1147#define HOSTCC_STATUS 0x00003c04
1148#define HOSTCC_STATUS_ERROR_ATTN 0x00000004
1149#define HOSTCC_RXCOL_TICKS 0x00003c08
1150#define LOW_RXCOL_TICKS 0x00000032
15f9850d 1151#define LOW_RXCOL_TICKS_CLRTCKS 0x00000014
1da177e4
LT
1152#define DEFAULT_RXCOL_TICKS 0x00000048
1153#define HIGH_RXCOL_TICKS 0x00000096
d244c892 1154#define MAX_RXCOL_TICKS 0x000003ff
1da177e4
LT
1155#define HOSTCC_TXCOL_TICKS 0x00003c0c
1156#define LOW_TXCOL_TICKS 0x00000096
15f9850d 1157#define LOW_TXCOL_TICKS_CLRTCKS 0x00000048
1da177e4
LT
1158#define DEFAULT_TXCOL_TICKS 0x0000012c
1159#define HIGH_TXCOL_TICKS 0x00000145
d244c892 1160#define MAX_TXCOL_TICKS 0x000003ff
1da177e4
LT
1161#define HOSTCC_RXMAX_FRAMES 0x00003c10
1162#define LOW_RXMAX_FRAMES 0x00000005
1163#define DEFAULT_RXMAX_FRAMES 0x00000008
1164#define HIGH_RXMAX_FRAMES 0x00000012
d244c892 1165#define MAX_RXMAX_FRAMES 0x000000ff
1da177e4
LT
1166#define HOSTCC_TXMAX_FRAMES 0x00003c14
1167#define LOW_TXMAX_FRAMES 0x00000035
1168#define DEFAULT_TXMAX_FRAMES 0x0000004b
1169#define HIGH_TXMAX_FRAMES 0x00000052
d244c892 1170#define MAX_TXMAX_FRAMES 0x000000ff
1da177e4
LT
1171#define HOSTCC_RXCOAL_TICK_INT 0x00003c18
1172#define DEFAULT_RXCOAL_TICK_INT 0x00000019
15f9850d 1173#define DEFAULT_RXCOAL_TICK_INT_CLRTCKS 0x00000014
d244c892 1174#define MAX_RXCOAL_TICK_INT 0x000003ff
1da177e4
LT
1175#define HOSTCC_TXCOAL_TICK_INT 0x00003c1c
1176#define DEFAULT_TXCOAL_TICK_INT 0x00000019
15f9850d 1177#define DEFAULT_TXCOAL_TICK_INT_CLRTCKS 0x00000014
d244c892 1178#define MAX_TXCOAL_TICK_INT 0x000003ff
1da177e4
LT
1179#define HOSTCC_RXCOAL_MAXF_INT 0x00003c20
1180#define DEFAULT_RXCOAL_MAXF_INT 0x00000005
d244c892 1181#define MAX_RXCOAL_MAXF_INT 0x000000ff
1da177e4
LT
1182#define HOSTCC_TXCOAL_MAXF_INT 0x00003c24
1183#define DEFAULT_TXCOAL_MAXF_INT 0x00000005
d244c892 1184#define MAX_TXCOAL_MAXF_INT 0x000000ff
1da177e4
LT
1185#define HOSTCC_STAT_COAL_TICKS 0x00003c28
1186#define DEFAULT_STAT_COAL_TICKS 0x000f4240
d244c892
MC
1187#define MAX_STAT_COAL_TICKS 0xd693d400
1188#define MIN_STAT_COAL_TICKS 0x00000064
1da177e4
LT
1189/* 0x3c2c --> 0x3c30 unused */
1190#define HOSTCC_STATS_BLK_HOST_ADDR 0x00003c30 /* 64-bit */
1191#define HOSTCC_STATUS_BLK_HOST_ADDR 0x00003c38 /* 64-bit */
1192#define HOSTCC_STATS_BLK_NIC_ADDR 0x00003c40
1193#define HOSTCC_STATUS_BLK_NIC_ADDR 0x00003c44
1194#define HOSTCC_FLOW_ATTN 0x00003c48
1195/* 0x3c4c --> 0x3c50 unused */
1196#define HOSTCC_JUMBO_CON_IDX 0x00003c50
1197#define HOSTCC_STD_CON_IDX 0x00003c54
1198#define HOSTCC_MINI_CON_IDX 0x00003c58
1199/* 0x3c5c --> 0x3c80 unused */
1200#define HOSTCC_RET_PROD_IDX_0 0x00003c80
1201#define HOSTCC_RET_PROD_IDX_1 0x00003c84
1202#define HOSTCC_RET_PROD_IDX_2 0x00003c88
1203#define HOSTCC_RET_PROD_IDX_3 0x00003c8c
1204#define HOSTCC_RET_PROD_IDX_4 0x00003c90
1205#define HOSTCC_RET_PROD_IDX_5 0x00003c94
1206#define HOSTCC_RET_PROD_IDX_6 0x00003c98
1207#define HOSTCC_RET_PROD_IDX_7 0x00003c9c
1208#define HOSTCC_RET_PROD_IDX_8 0x00003ca0
1209#define HOSTCC_RET_PROD_IDX_9 0x00003ca4
1210#define HOSTCC_RET_PROD_IDX_10 0x00003ca8
1211#define HOSTCC_RET_PROD_IDX_11 0x00003cac
1212#define HOSTCC_RET_PROD_IDX_12 0x00003cb0
1213#define HOSTCC_RET_PROD_IDX_13 0x00003cb4
1214#define HOSTCC_RET_PROD_IDX_14 0x00003cb8
1215#define HOSTCC_RET_PROD_IDX_15 0x00003cbc
1216#define HOSTCC_SND_CON_IDX_0 0x00003cc0
1217#define HOSTCC_SND_CON_IDX_1 0x00003cc4
1218#define HOSTCC_SND_CON_IDX_2 0x00003cc8
1219#define HOSTCC_SND_CON_IDX_3 0x00003ccc
1220#define HOSTCC_SND_CON_IDX_4 0x00003cd0
1221#define HOSTCC_SND_CON_IDX_5 0x00003cd4
1222#define HOSTCC_SND_CON_IDX_6 0x00003cd8
1223#define HOSTCC_SND_CON_IDX_7 0x00003cdc
1224#define HOSTCC_SND_CON_IDX_8 0x00003ce0
1225#define HOSTCC_SND_CON_IDX_9 0x00003ce4
1226#define HOSTCC_SND_CON_IDX_10 0x00003ce8
1227#define HOSTCC_SND_CON_IDX_11 0x00003cec
1228#define HOSTCC_SND_CON_IDX_12 0x00003cf0
1229#define HOSTCC_SND_CON_IDX_13 0x00003cf4
1230#define HOSTCC_SND_CON_IDX_14 0x00003cf8
1231#define HOSTCC_SND_CON_IDX_15 0x00003cfc
f77a6a8e 1232#define HOSTCC_STATBLCK_RING1 0x00003d00
b6080e12
MC
1233/* 0x3d00 --> 0x3d80 unused */
1234
1235#define HOSTCC_RXCOL_TICKS_VEC1 0x00003d80
1236#define HOSTCC_TXCOL_TICKS_VEC1 0x00003d84
1237#define HOSTCC_RXMAX_FRAMES_VEC1 0x00003d88
1238#define HOSTCC_TXMAX_FRAMES_VEC1 0x00003d8c
1239#define HOSTCC_RXCOAL_MAXF_INT_VEC1 0x00003d90
1240#define HOSTCC_TXCOAL_MAXF_INT_VEC1 0x00003d94
1241/* 0x3d98 --> 0x4000 unused */
1da177e4
LT
1242
1243/* Memory arbiter control registers */
1244#define MEMARB_MODE 0x00004000
1245#define MEMARB_MODE_RESET 0x00000001
1246#define MEMARB_MODE_ENABLE 0x00000002
1247#define MEMARB_STATUS 0x00004004
1248#define MEMARB_TRAP_ADDR_LOW 0x00004008
1249#define MEMARB_TRAP_ADDR_HIGH 0x0000400c
1250/* 0x4010 --> 0x4400 unused */
1251
1252/* Buffer manager control registers */
1253#define BUFMGR_MODE 0x00004400
1254#define BUFMGR_MODE_RESET 0x00000001
1255#define BUFMGR_MODE_ENABLE 0x00000002
1256#define BUFMGR_MODE_ATTN_ENABLE 0x00000004
1257#define BUFMGR_MODE_BM_TEST 0x00000008
1258#define BUFMGR_MODE_MBLOW_ATTN_ENAB 0x00000010
d309a46e 1259#define BUFMGR_MODE_NO_TX_UNDERRUN 0x80000000
1da177e4
LT
1260#define BUFMGR_STATUS 0x00004404
1261#define BUFMGR_STATUS_ERROR 0x00000004
1262#define BUFMGR_STATUS_MBLOW 0x00000010
1263#define BUFMGR_MB_POOL_ADDR 0x00004408
1264#define BUFMGR_MB_POOL_SIZE 0x0000440c
1265#define BUFMGR_MB_RDMA_LOW_WATER 0x00004410
1266#define DEFAULT_MB_RDMA_LOW_WATER 0x00000050
1267#define DEFAULT_MB_RDMA_LOW_WATER_5705 0x00000000
1268#define DEFAULT_MB_RDMA_LOW_WATER_JUMBO 0x00000130
fdfec172 1269#define DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780 0x00000000
1da177e4
LT
1270#define BUFMGR_MB_MACRX_LOW_WATER 0x00004414
1271#define DEFAULT_MB_MACRX_LOW_WATER 0x00000020
1272#define DEFAULT_MB_MACRX_LOW_WATER_5705 0x00000010
b5d3772c 1273#define DEFAULT_MB_MACRX_LOW_WATER_5906 0x00000004
666bc831 1274#define DEFAULT_MB_MACRX_LOW_WATER_57765 0x0000002a
1da177e4 1275#define DEFAULT_MB_MACRX_LOW_WATER_JUMBO 0x00000098
fdfec172 1276#define DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780 0x0000004b
666bc831 1277#define DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765 0x0000007e
1da177e4
LT
1278#define BUFMGR_MB_HIGH_WATER 0x00004418
1279#define DEFAULT_MB_HIGH_WATER 0x00000060
1280#define DEFAULT_MB_HIGH_WATER_5705 0x00000060
b5d3772c 1281#define DEFAULT_MB_HIGH_WATER_5906 0x00000010
666bc831 1282#define DEFAULT_MB_HIGH_WATER_57765 0x000000a0
1da177e4 1283#define DEFAULT_MB_HIGH_WATER_JUMBO 0x0000017c
fdfec172 1284#define DEFAULT_MB_HIGH_WATER_JUMBO_5780 0x00000096
666bc831 1285#define DEFAULT_MB_HIGH_WATER_JUMBO_57765 0x000000ea
1da177e4
LT
1286#define BUFMGR_RX_MB_ALLOC_REQ 0x0000441c
1287#define BUFMGR_MB_ALLOC_BIT 0x10000000
1288#define BUFMGR_RX_MB_ALLOC_RESP 0x00004420
1289#define BUFMGR_TX_MB_ALLOC_REQ 0x00004424
1290#define BUFMGR_TX_MB_ALLOC_RESP 0x00004428
1291#define BUFMGR_DMA_DESC_POOL_ADDR 0x0000442c
1292#define BUFMGR_DMA_DESC_POOL_SIZE 0x00004430
1293#define BUFMGR_DMA_LOW_WATER 0x00004434
1294#define DEFAULT_DMA_LOW_WATER 0x00000005
1295#define BUFMGR_DMA_HIGH_WATER 0x00004438
1296#define DEFAULT_DMA_HIGH_WATER 0x0000000a
1297#define BUFMGR_RX_DMA_ALLOC_REQ 0x0000443c
1298#define BUFMGR_RX_DMA_ALLOC_RESP 0x00004440
1299#define BUFMGR_TX_DMA_ALLOC_REQ 0x00004444
1300#define BUFMGR_TX_DMA_ALLOC_RESP 0x00004448
1301#define BUFMGR_HWDIAG_0 0x0000444c
1302#define BUFMGR_HWDIAG_1 0x00004450
1303#define BUFMGR_HWDIAG_2 0x00004454
1304/* 0x4458 --> 0x4800 unused */
1305
1306/* Read DMA control registers */
1307#define RDMAC_MODE 0x00004800
1308#define RDMAC_MODE_RESET 0x00000001
1309#define RDMAC_MODE_ENABLE 0x00000002
1310#define RDMAC_MODE_TGTABORT_ENAB 0x00000004
1311#define RDMAC_MODE_MSTABORT_ENAB 0x00000008
1312#define RDMAC_MODE_PARITYERR_ENAB 0x00000010
1313#define RDMAC_MODE_ADDROFLOW_ENAB 0x00000020
1314#define RDMAC_MODE_FIFOOFLOW_ENAB 0x00000040
1315#define RDMAC_MODE_FIFOURUN_ENAB 0x00000080
1316#define RDMAC_MODE_FIFOOREAD_ENAB 0x00000100
1317#define RDMAC_MODE_LNGREAD_ENAB 0x00000200
1318#define RDMAC_MODE_SPLIT_ENABLE 0x00000800
d30cdd28 1319#define RDMAC_MODE_BD_SBD_CRPT_ENAB 0x00000800
1da177e4 1320#define RDMAC_MODE_SPLIT_RESET 0x00001000
d30cdd28
MC
1321#define RDMAC_MODE_MBUF_RBD_CRPT_ENAB 0x00001000
1322#define RDMAC_MODE_MBUF_SBD_CRPT_ENAB 0x00002000
1da177e4
LT
1323#define RDMAC_MODE_FIFO_SIZE_128 0x00020000
1324#define RDMAC_MODE_FIFO_LONG_BURST 0x00030000
0339e4e3 1325#define RDMAC_MODE_MULT_DMA_RD_DIS 0x01000000
027455ad
MC
1326#define RDMAC_MODE_IPV4_LSO_EN 0x08000000
1327#define RDMAC_MODE_IPV6_LSO_EN 0x10000000
1da177e4
LT
1328#define RDMAC_STATUS 0x00004804
1329#define RDMAC_STATUS_TGTABORT 0x00000004
1330#define RDMAC_STATUS_MSTABORT 0x00000008
1331#define RDMAC_STATUS_PARITYERR 0x00000010
1332#define RDMAC_STATUS_ADDROFLOW 0x00000020
1333#define RDMAC_STATUS_FIFOOFLOW 0x00000040
1334#define RDMAC_STATUS_FIFOURUN 0x00000080
1335#define RDMAC_STATUS_FIFOOREAD 0x00000100
1336#define RDMAC_STATUS_LNGREAD 0x00000200
41a8a7ee
MC
1337/* 0x4808 --> 0x4900 unused */
1338
1339#define TG3_RDMA_RSRVCTRL_REG 0x00004900
1340#define TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX 0x00000004
b4495ed8
MC
1341#define TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K 0x00000c00
1342#define TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK 0x00000ff0
1343#define TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K 0x000c0000
1344#define TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK 0x000ff000
b75cc0e4
MC
1345#define TG3_RDMA_RSRVCTRL_TXMRGN_320B 0x28000000
1346#define TG3_RDMA_RSRVCTRL_TXMRGN_MASK 0xffe00000
d309a46e
MC
1347/* 0x4904 --> 0x4910 unused */
1348
1349#define TG3_LSO_RD_DMA_CRPTEN_CTRL 0x00004910
1350#define TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K 0x00030000
1351#define TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K 0x000c0000
1352/* 0x4914 --> 0x4c00 unused */
1da177e4
LT
1353
1354/* Write DMA control registers */
1355#define WDMAC_MODE 0x00004c00
1356#define WDMAC_MODE_RESET 0x00000001
1357#define WDMAC_MODE_ENABLE 0x00000002
1358#define WDMAC_MODE_TGTABORT_ENAB 0x00000004
1359#define WDMAC_MODE_MSTABORT_ENAB 0x00000008
1360#define WDMAC_MODE_PARITYERR_ENAB 0x00000010
1361#define WDMAC_MODE_ADDROFLOW_ENAB 0x00000020
1362#define WDMAC_MODE_FIFOOFLOW_ENAB 0x00000040
1363#define WDMAC_MODE_FIFOURUN_ENAB 0x00000080
1364#define WDMAC_MODE_FIFOOREAD_ENAB 0x00000100
1365#define WDMAC_MODE_LNGREAD_ENAB 0x00000200
788a035e 1366#define WDMAC_MODE_RX_ACCEL 0x00000400
f51f3562 1367#define WDMAC_MODE_STATUS_TAG_FIX 0x20000000
788a035e 1368#define WDMAC_MODE_BURST_ALL_DATA 0xc0000000
1da177e4
LT
1369#define WDMAC_STATUS 0x00004c04
1370#define WDMAC_STATUS_TGTABORT 0x00000004
1371#define WDMAC_STATUS_MSTABORT 0x00000008
1372#define WDMAC_STATUS_PARITYERR 0x00000010
1373#define WDMAC_STATUS_ADDROFLOW 0x00000020
1374#define WDMAC_STATUS_FIFOOFLOW 0x00000040
1375#define WDMAC_STATUS_FIFOURUN 0x00000080
1376#define WDMAC_STATUS_FIFOOREAD 0x00000100
1377#define WDMAC_STATUS_LNGREAD 0x00000200
1378/* 0x4c08 --> 0x5000 unused */
1379
1380/* Per-cpu register offsets (arm9) */
1381#define CPU_MODE 0x00000000
1382#define CPU_MODE_RESET 0x00000001
1383#define CPU_MODE_HALT 0x00000400
1384#define CPU_STATE 0x00000004
1385#define CPU_EVTMASK 0x00000008
1386/* 0xc --> 0x1c reserved */
1387#define CPU_PC 0x0000001c
1388#define CPU_INSN 0x00000020
1389#define CPU_SPAD_UFLOW 0x00000024
1390#define CPU_WDOG_CLEAR 0x00000028
1391#define CPU_WDOG_VECTOR 0x0000002c
1392#define CPU_WDOG_PC 0x00000030
1393#define CPU_HW_BP 0x00000034
1394/* 0x38 --> 0x44 unused */
1395#define CPU_WDOG_SAVED_STATE 0x00000044
1396#define CPU_LAST_BRANCH_ADDR 0x00000048
1397#define CPU_SPAD_UFLOW_SET 0x0000004c
1398/* 0x50 --> 0x200 unused */
1399#define CPU_R0 0x00000200
1400#define CPU_R1 0x00000204
1401#define CPU_R2 0x00000208
1402#define CPU_R3 0x0000020c
1403#define CPU_R4 0x00000210
1404#define CPU_R5 0x00000214
1405#define CPU_R6 0x00000218
1406#define CPU_R7 0x0000021c
1407#define CPU_R8 0x00000220
1408#define CPU_R9 0x00000224
1409#define CPU_R10 0x00000228
1410#define CPU_R11 0x0000022c
1411#define CPU_R12 0x00000230
1412#define CPU_R13 0x00000234
1413#define CPU_R14 0x00000238
1414#define CPU_R15 0x0000023c
1415#define CPU_R16 0x00000240
1416#define CPU_R17 0x00000244
1417#define CPU_R18 0x00000248
1418#define CPU_R19 0x0000024c
1419#define CPU_R20 0x00000250
1420#define CPU_R21 0x00000254
1421#define CPU_R22 0x00000258
1422#define CPU_R23 0x0000025c
1423#define CPU_R24 0x00000260
1424#define CPU_R25 0x00000264
1425#define CPU_R26 0x00000268
1426#define CPU_R27 0x0000026c
1427#define CPU_R28 0x00000270
1428#define CPU_R29 0x00000274
1429#define CPU_R30 0x00000278
1430#define CPU_R31 0x0000027c
1431/* 0x280 --> 0x400 unused */
1432
1433#define RX_CPU_BASE 0x00005000
091465d7
CE
1434#define RX_CPU_MODE 0x00005000
1435#define RX_CPU_STATE 0x00005004
1436#define RX_CPU_PGMCTR 0x0000501c
1437#define RX_CPU_HWBKPT 0x00005034
1da177e4 1438#define TX_CPU_BASE 0x00005400
091465d7
CE
1439#define TX_CPU_MODE 0x00005400
1440#define TX_CPU_STATE 0x00005404
1441#define TX_CPU_PGMCTR 0x0000541c
1da177e4 1442
b5d3772c
MC
1443#define VCPU_STATUS 0x00005100
1444#define VCPU_STATUS_INIT_DONE 0x04000000
1445#define VCPU_STATUS_DRV_RESET 0x08000000
1446
8ed5d97e 1447#define VCPU_CFGSHDW 0x00005104
0527ba35
MC
1448#define VCPU_CFGSHDW_WOL_ENABLE 0x00000001
1449#define VCPU_CFGSHDW_WOL_MAGPKT 0x00000004
8ed5d97e
MC
1450#define VCPU_CFGSHDW_ASPM_DBNC 0x00001000
1451
1da177e4 1452/* Mailboxes */
b5d3772c 1453#define GRCMBOX_BASE 0x00005600
1da177e4
LT
1454#define GRCMBOX_INTERRUPT_0 0x00005800 /* 64-bit */
1455#define GRCMBOX_INTERRUPT_1 0x00005808 /* 64-bit */
1456#define GRCMBOX_INTERRUPT_2 0x00005810 /* 64-bit */
1457#define GRCMBOX_INTERRUPT_3 0x00005818 /* 64-bit */
1458#define GRCMBOX_GENERAL_0 0x00005820 /* 64-bit */
1459#define GRCMBOX_GENERAL_1 0x00005828 /* 64-bit */
1460#define GRCMBOX_GENERAL_2 0x00005830 /* 64-bit */
1461#define GRCMBOX_GENERAL_3 0x00005838 /* 64-bit */
1462#define GRCMBOX_GENERAL_4 0x00005840 /* 64-bit */
1463#define GRCMBOX_GENERAL_5 0x00005848 /* 64-bit */
1464#define GRCMBOX_GENERAL_6 0x00005850 /* 64-bit */
1465#define GRCMBOX_GENERAL_7 0x00005858 /* 64-bit */
1466#define GRCMBOX_RELOAD_STAT 0x00005860 /* 64-bit */
1467#define GRCMBOX_RCVSTD_PROD_IDX 0x00005868 /* 64-bit */
1468#define GRCMBOX_RCVJUMBO_PROD_IDX 0x00005870 /* 64-bit */
1469#define GRCMBOX_RCVMINI_PROD_IDX 0x00005878 /* 64-bit */
1470#define GRCMBOX_RCVRET_CON_IDX_0 0x00005880 /* 64-bit */
1471#define GRCMBOX_RCVRET_CON_IDX_1 0x00005888 /* 64-bit */
1472#define GRCMBOX_RCVRET_CON_IDX_2 0x00005890 /* 64-bit */
1473#define GRCMBOX_RCVRET_CON_IDX_3 0x00005898 /* 64-bit */
1474#define GRCMBOX_RCVRET_CON_IDX_4 0x000058a0 /* 64-bit */
1475#define GRCMBOX_RCVRET_CON_IDX_5 0x000058a8 /* 64-bit */
1476#define GRCMBOX_RCVRET_CON_IDX_6 0x000058b0 /* 64-bit */
1477#define GRCMBOX_RCVRET_CON_IDX_7 0x000058b8 /* 64-bit */
1478#define GRCMBOX_RCVRET_CON_IDX_8 0x000058c0 /* 64-bit */
1479#define GRCMBOX_RCVRET_CON_IDX_9 0x000058c8 /* 64-bit */
1480#define GRCMBOX_RCVRET_CON_IDX_10 0x000058d0 /* 64-bit */
1481#define GRCMBOX_RCVRET_CON_IDX_11 0x000058d8 /* 64-bit */
1482#define GRCMBOX_RCVRET_CON_IDX_12 0x000058e0 /* 64-bit */
1483#define GRCMBOX_RCVRET_CON_IDX_13 0x000058e8 /* 64-bit */
1484#define GRCMBOX_RCVRET_CON_IDX_14 0x000058f0 /* 64-bit */
1485#define GRCMBOX_RCVRET_CON_IDX_15 0x000058f8 /* 64-bit */
1486#define GRCMBOX_SNDHOST_PROD_IDX_0 0x00005900 /* 64-bit */
1487#define GRCMBOX_SNDHOST_PROD_IDX_1 0x00005908 /* 64-bit */
1488#define GRCMBOX_SNDHOST_PROD_IDX_2 0x00005910 /* 64-bit */
1489#define GRCMBOX_SNDHOST_PROD_IDX_3 0x00005918 /* 64-bit */
1490#define GRCMBOX_SNDHOST_PROD_IDX_4 0x00005920 /* 64-bit */
1491#define GRCMBOX_SNDHOST_PROD_IDX_5 0x00005928 /* 64-bit */
1492#define GRCMBOX_SNDHOST_PROD_IDX_6 0x00005930 /* 64-bit */
1493#define GRCMBOX_SNDHOST_PROD_IDX_7 0x00005938 /* 64-bit */
1494#define GRCMBOX_SNDHOST_PROD_IDX_8 0x00005940 /* 64-bit */
1495#define GRCMBOX_SNDHOST_PROD_IDX_9 0x00005948 /* 64-bit */
1496#define GRCMBOX_SNDHOST_PROD_IDX_10 0x00005950 /* 64-bit */
1497#define GRCMBOX_SNDHOST_PROD_IDX_11 0x00005958 /* 64-bit */
1498#define GRCMBOX_SNDHOST_PROD_IDX_12 0x00005960 /* 64-bit */
1499#define GRCMBOX_SNDHOST_PROD_IDX_13 0x00005968 /* 64-bit */
1500#define GRCMBOX_SNDHOST_PROD_IDX_14 0x00005970 /* 64-bit */
1501#define GRCMBOX_SNDHOST_PROD_IDX_15 0x00005978 /* 64-bit */
1502#define GRCMBOX_SNDNIC_PROD_IDX_0 0x00005980 /* 64-bit */
1503#define GRCMBOX_SNDNIC_PROD_IDX_1 0x00005988 /* 64-bit */
1504#define GRCMBOX_SNDNIC_PROD_IDX_2 0x00005990 /* 64-bit */
1505#define GRCMBOX_SNDNIC_PROD_IDX_3 0x00005998 /* 64-bit */
1506#define GRCMBOX_SNDNIC_PROD_IDX_4 0x000059a0 /* 64-bit */
1507#define GRCMBOX_SNDNIC_PROD_IDX_5 0x000059a8 /* 64-bit */
1508#define GRCMBOX_SNDNIC_PROD_IDX_6 0x000059b0 /* 64-bit */
1509#define GRCMBOX_SNDNIC_PROD_IDX_7 0x000059b8 /* 64-bit */
1510#define GRCMBOX_SNDNIC_PROD_IDX_8 0x000059c0 /* 64-bit */
1511#define GRCMBOX_SNDNIC_PROD_IDX_9 0x000059c8 /* 64-bit */
1512#define GRCMBOX_SNDNIC_PROD_IDX_10 0x000059d0 /* 64-bit */
1513#define GRCMBOX_SNDNIC_PROD_IDX_11 0x000059d8 /* 64-bit */
1514#define GRCMBOX_SNDNIC_PROD_IDX_12 0x000059e0 /* 64-bit */
1515#define GRCMBOX_SNDNIC_PROD_IDX_13 0x000059e8 /* 64-bit */
1516#define GRCMBOX_SNDNIC_PROD_IDX_14 0x000059f0 /* 64-bit */
1517#define GRCMBOX_SNDNIC_PROD_IDX_15 0x000059f8 /* 64-bit */
1518#define GRCMBOX_HIGH_PRIO_EV_VECTOR 0x00005a00
1519#define GRCMBOX_HIGH_PRIO_EV_MASK 0x00005a04
1520#define GRCMBOX_LOW_PRIO_EV_VEC 0x00005a08
1521#define GRCMBOX_LOW_PRIO_EV_MASK 0x00005a0c
1522/* 0x5a10 --> 0x5c00 */
1523
1524/* Flow Through queues */
1525#define FTQ_RESET 0x00005c00
1526/* 0x5c04 --> 0x5c10 unused */
1527#define FTQ_DMA_NORM_READ_CTL 0x00005c10
1528#define FTQ_DMA_NORM_READ_FULL_CNT 0x00005c14
1529#define FTQ_DMA_NORM_READ_FIFO_ENQDEQ 0x00005c18
1530#define FTQ_DMA_NORM_READ_WRITE_PEEK 0x00005c1c
1531#define FTQ_DMA_HIGH_READ_CTL 0x00005c20
1532#define FTQ_DMA_HIGH_READ_FULL_CNT 0x00005c24
1533#define FTQ_DMA_HIGH_READ_FIFO_ENQDEQ 0x00005c28
1534#define FTQ_DMA_HIGH_READ_WRITE_PEEK 0x00005c2c
1535#define FTQ_DMA_COMP_DISC_CTL 0x00005c30
1536#define FTQ_DMA_COMP_DISC_FULL_CNT 0x00005c34
1537#define FTQ_DMA_COMP_DISC_FIFO_ENQDEQ 0x00005c38
1538#define FTQ_DMA_COMP_DISC_WRITE_PEEK 0x00005c3c
1539#define FTQ_SEND_BD_COMP_CTL 0x00005c40
1540#define FTQ_SEND_BD_COMP_FULL_CNT 0x00005c44
1541#define FTQ_SEND_BD_COMP_FIFO_ENQDEQ 0x00005c48
1542#define FTQ_SEND_BD_COMP_WRITE_PEEK 0x00005c4c
1543#define FTQ_SEND_DATA_INIT_CTL 0x00005c50
1544#define FTQ_SEND_DATA_INIT_FULL_CNT 0x00005c54
1545#define FTQ_SEND_DATA_INIT_FIFO_ENQDEQ 0x00005c58
1546#define FTQ_SEND_DATA_INIT_WRITE_PEEK 0x00005c5c
1547#define FTQ_DMA_NORM_WRITE_CTL 0x00005c60
1548#define FTQ_DMA_NORM_WRITE_FULL_CNT 0x00005c64
1549#define FTQ_DMA_NORM_WRITE_FIFO_ENQDEQ 0x00005c68
1550#define FTQ_DMA_NORM_WRITE_WRITE_PEEK 0x00005c6c
1551#define FTQ_DMA_HIGH_WRITE_CTL 0x00005c70
1552#define FTQ_DMA_HIGH_WRITE_FULL_CNT 0x00005c74
1553#define FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ 0x00005c78
1554#define FTQ_DMA_HIGH_WRITE_WRITE_PEEK 0x00005c7c
1555#define FTQ_SWTYPE1_CTL 0x00005c80
1556#define FTQ_SWTYPE1_FULL_CNT 0x00005c84
1557#define FTQ_SWTYPE1_FIFO_ENQDEQ 0x00005c88
1558#define FTQ_SWTYPE1_WRITE_PEEK 0x00005c8c
1559#define FTQ_SEND_DATA_COMP_CTL 0x00005c90
1560#define FTQ_SEND_DATA_COMP_FULL_CNT 0x00005c94
1561#define FTQ_SEND_DATA_COMP_FIFO_ENQDEQ 0x00005c98
1562#define FTQ_SEND_DATA_COMP_WRITE_PEEK 0x00005c9c
1563#define FTQ_HOST_COAL_CTL 0x00005ca0
1564#define FTQ_HOST_COAL_FULL_CNT 0x00005ca4
1565#define FTQ_HOST_COAL_FIFO_ENQDEQ 0x00005ca8
1566#define FTQ_HOST_COAL_WRITE_PEEK 0x00005cac
1567#define FTQ_MAC_TX_CTL 0x00005cb0
1568#define FTQ_MAC_TX_FULL_CNT 0x00005cb4
1569#define FTQ_MAC_TX_FIFO_ENQDEQ 0x00005cb8
1570#define FTQ_MAC_TX_WRITE_PEEK 0x00005cbc
1571#define FTQ_MB_FREE_CTL 0x00005cc0
1572#define FTQ_MB_FREE_FULL_CNT 0x00005cc4
1573#define FTQ_MB_FREE_FIFO_ENQDEQ 0x00005cc8
1574#define FTQ_MB_FREE_WRITE_PEEK 0x00005ccc
1575#define FTQ_RCVBD_COMP_CTL 0x00005cd0
1576#define FTQ_RCVBD_COMP_FULL_CNT 0x00005cd4
1577#define FTQ_RCVBD_COMP_FIFO_ENQDEQ 0x00005cd8
1578#define FTQ_RCVBD_COMP_WRITE_PEEK 0x00005cdc
1579#define FTQ_RCVLST_PLMT_CTL 0x00005ce0
1580#define FTQ_RCVLST_PLMT_FULL_CNT 0x00005ce4
1581#define FTQ_RCVLST_PLMT_FIFO_ENQDEQ 0x00005ce8
1582#define FTQ_RCVLST_PLMT_WRITE_PEEK 0x00005cec
1583#define FTQ_RCVDATA_INI_CTL 0x00005cf0
1584#define FTQ_RCVDATA_INI_FULL_CNT 0x00005cf4
1585#define FTQ_RCVDATA_INI_FIFO_ENQDEQ 0x00005cf8
1586#define FTQ_RCVDATA_INI_WRITE_PEEK 0x00005cfc
1587#define FTQ_RCVDATA_COMP_CTL 0x00005d00
1588#define FTQ_RCVDATA_COMP_FULL_CNT 0x00005d04
1589#define FTQ_RCVDATA_COMP_FIFO_ENQDEQ 0x00005d08
1590#define FTQ_RCVDATA_COMP_WRITE_PEEK 0x00005d0c
1591#define FTQ_SWTYPE2_CTL 0x00005d10
1592#define FTQ_SWTYPE2_FULL_CNT 0x00005d14
1593#define FTQ_SWTYPE2_FIFO_ENQDEQ 0x00005d18
1594#define FTQ_SWTYPE2_WRITE_PEEK 0x00005d1c
1595/* 0x5d20 --> 0x6000 unused */
1596
1597/* Message signaled interrupt registers */
1598#define MSGINT_MODE 0x00006000
1599#define MSGINT_MODE_RESET 0x00000001
1600#define MSGINT_MODE_ENABLE 0x00000002
f6eb9b1f 1601#define MSGINT_MODE_ONE_SHOT_DISABLE 0x00000020
baf8a94a 1602#define MSGINT_MODE_MULTIVEC_EN 0x00000080
1da177e4
LT
1603#define MSGINT_STATUS 0x00006004
1604#define MSGINT_FIFO 0x00006008
1605/* 0x600c --> 0x6400 unused */
1606
1607/* DMA completion registers */
1608#define DMAC_MODE 0x00006400
1609#define DMAC_MODE_RESET 0x00000001
1610#define DMAC_MODE_ENABLE 0x00000002
1611/* 0x6404 --> 0x6800 unused */
1612
1613/* GRC registers */
1614#define GRC_MODE 0x00006800
1615#define GRC_MODE_UPD_ON_COAL 0x00000001
1616#define GRC_MODE_BSWAP_NONFRM_DATA 0x00000002
1617#define GRC_MODE_WSWAP_NONFRM_DATA 0x00000004
1618#define GRC_MODE_BSWAP_DATA 0x00000010
1619#define GRC_MODE_WSWAP_DATA 0x00000020
1620#define GRC_MODE_SPLITHDR 0x00000100
1621#define GRC_MODE_NOFRM_CRACKING 0x00000200
1622#define GRC_MODE_INCL_CRC 0x00000400
1623#define GRC_MODE_ALLOW_BAD_FRMS 0x00000800
1624#define GRC_MODE_NOIRQ_ON_SENDS 0x00002000
1625#define GRC_MODE_NOIRQ_ON_RCV 0x00004000
1626#define GRC_MODE_FORCE_PCI32BIT 0x00008000
1627#define GRC_MODE_HOST_STACKUP 0x00010000
1628#define GRC_MODE_HOST_SENDBDS 0x00020000
1629#define GRC_MODE_NO_TX_PHDR_CSUM 0x00100000
1630#define GRC_MODE_NVRAM_WR_ENABLE 0x00200000
614b0590
MC
1631#define GRC_MODE_PCIE_TL_SEL 0x00000000
1632#define GRC_MODE_PCIE_PL_SEL 0x00400000
1da177e4
LT
1633#define GRC_MODE_NO_RX_PHDR_CSUM 0x00800000
1634#define GRC_MODE_IRQ_ON_TX_CPU_ATTN 0x01000000
1635#define GRC_MODE_IRQ_ON_RX_CPU_ATTN 0x02000000
1636#define GRC_MODE_IRQ_ON_MAC_ATTN 0x04000000
1637#define GRC_MODE_IRQ_ON_DMA_ATTN 0x08000000
1638#define GRC_MODE_IRQ_ON_FLOW_ATTN 0x10000000
1639#define GRC_MODE_4X_NIC_SEND_RINGS 0x20000000
614b0590 1640#define GRC_MODE_PCIE_DL_SEL 0x20000000
1da177e4 1641#define GRC_MODE_MCAST_FRM_ENABLE 0x40000000
614b0590
MC
1642#define GRC_MODE_PCIE_HI_1K_EN 0x80000000
1643#define GRC_MODE_PCIE_PORT_MASK (GRC_MODE_PCIE_TL_SEL | \
1644 GRC_MODE_PCIE_PL_SEL | \
1645 GRC_MODE_PCIE_DL_SEL | \
1646 GRC_MODE_PCIE_HI_1K_EN)
1da177e4
LT
1647#define GRC_MISC_CFG 0x00006804
1648#define GRC_MISC_CFG_CORECLK_RESET 0x00000001
1649#define GRC_MISC_CFG_PRESCALAR_MASK 0x000000fe
1650#define GRC_MISC_CFG_PRESCALAR_SHIFT 1
1651#define GRC_MISC_CFG_BOARD_ID_MASK 0x0001e000
1652#define GRC_MISC_CFG_BOARD_ID_5700 0x0001e000
1653#define GRC_MISC_CFG_BOARD_ID_5701 0x00000000
1654#define GRC_MISC_CFG_BOARD_ID_5702FE 0x00004000
1655#define GRC_MISC_CFG_BOARD_ID_5703 0x00000000
1656#define GRC_MISC_CFG_BOARD_ID_5703S 0x00002000
1657#define GRC_MISC_CFG_BOARD_ID_5704 0x00000000
1658#define GRC_MISC_CFG_BOARD_ID_5704CIOBE 0x00004000
1659#define GRC_MISC_CFG_BOARD_ID_5704_A2 0x00008000
1660#define GRC_MISC_CFG_BOARD_ID_5788 0x00010000
1661#define GRC_MISC_CFG_BOARD_ID_5788M 0x00018000
1662#define GRC_MISC_CFG_BOARD_ID_AC91002A1 0x00018000
60189ddf 1663#define GRC_MISC_CFG_EPHY_IDDQ 0x00200000
1da177e4
LT
1664#define GRC_MISC_CFG_KEEP_GPHY_POWER 0x04000000
1665#define GRC_LOCAL_CTRL 0x00006808
1666#define GRC_LCLCTRL_INT_ACTIVE 0x00000001
1667#define GRC_LCLCTRL_CLEARINT 0x00000002
1668#define GRC_LCLCTRL_SETINT 0x00000004
1669#define GRC_LCLCTRL_INT_ON_ATTN 0x00000008
af36e6b6 1670#define GRC_LCLCTRL_GPIO_UART_SEL 0x00000010 /* 5755 only */
a4e2b347
MC
1671#define GRC_LCLCTRL_USE_SIG_DETECT 0x00000010 /* 5714/5780 only */
1672#define GRC_LCLCTRL_USE_EXT_SIG_DETECT 0x00000020 /* 5714/5780 only */
3e7d83bc
MC
1673#define GRC_LCLCTRL_GPIO_INPUT3 0x00000020
1674#define GRC_LCLCTRL_GPIO_OE3 0x00000040
1675#define GRC_LCLCTRL_GPIO_OUTPUT3 0x00000080
1da177e4
LT
1676#define GRC_LCLCTRL_GPIO_INPUT0 0x00000100
1677#define GRC_LCLCTRL_GPIO_INPUT1 0x00000200
1678#define GRC_LCLCTRL_GPIO_INPUT2 0x00000400
1679#define GRC_LCLCTRL_GPIO_OE0 0x00000800
1680#define GRC_LCLCTRL_GPIO_OE1 0x00001000
1681#define GRC_LCLCTRL_GPIO_OE2 0x00002000
1682#define GRC_LCLCTRL_GPIO_OUTPUT0 0x00004000
1683#define GRC_LCLCTRL_GPIO_OUTPUT1 0x00008000
1684#define GRC_LCLCTRL_GPIO_OUTPUT2 0x00010000
1685#define GRC_LCLCTRL_EXTMEM_ENABLE 0x00020000
1686#define GRC_LCLCTRL_MEMSZ_MASK 0x001c0000
1687#define GRC_LCLCTRL_MEMSZ_256K 0x00000000
1688#define GRC_LCLCTRL_MEMSZ_512K 0x00040000
1689#define GRC_LCLCTRL_MEMSZ_1M 0x00080000
1690#define GRC_LCLCTRL_MEMSZ_2M 0x000c0000
1691#define GRC_LCLCTRL_MEMSZ_4M 0x00100000
1692#define GRC_LCLCTRL_MEMSZ_8M 0x00140000
1693#define GRC_LCLCTRL_MEMSZ_16M 0x00180000
1694#define GRC_LCLCTRL_BANK_SELECT 0x00200000
1695#define GRC_LCLCTRL_SSRAM_TYPE 0x00400000
1696#define GRC_LCLCTRL_AUTO_SEEPROM 0x01000000
1697#define GRC_TIMER 0x0000680c
1698#define GRC_RX_CPU_EVENT 0x00006810
7c5026aa 1699#define GRC_RX_CPU_DRIVER_EVENT 0x00004000
1da177e4
LT
1700#define GRC_RX_TIMER_REF 0x00006814
1701#define GRC_RX_CPU_SEM 0x00006818
1702#define GRC_REMOTE_RX_CPU_ATTN 0x0000681c
1703#define GRC_TX_CPU_EVENT 0x00006820
1704#define GRC_TX_TIMER_REF 0x00006824
1705#define GRC_TX_CPU_SEM 0x00006828
1706#define GRC_REMOTE_TX_CPU_ATTN 0x0000682c
1707#define GRC_MEM_POWER_UP 0x00006830 /* 64-bit */
1708#define GRC_EEPROM_ADDR 0x00006838
1709#define EEPROM_ADDR_WRITE 0x00000000
1710#define EEPROM_ADDR_READ 0x80000000
1711#define EEPROM_ADDR_COMPLETE 0x40000000
1712#define EEPROM_ADDR_FSM_RESET 0x20000000
1713#define EEPROM_ADDR_DEVID_MASK 0x1c000000
1714#define EEPROM_ADDR_DEVID_SHIFT 26
1715#define EEPROM_ADDR_START 0x02000000
1716#define EEPROM_ADDR_CLKPERD_SHIFT 16
1717#define EEPROM_ADDR_ADDR_MASK 0x0000ffff
1718#define EEPROM_ADDR_ADDR_SHIFT 0
1719#define EEPROM_DEFAULT_CLOCK_PERIOD 0x60
1720#define EEPROM_CHIP_SIZE (64 * 1024)
1721#define GRC_EEPROM_DATA 0x0000683c
1722#define GRC_EEPROM_CTRL 0x00006840
1723#define GRC_MDI_CTRL 0x00006844
1724#define GRC_SEEPROM_DELAY 0x00006848
b5d3772c
MC
1725/* 0x684c --> 0x6890 unused */
1726#define GRC_VCPU_EXT_CTRL 0x00006890
1727#define GRC_VCPU_EXT_CTRL_HALT_CPU 0x00400000
1728#define GRC_VCPU_EXT_CTRL_DISABLE_WOL 0x20000000
d9ab5ad1 1729#define GRC_FASTBOOT_PC 0x00006894 /* 5752, 5755, 5787 */
1da177e4
LT
1730
1731/* 0x6c00 --> 0x7000 unused */
1732
1733/* NVRAM Control registers */
1734#define NVRAM_CMD 0x00007000
1735#define NVRAM_CMD_RESET 0x00000001
1736#define NVRAM_CMD_DONE 0x00000008
1737#define NVRAM_CMD_GO 0x00000010
1738#define NVRAM_CMD_WR 0x00000020
1739#define NVRAM_CMD_RD 0x00000000
1740#define NVRAM_CMD_ERASE 0x00000040
1741#define NVRAM_CMD_FIRST 0x00000080
1742#define NVRAM_CMD_LAST 0x00000100
1743#define NVRAM_CMD_WREN 0x00010000
1744#define NVRAM_CMD_WRDI 0x00020000
1745#define NVRAM_STAT 0x00007004
1746#define NVRAM_WRDATA 0x00007008
1747#define NVRAM_ADDR 0x0000700c
1748#define NVRAM_ADDR_MSK 0x00ffffff
1749#define NVRAM_RDDATA 0x00007010
1750#define NVRAM_CFG1 0x00007014
1751#define NVRAM_CFG1_FLASHIF_ENAB 0x00000001
1752#define NVRAM_CFG1_BUFFERED_MODE 0x00000002
1753#define NVRAM_CFG1_PASS_THRU 0x00000004
1754#define NVRAM_CFG1_STATUS_BITS 0x00000070
1755#define NVRAM_CFG1_BIT_BANG 0x00000008
1756#define NVRAM_CFG1_FLASH_SIZE 0x02000000
1757#define NVRAM_CFG1_COMPAT_BYPASS 0x80000000
1758#define NVRAM_CFG1_VENDOR_MASK 0x03000003
1759#define FLASH_VENDOR_ATMEL_EEPROM 0x02000000
1760#define FLASH_VENDOR_ATMEL_FLASH_BUFFERED 0x02000003
1761#define FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED 0x00000003
1762#define FLASH_VENDOR_ST 0x03000001
1763#define FLASH_VENDOR_SAIFUN 0x01000003
1764#define FLASH_VENDOR_SST_SMALL 0x00000001
1765#define FLASH_VENDOR_SST_LARGE 0x02000001
361b4ac2
MC
1766#define NVRAM_CFG1_5752VENDOR_MASK 0x03c00003
1767#define FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ 0x00000000
1768#define FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ 0x02000000
1769#define FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED 0x02000003
1770#define FLASH_5752VENDOR_ST_M45PE10 0x02400000
1771#define FLASH_5752VENDOR_ST_M45PE20 0x02400002
1772#define FLASH_5752VENDOR_ST_M45PE40 0x02400001
1b27777a
MC
1773#define FLASH_5755VENDOR_ATMEL_FLASH_1 0x03400001
1774#define FLASH_5755VENDOR_ATMEL_FLASH_2 0x03400002
1775#define FLASH_5755VENDOR_ATMEL_FLASH_3 0x03400000
d3c7b886 1776#define FLASH_5755VENDOR_ATMEL_FLASH_4 0x00000003
70b65a2d 1777#define FLASH_5755VENDOR_ATMEL_FLASH_5 0x02000003
d3c7b886
MC
1778#define FLASH_5755VENDOR_ATMEL_EEPROM_64KHZ 0x03c00003
1779#define FLASH_5755VENDOR_ATMEL_EEPROM_376KHZ 0x03c00002
1b27777a
MC
1780#define FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ 0x03000003
1781#define FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ 0x03000002
1782#define FLASH_5787VENDOR_MICRO_EEPROM_64KHZ 0x03000000
1783#define FLASH_5787VENDOR_MICRO_EEPROM_376KHZ 0x02000000
6b91fa02
MC
1784#define FLASH_5761VENDOR_ATMEL_MDB021D 0x00800003
1785#define FLASH_5761VENDOR_ATMEL_MDB041D 0x00800000
1786#define FLASH_5761VENDOR_ATMEL_MDB081D 0x00800002
1787#define FLASH_5761VENDOR_ATMEL_MDB161D 0x00800001
1788#define FLASH_5761VENDOR_ATMEL_ADB021D 0x00000003
1789#define FLASH_5761VENDOR_ATMEL_ADB041D 0x00000000
1790#define FLASH_5761VENDOR_ATMEL_ADB081D 0x00000002
1791#define FLASH_5761VENDOR_ATMEL_ADB161D 0x00000001
1792#define FLASH_5761VENDOR_ST_M_M45PE20 0x02800001
1793#define FLASH_5761VENDOR_ST_M_M45PE40 0x02800000
1794#define FLASH_5761VENDOR_ST_M_M45PE80 0x02800002
1795#define FLASH_5761VENDOR_ST_M_M45PE16 0x02800003
1796#define FLASH_5761VENDOR_ST_A_M45PE20 0x02000001
1797#define FLASH_5761VENDOR_ST_A_M45PE40 0x02000000
1798#define FLASH_5761VENDOR_ST_A_M45PE80 0x02000002
1799#define FLASH_5761VENDOR_ST_A_M45PE16 0x02000003
321d32a0
MC
1800#define FLASH_57780VENDOR_ATMEL_AT45DB011D 0x00400000
1801#define FLASH_57780VENDOR_ATMEL_AT45DB011B 0x03400000
1802#define FLASH_57780VENDOR_ATMEL_AT45DB021D 0x00400002
1803#define FLASH_57780VENDOR_ATMEL_AT45DB021B 0x03400002
1804#define FLASH_57780VENDOR_ATMEL_AT45DB041D 0x00400001
1805#define FLASH_57780VENDOR_ATMEL_AT45DB041B 0x03400001
a1b950d5
MC
1806#define FLASH_5717VENDOR_ATMEL_EEPROM 0x02000001
1807#define FLASH_5717VENDOR_MICRO_EEPROM 0x02000003
1808#define FLASH_5717VENDOR_ATMEL_MDB011D 0x01000001
1809#define FLASH_5717VENDOR_ATMEL_MDB021D 0x01000003
1810#define FLASH_5717VENDOR_ST_M_M25PE10 0x02000000
1811#define FLASH_5717VENDOR_ST_M_M25PE20 0x02000002
1812#define FLASH_5717VENDOR_ST_M_M45PE10 0x00000001
1813#define FLASH_5717VENDOR_ST_M_M45PE20 0x00000003
1814#define FLASH_5717VENDOR_ATMEL_ADB011B 0x01400000
1815#define FLASH_5717VENDOR_ATMEL_ADB021B 0x01400002
1816#define FLASH_5717VENDOR_ATMEL_ADB011D 0x01400001
1817#define FLASH_5717VENDOR_ATMEL_ADB021D 0x01400003
1818#define FLASH_5717VENDOR_ST_A_M25PE10 0x02400000
1819#define FLASH_5717VENDOR_ST_A_M25PE20 0x02400002
1820#define FLASH_5717VENDOR_ST_A_M45PE10 0x02400001
1821#define FLASH_5717VENDOR_ST_A_M45PE20 0x02400003
1822#define FLASH_5717VENDOR_ATMEL_45USPT 0x03400000
1823#define FLASH_5717VENDOR_ST_25USPT 0x03400002
1824#define FLASH_5717VENDOR_ST_45USPT 0x03400001
361b4ac2
MC
1825#define NVRAM_CFG1_5752PAGE_SIZE_MASK 0x70000000
1826#define FLASH_5752PAGE_SIZE_256 0x00000000
1827#define FLASH_5752PAGE_SIZE_512 0x10000000
1828#define FLASH_5752PAGE_SIZE_1K 0x20000000
1829#define FLASH_5752PAGE_SIZE_2K 0x30000000
1830#define FLASH_5752PAGE_SIZE_4K 0x40000000
1831#define FLASH_5752PAGE_SIZE_264 0x50000000
321d32a0 1832#define FLASH_5752PAGE_SIZE_528 0x60000000
1da177e4
LT
1833#define NVRAM_CFG2 0x00007018
1834#define NVRAM_CFG3 0x0000701c
1835#define NVRAM_SWARB 0x00007020
1836#define SWARB_REQ_SET0 0x00000001
1837#define SWARB_REQ_SET1 0x00000002
1838#define SWARB_REQ_SET2 0x00000004
1839#define SWARB_REQ_SET3 0x00000008
1840#define SWARB_REQ_CLR0 0x00000010
1841#define SWARB_REQ_CLR1 0x00000020
1842#define SWARB_REQ_CLR2 0x00000040
1843#define SWARB_REQ_CLR3 0x00000080
1844#define SWARB_GNT0 0x00000100
1845#define SWARB_GNT1 0x00000200
1846#define SWARB_GNT2 0x00000400
1847#define SWARB_GNT3 0x00000800
1848#define SWARB_REQ0 0x00001000
1849#define SWARB_REQ1 0x00002000
1850#define SWARB_REQ2 0x00004000
1851#define SWARB_REQ3 0x00008000
1852#define NVRAM_ACCESS 0x00007024
1853#define ACCESS_ENABLE 0x00000001
1854#define ACCESS_WR_ENABLE 0x00000002
1855#define NVRAM_WRITE1 0x00007028
6b91fa02
MC
1856/* 0x702c unused */
1857
1858#define NVRAM_ADDR_LOCKOUT 0x00007030
b2a5c19c
MC
1859/* 0x7034 --> 0x7500 unused */
1860
1861#define OTP_MODE 0x00007500
1862#define OTP_MODE_OTP_THRU_GRC 0x00000001
1863#define OTP_CTRL 0x00007504
1864#define OTP_CTRL_OTP_PROG_ENABLE 0x00200000
1865#define OTP_CTRL_OTP_CMD_READ 0x00000000
1866#define OTP_CTRL_OTP_CMD_INIT 0x00000008
1867#define OTP_CTRL_OTP_CMD_START 0x00000001
1868#define OTP_STATUS 0x00007508
1869#define OTP_STATUS_CMD_DONE 0x00000001
1870#define OTP_ADDRESS 0x0000750c
1871#define OTP_ADDRESS_MAGIC1 0x000000a0
1872#define OTP_ADDRESS_MAGIC2 0x00000080
1873/* 0x7510 unused */
1874
1875#define OTP_READ_DATA 0x00007514
1876/* 0x7518 --> 0x7c04 unused */
1da177e4 1877
b5d3772c
MC
1878#define PCIE_TRANSACTION_CFG 0x00007c04
1879#define PCIE_TRANS_CFG_1SHOT_MSI 0x20000000
1880#define PCIE_TRANS_CFG_LOM 0x00000020
521e6b90 1881/* 0x7c08 --> 0x7d28 unused */
b5d3772c 1882
8ed5d97e
MC
1883#define PCIE_PWR_MGMT_THRESH 0x00007d28
1884#define PCIE_PWR_MGMT_L1_THRESH_MSK 0x0000ff00
33466d93
MC
1885#define PCIE_PWR_MGMT_L1_THRESH_4MS 0x0000ff00
1886#define PCIE_PWR_MGMT_EXT_ASPM_TMR_EN 0x01000000
255ca311
MC
1887/* 0x7d2c --> 0x7d54 unused */
1888
1889#define TG3_PCIE_LNKCTL 0x00007d54
1890#define TG3_PCIE_LNKCTL_L1_PLL_PD_EN 0x00000008
1891#define TG3_PCIE_LNKCTL_L1_PLL_PD_DIS 0x00000080
1892/* 0x7d58 --> 0x7e70 unused */
521e6b90 1893
88075d91
MC
1894#define TG3_PCIE_PHY_TSTCTL 0x00007e2c
1895#define TG3_PCIE_PHY_TSTCTL_PCIE10 0x00000040
1896#define TG3_PCIE_PHY_TSTCTL_PSCRAM 0x00000020
1897
521e6b90
MC
1898#define TG3_PCIE_EIDLE_DELAY 0x00007e70
1899#define TG3_PCIE_EIDLE_DELAY_MASK 0x0000001f
1900#define TG3_PCIE_EIDLE_DELAY_13_CLKS 0x0000000c
1901/* 0x7e74 --> 0x8000 unused */
1da177e4 1902
b2a5c19c 1903
614b0590
MC
1904/* Alternate PCIE definitions */
1905#define TG3_PCIE_TLDLPL_PORT 0x00007c00
1906#define TG3_PCIE_PL_LO_PHYCTL1 0x00000004
1907#define TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN 0x00001000
cea46462
MC
1908#define TG3_PCIE_PL_LO_PHYCTL5 0x00000014
1909#define TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ 0x80000000
614b0590 1910
b2a5c19c
MC
1911/* OTP bit definitions */
1912#define TG3_OTP_AGCTGT_MASK 0x000000e0
1913#define TG3_OTP_AGCTGT_SHIFT 1
1914#define TG3_OTP_HPFFLTR_MASK 0x00000300
1915#define TG3_OTP_HPFFLTR_SHIFT 1
1916#define TG3_OTP_HPFOVER_MASK 0x00000400
1917#define TG3_OTP_HPFOVER_SHIFT 1
1918#define TG3_OTP_LPFDIS_MASK 0x00000800
1919#define TG3_OTP_LPFDIS_SHIFT 11
1920#define TG3_OTP_VDAC_MASK 0xff000000
1921#define TG3_OTP_VDAC_SHIFT 24
1922#define TG3_OTP_10BTAMP_MASK 0x0000f000
1923#define TG3_OTP_10BTAMP_SHIFT 8
1924#define TG3_OTP_ROFF_MASK 0x00e00000
1925#define TG3_OTP_ROFF_SHIFT 11
1926#define TG3_OTP_RCOFF_MASK 0x001c0000
1927#define TG3_OTP_RCOFF_SHIFT 16
1928
1929#define TG3_OTP_DEFAULT 0x286c1640
1930
141518c9
MC
1931
1932/* Hardware Legacy NVRAM layout */
1933#define TG3_NVM_VPD_OFF 0x100
1934#define TG3_NVM_VPD_LEN 256
1935
a6f6cb1c
MC
1936/* Hardware Selfboot NVRAM layout */
1937#define TG3_NVM_HWSB_CFG1 0x00000004
1938#define TG3_NVM_HWSB_CFG1_MAJMSK 0xf8000000
1939#define TG3_NVM_HWSB_CFG1_MAJSFT 27
1940#define TG3_NVM_HWSB_CFG1_MINMSK 0x07c00000
1941#define TG3_NVM_HWSB_CFG1_MINSFT 22
b2a5c19c 1942
1da177e4 1943#define TG3_EEPROM_MAGIC 0x669955aa
b16250e3
MC
1944#define TG3_EEPROM_MAGIC_FW 0xa5000000
1945#define TG3_EEPROM_MAGIC_FW_MSK 0xff000000
a5767dec
MC
1946#define TG3_EEPROM_SB_FORMAT_MASK 0x00e00000
1947#define TG3_EEPROM_SB_FORMAT_1 0x00200000
1948#define TG3_EEPROM_SB_REVISION_MASK 0x001f0000
1949#define TG3_EEPROM_SB_REVISION_0 0x00000000
1950#define TG3_EEPROM_SB_REVISION_2 0x00020000
1951#define TG3_EEPROM_SB_REVISION_3 0x00030000
a4153d40
MC
1952#define TG3_EEPROM_SB_REVISION_4 0x00040000
1953#define TG3_EEPROM_SB_REVISION_5 0x00050000
bba226ac 1954#define TG3_EEPROM_SB_REVISION_6 0x00060000
b16250e3
MC
1955#define TG3_EEPROM_MAGIC_HW 0xabcd
1956#define TG3_EEPROM_MAGIC_HW_MSK 0xffff
1da177e4 1957
9c8a620e
MC
1958#define TG3_NVM_DIR_START 0x18
1959#define TG3_NVM_DIR_END 0x78
1960#define TG3_NVM_DIRENT_SIZE 0xc
1961#define TG3_NVM_DIRTYPE_SHIFT 24
1962#define TG3_NVM_DIRTYPE_ASFINI 1
ff3a7cb2
MC
1963#define TG3_NVM_PTREV_BCVER 0x94
1964#define TG3_NVM_BCVER_MAJMSK 0x0000ff00
1965#define TG3_NVM_BCVER_MAJSFT 8
1966#define TG3_NVM_BCVER_MINMSK 0x000000ff
9c8a620e 1967
dfe00d7d
MC
1968#define TG3_EEPROM_SB_F1R0_EDH_OFF 0x10
1969#define TG3_EEPROM_SB_F1R2_EDH_OFF 0x14
1970#define TG3_EEPROM_SB_F1R2_MBA_OFF 0x10
1971#define TG3_EEPROM_SB_F1R3_EDH_OFF 0x18
a4153d40
MC
1972#define TG3_EEPROM_SB_F1R4_EDH_OFF 0x1c
1973#define TG3_EEPROM_SB_F1R5_EDH_OFF 0x20
bba226ac 1974#define TG3_EEPROM_SB_F1R6_EDH_OFF 0x4c
dfe00d7d
MC
1975#define TG3_EEPROM_SB_EDH_MAJ_MASK 0x00000700
1976#define TG3_EEPROM_SB_EDH_MAJ_SHFT 8
1977#define TG3_EEPROM_SB_EDH_MIN_MASK 0x000000ff
1978#define TG3_EEPROM_SB_EDH_BLD_MASK 0x0000f800
1979#define TG3_EEPROM_SB_EDH_BLD_SHFT 11
1980
1981
1da177e4
LT
1982/* 32K Window into NIC internal memory */
1983#define NIC_SRAM_WIN_BASE 0x00008000
1984
1985/* Offsets into first 32k of NIC internal memory. */
1986#define NIC_SRAM_PAGE_ZERO 0x00000000
1987#define NIC_SRAM_SEND_RCB 0x00000100 /* 16 * TG3_BDINFO_... */
1988#define NIC_SRAM_RCV_RET_RCB 0x00000200 /* 16 * TG3_BDINFO_... */
1989#define NIC_SRAM_STATS_BLK 0x00000300
1990#define NIC_SRAM_STATUS_BLK 0x00000b00
1991
1992#define NIC_SRAM_FIRMWARE_MBOX 0x00000b50
1993#define NIC_SRAM_FIRMWARE_MBOX_MAGIC1 0x4B657654
1994#define NIC_SRAM_FIRMWARE_MBOX_MAGIC2 0x4861764b /* !dma on linkchg */
1995
1996#define NIC_SRAM_DATA_SIG 0x00000b54
1997#define NIC_SRAM_DATA_SIG_MAGIC 0x4b657654 /* ascii for 'KevT' */
1998
1999#define NIC_SRAM_DATA_CFG 0x00000b58
2000#define NIC_SRAM_DATA_CFG_LED_MODE_MASK 0x0000000c
2001#define NIC_SRAM_DATA_CFG_LED_MODE_MAC 0x00000000
2002#define NIC_SRAM_DATA_CFG_LED_MODE_PHY_1 0x00000004
2003#define NIC_SRAM_DATA_CFG_LED_MODE_PHY_2 0x00000008
2004#define NIC_SRAM_DATA_CFG_PHY_TYPE_MASK 0x00000030
2005#define NIC_SRAM_DATA_CFG_PHY_TYPE_UNKNOWN 0x00000000
2006#define NIC_SRAM_DATA_CFG_PHY_TYPE_COPPER 0x00000010
2007#define NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER 0x00000020
2008#define NIC_SRAM_DATA_CFG_WOL_ENABLE 0x00000040
2009#define NIC_SRAM_DATA_CFG_ASF_ENABLE 0x00000080
2010#define NIC_SRAM_DATA_CFG_EEPROM_WP 0x00000100
2011#define NIC_SRAM_DATA_CFG_MINI_PCI 0x00001000
2012#define NIC_SRAM_DATA_CFG_FIBER_WOL 0x00004000
2013#define NIC_SRAM_DATA_CFG_NO_GPIO2 0x00100000
0d3031d9 2014#define NIC_SRAM_DATA_CFG_APE_ENABLE 0x00200000
1da177e4
LT
2015
2016#define NIC_SRAM_DATA_VER 0x00000b5c
2017#define NIC_SRAM_DATA_VER_SHIFT 16
2018
2019#define NIC_SRAM_DATA_PHY_ID 0x00000b74
2020#define NIC_SRAM_DATA_PHY_ID1_MASK 0xffff0000
2021#define NIC_SRAM_DATA_PHY_ID2_MASK 0x0000ffff
2022
2023#define NIC_SRAM_FW_CMD_MBOX 0x00000b78
2024#define FWCMD_NICDRV_ALIVE 0x00000001
2025#define FWCMD_NICDRV_PAUSE_FW 0x00000002
2026#define FWCMD_NICDRV_IPV4ADDR_CHG 0x00000003
2027#define FWCMD_NICDRV_IPV6ADDR_CHG 0x00000004
2028#define FWCMD_NICDRV_FIX_DMAR 0x00000005
2029#define FWCMD_NICDRV_FIX_DMAW 0x00000006
7c5026aa 2030#define FWCMD_NICDRV_LINK_UPDATE 0x0000000c
28fbef78 2031#define FWCMD_NICDRV_ALIVE2 0x0000000d
130b8e4d 2032#define FWCMD_NICDRV_ALIVE3 0x0000000e
1da177e4
LT
2033#define NIC_SRAM_FW_CMD_LEN_MBOX 0x00000b7c
2034#define NIC_SRAM_FW_CMD_DATA_MBOX 0x00000b80
2035#define NIC_SRAM_FW_ASF_STATUS_MBOX 0x00000c00
2036#define NIC_SRAM_FW_DRV_STATE_MBOX 0x00000c04
2037#define DRV_STATE_START 0x00000001
2038#define DRV_STATE_START_DONE 0x80000001
2039#define DRV_STATE_UNLOAD 0x00000002
2040#define DRV_STATE_UNLOAD_DONE 0x80000002
2041#define DRV_STATE_WOL 0x00000003
2042#define DRV_STATE_SUSPEND 0x00000004
2043
2044#define NIC_SRAM_FW_RESET_TYPE_MBOX 0x00000c08
2045
2046#define NIC_SRAM_MAC_ADDR_HIGH_MBOX 0x00000c14
2047#define NIC_SRAM_MAC_ADDR_LOW_MBOX 0x00000c18
2048
6921d201
MC
2049#define NIC_SRAM_WOL_MBOX 0x00000d30
2050#define WOL_SIGNATURE 0x474c0000
2051#define WOL_DRV_STATE_SHUTDOWN 0x00000001
2052#define WOL_DRV_WOL 0x00000002
2053#define WOL_SET_MAGIC_PKT 0x00000004
2054
1da177e4
LT
2055#define NIC_SRAM_DATA_CFG_2 0x00000d38
2056
6833c043 2057#define NIC_SRAM_DATA_CFG_2_APD_EN 0x00000400
1da177e4
LT
2058#define SHASTA_EXT_LED_MODE_MASK 0x00018000
2059#define SHASTA_EXT_LED_LEGACY 0x00000000
2060#define SHASTA_EXT_LED_SHARED 0x00008000
2061#define SHASTA_EXT_LED_MAC 0x00010000
2062#define SHASTA_EXT_LED_COMBO 0x00018000
2063
8ed5d97e
MC
2064#define NIC_SRAM_DATA_CFG_3 0x00000d3c
2065#define NIC_SRAM_ASPM_DEBOUNCE 0x00000002
2066
a9daf367
MC
2067#define NIC_SRAM_DATA_CFG_4 0x00000d60
2068#define NIC_SRAM_GMII_MODE 0x00000002
14417063 2069#define NIC_SRAM_RGMII_INBAND_DISABLE 0x00000004
a9daf367
MC
2070#define NIC_SRAM_RGMII_EXT_IBND_RX_EN 0x00000008
2071#define NIC_SRAM_RGMII_EXT_IBND_TX_EN 0x00000010
2072
1da177e4
LT
2073#define NIC_SRAM_RX_MINI_BUFFER_DESC 0x00001000
2074
2075#define NIC_SRAM_DMA_DESC_POOL_BASE 0x00002000
2076#define NIC_SRAM_DMA_DESC_POOL_SIZE 0x00002000
2077#define NIC_SRAM_TX_BUFFER_DESC 0x00004000 /* 512 entries */
2078#define NIC_SRAM_RX_BUFFER_DESC 0x00006000 /* 256 entries */
2079#define NIC_SRAM_RX_JUMBO_BUFFER_DESC 0x00007000 /* 256 entries */
2080#define NIC_SRAM_MBUF_POOL_BASE 0x00008000
2081#define NIC_SRAM_MBUF_POOL_SIZE96 0x00018000
2082#define NIC_SRAM_MBUF_POOL_SIZE64 0x00010000
2083#define NIC_SRAM_MBUF_POOL_BASE5705 0x00010000
2084#define NIC_SRAM_MBUF_POOL_SIZE5705 0x0000e000
2085
52cdf852 2086
1da177e4 2087/* Currently this is fixed. */
3f0e3ad7 2088#define TG3_PHY_MII_ADDR 0x01
1da177e4 2089
52cdf852 2090
52cdf852 2091/*** Tigon3 specific PHY MII registers. ***/
1da177e4
LT
2092#define TG3_BMCR_SPEED1000 0x0040
2093
2094#define MII_TG3_CTRL 0x09 /* 1000-baseT control register */
2095#define MII_TG3_CTRL_ADV_1000_HALF 0x0100
2096#define MII_TG3_CTRL_ADV_1000_FULL 0x0200
2097#define MII_TG3_CTRL_AS_MASTER 0x0800
2098#define MII_TG3_CTRL_ENABLE_AS_MASTER 0x1000
2099
ddfc87bf
MC
2100#define MII_TG3_MMD_CTRL 0x0d /* MMD Access Control register */
2101#define MII_TG3_MMD_CTRL_DATA_NOINC 0x4000
2102#define MII_TG3_MMD_ADDRESS 0x0e /* MMD Address Data register */
2103
1da177e4
LT
2104#define MII_TG3_EXT_CTRL 0x10 /* Extended control register */
2105#define MII_TG3_EXT_CTRL_FIFO_ELASTIC 0x0001
2106#define MII_TG3_EXT_CTRL_LNK3_LED_MODE 0x0002
6921d201 2107#define MII_TG3_EXT_CTRL_FORCE_LED_OFF 0x0008
1da177e4
LT
2108#define MII_TG3_EXT_CTRL_TBI 0x8000
2109
2110#define MII_TG3_EXT_STAT 0x11 /* Extended status register */
2111#define MII_TG3_EXT_STAT_LPASS 0x0100
2112
f08aa1a8 2113#define MII_TG3_RXR_COUNTERS 0x14 /* Local/Remote Receiver Counts */
1da177e4 2114#define MII_TG3_DSP_RW_PORT 0x15 /* DSP coefficient read/write port */
f08aa1a8 2115#define MII_TG3_DSP_CONTROL 0x16 /* DSP control register */
b2a5c19c
MC
2116#define MII_TG3_DSP_ADDRESS 0x17 /* DSP address register */
2117
2118#define MII_TG3_DSP_TAP1 0x0001
2119#define MII_TG3_DSP_TAP1_AGCTGT_DFLT 0x0007
21a00ab2
MC
2120#define MII_TG3_DSP_TAP26 0x001a
2121#define MII_TG3_DSP_TAP26_ALNOKO 0x0001
2122#define MII_TG3_DSP_TAP26_RMRXSTO 0x0002
2123#define MII_TG3_DSP_TAP26_OPCSINPT 0x0004
b2a5c19c 2124#define MII_TG3_DSP_AADJ1CH0 0x001f
52b02d04
MC
2125#define MII_TG3_DSP_CH34TP2 0x4022
2126#define MII_TG3_DSP_CH34TP2_HIBW01 0x0010
b2a5c19c
MC
2127#define MII_TG3_DSP_AADJ1CH3 0x601f
2128#define MII_TG3_DSP_AADJ1CH3_ADCCKADJ 0x0002
f08aa1a8 2129#define MII_TG3_DSP_EXP1_INT_STAT 0x0f01
c1f614a1 2130#define MII_TG3_DSP_EXP8 0x0f08
b2a5c19c
MC
2131#define MII_TG3_DSP_EXP8_REJ2MHz 0x0001
2132#define MII_TG3_DSP_EXP8_AEDW 0x0200
2133#define MII_TG3_DSP_EXP75 0x0f75
2134#define MII_TG3_DSP_EXP96 0x0f96
2135#define MII_TG3_DSP_EXP97 0x0f97
1da177e4
LT
2136
2137#define MII_TG3_AUX_CTRL 0x18 /* auxilliary control register */
2138
0a459aac
MC
2139#define MII_TG3_AUXCTL_PCTL_100TX_LPWR 0x0010
2140#define MII_TG3_AUXCTL_PCTL_SPR_ISOLATE 0x0020
2141#define MII_TG3_AUXCTL_PCTL_VREG_11V 0x0180
2142#define MII_TG3_AUXCTL_SHDWSEL_PWRCTL 0x0002
2143
9ef8ca99
MC
2144#define MII_TG3_AUXCTL_MISC_WREN 0x8000
2145#define MII_TG3_AUXCTL_MISC_FORCE_AMDIX 0x0200
2146#define MII_TG3_AUXCTL_MISC_RDSEL_MISC 0x7000
b2a5c19c
MC
2147#define MII_TG3_AUXCTL_SHDWSEL_MISC 0x0007
2148
2149#define MII_TG3_AUXCTL_ACTL_SMDSP_ENA 0x0800
2150#define MII_TG3_AUXCTL_ACTL_TX_6DB 0x0400
2151#define MII_TG3_AUXCTL_SHDWSEL_AUXCTL 0x0000
9ef8ca99 2152
1da177e4
LT
2153#define MII_TG3_AUX_STAT 0x19 /* auxilliary status register */
2154#define MII_TG3_AUX_STAT_LPASS 0x0004
2155#define MII_TG3_AUX_STAT_SPDMASK 0x0700
2156#define MII_TG3_AUX_STAT_10HALF 0x0100
2157#define MII_TG3_AUX_STAT_10FULL 0x0200
2158#define MII_TG3_AUX_STAT_100HALF 0x0300
2159#define MII_TG3_AUX_STAT_100_4 0x0400
2160#define MII_TG3_AUX_STAT_100FULL 0x0500
2161#define MII_TG3_AUX_STAT_1000HALF 0x0600
2162#define MII_TG3_AUX_STAT_1000FULL 0x0700
715116a1
MC
2163#define MII_TG3_AUX_STAT_100 0x0008
2164#define MII_TG3_AUX_STAT_FULL 0x0001
1da177e4
LT
2165
2166#define MII_TG3_ISTAT 0x1a /* IRQ status register */
2167#define MII_TG3_IMASK 0x1b /* IRQ mask register */
2168
2169/* ISTAT/IMASK event bits */
2170#define MII_TG3_INT_LINKCHG 0x0002
2171#define MII_TG3_INT_SPEEDCHG 0x0004
2172#define MII_TG3_INT_DUPLEXCHG 0x0008
2173#define MII_TG3_INT_ANEG_PAGE_RX 0x0400
2174
b2a5c19c
MC
2175#define MII_TG3_MISC_SHDW 0x1c
2176#define MII_TG3_MISC_SHDW_WREN 0x8000
aa10f27d
MC
2177
2178#define MII_TG3_MISC_SHDW_APD_WKTM_84MS 0x0001
2179#define MII_TG3_MISC_SHDW_APD_ENABLE 0x0020
b2a5c19c
MC
2180#define MII_TG3_MISC_SHDW_APD_SEL 0x2800
2181
2182#define MII_TG3_MISC_SHDW_SCR5_C125OE 0x0001
2183#define MII_TG3_MISC_SHDW_SCR5_DLLAPD 0x0002
2184#define MII_TG3_MISC_SHDW_SCR5_SDTL 0x0004
2185#define MII_TG3_MISC_SHDW_SCR5_DLPTLM 0x0008
2186#define MII_TG3_MISC_SHDW_SCR5_LPED 0x0010
aa10f27d 2187#define MII_TG3_MISC_SHDW_SCR5_SEL 0x1400
b2a5c19c 2188
c1d2a196
MC
2189#define MII_TG3_TEST1 0x1e
2190#define MII_TG3_TEST1_TRIM_EN 0x0010
569a5df8 2191#define MII_TG3_TEST1_CRC_EN 0x8000
c1d2a196 2192
52b02d04 2193/* Clause 45 expansion registers */
52b02d04
MC
2194#define TG3_CL45_D7_EEERES_STAT 0x803e
2195#define TG3_CL45_D7_EEERES_STAT_LP_100TX 0x0002
2196#define TG3_CL45_D7_EEERES_STAT_LP_1000T 0x0004
2197
535ef6e1
MC
2198
2199/* Fast Ethernet Tranceiver definitions */
2200#define MII_TG3_FET_PTEST 0x17
1061b7c5
MC
2201#define MII_TG3_FET_PTEST_FRC_TX_LINK 0x1000
2202#define MII_TG3_FET_PTEST_FRC_TX_LOCK 0x0800
2203
535ef6e1
MC
2204#define MII_TG3_FET_TEST 0x1f
2205#define MII_TG3_FET_SHADOW_EN 0x0080
2206
2207#define MII_TG3_FET_SHDW_MISCCTRL 0x10
2208#define MII_TG3_FET_SHDW_MISCCTRL_MDIX 0x4000
2209
0e5f784c
MC
2210#define MII_TG3_FET_SHDW_AUXMODE4 0x1a
2211#define MII_TG3_FET_SHDW_AUXMODE4_SBPD 0x0008
2212
535ef6e1
MC
2213#define MII_TG3_FET_SHDW_AUXSTAT2 0x1b
2214#define MII_TG3_FET_SHDW_AUXSTAT2_APD 0x0020
2215
2216
0d3031d9
MC
2217/* APE registers. Accessible through BAR1 */
2218#define TG3_APE_EVENT 0x000c
2219#define APE_EVENT_1 0x00000001
2220#define TG3_APE_LOCK_REQ 0x002c
2221#define APE_LOCK_REQ_DRIVER 0x00001000
2222#define TG3_APE_LOCK_GRANT 0x004c
2223#define APE_LOCK_GRANT_DRIVER 0x00001000
2224#define TG3_APE_SEG_SIG 0x4000
2225#define APE_SEG_SIG_MAGIC 0x41504521
2226
2227/* APE shared memory. Accessible through BAR1 */
2228#define TG3_APE_FW_STATUS 0x400c
2229#define APE_FW_STATUS_READY 0x00000100
ecc79648
MC
2230#define TG3_APE_FW_FEATURES 0x4010
2231#define TG3_APE_FW_FEATURE_NCSI 0x00000002
7fd76445
MC
2232#define TG3_APE_FW_VERSION 0x4018
2233#define APE_FW_VERSION_MAJMSK 0xff000000
2234#define APE_FW_VERSION_MAJSFT 24
2235#define APE_FW_VERSION_MINMSK 0x00ff0000
2236#define APE_FW_VERSION_MINSFT 16
2237#define APE_FW_VERSION_REVMSK 0x0000ff00
2238#define APE_FW_VERSION_REVSFT 8
2239#define APE_FW_VERSION_BLDMSK 0x000000ff
0d3031d9
MC
2240#define TG3_APE_HOST_SEG_SIG 0x4200
2241#define APE_HOST_SEG_SIG_MAGIC 0x484f5354
2242#define TG3_APE_HOST_SEG_LEN 0x4204
dc6d0744 2243#define APE_HOST_SEG_LEN_MAGIC 0x00000020
0d3031d9
MC
2244#define TG3_APE_HOST_INIT_COUNT 0x4208
2245#define TG3_APE_HOST_DRIVER_ID 0x420c
6867c843
MC
2246#define APE_HOST_DRIVER_ID_LINUX 0xf0000000
2247#define APE_HOST_DRIVER_ID_MAGIC(maj, min) \
2248 (APE_HOST_DRIVER_ID_LINUX | (maj & 0xff) << 16 | (min & 0xff) << 8)
0d3031d9
MC
2249#define TG3_APE_HOST_BEHAVIOR 0x4210
2250#define APE_HOST_BEHAV_NO_PHYLOCK 0x00000001
2251#define TG3_APE_HOST_HEARTBEAT_INT_MS 0x4214
2252#define APE_HOST_HEARTBEAT_INT_DISABLE 0
2253#define APE_HOST_HEARTBEAT_INT_5SEC 5000
2254#define TG3_APE_HOST_HEARTBEAT_COUNT 0x4218
dc6d0744
MC
2255#define TG3_APE_HOST_DRVR_STATE 0x421c
2256#define TG3_APE_HOST_DRVR_STATE_START 0x00000001
2257#define TG3_APE_HOST_DRVR_STATE_UNLOAD 0x00000002
2258#define TG3_APE_HOST_DRVR_STATE_WOL 0x00000003
2259#define TG3_APE_HOST_WOL_SPEED 0x4224
2260#define TG3_APE_HOST_WOL_SPEED_AUTO 0x00008000
0d3031d9
MC
2261
2262#define TG3_APE_EVENT_STATUS 0x4300
2263
2264#define APE_EVENT_STATUS_DRIVER_EVNT 0x00000010
2265#define APE_EVENT_STATUS_STATE_CHNGE 0x00000500
2266#define APE_EVENT_STATUS_STATE_START 0x00010000
2267#define APE_EVENT_STATUS_STATE_UNLOAD 0x00020000
2268#define APE_EVENT_STATUS_STATE_WOL 0x00030000
2269#define APE_EVENT_STATUS_STATE_SUSPEND 0x00040000
2270#define APE_EVENT_STATUS_EVENT_PENDING 0x80000000
2271
f92d9dc1
MC
2272#define TG3_APE_PER_LOCK_REQ 0x8400
2273#define APE_LOCK_PER_REQ_DRIVER 0x00001000
2274#define TG3_APE_PER_LOCK_GRANT 0x8420
2275#define APE_PER_LOCK_GRANT_DRIVER 0x00001000
2276
0d3031d9 2277/* APE convenience enumerations. */
77b483f1 2278#define TG3_APE_LOCK_GRC 1
0d3031d9
MC
2279#define TG3_APE_LOCK_MEM 4
2280
a5767dec
MC
2281#define TG3_EEPROM_SB_F1R2_MBA_OFF 0x10
2282
0d3031d9 2283
1da177e4
LT
2284/* There are two ways to manage the TX descriptors on the tigon3.
2285 * Either the descriptors are in host DMA'able memory, or they
2286 * exist only in the cards on-chip SRAM. All 16 send bds are under
2287 * the same mode, they may not be configured individually.
2288 *
2289 * This driver always uses host memory TX descriptors.
2290 *
2291 * To use host memory TX descriptors:
2292 * 1) Set GRC_MODE_HOST_SENDBDS in GRC_MODE register.
2293 * Make sure GRC_MODE_4X_NIC_SEND_RINGS is clear.
2294 * 2) Allocate DMA'able memory.
2295 * 3) In NIC_SRAM_SEND_RCB (of desired index) of on-chip SRAM:
2296 * a) Set TG3_BDINFO_HOST_ADDR to DMA address of memory
2297 * obtained in step 2
2298 * b) Set TG3_BDINFO_NIC_ADDR to NIC_SRAM_TX_BUFFER_DESC.
2299 * c) Set len field of TG3_BDINFO_MAXLEN_FLAGS to number
2300 * of TX descriptors. Leave flags field clear.
2301 * 4) Access TX descriptors via host memory. The chip
2302 * will refetch into local SRAM as needed when producer
2303 * index mailboxes are updated.
2304 *
2305 * To use on-chip TX descriptors:
2306 * 1) Set GRC_MODE_4X_NIC_SEND_RINGS in GRC_MODE register.
2307 * Make sure GRC_MODE_HOST_SENDBDS is clear.
2308 * 2) In NIC_SRAM_SEND_RCB (of desired index) of on-chip SRAM:
2309 * a) Set TG3_BDINFO_HOST_ADDR to zero.
2310 * b) Set TG3_BDINFO_NIC_ADDR to NIC_SRAM_TX_BUFFER_DESC
2311 * c) TG3_BDINFO_MAXLEN_FLAGS is don't care.
2312 * 3) Access TX descriptors directly in on-chip SRAM
2313 * using normal {read,write}l(). (and not using
2314 * pointer dereferencing of ioremap()'d memory like
2315 * the broken Broadcom driver does)
2316 *
2317 * Note that BDINFO_FLAGS_DISABLED should be set in the flags field of
2318 * TG3_BDINFO_MAXLEN_FLAGS of all unused SEND_RCB indices.
2319 */
2320struct tg3_tx_buffer_desc {
2321 u32 addr_hi;
2322 u32 addr_lo;
2323
2324 u32 len_flags;
2325#define TXD_FLAG_TCPUDP_CSUM 0x0001
2326#define TXD_FLAG_IP_CSUM 0x0002
2327#define TXD_FLAG_END 0x0004
2328#define TXD_FLAG_IP_FRAG 0x0008
f6eb9b1f 2329#define TXD_FLAG_JMB_PKT 0x0008
1da177e4
LT
2330#define TXD_FLAG_IP_FRAG_END 0x0010
2331#define TXD_FLAG_VLAN 0x0040
2332#define TXD_FLAG_COAL_NOW 0x0080
2333#define TXD_FLAG_CPU_PRE_DMA 0x0100
2334#define TXD_FLAG_CPU_POST_DMA 0x0200
2335#define TXD_FLAG_ADD_SRC_ADDR 0x1000
2336#define TXD_FLAG_CHOOSE_SRC_ADDR 0x6000
2337#define TXD_FLAG_NO_CRC 0x8000
2338#define TXD_LEN_SHIFT 16
2339
2340 u32 vlan_tag;
2341#define TXD_VLAN_TAG_SHIFT 0
2342#define TXD_MSS_SHIFT 16
2343};
2344
2345#define TXD_ADDR 0x00UL /* 64-bit */
2346#define TXD_LEN_FLAGS 0x08UL /* 32-bit (upper 16-bits are len) */
2347#define TXD_VLAN_TAG 0x0cUL /* 32-bit (upper 16-bits are tag) */
2348#define TXD_SIZE 0x10UL
2349
2350struct tg3_rx_buffer_desc {
2351 u32 addr_hi;
2352 u32 addr_lo;
2353
2354 u32 idx_len;
2355#define RXD_IDX_MASK 0xffff0000
2356#define RXD_IDX_SHIFT 16
2357#define RXD_LEN_MASK 0x0000ffff
2358#define RXD_LEN_SHIFT 0
2359
2360 u32 type_flags;
2361#define RXD_TYPE_SHIFT 16
2362#define RXD_FLAGS_SHIFT 0
2363
2364#define RXD_FLAG_END 0x0004
2365#define RXD_FLAG_MINI 0x0800
2366#define RXD_FLAG_JUMBO 0x0020
2367#define RXD_FLAG_VLAN 0x0040
2368#define RXD_FLAG_ERROR 0x0400
2369#define RXD_FLAG_IP_CSUM 0x1000
2370#define RXD_FLAG_TCPUDP_CSUM 0x2000
2371#define RXD_FLAG_IS_TCP 0x4000
2372
2373 u32 ip_tcp_csum;
2374#define RXD_IPCSUM_MASK 0xffff0000
2375#define RXD_IPCSUM_SHIFT 16
2376#define RXD_TCPCSUM_MASK 0x0000ffff
2377#define RXD_TCPCSUM_SHIFT 0
2378
2379 u32 err_vlan;
2380
2381#define RXD_VLAN_MASK 0x0000ffff
2382
2383#define RXD_ERR_BAD_CRC 0x00010000
2384#define RXD_ERR_COLLISION 0x00020000
2385#define RXD_ERR_LINK_LOST 0x00040000
2386#define RXD_ERR_PHY_DECODE 0x00080000
2387#define RXD_ERR_ODD_NIBBLE_RCVD_MII 0x00100000
2388#define RXD_ERR_MAC_ABRT 0x00200000
2389#define RXD_ERR_TOO_SMALL 0x00400000
2390#define RXD_ERR_NO_RESOURCES 0x00800000
2391#define RXD_ERR_HUGE_FRAME 0x01000000
2392#define RXD_ERR_MASK 0xffff0000
2393
2394 u32 reserved;
2395 u32 opaque;
2396#define RXD_OPAQUE_INDEX_MASK 0x0000ffff
2397#define RXD_OPAQUE_INDEX_SHIFT 0
2398#define RXD_OPAQUE_RING_STD 0x00010000
2399#define RXD_OPAQUE_RING_JUMBO 0x00020000
2400#define RXD_OPAQUE_RING_MINI 0x00040000
2401#define RXD_OPAQUE_RING_MASK 0x00070000
2402};
2403
2404struct tg3_ext_rx_buffer_desc {
2405 struct {
2406 u32 addr_hi;
2407 u32 addr_lo;
2408 } addrlist[3];
2409 u32 len2_len1;
2410 u32 resv_len3;
2411 struct tg3_rx_buffer_desc std;
2412};
2413
2414/* We only use this when testing out the DMA engine
2415 * at probe time. This is the internal format of buffer
2416 * descriptors used by the chip at NIC_SRAM_DMA_DESCS.
2417 */
2418struct tg3_internal_buffer_desc {
2419 u32 addr_hi;
2420 u32 addr_lo;
2421 u32 nic_mbuf;
2422 /* XXX FIX THIS */
2423#ifdef __BIG_ENDIAN
2424 u16 cqid_sqid;
2425 u16 len;
2426#else
2427 u16 len;
2428 u16 cqid_sqid;
2429#endif
2430 u32 flags;
2431 u32 __cookie1;
2432 u32 __cookie2;
2433 u32 __cookie3;
2434};
2435
2436#define TG3_HW_STATUS_SIZE 0x50
2437struct tg3_hw_status {
2438 u32 status;
2439#define SD_STATUS_UPDATED 0x00000001
2440#define SD_STATUS_LINK_CHG 0x00000002
2441#define SD_STATUS_ERROR 0x00000004
2442
2443 u32 status_tag;
2444
2445#ifdef __BIG_ENDIAN
2446 u16 rx_consumer;
2447 u16 rx_jumbo_consumer;
2448#else
2449 u16 rx_jumbo_consumer;
2450 u16 rx_consumer;
2451#endif
2452
2453#ifdef __BIG_ENDIAN
2454 u16 reserved;
2455 u16 rx_mini_consumer;
2456#else
2457 u16 rx_mini_consumer;
2458 u16 reserved;
2459#endif
2460 struct {
2461#ifdef __BIG_ENDIAN
2462 u16 tx_consumer;
2463 u16 rx_producer;
2464#else
2465 u16 rx_producer;
2466 u16 tx_consumer;
2467#endif
2468 } idx[16];
2469};
2470
2471typedef struct {
2472 u32 high, low;
2473} tg3_stat64_t;
2474
2475struct tg3_hw_stats {
2476 u8 __reserved0[0x400-0x300];
2477
2478 /* Statistics maintained by Receive MAC. */
2479 tg3_stat64_t rx_octets;
2480 u64 __reserved1;
2481 tg3_stat64_t rx_fragments;
2482 tg3_stat64_t rx_ucast_packets;
2483 tg3_stat64_t rx_mcast_packets;
2484 tg3_stat64_t rx_bcast_packets;
2485 tg3_stat64_t rx_fcs_errors;
2486 tg3_stat64_t rx_align_errors;
2487 tg3_stat64_t rx_xon_pause_rcvd;
2488 tg3_stat64_t rx_xoff_pause_rcvd;
2489 tg3_stat64_t rx_mac_ctrl_rcvd;
2490 tg3_stat64_t rx_xoff_entered;
2491 tg3_stat64_t rx_frame_too_long_errors;
2492 tg3_stat64_t rx_jabbers;
2493 tg3_stat64_t rx_undersize_packets;
2494 tg3_stat64_t rx_in_length_errors;
2495 tg3_stat64_t rx_out_length_errors;
2496 tg3_stat64_t rx_64_or_less_octet_packets;
2497 tg3_stat64_t rx_65_to_127_octet_packets;
2498 tg3_stat64_t rx_128_to_255_octet_packets;
2499 tg3_stat64_t rx_256_to_511_octet_packets;
2500 tg3_stat64_t rx_512_to_1023_octet_packets;
2501 tg3_stat64_t rx_1024_to_1522_octet_packets;
2502 tg3_stat64_t rx_1523_to_2047_octet_packets;
2503 tg3_stat64_t rx_2048_to_4095_octet_packets;
2504 tg3_stat64_t rx_4096_to_8191_octet_packets;
2505 tg3_stat64_t rx_8192_to_9022_octet_packets;
2506
2507 u64 __unused0[37];
2508
2509 /* Statistics maintained by Transmit MAC. */
2510 tg3_stat64_t tx_octets;
2511 u64 __reserved2;
2512 tg3_stat64_t tx_collisions;
2513 tg3_stat64_t tx_xon_sent;
2514 tg3_stat64_t tx_xoff_sent;
2515 tg3_stat64_t tx_flow_control;
2516 tg3_stat64_t tx_mac_errors;
2517 tg3_stat64_t tx_single_collisions;
2518 tg3_stat64_t tx_mult_collisions;
2519 tg3_stat64_t tx_deferred;
2520 u64 __reserved3;
2521 tg3_stat64_t tx_excessive_collisions;
2522 tg3_stat64_t tx_late_collisions;
2523 tg3_stat64_t tx_collide_2times;
2524 tg3_stat64_t tx_collide_3times;
2525 tg3_stat64_t tx_collide_4times;
2526 tg3_stat64_t tx_collide_5times;
2527 tg3_stat64_t tx_collide_6times;
2528 tg3_stat64_t tx_collide_7times;
2529 tg3_stat64_t tx_collide_8times;
2530 tg3_stat64_t tx_collide_9times;
2531 tg3_stat64_t tx_collide_10times;
2532 tg3_stat64_t tx_collide_11times;
2533 tg3_stat64_t tx_collide_12times;
2534 tg3_stat64_t tx_collide_13times;
2535 tg3_stat64_t tx_collide_14times;
2536 tg3_stat64_t tx_collide_15times;
2537 tg3_stat64_t tx_ucast_packets;
2538 tg3_stat64_t tx_mcast_packets;
2539 tg3_stat64_t tx_bcast_packets;
2540 tg3_stat64_t tx_carrier_sense_errors;
2541 tg3_stat64_t tx_discards;
2542 tg3_stat64_t tx_errors;
2543
2544 u64 __unused1[31];
2545
2546 /* Statistics maintained by Receive List Placement. */
2547 tg3_stat64_t COS_rx_packets[16];
2548 tg3_stat64_t COS_rx_filter_dropped;
2549 tg3_stat64_t dma_writeq_full;
2550 tg3_stat64_t dma_write_prioq_full;
2551 tg3_stat64_t rxbds_empty;
2552 tg3_stat64_t rx_discards;
2553 tg3_stat64_t rx_errors;
2554 tg3_stat64_t rx_threshold_hit;
2555
2556 u64 __unused2[9];
2557
2558 /* Statistics maintained by Send Data Initiator. */
2559 tg3_stat64_t COS_out_packets[16];
2560 tg3_stat64_t dma_readq_full;
2561 tg3_stat64_t dma_read_prioq_full;
2562 tg3_stat64_t tx_comp_queue_full;
2563
2564 /* Statistics maintained by Host Coalescing. */
2565 tg3_stat64_t ring_set_send_prod_index;
2566 tg3_stat64_t ring_status_update;
2567 tg3_stat64_t nic_irqs;
2568 tg3_stat64_t nic_avoided_irqs;
2569 tg3_stat64_t nic_tx_threshold_hit;
2570
2571 u8 __reserved4[0xb00-0x9c0];
2572};
2573
2574/* 'mapping' is superfluous as the chip does not write into
2575 * the tx/rx post rings so we could just fetch it from there.
2576 * But the cache behavior is better how we are doing it now.
2577 */
2578struct ring_info {
2579 struct sk_buff *skb;
4e5e4f0d 2580 DEFINE_DMA_UNMAP_ADDR(mapping);
1da177e4
LT
2581};
2582
1da177e4
LT
2583struct tg3_link_config {
2584 /* Describes what we're trying to get. */
2585 u32 advertising;
2586 u16 speed;
2587 u8 duplex;
2588 u8 autoneg;
8d018621 2589 u8 flowctrl;
1da177e4
LT
2590
2591 /* Describes what we actually have. */
8d018621
MC
2592 u8 active_flowctrl;
2593
1da177e4
LT
2594 u8 active_duplex;
2595#define SPEED_INVALID 0xffff
2596#define DUPLEX_INVALID 0xff
2597#define AUTONEG_INVALID 0xff
8d018621 2598 u16 active_speed;
1da177e4
LT
2599
2600 /* When we go in and out of low power mode we need
2601 * to swap with this state.
2602 */
1da177e4
LT
2603 u16 orig_speed;
2604 u8 orig_duplex;
2605 u8 orig_autoneg;
b02fd9e3 2606 u32 orig_advertising;
1da177e4
LT
2607};
2608
2609struct tg3_bufmgr_config {
2610 u32 mbuf_read_dma_low_water;
2611 u32 mbuf_mac_rx_low_water;
2612 u32 mbuf_high_water;
2613
2614 u32 mbuf_read_dma_low_water_jumbo;
2615 u32 mbuf_mac_rx_low_water_jumbo;
2616 u32 mbuf_high_water_jumbo;
2617
2618 u32 dma_low_water;
2619 u32 dma_high_water;
2620};
2621
2622struct tg3_ethtool_stats {
2623 /* Statistics maintained by Receive MAC. */
c6cdf436 2624 u64 rx_octets;
1da177e4
LT
2625 u64 rx_fragments;
2626 u64 rx_ucast_packets;
2627 u64 rx_mcast_packets;
2628 u64 rx_bcast_packets;
2629 u64 rx_fcs_errors;
2630 u64 rx_align_errors;
2631 u64 rx_xon_pause_rcvd;
2632 u64 rx_xoff_pause_rcvd;
2633 u64 rx_mac_ctrl_rcvd;
2634 u64 rx_xoff_entered;
2635 u64 rx_frame_too_long_errors;
2636 u64 rx_jabbers;
2637 u64 rx_undersize_packets;
2638 u64 rx_in_length_errors;
2639 u64 rx_out_length_errors;
2640 u64 rx_64_or_less_octet_packets;
2641 u64 rx_65_to_127_octet_packets;
2642 u64 rx_128_to_255_octet_packets;
2643 u64 rx_256_to_511_octet_packets;
2644 u64 rx_512_to_1023_octet_packets;
2645 u64 rx_1024_to_1522_octet_packets;
2646 u64 rx_1523_to_2047_octet_packets;
2647 u64 rx_2048_to_4095_octet_packets;
2648 u64 rx_4096_to_8191_octet_packets;
2649 u64 rx_8192_to_9022_octet_packets;
2650
2651 /* Statistics maintained by Transmit MAC. */
2652 u64 tx_octets;
2653 u64 tx_collisions;
2654 u64 tx_xon_sent;
2655 u64 tx_xoff_sent;
2656 u64 tx_flow_control;
2657 u64 tx_mac_errors;
2658 u64 tx_single_collisions;
2659 u64 tx_mult_collisions;
2660 u64 tx_deferred;
2661 u64 tx_excessive_collisions;
2662 u64 tx_late_collisions;
2663 u64 tx_collide_2times;
2664 u64 tx_collide_3times;
2665 u64 tx_collide_4times;
2666 u64 tx_collide_5times;
2667 u64 tx_collide_6times;
2668 u64 tx_collide_7times;
2669 u64 tx_collide_8times;
2670 u64 tx_collide_9times;
2671 u64 tx_collide_10times;
2672 u64 tx_collide_11times;
2673 u64 tx_collide_12times;
2674 u64 tx_collide_13times;
2675 u64 tx_collide_14times;
2676 u64 tx_collide_15times;
2677 u64 tx_ucast_packets;
2678 u64 tx_mcast_packets;
2679 u64 tx_bcast_packets;
2680 u64 tx_carrier_sense_errors;
2681 u64 tx_discards;
2682 u64 tx_errors;
2683
2684 /* Statistics maintained by Receive List Placement. */
2685 u64 dma_writeq_full;
2686 u64 dma_write_prioq_full;
2687 u64 rxbds_empty;
2688 u64 rx_discards;
2689 u64 rx_errors;
2690 u64 rx_threshold_hit;
2691
2692 /* Statistics maintained by Send Data Initiator. */
2693 u64 dma_readq_full;
2694 u64 dma_read_prioq_full;
2695 u64 tx_comp_queue_full;
2696
2697 /* Statistics maintained by Host Coalescing. */
2698 u64 ring_set_send_prod_index;
2699 u64 ring_status_update;
2700 u64 nic_irqs;
2701 u64 nic_avoided_irqs;
2702 u64 nic_tx_threshold_hit;
2703};
2704
21f581a5 2705struct tg3_rx_prodring_set {
411da640 2706 u32 rx_std_prod_idx;
b196c7e4 2707 u32 rx_std_cons_idx;
411da640 2708 u32 rx_jmb_prod_idx;
b196c7e4 2709 u32 rx_jmb_cons_idx;
21f581a5 2710 struct tg3_rx_buffer_desc *rx_std;
79ed5ac7 2711 struct tg3_ext_rx_buffer_desc *rx_jmb;
21f581a5
MC
2712 struct ring_info *rx_std_buffers;
2713 struct ring_info *rx_jmb_buffers;
2714 dma_addr_t rx_std_mapping;
2715 dma_addr_t rx_jmb_mapping;
2716};
2717
6fd45cb8
MC
2718#define TG3_IRQ_MAX_VECS_RSS 5
2719#define TG3_IRQ_MAX_VECS TG3_IRQ_MAX_VECS_RSS
8ef0442f
MC
2720
2721struct tg3_napi {
2722 struct napi_struct napi ____cacheline_aligned;
2723 struct tg3 *tp;
898a56f8
MC
2724 struct tg3_hw_status *hw_status;
2725
2726 u32 last_tag;
2727 u32 last_irq_tag;
2728 u32 int_mbox;
fd2ce37f 2729 u32 coal_now;
f3f3f27e 2730
07ae8fc0 2731 u32 consmbox ____cacheline_aligned;
72334482 2732 u32 rx_rcb_ptr;
8d9d7cfc 2733 u16 *rx_rcb_prod_idx;
8fea32b9 2734 struct tg3_rx_prodring_set prodring;
72334482 2735 struct tg3_rx_buffer_desc *rx_rcb;
07ae8fc0
MC
2736
2737 u32 tx_prod ____cacheline_aligned;
2738 u32 tx_cons;
2739 u32 tx_pending;
2740 u32 prodmbox;
f3f3f27e 2741 struct tg3_tx_buffer_desc *tx_ring;
f4188d8a 2742 struct ring_info *tx_buffers;
898a56f8
MC
2743
2744 dma_addr_t status_mapping;
72334482 2745 dma_addr_t rx_rcb_mapping;
f3f3f27e 2746 dma_addr_t tx_desc_mapping;
4f125f42
MC
2747
2748 char irq_lbl[IFNAMSIZ];
2749 unsigned int irq_vec;
8ef0442f
MC
2750};
2751
1da177e4
LT
2752struct tg3 {
2753 /* begin "general, frequently-used members" cacheline section */
2754
f47c11ee
DM
2755 /* If the IRQ handler (which runs lockless) needs to be
2756 * quiesced, the following bitmask state is used. The
2757 * SYNC flag is set by non-IRQ context code to initiate
2758 * the quiescence.
2759 *
2760 * When the IRQ handler notices that SYNC is set, it
2761 * disables interrupts and returns.
2762 *
2763 * When all outstanding IRQ handlers have returned after
2764 * the SYNC flag has been set, the setter can be assured
2765 * that interrupts will no longer get run.
2766 *
2767 * In this way all SMP driver locks are never acquired
2768 * in hw IRQ context, only sw IRQ context or lower.
2769 */
2770 unsigned int irq_sync;
2771
1da177e4
LT
2772 /* SMP locking strategy:
2773 *
00b70504
MC
2774 * lock: Held during reset, PHY access, timer, and when
2775 * updating tg3_flags and tg3_flags2.
1da177e4 2776 *
1b2a7205
MC
2777 * netif_tx_lock: Held during tg3_start_xmit. tg3_tx holds
2778 * netif_tx_lock when it needs to call
2779 * netif_wake_queue.
1da177e4 2780 *
f47c11ee 2781 * Both of these locks are to be held with BH safety.
00b70504
MC
2782 *
2783 * Because the IRQ handler, tg3_poll, and tg3_start_xmit
2784 * are running lockless, it is necessary to completely
2785 * quiesce the chip with tg3_netif_stop and tg3_full_lock
2786 * before reconfiguring the device.
2787 *
2788 * indirect_lock: Held when accessing registers indirectly
2789 * with IRQ disabling.
1da177e4
LT
2790 */
2791 spinlock_t lock;
2792 spinlock_t indirect_lock;
2793
20094930
MC
2794 u32 (*read32) (struct tg3 *, u32);
2795 void (*write32) (struct tg3 *, u32, u32);
09ee929c 2796 u32 (*read32_mbox) (struct tg3 *, u32);
20094930
MC
2797 void (*write32_mbox) (struct tg3 *, u32,
2798 u32);
1da177e4 2799 void __iomem *regs;
0d3031d9 2800 void __iomem *aperegs;
1da177e4
LT
2801 struct net_device *dev;
2802 struct pci_dev *pdev;
2803
f89f38b8 2804 u32 coal_now;
1da177e4
LT
2805 u32 msg_enable;
2806
2807 /* begin "tx thread" cacheline section */
20094930
MC
2808 void (*write32_tx_mbox) (struct tg3 *, u32,
2809 u32);
1da177e4
LT
2810
2811 /* begin "rx thread" cacheline section */
8ef0442f 2812 struct tg3_napi napi[TG3_IRQ_MAX_VECS];
20094930
MC
2813 void (*write32_rx_mbox) (struct tg3 *, u32,
2814 u32);
d2757fc4 2815 u32 rx_copy_thresh;
2c49a44d
MC
2816 u32 rx_std_ring_mask;
2817 u32 rx_jmb_ring_mask;
7cb32cf2 2818 u32 rx_ret_ring_mask;
1da177e4
LT
2819 u32 rx_pending;
2820 u32 rx_jumbo_pending;
21f581a5 2821 u32 rx_std_max_post;
d2757fc4 2822 u32 rx_offset;
21f581a5 2823 u32 rx_pkt_map_sz;
1da177e4 2824
7e72aad4 2825
1da177e4 2826 /* begin "everything else" cacheline(s) section */
b0057c51 2827 unsigned long rx_dropped;
511d2224 2828 struct rtnl_link_stats64 net_stats_prev;
1da177e4
LT
2829 struct tg3_ethtool_stats estats;
2830 struct tg3_ethtool_stats estats_prev;
2831
4ba526ce 2832 union {
1da177e4 2833 unsigned long phy_crc_errors;
4ba526ce
MC
2834 unsigned long last_event_jiffies;
2835 };
1da177e4 2836
1da177e4 2837 u32 tg3_flags;
fac9b83e 2838#define TG3_FLAG_TAGGED_STATUS 0x00000001
1da177e4
LT
2839#define TG3_FLAG_TXD_MBOX_HWBUG 0x00000002
2840#define TG3_FLAG_RX_CHECKSUMS 0x00000004
2841#define TG3_FLAG_USE_LINKCHG_REG 0x00000008
1da177e4 2842#define TG3_FLAG_ENABLE_ASF 0x00000020
8ed5d97e 2843#define TG3_FLAG_ASPM_WORKAROUND 0x00000040
1da177e4 2844#define TG3_FLAG_POLL_SERDES 0x00000080
1da177e4 2845#define TG3_FLAG_MBOX_WRITE_REORDER 0x00000100
1da177e4
LT
2846#define TG3_FLAG_PCIX_TARGET_HWBUG 0x00000200
2847#define TG3_FLAG_WOL_SPEED_100MB 0x00000400
2848#define TG3_FLAG_WOL_ENABLE 0x00000800
2849#define TG3_FLAG_EEPROM_WRITE_PROT 0x00001000
2850#define TG3_FLAG_NVRAM 0x00002000
2851#define TG3_FLAG_NVRAM_BUFFERED 0x00004000
8f666b07 2852#define TG3_FLAG_SUPPORT_MSI 0x00008000
679563f4
MC
2853#define TG3_FLAG_SUPPORT_MSIX 0x00010000
2854#define TG3_FLAG_SUPPORT_MSI_OR_MSIX (TG3_FLAG_SUPPORT_MSI | \
2855 TG3_FLAG_SUPPORT_MSIX)
1da177e4
LT
2856#define TG3_FLAG_PCIX_MODE 0x00020000
2857#define TG3_FLAG_PCI_HIGH_SPEED 0x00040000
2858#define TG3_FLAG_PCI_32BIT 0x00080000
bbadf503 2859#define TG3_FLAG_SRAM_USE_CONFIG 0x00100000
df3e6548 2860#define TG3_FLAG_TX_RECOVERY_PENDING 0x00200000
a85feb8c 2861#define TG3_FLAG_WOL_CAP 0x00400000
0f893dc6 2862#define TG3_FLAG_JUMBO_RING_ENABLE 0x00800000
1da177e4 2863#define TG3_FLAG_PAUSE_AUTONEG 0x02000000
795d01c5 2864#define TG3_FLAG_CPMU_PRESENT 0x04000000
4a29cc2e 2865#define TG3_FLAG_40BIT_DMA_BUG 0x08000000
1da177e4 2866#define TG3_FLAG_BROKEN_CHECKSUMS 0x10000000
8f666b07 2867#define TG3_FLAG_JUMBO_CAPABLE 0x20000000
d18edcb2 2868#define TG3_FLAG_CHIP_RESETTING 0x40000000
1da177e4
LT
2869#define TG3_FLAG_INIT_COMPLETE 0x80000000
2870 u32 tg3_flags2;
2871#define TG3_FLG2_RESTART_TIMER 0x00000001
7f62ad5d 2872#define TG3_FLG2_TSO_BUG 0x00000002
1da177e4
LT
2873#define TG3_FLG2_IS_5788 0x00000008
2874#define TG3_FLG2_MAX_RXPEND_64 0x00000010
2875#define TG3_FLG2_TSO_CAPABLE 0x00000020
1da177e4
LT
2876#define TG3_FLG2_PCI_EXPRESS 0x00000200
2877#define TG3_FLG2_ASF_NEW_HANDSHAKE 0x00000400
2878#define TG3_FLG2_HW_AUTONEG 0x00000800
9d26e213 2879#define TG3_FLG2_IS_NIC 0x00001000
1da177e4 2880#define TG3_FLG2_FLASH 0x00008000
5a6f3074 2881#define TG3_FLG2_HW_TSO_1 0x00010000
1da177e4 2882#define TG3_FLG2_5705_PLUS 0x00040000
6708e5cc 2883#define TG3_FLG2_5750_PLUS 0x00080000
e849cdc3 2884#define TG3_FLG2_HW_TSO_3 0x00100000
88b06bc2 2885#define TG3_FLG2_USING_MSI 0x00200000
679563f4
MC
2886#define TG3_FLG2_USING_MSIX 0x00400000
2887#define TG3_FLG2_USING_MSI_OR_MSIX (TG3_FLG2_USING_MSI | \
2888 TG3_FLG2_USING_MSIX)
6892914f 2889#define TG3_FLG2_ICH_WORKAROUND 0x02000000
a4e2b347 2890#define TG3_FLG2_5780_CLASS 0x04000000
5a6f3074 2891#define TG3_FLG2_HW_TSO_2 0x08000000
e849cdc3
MC
2892#define TG3_FLG2_HW_TSO (TG3_FLG2_HW_TSO_1 | \
2893 TG3_FLG2_HW_TSO_2 | \
2894 TG3_FLG2_HW_TSO_3)
fcfa0a32 2895#define TG3_FLG2_1SHOT_MSI 0x10000000
f49639e6 2896#define TG3_FLG2_NO_FWARE_REPORTED 0x40000000
6b91fa02
MC
2897 u32 tg3_flags3;
2898#define TG3_FLG3_NO_NVRAM_ADDR_TRANS 0x00000001
0d3031d9 2899#define TG3_FLG3_ENABLE_APE 0x00000002
f66a29b0 2900#define TG3_FLG3_PROTECTED_NVRAM 0x00000004
41588ba1 2901#define TG3_FLG3_5701_DMA_BUG 0x00000008
dd477003 2902#define TG3_FLG3_USE_PHYLIB 0x00000010
158d7abd 2903#define TG3_FLG3_MDIOBUS_INITED 0x00000020
de9f5230 2904#define TG3_FLG3_LRG_PROD_RING_CAP 0x00000080
14417063 2905#define TG3_FLG3_RGMII_INBAND_DISABLE 0x00000100
a9daf367
MC
2906#define TG3_FLG3_RGMII_EXT_IBND_RX_EN 0x00000200
2907#define TG3_FLG3_RGMII_EXT_IBND_TX_EN 0x00000400
5e7dfd0f 2908#define TG3_FLG3_CLKREQ_BUG 0x00000800
321d32a0 2909#define TG3_FLG3_5755_PLUS 0x00002000
df259d8c 2910#define TG3_FLG3_NO_NVRAM 0x00004000
baf8a94a 2911#define TG3_FLG3_ENABLE_RSS 0x00020000
19cfaecc 2912#define TG3_FLG3_ENABLE_TSS 0x00040000
0e1406dd
MC
2913#define TG3_FLG3_4G_DMA_BNDRY_BUG 0x00080000
2914#define TG3_FLG3_40BIT_DMA_LIMIT_BUG 0x00100000
92c6b8d1 2915#define TG3_FLG3_SHORT_DMA_BUG 0x00200000
b703df6f 2916#define TG3_FLG3_USE_JUMBO_BDFLAG 0x00400000
614b0590 2917#define TG3_FLG3_L1PLLPD_EN 0x00800000
1407deb1 2918#define TG3_FLG3_57765_PLUS 0x01000000
dc6d0744 2919#define TG3_FLG3_APE_HAS_NCSI 0x02000000
1da177e4 2920
1da177e4
LT
2921 struct timer_list timer;
2922 u16 timer_counter;
2923 u16 timer_multiplier;
2924 u32 timer_offset;
2925 u16 asf_counter;
2926 u16 asf_multiplier;
2927
3d3ebe74
MC
2928 /* 1 second counter for transient serdes link events */
2929 u32 serdes_counter;
2930#define SERDES_AN_TIMEOUT_5704S 2
2931#define SERDES_PARALLEL_DET_TIMEOUT 1
2932#define SERDES_AN_TIMEOUT_5714S 1
2933
1da177e4
LT
2934 struct tg3_link_config link_config;
2935 struct tg3_bufmgr_config bufmgr_config;
2936
2937 /* cache h/w values, often passed straight to h/w */
2938 u32 rx_mode;
2939 u32 tx_mode;
2940 u32 mac_mode;
2941 u32 mi_mode;
2942 u32 misc_host_ctrl;
2943 u32 grc_mode;
2944 u32 grc_local_ctrl;
2945 u32 dma_rwctrl;
2946 u32 coalesce_mode;
8ed5d97e 2947 u32 pwrmgmt_thresh;
1da177e4
LT
2948
2949 /* PCI block */
795d01c5 2950 u32 pci_chip_rev_id;
69fc4053 2951 u16 pci_cmd;
1da177e4
LT
2952 u8 pci_cacheline_sz;
2953 u8 pci_lat_timer;
1da177e4
LT
2954
2955 int pm_cap;
4cf78e4f 2956 int msi_cap;
5e7dfd0f 2957 union {
9974a356 2958 int pcix_cap;
5e7dfd0f
MC
2959 int pcie_cap;
2960 };
cf79003d 2961 int pcie_readrq;
1da177e4 2962
298cf9be 2963 struct mii_bus *mdio_bus;
158d7abd
MC
2964 int mdio_irq[PHY_MAX_ADDR];
2965
882e9793
MC
2966 u8 phy_addr;
2967
1da177e4
LT
2968 /* PHY info */
2969 u32 phy_id;
79eb6904
MC
2970#define TG3_PHY_ID_MASK 0xfffffff0
2971#define TG3_PHY_ID_BCM5400 0x60008040
2972#define TG3_PHY_ID_BCM5401 0x60008050
2973#define TG3_PHY_ID_BCM5411 0x60008070
2974#define TG3_PHY_ID_BCM5701 0x60008110
2975#define TG3_PHY_ID_BCM5703 0x60008160
2976#define TG3_PHY_ID_BCM5704 0x60008190
2977#define TG3_PHY_ID_BCM5705 0x600081a0
2978#define TG3_PHY_ID_BCM5750 0x60008180
2979#define TG3_PHY_ID_BCM5752 0x60008100
2980#define TG3_PHY_ID_BCM5714 0x60008340
2981#define TG3_PHY_ID_BCM5780 0x60008350
2982#define TG3_PHY_ID_BCM5755 0xbc050cc0
2983#define TG3_PHY_ID_BCM5787 0xbc050ce0
2984#define TG3_PHY_ID_BCM5756 0xbc050ed0
2985#define TG3_PHY_ID_BCM5784 0xbc050fa0
2986#define TG3_PHY_ID_BCM5761 0xbc050fd0
2987#define TG3_PHY_ID_BCM5718C 0x5c0d8a00
2988#define TG3_PHY_ID_BCM5718S 0xbc050ff0
2989#define TG3_PHY_ID_BCM57765 0x5c0d8a40
302b500b 2990#define TG3_PHY_ID_BCM5719C 0x5c0d8a20
79eb6904
MC
2991#define TG3_PHY_ID_BCM5906 0xdc00ac40
2992#define TG3_PHY_ID_BCM8002 0x60010140
79eb6904
MC
2993#define TG3_PHY_ID_INVALID 0xffffffff
2994
6a443a0f
MC
2995#define PHY_ID_RTL8211C 0x001cc910
2996#define PHY_ID_RTL8201E 0x00008200
2997
79eb6904
MC
2998#define TG3_PHY_ID_REV_MASK 0x0000000f
2999#define TG3_PHY_REV_BCM5401_B0 0x1
3000
79eb6904
MC
3001 /* This macro assumes the passed PHY ID is
3002 * already masked with TG3_PHY_ID_MASK.
3003 */
3004#define TG3_KNOWN_PHY_ID(X) \
3005 ((X) == TG3_PHY_ID_BCM5400 || (X) == TG3_PHY_ID_BCM5401 || \
3006 (X) == TG3_PHY_ID_BCM5411 || (X) == TG3_PHY_ID_BCM5701 || \
3007 (X) == TG3_PHY_ID_BCM5703 || (X) == TG3_PHY_ID_BCM5704 || \
3008 (X) == TG3_PHY_ID_BCM5705 || (X) == TG3_PHY_ID_BCM5750 || \
3009 (X) == TG3_PHY_ID_BCM5752 || (X) == TG3_PHY_ID_BCM5714 || \
3010 (X) == TG3_PHY_ID_BCM5780 || (X) == TG3_PHY_ID_BCM5787 || \
3011 (X) == TG3_PHY_ID_BCM5755 || (X) == TG3_PHY_ID_BCM5756 || \
3012 (X) == TG3_PHY_ID_BCM5906 || (X) == TG3_PHY_ID_BCM5761 || \
3013 (X) == TG3_PHY_ID_BCM5718C || (X) == TG3_PHY_ID_BCM5718S || \
302b500b
MC
3014 (X) == TG3_PHY_ID_BCM57765 || (X) == TG3_PHY_ID_BCM5719C || \
3015 (X) == TG3_PHY_ID_BCM8002)
79eb6904 3016
80096068
MC
3017 u32 phy_flags;
3018#define TG3_PHYFLG_IS_LOW_POWER 0x00000001
f07e9af3
MC
3019#define TG3_PHYFLG_IS_CONNECTED 0x00000002
3020#define TG3_PHYFLG_USE_MI_INTERRUPT 0x00000004
3021#define TG3_PHYFLG_PHY_SERDES 0x00000010
3022#define TG3_PHYFLG_MII_SERDES 0x00000020
3023#define TG3_PHYFLG_ANY_SERDES (TG3_PHYFLG_PHY_SERDES | \
3024 TG3_PHYFLG_MII_SERDES)
3025#define TG3_PHYFLG_IS_FET 0x00000040
3026#define TG3_PHYFLG_10_100_ONLY 0x00000080
3027#define TG3_PHYFLG_ENABLE_APD 0x00000100
3028#define TG3_PHYFLG_CAPACITIVE_COUPLING 0x00000200
3029#define TG3_PHYFLG_NO_ETH_WIRE_SPEED 0x00000400
3030#define TG3_PHYFLG_JITTER_BUG 0x00000800
3031#define TG3_PHYFLG_ADJUST_TRIM 0x00001000
3032#define TG3_PHYFLG_ADC_BUG 0x00002000
3033#define TG3_PHYFLG_5704_A0_BUG 0x00004000
3034#define TG3_PHYFLG_BER_BUG 0x00008000
3035#define TG3_PHYFLG_SERDES_PREEMPHASIS 0x00010000
3036#define TG3_PHYFLG_PARALLEL_DETECT 0x00020000
52b02d04 3037#define TG3_PHYFLG_EEE_CAP 0x00040000
80096068 3038
1da177e4 3039 u32 led_ctrl;
b2a5c19c 3040 u32 phy_otp;
52b02d04 3041 u32 setlpicnt;
1da177e4 3042
141518c9
MC
3043#define TG3_BPN_SIZE 24
3044 char board_part_number[TG3_BPN_SIZE];
3045#define TG3_VER_SIZE ETHTOOL_FWVERS_LEN
9c8a620e 3046 char fw_ver[TG3_VER_SIZE];
1da177e4
LT
3047 u32 nic_sram_data_cfg;
3048 u32 pci_clock_ctrl;
3049 struct pci_dev *pdev_peer;
3050
1da177e4
LT
3051 struct tg3_hw_stats *hw_stats;
3052 dma_addr_t stats_mapping;
3053 struct work_struct reset_task;
3054
ec41c7df 3055 int nvram_lock_cnt;
1da177e4 3056 u32 nvram_size;
fd1122a2
MC
3057#define TG3_NVRAM_SIZE_64KB 0x00010000
3058#define TG3_NVRAM_SIZE_128KB 0x00020000
3059#define TG3_NVRAM_SIZE_256KB 0x00040000
3060#define TG3_NVRAM_SIZE_512KB 0x00080000
3061#define TG3_NVRAM_SIZE_1MB 0x00100000
3062#define TG3_NVRAM_SIZE_2MB 0x00200000
3063
1da177e4
LT
3064 u32 nvram_pagesize;
3065 u32 nvram_jedecnum;
3066
3067#define JEDEC_ATMEL 0x1f
3068#define JEDEC_ST 0x20
3069#define JEDEC_SAIFUN 0x4f
3070#define JEDEC_SST 0xbf
3071
fd1122a2 3072#define ATMEL_AT24C64_CHIP_SIZE TG3_NVRAM_SIZE_64KB
1da177e4
LT
3073#define ATMEL_AT24C64_PAGE_SIZE (32)
3074
fd1122a2 3075#define ATMEL_AT24C512_CHIP_SIZE TG3_NVRAM_SIZE_512KB
1da177e4
LT
3076#define ATMEL_AT24C512_PAGE_SIZE (128)
3077
3078#define ATMEL_AT45DB0X1B_PAGE_POS 9
3079#define ATMEL_AT45DB0X1B_PAGE_SIZE 264
3080
3081#define ATMEL_AT25F512_PAGE_SIZE 256
3082
3083#define ST_M45PEX0_PAGE_SIZE 256
3084
3085#define SAIFUN_SA25F0XX_PAGE_SIZE 256
3086
3087#define SST_25VF0X0_PAGE_SIZE 4098
3088
4f125f42
MC
3089 unsigned int irq_max;
3090 unsigned int irq_cnt;
3091
15f9850d 3092 struct ethtool_coalesce coal;
077f849d
JSR
3093
3094 /* firmware info */
9e9fd12d 3095 const char *fw_needed;
077f849d
JSR
3096 const struct firmware *fw;
3097 u32 fw_len; /* includes BSS */
1da177e4
LT
3098};
3099
3100#endif /* !(_T3_H) */
This page took 1.05602 seconds and 5 git commands to generate.