Merge branch 'master' of master.kernel.org:/pub/scm/linux/kernel/git/davem/net-2.6
[deliverable/linux.git] / drivers / net / tulip / winbond-840.c
CommitLineData
1da177e4
LT
1/* winbond-840.c: A Linux PCI network adapter device driver. */
2/*
3 Written 1998-2001 by Donald Becker.
4
5 This software may be used and distributed according to the terms of
6 the GNU General Public License (GPL), incorporated herein by reference.
7 Drivers based on or derived from this code fall under the GPL and must
8 retain the authorship, copyright and license notice. This file is not
9 a complete program and may only be used when the entire operating
10 system is licensed under the GPL.
11
12 The author may be reached as becker@scyld.com, or C/O
13 Scyld Computing Corporation
14 410 Severn Ave., Suite 210
15 Annapolis MD 21403
16
17 Support and updates available at
18 http://www.scyld.com/network/drivers.html
19
20 Do not remove the copyright information.
21 Do not change the version information unless an improvement has been made.
22 Merely removing my name, as Compex has done in the past, does not count
23 as an improvement.
24
25 Changelog:
26 * ported to 2.4
27 ???
28 * spin lock update, memory barriers, new style dma mappings
29 limit each tx buffer to < 1024 bytes
30 remove DescIntr from Rx descriptors (that's an Tx flag)
31 remove next pointer from Tx descriptors
32 synchronize tx_q_bytes
33 software reset in tx_timeout
34 Copyright (C) 2000 Manfred Spraul
35 * further cleanups
36 power management.
37 support for big endian descriptors
38 Copyright (C) 2001 Manfred Spraul
39 * ethtool support (jgarzik)
40 * Replace some MII-related magic numbers with constants (jgarzik)
f3b197ac 41
1da177e4
LT
42 TODO:
43 * enable pci_power_off
44 * Wake-On-LAN
45*/
f3b197ac 46
1da177e4 47#define DRV_NAME "winbond-840"
d5b20697
AG
48#define DRV_VERSION "1.01-e"
49#define DRV_RELDATE "Sep-11-2006"
1da177e4
LT
50
51
52/* Automatically extracted configuration info:
53probe-func: winbond840_probe
54config-in: tristate 'Winbond W89c840 Ethernet support' CONFIG_WINBOND_840
55
56c-help-name: Winbond W89c840 PCI Ethernet support
57c-help-symbol: CONFIG_WINBOND_840
58c-help: This driver is for the Winbond W89c840 chip. It also works with
59c-help: the TX9882 chip on the Compex RL100-ATX board.
f3b197ac 60c-help: More specific information and updates are available from
1da177e4
LT
61c-help: http://www.scyld.com/network/drivers.html
62*/
63
64/* The user-configurable values.
65 These may be modified when a driver module is loaded.*/
66
67static int debug = 1; /* 1 normal messages, 0 quiet .. 7 verbose. */
68static int max_interrupt_work = 20;
69/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
70 The '840 uses a 64 element hash table based on the Ethernet CRC. */
71static int multicast_filter_limit = 32;
72
73/* Set the copy breakpoint for the copy-only-tiny-frames scheme.
74 Setting to > 1518 effectively disables this feature. */
75static int rx_copybreak;
76
77/* Used to pass the media type, etc.
78 Both 'options[]' and 'full_duplex[]' should exist for driver
79 interoperability.
80 The media type is usually passed in 'options[]'.
81*/
82#define MAX_UNITS 8 /* More are supported, limit only on options */
83static int options[MAX_UNITS] = {-1, -1, -1, -1, -1, -1, -1, -1};
84static int full_duplex[MAX_UNITS] = {-1, -1, -1, -1, -1, -1, -1, -1};
85
86/* Operational parameters that are set at compile time. */
87
88/* Keep the ring sizes a power of two for compile efficiency.
89 The compiler will convert <unsigned>'%'<2^N> into a bit mask.
90 Making the Tx ring too large decreases the effectiveness of channel
91 bonding and packet priority.
92 There are no ill effects from too-large receive rings. */
1da177e4
LT
93#define TX_QUEUE_LEN 10 /* Limit ring entries actually used. */
94#define TX_QUEUE_LEN_RESTART 5
1da177e4
LT
95
96#define TX_BUFLIMIT (1024-128)
97
98/* The presumed FIFO size for working around the Tx-FIFO-overflow bug.
99 To avoid overflowing we don't queue again until we have room for a
100 full-size packet.
101 */
102#define TX_FIFO_SIZE (2048)
103#define TX_BUG_FIFO_LIMIT (TX_FIFO_SIZE-1514-16)
104
105
106/* Operational parameters that usually are not changed. */
107/* Time in jiffies before concluding the transmitter is hung. */
108#define TX_TIMEOUT (2*HZ)
109
1da177e4
LT
110/* Include files, designed to support most kernel versions 2.0.0 and later. */
111#include <linux/module.h>
112#include <linux/kernel.h>
113#include <linux/string.h>
114#include <linux/timer.h>
115#include <linux/errno.h>
116#include <linux/ioport.h>
117#include <linux/slab.h>
118#include <linux/interrupt.h>
119#include <linux/pci.h>
10a87fcf 120#include <linux/dma-mapping.h>
1da177e4
LT
121#include <linux/netdevice.h>
122#include <linux/etherdevice.h>
123#include <linux/skbuff.h>
124#include <linux/init.h>
125#include <linux/delay.h>
126#include <linux/ethtool.h>
127#include <linux/mii.h>
128#include <linux/rtnetlink.h>
129#include <linux/crc32.h>
130#include <linux/bitops.h>
131#include <asm/uaccess.h>
132#include <asm/processor.h> /* Processor type for cache alignment. */
133#include <asm/io.h>
134#include <asm/irq.h>
135
42eab567
GG
136#include "tulip.h"
137
48dd59e3
JG
138#undef PKT_BUF_SZ /* tulip.h also defines this */
139#define PKT_BUF_SZ 1536 /* Size of each temporary Rx buffer.*/
140
1da177e4 141/* These identify the driver base version and may not be removed. */
65d9b8b1 142static const char version[] __initdata =
1da177e4
LT
143KERN_INFO DRV_NAME ".c:v" DRV_VERSION " (2.4 port) " DRV_RELDATE " Donald Becker <becker@scyld.com>\n"
144KERN_INFO " http://www.scyld.com/network/drivers.html\n";
145
146MODULE_AUTHOR("Donald Becker <becker@scyld.com>");
147MODULE_DESCRIPTION("Winbond W89c840 Ethernet driver");
148MODULE_LICENSE("GPL");
149MODULE_VERSION(DRV_VERSION);
150
151module_param(max_interrupt_work, int, 0);
152module_param(debug, int, 0);
153module_param(rx_copybreak, int, 0);
154module_param(multicast_filter_limit, int, 0);
155module_param_array(options, int, NULL, 0);
156module_param_array(full_duplex, int, NULL, 0);
157MODULE_PARM_DESC(max_interrupt_work, "winbond-840 maximum events handled per interrupt");
158MODULE_PARM_DESC(debug, "winbond-840 debug level (0-6)");
159MODULE_PARM_DESC(rx_copybreak, "winbond-840 copy breakpoint for copy-only-tiny-frames");
160MODULE_PARM_DESC(multicast_filter_limit, "winbond-840 maximum number of filtered multicast addresses");
161MODULE_PARM_DESC(options, "winbond-840: Bits 0-3: media type, bit 17: full duplex");
162MODULE_PARM_DESC(full_duplex, "winbond-840 full duplex setting(s) (1)");
163
164/*
165 Theory of Operation
166
167I. Board Compatibility
168
169This driver is for the Winbond w89c840 chip.
170
171II. Board-specific settings
172
173None.
174
175III. Driver operation
176
177This chip is very similar to the Digital 21*4* "Tulip" family. The first
178twelve registers and the descriptor format are nearly identical. Read a
179Tulip manual for operational details.
180
181A significant difference is that the multicast filter and station address are
182stored in registers rather than loaded through a pseudo-transmit packet.
183
184Unlike the Tulip, transmit buffers are limited to 1KB. To transmit a
185full-sized packet we must use both data buffers in a descriptor. Thus the
186driver uses ring mode where descriptors are implicitly sequential in memory,
187rather than using the second descriptor address as a chain pointer to
188subsequent descriptors.
189
190IV. Notes
191
192If you are going to almost clone a Tulip, why not go all the way and avoid
193the need for a new driver?
194
195IVb. References
196
197http://www.scyld.com/expert/100mbps.html
198http://www.scyld.com/expert/NWay.html
199http://www.winbond.com.tw/
200
201IVc. Errata
202
203A horrible bug exists in the transmit FIFO. Apparently the chip doesn't
204correctly detect a full FIFO, and queuing more than 2048 bytes may result in
205silent data corruption.
206
207Test with 'ping -s 10000' on a fast computer.
208
209*/
210
f3b197ac 211
1da177e4
LT
212
213/*
214 PCI probe table.
215*/
1da177e4 216enum chip_capability_flags {
1f1bd5fc
JG
217 CanHaveMII=1, HasBrokenTx=2, AlwaysFDX=4, FDXOnNoMII=8,
218};
219
220static const struct pci_device_id w840_pci_tbl[] = {
1da177e4
LT
221 { 0x1050, 0x0840, PCI_ANY_ID, 0x8153, 0, 0, 0 },
222 { 0x1050, 0x0840, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 1 },
223 { 0x11f6, 0x2011, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 2 },
1f1bd5fc 224 { }
1da177e4
LT
225};
226MODULE_DEVICE_TABLE(pci, w840_pci_tbl);
227
c3d8e682
JG
228enum {
229 netdev_res_size = 128, /* size of PCI BAR resource */
230};
231
1da177e4
LT
232struct pci_id_info {
233 const char *name;
c3d8e682 234 int drv_flags; /* Driver use, intended as capability flags. */
1da177e4 235};
c3d8e682
JG
236
237static const struct pci_id_info pci_id_tbl[] __devinitdata = {
238 { /* Sometime a Level-One switch card. */
239 "Winbond W89c840", CanHaveMII | HasBrokenTx | FDXOnNoMII},
240 { "Winbond W89c840", CanHaveMII | HasBrokenTx},
241 { "Compex RL100-ATX", CanHaveMII | HasBrokenTx},
242 { } /* terminate list. */
1da177e4
LT
243};
244
245/* This driver was written to use PCI memory space, however some x86 systems
42eab567
GG
246 work only with I/O space accesses. See CONFIG_TULIP_MMIO in .config
247*/
1da177e4
LT
248
249/* Offsets to the Command and Status Registers, "CSRs".
250 While similar to the Tulip, these registers are longword aligned.
251 Note: It's not useful to define symbolic names for every register bit in
252 the device. The name can only partially document the semantics and make
253 the driver longer and more difficult to read.
254*/
255enum w840_offsets {
256 PCIBusCfg=0x00, TxStartDemand=0x04, RxStartDemand=0x08,
257 RxRingPtr=0x0C, TxRingPtr=0x10,
258 IntrStatus=0x14, NetworkConfig=0x18, IntrEnable=0x1C,
259 RxMissed=0x20, EECtrl=0x24, MIICtrl=0x24, BootRom=0x28, GPTimer=0x2C,
260 CurRxDescAddr=0x30, CurRxBufAddr=0x34, /* Debug use */
261 MulticastFilter0=0x38, MulticastFilter1=0x3C, StationAddr=0x40,
262 CurTxDescAddr=0x4C, CurTxBufAddr=0x50,
263};
264
1da177e4
LT
265/* Bits in the NetworkConfig register. */
266enum rx_mode_bits {
42eab567
GG
267 AcceptErr=0x80,
268 RxAcceptBroadcast=0x20, AcceptMulticast=0x10,
269 RxAcceptAllPhys=0x08, AcceptMyPhys=0x02,
1da177e4
LT
270};
271
272enum mii_reg_bits {
273 MDIO_ShiftClk=0x10000, MDIO_DataIn=0x80000, MDIO_DataOut=0x20000,
274 MDIO_EnbOutput=0x40000, MDIO_EnbIn = 0x00000,
275};
276
277/* The Tulip Rx and Tx buffer descriptors. */
278struct w840_rx_desc {
279 s32 status;
280 s32 length;
281 u32 buffer1;
282 u32 buffer2;
283};
284
285struct w840_tx_desc {
286 s32 status;
287 s32 length;
288 u32 buffer1, buffer2;
289};
290
1da177e4
LT
291#define MII_CNT 1 /* winbond only supports one MII */
292struct netdev_private {
293 struct w840_rx_desc *rx_ring;
294 dma_addr_t rx_addr[RX_RING_SIZE];
295 struct w840_tx_desc *tx_ring;
296 dma_addr_t tx_addr[TX_RING_SIZE];
297 dma_addr_t ring_dma_addr;
298 /* The addresses of receive-in-place skbuffs. */
299 struct sk_buff* rx_skbuff[RX_RING_SIZE];
300 /* The saved address of a sent-in-place packet/buffer, for later free(). */
301 struct sk_buff* tx_skbuff[TX_RING_SIZE];
302 struct net_device_stats stats;
303 struct timer_list timer; /* Media monitoring timer. */
304 /* Frequently used values: keep some adjacent for cache effect. */
305 spinlock_t lock;
306 int chip_id, drv_flags;
307 struct pci_dev *pci_dev;
308 int csr6;
309 struct w840_rx_desc *rx_head_desc;
310 unsigned int cur_rx, dirty_rx; /* Producer/consumer ring indices */
311 unsigned int rx_buf_sz; /* Based on MTU+slack. */
312 unsigned int cur_tx, dirty_tx;
313 unsigned int tx_q_bytes;
314 unsigned int tx_full; /* The Tx queue is full. */
315 /* MII transceiver section. */
316 int mii_cnt; /* MII device addresses. */
317 unsigned char phys[MII_CNT]; /* MII device addresses, but only the first is used */
318 u32 mii;
319 struct mii_if_info mii_if;
320 void __iomem *base_addr;
321};
322
323static int eeprom_read(void __iomem *ioaddr, int location);
324static int mdio_read(struct net_device *dev, int phy_id, int location);
325static void mdio_write(struct net_device *dev, int phy_id, int location, int value);
326static int netdev_open(struct net_device *dev);
327static int update_link(struct net_device *dev);
328static void netdev_timer(unsigned long data);
329static void init_rxtx_rings(struct net_device *dev);
330static void free_rxtx_rings(struct netdev_private *np);
331static void init_registers(struct net_device *dev);
332static void tx_timeout(struct net_device *dev);
333static int alloc_ringdesc(struct net_device *dev);
334static void free_ringdesc(struct netdev_private *np);
335static int start_tx(struct sk_buff *skb, struct net_device *dev);
7d12e780 336static irqreturn_t intr_handler(int irq, void *dev_instance);
1da177e4
LT
337static void netdev_error(struct net_device *dev, int intr_status);
338static int netdev_rx(struct net_device *dev);
339static u32 __set_rx_mode(struct net_device *dev);
340static void set_rx_mode(struct net_device *dev);
341static struct net_device_stats *get_stats(struct net_device *dev);
342static int netdev_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
7282d491 343static const struct ethtool_ops netdev_ethtool_ops;
1da177e4
LT
344static int netdev_close(struct net_device *dev);
345
2a97e6b7
SH
346static const struct net_device_ops netdev_ops = {
347 .ndo_open = netdev_open,
348 .ndo_stop = netdev_close,
349 .ndo_start_xmit = start_tx,
350 .ndo_get_stats = get_stats,
351 .ndo_set_multicast_list = set_rx_mode,
352 .ndo_do_ioctl = netdev_ioctl,
353 .ndo_tx_timeout = tx_timeout,
354 .ndo_change_mtu = eth_change_mtu,
355 .ndo_set_mac_address = eth_mac_addr,
356 .ndo_validate_addr = eth_validate_addr,
357};
1da177e4
LT
358
359static int __devinit w840_probe1 (struct pci_dev *pdev,
360 const struct pci_device_id *ent)
361{
362 struct net_device *dev;
363 struct netdev_private *np;
364 static int find_cnt;
365 int chip_idx = ent->driver_data;
366 int irq;
367 int i, option = find_cnt < MAX_UNITS ? options[find_cnt] : 0;
368 void __iomem *ioaddr;
1da177e4
LT
369
370 i = pci_enable_device(pdev);
371 if (i) return i;
372
373 pci_set_master(pdev);
374
375 irq = pdev->irq;
376
10a87fcf 377 if (pci_set_dma_mask(pdev, DMA_32BIT_MASK)) {
1da177e4
LT
378 printk(KERN_WARNING "Winbond-840: Device %s disabled due to DMA limitations.\n",
379 pci_name(pdev));
380 return -EIO;
381 }
382 dev = alloc_etherdev(sizeof(*np));
383 if (!dev)
384 return -ENOMEM;
1da177e4
LT
385 SET_NETDEV_DEV(dev, &pdev->dev);
386
387 if (pci_request_regions(pdev, DRV_NAME))
388 goto err_out_netdev;
42eab567
GG
389
390 ioaddr = pci_iomap(pdev, TULIP_BAR, netdev_res_size);
1da177e4
LT
391 if (!ioaddr)
392 goto err_out_free_res;
393
394 for (i = 0; i < 3; i++)
c559a5bc 395 ((__le16 *)dev->dev_addr)[i] = cpu_to_le16(eeprom_read(ioaddr, i));
1da177e4
LT
396
397 /* Reset the chip to erase previous misconfiguration.
398 No hold time required! */
399 iowrite32(0x00000001, ioaddr + PCIBusCfg);
400
401 dev->base_addr = (unsigned long)ioaddr;
402 dev->irq = irq;
403
404 np = netdev_priv(dev);
405 np->pci_dev = pdev;
406 np->chip_id = chip_idx;
407 np->drv_flags = pci_id_tbl[chip_idx].drv_flags;
408 spin_lock_init(&np->lock);
409 np->mii_if.dev = dev;
410 np->mii_if.mdio_read = mdio_read;
411 np->mii_if.mdio_write = mdio_write;
412 np->base_addr = ioaddr;
f3b197ac 413
1da177e4
LT
414 pci_set_drvdata(pdev, dev);
415
416 if (dev->mem_start)
417 option = dev->mem_start;
418
419 /* The lower four bits are the media type. */
420 if (option > 0) {
421 if (option & 0x200)
422 np->mii_if.full_duplex = 1;
423 if (option & 15)
424 printk(KERN_INFO "%s: ignoring user supplied media type %d",
425 dev->name, option & 15);
426 }
427 if (find_cnt < MAX_UNITS && full_duplex[find_cnt] > 0)
428 np->mii_if.full_duplex = 1;
429
430 if (np->mii_if.full_duplex)
431 np->mii_if.force_media = 1;
432
433 /* The chip-specific entries in the device structure. */
2a97e6b7 434 dev->netdev_ops = &netdev_ops;
1da177e4 435 dev->ethtool_ops = &netdev_ethtool_ops;
1da177e4
LT
436 dev->watchdog_timeo = TX_TIMEOUT;
437
438 i = register_netdev(dev);
439 if (i)
440 goto err_out_cleardev;
441
e174961c 442 printk(KERN_INFO "%s: %s at %p, %pM, IRQ %d.\n",
0795af57 443 dev->name, pci_id_tbl[chip_idx].name, ioaddr,
e174961c 444 dev->dev_addr, irq);
1da177e4
LT
445
446 if (np->drv_flags & CanHaveMII) {
447 int phy, phy_idx = 0;
448 for (phy = 1; phy < 32 && phy_idx < MII_CNT; phy++) {
449 int mii_status = mdio_read(dev, phy, MII_BMSR);
450 if (mii_status != 0xffff && mii_status != 0x0000) {
451 np->phys[phy_idx++] = phy;
452 np->mii_if.advertising = mdio_read(dev, phy, MII_ADVERTISE);
453 np->mii = (mdio_read(dev, phy, MII_PHYSID1) << 16)+
454 mdio_read(dev, phy, MII_PHYSID2);
455 printk(KERN_INFO "%s: MII PHY %8.8xh found at address %d, status "
456 "0x%4.4x advertising %4.4x.\n",
457 dev->name, np->mii, phy, mii_status, np->mii_if.advertising);
458 }
459 }
460 np->mii_cnt = phy_idx;
461 np->mii_if.phy_id = np->phys[0];
462 if (phy_idx == 0) {
463 printk(KERN_WARNING "%s: MII PHY not found -- this device may "
464 "not operate correctly.\n", dev->name);
465 }
466 }
467
468 find_cnt++;
469 return 0;
470
471err_out_cleardev:
472 pci_set_drvdata(pdev, NULL);
473 pci_iounmap(pdev, ioaddr);
474err_out_free_res:
475 pci_release_regions(pdev);
476err_out_netdev:
477 free_netdev (dev);
478 return -ENODEV;
479}
480
f3b197ac 481
1da177e4
LT
482/* Read the EEPROM and MII Management Data I/O (MDIO) interfaces. These are
483 often serial bit streams generated by the host processor.
484 The example below is for the common 93c46 EEPROM, 64 16 bit words. */
485
486/* Delay between EEPROM clock transitions.
487 No extra delay is needed with 33Mhz PCI, but future 66Mhz access may need
488 a delay. Note that pre-2.0.34 kernels had a cache-alignment bug that
489 made udelay() unreliable.
490 The old method of using an ISA access as a delay, __SLOW_DOWN_IO__, is
405bbe9f 491 deprecated.
1da177e4
LT
492*/
493#define eeprom_delay(ee_addr) ioread32(ee_addr)
494
495enum EEPROM_Ctrl_Bits {
496 EE_ShiftClk=0x02, EE_Write0=0x801, EE_Write1=0x805,
497 EE_ChipSelect=0x801, EE_DataIn=0x08,
498};
499
500/* The EEPROM commands include the alway-set leading bit. */
501enum EEPROM_Cmds {
502 EE_WriteCmd=(5 << 6), EE_ReadCmd=(6 << 6), EE_EraseCmd=(7 << 6),
503};
504
505static int eeprom_read(void __iomem *addr, int location)
506{
507 int i;
508 int retval = 0;
509 void __iomem *ee_addr = addr + EECtrl;
510 int read_cmd = location | EE_ReadCmd;
511 iowrite32(EE_ChipSelect, ee_addr);
512
513 /* Shift the read command bits out. */
514 for (i = 10; i >= 0; i--) {
515 short dataval = (read_cmd & (1 << i)) ? EE_Write1 : EE_Write0;
516 iowrite32(dataval, ee_addr);
517 eeprom_delay(ee_addr);
518 iowrite32(dataval | EE_ShiftClk, ee_addr);
519 eeprom_delay(ee_addr);
520 }
521 iowrite32(EE_ChipSelect, ee_addr);
522 eeprom_delay(ee_addr);
523
524 for (i = 16; i > 0; i--) {
525 iowrite32(EE_ChipSelect | EE_ShiftClk, ee_addr);
526 eeprom_delay(ee_addr);
527 retval = (retval << 1) | ((ioread32(ee_addr) & EE_DataIn) ? 1 : 0);
528 iowrite32(EE_ChipSelect, ee_addr);
529 eeprom_delay(ee_addr);
530 }
531
532 /* Terminate the EEPROM access. */
533 iowrite32(0, ee_addr);
534 return retval;
535}
536
537/* MII transceiver control section.
538 Read and write the MII registers using software-generated serial
539 MDIO protocol. See the MII specifications or DP83840A data sheet
540 for details.
541
542 The maximum data clock rate is 2.5 Mhz. The minimum timing is usually
543 met by back-to-back 33Mhz PCI cycles. */
544#define mdio_delay(mdio_addr) ioread32(mdio_addr)
545
546/* Set iff a MII transceiver on any interface requires mdio preamble.
547 This only set with older transceivers, so the extra
548 code size of a per-interface flag is not worthwhile. */
549static char mii_preamble_required = 1;
550
551#define MDIO_WRITE0 (MDIO_EnbOutput)
552#define MDIO_WRITE1 (MDIO_DataOut | MDIO_EnbOutput)
553
554/* Generate the preamble required for initial synchronization and
555 a few older transceivers. */
556static void mdio_sync(void __iomem *mdio_addr)
557{
558 int bits = 32;
559
560 /* Establish sync by sending at least 32 logic ones. */
561 while (--bits >= 0) {
562 iowrite32(MDIO_WRITE1, mdio_addr);
563 mdio_delay(mdio_addr);
564 iowrite32(MDIO_WRITE1 | MDIO_ShiftClk, mdio_addr);
565 mdio_delay(mdio_addr);
566 }
567}
568
569static int mdio_read(struct net_device *dev, int phy_id, int location)
570{
571 struct netdev_private *np = netdev_priv(dev);
572 void __iomem *mdio_addr = np->base_addr + MIICtrl;
573 int mii_cmd = (0xf6 << 10) | (phy_id << 5) | location;
574 int i, retval = 0;
575
576 if (mii_preamble_required)
577 mdio_sync(mdio_addr);
578
579 /* Shift the read command bits out. */
580 for (i = 15; i >= 0; i--) {
581 int dataval = (mii_cmd & (1 << i)) ? MDIO_WRITE1 : MDIO_WRITE0;
582
583 iowrite32(dataval, mdio_addr);
584 mdio_delay(mdio_addr);
585 iowrite32(dataval | MDIO_ShiftClk, mdio_addr);
586 mdio_delay(mdio_addr);
587 }
588 /* Read the two transition, 16 data, and wire-idle bits. */
589 for (i = 20; i > 0; i--) {
590 iowrite32(MDIO_EnbIn, mdio_addr);
591 mdio_delay(mdio_addr);
592 retval = (retval << 1) | ((ioread32(mdio_addr) & MDIO_DataIn) ? 1 : 0);
593 iowrite32(MDIO_EnbIn | MDIO_ShiftClk, mdio_addr);
594 mdio_delay(mdio_addr);
595 }
596 return (retval>>1) & 0xffff;
597}
598
599static void mdio_write(struct net_device *dev, int phy_id, int location, int value)
600{
601 struct netdev_private *np = netdev_priv(dev);
602 void __iomem *mdio_addr = np->base_addr + MIICtrl;
603 int mii_cmd = (0x5002 << 16) | (phy_id << 23) | (location<<18) | value;
604 int i;
605
606 if (location == 4 && phy_id == np->phys[0])
607 np->mii_if.advertising = value;
608
609 if (mii_preamble_required)
610 mdio_sync(mdio_addr);
611
612 /* Shift the command bits out. */
613 for (i = 31; i >= 0; i--) {
614 int dataval = (mii_cmd & (1 << i)) ? MDIO_WRITE1 : MDIO_WRITE0;
615
616 iowrite32(dataval, mdio_addr);
617 mdio_delay(mdio_addr);
618 iowrite32(dataval | MDIO_ShiftClk, mdio_addr);
619 mdio_delay(mdio_addr);
620 }
621 /* Clear out extra bits. */
622 for (i = 2; i > 0; i--) {
623 iowrite32(MDIO_EnbIn, mdio_addr);
624 mdio_delay(mdio_addr);
625 iowrite32(MDIO_EnbIn | MDIO_ShiftClk, mdio_addr);
626 mdio_delay(mdio_addr);
627 }
628 return;
629}
630
f3b197ac 631
1da177e4
LT
632static int netdev_open(struct net_device *dev)
633{
634 struct netdev_private *np = netdev_priv(dev);
635 void __iomem *ioaddr = np->base_addr;
636 int i;
637
638 iowrite32(0x00000001, ioaddr + PCIBusCfg); /* Reset */
639
640 netif_device_detach(dev);
1fb9df5d 641 i = request_irq(dev->irq, &intr_handler, IRQF_SHARED, dev->name, dev);
1da177e4
LT
642 if (i)
643 goto out_err;
644
645 if (debug > 1)
646 printk(KERN_DEBUG "%s: w89c840_open() irq %d.\n",
647 dev->name, dev->irq);
648
649 if((i=alloc_ringdesc(dev)))
650 goto out_err;
651
652 spin_lock_irq(&np->lock);
653 netif_device_attach(dev);
654 init_registers(dev);
655 spin_unlock_irq(&np->lock);
656
657 netif_start_queue(dev);
658 if (debug > 2)
659 printk(KERN_DEBUG "%s: Done netdev_open().\n", dev->name);
660
661 /* Set the timer to check for link beat. */
662 init_timer(&np->timer);
663 np->timer.expires = jiffies + 1*HZ;
664 np->timer.data = (unsigned long)dev;
665 np->timer.function = &netdev_timer; /* timer handler */
666 add_timer(&np->timer);
667 return 0;
668out_err:
669 netif_device_attach(dev);
670 return i;
671}
672
673#define MII_DAVICOM_DM9101 0x0181b800
674
675static int update_link(struct net_device *dev)
676{
677 struct netdev_private *np = netdev_priv(dev);
678 int duplex, fasteth, result, mii_reg;
679
680 /* BSMR */
681 mii_reg = mdio_read(dev, np->phys[0], MII_BMSR);
682
683 if (mii_reg == 0xffff)
684 return np->csr6;
685 /* reread: the link status bit is sticky */
686 mii_reg = mdio_read(dev, np->phys[0], MII_BMSR);
687 if (!(mii_reg & 0x4)) {
688 if (netif_carrier_ok(dev)) {
689 if (debug)
690 printk(KERN_INFO "%s: MII #%d reports no link. Disabling watchdog.\n",
691 dev->name, np->phys[0]);
692 netif_carrier_off(dev);
693 }
694 return np->csr6;
695 }
696 if (!netif_carrier_ok(dev)) {
697 if (debug)
698 printk(KERN_INFO "%s: MII #%d link is back. Enabling watchdog.\n",
699 dev->name, np->phys[0]);
700 netif_carrier_on(dev);
701 }
f3b197ac 702
1da177e4
LT
703 if ((np->mii & ~0xf) == MII_DAVICOM_DM9101) {
704 /* If the link partner doesn't support autonegotiation
705 * the MII detects it's abilities with the "parallel detection".
706 * Some MIIs update the LPA register to the result of the parallel
707 * detection, some don't.
708 * The Davicom PHY [at least 0181b800] doesn't.
709 * Instead bit 9 and 13 of the BMCR are updated to the result
710 * of the negotiation..
711 */
712 mii_reg = mdio_read(dev, np->phys[0], MII_BMCR);
713 duplex = mii_reg & BMCR_FULLDPLX;
714 fasteth = mii_reg & BMCR_SPEED100;
715 } else {
716 int negotiated;
717 mii_reg = mdio_read(dev, np->phys[0], MII_LPA);
718 negotiated = mii_reg & np->mii_if.advertising;
719
720 duplex = (negotiated & LPA_100FULL) || ((negotiated & 0x02C0) == LPA_10FULL);
721 fasteth = negotiated & 0x380;
722 }
723 duplex |= np->mii_if.force_media;
724 /* remove fastether and fullduplex */
725 result = np->csr6 & ~0x20000200;
726 if (duplex)
727 result |= 0x200;
728 if (fasteth)
729 result |= 0x20000000;
730 if (result != np->csr6 && debug)
731 printk(KERN_INFO "%s: Setting %dMBit-%s-duplex based on MII#%d\n",
f3b197ac 732 dev->name, fasteth ? 100 : 10,
1da177e4
LT
733 duplex ? "full" : "half", np->phys[0]);
734 return result;
735}
736
737#define RXTX_TIMEOUT 2000
738static inline void update_csr6(struct net_device *dev, int new)
739{
740 struct netdev_private *np = netdev_priv(dev);
741 void __iomem *ioaddr = np->base_addr;
742 int limit = RXTX_TIMEOUT;
743
744 if (!netif_device_present(dev))
745 new = 0;
746 if (new==np->csr6)
747 return;
748 /* stop both Tx and Rx processes */
749 iowrite32(np->csr6 & ~0x2002, ioaddr + NetworkConfig);
750 /* wait until they have really stopped */
751 for (;;) {
752 int csr5 = ioread32(ioaddr + IntrStatus);
753 int t;
754
755 t = (csr5 >> 17) & 0x07;
756 if (t==0||t==1) {
757 /* rx stopped */
758 t = (csr5 >> 20) & 0x07;
759 if (t==0||t==1)
760 break;
761 }
762
763 limit--;
764 if(!limit) {
765 printk(KERN_INFO "%s: couldn't stop rxtx, IntrStatus %xh.\n",
766 dev->name, csr5);
767 break;
768 }
769 udelay(1);
770 }
771 np->csr6 = new;
772 /* and restart them with the new configuration */
773 iowrite32(np->csr6, ioaddr + NetworkConfig);
774 if (new & 0x200)
775 np->mii_if.full_duplex = 1;
776}
777
778static void netdev_timer(unsigned long data)
779{
780 struct net_device *dev = (struct net_device *)data;
781 struct netdev_private *np = netdev_priv(dev);
782 void __iomem *ioaddr = np->base_addr;
783
784 if (debug > 2)
785 printk(KERN_DEBUG "%s: Media selection timer tick, status %8.8x "
786 "config %8.8x.\n",
787 dev->name, ioread32(ioaddr + IntrStatus),
788 ioread32(ioaddr + NetworkConfig));
789 spin_lock_irq(&np->lock);
790 update_csr6(dev, update_link(dev));
791 spin_unlock_irq(&np->lock);
792 np->timer.expires = jiffies + 10*HZ;
793 add_timer(&np->timer);
794}
795
796static void init_rxtx_rings(struct net_device *dev)
797{
798 struct netdev_private *np = netdev_priv(dev);
799 int i;
800
801 np->rx_head_desc = &np->rx_ring[0];
802 np->tx_ring = (struct w840_tx_desc*)&np->rx_ring[RX_RING_SIZE];
803
804 /* Initial all Rx descriptors. */
805 for (i = 0; i < RX_RING_SIZE; i++) {
806 np->rx_ring[i].length = np->rx_buf_sz;
807 np->rx_ring[i].status = 0;
808 np->rx_skbuff[i] = NULL;
809 }
810 /* Mark the last entry as wrapping the ring. */
811 np->rx_ring[i-1].length |= DescEndRing;
812
813 /* Fill in the Rx buffers. Handle allocation failure gracefully. */
814 for (i = 0; i < RX_RING_SIZE; i++) {
815 struct sk_buff *skb = dev_alloc_skb(np->rx_buf_sz);
816 np->rx_skbuff[i] = skb;
817 if (skb == NULL)
818 break;
689be439 819 np->rx_addr[i] = pci_map_single(np->pci_dev,skb->data,
bb02aacc 820 np->rx_buf_sz,PCI_DMA_FROMDEVICE);
1da177e4
LT
821
822 np->rx_ring[i].buffer1 = np->rx_addr[i];
42eab567 823 np->rx_ring[i].status = DescOwned;
1da177e4
LT
824 }
825
826 np->cur_rx = 0;
827 np->dirty_rx = (unsigned int)(i - RX_RING_SIZE);
828
829 /* Initialize the Tx descriptors */
830 for (i = 0; i < TX_RING_SIZE; i++) {
831 np->tx_skbuff[i] = NULL;
832 np->tx_ring[i].status = 0;
833 }
834 np->tx_full = 0;
835 np->tx_q_bytes = np->dirty_tx = np->cur_tx = 0;
836
837 iowrite32(np->ring_dma_addr, np->base_addr + RxRingPtr);
838 iowrite32(np->ring_dma_addr+sizeof(struct w840_rx_desc)*RX_RING_SIZE,
839 np->base_addr + TxRingPtr);
840
841}
842
843static void free_rxtx_rings(struct netdev_private* np)
844{
845 int i;
846 /* Free all the skbuffs in the Rx queue. */
847 for (i = 0; i < RX_RING_SIZE; i++) {
848 np->rx_ring[i].status = 0;
849 if (np->rx_skbuff[i]) {
850 pci_unmap_single(np->pci_dev,
851 np->rx_addr[i],
852 np->rx_skbuff[i]->len,
853 PCI_DMA_FROMDEVICE);
854 dev_kfree_skb(np->rx_skbuff[i]);
855 }
856 np->rx_skbuff[i] = NULL;
857 }
858 for (i = 0; i < TX_RING_SIZE; i++) {
859 if (np->tx_skbuff[i]) {
860 pci_unmap_single(np->pci_dev,
861 np->tx_addr[i],
862 np->tx_skbuff[i]->len,
863 PCI_DMA_TODEVICE);
864 dev_kfree_skb(np->tx_skbuff[i]);
865 }
866 np->tx_skbuff[i] = NULL;
867 }
868}
869
870static void init_registers(struct net_device *dev)
871{
872 struct netdev_private *np = netdev_priv(dev);
873 void __iomem *ioaddr = np->base_addr;
874 int i;
875
876 for (i = 0; i < 6; i++)
877 iowrite8(dev->dev_addr[i], ioaddr + StationAddr + i);
878
879 /* Initialize other registers. */
880#ifdef __BIG_ENDIAN
881 i = (1<<20); /* Big-endian descriptors */
882#else
883 i = 0;
884#endif
885 i |= (0x04<<2); /* skip length 4 u32 */
886 i |= 0x02; /* give Rx priority */
887
888 /* Configure the PCI bus bursts and FIFO thresholds.
889 486: Set 8 longword cache alignment, 8 longword burst.
890 586: Set 16 longword cache alignment, no burst limit.
891 Cache alignment bits 15:14 Burst length 13:8
892 0000 <not allowed> 0000 align to cache 0800 8 longwords
893 4000 8 longwords 0100 1 longword 1000 16 longwords
894 8000 16 longwords 0200 2 longwords 2000 32 longwords
895 C000 32 longwords 0400 4 longwords */
896
897#if defined (__i386__) && !defined(MODULE)
898 /* When not a module we can work around broken '486 PCI boards. */
899 if (boot_cpu_data.x86 <= 4) {
900 i |= 0x4800;
901 printk(KERN_INFO "%s: This is a 386/486 PCI system, setting cache "
902 "alignment to 8 longwords.\n", dev->name);
903 } else {
904 i |= 0xE000;
905 }
906#elif defined(__powerpc__) || defined(__i386__) || defined(__alpha__) || defined(__ia64__) || defined(__x86_64__)
907 i |= 0xE000;
49345103 908#elif defined(CONFIG_SPARC) || defined (CONFIG_PARISC)
1da177e4
LT
909 i |= 0x4800;
910#else
911#warning Processor architecture undefined
912 i |= 0x4800;
913#endif
914 iowrite32(i, ioaddr + PCIBusCfg);
915
916 np->csr6 = 0;
f3b197ac 917 /* 128 byte Tx threshold;
1da177e4
LT
918 Transmit on; Receive on; */
919 update_csr6(dev, 0x00022002 | update_link(dev) | __set_rx_mode(dev));
920
921 /* Clear and Enable interrupts by setting the interrupt mask. */
922 iowrite32(0x1A0F5, ioaddr + IntrStatus);
923 iowrite32(0x1A0F5, ioaddr + IntrEnable);
924
925 iowrite32(0, ioaddr + RxStartDemand);
926}
927
928static void tx_timeout(struct net_device *dev)
929{
930 struct netdev_private *np = netdev_priv(dev);
931 void __iomem *ioaddr = np->base_addr;
932
933 printk(KERN_WARNING "%s: Transmit timed out, status %8.8x,"
934 " resetting...\n", dev->name, ioread32(ioaddr + IntrStatus));
935
936 {
937 int i;
938 printk(KERN_DEBUG " Rx ring %p: ", np->rx_ring);
939 for (i = 0; i < RX_RING_SIZE; i++)
940 printk(" %8.8x", (unsigned int)np->rx_ring[i].status);
941 printk("\n"KERN_DEBUG" Tx ring %p: ", np->tx_ring);
942 for (i = 0; i < TX_RING_SIZE; i++)
943 printk(" %8.8x", np->tx_ring[i].status);
944 printk("\n");
945 }
946 printk(KERN_DEBUG "Tx cur %d Tx dirty %d Tx Full %d, q bytes %d.\n",
947 np->cur_tx, np->dirty_tx, np->tx_full, np->tx_q_bytes);
948 printk(KERN_DEBUG "Tx Descriptor addr %xh.\n",ioread32(ioaddr+0x4C));
949
950 disable_irq(dev->irq);
951 spin_lock_irq(&np->lock);
952 /*
953 * Under high load dirty_tx and the internal tx descriptor pointer
954 * come out of sync, thus perform a software reset and reinitialize
955 * everything.
956 */
957
958 iowrite32(1, np->base_addr+PCIBusCfg);
959 udelay(1);
960
961 free_rxtx_rings(np);
962 init_rxtx_rings(dev);
963 init_registers(dev);
964 spin_unlock_irq(&np->lock);
965 enable_irq(dev->irq);
966
967 netif_wake_queue(dev);
968 dev->trans_start = jiffies;
969 np->stats.tx_errors++;
970 return;
971}
972
973/* Initialize the Rx and Tx rings, along with various 'dev' bits. */
974static int alloc_ringdesc(struct net_device *dev)
975{
976 struct netdev_private *np = netdev_priv(dev);
977
978 np->rx_buf_sz = (dev->mtu <= 1500 ? PKT_BUF_SZ : dev->mtu + 32);
979
980 np->rx_ring = pci_alloc_consistent(np->pci_dev,
981 sizeof(struct w840_rx_desc)*RX_RING_SIZE +
982 sizeof(struct w840_tx_desc)*TX_RING_SIZE,
983 &np->ring_dma_addr);
984 if(!np->rx_ring)
985 return -ENOMEM;
986 init_rxtx_rings(dev);
987 return 0;
988}
989
990static void free_ringdesc(struct netdev_private *np)
991{
992 pci_free_consistent(np->pci_dev,
993 sizeof(struct w840_rx_desc)*RX_RING_SIZE +
994 sizeof(struct w840_tx_desc)*TX_RING_SIZE,
995 np->rx_ring, np->ring_dma_addr);
996
997}
998
999static int start_tx(struct sk_buff *skb, struct net_device *dev)
1000{
1001 struct netdev_private *np = netdev_priv(dev);
1002 unsigned entry;
1003
1004 /* Caution: the write order is important here, set the field
1005 with the "ownership" bits last. */
1006
1007 /* Calculate the next Tx descriptor entry. */
1008 entry = np->cur_tx % TX_RING_SIZE;
1009
1010 np->tx_addr[entry] = pci_map_single(np->pci_dev,
1011 skb->data,skb->len, PCI_DMA_TODEVICE);
1012 np->tx_skbuff[entry] = skb;
1013
1014 np->tx_ring[entry].buffer1 = np->tx_addr[entry];
1015 if (skb->len < TX_BUFLIMIT) {
1016 np->tx_ring[entry].length = DescWholePkt | skb->len;
1017 } else {
1018 int len = skb->len - TX_BUFLIMIT;
1019
1020 np->tx_ring[entry].buffer2 = np->tx_addr[entry]+TX_BUFLIMIT;
1021 np->tx_ring[entry].length = DescWholePkt | (len << 11) | TX_BUFLIMIT;
1022 }
1023 if(entry == TX_RING_SIZE-1)
1024 np->tx_ring[entry].length |= DescEndRing;
1025
1026 /* Now acquire the irq spinlock.
59c51591 1027 * The difficult race is the ordering between
42eab567 1028 * increasing np->cur_tx and setting DescOwned:
1da177e4
LT
1029 * - if np->cur_tx is increased first the interrupt
1030 * handler could consider the packet as transmitted
42eab567
GG
1031 * since DescOwned is cleared.
1032 * - If DescOwned is set first the NIC could report the
1da177e4
LT
1033 * packet as sent, but the interrupt handler would ignore it
1034 * since the np->cur_tx was not yet increased.
1035 */
1036 spin_lock_irq(&np->lock);
1037 np->cur_tx++;
1038
1039 wmb(); /* flush length, buffer1, buffer2 */
42eab567 1040 np->tx_ring[entry].status = DescOwned;
1da177e4
LT
1041 wmb(); /* flush status and kick the hardware */
1042 iowrite32(0, np->base_addr + TxStartDemand);
1043 np->tx_q_bytes += skb->len;
1044 /* Work around horrible bug in the chip by marking the queue as full
1045 when we do not have FIFO room for a maximum sized packet. */
1046 if (np->cur_tx - np->dirty_tx > TX_QUEUE_LEN ||
1047 ((np->drv_flags & HasBrokenTx) && np->tx_q_bytes > TX_BUG_FIFO_LIMIT)) {
1048 netif_stop_queue(dev);
1049 wmb();
1050 np->tx_full = 1;
1051 }
1052 spin_unlock_irq(&np->lock);
1053
1054 dev->trans_start = jiffies;
1055
1056 if (debug > 4) {
1057 printk(KERN_DEBUG "%s: Transmit frame #%d queued in slot %d.\n",
1058 dev->name, np->cur_tx, entry);
1059 }
1060 return 0;
1061}
1062
1063static void netdev_tx_done(struct net_device *dev)
1064{
1065 struct netdev_private *np = netdev_priv(dev);
1066 for (; np->cur_tx - np->dirty_tx > 0; np->dirty_tx++) {
1067 int entry = np->dirty_tx % TX_RING_SIZE;
1068 int tx_status = np->tx_ring[entry].status;
1069
1070 if (tx_status < 0)
1071 break;
1072 if (tx_status & 0x8000) { /* There was an error, log it. */
1073#ifndef final_version
1074 if (debug > 1)
1075 printk(KERN_DEBUG "%s: Transmit error, Tx status %8.8x.\n",
1076 dev->name, tx_status);
1077#endif
1078 np->stats.tx_errors++;
1079 if (tx_status & 0x0104) np->stats.tx_aborted_errors++;
1080 if (tx_status & 0x0C80) np->stats.tx_carrier_errors++;
1081 if (tx_status & 0x0200) np->stats.tx_window_errors++;
1082 if (tx_status & 0x0002) np->stats.tx_fifo_errors++;
1083 if ((tx_status & 0x0080) && np->mii_if.full_duplex == 0)
1084 np->stats.tx_heartbeat_errors++;
1085 } else {
1086#ifndef final_version
1087 if (debug > 3)
1088 printk(KERN_DEBUG "%s: Transmit slot %d ok, Tx status %8.8x.\n",
1089 dev->name, entry, tx_status);
1090#endif
1091 np->stats.tx_bytes += np->tx_skbuff[entry]->len;
1092 np->stats.collisions += (tx_status >> 3) & 15;
1093 np->stats.tx_packets++;
1094 }
1095 /* Free the original skb. */
1096 pci_unmap_single(np->pci_dev,np->tx_addr[entry],
1097 np->tx_skbuff[entry]->len,
1098 PCI_DMA_TODEVICE);
1099 np->tx_q_bytes -= np->tx_skbuff[entry]->len;
1100 dev_kfree_skb_irq(np->tx_skbuff[entry]);
1101 np->tx_skbuff[entry] = NULL;
1102 }
1103 if (np->tx_full &&
1104 np->cur_tx - np->dirty_tx < TX_QUEUE_LEN_RESTART &&
1105 np->tx_q_bytes < TX_BUG_FIFO_LIMIT) {
1106 /* The ring is no longer full, clear tbusy. */
1107 np->tx_full = 0;
1108 wmb();
1109 netif_wake_queue(dev);
1110 }
1111}
1112
1113/* The interrupt handler does all of the Rx thread work and cleans up
1114 after the Tx thread. */
7d12e780 1115static irqreturn_t intr_handler(int irq, void *dev_instance)
1da177e4
LT
1116{
1117 struct net_device *dev = (struct net_device *)dev_instance;
1118 struct netdev_private *np = netdev_priv(dev);
1119 void __iomem *ioaddr = np->base_addr;
1120 int work_limit = max_interrupt_work;
1121 int handled = 0;
1122
1123 if (!netif_device_present(dev))
1124 return IRQ_NONE;
1125 do {
1126 u32 intr_status = ioread32(ioaddr + IntrStatus);
1127
1128 /* Acknowledge all of the current interrupt sources ASAP. */
1129 iowrite32(intr_status & 0x001ffff, ioaddr + IntrStatus);
1130
1131 if (debug > 4)
1132 printk(KERN_DEBUG "%s: Interrupt, status %4.4x.\n",
1133 dev->name, intr_status);
1134
1135 if ((intr_status & (NormalIntr|AbnormalIntr)) == 0)
1136 break;
1137
1138 handled = 1;
1139
42eab567 1140 if (intr_status & (RxIntr | RxNoBuf))
1da177e4
LT
1141 netdev_rx(dev);
1142 if (intr_status & RxNoBuf)
1143 iowrite32(0, ioaddr + RxStartDemand);
1144
42eab567 1145 if (intr_status & (TxNoBuf | TxIntr) &&
1da177e4
LT
1146 np->cur_tx != np->dirty_tx) {
1147 spin_lock(&np->lock);
1148 netdev_tx_done(dev);
1149 spin_unlock(&np->lock);
1150 }
1151
1152 /* Abnormal error summary/uncommon events handlers. */
1ddb9861 1153 if (intr_status & (AbnormalIntr | TxFIFOUnderflow | SystemError |
42eab567 1154 TimerInt | TxDied))
1da177e4
LT
1155 netdev_error(dev, intr_status);
1156
1157 if (--work_limit < 0) {
1158 printk(KERN_WARNING "%s: Too much work at interrupt, "
1159 "status=0x%4.4x.\n", dev->name, intr_status);
1160 /* Set the timer to re-enable the other interrupts after
1161 10*82usec ticks. */
1162 spin_lock(&np->lock);
1163 if (netif_device_present(dev)) {
1164 iowrite32(AbnormalIntr | TimerInt, ioaddr + IntrEnable);
1165 iowrite32(10, ioaddr + GPTimer);
1166 }
1167 spin_unlock(&np->lock);
1168 break;
1169 }
1170 } while (1);
1171
1172 if (debug > 3)
1173 printk(KERN_DEBUG "%s: exiting interrupt, status=%#4.4x.\n",
1174 dev->name, ioread32(ioaddr + IntrStatus));
1175 return IRQ_RETVAL(handled);
1176}
1177
1178/* This routine is logically part of the interrupt handler, but separated
1179 for clarity and better register allocation. */
1180static int netdev_rx(struct net_device *dev)
1181{
1182 struct netdev_private *np = netdev_priv(dev);
1183 int entry = np->cur_rx % RX_RING_SIZE;
1184 int work_limit = np->dirty_rx + RX_RING_SIZE - np->cur_rx;
1185
1186 if (debug > 4) {
1187 printk(KERN_DEBUG " In netdev_rx(), entry %d status %4.4x.\n",
1188 entry, np->rx_ring[entry].status);
1189 }
1190
1191 /* If EOP is set on the next entry, it's a new packet. Send it up. */
1192 while (--work_limit >= 0) {
1193 struct w840_rx_desc *desc = np->rx_head_desc;
1194 s32 status = desc->status;
1195
1196 if (debug > 4)
1197 printk(KERN_DEBUG " netdev_rx() status was %8.8x.\n",
1198 status);
1199 if (status < 0)
1200 break;
1201 if ((status & 0x38008300) != 0x0300) {
1202 if ((status & 0x38000300) != 0x0300) {
1203 /* Ingore earlier buffers. */
1204 if ((status & 0xffff) != 0x7fff) {
1205 printk(KERN_WARNING "%s: Oversized Ethernet frame spanned "
1206 "multiple buffers, entry %#x status %4.4x!\n",
1207 dev->name, np->cur_rx, status);
1208 np->stats.rx_length_errors++;
1209 }
1210 } else if (status & 0x8000) {
1211 /* There was a fatal error. */
1212 if (debug > 2)
1213 printk(KERN_DEBUG "%s: Receive error, Rx status %8.8x.\n",
1214 dev->name, status);
1215 np->stats.rx_errors++; /* end of a packet.*/
1216 if (status & 0x0890) np->stats.rx_length_errors++;
1217 if (status & 0x004C) np->stats.rx_frame_errors++;
1218 if (status & 0x0002) np->stats.rx_crc_errors++;
1219 }
1220 } else {
1221 struct sk_buff *skb;
1222 /* Omit the four octet CRC from the length. */
1223 int pkt_len = ((status >> 16) & 0x7ff) - 4;
1224
1225#ifndef final_version
1226 if (debug > 4)
1227 printk(KERN_DEBUG " netdev_rx() normal Rx pkt length %d"
1228 " status %x.\n", pkt_len, status);
1229#endif
1230 /* Check if the packet is long enough to accept without copying
1231 to a minimally-sized skbuff. */
1232 if (pkt_len < rx_copybreak
1233 && (skb = dev_alloc_skb(pkt_len + 2)) != NULL) {
1da177e4
LT
1234 skb_reserve(skb, 2); /* 16 byte align the IP header */
1235 pci_dma_sync_single_for_cpu(np->pci_dev,np->rx_addr[entry],
1236 np->rx_skbuff[entry]->len,
1237 PCI_DMA_FROMDEVICE);
8c7b7faa 1238 skb_copy_to_linear_data(skb, np->rx_skbuff[entry]->data, pkt_len);
1da177e4
LT
1239 skb_put(skb, pkt_len);
1240 pci_dma_sync_single_for_device(np->pci_dev,np->rx_addr[entry],
1241 np->rx_skbuff[entry]->len,
1242 PCI_DMA_FROMDEVICE);
1243 } else {
1244 pci_unmap_single(np->pci_dev,np->rx_addr[entry],
1245 np->rx_skbuff[entry]->len,
1246 PCI_DMA_FROMDEVICE);
1247 skb_put(skb = np->rx_skbuff[entry], pkt_len);
1248 np->rx_skbuff[entry] = NULL;
1249 }
1250#ifndef final_version /* Remove after testing. */
1251 /* You will want this info for the initial debug. */
e174961c
JB
1252 if (debug > 5)
1253 printk(KERN_DEBUG " Rx data %pM %pM"
0795af57 1254 " %2.2x%2.2x %d.%d.%d.%d.\n",
e174961c 1255 &skb->data[0], &skb->data[6],
0795af57
JP
1256 skb->data[12], skb->data[13],
1257 skb->data[14], skb->data[15], skb->data[16], skb->data[17]);
1da177e4
LT
1258#endif
1259 skb->protocol = eth_type_trans(skb, dev);
1260 netif_rx(skb);
1da177e4
LT
1261 np->stats.rx_packets++;
1262 np->stats.rx_bytes += pkt_len;
1263 }
1264 entry = (++np->cur_rx) % RX_RING_SIZE;
1265 np->rx_head_desc = &np->rx_ring[entry];
1266 }
1267
1268 /* Refill the Rx ring buffers. */
1269 for (; np->cur_rx - np->dirty_rx > 0; np->dirty_rx++) {
1270 struct sk_buff *skb;
1271 entry = np->dirty_rx % RX_RING_SIZE;
1272 if (np->rx_skbuff[entry] == NULL) {
1273 skb = dev_alloc_skb(np->rx_buf_sz);
1274 np->rx_skbuff[entry] = skb;
1275 if (skb == NULL)
1276 break; /* Better luck next round. */
1da177e4 1277 np->rx_addr[entry] = pci_map_single(np->pci_dev,
689be439 1278 skb->data,
bb02aacc 1279 np->rx_buf_sz, PCI_DMA_FROMDEVICE);
1da177e4
LT
1280 np->rx_ring[entry].buffer1 = np->rx_addr[entry];
1281 }
1282 wmb();
42eab567 1283 np->rx_ring[entry].status = DescOwned;
1da177e4
LT
1284 }
1285
1286 return 0;
1287}
1288
1289static void netdev_error(struct net_device *dev, int intr_status)
1290{
1291 struct netdev_private *np = netdev_priv(dev);
1292 void __iomem *ioaddr = np->base_addr;
1293
1294 if (debug > 2)
1295 printk(KERN_DEBUG "%s: Abnormal event, %8.8x.\n",
1296 dev->name, intr_status);
1297 if (intr_status == 0xffffffff)
1298 return;
1299 spin_lock(&np->lock);
1300 if (intr_status & TxFIFOUnderflow) {
1301 int new;
1302 /* Bump up the Tx threshold */
1303#if 0
1304 /* This causes lots of dropped packets,
1305 * and under high load even tx_timeouts
1306 */
1307 new = np->csr6 + 0x4000;
1308#else
1309 new = (np->csr6 >> 14)&0x7f;
1310 if (new < 64)
1311 new *= 2;
1312 else
1313 new = 127; /* load full packet before starting */
1314 new = (np->csr6 & ~(0x7F << 14)) | (new<<14);
1315#endif
1316 printk(KERN_DEBUG "%s: Tx underflow, new csr6 %8.8x.\n",
1317 dev->name, new);
1318 update_csr6(dev, new);
1319 }
42eab567 1320 if (intr_status & RxDied) { /* Missed a Rx frame. */
1da177e4
LT
1321 np->stats.rx_errors++;
1322 }
1323 if (intr_status & TimerInt) {
1324 /* Re-enable other interrupts. */
1325 if (netif_device_present(dev))
1326 iowrite32(0x1A0F5, ioaddr + IntrEnable);
1327 }
1328 np->stats.rx_missed_errors += ioread32(ioaddr + RxMissed) & 0xffff;
1329 iowrite32(0, ioaddr + RxStartDemand);
1330 spin_unlock(&np->lock);
1331}
1332
1333static struct net_device_stats *get_stats(struct net_device *dev)
1334{
1335 struct netdev_private *np = netdev_priv(dev);
1336 void __iomem *ioaddr = np->base_addr;
1337
1338 /* The chip only need report frame silently dropped. */
1339 spin_lock_irq(&np->lock);
1340 if (netif_running(dev) && netif_device_present(dev))
1341 np->stats.rx_missed_errors += ioread32(ioaddr + RxMissed) & 0xffff;
1342 spin_unlock_irq(&np->lock);
1343
1344 return &np->stats;
1345}
1346
1347
1348static u32 __set_rx_mode(struct net_device *dev)
1349{
1350 struct netdev_private *np = netdev_priv(dev);
1351 void __iomem *ioaddr = np->base_addr;
1352 u32 mc_filter[2]; /* Multicast hash filter */
1353 u32 rx_mode;
1354
1355 if (dev->flags & IFF_PROMISC) { /* Set promiscuous. */
1da177e4 1356 memset(mc_filter, 0xff, sizeof(mc_filter));
42eab567 1357 rx_mode = RxAcceptBroadcast | AcceptMulticast | RxAcceptAllPhys
1da177e4
LT
1358 | AcceptMyPhys;
1359 } else if ((dev->mc_count > multicast_filter_limit)
1360 || (dev->flags & IFF_ALLMULTI)) {
1361 /* Too many to match, or accept all multicasts. */
1362 memset(mc_filter, 0xff, sizeof(mc_filter));
42eab567 1363 rx_mode = RxAcceptBroadcast | AcceptMulticast | AcceptMyPhys;
1da177e4
LT
1364 } else {
1365 struct dev_mc_list *mclist;
1366 int i;
1367 memset(mc_filter, 0, sizeof(mc_filter));
1368 for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
1369 i++, mclist = mclist->next) {
1370 int filterbit = (ether_crc(ETH_ALEN, mclist->dmi_addr) >> 26) ^ 0x3F;
1371 filterbit &= 0x3f;
1372 mc_filter[filterbit >> 5] |= 1 << (filterbit & 31);
1373 }
42eab567 1374 rx_mode = RxAcceptBroadcast | AcceptMulticast | AcceptMyPhys;
1da177e4
LT
1375 }
1376 iowrite32(mc_filter[0], ioaddr + MulticastFilter0);
1377 iowrite32(mc_filter[1], ioaddr + MulticastFilter1);
1378 return rx_mode;
1379}
1380
1381static void set_rx_mode(struct net_device *dev)
1382{
1383 struct netdev_private *np = netdev_priv(dev);
1384 u32 rx_mode = __set_rx_mode(dev);
1385 spin_lock_irq(&np->lock);
1386 update_csr6(dev, (np->csr6 & ~0x00F8) | rx_mode);
1387 spin_unlock_irq(&np->lock);
1388}
1389
1390static void netdev_get_drvinfo (struct net_device *dev, struct ethtool_drvinfo *info)
1391{
1392 struct netdev_private *np = netdev_priv(dev);
1393
1394 strcpy (info->driver, DRV_NAME);
1395 strcpy (info->version, DRV_VERSION);
1396 strcpy (info->bus_info, pci_name(np->pci_dev));
1397}
1398
1399static int netdev_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1400{
1401 struct netdev_private *np = netdev_priv(dev);
1402 int rc;
1403
1404 spin_lock_irq(&np->lock);
1405 rc = mii_ethtool_gset(&np->mii_if, cmd);
1406 spin_unlock_irq(&np->lock);
1407
1408 return rc;
1409}
1410
1411static int netdev_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1412{
1413 struct netdev_private *np = netdev_priv(dev);
1414 int rc;
1415
1416 spin_lock_irq(&np->lock);
1417 rc = mii_ethtool_sset(&np->mii_if, cmd);
1418 spin_unlock_irq(&np->lock);
1419
1420 return rc;
1421}
1422
1423static int netdev_nway_reset(struct net_device *dev)
1424{
1425 struct netdev_private *np = netdev_priv(dev);
1426 return mii_nway_restart(&np->mii_if);
1427}
1428
1429static u32 netdev_get_link(struct net_device *dev)
1430{
1431 struct netdev_private *np = netdev_priv(dev);
1432 return mii_link_ok(&np->mii_if);
1433}
1434
1435static u32 netdev_get_msglevel(struct net_device *dev)
1436{
1437 return debug;
1438}
1439
1440static void netdev_set_msglevel(struct net_device *dev, u32 value)
1441{
1442 debug = value;
1443}
1444
7282d491 1445static const struct ethtool_ops netdev_ethtool_ops = {
1da177e4
LT
1446 .get_drvinfo = netdev_get_drvinfo,
1447 .get_settings = netdev_get_settings,
1448 .set_settings = netdev_set_settings,
1449 .nway_reset = netdev_nway_reset,
1450 .get_link = netdev_get_link,
1451 .get_msglevel = netdev_get_msglevel,
1452 .set_msglevel = netdev_set_msglevel,
1da177e4
LT
1453};
1454
1455static int netdev_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
1456{
1457 struct mii_ioctl_data *data = if_mii(rq);
1458 struct netdev_private *np = netdev_priv(dev);
1459
1460 switch(cmd) {
1461 case SIOCGMIIPHY: /* Get address of MII PHY in use. */
1462 data->phy_id = ((struct netdev_private *)netdev_priv(dev))->phys[0] & 0x1f;
1463 /* Fall Through */
1464
1465 case SIOCGMIIREG: /* Read MII PHY register. */
1466 spin_lock_irq(&np->lock);
1467 data->val_out = mdio_read(dev, data->phy_id & 0x1f, data->reg_num & 0x1f);
1468 spin_unlock_irq(&np->lock);
1469 return 0;
1470
1471 case SIOCSMIIREG: /* Write MII PHY register. */
1472 if (!capable(CAP_NET_ADMIN))
1473 return -EPERM;
1474 spin_lock_irq(&np->lock);
1475 mdio_write(dev, data->phy_id & 0x1f, data->reg_num & 0x1f, data->val_in);
1476 spin_unlock_irq(&np->lock);
1477 return 0;
1478 default:
1479 return -EOPNOTSUPP;
1480 }
1481}
1482
1483static int netdev_close(struct net_device *dev)
1484{
1485 struct netdev_private *np = netdev_priv(dev);
1486 void __iomem *ioaddr = np->base_addr;
1487
1488 netif_stop_queue(dev);
1489
1490 if (debug > 1) {
1491 printk(KERN_DEBUG "%s: Shutting down ethercard, status was %8.8x "
1492 "Config %8.8x.\n", dev->name, ioread32(ioaddr + IntrStatus),
1493 ioread32(ioaddr + NetworkConfig));
1494 printk(KERN_DEBUG "%s: Queue pointers were Tx %d / %d, Rx %d / %d.\n",
1495 dev->name, np->cur_tx, np->dirty_tx, np->cur_rx, np->dirty_rx);
1496 }
1497
1498 /* Stop the chip's Tx and Rx processes. */
1499 spin_lock_irq(&np->lock);
1500 netif_device_detach(dev);
1501 update_csr6(dev, 0);
1502 iowrite32(0x0000, ioaddr + IntrEnable);
1503 spin_unlock_irq(&np->lock);
1504
1505 free_irq(dev->irq, dev);
1506 wmb();
1507 netif_device_attach(dev);
1508
1509 if (ioread32(ioaddr + NetworkConfig) != 0xffffffff)
1510 np->stats.rx_missed_errors += ioread32(ioaddr + RxMissed) & 0xffff;
1511
1512#ifdef __i386__
1513 if (debug > 2) {
1514 int i;
1515
1516 printk(KERN_DEBUG" Tx ring at %8.8x:\n",
1517 (int)np->tx_ring);
1518 for (i = 0; i < TX_RING_SIZE; i++)
1519 printk(KERN_DEBUG " #%d desc. %4.4x %4.4x %8.8x.\n",
1520 i, np->tx_ring[i].length,
1521 np->tx_ring[i].status, np->tx_ring[i].buffer1);
1522 printk("\n"KERN_DEBUG " Rx ring %8.8x:\n",
1523 (int)np->rx_ring);
1524 for (i = 0; i < RX_RING_SIZE; i++) {
1525 printk(KERN_DEBUG " #%d desc. %4.4x %4.4x %8.8x\n",
1526 i, np->rx_ring[i].length,
1527 np->rx_ring[i].status, np->rx_ring[i].buffer1);
1528 }
1529 }
1530#endif /* __i386__ debugging only */
1531
1532 del_timer_sync(&np->timer);
1533
1534 free_rxtx_rings(np);
1535 free_ringdesc(np);
1536
1537 return 0;
1538}
1539
1540static void __devexit w840_remove1 (struct pci_dev *pdev)
1541{
1542 struct net_device *dev = pci_get_drvdata(pdev);
f3b197ac 1543
1da177e4
LT
1544 if (dev) {
1545 struct netdev_private *np = netdev_priv(dev);
1546 unregister_netdev(dev);
1547 pci_release_regions(pdev);
1548 pci_iounmap(pdev, np->base_addr);
1549 free_netdev(dev);
1550 }
1551
1552 pci_set_drvdata(pdev, NULL);
1553}
1554
1555#ifdef CONFIG_PM
1556
1557/*
1558 * suspend/resume synchronization:
1559 * - open, close, do_ioctl:
1560 * rtnl_lock, & netif_device_detach after the rtnl_unlock.
1561 * - get_stats:
1562 * spin_lock_irq(np->lock), doesn't touch hw if not present
2a97e6b7 1563 * - start_xmit:
932ff279 1564 * synchronize_irq + netif_tx_disable;
1da177e4 1565 * - tx_timeout:
932ff279 1566 * netif_device_detach + netif_tx_disable;
1da177e4 1567 * - set_multicast_list
932ff279 1568 * netif_device_detach + netif_tx_disable;
1da177e4
LT
1569 * - interrupt handler
1570 * doesn't touch hw if not present, synchronize_irq waits for
1571 * running instances of the interrupt handler.
1572 *
1573 * Disabling hw requires clearing csr6 & IntrEnable.
1574 * update_csr6 & all function that write IntrEnable check netif_device_present
1575 * before settings any bits.
1576 *
1577 * Detach must occur under spin_unlock_irq(), interrupts from a detached
1578 * device would cause an irq storm.
1579 */
05adc3b7 1580static int w840_suspend (struct pci_dev *pdev, pm_message_t state)
1da177e4
LT
1581{
1582 struct net_device *dev = pci_get_drvdata (pdev);
1583 struct netdev_private *np = netdev_priv(dev);
1584 void __iomem *ioaddr = np->base_addr;
1585
1586 rtnl_lock();
1587 if (netif_running (dev)) {
1588 del_timer_sync(&np->timer);
1589
1590 spin_lock_irq(&np->lock);
1591 netif_device_detach(dev);
1592 update_csr6(dev, 0);
1593 iowrite32(0, ioaddr + IntrEnable);
1da177e4
LT
1594 spin_unlock_irq(&np->lock);
1595
1da177e4 1596 synchronize_irq(dev->irq);
932ff279 1597 netif_tx_disable(dev);
6aa20a22 1598
1da177e4
LT
1599 np->stats.rx_missed_errors += ioread32(ioaddr + RxMissed) & 0xffff;
1600
1601 /* no more hardware accesses behind this line. */
1602
cca4aa83 1603 BUG_ON(np->csr6);
1da177e4
LT
1604 if (ioread32(ioaddr + IntrEnable)) BUG();
1605
1606 /* pci_power_off(pdev, -1); */
1607
1608 free_rxtx_rings(np);
1609 } else {
1610 netif_device_detach(dev);
1611 }
1612 rtnl_unlock();
1613 return 0;
1614}
1615
1616static int w840_resume (struct pci_dev *pdev)
1617{
1618 struct net_device *dev = pci_get_drvdata (pdev);
1619 struct netdev_private *np = netdev_priv(dev);
9f486ae1 1620 int retval = 0;
1da177e4
LT
1621
1622 rtnl_lock();
1623 if (netif_device_present(dev))
1624 goto out; /* device not suspended */
1625 if (netif_running(dev)) {
9f486ae1
VH
1626 if ((retval = pci_enable_device(pdev))) {
1627 printk (KERN_ERR
1628 "%s: pci_enable_device failed in resume\n",
1629 dev->name);
1630 goto out;
1631 }
1da177e4
LT
1632 spin_lock_irq(&np->lock);
1633 iowrite32(1, np->base_addr+PCIBusCfg);
1634 ioread32(np->base_addr+PCIBusCfg);
1635 udelay(1);
1636 netif_device_attach(dev);
1637 init_rxtx_rings(dev);
1638 init_registers(dev);
1639 spin_unlock_irq(&np->lock);
1640
1641 netif_wake_queue(dev);
1642
1643 mod_timer(&np->timer, jiffies + 1*HZ);
1644 } else {
1645 netif_device_attach(dev);
1646 }
1647out:
1648 rtnl_unlock();
9f486ae1 1649 return retval;
1da177e4
LT
1650}
1651#endif
1652
1653static struct pci_driver w840_driver = {
1654 .name = DRV_NAME,
1655 .id_table = w840_pci_tbl,
1656 .probe = w840_probe1,
1657 .remove = __devexit_p(w840_remove1),
1658#ifdef CONFIG_PM
1659 .suspend = w840_suspend,
1660 .resume = w840_resume,
1661#endif
1662};
1663
1664static int __init w840_init(void)
1665{
1666 printk(version);
29917620 1667 return pci_register_driver(&w840_driver);
1da177e4
LT
1668}
1669
1670static void __exit w840_exit(void)
1671{
1672 pci_unregister_driver(&w840_driver);
1673}
1674
1675module_init(w840_init);
1676module_exit(w840_exit);
This page took 0.557271 seconds and 5 git commands to generate.