sc92031: add a link to the datasheet
[deliverable/linux.git] / drivers / net / ucc_geth.c
CommitLineData
ce973b14 1/*
4e19b5c1 2 * Copyright (C) 2006-2007 Freescale Semicondutor, Inc. All rights reserved.
ce973b14
LY
3 *
4 * Author: Shlomi Gridish <gridish@freescale.com>
18a8e864 5 * Li Yang <leoli@freescale.com>
ce973b14
LY
6 *
7 * Description:
8 * QE UCC Gigabit Ethernet Driver
9 *
ce973b14
LY
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License as published by the
12 * Free Software Foundation; either version 2 of the License, or (at your
13 * option) any later version.
14 */
15#include <linux/kernel.h>
16#include <linux/init.h>
17#include <linux/errno.h>
18#include <linux/slab.h>
19#include <linux/stddef.h>
20#include <linux/interrupt.h>
21#include <linux/netdevice.h>
22#include <linux/etherdevice.h>
23#include <linux/skbuff.h>
24#include <linux/spinlock.h>
25#include <linux/mm.h>
ce973b14
LY
26#include <linux/dma-mapping.h>
27#include <linux/fsl_devices.h>
ce973b14 28#include <linux/mii.h>
728de4c9 29#include <linux/phy.h>
df19b6b0 30#include <linux/workqueue.h>
55b6c8e9 31#include <linux/of_platform.h>
ce973b14
LY
32
33#include <asm/uaccess.h>
34#include <asm/irq.h>
35#include <asm/io.h>
36#include <asm/immap_qe.h>
37#include <asm/qe.h>
38#include <asm/ucc.h>
39#include <asm/ucc_fast.h>
40
41#include "ucc_geth.h"
728de4c9 42#include "ucc_geth_mii.h"
ce973b14
LY
43
44#undef DEBUG
45
ce973b14
LY
46#define ugeth_printk(level, format, arg...) \
47 printk(level format "\n", ## arg)
48
49#define ugeth_dbg(format, arg...) \
50 ugeth_printk(KERN_DEBUG , format , ## arg)
51#define ugeth_err(format, arg...) \
52 ugeth_printk(KERN_ERR , format , ## arg)
53#define ugeth_info(format, arg...) \
54 ugeth_printk(KERN_INFO , format , ## arg)
55#define ugeth_warn(format, arg...) \
56 ugeth_printk(KERN_WARNING , format , ## arg)
57
58#ifdef UGETH_VERBOSE_DEBUG
59#define ugeth_vdbg ugeth_dbg
60#else
61#define ugeth_vdbg(fmt, args...) do { } while (0)
62#endif /* UGETH_VERBOSE_DEBUG */
890de95e 63#define UGETH_MSG_DEFAULT (NETIF_MSG_IFUP << 1 ) - 1
ce973b14 64
88a15f2e 65
ce973b14
LY
66static DEFINE_SPINLOCK(ugeth_lock);
67
890de95e
LY
68static struct {
69 u32 msg_enable;
70} debug = { -1 };
71
72module_param_named(debug, debug.msg_enable, int, 0);
73MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 0xffff=all)");
74
18a8e864 75static struct ucc_geth_info ugeth_primary_info = {
ce973b14
LY
76 .uf_info = {
77 .bd_mem_part = MEM_PART_SYSTEM,
78 .rtsm = UCC_FAST_SEND_IDLES_BETWEEN_FRAMES,
79 .max_rx_buf_length = 1536,
728de4c9 80 /* adjusted at startup if max-speed 1000 */
ce973b14
LY
81 .urfs = UCC_GETH_URFS_INIT,
82 .urfet = UCC_GETH_URFET_INIT,
83 .urfset = UCC_GETH_URFSET_INIT,
84 .utfs = UCC_GETH_UTFS_INIT,
85 .utfet = UCC_GETH_UTFET_INIT,
86 .utftt = UCC_GETH_UTFTT_INIT,
ce973b14
LY
87 .ufpt = 256,
88 .mode = UCC_FAST_PROTOCOL_MODE_ETHERNET,
89 .ttx_trx = UCC_FAST_GUMR_TRANSPARENT_TTX_TRX_NORMAL,
90 .tenc = UCC_FAST_TX_ENCODING_NRZ,
91 .renc = UCC_FAST_RX_ENCODING_NRZ,
92 .tcrc = UCC_FAST_16_BIT_CRC,
93 .synl = UCC_FAST_SYNC_LEN_NOT_USED,
94 },
95 .numQueuesTx = 1,
96 .numQueuesRx = 1,
97 .extendedFilteringChainPointer = ((uint32_t) NULL),
98 .typeorlen = 3072 /*1536 */ ,
99 .nonBackToBackIfgPart1 = 0x40,
100 .nonBackToBackIfgPart2 = 0x60,
101 .miminumInterFrameGapEnforcement = 0x50,
102 .backToBackInterFrameGap = 0x60,
103 .mblinterval = 128,
104 .nortsrbytetime = 5,
105 .fracsiz = 1,
106 .strictpriorityq = 0xff,
107 .altBebTruncation = 0xa,
108 .excessDefer = 1,
109 .maxRetransmission = 0xf,
110 .collisionWindow = 0x37,
111 .receiveFlowControl = 1,
ac421852 112 .transmitFlowControl = 1,
ce973b14
LY
113 .maxGroupAddrInHash = 4,
114 .maxIndAddrInHash = 4,
115 .prel = 7,
116 .maxFrameLength = 1518,
117 .minFrameLength = 64,
118 .maxD1Length = 1520,
119 .maxD2Length = 1520,
120 .vlantype = 0x8100,
121 .ecamptr = ((uint32_t) NULL),
122 .eventRegMask = UCCE_OTHER,
123 .pausePeriod = 0xf000,
124 .interruptcoalescingmaxvalue = {1, 1, 1, 1, 1, 1, 1, 1},
125 .bdRingLenTx = {
126 TX_BD_RING_LEN,
127 TX_BD_RING_LEN,
128 TX_BD_RING_LEN,
129 TX_BD_RING_LEN,
130 TX_BD_RING_LEN,
131 TX_BD_RING_LEN,
132 TX_BD_RING_LEN,
133 TX_BD_RING_LEN},
134
135 .bdRingLenRx = {
136 RX_BD_RING_LEN,
137 RX_BD_RING_LEN,
138 RX_BD_RING_LEN,
139 RX_BD_RING_LEN,
140 RX_BD_RING_LEN,
141 RX_BD_RING_LEN,
142 RX_BD_RING_LEN,
143 RX_BD_RING_LEN},
144
145 .numStationAddresses = UCC_GETH_NUM_OF_STATION_ADDRESSES_1,
146 .largestexternallookupkeysize =
147 QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_NONE,
ac421852
LY
148 .statisticsMode = UCC_GETH_STATISTICS_GATHERING_MODE_HARDWARE |
149 UCC_GETH_STATISTICS_GATHERING_MODE_FIRMWARE_TX |
150 UCC_GETH_STATISTICS_GATHERING_MODE_FIRMWARE_RX,
ce973b14
LY
151 .vlanOperationTagged = UCC_GETH_VLAN_OPERATION_TAGGED_NOP,
152 .vlanOperationNonTagged = UCC_GETH_VLAN_OPERATION_NON_TAGGED_NOP,
153 .rxQoSMode = UCC_GETH_QOS_MODE_DEFAULT,
154 .aufc = UPSMR_AUTOMATIC_FLOW_CONTROL_MODE_NONE,
155 .padAndCrc = MACCFG2_PAD_AND_CRC_MODE_PAD_AND_CRC,
ffea31ed
JT
156 .numThreadsTx = UCC_GETH_NUM_OF_THREADS_1,
157 .numThreadsRx = UCC_GETH_NUM_OF_THREADS_1,
ce973b14
LY
158 .riscTx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
159 .riscRx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
160};
161
18a8e864 162static struct ucc_geth_info ugeth_info[8];
ce973b14
LY
163
164#ifdef DEBUG
165static void mem_disp(u8 *addr, int size)
166{
167 u8 *i;
168 int size16Aling = (size >> 4) << 4;
169 int size4Aling = (size >> 2) << 2;
170 int notAlign = 0;
171 if (size % 16)
172 notAlign = 1;
173
174 for (i = addr; (u32) i < (u32) addr + size16Aling; i += 16)
175 printk("0x%08x: %08x %08x %08x %08x\r\n",
176 (u32) i,
177 *((u32 *) (i)),
178 *((u32 *) (i + 4)),
179 *((u32 *) (i + 8)), *((u32 *) (i + 12)));
180 if (notAlign == 1)
181 printk("0x%08x: ", (u32) i);
182 for (; (u32) i < (u32) addr + size4Aling; i += 4)
183 printk("%08x ", *((u32 *) (i)));
184 for (; (u32) i < (u32) addr + size; i++)
185 printk("%02x", *((u8 *) (i)));
186 if (notAlign == 1)
187 printk("\r\n");
188}
189#endif /* DEBUG */
190
ce973b14
LY
191static struct list_head *dequeue(struct list_head *lh)
192{
193 unsigned long flags;
194
1083cfe1 195 spin_lock_irqsave(&ugeth_lock, flags);
ce973b14
LY
196 if (!list_empty(lh)) {
197 struct list_head *node = lh->next;
198 list_del(node);
1083cfe1 199 spin_unlock_irqrestore(&ugeth_lock, flags);
ce973b14
LY
200 return node;
201 } else {
1083cfe1 202 spin_unlock_irqrestore(&ugeth_lock, flags);
ce973b14
LY
203 return NULL;
204 }
205}
206
6fee40e9
AF
207static struct sk_buff *get_new_skb(struct ucc_geth_private *ugeth,
208 u8 __iomem *bd)
ce973b14
LY
209{
210 struct sk_buff *skb = NULL;
211
212 skb = dev_alloc_skb(ugeth->ug_info->uf_info.max_rx_buf_length +
213 UCC_GETH_RX_DATA_BUF_ALIGNMENT);
214
215 if (skb == NULL)
216 return NULL;
217
218 /* We need the data buffer to be aligned properly. We will reserve
219 * as many bytes as needed to align the data properly
220 */
221 skb_reserve(skb,
222 UCC_GETH_RX_DATA_BUF_ALIGNMENT -
223 (((unsigned)skb->data) & (UCC_GETH_RX_DATA_BUF_ALIGNMENT -
224 1)));
225
226 skb->dev = ugeth->dev;
227
6fee40e9 228 out_be32(&((struct qe_bd __iomem *)bd)->buf,
7f80202b 229 dma_map_single(&ugeth->dev->dev,
ce973b14
LY
230 skb->data,
231 ugeth->ug_info->uf_info.max_rx_buf_length +
232 UCC_GETH_RX_DATA_BUF_ALIGNMENT,
233 DMA_FROM_DEVICE));
234
6fee40e9
AF
235 out_be32((u32 __iomem *)bd,
236 (R_E | R_I | (in_be32((u32 __iomem*)bd) & R_W)));
ce973b14
LY
237
238 return skb;
239}
240
18a8e864 241static int rx_bd_buffer_set(struct ucc_geth_private *ugeth, u8 rxQ)
ce973b14 242{
6fee40e9 243 u8 __iomem *bd;
ce973b14
LY
244 u32 bd_status;
245 struct sk_buff *skb;
246 int i;
247
248 bd = ugeth->p_rx_bd_ring[rxQ];
249 i = 0;
250
251 do {
6fee40e9 252 bd_status = in_be32((u32 __iomem *)bd);
ce973b14
LY
253 skb = get_new_skb(ugeth, bd);
254
255 if (!skb) /* If can not allocate data buffer,
256 abort. Cleanup will be elsewhere */
257 return -ENOMEM;
258
259 ugeth->rx_skbuff[rxQ][i] = skb;
260
261 /* advance the BD pointer */
18a8e864 262 bd += sizeof(struct qe_bd);
ce973b14
LY
263 i++;
264 } while (!(bd_status & R_W));
265
266 return 0;
267}
268
18a8e864 269static int fill_init_enet_entries(struct ucc_geth_private *ugeth,
6fee40e9 270 u32 *p_start,
ce973b14
LY
271 u8 num_entries,
272 u32 thread_size,
273 u32 thread_alignment,
18a8e864 274 enum qe_risc_allocation risc,
ce973b14
LY
275 int skip_page_for_first_entry)
276{
277 u32 init_enet_offset;
278 u8 i;
279 int snum;
280
281 for (i = 0; i < num_entries; i++) {
282 if ((snum = qe_get_snum()) < 0) {
890de95e
LY
283 if (netif_msg_ifup(ugeth))
284 ugeth_err("fill_init_enet_entries: Can not get SNUM.");
ce973b14
LY
285 return snum;
286 }
287 if ((i == 0) && skip_page_for_first_entry)
288 /* First entry of Rx does not have page */
289 init_enet_offset = 0;
290 else {
291 init_enet_offset =
292 qe_muram_alloc(thread_size, thread_alignment);
4c35630c 293 if (IS_ERR_VALUE(init_enet_offset)) {
890de95e
LY
294 if (netif_msg_ifup(ugeth))
295 ugeth_err("fill_init_enet_entries: Can not allocate DPRAM memory.");
ce973b14
LY
296 qe_put_snum((u8) snum);
297 return -ENOMEM;
298 }
299 }
300 *(p_start++) =
301 ((u8) snum << ENET_INIT_PARAM_SNUM_SHIFT) | init_enet_offset
302 | risc;
303 }
304
305 return 0;
306}
307
18a8e864 308static int return_init_enet_entries(struct ucc_geth_private *ugeth,
6fee40e9 309 u32 *p_start,
ce973b14 310 u8 num_entries,
18a8e864 311 enum qe_risc_allocation risc,
ce973b14
LY
312 int skip_page_for_first_entry)
313{
314 u32 init_enet_offset;
315 u8 i;
316 int snum;
317
318 for (i = 0; i < num_entries; i++) {
6fee40e9
AF
319 u32 val = *p_start;
320
ce973b14
LY
321 /* Check that this entry was actually valid --
322 needed in case failed in allocations */
6fee40e9 323 if ((val & ENET_INIT_PARAM_RISC_MASK) == risc) {
ce973b14 324 snum =
6fee40e9 325 (u32) (val & ENET_INIT_PARAM_SNUM_MASK) >>
ce973b14
LY
326 ENET_INIT_PARAM_SNUM_SHIFT;
327 qe_put_snum((u8) snum);
328 if (!((i == 0) && skip_page_for_first_entry)) {
329 /* First entry of Rx does not have page */
330 init_enet_offset =
6fee40e9 331 (val & ENET_INIT_PARAM_PTR_MASK);
ce973b14
LY
332 qe_muram_free(init_enet_offset);
333 }
6fee40e9 334 *p_start++ = 0;
ce973b14
LY
335 }
336 }
337
338 return 0;
339}
340
341#ifdef DEBUG
18a8e864 342static int dump_init_enet_entries(struct ucc_geth_private *ugeth,
6fee40e9 343 u32 __iomem *p_start,
ce973b14
LY
344 u8 num_entries,
345 u32 thread_size,
18a8e864 346 enum qe_risc_allocation risc,
ce973b14
LY
347 int skip_page_for_first_entry)
348{
349 u32 init_enet_offset;
350 u8 i;
351 int snum;
352
353 for (i = 0; i < num_entries; i++) {
6fee40e9
AF
354 u32 val = in_be32(p_start);
355
ce973b14
LY
356 /* Check that this entry was actually valid --
357 needed in case failed in allocations */
6fee40e9 358 if ((val & ENET_INIT_PARAM_RISC_MASK) == risc) {
ce973b14 359 snum =
6fee40e9 360 (u32) (val & ENET_INIT_PARAM_SNUM_MASK) >>
ce973b14
LY
361 ENET_INIT_PARAM_SNUM_SHIFT;
362 qe_put_snum((u8) snum);
363 if (!((i == 0) && skip_page_for_first_entry)) {
364 /* First entry of Rx does not have page */
365 init_enet_offset =
366 (in_be32(p_start) &
367 ENET_INIT_PARAM_PTR_MASK);
368 ugeth_info("Init enet entry %d:", i);
369 ugeth_info("Base address: 0x%08x",
370 (u32)
371 qe_muram_addr(init_enet_offset));
372 mem_disp(qe_muram_addr(init_enet_offset),
373 thread_size);
374 }
375 p_start++;
376 }
377 }
378
379 return 0;
380}
381#endif
382
18a8e864 383static void put_enet_addr_container(struct enet_addr_container *enet_addr_cont)
ce973b14
LY
384{
385 kfree(enet_addr_cont);
386}
387
df19b6b0 388static void set_mac_addr(__be16 __iomem *reg, u8 *mac)
18a8e864
LY
389{
390 out_be16(&reg[0], ((u16)mac[5] << 8) | mac[4]);
391 out_be16(&reg[1], ((u16)mac[3] << 8) | mac[2]);
392 out_be16(&reg[2], ((u16)mac[1] << 8) | mac[0]);
393}
394
18a8e864 395static int hw_clear_addr_in_paddr(struct ucc_geth_private *ugeth, u8 paddr_num)
ce973b14 396{
6fee40e9 397 struct ucc_geth_82xx_address_filtering_pram __iomem *p_82xx_addr_filt;
ce973b14
LY
398
399 if (!(paddr_num < NUM_OF_PADDRS)) {
b39d66a8 400 ugeth_warn("%s: Illagel paddr_num.", __func__);
ce973b14
LY
401 return -EINVAL;
402 }
403
404 p_82xx_addr_filt =
6fee40e9 405 (struct ucc_geth_82xx_address_filtering_pram __iomem *) ugeth->p_rx_glbl_pram->
ce973b14
LY
406 addressfiltering;
407
408 /* Writing address ff.ff.ff.ff.ff.ff disables address
409 recognition for this register */
410 out_be16(&p_82xx_addr_filt->paddr[paddr_num].h, 0xffff);
411 out_be16(&p_82xx_addr_filt->paddr[paddr_num].m, 0xffff);
412 out_be16(&p_82xx_addr_filt->paddr[paddr_num].l, 0xffff);
413
414 return 0;
415}
416
18a8e864
LY
417static void hw_add_addr_in_hash(struct ucc_geth_private *ugeth,
418 u8 *p_enet_addr)
ce973b14 419{
6fee40e9 420 struct ucc_geth_82xx_address_filtering_pram __iomem *p_82xx_addr_filt;
ce973b14
LY
421 u32 cecr_subblock;
422
423 p_82xx_addr_filt =
6fee40e9 424 (struct ucc_geth_82xx_address_filtering_pram __iomem *) ugeth->p_rx_glbl_pram->
ce973b14
LY
425 addressfiltering;
426
427 cecr_subblock =
428 ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.ucc_num);
429
430 /* Ethernet frames are defined in Little Endian mode,
431 therefor to insert */
432 /* the address to the hash (Big Endian mode), we reverse the bytes.*/
18a8e864
LY
433
434 set_mac_addr(&p_82xx_addr_filt->taddr.h, p_enet_addr);
ce973b14
LY
435
436 qe_issue_cmd(QE_SET_GROUP_ADDRESS, cecr_subblock,
18a8e864 437 QE_CR_PROTOCOL_ETHERNET, 0);
ce973b14
LY
438}
439
440#ifdef CONFIG_UGETH_MAGIC_PACKET
18a8e864 441static void magic_packet_detection_enable(struct ucc_geth_private *ugeth)
ce973b14 442{
18a8e864 443 struct ucc_fast_private *uccf;
6fee40e9 444 struct ucc_geth __iomem *ug_regs;
ce973b14
LY
445
446 uccf = ugeth->uccf;
447 ug_regs = ugeth->ug_regs;
448
449 /* Enable interrupts for magic packet detection */
3bc53427 450 setbits32(uccf->p_uccm, UCC_GETH_UCCE_MPD);
ce973b14
LY
451
452 /* Enable magic packet detection */
3bc53427 453 setbits32(&ug_regs->maccfg2, MACCFG2_MPE);
ce973b14
LY
454}
455
18a8e864 456static void magic_packet_detection_disable(struct ucc_geth_private *ugeth)
ce973b14 457{
18a8e864 458 struct ucc_fast_private *uccf;
6fee40e9 459 struct ucc_geth __iomem *ug_regs;
ce973b14
LY
460
461 uccf = ugeth->uccf;
462 ug_regs = ugeth->ug_regs;
463
464 /* Disable interrupts for magic packet detection */
3bc53427 465 clrbits32(uccf->p_uccm, UCC_GETH_UCCE_MPD);
ce973b14
LY
466
467 /* Disable magic packet detection */
3bc53427 468 clrbits32(&ug_regs->maccfg2, MACCFG2_MPE);
ce973b14
LY
469}
470#endif /* MAGIC_PACKET */
471
18a8e864 472static inline int compare_addr(u8 **addr1, u8 **addr2)
ce973b14
LY
473{
474 return memcmp(addr1, addr2, ENET_NUM_OCTETS_PER_ADDRESS);
475}
476
477#ifdef DEBUG
18a8e864
LY
478static void get_statistics(struct ucc_geth_private *ugeth,
479 struct ucc_geth_tx_firmware_statistics *
ce973b14 480 tx_firmware_statistics,
18a8e864 481 struct ucc_geth_rx_firmware_statistics *
ce973b14 482 rx_firmware_statistics,
18a8e864 483 struct ucc_geth_hardware_statistics *hardware_statistics)
ce973b14 484{
6fee40e9
AF
485 struct ucc_fast __iomem *uf_regs;
486 struct ucc_geth __iomem *ug_regs;
18a8e864
LY
487 struct ucc_geth_tx_firmware_statistics_pram *p_tx_fw_statistics_pram;
488 struct ucc_geth_rx_firmware_statistics_pram *p_rx_fw_statistics_pram;
ce973b14
LY
489
490 ug_regs = ugeth->ug_regs;
6fee40e9 491 uf_regs = (struct ucc_fast __iomem *) ug_regs;
ce973b14
LY
492 p_tx_fw_statistics_pram = ugeth->p_tx_fw_statistics_pram;
493 p_rx_fw_statistics_pram = ugeth->p_rx_fw_statistics_pram;
494
495 /* Tx firmware only if user handed pointer and driver actually
496 gathers Tx firmware statistics */
497 if (tx_firmware_statistics && p_tx_fw_statistics_pram) {
498 tx_firmware_statistics->sicoltx =
499 in_be32(&p_tx_fw_statistics_pram->sicoltx);
500 tx_firmware_statistics->mulcoltx =
501 in_be32(&p_tx_fw_statistics_pram->mulcoltx);
502 tx_firmware_statistics->latecoltxfr =
503 in_be32(&p_tx_fw_statistics_pram->latecoltxfr);
504 tx_firmware_statistics->frabortduecol =
505 in_be32(&p_tx_fw_statistics_pram->frabortduecol);
506 tx_firmware_statistics->frlostinmactxer =
507 in_be32(&p_tx_fw_statistics_pram->frlostinmactxer);
508 tx_firmware_statistics->carriersenseertx =
509 in_be32(&p_tx_fw_statistics_pram->carriersenseertx);
510 tx_firmware_statistics->frtxok =
511 in_be32(&p_tx_fw_statistics_pram->frtxok);
512 tx_firmware_statistics->txfrexcessivedefer =
513 in_be32(&p_tx_fw_statistics_pram->txfrexcessivedefer);
514 tx_firmware_statistics->txpkts256 =
515 in_be32(&p_tx_fw_statistics_pram->txpkts256);
516 tx_firmware_statistics->txpkts512 =
517 in_be32(&p_tx_fw_statistics_pram->txpkts512);
518 tx_firmware_statistics->txpkts1024 =
519 in_be32(&p_tx_fw_statistics_pram->txpkts1024);
520 tx_firmware_statistics->txpktsjumbo =
521 in_be32(&p_tx_fw_statistics_pram->txpktsjumbo);
522 }
523
524 /* Rx firmware only if user handed pointer and driver actually
525 * gathers Rx firmware statistics */
526 if (rx_firmware_statistics && p_rx_fw_statistics_pram) {
527 int i;
528 rx_firmware_statistics->frrxfcser =
529 in_be32(&p_rx_fw_statistics_pram->frrxfcser);
530 rx_firmware_statistics->fraligner =
531 in_be32(&p_rx_fw_statistics_pram->fraligner);
532 rx_firmware_statistics->inrangelenrxer =
533 in_be32(&p_rx_fw_statistics_pram->inrangelenrxer);
534 rx_firmware_statistics->outrangelenrxer =
535 in_be32(&p_rx_fw_statistics_pram->outrangelenrxer);
536 rx_firmware_statistics->frtoolong =
537 in_be32(&p_rx_fw_statistics_pram->frtoolong);
538 rx_firmware_statistics->runt =
539 in_be32(&p_rx_fw_statistics_pram->runt);
540 rx_firmware_statistics->verylongevent =
541 in_be32(&p_rx_fw_statistics_pram->verylongevent);
542 rx_firmware_statistics->symbolerror =
543 in_be32(&p_rx_fw_statistics_pram->symbolerror);
544 rx_firmware_statistics->dropbsy =
545 in_be32(&p_rx_fw_statistics_pram->dropbsy);
546 for (i = 0; i < 0x8; i++)
547 rx_firmware_statistics->res0[i] =
548 p_rx_fw_statistics_pram->res0[i];
549 rx_firmware_statistics->mismatchdrop =
550 in_be32(&p_rx_fw_statistics_pram->mismatchdrop);
551 rx_firmware_statistics->underpkts =
552 in_be32(&p_rx_fw_statistics_pram->underpkts);
553 rx_firmware_statistics->pkts256 =
554 in_be32(&p_rx_fw_statistics_pram->pkts256);
555 rx_firmware_statistics->pkts512 =
556 in_be32(&p_rx_fw_statistics_pram->pkts512);
557 rx_firmware_statistics->pkts1024 =
558 in_be32(&p_rx_fw_statistics_pram->pkts1024);
559 rx_firmware_statistics->pktsjumbo =
560 in_be32(&p_rx_fw_statistics_pram->pktsjumbo);
561 rx_firmware_statistics->frlossinmacer =
562 in_be32(&p_rx_fw_statistics_pram->frlossinmacer);
563 rx_firmware_statistics->pausefr =
564 in_be32(&p_rx_fw_statistics_pram->pausefr);
565 for (i = 0; i < 0x4; i++)
566 rx_firmware_statistics->res1[i] =
567 p_rx_fw_statistics_pram->res1[i];
568 rx_firmware_statistics->removevlan =
569 in_be32(&p_rx_fw_statistics_pram->removevlan);
570 rx_firmware_statistics->replacevlan =
571 in_be32(&p_rx_fw_statistics_pram->replacevlan);
572 rx_firmware_statistics->insertvlan =
573 in_be32(&p_rx_fw_statistics_pram->insertvlan);
574 }
575
576 /* Hardware only if user handed pointer and driver actually
577 gathers hardware statistics */
3bc53427
TT
578 if (hardware_statistics &&
579 (in_be32(&uf_regs->upsmr) & UCC_GETH_UPSMR_HSE)) {
ce973b14
LY
580 hardware_statistics->tx64 = in_be32(&ug_regs->tx64);
581 hardware_statistics->tx127 = in_be32(&ug_regs->tx127);
582 hardware_statistics->tx255 = in_be32(&ug_regs->tx255);
583 hardware_statistics->rx64 = in_be32(&ug_regs->rx64);
584 hardware_statistics->rx127 = in_be32(&ug_regs->rx127);
585 hardware_statistics->rx255 = in_be32(&ug_regs->rx255);
586 hardware_statistics->txok = in_be32(&ug_regs->txok);
587 hardware_statistics->txcf = in_be16(&ug_regs->txcf);
588 hardware_statistics->tmca = in_be32(&ug_regs->tmca);
589 hardware_statistics->tbca = in_be32(&ug_regs->tbca);
590 hardware_statistics->rxfok = in_be32(&ug_regs->rxfok);
591 hardware_statistics->rxbok = in_be32(&ug_regs->rxbok);
592 hardware_statistics->rbyt = in_be32(&ug_regs->rbyt);
593 hardware_statistics->rmca = in_be32(&ug_regs->rmca);
594 hardware_statistics->rbca = in_be32(&ug_regs->rbca);
595 }
596}
597
18a8e864 598static void dump_bds(struct ucc_geth_private *ugeth)
ce973b14
LY
599{
600 int i;
601 int length;
602
603 for (i = 0; i < ugeth->ug_info->numQueuesTx; i++) {
604 if (ugeth->p_tx_bd_ring[i]) {
605 length =
606 (ugeth->ug_info->bdRingLenTx[i] *
18a8e864 607 sizeof(struct qe_bd));
ce973b14
LY
608 ugeth_info("TX BDs[%d]", i);
609 mem_disp(ugeth->p_tx_bd_ring[i], length);
610 }
611 }
612 for (i = 0; i < ugeth->ug_info->numQueuesRx; i++) {
613 if (ugeth->p_rx_bd_ring[i]) {
614 length =
615 (ugeth->ug_info->bdRingLenRx[i] *
18a8e864 616 sizeof(struct qe_bd));
ce973b14
LY
617 ugeth_info("RX BDs[%d]", i);
618 mem_disp(ugeth->p_rx_bd_ring[i], length);
619 }
620 }
621}
622
18a8e864 623static void dump_regs(struct ucc_geth_private *ugeth)
ce973b14
LY
624{
625 int i;
626
627 ugeth_info("UCC%d Geth registers:", ugeth->ug_info->uf_info.ucc_num);
628 ugeth_info("Base address: 0x%08x", (u32) ugeth->ug_regs);
629
630 ugeth_info("maccfg1 : addr - 0x%08x, val - 0x%08x",
631 (u32) & ugeth->ug_regs->maccfg1,
632 in_be32(&ugeth->ug_regs->maccfg1));
633 ugeth_info("maccfg2 : addr - 0x%08x, val - 0x%08x",
634 (u32) & ugeth->ug_regs->maccfg2,
635 in_be32(&ugeth->ug_regs->maccfg2));
636 ugeth_info("ipgifg : addr - 0x%08x, val - 0x%08x",
637 (u32) & ugeth->ug_regs->ipgifg,
638 in_be32(&ugeth->ug_regs->ipgifg));
639 ugeth_info("hafdup : addr - 0x%08x, val - 0x%08x",
640 (u32) & ugeth->ug_regs->hafdup,
641 in_be32(&ugeth->ug_regs->hafdup));
ce973b14
LY
642 ugeth_info("ifctl : addr - 0x%08x, val - 0x%08x",
643 (u32) & ugeth->ug_regs->ifctl,
644 in_be32(&ugeth->ug_regs->ifctl));
645 ugeth_info("ifstat : addr - 0x%08x, val - 0x%08x",
646 (u32) & ugeth->ug_regs->ifstat,
647 in_be32(&ugeth->ug_regs->ifstat));
648 ugeth_info("macstnaddr1: addr - 0x%08x, val - 0x%08x",
649 (u32) & ugeth->ug_regs->macstnaddr1,
650 in_be32(&ugeth->ug_regs->macstnaddr1));
651 ugeth_info("macstnaddr2: addr - 0x%08x, val - 0x%08x",
652 (u32) & ugeth->ug_regs->macstnaddr2,
653 in_be32(&ugeth->ug_regs->macstnaddr2));
654 ugeth_info("uempr : addr - 0x%08x, val - 0x%08x",
655 (u32) & ugeth->ug_regs->uempr,
656 in_be32(&ugeth->ug_regs->uempr));
657 ugeth_info("utbipar : addr - 0x%08x, val - 0x%08x",
658 (u32) & ugeth->ug_regs->utbipar,
659 in_be32(&ugeth->ug_regs->utbipar));
660 ugeth_info("uescr : addr - 0x%08x, val - 0x%04x",
661 (u32) & ugeth->ug_regs->uescr,
662 in_be16(&ugeth->ug_regs->uescr));
663 ugeth_info("tx64 : addr - 0x%08x, val - 0x%08x",
664 (u32) & ugeth->ug_regs->tx64,
665 in_be32(&ugeth->ug_regs->tx64));
666 ugeth_info("tx127 : addr - 0x%08x, val - 0x%08x",
667 (u32) & ugeth->ug_regs->tx127,
668 in_be32(&ugeth->ug_regs->tx127));
669 ugeth_info("tx255 : addr - 0x%08x, val - 0x%08x",
670 (u32) & ugeth->ug_regs->tx255,
671 in_be32(&ugeth->ug_regs->tx255));
672 ugeth_info("rx64 : addr - 0x%08x, val - 0x%08x",
673 (u32) & ugeth->ug_regs->rx64,
674 in_be32(&ugeth->ug_regs->rx64));
675 ugeth_info("rx127 : addr - 0x%08x, val - 0x%08x",
676 (u32) & ugeth->ug_regs->rx127,
677 in_be32(&ugeth->ug_regs->rx127));
678 ugeth_info("rx255 : addr - 0x%08x, val - 0x%08x",
679 (u32) & ugeth->ug_regs->rx255,
680 in_be32(&ugeth->ug_regs->rx255));
681 ugeth_info("txok : addr - 0x%08x, val - 0x%08x",
682 (u32) & ugeth->ug_regs->txok,
683 in_be32(&ugeth->ug_regs->txok));
684 ugeth_info("txcf : addr - 0x%08x, val - 0x%04x",
685 (u32) & ugeth->ug_regs->txcf,
686 in_be16(&ugeth->ug_regs->txcf));
687 ugeth_info("tmca : addr - 0x%08x, val - 0x%08x",
688 (u32) & ugeth->ug_regs->tmca,
689 in_be32(&ugeth->ug_regs->tmca));
690 ugeth_info("tbca : addr - 0x%08x, val - 0x%08x",
691 (u32) & ugeth->ug_regs->tbca,
692 in_be32(&ugeth->ug_regs->tbca));
693 ugeth_info("rxfok : addr - 0x%08x, val - 0x%08x",
694 (u32) & ugeth->ug_regs->rxfok,
695 in_be32(&ugeth->ug_regs->rxfok));
696 ugeth_info("rxbok : addr - 0x%08x, val - 0x%08x",
697 (u32) & ugeth->ug_regs->rxbok,
698 in_be32(&ugeth->ug_regs->rxbok));
699 ugeth_info("rbyt : addr - 0x%08x, val - 0x%08x",
700 (u32) & ugeth->ug_regs->rbyt,
701 in_be32(&ugeth->ug_regs->rbyt));
702 ugeth_info("rmca : addr - 0x%08x, val - 0x%08x",
703 (u32) & ugeth->ug_regs->rmca,
704 in_be32(&ugeth->ug_regs->rmca));
705 ugeth_info("rbca : addr - 0x%08x, val - 0x%08x",
706 (u32) & ugeth->ug_regs->rbca,
707 in_be32(&ugeth->ug_regs->rbca));
708 ugeth_info("scar : addr - 0x%08x, val - 0x%08x",
709 (u32) & ugeth->ug_regs->scar,
710 in_be32(&ugeth->ug_regs->scar));
711 ugeth_info("scam : addr - 0x%08x, val - 0x%08x",
712 (u32) & ugeth->ug_regs->scam,
713 in_be32(&ugeth->ug_regs->scam));
714
715 if (ugeth->p_thread_data_tx) {
716 int numThreadsTxNumerical;
717 switch (ugeth->ug_info->numThreadsTx) {
718 case UCC_GETH_NUM_OF_THREADS_1:
719 numThreadsTxNumerical = 1;
720 break;
721 case UCC_GETH_NUM_OF_THREADS_2:
722 numThreadsTxNumerical = 2;
723 break;
724 case UCC_GETH_NUM_OF_THREADS_4:
725 numThreadsTxNumerical = 4;
726 break;
727 case UCC_GETH_NUM_OF_THREADS_6:
728 numThreadsTxNumerical = 6;
729 break;
730 case UCC_GETH_NUM_OF_THREADS_8:
731 numThreadsTxNumerical = 8;
732 break;
733 default:
734 numThreadsTxNumerical = 0;
735 break;
736 }
737
738 ugeth_info("Thread data TXs:");
739 ugeth_info("Base address: 0x%08x",
740 (u32) ugeth->p_thread_data_tx);
741 for (i = 0; i < numThreadsTxNumerical; i++) {
742 ugeth_info("Thread data TX[%d]:", i);
743 ugeth_info("Base address: 0x%08x",
744 (u32) & ugeth->p_thread_data_tx[i]);
745 mem_disp((u8 *) & ugeth->p_thread_data_tx[i],
18a8e864 746 sizeof(struct ucc_geth_thread_data_tx));
ce973b14
LY
747 }
748 }
749 if (ugeth->p_thread_data_rx) {
750 int numThreadsRxNumerical;
751 switch (ugeth->ug_info->numThreadsRx) {
752 case UCC_GETH_NUM_OF_THREADS_1:
753 numThreadsRxNumerical = 1;
754 break;
755 case UCC_GETH_NUM_OF_THREADS_2:
756 numThreadsRxNumerical = 2;
757 break;
758 case UCC_GETH_NUM_OF_THREADS_4:
759 numThreadsRxNumerical = 4;
760 break;
761 case UCC_GETH_NUM_OF_THREADS_6:
762 numThreadsRxNumerical = 6;
763 break;
764 case UCC_GETH_NUM_OF_THREADS_8:
765 numThreadsRxNumerical = 8;
766 break;
767 default:
768 numThreadsRxNumerical = 0;
769 break;
770 }
771
772 ugeth_info("Thread data RX:");
773 ugeth_info("Base address: 0x%08x",
774 (u32) ugeth->p_thread_data_rx);
775 for (i = 0; i < numThreadsRxNumerical; i++) {
776 ugeth_info("Thread data RX[%d]:", i);
777 ugeth_info("Base address: 0x%08x",
778 (u32) & ugeth->p_thread_data_rx[i]);
779 mem_disp((u8 *) & ugeth->p_thread_data_rx[i],
18a8e864 780 sizeof(struct ucc_geth_thread_data_rx));
ce973b14
LY
781 }
782 }
783 if (ugeth->p_exf_glbl_param) {
784 ugeth_info("EXF global param:");
785 ugeth_info("Base address: 0x%08x",
786 (u32) ugeth->p_exf_glbl_param);
787 mem_disp((u8 *) ugeth->p_exf_glbl_param,
788 sizeof(*ugeth->p_exf_glbl_param));
789 }
790 if (ugeth->p_tx_glbl_pram) {
791 ugeth_info("TX global param:");
792 ugeth_info("Base address: 0x%08x", (u32) ugeth->p_tx_glbl_pram);
793 ugeth_info("temoder : addr - 0x%08x, val - 0x%04x",
794 (u32) & ugeth->p_tx_glbl_pram->temoder,
795 in_be16(&ugeth->p_tx_glbl_pram->temoder));
796 ugeth_info("sqptr : addr - 0x%08x, val - 0x%08x",
797 (u32) & ugeth->p_tx_glbl_pram->sqptr,
798 in_be32(&ugeth->p_tx_glbl_pram->sqptr));
799 ugeth_info("schedulerbasepointer: addr - 0x%08x, val - 0x%08x",
800 (u32) & ugeth->p_tx_glbl_pram->schedulerbasepointer,
801 in_be32(&ugeth->p_tx_glbl_pram->
802 schedulerbasepointer));
803 ugeth_info("txrmonbaseptr: addr - 0x%08x, val - 0x%08x",
804 (u32) & ugeth->p_tx_glbl_pram->txrmonbaseptr,
805 in_be32(&ugeth->p_tx_glbl_pram->txrmonbaseptr));
806 ugeth_info("tstate : addr - 0x%08x, val - 0x%08x",
807 (u32) & ugeth->p_tx_glbl_pram->tstate,
808 in_be32(&ugeth->p_tx_glbl_pram->tstate));
809 ugeth_info("iphoffset[0] : addr - 0x%08x, val - 0x%02x",
810 (u32) & ugeth->p_tx_glbl_pram->iphoffset[0],
811 ugeth->p_tx_glbl_pram->iphoffset[0]);
812 ugeth_info("iphoffset[1] : addr - 0x%08x, val - 0x%02x",
813 (u32) & ugeth->p_tx_glbl_pram->iphoffset[1],
814 ugeth->p_tx_glbl_pram->iphoffset[1]);
815 ugeth_info("iphoffset[2] : addr - 0x%08x, val - 0x%02x",
816 (u32) & ugeth->p_tx_glbl_pram->iphoffset[2],
817 ugeth->p_tx_glbl_pram->iphoffset[2]);
818 ugeth_info("iphoffset[3] : addr - 0x%08x, val - 0x%02x",
819 (u32) & ugeth->p_tx_glbl_pram->iphoffset[3],
820 ugeth->p_tx_glbl_pram->iphoffset[3]);
821 ugeth_info("iphoffset[4] : addr - 0x%08x, val - 0x%02x",
822 (u32) & ugeth->p_tx_glbl_pram->iphoffset[4],
823 ugeth->p_tx_glbl_pram->iphoffset[4]);
824 ugeth_info("iphoffset[5] : addr - 0x%08x, val - 0x%02x",
825 (u32) & ugeth->p_tx_glbl_pram->iphoffset[5],
826 ugeth->p_tx_glbl_pram->iphoffset[5]);
827 ugeth_info("iphoffset[6] : addr - 0x%08x, val - 0x%02x",
828 (u32) & ugeth->p_tx_glbl_pram->iphoffset[6],
829 ugeth->p_tx_glbl_pram->iphoffset[6]);
830 ugeth_info("iphoffset[7] : addr - 0x%08x, val - 0x%02x",
831 (u32) & ugeth->p_tx_glbl_pram->iphoffset[7],
832 ugeth->p_tx_glbl_pram->iphoffset[7]);
833 ugeth_info("vtagtable[0] : addr - 0x%08x, val - 0x%08x",
834 (u32) & ugeth->p_tx_glbl_pram->vtagtable[0],
835 in_be32(&ugeth->p_tx_glbl_pram->vtagtable[0]));
836 ugeth_info("vtagtable[1] : addr - 0x%08x, val - 0x%08x",
837 (u32) & ugeth->p_tx_glbl_pram->vtagtable[1],
838 in_be32(&ugeth->p_tx_glbl_pram->vtagtable[1]));
839 ugeth_info("vtagtable[2] : addr - 0x%08x, val - 0x%08x",
840 (u32) & ugeth->p_tx_glbl_pram->vtagtable[2],
841 in_be32(&ugeth->p_tx_glbl_pram->vtagtable[2]));
842 ugeth_info("vtagtable[3] : addr - 0x%08x, val - 0x%08x",
843 (u32) & ugeth->p_tx_glbl_pram->vtagtable[3],
844 in_be32(&ugeth->p_tx_glbl_pram->vtagtable[3]));
845 ugeth_info("vtagtable[4] : addr - 0x%08x, val - 0x%08x",
846 (u32) & ugeth->p_tx_glbl_pram->vtagtable[4],
847 in_be32(&ugeth->p_tx_glbl_pram->vtagtable[4]));
848 ugeth_info("vtagtable[5] : addr - 0x%08x, val - 0x%08x",
849 (u32) & ugeth->p_tx_glbl_pram->vtagtable[5],
850 in_be32(&ugeth->p_tx_glbl_pram->vtagtable[5]));
851 ugeth_info("vtagtable[6] : addr - 0x%08x, val - 0x%08x",
852 (u32) & ugeth->p_tx_glbl_pram->vtagtable[6],
853 in_be32(&ugeth->p_tx_glbl_pram->vtagtable[6]));
854 ugeth_info("vtagtable[7] : addr - 0x%08x, val - 0x%08x",
855 (u32) & ugeth->p_tx_glbl_pram->vtagtable[7],
856 in_be32(&ugeth->p_tx_glbl_pram->vtagtable[7]));
857 ugeth_info("tqptr : addr - 0x%08x, val - 0x%08x",
858 (u32) & ugeth->p_tx_glbl_pram->tqptr,
859 in_be32(&ugeth->p_tx_glbl_pram->tqptr));
860 }
861 if (ugeth->p_rx_glbl_pram) {
862 ugeth_info("RX global param:");
863 ugeth_info("Base address: 0x%08x", (u32) ugeth->p_rx_glbl_pram);
864 ugeth_info("remoder : addr - 0x%08x, val - 0x%08x",
865 (u32) & ugeth->p_rx_glbl_pram->remoder,
866 in_be32(&ugeth->p_rx_glbl_pram->remoder));
867 ugeth_info("rqptr : addr - 0x%08x, val - 0x%08x",
868 (u32) & ugeth->p_rx_glbl_pram->rqptr,
869 in_be32(&ugeth->p_rx_glbl_pram->rqptr));
870 ugeth_info("typeorlen : addr - 0x%08x, val - 0x%04x",
871 (u32) & ugeth->p_rx_glbl_pram->typeorlen,
872 in_be16(&ugeth->p_rx_glbl_pram->typeorlen));
873 ugeth_info("rxgstpack : addr - 0x%08x, val - 0x%02x",
874 (u32) & ugeth->p_rx_glbl_pram->rxgstpack,
875 ugeth->p_rx_glbl_pram->rxgstpack);
876 ugeth_info("rxrmonbaseptr : addr - 0x%08x, val - 0x%08x",
877 (u32) & ugeth->p_rx_glbl_pram->rxrmonbaseptr,
878 in_be32(&ugeth->p_rx_glbl_pram->rxrmonbaseptr));
879 ugeth_info("intcoalescingptr: addr - 0x%08x, val - 0x%08x",
880 (u32) & ugeth->p_rx_glbl_pram->intcoalescingptr,
881 in_be32(&ugeth->p_rx_glbl_pram->intcoalescingptr));
882 ugeth_info("rstate : addr - 0x%08x, val - 0x%02x",
883 (u32) & ugeth->p_rx_glbl_pram->rstate,
884 ugeth->p_rx_glbl_pram->rstate);
885 ugeth_info("mrblr : addr - 0x%08x, val - 0x%04x",
886 (u32) & ugeth->p_rx_glbl_pram->mrblr,
887 in_be16(&ugeth->p_rx_glbl_pram->mrblr));
888 ugeth_info("rbdqptr : addr - 0x%08x, val - 0x%08x",
889 (u32) & ugeth->p_rx_glbl_pram->rbdqptr,
890 in_be32(&ugeth->p_rx_glbl_pram->rbdqptr));
891 ugeth_info("mflr : addr - 0x%08x, val - 0x%04x",
892 (u32) & ugeth->p_rx_glbl_pram->mflr,
893 in_be16(&ugeth->p_rx_glbl_pram->mflr));
894 ugeth_info("minflr : addr - 0x%08x, val - 0x%04x",
895 (u32) & ugeth->p_rx_glbl_pram->minflr,
896 in_be16(&ugeth->p_rx_glbl_pram->minflr));
897 ugeth_info("maxd1 : addr - 0x%08x, val - 0x%04x",
898 (u32) & ugeth->p_rx_glbl_pram->maxd1,
899 in_be16(&ugeth->p_rx_glbl_pram->maxd1));
900 ugeth_info("maxd2 : addr - 0x%08x, val - 0x%04x",
901 (u32) & ugeth->p_rx_glbl_pram->maxd2,
902 in_be16(&ugeth->p_rx_glbl_pram->maxd2));
903 ugeth_info("ecamptr : addr - 0x%08x, val - 0x%08x",
904 (u32) & ugeth->p_rx_glbl_pram->ecamptr,
905 in_be32(&ugeth->p_rx_glbl_pram->ecamptr));
906 ugeth_info("l2qt : addr - 0x%08x, val - 0x%08x",
907 (u32) & ugeth->p_rx_glbl_pram->l2qt,
908 in_be32(&ugeth->p_rx_glbl_pram->l2qt));
909 ugeth_info("l3qt[0] : addr - 0x%08x, val - 0x%08x",
910 (u32) & ugeth->p_rx_glbl_pram->l3qt[0],
911 in_be32(&ugeth->p_rx_glbl_pram->l3qt[0]));
912 ugeth_info("l3qt[1] : addr - 0x%08x, val - 0x%08x",
913 (u32) & ugeth->p_rx_glbl_pram->l3qt[1],
914 in_be32(&ugeth->p_rx_glbl_pram->l3qt[1]));
915 ugeth_info("l3qt[2] : addr - 0x%08x, val - 0x%08x",
916 (u32) & ugeth->p_rx_glbl_pram->l3qt[2],
917 in_be32(&ugeth->p_rx_glbl_pram->l3qt[2]));
918 ugeth_info("l3qt[3] : addr - 0x%08x, val - 0x%08x",
919 (u32) & ugeth->p_rx_glbl_pram->l3qt[3],
920 in_be32(&ugeth->p_rx_glbl_pram->l3qt[3]));
921 ugeth_info("l3qt[4] : addr - 0x%08x, val - 0x%08x",
922 (u32) & ugeth->p_rx_glbl_pram->l3qt[4],
923 in_be32(&ugeth->p_rx_glbl_pram->l3qt[4]));
924 ugeth_info("l3qt[5] : addr - 0x%08x, val - 0x%08x",
925 (u32) & ugeth->p_rx_glbl_pram->l3qt[5],
926 in_be32(&ugeth->p_rx_glbl_pram->l3qt[5]));
927 ugeth_info("l3qt[6] : addr - 0x%08x, val - 0x%08x",
928 (u32) & ugeth->p_rx_glbl_pram->l3qt[6],
929 in_be32(&ugeth->p_rx_glbl_pram->l3qt[6]));
930 ugeth_info("l3qt[7] : addr - 0x%08x, val - 0x%08x",
931 (u32) & ugeth->p_rx_glbl_pram->l3qt[7],
932 in_be32(&ugeth->p_rx_glbl_pram->l3qt[7]));
933 ugeth_info("vlantype : addr - 0x%08x, val - 0x%04x",
934 (u32) & ugeth->p_rx_glbl_pram->vlantype,
935 in_be16(&ugeth->p_rx_glbl_pram->vlantype));
936 ugeth_info("vlantci : addr - 0x%08x, val - 0x%04x",
937 (u32) & ugeth->p_rx_glbl_pram->vlantci,
938 in_be16(&ugeth->p_rx_glbl_pram->vlantci));
939 for (i = 0; i < 64; i++)
940 ugeth_info
941 ("addressfiltering[%d]: addr - 0x%08x, val - 0x%02x",
942 i,
943 (u32) & ugeth->p_rx_glbl_pram->addressfiltering[i],
944 ugeth->p_rx_glbl_pram->addressfiltering[i]);
945 ugeth_info("exfGlobalParam : addr - 0x%08x, val - 0x%08x",
946 (u32) & ugeth->p_rx_glbl_pram->exfGlobalParam,
947 in_be32(&ugeth->p_rx_glbl_pram->exfGlobalParam));
948 }
949 if (ugeth->p_send_q_mem_reg) {
950 ugeth_info("Send Q memory registers:");
951 ugeth_info("Base address: 0x%08x",
952 (u32) ugeth->p_send_q_mem_reg);
953 for (i = 0; i < ugeth->ug_info->numQueuesTx; i++) {
954 ugeth_info("SQQD[%d]:", i);
955 ugeth_info("Base address: 0x%08x",
956 (u32) & ugeth->p_send_q_mem_reg->sqqd[i]);
957 mem_disp((u8 *) & ugeth->p_send_q_mem_reg->sqqd[i],
18a8e864 958 sizeof(struct ucc_geth_send_queue_qd));
ce973b14
LY
959 }
960 }
961 if (ugeth->p_scheduler) {
962 ugeth_info("Scheduler:");
963 ugeth_info("Base address: 0x%08x", (u32) ugeth->p_scheduler);
964 mem_disp((u8 *) ugeth->p_scheduler,
965 sizeof(*ugeth->p_scheduler));
966 }
967 if (ugeth->p_tx_fw_statistics_pram) {
968 ugeth_info("TX FW statistics pram:");
969 ugeth_info("Base address: 0x%08x",
970 (u32) ugeth->p_tx_fw_statistics_pram);
971 mem_disp((u8 *) ugeth->p_tx_fw_statistics_pram,
972 sizeof(*ugeth->p_tx_fw_statistics_pram));
973 }
974 if (ugeth->p_rx_fw_statistics_pram) {
975 ugeth_info("RX FW statistics pram:");
976 ugeth_info("Base address: 0x%08x",
977 (u32) ugeth->p_rx_fw_statistics_pram);
978 mem_disp((u8 *) ugeth->p_rx_fw_statistics_pram,
979 sizeof(*ugeth->p_rx_fw_statistics_pram));
980 }
981 if (ugeth->p_rx_irq_coalescing_tbl) {
982 ugeth_info("RX IRQ coalescing tables:");
983 ugeth_info("Base address: 0x%08x",
984 (u32) ugeth->p_rx_irq_coalescing_tbl);
985 for (i = 0; i < ugeth->ug_info->numQueuesRx; i++) {
986 ugeth_info("RX IRQ coalescing table entry[%d]:", i);
987 ugeth_info("Base address: 0x%08x",
988 (u32) & ugeth->p_rx_irq_coalescing_tbl->
989 coalescingentry[i]);
990 ugeth_info
991 ("interruptcoalescingmaxvalue: addr - 0x%08x, val - 0x%08x",
992 (u32) & ugeth->p_rx_irq_coalescing_tbl->
993 coalescingentry[i].interruptcoalescingmaxvalue,
994 in_be32(&ugeth->p_rx_irq_coalescing_tbl->
995 coalescingentry[i].
996 interruptcoalescingmaxvalue));
997 ugeth_info
998 ("interruptcoalescingcounter : addr - 0x%08x, val - 0x%08x",
999 (u32) & ugeth->p_rx_irq_coalescing_tbl->
1000 coalescingentry[i].interruptcoalescingcounter,
1001 in_be32(&ugeth->p_rx_irq_coalescing_tbl->
1002 coalescingentry[i].
1003 interruptcoalescingcounter));
1004 }
1005 }
1006 if (ugeth->p_rx_bd_qs_tbl) {
1007 ugeth_info("RX BD QS tables:");
1008 ugeth_info("Base address: 0x%08x", (u32) ugeth->p_rx_bd_qs_tbl);
1009 for (i = 0; i < ugeth->ug_info->numQueuesRx; i++) {
1010 ugeth_info("RX BD QS table[%d]:", i);
1011 ugeth_info("Base address: 0x%08x",
1012 (u32) & ugeth->p_rx_bd_qs_tbl[i]);
1013 ugeth_info
1014 ("bdbaseptr : addr - 0x%08x, val - 0x%08x",
1015 (u32) & ugeth->p_rx_bd_qs_tbl[i].bdbaseptr,
1016 in_be32(&ugeth->p_rx_bd_qs_tbl[i].bdbaseptr));
1017 ugeth_info
1018 ("bdptr : addr - 0x%08x, val - 0x%08x",
1019 (u32) & ugeth->p_rx_bd_qs_tbl[i].bdptr,
1020 in_be32(&ugeth->p_rx_bd_qs_tbl[i].bdptr));
1021 ugeth_info
1022 ("externalbdbaseptr: addr - 0x%08x, val - 0x%08x",
1023 (u32) & ugeth->p_rx_bd_qs_tbl[i].externalbdbaseptr,
1024 in_be32(&ugeth->p_rx_bd_qs_tbl[i].
1025 externalbdbaseptr));
1026 ugeth_info
1027 ("externalbdptr : addr - 0x%08x, val - 0x%08x",
1028 (u32) & ugeth->p_rx_bd_qs_tbl[i].externalbdptr,
1029 in_be32(&ugeth->p_rx_bd_qs_tbl[i].externalbdptr));
1030 ugeth_info("ucode RX Prefetched BDs:");
1031 ugeth_info("Base address: 0x%08x",
1032 (u32)
1033 qe_muram_addr(in_be32
1034 (&ugeth->p_rx_bd_qs_tbl[i].
1035 bdbaseptr)));
1036 mem_disp((u8 *)
1037 qe_muram_addr(in_be32
1038 (&ugeth->p_rx_bd_qs_tbl[i].
1039 bdbaseptr)),
18a8e864 1040 sizeof(struct ucc_geth_rx_prefetched_bds));
ce973b14
LY
1041 }
1042 }
1043 if (ugeth->p_init_enet_param_shadow) {
1044 int size;
1045 ugeth_info("Init enet param shadow:");
1046 ugeth_info("Base address: 0x%08x",
1047 (u32) ugeth->p_init_enet_param_shadow);
1048 mem_disp((u8 *) ugeth->p_init_enet_param_shadow,
1049 sizeof(*ugeth->p_init_enet_param_shadow));
1050
18a8e864 1051 size = sizeof(struct ucc_geth_thread_rx_pram);
ce973b14
LY
1052 if (ugeth->ug_info->rxExtendedFiltering) {
1053 size +=
1054 THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING;
1055 if (ugeth->ug_info->largestexternallookupkeysize ==
1056 QE_FLTR_TABLE_LOOKUP_KEY_SIZE_8_BYTES)
1057 size +=
1058 THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING_8;
1059 if (ugeth->ug_info->largestexternallookupkeysize ==
1060 QE_FLTR_TABLE_LOOKUP_KEY_SIZE_16_BYTES)
1061 size +=
1062 THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING_16;
1063 }
1064
1065 dump_init_enet_entries(ugeth,
1066 &(ugeth->p_init_enet_param_shadow->
1067 txthread[0]),
1068 ENET_INIT_PARAM_MAX_ENTRIES_TX,
18a8e864 1069 sizeof(struct ucc_geth_thread_tx_pram),
ce973b14
LY
1070 ugeth->ug_info->riscTx, 0);
1071 dump_init_enet_entries(ugeth,
1072 &(ugeth->p_init_enet_param_shadow->
1073 rxthread[0]),
1074 ENET_INIT_PARAM_MAX_ENTRIES_RX, size,
1075 ugeth->ug_info->riscRx, 1);
1076 }
1077}
1078#endif /* DEBUG */
1079
6fee40e9
AF
1080static void init_default_reg_vals(u32 __iomem *upsmr_register,
1081 u32 __iomem *maccfg1_register,
1082 u32 __iomem *maccfg2_register)
ce973b14
LY
1083{
1084 out_be32(upsmr_register, UCC_GETH_UPSMR_INIT);
1085 out_be32(maccfg1_register, UCC_GETH_MACCFG1_INIT);
1086 out_be32(maccfg2_register, UCC_GETH_MACCFG2_INIT);
1087}
1088
1089static int init_half_duplex_params(int alt_beb,
1090 int back_pressure_no_backoff,
1091 int no_backoff,
1092 int excess_defer,
1093 u8 alt_beb_truncation,
1094 u8 max_retransmissions,
1095 u8 collision_window,
6fee40e9 1096 u32 __iomem *hafdup_register)
ce973b14
LY
1097{
1098 u32 value = 0;
1099
1100 if ((alt_beb_truncation > HALFDUP_ALT_BEB_TRUNCATION_MAX) ||
1101 (max_retransmissions > HALFDUP_MAX_RETRANSMISSION_MAX) ||
1102 (collision_window > HALFDUP_COLLISION_WINDOW_MAX))
1103 return -EINVAL;
1104
1105 value = (u32) (alt_beb_truncation << HALFDUP_ALT_BEB_TRUNCATION_SHIFT);
1106
1107 if (alt_beb)
1108 value |= HALFDUP_ALT_BEB;
1109 if (back_pressure_no_backoff)
1110 value |= HALFDUP_BACK_PRESSURE_NO_BACKOFF;
1111 if (no_backoff)
1112 value |= HALFDUP_NO_BACKOFF;
1113 if (excess_defer)
1114 value |= HALFDUP_EXCESSIVE_DEFER;
1115
1116 value |= (max_retransmissions << HALFDUP_MAX_RETRANSMISSION_SHIFT);
1117
1118 value |= collision_window;
1119
1120 out_be32(hafdup_register, value);
1121 return 0;
1122}
1123
1124static int init_inter_frame_gap_params(u8 non_btb_cs_ipg,
1125 u8 non_btb_ipg,
1126 u8 min_ifg,
1127 u8 btb_ipg,
6fee40e9 1128 u32 __iomem *ipgifg_register)
ce973b14
LY
1129{
1130 u32 value = 0;
1131
1132 /* Non-Back-to-back IPG part 1 should be <= Non-Back-to-back
1133 IPG part 2 */
1134 if (non_btb_cs_ipg > non_btb_ipg)
1135 return -EINVAL;
1136
1137 if ((non_btb_cs_ipg > IPGIFG_NON_BACK_TO_BACK_IFG_PART1_MAX) ||
1138 (non_btb_ipg > IPGIFG_NON_BACK_TO_BACK_IFG_PART2_MAX) ||
1139 /*(min_ifg > IPGIFG_MINIMUM_IFG_ENFORCEMENT_MAX) || */
1140 (btb_ipg > IPGIFG_BACK_TO_BACK_IFG_MAX))
1141 return -EINVAL;
1142
1143 value |=
1144 ((non_btb_cs_ipg << IPGIFG_NON_BACK_TO_BACK_IFG_PART1_SHIFT) &
1145 IPGIFG_NBTB_CS_IPG_MASK);
1146 value |=
1147 ((non_btb_ipg << IPGIFG_NON_BACK_TO_BACK_IFG_PART2_SHIFT) &
1148 IPGIFG_NBTB_IPG_MASK);
1149 value |=
1150 ((min_ifg << IPGIFG_MINIMUM_IFG_ENFORCEMENT_SHIFT) &
1151 IPGIFG_MIN_IFG_MASK);
1152 value |= (btb_ipg & IPGIFG_BTB_IPG_MASK);
1153
1154 out_be32(ipgifg_register, value);
1155 return 0;
1156}
1157
ac421852 1158int init_flow_control_params(u32 automatic_flow_control_mode,
ce973b14
LY
1159 int rx_flow_control_enable,
1160 int tx_flow_control_enable,
1161 u16 pause_period,
1162 u16 extension_field,
6fee40e9
AF
1163 u32 __iomem *upsmr_register,
1164 u32 __iomem *uempr_register,
1165 u32 __iomem *maccfg1_register)
ce973b14
LY
1166{
1167 u32 value = 0;
1168
1169 /* Set UEMPR register */
1170 value = (u32) pause_period << UEMPR_PAUSE_TIME_VALUE_SHIFT;
1171 value |= (u32) extension_field << UEMPR_EXTENDED_PAUSE_TIME_VALUE_SHIFT;
1172 out_be32(uempr_register, value);
1173
1174 /* Set UPSMR register */
3bc53427 1175 setbits32(upsmr_register, automatic_flow_control_mode);
ce973b14
LY
1176
1177 value = in_be32(maccfg1_register);
1178 if (rx_flow_control_enable)
1179 value |= MACCFG1_FLOW_RX;
1180 if (tx_flow_control_enable)
1181 value |= MACCFG1_FLOW_TX;
1182 out_be32(maccfg1_register, value);
1183
1184 return 0;
1185}
1186
1187static int init_hw_statistics_gathering_mode(int enable_hardware_statistics,
1188 int auto_zero_hardware_statistics,
6fee40e9
AF
1189 u32 __iomem *upsmr_register,
1190 u16 __iomem *uescr_register)
ce973b14 1191{
ce973b14 1192 u16 uescr_value = 0;
3bc53427 1193
ce973b14 1194 /* Enable hardware statistics gathering if requested */
3bc53427
TT
1195 if (enable_hardware_statistics)
1196 setbits32(upsmr_register, UCC_GETH_UPSMR_HSE);
ce973b14
LY
1197
1198 /* Clear hardware statistics counters */
1199 uescr_value = in_be16(uescr_register);
1200 uescr_value |= UESCR_CLRCNT;
1201 /* Automatically zero hardware statistics counters on read,
1202 if requested */
1203 if (auto_zero_hardware_statistics)
1204 uescr_value |= UESCR_AUTOZ;
1205 out_be16(uescr_register, uescr_value);
1206
1207 return 0;
1208}
1209
1210static int init_firmware_statistics_gathering_mode(int
1211 enable_tx_firmware_statistics,
1212 int enable_rx_firmware_statistics,
6fee40e9 1213 u32 __iomem *tx_rmon_base_ptr,
ce973b14 1214 u32 tx_firmware_statistics_structure_address,
6fee40e9 1215 u32 __iomem *rx_rmon_base_ptr,
ce973b14 1216 u32 rx_firmware_statistics_structure_address,
6fee40e9
AF
1217 u16 __iomem *temoder_register,
1218 u32 __iomem *remoder_register)
ce973b14
LY
1219{
1220 /* Note: this function does not check if */
1221 /* the parameters it receives are NULL */
ce973b14
LY
1222
1223 if (enable_tx_firmware_statistics) {
1224 out_be32(tx_rmon_base_ptr,
1225 tx_firmware_statistics_structure_address);
3bc53427 1226 setbits16(temoder_register, TEMODER_TX_RMON_STATISTICS_ENABLE);
ce973b14
LY
1227 }
1228
1229 if (enable_rx_firmware_statistics) {
1230 out_be32(rx_rmon_base_ptr,
1231 rx_firmware_statistics_structure_address);
3bc53427 1232 setbits32(remoder_register, REMODER_RX_RMON_STATISTICS_ENABLE);
ce973b14
LY
1233 }
1234
1235 return 0;
1236}
1237
1238static int init_mac_station_addr_regs(u8 address_byte_0,
1239 u8 address_byte_1,
1240 u8 address_byte_2,
1241 u8 address_byte_3,
1242 u8 address_byte_4,
1243 u8 address_byte_5,
6fee40e9
AF
1244 u32 __iomem *macstnaddr1_register,
1245 u32 __iomem *macstnaddr2_register)
ce973b14
LY
1246{
1247 u32 value = 0;
1248
1249 /* Example: for a station address of 0x12345678ABCD, */
1250 /* 0x12 is byte 0, 0x34 is byte 1 and so on and 0xCD is byte 5 */
1251
1252 /* MACSTNADDR1 Register: */
1253
1254 /* 0 7 8 15 */
1255 /* station address byte 5 station address byte 4 */
1256 /* 16 23 24 31 */
1257 /* station address byte 3 station address byte 2 */
1258 value |= (u32) ((address_byte_2 << 0) & 0x000000FF);
1259 value |= (u32) ((address_byte_3 << 8) & 0x0000FF00);
1260 value |= (u32) ((address_byte_4 << 16) & 0x00FF0000);
1261 value |= (u32) ((address_byte_5 << 24) & 0xFF000000);
1262
1263 out_be32(macstnaddr1_register, value);
1264
1265 /* MACSTNADDR2 Register: */
1266
1267 /* 0 7 8 15 */
1268 /* station address byte 1 station address byte 0 */
1269 /* 16 23 24 31 */
1270 /* reserved reserved */
1271 value = 0;
1272 value |= (u32) ((address_byte_0 << 16) & 0x00FF0000);
1273 value |= (u32) ((address_byte_1 << 24) & 0xFF000000);
1274
1275 out_be32(macstnaddr2_register, value);
1276
1277 return 0;
1278}
1279
ce973b14 1280static int init_check_frame_length_mode(int length_check,
6fee40e9 1281 u32 __iomem *maccfg2_register)
ce973b14
LY
1282{
1283 u32 value = 0;
1284
1285 value = in_be32(maccfg2_register);
1286
1287 if (length_check)
1288 value |= MACCFG2_LC;
1289 else
1290 value &= ~MACCFG2_LC;
1291
1292 out_be32(maccfg2_register, value);
1293 return 0;
1294}
1295
1296static int init_preamble_length(u8 preamble_length,
6fee40e9 1297 u32 __iomem *maccfg2_register)
ce973b14 1298{
ce973b14
LY
1299 if ((preamble_length < 3) || (preamble_length > 7))
1300 return -EINVAL;
1301
3bc53427
TT
1302 clrsetbits_be32(maccfg2_register, MACCFG2_PREL_MASK,
1303 preamble_length << MACCFG2_PREL_SHIFT);
1304
ce973b14
LY
1305 return 0;
1306}
1307
ce973b14
LY
1308static int init_rx_parameters(int reject_broadcast,
1309 int receive_short_frames,
6fee40e9 1310 int promiscuous, u32 __iomem *upsmr_register)
ce973b14
LY
1311{
1312 u32 value = 0;
1313
1314 value = in_be32(upsmr_register);
1315
1316 if (reject_broadcast)
3bc53427 1317 value |= UCC_GETH_UPSMR_BRO;
ce973b14 1318 else
3bc53427 1319 value &= ~UCC_GETH_UPSMR_BRO;
ce973b14
LY
1320
1321 if (receive_short_frames)
3bc53427 1322 value |= UCC_GETH_UPSMR_RSH;
ce973b14 1323 else
3bc53427 1324 value &= ~UCC_GETH_UPSMR_RSH;
ce973b14
LY
1325
1326 if (promiscuous)
3bc53427 1327 value |= UCC_GETH_UPSMR_PRO;
ce973b14 1328 else
3bc53427 1329 value &= ~UCC_GETH_UPSMR_PRO;
ce973b14
LY
1330
1331 out_be32(upsmr_register, value);
1332
1333 return 0;
1334}
1335
1336static int init_max_rx_buff_len(u16 max_rx_buf_len,
6fee40e9 1337 u16 __iomem *mrblr_register)
ce973b14
LY
1338{
1339 /* max_rx_buf_len value must be a multiple of 128 */
1340 if ((max_rx_buf_len == 0)
1341 || (max_rx_buf_len % UCC_GETH_MRBLR_ALIGNMENT))
1342 return -EINVAL;
1343
1344 out_be16(mrblr_register, max_rx_buf_len);
1345 return 0;
1346}
1347
1348static int init_min_frame_len(u16 min_frame_length,
6fee40e9
AF
1349 u16 __iomem *minflr_register,
1350 u16 __iomem *mrblr_register)
ce973b14
LY
1351{
1352 u16 mrblr_value = 0;
1353
1354 mrblr_value = in_be16(mrblr_register);
1355 if (min_frame_length >= (mrblr_value - 4))
1356 return -EINVAL;
1357
1358 out_be16(minflr_register, min_frame_length);
1359 return 0;
1360}
1361
18a8e864 1362static int adjust_enet_interface(struct ucc_geth_private *ugeth)
ce973b14 1363{
18a8e864 1364 struct ucc_geth_info *ug_info;
6fee40e9
AF
1365 struct ucc_geth __iomem *ug_regs;
1366 struct ucc_fast __iomem *uf_regs;
728de4c9
KP
1367 int ret_val;
1368 u32 upsmr, maccfg2, tbiBaseAddress;
ce973b14
LY
1369 u16 value;
1370
b39d66a8 1371 ugeth_vdbg("%s: IN", __func__);
ce973b14
LY
1372
1373 ug_info = ugeth->ug_info;
1374 ug_regs = ugeth->ug_regs;
1375 uf_regs = ugeth->uccf->uf_regs;
1376
ce973b14
LY
1377 /* Set MACCFG2 */
1378 maccfg2 = in_be32(&ug_regs->maccfg2);
1379 maccfg2 &= ~MACCFG2_INTERFACE_MODE_MASK;
728de4c9
KP
1380 if ((ugeth->max_speed == SPEED_10) ||
1381 (ugeth->max_speed == SPEED_100))
ce973b14 1382 maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
728de4c9 1383 else if (ugeth->max_speed == SPEED_1000)
ce973b14
LY
1384 maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE;
1385 maccfg2 |= ug_info->padAndCrc;
1386 out_be32(&ug_regs->maccfg2, maccfg2);
1387
1388 /* Set UPSMR */
1389 upsmr = in_be32(&uf_regs->upsmr);
3bc53427
TT
1390 upsmr &= ~(UCC_GETH_UPSMR_RPM | UCC_GETH_UPSMR_R10M |
1391 UCC_GETH_UPSMR_TBIM | UCC_GETH_UPSMR_RMM);
728de4c9
KP
1392 if ((ugeth->phy_interface == PHY_INTERFACE_MODE_RMII) ||
1393 (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII) ||
1394 (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII_ID) ||
bd0ceaab
KP
1395 (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
1396 (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII_TXID) ||
728de4c9 1397 (ugeth->phy_interface == PHY_INTERFACE_MODE_RTBI)) {
3bc53427 1398 upsmr |= UCC_GETH_UPSMR_RPM;
728de4c9
KP
1399 switch (ugeth->max_speed) {
1400 case SPEED_10:
3bc53427 1401 upsmr |= UCC_GETH_UPSMR_R10M;
728de4c9
KP
1402 /* FALLTHROUGH */
1403 case SPEED_100:
1404 if (ugeth->phy_interface != PHY_INTERFACE_MODE_RTBI)
3bc53427 1405 upsmr |= UCC_GETH_UPSMR_RMM;
728de4c9
KP
1406 }
1407 }
1408 if ((ugeth->phy_interface == PHY_INTERFACE_MODE_TBI) ||
1409 (ugeth->phy_interface == PHY_INTERFACE_MODE_RTBI)) {
3bc53427 1410 upsmr |= UCC_GETH_UPSMR_TBIM;
728de4c9 1411 }
ce973b14
LY
1412 out_be32(&uf_regs->upsmr, upsmr);
1413
ce973b14
LY
1414 /* Disable autonegotiation in tbi mode, because by default it
1415 comes up in autonegotiation mode. */
1416 /* Note that this depends on proper setting in utbipar register. */
728de4c9
KP
1417 if ((ugeth->phy_interface == PHY_INTERFACE_MODE_TBI) ||
1418 (ugeth->phy_interface == PHY_INTERFACE_MODE_RTBI)) {
ce973b14
LY
1419 tbiBaseAddress = in_be32(&ug_regs->utbipar);
1420 tbiBaseAddress &= UTBIPAR_PHY_ADDRESS_MASK;
1421 tbiBaseAddress >>= UTBIPAR_PHY_ADDRESS_SHIFT;
728de4c9
KP
1422 value = ugeth->phydev->bus->read(ugeth->phydev->bus,
1423 (u8) tbiBaseAddress, ENET_TBI_MII_CR);
ce973b14 1424 value &= ~0x1000; /* Turn off autonegotiation */
728de4c9
KP
1425 ugeth->phydev->bus->write(ugeth->phydev->bus,
1426 (u8) tbiBaseAddress, ENET_TBI_MII_CR, value);
ce973b14
LY
1427 }
1428
1429 init_check_frame_length_mode(ug_info->lengthCheckRx, &ug_regs->maccfg2);
1430
1431 ret_val = init_preamble_length(ug_info->prel, &ug_regs->maccfg2);
1432 if (ret_val != 0) {
890de95e
LY
1433 if (netif_msg_probe(ugeth))
1434 ugeth_err("%s: Preamble length must be between 3 and 7 inclusive.",
b39d66a8 1435 __func__);
ce973b14
LY
1436 return ret_val;
1437 }
1438
1439 return 0;
1440}
1441
1442/* Called every time the controller might need to be made
1443 * aware of new link state. The PHY code conveys this
1444 * information through variables in the ugeth structure, and this
1445 * function converts those variables into the appropriate
1446 * register values, and can bring down the device if needed.
1447 */
728de4c9 1448
ce973b14
LY
1449static void adjust_link(struct net_device *dev)
1450{
18a8e864 1451 struct ucc_geth_private *ugeth = netdev_priv(dev);
6fee40e9
AF
1452 struct ucc_geth __iomem *ug_regs;
1453 struct ucc_fast __iomem *uf_regs;
728de4c9
KP
1454 struct phy_device *phydev = ugeth->phydev;
1455 unsigned long flags;
1456 int new_state = 0;
ce973b14
LY
1457
1458 ug_regs = ugeth->ug_regs;
728de4c9 1459 uf_regs = ugeth->uccf->uf_regs;
ce973b14 1460
728de4c9
KP
1461 spin_lock_irqsave(&ugeth->lock, flags);
1462
1463 if (phydev->link) {
1464 u32 tempval = in_be32(&ug_regs->maccfg2);
1465 u32 upsmr = in_be32(&uf_regs->upsmr);
ce973b14
LY
1466 /* Now we make sure that we can be in full duplex mode.
1467 * If not, we operate in half-duplex mode. */
728de4c9
KP
1468 if (phydev->duplex != ugeth->oldduplex) {
1469 new_state = 1;
1470 if (!(phydev->duplex))
ce973b14 1471 tempval &= ~(MACCFG2_FDX);
728de4c9 1472 else
ce973b14 1473 tempval |= MACCFG2_FDX;
728de4c9 1474 ugeth->oldduplex = phydev->duplex;
ce973b14
LY
1475 }
1476
728de4c9
KP
1477 if (phydev->speed != ugeth->oldspeed) {
1478 new_state = 1;
1479 switch (phydev->speed) {
1480 case SPEED_1000:
1481 tempval = ((tempval &
1482 ~(MACCFG2_INTERFACE_MODE_MASK)) |
1483 MACCFG2_INTERFACE_MODE_BYTE);
a1862a53 1484 break;
728de4c9
KP
1485 case SPEED_100:
1486 case SPEED_10:
1487 tempval = ((tempval &
1488 ~(MACCFG2_INTERFACE_MODE_MASK)) |
1489 MACCFG2_INTERFACE_MODE_NIBBLE);
1490 /* if reduced mode, re-set UPSMR.R10M */
1491 if ((ugeth->phy_interface == PHY_INTERFACE_MODE_RMII) ||
1492 (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII) ||
1493 (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII_ID) ||
bd0ceaab
KP
1494 (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
1495 (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII_TXID) ||
728de4c9
KP
1496 (ugeth->phy_interface == PHY_INTERFACE_MODE_RTBI)) {
1497 if (phydev->speed == SPEED_10)
3bc53427 1498 upsmr |= UCC_GETH_UPSMR_R10M;
728de4c9 1499 else
3bc53427 1500 upsmr &= ~UCC_GETH_UPSMR_R10M;
728de4c9 1501 }
ce973b14
LY
1502 break;
1503 default:
728de4c9
KP
1504 if (netif_msg_link(ugeth))
1505 ugeth_warn(
1506 "%s: Ack! Speed (%d) is not 10/100/1000!",
1507 dev->name, phydev->speed);
ce973b14
LY
1508 break;
1509 }
728de4c9 1510 ugeth->oldspeed = phydev->speed;
ce973b14
LY
1511 }
1512
728de4c9
KP
1513 out_be32(&ug_regs->maccfg2, tempval);
1514 out_be32(&uf_regs->upsmr, upsmr);
1515
ce973b14 1516 if (!ugeth->oldlink) {
728de4c9 1517 new_state = 1;
ce973b14 1518 ugeth->oldlink = 1;
ce973b14 1519 }
728de4c9
KP
1520 } else if (ugeth->oldlink) {
1521 new_state = 1;
ce973b14
LY
1522 ugeth->oldlink = 0;
1523 ugeth->oldspeed = 0;
1524 ugeth->oldduplex = -1;
ce973b14 1525 }
728de4c9
KP
1526
1527 if (new_state && netif_msg_link(ugeth))
1528 phy_print_status(phydev);
1529
1530 spin_unlock_irqrestore(&ugeth->lock, flags);
ce973b14
LY
1531}
1532
1533/* Configure the PHY for dev.
1534 * returns 0 if success. -1 if failure
1535 */
1536static int init_phy(struct net_device *dev)
1537{
728de4c9
KP
1538 struct ucc_geth_private *priv = netdev_priv(dev);
1539 struct phy_device *phydev;
1540 char phy_id[BUS_ID_SIZE];
ce973b14 1541
728de4c9
KP
1542 priv->oldlink = 0;
1543 priv->oldspeed = 0;
1544 priv->oldduplex = -1;
ce973b14 1545
fb28ad35
KS
1546 snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT, priv->ug_info->mdio_bus,
1547 priv->ug_info->phy_address);
ce973b14 1548
728de4c9 1549 phydev = phy_connect(dev, phy_id, &adjust_link, 0, priv->phy_interface);
ce973b14 1550
728de4c9
KP
1551 if (IS_ERR(phydev)) {
1552 printk("%s: Could not attach to PHY\n", dev->name);
1553 return PTR_ERR(phydev);
ce973b14
LY
1554 }
1555
728de4c9 1556 phydev->supported &= (ADVERTISED_10baseT_Half |
ce973b14
LY
1557 ADVERTISED_10baseT_Full |
1558 ADVERTISED_100baseT_Half |
728de4c9 1559 ADVERTISED_100baseT_Full);
ce973b14 1560
728de4c9
KP
1561 if (priv->max_speed == SPEED_1000)
1562 phydev->supported |= ADVERTISED_1000baseT_Full;
ce973b14 1563
728de4c9 1564 phydev->advertising = phydev->supported;
68dc44af 1565
728de4c9 1566 priv->phydev = phydev;
ce973b14
LY
1567
1568 return 0;
ce973b14
LY
1569}
1570
728de4c9 1571
ce973b14 1572
18a8e864 1573static int ugeth_graceful_stop_tx(struct ucc_geth_private *ugeth)
ce973b14 1574{
18a8e864 1575 struct ucc_fast_private *uccf;
ce973b14
LY
1576 u32 cecr_subblock;
1577 u32 temp;
b3431c64 1578 int i = 10;
ce973b14
LY
1579
1580 uccf = ugeth->uccf;
1581
1582 /* Mask GRACEFUL STOP TX interrupt bit and clear it */
3bc53427
TT
1583 clrbits32(uccf->p_uccm, UCC_GETH_UCCE_GRA);
1584 out_be32(uccf->p_ucce, UCC_GETH_UCCE_GRA); /* clear by writing 1 */
ce973b14
LY
1585
1586 /* Issue host command */
1587 cecr_subblock =
1588 ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.ucc_num);
1589 qe_issue_cmd(QE_GRACEFUL_STOP_TX, cecr_subblock,
18a8e864 1590 QE_CR_PROTOCOL_ETHERNET, 0);
ce973b14
LY
1591
1592 /* Wait for command to complete */
1593 do {
b3431c64 1594 msleep(10);
ce973b14 1595 temp = in_be32(uccf->p_ucce);
3bc53427 1596 } while (!(temp & UCC_GETH_UCCE_GRA) && --i);
ce973b14
LY
1597
1598 uccf->stopped_tx = 1;
1599
1600 return 0;
1601}
1602
18a8e864 1603static int ugeth_graceful_stop_rx(struct ucc_geth_private * ugeth)
ce973b14 1604{
18a8e864 1605 struct ucc_fast_private *uccf;
ce973b14
LY
1606 u32 cecr_subblock;
1607 u8 temp;
b3431c64 1608 int i = 10;
ce973b14
LY
1609
1610 uccf = ugeth->uccf;
1611
1612 /* Clear acknowledge bit */
6fee40e9 1613 temp = in_8(&ugeth->p_rx_glbl_pram->rxgstpack);
ce973b14 1614 temp &= ~GRACEFUL_STOP_ACKNOWLEDGE_RX;
6fee40e9 1615 out_8(&ugeth->p_rx_glbl_pram->rxgstpack, temp);
ce973b14
LY
1616
1617 /* Keep issuing command and checking acknowledge bit until
1618 it is asserted, according to spec */
1619 do {
1620 /* Issue host command */
1621 cecr_subblock =
1622 ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.
1623 ucc_num);
1624 qe_issue_cmd(QE_GRACEFUL_STOP_RX, cecr_subblock,
18a8e864 1625 QE_CR_PROTOCOL_ETHERNET, 0);
b3431c64 1626 msleep(10);
6fee40e9 1627 temp = in_8(&ugeth->p_rx_glbl_pram->rxgstpack);
b3431c64 1628 } while (!(temp & GRACEFUL_STOP_ACKNOWLEDGE_RX) && --i);
ce973b14
LY
1629
1630 uccf->stopped_rx = 1;
1631
1632 return 0;
1633}
1634
18a8e864 1635static int ugeth_restart_tx(struct ucc_geth_private *ugeth)
ce973b14 1636{
18a8e864 1637 struct ucc_fast_private *uccf;
ce973b14
LY
1638 u32 cecr_subblock;
1639
1640 uccf = ugeth->uccf;
1641
1642 cecr_subblock =
1643 ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.ucc_num);
18a8e864 1644 qe_issue_cmd(QE_RESTART_TX, cecr_subblock, QE_CR_PROTOCOL_ETHERNET, 0);
ce973b14
LY
1645 uccf->stopped_tx = 0;
1646
1647 return 0;
1648}
1649
18a8e864 1650static int ugeth_restart_rx(struct ucc_geth_private *ugeth)
ce973b14 1651{
18a8e864 1652 struct ucc_fast_private *uccf;
ce973b14
LY
1653 u32 cecr_subblock;
1654
1655 uccf = ugeth->uccf;
1656
1657 cecr_subblock =
1658 ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.ucc_num);
18a8e864 1659 qe_issue_cmd(QE_RESTART_RX, cecr_subblock, QE_CR_PROTOCOL_ETHERNET,
ce973b14
LY
1660 0);
1661 uccf->stopped_rx = 0;
1662
1663 return 0;
1664}
1665
18a8e864 1666static int ugeth_enable(struct ucc_geth_private *ugeth, enum comm_dir mode)
ce973b14 1667{
18a8e864 1668 struct ucc_fast_private *uccf;
ce973b14
LY
1669 int enabled_tx, enabled_rx;
1670
1671 uccf = ugeth->uccf;
1672
1673 /* check if the UCC number is in range. */
1674 if (ugeth->ug_info->uf_info.ucc_num >= UCC_MAX_NUM) {
890de95e 1675 if (netif_msg_probe(ugeth))
b39d66a8 1676 ugeth_err("%s: ucc_num out of range.", __func__);
ce973b14
LY
1677 return -EINVAL;
1678 }
1679
1680 enabled_tx = uccf->enabled_tx;
1681 enabled_rx = uccf->enabled_rx;
1682
1683 /* Get Tx and Rx going again, in case this channel was actively
1684 disabled. */
1685 if ((mode & COMM_DIR_TX) && (!enabled_tx) && uccf->stopped_tx)
1686 ugeth_restart_tx(ugeth);
1687 if ((mode & COMM_DIR_RX) && (!enabled_rx) && uccf->stopped_rx)
1688 ugeth_restart_rx(ugeth);
1689
1690 ucc_fast_enable(uccf, mode); /* OK to do even if not disabled */
1691
1692 return 0;
1693
1694}
1695
18a8e864 1696static int ugeth_disable(struct ucc_geth_private * ugeth, enum comm_dir mode)
ce973b14 1697{
18a8e864 1698 struct ucc_fast_private *uccf;
ce973b14
LY
1699
1700 uccf = ugeth->uccf;
1701
1702 /* check if the UCC number is in range. */
1703 if (ugeth->ug_info->uf_info.ucc_num >= UCC_MAX_NUM) {
890de95e 1704 if (netif_msg_probe(ugeth))
b39d66a8 1705 ugeth_err("%s: ucc_num out of range.", __func__);
ce973b14
LY
1706 return -EINVAL;
1707 }
1708
1709 /* Stop any transmissions */
1710 if ((mode & COMM_DIR_TX) && uccf->enabled_tx && !uccf->stopped_tx)
1711 ugeth_graceful_stop_tx(ugeth);
1712
1713 /* Stop any receptions */
1714 if ((mode & COMM_DIR_RX) && uccf->enabled_rx && !uccf->stopped_rx)
1715 ugeth_graceful_stop_rx(ugeth);
1716
1717 ucc_fast_disable(ugeth->uccf, mode); /* OK to do even if not enabled */
1718
1719 return 0;
1720}
1721
18a8e864 1722static void ugeth_dump_regs(struct ucc_geth_private *ugeth)
ce973b14
LY
1723{
1724#ifdef DEBUG
1725 ucc_fast_dump_regs(ugeth->uccf);
1726 dump_regs(ugeth);
1727 dump_bds(ugeth);
1728#endif
1729}
1730
18a8e864 1731static int ugeth_82xx_filtering_clear_all_addr_in_hash(struct ucc_geth_private *
ce973b14 1732 ugeth,
18a8e864 1733 enum enet_addr_type
ce973b14
LY
1734 enet_addr_type)
1735{
6fee40e9 1736 struct ucc_geth_82xx_address_filtering_pram __iomem *p_82xx_addr_filt;
18a8e864
LY
1737 struct ucc_fast_private *uccf;
1738 enum comm_dir comm_dir;
ce973b14
LY
1739 struct list_head *p_lh;
1740 u16 i, num;
6fee40e9
AF
1741 u32 __iomem *addr_h;
1742 u32 __iomem *addr_l;
ce973b14
LY
1743 u8 *p_counter;
1744
1745 uccf = ugeth->uccf;
1746
1747 p_82xx_addr_filt =
6fee40e9
AF
1748 (struct ucc_geth_82xx_address_filtering_pram __iomem *)
1749 ugeth->p_rx_glbl_pram->addressfiltering;
ce973b14
LY
1750
1751 if (enet_addr_type == ENET_ADDR_TYPE_GROUP) {
1752 addr_h = &(p_82xx_addr_filt->gaddr_h);
1753 addr_l = &(p_82xx_addr_filt->gaddr_l);
1754 p_lh = &ugeth->group_hash_q;
1755 p_counter = &(ugeth->numGroupAddrInHash);
1756 } else if (enet_addr_type == ENET_ADDR_TYPE_INDIVIDUAL) {
1757 addr_h = &(p_82xx_addr_filt->iaddr_h);
1758 addr_l = &(p_82xx_addr_filt->iaddr_l);
1759 p_lh = &ugeth->ind_hash_q;
1760 p_counter = &(ugeth->numIndAddrInHash);
1761 } else
1762 return -EINVAL;
1763
1764 comm_dir = 0;
1765 if (uccf->enabled_tx)
1766 comm_dir |= COMM_DIR_TX;
1767 if (uccf->enabled_rx)
1768 comm_dir |= COMM_DIR_RX;
1769 if (comm_dir)
1770 ugeth_disable(ugeth, comm_dir);
1771
1772 /* Clear the hash table. */
1773 out_be32(addr_h, 0x00000000);
1774 out_be32(addr_l, 0x00000000);
1775
1776 if (!p_lh)
1777 return 0;
1778
1779 num = *p_counter;
1780
1781 /* Delete all remaining CQ elements */
1782 for (i = 0; i < num; i++)
1783 put_enet_addr_container(ENET_ADDR_CONT_ENTRY(dequeue(p_lh)));
1784
1785 *p_counter = 0;
1786
1787 if (comm_dir)
1788 ugeth_enable(ugeth, comm_dir);
1789
1790 return 0;
1791}
1792
18a8e864 1793static int ugeth_82xx_filtering_clear_addr_in_paddr(struct ucc_geth_private *ugeth,
ce973b14
LY
1794 u8 paddr_num)
1795{
1796 ugeth->indAddrRegUsed[paddr_num] = 0; /* mark this paddr as not used */
1797 return hw_clear_addr_in_paddr(ugeth, paddr_num);/* clear in hardware */
1798}
1799
18a8e864 1800static void ucc_geth_memclean(struct ucc_geth_private *ugeth)
ce973b14
LY
1801{
1802 u16 i, j;
6fee40e9 1803 u8 __iomem *bd;
ce973b14
LY
1804
1805 if (!ugeth)
1806 return;
1807
80a9fad8 1808 if (ugeth->uccf) {
ce973b14 1809 ucc_fast_free(ugeth->uccf);
80a9fad8
AV
1810 ugeth->uccf = NULL;
1811 }
ce973b14
LY
1812
1813 if (ugeth->p_thread_data_tx) {
1814 qe_muram_free(ugeth->thread_dat_tx_offset);
1815 ugeth->p_thread_data_tx = NULL;
1816 }
1817 if (ugeth->p_thread_data_rx) {
1818 qe_muram_free(ugeth->thread_dat_rx_offset);
1819 ugeth->p_thread_data_rx = NULL;
1820 }
1821 if (ugeth->p_exf_glbl_param) {
1822 qe_muram_free(ugeth->exf_glbl_param_offset);
1823 ugeth->p_exf_glbl_param = NULL;
1824 }
1825 if (ugeth->p_rx_glbl_pram) {
1826 qe_muram_free(ugeth->rx_glbl_pram_offset);
1827 ugeth->p_rx_glbl_pram = NULL;
1828 }
1829 if (ugeth->p_tx_glbl_pram) {
1830 qe_muram_free(ugeth->tx_glbl_pram_offset);
1831 ugeth->p_tx_glbl_pram = NULL;
1832 }
1833 if (ugeth->p_send_q_mem_reg) {
1834 qe_muram_free(ugeth->send_q_mem_reg_offset);
1835 ugeth->p_send_q_mem_reg = NULL;
1836 }
1837 if (ugeth->p_scheduler) {
1838 qe_muram_free(ugeth->scheduler_offset);
1839 ugeth->p_scheduler = NULL;
1840 }
1841 if (ugeth->p_tx_fw_statistics_pram) {
1842 qe_muram_free(ugeth->tx_fw_statistics_pram_offset);
1843 ugeth->p_tx_fw_statistics_pram = NULL;
1844 }
1845 if (ugeth->p_rx_fw_statistics_pram) {
1846 qe_muram_free(ugeth->rx_fw_statistics_pram_offset);
1847 ugeth->p_rx_fw_statistics_pram = NULL;
1848 }
1849 if (ugeth->p_rx_irq_coalescing_tbl) {
1850 qe_muram_free(ugeth->rx_irq_coalescing_tbl_offset);
1851 ugeth->p_rx_irq_coalescing_tbl = NULL;
1852 }
1853 if (ugeth->p_rx_bd_qs_tbl) {
1854 qe_muram_free(ugeth->rx_bd_qs_tbl_offset);
1855 ugeth->p_rx_bd_qs_tbl = NULL;
1856 }
1857 if (ugeth->p_init_enet_param_shadow) {
1858 return_init_enet_entries(ugeth,
1859 &(ugeth->p_init_enet_param_shadow->
1860 rxthread[0]),
1861 ENET_INIT_PARAM_MAX_ENTRIES_RX,
1862 ugeth->ug_info->riscRx, 1);
1863 return_init_enet_entries(ugeth,
1864 &(ugeth->p_init_enet_param_shadow->
1865 txthread[0]),
1866 ENET_INIT_PARAM_MAX_ENTRIES_TX,
1867 ugeth->ug_info->riscTx, 0);
1868 kfree(ugeth->p_init_enet_param_shadow);
1869 ugeth->p_init_enet_param_shadow = NULL;
1870 }
1871 for (i = 0; i < ugeth->ug_info->numQueuesTx; i++) {
1872 bd = ugeth->p_tx_bd_ring[i];
3a8205ea
NIP
1873 if (!bd)
1874 continue;
ce973b14
LY
1875 for (j = 0; j < ugeth->ug_info->bdRingLenTx[i]; j++) {
1876 if (ugeth->tx_skbuff[i][j]) {
7f80202b 1877 dma_unmap_single(&ugeth->dev->dev,
6fee40e9
AF
1878 in_be32(&((struct qe_bd __iomem *)bd)->buf),
1879 (in_be32((u32 __iomem *)bd) &
ce973b14
LY
1880 BD_LENGTH_MASK),
1881 DMA_TO_DEVICE);
1882 dev_kfree_skb_any(ugeth->tx_skbuff[i][j]);
1883 ugeth->tx_skbuff[i][j] = NULL;
1884 }
1885 }
1886
1887 kfree(ugeth->tx_skbuff[i]);
1888
1889 if (ugeth->p_tx_bd_ring[i]) {
1890 if (ugeth->ug_info->uf_info.bd_mem_part ==
1891 MEM_PART_SYSTEM)
1892 kfree((void *)ugeth->tx_bd_ring_offset[i]);
1893 else if (ugeth->ug_info->uf_info.bd_mem_part ==
1894 MEM_PART_MURAM)
1895 qe_muram_free(ugeth->tx_bd_ring_offset[i]);
1896 ugeth->p_tx_bd_ring[i] = NULL;
1897 }
1898 }
1899 for (i = 0; i < ugeth->ug_info->numQueuesRx; i++) {
1900 if (ugeth->p_rx_bd_ring[i]) {
1901 /* Return existing data buffers in ring */
1902 bd = ugeth->p_rx_bd_ring[i];
1903 for (j = 0; j < ugeth->ug_info->bdRingLenRx[i]; j++) {
1904 if (ugeth->rx_skbuff[i][j]) {
7f80202b 1905 dma_unmap_single(&ugeth->dev->dev,
6fee40e9 1906 in_be32(&((struct qe_bd __iomem *)bd)->buf),
18a8e864
LY
1907 ugeth->ug_info->
1908 uf_info.max_rx_buf_length +
1909 UCC_GETH_RX_DATA_BUF_ALIGNMENT,
1910 DMA_FROM_DEVICE);
1911 dev_kfree_skb_any(
1912 ugeth->rx_skbuff[i][j]);
ce973b14
LY
1913 ugeth->rx_skbuff[i][j] = NULL;
1914 }
18a8e864 1915 bd += sizeof(struct qe_bd);
ce973b14
LY
1916 }
1917
1918 kfree(ugeth->rx_skbuff[i]);
1919
1920 if (ugeth->ug_info->uf_info.bd_mem_part ==
1921 MEM_PART_SYSTEM)
1922 kfree((void *)ugeth->rx_bd_ring_offset[i]);
1923 else if (ugeth->ug_info->uf_info.bd_mem_part ==
1924 MEM_PART_MURAM)
1925 qe_muram_free(ugeth->rx_bd_ring_offset[i]);
1926 ugeth->p_rx_bd_ring[i] = NULL;
1927 }
1928 }
1929 while (!list_empty(&ugeth->group_hash_q))
1930 put_enet_addr_container(ENET_ADDR_CONT_ENTRY
1931 (dequeue(&ugeth->group_hash_q)));
1932 while (!list_empty(&ugeth->ind_hash_q))
1933 put_enet_addr_container(ENET_ADDR_CONT_ENTRY
1934 (dequeue(&ugeth->ind_hash_q)));
3e73fc9a
AV
1935 if (ugeth->ug_regs) {
1936 iounmap(ugeth->ug_regs);
1937 ugeth->ug_regs = NULL;
1938 }
ce973b14
LY
1939}
1940
1941static void ucc_geth_set_multi(struct net_device *dev)
1942{
18a8e864 1943 struct ucc_geth_private *ugeth;
ce973b14 1944 struct dev_mc_list *dmi;
6fee40e9
AF
1945 struct ucc_fast __iomem *uf_regs;
1946 struct ucc_geth_82xx_address_filtering_pram __iomem *p_82xx_addr_filt;
9030b3dd 1947 int i;
ce973b14
LY
1948
1949 ugeth = netdev_priv(dev);
1950
1951 uf_regs = ugeth->uccf->uf_regs;
1952
1953 if (dev->flags & IFF_PROMISC) {
3bc53427 1954 setbits32(&uf_regs->upsmr, UCC_GETH_UPSMR_PRO);
ce973b14 1955 } else {
3bc53427 1956 clrbits32(&uf_regs->upsmr, UCC_GETH_UPSMR_PRO);
ce973b14
LY
1957
1958 p_82xx_addr_filt =
6fee40e9 1959 (struct ucc_geth_82xx_address_filtering_pram __iomem *) ugeth->
ce973b14
LY
1960 p_rx_glbl_pram->addressfiltering;
1961
1962 if (dev->flags & IFF_ALLMULTI) {
1963 /* Catch all multicast addresses, so set the
1964 * filter to all 1's.
1965 */
1966 out_be32(&p_82xx_addr_filt->gaddr_h, 0xffffffff);
1967 out_be32(&p_82xx_addr_filt->gaddr_l, 0xffffffff);
1968 } else {
1969 /* Clear filter and add the addresses in the list.
1970 */
1971 out_be32(&p_82xx_addr_filt->gaddr_h, 0x0);
1972 out_be32(&p_82xx_addr_filt->gaddr_l, 0x0);
1973
1974 dmi = dev->mc_list;
1975
1976 for (i = 0; i < dev->mc_count; i++, dmi = dmi->next) {
1977
1978 /* Only support group multicast for now.
1979 */
1980 if (!(dmi->dmi_addr[0] & 1))
1981 continue;
1982
ce973b14
LY
1983 /* Ask CPM to run CRC and set bit in
1984 * filter mask.
1985 */
9030b3dd 1986 hw_add_addr_in_hash(ugeth, dmi->dmi_addr);
ce973b14
LY
1987 }
1988 }
1989 }
1990}
1991
18a8e864 1992static void ucc_geth_stop(struct ucc_geth_private *ugeth)
ce973b14 1993{
6fee40e9 1994 struct ucc_geth __iomem *ug_regs = ugeth->ug_regs;
728de4c9 1995 struct phy_device *phydev = ugeth->phydev;
ce973b14 1996
b39d66a8 1997 ugeth_vdbg("%s: IN", __func__);
ce973b14
LY
1998
1999 /* Disable the controller */
2000 ugeth_disable(ugeth, COMM_DIR_RX_AND_TX);
2001
2002 /* Tell the kernel the link is down */
728de4c9 2003 phy_stop(phydev);
ce973b14
LY
2004
2005 /* Mask all interrupts */
c6f5047b 2006 out_be32(ugeth->uccf->p_uccm, 0x00000000);
ce973b14
LY
2007
2008 /* Clear all interrupts */
2009 out_be32(ugeth->uccf->p_ucce, 0xffffffff);
2010
2011 /* Disable Rx and Tx */
3bc53427 2012 clrbits32(&ug_regs->maccfg1, MACCFG1_ENABLE_RX | MACCFG1_ENABLE_TX);
ce973b14 2013
ce973b14
LY
2014 ucc_geth_memclean(ugeth);
2015}
2016
728de4c9 2017static int ucc_struct_init(struct ucc_geth_private *ugeth)
ce973b14 2018{
18a8e864
LY
2019 struct ucc_geth_info *ug_info;
2020 struct ucc_fast_info *uf_info;
728de4c9 2021 int i;
ce973b14
LY
2022
2023 ug_info = ugeth->ug_info;
2024 uf_info = &ug_info->uf_info;
2025
2026 if (!((uf_info->bd_mem_part == MEM_PART_SYSTEM) ||
2027 (uf_info->bd_mem_part == MEM_PART_MURAM))) {
890de95e
LY
2028 if (netif_msg_probe(ugeth))
2029 ugeth_err("%s: Bad memory partition value.",
b39d66a8 2030 __func__);
ce973b14
LY
2031 return -EINVAL;
2032 }
2033
2034 /* Rx BD lengths */
2035 for (i = 0; i < ug_info->numQueuesRx; i++) {
2036 if ((ug_info->bdRingLenRx[i] < UCC_GETH_RX_BD_RING_SIZE_MIN) ||
2037 (ug_info->bdRingLenRx[i] %
2038 UCC_GETH_RX_BD_RING_SIZE_ALIGNMENT)) {
890de95e
LY
2039 if (netif_msg_probe(ugeth))
2040 ugeth_err
2041 ("%s: Rx BD ring length must be multiple of 4, no smaller than 8.",
b39d66a8 2042 __func__);
ce973b14
LY
2043 return -EINVAL;
2044 }
2045 }
2046
2047 /* Tx BD lengths */
2048 for (i = 0; i < ug_info->numQueuesTx; i++) {
2049 if (ug_info->bdRingLenTx[i] < UCC_GETH_TX_BD_RING_SIZE_MIN) {
890de95e
LY
2050 if (netif_msg_probe(ugeth))
2051 ugeth_err
2052 ("%s: Tx BD ring length must be no smaller than 2.",
b39d66a8 2053 __func__);
ce973b14
LY
2054 return -EINVAL;
2055 }
2056 }
2057
2058 /* mrblr */
2059 if ((uf_info->max_rx_buf_length == 0) ||
2060 (uf_info->max_rx_buf_length % UCC_GETH_MRBLR_ALIGNMENT)) {
890de95e
LY
2061 if (netif_msg_probe(ugeth))
2062 ugeth_err
2063 ("%s: max_rx_buf_length must be non-zero multiple of 128.",
b39d66a8 2064 __func__);
ce973b14
LY
2065 return -EINVAL;
2066 }
2067
2068 /* num Tx queues */
2069 if (ug_info->numQueuesTx > NUM_TX_QUEUES) {
890de95e 2070 if (netif_msg_probe(ugeth))
b39d66a8 2071 ugeth_err("%s: number of tx queues too large.", __func__);
ce973b14
LY
2072 return -EINVAL;
2073 }
2074
2075 /* num Rx queues */
2076 if (ug_info->numQueuesRx > NUM_RX_QUEUES) {
890de95e 2077 if (netif_msg_probe(ugeth))
b39d66a8 2078 ugeth_err("%s: number of rx queues too large.", __func__);
ce973b14
LY
2079 return -EINVAL;
2080 }
2081
2082 /* l2qt */
2083 for (i = 0; i < UCC_GETH_VLAN_PRIORITY_MAX; i++) {
2084 if (ug_info->l2qt[i] >= ug_info->numQueuesRx) {
890de95e
LY
2085 if (netif_msg_probe(ugeth))
2086 ugeth_err
2087 ("%s: VLAN priority table entry must not be"
2088 " larger than number of Rx queues.",
b39d66a8 2089 __func__);
ce973b14
LY
2090 return -EINVAL;
2091 }
2092 }
2093
2094 /* l3qt */
2095 for (i = 0; i < UCC_GETH_IP_PRIORITY_MAX; i++) {
2096 if (ug_info->l3qt[i] >= ug_info->numQueuesRx) {
890de95e
LY
2097 if (netif_msg_probe(ugeth))
2098 ugeth_err
2099 ("%s: IP priority table entry must not be"
2100 " larger than number of Rx queues.",
b39d66a8 2101 __func__);
ce973b14
LY
2102 return -EINVAL;
2103 }
2104 }
2105
2106 if (ug_info->cam && !ug_info->ecamptr) {
890de95e
LY
2107 if (netif_msg_probe(ugeth))
2108 ugeth_err("%s: If cam mode is chosen, must supply cam ptr.",
b39d66a8 2109 __func__);
ce973b14
LY
2110 return -EINVAL;
2111 }
2112
2113 if ((ug_info->numStationAddresses !=
2114 UCC_GETH_NUM_OF_STATION_ADDRESSES_1)
2115 && ug_info->rxExtendedFiltering) {
890de95e
LY
2116 if (netif_msg_probe(ugeth))
2117 ugeth_err("%s: Number of station addresses greater than 1 "
2118 "not allowed in extended parsing mode.",
b39d66a8 2119 __func__);
ce973b14
LY
2120 return -EINVAL;
2121 }
2122
2123 /* Generate uccm_mask for receive */
2124 uf_info->uccm_mask = ug_info->eventRegMask & UCCE_OTHER;/* Errors */
2125 for (i = 0; i < ug_info->numQueuesRx; i++)
3bc53427 2126 uf_info->uccm_mask |= (UCC_GETH_UCCE_RXF0 << i);
ce973b14
LY
2127
2128 for (i = 0; i < ug_info->numQueuesTx; i++)
3bc53427 2129 uf_info->uccm_mask |= (UCC_GETH_UCCE_TXB0 << i);
ce973b14 2130 /* Initialize the general fast UCC block. */
728de4c9 2131 if (ucc_fast_init(uf_info, &ugeth->uccf)) {
890de95e 2132 if (netif_msg_probe(ugeth))
b39d66a8 2133 ugeth_err("%s: Failed to init uccf.", __func__);
ce973b14
LY
2134 return -ENOMEM;
2135 }
728de4c9 2136
3e73fc9a
AV
2137 ugeth->ug_regs = ioremap(uf_info->regs, sizeof(*ugeth->ug_regs));
2138 if (!ugeth->ug_regs) {
2139 if (netif_msg_probe(ugeth))
2140 ugeth_err("%s: Failed to ioremap regs.", __func__);
2141 return -ENOMEM;
2142 }
728de4c9
KP
2143
2144 return 0;
2145}
2146
2147static int ucc_geth_startup(struct ucc_geth_private *ugeth)
2148{
6fee40e9
AF
2149 struct ucc_geth_82xx_address_filtering_pram __iomem *p_82xx_addr_filt;
2150 struct ucc_geth_init_pram __iomem *p_init_enet_pram;
728de4c9
KP
2151 struct ucc_fast_private *uccf;
2152 struct ucc_geth_info *ug_info;
2153 struct ucc_fast_info *uf_info;
6fee40e9
AF
2154 struct ucc_fast __iomem *uf_regs;
2155 struct ucc_geth __iomem *ug_regs;
728de4c9
KP
2156 int ret_val = -EINVAL;
2157 u32 remoder = UCC_GETH_REMODER_INIT;
3bc53427 2158 u32 init_enet_pram_offset, cecr_subblock, command;
728de4c9
KP
2159 u32 ifstat, i, j, size, l2qt, l3qt, length;
2160 u16 temoder = UCC_GETH_TEMODER_INIT;
2161 u16 test;
2162 u8 function_code = 0;
6fee40e9
AF
2163 u8 __iomem *bd;
2164 u8 __iomem *endOfRing;
728de4c9
KP
2165 u8 numThreadsRxNumerical, numThreadsTxNumerical;
2166
b39d66a8 2167 ugeth_vdbg("%s: IN", __func__);
728de4c9
KP
2168 uccf = ugeth->uccf;
2169 ug_info = ugeth->ug_info;
2170 uf_info = &ug_info->uf_info;
2171 uf_regs = uccf->uf_regs;
2172 ug_regs = ugeth->ug_regs;
ce973b14
LY
2173
2174 switch (ug_info->numThreadsRx) {
2175 case UCC_GETH_NUM_OF_THREADS_1:
2176 numThreadsRxNumerical = 1;
2177 break;
2178 case UCC_GETH_NUM_OF_THREADS_2:
2179 numThreadsRxNumerical = 2;
2180 break;
2181 case UCC_GETH_NUM_OF_THREADS_4:
2182 numThreadsRxNumerical = 4;
2183 break;
2184 case UCC_GETH_NUM_OF_THREADS_6:
2185 numThreadsRxNumerical = 6;
2186 break;
2187 case UCC_GETH_NUM_OF_THREADS_8:
2188 numThreadsRxNumerical = 8;
2189 break;
2190 default:
890de95e
LY
2191 if (netif_msg_ifup(ugeth))
2192 ugeth_err("%s: Bad number of Rx threads value.",
b39d66a8 2193 __func__);
ce973b14
LY
2194 return -EINVAL;
2195 break;
2196 }
2197
2198 switch (ug_info->numThreadsTx) {
2199 case UCC_GETH_NUM_OF_THREADS_1:
2200 numThreadsTxNumerical = 1;
2201 break;
2202 case UCC_GETH_NUM_OF_THREADS_2:
2203 numThreadsTxNumerical = 2;
2204 break;
2205 case UCC_GETH_NUM_OF_THREADS_4:
2206 numThreadsTxNumerical = 4;
2207 break;
2208 case UCC_GETH_NUM_OF_THREADS_6:
2209 numThreadsTxNumerical = 6;
2210 break;
2211 case UCC_GETH_NUM_OF_THREADS_8:
2212 numThreadsTxNumerical = 8;
2213 break;
2214 default:
890de95e
LY
2215 if (netif_msg_ifup(ugeth))
2216 ugeth_err("%s: Bad number of Tx threads value.",
b39d66a8 2217 __func__);
ce973b14
LY
2218 return -EINVAL;
2219 break;
2220 }
2221
2222 /* Calculate rx_extended_features */
2223 ugeth->rx_non_dynamic_extended_features = ug_info->ipCheckSumCheck ||
2224 ug_info->ipAddressAlignment ||
2225 (ug_info->numStationAddresses !=
2226 UCC_GETH_NUM_OF_STATION_ADDRESSES_1);
2227
2228 ugeth->rx_extended_features = ugeth->rx_non_dynamic_extended_features ||
2229 (ug_info->vlanOperationTagged != UCC_GETH_VLAN_OPERATION_TAGGED_NOP)
2230 || (ug_info->vlanOperationNonTagged !=
2231 UCC_GETH_VLAN_OPERATION_NON_TAGGED_NOP);
2232
ce973b14
LY
2233 init_default_reg_vals(&uf_regs->upsmr,
2234 &ug_regs->maccfg1, &ug_regs->maccfg2);
2235
2236 /* Set UPSMR */
2237 /* For more details see the hardware spec. */
2238 init_rx_parameters(ug_info->bro,
2239 ug_info->rsh, ug_info->pro, &uf_regs->upsmr);
2240
2241 /* We're going to ignore other registers for now, */
2242 /* except as needed to get up and running */
2243
2244 /* Set MACCFG1 */
2245 /* For more details see the hardware spec. */
2246 init_flow_control_params(ug_info->aufc,
2247 ug_info->receiveFlowControl,
ac421852 2248 ug_info->transmitFlowControl,
ce973b14
LY
2249 ug_info->pausePeriod,
2250 ug_info->extensionField,
2251 &uf_regs->upsmr,
2252 &ug_regs->uempr, &ug_regs->maccfg1);
2253
3bc53427 2254 setbits32(&ug_regs->maccfg1, MACCFG1_ENABLE_RX | MACCFG1_ENABLE_TX);
ce973b14
LY
2255
2256 /* Set IPGIFG */
2257 /* For more details see the hardware spec. */
2258 ret_val = init_inter_frame_gap_params(ug_info->nonBackToBackIfgPart1,
2259 ug_info->nonBackToBackIfgPart2,
2260 ug_info->
2261 miminumInterFrameGapEnforcement,
2262 ug_info->backToBackInterFrameGap,
2263 &ug_regs->ipgifg);
2264 if (ret_val != 0) {
890de95e
LY
2265 if (netif_msg_ifup(ugeth))
2266 ugeth_err("%s: IPGIFG initialization parameter too large.",
b39d66a8 2267 __func__);
ce973b14
LY
2268 return ret_val;
2269 }
2270
2271 /* Set HAFDUP */
2272 /* For more details see the hardware spec. */
2273 ret_val = init_half_duplex_params(ug_info->altBeb,
2274 ug_info->backPressureNoBackoff,
2275 ug_info->noBackoff,
2276 ug_info->excessDefer,
2277 ug_info->altBebTruncation,
2278 ug_info->maxRetransmission,
2279 ug_info->collisionWindow,
2280 &ug_regs->hafdup);
2281 if (ret_val != 0) {
890de95e
LY
2282 if (netif_msg_ifup(ugeth))
2283 ugeth_err("%s: Half Duplex initialization parameter too large.",
b39d66a8 2284 __func__);
ce973b14
LY
2285 return ret_val;
2286 }
2287
2288 /* Set IFSTAT */
2289 /* For more details see the hardware spec. */
2290 /* Read only - resets upon read */
2291 ifstat = in_be32(&ug_regs->ifstat);
2292
2293 /* Clear UEMPR */
2294 /* For more details see the hardware spec. */
2295 out_be32(&ug_regs->uempr, 0);
2296
2297 /* Set UESCR */
2298 /* For more details see the hardware spec. */
2299 init_hw_statistics_gathering_mode((ug_info->statisticsMode &
2300 UCC_GETH_STATISTICS_GATHERING_MODE_HARDWARE),
2301 0, &uf_regs->upsmr, &ug_regs->uescr);
2302
2303 /* Allocate Tx bds */
2304 for (j = 0; j < ug_info->numQueuesTx; j++) {
2305 /* Allocate in multiple of
2306 UCC_GETH_TX_BD_RING_SIZE_MEMORY_ALIGNMENT,
2307 according to spec */
18a8e864 2308 length = ((ug_info->bdRingLenTx[j] * sizeof(struct qe_bd))
ce973b14
LY
2309 / UCC_GETH_TX_BD_RING_SIZE_MEMORY_ALIGNMENT)
2310 * UCC_GETH_TX_BD_RING_SIZE_MEMORY_ALIGNMENT;
18a8e864 2311 if ((ug_info->bdRingLenTx[j] * sizeof(struct qe_bd)) %
ce973b14
LY
2312 UCC_GETH_TX_BD_RING_SIZE_MEMORY_ALIGNMENT)
2313 length += UCC_GETH_TX_BD_RING_SIZE_MEMORY_ALIGNMENT;
2314 if (uf_info->bd_mem_part == MEM_PART_SYSTEM) {
2315 u32 align = 4;
2316 if (UCC_GETH_TX_BD_RING_ALIGNMENT > 4)
2317 align = UCC_GETH_TX_BD_RING_ALIGNMENT;
2318 ugeth->tx_bd_ring_offset[j] =
6fee40e9 2319 (u32) kmalloc((u32) (length + align), GFP_KERNEL);
04b588d7 2320
ce973b14
LY
2321 if (ugeth->tx_bd_ring_offset[j] != 0)
2322 ugeth->p_tx_bd_ring[j] =
6fee40e9 2323 (u8 __iomem *)((ugeth->tx_bd_ring_offset[j] +
ce973b14
LY
2324 align) & ~(align - 1));
2325 } else if (uf_info->bd_mem_part == MEM_PART_MURAM) {
2326 ugeth->tx_bd_ring_offset[j] =
2327 qe_muram_alloc(length,
2328 UCC_GETH_TX_BD_RING_ALIGNMENT);
4c35630c 2329 if (!IS_ERR_VALUE(ugeth->tx_bd_ring_offset[j]))
ce973b14 2330 ugeth->p_tx_bd_ring[j] =
6fee40e9 2331 (u8 __iomem *) qe_muram_addr(ugeth->
ce973b14
LY
2332 tx_bd_ring_offset[j]);
2333 }
2334 if (!ugeth->p_tx_bd_ring[j]) {
890de95e
LY
2335 if (netif_msg_ifup(ugeth))
2336 ugeth_err
2337 ("%s: Can not allocate memory for Tx bd rings.",
b39d66a8 2338 __func__);
ce973b14
LY
2339 return -ENOMEM;
2340 }
2341 /* Zero unused end of bd ring, according to spec */
6fee40e9
AF
2342 memset_io((void __iomem *)(ugeth->p_tx_bd_ring[j] +
2343 ug_info->bdRingLenTx[j] * sizeof(struct qe_bd)), 0,
18a8e864 2344 length - ug_info->bdRingLenTx[j] * sizeof(struct qe_bd));
ce973b14
LY
2345 }
2346
2347 /* Allocate Rx bds */
2348 for (j = 0; j < ug_info->numQueuesRx; j++) {
18a8e864 2349 length = ug_info->bdRingLenRx[j] * sizeof(struct qe_bd);
ce973b14
LY
2350 if (uf_info->bd_mem_part == MEM_PART_SYSTEM) {
2351 u32 align = 4;
2352 if (UCC_GETH_RX_BD_RING_ALIGNMENT > 4)
2353 align = UCC_GETH_RX_BD_RING_ALIGNMENT;
2354 ugeth->rx_bd_ring_offset[j] =
6fee40e9 2355 (u32) kmalloc((u32) (length + align), GFP_KERNEL);
ce973b14
LY
2356 if (ugeth->rx_bd_ring_offset[j] != 0)
2357 ugeth->p_rx_bd_ring[j] =
6fee40e9 2358 (u8 __iomem *)((ugeth->rx_bd_ring_offset[j] +
ce973b14
LY
2359 align) & ~(align - 1));
2360 } else if (uf_info->bd_mem_part == MEM_PART_MURAM) {
2361 ugeth->rx_bd_ring_offset[j] =
2362 qe_muram_alloc(length,
2363 UCC_GETH_RX_BD_RING_ALIGNMENT);
4c35630c 2364 if (!IS_ERR_VALUE(ugeth->rx_bd_ring_offset[j]))
ce973b14 2365 ugeth->p_rx_bd_ring[j] =
6fee40e9 2366 (u8 __iomem *) qe_muram_addr(ugeth->
ce973b14
LY
2367 rx_bd_ring_offset[j]);
2368 }
2369 if (!ugeth->p_rx_bd_ring[j]) {
890de95e
LY
2370 if (netif_msg_ifup(ugeth))
2371 ugeth_err
2372 ("%s: Can not allocate memory for Rx bd rings.",
b39d66a8 2373 __func__);
ce973b14
LY
2374 return -ENOMEM;
2375 }
2376 }
2377
2378 /* Init Tx bds */
2379 for (j = 0; j < ug_info->numQueuesTx; j++) {
2380 /* Setup the skbuff rings */
04b588d7
AD
2381 ugeth->tx_skbuff[j] = kmalloc(sizeof(struct sk_buff *) *
2382 ugeth->ug_info->bdRingLenTx[j],
2383 GFP_KERNEL);
ce973b14
LY
2384
2385 if (ugeth->tx_skbuff[j] == NULL) {
890de95e
LY
2386 if (netif_msg_ifup(ugeth))
2387 ugeth_err("%s: Could not allocate tx_skbuff",
b39d66a8 2388 __func__);
ce973b14
LY
2389 return -ENOMEM;
2390 }
2391
2392 for (i = 0; i < ugeth->ug_info->bdRingLenTx[j]; i++)
2393 ugeth->tx_skbuff[j][i] = NULL;
2394
2395 ugeth->skb_curtx[j] = ugeth->skb_dirtytx[j] = 0;
2396 bd = ugeth->confBd[j] = ugeth->txBd[j] = ugeth->p_tx_bd_ring[j];
2397 for (i = 0; i < ug_info->bdRingLenTx[j]; i++) {
18a8e864 2398 /* clear bd buffer */
6fee40e9 2399 out_be32(&((struct qe_bd __iomem *)bd)->buf, 0);
18a8e864 2400 /* set bd status and length */
6fee40e9 2401 out_be32((u32 __iomem *)bd, 0);
18a8e864 2402 bd += sizeof(struct qe_bd);
ce973b14 2403 }
18a8e864
LY
2404 bd -= sizeof(struct qe_bd);
2405 /* set bd status and length */
6fee40e9 2406 out_be32((u32 __iomem *)bd, T_W); /* for last BD set Wrap bit */
ce973b14
LY
2407 }
2408
2409 /* Init Rx bds */
2410 for (j = 0; j < ug_info->numQueuesRx; j++) {
2411 /* Setup the skbuff rings */
04b588d7
AD
2412 ugeth->rx_skbuff[j] = kmalloc(sizeof(struct sk_buff *) *
2413 ugeth->ug_info->bdRingLenRx[j],
2414 GFP_KERNEL);
ce973b14
LY
2415
2416 if (ugeth->rx_skbuff[j] == NULL) {
890de95e
LY
2417 if (netif_msg_ifup(ugeth))
2418 ugeth_err("%s: Could not allocate rx_skbuff",
b39d66a8 2419 __func__);
ce973b14
LY
2420 return -ENOMEM;
2421 }
2422
2423 for (i = 0; i < ugeth->ug_info->bdRingLenRx[j]; i++)
2424 ugeth->rx_skbuff[j][i] = NULL;
2425
2426 ugeth->skb_currx[j] = 0;
2427 bd = ugeth->rxBd[j] = ugeth->p_rx_bd_ring[j];
2428 for (i = 0; i < ug_info->bdRingLenRx[j]; i++) {
18a8e864 2429 /* set bd status and length */
6fee40e9 2430 out_be32((u32 __iomem *)bd, R_I);
18a8e864 2431 /* clear bd buffer */
6fee40e9 2432 out_be32(&((struct qe_bd __iomem *)bd)->buf, 0);
18a8e864 2433 bd += sizeof(struct qe_bd);
ce973b14 2434 }
18a8e864
LY
2435 bd -= sizeof(struct qe_bd);
2436 /* set bd status and length */
6fee40e9 2437 out_be32((u32 __iomem *)bd, R_W); /* for last BD set Wrap bit */
ce973b14
LY
2438 }
2439
2440 /*
2441 * Global PRAM
2442 */
2443 /* Tx global PRAM */
2444 /* Allocate global tx parameter RAM page */
2445 ugeth->tx_glbl_pram_offset =
18a8e864 2446 qe_muram_alloc(sizeof(struct ucc_geth_tx_global_pram),
ce973b14 2447 UCC_GETH_TX_GLOBAL_PRAM_ALIGNMENT);
4c35630c 2448 if (IS_ERR_VALUE(ugeth->tx_glbl_pram_offset)) {
890de95e
LY
2449 if (netif_msg_ifup(ugeth))
2450 ugeth_err
2451 ("%s: Can not allocate DPRAM memory for p_tx_glbl_pram.",
b39d66a8 2452 __func__);
ce973b14
LY
2453 return -ENOMEM;
2454 }
2455 ugeth->p_tx_glbl_pram =
6fee40e9 2456 (struct ucc_geth_tx_global_pram __iomem *) qe_muram_addr(ugeth->
ce973b14
LY
2457 tx_glbl_pram_offset);
2458 /* Zero out p_tx_glbl_pram */
6fee40e9 2459 memset_io((void __iomem *)ugeth->p_tx_glbl_pram, 0, sizeof(struct ucc_geth_tx_global_pram));
ce973b14
LY
2460
2461 /* Fill global PRAM */
2462
2463 /* TQPTR */
2464 /* Size varies with number of Tx threads */
2465 ugeth->thread_dat_tx_offset =
2466 qe_muram_alloc(numThreadsTxNumerical *
18a8e864 2467 sizeof(struct ucc_geth_thread_data_tx) +
ce973b14
LY
2468 32 * (numThreadsTxNumerical == 1),
2469 UCC_GETH_THREAD_DATA_ALIGNMENT);
4c35630c 2470 if (IS_ERR_VALUE(ugeth->thread_dat_tx_offset)) {
890de95e
LY
2471 if (netif_msg_ifup(ugeth))
2472 ugeth_err
2473 ("%s: Can not allocate DPRAM memory for p_thread_data_tx.",
b39d66a8 2474 __func__);
ce973b14
LY
2475 return -ENOMEM;
2476 }
2477
2478 ugeth->p_thread_data_tx =
6fee40e9 2479 (struct ucc_geth_thread_data_tx __iomem *) qe_muram_addr(ugeth->
ce973b14
LY
2480 thread_dat_tx_offset);
2481 out_be32(&ugeth->p_tx_glbl_pram->tqptr, ugeth->thread_dat_tx_offset);
2482
2483 /* vtagtable */
2484 for (i = 0; i < UCC_GETH_TX_VTAG_TABLE_ENTRY_MAX; i++)
2485 out_be32(&ugeth->p_tx_glbl_pram->vtagtable[i],
2486 ug_info->vtagtable[i]);
2487
2488 /* iphoffset */
2489 for (i = 0; i < TX_IP_OFFSET_ENTRY_MAX; i++)
6fee40e9
AF
2490 out_8(&ugeth->p_tx_glbl_pram->iphoffset[i],
2491 ug_info->iphoffset[i]);
ce973b14
LY
2492
2493 /* SQPTR */
2494 /* Size varies with number of Tx queues */
2495 ugeth->send_q_mem_reg_offset =
2496 qe_muram_alloc(ug_info->numQueuesTx *
18a8e864 2497 sizeof(struct ucc_geth_send_queue_qd),
ce973b14 2498 UCC_GETH_SEND_QUEUE_QUEUE_DESCRIPTOR_ALIGNMENT);
4c35630c 2499 if (IS_ERR_VALUE(ugeth->send_q_mem_reg_offset)) {
890de95e
LY
2500 if (netif_msg_ifup(ugeth))
2501 ugeth_err
2502 ("%s: Can not allocate DPRAM memory for p_send_q_mem_reg.",
b39d66a8 2503 __func__);
ce973b14
LY
2504 return -ENOMEM;
2505 }
2506
2507 ugeth->p_send_q_mem_reg =
6fee40e9 2508 (struct ucc_geth_send_queue_mem_region __iomem *) qe_muram_addr(ugeth->
ce973b14
LY
2509 send_q_mem_reg_offset);
2510 out_be32(&ugeth->p_tx_glbl_pram->sqptr, ugeth->send_q_mem_reg_offset);
2511
2512 /* Setup the table */
2513 /* Assume BD rings are already established */
2514 for (i = 0; i < ug_info->numQueuesTx; i++) {
2515 endOfRing =
2516 ugeth->p_tx_bd_ring[i] + (ug_info->bdRingLenTx[i] -
18a8e864 2517 1) * sizeof(struct qe_bd);
ce973b14
LY
2518 if (ugeth->ug_info->uf_info.bd_mem_part == MEM_PART_SYSTEM) {
2519 out_be32(&ugeth->p_send_q_mem_reg->sqqd[i].bd_ring_base,
2520 (u32) virt_to_phys(ugeth->p_tx_bd_ring[i]));
2521 out_be32(&ugeth->p_send_q_mem_reg->sqqd[i].
2522 last_bd_completed_address,
2523 (u32) virt_to_phys(endOfRing));
2524 } else if (ugeth->ug_info->uf_info.bd_mem_part ==
2525 MEM_PART_MURAM) {
2526 out_be32(&ugeth->p_send_q_mem_reg->sqqd[i].bd_ring_base,
2527 (u32) immrbar_virt_to_phys(ugeth->
2528 p_tx_bd_ring[i]));
2529 out_be32(&ugeth->p_send_q_mem_reg->sqqd[i].
2530 last_bd_completed_address,
2531 (u32) immrbar_virt_to_phys(endOfRing));
2532 }
2533 }
2534
2535 /* schedulerbasepointer */
2536
2537 if (ug_info->numQueuesTx > 1) {
2538 /* scheduler exists only if more than 1 tx queue */
2539 ugeth->scheduler_offset =
18a8e864 2540 qe_muram_alloc(sizeof(struct ucc_geth_scheduler),
ce973b14 2541 UCC_GETH_SCHEDULER_ALIGNMENT);
4c35630c 2542 if (IS_ERR_VALUE(ugeth->scheduler_offset)) {
890de95e
LY
2543 if (netif_msg_ifup(ugeth))
2544 ugeth_err
2545 ("%s: Can not allocate DPRAM memory for p_scheduler.",
b39d66a8 2546 __func__);
ce973b14
LY
2547 return -ENOMEM;
2548 }
2549
2550 ugeth->p_scheduler =
6fee40e9 2551 (struct ucc_geth_scheduler __iomem *) qe_muram_addr(ugeth->
ce973b14
LY
2552 scheduler_offset);
2553 out_be32(&ugeth->p_tx_glbl_pram->schedulerbasepointer,
2554 ugeth->scheduler_offset);
2555 /* Zero out p_scheduler */
6fee40e9 2556 memset_io((void __iomem *)ugeth->p_scheduler, 0, sizeof(struct ucc_geth_scheduler));
ce973b14
LY
2557
2558 /* Set values in scheduler */
2559 out_be32(&ugeth->p_scheduler->mblinterval,
2560 ug_info->mblinterval);
2561 out_be16(&ugeth->p_scheduler->nortsrbytetime,
2562 ug_info->nortsrbytetime);
6fee40e9
AF
2563 out_8(&ugeth->p_scheduler->fracsiz, ug_info->fracsiz);
2564 out_8(&ugeth->p_scheduler->strictpriorityq,
2565 ug_info->strictpriorityq);
2566 out_8(&ugeth->p_scheduler->txasap, ug_info->txasap);
2567 out_8(&ugeth->p_scheduler->extrabw, ug_info->extrabw);
ce973b14 2568 for (i = 0; i < NUM_TX_QUEUES; i++)
6fee40e9
AF
2569 out_8(&ugeth->p_scheduler->weightfactor[i],
2570 ug_info->weightfactor[i]);
ce973b14
LY
2571
2572 /* Set pointers to cpucount registers in scheduler */
2573 ugeth->p_cpucount[0] = &(ugeth->p_scheduler->cpucount0);
2574 ugeth->p_cpucount[1] = &(ugeth->p_scheduler->cpucount1);
2575 ugeth->p_cpucount[2] = &(ugeth->p_scheduler->cpucount2);
2576 ugeth->p_cpucount[3] = &(ugeth->p_scheduler->cpucount3);
2577 ugeth->p_cpucount[4] = &(ugeth->p_scheduler->cpucount4);
2578 ugeth->p_cpucount[5] = &(ugeth->p_scheduler->cpucount5);
2579 ugeth->p_cpucount[6] = &(ugeth->p_scheduler->cpucount6);
2580 ugeth->p_cpucount[7] = &(ugeth->p_scheduler->cpucount7);
2581 }
2582
2583 /* schedulerbasepointer */
2584 /* TxRMON_PTR (statistics) */
2585 if (ug_info->
2586 statisticsMode & UCC_GETH_STATISTICS_GATHERING_MODE_FIRMWARE_TX) {
2587 ugeth->tx_fw_statistics_pram_offset =
2588 qe_muram_alloc(sizeof
18a8e864 2589 (struct ucc_geth_tx_firmware_statistics_pram),
ce973b14 2590 UCC_GETH_TX_STATISTICS_ALIGNMENT);
4c35630c 2591 if (IS_ERR_VALUE(ugeth->tx_fw_statistics_pram_offset)) {
890de95e
LY
2592 if (netif_msg_ifup(ugeth))
2593 ugeth_err
2594 ("%s: Can not allocate DPRAM memory for"
2595 " p_tx_fw_statistics_pram.",
b39d66a8 2596 __func__);
ce973b14
LY
2597 return -ENOMEM;
2598 }
2599 ugeth->p_tx_fw_statistics_pram =
6fee40e9 2600 (struct ucc_geth_tx_firmware_statistics_pram __iomem *)
ce973b14
LY
2601 qe_muram_addr(ugeth->tx_fw_statistics_pram_offset);
2602 /* Zero out p_tx_fw_statistics_pram */
6fee40e9 2603 memset_io((void __iomem *)ugeth->p_tx_fw_statistics_pram,
18a8e864 2604 0, sizeof(struct ucc_geth_tx_firmware_statistics_pram));
ce973b14
LY
2605 }
2606
2607 /* temoder */
2608 /* Already has speed set */
2609
2610 if (ug_info->numQueuesTx > 1)
2611 temoder |= TEMODER_SCHEDULER_ENABLE;
2612 if (ug_info->ipCheckSumGenerate)
2613 temoder |= TEMODER_IP_CHECKSUM_GENERATE;
2614 temoder |= ((ug_info->numQueuesTx - 1) << TEMODER_NUM_OF_QUEUES_SHIFT);
2615 out_be16(&ugeth->p_tx_glbl_pram->temoder, temoder);
2616
2617 test = in_be16(&ugeth->p_tx_glbl_pram->temoder);
2618
2619 /* Function code register value to be used later */
6b0b594b 2620 function_code = UCC_BMR_BO_BE | UCC_BMR_GBL;
ce973b14
LY
2621 /* Required for QE */
2622
2623 /* function code register */
2624 out_be32(&ugeth->p_tx_glbl_pram->tstate, ((u32) function_code) << 24);
2625
2626 /* Rx global PRAM */
2627 /* Allocate global rx parameter RAM page */
2628 ugeth->rx_glbl_pram_offset =
18a8e864 2629 qe_muram_alloc(sizeof(struct ucc_geth_rx_global_pram),
ce973b14 2630 UCC_GETH_RX_GLOBAL_PRAM_ALIGNMENT);
4c35630c 2631 if (IS_ERR_VALUE(ugeth->rx_glbl_pram_offset)) {
890de95e
LY
2632 if (netif_msg_ifup(ugeth))
2633 ugeth_err
2634 ("%s: Can not allocate DPRAM memory for p_rx_glbl_pram.",
b39d66a8 2635 __func__);
ce973b14
LY
2636 return -ENOMEM;
2637 }
2638 ugeth->p_rx_glbl_pram =
6fee40e9 2639 (struct ucc_geth_rx_global_pram __iomem *) qe_muram_addr(ugeth->
ce973b14
LY
2640 rx_glbl_pram_offset);
2641 /* Zero out p_rx_glbl_pram */
6fee40e9 2642 memset_io((void __iomem *)ugeth->p_rx_glbl_pram, 0, sizeof(struct ucc_geth_rx_global_pram));
ce973b14
LY
2643
2644 /* Fill global PRAM */
2645
2646 /* RQPTR */
2647 /* Size varies with number of Rx threads */
2648 ugeth->thread_dat_rx_offset =
2649 qe_muram_alloc(numThreadsRxNumerical *
18a8e864 2650 sizeof(struct ucc_geth_thread_data_rx),
ce973b14 2651 UCC_GETH_THREAD_DATA_ALIGNMENT);
4c35630c 2652 if (IS_ERR_VALUE(ugeth->thread_dat_rx_offset)) {
890de95e
LY
2653 if (netif_msg_ifup(ugeth))
2654 ugeth_err
2655 ("%s: Can not allocate DPRAM memory for p_thread_data_rx.",
b39d66a8 2656 __func__);
ce973b14
LY
2657 return -ENOMEM;
2658 }
2659
2660 ugeth->p_thread_data_rx =
6fee40e9 2661 (struct ucc_geth_thread_data_rx __iomem *) qe_muram_addr(ugeth->
ce973b14
LY
2662 thread_dat_rx_offset);
2663 out_be32(&ugeth->p_rx_glbl_pram->rqptr, ugeth->thread_dat_rx_offset);
2664
2665 /* typeorlen */
2666 out_be16(&ugeth->p_rx_glbl_pram->typeorlen, ug_info->typeorlen);
2667
2668 /* rxrmonbaseptr (statistics) */
2669 if (ug_info->
2670 statisticsMode & UCC_GETH_STATISTICS_GATHERING_MODE_FIRMWARE_RX) {
2671 ugeth->rx_fw_statistics_pram_offset =
2672 qe_muram_alloc(sizeof
18a8e864 2673 (struct ucc_geth_rx_firmware_statistics_pram),
ce973b14 2674 UCC_GETH_RX_STATISTICS_ALIGNMENT);
4c35630c 2675 if (IS_ERR_VALUE(ugeth->rx_fw_statistics_pram_offset)) {
890de95e
LY
2676 if (netif_msg_ifup(ugeth))
2677 ugeth_err
2678 ("%s: Can not allocate DPRAM memory for"
b39d66a8 2679 " p_rx_fw_statistics_pram.", __func__);
ce973b14
LY
2680 return -ENOMEM;
2681 }
2682 ugeth->p_rx_fw_statistics_pram =
6fee40e9 2683 (struct ucc_geth_rx_firmware_statistics_pram __iomem *)
ce973b14
LY
2684 qe_muram_addr(ugeth->rx_fw_statistics_pram_offset);
2685 /* Zero out p_rx_fw_statistics_pram */
6fee40e9 2686 memset_io((void __iomem *)ugeth->p_rx_fw_statistics_pram, 0,
18a8e864 2687 sizeof(struct ucc_geth_rx_firmware_statistics_pram));
ce973b14
LY
2688 }
2689
2690 /* intCoalescingPtr */
2691
2692 /* Size varies with number of Rx queues */
2693 ugeth->rx_irq_coalescing_tbl_offset =
2694 qe_muram_alloc(ug_info->numQueuesRx *
7563907e
MB
2695 sizeof(struct ucc_geth_rx_interrupt_coalescing_entry)
2696 + 4, UCC_GETH_RX_INTERRUPT_COALESCING_ALIGNMENT);
4c35630c 2697 if (IS_ERR_VALUE(ugeth->rx_irq_coalescing_tbl_offset)) {
890de95e
LY
2698 if (netif_msg_ifup(ugeth))
2699 ugeth_err
2700 ("%s: Can not allocate DPRAM memory for"
b39d66a8 2701 " p_rx_irq_coalescing_tbl.", __func__);
ce973b14
LY
2702 return -ENOMEM;
2703 }
2704
2705 ugeth->p_rx_irq_coalescing_tbl =
6fee40e9 2706 (struct ucc_geth_rx_interrupt_coalescing_table __iomem *)
ce973b14
LY
2707 qe_muram_addr(ugeth->rx_irq_coalescing_tbl_offset);
2708 out_be32(&ugeth->p_rx_glbl_pram->intcoalescingptr,
2709 ugeth->rx_irq_coalescing_tbl_offset);
2710
2711 /* Fill interrupt coalescing table */
2712 for (i = 0; i < ug_info->numQueuesRx; i++) {
2713 out_be32(&ugeth->p_rx_irq_coalescing_tbl->coalescingentry[i].
2714 interruptcoalescingmaxvalue,
2715 ug_info->interruptcoalescingmaxvalue[i]);
2716 out_be32(&ugeth->p_rx_irq_coalescing_tbl->coalescingentry[i].
2717 interruptcoalescingcounter,
2718 ug_info->interruptcoalescingmaxvalue[i]);
2719 }
2720
2721 /* MRBLR */
2722 init_max_rx_buff_len(uf_info->max_rx_buf_length,
2723 &ugeth->p_rx_glbl_pram->mrblr);
2724 /* MFLR */
2725 out_be16(&ugeth->p_rx_glbl_pram->mflr, ug_info->maxFrameLength);
2726 /* MINFLR */
2727 init_min_frame_len(ug_info->minFrameLength,
2728 &ugeth->p_rx_glbl_pram->minflr,
2729 &ugeth->p_rx_glbl_pram->mrblr);
2730 /* MAXD1 */
2731 out_be16(&ugeth->p_rx_glbl_pram->maxd1, ug_info->maxD1Length);
2732 /* MAXD2 */
2733 out_be16(&ugeth->p_rx_glbl_pram->maxd2, ug_info->maxD2Length);
2734
2735 /* l2qt */
2736 l2qt = 0;
2737 for (i = 0; i < UCC_GETH_VLAN_PRIORITY_MAX; i++)
2738 l2qt |= (ug_info->l2qt[i] << (28 - 4 * i));
2739 out_be32(&ugeth->p_rx_glbl_pram->l2qt, l2qt);
2740
2741 /* l3qt */
2742 for (j = 0; j < UCC_GETH_IP_PRIORITY_MAX; j += 8) {
2743 l3qt = 0;
2744 for (i = 0; i < 8; i++)
2745 l3qt |= (ug_info->l3qt[j + i] << (28 - 4 * i));
18a8e864 2746 out_be32(&ugeth->p_rx_glbl_pram->l3qt[j/8], l3qt);
ce973b14
LY
2747 }
2748
2749 /* vlantype */
2750 out_be16(&ugeth->p_rx_glbl_pram->vlantype, ug_info->vlantype);
2751
2752 /* vlantci */
2753 out_be16(&ugeth->p_rx_glbl_pram->vlantci, ug_info->vlantci);
2754
2755 /* ecamptr */
2756 out_be32(&ugeth->p_rx_glbl_pram->ecamptr, ug_info->ecamptr);
2757
2758 /* RBDQPTR */
2759 /* Size varies with number of Rx queues */
2760 ugeth->rx_bd_qs_tbl_offset =
2761 qe_muram_alloc(ug_info->numQueuesRx *
18a8e864
LY
2762 (sizeof(struct ucc_geth_rx_bd_queues_entry) +
2763 sizeof(struct ucc_geth_rx_prefetched_bds)),
ce973b14 2764 UCC_GETH_RX_BD_QUEUES_ALIGNMENT);
4c35630c 2765 if (IS_ERR_VALUE(ugeth->rx_bd_qs_tbl_offset)) {
890de95e
LY
2766 if (netif_msg_ifup(ugeth))
2767 ugeth_err
2768 ("%s: Can not allocate DPRAM memory for p_rx_bd_qs_tbl.",
b39d66a8 2769 __func__);
ce973b14
LY
2770 return -ENOMEM;
2771 }
2772
2773 ugeth->p_rx_bd_qs_tbl =
6fee40e9 2774 (struct ucc_geth_rx_bd_queues_entry __iomem *) qe_muram_addr(ugeth->
ce973b14
LY
2775 rx_bd_qs_tbl_offset);
2776 out_be32(&ugeth->p_rx_glbl_pram->rbdqptr, ugeth->rx_bd_qs_tbl_offset);
2777 /* Zero out p_rx_bd_qs_tbl */
6fee40e9 2778 memset_io((void __iomem *)ugeth->p_rx_bd_qs_tbl,
ce973b14 2779 0,
18a8e864
LY
2780 ug_info->numQueuesRx * (sizeof(struct ucc_geth_rx_bd_queues_entry) +
2781 sizeof(struct ucc_geth_rx_prefetched_bds)));
ce973b14
LY
2782
2783 /* Setup the table */
2784 /* Assume BD rings are already established */
2785 for (i = 0; i < ug_info->numQueuesRx; i++) {
2786 if (ugeth->ug_info->uf_info.bd_mem_part == MEM_PART_SYSTEM) {
2787 out_be32(&ugeth->p_rx_bd_qs_tbl[i].externalbdbaseptr,
2788 (u32) virt_to_phys(ugeth->p_rx_bd_ring[i]));
2789 } else if (ugeth->ug_info->uf_info.bd_mem_part ==
2790 MEM_PART_MURAM) {
2791 out_be32(&ugeth->p_rx_bd_qs_tbl[i].externalbdbaseptr,
2792 (u32) immrbar_virt_to_phys(ugeth->
2793 p_rx_bd_ring[i]));
2794 }
2795 /* rest of fields handled by QE */
2796 }
2797
2798 /* remoder */
2799 /* Already has speed set */
2800
2801 if (ugeth->rx_extended_features)
2802 remoder |= REMODER_RX_EXTENDED_FEATURES;
2803 if (ug_info->rxExtendedFiltering)
2804 remoder |= REMODER_RX_EXTENDED_FILTERING;
2805 if (ug_info->dynamicMaxFrameLength)
2806 remoder |= REMODER_DYNAMIC_MAX_FRAME_LENGTH;
2807 if (ug_info->dynamicMinFrameLength)
2808 remoder |= REMODER_DYNAMIC_MIN_FRAME_LENGTH;
2809 remoder |=
2810 ug_info->vlanOperationTagged << REMODER_VLAN_OPERATION_TAGGED_SHIFT;
2811 remoder |=
2812 ug_info->
2813 vlanOperationNonTagged << REMODER_VLAN_OPERATION_NON_TAGGED_SHIFT;
2814 remoder |= ug_info->rxQoSMode << REMODER_RX_QOS_MODE_SHIFT;
2815 remoder |= ((ug_info->numQueuesRx - 1) << REMODER_NUM_OF_QUEUES_SHIFT);
2816 if (ug_info->ipCheckSumCheck)
2817 remoder |= REMODER_IP_CHECKSUM_CHECK;
2818 if (ug_info->ipAddressAlignment)
2819 remoder |= REMODER_IP_ADDRESS_ALIGNMENT;
2820 out_be32(&ugeth->p_rx_glbl_pram->remoder, remoder);
2821
2822 /* Note that this function must be called */
2823 /* ONLY AFTER p_tx_fw_statistics_pram */
2824 /* andp_UccGethRxFirmwareStatisticsPram are allocated ! */
2825 init_firmware_statistics_gathering_mode((ug_info->
2826 statisticsMode &
2827 UCC_GETH_STATISTICS_GATHERING_MODE_FIRMWARE_TX),
2828 (ug_info->statisticsMode &
2829 UCC_GETH_STATISTICS_GATHERING_MODE_FIRMWARE_RX),
2830 &ugeth->p_tx_glbl_pram->txrmonbaseptr,
2831 ugeth->tx_fw_statistics_pram_offset,
2832 &ugeth->p_rx_glbl_pram->rxrmonbaseptr,
2833 ugeth->rx_fw_statistics_pram_offset,
2834 &ugeth->p_tx_glbl_pram->temoder,
2835 &ugeth->p_rx_glbl_pram->remoder);
2836
2837 /* function code register */
6fee40e9 2838 out_8(&ugeth->p_rx_glbl_pram->rstate, function_code);
ce973b14
LY
2839
2840 /* initialize extended filtering */
2841 if (ug_info->rxExtendedFiltering) {
2842 if (!ug_info->extendedFilteringChainPointer) {
890de95e
LY
2843 if (netif_msg_ifup(ugeth))
2844 ugeth_err("%s: Null Extended Filtering Chain Pointer.",
b39d66a8 2845 __func__);
ce973b14
LY
2846 return -EINVAL;
2847 }
2848
2849 /* Allocate memory for extended filtering Mode Global
2850 Parameters */
2851 ugeth->exf_glbl_param_offset =
18a8e864 2852 qe_muram_alloc(sizeof(struct ucc_geth_exf_global_pram),
ce973b14 2853 UCC_GETH_RX_EXTENDED_FILTERING_GLOBAL_PARAMETERS_ALIGNMENT);
4c35630c 2854 if (IS_ERR_VALUE(ugeth->exf_glbl_param_offset)) {
890de95e
LY
2855 if (netif_msg_ifup(ugeth))
2856 ugeth_err
2857 ("%s: Can not allocate DPRAM memory for"
b39d66a8 2858 " p_exf_glbl_param.", __func__);
ce973b14
LY
2859 return -ENOMEM;
2860 }
2861
2862 ugeth->p_exf_glbl_param =
6fee40e9 2863 (struct ucc_geth_exf_global_pram __iomem *) qe_muram_addr(ugeth->
ce973b14
LY
2864 exf_glbl_param_offset);
2865 out_be32(&ugeth->p_rx_glbl_pram->exfGlobalParam,
2866 ugeth->exf_glbl_param_offset);
2867 out_be32(&ugeth->p_exf_glbl_param->l2pcdptr,
2868 (u32) ug_info->extendedFilteringChainPointer);
2869
2870 } else { /* initialize 82xx style address filtering */
2871
2872 /* Init individual address recognition registers to disabled */
2873
2874 for (j = 0; j < NUM_OF_PADDRS; j++)
2875 ugeth_82xx_filtering_clear_addr_in_paddr(ugeth, (u8) j);
2876
ce973b14 2877 p_82xx_addr_filt =
6fee40e9 2878 (struct ucc_geth_82xx_address_filtering_pram __iomem *) ugeth->
ce973b14
LY
2879 p_rx_glbl_pram->addressfiltering;
2880
2881 ugeth_82xx_filtering_clear_all_addr_in_hash(ugeth,
2882 ENET_ADDR_TYPE_GROUP);
2883 ugeth_82xx_filtering_clear_all_addr_in_hash(ugeth,
2884 ENET_ADDR_TYPE_INDIVIDUAL);
2885 }
2886
2887 /*
2888 * Initialize UCC at QE level
2889 */
2890
2891 command = QE_INIT_TX_RX;
2892
2893 /* Allocate shadow InitEnet command parameter structure.
2894 * This is needed because after the InitEnet command is executed,
2895 * the structure in DPRAM is released, because DPRAM is a premium
2896 * resource.
2897 * This shadow structure keeps a copy of what was done so that the
2898 * allocated resources can be released when the channel is freed.
2899 */
2900 if (!(ugeth->p_init_enet_param_shadow =
04b588d7 2901 kmalloc(sizeof(struct ucc_geth_init_pram), GFP_KERNEL))) {
890de95e
LY
2902 if (netif_msg_ifup(ugeth))
2903 ugeth_err
2904 ("%s: Can not allocate memory for"
b39d66a8 2905 " p_UccInitEnetParamShadows.", __func__);
ce973b14
LY
2906 return -ENOMEM;
2907 }
2908 /* Zero out *p_init_enet_param_shadow */
2909 memset((char *)ugeth->p_init_enet_param_shadow,
18a8e864 2910 0, sizeof(struct ucc_geth_init_pram));
ce973b14
LY
2911
2912 /* Fill shadow InitEnet command parameter structure */
2913
2914 ugeth->p_init_enet_param_shadow->resinit1 =
2915 ENET_INIT_PARAM_MAGIC_RES_INIT1;
2916 ugeth->p_init_enet_param_shadow->resinit2 =
2917 ENET_INIT_PARAM_MAGIC_RES_INIT2;
2918 ugeth->p_init_enet_param_shadow->resinit3 =
2919 ENET_INIT_PARAM_MAGIC_RES_INIT3;
2920 ugeth->p_init_enet_param_shadow->resinit4 =
2921 ENET_INIT_PARAM_MAGIC_RES_INIT4;
2922 ugeth->p_init_enet_param_shadow->resinit5 =
2923 ENET_INIT_PARAM_MAGIC_RES_INIT5;
2924 ugeth->p_init_enet_param_shadow->rgftgfrxglobal |=
2925 ((u32) ug_info->numThreadsRx) << ENET_INIT_PARAM_RGF_SHIFT;
2926 ugeth->p_init_enet_param_shadow->rgftgfrxglobal |=
2927 ((u32) ug_info->numThreadsTx) << ENET_INIT_PARAM_TGF_SHIFT;
2928
2929 ugeth->p_init_enet_param_shadow->rgftgfrxglobal |=
2930 ugeth->rx_glbl_pram_offset | ug_info->riscRx;
2931 if ((ug_info->largestexternallookupkeysize !=
2932 QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_NONE)
2933 && (ug_info->largestexternallookupkeysize !=
2934 QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_8_BYTES)
2935 && (ug_info->largestexternallookupkeysize !=
2936 QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_16_BYTES)) {
890de95e
LY
2937 if (netif_msg_ifup(ugeth))
2938 ugeth_err("%s: Invalid largest External Lookup Key Size.",
b39d66a8 2939 __func__);
ce973b14
LY
2940 return -EINVAL;
2941 }
2942 ugeth->p_init_enet_param_shadow->largestexternallookupkeysize =
2943 ug_info->largestexternallookupkeysize;
18a8e864 2944 size = sizeof(struct ucc_geth_thread_rx_pram);
ce973b14
LY
2945 if (ug_info->rxExtendedFiltering) {
2946 size += THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING;
2947 if (ug_info->largestexternallookupkeysize ==
2948 QE_FLTR_TABLE_LOOKUP_KEY_SIZE_8_BYTES)
2949 size +=
2950 THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING_8;
2951 if (ug_info->largestexternallookupkeysize ==
2952 QE_FLTR_TABLE_LOOKUP_KEY_SIZE_16_BYTES)
2953 size +=
2954 THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING_16;
2955 }
2956
2957 if ((ret_val = fill_init_enet_entries(ugeth, &(ugeth->
2958 p_init_enet_param_shadow->rxthread[0]),
2959 (u8) (numThreadsRxNumerical + 1)
2960 /* Rx needs one extra for terminator */
2961 , size, UCC_GETH_THREAD_RX_PRAM_ALIGNMENT,
2962 ug_info->riscRx, 1)) != 0) {
890de95e
LY
2963 if (netif_msg_ifup(ugeth))
2964 ugeth_err("%s: Can not fill p_init_enet_param_shadow.",
b39d66a8 2965 __func__);
ce973b14
LY
2966 return ret_val;
2967 }
2968
2969 ugeth->p_init_enet_param_shadow->txglobal =
2970 ugeth->tx_glbl_pram_offset | ug_info->riscTx;
2971 if ((ret_val =
2972 fill_init_enet_entries(ugeth,
2973 &(ugeth->p_init_enet_param_shadow->
2974 txthread[0]), numThreadsTxNumerical,
18a8e864 2975 sizeof(struct ucc_geth_thread_tx_pram),
ce973b14
LY
2976 UCC_GETH_THREAD_TX_PRAM_ALIGNMENT,
2977 ug_info->riscTx, 0)) != 0) {
890de95e
LY
2978 if (netif_msg_ifup(ugeth))
2979 ugeth_err("%s: Can not fill p_init_enet_param_shadow.",
b39d66a8 2980 __func__);
ce973b14
LY
2981 return ret_val;
2982 }
2983
2984 /* Load Rx bds with buffers */
2985 for (i = 0; i < ug_info->numQueuesRx; i++) {
2986 if ((ret_val = rx_bd_buffer_set(ugeth, (u8) i)) != 0) {
890de95e
LY
2987 if (netif_msg_ifup(ugeth))
2988 ugeth_err("%s: Can not fill Rx bds with buffers.",
b39d66a8 2989 __func__);
ce973b14
LY
2990 return ret_val;
2991 }
2992 }
2993
2994 /* Allocate InitEnet command parameter structure */
18a8e864 2995 init_enet_pram_offset = qe_muram_alloc(sizeof(struct ucc_geth_init_pram), 4);
4c35630c 2996 if (IS_ERR_VALUE(init_enet_pram_offset)) {
890de95e
LY
2997 if (netif_msg_ifup(ugeth))
2998 ugeth_err
2999 ("%s: Can not allocate DPRAM memory for p_init_enet_pram.",
b39d66a8 3000 __func__);
ce973b14
LY
3001 return -ENOMEM;
3002 }
3003 p_init_enet_pram =
6fee40e9 3004 (struct ucc_geth_init_pram __iomem *) qe_muram_addr(init_enet_pram_offset);
ce973b14
LY
3005
3006 /* Copy shadow InitEnet command parameter structure into PRAM */
6fee40e9
AF
3007 out_8(&p_init_enet_pram->resinit1,
3008 ugeth->p_init_enet_param_shadow->resinit1);
3009 out_8(&p_init_enet_pram->resinit2,
3010 ugeth->p_init_enet_param_shadow->resinit2);
3011 out_8(&p_init_enet_pram->resinit3,
3012 ugeth->p_init_enet_param_shadow->resinit3);
3013 out_8(&p_init_enet_pram->resinit4,
3014 ugeth->p_init_enet_param_shadow->resinit4);
ce973b14
LY
3015 out_be16(&p_init_enet_pram->resinit5,
3016 ugeth->p_init_enet_param_shadow->resinit5);
6fee40e9
AF
3017 out_8(&p_init_enet_pram->largestexternallookupkeysize,
3018 ugeth->p_init_enet_param_shadow->largestexternallookupkeysize);
ce973b14
LY
3019 out_be32(&p_init_enet_pram->rgftgfrxglobal,
3020 ugeth->p_init_enet_param_shadow->rgftgfrxglobal);
3021 for (i = 0; i < ENET_INIT_PARAM_MAX_ENTRIES_RX; i++)
3022 out_be32(&p_init_enet_pram->rxthread[i],
3023 ugeth->p_init_enet_param_shadow->rxthread[i]);
3024 out_be32(&p_init_enet_pram->txglobal,
3025 ugeth->p_init_enet_param_shadow->txglobal);
3026 for (i = 0; i < ENET_INIT_PARAM_MAX_ENTRIES_TX; i++)
3027 out_be32(&p_init_enet_pram->txthread[i],
3028 ugeth->p_init_enet_param_shadow->txthread[i]);
3029
3030 /* Issue QE command */
3031 cecr_subblock =
3032 ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.ucc_num);
18a8e864 3033 qe_issue_cmd(command, cecr_subblock, QE_CR_PROTOCOL_ETHERNET,
ce973b14
LY
3034 init_enet_pram_offset);
3035
3036 /* Free InitEnet command parameter */
3037 qe_muram_free(init_enet_pram_offset);
3038
3039 return 0;
3040}
3041
ce973b14
LY
3042/* This is called by the kernel when a frame is ready for transmission. */
3043/* It is pointed to by the dev->hard_start_xmit function pointer */
3044static int ucc_geth_start_xmit(struct sk_buff *skb, struct net_device *dev)
3045{
18a8e864 3046 struct ucc_geth_private *ugeth = netdev_priv(dev);
d5b9049d
MR
3047#ifdef CONFIG_UGETH_TX_ON_DEMAND
3048 struct ucc_fast_private *uccf;
3049#endif
6fee40e9 3050 u8 __iomem *bd; /* BD pointer */
ce973b14
LY
3051 u32 bd_status;
3052 u8 txQ = 0;
3053
b39d66a8 3054 ugeth_vdbg("%s: IN", __func__);
ce973b14
LY
3055
3056 spin_lock_irq(&ugeth->lock);
3057
09f75cd7 3058 dev->stats.tx_bytes += skb->len;
ce973b14
LY
3059
3060 /* Start from the next BD that should be filled */
3061 bd = ugeth->txBd[txQ];
6fee40e9 3062 bd_status = in_be32((u32 __iomem *)bd);
ce973b14
LY
3063 /* Save the skb pointer so we can free it later */
3064 ugeth->tx_skbuff[txQ][ugeth->skb_curtx[txQ]] = skb;
3065
3066 /* Update the current skb pointer (wrapping if this was the last) */
3067 ugeth->skb_curtx[txQ] =
3068 (ugeth->skb_curtx[txQ] +
3069 1) & TX_RING_MOD_MASK(ugeth->ug_info->bdRingLenTx[txQ]);
3070
3071 /* set up the buffer descriptor */
6fee40e9 3072 out_be32(&((struct qe_bd __iomem *)bd)->buf,
7f80202b
AF
3073 dma_map_single(&ugeth->dev->dev, skb->data,
3074 skb->len, DMA_TO_DEVICE));
ce973b14 3075
18a8e864 3076 /* printk(KERN_DEBUG"skb->data is 0x%x\n",skb->data); */
ce973b14
LY
3077
3078 bd_status = (bd_status & T_W) | T_R | T_I | T_L | skb->len;
3079
18a8e864 3080 /* set bd status and length */
6fee40e9 3081 out_be32((u32 __iomem *)bd, bd_status);
ce973b14
LY
3082
3083 dev->trans_start = jiffies;
3084
3085 /* Move to next BD in the ring */
3086 if (!(bd_status & T_W))
a394f013 3087 bd += sizeof(struct qe_bd);
ce973b14 3088 else
a394f013 3089 bd = ugeth->p_tx_bd_ring[txQ];
ce973b14
LY
3090
3091 /* If the next BD still needs to be cleaned up, then the bds
3092 are full. We need to tell the kernel to stop sending us stuff. */
3093 if (bd == ugeth->confBd[txQ]) {
3094 if (!netif_queue_stopped(dev))
3095 netif_stop_queue(dev);
3096 }
3097
a394f013
LY
3098 ugeth->txBd[txQ] = bd;
3099
ce973b14
LY
3100 if (ugeth->p_scheduler) {
3101 ugeth->cpucount[txQ]++;
3102 /* Indicate to QE that there are more Tx bds ready for
3103 transmission */
3104 /* This is done by writing a running counter of the bd
3105 count to the scheduler PRAM. */
3106 out_be16(ugeth->p_cpucount[txQ], ugeth->cpucount[txQ]);
3107 }
3108
d5b9049d
MR
3109#ifdef CONFIG_UGETH_TX_ON_DEMAND
3110 uccf = ugeth->uccf;
3111 out_be16(uccf->p_utodr, UCC_FAST_TOD);
3112#endif
ce973b14
LY
3113 spin_unlock_irq(&ugeth->lock);
3114
6f6881b8 3115 return 0;
ce973b14
LY
3116}
3117
18a8e864 3118static int ucc_geth_rx(struct ucc_geth_private *ugeth, u8 rxQ, int rx_work_limit)
ce973b14
LY
3119{
3120 struct sk_buff *skb;
6fee40e9 3121 u8 __iomem *bd;
ce973b14
LY
3122 u16 length, howmany = 0;
3123 u32 bd_status;
3124 u8 *bdBuffer;
4b8fdefa 3125 struct net_device *dev;
ce973b14 3126
b39d66a8 3127 ugeth_vdbg("%s: IN", __func__);
ce973b14 3128
88a15f2e
EM
3129 dev = ugeth->dev;
3130
ce973b14
LY
3131 /* collect received buffers */
3132 bd = ugeth->rxBd[rxQ];
3133
6fee40e9 3134 bd_status = in_be32((u32 __iomem *)bd);
ce973b14
LY
3135
3136 /* while there are received buffers and BD is full (~R_E) */
3137 while (!((bd_status & (R_E)) || (--rx_work_limit < 0))) {
6fee40e9 3138 bdBuffer = (u8 *) in_be32(&((struct qe_bd __iomem *)bd)->buf);
ce973b14
LY
3139 length = (u16) ((bd_status & BD_LENGTH_MASK) - 4);
3140 skb = ugeth->rx_skbuff[rxQ][ugeth->skb_currx[rxQ]];
3141
3142 /* determine whether buffer is first, last, first and last
3143 (single buffer frame) or middle (not first and not last) */
3144 if (!skb ||
3145 (!(bd_status & (R_F | R_L))) ||
3146 (bd_status & R_ERRORS_FATAL)) {
890de95e
LY
3147 if (netif_msg_rx_err(ugeth))
3148 ugeth_err("%s, %d: ERROR!!! skb - 0x%08x",
b39d66a8 3149 __func__, __LINE__, (u32) skb);
ce973b14
LY
3150 if (skb)
3151 dev_kfree_skb_any(skb);
3152
3153 ugeth->rx_skbuff[rxQ][ugeth->skb_currx[rxQ]] = NULL;
09f75cd7 3154 dev->stats.rx_dropped++;
ce973b14 3155 } else {
09f75cd7 3156 dev->stats.rx_packets++;
ce973b14
LY
3157 howmany++;
3158
3159 /* Prep the skb for the packet */
3160 skb_put(skb, length);
3161
3162 /* Tell the skb what kind of packet this is */
3163 skb->protocol = eth_type_trans(skb, ugeth->dev);
3164
09f75cd7 3165 dev->stats.rx_bytes += length;
ce973b14 3166 /* Send the packet up the stack */
ce973b14 3167 netif_receive_skb(skb);
ce973b14
LY
3168 }
3169
ce973b14
LY
3170 skb = get_new_skb(ugeth, bd);
3171 if (!skb) {
890de95e 3172 if (netif_msg_rx_err(ugeth))
b39d66a8 3173 ugeth_warn("%s: No Rx Data Buffer", __func__);
09f75cd7 3174 dev->stats.rx_dropped++;
ce973b14
LY
3175 break;
3176 }
3177
3178 ugeth->rx_skbuff[rxQ][ugeth->skb_currx[rxQ]] = skb;
3179
3180 /* update to point at the next skb */
3181 ugeth->skb_currx[rxQ] =
3182 (ugeth->skb_currx[rxQ] +
3183 1) & RX_RING_MOD_MASK(ugeth->ug_info->bdRingLenRx[rxQ]);
3184
3185 if (bd_status & R_W)
3186 bd = ugeth->p_rx_bd_ring[rxQ];
3187 else
18a8e864 3188 bd += sizeof(struct qe_bd);
ce973b14 3189
6fee40e9 3190 bd_status = in_be32((u32 __iomem *)bd);
ce973b14
LY
3191 }
3192
3193 ugeth->rxBd[rxQ] = bd;
ce973b14
LY
3194 return howmany;
3195}
3196
3197static int ucc_geth_tx(struct net_device *dev, u8 txQ)
3198{
3199 /* Start from the next BD that should be filled */
18a8e864 3200 struct ucc_geth_private *ugeth = netdev_priv(dev);
6fee40e9 3201 u8 __iomem *bd; /* BD pointer */
ce973b14
LY
3202 u32 bd_status;
3203
3204 bd = ugeth->confBd[txQ];
6fee40e9 3205 bd_status = in_be32((u32 __iomem *)bd);
ce973b14
LY
3206
3207 /* Normal processing. */
3208 while ((bd_status & T_R) == 0) {
3209 /* BD contains already transmitted buffer. */
3210 /* Handle the transmitted buffer and release */
3211 /* the BD to be used with the current frame */
3212
a394f013 3213 if ((bd == ugeth->txBd[txQ]) && (netif_queue_stopped(dev) == 0))
ce973b14
LY
3214 break;
3215
09f75cd7 3216 dev->stats.tx_packets++;
ce973b14
LY
3217
3218 /* Free the sk buffer associated with this TxBD */
3219 dev_kfree_skb_irq(ugeth->
3220 tx_skbuff[txQ][ugeth->skb_dirtytx[txQ]]);
3221 ugeth->tx_skbuff[txQ][ugeth->skb_dirtytx[txQ]] = NULL;
3222 ugeth->skb_dirtytx[txQ] =
3223 (ugeth->skb_dirtytx[txQ] +
3224 1) & TX_RING_MOD_MASK(ugeth->ug_info->bdRingLenTx[txQ]);
3225
3226 /* We freed a buffer, so now we can restart transmission */
3227 if (netif_queue_stopped(dev))
3228 netif_wake_queue(dev);
3229
3230 /* Advance the confirmation BD pointer */
3231 if (!(bd_status & T_W))
a394f013 3232 bd += sizeof(struct qe_bd);
ce973b14 3233 else
a394f013 3234 bd = ugeth->p_tx_bd_ring[txQ];
6fee40e9 3235 bd_status = in_be32((u32 __iomem *)bd);
ce973b14 3236 }
a394f013 3237 ugeth->confBd[txQ] = bd;
ce973b14
LY
3238 return 0;
3239}
3240
bea3348e 3241static int ucc_geth_poll(struct napi_struct *napi, int budget)
ce973b14 3242{
bea3348e 3243 struct ucc_geth_private *ugeth = container_of(napi, struct ucc_geth_private, napi);
702ff12c 3244 struct ucc_geth_info *ug_info;
bea3348e 3245 int howmany, i;
ce973b14 3246
702ff12c
MR
3247 ug_info = ugeth->ug_info;
3248
702ff12c 3249 howmany = 0;
bea3348e
SH
3250 for (i = 0; i < ug_info->numQueuesRx; i++)
3251 howmany += ucc_geth_rx(ugeth, i, budget - howmany);
702ff12c 3252
bea3348e 3253 if (howmany < budget) {
908a7a16 3254 netif_rx_complete(napi);
3bc53427 3255 setbits32(ugeth->uccf->p_uccm, UCCE_RX_EVENTS);
702ff12c 3256 }
ce973b14 3257
bea3348e 3258 return howmany;
ce973b14 3259}
ce973b14 3260
7d12e780 3261static irqreturn_t ucc_geth_irq_handler(int irq, void *info)
ce973b14 3262{
06efcad0 3263 struct net_device *dev = info;
18a8e864
LY
3264 struct ucc_geth_private *ugeth = netdev_priv(dev);
3265 struct ucc_fast_private *uccf;
3266 struct ucc_geth_info *ug_info;
702ff12c
MR
3267 register u32 ucce;
3268 register u32 uccm;
702ff12c
MR
3269 register u32 tx_mask;
3270 u8 i;
ce973b14 3271
b39d66a8 3272 ugeth_vdbg("%s: IN", __func__);
ce973b14 3273
ce973b14
LY
3274 uccf = ugeth->uccf;
3275 ug_info = ugeth->ug_info;
3276
702ff12c
MR
3277 /* read and clear events */
3278 ucce = (u32) in_be32(uccf->p_ucce);
3279 uccm = (u32) in_be32(uccf->p_uccm);
3280 ucce &= uccm;
3281 out_be32(uccf->p_ucce, ucce);
ce973b14 3282
702ff12c
MR
3283 /* check for receive events that require processing */
3284 if (ucce & UCCE_RX_EVENTS) {
908a7a16 3285 if (netif_rx_schedule_prep(&ugeth->napi)) {
bea3348e 3286 uccm &= ~UCCE_RX_EVENTS;
702ff12c 3287 out_be32(uccf->p_uccm, uccm);
908a7a16 3288 __netif_rx_schedule(&ugeth->napi);
702ff12c 3289 }
702ff12c 3290 }
ce973b14 3291
702ff12c
MR
3292 /* Tx event processing */
3293 if (ucce & UCCE_TX_EVENTS) {
3294 spin_lock(&ugeth->lock);
3bc53427 3295 tx_mask = UCC_GETH_UCCE_TXB0;
ce973b14
LY
3296 for (i = 0; i < ug_info->numQueuesTx; i++) {
3297 if (ucce & tx_mask)
3298 ucc_geth_tx(dev, i);
3299 ucce &= ~tx_mask;
3300 tx_mask <<= 1;
3301 }
702ff12c
MR
3302 spin_unlock(&ugeth->lock);
3303 }
ce973b14 3304
702ff12c
MR
3305 /* Errors and other events */
3306 if (ucce & UCCE_OTHER) {
3bc53427 3307 if (ucce & UCC_GETH_UCCE_BSY)
09f75cd7 3308 dev->stats.rx_errors++;
3bc53427 3309 if (ucce & UCC_GETH_UCCE_TXE)
09f75cd7 3310 dev->stats.tx_errors++;
ce973b14 3311 }
ce973b14
LY
3312
3313 return IRQ_HANDLED;
3314}
3315
26d29ea7
AV
3316#ifdef CONFIG_NET_POLL_CONTROLLER
3317/*
3318 * Polling 'interrupt' - used by things like netconsole to send skbs
3319 * without having to re-enable interrupts. It's not called while
3320 * the interrupt routine is executing.
3321 */
3322static void ucc_netpoll(struct net_device *dev)
3323{
3324 struct ucc_geth_private *ugeth = netdev_priv(dev);
3325 int irq = ugeth->ug_info->uf_info.irq;
3326
3327 disable_irq(irq);
3328 ucc_geth_irq_handler(irq, dev);
3329 enable_irq(irq);
3330}
3331#endif /* CONFIG_NET_POLL_CONTROLLER */
3332
ce973b14
LY
3333/* Called when something needs to use the ethernet device */
3334/* Returns 0 for success. */
3335static int ucc_geth_open(struct net_device *dev)
3336{
18a8e864 3337 struct ucc_geth_private *ugeth = netdev_priv(dev);
ce973b14
LY
3338 int err;
3339
b39d66a8 3340 ugeth_vdbg("%s: IN", __func__);
ce973b14
LY
3341
3342 /* Test station address */
3343 if (dev->dev_addr[0] & ENET_GROUP_ADDR) {
890de95e
LY
3344 if (netif_msg_ifup(ugeth))
3345 ugeth_err("%s: Multicast address used for station address"
b39d66a8 3346 " - is this what you wanted?", __func__);
ce973b14
LY
3347 return -EINVAL;
3348 }
3349
728de4c9
KP
3350 err = ucc_struct_init(ugeth);
3351 if (err) {
890de95e
LY
3352 if (netif_msg_ifup(ugeth))
3353 ugeth_err("%s: Cannot configure internal struct, aborting.", dev->name);
3e73fc9a 3354 goto out_err_stop;
728de4c9
KP
3355 }
3356
bea3348e 3357 napi_enable(&ugeth->napi);
1a342d22 3358
ce973b14
LY
3359 err = ucc_geth_startup(ugeth);
3360 if (err) {
890de95e
LY
3361 if (netif_msg_ifup(ugeth))
3362 ugeth_err("%s: Cannot configure net device, aborting.",
3363 dev->name);
bea3348e 3364 goto out_err;
ce973b14
LY
3365 }
3366
3367 err = adjust_enet_interface(ugeth);
3368 if (err) {
890de95e
LY
3369 if (netif_msg_ifup(ugeth))
3370 ugeth_err("%s: Cannot configure net device, aborting.",
3371 dev->name);
bea3348e 3372 goto out_err;
ce973b14
LY
3373 }
3374
3375 /* Set MACSTNADDR1, MACSTNADDR2 */
3376 /* For more details see the hardware spec. */
3377 init_mac_station_addr_regs(dev->dev_addr[0],
3378 dev->dev_addr[1],
3379 dev->dev_addr[2],
3380 dev->dev_addr[3],
3381 dev->dev_addr[4],
3382 dev->dev_addr[5],
3383 &ugeth->ug_regs->macstnaddr1,
3384 &ugeth->ug_regs->macstnaddr2);
3385
3386 err = init_phy(dev);
3387 if (err) {
890de95e
LY
3388 if (netif_msg_ifup(ugeth))
3389 ugeth_err("%s: Cannot initialize PHY, aborting.", dev->name);
bea3348e 3390 goto out_err;
ce973b14 3391 }
728de4c9
KP
3392
3393 phy_start(ugeth->phydev);
3394
67c2fb8f 3395 err = ugeth_enable(ugeth, COMM_DIR_RX_AND_TX);
ce973b14 3396 if (err) {
890de95e 3397 if (netif_msg_ifup(ugeth))
67c2fb8f 3398 ugeth_err("%s: Cannot enable net device, aborting.", dev->name);
bea3348e 3399 goto out_err;
ce973b14 3400 }
ce973b14 3401
67c2fb8f
AV
3402 err = request_irq(ugeth->ug_info->uf_info.irq, ucc_geth_irq_handler,
3403 0, "UCC Geth", dev);
ce973b14 3404 if (err) {
890de95e 3405 if (netif_msg_ifup(ugeth))
67c2fb8f
AV
3406 ugeth_err("%s: Cannot get IRQ for net device, aborting.",
3407 dev->name);
bea3348e 3408 goto out_err;
ce973b14
LY
3409 }
3410
3411 netif_start_queue(dev);
3412
3413 return err;
bea3348e
SH
3414
3415out_err:
bea3348e 3416 napi_disable(&ugeth->napi);
3e73fc9a 3417out_err_stop:
ba574696 3418 ucc_geth_stop(ugeth);
bea3348e 3419 return err;
ce973b14
LY
3420}
3421
3422/* Stops the kernel queue, and halts the controller */
3423static int ucc_geth_close(struct net_device *dev)
3424{
18a8e864 3425 struct ucc_geth_private *ugeth = netdev_priv(dev);
ce973b14 3426
b39d66a8 3427 ugeth_vdbg("%s: IN", __func__);
ce973b14 3428
bea3348e 3429 napi_disable(&ugeth->napi);
bea3348e 3430
ce973b14
LY
3431 ucc_geth_stop(ugeth);
3432
67c2fb8f
AV
3433 free_irq(ugeth->ug_info->uf_info.irq, ugeth->dev);
3434
728de4c9
KP
3435 phy_disconnect(ugeth->phydev);
3436 ugeth->phydev = NULL;
ce973b14
LY
3437
3438 netif_stop_queue(dev);
3439
3440 return 0;
3441}
3442
fdb614c2
AV
3443/* Reopen device. This will reset the MAC and PHY. */
3444static void ucc_geth_timeout_work(struct work_struct *work)
3445{
3446 struct ucc_geth_private *ugeth;
3447 struct net_device *dev;
3448
3449 ugeth = container_of(work, struct ucc_geth_private, timeout_work);
3450 dev = ugeth->dev;
3451
3452 ugeth_vdbg("%s: IN", __func__);
3453
3454 dev->stats.tx_errors++;
3455
3456 ugeth_dump_regs(ugeth);
3457
3458 if (dev->flags & IFF_UP) {
3459 /*
3460 * Must reset MAC *and* PHY. This is done by reopening
3461 * the device.
3462 */
3463 ucc_geth_close(dev);
3464 ucc_geth_open(dev);
3465 }
3466
3467 netif_tx_schedule_all(dev);
3468}
3469
3470/*
3471 * ucc_geth_timeout gets called when a packet has not been
3472 * transmitted after a set amount of time.
3473 */
3474static void ucc_geth_timeout(struct net_device *dev)
3475{
3476 struct ucc_geth_private *ugeth = netdev_priv(dev);
3477
3478 netif_carrier_off(dev);
3479 schedule_work(&ugeth->timeout_work);
3480}
3481
4e19b5c1 3482static phy_interface_t to_phy_interface(const char *phy_connection_type)
728de4c9 3483{
4e19b5c1 3484 if (strcasecmp(phy_connection_type, "mii") == 0)
728de4c9 3485 return PHY_INTERFACE_MODE_MII;
4e19b5c1 3486 if (strcasecmp(phy_connection_type, "gmii") == 0)
728de4c9 3487 return PHY_INTERFACE_MODE_GMII;
4e19b5c1 3488 if (strcasecmp(phy_connection_type, "tbi") == 0)
728de4c9 3489 return PHY_INTERFACE_MODE_TBI;
4e19b5c1 3490 if (strcasecmp(phy_connection_type, "rmii") == 0)
728de4c9 3491 return PHY_INTERFACE_MODE_RMII;
4e19b5c1 3492 if (strcasecmp(phy_connection_type, "rgmii") == 0)
728de4c9 3493 return PHY_INTERFACE_MODE_RGMII;
4e19b5c1 3494 if (strcasecmp(phy_connection_type, "rgmii-id") == 0)
728de4c9 3495 return PHY_INTERFACE_MODE_RGMII_ID;
bd0ceaab
KP
3496 if (strcasecmp(phy_connection_type, "rgmii-txid") == 0)
3497 return PHY_INTERFACE_MODE_RGMII_TXID;
3498 if (strcasecmp(phy_connection_type, "rgmii-rxid") == 0)
3499 return PHY_INTERFACE_MODE_RGMII_RXID;
4e19b5c1 3500 if (strcasecmp(phy_connection_type, "rtbi") == 0)
728de4c9
KP
3501 return PHY_INTERFACE_MODE_RTBI;
3502
3503 return PHY_INTERFACE_MODE_MII;
3504}
3505
18a8e864 3506static int ucc_geth_probe(struct of_device* ofdev, const struct of_device_id *match)
ce973b14 3507{
18a8e864
LY
3508 struct device *device = &ofdev->dev;
3509 struct device_node *np = ofdev->node;
728de4c9 3510 struct device_node *mdio;
ce973b14
LY
3511 struct net_device *dev = NULL;
3512 struct ucc_geth_private *ugeth = NULL;
3513 struct ucc_geth_info *ug_info;
18a8e864
LY
3514 struct resource res;
3515 struct device_node *phy;
728de4c9 3516 int err, ucc_num, max_speed = 0;
18a8e864 3517 const phandle *ph;
3d137fdd 3518 const u32 *fixed_link;
18a8e864 3519 const unsigned int *prop;
9fb1e350 3520 const char *sprop;
9b4c7a4e 3521 const void *mac_addr;
728de4c9
KP
3522 phy_interface_t phy_interface;
3523 static const int enet_to_speed[] = {
3524 SPEED_10, SPEED_10, SPEED_10,
3525 SPEED_100, SPEED_100, SPEED_100,
3526 SPEED_1000, SPEED_1000, SPEED_1000, SPEED_1000,
3527 };
3528 static const phy_interface_t enet_to_phy_interface[] = {
3529 PHY_INTERFACE_MODE_MII, PHY_INTERFACE_MODE_RMII,
3530 PHY_INTERFACE_MODE_RGMII, PHY_INTERFACE_MODE_MII,
3531 PHY_INTERFACE_MODE_RMII, PHY_INTERFACE_MODE_RGMII,
3532 PHY_INTERFACE_MODE_GMII, PHY_INTERFACE_MODE_RGMII,
3533 PHY_INTERFACE_MODE_TBI, PHY_INTERFACE_MODE_RTBI,
3534 };
ce973b14 3535
b39d66a8 3536 ugeth_vdbg("%s: IN", __func__);
ce973b14 3537
56626f33
AV
3538 prop = of_get_property(np, "cell-index", NULL);
3539 if (!prop) {
3540 prop = of_get_property(np, "device-id", NULL);
3541 if (!prop)
3542 return -ENODEV;
3543 }
3544
18a8e864
LY
3545 ucc_num = *prop - 1;
3546 if ((ucc_num < 0) || (ucc_num > 7))
3547 return -ENODEV;
3548
3549 ug_info = &ugeth_info[ucc_num];
890de95e
LY
3550 if (ug_info == NULL) {
3551 if (netif_msg_probe(&debug))
3552 ugeth_err("%s: [%d] Missing additional data!",
b39d66a8 3553 __func__, ucc_num);
890de95e
LY
3554 return -ENODEV;
3555 }
3556
18a8e864 3557 ug_info->uf_info.ucc_num = ucc_num;
728de4c9 3558
9fb1e350
TT
3559 sprop = of_get_property(np, "rx-clock-name", NULL);
3560 if (sprop) {
3561 ug_info->uf_info.rx_clock = qe_clock_source(sprop);
3562 if ((ug_info->uf_info.rx_clock < QE_CLK_NONE) ||
3563 (ug_info->uf_info.rx_clock > QE_CLK24)) {
3564 printk(KERN_ERR
3565 "ucc_geth: invalid rx-clock-name property\n");
3566 return -EINVAL;
3567 }
3568 } else {
3569 prop = of_get_property(np, "rx-clock", NULL);
3570 if (!prop) {
3571 /* If both rx-clock-name and rx-clock are missing,
3572 we want to tell people to use rx-clock-name. */
3573 printk(KERN_ERR
3574 "ucc_geth: missing rx-clock-name property\n");
3575 return -EINVAL;
3576 }
3577 if ((*prop < QE_CLK_NONE) || (*prop > QE_CLK24)) {
3578 printk(KERN_ERR
3579 "ucc_geth: invalid rx-clock propperty\n");
3580 return -EINVAL;
3581 }
3582 ug_info->uf_info.rx_clock = *prop;
3583 }
3584
3585 sprop = of_get_property(np, "tx-clock-name", NULL);
3586 if (sprop) {
3587 ug_info->uf_info.tx_clock = qe_clock_source(sprop);
3588 if ((ug_info->uf_info.tx_clock < QE_CLK_NONE) ||
3589 (ug_info->uf_info.tx_clock > QE_CLK24)) {
3590 printk(KERN_ERR
3591 "ucc_geth: invalid tx-clock-name property\n");
3592 return -EINVAL;
3593 }
3594 } else {
e410553f 3595 prop = of_get_property(np, "tx-clock", NULL);
9fb1e350
TT
3596 if (!prop) {
3597 printk(KERN_ERR
3598 "ucc_geth: mising tx-clock-name property\n");
3599 return -EINVAL;
3600 }
3601 if ((*prop < QE_CLK_NONE) || (*prop > QE_CLK24)) {
3602 printk(KERN_ERR
3603 "ucc_geth: invalid tx-clock property\n");
3604 return -EINVAL;
3605 }
3606 ug_info->uf_info.tx_clock = *prop;
3607 }
3608
18a8e864
LY
3609 err = of_address_to_resource(np, 0, &res);
3610 if (err)
3611 return -EINVAL;
3612
3613 ug_info->uf_info.regs = res.start;
3614 ug_info->uf_info.irq = irq_of_parse_and_map(np, 0);
3d137fdd
JT
3615 fixed_link = of_get_property(np, "fixed-link", NULL);
3616 if (fixed_link) {
f38d1008 3617 snprintf(ug_info->mdio_bus, MII_BUS_ID_SIZE, "0");
3d137fdd
JT
3618 ug_info->phy_address = fixed_link[0];
3619 phy = NULL;
3620 } else {
3621 ph = of_get_property(np, "phy-handle", NULL);
3622 phy = of_find_node_by_phandle(*ph);
18a8e864 3623
3d137fdd
JT
3624 if (phy == NULL)
3625 return -ENODEV;
ce973b14 3626
3d137fdd
JT
3627 /* set the PHY address */
3628 prop = of_get_property(phy, "reg", NULL);
3629 if (prop == NULL)
3630 return -1;
3631 ug_info->phy_address = *prop;
3632
3633 /* Set the bus id */
3634 mdio = of_get_parent(phy);
3635
3636 if (mdio == NULL)
3637 return -1;
18a8e864 3638
3d137fdd
JT
3639 err = of_address_to_resource(mdio, 0, &res);
3640 of_node_put(mdio);
3641
3642 if (err)
3643 return -1;
3644
9d9326d3 3645 snprintf(ug_info->mdio_bus, MII_BUS_ID_SIZE, "%x", res.start);
3d137fdd 3646 }
728de4c9
KP
3647
3648 /* get the phy interface type, or default to MII */
4e19b5c1 3649 prop = of_get_property(np, "phy-connection-type", NULL);
728de4c9
KP
3650 if (!prop) {
3651 /* handle interface property present in old trees */
40cd3a45 3652 prop = of_get_property(phy, "interface", NULL);
4e19b5c1 3653 if (prop != NULL) {
728de4c9 3654 phy_interface = enet_to_phy_interface[*prop];
4e19b5c1
KP
3655 max_speed = enet_to_speed[*prop];
3656 } else
728de4c9
KP
3657 phy_interface = PHY_INTERFACE_MODE_MII;
3658 } else {
3659 phy_interface = to_phy_interface((const char *)prop);
3660 }
3661
4e19b5c1
KP
3662 /* get speed, or derive from PHY interface */
3663 if (max_speed == 0)
728de4c9
KP
3664 switch (phy_interface) {
3665 case PHY_INTERFACE_MODE_GMII:
3666 case PHY_INTERFACE_MODE_RGMII:
3667 case PHY_INTERFACE_MODE_RGMII_ID:
bd0ceaab
KP
3668 case PHY_INTERFACE_MODE_RGMII_RXID:
3669 case PHY_INTERFACE_MODE_RGMII_TXID:
728de4c9
KP
3670 case PHY_INTERFACE_MODE_TBI:
3671 case PHY_INTERFACE_MODE_RTBI:
3672 max_speed = SPEED_1000;
3673 break;
3674 default:
3675 max_speed = SPEED_100;
3676 break;
3677 }
728de4c9
KP
3678
3679 if (max_speed == SPEED_1000) {
4e19b5c1 3680 /* configure muram FIFOs for gigabit operation */
728de4c9
KP
3681 ug_info->uf_info.urfs = UCC_GETH_URFS_GIGA_INIT;
3682 ug_info->uf_info.urfet = UCC_GETH_URFET_GIGA_INIT;
3683 ug_info->uf_info.urfset = UCC_GETH_URFSET_GIGA_INIT;
3684 ug_info->uf_info.utfs = UCC_GETH_UTFS_GIGA_INIT;
3685 ug_info->uf_info.utfet = UCC_GETH_UTFET_GIGA_INIT;
3686 ug_info->uf_info.utftt = UCC_GETH_UTFTT_GIGA_INIT;
ffea31ed
JT
3687 ug_info->numThreadsTx = UCC_GETH_NUM_OF_THREADS_4;
3688 ug_info->numThreadsRx = UCC_GETH_NUM_OF_THREADS_4;
728de4c9
KP
3689 }
3690
890de95e
LY
3691 if (netif_msg_probe(&debug))
3692 printk(KERN_INFO "ucc_geth: UCC%1d at 0x%8x (irq = %d) \n",
3693 ug_info->uf_info.ucc_num + 1, ug_info->uf_info.regs,
3694 ug_info->uf_info.irq);
ce973b14 3695
ce973b14
LY
3696 /* Create an ethernet device instance */
3697 dev = alloc_etherdev(sizeof(*ugeth));
3698
3699 if (dev == NULL)
3700 return -ENOMEM;
3701
3702 ugeth = netdev_priv(dev);
3703 spin_lock_init(&ugeth->lock);
3704
80a9fad8
AV
3705 /* Create CQs for hash tables */
3706 INIT_LIST_HEAD(&ugeth->group_hash_q);
3707 INIT_LIST_HEAD(&ugeth->ind_hash_q);
3708
ce973b14
LY
3709 dev_set_drvdata(device, dev);
3710
3711 /* Set the dev->base_addr to the gfar reg region */
3712 dev->base_addr = (unsigned long)(ug_info->uf_info.regs);
3713
ce973b14
LY
3714 SET_NETDEV_DEV(dev, device);
3715
3716 /* Fill in the dev structure */
ac421852 3717 uec_set_ethtool_ops(dev);
ce973b14
LY
3718 dev->open = ucc_geth_open;
3719 dev->hard_start_xmit = ucc_geth_start_xmit;
3720 dev->tx_timeout = ucc_geth_timeout;
3721 dev->watchdog_timeo = TX_TIMEOUT;
1762a29a 3722 INIT_WORK(&ugeth->timeout_work, ucc_geth_timeout_work);
bea3348e 3723 netif_napi_add(dev, &ugeth->napi, ucc_geth_poll, UCC_GETH_DEV_WEIGHT);
26d29ea7
AV
3724#ifdef CONFIG_NET_POLL_CONTROLLER
3725 dev->poll_controller = ucc_netpoll;
3726#endif
ce973b14 3727 dev->stop = ucc_geth_close;
ce973b14
LY
3728// dev->change_mtu = ucc_geth_change_mtu;
3729 dev->mtu = 1500;
3730 dev->set_multicast_list = ucc_geth_set_multi;
ce973b14 3731
890de95e 3732 ugeth->msg_enable = netif_msg_init(debug.msg_enable, UGETH_MSG_DEFAULT);
728de4c9
KP
3733 ugeth->phy_interface = phy_interface;
3734 ugeth->max_speed = max_speed;
3735
ce973b14
LY
3736 err = register_netdev(dev);
3737 if (err) {
890de95e
LY
3738 if (netif_msg_probe(ugeth))
3739 ugeth_err("%s: Cannot register net device, aborting.",
3740 dev->name);
ce973b14
LY
3741 free_netdev(dev);
3742 return err;
3743 }
3744
e9eb70c9 3745 mac_addr = of_get_mac_address(np);
9b4c7a4e
LY
3746 if (mac_addr)
3747 memcpy(dev->dev_addr, mac_addr, 6);
ce973b14 3748
728de4c9
KP
3749 ugeth->ug_info = ug_info;
3750 ugeth->dev = dev;
3751
ce973b14
LY
3752 return 0;
3753}
3754
18a8e864 3755static int ucc_geth_remove(struct of_device* ofdev)
ce973b14 3756{
18a8e864 3757 struct device *device = &ofdev->dev;
ce973b14
LY
3758 struct net_device *dev = dev_get_drvdata(device);
3759 struct ucc_geth_private *ugeth = netdev_priv(dev);
3760
80a9fad8 3761 unregister_netdev(dev);
ce973b14 3762 free_netdev(dev);
80a9fad8
AV
3763 ucc_geth_memclean(ugeth);
3764 dev_set_drvdata(device, NULL);
ce973b14
LY
3765
3766 return 0;
3767}
3768
18a8e864
LY
3769static struct of_device_id ucc_geth_match[] = {
3770 {
3771 .type = "network",
3772 .compatible = "ucc_geth",
3773 },
3774 {},
3775};
3776
3777MODULE_DEVICE_TABLE(of, ucc_geth_match);
3778
3779static struct of_platform_driver ucc_geth_driver = {
3780 .name = DRV_NAME,
3781 .match_table = ucc_geth_match,
3782 .probe = ucc_geth_probe,
3783 .remove = ucc_geth_remove,
ce973b14
LY
3784};
3785
3786static int __init ucc_geth_init(void)
3787{
728de4c9
KP
3788 int i, ret;
3789
3790 ret = uec_mdio_init();
3791
3792 if (ret)
3793 return ret;
18a8e864 3794
890de95e
LY
3795 if (netif_msg_drv(&debug))
3796 printk(KERN_INFO "ucc_geth: " DRV_DESC "\n");
ce973b14
LY
3797 for (i = 0; i < 8; i++)
3798 memcpy(&(ugeth_info[i]), &ugeth_primary_info,
3799 sizeof(ugeth_primary_info));
3800
728de4c9
KP
3801 ret = of_register_platform_driver(&ucc_geth_driver);
3802
3803 if (ret)
3804 uec_mdio_exit();
3805
3806 return ret;
ce973b14
LY
3807}
3808
3809static void __exit ucc_geth_exit(void)
3810{
a4f0c2ca 3811 of_unregister_platform_driver(&ucc_geth_driver);
728de4c9 3812 uec_mdio_exit();
ce973b14
LY
3813}
3814
3815module_init(ucc_geth_init);
3816module_exit(ucc_geth_exit);
3817
3818MODULE_AUTHOR("Freescale Semiconductor, Inc");
3819MODULE_DESCRIPTION(DRV_DESC);
c2bcf00b 3820MODULE_VERSION(DRV_VERSION);
ce973b14 3821MODULE_LICENSE("GPL");
This page took 0.582539 seconds and 5 git commands to generate.