rtlwifi: Change REG_CR+2 to MSR
[deliverable/linux.git] / drivers / net / wireless / ath / ath.h
CommitLineData
d15dd3e5
LR
1/*
2 * Copyright (c) 2008-2009 Atheros Communications Inc.
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef ATH_H
18#define ATH_H
19
f1d267ca 20#include <linux/etherdevice.h>
d15dd3e5 21#include <linux/skbuff.h>
bcd8f54a 22#include <linux/if_ether.h>
b5bfc568 23#include <linux/spinlock.h>
b002a4a9 24#include <net/mac80211.h>
d15dd3e5 25
7e86c104
LR
26/*
27 * The key cache is used for h/w cipher state and also for
28 * tracking station state such as the current tx antenna.
29 * We also setup a mapping table between key cache slot indices
30 * and station state to short-circuit node lookups on rx.
31 * Different parts have different size key caches. We handle
32 * up to ATH_KEYMAX entries (could dynamically allocate state).
33 */
34#define ATH_KEYMAX 128 /* max key cache size we handle */
35
17753748
LR
36static const u8 ath_bcast_mac[ETH_ALEN] = {0xff, 0xff, 0xff, 0xff, 0xff, 0xff};
37
3d536acf
LR
38struct ath_ani {
39 bool caldone;
3d536acf
LR
40 unsigned int longcal_timer;
41 unsigned int shortcal_timer;
42 unsigned int resetcal_timer;
43 unsigned int checkani_timer;
44 struct timer_list timer;
45};
46
b5bfc568
FF
47struct ath_cycle_counters {
48 u32 cycles;
49 u32 rx_busy;
50 u32 rx_frame;
51 u32 tx_frame;
52};
53
211f5859
LR
54enum ath_device_state {
55 ATH_HW_UNAVAILABLE,
56 ATH_HW_INITIALIZED,
57};
58
eefa01dd
OR
59enum ath_op_flags {
60 ATH_OP_INVALID,
61 ATH_OP_BEACONS,
62 ATH_OP_ANI_RUN,
63 ATH_OP_PRIM_STA_VIF,
64 ATH_OP_HW_RESET,
65 ATH_OP_SCANNING,
26f16c24 66 ATH_OP_MULTI_CHANNEL,
249943a2 67 ATH_OP_WOW_ENABLED,
eefa01dd
OR
68};
69
497ad9ad
S
70enum ath_bus_type {
71 ATH_PCI,
72 ATH_AHB,
73 ATH_USB,
74};
75
608b88cb 76struct reg_dmn_pair_mapping {
ef8c0017 77 u16 reg_domain;
608b88cb
LR
78 u16 reg_5ghz_ctl;
79 u16 reg_2ghz_ctl;
80};
81
82struct ath_regulatory {
83 char alpha2[2];
94e05900 84 enum nl80211_dfs_regions region;
608b88cb
LR
85 u16 country_code;
86 u16 max_power_level;
608b88cb 87 u16 current_rd;
608b88cb
LR
88 int16_t power_limit;
89 struct reg_dmn_pair_mapping *regpair;
90};
91
34a13051 92enum ath_crypt_caps {
ce2220d1
BR
93 ATH_CRYPT_CAP_CIPHER_AESCCM = BIT(0),
94 ATH_CRYPT_CAP_MIC_COMBINED = BIT(1),
34a13051
BR
95};
96
1bba5b73
BR
97struct ath_keyval {
98 u8 kv_type;
99 u8 kv_pad;
100 u16 kv_len;
101 u8 kv_val[16]; /* TK */
102 u8 kv_mic[8]; /* Michael MIC key */
103 u8 kv_txmic[8]; /* Michael MIC TX key (used only if the hardware
104 * supports both MIC keys in the same key cache entry;
105 * in that case, kv_mic is the RX key) */
106};
107
108enum ath_cipher {
109 ATH_CIPHER_WEP = 0,
110 ATH_CIPHER_AES_OCB = 1,
111 ATH_CIPHER_AES_CCM = 2,
112 ATH_CIPHER_CKIP = 3,
113 ATH_CIPHER_TKIP = 4,
114 ATH_CIPHER_CLR = 5,
115 ATH_CIPHER_MIC = 127
116};
117
50f56316
S
118/**
119 * struct ath_ops - Register read/write operations
120 *
121 * @read: Register read
09a525d3 122 * @multi_read: Multiple register read
50f56316
S
123 * @write: Register write
124 * @enable_write_buffer: Enable multiple register writes
435c1610 125 * @write_flush: flush buffered register writes and disable buffering
50f56316 126 */
9e4bffd2
LR
127struct ath_ops {
128 unsigned int (*read)(void *, u32 reg_offset);
09a525d3 129 void (*multi_read)(void *, u32 *addr, u32 *val, u16 count);
50f56316
S
130 void (*write)(void *, u32 val, u32 reg_offset);
131 void (*enable_write_buffer)(void *);
50f56316 132 void (*write_flush) (void *);
845e03c9 133 u32 (*rmw)(void *, u32 reg_offset, u32 set, u32 clr);
9e4bffd2
LR
134};
135
5bb12791 136struct ath_common;
0cb9e06b 137struct ath_bus_ops;
5bb12791 138
0198c2e2
OR
139struct ath_ps_ops {
140 void (*wakeup)(struct ath_common *common);
141 void (*restore)(struct ath_common *common);
142};
143
d15dd3e5 144struct ath_common {
13b81559 145 void *ah;
bc974f4a 146 void *priv;
b002a4a9 147 struct ieee80211_hw *hw;
c46917bb 148 int debug_mask;
211f5859 149 enum ath_device_state state;
eefa01dd 150 unsigned long op_flags;
c46917bb 151
3d536acf
LR
152 struct ath_ani ani;
153
d15dd3e5 154 u16 cachelsz;
1510718d
LR
155 u16 curaid;
156 u8 macaddr[ETH_ALEN];
62ae1aef 157 u8 curbssid[ETH_ALEN] __aligned(2);
1510718d 158 u8 bssidmask[ETH_ALEN];
c46917bb 159
cc861f74
LR
160 u32 rx_bufsize;
161
7e86c104
LR
162 u32 keymax;
163 DECLARE_BITMAP(keymap, ATH_KEYMAX);
56363dde 164 DECLARE_BITMAP(tkip_keymap, ATH_KEYMAX);
bed3d9c0 165 DECLARE_BITMAP(ccmp_keymap, ATH_KEYMAX);
34a13051 166 enum ath_crypt_caps crypt_caps;
7e86c104 167
dfdac8ac
FF
168 unsigned int clockrate;
169
b5bfc568
FF
170 spinlock_t cc_lock;
171 struct ath_cycle_counters cc_ani;
172 struct ath_cycle_counters cc_survey;
173
608b88cb 174 struct ath_regulatory regulatory;
de1c732b 175 struct ath_regulatory reg_world_copy;
9adca126 176 const struct ath_ops *ops;
5bb12791 177 const struct ath_bus_ops *bus_ops;
0198c2e2 178 const struct ath_ps_ops *ps_ops;
8f5dcb1c
VT
179
180 bool btcoex_enabled;
05c0be2f 181 bool disable_ani;
63081305 182 bool bt_ant_diversity;
2f2cb326
OR
183
184 int last_rssi;
13f71050 185 struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
d15dd3e5
LR
186};
187
0198c2e2
OR
188static inline const struct ath_ps_ops *ath_ps_ops(struct ath_common *common)
189{
190 return common->ps_ops;
191}
192
d15dd3e5
LR
193struct sk_buff *ath_rxbuf_alloc(struct ath_common *common,
194 u32 len,
195 gfp_t gfp_mask);
f1d267ca 196bool ath_is_mybeacon(struct ath_common *common, struct ieee80211_hdr *hdr);
d15dd3e5 197
13b81559 198void ath_hw_setbssidmask(struct ath_common *common);
1bba5b73
BR
199void ath_key_delete(struct ath_common *common, struct ieee80211_key_conf *key);
200int ath_key_config(struct ath_common *common,
201 struct ieee80211_vif *vif,
202 struct ieee80211_sta *sta,
203 struct ieee80211_key_conf *key);
204bool ath_hw_keyreset(struct ath_common *common, u16 entry);
b5bfc568
FF
205void ath_hw_cycle_counters_update(struct ath_common *common);
206int32_t ath_hw_get_listen_time(struct ath_common *common);
13b81559 207
98b36a02
BG
208__printf(3, 4)
209void ath_printk(const char *level, const struct ath_common *common,
210 const char *fmt, ...);
21a99f93
JP
211
212#define ath_emerg(common, fmt, ...) \
98b36a02 213 ath_printk(KERN_EMERG, common, fmt, ##__VA_ARGS__)
21a99f93 214#define ath_alert(common, fmt, ...) \
98b36a02 215 ath_printk(KERN_ALERT, common, fmt, ##__VA_ARGS__)
21a99f93 216#define ath_crit(common, fmt, ...) \
98b36a02 217 ath_printk(KERN_CRIT, common, fmt, ##__VA_ARGS__)
21a99f93 218#define ath_err(common, fmt, ...) \
98b36a02 219 ath_printk(KERN_ERR, common, fmt, ##__VA_ARGS__)
21a99f93 220#define ath_warn(common, fmt, ...) \
98b36a02 221 ath_printk(KERN_WARNING, common, fmt, ##__VA_ARGS__)
21a99f93 222#define ath_notice(common, fmt, ...) \
98b36a02 223 ath_printk(KERN_NOTICE, common, fmt, ##__VA_ARGS__)
21a99f93 224#define ath_info(common, fmt, ...) \
98b36a02 225 ath_printk(KERN_INFO, common, fmt, ##__VA_ARGS__)
21a99f93
JP
226
227/**
228 * enum ath_debug_level - atheros wireless debug level
229 *
230 * @ATH_DBG_RESET: reset processing
231 * @ATH_DBG_QUEUE: hardware queue management
232 * @ATH_DBG_EEPROM: eeprom processing
233 * @ATH_DBG_CALIBRATE: periodic calibration
234 * @ATH_DBG_INTERRUPT: interrupt processing
235 * @ATH_DBG_REGULATORY: regulatory processing
236 * @ATH_DBG_ANI: adaptive noise immunitive processing
237 * @ATH_DBG_XMIT: basic xmit operation
238 * @ATH_DBG_BEACON: beacon handling
239 * @ATH_DBG_CONFIG: configuration of the hardware
240 * @ATH_DBG_FATAL: fatal errors, this is the default, DBG_DEFAULT
241 * @ATH_DBG_PS: power save processing
242 * @ATH_DBG_HWTIMER: hardware timer handling
243 * @ATH_DBG_BTCOEX: bluetooth coexistance
244 * @ATH_DBG_BSTUCK: stuck beacons
55e435de
LR
245 * @ATH_DBG_MCI: Message Coexistence Interface, a private protocol
246 * used exclusively for WLAN-BT coexistence starting from
247 * AR9462.
9b203c8f 248 * @ATH_DBG_DFS: radar datection
b3ba6c52 249 * @ATH_DBG_WOW: Wake on Wireless
c774d57f 250 * @ATH_DBG_DYNACK: dynack handling
21a99f93
JP
251 * @ATH_DBG_ANY: enable all debugging
252 *
253 * The debug level is used to control the amount and type of debugging output
254 * we want to see. Each driver has its own method for enabling debugging and
255 * modifying debug level states -- but this is typically done through a
256 * module parameter 'debug' along with a respective 'debug' debugfs file
257 * entry.
258 */
259enum ATH_DEBUG {
260 ATH_DBG_RESET = 0x00000001,
261 ATH_DBG_QUEUE = 0x00000002,
262 ATH_DBG_EEPROM = 0x00000004,
263 ATH_DBG_CALIBRATE = 0x00000008,
264 ATH_DBG_INTERRUPT = 0x00000010,
265 ATH_DBG_REGULATORY = 0x00000020,
266 ATH_DBG_ANI = 0x00000040,
267 ATH_DBG_XMIT = 0x00000080,
268 ATH_DBG_BEACON = 0x00000100,
269 ATH_DBG_CONFIG = 0x00000200,
270 ATH_DBG_FATAL = 0x00000400,
271 ATH_DBG_PS = 0x00000800,
14335310
SM
272 ATH_DBG_BTCOEX = 0x00001000,
273 ATH_DBG_WMI = 0x00002000,
274 ATH_DBG_BSTUCK = 0x00004000,
275 ATH_DBG_MCI = 0x00008000,
276 ATH_DBG_DFS = 0x00010000,
277 ATH_DBG_WOW = 0x00020000,
27328a75 278 ATH_DBG_CHAN_CTX = 0x00040000,
c774d57f 279 ATH_DBG_DYNACK = 0x00080000,
21a99f93
JP
280 ATH_DBG_ANY = 0xffffffff
281};
282
283#define ATH_DBG_DEFAULT (ATH_DBG_FATAL)
e6664dff 284#define ATH_DBG_MAX_LEN 512
21a99f93
JP
285
286#ifdef CONFIG_ATH_DEBUG
287
7b8112d6
JP
288#define ath_dbg(common, dbg_mask, fmt, ...) \
289do { \
d2182b69 290 if ((common)->debug_mask & ATH_DBG_##dbg_mask) \
98b36a02 291 ath_printk(KERN_DEBUG, common, fmt, ##__VA_ARGS__); \
7b8112d6
JP
292} while (0)
293
21a99f93 294#define ATH_DBG_WARN(foo, arg...) WARN(foo, arg)
d7fd1b50 295#define ATH_DBG_WARN_ON_ONCE(foo) WARN_ON_ONCE(foo)
21a99f93
JP
296
297#else
298
b9075fa9 299static inline __attribute__ ((format (printf, 3, 4)))
d2182b69 300void _ath_dbg(struct ath_common *common, enum ATH_DEBUG dbg_mask,
7b8112d6 301 const char *fmt, ...)
21a99f93 302{
21a99f93 303}
d2182b69
JP
304#define ath_dbg(common, dbg_mask, fmt, ...) \
305 _ath_dbg(common, ATH_DBG_##dbg_mask, fmt, ##__VA_ARGS__)
306
21a99f93 307#define ATH_DBG_WARN(foo, arg...) do {} while (0)
b7613370
JL
308#define ATH_DBG_WARN_ON_ONCE(foo) ({ \
309 int __ret_warn_once = !!(foo); \
310 unlikely(__ret_warn_once); \
311})
21a99f93
JP
312
313#endif /* CONFIG_ATH_DEBUG */
314
315/** Returns string describing opmode, or NULL if unknown mode. */
316#ifdef CONFIG_ATH_DEBUG
317const char *ath_opmode_to_string(enum nl80211_iftype opmode);
318#else
319static inline const char *ath_opmode_to_string(enum nl80211_iftype opmode)
320{
321 return "UNKNOWN";
322}
323#endif
324
d15dd3e5 325#endif /* ATH_H */
This page took 0.547876 seconds and 5 git commands to generate.