ath9k: fix powersave frame filtering/buffering in AP mode
[deliverable/linux.git] / drivers / net / wireless / ath / ath9k / ath9k.h
CommitLineData
f078f209 1/*
cee075a2 2 * Copyright (c) 2008-2009 Atheros Communications Inc.
f078f209
LR
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef ATH9K_H
18#define ATH9K_H
19
394cf0a1
S
20#include <linux/etherdevice.h>
21#include <linux/device.h>
394cf0a1 22#include <linux/leds.h>
9f42c2b6 23#include <linux/completion.h>
394cf0a1 24
394cf0a1 25#include "debug.h"
db86f07e
LR
26#include "common.h"
27
28/*
29 * Header for the ath9k.ko driver core *only* -- hw code nor any other driver
30 * should rely on this file or its contents.
31 */
394cf0a1
S
32
33struct ath_node;
34
35/* Macro to expand scalars to 64-bit objects */
36
13bda122 37#define ito64(x) (sizeof(x) == 1) ? \
394cf0a1 38 (((unsigned long long int)(x)) & (0xff)) : \
13bda122 39 (sizeof(x) == 2) ? \
394cf0a1 40 (((unsigned long long int)(x)) & 0xffff) : \
13bda122 41 ((sizeof(x) == 4) ? \
394cf0a1
S
42 (((unsigned long long int)(x)) & 0xffffffff) : \
43 (unsigned long long int)(x))
44
45/* increment with wrap-around */
46#define INCR(_l, _sz) do { \
47 (_l)++; \
48 (_l) &= ((_sz) - 1); \
49 } while (0)
50
51/* decrement with wrap-around */
52#define DECR(_l, _sz) do { \
53 (_l)--; \
54 (_l) &= ((_sz) - 1); \
55 } while (0)
56
57#define A_MAX(a, b) ((a) > (b) ? (a) : (b))
58
394cf0a1
S
59#define TSF_TO_TU(_h,_l) \
60 ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
61
62#define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
63
394cf0a1
S
64struct ath_config {
65 u32 ath_aggr_prot;
66 u16 txpowlimit;
67 u8 cabqReadytime;
394cf0a1
S
68};
69
70/*************************/
71/* Descriptor Management */
72/*************************/
73
74#define ATH_TXBUF_RESET(_bf) do { \
a119cc49 75 (_bf)->bf_stale = false; \
394cf0a1
S
76 (_bf)->bf_lastbf = NULL; \
77 (_bf)->bf_next = NULL; \
78 memset(&((_bf)->bf_state), 0, \
79 sizeof(struct ath_buf_state)); \
80 } while (0)
81
a119cc49
S
82#define ATH_RXBUF_RESET(_bf) do { \
83 (_bf)->bf_stale = false; \
84 } while (0)
85
394cf0a1
S
86/**
87 * enum buffer_type - Buffer type flags
88 *
394cf0a1
S
89 * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
90 * @BUF_AGGR: Indicates whether the buffer can be aggregated
91 * (used in aggregation scheduling)
394cf0a1
S
92 * @BUF_XRETRY: To denote excessive retries of the buffer
93 */
94enum buffer_type {
436d0d98
MSS
95 BUF_AMPDU = BIT(0),
96 BUF_AGGR = BIT(1),
97 BUF_XRETRY = BIT(2),
394cf0a1
S
98};
99
394cf0a1
S
100#define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
101#define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
394cf0a1 102#define bf_isxretried(bf) (bf->bf_state.bf_type & BUF_XRETRY)
f078f209 103
5088c2f1
VT
104#define ATH_TXSTATUS_RING_SIZE 64
105
394cf0a1 106struct ath_descdma {
5088c2f1 107 void *dd_desc;
17d7904d
S
108 dma_addr_t dd_desc_paddr;
109 u32 dd_desc_len;
110 struct ath_buf *dd_bufptr;
394cf0a1
S
111};
112
113int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
114 struct list_head *head, const char *name,
4adfcded 115 int nbuf, int ndesc, bool is_tx);
394cf0a1
S
116void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
117 struct list_head *head);
118
119/***********/
120/* RX / TX */
121/***********/
122
394cf0a1 123#define ATH_RXBUF 512
394cf0a1 124#define ATH_TXBUF 512
84642d6b
FF
125#define ATH_TXBUF_RESERVE 5
126#define ATH_MAX_QDEPTH (ATH_TXBUF / 4 - ATH_TXBUF_RESERVE)
394cf0a1 127#define ATH_TXMAXTRY 13
394cf0a1
S
128
129#define TID_TO_WME_AC(_tid) \
130 ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
131 (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
132 (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
133 WME_AC_VO)
134
394cf0a1
S
135#define ATH_AGGR_DELIM_SZ 4
136#define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
137/* number of delimiters for encryption padding */
138#define ATH_AGGR_ENCRYPTDELIM 10
139/* minimum h/w qdepth to be sustained to maximize aggregation */
140#define ATH_AGGR_MIN_QDEPTH 2
141#define ATH_AMPDU_SUBFRAME_DEFAULT 32
394cf0a1
S
142
143#define IEEE80211_SEQ_SEQ_SHIFT 4
144#define IEEE80211_SEQ_MAX 4096
394cf0a1
S
145#define IEEE80211_WEP_IVLEN 3
146#define IEEE80211_WEP_KIDLEN 1
147#define IEEE80211_WEP_CRCLEN 4
148#define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
149 (IEEE80211_WEP_IVLEN + \
150 IEEE80211_WEP_KIDLEN + \
151 IEEE80211_WEP_CRCLEN))
152
153/* return whether a bit at index _n in bitmap _bm is set
154 * _sz is the size of the bitmap */
155#define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
156 ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
157
158/* return block-ack bitmap index given sequence and starting sequence */
159#define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
160
161/* returns delimiter padding required given the packet length */
162#define ATH_AGGR_GET_NDELIM(_len) \
39ec2997
VT
163 (((_len) >= ATH_AGGR_MINPLEN) ? 0 : \
164 DIV_ROUND_UP(ATH_AGGR_MINPLEN - (_len), ATH_AGGR_DELIM_SZ))
394cf0a1
S
165
166#define BAW_WITHIN(_start, _bawsz, _seqno) \
167 ((((_seqno) - (_start)) & 4095) < (_bawsz))
168
394cf0a1
S
169#define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
170
164ace38
SB
171#define ATH_TX_COMPLETE_POLL_INT 1000
172
394cf0a1
S
173enum ATH_AGGR_STATUS {
174 ATH_AGGR_DONE,
175 ATH_AGGR_BAW_CLOSED,
176 ATH_AGGR_LIMITED,
177};
178
e5003249 179#define ATH_TXFIFO_DEPTH 8
394cf0a1 180struct ath_txq {
60f2d1d5
BG
181 int mac80211_qnum; /* mac80211 queue number, -1 means not mac80211 Q */
182 u32 axq_qnum; /* ath9k hardware queue number */
17d7904d
S
183 u32 *axq_link;
184 struct list_head axq_q;
394cf0a1 185 spinlock_t axq_lock;
17d7904d 186 u32 axq_depth;
4b3ba66a 187 u32 axq_ampdu_depth;
17d7904d 188 bool stopped;
164ace38 189 bool axq_tx_inprogress;
394cf0a1 190 struct list_head axq_acq;
e5003249
VT
191 struct list_head txq_fifo[ATH_TXFIFO_DEPTH];
192 struct list_head txq_fifo_pending;
193 u8 txq_headidx;
194 u8 txq_tailidx;
066dae93 195 int pending_frames;
394cf0a1
S
196};
197
93ef24b2 198struct ath_atx_ac {
066dae93 199 struct ath_txq *txq;
93ef24b2 200 int sched;
93ef24b2
S
201 struct list_head list;
202 struct list_head tid_q;
5519541d 203 bool clear_ps_filter;
93ef24b2
S
204};
205
2d42efc4
FF
206struct ath_frame_info {
207 int framelen;
208 u32 keyix;
209 enum ath9k_key_type keytype;
210 u8 retries;
211 u16 seqno;
212};
213
93ef24b2 214struct ath_buf_state {
93ef24b2 215 u8 bf_type;
9f42c2b6 216 u8 bfs_paprd;
9cf04dcc 217 unsigned long bfs_paprd_timestamp;
61117f01 218 enum ath9k_internal_frame_type bfs_ftype;
93ef24b2
S
219};
220
221struct ath_buf {
222 struct list_head list;
223 struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
224 an aggregate) */
225 struct ath_buf *bf_next; /* next subframe in the aggregate */
226 struct sk_buff *bf_mpdu; /* enclosing frame structure */
227 void *bf_desc; /* virtual addr of desc */
228 dma_addr_t bf_daddr; /* physical addr of desc */
c1739eb3 229 dma_addr_t bf_buf_addr; /* physical addr of data buffer, for DMA */
93ef24b2 230 bool bf_stale;
93ef24b2
S
231 u16 bf_flags;
232 struct ath_buf_state bf_state;
93ef24b2
S
233};
234
235struct ath_atx_tid {
236 struct list_head list;
237 struct list_head buf_q;
238 struct ath_node *an;
239 struct ath_atx_ac *ac;
81ee13ba 240 unsigned long tx_buf[BITS_TO_LONGS(ATH_TID_MAX_BUFS)];
93ef24b2
S
241 u16 seq_start;
242 u16 seq_next;
243 u16 baw_size;
244 int tidno;
245 int baw_head; /* first un-acked tx buffer */
246 int baw_tail; /* next unused tx buffer slot */
247 int sched;
248 int paused;
249 u8 state;
250};
251
252struct ath_node {
7f010c93
BG
253#ifdef CONFIG_ATH9K_DEBUGFS
254 struct list_head list; /* for sc->nodes */
255 struct ieee80211_sta *sta; /* station struct we're part of */
256#endif
93ef24b2
S
257 struct ath_atx_tid tid[WME_NUM_TID];
258 struct ath_atx_ac ac[WME_NUM_AC];
259 u16 maxampdu;
260 u8 mpdudensity;
5519541d
FF
261
262 bool sleeping;
93ef24b2
S
263};
264
394cf0a1
S
265#define AGGR_CLEANUP BIT(1)
266#define AGGR_ADDBA_COMPLETE BIT(2)
267#define AGGR_ADDBA_PROGRESS BIT(3)
268
394cf0a1
S
269struct ath_tx_control {
270 struct ath_txq *txq;
2d42efc4 271 struct ath_node *an;
394cf0a1 272 int if_id;
f0ed85c6 273 enum ath9k_internal_frame_type frame_type;
9f42c2b6 274 u8 paprd;
394cf0a1
S
275};
276
394cf0a1
S
277#define ATH_TX_ERROR 0x01
278#define ATH_TX_XRETRY 0x02
279#define ATH_TX_BAR 0x04
394cf0a1 280
60f2d1d5
BG
281/**
282 * @txq_map: Index is mac80211 queue number. This is
283 * not necessarily the same as the hardware queue number
284 * (axq_qnum).
285 */
394cf0a1
S
286struct ath_tx {
287 u16 seq_no;
288 u32 txqsetup;
394cf0a1
S
289 spinlock_t txbuflock;
290 struct list_head txbuf;
291 struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
292 struct ath_descdma txdma;
066dae93 293 struct ath_txq *txq_map[WME_NUM_AC];
394cf0a1
S
294};
295
b5c80475
FF
296struct ath_rx_edma {
297 struct sk_buff_head rx_fifo;
298 struct sk_buff_head rx_buffers;
299 u32 rx_fifo_hwsize;
300};
301
394cf0a1
S
302struct ath_rx {
303 u8 defant;
304 u8 rxotherant;
305 u32 *rxlink;
394cf0a1 306 unsigned int rxfilter;
394cf0a1
S
307 spinlock_t rxbuflock;
308 struct list_head rxbuf;
309 struct ath_descdma rxdma;
b5c80475
FF
310 struct ath_buf *rx_bufptr;
311 struct ath_rx_edma rx_edma[ATH9K_RX_QUEUE_MAX];
0d95521e
FF
312
313 struct sk_buff *frag;
394cf0a1
S
314};
315
316int ath_startrecv(struct ath_softc *sc);
317bool ath_stoprecv(struct ath_softc *sc);
318void ath_flushrecv(struct ath_softc *sc);
319u32 ath_calcrxfilter(struct ath_softc *sc);
320int ath_rx_init(struct ath_softc *sc, int nbufs);
321void ath_rx_cleanup(struct ath_softc *sc);
b5c80475 322int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp);
394cf0a1
S
323struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
324void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
080e1a25 325bool ath_drain_all_txq(struct ath_softc *sc, bool retry_tx);
394cf0a1
S
326void ath_draintxq(struct ath_softc *sc,
327 struct ath_txq *txq, bool retry_tx);
328void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
329void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
330void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
331int ath_tx_init(struct ath_softc *sc, int nbufs);
797fe5cb 332void ath_tx_cleanup(struct ath_softc *sc);
394cf0a1
S
333int ath_txq_update(struct ath_softc *sc, int qnum,
334 struct ath9k_tx_queue_info *q);
c52f33d0 335int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
394cf0a1
S
336 struct ath_tx_control *txctl);
337void ath_tx_tasklet(struct ath_softc *sc);
e5003249 338void ath_tx_edma_tasklet(struct ath_softc *sc);
231c3a1f
FF
339int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
340 u16 tid, u16 *ssn);
f83da965 341void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
394cf0a1
S
342void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
343
5519541d
FF
344void ath_tx_aggr_wakeup(struct ath_softc *sc, struct ath_node *an);
345bool ath_tx_aggr_sleep(struct ath_softc *sc, struct ath_node *an);
346
394cf0a1 347/********/
17d7904d 348/* VIFs */
394cf0a1 349/********/
f078f209 350
17d7904d 351struct ath_vif {
394cf0a1 352 int av_bslot;
4f5ef75b 353 bool is_bslot_active, primary_sta_vif;
4ed96f04 354 __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
394cf0a1 355 struct ath_buf *av_bcbuf;
f078f209
LR
356};
357
394cf0a1
S
358/*******************/
359/* Beacon Handling */
360/*******************/
f078f209 361
394cf0a1
S
362/*
363 * Regardless of the number of beacons we stagger, (i.e. regardless of the
364 * number of BSSIDs) if a given beacon does not go out even after waiting this
365 * number of beacon intervals, the game's up.
366 */
c944daf4 367#define BSTUCK_THRESH 9
4ed96f04 368#define ATH_BCBUF 4
394cf0a1
S
369#define ATH_DEFAULT_BINTVAL 100 /* TU */
370#define ATH_DEFAULT_BMISS_LIMIT 10
371#define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
372
373struct ath_beacon_config {
9814f6b3 374 int beacon_interval;
394cf0a1
S
375 u16 listen_interval;
376 u16 dtim_period;
377 u16 bmiss_timeout;
378 u8 dtim_count;
394cf0a1
S
379};
380
381struct ath_beacon {
382 enum {
383 OK, /* no change needed */
384 UPDATE, /* update pending */
385 COMMIT /* beacon sent, commit change */
386 } updateslot; /* slot time update fsm */
387
388 u32 beaconq;
389 u32 bmisscnt;
390 u32 ast_be_xmit;
dd347f2f 391 u32 bc_tstamp;
2c3db3d5 392 struct ieee80211_vif *bslot[ATH_BCBUF];
394cf0a1
S
393 int slottime;
394 int slotupdate;
395 struct ath9k_tx_queue_info beacon_qi;
396 struct ath_descdma bdma;
397 struct ath_txq *cabq;
398 struct list_head bbuf;
399};
400
9fc9ab0a 401void ath_beacon_tasklet(unsigned long data);
2c3db3d5 402void ath_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
9ac58615 403int ath_beacon_alloc(struct ath_softc *sc, struct ieee80211_vif *vif);
17d7904d 404void ath_beacon_return(struct ath_softc *sc, struct ath_vif *avp);
94db2936 405int ath_beaconq_config(struct ath_softc *sc);
99e4d43a 406void ath_set_beacon(struct ath_softc *sc);
014cf3bb 407void ath9k_set_beaconing_status(struct ath_softc *sc, bool status);
394cf0a1
S
408
409/*******/
410/* ANI */
411/*******/
f078f209 412
20977d3e
S
413#define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
414#define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
e36b27af
LR
415#define ATH_ANI_POLLINTERVAL_OLD 100 /* 100 ms */
416#define ATH_ANI_POLLINTERVAL_NEW 1000 /* 1000 ms */
6044474e 417#define ATH_LONG_CALINTERVAL_INT 1000 /* 1000 ms */
20977d3e
S
418#define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
419#define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
f078f209 420
ca369eb4
VT
421#define ATH_PAPRD_TIMEOUT 100 /* msecs */
422
347809fc 423void ath_hw_check(struct work_struct *work);
9f42c2b6 424void ath_paprd_calibrate(struct work_struct *work);
55624204
S
425void ath_ani_calibrate(unsigned long data);
426
0fca65c1
S
427/**********/
428/* BTCOEX */
429/**********/
430
2e20250a
LR
431struct ath_btcoex {
432 bool hw_timer_enabled;
433 spinlock_t btcoex_lock;
434 struct timer_list period_timer; /* Timer for BT period */
435 u32 bt_priority_cnt;
436 unsigned long bt_priority_time;
e08a6ace 437 int bt_stomp_type; /* Types of BT stomping */
2e20250a
LR
438 u32 btcoex_no_stomp; /* in usec */
439 u32 btcoex_period; /* in usec */
58da1318 440 u32 btscan_no_stomp; /* in usec */
75d7839f 441 struct ath_gen_timer *no_stomp_timer; /* Timer for no BT stomping */
2e20250a
LR
442};
443
0fca65c1
S
444int ath_init_btcoex_timer(struct ath_softc *sc);
445void ath9k_btcoex_timer_resume(struct ath_softc *sc);
446void ath9k_btcoex_timer_pause(struct ath_softc *sc);
447
394cf0a1
S
448/********************/
449/* LED Control */
450/********************/
f078f209 451
08fc5c1b
VN
452#define ATH_LED_PIN_DEF 1
453#define ATH_LED_PIN_9287 8
15178535 454#define ATH_LED_PIN_9485 6
f078f209 455
0cf55c21 456#ifdef CONFIG_MAC80211_LEDS
0fca65c1
S
457void ath_init_leds(struct ath_softc *sc);
458void ath_deinit_leds(struct ath_softc *sc);
0cf55c21
FF
459#else
460static inline void ath_init_leds(struct ath_softc *sc)
461{
462}
463
464static inline void ath_deinit_leds(struct ath_softc *sc)
465{
466}
467#endif
468
0fca65c1 469
102885a5
VT
470/* Antenna diversity/combining */
471#define ATH_ANT_RX_CURRENT_SHIFT 4
472#define ATH_ANT_RX_MAIN_SHIFT 2
473#define ATH_ANT_RX_MASK 0x3
474
475#define ATH_ANT_DIV_COMB_SHORT_SCAN_INTR 50
476#define ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT 0x100
477#define ATH_ANT_DIV_COMB_MAX_PKTCOUNT 0x200
478#define ATH_ANT_DIV_COMB_INIT_COUNT 95
479#define ATH_ANT_DIV_COMB_MAX_COUNT 100
480#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO 30
481#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2 20
482
483#define ATH_ANT_DIV_COMB_LNA1_LNA2_DELTA -3
484#define ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA -1
485#define ATH_ANT_DIV_COMB_LNA1_DELTA_HI -4
486#define ATH_ANT_DIV_COMB_LNA1_DELTA_MID -2
487#define ATH_ANT_DIV_COMB_LNA1_DELTA_LOW 2
488
489enum ath9k_ant_div_comb_lna_conf {
490 ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2,
491 ATH_ANT_DIV_COMB_LNA2,
492 ATH_ANT_DIV_COMB_LNA1,
493 ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2,
494};
495
496struct ath_ant_comb {
497 u16 count;
498 u16 total_pkt_count;
499 bool scan;
500 bool scan_not_start;
501 int main_total_rssi;
502 int alt_total_rssi;
503 int alt_recv_cnt;
504 int main_recv_cnt;
505 int rssi_lna1;
506 int rssi_lna2;
507 int rssi_add;
508 int rssi_sub;
509 int rssi_first;
510 int rssi_second;
511 int rssi_third;
512 bool alt_good;
513 int quick_scan_cnt;
514 int main_conf;
515 enum ath9k_ant_div_comb_lna_conf first_quick_scan_conf;
516 enum ath9k_ant_div_comb_lna_conf second_quick_scan_conf;
517 int first_bias;
518 int second_bias;
519 bool first_ratio;
520 bool second_ratio;
521 unsigned long scan_start_time;
522};
523
394cf0a1
S
524/********************/
525/* Main driver core */
526/********************/
f078f209 527
394cf0a1
S
528/*
529 * Default cache line size, in bytes.
530 * Used when PCI device not fully initialized by bootrom/BIOS
531*/
532#define DEFAULT_CACHELINE 32
394cf0a1
S
533#define ATH_REGCLASSIDS_MAX 10
534#define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
535#define ATH_MAX_SW_RETRIES 10
536#define ATH_CHAN_MAX 255
f1dc5600 537
394cf0a1 538#define ATH_TXPOWER_MAX 100 /* .5 dBm units */
394cf0a1
S
539#define ATH_RATE_DUMMY_MARKER 0
540
1b04b930
S
541#define SC_OP_INVALID BIT(0)
542#define SC_OP_BEACONS BIT(1)
543#define SC_OP_RXAGGR BIT(2)
544#define SC_OP_TXAGGR BIT(3)
5ee08656 545#define SC_OP_OFFCHANNEL BIT(4)
1b04b930
S
546#define SC_OP_PREAMBLE_SHORT BIT(5)
547#define SC_OP_PROTECT_ENABLE BIT(6)
548#define SC_OP_RXFLUSH BIT(7)
549#define SC_OP_LED_ASSOCIATED BIT(8)
550#define SC_OP_LED_ON BIT(9)
1b04b930
S
551#define SC_OP_TSF_RESET BIT(11)
552#define SC_OP_BT_PRIORITY_DETECTED BIT(12)
58da1318 553#define SC_OP_BT_SCAN BIT(13)
6c3118e2 554#define SC_OP_ANI_RUN BIT(14)
ea066d5a 555#define SC_OP_ENABLE_APM BIT(15)
4f5ef75b 556#define SC_OP_PRIM_STA_VIF BIT(16)
1b04b930
S
557
558/* Powersave flags */
559#define PS_WAIT_FOR_BEACON BIT(0)
560#define PS_WAIT_FOR_CAB BIT(1)
561#define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
562#define PS_WAIT_FOR_TX_ACK BIT(3)
563#define PS_BEACON_SYNC BIT(4)
394cf0a1 564
545750d3 565struct ath_rate_table;
bce048d7 566
4801416c
BG
567struct ath9k_vif_iter_data {
568 const u8 *hw_macaddr; /* phy's hardware address, set
569 * before starting iteration for
570 * valid bssid mask.
571 */
572 u8 mask[ETH_ALEN]; /* bssid mask */
573 int naps; /* number of AP vifs */
574 int nmeshes; /* number of mesh vifs */
575 int nstations; /* number of station vifs */
576 int nwds; /* number of nwd vifs */
577 int nadhocs; /* number of adhoc vifs */
578 int nothers; /* number of vifs not specified above. */
579};
580
394cf0a1
S
581struct ath_softc {
582 struct ieee80211_hw *hw;
583 struct device *dev;
c52f33d0 584
0e2dedf9
JM
585 int chan_idx;
586 int chan_is_ht;
3430098a
FF
587 struct survey_info *cur_survey;
588 struct survey_info survey[ATH9K_NUM_CHANNELS];
0e2dedf9 589
394cf0a1
S
590 struct tasklet_struct intr_tq;
591 struct tasklet_struct bcon_tasklet;
cbe61d8a 592 struct ath_hw *sc_ah;
394cf0a1
S
593 void __iomem *mem;
594 int irq;
2d6a5e95 595 spinlock_t sc_serial_rw;
04717ccd 596 spinlock_t sc_pm_lock;
4bdd1e97 597 spinlock_t sc_pcu_lock;
394cf0a1 598 struct mutex mutex;
9f42c2b6 599 struct work_struct paprd_work;
347809fc 600 struct work_struct hw_check_work;
9f42c2b6 601 struct completion paprd_complete;
394cf0a1 602
cb8d61de
FF
603 unsigned int hw_busy_count;
604
17d7904d 605 u32 intrstatus;
394cf0a1 606 u32 sc_flags; /* SC_OP_* */
1b04b930 607 u16 ps_flags; /* PS_* */
17d7904d 608 u16 curtxpow;
96148326 609 bool ps_enabled;
1dbfd9d4 610 bool ps_idle;
4801416c
BG
611 short nbcnvifs;
612 short nvifs;
709ade9e 613 unsigned long ps_usecount;
394cf0a1 614
17d7904d 615 struct ath_config config;
394cf0a1
S
616 struct ath_rx rx;
617 struct ath_tx tx;
618 struct ath_beacon beacon;
394cf0a1
S
619 struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
620
0cf55c21
FF
621#ifdef CONFIG_MAC80211_LEDS
622 bool led_registered;
623 char led_name[32];
624 struct led_classdev led_cdev;
625#endif
394cf0a1 626
9ac58615
FF
627 struct ath9k_hw_cal_data caldata;
628 int last_rssi;
629
a830df07 630#ifdef CONFIG_ATH9K_DEBUGFS
17d7904d 631 struct ath9k_debug debug;
7f010c93
BG
632 spinlock_t nodes_lock;
633 struct list_head nodes; /* basically, stations */
60f2d1d5 634 unsigned int tx_complete_poll_work_seen;
394cf0a1 635#endif
6b96f93e 636 struct ath_beacon_config cur_beacon_conf;
164ace38 637 struct delayed_work tx_complete_work;
181fb18d 638 struct delayed_work hw_pll_work;
2e20250a 639 struct ath_btcoex btcoex;
5088c2f1
VT
640
641 struct ath_descdma txsdma;
102885a5
VT
642
643 struct ath_ant_comb ant_comb;
394cf0a1
S
644};
645
55624204 646void ath9k_tasklet(unsigned long data);
394cf0a1 647int ath_reset(struct ath_softc *sc, bool retry_tx);
394cf0a1
S
648int ath_cabq_update(struct ath_softc *);
649
5bb12791 650static inline void ath_read_cachesize(struct ath_common *common, int *csz)
394cf0a1 651{
5bb12791 652 common->bus_ops->read_cachesize(common, csz);
394cf0a1
S
653}
654
394cf0a1 655extern struct ieee80211_ops ath9k_ops;
3e6109c5 656extern int ath9k_modparam_nohwcrypt;
9a75c2ff 657extern int led_blink;
d584747b 658extern bool is_ath9k_unloaded;
394cf0a1
S
659
660irqreturn_t ath_isr(int irq, void *dev);
db7ec38d 661void ath9k_init_crypto(struct ath_softc *sc);
285f2dda 662int ath9k_init_device(u16 devid, struct ath_softc *sc, u16 subsysid,
5bb12791 663 const struct ath_bus_ops *bus_ops);
285f2dda 664void ath9k_deinit_device(struct ath_softc *sc);
285f2dda 665void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
0e2dedf9
JM
666int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
667 struct ath9k_channel *hchan);
68a89116
LR
668
669void ath_radio_enable(struct ath_softc *sc, struct ieee80211_hw *hw);
670void ath_radio_disable(struct ath_softc *sc, struct ieee80211_hw *hw);
55624204 671bool ath9k_setpower(struct ath_softc *sc, enum ath9k_power_mode mode);
4801416c 672bool ath9k_uses_beacons(int type);
394cf0a1 673
8e26a030 674#ifdef CONFIG_ATH9K_PCI
394cf0a1
S
675int ath_pci_init(void);
676void ath_pci_exit(void);
677#else
678static inline int ath_pci_init(void) { return 0; };
679static inline void ath_pci_exit(void) {};
f1dc5600 680#endif
f1dc5600 681
8e26a030 682#ifdef CONFIG_ATH9K_AHB
394cf0a1
S
683int ath_ahb_init(void);
684void ath_ahb_exit(void);
685#else
686static inline int ath_ahb_init(void) { return 0; };
687static inline void ath_ahb_exit(void) {};
f078f209 688#endif
394cf0a1 689
0bc0798b
GJ
690void ath9k_ps_wakeup(struct ath_softc *sc);
691void ath9k_ps_restore(struct ath_softc *sc);
8ca21f01 692
ea066d5a
MSS
693u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate);
694
0fca65c1
S
695void ath_start_rfkill_poll(struct ath_softc *sc);
696extern void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
4801416c
BG
697void ath9k_calculate_iter_data(struct ieee80211_hw *hw,
698 struct ieee80211_vif *vif,
699 struct ath9k_vif_iter_data *iter_data);
700
0fca65c1 701
394cf0a1 702#endif /* ATH9K_H */
This page took 0.547352 seconds and 5 git commands to generate.