ath9k: remove ATH_TX_XRETRY and BUF_XRETRY flags
[deliverable/linux.git] / drivers / net / wireless / ath / ath9k / ath9k.h
CommitLineData
f078f209 1/*
5b68138e 2 * Copyright (c) 2008-2011 Atheros Communications Inc.
f078f209
LR
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef ATH9K_H
18#define ATH9K_H
19
394cf0a1
S
20#include <linux/etherdevice.h>
21#include <linux/device.h>
a6b7a407 22#include <linux/interrupt.h>
394cf0a1 23#include <linux/leds.h>
9f42c2b6 24#include <linux/completion.h>
394cf0a1 25
394cf0a1 26#include "debug.h"
db86f07e
LR
27#include "common.h"
28
29/*
30 * Header for the ath9k.ko driver core *only* -- hw code nor any other driver
31 * should rely on this file or its contents.
32 */
394cf0a1
S
33
34struct ath_node;
35
36/* Macro to expand scalars to 64-bit objects */
37
13bda122 38#define ito64(x) (sizeof(x) == 1) ? \
394cf0a1 39 (((unsigned long long int)(x)) & (0xff)) : \
13bda122 40 (sizeof(x) == 2) ? \
394cf0a1 41 (((unsigned long long int)(x)) & 0xffff) : \
13bda122 42 ((sizeof(x) == 4) ? \
394cf0a1
S
43 (((unsigned long long int)(x)) & 0xffffffff) : \
44 (unsigned long long int)(x))
45
46/* increment with wrap-around */
47#define INCR(_l, _sz) do { \
48 (_l)++; \
49 (_l) &= ((_sz) - 1); \
50 } while (0)
51
52/* decrement with wrap-around */
53#define DECR(_l, _sz) do { \
54 (_l)--; \
55 (_l) &= ((_sz) - 1); \
56 } while (0)
57
394cf0a1
S
58#define TSF_TO_TU(_h,_l) \
59 ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
60
61#define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
62
394cf0a1 63struct ath_config {
394cf0a1
S
64 u16 txpowlimit;
65 u8 cabqReadytime;
394cf0a1
S
66};
67
68/*************************/
69/* Descriptor Management */
70/*************************/
71
72#define ATH_TXBUF_RESET(_bf) do { \
a119cc49 73 (_bf)->bf_stale = false; \
394cf0a1
S
74 (_bf)->bf_lastbf = NULL; \
75 (_bf)->bf_next = NULL; \
76 memset(&((_bf)->bf_state), 0, \
77 sizeof(struct ath_buf_state)); \
78 } while (0)
79
a119cc49
S
80#define ATH_RXBUF_RESET(_bf) do { \
81 (_bf)->bf_stale = false; \
82 } while (0)
83
394cf0a1
S
84/**
85 * enum buffer_type - Buffer type flags
86 *
394cf0a1
S
87 * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
88 * @BUF_AGGR: Indicates whether the buffer can be aggregated
89 * (used in aggregation scheduling)
394cf0a1
S
90 */
91enum buffer_type {
436d0d98
MSS
92 BUF_AMPDU = BIT(0),
93 BUF_AGGR = BIT(1),
394cf0a1
S
94};
95
394cf0a1
S
96#define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
97#define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
f078f209 98
5088c2f1
VT
99#define ATH_TXSTATUS_RING_SIZE 64
100
c3d77696
MSS
101#define DS2PHYS(_dd, _ds) \
102 ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
103#define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
104#define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
105
394cf0a1 106struct ath_descdma {
5088c2f1 107 void *dd_desc;
17d7904d
S
108 dma_addr_t dd_desc_paddr;
109 u32 dd_desc_len;
110 struct ath_buf *dd_bufptr;
394cf0a1
S
111};
112
113int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
114 struct list_head *head, const char *name,
4adfcded 115 int nbuf, int ndesc, bool is_tx);
394cf0a1
S
116void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
117 struct list_head *head);
118
119/***********/
120/* RX / TX */
121/***********/
122
394cf0a1 123#define ATH_RXBUF 512
394cf0a1 124#define ATH_TXBUF 512
84642d6b
FF
125#define ATH_TXBUF_RESERVE 5
126#define ATH_MAX_QDEPTH (ATH_TXBUF / 4 - ATH_TXBUF_RESERVE)
394cf0a1 127#define ATH_TXMAXTRY 13
394cf0a1
S
128
129#define TID_TO_WME_AC(_tid) \
130 ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
131 (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
132 (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
133 WME_AC_VO)
134
394cf0a1
S
135#define ATH_AGGR_DELIM_SZ 4
136#define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
137/* number of delimiters for encryption padding */
138#define ATH_AGGR_ENCRYPTDELIM 10
139/* minimum h/w qdepth to be sustained to maximize aggregation */
140#define ATH_AGGR_MIN_QDEPTH 2
141#define ATH_AMPDU_SUBFRAME_DEFAULT 32
394cf0a1
S
142
143#define IEEE80211_SEQ_SEQ_SHIFT 4
144#define IEEE80211_SEQ_MAX 4096
394cf0a1
S
145#define IEEE80211_WEP_IVLEN 3
146#define IEEE80211_WEP_KIDLEN 1
147#define IEEE80211_WEP_CRCLEN 4
148#define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
149 (IEEE80211_WEP_IVLEN + \
150 IEEE80211_WEP_KIDLEN + \
151 IEEE80211_WEP_CRCLEN))
152
153/* return whether a bit at index _n in bitmap _bm is set
154 * _sz is the size of the bitmap */
155#define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
156 ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
157
158/* return block-ack bitmap index given sequence and starting sequence */
159#define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
160
161/* returns delimiter padding required given the packet length */
162#define ATH_AGGR_GET_NDELIM(_len) \
39ec2997
VT
163 (((_len) >= ATH_AGGR_MINPLEN) ? 0 : \
164 DIV_ROUND_UP(ATH_AGGR_MINPLEN - (_len), ATH_AGGR_DELIM_SZ))
394cf0a1
S
165
166#define BAW_WITHIN(_start, _bawsz, _seqno) \
167 ((((_seqno) - (_start)) & 4095) < (_bawsz))
168
394cf0a1
S
169#define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
170
164ace38
SB
171#define ATH_TX_COMPLETE_POLL_INT 1000
172
394cf0a1
S
173enum ATH_AGGR_STATUS {
174 ATH_AGGR_DONE,
175 ATH_AGGR_BAW_CLOSED,
176 ATH_AGGR_LIMITED,
177};
178
e5003249 179#define ATH_TXFIFO_DEPTH 8
394cf0a1 180struct ath_txq {
60f2d1d5
BG
181 int mac80211_qnum; /* mac80211 queue number, -1 means not mac80211 Q */
182 u32 axq_qnum; /* ath9k hardware queue number */
fce041be 183 void *axq_link;
17d7904d 184 struct list_head axq_q;
394cf0a1 185 spinlock_t axq_lock;
17d7904d 186 u32 axq_depth;
4b3ba66a 187 u32 axq_ampdu_depth;
17d7904d 188 bool stopped;
164ace38 189 bool axq_tx_inprogress;
394cf0a1 190 struct list_head axq_acq;
e5003249 191 struct list_head txq_fifo[ATH_TXFIFO_DEPTH];
e5003249
VT
192 u8 txq_headidx;
193 u8 txq_tailidx;
066dae93 194 int pending_frames;
394cf0a1
S
195};
196
93ef24b2 197struct ath_atx_ac {
066dae93 198 struct ath_txq *txq;
93ef24b2 199 int sched;
93ef24b2
S
200 struct list_head list;
201 struct list_head tid_q;
5519541d 202 bool clear_ps_filter;
93ef24b2
S
203};
204
2d42efc4 205struct ath_frame_info {
56dc6336 206 struct ath_buf *bf;
2d42efc4 207 int framelen;
2d42efc4 208 enum ath9k_key_type keytype;
a75c0629 209 u8 keyix;
2d42efc4 210 u8 retries;
2d42efc4
FF
211};
212
93ef24b2 213struct ath_buf_state {
93ef24b2 214 u8 bf_type;
9f42c2b6 215 u8 bfs_paprd;
6a0ddaef 216 u16 seqno;
9cf04dcc 217 unsigned long bfs_paprd_timestamp;
93ef24b2
S
218};
219
220struct ath_buf {
221 struct list_head list;
222 struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
223 an aggregate) */
224 struct ath_buf *bf_next; /* next subframe in the aggregate */
225 struct sk_buff *bf_mpdu; /* enclosing frame structure */
226 void *bf_desc; /* virtual addr of desc */
227 dma_addr_t bf_daddr; /* physical addr of desc */
c1739eb3 228 dma_addr_t bf_buf_addr; /* physical addr of data buffer, for DMA */
93ef24b2 229 bool bf_stale;
93ef24b2
S
230 u16 bf_flags;
231 struct ath_buf_state bf_state;
93ef24b2
S
232};
233
234struct ath_atx_tid {
235 struct list_head list;
56dc6336 236 struct sk_buff_head buf_q;
93ef24b2
S
237 struct ath_node *an;
238 struct ath_atx_ac *ac;
81ee13ba 239 unsigned long tx_buf[BITS_TO_LONGS(ATH_TID_MAX_BUFS)];
93ef24b2
S
240 u16 seq_start;
241 u16 seq_next;
242 u16 baw_size;
243 int tidno;
244 int baw_head; /* first un-acked tx buffer */
245 int baw_tail; /* next unused tx buffer slot */
246 int sched;
247 int paused;
248 u8 state;
249};
250
251struct ath_node {
7f010c93
BG
252#ifdef CONFIG_ATH9K_DEBUGFS
253 struct list_head list; /* for sc->nodes */
254 struct ieee80211_sta *sta; /* station struct we're part of */
255#endif
93ef24b2
S
256 struct ath_atx_tid tid[WME_NUM_TID];
257 struct ath_atx_ac ac[WME_NUM_AC];
93ae2dd2
FF
258 int ps_key;
259
93ef24b2
S
260 u16 maxampdu;
261 u8 mpdudensity;
5519541d
FF
262
263 bool sleeping;
93ef24b2
S
264};
265
394cf0a1
S
266#define AGGR_CLEANUP BIT(1)
267#define AGGR_ADDBA_COMPLETE BIT(2)
268#define AGGR_ADDBA_PROGRESS BIT(3)
269
394cf0a1
S
270struct ath_tx_control {
271 struct ath_txq *txq;
2d42efc4 272 struct ath_node *an;
9f42c2b6 273 u8 paprd;
394cf0a1
S
274};
275
394cf0a1 276#define ATH_TX_ERROR 0x01
55797b1a 277#define ATH_TX_BAR 0x02
394cf0a1 278
60f2d1d5
BG
279/**
280 * @txq_map: Index is mac80211 queue number. This is
281 * not necessarily the same as the hardware queue number
282 * (axq_qnum).
283 */
394cf0a1
S
284struct ath_tx {
285 u16 seq_no;
286 u32 txqsetup;
394cf0a1
S
287 spinlock_t txbuflock;
288 struct list_head txbuf;
289 struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
290 struct ath_descdma txdma;
066dae93 291 struct ath_txq *txq_map[WME_NUM_AC];
394cf0a1
S
292};
293
b5c80475
FF
294struct ath_rx_edma {
295 struct sk_buff_head rx_fifo;
296 struct sk_buff_head rx_buffers;
297 u32 rx_fifo_hwsize;
298};
299
394cf0a1
S
300struct ath_rx {
301 u8 defant;
302 u8 rxotherant;
303 u32 *rxlink;
394cf0a1 304 unsigned int rxfilter;
394cf0a1
S
305 spinlock_t rxbuflock;
306 struct list_head rxbuf;
307 struct ath_descdma rxdma;
b5c80475
FF
308 struct ath_buf *rx_bufptr;
309 struct ath_rx_edma rx_edma[ATH9K_RX_QUEUE_MAX];
0d95521e
FF
310
311 struct sk_buff *frag;
394cf0a1
S
312};
313
314int ath_startrecv(struct ath_softc *sc);
315bool ath_stoprecv(struct ath_softc *sc);
316void ath_flushrecv(struct ath_softc *sc);
317u32 ath_calcrxfilter(struct ath_softc *sc);
318int ath_rx_init(struct ath_softc *sc, int nbufs);
319void ath_rx_cleanup(struct ath_softc *sc);
b5c80475 320int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp);
394cf0a1
S
321struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
322void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
080e1a25 323bool ath_drain_all_txq(struct ath_softc *sc, bool retry_tx);
394cf0a1
S
324void ath_draintxq(struct ath_softc *sc,
325 struct ath_txq *txq, bool retry_tx);
326void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
327void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
328void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
329int ath_tx_init(struct ath_softc *sc, int nbufs);
797fe5cb 330void ath_tx_cleanup(struct ath_softc *sc);
394cf0a1
S
331int ath_txq_update(struct ath_softc *sc, int qnum,
332 struct ath9k_tx_queue_info *q);
c52f33d0 333int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
394cf0a1
S
334 struct ath_tx_control *txctl);
335void ath_tx_tasklet(struct ath_softc *sc);
e5003249 336void ath_tx_edma_tasklet(struct ath_softc *sc);
231c3a1f
FF
337int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
338 u16 tid, u16 *ssn);
f83da965 339void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
394cf0a1
S
340void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
341
5519541d
FF
342void ath_tx_aggr_wakeup(struct ath_softc *sc, struct ath_node *an);
343bool ath_tx_aggr_sleep(struct ath_softc *sc, struct ath_node *an);
344
394cf0a1 345/********/
17d7904d 346/* VIFs */
394cf0a1 347/********/
f078f209 348
17d7904d 349struct ath_vif {
394cf0a1 350 int av_bslot;
4f5ef75b 351 bool is_bslot_active, primary_sta_vif;
4ed96f04 352 __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
394cf0a1 353 struct ath_buf *av_bcbuf;
f078f209
LR
354};
355
394cf0a1
S
356/*******************/
357/* Beacon Handling */
358/*******************/
f078f209 359
394cf0a1
S
360/*
361 * Regardless of the number of beacons we stagger, (i.e. regardless of the
362 * number of BSSIDs) if a given beacon does not go out even after waiting this
363 * number of beacon intervals, the game's up.
364 */
c944daf4 365#define BSTUCK_THRESH 9
4ed96f04 366#define ATH_BCBUF 4
394cf0a1
S
367#define ATH_DEFAULT_BINTVAL 100 /* TU */
368#define ATH_DEFAULT_BMISS_LIMIT 10
369#define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
370
371struct ath_beacon_config {
9814f6b3 372 int beacon_interval;
394cf0a1
S
373 u16 listen_interval;
374 u16 dtim_period;
375 u16 bmiss_timeout;
376 u8 dtim_count;
394cf0a1
S
377};
378
379struct ath_beacon {
380 enum {
381 OK, /* no change needed */
382 UPDATE, /* update pending */
383 COMMIT /* beacon sent, commit change */
384 } updateslot; /* slot time update fsm */
385
386 u32 beaconq;
387 u32 bmisscnt;
388 u32 ast_be_xmit;
dd347f2f 389 u32 bc_tstamp;
2c3db3d5 390 struct ieee80211_vif *bslot[ATH_BCBUF];
394cf0a1
S
391 int slottime;
392 int slotupdate;
393 struct ath9k_tx_queue_info beacon_qi;
394 struct ath_descdma bdma;
395 struct ath_txq *cabq;
396 struct list_head bbuf;
ba4903f9
FF
397
398 bool tx_processed;
399 bool tx_last;
394cf0a1
S
400};
401
9fc9ab0a 402void ath_beacon_tasklet(unsigned long data);
2c3db3d5 403void ath_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
9ac58615 404int ath_beacon_alloc(struct ath_softc *sc, struct ieee80211_vif *vif);
17d7904d 405void ath_beacon_return(struct ath_softc *sc, struct ath_vif *avp);
94db2936 406int ath_beaconq_config(struct ath_softc *sc);
99e4d43a 407void ath_set_beacon(struct ath_softc *sc);
014cf3bb 408void ath9k_set_beaconing_status(struct ath_softc *sc, bool status);
394cf0a1
S
409
410/*******/
411/* ANI */
412/*******/
f078f209 413
20977d3e
S
414#define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
415#define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
e36b27af
LR
416#define ATH_ANI_POLLINTERVAL_OLD 100 /* 100 ms */
417#define ATH_ANI_POLLINTERVAL_NEW 1000 /* 1000 ms */
6044474e 418#define ATH_LONG_CALINTERVAL_INT 1000 /* 1000 ms */
20977d3e
S
419#define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
420#define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
f078f209 421
ca369eb4
VT
422#define ATH_PAPRD_TIMEOUT 100 /* msecs */
423
236de514 424void ath_reset_work(struct work_struct *work);
347809fc 425void ath_hw_check(struct work_struct *work);
9eab61c2 426void ath_hw_pll_work(struct work_struct *work);
9f42c2b6 427void ath_paprd_calibrate(struct work_struct *work);
55624204 428void ath_ani_calibrate(unsigned long data);
05c0be2f 429void ath_start_ani(struct ath_common *common);
55624204 430
0fca65c1
S
431/**********/
432/* BTCOEX */
433/**********/
434
2e20250a
LR
435struct ath_btcoex {
436 bool hw_timer_enabled;
437 spinlock_t btcoex_lock;
438 struct timer_list period_timer; /* Timer for BT period */
439 u32 bt_priority_cnt;
440 unsigned long bt_priority_time;
e08a6ace 441 int bt_stomp_type; /* Types of BT stomping */
2e20250a
LR
442 u32 btcoex_no_stomp; /* in usec */
443 u32 btcoex_period; /* in usec */
58da1318 444 u32 btscan_no_stomp; /* in usec */
75d7839f 445 struct ath_gen_timer *no_stomp_timer; /* Timer for no BT stomping */
2e20250a
LR
446};
447
0fca65c1
S
448int ath_init_btcoex_timer(struct ath_softc *sc);
449void ath9k_btcoex_timer_resume(struct ath_softc *sc);
450void ath9k_btcoex_timer_pause(struct ath_softc *sc);
451
394cf0a1
S
452/********************/
453/* LED Control */
454/********************/
f078f209 455
08fc5c1b
VN
456#define ATH_LED_PIN_DEF 1
457#define ATH_LED_PIN_9287 8
353e5019 458#define ATH_LED_PIN_9300 10
15178535 459#define ATH_LED_PIN_9485 6
79ac9b30 460#define ATH_LED_PIN_9480 0
f078f209 461
0cf55c21 462#ifdef CONFIG_MAC80211_LEDS
0fca65c1
S
463void ath_init_leds(struct ath_softc *sc);
464void ath_deinit_leds(struct ath_softc *sc);
0cf55c21
FF
465#else
466static inline void ath_init_leds(struct ath_softc *sc)
467{
468}
469
470static inline void ath_deinit_leds(struct ath_softc *sc)
471{
472}
473#endif
474
0fca65c1 475
102885a5
VT
476/* Antenna diversity/combining */
477#define ATH_ANT_RX_CURRENT_SHIFT 4
478#define ATH_ANT_RX_MAIN_SHIFT 2
479#define ATH_ANT_RX_MASK 0x3
480
481#define ATH_ANT_DIV_COMB_SHORT_SCAN_INTR 50
482#define ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT 0x100
483#define ATH_ANT_DIV_COMB_MAX_PKTCOUNT 0x200
484#define ATH_ANT_DIV_COMB_INIT_COUNT 95
485#define ATH_ANT_DIV_COMB_MAX_COUNT 100
486#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO 30
487#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2 20
488
102885a5
VT
489#define ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA -1
490#define ATH_ANT_DIV_COMB_LNA1_DELTA_HI -4
491#define ATH_ANT_DIV_COMB_LNA1_DELTA_MID -2
492#define ATH_ANT_DIV_COMB_LNA1_DELTA_LOW 2
493
494enum ath9k_ant_div_comb_lna_conf {
495 ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2,
496 ATH_ANT_DIV_COMB_LNA2,
497 ATH_ANT_DIV_COMB_LNA1,
498 ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2,
499};
500
501struct ath_ant_comb {
502 u16 count;
503 u16 total_pkt_count;
504 bool scan;
505 bool scan_not_start;
506 int main_total_rssi;
507 int alt_total_rssi;
508 int alt_recv_cnt;
509 int main_recv_cnt;
510 int rssi_lna1;
511 int rssi_lna2;
512 int rssi_add;
513 int rssi_sub;
514 int rssi_first;
515 int rssi_second;
516 int rssi_third;
517 bool alt_good;
518 int quick_scan_cnt;
519 int main_conf;
520 enum ath9k_ant_div_comb_lna_conf first_quick_scan_conf;
521 enum ath9k_ant_div_comb_lna_conf second_quick_scan_conf;
522 int first_bias;
523 int second_bias;
524 bool first_ratio;
525 bool second_ratio;
526 unsigned long scan_start_time;
527};
528
394cf0a1
S
529/********************/
530/* Main driver core */
531/********************/
f078f209 532
394cf0a1
S
533/*
534 * Default cache line size, in bytes.
535 * Used when PCI device not fully initialized by bootrom/BIOS
536*/
537#define DEFAULT_CACHELINE 32
394cf0a1
S
538#define ATH_REGCLASSIDS_MAX 10
539#define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
540#define ATH_MAX_SW_RETRIES 10
541#define ATH_CHAN_MAX 255
f1dc5600 542
394cf0a1 543#define ATH_TXPOWER_MAX 100 /* .5 dBm units */
394cf0a1
S
544#define ATH_RATE_DUMMY_MARKER 0
545
1b04b930
S
546#define SC_OP_INVALID BIT(0)
547#define SC_OP_BEACONS BIT(1)
548#define SC_OP_RXAGGR BIT(2)
549#define SC_OP_TXAGGR BIT(3)
5ee08656 550#define SC_OP_OFFCHANNEL BIT(4)
1b04b930
S
551#define SC_OP_PREAMBLE_SHORT BIT(5)
552#define SC_OP_PROTECT_ENABLE BIT(6)
553#define SC_OP_RXFLUSH BIT(7)
554#define SC_OP_LED_ASSOCIATED BIT(8)
555#define SC_OP_LED_ON BIT(9)
1b04b930
S
556#define SC_OP_TSF_RESET BIT(11)
557#define SC_OP_BT_PRIORITY_DETECTED BIT(12)
58da1318 558#define SC_OP_BT_SCAN BIT(13)
6c3118e2 559#define SC_OP_ANI_RUN BIT(14)
d77bf3eb 560#define SC_OP_PRIM_STA_VIF BIT(15)
1b04b930
S
561
562/* Powersave flags */
563#define PS_WAIT_FOR_BEACON BIT(0)
564#define PS_WAIT_FOR_CAB BIT(1)
565#define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
566#define PS_WAIT_FOR_TX_ACK BIT(3)
567#define PS_BEACON_SYNC BIT(4)
394cf0a1 568
545750d3 569struct ath_rate_table;
bce048d7 570
4801416c
BG
571struct ath9k_vif_iter_data {
572 const u8 *hw_macaddr; /* phy's hardware address, set
573 * before starting iteration for
574 * valid bssid mask.
575 */
576 u8 mask[ETH_ALEN]; /* bssid mask */
577 int naps; /* number of AP vifs */
578 int nmeshes; /* number of mesh vifs */
579 int nstations; /* number of station vifs */
e707549a 580 int nwds; /* number of WDS vifs */
4801416c
BG
581 int nadhocs; /* number of adhoc vifs */
582 int nothers; /* number of vifs not specified above. */
583};
584
394cf0a1
S
585struct ath_softc {
586 struct ieee80211_hw *hw;
587 struct device *dev;
c52f33d0 588
0e2dedf9
JM
589 int chan_idx;
590 int chan_is_ht;
3430098a
FF
591 struct survey_info *cur_survey;
592 struct survey_info survey[ATH9K_NUM_CHANNELS];
0e2dedf9 593
394cf0a1
S
594 struct tasklet_struct intr_tq;
595 struct tasklet_struct bcon_tasklet;
cbe61d8a 596 struct ath_hw *sc_ah;
394cf0a1
S
597 void __iomem *mem;
598 int irq;
2d6a5e95 599 spinlock_t sc_serial_rw;
04717ccd 600 spinlock_t sc_pm_lock;
4bdd1e97 601 spinlock_t sc_pcu_lock;
394cf0a1 602 struct mutex mutex;
9f42c2b6 603 struct work_struct paprd_work;
347809fc 604 struct work_struct hw_check_work;
236de514 605 struct work_struct hw_reset_work;
9f42c2b6 606 struct completion paprd_complete;
394cf0a1 607
cb8d61de
FF
608 unsigned int hw_busy_count;
609
17d7904d 610 u32 intrstatus;
394cf0a1 611 u32 sc_flags; /* SC_OP_* */
1b04b930 612 u16 ps_flags; /* PS_* */
17d7904d 613 u16 curtxpow;
96148326 614 bool ps_enabled;
1dbfd9d4 615 bool ps_idle;
4801416c
BG
616 short nbcnvifs;
617 short nvifs;
709ade9e 618 unsigned long ps_usecount;
394cf0a1 619
17d7904d 620 struct ath_config config;
394cf0a1
S
621 struct ath_rx rx;
622 struct ath_tx tx;
623 struct ath_beacon beacon;
394cf0a1
S
624 struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
625
0cf55c21
FF
626#ifdef CONFIG_MAC80211_LEDS
627 bool led_registered;
628 char led_name[32];
629 struct led_classdev led_cdev;
630#endif
394cf0a1 631
9ac58615
FF
632 struct ath9k_hw_cal_data caldata;
633 int last_rssi;
634
a830df07 635#ifdef CONFIG_ATH9K_DEBUGFS
17d7904d 636 struct ath9k_debug debug;
7f010c93
BG
637 spinlock_t nodes_lock;
638 struct list_head nodes; /* basically, stations */
60f2d1d5 639 unsigned int tx_complete_poll_work_seen;
394cf0a1 640#endif
6b96f93e 641 struct ath_beacon_config cur_beacon_conf;
164ace38 642 struct delayed_work tx_complete_work;
181fb18d 643 struct delayed_work hw_pll_work;
2e20250a 644 struct ath_btcoex btcoex;
5088c2f1
VT
645
646 struct ath_descdma txsdma;
102885a5
VT
647
648 struct ath_ant_comb ant_comb;
43c35284 649 u8 ant_tx, ant_rx;
394cf0a1
S
650};
651
55624204 652void ath9k_tasklet(unsigned long data);
394cf0a1
S
653int ath_cabq_update(struct ath_softc *);
654
5bb12791 655static inline void ath_read_cachesize(struct ath_common *common, int *csz)
394cf0a1 656{
5bb12791 657 common->bus_ops->read_cachesize(common, csz);
394cf0a1
S
658}
659
394cf0a1 660extern struct ieee80211_ops ath9k_ops;
3e6109c5 661extern int ath9k_modparam_nohwcrypt;
9a75c2ff 662extern int led_blink;
d584747b 663extern bool is_ath9k_unloaded;
394cf0a1
S
664
665irqreturn_t ath_isr(int irq, void *dev);
eb93e891 666int ath9k_init_device(u16 devid, struct ath_softc *sc,
5bb12791 667 const struct ath_bus_ops *bus_ops);
285f2dda 668void ath9k_deinit_device(struct ath_softc *sc);
285f2dda 669void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
43c35284 670void ath9k_reload_chainmask_settings(struct ath_softc *sc);
68a89116 671
68a89116 672void ath_radio_disable(struct ath_softc *sc, struct ieee80211_hw *hw);
4801416c 673bool ath9k_uses_beacons(int type);
394cf0a1 674
8e26a030 675#ifdef CONFIG_ATH9K_PCI
394cf0a1
S
676int ath_pci_init(void);
677void ath_pci_exit(void);
678#else
679static inline int ath_pci_init(void) { return 0; };
680static inline void ath_pci_exit(void) {};
f1dc5600 681#endif
f1dc5600 682
8e26a030 683#ifdef CONFIG_ATH9K_AHB
394cf0a1
S
684int ath_ahb_init(void);
685void ath_ahb_exit(void);
686#else
687static inline int ath_ahb_init(void) { return 0; };
688static inline void ath_ahb_exit(void) {};
f078f209 689#endif
394cf0a1 690
0bc0798b
GJ
691void ath9k_ps_wakeup(struct ath_softc *sc);
692void ath9k_ps_restore(struct ath_softc *sc);
8ca21f01 693
ea066d5a
MSS
694u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate);
695
0fca65c1
S
696void ath_start_rfkill_poll(struct ath_softc *sc);
697extern void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
4801416c
BG
698void ath9k_calculate_iter_data(struct ieee80211_hw *hw,
699 struct ieee80211_vif *vif,
700 struct ath9k_vif_iter_data *iter_data);
701
0fca65c1 702
394cf0a1 703#endif /* ATH9K_H */
This page took 0.568763 seconds and 5 git commands to generate.