ath9k_htc: Fix fair beacon distribution
[deliverable/linux.git] / drivers / net / wireless / ath / ath9k / ath9k.h
CommitLineData
f078f209 1/*
cee075a2 2 * Copyright (c) 2008-2009 Atheros Communications Inc.
f078f209
LR
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef ATH9K_H
18#define ATH9K_H
19
394cf0a1
S
20#include <linux/etherdevice.h>
21#include <linux/device.h>
394cf0a1 22#include <linux/leds.h>
394cf0a1 23
394cf0a1 24#include "debug.h"
db86f07e
LR
25#include "common.h"
26
27/*
28 * Header for the ath9k.ko driver core *only* -- hw code nor any other driver
29 * should rely on this file or its contents.
30 */
394cf0a1
S
31
32struct ath_node;
33
34/* Macro to expand scalars to 64-bit objects */
35
13bda122 36#define ito64(x) (sizeof(x) == 1) ? \
394cf0a1 37 (((unsigned long long int)(x)) & (0xff)) : \
13bda122 38 (sizeof(x) == 2) ? \
394cf0a1 39 (((unsigned long long int)(x)) & 0xffff) : \
13bda122 40 ((sizeof(x) == 4) ? \
394cf0a1
S
41 (((unsigned long long int)(x)) & 0xffffffff) : \
42 (unsigned long long int)(x))
43
44/* increment with wrap-around */
45#define INCR(_l, _sz) do { \
46 (_l)++; \
47 (_l) &= ((_sz) - 1); \
48 } while (0)
49
50/* decrement with wrap-around */
51#define DECR(_l, _sz) do { \
52 (_l)--; \
53 (_l) &= ((_sz) - 1); \
54 } while (0)
55
56#define A_MAX(a, b) ((a) > (b) ? (a) : (b))
57
394cf0a1
S
58#define TSF_TO_TU(_h,_l) \
59 ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
60
61#define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
62
394cf0a1
S
63struct ath_config {
64 u32 ath_aggr_prot;
65 u16 txpowlimit;
66 u8 cabqReadytime;
394cf0a1
S
67};
68
69/*************************/
70/* Descriptor Management */
71/*************************/
72
73#define ATH_TXBUF_RESET(_bf) do { \
a119cc49 74 (_bf)->bf_stale = false; \
394cf0a1
S
75 (_bf)->bf_lastbf = NULL; \
76 (_bf)->bf_next = NULL; \
77 memset(&((_bf)->bf_state), 0, \
78 sizeof(struct ath_buf_state)); \
79 } while (0)
80
a119cc49
S
81#define ATH_RXBUF_RESET(_bf) do { \
82 (_bf)->bf_stale = false; \
83 } while (0)
84
394cf0a1
S
85/**
86 * enum buffer_type - Buffer type flags
87 *
88 * @BUF_HT: Send this buffer using HT capabilities
89 * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
90 * @BUF_AGGR: Indicates whether the buffer can be aggregated
91 * (used in aggregation scheduling)
92 * @BUF_RETRY: Indicates whether the buffer is retried
93 * @BUF_XRETRY: To denote excessive retries of the buffer
94 */
95enum buffer_type {
96 BUF_HT = BIT(1),
97 BUF_AMPDU = BIT(2),
98 BUF_AGGR = BIT(3),
99 BUF_RETRY = BIT(4),
100 BUF_XRETRY = BIT(5),
101};
102
394cf0a1
S
103#define bf_nframes bf_state.bfs_nframes
104#define bf_al bf_state.bfs_al
105#define bf_frmlen bf_state.bfs_frmlen
106#define bf_retries bf_state.bfs_retries
107#define bf_seqno bf_state.bfs_seqno
108#define bf_tidno bf_state.bfs_tidno
109#define bf_keyix bf_state.bfs_keyix
110#define bf_keytype bf_state.bfs_keytype
111#define bf_isht(bf) (bf->bf_state.bf_type & BUF_HT)
112#define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
113#define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
114#define bf_isretried(bf) (bf->bf_state.bf_type & BUF_RETRY)
115#define bf_isxretried(bf) (bf->bf_state.bf_type & BUF_XRETRY)
f078f209 116
5088c2f1
VT
117#define ATH_TXSTATUS_RING_SIZE 64
118
394cf0a1 119struct ath_descdma {
5088c2f1 120 void *dd_desc;
17d7904d
S
121 dma_addr_t dd_desc_paddr;
122 u32 dd_desc_len;
123 struct ath_buf *dd_bufptr;
394cf0a1
S
124};
125
126int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
127 struct list_head *head, const char *name,
4adfcded 128 int nbuf, int ndesc, bool is_tx);
394cf0a1
S
129void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
130 struct list_head *head);
131
132/***********/
133/* RX / TX */
134/***********/
135
136#define ATH_MAX_ANTENNA 3
137#define ATH_RXBUF 512
394cf0a1
S
138#define ATH_TXBUF 512
139#define ATH_TXMAXTRY 13
394cf0a1 140#define ATH_MGT_TXMAXTRY 4
394cf0a1
S
141
142#define TID_TO_WME_AC(_tid) \
143 ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
144 (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
145 (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
146 WME_AC_VO)
147
394cf0a1
S
148#define ADDBA_EXCHANGE_ATTEMPTS 10
149#define ATH_AGGR_DELIM_SZ 4
150#define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
151/* number of delimiters for encryption padding */
152#define ATH_AGGR_ENCRYPTDELIM 10
153/* minimum h/w qdepth to be sustained to maximize aggregation */
154#define ATH_AGGR_MIN_QDEPTH 2
155#define ATH_AMPDU_SUBFRAME_DEFAULT 32
394cf0a1
S
156
157#define IEEE80211_SEQ_SEQ_SHIFT 4
158#define IEEE80211_SEQ_MAX 4096
394cf0a1
S
159#define IEEE80211_WEP_IVLEN 3
160#define IEEE80211_WEP_KIDLEN 1
161#define IEEE80211_WEP_CRCLEN 4
162#define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
163 (IEEE80211_WEP_IVLEN + \
164 IEEE80211_WEP_KIDLEN + \
165 IEEE80211_WEP_CRCLEN))
166
167/* return whether a bit at index _n in bitmap _bm is set
168 * _sz is the size of the bitmap */
169#define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
170 ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
171
172/* return block-ack bitmap index given sequence and starting sequence */
173#define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
174
175/* returns delimiter padding required given the packet length */
176#define ATH_AGGR_GET_NDELIM(_len) \
177 (((((_len) + ATH_AGGR_DELIM_SZ) < ATH_AGGR_MINPLEN) ? \
178 (ATH_AGGR_MINPLEN - (_len) - ATH_AGGR_DELIM_SZ) : 0) >> 2)
179
180#define BAW_WITHIN(_start, _bawsz, _seqno) \
181 ((((_seqno) - (_start)) & 4095) < (_bawsz))
182
394cf0a1
S
183#define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
184
164ace38
SB
185#define ATH_TX_COMPLETE_POLL_INT 1000
186
394cf0a1
S
187enum ATH_AGGR_STATUS {
188 ATH_AGGR_DONE,
189 ATH_AGGR_BAW_CLOSED,
190 ATH_AGGR_LIMITED,
191};
192
e5003249 193#define ATH_TXFIFO_DEPTH 8
394cf0a1 194struct ath_txq {
17d7904d
S
195 u32 axq_qnum;
196 u32 *axq_link;
197 struct list_head axq_q;
394cf0a1 198 spinlock_t axq_lock;
17d7904d 199 u32 axq_depth;
17d7904d 200 bool stopped;
164ace38 201 bool axq_tx_inprogress;
394cf0a1 202 struct list_head axq_acq;
e5003249
VT
203 struct list_head txq_fifo[ATH_TXFIFO_DEPTH];
204 struct list_head txq_fifo_pending;
205 u8 txq_headidx;
206 u8 txq_tailidx;
394cf0a1
S
207};
208
93ef24b2
S
209struct ath_atx_ac {
210 int sched;
211 int qnum;
212 struct list_head list;
213 struct list_head tid_q;
214};
215
216struct ath_buf_state {
217 int bfs_nframes;
218 u16 bfs_al;
219 u16 bfs_frmlen;
220 int bfs_seqno;
221 int bfs_tidno;
222 int bfs_retries;
223 u8 bf_type;
224 u32 bfs_keyix;
225 enum ath9k_key_type bfs_keytype;
226};
227
228struct ath_buf {
229 struct list_head list;
230 struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
231 an aggregate) */
232 struct ath_buf *bf_next; /* next subframe in the aggregate */
233 struct sk_buff *bf_mpdu; /* enclosing frame structure */
234 void *bf_desc; /* virtual addr of desc */
235 dma_addr_t bf_daddr; /* physical addr of desc */
236 dma_addr_t bf_buf_addr; /* physical addr of data buffer */
237 bool bf_stale;
238 bool bf_isnullfunc;
239 bool bf_tx_aborted;
240 u16 bf_flags;
241 struct ath_buf_state bf_state;
242 dma_addr_t bf_dmacontext;
243 struct ath_wiphy *aphy;
244};
245
246struct ath_atx_tid {
247 struct list_head list;
248 struct list_head buf_q;
249 struct ath_node *an;
250 struct ath_atx_ac *ac;
251 struct ath_buf *tx_buf[ATH_TID_MAX_BUFS];
252 u16 seq_start;
253 u16 seq_next;
254 u16 baw_size;
255 int tidno;
256 int baw_head; /* first un-acked tx buffer */
257 int baw_tail; /* next unused tx buffer slot */
258 int sched;
259 int paused;
260 u8 state;
261};
262
263struct ath_node {
264 struct ath_common *common;
265 struct ath_atx_tid tid[WME_NUM_TID];
266 struct ath_atx_ac ac[WME_NUM_AC];
267 u16 maxampdu;
268 u8 mpdudensity;
269 int last_rssi;
270};
271
394cf0a1
S
272#define AGGR_CLEANUP BIT(1)
273#define AGGR_ADDBA_COMPLETE BIT(2)
274#define AGGR_ADDBA_PROGRESS BIT(3)
275
394cf0a1
S
276struct ath_tx_control {
277 struct ath_txq *txq;
278 int if_id;
f0ed85c6 279 enum ath9k_internal_frame_type frame_type;
394cf0a1
S
280};
281
394cf0a1
S
282#define ATH_TX_ERROR 0x01
283#define ATH_TX_XRETRY 0x02
284#define ATH_TX_BAR 0x04
394cf0a1 285
394cf0a1
S
286struct ath_tx {
287 u16 seq_no;
288 u32 txqsetup;
289 int hwq_map[ATH9K_WME_AC_VO+1];
290 spinlock_t txbuflock;
291 struct list_head txbuf;
292 struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
293 struct ath_descdma txdma;
294};
295
b5c80475
FF
296struct ath_rx_edma {
297 struct sk_buff_head rx_fifo;
298 struct sk_buff_head rx_buffers;
299 u32 rx_fifo_hwsize;
300};
301
394cf0a1
S
302struct ath_rx {
303 u8 defant;
304 u8 rxotherant;
305 u32 *rxlink;
394cf0a1
S
306 unsigned int rxfilter;
307 spinlock_t rxflushlock;
308 spinlock_t rxbuflock;
309 struct list_head rxbuf;
310 struct ath_descdma rxdma;
b5c80475
FF
311 struct ath_buf *rx_bufptr;
312 struct ath_rx_edma rx_edma[ATH9K_RX_QUEUE_MAX];
394cf0a1
S
313};
314
315int ath_startrecv(struct ath_softc *sc);
316bool ath_stoprecv(struct ath_softc *sc);
317void ath_flushrecv(struct ath_softc *sc);
318u32 ath_calcrxfilter(struct ath_softc *sc);
319int ath_rx_init(struct ath_softc *sc, int nbufs);
320void ath_rx_cleanup(struct ath_softc *sc);
b5c80475 321int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp);
394cf0a1
S
322struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
323void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
324int ath_tx_setup(struct ath_softc *sc, int haltype);
325void ath_drain_all_txq(struct ath_softc *sc, bool retry_tx);
326void ath_draintxq(struct ath_softc *sc,
327 struct ath_txq *txq, bool retry_tx);
328void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
329void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
330void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
331int ath_tx_init(struct ath_softc *sc, int nbufs);
797fe5cb 332void ath_tx_cleanup(struct ath_softc *sc);
394cf0a1
S
333struct ath_txq *ath_test_get_txq(struct ath_softc *sc, struct sk_buff *skb);
334int ath_txq_update(struct ath_softc *sc, int qnum,
335 struct ath9k_tx_queue_info *q);
c52f33d0 336int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
394cf0a1
S
337 struct ath_tx_control *txctl);
338void ath_tx_tasklet(struct ath_softc *sc);
e5003249 339void ath_tx_edma_tasklet(struct ath_softc *sc);
c52f33d0 340void ath_tx_cabq(struct ieee80211_hw *hw, struct sk_buff *skb);
394cf0a1 341bool ath_tx_aggr_check(struct ath_softc *sc, struct ath_node *an, u8 tidno);
f83da965
S
342void ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
343 u16 tid, u16 *ssn);
344void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
394cf0a1 345void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
3f7c5c10 346void ath9k_enable_ps(struct ath_softc *sc);
394cf0a1
S
347
348/********/
17d7904d 349/* VIFs */
394cf0a1 350/********/
f078f209 351
17d7904d 352struct ath_vif {
394cf0a1 353 int av_bslot;
4ed96f04 354 __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
394cf0a1
S
355 enum nl80211_iftype av_opmode;
356 struct ath_buf *av_bcbuf;
357 struct ath_tx_control av_btxctl;
f0ed85c6 358 u8 bssid[ETH_ALEN]; /* current BSSID from config_interface */
f078f209
LR
359};
360
394cf0a1
S
361/*******************/
362/* Beacon Handling */
363/*******************/
f078f209 364
394cf0a1
S
365/*
366 * Regardless of the number of beacons we stagger, (i.e. regardless of the
367 * number of BSSIDs) if a given beacon does not go out even after waiting this
368 * number of beacon intervals, the game's up.
369 */
370#define BSTUCK_THRESH (9 * ATH_BCBUF)
4ed96f04 371#define ATH_BCBUF 4
394cf0a1
S
372#define ATH_DEFAULT_BINTVAL 100 /* TU */
373#define ATH_DEFAULT_BMISS_LIMIT 10
374#define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
375
376struct ath_beacon_config {
377 u16 beacon_interval;
378 u16 listen_interval;
379 u16 dtim_period;
380 u16 bmiss_timeout;
381 u8 dtim_count;
394cf0a1
S
382};
383
384struct ath_beacon {
385 enum {
386 OK, /* no change needed */
387 UPDATE, /* update pending */
388 COMMIT /* beacon sent, commit change */
389 } updateslot; /* slot time update fsm */
390
391 u32 beaconq;
392 u32 bmisscnt;
393 u32 ast_be_xmit;
394 u64 bc_tstamp;
2c3db3d5 395 struct ieee80211_vif *bslot[ATH_BCBUF];
c52f33d0 396 struct ath_wiphy *bslot_aphy[ATH_BCBUF];
394cf0a1
S
397 int slottime;
398 int slotupdate;
399 struct ath9k_tx_queue_info beacon_qi;
400 struct ath_descdma bdma;
401 struct ath_txq *cabq;
402 struct list_head bbuf;
403};
404
9fc9ab0a 405void ath_beacon_tasklet(unsigned long data);
2c3db3d5 406void ath_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
c52f33d0 407int ath_beacon_alloc(struct ath_wiphy *aphy, struct ieee80211_vif *vif);
17d7904d 408void ath_beacon_return(struct ath_softc *sc, struct ath_vif *avp);
94db2936 409int ath_beaconq_config(struct ath_softc *sc);
394cf0a1
S
410
411/*******/
412/* ANI */
413/*******/
f078f209 414
20977d3e
S
415#define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
416#define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
417#define ATH_ANI_POLLINTERVAL 100 /* 100 ms */
418#define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
419#define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
f078f209 420
55624204
S
421void ath_ani_calibrate(unsigned long data);
422
0fca65c1
S
423/**********/
424/* BTCOEX */
425/**********/
426
e08a6ace
LR
427/* Defines the BT AR_BT_COEX_WGHT used */
428enum ath_stomp_type {
429 ATH_BTCOEX_NO_STOMP,
430 ATH_BTCOEX_STOMP_ALL,
431 ATH_BTCOEX_STOMP_LOW,
432 ATH_BTCOEX_STOMP_NONE
433};
434
2e20250a
LR
435struct ath_btcoex {
436 bool hw_timer_enabled;
437 spinlock_t btcoex_lock;
438 struct timer_list period_timer; /* Timer for BT period */
439 u32 bt_priority_cnt;
440 unsigned long bt_priority_time;
e08a6ace 441 int bt_stomp_type; /* Types of BT stomping */
2e20250a
LR
442 u32 btcoex_no_stomp; /* in usec */
443 u32 btcoex_period; /* in usec */
58da1318 444 u32 btscan_no_stomp; /* in usec */
75d7839f 445 struct ath_gen_timer *no_stomp_timer; /* Timer for no BT stomping */
2e20250a
LR
446};
447
0fca65c1
S
448int ath_init_btcoex_timer(struct ath_softc *sc);
449void ath9k_btcoex_timer_resume(struct ath_softc *sc);
450void ath9k_btcoex_timer_pause(struct ath_softc *sc);
451
394cf0a1
S
452/********************/
453/* LED Control */
454/********************/
f078f209 455
08fc5c1b
VN
456#define ATH_LED_PIN_DEF 1
457#define ATH_LED_PIN_9287 8
394cf0a1
S
458#define ATH_LED_ON_DURATION_IDLE 350 /* in msecs */
459#define ATH_LED_OFF_DURATION_IDLE 250 /* in msecs */
f078f209 460
394cf0a1
S
461enum ath_led_type {
462 ATH_LED_RADIO,
463 ATH_LED_ASSOC,
464 ATH_LED_TX,
465 ATH_LED_RX
f078f209
LR
466};
467
394cf0a1
S
468struct ath_led {
469 struct ath_softc *sc;
470 struct led_classdev led_cdev;
471 enum ath_led_type led_type;
472 char name[32];
473 bool registered;
f078f209
LR
474};
475
0fca65c1
S
476void ath_init_leds(struct ath_softc *sc);
477void ath_deinit_leds(struct ath_softc *sc);
478
394cf0a1
S
479/********************/
480/* Main driver core */
481/********************/
f078f209 482
394cf0a1
S
483/*
484 * Default cache line size, in bytes.
485 * Used when PCI device not fully initialized by bootrom/BIOS
486*/
487#define DEFAULT_CACHELINE 32
394cf0a1
S
488#define ATH_REGCLASSIDS_MAX 10
489#define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
490#define ATH_MAX_SW_RETRIES 10
491#define ATH_CHAN_MAX 255
492#define IEEE80211_WEP_NKID 4 /* number of key ids */
f1dc5600 493
394cf0a1 494#define ATH_TXPOWER_MAX 100 /* .5 dBm units */
394cf0a1
S
495#define ATH_RATE_DUMMY_MARKER 0
496
1b04b930
S
497#define SC_OP_INVALID BIT(0)
498#define SC_OP_BEACONS BIT(1)
499#define SC_OP_RXAGGR BIT(2)
500#define SC_OP_TXAGGR BIT(3)
501#define SC_OP_FULL_RESET BIT(4)
502#define SC_OP_PREAMBLE_SHORT BIT(5)
503#define SC_OP_PROTECT_ENABLE BIT(6)
504#define SC_OP_RXFLUSH BIT(7)
505#define SC_OP_LED_ASSOCIATED BIT(8)
506#define SC_OP_LED_ON BIT(9)
507#define SC_OP_SCANNING BIT(10)
508#define SC_OP_TSF_RESET BIT(11)
509#define SC_OP_BT_PRIORITY_DETECTED BIT(12)
58da1318 510#define SC_OP_BT_SCAN BIT(13)
1b04b930
S
511
512/* Powersave flags */
513#define PS_WAIT_FOR_BEACON BIT(0)
514#define PS_WAIT_FOR_CAB BIT(1)
515#define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
516#define PS_WAIT_FOR_TX_ACK BIT(3)
517#define PS_BEACON_SYNC BIT(4)
518#define PS_NULLFUNC_COMPLETED BIT(5)
519#define PS_ENABLED BIT(6)
394cf0a1 520
bce048d7 521struct ath_wiphy;
545750d3 522struct ath_rate_table;
bce048d7 523
394cf0a1
S
524struct ath_softc {
525 struct ieee80211_hw *hw;
526 struct device *dev;
c52f33d0
JM
527
528 spinlock_t wiphy_lock; /* spinlock to protect ath_wiphy data */
bce048d7 529 struct ath_wiphy *pri_wiphy;
c52f33d0
JM
530 struct ath_wiphy **sec_wiphy; /* secondary wiphys (virtual radios); may
531 * have NULL entries */
532 int num_sec_wiphy; /* number of sec_wiphy pointers in the array */
0e2dedf9
JM
533 int chan_idx;
534 int chan_is_ht;
535 struct ath_wiphy *next_wiphy;
536 struct work_struct chan_work;
7ec3e514
JM
537 int wiphy_select_failures;
538 unsigned long wiphy_select_first_fail;
f98c3bd2
JM
539 struct delayed_work wiphy_work;
540 unsigned long wiphy_scheduler_int;
541 int wiphy_scheduler_index;
0e2dedf9 542
394cf0a1
S
543 struct tasklet_struct intr_tq;
544 struct tasklet_struct bcon_tasklet;
cbe61d8a 545 struct ath_hw *sc_ah;
394cf0a1
S
546 void __iomem *mem;
547 int irq;
548 spinlock_t sc_resetlock;
2d6a5e95 549 spinlock_t sc_serial_rw;
04717ccd 550 spinlock_t sc_pm_lock;
394cf0a1
S
551 struct mutex mutex;
552
17d7904d 553 u32 intrstatus;
394cf0a1 554 u32 sc_flags; /* SC_OP_* */
1b04b930 555 u16 ps_flags; /* PS_* */
17d7904d 556 u16 curtxpow;
17d7904d
S
557 u8 nbcnvifs;
558 u16 nvifs;
96148326 559 bool ps_enabled;
1dbfd9d4 560 bool ps_idle;
709ade9e 561 unsigned long ps_usecount;
394cf0a1 562
17d7904d 563 struct ath_config config;
394cf0a1
S
564 struct ath_rx rx;
565 struct ath_tx tx;
566 struct ath_beacon beacon;
4f0fc7c3 567 const struct ath_rate_table *cur_rate_table;
545750d3 568 enum wireless_mode cur_rate_mode;
394cf0a1
S
569 struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
570
571 struct ath_led radio_led;
572 struct ath_led assoc_led;
573 struct ath_led tx_led;
574 struct ath_led rx_led;
575 struct delayed_work ath_led_blink_work;
576 int led_on_duration;
577 int led_off_duration;
578 int led_on_cnt;
579 int led_off_cnt;
580
57c4d7b4
JB
581 int beacon_interval;
582
a830df07 583#ifdef CONFIG_ATH9K_DEBUGFS
17d7904d 584 struct ath9k_debug debug;
394cf0a1 585#endif
6b96f93e 586 struct ath_beacon_config cur_beacon_conf;
164ace38 587 struct delayed_work tx_complete_work;
2e20250a 588 struct ath_btcoex btcoex;
5088c2f1
VT
589
590 struct ath_descdma txsdma;
394cf0a1
S
591};
592
bce048d7
JM
593struct ath_wiphy {
594 struct ath_softc *sc; /* shared for all virtual wiphys */
595 struct ieee80211_hw *hw;
f0ed85c6 596 enum ath_wiphy_state {
9580a222 597 ATH_WIPHY_INACTIVE,
f0ed85c6
JM
598 ATH_WIPHY_ACTIVE,
599 ATH_WIPHY_PAUSING,
600 ATH_WIPHY_PAUSED,
8089cc47 601 ATH_WIPHY_SCAN,
f0ed85c6 602 } state;
194b7c13 603 bool idle;
0e2dedf9
JM
604 int chan_idx;
605 int chan_is_ht;
bce048d7
JM
606};
607
55624204 608void ath9k_tasklet(unsigned long data);
394cf0a1
S
609int ath_reset(struct ath_softc *sc, bool retry_tx);
610int ath_get_hal_qnum(u16 queue, struct ath_softc *sc);
611int ath_get_mac80211_qnum(u32 queue, struct ath_softc *sc);
612int ath_cabq_update(struct ath_softc *);
613
5bb12791 614static inline void ath_read_cachesize(struct ath_common *common, int *csz)
394cf0a1 615{
5bb12791 616 common->bus_ops->read_cachesize(common, csz);
394cf0a1
S
617}
618
394cf0a1 619extern struct ieee80211_ops ath9k_ops;
55624204 620extern int modparam_nohwcrypt;
394cf0a1
S
621
622irqreturn_t ath_isr(int irq, void *dev);
285f2dda 623int ath9k_init_device(u16 devid, struct ath_softc *sc, u16 subsysid,
5bb12791 624 const struct ath_bus_ops *bus_ops);
285f2dda 625void ath9k_deinit_device(struct ath_softc *sc);
394cf0a1
S
626const char *ath_mac_bb_name(u32 mac_bb_version);
627const char *ath_rf_name(u16 rf_version);
285f2dda 628void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
0e2dedf9
JM
629void ath9k_update_ichannel(struct ath_softc *sc, struct ieee80211_hw *hw,
630 struct ath9k_channel *ichan);
631void ath_update_chainmask(struct ath_softc *sc, int is_ht);
632int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
633 struct ath9k_channel *hchan);
68a89116
LR
634
635void ath_radio_enable(struct ath_softc *sc, struct ieee80211_hw *hw);
636void ath_radio_disable(struct ath_softc *sc, struct ieee80211_hw *hw);
55624204 637bool ath9k_setpower(struct ath_softc *sc, enum ath9k_power_mode mode);
394cf0a1
S
638
639#ifdef CONFIG_PCI
640int ath_pci_init(void);
641void ath_pci_exit(void);
642#else
643static inline int ath_pci_init(void) { return 0; };
644static inline void ath_pci_exit(void) {};
f1dc5600 645#endif
f1dc5600 646
394cf0a1
S
647#ifdef CONFIG_ATHEROS_AR71XX
648int ath_ahb_init(void);
649void ath_ahb_exit(void);
650#else
651static inline int ath_ahb_init(void) { return 0; };
652static inline void ath_ahb_exit(void) {};
f078f209 653#endif
394cf0a1 654
0bc0798b
GJ
655void ath9k_ps_wakeup(struct ath_softc *sc);
656void ath9k_ps_restore(struct ath_softc *sc);
8ca21f01
JM
657
658void ath9k_set_bssid_mask(struct ieee80211_hw *hw);
c52f33d0
JM
659int ath9k_wiphy_add(struct ath_softc *sc);
660int ath9k_wiphy_del(struct ath_wiphy *aphy);
f0ed85c6
JM
661void ath9k_tx_status(struct ieee80211_hw *hw, struct sk_buff *skb);
662int ath9k_wiphy_pause(struct ath_wiphy *aphy);
663int ath9k_wiphy_unpause(struct ath_wiphy *aphy);
0e2dedf9 664int ath9k_wiphy_select(struct ath_wiphy *aphy);
f98c3bd2 665void ath9k_wiphy_set_scheduler(struct ath_softc *sc, unsigned int msec_int);
0e2dedf9 666void ath9k_wiphy_chan_work(struct work_struct *work);
9580a222 667bool ath9k_wiphy_started(struct ath_softc *sc);
18eb62f8
JM
668void ath9k_wiphy_pause_all_forced(struct ath_softc *sc,
669 struct ath_wiphy *selected);
8089cc47 670bool ath9k_wiphy_scanning(struct ath_softc *sc);
f98c3bd2 671void ath9k_wiphy_work(struct work_struct *work);
64839170 672bool ath9k_all_wiphys_idle(struct ath_softc *sc);
194b7c13 673void ath9k_set_wiphy_idle(struct ath_wiphy *aphy, bool idle);
8ca21f01 674
f52de03b
LR
675void ath_mac80211_stop_queue(struct ath_softc *sc, u16 skb_queue);
676void ath_mac80211_start_queue(struct ath_softc *sc, u16 skb_queue);
677
1773912b 678int ath_tx_get_qnum(struct ath_softc *sc, int qtype, int haltype);
0fca65c1
S
679
680void ath_start_rfkill_poll(struct ath_softc *sc);
681extern void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
682
394cf0a1 683#endif /* ATH9K_H */
This page took 0.512032 seconds and 5 git commands to generate.