ath9k: use the devres API for allocations/mappings
[deliverable/linux.git] / drivers / net / wireless / ath / ath9k / ath9k.h
CommitLineData
f078f209 1/*
5b68138e 2 * Copyright (c) 2008-2011 Atheros Communications Inc.
f078f209
LR
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef ATH9K_H
18#define ATH9K_H
19
394cf0a1
S
20#include <linux/etherdevice.h>
21#include <linux/device.h>
a6b7a407 22#include <linux/interrupt.h>
394cf0a1 23#include <linux/leds.h>
9f42c2b6 24#include <linux/completion.h>
394cf0a1 25
394cf0a1 26#include "debug.h"
db86f07e 27#include "common.h"
7dc181c2 28#include "mci.h"
8e92d3f2 29#include "dfs.h"
db86f07e
LR
30
31/*
32 * Header for the ath9k.ko driver core *only* -- hw code nor any other driver
33 * should rely on this file or its contents.
34 */
394cf0a1
S
35
36struct ath_node;
37
38/* Macro to expand scalars to 64-bit objects */
39
13bda122 40#define ito64(x) (sizeof(x) == 1) ? \
394cf0a1 41 (((unsigned long long int)(x)) & (0xff)) : \
13bda122 42 (sizeof(x) == 2) ? \
394cf0a1 43 (((unsigned long long int)(x)) & 0xffff) : \
13bda122 44 ((sizeof(x) == 4) ? \
394cf0a1
S
45 (((unsigned long long int)(x)) & 0xffffffff) : \
46 (unsigned long long int)(x))
47
48/* increment with wrap-around */
49#define INCR(_l, _sz) do { \
50 (_l)++; \
51 (_l) &= ((_sz) - 1); \
52 } while (0)
53
54/* decrement with wrap-around */
55#define DECR(_l, _sz) do { \
56 (_l)--; \
57 (_l) &= ((_sz) - 1); \
58 } while (0)
59
394cf0a1
S
60#define TSF_TO_TU(_h,_l) \
61 ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
62
63#define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
64
394cf0a1 65struct ath_config {
394cf0a1
S
66 u16 txpowlimit;
67 u8 cabqReadytime;
394cf0a1
S
68};
69
70/*************************/
71/* Descriptor Management */
72/*************************/
73
74#define ATH_TXBUF_RESET(_bf) do { \
a119cc49 75 (_bf)->bf_stale = false; \
394cf0a1
S
76 (_bf)->bf_lastbf = NULL; \
77 (_bf)->bf_next = NULL; \
78 memset(&((_bf)->bf_state), 0, \
79 sizeof(struct ath_buf_state)); \
80 } while (0)
81
a119cc49
S
82#define ATH_RXBUF_RESET(_bf) do { \
83 (_bf)->bf_stale = false; \
84 } while (0)
85
394cf0a1
S
86/**
87 * enum buffer_type - Buffer type flags
88 *
394cf0a1
S
89 * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
90 * @BUF_AGGR: Indicates whether the buffer can be aggregated
91 * (used in aggregation scheduling)
394cf0a1
S
92 */
93enum buffer_type {
436d0d98
MSS
94 BUF_AMPDU = BIT(0),
95 BUF_AGGR = BIT(1),
394cf0a1
S
96};
97
394cf0a1
S
98#define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
99#define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
f078f209 100
016c2177 101#define ATH_TXSTATUS_RING_SIZE 512
5088c2f1 102
c3d77696
MSS
103#define DS2PHYS(_dd, _ds) \
104 ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
105#define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
106#define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
107
394cf0a1 108struct ath_descdma {
5088c2f1 109 void *dd_desc;
17d7904d
S
110 dma_addr_t dd_desc_paddr;
111 u32 dd_desc_len;
394cf0a1
S
112};
113
114int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
115 struct list_head *head, const char *name,
4adfcded 116 int nbuf, int ndesc, bool is_tx);
394cf0a1
S
117
118/***********/
119/* RX / TX */
120/***********/
121
394cf0a1 122#define ATH_RXBUF 512
394cf0a1 123#define ATH_TXBUF 512
84642d6b
FF
124#define ATH_TXBUF_RESERVE 5
125#define ATH_MAX_QDEPTH (ATH_TXBUF / 4 - ATH_TXBUF_RESERVE)
394cf0a1 126#define ATH_TXMAXTRY 13
394cf0a1
S
127
128#define TID_TO_WME_AC(_tid) \
bea843c7
SM
129 ((((_tid) == 0) || ((_tid) == 3)) ? IEEE80211_AC_BE : \
130 (((_tid) == 1) || ((_tid) == 2)) ? IEEE80211_AC_BK : \
131 (((_tid) == 4) || ((_tid) == 5)) ? IEEE80211_AC_VI : \
132 IEEE80211_AC_VO)
394cf0a1 133
394cf0a1
S
134#define ATH_AGGR_DELIM_SZ 4
135#define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
136/* number of delimiters for encryption padding */
137#define ATH_AGGR_ENCRYPTDELIM 10
138/* minimum h/w qdepth to be sustained to maximize aggregation */
139#define ATH_AGGR_MIN_QDEPTH 2
140#define ATH_AMPDU_SUBFRAME_DEFAULT 32
394cf0a1
S
141
142#define IEEE80211_SEQ_SEQ_SHIFT 4
143#define IEEE80211_SEQ_MAX 4096
394cf0a1
S
144#define IEEE80211_WEP_IVLEN 3
145#define IEEE80211_WEP_KIDLEN 1
146#define IEEE80211_WEP_CRCLEN 4
147#define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
148 (IEEE80211_WEP_IVLEN + \
149 IEEE80211_WEP_KIDLEN + \
150 IEEE80211_WEP_CRCLEN))
151
152/* return whether a bit at index _n in bitmap _bm is set
153 * _sz is the size of the bitmap */
154#define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
155 ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
156
157/* return block-ack bitmap index given sequence and starting sequence */
158#define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
159
156369fa
FF
160/* return the seqno for _start + _offset */
161#define ATH_BA_INDEX2SEQ(_seq, _offset) (((_seq) + (_offset)) & (IEEE80211_SEQ_MAX - 1))
162
394cf0a1
S
163/* returns delimiter padding required given the packet length */
164#define ATH_AGGR_GET_NDELIM(_len) \
39ec2997
VT
165 (((_len) >= ATH_AGGR_MINPLEN) ? 0 : \
166 DIV_ROUND_UP(ATH_AGGR_MINPLEN - (_len), ATH_AGGR_DELIM_SZ))
394cf0a1
S
167
168#define BAW_WITHIN(_start, _bawsz, _seqno) \
169 ((((_seqno) - (_start)) & 4095) < (_bawsz))
170
394cf0a1
S
171#define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
172
365d2ebc
SM
173#define IS_CCK_RATE(rate) ((rate >= 0x18) && (rate <= 0x1e))
174
164ace38
SB
175#define ATH_TX_COMPLETE_POLL_INT 1000
176
394cf0a1
S
177enum ATH_AGGR_STATUS {
178 ATH_AGGR_DONE,
179 ATH_AGGR_BAW_CLOSED,
180 ATH_AGGR_LIMITED,
181};
182
e5003249 183#define ATH_TXFIFO_DEPTH 8
394cf0a1 184struct ath_txq {
60f2d1d5
BG
185 int mac80211_qnum; /* mac80211 queue number, -1 means not mac80211 Q */
186 u32 axq_qnum; /* ath9k hardware queue number */
fce041be 187 void *axq_link;
17d7904d 188 struct list_head axq_q;
394cf0a1 189 spinlock_t axq_lock;
17d7904d 190 u32 axq_depth;
4b3ba66a 191 u32 axq_ampdu_depth;
17d7904d 192 bool stopped;
164ace38 193 bool axq_tx_inprogress;
394cf0a1 194 struct list_head axq_acq;
e5003249 195 struct list_head txq_fifo[ATH_TXFIFO_DEPTH];
e5003249
VT
196 u8 txq_headidx;
197 u8 txq_tailidx;
066dae93 198 int pending_frames;
23de5dc9 199 struct sk_buff_head complete_q;
394cf0a1
S
200};
201
93ef24b2 202struct ath_atx_ac {
066dae93 203 struct ath_txq *txq;
93ef24b2 204 int sched;
93ef24b2
S
205 struct list_head list;
206 struct list_head tid_q;
5519541d 207 bool clear_ps_filter;
93ef24b2
S
208};
209
2d42efc4 210struct ath_frame_info {
56dc6336 211 struct ath_buf *bf;
2d42efc4 212 int framelen;
2d42efc4 213 enum ath9k_key_type keytype;
a75c0629 214 u8 keyix;
2d42efc4 215 u8 retries;
80b08a8d 216 u8 rtscts_rate;
2d42efc4
FF
217};
218
93ef24b2 219struct ath_buf_state {
93ef24b2 220 u8 bf_type;
9f42c2b6 221 u8 bfs_paprd;
399c6489 222 u8 ndelim;
6a0ddaef 223 u16 seqno;
9cf04dcc 224 unsigned long bfs_paprd_timestamp;
93ef24b2
S
225};
226
227struct ath_buf {
228 struct list_head list;
229 struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
230 an aggregate) */
231 struct ath_buf *bf_next; /* next subframe in the aggregate */
232 struct sk_buff *bf_mpdu; /* enclosing frame structure */
233 void *bf_desc; /* virtual addr of desc */
234 dma_addr_t bf_daddr; /* physical addr of desc */
c1739eb3 235 dma_addr_t bf_buf_addr; /* physical addr of data buffer, for DMA */
93ef24b2 236 bool bf_stale;
93ef24b2 237 struct ath_buf_state bf_state;
93ef24b2
S
238};
239
240struct ath_atx_tid {
241 struct list_head list;
56dc6336 242 struct sk_buff_head buf_q;
93ef24b2
S
243 struct ath_node *an;
244 struct ath_atx_ac *ac;
81ee13ba 245 unsigned long tx_buf[BITS_TO_LONGS(ATH_TID_MAX_BUFS)];
f9437543 246 int bar_index;
93ef24b2
S
247 u16 seq_start;
248 u16 seq_next;
249 u16 baw_size;
250 int tidno;
251 int baw_head; /* first un-acked tx buffer */
252 int baw_tail; /* next unused tx buffer slot */
253 int sched;
254 int paused;
255 u8 state;
256};
257
258struct ath_node {
a145daf7 259 struct ath_softc *sc;
7f010c93 260 struct ieee80211_sta *sta; /* station struct we're part of */
7e1e3864 261 struct ieee80211_vif *vif; /* interface with which we're associated */
de7b7604 262 struct ath_atx_tid tid[IEEE80211_NUM_TIDS];
bea843c7 263 struct ath_atx_ac ac[IEEE80211_NUM_ACS];
93ae2dd2
FF
264 int ps_key;
265
93ef24b2
S
266 u16 maxampdu;
267 u8 mpdudensity;
5519541d
FF
268
269 bool sleeping;
a145daf7
SM
270
271#if defined(CONFIG_MAC80211_DEBUGFS) && defined(CONFIG_ATH9K_DEBUGFS)
272 struct dentry *node_stat;
273#endif
93ef24b2
S
274};
275
394cf0a1
S
276#define AGGR_CLEANUP BIT(1)
277#define AGGR_ADDBA_COMPLETE BIT(2)
278#define AGGR_ADDBA_PROGRESS BIT(3)
279
394cf0a1
S
280struct ath_tx_control {
281 struct ath_txq *txq;
2d42efc4 282 struct ath_node *an;
9f42c2b6 283 u8 paprd;
36323f81 284 struct ieee80211_sta *sta;
394cf0a1
S
285};
286
394cf0a1 287#define ATH_TX_ERROR 0x01
394cf0a1 288
60f2d1d5
BG
289/**
290 * @txq_map: Index is mac80211 queue number. This is
291 * not necessarily the same as the hardware queue number
292 * (axq_qnum).
293 */
394cf0a1
S
294struct ath_tx {
295 u16 seq_no;
296 u32 txqsetup;
394cf0a1
S
297 spinlock_t txbuflock;
298 struct list_head txbuf;
299 struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
300 struct ath_descdma txdma;
bea843c7
SM
301 struct ath_txq *txq_map[IEEE80211_NUM_ACS];
302 u32 txq_max_pending[IEEE80211_NUM_ACS];
303 u16 max_aggr_framelen[IEEE80211_NUM_ACS][4][32];
394cf0a1
S
304};
305
b5c80475
FF
306struct ath_rx_edma {
307 struct sk_buff_head rx_fifo;
b5c80475
FF
308 u32 rx_fifo_hwsize;
309};
310
394cf0a1
S
311struct ath_rx {
312 u8 defant;
313 u8 rxotherant;
314 u32 *rxlink;
6995fb80 315 u32 num_pkts;
394cf0a1 316 unsigned int rxfilter;
394cf0a1
S
317 spinlock_t rxbuflock;
318 struct list_head rxbuf;
319 struct ath_descdma rxdma;
b5c80475 320 struct ath_rx_edma rx_edma[ATH9K_RX_QUEUE_MAX];
0d95521e
FF
321
322 struct sk_buff *frag;
394cf0a1
S
323};
324
325int ath_startrecv(struct ath_softc *sc);
326bool ath_stoprecv(struct ath_softc *sc);
327void ath_flushrecv(struct ath_softc *sc);
328u32 ath_calcrxfilter(struct ath_softc *sc);
329int ath_rx_init(struct ath_softc *sc, int nbufs);
330void ath_rx_cleanup(struct ath_softc *sc);
b5c80475 331int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp);
394cf0a1 332struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
ef1b6cd9
SM
333void ath_txq_lock(struct ath_softc *sc, struct ath_txq *txq);
334void ath_txq_unlock(struct ath_softc *sc, struct ath_txq *txq);
335void ath_txq_unlock_complete(struct ath_softc *sc, struct ath_txq *txq);
394cf0a1 336void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
080e1a25 337bool ath_drain_all_txq(struct ath_softc *sc, bool retry_tx);
394cf0a1
S
338void ath_draintxq(struct ath_softc *sc,
339 struct ath_txq *txq, bool retry_tx);
340void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
341void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
342void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
343int ath_tx_init(struct ath_softc *sc, int nbufs);
394cf0a1
S
344int ath_txq_update(struct ath_softc *sc, int qnum,
345 struct ath9k_tx_queue_info *q);
aa5955c3 346void ath_update_max_aggr_framelen(struct ath_softc *sc, int queue, int txop);
c52f33d0 347int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
394cf0a1
S
348 struct ath_tx_control *txctl);
349void ath_tx_tasklet(struct ath_softc *sc);
e5003249 350void ath_tx_edma_tasklet(struct ath_softc *sc);
231c3a1f
FF
351int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
352 u16 tid, u16 *ssn);
f83da965 353void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
394cf0a1
S
354void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
355
5519541d 356void ath_tx_aggr_wakeup(struct ath_softc *sc, struct ath_node *an);
042ec453
JB
357void ath_tx_aggr_sleep(struct ieee80211_sta *sta, struct ath_softc *sc,
358 struct ath_node *an);
5519541d 359
394cf0a1 360/********/
17d7904d 361/* VIFs */
394cf0a1 362/********/
f078f209 363
17d7904d 364struct ath_vif {
394cf0a1 365 int av_bslot;
aa45fe96 366 bool primary_sta_vif;
4ed96f04 367 __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
394cf0a1 368 struct ath_buf *av_bcbuf;
f078f209
LR
369};
370
394cf0a1
S
371/*******************/
372/* Beacon Handling */
373/*******************/
f078f209 374
394cf0a1
S
375/*
376 * Regardless of the number of beacons we stagger, (i.e. regardless of the
377 * number of BSSIDs) if a given beacon does not go out even after waiting this
378 * number of beacon intervals, the game's up.
379 */
c944daf4 380#define BSTUCK_THRESH 9
689e756f 381#define ATH_BCBUF 8
394cf0a1
S
382#define ATH_DEFAULT_BINTVAL 100 /* TU */
383#define ATH_DEFAULT_BMISS_LIMIT 10
384#define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
385
386struct ath_beacon_config {
9814f6b3 387 int beacon_interval;
394cf0a1
S
388 u16 listen_interval;
389 u16 dtim_period;
390 u16 bmiss_timeout;
391 u8 dtim_count;
ef4ad633 392 bool enable_beacon;
394cf0a1
S
393};
394
395struct ath_beacon {
396 enum {
397 OK, /* no change needed */
398 UPDATE, /* update pending */
399 COMMIT /* beacon sent, commit change */
400 } updateslot; /* slot time update fsm */
401
402 u32 beaconq;
403 u32 bmisscnt;
dd347f2f 404 u32 bc_tstamp;
2c3db3d5 405 struct ieee80211_vif *bslot[ATH_BCBUF];
394cf0a1
S
406 int slottime;
407 int slotupdate;
408 struct ath9k_tx_queue_info beacon_qi;
409 struct ath_descdma bdma;
410 struct ath_txq *cabq;
411 struct list_head bbuf;
ba4903f9
FF
412
413 bool tx_processed;
414 bool tx_last;
394cf0a1
S
415};
416
fb6e252f 417void ath9k_beacon_tasklet(unsigned long data);
ef4ad633
SM
418bool ath9k_allow_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
419void ath9k_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif,
420 u32 changed);
130ef6e9
SM
421void ath9k_beacon_assign_slot(struct ath_softc *sc, struct ieee80211_vif *vif);
422void ath9k_beacon_remove_slot(struct ath_softc *sc, struct ieee80211_vif *vif);
2f8e82e8 423void ath9k_set_tsfadjust(struct ath_softc *sc, struct ieee80211_vif *vif);
ef4ad633 424void ath9k_set_beacon(struct ath_softc *sc);
394cf0a1 425
ef1b6cd9
SM
426/*******************/
427/* Link Monitoring */
428/*******************/
f078f209 429
20977d3e
S
430#define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
431#define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
e36b27af
LR
432#define ATH_ANI_POLLINTERVAL_OLD 100 /* 100 ms */
433#define ATH_ANI_POLLINTERVAL_NEW 1000 /* 1000 ms */
6044474e 434#define ATH_LONG_CALINTERVAL_INT 1000 /* 1000 ms */
20977d3e
S
435#define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
436#define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
424749c7 437#define ATH_ANI_MAX_SKIP_COUNT 10
f078f209 438
ca369eb4 439#define ATH_PAPRD_TIMEOUT 100 /* msecs */
af68abad 440#define ATH_PLL_WORK_INTERVAL 100
ca369eb4 441
ef1b6cd9 442void ath_tx_complete_poll_work(struct work_struct *work);
236de514 443void ath_reset_work(struct work_struct *work);
347809fc 444void ath_hw_check(struct work_struct *work);
9eab61c2 445void ath_hw_pll_work(struct work_struct *work);
01e18918
RM
446void ath_rx_poll(unsigned long data);
447void ath_start_rx_poll(struct ath_softc *sc, u8 nbeacon);
9f42c2b6 448void ath_paprd_calibrate(struct work_struct *work);
55624204 449void ath_ani_calibrate(unsigned long data);
da0d45f7
SM
450void ath_start_ani(struct ath_softc *sc);
451void ath_stop_ani(struct ath_softc *sc);
452void ath_check_ani(struct ath_softc *sc);
ef1b6cd9
SM
453int ath_update_survey_stats(struct ath_softc *sc);
454void ath_update_survey_nf(struct ath_softc *sc, int channel);
124b979b 455void ath9k_queue_reset(struct ath_softc *sc, enum ath_reset_type type);
55624204 456
0fca65c1
S
457/**********/
458/* BTCOEX */
459/**********/
460
ac46ba43
SM
461#define ATH_DUMP_BTCOEX(_s, _val) \
462 do { \
463 len += snprintf(buf + len, size - len, \
464 "%20s : %10d\n", _s, (_val)); \
465 } while (0)
466
e6930c4b
SM
467enum bt_op_flags {
468 BT_OP_PRIORITY_DETECTED,
469 BT_OP_SCAN,
470};
471
2e20250a
LR
472struct ath_btcoex {
473 bool hw_timer_enabled;
474 spinlock_t btcoex_lock;
475 struct timer_list period_timer; /* Timer for BT period */
476 u32 bt_priority_cnt;
477 unsigned long bt_priority_time;
e6930c4b 478 unsigned long op_flags;
e08a6ace 479 int bt_stomp_type; /* Types of BT stomping */
2e20250a 480 u32 btcoex_no_stomp; /* in usec */
94ae77ea 481 u32 btcoex_period; /* in msec */
58da1318 482 u32 btscan_no_stomp; /* in usec */
7dc181c2 483 u32 duty_cycle;
6995fb80 484 u32 bt_wait_time;
e82cb03f 485 int rssi_count;
75d7839f 486 struct ath_gen_timer *no_stomp_timer; /* Timer for no BT stomping */
7dc181c2 487 struct ath_mci_profile mci;
2884561a 488 u8 stomp_audio;
2e20250a
LR
489};
490
4daa7760 491#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
5908120f
SM
492int ath9k_init_btcoex(struct ath_softc *sc);
493void ath9k_deinit_btcoex(struct ath_softc *sc);
df198b17
SM
494void ath9k_start_btcoex(struct ath_softc *sc);
495void ath9k_stop_btcoex(struct ath_softc *sc);
0fca65c1
S
496void ath9k_btcoex_timer_resume(struct ath_softc *sc);
497void ath9k_btcoex_timer_pause(struct ath_softc *sc);
56ca0dba 498void ath9k_btcoex_handle_interrupt(struct ath_softc *sc, u32 status);
c0ac53fa 499u16 ath9k_btcoex_aggr_limit(struct ath_softc *sc, u32 max_4ms_framelen);
08d4df41 500void ath9k_btcoex_stop_gen_timer(struct ath_softc *sc);
ac46ba43 501int ath9k_dump_btcoex(struct ath_softc *sc, u8 *buf, u32 size);
4daa7760
SM
502#else
503static inline int ath9k_init_btcoex(struct ath_softc *sc)
504{
505 return 0;
506}
507static inline void ath9k_deinit_btcoex(struct ath_softc *sc)
508{
509}
510static inline void ath9k_start_btcoex(struct ath_softc *sc)
511{
512}
513static inline void ath9k_stop_btcoex(struct ath_softc *sc)
514{
515}
516static inline void ath9k_btcoex_handle_interrupt(struct ath_softc *sc,
517 u32 status)
518{
519}
520static inline u16 ath9k_btcoex_aggr_limit(struct ath_softc *sc,
521 u32 max_4ms_framelen)
522{
523 return 0;
524}
08d4df41
RM
525static inline void ath9k_btcoex_stop_gen_timer(struct ath_softc *sc)
526{
527}
ac46ba43 528static inline int ath9k_dump_btcoex(struct ath_softc *sc, u8 *buf, u32 size)
4df50ca8
RM
529{
530 return 0;
531}
4daa7760 532#endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
0fca65c1 533
01c78533
MSS
534struct ath9k_wow_pattern {
535 u8 pattern_bytes[MAX_PATTERN_SIZE];
536 u8 mask_bytes[MAX_PATTERN_SIZE];
537 u32 pattern_len;
538};
539
394cf0a1
S
540/********************/
541/* LED Control */
542/********************/
f078f209 543
08fc5c1b
VN
544#define ATH_LED_PIN_DEF 1
545#define ATH_LED_PIN_9287 8
353e5019 546#define ATH_LED_PIN_9300 10
15178535 547#define ATH_LED_PIN_9485 6
1a68abb0 548#define ATH_LED_PIN_9462 4
f078f209 549
0cf55c21 550#ifdef CONFIG_MAC80211_LEDS
0fca65c1
S
551void ath_init_leds(struct ath_softc *sc);
552void ath_deinit_leds(struct ath_softc *sc);
8f176a3a 553void ath_fill_led_pin(struct ath_softc *sc);
0cf55c21
FF
554#else
555static inline void ath_init_leds(struct ath_softc *sc)
556{
557}
558
559static inline void ath_deinit_leds(struct ath_softc *sc)
8f176a3a
RM
560{
561}
562static inline void ath_fill_led_pin(struct ath_softc *sc)
0cf55c21
FF
563{
564}
565#endif
566
8da07830 567/*******************************/
102885a5 568/* Antenna diversity/combining */
8da07830
SM
569/*******************************/
570
102885a5
VT
571#define ATH_ANT_RX_CURRENT_SHIFT 4
572#define ATH_ANT_RX_MAIN_SHIFT 2
573#define ATH_ANT_RX_MASK 0x3
574
575#define ATH_ANT_DIV_COMB_SHORT_SCAN_INTR 50
576#define ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT 0x100
577#define ATH_ANT_DIV_COMB_MAX_PKTCOUNT 0x200
578#define ATH_ANT_DIV_COMB_INIT_COUNT 95
579#define ATH_ANT_DIV_COMB_MAX_COUNT 100
580#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO 30
581#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2 20
582
102885a5
VT
583#define ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA -1
584#define ATH_ANT_DIV_COMB_LNA1_DELTA_HI -4
585#define ATH_ANT_DIV_COMB_LNA1_DELTA_MID -2
586#define ATH_ANT_DIV_COMB_LNA1_DELTA_LOW 2
587
588enum ath9k_ant_div_comb_lna_conf {
589 ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2,
590 ATH_ANT_DIV_COMB_LNA2,
591 ATH_ANT_DIV_COMB_LNA1,
592 ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2,
593};
594
595struct ath_ant_comb {
596 u16 count;
597 u16 total_pkt_count;
598 bool scan;
599 bool scan_not_start;
600 int main_total_rssi;
601 int alt_total_rssi;
602 int alt_recv_cnt;
603 int main_recv_cnt;
604 int rssi_lna1;
605 int rssi_lna2;
606 int rssi_add;
607 int rssi_sub;
608 int rssi_first;
609 int rssi_second;
610 int rssi_third;
611 bool alt_good;
612 int quick_scan_cnt;
613 int main_conf;
614 enum ath9k_ant_div_comb_lna_conf first_quick_scan_conf;
615 enum ath9k_ant_div_comb_lna_conf second_quick_scan_conf;
102885a5
VT
616 bool first_ratio;
617 bool second_ratio;
618 unsigned long scan_start_time;
619};
620
8da07830
SM
621void ath_ant_comb_scan(struct ath_softc *sc, struct ath_rx_status *rs);
622void ath_ant_comb_update(struct ath_softc *sc);
623
394cf0a1
S
624/********************/
625/* Main driver core */
626/********************/
f078f209 627
394cf0a1
S
628/*
629 * Default cache line size, in bytes.
630 * Used when PCI device not fully initialized by bootrom/BIOS
631*/
632#define DEFAULT_CACHELINE 32
394cf0a1
S
633#define ATH_REGCLASSIDS_MAX 10
634#define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
da647626 635#define ATH_MAX_SW_RETRIES 30
394cf0a1 636#define ATH_CHAN_MAX 255
f1dc5600 637
394cf0a1 638#define ATH_TXPOWER_MAX 100 /* .5 dBm units */
394cf0a1
S
639#define ATH_RATE_DUMMY_MARKER 0
640
781b14a3
SM
641enum sc_op_flags {
642 SC_OP_INVALID,
643 SC_OP_BEACONS,
644 SC_OP_RXFLUSH,
781b14a3
SM
645 SC_OP_ANI_RUN,
646 SC_OP_PRIM_STA_VIF,
b74713d0 647 SC_OP_HW_RESET,
781b14a3 648};
1b04b930
S
649
650/* Powersave flags */
651#define PS_WAIT_FOR_BEACON BIT(0)
652#define PS_WAIT_FOR_CAB BIT(1)
653#define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
654#define PS_WAIT_FOR_TX_ACK BIT(3)
655#define PS_BEACON_SYNC BIT(4)
424749c7 656#define PS_WAIT_FOR_ANI BIT(5)
394cf0a1 657
545750d3 658struct ath_rate_table;
bce048d7 659
4801416c
BG
660struct ath9k_vif_iter_data {
661 const u8 *hw_macaddr; /* phy's hardware address, set
662 * before starting iteration for
663 * valid bssid mask.
664 */
665 u8 mask[ETH_ALEN]; /* bssid mask */
666 int naps; /* number of AP vifs */
667 int nmeshes; /* number of mesh vifs */
668 int nstations; /* number of station vifs */
e707549a 669 int nwds; /* number of WDS vifs */
4801416c 670 int nadhocs; /* number of adhoc vifs */
4801416c
BG
671};
672
394cf0a1
S
673struct ath_softc {
674 struct ieee80211_hw *hw;
675 struct device *dev;
c52f33d0 676
3430098a
FF
677 struct survey_info *cur_survey;
678 struct survey_info survey[ATH9K_NUM_CHANNELS];
0e2dedf9 679
394cf0a1
S
680 struct tasklet_struct intr_tq;
681 struct tasklet_struct bcon_tasklet;
cbe61d8a 682 struct ath_hw *sc_ah;
394cf0a1
S
683 void __iomem *mem;
684 int irq;
2d6a5e95 685 spinlock_t sc_serial_rw;
04717ccd 686 spinlock_t sc_pm_lock;
4bdd1e97 687 spinlock_t sc_pcu_lock;
394cf0a1 688 struct mutex mutex;
9f42c2b6 689 struct work_struct paprd_work;
347809fc 690 struct work_struct hw_check_work;
236de514 691 struct work_struct hw_reset_work;
9f42c2b6 692 struct completion paprd_complete;
394cf0a1 693
cb8d61de 694 unsigned int hw_busy_count;
781b14a3 695 unsigned long sc_flags;
cb8d61de 696
17d7904d 697 u32 intrstatus;
1b04b930 698 u16 ps_flags; /* PS_* */
17d7904d 699 u16 curtxpow;
96148326 700 bool ps_enabled;
1dbfd9d4 701 bool ps_idle;
4801416c
BG
702 short nbcnvifs;
703 short nvifs;
709ade9e 704 unsigned long ps_usecount;
394cf0a1 705
17d7904d 706 struct ath_config config;
394cf0a1
S
707 struct ath_rx rx;
708 struct ath_tx tx;
709 struct ath_beacon beacon;
394cf0a1
S
710 struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
711
0cf55c21
FF
712#ifdef CONFIG_MAC80211_LEDS
713 bool led_registered;
714 char led_name[32];
715 struct led_classdev led_cdev;
716#endif
394cf0a1 717
9ac58615
FF
718 struct ath9k_hw_cal_data caldata;
719 int last_rssi;
720
a830df07 721#ifdef CONFIG_ATH9K_DEBUGFS
17d7904d 722 struct ath9k_debug debug;
394cf0a1 723#endif
6b96f93e 724 struct ath_beacon_config cur_beacon_conf;
164ace38 725 struct delayed_work tx_complete_work;
181fb18d 726 struct delayed_work hw_pll_work;
01e18918 727 struct timer_list rx_poll_timer;
4daa7760
SM
728
729#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
2e20250a 730 struct ath_btcoex btcoex;
9e25365f 731 struct ath_mci_coex mci_coex;
3c7992e3 732 struct work_struct mci_work;
4daa7760 733#endif
5088c2f1
VT
734
735 struct ath_descdma txsdma;
102885a5
VT
736
737 struct ath_ant_comb ant_comb;
43c35284 738 u8 ant_tx, ant_rx;
8e92d3f2 739 struct dfs_pattern_detector *dfs_detector;
b11e640a 740 u32 wow_enabled;
01c78533
MSS
741
742#ifdef CONFIG_PM_SLEEP
743 atomic_t wow_got_bmiss_intr;
744 atomic_t wow_sleep_proc_intr; /* in the middle of WoW sleep ? */
745 u32 wow_intr_before_sleep;
746#endif
394cf0a1
S
747};
748
55624204 749void ath9k_tasklet(unsigned long data);
394cf0a1
S
750int ath_cabq_update(struct ath_softc *);
751
5bb12791 752static inline void ath_read_cachesize(struct ath_common *common, int *csz)
394cf0a1 753{
5bb12791 754 common->bus_ops->read_cachesize(common, csz);
394cf0a1
S
755}
756
394cf0a1 757extern struct ieee80211_ops ath9k_ops;
3e6109c5 758extern int ath9k_modparam_nohwcrypt;
9a75c2ff 759extern int led_blink;
d584747b 760extern bool is_ath9k_unloaded;
394cf0a1 761
313eb87f 762u8 ath9k_parse_mpdudensity(u8 mpdudensity);
394cf0a1 763irqreturn_t ath_isr(int irq, void *dev);
eb93e891 764int ath9k_init_device(u16 devid, struct ath_softc *sc,
5bb12791 765 const struct ath_bus_ops *bus_ops);
285f2dda 766void ath9k_deinit_device(struct ath_softc *sc);
285f2dda 767void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
43c35284 768void ath9k_reload_chainmask_settings(struct ath_softc *sc);
68a89116 769
4801416c 770bool ath9k_uses_beacons(int type);
394cf0a1 771
8e26a030 772#ifdef CONFIG_ATH9K_PCI
394cf0a1
S
773int ath_pci_init(void);
774void ath_pci_exit(void);
775#else
776static inline int ath_pci_init(void) { return 0; };
777static inline void ath_pci_exit(void) {};
f1dc5600 778#endif
f1dc5600 779
8e26a030 780#ifdef CONFIG_ATH9K_AHB
394cf0a1
S
781int ath_ahb_init(void);
782void ath_ahb_exit(void);
783#else
784static inline int ath_ahb_init(void) { return 0; };
785static inline void ath_ahb_exit(void) {};
f078f209 786#endif
394cf0a1 787
0bc0798b
GJ
788void ath9k_ps_wakeup(struct ath_softc *sc);
789void ath9k_ps_restore(struct ath_softc *sc);
8ca21f01 790
ea066d5a
MSS
791u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate);
792
0fca65c1
S
793void ath_start_rfkill_poll(struct ath_softc *sc);
794extern void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
4801416c
BG
795void ath9k_calculate_iter_data(struct ieee80211_hw *hw,
796 struct ieee80211_vif *vif,
797 struct ath9k_vif_iter_data *iter_data);
798
394cf0a1 799#endif /* ATH9K_H */
This page took 0.658876 seconds and 5 git commands to generate.