ath9k: Use proper start/stop routines for BTCOEX
[deliverable/linux.git] / drivers / net / wireless / ath / ath9k / ath9k.h
CommitLineData
f078f209 1/*
5b68138e 2 * Copyright (c) 2008-2011 Atheros Communications Inc.
f078f209
LR
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef ATH9K_H
18#define ATH9K_H
19
394cf0a1
S
20#include <linux/etherdevice.h>
21#include <linux/device.h>
a6b7a407 22#include <linux/interrupt.h>
394cf0a1 23#include <linux/leds.h>
9f42c2b6 24#include <linux/completion.h>
394cf0a1 25
394cf0a1 26#include "debug.h"
db86f07e 27#include "common.h"
7dc181c2 28#include "mci.h"
db86f07e
LR
29
30/*
31 * Header for the ath9k.ko driver core *only* -- hw code nor any other driver
32 * should rely on this file or its contents.
33 */
394cf0a1
S
34
35struct ath_node;
36
37/* Macro to expand scalars to 64-bit objects */
38
13bda122 39#define ito64(x) (sizeof(x) == 1) ? \
394cf0a1 40 (((unsigned long long int)(x)) & (0xff)) : \
13bda122 41 (sizeof(x) == 2) ? \
394cf0a1 42 (((unsigned long long int)(x)) & 0xffff) : \
13bda122 43 ((sizeof(x) == 4) ? \
394cf0a1
S
44 (((unsigned long long int)(x)) & 0xffffffff) : \
45 (unsigned long long int)(x))
46
47/* increment with wrap-around */
48#define INCR(_l, _sz) do { \
49 (_l)++; \
50 (_l) &= ((_sz) - 1); \
51 } while (0)
52
53/* decrement with wrap-around */
54#define DECR(_l, _sz) do { \
55 (_l)--; \
56 (_l) &= ((_sz) - 1); \
57 } while (0)
58
394cf0a1
S
59#define TSF_TO_TU(_h,_l) \
60 ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
61
62#define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
63
394cf0a1 64struct ath_config {
394cf0a1
S
65 u16 txpowlimit;
66 u8 cabqReadytime;
394cf0a1
S
67};
68
69/*************************/
70/* Descriptor Management */
71/*************************/
72
73#define ATH_TXBUF_RESET(_bf) do { \
a119cc49 74 (_bf)->bf_stale = false; \
394cf0a1
S
75 (_bf)->bf_lastbf = NULL; \
76 (_bf)->bf_next = NULL; \
77 memset(&((_bf)->bf_state), 0, \
78 sizeof(struct ath_buf_state)); \
79 } while (0)
80
a119cc49
S
81#define ATH_RXBUF_RESET(_bf) do { \
82 (_bf)->bf_stale = false; \
83 } while (0)
84
394cf0a1
S
85/**
86 * enum buffer_type - Buffer type flags
87 *
394cf0a1
S
88 * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
89 * @BUF_AGGR: Indicates whether the buffer can be aggregated
90 * (used in aggregation scheduling)
394cf0a1
S
91 */
92enum buffer_type {
436d0d98
MSS
93 BUF_AMPDU = BIT(0),
94 BUF_AGGR = BIT(1),
394cf0a1
S
95};
96
394cf0a1
S
97#define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
98#define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
f078f209 99
016c2177 100#define ATH_TXSTATUS_RING_SIZE 512
5088c2f1 101
c3d77696
MSS
102#define DS2PHYS(_dd, _ds) \
103 ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
104#define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
105#define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
106
394cf0a1 107struct ath_descdma {
5088c2f1 108 void *dd_desc;
17d7904d
S
109 dma_addr_t dd_desc_paddr;
110 u32 dd_desc_len;
111 struct ath_buf *dd_bufptr;
394cf0a1
S
112};
113
114int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
115 struct list_head *head, const char *name,
4adfcded 116 int nbuf, int ndesc, bool is_tx);
394cf0a1
S
117void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
118 struct list_head *head);
119
120/***********/
121/* RX / TX */
122/***********/
123
394cf0a1 124#define ATH_RXBUF 512
394cf0a1 125#define ATH_TXBUF 512
84642d6b
FF
126#define ATH_TXBUF_RESERVE 5
127#define ATH_MAX_QDEPTH (ATH_TXBUF / 4 - ATH_TXBUF_RESERVE)
394cf0a1 128#define ATH_TXMAXTRY 13
394cf0a1
S
129
130#define TID_TO_WME_AC(_tid) \
131 ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
132 (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
133 (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
134 WME_AC_VO)
135
394cf0a1
S
136#define ATH_AGGR_DELIM_SZ 4
137#define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
138/* number of delimiters for encryption padding */
139#define ATH_AGGR_ENCRYPTDELIM 10
140/* minimum h/w qdepth to be sustained to maximize aggregation */
141#define ATH_AGGR_MIN_QDEPTH 2
142#define ATH_AMPDU_SUBFRAME_DEFAULT 32
394cf0a1
S
143
144#define IEEE80211_SEQ_SEQ_SHIFT 4
145#define IEEE80211_SEQ_MAX 4096
394cf0a1
S
146#define IEEE80211_WEP_IVLEN 3
147#define IEEE80211_WEP_KIDLEN 1
148#define IEEE80211_WEP_CRCLEN 4
149#define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
150 (IEEE80211_WEP_IVLEN + \
151 IEEE80211_WEP_KIDLEN + \
152 IEEE80211_WEP_CRCLEN))
153
154/* return whether a bit at index _n in bitmap _bm is set
155 * _sz is the size of the bitmap */
156#define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
157 ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
158
159/* return block-ack bitmap index given sequence and starting sequence */
160#define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
161
156369fa
FF
162/* return the seqno for _start + _offset */
163#define ATH_BA_INDEX2SEQ(_seq, _offset) (((_seq) + (_offset)) & (IEEE80211_SEQ_MAX - 1))
164
394cf0a1
S
165/* returns delimiter padding required given the packet length */
166#define ATH_AGGR_GET_NDELIM(_len) \
39ec2997
VT
167 (((_len) >= ATH_AGGR_MINPLEN) ? 0 : \
168 DIV_ROUND_UP(ATH_AGGR_MINPLEN - (_len), ATH_AGGR_DELIM_SZ))
394cf0a1
S
169
170#define BAW_WITHIN(_start, _bawsz, _seqno) \
171 ((((_seqno) - (_start)) & 4095) < (_bawsz))
172
394cf0a1
S
173#define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
174
164ace38
SB
175#define ATH_TX_COMPLETE_POLL_INT 1000
176
394cf0a1
S
177enum ATH_AGGR_STATUS {
178 ATH_AGGR_DONE,
179 ATH_AGGR_BAW_CLOSED,
180 ATH_AGGR_LIMITED,
181};
182
e5003249 183#define ATH_TXFIFO_DEPTH 8
394cf0a1 184struct ath_txq {
60f2d1d5
BG
185 int mac80211_qnum; /* mac80211 queue number, -1 means not mac80211 Q */
186 u32 axq_qnum; /* ath9k hardware queue number */
fce041be 187 void *axq_link;
17d7904d 188 struct list_head axq_q;
394cf0a1 189 spinlock_t axq_lock;
17d7904d 190 u32 axq_depth;
4b3ba66a 191 u32 axq_ampdu_depth;
17d7904d 192 bool stopped;
164ace38 193 bool axq_tx_inprogress;
394cf0a1 194 struct list_head axq_acq;
e5003249 195 struct list_head txq_fifo[ATH_TXFIFO_DEPTH];
e5003249
VT
196 u8 txq_headidx;
197 u8 txq_tailidx;
066dae93 198 int pending_frames;
23de5dc9 199 struct sk_buff_head complete_q;
394cf0a1
S
200};
201
93ef24b2 202struct ath_atx_ac {
066dae93 203 struct ath_txq *txq;
93ef24b2 204 int sched;
93ef24b2
S
205 struct list_head list;
206 struct list_head tid_q;
5519541d 207 bool clear_ps_filter;
93ef24b2
S
208};
209
2d42efc4 210struct ath_frame_info {
56dc6336 211 struct ath_buf *bf;
2d42efc4 212 int framelen;
2d42efc4 213 enum ath9k_key_type keytype;
a75c0629 214 u8 keyix;
2d42efc4 215 u8 retries;
2d42efc4
FF
216};
217
93ef24b2 218struct ath_buf_state {
93ef24b2 219 u8 bf_type;
9f42c2b6 220 u8 bfs_paprd;
399c6489 221 u8 ndelim;
6a0ddaef 222 u16 seqno;
9cf04dcc 223 unsigned long bfs_paprd_timestamp;
93ef24b2
S
224};
225
226struct ath_buf {
227 struct list_head list;
228 struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
229 an aggregate) */
230 struct ath_buf *bf_next; /* next subframe in the aggregate */
231 struct sk_buff *bf_mpdu; /* enclosing frame structure */
232 void *bf_desc; /* virtual addr of desc */
233 dma_addr_t bf_daddr; /* physical addr of desc */
c1739eb3 234 dma_addr_t bf_buf_addr; /* physical addr of data buffer, for DMA */
93ef24b2 235 bool bf_stale;
93ef24b2 236 struct ath_buf_state bf_state;
93ef24b2
S
237};
238
239struct ath_atx_tid {
240 struct list_head list;
56dc6336 241 struct sk_buff_head buf_q;
93ef24b2
S
242 struct ath_node *an;
243 struct ath_atx_ac *ac;
81ee13ba 244 unsigned long tx_buf[BITS_TO_LONGS(ATH_TID_MAX_BUFS)];
f9437543 245 int bar_index;
93ef24b2
S
246 u16 seq_start;
247 u16 seq_next;
248 u16 baw_size;
249 int tidno;
250 int baw_head; /* first un-acked tx buffer */
251 int baw_tail; /* next unused tx buffer slot */
252 int sched;
253 int paused;
254 u8 state;
255};
256
257struct ath_node {
7f010c93
BG
258#ifdef CONFIG_ATH9K_DEBUGFS
259 struct list_head list; /* for sc->nodes */
156369fa 260#endif
7f010c93 261 struct ieee80211_sta *sta; /* station struct we're part of */
7e1e3864 262 struct ieee80211_vif *vif; /* interface with which we're associated */
93ef24b2
S
263 struct ath_atx_tid tid[WME_NUM_TID];
264 struct ath_atx_ac ac[WME_NUM_AC];
93ae2dd2
FF
265 int ps_key;
266
93ef24b2
S
267 u16 maxampdu;
268 u8 mpdudensity;
5519541d
FF
269
270 bool sleeping;
93ef24b2
S
271};
272
394cf0a1
S
273#define AGGR_CLEANUP BIT(1)
274#define AGGR_ADDBA_COMPLETE BIT(2)
275#define AGGR_ADDBA_PROGRESS BIT(3)
276
394cf0a1
S
277struct ath_tx_control {
278 struct ath_txq *txq;
2d42efc4 279 struct ath_node *an;
9f42c2b6 280 u8 paprd;
394cf0a1
S
281};
282
394cf0a1 283#define ATH_TX_ERROR 0x01
394cf0a1 284
60f2d1d5
BG
285/**
286 * @txq_map: Index is mac80211 queue number. This is
287 * not necessarily the same as the hardware queue number
288 * (axq_qnum).
289 */
394cf0a1
S
290struct ath_tx {
291 u16 seq_no;
292 u32 txqsetup;
394cf0a1
S
293 spinlock_t txbuflock;
294 struct list_head txbuf;
295 struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
296 struct ath_descdma txdma;
066dae93 297 struct ath_txq *txq_map[WME_NUM_AC];
394cf0a1
S
298};
299
b5c80475
FF
300struct ath_rx_edma {
301 struct sk_buff_head rx_fifo;
302 struct sk_buff_head rx_buffers;
303 u32 rx_fifo_hwsize;
304};
305
394cf0a1
S
306struct ath_rx {
307 u8 defant;
308 u8 rxotherant;
309 u32 *rxlink;
394cf0a1 310 unsigned int rxfilter;
394cf0a1
S
311 spinlock_t rxbuflock;
312 struct list_head rxbuf;
313 struct ath_descdma rxdma;
b5c80475
FF
314 struct ath_buf *rx_bufptr;
315 struct ath_rx_edma rx_edma[ATH9K_RX_QUEUE_MAX];
0d95521e
FF
316
317 struct sk_buff *frag;
394cf0a1
S
318};
319
320int ath_startrecv(struct ath_softc *sc);
321bool ath_stoprecv(struct ath_softc *sc);
322void ath_flushrecv(struct ath_softc *sc);
323u32 ath_calcrxfilter(struct ath_softc *sc);
324int ath_rx_init(struct ath_softc *sc, int nbufs);
325void ath_rx_cleanup(struct ath_softc *sc);
b5c80475 326int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp);
394cf0a1
S
327struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
328void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
080e1a25 329bool ath_drain_all_txq(struct ath_softc *sc, bool retry_tx);
394cf0a1
S
330void ath_draintxq(struct ath_softc *sc,
331 struct ath_txq *txq, bool retry_tx);
332void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
333void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
334void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
335int ath_tx_init(struct ath_softc *sc, int nbufs);
797fe5cb 336void ath_tx_cleanup(struct ath_softc *sc);
394cf0a1
S
337int ath_txq_update(struct ath_softc *sc, int qnum,
338 struct ath9k_tx_queue_info *q);
c52f33d0 339int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
394cf0a1
S
340 struct ath_tx_control *txctl);
341void ath_tx_tasklet(struct ath_softc *sc);
e5003249 342void ath_tx_edma_tasklet(struct ath_softc *sc);
231c3a1f
FF
343int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
344 u16 tid, u16 *ssn);
f83da965 345void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
394cf0a1
S
346void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
347
5519541d 348void ath_tx_aggr_wakeup(struct ath_softc *sc, struct ath_node *an);
042ec453
JB
349void ath_tx_aggr_sleep(struct ieee80211_sta *sta, struct ath_softc *sc,
350 struct ath_node *an);
5519541d 351
394cf0a1 352/********/
17d7904d 353/* VIFs */
394cf0a1 354/********/
f078f209 355
17d7904d 356struct ath_vif {
394cf0a1 357 int av_bslot;
4f5ef75b 358 bool is_bslot_active, primary_sta_vif;
4ed96f04 359 __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
394cf0a1 360 struct ath_buf *av_bcbuf;
f078f209
LR
361};
362
394cf0a1
S
363/*******************/
364/* Beacon Handling */
365/*******************/
f078f209 366
394cf0a1
S
367/*
368 * Regardless of the number of beacons we stagger, (i.e. regardless of the
369 * number of BSSIDs) if a given beacon does not go out even after waiting this
370 * number of beacon intervals, the game's up.
371 */
c944daf4 372#define BSTUCK_THRESH 9
4ed96f04 373#define ATH_BCBUF 4
394cf0a1
S
374#define ATH_DEFAULT_BINTVAL 100 /* TU */
375#define ATH_DEFAULT_BMISS_LIMIT 10
376#define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
377
378struct ath_beacon_config {
9814f6b3 379 int beacon_interval;
394cf0a1
S
380 u16 listen_interval;
381 u16 dtim_period;
382 u16 bmiss_timeout;
383 u8 dtim_count;
394cf0a1
S
384};
385
386struct ath_beacon {
387 enum {
388 OK, /* no change needed */
389 UPDATE, /* update pending */
390 COMMIT /* beacon sent, commit change */
391 } updateslot; /* slot time update fsm */
392
393 u32 beaconq;
394 u32 bmisscnt;
395 u32 ast_be_xmit;
dd347f2f 396 u32 bc_tstamp;
2c3db3d5 397 struct ieee80211_vif *bslot[ATH_BCBUF];
394cf0a1
S
398 int slottime;
399 int slotupdate;
400 struct ath9k_tx_queue_info beacon_qi;
401 struct ath_descdma bdma;
402 struct ath_txq *cabq;
403 struct list_head bbuf;
ba4903f9
FF
404
405 bool tx_processed;
406 bool tx_last;
394cf0a1
S
407};
408
9fc9ab0a 409void ath_beacon_tasklet(unsigned long data);
2c3db3d5 410void ath_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
9ac58615 411int ath_beacon_alloc(struct ath_softc *sc, struct ieee80211_vif *vif);
17d7904d 412void ath_beacon_return(struct ath_softc *sc, struct ath_vif *avp);
94db2936 413int ath_beaconq_config(struct ath_softc *sc);
99e4d43a 414void ath_set_beacon(struct ath_softc *sc);
014cf3bb 415void ath9k_set_beaconing_status(struct ath_softc *sc, bool status);
394cf0a1
S
416
417/*******/
418/* ANI */
419/*******/
f078f209 420
20977d3e
S
421#define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
422#define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
e36b27af
LR
423#define ATH_ANI_POLLINTERVAL_OLD 100 /* 100 ms */
424#define ATH_ANI_POLLINTERVAL_NEW 1000 /* 1000 ms */
6044474e 425#define ATH_LONG_CALINTERVAL_INT 1000 /* 1000 ms */
20977d3e
S
426#define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
427#define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
f078f209 428
ca369eb4
VT
429#define ATH_PAPRD_TIMEOUT 100 /* msecs */
430
236de514 431void ath_reset_work(struct work_struct *work);
347809fc 432void ath_hw_check(struct work_struct *work);
9eab61c2 433void ath_hw_pll_work(struct work_struct *work);
9f42c2b6 434void ath_paprd_calibrate(struct work_struct *work);
55624204 435void ath_ani_calibrate(unsigned long data);
05c0be2f 436void ath_start_ani(struct ath_common *common);
55624204 437
0fca65c1
S
438/**********/
439/* BTCOEX */
440/**********/
441
2e20250a
LR
442struct ath_btcoex {
443 bool hw_timer_enabled;
444 spinlock_t btcoex_lock;
445 struct timer_list period_timer; /* Timer for BT period */
446 u32 bt_priority_cnt;
447 unsigned long bt_priority_time;
e08a6ace 448 int bt_stomp_type; /* Types of BT stomping */
2e20250a
LR
449 u32 btcoex_no_stomp; /* in usec */
450 u32 btcoex_period; /* in usec */
58da1318 451 u32 btscan_no_stomp; /* in usec */
7dc181c2 452 u32 duty_cycle;
75d7839f 453 struct ath_gen_timer *no_stomp_timer; /* Timer for no BT stomping */
7dc181c2 454 struct ath_mci_profile mci;
2e20250a
LR
455};
456
5908120f
SM
457int ath9k_init_btcoex(struct ath_softc *sc);
458void ath9k_deinit_btcoex(struct ath_softc *sc);
df198b17
SM
459void ath9k_start_btcoex(struct ath_softc *sc);
460void ath9k_stop_btcoex(struct ath_softc *sc);
0fca65c1
S
461void ath9k_btcoex_timer_resume(struct ath_softc *sc);
462void ath9k_btcoex_timer_pause(struct ath_softc *sc);
463
394cf0a1
S
464/********************/
465/* LED Control */
466/********************/
f078f209 467
08fc5c1b
VN
468#define ATH_LED_PIN_DEF 1
469#define ATH_LED_PIN_9287 8
353e5019 470#define ATH_LED_PIN_9300 10
15178535 471#define ATH_LED_PIN_9485 6
1a68abb0 472#define ATH_LED_PIN_9462 4
f078f209 473
0cf55c21 474#ifdef CONFIG_MAC80211_LEDS
0fca65c1
S
475void ath_init_leds(struct ath_softc *sc);
476void ath_deinit_leds(struct ath_softc *sc);
0cf55c21
FF
477#else
478static inline void ath_init_leds(struct ath_softc *sc)
479{
480}
481
482static inline void ath_deinit_leds(struct ath_softc *sc)
483{
484}
485#endif
486
0fca65c1 487
102885a5
VT
488/* Antenna diversity/combining */
489#define ATH_ANT_RX_CURRENT_SHIFT 4
490#define ATH_ANT_RX_MAIN_SHIFT 2
491#define ATH_ANT_RX_MASK 0x3
492
493#define ATH_ANT_DIV_COMB_SHORT_SCAN_INTR 50
494#define ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT 0x100
495#define ATH_ANT_DIV_COMB_MAX_PKTCOUNT 0x200
496#define ATH_ANT_DIV_COMB_INIT_COUNT 95
497#define ATH_ANT_DIV_COMB_MAX_COUNT 100
498#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO 30
499#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2 20
500
102885a5
VT
501#define ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA -1
502#define ATH_ANT_DIV_COMB_LNA1_DELTA_HI -4
503#define ATH_ANT_DIV_COMB_LNA1_DELTA_MID -2
504#define ATH_ANT_DIV_COMB_LNA1_DELTA_LOW 2
505
506enum ath9k_ant_div_comb_lna_conf {
507 ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2,
508 ATH_ANT_DIV_COMB_LNA2,
509 ATH_ANT_DIV_COMB_LNA1,
510 ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2,
511};
512
513struct ath_ant_comb {
514 u16 count;
515 u16 total_pkt_count;
516 bool scan;
517 bool scan_not_start;
518 int main_total_rssi;
519 int alt_total_rssi;
520 int alt_recv_cnt;
521 int main_recv_cnt;
522 int rssi_lna1;
523 int rssi_lna2;
524 int rssi_add;
525 int rssi_sub;
526 int rssi_first;
527 int rssi_second;
528 int rssi_third;
529 bool alt_good;
530 int quick_scan_cnt;
531 int main_conf;
532 enum ath9k_ant_div_comb_lna_conf first_quick_scan_conf;
533 enum ath9k_ant_div_comb_lna_conf second_quick_scan_conf;
534 int first_bias;
535 int second_bias;
536 bool first_ratio;
537 bool second_ratio;
538 unsigned long scan_start_time;
539};
540
394cf0a1
S
541/********************/
542/* Main driver core */
543/********************/
f078f209 544
394cf0a1
S
545/*
546 * Default cache line size, in bytes.
547 * Used when PCI device not fully initialized by bootrom/BIOS
548*/
549#define DEFAULT_CACHELINE 32
394cf0a1
S
550#define ATH_REGCLASSIDS_MAX 10
551#define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
da647626 552#define ATH_MAX_SW_RETRIES 30
394cf0a1 553#define ATH_CHAN_MAX 255
f1dc5600 554
394cf0a1 555#define ATH_TXPOWER_MAX 100 /* .5 dBm units */
394cf0a1
S
556#define ATH_RATE_DUMMY_MARKER 0
557
1b04b930
S
558#define SC_OP_INVALID BIT(0)
559#define SC_OP_BEACONS BIT(1)
560#define SC_OP_RXAGGR BIT(2)
561#define SC_OP_TXAGGR BIT(3)
5ee08656 562#define SC_OP_OFFCHANNEL BIT(4)
1b04b930
S
563#define SC_OP_PREAMBLE_SHORT BIT(5)
564#define SC_OP_PROTECT_ENABLE BIT(6)
565#define SC_OP_RXFLUSH BIT(7)
566#define SC_OP_LED_ASSOCIATED BIT(8)
567#define SC_OP_LED_ON BIT(9)
1b04b930
S
568#define SC_OP_TSF_RESET BIT(11)
569#define SC_OP_BT_PRIORITY_DETECTED BIT(12)
58da1318 570#define SC_OP_BT_SCAN BIT(13)
6c3118e2 571#define SC_OP_ANI_RUN BIT(14)
d77bf3eb 572#define SC_OP_PRIM_STA_VIF BIT(15)
1b04b930
S
573
574/* Powersave flags */
575#define PS_WAIT_FOR_BEACON BIT(0)
576#define PS_WAIT_FOR_CAB BIT(1)
577#define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
578#define PS_WAIT_FOR_TX_ACK BIT(3)
579#define PS_BEACON_SYNC BIT(4)
394cf0a1 580
545750d3 581struct ath_rate_table;
bce048d7 582
4801416c
BG
583struct ath9k_vif_iter_data {
584 const u8 *hw_macaddr; /* phy's hardware address, set
585 * before starting iteration for
586 * valid bssid mask.
587 */
588 u8 mask[ETH_ALEN]; /* bssid mask */
589 int naps; /* number of AP vifs */
590 int nmeshes; /* number of mesh vifs */
591 int nstations; /* number of station vifs */
e707549a 592 int nwds; /* number of WDS vifs */
4801416c
BG
593 int nadhocs; /* number of adhoc vifs */
594 int nothers; /* number of vifs not specified above. */
595};
596
394cf0a1
S
597struct ath_softc {
598 struct ieee80211_hw *hw;
599 struct device *dev;
c52f33d0 600
0e2dedf9
JM
601 int chan_idx;
602 int chan_is_ht;
3430098a
FF
603 struct survey_info *cur_survey;
604 struct survey_info survey[ATH9K_NUM_CHANNELS];
0e2dedf9 605
394cf0a1
S
606 struct tasklet_struct intr_tq;
607 struct tasklet_struct bcon_tasklet;
cbe61d8a 608 struct ath_hw *sc_ah;
394cf0a1
S
609 void __iomem *mem;
610 int irq;
2d6a5e95 611 spinlock_t sc_serial_rw;
04717ccd 612 spinlock_t sc_pm_lock;
4bdd1e97 613 spinlock_t sc_pcu_lock;
394cf0a1 614 struct mutex mutex;
9f42c2b6 615 struct work_struct paprd_work;
347809fc 616 struct work_struct hw_check_work;
236de514 617 struct work_struct hw_reset_work;
9f42c2b6 618 struct completion paprd_complete;
394cf0a1 619
cb8d61de
FF
620 unsigned int hw_busy_count;
621
17d7904d 622 u32 intrstatus;
394cf0a1 623 u32 sc_flags; /* SC_OP_* */
1b04b930 624 u16 ps_flags; /* PS_* */
17d7904d 625 u16 curtxpow;
96148326 626 bool ps_enabled;
1dbfd9d4 627 bool ps_idle;
4801416c
BG
628 short nbcnvifs;
629 short nvifs;
709ade9e 630 unsigned long ps_usecount;
394cf0a1 631
17d7904d 632 struct ath_config config;
394cf0a1
S
633 struct ath_rx rx;
634 struct ath_tx tx;
635 struct ath_beacon beacon;
394cf0a1
S
636 struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
637
0cf55c21
FF
638#ifdef CONFIG_MAC80211_LEDS
639 bool led_registered;
640 char led_name[32];
641 struct led_classdev led_cdev;
642#endif
394cf0a1 643
9ac58615
FF
644 struct ath9k_hw_cal_data caldata;
645 int last_rssi;
646
a830df07 647#ifdef CONFIG_ATH9K_DEBUGFS
17d7904d 648 struct ath9k_debug debug;
7f010c93
BG
649 spinlock_t nodes_lock;
650 struct list_head nodes; /* basically, stations */
60f2d1d5 651 unsigned int tx_complete_poll_work_seen;
394cf0a1 652#endif
6b96f93e 653 struct ath_beacon_config cur_beacon_conf;
164ace38 654 struct delayed_work tx_complete_work;
181fb18d 655 struct delayed_work hw_pll_work;
2e20250a 656 struct ath_btcoex btcoex;
9e25365f 657 struct ath_mci_coex mci_coex;
5088c2f1
VT
658
659 struct ath_descdma txsdma;
102885a5
VT
660
661 struct ath_ant_comb ant_comb;
43c35284 662 u8 ant_tx, ant_rx;
394cf0a1
S
663};
664
55624204 665void ath9k_tasklet(unsigned long data);
394cf0a1
S
666int ath_cabq_update(struct ath_softc *);
667
5bb12791 668static inline void ath_read_cachesize(struct ath_common *common, int *csz)
394cf0a1 669{
5bb12791 670 common->bus_ops->read_cachesize(common, csz);
394cf0a1
S
671}
672
394cf0a1 673extern struct ieee80211_ops ath9k_ops;
3e6109c5 674extern int ath9k_modparam_nohwcrypt;
9a75c2ff 675extern int led_blink;
d584747b 676extern bool is_ath9k_unloaded;
394cf0a1
S
677
678irqreturn_t ath_isr(int irq, void *dev);
eb93e891 679int ath9k_init_device(u16 devid, struct ath_softc *sc,
5bb12791 680 const struct ath_bus_ops *bus_ops);
285f2dda 681void ath9k_deinit_device(struct ath_softc *sc);
285f2dda 682void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
43c35284 683void ath9k_reload_chainmask_settings(struct ath_softc *sc);
68a89116 684
4801416c 685bool ath9k_uses_beacons(int type);
394cf0a1 686
8e26a030 687#ifdef CONFIG_ATH9K_PCI
394cf0a1
S
688int ath_pci_init(void);
689void ath_pci_exit(void);
690#else
691static inline int ath_pci_init(void) { return 0; };
692static inline void ath_pci_exit(void) {};
f1dc5600 693#endif
f1dc5600 694
8e26a030 695#ifdef CONFIG_ATH9K_AHB
394cf0a1
S
696int ath_ahb_init(void);
697void ath_ahb_exit(void);
698#else
699static inline int ath_ahb_init(void) { return 0; };
700static inline void ath_ahb_exit(void) {};
f078f209 701#endif
394cf0a1 702
0bc0798b
GJ
703void ath9k_ps_wakeup(struct ath_softc *sc);
704void ath9k_ps_restore(struct ath_softc *sc);
8ca21f01 705
ea066d5a
MSS
706u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate);
707
0fca65c1
S
708void ath_start_rfkill_poll(struct ath_softc *sc);
709extern void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
4801416c
BG
710void ath9k_calculate_iter_data(struct ieee80211_hw *hw,
711 struct ieee80211_vif *vif,
712 struct ath9k_vif_iter_data *iter_data);
713
0fca65c1 714
394cf0a1 715#endif /* ATH9K_H */
This page took 0.598237 seconds and 5 git commands to generate.