ath9k: add MCI specific definitions and structures
[deliverable/linux.git] / drivers / net / wireless / ath / ath9k / ath9k.h
CommitLineData
f078f209 1/*
5b68138e 2 * Copyright (c) 2008-2011 Atheros Communications Inc.
f078f209
LR
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef ATH9K_H
18#define ATH9K_H
19
394cf0a1
S
20#include <linux/etherdevice.h>
21#include <linux/device.h>
a6b7a407 22#include <linux/interrupt.h>
394cf0a1 23#include <linux/leds.h>
9f42c2b6 24#include <linux/completion.h>
394cf0a1 25
394cf0a1 26#include "debug.h"
db86f07e 27#include "common.h"
7dc181c2 28#include "mci.h"
db86f07e
LR
29
30/*
31 * Header for the ath9k.ko driver core *only* -- hw code nor any other driver
32 * should rely on this file or its contents.
33 */
394cf0a1
S
34
35struct ath_node;
36
37/* Macro to expand scalars to 64-bit objects */
38
13bda122 39#define ito64(x) (sizeof(x) == 1) ? \
394cf0a1 40 (((unsigned long long int)(x)) & (0xff)) : \
13bda122 41 (sizeof(x) == 2) ? \
394cf0a1 42 (((unsigned long long int)(x)) & 0xffff) : \
13bda122 43 ((sizeof(x) == 4) ? \
394cf0a1
S
44 (((unsigned long long int)(x)) & 0xffffffff) : \
45 (unsigned long long int)(x))
46
47/* increment with wrap-around */
48#define INCR(_l, _sz) do { \
49 (_l)++; \
50 (_l) &= ((_sz) - 1); \
51 } while (0)
52
53/* decrement with wrap-around */
54#define DECR(_l, _sz) do { \
55 (_l)--; \
56 (_l) &= ((_sz) - 1); \
57 } while (0)
58
394cf0a1
S
59#define TSF_TO_TU(_h,_l) \
60 ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
61
62#define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
63
394cf0a1 64struct ath_config {
394cf0a1
S
65 u16 txpowlimit;
66 u8 cabqReadytime;
394cf0a1
S
67};
68
69/*************************/
70/* Descriptor Management */
71/*************************/
72
73#define ATH_TXBUF_RESET(_bf) do { \
a119cc49 74 (_bf)->bf_stale = false; \
394cf0a1
S
75 (_bf)->bf_lastbf = NULL; \
76 (_bf)->bf_next = NULL; \
77 memset(&((_bf)->bf_state), 0, \
78 sizeof(struct ath_buf_state)); \
79 } while (0)
80
a119cc49
S
81#define ATH_RXBUF_RESET(_bf) do { \
82 (_bf)->bf_stale = false; \
83 } while (0)
84
394cf0a1
S
85/**
86 * enum buffer_type - Buffer type flags
87 *
394cf0a1
S
88 * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
89 * @BUF_AGGR: Indicates whether the buffer can be aggregated
90 * (used in aggregation scheduling)
394cf0a1
S
91 */
92enum buffer_type {
436d0d98
MSS
93 BUF_AMPDU = BIT(0),
94 BUF_AGGR = BIT(1),
394cf0a1
S
95};
96
394cf0a1
S
97#define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
98#define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
f078f209 99
5088c2f1
VT
100#define ATH_TXSTATUS_RING_SIZE 64
101
c3d77696
MSS
102#define DS2PHYS(_dd, _ds) \
103 ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
104#define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
105#define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
106
394cf0a1 107struct ath_descdma {
5088c2f1 108 void *dd_desc;
17d7904d
S
109 dma_addr_t dd_desc_paddr;
110 u32 dd_desc_len;
111 struct ath_buf *dd_bufptr;
394cf0a1
S
112};
113
114int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
115 struct list_head *head, const char *name,
4adfcded 116 int nbuf, int ndesc, bool is_tx);
394cf0a1
S
117void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
118 struct list_head *head);
119
120/***********/
121/* RX / TX */
122/***********/
123
394cf0a1 124#define ATH_RXBUF 512
394cf0a1 125#define ATH_TXBUF 512
84642d6b
FF
126#define ATH_TXBUF_RESERVE 5
127#define ATH_MAX_QDEPTH (ATH_TXBUF / 4 - ATH_TXBUF_RESERVE)
394cf0a1 128#define ATH_TXMAXTRY 13
394cf0a1
S
129
130#define TID_TO_WME_AC(_tid) \
131 ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
132 (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
133 (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
134 WME_AC_VO)
135
394cf0a1
S
136#define ATH_AGGR_DELIM_SZ 4
137#define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
138/* number of delimiters for encryption padding */
139#define ATH_AGGR_ENCRYPTDELIM 10
140/* minimum h/w qdepth to be sustained to maximize aggregation */
141#define ATH_AGGR_MIN_QDEPTH 2
142#define ATH_AMPDU_SUBFRAME_DEFAULT 32
394cf0a1
S
143
144#define IEEE80211_SEQ_SEQ_SHIFT 4
145#define IEEE80211_SEQ_MAX 4096
394cf0a1
S
146#define IEEE80211_WEP_IVLEN 3
147#define IEEE80211_WEP_KIDLEN 1
148#define IEEE80211_WEP_CRCLEN 4
149#define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
150 (IEEE80211_WEP_IVLEN + \
151 IEEE80211_WEP_KIDLEN + \
152 IEEE80211_WEP_CRCLEN))
153
154/* return whether a bit at index _n in bitmap _bm is set
155 * _sz is the size of the bitmap */
156#define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
157 ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
158
159/* return block-ack bitmap index given sequence and starting sequence */
160#define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
161
162/* returns delimiter padding required given the packet length */
163#define ATH_AGGR_GET_NDELIM(_len) \
39ec2997
VT
164 (((_len) >= ATH_AGGR_MINPLEN) ? 0 : \
165 DIV_ROUND_UP(ATH_AGGR_MINPLEN - (_len), ATH_AGGR_DELIM_SZ))
394cf0a1
S
166
167#define BAW_WITHIN(_start, _bawsz, _seqno) \
168 ((((_seqno) - (_start)) & 4095) < (_bawsz))
169
394cf0a1
S
170#define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
171
164ace38
SB
172#define ATH_TX_COMPLETE_POLL_INT 1000
173
394cf0a1
S
174enum ATH_AGGR_STATUS {
175 ATH_AGGR_DONE,
176 ATH_AGGR_BAW_CLOSED,
177 ATH_AGGR_LIMITED,
178};
179
e5003249 180#define ATH_TXFIFO_DEPTH 8
394cf0a1 181struct ath_txq {
60f2d1d5
BG
182 int mac80211_qnum; /* mac80211 queue number, -1 means not mac80211 Q */
183 u32 axq_qnum; /* ath9k hardware queue number */
fce041be 184 void *axq_link;
17d7904d 185 struct list_head axq_q;
394cf0a1 186 spinlock_t axq_lock;
17d7904d 187 u32 axq_depth;
4b3ba66a 188 u32 axq_ampdu_depth;
17d7904d 189 bool stopped;
164ace38 190 bool axq_tx_inprogress;
394cf0a1 191 struct list_head axq_acq;
e5003249 192 struct list_head txq_fifo[ATH_TXFIFO_DEPTH];
e5003249
VT
193 u8 txq_headidx;
194 u8 txq_tailidx;
066dae93 195 int pending_frames;
394cf0a1
S
196};
197
93ef24b2 198struct ath_atx_ac {
066dae93 199 struct ath_txq *txq;
93ef24b2 200 int sched;
93ef24b2
S
201 struct list_head list;
202 struct list_head tid_q;
5519541d 203 bool clear_ps_filter;
93ef24b2
S
204};
205
2d42efc4 206struct ath_frame_info {
56dc6336 207 struct ath_buf *bf;
2d42efc4 208 int framelen;
2d42efc4 209 enum ath9k_key_type keytype;
a75c0629 210 u8 keyix;
2d42efc4 211 u8 retries;
2d42efc4
FF
212};
213
93ef24b2 214struct ath_buf_state {
93ef24b2 215 u8 bf_type;
9f42c2b6 216 u8 bfs_paprd;
399c6489 217 u8 ndelim;
6a0ddaef 218 u16 seqno;
9cf04dcc 219 unsigned long bfs_paprd_timestamp;
93ef24b2
S
220};
221
222struct ath_buf {
223 struct list_head list;
224 struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
225 an aggregate) */
226 struct ath_buf *bf_next; /* next subframe in the aggregate */
227 struct sk_buff *bf_mpdu; /* enclosing frame structure */
228 void *bf_desc; /* virtual addr of desc */
229 dma_addr_t bf_daddr; /* physical addr of desc */
c1739eb3 230 dma_addr_t bf_buf_addr; /* physical addr of data buffer, for DMA */
93ef24b2 231 bool bf_stale;
93ef24b2 232 struct ath_buf_state bf_state;
93ef24b2
S
233};
234
235struct ath_atx_tid {
236 struct list_head list;
56dc6336 237 struct sk_buff_head buf_q;
93ef24b2
S
238 struct ath_node *an;
239 struct ath_atx_ac *ac;
81ee13ba 240 unsigned long tx_buf[BITS_TO_LONGS(ATH_TID_MAX_BUFS)];
93ef24b2
S
241 u16 seq_start;
242 u16 seq_next;
243 u16 baw_size;
244 int tidno;
245 int baw_head; /* first un-acked tx buffer */
246 int baw_tail; /* next unused tx buffer slot */
247 int sched;
248 int paused;
249 u8 state;
250};
251
252struct ath_node {
7f010c93
BG
253#ifdef CONFIG_ATH9K_DEBUGFS
254 struct list_head list; /* for sc->nodes */
255 struct ieee80211_sta *sta; /* station struct we're part of */
7e1e3864 256 struct ieee80211_vif *vif; /* interface with which we're associated */
7f010c93 257#endif
93ef24b2
S
258 struct ath_atx_tid tid[WME_NUM_TID];
259 struct ath_atx_ac ac[WME_NUM_AC];
93ae2dd2
FF
260 int ps_key;
261
93ef24b2
S
262 u16 maxampdu;
263 u8 mpdudensity;
5519541d
FF
264
265 bool sleeping;
93ef24b2
S
266};
267
394cf0a1
S
268#define AGGR_CLEANUP BIT(1)
269#define AGGR_ADDBA_COMPLETE BIT(2)
270#define AGGR_ADDBA_PROGRESS BIT(3)
271
394cf0a1
S
272struct ath_tx_control {
273 struct ath_txq *txq;
2d42efc4 274 struct ath_node *an;
9f42c2b6 275 u8 paprd;
394cf0a1
S
276};
277
394cf0a1 278#define ATH_TX_ERROR 0x01
55797b1a 279#define ATH_TX_BAR 0x02
394cf0a1 280
60f2d1d5
BG
281/**
282 * @txq_map: Index is mac80211 queue number. This is
283 * not necessarily the same as the hardware queue number
284 * (axq_qnum).
285 */
394cf0a1
S
286struct ath_tx {
287 u16 seq_no;
288 u32 txqsetup;
394cf0a1
S
289 spinlock_t txbuflock;
290 struct list_head txbuf;
291 struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
292 struct ath_descdma txdma;
066dae93 293 struct ath_txq *txq_map[WME_NUM_AC];
394cf0a1
S
294};
295
b5c80475
FF
296struct ath_rx_edma {
297 struct sk_buff_head rx_fifo;
298 struct sk_buff_head rx_buffers;
299 u32 rx_fifo_hwsize;
300};
301
394cf0a1
S
302struct ath_rx {
303 u8 defant;
304 u8 rxotherant;
305 u32 *rxlink;
394cf0a1 306 unsigned int rxfilter;
394cf0a1
S
307 spinlock_t rxbuflock;
308 struct list_head rxbuf;
309 struct ath_descdma rxdma;
b5c80475
FF
310 struct ath_buf *rx_bufptr;
311 struct ath_rx_edma rx_edma[ATH9K_RX_QUEUE_MAX];
0d95521e
FF
312
313 struct sk_buff *frag;
394cf0a1
S
314};
315
316int ath_startrecv(struct ath_softc *sc);
317bool ath_stoprecv(struct ath_softc *sc);
318void ath_flushrecv(struct ath_softc *sc);
319u32 ath_calcrxfilter(struct ath_softc *sc);
320int ath_rx_init(struct ath_softc *sc, int nbufs);
321void ath_rx_cleanup(struct ath_softc *sc);
b5c80475 322int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp);
394cf0a1
S
323struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
324void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
080e1a25 325bool ath_drain_all_txq(struct ath_softc *sc, bool retry_tx);
394cf0a1
S
326void ath_draintxq(struct ath_softc *sc,
327 struct ath_txq *txq, bool retry_tx);
328void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
329void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
330void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
331int ath_tx_init(struct ath_softc *sc, int nbufs);
797fe5cb 332void ath_tx_cleanup(struct ath_softc *sc);
394cf0a1
S
333int ath_txq_update(struct ath_softc *sc, int qnum,
334 struct ath9k_tx_queue_info *q);
c52f33d0 335int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
394cf0a1
S
336 struct ath_tx_control *txctl);
337void ath_tx_tasklet(struct ath_softc *sc);
e5003249 338void ath_tx_edma_tasklet(struct ath_softc *sc);
231c3a1f
FF
339int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
340 u16 tid, u16 *ssn);
f83da965 341void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
394cf0a1
S
342void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
343
5519541d 344void ath_tx_aggr_wakeup(struct ath_softc *sc, struct ath_node *an);
042ec453
JB
345void ath_tx_aggr_sleep(struct ieee80211_sta *sta, struct ath_softc *sc,
346 struct ath_node *an);
5519541d 347
394cf0a1 348/********/
17d7904d 349/* VIFs */
394cf0a1 350/********/
f078f209 351
17d7904d 352struct ath_vif {
394cf0a1 353 int av_bslot;
4f5ef75b 354 bool is_bslot_active, primary_sta_vif;
4ed96f04 355 __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
394cf0a1 356 struct ath_buf *av_bcbuf;
f078f209
LR
357};
358
394cf0a1
S
359/*******************/
360/* Beacon Handling */
361/*******************/
f078f209 362
394cf0a1
S
363/*
364 * Regardless of the number of beacons we stagger, (i.e. regardless of the
365 * number of BSSIDs) if a given beacon does not go out even after waiting this
366 * number of beacon intervals, the game's up.
367 */
c944daf4 368#define BSTUCK_THRESH 9
4ed96f04 369#define ATH_BCBUF 4
394cf0a1
S
370#define ATH_DEFAULT_BINTVAL 100 /* TU */
371#define ATH_DEFAULT_BMISS_LIMIT 10
372#define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
373
374struct ath_beacon_config {
9814f6b3 375 int beacon_interval;
394cf0a1
S
376 u16 listen_interval;
377 u16 dtim_period;
378 u16 bmiss_timeout;
379 u8 dtim_count;
394cf0a1
S
380};
381
382struct ath_beacon {
383 enum {
384 OK, /* no change needed */
385 UPDATE, /* update pending */
386 COMMIT /* beacon sent, commit change */
387 } updateslot; /* slot time update fsm */
388
389 u32 beaconq;
390 u32 bmisscnt;
391 u32 ast_be_xmit;
dd347f2f 392 u32 bc_tstamp;
2c3db3d5 393 struct ieee80211_vif *bslot[ATH_BCBUF];
394cf0a1
S
394 int slottime;
395 int slotupdate;
396 struct ath9k_tx_queue_info beacon_qi;
397 struct ath_descdma bdma;
398 struct ath_txq *cabq;
399 struct list_head bbuf;
ba4903f9
FF
400
401 bool tx_processed;
402 bool tx_last;
394cf0a1
S
403};
404
9fc9ab0a 405void ath_beacon_tasklet(unsigned long data);
2c3db3d5 406void ath_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
9ac58615 407int ath_beacon_alloc(struct ath_softc *sc, struct ieee80211_vif *vif);
17d7904d 408void ath_beacon_return(struct ath_softc *sc, struct ath_vif *avp);
94db2936 409int ath_beaconq_config(struct ath_softc *sc);
99e4d43a 410void ath_set_beacon(struct ath_softc *sc);
014cf3bb 411void ath9k_set_beaconing_status(struct ath_softc *sc, bool status);
394cf0a1
S
412
413/*******/
414/* ANI */
415/*******/
f078f209 416
20977d3e
S
417#define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
418#define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
e36b27af
LR
419#define ATH_ANI_POLLINTERVAL_OLD 100 /* 100 ms */
420#define ATH_ANI_POLLINTERVAL_NEW 1000 /* 1000 ms */
6044474e 421#define ATH_LONG_CALINTERVAL_INT 1000 /* 1000 ms */
20977d3e
S
422#define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
423#define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
f078f209 424
ca369eb4
VT
425#define ATH_PAPRD_TIMEOUT 100 /* msecs */
426
236de514 427void ath_reset_work(struct work_struct *work);
347809fc 428void ath_hw_check(struct work_struct *work);
9eab61c2 429void ath_hw_pll_work(struct work_struct *work);
9f42c2b6 430void ath_paprd_calibrate(struct work_struct *work);
55624204 431void ath_ani_calibrate(unsigned long data);
05c0be2f 432void ath_start_ani(struct ath_common *common);
55624204 433
0fca65c1
S
434/**********/
435/* BTCOEX */
436/**********/
437
2e20250a
LR
438struct ath_btcoex {
439 bool hw_timer_enabled;
440 spinlock_t btcoex_lock;
441 struct timer_list period_timer; /* Timer for BT period */
442 u32 bt_priority_cnt;
443 unsigned long bt_priority_time;
e08a6ace 444 int bt_stomp_type; /* Types of BT stomping */
2e20250a
LR
445 u32 btcoex_no_stomp; /* in usec */
446 u32 btcoex_period; /* in usec */
58da1318 447 u32 btscan_no_stomp; /* in usec */
7dc181c2 448 u32 duty_cycle;
75d7839f 449 struct ath_gen_timer *no_stomp_timer; /* Timer for no BT stomping */
7dc181c2 450 struct ath_mci_profile mci;
2e20250a
LR
451};
452
0fca65c1
S
453int ath_init_btcoex_timer(struct ath_softc *sc);
454void ath9k_btcoex_timer_resume(struct ath_softc *sc);
455void ath9k_btcoex_timer_pause(struct ath_softc *sc);
456
394cf0a1
S
457/********************/
458/* LED Control */
459/********************/
f078f209 460
08fc5c1b
VN
461#define ATH_LED_PIN_DEF 1
462#define ATH_LED_PIN_9287 8
353e5019 463#define ATH_LED_PIN_9300 10
15178535 464#define ATH_LED_PIN_9485 6
1a68abb0 465#define ATH_LED_PIN_9462 4
f078f209 466
0cf55c21 467#ifdef CONFIG_MAC80211_LEDS
0fca65c1
S
468void ath_init_leds(struct ath_softc *sc);
469void ath_deinit_leds(struct ath_softc *sc);
0cf55c21
FF
470#else
471static inline void ath_init_leds(struct ath_softc *sc)
472{
473}
474
475static inline void ath_deinit_leds(struct ath_softc *sc)
476{
477}
478#endif
479
0fca65c1 480
102885a5
VT
481/* Antenna diversity/combining */
482#define ATH_ANT_RX_CURRENT_SHIFT 4
483#define ATH_ANT_RX_MAIN_SHIFT 2
484#define ATH_ANT_RX_MASK 0x3
485
486#define ATH_ANT_DIV_COMB_SHORT_SCAN_INTR 50
487#define ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT 0x100
488#define ATH_ANT_DIV_COMB_MAX_PKTCOUNT 0x200
489#define ATH_ANT_DIV_COMB_INIT_COUNT 95
490#define ATH_ANT_DIV_COMB_MAX_COUNT 100
491#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO 30
492#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2 20
493
102885a5
VT
494#define ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA -1
495#define ATH_ANT_DIV_COMB_LNA1_DELTA_HI -4
496#define ATH_ANT_DIV_COMB_LNA1_DELTA_MID -2
497#define ATH_ANT_DIV_COMB_LNA1_DELTA_LOW 2
498
499enum ath9k_ant_div_comb_lna_conf {
500 ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2,
501 ATH_ANT_DIV_COMB_LNA2,
502 ATH_ANT_DIV_COMB_LNA1,
503 ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2,
504};
505
506struct ath_ant_comb {
507 u16 count;
508 u16 total_pkt_count;
509 bool scan;
510 bool scan_not_start;
511 int main_total_rssi;
512 int alt_total_rssi;
513 int alt_recv_cnt;
514 int main_recv_cnt;
515 int rssi_lna1;
516 int rssi_lna2;
517 int rssi_add;
518 int rssi_sub;
519 int rssi_first;
520 int rssi_second;
521 int rssi_third;
522 bool alt_good;
523 int quick_scan_cnt;
524 int main_conf;
525 enum ath9k_ant_div_comb_lna_conf first_quick_scan_conf;
526 enum ath9k_ant_div_comb_lna_conf second_quick_scan_conf;
527 int first_bias;
528 int second_bias;
529 bool first_ratio;
530 bool second_ratio;
531 unsigned long scan_start_time;
532};
533
394cf0a1
S
534/********************/
535/* Main driver core */
536/********************/
f078f209 537
394cf0a1
S
538/*
539 * Default cache line size, in bytes.
540 * Used when PCI device not fully initialized by bootrom/BIOS
541*/
542#define DEFAULT_CACHELINE 32
394cf0a1
S
543#define ATH_REGCLASSIDS_MAX 10
544#define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
545#define ATH_MAX_SW_RETRIES 10
546#define ATH_CHAN_MAX 255
f1dc5600 547
394cf0a1 548#define ATH_TXPOWER_MAX 100 /* .5 dBm units */
394cf0a1
S
549#define ATH_RATE_DUMMY_MARKER 0
550
1b04b930
S
551#define SC_OP_INVALID BIT(0)
552#define SC_OP_BEACONS BIT(1)
553#define SC_OP_RXAGGR BIT(2)
554#define SC_OP_TXAGGR BIT(3)
5ee08656 555#define SC_OP_OFFCHANNEL BIT(4)
1b04b930
S
556#define SC_OP_PREAMBLE_SHORT BIT(5)
557#define SC_OP_PROTECT_ENABLE BIT(6)
558#define SC_OP_RXFLUSH BIT(7)
559#define SC_OP_LED_ASSOCIATED BIT(8)
560#define SC_OP_LED_ON BIT(9)
1b04b930
S
561#define SC_OP_TSF_RESET BIT(11)
562#define SC_OP_BT_PRIORITY_DETECTED BIT(12)
58da1318 563#define SC_OP_BT_SCAN BIT(13)
6c3118e2 564#define SC_OP_ANI_RUN BIT(14)
d77bf3eb 565#define SC_OP_PRIM_STA_VIF BIT(15)
1b04b930
S
566
567/* Powersave flags */
568#define PS_WAIT_FOR_BEACON BIT(0)
569#define PS_WAIT_FOR_CAB BIT(1)
570#define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
571#define PS_WAIT_FOR_TX_ACK BIT(3)
572#define PS_BEACON_SYNC BIT(4)
394cf0a1 573
545750d3 574struct ath_rate_table;
bce048d7 575
4801416c
BG
576struct ath9k_vif_iter_data {
577 const u8 *hw_macaddr; /* phy's hardware address, set
578 * before starting iteration for
579 * valid bssid mask.
580 */
581 u8 mask[ETH_ALEN]; /* bssid mask */
582 int naps; /* number of AP vifs */
583 int nmeshes; /* number of mesh vifs */
584 int nstations; /* number of station vifs */
e707549a 585 int nwds; /* number of WDS vifs */
4801416c
BG
586 int nadhocs; /* number of adhoc vifs */
587 int nothers; /* number of vifs not specified above. */
588};
589
394cf0a1
S
590struct ath_softc {
591 struct ieee80211_hw *hw;
592 struct device *dev;
c52f33d0 593
0e2dedf9
JM
594 int chan_idx;
595 int chan_is_ht;
3430098a
FF
596 struct survey_info *cur_survey;
597 struct survey_info survey[ATH9K_NUM_CHANNELS];
0e2dedf9 598
394cf0a1
S
599 struct tasklet_struct intr_tq;
600 struct tasklet_struct bcon_tasklet;
cbe61d8a 601 struct ath_hw *sc_ah;
394cf0a1
S
602 void __iomem *mem;
603 int irq;
2d6a5e95 604 spinlock_t sc_serial_rw;
04717ccd 605 spinlock_t sc_pm_lock;
4bdd1e97 606 spinlock_t sc_pcu_lock;
394cf0a1 607 struct mutex mutex;
9f42c2b6 608 struct work_struct paprd_work;
347809fc 609 struct work_struct hw_check_work;
236de514 610 struct work_struct hw_reset_work;
9f42c2b6 611 struct completion paprd_complete;
394cf0a1 612
cb8d61de
FF
613 unsigned int hw_busy_count;
614
17d7904d 615 u32 intrstatus;
394cf0a1 616 u32 sc_flags; /* SC_OP_* */
1b04b930 617 u16 ps_flags; /* PS_* */
17d7904d 618 u16 curtxpow;
96148326 619 bool ps_enabled;
1dbfd9d4 620 bool ps_idle;
4801416c
BG
621 short nbcnvifs;
622 short nvifs;
709ade9e 623 unsigned long ps_usecount;
394cf0a1 624
17d7904d 625 struct ath_config config;
394cf0a1
S
626 struct ath_rx rx;
627 struct ath_tx tx;
628 struct ath_beacon beacon;
394cf0a1
S
629 struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
630
0cf55c21
FF
631#ifdef CONFIG_MAC80211_LEDS
632 bool led_registered;
633 char led_name[32];
634 struct led_classdev led_cdev;
635#endif
394cf0a1 636
9ac58615
FF
637 struct ath9k_hw_cal_data caldata;
638 int last_rssi;
639
a830df07 640#ifdef CONFIG_ATH9K_DEBUGFS
17d7904d 641 struct ath9k_debug debug;
7f010c93
BG
642 spinlock_t nodes_lock;
643 struct list_head nodes; /* basically, stations */
60f2d1d5 644 unsigned int tx_complete_poll_work_seen;
394cf0a1 645#endif
6b96f93e 646 struct ath_beacon_config cur_beacon_conf;
164ace38 647 struct delayed_work tx_complete_work;
181fb18d 648 struct delayed_work hw_pll_work;
2e20250a 649 struct ath_btcoex btcoex;
5088c2f1
VT
650
651 struct ath_descdma txsdma;
102885a5
VT
652
653 struct ath_ant_comb ant_comb;
43c35284 654 u8 ant_tx, ant_rx;
394cf0a1
S
655};
656
55624204 657void ath9k_tasklet(unsigned long data);
394cf0a1
S
658int ath_cabq_update(struct ath_softc *);
659
5bb12791 660static inline void ath_read_cachesize(struct ath_common *common, int *csz)
394cf0a1 661{
5bb12791 662 common->bus_ops->read_cachesize(common, csz);
394cf0a1
S
663}
664
394cf0a1 665extern struct ieee80211_ops ath9k_ops;
3e6109c5 666extern int ath9k_modparam_nohwcrypt;
9a75c2ff 667extern int led_blink;
d584747b 668extern bool is_ath9k_unloaded;
394cf0a1
S
669
670irqreturn_t ath_isr(int irq, void *dev);
eb93e891 671int ath9k_init_device(u16 devid, struct ath_softc *sc,
5bb12791 672 const struct ath_bus_ops *bus_ops);
285f2dda 673void ath9k_deinit_device(struct ath_softc *sc);
285f2dda 674void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
43c35284 675void ath9k_reload_chainmask_settings(struct ath_softc *sc);
68a89116 676
68a89116 677void ath_radio_disable(struct ath_softc *sc, struct ieee80211_hw *hw);
4801416c 678bool ath9k_uses_beacons(int type);
394cf0a1 679
8e26a030 680#ifdef CONFIG_ATH9K_PCI
394cf0a1
S
681int ath_pci_init(void);
682void ath_pci_exit(void);
683#else
684static inline int ath_pci_init(void) { return 0; };
685static inline void ath_pci_exit(void) {};
f1dc5600 686#endif
f1dc5600 687
8e26a030 688#ifdef CONFIG_ATH9K_AHB
394cf0a1
S
689int ath_ahb_init(void);
690void ath_ahb_exit(void);
691#else
692static inline int ath_ahb_init(void) { return 0; };
693static inline void ath_ahb_exit(void) {};
f078f209 694#endif
394cf0a1 695
0bc0798b
GJ
696void ath9k_ps_wakeup(struct ath_softc *sc);
697void ath9k_ps_restore(struct ath_softc *sc);
8ca21f01 698
ea066d5a
MSS
699u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate);
700
0fca65c1
S
701void ath_start_rfkill_poll(struct ath_softc *sc);
702extern void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
4801416c
BG
703void ath9k_calculate_iter_data(struct ieee80211_hw *hw,
704 struct ieee80211_vif *vif,
705 struct ath9k_vif_iter_data *iter_data);
706
0fca65c1 707
394cf0a1 708#endif /* ATH9K_H */
This page took 0.980399 seconds and 5 git commands to generate.