ath9k: Print LNA combining mode during init
[deliverable/linux.git] / drivers / net / wireless / ath / ath9k / ath9k.h
CommitLineData
f078f209 1/*
5b68138e 2 * Copyright (c) 2008-2011 Atheros Communications Inc.
f078f209
LR
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef ATH9K_H
18#define ATH9K_H
19
394cf0a1
S
20#include <linux/etherdevice.h>
21#include <linux/device.h>
a6b7a407 22#include <linux/interrupt.h>
394cf0a1 23#include <linux/leds.h>
9f42c2b6 24#include <linux/completion.h>
394cf0a1 25
394cf0a1 26#include "debug.h"
db86f07e 27#include "common.h"
7dc181c2 28#include "mci.h"
8e92d3f2 29#include "dfs.h"
db86f07e
LR
30
31/*
32 * Header for the ath9k.ko driver core *only* -- hw code nor any other driver
33 * should rely on this file or its contents.
34 */
394cf0a1
S
35
36struct ath_node;
37
38/* Macro to expand scalars to 64-bit objects */
39
13bda122 40#define ito64(x) (sizeof(x) == 1) ? \
394cf0a1 41 (((unsigned long long int)(x)) & (0xff)) : \
13bda122 42 (sizeof(x) == 2) ? \
394cf0a1 43 (((unsigned long long int)(x)) & 0xffff) : \
13bda122 44 ((sizeof(x) == 4) ? \
394cf0a1
S
45 (((unsigned long long int)(x)) & 0xffffffff) : \
46 (unsigned long long int)(x))
47
48/* increment with wrap-around */
49#define INCR(_l, _sz) do { \
50 (_l)++; \
51 (_l) &= ((_sz) - 1); \
52 } while (0)
53
54/* decrement with wrap-around */
55#define DECR(_l, _sz) do { \
56 (_l)--; \
57 (_l) &= ((_sz) - 1); \
58 } while (0)
59
394cf0a1
S
60#define TSF_TO_TU(_h,_l) \
61 ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
62
63#define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
64
394cf0a1 65struct ath_config {
394cf0a1
S
66 u16 txpowlimit;
67 u8 cabqReadytime;
394cf0a1
S
68};
69
70/*************************/
71/* Descriptor Management */
72/*************************/
73
74#define ATH_TXBUF_RESET(_bf) do { \
a119cc49 75 (_bf)->bf_stale = false; \
394cf0a1
S
76 (_bf)->bf_lastbf = NULL; \
77 (_bf)->bf_next = NULL; \
78 memset(&((_bf)->bf_state), 0, \
79 sizeof(struct ath_buf_state)); \
80 } while (0)
81
a119cc49
S
82#define ATH_RXBUF_RESET(_bf) do { \
83 (_bf)->bf_stale = false; \
84 } while (0)
85
394cf0a1
S
86/**
87 * enum buffer_type - Buffer type flags
88 *
394cf0a1
S
89 * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
90 * @BUF_AGGR: Indicates whether the buffer can be aggregated
91 * (used in aggregation scheduling)
394cf0a1
S
92 */
93enum buffer_type {
436d0d98
MSS
94 BUF_AMPDU = BIT(0),
95 BUF_AGGR = BIT(1),
394cf0a1
S
96};
97
394cf0a1
S
98#define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
99#define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
f078f209 100
016c2177 101#define ATH_TXSTATUS_RING_SIZE 512
5088c2f1 102
c3d77696
MSS
103#define DS2PHYS(_dd, _ds) \
104 ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
105#define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
106#define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
107
394cf0a1 108struct ath_descdma {
5088c2f1 109 void *dd_desc;
17d7904d
S
110 dma_addr_t dd_desc_paddr;
111 u32 dd_desc_len;
394cf0a1
S
112};
113
114int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
115 struct list_head *head, const char *name,
4adfcded 116 int nbuf, int ndesc, bool is_tx);
394cf0a1
S
117
118/***********/
119/* RX / TX */
120/***********/
121
394cf0a1 122#define ATH_RXBUF 512
394cf0a1 123#define ATH_TXBUF 512
84642d6b
FF
124#define ATH_TXBUF_RESERVE 5
125#define ATH_MAX_QDEPTH (ATH_TXBUF / 4 - ATH_TXBUF_RESERVE)
394cf0a1 126#define ATH_TXMAXTRY 13
394cf0a1
S
127
128#define TID_TO_WME_AC(_tid) \
bea843c7
SM
129 ((((_tid) == 0) || ((_tid) == 3)) ? IEEE80211_AC_BE : \
130 (((_tid) == 1) || ((_tid) == 2)) ? IEEE80211_AC_BK : \
131 (((_tid) == 4) || ((_tid) == 5)) ? IEEE80211_AC_VI : \
132 IEEE80211_AC_VO)
394cf0a1 133
394cf0a1
S
134#define ATH_AGGR_DELIM_SZ 4
135#define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
136/* number of delimiters for encryption padding */
137#define ATH_AGGR_ENCRYPTDELIM 10
138/* minimum h/w qdepth to be sustained to maximize aggregation */
139#define ATH_AGGR_MIN_QDEPTH 2
140#define ATH_AMPDU_SUBFRAME_DEFAULT 32
394cf0a1
S
141
142#define IEEE80211_SEQ_SEQ_SHIFT 4
143#define IEEE80211_SEQ_MAX 4096
394cf0a1
S
144#define IEEE80211_WEP_IVLEN 3
145#define IEEE80211_WEP_KIDLEN 1
146#define IEEE80211_WEP_CRCLEN 4
147#define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
148 (IEEE80211_WEP_IVLEN + \
149 IEEE80211_WEP_KIDLEN + \
150 IEEE80211_WEP_CRCLEN))
151
152/* return whether a bit at index _n in bitmap _bm is set
153 * _sz is the size of the bitmap */
154#define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
155 ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
156
157/* return block-ack bitmap index given sequence and starting sequence */
158#define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
159
156369fa
FF
160/* return the seqno for _start + _offset */
161#define ATH_BA_INDEX2SEQ(_seq, _offset) (((_seq) + (_offset)) & (IEEE80211_SEQ_MAX - 1))
162
394cf0a1
S
163/* returns delimiter padding required given the packet length */
164#define ATH_AGGR_GET_NDELIM(_len) \
39ec2997
VT
165 (((_len) >= ATH_AGGR_MINPLEN) ? 0 : \
166 DIV_ROUND_UP(ATH_AGGR_MINPLEN - (_len), ATH_AGGR_DELIM_SZ))
394cf0a1
S
167
168#define BAW_WITHIN(_start, _bawsz, _seqno) \
169 ((((_seqno) - (_start)) & 4095) < (_bawsz))
170
394cf0a1
S
171#define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
172
365d2ebc
SM
173#define IS_CCK_RATE(rate) ((rate >= 0x18) && (rate <= 0x1e))
174
164ace38
SB
175#define ATH_TX_COMPLETE_POLL_INT 1000
176
394cf0a1
S
177enum ATH_AGGR_STATUS {
178 ATH_AGGR_DONE,
179 ATH_AGGR_BAW_CLOSED,
180 ATH_AGGR_LIMITED,
181};
182
e5003249 183#define ATH_TXFIFO_DEPTH 8
394cf0a1 184struct ath_txq {
60f2d1d5
BG
185 int mac80211_qnum; /* mac80211 queue number, -1 means not mac80211 Q */
186 u32 axq_qnum; /* ath9k hardware queue number */
fce041be 187 void *axq_link;
17d7904d 188 struct list_head axq_q;
394cf0a1 189 spinlock_t axq_lock;
17d7904d 190 u32 axq_depth;
4b3ba66a 191 u32 axq_ampdu_depth;
17d7904d 192 bool stopped;
164ace38 193 bool axq_tx_inprogress;
394cf0a1 194 struct list_head axq_acq;
e5003249 195 struct list_head txq_fifo[ATH_TXFIFO_DEPTH];
e5003249
VT
196 u8 txq_headidx;
197 u8 txq_tailidx;
066dae93 198 int pending_frames;
23de5dc9 199 struct sk_buff_head complete_q;
394cf0a1
S
200};
201
93ef24b2 202struct ath_atx_ac {
066dae93 203 struct ath_txq *txq;
93ef24b2 204 int sched;
93ef24b2
S
205 struct list_head list;
206 struct list_head tid_q;
5519541d 207 bool clear_ps_filter;
93ef24b2
S
208};
209
2d42efc4 210struct ath_frame_info {
56dc6336 211 struct ath_buf *bf;
2d42efc4 212 int framelen;
2d42efc4 213 enum ath9k_key_type keytype;
a75c0629 214 u8 keyix;
2d42efc4 215 u8 retries;
80b08a8d 216 u8 rtscts_rate;
2d42efc4
FF
217};
218
93ef24b2 219struct ath_buf_state {
93ef24b2 220 u8 bf_type;
9f42c2b6 221 u8 bfs_paprd;
399c6489 222 u8 ndelim;
6a0ddaef 223 u16 seqno;
9cf04dcc 224 unsigned long bfs_paprd_timestamp;
93ef24b2
S
225};
226
227struct ath_buf {
228 struct list_head list;
229 struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
230 an aggregate) */
231 struct ath_buf *bf_next; /* next subframe in the aggregate */
232 struct sk_buff *bf_mpdu; /* enclosing frame structure */
233 void *bf_desc; /* virtual addr of desc */
234 dma_addr_t bf_daddr; /* physical addr of desc */
c1739eb3 235 dma_addr_t bf_buf_addr; /* physical addr of data buffer, for DMA */
93ef24b2 236 bool bf_stale;
79acac07 237 struct ieee80211_tx_rate rates[4];
93ef24b2 238 struct ath_buf_state bf_state;
93ef24b2
S
239};
240
241struct ath_atx_tid {
242 struct list_head list;
56dc6336 243 struct sk_buff_head buf_q;
93ef24b2
S
244 struct ath_node *an;
245 struct ath_atx_ac *ac;
81ee13ba 246 unsigned long tx_buf[BITS_TO_LONGS(ATH_TID_MAX_BUFS)];
f9437543 247 int bar_index;
93ef24b2
S
248 u16 seq_start;
249 u16 seq_next;
250 u16 baw_size;
251 int tidno;
252 int baw_head; /* first un-acked tx buffer */
253 int baw_tail; /* next unused tx buffer slot */
08c96abd
FF
254 bool sched;
255 bool paused;
256 bool active;
93ef24b2
S
257};
258
259struct ath_node {
a145daf7 260 struct ath_softc *sc;
7f010c93 261 struct ieee80211_sta *sta; /* station struct we're part of */
7e1e3864 262 struct ieee80211_vif *vif; /* interface with which we're associated */
de7b7604 263 struct ath_atx_tid tid[IEEE80211_NUM_TIDS];
bea843c7 264 struct ath_atx_ac ac[IEEE80211_NUM_ACS];
93ae2dd2
FF
265 int ps_key;
266
93ef24b2
S
267 u16 maxampdu;
268 u8 mpdudensity;
5519541d
FF
269
270 bool sleeping;
a145daf7
SM
271
272#if defined(CONFIG_MAC80211_DEBUGFS) && defined(CONFIG_ATH9K_DEBUGFS)
273 struct dentry *node_stat;
274#endif
93ef24b2
S
275};
276
394cf0a1
S
277struct ath_tx_control {
278 struct ath_txq *txq;
2d42efc4 279 struct ath_node *an;
9f42c2b6 280 u8 paprd;
36323f81 281 struct ieee80211_sta *sta;
394cf0a1
S
282};
283
394cf0a1 284#define ATH_TX_ERROR 0x01
394cf0a1 285
60f2d1d5
BG
286/**
287 * @txq_map: Index is mac80211 queue number. This is
288 * not necessarily the same as the hardware queue number
289 * (axq_qnum).
290 */
394cf0a1
S
291struct ath_tx {
292 u16 seq_no;
293 u32 txqsetup;
394cf0a1
S
294 spinlock_t txbuflock;
295 struct list_head txbuf;
296 struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
297 struct ath_descdma txdma;
bea843c7 298 struct ath_txq *txq_map[IEEE80211_NUM_ACS];
f2c7a793 299 struct ath_txq *uapsdq;
bea843c7
SM
300 u32 txq_max_pending[IEEE80211_NUM_ACS];
301 u16 max_aggr_framelen[IEEE80211_NUM_ACS][4][32];
394cf0a1
S
302};
303
b5c80475
FF
304struct ath_rx_edma {
305 struct sk_buff_head rx_fifo;
b5c80475
FF
306 u32 rx_fifo_hwsize;
307};
308
394cf0a1
S
309struct ath_rx {
310 u8 defant;
311 u8 rxotherant;
723e7113 312 bool discard_next;
394cf0a1 313 u32 *rxlink;
6995fb80 314 u32 num_pkts;
394cf0a1 315 unsigned int rxfilter;
394cf0a1
S
316 struct list_head rxbuf;
317 struct ath_descdma rxdma;
b5c80475 318 struct ath_rx_edma rx_edma[ATH9K_RX_QUEUE_MAX];
0d95521e
FF
319
320 struct sk_buff *frag;
21fbbca3
CL
321
322 u32 ampdu_ref;
394cf0a1
S
323};
324
325int ath_startrecv(struct ath_softc *sc);
326bool ath_stoprecv(struct ath_softc *sc);
394cf0a1
S
327u32 ath_calcrxfilter(struct ath_softc *sc);
328int ath_rx_init(struct ath_softc *sc, int nbufs);
329void ath_rx_cleanup(struct ath_softc *sc);
b5c80475 330int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp);
394cf0a1 331struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
ef1b6cd9
SM
332void ath_txq_lock(struct ath_softc *sc, struct ath_txq *txq);
333void ath_txq_unlock(struct ath_softc *sc, struct ath_txq *txq);
334void ath_txq_unlock_complete(struct ath_softc *sc, struct ath_txq *txq);
394cf0a1 335void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
1381559b
FF
336bool ath_drain_all_txq(struct ath_softc *sc);
337void ath_draintxq(struct ath_softc *sc, struct ath_txq *txq);
394cf0a1
S
338void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
339void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
340void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
341int ath_tx_init(struct ath_softc *sc, int nbufs);
394cf0a1
S
342int ath_txq_update(struct ath_softc *sc, int qnum,
343 struct ath9k_tx_queue_info *q);
aa5955c3 344void ath_update_max_aggr_framelen(struct ath_softc *sc, int queue, int txop);
c52f33d0 345int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
394cf0a1 346 struct ath_tx_control *txctl);
59505c02
FF
347void ath_tx_cabq(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
348 struct sk_buff *skb);
394cf0a1 349void ath_tx_tasklet(struct ath_softc *sc);
e5003249 350void ath_tx_edma_tasklet(struct ath_softc *sc);
231c3a1f
FF
351int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
352 u16 tid, u16 *ssn);
f83da965 353void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
394cf0a1
S
354void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
355
5519541d 356void ath_tx_aggr_wakeup(struct ath_softc *sc, struct ath_node *an);
042ec453
JB
357void ath_tx_aggr_sleep(struct ieee80211_sta *sta, struct ath_softc *sc,
358 struct ath_node *an);
86a22acf
FF
359void ath9k_release_buffered_frames(struct ieee80211_hw *hw,
360 struct ieee80211_sta *sta,
361 u16 tids, int nframes,
362 enum ieee80211_frame_release_type reason,
363 bool more_data);
5519541d 364
394cf0a1 365/********/
17d7904d 366/* VIFs */
394cf0a1 367/********/
f078f209 368
17d7904d 369struct ath_vif {
394cf0a1 370 int av_bslot;
aa45fe96 371 bool primary_sta_vif;
4ed96f04 372 __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
394cf0a1 373 struct ath_buf *av_bcbuf;
f078f209
LR
374};
375
394cf0a1
S
376/*******************/
377/* Beacon Handling */
378/*******************/
f078f209 379
394cf0a1
S
380/*
381 * Regardless of the number of beacons we stagger, (i.e. regardless of the
382 * number of BSSIDs) if a given beacon does not go out even after waiting this
383 * number of beacon intervals, the game's up.
384 */
c944daf4 385#define BSTUCK_THRESH 9
689e756f 386#define ATH_BCBUF 8
394cf0a1
S
387#define ATH_DEFAULT_BINTVAL 100 /* TU */
388#define ATH_DEFAULT_BMISS_LIMIT 10
389#define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
390
391struct ath_beacon_config {
9814f6b3 392 int beacon_interval;
394cf0a1
S
393 u16 listen_interval;
394 u16 dtim_period;
395 u16 bmiss_timeout;
396 u8 dtim_count;
ef4ad633 397 bool enable_beacon;
1a6404a1 398 bool ibss_creator;
394cf0a1
S
399};
400
401struct ath_beacon {
402 enum {
403 OK, /* no change needed */
404 UPDATE, /* update pending */
405 COMMIT /* beacon sent, commit change */
406 } updateslot; /* slot time update fsm */
407
408 u32 beaconq;
409 u32 bmisscnt;
dd347f2f 410 u32 bc_tstamp;
2c3db3d5 411 struct ieee80211_vif *bslot[ATH_BCBUF];
394cf0a1
S
412 int slottime;
413 int slotupdate;
414 struct ath9k_tx_queue_info beacon_qi;
415 struct ath_descdma bdma;
416 struct ath_txq *cabq;
417 struct list_head bbuf;
ba4903f9
FF
418
419 bool tx_processed;
420 bool tx_last;
394cf0a1
S
421};
422
fb6e252f 423void ath9k_beacon_tasklet(unsigned long data);
ef4ad633
SM
424bool ath9k_allow_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
425void ath9k_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif,
426 u32 changed);
130ef6e9
SM
427void ath9k_beacon_assign_slot(struct ath_softc *sc, struct ieee80211_vif *vif);
428void ath9k_beacon_remove_slot(struct ath_softc *sc, struct ieee80211_vif *vif);
2f8e82e8 429void ath9k_set_tsfadjust(struct ath_softc *sc, struct ieee80211_vif *vif);
ef4ad633 430void ath9k_set_beacon(struct ath_softc *sc);
394cf0a1 431
ef1b6cd9
SM
432/*******************/
433/* Link Monitoring */
434/*******************/
f078f209 435
20977d3e
S
436#define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
437#define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
e36b27af
LR
438#define ATH_ANI_POLLINTERVAL_OLD 100 /* 100 ms */
439#define ATH_ANI_POLLINTERVAL_NEW 1000 /* 1000 ms */
6044474e 440#define ATH_LONG_CALINTERVAL_INT 1000 /* 1000 ms */
20977d3e
S
441#define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
442#define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
424749c7 443#define ATH_ANI_MAX_SKIP_COUNT 10
f078f209 444
ca369eb4 445#define ATH_PAPRD_TIMEOUT 100 /* msecs */
af68abad 446#define ATH_PLL_WORK_INTERVAL 100
ca369eb4 447
ef1b6cd9 448void ath_tx_complete_poll_work(struct work_struct *work);
236de514 449void ath_reset_work(struct work_struct *work);
347809fc 450void ath_hw_check(struct work_struct *work);
9eab61c2 451void ath_hw_pll_work(struct work_struct *work);
01e18918
RM
452void ath_rx_poll(unsigned long data);
453void ath_start_rx_poll(struct ath_softc *sc, u8 nbeacon);
9f42c2b6 454void ath_paprd_calibrate(struct work_struct *work);
55624204 455void ath_ani_calibrate(unsigned long data);
da0d45f7
SM
456void ath_start_ani(struct ath_softc *sc);
457void ath_stop_ani(struct ath_softc *sc);
458void ath_check_ani(struct ath_softc *sc);
ef1b6cd9
SM
459int ath_update_survey_stats(struct ath_softc *sc);
460void ath_update_survey_nf(struct ath_softc *sc, int channel);
124b979b 461void ath9k_queue_reset(struct ath_softc *sc, enum ath_reset_type type);
55624204 462
0fca65c1
S
463/**********/
464/* BTCOEX */
465/**********/
466
ac46ba43
SM
467#define ATH_DUMP_BTCOEX(_s, _val) \
468 do { \
469 len += snprintf(buf + len, size - len, \
470 "%20s : %10d\n", _s, (_val)); \
471 } while (0)
472
e6930c4b
SM
473enum bt_op_flags {
474 BT_OP_PRIORITY_DETECTED,
475 BT_OP_SCAN,
476};
477
2e20250a
LR
478struct ath_btcoex {
479 bool hw_timer_enabled;
480 spinlock_t btcoex_lock;
481 struct timer_list period_timer; /* Timer for BT period */
482 u32 bt_priority_cnt;
483 unsigned long bt_priority_time;
e6930c4b 484 unsigned long op_flags;
e08a6ace 485 int bt_stomp_type; /* Types of BT stomping */
2e20250a 486 u32 btcoex_no_stomp; /* in usec */
94ae77ea 487 u32 btcoex_period; /* in msec */
58da1318 488 u32 btscan_no_stomp; /* in usec */
7dc181c2 489 u32 duty_cycle;
6995fb80 490 u32 bt_wait_time;
e82cb03f 491 int rssi_count;
75d7839f 492 struct ath_gen_timer *no_stomp_timer; /* Timer for no BT stomping */
7dc181c2 493 struct ath_mci_profile mci;
2884561a 494 u8 stomp_audio;
2e20250a
LR
495};
496
4daa7760 497#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
5908120f
SM
498int ath9k_init_btcoex(struct ath_softc *sc);
499void ath9k_deinit_btcoex(struct ath_softc *sc);
df198b17
SM
500void ath9k_start_btcoex(struct ath_softc *sc);
501void ath9k_stop_btcoex(struct ath_softc *sc);
0fca65c1
S
502void ath9k_btcoex_timer_resume(struct ath_softc *sc);
503void ath9k_btcoex_timer_pause(struct ath_softc *sc);
56ca0dba 504void ath9k_btcoex_handle_interrupt(struct ath_softc *sc, u32 status);
c0ac53fa 505u16 ath9k_btcoex_aggr_limit(struct ath_softc *sc, u32 max_4ms_framelen);
08d4df41 506void ath9k_btcoex_stop_gen_timer(struct ath_softc *sc);
ac46ba43 507int ath9k_dump_btcoex(struct ath_softc *sc, u8 *buf, u32 size);
4daa7760
SM
508#else
509static inline int ath9k_init_btcoex(struct ath_softc *sc)
510{
511 return 0;
512}
513static inline void ath9k_deinit_btcoex(struct ath_softc *sc)
514{
515}
516static inline void ath9k_start_btcoex(struct ath_softc *sc)
517{
518}
519static inline void ath9k_stop_btcoex(struct ath_softc *sc)
520{
521}
522static inline void ath9k_btcoex_handle_interrupt(struct ath_softc *sc,
523 u32 status)
524{
525}
526static inline u16 ath9k_btcoex_aggr_limit(struct ath_softc *sc,
527 u32 max_4ms_framelen)
528{
529 return 0;
530}
08d4df41
RM
531static inline void ath9k_btcoex_stop_gen_timer(struct ath_softc *sc)
532{
533}
ac46ba43 534static inline int ath9k_dump_btcoex(struct ath_softc *sc, u8 *buf, u32 size)
4df50ca8
RM
535{
536 return 0;
537}
4daa7760 538#endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
0fca65c1 539
01c78533
MSS
540struct ath9k_wow_pattern {
541 u8 pattern_bytes[MAX_PATTERN_SIZE];
542 u8 mask_bytes[MAX_PATTERN_SIZE];
543 u32 pattern_len;
544};
545
394cf0a1
S
546/********************/
547/* LED Control */
548/********************/
f078f209 549
08fc5c1b
VN
550#define ATH_LED_PIN_DEF 1
551#define ATH_LED_PIN_9287 8
353e5019 552#define ATH_LED_PIN_9300 10
15178535 553#define ATH_LED_PIN_9485 6
1a68abb0 554#define ATH_LED_PIN_9462 4
f078f209 555
0cf55c21 556#ifdef CONFIG_MAC80211_LEDS
0fca65c1
S
557void ath_init_leds(struct ath_softc *sc);
558void ath_deinit_leds(struct ath_softc *sc);
8f176a3a 559void ath_fill_led_pin(struct ath_softc *sc);
0cf55c21
FF
560#else
561static inline void ath_init_leds(struct ath_softc *sc)
562{
563}
564
565static inline void ath_deinit_leds(struct ath_softc *sc)
8f176a3a
RM
566{
567}
568static inline void ath_fill_led_pin(struct ath_softc *sc)
0cf55c21
FF
569{
570}
571#endif
572
8da07830 573/*******************************/
102885a5 574/* Antenna diversity/combining */
8da07830
SM
575/*******************************/
576
102885a5
VT
577#define ATH_ANT_RX_CURRENT_SHIFT 4
578#define ATH_ANT_RX_MAIN_SHIFT 2
579#define ATH_ANT_RX_MASK 0x3
580
581#define ATH_ANT_DIV_COMB_SHORT_SCAN_INTR 50
582#define ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT 0x100
583#define ATH_ANT_DIV_COMB_MAX_PKTCOUNT 0x200
584#define ATH_ANT_DIV_COMB_INIT_COUNT 95
585#define ATH_ANT_DIV_COMB_MAX_COUNT 100
586#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO 30
587#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2 20
588
102885a5
VT
589#define ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA -1
590#define ATH_ANT_DIV_COMB_LNA1_DELTA_HI -4
591#define ATH_ANT_DIV_COMB_LNA1_DELTA_MID -2
592#define ATH_ANT_DIV_COMB_LNA1_DELTA_LOW 2
593
102885a5
VT
594struct ath_ant_comb {
595 u16 count;
596 u16 total_pkt_count;
597 bool scan;
598 bool scan_not_start;
599 int main_total_rssi;
600 int alt_total_rssi;
601 int alt_recv_cnt;
602 int main_recv_cnt;
603 int rssi_lna1;
604 int rssi_lna2;
605 int rssi_add;
606 int rssi_sub;
607 int rssi_first;
608 int rssi_second;
609 int rssi_third;
610 bool alt_good;
611 int quick_scan_cnt;
3fbaf4c5 612 enum ath9k_ant_div_comb_lna_conf main_conf;
102885a5
VT
613 enum ath9k_ant_div_comb_lna_conf first_quick_scan_conf;
614 enum ath9k_ant_div_comb_lna_conf second_quick_scan_conf;
102885a5
VT
615 bool first_ratio;
616 bool second_ratio;
617 unsigned long scan_start_time;
618};
619
8da07830
SM
620void ath_ant_comb_scan(struct ath_softc *sc, struct ath_rx_status *rs);
621void ath_ant_comb_update(struct ath_softc *sc);
622
394cf0a1
S
623/********************/
624/* Main driver core */
625/********************/
f078f209 626
9b60b64b 627#define ATH9K_PCI_CUS198 0x0001
e861ef52 628#define ATH9K_PCI_CUS230 0x0002
12eea640 629#define ATH9K_PCI_CUS217 0x0004
fca3c21d 630#define ATH9K_PCI_WOW 0x0008
9b60b64b 631
394cf0a1
S
632/*
633 * Default cache line size, in bytes.
634 * Used when PCI device not fully initialized by bootrom/BIOS
635*/
636#define DEFAULT_CACHELINE 32
394cf0a1
S
637#define ATH_REGCLASSIDS_MAX 10
638#define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
da647626 639#define ATH_MAX_SW_RETRIES 30
394cf0a1 640#define ATH_CHAN_MAX 255
f1dc5600 641
394cf0a1 642#define ATH_TXPOWER_MAX 100 /* .5 dBm units */
394cf0a1
S
643#define ATH_RATE_DUMMY_MARKER 0
644
781b14a3
SM
645enum sc_op_flags {
646 SC_OP_INVALID,
647 SC_OP_BEACONS,
781b14a3
SM
648 SC_OP_ANI_RUN,
649 SC_OP_PRIM_STA_VIF,
b74713d0 650 SC_OP_HW_RESET,
73900cb0 651 SC_OP_SCANNING,
781b14a3 652};
1b04b930
S
653
654/* Powersave flags */
655#define PS_WAIT_FOR_BEACON BIT(0)
656#define PS_WAIT_FOR_CAB BIT(1)
657#define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
658#define PS_WAIT_FOR_TX_ACK BIT(3)
659#define PS_BEACON_SYNC BIT(4)
424749c7 660#define PS_WAIT_FOR_ANI BIT(5)
394cf0a1 661
545750d3 662struct ath_rate_table;
bce048d7 663
4801416c 664struct ath9k_vif_iter_data {
ab11bb28 665 u8 hw_macaddr[ETH_ALEN]; /* address of the first vif */
4801416c 666 u8 mask[ETH_ALEN]; /* bssid mask */
ab11bb28
FF
667 bool has_hw_macaddr;
668
4801416c
BG
669 int naps; /* number of AP vifs */
670 int nmeshes; /* number of mesh vifs */
671 int nstations; /* number of station vifs */
e707549a 672 int nwds; /* number of WDS vifs */
4801416c 673 int nadhocs; /* number of adhoc vifs */
4801416c
BG
674};
675
e93d083f
SW
676/* enum spectral_mode:
677 *
678 * @SPECTRAL_DISABLED: spectral mode is disabled
679 * @SPECTRAL_BACKGROUND: hardware sends samples when it is not busy with
680 * something else.
681 * @SPECTRAL_MANUAL: spectral scan is enabled, triggering for samples
682 * is performed manually.
683 * @SPECTRAL_CHANSCAN: Like manual, but also triggered when changing channels
684 * during a channel scan.
685 */
686enum spectral_mode {
687 SPECTRAL_DISABLED = 0,
688 SPECTRAL_BACKGROUND,
689 SPECTRAL_MANUAL,
690 SPECTRAL_CHANSCAN,
691};
692
394cf0a1
S
693struct ath_softc {
694 struct ieee80211_hw *hw;
695 struct device *dev;
c52f33d0 696
3430098a
FF
697 struct survey_info *cur_survey;
698 struct survey_info survey[ATH9K_NUM_CHANNELS];
0e2dedf9 699
394cf0a1
S
700 struct tasklet_struct intr_tq;
701 struct tasklet_struct bcon_tasklet;
cbe61d8a 702 struct ath_hw *sc_ah;
394cf0a1
S
703 void __iomem *mem;
704 int irq;
2d6a5e95 705 spinlock_t sc_serial_rw;
04717ccd 706 spinlock_t sc_pm_lock;
4bdd1e97 707 spinlock_t sc_pcu_lock;
394cf0a1 708 struct mutex mutex;
9f42c2b6 709 struct work_struct paprd_work;
347809fc 710 struct work_struct hw_check_work;
236de514 711 struct work_struct hw_reset_work;
9f42c2b6 712 struct completion paprd_complete;
394cf0a1 713
cb8d61de 714 unsigned int hw_busy_count;
781b14a3 715 unsigned long sc_flags;
9b60b64b 716 unsigned long driver_data;
cb8d61de 717
17d7904d 718 u32 intrstatus;
1b04b930 719 u16 ps_flags; /* PS_* */
17d7904d 720 u16 curtxpow;
96148326 721 bool ps_enabled;
1dbfd9d4 722 bool ps_idle;
4801416c
BG
723 short nbcnvifs;
724 short nvifs;
709ade9e 725 unsigned long ps_usecount;
394cf0a1 726
17d7904d 727 struct ath_config config;
394cf0a1
S
728 struct ath_rx rx;
729 struct ath_tx tx;
730 struct ath_beacon beacon;
394cf0a1
S
731 struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
732
0cf55c21
FF
733#ifdef CONFIG_MAC80211_LEDS
734 bool led_registered;
735 char led_name[32];
736 struct led_classdev led_cdev;
737#endif
394cf0a1 738
9ac58615
FF
739 struct ath9k_hw_cal_data caldata;
740 int last_rssi;
741
a830df07 742#ifdef CONFIG_ATH9K_DEBUGFS
17d7904d 743 struct ath9k_debug debug;
394cf0a1 744#endif
6b96f93e 745 struct ath_beacon_config cur_beacon_conf;
164ace38 746 struct delayed_work tx_complete_work;
181fb18d 747 struct delayed_work hw_pll_work;
01e18918 748 struct timer_list rx_poll_timer;
4daa7760
SM
749
750#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
2e20250a 751 struct ath_btcoex btcoex;
9e25365f 752 struct ath_mci_coex mci_coex;
3c7992e3 753 struct work_struct mci_work;
4daa7760 754#endif
5088c2f1
VT
755
756 struct ath_descdma txsdma;
102885a5
VT
757
758 struct ath_ant_comb ant_comb;
43c35284 759 u8 ant_tx, ant_rx;
8e92d3f2 760 struct dfs_pattern_detector *dfs_detector;
b11e640a 761 u32 wow_enabled;
e93d083f
SW
762 /* relay(fs) channel for spectral scan */
763 struct rchan *rfs_chan_spec_scan;
764 enum spectral_mode spectral_mode;
04ccd4a1 765 struct ath_spec_scan spec_config;
01c78533
MSS
766
767#ifdef CONFIG_PM_SLEEP
768 atomic_t wow_got_bmiss_intr;
769 atomic_t wow_sleep_proc_intr; /* in the middle of WoW sleep ? */
770 u32 wow_intr_before_sleep;
771#endif
394cf0a1
S
772};
773
e93d083f
SW
774#define SPECTRAL_SCAN_BITMASK 0x10
775/* Radar info packet format, used for DFS and spectral formats. */
776struct ath_radar_info {
777 u8 pulse_length_pri;
778 u8 pulse_length_ext;
779 u8 pulse_bw_info;
780} __packed;
781
782/* The HT20 spectral data has 4 bytes of additional information at it's end.
783 *
784 * [7:0]: all bins {max_magnitude[1:0], bitmap_weight[5:0]}
785 * [7:0]: all bins max_magnitude[9:2]
786 * [7:0]: all bins {max_index[5:0], max_magnitude[11:10]}
787 * [3:0]: max_exp (shift amount to size max bin to 8-bit unsigned)
788 */
789struct ath_ht20_mag_info {
790 u8 all_bins[3];
791 u8 max_exp;
792} __packed;
793
794#define SPECTRAL_HT20_NUM_BINS 56
795
796/* WARNING: don't actually use this struct! MAC may vary the amount of
797 * data by -1/+2. This struct is for reference only.
798 */
799struct ath_ht20_fft_packet {
800 u8 data[SPECTRAL_HT20_NUM_BINS];
801 struct ath_ht20_mag_info mag_info;
802 struct ath_radar_info radar_info;
803} __packed;
804
805#define SPECTRAL_HT20_TOTAL_DATA_LEN (sizeof(struct ath_ht20_fft_packet))
806
807/* Dynamic 20/40 mode:
808 *
809 * [7:0]: lower bins {max_magnitude[1:0], bitmap_weight[5:0]}
810 * [7:0]: lower bins max_magnitude[9:2]
811 * [7:0]: lower bins {max_index[5:0], max_magnitude[11:10]}
812 * [7:0]: upper bins {max_magnitude[1:0], bitmap_weight[5:0]}
813 * [7:0]: upper bins max_magnitude[9:2]
814 * [7:0]: upper bins {max_index[5:0], max_magnitude[11:10]}
815 * [3:0]: max_exp (shift amount to size max bin to 8-bit unsigned)
816 */
817struct ath_ht20_40_mag_info {
818 u8 lower_bins[3];
819 u8 upper_bins[3];
820 u8 max_exp;
821} __packed;
822
823#define SPECTRAL_HT20_40_NUM_BINS 128
824
825/* WARNING: don't actually use this struct! MAC may vary the amount of
826 * data. This struct is for reference only.
827 */
828struct ath_ht20_40_fft_packet {
829 u8 data[SPECTRAL_HT20_40_NUM_BINS];
830 struct ath_ht20_40_mag_info mag_info;
831 struct ath_radar_info radar_info;
832} __packed;
833
834
835#define SPECTRAL_HT20_40_TOTAL_DATA_LEN (sizeof(struct ath_ht20_40_fft_packet))
836
837/* grabs the max magnitude from the all/upper/lower bins */
838static inline u16 spectral_max_magnitude(u8 *bins)
839{
840 return (bins[0] & 0xc0) >> 6 |
841 (bins[1] & 0xff) << 2 |
842 (bins[2] & 0x03) << 10;
843}
844
845/* return the max magnitude from the all/upper/lower bins */
846static inline u8 spectral_max_index(u8 *bins)
847{
848 s8 m = (bins[2] & 0xfc) >> 2;
849
850 /* TODO: this still doesn't always report the right values ... */
851 if (m > 32)
852 m |= 0xe0;
853 else
854 m &= ~0xe0;
855
856 return m + 29;
857}
858
859/* return the bitmap weight from the all/upper/lower bins */
860static inline u8 spectral_bitmap_weight(u8 *bins)
861{
862 return bins[0] & 0x3f;
863}
864
865/* FFT sample format given to userspace via debugfs.
866 *
867 * Please keep the type/length at the front position and change
868 * other fields after adding another sample type
869 *
870 * TODO: this might need rework when switching to nl80211-based
871 * interface.
872 */
873enum ath_fft_sample_type {
4ab0b0aa 874 ATH_FFT_SAMPLE_HT20 = 1,
e93d083f
SW
875};
876
877struct fft_sample_tlv {
878 u8 type; /* see ath_fft_sample */
12824374 879 __be16 length;
e93d083f
SW
880 /* type dependent data follows */
881} __packed;
882
883struct fft_sample_ht20 {
884 struct fft_sample_tlv tlv;
885
4ab0b0aa 886 u8 max_exp;
e93d083f 887
12824374 888 __be16 freq;
e93d083f
SW
889 s8 rssi;
890 s8 noise;
891
12824374 892 __be16 max_magnitude;
e93d083f
SW
893 u8 max_index;
894 u8 bitmap_weight;
895
12824374 896 __be64 tsf;
e93d083f 897
4ab0b0aa 898 u8 data[SPECTRAL_HT20_NUM_BINS];
e93d083f
SW
899} __packed;
900
55624204 901void ath9k_tasklet(unsigned long data);
394cf0a1
S
902int ath_cabq_update(struct ath_softc *);
903
5bb12791 904static inline void ath_read_cachesize(struct ath_common *common, int *csz)
394cf0a1 905{
5bb12791 906 common->bus_ops->read_cachesize(common, csz);
394cf0a1
S
907}
908
394cf0a1 909extern struct ieee80211_ops ath9k_ops;
3e6109c5 910extern int ath9k_modparam_nohwcrypt;
9a75c2ff 911extern int led_blink;
d584747b 912extern bool is_ath9k_unloaded;
394cf0a1 913
313eb87f 914u8 ath9k_parse_mpdudensity(u8 mpdudensity);
394cf0a1 915irqreturn_t ath_isr(int irq, void *dev);
eb93e891 916int ath9k_init_device(u16 devid, struct ath_softc *sc,
5bb12791 917 const struct ath_bus_ops *bus_ops);
285f2dda 918void ath9k_deinit_device(struct ath_softc *sc);
285f2dda 919void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
43c35284 920void ath9k_reload_chainmask_settings(struct ath_softc *sc);
68a89116 921
4801416c 922bool ath9k_uses_beacons(int type);
e93d083f
SW
923void ath9k_spectral_scan_trigger(struct ieee80211_hw *hw);
924int ath9k_spectral_scan_config(struct ieee80211_hw *hw,
925 enum spectral_mode spectral_mode);
926
394cf0a1 927
8e26a030 928#ifdef CONFIG_ATH9K_PCI
394cf0a1
S
929int ath_pci_init(void);
930void ath_pci_exit(void);
931#else
932static inline int ath_pci_init(void) { return 0; };
933static inline void ath_pci_exit(void) {};
f1dc5600 934#endif
f1dc5600 935
8e26a030 936#ifdef CONFIG_ATH9K_AHB
394cf0a1
S
937int ath_ahb_init(void);
938void ath_ahb_exit(void);
939#else
940static inline int ath_ahb_init(void) { return 0; };
941static inline void ath_ahb_exit(void) {};
f078f209 942#endif
394cf0a1 943
0bc0798b
GJ
944void ath9k_ps_wakeup(struct ath_softc *sc);
945void ath9k_ps_restore(struct ath_softc *sc);
8ca21f01 946
ea066d5a
MSS
947u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate);
948
0fca65c1
S
949void ath_start_rfkill_poll(struct ath_softc *sc);
950extern void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
4801416c
BG
951void ath9k_calculate_iter_data(struct ieee80211_hw *hw,
952 struct ieee80211_vif *vif,
953 struct ath9k_vif_iter_data *iter_data);
954
394cf0a1 955#endif /* ATH9K_H */
This page took 0.750546 seconds and 5 git commands to generate.