ath9k_hw: simplify channel flags
[deliverable/linux.git] / drivers / net / wireless / ath / ath9k / init.c
CommitLineData
55624204 1/*
5b68138e 2 * Copyright (c) 2008-2011 Atheros Communications Inc.
55624204
S
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
516304b0
JP
17#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
18
b7f080cf 19#include <linux/dma-mapping.h>
5a0e3ad6 20#include <linux/slab.h>
6fb1b1e1 21#include <linux/ath9k_platform.h>
9d9779e7 22#include <linux/module.h>
e93d083f 23#include <linux/relay.h>
b0a1ae97 24#include <net/ieee80211_radiotap.h>
5a0e3ad6 25
55624204
S
26#include "ath9k.h"
27
ab5c4f71
GJ
28struct ath9k_eeprom_ctx {
29 struct completion complete;
30 struct ath_hw *ah;
31};
32
55624204
S
33static char *dev_info = "ath9k";
34
35MODULE_AUTHOR("Atheros Communications");
36MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
37MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
38MODULE_LICENSE("Dual BSD/GPL");
39
40static unsigned int ath9k_debug = ATH_DBG_DEFAULT;
41module_param_named(debug, ath9k_debug, uint, 0);
42MODULE_PARM_DESC(debug, "Debugging mask");
43
3e6109c5
JL
44int ath9k_modparam_nohwcrypt;
45module_param_named(nohwcrypt, ath9k_modparam_nohwcrypt, int, 0444);
55624204
S
46MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption");
47
93dbbcc4 48int led_blink;
9a75c2ff
VN
49module_param_named(blink, led_blink, int, 0444);
50MODULE_PARM_DESC(blink, "Enable LED blink on activity");
51
8f5dcb1c
VT
52static int ath9k_btcoex_enable;
53module_param_named(btcoex_enable, ath9k_btcoex_enable, int, 0444);
54MODULE_PARM_DESC(btcoex_enable, "Enable wifi-BT coexistence");
55
63081305
SM
56static int ath9k_bt_ant_diversity;
57module_param_named(bt_ant_diversity, ath9k_bt_ant_diversity, int, 0444);
58MODULE_PARM_DESC(bt_ant_diversity, "Enable WLAN/BT RX antenna diversity");
e09f2dc7 59
d584747b 60bool is_ath9k_unloaded;
55624204
S
61/* We use the hw_value as an index into our private channel structure */
62
63#define CHAN2G(_freq, _idx) { \
b1c1d000 64 .band = IEEE80211_BAND_2GHZ, \
55624204
S
65 .center_freq = (_freq), \
66 .hw_value = (_idx), \
67 .max_power = 20, \
68}
69
70#define CHAN5G(_freq, _idx) { \
71 .band = IEEE80211_BAND_5GHZ, \
72 .center_freq = (_freq), \
73 .hw_value = (_idx), \
74 .max_power = 20, \
75}
76
77/* Some 2 GHz radios are actually tunable on 2312-2732
78 * on 5 MHz steps, we support the channels which we know
79 * we have calibration data for all cards though to make
80 * this static */
f209f529 81static const struct ieee80211_channel ath9k_2ghz_chantable[] = {
55624204
S
82 CHAN2G(2412, 0), /* Channel 1 */
83 CHAN2G(2417, 1), /* Channel 2 */
84 CHAN2G(2422, 2), /* Channel 3 */
85 CHAN2G(2427, 3), /* Channel 4 */
86 CHAN2G(2432, 4), /* Channel 5 */
87 CHAN2G(2437, 5), /* Channel 6 */
88 CHAN2G(2442, 6), /* Channel 7 */
89 CHAN2G(2447, 7), /* Channel 8 */
90 CHAN2G(2452, 8), /* Channel 9 */
91 CHAN2G(2457, 9), /* Channel 10 */
92 CHAN2G(2462, 10), /* Channel 11 */
93 CHAN2G(2467, 11), /* Channel 12 */
94 CHAN2G(2472, 12), /* Channel 13 */
95 CHAN2G(2484, 13), /* Channel 14 */
96};
97
98/* Some 5 GHz radios are actually tunable on XXXX-YYYY
99 * on 5 MHz steps, we support the channels which we know
100 * we have calibration data for all cards though to make
101 * this static */
f209f529 102static const struct ieee80211_channel ath9k_5ghz_chantable[] = {
55624204
S
103 /* _We_ call this UNII 1 */
104 CHAN5G(5180, 14), /* Channel 36 */
105 CHAN5G(5200, 15), /* Channel 40 */
106 CHAN5G(5220, 16), /* Channel 44 */
107 CHAN5G(5240, 17), /* Channel 48 */
108 /* _We_ call this UNII 2 */
109 CHAN5G(5260, 18), /* Channel 52 */
110 CHAN5G(5280, 19), /* Channel 56 */
111 CHAN5G(5300, 20), /* Channel 60 */
112 CHAN5G(5320, 21), /* Channel 64 */
113 /* _We_ call this "Middle band" */
114 CHAN5G(5500, 22), /* Channel 100 */
115 CHAN5G(5520, 23), /* Channel 104 */
116 CHAN5G(5540, 24), /* Channel 108 */
117 CHAN5G(5560, 25), /* Channel 112 */
118 CHAN5G(5580, 26), /* Channel 116 */
119 CHAN5G(5600, 27), /* Channel 120 */
120 CHAN5G(5620, 28), /* Channel 124 */
121 CHAN5G(5640, 29), /* Channel 128 */
122 CHAN5G(5660, 30), /* Channel 132 */
123 CHAN5G(5680, 31), /* Channel 136 */
124 CHAN5G(5700, 32), /* Channel 140 */
125 /* _We_ call this UNII 3 */
126 CHAN5G(5745, 33), /* Channel 149 */
127 CHAN5G(5765, 34), /* Channel 153 */
128 CHAN5G(5785, 35), /* Channel 157 */
129 CHAN5G(5805, 36), /* Channel 161 */
130 CHAN5G(5825, 37), /* Channel 165 */
131};
132
133/* Atheros hardware rate code addition for short premble */
134#define SHPCHECK(__hw_rate, __flags) \
135 ((__flags & IEEE80211_RATE_SHORT_PREAMBLE) ? (__hw_rate | 0x04 ) : 0)
136
137#define RATE(_bitrate, _hw_rate, _flags) { \
138 .bitrate = (_bitrate), \
139 .flags = (_flags), \
140 .hw_value = (_hw_rate), \
141 .hw_value_short = (SHPCHECK(_hw_rate, _flags)) \
142}
143
144static struct ieee80211_rate ath9k_legacy_rates[] = {
145 RATE(10, 0x1b, 0),
146 RATE(20, 0x1a, IEEE80211_RATE_SHORT_PREAMBLE),
147 RATE(55, 0x19, IEEE80211_RATE_SHORT_PREAMBLE),
148 RATE(110, 0x18, IEEE80211_RATE_SHORT_PREAMBLE),
67a55330
SW
149 RATE(60, 0x0b, (IEEE80211_RATE_SUPPORTS_5MHZ |
150 IEEE80211_RATE_SUPPORTS_10MHZ)),
151 RATE(90, 0x0f, (IEEE80211_RATE_SUPPORTS_5MHZ |
152 IEEE80211_RATE_SUPPORTS_10MHZ)),
153 RATE(120, 0x0a, (IEEE80211_RATE_SUPPORTS_5MHZ |
154 IEEE80211_RATE_SUPPORTS_10MHZ)),
155 RATE(180, 0x0e, (IEEE80211_RATE_SUPPORTS_5MHZ |
156 IEEE80211_RATE_SUPPORTS_10MHZ)),
157 RATE(240, 0x09, (IEEE80211_RATE_SUPPORTS_5MHZ |
158 IEEE80211_RATE_SUPPORTS_10MHZ)),
159 RATE(360, 0x0d, (IEEE80211_RATE_SUPPORTS_5MHZ |
160 IEEE80211_RATE_SUPPORTS_10MHZ)),
161 RATE(480, 0x08, (IEEE80211_RATE_SUPPORTS_5MHZ |
162 IEEE80211_RATE_SUPPORTS_10MHZ)),
163 RATE(540, 0x0c, (IEEE80211_RATE_SUPPORTS_5MHZ |
164 IEEE80211_RATE_SUPPORTS_10MHZ)),
55624204
S
165};
166
0cf55c21
FF
167#ifdef CONFIG_MAC80211_LEDS
168static const struct ieee80211_tpt_blink ath9k_tpt_blink[] = {
169 { .throughput = 0 * 1024, .blink_time = 334 },
170 { .throughput = 1 * 1024, .blink_time = 260 },
171 { .throughput = 5 * 1024, .blink_time = 220 },
172 { .throughput = 10 * 1024, .blink_time = 190 },
173 { .throughput = 20 * 1024, .blink_time = 170 },
174 { .throughput = 50 * 1024, .blink_time = 150 },
175 { .throughput = 70 * 1024, .blink_time = 130 },
176 { .throughput = 100 * 1024, .blink_time = 110 },
177 { .throughput = 200 * 1024, .blink_time = 80 },
178 { .throughput = 300 * 1024, .blink_time = 50 },
179};
180#endif
181
285f2dda 182static void ath9k_deinit_softc(struct ath_softc *sc);
55624204
S
183
184/*
185 * Read and write, they both share the same lock. We do this to serialize
186 * reads and writes on Atheros 802.11n PCI devices only. This is required
187 * as the FIFO on these devices can only accept sanely 2 requests.
188 */
189
190static void ath9k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
191{
192 struct ath_hw *ah = (struct ath_hw *) hw_priv;
193 struct ath_common *common = ath9k_hw_common(ah);
194 struct ath_softc *sc = (struct ath_softc *) common->priv;
195
f3eef645 196 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_ON) {
55624204
S
197 unsigned long flags;
198 spin_lock_irqsave(&sc->sc_serial_rw, flags);
199 iowrite32(val, sc->mem + reg_offset);
200 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
201 } else
202 iowrite32(val, sc->mem + reg_offset);
203}
204
205static unsigned int ath9k_ioread32(void *hw_priv, u32 reg_offset)
206{
207 struct ath_hw *ah = (struct ath_hw *) hw_priv;
208 struct ath_common *common = ath9k_hw_common(ah);
209 struct ath_softc *sc = (struct ath_softc *) common->priv;
210 u32 val;
211
f3eef645 212 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_ON) {
55624204
S
213 unsigned long flags;
214 spin_lock_irqsave(&sc->sc_serial_rw, flags);
215 val = ioread32(sc->mem + reg_offset);
216 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
217 } else
218 val = ioread32(sc->mem + reg_offset);
219 return val;
220}
221
5479de6e
RM
222static unsigned int __ath9k_reg_rmw(struct ath_softc *sc, u32 reg_offset,
223 u32 set, u32 clr)
224{
225 u32 val;
226
227 val = ioread32(sc->mem + reg_offset);
228 val &= ~clr;
229 val |= set;
230 iowrite32(val, sc->mem + reg_offset);
231
232 return val;
233}
234
845e03c9
FF
235static unsigned int ath9k_reg_rmw(void *hw_priv, u32 reg_offset, u32 set, u32 clr)
236{
237 struct ath_hw *ah = (struct ath_hw *) hw_priv;
238 struct ath_common *common = ath9k_hw_common(ah);
239 struct ath_softc *sc = (struct ath_softc *) common->priv;
240 unsigned long uninitialized_var(flags);
241 u32 val;
242
f3eef645 243 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_ON) {
845e03c9 244 spin_lock_irqsave(&sc->sc_serial_rw, flags);
5479de6e 245 val = __ath9k_reg_rmw(sc, reg_offset, set, clr);
845e03c9 246 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
5479de6e
RM
247 } else
248 val = __ath9k_reg_rmw(sc, reg_offset, set, clr);
845e03c9
FF
249
250 return val;
251}
252
55624204
S
253/**************************/
254/* Initialization */
255/**************************/
256
257static void setup_ht_cap(struct ath_softc *sc,
258 struct ieee80211_sta_ht_cap *ht_info)
259{
3bb065a7
FF
260 struct ath_hw *ah = sc->sc_ah;
261 struct ath_common *common = ath9k_hw_common(ah);
55624204 262 u8 tx_streams, rx_streams;
3bb065a7 263 int i, max_streams;
55624204
S
264
265 ht_info->ht_supported = true;
266 ht_info->cap = IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
267 IEEE80211_HT_CAP_SM_PS |
268 IEEE80211_HT_CAP_SGI_40 |
269 IEEE80211_HT_CAP_DSSSCCK40;
270
b0a33448
LR
271 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_LDPC)
272 ht_info->cap |= IEEE80211_HT_CAP_LDPC_CODING;
273
6473d24d
VT
274 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_SGI_20)
275 ht_info->cap |= IEEE80211_HT_CAP_SGI_20;
276
55624204
S
277 ht_info->ampdu_factor = IEEE80211_HT_MAX_AMPDU_64K;
278 ht_info->ampdu_density = IEEE80211_HT_MPDU_DENSITY_8;
279
e41db61d 280 if (AR_SREV_9330(ah) || AR_SREV_9485(ah) || AR_SREV_9565(ah))
7f1c7a6a 281 max_streams = 1;
e7104195
MSS
282 else if (AR_SREV_9462(ah))
283 max_streams = 2;
7f1c7a6a 284 else if (AR_SREV_9300_20_OR_LATER(ah))
3bb065a7
FF
285 max_streams = 3;
286 else
287 max_streams = 2;
288
7a37081e 289 if (AR_SREV_9280_20_OR_LATER(ah)) {
074a8c0d
FF
290 if (max_streams >= 2)
291 ht_info->cap |= IEEE80211_HT_CAP_TX_STBC;
292 ht_info->cap |= (1 << IEEE80211_HT_CAP_RX_STBC_SHIFT);
293 }
294
55624204
S
295 /* set up supported mcs set */
296 memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
82b2d334
FF
297 tx_streams = ath9k_cmn_count_streams(ah->txchainmask, max_streams);
298 rx_streams = ath9k_cmn_count_streams(ah->rxchainmask, max_streams);
3bb065a7 299
d2182b69 300 ath_dbg(common, CONFIG, "TX streams %d, RX streams: %d\n",
226afe68 301 tx_streams, rx_streams);
55624204
S
302
303 if (tx_streams != rx_streams) {
55624204
S
304 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
305 ht_info->mcs.tx_params |= ((tx_streams - 1) <<
306 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
307 }
308
3bb065a7
FF
309 for (i = 0; i < rx_streams; i++)
310 ht_info->mcs.rx_mask[i] = 0xff;
55624204
S
311
312 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_DEFINED;
313}
314
0c0280bd
LR
315static void ath9k_reg_notifier(struct wiphy *wiphy,
316 struct regulatory_request *request)
55624204
S
317{
318 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
9ac58615 319 struct ath_softc *sc = hw->priv;
687f545e
RM
320 struct ath_hw *ah = sc->sc_ah;
321 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
687f545e 322
0c0280bd 323 ath_reg_notifier_apply(wiphy, request, reg);
687f545e
RM
324
325 /* Set tx power */
326 if (ah->curchan) {
327 sc->config.txpowlimit = 2 * ah->curchan->chan->max_power;
328 ath9k_ps_wakeup(sc);
329 ath9k_hw_set_txpowerlimit(ah, sc->config.txpowlimit, false);
330 sc->curtxpow = ath9k_hw_regulatory(ah)->power_limit;
73e4937d
ZK
331 /* synchronize DFS detector if regulatory domain changed */
332 if (sc->dfs_detector != NULL)
333 sc->dfs_detector->set_dfs_domain(sc->dfs_detector,
334 request->dfs_region);
687f545e
RM
335 ath9k_ps_restore(sc);
336 }
55624204
S
337}
338
339/*
340 * This function will allocate both the DMA descriptor structure, and the
341 * buffers it contains. These are used to contain the descriptors used
342 * by the system.
343*/
344int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
345 struct list_head *head, const char *name,
4adfcded 346 int nbuf, int ndesc, bool is_tx)
55624204 347{
55624204 348 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
4adfcded 349 u8 *ds;
b81950b1 350 int i, bsize, desc_len;
55624204 351
d2182b69 352 ath_dbg(common, CONFIG, "%s DMA: %u buffers %u desc/buf\n",
226afe68 353 name, nbuf, ndesc);
55624204
S
354
355 INIT_LIST_HEAD(head);
4adfcded
VT
356
357 if (is_tx)
358 desc_len = sc->sc_ah->caps.tx_desc_len;
359 else
360 desc_len = sizeof(struct ath_desc);
361
55624204 362 /* ath_desc must be a multiple of DWORDs */
4adfcded 363 if ((desc_len % 4) != 0) {
3800276a 364 ath_err(common, "ath_desc not DWORD aligned\n");
4adfcded 365 BUG_ON((desc_len % 4) != 0);
b81950b1 366 return -ENOMEM;
55624204
S
367 }
368
4adfcded 369 dd->dd_desc_len = desc_len * nbuf * ndesc;
55624204
S
370
371 /*
372 * Need additional DMA memory because we can't use
373 * descriptors that cross the 4K page boundary. Assume
374 * one skipped descriptor per 4K page.
375 */
376 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_4KB_SPLITTRANS)) {
377 u32 ndesc_skipped =
378 ATH_DESC_4KB_BOUND_NUM_SKIPPED(dd->dd_desc_len);
379 u32 dma_len;
380
381 while (ndesc_skipped) {
4adfcded 382 dma_len = ndesc_skipped * desc_len;
55624204
S
383 dd->dd_desc_len += dma_len;
384
385 ndesc_skipped = ATH_DESC_4KB_BOUND_NUM_SKIPPED(dma_len);
ee289b64 386 }
55624204
S
387 }
388
389 /* allocate descriptors */
b81950b1
FF
390 dd->dd_desc = dmam_alloc_coherent(sc->dev, dd->dd_desc_len,
391 &dd->dd_desc_paddr, GFP_KERNEL);
392 if (!dd->dd_desc)
393 return -ENOMEM;
394
4adfcded 395 ds = (u8 *) dd->dd_desc;
d2182b69 396 ath_dbg(common, CONFIG, "%s DMA map: %p (%u) -> %llx (%u)\n",
226afe68
JP
397 name, ds, (u32) dd->dd_desc_len,
398 ito64(dd->dd_desc_paddr), /*XXX*/(u32) dd->dd_desc_len);
55624204
S
399
400 /* allocate buffers */
1a04d59d
FF
401 if (is_tx) {
402 struct ath_buf *bf;
403
404 bsize = sizeof(struct ath_buf) * nbuf;
405 bf = devm_kzalloc(sc->dev, bsize, GFP_KERNEL);
406 if (!bf)
407 return -ENOMEM;
408
409 for (i = 0; i < nbuf; i++, bf++, ds += (desc_len * ndesc)) {
410 bf->bf_desc = ds;
411 bf->bf_daddr = DS2PHYS(dd, ds);
412
413 if (!(sc->sc_ah->caps.hw_caps &
414 ATH9K_HW_CAP_4KB_SPLITTRANS)) {
415 /*
416 * Skip descriptor addresses which can cause 4KB
417 * boundary crossing (addr + length) with a 32 dword
418 * descriptor fetch.
419 */
420 while (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr)) {
421 BUG_ON((caddr_t) bf->bf_desc >=
422 ((caddr_t) dd->dd_desc +
423 dd->dd_desc_len));
424
425 ds += (desc_len * ndesc);
426 bf->bf_desc = ds;
427 bf->bf_daddr = DS2PHYS(dd, ds);
428 }
429 }
430 list_add_tail(&bf->list, head);
431 }
432 } else {
433 struct ath_rxbuf *bf;
434
435 bsize = sizeof(struct ath_rxbuf) * nbuf;
436 bf = devm_kzalloc(sc->dev, bsize, GFP_KERNEL);
437 if (!bf)
438 return -ENOMEM;
439
440 for (i = 0; i < nbuf; i++, bf++, ds += (desc_len * ndesc)) {
441 bf->bf_desc = ds;
442 bf->bf_daddr = DS2PHYS(dd, ds);
443
444 if (!(sc->sc_ah->caps.hw_caps &
445 ATH9K_HW_CAP_4KB_SPLITTRANS)) {
446 /*
447 * Skip descriptor addresses which can cause 4KB
448 * boundary crossing (addr + length) with a 32 dword
449 * descriptor fetch.
450 */
451 while (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr)) {
452 BUG_ON((caddr_t) bf->bf_desc >=
453 ((caddr_t) dd->dd_desc +
454 dd->dd_desc_len));
455
456 ds += (desc_len * ndesc);
457 bf->bf_desc = ds;
458 bf->bf_daddr = DS2PHYS(dd, ds);
459 }
55624204 460 }
1a04d59d 461 list_add_tail(&bf->list, head);
55624204 462 }
55624204
S
463 }
464 return 0;
55624204
S
465}
466
285f2dda
S
467static int ath9k_init_queues(struct ath_softc *sc)
468{
285f2dda
S
469 int i = 0;
470
285f2dda 471 sc->beacon.beaconq = ath9k_hw_beaconq_setup(sc->sc_ah);
55624204 472 sc->beacon.cabq = ath_txq_setup(sc, ATH9K_TX_QUEUE_CAB, 0);
55624204
S
473
474 sc->config.cabqReadytime = ATH_CABQ_READY_TIME;
475 ath_cabq_update(sc);
476
f2c7a793
FF
477 sc->tx.uapsdq = ath_txq_setup(sc, ATH9K_TX_QUEUE_UAPSD, 0);
478
bea843c7 479 for (i = 0; i < IEEE80211_NUM_ACS; i++) {
066dae93 480 sc->tx.txq_map[i] = ath_txq_setup(sc, ATH9K_TX_QUEUE_DATA, i);
60f2d1d5 481 sc->tx.txq_map[i]->mac80211_qnum = i;
7702e788 482 sc->tx.txq_max_pending[i] = ATH_MAX_QDEPTH;
60f2d1d5 483 }
285f2dda 484 return 0;
285f2dda
S
485}
486
f209f529 487static int ath9k_init_channels_rates(struct ath_softc *sc)
285f2dda 488{
f209f529
FF
489 void *channels;
490
cac4220b
FF
491 BUILD_BUG_ON(ARRAY_SIZE(ath9k_2ghz_chantable) +
492 ARRAY_SIZE(ath9k_5ghz_chantable) !=
493 ATH9K_NUM_CHANNELS);
494
d4659912 495 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ) {
b81950b1 496 channels = devm_kzalloc(sc->dev,
f209f529
FF
497 sizeof(ath9k_2ghz_chantable), GFP_KERNEL);
498 if (!channels)
499 return -ENOMEM;
500
b81950b1
FF
501 memcpy(channels, ath9k_2ghz_chantable,
502 sizeof(ath9k_2ghz_chantable));
f209f529 503 sc->sbands[IEEE80211_BAND_2GHZ].channels = channels;
285f2dda
S
504 sc->sbands[IEEE80211_BAND_2GHZ].band = IEEE80211_BAND_2GHZ;
505 sc->sbands[IEEE80211_BAND_2GHZ].n_channels =
506 ARRAY_SIZE(ath9k_2ghz_chantable);
507 sc->sbands[IEEE80211_BAND_2GHZ].bitrates = ath9k_legacy_rates;
508 sc->sbands[IEEE80211_BAND_2GHZ].n_bitrates =
509 ARRAY_SIZE(ath9k_legacy_rates);
55624204
S
510 }
511
d4659912 512 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ) {
b81950b1 513 channels = devm_kzalloc(sc->dev,
f209f529 514 sizeof(ath9k_5ghz_chantable), GFP_KERNEL);
b81950b1 515 if (!channels)
f209f529 516 return -ENOMEM;
f209f529 517
b81950b1
FF
518 memcpy(channels, ath9k_5ghz_chantable,
519 sizeof(ath9k_5ghz_chantable));
f209f529 520 sc->sbands[IEEE80211_BAND_5GHZ].channels = channels;
285f2dda
S
521 sc->sbands[IEEE80211_BAND_5GHZ].band = IEEE80211_BAND_5GHZ;
522 sc->sbands[IEEE80211_BAND_5GHZ].n_channels =
523 ARRAY_SIZE(ath9k_5ghz_chantable);
524 sc->sbands[IEEE80211_BAND_5GHZ].bitrates =
525 ath9k_legacy_rates + 4;
526 sc->sbands[IEEE80211_BAND_5GHZ].n_bitrates =
527 ARRAY_SIZE(ath9k_legacy_rates) - 4;
528 }
f209f529 529 return 0;
285f2dda 530}
55624204 531
285f2dda
S
532static void ath9k_init_misc(struct ath_softc *sc)
533{
534 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
535 int i = 0;
3d4e20f2 536
285f2dda 537 setup_timer(&common->ani.timer, ath_ani_calibrate, (unsigned long)sc);
55624204 538
aaa1ec46 539 sc->last_rssi = ATH_RSSI_DUMMY_MARKER;
55624204 540 sc->config.txpowlimit = ATH_TXPOWER_MAX;
364734fa 541 memcpy(common->bssidmask, ath_bcast_mac, ETH_ALEN);
285f2dda 542 sc->beacon.slottime = ATH9K_SLOT_TIME_9;
55624204 543
7545daf4 544 for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++)
55624204 545 sc->beacon.bslot[i] = NULL;
102885a5
VT
546
547 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB)
548 sc->ant_comb.count = ATH_ANT_DIV_COMB_INIT_COUNT;
04ccd4a1
SW
549
550 sc->spec_config.enabled = 0;
551 sc->spec_config.short_repeat = true;
552 sc->spec_config.count = 8;
553 sc->spec_config.endless = false;
554 sc->spec_config.period = 0xFF;
555 sc->spec_config.fft_period = 0xF;
285f2dda 556}
55624204 557
9b60b64b
SM
558static void ath9k_init_platform(struct ath_softc *sc)
559{
560 struct ath_hw *ah = sc->sc_ah;
3f2da955 561 struct ath9k_hw_capabilities *pCap = &ah->caps;
9b60b64b
SM
562 struct ath_common *common = ath9k_hw_common(ah);
563
564 if (common->bus_ops->ath_bus_type != ATH_PCI)
565 return;
566
e861ef52
SM
567 if (sc->driver_data & (ATH9K_PCI_CUS198 |
568 ATH9K_PCI_CUS230)) {
9b60b64b
SM
569 ah->config.xlna_gpio = 9;
570 ah->config.xatten_margin_cfg = true;
e083a42e 571 ah->config.alt_mingainidx = true;
31fd216d 572 ah->config.ant_ctrl_comm2g_switch_enable = 0x000BBB88;
3afa6b4f
SM
573 sc->ant_comb.low_rssi_thresh = 20;
574 sc->ant_comb.fast_div_bias = 3;
9b60b64b 575
e861ef52
SM
576 ath_info(common, "Set parameters for %s\n",
577 (sc->driver_data & ATH9K_PCI_CUS198) ?
578 "CUS198" : "CUS230");
3f2da955
SM
579 }
580
581 if (sc->driver_data & ATH9K_PCI_CUS217)
12eea640 582 ath_info(common, "CUS217 card detected\n");
3f2da955 583
10631336
SM
584 if (sc->driver_data & ATH9K_PCI_CUS252)
585 ath_info(common, "CUS252 card detected\n");
586
3fcdd0a1
SM
587 if (sc->driver_data & ATH9K_PCI_AR9565_1ANT)
588 ath_info(common, "WB335 1-ANT card detected\n");
589
590 if (sc->driver_data & ATH9K_PCI_AR9565_2ANT)
591 ath_info(common, "WB335 2-ANT card detected\n");
592
593 /*
594 * Some WB335 cards do not support antenna diversity. Since
595 * we use a hardcoded value for AR9565 instead of using the
596 * EEPROM/OTP data, remove the combining feature from
597 * the HW capabilities bitmap.
598 */
599 if (sc->driver_data & (ATH9K_PCI_AR9565_1ANT | ATH9K_PCI_AR9565_2ANT)) {
600 if (!(sc->driver_data & ATH9K_PCI_BT_ANT_DIV))
601 pCap->hw_caps &= ~ATH9K_HW_CAP_ANT_DIV_COMB;
602 }
603
3f2da955
SM
604 if (sc->driver_data & ATH9K_PCI_BT_ANT_DIV) {
605 pCap->hw_caps |= ATH9K_HW_CAP_BT_ANT_DIV;
606 ath_info(common, "Set BT/WLAN RX diversity capability\n");
9b60b64b 607 }
d1ae25a0
SM
608
609 if (sc->driver_data & ATH9K_PCI_D3_L1_WAR) {
610 ah->config.pcie_waen = 0x0040473b;
611 ath_info(common, "Enable WAR for ASPM D3/L1\n");
612 }
9b60b64b
SM
613}
614
ab5c4f71
GJ
615static void ath9k_eeprom_request_cb(const struct firmware *eeprom_blob,
616 void *ctx)
617{
618 struct ath9k_eeprom_ctx *ec = ctx;
619
620 if (eeprom_blob)
621 ec->ah->eeprom_blob = eeprom_blob;
622
623 complete(&ec->complete);
624}
625
626static int ath9k_eeprom_request(struct ath_softc *sc, const char *name)
627{
628 struct ath9k_eeprom_ctx ec;
629 struct ath_hw *ah = ah = sc->sc_ah;
630 int err;
631
632 /* try to load the EEPROM content asynchronously */
633 init_completion(&ec.complete);
634 ec.ah = sc->sc_ah;
635
636 err = request_firmware_nowait(THIS_MODULE, 1, name, sc->dev, GFP_KERNEL,
637 &ec, ath9k_eeprom_request_cb);
638 if (err < 0) {
639 ath_err(ath9k_hw_common(ah),
640 "EEPROM request failed\n");
641 return err;
642 }
643
644 wait_for_completion(&ec.complete);
645
646 if (!ah->eeprom_blob) {
647 ath_err(ath9k_hw_common(ah),
648 "Unable to load EEPROM file %s\n", name);
649 return -EINVAL;
650 }
651
652 return 0;
653}
654
655static void ath9k_eeprom_release(struct ath_softc *sc)
656{
657 release_firmware(sc->sc_ah->eeprom_blob);
658}
659
eb93e891 660static int ath9k_init_softc(u16 devid, struct ath_softc *sc,
285f2dda
S
661 const struct ath_bus_ops *bus_ops)
662{
6fb1b1e1 663 struct ath9k_platform_data *pdata = sc->dev->platform_data;
285f2dda 664 struct ath_hw *ah = NULL;
3f2da955 665 struct ath9k_hw_capabilities *pCap;
285f2dda
S
666 struct ath_common *common;
667 int ret = 0, i;
668 int csz = 0;
55624204 669
b81950b1 670 ah = devm_kzalloc(sc->dev, sizeof(struct ath_hw), GFP_KERNEL);
285f2dda
S
671 if (!ah)
672 return -ENOMEM;
673
c1b976d2 674 ah->dev = sc->dev;
233536e1 675 ah->hw = sc->hw;
285f2dda 676 ah->hw_version.devid = devid;
f9f84e96
FF
677 ah->reg_ops.read = ath9k_ioread32;
678 ah->reg_ops.write = ath9k_iowrite32;
845e03c9 679 ah->reg_ops.rmw = ath9k_reg_rmw;
e8fe7336 680 atomic_set(&ah->intr_ref_cnt, -1);
285f2dda 681 sc->sc_ah = ah;
3f2da955 682 pCap = &ah->caps;
285f2dda 683
ca21cfde 684 sc->dfs_detector = dfs_pattern_detector_init(ah, NL80211_DFS_UNSET);
8e92d3f2 685
6de66dd9 686 if (!pdata) {
a05b5d45 687 ah->ah_flags |= AH_USE_EEPROM;
6de66dd9
FF
688 sc->sc_ah->led_pin = -1;
689 } else {
690 sc->sc_ah->gpio_mask = pdata->gpio_mask;
691 sc->sc_ah->gpio_val = pdata->gpio_val;
692 sc->sc_ah->led_pin = pdata->led_pin;
f2f5f2a1 693 ah->is_clk_25mhz = pdata->is_clk_25mhz;
3762561a 694 ah->get_mac_revision = pdata->get_mac_revision;
7d95847c 695 ah->external_reset = pdata->external_reset;
6de66dd9 696 }
a05b5d45 697
285f2dda 698 common = ath9k_hw_common(ah);
f9f84e96 699 common->ops = &ah->reg_ops;
285f2dda
S
700 common->bus_ops = bus_ops;
701 common->ah = ah;
702 common->hw = sc->hw;
703 common->priv = sc;
704 common->debug_mask = ath9k_debug;
8f5dcb1c 705 common->btcoex_enabled = ath9k_btcoex_enable == 1;
05c0be2f 706 common->disable_ani = false;
e09f2dc7 707
9b60b64b
SM
708 /*
709 * Platform quirks.
710 */
711 ath9k_init_platform(sc);
712
e09f2dc7 713 /*
3f2da955
SM
714 * Enable WLAN/BT RX Antenna diversity only when:
715 *
7d845871 716 * - BTCOEX is disabled.
3f2da955
SM
717 * - the user manually requests the feature.
718 * - the HW cap is set using the platform data.
e09f2dc7 719 */
7d845871 720 if (!common->btcoex_enabled && ath9k_bt_ant_diversity &&
3f2da955 721 (pCap->hw_caps & ATH9K_HW_CAP_BT_ANT_DIV))
63081305 722 common->bt_ant_diversity = 1;
e09f2dc7 723
20b25744 724 spin_lock_init(&common->cc_lock);
285f2dda 725
285f2dda
S
726 spin_lock_init(&sc->sc_serial_rw);
727 spin_lock_init(&sc->sc_pm_lock);
728 mutex_init(&sc->mutex);
729 tasklet_init(&sc->intr_tq, ath9k_tasklet, (unsigned long)sc);
fb6e252f 730 tasklet_init(&sc->bcon_tasklet, ath9k_beacon_tasklet,
285f2dda
S
731 (unsigned long)sc);
732
aaa1ec46
SM
733 INIT_WORK(&sc->hw_reset_work, ath_reset_work);
734 INIT_WORK(&sc->hw_check_work, ath_hw_check);
735 INIT_WORK(&sc->paprd_work, ath_paprd_calibrate);
736 INIT_DELAYED_WORK(&sc->hw_pll_work, ath_hw_pll_work);
737 setup_timer(&sc->rx_poll_timer, ath_rx_poll, (unsigned long)sc);
738
285f2dda
S
739 /*
740 * Cache line size is used to size and align various
741 * structures used to communicate with the hardware.
742 */
743 ath_read_cachesize(common, &csz);
744 common->cachelsz = csz << 2; /* convert to bytes */
745
36b07d15 746 if (pdata && pdata->eeprom_name) {
ab5c4f71
GJ
747 ret = ath9k_eeprom_request(sc, pdata->eeprom_name);
748 if (ret)
b81950b1 749 return ret;
ab5c4f71
GJ
750 }
751
d70357d5 752 /* Initializes the hardware for all supported chipsets */
285f2dda 753 ret = ath9k_hw_init(ah);
d70357d5 754 if (ret)
285f2dda 755 goto err_hw;
55624204 756
6fb1b1e1
FF
757 if (pdata && pdata->macaddr)
758 memcpy(common->macaddr, pdata->macaddr, ETH_ALEN);
759
285f2dda
S
760 ret = ath9k_init_queues(sc);
761 if (ret)
762 goto err_queues;
763
764 ret = ath9k_init_btcoex(sc);
765 if (ret)
766 goto err_btcoex;
767
f209f529
FF
768 ret = ath9k_init_channels_rates(sc);
769 if (ret)
770 goto err_btcoex;
771
f82b4bde 772 ath9k_cmn_init_crypto(sc->sc_ah);
285f2dda 773 ath9k_init_misc(sc);
8f176a3a 774 ath_fill_led_pin(sc);
285f2dda 775
d09f5f4c
SM
776 if (common->bus_ops->aspm_init)
777 common->bus_ops->aspm_init(common);
778
55624204 779 return 0;
285f2dda
S
780
781err_btcoex:
55624204
S
782 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
783 if (ATH_TXQ_SETUP(sc, i))
784 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
285f2dda 785err_queues:
285f2dda
S
786 ath9k_hw_deinit(ah);
787err_hw:
ab5c4f71 788 ath9k_eeprom_release(sc);
285f2dda 789 return ret;
55624204
S
790}
791
babcbc29
FF
792static void ath9k_init_band_txpower(struct ath_softc *sc, int band)
793{
794 struct ieee80211_supported_band *sband;
795 struct ieee80211_channel *chan;
796 struct ath_hw *ah = sc->sc_ah;
0671894f 797 struct cfg80211_chan_def chandef;
babcbc29
FF
798 int i;
799
800 sband = &sc->sbands[band];
801 for (i = 0; i < sband->n_channels; i++) {
802 chan = &sband->channels[i];
803 ah->curchan = &ah->channels[chan->hw_value];
0671894f
SW
804 cfg80211_chandef_create(&chandef, chan, NL80211_CHAN_HT20);
805 ath9k_cmn_update_ichannel(ah->curchan, &chandef);
babcbc29 806 ath9k_hw_set_txpowerlimit(ah, MAX_RATE_POWER, true);
babcbc29
FF
807 }
808}
809
810static void ath9k_init_txpower_limits(struct ath_softc *sc)
811{
812 struct ath_hw *ah = sc->sc_ah;
813 struct ath9k_channel *curchan = ah->curchan;
814
815 if (ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
816 ath9k_init_band_txpower(sc, IEEE80211_BAND_2GHZ);
817 if (ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
818 ath9k_init_band_txpower(sc, IEEE80211_BAND_5GHZ);
819
820 ah->curchan = curchan;
821}
822
43c35284
FF
823void ath9k_reload_chainmask_settings(struct ath_softc *sc)
824{
825 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT))
826 return;
827
828 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
829 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_2GHZ].ht_cap);
830 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
831 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_5GHZ].ht_cap);
832}
833
20c8e8dc
FF
834static const struct ieee80211_iface_limit if_limits[] = {
835 { .max = 2048, .types = BIT(NL80211_IFTYPE_STATION) |
836 BIT(NL80211_IFTYPE_P2P_CLIENT) |
837 BIT(NL80211_IFTYPE_WDS) },
838 { .max = 8, .types =
839#ifdef CONFIG_MAC80211_MESH
840 BIT(NL80211_IFTYPE_MESH_POINT) |
841#endif
842 BIT(NL80211_IFTYPE_AP) |
843 BIT(NL80211_IFTYPE_P2P_GO) },
844};
845
e9cdedf6
ZK
846
847static const struct ieee80211_iface_limit if_dfs_limits[] = {
848 { .max = 1, .types = BIT(NL80211_IFTYPE_AP) },
849};
850
851static const struct ieee80211_iface_combination if_comb[] = {
852 {
853 .limits = if_limits,
854 .n_limits = ARRAY_SIZE(if_limits),
855 .max_interfaces = 2048,
856 .num_different_channels = 1,
857 .beacon_int_infra_match = true,
858 },
859 {
860 .limits = if_dfs_limits,
861 .n_limits = ARRAY_SIZE(if_dfs_limits),
862 .max_interfaces = 1,
863 .num_different_channels = 1,
864 .beacon_int_infra_match = true,
865 .radar_detect_widths = BIT(NL80211_CHAN_NO_HT) |
866 BIT(NL80211_CHAN_HT20),
867 }
20c8e8dc 868};
43c35284 869
964dc9e2
JB
870#ifdef CONFIG_PM
871static const struct wiphy_wowlan_support ath9k_wowlan_support = {
872 .flags = WIPHY_WOWLAN_MAGIC_PKT | WIPHY_WOWLAN_DISCONNECT,
873 .n_patterns = MAX_NUM_USER_PATTERN,
874 .pattern_min_len = 1,
875 .pattern_max_len = MAX_PATTERN_SIZE,
876};
877#endif
878
285f2dda 879void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw)
55624204 880{
43c35284
FF
881 struct ath_hw *ah = sc->sc_ah;
882 struct ath_common *common = ath9k_hw_common(ah);
285f2dda 883
55624204
S
884 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
885 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
886 IEEE80211_HW_SIGNAL_DBM |
55624204
S
887 IEEE80211_HW_SUPPORTS_PS |
888 IEEE80211_HW_PS_NULLFUNC_STACK |
05df4986 889 IEEE80211_HW_SPECTRUM_MGMT |
79acac07 890 IEEE80211_HW_REPORTS_TX_ACK_STATUS |
2dfca312
FF
891 IEEE80211_HW_SUPPORTS_RC_TABLE |
892 IEEE80211_HW_SUPPORTS_HT_CCK_RATES;
55624204 893
b0a1ae97
OR
894 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
895 hw->flags |= IEEE80211_HW_AMPDU_AGGREGATION;
896
897 if (AR_SREV_9280_20_OR_LATER(ah))
898 hw->radiotap_mcs_details |=
899 IEEE80211_RADIOTAP_MCS_HAVE_STBC;
900 }
5ffaf8a3 901
3e6109c5 902 if (AR_SREV_9160_10_OR_LATER(sc->sc_ah) || ath9k_modparam_nohwcrypt)
55624204
S
903 hw->flags |= IEEE80211_HW_MFP_CAPABLE;
904
ec26bcc0
FF
905 hw->wiphy->features |= NL80211_FEATURE_ACTIVE_MONITOR;
906
55624204 907 hw->wiphy->interface_modes =
c426ee24
JB
908 BIT(NL80211_IFTYPE_P2P_GO) |
909 BIT(NL80211_IFTYPE_P2P_CLIENT) |
55624204 910 BIT(NL80211_IFTYPE_AP) |
e51f3eff 911 BIT(NL80211_IFTYPE_WDS) |
55624204
S
912 BIT(NL80211_IFTYPE_STATION) |
913 BIT(NL80211_IFTYPE_ADHOC) |
914 BIT(NL80211_IFTYPE_MESH_POINT);
915
e9cdedf6
ZK
916 hw->wiphy->iface_combinations = if_comb;
917 hw->wiphy->n_iface_combinations = ARRAY_SIZE(if_comb);
20c8e8dc 918
531671cb 919 hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
55624204 920
cfdc9a8b 921 hw->wiphy->flags |= WIPHY_FLAG_IBSS_RSN;
fd656234 922 hw->wiphy->flags |= WIPHY_FLAG_SUPPORTS_TDLS;
81ddbb5c 923 hw->wiphy->flags |= WIPHY_FLAG_HAS_REMAIN_ON_CHANNEL;
6fac8bbc 924 hw->wiphy->flags |= WIPHY_FLAG_SUPPORTS_5_10_MHZ;
d074e8d5 925 hw->wiphy->flags |= WIPHY_FLAG_HAS_CHANNEL_SWITCH;
cfdc9a8b 926
9f11e16e 927#ifdef CONFIG_PM_SLEEP
9f11e16e 928 if ((ah->caps.hw_caps & ATH9K_HW_WOW_DEVICE_CAPABLE) &&
fca3c21d 929 (sc->driver_data & ATH9K_PCI_WOW) &&
964dc9e2
JB
930 device_can_wakeup(sc->dev))
931 hw->wiphy->wowlan = &ath9k_wowlan_support;
9f11e16e
MSS
932
933 atomic_set(&sc->wow_sleep_proc_intr, -1);
934 atomic_set(&sc->wow_got_bmiss_intr, -1);
9f11e16e
MSS
935#endif
936
55624204
S
937 hw->queues = 4;
938 hw->max_rates = 4;
939 hw->channel_change_time = 5000;
195ca3b1 940 hw->max_listen_interval = 1;
65896510 941 hw->max_rate_tries = 10;
55624204
S
942 hw->sta_data_size = sizeof(struct ath_node);
943 hw->vif_data_size = sizeof(struct ath_vif);
944
43c35284
FF
945 hw->wiphy->available_antennas_rx = BIT(ah->caps.max_rxchains) - 1;
946 hw->wiphy->available_antennas_tx = BIT(ah->caps.max_txchains) - 1;
947
948 /* single chain devices with rx diversity */
949 if (ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB)
950 hw->wiphy->available_antennas_rx = BIT(0) | BIT(1);
951
952 sc->ant_rx = hw->wiphy->available_antennas_rx;
953 sc->ant_tx = hw->wiphy->available_antennas_tx;
954
d4659912 955 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
55624204
S
956 hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
957 &sc->sbands[IEEE80211_BAND_2GHZ];
d4659912 958 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
55624204
S
959 hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
960 &sc->sbands[IEEE80211_BAND_5GHZ];
285f2dda 961
43c35284 962 ath9k_reload_chainmask_settings(sc);
285f2dda
S
963
964 SET_IEEE80211_PERM_ADDR(hw, common->macaddr);
55624204
S
965}
966
eb93e891 967int ath9k_init_device(u16 devid, struct ath_softc *sc,
55624204
S
968 const struct ath_bus_ops *bus_ops)
969{
970 struct ieee80211_hw *hw = sc->hw;
971 struct ath_common *common;
972 struct ath_hw *ah;
285f2dda 973 int error = 0;
55624204
S
974 struct ath_regulatory *reg;
975
285f2dda 976 /* Bring up device */
eb93e891 977 error = ath9k_init_softc(devid, sc, bus_ops);
b81950b1
FF
978 if (error)
979 return error;
55624204
S
980
981 ah = sc->sc_ah;
982 common = ath9k_hw_common(ah);
285f2dda 983 ath9k_set_hw_capab(sc, hw);
55624204 984
285f2dda 985 /* Initialize regulatory */
55624204
S
986 error = ath_regd_init(&common->regulatory, sc->hw->wiphy,
987 ath9k_reg_notifier);
988 if (error)
b81950b1 989 goto deinit;
55624204
S
990
991 reg = &common->regulatory;
992
285f2dda 993 /* Setup TX DMA */
55624204
S
994 error = ath_tx_init(sc, ATH_TXBUF);
995 if (error != 0)
b81950b1 996 goto deinit;
55624204 997
285f2dda 998 /* Setup RX DMA */
55624204
S
999 error = ath_rx_init(sc, ATH_RXBUF);
1000 if (error != 0)
b81950b1 1001 goto deinit;
55624204 1002
babcbc29
FF
1003 ath9k_init_txpower_limits(sc);
1004
0cf55c21
FF
1005#ifdef CONFIG_MAC80211_LEDS
1006 /* must be initialized before ieee80211_register_hw */
1007 sc->led_cdev.default_trigger = ieee80211_create_tpt_led_trigger(sc->hw,
1008 IEEE80211_TPT_LEDTRIG_FL_RADIO, ath9k_tpt_blink,
1009 ARRAY_SIZE(ath9k_tpt_blink));
1010#endif
1011
285f2dda 1012 /* Register with mac80211 */
55624204 1013 error = ieee80211_register_hw(hw);
285f2dda 1014 if (error)
b81950b1 1015 goto rx_cleanup;
55624204 1016
eb272441
BG
1017 error = ath9k_init_debug(ah);
1018 if (error) {
3800276a 1019 ath_err(common, "Unable to create debugfs files\n");
b81950b1 1020 goto unregister;
eb272441
BG
1021 }
1022
285f2dda 1023 /* Handle world regulatory */
55624204
S
1024 if (!ath_is_world_regd(reg)) {
1025 error = regulatory_hint(hw->wiphy, reg->alpha2);
1026 if (error)
af690092 1027 goto debug_cleanup;
55624204
S
1028 }
1029
285f2dda 1030 ath_init_leds(sc);
55624204
S
1031 ath_start_rfkill_poll(sc);
1032
1033 return 0;
1034
af690092
SM
1035debug_cleanup:
1036 ath9k_deinit_debug(sc);
b81950b1 1037unregister:
285f2dda 1038 ieee80211_unregister_hw(hw);
b81950b1 1039rx_cleanup:
285f2dda 1040 ath_rx_cleanup(sc);
b81950b1 1041deinit:
285f2dda 1042 ath9k_deinit_softc(sc);
55624204
S
1043 return error;
1044}
1045
1046/*****************************/
1047/* De-Initialization */
1048/*****************************/
1049
285f2dda 1050static void ath9k_deinit_softc(struct ath_softc *sc)
55624204 1051{
285f2dda 1052 int i = 0;
55624204 1053
5908120f 1054 ath9k_deinit_btcoex(sc);
19686ddf 1055
285f2dda
S
1056 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1057 if (ATH_TXQ_SETUP(sc, i))
1058 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
1059
285f2dda 1060 ath9k_hw_deinit(sc->sc_ah);
8e92d3f2
ZK
1061 if (sc->dfs_detector != NULL)
1062 sc->dfs_detector->exit(sc->dfs_detector);
285f2dda 1063
ab5c4f71 1064 ath9k_eeprom_release(sc);
55624204
S
1065}
1066
285f2dda 1067void ath9k_deinit_device(struct ath_softc *sc)
55624204
S
1068{
1069 struct ieee80211_hw *hw = sc->hw;
55624204
S
1070
1071 ath9k_ps_wakeup(sc);
1072
55624204 1073 wiphy_rfkill_stop_polling(sc->hw->wiphy);
285f2dda 1074 ath_deinit_leds(sc);
55624204 1075
c7c18060
RM
1076 ath9k_ps_restore(sc);
1077
af690092 1078 ath9k_deinit_debug(sc);
55624204
S
1079 ieee80211_unregister_hw(hw);
1080 ath_rx_cleanup(sc);
285f2dda 1081 ath9k_deinit_softc(sc);
55624204
S
1082}
1083
55624204
S
1084/************************/
1085/* Module Hooks */
1086/************************/
1087
1088static int __init ath9k_init(void)
1089{
1090 int error;
1091
1092 /* Register rate control algorithm */
1093 error = ath_rate_control_register();
1094 if (error != 0) {
516304b0
JP
1095 pr_err("Unable to register rate control algorithm: %d\n",
1096 error);
55624204
S
1097 goto err_out;
1098 }
1099
55624204
S
1100 error = ath_pci_init();
1101 if (error < 0) {
516304b0 1102 pr_err("No PCI devices found, driver not installed\n");
55624204 1103 error = -ENODEV;
eb272441 1104 goto err_rate_unregister;
55624204
S
1105 }
1106
1107 error = ath_ahb_init();
1108 if (error < 0) {
1109 error = -ENODEV;
1110 goto err_pci_exit;
1111 }
1112
1113 return 0;
1114
1115 err_pci_exit:
1116 ath_pci_exit();
1117
55624204
S
1118 err_rate_unregister:
1119 ath_rate_control_unregister();
1120 err_out:
1121 return error;
1122}
1123module_init(ath9k_init);
1124
1125static void __exit ath9k_exit(void)
1126{
d584747b 1127 is_ath9k_unloaded = true;
55624204
S
1128 ath_ahb_exit();
1129 ath_pci_exit();
55624204 1130 ath_rate_control_unregister();
516304b0 1131 pr_info("%s: Driver unloaded\n", dev_info);
55624204
S
1132}
1133module_exit(ath9k_exit);
This page took 0.483915 seconds and 5 git commands to generate.