Revert "ath9k: fix going to full-sleep on PS idle"
[deliverable/linux.git] / drivers / net / wireless / ath / ath9k / main.c
CommitLineData
f078f209 1/*
5b68138e 2 * Copyright (c) 2008-2011 Atheros Communications Inc.
f078f209
LR
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
f078f209 17#include <linux/nl80211.h>
69081624 18#include <linux/delay.h>
394cf0a1 19#include "ath9k.h"
af03abec 20#include "btcoex.h"
f078f209 21
ff37e337
S
22static u8 parse_mpdudensity(u8 mpdudensity)
23{
24 /*
25 * 802.11n D2.0 defined values for "Minimum MPDU Start Spacing":
26 * 0 for no restriction
27 * 1 for 1/4 us
28 * 2 for 1/2 us
29 * 3 for 1 us
30 * 4 for 2 us
31 * 5 for 4 us
32 * 6 for 8 us
33 * 7 for 16 us
34 */
35 switch (mpdudensity) {
36 case 0:
37 return 0;
38 case 1:
39 case 2:
40 case 3:
41 /* Our lower layer calculations limit our precision to
42 1 microsecond */
43 return 1;
44 case 4:
45 return 2;
46 case 5:
47 return 4;
48 case 6:
49 return 8;
50 case 7:
51 return 16;
52 default:
53 return 0;
54 }
55}
56
69081624
VT
57static bool ath9k_has_pending_frames(struct ath_softc *sc, struct ath_txq *txq)
58{
59 bool pending = false;
60
61 spin_lock_bh(&txq->axq_lock);
62
63 if (txq->axq_depth || !list_empty(&txq->axq_acq))
64 pending = true;
69081624
VT
65
66 spin_unlock_bh(&txq->axq_lock);
67 return pending;
68}
69
6d79cb4c 70static bool ath9k_setpower(struct ath_softc *sc, enum ath9k_power_mode mode)
8c77a569
LR
71{
72 unsigned long flags;
73 bool ret;
74
9ecdef4b
LR
75 spin_lock_irqsave(&sc->sc_pm_lock, flags);
76 ret = ath9k_hw_setpower(sc->sc_ah, mode);
77 spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
8c77a569
LR
78
79 return ret;
80}
81
a91d75ae
LR
82void ath9k_ps_wakeup(struct ath_softc *sc)
83{
898c914a 84 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
a91d75ae 85 unsigned long flags;
fbb078fc 86 enum ath9k_power_mode power_mode;
a91d75ae
LR
87
88 spin_lock_irqsave(&sc->sc_pm_lock, flags);
89 if (++sc->ps_usecount != 1)
90 goto unlock;
91
fbb078fc 92 power_mode = sc->sc_ah->power_mode;
9ecdef4b 93 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
a91d75ae 94
898c914a
FF
95 /*
96 * While the hardware is asleep, the cycle counters contain no
97 * useful data. Better clear them now so that they don't mess up
98 * survey data results.
99 */
fbb078fc
FF
100 if (power_mode != ATH9K_PM_AWAKE) {
101 spin_lock(&common->cc_lock);
102 ath_hw_cycle_counters_update(common);
103 memset(&common->cc_survey, 0, sizeof(common->cc_survey));
104 spin_unlock(&common->cc_lock);
105 }
898c914a 106
a91d75ae
LR
107 unlock:
108 spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
109}
110
111void ath9k_ps_restore(struct ath_softc *sc)
112{
898c914a 113 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
c6c539f0 114 enum ath9k_power_mode mode;
a91d75ae
LR
115 unsigned long flags;
116
117 spin_lock_irqsave(&sc->sc_pm_lock, flags);
118 if (--sc->ps_usecount != 0)
119 goto unlock;
120
011afa1e 121 if (sc->ps_idle && (sc->ps_flags & PS_WAIT_FOR_TX_ACK))
c6c539f0 122 mode = ATH9K_PM_FULL_SLEEP;
1dbfd9d4
VN
123 else if (sc->ps_enabled &&
124 !(sc->ps_flags & (PS_WAIT_FOR_BEACON |
1b04b930 125 PS_WAIT_FOR_CAB |
011afa1e
SM
126 PS_WAIT_FOR_PSPOLL_DATA |
127 PS_WAIT_FOR_TX_ACK)))
c6c539f0
FF
128 mode = ATH9K_PM_NETWORK_SLEEP;
129 else
130 goto unlock;
131
132 spin_lock(&common->cc_lock);
133 ath_hw_cycle_counters_update(common);
134 spin_unlock(&common->cc_lock);
135
1a8f0d39 136 ath9k_hw_setpower(sc->sc_ah, mode);
a91d75ae
LR
137
138 unlock:
139 spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
140}
141
05c0be2f 142void ath_start_ani(struct ath_common *common)
5ee08656
FF
143{
144 struct ath_hw *ah = common->ah;
145 unsigned long timestamp = jiffies_to_msecs(jiffies);
146 struct ath_softc *sc = (struct ath_softc *) common->priv;
147
148 if (!(sc->sc_flags & SC_OP_ANI_RUN))
149 return;
150
151 if (sc->sc_flags & SC_OP_OFFCHANNEL)
152 return;
153
154 common->ani.longcal_timer = timestamp;
155 common->ani.shortcal_timer = timestamp;
156 common->ani.checkani_timer = timestamp;
157
158 mod_timer(&common->ani.timer,
159 jiffies +
160 msecs_to_jiffies((u32)ah->config.ani_poll_interval));
161}
162
3430098a
FF
163static void ath_update_survey_nf(struct ath_softc *sc, int channel)
164{
165 struct ath_hw *ah = sc->sc_ah;
166 struct ath9k_channel *chan = &ah->channels[channel];
167 struct survey_info *survey = &sc->survey[channel];
168
169 if (chan->noisefloor) {
170 survey->filled |= SURVEY_INFO_NOISE_DBM;
f749b946 171 survey->noise = ath9k_hw_getchan_noise(ah, chan);
3430098a
FF
172 }
173}
174
cb8d61de
FF
175/*
176 * Updates the survey statistics and returns the busy time since last
177 * update in %, if the measurement duration was long enough for the
178 * result to be useful, -1 otherwise.
179 */
180static int ath_update_survey_stats(struct ath_softc *sc)
3430098a
FF
181{
182 struct ath_hw *ah = sc->sc_ah;
183 struct ath_common *common = ath9k_hw_common(ah);
184 int pos = ah->curchan - &ah->channels[0];
185 struct survey_info *survey = &sc->survey[pos];
186 struct ath_cycle_counters *cc = &common->cc_survey;
187 unsigned int div = common->clockrate * 1000;
cb8d61de 188 int ret = 0;
3430098a 189
0845735e 190 if (!ah->curchan)
cb8d61de 191 return -1;
0845735e 192
898c914a
FF
193 if (ah->power_mode == ATH9K_PM_AWAKE)
194 ath_hw_cycle_counters_update(common);
3430098a
FF
195
196 if (cc->cycles > 0) {
197 survey->filled |= SURVEY_INFO_CHANNEL_TIME |
198 SURVEY_INFO_CHANNEL_TIME_BUSY |
199 SURVEY_INFO_CHANNEL_TIME_RX |
200 SURVEY_INFO_CHANNEL_TIME_TX;
201 survey->channel_time += cc->cycles / div;
202 survey->channel_time_busy += cc->rx_busy / div;
203 survey->channel_time_rx += cc->rx_frame / div;
204 survey->channel_time_tx += cc->tx_frame / div;
205 }
cb8d61de
FF
206
207 if (cc->cycles < div)
208 return -1;
209
210 if (cc->cycles > 0)
211 ret = cc->rx_busy * 100 / cc->cycles;
212
3430098a
FF
213 memset(cc, 0, sizeof(*cc));
214
215 ath_update_survey_nf(sc, pos);
cb8d61de
FF
216
217 return ret;
3430098a
FF
218}
219
9adcf440 220static void __ath_cancel_work(struct ath_softc *sc)
ff37e337 221{
5ee08656
FF
222 cancel_work_sync(&sc->paprd_work);
223 cancel_work_sync(&sc->hw_check_work);
224 cancel_delayed_work_sync(&sc->tx_complete_work);
181fb18d 225 cancel_delayed_work_sync(&sc->hw_pll_work);
9adcf440 226}
5ee08656 227
9adcf440
FF
228static void ath_cancel_work(struct ath_softc *sc)
229{
230 __ath_cancel_work(sc);
231 cancel_work_sync(&sc->hw_reset_work);
232}
3cbb5dd7 233
9adcf440
FF
234static bool ath_prepare_reset(struct ath_softc *sc, bool retry_tx, bool flush)
235{
236 struct ath_hw *ah = sc->sc_ah;
237 struct ath_common *common = ath9k_hw_common(ah);
238 bool ret;
6a6733f2 239
9adcf440 240 ieee80211_stop_queues(sc->hw);
5e848f78 241
9adcf440
FF
242 sc->hw_busy_count = 0;
243 del_timer_sync(&common->ani.timer);
ff37e337 244
9adcf440
FF
245 ath9k_debug_samp_bb_mac(sc);
246 ath9k_hw_disable_interrupts(ah);
8b3f4616 247
9adcf440 248 ret = ath_drain_all_txq(sc, retry_tx);
ff37e337 249
9adcf440
FF
250 if (!ath_stoprecv(sc))
251 ret = false;
c0d7c7af 252
9adcf440
FF
253 if (!flush) {
254 if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
3483288c
FF
255 ath_rx_tasklet(sc, 1, true);
256 ath_rx_tasklet(sc, 1, false);
9adcf440
FF
257 } else {
258 ath_flushrecv(sc);
259 }
20bd2a09 260
9adcf440
FF
261 return ret;
262}
ff37e337 263
9adcf440
FF
264static bool ath_complete_reset(struct ath_softc *sc, bool start)
265{
266 struct ath_hw *ah = sc->sc_ah;
267 struct ath_common *common = ath9k_hw_common(ah);
c0d7c7af 268
c0d7c7af 269 if (ath_startrecv(sc) != 0) {
3800276a 270 ath_err(common, "Unable to restart recv logic\n");
9adcf440 271 return false;
c0d7c7af
LR
272 }
273
5048e8c3
RM
274 ath9k_cmn_update_txpow(ah, sc->curtxpow,
275 sc->config.txpowlimit, &sc->curtxpow);
72d874c6 276 ath9k_hw_set_interrupts(ah);
b037b693 277 ath9k_hw_enable_interrupts(ah);
3989279c 278
9adcf440 279 if (!(sc->sc_flags & (SC_OP_OFFCHANNEL)) && start) {
1186488b 280 if (sc->sc_flags & SC_OP_BEACONS)
99e4d43a 281 ath_set_beacon(sc);
9adcf440 282
5ee08656 283 ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work, 0);
181fb18d 284 ieee80211_queue_delayed_work(sc->hw, &sc->hw_pll_work, HZ/2);
05c0be2f
MSS
285 if (!common->disable_ani)
286 ath_start_ani(common);
5ee08656
FF
287 }
288
162d12de 289 if ((ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB) && sc->ant_rx != 3) {
43c35284
FF
290 struct ath_hw_antcomb_conf div_ant_conf;
291 u8 lna_conf;
292
293 ath9k_hw_antdiv_comb_conf_get(ah, &div_ant_conf);
294
295 if (sc->ant_rx == 1)
296 lna_conf = ATH_ANT_DIV_COMB_LNA1;
297 else
298 lna_conf = ATH_ANT_DIV_COMB_LNA2;
299 div_ant_conf.main_lna_conf = lna_conf;
300 div_ant_conf.alt_lna_conf = lna_conf;
301
302 ath9k_hw_antdiv_comb_conf_set(ah, &div_ant_conf);
303 }
304
9adcf440
FF
305 ieee80211_wake_queues(sc->hw);
306
307 return true;
308}
309
310static int ath_reset_internal(struct ath_softc *sc, struct ath9k_channel *hchan,
311 bool retry_tx)
312{
313 struct ath_hw *ah = sc->sc_ah;
314 struct ath_common *common = ath9k_hw_common(ah);
315 struct ath9k_hw_cal_data *caldata = NULL;
316 bool fastcc = true;
317 bool flush = false;
318 int r;
319
320 __ath_cancel_work(sc);
321
322 spin_lock_bh(&sc->sc_pcu_lock);
92460412 323
9adcf440
FF
324 if (!(sc->sc_flags & SC_OP_OFFCHANNEL)) {
325 fastcc = false;
326 caldata = &sc->caldata;
327 }
328
329 if (!hchan) {
330 fastcc = false;
331 flush = true;
332 hchan = ah->curchan;
333 }
334
9adcf440
FF
335 if (!ath_prepare_reset(sc, retry_tx, flush))
336 fastcc = false;
337
d2182b69 338 ath_dbg(common, CONFIG, "Reset to %u MHz, HT40: %d fastcc: %d\n",
feced201 339 hchan->channel, IS_CHAN_HT40(hchan), fastcc);
9adcf440
FF
340
341 r = ath9k_hw_reset(ah, hchan, caldata, fastcc);
342 if (r) {
343 ath_err(common,
344 "Unable to reset channel, reset status %d\n", r);
345 goto out;
346 }
347
348 if (!ath_complete_reset(sc, true))
349 r = -EIO;
350
351out:
6a6733f2 352 spin_unlock_bh(&sc->sc_pcu_lock);
9adcf440
FF
353 return r;
354}
355
356
357/*
358 * Set/change channels. If the channel is really being changed, it's done
359 * by reseting the chip. To accomplish this we must first cleanup any pending
360 * DMA, then restart stuff.
361*/
362static int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
363 struct ath9k_channel *hchan)
364{
365 int r;
366
367 if (sc->sc_flags & SC_OP_INVALID)
368 return -EIO;
369
9adcf440 370 r = ath_reset_internal(sc, hchan, false);
6a6733f2 371
3989279c 372 return r;
ff37e337
S
373}
374
9f42c2b6
FF
375static void ath_paprd_activate(struct ath_softc *sc)
376{
377 struct ath_hw *ah = sc->sc_ah;
20bd2a09 378 struct ath9k_hw_cal_data *caldata = ah->caldata;
9f42c2b6
FF
379 int chain;
380
20bd2a09 381 if (!caldata || !caldata->paprd_done)
9f42c2b6
FF
382 return;
383
384 ath9k_ps_wakeup(sc);
ddfef792 385 ar9003_paprd_enable(ah, false);
9f42c2b6 386 for (chain = 0; chain < AR9300_MAX_CHAINS; chain++) {
82b2d334 387 if (!(ah->txchainmask & BIT(chain)))
9f42c2b6
FF
388 continue;
389
20bd2a09 390 ar9003_paprd_populate_single_table(ah, caldata, chain);
9f42c2b6
FF
391 }
392
393 ar9003_paprd_enable(ah, true);
394 ath9k_ps_restore(sc);
395}
396
7607cbe2
FF
397static bool ath_paprd_send_frame(struct ath_softc *sc, struct sk_buff *skb, int chain)
398{
399 struct ieee80211_hw *hw = sc->hw;
400 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
47960077
MSS
401 struct ath_hw *ah = sc->sc_ah;
402 struct ath_common *common = ath9k_hw_common(ah);
7607cbe2
FF
403 struct ath_tx_control txctl;
404 int time_left;
405
406 memset(&txctl, 0, sizeof(txctl));
407 txctl.txq = sc->tx.txq_map[WME_AC_BE];
408
409 memset(tx_info, 0, sizeof(*tx_info));
410 tx_info->band = hw->conf.channel->band;
411 tx_info->flags |= IEEE80211_TX_CTL_NO_ACK;
412 tx_info->control.rates[0].idx = 0;
413 tx_info->control.rates[0].count = 1;
414 tx_info->control.rates[0].flags = IEEE80211_TX_RC_MCS;
415 tx_info->control.rates[1].idx = -1;
416
417 init_completion(&sc->paprd_complete);
7607cbe2 418 txctl.paprd = BIT(chain);
47960077
MSS
419
420 if (ath_tx_start(hw, skb, &txctl) != 0) {
d2182b69 421 ath_dbg(common, CALIBRATE, "PAPRD TX failed\n");
47960077 422 dev_kfree_skb_any(skb);
7607cbe2 423 return false;
47960077 424 }
7607cbe2
FF
425
426 time_left = wait_for_completion_timeout(&sc->paprd_complete,
427 msecs_to_jiffies(ATH_PAPRD_TIMEOUT));
7607cbe2
FF
428
429 if (!time_left)
d2182b69 430 ath_dbg(common, CALIBRATE,
7607cbe2
FF
431 "Timeout waiting for paprd training on TX chain %d\n",
432 chain);
433
434 return !!time_left;
435}
436
9f42c2b6
FF
437void ath_paprd_calibrate(struct work_struct *work)
438{
439 struct ath_softc *sc = container_of(work, struct ath_softc, paprd_work);
440 struct ieee80211_hw *hw = sc->hw;
441 struct ath_hw *ah = sc->sc_ah;
442 struct ieee80211_hdr *hdr;
443 struct sk_buff *skb = NULL;
20bd2a09 444 struct ath9k_hw_cal_data *caldata = ah->caldata;
9094537c 445 struct ath_common *common = ath9k_hw_common(ah);
066dae93 446 int ftype;
9f42c2b6
FF
447 int chain_ok = 0;
448 int chain;
449 int len = 1800;
9f42c2b6 450
20bd2a09
FF
451 if (!caldata)
452 return;
453
b942471b
MSS
454 ath9k_ps_wakeup(sc);
455
1bf38661 456 if (ar9003_paprd_init_table(ah) < 0)
b942471b 457 goto fail_paprd;
1bf38661 458
9f42c2b6
FF
459 skb = alloc_skb(len, GFP_KERNEL);
460 if (!skb)
b942471b 461 goto fail_paprd;
9f42c2b6 462
9f42c2b6
FF
463 skb_put(skb, len);
464 memset(skb->data, 0, len);
465 hdr = (struct ieee80211_hdr *)skb->data;
466 ftype = IEEE80211_FTYPE_DATA | IEEE80211_STYPE_NULLFUNC;
467 hdr->frame_control = cpu_to_le16(ftype);
a3d3da14 468 hdr->duration_id = cpu_to_le16(10);
9f42c2b6
FF
469 memcpy(hdr->addr1, hw->wiphy->perm_addr, ETH_ALEN);
470 memcpy(hdr->addr2, hw->wiphy->perm_addr, ETH_ALEN);
471 memcpy(hdr->addr3, hw->wiphy->perm_addr, ETH_ALEN);
472
9f42c2b6 473 for (chain = 0; chain < AR9300_MAX_CHAINS; chain++) {
82b2d334 474 if (!(ah->txchainmask & BIT(chain)))
9f42c2b6
FF
475 continue;
476
477 chain_ok = 0;
9f42c2b6 478
d2182b69
JP
479 ath_dbg(common, CALIBRATE,
480 "Sending PAPRD frame for thermal measurement on chain %d\n",
481 chain);
7607cbe2
FF
482 if (!ath_paprd_send_frame(sc, skb, chain))
483 goto fail_paprd;
9f42c2b6 484
9f42c2b6 485 ar9003_paprd_setup_gain_table(ah, chain);
9f42c2b6 486
d2182b69 487 ath_dbg(common, CALIBRATE,
7607cbe2
FF
488 "Sending PAPRD training frame on chain %d\n", chain);
489 if (!ath_paprd_send_frame(sc, skb, chain))
ca369eb4 490 goto fail_paprd;
9f42c2b6 491
d4bb17c4 492 if (!ar9003_paprd_is_done(ah)) {
d2182b69 493 ath_dbg(common, CALIBRATE,
d4bb17c4 494 "PAPRD not yet done on chain %d\n", chain);
9f42c2b6 495 break;
d4bb17c4 496 }
9f42c2b6 497
d4bb17c4 498 if (ar9003_paprd_create_curve(ah, caldata, chain)) {
d2182b69 499 ath_dbg(common, CALIBRATE,
d4bb17c4
MSS
500 "PAPRD create curve failed on chain %d\n",
501 chain);
9f42c2b6 502 break;
d4bb17c4 503 }
9f42c2b6
FF
504
505 chain_ok = 1;
506 }
507 kfree_skb(skb);
508
509 if (chain_ok) {
20bd2a09 510 caldata->paprd_done = true;
9f42c2b6
FF
511 ath_paprd_activate(sc);
512 }
513
ca369eb4 514fail_paprd:
9f42c2b6
FF
515 ath9k_ps_restore(sc);
516}
517
ff37e337
S
518/*
519 * This routine performs the periodic noise floor calibration function
520 * that is used to adjust and optimize the chip performance. This
521 * takes environmental changes (location, temperature) into account.
522 * When the task is complete, it reschedules itself depending on the
523 * appropriate interval that was calculated.
524 */
55624204 525void ath_ani_calibrate(unsigned long data)
ff37e337 526{
20977d3e
S
527 struct ath_softc *sc = (struct ath_softc *)data;
528 struct ath_hw *ah = sc->sc_ah;
c46917bb 529 struct ath_common *common = ath9k_hw_common(ah);
ff37e337
S
530 bool longcal = false;
531 bool shortcal = false;
532 bool aniflag = false;
533 unsigned int timestamp = jiffies_to_msecs(jiffies);
6044474e 534 u32 cal_interval, short_cal_interval, long_cal_interval;
b5bfc568 535 unsigned long flags;
6044474e
FF
536
537 if (ah->caldata && ah->caldata->nfcal_interference)
538 long_cal_interval = ATH_LONG_CALINTERVAL_INT;
539 else
540 long_cal_interval = ATH_LONG_CALINTERVAL;
ff37e337 541
20977d3e
S
542 short_cal_interval = (ah->opmode == NL80211_IFTYPE_AP) ?
543 ATH_AP_SHORT_CALINTERVAL : ATH_STA_SHORT_CALINTERVAL;
ff37e337 544
1ffc1c61
JM
545 /* Only calibrate if awake */
546 if (sc->sc_ah->power_mode != ATH9K_PM_AWAKE)
547 goto set_timer;
548
549 ath9k_ps_wakeup(sc);
550
ff37e337 551 /* Long calibration runs independently of short calibration. */
6044474e 552 if ((timestamp - common->ani.longcal_timer) >= long_cal_interval) {
ff37e337 553 longcal = true;
3d536acf 554 common->ani.longcal_timer = timestamp;
ff37e337
S
555 }
556
17d7904d 557 /* Short calibration applies only while caldone is false */
3d536acf
LR
558 if (!common->ani.caldone) {
559 if ((timestamp - common->ani.shortcal_timer) >= short_cal_interval) {
ff37e337 560 shortcal = true;
3d536acf
LR
561 common->ani.shortcal_timer = timestamp;
562 common->ani.resetcal_timer = timestamp;
ff37e337
S
563 }
564 } else {
3d536acf 565 if ((timestamp - common->ani.resetcal_timer) >=
ff37e337 566 ATH_RESTART_CALINTERVAL) {
3d536acf
LR
567 common->ani.caldone = ath9k_hw_reset_calvalid(ah);
568 if (common->ani.caldone)
569 common->ani.resetcal_timer = timestamp;
ff37e337
S
570 }
571 }
572
573 /* Verify whether we must check ANI */
4279425c
NM
574 if (sc->sc_ah->config.enable_ani
575 && (timestamp - common->ani.checkani_timer) >=
576 ah->config.ani_poll_interval) {
ff37e337 577 aniflag = true;
3d536acf 578 common->ani.checkani_timer = timestamp;
ff37e337
S
579 }
580
e62ddec9
MSS
581 /* Call ANI routine if necessary */
582 if (aniflag) {
583 spin_lock_irqsave(&common->cc_lock, flags);
584 ath9k_hw_ani_monitor(ah, ah->curchan);
585 ath_update_survey_stats(sc);
586 spin_unlock_irqrestore(&common->cc_lock, flags);
587 }
ff37e337 588
e62ddec9
MSS
589 /* Perform calibration if necessary */
590 if (longcal || shortcal) {
591 common->ani.caldone =
592 ath9k_hw_calibrate(ah, ah->curchan,
82b2d334 593 ah->rxchainmask, longcal);
ff37e337
S
594 }
595
d2182b69
JP
596 ath_dbg(common, ANI,
597 "Calibration @%lu finished: %s %s %s, caldone: %s\n",
598 jiffies,
86951359
NM
599 longcal ? "long" : "", shortcal ? "short" : "",
600 aniflag ? "ani" : "", common->ani.caldone ? "true" : "false");
601
1ffc1c61
JM
602 ath9k_ps_restore(sc);
603
20977d3e 604set_timer:
ff37e337
S
605 /*
606 * Set timer interval based on previous results.
607 * The interval must be the shortest necessary to satisfy ANI,
608 * short calibration and long calibration.
609 */
cf3af748 610 ath9k_debug_samp_bb_mac(sc);
aac9207e 611 cal_interval = ATH_LONG_CALINTERVAL;
2660b81a 612 if (sc->sc_ah->config.enable_ani)
e36b27af
LR
613 cal_interval = min(cal_interval,
614 (u32)ah->config.ani_poll_interval);
3d536acf 615 if (!common->ani.caldone)
20977d3e 616 cal_interval = min(cal_interval, (u32)short_cal_interval);
ff37e337 617
3d536acf 618 mod_timer(&common->ani.timer, jiffies + msecs_to_jiffies(cal_interval));
20bd2a09
FF
619 if ((sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_PAPRD) && ah->caldata) {
620 if (!ah->caldata->paprd_done)
9f42c2b6 621 ieee80211_queue_work(sc->hw, &sc->paprd_work);
45ef6a0b 622 else if (!ah->paprd_table_write_done)
9f42c2b6
FF
623 ath_paprd_activate(sc);
624 }
ff37e337
S
625}
626
7e1e3864
BG
627static void ath_node_attach(struct ath_softc *sc, struct ieee80211_sta *sta,
628 struct ieee80211_vif *vif)
ff37e337
S
629{
630 struct ath_node *an;
ff37e337
S
631 an = (struct ath_node *)sta->drv_priv;
632
7f010c93
BG
633#ifdef CONFIG_ATH9K_DEBUGFS
634 spin_lock(&sc->nodes_lock);
635 list_add(&an->list, &sc->nodes);
636 spin_unlock(&sc->nodes_lock);
156369fa 637#endif
7f010c93 638 an->sta = sta;
7e1e3864 639 an->vif = vif;
3d4e20f2 640
a4d6367f 641 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
ff37e337 642 ath_tx_node_init(sc, an);
9e98ac65 643 an->maxampdu = 1 << (IEEE80211_HT_MAX_AMPDU_FACTOR +
87792efc
S
644 sta->ht_cap.ampdu_factor);
645 an->mpdudensity = parse_mpdudensity(sta->ht_cap.ampdu_density);
646 }
ff37e337
S
647}
648
649static void ath_node_detach(struct ath_softc *sc, struct ieee80211_sta *sta)
650{
651 struct ath_node *an = (struct ath_node *)sta->drv_priv;
652
7f010c93
BG
653#ifdef CONFIG_ATH9K_DEBUGFS
654 spin_lock(&sc->nodes_lock);
655 list_del(&an->list);
656 spin_unlock(&sc->nodes_lock);
657 an->sta = NULL;
658#endif
659
a4d6367f 660 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT)
ff37e337
S
661 ath_tx_node_cleanup(sc, an);
662}
663
9eab61c2 664
55624204 665void ath9k_tasklet(unsigned long data)
ff37e337
S
666{
667 struct ath_softc *sc = (struct ath_softc *)data;
af03abec 668 struct ath_hw *ah = sc->sc_ah;
c46917bb 669 struct ath_common *common = ath9k_hw_common(ah);
af03abec 670
17d7904d 671 u32 status = sc->intrstatus;
b5c80475 672 u32 rxmask;
ff37e337 673
e3927007
FF
674 ath9k_ps_wakeup(sc);
675 spin_lock(&sc->sc_pcu_lock);
676
a4d86d95
RM
677 if ((status & ATH9K_INT_FATAL) ||
678 (status & ATH9K_INT_BB_WATCHDOG)) {
030d6294
FF
679#ifdef CONFIG_ATH9K_DEBUGFS
680 enum ath_reset_type type;
681
682 if (status & ATH9K_INT_FATAL)
683 type = RESET_TYPE_FATAL_INT;
684 else
685 type = RESET_TYPE_BB_WATCHDOG;
686
687 RESET_STAT_INC(sc, type);
688#endif
236de514 689 ieee80211_queue_work(sc->hw, &sc->hw_reset_work);
e3927007 690 goto out;
063d8be3 691 }
ff37e337 692
8b3f4616
FF
693 /*
694 * Only run the baseband hang check if beacons stop working in AP or
695 * IBSS mode, because it has a high false positive rate. For station
696 * mode it should not be necessary, since the upper layers will detect
697 * this through a beacon miss automatically and the following channel
698 * change will trigger a hardware reset anyway
699 */
700 if (ath9k_hw_numtxpending(ah, sc->beacon.beaconq) != 0 &&
701 !ath9k_hw_check_alive(ah))
347809fc
FF
702 ieee80211_queue_work(sc->hw, &sc->hw_check_work);
703
4105f807
RM
704 if ((status & ATH9K_INT_TSFOOR) && sc->ps_enabled) {
705 /*
706 * TSF sync does not look correct; remain awake to sync with
707 * the next Beacon.
708 */
d2182b69 709 ath_dbg(common, PS, "TSFOOR - Sync with next Beacon\n");
e8fe7336 710 sc->ps_flags |= PS_WAIT_FOR_BEACON | PS_BEACON_SYNC;
4105f807
RM
711 }
712
b5c80475
FF
713 if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
714 rxmask = (ATH9K_INT_RXHP | ATH9K_INT_RXLP | ATH9K_INT_RXEOL |
715 ATH9K_INT_RXORN);
716 else
717 rxmask = (ATH9K_INT_RX | ATH9K_INT_RXEOL | ATH9K_INT_RXORN);
718
719 if (status & rxmask) {
b5c80475
FF
720 /* Check for high priority Rx first */
721 if ((ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) &&
722 (status & ATH9K_INT_RXHP))
723 ath_rx_tasklet(sc, 0, true);
724
725 ath_rx_tasklet(sc, 0, false);
ff37e337
S
726 }
727
e5003249
VT
728 if (status & ATH9K_INT_TX) {
729 if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
730 ath_tx_edma_tasklet(sc);
731 else
732 ath_tx_tasklet(sc);
733 }
063d8be3 734
56ca0dba 735 ath9k_btcoex_handle_interrupt(sc, status);
19686ddf 736
e3927007 737out:
ff37e337 738 /* re-enable hardware interrupt */
4df3071e 739 ath9k_hw_enable_interrupts(ah);
6a6733f2 740
52671e43 741 spin_unlock(&sc->sc_pcu_lock);
153e080d 742 ath9k_ps_restore(sc);
ff37e337
S
743}
744
6baff7f9 745irqreturn_t ath_isr(int irq, void *dev)
ff37e337 746{
063d8be3
S
747#define SCHED_INTR ( \
748 ATH9K_INT_FATAL | \
a4d86d95 749 ATH9K_INT_BB_WATCHDOG | \
063d8be3
S
750 ATH9K_INT_RXORN | \
751 ATH9K_INT_RXEOL | \
752 ATH9K_INT_RX | \
b5c80475
FF
753 ATH9K_INT_RXLP | \
754 ATH9K_INT_RXHP | \
063d8be3
S
755 ATH9K_INT_TX | \
756 ATH9K_INT_BMISS | \
757 ATH9K_INT_CST | \
ebb8e1d7 758 ATH9K_INT_TSFOOR | \
40dc5392
MSS
759 ATH9K_INT_GENTIMER | \
760 ATH9K_INT_MCI)
063d8be3 761
ff37e337 762 struct ath_softc *sc = dev;
cbe61d8a 763 struct ath_hw *ah = sc->sc_ah;
b5bfc568 764 struct ath_common *common = ath9k_hw_common(ah);
ff37e337
S
765 enum ath9k_int status;
766 bool sched = false;
767
063d8be3
S
768 /*
769 * The hardware is not ready/present, don't
770 * touch anything. Note this can happen early
771 * on if the IRQ is shared.
772 */
773 if (sc->sc_flags & SC_OP_INVALID)
774 return IRQ_NONE;
ff37e337 775
063d8be3
S
776
777 /* shared irq, not for us */
778
153e080d 779 if (!ath9k_hw_intrpend(ah))
063d8be3 780 return IRQ_NONE;
063d8be3
S
781
782 /*
783 * Figure out the reason(s) for the interrupt. Note
784 * that the hal returns a pseudo-ISR that may include
785 * bits we haven't explicitly enabled so we mask the
786 * value to insure we only process bits we requested.
787 */
788 ath9k_hw_getisr(ah, &status); /* NB: clears ISR too */
3069168c 789 status &= ah->imask; /* discard unasked-for bits */
ff37e337 790
063d8be3
S
791 /*
792 * If there are no status bits set, then this interrupt was not
793 * for me (should have been caught above).
794 */
153e080d 795 if (!status)
063d8be3 796 return IRQ_NONE;
ff37e337 797
063d8be3
S
798 /* Cache the status */
799 sc->intrstatus = status;
800
801 if (status & SCHED_INTR)
802 sched = true;
803
804 /*
805 * If a FATAL or RXORN interrupt is received, we have to reset the
806 * chip immediately.
807 */
b5c80475
FF
808 if ((status & ATH9K_INT_FATAL) || ((status & ATH9K_INT_RXORN) &&
809 !(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)))
063d8be3
S
810 goto chip_reset;
811
08578b8f
LR
812 if ((ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) &&
813 (status & ATH9K_INT_BB_WATCHDOG)) {
b5bfc568
FF
814
815 spin_lock(&common->cc_lock);
816 ath_hw_cycle_counters_update(common);
08578b8f 817 ar9003_hw_bb_watchdog_dbg_info(ah);
b5bfc568
FF
818 spin_unlock(&common->cc_lock);
819
08578b8f
LR
820 goto chip_reset;
821 }
822
063d8be3
S
823 if (status & ATH9K_INT_SWBA)
824 tasklet_schedule(&sc->bcon_tasklet);
825
826 if (status & ATH9K_INT_TXURN)
827 ath9k_hw_updatetxtriglevel(ah, true);
828
0682c9b5
RM
829 if (status & ATH9K_INT_RXEOL) {
830 ah->imask &= ~(ATH9K_INT_RXEOL | ATH9K_INT_RXORN);
72d874c6 831 ath9k_hw_set_interrupts(ah);
b5c80475
FF
832 }
833
063d8be3 834 if (status & ATH9K_INT_MIB) {
ff37e337 835 /*
063d8be3
S
836 * Disable interrupts until we service the MIB
837 * interrupt; otherwise it will continue to
838 * fire.
ff37e337 839 */
4df3071e 840 ath9k_hw_disable_interrupts(ah);
063d8be3
S
841 /*
842 * Let the hal handle the event. We assume
843 * it will clear whatever condition caused
844 * the interrupt.
845 */
88eac2da 846 spin_lock(&common->cc_lock);
bfc472bb 847 ath9k_hw_proc_mib_event(ah);
88eac2da 848 spin_unlock(&common->cc_lock);
4df3071e 849 ath9k_hw_enable_interrupts(ah);
063d8be3 850 }
ff37e337 851
153e080d
VT
852 if (!(ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
853 if (status & ATH9K_INT_TIM_TIMER) {
ff9f0b63
LR
854 if (ATH_DBG_WARN_ON_ONCE(sc->ps_idle))
855 goto chip_reset;
063d8be3
S
856 /* Clear RxAbort bit so that we can
857 * receive frames */
9ecdef4b 858 ath9k_setpower(sc, ATH9K_PM_AWAKE);
153e080d 859 ath9k_hw_setrxabort(sc->sc_ah, 0);
1b04b930 860 sc->ps_flags |= PS_WAIT_FOR_BEACON;
ff37e337 861 }
063d8be3
S
862
863chip_reset:
ff37e337 864
817e11de
S
865 ath_debug_stat_interrupt(sc, status);
866
ff37e337 867 if (sched) {
4df3071e
FF
868 /* turn off every interrupt */
869 ath9k_hw_disable_interrupts(ah);
ff37e337
S
870 tasklet_schedule(&sc->intr_tq);
871 }
872
873 return IRQ_HANDLED;
063d8be3
S
874
875#undef SCHED_INTR
ff37e337
S
876}
877
236de514 878static int ath_reset(struct ath_softc *sc, bool retry_tx)
ff37e337 879{
ae8d2858 880 int r;
ff37e337 881
783cd01e 882 ath9k_ps_wakeup(sc);
6a6733f2 883
9adcf440 884 r = ath_reset_internal(sc, NULL, retry_tx);
ff37e337
S
885
886 if (retry_tx) {
887 int i;
888 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
889 if (ATH_TXQ_SETUP(sc, i)) {
b77f483f
S
890 spin_lock_bh(&sc->tx.txq[i].axq_lock);
891 ath_txq_schedule(sc, &sc->tx.txq[i]);
892 spin_unlock_bh(&sc->tx.txq[i].axq_lock);
ff37e337
S
893 }
894 }
895 }
896
783cd01e 897 ath9k_ps_restore(sc);
2ab81d4a 898
ae8d2858 899 return r;
ff37e337
S
900}
901
236de514
FF
902void ath_reset_work(struct work_struct *work)
903{
904 struct ath_softc *sc = container_of(work, struct ath_softc, hw_reset_work);
905
236de514 906 ath_reset(sc, true);
236de514
FF
907}
908
e8cfe9f8
FF
909void ath_hw_check(struct work_struct *work)
910{
911 struct ath_softc *sc = container_of(work, struct ath_softc, hw_check_work);
912 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
913 unsigned long flags;
914 int busy;
915
916 ath9k_ps_wakeup(sc);
917 if (ath9k_hw_check_alive(sc->sc_ah))
918 goto out;
919
920 spin_lock_irqsave(&common->cc_lock, flags);
921 busy = ath_update_survey_stats(sc);
922 spin_unlock_irqrestore(&common->cc_lock, flags);
923
d2182b69
JP
924 ath_dbg(common, RESET, "Possible baseband hang, busy=%d (try %d)\n",
925 busy, sc->hw_busy_count + 1);
e8cfe9f8 926 if (busy >= 99) {
030d6294
FF
927 if (++sc->hw_busy_count >= 3) {
928 RESET_STAT_INC(sc, RESET_TYPE_BB_HANG);
9adcf440 929 ieee80211_queue_work(sc->hw, &sc->hw_reset_work);
030d6294 930 }
e8cfe9f8
FF
931
932 } else if (busy >= 0)
933 sc->hw_busy_count = 0;
934
935out:
936 ath9k_ps_restore(sc);
937}
938
939static void ath_hw_pll_rx_hang_check(struct ath_softc *sc, u32 pll_sqsum)
940{
941 static int count;
942 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
943
944 if (pll_sqsum >= 0x40000) {
945 count++;
946 if (count == 3) {
947 /* Rx is hung for more than 500ms. Reset it */
d2182b69 948 ath_dbg(common, RESET, "Possible RX hang, resetting\n");
030d6294 949 RESET_STAT_INC(sc, RESET_TYPE_PLL_HANG);
9adcf440 950 ieee80211_queue_work(sc->hw, &sc->hw_reset_work);
e8cfe9f8
FF
951 count = 0;
952 }
953 } else
954 count = 0;
955}
956
957void ath_hw_pll_work(struct work_struct *work)
958{
959 struct ath_softc *sc = container_of(work, struct ath_softc,
960 hw_pll_work.work);
961 u32 pll_sqsum;
962
963 if (AR_SREV_9485(sc->sc_ah)) {
964
965 ath9k_ps_wakeup(sc);
966 pll_sqsum = ar9003_get_pll_sqsum_dvc(sc->sc_ah);
967 ath9k_ps_restore(sc);
968
969 ath_hw_pll_rx_hang_check(sc, pll_sqsum);
970
971 ieee80211_queue_delayed_work(sc->hw, &sc->hw_pll_work, HZ/5);
972 }
973}
974
ff37e337
S
975/**********************/
976/* mac80211 callbacks */
977/**********************/
978
8feceb67 979static int ath9k_start(struct ieee80211_hw *hw)
f078f209 980{
9ac58615 981 struct ath_softc *sc = hw->priv;
af03abec 982 struct ath_hw *ah = sc->sc_ah;
c46917bb 983 struct ath_common *common = ath9k_hw_common(ah);
8feceb67 984 struct ieee80211_channel *curchan = hw->conf.channel;
ff37e337 985 struct ath9k_channel *init_channel;
82880a7c 986 int r;
f078f209 987
d2182b69 988 ath_dbg(common, CONFIG,
226afe68
JP
989 "Starting driver with initial channel: %d MHz\n",
990 curchan->center_freq);
f078f209 991
f62d816f 992 ath9k_ps_wakeup(sc);
141b38b6
S
993 mutex_lock(&sc->mutex);
994
c344c9cb 995 init_channel = ath9k_cmn_get_curchannel(hw, ah);
ff37e337
S
996
997 /* Reset SERDES registers */
84c87dc8 998 ath9k_hw_configpcipowersave(ah, false);
ff37e337
S
999
1000 /*
1001 * The basic interface to setting the hardware in a good
1002 * state is ``reset''. On return the hardware is known to
1003 * be powered up and with interrupts disabled. This must
1004 * be followed by initialization of the appropriate bits
1005 * and then setup of the interrupt mask.
1006 */
4bdd1e97 1007 spin_lock_bh(&sc->sc_pcu_lock);
c0c11741
FF
1008
1009 atomic_set(&ah->intr_ref_cnt, -1);
1010
20bd2a09 1011 r = ath9k_hw_reset(ah, init_channel, ah->caldata, false);
ae8d2858 1012 if (r) {
3800276a
JP
1013 ath_err(common,
1014 "Unable to reset hardware; reset status %d (freq %u MHz)\n",
1015 r, curchan->center_freq);
4bdd1e97 1016 spin_unlock_bh(&sc->sc_pcu_lock);
141b38b6 1017 goto mutex_unlock;
ff37e337 1018 }
ff37e337 1019
ff37e337 1020 /* Setup our intr mask. */
b5c80475
FF
1021 ah->imask = ATH9K_INT_TX | ATH9K_INT_RXEOL |
1022 ATH9K_INT_RXORN | ATH9K_INT_FATAL |
1023 ATH9K_INT_GLOBAL;
1024
1025 if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
08578b8f
LR
1026 ah->imask |= ATH9K_INT_RXHP |
1027 ATH9K_INT_RXLP |
1028 ATH9K_INT_BB_WATCHDOG;
b5c80475
FF
1029 else
1030 ah->imask |= ATH9K_INT_RX;
ff37e337 1031
364734fa 1032 ah->imask |= ATH9K_INT_GTT;
ff37e337 1033
af03abec 1034 if (ah->caps.hw_caps & ATH9K_HW_CAP_HT)
3069168c 1035 ah->imask |= ATH9K_INT_CST;
ff37e337 1036
40dc5392
MSS
1037 if (ah->caps.hw_caps & ATH9K_HW_CAP_MCI)
1038 ah->imask |= ATH9K_INT_MCI;
1039
ff37e337 1040 sc->sc_flags &= ~SC_OP_INVALID;
5f841b41 1041 sc->sc_ah->is_monitoring = false;
ff37e337 1042
9adcf440
FF
1043 if (!ath_complete_reset(sc, false)) {
1044 r = -EIO;
1045 spin_unlock_bh(&sc->sc_pcu_lock);
1046 goto mutex_unlock;
1047 }
ff37e337 1048
c0c11741
FF
1049 if (ah->led_pin >= 0) {
1050 ath9k_hw_cfg_output(ah, ah->led_pin,
1051 AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1052 ath9k_hw_set_gpio(ah, ah->led_pin, 0);
1053 }
1054
1055 /*
1056 * Reset key cache to sane defaults (all entries cleared) instead of
1057 * semi-random values after suspend/resume.
1058 */
1059 ath9k_cmn_init_crypto(sc->sc_ah);
1060
9adcf440 1061 spin_unlock_bh(&sc->sc_pcu_lock);
164ace38 1062
df198b17 1063 ath9k_start_btcoex(sc);
1773912b 1064
8060e169
VT
1065 if (ah->caps.pcie_lcr_extsync_en && common->bus_ops->extn_synch_en)
1066 common->bus_ops->extn_synch_en(common);
1067
141b38b6
S
1068mutex_unlock:
1069 mutex_unlock(&sc->mutex);
1070
f62d816f
FF
1071 ath9k_ps_restore(sc);
1072
ae8d2858 1073 return r;
f078f209
LR
1074}
1075
7bb45683 1076static void ath9k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
f078f209 1077{
9ac58615 1078 struct ath_softc *sc = hw->priv;
c46917bb 1079 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
528f0c6b 1080 struct ath_tx_control txctl;
1bc14880 1081 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
528f0c6b 1082
96148326 1083 if (sc->ps_enabled) {
dc8c4585
JM
1084 /*
1085 * mac80211 does not set PM field for normal data frames, so we
1086 * need to update that based on the current PS mode.
1087 */
1088 if (ieee80211_is_data(hdr->frame_control) &&
1089 !ieee80211_is_nullfunc(hdr->frame_control) &&
1090 !ieee80211_has_pm(hdr->frame_control)) {
d2182b69 1091 ath_dbg(common, PS,
226afe68 1092 "Add PM=1 for a TX frame while in PS mode\n");
dc8c4585
JM
1093 hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_PM);
1094 }
1095 }
1096
c8e8868e
FF
1097 /*
1098 * Cannot tx while the hardware is in full sleep, it first needs a full
1099 * chip reset to recover from that
1100 */
1101 if (unlikely(sc->sc_ah->power_mode == ATH9K_PM_FULL_SLEEP))
1102 goto exit;
1103
9a23f9ca
JM
1104 if (unlikely(sc->sc_ah->power_mode != ATH9K_PM_AWAKE)) {
1105 /*
1106 * We are using PS-Poll and mac80211 can request TX while in
1107 * power save mode. Need to wake up hardware for the TX to be
1108 * completed and if needed, also for RX of buffered frames.
1109 */
9a23f9ca 1110 ath9k_ps_wakeup(sc);
fdf76622
VT
1111 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
1112 ath9k_hw_setrxabort(sc->sc_ah, 0);
9a23f9ca 1113 if (ieee80211_is_pspoll(hdr->frame_control)) {
d2182b69 1114 ath_dbg(common, PS,
226afe68 1115 "Sending PS-Poll to pick a buffered frame\n");
1b04b930 1116 sc->ps_flags |= PS_WAIT_FOR_PSPOLL_DATA;
9a23f9ca 1117 } else {
d2182b69 1118 ath_dbg(common, PS, "Wake up to complete TX\n");
1b04b930 1119 sc->ps_flags |= PS_WAIT_FOR_TX_ACK;
9a23f9ca
JM
1120 }
1121 /*
1122 * The actual restore operation will happen only after
1123 * the sc_flags bit is cleared. We are just dropping
1124 * the ps_usecount here.
1125 */
1126 ath9k_ps_restore(sc);
1127 }
1128
528f0c6b 1129 memset(&txctl, 0, sizeof(struct ath_tx_control));
066dae93 1130 txctl.txq = sc->tx.txq_map[skb_get_queue_mapping(skb)];
528f0c6b 1131
d2182b69 1132 ath_dbg(common, XMIT, "transmitting packet, skb: %p\n", skb);
8feceb67 1133
c52f33d0 1134 if (ath_tx_start(hw, skb, &txctl) != 0) {
d2182b69 1135 ath_dbg(common, XMIT, "TX failed\n");
528f0c6b 1136 goto exit;
8feceb67
VT
1137 }
1138
7bb45683 1139 return;
528f0c6b
S
1140exit:
1141 dev_kfree_skb_any(skb);
f078f209
LR
1142}
1143
8feceb67 1144static void ath9k_stop(struct ieee80211_hw *hw)
f078f209 1145{
9ac58615 1146 struct ath_softc *sc = hw->priv;
af03abec 1147 struct ath_hw *ah = sc->sc_ah;
c46917bb 1148 struct ath_common *common = ath9k_hw_common(ah);
c0c11741 1149 bool prev_idle;
f078f209 1150
4c483817
S
1151 mutex_lock(&sc->mutex);
1152
9adcf440 1153 ath_cancel_work(sc);
c94dbff7 1154
9c84b797 1155 if (sc->sc_flags & SC_OP_INVALID) {
d2182b69 1156 ath_dbg(common, ANY, "Device not present\n");
4c483817 1157 mutex_unlock(&sc->mutex);
9c84b797
S
1158 return;
1159 }
8feceb67 1160
3867cf6a
S
1161 /* Ensure HW is awake when we try to shut it down. */
1162 ath9k_ps_wakeup(sc);
1163
df198b17 1164 ath9k_stop_btcoex(sc);
1773912b 1165
6a6733f2
LR
1166 spin_lock_bh(&sc->sc_pcu_lock);
1167
203043f5
SG
1168 /* prevent tasklets to enable interrupts once we disable them */
1169 ah->imask &= ~ATH9K_INT_GLOBAL;
1170
ff37e337
S
1171 /* make sure h/w will not generate any interrupt
1172 * before setting the invalid flag. */
4df3071e 1173 ath9k_hw_disable_interrupts(ah);
ff37e337 1174
c0c11741
FF
1175 spin_unlock_bh(&sc->sc_pcu_lock);
1176
1177 /* we can now sync irq and kill any running tasklets, since we already
1178 * disabled interrupts and not holding a spin lock */
1179 synchronize_irq(sc->irq);
1180 tasklet_kill(&sc->intr_tq);
1181 tasklet_kill(&sc->bcon_tasklet);
1182
1183 prev_idle = sc->ps_idle;
1184 sc->ps_idle = true;
1185
1186 spin_lock_bh(&sc->sc_pcu_lock);
1187
1188 if (ah->led_pin >= 0) {
1189 ath9k_hw_set_gpio(ah, ah->led_pin, 1);
1190 ath9k_hw_cfg_gpio_input(ah, ah->led_pin);
1191 }
1192
1193 ath_prepare_reset(sc, false, true);
ff37e337 1194
0d95521e
FF
1195 if (sc->rx.frag) {
1196 dev_kfree_skb_any(sc->rx.frag);
1197 sc->rx.frag = NULL;
1198 }
1199
c0c11741
FF
1200 if (!ah->curchan)
1201 ah->curchan = ath9k_cmn_get_curchannel(hw, ah);
6a6733f2 1202
c0c11741
FF
1203 ath9k_hw_reset(ah, ah->curchan, ah->caldata, false);
1204 ath9k_hw_phy_disable(ah);
6a6733f2 1205
c0c11741 1206 ath9k_hw_configpcipowersave(ah, true);
203043f5 1207
c0c11741 1208 spin_unlock_bh(&sc->sc_pcu_lock);
3867cf6a 1209
c0c11741 1210 ath9k_ps_restore(sc);
ff37e337
S
1211
1212 sc->sc_flags |= SC_OP_INVALID;
c0c11741 1213 sc->ps_idle = prev_idle;
500c064d 1214
141b38b6
S
1215 mutex_unlock(&sc->mutex);
1216
d2182b69 1217 ath_dbg(common, CONFIG, "Driver halt\n");
f078f209
LR
1218}
1219
4801416c
BG
1220bool ath9k_uses_beacons(int type)
1221{
1222 switch (type) {
1223 case NL80211_IFTYPE_AP:
1224 case NL80211_IFTYPE_ADHOC:
1225 case NL80211_IFTYPE_MESH_POINT:
1226 return true;
1227 default:
1228 return false;
1229 }
1230}
1231
1232static void ath9k_reclaim_beacon(struct ath_softc *sc,
1233 struct ieee80211_vif *vif)
f078f209 1234{
1ed32e4f 1235 struct ath_vif *avp = (void *)vif->drv_priv;
8feceb67 1236
014cf3bb 1237 ath9k_set_beaconing_status(sc, false);
4801416c 1238 ath_beacon_return(sc, avp);
014cf3bb 1239 ath9k_set_beaconing_status(sc, true);
4801416c 1240 sc->sc_flags &= ~SC_OP_BEACONS;
4801416c
BG
1241}
1242
1243static void ath9k_vif_iter(void *data, u8 *mac, struct ieee80211_vif *vif)
1244{
1245 struct ath9k_vif_iter_data *iter_data = data;
1246 int i;
1247
1248 if (iter_data->hw_macaddr)
1249 for (i = 0; i < ETH_ALEN; i++)
1250 iter_data->mask[i] &=
1251 ~(iter_data->hw_macaddr[i] ^ mac[i]);
141b38b6 1252
1ed32e4f 1253 switch (vif->type) {
4801416c
BG
1254 case NL80211_IFTYPE_AP:
1255 iter_data->naps++;
f078f209 1256 break;
4801416c
BG
1257 case NL80211_IFTYPE_STATION:
1258 iter_data->nstations++;
e51f3eff 1259 break;
05c914fe 1260 case NL80211_IFTYPE_ADHOC:
4801416c
BG
1261 iter_data->nadhocs++;
1262 break;
9cb5412b 1263 case NL80211_IFTYPE_MESH_POINT:
4801416c
BG
1264 iter_data->nmeshes++;
1265 break;
1266 case NL80211_IFTYPE_WDS:
1267 iter_data->nwds++;
f078f209
LR
1268 break;
1269 default:
4801416c 1270 break;
f078f209 1271 }
4801416c 1272}
f078f209 1273
4801416c
BG
1274/* Called with sc->mutex held. */
1275void ath9k_calculate_iter_data(struct ieee80211_hw *hw,
1276 struct ieee80211_vif *vif,
1277 struct ath9k_vif_iter_data *iter_data)
1278{
9ac58615 1279 struct ath_softc *sc = hw->priv;
4801416c
BG
1280 struct ath_hw *ah = sc->sc_ah;
1281 struct ath_common *common = ath9k_hw_common(ah);
8feceb67 1282
4801416c
BG
1283 /*
1284 * Use the hardware MAC address as reference, the hardware uses it
1285 * together with the BSSID mask when matching addresses.
1286 */
1287 memset(iter_data, 0, sizeof(*iter_data));
1288 iter_data->hw_macaddr = common->macaddr;
1289 memset(&iter_data->mask, 0xff, ETH_ALEN);
5640b08e 1290
4801416c
BG
1291 if (vif)
1292 ath9k_vif_iter(iter_data, vif->addr, vif);
1293
1294 /* Get list of all active MAC addresses */
4801416c
BG
1295 ieee80211_iterate_active_interfaces_atomic(sc->hw, ath9k_vif_iter,
1296 iter_data);
4801416c 1297}
8ca21f01 1298
4801416c
BG
1299/* Called with sc->mutex held. */
1300static void ath9k_calculate_summary_state(struct ieee80211_hw *hw,
1301 struct ieee80211_vif *vif)
1302{
9ac58615 1303 struct ath_softc *sc = hw->priv;
4801416c
BG
1304 struct ath_hw *ah = sc->sc_ah;
1305 struct ath_common *common = ath9k_hw_common(ah);
1306 struct ath9k_vif_iter_data iter_data;
8ca21f01 1307
4801416c 1308 ath9k_calculate_iter_data(hw, vif, &iter_data);
2c3db3d5 1309
4801416c
BG
1310 /* Set BSSID mask. */
1311 memcpy(common->bssidmask, iter_data.mask, ETH_ALEN);
1312 ath_hw_setbssidmask(common);
1313
1314 /* Set op-mode & TSF */
1315 if (iter_data.naps > 0) {
3069168c 1316 ath9k_hw_set_tsfadjust(ah, 1);
b238e90e 1317 sc->sc_flags |= SC_OP_TSF_RESET;
4801416c
BG
1318 ah->opmode = NL80211_IFTYPE_AP;
1319 } else {
1320 ath9k_hw_set_tsfadjust(ah, 0);
1321 sc->sc_flags &= ~SC_OP_TSF_RESET;
5640b08e 1322
fd5999cf
JC
1323 if (iter_data.nmeshes)
1324 ah->opmode = NL80211_IFTYPE_MESH_POINT;
1325 else if (iter_data.nwds)
4801416c
BG
1326 ah->opmode = NL80211_IFTYPE_AP;
1327 else if (iter_data.nadhocs)
1328 ah->opmode = NL80211_IFTYPE_ADHOC;
1329 else
1330 ah->opmode = NL80211_IFTYPE_STATION;
1331 }
5640b08e 1332
4e30ffa2
VN
1333 /*
1334 * Enable MIB interrupts when there are hardware phy counters.
4e30ffa2 1335 */
4801416c 1336 if ((iter_data.nstations + iter_data.nadhocs + iter_data.nmeshes) > 0) {
3448f912
LR
1337 if (ah->config.enable_ani)
1338 ah->imask |= ATH9K_INT_MIB;
3069168c 1339 ah->imask |= ATH9K_INT_TSFOOR;
4801416c
BG
1340 } else {
1341 ah->imask &= ~ATH9K_INT_MIB;
1342 ah->imask &= ~ATH9K_INT_TSFOOR;
4af9cf4f
S
1343 }
1344
72d874c6 1345 ath9k_hw_set_interrupts(ah);
4e30ffa2 1346
4801416c 1347 /* Set up ANI */
2e5ef459 1348 if (iter_data.naps > 0) {
729da390 1349 sc->sc_ah->stats.avgbrssi = ATH_RSSI_DUMMY_MARKER;
05c0be2f
MSS
1350
1351 if (!common->disable_ani) {
1352 sc->sc_flags |= SC_OP_ANI_RUN;
1353 ath_start_ani(common);
1354 }
1355
f60c49b6
RM
1356 } else {
1357 sc->sc_flags &= ~SC_OP_ANI_RUN;
1358 del_timer_sync(&common->ani.timer);
6c3118e2 1359 }
4801416c 1360}
6f255425 1361
4801416c
BG
1362/* Called with sc->mutex held, vif counts set up properly. */
1363static void ath9k_do_vif_add_setup(struct ieee80211_hw *hw,
1364 struct ieee80211_vif *vif)
1365{
9ac58615 1366 struct ath_softc *sc = hw->priv;
4801416c
BG
1367
1368 ath9k_calculate_summary_state(hw, vif);
1369
1370 if (ath9k_uses_beacons(vif->type)) {
1371 int error;
4801416c
BG
1372 /* This may fail because upper levels do not have beacons
1373 * properly configured yet. That's OK, we assume it
1374 * will be properly configured and then we will be notified
1375 * in the info_changed method and set up beacons properly
1376 * there.
1377 */
014cf3bb 1378 ath9k_set_beaconing_status(sc, false);
9ac58615 1379 error = ath_beacon_alloc(sc, vif);
391bd1c4 1380 if (!error)
4801416c 1381 ath_beacon_config(sc, vif);
014cf3bb 1382 ath9k_set_beaconing_status(sc, true);
4801416c 1383 }
f078f209
LR
1384}
1385
4801416c
BG
1386
1387static int ath9k_add_interface(struct ieee80211_hw *hw,
1388 struct ieee80211_vif *vif)
6b3b991d 1389{
9ac58615 1390 struct ath_softc *sc = hw->priv;
4801416c
BG
1391 struct ath_hw *ah = sc->sc_ah;
1392 struct ath_common *common = ath9k_hw_common(ah);
4801416c 1393 int ret = 0;
6b3b991d 1394
96f372c9 1395 ath9k_ps_wakeup(sc);
4801416c 1396 mutex_lock(&sc->mutex);
6b3b991d 1397
4801416c
BG
1398 switch (vif->type) {
1399 case NL80211_IFTYPE_STATION:
1400 case NL80211_IFTYPE_WDS:
1401 case NL80211_IFTYPE_ADHOC:
1402 case NL80211_IFTYPE_AP:
1403 case NL80211_IFTYPE_MESH_POINT:
1404 break;
1405 default:
1406 ath_err(common, "Interface type %d not yet supported\n",
1407 vif->type);
1408 ret = -EOPNOTSUPP;
1409 goto out;
1410 }
6b3b991d 1411
4801416c
BG
1412 if (ath9k_uses_beacons(vif->type)) {
1413 if (sc->nbcnvifs >= ATH_BCBUF) {
1414 ath_err(common, "Not enough beacon buffers when adding"
1415 " new interface of type: %i\n",
1416 vif->type);
1417 ret = -ENOBUFS;
1418 goto out;
1419 }
1420 }
1421
59575d1c
RM
1422 if ((ah->opmode == NL80211_IFTYPE_ADHOC) ||
1423 ((vif->type == NL80211_IFTYPE_ADHOC) &&
1424 sc->nvifs > 0)) {
4801416c
BG
1425 ath_err(common, "Cannot create ADHOC interface when other"
1426 " interfaces already exist.\n");
1427 ret = -EINVAL;
1428 goto out;
6b3b991d 1429 }
4801416c 1430
d2182b69 1431 ath_dbg(common, CONFIG, "Attach a VIF of type: %d\n", vif->type);
4801416c 1432
4801416c
BG
1433 sc->nvifs++;
1434
1435 ath9k_do_vif_add_setup(hw, vif);
1436out:
1437 mutex_unlock(&sc->mutex);
96f372c9 1438 ath9k_ps_restore(sc);
4801416c 1439 return ret;
6b3b991d
RM
1440}
1441
1442static int ath9k_change_interface(struct ieee80211_hw *hw,
1443 struct ieee80211_vif *vif,
1444 enum nl80211_iftype new_type,
1445 bool p2p)
1446{
9ac58615 1447 struct ath_softc *sc = hw->priv;
6b3b991d 1448 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
6dab55bf 1449 int ret = 0;
6b3b991d 1450
d2182b69 1451 ath_dbg(common, CONFIG, "Change Interface\n");
6b3b991d 1452 mutex_lock(&sc->mutex);
96f372c9 1453 ath9k_ps_wakeup(sc);
6b3b991d 1454
4801416c
BG
1455 /* See if new interface type is valid. */
1456 if ((new_type == NL80211_IFTYPE_ADHOC) &&
1457 (sc->nvifs > 1)) {
1458 ath_err(common, "When using ADHOC, it must be the only"
1459 " interface.\n");
1460 ret = -EINVAL;
1461 goto out;
1462 }
1463
1464 if (ath9k_uses_beacons(new_type) &&
1465 !ath9k_uses_beacons(vif->type)) {
6b3b991d
RM
1466 if (sc->nbcnvifs >= ATH_BCBUF) {
1467 ath_err(common, "No beacon slot available\n");
6dab55bf
DC
1468 ret = -ENOBUFS;
1469 goto out;
6b3b991d 1470 }
6b3b991d 1471 }
4801416c
BG
1472
1473 /* Clean up old vif stuff */
1474 if (ath9k_uses_beacons(vif->type))
1475 ath9k_reclaim_beacon(sc, vif);
1476
1477 /* Add new settings */
6b3b991d
RM
1478 vif->type = new_type;
1479 vif->p2p = p2p;
1480
4801416c 1481 ath9k_do_vif_add_setup(hw, vif);
6dab55bf 1482out:
96f372c9 1483 ath9k_ps_restore(sc);
6b3b991d 1484 mutex_unlock(&sc->mutex);
6dab55bf 1485 return ret;
6b3b991d
RM
1486}
1487
8feceb67 1488static void ath9k_remove_interface(struct ieee80211_hw *hw,
1ed32e4f 1489 struct ieee80211_vif *vif)
f078f209 1490{
9ac58615 1491 struct ath_softc *sc = hw->priv;
c46917bb 1492 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
f078f209 1493
d2182b69 1494 ath_dbg(common, CONFIG, "Detach Interface\n");
f078f209 1495
96f372c9 1496 ath9k_ps_wakeup(sc);
141b38b6
S
1497 mutex_lock(&sc->mutex);
1498
4801416c 1499 sc->nvifs--;
580f0b8a 1500
8feceb67 1501 /* Reclaim beacon resources */
4801416c 1502 if (ath9k_uses_beacons(vif->type))
6b3b991d 1503 ath9k_reclaim_beacon(sc, vif);
2c3db3d5 1504
4801416c 1505 ath9k_calculate_summary_state(hw, NULL);
141b38b6
S
1506
1507 mutex_unlock(&sc->mutex);
96f372c9 1508 ath9k_ps_restore(sc);
f078f209
LR
1509}
1510
fbab7390 1511static void ath9k_enable_ps(struct ath_softc *sc)
3f7c5c10 1512{
3069168c
PR
1513 struct ath_hw *ah = sc->sc_ah;
1514
3f7c5c10 1515 sc->ps_enabled = true;
3069168c
PR
1516 if (!(ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
1517 if ((ah->imask & ATH9K_INT_TIM_TIMER) == 0) {
1518 ah->imask |= ATH9K_INT_TIM_TIMER;
72d874c6 1519 ath9k_hw_set_interrupts(ah);
3f7c5c10 1520 }
fdf76622 1521 ath9k_hw_setrxabort(ah, 1);
3f7c5c10 1522 }
3f7c5c10
SB
1523}
1524
845d708e
SB
1525static void ath9k_disable_ps(struct ath_softc *sc)
1526{
1527 struct ath_hw *ah = sc->sc_ah;
1528
1529 sc->ps_enabled = false;
1530 ath9k_hw_setpower(ah, ATH9K_PM_AWAKE);
1531 if (!(ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
1532 ath9k_hw_setrxabort(ah, 0);
1533 sc->ps_flags &= ~(PS_WAIT_FOR_BEACON |
1534 PS_WAIT_FOR_CAB |
1535 PS_WAIT_FOR_PSPOLL_DATA |
1536 PS_WAIT_FOR_TX_ACK);
1537 if (ah->imask & ATH9K_INT_TIM_TIMER) {
1538 ah->imask &= ~ATH9K_INT_TIM_TIMER;
72d874c6 1539 ath9k_hw_set_interrupts(ah);
845d708e
SB
1540 }
1541 }
1542
1543}
1544
e8975581 1545static int ath9k_config(struct ieee80211_hw *hw, u32 changed)
f078f209 1546{
9ac58615 1547 struct ath_softc *sc = hw->priv;
3430098a
FF
1548 struct ath_hw *ah = sc->sc_ah;
1549 struct ath_common *common = ath9k_hw_common(ah);
e8975581 1550 struct ieee80211_conf *conf = &hw->conf;
f078f209 1551
c0c11741 1552 ath9k_ps_wakeup(sc);
aa33de09 1553 mutex_lock(&sc->mutex);
141b38b6 1554
daa1b6ee 1555 if (changed & IEEE80211_CONF_CHANGE_IDLE) {
7545daf4 1556 sc->ps_idle = !!(conf->flags & IEEE80211_CONF_IDLE);
daa1b6ee
FF
1557 if (sc->ps_idle)
1558 ath_cancel_work(sc);
1559 }
64839170 1560
e7824a50
LR
1561 /*
1562 * We just prepare to enable PS. We have to wait until our AP has
1563 * ACK'd our null data frame to disable RX otherwise we'll ignore
1564 * those ACKs and end up retransmitting the same null data frames.
1565 * IEEE80211_CONF_CHANGE_PS is only passed by mac80211 for STA mode.
1566 */
3cbb5dd7 1567 if (changed & IEEE80211_CONF_CHANGE_PS) {
8ab2cd09
LR
1568 unsigned long flags;
1569 spin_lock_irqsave(&sc->sc_pm_lock, flags);
fbab7390
SB
1570 if (conf->flags & IEEE80211_CONF_PS)
1571 ath9k_enable_ps(sc);
845d708e
SB
1572 else
1573 ath9k_disable_ps(sc);
8ab2cd09 1574 spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
3cbb5dd7
VN
1575 }
1576
199afd9d
S
1577 if (changed & IEEE80211_CONF_CHANGE_MONITOR) {
1578 if (conf->flags & IEEE80211_CONF_MONITOR) {
d2182b69 1579 ath_dbg(common, CONFIG, "Monitor mode is enabled\n");
5f841b41
RM
1580 sc->sc_ah->is_monitoring = true;
1581 } else {
d2182b69 1582 ath_dbg(common, CONFIG, "Monitor mode is disabled\n");
5f841b41 1583 sc->sc_ah->is_monitoring = false;
199afd9d
S
1584 }
1585 }
1586
4797938c 1587 if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
99405f93 1588 struct ieee80211_channel *curchan = hw->conf.channel;
5f8e077c 1589 int pos = curchan->hw_value;
3430098a
FF
1590 int old_pos = -1;
1591 unsigned long flags;
1592
1593 if (ah->curchan)
1594 old_pos = ah->curchan - &ah->channels[0];
ae5eb026 1595
5ee08656
FF
1596 if (hw->conf.flags & IEEE80211_CONF_OFFCHANNEL)
1597 sc->sc_flags |= SC_OP_OFFCHANNEL;
1598 else
1599 sc->sc_flags &= ~SC_OP_OFFCHANNEL;
0e2dedf9 1600
d2182b69 1601 ath_dbg(common, CONFIG, "Set channel: %d MHz type: %d\n",
8c79a610 1602 curchan->center_freq, conf->channel_type);
f078f209 1603
3430098a
FF
1604 /* update survey stats for the old channel before switching */
1605 spin_lock_irqsave(&common->cc_lock, flags);
1606 ath_update_survey_stats(sc);
1607 spin_unlock_irqrestore(&common->cc_lock, flags);
1608
e338a85e
RM
1609 /*
1610 * Preserve the current channel values, before updating
1611 * the same channel
1612 */
1a19f77f
RM
1613 if (ah->curchan && (old_pos == pos))
1614 ath9k_hw_getnf(ah, ah->curchan);
e338a85e
RM
1615
1616 ath9k_cmn_update_ichannel(&sc->sc_ah->channels[pos],
1617 curchan, conf->channel_type);
1618
3430098a
FF
1619 /*
1620 * If the operating channel changes, change the survey in-use flags
1621 * along with it.
1622 * Reset the survey data for the new channel, unless we're switching
1623 * back to the operating channel from an off-channel operation.
1624 */
1625 if (!(hw->conf.flags & IEEE80211_CONF_OFFCHANNEL) &&
1626 sc->cur_survey != &sc->survey[pos]) {
1627
1628 if (sc->cur_survey)
1629 sc->cur_survey->filled &= ~SURVEY_INFO_IN_USE;
1630
1631 sc->cur_survey = &sc->survey[pos];
1632
1633 memset(sc->cur_survey, 0, sizeof(struct survey_info));
1634 sc->cur_survey->filled |= SURVEY_INFO_IN_USE;
1635 } else if (!(sc->survey[pos].filled & SURVEY_INFO_IN_USE)) {
1636 memset(&sc->survey[pos], 0, sizeof(struct survey_info));
1637 }
1638
0e2dedf9 1639 if (ath_set_channel(sc, hw, &sc->sc_ah->channels[pos]) < 0) {
3800276a 1640 ath_err(common, "Unable to set channel\n");
aa33de09 1641 mutex_unlock(&sc->mutex);
e11602b7
S
1642 return -EINVAL;
1643 }
3430098a
FF
1644
1645 /*
1646 * The most recent snapshot of channel->noisefloor for the old
1647 * channel is only available after the hardware reset. Copy it to
1648 * the survey stats now.
1649 */
1650 if (old_pos >= 0)
1651 ath_update_survey_nf(sc, old_pos);
094d05dc 1652 }
f078f209 1653
c9f6a656 1654 if (changed & IEEE80211_CONF_CHANGE_POWER) {
d2182b69 1655 ath_dbg(common, CONFIG, "Set power: %d\n", conf->power_level);
17d7904d 1656 sc->config.txpowlimit = 2 * conf->power_level;
5048e8c3
RM
1657 ath9k_cmn_update_txpow(ah, sc->curtxpow,
1658 sc->config.txpowlimit, &sc->curtxpow);
64839170
LR
1659 }
1660
aa33de09 1661 mutex_unlock(&sc->mutex);
c0c11741 1662 ath9k_ps_restore(sc);
141b38b6 1663
f078f209
LR
1664 return 0;
1665}
1666
8feceb67
VT
1667#define SUPPORTED_FILTERS \
1668 (FIF_PROMISC_IN_BSS | \
1669 FIF_ALLMULTI | \
1670 FIF_CONTROL | \
af6a3fc7 1671 FIF_PSPOLL | \
8feceb67
VT
1672 FIF_OTHER_BSS | \
1673 FIF_BCN_PRBRESP_PROMISC | \
9c1d8e4a 1674 FIF_PROBE_REQ | \
8feceb67 1675 FIF_FCSFAIL)
c83be688 1676
8feceb67
VT
1677/* FIXME: sc->sc_full_reset ? */
1678static void ath9k_configure_filter(struct ieee80211_hw *hw,
1679 unsigned int changed_flags,
1680 unsigned int *total_flags,
3ac64bee 1681 u64 multicast)
8feceb67 1682{
9ac58615 1683 struct ath_softc *sc = hw->priv;
8feceb67 1684 u32 rfilt;
f078f209 1685
8feceb67
VT
1686 changed_flags &= SUPPORTED_FILTERS;
1687 *total_flags &= SUPPORTED_FILTERS;
f078f209 1688
b77f483f 1689 sc->rx.rxfilter = *total_flags;
aa68aeaa 1690 ath9k_ps_wakeup(sc);
8feceb67
VT
1691 rfilt = ath_calcrxfilter(sc);
1692 ath9k_hw_setrxfilter(sc->sc_ah, rfilt);
aa68aeaa 1693 ath9k_ps_restore(sc);
f078f209 1694
d2182b69
JP
1695 ath_dbg(ath9k_hw_common(sc->sc_ah), CONFIG, "Set HW RX filter: 0x%x\n",
1696 rfilt);
8feceb67 1697}
f078f209 1698
4ca77860
JB
1699static int ath9k_sta_add(struct ieee80211_hw *hw,
1700 struct ieee80211_vif *vif,
1701 struct ieee80211_sta *sta)
8feceb67 1702{
9ac58615 1703 struct ath_softc *sc = hw->priv;
93ae2dd2
FF
1704 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1705 struct ath_node *an = (struct ath_node *) sta->drv_priv;
1706 struct ieee80211_key_conf ps_key = { };
f078f209 1707
7e1e3864 1708 ath_node_attach(sc, sta, vif);
f59a59fe
FF
1709
1710 if (vif->type != NL80211_IFTYPE_AP &&
1711 vif->type != NL80211_IFTYPE_AP_VLAN)
1712 return 0;
1713
93ae2dd2 1714 an->ps_key = ath_key_config(common, vif, sta, &ps_key);
4ca77860
JB
1715
1716 return 0;
1717}
1718
93ae2dd2
FF
1719static void ath9k_del_ps_key(struct ath_softc *sc,
1720 struct ieee80211_vif *vif,
1721 struct ieee80211_sta *sta)
1722{
1723 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1724 struct ath_node *an = (struct ath_node *) sta->drv_priv;
1725 struct ieee80211_key_conf ps_key = { .hw_key_idx = an->ps_key };
1726
1727 if (!an->ps_key)
1728 return;
1729
1730 ath_key_delete(common, &ps_key);
1731}
1732
4ca77860
JB
1733static int ath9k_sta_remove(struct ieee80211_hw *hw,
1734 struct ieee80211_vif *vif,
1735 struct ieee80211_sta *sta)
1736{
9ac58615 1737 struct ath_softc *sc = hw->priv;
4ca77860 1738
93ae2dd2 1739 ath9k_del_ps_key(sc, vif, sta);
4ca77860
JB
1740 ath_node_detach(sc, sta);
1741
1742 return 0;
f078f209
LR
1743}
1744
5519541d
FF
1745static void ath9k_sta_notify(struct ieee80211_hw *hw,
1746 struct ieee80211_vif *vif,
1747 enum sta_notify_cmd cmd,
1748 struct ieee80211_sta *sta)
1749{
1750 struct ath_softc *sc = hw->priv;
1751 struct ath_node *an = (struct ath_node *) sta->drv_priv;
1752
3d4e20f2 1753 if (!sta->ht_cap.ht_supported)
b25bfda3
MSS
1754 return;
1755
5519541d
FF
1756 switch (cmd) {
1757 case STA_NOTIFY_SLEEP:
1758 an->sleeping = true;
042ec453 1759 ath_tx_aggr_sleep(sta, sc, an);
5519541d
FF
1760 break;
1761 case STA_NOTIFY_AWAKE:
1762 an->sleeping = false;
1763 ath_tx_aggr_wakeup(sc, an);
1764 break;
1765 }
1766}
1767
8a3a3c85
EP
1768static int ath9k_conf_tx(struct ieee80211_hw *hw,
1769 struct ieee80211_vif *vif, u16 queue,
8feceb67 1770 const struct ieee80211_tx_queue_params *params)
f078f209 1771{
9ac58615 1772 struct ath_softc *sc = hw->priv;
c46917bb 1773 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
066dae93 1774 struct ath_txq *txq;
8feceb67 1775 struct ath9k_tx_queue_info qi;
066dae93 1776 int ret = 0;
f078f209 1777
8feceb67
VT
1778 if (queue >= WME_NUM_AC)
1779 return 0;
f078f209 1780
066dae93
FF
1781 txq = sc->tx.txq_map[queue];
1782
96f372c9 1783 ath9k_ps_wakeup(sc);
141b38b6
S
1784 mutex_lock(&sc->mutex);
1785
1ffb0610
S
1786 memset(&qi, 0, sizeof(struct ath9k_tx_queue_info));
1787
8feceb67
VT
1788 qi.tqi_aifs = params->aifs;
1789 qi.tqi_cwmin = params->cw_min;
1790 qi.tqi_cwmax = params->cw_max;
1791 qi.tqi_burstTime = params->txop;
f078f209 1792
d2182b69 1793 ath_dbg(common, CONFIG,
226afe68
JP
1794 "Configure tx [queue/halq] [%d/%d], aifs: %d, cw_min: %d, cw_max: %d, txop: %d\n",
1795 queue, txq->axq_qnum, params->aifs, params->cw_min,
1796 params->cw_max, params->txop);
f078f209 1797
066dae93 1798 ret = ath_txq_update(sc, txq->axq_qnum, &qi);
8feceb67 1799 if (ret)
3800276a 1800 ath_err(common, "TXQ Update failed\n");
f078f209 1801
94db2936 1802 if (sc->sc_ah->opmode == NL80211_IFTYPE_ADHOC)
066dae93 1803 if (queue == WME_AC_BE && !ret)
94db2936
VN
1804 ath_beaconq_config(sc);
1805
141b38b6 1806 mutex_unlock(&sc->mutex);
96f372c9 1807 ath9k_ps_restore(sc);
141b38b6 1808
8feceb67
VT
1809 return ret;
1810}
f078f209 1811
8feceb67
VT
1812static int ath9k_set_key(struct ieee80211_hw *hw,
1813 enum set_key_cmd cmd,
dc822b5d
JB
1814 struct ieee80211_vif *vif,
1815 struct ieee80211_sta *sta,
8feceb67
VT
1816 struct ieee80211_key_conf *key)
1817{
9ac58615 1818 struct ath_softc *sc = hw->priv;
c46917bb 1819 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
8feceb67 1820 int ret = 0;
f078f209 1821
3e6109c5 1822 if (ath9k_modparam_nohwcrypt)
b3bd89ce
JM
1823 return -ENOSPC;
1824
5bd5e9a6
CYY
1825 if ((vif->type == NL80211_IFTYPE_ADHOC ||
1826 vif->type == NL80211_IFTYPE_MESH_POINT) &&
cfdc9a8b
JM
1827 (key->cipher == WLAN_CIPHER_SUITE_TKIP ||
1828 key->cipher == WLAN_CIPHER_SUITE_CCMP) &&
1829 !(key->flags & IEEE80211_KEY_FLAG_PAIRWISE)) {
1830 /*
1831 * For now, disable hw crypto for the RSN IBSS group keys. This
1832 * could be optimized in the future to use a modified key cache
1833 * design to support per-STA RX GTK, but until that gets
1834 * implemented, use of software crypto for group addressed
1835 * frames is a acceptable to allow RSN IBSS to be used.
1836 */
1837 return -EOPNOTSUPP;
1838 }
1839
141b38b6 1840 mutex_lock(&sc->mutex);
3cbb5dd7 1841 ath9k_ps_wakeup(sc);
d2182b69 1842 ath_dbg(common, CONFIG, "Set HW Key\n");
f078f209 1843
8feceb67
VT
1844 switch (cmd) {
1845 case SET_KEY:
93ae2dd2
FF
1846 if (sta)
1847 ath9k_del_ps_key(sc, vif, sta);
1848
040e539e 1849 ret = ath_key_config(common, vif, sta, key);
6ace2891
JM
1850 if (ret >= 0) {
1851 key->hw_key_idx = ret;
8feceb67
VT
1852 /* push IV and Michael MIC generation to stack */
1853 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
97359d12 1854 if (key->cipher == WLAN_CIPHER_SUITE_TKIP)
8feceb67 1855 key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
97359d12
JB
1856 if (sc->sc_ah->sw_mgmt_crypto &&
1857 key->cipher == WLAN_CIPHER_SUITE_CCMP)
0ced0e17 1858 key->flags |= IEEE80211_KEY_FLAG_SW_MGMT;
6ace2891 1859 ret = 0;
8feceb67
VT
1860 }
1861 break;
1862 case DISABLE_KEY:
040e539e 1863 ath_key_delete(common, key);
8feceb67
VT
1864 break;
1865 default:
1866 ret = -EINVAL;
1867 }
f078f209 1868
3cbb5dd7 1869 ath9k_ps_restore(sc);
141b38b6
S
1870 mutex_unlock(&sc->mutex);
1871
8feceb67
VT
1872 return ret;
1873}
4f5ef75b
RM
1874static void ath9k_bss_iter(void *data, u8 *mac, struct ieee80211_vif *vif)
1875{
1876 struct ath_softc *sc = data;
1877 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1878 struct ieee80211_bss_conf *bss_conf = &vif->bss_conf;
1879 struct ath_vif *avp = (void *)vif->drv_priv;
1880
2e5ef459
RM
1881 /*
1882 * Skip iteration if primary station vif's bss info
1883 * was not changed
1884 */
1885 if (sc->sc_flags & SC_OP_PRIM_STA_VIF)
1886 return;
1887
1888 if (bss_conf->assoc) {
1889 sc->sc_flags |= SC_OP_PRIM_STA_VIF;
1890 avp->primary_sta_vif = true;
4f5ef75b
RM
1891 memcpy(common->curbssid, bss_conf->bssid, ETH_ALEN);
1892 common->curaid = bss_conf->aid;
1893 ath9k_hw_write_associd(sc->sc_ah);
d2182b69
JP
1894 ath_dbg(common, CONFIG, "Bss Info ASSOC %d, bssid: %pM\n",
1895 bss_conf->aid, common->curbssid);
2e5ef459
RM
1896 ath_beacon_config(sc, vif);
1897 /*
1898 * Request a re-configuration of Beacon related timers
1899 * on the receipt of the first Beacon frame (i.e.,
1900 * after time sync with the AP).
1901 */
1902 sc->ps_flags |= PS_BEACON_SYNC | PS_WAIT_FOR_BEACON;
1903 /* Reset rssi stats */
1904 sc->last_rssi = ATH_RSSI_DUMMY_MARKER;
1905 sc->sc_ah->stats.avgbrssi = ATH_RSSI_DUMMY_MARKER;
99e4d43a 1906
05c0be2f
MSS
1907 if (!common->disable_ani) {
1908 sc->sc_flags |= SC_OP_ANI_RUN;
1909 ath_start_ani(common);
1910 }
1911
4f5ef75b
RM
1912 }
1913}
1914
1915static void ath9k_config_bss(struct ath_softc *sc, struct ieee80211_vif *vif)
1916{
1917 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1918 struct ieee80211_bss_conf *bss_conf = &vif->bss_conf;
1919 struct ath_vif *avp = (void *)vif->drv_priv;
1920
2e5ef459
RM
1921 if (sc->sc_ah->opmode != NL80211_IFTYPE_STATION)
1922 return;
1923
4f5ef75b
RM
1924 /* Reconfigure bss info */
1925 if (avp->primary_sta_vif && !bss_conf->assoc) {
d2182b69 1926 ath_dbg(common, CONFIG, "Bss Info DISASSOC %d, bssid %pM\n",
99e4d43a
RM
1927 common->curaid, common->curbssid);
1928 sc->sc_flags &= ~(SC_OP_PRIM_STA_VIF | SC_OP_BEACONS);
4f5ef75b
RM
1929 avp->primary_sta_vif = false;
1930 memset(common->curbssid, 0, ETH_ALEN);
1931 common->curaid = 0;
1932 }
1933
1934 ieee80211_iterate_active_interfaces_atomic(
1935 sc->hw, ath9k_bss_iter, sc);
1936
1937 /*
1938 * None of station vifs are associated.
1939 * Clear bssid & aid
1940 */
2e5ef459 1941 if (!(sc->sc_flags & SC_OP_PRIM_STA_VIF)) {
4f5ef75b 1942 ath9k_hw_write_associd(sc->sc_ah);
99e4d43a
RM
1943 /* Stop ANI */
1944 sc->sc_flags &= ~SC_OP_ANI_RUN;
1945 del_timer_sync(&common->ani.timer);
d2c71c20 1946 memset(&sc->caldata, 0, sizeof(sc->caldata));
99e4d43a 1947 }
4f5ef75b 1948}
f078f209 1949
8feceb67
VT
1950static void ath9k_bss_info_changed(struct ieee80211_hw *hw,
1951 struct ieee80211_vif *vif,
1952 struct ieee80211_bss_conf *bss_conf,
1953 u32 changed)
1954{
9ac58615 1955 struct ath_softc *sc = hw->priv;
2d0ddec5 1956 struct ath_hw *ah = sc->sc_ah;
1510718d 1957 struct ath_common *common = ath9k_hw_common(ah);
2d0ddec5 1958 struct ath_vif *avp = (void *)vif->drv_priv;
0005baf4 1959 int slottime;
c6089ccc 1960 int error;
f078f209 1961
96f372c9 1962 ath9k_ps_wakeup(sc);
141b38b6
S
1963 mutex_lock(&sc->mutex);
1964
9f61903c 1965 if (changed & BSS_CHANGED_ASSOC) {
4f5ef75b 1966 ath9k_config_bss(sc, vif);
2d0ddec5 1967
d2182b69 1968 ath_dbg(common, CONFIG, "BSSID: %pM aid: 0x%x\n",
226afe68 1969 common->curbssid, common->curaid);
c6089ccc 1970 }
2d0ddec5 1971
2e5ef459
RM
1972 if (changed & BSS_CHANGED_IBSS) {
1973 /* There can be only one vif available */
1974 memcpy(common->curbssid, bss_conf->bssid, ETH_ALEN);
1975 common->curaid = bss_conf->aid;
1976 ath9k_hw_write_associd(sc->sc_ah);
1977
1978 if (bss_conf->ibss_joined) {
1979 sc->sc_ah->stats.avgbrssi = ATH_RSSI_DUMMY_MARKER;
05c0be2f
MSS
1980
1981 if (!common->disable_ani) {
1982 sc->sc_flags |= SC_OP_ANI_RUN;
1983 ath_start_ani(common);
1984 }
1985
2e5ef459
RM
1986 } else {
1987 sc->sc_flags &= ~SC_OP_ANI_RUN;
1988 del_timer_sync(&common->ani.timer);
1989 }
1990 }
1991
c6089ccc
S
1992 /* Enable transmission of beacons (AP, IBSS, MESH) */
1993 if ((changed & BSS_CHANGED_BEACON) ||
1994 ((changed & BSS_CHANGED_BEACON_ENABLED) && bss_conf->enable_beacon)) {
014cf3bb 1995 ath9k_set_beaconing_status(sc, false);
9ac58615 1996 error = ath_beacon_alloc(sc, vif);
c6089ccc
S
1997 if (!error)
1998 ath_beacon_config(sc, vif);
014cf3bb 1999 ath9k_set_beaconing_status(sc, true);
0005baf4
FF
2000 }
2001
2002 if (changed & BSS_CHANGED_ERP_SLOT) {
2003 if (bss_conf->use_short_slot)
2004 slottime = 9;
2005 else
2006 slottime = 20;
2007 if (vif->type == NL80211_IFTYPE_AP) {
2008 /*
2009 * Defer update, so that connected stations can adjust
2010 * their settings at the same time.
2011 * See beacon.c for more details
2012 */
2013 sc->beacon.slottime = slottime;
2014 sc->beacon.updateslot = UPDATE;
2015 } else {
2016 ah->slottime = slottime;
2017 ath9k_hw_init_global_settings(ah);
2018 }
2d0ddec5
JB
2019 }
2020
c6089ccc 2021 /* Disable transmission of beacons */
014cf3bb
RM
2022 if ((changed & BSS_CHANGED_BEACON_ENABLED) &&
2023 !bss_conf->enable_beacon) {
2024 ath9k_set_beaconing_status(sc, false);
2025 avp->is_bslot_active = false;
2026 ath9k_set_beaconing_status(sc, true);
2027 }
2d0ddec5 2028
c6089ccc 2029 if (changed & BSS_CHANGED_BEACON_INT) {
c6089ccc
S
2030 /*
2031 * In case of AP mode, the HW TSF has to be reset
2032 * when the beacon interval changes.
2033 */
2034 if (vif->type == NL80211_IFTYPE_AP) {
2035 sc->sc_flags |= SC_OP_TSF_RESET;
014cf3bb 2036 ath9k_set_beaconing_status(sc, false);
9ac58615 2037 error = ath_beacon_alloc(sc, vif);
2d0ddec5
JB
2038 if (!error)
2039 ath_beacon_config(sc, vif);
014cf3bb 2040 ath9k_set_beaconing_status(sc, true);
99e4d43a 2041 } else
c6089ccc 2042 ath_beacon_config(sc, vif);
2d0ddec5
JB
2043 }
2044
141b38b6 2045 mutex_unlock(&sc->mutex);
96f372c9 2046 ath9k_ps_restore(sc);
8feceb67 2047}
f078f209 2048
37a41b4a 2049static u64 ath9k_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
8feceb67 2050{
9ac58615 2051 struct ath_softc *sc = hw->priv;
8feceb67 2052 u64 tsf;
f078f209 2053
141b38b6 2054 mutex_lock(&sc->mutex);
9abbfb27 2055 ath9k_ps_wakeup(sc);
141b38b6 2056 tsf = ath9k_hw_gettsf64(sc->sc_ah);
9abbfb27 2057 ath9k_ps_restore(sc);
141b38b6 2058 mutex_unlock(&sc->mutex);
f078f209 2059
8feceb67
VT
2060 return tsf;
2061}
f078f209 2062
37a41b4a
EP
2063static void ath9k_set_tsf(struct ieee80211_hw *hw,
2064 struct ieee80211_vif *vif,
2065 u64 tsf)
3b5d665b 2066{
9ac58615 2067 struct ath_softc *sc = hw->priv;
3b5d665b 2068
141b38b6 2069 mutex_lock(&sc->mutex);
9abbfb27 2070 ath9k_ps_wakeup(sc);
141b38b6 2071 ath9k_hw_settsf64(sc->sc_ah, tsf);
9abbfb27 2072 ath9k_ps_restore(sc);
141b38b6 2073 mutex_unlock(&sc->mutex);
3b5d665b
AF
2074}
2075
37a41b4a 2076static void ath9k_reset_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
8feceb67 2077{
9ac58615 2078 struct ath_softc *sc = hw->priv;
c83be688 2079
141b38b6 2080 mutex_lock(&sc->mutex);
21526d57
LR
2081
2082 ath9k_ps_wakeup(sc);
141b38b6 2083 ath9k_hw_reset_tsf(sc->sc_ah);
21526d57
LR
2084 ath9k_ps_restore(sc);
2085
141b38b6 2086 mutex_unlock(&sc->mutex);
8feceb67 2087}
f078f209 2088
8feceb67 2089static int ath9k_ampdu_action(struct ieee80211_hw *hw,
c951ad35 2090 struct ieee80211_vif *vif,
141b38b6
S
2091 enum ieee80211_ampdu_mlme_action action,
2092 struct ieee80211_sta *sta,
0b01f030 2093 u16 tid, u16 *ssn, u8 buf_size)
8feceb67 2094{
9ac58615 2095 struct ath_softc *sc = hw->priv;
8feceb67 2096 int ret = 0;
f078f209 2097
85ad181e
JB
2098 local_bh_disable();
2099
8feceb67
VT
2100 switch (action) {
2101 case IEEE80211_AMPDU_RX_START:
8feceb67
VT
2102 break;
2103 case IEEE80211_AMPDU_RX_STOP:
8feceb67
VT
2104 break;
2105 case IEEE80211_AMPDU_TX_START:
8b685ba9 2106 ath9k_ps_wakeup(sc);
231c3a1f
FF
2107 ret = ath_tx_aggr_start(sc, sta, tid, ssn);
2108 if (!ret)
2109 ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
8b685ba9 2110 ath9k_ps_restore(sc);
8feceb67
VT
2111 break;
2112 case IEEE80211_AMPDU_TX_STOP:
8b685ba9 2113 ath9k_ps_wakeup(sc);
f83da965 2114 ath_tx_aggr_stop(sc, sta, tid);
c951ad35 2115 ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
8b685ba9 2116 ath9k_ps_restore(sc);
8feceb67 2117 break;
b1720231 2118 case IEEE80211_AMPDU_TX_OPERATIONAL:
8b685ba9 2119 ath9k_ps_wakeup(sc);
8469cdef 2120 ath_tx_aggr_resume(sc, sta, tid);
8b685ba9 2121 ath9k_ps_restore(sc);
8469cdef 2122 break;
8feceb67 2123 default:
3800276a 2124 ath_err(ath9k_hw_common(sc->sc_ah), "Unknown AMPDU action\n");
8feceb67
VT
2125 }
2126
85ad181e
JB
2127 local_bh_enable();
2128
8feceb67 2129 return ret;
f078f209
LR
2130}
2131
62dad5b0
BP
2132static int ath9k_get_survey(struct ieee80211_hw *hw, int idx,
2133 struct survey_info *survey)
2134{
9ac58615 2135 struct ath_softc *sc = hw->priv;
3430098a 2136 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
39162dbe 2137 struct ieee80211_supported_band *sband;
3430098a
FF
2138 struct ieee80211_channel *chan;
2139 unsigned long flags;
2140 int pos;
2141
2142 spin_lock_irqsave(&common->cc_lock, flags);
2143 if (idx == 0)
2144 ath_update_survey_stats(sc);
39162dbe
FF
2145
2146 sband = hw->wiphy->bands[IEEE80211_BAND_2GHZ];
2147 if (sband && idx >= sband->n_channels) {
2148 idx -= sband->n_channels;
2149 sband = NULL;
2150 }
62dad5b0 2151
39162dbe
FF
2152 if (!sband)
2153 sband = hw->wiphy->bands[IEEE80211_BAND_5GHZ];
62dad5b0 2154
3430098a
FF
2155 if (!sband || idx >= sband->n_channels) {
2156 spin_unlock_irqrestore(&common->cc_lock, flags);
2157 return -ENOENT;
4f1a5a4b 2158 }
62dad5b0 2159
3430098a
FF
2160 chan = &sband->channels[idx];
2161 pos = chan->hw_value;
2162 memcpy(survey, &sc->survey[pos], sizeof(*survey));
2163 survey->channel = chan;
2164 spin_unlock_irqrestore(&common->cc_lock, flags);
2165
62dad5b0
BP
2166 return 0;
2167}
2168
e239d859
FF
2169static void ath9k_set_coverage_class(struct ieee80211_hw *hw, u8 coverage_class)
2170{
9ac58615 2171 struct ath_softc *sc = hw->priv;
e239d859
FF
2172 struct ath_hw *ah = sc->sc_ah;
2173
2174 mutex_lock(&sc->mutex);
2175 ah->coverage_class = coverage_class;
8b2a3827
MSS
2176
2177 ath9k_ps_wakeup(sc);
e239d859 2178 ath9k_hw_init_global_settings(ah);
8b2a3827
MSS
2179 ath9k_ps_restore(sc);
2180
e239d859
FF
2181 mutex_unlock(&sc->mutex);
2182}
2183
69081624
VT
2184static void ath9k_flush(struct ieee80211_hw *hw, bool drop)
2185{
69081624 2186 struct ath_softc *sc = hw->priv;
99aa55b6
MSS
2187 struct ath_hw *ah = sc->sc_ah;
2188 struct ath_common *common = ath9k_hw_common(ah);
86271e46
FF
2189 int timeout = 200; /* ms */
2190 int i, j;
2f6fc351 2191 bool drain_txq;
69081624
VT
2192
2193 mutex_lock(&sc->mutex);
69081624
VT
2194 cancel_delayed_work_sync(&sc->tx_complete_work);
2195
6a6b3f3e 2196 if (ah->ah_flags & AH_UNPLUGGED) {
d2182b69 2197 ath_dbg(common, ANY, "Device has been unplugged!\n");
6a6b3f3e
MSS
2198 mutex_unlock(&sc->mutex);
2199 return;
2200 }
2201
99aa55b6 2202 if (sc->sc_flags & SC_OP_INVALID) {
d2182b69 2203 ath_dbg(common, ANY, "Device not present\n");
99aa55b6
MSS
2204 mutex_unlock(&sc->mutex);
2205 return;
2206 }
2207
86271e46 2208 for (j = 0; j < timeout; j++) {
108697c4 2209 bool npend = false;
86271e46
FF
2210
2211 if (j)
2212 usleep_range(1000, 2000);
69081624 2213
86271e46
FF
2214 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
2215 if (!ATH_TXQ_SETUP(sc, i))
2216 continue;
2217
108697c4
MSS
2218 npend = ath9k_has_pending_frames(sc, &sc->tx.txq[i]);
2219
2220 if (npend)
2221 break;
69081624 2222 }
86271e46
FF
2223
2224 if (!npend)
9df0d6a2 2225 break;
69081624
VT
2226 }
2227
9df0d6a2
FF
2228 if (drop) {
2229 ath9k_ps_wakeup(sc);
2230 spin_lock_bh(&sc->sc_pcu_lock);
2231 drain_txq = ath_drain_all_txq(sc, false);
2232 spin_unlock_bh(&sc->sc_pcu_lock);
9adcf440 2233
9df0d6a2
FF
2234 if (!drain_txq)
2235 ath_reset(sc, false);
9adcf440 2236
9df0d6a2
FF
2237 ath9k_ps_restore(sc);
2238 ieee80211_wake_queues(hw);
2239 }
d78f4b3e 2240
69081624
VT
2241 ieee80211_queue_delayed_work(hw, &sc->tx_complete_work, 0);
2242 mutex_unlock(&sc->mutex);
2243}
2244
15b91e83
VN
2245static bool ath9k_tx_frames_pending(struct ieee80211_hw *hw)
2246{
2247 struct ath_softc *sc = hw->priv;
2248 int i;
2249
2250 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
2251 if (!ATH_TXQ_SETUP(sc, i))
2252 continue;
2253
2254 if (ath9k_has_pending_frames(sc, &sc->tx.txq[i]))
2255 return true;
2256 }
2257 return false;
2258}
2259
5595f119 2260static int ath9k_tx_last_beacon(struct ieee80211_hw *hw)
ba4903f9
FF
2261{
2262 struct ath_softc *sc = hw->priv;
2263 struct ath_hw *ah = sc->sc_ah;
2264 struct ieee80211_vif *vif;
2265 struct ath_vif *avp;
2266 struct ath_buf *bf;
2267 struct ath_tx_status ts;
4286df60 2268 bool edma = !!(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA);
ba4903f9
FF
2269 int status;
2270
2271 vif = sc->beacon.bslot[0];
2272 if (!vif)
2273 return 0;
2274
2275 avp = (void *)vif->drv_priv;
2276 if (!avp->is_bslot_active)
2277 return 0;
2278
4286df60 2279 if (!sc->beacon.tx_processed && !edma) {
ba4903f9
FF
2280 tasklet_disable(&sc->bcon_tasklet);
2281
2282 bf = avp->av_bcbuf;
2283 if (!bf || !bf->bf_mpdu)
2284 goto skip;
2285
2286 status = ath9k_hw_txprocdesc(ah, bf->bf_desc, &ts);
2287 if (status == -EINPROGRESS)
2288 goto skip;
2289
2290 sc->beacon.tx_processed = true;
2291 sc->beacon.tx_last = !(ts.ts_status & ATH9K_TXERR_MASK);
2292
2293skip:
2294 tasklet_enable(&sc->bcon_tasklet);
2295 }
2296
2297 return sc->beacon.tx_last;
2298}
2299
52c94f41
MSS
2300static int ath9k_get_stats(struct ieee80211_hw *hw,
2301 struct ieee80211_low_level_stats *stats)
2302{
2303 struct ath_softc *sc = hw->priv;
2304 struct ath_hw *ah = sc->sc_ah;
2305 struct ath9k_mib_stats *mib_stats = &ah->ah_mibStats;
2306
2307 stats->dot11ACKFailureCount = mib_stats->ackrcv_bad;
2308 stats->dot11RTSFailureCount = mib_stats->rts_bad;
2309 stats->dot11FCSErrorCount = mib_stats->fcs_bad;
2310 stats->dot11RTSSuccessCount = mib_stats->rts_good;
2311 return 0;
2312}
2313
43c35284
FF
2314static u32 fill_chainmask(u32 cap, u32 new)
2315{
2316 u32 filled = 0;
2317 int i;
2318
2319 for (i = 0; cap && new; i++, cap >>= 1) {
2320 if (!(cap & BIT(0)))
2321 continue;
2322
2323 if (new & BIT(0))
2324 filled |= BIT(i);
2325
2326 new >>= 1;
2327 }
2328
2329 return filled;
2330}
2331
2332static int ath9k_set_antenna(struct ieee80211_hw *hw, u32 tx_ant, u32 rx_ant)
2333{
2334 struct ath_softc *sc = hw->priv;
2335 struct ath_hw *ah = sc->sc_ah;
2336
2337 if (!rx_ant || !tx_ant)
2338 return -EINVAL;
2339
2340 sc->ant_rx = rx_ant;
2341 sc->ant_tx = tx_ant;
2342
2343 if (ah->caps.rx_chainmask == 1)
2344 return 0;
2345
2346 /* AR9100 runs into calibration issues if not all rx chains are enabled */
2347 if (AR_SREV_9100(ah))
2348 ah->rxchainmask = 0x7;
2349 else
2350 ah->rxchainmask = fill_chainmask(ah->caps.rx_chainmask, rx_ant);
2351
2352 ah->txchainmask = fill_chainmask(ah->caps.tx_chainmask, tx_ant);
2353 ath9k_reload_chainmask_settings(sc);
2354
2355 return 0;
2356}
2357
2358static int ath9k_get_antenna(struct ieee80211_hw *hw, u32 *tx_ant, u32 *rx_ant)
2359{
2360 struct ath_softc *sc = hw->priv;
2361
2362 *tx_ant = sc->ant_tx;
2363 *rx_ant = sc->ant_rx;
2364 return 0;
2365}
2366
6baff7f9 2367struct ieee80211_ops ath9k_ops = {
8feceb67
VT
2368 .tx = ath9k_tx,
2369 .start = ath9k_start,
2370 .stop = ath9k_stop,
2371 .add_interface = ath9k_add_interface,
6b3b991d 2372 .change_interface = ath9k_change_interface,
8feceb67
VT
2373 .remove_interface = ath9k_remove_interface,
2374 .config = ath9k_config,
8feceb67 2375 .configure_filter = ath9k_configure_filter,
4ca77860
JB
2376 .sta_add = ath9k_sta_add,
2377 .sta_remove = ath9k_sta_remove,
5519541d 2378 .sta_notify = ath9k_sta_notify,
8feceb67 2379 .conf_tx = ath9k_conf_tx,
8feceb67 2380 .bss_info_changed = ath9k_bss_info_changed,
8feceb67 2381 .set_key = ath9k_set_key,
8feceb67 2382 .get_tsf = ath9k_get_tsf,
3b5d665b 2383 .set_tsf = ath9k_set_tsf,
8feceb67 2384 .reset_tsf = ath9k_reset_tsf,
4233df6b 2385 .ampdu_action = ath9k_ampdu_action,
62dad5b0 2386 .get_survey = ath9k_get_survey,
3b319aae 2387 .rfkill_poll = ath9k_rfkill_poll_state,
e239d859 2388 .set_coverage_class = ath9k_set_coverage_class,
69081624 2389 .flush = ath9k_flush,
15b91e83 2390 .tx_frames_pending = ath9k_tx_frames_pending,
52c94f41
MSS
2391 .tx_last_beacon = ath9k_tx_last_beacon,
2392 .get_stats = ath9k_get_stats,
43c35284
FF
2393 .set_antenna = ath9k_set_antenna,
2394 .get_antenna = ath9k_get_antenna,
8feceb67 2395};
This page took 1.636674 seconds and 5 git commands to generate.